blob: c2061e20bb32a8672873c36cd582cb7ef0148d29 [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00002/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04003 * Marvell 88e6xxx Ethernet switch single-chip support
4 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00005 * Copyright (c) 2008 Marvell Semiconductor
6 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02007 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
8 *
Vivien Didelot4333d612017-03-28 15:10:36 -04009 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
10 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 */
12
Vivien Didelot19fb7f62019-08-09 18:47:55 -040013#include <linux/bitfield.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000014#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070015#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020016#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070017#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020018#include <linux/interrupt.h>
19#include <linux/irq.h>
20#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000021#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000022#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020023#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000024#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040025#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020026#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020027#include <linux/of_mdio.h>
Andrew Lunn877b7cb2018-05-19 22:31:34 +020028#include <linux/platform_data/mv88e6xxx.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000029#include <linux/netdevice.h>
Andrew Lunnc8c1b39a2015-11-20 03:56:24 +010030#include <linux/gpio/consumer.h>
Russell Kingc9a23562018-05-10 13:17:35 -070031#include <linux/phylink.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000032#include <net/dsa.h>
Vivien Didelotec561272016-09-02 14:45:33 -040033
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -040034#include "chip.h"
Vivien Didelota935c052016-09-29 12:21:53 -040035#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040036#include "global2.h"
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +010037#include "hwtstamp.h"
Andrew Lunn10fa5bf2017-05-26 01:03:20 +020038#include "phy.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010039#include "port.h"
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +010040#include "ptp.h"
Andrew Lunn6d917822017-05-26 01:03:21 +020041#include "serdes.h"
Vivien Didelote7ba0fa2019-05-03 19:28:22 -040042#include "smi.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000043
Vivien Didelotfad09c72016-06-21 12:28:20 -040044static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040045{
Vivien Didelotfad09c72016-06-21 12:28:20 -040046 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
47 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040048 dump_stack();
49 }
50}
51
Vivien Didelotec561272016-09-02 14:45:33 -040052int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -040053{
54 int err;
55
Vivien Didelotfad09c72016-06-21 12:28:20 -040056 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -040057
Vivien Didelotfad09c72016-06-21 12:28:20 -040058 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040059 if (err)
60 return err;
61
Vivien Didelotfad09c72016-06-21 12:28:20 -040062 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -040063 addr, reg, *val);
64
65 return 0;
66}
67
Vivien Didelotec561272016-09-02 14:45:33 -040068int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -040069{
70 int err;
71
Vivien Didelotfad09c72016-06-21 12:28:20 -040072 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -040073
Vivien Didelotfad09c72016-06-21 12:28:20 -040074 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040075 if (err)
76 return err;
77
Vivien Didelotfad09c72016-06-21 12:28:20 -040078 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -040079 addr, reg, val);
80
81 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000082}
83
Vivien Didelot683f2242019-08-09 18:47:54 -040084int mv88e6xxx_wait_mask(struct mv88e6xxx_chip *chip, int addr, int reg,
85 u16 mask, u16 val)
86{
87 u16 data;
88 int err;
89 int i;
90
91 /* There's no bus specific operation to wait for a mask */
92 for (i = 0; i < 16; i++) {
93 err = mv88e6xxx_read(chip, addr, reg, &data);
94 if (err)
95 return err;
96
97 if ((data & mask) == val)
98 return 0;
99
100 usleep_range(1000, 2000);
101 }
102
103 dev_err(chip->dev, "Timeout while waiting for switch\n");
104 return -ETIMEDOUT;
105}
106
Vivien Didelot19fb7f62019-08-09 18:47:55 -0400107int mv88e6xxx_wait_bit(struct mv88e6xxx_chip *chip, int addr, int reg,
108 int bit, int val)
109{
110 return mv88e6xxx_wait_mask(chip, addr, reg, BIT(bit),
111 val ? BIT(bit) : 0x0000);
112}
113
Andrew Lunn10fa5bf2017-05-26 01:03:20 +0200114struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
Andrew Lunna3c53be52017-01-24 14:53:50 +0100115{
116 struct mv88e6xxx_mdio_bus *mdio_bus;
117
118 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
119 list);
120 if (!mdio_bus)
121 return NULL;
122
123 return mdio_bus->bus;
124}
125
Andrew Lunndc30c352016-10-16 19:56:49 +0200126static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
127{
128 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
129 unsigned int n = d->hwirq;
130
131 chip->g1_irq.masked |= (1 << n);
132}
133
134static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
135{
136 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
137 unsigned int n = d->hwirq;
138
139 chip->g1_irq.masked &= ~(1 << n);
140}
141
Andrew Lunn294d7112018-02-22 22:58:32 +0100142static irqreturn_t mv88e6xxx_g1_irq_thread_work(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200143{
Andrew Lunndc30c352016-10-16 19:56:49 +0200144 unsigned int nhandled = 0;
145 unsigned int sub_irq;
146 unsigned int n;
147 u16 reg;
John David Anglin7c0db242019-02-11 13:40:21 -0500148 u16 ctl1;
Andrew Lunndc30c352016-10-16 19:56:49 +0200149 int err;
150
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000151 mv88e6xxx_reg_lock(chip);
Vivien Didelot82466922017-06-15 12:13:59 -0400152 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000153 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200154
155 if (err)
156 goto out;
157
John David Anglin7c0db242019-02-11 13:40:21 -0500158 do {
159 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
160 if (reg & (1 << n)) {
161 sub_irq = irq_find_mapping(chip->g1_irq.domain,
162 n);
163 handle_nested_irq(sub_irq);
164 ++nhandled;
165 }
Andrew Lunndc30c352016-10-16 19:56:49 +0200166 }
John David Anglin7c0db242019-02-11 13:40:21 -0500167
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000168 mv88e6xxx_reg_lock(chip);
John David Anglin7c0db242019-02-11 13:40:21 -0500169 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &ctl1);
170 if (err)
171 goto unlock;
172 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
173unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000174 mv88e6xxx_reg_unlock(chip);
John David Anglin7c0db242019-02-11 13:40:21 -0500175 if (err)
176 goto out;
177 ctl1 &= GENMASK(chip->g1_irq.nirqs, 0);
178 } while (reg & ctl1);
179
Andrew Lunndc30c352016-10-16 19:56:49 +0200180out:
181 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
182}
183
Andrew Lunn294d7112018-02-22 22:58:32 +0100184static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
185{
186 struct mv88e6xxx_chip *chip = dev_id;
187
188 return mv88e6xxx_g1_irq_thread_work(chip);
189}
190
Andrew Lunndc30c352016-10-16 19:56:49 +0200191static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
192{
193 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
194
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000195 mv88e6xxx_reg_lock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200196}
197
198static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
199{
200 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
201 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
202 u16 reg;
203 int err;
204
Vivien Didelotd77f4322017-06-15 12:14:03 -0400205 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200206 if (err)
207 goto out;
208
209 reg &= ~mask;
210 reg |= (~chip->g1_irq.masked & mask);
211
Vivien Didelotd77f4322017-06-15 12:14:03 -0400212 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200213 if (err)
214 goto out;
215
216out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000217 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200218}
219
Bhumika Goyal6eb15e22017-08-19 16:25:52 +0530220static const struct irq_chip mv88e6xxx_g1_irq_chip = {
Andrew Lunndc30c352016-10-16 19:56:49 +0200221 .name = "mv88e6xxx-g1",
222 .irq_mask = mv88e6xxx_g1_irq_mask,
223 .irq_unmask = mv88e6xxx_g1_irq_unmask,
224 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
225 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
226};
227
228static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
229 unsigned int irq,
230 irq_hw_number_t hwirq)
231{
232 struct mv88e6xxx_chip *chip = d->host_data;
233
234 irq_set_chip_data(irq, d->host_data);
235 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
236 irq_set_noprobe(irq);
237
238 return 0;
239}
240
241static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
242 .map = mv88e6xxx_g1_irq_domain_map,
243 .xlate = irq_domain_xlate_twocell,
244};
245
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200246/* To be called with reg_lock held */
Andrew Lunn294d7112018-02-22 22:58:32 +0100247static void mv88e6xxx_g1_irq_free_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200248{
249 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100250 u16 mask;
251
Vivien Didelotd77f4322017-06-15 12:14:03 -0400252 mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100253 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400254 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3460a572016-11-20 20:14:16 +0100255
Andreas Färber5edef2f2016-11-27 23:26:28 +0100256 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100257 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200258 irq_dispose_mapping(virq);
259 }
260
Andrew Lunna3db3d32016-11-20 20:14:14 +0100261 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200262}
263
Andrew Lunn294d7112018-02-22 22:58:32 +0100264static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
265{
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200266 /*
267 * free_irq must be called without reg_lock taken because the irq
268 * handler takes this lock, too.
269 */
Andrew Lunn294d7112018-02-22 22:58:32 +0100270 free_irq(chip->irq, chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200271
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000272 mv88e6xxx_reg_lock(chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200273 mv88e6xxx_g1_irq_free_common(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000274 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100275}
276
277static int mv88e6xxx_g1_irq_setup_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200278{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100279 int err, irq, virq;
280 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200281
282 chip->g1_irq.nirqs = chip->info->g1_irqs;
283 chip->g1_irq.domain = irq_domain_add_simple(
284 NULL, chip->g1_irq.nirqs, 0,
285 &mv88e6xxx_g1_irq_domain_ops, chip);
286 if (!chip->g1_irq.domain)
287 return -ENOMEM;
288
289 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
290 irq_create_mapping(chip->g1_irq.domain, irq);
291
292 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
293 chip->g1_irq.masked = ~0;
294
Vivien Didelotd77f4322017-06-15 12:14:03 -0400295 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200296 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100297 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200298
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100299 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200300
Vivien Didelotd77f4322017-06-15 12:14:03 -0400301 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200302 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100303 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200304
305 /* Reading the interrupt status clears (most of) them */
Vivien Didelot82466922017-06-15 12:13:59 -0400306 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200307 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100308 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200309
Andrew Lunndc30c352016-10-16 19:56:49 +0200310 return 0;
311
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100312out_disable:
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100313 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400314 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100315
316out_mapping:
317 for (irq = 0; irq < 16; irq++) {
318 virq = irq_find_mapping(chip->g1_irq.domain, irq);
319 irq_dispose_mapping(virq);
320 }
321
322 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200323
324 return err;
325}
326
Andrew Lunn294d7112018-02-22 22:58:32 +0100327static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
328{
Andrew Lunnf6d97582019-02-23 17:43:56 +0100329 static struct lock_class_key lock_key;
330 static struct lock_class_key request_key;
Andrew Lunn294d7112018-02-22 22:58:32 +0100331 int err;
332
333 err = mv88e6xxx_g1_irq_setup_common(chip);
334 if (err)
335 return err;
336
Andrew Lunnf6d97582019-02-23 17:43:56 +0100337 /* These lock classes tells lockdep that global 1 irqs are in
338 * a different category than their parent GPIO, so it won't
339 * report false recursion.
340 */
341 irq_set_lockdep_class(chip->irq, &lock_key, &request_key);
342
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000343 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100344 err = request_threaded_irq(chip->irq, NULL,
345 mv88e6xxx_g1_irq_thread_fn,
Marek Behún03403762018-08-30 02:13:50 +0200346 IRQF_ONESHOT | IRQF_SHARED,
Andrew Lunn294d7112018-02-22 22:58:32 +0100347 dev_name(chip->dev), chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000348 mv88e6xxx_reg_lock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100349 if (err)
350 mv88e6xxx_g1_irq_free_common(chip);
351
352 return err;
353}
354
355static void mv88e6xxx_irq_poll(struct kthread_work *work)
356{
357 struct mv88e6xxx_chip *chip = container_of(work,
358 struct mv88e6xxx_chip,
359 irq_poll_work.work);
360 mv88e6xxx_g1_irq_thread_work(chip);
361
362 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
363 msecs_to_jiffies(100));
364}
365
366static int mv88e6xxx_irq_poll_setup(struct mv88e6xxx_chip *chip)
367{
368 int err;
369
370 err = mv88e6xxx_g1_irq_setup_common(chip);
371 if (err)
372 return err;
373
374 kthread_init_delayed_work(&chip->irq_poll_work,
375 mv88e6xxx_irq_poll);
376
Florian Fainelli3f8b8692019-02-21 20:09:27 -0800377 chip->kworker = kthread_create_worker(0, "%s", dev_name(chip->dev));
Andrew Lunn294d7112018-02-22 22:58:32 +0100378 if (IS_ERR(chip->kworker))
379 return PTR_ERR(chip->kworker);
380
381 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
382 msecs_to_jiffies(100));
383
384 return 0;
385}
386
387static void mv88e6xxx_irq_poll_free(struct mv88e6xxx_chip *chip)
388{
389 kthread_cancel_delayed_work_sync(&chip->irq_poll_work);
390 kthread_destroy_worker(chip->kworker);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200391
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000392 mv88e6xxx_reg_lock(chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200393 mv88e6xxx_g1_irq_free_common(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000394 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100395}
396
Heiner Kallweit72d8b4f2019-03-01 20:41:00 +0100397int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port, int link,
398 int speed, int duplex, int pause,
399 phy_interface_t mode)
Vivien Didelotd78343d2016-11-04 03:23:36 +0100400{
Andrew Lunna26deec2019-04-18 03:11:39 +0200401 struct phylink_link_state state;
Vivien Didelotd78343d2016-11-04 03:23:36 +0100402 int err;
403
404 if (!chip->info->ops->port_set_link)
405 return 0;
406
Andrew Lunna26deec2019-04-18 03:11:39 +0200407 if (!chip->info->ops->port_link_state)
408 return 0;
409
410 err = chip->info->ops->port_link_state(chip, port, &state);
411 if (err)
412 return err;
413
414 /* Has anything actually changed? We don't expect the
415 * interface mode to change without one of the other
416 * parameters also changing
417 */
418 if (state.link == link &&
419 state.speed == speed &&
Marek Behún927441a2019-08-14 16:40:24 +0200420 state.duplex == duplex &&
421 (state.interface == mode ||
422 state.interface == PHY_INTERFACE_MODE_NA))
Andrew Lunna26deec2019-04-18 03:11:39 +0200423 return 0;
424
Vivien Didelotd78343d2016-11-04 03:23:36 +0100425 /* Port's MAC control must not be changed unless the link is down */
Hubert Feurstein43c8e0a2019-07-30 12:11:42 +0200426 err = chip->info->ops->port_set_link(chip, port, LINK_FORCED_DOWN);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100427 if (err)
428 return err;
429
430 if (chip->info->ops->port_set_speed) {
431 err = chip->info->ops->port_set_speed(chip, port, speed);
432 if (err && err != -EOPNOTSUPP)
433 goto restore_link;
434 }
435
Andrew Lunn7cbbee02019-03-08 01:21:27 +0100436 if (speed == SPEED_MAX && chip->info->ops->port_max_speed_mode)
437 mode = chip->info->ops->port_max_speed_mode(port);
438
Andrew Lunn54186b92018-08-09 15:38:37 +0200439 if (chip->info->ops->port_set_pause) {
440 err = chip->info->ops->port_set_pause(chip, port, pause);
441 if (err)
442 goto restore_link;
443 }
444
Vivien Didelotd78343d2016-11-04 03:23:36 +0100445 if (chip->info->ops->port_set_duplex) {
446 err = chip->info->ops->port_set_duplex(chip, port, duplex);
447 if (err && err != -EOPNOTSUPP)
448 goto restore_link;
449 }
450
451 if (chip->info->ops->port_set_rgmii_delay) {
452 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
453 if (err && err != -EOPNOTSUPP)
454 goto restore_link;
455 }
456
Andrew Lunnf39908d2017-02-04 20:02:50 +0100457 if (chip->info->ops->port_set_cmode) {
458 err = chip->info->ops->port_set_cmode(chip, port, mode);
459 if (err && err != -EOPNOTSUPP)
460 goto restore_link;
461 }
462
Vivien Didelotd78343d2016-11-04 03:23:36 +0100463 err = 0;
464restore_link:
465 if (chip->info->ops->port_set_link(chip, port, link))
Vivien Didelot774439e52017-06-08 18:34:08 -0400466 dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100467
468 return err;
469}
470
Marek Vasutd700ec42018-09-12 00:15:24 +0200471static int mv88e6xxx_phy_is_internal(struct dsa_switch *ds, int port)
472{
473 struct mv88e6xxx_chip *chip = ds->priv;
474
475 return port < chip->info->num_internal_phys;
476}
477
Russell King6c422e32018-08-09 15:38:39 +0200478static void mv88e6065_phylink_validate(struct mv88e6xxx_chip *chip, int port,
479 unsigned long *mask,
480 struct phylink_link_state *state)
481{
482 if (!phy_interface_mode_is_8023z(state->interface)) {
483 /* 10M and 100M are only supported in non-802.3z mode */
484 phylink_set(mask, 10baseT_Half);
485 phylink_set(mask, 10baseT_Full);
486 phylink_set(mask, 100baseT_Half);
487 phylink_set(mask, 100baseT_Full);
488 }
489}
490
491static void mv88e6185_phylink_validate(struct mv88e6xxx_chip *chip, int port,
492 unsigned long *mask,
493 struct phylink_link_state *state)
494{
495 /* FIXME: if the port is in 1000Base-X mode, then it only supports
496 * 1000M FD speeds. In this case, CMODE will indicate 5.
497 */
498 phylink_set(mask, 1000baseT_Full);
499 phylink_set(mask, 1000baseX_Full);
500
501 mv88e6065_phylink_validate(chip, port, mask, state);
502}
503
Marek Behúne3af71a2019-02-25 12:39:55 +0100504static void mv88e6341_phylink_validate(struct mv88e6xxx_chip *chip, int port,
505 unsigned long *mask,
506 struct phylink_link_state *state)
507{
508 if (port >= 5)
509 phylink_set(mask, 2500baseX_Full);
510
511 /* No ethtool bits for 200Mbps */
512 phylink_set(mask, 1000baseT_Full);
513 phylink_set(mask, 1000baseX_Full);
514
515 mv88e6065_phylink_validate(chip, port, mask, state);
516}
517
Russell King6c422e32018-08-09 15:38:39 +0200518static void mv88e6352_phylink_validate(struct mv88e6xxx_chip *chip, int port,
519 unsigned long *mask,
520 struct phylink_link_state *state)
521{
522 /* No ethtool bits for 200Mbps */
523 phylink_set(mask, 1000baseT_Full);
524 phylink_set(mask, 1000baseX_Full);
525
526 mv88e6065_phylink_validate(chip, port, mask, state);
527}
528
529static void mv88e6390_phylink_validate(struct mv88e6xxx_chip *chip, int port,
530 unsigned long *mask,
531 struct phylink_link_state *state)
532{
Andrew Lunnec260162019-02-08 22:25:44 +0100533 if (port >= 9) {
Russell King6c422e32018-08-09 15:38:39 +0200534 phylink_set(mask, 2500baseX_Full);
Andrew Lunnec260162019-02-08 22:25:44 +0100535 phylink_set(mask, 2500baseT_Full);
536 }
Russell King6c422e32018-08-09 15:38:39 +0200537
538 /* No ethtool bits for 200Mbps */
539 phylink_set(mask, 1000baseT_Full);
540 phylink_set(mask, 1000baseX_Full);
541
542 mv88e6065_phylink_validate(chip, port, mask, state);
543}
544
545static void mv88e6390x_phylink_validate(struct mv88e6xxx_chip *chip, int port,
546 unsigned long *mask,
547 struct phylink_link_state *state)
548{
549 if (port >= 9) {
550 phylink_set(mask, 10000baseT_Full);
551 phylink_set(mask, 10000baseKR_Full);
552 }
553
554 mv88e6390_phylink_validate(chip, port, mask, state);
555}
556
Russell Kingc9a23562018-05-10 13:17:35 -0700557static void mv88e6xxx_validate(struct dsa_switch *ds, int port,
558 unsigned long *supported,
559 struct phylink_link_state *state)
560{
Russell King6c422e32018-08-09 15:38:39 +0200561 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
562 struct mv88e6xxx_chip *chip = ds->priv;
563
564 /* Allow all the expected bits */
565 phylink_set(mask, Autoneg);
566 phylink_set(mask, Pause);
567 phylink_set_port_modes(mask);
568
569 if (chip->info->ops->phylink_validate)
570 chip->info->ops->phylink_validate(chip, port, mask, state);
571
572 bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS);
573 bitmap_and(state->advertising, state->advertising, mask,
574 __ETHTOOL_LINK_MODE_MASK_NBITS);
575
576 /* We can only operate at 2500BaseX or 1000BaseX. If requested
577 * to advertise both, only report advertising at 2500BaseX.
578 */
579 phylink_helper_basex_speed(state);
Russell Kingc9a23562018-05-10 13:17:35 -0700580}
581
582static int mv88e6xxx_link_state(struct dsa_switch *ds, int port,
583 struct phylink_link_state *state)
584{
585 struct mv88e6xxx_chip *chip = ds->priv;
586 int err;
587
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000588 mv88e6xxx_reg_lock(chip);
Russell King6c422e32018-08-09 15:38:39 +0200589 if (chip->info->ops->port_link_state)
590 err = chip->info->ops->port_link_state(chip, port, state);
591 else
592 err = -EOPNOTSUPP;
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000593 mv88e6xxx_reg_unlock(chip);
Russell Kingc9a23562018-05-10 13:17:35 -0700594
595 return err;
596}
597
598static void mv88e6xxx_mac_config(struct dsa_switch *ds, int port,
599 unsigned int mode,
600 const struct phylink_link_state *state)
601{
602 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn54186b92018-08-09 15:38:37 +0200603 int speed, duplex, link, pause, err;
Russell Kingc9a23562018-05-10 13:17:35 -0700604
Marek Vasutd700ec42018-09-12 00:15:24 +0200605 if ((mode == MLO_AN_PHY) && mv88e6xxx_phy_is_internal(ds, port))
Russell Kingc9a23562018-05-10 13:17:35 -0700606 return;
607
608 if (mode == MLO_AN_FIXED) {
609 link = LINK_FORCED_UP;
610 speed = state->speed;
611 duplex = state->duplex;
Marek Vasutd700ec42018-09-12 00:15:24 +0200612 } else if (!mv88e6xxx_phy_is_internal(ds, port)) {
613 link = state->link;
614 speed = state->speed;
615 duplex = state->duplex;
Russell Kingc9a23562018-05-10 13:17:35 -0700616 } else {
617 speed = SPEED_UNFORCED;
618 duplex = DUPLEX_UNFORCED;
619 link = LINK_UNFORCED;
620 }
Andrew Lunn54186b92018-08-09 15:38:37 +0200621 pause = !!phylink_test(state->advertising, Pause);
Russell Kingc9a23562018-05-10 13:17:35 -0700622
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000623 mv88e6xxx_reg_lock(chip);
Andrew Lunn54186b92018-08-09 15:38:37 +0200624 err = mv88e6xxx_port_setup_mac(chip, port, link, speed, duplex, pause,
Russell Kingc9a23562018-05-10 13:17:35 -0700625 state->interface);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000626 mv88e6xxx_reg_unlock(chip);
Russell Kingc9a23562018-05-10 13:17:35 -0700627
628 if (err && err != -EOPNOTSUPP)
629 dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
630}
631
632static void mv88e6xxx_mac_link_force(struct dsa_switch *ds, int port, int link)
633{
634 struct mv88e6xxx_chip *chip = ds->priv;
635 int err;
636
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000637 mv88e6xxx_reg_lock(chip);
Russell Kingc9a23562018-05-10 13:17:35 -0700638 err = chip->info->ops->port_set_link(chip, port, link);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000639 mv88e6xxx_reg_unlock(chip);
Russell Kingc9a23562018-05-10 13:17:35 -0700640
641 if (err)
642 dev_err(chip->dev, "p%d: failed to force MAC link\n", port);
643}
644
645static void mv88e6xxx_mac_link_down(struct dsa_switch *ds, int port,
646 unsigned int mode,
647 phy_interface_t interface)
648{
649 if (mode == MLO_AN_FIXED)
650 mv88e6xxx_mac_link_force(ds, port, LINK_FORCED_DOWN);
651}
652
653static void mv88e6xxx_mac_link_up(struct dsa_switch *ds, int port,
654 unsigned int mode, phy_interface_t interface,
655 struct phy_device *phydev)
656{
657 if (mode == MLO_AN_FIXED)
658 mv88e6xxx_mac_link_force(ds, port, LINK_FORCED_UP);
659}
660
Andrew Lunna605a0f2016-11-21 23:26:58 +0100661static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000662{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100663 if (!chip->info->ops->stats_snapshot)
664 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000665
Andrew Lunna605a0f2016-11-21 23:26:58 +0100666 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000667}
668
Andrew Lunne413e7e2015-04-02 04:06:38 +0200669static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100670 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
671 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
672 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
673 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
674 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
675 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
676 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
677 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
678 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
679 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
680 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
681 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
682 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
683 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
684 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
685 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
686 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
687 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
688 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
689 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
690 { "single", 4, 0x14, STATS_TYPE_BANK0, },
691 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
692 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
693 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
694 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
695 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
696 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
697 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
698 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
699 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
700 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
701 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
702 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
703 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
704 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
705 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
706 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
707 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
708 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
709 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
710 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
711 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
712 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
713 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
714 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
715 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
716 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
717 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
718 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
719 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
720 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
721 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
722 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
723 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
724 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
725 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
726 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
727 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
728 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200729};
730
Vivien Didelotfad09c72016-06-21 12:28:20 -0400731static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100732 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100733 int port, u16 bank1_select,
734 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200735{
Andrew Lunn80c46272015-06-20 18:42:30 +0200736 u32 low;
737 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100738 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200739 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200740 u64 value;
741
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100742 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100743 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200744 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
745 if (err)
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800746 return U64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200747
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200748 low = reg;
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100749 if (s->size == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200750 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
751 if (err)
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800752 return U64_MAX;
Rasmus Villemoes84b3fd12019-05-29 07:02:11 +0000753 low |= ((u32)reg) << 16;
Andrew Lunn80c46272015-06-20 18:42:30 +0200754 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100755 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100756 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100757 reg = bank1_select;
Andrew Lunndfafe442016-11-21 23:27:02 +0100758 /* fall through */
759 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100760 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100761 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100762 if (s->size == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100763 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Gustavo A. R. Silva9fc3e4d2017-05-11 22:11:29 -0500764 break;
765 default:
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800766 return U64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200767 }
Andrew Lunn6e46e2d2019-02-28 18:14:03 +0100768 value = (((u64)high) << 32) | low;
Andrew Lunn80c46272015-06-20 18:42:30 +0200769 return value;
770}
771
Andrew Lunn436fe172018-03-01 02:02:29 +0100772static int mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
773 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100774{
775 struct mv88e6xxx_hw_stat *stat;
776 int i, j;
777
778 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
779 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100780 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100781 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
782 ETH_GSTRING_LEN);
783 j++;
784 }
785 }
Andrew Lunn436fe172018-03-01 02:02:29 +0100786
787 return j;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100788}
789
Andrew Lunn436fe172018-03-01 02:02:29 +0100790static int mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
791 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100792{
Andrew Lunn436fe172018-03-01 02:02:29 +0100793 return mv88e6xxx_stats_get_strings(chip, data,
794 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
Andrew Lunndfafe442016-11-21 23:27:02 +0100795}
796
Rasmus Villemoes1f718362019-06-04 07:34:32 +0000797static int mv88e6250_stats_get_strings(struct mv88e6xxx_chip *chip,
798 uint8_t *data)
799{
800 return mv88e6xxx_stats_get_strings(chip, data, STATS_TYPE_BANK0);
801}
802
Andrew Lunn436fe172018-03-01 02:02:29 +0100803static int mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
804 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100805{
Andrew Lunn436fe172018-03-01 02:02:29 +0100806 return mv88e6xxx_stats_get_strings(chip, data,
807 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
Andrew Lunndfafe442016-11-21 23:27:02 +0100808}
809
Andrew Lunn65f60e42018-03-28 23:50:28 +0200810static const uint8_t *mv88e6xxx_atu_vtu_stats_strings[] = {
811 "atu_member_violation",
812 "atu_miss_violation",
813 "atu_full_violation",
814 "vtu_member_violation",
815 "vtu_miss_violation",
816};
817
818static void mv88e6xxx_atu_vtu_get_strings(uint8_t *data)
819{
820 unsigned int i;
821
822 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings); i++)
823 strlcpy(data + i * ETH_GSTRING_LEN,
824 mv88e6xxx_atu_vtu_stats_strings[i],
825 ETH_GSTRING_LEN);
826}
827
Andrew Lunndfafe442016-11-21 23:27:02 +0100828static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
Florian Fainelli89f09042018-04-25 12:12:50 -0700829 u32 stringset, uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100830{
Vivien Didelot04bed142016-08-31 18:06:13 -0400831 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +0100832 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100833
Florian Fainelli89f09042018-04-25 12:12:50 -0700834 if (stringset != ETH_SS_STATS)
835 return;
836
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000837 mv88e6xxx_reg_lock(chip);
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100838
Andrew Lunndfafe442016-11-21 23:27:02 +0100839 if (chip->info->ops->stats_get_strings)
Andrew Lunn436fe172018-03-01 02:02:29 +0100840 count = chip->info->ops->stats_get_strings(chip, data);
841
842 if (chip->info->ops->serdes_get_strings) {
843 data += count * ETH_GSTRING_LEN;
Andrew Lunn65f60e42018-03-28 23:50:28 +0200844 count = chip->info->ops->serdes_get_strings(chip, port, data);
Andrew Lunn436fe172018-03-01 02:02:29 +0100845 }
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100846
Andrew Lunn65f60e42018-03-28 23:50:28 +0200847 data += count * ETH_GSTRING_LEN;
848 mv88e6xxx_atu_vtu_get_strings(data);
849
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000850 mv88e6xxx_reg_unlock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +0100851}
852
853static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
854 int types)
855{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100856 struct mv88e6xxx_hw_stat *stat;
857 int i, j;
858
859 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
860 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100861 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100862 j++;
863 }
864 return j;
865}
866
Andrew Lunndfafe442016-11-21 23:27:02 +0100867static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
868{
869 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
870 STATS_TYPE_PORT);
871}
872
Rasmus Villemoes1f718362019-06-04 07:34:32 +0000873static int mv88e6250_stats_get_sset_count(struct mv88e6xxx_chip *chip)
874{
875 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0);
876}
877
Andrew Lunndfafe442016-11-21 23:27:02 +0100878static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
879{
880 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
881 STATS_TYPE_BANK1);
882}
883
Florian Fainelli89f09042018-04-25 12:12:50 -0700884static int mv88e6xxx_get_sset_count(struct dsa_switch *ds, int port, int sset)
Andrew Lunndfafe442016-11-21 23:27:02 +0100885{
886 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +0100887 int serdes_count = 0;
888 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100889
Florian Fainelli89f09042018-04-25 12:12:50 -0700890 if (sset != ETH_SS_STATS)
891 return 0;
892
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000893 mv88e6xxx_reg_lock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +0100894 if (chip->info->ops->stats_get_sset_count)
Andrew Lunn436fe172018-03-01 02:02:29 +0100895 count = chip->info->ops->stats_get_sset_count(chip);
896 if (count < 0)
897 goto out;
898
899 if (chip->info->ops->serdes_get_sset_count)
900 serdes_count = chip->info->ops->serdes_get_sset_count(chip,
901 port);
Andrew Lunn65f60e42018-03-28 23:50:28 +0200902 if (serdes_count < 0) {
Andrew Lunn436fe172018-03-01 02:02:29 +0100903 count = serdes_count;
Andrew Lunn65f60e42018-03-28 23:50:28 +0200904 goto out;
905 }
906 count += serdes_count;
907 count += ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings);
908
Andrew Lunn436fe172018-03-01 02:02:29 +0100909out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000910 mv88e6xxx_reg_unlock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +0100911
Andrew Lunn436fe172018-03-01 02:02:29 +0100912 return count;
Andrew Lunndfafe442016-11-21 23:27:02 +0100913}
914
Andrew Lunn436fe172018-03-01 02:02:29 +0100915static int mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
916 uint64_t *data, int types,
917 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +0100918{
919 struct mv88e6xxx_hw_stat *stat;
920 int i, j;
921
922 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
923 stat = &mv88e6xxx_hw_stats[i];
924 if (stat->type & types) {
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000925 mv88e6xxx_reg_lock(chip);
Andrew Lunne0d8b612016-11-21 23:27:04 +0100926 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
927 bank1_select,
928 histogram);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000929 mv88e6xxx_reg_unlock(chip);
Andrew Lunn377cda12018-02-15 14:38:34 +0100930
Andrew Lunn052f9472016-11-21 23:27:03 +0100931 j++;
932 }
933 }
Andrew Lunn436fe172018-03-01 02:02:29 +0100934 return j;
Andrew Lunn052f9472016-11-21 23:27:03 +0100935}
936
Andrew Lunn436fe172018-03-01 02:02:29 +0100937static int mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
938 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +0100939{
940 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100941 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400942 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +0100943}
944
Rasmus Villemoes1f718362019-06-04 07:34:32 +0000945static int mv88e6250_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
946 uint64_t *data)
947{
948 return mv88e6xxx_stats_get_stats(chip, port, data, STATS_TYPE_BANK0,
949 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
950}
951
Andrew Lunn436fe172018-03-01 02:02:29 +0100952static int mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
953 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +0100954{
955 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100956 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400957 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
958 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunne0d8b612016-11-21 23:27:04 +0100959}
960
Andrew Lunn436fe172018-03-01 02:02:29 +0100961static int mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
962 uint64_t *data)
Andrew Lunne0d8b612016-11-21 23:27:04 +0100963{
964 return mv88e6xxx_stats_get_stats(chip, port, data,
965 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400966 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
967 0);
Andrew Lunn052f9472016-11-21 23:27:03 +0100968}
969
Andrew Lunn65f60e42018-03-28 23:50:28 +0200970static void mv88e6xxx_atu_vtu_get_stats(struct mv88e6xxx_chip *chip, int port,
971 uint64_t *data)
972{
973 *data++ = chip->ports[port].atu_member_violation;
974 *data++ = chip->ports[port].atu_miss_violation;
975 *data++ = chip->ports[port].atu_full_violation;
976 *data++ = chip->ports[port].vtu_member_violation;
977 *data++ = chip->ports[port].vtu_miss_violation;
978}
979
Andrew Lunn052f9472016-11-21 23:27:03 +0100980static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
981 uint64_t *data)
982{
Andrew Lunn436fe172018-03-01 02:02:29 +0100983 int count = 0;
984
Andrew Lunn052f9472016-11-21 23:27:03 +0100985 if (chip->info->ops->stats_get_stats)
Andrew Lunn436fe172018-03-01 02:02:29 +0100986 count = chip->info->ops->stats_get_stats(chip, port, data);
987
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000988 mv88e6xxx_reg_lock(chip);
Andrew Lunn436fe172018-03-01 02:02:29 +0100989 if (chip->info->ops->serdes_get_stats) {
990 data += count;
Andrew Lunn65f60e42018-03-28 23:50:28 +0200991 count = chip->info->ops->serdes_get_stats(chip, port, data);
Andrew Lunn436fe172018-03-01 02:02:29 +0100992 }
Andrew Lunn65f60e42018-03-28 23:50:28 +0200993 data += count;
994 mv88e6xxx_atu_vtu_get_stats(chip, port, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000995 mv88e6xxx_reg_unlock(chip);
Andrew Lunn052f9472016-11-21 23:27:03 +0100996}
997
Vivien Didelotf81ec902016-05-09 13:22:58 -0400998static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
999 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001000{
Vivien Didelot04bed142016-08-31 18:06:13 -04001001 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001002 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001003
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001004 mv88e6xxx_reg_lock(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001005
Andrew Lunna605a0f2016-11-21 23:26:58 +01001006 ret = mv88e6xxx_stats_snapshot(chip, port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001007 mv88e6xxx_reg_unlock(chip);
Andrew Lunn377cda12018-02-15 14:38:34 +01001008
1009 if (ret < 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001010 return;
Andrew Lunn052f9472016-11-21 23:27:03 +01001011
1012 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001013
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001014}
Ben Hutchings98e67302011-11-25 14:36:19 +00001015
Vivien Didelotf81ec902016-05-09 13:22:58 -04001016static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001017{
1018 return 32 * sizeof(u16);
1019}
1020
Vivien Didelotf81ec902016-05-09 13:22:58 -04001021static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
1022 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001023{
Vivien Didelot04bed142016-08-31 18:06:13 -04001024 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001025 int err;
1026 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001027 u16 *p = _p;
1028 int i;
1029
Vivien Didelota5f39322018-12-17 16:05:21 -05001030 regs->version = chip->info->prod_num;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001031
1032 memset(p, 0xff, 32 * sizeof(u16));
1033
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001034 mv88e6xxx_reg_lock(chip);
Vivien Didelot23062512016-05-09 13:22:45 -04001035
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001036 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001037
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001038 err = mv88e6xxx_port_read(chip, port, i, &reg);
1039 if (!err)
1040 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001041 }
Vivien Didelot23062512016-05-09 13:22:45 -04001042
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001043 mv88e6xxx_reg_unlock(chip);
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001044}
1045
Vivien Didelot08f50062017-08-01 16:32:41 -04001046static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
1047 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001048{
Vivien Didelot5480db62017-08-01 16:32:40 -04001049 /* Nothing to do on the port's MAC */
1050 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001051}
1052
Vivien Didelot08f50062017-08-01 16:32:41 -04001053static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
1054 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001055{
Vivien Didelot5480db62017-08-01 16:32:40 -04001056 /* Nothing to do on the port's MAC */
1057 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001058}
1059
Vivien Didelote5887a22017-03-30 17:37:11 -04001060static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001061{
Vivien Didelote5887a22017-03-30 17:37:11 -04001062 struct dsa_switch *ds = NULL;
1063 struct net_device *br;
1064 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001065 int i;
1066
Vivien Didelote5887a22017-03-30 17:37:11 -04001067 if (dev < DSA_MAX_SWITCHES)
1068 ds = chip->ds->dst->ds[dev];
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001069
Vivien Didelote5887a22017-03-30 17:37:11 -04001070 /* Prevent frames from unknown switch or port */
1071 if (!ds || port >= ds->num_ports)
1072 return 0;
1073
1074 /* Frames from DSA links and CPU ports can egress any local port */
1075 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
1076 return mv88e6xxx_port_mask(chip);
1077
1078 br = ds->ports[port].bridge_dev;
1079 pvlan = 0;
1080
1081 /* Frames from user ports can egress any local DSA links and CPU ports,
1082 * as well as any local member of their bridge group.
1083 */
1084 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1085 if (dsa_is_cpu_port(chip->ds, i) ||
1086 dsa_is_dsa_port(chip->ds, i) ||
Vivien Didelotc8652c82017-10-16 11:12:19 -04001087 (br && dsa_to_port(chip->ds, i)->bridge_dev == br))
Vivien Didelote5887a22017-03-30 17:37:11 -04001088 pvlan |= BIT(i);
1089
1090 return pvlan;
1091}
1092
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001093static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -04001094{
1095 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001096
1097 /* prevent frames from going back out of the port they came in on */
1098 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001099
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001100 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001101}
1102
Vivien Didelotf81ec902016-05-09 13:22:58 -04001103static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1104 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001105{
Vivien Didelot04bed142016-08-31 18:06:13 -04001106 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot553eb542016-05-13 20:38:23 -04001107 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001108
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001109 mv88e6xxx_reg_lock(chip);
Vivien Didelotf894c292017-06-08 18:34:10 -04001110 err = mv88e6xxx_port_set_state(chip, port, state);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001111 mv88e6xxx_reg_unlock(chip);
Vivien Didelot553eb542016-05-13 20:38:23 -04001112
1113 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001114 dev_err(ds->dev, "p%d: failed to update state\n", port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001115}
1116
Vivien Didelot93e18d62018-05-11 17:16:35 -04001117static int mv88e6xxx_pri_setup(struct mv88e6xxx_chip *chip)
1118{
1119 int err;
1120
1121 if (chip->info->ops->ieee_pri_map) {
1122 err = chip->info->ops->ieee_pri_map(chip);
1123 if (err)
1124 return err;
1125 }
1126
1127 if (chip->info->ops->ip_pri_map) {
1128 err = chip->info->ops->ip_pri_map(chip);
1129 if (err)
1130 return err;
1131 }
1132
1133 return 0;
1134}
1135
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001136static int mv88e6xxx_devmap_setup(struct mv88e6xxx_chip *chip)
1137{
1138 int target, port;
1139 int err;
1140
1141 if (!chip->info->global2_addr)
1142 return 0;
1143
1144 /* Initialize the routing port to the 32 possible target devices */
1145 for (target = 0; target < 32; target++) {
1146 port = 0x1f;
1147 if (target < DSA_MAX_SWITCHES)
1148 if (chip->ds->rtable[target] != DSA_RTABLE_NONE)
1149 port = chip->ds->rtable[target];
1150
1151 err = mv88e6xxx_g2_device_mapping_write(chip, target, port);
1152 if (err)
1153 return err;
1154 }
1155
Vivien Didelot02317e62018-05-09 11:38:49 -04001156 if (chip->info->ops->set_cascade_port) {
1157 port = MV88E6XXX_CASCADE_PORT_MULTIPLE;
1158 err = chip->info->ops->set_cascade_port(chip, port);
1159 if (err)
1160 return err;
1161 }
1162
Vivien Didelot23c98912018-05-09 11:38:50 -04001163 err = mv88e6xxx_g1_set_device_number(chip, chip->ds->index);
1164 if (err)
1165 return err;
1166
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001167 return 0;
1168}
1169
Vivien Didelotb28f8722018-04-26 21:56:44 -04001170static int mv88e6xxx_trunk_setup(struct mv88e6xxx_chip *chip)
1171{
1172 /* Clear all trunk masks and mapping */
1173 if (chip->info->global2_addr)
1174 return mv88e6xxx_g2_trunk_clear(chip);
1175
1176 return 0;
1177}
1178
Vivien Didelot9e5baf92018-05-09 11:38:51 -04001179static int mv88e6xxx_rmu_setup(struct mv88e6xxx_chip *chip)
1180{
1181 if (chip->info->ops->rmu_disable)
1182 return chip->info->ops->rmu_disable(chip);
1183
1184 return 0;
1185}
1186
Vivien Didelot9e907d72017-07-17 13:03:43 -04001187static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
1188{
1189 if (chip->info->ops->pot_clear)
1190 return chip->info->ops->pot_clear(chip);
1191
1192 return 0;
1193}
1194
Vivien Didelot51c901a2017-07-17 13:03:41 -04001195static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
1196{
1197 if (chip->info->ops->mgmt_rsvd2cpu)
1198 return chip->info->ops->mgmt_rsvd2cpu(chip);
1199
1200 return 0;
1201}
1202
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001203static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
1204{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001205 int err;
1206
Vivien Didelotdaefc942017-03-11 16:12:54 -05001207 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
1208 if (err)
1209 return err;
1210
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001211 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
1212 if (err)
1213 return err;
1214
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001215 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
1216}
1217
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04001218static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
1219{
1220 int port;
1221 int err;
1222
1223 if (!chip->info->ops->irl_init_all)
1224 return 0;
1225
1226 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1227 /* Disable ingress rate limiting by resetting all per port
1228 * ingress rate limit resources to their initial state.
1229 */
1230 err = chip->info->ops->irl_init_all(chip, port);
1231 if (err)
1232 return err;
1233 }
1234
1235 return 0;
1236}
1237
Vivien Didelot04a69a12017-10-13 14:18:05 -04001238static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
1239{
1240 if (chip->info->ops->set_switch_mac) {
1241 u8 addr[ETH_ALEN];
1242
1243 eth_random_addr(addr);
1244
1245 return chip->info->ops->set_switch_mac(chip, addr);
1246 }
1247
1248 return 0;
1249}
1250
Vivien Didelot17a15942017-03-30 17:37:09 -04001251static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
1252{
1253 u16 pvlan = 0;
1254
1255 if (!mv88e6xxx_has_pvt(chip))
1256 return -EOPNOTSUPP;
1257
1258 /* Skip the local source device, which uses in-chip port VLAN */
1259 if (dev != chip->ds->index)
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001260 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -04001261
1262 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
1263}
1264
Vivien Didelot81228992017-03-30 17:37:08 -04001265static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
1266{
Vivien Didelot17a15942017-03-30 17:37:09 -04001267 int dev, port;
1268 int err;
1269
Vivien Didelot81228992017-03-30 17:37:08 -04001270 if (!mv88e6xxx_has_pvt(chip))
1271 return 0;
1272
1273 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
1274 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
1275 */
Vivien Didelot17a15942017-03-30 17:37:09 -04001276 err = mv88e6xxx_g2_misc_4_bit_port(chip);
1277 if (err)
1278 return err;
1279
1280 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
1281 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
1282 err = mv88e6xxx_pvt_map(chip, dev, port);
1283 if (err)
1284 return err;
1285 }
1286 }
1287
1288 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -04001289}
1290
Vivien Didelot749efcb2016-09-22 16:49:24 -04001291static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1292{
1293 struct mv88e6xxx_chip *chip = ds->priv;
1294 int err;
1295
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001296 mv88e6xxx_reg_lock(chip);
Vivien Didelote606ca32017-03-11 16:12:55 -05001297 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001298 mv88e6xxx_reg_unlock(chip);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001299
1300 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001301 dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001302}
1303
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001304static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
1305{
1306 if (!chip->info->max_vid)
1307 return 0;
1308
1309 return mv88e6xxx_g1_vtu_flush(chip);
1310}
1311
Vivien Didelotf1394b782017-05-01 14:05:22 -04001312static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1313 struct mv88e6xxx_vtu_entry *entry)
1314{
1315 if (!chip->info->ops->vtu_getnext)
1316 return -EOPNOTSUPP;
1317
1318 return chip->info->ops->vtu_getnext(chip, entry);
1319}
1320
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001321static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1322 struct mv88e6xxx_vtu_entry *entry)
1323{
1324 if (!chip->info->ops->vtu_loadpurge)
1325 return -EOPNOTSUPP;
1326
1327 return chip->info->ops->vtu_loadpurge(chip, entry);
1328}
1329
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001330static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001331{
1332 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelot425d2d32019-08-01 14:36:34 -04001333 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001334 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001335
1336 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1337
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001338 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001339 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001340 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001341 if (err)
1342 return err;
1343
1344 set_bit(*fid, fid_bitmap);
1345 }
1346
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001347 /* Set every FID bit used by the VLAN entries */
Vivien Didelot425d2d32019-08-01 14:36:34 -04001348 vlan.vid = chip->info->max_vid;
1349 vlan.valid = false;
1350
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001351 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001352 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001353 if (err)
1354 return err;
1355
1356 if (!vlan.valid)
1357 break;
1358
1359 set_bit(vlan.fid, fid_bitmap);
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001360 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001361
1362 /* The reset value 0x000 is used to indicate that multiple address
1363 * databases are not needed. Return the next positive available.
1364 */
1365 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001366 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001367 return -ENOSPC;
1368
1369 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001370 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001371}
1372
Vivien Didelotda9c3592016-02-12 12:09:40 -05001373static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1374 u16 vid_begin, u16 vid_end)
1375{
Vivien Didelot04bed142016-08-31 18:06:13 -04001376 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot425d2d32019-08-01 14:36:34 -04001377 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001378 int i, err;
1379
Andrew Lunndb06ae412017-09-25 23:32:20 +02001380 /* DSA and CPU ports have to be members of multiple vlans */
1381 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1382 return 0;
1383
Vivien Didelotda9c3592016-02-12 12:09:40 -05001384 if (!vid_begin)
1385 return -EOPNOTSUPP;
1386
Vivien Didelot425d2d32019-08-01 14:36:34 -04001387 vlan.vid = vid_begin - 1;
1388 vlan.valid = false;
1389
Vivien Didelotda9c3592016-02-12 12:09:40 -05001390 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001391 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001392 if (err)
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001393 return err;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001394
1395 if (!vlan.valid)
1396 break;
1397
1398 if (vlan.vid > vid_end)
1399 break;
1400
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001401 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001402 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1403 continue;
1404
Andrew Lunncd886462017-11-09 22:29:53 +01001405 if (!ds->ports[i].slave)
Andrew Lunn66e28092016-12-11 21:07:19 +01001406 continue;
1407
Vivien Didelotbd00e052017-05-01 14:05:11 -04001408 if (vlan.member[i] ==
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001409 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001410 continue;
1411
Vivien Didelotc8652c82017-10-16 11:12:19 -04001412 if (dsa_to_port(ds, i)->bridge_dev ==
Vivien Didelotfae8a252017-01-27 15:29:42 -05001413 ds->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001414 break; /* same bridge, check next VLAN */
1415
Vivien Didelotc8652c82017-10-16 11:12:19 -04001416 if (!dsa_to_port(ds, i)->bridge_dev)
Andrew Lunn66e28092016-12-11 21:07:19 +01001417 continue;
1418
Andrew Lunn743fcc22017-11-09 22:29:54 +01001419 dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n",
1420 port, vlan.vid, i,
Vivien Didelotc8652c82017-10-16 11:12:19 -04001421 netdev_name(dsa_to_port(ds, i)->bridge_dev));
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001422 return -EOPNOTSUPP;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001423 }
1424 } while (vlan.vid < vid_end);
1425
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001426 return 0;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001427}
1428
Vivien Didelotf81ec902016-05-09 13:22:58 -04001429static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1430 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001431{
Vivien Didelot04bed142016-08-31 18:06:13 -04001432 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001433 u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
1434 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001435 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001436
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001437 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001438 return -EOPNOTSUPP;
1439
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001440 mv88e6xxx_reg_lock(chip);
Vivien Didelot385a0992016-11-04 03:23:31 +01001441 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001442 mv88e6xxx_reg_unlock(chip);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001443
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001444 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001445}
1446
Vivien Didelot57d32312016-06-20 13:13:58 -04001447static int
1448mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
Vivien Didelot80e02362017-11-30 11:23:57 -05001449 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001450{
Vivien Didelot04bed142016-08-31 18:06:13 -04001451 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001452 int err;
1453
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001454 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001455 return -EOPNOTSUPP;
1456
Vivien Didelotda9c3592016-02-12 12:09:40 -05001457 /* If the requested port doesn't belong to the same bridge as the VLAN
1458 * members, do not support it (yet) and fallback to software VLAN.
1459 */
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001460 mv88e6xxx_reg_lock(chip);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001461 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1462 vlan->vid_end);
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001463 mv88e6xxx_reg_unlock(chip);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001464
Vivien Didelot76e398a2015-11-01 12:33:55 -05001465 /* We don't need any dynamic resource from the kernel (yet),
1466 * so skip the prepare phase.
1467 */
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001468 return err;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001469}
1470
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001471static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1472 const unsigned char *addr, u16 vid,
1473 u8 state)
1474{
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001475 struct mv88e6xxx_atu_entry entry;
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001476 struct mv88e6xxx_vtu_entry vlan;
1477 u16 fid;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001478 int err;
1479
1480 /* Null VLAN ID corresponds to the port private database */
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001481 if (vid == 0) {
1482 err = mv88e6xxx_port_get_fid(chip, port, &fid);
1483 if (err)
1484 return err;
1485 } else {
1486 vlan.vid = vid - 1;
1487 vlan.valid = false;
1488
1489 err = mv88e6xxx_vtu_getnext(chip, &vlan);
1490 if (err)
1491 return err;
1492
1493 /* switchdev expects -EOPNOTSUPP to honor software VLANs */
1494 if (vlan.vid != vid || !vlan.valid)
1495 return -EOPNOTSUPP;
1496
1497 fid = vlan.fid;
1498 }
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001499
1500 entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1501 ether_addr_copy(entry.mac, addr);
1502 eth_addr_dec(entry.mac);
1503
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001504 err = mv88e6xxx_g1_atu_getnext(chip, fid, &entry);
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001505 if (err)
1506 return err;
1507
1508 /* Initialize a fresh ATU entry if it isn't found */
1509 if (entry.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED ||
1510 !ether_addr_equal(entry.mac, addr)) {
1511 memset(&entry, 0, sizeof(entry));
1512 ether_addr_copy(entry.mac, addr);
1513 }
1514
1515 /* Purge the ATU entry only if no port is using it anymore */
1516 if (state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED) {
1517 entry.portvec &= ~BIT(port);
1518 if (!entry.portvec)
1519 entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1520 } else {
1521 entry.portvec |= BIT(port);
1522 entry.state = state;
1523 }
1524
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001525 return mv88e6xxx_g1_atu_loadpurge(chip, fid, &entry);
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001526}
1527
Andrew Lunn87fa8862017-11-09 22:29:56 +01001528static int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port,
1529 u16 vid)
1530{
1531 const char broadcast[6] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
1532 u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;
1533
1534 return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state);
1535}
1536
1537static int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid)
1538{
1539 int port;
1540 int err;
1541
1542 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1543 err = mv88e6xxx_port_add_broadcast(chip, port, vid);
1544 if (err)
1545 return err;
1546 }
1547
1548 return 0;
1549}
1550
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001551static int mv88e6xxx_port_vlan_join(struct mv88e6xxx_chip *chip, int port,
Vivien Didelotc91498e2017-06-07 18:12:13 -04001552 u16 vid, u8 member)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001553{
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001554 const u8 non_member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001555 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001556 int i, err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001557
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001558 if (!vid)
1559 return -EOPNOTSUPP;
1560
1561 vlan.vid = vid - 1;
1562 vlan.valid = false;
1563
1564 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001565 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001566 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001567
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001568 if (vlan.vid != vid || !vlan.valid) {
1569 memset(&vlan, 0, sizeof(vlan));
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001570
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001571 err = mv88e6xxx_atu_new(chip, &vlan.fid);
1572 if (err)
1573 return err;
Andrew Lunn87fa8862017-11-09 22:29:56 +01001574
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001575 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1576 if (i == port)
1577 vlan.member[i] = member;
1578 else
1579 vlan.member[i] = non_member;
1580
1581 vlan.vid = vid;
1582 vlan.valid = true;
1583
1584 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1585 if (err)
1586 return err;
1587
1588 err = mv88e6xxx_broadcast_setup(chip, vlan.vid);
1589 if (err)
1590 return err;
1591 } else if (vlan.member[port] != member) {
1592 vlan.member[port] = member;
1593
1594 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1595 if (err)
1596 return err;
1597 } else {
1598 dev_info(chip->dev, "p%d: already a member of VLAN %d\n",
1599 port, vid);
1600 }
1601
1602 return 0;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001603}
1604
Vivien Didelotf81ec902016-05-09 13:22:58 -04001605static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
Vivien Didelot80e02362017-11-30 11:23:57 -05001606 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001607{
Vivien Didelot04bed142016-08-31 18:06:13 -04001608 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001609 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1610 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001611 u8 member;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001612 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001613
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001614 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001615 return;
1616
Vivien Didelotc91498e2017-06-07 18:12:13 -04001617 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001618 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001619 else if (untagged)
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001620 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001621 else
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001622 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001623
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001624 mv88e6xxx_reg_lock(chip);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001625
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001626 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001627 if (mv88e6xxx_port_vlan_join(chip, port, vid, member))
Vivien Didelot774439e52017-06-08 18:34:08 -04001628 dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
1629 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001630
Vivien Didelot77064f32016-11-04 03:23:30 +01001631 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Vivien Didelot774439e52017-06-08 18:34:08 -04001632 dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
1633 vlan->vid_end);
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001634
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001635 mv88e6xxx_reg_unlock(chip);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001636}
1637
Vivien Didelot521098922019-08-01 14:36:36 -04001638static int mv88e6xxx_port_vlan_leave(struct mv88e6xxx_chip *chip,
1639 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001640{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001641 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001642 int i, err;
1643
Vivien Didelot521098922019-08-01 14:36:36 -04001644 if (!vid)
1645 return -EOPNOTSUPP;
1646
1647 vlan.vid = vid - 1;
1648 vlan.valid = false;
1649
1650 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001651 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001652 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001653
Vivien Didelot521098922019-08-01 14:36:36 -04001654 /* If the VLAN doesn't exist in hardware or the port isn't a member,
1655 * tell switchdev that this VLAN is likely handled in software.
1656 */
1657 if (vlan.vid != vid || !vlan.valid ||
1658 vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001659 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001660
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001661 vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001662
1663 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001664 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001665 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001666 if (vlan.member[i] !=
1667 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001668 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001669 break;
1670 }
1671 }
1672
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001673 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001674 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001675 return err;
1676
Vivien Didelote606ca32017-03-11 16:12:55 -05001677 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001678}
1679
Vivien Didelotf81ec902016-05-09 13:22:58 -04001680static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1681 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001682{
Vivien Didelot04bed142016-08-31 18:06:13 -04001683 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001684 u16 pvid, vid;
1685 int err = 0;
1686
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001687 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001688 return -EOPNOTSUPP;
1689
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001690 mv88e6xxx_reg_lock(chip);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001691
Vivien Didelot77064f32016-11-04 03:23:30 +01001692 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001693 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001694 goto unlock;
1695
Vivien Didelot76e398a2015-11-01 12:33:55 -05001696 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelot521098922019-08-01 14:36:36 -04001697 err = mv88e6xxx_port_vlan_leave(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001698 if (err)
1699 goto unlock;
1700
1701 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001702 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001703 if (err)
1704 goto unlock;
1705 }
1706 }
1707
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001708unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001709 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001710
1711 return err;
1712}
1713
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001714static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
1715 const unsigned char *addr, u16 vid)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001716{
Vivien Didelot04bed142016-08-31 18:06:13 -04001717 struct mv88e6xxx_chip *chip = ds->priv;
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001718 int err;
Vivien Didelot6630e232015-08-06 01:44:07 -04001719
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001720 mv88e6xxx_reg_lock(chip);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001721 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1722 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001723 mv88e6xxx_reg_unlock(chip);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001724
1725 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001726}
1727
Vivien Didelotf81ec902016-05-09 13:22:58 -04001728static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03001729 const unsigned char *addr, u16 vid)
David S. Millercdf09692015-08-11 12:00:37 -07001730{
Vivien Didelot04bed142016-08-31 18:06:13 -04001731 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001732 int err;
David S. Millercdf09692015-08-11 12:00:37 -07001733
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001734 mv88e6xxx_reg_lock(chip);
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03001735 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04001736 MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001737 mv88e6xxx_reg_unlock(chip);
David S. Millercdf09692015-08-11 12:00:37 -07001738
Vivien Didelot83dabd12016-08-31 11:50:04 -04001739 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001740}
1741
Vivien Didelot83dabd12016-08-31 11:50:04 -04001742static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
1743 u16 fid, u16 vid, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001744 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001745{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001746 struct mv88e6xxx_atu_entry addr;
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001747 bool is_static;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001748 int err;
1749
Vivien Didelot27c0e602017-06-15 12:14:01 -04001750 addr.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001751 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001752
1753 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001754 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001755 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001756 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001757
Vivien Didelot27c0e602017-06-15 12:14:01 -04001758 if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001759 break;
1760
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001761 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001762 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001763
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001764 if (!is_unicast_ether_addr(addr.mac))
1765 continue;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001766
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001767 is_static = (addr.state ==
1768 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
1769 err = cb(addr.mac, vid, is_static, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001770 if (err)
1771 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001772 } while (!is_broadcast_ether_addr(addr.mac));
1773
1774 return err;
1775}
1776
Vivien Didelot83dabd12016-08-31 11:50:04 -04001777static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001778 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001779{
Vivien Didelot425d2d32019-08-01 14:36:34 -04001780 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001781 u16 fid;
1782 int err;
1783
1784 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001785 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001786 if (err)
1787 return err;
1788
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001789 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001790 if (err)
1791 return err;
1792
1793 /* Dump VLANs' Filtering Information Databases */
Vivien Didelot425d2d32019-08-01 14:36:34 -04001794 vlan.vid = chip->info->max_vid;
1795 vlan.valid = false;
1796
Vivien Didelot83dabd12016-08-31 11:50:04 -04001797 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001798 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001799 if (err)
1800 return err;
1801
1802 if (!vlan.valid)
1803 break;
1804
1805 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001806 cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001807 if (err)
1808 return err;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001809 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001810
1811 return err;
1812}
1813
Vivien Didelotf81ec902016-05-09 13:22:58 -04001814static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001815 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelotf33475b2015-10-22 09:34:41 -04001816{
Vivien Didelot04bed142016-08-31 18:06:13 -04001817 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfcf15362019-06-12 12:42:47 -04001818 int err;
Vivien Didelotf33475b2015-10-22 09:34:41 -04001819
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001820 mv88e6xxx_reg_lock(chip);
Vivien Didelotfcf15362019-06-12 12:42:47 -04001821 err = mv88e6xxx_port_db_dump(chip, port, cb, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001822 mv88e6xxx_reg_unlock(chip);
Vivien Didelotfcf15362019-06-12 12:42:47 -04001823
1824 return err;
Vivien Didelotf33475b2015-10-22 09:34:41 -04001825}
1826
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001827static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
1828 struct net_device *br)
1829{
Vivien Didelote96a6e02017-03-30 17:37:13 -04001830 struct dsa_switch *ds;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001831 int port;
Vivien Didelote96a6e02017-03-30 17:37:13 -04001832 int dev;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001833 int err;
1834
1835 /* Remap the Port VLAN of each local bridge group member */
1836 for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
1837 if (chip->ds->ports[port].bridge_dev == br) {
1838 err = mv88e6xxx_port_vlan_map(chip, port);
1839 if (err)
1840 return err;
1841 }
1842 }
1843
Vivien Didelote96a6e02017-03-30 17:37:13 -04001844 if (!mv88e6xxx_has_pvt(chip))
1845 return 0;
1846
1847 /* Remap the Port VLAN of each cross-chip bridge group member */
1848 for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
1849 ds = chip->ds->dst->ds[dev];
1850 if (!ds)
1851 break;
1852
1853 for (port = 0; port < ds->num_ports; ++port) {
1854 if (ds->ports[port].bridge_dev == br) {
1855 err = mv88e6xxx_pvt_map(chip, dev, port);
1856 if (err)
1857 return err;
1858 }
1859 }
1860 }
1861
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001862 return 0;
1863}
1864
Vivien Didelotf81ec902016-05-09 13:22:58 -04001865static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05001866 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001867{
Vivien Didelot04bed142016-08-31 18:06:13 -04001868 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001869 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001870
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001871 mv88e6xxx_reg_lock(chip);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001872 err = mv88e6xxx_bridge_map(chip, br);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001873 mv88e6xxx_reg_unlock(chip);
Vivien Didelota6692752016-02-12 12:09:39 -05001874
Vivien Didelot466dfa02016-02-26 13:16:05 -05001875 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001876}
1877
Vivien Didelotf123f2f2017-01-27 15:29:41 -05001878static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
1879 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001880{
Vivien Didelot04bed142016-08-31 18:06:13 -04001881 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001882
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001883 mv88e6xxx_reg_lock(chip);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001884 if (mv88e6xxx_bridge_map(chip, br) ||
1885 mv88e6xxx_port_vlan_map(chip, port))
1886 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001887 mv88e6xxx_reg_unlock(chip);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05001888}
1889
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001890static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
1891 int port, struct net_device *br)
1892{
1893 struct mv88e6xxx_chip *chip = ds->priv;
1894 int err;
1895
1896 if (!mv88e6xxx_has_pvt(chip))
1897 return 0;
1898
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001899 mv88e6xxx_reg_lock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001900 err = mv88e6xxx_pvt_map(chip, dev, port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001901 mv88e6xxx_reg_unlock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001902
1903 return err;
1904}
1905
1906static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
1907 int port, struct net_device *br)
1908{
1909 struct mv88e6xxx_chip *chip = ds->priv;
1910
1911 if (!mv88e6xxx_has_pvt(chip))
1912 return;
1913
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001914 mv88e6xxx_reg_lock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001915 if (mv88e6xxx_pvt_map(chip, dev, port))
1916 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001917 mv88e6xxx_reg_unlock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001918}
1919
Vivien Didelot17e708b2016-12-05 17:30:27 -05001920static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
1921{
1922 if (chip->info->ops->reset)
1923 return chip->info->ops->reset(chip);
1924
1925 return 0;
1926}
1927
Vivien Didelot309eca62016-12-05 17:30:26 -05001928static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
1929{
1930 struct gpio_desc *gpiod = chip->reset;
1931
1932 /* If there is a GPIO connected to the reset pin, toggle it */
1933 if (gpiod) {
1934 gpiod_set_value_cansleep(gpiod, 1);
1935 usleep_range(10000, 20000);
1936 gpiod_set_value_cansleep(gpiod, 0);
1937 usleep_range(10000, 20000);
1938 }
1939}
1940
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001941static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1942{
1943 int i, err;
1944
1945 /* Set all ports to the Disabled state */
1946 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotf894c292017-06-08 18:34:10 -04001947 err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001948 if (err)
1949 return err;
1950 }
1951
1952 /* Wait for transmit queues to drain,
1953 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
1954 */
1955 usleep_range(2000, 4000);
1956
1957 return 0;
1958}
1959
Vivien Didelotfad09c72016-06-21 12:28:20 -04001960static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04001961{
Vivien Didelota935c052016-09-29 12:21:53 -04001962 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001963
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001964 err = mv88e6xxx_disable_ports(chip);
1965 if (err)
1966 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001967
Vivien Didelot309eca62016-12-05 17:30:26 -05001968 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001969
Vivien Didelot17e708b2016-12-05 17:30:27 -05001970 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001971}
1972
Vivien Didelot43145572017-03-11 16:12:59 -05001973static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001974 enum mv88e6xxx_frame_mode frame,
1975 enum mv88e6xxx_egress_mode egress, u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01001976{
1977 int err;
1978
Vivien Didelot43145572017-03-11 16:12:59 -05001979 if (!chip->info->ops->port_set_frame_mode)
1980 return -EOPNOTSUPP;
1981
1982 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001983 if (err)
1984 return err;
1985
Vivien Didelot43145572017-03-11 16:12:59 -05001986 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
1987 if (err)
1988 return err;
1989
1990 if (chip->info->ops->port_set_ether_type)
1991 return chip->info->ops->port_set_ether_type(chip, port, etype);
1992
1993 return 0;
1994}
1995
1996static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1997{
1998 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001999 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04002000 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05002001}
2002
2003static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
2004{
2005 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002006 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04002007 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05002008}
2009
2010static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
2011{
2012 return mv88e6xxx_set_port_mode(chip, port,
2013 MV88E6XXX_FRAME_MODE_ETHERTYPE,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002014 MV88E6XXX_EGRESS_MODE_ETHERTYPE,
2015 ETH_P_EDSA);
Vivien Didelot43145572017-03-11 16:12:59 -05002016}
2017
2018static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
2019{
2020 if (dsa_is_dsa_port(chip->ds, port))
2021 return mv88e6xxx_set_port_mode_dsa(chip, port);
2022
Vivien Didelot2b3e9892017-10-26 11:22:54 -04002023 if (dsa_is_user_port(chip->ds, port))
Vivien Didelot43145572017-03-11 16:12:59 -05002024 return mv88e6xxx_set_port_mode_normal(chip, port);
2025
2026 /* Setup CPU port mode depending on its supported tag format */
2027 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
2028 return mv88e6xxx_set_port_mode_dsa(chip, port);
2029
2030 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
2031 return mv88e6xxx_set_port_mode_edsa(chip, port);
2032
2033 return -EINVAL;
2034}
2035
Vivien Didelotea698f42017-03-11 16:12:50 -05002036static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2037{
2038 bool message = dsa_is_dsa_port(chip->ds, port);
2039
2040 return mv88e6xxx_port_set_message_port(chip, port, message);
2041}
2042
Vivien Didelot601aeed2017-03-11 16:13:00 -05002043static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2044{
Vivien Didelot3ee50cb2017-12-05 15:34:09 -05002045 struct dsa_switch *ds = chip->ds;
David S. Miller407308f2019-06-15 13:35:29 -07002046 bool flood;
Vivien Didelot601aeed2017-03-11 16:13:00 -05002047
David S. Miller407308f2019-06-15 13:35:29 -07002048 /* Upstream ports flood frames with unknown unicast or multicast DA */
2049 flood = dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port);
2050 if (chip->info->ops->port_set_egress_floods)
2051 return chip->info->ops->port_set_egress_floods(chip, port,
2052 flood, flood);
Vivien Didelot601aeed2017-03-11 16:13:00 -05002053
David S. Miller407308f2019-06-15 13:35:29 -07002054 return 0;
Vivien Didelot601aeed2017-03-11 16:13:00 -05002055}
2056
Andrew Lunn6d917822017-05-26 01:03:21 +02002057static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
2058 bool on)
2059{
Vivien Didelotdc272f62019-08-31 16:18:33 -04002060 u8 lane;
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002061 int err;
Andrew Lunn6d917822017-05-26 01:03:21 +02002062
Vivien Didelotdc272f62019-08-31 16:18:33 -04002063 lane = mv88e6xxx_serdes_get_lane(chip, port);
2064 if (!lane)
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002065 return 0;
2066
2067 if (on) {
Vivien Didelotdc272f62019-08-31 16:18:33 -04002068 err = mv88e6xxx_serdes_power_up(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002069 if (err)
2070 return err;
2071
2072 if (chip->info->ops->serdes_irq_setup)
2073 err = chip->info->ops->serdes_irq_setup(chip, port);
2074 } else {
Vivien Didelot42aa15c2019-08-28 14:55:11 -04002075 if (chip->info->ops->serdes_irq_free &&
2076 chip->ports[port].serdes_irq)
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002077 chip->info->ops->serdes_irq_free(chip, port);
2078
Vivien Didelotdc272f62019-08-31 16:18:33 -04002079 err = mv88e6xxx_serdes_power_down(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002080 }
2081
2082 return err;
Andrew Lunn6d917822017-05-26 01:03:21 +02002083}
2084
Vivien Didelotfa371c82017-12-05 15:34:10 -05002085static int mv88e6xxx_setup_upstream_port(struct mv88e6xxx_chip *chip, int port)
2086{
2087 struct dsa_switch *ds = chip->ds;
2088 int upstream_port;
2089 int err;
2090
Vivien Didelot07073c72017-12-05 15:34:13 -05002091 upstream_port = dsa_upstream_port(ds, port);
Vivien Didelotfa371c82017-12-05 15:34:10 -05002092 if (chip->info->ops->port_set_upstream_port) {
2093 err = chip->info->ops->port_set_upstream_port(chip, port,
2094 upstream_port);
2095 if (err)
2096 return err;
2097 }
2098
Vivien Didelot0ea54dd2017-12-05 15:34:11 -05002099 if (port == upstream_port) {
2100 if (chip->info->ops->set_cpu_port) {
2101 err = chip->info->ops->set_cpu_port(chip,
2102 upstream_port);
2103 if (err)
2104 return err;
2105 }
2106
2107 if (chip->info->ops->set_egress_port) {
2108 err = chip->info->ops->set_egress_port(chip,
2109 upstream_port);
2110 if (err)
2111 return err;
2112 }
2113 }
2114
Vivien Didelotfa371c82017-12-05 15:34:10 -05002115 return 0;
2116}
2117
Vivien Didelotfad09c72016-06-21 12:28:20 -04002118static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002119{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002120 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002121 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002122 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002123
Andrew Lunn7b898462018-08-09 15:38:47 +02002124 chip->ports[port].chip = chip;
2125 chip->ports[port].port = port;
2126
Vivien Didelotd78343d2016-11-04 03:23:36 +01002127 /* MAC Forcing register: don't force link, speed, duplex or flow control
2128 * state to any particular values on physical ports, but force the CPU
2129 * port and all DSA ports to their maximum bandwidth and full duplex.
2130 */
2131 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2132 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
2133 SPEED_MAX, DUPLEX_FULL,
Andrew Lunn54186b92018-08-09 15:38:37 +02002134 PAUSE_OFF,
Vivien Didelotd78343d2016-11-04 03:23:36 +01002135 PHY_INTERFACE_MODE_NA);
2136 else
2137 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
2138 SPEED_UNFORCED, DUPLEX_UNFORCED,
Andrew Lunn54186b92018-08-09 15:38:37 +02002139 PAUSE_ON,
Vivien Didelotd78343d2016-11-04 03:23:36 +01002140 PHY_INTERFACE_MODE_NA);
2141 if (err)
2142 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002143
2144 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2145 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2146 * tunneling, determine priority by looking at 802.1p and IP
2147 * priority fields (IP prio has precedence), and set STP state
2148 * to Forwarding.
2149 *
2150 * If this is the CPU link, use DSA or EDSA tagging depending
2151 * on which tagging mode was configured.
2152 *
2153 * If this is a link to another switch, use DSA tagging mode.
2154 *
2155 * If this is the upstream port for this switch, enable
2156 * forwarding of unknown unicasts and multicasts.
2157 */
Vivien Didelota89b433be2017-06-12 12:37:37 -04002158 reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
2159 MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
2160 MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
2161 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002162 if (err)
2163 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002164
Vivien Didelot601aeed2017-03-11 16:13:00 -05002165 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002166 if (err)
2167 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002168
Vivien Didelot601aeed2017-03-11 16:13:00 -05002169 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05002170 if (err)
2171 return err;
2172
Vivien Didelot8efdda42015-08-13 12:52:23 -04002173 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002174 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002175 * untagged frames on this port, do a destination address lookup on all
2176 * received packets as usual, disable ARP mirroring and don't send a
2177 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002178 */
Andrew Lunna23b2962017-02-04 20:15:28 +01002179 err = mv88e6xxx_port_set_map_da(chip, port);
2180 if (err)
2181 return err;
2182
Vivien Didelotfa371c82017-12-05 15:34:10 -05002183 err = mv88e6xxx_setup_upstream_port(chip, port);
2184 if (err)
2185 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002186
Andrew Lunna23b2962017-02-04 20:15:28 +01002187 err = mv88e6xxx_port_set_8021q_mode(chip, port,
Vivien Didelot81c6edb2017-06-12 12:37:41 -04002188 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
Andrew Lunna23b2962017-02-04 20:15:28 +01002189 if (err)
2190 return err;
2191
Vivien Didelotcd782652017-06-08 18:34:13 -04002192 if (chip->info->ops->port_set_jumbo_size) {
2193 err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
Andrew Lunn5f436662016-12-03 04:45:17 +01002194 if (err)
2195 return err;
2196 }
2197
Andrew Lunn54d792f2015-05-06 01:09:47 +02002198 /* Port Association Vector: when learning source addresses
2199 * of packets, add the address to the address database using
2200 * a port bitmap that has only the bit for this port set and
2201 * the other bits clear.
2202 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002203 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002204 /* Disable learning for CPU port */
2205 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002206 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002207
Vivien Didelot2a4614e2017-06-12 12:37:43 -04002208 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
2209 reg);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002210 if (err)
2211 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002212
2213 /* Egress rate control 2: disable egress rate control. */
Vivien Didelot2cb8cb12017-06-12 12:37:42 -04002214 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
2215 0x0000);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002216 if (err)
2217 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002218
Vivien Didelot08984322017-06-08 18:34:12 -04002219 if (chip->info->ops->port_pause_limit) {
2220 err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002221 if (err)
2222 return err;
2223 }
2224
Vivien Didelotc8c94892017-03-11 16:13:01 -05002225 if (chip->info->ops->port_disable_learn_limit) {
2226 err = chip->info->ops->port_disable_learn_limit(chip, port);
2227 if (err)
2228 return err;
2229 }
2230
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002231 if (chip->info->ops->port_disable_pri_override) {
2232 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002233 if (err)
2234 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01002235 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002236
Andrew Lunnef0a7312016-12-03 04:35:16 +01002237 if (chip->info->ops->port_tag_remap) {
2238 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002239 if (err)
2240 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002241 }
2242
Andrew Lunnef70b112016-12-03 04:45:18 +01002243 if (chip->info->ops->port_egress_rate_limiting) {
2244 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002245 if (err)
2246 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002247 }
2248
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02002249 if (chip->info->ops->port_setup_message_port) {
2250 err = chip->info->ops->port_setup_message_port(chip, port);
2251 if (err)
2252 return err;
2253 }
Guenter Roeckd827e882015-03-26 18:36:29 -07002254
Vivien Didelot207afda2016-04-14 14:42:09 -04002255 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002256 * database, and allow bidirectional communication between the
2257 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002258 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002259 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002260 if (err)
2261 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002262
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002263 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002264 if (err)
2265 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002266
2267 /* Default VLAN ID and priority: don't set a default VLAN
2268 * ID, and set the default packet priority to zero.
2269 */
Vivien Didelotb7929fb2017-06-12 12:37:40 -04002270 return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
Andrew Lunndbde9e62015-05-06 01:09:48 +02002271}
2272
Andrew Lunn04aca992017-05-26 01:03:24 +02002273static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
2274 struct phy_device *phydev)
2275{
2276 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot523a8902017-05-26 18:02:42 -04002277 int err;
Andrew Lunn04aca992017-05-26 01:03:24 +02002278
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002279 mv88e6xxx_reg_lock(chip);
Vivien Didelot523a8902017-05-26 18:02:42 -04002280 err = mv88e6xxx_serdes_power(chip, port, true);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002281 mv88e6xxx_reg_unlock(chip);
Andrew Lunn04aca992017-05-26 01:03:24 +02002282
2283 return err;
2284}
2285
Andrew Lunn75104db2019-02-24 20:44:43 +01002286static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port)
Andrew Lunn04aca992017-05-26 01:03:24 +02002287{
2288 struct mv88e6xxx_chip *chip = ds->priv;
2289
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002290 mv88e6xxx_reg_lock(chip);
Vivien Didelot523a8902017-05-26 18:02:42 -04002291 if (mv88e6xxx_serdes_power(chip, port, false))
2292 dev_err(chip->dev, "failed to power off SERDES\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002293 mv88e6xxx_reg_unlock(chip);
Andrew Lunn04aca992017-05-26 01:03:24 +02002294}
2295
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002296static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2297 unsigned int ageing_time)
2298{
Vivien Didelot04bed142016-08-31 18:06:13 -04002299 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002300 int err;
2301
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002302 mv88e6xxx_reg_lock(chip);
Vivien Didelot720c6342017-03-11 16:12:48 -05002303 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002304 mv88e6xxx_reg_unlock(chip);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002305
2306 return err;
2307}
2308
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002309static int mv88e6xxx_stats_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002310{
2311 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002312
Andrew Lunnde2273872016-11-21 23:27:01 +01002313 /* Initialize the statistics unit */
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002314 if (chip->info->ops->stats_set_histogram) {
2315 err = chip->info->ops->stats_set_histogram(chip);
2316 if (err)
2317 return err;
2318 }
Andrew Lunnde2273872016-11-21 23:27:01 +01002319
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002320 return mv88e6xxx_g1_stats_clear(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002321}
2322
Andrew Lunnea890982019-01-09 00:24:03 +01002323/* Check if the errata has already been applied. */
2324static bool mv88e6390_setup_errata_applied(struct mv88e6xxx_chip *chip)
2325{
2326 int port;
2327 int err;
2328 u16 val;
2329
2330 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
Marek Behún60907012019-08-26 23:31:51 +02002331 err = mv88e6xxx_port_hidden_read(chip, 0xf, port, 0, &val);
Andrew Lunnea890982019-01-09 00:24:03 +01002332 if (err) {
2333 dev_err(chip->dev,
2334 "Error reading hidden register: %d\n", err);
2335 return false;
2336 }
2337 if (val != 0x01c0)
2338 return false;
2339 }
2340
2341 return true;
2342}
2343
2344/* The 6390 copper ports have an errata which require poking magic
2345 * values into undocumented hidden registers and then performing a
2346 * software reset.
2347 */
2348static int mv88e6390_setup_errata(struct mv88e6xxx_chip *chip)
2349{
2350 int port;
2351 int err;
2352
2353 if (mv88e6390_setup_errata_applied(chip))
2354 return 0;
2355
2356 /* Set the ports into blocking mode */
2357 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
2358 err = mv88e6xxx_port_set_state(chip, port, BR_STATE_DISABLED);
2359 if (err)
2360 return err;
2361 }
2362
2363 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
Marek Behún60907012019-08-26 23:31:51 +02002364 err = mv88e6xxx_port_hidden_write(chip, 0xf, port, 0, 0x01c0);
Andrew Lunnea890982019-01-09 00:24:03 +01002365 if (err)
2366 return err;
2367 }
2368
2369 return mv88e6xxx_software_reset(chip);
2370}
2371
Vivien Didelotf81ec902016-05-09 13:22:58 -04002372static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002373{
Vivien Didelot04bed142016-08-31 18:06:13 -04002374 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002375 u8 cmode;
Vivien Didelot552238b2016-05-09 13:22:49 -04002376 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002377 int i;
2378
Vivien Didelotfad09c72016-06-21 12:28:20 -04002379 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002380 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002381
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002382 mv88e6xxx_reg_lock(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002383
Andrew Lunnea890982019-01-09 00:24:03 +01002384 if (chip->info->ops->setup_errata) {
2385 err = chip->info->ops->setup_errata(chip);
2386 if (err)
2387 goto unlock;
2388 }
2389
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002390 /* Cache the cmode of each port. */
2391 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2392 if (chip->info->ops->port_get_cmode) {
2393 err = chip->info->ops->port_get_cmode(chip, i, &cmode);
2394 if (err)
Dan Carpentere29129f2018-08-14 12:09:05 +03002395 goto unlock;
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002396
2397 chip->ports[i].cmode = cmode;
2398 }
2399 }
2400
Vivien Didelot97299342016-07-18 20:45:30 -04002401 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002402 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotb759f522019-08-19 16:00:52 -04002403 if (dsa_is_unused_port(ds, i))
2404 continue;
2405
Hubert Feursteinc8574862019-07-31 10:23:48 +02002406 /* Prevent the use of an invalid port. */
Vivien Didelotb759f522019-08-19 16:00:52 -04002407 if (mv88e6xxx_is_invalid_port(chip, i)) {
Hubert Feursteinc8574862019-07-31 10:23:48 +02002408 dev_err(chip->dev, "port %d is invalid\n", i);
2409 err = -EINVAL;
2410 goto unlock;
2411 }
2412
Vivien Didelot97299342016-07-18 20:45:30 -04002413 err = mv88e6xxx_setup_port(chip, i);
2414 if (err)
2415 goto unlock;
2416 }
2417
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002418 err = mv88e6xxx_irl_setup(chip);
2419 if (err)
2420 goto unlock;
2421
Vivien Didelot04a69a12017-10-13 14:18:05 -04002422 err = mv88e6xxx_mac_setup(chip);
2423 if (err)
2424 goto unlock;
2425
Vivien Didelot1b17aed2017-05-26 18:03:05 -04002426 err = mv88e6xxx_phy_setup(chip);
2427 if (err)
2428 goto unlock;
2429
Vivien Didelotb486d7c2017-05-01 14:05:13 -04002430 err = mv88e6xxx_vtu_setup(chip);
2431 if (err)
2432 goto unlock;
2433
Vivien Didelot81228992017-03-30 17:37:08 -04002434 err = mv88e6xxx_pvt_setup(chip);
2435 if (err)
2436 goto unlock;
2437
Vivien Didelota2ac29d2017-03-11 16:12:49 -05002438 err = mv88e6xxx_atu_setup(chip);
2439 if (err)
2440 goto unlock;
2441
Andrew Lunn87fa8862017-11-09 22:29:56 +01002442 err = mv88e6xxx_broadcast_setup(chip, 0);
2443 if (err)
2444 goto unlock;
2445
Vivien Didelot9e907d72017-07-17 13:03:43 -04002446 err = mv88e6xxx_pot_setup(chip);
2447 if (err)
2448 goto unlock;
2449
Vivien Didelot9e5baf92018-05-09 11:38:51 -04002450 err = mv88e6xxx_rmu_setup(chip);
2451 if (err)
2452 goto unlock;
2453
Vivien Didelot51c901a2017-07-17 13:03:41 -04002454 err = mv88e6xxx_rsvd2cpu_setup(chip);
2455 if (err)
2456 goto unlock;
Andrew Lunn6e55f692016-12-03 04:45:16 +01002457
Vivien Didelotb28f8722018-04-26 21:56:44 -04002458 err = mv88e6xxx_trunk_setup(chip);
2459 if (err)
2460 goto unlock;
2461
Vivien Didelotc7f047b2018-04-26 21:56:45 -04002462 err = mv88e6xxx_devmap_setup(chip);
2463 if (err)
2464 goto unlock;
2465
Vivien Didelot93e18d62018-05-11 17:16:35 -04002466 err = mv88e6xxx_pri_setup(chip);
2467 if (err)
2468 goto unlock;
2469
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01002470 /* Setup PTP Hardware Clock and timestamping */
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01002471 if (chip->info->ptp_support) {
2472 err = mv88e6xxx_ptp_setup(chip);
2473 if (err)
2474 goto unlock;
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01002475
2476 err = mv88e6xxx_hwtstamp_setup(chip);
2477 if (err)
2478 goto unlock;
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01002479 }
2480
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002481 err = mv88e6xxx_stats_setup(chip);
2482 if (err)
2483 goto unlock;
2484
Vivien Didelot6b17e862015-08-13 12:52:18 -04002485unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002486 mv88e6xxx_reg_unlock(chip);
Andrew Lunndb687a52015-06-20 21:31:29 +02002487
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002488 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002489}
2490
Vivien Didelote57e5e72016-08-15 17:19:00 -04002491static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002492{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002493 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2494 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002495 u16 val;
2496 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002497
Andrew Lunnee26a222017-01-24 14:53:48 +01002498 if (!chip->info->ops->phy_read)
2499 return -EOPNOTSUPP;
2500
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002501 mv88e6xxx_reg_lock(chip);
Andrew Lunnee26a222017-01-24 14:53:48 +01002502 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002503 mv88e6xxx_reg_unlock(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002504
Andrew Lunnda9f3302017-02-01 03:40:05 +01002505 if (reg == MII_PHYSID2) {
Andrew Lunnddc49ac2018-11-12 18:51:01 +01002506 /* Some internal PHYs don't have a model number. */
2507 if (chip->info->family != MV88E6XXX_FAMILY_6165)
2508 /* Then there is the 6165 family. It gets is
2509 * PHYs correct. But it can also have two
2510 * SERDES interfaces in the PHY address
2511 * space. And these don't have a model
2512 * number. But they are not PHYs, so we don't
2513 * want to give them something a PHY driver
2514 * will recognise.
2515 *
2516 * Use the mv88e6390 family model number
2517 * instead, for anything which really could be
2518 * a PHY,
2519 */
2520 if (!(val & 0x3f0))
2521 val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
Andrew Lunnda9f3302017-02-01 03:40:05 +01002522 }
2523
Vivien Didelote57e5e72016-08-15 17:19:00 -04002524 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002525}
2526
Vivien Didelote57e5e72016-08-15 17:19:00 -04002527static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002528{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002529 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2530 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002531 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002532
Andrew Lunnee26a222017-01-24 14:53:48 +01002533 if (!chip->info->ops->phy_write)
2534 return -EOPNOTSUPP;
2535
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002536 mv88e6xxx_reg_lock(chip);
Andrew Lunnee26a222017-01-24 14:53:48 +01002537 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002538 mv88e6xxx_reg_unlock(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002539
2540 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002541}
2542
Vivien Didelotfad09c72016-06-21 12:28:20 -04002543static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01002544 struct device_node *np,
2545 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02002546{
2547 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002548 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002549 struct mii_bus *bus;
2550 int err;
2551
Andrew Lunn2510bab2018-02-22 01:51:49 +01002552 if (external) {
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002553 mv88e6xxx_reg_lock(chip);
Andrew Lunn2510bab2018-02-22 01:51:49 +01002554 err = mv88e6xxx_g2_scratch_gpio_set_smi(chip, true);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002555 mv88e6xxx_reg_unlock(chip);
Andrew Lunn2510bab2018-02-22 01:51:49 +01002556
2557 if (err)
2558 return err;
2559 }
2560
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002561 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02002562 if (!bus)
2563 return -ENOMEM;
2564
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002565 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002566 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002567 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002568 INIT_LIST_HEAD(&mdio_bus->list);
2569 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002570
Andrew Lunnb516d452016-06-04 21:17:06 +02002571 if (np) {
2572 bus->name = np->full_name;
Rob Herringf7ce9102017-07-18 16:43:19 -05002573 snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002574 } else {
2575 bus->name = "mv88e6xxx SMI";
2576 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2577 }
2578
2579 bus->read = mv88e6xxx_mdio_read;
2580 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002581 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002582
Andrew Lunn6f882842018-03-17 20:32:05 +01002583 if (!external) {
2584 err = mv88e6xxx_g2_irq_mdio_setup(chip, bus);
2585 if (err)
2586 return err;
2587 }
2588
Florian Fainelli00e798c2018-05-15 16:56:19 -07002589 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002590 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002591 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunn6f882842018-03-17 20:32:05 +01002592 mv88e6xxx_g2_irq_mdio_free(chip, bus);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002593 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02002594 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002595
2596 if (external)
2597 list_add_tail(&mdio_bus->list, &chip->mdios);
2598 else
2599 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02002600
2601 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02002602}
2603
Andrew Lunna3c53be52017-01-24 14:53:50 +01002604static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
2605 { .compatible = "marvell,mv88e6xxx-mdio-external",
2606 .data = (void *)true },
2607 { },
2608};
2609
Andrew Lunn3126aee2017-12-07 01:05:57 +01002610static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
2611
2612{
2613 struct mv88e6xxx_mdio_bus *mdio_bus;
2614 struct mii_bus *bus;
2615
2616 list_for_each_entry(mdio_bus, &chip->mdios, list) {
2617 bus = mdio_bus->bus;
2618
Andrew Lunn6f882842018-03-17 20:32:05 +01002619 if (!mdio_bus->external)
2620 mv88e6xxx_g2_irq_mdio_free(chip, bus);
2621
Andrew Lunn3126aee2017-12-07 01:05:57 +01002622 mdiobus_unregister(bus);
2623 }
2624}
2625
Andrew Lunna3c53be52017-01-24 14:53:50 +01002626static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
2627 struct device_node *np)
2628{
2629 const struct of_device_id *match;
2630 struct device_node *child;
2631 int err;
2632
2633 /* Always register one mdio bus for the internal/default mdio
2634 * bus. This maybe represented in the device tree, but is
2635 * optional.
2636 */
2637 child = of_get_child_by_name(np, "mdio");
2638 err = mv88e6xxx_mdio_register(chip, child, false);
2639 if (err)
2640 return err;
2641
2642 /* Walk the device tree, and see if there are any other nodes
2643 * which say they are compatible with the external mdio
2644 * bus.
2645 */
2646 for_each_available_child_of_node(np, child) {
2647 match = of_match_node(mv88e6xxx_mdio_external_match, child);
2648 if (match) {
2649 err = mv88e6xxx_mdio_register(chip, child, true);
Andrew Lunn3126aee2017-12-07 01:05:57 +01002650 if (err) {
2651 mv88e6xxx_mdios_unregister(chip);
Nishka Dasgupta78e42042019-07-23 16:13:07 +05302652 of_node_put(child);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002653 return err;
Andrew Lunn3126aee2017-12-07 01:05:57 +01002654 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002655 }
2656 }
2657
2658 return 0;
2659}
2660
Vivien Didelot855b1932016-07-20 18:18:35 -04002661static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
2662{
Vivien Didelot04bed142016-08-31 18:06:13 -04002663 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002664
2665 return chip->eeprom_len;
2666}
2667
Vivien Didelot855b1932016-07-20 18:18:35 -04002668static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
2669 struct ethtool_eeprom *eeprom, u8 *data)
2670{
Vivien Didelot04bed142016-08-31 18:06:13 -04002671 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002672 int err;
2673
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002674 if (!chip->info->ops->get_eeprom)
2675 return -EOPNOTSUPP;
2676
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002677 mv88e6xxx_reg_lock(chip);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002678 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002679 mv88e6xxx_reg_unlock(chip);
Vivien Didelot855b1932016-07-20 18:18:35 -04002680
2681 if (err)
2682 return err;
2683
2684 eeprom->magic = 0xc3ec4951;
2685
2686 return 0;
2687}
2688
Vivien Didelot855b1932016-07-20 18:18:35 -04002689static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
2690 struct ethtool_eeprom *eeprom, u8 *data)
2691{
Vivien Didelot04bed142016-08-31 18:06:13 -04002692 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002693 int err;
2694
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002695 if (!chip->info->ops->set_eeprom)
2696 return -EOPNOTSUPP;
2697
Vivien Didelot855b1932016-07-20 18:18:35 -04002698 if (eeprom->magic != 0xc3ec4951)
2699 return -EINVAL;
2700
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002701 mv88e6xxx_reg_lock(chip);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002702 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002703 mv88e6xxx_reg_unlock(chip);
Vivien Didelot855b1932016-07-20 18:18:35 -04002704
2705 return err;
2706}
2707
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002708static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002709 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04002710 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
2711 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002712 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002713 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002714 .phy_read = mv88e6185_phy_ppu_read,
2715 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002716 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002717 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002718 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002719 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002720 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002721 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002722 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01002723 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002724 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002725 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002726 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02002727 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002728 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02002729 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002730 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002731 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002732 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2733 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002734 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002735 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2736 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002737 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002738 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002739 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002740 .ppu_enable = mv88e6185_g1_ppu_enable,
2741 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002742 .reset = mv88e6185_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04002743 .rmu_disable = mv88e6085_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002744 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002745 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02002746 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002747};
2748
2749static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002750 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04002751 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
2752 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002753 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002754 .phy_read = mv88e6185_phy_ppu_read,
2755 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002756 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002757 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002758 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002759 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002760 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunna23b2962017-02-04 20:15:28 +01002761 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Russell King6c422e32018-08-09 15:38:39 +02002762 .port_link_state = mv88e6185_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002763 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02002764 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002765 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002766 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002767 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2768 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002769 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002770 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002771 .ppu_enable = mv88e6185_g1_ppu_enable,
2772 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002773 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002774 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002775 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02002776 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002777};
2778
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002779static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01002780 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04002781 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
2782 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002783 .irl_init_all = mv88e6352_g2_irl_init_all,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002784 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2785 .phy_read = mv88e6xxx_g2_smi_phy_read,
2786 .phy_write = mv88e6xxx_g2_smi_phy_write,
2787 .port_set_link = mv88e6xxx_port_set_link,
2788 .port_set_duplex = mv88e6xxx_port_set_duplex,
2789 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002790 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002791 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002792 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002793 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002794 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002795 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002796 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002797 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002798 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02002799 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002800 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02002801 .port_setup_message_port = mv88e6xxx_setup_message_port,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002802 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002803 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002804 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2805 .stats_get_strings = mv88e6095_stats_get_strings,
2806 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002807 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2808 .set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01002809 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002810 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002811 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002812 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04002813 .rmu_disable = mv88e6085_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002814 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002815 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02002816 .phylink_validate = mv88e6185_phylink_validate,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002817};
2818
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002819static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002820 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04002821 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
2822 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002823 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002824 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02002825 .phy_read = mv88e6xxx_g2_smi_phy_read,
2826 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002827 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002828 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002829 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002830 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002831 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002832 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002833 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02002834 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002835 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02002836 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02002837 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002838 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002839 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2840 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002841 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002842 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2843 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002844 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002845 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002846 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002847 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002848 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002849 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02002850 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002851};
2852
2853static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002854 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04002855 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
2856 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002857 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002858 .phy_read = mv88e6185_phy_ppu_read,
2859 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002860 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002861 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002862 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002863 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002864 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002865 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002866 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01002867 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Vivien Didelotcd782652017-06-08 18:34:13 -04002868 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002869 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002870 .port_pause_limit = mv88e6097_port_pause_limit,
Andrew Lunn54186b92018-08-09 15:38:37 +02002871 .port_set_pause = mv88e6185_port_set_pause,
Russell King6c422e32018-08-09 15:38:39 +02002872 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002873 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02002874 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002875 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002876 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002877 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2878 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002879 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002880 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2881 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002882 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002883 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002884 .ppu_enable = mv88e6185_g1_ppu_enable,
Vivien Didelot02317e62018-05-09 11:38:49 -04002885 .set_cascade_port = mv88e6185_g1_set_cascade_port,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002886 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002887 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002888 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002889 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02002890 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002891};
2892
Vivien Didelot990e27b2017-03-28 13:50:32 -04002893static const struct mv88e6xxx_ops mv88e6141_ops = {
2894 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04002895 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
2896 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002897 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002898 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2899 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2900 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2901 .phy_read = mv88e6xxx_g2_smi_phy_read,
2902 .phy_write = mv88e6xxx_g2_smi_phy_write,
2903 .port_set_link = mv88e6xxx_port_set_link,
2904 .port_set_duplex = mv88e6xxx_port_set_duplex,
2905 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Marek Behún26422342018-10-13 14:40:31 +02002906 .port_set_speed = mv88e6341_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01002907 .port_max_speed_mode = mv88e6341_port_max_speed_mode,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002908 .port_tag_remap = mv88e6095_port_tag_remap,
2909 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
2910 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
2911 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002912 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002913 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002914 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002915 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2916 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02002917 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002918 .port_get_cmode = mv88e6352_port_get_cmode,
Marek Behún7a3007d2019-08-26 23:31:55 +02002919 .port_set_cmode = mv88e6341_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02002920 .port_setup_message_port = mv88e6xxx_setup_message_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002921 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002922 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002923 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2924 .stats_get_strings = mv88e6320_stats_get_strings,
2925 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002926 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2927 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002928 .watchdog_ops = &mv88e6390_watchdog_ops,
2929 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002930 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002931 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002932 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002933 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02002934 .serdes_power = mv88e6390_serdes_power,
2935 .serdes_get_lane = mv88e6341_serdes_get_lane,
Vivien Didelot4241ef52019-08-31 16:18:29 -04002936 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04002937 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04002938 .serdes_irq_status = mv88e6390_serdes_irq_status,
Marek Behún7a3007d2019-08-26 23:31:55 +02002939 .serdes_irq_setup = mv88e6390_serdes_irq_setup,
2940 .serdes_irq_free = mv88e6390_serdes_irq_free,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01002941 .gpio_ops = &mv88e6352_gpio_ops,
Marek Behúne3af71a2019-02-25 12:39:55 +01002942 .phylink_validate = mv88e6341_phylink_validate,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002943};
2944
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002945static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002946 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04002947 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
2948 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002949 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002950 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02002951 .phy_read = mv88e6xxx_g2_smi_phy_read,
2952 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002953 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002954 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002955 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002956 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002957 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002958 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002959 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002960 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002961 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002962 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002963 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002964 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02002965 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002966 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02002967 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna6da21b2019-03-01 23:43:39 +01002968 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002969 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002970 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2971 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002972 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002973 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2974 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002975 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002976 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002977 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002978 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002979 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002980 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunna469a612018-07-18 22:38:21 +02002981 .avb_ops = &mv88e6165_avb_ops,
Andrew Lunndfa54342018-07-18 22:38:22 +02002982 .ptp_ops = &mv88e6165_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02002983 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002984};
2985
2986static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002987 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04002988 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
2989 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002990 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002991 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002992 .phy_read = mv88e6165_phy_read,
2993 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002994 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002995 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002996 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002997 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002998 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02002999 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003000 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003001 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003002 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003003 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003004 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3005 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003006 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003007 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3008 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003009 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003010 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003011 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003012 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003013 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003014 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunna469a612018-07-18 22:38:21 +02003015 .avb_ops = &mv88e6165_avb_ops,
Andrew Lunndfa54342018-07-18 22:38:22 +02003016 .ptp_ops = &mv88e6165_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003017 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003018};
3019
3020static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003021 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003022 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3023 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003024 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003025 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003026 .phy_read = mv88e6xxx_g2_smi_phy_read,
3027 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003028 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003029 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003030 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003031 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003032 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003033 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003034 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003035 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003036 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003037 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003038 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003039 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003040 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003041 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003042 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003043 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003044 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003045 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003046 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3047 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003048 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003049 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3050 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003051 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003052 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003053 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003054 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003055 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003056 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003057 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003058};
3059
3060static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003061 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003062 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3063 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003064 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003065 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3066 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003067 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003068 .phy_read = mv88e6xxx_g2_smi_phy_read,
3069 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003070 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003071 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003072 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003073 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003074 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003075 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003076 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003077 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003078 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003079 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003080 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003081 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003082 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003083 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003084 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003085 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003086 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003087 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003088 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3089 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003090 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003091 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3092 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003093 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003094 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003095 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003096 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003097 .rmu_disable = mv88e6352_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003098 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003099 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003100 .serdes_get_lane = mv88e6352_serdes_get_lane,
Andrew Lunn6d917822017-05-26 01:03:21 +02003101 .serdes_power = mv88e6352_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003102 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003103 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003104};
3105
3106static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003107 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003108 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3109 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003110 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003111 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003112 .phy_read = mv88e6xxx_g2_smi_phy_read,
3113 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003114 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003115 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003116 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003117 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003118 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003119 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003120 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003121 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003122 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003123 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003124 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003125 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003126 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003127 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003128 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003129 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003130 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003131 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003132 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3133 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003134 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003135 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3136 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003137 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003138 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003139 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003140 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003141 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003142 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003143 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003144};
3145
3146static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003147 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003148 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3149 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003150 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003151 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3152 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003153 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003154 .phy_read = mv88e6xxx_g2_smi_phy_read,
3155 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003156 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003157 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003158 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003159 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003160 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003161 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003162 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003163 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003164 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003165 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003166 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003167 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003168 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003169 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003170 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003171 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003172 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003173 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003174 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3175 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003176 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003177 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3178 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003179 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003180 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003181 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003182 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003183 .rmu_disable = mv88e6352_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003184 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003185 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003186 .serdes_get_lane = mv88e6352_serdes_get_lane,
Andrew Lunn6d917822017-05-26 01:03:21 +02003187 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003188 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003189 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003190 .serdes_irq_status = mv88e6352_serdes_irq_status,
Andrew Lunn43821722018-09-02 18:13:15 +02003191 .serdes_irq_setup = mv88e6352_serdes_irq_setup,
3192 .serdes_irq_free = mv88e6352_serdes_irq_free,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003193 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003194 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003195};
3196
3197static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003198 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003199 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3200 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003201 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003202 .phy_read = mv88e6185_phy_ppu_read,
3203 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003204 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003205 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003206 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003207 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003208 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunnef70b112016-12-03 04:45:18 +01003209 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01003210 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn54186b92018-08-09 15:38:37 +02003211 .port_set_pause = mv88e6185_port_set_pause,
Russell King6c422e32018-08-09 15:38:39 +02003212 .port_link_state = mv88e6185_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003213 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003214 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003215 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003216 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003217 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3218 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003219 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003220 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3221 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003222 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003223 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelot02317e62018-05-09 11:38:49 -04003224 .set_cascade_port = mv88e6185_g1_set_cascade_port,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003225 .ppu_enable = mv88e6185_g1_ppu_enable,
3226 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003227 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003228 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003229 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003230 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003231};
3232
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003233static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003234 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003235 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003236 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003237 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3238 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003239 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3240 .phy_read = mv88e6xxx_g2_smi_phy_read,
3241 .phy_write = mv88e6xxx_g2_smi_phy_write,
3242 .port_set_link = mv88e6xxx_port_set_link,
3243 .port_set_duplex = mv88e6xxx_port_set_duplex,
3244 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3245 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003246 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003247 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003248 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003249 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003250 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04003251 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003252 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003253 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003254 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003255 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003256 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003257 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003258 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003259 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003260 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3261 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003262 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003263 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3264 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003265 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003266 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003267 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003268 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003269 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04003270 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3271 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003272 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003273 .serdes_get_lane = mv88e6390_serdes_get_lane,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003274 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003275 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003276 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunnefd1ba62018-08-09 15:38:48 +02003277 .serdes_irq_setup = mv88e6390_serdes_irq_setup,
3278 .serdes_irq_free = mv88e6390_serdes_irq_free,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003279 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003280 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003281};
3282
3283static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003284 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003285 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003286 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003287 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3288 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003289 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3290 .phy_read = mv88e6xxx_g2_smi_phy_read,
3291 .phy_write = mv88e6xxx_g2_smi_phy_write,
3292 .port_set_link = mv88e6xxx_port_set_link,
3293 .port_set_duplex = mv88e6xxx_port_set_duplex,
3294 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3295 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003296 .port_max_speed_mode = mv88e6390x_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003297 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003298 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003299 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003300 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04003301 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003302 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003303 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003304 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003305 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003306 .port_set_cmode = mv88e6390x_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003307 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003308 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003309 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003310 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3311 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003312 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003313 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3314 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003315 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003316 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003317 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003318 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003319 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04003320 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3321 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02003322 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003323 .serdes_get_lane = mv88e6390x_serdes_get_lane,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003324 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003325 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003326 .serdes_irq_status = mv88e6390_serdes_irq_status,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02003327 .serdes_irq_setup = mv88e6390_serdes_irq_setup,
3328 .serdes_irq_free = mv88e6390_serdes_irq_free,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003329 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003330 .phylink_validate = mv88e6390x_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003331};
3332
3333static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003334 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003335 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003336 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003337 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3338 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003339 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3340 .phy_read = mv88e6xxx_g2_smi_phy_read,
3341 .phy_write = mv88e6xxx_g2_smi_phy_write,
3342 .port_set_link = mv88e6xxx_port_set_link,
3343 .port_set_duplex = mv88e6xxx_port_set_duplex,
3344 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3345 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003346 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003347 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003348 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003349 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003350 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04003351 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003352 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003353 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003354 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003355 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003356 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003357 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003358 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003359 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003360 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3361 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003362 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003363 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3364 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003365 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003366 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003367 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003368 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003369 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04003370 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3371 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003372 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003373 .serdes_get_lane = mv88e6390_serdes_get_lane,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003374 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003375 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003376 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunnefd1ba62018-08-09 15:38:48 +02003377 .serdes_irq_setup = mv88e6390_serdes_irq_setup,
3378 .serdes_irq_free = mv88e6390_serdes_irq_free,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003379 .avb_ops = &mv88e6390_avb_ops,
3380 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003381 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003382};
3383
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003384static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003385 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003386 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3387 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003388 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003389 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3390 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003391 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003392 .phy_read = mv88e6xxx_g2_smi_phy_read,
3393 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003394 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003395 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003396 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003397 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003398 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003399 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003400 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003401 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003402 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003403 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003404 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003405 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003406 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003407 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003408 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003409 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003410 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003411 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003412 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3413 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003414 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003415 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3416 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003417 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003418 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003419 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003420 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003421 .rmu_disable = mv88e6352_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003422 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003423 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003424 .serdes_get_lane = mv88e6352_serdes_get_lane,
Andrew Lunn6d917822017-05-26 01:03:21 +02003425 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003426 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003427 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003428 .serdes_irq_status = mv88e6352_serdes_irq_status,
Andrew Lunn43821722018-09-02 18:13:15 +02003429 .serdes_irq_setup = mv88e6352_serdes_irq_setup,
3430 .serdes_irq_free = mv88e6352_serdes_irq_free,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003431 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003432 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003433 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003434 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003435};
3436
Rasmus Villemoes1f718362019-06-04 07:34:32 +00003437static const struct mv88e6xxx_ops mv88e6250_ops = {
3438 /* MV88E6XXX_FAMILY_6250 */
3439 .ieee_pri_map = mv88e6250_g1_ieee_pri_map,
3440 .ip_pri_map = mv88e6085_g1_ip_pri_map,
3441 .irl_init_all = mv88e6352_g2_irl_init_all,
3442 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3443 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
3444 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3445 .phy_read = mv88e6xxx_g2_smi_phy_read,
3446 .phy_write = mv88e6xxx_g2_smi_phy_write,
3447 .port_set_link = mv88e6xxx_port_set_link,
3448 .port_set_duplex = mv88e6xxx_port_set_duplex,
3449 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3450 .port_set_speed = mv88e6250_port_set_speed,
3451 .port_tag_remap = mv88e6095_port_tag_remap,
3452 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3453 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
3454 .port_set_ether_type = mv88e6351_port_set_ether_type,
3455 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3456 .port_pause_limit = mv88e6097_port_pause_limit,
3457 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3458 .port_link_state = mv88e6250_port_link_state,
3459 .stats_snapshot = mv88e6320_g1_stats_snapshot,
3460 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3461 .stats_get_sset_count = mv88e6250_stats_get_sset_count,
3462 .stats_get_strings = mv88e6250_stats_get_strings,
3463 .stats_get_stats = mv88e6250_stats_get_stats,
3464 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3465 .set_egress_port = mv88e6095_g1_set_egress_port,
3466 .watchdog_ops = &mv88e6250_watchdog_ops,
3467 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3468 .pot_clear = mv88e6xxx_g2_pot_clear,
3469 .reset = mv88e6250_g1_reset,
3470 .vtu_getnext = mv88e6250_g1_vtu_getnext,
3471 .vtu_loadpurge = mv88e6250_g1_vtu_loadpurge,
Hubert Feurstein71509612019-07-31 10:23:51 +02003472 .avb_ops = &mv88e6352_avb_ops,
3473 .ptp_ops = &mv88e6250_ptp_ops,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00003474 .phylink_validate = mv88e6065_phylink_validate,
3475};
3476
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003477static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003478 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003479 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003480 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003481 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3482 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003483 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3484 .phy_read = mv88e6xxx_g2_smi_phy_read,
3485 .phy_write = mv88e6xxx_g2_smi_phy_write,
3486 .port_set_link = mv88e6xxx_port_set_link,
3487 .port_set_duplex = mv88e6xxx_port_set_duplex,
3488 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3489 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003490 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003491 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003492 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003493 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003494 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04003495 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003496 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003497 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003498 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003499 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003500 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003501 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003502 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003503 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003504 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3505 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003506 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003507 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3508 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003509 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003510 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003511 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003512 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003513 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04003514 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3515 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003516 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003517 .serdes_get_lane = mv88e6390_serdes_get_lane,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003518 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003519 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003520 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunnefd1ba62018-08-09 15:38:48 +02003521 .serdes_irq_setup = mv88e6390_serdes_irq_setup,
3522 .serdes_irq_free = mv88e6390_serdes_irq_free,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003523 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003524 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003525 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003526 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003527};
3528
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003529static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003530 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003531 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3532 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003533 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003534 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3535 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003536 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003537 .phy_read = mv88e6xxx_g2_smi_phy_read,
3538 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003539 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003540 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003541 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003542 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003543 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003544 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003545 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003546 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003547 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003548 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003549 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003550 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003551 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003552 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003553 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003554 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003555 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003556 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3557 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003558 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003559 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3560 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn9c7f37e2018-12-19 18:28:54 +01003561 .watchdog_ops = &mv88e6390_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003562 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003563 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003564 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003565 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003566 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003567 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003568 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003569 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003570 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003571};
3572
3573static const struct mv88e6xxx_ops mv88e6321_ops = {
Vivien Didelotbd807202017-07-17 13:03:37 -04003574 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003575 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3576 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003577 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003578 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3579 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003580 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003581 .phy_read = mv88e6xxx_g2_smi_phy_read,
3582 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003583 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003584 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003585 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003586 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003587 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003588 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003589 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003590 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003591 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003592 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003593 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003594 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003595 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003596 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003597 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003598 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003599 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003600 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3601 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003602 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003603 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3604 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn9c7f37e2018-12-19 18:28:54 +01003605 .watchdog_ops = &mv88e6390_watchdog_ops,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003606 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003607 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003608 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003609 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003610 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003611 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003612 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003613};
3614
Vivien Didelot16e329a2017-03-28 13:50:33 -04003615static const struct mv88e6xxx_ops mv88e6341_ops = {
3616 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003617 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3618 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003619 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003620 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3621 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
3622 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3623 .phy_read = mv88e6xxx_g2_smi_phy_read,
3624 .phy_write = mv88e6xxx_g2_smi_phy_write,
3625 .port_set_link = mv88e6xxx_port_set_link,
3626 .port_set_duplex = mv88e6xxx_port_set_duplex,
3627 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Marek Behún26422342018-10-13 14:40:31 +02003628 .port_set_speed = mv88e6341_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003629 .port_max_speed_mode = mv88e6341_port_max_speed_mode,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003630 .port_tag_remap = mv88e6095_port_tag_remap,
3631 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3632 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
3633 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003634 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003635 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003636 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003637 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3638 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003639 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003640 .port_get_cmode = mv88e6352_port_get_cmode,
Marek Behún7a3007d2019-08-26 23:31:55 +02003641 .port_set_cmode = mv88e6341_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003642 .port_setup_message_port = mv88e6xxx_setup_message_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003643 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003644 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003645 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3646 .stats_get_strings = mv88e6320_stats_get_strings,
3647 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003648 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3649 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003650 .watchdog_ops = &mv88e6390_watchdog_ops,
3651 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003652 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003653 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003654 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003655 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02003656 .serdes_power = mv88e6390_serdes_power,
3657 .serdes_get_lane = mv88e6341_serdes_get_lane,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003658 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003659 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003660 .serdes_irq_status = mv88e6390_serdes_irq_status,
Marek Behún7a3007d2019-08-26 23:31:55 +02003661 .serdes_irq_setup = mv88e6390_serdes_irq_setup,
3662 .serdes_irq_free = mv88e6390_serdes_irq_free,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003663 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003664 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003665 .ptp_ops = &mv88e6352_ptp_ops,
Marek Behúne3af71a2019-02-25 12:39:55 +01003666 .phylink_validate = mv88e6341_phylink_validate,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003667};
3668
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003669static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003670 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003671 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3672 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003673 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003674 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003675 .phy_read = mv88e6xxx_g2_smi_phy_read,
3676 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003677 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003678 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003679 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003680 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003681 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003682 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003683 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003684 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003685 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003686 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003687 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003688 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003689 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003690 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003691 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003692 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003693 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003694 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003695 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3696 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003697 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003698 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3699 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003700 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003701 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003702 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003703 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003704 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003705 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003706 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003707};
3708
3709static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003710 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003711 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3712 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003713 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003714 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003715 .phy_read = mv88e6xxx_g2_smi_phy_read,
3716 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003717 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003718 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003719 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003720 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003721 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003722 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003723 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003724 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003725 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003726 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003727 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003728 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003729 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003730 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003731 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003732 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003733 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003734 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003735 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3736 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003737 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003738 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3739 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003740 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003741 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003742 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003743 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003744 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003745 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003746 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003747 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003748 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003749};
3750
3751static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003752 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003753 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3754 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003755 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003756 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3757 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003758 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003759 .phy_read = mv88e6xxx_g2_smi_phy_read,
3760 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003761 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003762 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003763 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003764 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003765 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003766 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003767 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003768 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003769 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003770 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003771 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003772 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003773 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003774 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003775 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003776 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003777 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003778 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003779 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3780 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003781 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003782 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3783 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003784 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003785 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003786 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003787 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003788 .rmu_disable = mv88e6352_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003789 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003790 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003791 .serdes_get_lane = mv88e6352_serdes_get_lane,
Andrew Lunn6d917822017-05-26 01:03:21 +02003792 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003793 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003794 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003795 .serdes_irq_status = mv88e6352_serdes_irq_status,
Andrew Lunn43821722018-09-02 18:13:15 +02003796 .serdes_irq_setup = mv88e6352_serdes_irq_setup,
3797 .serdes_irq_free = mv88e6352_serdes_irq_free,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003798 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003799 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003800 .ptp_ops = &mv88e6352_ptp_ops,
Andrew Lunncda9f4a2018-03-01 02:02:31 +01003801 .serdes_get_sset_count = mv88e6352_serdes_get_sset_count,
3802 .serdes_get_strings = mv88e6352_serdes_get_strings,
3803 .serdes_get_stats = mv88e6352_serdes_get_stats,
Russell King6c422e32018-08-09 15:38:39 +02003804 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003805};
3806
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003807static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003808 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003809 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003810 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003811 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3812 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003813 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3814 .phy_read = mv88e6xxx_g2_smi_phy_read,
3815 .phy_write = mv88e6xxx_g2_smi_phy_write,
3816 .port_set_link = mv88e6xxx_port_set_link,
3817 .port_set_duplex = mv88e6xxx_port_set_duplex,
3818 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3819 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003820 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003821 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003822 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003823 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003824 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003825 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003826 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003827 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003828 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003829 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003830 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003831 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003832 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003833 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003834 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003835 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003836 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3837 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003838 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003839 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3840 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003841 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003842 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003843 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003844 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003845 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04003846 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3847 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003848 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003849 .serdes_get_lane = mv88e6390_serdes_get_lane,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003850 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003851 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003852 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunnefd1ba62018-08-09 15:38:48 +02003853 .serdes_irq_setup = mv88e6390_serdes_irq_setup,
3854 .serdes_irq_free = mv88e6390_serdes_irq_free,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003855 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003856 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003857 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003858 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003859};
3860
3861static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003862 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003863 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003864 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003865 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3866 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003867 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3868 .phy_read = mv88e6xxx_g2_smi_phy_read,
3869 .phy_write = mv88e6xxx_g2_smi_phy_write,
3870 .port_set_link = mv88e6xxx_port_set_link,
3871 .port_set_duplex = mv88e6xxx_port_set_duplex,
3872 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3873 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003874 .port_max_speed_mode = mv88e6390x_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003875 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003876 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003877 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003878 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003879 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003880 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003881 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003882 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003883 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Russell King6c422e32018-08-09 15:38:39 +02003884 .port_link_state = mv88e6352_port_link_state,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003885 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnb3dce4d2018-11-11 00:32:14 +01003886 .port_set_cmode = mv88e6390x_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003887 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003888 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003889 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003890 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3891 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003892 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003893 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3894 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003895 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003896 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003897 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003898 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003899 .rmu_disable = mv88e6390_g1_rmu_disable,
Vivien Didelot931d1822017-05-01 14:05:27 -04003900 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3901 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02003902 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003903 .serdes_get_lane = mv88e6390x_serdes_get_lane,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003904 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003905 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003906 .serdes_irq_status = mv88e6390_serdes_irq_status,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02003907 .serdes_irq_setup = mv88e6390_serdes_irq_setup,
3908 .serdes_irq_free = mv88e6390_serdes_irq_free,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003909 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003910 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02003911 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003912 .phylink_validate = mv88e6390x_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003913};
3914
Vivien Didelotf81ec902016-05-09 13:22:58 -04003915static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3916 [MV88E6085] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003917 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003918 .family = MV88E6XXX_FAMILY_6097,
3919 .name = "Marvell 88E6085",
3920 .num_databases = 4096,
3921 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01003922 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003923 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003924 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02003925 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04003926 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003927 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003928 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003929 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003930 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003931 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003932 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003933 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003934 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003935 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003936 },
3937
3938 [MV88E6095] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003939 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003940 .family = MV88E6XXX_FAMILY_6095,
3941 .name = "Marvell 88E6095/88E6095F",
3942 .num_databases = 256,
3943 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01003944 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003945 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003946 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02003947 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04003948 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003949 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003950 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003951 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003952 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003953 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003954 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003955 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003956 },
3957
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003958 [MV88E6097] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003959 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003960 .family = MV88E6XXX_FAMILY_6097,
3961 .name = "Marvell 88E6097/88E6097F",
3962 .num_databases = 4096,
3963 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01003964 .num_internal_phys = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003965 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003966 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02003967 .phy_base_addr = 0x0,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003968 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003969 .global2_addr = 0x1c,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003970 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01003971 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003972 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003973 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003974 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003975 .multi_chip = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01003976 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003977 .ops = &mv88e6097_ops,
3978 },
3979
Vivien Didelotf81ec902016-05-09 13:22:58 -04003980 [MV88E6123] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003981 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003982 .family = MV88E6XXX_FAMILY_6165,
3983 .name = "Marvell 88E6123",
3984 .num_databases = 4096,
3985 .num_ports = 3,
Andrew Lunnbc393152018-03-17 20:32:04 +01003986 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003987 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003988 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02003989 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04003990 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003991 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003992 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003993 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003994 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003995 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003996 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003997 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02003998 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003999 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004000 },
4001
4002 [MV88E6131] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004003 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004004 .family = MV88E6XXX_FAMILY_6185,
4005 .name = "Marvell 88E6131",
4006 .num_databases = 256,
4007 .num_ports = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01004008 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004009 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004010 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004011 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004012 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004013 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004014 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004015 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004016 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004017 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004018 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004019 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004020 },
4021
Vivien Didelot990e27b2017-03-28 13:50:32 -04004022 [MV88E6141] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004023 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004024 .family = MV88E6XXX_FAMILY_6341,
Uwe Kleine-König79a68b22018-03-20 10:44:40 +01004025 .name = "Marvell 88E6141",
Vivien Didelot990e27b2017-03-28 13:50:32 -04004026 .num_databases = 4096,
4027 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004028 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004029 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004030 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004031 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004032 .phy_base_addr = 0x10,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004033 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004034 .global2_addr = 0x1c,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004035 .age_time_coeff = 3750,
4036 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01004037 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004038 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04004039 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004040 .multi_chip = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004041 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004042 .ops = &mv88e6141_ops,
4043 },
4044
Vivien Didelotf81ec902016-05-09 13:22:58 -04004045 [MV88E6161] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004046 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004047 .family = MV88E6XXX_FAMILY_6165,
4048 .name = "Marvell 88E6161",
4049 .num_databases = 4096,
4050 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004051 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004052 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004053 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004054 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004055 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004056 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004057 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004058 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004059 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004060 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004061 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004062 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02004063 .tag_protocol = DSA_TAG_PROTO_EDSA,
Andrew Lunndfa54342018-07-18 22:38:22 +02004064 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004065 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004066 },
4067
4068 [MV88E6165] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004069 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004070 .family = MV88E6XXX_FAMILY_6165,
4071 .name = "Marvell 88E6165",
4072 .num_databases = 4096,
4073 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004074 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004075 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004076 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004077 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004078 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004079 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004080 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004081 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004082 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004083 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004084 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004085 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004086 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunndfa54342018-07-18 22:38:22 +02004087 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004088 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004089 },
4090
4091 [MV88E6171] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004092 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004093 .family = MV88E6XXX_FAMILY_6351,
4094 .name = "Marvell 88E6171",
4095 .num_databases = 4096,
4096 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004097 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004098 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004099 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004100 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004101 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004102 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004103 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004104 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004105 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004106 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004107 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004108 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004109 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004110 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004111 },
4112
4113 [MV88E6172] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004114 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004115 .family = MV88E6XXX_FAMILY_6352,
4116 .name = "Marvell 88E6172",
4117 .num_databases = 4096,
4118 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004119 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004120 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004121 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004122 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004123 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004124 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004125 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004126 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004127 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004128 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004129 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004130 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004131 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004132 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004133 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004134 },
4135
4136 [MV88E6175] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004137 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004138 .family = MV88E6XXX_FAMILY_6351,
4139 .name = "Marvell 88E6175",
4140 .num_databases = 4096,
4141 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004142 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004143 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004144 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004145 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004146 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004147 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004148 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004149 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004150 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004151 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004152 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004153 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004154 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004155 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004156 },
4157
4158 [MV88E6176] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004159 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004160 .family = MV88E6XXX_FAMILY_6352,
4161 .name = "Marvell 88E6176",
4162 .num_databases = 4096,
4163 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004164 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004165 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004166 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004167 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004168 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004169 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004170 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004171 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004172 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004173 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004174 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004175 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004176 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004177 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004178 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004179 },
4180
4181 [MV88E6185] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004182 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004183 .family = MV88E6XXX_FAMILY_6185,
4184 .name = "Marvell 88E6185",
4185 .num_databases = 256,
4186 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01004187 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004188 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004189 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004190 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004191 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004192 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004193 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004194 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05004195 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004196 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004197 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004198 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004199 },
4200
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004201 [MV88E6190] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004202 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004203 .family = MV88E6XXX_FAMILY_6390,
4204 .name = "Marvell 88E6190",
4205 .num_databases = 4096,
4206 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004207 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004208 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004209 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004210 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004211 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004212 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004213 .global2_addr = 0x1c,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004214 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004215 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004216 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004217 .g2_irqs = 14,
Vivien Didelotf3645652017-03-30 17:37:07 -04004218 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004219 .multi_chip = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05004220 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004221 .ops = &mv88e6190_ops,
4222 },
4223
4224 [MV88E6190X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004225 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004226 .family = MV88E6XXX_FAMILY_6390,
4227 .name = "Marvell 88E6190X",
4228 .num_databases = 4096,
4229 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004230 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004231 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004232 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004233 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004234 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004235 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004236 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004237 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004238 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004239 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004240 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004241 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004242 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004243 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004244 .ops = &mv88e6190x_ops,
4245 },
4246
4247 [MV88E6191] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004248 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004249 .family = MV88E6XXX_FAMILY_6390,
4250 .name = "Marvell 88E6191",
4251 .num_databases = 4096,
4252 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004253 .num_internal_phys = 9,
Vivien Didelot931d1822017-05-01 14:05:27 -04004254 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004255 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004256 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004257 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004258 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004259 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004260 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004261 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004262 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004263 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004264 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004265 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004266 .ptp_support = true,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04004267 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004268 },
4269
Hubert Feurstein49022642019-07-31 10:23:46 +02004270 [MV88E6220] = {
4271 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6220,
4272 .family = MV88E6XXX_FAMILY_6250,
4273 .name = "Marvell 88E6220",
4274 .num_databases = 64,
4275
4276 /* Ports 2-4 are not routed to pins
4277 * => usable ports 0, 1, 5, 6
4278 */
4279 .num_ports = 7,
4280 .num_internal_phys = 2,
Hubert Feursteinc8574862019-07-31 10:23:48 +02004281 .invalid_port_mask = BIT(2) | BIT(3) | BIT(4),
Hubert Feurstein49022642019-07-31 10:23:46 +02004282 .max_vid = 4095,
4283 .port_base_addr = 0x08,
4284 .phy_base_addr = 0x00,
4285 .global1_addr = 0x0f,
4286 .global2_addr = 0x07,
4287 .age_time_coeff = 15000,
4288 .g1_irqs = 9,
4289 .g2_irqs = 10,
4290 .atu_move_port_mask = 0xf,
4291 .dual_chip = true,
4292 .tag_protocol = DSA_TAG_PROTO_DSA,
Hubert Feurstein71509612019-07-31 10:23:51 +02004293 .ptp_support = true,
Hubert Feurstein49022642019-07-31 10:23:46 +02004294 .ops = &mv88e6250_ops,
4295 },
4296
Vivien Didelotf81ec902016-05-09 13:22:58 -04004297 [MV88E6240] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004298 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004299 .family = MV88E6XXX_FAMILY_6352,
4300 .name = "Marvell 88E6240",
4301 .num_databases = 4096,
4302 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004303 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004304 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004305 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004306 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004307 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004308 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004309 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004310 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004311 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004312 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004313 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004314 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004315 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004316 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004317 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004318 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004319 },
4320
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004321 [MV88E6250] = {
4322 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6250,
4323 .family = MV88E6XXX_FAMILY_6250,
4324 .name = "Marvell 88E6250",
4325 .num_databases = 64,
4326 .num_ports = 7,
4327 .num_internal_phys = 5,
4328 .max_vid = 4095,
4329 .port_base_addr = 0x08,
4330 .phy_base_addr = 0x00,
4331 .global1_addr = 0x0f,
4332 .global2_addr = 0x07,
4333 .age_time_coeff = 15000,
4334 .g1_irqs = 9,
4335 .g2_irqs = 10,
4336 .atu_move_port_mask = 0xf,
4337 .dual_chip = true,
4338 .tag_protocol = DSA_TAG_PROTO_DSA,
Hubert Feurstein71509612019-07-31 10:23:51 +02004339 .ptp_support = true,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004340 .ops = &mv88e6250_ops,
4341 },
4342
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004343 [MV88E6290] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004344 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004345 .family = MV88E6XXX_FAMILY_6390,
4346 .name = "Marvell 88E6290",
4347 .num_databases = 4096,
4348 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004349 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004350 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004351 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004352 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004353 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004354 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004355 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004356 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004357 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004358 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004359 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004360 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004361 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004362 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004363 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004364 .ops = &mv88e6290_ops,
4365 },
4366
Vivien Didelotf81ec902016-05-09 13:22:58 -04004367 [MV88E6320] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004368 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004369 .family = MV88E6XXX_FAMILY_6320,
4370 .name = "Marvell 88E6320",
4371 .num_databases = 4096,
4372 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004373 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004374 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004375 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004376 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004377 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004378 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004379 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004380 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004381 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01004382 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004383 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004384 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004385 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004386 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004387 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004388 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004389 },
4390
4391 [MV88E6321] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004392 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004393 .family = MV88E6XXX_FAMILY_6320,
4394 .name = "Marvell 88E6321",
4395 .num_databases = 4096,
4396 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004397 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004398 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004399 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004400 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004401 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004402 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004403 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004404 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004405 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01004406 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004407 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004408 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004409 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004410 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004411 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004412 },
4413
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004414 [MV88E6341] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004415 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004416 .family = MV88E6XXX_FAMILY_6341,
4417 .name = "Marvell 88E6341",
4418 .num_databases = 4096,
Andrew Lunnbc393152018-03-17 20:32:04 +01004419 .num_internal_phys = 5,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004420 .num_ports = 6,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004421 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004422 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004423 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004424 .phy_base_addr = 0x10,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004425 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004426 .global2_addr = 0x1c,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004427 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05004428 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01004429 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004430 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04004431 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004432 .multi_chip = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004433 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004434 .ptp_support = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004435 .ops = &mv88e6341_ops,
4436 },
4437
Vivien Didelotf81ec902016-05-09 13:22:58 -04004438 [MV88E6350] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004439 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004440 .family = MV88E6XXX_FAMILY_6351,
4441 .name = "Marvell 88E6350",
4442 .num_databases = 4096,
4443 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004444 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004445 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004446 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004447 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004448 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004449 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004450 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004451 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004452 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004453 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004454 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004455 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004456 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004457 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004458 },
4459
4460 [MV88E6351] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004461 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004462 .family = MV88E6XXX_FAMILY_6351,
4463 .name = "Marvell 88E6351",
4464 .num_databases = 4096,
4465 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004466 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004467 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004468 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004469 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004470 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004471 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004472 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004473 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004474 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004475 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004476 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004477 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004478 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004479 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004480 },
4481
4482 [MV88E6352] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004483 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004484 .family = MV88E6XXX_FAMILY_6352,
4485 .name = "Marvell 88E6352",
4486 .num_databases = 4096,
4487 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004488 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004489 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004490 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004491 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004492 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004493 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004494 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004495 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004496 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004497 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004498 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004499 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004500 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004501 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004502 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004503 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004504 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004505 [MV88E6390] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004506 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004507 .family = MV88E6XXX_FAMILY_6390,
4508 .name = "Marvell 88E6390",
4509 .num_databases = 4096,
4510 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004511 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004512 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004513 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004514 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004515 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004516 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004517 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004518 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004519 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004520 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004521 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004522 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004523 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004524 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004525 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004526 .ops = &mv88e6390_ops,
4527 },
4528 [MV88E6390X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004529 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004530 .family = MV88E6XXX_FAMILY_6390,
4531 .name = "Marvell 88E6390X",
4532 .num_databases = 4096,
4533 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01004534 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004535 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04004536 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004537 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004538 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004539 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004540 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004541 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004542 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004543 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05004544 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004545 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004546 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004547 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004548 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004549 .ops = &mv88e6390x_ops,
4550 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04004551};
4552
Vivien Didelot5f7c0362016-06-20 13:14:04 -04004553static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04004554{
Vivien Didelota439c062016-04-17 13:23:58 -04004555 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04004556
Vivien Didelot5f7c0362016-06-20 13:14:04 -04004557 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
4558 if (mv88e6xxx_table[i].prod_num == prod_num)
4559 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04004560
Vivien Didelotb9b37712015-10-30 19:39:48 -04004561 return NULL;
4562}
4563
Vivien Didelotfad09c72016-06-21 12:28:20 -04004564static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004565{
4566 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004567 unsigned int prod_num, rev;
4568 u16 id;
4569 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004570
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004571 mv88e6xxx_reg_lock(chip);
Vivien Didelot107fcc12017-06-12 12:37:36 -04004572 err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004573 mv88e6xxx_reg_unlock(chip);
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004574 if (err)
4575 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004576
Vivien Didelot107fcc12017-06-12 12:37:36 -04004577 prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
4578 rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004579
4580 info = mv88e6xxx_lookup_info(prod_num);
4581 if (!info)
4582 return -ENODEV;
4583
Vivien Didelotcaac8542016-06-20 13:14:09 -04004584 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04004585 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004586
Vivien Didelotca070c12016-09-02 14:45:34 -04004587 err = mv88e6xxx_g2_require(chip);
4588 if (err)
4589 return err;
4590
Vivien Didelotfad09c72016-06-21 12:28:20 -04004591 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
4592 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004593
4594 return 0;
4595}
4596
Vivien Didelotfad09c72016-06-21 12:28:20 -04004597static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04004598{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004599 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004600
Vivien Didelotfad09c72016-06-21 12:28:20 -04004601 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
4602 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04004603 return NULL;
4604
Vivien Didelotfad09c72016-06-21 12:28:20 -04004605 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04004606
Vivien Didelotfad09c72016-06-21 12:28:20 -04004607 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01004608 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelot469d7292016-06-20 13:14:06 -04004609
Vivien Didelotfad09c72016-06-21 12:28:20 -04004610 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004611}
4612
Florian Fainelli5ed4e3e2017-11-10 15:22:52 -08004613static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds,
4614 int port)
Andrew Lunn7b314362016-08-22 16:01:01 +02004615{
Vivien Didelot04bed142016-08-31 18:06:13 -04004616 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02004617
Andrew Lunn443d5a12016-12-03 04:35:18 +01004618 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02004619}
4620
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004621static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
Vivien Didelot3709aad2017-11-30 11:23:58 -05004622 const struct switchdev_obj_port_mdb *mdb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004623{
4624 /* We don't need any dynamic resource from the kernel (yet),
4625 * so skip the prepare phase.
4626 */
4627
4628 return 0;
4629}
4630
4631static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
Vivien Didelot3709aad2017-11-30 11:23:58 -05004632 const struct switchdev_obj_port_mdb *mdb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004633{
Vivien Didelot04bed142016-08-31 18:06:13 -04004634 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004635
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004636 mv88e6xxx_reg_lock(chip);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004637 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04004638 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
Vivien Didelot774439e52017-06-08 18:34:08 -04004639 dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
4640 port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004641 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004642}
4643
4644static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
4645 const struct switchdev_obj_port_mdb *mdb)
4646{
Vivien Didelot04bed142016-08-31 18:06:13 -04004647 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004648 int err;
4649
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004650 mv88e6xxx_reg_lock(chip);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004651 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04004652 MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004653 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004654
4655 return err;
4656}
4657
Russell King4f859012019-02-20 15:35:05 -08004658static int mv88e6xxx_port_egress_floods(struct dsa_switch *ds, int port,
4659 bool unicast, bool multicast)
4660{
4661 struct mv88e6xxx_chip *chip = ds->priv;
4662 int err = -EOPNOTSUPP;
4663
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004664 mv88e6xxx_reg_lock(chip);
Russell King4f859012019-02-20 15:35:05 -08004665 if (chip->info->ops->port_set_egress_floods)
4666 err = chip->info->ops->port_set_egress_floods(chip, port,
4667 unicast,
4668 multicast);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004669 mv88e6xxx_reg_unlock(chip);
Russell King4f859012019-02-20 15:35:05 -08004670
4671 return err;
4672}
4673
Florian Fainellia82f67a2017-01-08 14:52:08 -08004674static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunn7b314362016-08-22 16:01:01 +02004675 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004676 .setup = mv88e6xxx_setup,
Russell Kingc9a23562018-05-10 13:17:35 -07004677 .phylink_validate = mv88e6xxx_validate,
4678 .phylink_mac_link_state = mv88e6xxx_link_state,
4679 .phylink_mac_config = mv88e6xxx_mac_config,
4680 .phylink_mac_link_down = mv88e6xxx_mac_link_down,
4681 .phylink_mac_link_up = mv88e6xxx_mac_link_up,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004682 .get_strings = mv88e6xxx_get_strings,
4683 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
4684 .get_sset_count = mv88e6xxx_get_sset_count,
Andrew Lunn04aca992017-05-26 01:03:24 +02004685 .port_enable = mv88e6xxx_port_enable,
4686 .port_disable = mv88e6xxx_port_disable,
Vivien Didelot08f50062017-08-01 16:32:41 -04004687 .get_mac_eee = mv88e6xxx_get_mac_eee,
4688 .set_mac_eee = mv88e6xxx_set_mac_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004689 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004690 .get_eeprom = mv88e6xxx_get_eeprom,
4691 .set_eeprom = mv88e6xxx_set_eeprom,
4692 .get_regs_len = mv88e6xxx_get_regs_len,
4693 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04004694 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004695 .port_bridge_join = mv88e6xxx_port_bridge_join,
4696 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
Russell King4f859012019-02-20 15:35:05 -08004697 .port_egress_floods = mv88e6xxx_port_egress_floods,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004698 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04004699 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004700 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
4701 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
4702 .port_vlan_add = mv88e6xxx_port_vlan_add,
4703 .port_vlan_del = mv88e6xxx_port_vlan_del,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004704 .port_fdb_add = mv88e6xxx_port_fdb_add,
4705 .port_fdb_del = mv88e6xxx_port_fdb_del,
4706 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004707 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
4708 .port_mdb_add = mv88e6xxx_port_mdb_add,
4709 .port_mdb_del = mv88e6xxx_port_mdb_del,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04004710 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
4711 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01004712 .port_hwtstamp_set = mv88e6xxx_port_hwtstamp_set,
4713 .port_hwtstamp_get = mv88e6xxx_port_hwtstamp_get,
4714 .port_txtstamp = mv88e6xxx_port_txtstamp,
4715 .port_rxtstamp = mv88e6xxx_port_rxtstamp,
4716 .get_ts_info = mv88e6xxx_get_ts_info,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004717};
4718
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004719static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004720{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004721 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004722 struct dsa_switch *ds;
4723
Vivien Didelot73b12042017-03-30 17:37:10 -04004724 ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004725 if (!ds)
4726 return -ENOMEM;
4727
Vivien Didelotfad09c72016-06-21 12:28:20 -04004728 ds->priv = chip;
Andrew Lunn877b7cb2018-05-19 22:31:34 +02004729 ds->dev = dev;
Vivien Didelot9d490b42016-08-23 12:38:56 -04004730 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04004731 ds->ageing_time_min = chip->info->age_time_coeff;
4732 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004733
4734 dev_set_drvdata(dev, ds);
4735
Vivien Didelot23c9ee42017-05-26 18:12:51 -04004736 return dsa_register_switch(ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004737}
4738
Vivien Didelotfad09c72016-06-21 12:28:20 -04004739static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004740{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004741 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004742}
4743
Andrew Lunn877b7cb2018-05-19 22:31:34 +02004744static const void *pdata_device_get_match_data(struct device *dev)
4745{
4746 const struct of_device_id *matches = dev->driver->of_match_table;
4747 const struct dsa_mv88e6xxx_pdata *pdata = dev->platform_data;
4748
4749 for (; matches->name[0] || matches->type[0] || matches->compatible[0];
4750 matches++) {
4751 if (!strcmp(pdata->compatible, matches->compatible))
4752 return matches->data;
4753 }
4754 return NULL;
4755}
4756
Miquel Raynalbcd3d9d2019-02-05 12:07:28 +01004757/* There is no suspend to RAM support at DSA level yet, the switch configuration
4758 * would be lost after a power cycle so prevent it to be suspended.
4759 */
4760static int __maybe_unused mv88e6xxx_suspend(struct device *dev)
4761{
4762 return -EOPNOTSUPP;
4763}
4764
4765static int __maybe_unused mv88e6xxx_resume(struct device *dev)
4766{
4767 return 0;
4768}
4769
4770static SIMPLE_DEV_PM_OPS(mv88e6xxx_pm_ops, mv88e6xxx_suspend, mv88e6xxx_resume);
4771
Vivien Didelot57d32312016-06-20 13:13:58 -04004772static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004773{
Andrew Lunn877b7cb2018-05-19 22:31:34 +02004774 struct dsa_mv88e6xxx_pdata *pdata = mdiodev->dev.platform_data;
David S. Miller7ddae242018-05-20 19:04:24 -04004775 const struct mv88e6xxx_info *compat_info = NULL;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004776 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004777 struct device_node *np = dev->of_node;
Vivien Didelotfad09c72016-06-21 12:28:20 -04004778 struct mv88e6xxx_chip *chip;
Andrew Lunn877b7cb2018-05-19 22:31:34 +02004779 int port;
Andrew Lunn52638f72016-05-10 23:27:22 +02004780 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004781
Andrew Lunn7bb8c992018-05-31 00:15:42 +02004782 if (!np && !pdata)
4783 return -EINVAL;
4784
Andrew Lunn877b7cb2018-05-19 22:31:34 +02004785 if (np)
4786 compat_info = of_device_get_match_data(dev);
4787
4788 if (pdata) {
4789 compat_info = pdata_device_get_match_data(dev);
4790
4791 if (!pdata->netdev)
4792 return -EINVAL;
4793
4794 for (port = 0; port < DSA_MAX_PORTS; port++) {
4795 if (!(pdata->enabled_ports & (1 << port)))
4796 continue;
4797 if (strcmp(pdata->cd.port_names[port], "cpu"))
4798 continue;
4799 pdata->cd.netdev[port] = &pdata->netdev->dev;
4800 break;
4801 }
4802 }
4803
Vivien Didelotcaac8542016-06-20 13:14:09 -04004804 if (!compat_info)
4805 return -EINVAL;
4806
Vivien Didelotfad09c72016-06-21 12:28:20 -04004807 chip = mv88e6xxx_alloc_chip(dev);
Andrew Lunn877b7cb2018-05-19 22:31:34 +02004808 if (!chip) {
4809 err = -ENOMEM;
4810 goto out;
4811 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004812
Vivien Didelotfad09c72016-06-21 12:28:20 -04004813 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004814
Vivien Didelotfad09c72016-06-21 12:28:20 -04004815 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004816 if (err)
Andrew Lunn877b7cb2018-05-19 22:31:34 +02004817 goto out;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004818
Andrew Lunnb4308f02016-11-21 23:26:55 +01004819 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
Andrew Lunn877b7cb2018-05-19 22:31:34 +02004820 if (IS_ERR(chip->reset)) {
4821 err = PTR_ERR(chip->reset);
4822 goto out;
4823 }
Baruch Siach7b75e492019-06-27 21:17:39 +03004824 if (chip->reset)
4825 usleep_range(1000, 2000);
Andrew Lunnb4308f02016-11-21 23:26:55 +01004826
Vivien Didelotfad09c72016-06-21 12:28:20 -04004827 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004828 if (err)
Andrew Lunn877b7cb2018-05-19 22:31:34 +02004829 goto out;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004830
Vivien Didelote57e5e72016-08-15 17:19:00 -04004831 mv88e6xxx_phy_init(chip);
4832
Andrew Lunn00baabe2018-05-19 22:31:35 +02004833 if (chip->info->ops->get_eeprom) {
4834 if (np)
4835 of_property_read_u32(np, "eeprom-length",
4836 &chip->eeprom_len);
4837 else
4838 chip->eeprom_len = pdata->eeprom_len;
4839 }
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004840
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004841 mv88e6xxx_reg_lock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004842 err = mv88e6xxx_switch_reset(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004843 mv88e6xxx_reg_unlock(chip);
Andrew Lunnb516d452016-06-04 21:17:06 +02004844 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02004845 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02004846
Andrew Lunna27415d2019-05-01 00:10:50 +02004847 if (np) {
4848 chip->irq = of_irq_get(np, 0);
4849 if (chip->irq == -EPROBE_DEFER) {
4850 err = chip->irq;
4851 goto out;
4852 }
Andrew Lunn83c0afa2016-06-04 21:17:07 +02004853 }
4854
Andrew Lunna27415d2019-05-01 00:10:50 +02004855 if (pdata)
4856 chip->irq = pdata->irq;
4857
Andrew Lunn294d7112018-02-22 22:58:32 +01004858 /* Has to be performed before the MDIO bus is created, because
Uwe Kleine-Königa7087672018-03-20 10:44:41 +01004859 * the PHYs will link their interrupts to these interrupt
Andrew Lunn294d7112018-02-22 22:58:32 +01004860 * controllers
4861 */
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004862 mv88e6xxx_reg_lock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01004863 if (chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02004864 err = mv88e6xxx_g1_irq_setup(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01004865 else
4866 err = mv88e6xxx_irq_poll_setup(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00004867 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004868
Andrew Lunn294d7112018-02-22 22:58:32 +01004869 if (err)
4870 goto out;
4871
4872 if (chip->info->g2_irqs > 0) {
4873 err = mv88e6xxx_g2_irq_setup(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004874 if (err)
Andrew Lunn294d7112018-02-22 22:58:32 +01004875 goto out_g1_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02004876 }
4877
Andrew Lunn294d7112018-02-22 22:58:32 +01004878 err = mv88e6xxx_g1_atu_prob_irq_setup(chip);
4879 if (err)
4880 goto out_g2_irq;
4881
4882 err = mv88e6xxx_g1_vtu_prob_irq_setup(chip);
4883 if (err)
4884 goto out_g1_atu_prob_irq;
4885
Andrew Lunna3c53be52017-01-24 14:53:50 +01004886 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02004887 if (err)
Andrew Lunn62eb1162018-01-14 02:32:45 +01004888 goto out_g1_vtu_prob_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02004889
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004890 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004891 if (err)
4892 goto out_mdio;
4893
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004894 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02004895
4896out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01004897 mv88e6xxx_mdios_unregister(chip);
Andrew Lunn62eb1162018-01-14 02:32:45 +01004898out_g1_vtu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01004899 mv88e6xxx_g1_vtu_prob_irq_free(chip);
Andrew Lunn09776442018-01-14 02:32:44 +01004900out_g1_atu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01004901 mv88e6xxx_g1_atu_prob_irq_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004902out_g2_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01004903 if (chip->info->g2_irqs > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02004904 mv88e6xxx_g2_irq_free(chip);
4905out_g1_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01004906 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01004907 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01004908 else
4909 mv88e6xxx_irq_poll_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004910out:
Andrew Lunn877b7cb2018-05-19 22:31:34 +02004911 if (pdata)
4912 dev_put(pdata->netdev);
4913
Andrew Lunndc30c352016-10-16 19:56:49 +02004914 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004915}
4916
4917static void mv88e6xxx_remove(struct mdio_device *mdiodev)
4918{
4919 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04004920 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004921
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01004922 if (chip->info->ptp_support) {
4923 mv88e6xxx_hwtstamp_free(chip);
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004924 mv88e6xxx_ptp_free(chip);
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01004925 }
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004926
Andrew Lunn930188c2016-08-22 16:01:03 +02004927 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04004928 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01004929 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004930
Andrew Lunn76f38f12018-03-17 20:21:09 +01004931 mv88e6xxx_g1_vtu_prob_irq_free(chip);
4932 mv88e6xxx_g1_atu_prob_irq_free(chip);
4933
4934 if (chip->info->g2_irqs > 0)
4935 mv88e6xxx_g2_irq_free(chip);
4936
Andrew Lunn76f38f12018-03-17 20:21:09 +01004937 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01004938 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn76f38f12018-03-17 20:21:09 +01004939 else
4940 mv88e6xxx_irq_poll_free(chip);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004941}
4942
4943static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04004944 {
4945 .compatible = "marvell,mv88e6085",
4946 .data = &mv88e6xxx_table[MV88E6085],
4947 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004948 {
4949 .compatible = "marvell,mv88e6190",
4950 .data = &mv88e6xxx_table[MV88E6190],
4951 },
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004952 {
4953 .compatible = "marvell,mv88e6250",
4954 .data = &mv88e6xxx_table[MV88E6250],
4955 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004956 { /* sentinel */ },
4957};
4958
4959MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
4960
4961static struct mdio_driver mv88e6xxx_driver = {
4962 .probe = mv88e6xxx_probe,
4963 .remove = mv88e6xxx_remove,
4964 .mdiodrv.driver = {
4965 .name = "mv88e6085",
4966 .of_match_table = mv88e6xxx_of_match,
Miquel Raynalbcd3d9d2019-02-05 12:07:28 +01004967 .pm = &mv88e6xxx_pm_ops,
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004968 },
4969};
4970
Andrew Lunn7324d502019-04-27 19:19:10 +02004971mdio_module_driver(mv88e6xxx_driver);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004972
4973MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4974MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4975MODULE_LICENSE("GPL");