blob: 7976fb699086cbad6f0f1a1c10a44c8b6fabf927 [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00002/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04003 * Marvell 88e6xxx Ethernet switch single-chip support
4 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00005 * Copyright (c) 2008 Marvell Semiconductor
6 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02007 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
8 *
Vivien Didelot4333d612017-03-28 15:10:36 -04009 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
10 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 */
12
Vivien Didelot19fb7f62019-08-09 18:47:55 -040013#include <linux/bitfield.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000014#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070015#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020016#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070017#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020018#include <linux/interrupt.h>
19#include <linux/irq.h>
20#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000021#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000022#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020023#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000024#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040025#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020026#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020027#include <linux/of_mdio.h>
Andrew Lunn877b7cb2018-05-19 22:31:34 +020028#include <linux/platform_data/mv88e6xxx.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000029#include <linux/netdevice.h>
Andrew Lunnc8c1b39a2015-11-20 03:56:24 +010030#include <linux/gpio/consumer.h>
Russell Kingc9a23562018-05-10 13:17:35 -070031#include <linux/phylink.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000032#include <net/dsa.h>
Vivien Didelotec561272016-09-02 14:45:33 -040033
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -040034#include "chip.h"
Andrew Lunn9dd43aa2020-09-18 21:11:05 +020035#include "devlink.h"
Vivien Didelota935c052016-09-29 12:21:53 -040036#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040037#include "global2.h"
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +010038#include "hwtstamp.h"
Andrew Lunn10fa5bf2017-05-26 01:03:20 +020039#include "phy.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +010041#include "ptp.h"
Andrew Lunn6d917822017-05-26 01:03:21 +020042#include "serdes.h"
Vivien Didelote7ba0fa2019-05-03 19:28:22 -040043#include "smi.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000044
Vivien Didelotfad09c72016-06-21 12:28:20 -040045static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040046{
Vivien Didelotfad09c72016-06-21 12:28:20 -040047 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
48 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040049 dump_stack();
50 }
51}
52
Vivien Didelotec561272016-09-02 14:45:33 -040053int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -040054{
55 int err;
56
Vivien Didelotfad09c72016-06-21 12:28:20 -040057 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -040058
Vivien Didelotfad09c72016-06-21 12:28:20 -040059 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040060 if (err)
61 return err;
62
Vivien Didelotfad09c72016-06-21 12:28:20 -040063 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -040064 addr, reg, *val);
65
66 return 0;
67}
68
Vivien Didelotec561272016-09-02 14:45:33 -040069int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -040070{
71 int err;
72
Vivien Didelotfad09c72016-06-21 12:28:20 -040073 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -040074
Vivien Didelotfad09c72016-06-21 12:28:20 -040075 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040076 if (err)
77 return err;
78
Vivien Didelotfad09c72016-06-21 12:28:20 -040079 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -040080 addr, reg, val);
81
82 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000083}
84
Vivien Didelot683f2242019-08-09 18:47:54 -040085int mv88e6xxx_wait_mask(struct mv88e6xxx_chip *chip, int addr, int reg,
86 u16 mask, u16 val)
87{
88 u16 data;
89 int err;
90 int i;
91
92 /* There's no bus specific operation to wait for a mask */
93 for (i = 0; i < 16; i++) {
94 err = mv88e6xxx_read(chip, addr, reg, &data);
95 if (err)
96 return err;
97
98 if ((data & mask) == val)
99 return 0;
100
101 usleep_range(1000, 2000);
102 }
103
104 dev_err(chip->dev, "Timeout while waiting for switch\n");
105 return -ETIMEDOUT;
106}
107
Vivien Didelot19fb7f62019-08-09 18:47:55 -0400108int mv88e6xxx_wait_bit(struct mv88e6xxx_chip *chip, int addr, int reg,
109 int bit, int val)
110{
111 return mv88e6xxx_wait_mask(chip, addr, reg, BIT(bit),
112 val ? BIT(bit) : 0x0000);
113}
114
Andrew Lunn10fa5bf2017-05-26 01:03:20 +0200115struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
Andrew Lunna3c53be52017-01-24 14:53:50 +0100116{
117 struct mv88e6xxx_mdio_bus *mdio_bus;
118
119 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
120 list);
121 if (!mdio_bus)
122 return NULL;
123
124 return mdio_bus->bus;
125}
126
Andrew Lunndc30c352016-10-16 19:56:49 +0200127static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
128{
129 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
130 unsigned int n = d->hwirq;
131
132 chip->g1_irq.masked |= (1 << n);
133}
134
135static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
136{
137 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
138 unsigned int n = d->hwirq;
139
140 chip->g1_irq.masked &= ~(1 << n);
141}
142
Andrew Lunn294d7112018-02-22 22:58:32 +0100143static irqreturn_t mv88e6xxx_g1_irq_thread_work(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200144{
Andrew Lunndc30c352016-10-16 19:56:49 +0200145 unsigned int nhandled = 0;
146 unsigned int sub_irq;
147 unsigned int n;
148 u16 reg;
John David Anglin7c0db242019-02-11 13:40:21 -0500149 u16 ctl1;
Andrew Lunndc30c352016-10-16 19:56:49 +0200150 int err;
151
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000152 mv88e6xxx_reg_lock(chip);
Vivien Didelot82466922017-06-15 12:13:59 -0400153 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000154 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200155
156 if (err)
157 goto out;
158
John David Anglin7c0db242019-02-11 13:40:21 -0500159 do {
160 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
161 if (reg & (1 << n)) {
162 sub_irq = irq_find_mapping(chip->g1_irq.domain,
163 n);
164 handle_nested_irq(sub_irq);
165 ++nhandled;
166 }
Andrew Lunndc30c352016-10-16 19:56:49 +0200167 }
John David Anglin7c0db242019-02-11 13:40:21 -0500168
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000169 mv88e6xxx_reg_lock(chip);
John David Anglin7c0db242019-02-11 13:40:21 -0500170 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &ctl1);
171 if (err)
172 goto unlock;
173 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
174unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000175 mv88e6xxx_reg_unlock(chip);
John David Anglin7c0db242019-02-11 13:40:21 -0500176 if (err)
177 goto out;
178 ctl1 &= GENMASK(chip->g1_irq.nirqs, 0);
179 } while (reg & ctl1);
180
Andrew Lunndc30c352016-10-16 19:56:49 +0200181out:
182 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
183}
184
Andrew Lunn294d7112018-02-22 22:58:32 +0100185static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
186{
187 struct mv88e6xxx_chip *chip = dev_id;
188
189 return mv88e6xxx_g1_irq_thread_work(chip);
190}
191
Andrew Lunndc30c352016-10-16 19:56:49 +0200192static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
193{
194 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
195
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000196 mv88e6xxx_reg_lock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200197}
198
199static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
200{
201 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
202 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
203 u16 reg;
204 int err;
205
Vivien Didelotd77f4322017-06-15 12:14:03 -0400206 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200207 if (err)
208 goto out;
209
210 reg &= ~mask;
211 reg |= (~chip->g1_irq.masked & mask);
212
Vivien Didelotd77f4322017-06-15 12:14:03 -0400213 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200214 if (err)
215 goto out;
216
217out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000218 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200219}
220
Bhumika Goyal6eb15e22017-08-19 16:25:52 +0530221static const struct irq_chip mv88e6xxx_g1_irq_chip = {
Andrew Lunndc30c352016-10-16 19:56:49 +0200222 .name = "mv88e6xxx-g1",
223 .irq_mask = mv88e6xxx_g1_irq_mask,
224 .irq_unmask = mv88e6xxx_g1_irq_unmask,
225 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
226 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
227};
228
229static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
230 unsigned int irq,
231 irq_hw_number_t hwirq)
232{
233 struct mv88e6xxx_chip *chip = d->host_data;
234
235 irq_set_chip_data(irq, d->host_data);
236 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
237 irq_set_noprobe(irq);
238
239 return 0;
240}
241
242static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
243 .map = mv88e6xxx_g1_irq_domain_map,
244 .xlate = irq_domain_xlate_twocell,
245};
246
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200247/* To be called with reg_lock held */
Andrew Lunn294d7112018-02-22 22:58:32 +0100248static void mv88e6xxx_g1_irq_free_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200249{
250 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100251 u16 mask;
252
Vivien Didelotd77f4322017-06-15 12:14:03 -0400253 mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100254 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400255 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3460a572016-11-20 20:14:16 +0100256
Andreas Färber5edef2f2016-11-27 23:26:28 +0100257 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100258 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200259 irq_dispose_mapping(virq);
260 }
261
Andrew Lunna3db3d32016-11-20 20:14:14 +0100262 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200263}
264
Andrew Lunn294d7112018-02-22 22:58:32 +0100265static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
266{
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200267 /*
268 * free_irq must be called without reg_lock taken because the irq
269 * handler takes this lock, too.
270 */
Andrew Lunn294d7112018-02-22 22:58:32 +0100271 free_irq(chip->irq, chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200272
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000273 mv88e6xxx_reg_lock(chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200274 mv88e6xxx_g1_irq_free_common(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000275 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100276}
277
278static int mv88e6xxx_g1_irq_setup_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200279{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100280 int err, irq, virq;
281 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200282
283 chip->g1_irq.nirqs = chip->info->g1_irqs;
284 chip->g1_irq.domain = irq_domain_add_simple(
285 NULL, chip->g1_irq.nirqs, 0,
286 &mv88e6xxx_g1_irq_domain_ops, chip);
287 if (!chip->g1_irq.domain)
288 return -ENOMEM;
289
290 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
291 irq_create_mapping(chip->g1_irq.domain, irq);
292
293 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
294 chip->g1_irq.masked = ~0;
295
Vivien Didelotd77f4322017-06-15 12:14:03 -0400296 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200297 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100298 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200299
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100300 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200301
Vivien Didelotd77f4322017-06-15 12:14:03 -0400302 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200303 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100304 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200305
306 /* Reading the interrupt status clears (most of) them */
Vivien Didelot82466922017-06-15 12:13:59 -0400307 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200308 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100309 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200310
Andrew Lunndc30c352016-10-16 19:56:49 +0200311 return 0;
312
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100313out_disable:
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100314 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400315 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100316
317out_mapping:
318 for (irq = 0; irq < 16; irq++) {
319 virq = irq_find_mapping(chip->g1_irq.domain, irq);
320 irq_dispose_mapping(virq);
321 }
322
323 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200324
325 return err;
326}
327
Andrew Lunn294d7112018-02-22 22:58:32 +0100328static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
329{
Andrew Lunnf6d97582019-02-23 17:43:56 +0100330 static struct lock_class_key lock_key;
331 static struct lock_class_key request_key;
Andrew Lunn294d7112018-02-22 22:58:32 +0100332 int err;
333
334 err = mv88e6xxx_g1_irq_setup_common(chip);
335 if (err)
336 return err;
337
Andrew Lunnf6d97582019-02-23 17:43:56 +0100338 /* These lock classes tells lockdep that global 1 irqs are in
339 * a different category than their parent GPIO, so it won't
340 * report false recursion.
341 */
342 irq_set_lockdep_class(chip->irq, &lock_key, &request_key);
343
Andrew Lunn30953832020-01-06 17:13:48 +0100344 snprintf(chip->irq_name, sizeof(chip->irq_name),
345 "mv88e6xxx-%s", dev_name(chip->dev));
346
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000347 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100348 err = request_threaded_irq(chip->irq, NULL,
349 mv88e6xxx_g1_irq_thread_fn,
Marek Behún03403762018-08-30 02:13:50 +0200350 IRQF_ONESHOT | IRQF_SHARED,
Andrew Lunn30953832020-01-06 17:13:48 +0100351 chip->irq_name, chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000352 mv88e6xxx_reg_lock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100353 if (err)
354 mv88e6xxx_g1_irq_free_common(chip);
355
356 return err;
357}
358
359static void mv88e6xxx_irq_poll(struct kthread_work *work)
360{
361 struct mv88e6xxx_chip *chip = container_of(work,
362 struct mv88e6xxx_chip,
363 irq_poll_work.work);
364 mv88e6xxx_g1_irq_thread_work(chip);
365
366 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
367 msecs_to_jiffies(100));
368}
369
370static int mv88e6xxx_irq_poll_setup(struct mv88e6xxx_chip *chip)
371{
372 int err;
373
374 err = mv88e6xxx_g1_irq_setup_common(chip);
375 if (err)
376 return err;
377
378 kthread_init_delayed_work(&chip->irq_poll_work,
379 mv88e6xxx_irq_poll);
380
Florian Fainelli3f8b8692019-02-21 20:09:27 -0800381 chip->kworker = kthread_create_worker(0, "%s", dev_name(chip->dev));
Andrew Lunn294d7112018-02-22 22:58:32 +0100382 if (IS_ERR(chip->kworker))
383 return PTR_ERR(chip->kworker);
384
385 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
386 msecs_to_jiffies(100));
387
388 return 0;
389}
390
391static void mv88e6xxx_irq_poll_free(struct mv88e6xxx_chip *chip)
392{
393 kthread_cancel_delayed_work_sync(&chip->irq_poll_work);
394 kthread_destroy_worker(chip->kworker);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200395
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000396 mv88e6xxx_reg_lock(chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200397 mv88e6xxx_g1_irq_free_common(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000398 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100399}
400
Russell King64d47d52020-03-14 10:15:38 +0000401static int mv88e6xxx_port_config_interface(struct mv88e6xxx_chip *chip,
402 int port, phy_interface_t interface)
403{
404 int err;
405
406 if (chip->info->ops->port_set_rgmii_delay) {
407 err = chip->info->ops->port_set_rgmii_delay(chip, port,
408 interface);
409 if (err && err != -EOPNOTSUPP)
410 return err;
411 }
412
413 if (chip->info->ops->port_set_cmode) {
414 err = chip->info->ops->port_set_cmode(chip, port,
415 interface);
416 if (err && err != -EOPNOTSUPP)
417 return err;
418 }
419
420 return 0;
421}
422
Russell Kinga5a68582020-03-14 10:15:43 +0000423static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
424 int link, int speed, int duplex, int pause,
425 phy_interface_t mode)
Vivien Didelotd78343d2016-11-04 03:23:36 +0100426{
427 int err;
428
429 if (!chip->info->ops->port_set_link)
430 return 0;
431
432 /* Port's MAC control must not be changed unless the link is down */
Hubert Feurstein43c8e0a2019-07-30 12:11:42 +0200433 err = chip->info->ops->port_set_link(chip, port, LINK_FORCED_DOWN);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100434 if (err)
435 return err;
436
Russell Kingf365c6f2020-03-14 10:15:53 +0000437 if (chip->info->ops->port_set_speed_duplex) {
438 err = chip->info->ops->port_set_speed_duplex(chip, port,
439 speed, duplex);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100440 if (err && err != -EOPNOTSUPP)
441 goto restore_link;
442 }
443
Andrew Lunn7cbbee02019-03-08 01:21:27 +0100444 if (speed == SPEED_MAX && chip->info->ops->port_max_speed_mode)
445 mode = chip->info->ops->port_max_speed_mode(port);
446
Andrew Lunn54186b92018-08-09 15:38:37 +0200447 if (chip->info->ops->port_set_pause) {
448 err = chip->info->ops->port_set_pause(chip, port, pause);
449 if (err)
450 goto restore_link;
451 }
452
Russell King64d47d52020-03-14 10:15:38 +0000453 err = mv88e6xxx_port_config_interface(chip, port, mode);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100454restore_link:
455 if (chip->info->ops->port_set_link(chip, port, link))
Vivien Didelot774439e52017-06-08 18:34:08 -0400456 dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100457
458 return err;
459}
460
Marek Vasutd700ec42018-09-12 00:15:24 +0200461static int mv88e6xxx_phy_is_internal(struct dsa_switch *ds, int port)
462{
463 struct mv88e6xxx_chip *chip = ds->priv;
464
465 return port < chip->info->num_internal_phys;
466}
467
Russell King5d5b2312020-03-14 10:16:03 +0000468static int mv88e6xxx_port_ppu_updates(struct mv88e6xxx_chip *chip, int port)
469{
470 u16 reg;
471 int err;
472
473 err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &reg);
474 if (err) {
475 dev_err(chip->dev,
476 "p%d: %s: failed to read port status\n",
477 port, __func__);
478 return err;
479 }
480
481 return !!(reg & MV88E6XXX_PORT_STS_PHY_DETECT);
482}
483
Russell Kinga5a68582020-03-14 10:15:43 +0000484static int mv88e6xxx_serdes_pcs_get_state(struct dsa_switch *ds, int port,
485 struct phylink_link_state *state)
486{
487 struct mv88e6xxx_chip *chip = ds->priv;
Pavana Sharma193c5b22021-03-17 14:46:40 +0100488 int lane;
Russell Kinga5a68582020-03-14 10:15:43 +0000489 int err;
490
491 mv88e6xxx_reg_lock(chip);
492 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +0100493 if (lane >= 0 && chip->info->ops->serdes_pcs_get_state)
Russell Kinga5a68582020-03-14 10:15:43 +0000494 err = chip->info->ops->serdes_pcs_get_state(chip, port, lane,
495 state);
496 else
497 err = -EOPNOTSUPP;
498 mv88e6xxx_reg_unlock(chip);
499
500 return err;
501}
502
503static int mv88e6xxx_serdes_pcs_config(struct mv88e6xxx_chip *chip, int port,
504 unsigned int mode,
505 phy_interface_t interface,
506 const unsigned long *advertise)
507{
508 const struct mv88e6xxx_ops *ops = chip->info->ops;
Pavana Sharma193c5b22021-03-17 14:46:40 +0100509 int lane;
Russell Kinga5a68582020-03-14 10:15:43 +0000510
511 if (ops->serdes_pcs_config) {
512 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +0100513 if (lane >= 0)
Russell Kinga5a68582020-03-14 10:15:43 +0000514 return ops->serdes_pcs_config(chip, port, lane, mode,
515 interface, advertise);
516 }
517
518 return 0;
519}
520
521static void mv88e6xxx_serdes_pcs_an_restart(struct dsa_switch *ds, int port)
522{
523 struct mv88e6xxx_chip *chip = ds->priv;
524 const struct mv88e6xxx_ops *ops;
525 int err = 0;
Pavana Sharma193c5b22021-03-17 14:46:40 +0100526 int lane;
Russell Kinga5a68582020-03-14 10:15:43 +0000527
528 ops = chip->info->ops;
529
530 if (ops->serdes_pcs_an_restart) {
531 mv88e6xxx_reg_lock(chip);
532 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +0100533 if (lane >= 0)
Russell Kinga5a68582020-03-14 10:15:43 +0000534 err = ops->serdes_pcs_an_restart(chip, port, lane);
535 mv88e6xxx_reg_unlock(chip);
536
537 if (err)
538 dev_err(ds->dev, "p%d: failed to restart AN\n", port);
539 }
540}
541
542static int mv88e6xxx_serdes_pcs_link_up(struct mv88e6xxx_chip *chip, int port,
543 unsigned int mode,
544 int speed, int duplex)
545{
546 const struct mv88e6xxx_ops *ops = chip->info->ops;
Pavana Sharma193c5b22021-03-17 14:46:40 +0100547 int lane;
Russell Kinga5a68582020-03-14 10:15:43 +0000548
549 if (!phylink_autoneg_inband(mode) && ops->serdes_pcs_link_up) {
550 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +0100551 if (lane >= 0)
Russell Kinga5a68582020-03-14 10:15:43 +0000552 return ops->serdes_pcs_link_up(chip, port, lane,
553 speed, duplex);
554 }
555
556 return 0;
557}
558
Russell King6c422e32018-08-09 15:38:39 +0200559static void mv88e6065_phylink_validate(struct mv88e6xxx_chip *chip, int port,
560 unsigned long *mask,
561 struct phylink_link_state *state)
562{
563 if (!phy_interface_mode_is_8023z(state->interface)) {
564 /* 10M and 100M are only supported in non-802.3z mode */
565 phylink_set(mask, 10baseT_Half);
566 phylink_set(mask, 10baseT_Full);
567 phylink_set(mask, 100baseT_Half);
568 phylink_set(mask, 100baseT_Full);
569 }
570}
571
572static void mv88e6185_phylink_validate(struct mv88e6xxx_chip *chip, int port,
573 unsigned long *mask,
574 struct phylink_link_state *state)
575{
576 /* FIXME: if the port is in 1000Base-X mode, then it only supports
577 * 1000M FD speeds. In this case, CMODE will indicate 5.
578 */
579 phylink_set(mask, 1000baseT_Full);
580 phylink_set(mask, 1000baseX_Full);
581
582 mv88e6065_phylink_validate(chip, port, mask, state);
583}
584
Marek Behúne3af71a2019-02-25 12:39:55 +0100585static void mv88e6341_phylink_validate(struct mv88e6xxx_chip *chip, int port,
586 unsigned long *mask,
587 struct phylink_link_state *state)
588{
589 if (port >= 5)
590 phylink_set(mask, 2500baseX_Full);
591
592 /* No ethtool bits for 200Mbps */
593 phylink_set(mask, 1000baseT_Full);
594 phylink_set(mask, 1000baseX_Full);
595
596 mv88e6065_phylink_validate(chip, port, mask, state);
597}
598
Russell King6c422e32018-08-09 15:38:39 +0200599static void mv88e6352_phylink_validate(struct mv88e6xxx_chip *chip, int port,
600 unsigned long *mask,
601 struct phylink_link_state *state)
602{
603 /* No ethtool bits for 200Mbps */
604 phylink_set(mask, 1000baseT_Full);
605 phylink_set(mask, 1000baseX_Full);
606
607 mv88e6065_phylink_validate(chip, port, mask, state);
608}
609
610static void mv88e6390_phylink_validate(struct mv88e6xxx_chip *chip, int port,
611 unsigned long *mask,
612 struct phylink_link_state *state)
613{
Andrew Lunnec260162019-02-08 22:25:44 +0100614 if (port >= 9) {
Russell King6c422e32018-08-09 15:38:39 +0200615 phylink_set(mask, 2500baseX_Full);
Andrew Lunnec260162019-02-08 22:25:44 +0100616 phylink_set(mask, 2500baseT_Full);
617 }
Russell King6c422e32018-08-09 15:38:39 +0200618
619 /* No ethtool bits for 200Mbps */
620 phylink_set(mask, 1000baseT_Full);
621 phylink_set(mask, 1000baseX_Full);
622
623 mv88e6065_phylink_validate(chip, port, mask, state);
624}
625
626static void mv88e6390x_phylink_validate(struct mv88e6xxx_chip *chip, int port,
627 unsigned long *mask,
628 struct phylink_link_state *state)
629{
630 if (port >= 9) {
631 phylink_set(mask, 10000baseT_Full);
632 phylink_set(mask, 10000baseKR_Full);
633 }
634
635 mv88e6390_phylink_validate(chip, port, mask, state);
636}
637
Pavana Sharmade776d02021-03-17 14:46:42 +0100638static void mv88e6393x_phylink_validate(struct mv88e6xxx_chip *chip, int port,
639 unsigned long *mask,
640 struct phylink_link_state *state)
641{
642 if (port == 0 || port == 9 || port == 10) {
643 phylink_set(mask, 10000baseT_Full);
644 phylink_set(mask, 10000baseKR_Full);
645 phylink_set(mask, 10000baseCR_Full);
646 phylink_set(mask, 10000baseSR_Full);
647 phylink_set(mask, 10000baseLR_Full);
648 phylink_set(mask, 10000baseLRM_Full);
649 phylink_set(mask, 10000baseER_Full);
650 phylink_set(mask, 5000baseT_Full);
651 phylink_set(mask, 2500baseX_Full);
652 phylink_set(mask, 2500baseT_Full);
653 }
654
655 phylink_set(mask, 1000baseT_Full);
656 phylink_set(mask, 1000baseX_Full);
657
658 mv88e6065_phylink_validate(chip, port, mask, state);
659}
660
Russell Kingc9a23562018-05-10 13:17:35 -0700661static void mv88e6xxx_validate(struct dsa_switch *ds, int port,
662 unsigned long *supported,
663 struct phylink_link_state *state)
664{
Russell King6c422e32018-08-09 15:38:39 +0200665 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
666 struct mv88e6xxx_chip *chip = ds->priv;
667
668 /* Allow all the expected bits */
669 phylink_set(mask, Autoneg);
670 phylink_set(mask, Pause);
671 phylink_set_port_modes(mask);
672
673 if (chip->info->ops->phylink_validate)
674 chip->info->ops->phylink_validate(chip, port, mask, state);
675
676 bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS);
677 bitmap_and(state->advertising, state->advertising, mask,
678 __ETHTOOL_LINK_MODE_MASK_NBITS);
679
680 /* We can only operate at 2500BaseX or 1000BaseX. If requested
681 * to advertise both, only report advertising at 2500BaseX.
682 */
683 phylink_helper_basex_speed(state);
Russell Kingc9a23562018-05-10 13:17:35 -0700684}
685
Russell Kingc9a23562018-05-10 13:17:35 -0700686static void mv88e6xxx_mac_config(struct dsa_switch *ds, int port,
687 unsigned int mode,
688 const struct phylink_link_state *state)
689{
690 struct mv88e6xxx_chip *chip = ds->priv;
Russell Kingfad58192020-07-19 12:00:35 +0100691 struct mv88e6xxx_port *p;
Russell King64d47d52020-03-14 10:15:38 +0000692 int err;
Russell Kingc9a23562018-05-10 13:17:35 -0700693
Russell Kingfad58192020-07-19 12:00:35 +0100694 p = &chip->ports[port];
695
Russell King64d47d52020-03-14 10:15:38 +0000696 /* FIXME: is this the correct test? If we're in fixed mode on an
697 * internal port, why should we process this any different from
698 * PHY mode? On the other hand, the port may be automedia between
699 * an internal PHY and the serdes...
700 */
Marek Vasutd700ec42018-09-12 00:15:24 +0200701 if ((mode == MLO_AN_PHY) && mv88e6xxx_phy_is_internal(ds, port))
Russell Kingc9a23562018-05-10 13:17:35 -0700702 return;
703
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000704 mv88e6xxx_reg_lock(chip);
Russell Kingfad58192020-07-19 12:00:35 +0100705 /* In inband mode, the link may come up at any time while the link
706 * is not forced down. Force the link down while we reconfigure the
707 * interface mode.
Russell King64d47d52020-03-14 10:15:38 +0000708 */
Russell Kingfad58192020-07-19 12:00:35 +0100709 if (mode == MLO_AN_INBAND && p->interface != state->interface &&
710 chip->info->ops->port_set_link)
711 chip->info->ops->port_set_link(chip, port, LINK_FORCED_DOWN);
712
Russell King64d47d52020-03-14 10:15:38 +0000713 err = mv88e6xxx_port_config_interface(chip, port, state->interface);
Russell Kinga5a68582020-03-14 10:15:43 +0000714 if (err && err != -EOPNOTSUPP)
715 goto err_unlock;
716
717 err = mv88e6xxx_serdes_pcs_config(chip, port, mode, state->interface,
718 state->advertising);
719 /* FIXME: we should restart negotiation if something changed - which
720 * is something we get if we convert to using phylinks PCS operations.
721 */
722 if (err > 0)
723 err = 0;
724
Russell Kingfad58192020-07-19 12:00:35 +0100725 /* Undo the forced down state above after completing configuration
726 * irrespective of its state on entry, which allows the link to come up.
727 */
728 if (mode == MLO_AN_INBAND && p->interface != state->interface &&
729 chip->info->ops->port_set_link)
730 chip->info->ops->port_set_link(chip, port, LINK_UNFORCED);
731
732 p->interface = state->interface;
733
Russell Kinga5a68582020-03-14 10:15:43 +0000734err_unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000735 mv88e6xxx_reg_unlock(chip);
Russell Kingc9a23562018-05-10 13:17:35 -0700736
737 if (err && err != -EOPNOTSUPP)
Russell King64d47d52020-03-14 10:15:38 +0000738 dev_err(ds->dev, "p%d: failed to configure MAC/PCS\n", port);
Russell Kingc9a23562018-05-10 13:17:35 -0700739}
740
Russell Kingc9a23562018-05-10 13:17:35 -0700741static void mv88e6xxx_mac_link_down(struct dsa_switch *ds, int port,
742 unsigned int mode,
743 phy_interface_t interface)
744{
Russell King30c4a5b2020-02-26 10:23:51 +0000745 struct mv88e6xxx_chip *chip = ds->priv;
746 const struct mv88e6xxx_ops *ops;
747 int err = 0;
748
749 ops = chip->info->ops;
750
Russell King5d5b2312020-03-14 10:16:03 +0000751 mv88e6xxx_reg_lock(chip);
Andrew Lunn34b5e6a2020-04-14 02:34:38 +0200752 if ((!mv88e6xxx_port_ppu_updates(chip, port) ||
Chris Packham4efe76622020-11-24 17:34:37 +1300753 mode == MLO_AN_FIXED) && ops->port_sync_link)
754 err = ops->port_sync_link(chip, port, mode, false);
Russell King5d5b2312020-03-14 10:16:03 +0000755 mv88e6xxx_reg_unlock(chip);
Russell King30c4a5b2020-02-26 10:23:51 +0000756
Russell King5d5b2312020-03-14 10:16:03 +0000757 if (err)
758 dev_err(chip->dev,
759 "p%d: failed to force MAC link down\n", port);
Russell Kingc9a23562018-05-10 13:17:35 -0700760}
761
762static void mv88e6xxx_mac_link_up(struct dsa_switch *ds, int port,
763 unsigned int mode, phy_interface_t interface,
Russell King5b502a72020-02-26 10:23:46 +0000764 struct phy_device *phydev,
765 int speed, int duplex,
766 bool tx_pause, bool rx_pause)
Russell Kingc9a23562018-05-10 13:17:35 -0700767{
Russell King30c4a5b2020-02-26 10:23:51 +0000768 struct mv88e6xxx_chip *chip = ds->priv;
769 const struct mv88e6xxx_ops *ops;
770 int err = 0;
771
772 ops = chip->info->ops;
773
Russell King5d5b2312020-03-14 10:16:03 +0000774 mv88e6xxx_reg_lock(chip);
Andrew Lunn34b5e6a2020-04-14 02:34:38 +0200775 if (!mv88e6xxx_port_ppu_updates(chip, port) || mode == MLO_AN_FIXED) {
Russell King30c4a5b2020-02-26 10:23:51 +0000776 /* FIXME: for an automedia port, should we force the link
777 * down here - what if the link comes up due to "other" media
778 * while we're bringing the port up, how is the exclusivity
Russell Kinga5a68582020-03-14 10:15:43 +0000779 * handled in the Marvell hardware? E.g. port 2 on 88E6390
Russell King30c4a5b2020-02-26 10:23:51 +0000780 * shared between internal PHY and Serdes.
781 */
Russell Kinga5a68582020-03-14 10:15:43 +0000782 err = mv88e6xxx_serdes_pcs_link_up(chip, port, mode, speed,
783 duplex);
784 if (err)
785 goto error;
786
Russell Kingf365c6f2020-03-14 10:15:53 +0000787 if (ops->port_set_speed_duplex) {
788 err = ops->port_set_speed_duplex(chip, port,
789 speed, duplex);
Russell King30c4a5b2020-02-26 10:23:51 +0000790 if (err && err != -EOPNOTSUPP)
791 goto error;
792 }
793
Chris Packham4efe76622020-11-24 17:34:37 +1300794 if (ops->port_sync_link)
795 err = ops->port_sync_link(chip, port, mode, true);
Russell King30c4a5b2020-02-26 10:23:51 +0000796 }
Russell King5d5b2312020-03-14 10:16:03 +0000797error:
798 mv88e6xxx_reg_unlock(chip);
799
800 if (err && err != -EOPNOTSUPP)
801 dev_err(ds->dev,
802 "p%d: failed to configure MAC link up\n", port);
Russell Kingc9a23562018-05-10 13:17:35 -0700803}
804
Andrew Lunna605a0f2016-11-21 23:26:58 +0100805static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000806{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100807 if (!chip->info->ops->stats_snapshot)
808 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000809
Andrew Lunna605a0f2016-11-21 23:26:58 +0100810 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000811}
812
Andrew Lunne413e7e2015-04-02 04:06:38 +0200813static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100814 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
815 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
816 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
817 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
818 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
819 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
820 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
821 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
822 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
823 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
824 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
825 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
826 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
827 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
828 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
829 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
830 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
831 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
832 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
833 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
834 { "single", 4, 0x14, STATS_TYPE_BANK0, },
835 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
836 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
837 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
838 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
839 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
840 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
841 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
842 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
843 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
844 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
845 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
846 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
847 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
848 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
849 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
850 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
851 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
852 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
853 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
854 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
855 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
856 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
857 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
858 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
859 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
860 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
861 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
862 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
863 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
864 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
865 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
866 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
867 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
868 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
869 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
870 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
871 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
872 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200873};
874
Vivien Didelotfad09c72016-06-21 12:28:20 -0400875static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100876 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100877 int port, u16 bank1_select,
878 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200879{
Andrew Lunn80c46272015-06-20 18:42:30 +0200880 u32 low;
881 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100882 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200883 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200884 u64 value;
885
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100886 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100887 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200888 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
889 if (err)
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800890 return U64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200891
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200892 low = reg;
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100893 if (s->size == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200894 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
895 if (err)
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800896 return U64_MAX;
Rasmus Villemoes84b3fd12019-05-29 07:02:11 +0000897 low |= ((u32)reg) << 16;
Andrew Lunn80c46272015-06-20 18:42:30 +0200898 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100899 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100900 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100901 reg = bank1_select;
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -0500902 fallthrough;
Andrew Lunndfafe442016-11-21 23:27:02 +0100903 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100904 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100905 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100906 if (s->size == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100907 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Gustavo A. R. Silva9fc3e4d2017-05-11 22:11:29 -0500908 break;
909 default:
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800910 return U64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200911 }
Andrew Lunn6e46e2d2019-02-28 18:14:03 +0100912 value = (((u64)high) << 32) | low;
Andrew Lunn80c46272015-06-20 18:42:30 +0200913 return value;
914}
915
Andrew Lunn436fe172018-03-01 02:02:29 +0100916static int mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
917 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100918{
919 struct mv88e6xxx_hw_stat *stat;
920 int i, j;
921
922 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
923 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100924 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100925 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
926 ETH_GSTRING_LEN);
927 j++;
928 }
929 }
Andrew Lunn436fe172018-03-01 02:02:29 +0100930
931 return j;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100932}
933
Andrew Lunn436fe172018-03-01 02:02:29 +0100934static int mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
935 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100936{
Andrew Lunn436fe172018-03-01 02:02:29 +0100937 return mv88e6xxx_stats_get_strings(chip, data,
938 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
Andrew Lunndfafe442016-11-21 23:27:02 +0100939}
940
Rasmus Villemoes1f718362019-06-04 07:34:32 +0000941static int mv88e6250_stats_get_strings(struct mv88e6xxx_chip *chip,
942 uint8_t *data)
943{
944 return mv88e6xxx_stats_get_strings(chip, data, STATS_TYPE_BANK0);
945}
946
Andrew Lunn436fe172018-03-01 02:02:29 +0100947static int mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
948 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100949{
Andrew Lunn436fe172018-03-01 02:02:29 +0100950 return mv88e6xxx_stats_get_strings(chip, data,
951 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
Andrew Lunndfafe442016-11-21 23:27:02 +0100952}
953
Andrew Lunn65f60e42018-03-28 23:50:28 +0200954static const uint8_t *mv88e6xxx_atu_vtu_stats_strings[] = {
955 "atu_member_violation",
956 "atu_miss_violation",
957 "atu_full_violation",
958 "vtu_member_violation",
959 "vtu_miss_violation",
960};
961
962static void mv88e6xxx_atu_vtu_get_strings(uint8_t *data)
963{
964 unsigned int i;
965
966 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings); i++)
967 strlcpy(data + i * ETH_GSTRING_LEN,
968 mv88e6xxx_atu_vtu_stats_strings[i],
969 ETH_GSTRING_LEN);
970}
971
Andrew Lunndfafe442016-11-21 23:27:02 +0100972static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
Florian Fainelli89f09042018-04-25 12:12:50 -0700973 u32 stringset, uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100974{
Vivien Didelot04bed142016-08-31 18:06:13 -0400975 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +0100976 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100977
Florian Fainelli89f09042018-04-25 12:12:50 -0700978 if (stringset != ETH_SS_STATS)
979 return;
980
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000981 mv88e6xxx_reg_lock(chip);
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100982
Andrew Lunndfafe442016-11-21 23:27:02 +0100983 if (chip->info->ops->stats_get_strings)
Andrew Lunn436fe172018-03-01 02:02:29 +0100984 count = chip->info->ops->stats_get_strings(chip, data);
985
986 if (chip->info->ops->serdes_get_strings) {
987 data += count * ETH_GSTRING_LEN;
Andrew Lunn65f60e42018-03-28 23:50:28 +0200988 count = chip->info->ops->serdes_get_strings(chip, port, data);
Andrew Lunn436fe172018-03-01 02:02:29 +0100989 }
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100990
Andrew Lunn65f60e42018-03-28 23:50:28 +0200991 data += count * ETH_GSTRING_LEN;
992 mv88e6xxx_atu_vtu_get_strings(data);
993
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000994 mv88e6xxx_reg_unlock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +0100995}
996
997static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
998 int types)
999{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +01001000 struct mv88e6xxx_hw_stat *stat;
1001 int i, j;
1002
1003 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
1004 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +01001005 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +01001006 j++;
1007 }
1008 return j;
1009}
1010
Andrew Lunndfafe442016-11-21 23:27:02 +01001011static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
1012{
1013 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
1014 STATS_TYPE_PORT);
1015}
1016
Rasmus Villemoes1f718362019-06-04 07:34:32 +00001017static int mv88e6250_stats_get_sset_count(struct mv88e6xxx_chip *chip)
1018{
1019 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0);
1020}
1021
Andrew Lunndfafe442016-11-21 23:27:02 +01001022static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
1023{
1024 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
1025 STATS_TYPE_BANK1);
1026}
1027
Florian Fainelli89f09042018-04-25 12:12:50 -07001028static int mv88e6xxx_get_sset_count(struct dsa_switch *ds, int port, int sset)
Andrew Lunndfafe442016-11-21 23:27:02 +01001029{
1030 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +01001031 int serdes_count = 0;
1032 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +01001033
Florian Fainelli89f09042018-04-25 12:12:50 -07001034 if (sset != ETH_SS_STATS)
1035 return 0;
1036
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001037 mv88e6xxx_reg_lock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +01001038 if (chip->info->ops->stats_get_sset_count)
Andrew Lunn436fe172018-03-01 02:02:29 +01001039 count = chip->info->ops->stats_get_sset_count(chip);
1040 if (count < 0)
1041 goto out;
1042
1043 if (chip->info->ops->serdes_get_sset_count)
1044 serdes_count = chip->info->ops->serdes_get_sset_count(chip,
1045 port);
Andrew Lunn65f60e42018-03-28 23:50:28 +02001046 if (serdes_count < 0) {
Andrew Lunn436fe172018-03-01 02:02:29 +01001047 count = serdes_count;
Andrew Lunn65f60e42018-03-28 23:50:28 +02001048 goto out;
1049 }
1050 count += serdes_count;
1051 count += ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings);
1052
Andrew Lunn436fe172018-03-01 02:02:29 +01001053out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001054 mv88e6xxx_reg_unlock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +01001055
Andrew Lunn436fe172018-03-01 02:02:29 +01001056 return count;
Andrew Lunndfafe442016-11-21 23:27:02 +01001057}
1058
Andrew Lunn436fe172018-03-01 02:02:29 +01001059static int mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1060 uint64_t *data, int types,
1061 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +01001062{
1063 struct mv88e6xxx_hw_stat *stat;
1064 int i, j;
1065
1066 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
1067 stat = &mv88e6xxx_hw_stats[i];
1068 if (stat->type & types) {
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001069 mv88e6xxx_reg_lock(chip);
Andrew Lunne0d8b612016-11-21 23:27:04 +01001070 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
1071 bank1_select,
1072 histogram);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001073 mv88e6xxx_reg_unlock(chip);
Andrew Lunn377cda12018-02-15 14:38:34 +01001074
Andrew Lunn052f9472016-11-21 23:27:03 +01001075 j++;
1076 }
1077 }
Andrew Lunn436fe172018-03-01 02:02:29 +01001078 return j;
Andrew Lunn052f9472016-11-21 23:27:03 +01001079}
1080
Andrew Lunn436fe172018-03-01 02:02:29 +01001081static int mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1082 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +01001083{
1084 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +01001085 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
Vivien Didelot57d1ef32017-06-15 12:14:05 -04001086 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +01001087}
1088
Rasmus Villemoes1f718362019-06-04 07:34:32 +00001089static int mv88e6250_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1090 uint64_t *data)
1091{
1092 return mv88e6xxx_stats_get_stats(chip, port, data, STATS_TYPE_BANK0,
1093 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
1094}
1095
Andrew Lunn436fe172018-03-01 02:02:29 +01001096static int mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1097 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +01001098{
1099 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +01001100 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -04001101 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
1102 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunne0d8b612016-11-21 23:27:04 +01001103}
1104
Andrew Lunn436fe172018-03-01 02:02:29 +01001105static int mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1106 uint64_t *data)
Andrew Lunne0d8b612016-11-21 23:27:04 +01001107{
1108 return mv88e6xxx_stats_get_stats(chip, port, data,
1109 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -04001110 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
1111 0);
Andrew Lunn052f9472016-11-21 23:27:03 +01001112}
1113
Andrew Lunn65f60e42018-03-28 23:50:28 +02001114static void mv88e6xxx_atu_vtu_get_stats(struct mv88e6xxx_chip *chip, int port,
1115 uint64_t *data)
1116{
1117 *data++ = chip->ports[port].atu_member_violation;
1118 *data++ = chip->ports[port].atu_miss_violation;
1119 *data++ = chip->ports[port].atu_full_violation;
1120 *data++ = chip->ports[port].vtu_member_violation;
1121 *data++ = chip->ports[port].vtu_miss_violation;
1122}
1123
Andrew Lunn052f9472016-11-21 23:27:03 +01001124static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
1125 uint64_t *data)
1126{
Andrew Lunn436fe172018-03-01 02:02:29 +01001127 int count = 0;
1128
Andrew Lunn052f9472016-11-21 23:27:03 +01001129 if (chip->info->ops->stats_get_stats)
Andrew Lunn436fe172018-03-01 02:02:29 +01001130 count = chip->info->ops->stats_get_stats(chip, port, data);
1131
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001132 mv88e6xxx_reg_lock(chip);
Andrew Lunn436fe172018-03-01 02:02:29 +01001133 if (chip->info->ops->serdes_get_stats) {
1134 data += count;
Andrew Lunn65f60e42018-03-28 23:50:28 +02001135 count = chip->info->ops->serdes_get_stats(chip, port, data);
Andrew Lunn436fe172018-03-01 02:02:29 +01001136 }
Andrew Lunn65f60e42018-03-28 23:50:28 +02001137 data += count;
1138 mv88e6xxx_atu_vtu_get_stats(chip, port, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001139 mv88e6xxx_reg_unlock(chip);
Andrew Lunn052f9472016-11-21 23:27:03 +01001140}
1141
Vivien Didelotf81ec902016-05-09 13:22:58 -04001142static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
1143 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001144{
Vivien Didelot04bed142016-08-31 18:06:13 -04001145 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001146 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001147
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001148 mv88e6xxx_reg_lock(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001149
Andrew Lunna605a0f2016-11-21 23:26:58 +01001150 ret = mv88e6xxx_stats_snapshot(chip, port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001151 mv88e6xxx_reg_unlock(chip);
Andrew Lunn377cda12018-02-15 14:38:34 +01001152
1153 if (ret < 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001154 return;
Andrew Lunn052f9472016-11-21 23:27:03 +01001155
1156 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001157
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001158}
Ben Hutchings98e67302011-11-25 14:36:19 +00001159
Vivien Didelotf81ec902016-05-09 13:22:58 -04001160static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001161{
Andrew Lunn0d30bbd2020-02-16 18:54:13 +01001162 struct mv88e6xxx_chip *chip = ds->priv;
1163 int len;
1164
1165 len = 32 * sizeof(u16);
1166 if (chip->info->ops->serdes_get_regs_len)
1167 len += chip->info->ops->serdes_get_regs_len(chip, port);
1168
1169 return len;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001170}
1171
Vivien Didelotf81ec902016-05-09 13:22:58 -04001172static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
1173 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001174{
Vivien Didelot04bed142016-08-31 18:06:13 -04001175 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001176 int err;
1177 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001178 u16 *p = _p;
1179 int i;
1180
Vivien Didelota5f39322018-12-17 16:05:21 -05001181 regs->version = chip->info->prod_num;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001182
1183 memset(p, 0xff, 32 * sizeof(u16));
1184
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001185 mv88e6xxx_reg_lock(chip);
Vivien Didelot23062512016-05-09 13:22:45 -04001186
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001187 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001188
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001189 err = mv88e6xxx_port_read(chip, port, i, &reg);
1190 if (!err)
1191 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001192 }
Vivien Didelot23062512016-05-09 13:22:45 -04001193
Andrew Lunn0d30bbd2020-02-16 18:54:13 +01001194 if (chip->info->ops->serdes_get_regs)
1195 chip->info->ops->serdes_get_regs(chip, port, &p[i]);
1196
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001197 mv88e6xxx_reg_unlock(chip);
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001198}
1199
Vivien Didelot08f50062017-08-01 16:32:41 -04001200static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
1201 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001202{
Vivien Didelot5480db62017-08-01 16:32:40 -04001203 /* Nothing to do on the port's MAC */
1204 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001205}
1206
Vivien Didelot08f50062017-08-01 16:32:41 -04001207static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
1208 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001209{
Vivien Didelot5480db62017-08-01 16:32:40 -04001210 /* Nothing to do on the port's MAC */
1211 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001212}
1213
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001214/* Mask of the local ports allowed to receive frames from a given fabric port */
Vivien Didelote5887a22017-03-30 17:37:11 -04001215static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001216{
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001217 struct dsa_switch *ds = chip->ds;
1218 struct dsa_switch_tree *dst = ds->dst;
Vivien Didelote5887a22017-03-30 17:37:11 -04001219 struct net_device *br;
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001220 struct dsa_port *dp;
1221 bool found = false;
Vivien Didelote5887a22017-03-30 17:37:11 -04001222 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001223
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001224 list_for_each_entry(dp, &dst->ports, list) {
1225 if (dp->ds->index == dev && dp->index == port) {
1226 found = true;
1227 break;
1228 }
1229 }
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001230
Vivien Didelote5887a22017-03-30 17:37:11 -04001231 /* Prevent frames from unknown switch or port */
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001232 if (!found)
Vivien Didelote5887a22017-03-30 17:37:11 -04001233 return 0;
1234
1235 /* Frames from DSA links and CPU ports can egress any local port */
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001236 if (dp->type == DSA_PORT_TYPE_CPU || dp->type == DSA_PORT_TYPE_DSA)
Vivien Didelote5887a22017-03-30 17:37:11 -04001237 return mv88e6xxx_port_mask(chip);
1238
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001239 br = dp->bridge_dev;
Vivien Didelote5887a22017-03-30 17:37:11 -04001240 pvlan = 0;
1241
1242 /* Frames from user ports can egress any local DSA links and CPU ports,
1243 * as well as any local member of their bridge group.
1244 */
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001245 list_for_each_entry(dp, &dst->ports, list)
1246 if (dp->ds == ds &&
1247 (dp->type == DSA_PORT_TYPE_CPU ||
1248 dp->type == DSA_PORT_TYPE_DSA ||
1249 (br && dp->bridge_dev == br)))
1250 pvlan |= BIT(dp->index);
Vivien Didelote5887a22017-03-30 17:37:11 -04001251
1252 return pvlan;
1253}
1254
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001255static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -04001256{
1257 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001258
1259 /* prevent frames from going back out of the port they came in on */
1260 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001261
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001262 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001263}
1264
Vivien Didelotf81ec902016-05-09 13:22:58 -04001265static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1266 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001267{
Vivien Didelot04bed142016-08-31 18:06:13 -04001268 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot553eb542016-05-13 20:38:23 -04001269 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001270
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001271 mv88e6xxx_reg_lock(chip);
Vivien Didelotf894c292017-06-08 18:34:10 -04001272 err = mv88e6xxx_port_set_state(chip, port, state);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001273 mv88e6xxx_reg_unlock(chip);
Vivien Didelot553eb542016-05-13 20:38:23 -04001274
1275 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001276 dev_err(ds->dev, "p%d: failed to update state\n", port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001277}
1278
Vivien Didelot93e18d62018-05-11 17:16:35 -04001279static int mv88e6xxx_pri_setup(struct mv88e6xxx_chip *chip)
1280{
1281 int err;
1282
1283 if (chip->info->ops->ieee_pri_map) {
1284 err = chip->info->ops->ieee_pri_map(chip);
1285 if (err)
1286 return err;
1287 }
1288
1289 if (chip->info->ops->ip_pri_map) {
1290 err = chip->info->ops->ip_pri_map(chip);
1291 if (err)
1292 return err;
1293 }
1294
1295 return 0;
1296}
1297
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001298static int mv88e6xxx_devmap_setup(struct mv88e6xxx_chip *chip)
1299{
Vivien Didelotc5f51762019-10-30 22:09:13 -04001300 struct dsa_switch *ds = chip->ds;
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001301 int target, port;
1302 int err;
1303
1304 if (!chip->info->global2_addr)
1305 return 0;
1306
1307 /* Initialize the routing port to the 32 possible target devices */
1308 for (target = 0; target < 32; target++) {
Vivien Didelotc5f51762019-10-30 22:09:13 -04001309 port = dsa_routing_port(ds, target);
1310 if (port == ds->num_ports)
1311 port = 0x1f;
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001312
1313 err = mv88e6xxx_g2_device_mapping_write(chip, target, port);
1314 if (err)
1315 return err;
1316 }
1317
Vivien Didelot02317e62018-05-09 11:38:49 -04001318 if (chip->info->ops->set_cascade_port) {
1319 port = MV88E6XXX_CASCADE_PORT_MULTIPLE;
1320 err = chip->info->ops->set_cascade_port(chip, port);
1321 if (err)
1322 return err;
1323 }
1324
Vivien Didelot23c98912018-05-09 11:38:50 -04001325 err = mv88e6xxx_g1_set_device_number(chip, chip->ds->index);
1326 if (err)
1327 return err;
1328
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001329 return 0;
1330}
1331
Vivien Didelotb28f8722018-04-26 21:56:44 -04001332static int mv88e6xxx_trunk_setup(struct mv88e6xxx_chip *chip)
1333{
1334 /* Clear all trunk masks and mapping */
1335 if (chip->info->global2_addr)
1336 return mv88e6xxx_g2_trunk_clear(chip);
1337
1338 return 0;
1339}
1340
Vivien Didelot9e5baf92018-05-09 11:38:51 -04001341static int mv88e6xxx_rmu_setup(struct mv88e6xxx_chip *chip)
1342{
1343 if (chip->info->ops->rmu_disable)
1344 return chip->info->ops->rmu_disable(chip);
1345
1346 return 0;
1347}
1348
Vivien Didelot9e907d72017-07-17 13:03:43 -04001349static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
1350{
1351 if (chip->info->ops->pot_clear)
1352 return chip->info->ops->pot_clear(chip);
1353
1354 return 0;
1355}
1356
Vivien Didelot51c901a2017-07-17 13:03:41 -04001357static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
1358{
1359 if (chip->info->ops->mgmt_rsvd2cpu)
1360 return chip->info->ops->mgmt_rsvd2cpu(chip);
1361
1362 return 0;
1363}
1364
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001365static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
1366{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001367 int err;
1368
Vivien Didelotdaefc942017-03-11 16:12:54 -05001369 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
1370 if (err)
1371 return err;
1372
Rasmus Villemoes49506a92020-12-10 12:06:44 +01001373 /* The chips that have a "learn2all" bit in Global1, ATU
1374 * Control are precisely those whose port registers have a
1375 * Message Port bit in Port Control 1 and hence implement
1376 * ->port_setup_message_port.
1377 */
1378 if (chip->info->ops->port_setup_message_port) {
1379 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
1380 if (err)
1381 return err;
1382 }
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001383
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001384 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
1385}
1386
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04001387static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
1388{
1389 int port;
1390 int err;
1391
1392 if (!chip->info->ops->irl_init_all)
1393 return 0;
1394
1395 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1396 /* Disable ingress rate limiting by resetting all per port
1397 * ingress rate limit resources to their initial state.
1398 */
1399 err = chip->info->ops->irl_init_all(chip, port);
1400 if (err)
1401 return err;
1402 }
1403
1404 return 0;
1405}
1406
Vivien Didelot04a69a12017-10-13 14:18:05 -04001407static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
1408{
1409 if (chip->info->ops->set_switch_mac) {
1410 u8 addr[ETH_ALEN];
1411
1412 eth_random_addr(addr);
1413
1414 return chip->info->ops->set_switch_mac(chip, addr);
1415 }
1416
1417 return 0;
1418}
1419
Vivien Didelot17a15942017-03-30 17:37:09 -04001420static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
1421{
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01001422 struct dsa_switch_tree *dst = chip->ds->dst;
1423 struct dsa_switch *ds;
1424 struct dsa_port *dp;
Vivien Didelot17a15942017-03-30 17:37:09 -04001425 u16 pvlan = 0;
1426
1427 if (!mv88e6xxx_has_pvt(chip))
Vivien Didelotd14939b2019-10-21 16:51:25 -04001428 return 0;
Vivien Didelot17a15942017-03-30 17:37:09 -04001429
1430 /* Skip the local source device, which uses in-chip port VLAN */
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01001431 if (dev != chip->ds->index) {
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001432 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -04001433
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01001434 ds = dsa_switch_find(dst->index, dev);
1435 dp = ds ? dsa_to_port(ds, port) : NULL;
1436 if (dp && dp->lag_dev) {
1437 /* As the PVT is used to limit flooding of
1438 * FORWARD frames, which use the LAG ID as the
1439 * source port, we must translate dev/port to
1440 * the special "LAG device" in the PVT, using
1441 * the LAG ID as the port number.
1442 */
1443 dev = MV88E6XXX_G2_PVT_ADRR_DEV_TRUNK;
1444 port = dsa_lag_id(dst, dp->lag_dev);
1445 }
1446 }
1447
Vivien Didelot17a15942017-03-30 17:37:09 -04001448 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
1449}
1450
Vivien Didelot81228992017-03-30 17:37:08 -04001451static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
1452{
Vivien Didelot17a15942017-03-30 17:37:09 -04001453 int dev, port;
1454 int err;
1455
Vivien Didelot81228992017-03-30 17:37:08 -04001456 if (!mv88e6xxx_has_pvt(chip))
1457 return 0;
1458
1459 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
1460 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
1461 */
Vivien Didelot17a15942017-03-30 17:37:09 -04001462 err = mv88e6xxx_g2_misc_4_bit_port(chip);
1463 if (err)
1464 return err;
1465
1466 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
1467 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
1468 err = mv88e6xxx_pvt_map(chip, dev, port);
1469 if (err)
1470 return err;
1471 }
1472 }
1473
1474 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -04001475}
1476
Vivien Didelot749efcb2016-09-22 16:49:24 -04001477static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1478{
1479 struct mv88e6xxx_chip *chip = ds->priv;
1480 int err;
1481
Tobias Waldekranzffcec3f2021-03-18 20:25:34 +01001482 if (dsa_to_port(ds, port)->lag_dev)
1483 /* Hardware is incapable of fast-aging a LAG through a
1484 * regular ATU move operation. Until we have something
1485 * more fancy in place this is a no-op.
1486 */
1487 return;
1488
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001489 mv88e6xxx_reg_lock(chip);
Vivien Didelote606ca32017-03-11 16:12:55 -05001490 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001491 mv88e6xxx_reg_unlock(chip);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001492
1493 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001494 dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001495}
1496
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001497static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
1498{
Tobias Waldekranze545f862020-11-10 19:57:20 +01001499 if (!mv88e6xxx_max_vid(chip))
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001500 return 0;
1501
1502 return mv88e6xxx_g1_vtu_flush(chip);
1503}
1504
Tobias Waldekranz34065c52021-03-18 20:25:36 +01001505static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1506 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelotf1394b782017-05-01 14:05:22 -04001507{
Tobias Waldekranz34065c52021-03-18 20:25:36 +01001508 int err;
1509
Vivien Didelotf1394b782017-05-01 14:05:22 -04001510 if (!chip->info->ops->vtu_getnext)
1511 return -EOPNOTSUPP;
1512
Tobias Waldekranz34065c52021-03-18 20:25:36 +01001513 entry->vid = vid ? vid - 1 : mv88e6xxx_max_vid(chip);
1514 entry->valid = false;
1515
1516 err = chip->info->ops->vtu_getnext(chip, entry);
1517
1518 if (entry->vid != vid)
1519 entry->valid = false;
1520
1521 return err;
Vivien Didelotf1394b782017-05-01 14:05:22 -04001522}
1523
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01001524static int mv88e6xxx_vtu_walk(struct mv88e6xxx_chip *chip,
1525 int (*cb)(struct mv88e6xxx_chip *chip,
1526 const struct mv88e6xxx_vtu_entry *entry,
1527 void *priv),
1528 void *priv)
1529{
1530 struct mv88e6xxx_vtu_entry entry = {
1531 .vid = mv88e6xxx_max_vid(chip),
1532 .valid = false,
1533 };
1534 int err;
1535
1536 if (!chip->info->ops->vtu_getnext)
1537 return -EOPNOTSUPP;
1538
1539 do {
1540 err = chip->info->ops->vtu_getnext(chip, &entry);
1541 if (err)
1542 return err;
1543
1544 if (!entry.valid)
1545 break;
1546
1547 err = cb(chip, &entry, priv);
1548 if (err)
1549 return err;
1550 } while (entry.vid < mv88e6xxx_max_vid(chip));
1551
1552 return 0;
1553}
1554
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001555static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1556 struct mv88e6xxx_vtu_entry *entry)
1557{
1558 if (!chip->info->ops->vtu_loadpurge)
1559 return -EOPNOTSUPP;
1560
1561 return chip->info->ops->vtu_loadpurge(chip, entry);
1562}
1563
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01001564static int mv88e6xxx_fid_map_vlan(struct mv88e6xxx_chip *chip,
1565 const struct mv88e6xxx_vtu_entry *entry,
1566 void *_fid_bitmap)
1567{
1568 unsigned long *fid_bitmap = _fid_bitmap;
1569
1570 set_bit(entry->fid, fid_bitmap);
1571 return 0;
1572}
1573
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001574int mv88e6xxx_fid_map(struct mv88e6xxx_chip *chip, unsigned long *fid_bitmap)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001575{
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001576 int i, err;
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001577 u16 fid;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001578
1579 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1580
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001581 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001582 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001583 err = mv88e6xxx_port_get_fid(chip, i, &fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001584 if (err)
1585 return err;
1586
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001587 set_bit(fid, fid_bitmap);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001588 }
1589
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001590 /* Set every FID bit used by the VLAN entries */
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01001591 return mv88e6xxx_vtu_walk(chip, mv88e6xxx_fid_map_vlan, fid_bitmap);
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001592}
1593
1594static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1595{
1596 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1597 int err;
1598
1599 err = mv88e6xxx_fid_map(chip, fid_bitmap);
1600 if (err)
1601 return err;
1602
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001603 /* The reset value 0x000 is used to indicate that multiple address
1604 * databases are not needed. Return the next positive available.
1605 */
1606 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001607 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001608 return -ENOSPC;
1609
1610 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001611 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001612}
1613
Vivien Didelotda9c3592016-02-12 12:09:40 -05001614static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001615 u16 vid)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001616{
Vivien Didelot04bed142016-08-31 18:06:13 -04001617 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot425d2d32019-08-01 14:36:34 -04001618 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001619 int i, err;
1620
Vladimir Oltean3e85f582021-01-09 02:01:47 +02001621 if (!vid)
1622 return -EOPNOTSUPP;
1623
Andrew Lunndb06ae412017-09-25 23:32:20 +02001624 /* DSA and CPU ports have to be members of multiple vlans */
1625 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1626 return 0;
1627
Tobias Waldekranz34065c52021-03-18 20:25:36 +01001628 err = mv88e6xxx_vtu_get(chip, vid, &vlan);
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001629 if (err)
1630 return err;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001631
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001632 if (!vlan.valid)
1633 return 0;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001634
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001635 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1636 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1637 continue;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001638
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001639 if (!dsa_to_port(ds, i)->slave)
1640 continue;
Andrew Lunn66e28092016-12-11 21:07:19 +01001641
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001642 if (vlan.member[i] ==
1643 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1644 continue;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001645
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001646 if (dsa_to_port(ds, i)->bridge_dev ==
1647 dsa_to_port(ds, port)->bridge_dev)
1648 break; /* same bridge, check next VLAN */
Vivien Didelotda9c3592016-02-12 12:09:40 -05001649
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001650 if (!dsa_to_port(ds, i)->bridge_dev)
1651 continue;
Andrew Lunn66e28092016-12-11 21:07:19 +01001652
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001653 dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n",
1654 port, vlan.vid, i,
1655 netdev_name(dsa_to_port(ds, i)->bridge_dev));
1656 return -EOPNOTSUPP;
1657 }
Vivien Didelotda9c3592016-02-12 12:09:40 -05001658
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001659 return 0;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001660}
1661
Vivien Didelotf81ec902016-05-09 13:22:58 -04001662static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
Vladimir Oltean89153ed2021-02-13 22:43:19 +02001663 bool vlan_filtering,
1664 struct netlink_ext_ack *extack)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001665{
Vivien Didelot04bed142016-08-31 18:06:13 -04001666 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001667 u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
1668 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001669 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001670
Vladimir Olteanbae33f22021-01-09 02:01:50 +02001671 if (!mv88e6xxx_max_vid(chip))
1672 return -EOPNOTSUPP;
Vivien Didelot54d77b52016-05-09 13:22:47 -04001673
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001674 mv88e6xxx_reg_lock(chip);
Vivien Didelot385a0992016-11-04 03:23:31 +01001675 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001676 mv88e6xxx_reg_unlock(chip);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001677
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001678 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001679}
1680
Vivien Didelot57d32312016-06-20 13:13:58 -04001681static int
1682mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
Vivien Didelot80e02362017-11-30 11:23:57 -05001683 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001684{
Vivien Didelot04bed142016-08-31 18:06:13 -04001685 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001686 int err;
1687
Tobias Waldekranze545f862020-11-10 19:57:20 +01001688 if (!mv88e6xxx_max_vid(chip))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001689 return -EOPNOTSUPP;
1690
Vivien Didelotda9c3592016-02-12 12:09:40 -05001691 /* If the requested port doesn't belong to the same bridge as the VLAN
1692 * members, do not support it (yet) and fallback to software VLAN.
1693 */
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001694 mv88e6xxx_reg_lock(chip);
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001695 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid);
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001696 mv88e6xxx_reg_unlock(chip);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001697
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001698 return err;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001699}
1700
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001701static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1702 const unsigned char *addr, u16 vid,
1703 u8 state)
1704{
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001705 struct mv88e6xxx_atu_entry entry;
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001706 struct mv88e6xxx_vtu_entry vlan;
1707 u16 fid;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001708 int err;
1709
1710 /* Null VLAN ID corresponds to the port private database */
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001711 if (vid == 0) {
1712 err = mv88e6xxx_port_get_fid(chip, port, &fid);
1713 if (err)
1714 return err;
1715 } else {
Tobias Waldekranz34065c52021-03-18 20:25:36 +01001716 err = mv88e6xxx_vtu_get(chip, vid, &vlan);
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001717 if (err)
1718 return err;
1719
1720 /* switchdev expects -EOPNOTSUPP to honor software VLANs */
Tobias Waldekranz34065c52021-03-18 20:25:36 +01001721 if (!vlan.valid)
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001722 return -EOPNOTSUPP;
1723
1724 fid = vlan.fid;
1725 }
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001726
Vivien Didelotd8291a92019-09-07 16:00:47 -04001727 entry.state = 0;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001728 ether_addr_copy(entry.mac, addr);
1729 eth_addr_dec(entry.mac);
1730
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001731 err = mv88e6xxx_g1_atu_getnext(chip, fid, &entry);
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001732 if (err)
1733 return err;
1734
1735 /* Initialize a fresh ATU entry if it isn't found */
Vivien Didelotd8291a92019-09-07 16:00:47 -04001736 if (!entry.state || !ether_addr_equal(entry.mac, addr)) {
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001737 memset(&entry, 0, sizeof(entry));
1738 ether_addr_copy(entry.mac, addr);
1739 }
1740
1741 /* Purge the ATU entry only if no port is using it anymore */
Vivien Didelotd8291a92019-09-07 16:00:47 -04001742 if (!state) {
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001743 entry.portvec &= ~BIT(port);
1744 if (!entry.portvec)
Vivien Didelotd8291a92019-09-07 16:00:47 -04001745 entry.state = 0;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001746 } else {
DENG Qingfangf72f2fb2021-01-30 21:43:34 +08001747 if (state == MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC)
1748 entry.portvec = BIT(port);
1749 else
1750 entry.portvec |= BIT(port);
1751
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001752 entry.state = state;
1753 }
1754
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001755 return mv88e6xxx_g1_atu_loadpurge(chip, fid, &entry);
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001756}
1757
Vivien Didelotda7dc872019-09-07 16:00:49 -04001758static int mv88e6xxx_policy_apply(struct mv88e6xxx_chip *chip, int port,
1759 const struct mv88e6xxx_policy *policy)
1760{
1761 enum mv88e6xxx_policy_mapping mapping = policy->mapping;
1762 enum mv88e6xxx_policy_action action = policy->action;
1763 const u8 *addr = policy->addr;
1764 u16 vid = policy->vid;
1765 u8 state;
1766 int err;
1767 int id;
1768
1769 if (!chip->info->ops->port_set_policy)
1770 return -EOPNOTSUPP;
1771
1772 switch (mapping) {
1773 case MV88E6XXX_POLICY_MAPPING_DA:
1774 case MV88E6XXX_POLICY_MAPPING_SA:
1775 if (action == MV88E6XXX_POLICY_ACTION_NORMAL)
1776 state = 0; /* Dissociate the port and address */
1777 else if (action == MV88E6XXX_POLICY_ACTION_DISCARD &&
1778 is_multicast_ether_addr(addr))
1779 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC_POLICY;
1780 else if (action == MV88E6XXX_POLICY_ACTION_DISCARD &&
1781 is_unicast_ether_addr(addr))
1782 state = MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC_POLICY;
1783 else
1784 return -EOPNOTSUPP;
1785
1786 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1787 state);
1788 if (err)
1789 return err;
1790 break;
1791 default:
1792 return -EOPNOTSUPP;
1793 }
1794
1795 /* Skip the port's policy clearing if the mapping is still in use */
1796 if (action == MV88E6XXX_POLICY_ACTION_NORMAL)
1797 idr_for_each_entry(&chip->policies, policy, id)
1798 if (policy->port == port &&
1799 policy->mapping == mapping &&
1800 policy->action != action)
1801 return 0;
1802
1803 return chip->info->ops->port_set_policy(chip, port, mapping, action);
1804}
1805
1806static int mv88e6xxx_policy_insert(struct mv88e6xxx_chip *chip, int port,
1807 struct ethtool_rx_flow_spec *fs)
1808{
1809 struct ethhdr *mac_entry = &fs->h_u.ether_spec;
1810 struct ethhdr *mac_mask = &fs->m_u.ether_spec;
1811 enum mv88e6xxx_policy_mapping mapping;
1812 enum mv88e6xxx_policy_action action;
1813 struct mv88e6xxx_policy *policy;
1814 u16 vid = 0;
1815 u8 *addr;
1816 int err;
1817 int id;
1818
1819 if (fs->location != RX_CLS_LOC_ANY)
1820 return -EINVAL;
1821
1822 if (fs->ring_cookie == RX_CLS_FLOW_DISC)
1823 action = MV88E6XXX_POLICY_ACTION_DISCARD;
1824 else
1825 return -EOPNOTSUPP;
1826
1827 switch (fs->flow_type & ~FLOW_EXT) {
1828 case ETHER_FLOW:
1829 if (!is_zero_ether_addr(mac_mask->h_dest) &&
1830 is_zero_ether_addr(mac_mask->h_source)) {
1831 mapping = MV88E6XXX_POLICY_MAPPING_DA;
1832 addr = mac_entry->h_dest;
1833 } else if (is_zero_ether_addr(mac_mask->h_dest) &&
1834 !is_zero_ether_addr(mac_mask->h_source)) {
1835 mapping = MV88E6XXX_POLICY_MAPPING_SA;
1836 addr = mac_entry->h_source;
1837 } else {
1838 /* Cannot support DA and SA mapping in the same rule */
1839 return -EOPNOTSUPP;
1840 }
1841 break;
1842 default:
1843 return -EOPNOTSUPP;
1844 }
1845
1846 if ((fs->flow_type & FLOW_EXT) && fs->m_ext.vlan_tci) {
Andrew Lunn04844282020-07-05 21:38:08 +02001847 if (fs->m_ext.vlan_tci != htons(0xffff))
Vivien Didelotda7dc872019-09-07 16:00:49 -04001848 return -EOPNOTSUPP;
1849 vid = be16_to_cpu(fs->h_ext.vlan_tci) & VLAN_VID_MASK;
1850 }
1851
1852 idr_for_each_entry(&chip->policies, policy, id) {
1853 if (policy->port == port && policy->mapping == mapping &&
1854 policy->action == action && policy->vid == vid &&
1855 ether_addr_equal(policy->addr, addr))
1856 return -EEXIST;
1857 }
1858
1859 policy = devm_kzalloc(chip->dev, sizeof(*policy), GFP_KERNEL);
1860 if (!policy)
1861 return -ENOMEM;
1862
1863 fs->location = 0;
1864 err = idr_alloc_u32(&chip->policies, policy, &fs->location, 0xffffffff,
1865 GFP_KERNEL);
1866 if (err) {
1867 devm_kfree(chip->dev, policy);
1868 return err;
1869 }
1870
1871 memcpy(&policy->fs, fs, sizeof(*fs));
1872 ether_addr_copy(policy->addr, addr);
1873 policy->mapping = mapping;
1874 policy->action = action;
1875 policy->port = port;
1876 policy->vid = vid;
1877
1878 err = mv88e6xxx_policy_apply(chip, port, policy);
1879 if (err) {
1880 idr_remove(&chip->policies, fs->location);
1881 devm_kfree(chip->dev, policy);
1882 return err;
1883 }
1884
1885 return 0;
1886}
1887
1888static int mv88e6xxx_get_rxnfc(struct dsa_switch *ds, int port,
1889 struct ethtool_rxnfc *rxnfc, u32 *rule_locs)
1890{
1891 struct ethtool_rx_flow_spec *fs = &rxnfc->fs;
1892 struct mv88e6xxx_chip *chip = ds->priv;
1893 struct mv88e6xxx_policy *policy;
1894 int err;
1895 int id;
1896
1897 mv88e6xxx_reg_lock(chip);
1898
1899 switch (rxnfc->cmd) {
1900 case ETHTOOL_GRXCLSRLCNT:
1901 rxnfc->data = 0;
1902 rxnfc->data |= RX_CLS_LOC_SPECIAL;
1903 rxnfc->rule_cnt = 0;
1904 idr_for_each_entry(&chip->policies, policy, id)
1905 if (policy->port == port)
1906 rxnfc->rule_cnt++;
1907 err = 0;
1908 break;
1909 case ETHTOOL_GRXCLSRULE:
1910 err = -ENOENT;
1911 policy = idr_find(&chip->policies, fs->location);
1912 if (policy) {
1913 memcpy(fs, &policy->fs, sizeof(*fs));
1914 err = 0;
1915 }
1916 break;
1917 case ETHTOOL_GRXCLSRLALL:
1918 rxnfc->data = 0;
1919 rxnfc->rule_cnt = 0;
1920 idr_for_each_entry(&chip->policies, policy, id)
1921 if (policy->port == port)
1922 rule_locs[rxnfc->rule_cnt++] = id;
1923 err = 0;
1924 break;
1925 default:
1926 err = -EOPNOTSUPP;
1927 break;
1928 }
1929
1930 mv88e6xxx_reg_unlock(chip);
1931
1932 return err;
1933}
1934
1935static int mv88e6xxx_set_rxnfc(struct dsa_switch *ds, int port,
1936 struct ethtool_rxnfc *rxnfc)
1937{
1938 struct ethtool_rx_flow_spec *fs = &rxnfc->fs;
1939 struct mv88e6xxx_chip *chip = ds->priv;
1940 struct mv88e6xxx_policy *policy;
1941 int err;
1942
1943 mv88e6xxx_reg_lock(chip);
1944
1945 switch (rxnfc->cmd) {
1946 case ETHTOOL_SRXCLSRLINS:
1947 err = mv88e6xxx_policy_insert(chip, port, fs);
1948 break;
1949 case ETHTOOL_SRXCLSRLDEL:
1950 err = -ENOENT;
1951 policy = idr_remove(&chip->policies, fs->location);
1952 if (policy) {
1953 policy->action = MV88E6XXX_POLICY_ACTION_NORMAL;
1954 err = mv88e6xxx_policy_apply(chip, port, policy);
1955 devm_kfree(chip->dev, policy);
1956 }
1957 break;
1958 default:
1959 err = -EOPNOTSUPP;
1960 break;
1961 }
1962
1963 mv88e6xxx_reg_unlock(chip);
1964
1965 return err;
1966}
1967
Andrew Lunn87fa8862017-11-09 22:29:56 +01001968static int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port,
1969 u16 vid)
1970{
Andrew Lunn87fa8862017-11-09 22:29:56 +01001971 u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;
Tobias Waldekranz0806dd462021-03-18 20:25:37 +01001972 u8 broadcast[ETH_ALEN];
1973
1974 eth_broadcast_addr(broadcast);
Andrew Lunn87fa8862017-11-09 22:29:56 +01001975
1976 return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state);
1977}
1978
1979static int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid)
1980{
1981 int port;
1982 int err;
1983
1984 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1985 err = mv88e6xxx_port_add_broadcast(chip, port, vid);
1986 if (err)
1987 return err;
1988 }
1989
1990 return 0;
1991}
1992
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001993static int mv88e6xxx_port_vlan_join(struct mv88e6xxx_chip *chip, int port,
Russell King933b4422020-02-26 17:14:26 +00001994 u16 vid, u8 member, bool warn)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001995{
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001996 const u8 non_member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001997 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001998 int i, err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001999
Tobias Waldekranz34065c52021-03-18 20:25:36 +01002000 err = mv88e6xxx_vtu_get(chip, vid, &vlan);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002001 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002002 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002003
Tobias Waldekranz34065c52021-03-18 20:25:36 +01002004 if (!vlan.valid) {
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04002005 memset(&vlan, 0, sizeof(vlan));
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04002006
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04002007 err = mv88e6xxx_atu_new(chip, &vlan.fid);
2008 if (err)
2009 return err;
Andrew Lunn87fa8862017-11-09 22:29:56 +01002010
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04002011 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
2012 if (i == port)
2013 vlan.member[i] = member;
2014 else
2015 vlan.member[i] = non_member;
2016
2017 vlan.vid = vid;
2018 vlan.valid = true;
2019
2020 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
2021 if (err)
2022 return err;
2023
2024 err = mv88e6xxx_broadcast_setup(chip, vlan.vid);
2025 if (err)
2026 return err;
2027 } else if (vlan.member[port] != member) {
2028 vlan.member[port] = member;
2029
2030 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
2031 if (err)
2032 return err;
Russell King933b4422020-02-26 17:14:26 +00002033 } else if (warn) {
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04002034 dev_info(chip->dev, "p%d: already a member of VLAN %d\n",
2035 port, vid);
2036 }
2037
2038 return 0;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002039}
2040
Vladimir Oltean1958d582021-01-09 02:01:53 +02002041static int mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
Vladimir Oltean31046a52021-02-13 22:43:18 +02002042 const struct switchdev_obj_port_vlan *vlan,
2043 struct netlink_ext_ack *extack)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002044{
Vivien Didelot04bed142016-08-31 18:06:13 -04002045 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002046 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
2047 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
Russell King933b4422020-02-26 17:14:26 +00002048 bool warn;
Vivien Didelotc91498e2017-06-07 18:12:13 -04002049 u8 member;
Vladimir Oltean1958d582021-01-09 02:01:53 +02002050 int err;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002051
Vladimir Oltean1958d582021-01-09 02:01:53 +02002052 err = mv88e6xxx_port_vlan_prepare(ds, port, vlan);
2053 if (err)
2054 return err;
Vivien Didelot54d77b52016-05-09 13:22:47 -04002055
Vivien Didelotc91498e2017-06-07 18:12:13 -04002056 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002057 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04002058 else if (untagged)
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002059 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04002060 else
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002061 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04002062
Russell King933b4422020-02-26 17:14:26 +00002063 /* net/dsa/slave.c will call dsa_port_vlan_add() for the affected port
2064 * and then the CPU port. Do not warn for duplicates for the CPU port.
2065 */
2066 warn = !dsa_is_cpu_port(ds, port) && !dsa_is_dsa_port(ds, port);
2067
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002068 mv88e6xxx_reg_lock(chip);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002069
Vladimir Oltean1958d582021-01-09 02:01:53 +02002070 err = mv88e6xxx_port_vlan_join(chip, port, vlan->vid, member, warn);
2071 if (err) {
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02002072 dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
2073 vlan->vid, untagged ? 'u' : 't');
Vladimir Oltean1958d582021-01-09 02:01:53 +02002074 goto out;
2075 }
Vivien Didelot76e398a2015-11-01 12:33:55 -05002076
Vladimir Oltean1958d582021-01-09 02:01:53 +02002077 if (pvid) {
2078 err = mv88e6xxx_port_set_pvid(chip, port, vlan->vid);
2079 if (err) {
2080 dev_err(ds->dev, "p%d: failed to set PVID %d\n",
2081 port, vlan->vid);
2082 goto out;
2083 }
2084 }
2085out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002086 mv88e6xxx_reg_unlock(chip);
Vladimir Oltean1958d582021-01-09 02:01:53 +02002087
2088 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04002089}
2090
Vivien Didelot521098922019-08-01 14:36:36 -04002091static int mv88e6xxx_port_vlan_leave(struct mv88e6xxx_chip *chip,
2092 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002093{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002094 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002095 int i, err;
2096
Vivien Didelot521098922019-08-01 14:36:36 -04002097 if (!vid)
2098 return -EOPNOTSUPP;
2099
Tobias Waldekranz34065c52021-03-18 20:25:36 +01002100 err = mv88e6xxx_vtu_get(chip, vid, &vlan);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002101 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002102 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002103
Vivien Didelot521098922019-08-01 14:36:36 -04002104 /* If the VLAN doesn't exist in hardware or the port isn't a member,
2105 * tell switchdev that this VLAN is likely handled in software.
2106 */
Tobias Waldekranz34065c52021-03-18 20:25:36 +01002107 if (!vlan.valid ||
Vivien Didelot521098922019-08-01 14:36:36 -04002108 vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05002109 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002110
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002111 vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002112
2113 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002114 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002115 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002116 if (vlan.member[i] !=
2117 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002118 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002119 break;
2120 }
2121 }
2122
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002123 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002124 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002125 return err;
2126
Vivien Didelote606ca32017-03-11 16:12:55 -05002127 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002128}
2129
Vivien Didelotf81ec902016-05-09 13:22:58 -04002130static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
2131 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002132{
Vivien Didelot04bed142016-08-31 18:06:13 -04002133 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002134 int err = 0;
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02002135 u16 pvid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002136
Tobias Waldekranze545f862020-11-10 19:57:20 +01002137 if (!mv88e6xxx_max_vid(chip))
Vivien Didelot54d77b52016-05-09 13:22:47 -04002138 return -EOPNOTSUPP;
2139
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002140 mv88e6xxx_reg_lock(chip);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002141
Vivien Didelot77064f32016-11-04 03:23:30 +01002142 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002143 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002144 goto unlock;
2145
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02002146 err = mv88e6xxx_port_vlan_leave(chip, port, vlan->vid);
2147 if (err)
2148 goto unlock;
2149
2150 if (vlan->vid == pvid) {
2151 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002152 if (err)
2153 goto unlock;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002154 }
2155
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002156unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002157 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002158
2159 return err;
2160}
2161
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002162static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
2163 const unsigned char *addr, u16 vid)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002164{
Vivien Didelot04bed142016-08-31 18:06:13 -04002165 struct mv88e6xxx_chip *chip = ds->priv;
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002166 int err;
Vivien Didelot6630e232015-08-06 01:44:07 -04002167
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002168 mv88e6xxx_reg_lock(chip);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002169 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
2170 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002171 mv88e6xxx_reg_unlock(chip);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002172
2173 return err;
David S. Millercdf09692015-08-11 12:00:37 -07002174}
2175
Vivien Didelotf81ec902016-05-09 13:22:58 -04002176static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03002177 const unsigned char *addr, u16 vid)
David S. Millercdf09692015-08-11 12:00:37 -07002178{
Vivien Didelot04bed142016-08-31 18:06:13 -04002179 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002180 int err;
David S. Millercdf09692015-08-11 12:00:37 -07002181
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002182 mv88e6xxx_reg_lock(chip);
Vivien Didelotd8291a92019-09-07 16:00:47 -04002183 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid, 0);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002184 mv88e6xxx_reg_unlock(chip);
David S. Millercdf09692015-08-11 12:00:37 -07002185
Vivien Didelot83dabd12016-08-31 11:50:04 -04002186 return err;
David S. Millercdf09692015-08-11 12:00:37 -07002187}
2188
Vivien Didelot83dabd12016-08-31 11:50:04 -04002189static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
2190 u16 fid, u16 vid, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002191 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002192{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002193 struct mv88e6xxx_atu_entry addr;
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002194 bool is_static;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002195 int err;
2196
Vivien Didelotd8291a92019-09-07 16:00:47 -04002197 addr.state = 0;
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002198 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002199
2200 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002201 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002202 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002203 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002204
Vivien Didelotd8291a92019-09-07 16:00:47 -04002205 if (!addr.state)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002206 break;
2207
Vivien Didelot01bd96c2017-03-11 16:12:57 -05002208 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002209 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002210
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002211 if (!is_unicast_ether_addr(addr.mac))
2212 continue;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002213
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002214 is_static = (addr.state ==
2215 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
2216 err = cb(addr.mac, vid, is_static, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002217 if (err)
2218 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002219 } while (!is_broadcast_ether_addr(addr.mac));
2220
2221 return err;
2222}
2223
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01002224struct mv88e6xxx_port_db_dump_vlan_ctx {
2225 int port;
2226 dsa_fdb_dump_cb_t *cb;
2227 void *data;
2228};
2229
2230static int mv88e6xxx_port_db_dump_vlan(struct mv88e6xxx_chip *chip,
2231 const struct mv88e6xxx_vtu_entry *entry,
2232 void *_data)
2233{
2234 struct mv88e6xxx_port_db_dump_vlan_ctx *ctx = _data;
2235
2236 return mv88e6xxx_port_db_dump_fid(chip, entry->fid, entry->vid,
2237 ctx->port, ctx->cb, ctx->data);
2238}
2239
Vivien Didelot83dabd12016-08-31 11:50:04 -04002240static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002241 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002242{
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01002243 struct mv88e6xxx_port_db_dump_vlan_ctx ctx = {
2244 .port = port,
2245 .cb = cb,
2246 .data = data,
2247 };
Vivien Didelot83dabd12016-08-31 11:50:04 -04002248 u16 fid;
2249 int err;
2250
2251 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002252 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002253 if (err)
2254 return err;
2255
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002256 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002257 if (err)
2258 return err;
2259
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01002260 return mv88e6xxx_vtu_walk(chip, mv88e6xxx_port_db_dump_vlan, &ctx);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002261}
2262
Vivien Didelotf81ec902016-05-09 13:22:58 -04002263static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002264 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelotf33475b2015-10-22 09:34:41 -04002265{
Vivien Didelot04bed142016-08-31 18:06:13 -04002266 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfcf15362019-06-12 12:42:47 -04002267 int err;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002268
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002269 mv88e6xxx_reg_lock(chip);
Vivien Didelotfcf15362019-06-12 12:42:47 -04002270 err = mv88e6xxx_port_db_dump(chip, port, cb, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002271 mv88e6xxx_reg_unlock(chip);
Vivien Didelotfcf15362019-06-12 12:42:47 -04002272
2273 return err;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002274}
2275
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002276static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
2277 struct net_device *br)
2278{
Vivien Didelotef2025e2019-10-21 16:51:27 -04002279 struct dsa_switch *ds = chip->ds;
2280 struct dsa_switch_tree *dst = ds->dst;
2281 struct dsa_port *dp;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002282 int err;
2283
Vivien Didelotef2025e2019-10-21 16:51:27 -04002284 list_for_each_entry(dp, &dst->ports, list) {
2285 if (dp->bridge_dev == br) {
2286 if (dp->ds == ds) {
2287 /* This is a local bridge group member,
2288 * remap its Port VLAN Map.
2289 */
2290 err = mv88e6xxx_port_vlan_map(chip, dp->index);
2291 if (err)
2292 return err;
2293 } else {
2294 /* This is an external bridge group member,
2295 * remap its cross-chip Port VLAN Table entry.
2296 */
2297 err = mv88e6xxx_pvt_map(chip, dp->ds->index,
2298 dp->index);
Vivien Didelote96a6e02017-03-30 17:37:13 -04002299 if (err)
2300 return err;
2301 }
2302 }
2303 }
2304
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002305 return 0;
2306}
2307
Vivien Didelotf81ec902016-05-09 13:22:58 -04002308static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05002309 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002310{
Vivien Didelot04bed142016-08-31 18:06:13 -04002311 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002312 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002313
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002314 mv88e6xxx_reg_lock(chip);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002315 err = mv88e6xxx_bridge_map(chip, br);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002316 mv88e6xxx_reg_unlock(chip);
Vivien Didelota6692752016-02-12 12:09:39 -05002317
Vivien Didelot466dfa02016-02-26 13:16:05 -05002318 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002319}
2320
Vivien Didelotf123f2f2017-01-27 15:29:41 -05002321static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
2322 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002323{
Vivien Didelot04bed142016-08-31 18:06:13 -04002324 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002325
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002326 mv88e6xxx_reg_lock(chip);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002327 if (mv88e6xxx_bridge_map(chip, br) ||
2328 mv88e6xxx_port_vlan_map(chip, port))
2329 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002330 mv88e6xxx_reg_unlock(chip);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05002331}
2332
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002333static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds,
2334 int tree_index, int sw_index,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002335 int port, struct net_device *br)
2336{
2337 struct mv88e6xxx_chip *chip = ds->priv;
2338 int err;
2339
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002340 if (tree_index != ds->dst->index)
2341 return 0;
2342
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002343 mv88e6xxx_reg_lock(chip);
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002344 err = mv88e6xxx_pvt_map(chip, sw_index, port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002345 mv88e6xxx_reg_unlock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002346
2347 return err;
2348}
2349
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002350static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds,
2351 int tree_index, int sw_index,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002352 int port, struct net_device *br)
2353{
2354 struct mv88e6xxx_chip *chip = ds->priv;
2355
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002356 if (tree_index != ds->dst->index)
2357 return;
2358
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002359 mv88e6xxx_reg_lock(chip);
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002360 if (mv88e6xxx_pvt_map(chip, sw_index, port))
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002361 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002362 mv88e6xxx_reg_unlock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002363}
2364
Vivien Didelot17e708b2016-12-05 17:30:27 -05002365static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
2366{
2367 if (chip->info->ops->reset)
2368 return chip->info->ops->reset(chip);
2369
2370 return 0;
2371}
2372
Vivien Didelot309eca62016-12-05 17:30:26 -05002373static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
2374{
2375 struct gpio_desc *gpiod = chip->reset;
2376
2377 /* If there is a GPIO connected to the reset pin, toggle it */
2378 if (gpiod) {
2379 gpiod_set_value_cansleep(gpiod, 1);
2380 usleep_range(10000, 20000);
2381 gpiod_set_value_cansleep(gpiod, 0);
2382 usleep_range(10000, 20000);
Andrew Lunna3dcb3e2020-11-16 08:43:01 -08002383
2384 mv88e6xxx_g1_wait_eeprom_done(chip);
Vivien Didelot309eca62016-12-05 17:30:26 -05002385 }
2386}
2387
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002388static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2389{
2390 int i, err;
2391
2392 /* Set all ports to the Disabled state */
2393 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotf894c292017-06-08 18:34:10 -04002394 err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002395 if (err)
2396 return err;
2397 }
2398
2399 /* Wait for transmit queues to drain,
2400 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
2401 */
2402 usleep_range(2000, 4000);
2403
2404 return 0;
2405}
2406
Vivien Didelotfad09c72016-06-21 12:28:20 -04002407static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04002408{
Vivien Didelota935c052016-09-29 12:21:53 -04002409 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002410
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002411 err = mv88e6xxx_disable_ports(chip);
2412 if (err)
2413 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002414
Vivien Didelot309eca62016-12-05 17:30:26 -05002415 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002416
Vivien Didelot17e708b2016-12-05 17:30:27 -05002417 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002418}
2419
Vivien Didelot43145572017-03-11 16:12:59 -05002420static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002421 enum mv88e6xxx_frame_mode frame,
2422 enum mv88e6xxx_egress_mode egress, u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01002423{
2424 int err;
2425
Vivien Didelot43145572017-03-11 16:12:59 -05002426 if (!chip->info->ops->port_set_frame_mode)
2427 return -EOPNOTSUPP;
2428
2429 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002430 if (err)
2431 return err;
2432
Vivien Didelot43145572017-03-11 16:12:59 -05002433 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
2434 if (err)
2435 return err;
2436
2437 if (chip->info->ops->port_set_ether_type)
2438 return chip->info->ops->port_set_ether_type(chip, port, etype);
2439
2440 return 0;
2441}
2442
2443static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
2444{
2445 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002446 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04002447 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05002448}
2449
2450static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
2451{
2452 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002453 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04002454 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05002455}
2456
2457static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
2458{
2459 return mv88e6xxx_set_port_mode(chip, port,
2460 MV88E6XXX_FRAME_MODE_ETHERTYPE,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002461 MV88E6XXX_EGRESS_MODE_ETHERTYPE,
2462 ETH_P_EDSA);
Vivien Didelot43145572017-03-11 16:12:59 -05002463}
2464
2465static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
2466{
2467 if (dsa_is_dsa_port(chip->ds, port))
2468 return mv88e6xxx_set_port_mode_dsa(chip, port);
2469
Vivien Didelot2b3e9892017-10-26 11:22:54 -04002470 if (dsa_is_user_port(chip->ds, port))
Vivien Didelot43145572017-03-11 16:12:59 -05002471 return mv88e6xxx_set_port_mode_normal(chip, port);
2472
2473 /* Setup CPU port mode depending on its supported tag format */
2474 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
2475 return mv88e6xxx_set_port_mode_dsa(chip, port);
2476
2477 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
2478 return mv88e6xxx_set_port_mode_edsa(chip, port);
2479
2480 return -EINVAL;
2481}
2482
Vivien Didelotea698f42017-03-11 16:12:50 -05002483static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2484{
2485 bool message = dsa_is_dsa_port(chip->ds, port);
2486
2487 return mv88e6xxx_port_set_message_port(chip, port, message);
2488}
2489
Vivien Didelot601aeed2017-03-11 16:13:00 -05002490static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2491{
Vladimir Olteana8b659e2021-02-12 17:15:56 +02002492 int err;
Vivien Didelot601aeed2017-03-11 16:13:00 -05002493
Vladimir Olteana8b659e2021-02-12 17:15:56 +02002494 if (chip->info->ops->port_set_ucast_flood) {
Tobias Waldekranz7b9f16f2021-03-18 20:25:38 +01002495 err = chip->info->ops->port_set_ucast_flood(chip, port, true);
Vladimir Olteana8b659e2021-02-12 17:15:56 +02002496 if (err)
2497 return err;
2498 }
2499 if (chip->info->ops->port_set_mcast_flood) {
Tobias Waldekranz7b9f16f2021-03-18 20:25:38 +01002500 err = chip->info->ops->port_set_mcast_flood(chip, port, true);
Vladimir Olteana8b659e2021-02-12 17:15:56 +02002501 if (err)
2502 return err;
2503 }
Vivien Didelot601aeed2017-03-11 16:13:00 -05002504
David S. Miller407308f2019-06-15 13:35:29 -07002505 return 0;
Vivien Didelot601aeed2017-03-11 16:13:00 -05002506}
2507
Vivien Didelot45de77f2019-08-31 16:18:36 -04002508static irqreturn_t mv88e6xxx_serdes_irq_thread_fn(int irq, void *dev_id)
2509{
2510 struct mv88e6xxx_port *mvp = dev_id;
2511 struct mv88e6xxx_chip *chip = mvp->chip;
2512 irqreturn_t ret = IRQ_NONE;
2513 int port = mvp->port;
Pavana Sharma193c5b22021-03-17 14:46:40 +01002514 int lane;
Vivien Didelot45de77f2019-08-31 16:18:36 -04002515
2516 mv88e6xxx_reg_lock(chip);
2517 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +01002518 if (lane >= 0)
Vivien Didelot45de77f2019-08-31 16:18:36 -04002519 ret = mv88e6xxx_serdes_irq_status(chip, port, lane);
2520 mv88e6xxx_reg_unlock(chip);
2521
2522 return ret;
2523}
2524
2525static int mv88e6xxx_serdes_irq_request(struct mv88e6xxx_chip *chip, int port,
Pavana Sharma193c5b22021-03-17 14:46:40 +01002526 int lane)
Vivien Didelot45de77f2019-08-31 16:18:36 -04002527{
2528 struct mv88e6xxx_port *dev_id = &chip->ports[port];
2529 unsigned int irq;
2530 int err;
2531
2532 /* Nothing to request if this SERDES port has no IRQ */
2533 irq = mv88e6xxx_serdes_irq_mapping(chip, port);
2534 if (!irq)
2535 return 0;
2536
Andrew Lunne6f2f6b2020-01-06 17:13:49 +01002537 snprintf(dev_id->serdes_irq_name, sizeof(dev_id->serdes_irq_name),
2538 "mv88e6xxx-%s-serdes-%d", dev_name(chip->dev), port);
2539
Vivien Didelot45de77f2019-08-31 16:18:36 -04002540 /* Requesting the IRQ will trigger IRQ callbacks, so release the lock */
2541 mv88e6xxx_reg_unlock(chip);
2542 err = request_threaded_irq(irq, NULL, mv88e6xxx_serdes_irq_thread_fn,
Andrew Lunne6f2f6b2020-01-06 17:13:49 +01002543 IRQF_ONESHOT, dev_id->serdes_irq_name,
2544 dev_id);
Vivien Didelot45de77f2019-08-31 16:18:36 -04002545 mv88e6xxx_reg_lock(chip);
2546 if (err)
2547 return err;
2548
2549 dev_id->serdes_irq = irq;
2550
2551 return mv88e6xxx_serdes_irq_enable(chip, port, lane);
2552}
2553
2554static int mv88e6xxx_serdes_irq_free(struct mv88e6xxx_chip *chip, int port,
Pavana Sharma193c5b22021-03-17 14:46:40 +01002555 int lane)
Vivien Didelot45de77f2019-08-31 16:18:36 -04002556{
2557 struct mv88e6xxx_port *dev_id = &chip->ports[port];
2558 unsigned int irq = dev_id->serdes_irq;
2559 int err;
2560
2561 /* Nothing to free if no IRQ has been requested */
2562 if (!irq)
2563 return 0;
2564
2565 err = mv88e6xxx_serdes_irq_disable(chip, port, lane);
2566
2567 /* Freeing the IRQ will trigger IRQ callbacks, so release the lock */
2568 mv88e6xxx_reg_unlock(chip);
2569 free_irq(irq, dev_id);
2570 mv88e6xxx_reg_lock(chip);
2571
2572 dev_id->serdes_irq = 0;
2573
2574 return err;
2575}
2576
Andrew Lunn6d917822017-05-26 01:03:21 +02002577static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
2578 bool on)
2579{
Pavana Sharma193c5b22021-03-17 14:46:40 +01002580 int lane;
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002581 int err;
Andrew Lunn6d917822017-05-26 01:03:21 +02002582
Vivien Didelotdc272f62019-08-31 16:18:33 -04002583 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +01002584 if (lane < 0)
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002585 return 0;
2586
2587 if (on) {
Vivien Didelotdc272f62019-08-31 16:18:33 -04002588 err = mv88e6xxx_serdes_power_up(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002589 if (err)
2590 return err;
2591
Vivien Didelot45de77f2019-08-31 16:18:36 -04002592 err = mv88e6xxx_serdes_irq_request(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002593 } else {
Vivien Didelot45de77f2019-08-31 16:18:36 -04002594 err = mv88e6xxx_serdes_irq_free(chip, port, lane);
2595 if (err)
2596 return err;
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002597
Vivien Didelotdc272f62019-08-31 16:18:33 -04002598 err = mv88e6xxx_serdes_power_down(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002599 }
2600
2601 return err;
Andrew Lunn6d917822017-05-26 01:03:21 +02002602}
2603
Marek Behún2fda45f2021-03-17 14:46:41 +01002604static int mv88e6xxx_set_egress_port(struct mv88e6xxx_chip *chip,
2605 enum mv88e6xxx_egress_direction direction,
2606 int port)
2607{
2608 int err;
2609
2610 if (!chip->info->ops->set_egress_port)
2611 return -EOPNOTSUPP;
2612
2613 err = chip->info->ops->set_egress_port(chip, direction, port);
2614 if (err)
2615 return err;
2616
2617 if (direction == MV88E6XXX_EGRESS_DIR_INGRESS)
2618 chip->ingress_dest_port = port;
2619 else
2620 chip->egress_dest_port = port;
2621
2622 return 0;
2623}
2624
Vivien Didelotfa371c82017-12-05 15:34:10 -05002625static int mv88e6xxx_setup_upstream_port(struct mv88e6xxx_chip *chip, int port)
2626{
2627 struct dsa_switch *ds = chip->ds;
2628 int upstream_port;
2629 int err;
2630
Vivien Didelot07073c72017-12-05 15:34:13 -05002631 upstream_port = dsa_upstream_port(ds, port);
Vivien Didelotfa371c82017-12-05 15:34:10 -05002632 if (chip->info->ops->port_set_upstream_port) {
2633 err = chip->info->ops->port_set_upstream_port(chip, port,
2634 upstream_port);
2635 if (err)
2636 return err;
2637 }
2638
Vivien Didelot0ea54dd2017-12-05 15:34:11 -05002639 if (port == upstream_port) {
2640 if (chip->info->ops->set_cpu_port) {
2641 err = chip->info->ops->set_cpu_port(chip,
2642 upstream_port);
2643 if (err)
2644 return err;
2645 }
2646
Marek Behún2fda45f2021-03-17 14:46:41 +01002647 err = mv88e6xxx_set_egress_port(chip,
Iwan R Timmer5c74c542019-11-07 22:11:13 +01002648 MV88E6XXX_EGRESS_DIR_INGRESS,
2649 upstream_port);
Marek Behún2fda45f2021-03-17 14:46:41 +01002650 if (err && err != -EOPNOTSUPP)
2651 return err;
Iwan R Timmer5c74c542019-11-07 22:11:13 +01002652
Marek Behún2fda45f2021-03-17 14:46:41 +01002653 err = mv88e6xxx_set_egress_port(chip,
Iwan R Timmer5c74c542019-11-07 22:11:13 +01002654 MV88E6XXX_EGRESS_DIR_EGRESS,
2655 upstream_port);
Marek Behún2fda45f2021-03-17 14:46:41 +01002656 if (err && err != -EOPNOTSUPP)
2657 return err;
Vivien Didelot0ea54dd2017-12-05 15:34:11 -05002658 }
2659
Vivien Didelotfa371c82017-12-05 15:34:10 -05002660 return 0;
2661}
2662
Vivien Didelotfad09c72016-06-21 12:28:20 -04002663static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002664{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002665 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002666 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002667 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002668
Andrew Lunn7b898462018-08-09 15:38:47 +02002669 chip->ports[port].chip = chip;
2670 chip->ports[port].port = port;
2671
Vivien Didelotd78343d2016-11-04 03:23:36 +01002672 /* MAC Forcing register: don't force link, speed, duplex or flow control
2673 * state to any particular values on physical ports, but force the CPU
2674 * port and all DSA ports to their maximum bandwidth and full duplex.
2675 */
2676 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2677 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
2678 SPEED_MAX, DUPLEX_FULL,
Andrew Lunn54186b92018-08-09 15:38:37 +02002679 PAUSE_OFF,
Vivien Didelotd78343d2016-11-04 03:23:36 +01002680 PHY_INTERFACE_MODE_NA);
2681 else
2682 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
2683 SPEED_UNFORCED, DUPLEX_UNFORCED,
Andrew Lunn54186b92018-08-09 15:38:37 +02002684 PAUSE_ON,
Vivien Didelotd78343d2016-11-04 03:23:36 +01002685 PHY_INTERFACE_MODE_NA);
2686 if (err)
2687 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002688
2689 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2690 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2691 * tunneling, determine priority by looking at 802.1p and IP
2692 * priority fields (IP prio has precedence), and set STP state
2693 * to Forwarding.
2694 *
2695 * If this is the CPU link, use DSA or EDSA tagging depending
2696 * on which tagging mode was configured.
2697 *
2698 * If this is a link to another switch, use DSA tagging mode.
2699 *
2700 * If this is the upstream port for this switch, enable
2701 * forwarding of unknown unicasts and multicasts.
2702 */
Vivien Didelota89b433be2017-06-12 12:37:37 -04002703 reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
2704 MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
2705 MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
2706 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002707 if (err)
2708 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002709
Vivien Didelot601aeed2017-03-11 16:13:00 -05002710 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002711 if (err)
2712 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002713
Vivien Didelot601aeed2017-03-11 16:13:00 -05002714 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05002715 if (err)
2716 return err;
2717
Vivien Didelot8efdda42015-08-13 12:52:23 -04002718 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002719 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002720 * untagged frames on this port, do a destination address lookup on all
2721 * received packets as usual, disable ARP mirroring and don't send a
2722 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002723 */
Andrew Lunna23b2962017-02-04 20:15:28 +01002724 err = mv88e6xxx_port_set_map_da(chip, port);
2725 if (err)
2726 return err;
2727
Vivien Didelotfa371c82017-12-05 15:34:10 -05002728 err = mv88e6xxx_setup_upstream_port(chip, port);
2729 if (err)
2730 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002731
Andrew Lunna23b2962017-02-04 20:15:28 +01002732 err = mv88e6xxx_port_set_8021q_mode(chip, port,
Vivien Didelot81c6edb2017-06-12 12:37:41 -04002733 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
Andrew Lunna23b2962017-02-04 20:15:28 +01002734 if (err)
2735 return err;
2736
Vivien Didelotcd782652017-06-08 18:34:13 -04002737 if (chip->info->ops->port_set_jumbo_size) {
2738 err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
Andrew Lunn5f436662016-12-03 04:45:17 +01002739 if (err)
2740 return err;
2741 }
2742
Tobias Waldekranz041bd542021-03-18 20:25:39 +01002743 /* Port Association Vector: disable automatic address learning
2744 * on all user ports since they start out in standalone
2745 * mode. When joining a bridge, learning will be configured to
2746 * match the bridge port settings. Enable learning on all
2747 * DSA/CPU ports. NOTE: FROM_CPU frames always bypass the
2748 * learning process.
2749 *
2750 * Disable HoldAt1, IntOnAgeOut, LockedPort, IgnoreWrongData,
2751 * and RefreshLocked. I.e. setup standard automatic learning.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002752 */
Tobias Waldekranz041bd542021-03-18 20:25:39 +01002753 if (dsa_is_user_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002754 reg = 0;
Tobias Waldekranz041bd542021-03-18 20:25:39 +01002755 else
2756 reg = 1 << port;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002757
Vivien Didelot2a4614e2017-06-12 12:37:43 -04002758 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
2759 reg);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002760 if (err)
2761 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002762
2763 /* Egress rate control 2: disable egress rate control. */
Vivien Didelot2cb8cb12017-06-12 12:37:42 -04002764 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
2765 0x0000);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002766 if (err)
2767 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002768
Vivien Didelot08984322017-06-08 18:34:12 -04002769 if (chip->info->ops->port_pause_limit) {
2770 err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002771 if (err)
2772 return err;
2773 }
2774
Vivien Didelotc8c94892017-03-11 16:13:01 -05002775 if (chip->info->ops->port_disable_learn_limit) {
2776 err = chip->info->ops->port_disable_learn_limit(chip, port);
2777 if (err)
2778 return err;
2779 }
2780
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002781 if (chip->info->ops->port_disable_pri_override) {
2782 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002783 if (err)
2784 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01002785 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002786
Andrew Lunnef0a7312016-12-03 04:35:16 +01002787 if (chip->info->ops->port_tag_remap) {
2788 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002789 if (err)
2790 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002791 }
2792
Andrew Lunnef70b112016-12-03 04:45:18 +01002793 if (chip->info->ops->port_egress_rate_limiting) {
2794 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002795 if (err)
2796 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002797 }
2798
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02002799 if (chip->info->ops->port_setup_message_port) {
2800 err = chip->info->ops->port_setup_message_port(chip, port);
2801 if (err)
2802 return err;
2803 }
Guenter Roeckd827e882015-03-26 18:36:29 -07002804
Vivien Didelot207afda2016-04-14 14:42:09 -04002805 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002806 * database, and allow bidirectional communication between the
2807 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002808 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002809 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002810 if (err)
2811 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002812
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002813 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002814 if (err)
2815 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002816
2817 /* Default VLAN ID and priority: don't set a default VLAN
2818 * ID, and set the default packet priority to zero.
2819 */
Vivien Didelotb7929fb2017-06-12 12:37:40 -04002820 return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
Andrew Lunndbde9e62015-05-06 01:09:48 +02002821}
2822
Andrew Lunn2a550ae2020-07-11 22:32:05 +02002823static int mv88e6xxx_get_max_mtu(struct dsa_switch *ds, int port)
2824{
2825 struct mv88e6xxx_chip *chip = ds->priv;
2826
2827 if (chip->info->ops->port_set_jumbo_size)
2828 return 10240;
Chris Packham1baf0fa2020-07-24 11:21:22 +12002829 else if (chip->info->ops->set_max_frame_size)
2830 return 1632;
Andrew Lunn2a550ae2020-07-11 22:32:05 +02002831 return 1522;
2832}
2833
2834static int mv88e6xxx_change_mtu(struct dsa_switch *ds, int port, int new_mtu)
2835{
2836 struct mv88e6xxx_chip *chip = ds->priv;
2837 int ret = 0;
2838
2839 mv88e6xxx_reg_lock(chip);
2840 if (chip->info->ops->port_set_jumbo_size)
2841 ret = chip->info->ops->port_set_jumbo_size(chip, port, new_mtu);
Chris Packham1baf0fa2020-07-24 11:21:22 +12002842 else if (chip->info->ops->set_max_frame_size)
2843 ret = chip->info->ops->set_max_frame_size(chip, new_mtu);
Andrew Lunn2a550ae2020-07-11 22:32:05 +02002844 else
2845 if (new_mtu > 1522)
2846 ret = -EINVAL;
2847 mv88e6xxx_reg_unlock(chip);
2848
2849 return ret;
2850}
2851
Andrew Lunn04aca992017-05-26 01:03:24 +02002852static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
2853 struct phy_device *phydev)
2854{
2855 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot523a8902017-05-26 18:02:42 -04002856 int err;
Andrew Lunn04aca992017-05-26 01:03:24 +02002857
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002858 mv88e6xxx_reg_lock(chip);
Vivien Didelot523a8902017-05-26 18:02:42 -04002859 err = mv88e6xxx_serdes_power(chip, port, true);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002860 mv88e6xxx_reg_unlock(chip);
Andrew Lunn04aca992017-05-26 01:03:24 +02002861
2862 return err;
2863}
2864
Andrew Lunn75104db2019-02-24 20:44:43 +01002865static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port)
Andrew Lunn04aca992017-05-26 01:03:24 +02002866{
2867 struct mv88e6xxx_chip *chip = ds->priv;
2868
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002869 mv88e6xxx_reg_lock(chip);
Vivien Didelot523a8902017-05-26 18:02:42 -04002870 if (mv88e6xxx_serdes_power(chip, port, false))
2871 dev_err(chip->dev, "failed to power off SERDES\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002872 mv88e6xxx_reg_unlock(chip);
Andrew Lunn04aca992017-05-26 01:03:24 +02002873}
2874
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002875static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2876 unsigned int ageing_time)
2877{
Vivien Didelot04bed142016-08-31 18:06:13 -04002878 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002879 int err;
2880
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002881 mv88e6xxx_reg_lock(chip);
Vivien Didelot720c6342017-03-11 16:12:48 -05002882 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002883 mv88e6xxx_reg_unlock(chip);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002884
2885 return err;
2886}
2887
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002888static int mv88e6xxx_stats_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002889{
2890 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002891
Andrew Lunnde2273872016-11-21 23:27:01 +01002892 /* Initialize the statistics unit */
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002893 if (chip->info->ops->stats_set_histogram) {
2894 err = chip->info->ops->stats_set_histogram(chip);
2895 if (err)
2896 return err;
2897 }
Andrew Lunnde2273872016-11-21 23:27:01 +01002898
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002899 return mv88e6xxx_g1_stats_clear(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002900}
2901
Andrew Lunnea890982019-01-09 00:24:03 +01002902/* Check if the errata has already been applied. */
2903static bool mv88e6390_setup_errata_applied(struct mv88e6xxx_chip *chip)
2904{
2905 int port;
2906 int err;
2907 u16 val;
2908
2909 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
Marek Behún60907012019-08-26 23:31:51 +02002910 err = mv88e6xxx_port_hidden_read(chip, 0xf, port, 0, &val);
Andrew Lunnea890982019-01-09 00:24:03 +01002911 if (err) {
2912 dev_err(chip->dev,
2913 "Error reading hidden register: %d\n", err);
2914 return false;
2915 }
2916 if (val != 0x01c0)
2917 return false;
2918 }
2919
2920 return true;
2921}
2922
2923/* The 6390 copper ports have an errata which require poking magic
2924 * values into undocumented hidden registers and then performing a
2925 * software reset.
2926 */
2927static int mv88e6390_setup_errata(struct mv88e6xxx_chip *chip)
2928{
2929 int port;
2930 int err;
2931
2932 if (mv88e6390_setup_errata_applied(chip))
2933 return 0;
2934
2935 /* Set the ports into blocking mode */
2936 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
2937 err = mv88e6xxx_port_set_state(chip, port, BR_STATE_DISABLED);
2938 if (err)
2939 return err;
2940 }
2941
2942 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
Marek Behún60907012019-08-26 23:31:51 +02002943 err = mv88e6xxx_port_hidden_write(chip, 0xf, port, 0, 0x01c0);
Andrew Lunnea890982019-01-09 00:24:03 +01002944 if (err)
2945 return err;
2946 }
2947
2948 return mv88e6xxx_software_reset(chip);
2949}
2950
Andrew Lunn23e8b472019-10-25 01:03:52 +02002951static void mv88e6xxx_teardown(struct dsa_switch *ds)
2952{
2953 mv88e6xxx_teardown_devlink_params(ds);
Andrew Lunne0c69ca2019-11-05 01:13:01 +01002954 dsa_devlink_resources_unregister(ds);
Andrew Lunnbfb25542020-09-18 21:11:07 +02002955 mv88e6xxx_teardown_devlink_regions(ds);
Andrew Lunn23e8b472019-10-25 01:03:52 +02002956}
2957
Vivien Didelotf81ec902016-05-09 13:22:58 -04002958static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002959{
Vivien Didelot04bed142016-08-31 18:06:13 -04002960 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002961 u8 cmode;
Vivien Didelot552238b2016-05-09 13:22:49 -04002962 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002963 int i;
2964
Vivien Didelotfad09c72016-06-21 12:28:20 -04002965 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002966 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002967
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002968 mv88e6xxx_reg_lock(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002969
Andrew Lunnea890982019-01-09 00:24:03 +01002970 if (chip->info->ops->setup_errata) {
2971 err = chip->info->ops->setup_errata(chip);
2972 if (err)
2973 goto unlock;
2974 }
2975
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002976 /* Cache the cmode of each port. */
2977 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2978 if (chip->info->ops->port_get_cmode) {
2979 err = chip->info->ops->port_get_cmode(chip, i, &cmode);
2980 if (err)
Dan Carpentere29129f2018-08-14 12:09:05 +03002981 goto unlock;
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002982
2983 chip->ports[i].cmode = cmode;
2984 }
2985 }
2986
Vivien Didelot97299342016-07-18 20:45:30 -04002987 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002988 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotb759f522019-08-19 16:00:52 -04002989 if (dsa_is_unused_port(ds, i))
2990 continue;
2991
Hubert Feursteinc8574862019-07-31 10:23:48 +02002992 /* Prevent the use of an invalid port. */
Vivien Didelotb759f522019-08-19 16:00:52 -04002993 if (mv88e6xxx_is_invalid_port(chip, i)) {
Hubert Feursteinc8574862019-07-31 10:23:48 +02002994 dev_err(chip->dev, "port %d is invalid\n", i);
2995 err = -EINVAL;
2996 goto unlock;
2997 }
2998
Vivien Didelot97299342016-07-18 20:45:30 -04002999 err = mv88e6xxx_setup_port(chip, i);
3000 if (err)
3001 goto unlock;
3002 }
3003
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003004 err = mv88e6xxx_irl_setup(chip);
3005 if (err)
3006 goto unlock;
3007
Vivien Didelot04a69a12017-10-13 14:18:05 -04003008 err = mv88e6xxx_mac_setup(chip);
3009 if (err)
3010 goto unlock;
3011
Vivien Didelot1b17aed2017-05-26 18:03:05 -04003012 err = mv88e6xxx_phy_setup(chip);
3013 if (err)
3014 goto unlock;
3015
Vivien Didelotb486d7c2017-05-01 14:05:13 -04003016 err = mv88e6xxx_vtu_setup(chip);
3017 if (err)
3018 goto unlock;
3019
Vivien Didelot81228992017-03-30 17:37:08 -04003020 err = mv88e6xxx_pvt_setup(chip);
3021 if (err)
3022 goto unlock;
3023
Vivien Didelota2ac29d2017-03-11 16:12:49 -05003024 err = mv88e6xxx_atu_setup(chip);
3025 if (err)
3026 goto unlock;
3027
Andrew Lunn87fa8862017-11-09 22:29:56 +01003028 err = mv88e6xxx_broadcast_setup(chip, 0);
3029 if (err)
3030 goto unlock;
3031
Vivien Didelot9e907d72017-07-17 13:03:43 -04003032 err = mv88e6xxx_pot_setup(chip);
3033 if (err)
3034 goto unlock;
3035
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003036 err = mv88e6xxx_rmu_setup(chip);
3037 if (err)
3038 goto unlock;
3039
Vivien Didelot51c901a2017-07-17 13:03:41 -04003040 err = mv88e6xxx_rsvd2cpu_setup(chip);
3041 if (err)
3042 goto unlock;
Andrew Lunn6e55f692016-12-03 04:45:16 +01003043
Vivien Didelotb28f8722018-04-26 21:56:44 -04003044 err = mv88e6xxx_trunk_setup(chip);
3045 if (err)
3046 goto unlock;
3047
Vivien Didelotc7f047b2018-04-26 21:56:45 -04003048 err = mv88e6xxx_devmap_setup(chip);
3049 if (err)
3050 goto unlock;
3051
Vivien Didelot93e18d62018-05-11 17:16:35 -04003052 err = mv88e6xxx_pri_setup(chip);
3053 if (err)
3054 goto unlock;
3055
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01003056 /* Setup PTP Hardware Clock and timestamping */
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003057 if (chip->info->ptp_support) {
3058 err = mv88e6xxx_ptp_setup(chip);
3059 if (err)
3060 goto unlock;
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01003061
3062 err = mv88e6xxx_hwtstamp_setup(chip);
3063 if (err)
3064 goto unlock;
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003065 }
3066
Vivien Didelot447b1bb2018-05-11 17:16:36 -04003067 err = mv88e6xxx_stats_setup(chip);
3068 if (err)
3069 goto unlock;
3070
Vivien Didelot6b17e862015-08-13 12:52:18 -04003071unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003072 mv88e6xxx_reg_unlock(chip);
Andrew Lunndb687a52015-06-20 21:31:29 +02003073
Andrew Lunne0c69ca2019-11-05 01:13:01 +01003074 if (err)
3075 return err;
3076
3077 /* Have to be called without holding the register lock, since
3078 * they take the devlink lock, and we later take the locks in
3079 * the reverse order when getting/setting parameters or
3080 * resource occupancy.
Andrew Lunn23e8b472019-10-25 01:03:52 +02003081 */
Andrew Lunne0c69ca2019-11-05 01:13:01 +01003082 err = mv88e6xxx_setup_devlink_resources(ds);
3083 if (err)
3084 return err;
3085
3086 err = mv88e6xxx_setup_devlink_params(ds);
3087 if (err)
Andrew Lunnbfb25542020-09-18 21:11:07 +02003088 goto out_resources;
3089
3090 err = mv88e6xxx_setup_devlink_regions(ds);
3091 if (err)
3092 goto out_params;
3093
3094 return 0;
3095
3096out_params:
3097 mv88e6xxx_teardown_devlink_params(ds);
3098out_resources:
3099 dsa_devlink_resources_unregister(ds);
Andrew Lunne0c69ca2019-11-05 01:13:01 +01003100
3101 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02003102}
3103
Vivien Didelote57e5e72016-08-15 17:19:00 -04003104static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003105{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003106 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
3107 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04003108 u16 val;
3109 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003110
Andrew Lunnee26a222017-01-24 14:53:48 +01003111 if (!chip->info->ops->phy_read)
3112 return -EOPNOTSUPP;
3113
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003114 mv88e6xxx_reg_lock(chip);
Andrew Lunnee26a222017-01-24 14:53:48 +01003115 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003116 mv88e6xxx_reg_unlock(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003117
Andrew Lunnda9f3302017-02-01 03:40:05 +01003118 if (reg == MII_PHYSID2) {
Andrew Lunnddc49ac2018-11-12 18:51:01 +01003119 /* Some internal PHYs don't have a model number. */
3120 if (chip->info->family != MV88E6XXX_FAMILY_6165)
3121 /* Then there is the 6165 family. It gets is
3122 * PHYs correct. But it can also have two
3123 * SERDES interfaces in the PHY address
3124 * space. And these don't have a model
3125 * number. But they are not PHYs, so we don't
3126 * want to give them something a PHY driver
3127 * will recognise.
3128 *
3129 * Use the mv88e6390 family model number
3130 * instead, for anything which really could be
3131 * a PHY,
3132 */
3133 if (!(val & 0x3f0))
3134 val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
Andrew Lunnda9f3302017-02-01 03:40:05 +01003135 }
3136
Vivien Didelote57e5e72016-08-15 17:19:00 -04003137 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003138}
3139
Vivien Didelote57e5e72016-08-15 17:19:00 -04003140static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003141{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003142 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
3143 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04003144 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003145
Andrew Lunnee26a222017-01-24 14:53:48 +01003146 if (!chip->info->ops->phy_write)
3147 return -EOPNOTSUPP;
3148
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003149 mv88e6xxx_reg_lock(chip);
Andrew Lunnee26a222017-01-24 14:53:48 +01003150 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003151 mv88e6xxx_reg_unlock(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003152
3153 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003154}
3155
Vivien Didelotfad09c72016-06-21 12:28:20 -04003156static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01003157 struct device_node *np,
3158 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02003159{
3160 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003161 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003162 struct mii_bus *bus;
3163 int err;
3164
Andrew Lunn2510bab2018-02-22 01:51:49 +01003165 if (external) {
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003166 mv88e6xxx_reg_lock(chip);
Andrew Lunn2510bab2018-02-22 01:51:49 +01003167 err = mv88e6xxx_g2_scratch_gpio_set_smi(chip, true);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003168 mv88e6xxx_reg_unlock(chip);
Andrew Lunn2510bab2018-02-22 01:51:49 +01003169
3170 if (err)
3171 return err;
3172 }
3173
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003174 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02003175 if (!bus)
3176 return -ENOMEM;
3177
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003178 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01003179 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003180 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01003181 INIT_LIST_HEAD(&mdio_bus->list);
3182 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003183
Andrew Lunnb516d452016-06-04 21:17:06 +02003184 if (np) {
3185 bus->name = np->full_name;
Rob Herringf7ce9102017-07-18 16:43:19 -05003186 snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003187 } else {
3188 bus->name = "mv88e6xxx SMI";
3189 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
3190 }
3191
3192 bus->read = mv88e6xxx_mdio_read;
3193 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003194 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02003195
Andrew Lunn6f882842018-03-17 20:32:05 +01003196 if (!external) {
3197 err = mv88e6xxx_g2_irq_mdio_setup(chip, bus);
3198 if (err)
3199 return err;
3200 }
3201
Florian Fainelli00e798c2018-05-15 16:56:19 -07003202 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003203 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04003204 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunn6f882842018-03-17 20:32:05 +01003205 mv88e6xxx_g2_irq_mdio_free(chip, bus);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003206 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02003207 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01003208
3209 if (external)
3210 list_add_tail(&mdio_bus->list, &chip->mdios);
3211 else
3212 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02003213
3214 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02003215}
3216
Andrew Lunn3126aee2017-12-07 01:05:57 +01003217static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
3218
3219{
3220 struct mv88e6xxx_mdio_bus *mdio_bus;
3221 struct mii_bus *bus;
3222
3223 list_for_each_entry(mdio_bus, &chip->mdios, list) {
3224 bus = mdio_bus->bus;
3225
Andrew Lunn6f882842018-03-17 20:32:05 +01003226 if (!mdio_bus->external)
3227 mv88e6xxx_g2_irq_mdio_free(chip, bus);
3228
Andrew Lunn3126aee2017-12-07 01:05:57 +01003229 mdiobus_unregister(bus);
3230 }
3231}
3232
Andrew Lunna3c53be52017-01-24 14:53:50 +01003233static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
3234 struct device_node *np)
3235{
Andrew Lunna3c53be52017-01-24 14:53:50 +01003236 struct device_node *child;
3237 int err;
3238
3239 /* Always register one mdio bus for the internal/default mdio
3240 * bus. This maybe represented in the device tree, but is
3241 * optional.
3242 */
3243 child = of_get_child_by_name(np, "mdio");
3244 err = mv88e6xxx_mdio_register(chip, child, false);
3245 if (err)
3246 return err;
3247
3248 /* Walk the device tree, and see if there are any other nodes
3249 * which say they are compatible with the external mdio
3250 * bus.
3251 */
3252 for_each_available_child_of_node(np, child) {
Andrew Lunnceb96fa2020-09-01 04:32:57 +02003253 if (of_device_is_compatible(
3254 child, "marvell,mv88e6xxx-mdio-external")) {
Andrew Lunna3c53be52017-01-24 14:53:50 +01003255 err = mv88e6xxx_mdio_register(chip, child, true);
Andrew Lunn3126aee2017-12-07 01:05:57 +01003256 if (err) {
3257 mv88e6xxx_mdios_unregister(chip);
Nishka Dasgupta78e42042019-07-23 16:13:07 +05303258 of_node_put(child);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003259 return err;
Andrew Lunn3126aee2017-12-07 01:05:57 +01003260 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01003261 }
3262 }
3263
3264 return 0;
3265}
3266
Vivien Didelot855b1932016-07-20 18:18:35 -04003267static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
3268{
Vivien Didelot04bed142016-08-31 18:06:13 -04003269 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003270
3271 return chip->eeprom_len;
3272}
3273
Vivien Didelot855b1932016-07-20 18:18:35 -04003274static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
3275 struct ethtool_eeprom *eeprom, u8 *data)
3276{
Vivien Didelot04bed142016-08-31 18:06:13 -04003277 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003278 int err;
3279
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003280 if (!chip->info->ops->get_eeprom)
3281 return -EOPNOTSUPP;
3282
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003283 mv88e6xxx_reg_lock(chip);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003284 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003285 mv88e6xxx_reg_unlock(chip);
Vivien Didelot855b1932016-07-20 18:18:35 -04003286
3287 if (err)
3288 return err;
3289
3290 eeprom->magic = 0xc3ec4951;
3291
3292 return 0;
3293}
3294
Vivien Didelot855b1932016-07-20 18:18:35 -04003295static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
3296 struct ethtool_eeprom *eeprom, u8 *data)
3297{
Vivien Didelot04bed142016-08-31 18:06:13 -04003298 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003299 int err;
3300
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003301 if (!chip->info->ops->set_eeprom)
3302 return -EOPNOTSUPP;
3303
Vivien Didelot855b1932016-07-20 18:18:35 -04003304 if (eeprom->magic != 0xc3ec4951)
3305 return -EINVAL;
3306
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003307 mv88e6xxx_reg_lock(chip);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003308 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003309 mv88e6xxx_reg_unlock(chip);
Vivien Didelot855b1932016-07-20 18:18:35 -04003310
3311 return err;
3312}
3313
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003314static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003315 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003316 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3317 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003318 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003319 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003320 .phy_read = mv88e6185_phy_ppu_read,
3321 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003322 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003323 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003324 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003325 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003326 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003327 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3328 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003329 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01003330 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003331 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003332 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003333 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003334 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003335 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003336 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003337 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003338 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3339 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003340 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003341 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3342 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003343 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003344 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003345 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003346 .ppu_enable = mv88e6185_g1_ppu_enable,
3347 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003348 .reset = mv88e6185_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003349 .rmu_disable = mv88e6085_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003350 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003351 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003352 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003353 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003354};
3355
3356static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003357 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003358 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3359 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003360 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003361 .phy_read = mv88e6185_phy_ppu_read,
3362 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003363 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003364 .port_sync_link = mv88e6185_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003365 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003366 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003367 .port_set_ucast_flood = mv88e6185_port_set_forward_unknown,
3368 .port_set_mcast_flood = mv88e6185_port_set_default_forward,
Andrew Lunna23b2962017-02-04 20:15:28 +01003369 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003370 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003371 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003372 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003373 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003374 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3375 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003376 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003377 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Chris Packhamf5be1072020-11-24 17:34:38 +13003378 .serdes_power = mv88e6185_serdes_power,
3379 .serdes_get_lane = mv88e6185_serdes_get_lane,
3380 .serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003381 .ppu_enable = mv88e6185_g1_ppu_enable,
3382 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003383 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003384 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003385 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003386 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003387 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003388};
3389
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003390static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01003391 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003392 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3393 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003394 .irl_init_all = mv88e6352_g2_irl_init_all,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003395 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3396 .phy_read = mv88e6xxx_g2_smi_phy_read,
3397 .phy_write = mv88e6xxx_g2_smi_phy_write,
3398 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003399 .port_sync_link = mv88e6185_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003400 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003401 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003402 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003403 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3404 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003405 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01003406 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003407 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003408 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003409 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003410 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003411 .port_setup_message_port = mv88e6xxx_setup_message_port,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003412 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003413 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003414 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3415 .stats_get_strings = mv88e6095_stats_get_strings,
3416 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003417 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3418 .set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01003419 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003420 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Chris Packhamf5be1072020-11-24 17:34:38 +13003421 .serdes_power = mv88e6185_serdes_power,
3422 .serdes_get_lane = mv88e6185_serdes_get_lane,
3423 .serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
Chris Packham5c19bc82020-11-24 17:34:39 +13003424 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
3425 .serdes_irq_enable = mv88e6097_serdes_irq_enable,
3426 .serdes_irq_status = mv88e6097_serdes_irq_status,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003427 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003428 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003429 .rmu_disable = mv88e6085_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003430 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003431 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003432 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003433 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003434};
3435
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003436static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003437 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003438 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3439 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003440 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003441 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02003442 .phy_read = mv88e6xxx_g2_smi_phy_read,
3443 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003444 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003445 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003446 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003447 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003448 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3449 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003450 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003451 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003452 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003453 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02003454 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003455 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003456 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3457 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003458 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003459 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3460 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003461 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003462 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003463 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003464 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003465 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3466 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003467 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003468 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003469 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003470 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003471};
3472
3473static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003474 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003475 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3476 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003477 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003478 .phy_read = mv88e6185_phy_ppu_read,
3479 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003480 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003481 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003482 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003483 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003484 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003485 .port_set_ucast_flood = mv88e6185_port_set_forward_unknown,
3486 .port_set_mcast_flood = mv88e6185_port_set_default_forward,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003487 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01003488 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Vivien Didelotcd782652017-06-08 18:34:13 -04003489 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003490 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003491 .port_pause_limit = mv88e6097_port_pause_limit,
Andrew Lunn54186b92018-08-09 15:38:37 +02003492 .port_set_pause = mv88e6185_port_set_pause,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003493 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003494 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003495 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003496 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003497 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3498 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003499 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003500 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3501 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003502 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003503 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003504 .ppu_enable = mv88e6185_g1_ppu_enable,
Vivien Didelot02317e62018-05-09 11:38:49 -04003505 .set_cascade_port = mv88e6185_g1_set_cascade_port,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003506 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003507 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003508 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003509 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003510 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003511};
3512
Vivien Didelot990e27b2017-03-28 13:50:32 -04003513static const struct mv88e6xxx_ops mv88e6141_ops = {
3514 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003515 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3516 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003517 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003518 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3519 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
3520 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3521 .phy_read = mv88e6xxx_g2_smi_phy_read,
3522 .phy_write = mv88e6xxx_g2_smi_phy_write,
3523 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003524 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003525 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003526 .port_set_speed_duplex = mv88e6341_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003527 .port_max_speed_mode = mv88e6341_port_max_speed_mode,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003528 .port_tag_remap = mv88e6095_port_tag_remap,
3529 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003530 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3531 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003532 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003533 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003534 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003535 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003536 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3537 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003538 .port_get_cmode = mv88e6352_port_get_cmode,
Marek Behún7a3007d2019-08-26 23:31:55 +02003539 .port_set_cmode = mv88e6341_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003540 .port_setup_message_port = mv88e6xxx_setup_message_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003541 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003542 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003543 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3544 .stats_get_strings = mv88e6320_stats_get_strings,
3545 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003546 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3547 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003548 .watchdog_ops = &mv88e6390_watchdog_ops,
3549 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003550 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003551 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003552 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003553 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02003554 .serdes_power = mv88e6390_serdes_power,
3555 .serdes_get_lane = mv88e6341_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003556 /* Check status register pause & lpa register */
3557 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
3558 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
3559 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
3560 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003561 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003562 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003563 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003564 .gpio_ops = &mv88e6352_gpio_ops,
Marek Behúne3af71a2019-02-25 12:39:55 +01003565 .phylink_validate = mv88e6341_phylink_validate,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003566};
3567
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003568static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003569 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003570 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3571 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003572 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003573 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02003574 .phy_read = mv88e6xxx_g2_smi_phy_read,
3575 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003576 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003577 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003578 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003579 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003580 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003581 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3582 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003583 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003584 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003585 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003586 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003587 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003588 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003589 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003590 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna6da21b2019-03-01 23:43:39 +01003591 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003592 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003593 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3594 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003595 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003596 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3597 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003598 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003599 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003600 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003601 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003602 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3603 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003604 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003605 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunna469a612018-07-18 22:38:21 +02003606 .avb_ops = &mv88e6165_avb_ops,
Andrew Lunndfa54342018-07-18 22:38:22 +02003607 .ptp_ops = &mv88e6165_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003608 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003609};
3610
3611static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003612 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003613 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3614 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003615 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003616 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01003617 .phy_read = mv88e6165_phy_read,
3618 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003619 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003620 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003621 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003622 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003623 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003624 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003625 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003626 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003627 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003628 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3629 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003630 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003631 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3632 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003633 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003634 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003635 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003636 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003637 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3638 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003639 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003640 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunna469a612018-07-18 22:38:21 +02003641 .avb_ops = &mv88e6165_avb_ops,
Andrew Lunndfa54342018-07-18 22:38:22 +02003642 .ptp_ops = &mv88e6165_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003643 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003644};
3645
3646static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003647 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003648 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3649 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003650 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003651 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003652 .phy_read = mv88e6xxx_g2_smi_phy_read,
3653 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003654 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003655 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003656 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003657 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003658 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003659 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003660 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3661 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003662 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003663 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003664 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003665 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003666 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003667 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003668 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003669 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003670 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003671 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003672 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3673 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003674 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003675 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3676 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003677 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003678 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003679 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003680 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003681 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3682 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003683 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003684 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003685 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003686};
3687
3688static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003689 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003690 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3691 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003692 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003693 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3694 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003695 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003696 .phy_read = mv88e6xxx_g2_smi_phy_read,
3697 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003698 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003699 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003700 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003701 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003702 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003703 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003704 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003705 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3706 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003707 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003708 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003709 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003710 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003711 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003712 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003713 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003714 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003715 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003716 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003717 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3718 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003719 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003720 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3721 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003722 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003723 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003724 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003725 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003726 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003727 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3728 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003729 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003730 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003731 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003732 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
3733 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
3734 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
3735 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02003736 .serdes_power = mv88e6352_serdes_power,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01003737 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
3738 .serdes_get_regs = mv88e6352_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003739 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003740 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003741};
3742
3743static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003744 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003745 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3746 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003747 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003748 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003749 .phy_read = mv88e6xxx_g2_smi_phy_read,
3750 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003751 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003752 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003753 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003754 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003755 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003756 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003757 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3758 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003759 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003760 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003761 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003762 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003763 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003764 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003765 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003766 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003767 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003768 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003769 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3770 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003771 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003772 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3773 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003774 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003775 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003776 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003777 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003778 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3779 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003780 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003781 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003782 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003783};
3784
3785static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003786 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003787 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3788 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003789 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003790 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3791 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003792 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003793 .phy_read = mv88e6xxx_g2_smi_phy_read,
3794 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003795 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003796 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003797 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003798 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003799 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003800 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003801 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003802 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3803 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003804 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003805 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003806 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003807 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003808 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003809 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003810 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003811 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003812 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003813 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003814 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3815 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003816 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003817 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3818 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003819 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003820 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003821 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003822 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003823 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003824 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3825 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003826 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003827 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003828 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003829 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
3830 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
3831 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
3832 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02003833 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003834 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003835 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003836 .serdes_irq_status = mv88e6352_serdes_irq_status,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01003837 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
3838 .serdes_get_regs = mv88e6352_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003839 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003840 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003841};
3842
3843static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003844 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003845 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3846 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003847 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003848 .phy_read = mv88e6185_phy_ppu_read,
3849 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003850 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003851 .port_sync_link = mv88e6185_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003852 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003853 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003854 .port_set_ucast_flood = mv88e6185_port_set_forward_unknown,
3855 .port_set_mcast_flood = mv88e6185_port_set_default_forward,
Andrew Lunnef70b112016-12-03 04:45:18 +01003856 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01003857 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn54186b92018-08-09 15:38:37 +02003858 .port_set_pause = mv88e6185_port_set_pause,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003859 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003860 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003861 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003862 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003863 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3864 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003865 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003866 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3867 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003868 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003869 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Chris Packhamf5be1072020-11-24 17:34:38 +13003870 .serdes_power = mv88e6185_serdes_power,
3871 .serdes_get_lane = mv88e6185_serdes_get_lane,
3872 .serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
Vivien Didelot02317e62018-05-09 11:38:49 -04003873 .set_cascade_port = mv88e6185_g1_set_cascade_port,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003874 .ppu_enable = mv88e6185_g1_ppu_enable,
3875 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003876 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003877 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003878 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003879 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003880 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003881};
3882
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003883static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003884 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003885 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003886 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003887 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3888 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003889 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3890 .phy_read = mv88e6xxx_g2_smi_phy_read,
3891 .phy_write = mv88e6xxx_g2_smi_phy_write,
3892 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003893 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003894 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003895 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003896 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003897 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003898 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003899 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003900 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3901 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003902 .port_set_ether_type = mv88e6351_port_set_ether_type,
Chris Packhame8b34c62020-07-24 11:21:21 +12003903 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot08984322017-06-08 18:34:12 -04003904 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003905 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003906 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003907 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003908 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003909 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003910 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003911 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003912 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3913 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003914 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003915 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3916 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003917 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003918 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003919 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003920 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003921 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003922 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3923 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04003924 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3925 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003926 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003927 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003928 /* Check status register pause & lpa register */
3929 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
3930 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
3931 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
3932 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003933 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003934 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003935 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01003936 .serdes_get_strings = mv88e6390_serdes_get_strings,
3937 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01003938 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
3939 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003940 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003941 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003942};
3943
3944static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003945 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003946 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003947 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003948 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3949 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003950 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3951 .phy_read = mv88e6xxx_g2_smi_phy_read,
3952 .phy_write = mv88e6xxx_g2_smi_phy_write,
3953 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003954 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003955 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003956 .port_set_speed_duplex = mv88e6390x_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003957 .port_max_speed_mode = mv88e6390x_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003958 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003959 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003960 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003961 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3962 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003963 .port_set_ether_type = mv88e6351_port_set_ether_type,
Chris Packhame8b34c62020-07-24 11:21:21 +12003964 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot08984322017-06-08 18:34:12 -04003965 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003966 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003967 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003968 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003969 .port_set_cmode = mv88e6390x_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003970 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003971 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003972 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003973 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3974 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003975 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003976 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3977 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003978 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003979 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003980 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003981 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003982 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003983 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3984 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04003985 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3986 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02003987 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003988 .serdes_get_lane = mv88e6390x_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003989 /* Check status register pause & lpa register */
3990 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
3991 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
3992 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
3993 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003994 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003995 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003996 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01003997 .serdes_get_strings = mv88e6390_serdes_get_strings,
3998 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01003999 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4000 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004001 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02004002 .phylink_validate = mv88e6390x_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004003};
4004
4005static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004006 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004007 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004008 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004009 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4010 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004011 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4012 .phy_read = mv88e6xxx_g2_smi_phy_read,
4013 .phy_write = mv88e6xxx_g2_smi_phy_write,
4014 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004015 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004016 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004017 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004018 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004019 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004020 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004021 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4022 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004023 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04004024 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004025 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004026 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004027 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01004028 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004029 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004030 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004031 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004032 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4033 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004034 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004035 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4036 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004037 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004038 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004039 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004040 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004041 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004042 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4043 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004044 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4045 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02004046 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004047 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004048 /* Check status register pause & lpa register */
4049 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4050 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4051 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4052 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004053 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004054 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004055 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01004056 .serdes_get_strings = mv88e6390_serdes_get_strings,
4057 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004058 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4059 .serdes_get_regs = mv88e6390_serdes_get_regs,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004060 .avb_ops = &mv88e6390_avb_ops,
4061 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004062 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004063};
4064
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004065static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004066 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004067 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4068 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004069 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004070 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4071 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004072 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004073 .phy_read = mv88e6xxx_g2_smi_phy_read,
4074 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004075 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004076 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01004077 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004078 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004079 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004080 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004081 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004082 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4083 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004084 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004085 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004086 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004087 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004088 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004089 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004090 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004091 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004092 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004093 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004094 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4095 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004096 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004097 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4098 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004099 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004100 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004101 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004102 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004103 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004104 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4105 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004106 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004107 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04004108 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004109 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
4110 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
4111 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
4112 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02004113 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004114 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004115 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004116 .serdes_irq_status = mv88e6352_serdes_irq_status,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01004117 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
4118 .serdes_get_regs = mv88e6352_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004119 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004120 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004121 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004122 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004123};
4124
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004125static const struct mv88e6xxx_ops mv88e6250_ops = {
4126 /* MV88E6XXX_FAMILY_6250 */
4127 .ieee_pri_map = mv88e6250_g1_ieee_pri_map,
4128 .ip_pri_map = mv88e6085_g1_ip_pri_map,
4129 .irl_init_all = mv88e6352_g2_irl_init_all,
4130 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4131 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
4132 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4133 .phy_read = mv88e6xxx_g2_smi_phy_read,
4134 .phy_write = mv88e6xxx_g2_smi_phy_write,
4135 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004136 .port_sync_link = mv88e6xxx_port_sync_link,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004137 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004138 .port_set_speed_duplex = mv88e6250_port_set_speed_duplex,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004139 .port_tag_remap = mv88e6095_port_tag_remap,
4140 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004141 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4142 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004143 .port_set_ether_type = mv88e6351_port_set_ether_type,
4144 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4145 .port_pause_limit = mv88e6097_port_pause_limit,
4146 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004147 .stats_snapshot = mv88e6320_g1_stats_snapshot,
4148 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4149 .stats_get_sset_count = mv88e6250_stats_get_sset_count,
4150 .stats_get_strings = mv88e6250_stats_get_strings,
4151 .stats_get_stats = mv88e6250_stats_get_stats,
4152 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4153 .set_egress_port = mv88e6095_g1_set_egress_port,
4154 .watchdog_ops = &mv88e6250_watchdog_ops,
4155 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
4156 .pot_clear = mv88e6xxx_g2_pot_clear,
4157 .reset = mv88e6250_g1_reset,
Rasmus Villemoes67c9ed12021-01-25 16:04:48 +01004158 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Rasmus Villemoesb28f3f32021-01-25 16:04:49 +01004159 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Hubert Feurstein71509612019-07-31 10:23:51 +02004160 .avb_ops = &mv88e6352_avb_ops,
4161 .ptp_ops = &mv88e6250_ptp_ops,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004162 .phylink_validate = mv88e6065_phylink_validate,
4163};
4164
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004165static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004166 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004167 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004168 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004169 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4170 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004171 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4172 .phy_read = mv88e6xxx_g2_smi_phy_read,
4173 .phy_write = mv88e6xxx_g2_smi_phy_write,
4174 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004175 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004176 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004177 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004178 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004179 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004180 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004181 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004182 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4183 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004184 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04004185 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004186 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004187 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004188 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01004189 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004190 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004191 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004192 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004193 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4194 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004195 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004196 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4197 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004198 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004199 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004200 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004201 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004202 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004203 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4204 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004205 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4206 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02004207 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004208 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004209 /* Check status register pause & lpa register */
4210 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4211 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4212 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4213 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004214 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004215 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004216 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01004217 .serdes_get_strings = mv88e6390_serdes_get_strings,
4218 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004219 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4220 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004221 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004222 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004223 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004224 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004225};
4226
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004227static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004228 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004229 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4230 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004231 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004232 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4233 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004234 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004235 .phy_read = mv88e6xxx_g2_smi_phy_read,
4236 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004237 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004238 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00004239 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004240 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004241 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004242 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4243 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004244 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004245 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004246 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004247 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004248 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004249 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004250 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004251 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004252 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004253 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004254 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4255 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004256 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004257 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4258 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn9c7f37e2018-12-19 18:28:54 +01004259 .watchdog_ops = &mv88e6390_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004260 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004261 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004262 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004263 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004264 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004265 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004266 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004267 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004268 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004269};
4270
4271static const struct mv88e6xxx_ops mv88e6321_ops = {
Vivien Didelotbd807202017-07-17 13:03:37 -04004272 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004273 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4274 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004275 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004276 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4277 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004278 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004279 .phy_read = mv88e6xxx_g2_smi_phy_read,
4280 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004281 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004282 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00004283 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004284 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004285 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004286 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4287 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004288 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004289 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004290 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004291 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004292 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004293 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004294 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004295 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004296 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004297 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004298 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4299 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004300 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004301 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4302 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn9c7f37e2018-12-19 18:28:54 +01004303 .watchdog_ops = &mv88e6390_watchdog_ops,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004304 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004305 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004306 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004307 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004308 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004309 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004310 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004311};
4312
Vivien Didelot16e329a2017-03-28 13:50:33 -04004313static const struct mv88e6xxx_ops mv88e6341_ops = {
4314 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004315 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4316 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004317 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004318 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4319 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
4320 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4321 .phy_read = mv88e6xxx_g2_smi_phy_read,
4322 .phy_write = mv88e6xxx_g2_smi_phy_write,
4323 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004324 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004325 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004326 .port_set_speed_duplex = mv88e6341_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004327 .port_max_speed_mode = mv88e6341_port_max_speed_mode,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004328 .port_tag_remap = mv88e6095_port_tag_remap,
4329 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004330 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4331 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004332 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004333 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004334 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004335 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004336 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4337 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004338 .port_get_cmode = mv88e6352_port_get_cmode,
Marek Behún7a3007d2019-08-26 23:31:55 +02004339 .port_set_cmode = mv88e6341_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004340 .port_setup_message_port = mv88e6xxx_setup_message_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004341 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004342 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004343 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4344 .stats_get_strings = mv88e6320_stats_get_strings,
4345 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004346 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4347 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004348 .watchdog_ops = &mv88e6390_watchdog_ops,
4349 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004350 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004351 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004352 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004353 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02004354 .serdes_power = mv88e6390_serdes_power,
4355 .serdes_get_lane = mv88e6341_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004356 /* Check status register pause & lpa register */
4357 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4358 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4359 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4360 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004361 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004362 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004363 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004364 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004365 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004366 .ptp_ops = &mv88e6352_ptp_ops,
Marek Behúne3af71a2019-02-25 12:39:55 +01004367 .phylink_validate = mv88e6341_phylink_validate,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004368};
4369
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004370static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004371 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004372 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4373 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004374 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004375 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004376 .phy_read = mv88e6xxx_g2_smi_phy_read,
4377 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004378 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004379 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01004380 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004381 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004382 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004383 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004384 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4385 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004386 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004387 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004388 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004389 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004390 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004391 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004392 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004393 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004394 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004395 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004396 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4397 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004398 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004399 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4400 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004401 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004402 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004403 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004404 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004405 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4406 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004407 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004408 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02004409 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004410};
4411
4412static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004413 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004414 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4415 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004416 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004417 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004418 .phy_read = mv88e6xxx_g2_smi_phy_read,
4419 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004420 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004421 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01004422 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004423 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004424 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004425 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004426 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4427 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004428 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004429 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004430 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004431 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004432 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004433 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004434 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004435 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004436 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004437 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004438 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4439 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004440 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004441 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4442 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004443 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004444 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004445 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004446 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004447 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4448 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004449 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004450 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004451 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004452 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004453 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004454};
4455
4456static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004457 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004458 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4459 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004460 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004461 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4462 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004463 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004464 .phy_read = mv88e6xxx_g2_smi_phy_read,
4465 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004466 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004467 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01004468 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004469 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004470 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004471 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004472 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004473 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4474 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004475 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004476 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004477 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004478 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004479 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004480 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004481 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004482 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004483 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004484 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004485 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4486 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004487 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004488 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4489 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004490 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004491 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004492 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004493 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004494 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004495 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4496 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004497 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004498 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04004499 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004500 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
4501 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
4502 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
4503 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02004504 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004505 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004506 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004507 .serdes_irq_status = mv88e6352_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004508 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004509 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004510 .ptp_ops = &mv88e6352_ptp_ops,
Andrew Lunncda9f4a2018-03-01 02:02:31 +01004511 .serdes_get_sset_count = mv88e6352_serdes_get_sset_count,
4512 .serdes_get_strings = mv88e6352_serdes_get_strings,
4513 .serdes_get_stats = mv88e6352_serdes_get_stats,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01004514 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
4515 .serdes_get_regs = mv88e6352_serdes_get_regs,
Russell King6c422e32018-08-09 15:38:39 +02004516 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004517};
4518
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004519static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004520 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004521 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004522 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004523 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4524 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004525 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4526 .phy_read = mv88e6xxx_g2_smi_phy_read,
4527 .phy_write = mv88e6xxx_g2_smi_phy_write,
4528 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004529 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004530 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004531 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004532 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004533 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004534 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004535 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004536 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4537 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004538 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004539 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004540 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004541 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004542 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004543 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004544 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01004545 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004546 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004547 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004548 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004549 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4550 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004551 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004552 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4553 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004554 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004555 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004556 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004557 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004558 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004559 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4560 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004561 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4562 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02004563 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004564 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004565 /* Check status register pause & lpa register */
4566 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4567 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4568 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4569 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004570 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004571 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004572 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004573 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004574 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004575 .ptp_ops = &mv88e6352_ptp_ops,
Nikita Yushchenko0df95282019-12-25 08:22:38 +03004576 .serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
4577 .serdes_get_strings = mv88e6390_serdes_get_strings,
4578 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004579 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4580 .serdes_get_regs = mv88e6390_serdes_get_regs,
Russell King6c422e32018-08-09 15:38:39 +02004581 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004582};
4583
4584static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004585 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004586 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004587 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004588 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4589 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004590 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4591 .phy_read = mv88e6xxx_g2_smi_phy_read,
4592 .phy_write = mv88e6xxx_g2_smi_phy_write,
4593 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004594 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004595 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004596 .port_set_speed_duplex = mv88e6390x_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004597 .port_max_speed_mode = mv88e6390x_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004598 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004599 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004600 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004601 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4602 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004603 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004604 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004605 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004606 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004607 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004608 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004609 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnb3dce4d2018-11-11 00:32:14 +01004610 .port_set_cmode = mv88e6390x_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004611 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004612 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004613 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004614 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4615 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004616 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004617 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4618 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004619 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004620 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004621 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004622 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004623 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004624 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4625 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004626 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4627 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02004628 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004629 .serdes_get_lane = mv88e6390x_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004630 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4631 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4632 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4633 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004634 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004635 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004636 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01004637 .serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
4638 .serdes_get_strings = mv88e6390_serdes_get_strings,
4639 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004640 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4641 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004642 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004643 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004644 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004645 .phylink_validate = mv88e6390x_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004646};
4647
Pavana Sharmade776d02021-03-17 14:46:42 +01004648static const struct mv88e6xxx_ops mv88e6393x_ops = {
4649 /* MV88E6XXX_FAMILY_6393 */
4650 .setup_errata = mv88e6393x_serdes_setup_errata,
4651 .irl_init_all = mv88e6390_g2_irl_init_all,
4652 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4653 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
4654 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4655 .phy_read = mv88e6xxx_g2_smi_phy_read,
4656 .phy_write = mv88e6xxx_g2_smi_phy_write,
4657 .port_set_link = mv88e6xxx_port_set_link,
4658 .port_sync_link = mv88e6xxx_port_sync_link,
4659 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
4660 .port_set_speed_duplex = mv88e6393x_port_set_speed_duplex,
4661 .port_max_speed_mode = mv88e6393x_port_max_speed_mode,
4662 .port_tag_remap = mv88e6390_port_tag_remap,
Marek Behún6584b262021-03-17 14:46:43 +01004663 .port_set_policy = mv88e6393x_port_set_policy,
Pavana Sharmade776d02021-03-17 14:46:42 +01004664 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
4665 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4666 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
4667 .port_set_ether_type = mv88e6393x_port_set_ether_type,
4668 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4669 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4670 .port_pause_limit = mv88e6390_port_pause_limit,
4671 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4672 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4673 .port_get_cmode = mv88e6352_port_get_cmode,
4674 .port_set_cmode = mv88e6393x_port_set_cmode,
4675 .port_setup_message_port = mv88e6xxx_setup_message_port,
4676 .port_set_upstream_port = mv88e6393x_port_set_upstream_port,
4677 .stats_snapshot = mv88e6390_g1_stats_snapshot,
4678 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
4679 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4680 .stats_get_strings = mv88e6320_stats_get_strings,
4681 .stats_get_stats = mv88e6390_stats_get_stats,
4682 /* .set_cpu_port is missing because this family does not support a global
4683 * CPU port, only per port CPU port which is set via
4684 * .port_set_upstream_port method.
4685 */
4686 .set_egress_port = mv88e6393x_set_egress_port,
4687 .watchdog_ops = &mv88e6390_watchdog_ops,
4688 .mgmt_rsvd2cpu = mv88e6393x_port_mgmt_rsvd2cpu,
4689 .pot_clear = mv88e6xxx_g2_pot_clear,
4690 .reset = mv88e6352_g1_reset,
4691 .rmu_disable = mv88e6390_g1_rmu_disable,
4692 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4693 .atu_set_hash = mv88e6165_g1_atu_set_hash,
4694 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4695 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
4696 .serdes_power = mv88e6393x_serdes_power,
4697 .serdes_get_lane = mv88e6393x_serdes_get_lane,
4698 .serdes_pcs_get_state = mv88e6393x_serdes_pcs_get_state,
4699 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4700 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4701 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
4702 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
4703 .serdes_irq_enable = mv88e6393x_serdes_irq_enable,
4704 .serdes_irq_status = mv88e6393x_serdes_irq_status,
4705 /* TODO: serdes stats */
4706 .gpio_ops = &mv88e6352_gpio_ops,
4707 .avb_ops = &mv88e6390_avb_ops,
4708 .ptp_ops = &mv88e6352_ptp_ops,
4709 .phylink_validate = mv88e6393x_phylink_validate,
4710};
4711
Vivien Didelotf81ec902016-05-09 13:22:58 -04004712static const struct mv88e6xxx_info mv88e6xxx_table[] = {
4713 [MV88E6085] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004714 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004715 .family = MV88E6XXX_FAMILY_6097,
4716 .name = "Marvell 88E6085",
4717 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004718 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004719 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01004720 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004721 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004722 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004723 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004724 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004725 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004726 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004727 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004728 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004729 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004730 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004731 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004732 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004733 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004734 },
4735
4736 [MV88E6095] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004737 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004738 .family = MV88E6XXX_FAMILY_6095,
4739 .name = "Marvell 88E6095/88E6095F",
4740 .num_databases = 256,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004741 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004742 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01004743 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004744 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004745 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004746 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004747 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004748 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004749 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004750 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05004751 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004752 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004753 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004754 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004755 },
4756
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004757 [MV88E6097] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004758 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004759 .family = MV88E6XXX_FAMILY_6097,
4760 .name = "Marvell 88E6097/88E6097F",
4761 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004762 .num_macs = 8192,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004763 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01004764 .num_internal_phys = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004765 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004766 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004767 .phy_base_addr = 0x0,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004768 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004769 .global2_addr = 0x1c,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004770 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01004771 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004772 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004773 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004774 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004775 .multi_chip = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01004776 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004777 .ops = &mv88e6097_ops,
4778 },
4779
Vivien Didelotf81ec902016-05-09 13:22:58 -04004780 [MV88E6123] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004781 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004782 .family = MV88E6XXX_FAMILY_6165,
4783 .name = "Marvell 88E6123",
4784 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004785 .num_macs = 1024,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004786 .num_ports = 3,
Andrew Lunnbc393152018-03-17 20:32:04 +01004787 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004788 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004789 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004790 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004791 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004792 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004793 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004794 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004795 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004796 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004797 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004798 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02004799 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004800 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004801 },
4802
4803 [MV88E6131] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004804 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004805 .family = MV88E6XXX_FAMILY_6185,
4806 .name = "Marvell 88E6131",
4807 .num_databases = 256,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004808 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004809 .num_ports = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01004810 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004811 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004812 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004813 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004814 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004815 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004816 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004817 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004818 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004819 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004820 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004821 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004822 },
4823
Vivien Didelot990e27b2017-03-28 13:50:32 -04004824 [MV88E6141] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004825 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004826 .family = MV88E6XXX_FAMILY_6341,
Uwe Kleine-König79a68b22018-03-20 10:44:40 +01004827 .name = "Marvell 88E6141",
Vivien Didelot990e27b2017-03-28 13:50:32 -04004828 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004829 .num_macs = 2048,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004830 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004831 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004832 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004833 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004834 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004835 .phy_base_addr = 0x10,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004836 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004837 .global2_addr = 0x1c,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004838 .age_time_coeff = 3750,
4839 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01004840 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004841 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04004842 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004843 .multi_chip = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004844 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004845 .ops = &mv88e6141_ops,
4846 },
4847
Vivien Didelotf81ec902016-05-09 13:22:58 -04004848 [MV88E6161] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004849 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004850 .family = MV88E6XXX_FAMILY_6165,
4851 .name = "Marvell 88E6161",
4852 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004853 .num_macs = 1024,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004854 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004855 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004856 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004857 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004858 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004859 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004860 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004861 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004862 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004863 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004864 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004865 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004866 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02004867 .tag_protocol = DSA_TAG_PROTO_EDSA,
Andrew Lunndfa54342018-07-18 22:38:22 +02004868 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004869 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004870 },
4871
4872 [MV88E6165] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004873 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004874 .family = MV88E6XXX_FAMILY_6165,
4875 .name = "Marvell 88E6165",
4876 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004877 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004878 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004879 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004880 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004881 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004882 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004883 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004884 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004885 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004886 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004887 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004888 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004889 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004890 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004891 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunndfa54342018-07-18 22:38:22 +02004892 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004893 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004894 },
4895
4896 [MV88E6171] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004897 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004898 .family = MV88E6XXX_FAMILY_6351,
4899 .name = "Marvell 88E6171",
4900 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004901 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004902 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004903 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004904 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004905 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004906 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004907 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004908 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004909 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004910 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004911 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004912 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004913 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004914 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004915 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004916 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004917 },
4918
4919 [MV88E6172] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004920 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004921 .family = MV88E6XXX_FAMILY_6352,
4922 .name = "Marvell 88E6172",
4923 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004924 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004925 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004926 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004927 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004928 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004929 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004930 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004931 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004932 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004933 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004934 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004935 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004936 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004937 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004938 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004939 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004940 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004941 },
4942
4943 [MV88E6175] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004944 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004945 .family = MV88E6XXX_FAMILY_6351,
4946 .name = "Marvell 88E6175",
4947 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004948 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004949 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004950 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004951 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004952 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004953 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004954 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004955 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004956 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004957 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004958 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004959 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004960 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004961 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004962 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004963 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004964 },
4965
4966 [MV88E6176] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004967 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004968 .family = MV88E6XXX_FAMILY_6352,
4969 .name = "Marvell 88E6176",
4970 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004971 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004972 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004973 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004974 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004975 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004976 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004977 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004978 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004979 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004980 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004981 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004982 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004983 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004984 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004985 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004986 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004987 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004988 },
4989
4990 [MV88E6185] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004991 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004992 .family = MV88E6XXX_FAMILY_6185,
4993 .name = "Marvell 88E6185",
4994 .num_databases = 256,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004995 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004996 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01004997 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004998 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004999 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005000 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005001 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005002 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005003 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005004 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05005005 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005006 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005007 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005008 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005009 },
5010
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005011 [MV88E6190] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005012 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005013 .family = MV88E6XXX_FAMILY_6390,
5014 .name = "Marvell 88E6190",
5015 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005016 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005017 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005018 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005019 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005020 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005021 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005022 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005023 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005024 .global2_addr = 0x1c,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005025 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005026 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005027 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005028 .g2_irqs = 14,
Vivien Didelotf3645652017-03-30 17:37:07 -04005029 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005030 .multi_chip = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05005031 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005032 .ops = &mv88e6190_ops,
5033 },
5034
5035 [MV88E6190X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005036 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005037 .family = MV88E6XXX_FAMILY_6390,
5038 .name = "Marvell 88E6190X",
5039 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005040 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005041 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005042 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005043 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005044 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005045 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005046 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005047 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005048 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005049 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005050 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005051 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005052 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005053 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005054 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005055 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005056 .ops = &mv88e6190x_ops,
5057 },
5058
5059 [MV88E6191] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005060 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005061 .family = MV88E6XXX_FAMILY_6390,
5062 .name = "Marvell 88E6191",
5063 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005064 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005065 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005066 .num_internal_phys = 9,
Vivien Didelot931d1822017-05-01 14:05:27 -04005067 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005068 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005069 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005070 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005071 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005072 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005073 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005074 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005075 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005076 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005077 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005078 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005079 .ptp_support = true,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04005080 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005081 },
5082
Pavana Sharmade776d02021-03-17 14:46:42 +01005083 [MV88E6191X] = {
5084 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191X,
5085 .family = MV88E6XXX_FAMILY_6393,
5086 .name = "Marvell 88E6191X",
5087 .num_databases = 4096,
5088 .num_ports = 11, /* 10 + Z80 */
5089 .num_internal_phys = 9,
5090 .max_vid = 8191,
5091 .port_base_addr = 0x0,
5092 .phy_base_addr = 0x0,
5093 .global1_addr = 0x1b,
5094 .global2_addr = 0x1c,
5095 .age_time_coeff = 3750,
5096 .g1_irqs = 10,
5097 .g2_irqs = 14,
5098 .atu_move_port_mask = 0x1f,
5099 .pvt = true,
5100 .multi_chip = true,
5101 .tag_protocol = DSA_TAG_PROTO_DSA,
5102 .ptp_support = true,
5103 .ops = &mv88e6393x_ops,
5104 },
5105
5106 [MV88E6193X] = {
5107 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6193X,
5108 .family = MV88E6XXX_FAMILY_6393,
5109 .name = "Marvell 88E6193X",
5110 .num_databases = 4096,
5111 .num_ports = 11, /* 10 + Z80 */
5112 .num_internal_phys = 9,
5113 .max_vid = 8191,
5114 .port_base_addr = 0x0,
5115 .phy_base_addr = 0x0,
5116 .global1_addr = 0x1b,
5117 .global2_addr = 0x1c,
5118 .age_time_coeff = 3750,
5119 .g1_irqs = 10,
5120 .g2_irqs = 14,
5121 .atu_move_port_mask = 0x1f,
5122 .pvt = true,
5123 .multi_chip = true,
5124 .tag_protocol = DSA_TAG_PROTO_DSA,
5125 .ptp_support = true,
5126 .ops = &mv88e6393x_ops,
5127 },
5128
Hubert Feurstein49022642019-07-31 10:23:46 +02005129 [MV88E6220] = {
5130 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6220,
5131 .family = MV88E6XXX_FAMILY_6250,
5132 .name = "Marvell 88E6220",
5133 .num_databases = 64,
5134
5135 /* Ports 2-4 are not routed to pins
5136 * => usable ports 0, 1, 5, 6
5137 */
5138 .num_ports = 7,
5139 .num_internal_phys = 2,
Hubert Feursteinc8574862019-07-31 10:23:48 +02005140 .invalid_port_mask = BIT(2) | BIT(3) | BIT(4),
Hubert Feurstein49022642019-07-31 10:23:46 +02005141 .max_vid = 4095,
5142 .port_base_addr = 0x08,
5143 .phy_base_addr = 0x00,
5144 .global1_addr = 0x0f,
5145 .global2_addr = 0x07,
5146 .age_time_coeff = 15000,
5147 .g1_irqs = 9,
5148 .g2_irqs = 10,
5149 .atu_move_port_mask = 0xf,
5150 .dual_chip = true,
5151 .tag_protocol = DSA_TAG_PROTO_DSA,
Hubert Feurstein71509612019-07-31 10:23:51 +02005152 .ptp_support = true,
Hubert Feurstein49022642019-07-31 10:23:46 +02005153 .ops = &mv88e6250_ops,
5154 },
5155
Vivien Didelotf81ec902016-05-09 13:22:58 -04005156 [MV88E6240] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005157 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005158 .family = MV88E6XXX_FAMILY_6352,
5159 .name = "Marvell 88E6240",
5160 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005161 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005162 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005163 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005164 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005165 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005166 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005167 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005168 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005169 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005170 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005171 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005172 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005173 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005174 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005175 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005176 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005177 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005178 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005179 },
5180
Rasmus Villemoes1f718362019-06-04 07:34:32 +00005181 [MV88E6250] = {
5182 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6250,
5183 .family = MV88E6XXX_FAMILY_6250,
5184 .name = "Marvell 88E6250",
5185 .num_databases = 64,
5186 .num_ports = 7,
5187 .num_internal_phys = 5,
5188 .max_vid = 4095,
5189 .port_base_addr = 0x08,
5190 .phy_base_addr = 0x00,
5191 .global1_addr = 0x0f,
5192 .global2_addr = 0x07,
5193 .age_time_coeff = 15000,
5194 .g1_irqs = 9,
5195 .g2_irqs = 10,
5196 .atu_move_port_mask = 0xf,
5197 .dual_chip = true,
5198 .tag_protocol = DSA_TAG_PROTO_DSA,
Hubert Feurstein71509612019-07-31 10:23:51 +02005199 .ptp_support = true,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00005200 .ops = &mv88e6250_ops,
5201 },
5202
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005203 [MV88E6290] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005204 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005205 .family = MV88E6XXX_FAMILY_6390,
5206 .name = "Marvell 88E6290",
5207 .num_databases = 4096,
5208 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005209 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005210 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005211 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005212 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005213 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005214 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005215 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005216 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005217 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005218 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005219 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005220 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005221 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005222 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005223 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005224 .ops = &mv88e6290_ops,
5225 },
5226
Vivien Didelotf81ec902016-05-09 13:22:58 -04005227 [MV88E6320] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005228 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005229 .family = MV88E6XXX_FAMILY_6320,
5230 .name = "Marvell 88E6320",
5231 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005232 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005233 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005234 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005235 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005236 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005237 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005238 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005239 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005240 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005241 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005242 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01005243 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005244 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005245 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005246 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005247 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005248 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005249 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005250 },
5251
5252 [MV88E6321] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005253 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005254 .family = MV88E6XXX_FAMILY_6320,
5255 .name = "Marvell 88E6321",
5256 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005257 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005258 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005259 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005260 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005261 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005262 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005263 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005264 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005265 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005266 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005267 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01005268 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005269 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005270 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005271 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005272 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005273 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005274 },
5275
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005276 [MV88E6341] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005277 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005278 .family = MV88E6XXX_FAMILY_6341,
5279 .name = "Marvell 88E6341",
5280 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005281 .num_macs = 2048,
Andrew Lunnbc393152018-03-17 20:32:04 +01005282 .num_internal_phys = 5,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005283 .num_ports = 6,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005284 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005285 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005286 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005287 .phy_base_addr = 0x10,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005288 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005289 .global2_addr = 0x1c,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005290 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05005291 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01005292 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005293 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04005294 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005295 .multi_chip = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005296 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005297 .ptp_support = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005298 .ops = &mv88e6341_ops,
5299 },
5300
Vivien Didelotf81ec902016-05-09 13:22:58 -04005301 [MV88E6350] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005302 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005303 .family = MV88E6XXX_FAMILY_6351,
5304 .name = "Marvell 88E6350",
5305 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005306 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005307 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005308 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005309 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005310 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005311 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005312 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005313 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005314 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005315 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005316 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005317 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005318 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005319 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005320 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005321 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005322 },
5323
5324 [MV88E6351] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005325 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005326 .family = MV88E6XXX_FAMILY_6351,
5327 .name = "Marvell 88E6351",
5328 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005329 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005330 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005331 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005332 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005333 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005334 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005335 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005336 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005337 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005338 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005339 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005340 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005341 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005342 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005343 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005344 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005345 },
5346
5347 [MV88E6352] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005348 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005349 .family = MV88E6XXX_FAMILY_6352,
5350 .name = "Marvell 88E6352",
5351 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005352 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005353 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005354 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005355 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005356 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005357 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005358 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005359 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005360 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005361 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005362 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005363 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005364 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005365 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005366 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005367 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005368 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005369 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005370 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005371 [MV88E6390] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005372 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005373 .family = MV88E6XXX_FAMILY_6390,
5374 .name = "Marvell 88E6390",
5375 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005376 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005377 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005378 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005379 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005380 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005381 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005382 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005383 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005384 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005385 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005386 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005387 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005388 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005389 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005390 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005391 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005392 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005393 .ops = &mv88e6390_ops,
5394 },
5395 [MV88E6390X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005396 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005397 .family = MV88E6XXX_FAMILY_6390,
5398 .name = "Marvell 88E6390X",
5399 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005400 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005401 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005402 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005403 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005404 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005405 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005406 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005407 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005408 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005409 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005410 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005411 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005412 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005413 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005414 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005415 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005416 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005417 .ops = &mv88e6390x_ops,
5418 },
Pavana Sharmade776d02021-03-17 14:46:42 +01005419
5420 [MV88E6393X] = {
5421 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6393X,
5422 .family = MV88E6XXX_FAMILY_6393,
5423 .name = "Marvell 88E6393X",
5424 .num_databases = 4096,
5425 .num_ports = 11, /* 10 + Z80 */
5426 .num_internal_phys = 9,
5427 .max_vid = 8191,
5428 .port_base_addr = 0x0,
5429 .phy_base_addr = 0x0,
5430 .global1_addr = 0x1b,
5431 .global2_addr = 0x1c,
5432 .age_time_coeff = 3750,
5433 .g1_irqs = 10,
5434 .g2_irqs = 14,
5435 .atu_move_port_mask = 0x1f,
5436 .pvt = true,
5437 .multi_chip = true,
5438 .tag_protocol = DSA_TAG_PROTO_DSA,
5439 .ptp_support = true,
5440 .ops = &mv88e6393x_ops,
5441 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04005442};
5443
Vivien Didelot5f7c0362016-06-20 13:14:04 -04005444static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04005445{
Vivien Didelota439c062016-04-17 13:23:58 -04005446 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04005447
Vivien Didelot5f7c0362016-06-20 13:14:04 -04005448 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
5449 if (mv88e6xxx_table[i].prod_num == prod_num)
5450 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04005451
Vivien Didelotb9b37712015-10-30 19:39:48 -04005452 return NULL;
5453}
5454
Vivien Didelotfad09c72016-06-21 12:28:20 -04005455static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005456{
5457 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04005458 unsigned int prod_num, rev;
5459 u16 id;
5460 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005461
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005462 mv88e6xxx_reg_lock(chip);
Vivien Didelot107fcc12017-06-12 12:37:36 -04005463 err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005464 mv88e6xxx_reg_unlock(chip);
Vivien Didelot8f6345b2016-07-20 18:18:36 -04005465 if (err)
5466 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005467
Vivien Didelot107fcc12017-06-12 12:37:36 -04005468 prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
5469 rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005470
5471 info = mv88e6xxx_lookup_info(prod_num);
5472 if (!info)
5473 return -ENODEV;
5474
Vivien Didelotcaac8542016-06-20 13:14:09 -04005475 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04005476 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005477
Vivien Didelotfad09c72016-06-21 12:28:20 -04005478 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
5479 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005480
5481 return 0;
5482}
5483
Vivien Didelotfad09c72016-06-21 12:28:20 -04005484static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04005485{
Vivien Didelotfad09c72016-06-21 12:28:20 -04005486 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04005487
Vivien Didelotfad09c72016-06-21 12:28:20 -04005488 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
5489 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04005490 return NULL;
5491
Vivien Didelotfad09c72016-06-21 12:28:20 -04005492 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04005493
Vivien Didelotfad09c72016-06-21 12:28:20 -04005494 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01005495 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelotda7dc872019-09-07 16:00:49 -04005496 idr_init(&chip->policies);
Vivien Didelot469d7292016-06-20 13:14:06 -04005497
Vivien Didelotfad09c72016-06-21 12:28:20 -04005498 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04005499}
5500
Florian Fainelli5ed4e3e2017-11-10 15:22:52 -08005501static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds,
Florian Fainelli4d776482020-01-07 21:06:05 -08005502 int port,
5503 enum dsa_tag_protocol m)
Andrew Lunn7b314362016-08-22 16:01:01 +02005504{
Vivien Didelot04bed142016-08-31 18:06:13 -04005505 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02005506
Andrew Lunn443d5a12016-12-03 04:35:18 +01005507 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02005508}
5509
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005510static int mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
5511 const struct switchdev_obj_port_mdb *mdb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005512{
Vivien Didelot04bed142016-08-31 18:06:13 -04005513 struct mv88e6xxx_chip *chip = ds->priv;
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005514 int err;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005515
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005516 mv88e6xxx_reg_lock(chip);
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005517 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
5518 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005519 mv88e6xxx_reg_unlock(chip);
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005520
5521 return err;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005522}
5523
5524static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
5525 const struct switchdev_obj_port_mdb *mdb)
5526{
Vivien Didelot04bed142016-08-31 18:06:13 -04005527 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005528 int err;
5529
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005530 mv88e6xxx_reg_lock(chip);
Vivien Didelotd8291a92019-09-07 16:00:47 -04005531 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid, 0);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005532 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005533
5534 return err;
5535}
5536
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005537static int mv88e6xxx_port_mirror_add(struct dsa_switch *ds, int port,
5538 struct dsa_mall_mirror_tc_entry *mirror,
5539 bool ingress)
5540{
5541 enum mv88e6xxx_egress_direction direction = ingress ?
5542 MV88E6XXX_EGRESS_DIR_INGRESS :
5543 MV88E6XXX_EGRESS_DIR_EGRESS;
5544 struct mv88e6xxx_chip *chip = ds->priv;
5545 bool other_mirrors = false;
5546 int i;
5547 int err;
5548
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005549 mutex_lock(&chip->reg_lock);
5550 if ((ingress ? chip->ingress_dest_port : chip->egress_dest_port) !=
5551 mirror->to_local_port) {
5552 for (i = 0; i < mv88e6xxx_num_ports(chip); i++)
5553 other_mirrors |= ingress ?
5554 chip->ports[i].mirror_ingress :
5555 chip->ports[i].mirror_egress;
5556
5557 /* Can't change egress port when other mirror is active */
5558 if (other_mirrors) {
5559 err = -EBUSY;
5560 goto out;
5561 }
5562
Marek Behún2fda45f2021-03-17 14:46:41 +01005563 err = mv88e6xxx_set_egress_port(chip, direction,
5564 mirror->to_local_port);
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005565 if (err)
5566 goto out;
5567 }
5568
5569 err = mv88e6xxx_port_set_mirror(chip, port, direction, true);
5570out:
5571 mutex_unlock(&chip->reg_lock);
5572
5573 return err;
5574}
5575
5576static void mv88e6xxx_port_mirror_del(struct dsa_switch *ds, int port,
5577 struct dsa_mall_mirror_tc_entry *mirror)
5578{
5579 enum mv88e6xxx_egress_direction direction = mirror->ingress ?
5580 MV88E6XXX_EGRESS_DIR_INGRESS :
5581 MV88E6XXX_EGRESS_DIR_EGRESS;
5582 struct mv88e6xxx_chip *chip = ds->priv;
5583 bool other_mirrors = false;
5584 int i;
5585
5586 mutex_lock(&chip->reg_lock);
5587 if (mv88e6xxx_port_set_mirror(chip, port, direction, false))
5588 dev_err(ds->dev, "p%d: failed to disable mirroring\n", port);
5589
5590 for (i = 0; i < mv88e6xxx_num_ports(chip); i++)
5591 other_mirrors |= mirror->ingress ?
5592 chip->ports[i].mirror_ingress :
5593 chip->ports[i].mirror_egress;
5594
5595 /* Reset egress port when no other mirror is active */
5596 if (!other_mirrors) {
Marek Behún2fda45f2021-03-17 14:46:41 +01005597 if (mv88e6xxx_set_egress_port(chip, direction,
5598 dsa_upstream_port(ds, port)))
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005599 dev_err(ds->dev, "failed to set egress port\n");
5600 }
5601
5602 mutex_unlock(&chip->reg_lock);
5603}
5604
Vladimir Olteana8b659e2021-02-12 17:15:56 +02005605static int mv88e6xxx_port_pre_bridge_flags(struct dsa_switch *ds, int port,
5606 struct switchdev_brport_flags flags,
5607 struct netlink_ext_ack *extack)
5608{
5609 struct mv88e6xxx_chip *chip = ds->priv;
5610 const struct mv88e6xxx_ops *ops;
5611
Tobias Waldekranz041bd542021-03-18 20:25:39 +01005612 if (flags.mask & ~(BR_LEARNING | BR_FLOOD | BR_MCAST_FLOOD))
Vladimir Olteana8b659e2021-02-12 17:15:56 +02005613 return -EINVAL;
5614
5615 ops = chip->info->ops;
5616
5617 if ((flags.mask & BR_FLOOD) && !ops->port_set_ucast_flood)
5618 return -EINVAL;
5619
5620 if ((flags.mask & BR_MCAST_FLOOD) && !ops->port_set_mcast_flood)
5621 return -EINVAL;
5622
5623 return 0;
5624}
5625
5626static int mv88e6xxx_port_bridge_flags(struct dsa_switch *ds, int port,
5627 struct switchdev_brport_flags flags,
5628 struct netlink_ext_ack *extack)
Russell King4f859012019-02-20 15:35:05 -08005629{
5630 struct mv88e6xxx_chip *chip = ds->priv;
Tobias Waldekranz041bd542021-03-18 20:25:39 +01005631 bool do_fast_age = false;
Russell King4f859012019-02-20 15:35:05 -08005632 int err = -EOPNOTSUPP;
5633
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005634 mv88e6xxx_reg_lock(chip);
Vladimir Olteana8b659e2021-02-12 17:15:56 +02005635
Tobias Waldekranz041bd542021-03-18 20:25:39 +01005636 if (flags.mask & BR_LEARNING) {
5637 bool learning = !!(flags.val & BR_LEARNING);
5638 u16 pav = learning ? (1 << port) : 0;
5639
5640 err = mv88e6xxx_port_set_assoc_vector(chip, port, pav);
5641 if (err)
5642 goto out;
5643
5644 if (!learning)
5645 do_fast_age = true;
5646 }
5647
Vladimir Olteana8b659e2021-02-12 17:15:56 +02005648 if (flags.mask & BR_FLOOD) {
5649 bool unicast = !!(flags.val & BR_FLOOD);
5650
5651 err = chip->info->ops->port_set_ucast_flood(chip, port,
5652 unicast);
5653 if (err)
5654 goto out;
5655 }
5656
5657 if (flags.mask & BR_MCAST_FLOOD) {
5658 bool multicast = !!(flags.val & BR_MCAST_FLOOD);
5659
5660 err = chip->info->ops->port_set_mcast_flood(chip, port,
5661 multicast);
5662 if (err)
5663 goto out;
5664 }
5665
5666out:
5667 mv88e6xxx_reg_unlock(chip);
5668
Tobias Waldekranz041bd542021-03-18 20:25:39 +01005669 if (do_fast_age)
5670 mv88e6xxx_port_fast_age(ds, port);
5671
Vladimir Olteana8b659e2021-02-12 17:15:56 +02005672 return err;
5673}
5674
5675static int mv88e6xxx_port_set_mrouter(struct dsa_switch *ds, int port,
5676 bool mrouter,
5677 struct netlink_ext_ack *extack)
5678{
5679 struct mv88e6xxx_chip *chip = ds->priv;
5680 int err;
5681
5682 if (!chip->info->ops->port_set_mcast_flood)
5683 return -EOPNOTSUPP;
5684
5685 mv88e6xxx_reg_lock(chip);
5686 err = chip->info->ops->port_set_mcast_flood(chip, port, mrouter);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005687 mv88e6xxx_reg_unlock(chip);
Russell King4f859012019-02-20 15:35:05 -08005688
5689 return err;
5690}
5691
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01005692static bool mv88e6xxx_lag_can_offload(struct dsa_switch *ds,
5693 struct net_device *lag,
5694 struct netdev_lag_upper_info *info)
5695{
Tobias Waldekranzb80dc512021-01-15 13:52:59 +01005696 struct mv88e6xxx_chip *chip = ds->priv;
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01005697 struct dsa_port *dp;
5698 int id, members = 0;
5699
Tobias Waldekranzb80dc512021-01-15 13:52:59 +01005700 if (!mv88e6xxx_has_lag(chip))
5701 return false;
5702
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01005703 id = dsa_lag_id(ds->dst, lag);
5704 if (id < 0 || id >= ds->num_lag_ids)
5705 return false;
5706
5707 dsa_lag_foreach_port(dp, ds->dst, lag)
5708 /* Includes the port joining the LAG */
5709 members++;
5710
5711 if (members > 8)
5712 return false;
5713
5714 /* We could potentially relax this to include active
5715 * backup in the future.
5716 */
5717 if (info->tx_type != NETDEV_LAG_TX_TYPE_HASH)
5718 return false;
5719
5720 /* Ideally we would also validate that the hash type matches
5721 * the hardware. Alas, this is always set to unknown on team
5722 * interfaces.
5723 */
5724 return true;
5725}
5726
5727static int mv88e6xxx_lag_sync_map(struct dsa_switch *ds, struct net_device *lag)
5728{
5729 struct mv88e6xxx_chip *chip = ds->priv;
5730 struct dsa_port *dp;
5731 u16 map = 0;
5732 int id;
5733
5734 id = dsa_lag_id(ds->dst, lag);
5735
5736 /* Build the map of all ports to distribute flows destined for
5737 * this LAG. This can be either a local user port, or a DSA
5738 * port if the LAG port is on a remote chip.
5739 */
5740 dsa_lag_foreach_port(dp, ds->dst, lag)
5741 map |= BIT(dsa_towards_port(ds, dp->ds->index, dp->index));
5742
5743 return mv88e6xxx_g2_trunk_mapping_write(chip, id, map);
5744}
5745
5746static const u8 mv88e6xxx_lag_mask_table[8][8] = {
5747 /* Row number corresponds to the number of active members in a
5748 * LAG. Each column states which of the eight hash buckets are
5749 * mapped to the column:th port in the LAG.
5750 *
5751 * Example: In a LAG with three active ports, the second port
5752 * ([2][1]) would be selected for traffic mapped to buckets
5753 * 3,4,5 (0x38).
5754 */
5755 { 0xff, 0, 0, 0, 0, 0, 0, 0 },
5756 { 0x0f, 0xf0, 0, 0, 0, 0, 0, 0 },
5757 { 0x07, 0x38, 0xc0, 0, 0, 0, 0, 0 },
5758 { 0x03, 0x0c, 0x30, 0xc0, 0, 0, 0, 0 },
5759 { 0x03, 0x0c, 0x30, 0x40, 0x80, 0, 0, 0 },
5760 { 0x03, 0x0c, 0x10, 0x20, 0x40, 0x80, 0, 0 },
5761 { 0x03, 0x04, 0x08, 0x10, 0x20, 0x40, 0x80, 0 },
5762 { 0x01, 0x02, 0x04, 0x08, 0x10, 0x20, 0x40, 0x80 },
5763};
5764
5765static void mv88e6xxx_lag_set_port_mask(u16 *mask, int port,
5766 int num_tx, int nth)
5767{
5768 u8 active = 0;
5769 int i;
5770
5771 num_tx = num_tx <= 8 ? num_tx : 8;
5772 if (nth < num_tx)
5773 active = mv88e6xxx_lag_mask_table[num_tx - 1][nth];
5774
5775 for (i = 0; i < 8; i++) {
5776 if (BIT(i) & active)
5777 mask[i] |= BIT(port);
5778 }
5779}
5780
5781static int mv88e6xxx_lag_sync_masks(struct dsa_switch *ds)
5782{
5783 struct mv88e6xxx_chip *chip = ds->priv;
5784 unsigned int id, num_tx;
5785 struct net_device *lag;
5786 struct dsa_port *dp;
5787 int i, err, nth;
5788 u16 mask[8];
5789 u16 ivec;
5790
5791 /* Assume no port is a member of any LAG. */
5792 ivec = BIT(mv88e6xxx_num_ports(chip)) - 1;
5793
5794 /* Disable all masks for ports that _are_ members of a LAG. */
5795 list_for_each_entry(dp, &ds->dst->ports, list) {
5796 if (!dp->lag_dev || dp->ds != ds)
5797 continue;
5798
5799 ivec &= ~BIT(dp->index);
5800 }
5801
5802 for (i = 0; i < 8; i++)
5803 mask[i] = ivec;
5804
5805 /* Enable the correct subset of masks for all LAG ports that
5806 * are in the Tx set.
5807 */
5808 dsa_lags_foreach_id(id, ds->dst) {
5809 lag = dsa_lag_dev(ds->dst, id);
5810 if (!lag)
5811 continue;
5812
5813 num_tx = 0;
5814 dsa_lag_foreach_port(dp, ds->dst, lag) {
5815 if (dp->lag_tx_enabled)
5816 num_tx++;
5817 }
5818
5819 if (!num_tx)
5820 continue;
5821
5822 nth = 0;
5823 dsa_lag_foreach_port(dp, ds->dst, lag) {
5824 if (!dp->lag_tx_enabled)
5825 continue;
5826
5827 if (dp->ds == ds)
5828 mv88e6xxx_lag_set_port_mask(mask, dp->index,
5829 num_tx, nth);
5830
5831 nth++;
5832 }
5833 }
5834
5835 for (i = 0; i < 8; i++) {
5836 err = mv88e6xxx_g2_trunk_mask_write(chip, i, true, mask[i]);
5837 if (err)
5838 return err;
5839 }
5840
5841 return 0;
5842}
5843
5844static int mv88e6xxx_lag_sync_masks_map(struct dsa_switch *ds,
5845 struct net_device *lag)
5846{
5847 int err;
5848
5849 err = mv88e6xxx_lag_sync_masks(ds);
5850
5851 if (!err)
5852 err = mv88e6xxx_lag_sync_map(ds, lag);
5853
5854 return err;
5855}
5856
5857static int mv88e6xxx_port_lag_change(struct dsa_switch *ds, int port)
5858{
5859 struct mv88e6xxx_chip *chip = ds->priv;
5860 int err;
5861
5862 mv88e6xxx_reg_lock(chip);
5863 err = mv88e6xxx_lag_sync_masks(ds);
5864 mv88e6xxx_reg_unlock(chip);
5865 return err;
5866}
5867
5868static int mv88e6xxx_port_lag_join(struct dsa_switch *ds, int port,
5869 struct net_device *lag,
5870 struct netdev_lag_upper_info *info)
5871{
5872 struct mv88e6xxx_chip *chip = ds->priv;
5873 int err, id;
5874
5875 if (!mv88e6xxx_lag_can_offload(ds, lag, info))
5876 return -EOPNOTSUPP;
5877
5878 id = dsa_lag_id(ds->dst, lag);
5879
5880 mv88e6xxx_reg_lock(chip);
5881
5882 err = mv88e6xxx_port_set_trunk(chip, port, true, id);
5883 if (err)
5884 goto err_unlock;
5885
5886 err = mv88e6xxx_lag_sync_masks_map(ds, lag);
5887 if (err)
5888 goto err_clear_trunk;
5889
5890 mv88e6xxx_reg_unlock(chip);
5891 return 0;
5892
5893err_clear_trunk:
5894 mv88e6xxx_port_set_trunk(chip, port, false, 0);
5895err_unlock:
5896 mv88e6xxx_reg_unlock(chip);
5897 return err;
5898}
5899
5900static int mv88e6xxx_port_lag_leave(struct dsa_switch *ds, int port,
5901 struct net_device *lag)
5902{
5903 struct mv88e6xxx_chip *chip = ds->priv;
5904 int err_sync, err_trunk;
5905
5906 mv88e6xxx_reg_lock(chip);
5907 err_sync = mv88e6xxx_lag_sync_masks_map(ds, lag);
5908 err_trunk = mv88e6xxx_port_set_trunk(chip, port, false, 0);
5909 mv88e6xxx_reg_unlock(chip);
5910 return err_sync ? : err_trunk;
5911}
5912
5913static int mv88e6xxx_crosschip_lag_change(struct dsa_switch *ds, int sw_index,
5914 int port)
5915{
5916 struct mv88e6xxx_chip *chip = ds->priv;
5917 int err;
5918
5919 mv88e6xxx_reg_lock(chip);
5920 err = mv88e6xxx_lag_sync_masks(ds);
5921 mv88e6xxx_reg_unlock(chip);
5922 return err;
5923}
5924
5925static int mv88e6xxx_crosschip_lag_join(struct dsa_switch *ds, int sw_index,
5926 int port, struct net_device *lag,
5927 struct netdev_lag_upper_info *info)
5928{
5929 struct mv88e6xxx_chip *chip = ds->priv;
5930 int err;
5931
5932 if (!mv88e6xxx_lag_can_offload(ds, lag, info))
5933 return -EOPNOTSUPP;
5934
5935 mv88e6xxx_reg_lock(chip);
5936
5937 err = mv88e6xxx_lag_sync_masks_map(ds, lag);
5938 if (err)
5939 goto unlock;
5940
5941 err = mv88e6xxx_pvt_map(chip, sw_index, port);
5942
5943unlock:
5944 mv88e6xxx_reg_unlock(chip);
5945 return err;
5946}
5947
5948static int mv88e6xxx_crosschip_lag_leave(struct dsa_switch *ds, int sw_index,
5949 int port, struct net_device *lag)
5950{
5951 struct mv88e6xxx_chip *chip = ds->priv;
5952 int err_sync, err_pvt;
5953
5954 mv88e6xxx_reg_lock(chip);
5955 err_sync = mv88e6xxx_lag_sync_masks_map(ds, lag);
5956 err_pvt = mv88e6xxx_pvt_map(chip, sw_index, port);
5957 mv88e6xxx_reg_unlock(chip);
5958 return err_sync ? : err_pvt;
5959}
5960
Florian Fainellia82f67a2017-01-08 14:52:08 -08005961static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunn7b314362016-08-22 16:01:01 +02005962 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005963 .setup = mv88e6xxx_setup,
Andrew Lunn23e8b472019-10-25 01:03:52 +02005964 .teardown = mv88e6xxx_teardown,
Russell Kingc9a23562018-05-10 13:17:35 -07005965 .phylink_validate = mv88e6xxx_validate,
Russell Kinga5a68582020-03-14 10:15:43 +00005966 .phylink_mac_link_state = mv88e6xxx_serdes_pcs_get_state,
Russell Kingc9a23562018-05-10 13:17:35 -07005967 .phylink_mac_config = mv88e6xxx_mac_config,
Russell Kinga5a68582020-03-14 10:15:43 +00005968 .phylink_mac_an_restart = mv88e6xxx_serdes_pcs_an_restart,
Russell Kingc9a23562018-05-10 13:17:35 -07005969 .phylink_mac_link_down = mv88e6xxx_mac_link_down,
5970 .phylink_mac_link_up = mv88e6xxx_mac_link_up,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005971 .get_strings = mv88e6xxx_get_strings,
5972 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
5973 .get_sset_count = mv88e6xxx_get_sset_count,
Andrew Lunn04aca992017-05-26 01:03:24 +02005974 .port_enable = mv88e6xxx_port_enable,
5975 .port_disable = mv88e6xxx_port_disable,
Andrew Lunn2a550ae2020-07-11 22:32:05 +02005976 .port_max_mtu = mv88e6xxx_get_max_mtu,
5977 .port_change_mtu = mv88e6xxx_change_mtu,
Vivien Didelot08f50062017-08-01 16:32:41 -04005978 .get_mac_eee = mv88e6xxx_get_mac_eee,
5979 .set_mac_eee = mv88e6xxx_set_mac_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02005980 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005981 .get_eeprom = mv88e6xxx_get_eeprom,
5982 .set_eeprom = mv88e6xxx_set_eeprom,
5983 .get_regs_len = mv88e6xxx_get_regs_len,
5984 .get_regs = mv88e6xxx_get_regs,
Vivien Didelotda7dc872019-09-07 16:00:49 -04005985 .get_rxnfc = mv88e6xxx_get_rxnfc,
5986 .set_rxnfc = mv88e6xxx_set_rxnfc,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04005987 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005988 .port_bridge_join = mv88e6xxx_port_bridge_join,
5989 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02005990 .port_pre_bridge_flags = mv88e6xxx_port_pre_bridge_flags,
5991 .port_bridge_flags = mv88e6xxx_port_bridge_flags,
5992 .port_set_mrouter = mv88e6xxx_port_set_mrouter,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005993 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04005994 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005995 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005996 .port_vlan_add = mv88e6xxx_port_vlan_add,
5997 .port_vlan_del = mv88e6xxx_port_vlan_del,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005998 .port_fdb_add = mv88e6xxx_port_fdb_add,
5999 .port_fdb_del = mv88e6xxx_port_fdb_del,
6000 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04006001 .port_mdb_add = mv88e6xxx_port_mdb_add,
6002 .port_mdb_del = mv88e6xxx_port_mdb_del,
Iwan R Timmerf0942e02019-11-07 22:11:14 +01006003 .port_mirror_add = mv88e6xxx_port_mirror_add,
6004 .port_mirror_del = mv88e6xxx_port_mirror_del,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04006005 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
6006 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01006007 .port_hwtstamp_set = mv88e6xxx_port_hwtstamp_set,
6008 .port_hwtstamp_get = mv88e6xxx_port_hwtstamp_get,
6009 .port_txtstamp = mv88e6xxx_port_txtstamp,
6010 .port_rxtstamp = mv88e6xxx_port_rxtstamp,
6011 .get_ts_info = mv88e6xxx_get_ts_info,
Andrew Lunn23e8b472019-10-25 01:03:52 +02006012 .devlink_param_get = mv88e6xxx_devlink_param_get,
6013 .devlink_param_set = mv88e6xxx_devlink_param_set,
Andrew Lunn93157302020-09-18 21:11:09 +02006014 .devlink_info_get = mv88e6xxx_devlink_info_get,
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01006015 .port_lag_change = mv88e6xxx_port_lag_change,
6016 .port_lag_join = mv88e6xxx_port_lag_join,
6017 .port_lag_leave = mv88e6xxx_port_lag_leave,
6018 .crosschip_lag_change = mv88e6xxx_crosschip_lag_change,
6019 .crosschip_lag_join = mv88e6xxx_crosschip_lag_join,
6020 .crosschip_lag_leave = mv88e6xxx_crosschip_lag_leave,
Vivien Didelotf81ec902016-05-09 13:22:58 -04006021};
6022
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08006023static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006024{
Vivien Didelotfad09c72016-06-21 12:28:20 -04006025 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006026 struct dsa_switch *ds;
6027
Vivien Didelot7e99e342019-10-21 16:51:30 -04006028 ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006029 if (!ds)
6030 return -ENOMEM;
6031
Vivien Didelot7e99e342019-10-21 16:51:30 -04006032 ds->dev = dev;
6033 ds->num_ports = mv88e6xxx_num_ports(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04006034 ds->priv = chip;
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006035 ds->dev = dev;
Vivien Didelot9d490b42016-08-23 12:38:56 -04006036 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04006037 ds->ageing_time_min = chip->info->age_time_coeff;
6038 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006039
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01006040 /* Some chips support up to 32, but that requires enabling the
6041 * 5-bit port mode, which we do not support. 640k^W16 ought to
6042 * be enough for anyone.
6043 */
Tobias Waldekranzb80dc512021-01-15 13:52:59 +01006044 ds->num_lag_ids = mv88e6xxx_has_lag(chip) ? 16 : 0;
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01006045
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006046 dev_set_drvdata(dev, ds);
6047
Vivien Didelot23c9ee42017-05-26 18:12:51 -04006048 return dsa_register_switch(ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006049}
6050
Vivien Didelotfad09c72016-06-21 12:28:20 -04006051static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006052{
Vivien Didelotfad09c72016-06-21 12:28:20 -04006053 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006054}
6055
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006056static const void *pdata_device_get_match_data(struct device *dev)
6057{
6058 const struct of_device_id *matches = dev->driver->of_match_table;
6059 const struct dsa_mv88e6xxx_pdata *pdata = dev->platform_data;
6060
6061 for (; matches->name[0] || matches->type[0] || matches->compatible[0];
6062 matches++) {
6063 if (!strcmp(pdata->compatible, matches->compatible))
6064 return matches->data;
6065 }
6066 return NULL;
6067}
6068
Miquel Raynalbcd3d9d2019-02-05 12:07:28 +01006069/* There is no suspend to RAM support at DSA level yet, the switch configuration
6070 * would be lost after a power cycle so prevent it to be suspended.
6071 */
6072static int __maybe_unused mv88e6xxx_suspend(struct device *dev)
6073{
6074 return -EOPNOTSUPP;
6075}
6076
6077static int __maybe_unused mv88e6xxx_resume(struct device *dev)
6078{
6079 return 0;
6080}
6081
6082static SIMPLE_DEV_PM_OPS(mv88e6xxx_pm_ops, mv88e6xxx_suspend, mv88e6xxx_resume);
6083
Vivien Didelot57d32312016-06-20 13:13:58 -04006084static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006085{
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006086 struct dsa_mv88e6xxx_pdata *pdata = mdiodev->dev.platform_data;
David S. Miller7ddae242018-05-20 19:04:24 -04006087 const struct mv88e6xxx_info *compat_info = NULL;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006088 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02006089 struct device_node *np = dev->of_node;
Vivien Didelotfad09c72016-06-21 12:28:20 -04006090 struct mv88e6xxx_chip *chip;
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006091 int port;
Andrew Lunn52638f72016-05-10 23:27:22 +02006092 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006093
Andrew Lunn7bb8c992018-05-31 00:15:42 +02006094 if (!np && !pdata)
6095 return -EINVAL;
6096
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006097 if (np)
6098 compat_info = of_device_get_match_data(dev);
6099
6100 if (pdata) {
6101 compat_info = pdata_device_get_match_data(dev);
6102
6103 if (!pdata->netdev)
6104 return -EINVAL;
6105
6106 for (port = 0; port < DSA_MAX_PORTS; port++) {
6107 if (!(pdata->enabled_ports & (1 << port)))
6108 continue;
6109 if (strcmp(pdata->cd.port_names[port], "cpu"))
6110 continue;
6111 pdata->cd.netdev[port] = &pdata->netdev->dev;
6112 break;
6113 }
6114 }
6115
Vivien Didelotcaac8542016-06-20 13:14:09 -04006116 if (!compat_info)
6117 return -EINVAL;
6118
Vivien Didelotfad09c72016-06-21 12:28:20 -04006119 chip = mv88e6xxx_alloc_chip(dev);
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006120 if (!chip) {
6121 err = -ENOMEM;
6122 goto out;
6123 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006124
Vivien Didelotfad09c72016-06-21 12:28:20 -04006125 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04006126
Vivien Didelotfad09c72016-06-21 12:28:20 -04006127 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04006128 if (err)
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006129 goto out;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006130
Andrew Lunnb4308f02016-11-21 23:26:55 +01006131 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006132 if (IS_ERR(chip->reset)) {
6133 err = PTR_ERR(chip->reset);
6134 goto out;
6135 }
Baruch Siach7b75e492019-06-27 21:17:39 +03006136 if (chip->reset)
6137 usleep_range(1000, 2000);
Andrew Lunnb4308f02016-11-21 23:26:55 +01006138
Vivien Didelotfad09c72016-06-21 12:28:20 -04006139 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04006140 if (err)
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006141 goto out;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006142
Vivien Didelote57e5e72016-08-15 17:19:00 -04006143 mv88e6xxx_phy_init(chip);
6144
Andrew Lunn00baabe2018-05-19 22:31:35 +02006145 if (chip->info->ops->get_eeprom) {
6146 if (np)
6147 of_property_read_u32(np, "eeprom-length",
6148 &chip->eeprom_len);
6149 else
6150 chip->eeprom_len = pdata->eeprom_len;
6151 }
Andrew Lunnf8cd8752016-05-10 23:27:25 +02006152
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00006153 mv88e6xxx_reg_lock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006154 err = mv88e6xxx_switch_reset(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00006155 mv88e6xxx_reg_unlock(chip);
Andrew Lunnb516d452016-06-04 21:17:06 +02006156 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02006157 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02006158
Andrew Lunna27415d2019-05-01 00:10:50 +02006159 if (np) {
6160 chip->irq = of_irq_get(np, 0);
6161 if (chip->irq == -EPROBE_DEFER) {
6162 err = chip->irq;
6163 goto out;
6164 }
Andrew Lunn83c0afa2016-06-04 21:17:07 +02006165 }
6166
Andrew Lunna27415d2019-05-01 00:10:50 +02006167 if (pdata)
6168 chip->irq = pdata->irq;
6169
Andrew Lunn294d7112018-02-22 22:58:32 +01006170 /* Has to be performed before the MDIO bus is created, because
Uwe Kleine-Königa7087672018-03-20 10:44:41 +01006171 * the PHYs will link their interrupts to these interrupt
Andrew Lunn294d7112018-02-22 22:58:32 +01006172 * controllers
6173 */
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00006174 mv88e6xxx_reg_lock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01006175 if (chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02006176 err = mv88e6xxx_g1_irq_setup(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01006177 else
6178 err = mv88e6xxx_irq_poll_setup(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00006179 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006180
Andrew Lunn294d7112018-02-22 22:58:32 +01006181 if (err)
6182 goto out;
6183
6184 if (chip->info->g2_irqs > 0) {
6185 err = mv88e6xxx_g2_irq_setup(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006186 if (err)
Andrew Lunn294d7112018-02-22 22:58:32 +01006187 goto out_g1_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02006188 }
6189
Andrew Lunn294d7112018-02-22 22:58:32 +01006190 err = mv88e6xxx_g1_atu_prob_irq_setup(chip);
6191 if (err)
6192 goto out_g2_irq;
6193
6194 err = mv88e6xxx_g1_vtu_prob_irq_setup(chip);
6195 if (err)
6196 goto out_g1_atu_prob_irq;
6197
Andrew Lunna3c53be52017-01-24 14:53:50 +01006198 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02006199 if (err)
Andrew Lunn62eb1162018-01-14 02:32:45 +01006200 goto out_g1_vtu_prob_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02006201
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08006202 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006203 if (err)
6204 goto out_mdio;
6205
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006206 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02006207
6208out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01006209 mv88e6xxx_mdios_unregister(chip);
Andrew Lunn62eb1162018-01-14 02:32:45 +01006210out_g1_vtu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01006211 mv88e6xxx_g1_vtu_prob_irq_free(chip);
Andrew Lunn09776442018-01-14 02:32:44 +01006212out_g1_atu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01006213 mv88e6xxx_g1_atu_prob_irq_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006214out_g2_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01006215 if (chip->info->g2_irqs > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02006216 mv88e6xxx_g2_irq_free(chip);
6217out_g1_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01006218 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01006219 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01006220 else
6221 mv88e6xxx_irq_poll_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006222out:
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006223 if (pdata)
6224 dev_put(pdata->netdev);
6225
Andrew Lunndc30c352016-10-16 19:56:49 +02006226 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006227}
6228
6229static void mv88e6xxx_remove(struct mdio_device *mdiodev)
6230{
6231 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04006232 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006233
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01006234 if (chip->info->ptp_support) {
6235 mv88e6xxx_hwtstamp_free(chip);
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01006236 mv88e6xxx_ptp_free(chip);
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01006237 }
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01006238
Andrew Lunn930188c2016-08-22 16:01:03 +02006239 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04006240 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01006241 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006242
Andrew Lunn76f38f12018-03-17 20:21:09 +01006243 mv88e6xxx_g1_vtu_prob_irq_free(chip);
6244 mv88e6xxx_g1_atu_prob_irq_free(chip);
6245
6246 if (chip->info->g2_irqs > 0)
6247 mv88e6xxx_g2_irq_free(chip);
6248
Andrew Lunn76f38f12018-03-17 20:21:09 +01006249 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01006250 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn76f38f12018-03-17 20:21:09 +01006251 else
6252 mv88e6xxx_irq_poll_free(chip);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006253}
6254
6255static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04006256 {
6257 .compatible = "marvell,mv88e6085",
6258 .data = &mv88e6xxx_table[MV88E6085],
6259 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01006260 {
6261 .compatible = "marvell,mv88e6190",
6262 .data = &mv88e6xxx_table[MV88E6190],
6263 },
Rasmus Villemoes1f718362019-06-04 07:34:32 +00006264 {
6265 .compatible = "marvell,mv88e6250",
6266 .data = &mv88e6xxx_table[MV88E6250],
6267 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006268 { /* sentinel */ },
6269};
6270
6271MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
6272
6273static struct mdio_driver mv88e6xxx_driver = {
6274 .probe = mv88e6xxx_probe,
6275 .remove = mv88e6xxx_remove,
6276 .mdiodrv.driver = {
6277 .name = "mv88e6085",
6278 .of_match_table = mv88e6xxx_of_match,
Miquel Raynalbcd3d9d2019-02-05 12:07:28 +01006279 .pm = &mv88e6xxx_pm_ops,
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006280 },
6281};
6282
Andrew Lunn7324d502019-04-27 19:19:10 +02006283mdio_module_driver(mv88e6xxx_driver);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00006284
6285MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
6286MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
6287MODULE_LICENSE("GPL");