blob: 587959b78c7f774ff4b4fdef6d3b535f8af242a4 [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00002/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04003 * Marvell 88e6xxx Ethernet switch single-chip support
4 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00005 * Copyright (c) 2008 Marvell Semiconductor
6 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02007 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
8 *
Vivien Didelot4333d612017-03-28 15:10:36 -04009 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
10 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 */
12
Vivien Didelot19fb7f62019-08-09 18:47:55 -040013#include <linux/bitfield.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000014#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070015#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020016#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070017#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020018#include <linux/interrupt.h>
19#include <linux/irq.h>
20#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000021#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000022#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020023#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000024#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040025#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020026#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020027#include <linux/of_mdio.h>
Andrew Lunn877b7cb2018-05-19 22:31:34 +020028#include <linux/platform_data/mv88e6xxx.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000029#include <linux/netdevice.h>
Andrew Lunnc8c1b39a2015-11-20 03:56:24 +010030#include <linux/gpio/consumer.h>
Russell Kingc9a23562018-05-10 13:17:35 -070031#include <linux/phylink.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000032#include <net/dsa.h>
Vivien Didelotec561272016-09-02 14:45:33 -040033
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -040034#include "chip.h"
Andrew Lunn9dd43aa2020-09-18 21:11:05 +020035#include "devlink.h"
Vivien Didelota935c052016-09-29 12:21:53 -040036#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040037#include "global2.h"
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +010038#include "hwtstamp.h"
Andrew Lunn10fa5bf2017-05-26 01:03:20 +020039#include "phy.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +010041#include "ptp.h"
Andrew Lunn6d917822017-05-26 01:03:21 +020042#include "serdes.h"
Vivien Didelote7ba0fa2019-05-03 19:28:22 -040043#include "smi.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000044
Vivien Didelotfad09c72016-06-21 12:28:20 -040045static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040046{
Vivien Didelotfad09c72016-06-21 12:28:20 -040047 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
48 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040049 dump_stack();
50 }
51}
52
Vivien Didelotec561272016-09-02 14:45:33 -040053int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -040054{
55 int err;
56
Vivien Didelotfad09c72016-06-21 12:28:20 -040057 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -040058
Vivien Didelotfad09c72016-06-21 12:28:20 -040059 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040060 if (err)
61 return err;
62
Vivien Didelotfad09c72016-06-21 12:28:20 -040063 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -040064 addr, reg, *val);
65
66 return 0;
67}
68
Vivien Didelotec561272016-09-02 14:45:33 -040069int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -040070{
71 int err;
72
Vivien Didelotfad09c72016-06-21 12:28:20 -040073 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -040074
Vivien Didelotfad09c72016-06-21 12:28:20 -040075 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040076 if (err)
77 return err;
78
Vivien Didelotfad09c72016-06-21 12:28:20 -040079 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -040080 addr, reg, val);
81
82 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000083}
84
Vivien Didelot683f2242019-08-09 18:47:54 -040085int mv88e6xxx_wait_mask(struct mv88e6xxx_chip *chip, int addr, int reg,
86 u16 mask, u16 val)
87{
88 u16 data;
89 int err;
90 int i;
91
92 /* There's no bus specific operation to wait for a mask */
93 for (i = 0; i < 16; i++) {
94 err = mv88e6xxx_read(chip, addr, reg, &data);
95 if (err)
96 return err;
97
98 if ((data & mask) == val)
99 return 0;
100
101 usleep_range(1000, 2000);
102 }
103
104 dev_err(chip->dev, "Timeout while waiting for switch\n");
105 return -ETIMEDOUT;
106}
107
Vivien Didelot19fb7f62019-08-09 18:47:55 -0400108int mv88e6xxx_wait_bit(struct mv88e6xxx_chip *chip, int addr, int reg,
109 int bit, int val)
110{
111 return mv88e6xxx_wait_mask(chip, addr, reg, BIT(bit),
112 val ? BIT(bit) : 0x0000);
113}
114
Andrew Lunn10fa5bf2017-05-26 01:03:20 +0200115struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
Andrew Lunna3c53be52017-01-24 14:53:50 +0100116{
117 struct mv88e6xxx_mdio_bus *mdio_bus;
118
119 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
120 list);
121 if (!mdio_bus)
122 return NULL;
123
124 return mdio_bus->bus;
125}
126
Andrew Lunndc30c352016-10-16 19:56:49 +0200127static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
128{
129 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
130 unsigned int n = d->hwirq;
131
132 chip->g1_irq.masked |= (1 << n);
133}
134
135static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
136{
137 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
138 unsigned int n = d->hwirq;
139
140 chip->g1_irq.masked &= ~(1 << n);
141}
142
Andrew Lunn294d7112018-02-22 22:58:32 +0100143static irqreturn_t mv88e6xxx_g1_irq_thread_work(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200144{
Andrew Lunndc30c352016-10-16 19:56:49 +0200145 unsigned int nhandled = 0;
146 unsigned int sub_irq;
147 unsigned int n;
148 u16 reg;
John David Anglin7c0db242019-02-11 13:40:21 -0500149 u16 ctl1;
Andrew Lunndc30c352016-10-16 19:56:49 +0200150 int err;
151
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000152 mv88e6xxx_reg_lock(chip);
Vivien Didelot82466922017-06-15 12:13:59 -0400153 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000154 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200155
156 if (err)
157 goto out;
158
John David Anglin7c0db242019-02-11 13:40:21 -0500159 do {
160 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
161 if (reg & (1 << n)) {
162 sub_irq = irq_find_mapping(chip->g1_irq.domain,
163 n);
164 handle_nested_irq(sub_irq);
165 ++nhandled;
166 }
Andrew Lunndc30c352016-10-16 19:56:49 +0200167 }
John David Anglin7c0db242019-02-11 13:40:21 -0500168
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000169 mv88e6xxx_reg_lock(chip);
John David Anglin7c0db242019-02-11 13:40:21 -0500170 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &ctl1);
171 if (err)
172 goto unlock;
173 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
174unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000175 mv88e6xxx_reg_unlock(chip);
John David Anglin7c0db242019-02-11 13:40:21 -0500176 if (err)
177 goto out;
178 ctl1 &= GENMASK(chip->g1_irq.nirqs, 0);
179 } while (reg & ctl1);
180
Andrew Lunndc30c352016-10-16 19:56:49 +0200181out:
182 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
183}
184
Andrew Lunn294d7112018-02-22 22:58:32 +0100185static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
186{
187 struct mv88e6xxx_chip *chip = dev_id;
188
189 return mv88e6xxx_g1_irq_thread_work(chip);
190}
191
Andrew Lunndc30c352016-10-16 19:56:49 +0200192static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
193{
194 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
195
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000196 mv88e6xxx_reg_lock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200197}
198
199static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
200{
201 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
202 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
203 u16 reg;
204 int err;
205
Vivien Didelotd77f4322017-06-15 12:14:03 -0400206 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200207 if (err)
208 goto out;
209
210 reg &= ~mask;
211 reg |= (~chip->g1_irq.masked & mask);
212
Vivien Didelotd77f4322017-06-15 12:14:03 -0400213 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200214 if (err)
215 goto out;
216
217out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000218 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200219}
220
Bhumika Goyal6eb15e22017-08-19 16:25:52 +0530221static const struct irq_chip mv88e6xxx_g1_irq_chip = {
Andrew Lunndc30c352016-10-16 19:56:49 +0200222 .name = "mv88e6xxx-g1",
223 .irq_mask = mv88e6xxx_g1_irq_mask,
224 .irq_unmask = mv88e6xxx_g1_irq_unmask,
225 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
226 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
227};
228
229static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
230 unsigned int irq,
231 irq_hw_number_t hwirq)
232{
233 struct mv88e6xxx_chip *chip = d->host_data;
234
235 irq_set_chip_data(irq, d->host_data);
236 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
237 irq_set_noprobe(irq);
238
239 return 0;
240}
241
242static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
243 .map = mv88e6xxx_g1_irq_domain_map,
244 .xlate = irq_domain_xlate_twocell,
245};
246
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200247/* To be called with reg_lock held */
Andrew Lunn294d7112018-02-22 22:58:32 +0100248static void mv88e6xxx_g1_irq_free_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200249{
250 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100251 u16 mask;
252
Vivien Didelotd77f4322017-06-15 12:14:03 -0400253 mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100254 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400255 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3460a572016-11-20 20:14:16 +0100256
Andreas Färber5edef2f2016-11-27 23:26:28 +0100257 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100258 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200259 irq_dispose_mapping(virq);
260 }
261
Andrew Lunna3db3d32016-11-20 20:14:14 +0100262 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200263}
264
Andrew Lunn294d7112018-02-22 22:58:32 +0100265static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
266{
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200267 /*
268 * free_irq must be called without reg_lock taken because the irq
269 * handler takes this lock, too.
270 */
Andrew Lunn294d7112018-02-22 22:58:32 +0100271 free_irq(chip->irq, chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200272
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000273 mv88e6xxx_reg_lock(chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200274 mv88e6xxx_g1_irq_free_common(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000275 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100276}
277
278static int mv88e6xxx_g1_irq_setup_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200279{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100280 int err, irq, virq;
281 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200282
283 chip->g1_irq.nirqs = chip->info->g1_irqs;
284 chip->g1_irq.domain = irq_domain_add_simple(
285 NULL, chip->g1_irq.nirqs, 0,
286 &mv88e6xxx_g1_irq_domain_ops, chip);
287 if (!chip->g1_irq.domain)
288 return -ENOMEM;
289
290 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
291 irq_create_mapping(chip->g1_irq.domain, irq);
292
293 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
294 chip->g1_irq.masked = ~0;
295
Vivien Didelotd77f4322017-06-15 12:14:03 -0400296 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200297 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100298 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200299
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100300 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200301
Vivien Didelotd77f4322017-06-15 12:14:03 -0400302 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200303 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100304 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200305
306 /* Reading the interrupt status clears (most of) them */
Vivien Didelot82466922017-06-15 12:13:59 -0400307 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200308 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100309 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200310
Andrew Lunndc30c352016-10-16 19:56:49 +0200311 return 0;
312
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100313out_disable:
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100314 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400315 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100316
317out_mapping:
318 for (irq = 0; irq < 16; irq++) {
319 virq = irq_find_mapping(chip->g1_irq.domain, irq);
320 irq_dispose_mapping(virq);
321 }
322
323 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200324
325 return err;
326}
327
Andrew Lunn294d7112018-02-22 22:58:32 +0100328static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
329{
Andrew Lunnf6d97582019-02-23 17:43:56 +0100330 static struct lock_class_key lock_key;
331 static struct lock_class_key request_key;
Andrew Lunn294d7112018-02-22 22:58:32 +0100332 int err;
333
334 err = mv88e6xxx_g1_irq_setup_common(chip);
335 if (err)
336 return err;
337
Andrew Lunnf6d97582019-02-23 17:43:56 +0100338 /* These lock classes tells lockdep that global 1 irqs are in
339 * a different category than their parent GPIO, so it won't
340 * report false recursion.
341 */
342 irq_set_lockdep_class(chip->irq, &lock_key, &request_key);
343
Andrew Lunn30953832020-01-06 17:13:48 +0100344 snprintf(chip->irq_name, sizeof(chip->irq_name),
345 "mv88e6xxx-%s", dev_name(chip->dev));
346
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000347 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100348 err = request_threaded_irq(chip->irq, NULL,
349 mv88e6xxx_g1_irq_thread_fn,
Marek Behún03403762018-08-30 02:13:50 +0200350 IRQF_ONESHOT | IRQF_SHARED,
Andrew Lunn30953832020-01-06 17:13:48 +0100351 chip->irq_name, chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000352 mv88e6xxx_reg_lock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100353 if (err)
354 mv88e6xxx_g1_irq_free_common(chip);
355
356 return err;
357}
358
359static void mv88e6xxx_irq_poll(struct kthread_work *work)
360{
361 struct mv88e6xxx_chip *chip = container_of(work,
362 struct mv88e6xxx_chip,
363 irq_poll_work.work);
364 mv88e6xxx_g1_irq_thread_work(chip);
365
366 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
367 msecs_to_jiffies(100));
368}
369
370static int mv88e6xxx_irq_poll_setup(struct mv88e6xxx_chip *chip)
371{
372 int err;
373
374 err = mv88e6xxx_g1_irq_setup_common(chip);
375 if (err)
376 return err;
377
378 kthread_init_delayed_work(&chip->irq_poll_work,
379 mv88e6xxx_irq_poll);
380
Florian Fainelli3f8b8692019-02-21 20:09:27 -0800381 chip->kworker = kthread_create_worker(0, "%s", dev_name(chip->dev));
Andrew Lunn294d7112018-02-22 22:58:32 +0100382 if (IS_ERR(chip->kworker))
383 return PTR_ERR(chip->kworker);
384
385 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
386 msecs_to_jiffies(100));
387
388 return 0;
389}
390
391static void mv88e6xxx_irq_poll_free(struct mv88e6xxx_chip *chip)
392{
393 kthread_cancel_delayed_work_sync(&chip->irq_poll_work);
394 kthread_destroy_worker(chip->kworker);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200395
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000396 mv88e6xxx_reg_lock(chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200397 mv88e6xxx_g1_irq_free_common(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000398 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100399}
400
Russell King64d47d52020-03-14 10:15:38 +0000401static int mv88e6xxx_port_config_interface(struct mv88e6xxx_chip *chip,
402 int port, phy_interface_t interface)
403{
404 int err;
405
406 if (chip->info->ops->port_set_rgmii_delay) {
407 err = chip->info->ops->port_set_rgmii_delay(chip, port,
408 interface);
409 if (err && err != -EOPNOTSUPP)
410 return err;
411 }
412
413 if (chip->info->ops->port_set_cmode) {
414 err = chip->info->ops->port_set_cmode(chip, port,
415 interface);
416 if (err && err != -EOPNOTSUPP)
417 return err;
418 }
419
420 return 0;
421}
422
Russell Kinga5a68582020-03-14 10:15:43 +0000423static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
424 int link, int speed, int duplex, int pause,
425 phy_interface_t mode)
Vivien Didelotd78343d2016-11-04 03:23:36 +0100426{
427 int err;
428
429 if (!chip->info->ops->port_set_link)
430 return 0;
431
432 /* Port's MAC control must not be changed unless the link is down */
Hubert Feurstein43c8e0a2019-07-30 12:11:42 +0200433 err = chip->info->ops->port_set_link(chip, port, LINK_FORCED_DOWN);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100434 if (err)
435 return err;
436
Russell Kingf365c6f2020-03-14 10:15:53 +0000437 if (chip->info->ops->port_set_speed_duplex) {
438 err = chip->info->ops->port_set_speed_duplex(chip, port,
439 speed, duplex);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100440 if (err && err != -EOPNOTSUPP)
441 goto restore_link;
442 }
443
Andrew Lunn7cbbee02019-03-08 01:21:27 +0100444 if (speed == SPEED_MAX && chip->info->ops->port_max_speed_mode)
445 mode = chip->info->ops->port_max_speed_mode(port);
446
Andrew Lunn54186b92018-08-09 15:38:37 +0200447 if (chip->info->ops->port_set_pause) {
448 err = chip->info->ops->port_set_pause(chip, port, pause);
449 if (err)
450 goto restore_link;
451 }
452
Russell King64d47d52020-03-14 10:15:38 +0000453 err = mv88e6xxx_port_config_interface(chip, port, mode);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100454restore_link:
455 if (chip->info->ops->port_set_link(chip, port, link))
Vivien Didelot774439e52017-06-08 18:34:08 -0400456 dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100457
458 return err;
459}
460
Marek Vasutd700ec42018-09-12 00:15:24 +0200461static int mv88e6xxx_phy_is_internal(struct dsa_switch *ds, int port)
462{
463 struct mv88e6xxx_chip *chip = ds->priv;
464
465 return port < chip->info->num_internal_phys;
466}
467
Russell King5d5b2312020-03-14 10:16:03 +0000468static int mv88e6xxx_port_ppu_updates(struct mv88e6xxx_chip *chip, int port)
469{
470 u16 reg;
471 int err;
472
473 err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &reg);
474 if (err) {
475 dev_err(chip->dev,
476 "p%d: %s: failed to read port status\n",
477 port, __func__);
478 return err;
479 }
480
481 return !!(reg & MV88E6XXX_PORT_STS_PHY_DETECT);
482}
483
Russell Kinga5a68582020-03-14 10:15:43 +0000484static int mv88e6xxx_serdes_pcs_get_state(struct dsa_switch *ds, int port,
485 struct phylink_link_state *state)
486{
487 struct mv88e6xxx_chip *chip = ds->priv;
Pavana Sharma193c5b22021-03-17 14:46:40 +0100488 int lane;
Russell Kinga5a68582020-03-14 10:15:43 +0000489 int err;
490
491 mv88e6xxx_reg_lock(chip);
492 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +0100493 if (lane >= 0 && chip->info->ops->serdes_pcs_get_state)
Russell Kinga5a68582020-03-14 10:15:43 +0000494 err = chip->info->ops->serdes_pcs_get_state(chip, port, lane,
495 state);
496 else
497 err = -EOPNOTSUPP;
498 mv88e6xxx_reg_unlock(chip);
499
500 return err;
501}
502
503static int mv88e6xxx_serdes_pcs_config(struct mv88e6xxx_chip *chip, int port,
504 unsigned int mode,
505 phy_interface_t interface,
506 const unsigned long *advertise)
507{
508 const struct mv88e6xxx_ops *ops = chip->info->ops;
Pavana Sharma193c5b22021-03-17 14:46:40 +0100509 int lane;
Russell Kinga5a68582020-03-14 10:15:43 +0000510
511 if (ops->serdes_pcs_config) {
512 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +0100513 if (lane >= 0)
Russell Kinga5a68582020-03-14 10:15:43 +0000514 return ops->serdes_pcs_config(chip, port, lane, mode,
515 interface, advertise);
516 }
517
518 return 0;
519}
520
521static void mv88e6xxx_serdes_pcs_an_restart(struct dsa_switch *ds, int port)
522{
523 struct mv88e6xxx_chip *chip = ds->priv;
524 const struct mv88e6xxx_ops *ops;
525 int err = 0;
Pavana Sharma193c5b22021-03-17 14:46:40 +0100526 int lane;
Russell Kinga5a68582020-03-14 10:15:43 +0000527
528 ops = chip->info->ops;
529
530 if (ops->serdes_pcs_an_restart) {
531 mv88e6xxx_reg_lock(chip);
532 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +0100533 if (lane >= 0)
Russell Kinga5a68582020-03-14 10:15:43 +0000534 err = ops->serdes_pcs_an_restart(chip, port, lane);
535 mv88e6xxx_reg_unlock(chip);
536
537 if (err)
538 dev_err(ds->dev, "p%d: failed to restart AN\n", port);
539 }
540}
541
542static int mv88e6xxx_serdes_pcs_link_up(struct mv88e6xxx_chip *chip, int port,
543 unsigned int mode,
544 int speed, int duplex)
545{
546 const struct mv88e6xxx_ops *ops = chip->info->ops;
Pavana Sharma193c5b22021-03-17 14:46:40 +0100547 int lane;
Russell Kinga5a68582020-03-14 10:15:43 +0000548
549 if (!phylink_autoneg_inband(mode) && ops->serdes_pcs_link_up) {
550 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +0100551 if (lane >= 0)
Russell Kinga5a68582020-03-14 10:15:43 +0000552 return ops->serdes_pcs_link_up(chip, port, lane,
553 speed, duplex);
554 }
555
556 return 0;
557}
558
Russell King6c422e32018-08-09 15:38:39 +0200559static void mv88e6065_phylink_validate(struct mv88e6xxx_chip *chip, int port,
560 unsigned long *mask,
561 struct phylink_link_state *state)
562{
563 if (!phy_interface_mode_is_8023z(state->interface)) {
564 /* 10M and 100M are only supported in non-802.3z mode */
565 phylink_set(mask, 10baseT_Half);
566 phylink_set(mask, 10baseT_Full);
567 phylink_set(mask, 100baseT_Half);
568 phylink_set(mask, 100baseT_Full);
569 }
570}
571
572static void mv88e6185_phylink_validate(struct mv88e6xxx_chip *chip, int port,
573 unsigned long *mask,
574 struct phylink_link_state *state)
575{
576 /* FIXME: if the port is in 1000Base-X mode, then it only supports
577 * 1000M FD speeds. In this case, CMODE will indicate 5.
578 */
579 phylink_set(mask, 1000baseT_Full);
580 phylink_set(mask, 1000baseX_Full);
581
582 mv88e6065_phylink_validate(chip, port, mask, state);
583}
584
Marek Behúne3af71a2019-02-25 12:39:55 +0100585static void mv88e6341_phylink_validate(struct mv88e6xxx_chip *chip, int port,
586 unsigned long *mask,
587 struct phylink_link_state *state)
588{
589 if (port >= 5)
590 phylink_set(mask, 2500baseX_Full);
591
592 /* No ethtool bits for 200Mbps */
593 phylink_set(mask, 1000baseT_Full);
594 phylink_set(mask, 1000baseX_Full);
595
596 mv88e6065_phylink_validate(chip, port, mask, state);
597}
598
Russell King6c422e32018-08-09 15:38:39 +0200599static void mv88e6352_phylink_validate(struct mv88e6xxx_chip *chip, int port,
600 unsigned long *mask,
601 struct phylink_link_state *state)
602{
603 /* No ethtool bits for 200Mbps */
604 phylink_set(mask, 1000baseT_Full);
605 phylink_set(mask, 1000baseX_Full);
606
607 mv88e6065_phylink_validate(chip, port, mask, state);
608}
609
610static void mv88e6390_phylink_validate(struct mv88e6xxx_chip *chip, int port,
611 unsigned long *mask,
612 struct phylink_link_state *state)
613{
Andrew Lunnec260162019-02-08 22:25:44 +0100614 if (port >= 9) {
Russell King6c422e32018-08-09 15:38:39 +0200615 phylink_set(mask, 2500baseX_Full);
Andrew Lunnec260162019-02-08 22:25:44 +0100616 phylink_set(mask, 2500baseT_Full);
617 }
Russell King6c422e32018-08-09 15:38:39 +0200618
619 /* No ethtool bits for 200Mbps */
620 phylink_set(mask, 1000baseT_Full);
621 phylink_set(mask, 1000baseX_Full);
622
623 mv88e6065_phylink_validate(chip, port, mask, state);
624}
625
626static void mv88e6390x_phylink_validate(struct mv88e6xxx_chip *chip, int port,
627 unsigned long *mask,
628 struct phylink_link_state *state)
629{
630 if (port >= 9) {
631 phylink_set(mask, 10000baseT_Full);
632 phylink_set(mask, 10000baseKR_Full);
633 }
634
635 mv88e6390_phylink_validate(chip, port, mask, state);
636}
637
Pavana Sharmade776d02021-03-17 14:46:42 +0100638static void mv88e6393x_phylink_validate(struct mv88e6xxx_chip *chip, int port,
639 unsigned long *mask,
640 struct phylink_link_state *state)
641{
642 if (port == 0 || port == 9 || port == 10) {
643 phylink_set(mask, 10000baseT_Full);
644 phylink_set(mask, 10000baseKR_Full);
645 phylink_set(mask, 10000baseCR_Full);
646 phylink_set(mask, 10000baseSR_Full);
647 phylink_set(mask, 10000baseLR_Full);
648 phylink_set(mask, 10000baseLRM_Full);
649 phylink_set(mask, 10000baseER_Full);
650 phylink_set(mask, 5000baseT_Full);
651 phylink_set(mask, 2500baseX_Full);
652 phylink_set(mask, 2500baseT_Full);
653 }
654
655 phylink_set(mask, 1000baseT_Full);
656 phylink_set(mask, 1000baseX_Full);
657
658 mv88e6065_phylink_validate(chip, port, mask, state);
659}
660
Russell Kingc9a23562018-05-10 13:17:35 -0700661static void mv88e6xxx_validate(struct dsa_switch *ds, int port,
662 unsigned long *supported,
663 struct phylink_link_state *state)
664{
Russell King6c422e32018-08-09 15:38:39 +0200665 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
666 struct mv88e6xxx_chip *chip = ds->priv;
667
668 /* Allow all the expected bits */
669 phylink_set(mask, Autoneg);
670 phylink_set(mask, Pause);
671 phylink_set_port_modes(mask);
672
673 if (chip->info->ops->phylink_validate)
674 chip->info->ops->phylink_validate(chip, port, mask, state);
675
676 bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS);
677 bitmap_and(state->advertising, state->advertising, mask,
678 __ETHTOOL_LINK_MODE_MASK_NBITS);
679
680 /* We can only operate at 2500BaseX or 1000BaseX. If requested
681 * to advertise both, only report advertising at 2500BaseX.
682 */
683 phylink_helper_basex_speed(state);
Russell Kingc9a23562018-05-10 13:17:35 -0700684}
685
Russell Kingc9a23562018-05-10 13:17:35 -0700686static void mv88e6xxx_mac_config(struct dsa_switch *ds, int port,
687 unsigned int mode,
688 const struct phylink_link_state *state)
689{
690 struct mv88e6xxx_chip *chip = ds->priv;
Russell Kingfad58192020-07-19 12:00:35 +0100691 struct mv88e6xxx_port *p;
Russell King64d47d52020-03-14 10:15:38 +0000692 int err;
Russell Kingc9a23562018-05-10 13:17:35 -0700693
Russell Kingfad58192020-07-19 12:00:35 +0100694 p = &chip->ports[port];
695
Russell King64d47d52020-03-14 10:15:38 +0000696 /* FIXME: is this the correct test? If we're in fixed mode on an
697 * internal port, why should we process this any different from
698 * PHY mode? On the other hand, the port may be automedia between
699 * an internal PHY and the serdes...
700 */
Marek Vasutd700ec42018-09-12 00:15:24 +0200701 if ((mode == MLO_AN_PHY) && mv88e6xxx_phy_is_internal(ds, port))
Russell Kingc9a23562018-05-10 13:17:35 -0700702 return;
703
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000704 mv88e6xxx_reg_lock(chip);
Russell Kingfad58192020-07-19 12:00:35 +0100705 /* In inband mode, the link may come up at any time while the link
706 * is not forced down. Force the link down while we reconfigure the
707 * interface mode.
Russell King64d47d52020-03-14 10:15:38 +0000708 */
Russell Kingfad58192020-07-19 12:00:35 +0100709 if (mode == MLO_AN_INBAND && p->interface != state->interface &&
710 chip->info->ops->port_set_link)
711 chip->info->ops->port_set_link(chip, port, LINK_FORCED_DOWN);
712
Russell King64d47d52020-03-14 10:15:38 +0000713 err = mv88e6xxx_port_config_interface(chip, port, state->interface);
Russell Kinga5a68582020-03-14 10:15:43 +0000714 if (err && err != -EOPNOTSUPP)
715 goto err_unlock;
716
717 err = mv88e6xxx_serdes_pcs_config(chip, port, mode, state->interface,
718 state->advertising);
719 /* FIXME: we should restart negotiation if something changed - which
720 * is something we get if we convert to using phylinks PCS operations.
721 */
722 if (err > 0)
723 err = 0;
724
Russell Kingfad58192020-07-19 12:00:35 +0100725 /* Undo the forced down state above after completing configuration
726 * irrespective of its state on entry, which allows the link to come up.
727 */
728 if (mode == MLO_AN_INBAND && p->interface != state->interface &&
729 chip->info->ops->port_set_link)
730 chip->info->ops->port_set_link(chip, port, LINK_UNFORCED);
731
732 p->interface = state->interface;
733
Russell Kinga5a68582020-03-14 10:15:43 +0000734err_unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000735 mv88e6xxx_reg_unlock(chip);
Russell Kingc9a23562018-05-10 13:17:35 -0700736
737 if (err && err != -EOPNOTSUPP)
Russell King64d47d52020-03-14 10:15:38 +0000738 dev_err(ds->dev, "p%d: failed to configure MAC/PCS\n", port);
Russell Kingc9a23562018-05-10 13:17:35 -0700739}
740
Russell Kingc9a23562018-05-10 13:17:35 -0700741static void mv88e6xxx_mac_link_down(struct dsa_switch *ds, int port,
742 unsigned int mode,
743 phy_interface_t interface)
744{
Russell King30c4a5b2020-02-26 10:23:51 +0000745 struct mv88e6xxx_chip *chip = ds->priv;
746 const struct mv88e6xxx_ops *ops;
747 int err = 0;
748
749 ops = chip->info->ops;
750
Russell King5d5b2312020-03-14 10:16:03 +0000751 mv88e6xxx_reg_lock(chip);
Andrew Lunn34b5e6a2020-04-14 02:34:38 +0200752 if ((!mv88e6xxx_port_ppu_updates(chip, port) ||
Chris Packham4efe76622020-11-24 17:34:37 +1300753 mode == MLO_AN_FIXED) && ops->port_sync_link)
754 err = ops->port_sync_link(chip, port, mode, false);
Russell King5d5b2312020-03-14 10:16:03 +0000755 mv88e6xxx_reg_unlock(chip);
Russell King30c4a5b2020-02-26 10:23:51 +0000756
Russell King5d5b2312020-03-14 10:16:03 +0000757 if (err)
758 dev_err(chip->dev,
759 "p%d: failed to force MAC link down\n", port);
Russell Kingc9a23562018-05-10 13:17:35 -0700760}
761
762static void mv88e6xxx_mac_link_up(struct dsa_switch *ds, int port,
763 unsigned int mode, phy_interface_t interface,
Russell King5b502a72020-02-26 10:23:46 +0000764 struct phy_device *phydev,
765 int speed, int duplex,
766 bool tx_pause, bool rx_pause)
Russell Kingc9a23562018-05-10 13:17:35 -0700767{
Russell King30c4a5b2020-02-26 10:23:51 +0000768 struct mv88e6xxx_chip *chip = ds->priv;
769 const struct mv88e6xxx_ops *ops;
770 int err = 0;
771
772 ops = chip->info->ops;
773
Russell King5d5b2312020-03-14 10:16:03 +0000774 mv88e6xxx_reg_lock(chip);
Andrew Lunn34b5e6a2020-04-14 02:34:38 +0200775 if (!mv88e6xxx_port_ppu_updates(chip, port) || mode == MLO_AN_FIXED) {
Russell King30c4a5b2020-02-26 10:23:51 +0000776 /* FIXME: for an automedia port, should we force the link
777 * down here - what if the link comes up due to "other" media
778 * while we're bringing the port up, how is the exclusivity
Russell Kinga5a68582020-03-14 10:15:43 +0000779 * handled in the Marvell hardware? E.g. port 2 on 88E6390
Russell King30c4a5b2020-02-26 10:23:51 +0000780 * shared between internal PHY and Serdes.
781 */
Russell Kinga5a68582020-03-14 10:15:43 +0000782 err = mv88e6xxx_serdes_pcs_link_up(chip, port, mode, speed,
783 duplex);
784 if (err)
785 goto error;
786
Russell Kingf365c6f2020-03-14 10:15:53 +0000787 if (ops->port_set_speed_duplex) {
788 err = ops->port_set_speed_duplex(chip, port,
789 speed, duplex);
Russell King30c4a5b2020-02-26 10:23:51 +0000790 if (err && err != -EOPNOTSUPP)
791 goto error;
792 }
793
Chris Packham4efe76622020-11-24 17:34:37 +1300794 if (ops->port_sync_link)
795 err = ops->port_sync_link(chip, port, mode, true);
Russell King30c4a5b2020-02-26 10:23:51 +0000796 }
Russell King5d5b2312020-03-14 10:16:03 +0000797error:
798 mv88e6xxx_reg_unlock(chip);
799
800 if (err && err != -EOPNOTSUPP)
801 dev_err(ds->dev,
802 "p%d: failed to configure MAC link up\n", port);
Russell Kingc9a23562018-05-10 13:17:35 -0700803}
804
Andrew Lunna605a0f2016-11-21 23:26:58 +0100805static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000806{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100807 if (!chip->info->ops->stats_snapshot)
808 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000809
Andrew Lunna605a0f2016-11-21 23:26:58 +0100810 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000811}
812
Andrew Lunne413e7e2015-04-02 04:06:38 +0200813static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100814 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
815 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
816 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
817 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
818 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
819 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
820 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
821 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
822 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
823 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
824 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
825 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
826 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
827 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
828 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
829 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
830 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
831 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
832 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
833 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
834 { "single", 4, 0x14, STATS_TYPE_BANK0, },
835 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
836 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
837 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
838 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
839 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
840 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
841 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
842 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
843 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
844 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
845 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
846 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
847 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
848 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
849 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
850 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
851 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
852 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
853 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
854 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
855 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
856 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
857 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
858 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
859 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
860 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
861 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
862 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
863 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
864 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
865 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
866 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
867 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
868 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
869 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
870 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
871 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
872 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200873};
874
Vivien Didelotfad09c72016-06-21 12:28:20 -0400875static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100876 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100877 int port, u16 bank1_select,
878 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200879{
Andrew Lunn80c46272015-06-20 18:42:30 +0200880 u32 low;
881 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100882 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200883 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200884 u64 value;
885
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100886 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100887 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200888 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
889 if (err)
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800890 return U64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200891
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200892 low = reg;
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100893 if (s->size == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200894 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
895 if (err)
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800896 return U64_MAX;
Rasmus Villemoes84b3fd12019-05-29 07:02:11 +0000897 low |= ((u32)reg) << 16;
Andrew Lunn80c46272015-06-20 18:42:30 +0200898 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100899 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100900 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100901 reg = bank1_select;
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -0500902 fallthrough;
Andrew Lunndfafe442016-11-21 23:27:02 +0100903 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100904 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100905 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100906 if (s->size == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100907 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Gustavo A. R. Silva9fc3e4d2017-05-11 22:11:29 -0500908 break;
909 default:
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800910 return U64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200911 }
Andrew Lunn6e46e2d2019-02-28 18:14:03 +0100912 value = (((u64)high) << 32) | low;
Andrew Lunn80c46272015-06-20 18:42:30 +0200913 return value;
914}
915
Andrew Lunn436fe172018-03-01 02:02:29 +0100916static int mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
917 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100918{
919 struct mv88e6xxx_hw_stat *stat;
920 int i, j;
921
922 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
923 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100924 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100925 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
926 ETH_GSTRING_LEN);
927 j++;
928 }
929 }
Andrew Lunn436fe172018-03-01 02:02:29 +0100930
931 return j;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100932}
933
Andrew Lunn436fe172018-03-01 02:02:29 +0100934static int mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
935 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100936{
Andrew Lunn436fe172018-03-01 02:02:29 +0100937 return mv88e6xxx_stats_get_strings(chip, data,
938 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
Andrew Lunndfafe442016-11-21 23:27:02 +0100939}
940
Rasmus Villemoes1f718362019-06-04 07:34:32 +0000941static int mv88e6250_stats_get_strings(struct mv88e6xxx_chip *chip,
942 uint8_t *data)
943{
944 return mv88e6xxx_stats_get_strings(chip, data, STATS_TYPE_BANK0);
945}
946
Andrew Lunn436fe172018-03-01 02:02:29 +0100947static int mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
948 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100949{
Andrew Lunn436fe172018-03-01 02:02:29 +0100950 return mv88e6xxx_stats_get_strings(chip, data,
951 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
Andrew Lunndfafe442016-11-21 23:27:02 +0100952}
953
Andrew Lunn65f60e42018-03-28 23:50:28 +0200954static const uint8_t *mv88e6xxx_atu_vtu_stats_strings[] = {
955 "atu_member_violation",
956 "atu_miss_violation",
957 "atu_full_violation",
958 "vtu_member_violation",
959 "vtu_miss_violation",
960};
961
962static void mv88e6xxx_atu_vtu_get_strings(uint8_t *data)
963{
964 unsigned int i;
965
966 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings); i++)
967 strlcpy(data + i * ETH_GSTRING_LEN,
968 mv88e6xxx_atu_vtu_stats_strings[i],
969 ETH_GSTRING_LEN);
970}
971
Andrew Lunndfafe442016-11-21 23:27:02 +0100972static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
Florian Fainelli89f09042018-04-25 12:12:50 -0700973 u32 stringset, uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100974{
Vivien Didelot04bed142016-08-31 18:06:13 -0400975 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +0100976 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100977
Florian Fainelli89f09042018-04-25 12:12:50 -0700978 if (stringset != ETH_SS_STATS)
979 return;
980
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000981 mv88e6xxx_reg_lock(chip);
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100982
Andrew Lunndfafe442016-11-21 23:27:02 +0100983 if (chip->info->ops->stats_get_strings)
Andrew Lunn436fe172018-03-01 02:02:29 +0100984 count = chip->info->ops->stats_get_strings(chip, data);
985
986 if (chip->info->ops->serdes_get_strings) {
987 data += count * ETH_GSTRING_LEN;
Andrew Lunn65f60e42018-03-28 23:50:28 +0200988 count = chip->info->ops->serdes_get_strings(chip, port, data);
Andrew Lunn436fe172018-03-01 02:02:29 +0100989 }
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100990
Andrew Lunn65f60e42018-03-28 23:50:28 +0200991 data += count * ETH_GSTRING_LEN;
992 mv88e6xxx_atu_vtu_get_strings(data);
993
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000994 mv88e6xxx_reg_unlock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +0100995}
996
997static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
998 int types)
999{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +01001000 struct mv88e6xxx_hw_stat *stat;
1001 int i, j;
1002
1003 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
1004 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +01001005 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +01001006 j++;
1007 }
1008 return j;
1009}
1010
Andrew Lunndfafe442016-11-21 23:27:02 +01001011static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
1012{
1013 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
1014 STATS_TYPE_PORT);
1015}
1016
Rasmus Villemoes1f718362019-06-04 07:34:32 +00001017static int mv88e6250_stats_get_sset_count(struct mv88e6xxx_chip *chip)
1018{
1019 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0);
1020}
1021
Andrew Lunndfafe442016-11-21 23:27:02 +01001022static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
1023{
1024 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
1025 STATS_TYPE_BANK1);
1026}
1027
Florian Fainelli89f09042018-04-25 12:12:50 -07001028static int mv88e6xxx_get_sset_count(struct dsa_switch *ds, int port, int sset)
Andrew Lunndfafe442016-11-21 23:27:02 +01001029{
1030 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +01001031 int serdes_count = 0;
1032 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +01001033
Florian Fainelli89f09042018-04-25 12:12:50 -07001034 if (sset != ETH_SS_STATS)
1035 return 0;
1036
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001037 mv88e6xxx_reg_lock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +01001038 if (chip->info->ops->stats_get_sset_count)
Andrew Lunn436fe172018-03-01 02:02:29 +01001039 count = chip->info->ops->stats_get_sset_count(chip);
1040 if (count < 0)
1041 goto out;
1042
1043 if (chip->info->ops->serdes_get_sset_count)
1044 serdes_count = chip->info->ops->serdes_get_sset_count(chip,
1045 port);
Andrew Lunn65f60e42018-03-28 23:50:28 +02001046 if (serdes_count < 0) {
Andrew Lunn436fe172018-03-01 02:02:29 +01001047 count = serdes_count;
Andrew Lunn65f60e42018-03-28 23:50:28 +02001048 goto out;
1049 }
1050 count += serdes_count;
1051 count += ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings);
1052
Andrew Lunn436fe172018-03-01 02:02:29 +01001053out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001054 mv88e6xxx_reg_unlock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +01001055
Andrew Lunn436fe172018-03-01 02:02:29 +01001056 return count;
Andrew Lunndfafe442016-11-21 23:27:02 +01001057}
1058
Andrew Lunn436fe172018-03-01 02:02:29 +01001059static int mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1060 uint64_t *data, int types,
1061 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +01001062{
1063 struct mv88e6xxx_hw_stat *stat;
1064 int i, j;
1065
1066 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
1067 stat = &mv88e6xxx_hw_stats[i];
1068 if (stat->type & types) {
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001069 mv88e6xxx_reg_lock(chip);
Andrew Lunne0d8b612016-11-21 23:27:04 +01001070 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
1071 bank1_select,
1072 histogram);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001073 mv88e6xxx_reg_unlock(chip);
Andrew Lunn377cda12018-02-15 14:38:34 +01001074
Andrew Lunn052f9472016-11-21 23:27:03 +01001075 j++;
1076 }
1077 }
Andrew Lunn436fe172018-03-01 02:02:29 +01001078 return j;
Andrew Lunn052f9472016-11-21 23:27:03 +01001079}
1080
Andrew Lunn436fe172018-03-01 02:02:29 +01001081static int mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1082 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +01001083{
1084 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +01001085 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
Vivien Didelot57d1ef32017-06-15 12:14:05 -04001086 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +01001087}
1088
Rasmus Villemoes1f718362019-06-04 07:34:32 +00001089static int mv88e6250_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1090 uint64_t *data)
1091{
1092 return mv88e6xxx_stats_get_stats(chip, port, data, STATS_TYPE_BANK0,
1093 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
1094}
1095
Andrew Lunn436fe172018-03-01 02:02:29 +01001096static int mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1097 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +01001098{
1099 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +01001100 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -04001101 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
1102 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunne0d8b612016-11-21 23:27:04 +01001103}
1104
Andrew Lunn436fe172018-03-01 02:02:29 +01001105static int mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1106 uint64_t *data)
Andrew Lunne0d8b612016-11-21 23:27:04 +01001107{
1108 return mv88e6xxx_stats_get_stats(chip, port, data,
1109 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -04001110 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
1111 0);
Andrew Lunn052f9472016-11-21 23:27:03 +01001112}
1113
Andrew Lunn65f60e42018-03-28 23:50:28 +02001114static void mv88e6xxx_atu_vtu_get_stats(struct mv88e6xxx_chip *chip, int port,
1115 uint64_t *data)
1116{
1117 *data++ = chip->ports[port].atu_member_violation;
1118 *data++ = chip->ports[port].atu_miss_violation;
1119 *data++ = chip->ports[port].atu_full_violation;
1120 *data++ = chip->ports[port].vtu_member_violation;
1121 *data++ = chip->ports[port].vtu_miss_violation;
1122}
1123
Andrew Lunn052f9472016-11-21 23:27:03 +01001124static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
1125 uint64_t *data)
1126{
Andrew Lunn436fe172018-03-01 02:02:29 +01001127 int count = 0;
1128
Andrew Lunn052f9472016-11-21 23:27:03 +01001129 if (chip->info->ops->stats_get_stats)
Andrew Lunn436fe172018-03-01 02:02:29 +01001130 count = chip->info->ops->stats_get_stats(chip, port, data);
1131
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001132 mv88e6xxx_reg_lock(chip);
Andrew Lunn436fe172018-03-01 02:02:29 +01001133 if (chip->info->ops->serdes_get_stats) {
1134 data += count;
Andrew Lunn65f60e42018-03-28 23:50:28 +02001135 count = chip->info->ops->serdes_get_stats(chip, port, data);
Andrew Lunn436fe172018-03-01 02:02:29 +01001136 }
Andrew Lunn65f60e42018-03-28 23:50:28 +02001137 data += count;
1138 mv88e6xxx_atu_vtu_get_stats(chip, port, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001139 mv88e6xxx_reg_unlock(chip);
Andrew Lunn052f9472016-11-21 23:27:03 +01001140}
1141
Vivien Didelotf81ec902016-05-09 13:22:58 -04001142static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
1143 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001144{
Vivien Didelot04bed142016-08-31 18:06:13 -04001145 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001146 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001147
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001148 mv88e6xxx_reg_lock(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001149
Andrew Lunna605a0f2016-11-21 23:26:58 +01001150 ret = mv88e6xxx_stats_snapshot(chip, port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001151 mv88e6xxx_reg_unlock(chip);
Andrew Lunn377cda12018-02-15 14:38:34 +01001152
1153 if (ret < 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001154 return;
Andrew Lunn052f9472016-11-21 23:27:03 +01001155
1156 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001157
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001158}
Ben Hutchings98e67302011-11-25 14:36:19 +00001159
Vivien Didelotf81ec902016-05-09 13:22:58 -04001160static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001161{
Andrew Lunn0d30bbd2020-02-16 18:54:13 +01001162 struct mv88e6xxx_chip *chip = ds->priv;
1163 int len;
1164
1165 len = 32 * sizeof(u16);
1166 if (chip->info->ops->serdes_get_regs_len)
1167 len += chip->info->ops->serdes_get_regs_len(chip, port);
1168
1169 return len;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001170}
1171
Vivien Didelotf81ec902016-05-09 13:22:58 -04001172static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
1173 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001174{
Vivien Didelot04bed142016-08-31 18:06:13 -04001175 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001176 int err;
1177 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001178 u16 *p = _p;
1179 int i;
1180
Vivien Didelota5f39322018-12-17 16:05:21 -05001181 regs->version = chip->info->prod_num;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001182
1183 memset(p, 0xff, 32 * sizeof(u16));
1184
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001185 mv88e6xxx_reg_lock(chip);
Vivien Didelot23062512016-05-09 13:22:45 -04001186
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001187 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001188
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001189 err = mv88e6xxx_port_read(chip, port, i, &reg);
1190 if (!err)
1191 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001192 }
Vivien Didelot23062512016-05-09 13:22:45 -04001193
Andrew Lunn0d30bbd2020-02-16 18:54:13 +01001194 if (chip->info->ops->serdes_get_regs)
1195 chip->info->ops->serdes_get_regs(chip, port, &p[i]);
1196
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001197 mv88e6xxx_reg_unlock(chip);
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001198}
1199
Vivien Didelot08f50062017-08-01 16:32:41 -04001200static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
1201 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001202{
Vivien Didelot5480db62017-08-01 16:32:40 -04001203 /* Nothing to do on the port's MAC */
1204 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001205}
1206
Vivien Didelot08f50062017-08-01 16:32:41 -04001207static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
1208 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001209{
Vivien Didelot5480db62017-08-01 16:32:40 -04001210 /* Nothing to do on the port's MAC */
1211 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001212}
1213
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001214/* Mask of the local ports allowed to receive frames from a given fabric port */
Vivien Didelote5887a22017-03-30 17:37:11 -04001215static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001216{
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001217 struct dsa_switch *ds = chip->ds;
1218 struct dsa_switch_tree *dst = ds->dst;
Vivien Didelote5887a22017-03-30 17:37:11 -04001219 struct net_device *br;
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001220 struct dsa_port *dp;
1221 bool found = false;
Vivien Didelote5887a22017-03-30 17:37:11 -04001222 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001223
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001224 list_for_each_entry(dp, &dst->ports, list) {
1225 if (dp->ds->index == dev && dp->index == port) {
1226 found = true;
1227 break;
1228 }
1229 }
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001230
Vivien Didelote5887a22017-03-30 17:37:11 -04001231 /* Prevent frames from unknown switch or port */
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001232 if (!found)
Vivien Didelote5887a22017-03-30 17:37:11 -04001233 return 0;
1234
1235 /* Frames from DSA links and CPU ports can egress any local port */
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001236 if (dp->type == DSA_PORT_TYPE_CPU || dp->type == DSA_PORT_TYPE_DSA)
Vivien Didelote5887a22017-03-30 17:37:11 -04001237 return mv88e6xxx_port_mask(chip);
1238
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001239 br = dp->bridge_dev;
Vivien Didelote5887a22017-03-30 17:37:11 -04001240 pvlan = 0;
1241
1242 /* Frames from user ports can egress any local DSA links and CPU ports,
1243 * as well as any local member of their bridge group.
1244 */
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001245 list_for_each_entry(dp, &dst->ports, list)
1246 if (dp->ds == ds &&
1247 (dp->type == DSA_PORT_TYPE_CPU ||
1248 dp->type == DSA_PORT_TYPE_DSA ||
1249 (br && dp->bridge_dev == br)))
1250 pvlan |= BIT(dp->index);
Vivien Didelote5887a22017-03-30 17:37:11 -04001251
1252 return pvlan;
1253}
1254
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001255static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -04001256{
1257 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001258
1259 /* prevent frames from going back out of the port they came in on */
1260 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001261
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001262 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001263}
1264
Vivien Didelotf81ec902016-05-09 13:22:58 -04001265static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1266 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001267{
Vivien Didelot04bed142016-08-31 18:06:13 -04001268 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot553eb542016-05-13 20:38:23 -04001269 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001270
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001271 mv88e6xxx_reg_lock(chip);
Vivien Didelotf894c292017-06-08 18:34:10 -04001272 err = mv88e6xxx_port_set_state(chip, port, state);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001273 mv88e6xxx_reg_unlock(chip);
Vivien Didelot553eb542016-05-13 20:38:23 -04001274
1275 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001276 dev_err(ds->dev, "p%d: failed to update state\n", port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001277}
1278
Vivien Didelot93e18d62018-05-11 17:16:35 -04001279static int mv88e6xxx_pri_setup(struct mv88e6xxx_chip *chip)
1280{
1281 int err;
1282
1283 if (chip->info->ops->ieee_pri_map) {
1284 err = chip->info->ops->ieee_pri_map(chip);
1285 if (err)
1286 return err;
1287 }
1288
1289 if (chip->info->ops->ip_pri_map) {
1290 err = chip->info->ops->ip_pri_map(chip);
1291 if (err)
1292 return err;
1293 }
1294
1295 return 0;
1296}
1297
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001298static int mv88e6xxx_devmap_setup(struct mv88e6xxx_chip *chip)
1299{
Vivien Didelotc5f51762019-10-30 22:09:13 -04001300 struct dsa_switch *ds = chip->ds;
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001301 int target, port;
1302 int err;
1303
1304 if (!chip->info->global2_addr)
1305 return 0;
1306
1307 /* Initialize the routing port to the 32 possible target devices */
1308 for (target = 0; target < 32; target++) {
Vivien Didelotc5f51762019-10-30 22:09:13 -04001309 port = dsa_routing_port(ds, target);
1310 if (port == ds->num_ports)
1311 port = 0x1f;
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001312
1313 err = mv88e6xxx_g2_device_mapping_write(chip, target, port);
1314 if (err)
1315 return err;
1316 }
1317
Vivien Didelot02317e62018-05-09 11:38:49 -04001318 if (chip->info->ops->set_cascade_port) {
1319 port = MV88E6XXX_CASCADE_PORT_MULTIPLE;
1320 err = chip->info->ops->set_cascade_port(chip, port);
1321 if (err)
1322 return err;
1323 }
1324
Vivien Didelot23c98912018-05-09 11:38:50 -04001325 err = mv88e6xxx_g1_set_device_number(chip, chip->ds->index);
1326 if (err)
1327 return err;
1328
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001329 return 0;
1330}
1331
Vivien Didelotb28f8722018-04-26 21:56:44 -04001332static int mv88e6xxx_trunk_setup(struct mv88e6xxx_chip *chip)
1333{
1334 /* Clear all trunk masks and mapping */
1335 if (chip->info->global2_addr)
1336 return mv88e6xxx_g2_trunk_clear(chip);
1337
1338 return 0;
1339}
1340
Vivien Didelot9e5baf92018-05-09 11:38:51 -04001341static int mv88e6xxx_rmu_setup(struct mv88e6xxx_chip *chip)
1342{
1343 if (chip->info->ops->rmu_disable)
1344 return chip->info->ops->rmu_disable(chip);
1345
1346 return 0;
1347}
1348
Vivien Didelot9e907d72017-07-17 13:03:43 -04001349static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
1350{
1351 if (chip->info->ops->pot_clear)
1352 return chip->info->ops->pot_clear(chip);
1353
1354 return 0;
1355}
1356
Vivien Didelot51c901a2017-07-17 13:03:41 -04001357static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
1358{
1359 if (chip->info->ops->mgmt_rsvd2cpu)
1360 return chip->info->ops->mgmt_rsvd2cpu(chip);
1361
1362 return 0;
1363}
1364
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001365static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
1366{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001367 int err;
1368
Vivien Didelotdaefc942017-03-11 16:12:54 -05001369 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
1370 if (err)
1371 return err;
1372
Rasmus Villemoes49506a92020-12-10 12:06:44 +01001373 /* The chips that have a "learn2all" bit in Global1, ATU
1374 * Control are precisely those whose port registers have a
1375 * Message Port bit in Port Control 1 and hence implement
1376 * ->port_setup_message_port.
1377 */
1378 if (chip->info->ops->port_setup_message_port) {
1379 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
1380 if (err)
1381 return err;
1382 }
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001383
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001384 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
1385}
1386
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04001387static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
1388{
1389 int port;
1390 int err;
1391
1392 if (!chip->info->ops->irl_init_all)
1393 return 0;
1394
1395 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1396 /* Disable ingress rate limiting by resetting all per port
1397 * ingress rate limit resources to their initial state.
1398 */
1399 err = chip->info->ops->irl_init_all(chip, port);
1400 if (err)
1401 return err;
1402 }
1403
1404 return 0;
1405}
1406
Vivien Didelot04a69a12017-10-13 14:18:05 -04001407static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
1408{
1409 if (chip->info->ops->set_switch_mac) {
1410 u8 addr[ETH_ALEN];
1411
1412 eth_random_addr(addr);
1413
1414 return chip->info->ops->set_switch_mac(chip, addr);
1415 }
1416
1417 return 0;
1418}
1419
Vivien Didelot17a15942017-03-30 17:37:09 -04001420static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
1421{
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01001422 struct dsa_switch_tree *dst = chip->ds->dst;
1423 struct dsa_switch *ds;
1424 struct dsa_port *dp;
Vivien Didelot17a15942017-03-30 17:37:09 -04001425 u16 pvlan = 0;
1426
1427 if (!mv88e6xxx_has_pvt(chip))
Vivien Didelotd14939b2019-10-21 16:51:25 -04001428 return 0;
Vivien Didelot17a15942017-03-30 17:37:09 -04001429
1430 /* Skip the local source device, which uses in-chip port VLAN */
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01001431 if (dev != chip->ds->index) {
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001432 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -04001433
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01001434 ds = dsa_switch_find(dst->index, dev);
1435 dp = ds ? dsa_to_port(ds, port) : NULL;
1436 if (dp && dp->lag_dev) {
1437 /* As the PVT is used to limit flooding of
1438 * FORWARD frames, which use the LAG ID as the
1439 * source port, we must translate dev/port to
1440 * the special "LAG device" in the PVT, using
1441 * the LAG ID as the port number.
1442 */
1443 dev = MV88E6XXX_G2_PVT_ADRR_DEV_TRUNK;
1444 port = dsa_lag_id(dst, dp->lag_dev);
1445 }
1446 }
1447
Vivien Didelot17a15942017-03-30 17:37:09 -04001448 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
1449}
1450
Vivien Didelot81228992017-03-30 17:37:08 -04001451static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
1452{
Vivien Didelot17a15942017-03-30 17:37:09 -04001453 int dev, port;
1454 int err;
1455
Vivien Didelot81228992017-03-30 17:37:08 -04001456 if (!mv88e6xxx_has_pvt(chip))
1457 return 0;
1458
1459 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
1460 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
1461 */
Vivien Didelot17a15942017-03-30 17:37:09 -04001462 err = mv88e6xxx_g2_misc_4_bit_port(chip);
1463 if (err)
1464 return err;
1465
1466 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
1467 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
1468 err = mv88e6xxx_pvt_map(chip, dev, port);
1469 if (err)
1470 return err;
1471 }
1472 }
1473
1474 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -04001475}
1476
Vivien Didelot749efcb2016-09-22 16:49:24 -04001477static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1478{
1479 struct mv88e6xxx_chip *chip = ds->priv;
1480 int err;
1481
Tobias Waldekranzffcec3f2021-03-18 20:25:34 +01001482 if (dsa_to_port(ds, port)->lag_dev)
1483 /* Hardware is incapable of fast-aging a LAG through a
1484 * regular ATU move operation. Until we have something
1485 * more fancy in place this is a no-op.
1486 */
1487 return;
1488
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001489 mv88e6xxx_reg_lock(chip);
Vivien Didelote606ca32017-03-11 16:12:55 -05001490 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001491 mv88e6xxx_reg_unlock(chip);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001492
1493 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001494 dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001495}
1496
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001497static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
1498{
Tobias Waldekranze545f862020-11-10 19:57:20 +01001499 if (!mv88e6xxx_max_vid(chip))
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001500 return 0;
1501
1502 return mv88e6xxx_g1_vtu_flush(chip);
1503}
1504
Tobias Waldekranz34065c52021-03-18 20:25:36 +01001505static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1506 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelotf1394b782017-05-01 14:05:22 -04001507{
Tobias Waldekranz34065c52021-03-18 20:25:36 +01001508 int err;
1509
Vivien Didelotf1394b782017-05-01 14:05:22 -04001510 if (!chip->info->ops->vtu_getnext)
1511 return -EOPNOTSUPP;
1512
Tobias Waldekranz34065c52021-03-18 20:25:36 +01001513 entry->vid = vid ? vid - 1 : mv88e6xxx_max_vid(chip);
1514 entry->valid = false;
1515
1516 err = chip->info->ops->vtu_getnext(chip, entry);
1517
1518 if (entry->vid != vid)
1519 entry->valid = false;
1520
1521 return err;
Vivien Didelotf1394b782017-05-01 14:05:22 -04001522}
1523
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01001524static int mv88e6xxx_vtu_walk(struct mv88e6xxx_chip *chip,
1525 int (*cb)(struct mv88e6xxx_chip *chip,
1526 const struct mv88e6xxx_vtu_entry *entry,
1527 void *priv),
1528 void *priv)
1529{
1530 struct mv88e6xxx_vtu_entry entry = {
1531 .vid = mv88e6xxx_max_vid(chip),
1532 .valid = false,
1533 };
1534 int err;
1535
1536 if (!chip->info->ops->vtu_getnext)
1537 return -EOPNOTSUPP;
1538
1539 do {
1540 err = chip->info->ops->vtu_getnext(chip, &entry);
1541 if (err)
1542 return err;
1543
1544 if (!entry.valid)
1545 break;
1546
1547 err = cb(chip, &entry, priv);
1548 if (err)
1549 return err;
1550 } while (entry.vid < mv88e6xxx_max_vid(chip));
1551
1552 return 0;
1553}
1554
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001555static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1556 struct mv88e6xxx_vtu_entry *entry)
1557{
1558 if (!chip->info->ops->vtu_loadpurge)
1559 return -EOPNOTSUPP;
1560
1561 return chip->info->ops->vtu_loadpurge(chip, entry);
1562}
1563
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01001564static int mv88e6xxx_fid_map_vlan(struct mv88e6xxx_chip *chip,
1565 const struct mv88e6xxx_vtu_entry *entry,
1566 void *_fid_bitmap)
1567{
1568 unsigned long *fid_bitmap = _fid_bitmap;
1569
1570 set_bit(entry->fid, fid_bitmap);
1571 return 0;
1572}
1573
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001574int mv88e6xxx_fid_map(struct mv88e6xxx_chip *chip, unsigned long *fid_bitmap)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001575{
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001576 int i, err;
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001577 u16 fid;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001578
1579 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1580
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001581 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001582 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001583 err = mv88e6xxx_port_get_fid(chip, i, &fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001584 if (err)
1585 return err;
1586
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001587 set_bit(fid, fid_bitmap);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001588 }
1589
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001590 /* Set every FID bit used by the VLAN entries */
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01001591 return mv88e6xxx_vtu_walk(chip, mv88e6xxx_fid_map_vlan, fid_bitmap);
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001592}
1593
1594static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1595{
1596 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1597 int err;
1598
1599 err = mv88e6xxx_fid_map(chip, fid_bitmap);
1600 if (err)
1601 return err;
1602
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001603 /* The reset value 0x000 is used to indicate that multiple address
1604 * databases are not needed. Return the next positive available.
1605 */
1606 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001607 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001608 return -ENOSPC;
1609
1610 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001611 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001612}
1613
Vivien Didelotda9c3592016-02-12 12:09:40 -05001614static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001615 u16 vid)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001616{
Vivien Didelot04bed142016-08-31 18:06:13 -04001617 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot425d2d32019-08-01 14:36:34 -04001618 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001619 int i, err;
1620
Vladimir Oltean3e85f582021-01-09 02:01:47 +02001621 if (!vid)
1622 return -EOPNOTSUPP;
1623
Andrew Lunndb06ae412017-09-25 23:32:20 +02001624 /* DSA and CPU ports have to be members of multiple vlans */
1625 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1626 return 0;
1627
Tobias Waldekranz34065c52021-03-18 20:25:36 +01001628 err = mv88e6xxx_vtu_get(chip, vid, &vlan);
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001629 if (err)
1630 return err;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001631
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001632 if (!vlan.valid)
1633 return 0;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001634
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001635 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1636 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1637 continue;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001638
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001639 if (!dsa_to_port(ds, i)->slave)
1640 continue;
Andrew Lunn66e28092016-12-11 21:07:19 +01001641
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001642 if (vlan.member[i] ==
1643 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1644 continue;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001645
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001646 if (dsa_to_port(ds, i)->bridge_dev ==
1647 dsa_to_port(ds, port)->bridge_dev)
1648 break; /* same bridge, check next VLAN */
Vivien Didelotda9c3592016-02-12 12:09:40 -05001649
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001650 if (!dsa_to_port(ds, i)->bridge_dev)
1651 continue;
Andrew Lunn66e28092016-12-11 21:07:19 +01001652
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001653 dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n",
1654 port, vlan.vid, i,
1655 netdev_name(dsa_to_port(ds, i)->bridge_dev));
1656 return -EOPNOTSUPP;
1657 }
Vivien Didelotda9c3592016-02-12 12:09:40 -05001658
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001659 return 0;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001660}
1661
Vivien Didelotf81ec902016-05-09 13:22:58 -04001662static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
Vladimir Oltean89153ed2021-02-13 22:43:19 +02001663 bool vlan_filtering,
1664 struct netlink_ext_ack *extack)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001665{
Vivien Didelot04bed142016-08-31 18:06:13 -04001666 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001667 u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
1668 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001669 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001670
Vladimir Olteanbae33f22021-01-09 02:01:50 +02001671 if (!mv88e6xxx_max_vid(chip))
1672 return -EOPNOTSUPP;
Vivien Didelot54d77b52016-05-09 13:22:47 -04001673
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001674 mv88e6xxx_reg_lock(chip);
Vivien Didelot385a0992016-11-04 03:23:31 +01001675 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001676 mv88e6xxx_reg_unlock(chip);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001677
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001678 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001679}
1680
Vivien Didelot57d32312016-06-20 13:13:58 -04001681static int
1682mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
Vivien Didelot80e02362017-11-30 11:23:57 -05001683 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001684{
Vivien Didelot04bed142016-08-31 18:06:13 -04001685 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001686 int err;
1687
Tobias Waldekranze545f862020-11-10 19:57:20 +01001688 if (!mv88e6xxx_max_vid(chip))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001689 return -EOPNOTSUPP;
1690
Vivien Didelotda9c3592016-02-12 12:09:40 -05001691 /* If the requested port doesn't belong to the same bridge as the VLAN
1692 * members, do not support it (yet) and fallback to software VLAN.
1693 */
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001694 mv88e6xxx_reg_lock(chip);
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001695 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid);
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001696 mv88e6xxx_reg_unlock(chip);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001697
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001698 return err;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001699}
1700
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001701static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1702 const unsigned char *addr, u16 vid,
1703 u8 state)
1704{
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001705 struct mv88e6xxx_atu_entry entry;
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001706 struct mv88e6xxx_vtu_entry vlan;
1707 u16 fid;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001708 int err;
1709
1710 /* Null VLAN ID corresponds to the port private database */
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001711 if (vid == 0) {
1712 err = mv88e6xxx_port_get_fid(chip, port, &fid);
1713 if (err)
1714 return err;
1715 } else {
Tobias Waldekranz34065c52021-03-18 20:25:36 +01001716 err = mv88e6xxx_vtu_get(chip, vid, &vlan);
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001717 if (err)
1718 return err;
1719
1720 /* switchdev expects -EOPNOTSUPP to honor software VLANs */
Tobias Waldekranz34065c52021-03-18 20:25:36 +01001721 if (!vlan.valid)
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001722 return -EOPNOTSUPP;
1723
1724 fid = vlan.fid;
1725 }
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001726
Vivien Didelotd8291a92019-09-07 16:00:47 -04001727 entry.state = 0;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001728 ether_addr_copy(entry.mac, addr);
1729 eth_addr_dec(entry.mac);
1730
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001731 err = mv88e6xxx_g1_atu_getnext(chip, fid, &entry);
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001732 if (err)
1733 return err;
1734
1735 /* Initialize a fresh ATU entry if it isn't found */
Vivien Didelotd8291a92019-09-07 16:00:47 -04001736 if (!entry.state || !ether_addr_equal(entry.mac, addr)) {
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001737 memset(&entry, 0, sizeof(entry));
1738 ether_addr_copy(entry.mac, addr);
1739 }
1740
1741 /* Purge the ATU entry only if no port is using it anymore */
Vivien Didelotd8291a92019-09-07 16:00:47 -04001742 if (!state) {
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001743 entry.portvec &= ~BIT(port);
1744 if (!entry.portvec)
Vivien Didelotd8291a92019-09-07 16:00:47 -04001745 entry.state = 0;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001746 } else {
DENG Qingfangf72f2fb2021-01-30 21:43:34 +08001747 if (state == MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC)
1748 entry.portvec = BIT(port);
1749 else
1750 entry.portvec |= BIT(port);
1751
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001752 entry.state = state;
1753 }
1754
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001755 return mv88e6xxx_g1_atu_loadpurge(chip, fid, &entry);
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001756}
1757
Vivien Didelotda7dc872019-09-07 16:00:49 -04001758static int mv88e6xxx_policy_apply(struct mv88e6xxx_chip *chip, int port,
1759 const struct mv88e6xxx_policy *policy)
1760{
1761 enum mv88e6xxx_policy_mapping mapping = policy->mapping;
1762 enum mv88e6xxx_policy_action action = policy->action;
1763 const u8 *addr = policy->addr;
1764 u16 vid = policy->vid;
1765 u8 state;
1766 int err;
1767 int id;
1768
1769 if (!chip->info->ops->port_set_policy)
1770 return -EOPNOTSUPP;
1771
1772 switch (mapping) {
1773 case MV88E6XXX_POLICY_MAPPING_DA:
1774 case MV88E6XXX_POLICY_MAPPING_SA:
1775 if (action == MV88E6XXX_POLICY_ACTION_NORMAL)
1776 state = 0; /* Dissociate the port and address */
1777 else if (action == MV88E6XXX_POLICY_ACTION_DISCARD &&
1778 is_multicast_ether_addr(addr))
1779 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC_POLICY;
1780 else if (action == MV88E6XXX_POLICY_ACTION_DISCARD &&
1781 is_unicast_ether_addr(addr))
1782 state = MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC_POLICY;
1783 else
1784 return -EOPNOTSUPP;
1785
1786 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1787 state);
1788 if (err)
1789 return err;
1790 break;
1791 default:
1792 return -EOPNOTSUPP;
1793 }
1794
1795 /* Skip the port's policy clearing if the mapping is still in use */
1796 if (action == MV88E6XXX_POLICY_ACTION_NORMAL)
1797 idr_for_each_entry(&chip->policies, policy, id)
1798 if (policy->port == port &&
1799 policy->mapping == mapping &&
1800 policy->action != action)
1801 return 0;
1802
1803 return chip->info->ops->port_set_policy(chip, port, mapping, action);
1804}
1805
1806static int mv88e6xxx_policy_insert(struct mv88e6xxx_chip *chip, int port,
1807 struct ethtool_rx_flow_spec *fs)
1808{
1809 struct ethhdr *mac_entry = &fs->h_u.ether_spec;
1810 struct ethhdr *mac_mask = &fs->m_u.ether_spec;
1811 enum mv88e6xxx_policy_mapping mapping;
1812 enum mv88e6xxx_policy_action action;
1813 struct mv88e6xxx_policy *policy;
1814 u16 vid = 0;
1815 u8 *addr;
1816 int err;
1817 int id;
1818
1819 if (fs->location != RX_CLS_LOC_ANY)
1820 return -EINVAL;
1821
1822 if (fs->ring_cookie == RX_CLS_FLOW_DISC)
1823 action = MV88E6XXX_POLICY_ACTION_DISCARD;
1824 else
1825 return -EOPNOTSUPP;
1826
1827 switch (fs->flow_type & ~FLOW_EXT) {
1828 case ETHER_FLOW:
1829 if (!is_zero_ether_addr(mac_mask->h_dest) &&
1830 is_zero_ether_addr(mac_mask->h_source)) {
1831 mapping = MV88E6XXX_POLICY_MAPPING_DA;
1832 addr = mac_entry->h_dest;
1833 } else if (is_zero_ether_addr(mac_mask->h_dest) &&
1834 !is_zero_ether_addr(mac_mask->h_source)) {
1835 mapping = MV88E6XXX_POLICY_MAPPING_SA;
1836 addr = mac_entry->h_source;
1837 } else {
1838 /* Cannot support DA and SA mapping in the same rule */
1839 return -EOPNOTSUPP;
1840 }
1841 break;
1842 default:
1843 return -EOPNOTSUPP;
1844 }
1845
1846 if ((fs->flow_type & FLOW_EXT) && fs->m_ext.vlan_tci) {
Andrew Lunn04844282020-07-05 21:38:08 +02001847 if (fs->m_ext.vlan_tci != htons(0xffff))
Vivien Didelotda7dc872019-09-07 16:00:49 -04001848 return -EOPNOTSUPP;
1849 vid = be16_to_cpu(fs->h_ext.vlan_tci) & VLAN_VID_MASK;
1850 }
1851
1852 idr_for_each_entry(&chip->policies, policy, id) {
1853 if (policy->port == port && policy->mapping == mapping &&
1854 policy->action == action && policy->vid == vid &&
1855 ether_addr_equal(policy->addr, addr))
1856 return -EEXIST;
1857 }
1858
1859 policy = devm_kzalloc(chip->dev, sizeof(*policy), GFP_KERNEL);
1860 if (!policy)
1861 return -ENOMEM;
1862
1863 fs->location = 0;
1864 err = idr_alloc_u32(&chip->policies, policy, &fs->location, 0xffffffff,
1865 GFP_KERNEL);
1866 if (err) {
1867 devm_kfree(chip->dev, policy);
1868 return err;
1869 }
1870
1871 memcpy(&policy->fs, fs, sizeof(*fs));
1872 ether_addr_copy(policy->addr, addr);
1873 policy->mapping = mapping;
1874 policy->action = action;
1875 policy->port = port;
1876 policy->vid = vid;
1877
1878 err = mv88e6xxx_policy_apply(chip, port, policy);
1879 if (err) {
1880 idr_remove(&chip->policies, fs->location);
1881 devm_kfree(chip->dev, policy);
1882 return err;
1883 }
1884
1885 return 0;
1886}
1887
1888static int mv88e6xxx_get_rxnfc(struct dsa_switch *ds, int port,
1889 struct ethtool_rxnfc *rxnfc, u32 *rule_locs)
1890{
1891 struct ethtool_rx_flow_spec *fs = &rxnfc->fs;
1892 struct mv88e6xxx_chip *chip = ds->priv;
1893 struct mv88e6xxx_policy *policy;
1894 int err;
1895 int id;
1896
1897 mv88e6xxx_reg_lock(chip);
1898
1899 switch (rxnfc->cmd) {
1900 case ETHTOOL_GRXCLSRLCNT:
1901 rxnfc->data = 0;
1902 rxnfc->data |= RX_CLS_LOC_SPECIAL;
1903 rxnfc->rule_cnt = 0;
1904 idr_for_each_entry(&chip->policies, policy, id)
1905 if (policy->port == port)
1906 rxnfc->rule_cnt++;
1907 err = 0;
1908 break;
1909 case ETHTOOL_GRXCLSRULE:
1910 err = -ENOENT;
1911 policy = idr_find(&chip->policies, fs->location);
1912 if (policy) {
1913 memcpy(fs, &policy->fs, sizeof(*fs));
1914 err = 0;
1915 }
1916 break;
1917 case ETHTOOL_GRXCLSRLALL:
1918 rxnfc->data = 0;
1919 rxnfc->rule_cnt = 0;
1920 idr_for_each_entry(&chip->policies, policy, id)
1921 if (policy->port == port)
1922 rule_locs[rxnfc->rule_cnt++] = id;
1923 err = 0;
1924 break;
1925 default:
1926 err = -EOPNOTSUPP;
1927 break;
1928 }
1929
1930 mv88e6xxx_reg_unlock(chip);
1931
1932 return err;
1933}
1934
1935static int mv88e6xxx_set_rxnfc(struct dsa_switch *ds, int port,
1936 struct ethtool_rxnfc *rxnfc)
1937{
1938 struct ethtool_rx_flow_spec *fs = &rxnfc->fs;
1939 struct mv88e6xxx_chip *chip = ds->priv;
1940 struct mv88e6xxx_policy *policy;
1941 int err;
1942
1943 mv88e6xxx_reg_lock(chip);
1944
1945 switch (rxnfc->cmd) {
1946 case ETHTOOL_SRXCLSRLINS:
1947 err = mv88e6xxx_policy_insert(chip, port, fs);
1948 break;
1949 case ETHTOOL_SRXCLSRLDEL:
1950 err = -ENOENT;
1951 policy = idr_remove(&chip->policies, fs->location);
1952 if (policy) {
1953 policy->action = MV88E6XXX_POLICY_ACTION_NORMAL;
1954 err = mv88e6xxx_policy_apply(chip, port, policy);
1955 devm_kfree(chip->dev, policy);
1956 }
1957 break;
1958 default:
1959 err = -EOPNOTSUPP;
1960 break;
1961 }
1962
1963 mv88e6xxx_reg_unlock(chip);
1964
1965 return err;
1966}
1967
Andrew Lunn87fa8862017-11-09 22:29:56 +01001968static int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port,
1969 u16 vid)
1970{
Andrew Lunn87fa8862017-11-09 22:29:56 +01001971 u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;
Tobias Waldekranz0806dd462021-03-18 20:25:37 +01001972 u8 broadcast[ETH_ALEN];
1973
1974 eth_broadcast_addr(broadcast);
Andrew Lunn87fa8862017-11-09 22:29:56 +01001975
1976 return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state);
1977}
1978
1979static int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid)
1980{
1981 int port;
1982 int err;
1983
1984 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1985 err = mv88e6xxx_port_add_broadcast(chip, port, vid);
1986 if (err)
1987 return err;
1988 }
1989
1990 return 0;
1991}
1992
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001993static int mv88e6xxx_port_vlan_join(struct mv88e6xxx_chip *chip, int port,
Russell King933b4422020-02-26 17:14:26 +00001994 u16 vid, u8 member, bool warn)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001995{
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001996 const u8 non_member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001997 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001998 int i, err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001999
Tobias Waldekranz34065c52021-03-18 20:25:36 +01002000 err = mv88e6xxx_vtu_get(chip, vid, &vlan);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002001 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002002 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002003
Tobias Waldekranz34065c52021-03-18 20:25:36 +01002004 if (!vlan.valid) {
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04002005 memset(&vlan, 0, sizeof(vlan));
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04002006
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04002007 err = mv88e6xxx_atu_new(chip, &vlan.fid);
2008 if (err)
2009 return err;
Andrew Lunn87fa8862017-11-09 22:29:56 +01002010
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04002011 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
2012 if (i == port)
2013 vlan.member[i] = member;
2014 else
2015 vlan.member[i] = non_member;
2016
2017 vlan.vid = vid;
2018 vlan.valid = true;
2019
2020 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
2021 if (err)
2022 return err;
2023
2024 err = mv88e6xxx_broadcast_setup(chip, vlan.vid);
2025 if (err)
2026 return err;
2027 } else if (vlan.member[port] != member) {
2028 vlan.member[port] = member;
2029
2030 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
2031 if (err)
2032 return err;
Russell King933b4422020-02-26 17:14:26 +00002033 } else if (warn) {
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04002034 dev_info(chip->dev, "p%d: already a member of VLAN %d\n",
2035 port, vid);
2036 }
2037
2038 return 0;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002039}
2040
Vladimir Oltean1958d582021-01-09 02:01:53 +02002041static int mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
Vladimir Oltean31046a52021-02-13 22:43:18 +02002042 const struct switchdev_obj_port_vlan *vlan,
2043 struct netlink_ext_ack *extack)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002044{
Vivien Didelot04bed142016-08-31 18:06:13 -04002045 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002046 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
2047 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
Russell King933b4422020-02-26 17:14:26 +00002048 bool warn;
Vivien Didelotc91498e2017-06-07 18:12:13 -04002049 u8 member;
Vladimir Oltean1958d582021-01-09 02:01:53 +02002050 int err;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002051
Vladimir Oltean1958d582021-01-09 02:01:53 +02002052 err = mv88e6xxx_port_vlan_prepare(ds, port, vlan);
2053 if (err)
2054 return err;
Vivien Didelot54d77b52016-05-09 13:22:47 -04002055
Vivien Didelotc91498e2017-06-07 18:12:13 -04002056 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002057 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04002058 else if (untagged)
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002059 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04002060 else
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002061 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04002062
Russell King933b4422020-02-26 17:14:26 +00002063 /* net/dsa/slave.c will call dsa_port_vlan_add() for the affected port
2064 * and then the CPU port. Do not warn for duplicates for the CPU port.
2065 */
2066 warn = !dsa_is_cpu_port(ds, port) && !dsa_is_dsa_port(ds, port);
2067
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002068 mv88e6xxx_reg_lock(chip);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002069
Vladimir Oltean1958d582021-01-09 02:01:53 +02002070 err = mv88e6xxx_port_vlan_join(chip, port, vlan->vid, member, warn);
2071 if (err) {
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02002072 dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
2073 vlan->vid, untagged ? 'u' : 't');
Vladimir Oltean1958d582021-01-09 02:01:53 +02002074 goto out;
2075 }
Vivien Didelot76e398a2015-11-01 12:33:55 -05002076
Vladimir Oltean1958d582021-01-09 02:01:53 +02002077 if (pvid) {
2078 err = mv88e6xxx_port_set_pvid(chip, port, vlan->vid);
2079 if (err) {
2080 dev_err(ds->dev, "p%d: failed to set PVID %d\n",
2081 port, vlan->vid);
2082 goto out;
2083 }
2084 }
2085out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002086 mv88e6xxx_reg_unlock(chip);
Vladimir Oltean1958d582021-01-09 02:01:53 +02002087
2088 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04002089}
2090
Vivien Didelot521098922019-08-01 14:36:36 -04002091static int mv88e6xxx_port_vlan_leave(struct mv88e6xxx_chip *chip,
2092 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002093{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002094 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002095 int i, err;
2096
Vivien Didelot521098922019-08-01 14:36:36 -04002097 if (!vid)
2098 return -EOPNOTSUPP;
2099
Tobias Waldekranz34065c52021-03-18 20:25:36 +01002100 err = mv88e6xxx_vtu_get(chip, vid, &vlan);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002101 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002102 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002103
Vivien Didelot521098922019-08-01 14:36:36 -04002104 /* If the VLAN doesn't exist in hardware or the port isn't a member,
2105 * tell switchdev that this VLAN is likely handled in software.
2106 */
Tobias Waldekranz34065c52021-03-18 20:25:36 +01002107 if (!vlan.valid ||
Vivien Didelot521098922019-08-01 14:36:36 -04002108 vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05002109 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002110
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002111 vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002112
2113 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002114 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002115 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002116 if (vlan.member[i] !=
2117 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002118 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002119 break;
2120 }
2121 }
2122
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002123 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002124 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002125 return err;
2126
Vivien Didelote606ca32017-03-11 16:12:55 -05002127 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002128}
2129
Vivien Didelotf81ec902016-05-09 13:22:58 -04002130static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
2131 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002132{
Vivien Didelot04bed142016-08-31 18:06:13 -04002133 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002134 int err = 0;
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02002135 u16 pvid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002136
Tobias Waldekranze545f862020-11-10 19:57:20 +01002137 if (!mv88e6xxx_max_vid(chip))
Vivien Didelot54d77b52016-05-09 13:22:47 -04002138 return -EOPNOTSUPP;
2139
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002140 mv88e6xxx_reg_lock(chip);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002141
Vivien Didelot77064f32016-11-04 03:23:30 +01002142 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002143 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002144 goto unlock;
2145
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02002146 err = mv88e6xxx_port_vlan_leave(chip, port, vlan->vid);
2147 if (err)
2148 goto unlock;
2149
2150 if (vlan->vid == pvid) {
2151 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002152 if (err)
2153 goto unlock;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002154 }
2155
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002156unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002157 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002158
2159 return err;
2160}
2161
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002162static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
2163 const unsigned char *addr, u16 vid)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002164{
Vivien Didelot04bed142016-08-31 18:06:13 -04002165 struct mv88e6xxx_chip *chip = ds->priv;
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002166 int err;
Vivien Didelot6630e232015-08-06 01:44:07 -04002167
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002168 mv88e6xxx_reg_lock(chip);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002169 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
2170 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002171 mv88e6xxx_reg_unlock(chip);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002172
2173 return err;
David S. Millercdf09692015-08-11 12:00:37 -07002174}
2175
Vivien Didelotf81ec902016-05-09 13:22:58 -04002176static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03002177 const unsigned char *addr, u16 vid)
David S. Millercdf09692015-08-11 12:00:37 -07002178{
Vivien Didelot04bed142016-08-31 18:06:13 -04002179 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002180 int err;
David S. Millercdf09692015-08-11 12:00:37 -07002181
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002182 mv88e6xxx_reg_lock(chip);
Vivien Didelotd8291a92019-09-07 16:00:47 -04002183 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid, 0);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002184 mv88e6xxx_reg_unlock(chip);
David S. Millercdf09692015-08-11 12:00:37 -07002185
Vivien Didelot83dabd12016-08-31 11:50:04 -04002186 return err;
David S. Millercdf09692015-08-11 12:00:37 -07002187}
2188
Vivien Didelot83dabd12016-08-31 11:50:04 -04002189static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
2190 u16 fid, u16 vid, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002191 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002192{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002193 struct mv88e6xxx_atu_entry addr;
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002194 bool is_static;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002195 int err;
2196
Vivien Didelotd8291a92019-09-07 16:00:47 -04002197 addr.state = 0;
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002198 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002199
2200 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002201 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002202 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002203 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002204
Vivien Didelotd8291a92019-09-07 16:00:47 -04002205 if (!addr.state)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002206 break;
2207
Vivien Didelot01bd96c2017-03-11 16:12:57 -05002208 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002209 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002210
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002211 if (!is_unicast_ether_addr(addr.mac))
2212 continue;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002213
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002214 is_static = (addr.state ==
2215 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
2216 err = cb(addr.mac, vid, is_static, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002217 if (err)
2218 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002219 } while (!is_broadcast_ether_addr(addr.mac));
2220
2221 return err;
2222}
2223
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01002224struct mv88e6xxx_port_db_dump_vlan_ctx {
2225 int port;
2226 dsa_fdb_dump_cb_t *cb;
2227 void *data;
2228};
2229
2230static int mv88e6xxx_port_db_dump_vlan(struct mv88e6xxx_chip *chip,
2231 const struct mv88e6xxx_vtu_entry *entry,
2232 void *_data)
2233{
2234 struct mv88e6xxx_port_db_dump_vlan_ctx *ctx = _data;
2235
2236 return mv88e6xxx_port_db_dump_fid(chip, entry->fid, entry->vid,
2237 ctx->port, ctx->cb, ctx->data);
2238}
2239
Vivien Didelot83dabd12016-08-31 11:50:04 -04002240static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002241 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002242{
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01002243 struct mv88e6xxx_port_db_dump_vlan_ctx ctx = {
2244 .port = port,
2245 .cb = cb,
2246 .data = data,
2247 };
Vivien Didelot83dabd12016-08-31 11:50:04 -04002248 u16 fid;
2249 int err;
2250
2251 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002252 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002253 if (err)
2254 return err;
2255
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002256 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002257 if (err)
2258 return err;
2259
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01002260 return mv88e6xxx_vtu_walk(chip, mv88e6xxx_port_db_dump_vlan, &ctx);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002261}
2262
Vivien Didelotf81ec902016-05-09 13:22:58 -04002263static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002264 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelotf33475b2015-10-22 09:34:41 -04002265{
Vivien Didelot04bed142016-08-31 18:06:13 -04002266 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfcf15362019-06-12 12:42:47 -04002267 int err;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002268
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002269 mv88e6xxx_reg_lock(chip);
Vivien Didelotfcf15362019-06-12 12:42:47 -04002270 err = mv88e6xxx_port_db_dump(chip, port, cb, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002271 mv88e6xxx_reg_unlock(chip);
Vivien Didelotfcf15362019-06-12 12:42:47 -04002272
2273 return err;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002274}
2275
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002276static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
2277 struct net_device *br)
2278{
Vivien Didelotef2025e2019-10-21 16:51:27 -04002279 struct dsa_switch *ds = chip->ds;
2280 struct dsa_switch_tree *dst = ds->dst;
2281 struct dsa_port *dp;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002282 int err;
2283
Vivien Didelotef2025e2019-10-21 16:51:27 -04002284 list_for_each_entry(dp, &dst->ports, list) {
2285 if (dp->bridge_dev == br) {
2286 if (dp->ds == ds) {
2287 /* This is a local bridge group member,
2288 * remap its Port VLAN Map.
2289 */
2290 err = mv88e6xxx_port_vlan_map(chip, dp->index);
2291 if (err)
2292 return err;
2293 } else {
2294 /* This is an external bridge group member,
2295 * remap its cross-chip Port VLAN Table entry.
2296 */
2297 err = mv88e6xxx_pvt_map(chip, dp->ds->index,
2298 dp->index);
Vivien Didelote96a6e02017-03-30 17:37:13 -04002299 if (err)
2300 return err;
2301 }
2302 }
2303 }
2304
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002305 return 0;
2306}
2307
Vivien Didelotf81ec902016-05-09 13:22:58 -04002308static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05002309 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002310{
Vivien Didelot04bed142016-08-31 18:06:13 -04002311 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002312 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002313
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002314 mv88e6xxx_reg_lock(chip);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002315 err = mv88e6xxx_bridge_map(chip, br);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002316 mv88e6xxx_reg_unlock(chip);
Vivien Didelota6692752016-02-12 12:09:39 -05002317
Vivien Didelot466dfa02016-02-26 13:16:05 -05002318 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002319}
2320
Vivien Didelotf123f2f2017-01-27 15:29:41 -05002321static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
2322 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002323{
Vivien Didelot04bed142016-08-31 18:06:13 -04002324 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002325
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002326 mv88e6xxx_reg_lock(chip);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002327 if (mv88e6xxx_bridge_map(chip, br) ||
2328 mv88e6xxx_port_vlan_map(chip, port))
2329 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002330 mv88e6xxx_reg_unlock(chip);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05002331}
2332
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002333static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds,
2334 int tree_index, int sw_index,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002335 int port, struct net_device *br)
2336{
2337 struct mv88e6xxx_chip *chip = ds->priv;
2338 int err;
2339
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002340 if (tree_index != ds->dst->index)
2341 return 0;
2342
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002343 mv88e6xxx_reg_lock(chip);
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002344 err = mv88e6xxx_pvt_map(chip, sw_index, port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002345 mv88e6xxx_reg_unlock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002346
2347 return err;
2348}
2349
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002350static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds,
2351 int tree_index, int sw_index,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002352 int port, struct net_device *br)
2353{
2354 struct mv88e6xxx_chip *chip = ds->priv;
2355
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002356 if (tree_index != ds->dst->index)
2357 return;
2358
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002359 mv88e6xxx_reg_lock(chip);
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002360 if (mv88e6xxx_pvt_map(chip, sw_index, port))
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002361 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002362 mv88e6xxx_reg_unlock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002363}
2364
Vivien Didelot17e708b2016-12-05 17:30:27 -05002365static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
2366{
2367 if (chip->info->ops->reset)
2368 return chip->info->ops->reset(chip);
2369
2370 return 0;
2371}
2372
Vivien Didelot309eca62016-12-05 17:30:26 -05002373static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
2374{
2375 struct gpio_desc *gpiod = chip->reset;
2376
2377 /* If there is a GPIO connected to the reset pin, toggle it */
2378 if (gpiod) {
2379 gpiod_set_value_cansleep(gpiod, 1);
2380 usleep_range(10000, 20000);
2381 gpiod_set_value_cansleep(gpiod, 0);
2382 usleep_range(10000, 20000);
Andrew Lunna3dcb3e2020-11-16 08:43:01 -08002383
2384 mv88e6xxx_g1_wait_eeprom_done(chip);
Vivien Didelot309eca62016-12-05 17:30:26 -05002385 }
2386}
2387
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002388static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2389{
2390 int i, err;
2391
2392 /* Set all ports to the Disabled state */
2393 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotf894c292017-06-08 18:34:10 -04002394 err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002395 if (err)
2396 return err;
2397 }
2398
2399 /* Wait for transmit queues to drain,
2400 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
2401 */
2402 usleep_range(2000, 4000);
2403
2404 return 0;
2405}
2406
Vivien Didelotfad09c72016-06-21 12:28:20 -04002407static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04002408{
Vivien Didelota935c052016-09-29 12:21:53 -04002409 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002410
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002411 err = mv88e6xxx_disable_ports(chip);
2412 if (err)
2413 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002414
Vivien Didelot309eca62016-12-05 17:30:26 -05002415 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002416
Vivien Didelot17e708b2016-12-05 17:30:27 -05002417 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002418}
2419
Vivien Didelot43145572017-03-11 16:12:59 -05002420static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002421 enum mv88e6xxx_frame_mode frame,
2422 enum mv88e6xxx_egress_mode egress, u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01002423{
2424 int err;
2425
Vivien Didelot43145572017-03-11 16:12:59 -05002426 if (!chip->info->ops->port_set_frame_mode)
2427 return -EOPNOTSUPP;
2428
2429 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002430 if (err)
2431 return err;
2432
Vivien Didelot43145572017-03-11 16:12:59 -05002433 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
2434 if (err)
2435 return err;
2436
2437 if (chip->info->ops->port_set_ether_type)
2438 return chip->info->ops->port_set_ether_type(chip, port, etype);
2439
2440 return 0;
2441}
2442
2443static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
2444{
2445 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002446 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04002447 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05002448}
2449
2450static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
2451{
2452 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002453 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04002454 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05002455}
2456
2457static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
2458{
2459 return mv88e6xxx_set_port_mode(chip, port,
2460 MV88E6XXX_FRAME_MODE_ETHERTYPE,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002461 MV88E6XXX_EGRESS_MODE_ETHERTYPE,
2462 ETH_P_EDSA);
Vivien Didelot43145572017-03-11 16:12:59 -05002463}
2464
2465static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
2466{
2467 if (dsa_is_dsa_port(chip->ds, port))
2468 return mv88e6xxx_set_port_mode_dsa(chip, port);
2469
Vivien Didelot2b3e9892017-10-26 11:22:54 -04002470 if (dsa_is_user_port(chip->ds, port))
Vivien Didelot43145572017-03-11 16:12:59 -05002471 return mv88e6xxx_set_port_mode_normal(chip, port);
2472
2473 /* Setup CPU port mode depending on its supported tag format */
2474 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
2475 return mv88e6xxx_set_port_mode_dsa(chip, port);
2476
2477 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
2478 return mv88e6xxx_set_port_mode_edsa(chip, port);
2479
2480 return -EINVAL;
2481}
2482
Vivien Didelotea698f42017-03-11 16:12:50 -05002483static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2484{
2485 bool message = dsa_is_dsa_port(chip->ds, port);
2486
2487 return mv88e6xxx_port_set_message_port(chip, port, message);
2488}
2489
Vivien Didelot601aeed2017-03-11 16:13:00 -05002490static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2491{
Vladimir Olteana8b659e2021-02-12 17:15:56 +02002492 int err;
Vivien Didelot601aeed2017-03-11 16:13:00 -05002493
Vladimir Olteana8b659e2021-02-12 17:15:56 +02002494 if (chip->info->ops->port_set_ucast_flood) {
Tobias Waldekranz7b9f16f2021-03-18 20:25:38 +01002495 err = chip->info->ops->port_set_ucast_flood(chip, port, true);
Vladimir Olteana8b659e2021-02-12 17:15:56 +02002496 if (err)
2497 return err;
2498 }
2499 if (chip->info->ops->port_set_mcast_flood) {
Tobias Waldekranz7b9f16f2021-03-18 20:25:38 +01002500 err = chip->info->ops->port_set_mcast_flood(chip, port, true);
Vladimir Olteana8b659e2021-02-12 17:15:56 +02002501 if (err)
2502 return err;
2503 }
Vivien Didelot601aeed2017-03-11 16:13:00 -05002504
David S. Miller407308f2019-06-15 13:35:29 -07002505 return 0;
Vivien Didelot601aeed2017-03-11 16:13:00 -05002506}
2507
Vivien Didelot45de77f2019-08-31 16:18:36 -04002508static irqreturn_t mv88e6xxx_serdes_irq_thread_fn(int irq, void *dev_id)
2509{
2510 struct mv88e6xxx_port *mvp = dev_id;
2511 struct mv88e6xxx_chip *chip = mvp->chip;
2512 irqreturn_t ret = IRQ_NONE;
2513 int port = mvp->port;
Pavana Sharma193c5b22021-03-17 14:46:40 +01002514 int lane;
Vivien Didelot45de77f2019-08-31 16:18:36 -04002515
2516 mv88e6xxx_reg_lock(chip);
2517 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +01002518 if (lane >= 0)
Vivien Didelot45de77f2019-08-31 16:18:36 -04002519 ret = mv88e6xxx_serdes_irq_status(chip, port, lane);
2520 mv88e6xxx_reg_unlock(chip);
2521
2522 return ret;
2523}
2524
2525static int mv88e6xxx_serdes_irq_request(struct mv88e6xxx_chip *chip, int port,
Pavana Sharma193c5b22021-03-17 14:46:40 +01002526 int lane)
Vivien Didelot45de77f2019-08-31 16:18:36 -04002527{
2528 struct mv88e6xxx_port *dev_id = &chip->ports[port];
2529 unsigned int irq;
2530 int err;
2531
2532 /* Nothing to request if this SERDES port has no IRQ */
2533 irq = mv88e6xxx_serdes_irq_mapping(chip, port);
2534 if (!irq)
2535 return 0;
2536
Andrew Lunne6f2f6b2020-01-06 17:13:49 +01002537 snprintf(dev_id->serdes_irq_name, sizeof(dev_id->serdes_irq_name),
2538 "mv88e6xxx-%s-serdes-%d", dev_name(chip->dev), port);
2539
Vivien Didelot45de77f2019-08-31 16:18:36 -04002540 /* Requesting the IRQ will trigger IRQ callbacks, so release the lock */
2541 mv88e6xxx_reg_unlock(chip);
2542 err = request_threaded_irq(irq, NULL, mv88e6xxx_serdes_irq_thread_fn,
Andrew Lunne6f2f6b2020-01-06 17:13:49 +01002543 IRQF_ONESHOT, dev_id->serdes_irq_name,
2544 dev_id);
Vivien Didelot45de77f2019-08-31 16:18:36 -04002545 mv88e6xxx_reg_lock(chip);
2546 if (err)
2547 return err;
2548
2549 dev_id->serdes_irq = irq;
2550
2551 return mv88e6xxx_serdes_irq_enable(chip, port, lane);
2552}
2553
2554static int mv88e6xxx_serdes_irq_free(struct mv88e6xxx_chip *chip, int port,
Pavana Sharma193c5b22021-03-17 14:46:40 +01002555 int lane)
Vivien Didelot45de77f2019-08-31 16:18:36 -04002556{
2557 struct mv88e6xxx_port *dev_id = &chip->ports[port];
2558 unsigned int irq = dev_id->serdes_irq;
2559 int err;
2560
2561 /* Nothing to free if no IRQ has been requested */
2562 if (!irq)
2563 return 0;
2564
2565 err = mv88e6xxx_serdes_irq_disable(chip, port, lane);
2566
2567 /* Freeing the IRQ will trigger IRQ callbacks, so release the lock */
2568 mv88e6xxx_reg_unlock(chip);
2569 free_irq(irq, dev_id);
2570 mv88e6xxx_reg_lock(chip);
2571
2572 dev_id->serdes_irq = 0;
2573
2574 return err;
2575}
2576
Andrew Lunn6d917822017-05-26 01:03:21 +02002577static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
2578 bool on)
2579{
Pavana Sharma193c5b22021-03-17 14:46:40 +01002580 int lane;
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002581 int err;
Andrew Lunn6d917822017-05-26 01:03:21 +02002582
Vivien Didelotdc272f62019-08-31 16:18:33 -04002583 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +01002584 if (lane < 0)
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002585 return 0;
2586
2587 if (on) {
Vivien Didelotdc272f62019-08-31 16:18:33 -04002588 err = mv88e6xxx_serdes_power_up(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002589 if (err)
2590 return err;
2591
Vivien Didelot45de77f2019-08-31 16:18:36 -04002592 err = mv88e6xxx_serdes_irq_request(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002593 } else {
Vivien Didelot45de77f2019-08-31 16:18:36 -04002594 err = mv88e6xxx_serdes_irq_free(chip, port, lane);
2595 if (err)
2596 return err;
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002597
Vivien Didelotdc272f62019-08-31 16:18:33 -04002598 err = mv88e6xxx_serdes_power_down(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002599 }
2600
2601 return err;
Andrew Lunn6d917822017-05-26 01:03:21 +02002602}
2603
Marek Behún2fda45f2021-03-17 14:46:41 +01002604static int mv88e6xxx_set_egress_port(struct mv88e6xxx_chip *chip,
2605 enum mv88e6xxx_egress_direction direction,
2606 int port)
2607{
2608 int err;
2609
2610 if (!chip->info->ops->set_egress_port)
2611 return -EOPNOTSUPP;
2612
2613 err = chip->info->ops->set_egress_port(chip, direction, port);
2614 if (err)
2615 return err;
2616
2617 if (direction == MV88E6XXX_EGRESS_DIR_INGRESS)
2618 chip->ingress_dest_port = port;
2619 else
2620 chip->egress_dest_port = port;
2621
2622 return 0;
2623}
2624
Vivien Didelotfa371c82017-12-05 15:34:10 -05002625static int mv88e6xxx_setup_upstream_port(struct mv88e6xxx_chip *chip, int port)
2626{
2627 struct dsa_switch *ds = chip->ds;
2628 int upstream_port;
2629 int err;
2630
Vivien Didelot07073c72017-12-05 15:34:13 -05002631 upstream_port = dsa_upstream_port(ds, port);
Vivien Didelotfa371c82017-12-05 15:34:10 -05002632 if (chip->info->ops->port_set_upstream_port) {
2633 err = chip->info->ops->port_set_upstream_port(chip, port,
2634 upstream_port);
2635 if (err)
2636 return err;
2637 }
2638
Vivien Didelot0ea54dd2017-12-05 15:34:11 -05002639 if (port == upstream_port) {
2640 if (chip->info->ops->set_cpu_port) {
2641 err = chip->info->ops->set_cpu_port(chip,
2642 upstream_port);
2643 if (err)
2644 return err;
2645 }
2646
Marek Behún2fda45f2021-03-17 14:46:41 +01002647 err = mv88e6xxx_set_egress_port(chip,
Iwan R Timmer5c74c542019-11-07 22:11:13 +01002648 MV88E6XXX_EGRESS_DIR_INGRESS,
2649 upstream_port);
Marek Behún2fda45f2021-03-17 14:46:41 +01002650 if (err && err != -EOPNOTSUPP)
2651 return err;
Iwan R Timmer5c74c542019-11-07 22:11:13 +01002652
Marek Behún2fda45f2021-03-17 14:46:41 +01002653 err = mv88e6xxx_set_egress_port(chip,
Iwan R Timmer5c74c542019-11-07 22:11:13 +01002654 MV88E6XXX_EGRESS_DIR_EGRESS,
2655 upstream_port);
Marek Behún2fda45f2021-03-17 14:46:41 +01002656 if (err && err != -EOPNOTSUPP)
2657 return err;
Vivien Didelot0ea54dd2017-12-05 15:34:11 -05002658 }
2659
Vivien Didelotfa371c82017-12-05 15:34:10 -05002660 return 0;
2661}
2662
Vivien Didelotfad09c72016-06-21 12:28:20 -04002663static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002664{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002665 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002666 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002667 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002668
Andrew Lunn7b898462018-08-09 15:38:47 +02002669 chip->ports[port].chip = chip;
2670 chip->ports[port].port = port;
2671
Vivien Didelotd78343d2016-11-04 03:23:36 +01002672 /* MAC Forcing register: don't force link, speed, duplex or flow control
2673 * state to any particular values on physical ports, but force the CPU
2674 * port and all DSA ports to their maximum bandwidth and full duplex.
2675 */
2676 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2677 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
2678 SPEED_MAX, DUPLEX_FULL,
Andrew Lunn54186b92018-08-09 15:38:37 +02002679 PAUSE_OFF,
Vivien Didelotd78343d2016-11-04 03:23:36 +01002680 PHY_INTERFACE_MODE_NA);
2681 else
2682 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
2683 SPEED_UNFORCED, DUPLEX_UNFORCED,
Andrew Lunn54186b92018-08-09 15:38:37 +02002684 PAUSE_ON,
Vivien Didelotd78343d2016-11-04 03:23:36 +01002685 PHY_INTERFACE_MODE_NA);
2686 if (err)
2687 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002688
2689 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2690 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2691 * tunneling, determine priority by looking at 802.1p and IP
2692 * priority fields (IP prio has precedence), and set STP state
2693 * to Forwarding.
2694 *
2695 * If this is the CPU link, use DSA or EDSA tagging depending
2696 * on which tagging mode was configured.
2697 *
2698 * If this is a link to another switch, use DSA tagging mode.
2699 *
2700 * If this is the upstream port for this switch, enable
2701 * forwarding of unknown unicasts and multicasts.
2702 */
Vivien Didelota89b433be2017-06-12 12:37:37 -04002703 reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
2704 MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
2705 MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
2706 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002707 if (err)
2708 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002709
Vivien Didelot601aeed2017-03-11 16:13:00 -05002710 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002711 if (err)
2712 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002713
Vivien Didelot601aeed2017-03-11 16:13:00 -05002714 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05002715 if (err)
2716 return err;
2717
Vivien Didelot8efdda42015-08-13 12:52:23 -04002718 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002719 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002720 * untagged frames on this port, do a destination address lookup on all
2721 * received packets as usual, disable ARP mirroring and don't send a
2722 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002723 */
Andrew Lunna23b2962017-02-04 20:15:28 +01002724 err = mv88e6xxx_port_set_map_da(chip, port);
2725 if (err)
2726 return err;
2727
Vivien Didelotfa371c82017-12-05 15:34:10 -05002728 err = mv88e6xxx_setup_upstream_port(chip, port);
2729 if (err)
2730 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002731
Andrew Lunna23b2962017-02-04 20:15:28 +01002732 err = mv88e6xxx_port_set_8021q_mode(chip, port,
Vivien Didelot81c6edb2017-06-12 12:37:41 -04002733 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
Andrew Lunna23b2962017-02-04 20:15:28 +01002734 if (err)
2735 return err;
2736
Vivien Didelotcd782652017-06-08 18:34:13 -04002737 if (chip->info->ops->port_set_jumbo_size) {
2738 err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
Andrew Lunn5f436662016-12-03 04:45:17 +01002739 if (err)
2740 return err;
2741 }
2742
Andrew Lunn54d792f2015-05-06 01:09:47 +02002743 /* Port Association Vector: when learning source addresses
2744 * of packets, add the address to the address database using
2745 * a port bitmap that has only the bit for this port set and
2746 * the other bits clear.
2747 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002748 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002749 /* Disable learning for CPU port */
2750 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002751 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002752
Vivien Didelot2a4614e2017-06-12 12:37:43 -04002753 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
2754 reg);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002755 if (err)
2756 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002757
2758 /* Egress rate control 2: disable egress rate control. */
Vivien Didelot2cb8cb12017-06-12 12:37:42 -04002759 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
2760 0x0000);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002761 if (err)
2762 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002763
Vivien Didelot08984322017-06-08 18:34:12 -04002764 if (chip->info->ops->port_pause_limit) {
2765 err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002766 if (err)
2767 return err;
2768 }
2769
Vivien Didelotc8c94892017-03-11 16:13:01 -05002770 if (chip->info->ops->port_disable_learn_limit) {
2771 err = chip->info->ops->port_disable_learn_limit(chip, port);
2772 if (err)
2773 return err;
2774 }
2775
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002776 if (chip->info->ops->port_disable_pri_override) {
2777 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002778 if (err)
2779 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01002780 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002781
Andrew Lunnef0a7312016-12-03 04:35:16 +01002782 if (chip->info->ops->port_tag_remap) {
2783 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002784 if (err)
2785 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002786 }
2787
Andrew Lunnef70b112016-12-03 04:45:18 +01002788 if (chip->info->ops->port_egress_rate_limiting) {
2789 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002790 if (err)
2791 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002792 }
2793
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02002794 if (chip->info->ops->port_setup_message_port) {
2795 err = chip->info->ops->port_setup_message_port(chip, port);
2796 if (err)
2797 return err;
2798 }
Guenter Roeckd827e882015-03-26 18:36:29 -07002799
Vivien Didelot207afda2016-04-14 14:42:09 -04002800 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002801 * database, and allow bidirectional communication between the
2802 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002803 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002804 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002805 if (err)
2806 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002807
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002808 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002809 if (err)
2810 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002811
2812 /* Default VLAN ID and priority: don't set a default VLAN
2813 * ID, and set the default packet priority to zero.
2814 */
Vivien Didelotb7929fb2017-06-12 12:37:40 -04002815 return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
Andrew Lunndbde9e62015-05-06 01:09:48 +02002816}
2817
Andrew Lunn2a550ae2020-07-11 22:32:05 +02002818static int mv88e6xxx_get_max_mtu(struct dsa_switch *ds, int port)
2819{
2820 struct mv88e6xxx_chip *chip = ds->priv;
2821
2822 if (chip->info->ops->port_set_jumbo_size)
2823 return 10240;
Chris Packham1baf0fa2020-07-24 11:21:22 +12002824 else if (chip->info->ops->set_max_frame_size)
2825 return 1632;
Andrew Lunn2a550ae2020-07-11 22:32:05 +02002826 return 1522;
2827}
2828
2829static int mv88e6xxx_change_mtu(struct dsa_switch *ds, int port, int new_mtu)
2830{
2831 struct mv88e6xxx_chip *chip = ds->priv;
2832 int ret = 0;
2833
2834 mv88e6xxx_reg_lock(chip);
2835 if (chip->info->ops->port_set_jumbo_size)
2836 ret = chip->info->ops->port_set_jumbo_size(chip, port, new_mtu);
Chris Packham1baf0fa2020-07-24 11:21:22 +12002837 else if (chip->info->ops->set_max_frame_size)
2838 ret = chip->info->ops->set_max_frame_size(chip, new_mtu);
Andrew Lunn2a550ae2020-07-11 22:32:05 +02002839 else
2840 if (new_mtu > 1522)
2841 ret = -EINVAL;
2842 mv88e6xxx_reg_unlock(chip);
2843
2844 return ret;
2845}
2846
Andrew Lunn04aca992017-05-26 01:03:24 +02002847static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
2848 struct phy_device *phydev)
2849{
2850 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot523a8902017-05-26 18:02:42 -04002851 int err;
Andrew Lunn04aca992017-05-26 01:03:24 +02002852
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002853 mv88e6xxx_reg_lock(chip);
Vivien Didelot523a8902017-05-26 18:02:42 -04002854 err = mv88e6xxx_serdes_power(chip, port, true);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002855 mv88e6xxx_reg_unlock(chip);
Andrew Lunn04aca992017-05-26 01:03:24 +02002856
2857 return err;
2858}
2859
Andrew Lunn75104db2019-02-24 20:44:43 +01002860static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port)
Andrew Lunn04aca992017-05-26 01:03:24 +02002861{
2862 struct mv88e6xxx_chip *chip = ds->priv;
2863
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002864 mv88e6xxx_reg_lock(chip);
Vivien Didelot523a8902017-05-26 18:02:42 -04002865 if (mv88e6xxx_serdes_power(chip, port, false))
2866 dev_err(chip->dev, "failed to power off SERDES\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002867 mv88e6xxx_reg_unlock(chip);
Andrew Lunn04aca992017-05-26 01:03:24 +02002868}
2869
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002870static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2871 unsigned int ageing_time)
2872{
Vivien Didelot04bed142016-08-31 18:06:13 -04002873 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002874 int err;
2875
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002876 mv88e6xxx_reg_lock(chip);
Vivien Didelot720c6342017-03-11 16:12:48 -05002877 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002878 mv88e6xxx_reg_unlock(chip);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002879
2880 return err;
2881}
2882
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002883static int mv88e6xxx_stats_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002884{
2885 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002886
Andrew Lunnde2273872016-11-21 23:27:01 +01002887 /* Initialize the statistics unit */
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002888 if (chip->info->ops->stats_set_histogram) {
2889 err = chip->info->ops->stats_set_histogram(chip);
2890 if (err)
2891 return err;
2892 }
Andrew Lunnde2273872016-11-21 23:27:01 +01002893
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002894 return mv88e6xxx_g1_stats_clear(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002895}
2896
Andrew Lunnea890982019-01-09 00:24:03 +01002897/* Check if the errata has already been applied. */
2898static bool mv88e6390_setup_errata_applied(struct mv88e6xxx_chip *chip)
2899{
2900 int port;
2901 int err;
2902 u16 val;
2903
2904 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
Marek Behún60907012019-08-26 23:31:51 +02002905 err = mv88e6xxx_port_hidden_read(chip, 0xf, port, 0, &val);
Andrew Lunnea890982019-01-09 00:24:03 +01002906 if (err) {
2907 dev_err(chip->dev,
2908 "Error reading hidden register: %d\n", err);
2909 return false;
2910 }
2911 if (val != 0x01c0)
2912 return false;
2913 }
2914
2915 return true;
2916}
2917
2918/* The 6390 copper ports have an errata which require poking magic
2919 * values into undocumented hidden registers and then performing a
2920 * software reset.
2921 */
2922static int mv88e6390_setup_errata(struct mv88e6xxx_chip *chip)
2923{
2924 int port;
2925 int err;
2926
2927 if (mv88e6390_setup_errata_applied(chip))
2928 return 0;
2929
2930 /* Set the ports into blocking mode */
2931 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
2932 err = mv88e6xxx_port_set_state(chip, port, BR_STATE_DISABLED);
2933 if (err)
2934 return err;
2935 }
2936
2937 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
Marek Behún60907012019-08-26 23:31:51 +02002938 err = mv88e6xxx_port_hidden_write(chip, 0xf, port, 0, 0x01c0);
Andrew Lunnea890982019-01-09 00:24:03 +01002939 if (err)
2940 return err;
2941 }
2942
2943 return mv88e6xxx_software_reset(chip);
2944}
2945
Andrew Lunn23e8b472019-10-25 01:03:52 +02002946static void mv88e6xxx_teardown(struct dsa_switch *ds)
2947{
2948 mv88e6xxx_teardown_devlink_params(ds);
Andrew Lunne0c69ca2019-11-05 01:13:01 +01002949 dsa_devlink_resources_unregister(ds);
Andrew Lunnbfb25542020-09-18 21:11:07 +02002950 mv88e6xxx_teardown_devlink_regions(ds);
Andrew Lunn23e8b472019-10-25 01:03:52 +02002951}
2952
Vivien Didelotf81ec902016-05-09 13:22:58 -04002953static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002954{
Vivien Didelot04bed142016-08-31 18:06:13 -04002955 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002956 u8 cmode;
Vivien Didelot552238b2016-05-09 13:22:49 -04002957 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002958 int i;
2959
Vivien Didelotfad09c72016-06-21 12:28:20 -04002960 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002961 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002962
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002963 mv88e6xxx_reg_lock(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002964
Andrew Lunnea890982019-01-09 00:24:03 +01002965 if (chip->info->ops->setup_errata) {
2966 err = chip->info->ops->setup_errata(chip);
2967 if (err)
2968 goto unlock;
2969 }
2970
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002971 /* Cache the cmode of each port. */
2972 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2973 if (chip->info->ops->port_get_cmode) {
2974 err = chip->info->ops->port_get_cmode(chip, i, &cmode);
2975 if (err)
Dan Carpentere29129f2018-08-14 12:09:05 +03002976 goto unlock;
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002977
2978 chip->ports[i].cmode = cmode;
2979 }
2980 }
2981
Vivien Didelot97299342016-07-18 20:45:30 -04002982 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002983 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotb759f522019-08-19 16:00:52 -04002984 if (dsa_is_unused_port(ds, i))
2985 continue;
2986
Hubert Feursteinc8574862019-07-31 10:23:48 +02002987 /* Prevent the use of an invalid port. */
Vivien Didelotb759f522019-08-19 16:00:52 -04002988 if (mv88e6xxx_is_invalid_port(chip, i)) {
Hubert Feursteinc8574862019-07-31 10:23:48 +02002989 dev_err(chip->dev, "port %d is invalid\n", i);
2990 err = -EINVAL;
2991 goto unlock;
2992 }
2993
Vivien Didelot97299342016-07-18 20:45:30 -04002994 err = mv88e6xxx_setup_port(chip, i);
2995 if (err)
2996 goto unlock;
2997 }
2998
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002999 err = mv88e6xxx_irl_setup(chip);
3000 if (err)
3001 goto unlock;
3002
Vivien Didelot04a69a12017-10-13 14:18:05 -04003003 err = mv88e6xxx_mac_setup(chip);
3004 if (err)
3005 goto unlock;
3006
Vivien Didelot1b17aed2017-05-26 18:03:05 -04003007 err = mv88e6xxx_phy_setup(chip);
3008 if (err)
3009 goto unlock;
3010
Vivien Didelotb486d7c2017-05-01 14:05:13 -04003011 err = mv88e6xxx_vtu_setup(chip);
3012 if (err)
3013 goto unlock;
3014
Vivien Didelot81228992017-03-30 17:37:08 -04003015 err = mv88e6xxx_pvt_setup(chip);
3016 if (err)
3017 goto unlock;
3018
Vivien Didelota2ac29d2017-03-11 16:12:49 -05003019 err = mv88e6xxx_atu_setup(chip);
3020 if (err)
3021 goto unlock;
3022
Andrew Lunn87fa8862017-11-09 22:29:56 +01003023 err = mv88e6xxx_broadcast_setup(chip, 0);
3024 if (err)
3025 goto unlock;
3026
Vivien Didelot9e907d72017-07-17 13:03:43 -04003027 err = mv88e6xxx_pot_setup(chip);
3028 if (err)
3029 goto unlock;
3030
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003031 err = mv88e6xxx_rmu_setup(chip);
3032 if (err)
3033 goto unlock;
3034
Vivien Didelot51c901a2017-07-17 13:03:41 -04003035 err = mv88e6xxx_rsvd2cpu_setup(chip);
3036 if (err)
3037 goto unlock;
Andrew Lunn6e55f692016-12-03 04:45:16 +01003038
Vivien Didelotb28f8722018-04-26 21:56:44 -04003039 err = mv88e6xxx_trunk_setup(chip);
3040 if (err)
3041 goto unlock;
3042
Vivien Didelotc7f047b2018-04-26 21:56:45 -04003043 err = mv88e6xxx_devmap_setup(chip);
3044 if (err)
3045 goto unlock;
3046
Vivien Didelot93e18d62018-05-11 17:16:35 -04003047 err = mv88e6xxx_pri_setup(chip);
3048 if (err)
3049 goto unlock;
3050
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01003051 /* Setup PTP Hardware Clock and timestamping */
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003052 if (chip->info->ptp_support) {
3053 err = mv88e6xxx_ptp_setup(chip);
3054 if (err)
3055 goto unlock;
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01003056
3057 err = mv88e6xxx_hwtstamp_setup(chip);
3058 if (err)
3059 goto unlock;
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003060 }
3061
Vivien Didelot447b1bb2018-05-11 17:16:36 -04003062 err = mv88e6xxx_stats_setup(chip);
3063 if (err)
3064 goto unlock;
3065
Vivien Didelot6b17e862015-08-13 12:52:18 -04003066unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003067 mv88e6xxx_reg_unlock(chip);
Andrew Lunndb687a52015-06-20 21:31:29 +02003068
Andrew Lunne0c69ca2019-11-05 01:13:01 +01003069 if (err)
3070 return err;
3071
3072 /* Have to be called without holding the register lock, since
3073 * they take the devlink lock, and we later take the locks in
3074 * the reverse order when getting/setting parameters or
3075 * resource occupancy.
Andrew Lunn23e8b472019-10-25 01:03:52 +02003076 */
Andrew Lunne0c69ca2019-11-05 01:13:01 +01003077 err = mv88e6xxx_setup_devlink_resources(ds);
3078 if (err)
3079 return err;
3080
3081 err = mv88e6xxx_setup_devlink_params(ds);
3082 if (err)
Andrew Lunnbfb25542020-09-18 21:11:07 +02003083 goto out_resources;
3084
3085 err = mv88e6xxx_setup_devlink_regions(ds);
3086 if (err)
3087 goto out_params;
3088
3089 return 0;
3090
3091out_params:
3092 mv88e6xxx_teardown_devlink_params(ds);
3093out_resources:
3094 dsa_devlink_resources_unregister(ds);
Andrew Lunne0c69ca2019-11-05 01:13:01 +01003095
3096 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02003097}
3098
Vivien Didelote57e5e72016-08-15 17:19:00 -04003099static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003100{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003101 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
3102 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04003103 u16 val;
3104 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003105
Andrew Lunnee26a222017-01-24 14:53:48 +01003106 if (!chip->info->ops->phy_read)
3107 return -EOPNOTSUPP;
3108
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003109 mv88e6xxx_reg_lock(chip);
Andrew Lunnee26a222017-01-24 14:53:48 +01003110 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003111 mv88e6xxx_reg_unlock(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003112
Andrew Lunnda9f3302017-02-01 03:40:05 +01003113 if (reg == MII_PHYSID2) {
Andrew Lunnddc49ac2018-11-12 18:51:01 +01003114 /* Some internal PHYs don't have a model number. */
3115 if (chip->info->family != MV88E6XXX_FAMILY_6165)
3116 /* Then there is the 6165 family. It gets is
3117 * PHYs correct. But it can also have two
3118 * SERDES interfaces in the PHY address
3119 * space. And these don't have a model
3120 * number. But they are not PHYs, so we don't
3121 * want to give them something a PHY driver
3122 * will recognise.
3123 *
3124 * Use the mv88e6390 family model number
3125 * instead, for anything which really could be
3126 * a PHY,
3127 */
3128 if (!(val & 0x3f0))
3129 val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
Andrew Lunnda9f3302017-02-01 03:40:05 +01003130 }
3131
Vivien Didelote57e5e72016-08-15 17:19:00 -04003132 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003133}
3134
Vivien Didelote57e5e72016-08-15 17:19:00 -04003135static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003136{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003137 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
3138 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04003139 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003140
Andrew Lunnee26a222017-01-24 14:53:48 +01003141 if (!chip->info->ops->phy_write)
3142 return -EOPNOTSUPP;
3143
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003144 mv88e6xxx_reg_lock(chip);
Andrew Lunnee26a222017-01-24 14:53:48 +01003145 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003146 mv88e6xxx_reg_unlock(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003147
3148 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003149}
3150
Vivien Didelotfad09c72016-06-21 12:28:20 -04003151static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01003152 struct device_node *np,
3153 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02003154{
3155 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003156 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003157 struct mii_bus *bus;
3158 int err;
3159
Andrew Lunn2510bab2018-02-22 01:51:49 +01003160 if (external) {
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003161 mv88e6xxx_reg_lock(chip);
Andrew Lunn2510bab2018-02-22 01:51:49 +01003162 err = mv88e6xxx_g2_scratch_gpio_set_smi(chip, true);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003163 mv88e6xxx_reg_unlock(chip);
Andrew Lunn2510bab2018-02-22 01:51:49 +01003164
3165 if (err)
3166 return err;
3167 }
3168
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003169 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02003170 if (!bus)
3171 return -ENOMEM;
3172
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003173 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01003174 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003175 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01003176 INIT_LIST_HEAD(&mdio_bus->list);
3177 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003178
Andrew Lunnb516d452016-06-04 21:17:06 +02003179 if (np) {
3180 bus->name = np->full_name;
Rob Herringf7ce9102017-07-18 16:43:19 -05003181 snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003182 } else {
3183 bus->name = "mv88e6xxx SMI";
3184 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
3185 }
3186
3187 bus->read = mv88e6xxx_mdio_read;
3188 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003189 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02003190
Andrew Lunn6f882842018-03-17 20:32:05 +01003191 if (!external) {
3192 err = mv88e6xxx_g2_irq_mdio_setup(chip, bus);
3193 if (err)
3194 return err;
3195 }
3196
Florian Fainelli00e798c2018-05-15 16:56:19 -07003197 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003198 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04003199 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunn6f882842018-03-17 20:32:05 +01003200 mv88e6xxx_g2_irq_mdio_free(chip, bus);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003201 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02003202 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01003203
3204 if (external)
3205 list_add_tail(&mdio_bus->list, &chip->mdios);
3206 else
3207 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02003208
3209 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02003210}
3211
Andrew Lunn3126aee2017-12-07 01:05:57 +01003212static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
3213
3214{
3215 struct mv88e6xxx_mdio_bus *mdio_bus;
3216 struct mii_bus *bus;
3217
3218 list_for_each_entry(mdio_bus, &chip->mdios, list) {
3219 bus = mdio_bus->bus;
3220
Andrew Lunn6f882842018-03-17 20:32:05 +01003221 if (!mdio_bus->external)
3222 mv88e6xxx_g2_irq_mdio_free(chip, bus);
3223
Andrew Lunn3126aee2017-12-07 01:05:57 +01003224 mdiobus_unregister(bus);
3225 }
3226}
3227
Andrew Lunna3c53be52017-01-24 14:53:50 +01003228static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
3229 struct device_node *np)
3230{
Andrew Lunna3c53be52017-01-24 14:53:50 +01003231 struct device_node *child;
3232 int err;
3233
3234 /* Always register one mdio bus for the internal/default mdio
3235 * bus. This maybe represented in the device tree, but is
3236 * optional.
3237 */
3238 child = of_get_child_by_name(np, "mdio");
3239 err = mv88e6xxx_mdio_register(chip, child, false);
3240 if (err)
3241 return err;
3242
3243 /* Walk the device tree, and see if there are any other nodes
3244 * which say they are compatible with the external mdio
3245 * bus.
3246 */
3247 for_each_available_child_of_node(np, child) {
Andrew Lunnceb96fa2020-09-01 04:32:57 +02003248 if (of_device_is_compatible(
3249 child, "marvell,mv88e6xxx-mdio-external")) {
Andrew Lunna3c53be52017-01-24 14:53:50 +01003250 err = mv88e6xxx_mdio_register(chip, child, true);
Andrew Lunn3126aee2017-12-07 01:05:57 +01003251 if (err) {
3252 mv88e6xxx_mdios_unregister(chip);
Nishka Dasgupta78e42042019-07-23 16:13:07 +05303253 of_node_put(child);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003254 return err;
Andrew Lunn3126aee2017-12-07 01:05:57 +01003255 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01003256 }
3257 }
3258
3259 return 0;
3260}
3261
Vivien Didelot855b1932016-07-20 18:18:35 -04003262static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
3263{
Vivien Didelot04bed142016-08-31 18:06:13 -04003264 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003265
3266 return chip->eeprom_len;
3267}
3268
Vivien Didelot855b1932016-07-20 18:18:35 -04003269static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
3270 struct ethtool_eeprom *eeprom, u8 *data)
3271{
Vivien Didelot04bed142016-08-31 18:06:13 -04003272 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003273 int err;
3274
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003275 if (!chip->info->ops->get_eeprom)
3276 return -EOPNOTSUPP;
3277
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003278 mv88e6xxx_reg_lock(chip);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003279 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003280 mv88e6xxx_reg_unlock(chip);
Vivien Didelot855b1932016-07-20 18:18:35 -04003281
3282 if (err)
3283 return err;
3284
3285 eeprom->magic = 0xc3ec4951;
3286
3287 return 0;
3288}
3289
Vivien Didelot855b1932016-07-20 18:18:35 -04003290static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
3291 struct ethtool_eeprom *eeprom, u8 *data)
3292{
Vivien Didelot04bed142016-08-31 18:06:13 -04003293 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003294 int err;
3295
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003296 if (!chip->info->ops->set_eeprom)
3297 return -EOPNOTSUPP;
3298
Vivien Didelot855b1932016-07-20 18:18:35 -04003299 if (eeprom->magic != 0xc3ec4951)
3300 return -EINVAL;
3301
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003302 mv88e6xxx_reg_lock(chip);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003303 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003304 mv88e6xxx_reg_unlock(chip);
Vivien Didelot855b1932016-07-20 18:18:35 -04003305
3306 return err;
3307}
3308
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003309static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003310 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003311 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3312 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003313 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003314 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003315 .phy_read = mv88e6185_phy_ppu_read,
3316 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003317 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003318 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003319 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003320 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003321 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003322 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3323 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003324 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01003325 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003326 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003327 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003328 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003329 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003330 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003331 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003332 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003333 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3334 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003335 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003336 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3337 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003338 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003339 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003340 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003341 .ppu_enable = mv88e6185_g1_ppu_enable,
3342 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003343 .reset = mv88e6185_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003344 .rmu_disable = mv88e6085_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003345 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003346 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003347 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003348 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003349};
3350
3351static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003352 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003353 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3354 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003355 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003356 .phy_read = mv88e6185_phy_ppu_read,
3357 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003358 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003359 .port_sync_link = mv88e6185_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003360 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003361 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003362 .port_set_ucast_flood = mv88e6185_port_set_forward_unknown,
3363 .port_set_mcast_flood = mv88e6185_port_set_default_forward,
Andrew Lunna23b2962017-02-04 20:15:28 +01003364 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003365 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003366 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003367 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003368 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003369 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3370 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003371 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003372 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Chris Packhamf5be1072020-11-24 17:34:38 +13003373 .serdes_power = mv88e6185_serdes_power,
3374 .serdes_get_lane = mv88e6185_serdes_get_lane,
3375 .serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003376 .ppu_enable = mv88e6185_g1_ppu_enable,
3377 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003378 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003379 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003380 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003381 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003382 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003383};
3384
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003385static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01003386 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003387 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3388 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003389 .irl_init_all = mv88e6352_g2_irl_init_all,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003390 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3391 .phy_read = mv88e6xxx_g2_smi_phy_read,
3392 .phy_write = mv88e6xxx_g2_smi_phy_write,
3393 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003394 .port_sync_link = mv88e6185_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003395 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003396 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003397 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003398 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3399 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003400 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01003401 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003402 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003403 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003404 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003405 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003406 .port_setup_message_port = mv88e6xxx_setup_message_port,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003407 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003408 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003409 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3410 .stats_get_strings = mv88e6095_stats_get_strings,
3411 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003412 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3413 .set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01003414 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003415 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Chris Packhamf5be1072020-11-24 17:34:38 +13003416 .serdes_power = mv88e6185_serdes_power,
3417 .serdes_get_lane = mv88e6185_serdes_get_lane,
3418 .serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
Chris Packham5c19bc82020-11-24 17:34:39 +13003419 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
3420 .serdes_irq_enable = mv88e6097_serdes_irq_enable,
3421 .serdes_irq_status = mv88e6097_serdes_irq_status,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003422 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003423 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003424 .rmu_disable = mv88e6085_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003425 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003426 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003427 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003428 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003429};
3430
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003431static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003432 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003433 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3434 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003435 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003436 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02003437 .phy_read = mv88e6xxx_g2_smi_phy_read,
3438 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003439 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003440 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003441 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003442 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003443 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3444 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003445 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003446 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003447 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003448 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02003449 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003450 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003451 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3452 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003453 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003454 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3455 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003456 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003457 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003458 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003459 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003460 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3461 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003462 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003463 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003464 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003465 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003466};
3467
3468static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003469 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003470 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3471 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003472 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003473 .phy_read = mv88e6185_phy_ppu_read,
3474 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003475 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003476 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003477 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003478 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003479 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003480 .port_set_ucast_flood = mv88e6185_port_set_forward_unknown,
3481 .port_set_mcast_flood = mv88e6185_port_set_default_forward,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003482 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01003483 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Vivien Didelotcd782652017-06-08 18:34:13 -04003484 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003485 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003486 .port_pause_limit = mv88e6097_port_pause_limit,
Andrew Lunn54186b92018-08-09 15:38:37 +02003487 .port_set_pause = mv88e6185_port_set_pause,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003488 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003489 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003490 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003491 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003492 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3493 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003494 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003495 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3496 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003497 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003498 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003499 .ppu_enable = mv88e6185_g1_ppu_enable,
Vivien Didelot02317e62018-05-09 11:38:49 -04003500 .set_cascade_port = mv88e6185_g1_set_cascade_port,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003501 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003502 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003503 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003504 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003505 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003506};
3507
Vivien Didelot990e27b2017-03-28 13:50:32 -04003508static const struct mv88e6xxx_ops mv88e6141_ops = {
3509 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003510 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3511 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003512 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003513 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3514 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
3515 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3516 .phy_read = mv88e6xxx_g2_smi_phy_read,
3517 .phy_write = mv88e6xxx_g2_smi_phy_write,
3518 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003519 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003520 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003521 .port_set_speed_duplex = mv88e6341_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003522 .port_max_speed_mode = mv88e6341_port_max_speed_mode,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003523 .port_tag_remap = mv88e6095_port_tag_remap,
3524 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003525 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3526 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003527 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003528 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003529 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003530 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003531 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3532 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003533 .port_get_cmode = mv88e6352_port_get_cmode,
Marek Behún7a3007d2019-08-26 23:31:55 +02003534 .port_set_cmode = mv88e6341_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003535 .port_setup_message_port = mv88e6xxx_setup_message_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003536 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003537 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003538 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3539 .stats_get_strings = mv88e6320_stats_get_strings,
3540 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003541 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3542 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003543 .watchdog_ops = &mv88e6390_watchdog_ops,
3544 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003545 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003546 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003547 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003548 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02003549 .serdes_power = mv88e6390_serdes_power,
3550 .serdes_get_lane = mv88e6341_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003551 /* Check status register pause & lpa register */
3552 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
3553 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
3554 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
3555 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003556 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003557 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003558 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003559 .gpio_ops = &mv88e6352_gpio_ops,
Marek Behúne3af71a2019-02-25 12:39:55 +01003560 .phylink_validate = mv88e6341_phylink_validate,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003561};
3562
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003563static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003564 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003565 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3566 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003567 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003568 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02003569 .phy_read = mv88e6xxx_g2_smi_phy_read,
3570 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003571 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003572 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003573 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003574 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003575 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003576 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3577 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003578 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003579 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003580 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003581 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003582 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003583 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003584 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003585 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna6da21b2019-03-01 23:43:39 +01003586 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003587 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003588 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3589 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003590 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003591 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3592 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003593 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003594 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003595 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003596 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003597 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3598 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003599 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003600 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunna469a612018-07-18 22:38:21 +02003601 .avb_ops = &mv88e6165_avb_ops,
Andrew Lunndfa54342018-07-18 22:38:22 +02003602 .ptp_ops = &mv88e6165_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003603 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003604};
3605
3606static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003607 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003608 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3609 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003610 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003611 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01003612 .phy_read = mv88e6165_phy_read,
3613 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003614 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003615 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003616 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003617 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003618 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003619 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003620 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003621 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003622 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003623 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3624 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003625 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003626 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3627 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003628 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003629 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003630 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003631 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003632 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3633 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003634 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003635 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunna469a612018-07-18 22:38:21 +02003636 .avb_ops = &mv88e6165_avb_ops,
Andrew Lunndfa54342018-07-18 22:38:22 +02003637 .ptp_ops = &mv88e6165_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003638 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003639};
3640
3641static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003642 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003643 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3644 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003645 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003646 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003647 .phy_read = mv88e6xxx_g2_smi_phy_read,
3648 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003649 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003650 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003651 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003652 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003653 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003654 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003655 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3656 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003657 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003658 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003659 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003660 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003661 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003662 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003663 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003664 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003665 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003666 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003667 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3668 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003669 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003670 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3671 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003672 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003673 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003674 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003675 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003676 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3677 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003678 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003679 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003680 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003681};
3682
3683static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003684 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003685 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3686 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003687 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003688 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3689 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003690 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003691 .phy_read = mv88e6xxx_g2_smi_phy_read,
3692 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003693 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003694 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003695 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003696 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003697 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003698 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003699 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003700 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3701 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003702 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003703 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003704 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003705 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003706 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003707 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003708 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003709 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003710 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003711 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003712 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3713 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003714 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003715 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3716 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003717 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003718 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003719 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003720 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003721 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003722 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3723 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003724 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003725 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003726 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003727 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
3728 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
3729 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
3730 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02003731 .serdes_power = mv88e6352_serdes_power,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01003732 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
3733 .serdes_get_regs = mv88e6352_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003734 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003735 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003736};
3737
3738static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003739 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003740 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3741 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003742 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003743 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003744 .phy_read = mv88e6xxx_g2_smi_phy_read,
3745 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003746 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003747 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003748 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003749 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003750 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003751 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003752 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3753 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003754 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003755 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003756 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003757 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003758 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003759 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003760 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003761 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003762 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003763 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003764 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3765 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003766 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003767 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3768 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003769 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003770 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003771 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003772 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003773 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3774 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003775 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003776 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003777 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003778};
3779
3780static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003781 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003782 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3783 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003784 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003785 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3786 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003787 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003788 .phy_read = mv88e6xxx_g2_smi_phy_read,
3789 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003790 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003791 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003792 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003793 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003794 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003795 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003796 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003797 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3798 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003799 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003800 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003801 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003802 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003803 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003804 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003805 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003806 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003807 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003808 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003809 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3810 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003811 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003812 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3813 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003814 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003815 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003816 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003817 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003818 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003819 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3820 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003821 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003822 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003823 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003824 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
3825 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
3826 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
3827 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02003828 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003829 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003830 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003831 .serdes_irq_status = mv88e6352_serdes_irq_status,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01003832 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
3833 .serdes_get_regs = mv88e6352_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003834 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003835 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003836};
3837
3838static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003839 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003840 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3841 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003842 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003843 .phy_read = mv88e6185_phy_ppu_read,
3844 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003845 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003846 .port_sync_link = mv88e6185_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003847 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003848 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003849 .port_set_ucast_flood = mv88e6185_port_set_forward_unknown,
3850 .port_set_mcast_flood = mv88e6185_port_set_default_forward,
Andrew Lunnef70b112016-12-03 04:45:18 +01003851 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01003852 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn54186b92018-08-09 15:38:37 +02003853 .port_set_pause = mv88e6185_port_set_pause,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003854 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003855 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003856 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003857 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003858 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3859 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003860 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003861 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3862 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003863 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003864 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Chris Packhamf5be1072020-11-24 17:34:38 +13003865 .serdes_power = mv88e6185_serdes_power,
3866 .serdes_get_lane = mv88e6185_serdes_get_lane,
3867 .serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
Vivien Didelot02317e62018-05-09 11:38:49 -04003868 .set_cascade_port = mv88e6185_g1_set_cascade_port,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003869 .ppu_enable = mv88e6185_g1_ppu_enable,
3870 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003871 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003872 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003873 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003874 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003875 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003876};
3877
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003878static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003879 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003880 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003881 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003882 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3883 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003884 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3885 .phy_read = mv88e6xxx_g2_smi_phy_read,
3886 .phy_write = mv88e6xxx_g2_smi_phy_write,
3887 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003888 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003889 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003890 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003891 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003892 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003893 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003894 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003895 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3896 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003897 .port_set_ether_type = mv88e6351_port_set_ether_type,
Chris Packhame8b34c62020-07-24 11:21:21 +12003898 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot08984322017-06-08 18:34:12 -04003899 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003900 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003901 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003902 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003903 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003904 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003905 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003906 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003907 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3908 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003909 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003910 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3911 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003912 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003913 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003914 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003915 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003916 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003917 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3918 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04003919 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3920 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003921 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003922 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003923 /* Check status register pause & lpa register */
3924 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
3925 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
3926 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
3927 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003928 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003929 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003930 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01003931 .serdes_get_strings = mv88e6390_serdes_get_strings,
3932 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01003933 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
3934 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003935 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003936 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003937};
3938
3939static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003940 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003941 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003942 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003943 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3944 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003945 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3946 .phy_read = mv88e6xxx_g2_smi_phy_read,
3947 .phy_write = mv88e6xxx_g2_smi_phy_write,
3948 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003949 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003950 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003951 .port_set_speed_duplex = mv88e6390x_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003952 .port_max_speed_mode = mv88e6390x_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003953 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003954 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003955 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003956 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3957 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003958 .port_set_ether_type = mv88e6351_port_set_ether_type,
Chris Packhame8b34c62020-07-24 11:21:21 +12003959 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot08984322017-06-08 18:34:12 -04003960 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003961 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003962 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003963 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003964 .port_set_cmode = mv88e6390x_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003965 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003966 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003967 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003968 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3969 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003970 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003971 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3972 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003973 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003974 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003975 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003976 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003977 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003978 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3979 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04003980 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3981 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02003982 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003983 .serdes_get_lane = mv88e6390x_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003984 /* Check status register pause & lpa register */
3985 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
3986 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
3987 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
3988 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003989 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003990 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003991 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01003992 .serdes_get_strings = mv88e6390_serdes_get_strings,
3993 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01003994 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
3995 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003996 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003997 .phylink_validate = mv88e6390x_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003998};
3999
4000static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004001 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004002 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004003 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004004 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4005 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004006 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4007 .phy_read = mv88e6xxx_g2_smi_phy_read,
4008 .phy_write = mv88e6xxx_g2_smi_phy_write,
4009 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004010 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004011 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004012 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004013 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004014 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004015 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004016 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4017 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004018 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04004019 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004020 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004021 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004022 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01004023 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004024 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004025 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004026 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004027 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4028 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004029 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004030 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4031 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004032 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004033 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004034 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004035 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004036 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004037 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4038 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004039 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4040 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02004041 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004042 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004043 /* Check status register pause & lpa register */
4044 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4045 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4046 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4047 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004048 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004049 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004050 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01004051 .serdes_get_strings = mv88e6390_serdes_get_strings,
4052 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004053 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4054 .serdes_get_regs = mv88e6390_serdes_get_regs,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004055 .avb_ops = &mv88e6390_avb_ops,
4056 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004057 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004058};
4059
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004060static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004061 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004062 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4063 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004064 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004065 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4066 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004067 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004068 .phy_read = mv88e6xxx_g2_smi_phy_read,
4069 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004070 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004071 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01004072 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004073 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004074 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004075 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004076 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004077 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4078 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004079 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004080 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004081 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004082 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004083 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004084 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004085 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004086 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004087 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004088 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004089 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4090 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004091 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004092 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4093 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004094 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004095 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004096 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004097 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004098 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004099 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4100 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004101 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004102 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04004103 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004104 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
4105 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
4106 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
4107 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02004108 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004109 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004110 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004111 .serdes_irq_status = mv88e6352_serdes_irq_status,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01004112 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
4113 .serdes_get_regs = mv88e6352_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004114 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004115 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004116 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004117 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004118};
4119
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004120static const struct mv88e6xxx_ops mv88e6250_ops = {
4121 /* MV88E6XXX_FAMILY_6250 */
4122 .ieee_pri_map = mv88e6250_g1_ieee_pri_map,
4123 .ip_pri_map = mv88e6085_g1_ip_pri_map,
4124 .irl_init_all = mv88e6352_g2_irl_init_all,
4125 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4126 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
4127 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4128 .phy_read = mv88e6xxx_g2_smi_phy_read,
4129 .phy_write = mv88e6xxx_g2_smi_phy_write,
4130 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004131 .port_sync_link = mv88e6xxx_port_sync_link,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004132 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004133 .port_set_speed_duplex = mv88e6250_port_set_speed_duplex,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004134 .port_tag_remap = mv88e6095_port_tag_remap,
4135 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004136 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4137 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004138 .port_set_ether_type = mv88e6351_port_set_ether_type,
4139 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4140 .port_pause_limit = mv88e6097_port_pause_limit,
4141 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004142 .stats_snapshot = mv88e6320_g1_stats_snapshot,
4143 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4144 .stats_get_sset_count = mv88e6250_stats_get_sset_count,
4145 .stats_get_strings = mv88e6250_stats_get_strings,
4146 .stats_get_stats = mv88e6250_stats_get_stats,
4147 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4148 .set_egress_port = mv88e6095_g1_set_egress_port,
4149 .watchdog_ops = &mv88e6250_watchdog_ops,
4150 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
4151 .pot_clear = mv88e6xxx_g2_pot_clear,
4152 .reset = mv88e6250_g1_reset,
Rasmus Villemoes67c9ed12021-01-25 16:04:48 +01004153 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Rasmus Villemoesb28f3f32021-01-25 16:04:49 +01004154 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Hubert Feurstein71509612019-07-31 10:23:51 +02004155 .avb_ops = &mv88e6352_avb_ops,
4156 .ptp_ops = &mv88e6250_ptp_ops,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004157 .phylink_validate = mv88e6065_phylink_validate,
4158};
4159
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004160static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004161 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004162 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004163 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004164 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4165 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004166 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4167 .phy_read = mv88e6xxx_g2_smi_phy_read,
4168 .phy_write = mv88e6xxx_g2_smi_phy_write,
4169 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004170 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004171 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004172 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004173 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004174 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004175 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004176 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004177 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4178 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004179 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04004180 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004181 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004182 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004183 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01004184 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004185 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004186 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004187 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004188 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4189 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004190 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004191 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4192 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004193 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004194 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004195 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004196 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004197 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004198 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4199 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004200 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4201 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02004202 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004203 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004204 /* Check status register pause & lpa register */
4205 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4206 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4207 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4208 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004209 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004210 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004211 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01004212 .serdes_get_strings = mv88e6390_serdes_get_strings,
4213 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004214 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4215 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004216 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004217 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004218 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004219 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004220};
4221
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004222static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004223 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004224 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4225 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004226 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004227 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4228 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004229 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004230 .phy_read = mv88e6xxx_g2_smi_phy_read,
4231 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004232 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004233 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00004234 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004235 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004236 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004237 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4238 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004239 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004240 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004241 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004242 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004243 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004244 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004245 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004246 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004247 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004248 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004249 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4250 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004251 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004252 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4253 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn9c7f37e2018-12-19 18:28:54 +01004254 .watchdog_ops = &mv88e6390_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004255 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004256 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004257 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004258 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004259 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004260 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004261 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004262 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004263 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004264};
4265
4266static const struct mv88e6xxx_ops mv88e6321_ops = {
Vivien Didelotbd807202017-07-17 13:03:37 -04004267 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004268 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4269 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004270 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004271 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4272 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004273 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004274 .phy_read = mv88e6xxx_g2_smi_phy_read,
4275 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004276 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004277 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00004278 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004279 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004280 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004281 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4282 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004283 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004284 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004285 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004286 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004287 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004288 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004289 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004290 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004291 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004292 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004293 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4294 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004295 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004296 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4297 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn9c7f37e2018-12-19 18:28:54 +01004298 .watchdog_ops = &mv88e6390_watchdog_ops,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004299 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004300 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004301 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004302 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004303 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004304 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004305 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004306};
4307
Vivien Didelot16e329a2017-03-28 13:50:33 -04004308static const struct mv88e6xxx_ops mv88e6341_ops = {
4309 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004310 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4311 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004312 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004313 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4314 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
4315 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4316 .phy_read = mv88e6xxx_g2_smi_phy_read,
4317 .phy_write = mv88e6xxx_g2_smi_phy_write,
4318 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004319 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004320 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004321 .port_set_speed_duplex = mv88e6341_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004322 .port_max_speed_mode = mv88e6341_port_max_speed_mode,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004323 .port_tag_remap = mv88e6095_port_tag_remap,
4324 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004325 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4326 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004327 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004328 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004329 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004330 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004331 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4332 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004333 .port_get_cmode = mv88e6352_port_get_cmode,
Marek Behún7a3007d2019-08-26 23:31:55 +02004334 .port_set_cmode = mv88e6341_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004335 .port_setup_message_port = mv88e6xxx_setup_message_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004336 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004337 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004338 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4339 .stats_get_strings = mv88e6320_stats_get_strings,
4340 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004341 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4342 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004343 .watchdog_ops = &mv88e6390_watchdog_ops,
4344 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004345 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004346 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004347 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004348 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02004349 .serdes_power = mv88e6390_serdes_power,
4350 .serdes_get_lane = mv88e6341_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004351 /* Check status register pause & lpa register */
4352 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4353 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4354 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4355 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004356 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004357 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004358 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004359 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004360 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004361 .ptp_ops = &mv88e6352_ptp_ops,
Marek Behúne3af71a2019-02-25 12:39:55 +01004362 .phylink_validate = mv88e6341_phylink_validate,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004363};
4364
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004365static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004366 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004367 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4368 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004369 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004370 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004371 .phy_read = mv88e6xxx_g2_smi_phy_read,
4372 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004373 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004374 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01004375 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004376 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004377 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004378 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004379 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4380 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004381 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004382 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004383 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004384 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004385 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004386 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004387 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004388 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004389 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004390 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004391 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4392 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004393 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004394 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4395 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004396 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004397 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004398 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004399 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004400 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4401 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004402 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004403 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02004404 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004405};
4406
4407static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004408 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004409 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4410 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004411 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004412 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004413 .phy_read = mv88e6xxx_g2_smi_phy_read,
4414 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004415 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004416 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01004417 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004418 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004419 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004420 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004421 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4422 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004423 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004424 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004425 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004426 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004427 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004428 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004429 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004430 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004431 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004432 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004433 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4434 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004435 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004436 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4437 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004438 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004439 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004440 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004441 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004442 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4443 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004444 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004445 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004446 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004447 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004448 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004449};
4450
4451static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004452 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004453 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4454 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004455 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004456 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4457 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004458 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004459 .phy_read = mv88e6xxx_g2_smi_phy_read,
4460 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004461 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004462 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01004463 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004464 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004465 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004466 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004467 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004468 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4469 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004470 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004471 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004472 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004473 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004474 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004475 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004476 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004477 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004478 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004479 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004480 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4481 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004482 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004483 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4484 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004485 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004486 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004487 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004488 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004489 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004490 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4491 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004492 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004493 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04004494 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004495 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
4496 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
4497 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
4498 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02004499 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004500 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004501 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004502 .serdes_irq_status = mv88e6352_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004503 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004504 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004505 .ptp_ops = &mv88e6352_ptp_ops,
Andrew Lunncda9f4a2018-03-01 02:02:31 +01004506 .serdes_get_sset_count = mv88e6352_serdes_get_sset_count,
4507 .serdes_get_strings = mv88e6352_serdes_get_strings,
4508 .serdes_get_stats = mv88e6352_serdes_get_stats,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01004509 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
4510 .serdes_get_regs = mv88e6352_serdes_get_regs,
Russell King6c422e32018-08-09 15:38:39 +02004511 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004512};
4513
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004514static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004515 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004516 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004517 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004518 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4519 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004520 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4521 .phy_read = mv88e6xxx_g2_smi_phy_read,
4522 .phy_write = mv88e6xxx_g2_smi_phy_write,
4523 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004524 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004525 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004526 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004527 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004528 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004529 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004530 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004531 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4532 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004533 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004534 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004535 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004536 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004537 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004538 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004539 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01004540 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004541 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004542 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004543 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004544 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4545 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004546 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004547 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4548 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004549 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004550 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004551 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004552 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004553 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004554 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4555 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004556 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4557 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02004558 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004559 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004560 /* Check status register pause & lpa register */
4561 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4562 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4563 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4564 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004565 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004566 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004567 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004568 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004569 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004570 .ptp_ops = &mv88e6352_ptp_ops,
Nikita Yushchenko0df95282019-12-25 08:22:38 +03004571 .serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
4572 .serdes_get_strings = mv88e6390_serdes_get_strings,
4573 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004574 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4575 .serdes_get_regs = mv88e6390_serdes_get_regs,
Russell King6c422e32018-08-09 15:38:39 +02004576 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004577};
4578
4579static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004580 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004581 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004582 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004583 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4584 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004585 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4586 .phy_read = mv88e6xxx_g2_smi_phy_read,
4587 .phy_write = mv88e6xxx_g2_smi_phy_write,
4588 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004589 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004590 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004591 .port_set_speed_duplex = mv88e6390x_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004592 .port_max_speed_mode = mv88e6390x_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004593 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004594 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004595 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004596 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4597 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004598 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004599 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004600 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004601 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004602 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004603 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004604 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnb3dce4d2018-11-11 00:32:14 +01004605 .port_set_cmode = mv88e6390x_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004606 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004607 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004608 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004609 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4610 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004611 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004612 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4613 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004614 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004615 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004616 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004617 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004618 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004619 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4620 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004621 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4622 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02004623 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004624 .serdes_get_lane = mv88e6390x_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004625 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4626 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4627 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4628 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004629 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004630 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004631 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01004632 .serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
4633 .serdes_get_strings = mv88e6390_serdes_get_strings,
4634 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004635 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4636 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004637 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004638 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004639 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004640 .phylink_validate = mv88e6390x_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004641};
4642
Pavana Sharmade776d02021-03-17 14:46:42 +01004643static const struct mv88e6xxx_ops mv88e6393x_ops = {
4644 /* MV88E6XXX_FAMILY_6393 */
4645 .setup_errata = mv88e6393x_serdes_setup_errata,
4646 .irl_init_all = mv88e6390_g2_irl_init_all,
4647 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4648 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
4649 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4650 .phy_read = mv88e6xxx_g2_smi_phy_read,
4651 .phy_write = mv88e6xxx_g2_smi_phy_write,
4652 .port_set_link = mv88e6xxx_port_set_link,
4653 .port_sync_link = mv88e6xxx_port_sync_link,
4654 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
4655 .port_set_speed_duplex = mv88e6393x_port_set_speed_duplex,
4656 .port_max_speed_mode = mv88e6393x_port_max_speed_mode,
4657 .port_tag_remap = mv88e6390_port_tag_remap,
Marek Behún6584b262021-03-17 14:46:43 +01004658 .port_set_policy = mv88e6393x_port_set_policy,
Pavana Sharmade776d02021-03-17 14:46:42 +01004659 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
4660 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4661 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
4662 .port_set_ether_type = mv88e6393x_port_set_ether_type,
4663 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4664 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4665 .port_pause_limit = mv88e6390_port_pause_limit,
4666 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4667 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4668 .port_get_cmode = mv88e6352_port_get_cmode,
4669 .port_set_cmode = mv88e6393x_port_set_cmode,
4670 .port_setup_message_port = mv88e6xxx_setup_message_port,
4671 .port_set_upstream_port = mv88e6393x_port_set_upstream_port,
4672 .stats_snapshot = mv88e6390_g1_stats_snapshot,
4673 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
4674 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4675 .stats_get_strings = mv88e6320_stats_get_strings,
4676 .stats_get_stats = mv88e6390_stats_get_stats,
4677 /* .set_cpu_port is missing because this family does not support a global
4678 * CPU port, only per port CPU port which is set via
4679 * .port_set_upstream_port method.
4680 */
4681 .set_egress_port = mv88e6393x_set_egress_port,
4682 .watchdog_ops = &mv88e6390_watchdog_ops,
4683 .mgmt_rsvd2cpu = mv88e6393x_port_mgmt_rsvd2cpu,
4684 .pot_clear = mv88e6xxx_g2_pot_clear,
4685 .reset = mv88e6352_g1_reset,
4686 .rmu_disable = mv88e6390_g1_rmu_disable,
4687 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4688 .atu_set_hash = mv88e6165_g1_atu_set_hash,
4689 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4690 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
4691 .serdes_power = mv88e6393x_serdes_power,
4692 .serdes_get_lane = mv88e6393x_serdes_get_lane,
4693 .serdes_pcs_get_state = mv88e6393x_serdes_pcs_get_state,
4694 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4695 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4696 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
4697 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
4698 .serdes_irq_enable = mv88e6393x_serdes_irq_enable,
4699 .serdes_irq_status = mv88e6393x_serdes_irq_status,
4700 /* TODO: serdes stats */
4701 .gpio_ops = &mv88e6352_gpio_ops,
4702 .avb_ops = &mv88e6390_avb_ops,
4703 .ptp_ops = &mv88e6352_ptp_ops,
4704 .phylink_validate = mv88e6393x_phylink_validate,
4705};
4706
Vivien Didelotf81ec902016-05-09 13:22:58 -04004707static const struct mv88e6xxx_info mv88e6xxx_table[] = {
4708 [MV88E6085] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004709 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004710 .family = MV88E6XXX_FAMILY_6097,
4711 .name = "Marvell 88E6085",
4712 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004713 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004714 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01004715 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004716 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004717 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004718 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004719 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004720 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004721 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004722 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004723 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004724 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004725 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004726 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004727 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004728 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004729 },
4730
4731 [MV88E6095] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004732 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004733 .family = MV88E6XXX_FAMILY_6095,
4734 .name = "Marvell 88E6095/88E6095F",
4735 .num_databases = 256,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004736 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004737 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01004738 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004739 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004740 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004741 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004742 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004743 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004744 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004745 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05004746 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004747 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004748 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004749 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004750 },
4751
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004752 [MV88E6097] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004753 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004754 .family = MV88E6XXX_FAMILY_6097,
4755 .name = "Marvell 88E6097/88E6097F",
4756 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004757 .num_macs = 8192,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004758 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01004759 .num_internal_phys = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004760 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004761 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004762 .phy_base_addr = 0x0,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004763 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004764 .global2_addr = 0x1c,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004765 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01004766 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004767 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004768 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004769 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004770 .multi_chip = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01004771 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004772 .ops = &mv88e6097_ops,
4773 },
4774
Vivien Didelotf81ec902016-05-09 13:22:58 -04004775 [MV88E6123] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004776 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004777 .family = MV88E6XXX_FAMILY_6165,
4778 .name = "Marvell 88E6123",
4779 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004780 .num_macs = 1024,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004781 .num_ports = 3,
Andrew Lunnbc393152018-03-17 20:32:04 +01004782 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004783 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004784 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004785 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004786 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004787 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004788 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004789 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004790 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004791 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004792 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004793 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02004794 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004795 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004796 },
4797
4798 [MV88E6131] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004799 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004800 .family = MV88E6XXX_FAMILY_6185,
4801 .name = "Marvell 88E6131",
4802 .num_databases = 256,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004803 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004804 .num_ports = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01004805 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004806 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004807 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004808 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004809 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004810 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004811 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004812 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004813 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004814 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004815 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004816 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004817 },
4818
Vivien Didelot990e27b2017-03-28 13:50:32 -04004819 [MV88E6141] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004820 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004821 .family = MV88E6XXX_FAMILY_6341,
Uwe Kleine-König79a68b22018-03-20 10:44:40 +01004822 .name = "Marvell 88E6141",
Vivien Didelot990e27b2017-03-28 13:50:32 -04004823 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004824 .num_macs = 2048,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004825 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004826 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004827 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004828 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004829 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004830 .phy_base_addr = 0x10,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004831 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004832 .global2_addr = 0x1c,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004833 .age_time_coeff = 3750,
4834 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01004835 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004836 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04004837 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004838 .multi_chip = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004839 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004840 .ops = &mv88e6141_ops,
4841 },
4842
Vivien Didelotf81ec902016-05-09 13:22:58 -04004843 [MV88E6161] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004844 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004845 .family = MV88E6XXX_FAMILY_6165,
4846 .name = "Marvell 88E6161",
4847 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004848 .num_macs = 1024,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004849 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004850 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004851 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004852 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004853 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004854 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004855 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004856 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004857 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004858 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004859 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004860 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004861 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02004862 .tag_protocol = DSA_TAG_PROTO_EDSA,
Andrew Lunndfa54342018-07-18 22:38:22 +02004863 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004864 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004865 },
4866
4867 [MV88E6165] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004868 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004869 .family = MV88E6XXX_FAMILY_6165,
4870 .name = "Marvell 88E6165",
4871 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004872 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004873 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004874 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004875 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004876 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004877 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004878 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004879 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004880 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004881 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004882 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004883 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004884 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004885 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004886 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunndfa54342018-07-18 22:38:22 +02004887 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004888 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004889 },
4890
4891 [MV88E6171] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004892 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004893 .family = MV88E6XXX_FAMILY_6351,
4894 .name = "Marvell 88E6171",
4895 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004896 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004897 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004898 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004899 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004900 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004901 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004902 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004903 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004904 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004905 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004906 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004907 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004908 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004909 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004910 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004911 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004912 },
4913
4914 [MV88E6172] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004915 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004916 .family = MV88E6XXX_FAMILY_6352,
4917 .name = "Marvell 88E6172",
4918 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004919 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004920 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004921 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004922 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004923 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004924 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004925 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004926 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004927 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004928 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004929 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004930 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004931 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004932 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004933 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004934 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004935 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004936 },
4937
4938 [MV88E6175] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004939 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004940 .family = MV88E6XXX_FAMILY_6351,
4941 .name = "Marvell 88E6175",
4942 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004943 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004944 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004945 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004946 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004947 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004948 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004949 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004950 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004951 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004952 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004953 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004954 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004955 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004956 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004957 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004958 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004959 },
4960
4961 [MV88E6176] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004962 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004963 .family = MV88E6XXX_FAMILY_6352,
4964 .name = "Marvell 88E6176",
4965 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004966 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004967 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004968 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004969 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004970 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004971 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004972 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004973 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004974 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004975 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004976 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004977 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004978 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004979 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004980 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004981 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004982 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004983 },
4984
4985 [MV88E6185] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004986 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004987 .family = MV88E6XXX_FAMILY_6185,
4988 .name = "Marvell 88E6185",
4989 .num_databases = 256,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004990 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004991 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01004992 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004993 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004994 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004995 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004996 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004997 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004998 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004999 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05005000 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005001 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005002 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005003 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005004 },
5005
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005006 [MV88E6190] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005007 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005008 .family = MV88E6XXX_FAMILY_6390,
5009 .name = "Marvell 88E6190",
5010 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005011 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005012 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005013 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005014 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005015 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005016 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005017 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005018 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005019 .global2_addr = 0x1c,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005020 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005021 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005022 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005023 .g2_irqs = 14,
Vivien Didelotf3645652017-03-30 17:37:07 -04005024 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005025 .multi_chip = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05005026 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005027 .ops = &mv88e6190_ops,
5028 },
5029
5030 [MV88E6190X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005031 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005032 .family = MV88E6XXX_FAMILY_6390,
5033 .name = "Marvell 88E6190X",
5034 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005035 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005036 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005037 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005038 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005039 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005040 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005041 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005042 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005043 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005044 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005045 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005046 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005047 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005048 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005049 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005050 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005051 .ops = &mv88e6190x_ops,
5052 },
5053
5054 [MV88E6191] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005055 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005056 .family = MV88E6XXX_FAMILY_6390,
5057 .name = "Marvell 88E6191",
5058 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005059 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005060 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005061 .num_internal_phys = 9,
Vivien Didelot931d1822017-05-01 14:05:27 -04005062 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005063 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005064 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005065 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005066 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005067 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005068 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005069 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005070 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005071 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005072 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005073 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005074 .ptp_support = true,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04005075 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005076 },
5077
Pavana Sharmade776d02021-03-17 14:46:42 +01005078 [MV88E6191X] = {
5079 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191X,
5080 .family = MV88E6XXX_FAMILY_6393,
5081 .name = "Marvell 88E6191X",
5082 .num_databases = 4096,
5083 .num_ports = 11, /* 10 + Z80 */
5084 .num_internal_phys = 9,
5085 .max_vid = 8191,
5086 .port_base_addr = 0x0,
5087 .phy_base_addr = 0x0,
5088 .global1_addr = 0x1b,
5089 .global2_addr = 0x1c,
5090 .age_time_coeff = 3750,
5091 .g1_irqs = 10,
5092 .g2_irqs = 14,
5093 .atu_move_port_mask = 0x1f,
5094 .pvt = true,
5095 .multi_chip = true,
5096 .tag_protocol = DSA_TAG_PROTO_DSA,
5097 .ptp_support = true,
5098 .ops = &mv88e6393x_ops,
5099 },
5100
5101 [MV88E6193X] = {
5102 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6193X,
5103 .family = MV88E6XXX_FAMILY_6393,
5104 .name = "Marvell 88E6193X",
5105 .num_databases = 4096,
5106 .num_ports = 11, /* 10 + Z80 */
5107 .num_internal_phys = 9,
5108 .max_vid = 8191,
5109 .port_base_addr = 0x0,
5110 .phy_base_addr = 0x0,
5111 .global1_addr = 0x1b,
5112 .global2_addr = 0x1c,
5113 .age_time_coeff = 3750,
5114 .g1_irqs = 10,
5115 .g2_irqs = 14,
5116 .atu_move_port_mask = 0x1f,
5117 .pvt = true,
5118 .multi_chip = true,
5119 .tag_protocol = DSA_TAG_PROTO_DSA,
5120 .ptp_support = true,
5121 .ops = &mv88e6393x_ops,
5122 },
5123
Hubert Feurstein49022642019-07-31 10:23:46 +02005124 [MV88E6220] = {
5125 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6220,
5126 .family = MV88E6XXX_FAMILY_6250,
5127 .name = "Marvell 88E6220",
5128 .num_databases = 64,
5129
5130 /* Ports 2-4 are not routed to pins
5131 * => usable ports 0, 1, 5, 6
5132 */
5133 .num_ports = 7,
5134 .num_internal_phys = 2,
Hubert Feursteinc8574862019-07-31 10:23:48 +02005135 .invalid_port_mask = BIT(2) | BIT(3) | BIT(4),
Hubert Feurstein49022642019-07-31 10:23:46 +02005136 .max_vid = 4095,
5137 .port_base_addr = 0x08,
5138 .phy_base_addr = 0x00,
5139 .global1_addr = 0x0f,
5140 .global2_addr = 0x07,
5141 .age_time_coeff = 15000,
5142 .g1_irqs = 9,
5143 .g2_irqs = 10,
5144 .atu_move_port_mask = 0xf,
5145 .dual_chip = true,
5146 .tag_protocol = DSA_TAG_PROTO_DSA,
Hubert Feurstein71509612019-07-31 10:23:51 +02005147 .ptp_support = true,
Hubert Feurstein49022642019-07-31 10:23:46 +02005148 .ops = &mv88e6250_ops,
5149 },
5150
Vivien Didelotf81ec902016-05-09 13:22:58 -04005151 [MV88E6240] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005152 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005153 .family = MV88E6XXX_FAMILY_6352,
5154 .name = "Marvell 88E6240",
5155 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005156 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005157 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005158 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005159 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005160 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005161 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005162 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005163 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005164 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005165 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005166 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005167 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005168 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005169 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005170 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005171 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005172 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005173 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005174 },
5175
Rasmus Villemoes1f718362019-06-04 07:34:32 +00005176 [MV88E6250] = {
5177 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6250,
5178 .family = MV88E6XXX_FAMILY_6250,
5179 .name = "Marvell 88E6250",
5180 .num_databases = 64,
5181 .num_ports = 7,
5182 .num_internal_phys = 5,
5183 .max_vid = 4095,
5184 .port_base_addr = 0x08,
5185 .phy_base_addr = 0x00,
5186 .global1_addr = 0x0f,
5187 .global2_addr = 0x07,
5188 .age_time_coeff = 15000,
5189 .g1_irqs = 9,
5190 .g2_irqs = 10,
5191 .atu_move_port_mask = 0xf,
5192 .dual_chip = true,
5193 .tag_protocol = DSA_TAG_PROTO_DSA,
Hubert Feurstein71509612019-07-31 10:23:51 +02005194 .ptp_support = true,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00005195 .ops = &mv88e6250_ops,
5196 },
5197
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005198 [MV88E6290] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005199 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005200 .family = MV88E6XXX_FAMILY_6390,
5201 .name = "Marvell 88E6290",
5202 .num_databases = 4096,
5203 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005204 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005205 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005206 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005207 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005208 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005209 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005210 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005211 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005212 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005213 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005214 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005215 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005216 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005217 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005218 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005219 .ops = &mv88e6290_ops,
5220 },
5221
Vivien Didelotf81ec902016-05-09 13:22:58 -04005222 [MV88E6320] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005223 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005224 .family = MV88E6XXX_FAMILY_6320,
5225 .name = "Marvell 88E6320",
5226 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005227 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005228 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005229 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005230 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005231 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005232 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005233 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005234 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005235 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005236 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005237 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01005238 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005239 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005240 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005241 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005242 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005243 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005244 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005245 },
5246
5247 [MV88E6321] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005248 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005249 .family = MV88E6XXX_FAMILY_6320,
5250 .name = "Marvell 88E6321",
5251 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005252 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005253 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005254 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005255 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005256 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005257 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005258 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005259 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005260 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005261 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005262 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01005263 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005264 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005265 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005266 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005267 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005268 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005269 },
5270
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005271 [MV88E6341] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005272 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005273 .family = MV88E6XXX_FAMILY_6341,
5274 .name = "Marvell 88E6341",
5275 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005276 .num_macs = 2048,
Andrew Lunnbc393152018-03-17 20:32:04 +01005277 .num_internal_phys = 5,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005278 .num_ports = 6,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005279 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005280 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005281 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005282 .phy_base_addr = 0x10,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005283 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005284 .global2_addr = 0x1c,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005285 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05005286 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01005287 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005288 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04005289 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005290 .multi_chip = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005291 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005292 .ptp_support = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005293 .ops = &mv88e6341_ops,
5294 },
5295
Vivien Didelotf81ec902016-05-09 13:22:58 -04005296 [MV88E6350] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005297 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005298 .family = MV88E6XXX_FAMILY_6351,
5299 .name = "Marvell 88E6350",
5300 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005301 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005302 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005303 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005304 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005305 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005306 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005307 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005308 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005309 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005310 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005311 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005312 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005313 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005314 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005315 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005316 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005317 },
5318
5319 [MV88E6351] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005320 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005321 .family = MV88E6XXX_FAMILY_6351,
5322 .name = "Marvell 88E6351",
5323 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005324 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005325 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005326 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005327 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005328 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005329 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005330 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005331 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005332 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005333 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005334 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005335 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005336 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005337 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005338 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005339 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005340 },
5341
5342 [MV88E6352] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005343 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005344 .family = MV88E6XXX_FAMILY_6352,
5345 .name = "Marvell 88E6352",
5346 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005347 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005348 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005349 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005350 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005351 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005352 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005353 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005354 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005355 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005356 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005357 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005358 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005359 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005360 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005361 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005362 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005363 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005364 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005365 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005366 [MV88E6390] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005367 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005368 .family = MV88E6XXX_FAMILY_6390,
5369 .name = "Marvell 88E6390",
5370 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005371 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005372 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005373 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005374 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005375 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005376 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005377 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005378 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005379 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005380 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005381 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005382 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005383 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005384 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005385 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005386 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005387 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005388 .ops = &mv88e6390_ops,
5389 },
5390 [MV88E6390X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005391 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005392 .family = MV88E6XXX_FAMILY_6390,
5393 .name = "Marvell 88E6390X",
5394 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005395 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005396 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005397 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005398 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005399 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005400 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005401 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005402 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005403 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005404 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005405 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005406 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005407 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005408 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005409 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005410 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005411 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005412 .ops = &mv88e6390x_ops,
5413 },
Pavana Sharmade776d02021-03-17 14:46:42 +01005414
5415 [MV88E6393X] = {
5416 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6393X,
5417 .family = MV88E6XXX_FAMILY_6393,
5418 .name = "Marvell 88E6393X",
5419 .num_databases = 4096,
5420 .num_ports = 11, /* 10 + Z80 */
5421 .num_internal_phys = 9,
5422 .max_vid = 8191,
5423 .port_base_addr = 0x0,
5424 .phy_base_addr = 0x0,
5425 .global1_addr = 0x1b,
5426 .global2_addr = 0x1c,
5427 .age_time_coeff = 3750,
5428 .g1_irqs = 10,
5429 .g2_irqs = 14,
5430 .atu_move_port_mask = 0x1f,
5431 .pvt = true,
5432 .multi_chip = true,
5433 .tag_protocol = DSA_TAG_PROTO_DSA,
5434 .ptp_support = true,
5435 .ops = &mv88e6393x_ops,
5436 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04005437};
5438
Vivien Didelot5f7c0362016-06-20 13:14:04 -04005439static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04005440{
Vivien Didelota439c062016-04-17 13:23:58 -04005441 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04005442
Vivien Didelot5f7c0362016-06-20 13:14:04 -04005443 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
5444 if (mv88e6xxx_table[i].prod_num == prod_num)
5445 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04005446
Vivien Didelotb9b37712015-10-30 19:39:48 -04005447 return NULL;
5448}
5449
Vivien Didelotfad09c72016-06-21 12:28:20 -04005450static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005451{
5452 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04005453 unsigned int prod_num, rev;
5454 u16 id;
5455 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005456
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005457 mv88e6xxx_reg_lock(chip);
Vivien Didelot107fcc12017-06-12 12:37:36 -04005458 err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005459 mv88e6xxx_reg_unlock(chip);
Vivien Didelot8f6345b2016-07-20 18:18:36 -04005460 if (err)
5461 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005462
Vivien Didelot107fcc12017-06-12 12:37:36 -04005463 prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
5464 rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005465
5466 info = mv88e6xxx_lookup_info(prod_num);
5467 if (!info)
5468 return -ENODEV;
5469
Vivien Didelotcaac8542016-06-20 13:14:09 -04005470 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04005471 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005472
Vivien Didelotfad09c72016-06-21 12:28:20 -04005473 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
5474 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005475
5476 return 0;
5477}
5478
Vivien Didelotfad09c72016-06-21 12:28:20 -04005479static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04005480{
Vivien Didelotfad09c72016-06-21 12:28:20 -04005481 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04005482
Vivien Didelotfad09c72016-06-21 12:28:20 -04005483 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
5484 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04005485 return NULL;
5486
Vivien Didelotfad09c72016-06-21 12:28:20 -04005487 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04005488
Vivien Didelotfad09c72016-06-21 12:28:20 -04005489 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01005490 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelotda7dc872019-09-07 16:00:49 -04005491 idr_init(&chip->policies);
Vivien Didelot469d7292016-06-20 13:14:06 -04005492
Vivien Didelotfad09c72016-06-21 12:28:20 -04005493 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04005494}
5495
Florian Fainelli5ed4e3e2017-11-10 15:22:52 -08005496static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds,
Florian Fainelli4d776482020-01-07 21:06:05 -08005497 int port,
5498 enum dsa_tag_protocol m)
Andrew Lunn7b314362016-08-22 16:01:01 +02005499{
Vivien Didelot04bed142016-08-31 18:06:13 -04005500 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02005501
Andrew Lunn443d5a12016-12-03 04:35:18 +01005502 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02005503}
5504
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005505static int mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
5506 const struct switchdev_obj_port_mdb *mdb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005507{
Vivien Didelot04bed142016-08-31 18:06:13 -04005508 struct mv88e6xxx_chip *chip = ds->priv;
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005509 int err;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005510
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005511 mv88e6xxx_reg_lock(chip);
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005512 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
5513 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005514 mv88e6xxx_reg_unlock(chip);
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005515
5516 return err;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005517}
5518
5519static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
5520 const struct switchdev_obj_port_mdb *mdb)
5521{
Vivien Didelot04bed142016-08-31 18:06:13 -04005522 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005523 int err;
5524
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005525 mv88e6xxx_reg_lock(chip);
Vivien Didelotd8291a92019-09-07 16:00:47 -04005526 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid, 0);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005527 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005528
5529 return err;
5530}
5531
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005532static int mv88e6xxx_port_mirror_add(struct dsa_switch *ds, int port,
5533 struct dsa_mall_mirror_tc_entry *mirror,
5534 bool ingress)
5535{
5536 enum mv88e6xxx_egress_direction direction = ingress ?
5537 MV88E6XXX_EGRESS_DIR_INGRESS :
5538 MV88E6XXX_EGRESS_DIR_EGRESS;
5539 struct mv88e6xxx_chip *chip = ds->priv;
5540 bool other_mirrors = false;
5541 int i;
5542 int err;
5543
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005544 mutex_lock(&chip->reg_lock);
5545 if ((ingress ? chip->ingress_dest_port : chip->egress_dest_port) !=
5546 mirror->to_local_port) {
5547 for (i = 0; i < mv88e6xxx_num_ports(chip); i++)
5548 other_mirrors |= ingress ?
5549 chip->ports[i].mirror_ingress :
5550 chip->ports[i].mirror_egress;
5551
5552 /* Can't change egress port when other mirror is active */
5553 if (other_mirrors) {
5554 err = -EBUSY;
5555 goto out;
5556 }
5557
Marek Behún2fda45f2021-03-17 14:46:41 +01005558 err = mv88e6xxx_set_egress_port(chip, direction,
5559 mirror->to_local_port);
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005560 if (err)
5561 goto out;
5562 }
5563
5564 err = mv88e6xxx_port_set_mirror(chip, port, direction, true);
5565out:
5566 mutex_unlock(&chip->reg_lock);
5567
5568 return err;
5569}
5570
5571static void mv88e6xxx_port_mirror_del(struct dsa_switch *ds, int port,
5572 struct dsa_mall_mirror_tc_entry *mirror)
5573{
5574 enum mv88e6xxx_egress_direction direction = mirror->ingress ?
5575 MV88E6XXX_EGRESS_DIR_INGRESS :
5576 MV88E6XXX_EGRESS_DIR_EGRESS;
5577 struct mv88e6xxx_chip *chip = ds->priv;
5578 bool other_mirrors = false;
5579 int i;
5580
5581 mutex_lock(&chip->reg_lock);
5582 if (mv88e6xxx_port_set_mirror(chip, port, direction, false))
5583 dev_err(ds->dev, "p%d: failed to disable mirroring\n", port);
5584
5585 for (i = 0; i < mv88e6xxx_num_ports(chip); i++)
5586 other_mirrors |= mirror->ingress ?
5587 chip->ports[i].mirror_ingress :
5588 chip->ports[i].mirror_egress;
5589
5590 /* Reset egress port when no other mirror is active */
5591 if (!other_mirrors) {
Marek Behún2fda45f2021-03-17 14:46:41 +01005592 if (mv88e6xxx_set_egress_port(chip, direction,
5593 dsa_upstream_port(ds, port)))
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005594 dev_err(ds->dev, "failed to set egress port\n");
5595 }
5596
5597 mutex_unlock(&chip->reg_lock);
5598}
5599
Vladimir Olteana8b659e2021-02-12 17:15:56 +02005600static int mv88e6xxx_port_pre_bridge_flags(struct dsa_switch *ds, int port,
5601 struct switchdev_brport_flags flags,
5602 struct netlink_ext_ack *extack)
5603{
5604 struct mv88e6xxx_chip *chip = ds->priv;
5605 const struct mv88e6xxx_ops *ops;
5606
5607 if (flags.mask & ~(BR_FLOOD | BR_MCAST_FLOOD))
5608 return -EINVAL;
5609
5610 ops = chip->info->ops;
5611
5612 if ((flags.mask & BR_FLOOD) && !ops->port_set_ucast_flood)
5613 return -EINVAL;
5614
5615 if ((flags.mask & BR_MCAST_FLOOD) && !ops->port_set_mcast_flood)
5616 return -EINVAL;
5617
5618 return 0;
5619}
5620
5621static int mv88e6xxx_port_bridge_flags(struct dsa_switch *ds, int port,
5622 struct switchdev_brport_flags flags,
5623 struct netlink_ext_ack *extack)
Russell King4f859012019-02-20 15:35:05 -08005624{
5625 struct mv88e6xxx_chip *chip = ds->priv;
5626 int err = -EOPNOTSUPP;
5627
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005628 mv88e6xxx_reg_lock(chip);
Vladimir Olteana8b659e2021-02-12 17:15:56 +02005629
5630 if (flags.mask & BR_FLOOD) {
5631 bool unicast = !!(flags.val & BR_FLOOD);
5632
5633 err = chip->info->ops->port_set_ucast_flood(chip, port,
5634 unicast);
5635 if (err)
5636 goto out;
5637 }
5638
5639 if (flags.mask & BR_MCAST_FLOOD) {
5640 bool multicast = !!(flags.val & BR_MCAST_FLOOD);
5641
5642 err = chip->info->ops->port_set_mcast_flood(chip, port,
5643 multicast);
5644 if (err)
5645 goto out;
5646 }
5647
5648out:
5649 mv88e6xxx_reg_unlock(chip);
5650
5651 return err;
5652}
5653
5654static int mv88e6xxx_port_set_mrouter(struct dsa_switch *ds, int port,
5655 bool mrouter,
5656 struct netlink_ext_ack *extack)
5657{
5658 struct mv88e6xxx_chip *chip = ds->priv;
5659 int err;
5660
5661 if (!chip->info->ops->port_set_mcast_flood)
5662 return -EOPNOTSUPP;
5663
5664 mv88e6xxx_reg_lock(chip);
5665 err = chip->info->ops->port_set_mcast_flood(chip, port, mrouter);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005666 mv88e6xxx_reg_unlock(chip);
Russell King4f859012019-02-20 15:35:05 -08005667
5668 return err;
5669}
5670
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01005671static bool mv88e6xxx_lag_can_offload(struct dsa_switch *ds,
5672 struct net_device *lag,
5673 struct netdev_lag_upper_info *info)
5674{
Tobias Waldekranzb80dc512021-01-15 13:52:59 +01005675 struct mv88e6xxx_chip *chip = ds->priv;
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01005676 struct dsa_port *dp;
5677 int id, members = 0;
5678
Tobias Waldekranzb80dc512021-01-15 13:52:59 +01005679 if (!mv88e6xxx_has_lag(chip))
5680 return false;
5681
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01005682 id = dsa_lag_id(ds->dst, lag);
5683 if (id < 0 || id >= ds->num_lag_ids)
5684 return false;
5685
5686 dsa_lag_foreach_port(dp, ds->dst, lag)
5687 /* Includes the port joining the LAG */
5688 members++;
5689
5690 if (members > 8)
5691 return false;
5692
5693 /* We could potentially relax this to include active
5694 * backup in the future.
5695 */
5696 if (info->tx_type != NETDEV_LAG_TX_TYPE_HASH)
5697 return false;
5698
5699 /* Ideally we would also validate that the hash type matches
5700 * the hardware. Alas, this is always set to unknown on team
5701 * interfaces.
5702 */
5703 return true;
5704}
5705
5706static int mv88e6xxx_lag_sync_map(struct dsa_switch *ds, struct net_device *lag)
5707{
5708 struct mv88e6xxx_chip *chip = ds->priv;
5709 struct dsa_port *dp;
5710 u16 map = 0;
5711 int id;
5712
5713 id = dsa_lag_id(ds->dst, lag);
5714
5715 /* Build the map of all ports to distribute flows destined for
5716 * this LAG. This can be either a local user port, or a DSA
5717 * port if the LAG port is on a remote chip.
5718 */
5719 dsa_lag_foreach_port(dp, ds->dst, lag)
5720 map |= BIT(dsa_towards_port(ds, dp->ds->index, dp->index));
5721
5722 return mv88e6xxx_g2_trunk_mapping_write(chip, id, map);
5723}
5724
5725static const u8 mv88e6xxx_lag_mask_table[8][8] = {
5726 /* Row number corresponds to the number of active members in a
5727 * LAG. Each column states which of the eight hash buckets are
5728 * mapped to the column:th port in the LAG.
5729 *
5730 * Example: In a LAG with three active ports, the second port
5731 * ([2][1]) would be selected for traffic mapped to buckets
5732 * 3,4,5 (0x38).
5733 */
5734 { 0xff, 0, 0, 0, 0, 0, 0, 0 },
5735 { 0x0f, 0xf0, 0, 0, 0, 0, 0, 0 },
5736 { 0x07, 0x38, 0xc0, 0, 0, 0, 0, 0 },
5737 { 0x03, 0x0c, 0x30, 0xc0, 0, 0, 0, 0 },
5738 { 0x03, 0x0c, 0x30, 0x40, 0x80, 0, 0, 0 },
5739 { 0x03, 0x0c, 0x10, 0x20, 0x40, 0x80, 0, 0 },
5740 { 0x03, 0x04, 0x08, 0x10, 0x20, 0x40, 0x80, 0 },
5741 { 0x01, 0x02, 0x04, 0x08, 0x10, 0x20, 0x40, 0x80 },
5742};
5743
5744static void mv88e6xxx_lag_set_port_mask(u16 *mask, int port,
5745 int num_tx, int nth)
5746{
5747 u8 active = 0;
5748 int i;
5749
5750 num_tx = num_tx <= 8 ? num_tx : 8;
5751 if (nth < num_tx)
5752 active = mv88e6xxx_lag_mask_table[num_tx - 1][nth];
5753
5754 for (i = 0; i < 8; i++) {
5755 if (BIT(i) & active)
5756 mask[i] |= BIT(port);
5757 }
5758}
5759
5760static int mv88e6xxx_lag_sync_masks(struct dsa_switch *ds)
5761{
5762 struct mv88e6xxx_chip *chip = ds->priv;
5763 unsigned int id, num_tx;
5764 struct net_device *lag;
5765 struct dsa_port *dp;
5766 int i, err, nth;
5767 u16 mask[8];
5768 u16 ivec;
5769
5770 /* Assume no port is a member of any LAG. */
5771 ivec = BIT(mv88e6xxx_num_ports(chip)) - 1;
5772
5773 /* Disable all masks for ports that _are_ members of a LAG. */
5774 list_for_each_entry(dp, &ds->dst->ports, list) {
5775 if (!dp->lag_dev || dp->ds != ds)
5776 continue;
5777
5778 ivec &= ~BIT(dp->index);
5779 }
5780
5781 for (i = 0; i < 8; i++)
5782 mask[i] = ivec;
5783
5784 /* Enable the correct subset of masks for all LAG ports that
5785 * are in the Tx set.
5786 */
5787 dsa_lags_foreach_id(id, ds->dst) {
5788 lag = dsa_lag_dev(ds->dst, id);
5789 if (!lag)
5790 continue;
5791
5792 num_tx = 0;
5793 dsa_lag_foreach_port(dp, ds->dst, lag) {
5794 if (dp->lag_tx_enabled)
5795 num_tx++;
5796 }
5797
5798 if (!num_tx)
5799 continue;
5800
5801 nth = 0;
5802 dsa_lag_foreach_port(dp, ds->dst, lag) {
5803 if (!dp->lag_tx_enabled)
5804 continue;
5805
5806 if (dp->ds == ds)
5807 mv88e6xxx_lag_set_port_mask(mask, dp->index,
5808 num_tx, nth);
5809
5810 nth++;
5811 }
5812 }
5813
5814 for (i = 0; i < 8; i++) {
5815 err = mv88e6xxx_g2_trunk_mask_write(chip, i, true, mask[i]);
5816 if (err)
5817 return err;
5818 }
5819
5820 return 0;
5821}
5822
5823static int mv88e6xxx_lag_sync_masks_map(struct dsa_switch *ds,
5824 struct net_device *lag)
5825{
5826 int err;
5827
5828 err = mv88e6xxx_lag_sync_masks(ds);
5829
5830 if (!err)
5831 err = mv88e6xxx_lag_sync_map(ds, lag);
5832
5833 return err;
5834}
5835
5836static int mv88e6xxx_port_lag_change(struct dsa_switch *ds, int port)
5837{
5838 struct mv88e6xxx_chip *chip = ds->priv;
5839 int err;
5840
5841 mv88e6xxx_reg_lock(chip);
5842 err = mv88e6xxx_lag_sync_masks(ds);
5843 mv88e6xxx_reg_unlock(chip);
5844 return err;
5845}
5846
5847static int mv88e6xxx_port_lag_join(struct dsa_switch *ds, int port,
5848 struct net_device *lag,
5849 struct netdev_lag_upper_info *info)
5850{
5851 struct mv88e6xxx_chip *chip = ds->priv;
5852 int err, id;
5853
5854 if (!mv88e6xxx_lag_can_offload(ds, lag, info))
5855 return -EOPNOTSUPP;
5856
5857 id = dsa_lag_id(ds->dst, lag);
5858
5859 mv88e6xxx_reg_lock(chip);
5860
5861 err = mv88e6xxx_port_set_trunk(chip, port, true, id);
5862 if (err)
5863 goto err_unlock;
5864
5865 err = mv88e6xxx_lag_sync_masks_map(ds, lag);
5866 if (err)
5867 goto err_clear_trunk;
5868
5869 mv88e6xxx_reg_unlock(chip);
5870 return 0;
5871
5872err_clear_trunk:
5873 mv88e6xxx_port_set_trunk(chip, port, false, 0);
5874err_unlock:
5875 mv88e6xxx_reg_unlock(chip);
5876 return err;
5877}
5878
5879static int mv88e6xxx_port_lag_leave(struct dsa_switch *ds, int port,
5880 struct net_device *lag)
5881{
5882 struct mv88e6xxx_chip *chip = ds->priv;
5883 int err_sync, err_trunk;
5884
5885 mv88e6xxx_reg_lock(chip);
5886 err_sync = mv88e6xxx_lag_sync_masks_map(ds, lag);
5887 err_trunk = mv88e6xxx_port_set_trunk(chip, port, false, 0);
5888 mv88e6xxx_reg_unlock(chip);
5889 return err_sync ? : err_trunk;
5890}
5891
5892static int mv88e6xxx_crosschip_lag_change(struct dsa_switch *ds, int sw_index,
5893 int port)
5894{
5895 struct mv88e6xxx_chip *chip = ds->priv;
5896 int err;
5897
5898 mv88e6xxx_reg_lock(chip);
5899 err = mv88e6xxx_lag_sync_masks(ds);
5900 mv88e6xxx_reg_unlock(chip);
5901 return err;
5902}
5903
5904static int mv88e6xxx_crosschip_lag_join(struct dsa_switch *ds, int sw_index,
5905 int port, struct net_device *lag,
5906 struct netdev_lag_upper_info *info)
5907{
5908 struct mv88e6xxx_chip *chip = ds->priv;
5909 int err;
5910
5911 if (!mv88e6xxx_lag_can_offload(ds, lag, info))
5912 return -EOPNOTSUPP;
5913
5914 mv88e6xxx_reg_lock(chip);
5915
5916 err = mv88e6xxx_lag_sync_masks_map(ds, lag);
5917 if (err)
5918 goto unlock;
5919
5920 err = mv88e6xxx_pvt_map(chip, sw_index, port);
5921
5922unlock:
5923 mv88e6xxx_reg_unlock(chip);
5924 return err;
5925}
5926
5927static int mv88e6xxx_crosschip_lag_leave(struct dsa_switch *ds, int sw_index,
5928 int port, struct net_device *lag)
5929{
5930 struct mv88e6xxx_chip *chip = ds->priv;
5931 int err_sync, err_pvt;
5932
5933 mv88e6xxx_reg_lock(chip);
5934 err_sync = mv88e6xxx_lag_sync_masks_map(ds, lag);
5935 err_pvt = mv88e6xxx_pvt_map(chip, sw_index, port);
5936 mv88e6xxx_reg_unlock(chip);
5937 return err_sync ? : err_pvt;
5938}
5939
Florian Fainellia82f67a2017-01-08 14:52:08 -08005940static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunn7b314362016-08-22 16:01:01 +02005941 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005942 .setup = mv88e6xxx_setup,
Andrew Lunn23e8b472019-10-25 01:03:52 +02005943 .teardown = mv88e6xxx_teardown,
Russell Kingc9a23562018-05-10 13:17:35 -07005944 .phylink_validate = mv88e6xxx_validate,
Russell Kinga5a68582020-03-14 10:15:43 +00005945 .phylink_mac_link_state = mv88e6xxx_serdes_pcs_get_state,
Russell Kingc9a23562018-05-10 13:17:35 -07005946 .phylink_mac_config = mv88e6xxx_mac_config,
Russell Kinga5a68582020-03-14 10:15:43 +00005947 .phylink_mac_an_restart = mv88e6xxx_serdes_pcs_an_restart,
Russell Kingc9a23562018-05-10 13:17:35 -07005948 .phylink_mac_link_down = mv88e6xxx_mac_link_down,
5949 .phylink_mac_link_up = mv88e6xxx_mac_link_up,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005950 .get_strings = mv88e6xxx_get_strings,
5951 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
5952 .get_sset_count = mv88e6xxx_get_sset_count,
Andrew Lunn04aca992017-05-26 01:03:24 +02005953 .port_enable = mv88e6xxx_port_enable,
5954 .port_disable = mv88e6xxx_port_disable,
Andrew Lunn2a550ae2020-07-11 22:32:05 +02005955 .port_max_mtu = mv88e6xxx_get_max_mtu,
5956 .port_change_mtu = mv88e6xxx_change_mtu,
Vivien Didelot08f50062017-08-01 16:32:41 -04005957 .get_mac_eee = mv88e6xxx_get_mac_eee,
5958 .set_mac_eee = mv88e6xxx_set_mac_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02005959 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005960 .get_eeprom = mv88e6xxx_get_eeprom,
5961 .set_eeprom = mv88e6xxx_set_eeprom,
5962 .get_regs_len = mv88e6xxx_get_regs_len,
5963 .get_regs = mv88e6xxx_get_regs,
Vivien Didelotda7dc872019-09-07 16:00:49 -04005964 .get_rxnfc = mv88e6xxx_get_rxnfc,
5965 .set_rxnfc = mv88e6xxx_set_rxnfc,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04005966 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005967 .port_bridge_join = mv88e6xxx_port_bridge_join,
5968 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02005969 .port_pre_bridge_flags = mv88e6xxx_port_pre_bridge_flags,
5970 .port_bridge_flags = mv88e6xxx_port_bridge_flags,
5971 .port_set_mrouter = mv88e6xxx_port_set_mrouter,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005972 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04005973 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005974 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005975 .port_vlan_add = mv88e6xxx_port_vlan_add,
5976 .port_vlan_del = mv88e6xxx_port_vlan_del,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005977 .port_fdb_add = mv88e6xxx_port_fdb_add,
5978 .port_fdb_del = mv88e6xxx_port_fdb_del,
5979 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005980 .port_mdb_add = mv88e6xxx_port_mdb_add,
5981 .port_mdb_del = mv88e6xxx_port_mdb_del,
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005982 .port_mirror_add = mv88e6xxx_port_mirror_add,
5983 .port_mirror_del = mv88e6xxx_port_mirror_del,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04005984 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
5985 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01005986 .port_hwtstamp_set = mv88e6xxx_port_hwtstamp_set,
5987 .port_hwtstamp_get = mv88e6xxx_port_hwtstamp_get,
5988 .port_txtstamp = mv88e6xxx_port_txtstamp,
5989 .port_rxtstamp = mv88e6xxx_port_rxtstamp,
5990 .get_ts_info = mv88e6xxx_get_ts_info,
Andrew Lunn23e8b472019-10-25 01:03:52 +02005991 .devlink_param_get = mv88e6xxx_devlink_param_get,
5992 .devlink_param_set = mv88e6xxx_devlink_param_set,
Andrew Lunn93157302020-09-18 21:11:09 +02005993 .devlink_info_get = mv88e6xxx_devlink_info_get,
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01005994 .port_lag_change = mv88e6xxx_port_lag_change,
5995 .port_lag_join = mv88e6xxx_port_lag_join,
5996 .port_lag_leave = mv88e6xxx_port_lag_leave,
5997 .crosschip_lag_change = mv88e6xxx_crosschip_lag_change,
5998 .crosschip_lag_join = mv88e6xxx_crosschip_lag_join,
5999 .crosschip_lag_leave = mv88e6xxx_crosschip_lag_leave,
Vivien Didelotf81ec902016-05-09 13:22:58 -04006000};
6001
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08006002static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006003{
Vivien Didelotfad09c72016-06-21 12:28:20 -04006004 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006005 struct dsa_switch *ds;
6006
Vivien Didelot7e99e342019-10-21 16:51:30 -04006007 ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006008 if (!ds)
6009 return -ENOMEM;
6010
Vivien Didelot7e99e342019-10-21 16:51:30 -04006011 ds->dev = dev;
6012 ds->num_ports = mv88e6xxx_num_ports(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04006013 ds->priv = chip;
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006014 ds->dev = dev;
Vivien Didelot9d490b42016-08-23 12:38:56 -04006015 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04006016 ds->ageing_time_min = chip->info->age_time_coeff;
6017 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006018
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01006019 /* Some chips support up to 32, but that requires enabling the
6020 * 5-bit port mode, which we do not support. 640k^W16 ought to
6021 * be enough for anyone.
6022 */
Tobias Waldekranzb80dc512021-01-15 13:52:59 +01006023 ds->num_lag_ids = mv88e6xxx_has_lag(chip) ? 16 : 0;
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01006024
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006025 dev_set_drvdata(dev, ds);
6026
Vivien Didelot23c9ee42017-05-26 18:12:51 -04006027 return dsa_register_switch(ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006028}
6029
Vivien Didelotfad09c72016-06-21 12:28:20 -04006030static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006031{
Vivien Didelotfad09c72016-06-21 12:28:20 -04006032 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006033}
6034
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006035static const void *pdata_device_get_match_data(struct device *dev)
6036{
6037 const struct of_device_id *matches = dev->driver->of_match_table;
6038 const struct dsa_mv88e6xxx_pdata *pdata = dev->platform_data;
6039
6040 for (; matches->name[0] || matches->type[0] || matches->compatible[0];
6041 matches++) {
6042 if (!strcmp(pdata->compatible, matches->compatible))
6043 return matches->data;
6044 }
6045 return NULL;
6046}
6047
Miquel Raynalbcd3d9d2019-02-05 12:07:28 +01006048/* There is no suspend to RAM support at DSA level yet, the switch configuration
6049 * would be lost after a power cycle so prevent it to be suspended.
6050 */
6051static int __maybe_unused mv88e6xxx_suspend(struct device *dev)
6052{
6053 return -EOPNOTSUPP;
6054}
6055
6056static int __maybe_unused mv88e6xxx_resume(struct device *dev)
6057{
6058 return 0;
6059}
6060
6061static SIMPLE_DEV_PM_OPS(mv88e6xxx_pm_ops, mv88e6xxx_suspend, mv88e6xxx_resume);
6062
Vivien Didelot57d32312016-06-20 13:13:58 -04006063static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006064{
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006065 struct dsa_mv88e6xxx_pdata *pdata = mdiodev->dev.platform_data;
David S. Miller7ddae242018-05-20 19:04:24 -04006066 const struct mv88e6xxx_info *compat_info = NULL;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006067 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02006068 struct device_node *np = dev->of_node;
Vivien Didelotfad09c72016-06-21 12:28:20 -04006069 struct mv88e6xxx_chip *chip;
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006070 int port;
Andrew Lunn52638f72016-05-10 23:27:22 +02006071 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006072
Andrew Lunn7bb8c992018-05-31 00:15:42 +02006073 if (!np && !pdata)
6074 return -EINVAL;
6075
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006076 if (np)
6077 compat_info = of_device_get_match_data(dev);
6078
6079 if (pdata) {
6080 compat_info = pdata_device_get_match_data(dev);
6081
6082 if (!pdata->netdev)
6083 return -EINVAL;
6084
6085 for (port = 0; port < DSA_MAX_PORTS; port++) {
6086 if (!(pdata->enabled_ports & (1 << port)))
6087 continue;
6088 if (strcmp(pdata->cd.port_names[port], "cpu"))
6089 continue;
6090 pdata->cd.netdev[port] = &pdata->netdev->dev;
6091 break;
6092 }
6093 }
6094
Vivien Didelotcaac8542016-06-20 13:14:09 -04006095 if (!compat_info)
6096 return -EINVAL;
6097
Vivien Didelotfad09c72016-06-21 12:28:20 -04006098 chip = mv88e6xxx_alloc_chip(dev);
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006099 if (!chip) {
6100 err = -ENOMEM;
6101 goto out;
6102 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006103
Vivien Didelotfad09c72016-06-21 12:28:20 -04006104 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04006105
Vivien Didelotfad09c72016-06-21 12:28:20 -04006106 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04006107 if (err)
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006108 goto out;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006109
Andrew Lunnb4308f02016-11-21 23:26:55 +01006110 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006111 if (IS_ERR(chip->reset)) {
6112 err = PTR_ERR(chip->reset);
6113 goto out;
6114 }
Baruch Siach7b75e492019-06-27 21:17:39 +03006115 if (chip->reset)
6116 usleep_range(1000, 2000);
Andrew Lunnb4308f02016-11-21 23:26:55 +01006117
Vivien Didelotfad09c72016-06-21 12:28:20 -04006118 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04006119 if (err)
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006120 goto out;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006121
Vivien Didelote57e5e72016-08-15 17:19:00 -04006122 mv88e6xxx_phy_init(chip);
6123
Andrew Lunn00baabe2018-05-19 22:31:35 +02006124 if (chip->info->ops->get_eeprom) {
6125 if (np)
6126 of_property_read_u32(np, "eeprom-length",
6127 &chip->eeprom_len);
6128 else
6129 chip->eeprom_len = pdata->eeprom_len;
6130 }
Andrew Lunnf8cd8752016-05-10 23:27:25 +02006131
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00006132 mv88e6xxx_reg_lock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006133 err = mv88e6xxx_switch_reset(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00006134 mv88e6xxx_reg_unlock(chip);
Andrew Lunnb516d452016-06-04 21:17:06 +02006135 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02006136 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02006137
Andrew Lunna27415d2019-05-01 00:10:50 +02006138 if (np) {
6139 chip->irq = of_irq_get(np, 0);
6140 if (chip->irq == -EPROBE_DEFER) {
6141 err = chip->irq;
6142 goto out;
6143 }
Andrew Lunn83c0afa2016-06-04 21:17:07 +02006144 }
6145
Andrew Lunna27415d2019-05-01 00:10:50 +02006146 if (pdata)
6147 chip->irq = pdata->irq;
6148
Andrew Lunn294d7112018-02-22 22:58:32 +01006149 /* Has to be performed before the MDIO bus is created, because
Uwe Kleine-Königa7087672018-03-20 10:44:41 +01006150 * the PHYs will link their interrupts to these interrupt
Andrew Lunn294d7112018-02-22 22:58:32 +01006151 * controllers
6152 */
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00006153 mv88e6xxx_reg_lock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01006154 if (chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02006155 err = mv88e6xxx_g1_irq_setup(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01006156 else
6157 err = mv88e6xxx_irq_poll_setup(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00006158 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006159
Andrew Lunn294d7112018-02-22 22:58:32 +01006160 if (err)
6161 goto out;
6162
6163 if (chip->info->g2_irqs > 0) {
6164 err = mv88e6xxx_g2_irq_setup(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006165 if (err)
Andrew Lunn294d7112018-02-22 22:58:32 +01006166 goto out_g1_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02006167 }
6168
Andrew Lunn294d7112018-02-22 22:58:32 +01006169 err = mv88e6xxx_g1_atu_prob_irq_setup(chip);
6170 if (err)
6171 goto out_g2_irq;
6172
6173 err = mv88e6xxx_g1_vtu_prob_irq_setup(chip);
6174 if (err)
6175 goto out_g1_atu_prob_irq;
6176
Andrew Lunna3c53be52017-01-24 14:53:50 +01006177 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02006178 if (err)
Andrew Lunn62eb1162018-01-14 02:32:45 +01006179 goto out_g1_vtu_prob_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02006180
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08006181 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006182 if (err)
6183 goto out_mdio;
6184
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006185 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02006186
6187out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01006188 mv88e6xxx_mdios_unregister(chip);
Andrew Lunn62eb1162018-01-14 02:32:45 +01006189out_g1_vtu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01006190 mv88e6xxx_g1_vtu_prob_irq_free(chip);
Andrew Lunn09776442018-01-14 02:32:44 +01006191out_g1_atu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01006192 mv88e6xxx_g1_atu_prob_irq_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006193out_g2_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01006194 if (chip->info->g2_irqs > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02006195 mv88e6xxx_g2_irq_free(chip);
6196out_g1_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01006197 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01006198 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01006199 else
6200 mv88e6xxx_irq_poll_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006201out:
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006202 if (pdata)
6203 dev_put(pdata->netdev);
6204
Andrew Lunndc30c352016-10-16 19:56:49 +02006205 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006206}
6207
6208static void mv88e6xxx_remove(struct mdio_device *mdiodev)
6209{
6210 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04006211 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006212
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01006213 if (chip->info->ptp_support) {
6214 mv88e6xxx_hwtstamp_free(chip);
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01006215 mv88e6xxx_ptp_free(chip);
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01006216 }
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01006217
Andrew Lunn930188c2016-08-22 16:01:03 +02006218 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04006219 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01006220 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006221
Andrew Lunn76f38f12018-03-17 20:21:09 +01006222 mv88e6xxx_g1_vtu_prob_irq_free(chip);
6223 mv88e6xxx_g1_atu_prob_irq_free(chip);
6224
6225 if (chip->info->g2_irqs > 0)
6226 mv88e6xxx_g2_irq_free(chip);
6227
Andrew Lunn76f38f12018-03-17 20:21:09 +01006228 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01006229 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn76f38f12018-03-17 20:21:09 +01006230 else
6231 mv88e6xxx_irq_poll_free(chip);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006232}
6233
6234static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04006235 {
6236 .compatible = "marvell,mv88e6085",
6237 .data = &mv88e6xxx_table[MV88E6085],
6238 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01006239 {
6240 .compatible = "marvell,mv88e6190",
6241 .data = &mv88e6xxx_table[MV88E6190],
6242 },
Rasmus Villemoes1f718362019-06-04 07:34:32 +00006243 {
6244 .compatible = "marvell,mv88e6250",
6245 .data = &mv88e6xxx_table[MV88E6250],
6246 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006247 { /* sentinel */ },
6248};
6249
6250MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
6251
6252static struct mdio_driver mv88e6xxx_driver = {
6253 .probe = mv88e6xxx_probe,
6254 .remove = mv88e6xxx_remove,
6255 .mdiodrv.driver = {
6256 .name = "mv88e6085",
6257 .of_match_table = mv88e6xxx_of_match,
Miquel Raynalbcd3d9d2019-02-05 12:07:28 +01006258 .pm = &mv88e6xxx_pm_ops,
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006259 },
6260};
6261
Andrew Lunn7324d502019-04-27 19:19:10 +02006262mdio_module_driver(mv88e6xxx_driver);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00006263
6264MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
6265MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
6266MODULE_LICENSE("GPL");