blob: 9c4f8517c34b656e05dcf26295c21eda8740e556 [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00002/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04003 * Marvell 88e6xxx Ethernet switch single-chip support
4 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00005 * Copyright (c) 2008 Marvell Semiconductor
6 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02007 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
8 *
Vivien Didelot4333d612017-03-28 15:10:36 -04009 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
10 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 */
12
Vivien Didelot19fb7f62019-08-09 18:47:55 -040013#include <linux/bitfield.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000014#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070015#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020016#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070017#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020018#include <linux/interrupt.h>
19#include <linux/irq.h>
20#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000021#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000022#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020023#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000024#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040025#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020026#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020027#include <linux/of_mdio.h>
Andrew Lunn877b7cb2018-05-19 22:31:34 +020028#include <linux/platform_data/mv88e6xxx.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000029#include <linux/netdevice.h>
Andrew Lunnc8c1b39a2015-11-20 03:56:24 +010030#include <linux/gpio/consumer.h>
Russell Kingc9a23562018-05-10 13:17:35 -070031#include <linux/phylink.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000032#include <net/dsa.h>
Vivien Didelotec561272016-09-02 14:45:33 -040033
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -040034#include "chip.h"
Andrew Lunn9dd43aa2020-09-18 21:11:05 +020035#include "devlink.h"
Vivien Didelota935c052016-09-29 12:21:53 -040036#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040037#include "global2.h"
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +010038#include "hwtstamp.h"
Andrew Lunn10fa5bf2017-05-26 01:03:20 +020039#include "phy.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +010041#include "ptp.h"
Andrew Lunn6d917822017-05-26 01:03:21 +020042#include "serdes.h"
Vivien Didelote7ba0fa2019-05-03 19:28:22 -040043#include "smi.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000044
Vivien Didelotfad09c72016-06-21 12:28:20 -040045static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040046{
Vivien Didelotfad09c72016-06-21 12:28:20 -040047 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
48 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040049 dump_stack();
50 }
51}
52
Vivien Didelotec561272016-09-02 14:45:33 -040053int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -040054{
55 int err;
56
Vivien Didelotfad09c72016-06-21 12:28:20 -040057 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -040058
Vivien Didelotfad09c72016-06-21 12:28:20 -040059 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040060 if (err)
61 return err;
62
Vivien Didelotfad09c72016-06-21 12:28:20 -040063 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -040064 addr, reg, *val);
65
66 return 0;
67}
68
Vivien Didelotec561272016-09-02 14:45:33 -040069int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -040070{
71 int err;
72
Vivien Didelotfad09c72016-06-21 12:28:20 -040073 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -040074
Vivien Didelotfad09c72016-06-21 12:28:20 -040075 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040076 if (err)
77 return err;
78
Vivien Didelotfad09c72016-06-21 12:28:20 -040079 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -040080 addr, reg, val);
81
82 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000083}
84
Vivien Didelot683f2242019-08-09 18:47:54 -040085int mv88e6xxx_wait_mask(struct mv88e6xxx_chip *chip, int addr, int reg,
86 u16 mask, u16 val)
87{
88 u16 data;
89 int err;
90 int i;
91
92 /* There's no bus specific operation to wait for a mask */
93 for (i = 0; i < 16; i++) {
94 err = mv88e6xxx_read(chip, addr, reg, &data);
95 if (err)
96 return err;
97
98 if ((data & mask) == val)
99 return 0;
100
101 usleep_range(1000, 2000);
102 }
103
104 dev_err(chip->dev, "Timeout while waiting for switch\n");
105 return -ETIMEDOUT;
106}
107
Vivien Didelot19fb7f62019-08-09 18:47:55 -0400108int mv88e6xxx_wait_bit(struct mv88e6xxx_chip *chip, int addr, int reg,
109 int bit, int val)
110{
111 return mv88e6xxx_wait_mask(chip, addr, reg, BIT(bit),
112 val ? BIT(bit) : 0x0000);
113}
114
Andrew Lunn10fa5bf2017-05-26 01:03:20 +0200115struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
Andrew Lunna3c53be52017-01-24 14:53:50 +0100116{
117 struct mv88e6xxx_mdio_bus *mdio_bus;
118
119 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
120 list);
121 if (!mdio_bus)
122 return NULL;
123
124 return mdio_bus->bus;
125}
126
Andrew Lunndc30c352016-10-16 19:56:49 +0200127static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
128{
129 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
130 unsigned int n = d->hwirq;
131
132 chip->g1_irq.masked |= (1 << n);
133}
134
135static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
136{
137 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
138 unsigned int n = d->hwirq;
139
140 chip->g1_irq.masked &= ~(1 << n);
141}
142
Andrew Lunn294d7112018-02-22 22:58:32 +0100143static irqreturn_t mv88e6xxx_g1_irq_thread_work(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200144{
Andrew Lunndc30c352016-10-16 19:56:49 +0200145 unsigned int nhandled = 0;
146 unsigned int sub_irq;
147 unsigned int n;
148 u16 reg;
John David Anglin7c0db242019-02-11 13:40:21 -0500149 u16 ctl1;
Andrew Lunndc30c352016-10-16 19:56:49 +0200150 int err;
151
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000152 mv88e6xxx_reg_lock(chip);
Vivien Didelot82466922017-06-15 12:13:59 -0400153 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000154 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200155
156 if (err)
157 goto out;
158
John David Anglin7c0db242019-02-11 13:40:21 -0500159 do {
160 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
161 if (reg & (1 << n)) {
162 sub_irq = irq_find_mapping(chip->g1_irq.domain,
163 n);
164 handle_nested_irq(sub_irq);
165 ++nhandled;
166 }
Andrew Lunndc30c352016-10-16 19:56:49 +0200167 }
John David Anglin7c0db242019-02-11 13:40:21 -0500168
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000169 mv88e6xxx_reg_lock(chip);
John David Anglin7c0db242019-02-11 13:40:21 -0500170 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &ctl1);
171 if (err)
172 goto unlock;
173 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
174unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000175 mv88e6xxx_reg_unlock(chip);
John David Anglin7c0db242019-02-11 13:40:21 -0500176 if (err)
177 goto out;
178 ctl1 &= GENMASK(chip->g1_irq.nirqs, 0);
179 } while (reg & ctl1);
180
Andrew Lunndc30c352016-10-16 19:56:49 +0200181out:
182 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
183}
184
Andrew Lunn294d7112018-02-22 22:58:32 +0100185static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
186{
187 struct mv88e6xxx_chip *chip = dev_id;
188
189 return mv88e6xxx_g1_irq_thread_work(chip);
190}
191
Andrew Lunndc30c352016-10-16 19:56:49 +0200192static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
193{
194 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
195
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000196 mv88e6xxx_reg_lock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200197}
198
199static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
200{
201 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
202 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
203 u16 reg;
204 int err;
205
Vivien Didelotd77f4322017-06-15 12:14:03 -0400206 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200207 if (err)
208 goto out;
209
210 reg &= ~mask;
211 reg |= (~chip->g1_irq.masked & mask);
212
Vivien Didelotd77f4322017-06-15 12:14:03 -0400213 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200214 if (err)
215 goto out;
216
217out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000218 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200219}
220
Bhumika Goyal6eb15e22017-08-19 16:25:52 +0530221static const struct irq_chip mv88e6xxx_g1_irq_chip = {
Andrew Lunndc30c352016-10-16 19:56:49 +0200222 .name = "mv88e6xxx-g1",
223 .irq_mask = mv88e6xxx_g1_irq_mask,
224 .irq_unmask = mv88e6xxx_g1_irq_unmask,
225 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
226 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
227};
228
229static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
230 unsigned int irq,
231 irq_hw_number_t hwirq)
232{
233 struct mv88e6xxx_chip *chip = d->host_data;
234
235 irq_set_chip_data(irq, d->host_data);
236 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
237 irq_set_noprobe(irq);
238
239 return 0;
240}
241
242static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
243 .map = mv88e6xxx_g1_irq_domain_map,
244 .xlate = irq_domain_xlate_twocell,
245};
246
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200247/* To be called with reg_lock held */
Andrew Lunn294d7112018-02-22 22:58:32 +0100248static void mv88e6xxx_g1_irq_free_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200249{
250 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100251 u16 mask;
252
Vivien Didelotd77f4322017-06-15 12:14:03 -0400253 mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100254 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400255 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3460a572016-11-20 20:14:16 +0100256
Andreas Färber5edef2f2016-11-27 23:26:28 +0100257 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100258 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200259 irq_dispose_mapping(virq);
260 }
261
Andrew Lunna3db3d32016-11-20 20:14:14 +0100262 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200263}
264
Andrew Lunn294d7112018-02-22 22:58:32 +0100265static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
266{
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200267 /*
268 * free_irq must be called without reg_lock taken because the irq
269 * handler takes this lock, too.
270 */
Andrew Lunn294d7112018-02-22 22:58:32 +0100271 free_irq(chip->irq, chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200272
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000273 mv88e6xxx_reg_lock(chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200274 mv88e6xxx_g1_irq_free_common(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000275 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100276}
277
278static int mv88e6xxx_g1_irq_setup_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200279{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100280 int err, irq, virq;
281 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200282
283 chip->g1_irq.nirqs = chip->info->g1_irqs;
284 chip->g1_irq.domain = irq_domain_add_simple(
285 NULL, chip->g1_irq.nirqs, 0,
286 &mv88e6xxx_g1_irq_domain_ops, chip);
287 if (!chip->g1_irq.domain)
288 return -ENOMEM;
289
290 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
291 irq_create_mapping(chip->g1_irq.domain, irq);
292
293 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
294 chip->g1_irq.masked = ~0;
295
Vivien Didelotd77f4322017-06-15 12:14:03 -0400296 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200297 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100298 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200299
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100300 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200301
Vivien Didelotd77f4322017-06-15 12:14:03 -0400302 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200303 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100304 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200305
306 /* Reading the interrupt status clears (most of) them */
Vivien Didelot82466922017-06-15 12:13:59 -0400307 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200308 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100309 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200310
Andrew Lunndc30c352016-10-16 19:56:49 +0200311 return 0;
312
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100313out_disable:
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100314 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400315 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100316
317out_mapping:
318 for (irq = 0; irq < 16; irq++) {
319 virq = irq_find_mapping(chip->g1_irq.domain, irq);
320 irq_dispose_mapping(virq);
321 }
322
323 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200324
325 return err;
326}
327
Andrew Lunn294d7112018-02-22 22:58:32 +0100328static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
329{
Andrew Lunnf6d97582019-02-23 17:43:56 +0100330 static struct lock_class_key lock_key;
331 static struct lock_class_key request_key;
Andrew Lunn294d7112018-02-22 22:58:32 +0100332 int err;
333
334 err = mv88e6xxx_g1_irq_setup_common(chip);
335 if (err)
336 return err;
337
Andrew Lunnf6d97582019-02-23 17:43:56 +0100338 /* These lock classes tells lockdep that global 1 irqs are in
339 * a different category than their parent GPIO, so it won't
340 * report false recursion.
341 */
342 irq_set_lockdep_class(chip->irq, &lock_key, &request_key);
343
Andrew Lunn30953832020-01-06 17:13:48 +0100344 snprintf(chip->irq_name, sizeof(chip->irq_name),
345 "mv88e6xxx-%s", dev_name(chip->dev));
346
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000347 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100348 err = request_threaded_irq(chip->irq, NULL,
349 mv88e6xxx_g1_irq_thread_fn,
Marek Behún03403762018-08-30 02:13:50 +0200350 IRQF_ONESHOT | IRQF_SHARED,
Andrew Lunn30953832020-01-06 17:13:48 +0100351 chip->irq_name, chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000352 mv88e6xxx_reg_lock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100353 if (err)
354 mv88e6xxx_g1_irq_free_common(chip);
355
356 return err;
357}
358
359static void mv88e6xxx_irq_poll(struct kthread_work *work)
360{
361 struct mv88e6xxx_chip *chip = container_of(work,
362 struct mv88e6xxx_chip,
363 irq_poll_work.work);
364 mv88e6xxx_g1_irq_thread_work(chip);
365
366 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
367 msecs_to_jiffies(100));
368}
369
370static int mv88e6xxx_irq_poll_setup(struct mv88e6xxx_chip *chip)
371{
372 int err;
373
374 err = mv88e6xxx_g1_irq_setup_common(chip);
375 if (err)
376 return err;
377
378 kthread_init_delayed_work(&chip->irq_poll_work,
379 mv88e6xxx_irq_poll);
380
Florian Fainelli3f8b8692019-02-21 20:09:27 -0800381 chip->kworker = kthread_create_worker(0, "%s", dev_name(chip->dev));
Andrew Lunn294d7112018-02-22 22:58:32 +0100382 if (IS_ERR(chip->kworker))
383 return PTR_ERR(chip->kworker);
384
385 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
386 msecs_to_jiffies(100));
387
388 return 0;
389}
390
391static void mv88e6xxx_irq_poll_free(struct mv88e6xxx_chip *chip)
392{
393 kthread_cancel_delayed_work_sync(&chip->irq_poll_work);
394 kthread_destroy_worker(chip->kworker);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200395
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000396 mv88e6xxx_reg_lock(chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200397 mv88e6xxx_g1_irq_free_common(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000398 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100399}
400
Russell King64d47d52020-03-14 10:15:38 +0000401static int mv88e6xxx_port_config_interface(struct mv88e6xxx_chip *chip,
402 int port, phy_interface_t interface)
403{
404 int err;
405
406 if (chip->info->ops->port_set_rgmii_delay) {
407 err = chip->info->ops->port_set_rgmii_delay(chip, port,
408 interface);
409 if (err && err != -EOPNOTSUPP)
410 return err;
411 }
412
413 if (chip->info->ops->port_set_cmode) {
414 err = chip->info->ops->port_set_cmode(chip, port,
415 interface);
416 if (err && err != -EOPNOTSUPP)
417 return err;
418 }
419
420 return 0;
421}
422
Russell Kinga5a68582020-03-14 10:15:43 +0000423static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
424 int link, int speed, int duplex, int pause,
425 phy_interface_t mode)
Vivien Didelotd78343d2016-11-04 03:23:36 +0100426{
427 int err;
428
429 if (!chip->info->ops->port_set_link)
430 return 0;
431
432 /* Port's MAC control must not be changed unless the link is down */
Hubert Feurstein43c8e0a2019-07-30 12:11:42 +0200433 err = chip->info->ops->port_set_link(chip, port, LINK_FORCED_DOWN);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100434 if (err)
435 return err;
436
Russell Kingf365c6f2020-03-14 10:15:53 +0000437 if (chip->info->ops->port_set_speed_duplex) {
438 err = chip->info->ops->port_set_speed_duplex(chip, port,
439 speed, duplex);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100440 if (err && err != -EOPNOTSUPP)
441 goto restore_link;
442 }
443
Andrew Lunn7cbbee02019-03-08 01:21:27 +0100444 if (speed == SPEED_MAX && chip->info->ops->port_max_speed_mode)
445 mode = chip->info->ops->port_max_speed_mode(port);
446
Andrew Lunn54186b92018-08-09 15:38:37 +0200447 if (chip->info->ops->port_set_pause) {
448 err = chip->info->ops->port_set_pause(chip, port, pause);
449 if (err)
450 goto restore_link;
451 }
452
Russell King64d47d52020-03-14 10:15:38 +0000453 err = mv88e6xxx_port_config_interface(chip, port, mode);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100454restore_link:
455 if (chip->info->ops->port_set_link(chip, port, link))
Vivien Didelot774439e52017-06-08 18:34:08 -0400456 dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100457
458 return err;
459}
460
Marek Vasutd700ec42018-09-12 00:15:24 +0200461static int mv88e6xxx_phy_is_internal(struct dsa_switch *ds, int port)
462{
463 struct mv88e6xxx_chip *chip = ds->priv;
464
465 return port < chip->info->num_internal_phys;
466}
467
Russell King5d5b2312020-03-14 10:16:03 +0000468static int mv88e6xxx_port_ppu_updates(struct mv88e6xxx_chip *chip, int port)
469{
470 u16 reg;
471 int err;
472
473 err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &reg);
474 if (err) {
475 dev_err(chip->dev,
476 "p%d: %s: failed to read port status\n",
477 port, __func__);
478 return err;
479 }
480
481 return !!(reg & MV88E6XXX_PORT_STS_PHY_DETECT);
482}
483
Russell Kinga5a68582020-03-14 10:15:43 +0000484static int mv88e6xxx_serdes_pcs_get_state(struct dsa_switch *ds, int port,
485 struct phylink_link_state *state)
486{
487 struct mv88e6xxx_chip *chip = ds->priv;
Pavana Sharma193c5b22021-03-17 14:46:40 +0100488 int lane;
Russell Kinga5a68582020-03-14 10:15:43 +0000489 int err;
490
491 mv88e6xxx_reg_lock(chip);
492 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +0100493 if (lane >= 0 && chip->info->ops->serdes_pcs_get_state)
Russell Kinga5a68582020-03-14 10:15:43 +0000494 err = chip->info->ops->serdes_pcs_get_state(chip, port, lane,
495 state);
496 else
497 err = -EOPNOTSUPP;
498 mv88e6xxx_reg_unlock(chip);
499
500 return err;
501}
502
503static int mv88e6xxx_serdes_pcs_config(struct mv88e6xxx_chip *chip, int port,
504 unsigned int mode,
505 phy_interface_t interface,
506 const unsigned long *advertise)
507{
508 const struct mv88e6xxx_ops *ops = chip->info->ops;
Pavana Sharma193c5b22021-03-17 14:46:40 +0100509 int lane;
Russell Kinga5a68582020-03-14 10:15:43 +0000510
511 if (ops->serdes_pcs_config) {
512 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +0100513 if (lane >= 0)
Russell Kinga5a68582020-03-14 10:15:43 +0000514 return ops->serdes_pcs_config(chip, port, lane, mode,
515 interface, advertise);
516 }
517
518 return 0;
519}
520
521static void mv88e6xxx_serdes_pcs_an_restart(struct dsa_switch *ds, int port)
522{
523 struct mv88e6xxx_chip *chip = ds->priv;
524 const struct mv88e6xxx_ops *ops;
525 int err = 0;
Pavana Sharma193c5b22021-03-17 14:46:40 +0100526 int lane;
Russell Kinga5a68582020-03-14 10:15:43 +0000527
528 ops = chip->info->ops;
529
530 if (ops->serdes_pcs_an_restart) {
531 mv88e6xxx_reg_lock(chip);
532 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +0100533 if (lane >= 0)
Russell Kinga5a68582020-03-14 10:15:43 +0000534 err = ops->serdes_pcs_an_restart(chip, port, lane);
535 mv88e6xxx_reg_unlock(chip);
536
537 if (err)
538 dev_err(ds->dev, "p%d: failed to restart AN\n", port);
539 }
540}
541
542static int mv88e6xxx_serdes_pcs_link_up(struct mv88e6xxx_chip *chip, int port,
543 unsigned int mode,
544 int speed, int duplex)
545{
546 const struct mv88e6xxx_ops *ops = chip->info->ops;
Pavana Sharma193c5b22021-03-17 14:46:40 +0100547 int lane;
Russell Kinga5a68582020-03-14 10:15:43 +0000548
549 if (!phylink_autoneg_inband(mode) && ops->serdes_pcs_link_up) {
550 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +0100551 if (lane >= 0)
Russell Kinga5a68582020-03-14 10:15:43 +0000552 return ops->serdes_pcs_link_up(chip, port, lane,
553 speed, duplex);
554 }
555
556 return 0;
557}
558
Russell King6c422e32018-08-09 15:38:39 +0200559static void mv88e6065_phylink_validate(struct mv88e6xxx_chip *chip, int port,
560 unsigned long *mask,
561 struct phylink_link_state *state)
562{
563 if (!phy_interface_mode_is_8023z(state->interface)) {
564 /* 10M and 100M are only supported in non-802.3z mode */
565 phylink_set(mask, 10baseT_Half);
566 phylink_set(mask, 10baseT_Full);
567 phylink_set(mask, 100baseT_Half);
568 phylink_set(mask, 100baseT_Full);
569 }
570}
571
572static void mv88e6185_phylink_validate(struct mv88e6xxx_chip *chip, int port,
573 unsigned long *mask,
574 struct phylink_link_state *state)
575{
576 /* FIXME: if the port is in 1000Base-X mode, then it only supports
577 * 1000M FD speeds. In this case, CMODE will indicate 5.
578 */
579 phylink_set(mask, 1000baseT_Full);
580 phylink_set(mask, 1000baseX_Full);
581
582 mv88e6065_phylink_validate(chip, port, mask, state);
583}
584
Marek Behúne3af71a2019-02-25 12:39:55 +0100585static void mv88e6341_phylink_validate(struct mv88e6xxx_chip *chip, int port,
586 unsigned long *mask,
587 struct phylink_link_state *state)
588{
589 if (port >= 5)
590 phylink_set(mask, 2500baseX_Full);
591
592 /* No ethtool bits for 200Mbps */
593 phylink_set(mask, 1000baseT_Full);
594 phylink_set(mask, 1000baseX_Full);
595
596 mv88e6065_phylink_validate(chip, port, mask, state);
597}
598
Russell King6c422e32018-08-09 15:38:39 +0200599static void mv88e6352_phylink_validate(struct mv88e6xxx_chip *chip, int port,
600 unsigned long *mask,
601 struct phylink_link_state *state)
602{
603 /* No ethtool bits for 200Mbps */
604 phylink_set(mask, 1000baseT_Full);
605 phylink_set(mask, 1000baseX_Full);
606
607 mv88e6065_phylink_validate(chip, port, mask, state);
608}
609
610static void mv88e6390_phylink_validate(struct mv88e6xxx_chip *chip, int port,
611 unsigned long *mask,
612 struct phylink_link_state *state)
613{
Andrew Lunnec260162019-02-08 22:25:44 +0100614 if (port >= 9) {
Russell King6c422e32018-08-09 15:38:39 +0200615 phylink_set(mask, 2500baseX_Full);
Andrew Lunnec260162019-02-08 22:25:44 +0100616 phylink_set(mask, 2500baseT_Full);
617 }
Russell King6c422e32018-08-09 15:38:39 +0200618
619 /* No ethtool bits for 200Mbps */
620 phylink_set(mask, 1000baseT_Full);
621 phylink_set(mask, 1000baseX_Full);
622
623 mv88e6065_phylink_validate(chip, port, mask, state);
624}
625
626static void mv88e6390x_phylink_validate(struct mv88e6xxx_chip *chip, int port,
627 unsigned long *mask,
628 struct phylink_link_state *state)
629{
630 if (port >= 9) {
631 phylink_set(mask, 10000baseT_Full);
632 phylink_set(mask, 10000baseKR_Full);
633 }
634
635 mv88e6390_phylink_validate(chip, port, mask, state);
636}
637
Pavana Sharmade776d02021-03-17 14:46:42 +0100638static void mv88e6393x_phylink_validate(struct mv88e6xxx_chip *chip, int port,
639 unsigned long *mask,
640 struct phylink_link_state *state)
641{
642 if (port == 0 || port == 9 || port == 10) {
643 phylink_set(mask, 10000baseT_Full);
644 phylink_set(mask, 10000baseKR_Full);
645 phylink_set(mask, 10000baseCR_Full);
646 phylink_set(mask, 10000baseSR_Full);
647 phylink_set(mask, 10000baseLR_Full);
648 phylink_set(mask, 10000baseLRM_Full);
649 phylink_set(mask, 10000baseER_Full);
650 phylink_set(mask, 5000baseT_Full);
651 phylink_set(mask, 2500baseX_Full);
652 phylink_set(mask, 2500baseT_Full);
653 }
654
655 phylink_set(mask, 1000baseT_Full);
656 phylink_set(mask, 1000baseX_Full);
657
658 mv88e6065_phylink_validate(chip, port, mask, state);
659}
660
Russell Kingc9a23562018-05-10 13:17:35 -0700661static void mv88e6xxx_validate(struct dsa_switch *ds, int port,
662 unsigned long *supported,
663 struct phylink_link_state *state)
664{
Russell King6c422e32018-08-09 15:38:39 +0200665 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
666 struct mv88e6xxx_chip *chip = ds->priv;
667
668 /* Allow all the expected bits */
669 phylink_set(mask, Autoneg);
670 phylink_set(mask, Pause);
671 phylink_set_port_modes(mask);
672
673 if (chip->info->ops->phylink_validate)
674 chip->info->ops->phylink_validate(chip, port, mask, state);
675
676 bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS);
677 bitmap_and(state->advertising, state->advertising, mask,
678 __ETHTOOL_LINK_MODE_MASK_NBITS);
679
680 /* We can only operate at 2500BaseX or 1000BaseX. If requested
681 * to advertise both, only report advertising at 2500BaseX.
682 */
683 phylink_helper_basex_speed(state);
Russell Kingc9a23562018-05-10 13:17:35 -0700684}
685
Russell Kingc9a23562018-05-10 13:17:35 -0700686static void mv88e6xxx_mac_config(struct dsa_switch *ds, int port,
687 unsigned int mode,
688 const struct phylink_link_state *state)
689{
690 struct mv88e6xxx_chip *chip = ds->priv;
Russell Kingfad58192020-07-19 12:00:35 +0100691 struct mv88e6xxx_port *p;
Russell King64d47d52020-03-14 10:15:38 +0000692 int err;
Russell Kingc9a23562018-05-10 13:17:35 -0700693
Russell Kingfad58192020-07-19 12:00:35 +0100694 p = &chip->ports[port];
695
Russell King64d47d52020-03-14 10:15:38 +0000696 /* FIXME: is this the correct test? If we're in fixed mode on an
697 * internal port, why should we process this any different from
698 * PHY mode? On the other hand, the port may be automedia between
699 * an internal PHY and the serdes...
700 */
Marek Vasutd700ec42018-09-12 00:15:24 +0200701 if ((mode == MLO_AN_PHY) && mv88e6xxx_phy_is_internal(ds, port))
Russell Kingc9a23562018-05-10 13:17:35 -0700702 return;
703
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000704 mv88e6xxx_reg_lock(chip);
Russell Kingfad58192020-07-19 12:00:35 +0100705 /* In inband mode, the link may come up at any time while the link
706 * is not forced down. Force the link down while we reconfigure the
707 * interface mode.
Russell King64d47d52020-03-14 10:15:38 +0000708 */
Russell Kingfad58192020-07-19 12:00:35 +0100709 if (mode == MLO_AN_INBAND && p->interface != state->interface &&
710 chip->info->ops->port_set_link)
711 chip->info->ops->port_set_link(chip, port, LINK_FORCED_DOWN);
712
Russell King64d47d52020-03-14 10:15:38 +0000713 err = mv88e6xxx_port_config_interface(chip, port, state->interface);
Russell Kinga5a68582020-03-14 10:15:43 +0000714 if (err && err != -EOPNOTSUPP)
715 goto err_unlock;
716
717 err = mv88e6xxx_serdes_pcs_config(chip, port, mode, state->interface,
718 state->advertising);
719 /* FIXME: we should restart negotiation if something changed - which
720 * is something we get if we convert to using phylinks PCS operations.
721 */
722 if (err > 0)
723 err = 0;
724
Russell Kingfad58192020-07-19 12:00:35 +0100725 /* Undo the forced down state above after completing configuration
726 * irrespective of its state on entry, which allows the link to come up.
727 */
728 if (mode == MLO_AN_INBAND && p->interface != state->interface &&
729 chip->info->ops->port_set_link)
730 chip->info->ops->port_set_link(chip, port, LINK_UNFORCED);
731
732 p->interface = state->interface;
733
Russell Kinga5a68582020-03-14 10:15:43 +0000734err_unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000735 mv88e6xxx_reg_unlock(chip);
Russell Kingc9a23562018-05-10 13:17:35 -0700736
737 if (err && err != -EOPNOTSUPP)
Russell King64d47d52020-03-14 10:15:38 +0000738 dev_err(ds->dev, "p%d: failed to configure MAC/PCS\n", port);
Russell Kingc9a23562018-05-10 13:17:35 -0700739}
740
Russell Kingc9a23562018-05-10 13:17:35 -0700741static void mv88e6xxx_mac_link_down(struct dsa_switch *ds, int port,
742 unsigned int mode,
743 phy_interface_t interface)
744{
Russell King30c4a5b2020-02-26 10:23:51 +0000745 struct mv88e6xxx_chip *chip = ds->priv;
746 const struct mv88e6xxx_ops *ops;
747 int err = 0;
748
749 ops = chip->info->ops;
750
Russell King5d5b2312020-03-14 10:16:03 +0000751 mv88e6xxx_reg_lock(chip);
Andrew Lunn34b5e6a2020-04-14 02:34:38 +0200752 if ((!mv88e6xxx_port_ppu_updates(chip, port) ||
Chris Packham4efe76622020-11-24 17:34:37 +1300753 mode == MLO_AN_FIXED) && ops->port_sync_link)
754 err = ops->port_sync_link(chip, port, mode, false);
Russell King5d5b2312020-03-14 10:16:03 +0000755 mv88e6xxx_reg_unlock(chip);
Russell King30c4a5b2020-02-26 10:23:51 +0000756
Russell King5d5b2312020-03-14 10:16:03 +0000757 if (err)
758 dev_err(chip->dev,
759 "p%d: failed to force MAC link down\n", port);
Russell Kingc9a23562018-05-10 13:17:35 -0700760}
761
762static void mv88e6xxx_mac_link_up(struct dsa_switch *ds, int port,
763 unsigned int mode, phy_interface_t interface,
Russell King5b502a72020-02-26 10:23:46 +0000764 struct phy_device *phydev,
765 int speed, int duplex,
766 bool tx_pause, bool rx_pause)
Russell Kingc9a23562018-05-10 13:17:35 -0700767{
Russell King30c4a5b2020-02-26 10:23:51 +0000768 struct mv88e6xxx_chip *chip = ds->priv;
769 const struct mv88e6xxx_ops *ops;
770 int err = 0;
771
772 ops = chip->info->ops;
773
Russell King5d5b2312020-03-14 10:16:03 +0000774 mv88e6xxx_reg_lock(chip);
Andrew Lunn34b5e6a2020-04-14 02:34:38 +0200775 if (!mv88e6xxx_port_ppu_updates(chip, port) || mode == MLO_AN_FIXED) {
Russell King30c4a5b2020-02-26 10:23:51 +0000776 /* FIXME: for an automedia port, should we force the link
777 * down here - what if the link comes up due to "other" media
778 * while we're bringing the port up, how is the exclusivity
Russell Kinga5a68582020-03-14 10:15:43 +0000779 * handled in the Marvell hardware? E.g. port 2 on 88E6390
Russell King30c4a5b2020-02-26 10:23:51 +0000780 * shared between internal PHY and Serdes.
781 */
Russell Kinga5a68582020-03-14 10:15:43 +0000782 err = mv88e6xxx_serdes_pcs_link_up(chip, port, mode, speed,
783 duplex);
784 if (err)
785 goto error;
786
Russell Kingf365c6f2020-03-14 10:15:53 +0000787 if (ops->port_set_speed_duplex) {
788 err = ops->port_set_speed_duplex(chip, port,
789 speed, duplex);
Russell King30c4a5b2020-02-26 10:23:51 +0000790 if (err && err != -EOPNOTSUPP)
791 goto error;
792 }
793
Chris Packham4efe76622020-11-24 17:34:37 +1300794 if (ops->port_sync_link)
795 err = ops->port_sync_link(chip, port, mode, true);
Russell King30c4a5b2020-02-26 10:23:51 +0000796 }
Russell King5d5b2312020-03-14 10:16:03 +0000797error:
798 mv88e6xxx_reg_unlock(chip);
799
800 if (err && err != -EOPNOTSUPP)
801 dev_err(ds->dev,
802 "p%d: failed to configure MAC link up\n", port);
Russell Kingc9a23562018-05-10 13:17:35 -0700803}
804
Andrew Lunna605a0f2016-11-21 23:26:58 +0100805static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000806{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100807 if (!chip->info->ops->stats_snapshot)
808 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000809
Andrew Lunna605a0f2016-11-21 23:26:58 +0100810 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000811}
812
Andrew Lunne413e7e2015-04-02 04:06:38 +0200813static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100814 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
815 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
816 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
817 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
818 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
819 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
820 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
821 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
822 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
823 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
824 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
825 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
826 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
827 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
828 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
829 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
830 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
831 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
832 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
833 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
834 { "single", 4, 0x14, STATS_TYPE_BANK0, },
835 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
836 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
837 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
838 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
839 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
840 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
841 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
842 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
843 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
844 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
845 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
846 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
847 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
848 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
849 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
850 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
851 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
852 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
853 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
854 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
855 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
856 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
857 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
858 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
859 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
860 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
861 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
862 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
863 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
864 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
865 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
866 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
867 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
868 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
869 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
870 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
871 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
872 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200873};
874
Vivien Didelotfad09c72016-06-21 12:28:20 -0400875static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100876 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100877 int port, u16 bank1_select,
878 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200879{
Andrew Lunn80c46272015-06-20 18:42:30 +0200880 u32 low;
881 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100882 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200883 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200884 u64 value;
885
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100886 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100887 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200888 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
889 if (err)
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800890 return U64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200891
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200892 low = reg;
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100893 if (s->size == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200894 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
895 if (err)
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800896 return U64_MAX;
Rasmus Villemoes84b3fd12019-05-29 07:02:11 +0000897 low |= ((u32)reg) << 16;
Andrew Lunn80c46272015-06-20 18:42:30 +0200898 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100899 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100900 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100901 reg = bank1_select;
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -0500902 fallthrough;
Andrew Lunndfafe442016-11-21 23:27:02 +0100903 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100904 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100905 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100906 if (s->size == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100907 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Gustavo A. R. Silva9fc3e4d2017-05-11 22:11:29 -0500908 break;
909 default:
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800910 return U64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200911 }
Andrew Lunn6e46e2d2019-02-28 18:14:03 +0100912 value = (((u64)high) << 32) | low;
Andrew Lunn80c46272015-06-20 18:42:30 +0200913 return value;
914}
915
Andrew Lunn436fe172018-03-01 02:02:29 +0100916static int mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
917 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100918{
919 struct mv88e6xxx_hw_stat *stat;
920 int i, j;
921
922 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
923 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100924 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100925 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
926 ETH_GSTRING_LEN);
927 j++;
928 }
929 }
Andrew Lunn436fe172018-03-01 02:02:29 +0100930
931 return j;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100932}
933
Andrew Lunn436fe172018-03-01 02:02:29 +0100934static int mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
935 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100936{
Andrew Lunn436fe172018-03-01 02:02:29 +0100937 return mv88e6xxx_stats_get_strings(chip, data,
938 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
Andrew Lunndfafe442016-11-21 23:27:02 +0100939}
940
Rasmus Villemoes1f718362019-06-04 07:34:32 +0000941static int mv88e6250_stats_get_strings(struct mv88e6xxx_chip *chip,
942 uint8_t *data)
943{
944 return mv88e6xxx_stats_get_strings(chip, data, STATS_TYPE_BANK0);
945}
946
Andrew Lunn436fe172018-03-01 02:02:29 +0100947static int mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
948 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100949{
Andrew Lunn436fe172018-03-01 02:02:29 +0100950 return mv88e6xxx_stats_get_strings(chip, data,
951 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
Andrew Lunndfafe442016-11-21 23:27:02 +0100952}
953
Andrew Lunn65f60e42018-03-28 23:50:28 +0200954static const uint8_t *mv88e6xxx_atu_vtu_stats_strings[] = {
955 "atu_member_violation",
956 "atu_miss_violation",
957 "atu_full_violation",
958 "vtu_member_violation",
959 "vtu_miss_violation",
960};
961
962static void mv88e6xxx_atu_vtu_get_strings(uint8_t *data)
963{
964 unsigned int i;
965
966 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings); i++)
967 strlcpy(data + i * ETH_GSTRING_LEN,
968 mv88e6xxx_atu_vtu_stats_strings[i],
969 ETH_GSTRING_LEN);
970}
971
Andrew Lunndfafe442016-11-21 23:27:02 +0100972static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
Florian Fainelli89f09042018-04-25 12:12:50 -0700973 u32 stringset, uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100974{
Vivien Didelot04bed142016-08-31 18:06:13 -0400975 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +0100976 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100977
Florian Fainelli89f09042018-04-25 12:12:50 -0700978 if (stringset != ETH_SS_STATS)
979 return;
980
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000981 mv88e6xxx_reg_lock(chip);
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100982
Andrew Lunndfafe442016-11-21 23:27:02 +0100983 if (chip->info->ops->stats_get_strings)
Andrew Lunn436fe172018-03-01 02:02:29 +0100984 count = chip->info->ops->stats_get_strings(chip, data);
985
986 if (chip->info->ops->serdes_get_strings) {
987 data += count * ETH_GSTRING_LEN;
Andrew Lunn65f60e42018-03-28 23:50:28 +0200988 count = chip->info->ops->serdes_get_strings(chip, port, data);
Andrew Lunn436fe172018-03-01 02:02:29 +0100989 }
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100990
Andrew Lunn65f60e42018-03-28 23:50:28 +0200991 data += count * ETH_GSTRING_LEN;
992 mv88e6xxx_atu_vtu_get_strings(data);
993
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000994 mv88e6xxx_reg_unlock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +0100995}
996
997static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
998 int types)
999{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +01001000 struct mv88e6xxx_hw_stat *stat;
1001 int i, j;
1002
1003 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
1004 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +01001005 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +01001006 j++;
1007 }
1008 return j;
1009}
1010
Andrew Lunndfafe442016-11-21 23:27:02 +01001011static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
1012{
1013 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
1014 STATS_TYPE_PORT);
1015}
1016
Rasmus Villemoes1f718362019-06-04 07:34:32 +00001017static int mv88e6250_stats_get_sset_count(struct mv88e6xxx_chip *chip)
1018{
1019 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0);
1020}
1021
Andrew Lunndfafe442016-11-21 23:27:02 +01001022static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
1023{
1024 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
1025 STATS_TYPE_BANK1);
1026}
1027
Florian Fainelli89f09042018-04-25 12:12:50 -07001028static int mv88e6xxx_get_sset_count(struct dsa_switch *ds, int port, int sset)
Andrew Lunndfafe442016-11-21 23:27:02 +01001029{
1030 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +01001031 int serdes_count = 0;
1032 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +01001033
Florian Fainelli89f09042018-04-25 12:12:50 -07001034 if (sset != ETH_SS_STATS)
1035 return 0;
1036
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001037 mv88e6xxx_reg_lock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +01001038 if (chip->info->ops->stats_get_sset_count)
Andrew Lunn436fe172018-03-01 02:02:29 +01001039 count = chip->info->ops->stats_get_sset_count(chip);
1040 if (count < 0)
1041 goto out;
1042
1043 if (chip->info->ops->serdes_get_sset_count)
1044 serdes_count = chip->info->ops->serdes_get_sset_count(chip,
1045 port);
Andrew Lunn65f60e42018-03-28 23:50:28 +02001046 if (serdes_count < 0) {
Andrew Lunn436fe172018-03-01 02:02:29 +01001047 count = serdes_count;
Andrew Lunn65f60e42018-03-28 23:50:28 +02001048 goto out;
1049 }
1050 count += serdes_count;
1051 count += ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings);
1052
Andrew Lunn436fe172018-03-01 02:02:29 +01001053out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001054 mv88e6xxx_reg_unlock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +01001055
Andrew Lunn436fe172018-03-01 02:02:29 +01001056 return count;
Andrew Lunndfafe442016-11-21 23:27:02 +01001057}
1058
Andrew Lunn436fe172018-03-01 02:02:29 +01001059static int mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1060 uint64_t *data, int types,
1061 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +01001062{
1063 struct mv88e6xxx_hw_stat *stat;
1064 int i, j;
1065
1066 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
1067 stat = &mv88e6xxx_hw_stats[i];
1068 if (stat->type & types) {
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001069 mv88e6xxx_reg_lock(chip);
Andrew Lunne0d8b612016-11-21 23:27:04 +01001070 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
1071 bank1_select,
1072 histogram);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001073 mv88e6xxx_reg_unlock(chip);
Andrew Lunn377cda12018-02-15 14:38:34 +01001074
Andrew Lunn052f9472016-11-21 23:27:03 +01001075 j++;
1076 }
1077 }
Andrew Lunn436fe172018-03-01 02:02:29 +01001078 return j;
Andrew Lunn052f9472016-11-21 23:27:03 +01001079}
1080
Andrew Lunn436fe172018-03-01 02:02:29 +01001081static int mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1082 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +01001083{
1084 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +01001085 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
Vivien Didelot57d1ef32017-06-15 12:14:05 -04001086 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +01001087}
1088
Rasmus Villemoes1f718362019-06-04 07:34:32 +00001089static int mv88e6250_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1090 uint64_t *data)
1091{
1092 return mv88e6xxx_stats_get_stats(chip, port, data, STATS_TYPE_BANK0,
1093 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
1094}
1095
Andrew Lunn436fe172018-03-01 02:02:29 +01001096static int mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1097 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +01001098{
1099 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +01001100 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -04001101 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
1102 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunne0d8b612016-11-21 23:27:04 +01001103}
1104
Andrew Lunn436fe172018-03-01 02:02:29 +01001105static int mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1106 uint64_t *data)
Andrew Lunne0d8b612016-11-21 23:27:04 +01001107{
1108 return mv88e6xxx_stats_get_stats(chip, port, data,
1109 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -04001110 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
1111 0);
Andrew Lunn052f9472016-11-21 23:27:03 +01001112}
1113
Andrew Lunn65f60e42018-03-28 23:50:28 +02001114static void mv88e6xxx_atu_vtu_get_stats(struct mv88e6xxx_chip *chip, int port,
1115 uint64_t *data)
1116{
1117 *data++ = chip->ports[port].atu_member_violation;
1118 *data++ = chip->ports[port].atu_miss_violation;
1119 *data++ = chip->ports[port].atu_full_violation;
1120 *data++ = chip->ports[port].vtu_member_violation;
1121 *data++ = chip->ports[port].vtu_miss_violation;
1122}
1123
Andrew Lunn052f9472016-11-21 23:27:03 +01001124static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
1125 uint64_t *data)
1126{
Andrew Lunn436fe172018-03-01 02:02:29 +01001127 int count = 0;
1128
Andrew Lunn052f9472016-11-21 23:27:03 +01001129 if (chip->info->ops->stats_get_stats)
Andrew Lunn436fe172018-03-01 02:02:29 +01001130 count = chip->info->ops->stats_get_stats(chip, port, data);
1131
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001132 mv88e6xxx_reg_lock(chip);
Andrew Lunn436fe172018-03-01 02:02:29 +01001133 if (chip->info->ops->serdes_get_stats) {
1134 data += count;
Andrew Lunn65f60e42018-03-28 23:50:28 +02001135 count = chip->info->ops->serdes_get_stats(chip, port, data);
Andrew Lunn436fe172018-03-01 02:02:29 +01001136 }
Andrew Lunn65f60e42018-03-28 23:50:28 +02001137 data += count;
1138 mv88e6xxx_atu_vtu_get_stats(chip, port, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001139 mv88e6xxx_reg_unlock(chip);
Andrew Lunn052f9472016-11-21 23:27:03 +01001140}
1141
Vivien Didelotf81ec902016-05-09 13:22:58 -04001142static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
1143 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001144{
Vivien Didelot04bed142016-08-31 18:06:13 -04001145 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001146 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001147
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001148 mv88e6xxx_reg_lock(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001149
Andrew Lunna605a0f2016-11-21 23:26:58 +01001150 ret = mv88e6xxx_stats_snapshot(chip, port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001151 mv88e6xxx_reg_unlock(chip);
Andrew Lunn377cda12018-02-15 14:38:34 +01001152
1153 if (ret < 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001154 return;
Andrew Lunn052f9472016-11-21 23:27:03 +01001155
1156 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001157
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001158}
Ben Hutchings98e67302011-11-25 14:36:19 +00001159
Vivien Didelotf81ec902016-05-09 13:22:58 -04001160static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001161{
Andrew Lunn0d30bbd2020-02-16 18:54:13 +01001162 struct mv88e6xxx_chip *chip = ds->priv;
1163 int len;
1164
1165 len = 32 * sizeof(u16);
1166 if (chip->info->ops->serdes_get_regs_len)
1167 len += chip->info->ops->serdes_get_regs_len(chip, port);
1168
1169 return len;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001170}
1171
Vivien Didelotf81ec902016-05-09 13:22:58 -04001172static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
1173 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001174{
Vivien Didelot04bed142016-08-31 18:06:13 -04001175 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001176 int err;
1177 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001178 u16 *p = _p;
1179 int i;
1180
Vivien Didelota5f39322018-12-17 16:05:21 -05001181 regs->version = chip->info->prod_num;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001182
1183 memset(p, 0xff, 32 * sizeof(u16));
1184
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001185 mv88e6xxx_reg_lock(chip);
Vivien Didelot23062512016-05-09 13:22:45 -04001186
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001187 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001188
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001189 err = mv88e6xxx_port_read(chip, port, i, &reg);
1190 if (!err)
1191 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001192 }
Vivien Didelot23062512016-05-09 13:22:45 -04001193
Andrew Lunn0d30bbd2020-02-16 18:54:13 +01001194 if (chip->info->ops->serdes_get_regs)
1195 chip->info->ops->serdes_get_regs(chip, port, &p[i]);
1196
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001197 mv88e6xxx_reg_unlock(chip);
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001198}
1199
Vivien Didelot08f50062017-08-01 16:32:41 -04001200static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
1201 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001202{
Vivien Didelot5480db62017-08-01 16:32:40 -04001203 /* Nothing to do on the port's MAC */
1204 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001205}
1206
Vivien Didelot08f50062017-08-01 16:32:41 -04001207static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
1208 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001209{
Vivien Didelot5480db62017-08-01 16:32:40 -04001210 /* Nothing to do on the port's MAC */
1211 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001212}
1213
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001214/* Mask of the local ports allowed to receive frames from a given fabric port */
Vivien Didelote5887a22017-03-30 17:37:11 -04001215static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001216{
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001217 struct dsa_switch *ds = chip->ds;
1218 struct dsa_switch_tree *dst = ds->dst;
Vivien Didelote5887a22017-03-30 17:37:11 -04001219 struct net_device *br;
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001220 struct dsa_port *dp;
1221 bool found = false;
Vivien Didelote5887a22017-03-30 17:37:11 -04001222 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001223
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001224 list_for_each_entry(dp, &dst->ports, list) {
1225 if (dp->ds->index == dev && dp->index == port) {
1226 found = true;
1227 break;
1228 }
1229 }
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001230
Vivien Didelote5887a22017-03-30 17:37:11 -04001231 /* Prevent frames from unknown switch or port */
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001232 if (!found)
Vivien Didelote5887a22017-03-30 17:37:11 -04001233 return 0;
1234
1235 /* Frames from DSA links and CPU ports can egress any local port */
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001236 if (dp->type == DSA_PORT_TYPE_CPU || dp->type == DSA_PORT_TYPE_DSA)
Vivien Didelote5887a22017-03-30 17:37:11 -04001237 return mv88e6xxx_port_mask(chip);
1238
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001239 br = dp->bridge_dev;
Vivien Didelote5887a22017-03-30 17:37:11 -04001240 pvlan = 0;
1241
1242 /* Frames from user ports can egress any local DSA links and CPU ports,
1243 * as well as any local member of their bridge group.
1244 */
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001245 list_for_each_entry(dp, &dst->ports, list)
1246 if (dp->ds == ds &&
1247 (dp->type == DSA_PORT_TYPE_CPU ||
1248 dp->type == DSA_PORT_TYPE_DSA ||
1249 (br && dp->bridge_dev == br)))
1250 pvlan |= BIT(dp->index);
Vivien Didelote5887a22017-03-30 17:37:11 -04001251
1252 return pvlan;
1253}
1254
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001255static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -04001256{
1257 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001258
1259 /* prevent frames from going back out of the port they came in on */
1260 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001261
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001262 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001263}
1264
Vivien Didelotf81ec902016-05-09 13:22:58 -04001265static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1266 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001267{
Vivien Didelot04bed142016-08-31 18:06:13 -04001268 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot553eb542016-05-13 20:38:23 -04001269 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001270
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001271 mv88e6xxx_reg_lock(chip);
Vivien Didelotf894c292017-06-08 18:34:10 -04001272 err = mv88e6xxx_port_set_state(chip, port, state);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001273 mv88e6xxx_reg_unlock(chip);
Vivien Didelot553eb542016-05-13 20:38:23 -04001274
1275 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001276 dev_err(ds->dev, "p%d: failed to update state\n", port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001277}
1278
Vivien Didelot93e18d62018-05-11 17:16:35 -04001279static int mv88e6xxx_pri_setup(struct mv88e6xxx_chip *chip)
1280{
1281 int err;
1282
1283 if (chip->info->ops->ieee_pri_map) {
1284 err = chip->info->ops->ieee_pri_map(chip);
1285 if (err)
1286 return err;
1287 }
1288
1289 if (chip->info->ops->ip_pri_map) {
1290 err = chip->info->ops->ip_pri_map(chip);
1291 if (err)
1292 return err;
1293 }
1294
1295 return 0;
1296}
1297
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001298static int mv88e6xxx_devmap_setup(struct mv88e6xxx_chip *chip)
1299{
Vivien Didelotc5f51762019-10-30 22:09:13 -04001300 struct dsa_switch *ds = chip->ds;
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001301 int target, port;
1302 int err;
1303
1304 if (!chip->info->global2_addr)
1305 return 0;
1306
1307 /* Initialize the routing port to the 32 possible target devices */
1308 for (target = 0; target < 32; target++) {
Vivien Didelotc5f51762019-10-30 22:09:13 -04001309 port = dsa_routing_port(ds, target);
1310 if (port == ds->num_ports)
1311 port = 0x1f;
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001312
1313 err = mv88e6xxx_g2_device_mapping_write(chip, target, port);
1314 if (err)
1315 return err;
1316 }
1317
Vivien Didelot02317e62018-05-09 11:38:49 -04001318 if (chip->info->ops->set_cascade_port) {
1319 port = MV88E6XXX_CASCADE_PORT_MULTIPLE;
1320 err = chip->info->ops->set_cascade_port(chip, port);
1321 if (err)
1322 return err;
1323 }
1324
Vivien Didelot23c98912018-05-09 11:38:50 -04001325 err = mv88e6xxx_g1_set_device_number(chip, chip->ds->index);
1326 if (err)
1327 return err;
1328
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001329 return 0;
1330}
1331
Vivien Didelotb28f8722018-04-26 21:56:44 -04001332static int mv88e6xxx_trunk_setup(struct mv88e6xxx_chip *chip)
1333{
1334 /* Clear all trunk masks and mapping */
1335 if (chip->info->global2_addr)
1336 return mv88e6xxx_g2_trunk_clear(chip);
1337
1338 return 0;
1339}
1340
Vivien Didelot9e5baf92018-05-09 11:38:51 -04001341static int mv88e6xxx_rmu_setup(struct mv88e6xxx_chip *chip)
1342{
1343 if (chip->info->ops->rmu_disable)
1344 return chip->info->ops->rmu_disable(chip);
1345
1346 return 0;
1347}
1348
Vivien Didelot9e907d72017-07-17 13:03:43 -04001349static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
1350{
1351 if (chip->info->ops->pot_clear)
1352 return chip->info->ops->pot_clear(chip);
1353
1354 return 0;
1355}
1356
Vivien Didelot51c901a2017-07-17 13:03:41 -04001357static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
1358{
1359 if (chip->info->ops->mgmt_rsvd2cpu)
1360 return chip->info->ops->mgmt_rsvd2cpu(chip);
1361
1362 return 0;
1363}
1364
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001365static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
1366{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001367 int err;
1368
Vivien Didelotdaefc942017-03-11 16:12:54 -05001369 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
1370 if (err)
1371 return err;
1372
Rasmus Villemoes49506a92020-12-10 12:06:44 +01001373 /* The chips that have a "learn2all" bit in Global1, ATU
1374 * Control are precisely those whose port registers have a
1375 * Message Port bit in Port Control 1 and hence implement
1376 * ->port_setup_message_port.
1377 */
1378 if (chip->info->ops->port_setup_message_port) {
1379 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
1380 if (err)
1381 return err;
1382 }
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001383
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001384 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
1385}
1386
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04001387static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
1388{
1389 int port;
1390 int err;
1391
1392 if (!chip->info->ops->irl_init_all)
1393 return 0;
1394
1395 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1396 /* Disable ingress rate limiting by resetting all per port
1397 * ingress rate limit resources to their initial state.
1398 */
1399 err = chip->info->ops->irl_init_all(chip, port);
1400 if (err)
1401 return err;
1402 }
1403
1404 return 0;
1405}
1406
Vivien Didelot04a69a12017-10-13 14:18:05 -04001407static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
1408{
1409 if (chip->info->ops->set_switch_mac) {
1410 u8 addr[ETH_ALEN];
1411
1412 eth_random_addr(addr);
1413
1414 return chip->info->ops->set_switch_mac(chip, addr);
1415 }
1416
1417 return 0;
1418}
1419
Vivien Didelot17a15942017-03-30 17:37:09 -04001420static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
1421{
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01001422 struct dsa_switch_tree *dst = chip->ds->dst;
1423 struct dsa_switch *ds;
1424 struct dsa_port *dp;
Vivien Didelot17a15942017-03-30 17:37:09 -04001425 u16 pvlan = 0;
1426
1427 if (!mv88e6xxx_has_pvt(chip))
Vivien Didelotd14939b2019-10-21 16:51:25 -04001428 return 0;
Vivien Didelot17a15942017-03-30 17:37:09 -04001429
1430 /* Skip the local source device, which uses in-chip port VLAN */
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01001431 if (dev != chip->ds->index) {
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001432 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -04001433
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01001434 ds = dsa_switch_find(dst->index, dev);
1435 dp = ds ? dsa_to_port(ds, port) : NULL;
1436 if (dp && dp->lag_dev) {
1437 /* As the PVT is used to limit flooding of
1438 * FORWARD frames, which use the LAG ID as the
1439 * source port, we must translate dev/port to
1440 * the special "LAG device" in the PVT, using
1441 * the LAG ID as the port number.
1442 */
1443 dev = MV88E6XXX_G2_PVT_ADRR_DEV_TRUNK;
1444 port = dsa_lag_id(dst, dp->lag_dev);
1445 }
1446 }
1447
Vivien Didelot17a15942017-03-30 17:37:09 -04001448 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
1449}
1450
Vivien Didelot81228992017-03-30 17:37:08 -04001451static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
1452{
Vivien Didelot17a15942017-03-30 17:37:09 -04001453 int dev, port;
1454 int err;
1455
Vivien Didelot81228992017-03-30 17:37:08 -04001456 if (!mv88e6xxx_has_pvt(chip))
1457 return 0;
1458
1459 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
1460 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
1461 */
Vivien Didelot17a15942017-03-30 17:37:09 -04001462 err = mv88e6xxx_g2_misc_4_bit_port(chip);
1463 if (err)
1464 return err;
1465
1466 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
1467 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
1468 err = mv88e6xxx_pvt_map(chip, dev, port);
1469 if (err)
1470 return err;
1471 }
1472 }
1473
1474 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -04001475}
1476
Vivien Didelot749efcb2016-09-22 16:49:24 -04001477static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1478{
1479 struct mv88e6xxx_chip *chip = ds->priv;
1480 int err;
1481
Tobias Waldekranzffcec3f2021-03-18 20:25:34 +01001482 if (dsa_to_port(ds, port)->lag_dev)
1483 /* Hardware is incapable of fast-aging a LAG through a
1484 * regular ATU move operation. Until we have something
1485 * more fancy in place this is a no-op.
1486 */
1487 return;
1488
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001489 mv88e6xxx_reg_lock(chip);
Vivien Didelote606ca32017-03-11 16:12:55 -05001490 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001491 mv88e6xxx_reg_unlock(chip);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001492
1493 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001494 dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001495}
1496
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001497static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
1498{
Tobias Waldekranze545f862020-11-10 19:57:20 +01001499 if (!mv88e6xxx_max_vid(chip))
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001500 return 0;
1501
1502 return mv88e6xxx_g1_vtu_flush(chip);
1503}
1504
Tobias Waldekranz34065c52021-03-18 20:25:36 +01001505static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1506 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelotf1394b782017-05-01 14:05:22 -04001507{
Tobias Waldekranz34065c52021-03-18 20:25:36 +01001508 int err;
1509
Vivien Didelotf1394b782017-05-01 14:05:22 -04001510 if (!chip->info->ops->vtu_getnext)
1511 return -EOPNOTSUPP;
1512
Tobias Waldekranz34065c52021-03-18 20:25:36 +01001513 entry->vid = vid ? vid - 1 : mv88e6xxx_max_vid(chip);
1514 entry->valid = false;
1515
1516 err = chip->info->ops->vtu_getnext(chip, entry);
1517
1518 if (entry->vid != vid)
1519 entry->valid = false;
1520
1521 return err;
Vivien Didelotf1394b782017-05-01 14:05:22 -04001522}
1523
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01001524static int mv88e6xxx_vtu_walk(struct mv88e6xxx_chip *chip,
1525 int (*cb)(struct mv88e6xxx_chip *chip,
1526 const struct mv88e6xxx_vtu_entry *entry,
1527 void *priv),
1528 void *priv)
1529{
1530 struct mv88e6xxx_vtu_entry entry = {
1531 .vid = mv88e6xxx_max_vid(chip),
1532 .valid = false,
1533 };
1534 int err;
1535
1536 if (!chip->info->ops->vtu_getnext)
1537 return -EOPNOTSUPP;
1538
1539 do {
1540 err = chip->info->ops->vtu_getnext(chip, &entry);
1541 if (err)
1542 return err;
1543
1544 if (!entry.valid)
1545 break;
1546
1547 err = cb(chip, &entry, priv);
1548 if (err)
1549 return err;
1550 } while (entry.vid < mv88e6xxx_max_vid(chip));
1551
1552 return 0;
1553}
1554
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001555static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1556 struct mv88e6xxx_vtu_entry *entry)
1557{
1558 if (!chip->info->ops->vtu_loadpurge)
1559 return -EOPNOTSUPP;
1560
1561 return chip->info->ops->vtu_loadpurge(chip, entry);
1562}
1563
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01001564static int mv88e6xxx_fid_map_vlan(struct mv88e6xxx_chip *chip,
1565 const struct mv88e6xxx_vtu_entry *entry,
1566 void *_fid_bitmap)
1567{
1568 unsigned long *fid_bitmap = _fid_bitmap;
1569
1570 set_bit(entry->fid, fid_bitmap);
1571 return 0;
1572}
1573
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001574int mv88e6xxx_fid_map(struct mv88e6xxx_chip *chip, unsigned long *fid_bitmap)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001575{
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001576 int i, err;
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001577 u16 fid;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001578
1579 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1580
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001581 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001582 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001583 err = mv88e6xxx_port_get_fid(chip, i, &fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001584 if (err)
1585 return err;
1586
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001587 set_bit(fid, fid_bitmap);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001588 }
1589
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001590 /* Set every FID bit used by the VLAN entries */
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01001591 return mv88e6xxx_vtu_walk(chip, mv88e6xxx_fid_map_vlan, fid_bitmap);
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001592}
1593
1594static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1595{
1596 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1597 int err;
1598
1599 err = mv88e6xxx_fid_map(chip, fid_bitmap);
1600 if (err)
1601 return err;
1602
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001603 /* The reset value 0x000 is used to indicate that multiple address
1604 * databases are not needed. Return the next positive available.
1605 */
1606 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001607 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001608 return -ENOSPC;
1609
1610 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001611 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001612}
1613
Vivien Didelotda9c3592016-02-12 12:09:40 -05001614static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001615 u16 vid)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001616{
Vivien Didelot04bed142016-08-31 18:06:13 -04001617 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot425d2d32019-08-01 14:36:34 -04001618 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001619 int i, err;
1620
Vladimir Oltean3e85f582021-01-09 02:01:47 +02001621 if (!vid)
1622 return -EOPNOTSUPP;
1623
Andrew Lunndb06ae412017-09-25 23:32:20 +02001624 /* DSA and CPU ports have to be members of multiple vlans */
1625 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1626 return 0;
1627
Tobias Waldekranz34065c52021-03-18 20:25:36 +01001628 err = mv88e6xxx_vtu_get(chip, vid, &vlan);
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001629 if (err)
1630 return err;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001631
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001632 if (!vlan.valid)
1633 return 0;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001634
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001635 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1636 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1637 continue;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001638
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001639 if (!dsa_to_port(ds, i)->slave)
1640 continue;
Andrew Lunn66e28092016-12-11 21:07:19 +01001641
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001642 if (vlan.member[i] ==
1643 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1644 continue;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001645
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001646 if (dsa_to_port(ds, i)->bridge_dev ==
1647 dsa_to_port(ds, port)->bridge_dev)
1648 break; /* same bridge, check next VLAN */
Vivien Didelotda9c3592016-02-12 12:09:40 -05001649
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001650 if (!dsa_to_port(ds, i)->bridge_dev)
1651 continue;
Andrew Lunn66e28092016-12-11 21:07:19 +01001652
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001653 dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n",
1654 port, vlan.vid, i,
1655 netdev_name(dsa_to_port(ds, i)->bridge_dev));
1656 return -EOPNOTSUPP;
1657 }
Vivien Didelotda9c3592016-02-12 12:09:40 -05001658
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001659 return 0;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001660}
1661
Vivien Didelotf81ec902016-05-09 13:22:58 -04001662static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
Vladimir Oltean89153ed2021-02-13 22:43:19 +02001663 bool vlan_filtering,
1664 struct netlink_ext_ack *extack)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001665{
Vivien Didelot04bed142016-08-31 18:06:13 -04001666 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001667 u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
1668 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001669 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001670
Vladimir Olteanbae33f22021-01-09 02:01:50 +02001671 if (!mv88e6xxx_max_vid(chip))
1672 return -EOPNOTSUPP;
Vivien Didelot54d77b52016-05-09 13:22:47 -04001673
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001674 mv88e6xxx_reg_lock(chip);
Vivien Didelot385a0992016-11-04 03:23:31 +01001675 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001676 mv88e6xxx_reg_unlock(chip);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001677
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001678 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001679}
1680
Vivien Didelot57d32312016-06-20 13:13:58 -04001681static int
1682mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
Vivien Didelot80e02362017-11-30 11:23:57 -05001683 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001684{
Vivien Didelot04bed142016-08-31 18:06:13 -04001685 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001686 int err;
1687
Tobias Waldekranze545f862020-11-10 19:57:20 +01001688 if (!mv88e6xxx_max_vid(chip))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001689 return -EOPNOTSUPP;
1690
Vivien Didelotda9c3592016-02-12 12:09:40 -05001691 /* If the requested port doesn't belong to the same bridge as the VLAN
1692 * members, do not support it (yet) and fallback to software VLAN.
1693 */
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001694 mv88e6xxx_reg_lock(chip);
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001695 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid);
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001696 mv88e6xxx_reg_unlock(chip);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001697
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001698 return err;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001699}
1700
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001701static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1702 const unsigned char *addr, u16 vid,
1703 u8 state)
1704{
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001705 struct mv88e6xxx_atu_entry entry;
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001706 struct mv88e6xxx_vtu_entry vlan;
1707 u16 fid;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001708 int err;
1709
1710 /* Null VLAN ID corresponds to the port private database */
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001711 if (vid == 0) {
1712 err = mv88e6xxx_port_get_fid(chip, port, &fid);
1713 if (err)
1714 return err;
1715 } else {
Tobias Waldekranz34065c52021-03-18 20:25:36 +01001716 err = mv88e6xxx_vtu_get(chip, vid, &vlan);
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001717 if (err)
1718 return err;
1719
1720 /* switchdev expects -EOPNOTSUPP to honor software VLANs */
Tobias Waldekranz34065c52021-03-18 20:25:36 +01001721 if (!vlan.valid)
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001722 return -EOPNOTSUPP;
1723
1724 fid = vlan.fid;
1725 }
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001726
Vivien Didelotd8291a92019-09-07 16:00:47 -04001727 entry.state = 0;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001728 ether_addr_copy(entry.mac, addr);
1729 eth_addr_dec(entry.mac);
1730
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001731 err = mv88e6xxx_g1_atu_getnext(chip, fid, &entry);
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001732 if (err)
1733 return err;
1734
1735 /* Initialize a fresh ATU entry if it isn't found */
Vivien Didelotd8291a92019-09-07 16:00:47 -04001736 if (!entry.state || !ether_addr_equal(entry.mac, addr)) {
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001737 memset(&entry, 0, sizeof(entry));
1738 ether_addr_copy(entry.mac, addr);
1739 }
1740
1741 /* Purge the ATU entry only if no port is using it anymore */
Vivien Didelotd8291a92019-09-07 16:00:47 -04001742 if (!state) {
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001743 entry.portvec &= ~BIT(port);
1744 if (!entry.portvec)
Vivien Didelotd8291a92019-09-07 16:00:47 -04001745 entry.state = 0;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001746 } else {
DENG Qingfangf72f2fb2021-01-30 21:43:34 +08001747 if (state == MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC)
1748 entry.portvec = BIT(port);
1749 else
1750 entry.portvec |= BIT(port);
1751
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001752 entry.state = state;
1753 }
1754
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001755 return mv88e6xxx_g1_atu_loadpurge(chip, fid, &entry);
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001756}
1757
Vivien Didelotda7dc872019-09-07 16:00:49 -04001758static int mv88e6xxx_policy_apply(struct mv88e6xxx_chip *chip, int port,
1759 const struct mv88e6xxx_policy *policy)
1760{
1761 enum mv88e6xxx_policy_mapping mapping = policy->mapping;
1762 enum mv88e6xxx_policy_action action = policy->action;
1763 const u8 *addr = policy->addr;
1764 u16 vid = policy->vid;
1765 u8 state;
1766 int err;
1767 int id;
1768
1769 if (!chip->info->ops->port_set_policy)
1770 return -EOPNOTSUPP;
1771
1772 switch (mapping) {
1773 case MV88E6XXX_POLICY_MAPPING_DA:
1774 case MV88E6XXX_POLICY_MAPPING_SA:
1775 if (action == MV88E6XXX_POLICY_ACTION_NORMAL)
1776 state = 0; /* Dissociate the port and address */
1777 else if (action == MV88E6XXX_POLICY_ACTION_DISCARD &&
1778 is_multicast_ether_addr(addr))
1779 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC_POLICY;
1780 else if (action == MV88E6XXX_POLICY_ACTION_DISCARD &&
1781 is_unicast_ether_addr(addr))
1782 state = MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC_POLICY;
1783 else
1784 return -EOPNOTSUPP;
1785
1786 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1787 state);
1788 if (err)
1789 return err;
1790 break;
1791 default:
1792 return -EOPNOTSUPP;
1793 }
1794
1795 /* Skip the port's policy clearing if the mapping is still in use */
1796 if (action == MV88E6XXX_POLICY_ACTION_NORMAL)
1797 idr_for_each_entry(&chip->policies, policy, id)
1798 if (policy->port == port &&
1799 policy->mapping == mapping &&
1800 policy->action != action)
1801 return 0;
1802
1803 return chip->info->ops->port_set_policy(chip, port, mapping, action);
1804}
1805
1806static int mv88e6xxx_policy_insert(struct mv88e6xxx_chip *chip, int port,
1807 struct ethtool_rx_flow_spec *fs)
1808{
1809 struct ethhdr *mac_entry = &fs->h_u.ether_spec;
1810 struct ethhdr *mac_mask = &fs->m_u.ether_spec;
1811 enum mv88e6xxx_policy_mapping mapping;
1812 enum mv88e6xxx_policy_action action;
1813 struct mv88e6xxx_policy *policy;
1814 u16 vid = 0;
1815 u8 *addr;
1816 int err;
1817 int id;
1818
1819 if (fs->location != RX_CLS_LOC_ANY)
1820 return -EINVAL;
1821
1822 if (fs->ring_cookie == RX_CLS_FLOW_DISC)
1823 action = MV88E6XXX_POLICY_ACTION_DISCARD;
1824 else
1825 return -EOPNOTSUPP;
1826
1827 switch (fs->flow_type & ~FLOW_EXT) {
1828 case ETHER_FLOW:
1829 if (!is_zero_ether_addr(mac_mask->h_dest) &&
1830 is_zero_ether_addr(mac_mask->h_source)) {
1831 mapping = MV88E6XXX_POLICY_MAPPING_DA;
1832 addr = mac_entry->h_dest;
1833 } else if (is_zero_ether_addr(mac_mask->h_dest) &&
1834 !is_zero_ether_addr(mac_mask->h_source)) {
1835 mapping = MV88E6XXX_POLICY_MAPPING_SA;
1836 addr = mac_entry->h_source;
1837 } else {
1838 /* Cannot support DA and SA mapping in the same rule */
1839 return -EOPNOTSUPP;
1840 }
1841 break;
1842 default:
1843 return -EOPNOTSUPP;
1844 }
1845
1846 if ((fs->flow_type & FLOW_EXT) && fs->m_ext.vlan_tci) {
Andrew Lunn04844282020-07-05 21:38:08 +02001847 if (fs->m_ext.vlan_tci != htons(0xffff))
Vivien Didelotda7dc872019-09-07 16:00:49 -04001848 return -EOPNOTSUPP;
1849 vid = be16_to_cpu(fs->h_ext.vlan_tci) & VLAN_VID_MASK;
1850 }
1851
1852 idr_for_each_entry(&chip->policies, policy, id) {
1853 if (policy->port == port && policy->mapping == mapping &&
1854 policy->action == action && policy->vid == vid &&
1855 ether_addr_equal(policy->addr, addr))
1856 return -EEXIST;
1857 }
1858
1859 policy = devm_kzalloc(chip->dev, sizeof(*policy), GFP_KERNEL);
1860 if (!policy)
1861 return -ENOMEM;
1862
1863 fs->location = 0;
1864 err = idr_alloc_u32(&chip->policies, policy, &fs->location, 0xffffffff,
1865 GFP_KERNEL);
1866 if (err) {
1867 devm_kfree(chip->dev, policy);
1868 return err;
1869 }
1870
1871 memcpy(&policy->fs, fs, sizeof(*fs));
1872 ether_addr_copy(policy->addr, addr);
1873 policy->mapping = mapping;
1874 policy->action = action;
1875 policy->port = port;
1876 policy->vid = vid;
1877
1878 err = mv88e6xxx_policy_apply(chip, port, policy);
1879 if (err) {
1880 idr_remove(&chip->policies, fs->location);
1881 devm_kfree(chip->dev, policy);
1882 return err;
1883 }
1884
1885 return 0;
1886}
1887
1888static int mv88e6xxx_get_rxnfc(struct dsa_switch *ds, int port,
1889 struct ethtool_rxnfc *rxnfc, u32 *rule_locs)
1890{
1891 struct ethtool_rx_flow_spec *fs = &rxnfc->fs;
1892 struct mv88e6xxx_chip *chip = ds->priv;
1893 struct mv88e6xxx_policy *policy;
1894 int err;
1895 int id;
1896
1897 mv88e6xxx_reg_lock(chip);
1898
1899 switch (rxnfc->cmd) {
1900 case ETHTOOL_GRXCLSRLCNT:
1901 rxnfc->data = 0;
1902 rxnfc->data |= RX_CLS_LOC_SPECIAL;
1903 rxnfc->rule_cnt = 0;
1904 idr_for_each_entry(&chip->policies, policy, id)
1905 if (policy->port == port)
1906 rxnfc->rule_cnt++;
1907 err = 0;
1908 break;
1909 case ETHTOOL_GRXCLSRULE:
1910 err = -ENOENT;
1911 policy = idr_find(&chip->policies, fs->location);
1912 if (policy) {
1913 memcpy(fs, &policy->fs, sizeof(*fs));
1914 err = 0;
1915 }
1916 break;
1917 case ETHTOOL_GRXCLSRLALL:
1918 rxnfc->data = 0;
1919 rxnfc->rule_cnt = 0;
1920 idr_for_each_entry(&chip->policies, policy, id)
1921 if (policy->port == port)
1922 rule_locs[rxnfc->rule_cnt++] = id;
1923 err = 0;
1924 break;
1925 default:
1926 err = -EOPNOTSUPP;
1927 break;
1928 }
1929
1930 mv88e6xxx_reg_unlock(chip);
1931
1932 return err;
1933}
1934
1935static int mv88e6xxx_set_rxnfc(struct dsa_switch *ds, int port,
1936 struct ethtool_rxnfc *rxnfc)
1937{
1938 struct ethtool_rx_flow_spec *fs = &rxnfc->fs;
1939 struct mv88e6xxx_chip *chip = ds->priv;
1940 struct mv88e6xxx_policy *policy;
1941 int err;
1942
1943 mv88e6xxx_reg_lock(chip);
1944
1945 switch (rxnfc->cmd) {
1946 case ETHTOOL_SRXCLSRLINS:
1947 err = mv88e6xxx_policy_insert(chip, port, fs);
1948 break;
1949 case ETHTOOL_SRXCLSRLDEL:
1950 err = -ENOENT;
1951 policy = idr_remove(&chip->policies, fs->location);
1952 if (policy) {
1953 policy->action = MV88E6XXX_POLICY_ACTION_NORMAL;
1954 err = mv88e6xxx_policy_apply(chip, port, policy);
1955 devm_kfree(chip->dev, policy);
1956 }
1957 break;
1958 default:
1959 err = -EOPNOTSUPP;
1960 break;
1961 }
1962
1963 mv88e6xxx_reg_unlock(chip);
1964
1965 return err;
1966}
1967
Andrew Lunn87fa8862017-11-09 22:29:56 +01001968static int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port,
1969 u16 vid)
1970{
Andrew Lunn87fa8862017-11-09 22:29:56 +01001971 u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;
Tobias Waldekranz0806dd462021-03-18 20:25:37 +01001972 u8 broadcast[ETH_ALEN];
1973
1974 eth_broadcast_addr(broadcast);
Andrew Lunn87fa8862017-11-09 22:29:56 +01001975
1976 return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state);
1977}
1978
1979static int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid)
1980{
1981 int port;
1982 int err;
1983
1984 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
Tobias Waldekranz8d1d8292021-03-18 20:25:40 +01001985 struct dsa_port *dp = dsa_to_port(chip->ds, port);
1986 struct net_device *brport;
1987
1988 if (dsa_is_unused_port(chip->ds, port))
1989 continue;
1990
1991 brport = dsa_port_to_bridge_port(dp);
1992 if (brport && !br_port_flag_is_set(brport, BR_BCAST_FLOOD))
1993 /* Skip bridged user ports where broadcast
1994 * flooding is disabled.
1995 */
1996 continue;
1997
Andrew Lunn87fa8862017-11-09 22:29:56 +01001998 err = mv88e6xxx_port_add_broadcast(chip, port, vid);
1999 if (err)
2000 return err;
2001 }
2002
2003 return 0;
2004}
2005
Tobias Waldekranz8d1d8292021-03-18 20:25:40 +01002006struct mv88e6xxx_port_broadcast_sync_ctx {
2007 int port;
2008 bool flood;
2009};
2010
2011static int
2012mv88e6xxx_port_broadcast_sync_vlan(struct mv88e6xxx_chip *chip,
2013 const struct mv88e6xxx_vtu_entry *vlan,
2014 void *_ctx)
2015{
2016 struct mv88e6xxx_port_broadcast_sync_ctx *ctx = _ctx;
2017 u8 broadcast[ETH_ALEN];
2018 u8 state;
2019
2020 if (ctx->flood)
2021 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;
2022 else
2023 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_UNUSED;
2024
2025 eth_broadcast_addr(broadcast);
2026
2027 return mv88e6xxx_port_db_load_purge(chip, ctx->port, broadcast,
2028 vlan->vid, state);
2029}
2030
2031static int mv88e6xxx_port_broadcast_sync(struct mv88e6xxx_chip *chip, int port,
2032 bool flood)
2033{
2034 struct mv88e6xxx_port_broadcast_sync_ctx ctx = {
2035 .port = port,
2036 .flood = flood,
2037 };
2038 struct mv88e6xxx_vtu_entry vid0 = {
2039 .vid = 0,
2040 };
2041 int err;
2042
2043 /* Update the port's private database... */
2044 err = mv88e6xxx_port_broadcast_sync_vlan(chip, &vid0, &ctx);
2045 if (err)
2046 return err;
2047
2048 /* ...and the database for all VLANs. */
2049 return mv88e6xxx_vtu_walk(chip, mv88e6xxx_port_broadcast_sync_vlan,
2050 &ctx);
2051}
2052
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04002053static int mv88e6xxx_port_vlan_join(struct mv88e6xxx_chip *chip, int port,
Russell King933b4422020-02-26 17:14:26 +00002054 u16 vid, u8 member, bool warn)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002055{
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04002056 const u8 non_member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002057 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04002058 int i, err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04002059
Tobias Waldekranz34065c52021-03-18 20:25:36 +01002060 err = mv88e6xxx_vtu_get(chip, vid, &vlan);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002061 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002062 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002063
Tobias Waldekranz34065c52021-03-18 20:25:36 +01002064 if (!vlan.valid) {
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04002065 memset(&vlan, 0, sizeof(vlan));
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04002066
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04002067 err = mv88e6xxx_atu_new(chip, &vlan.fid);
2068 if (err)
2069 return err;
Andrew Lunn87fa8862017-11-09 22:29:56 +01002070
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04002071 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
2072 if (i == port)
2073 vlan.member[i] = member;
2074 else
2075 vlan.member[i] = non_member;
2076
2077 vlan.vid = vid;
2078 vlan.valid = true;
2079
2080 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
2081 if (err)
2082 return err;
2083
2084 err = mv88e6xxx_broadcast_setup(chip, vlan.vid);
2085 if (err)
2086 return err;
2087 } else if (vlan.member[port] != member) {
2088 vlan.member[port] = member;
2089
2090 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
2091 if (err)
2092 return err;
Russell King933b4422020-02-26 17:14:26 +00002093 } else if (warn) {
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04002094 dev_info(chip->dev, "p%d: already a member of VLAN %d\n",
2095 port, vid);
2096 }
2097
2098 return 0;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002099}
2100
Vladimir Oltean1958d582021-01-09 02:01:53 +02002101static int mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
Vladimir Oltean31046a52021-02-13 22:43:18 +02002102 const struct switchdev_obj_port_vlan *vlan,
2103 struct netlink_ext_ack *extack)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002104{
Vivien Didelot04bed142016-08-31 18:06:13 -04002105 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002106 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
2107 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
Russell King933b4422020-02-26 17:14:26 +00002108 bool warn;
Vivien Didelotc91498e2017-06-07 18:12:13 -04002109 u8 member;
Vladimir Oltean1958d582021-01-09 02:01:53 +02002110 int err;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002111
Vladimir Oltean1958d582021-01-09 02:01:53 +02002112 err = mv88e6xxx_port_vlan_prepare(ds, port, vlan);
2113 if (err)
2114 return err;
Vivien Didelot54d77b52016-05-09 13:22:47 -04002115
Vivien Didelotc91498e2017-06-07 18:12:13 -04002116 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002117 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04002118 else if (untagged)
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002119 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04002120 else
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002121 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04002122
Russell King933b4422020-02-26 17:14:26 +00002123 /* net/dsa/slave.c will call dsa_port_vlan_add() for the affected port
2124 * and then the CPU port. Do not warn for duplicates for the CPU port.
2125 */
2126 warn = !dsa_is_cpu_port(ds, port) && !dsa_is_dsa_port(ds, port);
2127
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002128 mv88e6xxx_reg_lock(chip);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002129
Vladimir Oltean1958d582021-01-09 02:01:53 +02002130 err = mv88e6xxx_port_vlan_join(chip, port, vlan->vid, member, warn);
2131 if (err) {
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02002132 dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
2133 vlan->vid, untagged ? 'u' : 't');
Vladimir Oltean1958d582021-01-09 02:01:53 +02002134 goto out;
2135 }
Vivien Didelot76e398a2015-11-01 12:33:55 -05002136
Vladimir Oltean1958d582021-01-09 02:01:53 +02002137 if (pvid) {
2138 err = mv88e6xxx_port_set_pvid(chip, port, vlan->vid);
2139 if (err) {
2140 dev_err(ds->dev, "p%d: failed to set PVID %d\n",
2141 port, vlan->vid);
2142 goto out;
2143 }
2144 }
2145out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002146 mv88e6xxx_reg_unlock(chip);
Vladimir Oltean1958d582021-01-09 02:01:53 +02002147
2148 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04002149}
2150
Vivien Didelot521098922019-08-01 14:36:36 -04002151static int mv88e6xxx_port_vlan_leave(struct mv88e6xxx_chip *chip,
2152 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002153{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002154 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002155 int i, err;
2156
Vivien Didelot521098922019-08-01 14:36:36 -04002157 if (!vid)
2158 return -EOPNOTSUPP;
2159
Tobias Waldekranz34065c52021-03-18 20:25:36 +01002160 err = mv88e6xxx_vtu_get(chip, vid, &vlan);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002161 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002162 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002163
Vivien Didelot521098922019-08-01 14:36:36 -04002164 /* If the VLAN doesn't exist in hardware or the port isn't a member,
2165 * tell switchdev that this VLAN is likely handled in software.
2166 */
Tobias Waldekranz34065c52021-03-18 20:25:36 +01002167 if (!vlan.valid ||
Vivien Didelot521098922019-08-01 14:36:36 -04002168 vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05002169 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002170
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002171 vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002172
2173 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002174 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002175 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002176 if (vlan.member[i] !=
2177 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002178 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002179 break;
2180 }
2181 }
2182
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002183 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002184 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002185 return err;
2186
Vivien Didelote606ca32017-03-11 16:12:55 -05002187 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002188}
2189
Vivien Didelotf81ec902016-05-09 13:22:58 -04002190static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
2191 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002192{
Vivien Didelot04bed142016-08-31 18:06:13 -04002193 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002194 int err = 0;
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02002195 u16 pvid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002196
Tobias Waldekranze545f862020-11-10 19:57:20 +01002197 if (!mv88e6xxx_max_vid(chip))
Vivien Didelot54d77b52016-05-09 13:22:47 -04002198 return -EOPNOTSUPP;
2199
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002200 mv88e6xxx_reg_lock(chip);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002201
Vivien Didelot77064f32016-11-04 03:23:30 +01002202 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002203 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002204 goto unlock;
2205
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02002206 err = mv88e6xxx_port_vlan_leave(chip, port, vlan->vid);
2207 if (err)
2208 goto unlock;
2209
2210 if (vlan->vid == pvid) {
2211 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002212 if (err)
2213 goto unlock;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002214 }
2215
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002216unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002217 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002218
2219 return err;
2220}
2221
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002222static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
2223 const unsigned char *addr, u16 vid)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002224{
Vivien Didelot04bed142016-08-31 18:06:13 -04002225 struct mv88e6xxx_chip *chip = ds->priv;
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002226 int err;
Vivien Didelot6630e232015-08-06 01:44:07 -04002227
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002228 mv88e6xxx_reg_lock(chip);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002229 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
2230 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002231 mv88e6xxx_reg_unlock(chip);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002232
2233 return err;
David S. Millercdf09692015-08-11 12:00:37 -07002234}
2235
Vivien Didelotf81ec902016-05-09 13:22:58 -04002236static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03002237 const unsigned char *addr, u16 vid)
David S. Millercdf09692015-08-11 12:00:37 -07002238{
Vivien Didelot04bed142016-08-31 18:06:13 -04002239 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002240 int err;
David S. Millercdf09692015-08-11 12:00:37 -07002241
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002242 mv88e6xxx_reg_lock(chip);
Vivien Didelotd8291a92019-09-07 16:00:47 -04002243 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid, 0);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002244 mv88e6xxx_reg_unlock(chip);
David S. Millercdf09692015-08-11 12:00:37 -07002245
Vivien Didelot83dabd12016-08-31 11:50:04 -04002246 return err;
David S. Millercdf09692015-08-11 12:00:37 -07002247}
2248
Vivien Didelot83dabd12016-08-31 11:50:04 -04002249static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
2250 u16 fid, u16 vid, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002251 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002252{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002253 struct mv88e6xxx_atu_entry addr;
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002254 bool is_static;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002255 int err;
2256
Vivien Didelotd8291a92019-09-07 16:00:47 -04002257 addr.state = 0;
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002258 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002259
2260 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002261 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002262 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002263 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002264
Vivien Didelotd8291a92019-09-07 16:00:47 -04002265 if (!addr.state)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002266 break;
2267
Vivien Didelot01bd96c2017-03-11 16:12:57 -05002268 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002269 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002270
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002271 if (!is_unicast_ether_addr(addr.mac))
2272 continue;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002273
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002274 is_static = (addr.state ==
2275 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
2276 err = cb(addr.mac, vid, is_static, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002277 if (err)
2278 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002279 } while (!is_broadcast_ether_addr(addr.mac));
2280
2281 return err;
2282}
2283
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01002284struct mv88e6xxx_port_db_dump_vlan_ctx {
2285 int port;
2286 dsa_fdb_dump_cb_t *cb;
2287 void *data;
2288};
2289
2290static int mv88e6xxx_port_db_dump_vlan(struct mv88e6xxx_chip *chip,
2291 const struct mv88e6xxx_vtu_entry *entry,
2292 void *_data)
2293{
2294 struct mv88e6xxx_port_db_dump_vlan_ctx *ctx = _data;
2295
2296 return mv88e6xxx_port_db_dump_fid(chip, entry->fid, entry->vid,
2297 ctx->port, ctx->cb, ctx->data);
2298}
2299
Vivien Didelot83dabd12016-08-31 11:50:04 -04002300static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002301 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002302{
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01002303 struct mv88e6xxx_port_db_dump_vlan_ctx ctx = {
2304 .port = port,
2305 .cb = cb,
2306 .data = data,
2307 };
Vivien Didelot83dabd12016-08-31 11:50:04 -04002308 u16 fid;
2309 int err;
2310
2311 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002312 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002313 if (err)
2314 return err;
2315
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002316 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002317 if (err)
2318 return err;
2319
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01002320 return mv88e6xxx_vtu_walk(chip, mv88e6xxx_port_db_dump_vlan, &ctx);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002321}
2322
Vivien Didelotf81ec902016-05-09 13:22:58 -04002323static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002324 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelotf33475b2015-10-22 09:34:41 -04002325{
Vivien Didelot04bed142016-08-31 18:06:13 -04002326 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfcf15362019-06-12 12:42:47 -04002327 int err;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002328
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002329 mv88e6xxx_reg_lock(chip);
Vivien Didelotfcf15362019-06-12 12:42:47 -04002330 err = mv88e6xxx_port_db_dump(chip, port, cb, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002331 mv88e6xxx_reg_unlock(chip);
Vivien Didelotfcf15362019-06-12 12:42:47 -04002332
2333 return err;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002334}
2335
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002336static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
2337 struct net_device *br)
2338{
Vivien Didelotef2025e2019-10-21 16:51:27 -04002339 struct dsa_switch *ds = chip->ds;
2340 struct dsa_switch_tree *dst = ds->dst;
2341 struct dsa_port *dp;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002342 int err;
2343
Vivien Didelotef2025e2019-10-21 16:51:27 -04002344 list_for_each_entry(dp, &dst->ports, list) {
2345 if (dp->bridge_dev == br) {
2346 if (dp->ds == ds) {
2347 /* This is a local bridge group member,
2348 * remap its Port VLAN Map.
2349 */
2350 err = mv88e6xxx_port_vlan_map(chip, dp->index);
2351 if (err)
2352 return err;
2353 } else {
2354 /* This is an external bridge group member,
2355 * remap its cross-chip Port VLAN Table entry.
2356 */
2357 err = mv88e6xxx_pvt_map(chip, dp->ds->index,
2358 dp->index);
Vivien Didelote96a6e02017-03-30 17:37:13 -04002359 if (err)
2360 return err;
2361 }
2362 }
2363 }
2364
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002365 return 0;
2366}
2367
Vivien Didelotf81ec902016-05-09 13:22:58 -04002368static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05002369 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002370{
Vivien Didelot04bed142016-08-31 18:06:13 -04002371 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002372 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002373
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002374 mv88e6xxx_reg_lock(chip);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002375 err = mv88e6xxx_bridge_map(chip, br);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002376 mv88e6xxx_reg_unlock(chip);
Vivien Didelota6692752016-02-12 12:09:39 -05002377
Vivien Didelot466dfa02016-02-26 13:16:05 -05002378 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002379}
2380
Vivien Didelotf123f2f2017-01-27 15:29:41 -05002381static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
2382 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002383{
Vivien Didelot04bed142016-08-31 18:06:13 -04002384 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002385
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002386 mv88e6xxx_reg_lock(chip);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002387 if (mv88e6xxx_bridge_map(chip, br) ||
2388 mv88e6xxx_port_vlan_map(chip, port))
2389 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002390 mv88e6xxx_reg_unlock(chip);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05002391}
2392
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002393static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds,
2394 int tree_index, int sw_index,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002395 int port, struct net_device *br)
2396{
2397 struct mv88e6xxx_chip *chip = ds->priv;
2398 int err;
2399
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002400 if (tree_index != ds->dst->index)
2401 return 0;
2402
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002403 mv88e6xxx_reg_lock(chip);
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002404 err = mv88e6xxx_pvt_map(chip, sw_index, port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002405 mv88e6xxx_reg_unlock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002406
2407 return err;
2408}
2409
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002410static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds,
2411 int tree_index, int sw_index,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002412 int port, struct net_device *br)
2413{
2414 struct mv88e6xxx_chip *chip = ds->priv;
2415
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002416 if (tree_index != ds->dst->index)
2417 return;
2418
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002419 mv88e6xxx_reg_lock(chip);
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002420 if (mv88e6xxx_pvt_map(chip, sw_index, port))
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002421 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002422 mv88e6xxx_reg_unlock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002423}
2424
Vivien Didelot17e708b2016-12-05 17:30:27 -05002425static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
2426{
2427 if (chip->info->ops->reset)
2428 return chip->info->ops->reset(chip);
2429
2430 return 0;
2431}
2432
Vivien Didelot309eca62016-12-05 17:30:26 -05002433static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
2434{
2435 struct gpio_desc *gpiod = chip->reset;
2436
2437 /* If there is a GPIO connected to the reset pin, toggle it */
2438 if (gpiod) {
2439 gpiod_set_value_cansleep(gpiod, 1);
2440 usleep_range(10000, 20000);
2441 gpiod_set_value_cansleep(gpiod, 0);
2442 usleep_range(10000, 20000);
Andrew Lunna3dcb3e2020-11-16 08:43:01 -08002443
2444 mv88e6xxx_g1_wait_eeprom_done(chip);
Vivien Didelot309eca62016-12-05 17:30:26 -05002445 }
2446}
2447
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002448static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2449{
2450 int i, err;
2451
2452 /* Set all ports to the Disabled state */
2453 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotf894c292017-06-08 18:34:10 -04002454 err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002455 if (err)
2456 return err;
2457 }
2458
2459 /* Wait for transmit queues to drain,
2460 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
2461 */
2462 usleep_range(2000, 4000);
2463
2464 return 0;
2465}
2466
Vivien Didelotfad09c72016-06-21 12:28:20 -04002467static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04002468{
Vivien Didelota935c052016-09-29 12:21:53 -04002469 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002470
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002471 err = mv88e6xxx_disable_ports(chip);
2472 if (err)
2473 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002474
Vivien Didelot309eca62016-12-05 17:30:26 -05002475 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002476
Vivien Didelot17e708b2016-12-05 17:30:27 -05002477 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002478}
2479
Vivien Didelot43145572017-03-11 16:12:59 -05002480static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002481 enum mv88e6xxx_frame_mode frame,
2482 enum mv88e6xxx_egress_mode egress, u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01002483{
2484 int err;
2485
Vivien Didelot43145572017-03-11 16:12:59 -05002486 if (!chip->info->ops->port_set_frame_mode)
2487 return -EOPNOTSUPP;
2488
2489 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002490 if (err)
2491 return err;
2492
Vivien Didelot43145572017-03-11 16:12:59 -05002493 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
2494 if (err)
2495 return err;
2496
2497 if (chip->info->ops->port_set_ether_type)
2498 return chip->info->ops->port_set_ether_type(chip, port, etype);
2499
2500 return 0;
2501}
2502
2503static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
2504{
2505 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002506 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04002507 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05002508}
2509
2510static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
2511{
2512 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002513 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04002514 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05002515}
2516
2517static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
2518{
2519 return mv88e6xxx_set_port_mode(chip, port,
2520 MV88E6XXX_FRAME_MODE_ETHERTYPE,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002521 MV88E6XXX_EGRESS_MODE_ETHERTYPE,
2522 ETH_P_EDSA);
Vivien Didelot43145572017-03-11 16:12:59 -05002523}
2524
2525static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
2526{
2527 if (dsa_is_dsa_port(chip->ds, port))
2528 return mv88e6xxx_set_port_mode_dsa(chip, port);
2529
Vivien Didelot2b3e9892017-10-26 11:22:54 -04002530 if (dsa_is_user_port(chip->ds, port))
Vivien Didelot43145572017-03-11 16:12:59 -05002531 return mv88e6xxx_set_port_mode_normal(chip, port);
2532
2533 /* Setup CPU port mode depending on its supported tag format */
2534 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
2535 return mv88e6xxx_set_port_mode_dsa(chip, port);
2536
2537 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
2538 return mv88e6xxx_set_port_mode_edsa(chip, port);
2539
2540 return -EINVAL;
2541}
2542
Vivien Didelotea698f42017-03-11 16:12:50 -05002543static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2544{
2545 bool message = dsa_is_dsa_port(chip->ds, port);
2546
2547 return mv88e6xxx_port_set_message_port(chip, port, message);
2548}
2549
Vivien Didelot601aeed2017-03-11 16:13:00 -05002550static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2551{
Vladimir Olteana8b659e2021-02-12 17:15:56 +02002552 int err;
Vivien Didelot601aeed2017-03-11 16:13:00 -05002553
Vladimir Olteana8b659e2021-02-12 17:15:56 +02002554 if (chip->info->ops->port_set_ucast_flood) {
Tobias Waldekranz7b9f16f2021-03-18 20:25:38 +01002555 err = chip->info->ops->port_set_ucast_flood(chip, port, true);
Vladimir Olteana8b659e2021-02-12 17:15:56 +02002556 if (err)
2557 return err;
2558 }
2559 if (chip->info->ops->port_set_mcast_flood) {
Tobias Waldekranz7b9f16f2021-03-18 20:25:38 +01002560 err = chip->info->ops->port_set_mcast_flood(chip, port, true);
Vladimir Olteana8b659e2021-02-12 17:15:56 +02002561 if (err)
2562 return err;
2563 }
Vivien Didelot601aeed2017-03-11 16:13:00 -05002564
David S. Miller407308f2019-06-15 13:35:29 -07002565 return 0;
Vivien Didelot601aeed2017-03-11 16:13:00 -05002566}
2567
Vivien Didelot45de77f2019-08-31 16:18:36 -04002568static irqreturn_t mv88e6xxx_serdes_irq_thread_fn(int irq, void *dev_id)
2569{
2570 struct mv88e6xxx_port *mvp = dev_id;
2571 struct mv88e6xxx_chip *chip = mvp->chip;
2572 irqreturn_t ret = IRQ_NONE;
2573 int port = mvp->port;
Pavana Sharma193c5b22021-03-17 14:46:40 +01002574 int lane;
Vivien Didelot45de77f2019-08-31 16:18:36 -04002575
2576 mv88e6xxx_reg_lock(chip);
2577 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +01002578 if (lane >= 0)
Vivien Didelot45de77f2019-08-31 16:18:36 -04002579 ret = mv88e6xxx_serdes_irq_status(chip, port, lane);
2580 mv88e6xxx_reg_unlock(chip);
2581
2582 return ret;
2583}
2584
2585static int mv88e6xxx_serdes_irq_request(struct mv88e6xxx_chip *chip, int port,
Pavana Sharma193c5b22021-03-17 14:46:40 +01002586 int lane)
Vivien Didelot45de77f2019-08-31 16:18:36 -04002587{
2588 struct mv88e6xxx_port *dev_id = &chip->ports[port];
2589 unsigned int irq;
2590 int err;
2591
2592 /* Nothing to request if this SERDES port has no IRQ */
2593 irq = mv88e6xxx_serdes_irq_mapping(chip, port);
2594 if (!irq)
2595 return 0;
2596
Andrew Lunne6f2f6b2020-01-06 17:13:49 +01002597 snprintf(dev_id->serdes_irq_name, sizeof(dev_id->serdes_irq_name),
2598 "mv88e6xxx-%s-serdes-%d", dev_name(chip->dev), port);
2599
Vivien Didelot45de77f2019-08-31 16:18:36 -04002600 /* Requesting the IRQ will trigger IRQ callbacks, so release the lock */
2601 mv88e6xxx_reg_unlock(chip);
2602 err = request_threaded_irq(irq, NULL, mv88e6xxx_serdes_irq_thread_fn,
Andrew Lunne6f2f6b2020-01-06 17:13:49 +01002603 IRQF_ONESHOT, dev_id->serdes_irq_name,
2604 dev_id);
Vivien Didelot45de77f2019-08-31 16:18:36 -04002605 mv88e6xxx_reg_lock(chip);
2606 if (err)
2607 return err;
2608
2609 dev_id->serdes_irq = irq;
2610
2611 return mv88e6xxx_serdes_irq_enable(chip, port, lane);
2612}
2613
2614static int mv88e6xxx_serdes_irq_free(struct mv88e6xxx_chip *chip, int port,
Pavana Sharma193c5b22021-03-17 14:46:40 +01002615 int lane)
Vivien Didelot45de77f2019-08-31 16:18:36 -04002616{
2617 struct mv88e6xxx_port *dev_id = &chip->ports[port];
2618 unsigned int irq = dev_id->serdes_irq;
2619 int err;
2620
2621 /* Nothing to free if no IRQ has been requested */
2622 if (!irq)
2623 return 0;
2624
2625 err = mv88e6xxx_serdes_irq_disable(chip, port, lane);
2626
2627 /* Freeing the IRQ will trigger IRQ callbacks, so release the lock */
2628 mv88e6xxx_reg_unlock(chip);
2629 free_irq(irq, dev_id);
2630 mv88e6xxx_reg_lock(chip);
2631
2632 dev_id->serdes_irq = 0;
2633
2634 return err;
2635}
2636
Andrew Lunn6d917822017-05-26 01:03:21 +02002637static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
2638 bool on)
2639{
Pavana Sharma193c5b22021-03-17 14:46:40 +01002640 int lane;
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002641 int err;
Andrew Lunn6d917822017-05-26 01:03:21 +02002642
Vivien Didelotdc272f62019-08-31 16:18:33 -04002643 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +01002644 if (lane < 0)
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002645 return 0;
2646
2647 if (on) {
Vivien Didelotdc272f62019-08-31 16:18:33 -04002648 err = mv88e6xxx_serdes_power_up(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002649 if (err)
2650 return err;
2651
Vivien Didelot45de77f2019-08-31 16:18:36 -04002652 err = mv88e6xxx_serdes_irq_request(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002653 } else {
Vivien Didelot45de77f2019-08-31 16:18:36 -04002654 err = mv88e6xxx_serdes_irq_free(chip, port, lane);
2655 if (err)
2656 return err;
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002657
Vivien Didelotdc272f62019-08-31 16:18:33 -04002658 err = mv88e6xxx_serdes_power_down(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002659 }
2660
2661 return err;
Andrew Lunn6d917822017-05-26 01:03:21 +02002662}
2663
Marek Behún2fda45f2021-03-17 14:46:41 +01002664static int mv88e6xxx_set_egress_port(struct mv88e6xxx_chip *chip,
2665 enum mv88e6xxx_egress_direction direction,
2666 int port)
2667{
2668 int err;
2669
2670 if (!chip->info->ops->set_egress_port)
2671 return -EOPNOTSUPP;
2672
2673 err = chip->info->ops->set_egress_port(chip, direction, port);
2674 if (err)
2675 return err;
2676
2677 if (direction == MV88E6XXX_EGRESS_DIR_INGRESS)
2678 chip->ingress_dest_port = port;
2679 else
2680 chip->egress_dest_port = port;
2681
2682 return 0;
2683}
2684
Vivien Didelotfa371c82017-12-05 15:34:10 -05002685static int mv88e6xxx_setup_upstream_port(struct mv88e6xxx_chip *chip, int port)
2686{
2687 struct dsa_switch *ds = chip->ds;
2688 int upstream_port;
2689 int err;
2690
Vivien Didelot07073c72017-12-05 15:34:13 -05002691 upstream_port = dsa_upstream_port(ds, port);
Vivien Didelotfa371c82017-12-05 15:34:10 -05002692 if (chip->info->ops->port_set_upstream_port) {
2693 err = chip->info->ops->port_set_upstream_port(chip, port,
2694 upstream_port);
2695 if (err)
2696 return err;
2697 }
2698
Vivien Didelot0ea54dd2017-12-05 15:34:11 -05002699 if (port == upstream_port) {
2700 if (chip->info->ops->set_cpu_port) {
2701 err = chip->info->ops->set_cpu_port(chip,
2702 upstream_port);
2703 if (err)
2704 return err;
2705 }
2706
Marek Behún2fda45f2021-03-17 14:46:41 +01002707 err = mv88e6xxx_set_egress_port(chip,
Iwan R Timmer5c74c542019-11-07 22:11:13 +01002708 MV88E6XXX_EGRESS_DIR_INGRESS,
2709 upstream_port);
Marek Behún2fda45f2021-03-17 14:46:41 +01002710 if (err && err != -EOPNOTSUPP)
2711 return err;
Iwan R Timmer5c74c542019-11-07 22:11:13 +01002712
Marek Behún2fda45f2021-03-17 14:46:41 +01002713 err = mv88e6xxx_set_egress_port(chip,
Iwan R Timmer5c74c542019-11-07 22:11:13 +01002714 MV88E6XXX_EGRESS_DIR_EGRESS,
2715 upstream_port);
Marek Behún2fda45f2021-03-17 14:46:41 +01002716 if (err && err != -EOPNOTSUPP)
2717 return err;
Vivien Didelot0ea54dd2017-12-05 15:34:11 -05002718 }
2719
Vivien Didelotfa371c82017-12-05 15:34:10 -05002720 return 0;
2721}
2722
Vivien Didelotfad09c72016-06-21 12:28:20 -04002723static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002724{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002725 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002726 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002727 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002728
Andrew Lunn7b898462018-08-09 15:38:47 +02002729 chip->ports[port].chip = chip;
2730 chip->ports[port].port = port;
2731
Vivien Didelotd78343d2016-11-04 03:23:36 +01002732 /* MAC Forcing register: don't force link, speed, duplex or flow control
2733 * state to any particular values on physical ports, but force the CPU
2734 * port and all DSA ports to their maximum bandwidth and full duplex.
2735 */
2736 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2737 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
2738 SPEED_MAX, DUPLEX_FULL,
Andrew Lunn54186b92018-08-09 15:38:37 +02002739 PAUSE_OFF,
Vivien Didelotd78343d2016-11-04 03:23:36 +01002740 PHY_INTERFACE_MODE_NA);
2741 else
2742 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
2743 SPEED_UNFORCED, DUPLEX_UNFORCED,
Andrew Lunn54186b92018-08-09 15:38:37 +02002744 PAUSE_ON,
Vivien Didelotd78343d2016-11-04 03:23:36 +01002745 PHY_INTERFACE_MODE_NA);
2746 if (err)
2747 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002748
2749 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2750 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2751 * tunneling, determine priority by looking at 802.1p and IP
2752 * priority fields (IP prio has precedence), and set STP state
2753 * to Forwarding.
2754 *
2755 * If this is the CPU link, use DSA or EDSA tagging depending
2756 * on which tagging mode was configured.
2757 *
2758 * If this is a link to another switch, use DSA tagging mode.
2759 *
2760 * If this is the upstream port for this switch, enable
2761 * forwarding of unknown unicasts and multicasts.
2762 */
Vivien Didelota89b433be2017-06-12 12:37:37 -04002763 reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
2764 MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
2765 MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
2766 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002767 if (err)
2768 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002769
Vivien Didelot601aeed2017-03-11 16:13:00 -05002770 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002771 if (err)
2772 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002773
Vivien Didelot601aeed2017-03-11 16:13:00 -05002774 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05002775 if (err)
2776 return err;
2777
Vivien Didelot8efdda42015-08-13 12:52:23 -04002778 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002779 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002780 * untagged frames on this port, do a destination address lookup on all
2781 * received packets as usual, disable ARP mirroring and don't send a
2782 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002783 */
Andrew Lunna23b2962017-02-04 20:15:28 +01002784 err = mv88e6xxx_port_set_map_da(chip, port);
2785 if (err)
2786 return err;
2787
Vivien Didelotfa371c82017-12-05 15:34:10 -05002788 err = mv88e6xxx_setup_upstream_port(chip, port);
2789 if (err)
2790 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002791
Andrew Lunna23b2962017-02-04 20:15:28 +01002792 err = mv88e6xxx_port_set_8021q_mode(chip, port,
Vivien Didelot81c6edb2017-06-12 12:37:41 -04002793 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
Andrew Lunna23b2962017-02-04 20:15:28 +01002794 if (err)
2795 return err;
2796
Vivien Didelotcd782652017-06-08 18:34:13 -04002797 if (chip->info->ops->port_set_jumbo_size) {
2798 err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
Andrew Lunn5f436662016-12-03 04:45:17 +01002799 if (err)
2800 return err;
2801 }
2802
Tobias Waldekranz041bd542021-03-18 20:25:39 +01002803 /* Port Association Vector: disable automatic address learning
2804 * on all user ports since they start out in standalone
2805 * mode. When joining a bridge, learning will be configured to
2806 * match the bridge port settings. Enable learning on all
2807 * DSA/CPU ports. NOTE: FROM_CPU frames always bypass the
2808 * learning process.
2809 *
2810 * Disable HoldAt1, IntOnAgeOut, LockedPort, IgnoreWrongData,
2811 * and RefreshLocked. I.e. setup standard automatic learning.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002812 */
Tobias Waldekranz041bd542021-03-18 20:25:39 +01002813 if (dsa_is_user_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002814 reg = 0;
Tobias Waldekranz041bd542021-03-18 20:25:39 +01002815 else
2816 reg = 1 << port;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002817
Vivien Didelot2a4614e2017-06-12 12:37:43 -04002818 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
2819 reg);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002820 if (err)
2821 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002822
2823 /* Egress rate control 2: disable egress rate control. */
Vivien Didelot2cb8cb12017-06-12 12:37:42 -04002824 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
2825 0x0000);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002826 if (err)
2827 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002828
Vivien Didelot08984322017-06-08 18:34:12 -04002829 if (chip->info->ops->port_pause_limit) {
2830 err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002831 if (err)
2832 return err;
2833 }
2834
Vivien Didelotc8c94892017-03-11 16:13:01 -05002835 if (chip->info->ops->port_disable_learn_limit) {
2836 err = chip->info->ops->port_disable_learn_limit(chip, port);
2837 if (err)
2838 return err;
2839 }
2840
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002841 if (chip->info->ops->port_disable_pri_override) {
2842 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002843 if (err)
2844 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01002845 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002846
Andrew Lunnef0a7312016-12-03 04:35:16 +01002847 if (chip->info->ops->port_tag_remap) {
2848 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002849 if (err)
2850 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002851 }
2852
Andrew Lunnef70b112016-12-03 04:45:18 +01002853 if (chip->info->ops->port_egress_rate_limiting) {
2854 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002855 if (err)
2856 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002857 }
2858
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02002859 if (chip->info->ops->port_setup_message_port) {
2860 err = chip->info->ops->port_setup_message_port(chip, port);
2861 if (err)
2862 return err;
2863 }
Guenter Roeckd827e882015-03-26 18:36:29 -07002864
Vivien Didelot207afda2016-04-14 14:42:09 -04002865 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002866 * database, and allow bidirectional communication between the
2867 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002868 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002869 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002870 if (err)
2871 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002872
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002873 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002874 if (err)
2875 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002876
2877 /* Default VLAN ID and priority: don't set a default VLAN
2878 * ID, and set the default packet priority to zero.
2879 */
Vivien Didelotb7929fb2017-06-12 12:37:40 -04002880 return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
Andrew Lunndbde9e62015-05-06 01:09:48 +02002881}
2882
Andrew Lunn2a550ae2020-07-11 22:32:05 +02002883static int mv88e6xxx_get_max_mtu(struct dsa_switch *ds, int port)
2884{
2885 struct mv88e6xxx_chip *chip = ds->priv;
2886
2887 if (chip->info->ops->port_set_jumbo_size)
2888 return 10240;
Chris Packham1baf0fa2020-07-24 11:21:22 +12002889 else if (chip->info->ops->set_max_frame_size)
2890 return 1632;
Andrew Lunn2a550ae2020-07-11 22:32:05 +02002891 return 1522;
2892}
2893
2894static int mv88e6xxx_change_mtu(struct dsa_switch *ds, int port, int new_mtu)
2895{
2896 struct mv88e6xxx_chip *chip = ds->priv;
2897 int ret = 0;
2898
2899 mv88e6xxx_reg_lock(chip);
2900 if (chip->info->ops->port_set_jumbo_size)
2901 ret = chip->info->ops->port_set_jumbo_size(chip, port, new_mtu);
Chris Packham1baf0fa2020-07-24 11:21:22 +12002902 else if (chip->info->ops->set_max_frame_size)
2903 ret = chip->info->ops->set_max_frame_size(chip, new_mtu);
Andrew Lunn2a550ae2020-07-11 22:32:05 +02002904 else
2905 if (new_mtu > 1522)
2906 ret = -EINVAL;
2907 mv88e6xxx_reg_unlock(chip);
2908
2909 return ret;
2910}
2911
Andrew Lunn04aca992017-05-26 01:03:24 +02002912static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
2913 struct phy_device *phydev)
2914{
2915 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot523a8902017-05-26 18:02:42 -04002916 int err;
Andrew Lunn04aca992017-05-26 01:03:24 +02002917
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002918 mv88e6xxx_reg_lock(chip);
Vivien Didelot523a8902017-05-26 18:02:42 -04002919 err = mv88e6xxx_serdes_power(chip, port, true);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002920 mv88e6xxx_reg_unlock(chip);
Andrew Lunn04aca992017-05-26 01:03:24 +02002921
2922 return err;
2923}
2924
Andrew Lunn75104db2019-02-24 20:44:43 +01002925static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port)
Andrew Lunn04aca992017-05-26 01:03:24 +02002926{
2927 struct mv88e6xxx_chip *chip = ds->priv;
2928
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002929 mv88e6xxx_reg_lock(chip);
Vivien Didelot523a8902017-05-26 18:02:42 -04002930 if (mv88e6xxx_serdes_power(chip, port, false))
2931 dev_err(chip->dev, "failed to power off SERDES\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002932 mv88e6xxx_reg_unlock(chip);
Andrew Lunn04aca992017-05-26 01:03:24 +02002933}
2934
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002935static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2936 unsigned int ageing_time)
2937{
Vivien Didelot04bed142016-08-31 18:06:13 -04002938 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002939 int err;
2940
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002941 mv88e6xxx_reg_lock(chip);
Vivien Didelot720c6342017-03-11 16:12:48 -05002942 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002943 mv88e6xxx_reg_unlock(chip);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002944
2945 return err;
2946}
2947
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002948static int mv88e6xxx_stats_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002949{
2950 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002951
Andrew Lunnde2273872016-11-21 23:27:01 +01002952 /* Initialize the statistics unit */
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002953 if (chip->info->ops->stats_set_histogram) {
2954 err = chip->info->ops->stats_set_histogram(chip);
2955 if (err)
2956 return err;
2957 }
Andrew Lunnde2273872016-11-21 23:27:01 +01002958
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002959 return mv88e6xxx_g1_stats_clear(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002960}
2961
Andrew Lunnea890982019-01-09 00:24:03 +01002962/* Check if the errata has already been applied. */
2963static bool mv88e6390_setup_errata_applied(struct mv88e6xxx_chip *chip)
2964{
2965 int port;
2966 int err;
2967 u16 val;
2968
2969 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
Marek Behún60907012019-08-26 23:31:51 +02002970 err = mv88e6xxx_port_hidden_read(chip, 0xf, port, 0, &val);
Andrew Lunnea890982019-01-09 00:24:03 +01002971 if (err) {
2972 dev_err(chip->dev,
2973 "Error reading hidden register: %d\n", err);
2974 return false;
2975 }
2976 if (val != 0x01c0)
2977 return false;
2978 }
2979
2980 return true;
2981}
2982
2983/* The 6390 copper ports have an errata which require poking magic
2984 * values into undocumented hidden registers and then performing a
2985 * software reset.
2986 */
2987static int mv88e6390_setup_errata(struct mv88e6xxx_chip *chip)
2988{
2989 int port;
2990 int err;
2991
2992 if (mv88e6390_setup_errata_applied(chip))
2993 return 0;
2994
2995 /* Set the ports into blocking mode */
2996 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
2997 err = mv88e6xxx_port_set_state(chip, port, BR_STATE_DISABLED);
2998 if (err)
2999 return err;
3000 }
3001
3002 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
Marek Behún60907012019-08-26 23:31:51 +02003003 err = mv88e6xxx_port_hidden_write(chip, 0xf, port, 0, 0x01c0);
Andrew Lunnea890982019-01-09 00:24:03 +01003004 if (err)
3005 return err;
3006 }
3007
3008 return mv88e6xxx_software_reset(chip);
3009}
3010
Andrew Lunn23e8b472019-10-25 01:03:52 +02003011static void mv88e6xxx_teardown(struct dsa_switch *ds)
3012{
3013 mv88e6xxx_teardown_devlink_params(ds);
Andrew Lunne0c69ca2019-11-05 01:13:01 +01003014 dsa_devlink_resources_unregister(ds);
Andrew Lunnbfb25542020-09-18 21:11:07 +02003015 mv88e6xxx_teardown_devlink_regions(ds);
Andrew Lunn23e8b472019-10-25 01:03:52 +02003016}
3017
Vivien Didelotf81ec902016-05-09 13:22:58 -04003018static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07003019{
Vivien Didelot04bed142016-08-31 18:06:13 -04003020 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003021 u8 cmode;
Vivien Didelot552238b2016-05-09 13:22:49 -04003022 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04003023 int i;
3024
Vivien Didelotfad09c72016-06-21 12:28:20 -04003025 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01003026 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04003027
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003028 mv88e6xxx_reg_lock(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04003029
Andrew Lunnea890982019-01-09 00:24:03 +01003030 if (chip->info->ops->setup_errata) {
3031 err = chip->info->ops->setup_errata(chip);
3032 if (err)
3033 goto unlock;
3034 }
3035
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003036 /* Cache the cmode of each port. */
3037 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
3038 if (chip->info->ops->port_get_cmode) {
3039 err = chip->info->ops->port_get_cmode(chip, i, &cmode);
3040 if (err)
Dan Carpentere29129f2018-08-14 12:09:05 +03003041 goto unlock;
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003042
3043 chip->ports[i].cmode = cmode;
3044 }
3045 }
3046
Vivien Didelot97299342016-07-18 20:45:30 -04003047 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04003048 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotb759f522019-08-19 16:00:52 -04003049 if (dsa_is_unused_port(ds, i))
3050 continue;
3051
Hubert Feursteinc8574862019-07-31 10:23:48 +02003052 /* Prevent the use of an invalid port. */
Vivien Didelotb759f522019-08-19 16:00:52 -04003053 if (mv88e6xxx_is_invalid_port(chip, i)) {
Hubert Feursteinc8574862019-07-31 10:23:48 +02003054 dev_err(chip->dev, "port %d is invalid\n", i);
3055 err = -EINVAL;
3056 goto unlock;
3057 }
3058
Vivien Didelot97299342016-07-18 20:45:30 -04003059 err = mv88e6xxx_setup_port(chip, i);
3060 if (err)
3061 goto unlock;
3062 }
3063
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003064 err = mv88e6xxx_irl_setup(chip);
3065 if (err)
3066 goto unlock;
3067
Vivien Didelot04a69a12017-10-13 14:18:05 -04003068 err = mv88e6xxx_mac_setup(chip);
3069 if (err)
3070 goto unlock;
3071
Vivien Didelot1b17aed2017-05-26 18:03:05 -04003072 err = mv88e6xxx_phy_setup(chip);
3073 if (err)
3074 goto unlock;
3075
Vivien Didelotb486d7c2017-05-01 14:05:13 -04003076 err = mv88e6xxx_vtu_setup(chip);
3077 if (err)
3078 goto unlock;
3079
Vivien Didelot81228992017-03-30 17:37:08 -04003080 err = mv88e6xxx_pvt_setup(chip);
3081 if (err)
3082 goto unlock;
3083
Vivien Didelota2ac29d2017-03-11 16:12:49 -05003084 err = mv88e6xxx_atu_setup(chip);
3085 if (err)
3086 goto unlock;
3087
Andrew Lunn87fa8862017-11-09 22:29:56 +01003088 err = mv88e6xxx_broadcast_setup(chip, 0);
3089 if (err)
3090 goto unlock;
3091
Vivien Didelot9e907d72017-07-17 13:03:43 -04003092 err = mv88e6xxx_pot_setup(chip);
3093 if (err)
3094 goto unlock;
3095
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003096 err = mv88e6xxx_rmu_setup(chip);
3097 if (err)
3098 goto unlock;
3099
Vivien Didelot51c901a2017-07-17 13:03:41 -04003100 err = mv88e6xxx_rsvd2cpu_setup(chip);
3101 if (err)
3102 goto unlock;
Andrew Lunn6e55f692016-12-03 04:45:16 +01003103
Vivien Didelotb28f8722018-04-26 21:56:44 -04003104 err = mv88e6xxx_trunk_setup(chip);
3105 if (err)
3106 goto unlock;
3107
Vivien Didelotc7f047b2018-04-26 21:56:45 -04003108 err = mv88e6xxx_devmap_setup(chip);
3109 if (err)
3110 goto unlock;
3111
Vivien Didelot93e18d62018-05-11 17:16:35 -04003112 err = mv88e6xxx_pri_setup(chip);
3113 if (err)
3114 goto unlock;
3115
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01003116 /* Setup PTP Hardware Clock and timestamping */
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003117 if (chip->info->ptp_support) {
3118 err = mv88e6xxx_ptp_setup(chip);
3119 if (err)
3120 goto unlock;
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01003121
3122 err = mv88e6xxx_hwtstamp_setup(chip);
3123 if (err)
3124 goto unlock;
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003125 }
3126
Vivien Didelot447b1bb2018-05-11 17:16:36 -04003127 err = mv88e6xxx_stats_setup(chip);
3128 if (err)
3129 goto unlock;
3130
Vivien Didelot6b17e862015-08-13 12:52:18 -04003131unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003132 mv88e6xxx_reg_unlock(chip);
Andrew Lunndb687a52015-06-20 21:31:29 +02003133
Andrew Lunne0c69ca2019-11-05 01:13:01 +01003134 if (err)
3135 return err;
3136
3137 /* Have to be called without holding the register lock, since
3138 * they take the devlink lock, and we later take the locks in
3139 * the reverse order when getting/setting parameters or
3140 * resource occupancy.
Andrew Lunn23e8b472019-10-25 01:03:52 +02003141 */
Andrew Lunne0c69ca2019-11-05 01:13:01 +01003142 err = mv88e6xxx_setup_devlink_resources(ds);
3143 if (err)
3144 return err;
3145
3146 err = mv88e6xxx_setup_devlink_params(ds);
3147 if (err)
Andrew Lunnbfb25542020-09-18 21:11:07 +02003148 goto out_resources;
3149
3150 err = mv88e6xxx_setup_devlink_regions(ds);
3151 if (err)
3152 goto out_params;
3153
3154 return 0;
3155
3156out_params:
3157 mv88e6xxx_teardown_devlink_params(ds);
3158out_resources:
3159 dsa_devlink_resources_unregister(ds);
Andrew Lunne0c69ca2019-11-05 01:13:01 +01003160
3161 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02003162}
3163
Pali Rohár1fe976d2021-04-12 18:57:39 +02003164/* prod_id for switch families which do not have a PHY model number */
3165static const u16 family_prod_id_table[] = {
3166 [MV88E6XXX_FAMILY_6341] = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
3167 [MV88E6XXX_FAMILY_6390] = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
Marek Behúnc5d015b2021-04-20 09:54:02 +02003168 [MV88E6XXX_FAMILY_6393] = MV88E6XXX_PORT_SWITCH_ID_PROD_6393X,
Pali Rohár1fe976d2021-04-12 18:57:39 +02003169};
3170
Vivien Didelote57e5e72016-08-15 17:19:00 -04003171static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003172{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003173 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
3174 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Pali Rohár1fe976d2021-04-12 18:57:39 +02003175 u16 prod_id;
Vivien Didelote57e5e72016-08-15 17:19:00 -04003176 u16 val;
3177 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003178
Andrew Lunnee26a222017-01-24 14:53:48 +01003179 if (!chip->info->ops->phy_read)
3180 return -EOPNOTSUPP;
3181
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003182 mv88e6xxx_reg_lock(chip);
Andrew Lunnee26a222017-01-24 14:53:48 +01003183 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003184 mv88e6xxx_reg_unlock(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003185
Pali Rohár1fe976d2021-04-12 18:57:39 +02003186 /* Some internal PHYs don't have a model number. */
3187 if (reg == MII_PHYSID2 && !(val & 0x3f0) &&
3188 chip->info->family < ARRAY_SIZE(family_prod_id_table)) {
3189 prod_id = family_prod_id_table[chip->info->family];
3190 if (prod_id)
3191 val |= prod_id >> 4;
Andrew Lunnda9f3302017-02-01 03:40:05 +01003192 }
3193
Vivien Didelote57e5e72016-08-15 17:19:00 -04003194 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003195}
3196
Vivien Didelote57e5e72016-08-15 17:19:00 -04003197static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003198{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003199 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
3200 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04003201 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003202
Andrew Lunnee26a222017-01-24 14:53:48 +01003203 if (!chip->info->ops->phy_write)
3204 return -EOPNOTSUPP;
3205
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003206 mv88e6xxx_reg_lock(chip);
Andrew Lunnee26a222017-01-24 14:53:48 +01003207 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003208 mv88e6xxx_reg_unlock(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003209
3210 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003211}
3212
Vivien Didelotfad09c72016-06-21 12:28:20 -04003213static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01003214 struct device_node *np,
3215 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02003216{
3217 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003218 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003219 struct mii_bus *bus;
3220 int err;
3221
Andrew Lunn2510bab2018-02-22 01:51:49 +01003222 if (external) {
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003223 mv88e6xxx_reg_lock(chip);
Andrew Lunn2510bab2018-02-22 01:51:49 +01003224 err = mv88e6xxx_g2_scratch_gpio_set_smi(chip, true);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003225 mv88e6xxx_reg_unlock(chip);
Andrew Lunn2510bab2018-02-22 01:51:49 +01003226
3227 if (err)
3228 return err;
3229 }
3230
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003231 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02003232 if (!bus)
3233 return -ENOMEM;
3234
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003235 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01003236 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003237 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01003238 INIT_LIST_HEAD(&mdio_bus->list);
3239 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003240
Andrew Lunnb516d452016-06-04 21:17:06 +02003241 if (np) {
3242 bus->name = np->full_name;
Rob Herringf7ce9102017-07-18 16:43:19 -05003243 snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003244 } else {
3245 bus->name = "mv88e6xxx SMI";
3246 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
3247 }
3248
3249 bus->read = mv88e6xxx_mdio_read;
3250 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003251 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02003252
Andrew Lunn6f882842018-03-17 20:32:05 +01003253 if (!external) {
3254 err = mv88e6xxx_g2_irq_mdio_setup(chip, bus);
3255 if (err)
3256 return err;
3257 }
3258
Florian Fainelli00e798c2018-05-15 16:56:19 -07003259 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003260 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04003261 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunn6f882842018-03-17 20:32:05 +01003262 mv88e6xxx_g2_irq_mdio_free(chip, bus);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003263 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02003264 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01003265
3266 if (external)
3267 list_add_tail(&mdio_bus->list, &chip->mdios);
3268 else
3269 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02003270
3271 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02003272}
3273
Andrew Lunn3126aee2017-12-07 01:05:57 +01003274static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
3275
3276{
3277 struct mv88e6xxx_mdio_bus *mdio_bus;
3278 struct mii_bus *bus;
3279
3280 list_for_each_entry(mdio_bus, &chip->mdios, list) {
3281 bus = mdio_bus->bus;
3282
Andrew Lunn6f882842018-03-17 20:32:05 +01003283 if (!mdio_bus->external)
3284 mv88e6xxx_g2_irq_mdio_free(chip, bus);
3285
Andrew Lunn3126aee2017-12-07 01:05:57 +01003286 mdiobus_unregister(bus);
3287 }
3288}
3289
Andrew Lunna3c53be52017-01-24 14:53:50 +01003290static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
3291 struct device_node *np)
3292{
Andrew Lunna3c53be52017-01-24 14:53:50 +01003293 struct device_node *child;
3294 int err;
3295
3296 /* Always register one mdio bus for the internal/default mdio
3297 * bus. This maybe represented in the device tree, but is
3298 * optional.
3299 */
3300 child = of_get_child_by_name(np, "mdio");
3301 err = mv88e6xxx_mdio_register(chip, child, false);
3302 if (err)
3303 return err;
3304
3305 /* Walk the device tree, and see if there are any other nodes
3306 * which say they are compatible with the external mdio
3307 * bus.
3308 */
3309 for_each_available_child_of_node(np, child) {
Andrew Lunnceb96fa2020-09-01 04:32:57 +02003310 if (of_device_is_compatible(
3311 child, "marvell,mv88e6xxx-mdio-external")) {
Andrew Lunna3c53be52017-01-24 14:53:50 +01003312 err = mv88e6xxx_mdio_register(chip, child, true);
Andrew Lunn3126aee2017-12-07 01:05:57 +01003313 if (err) {
3314 mv88e6xxx_mdios_unregister(chip);
Nishka Dasgupta78e42042019-07-23 16:13:07 +05303315 of_node_put(child);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003316 return err;
Andrew Lunn3126aee2017-12-07 01:05:57 +01003317 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01003318 }
3319 }
3320
3321 return 0;
3322}
3323
Vivien Didelot855b1932016-07-20 18:18:35 -04003324static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
3325{
Vivien Didelot04bed142016-08-31 18:06:13 -04003326 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003327
3328 return chip->eeprom_len;
3329}
3330
Vivien Didelot855b1932016-07-20 18:18:35 -04003331static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
3332 struct ethtool_eeprom *eeprom, u8 *data)
3333{
Vivien Didelot04bed142016-08-31 18:06:13 -04003334 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003335 int err;
3336
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003337 if (!chip->info->ops->get_eeprom)
3338 return -EOPNOTSUPP;
3339
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003340 mv88e6xxx_reg_lock(chip);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003341 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003342 mv88e6xxx_reg_unlock(chip);
Vivien Didelot855b1932016-07-20 18:18:35 -04003343
3344 if (err)
3345 return err;
3346
3347 eeprom->magic = 0xc3ec4951;
3348
3349 return 0;
3350}
3351
Vivien Didelot855b1932016-07-20 18:18:35 -04003352static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
3353 struct ethtool_eeprom *eeprom, u8 *data)
3354{
Vivien Didelot04bed142016-08-31 18:06:13 -04003355 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003356 int err;
3357
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003358 if (!chip->info->ops->set_eeprom)
3359 return -EOPNOTSUPP;
3360
Vivien Didelot855b1932016-07-20 18:18:35 -04003361 if (eeprom->magic != 0xc3ec4951)
3362 return -EINVAL;
3363
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003364 mv88e6xxx_reg_lock(chip);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003365 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003366 mv88e6xxx_reg_unlock(chip);
Vivien Didelot855b1932016-07-20 18:18:35 -04003367
3368 return err;
3369}
3370
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003371static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003372 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003373 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3374 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003375 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003376 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003377 .phy_read = mv88e6185_phy_ppu_read,
3378 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003379 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003380 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003381 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003382 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003383 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003384 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3385 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003386 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01003387 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003388 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003389 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003390 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003391 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003392 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003393 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003394 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003395 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3396 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003397 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003398 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3399 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003400 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003401 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003402 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003403 .ppu_enable = mv88e6185_g1_ppu_enable,
3404 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003405 .reset = mv88e6185_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003406 .rmu_disable = mv88e6085_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003407 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003408 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003409 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003410 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003411};
3412
3413static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003414 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003415 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3416 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003417 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003418 .phy_read = mv88e6185_phy_ppu_read,
3419 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003420 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003421 .port_sync_link = mv88e6185_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003422 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003423 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003424 .port_set_ucast_flood = mv88e6185_port_set_forward_unknown,
3425 .port_set_mcast_flood = mv88e6185_port_set_default_forward,
Andrew Lunna23b2962017-02-04 20:15:28 +01003426 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003427 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003428 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003429 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003430 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003431 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3432 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003433 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003434 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Chris Packhamf5be1072020-11-24 17:34:38 +13003435 .serdes_power = mv88e6185_serdes_power,
3436 .serdes_get_lane = mv88e6185_serdes_get_lane,
3437 .serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003438 .ppu_enable = mv88e6185_g1_ppu_enable,
3439 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003440 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003441 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003442 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003443 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003444 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003445};
3446
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003447static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01003448 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003449 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3450 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003451 .irl_init_all = mv88e6352_g2_irl_init_all,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003452 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3453 .phy_read = mv88e6xxx_g2_smi_phy_read,
3454 .phy_write = mv88e6xxx_g2_smi_phy_write,
3455 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003456 .port_sync_link = mv88e6185_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003457 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003458 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003459 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003460 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3461 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003462 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01003463 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003464 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003465 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003466 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003467 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003468 .port_setup_message_port = mv88e6xxx_setup_message_port,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003469 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003470 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003471 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3472 .stats_get_strings = mv88e6095_stats_get_strings,
3473 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003474 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3475 .set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01003476 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003477 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Chris Packhamf5be1072020-11-24 17:34:38 +13003478 .serdes_power = mv88e6185_serdes_power,
3479 .serdes_get_lane = mv88e6185_serdes_get_lane,
3480 .serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
Chris Packham5c19bc82020-11-24 17:34:39 +13003481 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
3482 .serdes_irq_enable = mv88e6097_serdes_irq_enable,
3483 .serdes_irq_status = mv88e6097_serdes_irq_status,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003484 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003485 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003486 .rmu_disable = mv88e6085_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003487 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003488 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003489 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003490 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003491};
3492
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003493static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003494 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003495 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3496 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003497 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003498 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02003499 .phy_read = mv88e6xxx_g2_smi_phy_read,
3500 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003501 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003502 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003503 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003504 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003505 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3506 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003507 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003508 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003509 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003510 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02003511 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003512 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003513 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3514 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003515 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003516 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3517 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003518 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003519 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003520 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003521 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003522 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3523 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003524 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003525 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003526 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003527 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003528};
3529
3530static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003531 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003532 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3533 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003534 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003535 .phy_read = mv88e6185_phy_ppu_read,
3536 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003537 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003538 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003539 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003540 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003541 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003542 .port_set_ucast_flood = mv88e6185_port_set_forward_unknown,
3543 .port_set_mcast_flood = mv88e6185_port_set_default_forward,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003544 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01003545 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Vivien Didelotcd782652017-06-08 18:34:13 -04003546 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003547 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003548 .port_pause_limit = mv88e6097_port_pause_limit,
Andrew Lunn54186b92018-08-09 15:38:37 +02003549 .port_set_pause = mv88e6185_port_set_pause,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003550 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003551 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003552 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003553 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003554 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3555 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003556 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003557 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3558 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003559 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003560 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003561 .ppu_enable = mv88e6185_g1_ppu_enable,
Vivien Didelot02317e62018-05-09 11:38:49 -04003562 .set_cascade_port = mv88e6185_g1_set_cascade_port,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003563 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003564 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003565 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003566 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003567 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003568};
3569
Vivien Didelot990e27b2017-03-28 13:50:32 -04003570static const struct mv88e6xxx_ops mv88e6141_ops = {
3571 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003572 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3573 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003574 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003575 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3576 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
3577 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3578 .phy_read = mv88e6xxx_g2_smi_phy_read,
3579 .phy_write = mv88e6xxx_g2_smi_phy_write,
3580 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003581 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003582 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003583 .port_set_speed_duplex = mv88e6341_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003584 .port_max_speed_mode = mv88e6341_port_max_speed_mode,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003585 .port_tag_remap = mv88e6095_port_tag_remap,
3586 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003587 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3588 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003589 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003590 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003591 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003592 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003593 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3594 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003595 .port_get_cmode = mv88e6352_port_get_cmode,
Marek Behún7a3007d2019-08-26 23:31:55 +02003596 .port_set_cmode = mv88e6341_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003597 .port_setup_message_port = mv88e6xxx_setup_message_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003598 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003599 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003600 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3601 .stats_get_strings = mv88e6320_stats_get_strings,
3602 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003603 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3604 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003605 .watchdog_ops = &mv88e6390_watchdog_ops,
3606 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003607 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003608 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003609 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003610 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02003611 .serdes_power = mv88e6390_serdes_power,
3612 .serdes_get_lane = mv88e6341_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003613 /* Check status register pause & lpa register */
3614 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
3615 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
3616 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
3617 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003618 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003619 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003620 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003621 .gpio_ops = &mv88e6352_gpio_ops,
Marek Behúne3af71a2019-02-25 12:39:55 +01003622 .phylink_validate = mv88e6341_phylink_validate,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003623};
3624
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003625static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003626 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003627 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3628 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003629 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003630 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02003631 .phy_read = mv88e6xxx_g2_smi_phy_read,
3632 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003633 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003634 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003635 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003636 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003637 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003638 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3639 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003640 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003641 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003642 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003643 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003644 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003645 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003646 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003647 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna6da21b2019-03-01 23:43:39 +01003648 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003649 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003650 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3651 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003652 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003653 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3654 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003655 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003656 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003657 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003658 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003659 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3660 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003661 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003662 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunna469a612018-07-18 22:38:21 +02003663 .avb_ops = &mv88e6165_avb_ops,
Andrew Lunndfa54342018-07-18 22:38:22 +02003664 .ptp_ops = &mv88e6165_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003665 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003666};
3667
3668static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003669 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003670 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3671 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003672 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003673 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01003674 .phy_read = mv88e6165_phy_read,
3675 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003676 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003677 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003678 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003679 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003680 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003681 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003682 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003683 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003684 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003685 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3686 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003687 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003688 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3689 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003690 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003691 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003692 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003693 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003694 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3695 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003696 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003697 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunna469a612018-07-18 22:38:21 +02003698 .avb_ops = &mv88e6165_avb_ops,
Andrew Lunndfa54342018-07-18 22:38:22 +02003699 .ptp_ops = &mv88e6165_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003700 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003701};
3702
3703static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003704 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003705 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3706 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003707 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003708 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003709 .phy_read = mv88e6xxx_g2_smi_phy_read,
3710 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003711 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003712 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003713 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003714 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003715 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003716 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003717 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3718 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003719 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003720 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003721 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003722 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003723 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003724 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003725 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003726 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003727 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003728 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003729 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3730 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003731 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003732 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3733 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003734 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003735 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003736 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003737 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003738 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3739 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003740 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003741 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003742 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003743};
3744
3745static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003746 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003747 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3748 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003749 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003750 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3751 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003752 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003753 .phy_read = mv88e6xxx_g2_smi_phy_read,
3754 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003755 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003756 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003757 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003758 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003759 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003760 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003761 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003762 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3763 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003764 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003765 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003766 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003767 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003768 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003769 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003770 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003771 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003772 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003773 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003774 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3775 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003776 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003777 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3778 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003779 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003780 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003781 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003782 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003783 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003784 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3785 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003786 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003787 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003788 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003789 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
3790 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
3791 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
3792 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02003793 .serdes_power = mv88e6352_serdes_power,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01003794 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
3795 .serdes_get_regs = mv88e6352_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003796 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003797 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003798};
3799
3800static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003801 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003802 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3803 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003804 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003805 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003806 .phy_read = mv88e6xxx_g2_smi_phy_read,
3807 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003808 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003809 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003810 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003811 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003812 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003813 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003814 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3815 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003816 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003817 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003818 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003819 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003820 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003821 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003822 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003823 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003824 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003825 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003826 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3827 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003828 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003829 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3830 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003831 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003832 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003833 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003834 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003835 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3836 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003837 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003838 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003839 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003840};
3841
3842static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003843 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003844 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3845 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003846 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003847 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3848 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003849 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003850 .phy_read = mv88e6xxx_g2_smi_phy_read,
3851 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003852 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003853 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003854 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003855 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003856 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003857 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003858 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003859 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3860 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003861 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003862 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003863 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003864 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003865 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003866 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003867 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003868 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003869 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003870 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003871 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3872 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003873 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003874 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3875 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003876 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003877 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003878 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003879 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003880 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003881 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3882 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003883 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003884 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003885 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003886 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
3887 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
3888 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
3889 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02003890 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003891 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003892 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003893 .serdes_irq_status = mv88e6352_serdes_irq_status,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01003894 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
3895 .serdes_get_regs = mv88e6352_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003896 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003897 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003898};
3899
3900static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003901 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003902 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3903 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003904 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003905 .phy_read = mv88e6185_phy_ppu_read,
3906 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003907 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003908 .port_sync_link = mv88e6185_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003909 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003910 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003911 .port_set_ucast_flood = mv88e6185_port_set_forward_unknown,
3912 .port_set_mcast_flood = mv88e6185_port_set_default_forward,
Andrew Lunnef70b112016-12-03 04:45:18 +01003913 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01003914 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn54186b92018-08-09 15:38:37 +02003915 .port_set_pause = mv88e6185_port_set_pause,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003916 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003917 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003918 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003919 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003920 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3921 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003922 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003923 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3924 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003925 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003926 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Chris Packhamf5be1072020-11-24 17:34:38 +13003927 .serdes_power = mv88e6185_serdes_power,
3928 .serdes_get_lane = mv88e6185_serdes_get_lane,
3929 .serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
Vivien Didelot02317e62018-05-09 11:38:49 -04003930 .set_cascade_port = mv88e6185_g1_set_cascade_port,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003931 .ppu_enable = mv88e6185_g1_ppu_enable,
3932 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003933 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003934 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003935 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003936 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003937 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003938};
3939
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003940static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003941 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003942 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003943 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003944 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3945 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003946 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3947 .phy_read = mv88e6xxx_g2_smi_phy_read,
3948 .phy_write = mv88e6xxx_g2_smi_phy_write,
3949 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003950 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003951 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003952 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003953 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003954 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003955 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003956 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003957 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3958 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003959 .port_set_ether_type = mv88e6351_port_set_ether_type,
Chris Packhame8b34c62020-07-24 11:21:21 +12003960 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot08984322017-06-08 18:34:12 -04003961 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003962 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003963 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003964 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003965 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003966 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003967 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003968 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003969 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3970 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003971 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003972 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3973 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003974 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003975 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003976 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003977 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003978 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003979 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3980 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04003981 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3982 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003983 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003984 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003985 /* Check status register pause & lpa register */
3986 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
3987 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
3988 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
3989 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003990 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003991 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003992 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01003993 .serdes_get_strings = mv88e6390_serdes_get_strings,
3994 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01003995 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
3996 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003997 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003998 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003999};
4000
4001static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004002 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004003 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004004 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004005 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4006 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004007 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4008 .phy_read = mv88e6xxx_g2_smi_phy_read,
4009 .phy_write = mv88e6xxx_g2_smi_phy_write,
4010 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004011 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004012 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004013 .port_set_speed_duplex = mv88e6390x_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004014 .port_max_speed_mode = mv88e6390x_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004015 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004016 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004017 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004018 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4019 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004020 .port_set_ether_type = mv88e6351_port_set_ether_type,
Chris Packhame8b34c62020-07-24 11:21:21 +12004021 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot08984322017-06-08 18:34:12 -04004022 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004023 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004024 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004025 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01004026 .port_set_cmode = mv88e6390x_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004027 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004028 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004029 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004030 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4031 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004032 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004033 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4034 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004035 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004036 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004037 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004038 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004039 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004040 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4041 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004042 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4043 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02004044 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004045 .serdes_get_lane = mv88e6390x_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004046 /* Check status register pause & lpa register */
4047 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4048 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4049 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4050 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004051 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004052 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004053 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01004054 .serdes_get_strings = mv88e6390_serdes_get_strings,
4055 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004056 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4057 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004058 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02004059 .phylink_validate = mv88e6390x_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004060};
4061
4062static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004063 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004064 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004065 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004066 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4067 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004068 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4069 .phy_read = mv88e6xxx_g2_smi_phy_read,
4070 .phy_write = mv88e6xxx_g2_smi_phy_write,
4071 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004072 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004073 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004074 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004075 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004076 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004077 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004078 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4079 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004080 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04004081 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004082 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004083 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004084 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01004085 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004086 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004087 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004088 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004089 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4090 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004091 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004092 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4093 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004094 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004095 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004096 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004097 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004098 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004099 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4100 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004101 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4102 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02004103 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004104 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004105 /* Check status register pause & lpa register */
4106 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4107 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4108 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4109 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004110 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004111 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004112 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01004113 .serdes_get_strings = mv88e6390_serdes_get_strings,
4114 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004115 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4116 .serdes_get_regs = mv88e6390_serdes_get_regs,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004117 .avb_ops = &mv88e6390_avb_ops,
4118 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004119 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004120};
4121
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004122static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004123 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004124 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4125 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004126 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004127 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4128 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004129 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004130 .phy_read = mv88e6xxx_g2_smi_phy_read,
4131 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004132 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004133 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01004134 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004135 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004136 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004137 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004138 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004139 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4140 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004141 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004142 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004143 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004144 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004145 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004146 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004147 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004148 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004149 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004150 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004151 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4152 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004153 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004154 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4155 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004156 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004157 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004158 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004159 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004160 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004161 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4162 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004163 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004164 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04004165 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004166 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
4167 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
4168 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
4169 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02004170 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004171 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004172 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004173 .serdes_irq_status = mv88e6352_serdes_irq_status,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01004174 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
4175 .serdes_get_regs = mv88e6352_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004176 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004177 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004178 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004179 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004180};
4181
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004182static const struct mv88e6xxx_ops mv88e6250_ops = {
4183 /* MV88E6XXX_FAMILY_6250 */
4184 .ieee_pri_map = mv88e6250_g1_ieee_pri_map,
4185 .ip_pri_map = mv88e6085_g1_ip_pri_map,
4186 .irl_init_all = mv88e6352_g2_irl_init_all,
4187 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4188 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
4189 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4190 .phy_read = mv88e6xxx_g2_smi_phy_read,
4191 .phy_write = mv88e6xxx_g2_smi_phy_write,
4192 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004193 .port_sync_link = mv88e6xxx_port_sync_link,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004194 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004195 .port_set_speed_duplex = mv88e6250_port_set_speed_duplex,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004196 .port_tag_remap = mv88e6095_port_tag_remap,
4197 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004198 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4199 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004200 .port_set_ether_type = mv88e6351_port_set_ether_type,
4201 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4202 .port_pause_limit = mv88e6097_port_pause_limit,
4203 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004204 .stats_snapshot = mv88e6320_g1_stats_snapshot,
4205 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4206 .stats_get_sset_count = mv88e6250_stats_get_sset_count,
4207 .stats_get_strings = mv88e6250_stats_get_strings,
4208 .stats_get_stats = mv88e6250_stats_get_stats,
4209 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4210 .set_egress_port = mv88e6095_g1_set_egress_port,
4211 .watchdog_ops = &mv88e6250_watchdog_ops,
4212 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
4213 .pot_clear = mv88e6xxx_g2_pot_clear,
4214 .reset = mv88e6250_g1_reset,
Rasmus Villemoes67c9ed12021-01-25 16:04:48 +01004215 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Rasmus Villemoesb28f3f32021-01-25 16:04:49 +01004216 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Hubert Feurstein71509612019-07-31 10:23:51 +02004217 .avb_ops = &mv88e6352_avb_ops,
4218 .ptp_ops = &mv88e6250_ptp_ops,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004219 .phylink_validate = mv88e6065_phylink_validate,
4220};
4221
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004222static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004223 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004224 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004225 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004226 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4227 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004228 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4229 .phy_read = mv88e6xxx_g2_smi_phy_read,
4230 .phy_write = mv88e6xxx_g2_smi_phy_write,
4231 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004232 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004233 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004234 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004235 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004236 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004237 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004238 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004239 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4240 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004241 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04004242 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004243 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004244 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004245 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01004246 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004247 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004248 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004249 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004250 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4251 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004252 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004253 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4254 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004255 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004256 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004257 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004258 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004259 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004260 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4261 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004262 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4263 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02004264 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004265 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004266 /* Check status register pause & lpa register */
4267 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4268 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4269 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4270 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004271 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004272 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004273 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01004274 .serdes_get_strings = mv88e6390_serdes_get_strings,
4275 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004276 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4277 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004278 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004279 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004280 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004281 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004282};
4283
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004284static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004285 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004286 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4287 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004288 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004289 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4290 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004291 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004292 .phy_read = mv88e6xxx_g2_smi_phy_read,
4293 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004294 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004295 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00004296 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004297 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004298 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004299 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4300 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004301 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004302 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004303 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004304 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004305 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004306 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004307 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004308 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004309 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004310 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004311 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4312 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004313 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004314 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4315 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn9c7f37e2018-12-19 18:28:54 +01004316 .watchdog_ops = &mv88e6390_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004317 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004318 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004319 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004320 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004321 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004322 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004323 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004324 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004325 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004326};
4327
4328static const struct mv88e6xxx_ops mv88e6321_ops = {
Vivien Didelotbd807202017-07-17 13:03:37 -04004329 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004330 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4331 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004332 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004333 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4334 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004335 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004336 .phy_read = mv88e6xxx_g2_smi_phy_read,
4337 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004338 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004339 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00004340 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004341 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004342 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004343 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4344 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004345 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004346 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004347 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004348 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004349 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004350 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004351 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004352 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004353 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004354 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004355 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4356 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004357 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004358 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4359 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn9c7f37e2018-12-19 18:28:54 +01004360 .watchdog_ops = &mv88e6390_watchdog_ops,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004361 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004362 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004363 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004364 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004365 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004366 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004367 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004368};
4369
Vivien Didelot16e329a2017-03-28 13:50:33 -04004370static const struct mv88e6xxx_ops mv88e6341_ops = {
4371 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004372 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4373 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004374 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004375 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4376 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
4377 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4378 .phy_read = mv88e6xxx_g2_smi_phy_read,
4379 .phy_write = mv88e6xxx_g2_smi_phy_write,
4380 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004381 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004382 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004383 .port_set_speed_duplex = mv88e6341_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004384 .port_max_speed_mode = mv88e6341_port_max_speed_mode,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004385 .port_tag_remap = mv88e6095_port_tag_remap,
4386 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004387 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4388 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004389 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004390 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004391 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004392 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004393 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4394 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004395 .port_get_cmode = mv88e6352_port_get_cmode,
Marek Behún7a3007d2019-08-26 23:31:55 +02004396 .port_set_cmode = mv88e6341_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004397 .port_setup_message_port = mv88e6xxx_setup_message_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004398 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004399 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004400 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4401 .stats_get_strings = mv88e6320_stats_get_strings,
4402 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004403 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4404 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004405 .watchdog_ops = &mv88e6390_watchdog_ops,
4406 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004407 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004408 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004409 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004410 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02004411 .serdes_power = mv88e6390_serdes_power,
4412 .serdes_get_lane = mv88e6341_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004413 /* Check status register pause & lpa register */
4414 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4415 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4416 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4417 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004418 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004419 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004420 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004421 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004422 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004423 .ptp_ops = &mv88e6352_ptp_ops,
Marek Behúne3af71a2019-02-25 12:39:55 +01004424 .phylink_validate = mv88e6341_phylink_validate,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004425};
4426
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004427static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004428 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004429 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4430 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004431 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004432 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004433 .phy_read = mv88e6xxx_g2_smi_phy_read,
4434 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004435 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004436 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01004437 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004438 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004439 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004440 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004441 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4442 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004443 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004444 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004445 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004446 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004447 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004448 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004449 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004450 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004451 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004452 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004453 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4454 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004455 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004456 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4457 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004458 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004459 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004460 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004461 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004462 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4463 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004464 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004465 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02004466 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004467};
4468
4469static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004470 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004471 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4472 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004473 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004474 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004475 .phy_read = mv88e6xxx_g2_smi_phy_read,
4476 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004477 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004478 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01004479 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004480 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004481 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004482 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004483 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4484 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004485 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004486 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004487 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004488 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004489 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004490 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004491 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004492 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004493 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004494 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004495 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4496 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004497 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004498 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4499 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004500 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004501 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004502 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004503 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004504 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4505 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004506 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004507 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004508 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004509 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004510 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004511};
4512
4513static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004514 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004515 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4516 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004517 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004518 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4519 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004520 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004521 .phy_read = mv88e6xxx_g2_smi_phy_read,
4522 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004523 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004524 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01004525 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004526 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004527 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004528 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004529 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004530 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4531 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004532 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004533 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004534 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004535 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004536 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004537 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004538 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004539 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004540 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004541 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004542 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4543 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004544 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004545 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4546 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004547 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004548 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004549 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004550 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004551 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004552 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4553 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004554 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004555 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04004556 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004557 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
4558 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
4559 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
4560 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02004561 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004562 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004563 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004564 .serdes_irq_status = mv88e6352_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004565 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004566 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004567 .ptp_ops = &mv88e6352_ptp_ops,
Andrew Lunncda9f4a2018-03-01 02:02:31 +01004568 .serdes_get_sset_count = mv88e6352_serdes_get_sset_count,
4569 .serdes_get_strings = mv88e6352_serdes_get_strings,
4570 .serdes_get_stats = mv88e6352_serdes_get_stats,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01004571 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
4572 .serdes_get_regs = mv88e6352_serdes_get_regs,
Russell King6c422e32018-08-09 15:38:39 +02004573 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004574};
4575
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004576static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004577 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004578 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004579 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004580 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4581 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004582 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4583 .phy_read = mv88e6xxx_g2_smi_phy_read,
4584 .phy_write = mv88e6xxx_g2_smi_phy_write,
4585 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004586 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004587 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004588 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004589 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004590 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004591 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004592 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004593 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4594 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004595 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004596 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004597 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004598 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004599 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004600 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004601 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01004602 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004603 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004604 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004605 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004606 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4607 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004608 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004609 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4610 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004611 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004612 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004613 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004614 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004615 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004616 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4617 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004618 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4619 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02004620 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004621 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004622 /* Check status register pause & lpa register */
4623 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4624 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4625 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4626 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004627 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004628 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004629 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004630 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004631 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004632 .ptp_ops = &mv88e6352_ptp_ops,
Nikita Yushchenko0df95282019-12-25 08:22:38 +03004633 .serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
4634 .serdes_get_strings = mv88e6390_serdes_get_strings,
4635 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004636 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4637 .serdes_get_regs = mv88e6390_serdes_get_regs,
Russell King6c422e32018-08-09 15:38:39 +02004638 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004639};
4640
4641static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004642 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004643 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004644 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004645 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4646 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004647 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4648 .phy_read = mv88e6xxx_g2_smi_phy_read,
4649 .phy_write = mv88e6xxx_g2_smi_phy_write,
4650 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004651 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004652 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004653 .port_set_speed_duplex = mv88e6390x_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004654 .port_max_speed_mode = mv88e6390x_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004655 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004656 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004657 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004658 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4659 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004660 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004661 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004662 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004663 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004664 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004665 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004666 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnb3dce4d2018-11-11 00:32:14 +01004667 .port_set_cmode = mv88e6390x_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004668 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004669 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004670 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004671 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4672 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004673 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004674 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4675 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004676 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004677 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004678 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004679 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004680 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004681 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4682 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004683 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4684 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02004685 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004686 .serdes_get_lane = mv88e6390x_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004687 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4688 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4689 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4690 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004691 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004692 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004693 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01004694 .serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
4695 .serdes_get_strings = mv88e6390_serdes_get_strings,
4696 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004697 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4698 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004699 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004700 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004701 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004702 .phylink_validate = mv88e6390x_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004703};
4704
Pavana Sharmade776d02021-03-17 14:46:42 +01004705static const struct mv88e6xxx_ops mv88e6393x_ops = {
4706 /* MV88E6XXX_FAMILY_6393 */
4707 .setup_errata = mv88e6393x_serdes_setup_errata,
4708 .irl_init_all = mv88e6390_g2_irl_init_all,
4709 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4710 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
4711 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4712 .phy_read = mv88e6xxx_g2_smi_phy_read,
4713 .phy_write = mv88e6xxx_g2_smi_phy_write,
4714 .port_set_link = mv88e6xxx_port_set_link,
4715 .port_sync_link = mv88e6xxx_port_sync_link,
4716 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
4717 .port_set_speed_duplex = mv88e6393x_port_set_speed_duplex,
4718 .port_max_speed_mode = mv88e6393x_port_max_speed_mode,
4719 .port_tag_remap = mv88e6390_port_tag_remap,
Marek Behún6584b262021-03-17 14:46:43 +01004720 .port_set_policy = mv88e6393x_port_set_policy,
Pavana Sharmade776d02021-03-17 14:46:42 +01004721 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
4722 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4723 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
4724 .port_set_ether_type = mv88e6393x_port_set_ether_type,
4725 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4726 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4727 .port_pause_limit = mv88e6390_port_pause_limit,
4728 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4729 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4730 .port_get_cmode = mv88e6352_port_get_cmode,
4731 .port_set_cmode = mv88e6393x_port_set_cmode,
4732 .port_setup_message_port = mv88e6xxx_setup_message_port,
4733 .port_set_upstream_port = mv88e6393x_port_set_upstream_port,
4734 .stats_snapshot = mv88e6390_g1_stats_snapshot,
4735 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
4736 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4737 .stats_get_strings = mv88e6320_stats_get_strings,
4738 .stats_get_stats = mv88e6390_stats_get_stats,
4739 /* .set_cpu_port is missing because this family does not support a global
4740 * CPU port, only per port CPU port which is set via
4741 * .port_set_upstream_port method.
4742 */
4743 .set_egress_port = mv88e6393x_set_egress_port,
4744 .watchdog_ops = &mv88e6390_watchdog_ops,
4745 .mgmt_rsvd2cpu = mv88e6393x_port_mgmt_rsvd2cpu,
4746 .pot_clear = mv88e6xxx_g2_pot_clear,
4747 .reset = mv88e6352_g1_reset,
4748 .rmu_disable = mv88e6390_g1_rmu_disable,
4749 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4750 .atu_set_hash = mv88e6165_g1_atu_set_hash,
4751 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4752 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
4753 .serdes_power = mv88e6393x_serdes_power,
4754 .serdes_get_lane = mv88e6393x_serdes_get_lane,
4755 .serdes_pcs_get_state = mv88e6393x_serdes_pcs_get_state,
4756 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4757 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4758 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
4759 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
4760 .serdes_irq_enable = mv88e6393x_serdes_irq_enable,
4761 .serdes_irq_status = mv88e6393x_serdes_irq_status,
4762 /* TODO: serdes stats */
4763 .gpio_ops = &mv88e6352_gpio_ops,
4764 .avb_ops = &mv88e6390_avb_ops,
4765 .ptp_ops = &mv88e6352_ptp_ops,
4766 .phylink_validate = mv88e6393x_phylink_validate,
4767};
4768
Vivien Didelotf81ec902016-05-09 13:22:58 -04004769static const struct mv88e6xxx_info mv88e6xxx_table[] = {
4770 [MV88E6085] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004771 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004772 .family = MV88E6XXX_FAMILY_6097,
4773 .name = "Marvell 88E6085",
4774 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004775 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004776 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01004777 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004778 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004779 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004780 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004781 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004782 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004783 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004784 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004785 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004786 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004787 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004788 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004789 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004790 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004791 },
4792
4793 [MV88E6095] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004794 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004795 .family = MV88E6XXX_FAMILY_6095,
4796 .name = "Marvell 88E6095/88E6095F",
4797 .num_databases = 256,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004798 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004799 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01004800 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004801 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004802 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004803 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004804 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004805 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004806 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004807 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05004808 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004809 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004810 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004811 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004812 },
4813
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004814 [MV88E6097] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004815 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004816 .family = MV88E6XXX_FAMILY_6097,
4817 .name = "Marvell 88E6097/88E6097F",
4818 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004819 .num_macs = 8192,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004820 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01004821 .num_internal_phys = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004822 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004823 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004824 .phy_base_addr = 0x0,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004825 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004826 .global2_addr = 0x1c,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004827 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01004828 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004829 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004830 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004831 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004832 .multi_chip = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01004833 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004834 .ops = &mv88e6097_ops,
4835 },
4836
Vivien Didelotf81ec902016-05-09 13:22:58 -04004837 [MV88E6123] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004838 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004839 .family = MV88E6XXX_FAMILY_6165,
4840 .name = "Marvell 88E6123",
4841 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004842 .num_macs = 1024,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004843 .num_ports = 3,
Andrew Lunnbc393152018-03-17 20:32:04 +01004844 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004845 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004846 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004847 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004848 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004849 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004850 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004851 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004852 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004853 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004854 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004855 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02004856 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004857 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004858 },
4859
4860 [MV88E6131] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004861 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004862 .family = MV88E6XXX_FAMILY_6185,
4863 .name = "Marvell 88E6131",
4864 .num_databases = 256,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004865 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004866 .num_ports = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01004867 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004868 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004869 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004870 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004871 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004872 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004873 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004874 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004875 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004876 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004877 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004878 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004879 },
4880
Vivien Didelot990e27b2017-03-28 13:50:32 -04004881 [MV88E6141] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004882 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004883 .family = MV88E6XXX_FAMILY_6341,
Uwe Kleine-König79a68b22018-03-20 10:44:40 +01004884 .name = "Marvell 88E6141",
Vivien Didelot990e27b2017-03-28 13:50:32 -04004885 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004886 .num_macs = 2048,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004887 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004888 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004889 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004890 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004891 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004892 .phy_base_addr = 0x10,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004893 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004894 .global2_addr = 0x1c,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004895 .age_time_coeff = 3750,
4896 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01004897 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004898 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04004899 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004900 .multi_chip = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004901 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004902 .ops = &mv88e6141_ops,
4903 },
4904
Vivien Didelotf81ec902016-05-09 13:22:58 -04004905 [MV88E6161] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004906 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004907 .family = MV88E6XXX_FAMILY_6165,
4908 .name = "Marvell 88E6161",
4909 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004910 .num_macs = 1024,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004911 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004912 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004913 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004914 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004915 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004916 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004917 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004918 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004919 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004920 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004921 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004922 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004923 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02004924 .tag_protocol = DSA_TAG_PROTO_EDSA,
Andrew Lunndfa54342018-07-18 22:38:22 +02004925 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004926 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004927 },
4928
4929 [MV88E6165] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004930 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004931 .family = MV88E6XXX_FAMILY_6165,
4932 .name = "Marvell 88E6165",
4933 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004934 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004935 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004936 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004937 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004938 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004939 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004940 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004941 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004942 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004943 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004944 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004945 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004946 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004947 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004948 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunndfa54342018-07-18 22:38:22 +02004949 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004950 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004951 },
4952
4953 [MV88E6171] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004954 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004955 .family = MV88E6XXX_FAMILY_6351,
4956 .name = "Marvell 88E6171",
4957 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004958 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004959 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004960 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004961 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004962 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004963 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004964 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004965 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004966 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004967 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004968 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004969 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004970 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004971 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004972 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004973 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004974 },
4975
4976 [MV88E6172] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004977 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004978 .family = MV88E6XXX_FAMILY_6352,
4979 .name = "Marvell 88E6172",
4980 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004981 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004982 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004983 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004984 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004985 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004986 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004987 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004988 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004989 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004990 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004991 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004992 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004993 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004994 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004995 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004996 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004997 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004998 },
4999
5000 [MV88E6175] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005001 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005002 .family = MV88E6XXX_FAMILY_6351,
5003 .name = "Marvell 88E6175",
5004 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005005 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005006 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005007 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005008 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005009 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005010 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005011 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005012 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005013 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005014 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005015 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005016 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005017 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005018 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005019 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005020 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005021 },
5022
5023 [MV88E6176] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005024 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005025 .family = MV88E6XXX_FAMILY_6352,
5026 .name = "Marvell 88E6176",
5027 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005028 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005029 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005030 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005031 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005032 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005033 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005034 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005035 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005036 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005037 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005038 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005039 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005040 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005041 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005042 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005043 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005044 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005045 },
5046
5047 [MV88E6185] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005048 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005049 .family = MV88E6XXX_FAMILY_6185,
5050 .name = "Marvell 88E6185",
5051 .num_databases = 256,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005052 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005053 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01005054 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005055 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005056 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005057 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005058 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005059 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005060 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005061 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05005062 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005063 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005064 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005065 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005066 },
5067
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005068 [MV88E6190] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005069 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005070 .family = MV88E6XXX_FAMILY_6390,
5071 .name = "Marvell 88E6190",
5072 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005073 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005074 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005075 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005076 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005077 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005078 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005079 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005080 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005081 .global2_addr = 0x1c,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005082 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005083 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005084 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005085 .g2_irqs = 14,
Vivien Didelotf3645652017-03-30 17:37:07 -04005086 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005087 .multi_chip = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05005088 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005089 .ops = &mv88e6190_ops,
5090 },
5091
5092 [MV88E6190X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005093 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005094 .family = MV88E6XXX_FAMILY_6390,
5095 .name = "Marvell 88E6190X",
5096 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005097 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005098 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005099 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005100 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005101 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005102 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005103 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005104 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005105 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005106 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005107 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005108 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005109 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005110 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005111 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005112 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005113 .ops = &mv88e6190x_ops,
5114 },
5115
5116 [MV88E6191] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005117 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005118 .family = MV88E6XXX_FAMILY_6390,
5119 .name = "Marvell 88E6191",
5120 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005121 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005122 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005123 .num_internal_phys = 9,
Vivien Didelot931d1822017-05-01 14:05:27 -04005124 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005125 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005126 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005127 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005128 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005129 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005130 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005131 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005132 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005133 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005134 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005135 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005136 .ptp_support = true,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04005137 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005138 },
5139
Pavana Sharmade776d02021-03-17 14:46:42 +01005140 [MV88E6191X] = {
5141 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191X,
5142 .family = MV88E6XXX_FAMILY_6393,
5143 .name = "Marvell 88E6191X",
5144 .num_databases = 4096,
5145 .num_ports = 11, /* 10 + Z80 */
5146 .num_internal_phys = 9,
5147 .max_vid = 8191,
5148 .port_base_addr = 0x0,
5149 .phy_base_addr = 0x0,
5150 .global1_addr = 0x1b,
5151 .global2_addr = 0x1c,
5152 .age_time_coeff = 3750,
5153 .g1_irqs = 10,
5154 .g2_irqs = 14,
5155 .atu_move_port_mask = 0x1f,
5156 .pvt = true,
5157 .multi_chip = true,
5158 .tag_protocol = DSA_TAG_PROTO_DSA,
5159 .ptp_support = true,
5160 .ops = &mv88e6393x_ops,
5161 },
5162
5163 [MV88E6193X] = {
5164 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6193X,
5165 .family = MV88E6XXX_FAMILY_6393,
5166 .name = "Marvell 88E6193X",
5167 .num_databases = 4096,
5168 .num_ports = 11, /* 10 + Z80 */
5169 .num_internal_phys = 9,
5170 .max_vid = 8191,
5171 .port_base_addr = 0x0,
5172 .phy_base_addr = 0x0,
5173 .global1_addr = 0x1b,
5174 .global2_addr = 0x1c,
5175 .age_time_coeff = 3750,
5176 .g1_irqs = 10,
5177 .g2_irqs = 14,
5178 .atu_move_port_mask = 0x1f,
5179 .pvt = true,
5180 .multi_chip = true,
5181 .tag_protocol = DSA_TAG_PROTO_DSA,
5182 .ptp_support = true,
5183 .ops = &mv88e6393x_ops,
5184 },
5185
Hubert Feurstein49022642019-07-31 10:23:46 +02005186 [MV88E6220] = {
5187 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6220,
5188 .family = MV88E6XXX_FAMILY_6250,
5189 .name = "Marvell 88E6220",
5190 .num_databases = 64,
5191
5192 /* Ports 2-4 are not routed to pins
5193 * => usable ports 0, 1, 5, 6
5194 */
5195 .num_ports = 7,
5196 .num_internal_phys = 2,
Hubert Feursteinc8574862019-07-31 10:23:48 +02005197 .invalid_port_mask = BIT(2) | BIT(3) | BIT(4),
Hubert Feurstein49022642019-07-31 10:23:46 +02005198 .max_vid = 4095,
5199 .port_base_addr = 0x08,
5200 .phy_base_addr = 0x00,
5201 .global1_addr = 0x0f,
5202 .global2_addr = 0x07,
5203 .age_time_coeff = 15000,
5204 .g1_irqs = 9,
5205 .g2_irqs = 10,
5206 .atu_move_port_mask = 0xf,
5207 .dual_chip = true,
5208 .tag_protocol = DSA_TAG_PROTO_DSA,
Hubert Feurstein71509612019-07-31 10:23:51 +02005209 .ptp_support = true,
Hubert Feurstein49022642019-07-31 10:23:46 +02005210 .ops = &mv88e6250_ops,
5211 },
5212
Vivien Didelotf81ec902016-05-09 13:22:58 -04005213 [MV88E6240] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005214 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005215 .family = MV88E6XXX_FAMILY_6352,
5216 .name = "Marvell 88E6240",
5217 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005218 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005219 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005220 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005221 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005222 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005223 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005224 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005225 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005226 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005227 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005228 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005229 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005230 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005231 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005232 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005233 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005234 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005235 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005236 },
5237
Rasmus Villemoes1f718362019-06-04 07:34:32 +00005238 [MV88E6250] = {
5239 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6250,
5240 .family = MV88E6XXX_FAMILY_6250,
5241 .name = "Marvell 88E6250",
5242 .num_databases = 64,
5243 .num_ports = 7,
5244 .num_internal_phys = 5,
5245 .max_vid = 4095,
5246 .port_base_addr = 0x08,
5247 .phy_base_addr = 0x00,
5248 .global1_addr = 0x0f,
5249 .global2_addr = 0x07,
5250 .age_time_coeff = 15000,
5251 .g1_irqs = 9,
5252 .g2_irqs = 10,
5253 .atu_move_port_mask = 0xf,
5254 .dual_chip = true,
5255 .tag_protocol = DSA_TAG_PROTO_DSA,
Hubert Feurstein71509612019-07-31 10:23:51 +02005256 .ptp_support = true,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00005257 .ops = &mv88e6250_ops,
5258 },
5259
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005260 [MV88E6290] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005261 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005262 .family = MV88E6XXX_FAMILY_6390,
5263 .name = "Marvell 88E6290",
5264 .num_databases = 4096,
5265 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005266 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005267 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005268 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005269 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005270 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005271 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005272 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005273 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005274 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005275 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005276 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005277 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005278 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005279 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005280 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005281 .ops = &mv88e6290_ops,
5282 },
5283
Vivien Didelotf81ec902016-05-09 13:22:58 -04005284 [MV88E6320] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005285 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005286 .family = MV88E6XXX_FAMILY_6320,
5287 .name = "Marvell 88E6320",
5288 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005289 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005290 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005291 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005292 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005293 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005294 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005295 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005296 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005297 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005298 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005299 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01005300 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005301 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005302 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005303 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005304 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005305 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005306 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005307 },
5308
5309 [MV88E6321] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005310 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005311 .family = MV88E6XXX_FAMILY_6320,
5312 .name = "Marvell 88E6321",
5313 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005314 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005315 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005316 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005317 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005318 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005319 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005320 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005321 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005322 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005323 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005324 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01005325 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005326 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005327 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005328 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005329 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005330 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005331 },
5332
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005333 [MV88E6341] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005334 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005335 .family = MV88E6XXX_FAMILY_6341,
5336 .name = "Marvell 88E6341",
5337 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005338 .num_macs = 2048,
Andrew Lunnbc393152018-03-17 20:32:04 +01005339 .num_internal_phys = 5,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005340 .num_ports = 6,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005341 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005342 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005343 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005344 .phy_base_addr = 0x10,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005345 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005346 .global2_addr = 0x1c,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005347 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05005348 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01005349 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005350 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04005351 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005352 .multi_chip = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005353 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005354 .ptp_support = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005355 .ops = &mv88e6341_ops,
5356 },
5357
Vivien Didelotf81ec902016-05-09 13:22:58 -04005358 [MV88E6350] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005359 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005360 .family = MV88E6XXX_FAMILY_6351,
5361 .name = "Marvell 88E6350",
5362 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005363 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005364 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005365 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005366 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005367 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005368 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005369 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005370 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005371 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005372 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005373 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005374 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005375 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005376 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005377 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005378 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005379 },
5380
5381 [MV88E6351] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005382 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005383 .family = MV88E6XXX_FAMILY_6351,
5384 .name = "Marvell 88E6351",
5385 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005386 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005387 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005388 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005389 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005390 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005391 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005392 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005393 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005394 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005395 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005396 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005397 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005398 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005399 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005400 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005401 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005402 },
5403
5404 [MV88E6352] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005405 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005406 .family = MV88E6XXX_FAMILY_6352,
5407 .name = "Marvell 88E6352",
5408 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005409 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005410 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005411 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005412 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005413 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005414 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005415 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005416 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005417 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005418 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005419 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005420 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005421 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005422 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005423 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005424 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005425 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005426 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005427 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005428 [MV88E6390] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005429 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005430 .family = MV88E6XXX_FAMILY_6390,
5431 .name = "Marvell 88E6390",
5432 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005433 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005434 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005435 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005436 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005437 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005438 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005439 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005440 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005441 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005442 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005443 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005444 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005445 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005446 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005447 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005448 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005449 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005450 .ops = &mv88e6390_ops,
5451 },
5452 [MV88E6390X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005453 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005454 .family = MV88E6XXX_FAMILY_6390,
5455 .name = "Marvell 88E6390X",
5456 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005457 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005458 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005459 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005460 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005461 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005462 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005463 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005464 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005465 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005466 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005467 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005468 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005469 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005470 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005471 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005472 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005473 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005474 .ops = &mv88e6390x_ops,
5475 },
Pavana Sharmade776d02021-03-17 14:46:42 +01005476
5477 [MV88E6393X] = {
5478 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6393X,
5479 .family = MV88E6XXX_FAMILY_6393,
5480 .name = "Marvell 88E6393X",
5481 .num_databases = 4096,
5482 .num_ports = 11, /* 10 + Z80 */
5483 .num_internal_phys = 9,
5484 .max_vid = 8191,
5485 .port_base_addr = 0x0,
5486 .phy_base_addr = 0x0,
5487 .global1_addr = 0x1b,
5488 .global2_addr = 0x1c,
5489 .age_time_coeff = 3750,
5490 .g1_irqs = 10,
5491 .g2_irqs = 14,
5492 .atu_move_port_mask = 0x1f,
5493 .pvt = true,
5494 .multi_chip = true,
5495 .tag_protocol = DSA_TAG_PROTO_DSA,
5496 .ptp_support = true,
5497 .ops = &mv88e6393x_ops,
5498 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04005499};
5500
Vivien Didelot5f7c0362016-06-20 13:14:04 -04005501static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04005502{
Vivien Didelota439c062016-04-17 13:23:58 -04005503 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04005504
Vivien Didelot5f7c0362016-06-20 13:14:04 -04005505 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
5506 if (mv88e6xxx_table[i].prod_num == prod_num)
5507 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04005508
Vivien Didelotb9b37712015-10-30 19:39:48 -04005509 return NULL;
5510}
5511
Vivien Didelotfad09c72016-06-21 12:28:20 -04005512static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005513{
5514 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04005515 unsigned int prod_num, rev;
5516 u16 id;
5517 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005518
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005519 mv88e6xxx_reg_lock(chip);
Vivien Didelot107fcc12017-06-12 12:37:36 -04005520 err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005521 mv88e6xxx_reg_unlock(chip);
Vivien Didelot8f6345b2016-07-20 18:18:36 -04005522 if (err)
5523 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005524
Vivien Didelot107fcc12017-06-12 12:37:36 -04005525 prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
5526 rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005527
5528 info = mv88e6xxx_lookup_info(prod_num);
5529 if (!info)
5530 return -ENODEV;
5531
Vivien Didelotcaac8542016-06-20 13:14:09 -04005532 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04005533 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005534
Vivien Didelotfad09c72016-06-21 12:28:20 -04005535 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
5536 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005537
5538 return 0;
5539}
5540
Vivien Didelotfad09c72016-06-21 12:28:20 -04005541static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04005542{
Vivien Didelotfad09c72016-06-21 12:28:20 -04005543 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04005544
Vivien Didelotfad09c72016-06-21 12:28:20 -04005545 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
5546 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04005547 return NULL;
5548
Vivien Didelotfad09c72016-06-21 12:28:20 -04005549 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04005550
Vivien Didelotfad09c72016-06-21 12:28:20 -04005551 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01005552 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelotda7dc872019-09-07 16:00:49 -04005553 idr_init(&chip->policies);
Vivien Didelot469d7292016-06-20 13:14:06 -04005554
Vivien Didelotfad09c72016-06-21 12:28:20 -04005555 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04005556}
5557
Florian Fainelli5ed4e3e2017-11-10 15:22:52 -08005558static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds,
Florian Fainelli4d776482020-01-07 21:06:05 -08005559 int port,
5560 enum dsa_tag_protocol m)
Andrew Lunn7b314362016-08-22 16:01:01 +02005561{
Vivien Didelot04bed142016-08-31 18:06:13 -04005562 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02005563
Andrew Lunn443d5a12016-12-03 04:35:18 +01005564 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02005565}
5566
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005567static int mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
5568 const struct switchdev_obj_port_mdb *mdb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005569{
Vivien Didelot04bed142016-08-31 18:06:13 -04005570 struct mv88e6xxx_chip *chip = ds->priv;
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005571 int err;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005572
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005573 mv88e6xxx_reg_lock(chip);
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005574 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
5575 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005576 mv88e6xxx_reg_unlock(chip);
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005577
5578 return err;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005579}
5580
5581static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
5582 const struct switchdev_obj_port_mdb *mdb)
5583{
Vivien Didelot04bed142016-08-31 18:06:13 -04005584 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005585 int err;
5586
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005587 mv88e6xxx_reg_lock(chip);
Vivien Didelotd8291a92019-09-07 16:00:47 -04005588 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid, 0);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005589 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005590
5591 return err;
5592}
5593
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005594static int mv88e6xxx_port_mirror_add(struct dsa_switch *ds, int port,
5595 struct dsa_mall_mirror_tc_entry *mirror,
5596 bool ingress)
5597{
5598 enum mv88e6xxx_egress_direction direction = ingress ?
5599 MV88E6XXX_EGRESS_DIR_INGRESS :
5600 MV88E6XXX_EGRESS_DIR_EGRESS;
5601 struct mv88e6xxx_chip *chip = ds->priv;
5602 bool other_mirrors = false;
5603 int i;
5604 int err;
5605
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005606 mutex_lock(&chip->reg_lock);
5607 if ((ingress ? chip->ingress_dest_port : chip->egress_dest_port) !=
5608 mirror->to_local_port) {
5609 for (i = 0; i < mv88e6xxx_num_ports(chip); i++)
5610 other_mirrors |= ingress ?
5611 chip->ports[i].mirror_ingress :
5612 chip->ports[i].mirror_egress;
5613
5614 /* Can't change egress port when other mirror is active */
5615 if (other_mirrors) {
5616 err = -EBUSY;
5617 goto out;
5618 }
5619
Marek Behún2fda45f2021-03-17 14:46:41 +01005620 err = mv88e6xxx_set_egress_port(chip, direction,
5621 mirror->to_local_port);
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005622 if (err)
5623 goto out;
5624 }
5625
5626 err = mv88e6xxx_port_set_mirror(chip, port, direction, true);
5627out:
5628 mutex_unlock(&chip->reg_lock);
5629
5630 return err;
5631}
5632
5633static void mv88e6xxx_port_mirror_del(struct dsa_switch *ds, int port,
5634 struct dsa_mall_mirror_tc_entry *mirror)
5635{
5636 enum mv88e6xxx_egress_direction direction = mirror->ingress ?
5637 MV88E6XXX_EGRESS_DIR_INGRESS :
5638 MV88E6XXX_EGRESS_DIR_EGRESS;
5639 struct mv88e6xxx_chip *chip = ds->priv;
5640 bool other_mirrors = false;
5641 int i;
5642
5643 mutex_lock(&chip->reg_lock);
5644 if (mv88e6xxx_port_set_mirror(chip, port, direction, false))
5645 dev_err(ds->dev, "p%d: failed to disable mirroring\n", port);
5646
5647 for (i = 0; i < mv88e6xxx_num_ports(chip); i++)
5648 other_mirrors |= mirror->ingress ?
5649 chip->ports[i].mirror_ingress :
5650 chip->ports[i].mirror_egress;
5651
5652 /* Reset egress port when no other mirror is active */
5653 if (!other_mirrors) {
Marek Behún2fda45f2021-03-17 14:46:41 +01005654 if (mv88e6xxx_set_egress_port(chip, direction,
5655 dsa_upstream_port(ds, port)))
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005656 dev_err(ds->dev, "failed to set egress port\n");
5657 }
5658
5659 mutex_unlock(&chip->reg_lock);
5660}
5661
Vladimir Olteana8b659e2021-02-12 17:15:56 +02005662static int mv88e6xxx_port_pre_bridge_flags(struct dsa_switch *ds, int port,
5663 struct switchdev_brport_flags flags,
5664 struct netlink_ext_ack *extack)
5665{
5666 struct mv88e6xxx_chip *chip = ds->priv;
5667 const struct mv88e6xxx_ops *ops;
5668
Tobias Waldekranz8d1d8292021-03-18 20:25:40 +01005669 if (flags.mask & ~(BR_LEARNING | BR_FLOOD | BR_MCAST_FLOOD |
5670 BR_BCAST_FLOOD))
Vladimir Olteana8b659e2021-02-12 17:15:56 +02005671 return -EINVAL;
5672
5673 ops = chip->info->ops;
5674
5675 if ((flags.mask & BR_FLOOD) && !ops->port_set_ucast_flood)
5676 return -EINVAL;
5677
5678 if ((flags.mask & BR_MCAST_FLOOD) && !ops->port_set_mcast_flood)
5679 return -EINVAL;
5680
5681 return 0;
5682}
5683
5684static int mv88e6xxx_port_bridge_flags(struct dsa_switch *ds, int port,
5685 struct switchdev_brport_flags flags,
5686 struct netlink_ext_ack *extack)
Russell King4f859012019-02-20 15:35:05 -08005687{
5688 struct mv88e6xxx_chip *chip = ds->priv;
Tobias Waldekranz041bd542021-03-18 20:25:39 +01005689 bool do_fast_age = false;
Russell King4f859012019-02-20 15:35:05 -08005690 int err = -EOPNOTSUPP;
5691
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005692 mv88e6xxx_reg_lock(chip);
Vladimir Olteana8b659e2021-02-12 17:15:56 +02005693
Tobias Waldekranz041bd542021-03-18 20:25:39 +01005694 if (flags.mask & BR_LEARNING) {
5695 bool learning = !!(flags.val & BR_LEARNING);
5696 u16 pav = learning ? (1 << port) : 0;
5697
5698 err = mv88e6xxx_port_set_assoc_vector(chip, port, pav);
5699 if (err)
5700 goto out;
5701
5702 if (!learning)
5703 do_fast_age = true;
5704 }
5705
Vladimir Olteana8b659e2021-02-12 17:15:56 +02005706 if (flags.mask & BR_FLOOD) {
5707 bool unicast = !!(flags.val & BR_FLOOD);
5708
5709 err = chip->info->ops->port_set_ucast_flood(chip, port,
5710 unicast);
5711 if (err)
5712 goto out;
5713 }
5714
5715 if (flags.mask & BR_MCAST_FLOOD) {
5716 bool multicast = !!(flags.val & BR_MCAST_FLOOD);
5717
5718 err = chip->info->ops->port_set_mcast_flood(chip, port,
5719 multicast);
5720 if (err)
5721 goto out;
5722 }
5723
Tobias Waldekranz8d1d8292021-03-18 20:25:40 +01005724 if (flags.mask & BR_BCAST_FLOOD) {
5725 bool broadcast = !!(flags.val & BR_BCAST_FLOOD);
5726
5727 err = mv88e6xxx_port_broadcast_sync(chip, port, broadcast);
5728 if (err)
5729 goto out;
5730 }
5731
Vladimir Olteana8b659e2021-02-12 17:15:56 +02005732out:
5733 mv88e6xxx_reg_unlock(chip);
5734
Tobias Waldekranz041bd542021-03-18 20:25:39 +01005735 if (do_fast_age)
5736 mv88e6xxx_port_fast_age(ds, port);
5737
Vladimir Olteana8b659e2021-02-12 17:15:56 +02005738 return err;
5739}
5740
5741static int mv88e6xxx_port_set_mrouter(struct dsa_switch *ds, int port,
5742 bool mrouter,
5743 struct netlink_ext_ack *extack)
5744{
5745 struct mv88e6xxx_chip *chip = ds->priv;
5746 int err;
5747
5748 if (!chip->info->ops->port_set_mcast_flood)
5749 return -EOPNOTSUPP;
5750
5751 mv88e6xxx_reg_lock(chip);
5752 err = chip->info->ops->port_set_mcast_flood(chip, port, mrouter);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005753 mv88e6xxx_reg_unlock(chip);
Russell King4f859012019-02-20 15:35:05 -08005754
5755 return err;
5756}
5757
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01005758static bool mv88e6xxx_lag_can_offload(struct dsa_switch *ds,
5759 struct net_device *lag,
5760 struct netdev_lag_upper_info *info)
5761{
Tobias Waldekranzb80dc512021-01-15 13:52:59 +01005762 struct mv88e6xxx_chip *chip = ds->priv;
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01005763 struct dsa_port *dp;
5764 int id, members = 0;
5765
Tobias Waldekranzb80dc512021-01-15 13:52:59 +01005766 if (!mv88e6xxx_has_lag(chip))
5767 return false;
5768
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01005769 id = dsa_lag_id(ds->dst, lag);
5770 if (id < 0 || id >= ds->num_lag_ids)
5771 return false;
5772
5773 dsa_lag_foreach_port(dp, ds->dst, lag)
5774 /* Includes the port joining the LAG */
5775 members++;
5776
5777 if (members > 8)
5778 return false;
5779
5780 /* We could potentially relax this to include active
5781 * backup in the future.
5782 */
5783 if (info->tx_type != NETDEV_LAG_TX_TYPE_HASH)
5784 return false;
5785
5786 /* Ideally we would also validate that the hash type matches
5787 * the hardware. Alas, this is always set to unknown on team
5788 * interfaces.
5789 */
5790 return true;
5791}
5792
5793static int mv88e6xxx_lag_sync_map(struct dsa_switch *ds, struct net_device *lag)
5794{
5795 struct mv88e6xxx_chip *chip = ds->priv;
5796 struct dsa_port *dp;
5797 u16 map = 0;
5798 int id;
5799
5800 id = dsa_lag_id(ds->dst, lag);
5801
5802 /* Build the map of all ports to distribute flows destined for
5803 * this LAG. This can be either a local user port, or a DSA
5804 * port if the LAG port is on a remote chip.
5805 */
5806 dsa_lag_foreach_port(dp, ds->dst, lag)
5807 map |= BIT(dsa_towards_port(ds, dp->ds->index, dp->index));
5808
5809 return mv88e6xxx_g2_trunk_mapping_write(chip, id, map);
5810}
5811
5812static const u8 mv88e6xxx_lag_mask_table[8][8] = {
5813 /* Row number corresponds to the number of active members in a
5814 * LAG. Each column states which of the eight hash buckets are
5815 * mapped to the column:th port in the LAG.
5816 *
5817 * Example: In a LAG with three active ports, the second port
5818 * ([2][1]) would be selected for traffic mapped to buckets
5819 * 3,4,5 (0x38).
5820 */
5821 { 0xff, 0, 0, 0, 0, 0, 0, 0 },
5822 { 0x0f, 0xf0, 0, 0, 0, 0, 0, 0 },
5823 { 0x07, 0x38, 0xc0, 0, 0, 0, 0, 0 },
5824 { 0x03, 0x0c, 0x30, 0xc0, 0, 0, 0, 0 },
5825 { 0x03, 0x0c, 0x30, 0x40, 0x80, 0, 0, 0 },
5826 { 0x03, 0x0c, 0x10, 0x20, 0x40, 0x80, 0, 0 },
5827 { 0x03, 0x04, 0x08, 0x10, 0x20, 0x40, 0x80, 0 },
5828 { 0x01, 0x02, 0x04, 0x08, 0x10, 0x20, 0x40, 0x80 },
5829};
5830
5831static void mv88e6xxx_lag_set_port_mask(u16 *mask, int port,
5832 int num_tx, int nth)
5833{
5834 u8 active = 0;
5835 int i;
5836
5837 num_tx = num_tx <= 8 ? num_tx : 8;
5838 if (nth < num_tx)
5839 active = mv88e6xxx_lag_mask_table[num_tx - 1][nth];
5840
5841 for (i = 0; i < 8; i++) {
5842 if (BIT(i) & active)
5843 mask[i] |= BIT(port);
5844 }
5845}
5846
5847static int mv88e6xxx_lag_sync_masks(struct dsa_switch *ds)
5848{
5849 struct mv88e6xxx_chip *chip = ds->priv;
5850 unsigned int id, num_tx;
5851 struct net_device *lag;
5852 struct dsa_port *dp;
5853 int i, err, nth;
5854 u16 mask[8];
5855 u16 ivec;
5856
5857 /* Assume no port is a member of any LAG. */
5858 ivec = BIT(mv88e6xxx_num_ports(chip)) - 1;
5859
5860 /* Disable all masks for ports that _are_ members of a LAG. */
5861 list_for_each_entry(dp, &ds->dst->ports, list) {
5862 if (!dp->lag_dev || dp->ds != ds)
5863 continue;
5864
5865 ivec &= ~BIT(dp->index);
5866 }
5867
5868 for (i = 0; i < 8; i++)
5869 mask[i] = ivec;
5870
5871 /* Enable the correct subset of masks for all LAG ports that
5872 * are in the Tx set.
5873 */
5874 dsa_lags_foreach_id(id, ds->dst) {
5875 lag = dsa_lag_dev(ds->dst, id);
5876 if (!lag)
5877 continue;
5878
5879 num_tx = 0;
5880 dsa_lag_foreach_port(dp, ds->dst, lag) {
5881 if (dp->lag_tx_enabled)
5882 num_tx++;
5883 }
5884
5885 if (!num_tx)
5886 continue;
5887
5888 nth = 0;
5889 dsa_lag_foreach_port(dp, ds->dst, lag) {
5890 if (!dp->lag_tx_enabled)
5891 continue;
5892
5893 if (dp->ds == ds)
5894 mv88e6xxx_lag_set_port_mask(mask, dp->index,
5895 num_tx, nth);
5896
5897 nth++;
5898 }
5899 }
5900
5901 for (i = 0; i < 8; i++) {
5902 err = mv88e6xxx_g2_trunk_mask_write(chip, i, true, mask[i]);
5903 if (err)
5904 return err;
5905 }
5906
5907 return 0;
5908}
5909
5910static int mv88e6xxx_lag_sync_masks_map(struct dsa_switch *ds,
5911 struct net_device *lag)
5912{
5913 int err;
5914
5915 err = mv88e6xxx_lag_sync_masks(ds);
5916
5917 if (!err)
5918 err = mv88e6xxx_lag_sync_map(ds, lag);
5919
5920 return err;
5921}
5922
5923static int mv88e6xxx_port_lag_change(struct dsa_switch *ds, int port)
5924{
5925 struct mv88e6xxx_chip *chip = ds->priv;
5926 int err;
5927
5928 mv88e6xxx_reg_lock(chip);
5929 err = mv88e6xxx_lag_sync_masks(ds);
5930 mv88e6xxx_reg_unlock(chip);
5931 return err;
5932}
5933
5934static int mv88e6xxx_port_lag_join(struct dsa_switch *ds, int port,
5935 struct net_device *lag,
5936 struct netdev_lag_upper_info *info)
5937{
5938 struct mv88e6xxx_chip *chip = ds->priv;
5939 int err, id;
5940
5941 if (!mv88e6xxx_lag_can_offload(ds, lag, info))
5942 return -EOPNOTSUPP;
5943
5944 id = dsa_lag_id(ds->dst, lag);
5945
5946 mv88e6xxx_reg_lock(chip);
5947
5948 err = mv88e6xxx_port_set_trunk(chip, port, true, id);
5949 if (err)
5950 goto err_unlock;
5951
5952 err = mv88e6xxx_lag_sync_masks_map(ds, lag);
5953 if (err)
5954 goto err_clear_trunk;
5955
5956 mv88e6xxx_reg_unlock(chip);
5957 return 0;
5958
5959err_clear_trunk:
5960 mv88e6xxx_port_set_trunk(chip, port, false, 0);
5961err_unlock:
5962 mv88e6xxx_reg_unlock(chip);
5963 return err;
5964}
5965
5966static int mv88e6xxx_port_lag_leave(struct dsa_switch *ds, int port,
5967 struct net_device *lag)
5968{
5969 struct mv88e6xxx_chip *chip = ds->priv;
5970 int err_sync, err_trunk;
5971
5972 mv88e6xxx_reg_lock(chip);
5973 err_sync = mv88e6xxx_lag_sync_masks_map(ds, lag);
5974 err_trunk = mv88e6xxx_port_set_trunk(chip, port, false, 0);
5975 mv88e6xxx_reg_unlock(chip);
5976 return err_sync ? : err_trunk;
5977}
5978
5979static int mv88e6xxx_crosschip_lag_change(struct dsa_switch *ds, int sw_index,
5980 int port)
5981{
5982 struct mv88e6xxx_chip *chip = ds->priv;
5983 int err;
5984
5985 mv88e6xxx_reg_lock(chip);
5986 err = mv88e6xxx_lag_sync_masks(ds);
5987 mv88e6xxx_reg_unlock(chip);
5988 return err;
5989}
5990
5991static int mv88e6xxx_crosschip_lag_join(struct dsa_switch *ds, int sw_index,
5992 int port, struct net_device *lag,
5993 struct netdev_lag_upper_info *info)
5994{
5995 struct mv88e6xxx_chip *chip = ds->priv;
5996 int err;
5997
5998 if (!mv88e6xxx_lag_can_offload(ds, lag, info))
5999 return -EOPNOTSUPP;
6000
6001 mv88e6xxx_reg_lock(chip);
6002
6003 err = mv88e6xxx_lag_sync_masks_map(ds, lag);
6004 if (err)
6005 goto unlock;
6006
6007 err = mv88e6xxx_pvt_map(chip, sw_index, port);
6008
6009unlock:
6010 mv88e6xxx_reg_unlock(chip);
6011 return err;
6012}
6013
6014static int mv88e6xxx_crosschip_lag_leave(struct dsa_switch *ds, int sw_index,
6015 int port, struct net_device *lag)
6016{
6017 struct mv88e6xxx_chip *chip = ds->priv;
6018 int err_sync, err_pvt;
6019
6020 mv88e6xxx_reg_lock(chip);
6021 err_sync = mv88e6xxx_lag_sync_masks_map(ds, lag);
6022 err_pvt = mv88e6xxx_pvt_map(chip, sw_index, port);
6023 mv88e6xxx_reg_unlock(chip);
6024 return err_sync ? : err_pvt;
6025}
6026
Florian Fainellia82f67a2017-01-08 14:52:08 -08006027static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunn7b314362016-08-22 16:01:01 +02006028 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04006029 .setup = mv88e6xxx_setup,
Andrew Lunn23e8b472019-10-25 01:03:52 +02006030 .teardown = mv88e6xxx_teardown,
Russell Kingc9a23562018-05-10 13:17:35 -07006031 .phylink_validate = mv88e6xxx_validate,
Russell Kinga5a68582020-03-14 10:15:43 +00006032 .phylink_mac_link_state = mv88e6xxx_serdes_pcs_get_state,
Russell Kingc9a23562018-05-10 13:17:35 -07006033 .phylink_mac_config = mv88e6xxx_mac_config,
Russell Kinga5a68582020-03-14 10:15:43 +00006034 .phylink_mac_an_restart = mv88e6xxx_serdes_pcs_an_restart,
Russell Kingc9a23562018-05-10 13:17:35 -07006035 .phylink_mac_link_down = mv88e6xxx_mac_link_down,
6036 .phylink_mac_link_up = mv88e6xxx_mac_link_up,
Vivien Didelotf81ec902016-05-09 13:22:58 -04006037 .get_strings = mv88e6xxx_get_strings,
6038 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
6039 .get_sset_count = mv88e6xxx_get_sset_count,
Andrew Lunn04aca992017-05-26 01:03:24 +02006040 .port_enable = mv88e6xxx_port_enable,
6041 .port_disable = mv88e6xxx_port_disable,
Andrew Lunn2a550ae2020-07-11 22:32:05 +02006042 .port_max_mtu = mv88e6xxx_get_max_mtu,
6043 .port_change_mtu = mv88e6xxx_change_mtu,
Vivien Didelot08f50062017-08-01 16:32:41 -04006044 .get_mac_eee = mv88e6xxx_get_mac_eee,
6045 .set_mac_eee = mv88e6xxx_set_mac_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02006046 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04006047 .get_eeprom = mv88e6xxx_get_eeprom,
6048 .set_eeprom = mv88e6xxx_set_eeprom,
6049 .get_regs_len = mv88e6xxx_get_regs_len,
6050 .get_regs = mv88e6xxx_get_regs,
Vivien Didelotda7dc872019-09-07 16:00:49 -04006051 .get_rxnfc = mv88e6xxx_get_rxnfc,
6052 .set_rxnfc = mv88e6xxx_set_rxnfc,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04006053 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04006054 .port_bridge_join = mv88e6xxx_port_bridge_join,
6055 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02006056 .port_pre_bridge_flags = mv88e6xxx_port_pre_bridge_flags,
6057 .port_bridge_flags = mv88e6xxx_port_bridge_flags,
6058 .port_set_mrouter = mv88e6xxx_port_set_mrouter,
Vivien Didelotf81ec902016-05-09 13:22:58 -04006059 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04006060 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04006061 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
Vivien Didelotf81ec902016-05-09 13:22:58 -04006062 .port_vlan_add = mv88e6xxx_port_vlan_add,
6063 .port_vlan_del = mv88e6xxx_port_vlan_del,
Vivien Didelotf81ec902016-05-09 13:22:58 -04006064 .port_fdb_add = mv88e6xxx_port_fdb_add,
6065 .port_fdb_del = mv88e6xxx_port_fdb_del,
6066 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04006067 .port_mdb_add = mv88e6xxx_port_mdb_add,
6068 .port_mdb_del = mv88e6xxx_port_mdb_del,
Iwan R Timmerf0942e02019-11-07 22:11:14 +01006069 .port_mirror_add = mv88e6xxx_port_mirror_add,
6070 .port_mirror_del = mv88e6xxx_port_mirror_del,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04006071 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
6072 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01006073 .port_hwtstamp_set = mv88e6xxx_port_hwtstamp_set,
6074 .port_hwtstamp_get = mv88e6xxx_port_hwtstamp_get,
6075 .port_txtstamp = mv88e6xxx_port_txtstamp,
6076 .port_rxtstamp = mv88e6xxx_port_rxtstamp,
6077 .get_ts_info = mv88e6xxx_get_ts_info,
Andrew Lunn23e8b472019-10-25 01:03:52 +02006078 .devlink_param_get = mv88e6xxx_devlink_param_get,
6079 .devlink_param_set = mv88e6xxx_devlink_param_set,
Andrew Lunn93157302020-09-18 21:11:09 +02006080 .devlink_info_get = mv88e6xxx_devlink_info_get,
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01006081 .port_lag_change = mv88e6xxx_port_lag_change,
6082 .port_lag_join = mv88e6xxx_port_lag_join,
6083 .port_lag_leave = mv88e6xxx_port_lag_leave,
6084 .crosschip_lag_change = mv88e6xxx_crosschip_lag_change,
6085 .crosschip_lag_join = mv88e6xxx_crosschip_lag_join,
6086 .crosschip_lag_leave = mv88e6xxx_crosschip_lag_leave,
Vivien Didelotf81ec902016-05-09 13:22:58 -04006087};
6088
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08006089static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006090{
Vivien Didelotfad09c72016-06-21 12:28:20 -04006091 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006092 struct dsa_switch *ds;
6093
Vivien Didelot7e99e342019-10-21 16:51:30 -04006094 ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006095 if (!ds)
6096 return -ENOMEM;
6097
Vivien Didelot7e99e342019-10-21 16:51:30 -04006098 ds->dev = dev;
6099 ds->num_ports = mv88e6xxx_num_ports(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04006100 ds->priv = chip;
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006101 ds->dev = dev;
Vivien Didelot9d490b42016-08-23 12:38:56 -04006102 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04006103 ds->ageing_time_min = chip->info->age_time_coeff;
6104 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006105
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01006106 /* Some chips support up to 32, but that requires enabling the
6107 * 5-bit port mode, which we do not support. 640k^W16 ought to
6108 * be enough for anyone.
6109 */
Tobias Waldekranzb80dc512021-01-15 13:52:59 +01006110 ds->num_lag_ids = mv88e6xxx_has_lag(chip) ? 16 : 0;
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01006111
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006112 dev_set_drvdata(dev, ds);
6113
Vivien Didelot23c9ee42017-05-26 18:12:51 -04006114 return dsa_register_switch(ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006115}
6116
Vivien Didelotfad09c72016-06-21 12:28:20 -04006117static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006118{
Vivien Didelotfad09c72016-06-21 12:28:20 -04006119 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006120}
6121
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006122static const void *pdata_device_get_match_data(struct device *dev)
6123{
6124 const struct of_device_id *matches = dev->driver->of_match_table;
6125 const struct dsa_mv88e6xxx_pdata *pdata = dev->platform_data;
6126
6127 for (; matches->name[0] || matches->type[0] || matches->compatible[0];
6128 matches++) {
6129 if (!strcmp(pdata->compatible, matches->compatible))
6130 return matches->data;
6131 }
6132 return NULL;
6133}
6134
Miquel Raynalbcd3d9d2019-02-05 12:07:28 +01006135/* There is no suspend to RAM support at DSA level yet, the switch configuration
6136 * would be lost after a power cycle so prevent it to be suspended.
6137 */
6138static int __maybe_unused mv88e6xxx_suspend(struct device *dev)
6139{
6140 return -EOPNOTSUPP;
6141}
6142
6143static int __maybe_unused mv88e6xxx_resume(struct device *dev)
6144{
6145 return 0;
6146}
6147
6148static SIMPLE_DEV_PM_OPS(mv88e6xxx_pm_ops, mv88e6xxx_suspend, mv88e6xxx_resume);
6149
Vivien Didelot57d32312016-06-20 13:13:58 -04006150static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006151{
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006152 struct dsa_mv88e6xxx_pdata *pdata = mdiodev->dev.platform_data;
David S. Miller7ddae242018-05-20 19:04:24 -04006153 const struct mv88e6xxx_info *compat_info = NULL;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006154 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02006155 struct device_node *np = dev->of_node;
Vivien Didelotfad09c72016-06-21 12:28:20 -04006156 struct mv88e6xxx_chip *chip;
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006157 int port;
Andrew Lunn52638f72016-05-10 23:27:22 +02006158 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006159
Andrew Lunn7bb8c992018-05-31 00:15:42 +02006160 if (!np && !pdata)
6161 return -EINVAL;
6162
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006163 if (np)
6164 compat_info = of_device_get_match_data(dev);
6165
6166 if (pdata) {
6167 compat_info = pdata_device_get_match_data(dev);
6168
6169 if (!pdata->netdev)
6170 return -EINVAL;
6171
6172 for (port = 0; port < DSA_MAX_PORTS; port++) {
6173 if (!(pdata->enabled_ports & (1 << port)))
6174 continue;
6175 if (strcmp(pdata->cd.port_names[port], "cpu"))
6176 continue;
6177 pdata->cd.netdev[port] = &pdata->netdev->dev;
6178 break;
6179 }
6180 }
6181
Vivien Didelotcaac8542016-06-20 13:14:09 -04006182 if (!compat_info)
6183 return -EINVAL;
6184
Vivien Didelotfad09c72016-06-21 12:28:20 -04006185 chip = mv88e6xxx_alloc_chip(dev);
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006186 if (!chip) {
6187 err = -ENOMEM;
6188 goto out;
6189 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006190
Vivien Didelotfad09c72016-06-21 12:28:20 -04006191 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04006192
Vivien Didelotfad09c72016-06-21 12:28:20 -04006193 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04006194 if (err)
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006195 goto out;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006196
Andrew Lunnb4308f02016-11-21 23:26:55 +01006197 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006198 if (IS_ERR(chip->reset)) {
6199 err = PTR_ERR(chip->reset);
6200 goto out;
6201 }
Baruch Siach7b75e492019-06-27 21:17:39 +03006202 if (chip->reset)
6203 usleep_range(1000, 2000);
Andrew Lunnb4308f02016-11-21 23:26:55 +01006204
Vivien Didelotfad09c72016-06-21 12:28:20 -04006205 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04006206 if (err)
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006207 goto out;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006208
Vivien Didelote57e5e72016-08-15 17:19:00 -04006209 mv88e6xxx_phy_init(chip);
6210
Andrew Lunn00baabe2018-05-19 22:31:35 +02006211 if (chip->info->ops->get_eeprom) {
6212 if (np)
6213 of_property_read_u32(np, "eeprom-length",
6214 &chip->eeprom_len);
6215 else
6216 chip->eeprom_len = pdata->eeprom_len;
6217 }
Andrew Lunnf8cd8752016-05-10 23:27:25 +02006218
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00006219 mv88e6xxx_reg_lock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006220 err = mv88e6xxx_switch_reset(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00006221 mv88e6xxx_reg_unlock(chip);
Andrew Lunnb516d452016-06-04 21:17:06 +02006222 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02006223 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02006224
Andrew Lunna27415d2019-05-01 00:10:50 +02006225 if (np) {
6226 chip->irq = of_irq_get(np, 0);
6227 if (chip->irq == -EPROBE_DEFER) {
6228 err = chip->irq;
6229 goto out;
6230 }
Andrew Lunn83c0afa2016-06-04 21:17:07 +02006231 }
6232
Andrew Lunna27415d2019-05-01 00:10:50 +02006233 if (pdata)
6234 chip->irq = pdata->irq;
6235
Andrew Lunn294d7112018-02-22 22:58:32 +01006236 /* Has to be performed before the MDIO bus is created, because
Uwe Kleine-Königa7087672018-03-20 10:44:41 +01006237 * the PHYs will link their interrupts to these interrupt
Andrew Lunn294d7112018-02-22 22:58:32 +01006238 * controllers
6239 */
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00006240 mv88e6xxx_reg_lock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01006241 if (chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02006242 err = mv88e6xxx_g1_irq_setup(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01006243 else
6244 err = mv88e6xxx_irq_poll_setup(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00006245 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006246
Andrew Lunn294d7112018-02-22 22:58:32 +01006247 if (err)
6248 goto out;
6249
6250 if (chip->info->g2_irqs > 0) {
6251 err = mv88e6xxx_g2_irq_setup(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006252 if (err)
Andrew Lunn294d7112018-02-22 22:58:32 +01006253 goto out_g1_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02006254 }
6255
Andrew Lunn294d7112018-02-22 22:58:32 +01006256 err = mv88e6xxx_g1_atu_prob_irq_setup(chip);
6257 if (err)
6258 goto out_g2_irq;
6259
6260 err = mv88e6xxx_g1_vtu_prob_irq_setup(chip);
6261 if (err)
6262 goto out_g1_atu_prob_irq;
6263
Andrew Lunna3c53be52017-01-24 14:53:50 +01006264 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02006265 if (err)
Andrew Lunn62eb1162018-01-14 02:32:45 +01006266 goto out_g1_vtu_prob_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02006267
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08006268 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006269 if (err)
6270 goto out_mdio;
6271
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006272 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02006273
6274out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01006275 mv88e6xxx_mdios_unregister(chip);
Andrew Lunn62eb1162018-01-14 02:32:45 +01006276out_g1_vtu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01006277 mv88e6xxx_g1_vtu_prob_irq_free(chip);
Andrew Lunn09776442018-01-14 02:32:44 +01006278out_g1_atu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01006279 mv88e6xxx_g1_atu_prob_irq_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006280out_g2_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01006281 if (chip->info->g2_irqs > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02006282 mv88e6xxx_g2_irq_free(chip);
6283out_g1_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01006284 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01006285 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01006286 else
6287 mv88e6xxx_irq_poll_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006288out:
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006289 if (pdata)
6290 dev_put(pdata->netdev);
6291
Andrew Lunndc30c352016-10-16 19:56:49 +02006292 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006293}
6294
6295static void mv88e6xxx_remove(struct mdio_device *mdiodev)
6296{
6297 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04006298 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006299
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01006300 if (chip->info->ptp_support) {
6301 mv88e6xxx_hwtstamp_free(chip);
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01006302 mv88e6xxx_ptp_free(chip);
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01006303 }
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01006304
Andrew Lunn930188c2016-08-22 16:01:03 +02006305 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04006306 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01006307 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006308
Andrew Lunn76f38f12018-03-17 20:21:09 +01006309 mv88e6xxx_g1_vtu_prob_irq_free(chip);
6310 mv88e6xxx_g1_atu_prob_irq_free(chip);
6311
6312 if (chip->info->g2_irqs > 0)
6313 mv88e6xxx_g2_irq_free(chip);
6314
Andrew Lunn76f38f12018-03-17 20:21:09 +01006315 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01006316 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn76f38f12018-03-17 20:21:09 +01006317 else
6318 mv88e6xxx_irq_poll_free(chip);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006319}
6320
6321static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04006322 {
6323 .compatible = "marvell,mv88e6085",
6324 .data = &mv88e6xxx_table[MV88E6085],
6325 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01006326 {
6327 .compatible = "marvell,mv88e6190",
6328 .data = &mv88e6xxx_table[MV88E6190],
6329 },
Rasmus Villemoes1f718362019-06-04 07:34:32 +00006330 {
6331 .compatible = "marvell,mv88e6250",
6332 .data = &mv88e6xxx_table[MV88E6250],
6333 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006334 { /* sentinel */ },
6335};
6336
6337MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
6338
6339static struct mdio_driver mv88e6xxx_driver = {
6340 .probe = mv88e6xxx_probe,
6341 .remove = mv88e6xxx_remove,
6342 .mdiodrv.driver = {
6343 .name = "mv88e6085",
6344 .of_match_table = mv88e6xxx_of_match,
Miquel Raynalbcd3d9d2019-02-05 12:07:28 +01006345 .pm = &mv88e6xxx_pm_ops,
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006346 },
6347};
6348
Andrew Lunn7324d502019-04-27 19:19:10 +02006349mdio_module_driver(mv88e6xxx_driver);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00006350
6351MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
6352MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
6353MODULE_LICENSE("GPL");