blob: 0a4e467179c9b29cf5665aee1b875e0329c97862 [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00002/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04003 * Marvell 88e6xxx Ethernet switch single-chip support
4 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00005 * Copyright (c) 2008 Marvell Semiconductor
6 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02007 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
8 *
Vivien Didelot4333d612017-03-28 15:10:36 -04009 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
10 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 */
12
Vivien Didelot19fb7f62019-08-09 18:47:55 -040013#include <linux/bitfield.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000014#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070015#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020016#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070017#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020018#include <linux/interrupt.h>
19#include <linux/irq.h>
20#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000021#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000022#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020023#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000024#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040025#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020026#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020027#include <linux/of_mdio.h>
Andrew Lunn877b7cb2018-05-19 22:31:34 +020028#include <linux/platform_data/mv88e6xxx.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000029#include <linux/netdevice.h>
Andrew Lunnc8c1b39a2015-11-20 03:56:24 +010030#include <linux/gpio/consumer.h>
Russell Kingc9a23562018-05-10 13:17:35 -070031#include <linux/phylink.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000032#include <net/dsa.h>
Vivien Didelotec561272016-09-02 14:45:33 -040033
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -040034#include "chip.h"
Andrew Lunn9dd43aa2020-09-18 21:11:05 +020035#include "devlink.h"
Vivien Didelota935c052016-09-29 12:21:53 -040036#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040037#include "global2.h"
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +010038#include "hwtstamp.h"
Andrew Lunn10fa5bf2017-05-26 01:03:20 +020039#include "phy.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +010041#include "ptp.h"
Andrew Lunn6d917822017-05-26 01:03:21 +020042#include "serdes.h"
Vivien Didelote7ba0fa2019-05-03 19:28:22 -040043#include "smi.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000044
Vivien Didelotfad09c72016-06-21 12:28:20 -040045static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040046{
Vivien Didelotfad09c72016-06-21 12:28:20 -040047 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
48 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040049 dump_stack();
50 }
51}
52
Vivien Didelotec561272016-09-02 14:45:33 -040053int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -040054{
55 int err;
56
Vivien Didelotfad09c72016-06-21 12:28:20 -040057 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -040058
Vivien Didelotfad09c72016-06-21 12:28:20 -040059 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040060 if (err)
61 return err;
62
Vivien Didelotfad09c72016-06-21 12:28:20 -040063 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -040064 addr, reg, *val);
65
66 return 0;
67}
68
Vivien Didelotec561272016-09-02 14:45:33 -040069int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -040070{
71 int err;
72
Vivien Didelotfad09c72016-06-21 12:28:20 -040073 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -040074
Vivien Didelotfad09c72016-06-21 12:28:20 -040075 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040076 if (err)
77 return err;
78
Vivien Didelotfad09c72016-06-21 12:28:20 -040079 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -040080 addr, reg, val);
81
82 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000083}
84
Vivien Didelot683f2242019-08-09 18:47:54 -040085int mv88e6xxx_wait_mask(struct mv88e6xxx_chip *chip, int addr, int reg,
86 u16 mask, u16 val)
87{
88 u16 data;
89 int err;
90 int i;
91
92 /* There's no bus specific operation to wait for a mask */
93 for (i = 0; i < 16; i++) {
94 err = mv88e6xxx_read(chip, addr, reg, &data);
95 if (err)
96 return err;
97
98 if ((data & mask) == val)
99 return 0;
100
101 usleep_range(1000, 2000);
102 }
103
104 dev_err(chip->dev, "Timeout while waiting for switch\n");
105 return -ETIMEDOUT;
106}
107
Vivien Didelot19fb7f62019-08-09 18:47:55 -0400108int mv88e6xxx_wait_bit(struct mv88e6xxx_chip *chip, int addr, int reg,
109 int bit, int val)
110{
111 return mv88e6xxx_wait_mask(chip, addr, reg, BIT(bit),
112 val ? BIT(bit) : 0x0000);
113}
114
Andrew Lunn10fa5bf2017-05-26 01:03:20 +0200115struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
Andrew Lunna3c53be52017-01-24 14:53:50 +0100116{
117 struct mv88e6xxx_mdio_bus *mdio_bus;
118
119 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
120 list);
121 if (!mdio_bus)
122 return NULL;
123
124 return mdio_bus->bus;
125}
126
Andrew Lunndc30c352016-10-16 19:56:49 +0200127static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
128{
129 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
130 unsigned int n = d->hwirq;
131
132 chip->g1_irq.masked |= (1 << n);
133}
134
135static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
136{
137 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
138 unsigned int n = d->hwirq;
139
140 chip->g1_irq.masked &= ~(1 << n);
141}
142
Andrew Lunn294d7112018-02-22 22:58:32 +0100143static irqreturn_t mv88e6xxx_g1_irq_thread_work(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200144{
Andrew Lunndc30c352016-10-16 19:56:49 +0200145 unsigned int nhandled = 0;
146 unsigned int sub_irq;
147 unsigned int n;
148 u16 reg;
John David Anglin7c0db242019-02-11 13:40:21 -0500149 u16 ctl1;
Andrew Lunndc30c352016-10-16 19:56:49 +0200150 int err;
151
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000152 mv88e6xxx_reg_lock(chip);
Vivien Didelot82466922017-06-15 12:13:59 -0400153 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000154 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200155
156 if (err)
157 goto out;
158
John David Anglin7c0db242019-02-11 13:40:21 -0500159 do {
160 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
161 if (reg & (1 << n)) {
162 sub_irq = irq_find_mapping(chip->g1_irq.domain,
163 n);
164 handle_nested_irq(sub_irq);
165 ++nhandled;
166 }
Andrew Lunndc30c352016-10-16 19:56:49 +0200167 }
John David Anglin7c0db242019-02-11 13:40:21 -0500168
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000169 mv88e6xxx_reg_lock(chip);
John David Anglin7c0db242019-02-11 13:40:21 -0500170 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &ctl1);
171 if (err)
172 goto unlock;
173 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
174unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000175 mv88e6xxx_reg_unlock(chip);
John David Anglin7c0db242019-02-11 13:40:21 -0500176 if (err)
177 goto out;
178 ctl1 &= GENMASK(chip->g1_irq.nirqs, 0);
179 } while (reg & ctl1);
180
Andrew Lunndc30c352016-10-16 19:56:49 +0200181out:
182 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
183}
184
Andrew Lunn294d7112018-02-22 22:58:32 +0100185static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
186{
187 struct mv88e6xxx_chip *chip = dev_id;
188
189 return mv88e6xxx_g1_irq_thread_work(chip);
190}
191
Andrew Lunndc30c352016-10-16 19:56:49 +0200192static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
193{
194 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
195
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000196 mv88e6xxx_reg_lock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200197}
198
199static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
200{
201 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
202 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
203 u16 reg;
204 int err;
205
Vivien Didelotd77f4322017-06-15 12:14:03 -0400206 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200207 if (err)
208 goto out;
209
210 reg &= ~mask;
211 reg |= (~chip->g1_irq.masked & mask);
212
Vivien Didelotd77f4322017-06-15 12:14:03 -0400213 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200214 if (err)
215 goto out;
216
217out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000218 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200219}
220
Bhumika Goyal6eb15e22017-08-19 16:25:52 +0530221static const struct irq_chip mv88e6xxx_g1_irq_chip = {
Andrew Lunndc30c352016-10-16 19:56:49 +0200222 .name = "mv88e6xxx-g1",
223 .irq_mask = mv88e6xxx_g1_irq_mask,
224 .irq_unmask = mv88e6xxx_g1_irq_unmask,
225 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
226 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
227};
228
229static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
230 unsigned int irq,
231 irq_hw_number_t hwirq)
232{
233 struct mv88e6xxx_chip *chip = d->host_data;
234
235 irq_set_chip_data(irq, d->host_data);
236 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
237 irq_set_noprobe(irq);
238
239 return 0;
240}
241
242static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
243 .map = mv88e6xxx_g1_irq_domain_map,
244 .xlate = irq_domain_xlate_twocell,
245};
246
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200247/* To be called with reg_lock held */
Andrew Lunn294d7112018-02-22 22:58:32 +0100248static void mv88e6xxx_g1_irq_free_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200249{
250 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100251 u16 mask;
252
Vivien Didelotd77f4322017-06-15 12:14:03 -0400253 mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100254 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400255 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3460a572016-11-20 20:14:16 +0100256
Andreas Färber5edef2f2016-11-27 23:26:28 +0100257 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100258 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200259 irq_dispose_mapping(virq);
260 }
261
Andrew Lunna3db3d32016-11-20 20:14:14 +0100262 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200263}
264
Andrew Lunn294d7112018-02-22 22:58:32 +0100265static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
266{
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200267 /*
268 * free_irq must be called without reg_lock taken because the irq
269 * handler takes this lock, too.
270 */
Andrew Lunn294d7112018-02-22 22:58:32 +0100271 free_irq(chip->irq, chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200272
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000273 mv88e6xxx_reg_lock(chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200274 mv88e6xxx_g1_irq_free_common(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000275 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100276}
277
278static int mv88e6xxx_g1_irq_setup_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200279{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100280 int err, irq, virq;
281 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200282
283 chip->g1_irq.nirqs = chip->info->g1_irqs;
284 chip->g1_irq.domain = irq_domain_add_simple(
285 NULL, chip->g1_irq.nirqs, 0,
286 &mv88e6xxx_g1_irq_domain_ops, chip);
287 if (!chip->g1_irq.domain)
288 return -ENOMEM;
289
290 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
291 irq_create_mapping(chip->g1_irq.domain, irq);
292
293 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
294 chip->g1_irq.masked = ~0;
295
Vivien Didelotd77f4322017-06-15 12:14:03 -0400296 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200297 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100298 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200299
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100300 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200301
Vivien Didelotd77f4322017-06-15 12:14:03 -0400302 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200303 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100304 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200305
306 /* Reading the interrupt status clears (most of) them */
Vivien Didelot82466922017-06-15 12:13:59 -0400307 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200308 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100309 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200310
Andrew Lunndc30c352016-10-16 19:56:49 +0200311 return 0;
312
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100313out_disable:
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100314 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400315 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100316
317out_mapping:
318 for (irq = 0; irq < 16; irq++) {
319 virq = irq_find_mapping(chip->g1_irq.domain, irq);
320 irq_dispose_mapping(virq);
321 }
322
323 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200324
325 return err;
326}
327
Andrew Lunn294d7112018-02-22 22:58:32 +0100328static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
329{
Andrew Lunnf6d97582019-02-23 17:43:56 +0100330 static struct lock_class_key lock_key;
331 static struct lock_class_key request_key;
Andrew Lunn294d7112018-02-22 22:58:32 +0100332 int err;
333
334 err = mv88e6xxx_g1_irq_setup_common(chip);
335 if (err)
336 return err;
337
Andrew Lunnf6d97582019-02-23 17:43:56 +0100338 /* These lock classes tells lockdep that global 1 irqs are in
339 * a different category than their parent GPIO, so it won't
340 * report false recursion.
341 */
342 irq_set_lockdep_class(chip->irq, &lock_key, &request_key);
343
Andrew Lunn30953832020-01-06 17:13:48 +0100344 snprintf(chip->irq_name, sizeof(chip->irq_name),
345 "mv88e6xxx-%s", dev_name(chip->dev));
346
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000347 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100348 err = request_threaded_irq(chip->irq, NULL,
349 mv88e6xxx_g1_irq_thread_fn,
Marek Behún03403762018-08-30 02:13:50 +0200350 IRQF_ONESHOT | IRQF_SHARED,
Andrew Lunn30953832020-01-06 17:13:48 +0100351 chip->irq_name, chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000352 mv88e6xxx_reg_lock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100353 if (err)
354 mv88e6xxx_g1_irq_free_common(chip);
355
356 return err;
357}
358
359static void mv88e6xxx_irq_poll(struct kthread_work *work)
360{
361 struct mv88e6xxx_chip *chip = container_of(work,
362 struct mv88e6xxx_chip,
363 irq_poll_work.work);
364 mv88e6xxx_g1_irq_thread_work(chip);
365
366 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
367 msecs_to_jiffies(100));
368}
369
370static int mv88e6xxx_irq_poll_setup(struct mv88e6xxx_chip *chip)
371{
372 int err;
373
374 err = mv88e6xxx_g1_irq_setup_common(chip);
375 if (err)
376 return err;
377
378 kthread_init_delayed_work(&chip->irq_poll_work,
379 mv88e6xxx_irq_poll);
380
Florian Fainelli3f8b8692019-02-21 20:09:27 -0800381 chip->kworker = kthread_create_worker(0, "%s", dev_name(chip->dev));
Andrew Lunn294d7112018-02-22 22:58:32 +0100382 if (IS_ERR(chip->kworker))
383 return PTR_ERR(chip->kworker);
384
385 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
386 msecs_to_jiffies(100));
387
388 return 0;
389}
390
391static void mv88e6xxx_irq_poll_free(struct mv88e6xxx_chip *chip)
392{
393 kthread_cancel_delayed_work_sync(&chip->irq_poll_work);
394 kthread_destroy_worker(chip->kworker);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200395
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000396 mv88e6xxx_reg_lock(chip);
Uwe Kleine-König3d824752018-07-20 11:53:15 +0200397 mv88e6xxx_g1_irq_free_common(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000398 mv88e6xxx_reg_unlock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100399}
400
Russell King64d47d52020-03-14 10:15:38 +0000401static int mv88e6xxx_port_config_interface(struct mv88e6xxx_chip *chip,
402 int port, phy_interface_t interface)
403{
404 int err;
405
406 if (chip->info->ops->port_set_rgmii_delay) {
407 err = chip->info->ops->port_set_rgmii_delay(chip, port,
408 interface);
409 if (err && err != -EOPNOTSUPP)
410 return err;
411 }
412
413 if (chip->info->ops->port_set_cmode) {
414 err = chip->info->ops->port_set_cmode(chip, port,
415 interface);
416 if (err && err != -EOPNOTSUPP)
417 return err;
418 }
419
420 return 0;
421}
422
Russell Kinga5a68582020-03-14 10:15:43 +0000423static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
424 int link, int speed, int duplex, int pause,
425 phy_interface_t mode)
Vivien Didelotd78343d2016-11-04 03:23:36 +0100426{
427 int err;
428
429 if (!chip->info->ops->port_set_link)
430 return 0;
431
432 /* Port's MAC control must not be changed unless the link is down */
Hubert Feurstein43c8e0a2019-07-30 12:11:42 +0200433 err = chip->info->ops->port_set_link(chip, port, LINK_FORCED_DOWN);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100434 if (err)
435 return err;
436
Russell Kingf365c6f2020-03-14 10:15:53 +0000437 if (chip->info->ops->port_set_speed_duplex) {
438 err = chip->info->ops->port_set_speed_duplex(chip, port,
439 speed, duplex);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100440 if (err && err != -EOPNOTSUPP)
441 goto restore_link;
442 }
443
Andrew Lunn7cbbee02019-03-08 01:21:27 +0100444 if (speed == SPEED_MAX && chip->info->ops->port_max_speed_mode)
445 mode = chip->info->ops->port_max_speed_mode(port);
446
Andrew Lunn54186b92018-08-09 15:38:37 +0200447 if (chip->info->ops->port_set_pause) {
448 err = chip->info->ops->port_set_pause(chip, port, pause);
449 if (err)
450 goto restore_link;
451 }
452
Russell King64d47d52020-03-14 10:15:38 +0000453 err = mv88e6xxx_port_config_interface(chip, port, mode);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100454restore_link:
455 if (chip->info->ops->port_set_link(chip, port, link))
Vivien Didelot774439e52017-06-08 18:34:08 -0400456 dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100457
458 return err;
459}
460
Marek Vasutd700ec42018-09-12 00:15:24 +0200461static int mv88e6xxx_phy_is_internal(struct dsa_switch *ds, int port)
462{
463 struct mv88e6xxx_chip *chip = ds->priv;
464
465 return port < chip->info->num_internal_phys;
466}
467
Russell King5d5b2312020-03-14 10:16:03 +0000468static int mv88e6xxx_port_ppu_updates(struct mv88e6xxx_chip *chip, int port)
469{
470 u16 reg;
471 int err;
472
473 err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &reg);
474 if (err) {
475 dev_err(chip->dev,
476 "p%d: %s: failed to read port status\n",
477 port, __func__);
478 return err;
479 }
480
481 return !!(reg & MV88E6XXX_PORT_STS_PHY_DETECT);
482}
483
Russell Kinga5a68582020-03-14 10:15:43 +0000484static int mv88e6xxx_serdes_pcs_get_state(struct dsa_switch *ds, int port,
485 struct phylink_link_state *state)
486{
487 struct mv88e6xxx_chip *chip = ds->priv;
Pavana Sharma193c5b22021-03-17 14:46:40 +0100488 int lane;
Russell Kinga5a68582020-03-14 10:15:43 +0000489 int err;
490
491 mv88e6xxx_reg_lock(chip);
492 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +0100493 if (lane >= 0 && chip->info->ops->serdes_pcs_get_state)
Russell Kinga5a68582020-03-14 10:15:43 +0000494 err = chip->info->ops->serdes_pcs_get_state(chip, port, lane,
495 state);
496 else
497 err = -EOPNOTSUPP;
498 mv88e6xxx_reg_unlock(chip);
499
500 return err;
501}
502
503static int mv88e6xxx_serdes_pcs_config(struct mv88e6xxx_chip *chip, int port,
504 unsigned int mode,
505 phy_interface_t interface,
506 const unsigned long *advertise)
507{
508 const struct mv88e6xxx_ops *ops = chip->info->ops;
Pavana Sharma193c5b22021-03-17 14:46:40 +0100509 int lane;
Russell Kinga5a68582020-03-14 10:15:43 +0000510
511 if (ops->serdes_pcs_config) {
512 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +0100513 if (lane >= 0)
Russell Kinga5a68582020-03-14 10:15:43 +0000514 return ops->serdes_pcs_config(chip, port, lane, mode,
515 interface, advertise);
516 }
517
518 return 0;
519}
520
521static void mv88e6xxx_serdes_pcs_an_restart(struct dsa_switch *ds, int port)
522{
523 struct mv88e6xxx_chip *chip = ds->priv;
524 const struct mv88e6xxx_ops *ops;
525 int err = 0;
Pavana Sharma193c5b22021-03-17 14:46:40 +0100526 int lane;
Russell Kinga5a68582020-03-14 10:15:43 +0000527
528 ops = chip->info->ops;
529
530 if (ops->serdes_pcs_an_restart) {
531 mv88e6xxx_reg_lock(chip);
532 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +0100533 if (lane >= 0)
Russell Kinga5a68582020-03-14 10:15:43 +0000534 err = ops->serdes_pcs_an_restart(chip, port, lane);
535 mv88e6xxx_reg_unlock(chip);
536
537 if (err)
538 dev_err(ds->dev, "p%d: failed to restart AN\n", port);
539 }
540}
541
542static int mv88e6xxx_serdes_pcs_link_up(struct mv88e6xxx_chip *chip, int port,
543 unsigned int mode,
544 int speed, int duplex)
545{
546 const struct mv88e6xxx_ops *ops = chip->info->ops;
Pavana Sharma193c5b22021-03-17 14:46:40 +0100547 int lane;
Russell Kinga5a68582020-03-14 10:15:43 +0000548
549 if (!phylink_autoneg_inband(mode) && ops->serdes_pcs_link_up) {
550 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +0100551 if (lane >= 0)
Russell Kinga5a68582020-03-14 10:15:43 +0000552 return ops->serdes_pcs_link_up(chip, port, lane,
553 speed, duplex);
554 }
555
556 return 0;
557}
558
Russell King6c422e32018-08-09 15:38:39 +0200559static void mv88e6065_phylink_validate(struct mv88e6xxx_chip *chip, int port,
560 unsigned long *mask,
561 struct phylink_link_state *state)
562{
563 if (!phy_interface_mode_is_8023z(state->interface)) {
564 /* 10M and 100M are only supported in non-802.3z mode */
565 phylink_set(mask, 10baseT_Half);
566 phylink_set(mask, 10baseT_Full);
567 phylink_set(mask, 100baseT_Half);
568 phylink_set(mask, 100baseT_Full);
569 }
570}
571
572static void mv88e6185_phylink_validate(struct mv88e6xxx_chip *chip, int port,
573 unsigned long *mask,
574 struct phylink_link_state *state)
575{
576 /* FIXME: if the port is in 1000Base-X mode, then it only supports
577 * 1000M FD speeds. In this case, CMODE will indicate 5.
578 */
579 phylink_set(mask, 1000baseT_Full);
580 phylink_set(mask, 1000baseX_Full);
581
582 mv88e6065_phylink_validate(chip, port, mask, state);
583}
584
Marek Behúne3af71a2019-02-25 12:39:55 +0100585static void mv88e6341_phylink_validate(struct mv88e6xxx_chip *chip, int port,
586 unsigned long *mask,
587 struct phylink_link_state *state)
588{
589 if (port >= 5)
590 phylink_set(mask, 2500baseX_Full);
591
592 /* No ethtool bits for 200Mbps */
593 phylink_set(mask, 1000baseT_Full);
594 phylink_set(mask, 1000baseX_Full);
595
596 mv88e6065_phylink_validate(chip, port, mask, state);
597}
598
Russell King6c422e32018-08-09 15:38:39 +0200599static void mv88e6352_phylink_validate(struct mv88e6xxx_chip *chip, int port,
600 unsigned long *mask,
601 struct phylink_link_state *state)
602{
603 /* No ethtool bits for 200Mbps */
604 phylink_set(mask, 1000baseT_Full);
605 phylink_set(mask, 1000baseX_Full);
606
607 mv88e6065_phylink_validate(chip, port, mask, state);
608}
609
610static void mv88e6390_phylink_validate(struct mv88e6xxx_chip *chip, int port,
611 unsigned long *mask,
612 struct phylink_link_state *state)
613{
Andrew Lunnec260162019-02-08 22:25:44 +0100614 if (port >= 9) {
Russell King6c422e32018-08-09 15:38:39 +0200615 phylink_set(mask, 2500baseX_Full);
Andrew Lunnec260162019-02-08 22:25:44 +0100616 phylink_set(mask, 2500baseT_Full);
617 }
Russell King6c422e32018-08-09 15:38:39 +0200618
619 /* No ethtool bits for 200Mbps */
620 phylink_set(mask, 1000baseT_Full);
621 phylink_set(mask, 1000baseX_Full);
622
623 mv88e6065_phylink_validate(chip, port, mask, state);
624}
625
626static void mv88e6390x_phylink_validate(struct mv88e6xxx_chip *chip, int port,
627 unsigned long *mask,
628 struct phylink_link_state *state)
629{
630 if (port >= 9) {
631 phylink_set(mask, 10000baseT_Full);
632 phylink_set(mask, 10000baseKR_Full);
633 }
634
635 mv88e6390_phylink_validate(chip, port, mask, state);
636}
637
Pavana Sharmade776d02021-03-17 14:46:42 +0100638static void mv88e6393x_phylink_validate(struct mv88e6xxx_chip *chip, int port,
639 unsigned long *mask,
640 struct phylink_link_state *state)
641{
642 if (port == 0 || port == 9 || port == 10) {
643 phylink_set(mask, 10000baseT_Full);
644 phylink_set(mask, 10000baseKR_Full);
645 phylink_set(mask, 10000baseCR_Full);
646 phylink_set(mask, 10000baseSR_Full);
647 phylink_set(mask, 10000baseLR_Full);
648 phylink_set(mask, 10000baseLRM_Full);
649 phylink_set(mask, 10000baseER_Full);
650 phylink_set(mask, 5000baseT_Full);
651 phylink_set(mask, 2500baseX_Full);
652 phylink_set(mask, 2500baseT_Full);
653 }
654
655 phylink_set(mask, 1000baseT_Full);
656 phylink_set(mask, 1000baseX_Full);
657
658 mv88e6065_phylink_validate(chip, port, mask, state);
659}
660
Russell Kingc9a23562018-05-10 13:17:35 -0700661static void mv88e6xxx_validate(struct dsa_switch *ds, int port,
662 unsigned long *supported,
663 struct phylink_link_state *state)
664{
Russell King6c422e32018-08-09 15:38:39 +0200665 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
666 struct mv88e6xxx_chip *chip = ds->priv;
667
668 /* Allow all the expected bits */
669 phylink_set(mask, Autoneg);
670 phylink_set(mask, Pause);
671 phylink_set_port_modes(mask);
672
673 if (chip->info->ops->phylink_validate)
674 chip->info->ops->phylink_validate(chip, port, mask, state);
675
676 bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS);
677 bitmap_and(state->advertising, state->advertising, mask,
678 __ETHTOOL_LINK_MODE_MASK_NBITS);
679
680 /* We can only operate at 2500BaseX or 1000BaseX. If requested
681 * to advertise both, only report advertising at 2500BaseX.
682 */
683 phylink_helper_basex_speed(state);
Russell Kingc9a23562018-05-10 13:17:35 -0700684}
685
Russell Kingc9a23562018-05-10 13:17:35 -0700686static void mv88e6xxx_mac_config(struct dsa_switch *ds, int port,
687 unsigned int mode,
688 const struct phylink_link_state *state)
689{
690 struct mv88e6xxx_chip *chip = ds->priv;
Russell Kingfad58192020-07-19 12:00:35 +0100691 struct mv88e6xxx_port *p;
Russell King64d47d52020-03-14 10:15:38 +0000692 int err;
Russell Kingc9a23562018-05-10 13:17:35 -0700693
Russell Kingfad58192020-07-19 12:00:35 +0100694 p = &chip->ports[port];
695
Russell King64d47d52020-03-14 10:15:38 +0000696 /* FIXME: is this the correct test? If we're in fixed mode on an
697 * internal port, why should we process this any different from
698 * PHY mode? On the other hand, the port may be automedia between
699 * an internal PHY and the serdes...
700 */
Marek Vasutd700ec42018-09-12 00:15:24 +0200701 if ((mode == MLO_AN_PHY) && mv88e6xxx_phy_is_internal(ds, port))
Russell Kingc9a23562018-05-10 13:17:35 -0700702 return;
703
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000704 mv88e6xxx_reg_lock(chip);
Russell Kingfad58192020-07-19 12:00:35 +0100705 /* In inband mode, the link may come up at any time while the link
706 * is not forced down. Force the link down while we reconfigure the
707 * interface mode.
Russell King64d47d52020-03-14 10:15:38 +0000708 */
Russell Kingfad58192020-07-19 12:00:35 +0100709 if (mode == MLO_AN_INBAND && p->interface != state->interface &&
710 chip->info->ops->port_set_link)
711 chip->info->ops->port_set_link(chip, port, LINK_FORCED_DOWN);
712
Russell King64d47d52020-03-14 10:15:38 +0000713 err = mv88e6xxx_port_config_interface(chip, port, state->interface);
Russell Kinga5a68582020-03-14 10:15:43 +0000714 if (err && err != -EOPNOTSUPP)
715 goto err_unlock;
716
717 err = mv88e6xxx_serdes_pcs_config(chip, port, mode, state->interface,
718 state->advertising);
719 /* FIXME: we should restart negotiation if something changed - which
720 * is something we get if we convert to using phylinks PCS operations.
721 */
722 if (err > 0)
723 err = 0;
724
Russell Kingfad58192020-07-19 12:00:35 +0100725 /* Undo the forced down state above after completing configuration
726 * irrespective of its state on entry, which allows the link to come up.
727 */
728 if (mode == MLO_AN_INBAND && p->interface != state->interface &&
729 chip->info->ops->port_set_link)
730 chip->info->ops->port_set_link(chip, port, LINK_UNFORCED);
731
732 p->interface = state->interface;
733
Russell Kinga5a68582020-03-14 10:15:43 +0000734err_unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000735 mv88e6xxx_reg_unlock(chip);
Russell Kingc9a23562018-05-10 13:17:35 -0700736
737 if (err && err != -EOPNOTSUPP)
Russell King64d47d52020-03-14 10:15:38 +0000738 dev_err(ds->dev, "p%d: failed to configure MAC/PCS\n", port);
Russell Kingc9a23562018-05-10 13:17:35 -0700739}
740
Russell Kingc9a23562018-05-10 13:17:35 -0700741static void mv88e6xxx_mac_link_down(struct dsa_switch *ds, int port,
742 unsigned int mode,
743 phy_interface_t interface)
744{
Russell King30c4a5b2020-02-26 10:23:51 +0000745 struct mv88e6xxx_chip *chip = ds->priv;
746 const struct mv88e6xxx_ops *ops;
747 int err = 0;
748
749 ops = chip->info->ops;
750
Russell King5d5b2312020-03-14 10:16:03 +0000751 mv88e6xxx_reg_lock(chip);
Andrew Lunn34b5e6a2020-04-14 02:34:38 +0200752 if ((!mv88e6xxx_port_ppu_updates(chip, port) ||
Chris Packham4efe76622020-11-24 17:34:37 +1300753 mode == MLO_AN_FIXED) && ops->port_sync_link)
754 err = ops->port_sync_link(chip, port, mode, false);
Russell King5d5b2312020-03-14 10:16:03 +0000755 mv88e6xxx_reg_unlock(chip);
Russell King30c4a5b2020-02-26 10:23:51 +0000756
Russell King5d5b2312020-03-14 10:16:03 +0000757 if (err)
758 dev_err(chip->dev,
759 "p%d: failed to force MAC link down\n", port);
Russell Kingc9a23562018-05-10 13:17:35 -0700760}
761
762static void mv88e6xxx_mac_link_up(struct dsa_switch *ds, int port,
763 unsigned int mode, phy_interface_t interface,
Russell King5b502a72020-02-26 10:23:46 +0000764 struct phy_device *phydev,
765 int speed, int duplex,
766 bool tx_pause, bool rx_pause)
Russell Kingc9a23562018-05-10 13:17:35 -0700767{
Russell King30c4a5b2020-02-26 10:23:51 +0000768 struct mv88e6xxx_chip *chip = ds->priv;
769 const struct mv88e6xxx_ops *ops;
770 int err = 0;
771
772 ops = chip->info->ops;
773
Russell King5d5b2312020-03-14 10:16:03 +0000774 mv88e6xxx_reg_lock(chip);
Andrew Lunn34b5e6a2020-04-14 02:34:38 +0200775 if (!mv88e6xxx_port_ppu_updates(chip, port) || mode == MLO_AN_FIXED) {
Russell King30c4a5b2020-02-26 10:23:51 +0000776 /* FIXME: for an automedia port, should we force the link
777 * down here - what if the link comes up due to "other" media
778 * while we're bringing the port up, how is the exclusivity
Russell Kinga5a68582020-03-14 10:15:43 +0000779 * handled in the Marvell hardware? E.g. port 2 on 88E6390
Russell King30c4a5b2020-02-26 10:23:51 +0000780 * shared between internal PHY and Serdes.
781 */
Russell Kinga5a68582020-03-14 10:15:43 +0000782 err = mv88e6xxx_serdes_pcs_link_up(chip, port, mode, speed,
783 duplex);
784 if (err)
785 goto error;
786
Russell Kingf365c6f2020-03-14 10:15:53 +0000787 if (ops->port_set_speed_duplex) {
788 err = ops->port_set_speed_duplex(chip, port,
789 speed, duplex);
Russell King30c4a5b2020-02-26 10:23:51 +0000790 if (err && err != -EOPNOTSUPP)
791 goto error;
792 }
793
Chris Packham4efe76622020-11-24 17:34:37 +1300794 if (ops->port_sync_link)
795 err = ops->port_sync_link(chip, port, mode, true);
Russell King30c4a5b2020-02-26 10:23:51 +0000796 }
Russell King5d5b2312020-03-14 10:16:03 +0000797error:
798 mv88e6xxx_reg_unlock(chip);
799
800 if (err && err != -EOPNOTSUPP)
801 dev_err(ds->dev,
802 "p%d: failed to configure MAC link up\n", port);
Russell Kingc9a23562018-05-10 13:17:35 -0700803}
804
Andrew Lunna605a0f2016-11-21 23:26:58 +0100805static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000806{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100807 if (!chip->info->ops->stats_snapshot)
808 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000809
Andrew Lunna605a0f2016-11-21 23:26:58 +0100810 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000811}
812
Andrew Lunne413e7e2015-04-02 04:06:38 +0200813static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100814 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
815 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
816 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
817 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
818 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
819 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
820 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
821 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
822 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
823 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
824 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
825 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
826 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
827 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
828 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
829 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
830 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
831 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
832 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
833 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
834 { "single", 4, 0x14, STATS_TYPE_BANK0, },
835 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
836 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
837 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
838 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
839 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
840 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
841 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
842 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
843 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
844 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
845 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
846 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
847 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
848 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
849 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
850 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
851 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
852 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
853 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
854 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
855 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
856 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
857 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
858 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
859 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
860 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
861 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
862 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
863 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
864 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
865 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
866 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
867 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
868 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
869 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
870 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
871 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
872 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200873};
874
Vivien Didelotfad09c72016-06-21 12:28:20 -0400875static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100876 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100877 int port, u16 bank1_select,
878 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200879{
Andrew Lunn80c46272015-06-20 18:42:30 +0200880 u32 low;
881 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100882 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200883 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200884 u64 value;
885
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100886 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100887 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200888 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
889 if (err)
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800890 return U64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200891
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200892 low = reg;
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100893 if (s->size == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200894 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
895 if (err)
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800896 return U64_MAX;
Rasmus Villemoes84b3fd12019-05-29 07:02:11 +0000897 low |= ((u32)reg) << 16;
Andrew Lunn80c46272015-06-20 18:42:30 +0200898 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100899 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100900 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100901 reg = bank1_select;
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -0500902 fallthrough;
Andrew Lunndfafe442016-11-21 23:27:02 +0100903 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100904 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100905 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100906 if (s->size == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100907 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Gustavo A. R. Silva9fc3e4d2017-05-11 22:11:29 -0500908 break;
909 default:
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800910 return U64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200911 }
Andrew Lunn6e46e2d2019-02-28 18:14:03 +0100912 value = (((u64)high) << 32) | low;
Andrew Lunn80c46272015-06-20 18:42:30 +0200913 return value;
914}
915
Andrew Lunn436fe172018-03-01 02:02:29 +0100916static int mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
917 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100918{
919 struct mv88e6xxx_hw_stat *stat;
920 int i, j;
921
922 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
923 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100924 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100925 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
926 ETH_GSTRING_LEN);
927 j++;
928 }
929 }
Andrew Lunn436fe172018-03-01 02:02:29 +0100930
931 return j;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100932}
933
Andrew Lunn436fe172018-03-01 02:02:29 +0100934static int mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
935 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100936{
Andrew Lunn436fe172018-03-01 02:02:29 +0100937 return mv88e6xxx_stats_get_strings(chip, data,
938 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
Andrew Lunndfafe442016-11-21 23:27:02 +0100939}
940
Rasmus Villemoes1f718362019-06-04 07:34:32 +0000941static int mv88e6250_stats_get_strings(struct mv88e6xxx_chip *chip,
942 uint8_t *data)
943{
944 return mv88e6xxx_stats_get_strings(chip, data, STATS_TYPE_BANK0);
945}
946
Andrew Lunn436fe172018-03-01 02:02:29 +0100947static int mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
948 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100949{
Andrew Lunn436fe172018-03-01 02:02:29 +0100950 return mv88e6xxx_stats_get_strings(chip, data,
951 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
Andrew Lunndfafe442016-11-21 23:27:02 +0100952}
953
Andrew Lunn65f60e42018-03-28 23:50:28 +0200954static const uint8_t *mv88e6xxx_atu_vtu_stats_strings[] = {
955 "atu_member_violation",
956 "atu_miss_violation",
957 "atu_full_violation",
958 "vtu_member_violation",
959 "vtu_miss_violation",
960};
961
962static void mv88e6xxx_atu_vtu_get_strings(uint8_t *data)
963{
964 unsigned int i;
965
966 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings); i++)
967 strlcpy(data + i * ETH_GSTRING_LEN,
968 mv88e6xxx_atu_vtu_stats_strings[i],
969 ETH_GSTRING_LEN);
970}
971
Andrew Lunndfafe442016-11-21 23:27:02 +0100972static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
Florian Fainelli89f09042018-04-25 12:12:50 -0700973 u32 stringset, uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100974{
Vivien Didelot04bed142016-08-31 18:06:13 -0400975 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +0100976 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100977
Florian Fainelli89f09042018-04-25 12:12:50 -0700978 if (stringset != ETH_SS_STATS)
979 return;
980
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000981 mv88e6xxx_reg_lock(chip);
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100982
Andrew Lunndfafe442016-11-21 23:27:02 +0100983 if (chip->info->ops->stats_get_strings)
Andrew Lunn436fe172018-03-01 02:02:29 +0100984 count = chip->info->ops->stats_get_strings(chip, data);
985
986 if (chip->info->ops->serdes_get_strings) {
987 data += count * ETH_GSTRING_LEN;
Andrew Lunn65f60e42018-03-28 23:50:28 +0200988 count = chip->info->ops->serdes_get_strings(chip, port, data);
Andrew Lunn436fe172018-03-01 02:02:29 +0100989 }
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100990
Andrew Lunn65f60e42018-03-28 23:50:28 +0200991 data += count * ETH_GSTRING_LEN;
992 mv88e6xxx_atu_vtu_get_strings(data);
993
Rasmus Villemoesc9acece2019-06-20 13:50:42 +0000994 mv88e6xxx_reg_unlock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +0100995}
996
997static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
998 int types)
999{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +01001000 struct mv88e6xxx_hw_stat *stat;
1001 int i, j;
1002
1003 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
1004 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +01001005 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +01001006 j++;
1007 }
1008 return j;
1009}
1010
Andrew Lunndfafe442016-11-21 23:27:02 +01001011static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
1012{
1013 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
1014 STATS_TYPE_PORT);
1015}
1016
Rasmus Villemoes1f718362019-06-04 07:34:32 +00001017static int mv88e6250_stats_get_sset_count(struct mv88e6xxx_chip *chip)
1018{
1019 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0);
1020}
1021
Andrew Lunndfafe442016-11-21 23:27:02 +01001022static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
1023{
1024 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
1025 STATS_TYPE_BANK1);
1026}
1027
Florian Fainelli89f09042018-04-25 12:12:50 -07001028static int mv88e6xxx_get_sset_count(struct dsa_switch *ds, int port, int sset)
Andrew Lunndfafe442016-11-21 23:27:02 +01001029{
1030 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +01001031 int serdes_count = 0;
1032 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +01001033
Florian Fainelli89f09042018-04-25 12:12:50 -07001034 if (sset != ETH_SS_STATS)
1035 return 0;
1036
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001037 mv88e6xxx_reg_lock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +01001038 if (chip->info->ops->stats_get_sset_count)
Andrew Lunn436fe172018-03-01 02:02:29 +01001039 count = chip->info->ops->stats_get_sset_count(chip);
1040 if (count < 0)
1041 goto out;
1042
1043 if (chip->info->ops->serdes_get_sset_count)
1044 serdes_count = chip->info->ops->serdes_get_sset_count(chip,
1045 port);
Andrew Lunn65f60e42018-03-28 23:50:28 +02001046 if (serdes_count < 0) {
Andrew Lunn436fe172018-03-01 02:02:29 +01001047 count = serdes_count;
Andrew Lunn65f60e42018-03-28 23:50:28 +02001048 goto out;
1049 }
1050 count += serdes_count;
1051 count += ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings);
1052
Andrew Lunn436fe172018-03-01 02:02:29 +01001053out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001054 mv88e6xxx_reg_unlock(chip);
Andrew Lunndfafe442016-11-21 23:27:02 +01001055
Andrew Lunn436fe172018-03-01 02:02:29 +01001056 return count;
Andrew Lunndfafe442016-11-21 23:27:02 +01001057}
1058
Andrew Lunn436fe172018-03-01 02:02:29 +01001059static int mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1060 uint64_t *data, int types,
1061 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +01001062{
1063 struct mv88e6xxx_hw_stat *stat;
1064 int i, j;
1065
1066 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
1067 stat = &mv88e6xxx_hw_stats[i];
1068 if (stat->type & types) {
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001069 mv88e6xxx_reg_lock(chip);
Andrew Lunne0d8b612016-11-21 23:27:04 +01001070 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
1071 bank1_select,
1072 histogram);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001073 mv88e6xxx_reg_unlock(chip);
Andrew Lunn377cda12018-02-15 14:38:34 +01001074
Andrew Lunn052f9472016-11-21 23:27:03 +01001075 j++;
1076 }
1077 }
Andrew Lunn436fe172018-03-01 02:02:29 +01001078 return j;
Andrew Lunn052f9472016-11-21 23:27:03 +01001079}
1080
Andrew Lunn436fe172018-03-01 02:02:29 +01001081static int mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1082 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +01001083{
1084 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +01001085 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
Vivien Didelot57d1ef32017-06-15 12:14:05 -04001086 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +01001087}
1088
Rasmus Villemoes1f718362019-06-04 07:34:32 +00001089static int mv88e6250_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1090 uint64_t *data)
1091{
1092 return mv88e6xxx_stats_get_stats(chip, port, data, STATS_TYPE_BANK0,
1093 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
1094}
1095
Andrew Lunn436fe172018-03-01 02:02:29 +01001096static int mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1097 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +01001098{
1099 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +01001100 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -04001101 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
1102 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunne0d8b612016-11-21 23:27:04 +01001103}
1104
Andrew Lunn436fe172018-03-01 02:02:29 +01001105static int mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
1106 uint64_t *data)
Andrew Lunne0d8b612016-11-21 23:27:04 +01001107{
1108 return mv88e6xxx_stats_get_stats(chip, port, data,
1109 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -04001110 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
1111 0);
Andrew Lunn052f9472016-11-21 23:27:03 +01001112}
1113
Andrew Lunn65f60e42018-03-28 23:50:28 +02001114static void mv88e6xxx_atu_vtu_get_stats(struct mv88e6xxx_chip *chip, int port,
1115 uint64_t *data)
1116{
1117 *data++ = chip->ports[port].atu_member_violation;
1118 *data++ = chip->ports[port].atu_miss_violation;
1119 *data++ = chip->ports[port].atu_full_violation;
1120 *data++ = chip->ports[port].vtu_member_violation;
1121 *data++ = chip->ports[port].vtu_miss_violation;
1122}
1123
Andrew Lunn052f9472016-11-21 23:27:03 +01001124static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
1125 uint64_t *data)
1126{
Andrew Lunn436fe172018-03-01 02:02:29 +01001127 int count = 0;
1128
Andrew Lunn052f9472016-11-21 23:27:03 +01001129 if (chip->info->ops->stats_get_stats)
Andrew Lunn436fe172018-03-01 02:02:29 +01001130 count = chip->info->ops->stats_get_stats(chip, port, data);
1131
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001132 mv88e6xxx_reg_lock(chip);
Andrew Lunn436fe172018-03-01 02:02:29 +01001133 if (chip->info->ops->serdes_get_stats) {
1134 data += count;
Andrew Lunn65f60e42018-03-28 23:50:28 +02001135 count = chip->info->ops->serdes_get_stats(chip, port, data);
Andrew Lunn436fe172018-03-01 02:02:29 +01001136 }
Andrew Lunn65f60e42018-03-28 23:50:28 +02001137 data += count;
1138 mv88e6xxx_atu_vtu_get_stats(chip, port, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001139 mv88e6xxx_reg_unlock(chip);
Andrew Lunn052f9472016-11-21 23:27:03 +01001140}
1141
Vivien Didelotf81ec902016-05-09 13:22:58 -04001142static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
1143 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001144{
Vivien Didelot04bed142016-08-31 18:06:13 -04001145 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001146 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001147
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001148 mv88e6xxx_reg_lock(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001149
Andrew Lunna605a0f2016-11-21 23:26:58 +01001150 ret = mv88e6xxx_stats_snapshot(chip, port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001151 mv88e6xxx_reg_unlock(chip);
Andrew Lunn377cda12018-02-15 14:38:34 +01001152
1153 if (ret < 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001154 return;
Andrew Lunn052f9472016-11-21 23:27:03 +01001155
1156 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001157
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001158}
Ben Hutchings98e67302011-11-25 14:36:19 +00001159
Vivien Didelotf81ec902016-05-09 13:22:58 -04001160static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001161{
Andrew Lunn0d30bbd2020-02-16 18:54:13 +01001162 struct mv88e6xxx_chip *chip = ds->priv;
1163 int len;
1164
1165 len = 32 * sizeof(u16);
1166 if (chip->info->ops->serdes_get_regs_len)
1167 len += chip->info->ops->serdes_get_regs_len(chip, port);
1168
1169 return len;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001170}
1171
Vivien Didelotf81ec902016-05-09 13:22:58 -04001172static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
1173 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001174{
Vivien Didelot04bed142016-08-31 18:06:13 -04001175 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001176 int err;
1177 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001178 u16 *p = _p;
1179 int i;
1180
Vivien Didelota5f39322018-12-17 16:05:21 -05001181 regs->version = chip->info->prod_num;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001182
1183 memset(p, 0xff, 32 * sizeof(u16));
1184
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001185 mv88e6xxx_reg_lock(chip);
Vivien Didelot23062512016-05-09 13:22:45 -04001186
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001187 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001188
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001189 err = mv88e6xxx_port_read(chip, port, i, &reg);
1190 if (!err)
1191 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001192 }
Vivien Didelot23062512016-05-09 13:22:45 -04001193
Andrew Lunn0d30bbd2020-02-16 18:54:13 +01001194 if (chip->info->ops->serdes_get_regs)
1195 chip->info->ops->serdes_get_regs(chip, port, &p[i]);
1196
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001197 mv88e6xxx_reg_unlock(chip);
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001198}
1199
Vivien Didelot08f50062017-08-01 16:32:41 -04001200static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
1201 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001202{
Vivien Didelot5480db62017-08-01 16:32:40 -04001203 /* Nothing to do on the port's MAC */
1204 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001205}
1206
Vivien Didelot08f50062017-08-01 16:32:41 -04001207static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
1208 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001209{
Vivien Didelot5480db62017-08-01 16:32:40 -04001210 /* Nothing to do on the port's MAC */
1211 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001212}
1213
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001214/* Mask of the local ports allowed to receive frames from a given fabric port */
Vivien Didelote5887a22017-03-30 17:37:11 -04001215static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001216{
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001217 struct dsa_switch *ds = chip->ds;
1218 struct dsa_switch_tree *dst = ds->dst;
Vivien Didelote5887a22017-03-30 17:37:11 -04001219 struct net_device *br;
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001220 struct dsa_port *dp;
1221 bool found = false;
Vivien Didelote5887a22017-03-30 17:37:11 -04001222 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001223
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001224 list_for_each_entry(dp, &dst->ports, list) {
1225 if (dp->ds->index == dev && dp->index == port) {
1226 found = true;
1227 break;
1228 }
1229 }
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001230
Vivien Didelote5887a22017-03-30 17:37:11 -04001231 /* Prevent frames from unknown switch or port */
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001232 if (!found)
Vivien Didelote5887a22017-03-30 17:37:11 -04001233 return 0;
1234
1235 /* Frames from DSA links and CPU ports can egress any local port */
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001236 if (dp->type == DSA_PORT_TYPE_CPU || dp->type == DSA_PORT_TYPE_DSA)
Vivien Didelote5887a22017-03-30 17:37:11 -04001237 return mv88e6xxx_port_mask(chip);
1238
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001239 br = dp->bridge_dev;
Vivien Didelote5887a22017-03-30 17:37:11 -04001240 pvlan = 0;
1241
1242 /* Frames from user ports can egress any local DSA links and CPU ports,
1243 * as well as any local member of their bridge group.
1244 */
Vivien Didelot9dc8b132019-10-21 16:51:26 -04001245 list_for_each_entry(dp, &dst->ports, list)
1246 if (dp->ds == ds &&
1247 (dp->type == DSA_PORT_TYPE_CPU ||
1248 dp->type == DSA_PORT_TYPE_DSA ||
1249 (br && dp->bridge_dev == br)))
1250 pvlan |= BIT(dp->index);
Vivien Didelote5887a22017-03-30 17:37:11 -04001251
1252 return pvlan;
1253}
1254
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001255static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -04001256{
1257 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001258
1259 /* prevent frames from going back out of the port they came in on */
1260 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001261
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001262 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001263}
1264
Vivien Didelotf81ec902016-05-09 13:22:58 -04001265static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1266 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001267{
Vivien Didelot04bed142016-08-31 18:06:13 -04001268 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot553eb542016-05-13 20:38:23 -04001269 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001270
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001271 mv88e6xxx_reg_lock(chip);
Vivien Didelotf894c292017-06-08 18:34:10 -04001272 err = mv88e6xxx_port_set_state(chip, port, state);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001273 mv88e6xxx_reg_unlock(chip);
Vivien Didelot553eb542016-05-13 20:38:23 -04001274
1275 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001276 dev_err(ds->dev, "p%d: failed to update state\n", port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001277}
1278
Vivien Didelot93e18d62018-05-11 17:16:35 -04001279static int mv88e6xxx_pri_setup(struct mv88e6xxx_chip *chip)
1280{
1281 int err;
1282
1283 if (chip->info->ops->ieee_pri_map) {
1284 err = chip->info->ops->ieee_pri_map(chip);
1285 if (err)
1286 return err;
1287 }
1288
1289 if (chip->info->ops->ip_pri_map) {
1290 err = chip->info->ops->ip_pri_map(chip);
1291 if (err)
1292 return err;
1293 }
1294
1295 return 0;
1296}
1297
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001298static int mv88e6xxx_devmap_setup(struct mv88e6xxx_chip *chip)
1299{
Vivien Didelotc5f51762019-10-30 22:09:13 -04001300 struct dsa_switch *ds = chip->ds;
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001301 int target, port;
1302 int err;
1303
1304 if (!chip->info->global2_addr)
1305 return 0;
1306
1307 /* Initialize the routing port to the 32 possible target devices */
1308 for (target = 0; target < 32; target++) {
Vivien Didelotc5f51762019-10-30 22:09:13 -04001309 port = dsa_routing_port(ds, target);
1310 if (port == ds->num_ports)
1311 port = 0x1f;
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001312
1313 err = mv88e6xxx_g2_device_mapping_write(chip, target, port);
1314 if (err)
1315 return err;
1316 }
1317
Vivien Didelot02317e62018-05-09 11:38:49 -04001318 if (chip->info->ops->set_cascade_port) {
1319 port = MV88E6XXX_CASCADE_PORT_MULTIPLE;
1320 err = chip->info->ops->set_cascade_port(chip, port);
1321 if (err)
1322 return err;
1323 }
1324
Vivien Didelot23c98912018-05-09 11:38:50 -04001325 err = mv88e6xxx_g1_set_device_number(chip, chip->ds->index);
1326 if (err)
1327 return err;
1328
Vivien Didelotc7f047b2018-04-26 21:56:45 -04001329 return 0;
1330}
1331
Vivien Didelotb28f8722018-04-26 21:56:44 -04001332static int mv88e6xxx_trunk_setup(struct mv88e6xxx_chip *chip)
1333{
1334 /* Clear all trunk masks and mapping */
1335 if (chip->info->global2_addr)
1336 return mv88e6xxx_g2_trunk_clear(chip);
1337
1338 return 0;
1339}
1340
Vivien Didelot9e5baf92018-05-09 11:38:51 -04001341static int mv88e6xxx_rmu_setup(struct mv88e6xxx_chip *chip)
1342{
1343 if (chip->info->ops->rmu_disable)
1344 return chip->info->ops->rmu_disable(chip);
1345
1346 return 0;
1347}
1348
Vivien Didelot9e907d72017-07-17 13:03:43 -04001349static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
1350{
1351 if (chip->info->ops->pot_clear)
1352 return chip->info->ops->pot_clear(chip);
1353
1354 return 0;
1355}
1356
Vivien Didelot51c901a2017-07-17 13:03:41 -04001357static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
1358{
1359 if (chip->info->ops->mgmt_rsvd2cpu)
1360 return chip->info->ops->mgmt_rsvd2cpu(chip);
1361
1362 return 0;
1363}
1364
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001365static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
1366{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001367 int err;
1368
Vivien Didelotdaefc942017-03-11 16:12:54 -05001369 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
1370 if (err)
1371 return err;
1372
Rasmus Villemoes49506a92020-12-10 12:06:44 +01001373 /* The chips that have a "learn2all" bit in Global1, ATU
1374 * Control are precisely those whose port registers have a
1375 * Message Port bit in Port Control 1 and hence implement
1376 * ->port_setup_message_port.
1377 */
1378 if (chip->info->ops->port_setup_message_port) {
1379 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
1380 if (err)
1381 return err;
1382 }
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001383
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001384 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
1385}
1386
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04001387static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
1388{
1389 int port;
1390 int err;
1391
1392 if (!chip->info->ops->irl_init_all)
1393 return 0;
1394
1395 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1396 /* Disable ingress rate limiting by resetting all per port
1397 * ingress rate limit resources to their initial state.
1398 */
1399 err = chip->info->ops->irl_init_all(chip, port);
1400 if (err)
1401 return err;
1402 }
1403
1404 return 0;
1405}
1406
Vivien Didelot04a69a12017-10-13 14:18:05 -04001407static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
1408{
1409 if (chip->info->ops->set_switch_mac) {
1410 u8 addr[ETH_ALEN];
1411
1412 eth_random_addr(addr);
1413
1414 return chip->info->ops->set_switch_mac(chip, addr);
1415 }
1416
1417 return 0;
1418}
1419
Vivien Didelot17a15942017-03-30 17:37:09 -04001420static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
1421{
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01001422 struct dsa_switch_tree *dst = chip->ds->dst;
1423 struct dsa_switch *ds;
1424 struct dsa_port *dp;
Vivien Didelot17a15942017-03-30 17:37:09 -04001425 u16 pvlan = 0;
1426
1427 if (!mv88e6xxx_has_pvt(chip))
Vivien Didelotd14939b2019-10-21 16:51:25 -04001428 return 0;
Vivien Didelot17a15942017-03-30 17:37:09 -04001429
1430 /* Skip the local source device, which uses in-chip port VLAN */
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01001431 if (dev != chip->ds->index) {
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001432 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -04001433
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01001434 ds = dsa_switch_find(dst->index, dev);
1435 dp = ds ? dsa_to_port(ds, port) : NULL;
1436 if (dp && dp->lag_dev) {
1437 /* As the PVT is used to limit flooding of
1438 * FORWARD frames, which use the LAG ID as the
1439 * source port, we must translate dev/port to
1440 * the special "LAG device" in the PVT, using
1441 * the LAG ID as the port number.
1442 */
1443 dev = MV88E6XXX_G2_PVT_ADRR_DEV_TRUNK;
1444 port = dsa_lag_id(dst, dp->lag_dev);
1445 }
1446 }
1447
Vivien Didelot17a15942017-03-30 17:37:09 -04001448 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
1449}
1450
Vivien Didelot81228992017-03-30 17:37:08 -04001451static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
1452{
Vivien Didelot17a15942017-03-30 17:37:09 -04001453 int dev, port;
1454 int err;
1455
Vivien Didelot81228992017-03-30 17:37:08 -04001456 if (!mv88e6xxx_has_pvt(chip))
1457 return 0;
1458
1459 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
1460 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
1461 */
Vivien Didelot17a15942017-03-30 17:37:09 -04001462 err = mv88e6xxx_g2_misc_4_bit_port(chip);
1463 if (err)
1464 return err;
1465
1466 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
1467 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
1468 err = mv88e6xxx_pvt_map(chip, dev, port);
1469 if (err)
1470 return err;
1471 }
1472 }
1473
1474 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -04001475}
1476
Vivien Didelot749efcb2016-09-22 16:49:24 -04001477static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1478{
1479 struct mv88e6xxx_chip *chip = ds->priv;
1480 int err;
1481
Tobias Waldekranzffcec3f2021-03-18 20:25:34 +01001482 if (dsa_to_port(ds, port)->lag_dev)
1483 /* Hardware is incapable of fast-aging a LAG through a
1484 * regular ATU move operation. Until we have something
1485 * more fancy in place this is a no-op.
1486 */
1487 return;
1488
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001489 mv88e6xxx_reg_lock(chip);
Vivien Didelote606ca32017-03-11 16:12:55 -05001490 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001491 mv88e6xxx_reg_unlock(chip);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001492
1493 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001494 dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001495}
1496
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001497static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
1498{
Tobias Waldekranze545f862020-11-10 19:57:20 +01001499 if (!mv88e6xxx_max_vid(chip))
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001500 return 0;
1501
1502 return mv88e6xxx_g1_vtu_flush(chip);
1503}
1504
Vivien Didelotf1394b782017-05-01 14:05:22 -04001505static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1506 struct mv88e6xxx_vtu_entry *entry)
1507{
1508 if (!chip->info->ops->vtu_getnext)
1509 return -EOPNOTSUPP;
1510
1511 return chip->info->ops->vtu_getnext(chip, entry);
1512}
1513
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01001514static int mv88e6xxx_vtu_walk(struct mv88e6xxx_chip *chip,
1515 int (*cb)(struct mv88e6xxx_chip *chip,
1516 const struct mv88e6xxx_vtu_entry *entry,
1517 void *priv),
1518 void *priv)
1519{
1520 struct mv88e6xxx_vtu_entry entry = {
1521 .vid = mv88e6xxx_max_vid(chip),
1522 .valid = false,
1523 };
1524 int err;
1525
1526 if (!chip->info->ops->vtu_getnext)
1527 return -EOPNOTSUPP;
1528
1529 do {
1530 err = chip->info->ops->vtu_getnext(chip, &entry);
1531 if (err)
1532 return err;
1533
1534 if (!entry.valid)
1535 break;
1536
1537 err = cb(chip, &entry, priv);
1538 if (err)
1539 return err;
1540 } while (entry.vid < mv88e6xxx_max_vid(chip));
1541
1542 return 0;
1543}
1544
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001545static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1546 struct mv88e6xxx_vtu_entry *entry)
1547{
1548 if (!chip->info->ops->vtu_loadpurge)
1549 return -EOPNOTSUPP;
1550
1551 return chip->info->ops->vtu_loadpurge(chip, entry);
1552}
1553
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01001554static int mv88e6xxx_fid_map_vlan(struct mv88e6xxx_chip *chip,
1555 const struct mv88e6xxx_vtu_entry *entry,
1556 void *_fid_bitmap)
1557{
1558 unsigned long *fid_bitmap = _fid_bitmap;
1559
1560 set_bit(entry->fid, fid_bitmap);
1561 return 0;
1562}
1563
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001564int mv88e6xxx_fid_map(struct mv88e6xxx_chip *chip, unsigned long *fid_bitmap)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001565{
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001566 int i, err;
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001567 u16 fid;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001568
1569 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1570
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001571 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001572 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001573 err = mv88e6xxx_port_get_fid(chip, i, &fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001574 if (err)
1575 return err;
1576
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001577 set_bit(fid, fid_bitmap);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001578 }
1579
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001580 /* Set every FID bit used by the VLAN entries */
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01001581 return mv88e6xxx_vtu_walk(chip, mv88e6xxx_fid_map_vlan, fid_bitmap);
Andrew Lunn90b6dbd2020-09-18 21:11:06 +02001582}
1583
1584static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1585{
1586 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1587 int err;
1588
1589 err = mv88e6xxx_fid_map(chip, fid_bitmap);
1590 if (err)
1591 return err;
1592
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001593 /* The reset value 0x000 is used to indicate that multiple address
1594 * databases are not needed. Return the next positive available.
1595 */
1596 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001597 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001598 return -ENOSPC;
1599
1600 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001601 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001602}
1603
Vivien Didelotda9c3592016-02-12 12:09:40 -05001604static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001605 u16 vid)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001606{
Vivien Didelot04bed142016-08-31 18:06:13 -04001607 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot425d2d32019-08-01 14:36:34 -04001608 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001609 int i, err;
1610
Vladimir Oltean3e85f582021-01-09 02:01:47 +02001611 if (!vid)
1612 return -EOPNOTSUPP;
1613
Andrew Lunndb06ae412017-09-25 23:32:20 +02001614 /* DSA and CPU ports have to be members of multiple vlans */
1615 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1616 return 0;
1617
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001618 vlan.vid = vid - 1;
Vivien Didelot425d2d32019-08-01 14:36:34 -04001619 vlan.valid = false;
1620
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001621 err = mv88e6xxx_vtu_getnext(chip, &vlan);
1622 if (err)
1623 return err;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001624
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001625 if (!vlan.valid)
1626 return 0;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001627
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001628 if (vlan.vid != vid)
1629 return 0;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001630
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001631 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1632 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1633 continue;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001634
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001635 if (!dsa_to_port(ds, i)->slave)
1636 continue;
Andrew Lunn66e28092016-12-11 21:07:19 +01001637
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001638 if (vlan.member[i] ==
1639 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1640 continue;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001641
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001642 if (dsa_to_port(ds, i)->bridge_dev ==
1643 dsa_to_port(ds, port)->bridge_dev)
1644 break; /* same bridge, check next VLAN */
Vivien Didelotda9c3592016-02-12 12:09:40 -05001645
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001646 if (!dsa_to_port(ds, i)->bridge_dev)
1647 continue;
Andrew Lunn66e28092016-12-11 21:07:19 +01001648
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001649 dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n",
1650 port, vlan.vid, i,
1651 netdev_name(dsa_to_port(ds, i)->bridge_dev));
1652 return -EOPNOTSUPP;
1653 }
Vivien Didelotda9c3592016-02-12 12:09:40 -05001654
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001655 return 0;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001656}
1657
Vivien Didelotf81ec902016-05-09 13:22:58 -04001658static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
Vladimir Oltean89153ed2021-02-13 22:43:19 +02001659 bool vlan_filtering,
1660 struct netlink_ext_ack *extack)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001661{
Vivien Didelot04bed142016-08-31 18:06:13 -04001662 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001663 u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
1664 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001665 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001666
Vladimir Olteanbae33f22021-01-09 02:01:50 +02001667 if (!mv88e6xxx_max_vid(chip))
1668 return -EOPNOTSUPP;
Vivien Didelot54d77b52016-05-09 13:22:47 -04001669
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001670 mv88e6xxx_reg_lock(chip);
Vivien Didelot385a0992016-11-04 03:23:31 +01001671 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00001672 mv88e6xxx_reg_unlock(chip);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001673
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001674 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001675}
1676
Vivien Didelot57d32312016-06-20 13:13:58 -04001677static int
1678mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
Vivien Didelot80e02362017-11-30 11:23:57 -05001679 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001680{
Vivien Didelot04bed142016-08-31 18:06:13 -04001681 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001682 int err;
1683
Tobias Waldekranze545f862020-11-10 19:57:20 +01001684 if (!mv88e6xxx_max_vid(chip))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001685 return -EOPNOTSUPP;
1686
Vivien Didelotda9c3592016-02-12 12:09:40 -05001687 /* If the requested port doesn't belong to the same bridge as the VLAN
1688 * members, do not support it (yet) and fallback to software VLAN.
1689 */
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001690 mv88e6xxx_reg_lock(chip);
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001691 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid);
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001692 mv88e6xxx_reg_unlock(chip);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001693
Vivien Didelot7095a4c2019-08-01 14:36:33 -04001694 return err;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001695}
1696
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001697static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1698 const unsigned char *addr, u16 vid,
1699 u8 state)
1700{
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001701 struct mv88e6xxx_atu_entry entry;
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001702 struct mv88e6xxx_vtu_entry vlan;
1703 u16 fid;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001704 int err;
1705
1706 /* Null VLAN ID corresponds to the port private database */
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001707 if (vid == 0) {
1708 err = mv88e6xxx_port_get_fid(chip, port, &fid);
1709 if (err)
1710 return err;
1711 } else {
1712 vlan.vid = vid - 1;
1713 vlan.valid = false;
1714
1715 err = mv88e6xxx_vtu_getnext(chip, &vlan);
1716 if (err)
1717 return err;
1718
1719 /* switchdev expects -EOPNOTSUPP to honor software VLANs */
1720 if (vlan.vid != vid || !vlan.valid)
1721 return -EOPNOTSUPP;
1722
1723 fid = vlan.fid;
1724 }
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001725
Vivien Didelotd8291a92019-09-07 16:00:47 -04001726 entry.state = 0;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001727 ether_addr_copy(entry.mac, addr);
1728 eth_addr_dec(entry.mac);
1729
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001730 err = mv88e6xxx_g1_atu_getnext(chip, fid, &entry);
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001731 if (err)
1732 return err;
1733
1734 /* Initialize a fresh ATU entry if it isn't found */
Vivien Didelotd8291a92019-09-07 16:00:47 -04001735 if (!entry.state || !ether_addr_equal(entry.mac, addr)) {
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001736 memset(&entry, 0, sizeof(entry));
1737 ether_addr_copy(entry.mac, addr);
1738 }
1739
1740 /* Purge the ATU entry only if no port is using it anymore */
Vivien Didelotd8291a92019-09-07 16:00:47 -04001741 if (!state) {
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001742 entry.portvec &= ~BIT(port);
1743 if (!entry.portvec)
Vivien Didelotd8291a92019-09-07 16:00:47 -04001744 entry.state = 0;
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001745 } else {
DENG Qingfangf72f2fb2021-01-30 21:43:34 +08001746 if (state == MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC)
1747 entry.portvec = BIT(port);
1748 else
1749 entry.portvec |= BIT(port);
1750
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001751 entry.state = state;
1752 }
1753
Vivien Didelot5ef8d242019-08-01 14:36:35 -04001754 return mv88e6xxx_g1_atu_loadpurge(chip, fid, &entry);
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001755}
1756
Vivien Didelotda7dc872019-09-07 16:00:49 -04001757static int mv88e6xxx_policy_apply(struct mv88e6xxx_chip *chip, int port,
1758 const struct mv88e6xxx_policy *policy)
1759{
1760 enum mv88e6xxx_policy_mapping mapping = policy->mapping;
1761 enum mv88e6xxx_policy_action action = policy->action;
1762 const u8 *addr = policy->addr;
1763 u16 vid = policy->vid;
1764 u8 state;
1765 int err;
1766 int id;
1767
1768 if (!chip->info->ops->port_set_policy)
1769 return -EOPNOTSUPP;
1770
1771 switch (mapping) {
1772 case MV88E6XXX_POLICY_MAPPING_DA:
1773 case MV88E6XXX_POLICY_MAPPING_SA:
1774 if (action == MV88E6XXX_POLICY_ACTION_NORMAL)
1775 state = 0; /* Dissociate the port and address */
1776 else if (action == MV88E6XXX_POLICY_ACTION_DISCARD &&
1777 is_multicast_ether_addr(addr))
1778 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC_POLICY;
1779 else if (action == MV88E6XXX_POLICY_ACTION_DISCARD &&
1780 is_unicast_ether_addr(addr))
1781 state = MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC_POLICY;
1782 else
1783 return -EOPNOTSUPP;
1784
1785 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1786 state);
1787 if (err)
1788 return err;
1789 break;
1790 default:
1791 return -EOPNOTSUPP;
1792 }
1793
1794 /* Skip the port's policy clearing if the mapping is still in use */
1795 if (action == MV88E6XXX_POLICY_ACTION_NORMAL)
1796 idr_for_each_entry(&chip->policies, policy, id)
1797 if (policy->port == port &&
1798 policy->mapping == mapping &&
1799 policy->action != action)
1800 return 0;
1801
1802 return chip->info->ops->port_set_policy(chip, port, mapping, action);
1803}
1804
1805static int mv88e6xxx_policy_insert(struct mv88e6xxx_chip *chip, int port,
1806 struct ethtool_rx_flow_spec *fs)
1807{
1808 struct ethhdr *mac_entry = &fs->h_u.ether_spec;
1809 struct ethhdr *mac_mask = &fs->m_u.ether_spec;
1810 enum mv88e6xxx_policy_mapping mapping;
1811 enum mv88e6xxx_policy_action action;
1812 struct mv88e6xxx_policy *policy;
1813 u16 vid = 0;
1814 u8 *addr;
1815 int err;
1816 int id;
1817
1818 if (fs->location != RX_CLS_LOC_ANY)
1819 return -EINVAL;
1820
1821 if (fs->ring_cookie == RX_CLS_FLOW_DISC)
1822 action = MV88E6XXX_POLICY_ACTION_DISCARD;
1823 else
1824 return -EOPNOTSUPP;
1825
1826 switch (fs->flow_type & ~FLOW_EXT) {
1827 case ETHER_FLOW:
1828 if (!is_zero_ether_addr(mac_mask->h_dest) &&
1829 is_zero_ether_addr(mac_mask->h_source)) {
1830 mapping = MV88E6XXX_POLICY_MAPPING_DA;
1831 addr = mac_entry->h_dest;
1832 } else if (is_zero_ether_addr(mac_mask->h_dest) &&
1833 !is_zero_ether_addr(mac_mask->h_source)) {
1834 mapping = MV88E6XXX_POLICY_MAPPING_SA;
1835 addr = mac_entry->h_source;
1836 } else {
1837 /* Cannot support DA and SA mapping in the same rule */
1838 return -EOPNOTSUPP;
1839 }
1840 break;
1841 default:
1842 return -EOPNOTSUPP;
1843 }
1844
1845 if ((fs->flow_type & FLOW_EXT) && fs->m_ext.vlan_tci) {
Andrew Lunn04844282020-07-05 21:38:08 +02001846 if (fs->m_ext.vlan_tci != htons(0xffff))
Vivien Didelotda7dc872019-09-07 16:00:49 -04001847 return -EOPNOTSUPP;
1848 vid = be16_to_cpu(fs->h_ext.vlan_tci) & VLAN_VID_MASK;
1849 }
1850
1851 idr_for_each_entry(&chip->policies, policy, id) {
1852 if (policy->port == port && policy->mapping == mapping &&
1853 policy->action == action && policy->vid == vid &&
1854 ether_addr_equal(policy->addr, addr))
1855 return -EEXIST;
1856 }
1857
1858 policy = devm_kzalloc(chip->dev, sizeof(*policy), GFP_KERNEL);
1859 if (!policy)
1860 return -ENOMEM;
1861
1862 fs->location = 0;
1863 err = idr_alloc_u32(&chip->policies, policy, &fs->location, 0xffffffff,
1864 GFP_KERNEL);
1865 if (err) {
1866 devm_kfree(chip->dev, policy);
1867 return err;
1868 }
1869
1870 memcpy(&policy->fs, fs, sizeof(*fs));
1871 ether_addr_copy(policy->addr, addr);
1872 policy->mapping = mapping;
1873 policy->action = action;
1874 policy->port = port;
1875 policy->vid = vid;
1876
1877 err = mv88e6xxx_policy_apply(chip, port, policy);
1878 if (err) {
1879 idr_remove(&chip->policies, fs->location);
1880 devm_kfree(chip->dev, policy);
1881 return err;
1882 }
1883
1884 return 0;
1885}
1886
1887static int mv88e6xxx_get_rxnfc(struct dsa_switch *ds, int port,
1888 struct ethtool_rxnfc *rxnfc, u32 *rule_locs)
1889{
1890 struct ethtool_rx_flow_spec *fs = &rxnfc->fs;
1891 struct mv88e6xxx_chip *chip = ds->priv;
1892 struct mv88e6xxx_policy *policy;
1893 int err;
1894 int id;
1895
1896 mv88e6xxx_reg_lock(chip);
1897
1898 switch (rxnfc->cmd) {
1899 case ETHTOOL_GRXCLSRLCNT:
1900 rxnfc->data = 0;
1901 rxnfc->data |= RX_CLS_LOC_SPECIAL;
1902 rxnfc->rule_cnt = 0;
1903 idr_for_each_entry(&chip->policies, policy, id)
1904 if (policy->port == port)
1905 rxnfc->rule_cnt++;
1906 err = 0;
1907 break;
1908 case ETHTOOL_GRXCLSRULE:
1909 err = -ENOENT;
1910 policy = idr_find(&chip->policies, fs->location);
1911 if (policy) {
1912 memcpy(fs, &policy->fs, sizeof(*fs));
1913 err = 0;
1914 }
1915 break;
1916 case ETHTOOL_GRXCLSRLALL:
1917 rxnfc->data = 0;
1918 rxnfc->rule_cnt = 0;
1919 idr_for_each_entry(&chip->policies, policy, id)
1920 if (policy->port == port)
1921 rule_locs[rxnfc->rule_cnt++] = id;
1922 err = 0;
1923 break;
1924 default:
1925 err = -EOPNOTSUPP;
1926 break;
1927 }
1928
1929 mv88e6xxx_reg_unlock(chip);
1930
1931 return err;
1932}
1933
1934static int mv88e6xxx_set_rxnfc(struct dsa_switch *ds, int port,
1935 struct ethtool_rxnfc *rxnfc)
1936{
1937 struct ethtool_rx_flow_spec *fs = &rxnfc->fs;
1938 struct mv88e6xxx_chip *chip = ds->priv;
1939 struct mv88e6xxx_policy *policy;
1940 int err;
1941
1942 mv88e6xxx_reg_lock(chip);
1943
1944 switch (rxnfc->cmd) {
1945 case ETHTOOL_SRXCLSRLINS:
1946 err = mv88e6xxx_policy_insert(chip, port, fs);
1947 break;
1948 case ETHTOOL_SRXCLSRLDEL:
1949 err = -ENOENT;
1950 policy = idr_remove(&chip->policies, fs->location);
1951 if (policy) {
1952 policy->action = MV88E6XXX_POLICY_ACTION_NORMAL;
1953 err = mv88e6xxx_policy_apply(chip, port, policy);
1954 devm_kfree(chip->dev, policy);
1955 }
1956 break;
1957 default:
1958 err = -EOPNOTSUPP;
1959 break;
1960 }
1961
1962 mv88e6xxx_reg_unlock(chip);
1963
1964 return err;
1965}
1966
Andrew Lunn87fa8862017-11-09 22:29:56 +01001967static int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port,
1968 u16 vid)
1969{
1970 const char broadcast[6] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
1971 u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;
1972
1973 return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state);
1974}
1975
1976static int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid)
1977{
1978 int port;
1979 int err;
1980
1981 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1982 err = mv88e6xxx_port_add_broadcast(chip, port, vid);
1983 if (err)
1984 return err;
1985 }
1986
1987 return 0;
1988}
1989
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001990static int mv88e6xxx_port_vlan_join(struct mv88e6xxx_chip *chip, int port,
Russell King933b4422020-02-26 17:14:26 +00001991 u16 vid, u8 member, bool warn)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001992{
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001993 const u8 non_member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001994 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001995 int i, err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001996
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04001997 vlan.vid = vid - 1;
1998 vlan.valid = false;
1999
2000 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002001 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002002 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002003
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04002004 if (vlan.vid != vid || !vlan.valid) {
2005 memset(&vlan, 0, sizeof(vlan));
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04002006
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04002007 err = mv88e6xxx_atu_new(chip, &vlan.fid);
2008 if (err)
2009 return err;
Andrew Lunn87fa8862017-11-09 22:29:56 +01002010
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04002011 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
2012 if (i == port)
2013 vlan.member[i] = member;
2014 else
2015 vlan.member[i] = non_member;
2016
2017 vlan.vid = vid;
2018 vlan.valid = true;
2019
2020 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
2021 if (err)
2022 return err;
2023
2024 err = mv88e6xxx_broadcast_setup(chip, vlan.vid);
2025 if (err)
2026 return err;
2027 } else if (vlan.member[port] != member) {
2028 vlan.member[port] = member;
2029
2030 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
2031 if (err)
2032 return err;
Russell King933b4422020-02-26 17:14:26 +00002033 } else if (warn) {
Vivien Didelotb1ac6fb2019-08-01 14:36:37 -04002034 dev_info(chip->dev, "p%d: already a member of VLAN %d\n",
2035 port, vid);
2036 }
2037
2038 return 0;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002039}
2040
Vladimir Oltean1958d582021-01-09 02:01:53 +02002041static int mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
Vladimir Oltean31046a52021-02-13 22:43:18 +02002042 const struct switchdev_obj_port_vlan *vlan,
2043 struct netlink_ext_ack *extack)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002044{
Vivien Didelot04bed142016-08-31 18:06:13 -04002045 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002046 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
2047 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
Russell King933b4422020-02-26 17:14:26 +00002048 bool warn;
Vivien Didelotc91498e2017-06-07 18:12:13 -04002049 u8 member;
Vladimir Oltean1958d582021-01-09 02:01:53 +02002050 int err;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002051
Vladimir Oltean1958d582021-01-09 02:01:53 +02002052 err = mv88e6xxx_port_vlan_prepare(ds, port, vlan);
2053 if (err)
2054 return err;
Vivien Didelot54d77b52016-05-09 13:22:47 -04002055
Vivien Didelotc91498e2017-06-07 18:12:13 -04002056 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002057 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04002058 else if (untagged)
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002059 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04002060 else
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002061 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04002062
Russell King933b4422020-02-26 17:14:26 +00002063 /* net/dsa/slave.c will call dsa_port_vlan_add() for the affected port
2064 * and then the CPU port. Do not warn for duplicates for the CPU port.
2065 */
2066 warn = !dsa_is_cpu_port(ds, port) && !dsa_is_dsa_port(ds, port);
2067
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002068 mv88e6xxx_reg_lock(chip);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002069
Vladimir Oltean1958d582021-01-09 02:01:53 +02002070 err = mv88e6xxx_port_vlan_join(chip, port, vlan->vid, member, warn);
2071 if (err) {
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02002072 dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
2073 vlan->vid, untagged ? 'u' : 't');
Vladimir Oltean1958d582021-01-09 02:01:53 +02002074 goto out;
2075 }
Vivien Didelot76e398a2015-11-01 12:33:55 -05002076
Vladimir Oltean1958d582021-01-09 02:01:53 +02002077 if (pvid) {
2078 err = mv88e6xxx_port_set_pvid(chip, port, vlan->vid);
2079 if (err) {
2080 dev_err(ds->dev, "p%d: failed to set PVID %d\n",
2081 port, vlan->vid);
2082 goto out;
2083 }
2084 }
2085out:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002086 mv88e6xxx_reg_unlock(chip);
Vladimir Oltean1958d582021-01-09 02:01:53 +02002087
2088 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04002089}
2090
Vivien Didelot521098922019-08-01 14:36:36 -04002091static int mv88e6xxx_port_vlan_leave(struct mv88e6xxx_chip *chip,
2092 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002093{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002094 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002095 int i, err;
2096
Vivien Didelot521098922019-08-01 14:36:36 -04002097 if (!vid)
2098 return -EOPNOTSUPP;
2099
2100 vlan.vid = vid - 1;
2101 vlan.valid = false;
2102
2103 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002104 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002105 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002106
Vivien Didelot521098922019-08-01 14:36:36 -04002107 /* If the VLAN doesn't exist in hardware or the port isn't a member,
2108 * tell switchdev that this VLAN is likely handled in software.
2109 */
2110 if (vlan.vid != vid || !vlan.valid ||
2111 vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05002112 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002113
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002114 vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002115
2116 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002117 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002118 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04002119 if (vlan.member[i] !=
2120 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002121 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002122 break;
2123 }
2124 }
2125
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002126 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002127 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002128 return err;
2129
Vivien Didelote606ca32017-03-11 16:12:55 -05002130 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002131}
2132
Vivien Didelotf81ec902016-05-09 13:22:58 -04002133static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
2134 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002135{
Vivien Didelot04bed142016-08-31 18:06:13 -04002136 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002137 int err = 0;
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02002138 u16 pvid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002139
Tobias Waldekranze545f862020-11-10 19:57:20 +01002140 if (!mv88e6xxx_max_vid(chip))
Vivien Didelot54d77b52016-05-09 13:22:47 -04002141 return -EOPNOTSUPP;
2142
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002143 mv88e6xxx_reg_lock(chip);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002144
Vivien Didelot77064f32016-11-04 03:23:30 +01002145 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002146 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002147 goto unlock;
2148
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02002149 err = mv88e6xxx_port_vlan_leave(chip, port, vlan->vid);
2150 if (err)
2151 goto unlock;
2152
2153 if (vlan->vid == pvid) {
2154 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002155 if (err)
2156 goto unlock;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002157 }
2158
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002159unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002160 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002161
2162 return err;
2163}
2164
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002165static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
2166 const unsigned char *addr, u16 vid)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002167{
Vivien Didelot04bed142016-08-31 18:06:13 -04002168 struct mv88e6xxx_chip *chip = ds->priv;
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002169 int err;
Vivien Didelot6630e232015-08-06 01:44:07 -04002170
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002171 mv88e6xxx_reg_lock(chip);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002172 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
2173 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002174 mv88e6xxx_reg_unlock(chip);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03002175
2176 return err;
David S. Millercdf09692015-08-11 12:00:37 -07002177}
2178
Vivien Didelotf81ec902016-05-09 13:22:58 -04002179static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03002180 const unsigned char *addr, u16 vid)
David S. Millercdf09692015-08-11 12:00:37 -07002181{
Vivien Didelot04bed142016-08-31 18:06:13 -04002182 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002183 int err;
David S. Millercdf09692015-08-11 12:00:37 -07002184
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002185 mv88e6xxx_reg_lock(chip);
Vivien Didelotd8291a92019-09-07 16:00:47 -04002186 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid, 0);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002187 mv88e6xxx_reg_unlock(chip);
David S. Millercdf09692015-08-11 12:00:37 -07002188
Vivien Didelot83dabd12016-08-31 11:50:04 -04002189 return err;
David S. Millercdf09692015-08-11 12:00:37 -07002190}
2191
Vivien Didelot83dabd12016-08-31 11:50:04 -04002192static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
2193 u16 fid, u16 vid, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002194 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002195{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002196 struct mv88e6xxx_atu_entry addr;
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002197 bool is_static;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002198 int err;
2199
Vivien Didelotd8291a92019-09-07 16:00:47 -04002200 addr.state = 0;
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002201 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002202
2203 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002204 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002205 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002206 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002207
Vivien Didelotd8291a92019-09-07 16:00:47 -04002208 if (!addr.state)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002209 break;
2210
Vivien Didelot01bd96c2017-03-11 16:12:57 -05002211 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002212 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002213
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002214 if (!is_unicast_ether_addr(addr.mac))
2215 continue;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002216
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002217 is_static = (addr.state ==
2218 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
2219 err = cb(addr.mac, vid, is_static, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002220 if (err)
2221 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002222 } while (!is_broadcast_ether_addr(addr.mac));
2223
2224 return err;
2225}
2226
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01002227struct mv88e6xxx_port_db_dump_vlan_ctx {
2228 int port;
2229 dsa_fdb_dump_cb_t *cb;
2230 void *data;
2231};
2232
2233static int mv88e6xxx_port_db_dump_vlan(struct mv88e6xxx_chip *chip,
2234 const struct mv88e6xxx_vtu_entry *entry,
2235 void *_data)
2236{
2237 struct mv88e6xxx_port_db_dump_vlan_ctx *ctx = _data;
2238
2239 return mv88e6xxx_port_db_dump_fid(chip, entry->fid, entry->vid,
2240 ctx->port, ctx->cb, ctx->data);
2241}
2242
Vivien Didelot83dabd12016-08-31 11:50:04 -04002243static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002244 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002245{
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01002246 struct mv88e6xxx_port_db_dump_vlan_ctx ctx = {
2247 .port = port,
2248 .cb = cb,
2249 .data = data,
2250 };
Vivien Didelot83dabd12016-08-31 11:50:04 -04002251 u16 fid;
2252 int err;
2253
2254 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002255 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002256 if (err)
2257 return err;
2258
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002259 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002260 if (err)
2261 return err;
2262
Tobias Waldekranzd89ef4b2021-03-18 20:25:35 +01002263 return mv88e6xxx_vtu_walk(chip, mv88e6xxx_port_db_dump_vlan, &ctx);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002264}
2265
Vivien Didelotf81ec902016-05-09 13:22:58 -04002266static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03002267 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelotf33475b2015-10-22 09:34:41 -04002268{
Vivien Didelot04bed142016-08-31 18:06:13 -04002269 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfcf15362019-06-12 12:42:47 -04002270 int err;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002271
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002272 mv88e6xxx_reg_lock(chip);
Vivien Didelotfcf15362019-06-12 12:42:47 -04002273 err = mv88e6xxx_port_db_dump(chip, port, cb, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002274 mv88e6xxx_reg_unlock(chip);
Vivien Didelotfcf15362019-06-12 12:42:47 -04002275
2276 return err;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002277}
2278
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002279static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
2280 struct net_device *br)
2281{
Vivien Didelotef2025e2019-10-21 16:51:27 -04002282 struct dsa_switch *ds = chip->ds;
2283 struct dsa_switch_tree *dst = ds->dst;
2284 struct dsa_port *dp;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002285 int err;
2286
Vivien Didelotef2025e2019-10-21 16:51:27 -04002287 list_for_each_entry(dp, &dst->ports, list) {
2288 if (dp->bridge_dev == br) {
2289 if (dp->ds == ds) {
2290 /* This is a local bridge group member,
2291 * remap its Port VLAN Map.
2292 */
2293 err = mv88e6xxx_port_vlan_map(chip, dp->index);
2294 if (err)
2295 return err;
2296 } else {
2297 /* This is an external bridge group member,
2298 * remap its cross-chip Port VLAN Table entry.
2299 */
2300 err = mv88e6xxx_pvt_map(chip, dp->ds->index,
2301 dp->index);
Vivien Didelote96a6e02017-03-30 17:37:13 -04002302 if (err)
2303 return err;
2304 }
2305 }
2306 }
2307
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002308 return 0;
2309}
2310
Vivien Didelotf81ec902016-05-09 13:22:58 -04002311static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05002312 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002313{
Vivien Didelot04bed142016-08-31 18:06:13 -04002314 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002315 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002316
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002317 mv88e6xxx_reg_lock(chip);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002318 err = mv88e6xxx_bridge_map(chip, br);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002319 mv88e6xxx_reg_unlock(chip);
Vivien Didelota6692752016-02-12 12:09:39 -05002320
Vivien Didelot466dfa02016-02-26 13:16:05 -05002321 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002322}
2323
Vivien Didelotf123f2f2017-01-27 15:29:41 -05002324static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
2325 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002326{
Vivien Didelot04bed142016-08-31 18:06:13 -04002327 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002328
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002329 mv88e6xxx_reg_lock(chip);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002330 if (mv88e6xxx_bridge_map(chip, br) ||
2331 mv88e6xxx_port_vlan_map(chip, port))
2332 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002333 mv88e6xxx_reg_unlock(chip);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05002334}
2335
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002336static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds,
2337 int tree_index, int sw_index,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002338 int port, struct net_device *br)
2339{
2340 struct mv88e6xxx_chip *chip = ds->priv;
2341 int err;
2342
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002343 if (tree_index != ds->dst->index)
2344 return 0;
2345
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002346 mv88e6xxx_reg_lock(chip);
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002347 err = mv88e6xxx_pvt_map(chip, sw_index, port);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002348 mv88e6xxx_reg_unlock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002349
2350 return err;
2351}
2352
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002353static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds,
2354 int tree_index, int sw_index,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002355 int port, struct net_device *br)
2356{
2357 struct mv88e6xxx_chip *chip = ds->priv;
2358
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002359 if (tree_index != ds->dst->index)
2360 return;
2361
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002362 mv88e6xxx_reg_lock(chip);
Vladimir Olteanf66a6a62020-05-10 19:37:41 +03002363 if (mv88e6xxx_pvt_map(chip, sw_index, port))
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002364 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002365 mv88e6xxx_reg_unlock(chip);
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002366}
2367
Vivien Didelot17e708b2016-12-05 17:30:27 -05002368static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
2369{
2370 if (chip->info->ops->reset)
2371 return chip->info->ops->reset(chip);
2372
2373 return 0;
2374}
2375
Vivien Didelot309eca62016-12-05 17:30:26 -05002376static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
2377{
2378 struct gpio_desc *gpiod = chip->reset;
2379
2380 /* If there is a GPIO connected to the reset pin, toggle it */
2381 if (gpiod) {
2382 gpiod_set_value_cansleep(gpiod, 1);
2383 usleep_range(10000, 20000);
2384 gpiod_set_value_cansleep(gpiod, 0);
2385 usleep_range(10000, 20000);
Andrew Lunna3dcb3e2020-11-16 08:43:01 -08002386
2387 mv88e6xxx_g1_wait_eeprom_done(chip);
Vivien Didelot309eca62016-12-05 17:30:26 -05002388 }
2389}
2390
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002391static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2392{
2393 int i, err;
2394
2395 /* Set all ports to the Disabled state */
2396 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotf894c292017-06-08 18:34:10 -04002397 err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002398 if (err)
2399 return err;
2400 }
2401
2402 /* Wait for transmit queues to drain,
2403 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
2404 */
2405 usleep_range(2000, 4000);
2406
2407 return 0;
2408}
2409
Vivien Didelotfad09c72016-06-21 12:28:20 -04002410static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04002411{
Vivien Didelota935c052016-09-29 12:21:53 -04002412 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002413
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002414 err = mv88e6xxx_disable_ports(chip);
2415 if (err)
2416 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002417
Vivien Didelot309eca62016-12-05 17:30:26 -05002418 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002419
Vivien Didelot17e708b2016-12-05 17:30:27 -05002420 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002421}
2422
Vivien Didelot43145572017-03-11 16:12:59 -05002423static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002424 enum mv88e6xxx_frame_mode frame,
2425 enum mv88e6xxx_egress_mode egress, u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01002426{
2427 int err;
2428
Vivien Didelot43145572017-03-11 16:12:59 -05002429 if (!chip->info->ops->port_set_frame_mode)
2430 return -EOPNOTSUPP;
2431
2432 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002433 if (err)
2434 return err;
2435
Vivien Didelot43145572017-03-11 16:12:59 -05002436 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
2437 if (err)
2438 return err;
2439
2440 if (chip->info->ops->port_set_ether_type)
2441 return chip->info->ops->port_set_ether_type(chip, port, etype);
2442
2443 return 0;
2444}
2445
2446static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
2447{
2448 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002449 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04002450 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05002451}
2452
2453static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
2454{
2455 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002456 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04002457 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05002458}
2459
2460static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
2461{
2462 return mv88e6xxx_set_port_mode(chip, port,
2463 MV88E6XXX_FRAME_MODE_ETHERTYPE,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04002464 MV88E6XXX_EGRESS_MODE_ETHERTYPE,
2465 ETH_P_EDSA);
Vivien Didelot43145572017-03-11 16:12:59 -05002466}
2467
2468static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
2469{
2470 if (dsa_is_dsa_port(chip->ds, port))
2471 return mv88e6xxx_set_port_mode_dsa(chip, port);
2472
Vivien Didelot2b3e9892017-10-26 11:22:54 -04002473 if (dsa_is_user_port(chip->ds, port))
Vivien Didelot43145572017-03-11 16:12:59 -05002474 return mv88e6xxx_set_port_mode_normal(chip, port);
2475
2476 /* Setup CPU port mode depending on its supported tag format */
2477 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
2478 return mv88e6xxx_set_port_mode_dsa(chip, port);
2479
2480 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
2481 return mv88e6xxx_set_port_mode_edsa(chip, port);
2482
2483 return -EINVAL;
2484}
2485
Vivien Didelotea698f42017-03-11 16:12:50 -05002486static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2487{
2488 bool message = dsa_is_dsa_port(chip->ds, port);
2489
2490 return mv88e6xxx_port_set_message_port(chip, port, message);
2491}
2492
Vivien Didelot601aeed2017-03-11 16:13:00 -05002493static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2494{
Vivien Didelot3ee50cb2017-12-05 15:34:09 -05002495 struct dsa_switch *ds = chip->ds;
David S. Miller407308f2019-06-15 13:35:29 -07002496 bool flood;
Vladimir Olteana8b659e2021-02-12 17:15:56 +02002497 int err;
Vivien Didelot601aeed2017-03-11 16:13:00 -05002498
David S. Miller407308f2019-06-15 13:35:29 -07002499 /* Upstream ports flood frames with unknown unicast or multicast DA */
2500 flood = dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port);
Vladimir Olteana8b659e2021-02-12 17:15:56 +02002501 if (chip->info->ops->port_set_ucast_flood) {
2502 err = chip->info->ops->port_set_ucast_flood(chip, port, flood);
2503 if (err)
2504 return err;
2505 }
2506 if (chip->info->ops->port_set_mcast_flood) {
2507 err = chip->info->ops->port_set_mcast_flood(chip, port, flood);
2508 if (err)
2509 return err;
2510 }
Vivien Didelot601aeed2017-03-11 16:13:00 -05002511
David S. Miller407308f2019-06-15 13:35:29 -07002512 return 0;
Vivien Didelot601aeed2017-03-11 16:13:00 -05002513}
2514
Vivien Didelot45de77f2019-08-31 16:18:36 -04002515static irqreturn_t mv88e6xxx_serdes_irq_thread_fn(int irq, void *dev_id)
2516{
2517 struct mv88e6xxx_port *mvp = dev_id;
2518 struct mv88e6xxx_chip *chip = mvp->chip;
2519 irqreturn_t ret = IRQ_NONE;
2520 int port = mvp->port;
Pavana Sharma193c5b22021-03-17 14:46:40 +01002521 int lane;
Vivien Didelot45de77f2019-08-31 16:18:36 -04002522
2523 mv88e6xxx_reg_lock(chip);
2524 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +01002525 if (lane >= 0)
Vivien Didelot45de77f2019-08-31 16:18:36 -04002526 ret = mv88e6xxx_serdes_irq_status(chip, port, lane);
2527 mv88e6xxx_reg_unlock(chip);
2528
2529 return ret;
2530}
2531
2532static int mv88e6xxx_serdes_irq_request(struct mv88e6xxx_chip *chip, int port,
Pavana Sharma193c5b22021-03-17 14:46:40 +01002533 int lane)
Vivien Didelot45de77f2019-08-31 16:18:36 -04002534{
2535 struct mv88e6xxx_port *dev_id = &chip->ports[port];
2536 unsigned int irq;
2537 int err;
2538
2539 /* Nothing to request if this SERDES port has no IRQ */
2540 irq = mv88e6xxx_serdes_irq_mapping(chip, port);
2541 if (!irq)
2542 return 0;
2543
Andrew Lunne6f2f6b2020-01-06 17:13:49 +01002544 snprintf(dev_id->serdes_irq_name, sizeof(dev_id->serdes_irq_name),
2545 "mv88e6xxx-%s-serdes-%d", dev_name(chip->dev), port);
2546
Vivien Didelot45de77f2019-08-31 16:18:36 -04002547 /* Requesting the IRQ will trigger IRQ callbacks, so release the lock */
2548 mv88e6xxx_reg_unlock(chip);
2549 err = request_threaded_irq(irq, NULL, mv88e6xxx_serdes_irq_thread_fn,
Andrew Lunne6f2f6b2020-01-06 17:13:49 +01002550 IRQF_ONESHOT, dev_id->serdes_irq_name,
2551 dev_id);
Vivien Didelot45de77f2019-08-31 16:18:36 -04002552 mv88e6xxx_reg_lock(chip);
2553 if (err)
2554 return err;
2555
2556 dev_id->serdes_irq = irq;
2557
2558 return mv88e6xxx_serdes_irq_enable(chip, port, lane);
2559}
2560
2561static int mv88e6xxx_serdes_irq_free(struct mv88e6xxx_chip *chip, int port,
Pavana Sharma193c5b22021-03-17 14:46:40 +01002562 int lane)
Vivien Didelot45de77f2019-08-31 16:18:36 -04002563{
2564 struct mv88e6xxx_port *dev_id = &chip->ports[port];
2565 unsigned int irq = dev_id->serdes_irq;
2566 int err;
2567
2568 /* Nothing to free if no IRQ has been requested */
2569 if (!irq)
2570 return 0;
2571
2572 err = mv88e6xxx_serdes_irq_disable(chip, port, lane);
2573
2574 /* Freeing the IRQ will trigger IRQ callbacks, so release the lock */
2575 mv88e6xxx_reg_unlock(chip);
2576 free_irq(irq, dev_id);
2577 mv88e6xxx_reg_lock(chip);
2578
2579 dev_id->serdes_irq = 0;
2580
2581 return err;
2582}
2583
Andrew Lunn6d917822017-05-26 01:03:21 +02002584static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
2585 bool on)
2586{
Pavana Sharma193c5b22021-03-17 14:46:40 +01002587 int lane;
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002588 int err;
Andrew Lunn6d917822017-05-26 01:03:21 +02002589
Vivien Didelotdc272f62019-08-31 16:18:33 -04002590 lane = mv88e6xxx_serdes_get_lane(chip, port);
Pavana Sharma193c5b22021-03-17 14:46:40 +01002591 if (lane < 0)
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002592 return 0;
2593
2594 if (on) {
Vivien Didelotdc272f62019-08-31 16:18:33 -04002595 err = mv88e6xxx_serdes_power_up(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002596 if (err)
2597 return err;
2598
Vivien Didelot45de77f2019-08-31 16:18:36 -04002599 err = mv88e6xxx_serdes_irq_request(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002600 } else {
Vivien Didelot45de77f2019-08-31 16:18:36 -04002601 err = mv88e6xxx_serdes_irq_free(chip, port, lane);
2602 if (err)
2603 return err;
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002604
Vivien Didelotdc272f62019-08-31 16:18:33 -04002605 err = mv88e6xxx_serdes_power_down(chip, port, lane);
Vivien Didelotfc0bc012019-08-19 16:00:53 -04002606 }
2607
2608 return err;
Andrew Lunn6d917822017-05-26 01:03:21 +02002609}
2610
Marek Behún2fda45f2021-03-17 14:46:41 +01002611static int mv88e6xxx_set_egress_port(struct mv88e6xxx_chip *chip,
2612 enum mv88e6xxx_egress_direction direction,
2613 int port)
2614{
2615 int err;
2616
2617 if (!chip->info->ops->set_egress_port)
2618 return -EOPNOTSUPP;
2619
2620 err = chip->info->ops->set_egress_port(chip, direction, port);
2621 if (err)
2622 return err;
2623
2624 if (direction == MV88E6XXX_EGRESS_DIR_INGRESS)
2625 chip->ingress_dest_port = port;
2626 else
2627 chip->egress_dest_port = port;
2628
2629 return 0;
2630}
2631
Vivien Didelotfa371c82017-12-05 15:34:10 -05002632static int mv88e6xxx_setup_upstream_port(struct mv88e6xxx_chip *chip, int port)
2633{
2634 struct dsa_switch *ds = chip->ds;
2635 int upstream_port;
2636 int err;
2637
Vivien Didelot07073c72017-12-05 15:34:13 -05002638 upstream_port = dsa_upstream_port(ds, port);
Vivien Didelotfa371c82017-12-05 15:34:10 -05002639 if (chip->info->ops->port_set_upstream_port) {
2640 err = chip->info->ops->port_set_upstream_port(chip, port,
2641 upstream_port);
2642 if (err)
2643 return err;
2644 }
2645
Vivien Didelot0ea54dd2017-12-05 15:34:11 -05002646 if (port == upstream_port) {
2647 if (chip->info->ops->set_cpu_port) {
2648 err = chip->info->ops->set_cpu_port(chip,
2649 upstream_port);
2650 if (err)
2651 return err;
2652 }
2653
Marek Behún2fda45f2021-03-17 14:46:41 +01002654 err = mv88e6xxx_set_egress_port(chip,
Iwan R Timmer5c74c542019-11-07 22:11:13 +01002655 MV88E6XXX_EGRESS_DIR_INGRESS,
2656 upstream_port);
Marek Behún2fda45f2021-03-17 14:46:41 +01002657 if (err && err != -EOPNOTSUPP)
2658 return err;
Iwan R Timmer5c74c542019-11-07 22:11:13 +01002659
Marek Behún2fda45f2021-03-17 14:46:41 +01002660 err = mv88e6xxx_set_egress_port(chip,
Iwan R Timmer5c74c542019-11-07 22:11:13 +01002661 MV88E6XXX_EGRESS_DIR_EGRESS,
2662 upstream_port);
Marek Behún2fda45f2021-03-17 14:46:41 +01002663 if (err && err != -EOPNOTSUPP)
2664 return err;
Vivien Didelot0ea54dd2017-12-05 15:34:11 -05002665 }
2666
Vivien Didelotfa371c82017-12-05 15:34:10 -05002667 return 0;
2668}
2669
Vivien Didelotfad09c72016-06-21 12:28:20 -04002670static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002671{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002672 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002673 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002674 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002675
Andrew Lunn7b898462018-08-09 15:38:47 +02002676 chip->ports[port].chip = chip;
2677 chip->ports[port].port = port;
2678
Vivien Didelotd78343d2016-11-04 03:23:36 +01002679 /* MAC Forcing register: don't force link, speed, duplex or flow control
2680 * state to any particular values on physical ports, but force the CPU
2681 * port and all DSA ports to their maximum bandwidth and full duplex.
2682 */
2683 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2684 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
2685 SPEED_MAX, DUPLEX_FULL,
Andrew Lunn54186b92018-08-09 15:38:37 +02002686 PAUSE_OFF,
Vivien Didelotd78343d2016-11-04 03:23:36 +01002687 PHY_INTERFACE_MODE_NA);
2688 else
2689 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
2690 SPEED_UNFORCED, DUPLEX_UNFORCED,
Andrew Lunn54186b92018-08-09 15:38:37 +02002691 PAUSE_ON,
Vivien Didelotd78343d2016-11-04 03:23:36 +01002692 PHY_INTERFACE_MODE_NA);
2693 if (err)
2694 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002695
2696 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2697 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2698 * tunneling, determine priority by looking at 802.1p and IP
2699 * priority fields (IP prio has precedence), and set STP state
2700 * to Forwarding.
2701 *
2702 * If this is the CPU link, use DSA or EDSA tagging depending
2703 * on which tagging mode was configured.
2704 *
2705 * If this is a link to another switch, use DSA tagging mode.
2706 *
2707 * If this is the upstream port for this switch, enable
2708 * forwarding of unknown unicasts and multicasts.
2709 */
Vivien Didelota89b433be2017-06-12 12:37:37 -04002710 reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
2711 MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
2712 MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
2713 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002714 if (err)
2715 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002716
Vivien Didelot601aeed2017-03-11 16:13:00 -05002717 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002718 if (err)
2719 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002720
Vivien Didelot601aeed2017-03-11 16:13:00 -05002721 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05002722 if (err)
2723 return err;
2724
Vivien Didelot8efdda42015-08-13 12:52:23 -04002725 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002726 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002727 * untagged frames on this port, do a destination address lookup on all
2728 * received packets as usual, disable ARP mirroring and don't send a
2729 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002730 */
Andrew Lunna23b2962017-02-04 20:15:28 +01002731 err = mv88e6xxx_port_set_map_da(chip, port);
2732 if (err)
2733 return err;
2734
Vivien Didelotfa371c82017-12-05 15:34:10 -05002735 err = mv88e6xxx_setup_upstream_port(chip, port);
2736 if (err)
2737 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002738
Andrew Lunna23b2962017-02-04 20:15:28 +01002739 err = mv88e6xxx_port_set_8021q_mode(chip, port,
Vivien Didelot81c6edb2017-06-12 12:37:41 -04002740 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
Andrew Lunna23b2962017-02-04 20:15:28 +01002741 if (err)
2742 return err;
2743
Vivien Didelotcd782652017-06-08 18:34:13 -04002744 if (chip->info->ops->port_set_jumbo_size) {
2745 err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
Andrew Lunn5f436662016-12-03 04:45:17 +01002746 if (err)
2747 return err;
2748 }
2749
Andrew Lunn54d792f2015-05-06 01:09:47 +02002750 /* Port Association Vector: when learning source addresses
2751 * of packets, add the address to the address database using
2752 * a port bitmap that has only the bit for this port set and
2753 * the other bits clear.
2754 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002755 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002756 /* Disable learning for CPU port */
2757 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002758 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002759
Vivien Didelot2a4614e2017-06-12 12:37:43 -04002760 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
2761 reg);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002762 if (err)
2763 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002764
2765 /* Egress rate control 2: disable egress rate control. */
Vivien Didelot2cb8cb12017-06-12 12:37:42 -04002766 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
2767 0x0000);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002768 if (err)
2769 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002770
Vivien Didelot08984322017-06-08 18:34:12 -04002771 if (chip->info->ops->port_pause_limit) {
2772 err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002773 if (err)
2774 return err;
2775 }
2776
Vivien Didelotc8c94892017-03-11 16:13:01 -05002777 if (chip->info->ops->port_disable_learn_limit) {
2778 err = chip->info->ops->port_disable_learn_limit(chip, port);
2779 if (err)
2780 return err;
2781 }
2782
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002783 if (chip->info->ops->port_disable_pri_override) {
2784 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002785 if (err)
2786 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01002787 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002788
Andrew Lunnef0a7312016-12-03 04:35:16 +01002789 if (chip->info->ops->port_tag_remap) {
2790 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002791 if (err)
2792 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002793 }
2794
Andrew Lunnef70b112016-12-03 04:45:18 +01002795 if (chip->info->ops->port_egress_rate_limiting) {
2796 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002797 if (err)
2798 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002799 }
2800
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02002801 if (chip->info->ops->port_setup_message_port) {
2802 err = chip->info->ops->port_setup_message_port(chip, port);
2803 if (err)
2804 return err;
2805 }
Guenter Roeckd827e882015-03-26 18:36:29 -07002806
Vivien Didelot207afda2016-04-14 14:42:09 -04002807 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002808 * database, and allow bidirectional communication between the
2809 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002810 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002811 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002812 if (err)
2813 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002814
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002815 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002816 if (err)
2817 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002818
2819 /* Default VLAN ID and priority: don't set a default VLAN
2820 * ID, and set the default packet priority to zero.
2821 */
Vivien Didelotb7929fb2017-06-12 12:37:40 -04002822 return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
Andrew Lunndbde9e62015-05-06 01:09:48 +02002823}
2824
Andrew Lunn2a550ae2020-07-11 22:32:05 +02002825static int mv88e6xxx_get_max_mtu(struct dsa_switch *ds, int port)
2826{
2827 struct mv88e6xxx_chip *chip = ds->priv;
2828
2829 if (chip->info->ops->port_set_jumbo_size)
2830 return 10240;
Chris Packham1baf0fa2020-07-24 11:21:22 +12002831 else if (chip->info->ops->set_max_frame_size)
2832 return 1632;
Andrew Lunn2a550ae2020-07-11 22:32:05 +02002833 return 1522;
2834}
2835
2836static int mv88e6xxx_change_mtu(struct dsa_switch *ds, int port, int new_mtu)
2837{
2838 struct mv88e6xxx_chip *chip = ds->priv;
2839 int ret = 0;
2840
2841 mv88e6xxx_reg_lock(chip);
2842 if (chip->info->ops->port_set_jumbo_size)
2843 ret = chip->info->ops->port_set_jumbo_size(chip, port, new_mtu);
Chris Packham1baf0fa2020-07-24 11:21:22 +12002844 else if (chip->info->ops->set_max_frame_size)
2845 ret = chip->info->ops->set_max_frame_size(chip, new_mtu);
Andrew Lunn2a550ae2020-07-11 22:32:05 +02002846 else
2847 if (new_mtu > 1522)
2848 ret = -EINVAL;
2849 mv88e6xxx_reg_unlock(chip);
2850
2851 return ret;
2852}
2853
Andrew Lunn04aca992017-05-26 01:03:24 +02002854static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
2855 struct phy_device *phydev)
2856{
2857 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot523a8902017-05-26 18:02:42 -04002858 int err;
Andrew Lunn04aca992017-05-26 01:03:24 +02002859
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002860 mv88e6xxx_reg_lock(chip);
Vivien Didelot523a8902017-05-26 18:02:42 -04002861 err = mv88e6xxx_serdes_power(chip, port, true);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002862 mv88e6xxx_reg_unlock(chip);
Andrew Lunn04aca992017-05-26 01:03:24 +02002863
2864 return err;
2865}
2866
Andrew Lunn75104db2019-02-24 20:44:43 +01002867static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port)
Andrew Lunn04aca992017-05-26 01:03:24 +02002868{
2869 struct mv88e6xxx_chip *chip = ds->priv;
2870
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002871 mv88e6xxx_reg_lock(chip);
Vivien Didelot523a8902017-05-26 18:02:42 -04002872 if (mv88e6xxx_serdes_power(chip, port, false))
2873 dev_err(chip->dev, "failed to power off SERDES\n");
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002874 mv88e6xxx_reg_unlock(chip);
Andrew Lunn04aca992017-05-26 01:03:24 +02002875}
2876
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002877static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2878 unsigned int ageing_time)
2879{
Vivien Didelot04bed142016-08-31 18:06:13 -04002880 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002881 int err;
2882
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002883 mv88e6xxx_reg_lock(chip);
Vivien Didelot720c6342017-03-11 16:12:48 -05002884 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002885 mv88e6xxx_reg_unlock(chip);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002886
2887 return err;
2888}
2889
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002890static int mv88e6xxx_stats_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002891{
2892 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002893
Andrew Lunnde2273872016-11-21 23:27:01 +01002894 /* Initialize the statistics unit */
Vivien Didelot447b1bb2018-05-11 17:16:36 -04002895 if (chip->info->ops->stats_set_histogram) {
2896 err = chip->info->ops->stats_set_histogram(chip);
2897 if (err)
2898 return err;
2899 }
Andrew Lunnde2273872016-11-21 23:27:01 +01002900
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002901 return mv88e6xxx_g1_stats_clear(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002902}
2903
Andrew Lunnea890982019-01-09 00:24:03 +01002904/* Check if the errata has already been applied. */
2905static bool mv88e6390_setup_errata_applied(struct mv88e6xxx_chip *chip)
2906{
2907 int port;
2908 int err;
2909 u16 val;
2910
2911 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
Marek Behún60907012019-08-26 23:31:51 +02002912 err = mv88e6xxx_port_hidden_read(chip, 0xf, port, 0, &val);
Andrew Lunnea890982019-01-09 00:24:03 +01002913 if (err) {
2914 dev_err(chip->dev,
2915 "Error reading hidden register: %d\n", err);
2916 return false;
2917 }
2918 if (val != 0x01c0)
2919 return false;
2920 }
2921
2922 return true;
2923}
2924
2925/* The 6390 copper ports have an errata which require poking magic
2926 * values into undocumented hidden registers and then performing a
2927 * software reset.
2928 */
2929static int mv88e6390_setup_errata(struct mv88e6xxx_chip *chip)
2930{
2931 int port;
2932 int err;
2933
2934 if (mv88e6390_setup_errata_applied(chip))
2935 return 0;
2936
2937 /* Set the ports into blocking mode */
2938 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
2939 err = mv88e6xxx_port_set_state(chip, port, BR_STATE_DISABLED);
2940 if (err)
2941 return err;
2942 }
2943
2944 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
Marek Behún60907012019-08-26 23:31:51 +02002945 err = mv88e6xxx_port_hidden_write(chip, 0xf, port, 0, 0x01c0);
Andrew Lunnea890982019-01-09 00:24:03 +01002946 if (err)
2947 return err;
2948 }
2949
2950 return mv88e6xxx_software_reset(chip);
2951}
2952
Andrew Lunn23e8b472019-10-25 01:03:52 +02002953static void mv88e6xxx_teardown(struct dsa_switch *ds)
2954{
2955 mv88e6xxx_teardown_devlink_params(ds);
Andrew Lunne0c69ca2019-11-05 01:13:01 +01002956 dsa_devlink_resources_unregister(ds);
Andrew Lunnbfb25542020-09-18 21:11:07 +02002957 mv88e6xxx_teardown_devlink_regions(ds);
Andrew Lunn23e8b472019-10-25 01:03:52 +02002958}
2959
Vivien Didelotf81ec902016-05-09 13:22:58 -04002960static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002961{
Vivien Didelot04bed142016-08-31 18:06:13 -04002962 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002963 u8 cmode;
Vivien Didelot552238b2016-05-09 13:22:49 -04002964 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002965 int i;
2966
Vivien Didelotfad09c72016-06-21 12:28:20 -04002967 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002968 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002969
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00002970 mv88e6xxx_reg_lock(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002971
Andrew Lunnea890982019-01-09 00:24:03 +01002972 if (chip->info->ops->setup_errata) {
2973 err = chip->info->ops->setup_errata(chip);
2974 if (err)
2975 goto unlock;
2976 }
2977
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002978 /* Cache the cmode of each port. */
2979 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2980 if (chip->info->ops->port_get_cmode) {
2981 err = chip->info->ops->port_get_cmode(chip, i, &cmode);
2982 if (err)
Dan Carpentere29129f2018-08-14 12:09:05 +03002983 goto unlock;
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02002984
2985 chip->ports[i].cmode = cmode;
2986 }
2987 }
2988
Vivien Didelot97299342016-07-18 20:45:30 -04002989 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002990 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotb759f522019-08-19 16:00:52 -04002991 if (dsa_is_unused_port(ds, i))
2992 continue;
2993
Hubert Feursteinc8574862019-07-31 10:23:48 +02002994 /* Prevent the use of an invalid port. */
Vivien Didelotb759f522019-08-19 16:00:52 -04002995 if (mv88e6xxx_is_invalid_port(chip, i)) {
Hubert Feursteinc8574862019-07-31 10:23:48 +02002996 dev_err(chip->dev, "port %d is invalid\n", i);
2997 err = -EINVAL;
2998 goto unlock;
2999 }
3000
Vivien Didelot97299342016-07-18 20:45:30 -04003001 err = mv88e6xxx_setup_port(chip, i);
3002 if (err)
3003 goto unlock;
3004 }
3005
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003006 err = mv88e6xxx_irl_setup(chip);
3007 if (err)
3008 goto unlock;
3009
Vivien Didelot04a69a12017-10-13 14:18:05 -04003010 err = mv88e6xxx_mac_setup(chip);
3011 if (err)
3012 goto unlock;
3013
Vivien Didelot1b17aed2017-05-26 18:03:05 -04003014 err = mv88e6xxx_phy_setup(chip);
3015 if (err)
3016 goto unlock;
3017
Vivien Didelotb486d7c2017-05-01 14:05:13 -04003018 err = mv88e6xxx_vtu_setup(chip);
3019 if (err)
3020 goto unlock;
3021
Vivien Didelot81228992017-03-30 17:37:08 -04003022 err = mv88e6xxx_pvt_setup(chip);
3023 if (err)
3024 goto unlock;
3025
Vivien Didelota2ac29d2017-03-11 16:12:49 -05003026 err = mv88e6xxx_atu_setup(chip);
3027 if (err)
3028 goto unlock;
3029
Andrew Lunn87fa8862017-11-09 22:29:56 +01003030 err = mv88e6xxx_broadcast_setup(chip, 0);
3031 if (err)
3032 goto unlock;
3033
Vivien Didelot9e907d72017-07-17 13:03:43 -04003034 err = mv88e6xxx_pot_setup(chip);
3035 if (err)
3036 goto unlock;
3037
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003038 err = mv88e6xxx_rmu_setup(chip);
3039 if (err)
3040 goto unlock;
3041
Vivien Didelot51c901a2017-07-17 13:03:41 -04003042 err = mv88e6xxx_rsvd2cpu_setup(chip);
3043 if (err)
3044 goto unlock;
Andrew Lunn6e55f692016-12-03 04:45:16 +01003045
Vivien Didelotb28f8722018-04-26 21:56:44 -04003046 err = mv88e6xxx_trunk_setup(chip);
3047 if (err)
3048 goto unlock;
3049
Vivien Didelotc7f047b2018-04-26 21:56:45 -04003050 err = mv88e6xxx_devmap_setup(chip);
3051 if (err)
3052 goto unlock;
3053
Vivien Didelot93e18d62018-05-11 17:16:35 -04003054 err = mv88e6xxx_pri_setup(chip);
3055 if (err)
3056 goto unlock;
3057
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01003058 /* Setup PTP Hardware Clock and timestamping */
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003059 if (chip->info->ptp_support) {
3060 err = mv88e6xxx_ptp_setup(chip);
3061 if (err)
3062 goto unlock;
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01003063
3064 err = mv88e6xxx_hwtstamp_setup(chip);
3065 if (err)
3066 goto unlock;
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003067 }
3068
Vivien Didelot447b1bb2018-05-11 17:16:36 -04003069 err = mv88e6xxx_stats_setup(chip);
3070 if (err)
3071 goto unlock;
3072
Vivien Didelot6b17e862015-08-13 12:52:18 -04003073unlock:
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003074 mv88e6xxx_reg_unlock(chip);
Andrew Lunndb687a52015-06-20 21:31:29 +02003075
Andrew Lunne0c69ca2019-11-05 01:13:01 +01003076 if (err)
3077 return err;
3078
3079 /* Have to be called without holding the register lock, since
3080 * they take the devlink lock, and we later take the locks in
3081 * the reverse order when getting/setting parameters or
3082 * resource occupancy.
Andrew Lunn23e8b472019-10-25 01:03:52 +02003083 */
Andrew Lunne0c69ca2019-11-05 01:13:01 +01003084 err = mv88e6xxx_setup_devlink_resources(ds);
3085 if (err)
3086 return err;
3087
3088 err = mv88e6xxx_setup_devlink_params(ds);
3089 if (err)
Andrew Lunnbfb25542020-09-18 21:11:07 +02003090 goto out_resources;
3091
3092 err = mv88e6xxx_setup_devlink_regions(ds);
3093 if (err)
3094 goto out_params;
3095
3096 return 0;
3097
3098out_params:
3099 mv88e6xxx_teardown_devlink_params(ds);
3100out_resources:
3101 dsa_devlink_resources_unregister(ds);
Andrew Lunne0c69ca2019-11-05 01:13:01 +01003102
3103 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02003104}
3105
Vivien Didelote57e5e72016-08-15 17:19:00 -04003106static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003107{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003108 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
3109 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04003110 u16 val;
3111 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003112
Andrew Lunnee26a222017-01-24 14:53:48 +01003113 if (!chip->info->ops->phy_read)
3114 return -EOPNOTSUPP;
3115
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003116 mv88e6xxx_reg_lock(chip);
Andrew Lunnee26a222017-01-24 14:53:48 +01003117 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003118 mv88e6xxx_reg_unlock(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003119
Andrew Lunnda9f3302017-02-01 03:40:05 +01003120 if (reg == MII_PHYSID2) {
Andrew Lunnddc49ac2018-11-12 18:51:01 +01003121 /* Some internal PHYs don't have a model number. */
3122 if (chip->info->family != MV88E6XXX_FAMILY_6165)
3123 /* Then there is the 6165 family. It gets is
3124 * PHYs correct. But it can also have two
3125 * SERDES interfaces in the PHY address
3126 * space. And these don't have a model
3127 * number. But they are not PHYs, so we don't
3128 * want to give them something a PHY driver
3129 * will recognise.
3130 *
3131 * Use the mv88e6390 family model number
3132 * instead, for anything which really could be
3133 * a PHY,
3134 */
3135 if (!(val & 0x3f0))
3136 val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
Andrew Lunnda9f3302017-02-01 03:40:05 +01003137 }
3138
Vivien Didelote57e5e72016-08-15 17:19:00 -04003139 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003140}
3141
Vivien Didelote57e5e72016-08-15 17:19:00 -04003142static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003143{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003144 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
3145 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04003146 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003147
Andrew Lunnee26a222017-01-24 14:53:48 +01003148 if (!chip->info->ops->phy_write)
3149 return -EOPNOTSUPP;
3150
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003151 mv88e6xxx_reg_lock(chip);
Andrew Lunnee26a222017-01-24 14:53:48 +01003152 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003153 mv88e6xxx_reg_unlock(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003154
3155 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003156}
3157
Vivien Didelotfad09c72016-06-21 12:28:20 -04003158static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01003159 struct device_node *np,
3160 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02003161{
3162 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003163 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003164 struct mii_bus *bus;
3165 int err;
3166
Andrew Lunn2510bab2018-02-22 01:51:49 +01003167 if (external) {
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003168 mv88e6xxx_reg_lock(chip);
Andrew Lunn2510bab2018-02-22 01:51:49 +01003169 err = mv88e6xxx_g2_scratch_gpio_set_smi(chip, true);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003170 mv88e6xxx_reg_unlock(chip);
Andrew Lunn2510bab2018-02-22 01:51:49 +01003171
3172 if (err)
3173 return err;
3174 }
3175
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003176 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02003177 if (!bus)
3178 return -ENOMEM;
3179
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003180 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01003181 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003182 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01003183 INIT_LIST_HEAD(&mdio_bus->list);
3184 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01003185
Andrew Lunnb516d452016-06-04 21:17:06 +02003186 if (np) {
3187 bus->name = np->full_name;
Rob Herringf7ce9102017-07-18 16:43:19 -05003188 snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003189 } else {
3190 bus->name = "mv88e6xxx SMI";
3191 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
3192 }
3193
3194 bus->read = mv88e6xxx_mdio_read;
3195 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003196 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02003197
Andrew Lunn6f882842018-03-17 20:32:05 +01003198 if (!external) {
3199 err = mv88e6xxx_g2_irq_mdio_setup(chip, bus);
3200 if (err)
3201 return err;
3202 }
3203
Florian Fainelli00e798c2018-05-15 16:56:19 -07003204 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003205 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04003206 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunn6f882842018-03-17 20:32:05 +01003207 mv88e6xxx_g2_irq_mdio_free(chip, bus);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003208 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02003209 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01003210
3211 if (external)
3212 list_add_tail(&mdio_bus->list, &chip->mdios);
3213 else
3214 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02003215
3216 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02003217}
3218
Andrew Lunn3126aee2017-12-07 01:05:57 +01003219static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
3220
3221{
3222 struct mv88e6xxx_mdio_bus *mdio_bus;
3223 struct mii_bus *bus;
3224
3225 list_for_each_entry(mdio_bus, &chip->mdios, list) {
3226 bus = mdio_bus->bus;
3227
Andrew Lunn6f882842018-03-17 20:32:05 +01003228 if (!mdio_bus->external)
3229 mv88e6xxx_g2_irq_mdio_free(chip, bus);
3230
Andrew Lunn3126aee2017-12-07 01:05:57 +01003231 mdiobus_unregister(bus);
3232 }
3233}
3234
Andrew Lunna3c53be52017-01-24 14:53:50 +01003235static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
3236 struct device_node *np)
3237{
Andrew Lunna3c53be52017-01-24 14:53:50 +01003238 struct device_node *child;
3239 int err;
3240
3241 /* Always register one mdio bus for the internal/default mdio
3242 * bus. This maybe represented in the device tree, but is
3243 * optional.
3244 */
3245 child = of_get_child_by_name(np, "mdio");
3246 err = mv88e6xxx_mdio_register(chip, child, false);
3247 if (err)
3248 return err;
3249
3250 /* Walk the device tree, and see if there are any other nodes
3251 * which say they are compatible with the external mdio
3252 * bus.
3253 */
3254 for_each_available_child_of_node(np, child) {
Andrew Lunnceb96fa2020-09-01 04:32:57 +02003255 if (of_device_is_compatible(
3256 child, "marvell,mv88e6xxx-mdio-external")) {
Andrew Lunna3c53be52017-01-24 14:53:50 +01003257 err = mv88e6xxx_mdio_register(chip, child, true);
Andrew Lunn3126aee2017-12-07 01:05:57 +01003258 if (err) {
3259 mv88e6xxx_mdios_unregister(chip);
Nishka Dasgupta78e42042019-07-23 16:13:07 +05303260 of_node_put(child);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003261 return err;
Andrew Lunn3126aee2017-12-07 01:05:57 +01003262 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01003263 }
3264 }
3265
3266 return 0;
3267}
3268
Vivien Didelot855b1932016-07-20 18:18:35 -04003269static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
3270{
Vivien Didelot04bed142016-08-31 18:06:13 -04003271 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003272
3273 return chip->eeprom_len;
3274}
3275
Vivien Didelot855b1932016-07-20 18:18:35 -04003276static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
3277 struct ethtool_eeprom *eeprom, u8 *data)
3278{
Vivien Didelot04bed142016-08-31 18:06:13 -04003279 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003280 int err;
3281
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003282 if (!chip->info->ops->get_eeprom)
3283 return -EOPNOTSUPP;
3284
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003285 mv88e6xxx_reg_lock(chip);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003286 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003287 mv88e6xxx_reg_unlock(chip);
Vivien Didelot855b1932016-07-20 18:18:35 -04003288
3289 if (err)
3290 return err;
3291
3292 eeprom->magic = 0xc3ec4951;
3293
3294 return 0;
3295}
3296
Vivien Didelot855b1932016-07-20 18:18:35 -04003297static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
3298 struct ethtool_eeprom *eeprom, u8 *data)
3299{
Vivien Didelot04bed142016-08-31 18:06:13 -04003300 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003301 int err;
3302
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003303 if (!chip->info->ops->set_eeprom)
3304 return -EOPNOTSUPP;
3305
Vivien Didelot855b1932016-07-20 18:18:35 -04003306 if (eeprom->magic != 0xc3ec4951)
3307 return -EINVAL;
3308
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003309 mv88e6xxx_reg_lock(chip);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003310 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00003311 mv88e6xxx_reg_unlock(chip);
Vivien Didelot855b1932016-07-20 18:18:35 -04003312
3313 return err;
3314}
3315
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003316static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003317 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003318 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3319 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003320 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003321 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003322 .phy_read = mv88e6185_phy_ppu_read,
3323 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003324 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003325 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003326 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003327 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003328 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003329 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3330 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003331 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01003332 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003333 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003334 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003335 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003336 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003337 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003338 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003339 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003340 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3341 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003342 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003343 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3344 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003345 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003346 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003347 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003348 .ppu_enable = mv88e6185_g1_ppu_enable,
3349 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003350 .reset = mv88e6185_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003351 .rmu_disable = mv88e6085_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003352 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003353 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003354 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003355 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003356};
3357
3358static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003359 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003360 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3361 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003362 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003363 .phy_read = mv88e6185_phy_ppu_read,
3364 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003365 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003366 .port_sync_link = mv88e6185_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003367 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003368 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003369 .port_set_ucast_flood = mv88e6185_port_set_forward_unknown,
3370 .port_set_mcast_flood = mv88e6185_port_set_default_forward,
Andrew Lunna23b2962017-02-04 20:15:28 +01003371 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003372 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003373 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003374 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003375 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003376 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3377 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003378 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003379 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Chris Packhamf5be1072020-11-24 17:34:38 +13003380 .serdes_power = mv88e6185_serdes_power,
3381 .serdes_get_lane = mv88e6185_serdes_get_lane,
3382 .serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003383 .ppu_enable = mv88e6185_g1_ppu_enable,
3384 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003385 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003386 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003387 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003388 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003389 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003390};
3391
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003392static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01003393 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003394 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3395 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003396 .irl_init_all = mv88e6352_g2_irl_init_all,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003397 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3398 .phy_read = mv88e6xxx_g2_smi_phy_read,
3399 .phy_write = mv88e6xxx_g2_smi_phy_write,
3400 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003401 .port_sync_link = mv88e6185_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003402 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003403 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003404 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003405 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3406 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003407 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01003408 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003409 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003410 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003411 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003412 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003413 .port_setup_message_port = mv88e6xxx_setup_message_port,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003414 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003415 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003416 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3417 .stats_get_strings = mv88e6095_stats_get_strings,
3418 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003419 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3420 .set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01003421 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003422 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Chris Packhamf5be1072020-11-24 17:34:38 +13003423 .serdes_power = mv88e6185_serdes_power,
3424 .serdes_get_lane = mv88e6185_serdes_get_lane,
3425 .serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
Chris Packham5c19bc82020-11-24 17:34:39 +13003426 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
3427 .serdes_irq_enable = mv88e6097_serdes_irq_enable,
3428 .serdes_irq_status = mv88e6097_serdes_irq_status,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003429 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003430 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003431 .rmu_disable = mv88e6085_g1_rmu_disable,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003432 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003433 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003434 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003435 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003436};
3437
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003438static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003439 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003440 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3441 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003442 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003443 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02003444 .phy_read = mv88e6xxx_g2_smi_phy_read,
3445 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003446 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003447 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003448 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003449 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003450 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3451 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003452 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003453 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003454 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003455 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02003456 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003457 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003458 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3459 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003460 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003461 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3462 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003463 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003464 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003465 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003466 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003467 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3468 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003469 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003470 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003471 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003472 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003473};
3474
3475static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003476 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003477 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3478 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003479 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003480 .phy_read = mv88e6185_phy_ppu_read,
3481 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003482 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003483 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003484 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003485 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003486 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003487 .port_set_ucast_flood = mv88e6185_port_set_forward_unknown,
3488 .port_set_mcast_flood = mv88e6185_port_set_default_forward,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003489 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01003490 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Vivien Didelotcd782652017-06-08 18:34:13 -04003491 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003492 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003493 .port_pause_limit = mv88e6097_port_pause_limit,
Andrew Lunn54186b92018-08-09 15:38:37 +02003494 .port_set_pause = mv88e6185_port_set_pause,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003495 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003496 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003497 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003498 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003499 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3500 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003501 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003502 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3503 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003504 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003505 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003506 .ppu_enable = mv88e6185_g1_ppu_enable,
Vivien Didelot02317e62018-05-09 11:38:49 -04003507 .set_cascade_port = mv88e6185_g1_set_cascade_port,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003508 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003509 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003510 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003511 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003512 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003513};
3514
Vivien Didelot990e27b2017-03-28 13:50:32 -04003515static const struct mv88e6xxx_ops mv88e6141_ops = {
3516 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003517 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3518 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003519 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003520 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3521 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
3522 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3523 .phy_read = mv88e6xxx_g2_smi_phy_read,
3524 .phy_write = mv88e6xxx_g2_smi_phy_write,
3525 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003526 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003527 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003528 .port_set_speed_duplex = mv88e6341_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003529 .port_max_speed_mode = mv88e6341_port_max_speed_mode,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003530 .port_tag_remap = mv88e6095_port_tag_remap,
3531 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003532 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3533 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003534 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003535 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003536 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003537 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003538 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3539 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003540 .port_get_cmode = mv88e6352_port_get_cmode,
Marek Behún7a3007d2019-08-26 23:31:55 +02003541 .port_set_cmode = mv88e6341_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003542 .port_setup_message_port = mv88e6xxx_setup_message_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003543 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003544 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003545 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3546 .stats_get_strings = mv88e6320_stats_get_strings,
3547 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003548 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3549 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003550 .watchdog_ops = &mv88e6390_watchdog_ops,
3551 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003552 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003553 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003554 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003555 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02003556 .serdes_power = mv88e6390_serdes_power,
3557 .serdes_get_lane = mv88e6341_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003558 /* Check status register pause & lpa register */
3559 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
3560 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
3561 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
3562 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003563 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003564 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003565 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003566 .gpio_ops = &mv88e6352_gpio_ops,
Marek Behúne3af71a2019-02-25 12:39:55 +01003567 .phylink_validate = mv88e6341_phylink_validate,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003568};
3569
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003570static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003571 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003572 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3573 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003574 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003575 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02003576 .phy_read = mv88e6xxx_g2_smi_phy_read,
3577 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003578 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003579 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003580 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003581 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003582 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003583 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3584 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003585 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003586 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003587 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003588 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003589 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003590 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003591 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003592 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna6da21b2019-03-01 23:43:39 +01003593 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003594 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003595 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3596 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003597 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003598 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3599 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003600 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003601 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003602 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003603 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003604 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3605 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003606 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003607 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunna469a612018-07-18 22:38:21 +02003608 .avb_ops = &mv88e6165_avb_ops,
Andrew Lunndfa54342018-07-18 22:38:22 +02003609 .ptp_ops = &mv88e6165_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003610 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003611};
3612
3613static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003614 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003615 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3616 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003617 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003618 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01003619 .phy_read = mv88e6165_phy_read,
3620 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003621 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003622 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003623 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003624 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003625 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003626 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003627 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003628 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003629 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003630 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3631 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003632 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003633 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3634 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003635 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003636 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003637 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003638 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003639 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3640 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003641 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003642 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunna469a612018-07-18 22:38:21 +02003643 .avb_ops = &mv88e6165_avb_ops,
Andrew Lunndfa54342018-07-18 22:38:22 +02003644 .ptp_ops = &mv88e6165_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02003645 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003646};
3647
3648static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003649 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003650 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3651 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003652 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003653 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003654 .phy_read = mv88e6xxx_g2_smi_phy_read,
3655 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003656 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003657 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003658 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003659 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003660 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003661 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003662 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3663 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003664 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003665 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003666 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003667 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003668 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003669 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003670 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003671 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003672 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003673 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003674 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3675 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003676 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003677 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3678 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003679 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003680 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003681 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003682 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003683 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3684 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003685 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003686 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003687 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003688};
3689
3690static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003691 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003692 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3693 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003694 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003695 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3696 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003697 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003698 .phy_read = mv88e6xxx_g2_smi_phy_read,
3699 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003700 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003701 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003702 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003703 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003704 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003705 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003706 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003707 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3708 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003709 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003710 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003711 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003712 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003713 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003714 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003715 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003716 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003717 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003718 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003719 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3720 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003721 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003722 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3723 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003724 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003725 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003726 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003727 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003728 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003729 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3730 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003731 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003732 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003733 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003734 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
3735 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
3736 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
3737 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02003738 .serdes_power = mv88e6352_serdes_power,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01003739 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
3740 .serdes_get_regs = mv88e6352_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003741 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003742 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003743};
3744
3745static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003746 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003747 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3748 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003749 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003750 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003751 .phy_read = mv88e6xxx_g2_smi_phy_read,
3752 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003753 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003754 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003755 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003756 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003757 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003758 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003759 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3760 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003761 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003762 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003763 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003764 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003765 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003766 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003767 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003768 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003769 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003770 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003771 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3772 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003773 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003774 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3775 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003776 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003777 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003778 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003779 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003780 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3781 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003782 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003783 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003784 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003785};
3786
3787static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003788 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003789 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3790 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003791 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003792 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3793 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003794 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003795 .phy_read = mv88e6xxx_g2_smi_phy_read,
3796 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003797 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003798 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003799 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003800 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003801 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003802 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003803 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003804 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3805 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003806 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003807 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003808 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003809 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003810 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003811 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003812 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003813 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003814 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003815 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003816 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3817 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003818 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003819 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3820 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003821 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003822 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003823 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003824 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003825 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003826 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3827 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003828 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003829 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04003830 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003831 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
3832 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
3833 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
3834 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02003835 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003836 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003837 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003838 .serdes_irq_status = mv88e6352_serdes_irq_status,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01003839 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
3840 .serdes_get_regs = mv88e6352_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003841 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003842 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003843};
3844
3845static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003846 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04003847 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
3848 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003849 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04003850 .phy_read = mv88e6185_phy_ppu_read,
3851 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003852 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003853 .port_sync_link = mv88e6185_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00003854 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003855 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003856 .port_set_ucast_flood = mv88e6185_port_set_forward_unknown,
3857 .port_set_mcast_flood = mv88e6185_port_set_default_forward,
Andrew Lunnef70b112016-12-03 04:45:18 +01003858 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01003859 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn54186b92018-08-09 15:38:37 +02003860 .port_set_pause = mv88e6185_port_set_pause,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003861 .port_get_cmode = mv88e6185_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003862 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003863 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003864 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003865 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3866 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003867 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003868 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3869 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003870 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003871 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Chris Packhamf5be1072020-11-24 17:34:38 +13003872 .serdes_power = mv88e6185_serdes_power,
3873 .serdes_get_lane = mv88e6185_serdes_get_lane,
3874 .serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
Vivien Didelot02317e62018-05-09 11:38:49 -04003875 .set_cascade_port = mv88e6185_g1_set_cascade_port,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003876 .ppu_enable = mv88e6185_g1_ppu_enable,
3877 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003878 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003879 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003880 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02003881 .phylink_validate = mv88e6185_phylink_validate,
Chris Packham1baf0fa2020-07-24 11:21:22 +12003882 .set_max_frame_size = mv88e6185_g1_set_max_frame_size,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003883};
3884
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003885static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003886 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003887 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003888 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003889 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3890 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003891 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3892 .phy_read = mv88e6xxx_g2_smi_phy_read,
3893 .phy_write = mv88e6xxx_g2_smi_phy_write,
3894 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003895 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003896 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003897 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003898 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003899 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003900 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003901 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003902 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3903 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003904 .port_set_ether_type = mv88e6351_port_set_ether_type,
Chris Packhame8b34c62020-07-24 11:21:21 +12003905 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot08984322017-06-08 18:34:12 -04003906 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003907 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003908 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003909 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003910 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003911 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003912 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003913 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003914 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3915 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003916 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003917 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3918 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003919 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003920 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003921 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003922 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003923 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003924 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3925 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04003926 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3927 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003928 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003929 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003930 /* Check status register pause & lpa register */
3931 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
3932 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
3933 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
3934 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003935 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003936 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003937 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01003938 .serdes_get_strings = mv88e6390_serdes_get_strings,
3939 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01003940 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
3941 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003942 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02003943 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003944};
3945
3946static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003947 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01003948 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003949 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003950 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3951 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003952 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3953 .phy_read = mv88e6xxx_g2_smi_phy_read,
3954 .phy_write = mv88e6xxx_g2_smi_phy_write,
3955 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13003956 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003957 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00003958 .port_set_speed_duplex = mv88e6390x_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01003959 .port_max_speed_mode = mv88e6390x_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003960 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04003961 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003962 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02003963 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
3964 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003965 .port_set_ether_type = mv88e6351_port_set_ether_type,
Chris Packhame8b34c62020-07-24 11:21:21 +12003966 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot08984322017-06-08 18:34:12 -04003967 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003968 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003969 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02003970 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01003971 .port_set_cmode = mv88e6390x_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02003972 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01003973 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003974 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003975 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3976 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003977 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003978 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3979 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003980 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003981 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003982 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003983 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04003984 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02003985 .atu_get_hash = mv88e6165_g1_atu_get_hash,
3986 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04003987 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3988 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02003989 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02003990 .serdes_get_lane = mv88e6390x_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00003991 /* Check status register pause & lpa register */
3992 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
3993 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
3994 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
3995 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04003996 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04003997 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04003998 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01003999 .serdes_get_strings = mv88e6390_serdes_get_strings,
4000 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004001 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4002 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004003 .gpio_ops = &mv88e6352_gpio_ops,
Russell King6c422e32018-08-09 15:38:39 +02004004 .phylink_validate = mv88e6390x_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004005};
4006
4007static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004008 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004009 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004010 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004011 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4012 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004013 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4014 .phy_read = mv88e6xxx_g2_smi_phy_read,
4015 .phy_write = mv88e6xxx_g2_smi_phy_write,
4016 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004017 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004018 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004019 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004020 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004021 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004022 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004023 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4024 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004025 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04004026 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004027 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004028 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004029 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01004030 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004031 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004032 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004033 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004034 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4035 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004036 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004037 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4038 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004039 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004040 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004041 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004042 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004043 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004044 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4045 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004046 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4047 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02004048 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004049 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004050 /* Check status register pause & lpa register */
4051 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4052 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4053 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4054 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004055 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004056 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004057 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01004058 .serdes_get_strings = mv88e6390_serdes_get_strings,
4059 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004060 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4061 .serdes_get_regs = mv88e6390_serdes_get_regs,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004062 .avb_ops = &mv88e6390_avb_ops,
4063 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004064 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004065};
4066
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004067static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004068 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004069 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4070 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004071 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004072 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4073 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004074 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004075 .phy_read = mv88e6xxx_g2_smi_phy_read,
4076 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004077 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004078 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01004079 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004080 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004081 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004082 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004083 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004084 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4085 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004086 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004087 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004088 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004089 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004090 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004091 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004092 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004093 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004094 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004095 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004096 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4097 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004098 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004099 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4100 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004101 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004102 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004103 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004104 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004105 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004106 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4107 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004108 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004109 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04004110 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004111 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
4112 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
4113 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
4114 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02004115 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004116 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004117 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004118 .serdes_irq_status = mv88e6352_serdes_irq_status,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01004119 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
4120 .serdes_get_regs = mv88e6352_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004121 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004122 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004123 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004124 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004125};
4126
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004127static const struct mv88e6xxx_ops mv88e6250_ops = {
4128 /* MV88E6XXX_FAMILY_6250 */
4129 .ieee_pri_map = mv88e6250_g1_ieee_pri_map,
4130 .ip_pri_map = mv88e6085_g1_ip_pri_map,
4131 .irl_init_all = mv88e6352_g2_irl_init_all,
4132 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4133 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
4134 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4135 .phy_read = mv88e6xxx_g2_smi_phy_read,
4136 .phy_write = mv88e6xxx_g2_smi_phy_write,
4137 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004138 .port_sync_link = mv88e6xxx_port_sync_link,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004139 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004140 .port_set_speed_duplex = mv88e6250_port_set_speed_duplex,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004141 .port_tag_remap = mv88e6095_port_tag_remap,
4142 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004143 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4144 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004145 .port_set_ether_type = mv88e6351_port_set_ether_type,
4146 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4147 .port_pause_limit = mv88e6097_port_pause_limit,
4148 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004149 .stats_snapshot = mv88e6320_g1_stats_snapshot,
4150 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4151 .stats_get_sset_count = mv88e6250_stats_get_sset_count,
4152 .stats_get_strings = mv88e6250_stats_get_strings,
4153 .stats_get_stats = mv88e6250_stats_get_stats,
4154 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4155 .set_egress_port = mv88e6095_g1_set_egress_port,
4156 .watchdog_ops = &mv88e6250_watchdog_ops,
4157 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
4158 .pot_clear = mv88e6xxx_g2_pot_clear,
4159 .reset = mv88e6250_g1_reset,
Rasmus Villemoes67c9ed12021-01-25 16:04:48 +01004160 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Rasmus Villemoesb28f3f32021-01-25 16:04:49 +01004161 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Hubert Feurstein71509612019-07-31 10:23:51 +02004162 .avb_ops = &mv88e6352_avb_ops,
4163 .ptp_ops = &mv88e6250_ptp_ops,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00004164 .phylink_validate = mv88e6065_phylink_validate,
4165};
4166
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004167static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004168 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004169 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004170 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004171 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4172 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004173 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4174 .phy_read = mv88e6xxx_g2_smi_phy_read,
4175 .phy_write = mv88e6xxx_g2_smi_phy_write,
4176 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004177 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004178 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004179 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004180 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004181 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004182 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004183 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004184 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4185 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004186 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04004187 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004188 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004189 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004190 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01004191 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004192 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004193 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004194 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004195 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4196 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004197 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004198 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4199 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004200 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004201 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004202 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004203 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004204 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004205 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4206 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004207 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4208 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02004209 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004210 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004211 /* Check status register pause & lpa register */
4212 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4213 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4214 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4215 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004216 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004217 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004218 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01004219 .serdes_get_strings = mv88e6390_serdes_get_strings,
4220 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004221 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4222 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004223 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004224 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004225 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004226 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004227};
4228
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004229static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004230 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004231 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4232 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004233 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004234 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4235 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004236 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004237 .phy_read = mv88e6xxx_g2_smi_phy_read,
4238 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004239 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004240 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00004241 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004242 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004243 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004244 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4245 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004246 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004247 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004248 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004249 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004250 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004251 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004252 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004253 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004254 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004255 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004256 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4257 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004258 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004259 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4260 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn9c7f37e2018-12-19 18:28:54 +01004261 .watchdog_ops = &mv88e6390_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004262 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004263 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004264 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004265 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004266 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004267 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004268 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004269 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004270 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004271};
4272
4273static const struct mv88e6xxx_ops mv88e6321_ops = {
Vivien Didelotbd807202017-07-17 13:03:37 -04004274 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004275 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4276 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004277 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004278 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4279 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004280 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004281 .phy_read = mv88e6xxx_g2_smi_phy_read,
4282 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004283 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004284 .port_sync_link = mv88e6xxx_port_sync_link,
Russell Kingf365c6f2020-03-14 10:15:53 +00004285 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004286 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004287 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004288 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4289 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004290 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004291 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004292 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004293 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004294 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004295 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004296 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004297 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004298 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004299 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004300 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4301 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004302 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004303 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4304 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn9c7f37e2018-12-19 18:28:54 +01004305 .watchdog_ops = &mv88e6390_watchdog_ops,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004306 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004307 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004308 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004309 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004310 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004311 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004312 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004313};
4314
Vivien Didelot16e329a2017-03-28 13:50:33 -04004315static const struct mv88e6xxx_ops mv88e6341_ops = {
4316 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004317 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4318 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004319 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004320 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4321 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
4322 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4323 .phy_read = mv88e6xxx_g2_smi_phy_read,
4324 .phy_write = mv88e6xxx_g2_smi_phy_write,
4325 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004326 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004327 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004328 .port_set_speed_duplex = mv88e6341_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004329 .port_max_speed_mode = mv88e6341_port_max_speed_mode,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004330 .port_tag_remap = mv88e6095_port_tag_remap,
4331 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004332 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4333 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004334 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004335 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004336 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004337 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004338 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4339 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004340 .port_get_cmode = mv88e6352_port_get_cmode,
Marek Behún7a3007d2019-08-26 23:31:55 +02004341 .port_set_cmode = mv88e6341_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004342 .port_setup_message_port = mv88e6xxx_setup_message_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004343 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004344 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004345 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4346 .stats_get_strings = mv88e6320_stats_get_strings,
4347 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004348 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4349 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004350 .watchdog_ops = &mv88e6390_watchdog_ops,
4351 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004352 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004353 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004354 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004355 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02004356 .serdes_power = mv88e6390_serdes_power,
4357 .serdes_get_lane = mv88e6341_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004358 /* Check status register pause & lpa register */
4359 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4360 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4361 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4362 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004363 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004364 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004365 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004366 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004367 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004368 .ptp_ops = &mv88e6352_ptp_ops,
Marek Behúne3af71a2019-02-25 12:39:55 +01004369 .phylink_validate = mv88e6341_phylink_validate,
Vivien Didelot16e329a2017-03-28 13:50:33 -04004370};
4371
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004372static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004373 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004374 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4375 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004376 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004377 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004378 .phy_read = mv88e6xxx_g2_smi_phy_read,
4379 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004380 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004381 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01004382 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004383 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004384 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004385 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004386 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4387 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004388 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004389 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004390 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004391 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004392 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004393 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004394 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004395 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004396 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004397 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004398 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4399 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004400 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004401 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4402 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004403 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004404 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004405 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004406 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004407 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4408 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004409 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004410 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Russell King6c422e32018-08-09 15:38:39 +02004411 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004412};
4413
4414static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004415 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004416 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4417 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004418 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004419 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004420 .phy_read = mv88e6xxx_g2_smi_phy_read,
4421 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004422 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004423 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01004424 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004425 .port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004426 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004427 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004428 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4429 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004430 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004431 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004432 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004433 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004434 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004435 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004436 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004437 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004438 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004439 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004440 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4441 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004442 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004443 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4444 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004445 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004446 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004447 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004448 .reset = mv88e6352_g1_reset,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004449 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4450 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004451 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004452 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004453 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004454 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004455 .phylink_validate = mv88e6185_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004456};
4457
4458static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004459 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelot93e18d62018-05-11 17:16:35 -04004460 .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
4461 .ip_pri_map = mv88e6085_g1_ip_pri_map,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004462 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004463 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
4464 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04004465 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004466 .phy_read = mv88e6xxx_g2_smi_phy_read,
4467 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01004468 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004469 .port_sync_link = mv88e6xxx_port_sync_link,
Vivien Didelota0a0f622016-11-04 03:23:34 +01004470 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004471 .port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004472 .port_tag_remap = mv88e6095_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004473 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004474 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004475 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4476 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004477 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004478 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004479 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004480 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004481 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004482 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004483 .port_get_cmode = mv88e6352_port_get_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004484 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01004485 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01004486 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004487 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
4488 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01004489 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004490 .set_cpu_port = mv88e6095_g1_set_cpu_port,
4491 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01004492 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04004493 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004494 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004495 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004496 .rmu_disable = mv88e6352_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004497 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4498 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelotf1394b782017-05-01 14:05:22 -04004499 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04004500 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot9db4a722019-08-31 16:18:31 -04004501 .serdes_get_lane = mv88e6352_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004502 .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
4503 .serdes_pcs_config = mv88e6352_serdes_pcs_config,
4504 .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
4505 .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
Andrew Lunn6d917822017-05-26 01:03:21 +02004506 .serdes_power = mv88e6352_serdes_power,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004507 .serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004508 .serdes_irq_enable = mv88e6352_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004509 .serdes_irq_status = mv88e6352_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004510 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004511 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004512 .ptp_ops = &mv88e6352_ptp_ops,
Andrew Lunncda9f4a2018-03-01 02:02:31 +01004513 .serdes_get_sset_count = mv88e6352_serdes_get_sset_count,
4514 .serdes_get_strings = mv88e6352_serdes_get_strings,
4515 .serdes_get_stats = mv88e6352_serdes_get_stats,
Andrew Lunnd3f88a22020-02-16 18:54:14 +01004516 .serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
4517 .serdes_get_regs = mv88e6352_serdes_get_regs,
Russell King6c422e32018-08-09 15:38:39 +02004518 .phylink_validate = mv88e6352_phylink_validate,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004519};
4520
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004521static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004522 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004523 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004524 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004525 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4526 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004527 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4528 .phy_read = mv88e6xxx_g2_smi_phy_read,
4529 .phy_write = mv88e6xxx_g2_smi_phy_write,
4530 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004531 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004532 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004533 .port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004534 .port_max_speed_mode = mv88e6390_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004535 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004536 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004537 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004538 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4539 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004540 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004541 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004542 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004543 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004544 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004545 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004546 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnfdc71ee2018-11-11 00:32:15 +01004547 .port_set_cmode = mv88e6390_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004548 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004549 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004550 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004551 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4552 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004553 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004554 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4555 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004556 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004557 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004558 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004559 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004560 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004561 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4562 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004563 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4564 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02004565 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004566 .serdes_get_lane = mv88e6390_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004567 /* Check status register pause & lpa register */
4568 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4569 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4570 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4571 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004572 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004573 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004574 .serdes_irq_status = mv88e6390_serdes_irq_status,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004575 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004576 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004577 .ptp_ops = &mv88e6352_ptp_ops,
Nikita Yushchenko0df95282019-12-25 08:22:38 +03004578 .serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
4579 .serdes_get_strings = mv88e6390_serdes_get_strings,
4580 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004581 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4582 .serdes_get_regs = mv88e6390_serdes_get_regs,
Russell King6c422e32018-08-09 15:38:39 +02004583 .phylink_validate = mv88e6390_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004584};
4585
4586static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01004587 /* MV88E6XXX_FAMILY_6390 */
Andrew Lunnea890982019-01-09 00:24:03 +01004588 .setup_errata = mv88e6390_setup_errata,
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04004589 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05004590 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4591 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004592 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4593 .phy_read = mv88e6xxx_g2_smi_phy_read,
4594 .phy_write = mv88e6xxx_g2_smi_phy_write,
4595 .port_set_link = mv88e6xxx_port_set_link,
Chris Packham4efe76622020-11-24 17:34:37 +13004596 .port_sync_link = mv88e6xxx_port_sync_link,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004597 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
Russell Kingf365c6f2020-03-14 10:15:53 +00004598 .port_set_speed_duplex = mv88e6390x_port_set_speed_duplex,
Andrew Lunn7cbbee02019-03-08 01:21:27 +01004599 .port_max_speed_mode = mv88e6390x_port_max_speed_mode,
Andrew Lunnef0a7312016-12-03 04:35:16 +01004600 .port_tag_remap = mv88e6390_port_tag_remap,
Vivien Didelotf3a2cd32019-09-07 16:00:48 -04004601 .port_set_policy = mv88e6352_port_set_policy,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004602 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02004603 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4604 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
Andrew Lunn56995cb2016-12-03 04:35:19 +01004605 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04004606 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01004607 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04004608 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05004609 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05004610 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn2d2e1dd2018-08-09 15:38:45 +02004611 .port_get_cmode = mv88e6352_port_get_cmode,
Andrew Lunnb3dce4d2018-11-11 00:32:14 +01004612 .port_set_cmode = mv88e6390x_port_set_cmode,
Hubert Feurstein121b8fe2019-07-31 10:23:49 +02004613 .port_setup_message_port = mv88e6xxx_setup_message_port,
Andrew Lunn79523472016-11-21 23:27:00 +01004614 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01004615 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01004616 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4617 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01004618 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04004619 .set_cpu_port = mv88e6390_g1_set_cpu_port,
4620 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01004621 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01004622 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04004623 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05004624 .reset = mv88e6352_g1_reset,
Vivien Didelot9e5baf92018-05-09 11:38:51 -04004625 .rmu_disable = mv88e6390_g1_rmu_disable,
Andrew Lunn23e8b472019-10-25 01:03:52 +02004626 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4627 .atu_set_hash = mv88e6165_g1_atu_set_hash,
Vivien Didelot931d1822017-05-01 14:05:27 -04004628 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4629 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Marek Behúnd3cf7d82019-08-26 23:31:53 +02004630 .serdes_power = mv88e6390_serdes_power,
Marek Behún17deaf52019-08-26 23:31:52 +02004631 .serdes_get_lane = mv88e6390x_serdes_get_lane,
Russell Kinga5a68582020-03-14 10:15:43 +00004632 .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
4633 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4634 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4635 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
Vivien Didelot4241ef52019-08-31 16:18:29 -04004636 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
Vivien Didelot61a46b42019-08-31 16:18:34 -04004637 .serdes_irq_enable = mv88e6390_serdes_irq_enable,
Vivien Didelot907b9b92019-08-31 16:18:35 -04004638 .serdes_irq_status = mv88e6390_serdes_irq_status,
Andrew Lunn4262c382020-01-18 19:40:56 +01004639 .serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
4640 .serdes_get_strings = mv88e6390_serdes_get_strings,
4641 .serdes_get_stats = mv88e6390_serdes_get_stats,
Andrew Lunnbf3504c2020-02-16 18:54:15 +01004642 .serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
4643 .serdes_get_regs = mv88e6390_serdes_get_regs,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004644 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01004645 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +02004646 .ptp_ops = &mv88e6352_ptp_ops,
Russell King6c422e32018-08-09 15:38:39 +02004647 .phylink_validate = mv88e6390x_phylink_validate,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004648};
4649
Pavana Sharmade776d02021-03-17 14:46:42 +01004650static const struct mv88e6xxx_ops mv88e6393x_ops = {
4651 /* MV88E6XXX_FAMILY_6393 */
4652 .setup_errata = mv88e6393x_serdes_setup_errata,
4653 .irl_init_all = mv88e6390_g2_irl_init_all,
4654 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
4655 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
4656 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4657 .phy_read = mv88e6xxx_g2_smi_phy_read,
4658 .phy_write = mv88e6xxx_g2_smi_phy_write,
4659 .port_set_link = mv88e6xxx_port_set_link,
4660 .port_sync_link = mv88e6xxx_port_sync_link,
4661 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
4662 .port_set_speed_duplex = mv88e6393x_port_set_speed_duplex,
4663 .port_max_speed_mode = mv88e6393x_port_max_speed_mode,
4664 .port_tag_remap = mv88e6390_port_tag_remap,
Marek Behún6584b262021-03-17 14:46:43 +01004665 .port_set_policy = mv88e6393x_port_set_policy,
Pavana Sharmade776d02021-03-17 14:46:42 +01004666 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
4667 .port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
4668 .port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
4669 .port_set_ether_type = mv88e6393x_port_set_ether_type,
4670 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4671 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4672 .port_pause_limit = mv88e6390_port_pause_limit,
4673 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4674 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4675 .port_get_cmode = mv88e6352_port_get_cmode,
4676 .port_set_cmode = mv88e6393x_port_set_cmode,
4677 .port_setup_message_port = mv88e6xxx_setup_message_port,
4678 .port_set_upstream_port = mv88e6393x_port_set_upstream_port,
4679 .stats_snapshot = mv88e6390_g1_stats_snapshot,
4680 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
4681 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
4682 .stats_get_strings = mv88e6320_stats_get_strings,
4683 .stats_get_stats = mv88e6390_stats_get_stats,
4684 /* .set_cpu_port is missing because this family does not support a global
4685 * CPU port, only per port CPU port which is set via
4686 * .port_set_upstream_port method.
4687 */
4688 .set_egress_port = mv88e6393x_set_egress_port,
4689 .watchdog_ops = &mv88e6390_watchdog_ops,
4690 .mgmt_rsvd2cpu = mv88e6393x_port_mgmt_rsvd2cpu,
4691 .pot_clear = mv88e6xxx_g2_pot_clear,
4692 .reset = mv88e6352_g1_reset,
4693 .rmu_disable = mv88e6390_g1_rmu_disable,
4694 .atu_get_hash = mv88e6165_g1_atu_get_hash,
4695 .atu_set_hash = mv88e6165_g1_atu_set_hash,
4696 .vtu_getnext = mv88e6390_g1_vtu_getnext,
4697 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
4698 .serdes_power = mv88e6393x_serdes_power,
4699 .serdes_get_lane = mv88e6393x_serdes_get_lane,
4700 .serdes_pcs_get_state = mv88e6393x_serdes_pcs_get_state,
4701 .serdes_pcs_config = mv88e6390_serdes_pcs_config,
4702 .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
4703 .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
4704 .serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
4705 .serdes_irq_enable = mv88e6393x_serdes_irq_enable,
4706 .serdes_irq_status = mv88e6393x_serdes_irq_status,
4707 /* TODO: serdes stats */
4708 .gpio_ops = &mv88e6352_gpio_ops,
4709 .avb_ops = &mv88e6390_avb_ops,
4710 .ptp_ops = &mv88e6352_ptp_ops,
4711 .phylink_validate = mv88e6393x_phylink_validate,
4712};
4713
Vivien Didelotf81ec902016-05-09 13:22:58 -04004714static const struct mv88e6xxx_info mv88e6xxx_table[] = {
4715 [MV88E6085] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004716 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004717 .family = MV88E6XXX_FAMILY_6097,
4718 .name = "Marvell 88E6085",
4719 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004720 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004721 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01004722 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004723 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004724 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004725 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004726 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004727 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004728 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004729 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004730 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004731 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004732 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004733 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004734 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004735 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004736 },
4737
4738 [MV88E6095] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004739 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004740 .family = MV88E6XXX_FAMILY_6095,
4741 .name = "Marvell 88E6095/88E6095F",
4742 .num_databases = 256,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004743 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004744 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01004745 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004746 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004747 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004748 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004749 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004750 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004751 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004752 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05004753 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004754 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004755 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004756 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004757 },
4758
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004759 [MV88E6097] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004760 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004761 .family = MV88E6XXX_FAMILY_6097,
4762 .name = "Marvell 88E6097/88E6097F",
4763 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004764 .num_macs = 8192,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004765 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01004766 .num_internal_phys = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004767 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004768 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004769 .phy_base_addr = 0x0,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004770 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004771 .global2_addr = 0x1c,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004772 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01004773 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004774 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004775 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004776 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004777 .multi_chip = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01004778 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01004779 .ops = &mv88e6097_ops,
4780 },
4781
Vivien Didelotf81ec902016-05-09 13:22:58 -04004782 [MV88E6123] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004783 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004784 .family = MV88E6XXX_FAMILY_6165,
4785 .name = "Marvell 88E6123",
4786 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004787 .num_macs = 1024,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004788 .num_ports = 3,
Andrew Lunnbc393152018-03-17 20:32:04 +01004789 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004790 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004791 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004792 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004793 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004794 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004795 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004796 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004797 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004798 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004799 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004800 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02004801 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004802 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004803 },
4804
4805 [MV88E6131] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004806 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004807 .family = MV88E6XXX_FAMILY_6185,
4808 .name = "Marvell 88E6131",
4809 .num_databases = 256,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004810 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004811 .num_ports = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01004812 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004813 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004814 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004815 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004816 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004817 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004818 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004819 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004820 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004821 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004822 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004823 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004824 },
4825
Vivien Didelot990e27b2017-03-28 13:50:32 -04004826 [MV88E6141] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004827 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004828 .family = MV88E6XXX_FAMILY_6341,
Uwe Kleine-König79a68b22018-03-20 10:44:40 +01004829 .name = "Marvell 88E6141",
Vivien Didelot990e27b2017-03-28 13:50:32 -04004830 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004831 .num_macs = 2048,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004832 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004833 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004834 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004835 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004836 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004837 .phy_base_addr = 0x10,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004838 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004839 .global2_addr = 0x1c,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004840 .age_time_coeff = 3750,
4841 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01004842 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004843 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04004844 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004845 .multi_chip = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004846 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelot990e27b2017-03-28 13:50:32 -04004847 .ops = &mv88e6141_ops,
4848 },
4849
Vivien Didelotf81ec902016-05-09 13:22:58 -04004850 [MV88E6161] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004851 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004852 .family = MV88E6XXX_FAMILY_6165,
4853 .name = "Marvell 88E6161",
4854 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004855 .num_macs = 1024,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004856 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004857 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004858 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004859 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004860 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004861 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004862 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004863 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004864 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004865 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004866 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004867 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004868 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02004869 .tag_protocol = DSA_TAG_PROTO_EDSA,
Andrew Lunndfa54342018-07-18 22:38:22 +02004870 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004871 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004872 },
4873
4874 [MV88E6165] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004875 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004876 .family = MV88E6XXX_FAMILY_6165,
4877 .name = "Marvell 88E6165",
4878 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004879 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004880 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01004881 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004882 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004883 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004884 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004885 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004886 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004887 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004888 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004889 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004890 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004891 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004892 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004893 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunndfa54342018-07-18 22:38:22 +02004894 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004895 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004896 },
4897
4898 [MV88E6171] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004899 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004900 .family = MV88E6XXX_FAMILY_6351,
4901 .name = "Marvell 88E6171",
4902 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004903 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004904 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004905 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004906 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004907 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004908 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004909 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004910 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004911 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004912 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004913 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004914 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004915 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004916 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004917 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004918 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004919 },
4920
4921 [MV88E6172] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004922 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004923 .family = MV88E6XXX_FAMILY_6352,
4924 .name = "Marvell 88E6172",
4925 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004926 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004927 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004928 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004929 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004930 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004931 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004932 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004933 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004934 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004935 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004936 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004937 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004938 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004939 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004940 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004941 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004942 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004943 },
4944
4945 [MV88E6175] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004946 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004947 .family = MV88E6XXX_FAMILY_6351,
4948 .name = "Marvell 88E6175",
4949 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004950 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004951 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004952 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004953 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004954 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004955 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004956 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004957 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004958 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004959 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004960 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004961 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004962 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004963 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004964 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004965 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004966 },
4967
4968 [MV88E6176] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004969 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004970 .family = MV88E6XXX_FAMILY_6352,
4971 .name = "Marvell 88E6176",
4972 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004973 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004974 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01004975 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01004976 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004977 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004978 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02004979 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04004980 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04004981 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004982 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004983 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004984 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05004985 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004986 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004987 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004988 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004989 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004990 },
4991
4992 [MV88E6185] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04004993 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004994 .family = MV88E6XXX_FAMILY_6185,
4995 .name = "Marvell 88E6185",
4996 .num_databases = 256,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01004997 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004998 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01004999 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005000 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005001 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005002 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005003 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005004 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005005 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005006 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05005007 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005008 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005009 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005010 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005011 },
5012
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005013 [MV88E6190] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005014 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005015 .family = MV88E6XXX_FAMILY_6390,
5016 .name = "Marvell 88E6190",
5017 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005018 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005019 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005020 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005021 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005022 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005023 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005024 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005025 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005026 .global2_addr = 0x1c,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005027 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005028 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005029 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005030 .g2_irqs = 14,
Vivien Didelotf3645652017-03-30 17:37:07 -04005031 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005032 .multi_chip = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05005033 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005034 .ops = &mv88e6190_ops,
5035 },
5036
5037 [MV88E6190X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005038 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005039 .family = MV88E6XXX_FAMILY_6390,
5040 .name = "Marvell 88E6190X",
5041 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005042 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005043 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005044 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005045 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005046 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005047 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005048 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005049 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005050 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005051 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005052 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005053 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005054 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005055 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005056 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005057 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005058 .ops = &mv88e6190x_ops,
5059 },
5060
5061 [MV88E6191] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005062 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005063 .family = MV88E6XXX_FAMILY_6390,
5064 .name = "Marvell 88E6191",
5065 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005066 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005067 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005068 .num_internal_phys = 9,
Vivien Didelot931d1822017-05-01 14:05:27 -04005069 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005070 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005071 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005072 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005073 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005074 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005075 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005076 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005077 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005078 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005079 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005080 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005081 .ptp_support = true,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04005082 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005083 },
5084
Pavana Sharmade776d02021-03-17 14:46:42 +01005085 [MV88E6191X] = {
5086 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191X,
5087 .family = MV88E6XXX_FAMILY_6393,
5088 .name = "Marvell 88E6191X",
5089 .num_databases = 4096,
5090 .num_ports = 11, /* 10 + Z80 */
5091 .num_internal_phys = 9,
5092 .max_vid = 8191,
5093 .port_base_addr = 0x0,
5094 .phy_base_addr = 0x0,
5095 .global1_addr = 0x1b,
5096 .global2_addr = 0x1c,
5097 .age_time_coeff = 3750,
5098 .g1_irqs = 10,
5099 .g2_irqs = 14,
5100 .atu_move_port_mask = 0x1f,
5101 .pvt = true,
5102 .multi_chip = true,
5103 .tag_protocol = DSA_TAG_PROTO_DSA,
5104 .ptp_support = true,
5105 .ops = &mv88e6393x_ops,
5106 },
5107
5108 [MV88E6193X] = {
5109 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6193X,
5110 .family = MV88E6XXX_FAMILY_6393,
5111 .name = "Marvell 88E6193X",
5112 .num_databases = 4096,
5113 .num_ports = 11, /* 10 + Z80 */
5114 .num_internal_phys = 9,
5115 .max_vid = 8191,
5116 .port_base_addr = 0x0,
5117 .phy_base_addr = 0x0,
5118 .global1_addr = 0x1b,
5119 .global2_addr = 0x1c,
5120 .age_time_coeff = 3750,
5121 .g1_irqs = 10,
5122 .g2_irqs = 14,
5123 .atu_move_port_mask = 0x1f,
5124 .pvt = true,
5125 .multi_chip = true,
5126 .tag_protocol = DSA_TAG_PROTO_DSA,
5127 .ptp_support = true,
5128 .ops = &mv88e6393x_ops,
5129 },
5130
Hubert Feurstein49022642019-07-31 10:23:46 +02005131 [MV88E6220] = {
5132 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6220,
5133 .family = MV88E6XXX_FAMILY_6250,
5134 .name = "Marvell 88E6220",
5135 .num_databases = 64,
5136
5137 /* Ports 2-4 are not routed to pins
5138 * => usable ports 0, 1, 5, 6
5139 */
5140 .num_ports = 7,
5141 .num_internal_phys = 2,
Hubert Feursteinc8574862019-07-31 10:23:48 +02005142 .invalid_port_mask = BIT(2) | BIT(3) | BIT(4),
Hubert Feurstein49022642019-07-31 10:23:46 +02005143 .max_vid = 4095,
5144 .port_base_addr = 0x08,
5145 .phy_base_addr = 0x00,
5146 .global1_addr = 0x0f,
5147 .global2_addr = 0x07,
5148 .age_time_coeff = 15000,
5149 .g1_irqs = 9,
5150 .g2_irqs = 10,
5151 .atu_move_port_mask = 0xf,
5152 .dual_chip = true,
5153 .tag_protocol = DSA_TAG_PROTO_DSA,
Hubert Feurstein71509612019-07-31 10:23:51 +02005154 .ptp_support = true,
Hubert Feurstein49022642019-07-31 10:23:46 +02005155 .ops = &mv88e6250_ops,
5156 },
5157
Vivien Didelotf81ec902016-05-09 13:22:58 -04005158 [MV88E6240] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005159 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005160 .family = MV88E6XXX_FAMILY_6352,
5161 .name = "Marvell 88E6240",
5162 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005163 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005164 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005165 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005166 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005167 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005168 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005169 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005170 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005171 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005172 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005173 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005174 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005175 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005176 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005177 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005178 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005179 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005180 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005181 },
5182
Rasmus Villemoes1f718362019-06-04 07:34:32 +00005183 [MV88E6250] = {
5184 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6250,
5185 .family = MV88E6XXX_FAMILY_6250,
5186 .name = "Marvell 88E6250",
5187 .num_databases = 64,
5188 .num_ports = 7,
5189 .num_internal_phys = 5,
5190 .max_vid = 4095,
5191 .port_base_addr = 0x08,
5192 .phy_base_addr = 0x00,
5193 .global1_addr = 0x0f,
5194 .global2_addr = 0x07,
5195 .age_time_coeff = 15000,
5196 .g1_irqs = 9,
5197 .g2_irqs = 10,
5198 .atu_move_port_mask = 0xf,
5199 .dual_chip = true,
5200 .tag_protocol = DSA_TAG_PROTO_DSA,
Hubert Feurstein71509612019-07-31 10:23:51 +02005201 .ptp_support = true,
Rasmus Villemoes1f718362019-06-04 07:34:32 +00005202 .ops = &mv88e6250_ops,
5203 },
5204
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005205 [MV88E6290] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005206 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005207 .family = MV88E6XXX_FAMILY_6390,
5208 .name = "Marvell 88E6290",
5209 .num_databases = 4096,
5210 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005211 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005212 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005213 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005214 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005215 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005216 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005217 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005218 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005219 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005220 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005221 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005222 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005223 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005224 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005225 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005226 .ops = &mv88e6290_ops,
5227 },
5228
Vivien Didelotf81ec902016-05-09 13:22:58 -04005229 [MV88E6320] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005230 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005231 .family = MV88E6XXX_FAMILY_6320,
5232 .name = "Marvell 88E6320",
5233 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005234 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005235 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005236 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005237 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005238 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005239 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005240 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005241 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005242 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005243 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005244 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01005245 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005246 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005247 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005248 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005249 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005250 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005251 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005252 },
5253
5254 [MV88E6321] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005255 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005256 .family = MV88E6XXX_FAMILY_6320,
5257 .name = "Marvell 88E6321",
5258 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005259 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005260 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005261 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005262 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005263 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005264 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005265 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005266 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005267 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005268 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005269 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01005270 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005271 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005272 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005273 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005274 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005275 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005276 },
5277
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005278 [MV88E6341] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005279 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005280 .family = MV88E6XXX_FAMILY_6341,
5281 .name = "Marvell 88E6341",
5282 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005283 .num_macs = 2048,
Andrew Lunnbc393152018-03-17 20:32:04 +01005284 .num_internal_phys = 5,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005285 .num_ports = 6,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005286 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005287 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005288 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005289 .phy_base_addr = 0x10,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005290 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005291 .global2_addr = 0x1c,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005292 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05005293 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01005294 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005295 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04005296 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005297 .multi_chip = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005298 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005299 .ptp_support = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01005300 .ops = &mv88e6341_ops,
5301 },
5302
Vivien Didelotf81ec902016-05-09 13:22:58 -04005303 [MV88E6350] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005304 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005305 .family = MV88E6XXX_FAMILY_6351,
5306 .name = "Marvell 88E6350",
5307 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005308 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005309 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005310 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005311 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005312 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005313 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005314 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005315 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005316 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005317 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005318 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005319 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005320 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005321 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005322 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005323 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005324 },
5325
5326 [MV88E6351] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005327 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005328 .family = MV88E6XXX_FAMILY_6351,
5329 .name = "Marvell 88E6351",
5330 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005331 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005332 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005333 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005334 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005335 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005336 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005337 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005338 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005339 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005340 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005341 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005342 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005343 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005344 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005345 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005346 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005347 },
5348
5349 [MV88E6352] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005350 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005351 .family = MV88E6XXX_FAMILY_6352,
5352 .name = "Marvell 88E6352",
5353 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005354 .num_macs = 8192,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005355 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01005356 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005357 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04005358 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04005359 .port_base_addr = 0x10,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005360 .phy_base_addr = 0x0,
Vivien Didelota935c052016-09-29 12:21:53 -04005361 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005362 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04005363 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02005364 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005365 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05005366 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04005367 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005368 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005369 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005370 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04005371 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005372 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005373 [MV88E6390] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005374 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005375 .family = MV88E6XXX_FAMILY_6390,
5376 .name = "Marvell 88E6390",
5377 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005378 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005379 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005380 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005381 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005382 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005383 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005384 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005385 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005386 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005387 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005388 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005389 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005390 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005391 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005392 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005393 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005394 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005395 .ops = &mv88e6390_ops,
5396 },
5397 [MV88E6390X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04005398 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005399 .family = MV88E6XXX_FAMILY_6390,
5400 .name = "Marvell 88E6390X",
5401 .num_databases = 4096,
Andrew Lunnd9ea5622019-11-05 01:12:58 +01005402 .num_macs = 16384,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005403 .num_ports = 11, /* 10 + Z80 */
Heiner Kallweit95150f22019-03-02 10:06:05 +01005404 .num_internal_phys = 9,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01005405 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04005406 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005407 .port_base_addr = 0x0,
Andrew Lunn9255bac2018-05-05 20:58:22 +02005408 .phy_base_addr = 0x0,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005409 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04005410 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01005411 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005412 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04005413 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05005414 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04005415 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04005416 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01005417 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01005418 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01005419 .ops = &mv88e6390x_ops,
5420 },
Pavana Sharmade776d02021-03-17 14:46:42 +01005421
5422 [MV88E6393X] = {
5423 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6393X,
5424 .family = MV88E6XXX_FAMILY_6393,
5425 .name = "Marvell 88E6393X",
5426 .num_databases = 4096,
5427 .num_ports = 11, /* 10 + Z80 */
5428 .num_internal_phys = 9,
5429 .max_vid = 8191,
5430 .port_base_addr = 0x0,
5431 .phy_base_addr = 0x0,
5432 .global1_addr = 0x1b,
5433 .global2_addr = 0x1c,
5434 .age_time_coeff = 3750,
5435 .g1_irqs = 10,
5436 .g2_irqs = 14,
5437 .atu_move_port_mask = 0x1f,
5438 .pvt = true,
5439 .multi_chip = true,
5440 .tag_protocol = DSA_TAG_PROTO_DSA,
5441 .ptp_support = true,
5442 .ops = &mv88e6393x_ops,
5443 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04005444};
5445
Vivien Didelot5f7c0362016-06-20 13:14:04 -04005446static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04005447{
Vivien Didelota439c062016-04-17 13:23:58 -04005448 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04005449
Vivien Didelot5f7c0362016-06-20 13:14:04 -04005450 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
5451 if (mv88e6xxx_table[i].prod_num == prod_num)
5452 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04005453
Vivien Didelotb9b37712015-10-30 19:39:48 -04005454 return NULL;
5455}
5456
Vivien Didelotfad09c72016-06-21 12:28:20 -04005457static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005458{
5459 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04005460 unsigned int prod_num, rev;
5461 u16 id;
5462 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005463
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005464 mv88e6xxx_reg_lock(chip);
Vivien Didelot107fcc12017-06-12 12:37:36 -04005465 err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005466 mv88e6xxx_reg_unlock(chip);
Vivien Didelot8f6345b2016-07-20 18:18:36 -04005467 if (err)
5468 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005469
Vivien Didelot107fcc12017-06-12 12:37:36 -04005470 prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
5471 rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005472
5473 info = mv88e6xxx_lookup_info(prod_num);
5474 if (!info)
5475 return -ENODEV;
5476
Vivien Didelotcaac8542016-06-20 13:14:09 -04005477 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04005478 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005479
Vivien Didelotfad09c72016-06-21 12:28:20 -04005480 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
5481 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04005482
5483 return 0;
5484}
5485
Vivien Didelotfad09c72016-06-21 12:28:20 -04005486static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04005487{
Vivien Didelotfad09c72016-06-21 12:28:20 -04005488 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04005489
Vivien Didelotfad09c72016-06-21 12:28:20 -04005490 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
5491 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04005492 return NULL;
5493
Vivien Didelotfad09c72016-06-21 12:28:20 -04005494 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04005495
Vivien Didelotfad09c72016-06-21 12:28:20 -04005496 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01005497 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelotda7dc872019-09-07 16:00:49 -04005498 idr_init(&chip->policies);
Vivien Didelot469d7292016-06-20 13:14:06 -04005499
Vivien Didelotfad09c72016-06-21 12:28:20 -04005500 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04005501}
5502
Florian Fainelli5ed4e3e2017-11-10 15:22:52 -08005503static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds,
Florian Fainelli4d776482020-01-07 21:06:05 -08005504 int port,
5505 enum dsa_tag_protocol m)
Andrew Lunn7b314362016-08-22 16:01:01 +02005506{
Vivien Didelot04bed142016-08-31 18:06:13 -04005507 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02005508
Andrew Lunn443d5a12016-12-03 04:35:18 +01005509 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02005510}
5511
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005512static int mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
5513 const struct switchdev_obj_port_mdb *mdb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005514{
Vivien Didelot04bed142016-08-31 18:06:13 -04005515 struct mv88e6xxx_chip *chip = ds->priv;
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005516 int err;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005517
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005518 mv88e6xxx_reg_lock(chip);
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005519 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
5520 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005521 mv88e6xxx_reg_unlock(chip);
Vladimir Olteana52b2da2021-01-09 02:01:52 +02005522
5523 return err;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005524}
5525
5526static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
5527 const struct switchdev_obj_port_mdb *mdb)
5528{
Vivien Didelot04bed142016-08-31 18:06:13 -04005529 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005530 int err;
5531
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005532 mv88e6xxx_reg_lock(chip);
Vivien Didelotd8291a92019-09-07 16:00:47 -04005533 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid, 0);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005534 mv88e6xxx_reg_unlock(chip);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005535
5536 return err;
5537}
5538
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005539static int mv88e6xxx_port_mirror_add(struct dsa_switch *ds, int port,
5540 struct dsa_mall_mirror_tc_entry *mirror,
5541 bool ingress)
5542{
5543 enum mv88e6xxx_egress_direction direction = ingress ?
5544 MV88E6XXX_EGRESS_DIR_INGRESS :
5545 MV88E6XXX_EGRESS_DIR_EGRESS;
5546 struct mv88e6xxx_chip *chip = ds->priv;
5547 bool other_mirrors = false;
5548 int i;
5549 int err;
5550
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005551 mutex_lock(&chip->reg_lock);
5552 if ((ingress ? chip->ingress_dest_port : chip->egress_dest_port) !=
5553 mirror->to_local_port) {
5554 for (i = 0; i < mv88e6xxx_num_ports(chip); i++)
5555 other_mirrors |= ingress ?
5556 chip->ports[i].mirror_ingress :
5557 chip->ports[i].mirror_egress;
5558
5559 /* Can't change egress port when other mirror is active */
5560 if (other_mirrors) {
5561 err = -EBUSY;
5562 goto out;
5563 }
5564
Marek Behún2fda45f2021-03-17 14:46:41 +01005565 err = mv88e6xxx_set_egress_port(chip, direction,
5566 mirror->to_local_port);
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005567 if (err)
5568 goto out;
5569 }
5570
5571 err = mv88e6xxx_port_set_mirror(chip, port, direction, true);
5572out:
5573 mutex_unlock(&chip->reg_lock);
5574
5575 return err;
5576}
5577
5578static void mv88e6xxx_port_mirror_del(struct dsa_switch *ds, int port,
5579 struct dsa_mall_mirror_tc_entry *mirror)
5580{
5581 enum mv88e6xxx_egress_direction direction = mirror->ingress ?
5582 MV88E6XXX_EGRESS_DIR_INGRESS :
5583 MV88E6XXX_EGRESS_DIR_EGRESS;
5584 struct mv88e6xxx_chip *chip = ds->priv;
5585 bool other_mirrors = false;
5586 int i;
5587
5588 mutex_lock(&chip->reg_lock);
5589 if (mv88e6xxx_port_set_mirror(chip, port, direction, false))
5590 dev_err(ds->dev, "p%d: failed to disable mirroring\n", port);
5591
5592 for (i = 0; i < mv88e6xxx_num_ports(chip); i++)
5593 other_mirrors |= mirror->ingress ?
5594 chip->ports[i].mirror_ingress :
5595 chip->ports[i].mirror_egress;
5596
5597 /* Reset egress port when no other mirror is active */
5598 if (!other_mirrors) {
Marek Behún2fda45f2021-03-17 14:46:41 +01005599 if (mv88e6xxx_set_egress_port(chip, direction,
5600 dsa_upstream_port(ds, port)))
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005601 dev_err(ds->dev, "failed to set egress port\n");
5602 }
5603
5604 mutex_unlock(&chip->reg_lock);
5605}
5606
Vladimir Olteana8b659e2021-02-12 17:15:56 +02005607static int mv88e6xxx_port_pre_bridge_flags(struct dsa_switch *ds, int port,
5608 struct switchdev_brport_flags flags,
5609 struct netlink_ext_ack *extack)
5610{
5611 struct mv88e6xxx_chip *chip = ds->priv;
5612 const struct mv88e6xxx_ops *ops;
5613
5614 if (flags.mask & ~(BR_FLOOD | BR_MCAST_FLOOD))
5615 return -EINVAL;
5616
5617 ops = chip->info->ops;
5618
5619 if ((flags.mask & BR_FLOOD) && !ops->port_set_ucast_flood)
5620 return -EINVAL;
5621
5622 if ((flags.mask & BR_MCAST_FLOOD) && !ops->port_set_mcast_flood)
5623 return -EINVAL;
5624
5625 return 0;
5626}
5627
5628static int mv88e6xxx_port_bridge_flags(struct dsa_switch *ds, int port,
5629 struct switchdev_brport_flags flags,
5630 struct netlink_ext_ack *extack)
Russell King4f859012019-02-20 15:35:05 -08005631{
5632 struct mv88e6xxx_chip *chip = ds->priv;
5633 int err = -EOPNOTSUPP;
5634
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005635 mv88e6xxx_reg_lock(chip);
Vladimir Olteana8b659e2021-02-12 17:15:56 +02005636
5637 if (flags.mask & BR_FLOOD) {
5638 bool unicast = !!(flags.val & BR_FLOOD);
5639
5640 err = chip->info->ops->port_set_ucast_flood(chip, port,
5641 unicast);
5642 if (err)
5643 goto out;
5644 }
5645
5646 if (flags.mask & BR_MCAST_FLOOD) {
5647 bool multicast = !!(flags.val & BR_MCAST_FLOOD);
5648
5649 err = chip->info->ops->port_set_mcast_flood(chip, port,
5650 multicast);
5651 if (err)
5652 goto out;
5653 }
5654
5655out:
5656 mv88e6xxx_reg_unlock(chip);
5657
5658 return err;
5659}
5660
5661static int mv88e6xxx_port_set_mrouter(struct dsa_switch *ds, int port,
5662 bool mrouter,
5663 struct netlink_ext_ack *extack)
5664{
5665 struct mv88e6xxx_chip *chip = ds->priv;
5666 int err;
5667
5668 if (!chip->info->ops->port_set_mcast_flood)
5669 return -EOPNOTSUPP;
5670
5671 mv88e6xxx_reg_lock(chip);
5672 err = chip->info->ops->port_set_mcast_flood(chip, port, mrouter);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00005673 mv88e6xxx_reg_unlock(chip);
Russell King4f859012019-02-20 15:35:05 -08005674
5675 return err;
5676}
5677
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01005678static bool mv88e6xxx_lag_can_offload(struct dsa_switch *ds,
5679 struct net_device *lag,
5680 struct netdev_lag_upper_info *info)
5681{
Tobias Waldekranzb80dc512021-01-15 13:52:59 +01005682 struct mv88e6xxx_chip *chip = ds->priv;
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01005683 struct dsa_port *dp;
5684 int id, members = 0;
5685
Tobias Waldekranzb80dc512021-01-15 13:52:59 +01005686 if (!mv88e6xxx_has_lag(chip))
5687 return false;
5688
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01005689 id = dsa_lag_id(ds->dst, lag);
5690 if (id < 0 || id >= ds->num_lag_ids)
5691 return false;
5692
5693 dsa_lag_foreach_port(dp, ds->dst, lag)
5694 /* Includes the port joining the LAG */
5695 members++;
5696
5697 if (members > 8)
5698 return false;
5699
5700 /* We could potentially relax this to include active
5701 * backup in the future.
5702 */
5703 if (info->tx_type != NETDEV_LAG_TX_TYPE_HASH)
5704 return false;
5705
5706 /* Ideally we would also validate that the hash type matches
5707 * the hardware. Alas, this is always set to unknown on team
5708 * interfaces.
5709 */
5710 return true;
5711}
5712
5713static int mv88e6xxx_lag_sync_map(struct dsa_switch *ds, struct net_device *lag)
5714{
5715 struct mv88e6xxx_chip *chip = ds->priv;
5716 struct dsa_port *dp;
5717 u16 map = 0;
5718 int id;
5719
5720 id = dsa_lag_id(ds->dst, lag);
5721
5722 /* Build the map of all ports to distribute flows destined for
5723 * this LAG. This can be either a local user port, or a DSA
5724 * port if the LAG port is on a remote chip.
5725 */
5726 dsa_lag_foreach_port(dp, ds->dst, lag)
5727 map |= BIT(dsa_towards_port(ds, dp->ds->index, dp->index));
5728
5729 return mv88e6xxx_g2_trunk_mapping_write(chip, id, map);
5730}
5731
5732static const u8 mv88e6xxx_lag_mask_table[8][8] = {
5733 /* Row number corresponds to the number of active members in a
5734 * LAG. Each column states which of the eight hash buckets are
5735 * mapped to the column:th port in the LAG.
5736 *
5737 * Example: In a LAG with three active ports, the second port
5738 * ([2][1]) would be selected for traffic mapped to buckets
5739 * 3,4,5 (0x38).
5740 */
5741 { 0xff, 0, 0, 0, 0, 0, 0, 0 },
5742 { 0x0f, 0xf0, 0, 0, 0, 0, 0, 0 },
5743 { 0x07, 0x38, 0xc0, 0, 0, 0, 0, 0 },
5744 { 0x03, 0x0c, 0x30, 0xc0, 0, 0, 0, 0 },
5745 { 0x03, 0x0c, 0x30, 0x40, 0x80, 0, 0, 0 },
5746 { 0x03, 0x0c, 0x10, 0x20, 0x40, 0x80, 0, 0 },
5747 { 0x03, 0x04, 0x08, 0x10, 0x20, 0x40, 0x80, 0 },
5748 { 0x01, 0x02, 0x04, 0x08, 0x10, 0x20, 0x40, 0x80 },
5749};
5750
5751static void mv88e6xxx_lag_set_port_mask(u16 *mask, int port,
5752 int num_tx, int nth)
5753{
5754 u8 active = 0;
5755 int i;
5756
5757 num_tx = num_tx <= 8 ? num_tx : 8;
5758 if (nth < num_tx)
5759 active = mv88e6xxx_lag_mask_table[num_tx - 1][nth];
5760
5761 for (i = 0; i < 8; i++) {
5762 if (BIT(i) & active)
5763 mask[i] |= BIT(port);
5764 }
5765}
5766
5767static int mv88e6xxx_lag_sync_masks(struct dsa_switch *ds)
5768{
5769 struct mv88e6xxx_chip *chip = ds->priv;
5770 unsigned int id, num_tx;
5771 struct net_device *lag;
5772 struct dsa_port *dp;
5773 int i, err, nth;
5774 u16 mask[8];
5775 u16 ivec;
5776
5777 /* Assume no port is a member of any LAG. */
5778 ivec = BIT(mv88e6xxx_num_ports(chip)) - 1;
5779
5780 /* Disable all masks for ports that _are_ members of a LAG. */
5781 list_for_each_entry(dp, &ds->dst->ports, list) {
5782 if (!dp->lag_dev || dp->ds != ds)
5783 continue;
5784
5785 ivec &= ~BIT(dp->index);
5786 }
5787
5788 for (i = 0; i < 8; i++)
5789 mask[i] = ivec;
5790
5791 /* Enable the correct subset of masks for all LAG ports that
5792 * are in the Tx set.
5793 */
5794 dsa_lags_foreach_id(id, ds->dst) {
5795 lag = dsa_lag_dev(ds->dst, id);
5796 if (!lag)
5797 continue;
5798
5799 num_tx = 0;
5800 dsa_lag_foreach_port(dp, ds->dst, lag) {
5801 if (dp->lag_tx_enabled)
5802 num_tx++;
5803 }
5804
5805 if (!num_tx)
5806 continue;
5807
5808 nth = 0;
5809 dsa_lag_foreach_port(dp, ds->dst, lag) {
5810 if (!dp->lag_tx_enabled)
5811 continue;
5812
5813 if (dp->ds == ds)
5814 mv88e6xxx_lag_set_port_mask(mask, dp->index,
5815 num_tx, nth);
5816
5817 nth++;
5818 }
5819 }
5820
5821 for (i = 0; i < 8; i++) {
5822 err = mv88e6xxx_g2_trunk_mask_write(chip, i, true, mask[i]);
5823 if (err)
5824 return err;
5825 }
5826
5827 return 0;
5828}
5829
5830static int mv88e6xxx_lag_sync_masks_map(struct dsa_switch *ds,
5831 struct net_device *lag)
5832{
5833 int err;
5834
5835 err = mv88e6xxx_lag_sync_masks(ds);
5836
5837 if (!err)
5838 err = mv88e6xxx_lag_sync_map(ds, lag);
5839
5840 return err;
5841}
5842
5843static int mv88e6xxx_port_lag_change(struct dsa_switch *ds, int port)
5844{
5845 struct mv88e6xxx_chip *chip = ds->priv;
5846 int err;
5847
5848 mv88e6xxx_reg_lock(chip);
5849 err = mv88e6xxx_lag_sync_masks(ds);
5850 mv88e6xxx_reg_unlock(chip);
5851 return err;
5852}
5853
5854static int mv88e6xxx_port_lag_join(struct dsa_switch *ds, int port,
5855 struct net_device *lag,
5856 struct netdev_lag_upper_info *info)
5857{
5858 struct mv88e6xxx_chip *chip = ds->priv;
5859 int err, id;
5860
5861 if (!mv88e6xxx_lag_can_offload(ds, lag, info))
5862 return -EOPNOTSUPP;
5863
5864 id = dsa_lag_id(ds->dst, lag);
5865
5866 mv88e6xxx_reg_lock(chip);
5867
5868 err = mv88e6xxx_port_set_trunk(chip, port, true, id);
5869 if (err)
5870 goto err_unlock;
5871
5872 err = mv88e6xxx_lag_sync_masks_map(ds, lag);
5873 if (err)
5874 goto err_clear_trunk;
5875
5876 mv88e6xxx_reg_unlock(chip);
5877 return 0;
5878
5879err_clear_trunk:
5880 mv88e6xxx_port_set_trunk(chip, port, false, 0);
5881err_unlock:
5882 mv88e6xxx_reg_unlock(chip);
5883 return err;
5884}
5885
5886static int mv88e6xxx_port_lag_leave(struct dsa_switch *ds, int port,
5887 struct net_device *lag)
5888{
5889 struct mv88e6xxx_chip *chip = ds->priv;
5890 int err_sync, err_trunk;
5891
5892 mv88e6xxx_reg_lock(chip);
5893 err_sync = mv88e6xxx_lag_sync_masks_map(ds, lag);
5894 err_trunk = mv88e6xxx_port_set_trunk(chip, port, false, 0);
5895 mv88e6xxx_reg_unlock(chip);
5896 return err_sync ? : err_trunk;
5897}
5898
5899static int mv88e6xxx_crosschip_lag_change(struct dsa_switch *ds, int sw_index,
5900 int port)
5901{
5902 struct mv88e6xxx_chip *chip = ds->priv;
5903 int err;
5904
5905 mv88e6xxx_reg_lock(chip);
5906 err = mv88e6xxx_lag_sync_masks(ds);
5907 mv88e6xxx_reg_unlock(chip);
5908 return err;
5909}
5910
5911static int mv88e6xxx_crosschip_lag_join(struct dsa_switch *ds, int sw_index,
5912 int port, struct net_device *lag,
5913 struct netdev_lag_upper_info *info)
5914{
5915 struct mv88e6xxx_chip *chip = ds->priv;
5916 int err;
5917
5918 if (!mv88e6xxx_lag_can_offload(ds, lag, info))
5919 return -EOPNOTSUPP;
5920
5921 mv88e6xxx_reg_lock(chip);
5922
5923 err = mv88e6xxx_lag_sync_masks_map(ds, lag);
5924 if (err)
5925 goto unlock;
5926
5927 err = mv88e6xxx_pvt_map(chip, sw_index, port);
5928
5929unlock:
5930 mv88e6xxx_reg_unlock(chip);
5931 return err;
5932}
5933
5934static int mv88e6xxx_crosschip_lag_leave(struct dsa_switch *ds, int sw_index,
5935 int port, struct net_device *lag)
5936{
5937 struct mv88e6xxx_chip *chip = ds->priv;
5938 int err_sync, err_pvt;
5939
5940 mv88e6xxx_reg_lock(chip);
5941 err_sync = mv88e6xxx_lag_sync_masks_map(ds, lag);
5942 err_pvt = mv88e6xxx_pvt_map(chip, sw_index, port);
5943 mv88e6xxx_reg_unlock(chip);
5944 return err_sync ? : err_pvt;
5945}
5946
Florian Fainellia82f67a2017-01-08 14:52:08 -08005947static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunn7b314362016-08-22 16:01:01 +02005948 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005949 .setup = mv88e6xxx_setup,
Andrew Lunn23e8b472019-10-25 01:03:52 +02005950 .teardown = mv88e6xxx_teardown,
Russell Kingc9a23562018-05-10 13:17:35 -07005951 .phylink_validate = mv88e6xxx_validate,
Russell Kinga5a68582020-03-14 10:15:43 +00005952 .phylink_mac_link_state = mv88e6xxx_serdes_pcs_get_state,
Russell Kingc9a23562018-05-10 13:17:35 -07005953 .phylink_mac_config = mv88e6xxx_mac_config,
Russell Kinga5a68582020-03-14 10:15:43 +00005954 .phylink_mac_an_restart = mv88e6xxx_serdes_pcs_an_restart,
Russell Kingc9a23562018-05-10 13:17:35 -07005955 .phylink_mac_link_down = mv88e6xxx_mac_link_down,
5956 .phylink_mac_link_up = mv88e6xxx_mac_link_up,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005957 .get_strings = mv88e6xxx_get_strings,
5958 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
5959 .get_sset_count = mv88e6xxx_get_sset_count,
Andrew Lunn04aca992017-05-26 01:03:24 +02005960 .port_enable = mv88e6xxx_port_enable,
5961 .port_disable = mv88e6xxx_port_disable,
Andrew Lunn2a550ae2020-07-11 22:32:05 +02005962 .port_max_mtu = mv88e6xxx_get_max_mtu,
5963 .port_change_mtu = mv88e6xxx_change_mtu,
Vivien Didelot08f50062017-08-01 16:32:41 -04005964 .get_mac_eee = mv88e6xxx_get_mac_eee,
5965 .set_mac_eee = mv88e6xxx_set_mac_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02005966 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005967 .get_eeprom = mv88e6xxx_get_eeprom,
5968 .set_eeprom = mv88e6xxx_set_eeprom,
5969 .get_regs_len = mv88e6xxx_get_regs_len,
5970 .get_regs = mv88e6xxx_get_regs,
Vivien Didelotda7dc872019-09-07 16:00:49 -04005971 .get_rxnfc = mv88e6xxx_get_rxnfc,
5972 .set_rxnfc = mv88e6xxx_set_rxnfc,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04005973 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005974 .port_bridge_join = mv88e6xxx_port_bridge_join,
5975 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
Vladimir Olteana8b659e2021-02-12 17:15:56 +02005976 .port_pre_bridge_flags = mv88e6xxx_port_pre_bridge_flags,
5977 .port_bridge_flags = mv88e6xxx_port_bridge_flags,
5978 .port_set_mrouter = mv88e6xxx_port_set_mrouter,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005979 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04005980 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005981 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005982 .port_vlan_add = mv88e6xxx_port_vlan_add,
5983 .port_vlan_del = mv88e6xxx_port_vlan_del,
Vivien Didelotf81ec902016-05-09 13:22:58 -04005984 .port_fdb_add = mv88e6xxx_port_fdb_add,
5985 .port_fdb_del = mv88e6xxx_port_fdb_del,
5986 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04005987 .port_mdb_add = mv88e6xxx_port_mdb_add,
5988 .port_mdb_del = mv88e6xxx_port_mdb_del,
Iwan R Timmerf0942e02019-11-07 22:11:14 +01005989 .port_mirror_add = mv88e6xxx_port_mirror_add,
5990 .port_mirror_del = mv88e6xxx_port_mirror_del,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04005991 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
5992 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01005993 .port_hwtstamp_set = mv88e6xxx_port_hwtstamp_set,
5994 .port_hwtstamp_get = mv88e6xxx_port_hwtstamp_get,
5995 .port_txtstamp = mv88e6xxx_port_txtstamp,
5996 .port_rxtstamp = mv88e6xxx_port_rxtstamp,
5997 .get_ts_info = mv88e6xxx_get_ts_info,
Andrew Lunn23e8b472019-10-25 01:03:52 +02005998 .devlink_param_get = mv88e6xxx_devlink_param_get,
5999 .devlink_param_set = mv88e6xxx_devlink_param_set,
Andrew Lunn93157302020-09-18 21:11:09 +02006000 .devlink_info_get = mv88e6xxx_devlink_info_get,
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01006001 .port_lag_change = mv88e6xxx_port_lag_change,
6002 .port_lag_join = mv88e6xxx_port_lag_join,
6003 .port_lag_leave = mv88e6xxx_port_lag_leave,
6004 .crosschip_lag_change = mv88e6xxx_crosschip_lag_change,
6005 .crosschip_lag_join = mv88e6xxx_crosschip_lag_join,
6006 .crosschip_lag_leave = mv88e6xxx_crosschip_lag_leave,
Vivien Didelotf81ec902016-05-09 13:22:58 -04006007};
6008
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08006009static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006010{
Vivien Didelotfad09c72016-06-21 12:28:20 -04006011 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006012 struct dsa_switch *ds;
6013
Vivien Didelot7e99e342019-10-21 16:51:30 -04006014 ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006015 if (!ds)
6016 return -ENOMEM;
6017
Vivien Didelot7e99e342019-10-21 16:51:30 -04006018 ds->dev = dev;
6019 ds->num_ports = mv88e6xxx_num_ports(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04006020 ds->priv = chip;
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006021 ds->dev = dev;
Vivien Didelot9d490b42016-08-23 12:38:56 -04006022 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04006023 ds->ageing_time_min = chip->info->age_time_coeff;
6024 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006025
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01006026 /* Some chips support up to 32, but that requires enabling the
6027 * 5-bit port mode, which we do not support. 640k^W16 ought to
6028 * be enough for anyone.
6029 */
Tobias Waldekranzb80dc512021-01-15 13:52:59 +01006030 ds->num_lag_ids = mv88e6xxx_has_lag(chip) ? 16 : 0;
Tobias Waldekranz57e661a2021-01-13 09:42:54 +01006031
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006032 dev_set_drvdata(dev, ds);
6033
Vivien Didelot23c9ee42017-05-26 18:12:51 -04006034 return dsa_register_switch(ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006035}
6036
Vivien Didelotfad09c72016-06-21 12:28:20 -04006037static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006038{
Vivien Didelotfad09c72016-06-21 12:28:20 -04006039 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04006040}
6041
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006042static const void *pdata_device_get_match_data(struct device *dev)
6043{
6044 const struct of_device_id *matches = dev->driver->of_match_table;
6045 const struct dsa_mv88e6xxx_pdata *pdata = dev->platform_data;
6046
6047 for (; matches->name[0] || matches->type[0] || matches->compatible[0];
6048 matches++) {
6049 if (!strcmp(pdata->compatible, matches->compatible))
6050 return matches->data;
6051 }
6052 return NULL;
6053}
6054
Miquel Raynalbcd3d9d2019-02-05 12:07:28 +01006055/* There is no suspend to RAM support at DSA level yet, the switch configuration
6056 * would be lost after a power cycle so prevent it to be suspended.
6057 */
6058static int __maybe_unused mv88e6xxx_suspend(struct device *dev)
6059{
6060 return -EOPNOTSUPP;
6061}
6062
6063static int __maybe_unused mv88e6xxx_resume(struct device *dev)
6064{
6065 return 0;
6066}
6067
6068static SIMPLE_DEV_PM_OPS(mv88e6xxx_pm_ops, mv88e6xxx_suspend, mv88e6xxx_resume);
6069
Vivien Didelot57d32312016-06-20 13:13:58 -04006070static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006071{
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006072 struct dsa_mv88e6xxx_pdata *pdata = mdiodev->dev.platform_data;
David S. Miller7ddae242018-05-20 19:04:24 -04006073 const struct mv88e6xxx_info *compat_info = NULL;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006074 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02006075 struct device_node *np = dev->of_node;
Vivien Didelotfad09c72016-06-21 12:28:20 -04006076 struct mv88e6xxx_chip *chip;
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006077 int port;
Andrew Lunn52638f72016-05-10 23:27:22 +02006078 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006079
Andrew Lunn7bb8c992018-05-31 00:15:42 +02006080 if (!np && !pdata)
6081 return -EINVAL;
6082
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006083 if (np)
6084 compat_info = of_device_get_match_data(dev);
6085
6086 if (pdata) {
6087 compat_info = pdata_device_get_match_data(dev);
6088
6089 if (!pdata->netdev)
6090 return -EINVAL;
6091
6092 for (port = 0; port < DSA_MAX_PORTS; port++) {
6093 if (!(pdata->enabled_ports & (1 << port)))
6094 continue;
6095 if (strcmp(pdata->cd.port_names[port], "cpu"))
6096 continue;
6097 pdata->cd.netdev[port] = &pdata->netdev->dev;
6098 break;
6099 }
6100 }
6101
Vivien Didelotcaac8542016-06-20 13:14:09 -04006102 if (!compat_info)
6103 return -EINVAL;
6104
Vivien Didelotfad09c72016-06-21 12:28:20 -04006105 chip = mv88e6xxx_alloc_chip(dev);
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006106 if (!chip) {
6107 err = -ENOMEM;
6108 goto out;
6109 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006110
Vivien Didelotfad09c72016-06-21 12:28:20 -04006111 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04006112
Vivien Didelotfad09c72016-06-21 12:28:20 -04006113 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04006114 if (err)
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006115 goto out;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006116
Andrew Lunnb4308f02016-11-21 23:26:55 +01006117 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006118 if (IS_ERR(chip->reset)) {
6119 err = PTR_ERR(chip->reset);
6120 goto out;
6121 }
Baruch Siach7b75e492019-06-27 21:17:39 +03006122 if (chip->reset)
6123 usleep_range(1000, 2000);
Andrew Lunnb4308f02016-11-21 23:26:55 +01006124
Vivien Didelotfad09c72016-06-21 12:28:20 -04006125 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04006126 if (err)
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006127 goto out;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006128
Vivien Didelote57e5e72016-08-15 17:19:00 -04006129 mv88e6xxx_phy_init(chip);
6130
Andrew Lunn00baabe2018-05-19 22:31:35 +02006131 if (chip->info->ops->get_eeprom) {
6132 if (np)
6133 of_property_read_u32(np, "eeprom-length",
6134 &chip->eeprom_len);
6135 else
6136 chip->eeprom_len = pdata->eeprom_len;
6137 }
Andrew Lunnf8cd8752016-05-10 23:27:25 +02006138
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00006139 mv88e6xxx_reg_lock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006140 err = mv88e6xxx_switch_reset(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00006141 mv88e6xxx_reg_unlock(chip);
Andrew Lunnb516d452016-06-04 21:17:06 +02006142 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02006143 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02006144
Andrew Lunna27415d2019-05-01 00:10:50 +02006145 if (np) {
6146 chip->irq = of_irq_get(np, 0);
6147 if (chip->irq == -EPROBE_DEFER) {
6148 err = chip->irq;
6149 goto out;
6150 }
Andrew Lunn83c0afa2016-06-04 21:17:07 +02006151 }
6152
Andrew Lunna27415d2019-05-01 00:10:50 +02006153 if (pdata)
6154 chip->irq = pdata->irq;
6155
Andrew Lunn294d7112018-02-22 22:58:32 +01006156 /* Has to be performed before the MDIO bus is created, because
Uwe Kleine-Königa7087672018-03-20 10:44:41 +01006157 * the PHYs will link their interrupts to these interrupt
Andrew Lunn294d7112018-02-22 22:58:32 +01006158 * controllers
6159 */
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00006160 mv88e6xxx_reg_lock(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01006161 if (chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02006162 err = mv88e6xxx_g1_irq_setup(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01006163 else
6164 err = mv88e6xxx_irq_poll_setup(chip);
Rasmus Villemoesc9acece2019-06-20 13:50:42 +00006165 mv88e6xxx_reg_unlock(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006166
Andrew Lunn294d7112018-02-22 22:58:32 +01006167 if (err)
6168 goto out;
6169
6170 if (chip->info->g2_irqs > 0) {
6171 err = mv88e6xxx_g2_irq_setup(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006172 if (err)
Andrew Lunn294d7112018-02-22 22:58:32 +01006173 goto out_g1_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02006174 }
6175
Andrew Lunn294d7112018-02-22 22:58:32 +01006176 err = mv88e6xxx_g1_atu_prob_irq_setup(chip);
6177 if (err)
6178 goto out_g2_irq;
6179
6180 err = mv88e6xxx_g1_vtu_prob_irq_setup(chip);
6181 if (err)
6182 goto out_g1_atu_prob_irq;
6183
Andrew Lunna3c53be52017-01-24 14:53:50 +01006184 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02006185 if (err)
Andrew Lunn62eb1162018-01-14 02:32:45 +01006186 goto out_g1_vtu_prob_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02006187
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08006188 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006189 if (err)
6190 goto out_mdio;
6191
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006192 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02006193
6194out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01006195 mv88e6xxx_mdios_unregister(chip);
Andrew Lunn62eb1162018-01-14 02:32:45 +01006196out_g1_vtu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01006197 mv88e6xxx_g1_vtu_prob_irq_free(chip);
Andrew Lunn09776442018-01-14 02:32:44 +01006198out_g1_atu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01006199 mv88e6xxx_g1_atu_prob_irq_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006200out_g2_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01006201 if (chip->info->g2_irqs > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02006202 mv88e6xxx_g2_irq_free(chip);
6203out_g1_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01006204 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01006205 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01006206 else
6207 mv88e6xxx_irq_poll_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006208out:
Andrew Lunn877b7cb2018-05-19 22:31:34 +02006209 if (pdata)
6210 dev_put(pdata->netdev);
6211
Andrew Lunndc30c352016-10-16 19:56:49 +02006212 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006213}
6214
6215static void mv88e6xxx_remove(struct mdio_device *mdiodev)
6216{
6217 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04006218 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006219
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01006220 if (chip->info->ptp_support) {
6221 mv88e6xxx_hwtstamp_free(chip);
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01006222 mv88e6xxx_ptp_free(chip);
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01006223 }
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01006224
Andrew Lunn930188c2016-08-22 16:01:03 +02006225 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04006226 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01006227 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02006228
Andrew Lunn76f38f12018-03-17 20:21:09 +01006229 mv88e6xxx_g1_vtu_prob_irq_free(chip);
6230 mv88e6xxx_g1_atu_prob_irq_free(chip);
6231
6232 if (chip->info->g2_irqs > 0)
6233 mv88e6xxx_g2_irq_free(chip);
6234
Andrew Lunn76f38f12018-03-17 20:21:09 +01006235 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01006236 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn76f38f12018-03-17 20:21:09 +01006237 else
6238 mv88e6xxx_irq_poll_free(chip);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006239}
6240
6241static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04006242 {
6243 .compatible = "marvell,mv88e6085",
6244 .data = &mv88e6xxx_table[MV88E6085],
6245 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01006246 {
6247 .compatible = "marvell,mv88e6190",
6248 .data = &mv88e6xxx_table[MV88E6190],
6249 },
Rasmus Villemoes1f718362019-06-04 07:34:32 +00006250 {
6251 .compatible = "marvell,mv88e6250",
6252 .data = &mv88e6xxx_table[MV88E6250],
6253 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006254 { /* sentinel */ },
6255};
6256
6257MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
6258
6259static struct mdio_driver mv88e6xxx_driver = {
6260 .probe = mv88e6xxx_probe,
6261 .remove = mv88e6xxx_remove,
6262 .mdiodrv.driver = {
6263 .name = "mv88e6085",
6264 .of_match_table = mv88e6xxx_of_match,
Miquel Raynalbcd3d9d2019-02-05 12:07:28 +01006265 .pm = &mv88e6xxx_pm_ops,
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006266 },
6267};
6268
Andrew Lunn7324d502019-04-27 19:19:10 +02006269mdio_module_driver(mv88e6xxx_driver);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00006270
6271MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
6272MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
6273MODULE_LICENSE("GPL");