blob: dcd256f47fe50e9b54b3d928c961aa928f42bc94 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Matt Roper465c1202014-05-29 08:06:54 -070075};
76
Matt Roper3d7d6512014-06-10 08:28:13 -070077/* Cursor formats */
78static const uint32_t intel_cursor_formats[] = {
79 DRM_FORMAT_ARGB8888,
80};
81
Chris Wilson6b383a72010-09-13 13:54:26 +010082static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080083
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020085 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030086static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020087 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020089static int intel_set_mode(struct drm_atomic_state *state);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080090static int intel_framebuffer_init(struct drm_device *dev,
91 struct intel_framebuffer *ifb,
92 struct drm_mode_fb_cmd2 *mode_cmd,
93 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020094static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
95static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020096static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070097 struct intel_link_m_n *m_n,
98 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200100static void haswell_set_pipeconf(struct drm_crtc *crtc);
101static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200102static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200103 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200104static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200105 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800106static void intel_begin_crtc_commit(struct drm_crtc *crtc);
107static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700108static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
109 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200110static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
111 int num_connectors);
Maarten Lankhorstce22dba2015-04-21 17:12:56 +0300112static void intel_crtc_enable_planes(struct drm_crtc *crtc);
113static void intel_crtc_disable_planes(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100114
Dave Airlie0e32b392014-05-02 14:02:48 +1000115static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
116{
117 if (!connector->mst_port)
118 return connector->encoder;
119 else
120 return &connector->mst_port->mst_encoders[pipe]->base;
121}
122
Jesse Barnes79e53942008-11-07 14:24:08 -0800123typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800125} intel_range_t;
126
127typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400128 int dot_limit;
129 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800130} intel_p2_t;
131
Ma Lingd4906092009-03-18 20:13:27 +0800132typedef struct intel_limit intel_limit_t;
133struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400134 intel_range_t dot, vco, n, m, m1, m2, p, p1;
135 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800136};
Jesse Barnes79e53942008-11-07 14:24:08 -0800137
Daniel Vetterd2acd212012-10-20 20:57:43 +0200138int
139intel_pch_rawclk(struct drm_device *dev)
140{
141 struct drm_i915_private *dev_priv = dev->dev_private;
142
143 WARN_ON(!HAS_PCH_SPLIT(dev));
144
145 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
146}
147
Chris Wilson021357a2010-09-07 20:54:59 +0100148static inline u32 /* units of 100MHz */
149intel_fdi_link_freq(struct drm_device *dev)
150{
Chris Wilson8b99e682010-10-13 09:59:17 +0100151 if (IS_GEN5(dev)) {
152 struct drm_i915_private *dev_priv = dev->dev_private;
153 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
154 } else
155 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100156}
157
Daniel Vetter5d536e22013-07-06 12:52:06 +0200158static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400159 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200160 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200161 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400162 .m = { .min = 96, .max = 140 },
163 .m1 = { .min = 18, .max = 26 },
164 .m2 = { .min = 6, .max = 16 },
165 .p = { .min = 4, .max = 128 },
166 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700167 .p2 = { .dot_limit = 165000,
168 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700169};
170
Daniel Vetter5d536e22013-07-06 12:52:06 +0200171static const intel_limit_t intel_limits_i8xx_dvo = {
172 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200173 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200174 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200175 .m = { .min = 96, .max = 140 },
176 .m1 = { .min = 18, .max = 26 },
177 .m2 = { .min = 6, .max = 16 },
178 .p = { .min = 4, .max = 128 },
179 .p1 = { .min = 2, .max = 33 },
180 .p2 = { .dot_limit = 165000,
181 .p2_slow = 4, .p2_fast = 4 },
182};
183
Keith Packarde4b36692009-06-05 19:22:17 -0700184static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400185 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200186 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200187 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400188 .m = { .min = 96, .max = 140 },
189 .m1 = { .min = 18, .max = 26 },
190 .m2 = { .min = 6, .max = 16 },
191 .p = { .min = 4, .max = 128 },
192 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700193 .p2 = { .dot_limit = 165000,
194 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700195};
Eric Anholt273e27c2011-03-30 13:01:10 -0700196
Keith Packarde4b36692009-06-05 19:22:17 -0700197static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400198 .dot = { .min = 20000, .max = 400000 },
199 .vco = { .min = 1400000, .max = 2800000 },
200 .n = { .min = 1, .max = 6 },
201 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100202 .m1 = { .min = 8, .max = 18 },
203 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400204 .p = { .min = 5, .max = 80 },
205 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700206 .p2 = { .dot_limit = 200000,
207 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700208};
209
210static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400211 .dot = { .min = 20000, .max = 400000 },
212 .vco = { .min = 1400000, .max = 2800000 },
213 .n = { .min = 1, .max = 6 },
214 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100215 .m1 = { .min = 8, .max = 18 },
216 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .p = { .min = 7, .max = 98 },
218 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 .p2 = { .dot_limit = 112000,
220 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700221};
222
Eric Anholt273e27c2011-03-30 13:01:10 -0700223
Keith Packarde4b36692009-06-05 19:22:17 -0700224static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700225 .dot = { .min = 25000, .max = 270000 },
226 .vco = { .min = 1750000, .max = 3500000},
227 .n = { .min = 1, .max = 4 },
228 .m = { .min = 104, .max = 138 },
229 .m1 = { .min = 17, .max = 23 },
230 .m2 = { .min = 5, .max = 11 },
231 .p = { .min = 10, .max = 30 },
232 .p1 = { .min = 1, .max = 3},
233 .p2 = { .dot_limit = 270000,
234 .p2_slow = 10,
235 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800236 },
Keith Packarde4b36692009-06-05 19:22:17 -0700237};
238
239static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700240 .dot = { .min = 22000, .max = 400000 },
241 .vco = { .min = 1750000, .max = 3500000},
242 .n = { .min = 1, .max = 4 },
243 .m = { .min = 104, .max = 138 },
244 .m1 = { .min = 16, .max = 23 },
245 .m2 = { .min = 5, .max = 11 },
246 .p = { .min = 5, .max = 80 },
247 .p1 = { .min = 1, .max = 8},
248 .p2 = { .dot_limit = 165000,
249 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700250};
251
252static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700253 .dot = { .min = 20000, .max = 115000 },
254 .vco = { .min = 1750000, .max = 3500000 },
255 .n = { .min = 1, .max = 3 },
256 .m = { .min = 104, .max = 138 },
257 .m1 = { .min = 17, .max = 23 },
258 .m2 = { .min = 5, .max = 11 },
259 .p = { .min = 28, .max = 112 },
260 .p1 = { .min = 2, .max = 8 },
261 .p2 = { .dot_limit = 0,
262 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800263 },
Keith Packarde4b36692009-06-05 19:22:17 -0700264};
265
266static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700267 .dot = { .min = 80000, .max = 224000 },
268 .vco = { .min = 1750000, .max = 3500000 },
269 .n = { .min = 1, .max = 3 },
270 .m = { .min = 104, .max = 138 },
271 .m1 = { .min = 17, .max = 23 },
272 .m2 = { .min = 5, .max = 11 },
273 .p = { .min = 14, .max = 42 },
274 .p1 = { .min = 2, .max = 6 },
275 .p2 = { .dot_limit = 0,
276 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800277 },
Keith Packarde4b36692009-06-05 19:22:17 -0700278};
279
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500280static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400281 .dot = { .min = 20000, .max = 400000},
282 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400284 .n = { .min = 3, .max = 6 },
285 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700286 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400287 .m1 = { .min = 0, .max = 0 },
288 .m2 = { .min = 0, .max = 254 },
289 .p = { .min = 5, .max = 80 },
290 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .p2 = { .dot_limit = 200000,
292 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700293};
294
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500295static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400296 .dot = { .min = 20000, .max = 400000 },
297 .vco = { .min = 1700000, .max = 3500000 },
298 .n = { .min = 3, .max = 6 },
299 .m = { .min = 2, .max = 256 },
300 .m1 = { .min = 0, .max = 0 },
301 .m2 = { .min = 0, .max = 254 },
302 .p = { .min = 7, .max = 112 },
303 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .p2 = { .dot_limit = 112000,
305 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700306};
307
Eric Anholt273e27c2011-03-30 13:01:10 -0700308/* Ironlake / Sandybridge
309 *
310 * We calculate clock using (register_value + 2) for N/M1/M2, so here
311 * the range value for them is (actual_value - 2).
312 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800313static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700314 .dot = { .min = 25000, .max = 350000 },
315 .vco = { .min = 1760000, .max = 3510000 },
316 .n = { .min = 1, .max = 5 },
317 .m = { .min = 79, .max = 127 },
318 .m1 = { .min = 12, .max = 22 },
319 .m2 = { .min = 5, .max = 9 },
320 .p = { .min = 5, .max = 80 },
321 .p1 = { .min = 1, .max = 8 },
322 .p2 = { .dot_limit = 225000,
323 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700324};
325
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800326static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700327 .dot = { .min = 25000, .max = 350000 },
328 .vco = { .min = 1760000, .max = 3510000 },
329 .n = { .min = 1, .max = 3 },
330 .m = { .min = 79, .max = 118 },
331 .m1 = { .min = 12, .max = 22 },
332 .m2 = { .min = 5, .max = 9 },
333 .p = { .min = 28, .max = 112 },
334 .p1 = { .min = 2, .max = 8 },
335 .p2 = { .dot_limit = 225000,
336 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800337};
338
339static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700340 .dot = { .min = 25000, .max = 350000 },
341 .vco = { .min = 1760000, .max = 3510000 },
342 .n = { .min = 1, .max = 3 },
343 .m = { .min = 79, .max = 127 },
344 .m1 = { .min = 12, .max = 22 },
345 .m2 = { .min = 5, .max = 9 },
346 .p = { .min = 14, .max = 56 },
347 .p1 = { .min = 2, .max = 8 },
348 .p2 = { .dot_limit = 225000,
349 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800350};
351
Eric Anholt273e27c2011-03-30 13:01:10 -0700352/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800353static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700354 .dot = { .min = 25000, .max = 350000 },
355 .vco = { .min = 1760000, .max = 3510000 },
356 .n = { .min = 1, .max = 2 },
357 .m = { .min = 79, .max = 126 },
358 .m1 = { .min = 12, .max = 22 },
359 .m2 = { .min = 5, .max = 9 },
360 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400361 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700362 .p2 = { .dot_limit = 225000,
363 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800364};
365
366static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700367 .dot = { .min = 25000, .max = 350000 },
368 .vco = { .min = 1760000, .max = 3510000 },
369 .n = { .min = 1, .max = 3 },
370 .m = { .min = 79, .max = 126 },
371 .m1 = { .min = 12, .max = 22 },
372 .m2 = { .min = 5, .max = 9 },
373 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400374 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700375 .p2 = { .dot_limit = 225000,
376 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800377};
378
Ville Syrjälädc730512013-09-24 21:26:30 +0300379static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300380 /*
381 * These are the data rate limits (measured in fast clocks)
382 * since those are the strictest limits we have. The fast
383 * clock and actual rate limits are more relaxed, so checking
384 * them would make no difference.
385 */
386 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200387 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700388 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700389 .m1 = { .min = 2, .max = 3 },
390 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300391 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300392 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700393};
394
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300395static const intel_limit_t intel_limits_chv = {
396 /*
397 * These are the data rate limits (measured in fast clocks)
398 * since those are the strictest limits we have. The fast
399 * clock and actual rate limits are more relaxed, so checking
400 * them would make no difference.
401 */
402 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200403 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300404 .n = { .min = 1, .max = 1 },
405 .m1 = { .min = 2, .max = 2 },
406 .m2 = { .min = 24 << 22, .max = 175 << 22 },
407 .p1 = { .min = 2, .max = 4 },
408 .p2 = { .p2_slow = 1, .p2_fast = 14 },
409};
410
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200411static const intel_limit_t intel_limits_bxt = {
412 /* FIXME: find real dot limits */
413 .dot = { .min = 0, .max = INT_MAX },
414 .vco = { .min = 4800000, .max = 6480000 },
415 .n = { .min = 1, .max = 1 },
416 .m1 = { .min = 2, .max = 2 },
417 /* FIXME: find real m2 limits */
418 .m2 = { .min = 2 << 22, .max = 255 << 22 },
419 .p1 = { .min = 2, .max = 4 },
420 .p2 = { .p2_slow = 1, .p2_fast = 20 },
421};
422
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300423static void vlv_clock(int refclk, intel_clock_t *clock)
424{
425 clock->m = clock->m1 * clock->m2;
426 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200427 if (WARN_ON(clock->n == 0 || clock->p == 0))
428 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300429 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
430 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300431}
432
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200433static bool
434needs_modeset(struct drm_crtc_state *state)
435{
436 return state->mode_changed || state->active_changed;
437}
438
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300439/**
440 * Returns whether any output on the specified pipe is of the specified type
441 */
Damien Lespiau40935612014-10-29 11:16:59 +0000442bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300443{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300444 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300445 struct intel_encoder *encoder;
446
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300447 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300448 if (encoder->type == type)
449 return true;
450
451 return false;
452}
453
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200454/**
455 * Returns whether any output on the specified pipe will have the specified
456 * type after a staged modeset is complete, i.e., the same as
457 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
458 * encoder->crtc.
459 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200460static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
461 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200462{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200463 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300464 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200465 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200466 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200467 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200468
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300469 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200470 if (connector_state->crtc != crtc_state->base.crtc)
471 continue;
472
473 num_connectors++;
474
475 encoder = to_intel_encoder(connector_state->best_encoder);
476 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200477 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200478 }
479
480 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200481
482 return false;
483}
484
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200485static const intel_limit_t *
486intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800487{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200488 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800489 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800490
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200491 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100492 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000493 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800494 limit = &intel_limits_ironlake_dual_lvds_100m;
495 else
496 limit = &intel_limits_ironlake_dual_lvds;
497 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000498 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800499 limit = &intel_limits_ironlake_single_lvds_100m;
500 else
501 limit = &intel_limits_ironlake_single_lvds;
502 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200503 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800504 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800505
506 return limit;
507}
508
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200509static const intel_limit_t *
510intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800511{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200512 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800513 const intel_limit_t *limit;
514
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200515 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100516 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700517 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800518 else
Keith Packarde4b36692009-06-05 19:22:17 -0700519 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200520 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
521 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700522 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200523 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700524 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800525 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700526 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800527
528 return limit;
529}
530
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200531static const intel_limit_t *
532intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800533{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200534 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800535 const intel_limit_t *limit;
536
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200537 if (IS_BROXTON(dev))
538 limit = &intel_limits_bxt;
539 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200540 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800541 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200542 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500543 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200544 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500545 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800546 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500547 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300548 } else if (IS_CHERRYVIEW(dev)) {
549 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700550 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300551 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100552 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200553 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100554 limit = &intel_limits_i9xx_lvds;
555 else
556 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800557 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200558 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700559 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200560 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700561 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200562 else
563 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800564 }
565 return limit;
566}
567
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500568/* m1 is reserved as 0 in Pineview, n is a ring counter */
569static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800570{
Shaohua Li21778322009-02-23 15:19:16 +0800571 clock->m = clock->m2 + 2;
572 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200573 if (WARN_ON(clock->n == 0 || clock->p == 0))
574 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300575 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
576 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800577}
578
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200579static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
580{
581 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
582}
583
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200584static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800585{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200586 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800587 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200588 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
589 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300590 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
591 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800592}
593
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300594static void chv_clock(int refclk, intel_clock_t *clock)
595{
596 clock->m = clock->m1 * clock->m2;
597 clock->p = clock->p1 * clock->p2;
598 if (WARN_ON(clock->n == 0 || clock->p == 0))
599 return;
600 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
601 clock->n << 22);
602 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
603}
604
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800605#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800606/**
607 * Returns whether the given set of divisors are valid for a given refclk with
608 * the given connectors.
609 */
610
Chris Wilson1b894b52010-12-14 20:04:54 +0000611static bool intel_PLL_is_valid(struct drm_device *dev,
612 const intel_limit_t *limit,
613 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800614{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300615 if (clock->n < limit->n.min || limit->n.max < clock->n)
616 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400618 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800619 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400620 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800621 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400622 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300623
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200624 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300625 if (clock->m1 <= clock->m2)
626 INTELPllInvalid("m1 <= m2\n");
627
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200628 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300629 if (clock->p < limit->p.min || limit->p.max < clock->p)
630 INTELPllInvalid("p out of range\n");
631 if (clock->m < limit->m.min || limit->m.max < clock->m)
632 INTELPllInvalid("m out of range\n");
633 }
634
Jesse Barnes79e53942008-11-07 14:24:08 -0800635 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400636 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800637 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
638 * connector, etc., rather than just a single range.
639 */
640 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400641 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800642
643 return true;
644}
645
Ma Lingd4906092009-03-18 20:13:27 +0800646static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200647i9xx_find_best_dpll(const intel_limit_t *limit,
648 struct intel_crtc_state *crtc_state,
Sean Paulcec2f352012-01-10 15:09:36 -0800649 int target, int refclk, intel_clock_t *match_clock,
650 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800651{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200652 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300653 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800654 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800655 int err = target;
656
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200657 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800658 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100659 * For LVDS just rely on its current settings for dual-channel.
660 * We haven't figured out how to reliably set up different
661 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800662 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100663 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 clock.p2 = limit->p2.p2_fast;
665 else
666 clock.p2 = limit->p2.p2_slow;
667 } else {
668 if (target < limit->p2.dot_limit)
669 clock.p2 = limit->p2.p2_slow;
670 else
671 clock.p2 = limit->p2.p2_fast;
672 }
673
Akshay Joshi0206e352011-08-16 15:34:10 -0400674 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800675
Zhao Yakui42158662009-11-20 11:24:18 +0800676 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
677 clock.m1++) {
678 for (clock.m2 = limit->m2.min;
679 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200680 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800681 break;
682 for (clock.n = limit->n.min;
683 clock.n <= limit->n.max; clock.n++) {
684 for (clock.p1 = limit->p1.min;
685 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800686 int this_err;
687
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200688 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000689 if (!intel_PLL_is_valid(dev, limit,
690 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800691 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800692 if (match_clock &&
693 clock.p != match_clock->p)
694 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800695
696 this_err = abs(clock.dot - target);
697 if (this_err < err) {
698 *best_clock = clock;
699 err = this_err;
700 }
701 }
702 }
703 }
704 }
705
706 return (err != target);
707}
708
Ma Lingd4906092009-03-18 20:13:27 +0800709static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200710pnv_find_best_dpll(const intel_limit_t *limit,
711 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200712 int target, int refclk, intel_clock_t *match_clock,
713 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200714{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200715 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300716 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200717 intel_clock_t clock;
718 int err = target;
719
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200720 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200721 /*
722 * For LVDS just rely on its current settings for dual-channel.
723 * We haven't figured out how to reliably set up different
724 * single/dual channel state, if we even can.
725 */
726 if (intel_is_dual_link_lvds(dev))
727 clock.p2 = limit->p2.p2_fast;
728 else
729 clock.p2 = limit->p2.p2_slow;
730 } else {
731 if (target < limit->p2.dot_limit)
732 clock.p2 = limit->p2.p2_slow;
733 else
734 clock.p2 = limit->p2.p2_fast;
735 }
736
737 memset(best_clock, 0, sizeof(*best_clock));
738
739 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
740 clock.m1++) {
741 for (clock.m2 = limit->m2.min;
742 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200743 for (clock.n = limit->n.min;
744 clock.n <= limit->n.max; clock.n++) {
745 for (clock.p1 = limit->p1.min;
746 clock.p1 <= limit->p1.max; clock.p1++) {
747 int this_err;
748
749 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800750 if (!intel_PLL_is_valid(dev, limit,
751 &clock))
752 continue;
753 if (match_clock &&
754 clock.p != match_clock->p)
755 continue;
756
757 this_err = abs(clock.dot - target);
758 if (this_err < err) {
759 *best_clock = clock;
760 err = this_err;
761 }
762 }
763 }
764 }
765 }
766
767 return (err != target);
768}
769
Ma Lingd4906092009-03-18 20:13:27 +0800770static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200771g4x_find_best_dpll(const intel_limit_t *limit,
772 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200773 int target, int refclk, intel_clock_t *match_clock,
774 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800775{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200776 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300777 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800778 intel_clock_t clock;
779 int max_n;
780 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400781 /* approximately equals target * 0.00585 */
782 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800783 found = false;
784
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200785 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100786 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800787 clock.p2 = limit->p2.p2_fast;
788 else
789 clock.p2 = limit->p2.p2_slow;
790 } else {
791 if (target < limit->p2.dot_limit)
792 clock.p2 = limit->p2.p2_slow;
793 else
794 clock.p2 = limit->p2.p2_fast;
795 }
796
797 memset(best_clock, 0, sizeof(*best_clock));
798 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200799 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800800 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200801 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800802 for (clock.m1 = limit->m1.max;
803 clock.m1 >= limit->m1.min; clock.m1--) {
804 for (clock.m2 = limit->m2.max;
805 clock.m2 >= limit->m2.min; clock.m2--) {
806 for (clock.p1 = limit->p1.max;
807 clock.p1 >= limit->p1.min; clock.p1--) {
808 int this_err;
809
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200810 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000811 if (!intel_PLL_is_valid(dev, limit,
812 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800813 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000814
815 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800816 if (this_err < err_most) {
817 *best_clock = clock;
818 err_most = this_err;
819 max_n = clock.n;
820 found = true;
821 }
822 }
823 }
824 }
825 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800826 return found;
827}
Ma Lingd4906092009-03-18 20:13:27 +0800828
Imre Deakd5dd62b2015-03-17 11:40:03 +0200829/*
830 * Check if the calculated PLL configuration is more optimal compared to the
831 * best configuration and error found so far. Return the calculated error.
832 */
833static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
834 const intel_clock_t *calculated_clock,
835 const intel_clock_t *best_clock,
836 unsigned int best_error_ppm,
837 unsigned int *error_ppm)
838{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200839 /*
840 * For CHV ignore the error and consider only the P value.
841 * Prefer a bigger P value based on HW requirements.
842 */
843 if (IS_CHERRYVIEW(dev)) {
844 *error_ppm = 0;
845
846 return calculated_clock->p > best_clock->p;
847 }
848
Imre Deak24be4e42015-03-17 11:40:04 +0200849 if (WARN_ON_ONCE(!target_freq))
850 return false;
851
Imre Deakd5dd62b2015-03-17 11:40:03 +0200852 *error_ppm = div_u64(1000000ULL *
853 abs(target_freq - calculated_clock->dot),
854 target_freq);
855 /*
856 * Prefer a better P value over a better (smaller) error if the error
857 * is small. Ensure this preference for future configurations too by
858 * setting the error to 0.
859 */
860 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
861 *error_ppm = 0;
862
863 return true;
864 }
865
866 return *error_ppm + 10 < best_error_ppm;
867}
868
Zhenyu Wang2c072452009-06-05 15:38:42 +0800869static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200870vlv_find_best_dpll(const intel_limit_t *limit,
871 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200872 int target, int refclk, intel_clock_t *match_clock,
873 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700874{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200875 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300876 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300877 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300878 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300879 /* min update 19.2 MHz */
880 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300881 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700882
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300883 target *= 5; /* fast clock */
884
885 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700886
887 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300888 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300889 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300890 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300891 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300892 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700893 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300894 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200895 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300896
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300897 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
898 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300899
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300900 vlv_clock(refclk, &clock);
901
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300902 if (!intel_PLL_is_valid(dev, limit,
903 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300904 continue;
905
Imre Deakd5dd62b2015-03-17 11:40:03 +0200906 if (!vlv_PLL_is_optimal(dev, target,
907 &clock,
908 best_clock,
909 bestppm, &ppm))
910 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300911
Imre Deakd5dd62b2015-03-17 11:40:03 +0200912 *best_clock = clock;
913 bestppm = ppm;
914 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700915 }
916 }
917 }
918 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700919
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300920 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700921}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700922
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300923static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200924chv_find_best_dpll(const intel_limit_t *limit,
925 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300926 int target, int refclk, intel_clock_t *match_clock,
927 intel_clock_t *best_clock)
928{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200929 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300930 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200931 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300932 intel_clock_t clock;
933 uint64_t m2;
934 int found = false;
935
936 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200937 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300938
939 /*
940 * Based on hardware doc, the n always set to 1, and m1 always
941 * set to 2. If requires to support 200Mhz refclk, we need to
942 * revisit this because n may not 1 anymore.
943 */
944 clock.n = 1, clock.m1 = 2;
945 target *= 5; /* fast clock */
946
947 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
948 for (clock.p2 = limit->p2.p2_fast;
949 clock.p2 >= limit->p2.p2_slow;
950 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200951 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300952
953 clock.p = clock.p1 * clock.p2;
954
955 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
956 clock.n) << 22, refclk * clock.m1);
957
958 if (m2 > INT_MAX/clock.m1)
959 continue;
960
961 clock.m2 = m2;
962
963 chv_clock(refclk, &clock);
964
965 if (!intel_PLL_is_valid(dev, limit, &clock))
966 continue;
967
Imre Deak9ca3ba02015-03-17 11:40:05 +0200968 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
969 best_error_ppm, &error_ppm))
970 continue;
971
972 *best_clock = clock;
973 best_error_ppm = error_ppm;
974 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300975 }
976 }
977
978 return found;
979}
980
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200981bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
982 intel_clock_t *best_clock)
983{
984 int refclk = i9xx_get_refclk(crtc_state, 0);
985
986 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
987 target_clock, refclk, NULL, best_clock);
988}
989
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300990bool intel_crtc_active(struct drm_crtc *crtc)
991{
992 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
993
994 /* Be paranoid as we can arrive here with only partial
995 * state retrieved from the hardware during setup.
996 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100997 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300998 * as Haswell has gained clock readout/fastboot support.
999 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001000 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001001 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001002 *
1003 * FIXME: The intel_crtc->active here should be switched to
1004 * crtc->state->active once we have proper CRTC states wired up
1005 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001006 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001007 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001008 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001009}
1010
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001011enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1012 enum pipe pipe)
1013{
1014 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1015 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1016
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001017 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001018}
1019
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001020static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1021{
1022 struct drm_i915_private *dev_priv = dev->dev_private;
1023 u32 reg = PIPEDSL(pipe);
1024 u32 line1, line2;
1025 u32 line_mask;
1026
1027 if (IS_GEN2(dev))
1028 line_mask = DSL_LINEMASK_GEN2;
1029 else
1030 line_mask = DSL_LINEMASK_GEN3;
1031
1032 line1 = I915_READ(reg) & line_mask;
1033 mdelay(5);
1034 line2 = I915_READ(reg) & line_mask;
1035
1036 return line1 == line2;
1037}
1038
Keith Packardab7ad7f2010-10-03 00:33:06 -07001039/*
1040 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001041 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001042 *
1043 * After disabling a pipe, we can't wait for vblank in the usual way,
1044 * spinning on the vblank interrupt status bit, since we won't actually
1045 * see an interrupt when the pipe is disabled.
1046 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001047 * On Gen4 and above:
1048 * wait for the pipe register state bit to turn off
1049 *
1050 * Otherwise:
1051 * wait for the display line value to settle (it usually
1052 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001053 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001054 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001055static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001056{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001057 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001058 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001059 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001060 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001061
Keith Packardab7ad7f2010-10-03 00:33:06 -07001062 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001063 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001064
Keith Packardab7ad7f2010-10-03 00:33:06 -07001065 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001066 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1067 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001068 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001069 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001070 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001071 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001072 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001073 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001074}
1075
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001076/*
1077 * ibx_digital_port_connected - is the specified port connected?
1078 * @dev_priv: i915 private structure
1079 * @port: the port to test
1080 *
1081 * Returns true if @port is connected, false otherwise.
1082 */
1083bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1084 struct intel_digital_port *port)
1085{
1086 u32 bit;
1087
Damien Lespiauc36346e2012-12-13 16:09:03 +00001088 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001089 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001090 case PORT_B:
1091 bit = SDE_PORTB_HOTPLUG;
1092 break;
1093 case PORT_C:
1094 bit = SDE_PORTC_HOTPLUG;
1095 break;
1096 case PORT_D:
1097 bit = SDE_PORTD_HOTPLUG;
1098 break;
1099 default:
1100 return true;
1101 }
1102 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001103 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001104 case PORT_B:
1105 bit = SDE_PORTB_HOTPLUG_CPT;
1106 break;
1107 case PORT_C:
1108 bit = SDE_PORTC_HOTPLUG_CPT;
1109 break;
1110 case PORT_D:
1111 bit = SDE_PORTD_HOTPLUG_CPT;
1112 break;
1113 default:
1114 return true;
1115 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001116 }
1117
1118 return I915_READ(SDEISR) & bit;
1119}
1120
Jesse Barnesb24e7172011-01-04 15:09:30 -08001121static const char *state_string(bool enabled)
1122{
1123 return enabled ? "on" : "off";
1124}
1125
1126/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001127void assert_pll(struct drm_i915_private *dev_priv,
1128 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001129{
1130 int reg;
1131 u32 val;
1132 bool cur_state;
1133
1134 reg = DPLL(pipe);
1135 val = I915_READ(reg);
1136 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001137 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001138 "PLL state assertion failure (expected %s, current %s)\n",
1139 state_string(state), state_string(cur_state));
1140}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001141
Jani Nikula23538ef2013-08-27 15:12:22 +03001142/* XXX: the dsi pll is shared between MIPI DSI ports */
1143static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1144{
1145 u32 val;
1146 bool cur_state;
1147
Ville Syrjäläa5805162015-05-26 20:42:30 +03001148 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001149 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001150 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001151
1152 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001153 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001154 "DSI PLL state assertion failure (expected %s, current %s)\n",
1155 state_string(state), state_string(cur_state));
1156}
1157#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1158#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1159
Daniel Vetter55607e82013-06-16 21:42:39 +02001160struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001161intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001162{
Daniel Vettere2b78262013-06-07 23:10:03 +02001163 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1164
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001165 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001166 return NULL;
1167
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001168 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001169}
1170
Jesse Barnesb24e7172011-01-04 15:09:30 -08001171/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001172void assert_shared_dpll(struct drm_i915_private *dev_priv,
1173 struct intel_shared_dpll *pll,
1174 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001175{
Jesse Barnes040484a2011-01-03 12:14:26 -08001176 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001177 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001178
Chris Wilson92b27b02012-05-20 18:10:50 +01001179 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001180 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001181 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001182
Daniel Vetter53589012013-06-05 13:34:16 +02001183 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001184 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001185 "%s assertion failure (expected %s, current %s)\n",
1186 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001187}
Jesse Barnes040484a2011-01-03 12:14:26 -08001188
1189static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1190 enum pipe pipe, bool state)
1191{
1192 int reg;
1193 u32 val;
1194 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001195 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1196 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001197
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001198 if (HAS_DDI(dev_priv->dev)) {
1199 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001200 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001201 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001202 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001203 } else {
1204 reg = FDI_TX_CTL(pipe);
1205 val = I915_READ(reg);
1206 cur_state = !!(val & FDI_TX_ENABLE);
1207 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001208 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001209 "FDI TX state assertion failure (expected %s, current %s)\n",
1210 state_string(state), state_string(cur_state));
1211}
1212#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1213#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1214
1215static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1216 enum pipe pipe, bool state)
1217{
1218 int reg;
1219 u32 val;
1220 bool cur_state;
1221
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001222 reg = FDI_RX_CTL(pipe);
1223 val = I915_READ(reg);
1224 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001225 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001226 "FDI RX state assertion failure (expected %s, current %s)\n",
1227 state_string(state), state_string(cur_state));
1228}
1229#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1230#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1231
1232static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1233 enum pipe pipe)
1234{
1235 int reg;
1236 u32 val;
1237
1238 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001239 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001240 return;
1241
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001242 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001243 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001244 return;
1245
Jesse Barnes040484a2011-01-03 12:14:26 -08001246 reg = FDI_TX_CTL(pipe);
1247 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001248 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001249}
1250
Daniel Vetter55607e82013-06-16 21:42:39 +02001251void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1252 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001253{
1254 int reg;
1255 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001256 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001257
1258 reg = FDI_RX_CTL(pipe);
1259 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001260 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001261 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001262 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1263 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001264}
1265
Daniel Vetterb680c372014-09-19 18:27:27 +02001266void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1267 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001268{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001269 struct drm_device *dev = dev_priv->dev;
1270 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001271 u32 val;
1272 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001273 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001274
Jani Nikulabedd4db2014-08-22 15:04:13 +03001275 if (WARN_ON(HAS_DDI(dev)))
1276 return;
1277
1278 if (HAS_PCH_SPLIT(dev)) {
1279 u32 port_sel;
1280
Jesse Barnesea0760c2011-01-04 15:09:32 -08001281 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001282 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1283
1284 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1285 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1286 panel_pipe = PIPE_B;
1287 /* XXX: else fix for eDP */
1288 } else if (IS_VALLEYVIEW(dev)) {
1289 /* presumably write lock depends on pipe, not port select */
1290 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1291 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001292 } else {
1293 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001294 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1295 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001296 }
1297
1298 val = I915_READ(pp_reg);
1299 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001300 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001301 locked = false;
1302
Rob Clarke2c719b2014-12-15 13:56:32 -05001303 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001304 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001305 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001306}
1307
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001308static void assert_cursor(struct drm_i915_private *dev_priv,
1309 enum pipe pipe, bool state)
1310{
1311 struct drm_device *dev = dev_priv->dev;
1312 bool cur_state;
1313
Paulo Zanonid9d82082014-02-27 16:30:56 -03001314 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001315 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001316 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001317 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001318
Rob Clarke2c719b2014-12-15 13:56:32 -05001319 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001320 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1321 pipe_name(pipe), state_string(state), state_string(cur_state));
1322}
1323#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1324#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1325
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001326void assert_pipe(struct drm_i915_private *dev_priv,
1327 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001328{
1329 int reg;
1330 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001331 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001332 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1333 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001334
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001335 /* if we need the pipe quirk it must be always on */
1336 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1337 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001338 state = true;
1339
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001340 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001341 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001342 cur_state = false;
1343 } else {
1344 reg = PIPECONF(cpu_transcoder);
1345 val = I915_READ(reg);
1346 cur_state = !!(val & PIPECONF_ENABLE);
1347 }
1348
Rob Clarke2c719b2014-12-15 13:56:32 -05001349 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001350 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001351 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001352}
1353
Chris Wilson931872f2012-01-16 23:01:13 +00001354static void assert_plane(struct drm_i915_private *dev_priv,
1355 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001356{
1357 int reg;
1358 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001359 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001360
1361 reg = DSPCNTR(plane);
1362 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001363 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001364 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001365 "plane %c assertion failure (expected %s, current %s)\n",
1366 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367}
1368
Chris Wilson931872f2012-01-16 23:01:13 +00001369#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1370#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1371
Jesse Barnesb24e7172011-01-04 15:09:30 -08001372static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1373 enum pipe pipe)
1374{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001375 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001376 int reg, i;
1377 u32 val;
1378 int cur_pipe;
1379
Ville Syrjälä653e1022013-06-04 13:49:05 +03001380 /* Primary planes are fixed to pipes on gen4+ */
1381 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001382 reg = DSPCNTR(pipe);
1383 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001384 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001385 "plane %c assertion failure, should be disabled but not\n",
1386 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001387 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001388 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001389
Jesse Barnesb24e7172011-01-04 15:09:30 -08001390 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001391 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001392 reg = DSPCNTR(i);
1393 val = I915_READ(reg);
1394 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1395 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001396 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001397 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1398 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001399 }
1400}
1401
Jesse Barnes19332d72013-03-28 09:55:38 -07001402static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1403 enum pipe pipe)
1404{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001405 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001406 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001407 u32 val;
1408
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001409 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001410 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001411 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001412 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001413 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1414 sprite, pipe_name(pipe));
1415 }
1416 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001417 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001418 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001419 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001420 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001421 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001422 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001423 }
1424 } else if (INTEL_INFO(dev)->gen >= 7) {
1425 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001426 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001427 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001428 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001429 plane_name(pipe), pipe_name(pipe));
1430 } else if (INTEL_INFO(dev)->gen >= 5) {
1431 reg = DVSCNTR(pipe);
1432 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001433 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001434 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1435 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001436 }
1437}
1438
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001439static void assert_vblank_disabled(struct drm_crtc *crtc)
1440{
Rob Clarke2c719b2014-12-15 13:56:32 -05001441 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001442 drm_crtc_vblank_put(crtc);
1443}
1444
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001445static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001446{
1447 u32 val;
1448 bool enabled;
1449
Rob Clarke2c719b2014-12-15 13:56:32 -05001450 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001451
Jesse Barnes92f25842011-01-04 15:09:34 -08001452 val = I915_READ(PCH_DREF_CONTROL);
1453 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1454 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001455 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001456}
1457
Daniel Vetterab9412b2013-05-03 11:49:46 +02001458static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1459 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001460{
1461 int reg;
1462 u32 val;
1463 bool enabled;
1464
Daniel Vetterab9412b2013-05-03 11:49:46 +02001465 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001466 val = I915_READ(reg);
1467 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001468 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001469 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1470 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001471}
1472
Keith Packard4e634382011-08-06 10:39:45 -07001473static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1474 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001475{
1476 if ((val & DP_PORT_EN) == 0)
1477 return false;
1478
1479 if (HAS_PCH_CPT(dev_priv->dev)) {
1480 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1481 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1482 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1483 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001484 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1485 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1486 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001487 } else {
1488 if ((val & DP_PIPE_MASK) != (pipe << 30))
1489 return false;
1490 }
1491 return true;
1492}
1493
Keith Packard1519b992011-08-06 10:35:34 -07001494static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1495 enum pipe pipe, u32 val)
1496{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001497 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001498 return false;
1499
1500 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001501 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001502 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001503 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1504 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1505 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001506 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001507 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001508 return false;
1509 }
1510 return true;
1511}
1512
1513static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1514 enum pipe pipe, u32 val)
1515{
1516 if ((val & LVDS_PORT_EN) == 0)
1517 return false;
1518
1519 if (HAS_PCH_CPT(dev_priv->dev)) {
1520 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1521 return false;
1522 } else {
1523 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1524 return false;
1525 }
1526 return true;
1527}
1528
1529static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1530 enum pipe pipe, u32 val)
1531{
1532 if ((val & ADPA_DAC_ENABLE) == 0)
1533 return false;
1534 if (HAS_PCH_CPT(dev_priv->dev)) {
1535 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1536 return false;
1537 } else {
1538 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1539 return false;
1540 }
1541 return true;
1542}
1543
Jesse Barnes291906f2011-02-02 12:28:03 -08001544static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001545 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001546{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001547 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001548 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001549 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001550 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001551
Rob Clarke2c719b2014-12-15 13:56:32 -05001552 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001553 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001554 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001555}
1556
1557static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1558 enum pipe pipe, int reg)
1559{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001560 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001561 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001562 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001563 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001564
Rob Clarke2c719b2014-12-15 13:56:32 -05001565 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001566 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001567 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001568}
1569
1570static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1571 enum pipe pipe)
1572{
1573 int reg;
1574 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001575
Keith Packardf0575e92011-07-25 22:12:43 -07001576 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1577 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1578 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001579
1580 reg = PCH_ADPA;
1581 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001582 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001583 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001584 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001585
1586 reg = PCH_LVDS;
1587 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001588 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001589 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001590 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001591
Paulo Zanonie2debe92013-02-18 19:00:27 -03001592 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1593 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001595}
1596
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001597static void intel_init_dpio(struct drm_device *dev)
1598{
1599 struct drm_i915_private *dev_priv = dev->dev_private;
1600
1601 if (!IS_VALLEYVIEW(dev))
1602 return;
1603
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001604 /*
1605 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1606 * CHV x1 PHY (DP/HDMI D)
1607 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1608 */
1609 if (IS_CHERRYVIEW(dev)) {
1610 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1611 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1612 } else {
1613 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1614 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001615}
1616
Ville Syrjäläd288f652014-10-28 13:20:22 +02001617static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001618 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001619{
Daniel Vetter426115c2013-07-11 22:13:42 +02001620 struct drm_device *dev = crtc->base.dev;
1621 struct drm_i915_private *dev_priv = dev->dev_private;
1622 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001623 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001624
Daniel Vetter426115c2013-07-11 22:13:42 +02001625 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001626
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001627 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001628 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1629
1630 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001631 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001632 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001633
Daniel Vetter426115c2013-07-11 22:13:42 +02001634 I915_WRITE(reg, dpll);
1635 POSTING_READ(reg);
1636 udelay(150);
1637
1638 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1639 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1640
Ville Syrjäläd288f652014-10-28 13:20:22 +02001641 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001642 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001643
1644 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001645 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001646 POSTING_READ(reg);
1647 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001648 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001649 POSTING_READ(reg);
1650 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001651 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001652 POSTING_READ(reg);
1653 udelay(150); /* wait for warmup */
1654}
1655
Ville Syrjäläd288f652014-10-28 13:20:22 +02001656static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001657 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001658{
1659 struct drm_device *dev = crtc->base.dev;
1660 struct drm_i915_private *dev_priv = dev->dev_private;
1661 int pipe = crtc->pipe;
1662 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001663 u32 tmp;
1664
1665 assert_pipe_disabled(dev_priv, crtc->pipe);
1666
1667 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1668
Ville Syrjäläa5805162015-05-26 20:42:30 +03001669 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001670
1671 /* Enable back the 10bit clock to display controller */
1672 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1673 tmp |= DPIO_DCLKP_EN;
1674 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1675
Ville Syrjälä54433e92015-05-26 20:42:31 +03001676 mutex_unlock(&dev_priv->sb_lock);
1677
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001678 /*
1679 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1680 */
1681 udelay(1);
1682
1683 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001684 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001685
1686 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001687 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001688 DRM_ERROR("PLL %d failed to lock\n", pipe);
1689
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001690 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001691 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001692 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001693}
1694
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001695static int intel_num_dvo_pipes(struct drm_device *dev)
1696{
1697 struct intel_crtc *crtc;
1698 int count = 0;
1699
1700 for_each_intel_crtc(dev, crtc)
1701 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001702 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001703
1704 return count;
1705}
1706
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001707static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001708{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001709 struct drm_device *dev = crtc->base.dev;
1710 struct drm_i915_private *dev_priv = dev->dev_private;
1711 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001712 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001713
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001714 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001715
1716 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001717 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001718
1719 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001720 if (IS_MOBILE(dev) && !IS_I830(dev))
1721 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001722
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001723 /* Enable DVO 2x clock on both PLLs if necessary */
1724 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1725 /*
1726 * It appears to be important that we don't enable this
1727 * for the current pipe before otherwise configuring the
1728 * PLL. No idea how this should be handled if multiple
1729 * DVO outputs are enabled simultaneosly.
1730 */
1731 dpll |= DPLL_DVO_2X_MODE;
1732 I915_WRITE(DPLL(!crtc->pipe),
1733 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1734 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001735
1736 /* Wait for the clocks to stabilize. */
1737 POSTING_READ(reg);
1738 udelay(150);
1739
1740 if (INTEL_INFO(dev)->gen >= 4) {
1741 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001742 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001743 } else {
1744 /* The pixel multiplier can only be updated once the
1745 * DPLL is enabled and the clocks are stable.
1746 *
1747 * So write it again.
1748 */
1749 I915_WRITE(reg, dpll);
1750 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001751
1752 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001753 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001754 POSTING_READ(reg);
1755 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001756 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001757 POSTING_READ(reg);
1758 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001759 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001760 POSTING_READ(reg);
1761 udelay(150); /* wait for warmup */
1762}
1763
1764/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001765 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001766 * @dev_priv: i915 private structure
1767 * @pipe: pipe PLL to disable
1768 *
1769 * Disable the PLL for @pipe, making sure the pipe is off first.
1770 *
1771 * Note! This is for pre-ILK only.
1772 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001773static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001774{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001775 struct drm_device *dev = crtc->base.dev;
1776 struct drm_i915_private *dev_priv = dev->dev_private;
1777 enum pipe pipe = crtc->pipe;
1778
1779 /* Disable DVO 2x clock on both PLLs if necessary */
1780 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001781 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001782 intel_num_dvo_pipes(dev) == 1) {
1783 I915_WRITE(DPLL(PIPE_B),
1784 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1785 I915_WRITE(DPLL(PIPE_A),
1786 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1787 }
1788
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001789 /* Don't disable pipe or pipe PLLs if needed */
1790 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1791 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001792 return;
1793
1794 /* Make sure the pipe isn't still relying on us */
1795 assert_pipe_disabled(dev_priv, pipe);
1796
Daniel Vetter50b44a42013-06-05 13:34:33 +02001797 I915_WRITE(DPLL(pipe), 0);
1798 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001799}
1800
Jesse Barnesf6071162013-10-01 10:41:38 -07001801static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1802{
1803 u32 val = 0;
1804
1805 /* Make sure the pipe isn't still relying on us */
1806 assert_pipe_disabled(dev_priv, pipe);
1807
Imre Deake5cbfbf2014-01-09 17:08:16 +02001808 /*
1809 * Leave integrated clock source and reference clock enabled for pipe B.
1810 * The latter is needed for VGA hotplug / manual detection.
1811 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001812 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001813 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001814 I915_WRITE(DPLL(pipe), val);
1815 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001816
1817}
1818
1819static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1820{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001821 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001822 u32 val;
1823
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001824 /* Make sure the pipe isn't still relying on us */
1825 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001826
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001827 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001828 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001829 if (pipe != PIPE_A)
1830 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1831 I915_WRITE(DPLL(pipe), val);
1832 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001833
Ville Syrjäläa5805162015-05-26 20:42:30 +03001834 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001835
1836 /* Disable 10bit clock to display controller */
1837 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1838 val &= ~DPIO_DCLKP_EN;
1839 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1840
Ville Syrjälä61407f62014-05-27 16:32:55 +03001841 /* disable left/right clock distribution */
1842 if (pipe != PIPE_B) {
1843 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1844 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1845 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1846 } else {
1847 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1848 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1849 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1850 }
1851
Ville Syrjäläa5805162015-05-26 20:42:30 +03001852 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001853}
1854
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001855void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001856 struct intel_digital_port *dport,
1857 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001858{
1859 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001860 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001861
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001862 switch (dport->port) {
1863 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001864 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001865 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001866 break;
1867 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001868 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001869 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001870 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001871 break;
1872 case PORT_D:
1873 port_mask = DPLL_PORTD_READY_MASK;
1874 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001875 break;
1876 default:
1877 BUG();
1878 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001879
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001880 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1881 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1882 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001883}
1884
Daniel Vetterb14b1052014-04-24 23:55:13 +02001885static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1886{
1887 struct drm_device *dev = crtc->base.dev;
1888 struct drm_i915_private *dev_priv = dev->dev_private;
1889 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1890
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001891 if (WARN_ON(pll == NULL))
1892 return;
1893
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001894 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001895 if (pll->active == 0) {
1896 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1897 WARN_ON(pll->on);
1898 assert_shared_dpll_disabled(dev_priv, pll);
1899
1900 pll->mode_set(dev_priv, pll);
1901 }
1902}
1903
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001904/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001905 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001906 * @dev_priv: i915 private structure
1907 * @pipe: pipe PLL to enable
1908 *
1909 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1910 * drives the transcoder clock.
1911 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001912static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001913{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001914 struct drm_device *dev = crtc->base.dev;
1915 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001916 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001917
Daniel Vetter87a875b2013-06-05 13:34:19 +02001918 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001919 return;
1920
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001921 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001922 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001923
Damien Lespiau74dd6922014-07-29 18:06:17 +01001924 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001925 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001926 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001927
Daniel Vettercdbd2312013-06-05 13:34:03 +02001928 if (pll->active++) {
1929 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001930 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001931 return;
1932 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001933 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001934
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001935 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1936
Daniel Vetter46edb022013-06-05 13:34:12 +02001937 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001938 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001939 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001940}
1941
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001942static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001943{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001944 struct drm_device *dev = crtc->base.dev;
1945 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001946 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001947
Jesse Barnes92f25842011-01-04 15:09:34 -08001948 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001949 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001950 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001951 return;
1952
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001953 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001954 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001955
Daniel Vetter46edb022013-06-05 13:34:12 +02001956 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1957 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001958 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001959
Chris Wilson48da64a2012-05-13 20:16:12 +01001960 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001961 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001962 return;
1963 }
1964
Daniel Vettere9d69442013-06-05 13:34:15 +02001965 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001966 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001967 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001968 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001969
Daniel Vetter46edb022013-06-05 13:34:12 +02001970 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001971 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001972 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001973
1974 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001975}
1976
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001977static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1978 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001979{
Daniel Vetter23670b322012-11-01 09:15:30 +01001980 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001981 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001982 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001983 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001984
1985 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001986 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001987
1988 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001989 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001990 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001991
1992 /* FDI must be feeding us bits for PCH ports */
1993 assert_fdi_tx_enabled(dev_priv, pipe);
1994 assert_fdi_rx_enabled(dev_priv, pipe);
1995
Daniel Vetter23670b322012-11-01 09:15:30 +01001996 if (HAS_PCH_CPT(dev)) {
1997 /* Workaround: Set the timing override bit before enabling the
1998 * pch transcoder. */
1999 reg = TRANS_CHICKEN2(pipe);
2000 val = I915_READ(reg);
2001 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
2002 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03002003 }
Daniel Vetter23670b322012-11-01 09:15:30 +01002004
Daniel Vetterab9412b2013-05-03 11:49:46 +02002005 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002006 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002007 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07002008
2009 if (HAS_PCH_IBX(dev_priv->dev)) {
2010 /*
2011 * make the BPC in transcoder be consistent with
2012 * that in pipeconf reg.
2013 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002014 val &= ~PIPECONF_BPC_MASK;
2015 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002016 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002017
2018 val &= ~TRANS_INTERLACE_MASK;
2019 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002020 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002021 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002022 val |= TRANS_LEGACY_INTERLACED_ILK;
2023 else
2024 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002025 else
2026 val |= TRANS_PROGRESSIVE;
2027
Jesse Barnes040484a2011-01-03 12:14:26 -08002028 I915_WRITE(reg, val | TRANS_ENABLE);
2029 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002030 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002031}
2032
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002033static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002034 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002035{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002036 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002037
2038 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002039 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002040
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002041 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002042 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002043 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002044
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002045 /* Workaround: set timing override bit. */
2046 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002047 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002048 I915_WRITE(_TRANSA_CHICKEN2, val);
2049
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002050 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002051 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002052
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002053 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2054 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002055 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002056 else
2057 val |= TRANS_PROGRESSIVE;
2058
Daniel Vetterab9412b2013-05-03 11:49:46 +02002059 I915_WRITE(LPT_TRANSCONF, val);
2060 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002061 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002062}
2063
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002064static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2065 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002066{
Daniel Vetter23670b322012-11-01 09:15:30 +01002067 struct drm_device *dev = dev_priv->dev;
2068 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002069
2070 /* FDI relies on the transcoder */
2071 assert_fdi_tx_disabled(dev_priv, pipe);
2072 assert_fdi_rx_disabled(dev_priv, pipe);
2073
Jesse Barnes291906f2011-02-02 12:28:03 -08002074 /* Ports must be off as well */
2075 assert_pch_ports_disabled(dev_priv, pipe);
2076
Daniel Vetterab9412b2013-05-03 11:49:46 +02002077 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002078 val = I915_READ(reg);
2079 val &= ~TRANS_ENABLE;
2080 I915_WRITE(reg, val);
2081 /* wait for PCH transcoder off, transcoder state */
2082 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002083 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002084
2085 if (!HAS_PCH_IBX(dev)) {
2086 /* Workaround: Clear the timing override chicken bit again. */
2087 reg = TRANS_CHICKEN2(pipe);
2088 val = I915_READ(reg);
2089 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2090 I915_WRITE(reg, val);
2091 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002092}
2093
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002094static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002095{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002096 u32 val;
2097
Daniel Vetterab9412b2013-05-03 11:49:46 +02002098 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002099 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002100 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002101 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002102 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002103 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002104
2105 /* Workaround: clear timing override bit. */
2106 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002107 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002108 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002109}
2110
2111/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002112 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002113 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002114 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002115 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002116 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002117 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002118static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002119{
Paulo Zanoni03722642014-01-17 13:51:09 -02002120 struct drm_device *dev = crtc->base.dev;
2121 struct drm_i915_private *dev_priv = dev->dev_private;
2122 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002123 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2124 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002125 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002126 int reg;
2127 u32 val;
2128
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002129 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002130 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002131 assert_sprites_disabled(dev_priv, pipe);
2132
Paulo Zanoni681e5812012-12-06 11:12:38 -02002133 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002134 pch_transcoder = TRANSCODER_A;
2135 else
2136 pch_transcoder = pipe;
2137
Jesse Barnesb24e7172011-01-04 15:09:30 -08002138 /*
2139 * A pipe without a PLL won't actually be able to drive bits from
2140 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2141 * need the check.
2142 */
Imre Deak50360402015-01-16 00:55:16 -08002143 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002144 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002145 assert_dsi_pll_enabled(dev_priv);
2146 else
2147 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002148 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002149 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002150 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002151 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002152 assert_fdi_tx_pll_enabled(dev_priv,
2153 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002154 }
2155 /* FIXME: assert CPU port conditions for SNB+ */
2156 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002157
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002158 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002159 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002160 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002161 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2162 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002163 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002164 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002165
2166 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002167 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002168}
2169
2170/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002171 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002172 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002173 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002174 * Disable the pipe of @crtc, making sure that various hardware
2175 * specific requirements are met, if applicable, e.g. plane
2176 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002177 *
2178 * Will wait until the pipe has shut down before returning.
2179 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002180static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002181{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002182 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002183 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002184 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002185 int reg;
2186 u32 val;
2187
2188 /*
2189 * Make sure planes won't keep trying to pump pixels to us,
2190 * or we might hang the display.
2191 */
2192 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002193 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002194 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002195
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002196 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002197 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002198 if ((val & PIPECONF_ENABLE) == 0)
2199 return;
2200
Ville Syrjälä67adc642014-08-15 01:21:57 +03002201 /*
2202 * Double wide has implications for planes
2203 * so best keep it disabled when not needed.
2204 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002205 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002206 val &= ~PIPECONF_DOUBLE_WIDE;
2207
2208 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002209 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2210 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002211 val &= ~PIPECONF_ENABLE;
2212
2213 I915_WRITE(reg, val);
2214 if ((val & PIPECONF_ENABLE) == 0)
2215 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002216}
2217
2218/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002219 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002220 * @plane: plane to be enabled
2221 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002222 *
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002223 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002224 */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002225static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2226 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002227{
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002228 struct drm_device *dev = plane->dev;
2229 struct drm_i915_private *dev_priv = dev->dev_private;
2230 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002231
2232 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002233 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002234 to_intel_plane_state(plane->state)->visible = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002235
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002236 dev_priv->display.update_primary_plane(crtc, plane->fb,
2237 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002238}
2239
Chris Wilson693db182013-03-05 14:52:39 +00002240static bool need_vtd_wa(struct drm_device *dev)
2241{
2242#ifdef CONFIG_INTEL_IOMMU
2243 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2244 return true;
2245#endif
2246 return false;
2247}
2248
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002249unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002250intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2251 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002252{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002253 unsigned int tile_height;
2254 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002255
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002256 switch (fb_format_modifier) {
2257 case DRM_FORMAT_MOD_NONE:
2258 tile_height = 1;
2259 break;
2260 case I915_FORMAT_MOD_X_TILED:
2261 tile_height = IS_GEN2(dev) ? 16 : 8;
2262 break;
2263 case I915_FORMAT_MOD_Y_TILED:
2264 tile_height = 32;
2265 break;
2266 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002267 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2268 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002269 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002270 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002271 tile_height = 64;
2272 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002273 case 2:
2274 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002275 tile_height = 32;
2276 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002277 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002278 tile_height = 16;
2279 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002280 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002281 WARN_ONCE(1,
2282 "128-bit pixels are not supported for display!");
2283 tile_height = 16;
2284 break;
2285 }
2286 break;
2287 default:
2288 MISSING_CASE(fb_format_modifier);
2289 tile_height = 1;
2290 break;
2291 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002292
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002293 return tile_height;
2294}
2295
2296unsigned int
2297intel_fb_align_height(struct drm_device *dev, unsigned int height,
2298 uint32_t pixel_format, uint64_t fb_format_modifier)
2299{
2300 return ALIGN(height, intel_tile_height(dev, pixel_format,
2301 fb_format_modifier));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002302}
2303
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002304static int
2305intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2306 const struct drm_plane_state *plane_state)
2307{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002308 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002309
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002310 *view = i915_ggtt_view_normal;
2311
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002312 if (!plane_state)
2313 return 0;
2314
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002315 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002316 return 0;
2317
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002318 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002319
2320 info->height = fb->height;
2321 info->pixel_format = fb->pixel_format;
2322 info->pitch = fb->pitches[0];
2323 info->fb_modifier = fb->modifier[0];
2324
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002325 return 0;
2326}
2327
Chris Wilson127bd2a2010-07-23 23:32:05 +01002328int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002329intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2330 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002331 const struct drm_plane_state *plane_state,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002332 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002333{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002334 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002335 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002336 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002337 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002338 u32 alignment;
2339 int ret;
2340
Matt Roperebcdd392014-07-09 16:22:11 -07002341 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2342
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002343 switch (fb->modifier[0]) {
2344 case DRM_FORMAT_MOD_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002345 if (INTEL_INFO(dev)->gen >= 9)
2346 alignment = 256 * 1024;
2347 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002348 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002349 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002350 alignment = 4 * 1024;
2351 else
2352 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002353 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002354 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002355 if (INTEL_INFO(dev)->gen >= 9)
2356 alignment = 256 * 1024;
2357 else {
2358 /* pin() will align the object as required by fence */
2359 alignment = 0;
2360 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002361 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002362 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002363 case I915_FORMAT_MOD_Yf_TILED:
2364 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2365 "Y tiling bo slipped through, driver bug!\n"))
2366 return -EINVAL;
2367 alignment = 1 * 1024 * 1024;
2368 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002369 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002370 MISSING_CASE(fb->modifier[0]);
2371 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002372 }
2373
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002374 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2375 if (ret)
2376 return ret;
2377
Chris Wilson693db182013-03-05 14:52:39 +00002378 /* Note that the w/a also requires 64 PTE of padding following the
2379 * bo. We currently fill all unused PTE with the shadow page and so
2380 * we should always have valid PTE following the scanout preventing
2381 * the VT-d warning.
2382 */
2383 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2384 alignment = 256 * 1024;
2385
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002386 /*
2387 * Global gtt pte registers are special registers which actually forward
2388 * writes to a chunk of system memory. Which means that there is no risk
2389 * that the register values disappear as soon as we call
2390 * intel_runtime_pm_put(), so it is correct to wrap only the
2391 * pin/unpin/fence and not more.
2392 */
2393 intel_runtime_pm_get(dev_priv);
2394
Chris Wilsonce453d82011-02-21 14:43:56 +00002395 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002396 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002397 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002398 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002399 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002400
2401 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2402 * fence, whereas 965+ only requires a fence if using
2403 * framebuffer compression. For simplicity, we always install
2404 * a fence as the cost is not that onerous.
2405 */
Chris Wilson06d98132012-04-17 15:31:24 +01002406 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002407 if (ret)
2408 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002409
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002410 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002411
Chris Wilsonce453d82011-02-21 14:43:56 +00002412 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002413 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002414 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002415
2416err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002417 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002418err_interruptible:
2419 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002420 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002421 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002422}
2423
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002424static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2425 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002426{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002427 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002428 struct i915_ggtt_view view;
2429 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002430
Matt Roperebcdd392014-07-09 16:22:11 -07002431 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2432
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002433 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2434 WARN_ONCE(ret, "Couldn't get view from plane state!");
2435
Chris Wilson1690e1e2011-12-14 13:57:08 +01002436 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002437 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002438}
2439
Daniel Vetterc2c75132012-07-05 12:17:30 +02002440/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2441 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002442unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2443 unsigned int tiling_mode,
2444 unsigned int cpp,
2445 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002446{
Chris Wilsonbc752862013-02-21 20:04:31 +00002447 if (tiling_mode != I915_TILING_NONE) {
2448 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002449
Chris Wilsonbc752862013-02-21 20:04:31 +00002450 tile_rows = *y / 8;
2451 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002452
Chris Wilsonbc752862013-02-21 20:04:31 +00002453 tiles = *x / (512/cpp);
2454 *x %= 512/cpp;
2455
2456 return tile_rows * pitch * 8 + tiles * 4096;
2457 } else {
2458 unsigned int offset;
2459
2460 offset = *y * pitch + *x * cpp;
2461 *y = 0;
2462 *x = (offset & 4095) / cpp;
2463 return offset & -4096;
2464 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002465}
2466
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002467static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002468{
2469 switch (format) {
2470 case DISPPLANE_8BPP:
2471 return DRM_FORMAT_C8;
2472 case DISPPLANE_BGRX555:
2473 return DRM_FORMAT_XRGB1555;
2474 case DISPPLANE_BGRX565:
2475 return DRM_FORMAT_RGB565;
2476 default:
2477 case DISPPLANE_BGRX888:
2478 return DRM_FORMAT_XRGB8888;
2479 case DISPPLANE_RGBX888:
2480 return DRM_FORMAT_XBGR8888;
2481 case DISPPLANE_BGRX101010:
2482 return DRM_FORMAT_XRGB2101010;
2483 case DISPPLANE_RGBX101010:
2484 return DRM_FORMAT_XBGR2101010;
2485 }
2486}
2487
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002488static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2489{
2490 switch (format) {
2491 case PLANE_CTL_FORMAT_RGB_565:
2492 return DRM_FORMAT_RGB565;
2493 default:
2494 case PLANE_CTL_FORMAT_XRGB_8888:
2495 if (rgb_order) {
2496 if (alpha)
2497 return DRM_FORMAT_ABGR8888;
2498 else
2499 return DRM_FORMAT_XBGR8888;
2500 } else {
2501 if (alpha)
2502 return DRM_FORMAT_ARGB8888;
2503 else
2504 return DRM_FORMAT_XRGB8888;
2505 }
2506 case PLANE_CTL_FORMAT_XRGB_2101010:
2507 if (rgb_order)
2508 return DRM_FORMAT_XBGR2101010;
2509 else
2510 return DRM_FORMAT_XRGB2101010;
2511 }
2512}
2513
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002514static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002515intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2516 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002517{
2518 struct drm_device *dev = crtc->base.dev;
2519 struct drm_i915_gem_object *obj = NULL;
2520 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002521 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002522 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2523 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2524 PAGE_SIZE);
2525
2526 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002527
Chris Wilsonff2652e2014-03-10 08:07:02 +00002528 if (plane_config->size == 0)
2529 return false;
2530
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002531 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2532 base_aligned,
2533 base_aligned,
2534 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002535 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002536 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002537
Damien Lespiau49af4492015-01-20 12:51:44 +00002538 obj->tiling_mode = plane_config->tiling;
2539 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002540 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002541
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002542 mode_cmd.pixel_format = fb->pixel_format;
2543 mode_cmd.width = fb->width;
2544 mode_cmd.height = fb->height;
2545 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002546 mode_cmd.modifier[0] = fb->modifier[0];
2547 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002548
2549 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002550 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002551 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002552 DRM_DEBUG_KMS("intel fb init failed\n");
2553 goto out_unref_obj;
2554 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002555 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002556
Daniel Vetterf6936e22015-03-26 12:17:05 +01002557 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002558 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002559
2560out_unref_obj:
2561 drm_gem_object_unreference(&obj->base);
2562 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002563 return false;
2564}
2565
Matt Roperafd65eb2015-02-03 13:10:04 -08002566/* Update plane->state->fb to match plane->fb after driver-internal updates */
2567static void
2568update_state_fb(struct drm_plane *plane)
2569{
2570 if (plane->fb == plane->state->fb)
2571 return;
2572
2573 if (plane->state->fb)
2574 drm_framebuffer_unreference(plane->state->fb);
2575 plane->state->fb = plane->fb;
2576 if (plane->state->fb)
2577 drm_framebuffer_reference(plane->state->fb);
2578}
2579
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002580static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002581intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2582 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002583{
2584 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002585 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002586 struct drm_crtc *c;
2587 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002588 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002589 struct drm_plane *primary = intel_crtc->base.primary;
2590 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002591
Damien Lespiau2d140302015-02-05 17:22:18 +00002592 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002593 return;
2594
Daniel Vetterf6936e22015-03-26 12:17:05 +01002595 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002596 fb = &plane_config->fb->base;
2597 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002598 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002599
Damien Lespiau2d140302015-02-05 17:22:18 +00002600 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002601
2602 /*
2603 * Failed to alloc the obj, check to see if we should share
2604 * an fb with another CRTC instead
2605 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002606 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002607 i = to_intel_crtc(c);
2608
2609 if (c == &intel_crtc->base)
2610 continue;
2611
Matt Roper2ff8fde2014-07-08 07:50:07 -07002612 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002613 continue;
2614
Daniel Vetter88595ac2015-03-26 12:42:24 +01002615 fb = c->primary->fb;
2616 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002617 continue;
2618
Daniel Vetter88595ac2015-03-26 12:42:24 +01002619 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002620 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002621 drm_framebuffer_reference(fb);
2622 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002623 }
2624 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002625
2626 return;
2627
2628valid_fb:
2629 obj = intel_fb_obj(fb);
2630 if (obj->tiling_mode != I915_TILING_NONE)
2631 dev_priv->preserve_bios_swizzle = true;
2632
2633 primary->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002634 primary->crtc = primary->state->crtc = &intel_crtc->base;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002635 update_state_fb(primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002636 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Daniel Vetter88595ac2015-03-26 12:42:24 +01002637 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002638}
2639
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002640static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2641 struct drm_framebuffer *fb,
2642 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002643{
2644 struct drm_device *dev = crtc->dev;
2645 struct drm_i915_private *dev_priv = dev->dev_private;
2646 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002647 struct drm_plane *primary = crtc->primary;
2648 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002649 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002650 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002651 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002652 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002653 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302654 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002655
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002656 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002657 I915_WRITE(reg, 0);
2658 if (INTEL_INFO(dev)->gen >= 4)
2659 I915_WRITE(DSPSURF(plane), 0);
2660 else
2661 I915_WRITE(DSPADDR(plane), 0);
2662 POSTING_READ(reg);
2663 return;
2664 }
2665
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002666 obj = intel_fb_obj(fb);
2667 if (WARN_ON(obj == NULL))
2668 return;
2669
2670 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2671
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002672 dspcntr = DISPPLANE_GAMMA_ENABLE;
2673
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002674 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002675
2676 if (INTEL_INFO(dev)->gen < 4) {
2677 if (intel_crtc->pipe == PIPE_B)
2678 dspcntr |= DISPPLANE_SEL_PIPE_B;
2679
2680 /* pipesrc and dspsize control the size that is scaled from,
2681 * which should always be the user's requested size.
2682 */
2683 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002684 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2685 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002686 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002687 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2688 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002689 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2690 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002691 I915_WRITE(PRIMPOS(plane), 0);
2692 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002693 }
2694
Ville Syrjälä57779d02012-10-31 17:50:14 +02002695 switch (fb->pixel_format) {
2696 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002697 dspcntr |= DISPPLANE_8BPP;
2698 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002699 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002700 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002701 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002702 case DRM_FORMAT_RGB565:
2703 dspcntr |= DISPPLANE_BGRX565;
2704 break;
2705 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002706 dspcntr |= DISPPLANE_BGRX888;
2707 break;
2708 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002709 dspcntr |= DISPPLANE_RGBX888;
2710 break;
2711 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002712 dspcntr |= DISPPLANE_BGRX101010;
2713 break;
2714 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002715 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002716 break;
2717 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002718 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002719 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002720
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002721 if (INTEL_INFO(dev)->gen >= 4 &&
2722 obj->tiling_mode != I915_TILING_NONE)
2723 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002724
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002725 if (IS_G4X(dev))
2726 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2727
Ville Syrjäläb98971272014-08-27 16:51:22 +03002728 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002729
Daniel Vetterc2c75132012-07-05 12:17:30 +02002730 if (INTEL_INFO(dev)->gen >= 4) {
2731 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002732 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002733 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002734 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002735 linear_offset -= intel_crtc->dspaddr_offset;
2736 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002737 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002738 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002739
Matt Roper8e7d6882015-01-21 16:35:41 -08002740 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302741 dspcntr |= DISPPLANE_ROTATE_180;
2742
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002743 x += (intel_crtc->config->pipe_src_w - 1);
2744 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302745
2746 /* Finding the last pixel of the last line of the display
2747 data and adding to linear_offset*/
2748 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002749 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2750 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302751 }
2752
2753 I915_WRITE(reg, dspcntr);
2754
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002755 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002756 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002757 I915_WRITE(DSPSURF(plane),
2758 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002759 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002760 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002761 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002762 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002763 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002764}
2765
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002766static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2767 struct drm_framebuffer *fb,
2768 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002769{
2770 struct drm_device *dev = crtc->dev;
2771 struct drm_i915_private *dev_priv = dev->dev_private;
2772 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002773 struct drm_plane *primary = crtc->primary;
2774 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002775 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002776 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002777 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002778 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002779 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302780 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002781
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002782 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002783 I915_WRITE(reg, 0);
2784 I915_WRITE(DSPSURF(plane), 0);
2785 POSTING_READ(reg);
2786 return;
2787 }
2788
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002789 obj = intel_fb_obj(fb);
2790 if (WARN_ON(obj == NULL))
2791 return;
2792
2793 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2794
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002795 dspcntr = DISPPLANE_GAMMA_ENABLE;
2796
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002797 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002798
2799 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2800 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2801
Ville Syrjälä57779d02012-10-31 17:50:14 +02002802 switch (fb->pixel_format) {
2803 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002804 dspcntr |= DISPPLANE_8BPP;
2805 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002806 case DRM_FORMAT_RGB565:
2807 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002808 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002809 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002810 dspcntr |= DISPPLANE_BGRX888;
2811 break;
2812 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002813 dspcntr |= DISPPLANE_RGBX888;
2814 break;
2815 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002816 dspcntr |= DISPPLANE_BGRX101010;
2817 break;
2818 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002819 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002820 break;
2821 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002822 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002823 }
2824
2825 if (obj->tiling_mode != I915_TILING_NONE)
2826 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002827
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002828 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002829 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002830
Ville Syrjäläb98971272014-08-27 16:51:22 +03002831 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002832 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002833 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002834 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002835 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002836 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002837 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302838 dspcntr |= DISPPLANE_ROTATE_180;
2839
2840 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002841 x += (intel_crtc->config->pipe_src_w - 1);
2842 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302843
2844 /* Finding the last pixel of the last line of the display
2845 data and adding to linear_offset*/
2846 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002847 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2848 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302849 }
2850 }
2851
2852 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002853
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002854 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002855 I915_WRITE(DSPSURF(plane),
2856 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002857 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002858 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2859 } else {
2860 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2861 I915_WRITE(DSPLINOFF(plane), linear_offset);
2862 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002863 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002864}
2865
Damien Lespiaub3218032015-02-27 11:15:18 +00002866u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2867 uint32_t pixel_format)
2868{
2869 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2870
2871 /*
2872 * The stride is either expressed as a multiple of 64 bytes
2873 * chunks for linear buffers or in number of tiles for tiled
2874 * buffers.
2875 */
2876 switch (fb_modifier) {
2877 case DRM_FORMAT_MOD_NONE:
2878 return 64;
2879 case I915_FORMAT_MOD_X_TILED:
2880 if (INTEL_INFO(dev)->gen == 2)
2881 return 128;
2882 return 512;
2883 case I915_FORMAT_MOD_Y_TILED:
2884 /* No need to check for old gens and Y tiling since this is
2885 * about the display engine and those will be blocked before
2886 * we get here.
2887 */
2888 return 128;
2889 case I915_FORMAT_MOD_Yf_TILED:
2890 if (bits_per_pixel == 8)
2891 return 64;
2892 else
2893 return 128;
2894 default:
2895 MISSING_CASE(fb_modifier);
2896 return 64;
2897 }
2898}
2899
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002900unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2901 struct drm_i915_gem_object *obj)
2902{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002903 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002904
2905 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002906 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002907
2908 return i915_gem_obj_ggtt_offset_view(obj, view);
2909}
2910
Chandra Kondurua1b22782015-04-07 15:28:45 -07002911/*
2912 * This function detaches (aka. unbinds) unused scalers in hardware
2913 */
2914void skl_detach_scalers(struct intel_crtc *intel_crtc)
2915{
2916 struct drm_device *dev;
2917 struct drm_i915_private *dev_priv;
2918 struct intel_crtc_scaler_state *scaler_state;
2919 int i;
2920
2921 if (!intel_crtc || !intel_crtc->config)
2922 return;
2923
2924 dev = intel_crtc->base.dev;
2925 dev_priv = dev->dev_private;
2926 scaler_state = &intel_crtc->config->scaler_state;
2927
2928 /* loop through and disable scalers that aren't in use */
2929 for (i = 0; i < intel_crtc->num_scalers; i++) {
2930 if (!scaler_state->scalers[i].in_use) {
2931 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, i), 0);
2932 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, i), 0);
2933 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, i), 0);
2934 DRM_DEBUG_KMS("CRTC:%d Disabled scaler id %u.%u\n",
2935 intel_crtc->base.base.id, intel_crtc->pipe, i);
2936 }
2937 }
2938}
2939
Chandra Konduru6156a452015-04-27 13:48:39 -07002940u32 skl_plane_ctl_format(uint32_t pixel_format)
2941{
Chandra Konduru6156a452015-04-27 13:48:39 -07002942 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002943 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002944 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002945 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002946 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002947 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002948 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002949 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002950 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002951 /*
2952 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2953 * to be already pre-multiplied. We need to add a knob (or a different
2954 * DRM_FORMAT) for user-space to configure that.
2955 */
2956 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002957 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002958 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002959 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002960 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002961 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002962 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002963 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002964 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002965 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002966 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002967 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002968 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002969 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002970 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002971 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002972 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002973 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002974 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002975 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002976 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002977
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002978 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002979}
2980
2981u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2982{
Chandra Konduru6156a452015-04-27 13:48:39 -07002983 switch (fb_modifier) {
2984 case DRM_FORMAT_MOD_NONE:
2985 break;
2986 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002987 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07002988 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002989 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07002990 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002991 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07002992 default:
2993 MISSING_CASE(fb_modifier);
2994 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002995
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002996 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002997}
2998
2999u32 skl_plane_ctl_rotation(unsigned int rotation)
3000{
Chandra Konduru6156a452015-04-27 13:48:39 -07003001 switch (rotation) {
3002 case BIT(DRM_ROTATE_0):
3003 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303004 /*
3005 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3006 * while i915 HW rotation is clockwise, thats why this swapping.
3007 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003008 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303009 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003010 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003011 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003012 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303013 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003014 default:
3015 MISSING_CASE(rotation);
3016 }
3017
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003018 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003019}
3020
Damien Lespiau70d21f02013-07-03 21:06:04 +01003021static void skylake_update_primary_plane(struct drm_crtc *crtc,
3022 struct drm_framebuffer *fb,
3023 int x, int y)
3024{
3025 struct drm_device *dev = crtc->dev;
3026 struct drm_i915_private *dev_priv = dev->dev_private;
3027 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003028 struct drm_plane *plane = crtc->primary;
3029 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003030 struct drm_i915_gem_object *obj;
3031 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303032 u32 plane_ctl, stride_div, stride;
3033 u32 tile_height, plane_offset, plane_size;
3034 unsigned int rotation;
3035 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003036 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003037 struct intel_crtc_state *crtc_state = intel_crtc->config;
3038 struct intel_plane_state *plane_state;
3039 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3040 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3041 int scaler_id = -1;
3042
Chandra Konduru6156a452015-04-27 13:48:39 -07003043 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003044
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003045 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003046 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3047 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3048 POSTING_READ(PLANE_CTL(pipe, 0));
3049 return;
3050 }
3051
3052 plane_ctl = PLANE_CTL_ENABLE |
3053 PLANE_CTL_PIPE_GAMMA_ENABLE |
3054 PLANE_CTL_PIPE_CSC_ENABLE;
3055
Chandra Konduru6156a452015-04-27 13:48:39 -07003056 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3057 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003058 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303059
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303060 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003061 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003062
Damien Lespiaub3218032015-02-27 11:15:18 +00003063 obj = intel_fb_obj(fb);
3064 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3065 fb->pixel_format);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303066 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3067
Chandra Konduru6156a452015-04-27 13:48:39 -07003068 /*
3069 * FIXME: intel_plane_state->src, dst aren't set when transitional
3070 * update_plane helpers are called from legacy paths.
3071 * Once full atomic crtc is available, below check can be avoided.
3072 */
3073 if (drm_rect_width(&plane_state->src)) {
3074 scaler_id = plane_state->scaler_id;
3075 src_x = plane_state->src.x1 >> 16;
3076 src_y = plane_state->src.y1 >> 16;
3077 src_w = drm_rect_width(&plane_state->src) >> 16;
3078 src_h = drm_rect_height(&plane_state->src) >> 16;
3079 dst_x = plane_state->dst.x1;
3080 dst_y = plane_state->dst.y1;
3081 dst_w = drm_rect_width(&plane_state->dst);
3082 dst_h = drm_rect_height(&plane_state->dst);
3083
3084 WARN_ON(x != src_x || y != src_y);
3085 } else {
3086 src_w = intel_crtc->config->pipe_src_w;
3087 src_h = intel_crtc->config->pipe_src_h;
3088 }
3089
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303090 if (intel_rotation_90_or_270(rotation)) {
3091 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003092 tile_height = intel_tile_height(dev, fb->pixel_format,
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303093 fb->modifier[0]);
3094 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003095 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303096 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003097 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303098 } else {
3099 stride = fb->pitches[0] / stride_div;
3100 x_offset = x;
3101 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003102 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303103 }
3104 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003105
Damien Lespiau70d21f02013-07-03 21:06:04 +01003106 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303107 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3108 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3109 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003110
3111 if (scaler_id >= 0) {
3112 uint32_t ps_ctrl = 0;
3113
3114 WARN_ON(!dst_w || !dst_h);
3115 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3116 crtc_state->scaler_state.scalers[scaler_id].mode;
3117 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3118 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3119 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3120 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3121 I915_WRITE(PLANE_POS(pipe, 0), 0);
3122 } else {
3123 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3124 }
3125
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003126 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003127
3128 POSTING_READ(PLANE_SURF(pipe, 0));
3129}
3130
Jesse Barnes17638cd2011-06-24 12:19:23 -07003131/* Assume fb object is pinned & idle & fenced and just update base pointers */
3132static int
3133intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3134 int x, int y, enum mode_set_atomic state)
3135{
3136 struct drm_device *dev = crtc->dev;
3137 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003138
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01003139 if (dev_priv->display.disable_fbc)
3140 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07003141
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003142 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3143
3144 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003145}
3146
Ville Syrjälä75147472014-11-24 18:28:11 +02003147static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003148{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003149 struct drm_crtc *crtc;
3150
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003151 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003152 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3153 enum plane plane = intel_crtc->plane;
3154
3155 intel_prepare_page_flip(dev, plane);
3156 intel_finish_page_flip_plane(dev, plane);
3157 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003158}
3159
3160static void intel_update_primary_planes(struct drm_device *dev)
3161{
3162 struct drm_i915_private *dev_priv = dev->dev_private;
3163 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003164
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003165 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3167
Rob Clark51fd3712013-11-19 12:10:12 -05003168 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003169 /*
3170 * FIXME: Once we have proper support for primary planes (and
3171 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10003172 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003173 */
Matt Roperf4510a22014-04-01 15:22:40 -07003174 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07003175 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10003176 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07003177 crtc->x,
3178 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05003179 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003180 }
3181}
3182
Ville Syrjälä75147472014-11-24 18:28:11 +02003183void intel_prepare_reset(struct drm_device *dev)
3184{
3185 /* no reset support for gen2 */
3186 if (IS_GEN2(dev))
3187 return;
3188
3189 /* reset doesn't touch the display */
3190 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3191 return;
3192
3193 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003194 /*
3195 * Disabling the crtcs gracefully seems nicer. Also the
3196 * g33 docs say we should at least disable all the planes.
3197 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003198 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003199}
3200
3201void intel_finish_reset(struct drm_device *dev)
3202{
3203 struct drm_i915_private *dev_priv = to_i915(dev);
3204
3205 /*
3206 * Flips in the rings will be nuked by the reset,
3207 * so complete all pending flips so that user space
3208 * will get its events and not get stuck.
3209 */
3210 intel_complete_page_flips(dev);
3211
3212 /* no reset support for gen2 */
3213 if (IS_GEN2(dev))
3214 return;
3215
3216 /* reset doesn't touch the display */
3217 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3218 /*
3219 * Flips in the rings have been nuked by the reset,
3220 * so update the base address of all primary
3221 * planes to the the last fb to make sure we're
3222 * showing the correct fb after a reset.
3223 */
3224 intel_update_primary_planes(dev);
3225 return;
3226 }
3227
3228 /*
3229 * The display has been reset as well,
3230 * so need a full re-initialization.
3231 */
3232 intel_runtime_pm_disable_interrupts(dev_priv);
3233 intel_runtime_pm_enable_interrupts(dev_priv);
3234
3235 intel_modeset_init_hw(dev);
3236
3237 spin_lock_irq(&dev_priv->irq_lock);
3238 if (dev_priv->display.hpd_irq_setup)
3239 dev_priv->display.hpd_irq_setup(dev);
3240 spin_unlock_irq(&dev_priv->irq_lock);
3241
3242 intel_modeset_setup_hw_state(dev, true);
3243
3244 intel_hpd_init(dev_priv);
3245
3246 drm_modeset_unlock_all(dev);
3247}
3248
Chris Wilson2e2f3512015-04-27 13:41:14 +01003249static void
Chris Wilson14667a42012-04-03 17:58:35 +01003250intel_finish_fb(struct drm_framebuffer *old_fb)
3251{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003252 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003253 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003254 bool was_interruptible = dev_priv->mm.interruptible;
3255 int ret;
3256
Chris Wilson14667a42012-04-03 17:58:35 +01003257 /* Big Hammer, we also need to ensure that any pending
3258 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3259 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003260 * framebuffer. Note that we rely on userspace rendering
3261 * into the buffer attached to the pipe they are waiting
3262 * on. If not, userspace generates a GPU hang with IPEHR
3263 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003264 *
3265 * This should only fail upon a hung GPU, in which case we
3266 * can safely continue.
3267 */
3268 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003269 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003270 dev_priv->mm.interruptible = was_interruptible;
3271
Chris Wilson2e2f3512015-04-27 13:41:14 +01003272 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003273}
3274
Chris Wilson7d5e3792014-03-04 13:15:08 +00003275static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3276{
3277 struct drm_device *dev = crtc->dev;
3278 struct drm_i915_private *dev_priv = dev->dev_private;
3279 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003280 bool pending;
3281
3282 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3283 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3284 return false;
3285
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003286 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003287 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003288 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003289
3290 return pending;
3291}
3292
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003293static void intel_update_pipe_size(struct intel_crtc *crtc)
3294{
3295 struct drm_device *dev = crtc->base.dev;
3296 struct drm_i915_private *dev_priv = dev->dev_private;
3297 const struct drm_display_mode *adjusted_mode;
3298
3299 if (!i915.fastboot)
3300 return;
3301
3302 /*
3303 * Update pipe size and adjust fitter if needed: the reason for this is
3304 * that in compute_mode_changes we check the native mode (not the pfit
3305 * mode) to see if we can flip rather than do a full mode set. In the
3306 * fastboot case, we'll flip, but if we don't update the pipesrc and
3307 * pfit state, we'll end up with a big fb scanned out into the wrong
3308 * sized surface.
3309 *
3310 * To fix this properly, we need to hoist the checks up into
3311 * compute_mode_changes (or above), check the actual pfit state and
3312 * whether the platform allows pfit disable with pipe active, and only
3313 * then update the pipesrc and pfit state, even on the flip path.
3314 */
3315
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003316 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003317
3318 I915_WRITE(PIPESRC(crtc->pipe),
3319 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3320 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003321 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003322 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3323 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003324 I915_WRITE(PF_CTL(crtc->pipe), 0);
3325 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3326 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3327 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003328 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3329 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003330}
3331
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003332static void intel_fdi_normal_train(struct drm_crtc *crtc)
3333{
3334 struct drm_device *dev = crtc->dev;
3335 struct drm_i915_private *dev_priv = dev->dev_private;
3336 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3337 int pipe = intel_crtc->pipe;
3338 u32 reg, temp;
3339
3340 /* enable normal train */
3341 reg = FDI_TX_CTL(pipe);
3342 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003343 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003344 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3345 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003346 } else {
3347 temp &= ~FDI_LINK_TRAIN_NONE;
3348 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003349 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003350 I915_WRITE(reg, temp);
3351
3352 reg = FDI_RX_CTL(pipe);
3353 temp = I915_READ(reg);
3354 if (HAS_PCH_CPT(dev)) {
3355 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3356 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3357 } else {
3358 temp &= ~FDI_LINK_TRAIN_NONE;
3359 temp |= FDI_LINK_TRAIN_NONE;
3360 }
3361 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3362
3363 /* wait one idle pattern time */
3364 POSTING_READ(reg);
3365 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003366
3367 /* IVB wants error correction enabled */
3368 if (IS_IVYBRIDGE(dev))
3369 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3370 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003371}
3372
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003373/* The FDI link training functions for ILK/Ibexpeak. */
3374static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3375{
3376 struct drm_device *dev = crtc->dev;
3377 struct drm_i915_private *dev_priv = dev->dev_private;
3378 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3379 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003380 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003381
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003382 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003383 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003384
Adam Jacksone1a44742010-06-25 15:32:14 -04003385 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3386 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003387 reg = FDI_RX_IMR(pipe);
3388 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003389 temp &= ~FDI_RX_SYMBOL_LOCK;
3390 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003391 I915_WRITE(reg, temp);
3392 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003393 udelay(150);
3394
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003395 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003396 reg = FDI_TX_CTL(pipe);
3397 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003398 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003399 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003400 temp &= ~FDI_LINK_TRAIN_NONE;
3401 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003402 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003403
Chris Wilson5eddb702010-09-11 13:48:45 +01003404 reg = FDI_RX_CTL(pipe);
3405 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003406 temp &= ~FDI_LINK_TRAIN_NONE;
3407 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003408 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3409
3410 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003411 udelay(150);
3412
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003413 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003414 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3415 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3416 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003417
Chris Wilson5eddb702010-09-11 13:48:45 +01003418 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003419 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003420 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003421 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3422
3423 if ((temp & FDI_RX_BIT_LOCK)) {
3424 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003425 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003426 break;
3427 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003428 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003429 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003430 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003431
3432 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003433 reg = FDI_TX_CTL(pipe);
3434 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003435 temp &= ~FDI_LINK_TRAIN_NONE;
3436 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003437 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003438
Chris Wilson5eddb702010-09-11 13:48:45 +01003439 reg = FDI_RX_CTL(pipe);
3440 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003441 temp &= ~FDI_LINK_TRAIN_NONE;
3442 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003443 I915_WRITE(reg, temp);
3444
3445 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003446 udelay(150);
3447
Chris Wilson5eddb702010-09-11 13:48:45 +01003448 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003449 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003450 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003451 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3452
3453 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003454 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003455 DRM_DEBUG_KMS("FDI train 2 done.\n");
3456 break;
3457 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003458 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003459 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003460 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003461
3462 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003463
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003464}
3465
Akshay Joshi0206e352011-08-16 15:34:10 -04003466static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003467 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3468 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3469 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3470 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3471};
3472
3473/* The FDI link training functions for SNB/Cougarpoint. */
3474static void gen6_fdi_link_train(struct drm_crtc *crtc)
3475{
3476 struct drm_device *dev = crtc->dev;
3477 struct drm_i915_private *dev_priv = dev->dev_private;
3478 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3479 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003480 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003481
Adam Jacksone1a44742010-06-25 15:32:14 -04003482 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3483 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003484 reg = FDI_RX_IMR(pipe);
3485 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003486 temp &= ~FDI_RX_SYMBOL_LOCK;
3487 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003488 I915_WRITE(reg, temp);
3489
3490 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003491 udelay(150);
3492
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003493 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003494 reg = FDI_TX_CTL(pipe);
3495 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003496 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003497 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003498 temp &= ~FDI_LINK_TRAIN_NONE;
3499 temp |= FDI_LINK_TRAIN_PATTERN_1;
3500 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3501 /* SNB-B */
3502 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003503 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003504
Daniel Vetterd74cf322012-10-26 10:58:13 +02003505 I915_WRITE(FDI_RX_MISC(pipe),
3506 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3507
Chris Wilson5eddb702010-09-11 13:48:45 +01003508 reg = FDI_RX_CTL(pipe);
3509 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003510 if (HAS_PCH_CPT(dev)) {
3511 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3512 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3513 } else {
3514 temp &= ~FDI_LINK_TRAIN_NONE;
3515 temp |= FDI_LINK_TRAIN_PATTERN_1;
3516 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003517 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3518
3519 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003520 udelay(150);
3521
Akshay Joshi0206e352011-08-16 15:34:10 -04003522 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003523 reg = FDI_TX_CTL(pipe);
3524 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003525 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3526 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003527 I915_WRITE(reg, temp);
3528
3529 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003530 udelay(500);
3531
Sean Paulfa37d392012-03-02 12:53:39 -05003532 for (retry = 0; retry < 5; retry++) {
3533 reg = FDI_RX_IIR(pipe);
3534 temp = I915_READ(reg);
3535 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3536 if (temp & FDI_RX_BIT_LOCK) {
3537 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3538 DRM_DEBUG_KMS("FDI train 1 done.\n");
3539 break;
3540 }
3541 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003542 }
Sean Paulfa37d392012-03-02 12:53:39 -05003543 if (retry < 5)
3544 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003545 }
3546 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003547 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003548
3549 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003550 reg = FDI_TX_CTL(pipe);
3551 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003552 temp &= ~FDI_LINK_TRAIN_NONE;
3553 temp |= FDI_LINK_TRAIN_PATTERN_2;
3554 if (IS_GEN6(dev)) {
3555 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3556 /* SNB-B */
3557 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3558 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003559 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003560
Chris Wilson5eddb702010-09-11 13:48:45 +01003561 reg = FDI_RX_CTL(pipe);
3562 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003563 if (HAS_PCH_CPT(dev)) {
3564 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3565 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3566 } else {
3567 temp &= ~FDI_LINK_TRAIN_NONE;
3568 temp |= FDI_LINK_TRAIN_PATTERN_2;
3569 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003570 I915_WRITE(reg, temp);
3571
3572 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003573 udelay(150);
3574
Akshay Joshi0206e352011-08-16 15:34:10 -04003575 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003576 reg = FDI_TX_CTL(pipe);
3577 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003578 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3579 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003580 I915_WRITE(reg, temp);
3581
3582 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003583 udelay(500);
3584
Sean Paulfa37d392012-03-02 12:53:39 -05003585 for (retry = 0; retry < 5; retry++) {
3586 reg = FDI_RX_IIR(pipe);
3587 temp = I915_READ(reg);
3588 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3589 if (temp & FDI_RX_SYMBOL_LOCK) {
3590 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3591 DRM_DEBUG_KMS("FDI train 2 done.\n");
3592 break;
3593 }
3594 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003595 }
Sean Paulfa37d392012-03-02 12:53:39 -05003596 if (retry < 5)
3597 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003598 }
3599 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003600 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003601
3602 DRM_DEBUG_KMS("FDI train done.\n");
3603}
3604
Jesse Barnes357555c2011-04-28 15:09:55 -07003605/* Manual link training for Ivy Bridge A0 parts */
3606static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3607{
3608 struct drm_device *dev = crtc->dev;
3609 struct drm_i915_private *dev_priv = dev->dev_private;
3610 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3611 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003612 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003613
3614 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3615 for train result */
3616 reg = FDI_RX_IMR(pipe);
3617 temp = I915_READ(reg);
3618 temp &= ~FDI_RX_SYMBOL_LOCK;
3619 temp &= ~FDI_RX_BIT_LOCK;
3620 I915_WRITE(reg, temp);
3621
3622 POSTING_READ(reg);
3623 udelay(150);
3624
Daniel Vetter01a415f2012-10-27 15:58:40 +02003625 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3626 I915_READ(FDI_RX_IIR(pipe)));
3627
Jesse Barnes139ccd32013-08-19 11:04:55 -07003628 /* Try each vswing and preemphasis setting twice before moving on */
3629 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3630 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003631 reg = FDI_TX_CTL(pipe);
3632 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003633 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3634 temp &= ~FDI_TX_ENABLE;
3635 I915_WRITE(reg, temp);
3636
3637 reg = FDI_RX_CTL(pipe);
3638 temp = I915_READ(reg);
3639 temp &= ~FDI_LINK_TRAIN_AUTO;
3640 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3641 temp &= ~FDI_RX_ENABLE;
3642 I915_WRITE(reg, temp);
3643
3644 /* enable CPU FDI TX and PCH FDI RX */
3645 reg = FDI_TX_CTL(pipe);
3646 temp = I915_READ(reg);
3647 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003648 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003649 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003650 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003651 temp |= snb_b_fdi_train_param[j/2];
3652 temp |= FDI_COMPOSITE_SYNC;
3653 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3654
3655 I915_WRITE(FDI_RX_MISC(pipe),
3656 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3657
3658 reg = FDI_RX_CTL(pipe);
3659 temp = I915_READ(reg);
3660 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3661 temp |= FDI_COMPOSITE_SYNC;
3662 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3663
3664 POSTING_READ(reg);
3665 udelay(1); /* should be 0.5us */
3666
3667 for (i = 0; i < 4; i++) {
3668 reg = FDI_RX_IIR(pipe);
3669 temp = I915_READ(reg);
3670 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3671
3672 if (temp & FDI_RX_BIT_LOCK ||
3673 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3674 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3675 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3676 i);
3677 break;
3678 }
3679 udelay(1); /* should be 0.5us */
3680 }
3681 if (i == 4) {
3682 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3683 continue;
3684 }
3685
3686 /* Train 2 */
3687 reg = FDI_TX_CTL(pipe);
3688 temp = I915_READ(reg);
3689 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3690 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3691 I915_WRITE(reg, temp);
3692
3693 reg = FDI_RX_CTL(pipe);
3694 temp = I915_READ(reg);
3695 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3696 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003697 I915_WRITE(reg, temp);
3698
3699 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003700 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003701
Jesse Barnes139ccd32013-08-19 11:04:55 -07003702 for (i = 0; i < 4; i++) {
3703 reg = FDI_RX_IIR(pipe);
3704 temp = I915_READ(reg);
3705 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003706
Jesse Barnes139ccd32013-08-19 11:04:55 -07003707 if (temp & FDI_RX_SYMBOL_LOCK ||
3708 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3709 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3710 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3711 i);
3712 goto train_done;
3713 }
3714 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003715 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003716 if (i == 4)
3717 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003718 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003719
Jesse Barnes139ccd32013-08-19 11:04:55 -07003720train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003721 DRM_DEBUG_KMS("FDI train done.\n");
3722}
3723
Daniel Vetter88cefb62012-08-12 19:27:14 +02003724static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003725{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003726 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003727 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003728 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003729 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003730
Jesse Barnesc64e3112010-09-10 11:27:03 -07003731
Jesse Barnes0e23b992010-09-10 11:10:00 -07003732 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003733 reg = FDI_RX_CTL(pipe);
3734 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003735 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003736 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003737 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003738 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3739
3740 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003741 udelay(200);
3742
3743 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003744 temp = I915_READ(reg);
3745 I915_WRITE(reg, temp | FDI_PCDCLK);
3746
3747 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003748 udelay(200);
3749
Paulo Zanoni20749732012-11-23 15:30:38 -02003750 /* Enable CPU FDI TX PLL, always on for Ironlake */
3751 reg = FDI_TX_CTL(pipe);
3752 temp = I915_READ(reg);
3753 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3754 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003755
Paulo Zanoni20749732012-11-23 15:30:38 -02003756 POSTING_READ(reg);
3757 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003758 }
3759}
3760
Daniel Vetter88cefb62012-08-12 19:27:14 +02003761static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3762{
3763 struct drm_device *dev = intel_crtc->base.dev;
3764 struct drm_i915_private *dev_priv = dev->dev_private;
3765 int pipe = intel_crtc->pipe;
3766 u32 reg, temp;
3767
3768 /* Switch from PCDclk to Rawclk */
3769 reg = FDI_RX_CTL(pipe);
3770 temp = I915_READ(reg);
3771 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3772
3773 /* Disable CPU FDI TX PLL */
3774 reg = FDI_TX_CTL(pipe);
3775 temp = I915_READ(reg);
3776 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3777
3778 POSTING_READ(reg);
3779 udelay(100);
3780
3781 reg = FDI_RX_CTL(pipe);
3782 temp = I915_READ(reg);
3783 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3784
3785 /* Wait for the clocks to turn off. */
3786 POSTING_READ(reg);
3787 udelay(100);
3788}
3789
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003790static void ironlake_fdi_disable(struct drm_crtc *crtc)
3791{
3792 struct drm_device *dev = crtc->dev;
3793 struct drm_i915_private *dev_priv = dev->dev_private;
3794 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3795 int pipe = intel_crtc->pipe;
3796 u32 reg, temp;
3797
3798 /* disable CPU FDI tx and PCH FDI rx */
3799 reg = FDI_TX_CTL(pipe);
3800 temp = I915_READ(reg);
3801 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3802 POSTING_READ(reg);
3803
3804 reg = FDI_RX_CTL(pipe);
3805 temp = I915_READ(reg);
3806 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003807 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003808 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3809
3810 POSTING_READ(reg);
3811 udelay(100);
3812
3813 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003814 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003815 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003816
3817 /* still set train pattern 1 */
3818 reg = FDI_TX_CTL(pipe);
3819 temp = I915_READ(reg);
3820 temp &= ~FDI_LINK_TRAIN_NONE;
3821 temp |= FDI_LINK_TRAIN_PATTERN_1;
3822 I915_WRITE(reg, temp);
3823
3824 reg = FDI_RX_CTL(pipe);
3825 temp = I915_READ(reg);
3826 if (HAS_PCH_CPT(dev)) {
3827 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3828 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3829 } else {
3830 temp &= ~FDI_LINK_TRAIN_NONE;
3831 temp |= FDI_LINK_TRAIN_PATTERN_1;
3832 }
3833 /* BPC in FDI rx is consistent with that in PIPECONF */
3834 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003835 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003836 I915_WRITE(reg, temp);
3837
3838 POSTING_READ(reg);
3839 udelay(100);
3840}
3841
Chris Wilson5dce5b932014-01-20 10:17:36 +00003842bool intel_has_pending_fb_unpin(struct drm_device *dev)
3843{
3844 struct intel_crtc *crtc;
3845
3846 /* Note that we don't need to be called with mode_config.lock here
3847 * as our list of CRTC objects is static for the lifetime of the
3848 * device and so cannot disappear as we iterate. Similarly, we can
3849 * happily treat the predicates as racy, atomic checks as userspace
3850 * cannot claim and pin a new fb without at least acquring the
3851 * struct_mutex and so serialising with us.
3852 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003853 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003854 if (atomic_read(&crtc->unpin_work_count) == 0)
3855 continue;
3856
3857 if (crtc->unpin_work)
3858 intel_wait_for_vblank(dev, crtc->pipe);
3859
3860 return true;
3861 }
3862
3863 return false;
3864}
3865
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003866static void page_flip_completed(struct intel_crtc *intel_crtc)
3867{
3868 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3869 struct intel_unpin_work *work = intel_crtc->unpin_work;
3870
3871 /* ensure that the unpin work is consistent wrt ->pending. */
3872 smp_rmb();
3873 intel_crtc->unpin_work = NULL;
3874
3875 if (work->event)
3876 drm_send_vblank_event(intel_crtc->base.dev,
3877 intel_crtc->pipe,
3878 work->event);
3879
3880 drm_crtc_vblank_put(&intel_crtc->base);
3881
3882 wake_up_all(&dev_priv->pending_flip_queue);
3883 queue_work(dev_priv->wq, &work->work);
3884
3885 trace_i915_flip_complete(intel_crtc->plane,
3886 work->pending_flip_obj);
3887}
3888
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003889void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003890{
Chris Wilson0f911282012-04-17 10:05:38 +01003891 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003892 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003893
Daniel Vetter2c10d572012-12-20 21:24:07 +01003894 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003895 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3896 !intel_crtc_has_pending_flip(crtc),
3897 60*HZ) == 0)) {
3898 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003899
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003900 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003901 if (intel_crtc->unpin_work) {
3902 WARN_ONCE(1, "Removing stuck page flip\n");
3903 page_flip_completed(intel_crtc);
3904 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003905 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003906 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003907
Chris Wilson975d5682014-08-20 13:13:34 +01003908 if (crtc->primary->fb) {
3909 mutex_lock(&dev->struct_mutex);
3910 intel_finish_fb(crtc->primary->fb);
3911 mutex_unlock(&dev->struct_mutex);
3912 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003913}
3914
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003915/* Program iCLKIP clock to the desired frequency */
3916static void lpt_program_iclkip(struct drm_crtc *crtc)
3917{
3918 struct drm_device *dev = crtc->dev;
3919 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003920 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003921 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3922 u32 temp;
3923
Ville Syrjäläa5805162015-05-26 20:42:30 +03003924 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003925
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003926 /* It is necessary to ungate the pixclk gate prior to programming
3927 * the divisors, and gate it back when it is done.
3928 */
3929 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3930
3931 /* Disable SSCCTL */
3932 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003933 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3934 SBI_SSCCTL_DISABLE,
3935 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003936
3937 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003938 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003939 auxdiv = 1;
3940 divsel = 0x41;
3941 phaseinc = 0x20;
3942 } else {
3943 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003944 * but the adjusted_mode->crtc_clock in in KHz. To get the
3945 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003946 * convert the virtual clock precision to KHz here for higher
3947 * precision.
3948 */
3949 u32 iclk_virtual_root_freq = 172800 * 1000;
3950 u32 iclk_pi_range = 64;
3951 u32 desired_divisor, msb_divisor_value, pi_value;
3952
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003953 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003954 msb_divisor_value = desired_divisor / iclk_pi_range;
3955 pi_value = desired_divisor % iclk_pi_range;
3956
3957 auxdiv = 0;
3958 divsel = msb_divisor_value - 2;
3959 phaseinc = pi_value;
3960 }
3961
3962 /* This should not happen with any sane values */
3963 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3964 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3965 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3966 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3967
3968 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003969 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003970 auxdiv,
3971 divsel,
3972 phasedir,
3973 phaseinc);
3974
3975 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003976 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003977 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3978 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3979 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3980 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3981 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3982 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003983 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003984
3985 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003986 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003987 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3988 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003989 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003990
3991 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003992 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003993 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003994 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003995
3996 /* Wait for initialization time */
3997 udelay(24);
3998
3999 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004000
Ville Syrjäläa5805162015-05-26 20:42:30 +03004001 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004002}
4003
Daniel Vetter275f01b22013-05-03 11:49:47 +02004004static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4005 enum pipe pch_transcoder)
4006{
4007 struct drm_device *dev = crtc->base.dev;
4008 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004009 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004010
4011 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4012 I915_READ(HTOTAL(cpu_transcoder)));
4013 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4014 I915_READ(HBLANK(cpu_transcoder)));
4015 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4016 I915_READ(HSYNC(cpu_transcoder)));
4017
4018 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4019 I915_READ(VTOTAL(cpu_transcoder)));
4020 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4021 I915_READ(VBLANK(cpu_transcoder)));
4022 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4023 I915_READ(VSYNC(cpu_transcoder)));
4024 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4025 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4026}
4027
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004028static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004029{
4030 struct drm_i915_private *dev_priv = dev->dev_private;
4031 uint32_t temp;
4032
4033 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004034 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004035 return;
4036
4037 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4038 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4039
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004040 temp &= ~FDI_BC_BIFURCATION_SELECT;
4041 if (enable)
4042 temp |= FDI_BC_BIFURCATION_SELECT;
4043
4044 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004045 I915_WRITE(SOUTH_CHICKEN1, temp);
4046 POSTING_READ(SOUTH_CHICKEN1);
4047}
4048
4049static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4050{
4051 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004052
4053 switch (intel_crtc->pipe) {
4054 case PIPE_A:
4055 break;
4056 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004057 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004058 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004059 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004060 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004061
4062 break;
4063 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004064 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004065
4066 break;
4067 default:
4068 BUG();
4069 }
4070}
4071
Jesse Barnesf67a5592011-01-05 10:31:48 -08004072/*
4073 * Enable PCH resources required for PCH ports:
4074 * - PCH PLLs
4075 * - FDI training & RX/TX
4076 * - update transcoder timings
4077 * - DP transcoding bits
4078 * - transcoder
4079 */
4080static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004081{
4082 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004083 struct drm_i915_private *dev_priv = dev->dev_private;
4084 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4085 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004086 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004087
Daniel Vetterab9412b2013-05-03 11:49:46 +02004088 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004089
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004090 if (IS_IVYBRIDGE(dev))
4091 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4092
Daniel Vettercd986ab2012-10-26 10:58:12 +02004093 /* Write the TU size bits before fdi link training, so that error
4094 * detection works. */
4095 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4096 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4097
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004098 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004099 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004100
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004101 /* We need to program the right clock selection before writing the pixel
4102 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004103 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004104 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004105
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004106 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004107 temp |= TRANS_DPLL_ENABLE(pipe);
4108 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004109 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004110 temp |= sel;
4111 else
4112 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004113 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004114 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004115
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004116 /* XXX: pch pll's can be enabled any time before we enable the PCH
4117 * transcoder, and we actually should do this to not upset any PCH
4118 * transcoder that already use the clock when we share it.
4119 *
4120 * Note that enable_shared_dpll tries to do the right thing, but
4121 * get_shared_dpll unconditionally resets the pll - we need that to have
4122 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004123 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004124
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004125 /* set transcoder timing, panel must allow it */
4126 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004127 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004128
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004129 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004130
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004131 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004132 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004133 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004134 reg = TRANS_DP_CTL(pipe);
4135 temp = I915_READ(reg);
4136 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004137 TRANS_DP_SYNC_MASK |
4138 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004139 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004140 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004141
4142 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004143 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004144 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004145 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004146
4147 switch (intel_trans_dp_port_sel(crtc)) {
4148 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004149 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004150 break;
4151 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004152 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004153 break;
4154 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004155 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004156 break;
4157 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004158 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004159 }
4160
Chris Wilson5eddb702010-09-11 13:48:45 +01004161 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004162 }
4163
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004164 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004165}
4166
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004167static void lpt_pch_enable(struct drm_crtc *crtc)
4168{
4169 struct drm_device *dev = crtc->dev;
4170 struct drm_i915_private *dev_priv = dev->dev_private;
4171 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004172 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004173
Daniel Vetterab9412b2013-05-03 11:49:46 +02004174 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004175
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004176 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004177
Paulo Zanoni0540e482012-10-31 18:12:40 -02004178 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004179 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004180
Paulo Zanoni937bb612012-10-31 18:12:47 -02004181 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004182}
4183
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004184struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4185 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004186{
Daniel Vettere2b78262013-06-07 23:10:03 +02004187 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004188 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004189 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004190
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004191 if (HAS_PCH_IBX(dev_priv->dev)) {
4192 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004193 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004194 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004195
Daniel Vetter46edb022013-06-05 13:34:12 +02004196 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4197 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004198
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004199 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004200
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004201 goto found;
4202 }
4203
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304204 if (IS_BROXTON(dev_priv->dev)) {
4205 /* PLL is attached to port in bxt */
4206 struct intel_encoder *encoder;
4207 struct intel_digital_port *intel_dig_port;
4208
4209 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4210 if (WARN_ON(!encoder))
4211 return NULL;
4212
4213 intel_dig_port = enc_to_dig_port(&encoder->base);
4214 /* 1:1 mapping between ports and PLLs */
4215 i = (enum intel_dpll_id)intel_dig_port->port;
4216 pll = &dev_priv->shared_dplls[i];
4217 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4218 crtc->base.base.id, pll->name);
4219 WARN_ON(pll->new_config->crtc_mask);
4220
4221 goto found;
4222 }
4223
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004224 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4225 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004226
4227 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004228 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004229 continue;
4230
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004231 if (memcmp(&crtc_state->dpll_hw_state,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004232 &pll->new_config->hw_state,
4233 sizeof(pll->new_config->hw_state)) == 0) {
4234 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004235 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004236 pll->new_config->crtc_mask,
4237 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004238 goto found;
4239 }
4240 }
4241
4242 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004243 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4244 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004245 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004246 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4247 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004248 goto found;
4249 }
4250 }
4251
4252 return NULL;
4253
4254found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004255 if (pll->new_config->crtc_mask == 0)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004256 pll->new_config->hw_state = crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004257
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004258 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004259 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4260 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004261
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004262 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004263
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004264 return pll;
4265}
4266
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004267/**
4268 * intel_shared_dpll_start_config - start a new PLL staged config
4269 * @dev_priv: DRM device
4270 * @clear_pipes: mask of pipes that will have their PLLs freed
4271 *
4272 * Starts a new PLL staged config, copying the current config but
4273 * releasing the references of pipes specified in clear_pipes.
4274 */
4275static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
4276 unsigned clear_pipes)
4277{
4278 struct intel_shared_dpll *pll;
4279 enum intel_dpll_id i;
4280
4281 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4282 pll = &dev_priv->shared_dplls[i];
4283
4284 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
4285 GFP_KERNEL);
4286 if (!pll->new_config)
4287 goto cleanup;
4288
4289 pll->new_config->crtc_mask &= ~clear_pipes;
4290 }
4291
4292 return 0;
4293
4294cleanup:
4295 while (--i >= 0) {
4296 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveiraf354d732014-11-07 14:07:41 +02004297 kfree(pll->new_config);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004298 pll->new_config = NULL;
4299 }
4300
4301 return -ENOMEM;
4302}
4303
4304static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
4305{
4306 struct intel_shared_dpll *pll;
4307 enum intel_dpll_id i;
4308
4309 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4310 pll = &dev_priv->shared_dplls[i];
4311
4312 WARN_ON(pll->new_config == &pll->config);
4313
4314 pll->config = *pll->new_config;
4315 kfree(pll->new_config);
4316 pll->new_config = NULL;
4317 }
4318}
4319
4320static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4321{
4322 struct intel_shared_dpll *pll;
4323 enum intel_dpll_id i;
4324
4325 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4326 pll = &dev_priv->shared_dplls[i];
4327
4328 WARN_ON(pll->new_config == &pll->config);
4329
4330 kfree(pll->new_config);
4331 pll->new_config = NULL;
4332 }
4333}
4334
Daniel Vettera1520312013-05-03 11:49:50 +02004335static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004336{
4337 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004338 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004339 u32 temp;
4340
4341 temp = I915_READ(dslreg);
4342 udelay(500);
4343 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004344 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004345 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004346 }
4347}
4348
Chandra Kondurua1b22782015-04-07 15:28:45 -07004349/**
4350 * skl_update_scaler_users - Stages update to crtc's scaler state
4351 * @intel_crtc: crtc
4352 * @crtc_state: crtc_state
4353 * @plane: plane (NULL indicates crtc is requesting update)
4354 * @plane_state: plane's state
4355 * @force_detach: request unconditional detachment of scaler
4356 *
4357 * This function updates scaler state for requested plane or crtc.
4358 * To request scaler usage update for a plane, caller shall pass plane pointer.
4359 * To request scaler usage update for crtc, caller shall pass plane pointer
4360 * as NULL.
4361 *
4362 * Return
4363 * 0 - scaler_usage updated successfully
4364 * error - requested scaling cannot be supported or other error condition
4365 */
4366int
4367skl_update_scaler_users(
4368 struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state,
4369 struct intel_plane *intel_plane, struct intel_plane_state *plane_state,
4370 int force_detach)
4371{
4372 int need_scaling;
4373 int idx;
4374 int src_w, src_h, dst_w, dst_h;
4375 int *scaler_id;
4376 struct drm_framebuffer *fb;
4377 struct intel_crtc_scaler_state *scaler_state;
Chandra Konduru6156a452015-04-27 13:48:39 -07004378 unsigned int rotation;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004379
4380 if (!intel_crtc || !crtc_state)
4381 return 0;
4382
4383 scaler_state = &crtc_state->scaler_state;
4384
4385 idx = intel_plane ? drm_plane_index(&intel_plane->base) : SKL_CRTC_INDEX;
4386 fb = intel_plane ? plane_state->base.fb : NULL;
4387
4388 if (intel_plane) {
4389 src_w = drm_rect_width(&plane_state->src) >> 16;
4390 src_h = drm_rect_height(&plane_state->src) >> 16;
4391 dst_w = drm_rect_width(&plane_state->dst);
4392 dst_h = drm_rect_height(&plane_state->dst);
4393 scaler_id = &plane_state->scaler_id;
Chandra Konduru6156a452015-04-27 13:48:39 -07004394 rotation = plane_state->base.rotation;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004395 } else {
4396 struct drm_display_mode *adjusted_mode =
4397 &crtc_state->base.adjusted_mode;
4398 src_w = crtc_state->pipe_src_w;
4399 src_h = crtc_state->pipe_src_h;
4400 dst_w = adjusted_mode->hdisplay;
4401 dst_h = adjusted_mode->vdisplay;
4402 scaler_id = &scaler_state->scaler_id;
Chandra Konduru6156a452015-04-27 13:48:39 -07004403 rotation = DRM_ROTATE_0;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004404 }
Chandra Konduru6156a452015-04-27 13:48:39 -07004405
4406 need_scaling = intel_rotation_90_or_270(rotation) ?
4407 (src_h != dst_w || src_w != dst_h):
4408 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004409
4410 /*
4411 * if plane is being disabled or scaler is no more required or force detach
4412 * - free scaler binded to this plane/crtc
4413 * - in order to do this, update crtc->scaler_usage
4414 *
4415 * Here scaler state in crtc_state is set free so that
4416 * scaler can be assigned to other user. Actual register
4417 * update to free the scaler is done in plane/panel-fit programming.
4418 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4419 */
4420 if (force_detach || !need_scaling || (intel_plane &&
4421 (!fb || !plane_state->visible))) {
4422 if (*scaler_id >= 0) {
4423 scaler_state->scaler_users &= ~(1 << idx);
4424 scaler_state->scalers[*scaler_id].in_use = 0;
4425
4426 DRM_DEBUG_KMS("Staged freeing scaler id %d.%d from %s:%d "
4427 "crtc_state = %p scaler_users = 0x%x\n",
4428 intel_crtc->pipe, *scaler_id, intel_plane ? "PLANE" : "CRTC",
4429 intel_plane ? intel_plane->base.base.id :
4430 intel_crtc->base.base.id, crtc_state,
4431 scaler_state->scaler_users);
4432 *scaler_id = -1;
4433 }
4434 return 0;
4435 }
4436
4437 /* range checks */
4438 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4439 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4440
4441 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4442 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
4443 DRM_DEBUG_KMS("%s:%d scaler_user index %u.%u: src %ux%u dst %ux%u "
4444 "size is out of scaler range\n",
4445 intel_plane ? "PLANE" : "CRTC",
4446 intel_plane ? intel_plane->base.base.id : intel_crtc->base.base.id,
4447 intel_crtc->pipe, idx, src_w, src_h, dst_w, dst_h);
4448 return -EINVAL;
4449 }
4450
4451 /* check colorkey */
Chandra Konduru225c2282015-05-18 16:18:44 -07004452 if (WARN_ON(intel_plane &&
4453 intel_plane->ckey.flags != I915_SET_COLORKEY_NONE)) {
4454 DRM_DEBUG_KMS("PLANE:%d scaling %ux%u->%ux%u not allowed with colorkey",
4455 intel_plane->base.base.id, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004456 return -EINVAL;
4457 }
4458
4459 /* Check src format */
4460 if (intel_plane) {
4461 switch (fb->pixel_format) {
4462 case DRM_FORMAT_RGB565:
4463 case DRM_FORMAT_XBGR8888:
4464 case DRM_FORMAT_XRGB8888:
4465 case DRM_FORMAT_ABGR8888:
4466 case DRM_FORMAT_ARGB8888:
4467 case DRM_FORMAT_XRGB2101010:
Chandra Kondurua1b22782015-04-07 15:28:45 -07004468 case DRM_FORMAT_XBGR2101010:
Chandra Kondurua1b22782015-04-07 15:28:45 -07004469 case DRM_FORMAT_YUYV:
4470 case DRM_FORMAT_YVYU:
4471 case DRM_FORMAT_UYVY:
4472 case DRM_FORMAT_VYUY:
4473 break;
4474 default:
4475 DRM_DEBUG_KMS("PLANE:%d FB:%d unsupported scaling format 0x%x\n",
4476 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4477 return -EINVAL;
4478 }
4479 }
4480
4481 /* mark this plane as a scaler user in crtc_state */
4482 scaler_state->scaler_users |= (1 << idx);
4483 DRM_DEBUG_KMS("%s:%d staged scaling request for %ux%u->%ux%u "
4484 "crtc_state = %p scaler_users = 0x%x\n",
4485 intel_plane ? "PLANE" : "CRTC",
4486 intel_plane ? intel_plane->base.base.id : intel_crtc->base.base.id,
4487 src_w, src_h, dst_w, dst_h, crtc_state, scaler_state->scaler_users);
4488 return 0;
4489}
4490
4491static void skylake_pfit_update(struct intel_crtc *crtc, int enable)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004492{
4493 struct drm_device *dev = crtc->base.dev;
4494 struct drm_i915_private *dev_priv = dev->dev_private;
4495 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004496 struct intel_crtc_scaler_state *scaler_state =
4497 &crtc->config->scaler_state;
4498
4499 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4500
4501 /* To update pfit, first update scaler state */
4502 skl_update_scaler_users(crtc, crtc->config, NULL, NULL, !enable);
4503 intel_atomic_setup_scalers(crtc->base.dev, crtc, crtc->config);
4504 skl_detach_scalers(crtc);
4505 if (!enable)
4506 return;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004507
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004508 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004509 int id;
4510
4511 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4512 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4513 return;
4514 }
4515
4516 id = scaler_state->scaler_id;
4517 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4518 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4519 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4520 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4521
4522 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004523 }
4524}
4525
Jesse Barnesb074cec2013-04-25 12:55:02 -07004526static void ironlake_pfit_enable(struct intel_crtc *crtc)
4527{
4528 struct drm_device *dev = crtc->base.dev;
4529 struct drm_i915_private *dev_priv = dev->dev_private;
4530 int pipe = crtc->pipe;
4531
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004532 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004533 /* Force use of hard-coded filter coefficients
4534 * as some pre-programmed values are broken,
4535 * e.g. x201.
4536 */
4537 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4538 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4539 PF_PIPE_SEL_IVB(pipe));
4540 else
4541 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004542 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4543 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004544 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004545}
4546
Matt Roper4a3b8762014-12-23 10:41:51 -08004547static void intel_enable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004548{
4549 struct drm_device *dev = crtc->dev;
4550 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004551 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004552 struct intel_plane *intel_plane;
4553
Matt Roperaf2b6532014-04-01 15:22:32 -07004554 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4555 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004556 if (intel_plane->pipe == pipe)
4557 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004558 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004559}
4560
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004561void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004562{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004563 struct drm_device *dev = crtc->base.dev;
4564 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004565
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004566 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004567 return;
4568
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004569 /* We can only enable IPS after we enable a plane and wait for a vblank */
4570 intel_wait_for_vblank(dev, crtc->pipe);
4571
Paulo Zanonid77e4532013-09-24 13:52:55 -03004572 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004573 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004574 mutex_lock(&dev_priv->rps.hw_lock);
4575 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4576 mutex_unlock(&dev_priv->rps.hw_lock);
4577 /* Quoting Art Runyan: "its not safe to expect any particular
4578 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004579 * mailbox." Moreover, the mailbox may return a bogus state,
4580 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004581 */
4582 } else {
4583 I915_WRITE(IPS_CTL, IPS_ENABLE);
4584 /* The bit only becomes 1 in the next vblank, so this wait here
4585 * is essentially intel_wait_for_vblank. If we don't have this
4586 * and don't wait for vblanks until the end of crtc_enable, then
4587 * the HW state readout code will complain that the expected
4588 * IPS_CTL value is not the one we read. */
4589 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4590 DRM_ERROR("Timed out waiting for IPS enable\n");
4591 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004592}
4593
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004594void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004595{
4596 struct drm_device *dev = crtc->base.dev;
4597 struct drm_i915_private *dev_priv = dev->dev_private;
4598
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004599 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004600 return;
4601
4602 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004603 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004604 mutex_lock(&dev_priv->rps.hw_lock);
4605 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4606 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004607 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4608 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4609 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004610 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004611 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004612 POSTING_READ(IPS_CTL);
4613 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004614
4615 /* We need to wait for a vblank before we can disable the plane. */
4616 intel_wait_for_vblank(dev, crtc->pipe);
4617}
4618
4619/** Loads the palette/gamma unit for the CRTC with the prepared values */
4620static void intel_crtc_load_lut(struct drm_crtc *crtc)
4621{
4622 struct drm_device *dev = crtc->dev;
4623 struct drm_i915_private *dev_priv = dev->dev_private;
4624 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4625 enum pipe pipe = intel_crtc->pipe;
4626 int palreg = PALETTE(pipe);
4627 int i;
4628 bool reenable_ips = false;
4629
4630 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004631 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004632 return;
4633
Imre Deak50360402015-01-16 00:55:16 -08004634 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004635 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004636 assert_dsi_pll_enabled(dev_priv);
4637 else
4638 assert_pll_enabled(dev_priv, pipe);
4639 }
4640
4641 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304642 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004643 palreg = LGC_PALETTE(pipe);
4644
4645 /* Workaround : Do not read or write the pipe palette/gamma data while
4646 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4647 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004648 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004649 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4650 GAMMA_MODE_MODE_SPLIT)) {
4651 hsw_disable_ips(intel_crtc);
4652 reenable_ips = true;
4653 }
4654
4655 for (i = 0; i < 256; i++) {
4656 I915_WRITE(palreg + 4 * i,
4657 (intel_crtc->lut_r[i] << 16) |
4658 (intel_crtc->lut_g[i] << 8) |
4659 intel_crtc->lut_b[i]);
4660 }
4661
4662 if (reenable_ips)
4663 hsw_enable_ips(intel_crtc);
4664}
4665
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004666static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004667{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004668 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004669 struct drm_device *dev = intel_crtc->base.dev;
4670 struct drm_i915_private *dev_priv = dev->dev_private;
4671
4672 mutex_lock(&dev->struct_mutex);
4673 dev_priv->mm.interruptible = false;
4674 (void) intel_overlay_switch_off(intel_crtc->overlay);
4675 dev_priv->mm.interruptible = true;
4676 mutex_unlock(&dev->struct_mutex);
4677 }
4678
4679 /* Let userspace switch the overlay on again. In most cases userspace
4680 * has to recompute where to put it anyway.
4681 */
4682}
4683
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004684/**
4685 * intel_post_enable_primary - Perform operations after enabling primary plane
4686 * @crtc: the CRTC whose primary plane was just enabled
4687 *
4688 * Performs potentially sleeping operations that must be done after the primary
4689 * plane is enabled, such as updating FBC and IPS. Note that this may be
4690 * called due to an explicit primary plane update, or due to an implicit
4691 * re-enable that is caused when a sprite plane is updated to no longer
4692 * completely hide the primary plane.
4693 */
4694static void
4695intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004696{
4697 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004698 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004699 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4700 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004701
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004702 /*
4703 * BDW signals flip done immediately if the plane
4704 * is disabled, even if the plane enable is already
4705 * armed to occur at the next vblank :(
4706 */
4707 if (IS_BROADWELL(dev))
4708 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004709
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004710 /*
4711 * FIXME IPS should be fine as long as one plane is
4712 * enabled, but in practice it seems to have problems
4713 * when going from primary only to sprite only and vice
4714 * versa.
4715 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004716 hsw_enable_ips(intel_crtc);
4717
4718 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004719 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004720 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004721
4722 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004723 * Gen2 reports pipe underruns whenever all planes are disabled.
4724 * So don't enable underrun reporting before at least some planes
4725 * are enabled.
4726 * FIXME: Need to fix the logic to work when we turn off all planes
4727 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004728 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004729 if (IS_GEN2(dev))
4730 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4731
4732 /* Underruns don't raise interrupts, so check manually. */
4733 if (HAS_GMCH_DISPLAY(dev))
4734 i9xx_check_fifo_underruns(dev_priv);
4735}
4736
4737/**
4738 * intel_pre_disable_primary - Perform operations before disabling primary plane
4739 * @crtc: the CRTC whose primary plane is to be disabled
4740 *
4741 * Performs potentially sleeping operations that must be done before the
4742 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4743 * be called due to an explicit primary plane update, or due to an implicit
4744 * disable that is caused when a sprite plane completely hides the primary
4745 * plane.
4746 */
4747static void
4748intel_pre_disable_primary(struct drm_crtc *crtc)
4749{
4750 struct drm_device *dev = crtc->dev;
4751 struct drm_i915_private *dev_priv = dev->dev_private;
4752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4753 int pipe = intel_crtc->pipe;
4754
4755 /*
4756 * Gen2 reports pipe underruns whenever all planes are disabled.
4757 * So diasble underrun reporting before all the planes get disabled.
4758 * FIXME: Need to fix the logic to work when we turn off all planes
4759 * but leave the pipe running.
4760 */
4761 if (IS_GEN2(dev))
4762 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4763
4764 /*
4765 * Vblank time updates from the shadow to live plane control register
4766 * are blocked if the memory self-refresh mode is active at that
4767 * moment. So to make sure the plane gets truly disabled, disable
4768 * first the self-refresh mode. The self-refresh enable bit in turn
4769 * will be checked/applied by the HW only at the next frame start
4770 * event which is after the vblank start event, so we need to have a
4771 * wait-for-vblank between disabling the plane and the pipe.
4772 */
4773 if (HAS_GMCH_DISPLAY(dev))
4774 intel_set_memory_cxsr(dev_priv, false);
4775
4776 mutex_lock(&dev->struct_mutex);
4777 if (dev_priv->fbc.crtc == intel_crtc)
4778 intel_fbc_disable(dev);
4779 mutex_unlock(&dev->struct_mutex);
4780
4781 /*
4782 * FIXME IPS should be fine as long as one plane is
4783 * enabled, but in practice it seems to have problems
4784 * when going from primary only to sprite only and vice
4785 * versa.
4786 */
4787 hsw_disable_ips(intel_crtc);
4788}
4789
4790static void intel_crtc_enable_planes(struct drm_crtc *crtc)
4791{
Rodrigo Vivi2d847d42015-05-28 10:21:16 -07004792 struct drm_device *dev = crtc->dev;
4793 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4794 int pipe = intel_crtc->pipe;
4795
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004796 intel_enable_primary_hw_plane(crtc->primary, crtc);
4797 intel_enable_sprite_planes(crtc);
4798 intel_crtc_update_cursor(crtc, true);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004799
4800 intel_post_enable_primary(crtc);
Rodrigo Vivi2d847d42015-05-28 10:21:16 -07004801
4802 /*
4803 * FIXME: Once we grow proper nuclear flip support out of this we need
4804 * to compute the mask of flip planes precisely. For the time being
4805 * consider this a flip to a NULL plane.
4806 */
4807 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004808}
4809
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004810static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004811{
4812 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004813 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004814 struct intel_plane *intel_plane;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004815 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004816
4817 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004818
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004819 intel_pre_disable_primary(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004820
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004821 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004822 for_each_intel_plane(dev, intel_plane) {
4823 if (intel_plane->pipe == pipe) {
4824 struct drm_crtc *from = intel_plane->base.crtc;
4825
4826 intel_plane->disable_plane(&intel_plane->base,
4827 from ?: crtc, true);
4828 }
4829 }
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004830
Daniel Vetterf99d7062014-06-19 16:01:59 +02004831 /*
4832 * FIXME: Once we grow proper nuclear flip support out of this we need
4833 * to compute the mask of flip planes precisely. For the time being
4834 * consider this a flip to a NULL plane.
4835 */
4836 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004837}
4838
Jesse Barnesf67a5592011-01-05 10:31:48 -08004839static void ironlake_crtc_enable(struct drm_crtc *crtc)
4840{
4841 struct drm_device *dev = crtc->dev;
4842 struct drm_i915_private *dev_priv = dev->dev_private;
4843 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004844 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004845 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004846
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004847 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004848 return;
4849
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004850 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004851 intel_prepare_shared_dpll(intel_crtc);
4852
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004853 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304854 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004855
4856 intel_set_pipe_timings(intel_crtc);
4857
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004858 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004859 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004860 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004861 }
4862
4863 ironlake_set_pipeconf(crtc);
4864
Jesse Barnesf67a5592011-01-05 10:31:48 -08004865 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004866
Daniel Vettera72e4c92014-09-30 10:56:47 +02004867 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4868 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004869
Daniel Vetterf6736a12013-06-05 13:34:30 +02004870 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004871 if (encoder->pre_enable)
4872 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004873
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004874 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004875 /* Note: FDI PLL enabling _must_ be done before we enable the
4876 * cpu pipes, hence this is separate from all the other fdi/pch
4877 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004878 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004879 } else {
4880 assert_fdi_tx_disabled(dev_priv, pipe);
4881 assert_fdi_rx_disabled(dev_priv, pipe);
4882 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004883
Jesse Barnesb074cec2013-04-25 12:55:02 -07004884 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004885
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004886 /*
4887 * On ILK+ LUT must be loaded before the pipe is running but with
4888 * clocks enabled
4889 */
4890 intel_crtc_load_lut(crtc);
4891
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004892 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004893 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004894
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004895 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004896 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004897
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004898 assert_vblank_disabled(crtc);
4899 drm_crtc_vblank_on(crtc);
4900
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004901 for_each_encoder_on_crtc(dev, crtc, encoder)
4902 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004903
4904 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004905 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004906}
4907
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004908/* IPS only exists on ULT machines and is tied to pipe A. */
4909static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4910{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004911 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004912}
4913
Paulo Zanonie4916942013-09-20 16:21:19 -03004914/*
4915 * This implements the workaround described in the "notes" section of the mode
4916 * set sequence documentation. When going from no pipes or single pipe to
4917 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4918 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4919 */
4920static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4921{
4922 struct drm_device *dev = crtc->base.dev;
4923 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4924
4925 /* We want to get the other_active_crtc only if there's only 1 other
4926 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004927 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004928 if (!crtc_it->active || crtc_it == crtc)
4929 continue;
4930
4931 if (other_active_crtc)
4932 return;
4933
4934 other_active_crtc = crtc_it;
4935 }
4936 if (!other_active_crtc)
4937 return;
4938
4939 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4940 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4941}
4942
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004943static void haswell_crtc_enable(struct drm_crtc *crtc)
4944{
4945 struct drm_device *dev = crtc->dev;
4946 struct drm_i915_private *dev_priv = dev->dev_private;
4947 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4948 struct intel_encoder *encoder;
4949 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004950
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004951 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004952 return;
4953
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004954 if (intel_crtc_to_shared_dpll(intel_crtc))
4955 intel_enable_shared_dpll(intel_crtc);
4956
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004957 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304958 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004959
4960 intel_set_pipe_timings(intel_crtc);
4961
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004962 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4963 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4964 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004965 }
4966
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004967 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004968 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004969 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004970 }
4971
4972 haswell_set_pipeconf(crtc);
4973
4974 intel_set_pipe_csc(crtc);
4975
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004976 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004977
Daniel Vettera72e4c92014-09-30 10:56:47 +02004978 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004979 for_each_encoder_on_crtc(dev, crtc, encoder)
4980 if (encoder->pre_enable)
4981 encoder->pre_enable(encoder);
4982
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004983 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004984 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4985 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004986 dev_priv->display.fdi_link_train(crtc);
4987 }
4988
Paulo Zanoni1f544382012-10-24 11:32:00 -02004989 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004990
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004991 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004992 skylake_pfit_update(intel_crtc, 1);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004993 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004994 ironlake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004995 else
4996 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004997
4998 /*
4999 * On ILK+ LUT must be loaded before the pipe is running but with
5000 * clocks enabled
5001 */
5002 intel_crtc_load_lut(crtc);
5003
Paulo Zanoni1f544382012-10-24 11:32:00 -02005004 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00005005 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005006
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005007 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005008 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005009
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005010 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005011 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005012
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005013 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005014 intel_ddi_set_vc_payload_alloc(crtc, true);
5015
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005016 assert_vblank_disabled(crtc);
5017 drm_crtc_vblank_on(crtc);
5018
Jani Nikula8807e552013-08-30 19:40:32 +03005019 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005020 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005021 intel_opregion_notify_encoder(encoder, true);
5022 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005023
Paulo Zanonie4916942013-09-20 16:21:19 -03005024 /* If we change the relative order between pipe/planes enabling, we need
5025 * to change the workaround. */
5026 haswell_mode_set_planes_workaround(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005027}
5028
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005029static void ironlake_pfit_disable(struct intel_crtc *crtc)
5030{
5031 struct drm_device *dev = crtc->base.dev;
5032 struct drm_i915_private *dev_priv = dev->dev_private;
5033 int pipe = crtc->pipe;
5034
5035 /* To avoid upsetting the power well on haswell only disable the pfit if
5036 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005037 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005038 I915_WRITE(PF_CTL(pipe), 0);
5039 I915_WRITE(PF_WIN_POS(pipe), 0);
5040 I915_WRITE(PF_WIN_SZ(pipe), 0);
5041 }
5042}
5043
Jesse Barnes6be4a602010-09-10 10:26:01 -07005044static void ironlake_crtc_disable(struct drm_crtc *crtc)
5045{
5046 struct drm_device *dev = crtc->dev;
5047 struct drm_i915_private *dev_priv = dev->dev_private;
5048 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005049 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005050 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005051 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005052
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005053 if (WARN_ON(!intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005054 return;
5055
Daniel Vetterea9d7582012-07-10 10:42:52 +02005056 for_each_encoder_on_crtc(dev, crtc, encoder)
5057 encoder->disable(encoder);
5058
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005059 drm_crtc_vblank_off(crtc);
5060 assert_vblank_disabled(crtc);
5061
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005062 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005063 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005064
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005065 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005066
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005067 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005068
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005069 if (intel_crtc->config->has_pch_encoder)
5070 ironlake_fdi_disable(crtc);
5071
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005072 for_each_encoder_on_crtc(dev, crtc, encoder)
5073 if (encoder->post_disable)
5074 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005075
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005076 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005077 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005078
Daniel Vetterd925c592013-06-05 13:34:04 +02005079 if (HAS_PCH_CPT(dev)) {
5080 /* disable TRANS_DP_CTL */
5081 reg = TRANS_DP_CTL(pipe);
5082 temp = I915_READ(reg);
5083 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5084 TRANS_DP_PORT_SEL_MASK);
5085 temp |= TRANS_DP_PORT_SEL_NONE;
5086 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005087
Daniel Vetterd925c592013-06-05 13:34:04 +02005088 /* disable DPLL_SEL */
5089 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005090 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005091 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005092 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005093
5094 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005095 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02005096
5097 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005098 }
5099
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005100 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005101 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01005102
5103 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005104 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01005105 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005106}
5107
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005108static void haswell_crtc_disable(struct drm_crtc *crtc)
5109{
5110 struct drm_device *dev = crtc->dev;
5111 struct drm_i915_private *dev_priv = dev->dev_private;
5112 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5113 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005114 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005115
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005116 if (WARN_ON(!intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005117 return;
5118
Jani Nikula8807e552013-08-30 19:40:32 +03005119 for_each_encoder_on_crtc(dev, crtc, encoder) {
5120 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005121 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005122 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005123
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005124 drm_crtc_vblank_off(crtc);
5125 assert_vblank_disabled(crtc);
5126
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005127 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005128 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5129 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005130 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005131
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005132 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005133 intel_ddi_set_vc_payload_alloc(crtc, false);
5134
Paulo Zanoniad80a812012-10-24 16:06:19 -02005135 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005136
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005137 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07005138 skylake_pfit_update(intel_crtc, 0);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005139 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005140 ironlake_pfit_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005141 else
5142 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005143
Paulo Zanoni1f544382012-10-24 11:32:00 -02005144 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005145
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005146 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005147 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005148 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005149 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005150
Imre Deak97b040a2014-06-25 22:01:50 +03005151 for_each_encoder_on_crtc(dev, crtc, encoder)
5152 if (encoder->post_disable)
5153 encoder->post_disable(encoder);
5154
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005155 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005156 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005157
5158 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005159 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005160 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005161
5162 if (intel_crtc_to_shared_dpll(intel_crtc))
5163 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005164}
5165
Jesse Barnes2dd24552013-04-25 12:55:01 -07005166static void i9xx_pfit_enable(struct intel_crtc *crtc)
5167{
5168 struct drm_device *dev = crtc->base.dev;
5169 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005170 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005171
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005172 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005173 return;
5174
Daniel Vetterc0b03412013-05-28 12:05:54 +02005175 /*
5176 * The panel fitter should only be adjusted whilst the pipe is disabled,
5177 * according to register description and PRM.
5178 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005179 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5180 assert_pipe_disabled(dev_priv, crtc->pipe);
5181
Jesse Barnesb074cec2013-04-25 12:55:02 -07005182 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5183 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005184
5185 /* Border color in case we don't scale up to the full screen. Black by
5186 * default, change to something else for debugging. */
5187 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005188}
5189
Dave Airlied05410f2014-06-05 13:22:59 +10005190static enum intel_display_power_domain port_to_power_domain(enum port port)
5191{
5192 switch (port) {
5193 case PORT_A:
5194 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5195 case PORT_B:
5196 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5197 case PORT_C:
5198 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5199 case PORT_D:
5200 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
5201 default:
5202 WARN_ON_ONCE(1);
5203 return POWER_DOMAIN_PORT_OTHER;
5204 }
5205}
5206
Imre Deak77d22dc2014-03-05 16:20:52 +02005207#define for_each_power_domain(domain, mask) \
5208 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5209 if ((1 << (domain)) & (mask))
5210
Imre Deak319be8a2014-03-04 19:22:57 +02005211enum intel_display_power_domain
5212intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005213{
Imre Deak319be8a2014-03-04 19:22:57 +02005214 struct drm_device *dev = intel_encoder->base.dev;
5215 struct intel_digital_port *intel_dig_port;
5216
5217 switch (intel_encoder->type) {
5218 case INTEL_OUTPUT_UNKNOWN:
5219 /* Only DDI platforms should ever use this output type */
5220 WARN_ON_ONCE(!HAS_DDI(dev));
5221 case INTEL_OUTPUT_DISPLAYPORT:
5222 case INTEL_OUTPUT_HDMI:
5223 case INTEL_OUTPUT_EDP:
5224 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005225 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005226 case INTEL_OUTPUT_DP_MST:
5227 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5228 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005229 case INTEL_OUTPUT_ANALOG:
5230 return POWER_DOMAIN_PORT_CRT;
5231 case INTEL_OUTPUT_DSI:
5232 return POWER_DOMAIN_PORT_DSI;
5233 default:
5234 return POWER_DOMAIN_PORT_OTHER;
5235 }
5236}
5237
5238static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5239{
5240 struct drm_device *dev = crtc->dev;
5241 struct intel_encoder *intel_encoder;
5242 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5243 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005244 unsigned long mask;
5245 enum transcoder transcoder;
5246
5247 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5248
5249 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5250 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005251 if (intel_crtc->config->pch_pfit.enabled ||
5252 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005253 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5254
Imre Deak319be8a2014-03-04 19:22:57 +02005255 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5256 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5257
Imre Deak77d22dc2014-03-05 16:20:52 +02005258 return mask;
5259}
5260
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005261static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005262{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005263 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005264 struct drm_i915_private *dev_priv = dev->dev_private;
5265 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
5266 struct intel_crtc *crtc;
5267
5268 /*
5269 * First get all needed power domains, then put all unneeded, to avoid
5270 * any unnecessary toggling of the power wells.
5271 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005272 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005273 enum intel_display_power_domain domain;
5274
Matt Roper83d65732015-02-25 13:12:16 -08005275 if (!crtc->base.state->enable)
Imre Deak77d22dc2014-03-05 16:20:52 +02005276 continue;
5277
Imre Deak319be8a2014-03-04 19:22:57 +02005278 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02005279
5280 for_each_power_domain(domain, pipe_domains[crtc->pipe])
5281 intel_display_power_get(dev_priv, domain);
5282 }
5283
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005284 if (dev_priv->display.modeset_global_resources)
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005285 dev_priv->display.modeset_global_resources(state);
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005286
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005287 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005288 enum intel_display_power_domain domain;
5289
5290 for_each_power_domain(domain, crtc->enabled_power_domains)
5291 intel_display_power_put(dev_priv, domain);
5292
5293 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
5294 }
5295
5296 intel_display_set_init_power(dev_priv, false);
5297}
5298
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005299static void intel_update_max_cdclk(struct drm_device *dev)
5300{
5301 struct drm_i915_private *dev_priv = dev->dev_private;
5302
5303 if (IS_SKYLAKE(dev)) {
5304 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5305
5306 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5307 dev_priv->max_cdclk_freq = 675000;
5308 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5309 dev_priv->max_cdclk_freq = 540000;
5310 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5311 dev_priv->max_cdclk_freq = 450000;
5312 else
5313 dev_priv->max_cdclk_freq = 337500;
5314 } else if (IS_BROADWELL(dev)) {
5315 /*
5316 * FIXME with extra cooling we can allow
5317 * 540 MHz for ULX and 675 Mhz for ULT.
5318 * How can we know if extra cooling is
5319 * available? PCI ID, VTB, something else?
5320 */
5321 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5322 dev_priv->max_cdclk_freq = 450000;
5323 else if (IS_BDW_ULX(dev))
5324 dev_priv->max_cdclk_freq = 450000;
5325 else if (IS_BDW_ULT(dev))
5326 dev_priv->max_cdclk_freq = 540000;
5327 else
5328 dev_priv->max_cdclk_freq = 675000;
5329 } else if (IS_VALLEYVIEW(dev)) {
5330 dev_priv->max_cdclk_freq = 400000;
5331 } else {
5332 /* otherwise assume cdclk is fixed */
5333 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5334 }
5335
5336 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5337 dev_priv->max_cdclk_freq);
5338}
5339
5340static void intel_update_cdclk(struct drm_device *dev)
5341{
5342 struct drm_i915_private *dev_priv = dev->dev_private;
5343
5344 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5345 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5346 dev_priv->cdclk_freq);
5347
5348 /*
5349 * Program the gmbus_freq based on the cdclk frequency.
5350 * BSpec erroneously claims we should aim for 4MHz, but
5351 * in fact 1MHz is the correct frequency.
5352 */
5353 if (IS_VALLEYVIEW(dev)) {
5354 /*
5355 * Program the gmbus_freq based on the cdclk frequency.
5356 * BSpec erroneously claims we should aim for 4MHz, but
5357 * in fact 1MHz is the correct frequency.
5358 */
5359 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5360 }
5361
5362 if (dev_priv->max_cdclk_freq == 0)
5363 intel_update_max_cdclk(dev);
5364}
5365
Damien Lespiau70d0c572015-06-04 18:21:29 +01005366static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305367{
5368 struct drm_i915_private *dev_priv = dev->dev_private;
5369 uint32_t divider;
5370 uint32_t ratio;
5371 uint32_t current_freq;
5372 int ret;
5373
5374 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5375 switch (frequency) {
5376 case 144000:
5377 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5378 ratio = BXT_DE_PLL_RATIO(60);
5379 break;
5380 case 288000:
5381 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5382 ratio = BXT_DE_PLL_RATIO(60);
5383 break;
5384 case 384000:
5385 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5386 ratio = BXT_DE_PLL_RATIO(60);
5387 break;
5388 case 576000:
5389 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5390 ratio = BXT_DE_PLL_RATIO(60);
5391 break;
5392 case 624000:
5393 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5394 ratio = BXT_DE_PLL_RATIO(65);
5395 break;
5396 case 19200:
5397 /*
5398 * Bypass frequency with DE PLL disabled. Init ratio, divider
5399 * to suppress GCC warning.
5400 */
5401 ratio = 0;
5402 divider = 0;
5403 break;
5404 default:
5405 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5406
5407 return;
5408 }
5409
5410 mutex_lock(&dev_priv->rps.hw_lock);
5411 /* Inform power controller of upcoming frequency change */
5412 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5413 0x80000000);
5414 mutex_unlock(&dev_priv->rps.hw_lock);
5415
5416 if (ret) {
5417 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5418 ret, frequency);
5419 return;
5420 }
5421
5422 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5423 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5424 current_freq = current_freq * 500 + 1000;
5425
5426 /*
5427 * DE PLL has to be disabled when
5428 * - setting to 19.2MHz (bypass, PLL isn't used)
5429 * - before setting to 624MHz (PLL needs toggling)
5430 * - before setting to any frequency from 624MHz (PLL needs toggling)
5431 */
5432 if (frequency == 19200 || frequency == 624000 ||
5433 current_freq == 624000) {
5434 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5435 /* Timeout 200us */
5436 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5437 1))
5438 DRM_ERROR("timout waiting for DE PLL unlock\n");
5439 }
5440
5441 if (frequency != 19200) {
5442 uint32_t val;
5443
5444 val = I915_READ(BXT_DE_PLL_CTL);
5445 val &= ~BXT_DE_PLL_RATIO_MASK;
5446 val |= ratio;
5447 I915_WRITE(BXT_DE_PLL_CTL, val);
5448
5449 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5450 /* Timeout 200us */
5451 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5452 DRM_ERROR("timeout waiting for DE PLL lock\n");
5453
5454 val = I915_READ(CDCLK_CTL);
5455 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5456 val |= divider;
5457 /*
5458 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5459 * enable otherwise.
5460 */
5461 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5462 if (frequency >= 500000)
5463 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5464
5465 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5466 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5467 val |= (frequency - 1000) / 500;
5468 I915_WRITE(CDCLK_CTL, val);
5469 }
5470
5471 mutex_lock(&dev_priv->rps.hw_lock);
5472 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5473 DIV_ROUND_UP(frequency, 25000));
5474 mutex_unlock(&dev_priv->rps.hw_lock);
5475
5476 if (ret) {
5477 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5478 ret, frequency);
5479 return;
5480 }
5481
Damien Lespiaua47871b2015-06-04 18:21:34 +01005482 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305483}
5484
5485void broxton_init_cdclk(struct drm_device *dev)
5486{
5487 struct drm_i915_private *dev_priv = dev->dev_private;
5488 uint32_t val;
5489
5490 /*
5491 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5492 * or else the reset will hang because there is no PCH to respond.
5493 * Move the handshake programming to initialization sequence.
5494 * Previously was left up to BIOS.
5495 */
5496 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5497 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5498 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5499
5500 /* Enable PG1 for cdclk */
5501 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5502
5503 /* check if cd clock is enabled */
5504 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5505 DRM_DEBUG_KMS("Display already initialized\n");
5506 return;
5507 }
5508
5509 /*
5510 * FIXME:
5511 * - The initial CDCLK needs to be read from VBT.
5512 * Need to make this change after VBT has changes for BXT.
5513 * - check if setting the max (or any) cdclk freq is really necessary
5514 * here, it belongs to modeset time
5515 */
5516 broxton_set_cdclk(dev, 624000);
5517
5518 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005519 POSTING_READ(DBUF_CTL);
5520
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305521 udelay(10);
5522
5523 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5524 DRM_ERROR("DBuf power enable timeout!\n");
5525}
5526
5527void broxton_uninit_cdclk(struct drm_device *dev)
5528{
5529 struct drm_i915_private *dev_priv = dev->dev_private;
5530
5531 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005532 POSTING_READ(DBUF_CTL);
5533
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305534 udelay(10);
5535
5536 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5537 DRM_ERROR("DBuf power disable timeout!\n");
5538
5539 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5540 broxton_set_cdclk(dev, 19200);
5541
5542 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5543}
5544
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005545static const struct skl_cdclk_entry {
5546 unsigned int freq;
5547 unsigned int vco;
5548} skl_cdclk_frequencies[] = {
5549 { .freq = 308570, .vco = 8640 },
5550 { .freq = 337500, .vco = 8100 },
5551 { .freq = 432000, .vco = 8640 },
5552 { .freq = 450000, .vco = 8100 },
5553 { .freq = 540000, .vco = 8100 },
5554 { .freq = 617140, .vco = 8640 },
5555 { .freq = 675000, .vco = 8100 },
5556};
5557
5558static unsigned int skl_cdclk_decimal(unsigned int freq)
5559{
5560 return (freq - 1000) / 500;
5561}
5562
5563static unsigned int skl_cdclk_get_vco(unsigned int freq)
5564{
5565 unsigned int i;
5566
5567 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5568 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5569
5570 if (e->freq == freq)
5571 return e->vco;
5572 }
5573
5574 return 8100;
5575}
5576
5577static void
5578skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5579{
5580 unsigned int min_freq;
5581 u32 val;
5582
5583 /* select the minimum CDCLK before enabling DPLL 0 */
5584 val = I915_READ(CDCLK_CTL);
5585 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5586 val |= CDCLK_FREQ_337_308;
5587
5588 if (required_vco == 8640)
5589 min_freq = 308570;
5590 else
5591 min_freq = 337500;
5592
5593 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5594
5595 I915_WRITE(CDCLK_CTL, val);
5596 POSTING_READ(CDCLK_CTL);
5597
5598 /*
5599 * We always enable DPLL0 with the lowest link rate possible, but still
5600 * taking into account the VCO required to operate the eDP panel at the
5601 * desired frequency. The usual DP link rates operate with a VCO of
5602 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5603 * The modeset code is responsible for the selection of the exact link
5604 * rate later on, with the constraint of choosing a frequency that
5605 * works with required_vco.
5606 */
5607 val = I915_READ(DPLL_CTRL1);
5608
5609 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5610 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5611 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5612 if (required_vco == 8640)
5613 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5614 SKL_DPLL0);
5615 else
5616 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5617 SKL_DPLL0);
5618
5619 I915_WRITE(DPLL_CTRL1, val);
5620 POSTING_READ(DPLL_CTRL1);
5621
5622 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5623
5624 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5625 DRM_ERROR("DPLL0 not locked\n");
5626}
5627
5628static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5629{
5630 int ret;
5631 u32 val;
5632
5633 /* inform PCU we want to change CDCLK */
5634 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5635 mutex_lock(&dev_priv->rps.hw_lock);
5636 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5637 mutex_unlock(&dev_priv->rps.hw_lock);
5638
5639 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5640}
5641
5642static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5643{
5644 unsigned int i;
5645
5646 for (i = 0; i < 15; i++) {
5647 if (skl_cdclk_pcu_ready(dev_priv))
5648 return true;
5649 udelay(10);
5650 }
5651
5652 return false;
5653}
5654
5655static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5656{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005657 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005658 u32 freq_select, pcu_ack;
5659
5660 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5661
5662 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5663 DRM_ERROR("failed to inform PCU about cdclk change\n");
5664 return;
5665 }
5666
5667 /* set CDCLK_CTL */
5668 switch(freq) {
5669 case 450000:
5670 case 432000:
5671 freq_select = CDCLK_FREQ_450_432;
5672 pcu_ack = 1;
5673 break;
5674 case 540000:
5675 freq_select = CDCLK_FREQ_540;
5676 pcu_ack = 2;
5677 break;
5678 case 308570:
5679 case 337500:
5680 default:
5681 freq_select = CDCLK_FREQ_337_308;
5682 pcu_ack = 0;
5683 break;
5684 case 617140:
5685 case 675000:
5686 freq_select = CDCLK_FREQ_675_617;
5687 pcu_ack = 3;
5688 break;
5689 }
5690
5691 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5692 POSTING_READ(CDCLK_CTL);
5693
5694 /* inform PCU of the change */
5695 mutex_lock(&dev_priv->rps.hw_lock);
5696 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5697 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005698
5699 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005700}
5701
5702void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5703{
5704 /* disable DBUF power */
5705 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5706 POSTING_READ(DBUF_CTL);
5707
5708 udelay(10);
5709
5710 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5711 DRM_ERROR("DBuf power disable timeout\n");
5712
5713 /* disable DPLL0 */
5714 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5715 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5716 DRM_ERROR("Couldn't disable DPLL0\n");
5717
5718 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5719}
5720
5721void skl_init_cdclk(struct drm_i915_private *dev_priv)
5722{
5723 u32 val;
5724 unsigned int required_vco;
5725
5726 /* enable PCH reset handshake */
5727 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5728 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5729
5730 /* enable PG1 and Misc I/O */
5731 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5732
5733 /* DPLL0 already enabed !? */
5734 if (I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE) {
5735 DRM_DEBUG_DRIVER("DPLL0 already running\n");
5736 return;
5737 }
5738
5739 /* enable DPLL0 */
5740 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5741 skl_dpll0_enable(dev_priv, required_vco);
5742
5743 /* set CDCLK to the frequency the BIOS chose */
5744 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5745
5746 /* enable DBUF power */
5747 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5748 POSTING_READ(DBUF_CTL);
5749
5750 udelay(10);
5751
5752 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5753 DRM_ERROR("DBuf power enable timeout\n");
5754}
5755
Ville Syrjälädfcab172014-06-13 13:37:47 +03005756/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005757static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005758{
Jesse Barnes586f49d2013-11-04 16:06:59 -08005759 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08005760
Jesse Barnes586f49d2013-11-04 16:06:59 -08005761 /* Obtain SKU information */
Ville Syrjäläa5805162015-05-26 20:42:30 +03005762 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes586f49d2013-11-04 16:06:59 -08005763 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5764 CCK_FUSE_HPLL_FREQ_MASK;
Ville Syrjäläa5805162015-05-26 20:42:30 +03005765 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005766
Ville Syrjälädfcab172014-06-13 13:37:47 +03005767 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005768}
5769
5770/* Adjust CDclk dividers to allow high res or save power if possible */
5771static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5772{
5773 struct drm_i915_private *dev_priv = dev->dev_private;
5774 u32 val, cmd;
5775
Vandana Kannan164dfd22014-11-24 13:37:41 +05305776 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5777 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005778
Ville Syrjälädfcab172014-06-13 13:37:47 +03005779 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005780 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005781 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005782 cmd = 1;
5783 else
5784 cmd = 0;
5785
5786 mutex_lock(&dev_priv->rps.hw_lock);
5787 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5788 val &= ~DSPFREQGUAR_MASK;
5789 val |= (cmd << DSPFREQGUAR_SHIFT);
5790 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5791 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5792 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5793 50)) {
5794 DRM_ERROR("timed out waiting for CDclk change\n");
5795 }
5796 mutex_unlock(&dev_priv->rps.hw_lock);
5797
Ville Syrjälä54433e92015-05-26 20:42:31 +03005798 mutex_lock(&dev_priv->sb_lock);
5799
Ville Syrjälädfcab172014-06-13 13:37:47 +03005800 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005801 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005802
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005803 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005804
Jesse Barnes30a970c2013-11-04 13:48:12 -08005805 /* adjust cdclk divider */
5806 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03005807 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005808 val |= divider;
5809 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005810
5811 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5812 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5813 50))
5814 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005815 }
5816
Jesse Barnes30a970c2013-11-04 13:48:12 -08005817 /* adjust self-refresh exit latency value */
5818 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5819 val &= ~0x7f;
5820
5821 /*
5822 * For high bandwidth configs, we set a higher latency in the bunit
5823 * so that the core display fetch happens in time to avoid underruns.
5824 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005825 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005826 val |= 4500 / 250; /* 4.5 usec */
5827 else
5828 val |= 3000 / 250; /* 3.0 usec */
5829 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005830
Ville Syrjäläa5805162015-05-26 20:42:30 +03005831 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005832
Ville Syrjäläb6283052015-06-03 15:45:07 +03005833 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005834}
5835
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005836static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5837{
5838 struct drm_i915_private *dev_priv = dev->dev_private;
5839 u32 val, cmd;
5840
Vandana Kannan164dfd22014-11-24 13:37:41 +05305841 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5842 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005843
5844 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005845 case 333333:
5846 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005847 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005848 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005849 break;
5850 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005851 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005852 return;
5853 }
5854
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005855 /*
5856 * Specs are full of misinformation, but testing on actual
5857 * hardware has shown that we just need to write the desired
5858 * CCK divider into the Punit register.
5859 */
5860 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5861
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005862 mutex_lock(&dev_priv->rps.hw_lock);
5863 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5864 val &= ~DSPFREQGUAR_MASK_CHV;
5865 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5866 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5867 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5868 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5869 50)) {
5870 DRM_ERROR("timed out waiting for CDclk change\n");
5871 }
5872 mutex_unlock(&dev_priv->rps.hw_lock);
5873
Ville Syrjäläb6283052015-06-03 15:45:07 +03005874 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005875}
5876
Jesse Barnes30a970c2013-11-04 13:48:12 -08005877static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5878 int max_pixclk)
5879{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005880 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005881 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005882
Jesse Barnes30a970c2013-11-04 13:48:12 -08005883 /*
5884 * Really only a few cases to deal with, as only 4 CDclks are supported:
5885 * 200MHz
5886 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005887 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005888 * 400MHz (VLV only)
5889 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5890 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005891 *
5892 * We seem to get an unstable or solid color picture at 200MHz.
5893 * Not sure what's wrong. For now use 200MHz only when all pipes
5894 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005895 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005896 if (!IS_CHERRYVIEW(dev_priv) &&
5897 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005898 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005899 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005900 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005901 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005902 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005903 else
5904 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005905}
5906
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305907static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5908 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005909{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305910 /*
5911 * FIXME:
5912 * - remove the guardband, it's not needed on BXT
5913 * - set 19.2MHz bypass frequency if there are no active pipes
5914 */
5915 if (max_pixclk > 576000*9/10)
5916 return 624000;
5917 else if (max_pixclk > 384000*9/10)
5918 return 576000;
5919 else if (max_pixclk > 288000*9/10)
5920 return 384000;
5921 else if (max_pixclk > 144000*9/10)
5922 return 288000;
5923 else
5924 return 144000;
5925}
5926
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005927/* Compute the max pixel clock for new configuration. Uses atomic state if
5928 * that's non-NULL, look at current state otherwise. */
5929static int intel_mode_max_pixclk(struct drm_device *dev,
5930 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005931{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005932 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005933 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005934 int max_pixclk = 0;
5935
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005936 for_each_intel_crtc(dev, intel_crtc) {
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005937 if (state)
5938 crtc_state =
5939 intel_atomic_get_crtc_state(state, intel_crtc);
5940 else
5941 crtc_state = intel_crtc->config;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005942 if (IS_ERR(crtc_state))
5943 return PTR_ERR(crtc_state);
5944
5945 if (!crtc_state->base.enable)
5946 continue;
5947
5948 max_pixclk = max(max_pixclk,
5949 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005950 }
5951
5952 return max_pixclk;
5953}
5954
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005955static int valleyview_modeset_global_pipes(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005956{
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005957 struct drm_i915_private *dev_priv = to_i915(state->dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005958 struct drm_crtc *crtc;
5959 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005960 int max_pixclk = intel_mode_max_pixclk(state->dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005961 int cdclk, ret = 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005962
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005963 if (max_pixclk < 0)
5964 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005965
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305966 if (IS_VALLEYVIEW(dev_priv))
5967 cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
5968 else
5969 cdclk = broxton_calc_cdclk(dev_priv, max_pixclk);
5970
5971 if (cdclk == dev_priv->cdclk_freq)
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005972 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005973
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005974 /* add all active pipes to the state */
5975 for_each_crtc(state->dev, crtc) {
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005976 crtc_state = drm_atomic_get_crtc_state(state, crtc);
5977 if (IS_ERR(crtc_state))
5978 return PTR_ERR(crtc_state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005979
5980 if (!crtc_state->active || needs_modeset(crtc_state))
5981 continue;
5982
5983 crtc_state->mode_changed = true;
5984
5985 ret = drm_atomic_add_affected_connectors(state, crtc);
5986 if (ret)
5987 break;
5988
5989 ret = drm_atomic_add_affected_planes(state, crtc);
5990 if (ret)
5991 break;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005992 }
5993
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005994 return ret;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005995}
5996
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005997static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5998{
5999 unsigned int credits, default_credits;
6000
6001 if (IS_CHERRYVIEW(dev_priv))
6002 default_credits = PFI_CREDIT(12);
6003 else
6004 default_credits = PFI_CREDIT(8);
6005
Vandana Kannan164dfd22014-11-24 13:37:41 +05306006 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006007 /* CHV suggested value is 31 or 63 */
6008 if (IS_CHERRYVIEW(dev_priv))
6009 credits = PFI_CREDIT_31;
6010 else
6011 credits = PFI_CREDIT(15);
6012 } else {
6013 credits = default_credits;
6014 }
6015
6016 /*
6017 * WA - write default credits before re-programming
6018 * FIXME: should we also set the resend bit here?
6019 */
6020 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6021 default_credits);
6022
6023 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6024 credits | PFI_CREDIT_RESEND);
6025
6026 /*
6027 * FIXME is this guaranteed to clear
6028 * immediately or should we poll for it?
6029 */
6030 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6031}
6032
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006033static void valleyview_modeset_global_resources(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006034{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006035 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006036 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006037 int max_pixclk = intel_mode_max_pixclk(dev, NULL);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006038 int req_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006039
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006040 /* The path in intel_mode_max_pixclk() with a NULL atomic state should
6041 * never fail. */
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006042 if (WARN_ON(max_pixclk < 0))
6043 return;
6044
6045 req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006046
Vandana Kannan164dfd22014-11-24 13:37:41 +05306047 if (req_cdclk != dev_priv->cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02006048 /*
6049 * FIXME: We can end up here with all power domains off, yet
6050 * with a CDCLK frequency other than the minimum. To account
6051 * for this take the PIPE-A power domain, which covers the HW
6052 * blocks needed for the following programming. This can be
6053 * removed once it's guaranteed that we get here either with
6054 * the minimum CDCLK set, or the required power domains
6055 * enabled.
6056 */
6057 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
6058
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006059 if (IS_CHERRYVIEW(dev))
6060 cherryview_set_cdclk(dev, req_cdclk);
6061 else
6062 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02006063
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006064 vlv_program_pfi_credits(dev_priv);
6065
Imre Deak738c05c2014-11-19 16:25:37 +02006066 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006067 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08006068}
6069
Jesse Barnes89b667f2013-04-18 14:51:36 -07006070static void valleyview_crtc_enable(struct drm_crtc *crtc)
6071{
6072 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006073 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006074 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6075 struct intel_encoder *encoder;
6076 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03006077 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006078
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006079 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006080 return;
6081
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006082 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05306083
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006084 if (!is_dsi) {
6085 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006086 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006087 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006088 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006089 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02006090
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006091 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306092 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006093
6094 intel_set_pipe_timings(intel_crtc);
6095
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006096 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6097 struct drm_i915_private *dev_priv = dev->dev_private;
6098
6099 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6100 I915_WRITE(CHV_CANVAS(pipe), 0);
6101 }
6102
Daniel Vetter5b18e572014-04-24 23:55:06 +02006103 i9xx_set_pipeconf(intel_crtc);
6104
Jesse Barnes89b667f2013-04-18 14:51:36 -07006105 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006106
Daniel Vettera72e4c92014-09-30 10:56:47 +02006107 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006108
Jesse Barnes89b667f2013-04-18 14:51:36 -07006109 for_each_encoder_on_crtc(dev, crtc, encoder)
6110 if (encoder->pre_pll_enable)
6111 encoder->pre_pll_enable(encoder);
6112
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006113 if (!is_dsi) {
6114 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006115 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006116 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006117 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006118 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006119
6120 for_each_encoder_on_crtc(dev, crtc, encoder)
6121 if (encoder->pre_enable)
6122 encoder->pre_enable(encoder);
6123
Jesse Barnes2dd24552013-04-25 12:55:01 -07006124 i9xx_pfit_enable(intel_crtc);
6125
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006126 intel_crtc_load_lut(crtc);
6127
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006128 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006129 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006130
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006131 assert_vblank_disabled(crtc);
6132 drm_crtc_vblank_on(crtc);
6133
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006134 for_each_encoder_on_crtc(dev, crtc, encoder)
6135 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006136}
6137
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006138static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6139{
6140 struct drm_device *dev = crtc->base.dev;
6141 struct drm_i915_private *dev_priv = dev->dev_private;
6142
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006143 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6144 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006145}
6146
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006147static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006148{
6149 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006150 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006151 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006152 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006153 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006154
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006155 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006156 return;
6157
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006158 i9xx_set_pll_dividers(intel_crtc);
6159
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006160 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306161 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006162
6163 intel_set_pipe_timings(intel_crtc);
6164
Daniel Vetter5b18e572014-04-24 23:55:06 +02006165 i9xx_set_pipeconf(intel_crtc);
6166
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006167 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006168
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006169 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006170 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006171
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006172 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006173 if (encoder->pre_enable)
6174 encoder->pre_enable(encoder);
6175
Daniel Vetterf6736a12013-06-05 13:34:30 +02006176 i9xx_enable_pll(intel_crtc);
6177
Jesse Barnes2dd24552013-04-25 12:55:01 -07006178 i9xx_pfit_enable(intel_crtc);
6179
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006180 intel_crtc_load_lut(crtc);
6181
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006182 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006183 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006184
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006185 assert_vblank_disabled(crtc);
6186 drm_crtc_vblank_on(crtc);
6187
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006188 for_each_encoder_on_crtc(dev, crtc, encoder)
6189 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006190}
6191
Daniel Vetter87476d62013-04-11 16:29:06 +02006192static void i9xx_pfit_disable(struct intel_crtc *crtc)
6193{
6194 struct drm_device *dev = crtc->base.dev;
6195 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006196
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006197 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006198 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006199
6200 assert_pipe_disabled(dev_priv, crtc->pipe);
6201
Daniel Vetter328d8e82013-05-08 10:36:31 +02006202 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6203 I915_READ(PFIT_CONTROL));
6204 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006205}
6206
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006207static void i9xx_crtc_disable(struct drm_crtc *crtc)
6208{
6209 struct drm_device *dev = crtc->dev;
6210 struct drm_i915_private *dev_priv = dev->dev_private;
6211 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006212 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006213 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006214
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006215 if (WARN_ON(!intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006216 return;
6217
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006218 /*
6219 * On gen2 planes are double buffered but the pipe isn't, so we must
6220 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006221 * We also need to wait on all gmch platforms because of the
6222 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006223 */
Imre Deak564ed192014-06-13 14:54:21 +03006224 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006225
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006226 for_each_encoder_on_crtc(dev, crtc, encoder)
6227 encoder->disable(encoder);
6228
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006229 drm_crtc_vblank_off(crtc);
6230 assert_vblank_disabled(crtc);
6231
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006232 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006233
Daniel Vetter87476d62013-04-11 16:29:06 +02006234 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006235
Jesse Barnes89b667f2013-04-18 14:51:36 -07006236 for_each_encoder_on_crtc(dev, crtc, encoder)
6237 if (encoder->post_disable)
6238 encoder->post_disable(encoder);
6239
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006240 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006241 if (IS_CHERRYVIEW(dev))
6242 chv_disable_pll(dev_priv, pipe);
6243 else if (IS_VALLEYVIEW(dev))
6244 vlv_disable_pll(dev_priv, pipe);
6245 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006246 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006247 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006248
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006249 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006250 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006251
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006252 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03006253 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006254
Daniel Vetterefa96242014-04-24 23:55:02 +02006255 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02006256 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02006257 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006258}
6259
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006260/*
6261 * turn all crtc's off, but do not adjust state
6262 * This has to be paired with a call to intel_modeset_setup_hw_state.
6263 */
6264void intel_display_suspend(struct drm_device *dev)
6265{
6266 struct drm_i915_private *dev_priv = to_i915(dev);
6267 struct drm_crtc *crtc;
6268
6269 for_each_crtc(dev, crtc) {
6270 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6271 enum intel_display_power_domain domain;
6272 unsigned long domains;
6273
6274 if (!intel_crtc->active)
6275 continue;
6276
6277 intel_crtc_disable_planes(crtc);
6278 dev_priv->display.crtc_disable(crtc);
6279
6280 domains = intel_crtc->enabled_power_domains;
6281 for_each_power_domain(domain, domains)
6282 intel_display_power_put(dev_priv, domain);
6283 intel_crtc->enabled_power_domains = 0;
6284 }
6285}
6286
Borun Fub04c5bd2014-07-12 10:02:27 +05306287/* Master function to enable/disable CRTC and corresponding power wells */
6288void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01006289{
Chris Wilsoncdd59982010-09-08 16:30:16 +01006290 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006291 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006292 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006293 enum intel_display_power_domain domain;
6294 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006295
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006296 if (enable == intel_crtc->active)
6297 return;
6298
6299 if (enable && !crtc->state->enable)
6300 return;
6301
6302 crtc->state->active = enable;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006303 if (enable) {
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006304 domains = get_crtc_power_domains(crtc);
6305 for_each_power_domain(domain, domains)
6306 intel_display_power_get(dev_priv, domain);
6307 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006308
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006309 dev_priv->display.crtc_enable(crtc);
6310 intel_crtc_enable_planes(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006311 } else {
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006312 intel_crtc_disable_planes(crtc);
6313 dev_priv->display.crtc_disable(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006314
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006315 domains = intel_crtc->enabled_power_domains;
6316 for_each_power_domain(domain, domains)
6317 intel_display_power_put(dev_priv, domain);
6318 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006319 }
Borun Fub04c5bd2014-07-12 10:02:27 +05306320}
6321
6322/**
6323 * Sets the power management mode of the pipe and plane.
6324 */
6325void intel_crtc_update_dpms(struct drm_crtc *crtc)
6326{
6327 struct drm_device *dev = crtc->dev;
6328 struct intel_encoder *intel_encoder;
6329 bool enable = false;
6330
6331 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
6332 enable |= intel_encoder->connectors_active;
6333
6334 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02006335}
6336
Chris Wilsonea5b2132010-08-04 13:50:23 +01006337void intel_encoder_destroy(struct drm_encoder *encoder)
6338{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006339 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006340
Chris Wilsonea5b2132010-08-04 13:50:23 +01006341 drm_encoder_cleanup(encoder);
6342 kfree(intel_encoder);
6343}
6344
Damien Lespiau92373292013-08-08 22:28:57 +01006345/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006346 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
6347 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01006348static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006349{
6350 if (mode == DRM_MODE_DPMS_ON) {
6351 encoder->connectors_active = true;
6352
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006353 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006354 } else {
6355 encoder->connectors_active = false;
6356
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006357 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006358 }
6359}
6360
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006361/* Cross check the actual hw state with our own modeset state tracking (and it's
6362 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006363static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006364{
6365 if (connector->get_hw_state(connector)) {
6366 struct intel_encoder *encoder = connector->encoder;
6367 struct drm_crtc *crtc;
6368 bool encoder_enabled;
6369 enum pipe pipe;
6370
6371 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6372 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03006373 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006374
Dave Airlie0e32b392014-05-02 14:02:48 +10006375 /* there is no real hw state for MST connectors */
6376 if (connector->mst_port)
6377 return;
6378
Rob Clarke2c719b2014-12-15 13:56:32 -05006379 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006380 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006381 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006382 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006383
Dave Airlie36cd7442014-05-02 13:44:18 +10006384 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05006385 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10006386 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006387
Dave Airlie36cd7442014-05-02 13:44:18 +10006388 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05006389 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
6390 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10006391 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006392
Dave Airlie36cd7442014-05-02 13:44:18 +10006393 crtc = encoder->base.crtc;
6394
Matt Roper83d65732015-02-25 13:12:16 -08006395 I915_STATE_WARN(!crtc->state->enable,
6396 "crtc not enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006397 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
6398 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10006399 "encoder active on the wrong pipe\n");
6400 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006401 }
6402}
6403
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006404int intel_connector_init(struct intel_connector *connector)
6405{
6406 struct drm_connector_state *connector_state;
6407
6408 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6409 if (!connector_state)
6410 return -ENOMEM;
6411
6412 connector->base.state = connector_state;
6413 return 0;
6414}
6415
6416struct intel_connector *intel_connector_alloc(void)
6417{
6418 struct intel_connector *connector;
6419
6420 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6421 if (!connector)
6422 return NULL;
6423
6424 if (intel_connector_init(connector) < 0) {
6425 kfree(connector);
6426 return NULL;
6427 }
6428
6429 return connector;
6430}
6431
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006432/* Even simpler default implementation, if there's really no special case to
6433 * consider. */
6434void intel_connector_dpms(struct drm_connector *connector, int mode)
6435{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006436 /* All the simple cases only support two dpms states. */
6437 if (mode != DRM_MODE_DPMS_ON)
6438 mode = DRM_MODE_DPMS_OFF;
6439
6440 if (mode == connector->dpms)
6441 return;
6442
6443 connector->dpms = mode;
6444
6445 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01006446 if (connector->encoder)
6447 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006448
Daniel Vetterb9805142012-08-31 17:37:33 +02006449 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006450}
6451
Daniel Vetterf0947c32012-07-02 13:10:34 +02006452/* Simple connector->get_hw_state implementation for encoders that support only
6453 * one connector and no cloning and hence the encoder state determines the state
6454 * of the connector. */
6455bool intel_connector_get_hw_state(struct intel_connector *connector)
6456{
Daniel Vetter24929352012-07-02 20:28:59 +02006457 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006458 struct intel_encoder *encoder = connector->encoder;
6459
6460 return encoder->get_hw_state(encoder, &pipe);
6461}
6462
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006463static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006464{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006465 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6466 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006467
6468 return 0;
6469}
6470
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006471static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006472 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006473{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006474 struct drm_atomic_state *state = pipe_config->base.state;
6475 struct intel_crtc *other_crtc;
6476 struct intel_crtc_state *other_crtc_state;
6477
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006478 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6479 pipe_name(pipe), pipe_config->fdi_lanes);
6480 if (pipe_config->fdi_lanes > 4) {
6481 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6482 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006483 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006484 }
6485
Paulo Zanonibafb6552013-11-02 21:07:44 -07006486 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006487 if (pipe_config->fdi_lanes > 2) {
6488 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6489 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006490 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006491 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006492 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006493 }
6494 }
6495
6496 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006497 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006498
6499 /* Ivybridge 3 pipe is really complicated */
6500 switch (pipe) {
6501 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006502 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006503 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006504 if (pipe_config->fdi_lanes <= 2)
6505 return 0;
6506
6507 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6508 other_crtc_state =
6509 intel_atomic_get_crtc_state(state, other_crtc);
6510 if (IS_ERR(other_crtc_state))
6511 return PTR_ERR(other_crtc_state);
6512
6513 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006514 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6515 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006516 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006517 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006518 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006519 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006520 if (pipe_config->fdi_lanes > 2) {
6521 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6522 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006523 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006524 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006525
6526 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6527 other_crtc_state =
6528 intel_atomic_get_crtc_state(state, other_crtc);
6529 if (IS_ERR(other_crtc_state))
6530 return PTR_ERR(other_crtc_state);
6531
6532 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006533 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006534 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006535 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006536 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006537 default:
6538 BUG();
6539 }
6540}
6541
Daniel Vettere29c22c2013-02-21 00:00:16 +01006542#define RETRY 1
6543static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006544 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006545{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006546 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006547 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006548 int lane, link_bw, fdi_dotclock, ret;
6549 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006550
Daniel Vettere29c22c2013-02-21 00:00:16 +01006551retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006552 /* FDI is a binary signal running at ~2.7GHz, encoding
6553 * each output octet as 10 bits. The actual frequency
6554 * is stored as a divider into a 100MHz clock, and the
6555 * mode pixel clock is stored in units of 1KHz.
6556 * Hence the bw of each lane in terms of the mode signal
6557 * is:
6558 */
6559 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6560
Damien Lespiau241bfc32013-09-25 16:45:37 +01006561 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006562
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006563 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006564 pipe_config->pipe_bpp);
6565
6566 pipe_config->fdi_lanes = lane;
6567
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006568 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006569 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006570
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006571 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6572 intel_crtc->pipe, pipe_config);
6573 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006574 pipe_config->pipe_bpp -= 2*3;
6575 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6576 pipe_config->pipe_bpp);
6577 needs_recompute = true;
6578 pipe_config->bw_constrained = true;
6579
6580 goto retry;
6581 }
6582
6583 if (needs_recompute)
6584 return RETRY;
6585
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006586 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006587}
6588
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006589static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6590 struct intel_crtc_state *pipe_config)
6591{
6592 if (pipe_config->pipe_bpp > 24)
6593 return false;
6594
6595 /* HSW can handle pixel rate up to cdclk? */
6596 if (IS_HASWELL(dev_priv->dev))
6597 return true;
6598
6599 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006600 * We compare against max which means we must take
6601 * the increased cdclk requirement into account when
6602 * calculating the new cdclk.
6603 *
6604 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006605 */
6606 return ilk_pipe_pixel_rate(pipe_config) <=
6607 dev_priv->max_cdclk_freq * 95 / 100;
6608}
6609
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006610static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006611 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006612{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006613 struct drm_device *dev = crtc->base.dev;
6614 struct drm_i915_private *dev_priv = dev->dev_private;
6615
Jani Nikulad330a952014-01-21 11:24:25 +02006616 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006617 hsw_crtc_supports_ips(crtc) &&
6618 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006619}
6620
Daniel Vettera43f6e02013-06-07 23:10:32 +02006621static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006622 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006623{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006624 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006625 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006626 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chandra Kondurud03c93d2015-04-09 16:42:46 -07006627 int ret;
Chris Wilson89749352010-09-12 18:25:19 +01006628
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006629 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006630 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä44913152015-06-03 15:45:10 +03006631 int clock_limit = dev_priv->max_cdclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006632
6633 /*
6634 * Enable pixel doubling when the dot clock
6635 * is > 90% of the (display) core speed.
6636 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006637 * GDG double wide on either pipe,
6638 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006639 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006640 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006641 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006642 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006643 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006644 }
6645
Damien Lespiau241bfc32013-09-25 16:45:37 +01006646 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006647 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006648 }
Chris Wilson89749352010-09-12 18:25:19 +01006649
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006650 /*
6651 * Pipe horizontal size must be even in:
6652 * - DVO ganged mode
6653 * - LVDS dual channel mode
6654 * - Double wide pipe
6655 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006656 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006657 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6658 pipe_config->pipe_src_w &= ~1;
6659
Damien Lespiau8693a822013-05-03 18:48:11 +01006660 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6661 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006662 */
6663 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6664 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006665 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006666
Damien Lespiauf5adf942013-06-24 18:29:34 +01006667 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006668 hsw_compute_ips_config(crtc, pipe_config);
6669
Daniel Vetter877d48d2013-04-19 11:24:43 +02006670 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006671 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006672
Chandra Kondurud03c93d2015-04-09 16:42:46 -07006673 /* FIXME: remove below call once atomic mode set is place and all crtc
6674 * related checks called from atomic_crtc_check function */
6675 ret = 0;
6676 DRM_DEBUG_KMS("intel_crtc = %p drm_state (pipe_config->base.state) = %p\n",
6677 crtc, pipe_config->base.state);
6678 ret = intel_atomic_setup_scalers(dev, crtc, pipe_config);
6679
6680 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006681}
6682
Ville Syrjälä1652d192015-03-31 14:12:01 +03006683static int skylake_get_display_clock_speed(struct drm_device *dev)
6684{
6685 struct drm_i915_private *dev_priv = to_i915(dev);
6686 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6687 uint32_t cdctl = I915_READ(CDCLK_CTL);
6688 uint32_t linkrate;
6689
Damien Lespiau414355a2015-06-04 18:21:31 +01006690 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006691 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006692
6693 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6694 return 540000;
6695
6696 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006697 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006698
Damien Lespiau71cd8422015-04-30 16:39:17 +01006699 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6700 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006701 /* vco 8640 */
6702 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6703 case CDCLK_FREQ_450_432:
6704 return 432000;
6705 case CDCLK_FREQ_337_308:
6706 return 308570;
6707 case CDCLK_FREQ_675_617:
6708 return 617140;
6709 default:
6710 WARN(1, "Unknown cd freq selection\n");
6711 }
6712 } else {
6713 /* vco 8100 */
6714 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6715 case CDCLK_FREQ_450_432:
6716 return 450000;
6717 case CDCLK_FREQ_337_308:
6718 return 337500;
6719 case CDCLK_FREQ_675_617:
6720 return 675000;
6721 default:
6722 WARN(1, "Unknown cd freq selection\n");
6723 }
6724 }
6725
6726 /* error case, do as if DPLL0 isn't enabled */
6727 return 24000;
6728}
6729
6730static int broadwell_get_display_clock_speed(struct drm_device *dev)
6731{
6732 struct drm_i915_private *dev_priv = dev->dev_private;
6733 uint32_t lcpll = I915_READ(LCPLL_CTL);
6734 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6735
6736 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6737 return 800000;
6738 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6739 return 450000;
6740 else if (freq == LCPLL_CLK_FREQ_450)
6741 return 450000;
6742 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6743 return 540000;
6744 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6745 return 337500;
6746 else
6747 return 675000;
6748}
6749
6750static int haswell_get_display_clock_speed(struct drm_device *dev)
6751{
6752 struct drm_i915_private *dev_priv = dev->dev_private;
6753 uint32_t lcpll = I915_READ(LCPLL_CTL);
6754 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6755
6756 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6757 return 800000;
6758 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6759 return 450000;
6760 else if (freq == LCPLL_CLK_FREQ_450)
6761 return 450000;
6762 else if (IS_HSW_ULT(dev))
6763 return 337500;
6764 else
6765 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006766}
6767
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006768static int valleyview_get_display_clock_speed(struct drm_device *dev)
6769{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006770 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006771 u32 val;
6772 int divider;
6773
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006774 if (dev_priv->hpll_freq == 0)
6775 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6776
Ville Syrjäläa5805162015-05-26 20:42:30 +03006777 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006778 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006779 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006780
6781 divider = val & DISPLAY_FREQUENCY_VALUES;
6782
Ville Syrjälä7d007f42014-06-13 13:37:53 +03006783 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6784 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6785 "cdclk change in progress\n");
6786
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006787 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006788}
6789
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006790static int ilk_get_display_clock_speed(struct drm_device *dev)
6791{
6792 return 450000;
6793}
6794
Jesse Barnese70236a2009-09-21 10:42:27 -07006795static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006796{
Jesse Barnese70236a2009-09-21 10:42:27 -07006797 return 400000;
6798}
Jesse Barnes79e53942008-11-07 14:24:08 -08006799
Jesse Barnese70236a2009-09-21 10:42:27 -07006800static int i915_get_display_clock_speed(struct drm_device *dev)
6801{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006802 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006803}
Jesse Barnes79e53942008-11-07 14:24:08 -08006804
Jesse Barnese70236a2009-09-21 10:42:27 -07006805static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6806{
6807 return 200000;
6808}
Jesse Barnes79e53942008-11-07 14:24:08 -08006809
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006810static int pnv_get_display_clock_speed(struct drm_device *dev)
6811{
6812 u16 gcfgc = 0;
6813
6814 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6815
6816 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6817 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006818 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006819 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006820 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006821 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006822 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006823 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6824 return 200000;
6825 default:
6826 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6827 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006828 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006829 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006830 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006831 }
6832}
6833
Jesse Barnese70236a2009-09-21 10:42:27 -07006834static int i915gm_get_display_clock_speed(struct drm_device *dev)
6835{
6836 u16 gcfgc = 0;
6837
6838 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6839
6840 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006841 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006842 else {
6843 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6844 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006845 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006846 default:
6847 case GC_DISPLAY_CLOCK_190_200_MHZ:
6848 return 190000;
6849 }
6850 }
6851}
Jesse Barnes79e53942008-11-07 14:24:08 -08006852
Jesse Barnese70236a2009-09-21 10:42:27 -07006853static int i865_get_display_clock_speed(struct drm_device *dev)
6854{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006855 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006856}
6857
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006858static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006859{
6860 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006861
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006862 /*
6863 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6864 * encoding is different :(
6865 * FIXME is this the right way to detect 852GM/852GMV?
6866 */
6867 if (dev->pdev->revision == 0x1)
6868 return 133333;
6869
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006870 pci_bus_read_config_word(dev->pdev->bus,
6871 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6872
Jesse Barnese70236a2009-09-21 10:42:27 -07006873 /* Assume that the hardware is in the high speed state. This
6874 * should be the default.
6875 */
6876 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6877 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006878 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006879 case GC_CLOCK_100_200:
6880 return 200000;
6881 case GC_CLOCK_166_250:
6882 return 250000;
6883 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006884 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006885 case GC_CLOCK_133_266:
6886 case GC_CLOCK_133_266_2:
6887 case GC_CLOCK_166_266:
6888 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006889 }
6890
6891 /* Shouldn't happen */
6892 return 0;
6893}
6894
6895static int i830_get_display_clock_speed(struct drm_device *dev)
6896{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006897 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006898}
6899
Ville Syrjälä34edce22015-05-22 11:22:33 +03006900static unsigned int intel_hpll_vco(struct drm_device *dev)
6901{
6902 struct drm_i915_private *dev_priv = dev->dev_private;
6903 static const unsigned int blb_vco[8] = {
6904 [0] = 3200000,
6905 [1] = 4000000,
6906 [2] = 5333333,
6907 [3] = 4800000,
6908 [4] = 6400000,
6909 };
6910 static const unsigned int pnv_vco[8] = {
6911 [0] = 3200000,
6912 [1] = 4000000,
6913 [2] = 5333333,
6914 [3] = 4800000,
6915 [4] = 2666667,
6916 };
6917 static const unsigned int cl_vco[8] = {
6918 [0] = 3200000,
6919 [1] = 4000000,
6920 [2] = 5333333,
6921 [3] = 6400000,
6922 [4] = 3333333,
6923 [5] = 3566667,
6924 [6] = 4266667,
6925 };
6926 static const unsigned int elk_vco[8] = {
6927 [0] = 3200000,
6928 [1] = 4000000,
6929 [2] = 5333333,
6930 [3] = 4800000,
6931 };
6932 static const unsigned int ctg_vco[8] = {
6933 [0] = 3200000,
6934 [1] = 4000000,
6935 [2] = 5333333,
6936 [3] = 6400000,
6937 [4] = 2666667,
6938 [5] = 4266667,
6939 };
6940 const unsigned int *vco_table;
6941 unsigned int vco;
6942 uint8_t tmp = 0;
6943
6944 /* FIXME other chipsets? */
6945 if (IS_GM45(dev))
6946 vco_table = ctg_vco;
6947 else if (IS_G4X(dev))
6948 vco_table = elk_vco;
6949 else if (IS_CRESTLINE(dev))
6950 vco_table = cl_vco;
6951 else if (IS_PINEVIEW(dev))
6952 vco_table = pnv_vco;
6953 else if (IS_G33(dev))
6954 vco_table = blb_vco;
6955 else
6956 return 0;
6957
6958 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6959
6960 vco = vco_table[tmp & 0x7];
6961 if (vco == 0)
6962 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6963 else
6964 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6965
6966 return vco;
6967}
6968
6969static int gm45_get_display_clock_speed(struct drm_device *dev)
6970{
6971 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6972 uint16_t tmp = 0;
6973
6974 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6975
6976 cdclk_sel = (tmp >> 12) & 0x1;
6977
6978 switch (vco) {
6979 case 2666667:
6980 case 4000000:
6981 case 5333333:
6982 return cdclk_sel ? 333333 : 222222;
6983 case 3200000:
6984 return cdclk_sel ? 320000 : 228571;
6985 default:
6986 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6987 return 222222;
6988 }
6989}
6990
6991static int i965gm_get_display_clock_speed(struct drm_device *dev)
6992{
6993 static const uint8_t div_3200[] = { 16, 10, 8 };
6994 static const uint8_t div_4000[] = { 20, 12, 10 };
6995 static const uint8_t div_5333[] = { 24, 16, 14 };
6996 const uint8_t *div_table;
6997 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6998 uint16_t tmp = 0;
6999
7000 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7001
7002 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7003
7004 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7005 goto fail;
7006
7007 switch (vco) {
7008 case 3200000:
7009 div_table = div_3200;
7010 break;
7011 case 4000000:
7012 div_table = div_4000;
7013 break;
7014 case 5333333:
7015 div_table = div_5333;
7016 break;
7017 default:
7018 goto fail;
7019 }
7020
7021 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7022
7023 fail:
7024 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7025 return 200000;
7026}
7027
7028static int g33_get_display_clock_speed(struct drm_device *dev)
7029{
7030 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7031 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7032 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7033 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7034 const uint8_t *div_table;
7035 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7036 uint16_t tmp = 0;
7037
7038 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7039
7040 cdclk_sel = (tmp >> 4) & 0x7;
7041
7042 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7043 goto fail;
7044
7045 switch (vco) {
7046 case 3200000:
7047 div_table = div_3200;
7048 break;
7049 case 4000000:
7050 div_table = div_4000;
7051 break;
7052 case 4800000:
7053 div_table = div_4800;
7054 break;
7055 case 5333333:
7056 div_table = div_5333;
7057 break;
7058 default:
7059 goto fail;
7060 }
7061
7062 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7063
7064 fail:
7065 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7066 return 190476;
7067}
7068
Zhenyu Wang2c072452009-06-05 15:38:42 +08007069static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007070intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007071{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007072 while (*num > DATA_LINK_M_N_MASK ||
7073 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007074 *num >>= 1;
7075 *den >>= 1;
7076 }
7077}
7078
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007079static void compute_m_n(unsigned int m, unsigned int n,
7080 uint32_t *ret_m, uint32_t *ret_n)
7081{
7082 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7083 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7084 intel_reduce_m_n_ratio(ret_m, ret_n);
7085}
7086
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007087void
7088intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7089 int pixel_clock, int link_clock,
7090 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007091{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007092 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007093
7094 compute_m_n(bits_per_pixel * pixel_clock,
7095 link_clock * nlanes * 8,
7096 &m_n->gmch_m, &m_n->gmch_n);
7097
7098 compute_m_n(pixel_clock, link_clock,
7099 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007100}
7101
Chris Wilsona7615032011-01-12 17:04:08 +00007102static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7103{
Jani Nikulad330a952014-01-21 11:24:25 +02007104 if (i915.panel_use_ssc >= 0)
7105 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007106 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007107 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007108}
7109
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007110static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7111 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007112{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007113 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007114 struct drm_i915_private *dev_priv = dev->dev_private;
7115 int refclk;
7116
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007117 WARN_ON(!crtc_state->base.state);
7118
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007119 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007120 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007121 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007122 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007123 refclk = dev_priv->vbt.lvds_ssc_freq;
7124 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007125 } else if (!IS_GEN2(dev)) {
7126 refclk = 96000;
7127 } else {
7128 refclk = 48000;
7129 }
7130
7131 return refclk;
7132}
7133
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007134static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007135{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007136 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007137}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007138
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007139static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7140{
7141 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007142}
7143
Daniel Vetterf47709a2013-03-28 10:42:02 +01007144static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007145 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007146 intel_clock_t *reduced_clock)
7147{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007148 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007149 u32 fp, fp2 = 0;
7150
7151 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007152 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007153 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007154 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007155 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007156 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007157 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007158 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007159 }
7160
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007161 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007162
Daniel Vetterf47709a2013-03-28 10:42:02 +01007163 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007164 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007165 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007166 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007167 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007168 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007169 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007170 }
7171}
7172
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007173static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7174 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007175{
7176 u32 reg_val;
7177
7178 /*
7179 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7180 * and set it to a reasonable value instead.
7181 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007182 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007183 reg_val &= 0xffffff00;
7184 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007185 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007186
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007187 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007188 reg_val &= 0x8cffffff;
7189 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007190 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007191
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007192 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007193 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007194 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007195
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007196 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007197 reg_val &= 0x00ffffff;
7198 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007199 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007200}
7201
Daniel Vetterb5518422013-05-03 11:49:48 +02007202static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7203 struct intel_link_m_n *m_n)
7204{
7205 struct drm_device *dev = crtc->base.dev;
7206 struct drm_i915_private *dev_priv = dev->dev_private;
7207 int pipe = crtc->pipe;
7208
Daniel Vettere3b95f12013-05-03 11:49:49 +02007209 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7210 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7211 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7212 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007213}
7214
7215static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007216 struct intel_link_m_n *m_n,
7217 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007218{
7219 struct drm_device *dev = crtc->base.dev;
7220 struct drm_i915_private *dev_priv = dev->dev_private;
7221 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007222 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007223
7224 if (INTEL_INFO(dev)->gen >= 5) {
7225 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7226 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7227 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7228 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007229 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7230 * for gen < 8) and if DRRS is supported (to make sure the
7231 * registers are not unnecessarily accessed).
7232 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307233 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007234 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007235 I915_WRITE(PIPE_DATA_M2(transcoder),
7236 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7237 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7238 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7239 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7240 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007241 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007242 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7243 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7244 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7245 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007246 }
7247}
7248
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307249void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007250{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307251 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7252
7253 if (m_n == M1_N1) {
7254 dp_m_n = &crtc->config->dp_m_n;
7255 dp_m2_n2 = &crtc->config->dp_m2_n2;
7256 } else if (m_n == M2_N2) {
7257
7258 /*
7259 * M2_N2 registers are not supported. Hence m2_n2 divider value
7260 * needs to be programmed into M1_N1.
7261 */
7262 dp_m_n = &crtc->config->dp_m2_n2;
7263 } else {
7264 DRM_ERROR("Unsupported divider value\n");
7265 return;
7266 }
7267
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007268 if (crtc->config->has_pch_encoder)
7269 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007270 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307271 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007272}
7273
Ville Syrjäläd288f652014-10-28 13:20:22 +02007274static void vlv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007275 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007276{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007277 u32 dpll, dpll_md;
7278
7279 /*
7280 * Enable DPIO clock input. We should never disable the reference
7281 * clock for pipe B, since VGA hotplug / manual detection depends
7282 * on it.
7283 */
7284 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
7285 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
7286 /* We should never disable this, set it here for state tracking */
7287 if (crtc->pipe == PIPE_B)
7288 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7289 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007290 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007291
Ville Syrjäläd288f652014-10-28 13:20:22 +02007292 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007293 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007294 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007295}
7296
Ville Syrjäläd288f652014-10-28 13:20:22 +02007297static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007298 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007299{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007300 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007301 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007302 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007303 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007304 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007305 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007306
Ville Syrjäläa5805162015-05-26 20:42:30 +03007307 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007308
Ville Syrjäläd288f652014-10-28 13:20:22 +02007309 bestn = pipe_config->dpll.n;
7310 bestm1 = pipe_config->dpll.m1;
7311 bestm2 = pipe_config->dpll.m2;
7312 bestp1 = pipe_config->dpll.p1;
7313 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007314
Jesse Barnes89b667f2013-04-18 14:51:36 -07007315 /* See eDP HDMI DPIO driver vbios notes doc */
7316
7317 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007318 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007319 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007320
7321 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007322 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007323
7324 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007325 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007326 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007327 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007328
7329 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007330 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007331
7332 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007333 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7334 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7335 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007336 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007337
7338 /*
7339 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7340 * but we don't support that).
7341 * Note: don't use the DAC post divider as it seems unstable.
7342 */
7343 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007344 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007345
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007346 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007347 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007348
Jesse Barnes89b667f2013-04-18 14:51:36 -07007349 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007350 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007351 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7352 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007353 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007354 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007355 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007356 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007357 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007358
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007359 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007360 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007361 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007362 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007363 0x0df40000);
7364 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007365 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007366 0x0df70000);
7367 } else { /* HDMI or VGA */
7368 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007369 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007370 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007371 0x0df70000);
7372 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007373 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007374 0x0df40000);
7375 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007376
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007377 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007378 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007379 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7380 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007381 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007382 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007383
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007384 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007385 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007386}
7387
Ville Syrjäläd288f652014-10-28 13:20:22 +02007388static void chv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007389 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007390{
Ville Syrjäläd288f652014-10-28 13:20:22 +02007391 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007392 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
7393 DPLL_VCO_ENABLE;
7394 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007395 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007396
Ville Syrjäläd288f652014-10-28 13:20:22 +02007397 pipe_config->dpll_hw_state.dpll_md =
7398 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007399}
7400
Ville Syrjäläd288f652014-10-28 13:20:22 +02007401static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007402 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007403{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007404 struct drm_device *dev = crtc->base.dev;
7405 struct drm_i915_private *dev_priv = dev->dev_private;
7406 int pipe = crtc->pipe;
7407 int dpll_reg = DPLL(crtc->pipe);
7408 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307409 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007410 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307411 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307412 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007413
Ville Syrjäläd288f652014-10-28 13:20:22 +02007414 bestn = pipe_config->dpll.n;
7415 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7416 bestm1 = pipe_config->dpll.m1;
7417 bestm2 = pipe_config->dpll.m2 >> 22;
7418 bestp1 = pipe_config->dpll.p1;
7419 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307420 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307421 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307422 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007423
7424 /*
7425 * Enable Refclk and SSC
7426 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007427 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007428 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007429
Ville Syrjäläa5805162015-05-26 20:42:30 +03007430 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007431
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007432 /* p1 and p2 divider */
7433 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7434 5 << DPIO_CHV_S1_DIV_SHIFT |
7435 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7436 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7437 1 << DPIO_CHV_K_DIV_SHIFT);
7438
7439 /* Feedback post-divider - m2 */
7440 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7441
7442 /* Feedback refclk divider - n and m1 */
7443 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7444 DPIO_CHV_M1_DIV_BY_2 |
7445 1 << DPIO_CHV_N_DIV_SHIFT);
7446
7447 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307448 if (bestm2_frac)
7449 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007450
7451 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307452 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7453 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7454 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7455 if (bestm2_frac)
7456 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7457 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007458
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307459 /* Program digital lock detect threshold */
7460 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7461 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7462 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7463 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7464 if (!bestm2_frac)
7465 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7466 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7467
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007468 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307469 if (vco == 5400000) {
7470 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7471 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7472 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7473 tribuf_calcntr = 0x9;
7474 } else if (vco <= 6200000) {
7475 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7476 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7477 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7478 tribuf_calcntr = 0x9;
7479 } else if (vco <= 6480000) {
7480 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7481 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7482 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7483 tribuf_calcntr = 0x8;
7484 } else {
7485 /* Not supported. Apply the same limits as in the max case */
7486 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7487 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7488 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7489 tribuf_calcntr = 0;
7490 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007491 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7492
Ville Syrjälä968040b2015-03-11 22:52:08 +02007493 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307494 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7495 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7496 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7497
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007498 /* AFC Recal */
7499 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7500 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7501 DPIO_AFC_RECAL);
7502
Ville Syrjäläa5805162015-05-26 20:42:30 +03007503 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007504}
7505
Ville Syrjäläd288f652014-10-28 13:20:22 +02007506/**
7507 * vlv_force_pll_on - forcibly enable just the PLL
7508 * @dev_priv: i915 private structure
7509 * @pipe: pipe PLL to enable
7510 * @dpll: PLL configuration
7511 *
7512 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7513 * in cases where we need the PLL enabled even when @pipe is not going to
7514 * be enabled.
7515 */
7516void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7517 const struct dpll *dpll)
7518{
7519 struct intel_crtc *crtc =
7520 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007521 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007522 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007523 .pixel_multiplier = 1,
7524 .dpll = *dpll,
7525 };
7526
7527 if (IS_CHERRYVIEW(dev)) {
7528 chv_update_pll(crtc, &pipe_config);
7529 chv_prepare_pll(crtc, &pipe_config);
7530 chv_enable_pll(crtc, &pipe_config);
7531 } else {
7532 vlv_update_pll(crtc, &pipe_config);
7533 vlv_prepare_pll(crtc, &pipe_config);
7534 vlv_enable_pll(crtc, &pipe_config);
7535 }
7536}
7537
7538/**
7539 * vlv_force_pll_off - forcibly disable just the PLL
7540 * @dev_priv: i915 private structure
7541 * @pipe: pipe PLL to disable
7542 *
7543 * Disable the PLL for @pipe. To be used in cases where we need
7544 * the PLL enabled even when @pipe is not going to be enabled.
7545 */
7546void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7547{
7548 if (IS_CHERRYVIEW(dev))
7549 chv_disable_pll(to_i915(dev), pipe);
7550 else
7551 vlv_disable_pll(to_i915(dev), pipe);
7552}
7553
Daniel Vetterf47709a2013-03-28 10:42:02 +01007554static void i9xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007555 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01007556 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007557 int num_connectors)
7558{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007559 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007560 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007561 u32 dpll;
7562 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007563 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007564
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007565 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307566
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007567 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7568 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007569
7570 dpll = DPLL_VGA_MODE_DIS;
7571
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007572 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007573 dpll |= DPLLB_MODE_LVDS;
7574 else
7575 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007576
Daniel Vetteref1b4602013-06-01 17:17:04 +02007577 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007578 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007579 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007580 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007581
7582 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007583 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007584
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007585 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007586 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007587
7588 /* compute bitmask from p1 value */
7589 if (IS_PINEVIEW(dev))
7590 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7591 else {
7592 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7593 if (IS_G4X(dev) && reduced_clock)
7594 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7595 }
7596 switch (clock->p2) {
7597 case 5:
7598 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7599 break;
7600 case 7:
7601 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7602 break;
7603 case 10:
7604 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7605 break;
7606 case 14:
7607 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7608 break;
7609 }
7610 if (INTEL_INFO(dev)->gen >= 4)
7611 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7612
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007613 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007614 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007615 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007616 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7617 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7618 else
7619 dpll |= PLL_REF_INPUT_DREFCLK;
7620
7621 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007622 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007623
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007624 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007625 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007626 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007627 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007628 }
7629}
7630
Daniel Vetterf47709a2013-03-28 10:42:02 +01007631static void i8xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007632 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01007633 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007634 int num_connectors)
7635{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007636 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007637 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007638 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007639 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007640
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007641 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307642
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007643 dpll = DPLL_VGA_MODE_DIS;
7644
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007645 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007646 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7647 } else {
7648 if (clock->p1 == 2)
7649 dpll |= PLL_P1_DIVIDE_BY_TWO;
7650 else
7651 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7652 if (clock->p2 == 4)
7653 dpll |= PLL_P2_DIVIDE_BY_4;
7654 }
7655
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007656 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007657 dpll |= DPLL_DVO_2X_MODE;
7658
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007659 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007660 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7661 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7662 else
7663 dpll |= PLL_REF_INPUT_DREFCLK;
7664
7665 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007666 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007667}
7668
Daniel Vetter8a654f32013-06-01 17:16:22 +02007669static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007670{
7671 struct drm_device *dev = intel_crtc->base.dev;
7672 struct drm_i915_private *dev_priv = dev->dev_private;
7673 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007674 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02007675 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007676 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007677 uint32_t crtc_vtotal, crtc_vblank_end;
7678 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007679
7680 /* We need to be careful not to changed the adjusted mode, for otherwise
7681 * the hw state checker will get angry at the mismatch. */
7682 crtc_vtotal = adjusted_mode->crtc_vtotal;
7683 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007684
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007685 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007686 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007687 crtc_vtotal -= 1;
7688 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007689
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007690 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007691 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7692 else
7693 vsyncshift = adjusted_mode->crtc_hsync_start -
7694 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007695 if (vsyncshift < 0)
7696 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007697 }
7698
7699 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007700 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007701
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007702 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007703 (adjusted_mode->crtc_hdisplay - 1) |
7704 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007705 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007706 (adjusted_mode->crtc_hblank_start - 1) |
7707 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007708 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007709 (adjusted_mode->crtc_hsync_start - 1) |
7710 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7711
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007712 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007713 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007714 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007715 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007716 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007717 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007718 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007719 (adjusted_mode->crtc_vsync_start - 1) |
7720 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7721
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007722 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7723 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7724 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7725 * bits. */
7726 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7727 (pipe == PIPE_B || pipe == PIPE_C))
7728 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7729
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007730 /* pipesrc controls the size that is scaled from, which should
7731 * always be the user's requested size.
7732 */
7733 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007734 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7735 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007736}
7737
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007738static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007739 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007740{
7741 struct drm_device *dev = crtc->base.dev;
7742 struct drm_i915_private *dev_priv = dev->dev_private;
7743 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7744 uint32_t tmp;
7745
7746 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007747 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7748 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007749 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007750 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7751 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007752 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007753 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7754 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007755
7756 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007757 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7758 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007759 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007760 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7761 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007762 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007763 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7764 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007765
7766 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007767 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7768 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7769 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007770 }
7771
7772 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007773 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7774 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7775
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007776 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7777 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007778}
7779
Daniel Vetterf6a83282014-02-11 15:28:57 -08007780void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007781 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007782{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007783 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7784 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7785 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7786 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007787
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007788 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7789 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7790 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7791 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007792
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007793 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007794
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007795 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7796 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007797}
7798
Daniel Vetter84b046f2013-02-19 18:48:54 +01007799static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7800{
7801 struct drm_device *dev = intel_crtc->base.dev;
7802 struct drm_i915_private *dev_priv = dev->dev_private;
7803 uint32_t pipeconf;
7804
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007805 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007806
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007807 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7808 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7809 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007810
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007811 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007812 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007813
Daniel Vetterff9ce462013-04-24 14:57:17 +02007814 /* only g4x and later have fancy bpc/dither controls */
7815 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007816 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007817 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007818 pipeconf |= PIPECONF_DITHER_EN |
7819 PIPECONF_DITHER_TYPE_SP;
7820
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007821 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007822 case 18:
7823 pipeconf |= PIPECONF_6BPC;
7824 break;
7825 case 24:
7826 pipeconf |= PIPECONF_8BPC;
7827 break;
7828 case 30:
7829 pipeconf |= PIPECONF_10BPC;
7830 break;
7831 default:
7832 /* Case prevented by intel_choose_pipe_bpp_dither. */
7833 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007834 }
7835 }
7836
7837 if (HAS_PIPE_CXSR(dev)) {
7838 if (intel_crtc->lowfreq_avail) {
7839 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7840 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7841 } else {
7842 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007843 }
7844 }
7845
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007846 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007847 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007848 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007849 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7850 else
7851 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7852 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007853 pipeconf |= PIPECONF_PROGRESSIVE;
7854
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007855 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007856 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007857
Daniel Vetter84b046f2013-02-19 18:48:54 +01007858 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7859 POSTING_READ(PIPECONF(intel_crtc->pipe));
7860}
7861
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007862static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7863 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007864{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007865 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007866 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007867 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07007868 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02007869 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007870 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007871 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007872 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007873 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007874 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007875 struct drm_connector_state *connector_state;
7876 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007877
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007878 memset(&crtc_state->dpll_hw_state, 0,
7879 sizeof(crtc_state->dpll_hw_state));
7880
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007881 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007882 if (connector_state->crtc != &crtc->base)
7883 continue;
7884
7885 encoder = to_intel_encoder(connector_state->best_encoder);
7886
Chris Wilson5eddb702010-09-11 13:48:45 +01007887 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007888 case INTEL_OUTPUT_LVDS:
7889 is_lvds = true;
7890 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007891 case INTEL_OUTPUT_DSI:
7892 is_dsi = true;
7893 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007894 default:
7895 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007896 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007897
Eric Anholtc751ce42010-03-25 11:48:48 -07007898 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007899 }
7900
Jani Nikulaf2335332013-09-13 11:03:09 +03007901 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007902 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007903
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007904 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007905 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007906
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007907 /*
7908 * Returns a set of divisors for the desired target clock with
7909 * the given refclk, or FALSE. The returned values represent
7910 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7911 * 2) / p1 / p2.
7912 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007913 limit = intel_limit(crtc_state, refclk);
7914 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007915 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007916 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007917 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007918 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7919 return -EINVAL;
7920 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007921
Jani Nikulaf2335332013-09-13 11:03:09 +03007922 if (is_lvds && dev_priv->lvds_downclock_avail) {
7923 /*
7924 * Ensure we match the reduced clock's P to the target
7925 * clock. If the clocks don't match, we can't switch
7926 * the display clock by using the FP0/FP1. In such case
7927 * we will disable the LVDS downclock feature.
7928 */
7929 has_reduced_clock =
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007930 dev_priv->display.find_dpll(limit, crtc_state,
Jani Nikulaf2335332013-09-13 11:03:09 +03007931 dev_priv->lvds_downclock,
7932 refclk, &clock,
7933 &reduced_clock);
7934 }
7935 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007936 crtc_state->dpll.n = clock.n;
7937 crtc_state->dpll.m1 = clock.m1;
7938 crtc_state->dpll.m2 = clock.m2;
7939 crtc_state->dpll.p1 = clock.p1;
7940 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007941 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007942
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007943 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007944 i8xx_update_pll(crtc, crtc_state,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307945 has_reduced_clock ? &reduced_clock : NULL,
7946 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007947 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007948 chv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007949 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007950 vlv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007951 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007952 i9xx_update_pll(crtc, crtc_state,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007953 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02007954 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007955 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007956
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007957 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007958}
7959
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007960static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007961 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007962{
7963 struct drm_device *dev = crtc->base.dev;
7964 struct drm_i915_private *dev_priv = dev->dev_private;
7965 uint32_t tmp;
7966
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007967 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7968 return;
7969
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007970 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007971 if (!(tmp & PFIT_ENABLE))
7972 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007973
Daniel Vetter06922822013-07-11 13:35:40 +02007974 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007975 if (INTEL_INFO(dev)->gen < 4) {
7976 if (crtc->pipe != PIPE_B)
7977 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007978 } else {
7979 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7980 return;
7981 }
7982
Daniel Vetter06922822013-07-11 13:35:40 +02007983 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007984 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7985 if (INTEL_INFO(dev)->gen < 5)
7986 pipe_config->gmch_pfit.lvds_border_bits =
7987 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7988}
7989
Jesse Barnesacbec812013-09-20 11:29:32 -07007990static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007991 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007992{
7993 struct drm_device *dev = crtc->base.dev;
7994 struct drm_i915_private *dev_priv = dev->dev_private;
7995 int pipe = pipe_config->cpu_transcoder;
7996 intel_clock_t clock;
7997 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007998 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007999
Shobhit Kumarf573de52014-07-30 20:32:37 +05308000 /* In case of MIPI DPLL will not even be used */
8001 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8002 return;
8003
Ville Syrjäläa5805162015-05-26 20:42:30 +03008004 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008005 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008006 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008007
8008 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8009 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8010 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8011 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8012 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8013
Ville Syrjäläf6466282013-10-14 14:50:31 +03008014 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008015
Ville Syrjäläf6466282013-10-14 14:50:31 +03008016 /* clock.dot is the fast clock */
8017 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07008018}
8019
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008020static void
8021i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8022 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008023{
8024 struct drm_device *dev = crtc->base.dev;
8025 struct drm_i915_private *dev_priv = dev->dev_private;
8026 u32 val, base, offset;
8027 int pipe = crtc->pipe, plane = crtc->plane;
8028 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008029 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008030 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008031 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008032
Damien Lespiau42a7b082015-02-05 19:35:13 +00008033 val = I915_READ(DSPCNTR(plane));
8034 if (!(val & DISPLAY_PLANE_ENABLE))
8035 return;
8036
Damien Lespiaud9806c92015-01-21 14:07:19 +00008037 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008038 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008039 DRM_DEBUG_KMS("failed to alloc fb\n");
8040 return;
8041 }
8042
Damien Lespiau1b842c82015-01-21 13:50:54 +00008043 fb = &intel_fb->base;
8044
Daniel Vetter18c52472015-02-10 17:16:09 +00008045 if (INTEL_INFO(dev)->gen >= 4) {
8046 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008047 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008048 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8049 }
8050 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008051
8052 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008053 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008054 fb->pixel_format = fourcc;
8055 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008056
8057 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008058 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008059 offset = I915_READ(DSPTILEOFF(plane));
8060 else
8061 offset = I915_READ(DSPLINOFF(plane));
8062 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8063 } else {
8064 base = I915_READ(DSPADDR(plane));
8065 }
8066 plane_config->base = base;
8067
8068 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008069 fb->width = ((val >> 16) & 0xfff) + 1;
8070 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008071
8072 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008073 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008074
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008075 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008076 fb->pixel_format,
8077 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008078
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008079 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008080
Damien Lespiau2844a922015-01-20 12:51:48 +00008081 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8082 pipe_name(pipe), plane, fb->width, fb->height,
8083 fb->bits_per_pixel, base, fb->pitches[0],
8084 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008085
Damien Lespiau2d140302015-02-05 17:22:18 +00008086 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008087}
8088
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008089static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008090 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008091{
8092 struct drm_device *dev = crtc->base.dev;
8093 struct drm_i915_private *dev_priv = dev->dev_private;
8094 int pipe = pipe_config->cpu_transcoder;
8095 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8096 intel_clock_t clock;
8097 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
8098 int refclk = 100000;
8099
Ville Syrjäläa5805162015-05-26 20:42:30 +03008100 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008101 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8102 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8103 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8104 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008105 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008106
8107 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
8108 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
8109 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8110 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8111 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8112
8113 chv_clock(refclk, &clock);
8114
8115 /* clock.dot is the fast clock */
8116 pipe_config->port_clock = clock.dot / 5;
8117}
8118
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008119static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008120 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008121{
8122 struct drm_device *dev = crtc->base.dev;
8123 struct drm_i915_private *dev_priv = dev->dev_private;
8124 uint32_t tmp;
8125
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008126 if (!intel_display_power_is_enabled(dev_priv,
8127 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008128 return false;
8129
Daniel Vettere143a212013-07-04 12:01:15 +02008130 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008131 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008132
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008133 tmp = I915_READ(PIPECONF(crtc->pipe));
8134 if (!(tmp & PIPECONF_ENABLE))
8135 return false;
8136
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008137 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8138 switch (tmp & PIPECONF_BPC_MASK) {
8139 case PIPECONF_6BPC:
8140 pipe_config->pipe_bpp = 18;
8141 break;
8142 case PIPECONF_8BPC:
8143 pipe_config->pipe_bpp = 24;
8144 break;
8145 case PIPECONF_10BPC:
8146 pipe_config->pipe_bpp = 30;
8147 break;
8148 default:
8149 break;
8150 }
8151 }
8152
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008153 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8154 pipe_config->limited_color_range = true;
8155
Ville Syrjälä282740f2013-09-04 18:30:03 +03008156 if (INTEL_INFO(dev)->gen < 4)
8157 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8158
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008159 intel_get_pipe_timings(crtc, pipe_config);
8160
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008161 i9xx_get_pfit_config(crtc, pipe_config);
8162
Daniel Vetter6c49f242013-06-06 12:45:25 +02008163 if (INTEL_INFO(dev)->gen >= 4) {
8164 tmp = I915_READ(DPLL_MD(crtc->pipe));
8165 pipe_config->pixel_multiplier =
8166 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8167 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008168 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008169 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8170 tmp = I915_READ(DPLL(crtc->pipe));
8171 pipe_config->pixel_multiplier =
8172 ((tmp & SDVO_MULTIPLIER_MASK)
8173 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8174 } else {
8175 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8176 * port and will be fixed up in the encoder->get_config
8177 * function. */
8178 pipe_config->pixel_multiplier = 1;
8179 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008180 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8181 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008182 /*
8183 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8184 * on 830. Filter it out here so that we don't
8185 * report errors due to that.
8186 */
8187 if (IS_I830(dev))
8188 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8189
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008190 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8191 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008192 } else {
8193 /* Mask out read-only status bits. */
8194 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8195 DPLL_PORTC_READY_MASK |
8196 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008197 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008198
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008199 if (IS_CHERRYVIEW(dev))
8200 chv_crtc_clock_get(crtc, pipe_config);
8201 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008202 vlv_crtc_clock_get(crtc, pipe_config);
8203 else
8204 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008205
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008206 return true;
8207}
8208
Paulo Zanonidde86e22012-12-01 12:04:25 -02008209static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008210{
8211 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008212 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008213 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008214 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008215 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008216 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008217 bool has_ck505 = false;
8218 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008219
8220 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008221 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008222 switch (encoder->type) {
8223 case INTEL_OUTPUT_LVDS:
8224 has_panel = true;
8225 has_lvds = true;
8226 break;
8227 case INTEL_OUTPUT_EDP:
8228 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008229 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008230 has_cpu_edp = true;
8231 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008232 default:
8233 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008234 }
8235 }
8236
Keith Packard99eb6a02011-09-26 14:29:12 -07008237 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008238 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008239 can_ssc = has_ck505;
8240 } else {
8241 has_ck505 = false;
8242 can_ssc = true;
8243 }
8244
Imre Deak2de69052013-05-08 13:14:04 +03008245 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8246 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008247
8248 /* Ironlake: try to setup display ref clock before DPLL
8249 * enabling. This is only under driver's control after
8250 * PCH B stepping, previous chipset stepping should be
8251 * ignoring this setting.
8252 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008253 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008254
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008255 /* As we must carefully and slowly disable/enable each source in turn,
8256 * compute the final state we want first and check if we need to
8257 * make any changes at all.
8258 */
8259 final = val;
8260 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008261 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008262 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008263 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008264 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8265
8266 final &= ~DREF_SSC_SOURCE_MASK;
8267 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8268 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008269
Keith Packard199e5d72011-09-22 12:01:57 -07008270 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008271 final |= DREF_SSC_SOURCE_ENABLE;
8272
8273 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8274 final |= DREF_SSC1_ENABLE;
8275
8276 if (has_cpu_edp) {
8277 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8278 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8279 else
8280 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8281 } else
8282 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8283 } else {
8284 final |= DREF_SSC_SOURCE_DISABLE;
8285 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8286 }
8287
8288 if (final == val)
8289 return;
8290
8291 /* Always enable nonspread source */
8292 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8293
8294 if (has_ck505)
8295 val |= DREF_NONSPREAD_CK505_ENABLE;
8296 else
8297 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8298
8299 if (has_panel) {
8300 val &= ~DREF_SSC_SOURCE_MASK;
8301 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008302
Keith Packard199e5d72011-09-22 12:01:57 -07008303 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008304 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008305 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008306 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008307 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008308 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008309
8310 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008311 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008312 POSTING_READ(PCH_DREF_CONTROL);
8313 udelay(200);
8314
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008315 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008316
8317 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008318 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008319 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008320 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008321 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008322 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008323 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008324 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008325 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008326
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008327 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008328 POSTING_READ(PCH_DREF_CONTROL);
8329 udelay(200);
8330 } else {
8331 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8332
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008333 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008334
8335 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008336 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008337
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008338 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008339 POSTING_READ(PCH_DREF_CONTROL);
8340 udelay(200);
8341
8342 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008343 val &= ~DREF_SSC_SOURCE_MASK;
8344 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008345
8346 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008347 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008348
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008349 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008350 POSTING_READ(PCH_DREF_CONTROL);
8351 udelay(200);
8352 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008353
8354 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008355}
8356
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008357static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008358{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008359 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008360
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008361 tmp = I915_READ(SOUTH_CHICKEN2);
8362 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8363 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008364
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008365 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8366 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8367 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008368
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008369 tmp = I915_READ(SOUTH_CHICKEN2);
8370 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8371 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008372
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008373 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8374 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8375 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008376}
8377
8378/* WaMPhyProgramming:hsw */
8379static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8380{
8381 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008382
8383 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8384 tmp &= ~(0xFF << 24);
8385 tmp |= (0x12 << 24);
8386 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8387
Paulo Zanonidde86e22012-12-01 12:04:25 -02008388 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8389 tmp |= (1 << 11);
8390 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8391
8392 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8393 tmp |= (1 << 11);
8394 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8395
Paulo Zanonidde86e22012-12-01 12:04:25 -02008396 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8397 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8398 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8399
8400 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8401 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8402 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8403
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008404 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8405 tmp &= ~(7 << 13);
8406 tmp |= (5 << 13);
8407 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008408
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008409 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8410 tmp &= ~(7 << 13);
8411 tmp |= (5 << 13);
8412 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008413
8414 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8415 tmp &= ~0xFF;
8416 tmp |= 0x1C;
8417 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8418
8419 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8420 tmp &= ~0xFF;
8421 tmp |= 0x1C;
8422 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8423
8424 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8425 tmp &= ~(0xFF << 16);
8426 tmp |= (0x1C << 16);
8427 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8428
8429 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8430 tmp &= ~(0xFF << 16);
8431 tmp |= (0x1C << 16);
8432 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8433
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008434 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8435 tmp |= (1 << 27);
8436 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008437
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008438 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8439 tmp |= (1 << 27);
8440 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008441
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008442 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8443 tmp &= ~(0xF << 28);
8444 tmp |= (4 << 28);
8445 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008446
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008447 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8448 tmp &= ~(0xF << 28);
8449 tmp |= (4 << 28);
8450 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008451}
8452
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008453/* Implements 3 different sequences from BSpec chapter "Display iCLK
8454 * Programming" based on the parameters passed:
8455 * - Sequence to enable CLKOUT_DP
8456 * - Sequence to enable CLKOUT_DP without spread
8457 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8458 */
8459static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8460 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008461{
8462 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008463 uint32_t reg, tmp;
8464
8465 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8466 with_spread = true;
8467 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
8468 with_fdi, "LP PCH doesn't have FDI\n"))
8469 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008470
Ville Syrjäläa5805162015-05-26 20:42:30 +03008471 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008472
8473 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8474 tmp &= ~SBI_SSCCTL_DISABLE;
8475 tmp |= SBI_SSCCTL_PATHALT;
8476 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8477
8478 udelay(24);
8479
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008480 if (with_spread) {
8481 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8482 tmp &= ~SBI_SSCCTL_PATHALT;
8483 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008484
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008485 if (with_fdi) {
8486 lpt_reset_fdi_mphy(dev_priv);
8487 lpt_program_fdi_mphy(dev_priv);
8488 }
8489 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008490
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008491 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8492 SBI_GEN0 : SBI_DBUFF0;
8493 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8494 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8495 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008496
Ville Syrjäläa5805162015-05-26 20:42:30 +03008497 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008498}
8499
Paulo Zanoni47701c32013-07-23 11:19:25 -03008500/* Sequence to disable CLKOUT_DP */
8501static void lpt_disable_clkout_dp(struct drm_device *dev)
8502{
8503 struct drm_i915_private *dev_priv = dev->dev_private;
8504 uint32_t reg, tmp;
8505
Ville Syrjäläa5805162015-05-26 20:42:30 +03008506 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008507
8508 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8509 SBI_GEN0 : SBI_DBUFF0;
8510 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8511 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8512 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8513
8514 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8515 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8516 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8517 tmp |= SBI_SSCCTL_PATHALT;
8518 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8519 udelay(32);
8520 }
8521 tmp |= SBI_SSCCTL_DISABLE;
8522 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8523 }
8524
Ville Syrjäläa5805162015-05-26 20:42:30 +03008525 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008526}
8527
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008528static void lpt_init_pch_refclk(struct drm_device *dev)
8529{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008530 struct intel_encoder *encoder;
8531 bool has_vga = false;
8532
Damien Lespiaub2784e12014-08-05 11:29:37 +01008533 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008534 switch (encoder->type) {
8535 case INTEL_OUTPUT_ANALOG:
8536 has_vga = true;
8537 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008538 default:
8539 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008540 }
8541 }
8542
Paulo Zanoni47701c32013-07-23 11:19:25 -03008543 if (has_vga)
8544 lpt_enable_clkout_dp(dev, true, true);
8545 else
8546 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008547}
8548
Paulo Zanonidde86e22012-12-01 12:04:25 -02008549/*
8550 * Initialize reference clocks when the driver loads
8551 */
8552void intel_init_pch_refclk(struct drm_device *dev)
8553{
8554 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8555 ironlake_init_pch_refclk(dev);
8556 else if (HAS_PCH_LPT(dev))
8557 lpt_init_pch_refclk(dev);
8558}
8559
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008560static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008561{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008562 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008563 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008564 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008565 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008566 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008567 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008568 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008569 bool is_lvds = false;
8570
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008571 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008572 if (connector_state->crtc != crtc_state->base.crtc)
8573 continue;
8574
8575 encoder = to_intel_encoder(connector_state->best_encoder);
8576
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008577 switch (encoder->type) {
8578 case INTEL_OUTPUT_LVDS:
8579 is_lvds = true;
8580 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008581 default:
8582 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008583 }
8584 num_connectors++;
8585 }
8586
8587 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008588 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008589 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008590 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008591 }
8592
8593 return 120000;
8594}
8595
Daniel Vetter6ff93602013-04-19 11:24:36 +02008596static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008597{
8598 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8599 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8600 int pipe = intel_crtc->pipe;
8601 uint32_t val;
8602
Daniel Vetter78114072013-06-13 00:54:57 +02008603 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008604
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008605 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008606 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008607 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008608 break;
8609 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008610 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008611 break;
8612 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008613 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008614 break;
8615 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008616 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008617 break;
8618 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008619 /* Case prevented by intel_choose_pipe_bpp_dither. */
8620 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008621 }
8622
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008623 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008624 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8625
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008626 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008627 val |= PIPECONF_INTERLACED_ILK;
8628 else
8629 val |= PIPECONF_PROGRESSIVE;
8630
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008631 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008632 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008633
Paulo Zanonic8203562012-09-12 10:06:29 -03008634 I915_WRITE(PIPECONF(pipe), val);
8635 POSTING_READ(PIPECONF(pipe));
8636}
8637
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008638/*
8639 * Set up the pipe CSC unit.
8640 *
8641 * Currently only full range RGB to limited range RGB conversion
8642 * is supported, but eventually this should handle various
8643 * RGB<->YCbCr scenarios as well.
8644 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008645static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008646{
8647 struct drm_device *dev = crtc->dev;
8648 struct drm_i915_private *dev_priv = dev->dev_private;
8649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8650 int pipe = intel_crtc->pipe;
8651 uint16_t coeff = 0x7800; /* 1.0 */
8652
8653 /*
8654 * TODO: Check what kind of values actually come out of the pipe
8655 * with these coeff/postoff values and adjust to get the best
8656 * accuracy. Perhaps we even need to take the bpc value into
8657 * consideration.
8658 */
8659
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008660 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008661 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8662
8663 /*
8664 * GY/GU and RY/RU should be the other way around according
8665 * to BSpec, but reality doesn't agree. Just set them up in
8666 * a way that results in the correct picture.
8667 */
8668 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8669 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8670
8671 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8672 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8673
8674 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8675 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8676
8677 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8678 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8679 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8680
8681 if (INTEL_INFO(dev)->gen > 6) {
8682 uint16_t postoff = 0;
8683
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008684 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008685 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008686
8687 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8688 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8689 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8690
8691 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8692 } else {
8693 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8694
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008695 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008696 mode |= CSC_BLACK_SCREEN_OFFSET;
8697
8698 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8699 }
8700}
8701
Daniel Vetter6ff93602013-04-19 11:24:36 +02008702static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008703{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008704 struct drm_device *dev = crtc->dev;
8705 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008706 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008707 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008708 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008709 uint32_t val;
8710
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008711 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008712
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008713 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008714 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8715
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008716 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008717 val |= PIPECONF_INTERLACED_ILK;
8718 else
8719 val |= PIPECONF_PROGRESSIVE;
8720
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008721 I915_WRITE(PIPECONF(cpu_transcoder), val);
8722 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008723
8724 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8725 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008726
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05308727 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008728 val = 0;
8729
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008730 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008731 case 18:
8732 val |= PIPEMISC_DITHER_6_BPC;
8733 break;
8734 case 24:
8735 val |= PIPEMISC_DITHER_8_BPC;
8736 break;
8737 case 30:
8738 val |= PIPEMISC_DITHER_10_BPC;
8739 break;
8740 case 36:
8741 val |= PIPEMISC_DITHER_12_BPC;
8742 break;
8743 default:
8744 /* Case prevented by pipe_config_set_bpp. */
8745 BUG();
8746 }
8747
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008748 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008749 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8750
8751 I915_WRITE(PIPEMISC(pipe), val);
8752 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008753}
8754
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008755static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008756 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008757 intel_clock_t *clock,
8758 bool *has_reduced_clock,
8759 intel_clock_t *reduced_clock)
8760{
8761 struct drm_device *dev = crtc->dev;
8762 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008763 int refclk;
8764 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02008765 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008766
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008767 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008768
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008769 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008770
8771 /*
8772 * Returns a set of divisors for the desired target clock with the given
8773 * refclk, or FALSE. The returned values represent the clock equation:
8774 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8775 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008776 limit = intel_limit(crtc_state, refclk);
8777 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008778 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008779 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008780 if (!ret)
8781 return false;
8782
8783 if (is_lvds && dev_priv->lvds_downclock_avail) {
8784 /*
8785 * Ensure we match the reduced clock's P to the target clock.
8786 * If the clocks don't match, we can't switch the display clock
8787 * by using the FP0/FP1. In such case we will disable the LVDS
8788 * downclock feature.
8789 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02008790 *has_reduced_clock =
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008791 dev_priv->display.find_dpll(limit, crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008792 dev_priv->lvds_downclock,
8793 refclk, clock,
8794 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008795 }
8796
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008797 return true;
8798}
8799
Paulo Zanonid4b19312012-11-29 11:29:32 -02008800int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8801{
8802 /*
8803 * Account for spread spectrum to avoid
8804 * oversubscribing the link. Max center spread
8805 * is 2.5%; use 5% for safety's sake.
8806 */
8807 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008808 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008809}
8810
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008811static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008812{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008813 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008814}
8815
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008816static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008817 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008818 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008819 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008820{
8821 struct drm_crtc *crtc = &intel_crtc->base;
8822 struct drm_device *dev = crtc->dev;
8823 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008824 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008825 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008826 struct drm_connector_state *connector_state;
8827 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008828 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008829 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008830 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008831
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008832 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008833 if (connector_state->crtc != crtc_state->base.crtc)
8834 continue;
8835
8836 encoder = to_intel_encoder(connector_state->best_encoder);
8837
8838 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008839 case INTEL_OUTPUT_LVDS:
8840 is_lvds = true;
8841 break;
8842 case INTEL_OUTPUT_SDVO:
8843 case INTEL_OUTPUT_HDMI:
8844 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008845 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008846 default:
8847 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008848 }
8849
8850 num_connectors++;
8851 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008852
Chris Wilsonc1858122010-12-03 21:35:48 +00008853 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008854 factor = 21;
8855 if (is_lvds) {
8856 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008857 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008858 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008859 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008860 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008861 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008862
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008863 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008864 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008865
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008866 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8867 *fp2 |= FP_CB_TUNE;
8868
Chris Wilson5eddb702010-09-11 13:48:45 +01008869 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008870
Eric Anholta07d6782011-03-30 13:01:08 -07008871 if (is_lvds)
8872 dpll |= DPLLB_MODE_LVDS;
8873 else
8874 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008875
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008876 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008877 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008878
8879 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008880 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008881 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008882 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008883
Eric Anholta07d6782011-03-30 13:01:08 -07008884 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008885 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008886 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008887 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008888
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008889 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008890 case 5:
8891 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8892 break;
8893 case 7:
8894 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8895 break;
8896 case 10:
8897 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8898 break;
8899 case 14:
8900 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8901 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008902 }
8903
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008904 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008905 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008906 else
8907 dpll |= PLL_REF_INPUT_DREFCLK;
8908
Daniel Vetter959e16d2013-06-05 13:34:21 +02008909 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008910}
8911
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008912static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8913 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008914{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008915 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008916 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008917 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008918 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008919 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008920 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008921
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008922 memset(&crtc_state->dpll_hw_state, 0,
8923 sizeof(crtc_state->dpll_hw_state));
8924
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008925 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008926
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008927 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8928 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8929
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008930 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008931 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008932 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008933 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8934 return -EINVAL;
8935 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008936 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008937 if (!crtc_state->clock_set) {
8938 crtc_state->dpll.n = clock.n;
8939 crtc_state->dpll.m1 = clock.m1;
8940 crtc_state->dpll.m2 = clock.m2;
8941 crtc_state->dpll.p1 = clock.p1;
8942 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008943 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008944
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008945 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008946 if (crtc_state->has_pch_encoder) {
8947 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008948 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008949 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008950
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008951 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008952 &fp, &reduced_clock,
8953 has_reduced_clock ? &fp2 : NULL);
8954
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008955 crtc_state->dpll_hw_state.dpll = dpll;
8956 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008957 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008958 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008959 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008960 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008961
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008962 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008963 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008964 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008965 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008966 return -EINVAL;
8967 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008968 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008969
Rodrigo Viviab585de2015-03-24 12:40:09 -07008970 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008971 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008972 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008973 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008974
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008975 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008976}
8977
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008978static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8979 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008980{
8981 struct drm_device *dev = crtc->base.dev;
8982 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008983 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008984
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008985 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8986 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8987 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8988 & ~TU_SIZE_MASK;
8989 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8990 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8991 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8992}
8993
8994static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8995 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008996 struct intel_link_m_n *m_n,
8997 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008998{
8999 struct drm_device *dev = crtc->base.dev;
9000 struct drm_i915_private *dev_priv = dev->dev_private;
9001 enum pipe pipe = crtc->pipe;
9002
9003 if (INTEL_INFO(dev)->gen >= 5) {
9004 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9005 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9006 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9007 & ~TU_SIZE_MASK;
9008 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9009 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9010 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009011 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9012 * gen < 8) and if DRRS is supported (to make sure the
9013 * registers are not unnecessarily read).
9014 */
9015 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009016 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009017 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9018 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9019 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9020 & ~TU_SIZE_MASK;
9021 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9022 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9023 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9024 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009025 } else {
9026 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9027 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9028 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9029 & ~TU_SIZE_MASK;
9030 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9031 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9032 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9033 }
9034}
9035
9036void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009037 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009038{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009039 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009040 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9041 else
9042 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009043 &pipe_config->dp_m_n,
9044 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009045}
9046
Daniel Vetter72419202013-04-04 13:28:53 +02009047static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009048 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009049{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009050 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009051 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009052}
9053
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009054static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009055 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009056{
9057 struct drm_device *dev = crtc->base.dev;
9058 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009059 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9060 uint32_t ps_ctrl = 0;
9061 int id = -1;
9062 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009063
Chandra Kondurua1b22782015-04-07 15:28:45 -07009064 /* find scaler attached to this pipe */
9065 for (i = 0; i < crtc->num_scalers; i++) {
9066 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9067 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9068 id = i;
9069 pipe_config->pch_pfit.enabled = true;
9070 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9071 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9072 break;
9073 }
9074 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009075
Chandra Kondurua1b22782015-04-07 15:28:45 -07009076 scaler_state->scaler_id = id;
9077 if (id >= 0) {
9078 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9079 } else {
9080 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009081 }
9082}
9083
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009084static void
9085skylake_get_initial_plane_config(struct intel_crtc *crtc,
9086 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009087{
9088 struct drm_device *dev = crtc->base.dev;
9089 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009090 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009091 int pipe = crtc->pipe;
9092 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009093 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009094 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009095 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009096
Damien Lespiaud9806c92015-01-21 14:07:19 +00009097 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009098 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009099 DRM_DEBUG_KMS("failed to alloc fb\n");
9100 return;
9101 }
9102
Damien Lespiau1b842c82015-01-21 13:50:54 +00009103 fb = &intel_fb->base;
9104
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009105 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009106 if (!(val & PLANE_CTL_ENABLE))
9107 goto error;
9108
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009109 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9110 fourcc = skl_format_to_fourcc(pixel_format,
9111 val & PLANE_CTL_ORDER_RGBX,
9112 val & PLANE_CTL_ALPHA_MASK);
9113 fb->pixel_format = fourcc;
9114 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9115
Damien Lespiau40f46282015-02-27 11:15:21 +00009116 tiling = val & PLANE_CTL_TILED_MASK;
9117 switch (tiling) {
9118 case PLANE_CTL_TILED_LINEAR:
9119 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9120 break;
9121 case PLANE_CTL_TILED_X:
9122 plane_config->tiling = I915_TILING_X;
9123 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9124 break;
9125 case PLANE_CTL_TILED_Y:
9126 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9127 break;
9128 case PLANE_CTL_TILED_YF:
9129 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9130 break;
9131 default:
9132 MISSING_CASE(tiling);
9133 goto error;
9134 }
9135
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009136 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9137 plane_config->base = base;
9138
9139 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9140
9141 val = I915_READ(PLANE_SIZE(pipe, 0));
9142 fb->height = ((val >> 16) & 0xfff) + 1;
9143 fb->width = ((val >> 0) & 0x1fff) + 1;
9144
9145 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009146 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9147 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009148 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9149
9150 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009151 fb->pixel_format,
9152 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009153
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009154 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009155
9156 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9157 pipe_name(pipe), fb->width, fb->height,
9158 fb->bits_per_pixel, base, fb->pitches[0],
9159 plane_config->size);
9160
Damien Lespiau2d140302015-02-05 17:22:18 +00009161 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009162 return;
9163
9164error:
9165 kfree(fb);
9166}
9167
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009168static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009169 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009170{
9171 struct drm_device *dev = crtc->base.dev;
9172 struct drm_i915_private *dev_priv = dev->dev_private;
9173 uint32_t tmp;
9174
9175 tmp = I915_READ(PF_CTL(crtc->pipe));
9176
9177 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009178 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009179 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9180 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009181
9182 /* We currently do not free assignements of panel fitters on
9183 * ivb/hsw (since we don't use the higher upscaling modes which
9184 * differentiates them) so just WARN about this case for now. */
9185 if (IS_GEN7(dev)) {
9186 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9187 PF_PIPE_SEL_IVB(crtc->pipe));
9188 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009189 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009190}
9191
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009192static void
9193ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9194 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009195{
9196 struct drm_device *dev = crtc->base.dev;
9197 struct drm_i915_private *dev_priv = dev->dev_private;
9198 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009199 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009200 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009201 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009202 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009203 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009204
Damien Lespiau42a7b082015-02-05 19:35:13 +00009205 val = I915_READ(DSPCNTR(pipe));
9206 if (!(val & DISPLAY_PLANE_ENABLE))
9207 return;
9208
Damien Lespiaud9806c92015-01-21 14:07:19 +00009209 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009210 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009211 DRM_DEBUG_KMS("failed to alloc fb\n");
9212 return;
9213 }
9214
Damien Lespiau1b842c82015-01-21 13:50:54 +00009215 fb = &intel_fb->base;
9216
Daniel Vetter18c52472015-02-10 17:16:09 +00009217 if (INTEL_INFO(dev)->gen >= 4) {
9218 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009219 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009220 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9221 }
9222 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009223
9224 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009225 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009226 fb->pixel_format = fourcc;
9227 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009228
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009229 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009230 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009231 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009232 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009233 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009234 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009235 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009236 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009237 }
9238 plane_config->base = base;
9239
9240 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009241 fb->width = ((val >> 16) & 0xfff) + 1;
9242 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009243
9244 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009245 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009246
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009247 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009248 fb->pixel_format,
9249 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009250
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009251 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009252
Damien Lespiau2844a922015-01-20 12:51:48 +00009253 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9254 pipe_name(pipe), fb->width, fb->height,
9255 fb->bits_per_pixel, base, fb->pitches[0],
9256 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009257
Damien Lespiau2d140302015-02-05 17:22:18 +00009258 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009259}
9260
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009261static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009262 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009263{
9264 struct drm_device *dev = crtc->base.dev;
9265 struct drm_i915_private *dev_priv = dev->dev_private;
9266 uint32_t tmp;
9267
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009268 if (!intel_display_power_is_enabled(dev_priv,
9269 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009270 return false;
9271
Daniel Vettere143a212013-07-04 12:01:15 +02009272 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009273 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009274
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009275 tmp = I915_READ(PIPECONF(crtc->pipe));
9276 if (!(tmp & PIPECONF_ENABLE))
9277 return false;
9278
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009279 switch (tmp & PIPECONF_BPC_MASK) {
9280 case PIPECONF_6BPC:
9281 pipe_config->pipe_bpp = 18;
9282 break;
9283 case PIPECONF_8BPC:
9284 pipe_config->pipe_bpp = 24;
9285 break;
9286 case PIPECONF_10BPC:
9287 pipe_config->pipe_bpp = 30;
9288 break;
9289 case PIPECONF_12BPC:
9290 pipe_config->pipe_bpp = 36;
9291 break;
9292 default:
9293 break;
9294 }
9295
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009296 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9297 pipe_config->limited_color_range = true;
9298
Daniel Vetterab9412b2013-05-03 11:49:46 +02009299 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009300 struct intel_shared_dpll *pll;
9301
Daniel Vetter88adfff2013-03-28 10:42:01 +01009302 pipe_config->has_pch_encoder = true;
9303
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009304 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9305 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9306 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009307
9308 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009309
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009310 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009311 pipe_config->shared_dpll =
9312 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009313 } else {
9314 tmp = I915_READ(PCH_DPLL_SEL);
9315 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9316 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9317 else
9318 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9319 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009320
9321 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9322
9323 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9324 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009325
9326 tmp = pipe_config->dpll_hw_state.dpll;
9327 pipe_config->pixel_multiplier =
9328 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9329 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009330
9331 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009332 } else {
9333 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009334 }
9335
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009336 intel_get_pipe_timings(crtc, pipe_config);
9337
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009338 ironlake_get_pfit_config(crtc, pipe_config);
9339
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009340 return true;
9341}
9342
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009343static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9344{
9345 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009346 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009347
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009348 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009349 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009350 pipe_name(crtc->pipe));
9351
Rob Clarke2c719b2014-12-15 13:56:32 -05009352 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9353 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9354 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9355 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9356 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9357 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009358 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009359 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009360 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009361 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009362 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009363 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009364 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009365 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009366 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009367
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009368 /*
9369 * In theory we can still leave IRQs enabled, as long as only the HPD
9370 * interrupts remain enabled. We used to check for that, but since it's
9371 * gen-specific and since we only disable LCPLL after we fully disable
9372 * the interrupts, the check below should be enough.
9373 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009374 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009375}
9376
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009377static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9378{
9379 struct drm_device *dev = dev_priv->dev;
9380
9381 if (IS_HASWELL(dev))
9382 return I915_READ(D_COMP_HSW);
9383 else
9384 return I915_READ(D_COMP_BDW);
9385}
9386
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009387static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9388{
9389 struct drm_device *dev = dev_priv->dev;
9390
9391 if (IS_HASWELL(dev)) {
9392 mutex_lock(&dev_priv->rps.hw_lock);
9393 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9394 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009395 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009396 mutex_unlock(&dev_priv->rps.hw_lock);
9397 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009398 I915_WRITE(D_COMP_BDW, val);
9399 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009400 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009401}
9402
9403/*
9404 * This function implements pieces of two sequences from BSpec:
9405 * - Sequence for display software to disable LCPLL
9406 * - Sequence for display software to allow package C8+
9407 * The steps implemented here are just the steps that actually touch the LCPLL
9408 * register. Callers should take care of disabling all the display engine
9409 * functions, doing the mode unset, fixing interrupts, etc.
9410 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009411static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9412 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009413{
9414 uint32_t val;
9415
9416 assert_can_disable_lcpll(dev_priv);
9417
9418 val = I915_READ(LCPLL_CTL);
9419
9420 if (switch_to_fclk) {
9421 val |= LCPLL_CD_SOURCE_FCLK;
9422 I915_WRITE(LCPLL_CTL, val);
9423
9424 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9425 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9426 DRM_ERROR("Switching to FCLK failed\n");
9427
9428 val = I915_READ(LCPLL_CTL);
9429 }
9430
9431 val |= LCPLL_PLL_DISABLE;
9432 I915_WRITE(LCPLL_CTL, val);
9433 POSTING_READ(LCPLL_CTL);
9434
9435 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9436 DRM_ERROR("LCPLL still locked\n");
9437
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009438 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009439 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009440 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009441 ndelay(100);
9442
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009443 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9444 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009445 DRM_ERROR("D_COMP RCOMP still in progress\n");
9446
9447 if (allow_power_down) {
9448 val = I915_READ(LCPLL_CTL);
9449 val |= LCPLL_POWER_DOWN_ALLOW;
9450 I915_WRITE(LCPLL_CTL, val);
9451 POSTING_READ(LCPLL_CTL);
9452 }
9453}
9454
9455/*
9456 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9457 * source.
9458 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009459static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009460{
9461 uint32_t val;
9462
9463 val = I915_READ(LCPLL_CTL);
9464
9465 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9466 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9467 return;
9468
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009469 /*
9470 * Make sure we're not on PC8 state before disabling PC8, otherwise
9471 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009472 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009473 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009474
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009475 if (val & LCPLL_POWER_DOWN_ALLOW) {
9476 val &= ~LCPLL_POWER_DOWN_ALLOW;
9477 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009478 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009479 }
9480
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009481 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009482 val |= D_COMP_COMP_FORCE;
9483 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009484 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009485
9486 val = I915_READ(LCPLL_CTL);
9487 val &= ~LCPLL_PLL_DISABLE;
9488 I915_WRITE(LCPLL_CTL, val);
9489
9490 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9491 DRM_ERROR("LCPLL not locked yet\n");
9492
9493 if (val & LCPLL_CD_SOURCE_FCLK) {
9494 val = I915_READ(LCPLL_CTL);
9495 val &= ~LCPLL_CD_SOURCE_FCLK;
9496 I915_WRITE(LCPLL_CTL, val);
9497
9498 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9499 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9500 DRM_ERROR("Switching back to LCPLL failed\n");
9501 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009502
Mika Kuoppala59bad942015-01-16 11:34:40 +02009503 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009504 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009505}
9506
Paulo Zanoni765dab672014-03-07 20:08:18 -03009507/*
9508 * Package states C8 and deeper are really deep PC states that can only be
9509 * reached when all the devices on the system allow it, so even if the graphics
9510 * device allows PC8+, it doesn't mean the system will actually get to these
9511 * states. Our driver only allows PC8+ when going into runtime PM.
9512 *
9513 * The requirements for PC8+ are that all the outputs are disabled, the power
9514 * well is disabled and most interrupts are disabled, and these are also
9515 * requirements for runtime PM. When these conditions are met, we manually do
9516 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9517 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9518 * hang the machine.
9519 *
9520 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9521 * the state of some registers, so when we come back from PC8+ we need to
9522 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9523 * need to take care of the registers kept by RC6. Notice that this happens even
9524 * if we don't put the device in PCI D3 state (which is what currently happens
9525 * because of the runtime PM support).
9526 *
9527 * For more, read "Display Sequences for Package C8" on the hardware
9528 * documentation.
9529 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009530void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009531{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009532 struct drm_device *dev = dev_priv->dev;
9533 uint32_t val;
9534
Paulo Zanonic67a4702013-08-19 13:18:09 -03009535 DRM_DEBUG_KMS("Enabling package C8+\n");
9536
Paulo Zanonic67a4702013-08-19 13:18:09 -03009537 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9538 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9539 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9540 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9541 }
9542
9543 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009544 hsw_disable_lcpll(dev_priv, true, true);
9545}
9546
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009547void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009548{
9549 struct drm_device *dev = dev_priv->dev;
9550 uint32_t val;
9551
Paulo Zanonic67a4702013-08-19 13:18:09 -03009552 DRM_DEBUG_KMS("Disabling package C8+\n");
9553
9554 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009555 lpt_init_pch_refclk(dev);
9556
9557 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9558 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9559 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9560 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9561 }
9562
9563 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009564}
9565
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009566static void broxton_modeset_global_resources(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309567{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009568 struct drm_device *dev = old_state->dev;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309569 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009570 int max_pixclk = intel_mode_max_pixclk(dev, NULL);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309571 int req_cdclk;
9572
9573 /* see the comment in valleyview_modeset_global_resources */
9574 if (WARN_ON(max_pixclk < 0))
9575 return;
9576
9577 req_cdclk = broxton_calc_cdclk(dev_priv, max_pixclk);
9578
9579 if (req_cdclk != dev_priv->cdclk_freq)
9580 broxton_set_cdclk(dev, req_cdclk);
9581}
9582
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009583/* compute the max rate for new configuration */
9584static int ilk_max_pixel_rate(struct drm_i915_private *dev_priv)
9585{
9586 struct drm_device *dev = dev_priv->dev;
9587 struct intel_crtc *intel_crtc;
9588 struct drm_crtc *crtc;
9589 int max_pixel_rate = 0;
9590 int pixel_rate;
9591
9592 for_each_crtc(dev, crtc) {
9593 if (!crtc->state->enable)
9594 continue;
9595
9596 intel_crtc = to_intel_crtc(crtc);
9597 pixel_rate = ilk_pipe_pixel_rate(intel_crtc->config);
9598
9599 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
9600 if (IS_BROADWELL(dev) && intel_crtc->config->ips_enabled)
9601 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9602
9603 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9604 }
9605
9606 return max_pixel_rate;
9607}
9608
9609static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9610{
9611 struct drm_i915_private *dev_priv = dev->dev_private;
9612 uint32_t val, data;
9613 int ret;
9614
9615 if (WARN((I915_READ(LCPLL_CTL) &
9616 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9617 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9618 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9619 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9620 "trying to change cdclk frequency with cdclk not enabled\n"))
9621 return;
9622
9623 mutex_lock(&dev_priv->rps.hw_lock);
9624 ret = sandybridge_pcode_write(dev_priv,
9625 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9626 mutex_unlock(&dev_priv->rps.hw_lock);
9627 if (ret) {
9628 DRM_ERROR("failed to inform pcode about cdclk change\n");
9629 return;
9630 }
9631
9632 val = I915_READ(LCPLL_CTL);
9633 val |= LCPLL_CD_SOURCE_FCLK;
9634 I915_WRITE(LCPLL_CTL, val);
9635
9636 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9637 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9638 DRM_ERROR("Switching to FCLK failed\n");
9639
9640 val = I915_READ(LCPLL_CTL);
9641 val &= ~LCPLL_CLK_FREQ_MASK;
9642
9643 switch (cdclk) {
9644 case 450000:
9645 val |= LCPLL_CLK_FREQ_450;
9646 data = 0;
9647 break;
9648 case 540000:
9649 val |= LCPLL_CLK_FREQ_54O_BDW;
9650 data = 1;
9651 break;
9652 case 337500:
9653 val |= LCPLL_CLK_FREQ_337_5_BDW;
9654 data = 2;
9655 break;
9656 case 675000:
9657 val |= LCPLL_CLK_FREQ_675_BDW;
9658 data = 3;
9659 break;
9660 default:
9661 WARN(1, "invalid cdclk frequency\n");
9662 return;
9663 }
9664
9665 I915_WRITE(LCPLL_CTL, val);
9666
9667 val = I915_READ(LCPLL_CTL);
9668 val &= ~LCPLL_CD_SOURCE_FCLK;
9669 I915_WRITE(LCPLL_CTL, val);
9670
9671 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9672 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9673 DRM_ERROR("Switching back to LCPLL failed\n");
9674
9675 mutex_lock(&dev_priv->rps.hw_lock);
9676 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9677 mutex_unlock(&dev_priv->rps.hw_lock);
9678
9679 intel_update_cdclk(dev);
9680
9681 WARN(cdclk != dev_priv->cdclk_freq,
9682 "cdclk requested %d kHz but got %d kHz\n",
9683 cdclk, dev_priv->cdclk_freq);
9684}
9685
9686static int broadwell_calc_cdclk(struct drm_i915_private *dev_priv,
9687 int max_pixel_rate)
9688{
9689 int cdclk;
9690
9691 /*
9692 * FIXME should also account for plane ratio
9693 * once 64bpp pixel formats are supported.
9694 */
9695 if (max_pixel_rate > 540000)
9696 cdclk = 675000;
9697 else if (max_pixel_rate > 450000)
9698 cdclk = 540000;
9699 else if (max_pixel_rate > 337500)
9700 cdclk = 450000;
9701 else
9702 cdclk = 337500;
9703
9704 /*
9705 * FIXME move the cdclk caclulation to
9706 * compute_config() so we can fail gracegully.
9707 */
9708 if (cdclk > dev_priv->max_cdclk_freq) {
9709 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9710 cdclk, dev_priv->max_cdclk_freq);
9711 cdclk = dev_priv->max_cdclk_freq;
9712 }
9713
9714 return cdclk;
9715}
9716
9717static int broadwell_modeset_global_pipes(struct drm_atomic_state *state)
9718{
9719 struct drm_i915_private *dev_priv = to_i915(state->dev);
9720 struct drm_crtc *crtc;
9721 struct drm_crtc_state *crtc_state;
9722 int max_pixclk = ilk_max_pixel_rate(dev_priv);
9723 int cdclk, i;
9724
9725 cdclk = broadwell_calc_cdclk(dev_priv, max_pixclk);
9726
9727 if (cdclk == dev_priv->cdclk_freq)
9728 return 0;
9729
9730 /* add all active pipes to the state */
9731 for_each_crtc(state->dev, crtc) {
9732 if (!crtc->state->enable)
9733 continue;
9734
9735 crtc_state = drm_atomic_get_crtc_state(state, crtc);
9736 if (IS_ERR(crtc_state))
9737 return PTR_ERR(crtc_state);
9738 }
9739
9740 /* disable/enable all currently active pipes while we change cdclk */
9741 for_each_crtc_in_state(state, crtc, crtc_state, i)
9742 if (crtc_state->enable)
9743 crtc_state->mode_changed = true;
9744
9745 return 0;
9746}
9747
9748static void broadwell_modeset_global_resources(struct drm_atomic_state *state)
9749{
9750 struct drm_device *dev = state->dev;
9751 struct drm_i915_private *dev_priv = dev->dev_private;
9752 int max_pixel_rate = ilk_max_pixel_rate(dev_priv);
9753 int req_cdclk = broadwell_calc_cdclk(dev_priv, max_pixel_rate);
9754
9755 if (req_cdclk != dev_priv->cdclk_freq)
9756 broadwell_set_cdclk(dev, req_cdclk);
9757}
9758
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009759static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9760 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009761{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009762 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009763 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009764
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009765 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009766
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009767 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009768}
9769
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309770static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9771 enum port port,
9772 struct intel_crtc_state *pipe_config)
9773{
9774 switch (port) {
9775 case PORT_A:
9776 pipe_config->ddi_pll_sel = SKL_DPLL0;
9777 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9778 break;
9779 case PORT_B:
9780 pipe_config->ddi_pll_sel = SKL_DPLL1;
9781 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9782 break;
9783 case PORT_C:
9784 pipe_config->ddi_pll_sel = SKL_DPLL2;
9785 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9786 break;
9787 default:
9788 DRM_ERROR("Incorrect port type\n");
9789 }
9790}
9791
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009792static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9793 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009794 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009795{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009796 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009797
9798 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9799 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9800
9801 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009802 case SKL_DPLL0:
9803 /*
9804 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9805 * of the shared DPLL framework and thus needs to be read out
9806 * separately
9807 */
9808 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9809 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9810 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009811 case SKL_DPLL1:
9812 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9813 break;
9814 case SKL_DPLL2:
9815 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9816 break;
9817 case SKL_DPLL3:
9818 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9819 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009820 }
9821}
9822
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009823static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9824 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009825 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009826{
9827 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9828
9829 switch (pipe_config->ddi_pll_sel) {
9830 case PORT_CLK_SEL_WRPLL1:
9831 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9832 break;
9833 case PORT_CLK_SEL_WRPLL2:
9834 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9835 break;
9836 }
9837}
9838
Daniel Vetter26804af2014-06-25 22:01:55 +03009839static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009840 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009841{
9842 struct drm_device *dev = crtc->base.dev;
9843 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009844 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009845 enum port port;
9846 uint32_t tmp;
9847
9848 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9849
9850 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9851
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009852 if (IS_SKYLAKE(dev))
9853 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309854 else if (IS_BROXTON(dev))
9855 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009856 else
9857 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009858
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009859 if (pipe_config->shared_dpll >= 0) {
9860 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9861
9862 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9863 &pipe_config->dpll_hw_state));
9864 }
9865
Daniel Vetter26804af2014-06-25 22:01:55 +03009866 /*
9867 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9868 * DDI E. So just check whether this pipe is wired to DDI E and whether
9869 * the PCH transcoder is on.
9870 */
Damien Lespiauca370452013-12-03 13:56:24 +00009871 if (INTEL_INFO(dev)->gen < 9 &&
9872 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009873 pipe_config->has_pch_encoder = true;
9874
9875 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9876 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9877 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9878
9879 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9880 }
9881}
9882
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009883static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009884 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009885{
9886 struct drm_device *dev = crtc->base.dev;
9887 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009888 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009889 uint32_t tmp;
9890
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009891 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009892 POWER_DOMAIN_PIPE(crtc->pipe)))
9893 return false;
9894
Daniel Vettere143a212013-07-04 12:01:15 +02009895 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009896 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9897
Daniel Vettereccb1402013-05-22 00:50:22 +02009898 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9899 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9900 enum pipe trans_edp_pipe;
9901 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9902 default:
9903 WARN(1, "unknown pipe linked to edp transcoder\n");
9904 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9905 case TRANS_DDI_EDP_INPUT_A_ON:
9906 trans_edp_pipe = PIPE_A;
9907 break;
9908 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9909 trans_edp_pipe = PIPE_B;
9910 break;
9911 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9912 trans_edp_pipe = PIPE_C;
9913 break;
9914 }
9915
9916 if (trans_edp_pipe == crtc->pipe)
9917 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9918 }
9919
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009920 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009921 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009922 return false;
9923
Daniel Vettereccb1402013-05-22 00:50:22 +02009924 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009925 if (!(tmp & PIPECONF_ENABLE))
9926 return false;
9927
Daniel Vetter26804af2014-06-25 22:01:55 +03009928 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009929
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009930 intel_get_pipe_timings(crtc, pipe_config);
9931
Chandra Kondurua1b22782015-04-07 15:28:45 -07009932 if (INTEL_INFO(dev)->gen >= 9) {
9933 skl_init_scalers(dev, crtc, pipe_config);
9934 }
9935
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009936 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009937
9938 if (INTEL_INFO(dev)->gen >= 9) {
9939 pipe_config->scaler_state.scaler_id = -1;
9940 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9941 }
9942
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009943 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009944 if (INTEL_INFO(dev)->gen == 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009945 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009946 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009947 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009948 else
9949 MISSING_CASE(INTEL_INFO(dev)->gen);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009950 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009951
Jesse Barnese59150d2014-01-07 13:30:45 -08009952 if (IS_HASWELL(dev))
9953 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9954 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009955
Clint Taylorebb69c92014-09-30 10:30:22 -07009956 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9957 pipe_config->pixel_multiplier =
9958 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9959 } else {
9960 pipe_config->pixel_multiplier = 1;
9961 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009962
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009963 return true;
9964}
9965
Chris Wilson560b85b2010-08-07 11:01:38 +01009966static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9967{
9968 struct drm_device *dev = crtc->dev;
9969 struct drm_i915_private *dev_priv = dev->dev_private;
9970 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009971 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009972
Ville Syrjälädc41c152014-08-13 11:57:05 +03009973 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009974 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9975 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009976 unsigned int stride = roundup_pow_of_two(width) * 4;
9977
9978 switch (stride) {
9979 default:
9980 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9981 width, stride);
9982 stride = 256;
9983 /* fallthrough */
9984 case 256:
9985 case 512:
9986 case 1024:
9987 case 2048:
9988 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009989 }
9990
Ville Syrjälädc41c152014-08-13 11:57:05 +03009991 cntl |= CURSOR_ENABLE |
9992 CURSOR_GAMMA_ENABLE |
9993 CURSOR_FORMAT_ARGB |
9994 CURSOR_STRIDE(stride);
9995
9996 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009997 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009998
Ville Syrjälädc41c152014-08-13 11:57:05 +03009999 if (intel_crtc->cursor_cntl != 0 &&
10000 (intel_crtc->cursor_base != base ||
10001 intel_crtc->cursor_size != size ||
10002 intel_crtc->cursor_cntl != cntl)) {
10003 /* On these chipsets we can only modify the base/size/stride
10004 * whilst the cursor is disabled.
10005 */
10006 I915_WRITE(_CURACNTR, 0);
10007 POSTING_READ(_CURACNTR);
10008 intel_crtc->cursor_cntl = 0;
10009 }
10010
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010011 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +030010012 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010013 intel_crtc->cursor_base = base;
10014 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010015
10016 if (intel_crtc->cursor_size != size) {
10017 I915_WRITE(CURSIZE, size);
10018 intel_crtc->cursor_size = size;
10019 }
10020
Chris Wilson4b0e3332014-05-30 16:35:26 +030010021 if (intel_crtc->cursor_cntl != cntl) {
10022 I915_WRITE(_CURACNTR, cntl);
10023 POSTING_READ(_CURACNTR);
10024 intel_crtc->cursor_cntl = cntl;
10025 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010026}
10027
10028static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
10029{
10030 struct drm_device *dev = crtc->dev;
10031 struct drm_i915_private *dev_priv = dev->dev_private;
10032 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10033 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010034 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +010010035
Chris Wilson4b0e3332014-05-30 16:35:26 +030010036 cntl = 0;
10037 if (base) {
10038 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -080010039 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010040 case 64:
10041 cntl |= CURSOR_MODE_64_ARGB_AX;
10042 break;
10043 case 128:
10044 cntl |= CURSOR_MODE_128_ARGB_AX;
10045 break;
10046 case 256:
10047 cntl |= CURSOR_MODE_256_ARGB_AX;
10048 break;
10049 default:
Matt Roper3dd512f2015-02-27 10:12:00 -080010050 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010051 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010052 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010053 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010054
10055 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
10056 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +010010057 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010058
Matt Roper8e7d6882015-01-21 16:35:41 -080010059 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010060 cntl |= CURSOR_ROTATE_180;
10061
Chris Wilson4b0e3332014-05-30 16:35:26 +030010062 if (intel_crtc->cursor_cntl != cntl) {
10063 I915_WRITE(CURCNTR(pipe), cntl);
10064 POSTING_READ(CURCNTR(pipe));
10065 intel_crtc->cursor_cntl = cntl;
10066 }
10067
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010068 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010069 I915_WRITE(CURBASE(pipe), base);
10070 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010071
10072 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010073}
10074
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010075/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010076static void intel_crtc_update_cursor(struct drm_crtc *crtc,
10077 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010078{
10079 struct drm_device *dev = crtc->dev;
10080 struct drm_i915_private *dev_priv = dev->dev_private;
10081 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10082 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -070010083 int x = crtc->cursor_x;
10084 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010085 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010086
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010087 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010088 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010089
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010090 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010091 base = 0;
10092
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010093 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010094 base = 0;
10095
10096 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -080010097 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010098 base = 0;
10099
10100 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10101 x = -x;
10102 }
10103 pos |= x << CURSOR_X_SHIFT;
10104
10105 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -080010106 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010107 base = 0;
10108
10109 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10110 y = -y;
10111 }
10112 pos |= y << CURSOR_Y_SHIFT;
10113
Chris Wilson4b0e3332014-05-30 16:35:26 +030010114 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010115 return;
10116
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010117 I915_WRITE(CURPOS(pipe), pos);
10118
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010119 /* ILK+ do this automagically */
10120 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -080010121 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -080010122 base += (intel_crtc->base.cursor->state->crtc_h *
10123 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010124 }
10125
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010126 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010127 i845_update_cursor(crtc, base);
10128 else
10129 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010130}
10131
Ville Syrjälädc41c152014-08-13 11:57:05 +030010132static bool cursor_size_ok(struct drm_device *dev,
10133 uint32_t width, uint32_t height)
10134{
10135 if (width == 0 || height == 0)
10136 return false;
10137
10138 /*
10139 * 845g/865g are special in that they are only limited by
10140 * the width of their cursors, the height is arbitrary up to
10141 * the precision of the register. Everything else requires
10142 * square cursors, limited to a few power-of-two sizes.
10143 */
10144 if (IS_845G(dev) || IS_I865G(dev)) {
10145 if ((width & 63) != 0)
10146 return false;
10147
10148 if (width > (IS_845G(dev) ? 64 : 512))
10149 return false;
10150
10151 if (height > 1023)
10152 return false;
10153 } else {
10154 switch (width | height) {
10155 case 256:
10156 case 128:
10157 if (IS_GEN2(dev))
10158 return false;
10159 case 64:
10160 break;
10161 default:
10162 return false;
10163 }
10164 }
10165
10166 return true;
10167}
10168
Jesse Barnes79e53942008-11-07 14:24:08 -080010169static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010170 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010171{
James Simmons72034252010-08-03 01:33:19 +010010172 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010173 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010174
James Simmons72034252010-08-03 01:33:19 +010010175 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010176 intel_crtc->lut_r[i] = red[i] >> 8;
10177 intel_crtc->lut_g[i] = green[i] >> 8;
10178 intel_crtc->lut_b[i] = blue[i] >> 8;
10179 }
10180
10181 intel_crtc_load_lut(crtc);
10182}
10183
Jesse Barnes79e53942008-11-07 14:24:08 -080010184/* VESA 640x480x72Hz mode to set on the pipe */
10185static struct drm_display_mode load_detect_mode = {
10186 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10187 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10188};
10189
Daniel Vettera8bb6812014-02-10 18:00:39 +010010190struct drm_framebuffer *
10191__intel_framebuffer_create(struct drm_device *dev,
10192 struct drm_mode_fb_cmd2 *mode_cmd,
10193 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010194{
10195 struct intel_framebuffer *intel_fb;
10196 int ret;
10197
10198 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10199 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010200 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +010010201 return ERR_PTR(-ENOMEM);
10202 }
10203
10204 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010205 if (ret)
10206 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010207
10208 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010209err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010210 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010211 kfree(intel_fb);
10212
10213 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010214}
10215
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010216static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010217intel_framebuffer_create(struct drm_device *dev,
10218 struct drm_mode_fb_cmd2 *mode_cmd,
10219 struct drm_i915_gem_object *obj)
10220{
10221 struct drm_framebuffer *fb;
10222 int ret;
10223
10224 ret = i915_mutex_lock_interruptible(dev);
10225 if (ret)
10226 return ERR_PTR(ret);
10227 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10228 mutex_unlock(&dev->struct_mutex);
10229
10230 return fb;
10231}
10232
Chris Wilsond2dff872011-04-19 08:36:26 +010010233static u32
10234intel_framebuffer_pitch_for_width(int width, int bpp)
10235{
10236 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10237 return ALIGN(pitch, 64);
10238}
10239
10240static u32
10241intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10242{
10243 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010244 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010245}
10246
10247static struct drm_framebuffer *
10248intel_framebuffer_create_for_mode(struct drm_device *dev,
10249 struct drm_display_mode *mode,
10250 int depth, int bpp)
10251{
10252 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010253 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010254
10255 obj = i915_gem_alloc_object(dev,
10256 intel_framebuffer_size_for_mode(mode, bpp));
10257 if (obj == NULL)
10258 return ERR_PTR(-ENOMEM);
10259
10260 mode_cmd.width = mode->hdisplay;
10261 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010262 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10263 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010264 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010265
10266 return intel_framebuffer_create(dev, &mode_cmd, obj);
10267}
10268
10269static struct drm_framebuffer *
10270mode_fits_in_fbdev(struct drm_device *dev,
10271 struct drm_display_mode *mode)
10272{
Daniel Vetter4520f532013-10-09 09:18:51 +020010273#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +010010274 struct drm_i915_private *dev_priv = dev->dev_private;
10275 struct drm_i915_gem_object *obj;
10276 struct drm_framebuffer *fb;
10277
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010278 if (!dev_priv->fbdev)
10279 return NULL;
10280
10281 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010282 return NULL;
10283
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010284 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010285 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010286
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010287 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010288 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10289 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010290 return NULL;
10291
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010292 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010293 return NULL;
10294
10295 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010296#else
10297 return NULL;
10298#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010299}
10300
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010301static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10302 struct drm_crtc *crtc,
10303 struct drm_display_mode *mode,
10304 struct drm_framebuffer *fb,
10305 int x, int y)
10306{
10307 struct drm_plane_state *plane_state;
10308 int hdisplay, vdisplay;
10309 int ret;
10310
10311 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10312 if (IS_ERR(plane_state))
10313 return PTR_ERR(plane_state);
10314
10315 if (mode)
10316 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10317 else
10318 hdisplay = vdisplay = 0;
10319
10320 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10321 if (ret)
10322 return ret;
10323 drm_atomic_set_fb_for_plane(plane_state, fb);
10324 plane_state->crtc_x = 0;
10325 plane_state->crtc_y = 0;
10326 plane_state->crtc_w = hdisplay;
10327 plane_state->crtc_h = vdisplay;
10328 plane_state->src_x = x << 16;
10329 plane_state->src_y = y << 16;
10330 plane_state->src_w = hdisplay << 16;
10331 plane_state->src_h = vdisplay << 16;
10332
10333 return 0;
10334}
10335
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010336bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010337 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010338 struct intel_load_detect_pipe *old,
10339 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010340{
10341 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010342 struct intel_encoder *intel_encoder =
10343 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010344 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010345 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010346 struct drm_crtc *crtc = NULL;
10347 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010348 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010349 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010350 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010351 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010352 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010353 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010354
Chris Wilsond2dff872011-04-19 08:36:26 +010010355 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010356 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010357 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010358
Rob Clark51fd3712013-11-19 12:10:12 -050010359retry:
10360 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10361 if (ret)
10362 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010363
Jesse Barnes79e53942008-11-07 14:24:08 -080010364 /*
10365 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010366 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010367 * - if the connector already has an assigned crtc, use it (but make
10368 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010369 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010370 * - try to find the first unused crtc that can drive this connector,
10371 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010372 */
10373
10374 /* See if we already have a CRTC for this connector */
10375 if (encoder->crtc) {
10376 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010377
Rob Clark51fd3712013-11-19 12:10:12 -050010378 ret = drm_modeset_lock(&crtc->mutex, ctx);
10379 if (ret)
10380 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010381 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10382 if (ret)
10383 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +010010384
Daniel Vetter24218aa2012-08-12 19:27:11 +020010385 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010386 old->load_detect_temp = false;
10387
10388 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010389 if (connector->dpms != DRM_MODE_DPMS_ON)
10390 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010391
Chris Wilson71731882011-04-19 23:10:58 +010010392 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010393 }
10394
10395 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010396 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010397 i++;
10398 if (!(encoder->possible_crtcs & (1 << i)))
10399 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010400 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010401 continue;
10402 /* This can occur when applying the pipe A quirk on resume. */
10403 if (to_intel_crtc(possible_crtc)->new_enabled)
10404 continue;
10405
10406 crtc = possible_crtc;
10407 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010408 }
10409
10410 /*
10411 * If we didn't find an unused CRTC, don't use any.
10412 */
10413 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010414 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -050010415 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -080010416 }
10417
Rob Clark51fd3712013-11-19 12:10:12 -050010418 ret = drm_modeset_lock(&crtc->mutex, ctx);
10419 if (ret)
10420 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010421 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10422 if (ret)
10423 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +020010424 intel_encoder->new_crtc = to_intel_crtc(crtc);
10425 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010426
10427 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010428 intel_crtc->new_enabled = true;
Daniel Vetter24218aa2012-08-12 19:27:11 +020010429 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010430 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010431 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010432
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010433 state = drm_atomic_state_alloc(dev);
10434 if (!state)
10435 return false;
10436
10437 state->acquire_ctx = ctx;
10438
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010439 connector_state = drm_atomic_get_connector_state(state, connector);
10440 if (IS_ERR(connector_state)) {
10441 ret = PTR_ERR(connector_state);
10442 goto fail;
10443 }
10444
10445 connector_state->crtc = crtc;
10446 connector_state->best_encoder = &intel_encoder->base;
10447
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010448 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10449 if (IS_ERR(crtc_state)) {
10450 ret = PTR_ERR(crtc_state);
10451 goto fail;
10452 }
10453
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010454 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010455
Chris Wilson64927112011-04-20 07:25:26 +010010456 if (!mode)
10457 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010458
Chris Wilsond2dff872011-04-19 08:36:26 +010010459 /* We need a framebuffer large enough to accommodate all accesses
10460 * that the plane may generate whilst we perform load detection.
10461 * We can not rely on the fbcon either being present (we get called
10462 * during its initialisation to detect all boot displays, or it may
10463 * not even exist) or that it is large enough to satisfy the
10464 * requested mode.
10465 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010466 fb = mode_fits_in_fbdev(dev, mode);
10467 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010468 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010469 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10470 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010471 } else
10472 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010473 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010474 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010475 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010476 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010477
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010478 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10479 if (ret)
10480 goto fail;
10481
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010482 drm_mode_copy(&crtc_state->base.mode, mode);
10483
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020010484 if (intel_set_mode(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010485 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010486 if (old->release_fb)
10487 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010488 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010489 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010490 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010491
Jesse Barnes79e53942008-11-07 14:24:08 -080010492 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010493 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010494 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010495
10496 fail:
Matt Roper83d65732015-02-25 13:12:16 -080010497 intel_crtc->new_enabled = crtc->state->enable;
Rob Clark51fd3712013-11-19 12:10:12 -050010498fail_unlock:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010499 drm_atomic_state_free(state);
10500 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010501
Rob Clark51fd3712013-11-19 12:10:12 -050010502 if (ret == -EDEADLK) {
10503 drm_modeset_backoff(ctx);
10504 goto retry;
10505 }
10506
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010507 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010508}
10509
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010510void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010511 struct intel_load_detect_pipe *old,
10512 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010513{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010514 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010515 struct intel_encoder *intel_encoder =
10516 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010517 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010518 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010519 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010520 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010521 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010522 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010523 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010524
Chris Wilsond2dff872011-04-19 08:36:26 +010010525 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010526 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010527 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010528
Chris Wilson8261b192011-04-19 23:18:09 +010010529 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010530 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010531 if (!state)
10532 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010533
10534 state->acquire_ctx = ctx;
10535
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010536 connector_state = drm_atomic_get_connector_state(state, connector);
10537 if (IS_ERR(connector_state))
10538 goto fail;
10539
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010540 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10541 if (IS_ERR(crtc_state))
10542 goto fail;
10543
Daniel Vetterfc303102012-07-09 10:40:58 +020010544 to_intel_connector(connector)->new_encoder = NULL;
10545 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010546 intel_crtc->new_enabled = false;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010547
10548 connector_state->best_encoder = NULL;
10549 connector_state->crtc = NULL;
10550
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010551 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010552
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010553 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10554 0, 0);
10555 if (ret)
10556 goto fail;
10557
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020010558 ret = intel_set_mode(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010559 if (ret)
10560 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010561
Daniel Vetter36206362012-12-10 20:42:17 +010010562 if (old->release_fb) {
10563 drm_framebuffer_unregister_private(old->release_fb);
10564 drm_framebuffer_unreference(old->release_fb);
10565 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010566
Chris Wilson0622a532011-04-21 09:32:11 +010010567 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010568 }
10569
Eric Anholtc751ce42010-03-25 11:48:48 -070010570 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010571 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10572 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010573
10574 return;
10575fail:
10576 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10577 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010578}
10579
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010580static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010581 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010582{
10583 struct drm_i915_private *dev_priv = dev->dev_private;
10584 u32 dpll = pipe_config->dpll_hw_state.dpll;
10585
10586 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010587 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010588 else if (HAS_PCH_SPLIT(dev))
10589 return 120000;
10590 else if (!IS_GEN2(dev))
10591 return 96000;
10592 else
10593 return 48000;
10594}
10595
Jesse Barnes79e53942008-11-07 14:24:08 -080010596/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010597static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010598 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010599{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010600 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010601 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010602 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010603 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010604 u32 fp;
10605 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010606 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010607
10608 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010609 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010610 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010611 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010612
10613 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010614 if (IS_PINEVIEW(dev)) {
10615 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10616 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010617 } else {
10618 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10619 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10620 }
10621
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010622 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010623 if (IS_PINEVIEW(dev))
10624 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10625 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010626 else
10627 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010628 DPLL_FPA01_P1_POST_DIV_SHIFT);
10629
10630 switch (dpll & DPLL_MODE_MASK) {
10631 case DPLLB_MODE_DAC_SERIAL:
10632 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10633 5 : 10;
10634 break;
10635 case DPLLB_MODE_LVDS:
10636 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10637 7 : 14;
10638 break;
10639 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010640 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010641 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010642 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010643 }
10644
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010645 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010646 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010647 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010648 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010649 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010650 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010651 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010652
10653 if (is_lvds) {
10654 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10655 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010656
10657 if (lvds & LVDS_CLKB_POWER_UP)
10658 clock.p2 = 7;
10659 else
10660 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010661 } else {
10662 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10663 clock.p1 = 2;
10664 else {
10665 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10666 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10667 }
10668 if (dpll & PLL_P2_DIVIDE_BY_4)
10669 clock.p2 = 4;
10670 else
10671 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010672 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010673
10674 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010675 }
10676
Ville Syrjälä18442d02013-09-13 16:00:08 +030010677 /*
10678 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010679 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010680 * encoder's get_config() function.
10681 */
10682 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010683}
10684
Ville Syrjälä6878da02013-09-13 15:59:11 +030010685int intel_dotclock_calculate(int link_freq,
10686 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010687{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010688 /*
10689 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010690 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010691 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010692 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010693 *
10694 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010695 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010696 */
10697
Ville Syrjälä6878da02013-09-13 15:59:11 +030010698 if (!m_n->link_n)
10699 return 0;
10700
10701 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10702}
10703
Ville Syrjälä18442d02013-09-13 16:00:08 +030010704static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010705 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010706{
10707 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010708
10709 /* read out port_clock from the DPLL */
10710 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010711
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010712 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010713 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010714 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010715 * agree once we know their relationship in the encoder's
10716 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010717 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010718 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010719 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10720 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010721}
10722
10723/** Returns the currently programmed mode of the given pipe. */
10724struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10725 struct drm_crtc *crtc)
10726{
Jesse Barnes548f2452011-02-17 10:40:53 -080010727 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010728 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010729 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010730 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010731 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010732 int htot = I915_READ(HTOTAL(cpu_transcoder));
10733 int hsync = I915_READ(HSYNC(cpu_transcoder));
10734 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10735 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010736 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010737
10738 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10739 if (!mode)
10740 return NULL;
10741
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010742 /*
10743 * Construct a pipe_config sufficient for getting the clock info
10744 * back out of crtc_clock_get.
10745 *
10746 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10747 * to use a real value here instead.
10748 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010749 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010750 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010751 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10752 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10753 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010754 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10755
Ville Syrjälä773ae032013-09-23 17:48:20 +030010756 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010757 mode->hdisplay = (htot & 0xffff) + 1;
10758 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10759 mode->hsync_start = (hsync & 0xffff) + 1;
10760 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10761 mode->vdisplay = (vtot & 0xffff) + 1;
10762 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10763 mode->vsync_start = (vsync & 0xffff) + 1;
10764 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10765
10766 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010767
10768 return mode;
10769}
10770
Jesse Barnes652c3932009-08-17 13:31:43 -070010771static void intel_decrease_pllclock(struct drm_crtc *crtc)
10772{
10773 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010774 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -070010775 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070010776
Sonika Jindalbaff2962014-07-22 11:16:35 +053010777 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -070010778 return;
10779
10780 if (!dev_priv->lvds_downclock_avail)
10781 return;
10782
10783 /*
10784 * Since this is called by a timer, we should never get here in
10785 * the manual case.
10786 */
10787 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +010010788 int pipe = intel_crtc->pipe;
10789 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +020010790 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +010010791
Zhao Yakui44d98a62009-10-09 11:39:40 +080010792 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -070010793
Sean Paul8ac5a6d2012-02-13 13:14:51 -050010794 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -070010795
Chris Wilson074b5e12012-05-02 12:07:06 +010010796 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -070010797 dpll |= DISPLAY_RATE_SELECT_FPA1;
10798 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010799 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -070010800 dpll = I915_READ(dpll_reg);
10801 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +080010802 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -070010803 }
10804
10805}
10806
Chris Wilsonf047e392012-07-21 12:31:41 +010010807void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010808{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010809 struct drm_i915_private *dev_priv = dev->dev_private;
10810
Chris Wilsonf62a0072014-02-21 17:55:39 +000010811 if (dev_priv->mm.busy)
10812 return;
10813
Paulo Zanoni43694d62014-03-07 20:08:08 -030010814 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010815 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010816 if (INTEL_INFO(dev)->gen >= 6)
10817 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010818 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010819}
10820
10821void intel_mark_idle(struct drm_device *dev)
10822{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010823 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010824 struct drm_crtc *crtc;
10825
Chris Wilsonf62a0072014-02-21 17:55:39 +000010826 if (!dev_priv->mm.busy)
10827 return;
10828
10829 dev_priv->mm.busy = false;
10830
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010831 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -070010832 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +000010833 continue;
10834
10835 intel_decrease_pllclock(crtc);
10836 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010837
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010838 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010839 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010840
Paulo Zanoni43694d62014-03-07 20:08:08 -030010841 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010842}
10843
Jesse Barnes79e53942008-11-07 14:24:08 -080010844static void intel_crtc_destroy(struct drm_crtc *crtc)
10845{
10846 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010847 struct drm_device *dev = crtc->dev;
10848 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010849
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010850 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010851 work = intel_crtc->unpin_work;
10852 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010853 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010854
10855 if (work) {
10856 cancel_work_sync(&work->work);
10857 kfree(work);
10858 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010859
10860 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010861
Jesse Barnes79e53942008-11-07 14:24:08 -080010862 kfree(intel_crtc);
10863}
10864
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010865static void intel_unpin_work_fn(struct work_struct *__work)
10866{
10867 struct intel_unpin_work *work =
10868 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010869 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +020010870 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010871
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010872 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000010873 intel_unpin_fb_obj(work->old_fb, work->crtc->primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010874 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010875
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020010876 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +000010877
10878 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010879 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010880 mutex_unlock(&dev->struct_mutex);
10881
Daniel Vetterf99d7062014-06-19 16:01:59 +020010882 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilson89ed88b2015-02-16 14:31:49 +000010883 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010884
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010885 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
10886 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
10887
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010888 kfree(work);
10889}
10890
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010891static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010892 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010893{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010894 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10895 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010896 unsigned long flags;
10897
10898 /* Ignore early vblank irqs */
10899 if (intel_crtc == NULL)
10900 return;
10901
Daniel Vetterf3260382014-09-15 14:55:23 +020010902 /*
10903 * This is called both by irq handlers and the reset code (to complete
10904 * lost pageflips) so needs the full irqsave spinlocks.
10905 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010906 spin_lock_irqsave(&dev->event_lock, flags);
10907 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010908
10909 /* Ensure we don't miss a work->pending update ... */
10910 smp_rmb();
10911
10912 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010913 spin_unlock_irqrestore(&dev->event_lock, flags);
10914 return;
10915 }
10916
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010917 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010918
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010919 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010920}
10921
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010922void intel_finish_page_flip(struct drm_device *dev, int pipe)
10923{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010924 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010925 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10926
Mario Kleiner49b14a52010-12-09 07:00:07 +010010927 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010928}
10929
10930void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10931{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010932 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010933 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10934
Mario Kleiner49b14a52010-12-09 07:00:07 +010010935 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010936}
10937
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010938/* Is 'a' after or equal to 'b'? */
10939static bool g4x_flip_count_after_eq(u32 a, u32 b)
10940{
10941 return !((a - b) & 0x80000000);
10942}
10943
10944static bool page_flip_finished(struct intel_crtc *crtc)
10945{
10946 struct drm_device *dev = crtc->base.dev;
10947 struct drm_i915_private *dev_priv = dev->dev_private;
10948
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010949 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10950 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10951 return true;
10952
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010953 /*
10954 * The relevant registers doen't exist on pre-ctg.
10955 * As the flip done interrupt doesn't trigger for mmio
10956 * flips on gmch platforms, a flip count check isn't
10957 * really needed there. But since ctg has the registers,
10958 * include it in the check anyway.
10959 */
10960 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10961 return true;
10962
10963 /*
10964 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10965 * used the same base address. In that case the mmio flip might
10966 * have completed, but the CS hasn't even executed the flip yet.
10967 *
10968 * A flip count check isn't enough as the CS might have updated
10969 * the base address just after start of vblank, but before we
10970 * managed to process the interrupt. This means we'd complete the
10971 * CS flip too soon.
10972 *
10973 * Combining both checks should get us a good enough result. It may
10974 * still happen that the CS flip has been executed, but has not
10975 * yet actually completed. But in case the base address is the same
10976 * anyway, we don't really care.
10977 */
10978 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10979 crtc->unpin_work->gtt_offset &&
10980 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10981 crtc->unpin_work->flip_count);
10982}
10983
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010984void intel_prepare_page_flip(struct drm_device *dev, int plane)
10985{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010986 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010987 struct intel_crtc *intel_crtc =
10988 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10989 unsigned long flags;
10990
Daniel Vetterf3260382014-09-15 14:55:23 +020010991
10992 /*
10993 * This is called both by irq handlers and the reset code (to complete
10994 * lost pageflips) so needs the full irqsave spinlocks.
10995 *
10996 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010997 * generate a page-flip completion irq, i.e. every modeset
10998 * is also accompanied by a spurious intel_prepare_page_flip().
10999 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011000 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011001 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000011002 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011003 spin_unlock_irqrestore(&dev->event_lock, flags);
11004}
11005
Robin Schroereba905b2014-05-18 02:24:50 +020011006static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011007{
11008 /* Ensure that the work item is consistent when activating it ... */
11009 smp_wmb();
11010 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
11011 /* and that it is marked active as soon as the irq could fire. */
11012 smp_wmb();
11013}
11014
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011015static int intel_gen2_queue_flip(struct drm_device *dev,
11016 struct drm_crtc *crtc,
11017 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011018 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011019 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011020 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011021{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011022 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011023 u32 flip_mask;
11024 int ret;
11025
Daniel Vetter6d90c952012-04-26 23:28:05 +020011026 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011027 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011028 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011029
11030 /* Can't queue multiple flips, so wait for the previous
11031 * one to finish before executing the next.
11032 */
11033 if (intel_crtc->plane)
11034 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11035 else
11036 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011037 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11038 intel_ring_emit(ring, MI_NOOP);
11039 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11040 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11041 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011042 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011043 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000011044
11045 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010011046 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011047 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011048}
11049
11050static int intel_gen3_queue_flip(struct drm_device *dev,
11051 struct drm_crtc *crtc,
11052 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011053 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011054 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011055 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011056{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011057 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011058 u32 flip_mask;
11059 int ret;
11060
Daniel Vetter6d90c952012-04-26 23:28:05 +020011061 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011062 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011063 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011064
11065 if (intel_crtc->plane)
11066 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11067 else
11068 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011069 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11070 intel_ring_emit(ring, MI_NOOP);
11071 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11072 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11073 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011074 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011075 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011076
Chris Wilsone7d841c2012-12-03 11:36:30 +000011077 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010011078 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011079 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011080}
11081
11082static int intel_gen4_queue_flip(struct drm_device *dev,
11083 struct drm_crtc *crtc,
11084 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011085 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011086 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011087 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011088{
11089 struct drm_i915_private *dev_priv = dev->dev_private;
11090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11091 uint32_t pf, pipesrc;
11092 int ret;
11093
Daniel Vetter6d90c952012-04-26 23:28:05 +020011094 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011095 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011096 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011097
11098 /* i965+ uses the linear or tiled offsets from the
11099 * Display Registers (which do not change across a page-flip)
11100 * so we need only reprogram the base address.
11101 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020011102 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11103 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11104 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011105 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011106 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011107
11108 /* XXX Enabling the panel-fitter across page-flip is so far
11109 * untested on non-native modes, so ignore it for now.
11110 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11111 */
11112 pf = 0;
11113 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011114 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011115
11116 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010011117 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011118 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011119}
11120
11121static int intel_gen6_queue_flip(struct drm_device *dev,
11122 struct drm_crtc *crtc,
11123 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011124 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011125 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011126 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011127{
11128 struct drm_i915_private *dev_priv = dev->dev_private;
11129 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11130 uint32_t pf, pipesrc;
11131 int ret;
11132
Daniel Vetter6d90c952012-04-26 23:28:05 +020011133 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011134 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011135 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011136
Daniel Vetter6d90c952012-04-26 23:28:05 +020011137 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11138 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11139 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011140 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011141
Chris Wilson99d9acd2012-04-17 20:37:00 +010011142 /* Contrary to the suggestions in the documentation,
11143 * "Enable Panel Fitter" does not seem to be required when page
11144 * flipping with a non-native mode, and worse causes a normal
11145 * modeset to fail.
11146 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11147 */
11148 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011149 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011150 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011151
11152 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010011153 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011154 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011155}
11156
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011157static int intel_gen7_queue_flip(struct drm_device *dev,
11158 struct drm_crtc *crtc,
11159 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011160 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011161 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011162 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011163{
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011164 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011165 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011166 int len, ret;
11167
Robin Schroereba905b2014-05-18 02:24:50 +020011168 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011169 case PLANE_A:
11170 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11171 break;
11172 case PLANE_B:
11173 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11174 break;
11175 case PLANE_C:
11176 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11177 break;
11178 default:
11179 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011180 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011181 }
11182
Chris Wilsonffe74d72013-08-26 20:58:12 +010011183 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011184 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011185 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011186 /*
11187 * On Gen 8, SRM is now taking an extra dword to accommodate
11188 * 48bits addresses, and we need a NOOP for the batch size to
11189 * stay even.
11190 */
11191 if (IS_GEN8(dev))
11192 len += 2;
11193 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011194
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011195 /*
11196 * BSpec MI_DISPLAY_FLIP for IVB:
11197 * "The full packet must be contained within the same cache line."
11198 *
11199 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11200 * cacheline, if we ever start emitting more commands before
11201 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11202 * then do the cacheline alignment, and finally emit the
11203 * MI_DISPLAY_FLIP.
11204 */
11205 ret = intel_ring_cacheline_align(ring);
11206 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011207 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011208
Chris Wilsonffe74d72013-08-26 20:58:12 +010011209 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011210 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011211 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011212
Chris Wilsonffe74d72013-08-26 20:58:12 +010011213 /* Unmask the flip-done completion message. Note that the bspec says that
11214 * we should do this for both the BCS and RCS, and that we must not unmask
11215 * more than one flip event at any time (or ensure that one flip message
11216 * can be sent by waiting for flip-done prior to queueing new flips).
11217 * Experimentation says that BCS works despite DERRMR masking all
11218 * flip-done completion events and that unmasking all planes at once
11219 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11220 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11221 */
11222 if (ring->id == RCS) {
11223 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11224 intel_ring_emit(ring, DERRMR);
11225 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11226 DERRMR_PIPEB_PRI_FLIP_DONE |
11227 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011228 if (IS_GEN8(dev))
11229 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
11230 MI_SRM_LRM_GLOBAL_GTT);
11231 else
11232 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
11233 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011234 intel_ring_emit(ring, DERRMR);
11235 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011236 if (IS_GEN8(dev)) {
11237 intel_ring_emit(ring, 0);
11238 intel_ring_emit(ring, MI_NOOP);
11239 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011240 }
11241
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011242 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011243 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011244 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011245 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011246
11247 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010011248 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011249 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011250}
11251
Sourab Gupta84c33a62014-06-02 16:47:17 +053011252static bool use_mmio_flip(struct intel_engine_cs *ring,
11253 struct drm_i915_gem_object *obj)
11254{
11255 /*
11256 * This is not being used for older platforms, because
11257 * non-availability of flip done interrupt forces us to use
11258 * CS flips. Older platforms derive flip done using some clever
11259 * tricks involving the flip_pending status bits and vblank irqs.
11260 * So using MMIO flips there would disrupt this mechanism.
11261 */
11262
Chris Wilson8e09bf82014-07-08 10:40:30 +010011263 if (ring == NULL)
11264 return true;
11265
Sourab Gupta84c33a62014-06-02 16:47:17 +053011266 if (INTEL_INFO(ring->dev)->gen < 5)
11267 return false;
11268
11269 if (i915.use_mmio_flip < 0)
11270 return false;
11271 else if (i915.use_mmio_flip > 0)
11272 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011273 else if (i915.enable_execlists)
11274 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011275 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011276 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011277}
11278
Damien Lespiauff944562014-11-20 14:58:16 +000011279static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
11280{
11281 struct drm_device *dev = intel_crtc->base.dev;
11282 struct drm_i915_private *dev_priv = dev->dev_private;
11283 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011284 const enum pipe pipe = intel_crtc->pipe;
11285 u32 ctl, stride;
11286
11287 ctl = I915_READ(PLANE_CTL(pipe, 0));
11288 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011289 switch (fb->modifier[0]) {
11290 case DRM_FORMAT_MOD_NONE:
11291 break;
11292 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011293 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011294 break;
11295 case I915_FORMAT_MOD_Y_TILED:
11296 ctl |= PLANE_CTL_TILED_Y;
11297 break;
11298 case I915_FORMAT_MOD_Yf_TILED:
11299 ctl |= PLANE_CTL_TILED_YF;
11300 break;
11301 default:
11302 MISSING_CASE(fb->modifier[0]);
11303 }
Damien Lespiauff944562014-11-20 14:58:16 +000011304
11305 /*
11306 * The stride is either expressed as a multiple of 64 bytes chunks for
11307 * linear buffers or in number of tiles for tiled buffers.
11308 */
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011309 stride = fb->pitches[0] /
11310 intel_fb_stride_alignment(dev, fb->modifier[0],
11311 fb->pixel_format);
Damien Lespiauff944562014-11-20 14:58:16 +000011312
11313 /*
11314 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11315 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11316 */
11317 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11318 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11319
11320 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
11321 POSTING_READ(PLANE_SURF(pipe, 0));
11322}
11323
11324static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011325{
11326 struct drm_device *dev = intel_crtc->base.dev;
11327 struct drm_i915_private *dev_priv = dev->dev_private;
11328 struct intel_framebuffer *intel_fb =
11329 to_intel_framebuffer(intel_crtc->base.primary->fb);
11330 struct drm_i915_gem_object *obj = intel_fb->obj;
11331 u32 dspcntr;
11332 u32 reg;
11333
Sourab Gupta84c33a62014-06-02 16:47:17 +053011334 reg = DSPCNTR(intel_crtc->plane);
11335 dspcntr = I915_READ(reg);
11336
Damien Lespiauc5d97472014-10-25 00:11:11 +010011337 if (obj->tiling_mode != I915_TILING_NONE)
11338 dspcntr |= DISPPLANE_TILED;
11339 else
11340 dspcntr &= ~DISPPLANE_TILED;
11341
Sourab Gupta84c33a62014-06-02 16:47:17 +053011342 I915_WRITE(reg, dspcntr);
11343
11344 I915_WRITE(DSPSURF(intel_crtc->plane),
11345 intel_crtc->unpin_work->gtt_offset);
11346 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011347
Damien Lespiauff944562014-11-20 14:58:16 +000011348}
11349
11350/*
11351 * XXX: This is the temporary way to update the plane registers until we get
11352 * around to using the usual plane update functions for MMIO flips
11353 */
11354static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
11355{
11356 struct drm_device *dev = intel_crtc->base.dev;
11357 bool atomic_update;
11358 u32 start_vbl_count;
11359
11360 intel_mark_page_flip_active(intel_crtc);
11361
11362 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
11363
11364 if (INTEL_INFO(dev)->gen >= 9)
11365 skl_do_mmio_flip(intel_crtc);
11366 else
11367 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11368 ilk_do_mmio_flip(intel_crtc);
11369
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011370 if (atomic_update)
11371 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011372}
11373
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011374static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011375{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011376 struct intel_mmio_flip *mmio_flip =
11377 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011378
Daniel Vettereed29a52015-05-21 14:21:25 +020011379 if (mmio_flip->req)
11380 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011381 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011382 false, NULL,
11383 &mmio_flip->i915->rps.mmioflips));
Sourab Gupta84c33a62014-06-02 16:47:17 +053011384
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011385 intel_do_mmio_flip(mmio_flip->crtc);
11386
Daniel Vettereed29a52015-05-21 14:21:25 +020011387 i915_gem_request_unreference__unlocked(mmio_flip->req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011388 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011389}
11390
11391static int intel_queue_mmio_flip(struct drm_device *dev,
11392 struct drm_crtc *crtc,
11393 struct drm_framebuffer *fb,
11394 struct drm_i915_gem_object *obj,
11395 struct intel_engine_cs *ring,
11396 uint32_t flags)
11397{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011398 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011399
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011400 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11401 if (mmio_flip == NULL)
11402 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011403
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011404 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011405 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011406 mmio_flip->crtc = to_intel_crtc(crtc);
11407
11408 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11409 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011410
Sourab Gupta84c33a62014-06-02 16:47:17 +053011411 return 0;
11412}
11413
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011414static int intel_default_queue_flip(struct drm_device *dev,
11415 struct drm_crtc *crtc,
11416 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011417 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011418 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011419 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011420{
11421 return -ENODEV;
11422}
11423
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011424static bool __intel_pageflip_stall_check(struct drm_device *dev,
11425 struct drm_crtc *crtc)
11426{
11427 struct drm_i915_private *dev_priv = dev->dev_private;
11428 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11429 struct intel_unpin_work *work = intel_crtc->unpin_work;
11430 u32 addr;
11431
11432 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11433 return true;
11434
11435 if (!work->enable_stall_check)
11436 return false;
11437
11438 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011439 if (work->flip_queued_req &&
11440 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011441 return false;
11442
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011443 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011444 }
11445
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011446 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011447 return false;
11448
11449 /* Potential stall - if we see that the flip has happened,
11450 * assume a missed interrupt. */
11451 if (INTEL_INFO(dev)->gen >= 4)
11452 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11453 else
11454 addr = I915_READ(DSPADDR(intel_crtc->plane));
11455
11456 /* There is a potential issue here with a false positive after a flip
11457 * to the same address. We could address this by checking for a
11458 * non-incrementing frame counter.
11459 */
11460 return addr == work->gtt_offset;
11461}
11462
11463void intel_check_page_flip(struct drm_device *dev, int pipe)
11464{
11465 struct drm_i915_private *dev_priv = dev->dev_private;
11466 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11467 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011468 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011469
Dave Gordon6c51d462015-03-06 15:34:26 +000011470 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011471
11472 if (crtc == NULL)
11473 return;
11474
Daniel Vetterf3260382014-09-15 14:55:23 +020011475 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011476 work = intel_crtc->unpin_work;
11477 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011478 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011479 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011480 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011481 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011482 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011483 if (work != NULL &&
11484 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11485 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011486 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011487}
11488
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011489static int intel_crtc_page_flip(struct drm_crtc *crtc,
11490 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011491 struct drm_pending_vblank_event *event,
11492 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011493{
11494 struct drm_device *dev = crtc->dev;
11495 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011496 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011497 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011498 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011499 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011500 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011501 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011502 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011503 bool mmio_flip;
Chris Wilson52e68632010-08-08 10:15:59 +010011504 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011505
Matt Roper2ff8fde2014-07-08 07:50:07 -070011506 /*
11507 * drm_mode_page_flip_ioctl() should already catch this, but double
11508 * check to be safe. In the future we may enable pageflipping from
11509 * a disabled primary plane.
11510 */
11511 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11512 return -EBUSY;
11513
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011514 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011515 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011516 return -EINVAL;
11517
11518 /*
11519 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11520 * Note that pitch changes could also affect these register.
11521 */
11522 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011523 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11524 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011525 return -EINVAL;
11526
Chris Wilsonf900db42014-02-20 09:26:13 +000011527 if (i915_terminally_wedged(&dev_priv->gpu_error))
11528 goto out_hang;
11529
Daniel Vetterb14c5672013-09-19 12:18:32 +020011530 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011531 if (work == NULL)
11532 return -ENOMEM;
11533
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011534 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011535 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011536 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011537 INIT_WORK(&work->work, intel_unpin_work_fn);
11538
Daniel Vetter87b6b102014-05-15 15:33:46 +020011539 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011540 if (ret)
11541 goto free_work;
11542
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011543 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011544 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011545 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011546 /* Before declaring the flip queue wedged, check if
11547 * the hardware completed the operation behind our backs.
11548 */
11549 if (__intel_pageflip_stall_check(dev, crtc)) {
11550 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11551 page_flip_completed(intel_crtc);
11552 } else {
11553 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011554 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011555
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011556 drm_crtc_vblank_put(crtc);
11557 kfree(work);
11558 return -EBUSY;
11559 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011560 }
11561 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011562 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011563
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011564 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11565 flush_workqueue(dev_priv->wq);
11566
Jesse Barnes75dfca82010-02-10 15:09:44 -080011567 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011568 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011569 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011570
Matt Roperf4510a22014-04-01 15:22:40 -070011571 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011572 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011573
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011574 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011575
Chris Wilson89ed88b2015-02-16 14:31:49 +000011576 ret = i915_mutex_lock_interruptible(dev);
11577 if (ret)
11578 goto cleanup;
11579
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011580 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011581 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011582
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011583 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020011584 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011585
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011586 if (IS_VALLEYVIEW(dev)) {
11587 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011588 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011589 /* vlv: DISPLAY_FLIP fails to change tiling */
11590 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011591 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011592 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011593 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011594 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011595 if (ring == NULL || ring->id != RCS)
11596 ring = &dev_priv->ring[BCS];
11597 } else {
11598 ring = &dev_priv->ring[RCS];
11599 }
11600
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011601 mmio_flip = use_mmio_flip(ring, obj);
11602
11603 /* When using CS flips, we want to emit semaphores between rings.
11604 * However, when using mmio flips we will create a task to do the
11605 * synchronisation, so all we want here is to pin the framebuffer
11606 * into the display plane and skip any waits.
11607 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011608 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011609 crtc->primary->state,
Chris Wilsonb4716182015-04-27 13:41:17 +010011610 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011611 if (ret)
11612 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011613
Tvrtko Ursulin121920f2015-03-23 11:10:37 +000011614 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
11615 + intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011616
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011617 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053011618 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11619 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011620 if (ret)
11621 goto cleanup_unpin;
11622
John Harrisonf06cc1b2014-11-24 18:49:37 +000011623 i915_gem_request_assign(&work->flip_queued_req,
11624 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011625 } else {
Chris Wilsond94b5032015-04-27 13:41:15 +010011626 if (obj->last_write_req) {
11627 ret = i915_gem_check_olr(obj->last_write_req);
11628 if (ret)
11629 goto cleanup_unpin;
11630 }
11631
Sourab Gupta84c33a62014-06-02 16:47:17 +053011632 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011633 page_flip_flags);
11634 if (ret)
11635 goto cleanup_unpin;
11636
John Harrisonf06cc1b2014-11-24 18:49:37 +000011637 i915_gem_request_assign(&work->flip_queued_req,
11638 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011639 }
11640
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011641 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011642 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011643
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011644 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Daniel Vettera071fa02014-06-18 23:28:09 +020011645 INTEL_FRONTBUFFER_PRIMARY(pipe));
11646
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020011647 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +020011648 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011649 mutex_unlock(&dev->struct_mutex);
11650
Jesse Barnese5510fa2010-07-01 16:48:37 -070011651 trace_i915_flip_request(intel_crtc->plane, obj);
11652
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011653 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011654
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011655cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011656 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011657cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011658 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011659 mutex_unlock(&dev->struct_mutex);
11660cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011661 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011662 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011663
Chris Wilson89ed88b2015-02-16 14:31:49 +000011664 drm_gem_object_unreference_unlocked(&obj->base);
11665 drm_framebuffer_unreference(work->old_fb);
11666
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011667 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011668 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011669 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011670
Daniel Vetter87b6b102014-05-15 15:33:46 +020011671 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011672free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011673 kfree(work);
11674
Chris Wilsonf900db42014-02-20 09:26:13 +000011675 if (ret == -EIO) {
11676out_hang:
Matt Roper53a366b2014-12-23 10:41:53 -080011677 ret = intel_plane_restore(primary);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011678 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011679 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011680 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011681 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011682 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011683 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011684 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011685}
11686
Jani Nikula65b38e02015-04-13 11:26:56 +030011687static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011688 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11689 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011690 .atomic_begin = intel_begin_crtc_commit,
11691 .atomic_flush = intel_finish_crtc_commit,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011692};
11693
Daniel Vetter9a935852012-07-05 22:34:27 +020011694/**
11695 * intel_modeset_update_staged_output_state
11696 *
11697 * Updates the staged output configuration state, e.g. after we've read out the
11698 * current hw state.
11699 */
11700static void intel_modeset_update_staged_output_state(struct drm_device *dev)
11701{
Ville Syrjälä76688512014-01-10 11:28:06 +020011702 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011703 struct intel_encoder *encoder;
11704 struct intel_connector *connector;
11705
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011706 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011707 connector->new_encoder =
11708 to_intel_encoder(connector->base.encoder);
11709 }
11710
Damien Lespiaub2784e12014-08-05 11:29:37 +010011711 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011712 encoder->new_crtc =
11713 to_intel_crtc(encoder->base.crtc);
11714 }
Ville Syrjälä76688512014-01-10 11:28:06 +020011715
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011716 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011717 crtc->new_enabled = crtc->base.state->enable;
Ville Syrjälä76688512014-01-10 11:28:06 +020011718 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011719}
11720
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011721/* Transitional helper to copy current connector/encoder state to
11722 * connector->state. This is needed so that code that is partially
11723 * converted to atomic does the right thing.
11724 */
11725static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11726{
11727 struct intel_connector *connector;
11728
11729 for_each_intel_connector(dev, connector) {
11730 if (connector->base.encoder) {
11731 connector->base.state->best_encoder =
11732 connector->base.encoder;
11733 connector->base.state->crtc =
11734 connector->base.encoder->crtc;
11735 } else {
11736 connector->base.state->best_encoder = NULL;
11737 connector->base.state->crtc = NULL;
11738 }
11739 }
11740}
11741
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011742static void
Robin Schroereba905b2014-05-18 02:24:50 +020011743connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011744 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011745{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011746 int bpp = pipe_config->pipe_bpp;
11747
11748 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11749 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011750 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011751
11752 /* Don't use an invalid EDID bpc value */
11753 if (connector->base.display_info.bpc &&
11754 connector->base.display_info.bpc * 3 < bpp) {
11755 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11756 bpp, connector->base.display_info.bpc*3);
11757 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11758 }
11759
11760 /* Clamp bpp to 8 on screens without EDID 1.4 */
11761 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11762 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11763 bpp);
11764 pipe_config->pipe_bpp = 24;
11765 }
11766}
11767
11768static int
11769compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011770 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011771{
11772 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011773 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011774 struct drm_connector *connector;
11775 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011776 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011777
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011778 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011779 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011780 else if (INTEL_INFO(dev)->gen >= 5)
11781 bpp = 12*3;
11782 else
11783 bpp = 8*3;
11784
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011785
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011786 pipe_config->pipe_bpp = bpp;
11787
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011788 state = pipe_config->base.state;
11789
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011790 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011791 for_each_connector_in_state(state, connector, connector_state, i) {
11792 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011793 continue;
11794
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011795 connected_sink_compute_bpp(to_intel_connector(connector),
11796 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011797 }
11798
11799 return bpp;
11800}
11801
Daniel Vetter644db712013-09-19 14:53:58 +020011802static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11803{
11804 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11805 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011806 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011807 mode->crtc_hdisplay, mode->crtc_hsync_start,
11808 mode->crtc_hsync_end, mode->crtc_htotal,
11809 mode->crtc_vdisplay, mode->crtc_vsync_start,
11810 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11811}
11812
Daniel Vetterc0b03412013-05-28 12:05:54 +020011813static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011814 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011815 const char *context)
11816{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011817 struct drm_device *dev = crtc->base.dev;
11818 struct drm_plane *plane;
11819 struct intel_plane *intel_plane;
11820 struct intel_plane_state *state;
11821 struct drm_framebuffer *fb;
11822
11823 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11824 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011825
11826 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11827 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11828 pipe_config->pipe_bpp, pipe_config->dither);
11829 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11830 pipe_config->has_pch_encoder,
11831 pipe_config->fdi_lanes,
11832 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11833 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11834 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011835 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11836 pipe_config->has_dp_encoder,
11837 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11838 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11839 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011840
11841 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
11842 pipe_config->has_dp_encoder,
11843 pipe_config->dp_m2_n2.gmch_m,
11844 pipe_config->dp_m2_n2.gmch_n,
11845 pipe_config->dp_m2_n2.link_m,
11846 pipe_config->dp_m2_n2.link_n,
11847 pipe_config->dp_m2_n2.tu);
11848
Daniel Vetter55072d12014-11-20 16:10:28 +010011849 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11850 pipe_config->has_audio,
11851 pipe_config->has_infoframe);
11852
Daniel Vetterc0b03412013-05-28 12:05:54 +020011853 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011854 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011855 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011856 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11857 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030011858 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011859 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11860 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010011861 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11862 crtc->num_scalers,
11863 pipe_config->scaler_state.scaler_users,
11864 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011865 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11866 pipe_config->gmch_pfit.control,
11867 pipe_config->gmch_pfit.pgm_ratios,
11868 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011869 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020011870 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011871 pipe_config->pch_pfit.size,
11872 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011873 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030011874 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011875
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011876 if (IS_BROXTON(dev)) {
11877 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, "
11878 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
11879 "pll6: 0x%x, pll8: 0x%x, pcsdw12: 0x%x\n",
11880 pipe_config->ddi_pll_sel,
11881 pipe_config->dpll_hw_state.ebb0,
11882 pipe_config->dpll_hw_state.pll0,
11883 pipe_config->dpll_hw_state.pll1,
11884 pipe_config->dpll_hw_state.pll2,
11885 pipe_config->dpll_hw_state.pll3,
11886 pipe_config->dpll_hw_state.pll6,
11887 pipe_config->dpll_hw_state.pll8,
11888 pipe_config->dpll_hw_state.pcsdw12);
11889 } else if (IS_SKYLAKE(dev)) {
11890 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
11891 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
11892 pipe_config->ddi_pll_sel,
11893 pipe_config->dpll_hw_state.ctrl1,
11894 pipe_config->dpll_hw_state.cfgcr1,
11895 pipe_config->dpll_hw_state.cfgcr2);
11896 } else if (HAS_DDI(dev)) {
11897 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
11898 pipe_config->ddi_pll_sel,
11899 pipe_config->dpll_hw_state.wrpll);
11900 } else {
11901 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
11902 "fp0: 0x%x, fp1: 0x%x\n",
11903 pipe_config->dpll_hw_state.dpll,
11904 pipe_config->dpll_hw_state.dpll_md,
11905 pipe_config->dpll_hw_state.fp0,
11906 pipe_config->dpll_hw_state.fp1);
11907 }
11908
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011909 DRM_DEBUG_KMS("planes on this crtc\n");
11910 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
11911 intel_plane = to_intel_plane(plane);
11912 if (intel_plane->pipe != crtc->pipe)
11913 continue;
11914
11915 state = to_intel_plane_state(plane->state);
11916 fb = state->base.fb;
11917 if (!fb) {
11918 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
11919 "disabled, scaler_id = %d\n",
11920 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11921 plane->base.id, intel_plane->pipe,
11922 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
11923 drm_plane_index(plane), state->scaler_id);
11924 continue;
11925 }
11926
11927 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
11928 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11929 plane->base.id, intel_plane->pipe,
11930 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
11931 drm_plane_index(plane));
11932 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
11933 fb->base.id, fb->width, fb->height, fb->pixel_format);
11934 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
11935 state->scaler_id,
11936 state->src.x1 >> 16, state->src.y1 >> 16,
11937 drm_rect_width(&state->src) >> 16,
11938 drm_rect_height(&state->src) >> 16,
11939 state->dst.x1, state->dst.y1,
11940 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
11941 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011942}
11943
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011944static bool encoders_cloneable(const struct intel_encoder *a,
11945 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011946{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011947 /* masks could be asymmetric, so check both ways */
11948 return a == b || (a->cloneable & (1 << b->type) &&
11949 b->cloneable & (1 << a->type));
11950}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011951
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011952static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11953 struct intel_crtc *crtc,
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011954 struct intel_encoder *encoder)
11955{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011956 struct intel_encoder *source_encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011957 struct drm_connector *connector;
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011958 struct drm_connector_state *connector_state;
11959 int i;
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011960
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011961 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011962 if (connector_state->crtc != &crtc->base)
11963 continue;
11964
11965 source_encoder =
11966 to_intel_encoder(connector_state->best_encoder);
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011967 if (!encoders_cloneable(encoder, source_encoder))
11968 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011969 }
11970
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011971 return true;
11972}
11973
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011974static bool check_encoder_cloning(struct drm_atomic_state *state,
11975 struct intel_crtc *crtc)
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011976{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011977 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011978 struct drm_connector *connector;
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011979 struct drm_connector_state *connector_state;
11980 int i;
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011981
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011982 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011983 if (connector_state->crtc != &crtc->base)
11984 continue;
11985
11986 encoder = to_intel_encoder(connector_state->best_encoder);
11987 if (!check_single_encoder_cloning(state, crtc, encoder))
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011988 return false;
11989 }
11990
11991 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011992}
11993
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011994static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011995{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011996 struct drm_device *dev = state->dev;
11997 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011998 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011999 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012000 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012001 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012002
12003 /*
12004 * Walk the connector list instead of the encoder
12005 * list to detect the problem on ddi platforms
12006 * where there's just one encoder per digital port.
12007 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012008 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012009 if (!connector_state->best_encoder)
12010 continue;
12011
12012 encoder = to_intel_encoder(connector_state->best_encoder);
12013
12014 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012015
12016 switch (encoder->type) {
12017 unsigned int port_mask;
12018 case INTEL_OUTPUT_UNKNOWN:
12019 if (WARN_ON(!HAS_DDI(dev)))
12020 break;
12021 case INTEL_OUTPUT_DISPLAYPORT:
12022 case INTEL_OUTPUT_HDMI:
12023 case INTEL_OUTPUT_EDP:
12024 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12025
12026 /* the same port mustn't appear more than once */
12027 if (used_ports & port_mask)
12028 return false;
12029
12030 used_ports |= port_mask;
12031 default:
12032 break;
12033 }
12034 }
12035
12036 return true;
12037}
12038
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012039static void
12040clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12041{
12042 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012043 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012044 struct intel_dpll_hw_state dpll_hw_state;
12045 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012046 uint32_t ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012047
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012048 /* FIXME: before the switch to atomic started, a new pipe_config was
12049 * kzalloc'd. Code that depends on any field being zero should be
12050 * fixed, so that the crtc_state can be safely duplicated. For now,
12051 * only fields that are know to not cause problems are preserved. */
12052
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012053 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012054 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012055 shared_dpll = crtc_state->shared_dpll;
12056 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012057 ddi_pll_sel = crtc_state->ddi_pll_sel;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012058
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012059 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012060
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012061 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012062 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012063 crtc_state->shared_dpll = shared_dpll;
12064 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012065 crtc_state->ddi_pll_sel = ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012066}
12067
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012068static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012069intel_modeset_pipe_config(struct drm_crtc *crtc,
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012070 struct drm_atomic_state *state)
Daniel Vetter7758a112012-07-08 19:40:39 +020012071{
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012072 struct drm_crtc_state *crtc_state;
12073 struct intel_crtc_state *pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020012074 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012075 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012076 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012077 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012078 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012079 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012080
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030012081 if (!check_encoder_cloning(state, to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020012082 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012083 return -EINVAL;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020012084 }
12085
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012086 if (!check_digital_port_conflicts(state)) {
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012087 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012088 return -EINVAL;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012089 }
12090
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012091 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12092 if (WARN_ON(!crtc_state))
12093 return -EINVAL;
12094
12095 pipe_config = to_intel_crtc_state(crtc_state);
12096
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012097 /*
12098 * XXX: Add all connectors to make the crtc state match the encoders.
12099 */
12100 if (!needs_modeset(&pipe_config->base)) {
12101 ret = drm_atomic_add_affected_connectors(state, crtc);
12102 if (ret)
12103 return ret;
12104 }
12105
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012106 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012107
Daniel Vettere143a212013-07-04 12:01:15 +020012108 pipe_config->cpu_transcoder =
12109 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012110
Imre Deak2960bc92013-07-30 13:36:32 +030012111 /*
12112 * Sanitize sync polarity flags based on requested ones. If neither
12113 * positive or negative polarity is requested, treat this as meaning
12114 * negative polarity.
12115 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012116 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012117 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012118 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012119
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012120 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012121 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012122 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012123
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012124 /* Compute a starting value for pipe_config->pipe_bpp taking the source
12125 * plane pixel format and any sink constraints into account. Returns the
12126 * source plane bpp so that dithering can be selected on mismatches
12127 * after encoders and crtc also have had their say. */
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012128 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12129 pipe_config);
12130 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012131 goto fail;
12132
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012133 /*
12134 * Determine the real pipe dimensions. Note that stereo modes can
12135 * increase the actual pipe size due to the frame doubling and
12136 * insertion of additional space for blanks between the frame. This
12137 * is stored in the crtc timings. We use the requested mode to do this
12138 * computation to clearly distinguish it from the adjusted mode, which
12139 * can be changed by the connectors in the below retry loop.
12140 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012141 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012142 &pipe_config->pipe_src_w,
12143 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012144
Daniel Vettere29c22c2013-02-21 00:00:16 +010012145encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012146 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012147 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012148 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012149
Daniel Vetter135c81b2013-07-21 21:37:09 +020012150 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012151 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12152 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012153
Daniel Vetter7758a112012-07-08 19:40:39 +020012154 /* Pass our mode to the connectors and the CRTC to give them a chance to
12155 * adjust it according to limitations or connector properties, and also
12156 * a chance to reject the mode entirely.
12157 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012158 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012159 if (connector_state->crtc != crtc)
12160 continue;
12161
12162 encoder = to_intel_encoder(connector_state->best_encoder);
12163
Daniel Vetterefea6e82013-07-21 21:36:59 +020012164 if (!(encoder->compute_config(encoder, pipe_config))) {
12165 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012166 goto fail;
12167 }
12168 }
12169
Daniel Vetterff9a6752013-06-01 17:16:21 +020012170 /* Set default port clock if not overwritten by the encoder. Needs to be
12171 * done afterwards in case the encoder adjusts the mode. */
12172 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012173 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012174 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012175
Daniel Vettera43f6e02013-06-07 23:10:32 +020012176 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012177 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012178 DRM_DEBUG_KMS("CRTC fixup failed\n");
12179 goto fail;
12180 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012181
12182 if (ret == RETRY) {
12183 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12184 ret = -EINVAL;
12185 goto fail;
12186 }
12187
12188 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12189 retry = false;
12190 goto encoder_retry;
12191 }
12192
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012193 pipe_config->dither = pipe_config->pipe_bpp != base_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012194 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012195 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012196
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012197 /* Check if we need to force a modeset */
12198 if (pipe_config->has_audio !=
Maarten Lankhorst85a96e72015-06-01 12:49:53 +020012199 to_intel_crtc_state(crtc->state)->has_audio) {
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012200 pipe_config->base.mode_changed = true;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +020012201 ret = drm_atomic_add_affected_planes(state, crtc);
12202 }
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012203
12204 /*
12205 * Note we have an issue here with infoframes: current code
12206 * only updates them on the full mode set path per hw
12207 * requirements. So here we should be checking for any
12208 * required changes and forcing a mode set.
12209 */
Daniel Vetter7758a112012-07-08 19:40:39 +020012210fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012211 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012212}
12213
Daniel Vetterea9d7582012-07-10 10:42:52 +020012214static bool intel_crtc_in_use(struct drm_crtc *crtc)
12215{
12216 struct drm_encoder *encoder;
12217 struct drm_device *dev = crtc->dev;
12218
12219 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
12220 if (encoder->crtc == crtc)
12221 return true;
12222
12223 return false;
12224}
12225
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012226static void
12227intel_modeset_update_state(struct drm_atomic_state *state)
12228{
12229 struct drm_device *dev = state->dev;
Daniel Vetterba41c0de2014-11-03 15:04:55 +010012230 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012231 struct intel_encoder *intel_encoder;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012232 struct drm_crtc *crtc;
12233 struct drm_crtc_state *crtc_state;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012234 struct drm_connector *connector;
12235
Daniel Vetterba41c0de2014-11-03 15:04:55 +010012236 intel_shared_dpll_commit(dev_priv);
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012237 drm_atomic_helper_swap_state(state->dev, state);
Daniel Vetterba41c0de2014-11-03 15:04:55 +010012238
Damien Lespiaub2784e12014-08-05 11:29:37 +010012239 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020012240 if (!intel_encoder->base.crtc)
12241 continue;
12242
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012243 crtc = intel_encoder->base.crtc;
12244 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12245 if (!crtc_state || !needs_modeset(crtc->state))
12246 continue;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012247
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012248 intel_encoder->connectors_active = false;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012249 }
12250
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012251 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
12252 intel_modeset_update_staged_output_state(state->dev);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012253
Ville Syrjälä76688512014-01-10 11:28:06 +020012254 /* Double check state. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012255 for_each_crtc(dev, crtc) {
12256 WARN_ON(crtc->state->enable != intel_crtc_in_use(crtc));
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012257
12258 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012259 }
12260
12261 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
12262 if (!connector->encoder || !connector->encoder->crtc)
12263 continue;
12264
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012265 crtc = connector->encoder->crtc;
12266 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12267 if (!crtc_state || !needs_modeset(crtc->state))
12268 continue;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012269
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012270 if (crtc->state->active) {
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012271 struct drm_property *dpms_property =
12272 dev->mode_config.dpms_property;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012273
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012274 connector->dpms = DRM_MODE_DPMS_ON;
12275 drm_object_property_set_value(&connector->base, dpms_property, DRM_MODE_DPMS_ON);
Daniel Vetter68d34722012-09-06 22:08:35 +020012276
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012277 intel_encoder = to_intel_encoder(connector->encoder);
12278 intel_encoder->connectors_active = true;
12279 } else
12280 connector->dpms = DRM_MODE_DPMS_OFF;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012281 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012282}
12283
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012284static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012285{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012286 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012287
12288 if (clock1 == clock2)
12289 return true;
12290
12291 if (!clock1 || !clock2)
12292 return false;
12293
12294 diff = abs(clock1 - clock2);
12295
12296 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12297 return true;
12298
12299 return false;
12300}
12301
Daniel Vetter25c5b262012-07-08 22:08:04 +020012302#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12303 list_for_each_entry((intel_crtc), \
12304 &(dev)->mode_config.crtc_list, \
12305 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012306 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012307
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012308static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012309intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012310 struct intel_crtc_state *current_config,
12311 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012312{
Daniel Vetter66e985c2013-06-05 13:34:20 +020012313#define PIPE_CONF_CHECK_X(name) \
12314 if (current_config->name != pipe_config->name) { \
12315 DRM_ERROR("mismatch in " #name " " \
12316 "(expected 0x%08x, found 0x%08x)\n", \
12317 current_config->name, \
12318 pipe_config->name); \
12319 return false; \
12320 }
12321
Daniel Vetter08a24032013-04-19 11:25:34 +020012322#define PIPE_CONF_CHECK_I(name) \
12323 if (current_config->name != pipe_config->name) { \
12324 DRM_ERROR("mismatch in " #name " " \
12325 "(expected %i, found %i)\n", \
12326 current_config->name, \
12327 pipe_config->name); \
12328 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012329 }
12330
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012331/* This is required for BDW+ where there is only one set of registers for
12332 * switching between high and low RR.
12333 * This macro can be used whenever a comparison has to be made between one
12334 * hw state and multiple sw state variables.
12335 */
12336#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12337 if ((current_config->name != pipe_config->name) && \
12338 (current_config->alt_name != pipe_config->name)) { \
12339 DRM_ERROR("mismatch in " #name " " \
12340 "(expected %i or %i, found %i)\n", \
12341 current_config->name, \
12342 current_config->alt_name, \
12343 pipe_config->name); \
12344 return false; \
12345 }
12346
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012347#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12348 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070012349 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012350 "(expected %i, found %i)\n", \
12351 current_config->name & (mask), \
12352 pipe_config->name & (mask)); \
12353 return false; \
12354 }
12355
Ville Syrjälä5e550652013-09-06 23:29:07 +030012356#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12357 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
12358 DRM_ERROR("mismatch in " #name " " \
12359 "(expected %i, found %i)\n", \
12360 current_config->name, \
12361 pipe_config->name); \
12362 return false; \
12363 }
12364
Daniel Vetterbb760062013-06-06 14:55:52 +020012365#define PIPE_CONF_QUIRK(quirk) \
12366 ((current_config->quirks | pipe_config->quirks) & (quirk))
12367
Daniel Vettereccb1402013-05-22 00:50:22 +020012368 PIPE_CONF_CHECK_I(cpu_transcoder);
12369
Daniel Vetter08a24032013-04-19 11:25:34 +020012370 PIPE_CONF_CHECK_I(has_pch_encoder);
12371 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020012372 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
12373 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
12374 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
12375 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
12376 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020012377
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012378 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012379
12380 if (INTEL_INFO(dev)->gen < 8) {
12381 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
12382 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
12383 PIPE_CONF_CHECK_I(dp_m_n.link_m);
12384 PIPE_CONF_CHECK_I(dp_m_n.link_n);
12385 PIPE_CONF_CHECK_I(dp_m_n.tu);
12386
12387 if (current_config->has_drrs) {
12388 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
12389 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
12390 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
12391 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
12392 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
12393 }
12394 } else {
12395 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
12396 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
12397 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
12398 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
12399 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
12400 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012401
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012402 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12403 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12404 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12405 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12406 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12407 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012408
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012409 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12410 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12411 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12412 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12413 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12414 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012415
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012416 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020012417 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012418 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12419 IS_VALLEYVIEW(dev))
12420 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012421 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012422
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012423 PIPE_CONF_CHECK_I(has_audio);
12424
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012425 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012426 DRM_MODE_FLAG_INTERLACE);
12427
Daniel Vetterbb760062013-06-06 14:55:52 +020012428 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012429 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012430 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012431 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012432 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012433 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012434 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012435 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012436 DRM_MODE_FLAG_NVSYNC);
12437 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012438
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012439 PIPE_CONF_CHECK_I(pipe_src_w);
12440 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012441
Daniel Vetter99535992014-04-13 12:00:33 +020012442 /*
12443 * FIXME: BIOS likes to set up a cloned config with lvds+external
12444 * screen. Since we don't yet re-compute the pipe config when moving
12445 * just the lvds port away to another pipe the sw tracking won't match.
12446 *
12447 * Proper atomic modesets with recomputed global state will fix this.
12448 * Until then just don't check gmch state for inherited modes.
12449 */
12450 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
12451 PIPE_CONF_CHECK_I(gmch_pfit.control);
12452 /* pfit ratios are autocomputed by the hw on gen4+ */
12453 if (INTEL_INFO(dev)->gen < 4)
12454 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
12455 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
12456 }
12457
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012458 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12459 if (current_config->pch_pfit.enabled) {
12460 PIPE_CONF_CHECK_I(pch_pfit.pos);
12461 PIPE_CONF_CHECK_I(pch_pfit.size);
12462 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012463
Chandra Kondurua1b22782015-04-07 15:28:45 -070012464 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12465
Jesse Barnese59150d2014-01-07 13:30:45 -080012466 /* BDW+ don't expose a synchronous way to read the state */
12467 if (IS_HASWELL(dev))
12468 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012469
Ville Syrjälä282740f2013-09-04 18:30:03 +030012470 PIPE_CONF_CHECK_I(double_wide);
12471
Daniel Vetter26804af2014-06-25 22:01:55 +030012472 PIPE_CONF_CHECK_X(ddi_pll_sel);
12473
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012474 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012475 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012476 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012477 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12478 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012479 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012480 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12481 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12482 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012483
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012484 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12485 PIPE_CONF_CHECK_I(pipe_bpp);
12486
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012487 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012488 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012489
Daniel Vetter66e985c2013-06-05 13:34:20 +020012490#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012491#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012492#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012493#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012494#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012495#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012496
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012497 return true;
12498}
12499
Damien Lespiau08db6652014-11-04 17:06:52 +000012500static void check_wm_state(struct drm_device *dev)
12501{
12502 struct drm_i915_private *dev_priv = dev->dev_private;
12503 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12504 struct intel_crtc *intel_crtc;
12505 int plane;
12506
12507 if (INTEL_INFO(dev)->gen < 9)
12508 return;
12509
12510 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12511 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12512
12513 for_each_intel_crtc(dev, intel_crtc) {
12514 struct skl_ddb_entry *hw_entry, *sw_entry;
12515 const enum pipe pipe = intel_crtc->pipe;
12516
12517 if (!intel_crtc->active)
12518 continue;
12519
12520 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012521 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012522 hw_entry = &hw_ddb.plane[pipe][plane];
12523 sw_entry = &sw_ddb->plane[pipe][plane];
12524
12525 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12526 continue;
12527
12528 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12529 "(expected (%u,%u), found (%u,%u))\n",
12530 pipe_name(pipe), plane + 1,
12531 sw_entry->start, sw_entry->end,
12532 hw_entry->start, hw_entry->end);
12533 }
12534
12535 /* cursor */
12536 hw_entry = &hw_ddb.cursor[pipe];
12537 sw_entry = &sw_ddb->cursor[pipe];
12538
12539 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12540 continue;
12541
12542 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12543 "(expected (%u,%u), found (%u,%u))\n",
12544 pipe_name(pipe),
12545 sw_entry->start, sw_entry->end,
12546 hw_entry->start, hw_entry->end);
12547 }
12548}
12549
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012550static void
12551check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012552{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012553 struct intel_connector *connector;
12554
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012555 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012556 /* This also checks the encoder/connector hw state with the
12557 * ->get_hw_state callbacks. */
12558 intel_connector_check_state(connector);
12559
Rob Clarke2c719b2014-12-15 13:56:32 -050012560 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012561 "connector's staged encoder doesn't match current encoder\n");
12562 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012563}
12564
12565static void
12566check_encoder_state(struct drm_device *dev)
12567{
12568 struct intel_encoder *encoder;
12569 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012570
Damien Lespiaub2784e12014-08-05 11:29:37 +010012571 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012572 bool enabled = false;
12573 bool active = false;
12574 enum pipe pipe, tracked_pipe;
12575
12576 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12577 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012578 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012579
Rob Clarke2c719b2014-12-15 13:56:32 -050012580 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012581 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012582 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012583 "encoder's active_connectors set, but no crtc\n");
12584
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012585 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012586 if (connector->base.encoder != &encoder->base)
12587 continue;
12588 enabled = true;
12589 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
12590 active = true;
12591 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012592 /*
12593 * for MST connectors if we unplug the connector is gone
12594 * away but the encoder is still connected to a crtc
12595 * until a modeset happens in response to the hotplug.
12596 */
12597 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
12598 continue;
12599
Rob Clarke2c719b2014-12-15 13:56:32 -050012600 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012601 "encoder's enabled state mismatch "
12602 "(expected %i, found %i)\n",
12603 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050012604 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012605 "active encoder with no crtc\n");
12606
Rob Clarke2c719b2014-12-15 13:56:32 -050012607 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012608 "encoder's computed active state doesn't match tracked active state "
12609 "(expected %i, found %i)\n", active, encoder->connectors_active);
12610
12611 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050012612 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012613 "encoder's hw state doesn't match sw tracking "
12614 "(expected %i, found %i)\n",
12615 encoder->connectors_active, active);
12616
12617 if (!encoder->base.crtc)
12618 continue;
12619
12620 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050012621 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012622 "active encoder's pipe doesn't match"
12623 "(expected %i, found %i)\n",
12624 tracked_pipe, pipe);
12625
12626 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012627}
12628
12629static void
12630check_crtc_state(struct drm_device *dev)
12631{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012632 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012633 struct intel_crtc *crtc;
12634 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012635 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012636
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012637 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012638 bool enabled = false;
12639 bool active = false;
12640
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012641 memset(&pipe_config, 0, sizeof(pipe_config));
12642
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012643 DRM_DEBUG_KMS("[CRTC:%d]\n",
12644 crtc->base.base.id);
12645
Matt Roper83d65732015-02-25 13:12:16 -080012646 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012647 "active crtc, but not enabled in sw tracking\n");
12648
Damien Lespiaub2784e12014-08-05 11:29:37 +010012649 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012650 if (encoder->base.crtc != &crtc->base)
12651 continue;
12652 enabled = true;
12653 if (encoder->connectors_active)
12654 active = true;
12655 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020012656
Rob Clarke2c719b2014-12-15 13:56:32 -050012657 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012658 "crtc's computed active state doesn't match tracked active state "
12659 "(expected %i, found %i)\n", active, crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080012660 I915_STATE_WARN(enabled != crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012661 "crtc's computed enabled state doesn't match tracked enabled state "
Matt Roper83d65732015-02-25 13:12:16 -080012662 "(expected %i, found %i)\n", enabled,
12663 crtc->base.state->enable);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012664
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012665 active = dev_priv->display.get_pipe_config(crtc,
12666 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020012667
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012668 /* hw state is inconsistent with the pipe quirk */
12669 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12670 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020012671 active = crtc->active;
12672
Damien Lespiaub2784e12014-08-05 11:29:37 +010012673 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030012674 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020012675 if (encoder->base.crtc != &crtc->base)
12676 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010012677 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020012678 encoder->get_config(encoder, &pipe_config);
12679 }
12680
Rob Clarke2c719b2014-12-15 13:56:32 -050012681 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012682 "crtc active state doesn't match with hw state "
12683 "(expected %i, found %i)\n", crtc->active, active);
12684
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012685 I915_STATE_WARN(crtc->active != crtc->base.state->active,
12686 "transitional active state does not match atomic hw state "
12687 "(expected %i, found %i)\n", crtc->base.state->active, crtc->active);
12688
Daniel Vetterc0b03412013-05-28 12:05:54 +020012689 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012690 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012691 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020012692 intel_dump_pipe_config(crtc, &pipe_config,
12693 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012694 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012695 "[sw state]");
12696 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012697 }
12698}
12699
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012700static void
12701check_shared_dpll_state(struct drm_device *dev)
12702{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012703 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012704 struct intel_crtc *crtc;
12705 struct intel_dpll_hw_state dpll_hw_state;
12706 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012707
12708 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12709 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12710 int enabled_crtcs = 0, active_crtcs = 0;
12711 bool active;
12712
12713 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12714
12715 DRM_DEBUG_KMS("%s\n", pll->name);
12716
12717 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12718
Rob Clarke2c719b2014-12-15 13:56:32 -050012719 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012720 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012721 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012722 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012723 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012724 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012725 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012726 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012727 "pll on state mismatch (expected %i, found %i)\n",
12728 pll->on, active);
12729
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012730 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012731 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012732 enabled_crtcs++;
12733 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12734 active_crtcs++;
12735 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012736 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012737 "pll active crtcs mismatch (expected %i, found %i)\n",
12738 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012739 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012740 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012741 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012742
Rob Clarke2c719b2014-12-15 13:56:32 -050012743 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012744 sizeof(dpll_hw_state)),
12745 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012746 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012747}
12748
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012749void
12750intel_modeset_check_state(struct drm_device *dev)
12751{
Damien Lespiau08db6652014-11-04 17:06:52 +000012752 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012753 check_connector_state(dev);
12754 check_encoder_state(dev);
12755 check_crtc_state(dev);
12756 check_shared_dpll_state(dev);
12757}
12758
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012759void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012760 int dotclock)
12761{
12762 /*
12763 * FDI already provided one idea for the dotclock.
12764 * Yell if the encoder disagrees.
12765 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012766 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012767 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012768 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012769}
12770
Ville Syrjälä80715b22014-05-15 20:23:23 +030012771static void update_scanline_offset(struct intel_crtc *crtc)
12772{
12773 struct drm_device *dev = crtc->base.dev;
12774
12775 /*
12776 * The scanline counter increments at the leading edge of hsync.
12777 *
12778 * On most platforms it starts counting from vtotal-1 on the
12779 * first active line. That means the scanline counter value is
12780 * always one less than what we would expect. Ie. just after
12781 * start of vblank, which also occurs at start of hsync (on the
12782 * last active line), the scanline counter will read vblank_start-1.
12783 *
12784 * On gen2 the scanline counter starts counting from 1 instead
12785 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12786 * to keep the value positive), instead of adding one.
12787 *
12788 * On HSW+ the behaviour of the scanline counter depends on the output
12789 * type. For DP ports it behaves like most other platforms, but on HDMI
12790 * there's an extra 1 line difference. So we need to add two instead of
12791 * one to the value.
12792 */
12793 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012794 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012795 int vtotal;
12796
12797 vtotal = mode->crtc_vtotal;
12798 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12799 vtotal /= 2;
12800
12801 crtc->scanline_offset = vtotal - 1;
12802 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012803 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012804 crtc->scanline_offset = 2;
12805 } else
12806 crtc->scanline_offset = 1;
12807}
12808
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012809static int
12810intel_modeset_compute_config(struct drm_atomic_state *state)
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012811{
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012812 struct drm_crtc *crtc;
12813 struct drm_crtc_state *crtc_state;
12814 int ret, i;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012815
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012816 ret = drm_atomic_helper_check_modeset(state->dev, state);
12817 if (ret)
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012818 return ret;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012819
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012820 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12821 if (!crtc_state->enable &&
12822 WARN_ON(crtc_state->active))
12823 crtc_state->active = false;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012824
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012825 if (!crtc_state->enable)
12826 continue;
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012827
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012828 ret = intel_modeset_pipe_config(crtc, state);
12829 if (ret)
12830 return ret;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012831
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012832 intel_dump_pipe_config(to_intel_crtc(crtc),
12833 to_intel_crtc_state(crtc_state),
12834 "[modeset]");
12835 }
Ander Conselvan de Oliveiradb7542d2015-03-20 16:18:04 +020012836
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012837 return drm_atomic_helper_check_planes(state->dev, state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012838}
12839
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012840static int __intel_set_mode_setup_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012841{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012842 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012843 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012844 unsigned clear_pipes = 0;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012845 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012846 struct intel_crtc_state *intel_crtc_state;
12847 struct drm_crtc *crtc;
12848 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012849 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012850 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012851
12852 if (!dev_priv->display.crtc_compute_clock)
12853 return 0;
12854
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012855 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12856 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012857 intel_crtc_state = to_intel_crtc_state(crtc_state);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012858
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012859 if (needs_modeset(crtc_state)) {
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012860 clear_pipes |= 1 << intel_crtc->pipe;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012861 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012862 }
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012863 }
12864
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012865 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
12866 if (ret)
12867 goto done;
12868
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012869 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12870 if (!needs_modeset(crtc_state) || !crtc_state->enable)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012871 continue;
12872
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012873 intel_crtc = to_intel_crtc(crtc);
12874 intel_crtc_state = to_intel_crtc_state(crtc_state);
12875
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012876 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012877 intel_crtc_state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012878 if (ret) {
12879 intel_shared_dpll_abort_config(dev_priv);
12880 goto done;
12881 }
12882 }
12883
12884done:
12885 return ret;
12886}
12887
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012888/* Code that should eventually be part of atomic_check() */
12889static int __intel_set_mode_checks(struct drm_atomic_state *state)
12890{
12891 struct drm_device *dev = state->dev;
12892 int ret;
12893
12894 /*
12895 * See if the config requires any additional preparation, e.g.
12896 * to adjust global state with pipes off. We need to do this
12897 * here so we can get the modeset_pipe updated config for the new
12898 * mode set on this crtc. For other crtcs we need to use the
12899 * adjusted_mode bits in the crtc directly.
12900 */
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030012901 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev) || IS_BROADWELL(dev)) {
12902 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev))
12903 ret = valleyview_modeset_global_pipes(state);
12904 else
12905 ret = broadwell_modeset_global_pipes(state);
12906
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012907 if (ret)
12908 return ret;
12909 }
12910
12911 ret = __intel_set_mode_setup_plls(state);
12912 if (ret)
12913 return ret;
12914
12915 return 0;
12916}
12917
Ander Conselvan de Oliveirac72d9692015-06-01 12:49:50 +020012918static int __intel_set_mode(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012919{
Ander Conselvan de Oliveirac72d9692015-06-01 12:49:50 +020012920 struct drm_device *dev = state->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030012921 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012922 struct drm_crtc *crtc;
12923 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000012924 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012925 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012926
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012927 ret = __intel_set_mode_checks(state);
12928 if (ret < 0)
12929 return ret;
12930
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030012931 ret = drm_atomic_helper_prepare_planes(dev, state);
12932 if (ret)
12933 return ret;
12934
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012935 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012936 if (!needs_modeset(crtc_state) || !crtc->state->active)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012937 continue;
Daniel Vetter460da9162013-03-27 00:44:51 +010012938
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012939 intel_crtc_disable_planes(crtc);
12940 dev_priv->display.crtc_disable(crtc);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012941 }
Daniel Vettera6778b32012-07-02 09:56:42 +020012942
Daniel Vetterea9d7582012-07-10 10:42:52 +020012943 /* Only after disabling all output pipelines that will be changed can we
12944 * update the the output configuration. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012945 intel_modeset_update_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012946
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030012947 /* The state has been swaped above, so state actually contains the
12948 * old state now. */
12949
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +030012950 modeset_update_crtc_power_domains(state);
Daniel Vetter47fab732012-10-26 10:58:18 +020012951
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030012952 drm_atomic_helper_commit_planes(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012953
12954 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012955 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012956 if (!needs_modeset(crtc->state) || !crtc->state->active)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012957 continue;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012958
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012959 update_scanline_offset(to_intel_crtc(crtc));
12960
12961 dev_priv->display.crtc_enable(crtc);
12962 intel_crtc_enable_planes(crtc);
Ville Syrjälä80715b22014-05-15 20:23:23 +030012963 }
Daniel Vettera6778b32012-07-02 09:56:42 +020012964
Daniel Vettera6778b32012-07-02 09:56:42 +020012965 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012966
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030012967 drm_atomic_helper_cleanup_planes(dev, state);
12968
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030012969 drm_atomic_state_free(state);
12970
Ander Conselvan de Oliveira9eb45f22015-04-21 17:13:07 +030012971 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020012972}
12973
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012974static int intel_set_mode_checked(struct drm_atomic_state *state)
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012975{
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012976 struct drm_device *dev = state->dev;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012977 int ret;
12978
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012979 ret = __intel_set_mode(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012980 if (ret == 0)
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012981 intel_modeset_check_state(dev);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012982
12983 return ret;
12984}
12985
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012986static int intel_set_mode(struct drm_atomic_state *state)
Daniel Vetterf30da182013-04-11 20:22:50 +020012987{
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012988 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020012989
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012990 ret = intel_modeset_compute_config(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012991 if (ret)
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012992 return ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012993
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012994 return intel_set_mode_checked(state);
Daniel Vetterf30da182013-04-11 20:22:50 +020012995}
12996
Chris Wilsonc0c36b942012-12-19 16:08:43 +000012997void intel_crtc_restore_mode(struct drm_crtc *crtc)
12998{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012999 struct drm_device *dev = crtc->dev;
13000 struct drm_atomic_state *state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013001 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013002 struct intel_encoder *encoder;
13003 struct intel_connector *connector;
13004 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013005 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013006 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013007
13008 state = drm_atomic_state_alloc(dev);
13009 if (!state) {
13010 DRM_DEBUG_KMS("[CRTC:%d] mode restore failed, out of memory",
13011 crtc->base.id);
13012 return;
13013 }
13014
13015 state->acquire_ctx = dev->mode_config.acquire_ctx;
13016
13017 /* The force restore path in the HW readout code relies on the staged
13018 * config still keeping the user requested config while the actual
13019 * state has been overwritten by the configuration read from HW. We
13020 * need to copy the staged config to the atomic state, otherwise the
13021 * mode set will just reapply the state the HW is already in. */
13022 for_each_intel_encoder(dev, encoder) {
13023 if (&encoder->new_crtc->base != crtc)
13024 continue;
13025
13026 for_each_intel_connector(dev, connector) {
13027 if (connector->new_encoder != encoder)
13028 continue;
13029
13030 connector_state = drm_atomic_get_connector_state(state, &connector->base);
13031 if (IS_ERR(connector_state)) {
13032 DRM_DEBUG_KMS("Failed to add [CONNECTOR:%d:%s] to state: %ld\n",
13033 connector->base.base.id,
13034 connector->base.name,
13035 PTR_ERR(connector_state));
13036 continue;
13037 }
13038
13039 connector_state->crtc = crtc;
13040 connector_state->best_encoder = &encoder->base;
13041 }
13042 }
13043
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013044 for_each_intel_crtc(dev, intel_crtc) {
13045 if (intel_crtc->new_enabled == intel_crtc->base.enabled)
13046 continue;
13047
13048 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
13049 if (IS_ERR(crtc_state)) {
13050 DRM_DEBUG_KMS("Failed to add [CRTC:%d] to state: %ld\n",
13051 intel_crtc->base.base.id,
13052 PTR_ERR(crtc_state));
13053 continue;
13054 }
13055
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013056 crtc_state->base.active = crtc_state->base.enable =
13057 intel_crtc->new_enabled;
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013058
13059 if (&intel_crtc->base == crtc)
13060 drm_mode_copy(&crtc_state->base.mode, &crtc->mode);
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013061 }
13062
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030013063 intel_modeset_setup_plane_state(state, crtc, &crtc->mode,
13064 crtc->primary->fb, crtc->x, crtc->y);
13065
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013066 ret = intel_set_mode(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013067 if (ret)
13068 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013069}
13070
Daniel Vetter25c5b262012-07-08 22:08:04 +020013071#undef for_each_intel_crtc_masked
13072
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013073static bool intel_connector_in_mode_set(struct intel_connector *connector,
13074 struct drm_mode_set *set)
13075{
13076 int ro;
13077
13078 for (ro = 0; ro < set->num_connectors; ro++)
13079 if (set->connectors[ro] == &connector->base)
13080 return true;
13081
13082 return false;
13083}
13084
Daniel Vetter2e431052012-07-04 22:42:15 +020013085static int
Daniel Vetter9a935852012-07-05 22:34:27 +020013086intel_modeset_stage_output_state(struct drm_device *dev,
13087 struct drm_mode_set *set,
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013088 struct drm_atomic_state *state)
Daniel Vetter50f56112012-07-02 09:35:43 +020013089{
Daniel Vetter9a935852012-07-05 22:34:27 +020013090 struct intel_connector *connector;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013091 struct drm_connector *drm_connector;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013092 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013093 struct drm_crtc *crtc;
13094 struct drm_crtc_state *crtc_state;
13095 int i, ret;
Daniel Vetter50f56112012-07-02 09:35:43 +020013096
Damien Lespiau9abdda72013-02-13 13:29:23 +000013097 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020013098 * of connectors. For paranoia, double-check this. */
13099 WARN_ON(!set->fb && (set->num_connectors != 0));
13100 WARN_ON(set->fb && (set->num_connectors == 0));
13101
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013102 for_each_intel_connector(dev, connector) {
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013103 bool in_mode_set = intel_connector_in_mode_set(connector, set);
13104
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013105 if (!in_mode_set && connector->base.state->crtc != set->crtc)
13106 continue;
13107
13108 connector_state =
13109 drm_atomic_get_connector_state(state, &connector->base);
13110 if (IS_ERR(connector_state))
13111 return PTR_ERR(connector_state);
13112
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013113 if (in_mode_set) {
13114 int pipe = to_intel_crtc(set->crtc)->pipe;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013115 connector_state->best_encoder =
13116 &intel_find_encoder(connector, pipe)->base;
Daniel Vetter50f56112012-07-02 09:35:43 +020013117 }
13118
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013119 if (connector->base.state->crtc != set->crtc)
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013120 continue;
13121
Daniel Vetter9a935852012-07-05 22:34:27 +020013122 /* If we disable the crtc, disable all its connectors. Also, if
13123 * the connector is on the changing crtc but not on the new
13124 * connector list, disable it. */
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013125 if (!set->fb || !in_mode_set) {
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013126 connector_state->best_encoder = NULL;
Daniel Vetter9a935852012-07-05 22:34:27 +020013127
13128 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
13129 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013130 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020013131 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013132 }
13133 /* connector->new_encoder is now updated for all connectors. */
13134
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013135 for_each_connector_in_state(state, drm_connector, connector_state, i) {
13136 connector = to_intel_connector(drm_connector);
Ville Syrjälä76688512014-01-10 11:28:06 +020013137
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013138 if (!connector_state->best_encoder) {
13139 ret = drm_atomic_set_crtc_for_connector(connector_state,
13140 NULL);
13141 if (ret)
13142 return ret;
13143
Daniel Vetter50f56112012-07-02 09:35:43 +020013144 continue;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013145 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013146
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013147 if (intel_connector_in_mode_set(connector, set)) {
13148 struct drm_crtc *crtc = connector->base.state->crtc;
13149
13150 /* If this connector was in a previous crtc, add it
13151 * to the state. We might need to disable it. */
13152 if (crtc) {
13153 crtc_state =
13154 drm_atomic_get_crtc_state(state, crtc);
13155 if (IS_ERR(crtc_state))
13156 return PTR_ERR(crtc_state);
13157 }
13158
13159 ret = drm_atomic_set_crtc_for_connector(connector_state,
13160 set->crtc);
13161 if (ret)
13162 return ret;
13163 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013164
13165 /* Make sure the new CRTC will work with the encoder */
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013166 if (!drm_encoder_crtc_ok(connector_state->best_encoder,
13167 connector_state->crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020013168 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020013169 }
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013170
Daniel Vetter9a935852012-07-05 22:34:27 +020013171 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
13172 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013173 connector->base.name,
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013174 connector_state->crtc->base.id);
13175
13176 if (connector_state->best_encoder != &connector->encoder->base)
13177 connector->encoder =
13178 to_intel_encoder(connector_state->best_encoder);
Daniel Vetter9a935852012-07-05 22:34:27 +020013179 }
13180
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013181 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013182 bool has_connectors;
13183
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013184 ret = drm_atomic_add_affected_connectors(state, crtc);
13185 if (ret)
13186 return ret;
Paulo Zanoni5a65f352014-01-07 14:55:53 -020013187
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013188 has_connectors = !!drm_atomic_connectors_for_crtc(state, crtc);
13189 if (has_connectors != crtc_state->enable)
13190 crtc_state->enable =
13191 crtc_state->active = has_connectors;
Ville Syrjälä76688512014-01-10 11:28:06 +020013192 }
13193
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013194 ret = intel_modeset_setup_plane_state(state, set->crtc, set->mode,
13195 set->fb, set->x, set->y);
13196 if (ret)
13197 return ret;
13198
13199 crtc_state = drm_atomic_get_crtc_state(state, set->crtc);
13200 if (IS_ERR(crtc_state))
13201 return PTR_ERR(crtc_state);
13202
13203 if (set->mode)
13204 drm_mode_copy(&crtc_state->mode, set->mode);
13205
13206 if (set->num_connectors)
13207 crtc_state->active = true;
13208
Daniel Vetter2e431052012-07-04 22:42:15 +020013209 return 0;
13210}
13211
13212static int intel_crtc_set_config(struct drm_mode_set *set)
13213{
13214 struct drm_device *dev;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013215 struct drm_atomic_state *state = NULL;
Daniel Vetter2e431052012-07-04 22:42:15 +020013216 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020013217
Daniel Vetter8d3e3752012-07-05 16:09:09 +020013218 BUG_ON(!set);
13219 BUG_ON(!set->crtc);
13220 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020013221
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010013222 /* Enforce sane interface api - has been abused by the fb helper. */
13223 BUG_ON(!set->mode && set->fb);
13224 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020013225
Daniel Vetter2e431052012-07-04 22:42:15 +020013226 if (set->fb) {
13227 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
13228 set->crtc->base.id, set->fb->base.id,
13229 (int)set->num_connectors, set->x, set->y);
13230 } else {
13231 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020013232 }
13233
13234 dev = set->crtc->dev;
13235
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013236 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013237 if (!state)
13238 return -ENOMEM;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013239
13240 state->acquire_ctx = dev->mode_config.acquire_ctx;
13241
Ander Conselvan de Oliveira462a4252015-04-21 17:13:00 +030013242 ret = intel_modeset_stage_output_state(dev, set, state);
Daniel Vetter2e431052012-07-04 22:42:15 +020013243 if (ret)
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013244 goto out;
Daniel Vetter2e431052012-07-04 22:42:15 +020013245
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013246 ret = intel_modeset_compute_config(state);
13247 if (ret)
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013248 goto out;
Jesse Barnes50f52752014-11-07 13:11:00 -080013249
Jesse Barnes1f9954d2014-11-05 14:26:10 -080013250 intel_update_pipe_size(to_intel_crtc(set->crtc));
13251
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013252 ret = intel_set_mode_checked(state);
Chris Wilson2d05eae2013-05-03 17:36:25 +010013253 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020013254 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
13255 set->crtc->base.id, ret);
Chris Wilson2d05eae2013-05-03 17:36:25 +010013256 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013257
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013258out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013259 if (ret)
13260 drm_atomic_state_free(state);
Daniel Vetter50f56112012-07-02 09:35:43 +020013261 return ret;
13262}
13263
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013264static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013265 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020013266 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013267 .destroy = intel_crtc_destroy,
13268 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013269 .atomic_duplicate_state = intel_crtc_duplicate_state,
13270 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013271};
13272
Daniel Vetter53589012013-06-05 13:34:16 +020013273static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13274 struct intel_shared_dpll *pll,
13275 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013276{
Daniel Vetter53589012013-06-05 13:34:16 +020013277 uint32_t val;
13278
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013279 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013280 return false;
13281
Daniel Vetter53589012013-06-05 13:34:16 +020013282 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013283 hw_state->dpll = val;
13284 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13285 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013286
13287 return val & DPLL_VCO_ENABLE;
13288}
13289
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013290static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13291 struct intel_shared_dpll *pll)
13292{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013293 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13294 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013295}
13296
Daniel Vettere7b903d2013-06-05 13:34:14 +020013297static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13298 struct intel_shared_dpll *pll)
13299{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013300 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013301 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013302
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013303 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013304
13305 /* Wait for the clocks to stabilize. */
13306 POSTING_READ(PCH_DPLL(pll->id));
13307 udelay(150);
13308
13309 /* The pixel multiplier can only be updated once the
13310 * DPLL is enabled and the clocks are stable.
13311 *
13312 * So write it again.
13313 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013314 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013315 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013316 udelay(200);
13317}
13318
13319static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13320 struct intel_shared_dpll *pll)
13321{
13322 struct drm_device *dev = dev_priv->dev;
13323 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013324
13325 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013326 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013327 if (intel_crtc_to_shared_dpll(crtc) == pll)
13328 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13329 }
13330
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013331 I915_WRITE(PCH_DPLL(pll->id), 0);
13332 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013333 udelay(200);
13334}
13335
Daniel Vetter46edb022013-06-05 13:34:12 +020013336static char *ibx_pch_dpll_names[] = {
13337 "PCH DPLL A",
13338 "PCH DPLL B",
13339};
13340
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013341static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013342{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013343 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013344 int i;
13345
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013346 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013347
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013348 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013349 dev_priv->shared_dplls[i].id = i;
13350 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013351 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013352 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13353 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013354 dev_priv->shared_dplls[i].get_hw_state =
13355 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013356 }
13357}
13358
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013359static void intel_shared_dpll_init(struct drm_device *dev)
13360{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013361 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013362
Ville Syrjäläb6283052015-06-03 15:45:07 +030013363 intel_update_cdclk(dev);
13364
Daniel Vetter9cd86932014-06-25 22:01:57 +030013365 if (HAS_DDI(dev))
13366 intel_ddi_pll_init(dev);
13367 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013368 ibx_pch_dpll_init(dev);
13369 else
13370 dev_priv->num_shared_dpll = 0;
13371
13372 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013373}
13374
Matt Roper6beb8c232014-12-01 15:40:14 -080013375/**
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +000013376 * intel_wm_need_update - Check whether watermarks need updating
13377 * @plane: drm plane
13378 * @state: new plane state
13379 *
13380 * Check current plane state versus the new one to determine whether
13381 * watermarks need to be recalculated.
13382 *
13383 * Returns true or false.
13384 */
13385bool intel_wm_need_update(struct drm_plane *plane,
13386 struct drm_plane_state *state)
13387{
13388 /* Update watermarks on tiling changes. */
13389 if (!plane->state->fb || !state->fb ||
13390 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
13391 plane->state->rotation != state->rotation)
13392 return true;
13393
13394 return false;
13395}
13396
13397/**
Matt Roper6beb8c232014-12-01 15:40:14 -080013398 * intel_prepare_plane_fb - Prepare fb for usage on plane
13399 * @plane: drm plane to prepare for
13400 * @fb: framebuffer to prepare for presentation
13401 *
13402 * Prepares a framebuffer for usage on a display plane. Generally this
13403 * involves pinning the underlying object and updating the frontbuffer tracking
13404 * bits. Some older platforms need special physical address handling for
13405 * cursor planes.
13406 *
13407 * Returns 0 on success, negative error code on failure.
13408 */
13409int
13410intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013411 struct drm_framebuffer *fb,
13412 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013413{
13414 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080013415 struct intel_plane *intel_plane = to_intel_plane(plane);
13416 enum pipe pipe = intel_plane->pipe;
13417 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13418 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
13419 unsigned frontbuffer_bits = 0;
13420 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013421
Matt Roperea2c67b2014-12-23 10:41:52 -080013422 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070013423 return 0;
13424
Matt Roper6beb8c232014-12-01 15:40:14 -080013425 switch (plane->type) {
13426 case DRM_PLANE_TYPE_PRIMARY:
13427 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
13428 break;
13429 case DRM_PLANE_TYPE_CURSOR:
13430 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
13431 break;
13432 case DRM_PLANE_TYPE_OVERLAY:
13433 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
13434 break;
13435 }
Matt Roper465c1202014-05-29 08:06:54 -070013436
Matt Roper4c345742014-07-09 16:22:10 -070013437 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013438
Matt Roper6beb8c232014-12-01 15:40:14 -080013439 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13440 INTEL_INFO(dev)->cursor_needs_physical) {
13441 int align = IS_I830(dev) ? 16 * 1024 : 256;
13442 ret = i915_gem_object_attach_phys(obj, align);
13443 if (ret)
13444 DRM_DEBUG_KMS("failed to attach phys object\n");
13445 } else {
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013446 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080013447 }
13448
13449 if (ret == 0)
13450 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
13451
13452 mutex_unlock(&dev->struct_mutex);
13453
13454 return ret;
13455}
13456
Matt Roper38f3ce32014-12-02 07:45:25 -080013457/**
13458 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13459 * @plane: drm plane to clean up for
13460 * @fb: old framebuffer that was on plane
13461 *
13462 * Cleans up a framebuffer that has just been removed from a plane.
13463 */
13464void
13465intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013466 struct drm_framebuffer *fb,
13467 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013468{
13469 struct drm_device *dev = plane->dev;
13470 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13471
13472 if (WARN_ON(!obj))
13473 return;
13474
13475 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13476 !INTEL_INFO(dev)->cursor_needs_physical) {
13477 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013478 intel_unpin_fb_obj(fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080013479 mutex_unlock(&dev->struct_mutex);
13480 }
Matt Roper465c1202014-05-29 08:06:54 -070013481}
13482
Chandra Konduru6156a452015-04-27 13:48:39 -070013483int
13484skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13485{
13486 int max_scale;
13487 struct drm_device *dev;
13488 struct drm_i915_private *dev_priv;
13489 int crtc_clock, cdclk;
13490
13491 if (!intel_crtc || !crtc_state)
13492 return DRM_PLANE_HELPER_NO_SCALING;
13493
13494 dev = intel_crtc->base.dev;
13495 dev_priv = dev->dev_private;
13496 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
13497 cdclk = dev_priv->display.get_display_clock_speed(dev);
13498
13499 if (!crtc_clock || !cdclk)
13500 return DRM_PLANE_HELPER_NO_SCALING;
13501
13502 /*
13503 * skl max scale is lower of:
13504 * close to 3 but not 3, -1 is for that purpose
13505 * or
13506 * cdclk/crtc_clock
13507 */
13508 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13509
13510 return max_scale;
13511}
13512
Matt Roper465c1202014-05-29 08:06:54 -070013513static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013514intel_check_primary_plane(struct drm_plane *plane,
13515 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013516{
Matt Roper32b7eee2014-12-24 07:59:06 -080013517 struct drm_device *dev = plane->dev;
13518 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2b875c22014-12-01 15:40:13 -080013519 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013520 struct intel_crtc *intel_crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070013521 struct intel_crtc_state *crtc_state;
Matt Roper2b875c22014-12-01 15:40:13 -080013522 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013523 struct drm_rect *dest = &state->dst;
13524 struct drm_rect *src = &state->src;
13525 const struct drm_rect *clip = &state->clip;
Sonika Jindald8106362015-04-10 14:37:28 +053013526 bool can_position = false;
Chandra Konduru6156a452015-04-27 13:48:39 -070013527 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13528 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013529 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013530
Matt Roperea2c67b2014-12-23 10:41:52 -080013531 crtc = crtc ? crtc : plane->crtc;
13532 intel_crtc = to_intel_crtc(crtc);
Chandra Konduru6156a452015-04-27 13:48:39 -070013533 crtc_state = state->base.state ?
13534 intel_atomic_get_crtc_state(state->base.state, intel_crtc) : NULL;
Matt Roperea2c67b2014-12-23 10:41:52 -080013535
Chandra Konduru6156a452015-04-27 13:48:39 -070013536 if (INTEL_INFO(dev)->gen >= 9) {
Chandra Konduru225c2282015-05-18 16:18:44 -070013537 /* use scaler when colorkey is not required */
13538 if (to_intel_plane(plane)->ckey.flags == I915_SET_COLORKEY_NONE) {
13539 min_scale = 1;
13540 max_scale = skl_max_scale(intel_crtc, crtc_state);
13541 }
Sonika Jindald8106362015-04-10 14:37:28 +053013542 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013543 }
Sonika Jindald8106362015-04-10 14:37:28 +053013544
Matt Roperc59cb172014-12-01 15:40:16 -080013545 ret = drm_plane_helper_check_update(plane, crtc, fb,
13546 src, dest, clip,
Chandra Konduru6156a452015-04-27 13:48:39 -070013547 min_scale,
13548 max_scale,
Sonika Jindald8106362015-04-10 14:37:28 +053013549 can_position, true,
13550 &state->visible);
Matt Roperc59cb172014-12-01 15:40:16 -080013551 if (ret)
13552 return ret;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013553
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013554 if (intel_crtc->active) {
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013555 struct intel_plane_state *old_state =
13556 to_intel_plane_state(plane->state);
13557
Matt Roper32b7eee2014-12-24 07:59:06 -080013558 intel_crtc->atomic.wait_for_flips = true;
13559
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013560 /*
13561 * FBC does not work on some platforms for rotated
13562 * planes, so disable it when rotation is not 0 and
13563 * update it when rotation is set back to 0.
13564 *
13565 * FIXME: This is redundant with the fbc update done in
13566 * the primary plane enable function except that that
13567 * one is done too late. We eventually need to unify
13568 * this.
13569 */
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013570 if (state->visible &&
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013571 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
Paulo Zanonie35fef22015-02-09 14:46:29 -020013572 dev_priv->fbc.crtc == intel_crtc &&
Matt Roper8e7d6882015-01-21 16:35:41 -080013573 state->base.rotation != BIT(DRM_ROTATE_0)) {
Matt Roper32b7eee2014-12-24 07:59:06 -080013574 intel_crtc->atomic.disable_fbc = true;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013575 }
13576
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013577 if (state->visible && !old_state->visible) {
Matt Roper32b7eee2014-12-24 07:59:06 -080013578 /*
13579 * BDW signals flip done immediately if the plane
13580 * is disabled, even if the plane enable is already
13581 * armed to occur at the next vblank :(
13582 */
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013583 if (IS_BROADWELL(dev))
Matt Roper32b7eee2014-12-24 07:59:06 -080013584 intel_crtc->atomic.wait_vblank = true;
Maarten Lankhorstfb9d6cf2015-06-01 12:49:56 +020013585
13586 if (crtc_state && !needs_modeset(&crtc_state->base))
13587 intel_crtc->atomic.post_enable_primary = true;
Matt Roper32b7eee2014-12-24 07:59:06 -080013588 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013589
Maarten Lankhorstfb9d6cf2015-06-01 12:49:56 +020013590 if (!state->visible && old_state->visible &&
13591 crtc_state && !needs_modeset(&crtc_state->base))
13592 intel_crtc->atomic.pre_disable_primary = true;
13593
Matt Roper32b7eee2014-12-24 07:59:06 -080013594 intel_crtc->atomic.fb_bits |=
13595 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
13596
13597 intel_crtc->atomic.update_fbc = true;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +000013598
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +000013599 if (intel_wm_need_update(plane, &state->base))
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +000013600 intel_crtc->atomic.update_wm = true;
Matt Roperc59cb172014-12-01 15:40:16 -080013601 }
13602
Chandra Konduru6156a452015-04-27 13:48:39 -070013603 if (INTEL_INFO(dev)->gen >= 9) {
13604 ret = skl_update_scaler_users(intel_crtc, crtc_state,
13605 to_intel_plane(plane), state, 0);
13606 if (ret)
13607 return ret;
13608 }
13609
Matt Roperc59cb172014-12-01 15:40:16 -080013610 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070013611}
13612
Sonika Jindal48404c12014-08-22 14:06:04 +053013613static void
13614intel_commit_primary_plane(struct drm_plane *plane,
13615 struct intel_plane_state *state)
13616{
Matt Roper2b875c22014-12-01 15:40:13 -080013617 struct drm_crtc *crtc = state->base.crtc;
13618 struct drm_framebuffer *fb = state->base.fb;
13619 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013620 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080013621 struct intel_crtc *intel_crtc;
Sonika Jindalce54d852014-08-21 11:44:39 +053013622 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013623
Matt Roperea2c67b2014-12-23 10:41:52 -080013624 crtc = crtc ? crtc : plane->crtc;
13625 intel_crtc = to_intel_crtc(crtc);
13626
Matt Ropercf4c7c12014-12-04 10:27:42 -080013627 plane->fb = fb;
Sonika Jindalce54d852014-08-21 11:44:39 +053013628 crtc->x = src->x1 >> 16;
Matt Roper465c1202014-05-29 08:06:54 -070013629 crtc->y = src->y1 >> 16;
13630
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013631 if (intel_crtc->active) {
Maarten Lankhorst27321ae2015-04-21 17:12:52 +030013632 if (state->visible)
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013633 /* FIXME: kill this fastboot hack */
13634 intel_update_pipe_size(intel_crtc);
13635
Maarten Lankhorst27321ae2015-04-21 17:12:52 +030013636 dev_priv->display.update_primary_plane(crtc, plane->fb,
13637 crtc->x, crtc->y);
Matt Roper32b7eee2014-12-24 07:59:06 -080013638 }
13639}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013640
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013641static void
13642intel_disable_primary_plane(struct drm_plane *plane,
13643 struct drm_crtc *crtc,
13644 bool force)
13645{
13646 struct drm_device *dev = plane->dev;
13647 struct drm_i915_private *dev_priv = dev->dev_private;
13648
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013649 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13650}
13651
Matt Roper32b7eee2014-12-24 07:59:06 -080013652static void intel_begin_crtc_commit(struct drm_crtc *crtc)
13653{
13654 struct drm_device *dev = crtc->dev;
13655 struct drm_i915_private *dev_priv = dev->dev_private;
13656 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080013657 struct intel_plane *intel_plane;
13658 struct drm_plane *p;
13659 unsigned fb_bits = 0;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013660
Matt Roperea2c67b2014-12-23 10:41:52 -080013661 /* Track fb's for any planes being disabled */
13662 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
13663 intel_plane = to_intel_plane(p);
13664
13665 if (intel_crtc->atomic.disabled_planes &
13666 (1 << drm_plane_index(p))) {
13667 switch (p->type) {
13668 case DRM_PLANE_TYPE_PRIMARY:
13669 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
13670 break;
13671 case DRM_PLANE_TYPE_CURSOR:
13672 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
13673 break;
13674 case DRM_PLANE_TYPE_OVERLAY:
13675 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
13676 break;
13677 }
13678
13679 mutex_lock(&dev->struct_mutex);
13680 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
13681 mutex_unlock(&dev->struct_mutex);
13682 }
13683 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013684
Matt Roper32b7eee2014-12-24 07:59:06 -080013685 if (intel_crtc->atomic.wait_for_flips)
13686 intel_crtc_wait_for_pending_flips(crtc);
13687
13688 if (intel_crtc->atomic.disable_fbc)
13689 intel_fbc_disable(dev);
13690
13691 if (intel_crtc->atomic.pre_disable_primary)
13692 intel_pre_disable_primary(crtc);
13693
13694 if (intel_crtc->atomic.update_wm)
13695 intel_update_watermarks(crtc);
13696
13697 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080013698
13699 /* Perform vblank evasion around commit operation */
13700 if (intel_crtc->active)
13701 intel_crtc->atomic.evade =
13702 intel_pipe_update_start(intel_crtc,
13703 &intel_crtc->atomic.start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -080013704}
13705
13706static void intel_finish_crtc_commit(struct drm_crtc *crtc)
13707{
13708 struct drm_device *dev = crtc->dev;
13709 struct drm_i915_private *dev_priv = dev->dev_private;
13710 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13711 struct drm_plane *p;
13712
Matt Roperc34c9ee2014-12-23 10:41:50 -080013713 if (intel_crtc->atomic.evade)
13714 intel_pipe_update_end(intel_crtc,
13715 intel_crtc->atomic.start_vbl_count);
13716
Matt Roper32b7eee2014-12-24 07:59:06 -080013717 intel_runtime_pm_put(dev_priv);
13718
Maarten Lankhorst8a8f7f42015-06-01 12:49:55 +020013719 if (intel_crtc->atomic.wait_vblank && intel_crtc->active)
Matt Roper32b7eee2014-12-24 07:59:06 -080013720 intel_wait_for_vblank(dev, intel_crtc->pipe);
13721
13722 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
13723
13724 if (intel_crtc->atomic.update_fbc) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013725 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013726 intel_fbc_update(dev);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013727 mutex_unlock(&dev->struct_mutex);
13728 }
Matt Roper465c1202014-05-29 08:06:54 -070013729
Matt Roper32b7eee2014-12-24 07:59:06 -080013730 if (intel_crtc->atomic.post_enable_primary)
13731 intel_post_enable_primary(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013732
Matt Roper32b7eee2014-12-24 07:59:06 -080013733 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
13734 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
13735 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
13736 false, false);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013737
Matt Roper32b7eee2014-12-24 07:59:06 -080013738 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013739}
13740
Matt Ropercf4c7c12014-12-04 10:27:42 -080013741/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013742 * intel_plane_destroy - destroy a plane
13743 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013744 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013745 * Common destruction function for all types of planes (primary, cursor,
13746 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013747 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013748void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013749{
13750 struct intel_plane *intel_plane = to_intel_plane(plane);
13751 drm_plane_cleanup(plane);
13752 kfree(intel_plane);
13753}
13754
Matt Roper65a3fea2015-01-21 16:35:42 -080013755const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013756 .update_plane = drm_atomic_helper_update_plane,
13757 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013758 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013759 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013760 .atomic_get_property = intel_plane_atomic_get_property,
13761 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013762 .atomic_duplicate_state = intel_plane_duplicate_state,
13763 .atomic_destroy_state = intel_plane_destroy_state,
13764
Matt Roper465c1202014-05-29 08:06:54 -070013765};
13766
13767static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13768 int pipe)
13769{
13770 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013771 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013772 const uint32_t *intel_primary_formats;
13773 int num_formats;
13774
13775 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13776 if (primary == NULL)
13777 return NULL;
13778
Matt Roper8e7d6882015-01-21 16:35:41 -080013779 state = intel_create_plane_state(&primary->base);
13780 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013781 kfree(primary);
13782 return NULL;
13783 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013784 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013785
Matt Roper465c1202014-05-29 08:06:54 -070013786 primary->can_scale = false;
13787 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013788 if (INTEL_INFO(dev)->gen >= 9) {
13789 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013790 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013791 }
Matt Roper465c1202014-05-29 08:06:54 -070013792 primary->pipe = pipe;
13793 primary->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080013794 primary->check_plane = intel_check_primary_plane;
13795 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013796 primary->disable_plane = intel_disable_primary_plane;
Chandra Konduru08e221f2015-04-07 15:28:37 -070013797 primary->ckey.flags = I915_SET_COLORKEY_NONE;
Matt Roper465c1202014-05-29 08:06:54 -070013798 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13799 primary->plane = !pipe;
13800
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013801 if (INTEL_INFO(dev)->gen >= 9) {
13802 intel_primary_formats = skl_primary_formats;
13803 num_formats = ARRAY_SIZE(skl_primary_formats);
13804 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013805 intel_primary_formats = i965_primary_formats;
13806 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013807 } else {
13808 intel_primary_formats = i8xx_primary_formats;
13809 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013810 }
13811
13812 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013813 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013814 intel_primary_formats, num_formats,
13815 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013816
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013817 if (INTEL_INFO(dev)->gen >= 4)
13818 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013819
Matt Roperea2c67b2014-12-23 10:41:52 -080013820 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13821
Matt Roper465c1202014-05-29 08:06:54 -070013822 return &primary->base;
13823}
13824
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013825void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13826{
13827 if (!dev->mode_config.rotation_property) {
13828 unsigned long flags = BIT(DRM_ROTATE_0) |
13829 BIT(DRM_ROTATE_180);
13830
13831 if (INTEL_INFO(dev)->gen >= 9)
13832 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13833
13834 dev->mode_config.rotation_property =
13835 drm_mode_create_rotation_property(dev, flags);
13836 }
13837 if (dev->mode_config.rotation_property)
13838 drm_object_attach_property(&plane->base.base,
13839 dev->mode_config.rotation_property,
13840 plane->base.state->rotation);
13841}
13842
Matt Roper3d7d6512014-06-10 08:28:13 -070013843static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013844intel_check_cursor_plane(struct drm_plane *plane,
13845 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013846{
Matt Roper2b875c22014-12-01 15:40:13 -080013847 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013848 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080013849 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013850 struct drm_rect *dest = &state->dst;
13851 struct drm_rect *src = &state->src;
13852 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013853 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Matt Roperea2c67b2014-12-23 10:41:52 -080013854 struct intel_crtc *intel_crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013855 unsigned stride;
13856 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013857
Matt Roperea2c67b2014-12-23 10:41:52 -080013858 crtc = crtc ? crtc : plane->crtc;
13859 intel_crtc = to_intel_crtc(crtc);
13860
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013861 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013862 src, dest, clip,
13863 DRM_PLANE_HELPER_NO_SCALING,
13864 DRM_PLANE_HELPER_NO_SCALING,
13865 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013866 if (ret)
13867 return ret;
13868
13869
13870 /* if we want to turn off the cursor ignore width and height */
13871 if (!obj)
Matt Roper32b7eee2014-12-24 07:59:06 -080013872 goto finish;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013873
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013874 /* Check for which cursor types we support */
Matt Roperea2c67b2014-12-23 10:41:52 -080013875 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
13876 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13877 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013878 return -EINVAL;
13879 }
13880
Matt Roperea2c67b2014-12-23 10:41:52 -080013881 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13882 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013883 DRM_DEBUG_KMS("buffer is too small\n");
13884 return -ENOMEM;
13885 }
13886
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013887 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013888 DRM_DEBUG_KMS("cursor cannot be tiled\n");
13889 ret = -EINVAL;
13890 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013891
Matt Roper32b7eee2014-12-24 07:59:06 -080013892finish:
13893 if (intel_crtc->active) {
Ville Syrjälä3749f462015-03-10 13:15:22 +020013894 if (plane->state->crtc_w != state->base.crtc_w)
Matt Roper32b7eee2014-12-24 07:59:06 -080013895 intel_crtc->atomic.update_wm = true;
13896
13897 intel_crtc->atomic.fb_bits |=
13898 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
13899 }
13900
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013901 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013902}
13903
Matt Roperf4a2cf22014-12-01 15:40:12 -080013904static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013905intel_disable_cursor_plane(struct drm_plane *plane,
13906 struct drm_crtc *crtc,
13907 bool force)
13908{
13909 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13910
13911 if (!force) {
13912 plane->fb = NULL;
13913 intel_crtc->cursor_bo = NULL;
13914 intel_crtc->cursor_addr = 0;
13915 }
13916
13917 intel_crtc_update_cursor(crtc, false);
13918}
13919
13920static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013921intel_commit_cursor_plane(struct drm_plane *plane,
13922 struct intel_plane_state *state)
13923{
Matt Roper2b875c22014-12-01 15:40:13 -080013924 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013925 struct drm_device *dev = plane->dev;
13926 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013927 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013928 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013929
Matt Roperea2c67b2014-12-23 10:41:52 -080013930 crtc = crtc ? crtc : plane->crtc;
13931 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013932
Matt Roperea2c67b2014-12-23 10:41:52 -080013933 plane->fb = state->base.fb;
13934 crtc->cursor_x = state->base.crtc_x;
13935 crtc->cursor_y = state->base.crtc_y;
13936
Gustavo Padovana912f122014-12-01 15:40:10 -080013937 if (intel_crtc->cursor_bo == obj)
13938 goto update;
13939
Matt Roperf4a2cf22014-12-01 15:40:12 -080013940 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013941 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013942 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013943 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013944 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013945 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013946
Gustavo Padovana912f122014-12-01 15:40:10 -080013947 intel_crtc->cursor_addr = addr;
13948 intel_crtc->cursor_bo = obj;
13949update:
Gustavo Padovana912f122014-12-01 15:40:10 -080013950
Matt Roper32b7eee2014-12-24 07:59:06 -080013951 if (intel_crtc->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013952 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013953}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013954
Matt Roper3d7d6512014-06-10 08:28:13 -070013955static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13956 int pipe)
13957{
13958 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013959 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013960
13961 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13962 if (cursor == NULL)
13963 return NULL;
13964
Matt Roper8e7d6882015-01-21 16:35:41 -080013965 state = intel_create_plane_state(&cursor->base);
13966 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013967 kfree(cursor);
13968 return NULL;
13969 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013970 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013971
Matt Roper3d7d6512014-06-10 08:28:13 -070013972 cursor->can_scale = false;
13973 cursor->max_downscale = 1;
13974 cursor->pipe = pipe;
13975 cursor->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080013976 cursor->check_plane = intel_check_cursor_plane;
13977 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013978 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013979
13980 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013981 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070013982 intel_cursor_formats,
13983 ARRAY_SIZE(intel_cursor_formats),
13984 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013985
13986 if (INTEL_INFO(dev)->gen >= 4) {
13987 if (!dev->mode_config.rotation_property)
13988 dev->mode_config.rotation_property =
13989 drm_mode_create_rotation_property(dev,
13990 BIT(DRM_ROTATE_0) |
13991 BIT(DRM_ROTATE_180));
13992 if (dev->mode_config.rotation_property)
13993 drm_object_attach_property(&cursor->base.base,
13994 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080013995 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013996 }
13997
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013998 if (INTEL_INFO(dev)->gen >=9)
13999 state->scaler_id = -1;
14000
Matt Roperea2c67b2014-12-23 10:41:52 -080014001 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14002
Matt Roper3d7d6512014-06-10 08:28:13 -070014003 return &cursor->base;
14004}
14005
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014006static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14007 struct intel_crtc_state *crtc_state)
14008{
14009 int i;
14010 struct intel_scaler *intel_scaler;
14011 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14012
14013 for (i = 0; i < intel_crtc->num_scalers; i++) {
14014 intel_scaler = &scaler_state->scalers[i];
14015 intel_scaler->in_use = 0;
14016 intel_scaler->id = i;
14017
14018 intel_scaler->mode = PS_SCALER_MODE_DYN;
14019 }
14020
14021 scaler_state->scaler_id = -1;
14022}
14023
Hannes Ederb358d0a2008-12-18 21:18:47 +010014024static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014025{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014026 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014027 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014028 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014029 struct drm_plane *primary = NULL;
14030 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014031 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014032
Daniel Vetter955382f2013-09-19 14:05:45 +020014033 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014034 if (intel_crtc == NULL)
14035 return;
14036
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014037 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14038 if (!crtc_state)
14039 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014040 intel_crtc->config = crtc_state;
14041 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014042 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014043
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014044 /* initialize shared scalers */
14045 if (INTEL_INFO(dev)->gen >= 9) {
14046 if (pipe == PIPE_C)
14047 intel_crtc->num_scalers = 1;
14048 else
14049 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14050
14051 skl_init_scalers(dev, intel_crtc, crtc_state);
14052 }
14053
Matt Roper465c1202014-05-29 08:06:54 -070014054 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014055 if (!primary)
14056 goto fail;
14057
14058 cursor = intel_cursor_plane_create(dev, pipe);
14059 if (!cursor)
14060 goto fail;
14061
Matt Roper465c1202014-05-29 08:06:54 -070014062 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070014063 cursor, &intel_crtc_funcs);
14064 if (ret)
14065 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014066
14067 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014068 for (i = 0; i < 256; i++) {
14069 intel_crtc->lut_r[i] = i;
14070 intel_crtc->lut_g[i] = i;
14071 intel_crtc->lut_b[i] = i;
14072 }
14073
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014074 /*
14075 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014076 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014077 */
Jesse Barnes80824002009-09-10 15:28:06 -070014078 intel_crtc->pipe = pipe;
14079 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014080 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014081 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014082 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014083 }
14084
Chris Wilson4b0e3332014-05-30 16:35:26 +030014085 intel_crtc->cursor_base = ~0;
14086 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014087 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014088
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014089 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14090 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14091 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14092 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14093
Jesse Barnes79e53942008-11-07 14:24:08 -080014094 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014095
14096 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014097 return;
14098
14099fail:
14100 if (primary)
14101 drm_plane_cleanup(primary);
14102 if (cursor)
14103 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014104 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014105 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014106}
14107
Jesse Barnes752aa882013-10-31 18:55:49 +020014108enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14109{
14110 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014111 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014112
Rob Clark51fd3712013-11-19 12:10:12 -050014113 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014114
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014115 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014116 return INVALID_PIPE;
14117
14118 return to_intel_crtc(encoder->crtc)->pipe;
14119}
14120
Carl Worth08d7b3d2009-04-29 14:43:54 -070014121int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014122 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014123{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014124 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014125 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014126 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014127
Rob Clark7707e652014-07-17 23:30:04 -040014128 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014129
Rob Clark7707e652014-07-17 23:30:04 -040014130 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014131 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014132 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014133 }
14134
Rob Clark7707e652014-07-17 23:30:04 -040014135 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014136 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014137
Daniel Vetterc05422d2009-08-11 16:05:30 +020014138 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014139}
14140
Daniel Vetter66a92782012-07-12 20:08:18 +020014141static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014142{
Daniel Vetter66a92782012-07-12 20:08:18 +020014143 struct drm_device *dev = encoder->base.dev;
14144 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014145 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014146 int entry = 0;
14147
Damien Lespiaub2784e12014-08-05 11:29:37 +010014148 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014149 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014150 index_mask |= (1 << entry);
14151
Jesse Barnes79e53942008-11-07 14:24:08 -080014152 entry++;
14153 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014154
Jesse Barnes79e53942008-11-07 14:24:08 -080014155 return index_mask;
14156}
14157
Chris Wilson4d302442010-12-14 19:21:29 +000014158static bool has_edp_a(struct drm_device *dev)
14159{
14160 struct drm_i915_private *dev_priv = dev->dev_private;
14161
14162 if (!IS_MOBILE(dev))
14163 return false;
14164
14165 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14166 return false;
14167
Damien Lespiaue3589902014-02-07 19:12:50 +000014168 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014169 return false;
14170
14171 return true;
14172}
14173
Jesse Barnes84b4e042014-06-25 08:24:29 -070014174static bool intel_crt_present(struct drm_device *dev)
14175{
14176 struct drm_i915_private *dev_priv = dev->dev_private;
14177
Damien Lespiau884497e2013-12-03 13:56:23 +000014178 if (INTEL_INFO(dev)->gen >= 9)
14179 return false;
14180
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014181 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014182 return false;
14183
14184 if (IS_CHERRYVIEW(dev))
14185 return false;
14186
14187 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
14188 return false;
14189
14190 return true;
14191}
14192
Jesse Barnes79e53942008-11-07 14:24:08 -080014193static void intel_setup_outputs(struct drm_device *dev)
14194{
Eric Anholt725e30a2009-01-22 13:01:02 -080014195 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014196 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014197 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014198
Daniel Vetterc9093352013-06-06 22:22:47 +020014199 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014200
Jesse Barnes84b4e042014-06-25 08:24:29 -070014201 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014202 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014203
Vandana Kannanc776eb22014-08-19 12:05:01 +053014204 if (IS_BROXTON(dev)) {
14205 /*
14206 * FIXME: Broxton doesn't support port detection via the
14207 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14208 * detect the ports.
14209 */
14210 intel_ddi_init(dev, PORT_A);
14211 intel_ddi_init(dev, PORT_B);
14212 intel_ddi_init(dev, PORT_C);
14213 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014214 int found;
14215
Jesse Barnesde31fac2015-03-06 15:53:32 -080014216 /*
14217 * Haswell uses DDI functions to detect digital outputs.
14218 * On SKL pre-D0 the strap isn't connected, so we assume
14219 * it's there.
14220 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014221 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014222 /* WaIgnoreDDIAStrap: skl */
14223 if (found ||
14224 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014225 intel_ddi_init(dev, PORT_A);
14226
14227 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14228 * register */
14229 found = I915_READ(SFUSE_STRAP);
14230
14231 if (found & SFUSE_STRAP_DDIB_DETECTED)
14232 intel_ddi_init(dev, PORT_B);
14233 if (found & SFUSE_STRAP_DDIC_DETECTED)
14234 intel_ddi_init(dev, PORT_C);
14235 if (found & SFUSE_STRAP_DDID_DETECTED)
14236 intel_ddi_init(dev, PORT_D);
14237 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014238 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014239 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014240
14241 if (has_edp_a(dev))
14242 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014243
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014244 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014245 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010014246 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014247 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014248 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014249 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014250 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014251 }
14252
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014253 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014254 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014255
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014256 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014257 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014258
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014259 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014260 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014261
Daniel Vetter270b3042012-10-27 15:52:05 +020014262 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014263 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014264 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014265 /*
14266 * The DP_DETECTED bit is the latched state of the DDC
14267 * SDA pin at boot. However since eDP doesn't require DDC
14268 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14269 * eDP ports may have been muxed to an alternate function.
14270 * Thus we can't rely on the DP_DETECTED bit alone to detect
14271 * eDP ports. Consult the VBT as well as DP_DETECTED to
14272 * detect eDP ports.
14273 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014274 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
14275 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014276 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
14277 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014278 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
14279 intel_dp_is_edp(dev, PORT_B))
14280 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014281
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014282 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
14283 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070014284 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
14285 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014286 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
14287 intel_dp_is_edp(dev, PORT_C))
14288 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014289
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014290 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014291 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014292 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
14293 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014294 /* eDP not supported on port D, so don't check VBT */
14295 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
14296 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014297 }
14298
Jani Nikula3cfca972013-08-27 15:12:26 +030014299 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080014300 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014301 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014302
Paulo Zanonie2debe92013-02-18 19:00:27 -030014303 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014304 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014305 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014306 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
14307 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014308 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014309 }
Ma Ling27185ae2009-08-24 13:50:23 +080014310
Imre Deake7281ea2013-05-08 13:14:08 +030014311 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014312 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014313 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014314
14315 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014316
Paulo Zanonie2debe92013-02-18 19:00:27 -030014317 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014318 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014319 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014320 }
Ma Ling27185ae2009-08-24 13:50:23 +080014321
Paulo Zanonie2debe92013-02-18 19:00:27 -030014322 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014323
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014324 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
14325 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014326 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014327 }
Imre Deake7281ea2013-05-08 13:14:08 +030014328 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014329 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014330 }
Ma Ling27185ae2009-08-24 13:50:23 +080014331
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014332 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014333 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014334 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014335 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014336 intel_dvo_init(dev);
14337
Zhenyu Wang103a1962009-11-27 11:44:36 +080014338 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014339 intel_tv_init(dev);
14340
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014341 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014342
Damien Lespiaub2784e12014-08-05 11:29:37 +010014343 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014344 encoder->base.possible_crtcs = encoder->crtc_mask;
14345 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014346 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014347 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014348
Paulo Zanonidde86e22012-12-01 12:04:25 -020014349 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014350
14351 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014352}
14353
14354static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14355{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014356 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014357 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014358
Daniel Vetteref2d6332014-02-10 18:00:38 +010014359 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014360 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014361 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014362 drm_gem_object_unreference(&intel_fb->obj->base);
14363 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014364 kfree(intel_fb);
14365}
14366
14367static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014368 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014369 unsigned int *handle)
14370{
14371 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014372 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014373
Chris Wilson05394f32010-11-08 19:18:58 +000014374 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014375}
14376
14377static const struct drm_framebuffer_funcs intel_fb_funcs = {
14378 .destroy = intel_user_framebuffer_destroy,
14379 .create_handle = intel_user_framebuffer_create_handle,
14380};
14381
Damien Lespiaub3218032015-02-27 11:15:18 +000014382static
14383u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14384 uint32_t pixel_format)
14385{
14386 u32 gen = INTEL_INFO(dev)->gen;
14387
14388 if (gen >= 9) {
14389 /* "The stride in bytes must not exceed the of the size of 8K
14390 * pixels and 32K bytes."
14391 */
14392 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14393 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14394 return 32*1024;
14395 } else if (gen >= 4) {
14396 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14397 return 16*1024;
14398 else
14399 return 32*1024;
14400 } else if (gen >= 3) {
14401 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14402 return 8*1024;
14403 else
14404 return 16*1024;
14405 } else {
14406 /* XXX DSPC is limited to 4k tiled */
14407 return 8*1024;
14408 }
14409}
14410
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014411static int intel_framebuffer_init(struct drm_device *dev,
14412 struct intel_framebuffer *intel_fb,
14413 struct drm_mode_fb_cmd2 *mode_cmd,
14414 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014415{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014416 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014417 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014418 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014419
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014420 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14421
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014422 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14423 /* Enforce that fb modifier and tiling mode match, but only for
14424 * X-tiled. This is needed for FBC. */
14425 if (!!(obj->tiling_mode == I915_TILING_X) !=
14426 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14427 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14428 return -EINVAL;
14429 }
14430 } else {
14431 if (obj->tiling_mode == I915_TILING_X)
14432 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14433 else if (obj->tiling_mode == I915_TILING_Y) {
14434 DRM_DEBUG("No Y tiling for legacy addfb\n");
14435 return -EINVAL;
14436 }
14437 }
14438
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014439 /* Passed in modifier sanity checking. */
14440 switch (mode_cmd->modifier[0]) {
14441 case I915_FORMAT_MOD_Y_TILED:
14442 case I915_FORMAT_MOD_Yf_TILED:
14443 if (INTEL_INFO(dev)->gen < 9) {
14444 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14445 mode_cmd->modifier[0]);
14446 return -EINVAL;
14447 }
14448 case DRM_FORMAT_MOD_NONE:
14449 case I915_FORMAT_MOD_X_TILED:
14450 break;
14451 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014452 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14453 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014454 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014455 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014456
Damien Lespiaub3218032015-02-27 11:15:18 +000014457 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14458 mode_cmd->pixel_format);
14459 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14460 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14461 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014462 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014463 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014464
Damien Lespiaub3218032015-02-27 11:15:18 +000014465 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14466 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014467 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014468 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14469 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014470 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014471 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014472 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014473 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014474
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014475 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014476 mode_cmd->pitches[0] != obj->stride) {
14477 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14478 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014479 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014480 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014481
Ville Syrjälä57779d02012-10-31 17:50:14 +020014482 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014483 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014484 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014485 case DRM_FORMAT_RGB565:
14486 case DRM_FORMAT_XRGB8888:
14487 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014488 break;
14489 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014490 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014491 DRM_DEBUG("unsupported pixel format: %s\n",
14492 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014493 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014494 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014495 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014496 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014497 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14498 DRM_DEBUG("unsupported pixel format: %s\n",
14499 drm_get_format_name(mode_cmd->pixel_format));
14500 return -EINVAL;
14501 }
14502 break;
14503 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014504 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014505 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014506 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014507 DRM_DEBUG("unsupported pixel format: %s\n",
14508 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014509 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014510 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014511 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014512 case DRM_FORMAT_ABGR2101010:
14513 if (!IS_VALLEYVIEW(dev)) {
14514 DRM_DEBUG("unsupported pixel format: %s\n",
14515 drm_get_format_name(mode_cmd->pixel_format));
14516 return -EINVAL;
14517 }
14518 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014519 case DRM_FORMAT_YUYV:
14520 case DRM_FORMAT_UYVY:
14521 case DRM_FORMAT_YVYU:
14522 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014523 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014524 DRM_DEBUG("unsupported pixel format: %s\n",
14525 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014526 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014527 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014528 break;
14529 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014530 DRM_DEBUG("unsupported pixel format: %s\n",
14531 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014532 return -EINVAL;
14533 }
14534
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014535 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14536 if (mode_cmd->offsets[0] != 0)
14537 return -EINVAL;
14538
Damien Lespiauec2c9812015-01-20 12:51:45 +000014539 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014540 mode_cmd->pixel_format,
14541 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014542 /* FIXME drm helper for size checks (especially planar formats)? */
14543 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14544 return -EINVAL;
14545
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014546 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14547 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014548 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014549
Jesse Barnes79e53942008-11-07 14:24:08 -080014550 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14551 if (ret) {
14552 DRM_ERROR("framebuffer init failed %d\n", ret);
14553 return ret;
14554 }
14555
Jesse Barnes79e53942008-11-07 14:24:08 -080014556 return 0;
14557}
14558
Jesse Barnes79e53942008-11-07 14:24:08 -080014559static struct drm_framebuffer *
14560intel_user_framebuffer_create(struct drm_device *dev,
14561 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014562 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014563{
Chris Wilson05394f32010-11-08 19:18:58 +000014564 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014565
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014566 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14567 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014568 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014569 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014570
Chris Wilsond2dff872011-04-19 08:36:26 +010014571 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014572}
14573
Daniel Vetter4520f532013-10-09 09:18:51 +020014574#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020014575static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014576{
14577}
14578#endif
14579
Jesse Barnes79e53942008-11-07 14:24:08 -080014580static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014581 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014582 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014583 .atomic_check = intel_atomic_check,
14584 .atomic_commit = intel_atomic_commit,
Jesse Barnes79e53942008-11-07 14:24:08 -080014585};
14586
Jesse Barnese70236a2009-09-21 10:42:27 -070014587/* Set up chip specific display functions */
14588static void intel_init_display(struct drm_device *dev)
14589{
14590 struct drm_i915_private *dev_priv = dev->dev_private;
14591
Daniel Vetteree9300b2013-06-03 22:40:22 +020014592 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14593 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014594 else if (IS_CHERRYVIEW(dev))
14595 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014596 else if (IS_VALLEYVIEW(dev))
14597 dev_priv->display.find_dpll = vlv_find_best_dpll;
14598 else if (IS_PINEVIEW(dev))
14599 dev_priv->display.find_dpll = pnv_find_best_dpll;
14600 else
14601 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14602
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014603 if (INTEL_INFO(dev)->gen >= 9) {
14604 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014605 dev_priv->display.get_initial_plane_config =
14606 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014607 dev_priv->display.crtc_compute_clock =
14608 haswell_crtc_compute_clock;
14609 dev_priv->display.crtc_enable = haswell_crtc_enable;
14610 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014611 dev_priv->display.update_primary_plane =
14612 skylake_update_primary_plane;
14613 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014614 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014615 dev_priv->display.get_initial_plane_config =
14616 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014617 dev_priv->display.crtc_compute_clock =
14618 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014619 dev_priv->display.crtc_enable = haswell_crtc_enable;
14620 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014621 dev_priv->display.update_primary_plane =
14622 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014623 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014624 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014625 dev_priv->display.get_initial_plane_config =
14626 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014627 dev_priv->display.crtc_compute_clock =
14628 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014629 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14630 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014631 dev_priv->display.update_primary_plane =
14632 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014633 } else if (IS_VALLEYVIEW(dev)) {
14634 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014635 dev_priv->display.get_initial_plane_config =
14636 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014637 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014638 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14639 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014640 dev_priv->display.update_primary_plane =
14641 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014642 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014643 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014644 dev_priv->display.get_initial_plane_config =
14645 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014646 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014647 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14648 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014649 dev_priv->display.update_primary_plane =
14650 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014651 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014652
Jesse Barnese70236a2009-09-21 10:42:27 -070014653 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030014654 if (IS_SKYLAKE(dev))
14655 dev_priv->display.get_display_clock_speed =
14656 skylake_get_display_clock_speed;
14657 else if (IS_BROADWELL(dev))
14658 dev_priv->display.get_display_clock_speed =
14659 broadwell_get_display_clock_speed;
14660 else if (IS_HASWELL(dev))
14661 dev_priv->display.get_display_clock_speed =
14662 haswell_get_display_clock_speed;
14663 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014664 dev_priv->display.get_display_clock_speed =
14665 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014666 else if (IS_GEN5(dev))
14667 dev_priv->display.get_display_clock_speed =
14668 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014669 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014670 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014671 dev_priv->display.get_display_clock_speed =
14672 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014673 else if (IS_GM45(dev))
14674 dev_priv->display.get_display_clock_speed =
14675 gm45_get_display_clock_speed;
14676 else if (IS_CRESTLINE(dev))
14677 dev_priv->display.get_display_clock_speed =
14678 i965gm_get_display_clock_speed;
14679 else if (IS_PINEVIEW(dev))
14680 dev_priv->display.get_display_clock_speed =
14681 pnv_get_display_clock_speed;
14682 else if (IS_G33(dev) || IS_G4X(dev))
14683 dev_priv->display.get_display_clock_speed =
14684 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014685 else if (IS_I915G(dev))
14686 dev_priv->display.get_display_clock_speed =
14687 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014688 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014689 dev_priv->display.get_display_clock_speed =
14690 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014691 else if (IS_PINEVIEW(dev))
14692 dev_priv->display.get_display_clock_speed =
14693 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014694 else if (IS_I915GM(dev))
14695 dev_priv->display.get_display_clock_speed =
14696 i915gm_get_display_clock_speed;
14697 else if (IS_I865G(dev))
14698 dev_priv->display.get_display_clock_speed =
14699 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014700 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014701 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014702 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014703 else { /* 830 */
14704 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014705 dev_priv->display.get_display_clock_speed =
14706 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014707 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014708
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014709 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014710 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014711 } else if (IS_GEN6(dev)) {
14712 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014713 } else if (IS_IVYBRIDGE(dev)) {
14714 /* FIXME: detect B0+ stepping and use auto training */
14715 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014716 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014717 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030014718 if (IS_BROADWELL(dev))
14719 dev_priv->display.modeset_global_resources =
14720 broadwell_modeset_global_resources;
Jesse Barnes30a970c2013-11-04 13:48:12 -080014721 } else if (IS_VALLEYVIEW(dev)) {
14722 dev_priv->display.modeset_global_resources =
14723 valleyview_modeset_global_resources;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014724 } else if (IS_BROXTON(dev)) {
14725 dev_priv->display.modeset_global_resources =
14726 broxton_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070014727 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014728
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014729 switch (INTEL_INFO(dev)->gen) {
14730 case 2:
14731 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14732 break;
14733
14734 case 3:
14735 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14736 break;
14737
14738 case 4:
14739 case 5:
14740 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14741 break;
14742
14743 case 6:
14744 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14745 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014746 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014747 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014748 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14749 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014750 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014751 /* Drop through - unsupported since execlist only. */
14752 default:
14753 /* Default just returns -ENODEV to indicate unsupported */
14754 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014755 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014756
14757 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014758
14759 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014760}
14761
Jesse Barnesb690e962010-07-19 13:53:12 -070014762/*
14763 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14764 * resume, or other times. This quirk makes sure that's the case for
14765 * affected systems.
14766 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014767static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014768{
14769 struct drm_i915_private *dev_priv = dev->dev_private;
14770
14771 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014772 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014773}
14774
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014775static void quirk_pipeb_force(struct drm_device *dev)
14776{
14777 struct drm_i915_private *dev_priv = dev->dev_private;
14778
14779 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14780 DRM_INFO("applying pipe b force quirk\n");
14781}
14782
Keith Packard435793d2011-07-12 14:56:22 -070014783/*
14784 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14785 */
14786static void quirk_ssc_force_disable(struct drm_device *dev)
14787{
14788 struct drm_i915_private *dev_priv = dev->dev_private;
14789 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014790 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014791}
14792
Carsten Emde4dca20e2012-03-15 15:56:26 +010014793/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014794 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14795 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014796 */
14797static void quirk_invert_brightness(struct drm_device *dev)
14798{
14799 struct drm_i915_private *dev_priv = dev->dev_private;
14800 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014801 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014802}
14803
Scot Doyle9c72cc62014-07-03 23:27:50 +000014804/* Some VBT's incorrectly indicate no backlight is present */
14805static void quirk_backlight_present(struct drm_device *dev)
14806{
14807 struct drm_i915_private *dev_priv = dev->dev_private;
14808 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14809 DRM_INFO("applying backlight present quirk\n");
14810}
14811
Jesse Barnesb690e962010-07-19 13:53:12 -070014812struct intel_quirk {
14813 int device;
14814 int subsystem_vendor;
14815 int subsystem_device;
14816 void (*hook)(struct drm_device *dev);
14817};
14818
Egbert Eich5f85f172012-10-14 15:46:38 +020014819/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14820struct intel_dmi_quirk {
14821 void (*hook)(struct drm_device *dev);
14822 const struct dmi_system_id (*dmi_id_list)[];
14823};
14824
14825static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14826{
14827 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14828 return 1;
14829}
14830
14831static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14832 {
14833 .dmi_id_list = &(const struct dmi_system_id[]) {
14834 {
14835 .callback = intel_dmi_reverse_brightness,
14836 .ident = "NCR Corporation",
14837 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14838 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14839 },
14840 },
14841 { } /* terminating entry */
14842 },
14843 .hook = quirk_invert_brightness,
14844 },
14845};
14846
Ben Widawskyc43b5632012-04-16 14:07:40 -070014847static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014848 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14849 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14850
Jesse Barnesb690e962010-07-19 13:53:12 -070014851 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14852 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14853
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014854 /* 830 needs to leave pipe A & dpll A up */
14855 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14856
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014857 /* 830 needs to leave pipe B & dpll B up */
14858 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14859
Keith Packard435793d2011-07-12 14:56:22 -070014860 /* Lenovo U160 cannot use SSC on LVDS */
14861 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014862
14863 /* Sony Vaio Y cannot use SSC on LVDS */
14864 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014865
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014866 /* Acer Aspire 5734Z must invert backlight brightness */
14867 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14868
14869 /* Acer/eMachines G725 */
14870 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14871
14872 /* Acer/eMachines e725 */
14873 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14874
14875 /* Acer/Packard Bell NCL20 */
14876 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14877
14878 /* Acer Aspire 4736Z */
14879 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014880
14881 /* Acer Aspire 5336 */
14882 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014883
14884 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14885 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014886
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014887 /* Acer C720 Chromebook (Core i3 4005U) */
14888 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14889
jens steinb2a96012014-10-28 20:25:53 +010014890 /* Apple Macbook 2,1 (Core 2 T7400) */
14891 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14892
Scot Doyled4967d82014-07-03 23:27:52 +000014893 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14894 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014895
14896 /* HP Chromebook 14 (Celeron 2955U) */
14897 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014898
14899 /* Dell Chromebook 11 */
14900 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014901};
14902
14903static void intel_init_quirks(struct drm_device *dev)
14904{
14905 struct pci_dev *d = dev->pdev;
14906 int i;
14907
14908 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14909 struct intel_quirk *q = &intel_quirks[i];
14910
14911 if (d->device == q->device &&
14912 (d->subsystem_vendor == q->subsystem_vendor ||
14913 q->subsystem_vendor == PCI_ANY_ID) &&
14914 (d->subsystem_device == q->subsystem_device ||
14915 q->subsystem_device == PCI_ANY_ID))
14916 q->hook(dev);
14917 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014918 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14919 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14920 intel_dmi_quirks[i].hook(dev);
14921 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014922}
14923
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014924/* Disable the VGA plane that we never use */
14925static void i915_disable_vga(struct drm_device *dev)
14926{
14927 struct drm_i915_private *dev_priv = dev->dev_private;
14928 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014929 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014930
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014931 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014932 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014933 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014934 sr1 = inb(VGA_SR_DATA);
14935 outb(sr1 | 1<<5, VGA_SR_DATA);
14936 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14937 udelay(300);
14938
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014939 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014940 POSTING_READ(vga_reg);
14941}
14942
Daniel Vetterf8175862012-04-10 15:50:11 +020014943void intel_modeset_init_hw(struct drm_device *dev)
14944{
Ville Syrjäläb6283052015-06-03 15:45:07 +030014945 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014946 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014947 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020014948 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014949}
14950
Jesse Barnes79e53942008-11-07 14:24:08 -080014951void intel_modeset_init(struct drm_device *dev)
14952{
Jesse Barnes652c3932009-08-17 13:31:43 -070014953 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014954 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014955 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014956 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014957
14958 drm_mode_config_init(dev);
14959
14960 dev->mode_config.min_width = 0;
14961 dev->mode_config.min_height = 0;
14962
Dave Airlie019d96c2011-09-29 16:20:42 +010014963 dev->mode_config.preferred_depth = 24;
14964 dev->mode_config.prefer_shadow = 1;
14965
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014966 dev->mode_config.allow_fb_modifiers = true;
14967
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014968 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014969
Jesse Barnesb690e962010-07-19 13:53:12 -070014970 intel_init_quirks(dev);
14971
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014972 intel_init_pm(dev);
14973
Ben Widawskye3c74752013-04-05 13:12:39 -070014974 if (INTEL_INFO(dev)->num_pipes == 0)
14975 return;
14976
Jesse Barnese70236a2009-09-21 10:42:27 -070014977 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014978 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070014979
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014980 if (IS_GEN2(dev)) {
14981 dev->mode_config.max_width = 2048;
14982 dev->mode_config.max_height = 2048;
14983 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014984 dev->mode_config.max_width = 4096;
14985 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014986 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014987 dev->mode_config.max_width = 8192;
14988 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014989 }
Damien Lespiau068be562014-03-28 14:17:49 +000014990
Ville Syrjälädc41c152014-08-13 11:57:05 +030014991 if (IS_845G(dev) || IS_I865G(dev)) {
14992 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14993 dev->mode_config.cursor_height = 1023;
14994 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014995 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14996 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14997 } else {
14998 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14999 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15000 }
15001
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015002 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015003
Zhao Yakui28c97732009-10-09 11:39:41 +080015004 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015005 INTEL_INFO(dev)->num_pipes,
15006 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015007
Damien Lespiau055e3932014-08-18 13:49:10 +010015008 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015009 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015010 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015011 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015012 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015013 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015014 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015015 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015016 }
15017
Jesse Barnesf42bb702013-12-16 16:34:23 -080015018 intel_init_dpio(dev);
15019
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015020 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015021
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015022 /* Just disable it once at startup */
15023 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015024 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015025
15026 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020015027 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080015028
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015029 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080015030 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015031 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015032
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015033 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080015034 if (!crtc->active)
15035 continue;
15036
Jesse Barnes46f297f2014-03-07 08:57:48 -080015037 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015038 * Note that reserving the BIOS fb up front prevents us
15039 * from stuffing other stolen allocations like the ring
15040 * on top. This prevents some ugliness at boot time, and
15041 * can even allow for smooth boot transitions if the BIOS
15042 * fb is large enough for the active pipe configuration.
15043 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015044 if (dev_priv->display.get_initial_plane_config) {
15045 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080015046 &crtc->plane_config);
15047 /*
15048 * If the fb is shared between multiple heads, we'll
15049 * just get the first one.
15050 */
Daniel Vetterf6936e22015-03-26 12:17:05 +010015051 intel_find_initial_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015052 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080015053 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015054}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015055
Daniel Vetter7fad7982012-07-04 17:51:47 +020015056static void intel_enable_pipe_a(struct drm_device *dev)
15057{
15058 struct intel_connector *connector;
15059 struct drm_connector *crt = NULL;
15060 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015061 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015062
15063 /* We can't just switch on the pipe A, we need to set things up with a
15064 * proper mode and output configuration. As a gross hack, enable pipe A
15065 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015066 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015067 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15068 crt = &connector->base;
15069 break;
15070 }
15071 }
15072
15073 if (!crt)
15074 return;
15075
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015076 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015077 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015078}
15079
Daniel Vetterfa555832012-10-10 23:14:00 +020015080static bool
15081intel_check_plane_mapping(struct intel_crtc *crtc)
15082{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015083 struct drm_device *dev = crtc->base.dev;
15084 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020015085 u32 reg, val;
15086
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015087 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015088 return true;
15089
15090 reg = DSPCNTR(!crtc->plane);
15091 val = I915_READ(reg);
15092
15093 if ((val & DISPLAY_PLANE_ENABLE) &&
15094 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15095 return false;
15096
15097 return true;
15098}
15099
Daniel Vetter24929352012-07-02 20:28:59 +020015100static void intel_sanitize_crtc(struct intel_crtc *crtc)
15101{
15102 struct drm_device *dev = crtc->base.dev;
15103 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020015104 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020015105
Daniel Vetter24929352012-07-02 20:28:59 +020015106 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015107 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015108 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15109
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015110 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015111 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015112 if (crtc->active) {
15113 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010015114 drm_crtc_vblank_on(&crtc->base);
15115 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015116
Daniel Vetter24929352012-07-02 20:28:59 +020015117 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015118 * disable the crtc (and hence change the state) if it is wrong. Note
15119 * that gen4+ has a fixed plane -> pipe mapping. */
15120 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015121 struct intel_connector *connector;
15122 bool plane;
15123
Daniel Vetter24929352012-07-02 20:28:59 +020015124 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15125 crtc->base.base.id);
15126
15127 /* Pipe has the wrong plane attached and the plane is active.
15128 * Temporarily change the plane mapping and disable everything
15129 * ... */
15130 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015131 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015132 crtc->plane = !plane;
Maarten Lankhorst1b509252015-06-01 12:49:48 +020015133 intel_crtc_control(&crtc->base, false);
Daniel Vetter24929352012-07-02 20:28:59 +020015134 crtc->plane = plane;
15135
15136 /* ... and break all links. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015137 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015138 if (connector->encoder->base.crtc != &crtc->base)
15139 continue;
15140
Egbert Eich7f1950f2014-04-25 10:56:22 +020015141 connector->base.dpms = DRM_MODE_DPMS_OFF;
15142 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015143 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015144 /* multiple connectors may have the same encoder:
15145 * handle them and break crtc link separately */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015146 for_each_intel_connector(dev, connector)
Egbert Eich7f1950f2014-04-25 10:56:22 +020015147 if (connector->encoder->base.crtc == &crtc->base) {
15148 connector->encoder->base.crtc = NULL;
15149 connector->encoder->connectors_active = false;
15150 }
Daniel Vetter24929352012-07-02 20:28:59 +020015151
15152 WARN_ON(crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080015153 crtc->base.state->enable = false;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015154 crtc->base.state->active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015155 crtc->base.enabled = false;
15156 }
Daniel Vetter24929352012-07-02 20:28:59 +020015157
Daniel Vetter7fad7982012-07-04 17:51:47 +020015158 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15159 crtc->pipe == PIPE_A && !crtc->active) {
15160 /* BIOS forgot to enable pipe A, this mostly happens after
15161 * resume. Force-enable the pipe to fix this, the update_dpms
15162 * call below we restore the pipe to the right state, but leave
15163 * the required bits on. */
15164 intel_enable_pipe_a(dev);
15165 }
15166
Daniel Vetter24929352012-07-02 20:28:59 +020015167 /* Adjust the state of the output pipe according to whether we
15168 * have active connectors/encoders. */
15169 intel_crtc_update_dpms(&crtc->base);
15170
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015171 if (crtc->active != crtc->base.state->active) {
Daniel Vetter24929352012-07-02 20:28:59 +020015172 struct intel_encoder *encoder;
15173
15174 /* This can happen either due to bugs in the get_hw_state
15175 * functions or because the pipe is force-enabled due to the
15176 * pipe A quirk. */
15177 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15178 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015179 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015180 crtc->active ? "enabled" : "disabled");
15181
Matt Roper83d65732015-02-25 13:12:16 -080015182 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015183 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015184 crtc->base.enabled = crtc->active;
15185
15186 /* Because we only establish the connector -> encoder ->
15187 * crtc links if something is active, this means the
15188 * crtc is now deactivated. Break the links. connector
15189 * -> encoder links are only establish when things are
15190 * actually up, hence no need to break them. */
15191 WARN_ON(crtc->active);
15192
15193 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
15194 WARN_ON(encoder->connectors_active);
15195 encoder->base.crtc = NULL;
15196 }
15197 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015198
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015199 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015200 /*
15201 * We start out with underrun reporting disabled to avoid races.
15202 * For correct bookkeeping mark this on active crtcs.
15203 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015204 * Also on gmch platforms we dont have any hardware bits to
15205 * disable the underrun reporting. Which means we need to start
15206 * out with underrun reporting disabled also on inactive pipes,
15207 * since otherwise we'll complain about the garbage we read when
15208 * e.g. coming up after runtime pm.
15209 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015210 * No protection against concurrent access is required - at
15211 * worst a fifo underrun happens which also sets this to false.
15212 */
15213 crtc->cpu_fifo_underrun_disabled = true;
15214 crtc->pch_fifo_underrun_disabled = true;
15215 }
Daniel Vetter24929352012-07-02 20:28:59 +020015216}
15217
15218static void intel_sanitize_encoder(struct intel_encoder *encoder)
15219{
15220 struct intel_connector *connector;
15221 struct drm_device *dev = encoder->base.dev;
15222
15223 /* We need to check both for a crtc link (meaning that the
15224 * encoder is active and trying to read from a pipe) and the
15225 * pipe itself being active. */
15226 bool has_active_crtc = encoder->base.crtc &&
15227 to_intel_crtc(encoder->base.crtc)->active;
15228
15229 if (encoder->connectors_active && !has_active_crtc) {
15230 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15231 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015232 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015233
15234 /* Connector is active, but has no active pipe. This is
15235 * fallout from our resume register restoring. Disable
15236 * the encoder manually again. */
15237 if (encoder->base.crtc) {
15238 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15239 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015240 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015241 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015242 if (encoder->post_disable)
15243 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015244 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015245 encoder->base.crtc = NULL;
15246 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015247
15248 /* Inconsistent output/port/pipe state happens presumably due to
15249 * a bug in one of the get_hw_state functions. Or someplace else
15250 * in our code, like the register restore mess on resume. Clamp
15251 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015252 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015253 if (connector->encoder != encoder)
15254 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015255 connector->base.dpms = DRM_MODE_DPMS_OFF;
15256 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015257 }
15258 }
15259 /* Enabled encoders without active connectors will be fixed in
15260 * the crtc fixup. */
15261}
15262
Imre Deak04098752014-02-18 00:02:16 +020015263void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015264{
15265 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015266 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015267
Imre Deak04098752014-02-18 00:02:16 +020015268 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15269 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15270 i915_disable_vga(dev);
15271 }
15272}
15273
15274void i915_redisable_vga(struct drm_device *dev)
15275{
15276 struct drm_i915_private *dev_priv = dev->dev_private;
15277
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015278 /* This function can be called both from intel_modeset_setup_hw_state or
15279 * at a very early point in our resume sequence, where the power well
15280 * structures are not yet restored. Since this function is at a very
15281 * paranoid "someone might have enabled VGA while we were not looking"
15282 * level, just check if the power well is enabled instead of trying to
15283 * follow the "don't touch the power well if we don't need it" policy
15284 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015285 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015286 return;
15287
Imre Deak04098752014-02-18 00:02:16 +020015288 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015289}
15290
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015291static bool primary_get_hw_state(struct intel_crtc *crtc)
15292{
15293 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
15294
15295 if (!crtc->active)
15296 return false;
15297
15298 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
15299}
15300
Daniel Vetter30e984d2013-06-05 13:34:17 +020015301static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015302{
15303 struct drm_i915_private *dev_priv = dev->dev_private;
15304 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015305 struct intel_crtc *crtc;
15306 struct intel_encoder *encoder;
15307 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015308 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015309
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015310 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015311 struct drm_plane *primary = crtc->base.primary;
15312 struct intel_plane_state *plane_state;
15313
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015314 memset(crtc->config, 0, sizeof(*crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020015315
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015316 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020015317
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015318 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015319 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015320
Matt Roper83d65732015-02-25 13:12:16 -080015321 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015322 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015323 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015324
15325 plane_state = to_intel_plane_state(primary->state);
15326 plane_state->visible = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015327
15328 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15329 crtc->base.base.id,
15330 crtc->active ? "enabled" : "disabled");
15331 }
15332
Daniel Vetter53589012013-06-05 13:34:16 +020015333 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15334 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15335
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015336 pll->on = pll->get_hw_state(dev_priv, pll,
15337 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015338 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015339 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015340 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015341 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015342 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015343 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015344 }
Daniel Vetter53589012013-06-05 13:34:16 +020015345 }
Daniel Vetter53589012013-06-05 13:34:16 +020015346
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015347 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015348 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015349
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015350 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015351 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015352 }
15353
Damien Lespiaub2784e12014-08-05 11:29:37 +010015354 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015355 pipe = 0;
15356
15357 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015358 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15359 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015360 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015361 } else {
15362 encoder->base.crtc = NULL;
15363 }
15364
15365 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015366 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015367 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015368 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015369 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015370 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015371 }
15372
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015373 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015374 if (connector->get_hw_state(connector)) {
15375 connector->base.dpms = DRM_MODE_DPMS_ON;
15376 connector->encoder->connectors_active = true;
15377 connector->base.encoder = &connector->encoder->base;
15378 } else {
15379 connector->base.dpms = DRM_MODE_DPMS_OFF;
15380 connector->base.encoder = NULL;
15381 }
15382 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15383 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015384 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015385 connector->base.encoder ? "enabled" : "disabled");
15386 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015387}
15388
15389/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
15390 * and i915 state tracking structures. */
15391void intel_modeset_setup_hw_state(struct drm_device *dev,
15392 bool force_restore)
15393{
15394 struct drm_i915_private *dev_priv = dev->dev_private;
15395 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015396 struct intel_crtc *crtc;
15397 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015398 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015399
15400 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015401
Jesse Barnesbabea612013-06-26 18:57:38 +030015402 /*
15403 * Now that we have the config, copy it to each CRTC struct
15404 * Note that this could go away if we move to using crtc_config
15405 * checking everywhere.
15406 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015407 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020015408 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015409 intel_mode_from_pipe_config(&crtc->base.mode,
15410 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030015411 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
15412 crtc->base.base.id);
15413 drm_mode_debug_printmodeline(&crtc->base.mode);
15414 }
15415 }
15416
Daniel Vetter24929352012-07-02 20:28:59 +020015417 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015418 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015419 intel_sanitize_encoder(encoder);
15420 }
15421
Damien Lespiau055e3932014-08-18 13:49:10 +010015422 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015423 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15424 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015425 intel_dump_pipe_config(crtc, crtc->config,
15426 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015427 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015428
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015429 intel_modeset_update_connector_atomic_state(dev);
15430
Daniel Vetter35c95372013-07-17 06:55:04 +020015431 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15432 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15433
15434 if (!pll->on || pll->active)
15435 continue;
15436
15437 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15438
15439 pll->disable(dev_priv, pll);
15440 pll->on = false;
15441 }
15442
Pradeep Bhat30789992014-11-04 17:06:45 +000015443 if (IS_GEN9(dev))
15444 skl_wm_get_hw_state(dev);
15445 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015446 ilk_wm_get_hw_state(dev);
15447
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015448 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015449 i915_redisable_vga(dev);
15450
Daniel Vetterf30da182013-04-11 20:22:50 +020015451 /*
15452 * We need to use raw interfaces for restoring state to avoid
15453 * checking (bogus) intermediate states.
15454 */
Damien Lespiau055e3932014-08-18 13:49:10 +010015455 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070015456 struct drm_crtc *crtc =
15457 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020015458
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020015459 intel_crtc_restore_mode(crtc);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015460 }
15461 } else {
15462 intel_modeset_update_staged_output_state(dev);
15463 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015464
15465 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015466}
15467
15468void intel_modeset_gem_init(struct drm_device *dev)
15469{
Jesse Barnes92122782014-10-09 12:57:42 -070015470 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015471 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015472 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015473 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015474
Imre Deakae484342014-03-31 15:10:44 +030015475 mutex_lock(&dev->struct_mutex);
15476 intel_init_gt_powersave(dev);
15477 mutex_unlock(&dev->struct_mutex);
15478
Jesse Barnes92122782014-10-09 12:57:42 -070015479 /*
15480 * There may be no VBT; and if the BIOS enabled SSC we can
15481 * just keep using it to avoid unnecessary flicker. Whereas if the
15482 * BIOS isn't using it, don't assume it will work even if the VBT
15483 * indicates as much.
15484 */
15485 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
15486 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15487 DREF_SSC1_ENABLE);
15488
Chris Wilson1833b132012-05-09 11:56:28 +010015489 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015490
15491 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015492
15493 /*
15494 * Make sure any fbs we allocated at startup are properly
15495 * pinned & fenced. When we do the allocation it's too early
15496 * for this.
15497 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015498 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015499 obj = intel_fb_obj(c->primary->fb);
15500 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015501 continue;
15502
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015503 mutex_lock(&dev->struct_mutex);
15504 ret = intel_pin_and_fence_fb_obj(c->primary,
15505 c->primary->fb,
15506 c->primary->state,
15507 NULL);
15508 mutex_unlock(&dev->struct_mutex);
15509 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015510 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15511 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015512 drm_framebuffer_unreference(c->primary->fb);
15513 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015514 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015515 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015516 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015517 }
15518 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015519
15520 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015521}
15522
Imre Deak4932e2c2014-02-11 17:12:48 +020015523void intel_connector_unregister(struct intel_connector *intel_connector)
15524{
15525 struct drm_connector *connector = &intel_connector->base;
15526
15527 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015528 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015529}
15530
Jesse Barnes79e53942008-11-07 14:24:08 -080015531void intel_modeset_cleanup(struct drm_device *dev)
15532{
Jesse Barnes652c3932009-08-17 13:31:43 -070015533 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015534 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015535
Imre Deak2eb52522014-11-19 15:30:05 +020015536 intel_disable_gt_powersave(dev);
15537
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015538 intel_backlight_unregister(dev);
15539
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015540 /*
15541 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015542 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015543 * experience fancy races otherwise.
15544 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015545 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015546
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015547 /*
15548 * Due to the hpd irq storm handling the hotplug work can re-arm the
15549 * poll handlers. Hence disable polling after hpd handling is shut down.
15550 */
Keith Packardf87ea762010-10-03 19:36:26 -070015551 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015552
Jesse Barnes652c3932009-08-17 13:31:43 -070015553 mutex_lock(&dev->struct_mutex);
15554
Jesse Barnes723bfd72010-10-07 16:01:13 -070015555 intel_unregister_dsm_handler();
15556
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020015557 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015558
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015559 mutex_unlock(&dev->struct_mutex);
15560
Chris Wilson1630fe72011-07-08 12:22:42 +010015561 /* flush any delayed tasks or pending work */
15562 flush_scheduled_work();
15563
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015564 /* destroy the backlight and sysfs files before encoders/connectors */
15565 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015566 struct intel_connector *intel_connector;
15567
15568 intel_connector = to_intel_connector(connector);
15569 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015570 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015571
Jesse Barnes79e53942008-11-07 14:24:08 -080015572 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015573
15574 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015575
15576 mutex_lock(&dev->struct_mutex);
15577 intel_cleanup_gt_powersave(dev);
15578 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015579}
15580
Dave Airlie28d52042009-09-21 14:33:58 +100015581/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015582 * Return which encoder is currently attached for connector.
15583 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015584struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015585{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015586 return &intel_attached_encoder(connector)->base;
15587}
Jesse Barnes79e53942008-11-07 14:24:08 -080015588
Chris Wilsondf0e9242010-09-09 16:20:55 +010015589void intel_connector_attach_encoder(struct intel_connector *connector,
15590 struct intel_encoder *encoder)
15591{
15592 connector->encoder = encoder;
15593 drm_mode_connector_attach_encoder(&connector->base,
15594 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015595}
Dave Airlie28d52042009-09-21 14:33:58 +100015596
15597/*
15598 * set vga decode state - true == enable VGA decode
15599 */
15600int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15601{
15602 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015603 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015604 u16 gmch_ctrl;
15605
Chris Wilson75fa0412014-02-07 18:37:02 -020015606 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15607 DRM_ERROR("failed to read control word\n");
15608 return -EIO;
15609 }
15610
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015611 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15612 return 0;
15613
Dave Airlie28d52042009-09-21 14:33:58 +100015614 if (state)
15615 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15616 else
15617 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015618
15619 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15620 DRM_ERROR("failed to write control word\n");
15621 return -EIO;
15622 }
15623
Dave Airlie28d52042009-09-21 14:33:58 +100015624 return 0;
15625}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015626
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015627struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015628
15629 u32 power_well_driver;
15630
Chris Wilson63b66e52013-08-08 15:12:06 +020015631 int num_transcoders;
15632
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015633 struct intel_cursor_error_state {
15634 u32 control;
15635 u32 position;
15636 u32 base;
15637 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015638 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015639
15640 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015641 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015642 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015643 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015644 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015645
15646 struct intel_plane_error_state {
15647 u32 control;
15648 u32 stride;
15649 u32 size;
15650 u32 pos;
15651 u32 addr;
15652 u32 surface;
15653 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015654 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015655
15656 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015657 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015658 enum transcoder cpu_transcoder;
15659
15660 u32 conf;
15661
15662 u32 htotal;
15663 u32 hblank;
15664 u32 hsync;
15665 u32 vtotal;
15666 u32 vblank;
15667 u32 vsync;
15668 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015669};
15670
15671struct intel_display_error_state *
15672intel_display_capture_error_state(struct drm_device *dev)
15673{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015674 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015675 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015676 int transcoders[] = {
15677 TRANSCODER_A,
15678 TRANSCODER_B,
15679 TRANSCODER_C,
15680 TRANSCODER_EDP,
15681 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015682 int i;
15683
Chris Wilson63b66e52013-08-08 15:12:06 +020015684 if (INTEL_INFO(dev)->num_pipes == 0)
15685 return NULL;
15686
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015687 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015688 if (error == NULL)
15689 return NULL;
15690
Imre Deak190be112013-11-25 17:15:31 +020015691 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015692 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15693
Damien Lespiau055e3932014-08-18 13:49:10 +010015694 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015695 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015696 __intel_display_power_is_enabled(dev_priv,
15697 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015698 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015699 continue;
15700
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015701 error->cursor[i].control = I915_READ(CURCNTR(i));
15702 error->cursor[i].position = I915_READ(CURPOS(i));
15703 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015704
15705 error->plane[i].control = I915_READ(DSPCNTR(i));
15706 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015707 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015708 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015709 error->plane[i].pos = I915_READ(DSPPOS(i));
15710 }
Paulo Zanonica291362013-03-06 20:03:14 -030015711 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15712 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015713 if (INTEL_INFO(dev)->gen >= 4) {
15714 error->plane[i].surface = I915_READ(DSPSURF(i));
15715 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15716 }
15717
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015718 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030015719
Sonika Jindal3abfce72014-07-21 15:23:43 +053015720 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e12014-04-18 15:55:04 +030015721 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015722 }
15723
15724 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15725 if (HAS_DDI(dev_priv->dev))
15726 error->num_transcoders++; /* Account for eDP. */
15727
15728 for (i = 0; i < error->num_transcoders; i++) {
15729 enum transcoder cpu_transcoder = transcoders[i];
15730
Imre Deakddf9c532013-11-27 22:02:02 +020015731 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015732 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015733 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015734 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015735 continue;
15736
Chris Wilson63b66e52013-08-08 15:12:06 +020015737 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15738
15739 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15740 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15741 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15742 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15743 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15744 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15745 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015746 }
15747
15748 return error;
15749}
15750
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015751#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15752
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015753void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015754intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015755 struct drm_device *dev,
15756 struct intel_display_error_state *error)
15757{
Damien Lespiau055e3932014-08-18 13:49:10 +010015758 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015759 int i;
15760
Chris Wilson63b66e52013-08-08 15:12:06 +020015761 if (!error)
15762 return;
15763
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015764 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015765 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015766 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015767 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015768 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015769 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015770 err_printf(m, " Power: %s\n",
15771 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015772 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030015773 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015774
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015775 err_printf(m, "Plane [%d]:\n", i);
15776 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15777 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015778 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015779 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15780 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015781 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015782 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015783 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015784 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015785 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15786 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015787 }
15788
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015789 err_printf(m, "Cursor [%d]:\n", i);
15790 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15791 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15792 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015793 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015794
15795 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015796 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015797 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015798 err_printf(m, " Power: %s\n",
15799 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015800 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15801 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15802 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15803 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15804 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15805 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15806 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15807 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015808}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015809
15810void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15811{
15812 struct intel_crtc *crtc;
15813
15814 for_each_intel_crtc(dev, crtc) {
15815 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015816
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015817 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015818
15819 work = crtc->unpin_work;
15820
15821 if (work && work->event &&
15822 work->event->base.file_priv == file) {
15823 kfree(work->event);
15824 work->event = NULL;
15825 }
15826
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015827 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015828 }
15829}