blob: f084a1dd8f4d4ceb1a2d2c948c618dc676c884c5 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
48typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040049 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080050} intel_range_t;
51
52typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040053 int dot_limit;
54 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080055} intel_p2_t;
56
57#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080058typedef struct intel_limit intel_limit_t;
59struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 intel_range_t dot, vco, n, m, m1, m2, p, p1;
61 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080062};
Jesse Barnes79e53942008-11-07 14:24:08 -080063
Jesse Barnes2377b742010-07-07 14:06:43 -070064/* FDI */
65#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
66
Daniel Vetterd2acd212012-10-20 20:57:43 +020067int
68intel_pch_rawclk(struct drm_device *dev)
69{
70 struct drm_i915_private *dev_priv = dev->dev_private;
71
72 WARN_ON(!HAS_PCH_SPLIT(dev));
73
74 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
75}
76
Chris Wilson021357a2010-09-07 20:54:59 +010077static inline u32 /* units of 100MHz */
78intel_fdi_link_freq(struct drm_device *dev)
79{
Chris Wilson8b99e682010-10-13 09:59:17 +010080 if (IS_GEN5(dev)) {
81 struct drm_i915_private *dev_priv = dev->dev_private;
82 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
83 } else
84 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010085}
86
Keith Packarde4b36692009-06-05 19:22:17 -070087static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -040088 .dot = { .min = 25000, .max = 350000 },
89 .vco = { .min = 930000, .max = 1400000 },
90 .n = { .min = 3, .max = 16 },
91 .m = { .min = 96, .max = 140 },
92 .m1 = { .min = 18, .max = 26 },
93 .m2 = { .min = 6, .max = 16 },
94 .p = { .min = 4, .max = 128 },
95 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -070096 .p2 = { .dot_limit = 165000,
97 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -070098};
99
100static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400101 .dot = { .min = 25000, .max = 350000 },
102 .vco = { .min = 930000, .max = 1400000 },
103 .n = { .min = 3, .max = 16 },
104 .m = { .min = 96, .max = 140 },
105 .m1 = { .min = 18, .max = 26 },
106 .m2 = { .min = 6, .max = 16 },
107 .p = { .min = 4, .max = 128 },
108 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700109 .p2 = { .dot_limit = 165000,
110 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700111};
Eric Anholt273e27c2011-03-30 13:01:10 -0700112
Keith Packarde4b36692009-06-05 19:22:17 -0700113static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 .dot = { .min = 20000, .max = 400000 },
115 .vco = { .min = 1400000, .max = 2800000 },
116 .n = { .min = 1, .max = 6 },
117 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100118 .m1 = { .min = 8, .max = 18 },
119 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400120 .p = { .min = 5, .max = 80 },
121 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700122 .p2 = { .dot_limit = 200000,
123 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700124};
125
126static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 .dot = { .min = 20000, .max = 400000 },
128 .vco = { .min = 1400000, .max = 2800000 },
129 .n = { .min = 1, .max = 6 },
130 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100131 .m1 = { .min = 8, .max = 18 },
132 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400133 .p = { .min = 7, .max = 98 },
134 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700135 .p2 = { .dot_limit = 112000,
136 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700137};
138
Eric Anholt273e27c2011-03-30 13:01:10 -0700139
Keith Packarde4b36692009-06-05 19:22:17 -0700140static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700141 .dot = { .min = 25000, .max = 270000 },
142 .vco = { .min = 1750000, .max = 3500000},
143 .n = { .min = 1, .max = 4 },
144 .m = { .min = 104, .max = 138 },
145 .m1 = { .min = 17, .max = 23 },
146 .m2 = { .min = 5, .max = 11 },
147 .p = { .min = 10, .max = 30 },
148 .p1 = { .min = 1, .max = 3},
149 .p2 = { .dot_limit = 270000,
150 .p2_slow = 10,
151 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800152 },
Keith Packarde4b36692009-06-05 19:22:17 -0700153};
154
155static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700156 .dot = { .min = 22000, .max = 400000 },
157 .vco = { .min = 1750000, .max = 3500000},
158 .n = { .min = 1, .max = 4 },
159 .m = { .min = 104, .max = 138 },
160 .m1 = { .min = 16, .max = 23 },
161 .m2 = { .min = 5, .max = 11 },
162 .p = { .min = 5, .max = 80 },
163 .p1 = { .min = 1, .max = 8},
164 .p2 = { .dot_limit = 165000,
165 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700166};
167
168static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700169 .dot = { .min = 20000, .max = 115000 },
170 .vco = { .min = 1750000, .max = 3500000 },
171 .n = { .min = 1, .max = 3 },
172 .m = { .min = 104, .max = 138 },
173 .m1 = { .min = 17, .max = 23 },
174 .m2 = { .min = 5, .max = 11 },
175 .p = { .min = 28, .max = 112 },
176 .p1 = { .min = 2, .max = 8 },
177 .p2 = { .dot_limit = 0,
178 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800179 },
Keith Packarde4b36692009-06-05 19:22:17 -0700180};
181
182static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .dot = { .min = 80000, .max = 224000 },
184 .vco = { .min = 1750000, .max = 3500000 },
185 .n = { .min = 1, .max = 3 },
186 .m = { .min = 104, .max = 138 },
187 .m1 = { .min = 17, .max = 23 },
188 .m2 = { .min = 5, .max = 11 },
189 .p = { .min = 14, .max = 42 },
190 .p1 = { .min = 2, .max = 6 },
191 .p2 = { .dot_limit = 0,
192 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800193 },
Keith Packarde4b36692009-06-05 19:22:17 -0700194};
195
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500196static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400197 .dot = { .min = 20000, .max = 400000},
198 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700199 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400200 .n = { .min = 3, .max = 6 },
201 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700202 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400203 .m1 = { .min = 0, .max = 0 },
204 .m2 = { .min = 0, .max = 254 },
205 .p = { .min = 5, .max = 80 },
206 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700207 .p2 = { .dot_limit = 200000,
208 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700209};
210
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500211static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400212 .dot = { .min = 20000, .max = 400000 },
213 .vco = { .min = 1700000, .max = 3500000 },
214 .n = { .min = 3, .max = 6 },
215 .m = { .min = 2, .max = 256 },
216 .m1 = { .min = 0, .max = 0 },
217 .m2 = { .min = 0, .max = 254 },
218 .p = { .min = 7, .max = 112 },
219 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700220 .p2 = { .dot_limit = 112000,
221 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700222};
223
Eric Anholt273e27c2011-03-30 13:01:10 -0700224/* Ironlake / Sandybridge
225 *
226 * We calculate clock using (register_value + 2) for N/M1/M2, so here
227 * the range value for them is (actual_value - 2).
228 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800229static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 25000, .max = 350000 },
231 .vco = { .min = 1760000, .max = 3510000 },
232 .n = { .min = 1, .max = 5 },
233 .m = { .min = 79, .max = 127 },
234 .m1 = { .min = 12, .max = 22 },
235 .m2 = { .min = 5, .max = 9 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8 },
238 .p2 = { .dot_limit = 225000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800242static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 25000, .max = 350000 },
244 .vco = { .min = 1760000, .max = 3510000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 79, .max = 118 },
247 .m1 = { .min = 12, .max = 22 },
248 .m2 = { .min = 5, .max = 9 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 225000,
252 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253};
254
255static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700256 .dot = { .min = 25000, .max = 350000 },
257 .vco = { .min = 1760000, .max = 3510000 },
258 .n = { .min = 1, .max = 3 },
259 .m = { .min = 79, .max = 127 },
260 .m1 = { .min = 12, .max = 22 },
261 .m2 = { .min = 5, .max = 9 },
262 .p = { .min = 14, .max = 56 },
263 .p1 = { .min = 2, .max = 8 },
264 .p2 = { .dot_limit = 225000,
265 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800266};
267
Eric Anholt273e27c2011-03-30 13:01:10 -0700268/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800269static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .dot = { .min = 25000, .max = 350000 },
271 .vco = { .min = 1760000, .max = 3510000 },
272 .n = { .min = 1, .max = 2 },
273 .m = { .min = 79, .max = 126 },
274 .m1 = { .min = 12, .max = 22 },
275 .m2 = { .min = 5, .max = 9 },
276 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700278 .p2 = { .dot_limit = 225000,
279 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800280};
281
282static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .dot = { .min = 25000, .max = 350000 },
284 .vco = { .min = 1760000, .max = 3510000 },
285 .n = { .min = 1, .max = 3 },
286 .m = { .min = 79, .max = 126 },
287 .m1 = { .min = 12, .max = 22 },
288 .m2 = { .min = 5, .max = 9 },
289 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .p2 = { .dot_limit = 225000,
292 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800293};
294
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700295static const intel_limit_t intel_limits_vlv_dac = {
296 .dot = { .min = 25000, .max = 270000 },
297 .vco = { .min = 4000000, .max = 6000000 },
298 .n = { .min = 1, .max = 7 },
299 .m = { .min = 22, .max = 450 }, /* guess */
300 .m1 = { .min = 2, .max = 3 },
301 .m2 = { .min = 11, .max = 156 },
302 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200303 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700304 .p2 = { .dot_limit = 270000,
305 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700306};
307
308static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200309 .dot = { .min = 25000, .max = 270000 },
310 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700311 .n = { .min = 1, .max = 7 },
312 .m = { .min = 60, .max = 300 }, /* guess */
313 .m1 = { .min = 2, .max = 3 },
314 .m2 = { .min = 11, .max = 156 },
315 .p = { .min = 10, .max = 30 },
316 .p1 = { .min = 2, .max = 3 },
317 .p2 = { .dot_limit = 270000,
318 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700319};
320
321static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530322 .dot = { .min = 25000, .max = 270000 },
323 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700324 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530325 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700326 .m1 = { .min = 2, .max = 3 },
327 .m2 = { .min = 11, .max = 156 },
328 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200329 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700330 .p2 = { .dot_limit = 270000,
331 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700332};
333
Chris Wilson1b894b52010-12-14 20:04:54 +0000334static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
335 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800336{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800337 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800338 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800339
340 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100341 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000342 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343 limit = &intel_limits_ironlake_dual_lvds_100m;
344 else
345 limit = &intel_limits_ironlake_dual_lvds;
346 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000347 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800348 limit = &intel_limits_ironlake_single_lvds_100m;
349 else
350 limit = &intel_limits_ironlake_single_lvds;
351 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200352 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800353 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800354
355 return limit;
356}
357
Ma Ling044c7c42009-03-18 20:13:23 +0800358static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
359{
360 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800361 const intel_limit_t *limit;
362
363 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100364 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700365 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800366 else
Keith Packarde4b36692009-06-05 19:22:17 -0700367 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800368 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
369 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700370 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800371 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700372 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800373 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700374 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800375
376 return limit;
377}
378
Chris Wilson1b894b52010-12-14 20:04:54 +0000379static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800380{
381 struct drm_device *dev = crtc->dev;
382 const intel_limit_t *limit;
383
Eric Anholtbad720f2009-10-22 16:11:14 -0700384 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000385 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800386 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800387 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500388 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800389 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500390 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800391 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500392 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700393 } else if (IS_VALLEYVIEW(dev)) {
394 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
395 limit = &intel_limits_vlv_dac;
396 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
397 limit = &intel_limits_vlv_hdmi;
398 else
399 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100400 } else if (!IS_GEN2(dev)) {
401 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
402 limit = &intel_limits_i9xx_lvds;
403 else
404 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800405 } else {
406 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700407 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800408 else
Keith Packarde4b36692009-06-05 19:22:17 -0700409 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800410 }
411 return limit;
412}
413
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500414/* m1 is reserved as 0 in Pineview, n is a ring counter */
415static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800416{
Shaohua Li21778322009-02-23 15:19:16 +0800417 clock->m = clock->m2 + 2;
418 clock->p = clock->p1 * clock->p2;
419 clock->vco = refclk * clock->m / clock->n;
420 clock->dot = clock->vco / clock->p;
421}
422
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200423static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
424{
425 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
426}
427
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200428static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800429{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200430 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800431 clock->p = clock->p1 * clock->p2;
432 clock->vco = refclk * clock->m / (clock->n + 2);
433 clock->dot = clock->vco / clock->p;
434}
435
Jesse Barnes79e53942008-11-07 14:24:08 -0800436/**
437 * Returns whether any output on the specified pipe is of the specified type
438 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100439bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800440{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100441 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100442 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800443
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200444 for_each_encoder_on_crtc(dev, crtc, encoder)
445 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100446 return true;
447
448 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800449}
450
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800451#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800452/**
453 * Returns whether the given set of divisors are valid for a given refclk with
454 * the given connectors.
455 */
456
Chris Wilson1b894b52010-12-14 20:04:54 +0000457static bool intel_PLL_is_valid(struct drm_device *dev,
458 const intel_limit_t *limit,
459 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800460{
Jesse Barnes79e53942008-11-07 14:24:08 -0800461 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400462 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800463 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400464 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800465 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400466 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800467 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400468 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500469 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400470 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800471 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400476 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800477 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
478 * connector, etc., rather than just a single range.
479 */
480 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400481 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800482
483 return true;
484}
485
Ma Lingd4906092009-03-18 20:13:27 +0800486static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200487i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800488 int target, int refclk, intel_clock_t *match_clock,
489 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800490{
491 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800493 int err = target;
494
Daniel Vettera210b022012-11-26 17:22:08 +0100495 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800496 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100497 * For LVDS just rely on its current settings for dual-channel.
498 * We haven't figured out how to reliably set up different
499 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800500 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100501 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800502 clock.p2 = limit->p2.p2_fast;
503 else
504 clock.p2 = limit->p2.p2_slow;
505 } else {
506 if (target < limit->p2.dot_limit)
507 clock.p2 = limit->p2.p2_slow;
508 else
509 clock.p2 = limit->p2.p2_fast;
510 }
511
Akshay Joshi0206e352011-08-16 15:34:10 -0400512 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800513
Zhao Yakui42158662009-11-20 11:24:18 +0800514 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
515 clock.m1++) {
516 for (clock.m2 = limit->m2.min;
517 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200518 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800519 break;
520 for (clock.n = limit->n.min;
521 clock.n <= limit->n.max; clock.n++) {
522 for (clock.p1 = limit->p1.min;
523 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800524 int this_err;
525
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200526 i9xx_clock(refclk, &clock);
527 if (!intel_PLL_is_valid(dev, limit,
528 &clock))
529 continue;
530 if (match_clock &&
531 clock.p != match_clock->p)
532 continue;
533
534 this_err = abs(clock.dot - target);
535 if (this_err < err) {
536 *best_clock = clock;
537 err = this_err;
538 }
539 }
540 }
541 }
542 }
543
544 return (err != target);
545}
546
547static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200548pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
549 int target, int refclk, intel_clock_t *match_clock,
550 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200551{
552 struct drm_device *dev = crtc->dev;
553 intel_clock_t clock;
554 int err = target;
555
556 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
557 /*
558 * For LVDS just rely on its current settings for dual-channel.
559 * We haven't figured out how to reliably set up different
560 * single/dual channel state, if we even can.
561 */
562 if (intel_is_dual_link_lvds(dev))
563 clock.p2 = limit->p2.p2_fast;
564 else
565 clock.p2 = limit->p2.p2_slow;
566 } else {
567 if (target < limit->p2.dot_limit)
568 clock.p2 = limit->p2.p2_slow;
569 else
570 clock.p2 = limit->p2.p2_fast;
571 }
572
573 memset(best_clock, 0, sizeof(*best_clock));
574
575 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
576 clock.m1++) {
577 for (clock.m2 = limit->m2.min;
578 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200579 for (clock.n = limit->n.min;
580 clock.n <= limit->n.max; clock.n++) {
581 for (clock.p1 = limit->p1.min;
582 clock.p1 <= limit->p1.max; clock.p1++) {
583 int this_err;
584
585 pineview_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000586 if (!intel_PLL_is_valid(dev, limit,
587 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800589 if (match_clock &&
590 clock.p != match_clock->p)
591 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800592
593 this_err = abs(clock.dot - target);
594 if (this_err < err) {
595 *best_clock = clock;
596 err = this_err;
597 }
598 }
599 }
600 }
601 }
602
603 return (err != target);
604}
605
Ma Lingd4906092009-03-18 20:13:27 +0800606static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200607g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
608 int target, int refclk, intel_clock_t *match_clock,
609 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800610{
611 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800612 intel_clock_t clock;
613 int max_n;
614 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400615 /* approximately equals target * 0.00585 */
616 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800617 found = false;
618
619 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100620 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800621 clock.p2 = limit->p2.p2_fast;
622 else
623 clock.p2 = limit->p2.p2_slow;
624 } else {
625 if (target < limit->p2.dot_limit)
626 clock.p2 = limit->p2.p2_slow;
627 else
628 clock.p2 = limit->p2.p2_fast;
629 }
630
631 memset(best_clock, 0, sizeof(*best_clock));
632 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200633 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800634 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200635 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800636 for (clock.m1 = limit->m1.max;
637 clock.m1 >= limit->m1.min; clock.m1--) {
638 for (clock.m2 = limit->m2.max;
639 clock.m2 >= limit->m2.min; clock.m2--) {
640 for (clock.p1 = limit->p1.max;
641 clock.p1 >= limit->p1.min; clock.p1--) {
642 int this_err;
643
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200644 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000645 if (!intel_PLL_is_valid(dev, limit,
646 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800647 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000648
649 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800650 if (this_err < err_most) {
651 *best_clock = clock;
652 err_most = this_err;
653 max_n = clock.n;
654 found = true;
655 }
656 }
657 }
658 }
659 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800660 return found;
661}
Ma Lingd4906092009-03-18 20:13:27 +0800662
Zhenyu Wang2c072452009-06-05 15:38:42 +0800663static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200664vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
665 int target, int refclk, intel_clock_t *match_clock,
666 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700667{
668 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
669 u32 m, n, fastclk;
670 u32 updrate, minupdate, fracbits, p;
671 unsigned long bestppm, ppm, absppm;
672 int dotclk, flag;
673
Alan Coxaf447bd2012-07-25 13:49:18 +0100674 flag = 0;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700675 dotclk = target * 1000;
676 bestppm = 1000000;
677 ppm = absppm = 0;
678 fastclk = dotclk / (2*100);
679 updrate = 0;
680 minupdate = 19200;
681 fracbits = 1;
682 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
683 bestm1 = bestm2 = bestp1 = bestp2 = 0;
684
685 /* based on hardware requirement, prefer smaller n to precision */
686 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
687 updrate = refclk / n;
688 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
689 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
690 if (p2 > 10)
691 p2 = p2 - 1;
692 p = p1 * p2;
693 /* based on hardware requirement, prefer bigger m1,m2 values */
694 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
695 m2 = (((2*(fastclk * p * n / m1 )) +
696 refclk) / (2*refclk));
697 m = m1 * m2;
698 vco = updrate * m;
699 if (vco >= limit->vco.min && vco < limit->vco.max) {
700 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
701 absppm = (ppm > 0) ? ppm : (-ppm);
702 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
703 bestppm = 0;
704 flag = 1;
705 }
706 if (absppm < bestppm - 10) {
707 bestppm = absppm;
708 flag = 1;
709 }
710 if (flag) {
711 bestn = n;
712 bestm1 = m1;
713 bestm2 = m2;
714 bestp1 = p1;
715 bestp2 = p2;
716 flag = 0;
717 }
718 }
719 }
720 }
721 }
722 }
723 best_clock->n = bestn;
724 best_clock->m1 = bestm1;
725 best_clock->m2 = bestm2;
726 best_clock->p1 = bestp1;
727 best_clock->p2 = bestp2;
728
729 return true;
730}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700731
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200732enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
733 enum pipe pipe)
734{
735 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
Daniel Vetter3b117c82013-04-17 20:15:07 +0200738 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200739}
740
Paulo Zanonia928d532012-05-04 17:18:15 -0300741static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
742{
743 struct drm_i915_private *dev_priv = dev->dev_private;
744 u32 frame, frame_reg = PIPEFRAME(pipe);
745
746 frame = I915_READ(frame_reg);
747
748 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
749 DRM_DEBUG_KMS("vblank wait timed out\n");
750}
751
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700752/**
753 * intel_wait_for_vblank - wait for vblank on a given pipe
754 * @dev: drm device
755 * @pipe: pipe to wait for
756 *
757 * Wait for vblank to occur on a given pipe. Needed for various bits of
758 * mode setting code.
759 */
760void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800761{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700762 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800763 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700764
Paulo Zanonia928d532012-05-04 17:18:15 -0300765 if (INTEL_INFO(dev)->gen >= 5) {
766 ironlake_wait_for_vblank(dev, pipe);
767 return;
768 }
769
Chris Wilson300387c2010-09-05 20:25:43 +0100770 /* Clear existing vblank status. Note this will clear any other
771 * sticky status fields as well.
772 *
773 * This races with i915_driver_irq_handler() with the result
774 * that either function could miss a vblank event. Here it is not
775 * fatal, as we will either wait upon the next vblank interrupt or
776 * timeout. Generally speaking intel_wait_for_vblank() is only
777 * called during modeset at which time the GPU should be idle and
778 * should *not* be performing page flips and thus not waiting on
779 * vblanks...
780 * Currently, the result of us stealing a vblank from the irq
781 * handler is that a single frame will be skipped during swapbuffers.
782 */
783 I915_WRITE(pipestat_reg,
784 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
785
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700786 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100787 if (wait_for(I915_READ(pipestat_reg) &
788 PIPE_VBLANK_INTERRUPT_STATUS,
789 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700790 DRM_DEBUG_KMS("vblank wait timed out\n");
791}
792
Keith Packardab7ad7f2010-10-03 00:33:06 -0700793/*
794 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700795 * @dev: drm device
796 * @pipe: pipe to wait for
797 *
798 * After disabling a pipe, we can't wait for vblank in the usual way,
799 * spinning on the vblank interrupt status bit, since we won't actually
800 * see an interrupt when the pipe is disabled.
801 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700802 * On Gen4 and above:
803 * wait for the pipe register state bit to turn off
804 *
805 * Otherwise:
806 * wait for the display line value to settle (it usually
807 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100808 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700809 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100810void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700811{
812 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200813 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
814 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700815
Keith Packardab7ad7f2010-10-03 00:33:06 -0700816 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200817 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700818
Keith Packardab7ad7f2010-10-03 00:33:06 -0700819 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100820 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
821 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200822 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700823 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300824 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100825 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700826 unsigned long timeout = jiffies + msecs_to_jiffies(100);
827
Paulo Zanoni837ba002012-05-04 17:18:14 -0300828 if (IS_GEN2(dev))
829 line_mask = DSL_LINEMASK_GEN2;
830 else
831 line_mask = DSL_LINEMASK_GEN3;
832
Keith Packardab7ad7f2010-10-03 00:33:06 -0700833 /* Wait for the display line to settle */
834 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300835 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700836 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300837 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700838 time_after(timeout, jiffies));
839 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200840 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700841 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800842}
843
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000844/*
845 * ibx_digital_port_connected - is the specified port connected?
846 * @dev_priv: i915 private structure
847 * @port: the port to test
848 *
849 * Returns true if @port is connected, false otherwise.
850 */
851bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
852 struct intel_digital_port *port)
853{
854 u32 bit;
855
Damien Lespiauc36346e2012-12-13 16:09:03 +0000856 if (HAS_PCH_IBX(dev_priv->dev)) {
857 switch(port->port) {
858 case PORT_B:
859 bit = SDE_PORTB_HOTPLUG;
860 break;
861 case PORT_C:
862 bit = SDE_PORTC_HOTPLUG;
863 break;
864 case PORT_D:
865 bit = SDE_PORTD_HOTPLUG;
866 break;
867 default:
868 return true;
869 }
870 } else {
871 switch(port->port) {
872 case PORT_B:
873 bit = SDE_PORTB_HOTPLUG_CPT;
874 break;
875 case PORT_C:
876 bit = SDE_PORTC_HOTPLUG_CPT;
877 break;
878 case PORT_D:
879 bit = SDE_PORTD_HOTPLUG_CPT;
880 break;
881 default:
882 return true;
883 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000884 }
885
886 return I915_READ(SDEISR) & bit;
887}
888
Jesse Barnesb24e7172011-01-04 15:09:30 -0800889static const char *state_string(bool enabled)
890{
891 return enabled ? "on" : "off";
892}
893
894/* Only for pre-ILK configs */
895static void assert_pll(struct drm_i915_private *dev_priv,
896 enum pipe pipe, bool state)
897{
898 int reg;
899 u32 val;
900 bool cur_state;
901
902 reg = DPLL(pipe);
903 val = I915_READ(reg);
904 cur_state = !!(val & DPLL_VCO_ENABLE);
905 WARN(cur_state != state,
906 "PLL state assertion failure (expected %s, current %s)\n",
907 state_string(state), state_string(cur_state));
908}
909#define assert_pll_enabled(d, p) assert_pll(d, p, true)
910#define assert_pll_disabled(d, p) assert_pll(d, p, false)
911
Jesse Barnes040484a2011-01-03 12:14:26 -0800912/* For ILK+ */
913static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +0100914 struct intel_pch_pll *pll,
915 struct intel_crtc *crtc,
916 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800917{
Jesse Barnes040484a2011-01-03 12:14:26 -0800918 u32 val;
919 bool cur_state;
920
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300921 if (HAS_PCH_LPT(dev_priv->dev)) {
922 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
923 return;
924 }
925
Chris Wilson92b27b02012-05-20 18:10:50 +0100926 if (WARN (!pll,
927 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100928 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100929
Chris Wilson92b27b02012-05-20 18:10:50 +0100930 val = I915_READ(pll->pll_reg);
931 cur_state = !!(val & DPLL_VCO_ENABLE);
932 WARN(cur_state != state,
933 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
934 pll->pll_reg, state_string(state), state_string(cur_state), val);
935
936 /* Make sure the selected PLL is correctly attached to the transcoder */
937 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700938 u32 pch_dpll;
939
940 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +0100941 cur_state = pll->pll_reg == _PCH_DPLL_B;
942 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300943 "PLL[%d] not attached to this transcoder %c: %08x\n",
944 cur_state, pipe_name(crtc->pipe), pch_dpll)) {
Chris Wilson92b27b02012-05-20 18:10:50 +0100945 cur_state = !!(val >> (4*crtc->pipe + 3));
946 WARN(cur_state != state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300947 "PLL[%d] not %s on this transcoder %c: %08x\n",
Chris Wilson92b27b02012-05-20 18:10:50 +0100948 pll->pll_reg == _PCH_DPLL_B,
949 state_string(state),
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300950 pipe_name(crtc->pipe),
Chris Wilson92b27b02012-05-20 18:10:50 +0100951 val);
952 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700953 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800954}
Chris Wilson92b27b02012-05-20 18:10:50 +0100955#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
956#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -0800957
958static void assert_fdi_tx(struct drm_i915_private *dev_priv,
959 enum pipe pipe, bool state)
960{
961 int reg;
962 u32 val;
963 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200964 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
965 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800966
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200967 if (HAS_DDI(dev_priv->dev)) {
968 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200969 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300970 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200971 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300972 } else {
973 reg = FDI_TX_CTL(pipe);
974 val = I915_READ(reg);
975 cur_state = !!(val & FDI_TX_ENABLE);
976 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800977 WARN(cur_state != state,
978 "FDI TX state assertion failure (expected %s, current %s)\n",
979 state_string(state), state_string(cur_state));
980}
981#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
982#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
983
984static void assert_fdi_rx(struct drm_i915_private *dev_priv,
985 enum pipe pipe, bool state)
986{
987 int reg;
988 u32 val;
989 bool cur_state;
990
Paulo Zanonid63fa0d2012-11-20 13:27:35 -0200991 reg = FDI_RX_CTL(pipe);
992 val = I915_READ(reg);
993 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -0800994 WARN(cur_state != state,
995 "FDI RX state assertion failure (expected %s, current %s)\n",
996 state_string(state), state_string(cur_state));
997}
998#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
999#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1000
1001static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1002 enum pipe pipe)
1003{
1004 int reg;
1005 u32 val;
1006
1007 /* ILK FDI PLL is always enabled */
1008 if (dev_priv->info->gen == 5)
1009 return;
1010
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001011 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001012 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001013 return;
1014
Jesse Barnes040484a2011-01-03 12:14:26 -08001015 reg = FDI_TX_CTL(pipe);
1016 val = I915_READ(reg);
1017 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1018}
1019
1020static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1021 enum pipe pipe)
1022{
1023 int reg;
1024 u32 val;
1025
1026 reg = FDI_RX_CTL(pipe);
1027 val = I915_READ(reg);
1028 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1029}
1030
Jesse Barnesea0760c2011-01-04 15:09:32 -08001031static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1032 enum pipe pipe)
1033{
1034 int pp_reg, lvds_reg;
1035 u32 val;
1036 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001037 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001038
1039 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1040 pp_reg = PCH_PP_CONTROL;
1041 lvds_reg = PCH_LVDS;
1042 } else {
1043 pp_reg = PP_CONTROL;
1044 lvds_reg = LVDS;
1045 }
1046
1047 val = I915_READ(pp_reg);
1048 if (!(val & PANEL_POWER_ON) ||
1049 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1050 locked = false;
1051
1052 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1053 panel_pipe = PIPE_B;
1054
1055 WARN(panel_pipe == pipe && locked,
1056 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001057 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001058}
1059
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001060void assert_pipe(struct drm_i915_private *dev_priv,
1061 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001062{
1063 int reg;
1064 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001065 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001066 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1067 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001068
Daniel Vetter8e636782012-01-22 01:36:48 +01001069 /* if we need the pipe A quirk it must be always on */
1070 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1071 state = true;
1072
Paulo Zanonib97186f2013-05-03 12:15:36 -03001073 if (!intel_display_power_enabled(dev_priv->dev,
1074 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001075 cur_state = false;
1076 } else {
1077 reg = PIPECONF(cpu_transcoder);
1078 val = I915_READ(reg);
1079 cur_state = !!(val & PIPECONF_ENABLE);
1080 }
1081
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001082 WARN(cur_state != state,
1083 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001084 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001085}
1086
Chris Wilson931872f2012-01-16 23:01:13 +00001087static void assert_plane(struct drm_i915_private *dev_priv,
1088 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001089{
1090 int reg;
1091 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001092 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001093
1094 reg = DSPCNTR(plane);
1095 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001096 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1097 WARN(cur_state != state,
1098 "plane %c assertion failure (expected %s, current %s)\n",
1099 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001100}
1101
Chris Wilson931872f2012-01-16 23:01:13 +00001102#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1103#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1104
Jesse Barnesb24e7172011-01-04 15:09:30 -08001105static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1106 enum pipe pipe)
1107{
1108 int reg, i;
1109 u32 val;
1110 int cur_pipe;
1111
Jesse Barnes19ec1352011-02-02 12:28:02 -08001112 /* Planes are fixed to pipes on ILK+ */
Jesse Barnesda6ecc52013-03-08 10:46:00 -08001113 if (HAS_PCH_SPLIT(dev_priv->dev) || IS_VALLEYVIEW(dev_priv->dev)) {
Adam Jackson28c057942011-10-07 14:38:42 -04001114 reg = DSPCNTR(pipe);
1115 val = I915_READ(reg);
1116 WARN((val & DISPLAY_PLANE_ENABLE),
1117 "plane %c assertion failure, should be disabled but not\n",
1118 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001119 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001120 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001121
Jesse Barnesb24e7172011-01-04 15:09:30 -08001122 /* Need to check both planes against the pipe */
1123 for (i = 0; i < 2; i++) {
1124 reg = DSPCNTR(i);
1125 val = I915_READ(reg);
1126 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1127 DISPPLANE_SEL_PIPE_SHIFT;
1128 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001129 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1130 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001131 }
1132}
1133
Jesse Barnes19332d72013-03-28 09:55:38 -07001134static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1135 enum pipe pipe)
1136{
1137 int reg, i;
1138 u32 val;
1139
1140 if (!IS_VALLEYVIEW(dev_priv->dev))
1141 return;
1142
1143 /* Need to check both planes against the pipe */
1144 for (i = 0; i < dev_priv->num_plane; i++) {
1145 reg = SPCNTR(pipe, i);
1146 val = I915_READ(reg);
1147 WARN((val & SP_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001148 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1149 sprite_name(pipe, i), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001150 }
1151}
1152
Jesse Barnes92f25842011-01-04 15:09:34 -08001153static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1154{
1155 u32 val;
1156 bool enabled;
1157
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001158 if (HAS_PCH_LPT(dev_priv->dev)) {
1159 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1160 return;
1161 }
1162
Jesse Barnes92f25842011-01-04 15:09:34 -08001163 val = I915_READ(PCH_DREF_CONTROL);
1164 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1165 DREF_SUPERSPREAD_SOURCE_MASK));
1166 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1167}
1168
Daniel Vetterab9412b2013-05-03 11:49:46 +02001169static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1170 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001171{
1172 int reg;
1173 u32 val;
1174 bool enabled;
1175
Daniel Vetterab9412b2013-05-03 11:49:46 +02001176 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001177 val = I915_READ(reg);
1178 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001179 WARN(enabled,
1180 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1181 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001182}
1183
Keith Packard4e634382011-08-06 10:39:45 -07001184static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1185 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001186{
1187 if ((val & DP_PORT_EN) == 0)
1188 return false;
1189
1190 if (HAS_PCH_CPT(dev_priv->dev)) {
1191 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1192 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1193 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1194 return false;
1195 } else {
1196 if ((val & DP_PIPE_MASK) != (pipe << 30))
1197 return false;
1198 }
1199 return true;
1200}
1201
Keith Packard1519b992011-08-06 10:35:34 -07001202static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1203 enum pipe pipe, u32 val)
1204{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001205 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001206 return false;
1207
1208 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001209 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001210 return false;
1211 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001212 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001213 return false;
1214 }
1215 return true;
1216}
1217
1218static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1219 enum pipe pipe, u32 val)
1220{
1221 if ((val & LVDS_PORT_EN) == 0)
1222 return false;
1223
1224 if (HAS_PCH_CPT(dev_priv->dev)) {
1225 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1226 return false;
1227 } else {
1228 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1229 return false;
1230 }
1231 return true;
1232}
1233
1234static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1235 enum pipe pipe, u32 val)
1236{
1237 if ((val & ADPA_DAC_ENABLE) == 0)
1238 return false;
1239 if (HAS_PCH_CPT(dev_priv->dev)) {
1240 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1241 return false;
1242 } else {
1243 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1244 return false;
1245 }
1246 return true;
1247}
1248
Jesse Barnes291906f2011-02-02 12:28:03 -08001249static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001250 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001251{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001252 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001253 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001254 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001255 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001256
Daniel Vetter75c5da22012-09-10 21:58:29 +02001257 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1258 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001259 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001260}
1261
1262static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1263 enum pipe pipe, int reg)
1264{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001265 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001266 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001267 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001268 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001269
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001270 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001271 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001272 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001273}
1274
1275static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1276 enum pipe pipe)
1277{
1278 int reg;
1279 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001280
Keith Packardf0575e92011-07-25 22:12:43 -07001281 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1282 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1283 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001284
1285 reg = PCH_ADPA;
1286 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001287 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001288 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001289 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001290
1291 reg = PCH_LVDS;
1292 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001293 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001294 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001295 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001296
Paulo Zanonie2debe92013-02-18 19:00:27 -03001297 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1298 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1299 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001300}
1301
Jesse Barnesb24e7172011-01-04 15:09:30 -08001302/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001303 * intel_enable_pll - enable a PLL
1304 * @dev_priv: i915 private structure
1305 * @pipe: pipe PLL to enable
1306 *
1307 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1308 * make sure the PLL reg is writable first though, since the panel write
1309 * protect mechanism may be enabled.
1310 *
1311 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001312 *
1313 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001314 */
1315static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1316{
1317 int reg;
1318 u32 val;
1319
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001320 assert_pipe_disabled(dev_priv, pipe);
1321
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001322 /* No really, not for ILK+ */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001323 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001324
1325 /* PLL is protected by panel, make sure we can write it */
1326 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1327 assert_panel_unlocked(dev_priv, pipe);
1328
1329 reg = DPLL(pipe);
1330 val = I915_READ(reg);
1331 val |= DPLL_VCO_ENABLE;
1332
1333 /* We do this three times for luck */
1334 I915_WRITE(reg, val);
1335 POSTING_READ(reg);
1336 udelay(150); /* wait for warmup */
1337 I915_WRITE(reg, val);
1338 POSTING_READ(reg);
1339 udelay(150); /* wait for warmup */
1340 I915_WRITE(reg, val);
1341 POSTING_READ(reg);
1342 udelay(150); /* wait for warmup */
1343}
1344
1345/**
1346 * intel_disable_pll - disable a PLL
1347 * @dev_priv: i915 private structure
1348 * @pipe: pipe PLL to disable
1349 *
1350 * Disable the PLL for @pipe, making sure the pipe is off first.
1351 *
1352 * Note! This is for pre-ILK only.
1353 */
1354static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1355{
1356 int reg;
1357 u32 val;
1358
1359 /* Don't disable pipe A or pipe A PLLs if needed */
1360 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1361 return;
1362
1363 /* Make sure the pipe isn't still relying on us */
1364 assert_pipe_disabled(dev_priv, pipe);
1365
1366 reg = DPLL(pipe);
1367 val = I915_READ(reg);
1368 val &= ~DPLL_VCO_ENABLE;
1369 I915_WRITE(reg, val);
1370 POSTING_READ(reg);
1371}
1372
Jesse Barnes89b667f2013-04-18 14:51:36 -07001373void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1374{
1375 u32 port_mask;
1376
1377 if (!port)
1378 port_mask = DPLL_PORTB_READY_MASK;
1379 else
1380 port_mask = DPLL_PORTC_READY_MASK;
1381
1382 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1383 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1384 'B' + port, I915_READ(DPLL(0)));
1385}
1386
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001387/**
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001388 * ironlake_enable_pch_pll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001389 * @dev_priv: i915 private structure
1390 * @pipe: pipe PLL to enable
1391 *
1392 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1393 * drives the transcoder clock.
1394 */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001395static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001396{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001397 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001398 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001399 int reg;
1400 u32 val;
1401
Chris Wilson48da64a2012-05-13 20:16:12 +01001402 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001403 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001404 pll = intel_crtc->pch_pll;
1405 if (pll == NULL)
1406 return;
1407
1408 if (WARN_ON(pll->refcount == 0))
1409 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001410
1411 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1412 pll->pll_reg, pll->active, pll->on,
1413 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001414
1415 /* PCH refclock must be enabled first */
1416 assert_pch_refclk_enabled(dev_priv);
1417
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001418 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001419 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001420 return;
1421 }
1422
1423 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1424
1425 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001426 val = I915_READ(reg);
1427 val |= DPLL_VCO_ENABLE;
1428 I915_WRITE(reg, val);
1429 POSTING_READ(reg);
1430 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001431
1432 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001433}
1434
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001435static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001436{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001437 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1438 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001439 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001440 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001441
Jesse Barnes92f25842011-01-04 15:09:34 -08001442 /* PCH only available on ILK+ */
1443 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001444 if (pll == NULL)
1445 return;
1446
Chris Wilson48da64a2012-05-13 20:16:12 +01001447 if (WARN_ON(pll->refcount == 0))
1448 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001449
1450 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1451 pll->pll_reg, pll->active, pll->on,
1452 intel_crtc->base.base.id);
1453
Chris Wilson48da64a2012-05-13 20:16:12 +01001454 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001455 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001456 return;
1457 }
1458
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001459 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001460 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001461 return;
1462 }
1463
1464 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001465
1466 /* Make sure transcoder isn't still depending on us */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001467 assert_pch_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001468
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001469 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001470 val = I915_READ(reg);
1471 val &= ~DPLL_VCO_ENABLE;
1472 I915_WRITE(reg, val);
1473 POSTING_READ(reg);
1474 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001475
1476 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001477}
1478
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001479static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1480 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001481{
Daniel Vetter23670b322012-11-01 09:15:30 +01001482 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001483 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetter23670b322012-11-01 09:15:30 +01001484 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001485
1486 /* PCH only available on ILK+ */
1487 BUG_ON(dev_priv->info->gen < 5);
1488
1489 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001490 assert_pch_pll_enabled(dev_priv,
1491 to_intel_crtc(crtc)->pch_pll,
1492 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001493
1494 /* FDI must be feeding us bits for PCH ports */
1495 assert_fdi_tx_enabled(dev_priv, pipe);
1496 assert_fdi_rx_enabled(dev_priv, pipe);
1497
Daniel Vetter23670b322012-11-01 09:15:30 +01001498 if (HAS_PCH_CPT(dev)) {
1499 /* Workaround: Set the timing override bit before enabling the
1500 * pch transcoder. */
1501 reg = TRANS_CHICKEN2(pipe);
1502 val = I915_READ(reg);
1503 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1504 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001505 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001506
Daniel Vetterab9412b2013-05-03 11:49:46 +02001507 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001508 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001509 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001510
1511 if (HAS_PCH_IBX(dev_priv->dev)) {
1512 /*
1513 * make the BPC in transcoder be consistent with
1514 * that in pipeconf reg.
1515 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001516 val &= ~PIPECONF_BPC_MASK;
1517 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001518 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001519
1520 val &= ~TRANS_INTERLACE_MASK;
1521 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001522 if (HAS_PCH_IBX(dev_priv->dev) &&
1523 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1524 val |= TRANS_LEGACY_INTERLACED_ILK;
1525 else
1526 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001527 else
1528 val |= TRANS_PROGRESSIVE;
1529
Jesse Barnes040484a2011-01-03 12:14:26 -08001530 I915_WRITE(reg, val | TRANS_ENABLE);
1531 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001532 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001533}
1534
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001535static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001536 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001537{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001538 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001539
1540 /* PCH only available on ILK+ */
1541 BUG_ON(dev_priv->info->gen < 5);
1542
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001543 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001544 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001545 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001546
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001547 /* Workaround: set timing override bit. */
1548 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001549 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001550 I915_WRITE(_TRANSA_CHICKEN2, val);
1551
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001552 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001553 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001554
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001555 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1556 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001557 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001558 else
1559 val |= TRANS_PROGRESSIVE;
1560
Daniel Vetterab9412b2013-05-03 11:49:46 +02001561 I915_WRITE(LPT_TRANSCONF, val);
1562 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001563 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001564}
1565
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001566static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1567 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001568{
Daniel Vetter23670b322012-11-01 09:15:30 +01001569 struct drm_device *dev = dev_priv->dev;
1570 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001571
1572 /* FDI relies on the transcoder */
1573 assert_fdi_tx_disabled(dev_priv, pipe);
1574 assert_fdi_rx_disabled(dev_priv, pipe);
1575
Jesse Barnes291906f2011-02-02 12:28:03 -08001576 /* Ports must be off as well */
1577 assert_pch_ports_disabled(dev_priv, pipe);
1578
Daniel Vetterab9412b2013-05-03 11:49:46 +02001579 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001580 val = I915_READ(reg);
1581 val &= ~TRANS_ENABLE;
1582 I915_WRITE(reg, val);
1583 /* wait for PCH transcoder off, transcoder state */
1584 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001585 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001586
1587 if (!HAS_PCH_IBX(dev)) {
1588 /* Workaround: Clear the timing override chicken bit again. */
1589 reg = TRANS_CHICKEN2(pipe);
1590 val = I915_READ(reg);
1591 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1592 I915_WRITE(reg, val);
1593 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001594}
1595
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001596static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001597{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001598 u32 val;
1599
Daniel Vetterab9412b2013-05-03 11:49:46 +02001600 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001601 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001602 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001603 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001604 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001605 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001606
1607 /* Workaround: clear timing override bit. */
1608 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001609 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001610 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001611}
1612
1613/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001614 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001615 * @dev_priv: i915 private structure
1616 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001617 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001618 *
1619 * Enable @pipe, making sure that various hardware specific requirements
1620 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1621 *
1622 * @pipe should be %PIPE_A or %PIPE_B.
1623 *
1624 * Will wait until the pipe is actually running (i.e. first vblank) before
1625 * returning.
1626 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001627static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1628 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001629{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001630 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1631 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001632 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001633 int reg;
1634 u32 val;
1635
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001636 assert_planes_disabled(dev_priv, pipe);
1637 assert_sprites_disabled(dev_priv, pipe);
1638
Paulo Zanoni681e5812012-12-06 11:12:38 -02001639 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001640 pch_transcoder = TRANSCODER_A;
1641 else
1642 pch_transcoder = pipe;
1643
Jesse Barnesb24e7172011-01-04 15:09:30 -08001644 /*
1645 * A pipe without a PLL won't actually be able to drive bits from
1646 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1647 * need the check.
1648 */
1649 if (!HAS_PCH_SPLIT(dev_priv->dev))
1650 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001651 else {
1652 if (pch_port) {
1653 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001654 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001655 assert_fdi_tx_pll_enabled(dev_priv,
1656 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001657 }
1658 /* FIXME: assert CPU port conditions for SNB+ */
1659 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001660
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001661 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001662 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001663 if (val & PIPECONF_ENABLE)
1664 return;
1665
1666 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001667 intel_wait_for_vblank(dev_priv->dev, pipe);
1668}
1669
1670/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001671 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001672 * @dev_priv: i915 private structure
1673 * @pipe: pipe to disable
1674 *
1675 * Disable @pipe, making sure that various hardware specific requirements
1676 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1677 *
1678 * @pipe should be %PIPE_A or %PIPE_B.
1679 *
1680 * Will wait until the pipe has shut down before returning.
1681 */
1682static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1683 enum pipe pipe)
1684{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001685 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1686 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001687 int reg;
1688 u32 val;
1689
1690 /*
1691 * Make sure planes won't keep trying to pump pixels to us,
1692 * or we might hang the display.
1693 */
1694 assert_planes_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001695 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001696
1697 /* Don't disable pipe A or pipe A PLLs if needed */
1698 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1699 return;
1700
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001701 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001702 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001703 if ((val & PIPECONF_ENABLE) == 0)
1704 return;
1705
1706 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001707 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1708}
1709
Keith Packardd74362c2011-07-28 14:47:14 -07001710/*
1711 * Plane regs are double buffered, going from enabled->disabled needs a
1712 * trigger in order to latch. The display address reg provides this.
1713 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001714void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001715 enum plane plane)
1716{
Damien Lespiau14f86142012-10-29 15:24:49 +00001717 if (dev_priv->info->gen >= 4)
1718 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1719 else
1720 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001721}
1722
Jesse Barnesb24e7172011-01-04 15:09:30 -08001723/**
1724 * intel_enable_plane - enable a display plane on a given pipe
1725 * @dev_priv: i915 private structure
1726 * @plane: plane to enable
1727 * @pipe: pipe being fed
1728 *
1729 * Enable @plane on @pipe, making sure that @pipe is running first.
1730 */
1731static void intel_enable_plane(struct drm_i915_private *dev_priv,
1732 enum plane plane, enum pipe pipe)
1733{
1734 int reg;
1735 u32 val;
1736
1737 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1738 assert_pipe_enabled(dev_priv, pipe);
1739
1740 reg = DSPCNTR(plane);
1741 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001742 if (val & DISPLAY_PLANE_ENABLE)
1743 return;
1744
1745 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001746 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001747 intel_wait_for_vblank(dev_priv->dev, pipe);
1748}
1749
Jesse Barnesb24e7172011-01-04 15:09:30 -08001750/**
1751 * intel_disable_plane - disable a display plane
1752 * @dev_priv: i915 private structure
1753 * @plane: plane to disable
1754 * @pipe: pipe consuming the data
1755 *
1756 * Disable @plane; should be an independent operation.
1757 */
1758static void intel_disable_plane(struct drm_i915_private *dev_priv,
1759 enum plane plane, enum pipe pipe)
1760{
1761 int reg;
1762 u32 val;
1763
1764 reg = DSPCNTR(plane);
1765 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001766 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1767 return;
1768
1769 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001770 intel_flush_display_plane(dev_priv, plane);
1771 intel_wait_for_vblank(dev_priv->dev, pipe);
1772}
1773
Chris Wilson693db182013-03-05 14:52:39 +00001774static bool need_vtd_wa(struct drm_device *dev)
1775{
1776#ifdef CONFIG_INTEL_IOMMU
1777 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1778 return true;
1779#endif
1780 return false;
1781}
1782
Chris Wilson127bd2a2010-07-23 23:32:05 +01001783int
Chris Wilson48b956c2010-09-14 12:50:34 +01001784intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001785 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001786 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001787{
Chris Wilsonce453d82011-02-21 14:43:56 +00001788 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001789 u32 alignment;
1790 int ret;
1791
Chris Wilson05394f32010-11-08 19:18:58 +00001792 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001793 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001794 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1795 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001796 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001797 alignment = 4 * 1024;
1798 else
1799 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001800 break;
1801 case I915_TILING_X:
1802 /* pin() will align the object as required by fence */
1803 alignment = 0;
1804 break;
1805 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001806 /* Despite that we check this in framebuffer_init userspace can
1807 * screw us over and change the tiling after the fact. Only
1808 * pinned buffers can't change their tiling. */
1809 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001810 return -EINVAL;
1811 default:
1812 BUG();
1813 }
1814
Chris Wilson693db182013-03-05 14:52:39 +00001815 /* Note that the w/a also requires 64 PTE of padding following the
1816 * bo. We currently fill all unused PTE with the shadow page and so
1817 * we should always have valid PTE following the scanout preventing
1818 * the VT-d warning.
1819 */
1820 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1821 alignment = 256 * 1024;
1822
Chris Wilsonce453d82011-02-21 14:43:56 +00001823 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001824 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001825 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001826 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001827
1828 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1829 * fence, whereas 965+ only requires a fence if using
1830 * framebuffer compression. For simplicity, we always install
1831 * a fence as the cost is not that onerous.
1832 */
Chris Wilson06d98132012-04-17 15:31:24 +01001833 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001834 if (ret)
1835 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001836
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001837 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001838
Chris Wilsonce453d82011-02-21 14:43:56 +00001839 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001840 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001841
1842err_unpin:
1843 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001844err_interruptible:
1845 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001846 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001847}
1848
Chris Wilson1690e1e2011-12-14 13:57:08 +01001849void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1850{
1851 i915_gem_object_unpin_fence(obj);
1852 i915_gem_object_unpin(obj);
1853}
1854
Daniel Vetterc2c75132012-07-05 12:17:30 +02001855/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1856 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001857unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1858 unsigned int tiling_mode,
1859 unsigned int cpp,
1860 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001861{
Chris Wilsonbc752862013-02-21 20:04:31 +00001862 if (tiling_mode != I915_TILING_NONE) {
1863 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001864
Chris Wilsonbc752862013-02-21 20:04:31 +00001865 tile_rows = *y / 8;
1866 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001867
Chris Wilsonbc752862013-02-21 20:04:31 +00001868 tiles = *x / (512/cpp);
1869 *x %= 512/cpp;
1870
1871 return tile_rows * pitch * 8 + tiles * 4096;
1872 } else {
1873 unsigned int offset;
1874
1875 offset = *y * pitch + *x * cpp;
1876 *y = 0;
1877 *x = (offset & 4095) / cpp;
1878 return offset & -4096;
1879 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001880}
1881
Jesse Barnes17638cd2011-06-24 12:19:23 -07001882static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1883 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001884{
1885 struct drm_device *dev = crtc->dev;
1886 struct drm_i915_private *dev_priv = dev->dev_private;
1887 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1888 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001889 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001890 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001891 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001892 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001893 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001894
1895 switch (plane) {
1896 case 0:
1897 case 1:
1898 break;
1899 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001900 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07001901 return -EINVAL;
1902 }
1903
1904 intel_fb = to_intel_framebuffer(fb);
1905 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001906
Chris Wilson5eddb702010-09-11 13:48:45 +01001907 reg = DSPCNTR(plane);
1908 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001909 /* Mask out pixel format bits in case we change it */
1910 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001911 switch (fb->pixel_format) {
1912 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07001913 dspcntr |= DISPPLANE_8BPP;
1914 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001915 case DRM_FORMAT_XRGB1555:
1916 case DRM_FORMAT_ARGB1555:
1917 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07001918 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001919 case DRM_FORMAT_RGB565:
1920 dspcntr |= DISPPLANE_BGRX565;
1921 break;
1922 case DRM_FORMAT_XRGB8888:
1923 case DRM_FORMAT_ARGB8888:
1924 dspcntr |= DISPPLANE_BGRX888;
1925 break;
1926 case DRM_FORMAT_XBGR8888:
1927 case DRM_FORMAT_ABGR8888:
1928 dspcntr |= DISPPLANE_RGBX888;
1929 break;
1930 case DRM_FORMAT_XRGB2101010:
1931 case DRM_FORMAT_ARGB2101010:
1932 dspcntr |= DISPPLANE_BGRX101010;
1933 break;
1934 case DRM_FORMAT_XBGR2101010:
1935 case DRM_FORMAT_ABGR2101010:
1936 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07001937 break;
1938 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01001939 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07001940 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02001941
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001942 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00001943 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07001944 dspcntr |= DISPPLANE_TILED;
1945 else
1946 dspcntr &= ~DISPPLANE_TILED;
1947 }
1948
Chris Wilson5eddb702010-09-11 13:48:45 +01001949 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001950
Daniel Vettere506a0c2012-07-05 12:17:29 +02001951 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07001952
Daniel Vetterc2c75132012-07-05 12:17:30 +02001953 if (INTEL_INFO(dev)->gen >= 4) {
1954 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00001955 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
1956 fb->bits_per_pixel / 8,
1957 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02001958 linear_offset -= intel_crtc->dspaddr_offset;
1959 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02001960 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001961 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02001962
1963 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
1964 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001965 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001966 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02001967 I915_MODIFY_DISPBASE(DSPSURF(plane),
1968 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001969 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02001970 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001971 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02001972 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001973 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001974
Jesse Barnes17638cd2011-06-24 12:19:23 -07001975 return 0;
1976}
1977
1978static int ironlake_update_plane(struct drm_crtc *crtc,
1979 struct drm_framebuffer *fb, int x, int y)
1980{
1981 struct drm_device *dev = crtc->dev;
1982 struct drm_i915_private *dev_priv = dev->dev_private;
1983 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1984 struct intel_framebuffer *intel_fb;
1985 struct drm_i915_gem_object *obj;
1986 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001987 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07001988 u32 dspcntr;
1989 u32 reg;
1990
1991 switch (plane) {
1992 case 0:
1993 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07001994 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07001995 break;
1996 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001997 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07001998 return -EINVAL;
1999 }
2000
2001 intel_fb = to_intel_framebuffer(fb);
2002 obj = intel_fb->obj;
2003
2004 reg = DSPCNTR(plane);
2005 dspcntr = I915_READ(reg);
2006 /* Mask out pixel format bits in case we change it */
2007 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002008 switch (fb->pixel_format) {
2009 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002010 dspcntr |= DISPPLANE_8BPP;
2011 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002012 case DRM_FORMAT_RGB565:
2013 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002014 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002015 case DRM_FORMAT_XRGB8888:
2016 case DRM_FORMAT_ARGB8888:
2017 dspcntr |= DISPPLANE_BGRX888;
2018 break;
2019 case DRM_FORMAT_XBGR8888:
2020 case DRM_FORMAT_ABGR8888:
2021 dspcntr |= DISPPLANE_RGBX888;
2022 break;
2023 case DRM_FORMAT_XRGB2101010:
2024 case DRM_FORMAT_ARGB2101010:
2025 dspcntr |= DISPPLANE_BGRX101010;
2026 break;
2027 case DRM_FORMAT_XBGR2101010:
2028 case DRM_FORMAT_ABGR2101010:
2029 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002030 break;
2031 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002032 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002033 }
2034
2035 if (obj->tiling_mode != I915_TILING_NONE)
2036 dspcntr |= DISPPLANE_TILED;
2037 else
2038 dspcntr &= ~DISPPLANE_TILED;
2039
2040 /* must disable */
2041 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2042
2043 I915_WRITE(reg, dspcntr);
2044
Daniel Vettere506a0c2012-07-05 12:17:29 +02002045 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002046 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002047 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2048 fb->bits_per_pixel / 8,
2049 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002050 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002051
Daniel Vettere506a0c2012-07-05 12:17:29 +02002052 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2053 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002054 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002055 I915_MODIFY_DISPBASE(DSPSURF(plane),
2056 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002057 if (IS_HASWELL(dev)) {
2058 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2059 } else {
2060 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2061 I915_WRITE(DSPLINOFF(plane), linear_offset);
2062 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002063 POSTING_READ(reg);
2064
2065 return 0;
2066}
2067
2068/* Assume fb object is pinned & idle & fenced and just update base pointers */
2069static int
2070intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2071 int x, int y, enum mode_set_atomic state)
2072{
2073 struct drm_device *dev = crtc->dev;
2074 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002075
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002076 if (dev_priv->display.disable_fbc)
2077 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002078 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002079
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002080 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002081}
2082
Ville Syrjälä96a02912013-02-18 19:08:49 +02002083void intel_display_handle_reset(struct drm_device *dev)
2084{
2085 struct drm_i915_private *dev_priv = dev->dev_private;
2086 struct drm_crtc *crtc;
2087
2088 /*
2089 * Flips in the rings have been nuked by the reset,
2090 * so complete all pending flips so that user space
2091 * will get its events and not get stuck.
2092 *
2093 * Also update the base address of all primary
2094 * planes to the the last fb to make sure we're
2095 * showing the correct fb after a reset.
2096 *
2097 * Need to make two loops over the crtcs so that we
2098 * don't try to grab a crtc mutex before the
2099 * pending_flip_queue really got woken up.
2100 */
2101
2102 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2103 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2104 enum plane plane = intel_crtc->plane;
2105
2106 intel_prepare_page_flip(dev, plane);
2107 intel_finish_page_flip_plane(dev, plane);
2108 }
2109
2110 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2111 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2112
2113 mutex_lock(&crtc->mutex);
2114 if (intel_crtc->active)
2115 dev_priv->display.update_plane(crtc, crtc->fb,
2116 crtc->x, crtc->y);
2117 mutex_unlock(&crtc->mutex);
2118 }
2119}
2120
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002121static int
Chris Wilson14667a42012-04-03 17:58:35 +01002122intel_finish_fb(struct drm_framebuffer *old_fb)
2123{
2124 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2125 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2126 bool was_interruptible = dev_priv->mm.interruptible;
2127 int ret;
2128
Chris Wilson14667a42012-04-03 17:58:35 +01002129 /* Big Hammer, we also need to ensure that any pending
2130 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2131 * current scanout is retired before unpinning the old
2132 * framebuffer.
2133 *
2134 * This should only fail upon a hung GPU, in which case we
2135 * can safely continue.
2136 */
2137 dev_priv->mm.interruptible = false;
2138 ret = i915_gem_object_finish_gpu(obj);
2139 dev_priv->mm.interruptible = was_interruptible;
2140
2141 return ret;
2142}
2143
Ville Syrjälä198598d2012-10-31 17:50:24 +02002144static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2145{
2146 struct drm_device *dev = crtc->dev;
2147 struct drm_i915_master_private *master_priv;
2148 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2149
2150 if (!dev->primary->master)
2151 return;
2152
2153 master_priv = dev->primary->master->driver_priv;
2154 if (!master_priv->sarea_priv)
2155 return;
2156
2157 switch (intel_crtc->pipe) {
2158 case 0:
2159 master_priv->sarea_priv->pipeA_x = x;
2160 master_priv->sarea_priv->pipeA_y = y;
2161 break;
2162 case 1:
2163 master_priv->sarea_priv->pipeB_x = x;
2164 master_priv->sarea_priv->pipeB_y = y;
2165 break;
2166 default:
2167 break;
2168 }
2169}
2170
Chris Wilson14667a42012-04-03 17:58:35 +01002171static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002172intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002173 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002174{
2175 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002176 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002177 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002178 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002179 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002180
2181 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002182 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002183 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002184 return 0;
2185 }
2186
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002187 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002188 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2189 plane_name(intel_crtc->plane),
2190 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002191 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002192 }
2193
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002194 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002195 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002196 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002197 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002198 if (ret != 0) {
2199 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002200 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002201 return ret;
2202 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002203
Daniel Vetter94352cf2012-07-05 22:51:56 +02002204 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002205 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002206 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002207 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002208 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002209 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002210 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002211
Daniel Vetter94352cf2012-07-05 22:51:56 +02002212 old_fb = crtc->fb;
2213 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002214 crtc->x = x;
2215 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002216
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002217 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002218 if (intel_crtc->active && old_fb != fb)
2219 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002220 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002221 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002222
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002223 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002224 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002225
Ville Syrjälä198598d2012-10-31 17:50:24 +02002226 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002227
2228 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002229}
2230
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002231static void intel_fdi_normal_train(struct drm_crtc *crtc)
2232{
2233 struct drm_device *dev = crtc->dev;
2234 struct drm_i915_private *dev_priv = dev->dev_private;
2235 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2236 int pipe = intel_crtc->pipe;
2237 u32 reg, temp;
2238
2239 /* enable normal train */
2240 reg = FDI_TX_CTL(pipe);
2241 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002242 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002243 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2244 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002245 } else {
2246 temp &= ~FDI_LINK_TRAIN_NONE;
2247 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002248 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002249 I915_WRITE(reg, temp);
2250
2251 reg = FDI_RX_CTL(pipe);
2252 temp = I915_READ(reg);
2253 if (HAS_PCH_CPT(dev)) {
2254 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2255 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2256 } else {
2257 temp &= ~FDI_LINK_TRAIN_NONE;
2258 temp |= FDI_LINK_TRAIN_NONE;
2259 }
2260 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2261
2262 /* wait one idle pattern time */
2263 POSTING_READ(reg);
2264 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002265
2266 /* IVB wants error correction enabled */
2267 if (IS_IVYBRIDGE(dev))
2268 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2269 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002270}
2271
Daniel Vetter1e833f42013-02-19 22:31:57 +01002272static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2273{
2274 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2275}
2276
Daniel Vetter01a415f2012-10-27 15:58:40 +02002277static void ivb_modeset_global_resources(struct drm_device *dev)
2278{
2279 struct drm_i915_private *dev_priv = dev->dev_private;
2280 struct intel_crtc *pipe_B_crtc =
2281 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2282 struct intel_crtc *pipe_C_crtc =
2283 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2284 uint32_t temp;
2285
Daniel Vetter1e833f42013-02-19 22:31:57 +01002286 /*
2287 * When everything is off disable fdi C so that we could enable fdi B
2288 * with all lanes. Note that we don't care about enabled pipes without
2289 * an enabled pch encoder.
2290 */
2291 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2292 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002293 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2294 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2295
2296 temp = I915_READ(SOUTH_CHICKEN1);
2297 temp &= ~FDI_BC_BIFURCATION_SELECT;
2298 DRM_DEBUG_KMS("disabling fdi C rx\n");
2299 I915_WRITE(SOUTH_CHICKEN1, temp);
2300 }
2301}
2302
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002303/* The FDI link training functions for ILK/Ibexpeak. */
2304static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2305{
2306 struct drm_device *dev = crtc->dev;
2307 struct drm_i915_private *dev_priv = dev->dev_private;
2308 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2309 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002310 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002311 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002312
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002313 /* FDI needs bits from pipe & plane first */
2314 assert_pipe_enabled(dev_priv, pipe);
2315 assert_plane_enabled(dev_priv, plane);
2316
Adam Jacksone1a44742010-06-25 15:32:14 -04002317 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2318 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002319 reg = FDI_RX_IMR(pipe);
2320 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002321 temp &= ~FDI_RX_SYMBOL_LOCK;
2322 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002323 I915_WRITE(reg, temp);
2324 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002325 udelay(150);
2326
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002327 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002328 reg = FDI_TX_CTL(pipe);
2329 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002330 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2331 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002332 temp &= ~FDI_LINK_TRAIN_NONE;
2333 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002334 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002335
Chris Wilson5eddb702010-09-11 13:48:45 +01002336 reg = FDI_RX_CTL(pipe);
2337 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002338 temp &= ~FDI_LINK_TRAIN_NONE;
2339 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002340 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2341
2342 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002343 udelay(150);
2344
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002345 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002346 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2347 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2348 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002349
Chris Wilson5eddb702010-09-11 13:48:45 +01002350 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002351 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002352 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002353 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2354
2355 if ((temp & FDI_RX_BIT_LOCK)) {
2356 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002357 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002358 break;
2359 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002360 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002361 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002362 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002363
2364 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002365 reg = FDI_TX_CTL(pipe);
2366 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002367 temp &= ~FDI_LINK_TRAIN_NONE;
2368 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002369 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002370
Chris Wilson5eddb702010-09-11 13:48:45 +01002371 reg = FDI_RX_CTL(pipe);
2372 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002373 temp &= ~FDI_LINK_TRAIN_NONE;
2374 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002375 I915_WRITE(reg, temp);
2376
2377 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002378 udelay(150);
2379
Chris Wilson5eddb702010-09-11 13:48:45 +01002380 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002381 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002382 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002383 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2384
2385 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002386 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002387 DRM_DEBUG_KMS("FDI train 2 done.\n");
2388 break;
2389 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002390 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002391 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002392 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002393
2394 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002395
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002396}
2397
Akshay Joshi0206e352011-08-16 15:34:10 -04002398static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002399 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2400 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2401 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2402 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2403};
2404
2405/* The FDI link training functions for SNB/Cougarpoint. */
2406static void gen6_fdi_link_train(struct drm_crtc *crtc)
2407{
2408 struct drm_device *dev = crtc->dev;
2409 struct drm_i915_private *dev_priv = dev->dev_private;
2410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2411 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002412 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002413
Adam Jacksone1a44742010-06-25 15:32:14 -04002414 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2415 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002416 reg = FDI_RX_IMR(pipe);
2417 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002418 temp &= ~FDI_RX_SYMBOL_LOCK;
2419 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002420 I915_WRITE(reg, temp);
2421
2422 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002423 udelay(150);
2424
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002425 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002426 reg = FDI_TX_CTL(pipe);
2427 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002428 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2429 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002430 temp &= ~FDI_LINK_TRAIN_NONE;
2431 temp |= FDI_LINK_TRAIN_PATTERN_1;
2432 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2433 /* SNB-B */
2434 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002435 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002436
Daniel Vetterd74cf322012-10-26 10:58:13 +02002437 I915_WRITE(FDI_RX_MISC(pipe),
2438 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2439
Chris Wilson5eddb702010-09-11 13:48:45 +01002440 reg = FDI_RX_CTL(pipe);
2441 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002442 if (HAS_PCH_CPT(dev)) {
2443 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2444 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2445 } else {
2446 temp &= ~FDI_LINK_TRAIN_NONE;
2447 temp |= FDI_LINK_TRAIN_PATTERN_1;
2448 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002449 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2450
2451 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002452 udelay(150);
2453
Akshay Joshi0206e352011-08-16 15:34:10 -04002454 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002455 reg = FDI_TX_CTL(pipe);
2456 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002457 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2458 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002459 I915_WRITE(reg, temp);
2460
2461 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002462 udelay(500);
2463
Sean Paulfa37d392012-03-02 12:53:39 -05002464 for (retry = 0; retry < 5; retry++) {
2465 reg = FDI_RX_IIR(pipe);
2466 temp = I915_READ(reg);
2467 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2468 if (temp & FDI_RX_BIT_LOCK) {
2469 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2470 DRM_DEBUG_KMS("FDI train 1 done.\n");
2471 break;
2472 }
2473 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002474 }
Sean Paulfa37d392012-03-02 12:53:39 -05002475 if (retry < 5)
2476 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002477 }
2478 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002479 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002480
2481 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002482 reg = FDI_TX_CTL(pipe);
2483 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002484 temp &= ~FDI_LINK_TRAIN_NONE;
2485 temp |= FDI_LINK_TRAIN_PATTERN_2;
2486 if (IS_GEN6(dev)) {
2487 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2488 /* SNB-B */
2489 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2490 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002491 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002492
Chris Wilson5eddb702010-09-11 13:48:45 +01002493 reg = FDI_RX_CTL(pipe);
2494 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002495 if (HAS_PCH_CPT(dev)) {
2496 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2497 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2498 } else {
2499 temp &= ~FDI_LINK_TRAIN_NONE;
2500 temp |= FDI_LINK_TRAIN_PATTERN_2;
2501 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002502 I915_WRITE(reg, temp);
2503
2504 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002505 udelay(150);
2506
Akshay Joshi0206e352011-08-16 15:34:10 -04002507 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002508 reg = FDI_TX_CTL(pipe);
2509 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002510 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2511 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002512 I915_WRITE(reg, temp);
2513
2514 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002515 udelay(500);
2516
Sean Paulfa37d392012-03-02 12:53:39 -05002517 for (retry = 0; retry < 5; retry++) {
2518 reg = FDI_RX_IIR(pipe);
2519 temp = I915_READ(reg);
2520 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2521 if (temp & FDI_RX_SYMBOL_LOCK) {
2522 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2523 DRM_DEBUG_KMS("FDI train 2 done.\n");
2524 break;
2525 }
2526 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002527 }
Sean Paulfa37d392012-03-02 12:53:39 -05002528 if (retry < 5)
2529 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002530 }
2531 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002532 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002533
2534 DRM_DEBUG_KMS("FDI train done.\n");
2535}
2536
Jesse Barnes357555c2011-04-28 15:09:55 -07002537/* Manual link training for Ivy Bridge A0 parts */
2538static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2539{
2540 struct drm_device *dev = crtc->dev;
2541 struct drm_i915_private *dev_priv = dev->dev_private;
2542 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2543 int pipe = intel_crtc->pipe;
2544 u32 reg, temp, i;
2545
2546 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2547 for train result */
2548 reg = FDI_RX_IMR(pipe);
2549 temp = I915_READ(reg);
2550 temp &= ~FDI_RX_SYMBOL_LOCK;
2551 temp &= ~FDI_RX_BIT_LOCK;
2552 I915_WRITE(reg, temp);
2553
2554 POSTING_READ(reg);
2555 udelay(150);
2556
Daniel Vetter01a415f2012-10-27 15:58:40 +02002557 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2558 I915_READ(FDI_RX_IIR(pipe)));
2559
Jesse Barnes357555c2011-04-28 15:09:55 -07002560 /* enable CPU FDI TX and PCH FDI RX */
2561 reg = FDI_TX_CTL(pipe);
2562 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002563 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2564 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Jesse Barnes357555c2011-04-28 15:09:55 -07002565 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2566 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2567 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2568 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002569 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002570 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2571
Daniel Vetterd74cf322012-10-26 10:58:13 +02002572 I915_WRITE(FDI_RX_MISC(pipe),
2573 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2574
Jesse Barnes357555c2011-04-28 15:09:55 -07002575 reg = FDI_RX_CTL(pipe);
2576 temp = I915_READ(reg);
2577 temp &= ~FDI_LINK_TRAIN_AUTO;
2578 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2579 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002580 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002581 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2582
2583 POSTING_READ(reg);
2584 udelay(150);
2585
Akshay Joshi0206e352011-08-16 15:34:10 -04002586 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002587 reg = FDI_TX_CTL(pipe);
2588 temp = I915_READ(reg);
2589 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2590 temp |= snb_b_fdi_train_param[i];
2591 I915_WRITE(reg, temp);
2592
2593 POSTING_READ(reg);
2594 udelay(500);
2595
2596 reg = FDI_RX_IIR(pipe);
2597 temp = I915_READ(reg);
2598 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2599
2600 if (temp & FDI_RX_BIT_LOCK ||
2601 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2602 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002603 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002604 break;
2605 }
2606 }
2607 if (i == 4)
2608 DRM_ERROR("FDI train 1 fail!\n");
2609
2610 /* Train 2 */
2611 reg = FDI_TX_CTL(pipe);
2612 temp = I915_READ(reg);
2613 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2614 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2615 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2616 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2617 I915_WRITE(reg, temp);
2618
2619 reg = FDI_RX_CTL(pipe);
2620 temp = I915_READ(reg);
2621 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2622 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2623 I915_WRITE(reg, temp);
2624
2625 POSTING_READ(reg);
2626 udelay(150);
2627
Akshay Joshi0206e352011-08-16 15:34:10 -04002628 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002629 reg = FDI_TX_CTL(pipe);
2630 temp = I915_READ(reg);
2631 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2632 temp |= snb_b_fdi_train_param[i];
2633 I915_WRITE(reg, temp);
2634
2635 POSTING_READ(reg);
2636 udelay(500);
2637
2638 reg = FDI_RX_IIR(pipe);
2639 temp = I915_READ(reg);
2640 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2641
2642 if (temp & FDI_RX_SYMBOL_LOCK) {
2643 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002644 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002645 break;
2646 }
2647 }
2648 if (i == 4)
2649 DRM_ERROR("FDI train 2 fail!\n");
2650
2651 DRM_DEBUG_KMS("FDI train done.\n");
2652}
2653
Daniel Vetter88cefb62012-08-12 19:27:14 +02002654static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002655{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002656 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002657 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002658 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002659 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002660
Jesse Barnesc64e3112010-09-10 11:27:03 -07002661
Jesse Barnes0e23b992010-09-10 11:10:00 -07002662 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002663 reg = FDI_RX_CTL(pipe);
2664 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002665 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2666 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002667 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002668 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2669
2670 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002671 udelay(200);
2672
2673 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002674 temp = I915_READ(reg);
2675 I915_WRITE(reg, temp | FDI_PCDCLK);
2676
2677 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002678 udelay(200);
2679
Paulo Zanoni20749732012-11-23 15:30:38 -02002680 /* Enable CPU FDI TX PLL, always on for Ironlake */
2681 reg = FDI_TX_CTL(pipe);
2682 temp = I915_READ(reg);
2683 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2684 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002685
Paulo Zanoni20749732012-11-23 15:30:38 -02002686 POSTING_READ(reg);
2687 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002688 }
2689}
2690
Daniel Vetter88cefb62012-08-12 19:27:14 +02002691static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2692{
2693 struct drm_device *dev = intel_crtc->base.dev;
2694 struct drm_i915_private *dev_priv = dev->dev_private;
2695 int pipe = intel_crtc->pipe;
2696 u32 reg, temp;
2697
2698 /* Switch from PCDclk to Rawclk */
2699 reg = FDI_RX_CTL(pipe);
2700 temp = I915_READ(reg);
2701 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2702
2703 /* Disable CPU FDI TX PLL */
2704 reg = FDI_TX_CTL(pipe);
2705 temp = I915_READ(reg);
2706 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2707
2708 POSTING_READ(reg);
2709 udelay(100);
2710
2711 reg = FDI_RX_CTL(pipe);
2712 temp = I915_READ(reg);
2713 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2714
2715 /* Wait for the clocks to turn off. */
2716 POSTING_READ(reg);
2717 udelay(100);
2718}
2719
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002720static void ironlake_fdi_disable(struct drm_crtc *crtc)
2721{
2722 struct drm_device *dev = crtc->dev;
2723 struct drm_i915_private *dev_priv = dev->dev_private;
2724 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2725 int pipe = intel_crtc->pipe;
2726 u32 reg, temp;
2727
2728 /* disable CPU FDI tx and PCH FDI rx */
2729 reg = FDI_TX_CTL(pipe);
2730 temp = I915_READ(reg);
2731 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2732 POSTING_READ(reg);
2733
2734 reg = FDI_RX_CTL(pipe);
2735 temp = I915_READ(reg);
2736 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002737 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002738 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2739
2740 POSTING_READ(reg);
2741 udelay(100);
2742
2743 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002744 if (HAS_PCH_IBX(dev)) {
2745 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002746 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002747
2748 /* still set train pattern 1 */
2749 reg = FDI_TX_CTL(pipe);
2750 temp = I915_READ(reg);
2751 temp &= ~FDI_LINK_TRAIN_NONE;
2752 temp |= FDI_LINK_TRAIN_PATTERN_1;
2753 I915_WRITE(reg, temp);
2754
2755 reg = FDI_RX_CTL(pipe);
2756 temp = I915_READ(reg);
2757 if (HAS_PCH_CPT(dev)) {
2758 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2759 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2760 } else {
2761 temp &= ~FDI_LINK_TRAIN_NONE;
2762 temp |= FDI_LINK_TRAIN_PATTERN_1;
2763 }
2764 /* BPC in FDI rx is consistent with that in PIPECONF */
2765 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002766 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002767 I915_WRITE(reg, temp);
2768
2769 POSTING_READ(reg);
2770 udelay(100);
2771}
2772
Chris Wilson5bb61642012-09-27 21:25:58 +01002773static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2774{
2775 struct drm_device *dev = crtc->dev;
2776 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002778 unsigned long flags;
2779 bool pending;
2780
Ville Syrjälä10d83732013-01-29 18:13:34 +02002781 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2782 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002783 return false;
2784
2785 spin_lock_irqsave(&dev->event_lock, flags);
2786 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2787 spin_unlock_irqrestore(&dev->event_lock, flags);
2788
2789 return pending;
2790}
2791
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002792static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2793{
Chris Wilson0f911282012-04-17 10:05:38 +01002794 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002795 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002796
2797 if (crtc->fb == NULL)
2798 return;
2799
Daniel Vetter2c10d572012-12-20 21:24:07 +01002800 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2801
Chris Wilson5bb61642012-09-27 21:25:58 +01002802 wait_event(dev_priv->pending_flip_queue,
2803 !intel_crtc_has_pending_flip(crtc));
2804
Chris Wilson0f911282012-04-17 10:05:38 +01002805 mutex_lock(&dev->struct_mutex);
2806 intel_finish_fb(crtc->fb);
2807 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002808}
2809
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002810/* Program iCLKIP clock to the desired frequency */
2811static void lpt_program_iclkip(struct drm_crtc *crtc)
2812{
2813 struct drm_device *dev = crtc->dev;
2814 struct drm_i915_private *dev_priv = dev->dev_private;
2815 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2816 u32 temp;
2817
Daniel Vetter09153002012-12-12 14:06:44 +01002818 mutex_lock(&dev_priv->dpio_lock);
2819
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002820 /* It is necessary to ungate the pixclk gate prior to programming
2821 * the divisors, and gate it back when it is done.
2822 */
2823 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2824
2825 /* Disable SSCCTL */
2826 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002827 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2828 SBI_SSCCTL_DISABLE,
2829 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002830
2831 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2832 if (crtc->mode.clock == 20000) {
2833 auxdiv = 1;
2834 divsel = 0x41;
2835 phaseinc = 0x20;
2836 } else {
2837 /* The iCLK virtual clock root frequency is in MHz,
2838 * but the crtc->mode.clock in in KHz. To get the divisors,
2839 * it is necessary to divide one by another, so we
2840 * convert the virtual clock precision to KHz here for higher
2841 * precision.
2842 */
2843 u32 iclk_virtual_root_freq = 172800 * 1000;
2844 u32 iclk_pi_range = 64;
2845 u32 desired_divisor, msb_divisor_value, pi_value;
2846
2847 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2848 msb_divisor_value = desired_divisor / iclk_pi_range;
2849 pi_value = desired_divisor % iclk_pi_range;
2850
2851 auxdiv = 0;
2852 divsel = msb_divisor_value - 2;
2853 phaseinc = pi_value;
2854 }
2855
2856 /* This should not happen with any sane values */
2857 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2858 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2859 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2860 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2861
2862 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2863 crtc->mode.clock,
2864 auxdiv,
2865 divsel,
2866 phasedir,
2867 phaseinc);
2868
2869 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002870 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002871 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2872 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2873 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2874 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2875 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2876 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002877 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002878
2879 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002880 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002881 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2882 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002883 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002884
2885 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002886 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002887 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002888 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002889
2890 /* Wait for initialization time */
2891 udelay(24);
2892
2893 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01002894
2895 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002896}
2897
Daniel Vetter275f01b22013-05-03 11:49:47 +02002898static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
2899 enum pipe pch_transcoder)
2900{
2901 struct drm_device *dev = crtc->base.dev;
2902 struct drm_i915_private *dev_priv = dev->dev_private;
2903 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2904
2905 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
2906 I915_READ(HTOTAL(cpu_transcoder)));
2907 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
2908 I915_READ(HBLANK(cpu_transcoder)));
2909 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
2910 I915_READ(HSYNC(cpu_transcoder)));
2911
2912 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
2913 I915_READ(VTOTAL(cpu_transcoder)));
2914 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
2915 I915_READ(VBLANK(cpu_transcoder)));
2916 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
2917 I915_READ(VSYNC(cpu_transcoder)));
2918 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
2919 I915_READ(VSYNCSHIFT(cpu_transcoder)));
2920}
2921
Jesse Barnesf67a5592011-01-05 10:31:48 -08002922/*
2923 * Enable PCH resources required for PCH ports:
2924 * - PCH PLLs
2925 * - FDI training & RX/TX
2926 * - update transcoder timings
2927 * - DP transcoding bits
2928 * - transcoder
2929 */
2930static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002931{
2932 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002933 struct drm_i915_private *dev_priv = dev->dev_private;
2934 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2935 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002936 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002937
Daniel Vetterab9412b2013-05-03 11:49:46 +02002938 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01002939
Daniel Vettercd986ab2012-10-26 10:58:12 +02002940 /* Write the TU size bits before fdi link training, so that error
2941 * detection works. */
2942 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2943 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
2944
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002945 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002946 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002947
Daniel Vetter572deb32012-10-27 18:46:14 +02002948 /* XXX: pch pll's can be enabled any time before we enable the PCH
2949 * transcoder, and we actually should do this to not upset any PCH
2950 * transcoder that already use the clock when we share it.
2951 *
2952 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
2953 * unconditionally resets the pll - we need that to have the right LVDS
2954 * enable sequence. */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02002955 ironlake_enable_pch_pll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01002956
Paulo Zanoni303b81e2012-10-31 18:12:23 -02002957 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002958 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07002959
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002960 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002961 switch (pipe) {
2962 default:
2963 case 0:
2964 temp |= TRANSA_DPLL_ENABLE;
2965 sel = TRANSA_DPLLB_SEL;
2966 break;
2967 case 1:
2968 temp |= TRANSB_DPLL_ENABLE;
2969 sel = TRANSB_DPLLB_SEL;
2970 break;
2971 case 2:
2972 temp |= TRANSC_DPLL_ENABLE;
2973 sel = TRANSC_DPLLB_SEL;
2974 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07002975 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002976 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
2977 temp |= sel;
2978 else
2979 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002980 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002981 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002982
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002983 /* set transcoder timing, panel must allow it */
2984 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02002985 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002986
Paulo Zanoni303b81e2012-10-31 18:12:23 -02002987 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002988
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002989 /* For PCH DP, enable TRANS_DP_CTL */
2990 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07002991 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
2992 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002993 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01002994 reg = TRANS_DP_CTL(pipe);
2995 temp = I915_READ(reg);
2996 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002997 TRANS_DP_SYNC_MASK |
2998 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01002999 temp |= (TRANS_DP_OUTPUT_ENABLE |
3000 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003001 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003002
3003 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003004 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003005 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003006 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003007
3008 switch (intel_trans_dp_port_sel(crtc)) {
3009 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003010 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003011 break;
3012 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003013 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003014 break;
3015 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003016 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003017 break;
3018 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003019 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003020 }
3021
Chris Wilson5eddb702010-09-11 13:48:45 +01003022 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003023 }
3024
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003025 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003026}
3027
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003028static void lpt_pch_enable(struct drm_crtc *crtc)
3029{
3030 struct drm_device *dev = crtc->dev;
3031 struct drm_i915_private *dev_priv = dev->dev_private;
3032 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003033 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003034
Daniel Vetterab9412b2013-05-03 11:49:46 +02003035 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003036
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003037 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003038
Paulo Zanoni0540e482012-10-31 18:12:40 -02003039 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003040 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003041
Paulo Zanoni937bb612012-10-31 18:12:47 -02003042 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003043}
3044
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003045static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3046{
3047 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3048
3049 if (pll == NULL)
3050 return;
3051
3052 if (pll->refcount == 0) {
3053 WARN(1, "bad PCH PLL refcount\n");
3054 return;
3055 }
3056
3057 --pll->refcount;
3058 intel_crtc->pch_pll = NULL;
3059}
3060
3061static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3062{
3063 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3064 struct intel_pch_pll *pll;
3065 int i;
3066
3067 pll = intel_crtc->pch_pll;
3068 if (pll) {
3069 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3070 intel_crtc->base.base.id, pll->pll_reg);
3071 goto prepare;
3072 }
3073
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003074 if (HAS_PCH_IBX(dev_priv->dev)) {
3075 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3076 i = intel_crtc->pipe;
3077 pll = &dev_priv->pch_plls[i];
3078
3079 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3080 intel_crtc->base.base.id, pll->pll_reg);
3081
3082 goto found;
3083 }
3084
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003085 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3086 pll = &dev_priv->pch_plls[i];
3087
3088 /* Only want to check enabled timings first */
3089 if (pll->refcount == 0)
3090 continue;
3091
3092 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3093 fp == I915_READ(pll->fp0_reg)) {
3094 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3095 intel_crtc->base.base.id,
3096 pll->pll_reg, pll->refcount, pll->active);
3097
3098 goto found;
3099 }
3100 }
3101
3102 /* Ok no matching timings, maybe there's a free one? */
3103 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3104 pll = &dev_priv->pch_plls[i];
3105 if (pll->refcount == 0) {
3106 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3107 intel_crtc->base.base.id, pll->pll_reg);
3108 goto found;
3109 }
3110 }
3111
3112 return NULL;
3113
3114found:
3115 intel_crtc->pch_pll = pll;
3116 pll->refcount++;
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003117 DRM_DEBUG_DRIVER("using pll %d for pipe %c\n", i, pipe_name(intel_crtc->pipe));
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003118prepare: /* separate function? */
3119 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003120
Chris Wilsone04c7352012-05-02 20:43:56 +01003121 /* Wait for the clocks to stabilize before rewriting the regs */
3122 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003123 POSTING_READ(pll->pll_reg);
3124 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003125
3126 I915_WRITE(pll->fp0_reg, fp);
3127 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003128 pll->on = false;
3129 return pll;
3130}
3131
Daniel Vettera1520312013-05-03 11:49:50 +02003132static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003133{
3134 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003135 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003136 u32 temp;
3137
3138 temp = I915_READ(dslreg);
3139 udelay(500);
3140 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003141 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003142 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003143 }
3144}
3145
Jesse Barnesb074cec2013-04-25 12:55:02 -07003146static void ironlake_pfit_enable(struct intel_crtc *crtc)
3147{
3148 struct drm_device *dev = crtc->base.dev;
3149 struct drm_i915_private *dev_priv = dev->dev_private;
3150 int pipe = crtc->pipe;
3151
Jesse Barnes0ef37f32013-05-03 13:26:37 -07003152 if (crtc->config.pch_pfit.size) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003153 /* Force use of hard-coded filter coefficients
3154 * as some pre-programmed values are broken,
3155 * e.g. x201.
3156 */
3157 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3158 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3159 PF_PIPE_SEL_IVB(pipe));
3160 else
3161 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3162 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3163 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
3164 }
3165}
3166
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003167static void intel_enable_planes(struct drm_crtc *crtc)
3168{
3169 struct drm_device *dev = crtc->dev;
3170 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3171 struct intel_plane *intel_plane;
3172
3173 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3174 if (intel_plane->pipe == pipe)
3175 intel_plane_restore(&intel_plane->base);
3176}
3177
3178static void intel_disable_planes(struct drm_crtc *crtc)
3179{
3180 struct drm_device *dev = crtc->dev;
3181 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3182 struct intel_plane *intel_plane;
3183
3184 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3185 if (intel_plane->pipe == pipe)
3186 intel_plane_disable(&intel_plane->base);
3187}
3188
Jesse Barnesf67a5592011-01-05 10:31:48 -08003189static void ironlake_crtc_enable(struct drm_crtc *crtc)
3190{
3191 struct drm_device *dev = crtc->dev;
3192 struct drm_i915_private *dev_priv = dev->dev_private;
3193 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003194 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003195 int pipe = intel_crtc->pipe;
3196 int plane = intel_crtc->plane;
3197 u32 temp;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003198
Daniel Vetter08a48462012-07-02 11:43:47 +02003199 WARN_ON(!crtc->enabled);
3200
Jesse Barnesf67a5592011-01-05 10:31:48 -08003201 if (intel_crtc->active)
3202 return;
3203
3204 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003205
3206 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3207 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3208
Jesse Barnesf67a5592011-01-05 10:31:48 -08003209 intel_update_watermarks(dev);
3210
3211 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3212 temp = I915_READ(PCH_LVDS);
3213 if ((temp & LVDS_PORT_EN) == 0)
3214 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3215 }
3216
Jesse Barnesf67a5592011-01-05 10:31:48 -08003217
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003218 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003219 /* Note: FDI PLL enabling _must_ be done before we enable the
3220 * cpu pipes, hence this is separate from all the other fdi/pch
3221 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003222 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003223 } else {
3224 assert_fdi_tx_disabled(dev_priv, pipe);
3225 assert_fdi_rx_disabled(dev_priv, pipe);
3226 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003227
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003228 for_each_encoder_on_crtc(dev, crtc, encoder)
3229 if (encoder->pre_enable)
3230 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003231
3232 /* Enable panel fitting for LVDS */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003233 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003234
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003235 /*
3236 * On ILK+ LUT must be loaded before the pipe is running but with
3237 * clocks enabled
3238 */
3239 intel_crtc_load_lut(crtc);
3240
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003241 intel_enable_pipe(dev_priv, pipe,
3242 intel_crtc->config.has_pch_encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003243 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003244 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003245 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003246
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003247 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003248 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003249
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003250 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003251 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003252 mutex_unlock(&dev->struct_mutex);
3253
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003254 for_each_encoder_on_crtc(dev, crtc, encoder)
3255 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003256
3257 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003258 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003259
3260 /*
3261 * There seems to be a race in PCH platform hw (at least on some
3262 * outputs) where an enabled pipe still completes any pageflip right
3263 * away (as if the pipe is off) instead of waiting for vblank. As soon
3264 * as the first vblank happend, everything works as expected. Hence just
3265 * wait for one vblank before returning to avoid strange things
3266 * happening.
3267 */
3268 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003269}
3270
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003271/* IPS only exists on ULT machines and is tied to pipe A. */
3272static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3273{
3274 return IS_ULT(crtc->base.dev) && crtc->pipe == PIPE_A;
3275}
3276
3277static void hsw_enable_ips(struct intel_crtc *crtc)
3278{
3279 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3280
3281 if (!crtc->config.ips_enabled)
3282 return;
3283
3284 /* We can only enable IPS after we enable a plane and wait for a vblank.
3285 * We guarantee that the plane is enabled by calling intel_enable_ips
3286 * only after intel_enable_plane. And intel_enable_plane already waits
3287 * for a vblank, so all we need to do here is to enable the IPS bit. */
3288 assert_plane_enabled(dev_priv, crtc->plane);
3289 I915_WRITE(IPS_CTL, IPS_ENABLE);
3290}
3291
3292static void hsw_disable_ips(struct intel_crtc *crtc)
3293{
3294 struct drm_device *dev = crtc->base.dev;
3295 struct drm_i915_private *dev_priv = dev->dev_private;
3296
3297 if (!crtc->config.ips_enabled)
3298 return;
3299
3300 assert_plane_enabled(dev_priv, crtc->plane);
3301 I915_WRITE(IPS_CTL, 0);
3302
3303 /* We need to wait for a vblank before we can disable the plane. */
3304 intel_wait_for_vblank(dev, crtc->pipe);
3305}
3306
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003307static void haswell_crtc_enable(struct drm_crtc *crtc)
3308{
3309 struct drm_device *dev = crtc->dev;
3310 struct drm_i915_private *dev_priv = dev->dev_private;
3311 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3312 struct intel_encoder *encoder;
3313 int pipe = intel_crtc->pipe;
3314 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003315
3316 WARN_ON(!crtc->enabled);
3317
3318 if (intel_crtc->active)
3319 return;
3320
3321 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003322
3323 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3324 if (intel_crtc->config.has_pch_encoder)
3325 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3326
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003327 intel_update_watermarks(dev);
3328
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003329 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003330 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003331
3332 for_each_encoder_on_crtc(dev, crtc, encoder)
3333 if (encoder->pre_enable)
3334 encoder->pre_enable(encoder);
3335
Paulo Zanoni1f544382012-10-24 11:32:00 -02003336 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003337
Paulo Zanoni1f544382012-10-24 11:32:00 -02003338 /* Enable panel fitting for eDP */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003339 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003340
3341 /*
3342 * On ILK+ LUT must be loaded before the pipe is running but with
3343 * clocks enabled
3344 */
3345 intel_crtc_load_lut(crtc);
3346
Paulo Zanoni1f544382012-10-24 11:32:00 -02003347 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003348 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003349
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003350 intel_enable_pipe(dev_priv, pipe,
3351 intel_crtc->config.has_pch_encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003352 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003353 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003354 intel_crtc_update_cursor(crtc, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003355
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003356 hsw_enable_ips(intel_crtc);
3357
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003358 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003359 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003360
3361 mutex_lock(&dev->struct_mutex);
3362 intel_update_fbc(dev);
3363 mutex_unlock(&dev->struct_mutex);
3364
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003365 for_each_encoder_on_crtc(dev, crtc, encoder)
3366 encoder->enable(encoder);
3367
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003368 /*
3369 * There seems to be a race in PCH platform hw (at least on some
3370 * outputs) where an enabled pipe still completes any pageflip right
3371 * away (as if the pipe is off) instead of waiting for vblank. As soon
3372 * as the first vblank happend, everything works as expected. Hence just
3373 * wait for one vblank before returning to avoid strange things
3374 * happening.
3375 */
3376 intel_wait_for_vblank(dev, intel_crtc->pipe);
3377}
3378
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003379static void ironlake_pfit_disable(struct intel_crtc *crtc)
3380{
3381 struct drm_device *dev = crtc->base.dev;
3382 struct drm_i915_private *dev_priv = dev->dev_private;
3383 int pipe = crtc->pipe;
3384
3385 /* To avoid upsetting the power well on haswell only disable the pfit if
3386 * it's in use. The hw state code will make sure we get this right. */
3387 if (crtc->config.pch_pfit.size) {
3388 I915_WRITE(PF_CTL(pipe), 0);
3389 I915_WRITE(PF_WIN_POS(pipe), 0);
3390 I915_WRITE(PF_WIN_SZ(pipe), 0);
3391 }
3392}
3393
Jesse Barnes6be4a602010-09-10 10:26:01 -07003394static void ironlake_crtc_disable(struct drm_crtc *crtc)
3395{
3396 struct drm_device *dev = crtc->dev;
3397 struct drm_i915_private *dev_priv = dev->dev_private;
3398 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003399 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003400 int pipe = intel_crtc->pipe;
3401 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003402 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003403
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003404
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003405 if (!intel_crtc->active)
3406 return;
3407
Daniel Vetterea9d7582012-07-10 10:42:52 +02003408 for_each_encoder_on_crtc(dev, crtc, encoder)
3409 encoder->disable(encoder);
3410
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003411 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003412 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003413
Chris Wilson973d04f2011-07-08 12:22:37 +01003414 if (dev_priv->cfb_plane == plane)
3415 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003416
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003417 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003418 intel_disable_planes(crtc);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003419 intel_disable_plane(dev_priv, plane, pipe);
3420
Paulo Zanoni86642812013-04-12 17:57:57 -03003421 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003422 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003423
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003424 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003425
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003426 for_each_encoder_on_crtc(dev, crtc, encoder)
3427 if (encoder->post_disable)
3428 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003429
Chris Wilson5eddb702010-09-11 13:48:45 +01003430 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003431
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003432 ironlake_disable_pch_transcoder(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03003433 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003434
3435 if (HAS_PCH_CPT(dev)) {
3436 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003437 reg = TRANS_DP_CTL(pipe);
3438 temp = I915_READ(reg);
3439 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003440 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003441 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003442
3443 /* disable DPLL_SEL */
3444 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003445 switch (pipe) {
3446 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003447 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003448 break;
3449 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003450 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003451 break;
3452 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003453 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003454 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003455 break;
3456 default:
3457 BUG(); /* wtf */
3458 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003459 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003460 }
3461
3462 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003463 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003464
Daniel Vetter88cefb62012-08-12 19:27:14 +02003465 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003466
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003467 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003468 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003469
3470 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003471 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003472 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003473}
3474
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003475static void haswell_crtc_disable(struct drm_crtc *crtc)
3476{
3477 struct drm_device *dev = crtc->dev;
3478 struct drm_i915_private *dev_priv = dev->dev_private;
3479 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3480 struct intel_encoder *encoder;
3481 int pipe = intel_crtc->pipe;
3482 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003483 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003484
3485 if (!intel_crtc->active)
3486 return;
3487
3488 for_each_encoder_on_crtc(dev, crtc, encoder)
3489 encoder->disable(encoder);
3490
3491 intel_crtc_wait_for_pending_flips(crtc);
3492 drm_vblank_off(dev, pipe);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003493
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003494 /* FBC must be disabled before disabling the plane on HSW. */
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003495 if (dev_priv->cfb_plane == plane)
3496 intel_disable_fbc(dev);
3497
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003498 hsw_disable_ips(intel_crtc);
3499
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003500 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003501 intel_disable_planes(crtc);
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003502 intel_disable_plane(dev_priv, plane, pipe);
3503
Paulo Zanoni86642812013-04-12 17:57:57 -03003504 if (intel_crtc->config.has_pch_encoder)
3505 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003506 intel_disable_pipe(dev_priv, pipe);
3507
Paulo Zanoniad80a812012-10-24 16:06:19 -02003508 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003509
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003510 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003511
Paulo Zanoni1f544382012-10-24 11:32:00 -02003512 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003513
3514 for_each_encoder_on_crtc(dev, crtc, encoder)
3515 if (encoder->post_disable)
3516 encoder->post_disable(encoder);
3517
Daniel Vetter88adfff2013-03-28 10:42:01 +01003518 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003519 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003520 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003521 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003522 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003523
3524 intel_crtc->active = false;
3525 intel_update_watermarks(dev);
3526
3527 mutex_lock(&dev->struct_mutex);
3528 intel_update_fbc(dev);
3529 mutex_unlock(&dev->struct_mutex);
3530}
3531
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003532static void ironlake_crtc_off(struct drm_crtc *crtc)
3533{
3534 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3535 intel_put_pch_pll(intel_crtc);
3536}
3537
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003538static void haswell_crtc_off(struct drm_crtc *crtc)
3539{
3540 intel_ddi_put_crtc_pll(crtc);
3541}
3542
Daniel Vetter02e792f2009-09-15 22:57:34 +02003543static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3544{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003545 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003546 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003547 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003548
Chris Wilson23f09ce2010-08-12 13:53:37 +01003549 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003550 dev_priv->mm.interruptible = false;
3551 (void) intel_overlay_switch_off(intel_crtc->overlay);
3552 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003553 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003554 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003555
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003556 /* Let userspace switch the overlay on again. In most cases userspace
3557 * has to recompute where to put it anyway.
3558 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003559}
3560
Egbert Eich61bc95c2013-03-04 09:24:38 -05003561/**
3562 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3563 * cursor plane briefly if not already running after enabling the display
3564 * plane.
3565 * This workaround avoids occasional blank screens when self refresh is
3566 * enabled.
3567 */
3568static void
3569g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3570{
3571 u32 cntl = I915_READ(CURCNTR(pipe));
3572
3573 if ((cntl & CURSOR_MODE) == 0) {
3574 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3575
3576 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3577 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3578 intel_wait_for_vblank(dev_priv->dev, pipe);
3579 I915_WRITE(CURCNTR(pipe), cntl);
3580 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3581 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3582 }
3583}
3584
Jesse Barnes2dd24552013-04-25 12:55:01 -07003585static void i9xx_pfit_enable(struct intel_crtc *crtc)
3586{
3587 struct drm_device *dev = crtc->base.dev;
3588 struct drm_i915_private *dev_priv = dev->dev_private;
3589 struct intel_crtc_config *pipe_config = &crtc->config;
3590
Daniel Vetter328d8e82013-05-08 10:36:31 +02003591 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003592 return;
3593
Daniel Vetterc0b03412013-05-28 12:05:54 +02003594 /*
3595 * The panel fitter should only be adjusted whilst the pipe is disabled,
3596 * according to register description and PRM.
3597 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003598 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3599 assert_pipe_disabled(dev_priv, crtc->pipe);
3600
Jesse Barnesb074cec2013-04-25 12:55:02 -07003601 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3602 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003603
3604 /* Border color in case we don't scale up to the full screen. Black by
3605 * default, change to something else for debugging. */
3606 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003607}
3608
Jesse Barnes89b667f2013-04-18 14:51:36 -07003609static void valleyview_crtc_enable(struct drm_crtc *crtc)
3610{
3611 struct drm_device *dev = crtc->dev;
3612 struct drm_i915_private *dev_priv = dev->dev_private;
3613 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3614 struct intel_encoder *encoder;
3615 int pipe = intel_crtc->pipe;
3616 int plane = intel_crtc->plane;
3617
3618 WARN_ON(!crtc->enabled);
3619
3620 if (intel_crtc->active)
3621 return;
3622
3623 intel_crtc->active = true;
3624 intel_update_watermarks(dev);
3625
3626 mutex_lock(&dev_priv->dpio_lock);
3627
3628 for_each_encoder_on_crtc(dev, crtc, encoder)
3629 if (encoder->pre_pll_enable)
3630 encoder->pre_pll_enable(encoder);
3631
3632 intel_enable_pll(dev_priv, pipe);
3633
3634 for_each_encoder_on_crtc(dev, crtc, encoder)
3635 if (encoder->pre_enable)
3636 encoder->pre_enable(encoder);
3637
3638 /* VLV wants encoder enabling _before_ the pipe is up. */
3639 for_each_encoder_on_crtc(dev, crtc, encoder)
3640 encoder->enable(encoder);
3641
Jesse Barnes2dd24552013-04-25 12:55:01 -07003642 /* Enable panel fitting for eDP */
3643 i9xx_pfit_enable(intel_crtc);
3644
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003645 intel_crtc_load_lut(crtc);
3646
Jesse Barnes89b667f2013-04-18 14:51:36 -07003647 intel_enable_pipe(dev_priv, pipe, false);
3648 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003649 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003650 intel_crtc_update_cursor(crtc, true);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003651
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003652 intel_update_fbc(dev);
3653
Jesse Barnes89b667f2013-04-18 14:51:36 -07003654 mutex_unlock(&dev_priv->dpio_lock);
3655}
3656
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003657static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003658{
3659 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003660 struct drm_i915_private *dev_priv = dev->dev_private;
3661 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003662 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003663 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003664 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003665
Daniel Vetter08a48462012-07-02 11:43:47 +02003666 WARN_ON(!crtc->enabled);
3667
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003668 if (intel_crtc->active)
3669 return;
3670
3671 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003672 intel_update_watermarks(dev);
3673
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003674 intel_enable_pll(dev_priv, pipe);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003675
3676 for_each_encoder_on_crtc(dev, crtc, encoder)
3677 if (encoder->pre_enable)
3678 encoder->pre_enable(encoder);
3679
Jesse Barnes2dd24552013-04-25 12:55:01 -07003680 /* Enable panel fitting for LVDS */
3681 i9xx_pfit_enable(intel_crtc);
3682
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003683 intel_crtc_load_lut(crtc);
3684
Jesse Barnes040484a2011-01-03 12:14:26 -08003685 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003686 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003687 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003688 intel_crtc_update_cursor(crtc, true);
Egbert Eich61bc95c2013-03-04 09:24:38 -05003689 if (IS_G4X(dev))
3690 g4x_fixup_plane(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003691
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003692 /* Give the overlay scaler a chance to enable if it's on this pipe */
3693 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003694
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003695 intel_update_fbc(dev);
3696
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003697 for_each_encoder_on_crtc(dev, crtc, encoder)
3698 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003699}
3700
Daniel Vetter87476d62013-04-11 16:29:06 +02003701static void i9xx_pfit_disable(struct intel_crtc *crtc)
3702{
3703 struct drm_device *dev = crtc->base.dev;
3704 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02003705
3706 if (!crtc->config.gmch_pfit.control)
3707 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02003708
3709 assert_pipe_disabled(dev_priv, crtc->pipe);
3710
Daniel Vetter328d8e82013-05-08 10:36:31 +02003711 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
3712 I915_READ(PFIT_CONTROL));
3713 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02003714}
3715
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003716static void i9xx_crtc_disable(struct drm_crtc *crtc)
3717{
3718 struct drm_device *dev = crtc->dev;
3719 struct drm_i915_private *dev_priv = dev->dev_private;
3720 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003721 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003722 int pipe = intel_crtc->pipe;
3723 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003724
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003725 if (!intel_crtc->active)
3726 return;
3727
Daniel Vetterea9d7582012-07-10 10:42:52 +02003728 for_each_encoder_on_crtc(dev, crtc, encoder)
3729 encoder->disable(encoder);
3730
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003731 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003732 intel_crtc_wait_for_pending_flips(crtc);
3733 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003734
Chris Wilson973d04f2011-07-08 12:22:37 +01003735 if (dev_priv->cfb_plane == plane)
3736 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003737
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003738 intel_crtc_dpms_overlay(intel_crtc, false);
3739 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003740 intel_disable_planes(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003741 intel_disable_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003742
Jesse Barnesb24e7172011-01-04 15:09:30 -08003743 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003744
Daniel Vetter87476d62013-04-11 16:29:06 +02003745 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003746
Jesse Barnes89b667f2013-04-18 14:51:36 -07003747 for_each_encoder_on_crtc(dev, crtc, encoder)
3748 if (encoder->post_disable)
3749 encoder->post_disable(encoder);
3750
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003751 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003752
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003753 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003754 intel_update_fbc(dev);
3755 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003756}
3757
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003758static void i9xx_crtc_off(struct drm_crtc *crtc)
3759{
3760}
3761
Daniel Vetter976f8a22012-07-08 22:34:21 +02003762static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3763 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003764{
3765 struct drm_device *dev = crtc->dev;
3766 struct drm_i915_master_private *master_priv;
3767 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3768 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003769
3770 if (!dev->primary->master)
3771 return;
3772
3773 master_priv = dev->primary->master->driver_priv;
3774 if (!master_priv->sarea_priv)
3775 return;
3776
Jesse Barnes79e53942008-11-07 14:24:08 -08003777 switch (pipe) {
3778 case 0:
3779 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3780 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3781 break;
3782 case 1:
3783 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3784 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3785 break;
3786 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003787 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003788 break;
3789 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003790}
3791
Daniel Vetter976f8a22012-07-08 22:34:21 +02003792/**
3793 * Sets the power management mode of the pipe and plane.
3794 */
3795void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003796{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003797 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003798 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003799 struct intel_encoder *intel_encoder;
3800 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003801
Daniel Vetter976f8a22012-07-08 22:34:21 +02003802 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3803 enable |= intel_encoder->connectors_active;
3804
3805 if (enable)
3806 dev_priv->display.crtc_enable(crtc);
3807 else
3808 dev_priv->display.crtc_disable(crtc);
3809
3810 intel_crtc_update_sarea(crtc, enable);
3811}
3812
Daniel Vetter976f8a22012-07-08 22:34:21 +02003813static void intel_crtc_disable(struct drm_crtc *crtc)
3814{
3815 struct drm_device *dev = crtc->dev;
3816 struct drm_connector *connector;
3817 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003818 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003819
3820 /* crtc should still be enabled when we disable it. */
3821 WARN_ON(!crtc->enabled);
3822
3823 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03003824 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003825 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003826 dev_priv->display.off(crtc);
3827
Chris Wilson931872f2012-01-16 23:01:13 +00003828 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3829 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003830
3831 if (crtc->fb) {
3832 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003833 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003834 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003835 crtc->fb = NULL;
3836 }
3837
3838 /* Update computed state. */
3839 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3840 if (!connector->encoder || !connector->encoder->crtc)
3841 continue;
3842
3843 if (connector->encoder->crtc != crtc)
3844 continue;
3845
3846 connector->dpms = DRM_MODE_DPMS_OFF;
3847 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003848 }
3849}
3850
Daniel Vettera261b242012-07-26 19:21:47 +02003851void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003852{
Daniel Vettera261b242012-07-26 19:21:47 +02003853 struct drm_crtc *crtc;
3854
3855 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3856 if (crtc->enabled)
3857 intel_crtc_disable(crtc);
3858 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003859}
3860
Chris Wilsonea5b2132010-08-04 13:50:23 +01003861void intel_encoder_destroy(struct drm_encoder *encoder)
3862{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003863 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003864
Chris Wilsonea5b2132010-08-04 13:50:23 +01003865 drm_encoder_cleanup(encoder);
3866 kfree(intel_encoder);
3867}
3868
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003869/* Simple dpms helper for encodres with just one connector, no cloning and only
3870 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3871 * state of the entire output pipe. */
3872void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3873{
3874 if (mode == DRM_MODE_DPMS_ON) {
3875 encoder->connectors_active = true;
3876
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003877 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003878 } else {
3879 encoder->connectors_active = false;
3880
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003881 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003882 }
3883}
3884
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003885/* Cross check the actual hw state with our own modeset state tracking (and it's
3886 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003887static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003888{
3889 if (connector->get_hw_state(connector)) {
3890 struct intel_encoder *encoder = connector->encoder;
3891 struct drm_crtc *crtc;
3892 bool encoder_enabled;
3893 enum pipe pipe;
3894
3895 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3896 connector->base.base.id,
3897 drm_get_connector_name(&connector->base));
3898
3899 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3900 "wrong connector dpms state\n");
3901 WARN(connector->base.encoder != &encoder->base,
3902 "active connector not linked to encoder\n");
3903 WARN(!encoder->connectors_active,
3904 "encoder->connectors_active not set\n");
3905
3906 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3907 WARN(!encoder_enabled, "encoder not enabled\n");
3908 if (WARN_ON(!encoder->base.crtc))
3909 return;
3910
3911 crtc = encoder->base.crtc;
3912
3913 WARN(!crtc->enabled, "crtc not enabled\n");
3914 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3915 WARN(pipe != to_intel_crtc(crtc)->pipe,
3916 "encoder active on the wrong pipe\n");
3917 }
3918}
3919
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003920/* Even simpler default implementation, if there's really no special case to
3921 * consider. */
3922void intel_connector_dpms(struct drm_connector *connector, int mode)
3923{
3924 struct intel_encoder *encoder = intel_attached_encoder(connector);
3925
3926 /* All the simple cases only support two dpms states. */
3927 if (mode != DRM_MODE_DPMS_ON)
3928 mode = DRM_MODE_DPMS_OFF;
3929
3930 if (mode == connector->dpms)
3931 return;
3932
3933 connector->dpms = mode;
3934
3935 /* Only need to change hw state when actually enabled */
3936 if (encoder->base.crtc)
3937 intel_encoder_dpms(encoder, mode);
3938 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003939 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003940
Daniel Vetterb9805142012-08-31 17:37:33 +02003941 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003942}
3943
Daniel Vetterf0947c32012-07-02 13:10:34 +02003944/* Simple connector->get_hw_state implementation for encoders that support only
3945 * one connector and no cloning and hence the encoder state determines the state
3946 * of the connector. */
3947bool intel_connector_get_hw_state(struct intel_connector *connector)
3948{
Daniel Vetter24929352012-07-02 20:28:59 +02003949 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003950 struct intel_encoder *encoder = connector->encoder;
3951
3952 return encoder->get_hw_state(encoder, &pipe);
3953}
3954
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003955static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
3956 struct intel_crtc_config *pipe_config)
3957{
3958 struct drm_i915_private *dev_priv = dev->dev_private;
3959 struct intel_crtc *pipe_B_crtc =
3960 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3961
3962 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
3963 pipe_name(pipe), pipe_config->fdi_lanes);
3964 if (pipe_config->fdi_lanes > 4) {
3965 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
3966 pipe_name(pipe), pipe_config->fdi_lanes);
3967 return false;
3968 }
3969
3970 if (IS_HASWELL(dev)) {
3971 if (pipe_config->fdi_lanes > 2) {
3972 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
3973 pipe_config->fdi_lanes);
3974 return false;
3975 } else {
3976 return true;
3977 }
3978 }
3979
3980 if (INTEL_INFO(dev)->num_pipes == 2)
3981 return true;
3982
3983 /* Ivybridge 3 pipe is really complicated */
3984 switch (pipe) {
3985 case PIPE_A:
3986 return true;
3987 case PIPE_B:
3988 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
3989 pipe_config->fdi_lanes > 2) {
3990 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
3991 pipe_name(pipe), pipe_config->fdi_lanes);
3992 return false;
3993 }
3994 return true;
3995 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01003996 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003997 pipe_B_crtc->config.fdi_lanes <= 2) {
3998 if (pipe_config->fdi_lanes > 2) {
3999 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4000 pipe_name(pipe), pipe_config->fdi_lanes);
4001 return false;
4002 }
4003 } else {
4004 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4005 return false;
4006 }
4007 return true;
4008 default:
4009 BUG();
4010 }
4011}
4012
Daniel Vettere29c22c2013-02-21 00:00:16 +01004013#define RETRY 1
4014static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4015 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004016{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004017 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004018 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004019 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004020 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004021
Daniel Vettere29c22c2013-02-21 00:00:16 +01004022retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004023 /* FDI is a binary signal running at ~2.7GHz, encoding
4024 * each output octet as 10 bits. The actual frequency
4025 * is stored as a divider into a 100MHz clock, and the
4026 * mode pixel clock is stored in units of 1KHz.
4027 * Hence the bw of each lane in terms of the mode signal
4028 * is:
4029 */
4030 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4031
Daniel Vetterff9a6752013-06-01 17:16:21 +02004032 fdi_dotclock = adjusted_mode->clock;
Daniel Vetteref1b4602013-06-01 17:17:04 +02004033 fdi_dotclock /= pipe_config->pixel_multiplier;
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004034
4035 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004036 pipe_config->pipe_bpp);
4037
4038 pipe_config->fdi_lanes = lane;
4039
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004040 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004041 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004042
Daniel Vettere29c22c2013-02-21 00:00:16 +01004043 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4044 intel_crtc->pipe, pipe_config);
4045 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4046 pipe_config->pipe_bpp -= 2*3;
4047 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4048 pipe_config->pipe_bpp);
4049 needs_recompute = true;
4050 pipe_config->bw_constrained = true;
4051
4052 goto retry;
4053 }
4054
4055 if (needs_recompute)
4056 return RETRY;
4057
4058 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004059}
4060
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004061static void hsw_compute_ips_config(struct intel_crtc *crtc,
4062 struct intel_crtc_config *pipe_config)
4063{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004064 pipe_config->ips_enabled = i915_enable_ips &&
4065 hsw_crtc_supports_ips(crtc) &&
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004066 pipe_config->pipe_bpp == 24;
4067}
4068
Daniel Vettere29c22c2013-02-21 00:00:16 +01004069static int intel_crtc_compute_config(struct drm_crtc *crtc,
4070 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004071{
Zhenyu Wang2c072452009-06-05 15:38:42 +08004072 struct drm_device *dev = crtc->dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004073 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004074 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson89749352010-09-12 18:25:19 +01004075
Eric Anholtbad720f2009-10-22 16:11:14 -07004076 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004077 /* FDI link clock is fixed at 2.7G */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004078 if (pipe_config->requested_mode.clock * 3
4079 > IRONLAKE_FDI_FREQ * 4)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004080 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004081 }
Chris Wilson89749352010-09-12 18:25:19 +01004082
Daniel Vetterf9bef082012-04-15 19:53:19 +02004083 /* All interlaced capable intel hw wants timings in frames. Note though
4084 * that intel_lvds_mode_fixup does some funny tricks with the crtc
4085 * timings, so we need to be careful not to clobber these.*/
Daniel Vetter7ae89232013-03-27 00:44:52 +01004086 if (!pipe_config->timings_set)
Daniel Vetterf9bef082012-04-15 19:53:19 +02004087 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01004088
Damien Lespiau8693a822013-05-03 18:48:11 +01004089 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4090 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004091 */
4092 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4093 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004094 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004095
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004096 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004097 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004098 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004099 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4100 * for lvds. */
4101 pipe_config->pipe_bpp = 8*3;
4102 }
4103
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004104 if (IS_HASWELL(dev))
4105 hsw_compute_ips_config(intel_crtc, pipe_config);
4106
Daniel Vetter877d48d2013-04-19 11:24:43 +02004107 if (pipe_config->has_pch_encoder)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004108 return ironlake_fdi_compute_config(intel_crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004109
Daniel Vettere29c22c2013-02-21 00:00:16 +01004110 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004111}
4112
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004113static int valleyview_get_display_clock_speed(struct drm_device *dev)
4114{
4115 return 400000; /* FIXME */
4116}
4117
Jesse Barnese70236a2009-09-21 10:42:27 -07004118static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004119{
Jesse Barnese70236a2009-09-21 10:42:27 -07004120 return 400000;
4121}
Jesse Barnes79e53942008-11-07 14:24:08 -08004122
Jesse Barnese70236a2009-09-21 10:42:27 -07004123static int i915_get_display_clock_speed(struct drm_device *dev)
4124{
4125 return 333000;
4126}
Jesse Barnes79e53942008-11-07 14:24:08 -08004127
Jesse Barnese70236a2009-09-21 10:42:27 -07004128static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4129{
4130 return 200000;
4131}
Jesse Barnes79e53942008-11-07 14:24:08 -08004132
Jesse Barnese70236a2009-09-21 10:42:27 -07004133static int i915gm_get_display_clock_speed(struct drm_device *dev)
4134{
4135 u16 gcfgc = 0;
4136
4137 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4138
4139 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004140 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004141 else {
4142 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4143 case GC_DISPLAY_CLOCK_333_MHZ:
4144 return 333000;
4145 default:
4146 case GC_DISPLAY_CLOCK_190_200_MHZ:
4147 return 190000;
4148 }
4149 }
4150}
Jesse Barnes79e53942008-11-07 14:24:08 -08004151
Jesse Barnese70236a2009-09-21 10:42:27 -07004152static int i865_get_display_clock_speed(struct drm_device *dev)
4153{
4154 return 266000;
4155}
4156
4157static int i855_get_display_clock_speed(struct drm_device *dev)
4158{
4159 u16 hpllcc = 0;
4160 /* Assume that the hardware is in the high speed state. This
4161 * should be the default.
4162 */
4163 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4164 case GC_CLOCK_133_200:
4165 case GC_CLOCK_100_200:
4166 return 200000;
4167 case GC_CLOCK_166_250:
4168 return 250000;
4169 case GC_CLOCK_100_133:
4170 return 133000;
4171 }
4172
4173 /* Shouldn't happen */
4174 return 0;
4175}
4176
4177static int i830_get_display_clock_speed(struct drm_device *dev)
4178{
4179 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004180}
4181
Zhenyu Wang2c072452009-06-05 15:38:42 +08004182static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004183intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004184{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004185 while (*num > DATA_LINK_M_N_MASK ||
4186 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004187 *num >>= 1;
4188 *den >>= 1;
4189 }
4190}
4191
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004192static void compute_m_n(unsigned int m, unsigned int n,
4193 uint32_t *ret_m, uint32_t *ret_n)
4194{
4195 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4196 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4197 intel_reduce_m_n_ratio(ret_m, ret_n);
4198}
4199
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004200void
4201intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4202 int pixel_clock, int link_clock,
4203 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004204{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004205 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004206
4207 compute_m_n(bits_per_pixel * pixel_clock,
4208 link_clock * nlanes * 8,
4209 &m_n->gmch_m, &m_n->gmch_n);
4210
4211 compute_m_n(pixel_clock, link_clock,
4212 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004213}
4214
Chris Wilsona7615032011-01-12 17:04:08 +00004215static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4216{
Keith Packard72bbe582011-09-26 16:09:45 -07004217 if (i915_panel_use_ssc >= 0)
4218 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004219 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004220 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004221}
4222
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004223static int vlv_get_refclk(struct drm_crtc *crtc)
4224{
4225 struct drm_device *dev = crtc->dev;
4226 struct drm_i915_private *dev_priv = dev->dev_private;
4227 int refclk = 27000; /* for DP & HDMI */
4228
4229 return 100000; /* only one validated so far */
4230
4231 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4232 refclk = 96000;
4233 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4234 if (intel_panel_use_ssc(dev_priv))
4235 refclk = 100000;
4236 else
4237 refclk = 96000;
4238 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4239 refclk = 100000;
4240 }
4241
4242 return refclk;
4243}
4244
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004245static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4246{
4247 struct drm_device *dev = crtc->dev;
4248 struct drm_i915_private *dev_priv = dev->dev_private;
4249 int refclk;
4250
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004251 if (IS_VALLEYVIEW(dev)) {
4252 refclk = vlv_get_refclk(crtc);
4253 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004254 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004255 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004256 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4257 refclk / 1000);
4258 } else if (!IS_GEN2(dev)) {
4259 refclk = 96000;
4260 } else {
4261 refclk = 48000;
4262 }
4263
4264 return refclk;
4265}
4266
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004267static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
4268{
4269 return (1 << dpll->n) << 16 | dpll->m1 << 8 | dpll->m2;
4270}
4271
4272static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4273{
4274 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
4275}
4276
Daniel Vetterf47709a2013-03-28 10:42:02 +01004277static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004278 intel_clock_t *reduced_clock)
4279{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004280 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004281 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004282 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004283 u32 fp, fp2 = 0;
4284
4285 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004286 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004287 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004288 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004289 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004290 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004291 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004292 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004293 }
4294
4295 I915_WRITE(FP0(pipe), fp);
4296
Daniel Vetterf47709a2013-03-28 10:42:02 +01004297 crtc->lowfreq_avail = false;
4298 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004299 reduced_clock && i915_powersave) {
4300 I915_WRITE(FP1(pipe), fp2);
Daniel Vetterf47709a2013-03-28 10:42:02 +01004301 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004302 } else {
4303 I915_WRITE(FP1(pipe), fp);
4304 }
4305}
4306
Jesse Barnes89b667f2013-04-18 14:51:36 -07004307static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
4308{
4309 u32 reg_val;
4310
4311 /*
4312 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4313 * and set it to a reasonable value instead.
4314 */
Jani Nikulaae992582013-05-22 15:36:19 +03004315 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004316 reg_val &= 0xffffff00;
4317 reg_val |= 0x00000030;
Jani Nikulaae992582013-05-22 15:36:19 +03004318 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004319
Jani Nikulaae992582013-05-22 15:36:19 +03004320 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004321 reg_val &= 0x8cffffff;
4322 reg_val = 0x8c000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004323 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004324
Jani Nikulaae992582013-05-22 15:36:19 +03004325 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004326 reg_val &= 0xffffff00;
Jani Nikulaae992582013-05-22 15:36:19 +03004327 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004328
Jani Nikulaae992582013-05-22 15:36:19 +03004329 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004330 reg_val &= 0x00ffffff;
4331 reg_val |= 0xb0000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004332 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004333}
4334
Daniel Vetterb5518422013-05-03 11:49:48 +02004335static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4336 struct intel_link_m_n *m_n)
4337{
4338 struct drm_device *dev = crtc->base.dev;
4339 struct drm_i915_private *dev_priv = dev->dev_private;
4340 int pipe = crtc->pipe;
4341
Daniel Vettere3b95f12013-05-03 11:49:49 +02004342 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4343 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4344 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4345 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004346}
4347
4348static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4349 struct intel_link_m_n *m_n)
4350{
4351 struct drm_device *dev = crtc->base.dev;
4352 struct drm_i915_private *dev_priv = dev->dev_private;
4353 int pipe = crtc->pipe;
4354 enum transcoder transcoder = crtc->config.cpu_transcoder;
4355
4356 if (INTEL_INFO(dev)->gen >= 5) {
4357 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4358 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4359 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4360 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4361 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004362 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4363 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4364 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4365 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004366 }
4367}
4368
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004369static void intel_dp_set_m_n(struct intel_crtc *crtc)
4370{
4371 if (crtc->config.has_pch_encoder)
4372 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4373 else
4374 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4375}
4376
Daniel Vetterf47709a2013-03-28 10:42:02 +01004377static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004378{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004379 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004380 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004381 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004382 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004383 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004384 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004385 bool is_hdmi;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004386 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004387
Daniel Vetter09153002012-12-12 14:06:44 +01004388 mutex_lock(&dev_priv->dpio_lock);
4389
Jesse Barnes89b667f2013-04-18 14:51:36 -07004390 is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004391
Daniel Vetterf47709a2013-03-28 10:42:02 +01004392 bestn = crtc->config.dpll.n;
4393 bestm1 = crtc->config.dpll.m1;
4394 bestm2 = crtc->config.dpll.m2;
4395 bestp1 = crtc->config.dpll.p1;
4396 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004397
Jesse Barnes89b667f2013-04-18 14:51:36 -07004398 /* See eDP HDMI DPIO driver vbios notes doc */
4399
4400 /* PLL B needs special handling */
4401 if (pipe)
4402 vlv_pllb_recal_opamp(dev_priv);
4403
4404 /* Set up Tx target for periodic Rcomp update */
Jani Nikulaae992582013-05-22 15:36:19 +03004405 vlv_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004406
4407 /* Disable target IRef on PLL */
Jani Nikulaae992582013-05-22 15:36:19 +03004408 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004409 reg_val &= 0x00ffffff;
Jani Nikulaae992582013-05-22 15:36:19 +03004410 vlv_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004411
4412 /* Disable fast lock */
Jani Nikulaae992582013-05-22 15:36:19 +03004413 vlv_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004414
4415 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004416 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4417 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4418 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004419 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004420
4421 /*
4422 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4423 * but we don't support that).
4424 * Note: don't use the DAC post divider as it seems unstable.
4425 */
4426 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Jani Nikulaae992582013-05-22 15:36:19 +03004427 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004428
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004429 mdiv |= DPIO_ENABLE_CALIBRATION;
Jani Nikulaae992582013-05-22 15:36:19 +03004430 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004431
Jesse Barnes89b667f2013-04-18 14:51:36 -07004432 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004433 if (crtc->config.port_clock == 162000 ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004434 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Jani Nikulaae992582013-05-22 15:36:19 +03004435 vlv_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004436 0x005f0021);
4437 else
Jani Nikulaae992582013-05-22 15:36:19 +03004438 vlv_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004439 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004440
Jesse Barnes89b667f2013-04-18 14:51:36 -07004441 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4442 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4443 /* Use SSC source */
4444 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004445 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004446 0x0df40000);
4447 else
Jani Nikulaae992582013-05-22 15:36:19 +03004448 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004449 0x0df70000);
4450 } else { /* HDMI or VGA */
4451 /* Use bend source */
4452 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004453 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004454 0x0df70000);
4455 else
Jani Nikulaae992582013-05-22 15:36:19 +03004456 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004457 0x0df40000);
4458 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004459
Jani Nikulaae992582013-05-22 15:36:19 +03004460 coreclk = vlv_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004461 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4462 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4463 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4464 coreclk |= 0x01000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004465 vlv_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004466
Jani Nikulaae992582013-05-22 15:36:19 +03004467 vlv_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004468
4469 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
4470 if (encoder->pre_pll_enable)
4471 encoder->pre_pll_enable(encoder);
4472
4473 /* Enable DPIO clock input */
4474 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4475 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4476 if (pipe)
4477 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004478
4479 dpll |= DPLL_VCO_ENABLE;
4480 I915_WRITE(DPLL(pipe), dpll);
4481 POSTING_READ(DPLL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004482 udelay(150);
4483
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004484 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4485 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4486
Daniel Vetteref1b4602013-06-01 17:17:04 +02004487 dpll_md = (crtc->config.pixel_multiplier - 1)
4488 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004489 I915_WRITE(DPLL_MD(pipe), dpll_md);
4490 POSTING_READ(DPLL_MD(pipe));
Daniel Vetterf47709a2013-03-28 10:42:02 +01004491
Jesse Barnes89b667f2013-04-18 14:51:36 -07004492 if (crtc->config.has_dp_encoder)
4493 intel_dp_set_m_n(crtc);
Daniel Vetter09153002012-12-12 14:06:44 +01004494
4495 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004496}
4497
Daniel Vetterf47709a2013-03-28 10:42:02 +01004498static void i9xx_update_pll(struct intel_crtc *crtc,
4499 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004500 int num_connectors)
4501{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004502 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004503 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004504 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004505 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004506 u32 dpll;
4507 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004508 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004509
Daniel Vetterf47709a2013-03-28 10:42:02 +01004510 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304511
Daniel Vetterf47709a2013-03-28 10:42:02 +01004512 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4513 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004514
4515 dpll = DPLL_VGA_MODE_DIS;
4516
Daniel Vetterf47709a2013-03-28 10:42:02 +01004517 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004518 dpll |= DPLLB_MODE_LVDS;
4519 else
4520 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004521
Daniel Vetteref1b4602013-06-01 17:17:04 +02004522 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004523 dpll |= (crtc->config.pixel_multiplier - 1)
4524 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004525 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004526
4527 if (is_sdvo)
4528 dpll |= DPLL_DVO_HIGH_SPEED;
4529
Daniel Vetterf47709a2013-03-28 10:42:02 +01004530 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004531 dpll |= DPLL_DVO_HIGH_SPEED;
4532
4533 /* compute bitmask from p1 value */
4534 if (IS_PINEVIEW(dev))
4535 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4536 else {
4537 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4538 if (IS_G4X(dev) && reduced_clock)
4539 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4540 }
4541 switch (clock->p2) {
4542 case 5:
4543 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4544 break;
4545 case 7:
4546 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4547 break;
4548 case 10:
4549 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4550 break;
4551 case 14:
4552 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4553 break;
4554 }
4555 if (INTEL_INFO(dev)->gen >= 4)
4556 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4557
Daniel Vetter09ede542013-04-30 14:01:45 +02004558 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004559 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004560 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004561 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4562 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4563 else
4564 dpll |= PLL_REF_INPUT_DREFCLK;
4565
4566 dpll |= DPLL_VCO_ENABLE;
4567 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4568 POSTING_READ(DPLL(pipe));
4569 udelay(150);
4570
Daniel Vetterf47709a2013-03-28 10:42:02 +01004571 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004572 if (encoder->pre_pll_enable)
4573 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004574
Daniel Vetterf47709a2013-03-28 10:42:02 +01004575 if (crtc->config.has_dp_encoder)
4576 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004577
4578 I915_WRITE(DPLL(pipe), dpll);
4579
4580 /* Wait for the clocks to stabilize. */
4581 POSTING_READ(DPLL(pipe));
4582 udelay(150);
4583
4584 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02004585 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
4586 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004587 I915_WRITE(DPLL_MD(pipe), dpll_md);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004588 } else {
4589 /* The pixel multiplier can only be updated once the
4590 * DPLL is enabled and the clocks are stable.
4591 *
4592 * So write it again.
4593 */
4594 I915_WRITE(DPLL(pipe), dpll);
4595 }
4596}
4597
Daniel Vetterf47709a2013-03-28 10:42:02 +01004598static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004599 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004600 int num_connectors)
4601{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004602 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004603 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004604 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004605 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004606 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004607 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004608
Daniel Vetterf47709a2013-03-28 10:42:02 +01004609 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304610
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004611 dpll = DPLL_VGA_MODE_DIS;
4612
Daniel Vetterf47709a2013-03-28 10:42:02 +01004613 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004614 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4615 } else {
4616 if (clock->p1 == 2)
4617 dpll |= PLL_P1_DIVIDE_BY_TWO;
4618 else
4619 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4620 if (clock->p2 == 4)
4621 dpll |= PLL_P2_DIVIDE_BY_4;
4622 }
4623
Daniel Vetterf47709a2013-03-28 10:42:02 +01004624 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004625 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4626 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4627 else
4628 dpll |= PLL_REF_INPUT_DREFCLK;
4629
4630 dpll |= DPLL_VCO_ENABLE;
4631 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4632 POSTING_READ(DPLL(pipe));
4633 udelay(150);
4634
Daniel Vetterf47709a2013-03-28 10:42:02 +01004635 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004636 if (encoder->pre_pll_enable)
4637 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004638
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004639 I915_WRITE(DPLL(pipe), dpll);
4640
4641 /* Wait for the clocks to stabilize. */
4642 POSTING_READ(DPLL(pipe));
4643 udelay(150);
4644
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004645 /* The pixel multiplier can only be updated once the
4646 * DPLL is enabled and the clocks are stable.
4647 *
4648 * So write it again.
4649 */
4650 I915_WRITE(DPLL(pipe), dpll);
4651}
4652
Daniel Vetter8a654f32013-06-01 17:16:22 +02004653static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004654{
4655 struct drm_device *dev = intel_crtc->base.dev;
4656 struct drm_i915_private *dev_priv = dev->dev_private;
4657 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004658 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02004659 struct drm_display_mode *adjusted_mode =
4660 &intel_crtc->config.adjusted_mode;
4661 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004662 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4663
4664 /* We need to be careful not to changed the adjusted mode, for otherwise
4665 * the hw state checker will get angry at the mismatch. */
4666 crtc_vtotal = adjusted_mode->crtc_vtotal;
4667 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004668
4669 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4670 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004671 crtc_vtotal -= 1;
4672 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004673 vsyncshift = adjusted_mode->crtc_hsync_start
4674 - adjusted_mode->crtc_htotal / 2;
4675 } else {
4676 vsyncshift = 0;
4677 }
4678
4679 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004680 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004681
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004682 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004683 (adjusted_mode->crtc_hdisplay - 1) |
4684 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004685 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004686 (adjusted_mode->crtc_hblank_start - 1) |
4687 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004688 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004689 (adjusted_mode->crtc_hsync_start - 1) |
4690 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4691
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004692 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004693 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004694 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004695 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004696 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004697 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004698 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004699 (adjusted_mode->crtc_vsync_start - 1) |
4700 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4701
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004702 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4703 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4704 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4705 * bits. */
4706 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4707 (pipe == PIPE_B || pipe == PIPE_C))
4708 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4709
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004710 /* pipesrc controls the size that is scaled from, which should
4711 * always be the user's requested size.
4712 */
4713 I915_WRITE(PIPESRC(pipe),
4714 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4715}
4716
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004717static void intel_get_pipe_timings(struct intel_crtc *crtc,
4718 struct intel_crtc_config *pipe_config)
4719{
4720 struct drm_device *dev = crtc->base.dev;
4721 struct drm_i915_private *dev_priv = dev->dev_private;
4722 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4723 uint32_t tmp;
4724
4725 tmp = I915_READ(HTOTAL(cpu_transcoder));
4726 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4727 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4728 tmp = I915_READ(HBLANK(cpu_transcoder));
4729 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4730 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4731 tmp = I915_READ(HSYNC(cpu_transcoder));
4732 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4733 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4734
4735 tmp = I915_READ(VTOTAL(cpu_transcoder));
4736 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4737 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4738 tmp = I915_READ(VBLANK(cpu_transcoder));
4739 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4740 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4741 tmp = I915_READ(VSYNC(cpu_transcoder));
4742 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4743 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4744
4745 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4746 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4747 pipe_config->adjusted_mode.crtc_vtotal += 1;
4748 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4749 }
4750
4751 tmp = I915_READ(PIPESRC(crtc->pipe));
4752 pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
4753 pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
4754}
4755
Daniel Vetter84b046f2013-02-19 18:48:54 +01004756static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4757{
4758 struct drm_device *dev = intel_crtc->base.dev;
4759 struct drm_i915_private *dev_priv = dev->dev_private;
4760 uint32_t pipeconf;
4761
4762 pipeconf = I915_READ(PIPECONF(intel_crtc->pipe));
4763
4764 if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4765 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4766 * core speed.
4767 *
4768 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4769 * pipe == 0 check?
4770 */
4771 if (intel_crtc->config.requested_mode.clock >
4772 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4773 pipeconf |= PIPECONF_DOUBLE_WIDE;
4774 else
4775 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4776 }
4777
Daniel Vetterff9ce462013-04-24 14:57:17 +02004778 /* only g4x and later have fancy bpc/dither controls */
4779 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
4780 pipeconf &= ~(PIPECONF_BPC_MASK |
4781 PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetter84b046f2013-02-19 18:48:54 +01004782
Daniel Vetterff9ce462013-04-24 14:57:17 +02004783 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4784 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4785 pipeconf |= PIPECONF_DITHER_EN |
4786 PIPECONF_DITHER_TYPE_SP;
4787
4788 switch (intel_crtc->config.pipe_bpp) {
4789 case 18:
4790 pipeconf |= PIPECONF_6BPC;
4791 break;
4792 case 24:
4793 pipeconf |= PIPECONF_8BPC;
4794 break;
4795 case 30:
4796 pipeconf |= PIPECONF_10BPC;
4797 break;
4798 default:
4799 /* Case prevented by intel_choose_pipe_bpp_dither. */
4800 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01004801 }
4802 }
4803
4804 if (HAS_PIPE_CXSR(dev)) {
4805 if (intel_crtc->lowfreq_avail) {
4806 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4807 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4808 } else {
4809 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4810 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4811 }
4812 }
4813
4814 pipeconf &= ~PIPECONF_INTERLACE_MASK;
4815 if (!IS_GEN2(dev) &&
4816 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4817 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4818 else
4819 pipeconf |= PIPECONF_PROGRESSIVE;
4820
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004821 if (IS_VALLEYVIEW(dev)) {
4822 if (intel_crtc->config.limited_color_range)
4823 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
4824 else
4825 pipeconf &= ~PIPECONF_COLOR_RANGE_SELECT;
4826 }
4827
Daniel Vetter84b046f2013-02-19 18:48:54 +01004828 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4829 POSTING_READ(PIPECONF(intel_crtc->pipe));
4830}
4831
Eric Anholtf564048e2011-03-30 13:01:02 -07004832static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004833 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004834 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004835{
4836 struct drm_device *dev = crtc->dev;
4837 struct drm_i915_private *dev_priv = dev->dev_private;
4838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004839 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08004840 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004841 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004842 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004843 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004844 u32 dspcntr;
Daniel Vettera16af722013-04-30 14:01:44 +02004845 bool ok, has_reduced_clock = false;
4846 bool is_lvds = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004847 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004848 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004849 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004850
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004851 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004852 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004853 case INTEL_OUTPUT_LVDS:
4854 is_lvds = true;
4855 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004856 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004857
Eric Anholtc751ce42010-03-25 11:48:48 -07004858 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004859 }
4860
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004861 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004862
Ma Lingd4906092009-03-18 20:13:27 +08004863 /*
4864 * Returns a set of divisors for the desired target clock with the given
4865 * refclk, or FALSE. The returned values represent the clock equation:
4866 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4867 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004868 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02004869 ok = dev_priv->display.find_dpll(limit, crtc,
4870 intel_crtc->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004871 refclk, NULL, &clock);
4872 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004873 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004874 return -EINVAL;
4875 }
4876
4877 /* Ensure that the cursor is valid for the new mode before changing... */
4878 intel_crtc_update_cursor(crtc, true);
4879
4880 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004881 /*
4882 * Ensure we match the reduced clock's P to the target clock.
4883 * If the clocks don't match, we can't switch the display clock
4884 * by using the FP0/FP1. In such case we will disable the LVDS
4885 * downclock feature.
4886 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02004887 has_reduced_clock =
4888 dev_priv->display.find_dpll(limit, crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004889 dev_priv->lvds_downclock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004890 refclk, &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004891 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004892 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004893 /* Compat-code for transition, will disappear. */
4894 if (!intel_crtc->config.clock_set) {
4895 intel_crtc->config.dpll.n = clock.n;
4896 intel_crtc->config.dpll.m1 = clock.m1;
4897 intel_crtc->config.dpll.m2 = clock.m2;
4898 intel_crtc->config.dpll.p1 = clock.p1;
4899 intel_crtc->config.dpll.p2 = clock.p2;
4900 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004901
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004902 if (IS_GEN2(dev))
Daniel Vetter8a654f32013-06-01 17:16:22 +02004903 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304904 has_reduced_clock ? &reduced_clock : NULL,
4905 num_connectors);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004906 else if (IS_VALLEYVIEW(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004907 vlv_update_pll(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004908 else
Daniel Vetterf47709a2013-03-28 10:42:02 +01004909 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004910 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07004911 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004912
Eric Anholtf564048e2011-03-30 13:01:02 -07004913 /* Set up the display plane register */
4914 dspcntr = DISPPLANE_GAMMA_ENABLE;
4915
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004916 if (!IS_VALLEYVIEW(dev)) {
4917 if (pipe == 0)
4918 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4919 else
4920 dspcntr |= DISPPLANE_SEL_PIPE_B;
4921 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004922
Daniel Vetter8a654f32013-06-01 17:16:22 +02004923 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004924
4925 /* pipesrc and dspsize control the size that is scaled from,
4926 * which should always be the user's requested size.
4927 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004928 I915_WRITE(DSPSIZE(plane),
4929 ((mode->vdisplay - 1) << 16) |
4930 (mode->hdisplay - 1));
4931 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004932
Daniel Vetter84b046f2013-02-19 18:48:54 +01004933 i9xx_set_pipeconf(intel_crtc);
4934
Eric Anholtf564048e2011-03-30 13:01:02 -07004935 I915_WRITE(DSPCNTR(plane), dspcntr);
4936 POSTING_READ(DSPCNTR(plane));
4937
Daniel Vetter94352cf2012-07-05 22:51:56 +02004938 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004939
4940 intel_update_watermarks(dev);
4941
Eric Anholtf564048e2011-03-30 13:01:02 -07004942 return ret;
4943}
4944
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004945static void i9xx_get_pfit_config(struct intel_crtc *crtc,
4946 struct intel_crtc_config *pipe_config)
4947{
4948 struct drm_device *dev = crtc->base.dev;
4949 struct drm_i915_private *dev_priv = dev->dev_private;
4950 uint32_t tmp;
4951
4952 tmp = I915_READ(PFIT_CONTROL);
4953
4954 if (INTEL_INFO(dev)->gen < 4) {
4955 if (crtc->pipe != PIPE_B)
4956 return;
4957
4958 /* gen2/3 store dither state in pfit control, needs to match */
4959 pipe_config->gmch_pfit.control = tmp & PANEL_8TO6_DITHER_ENABLE;
4960 } else {
4961 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
4962 return;
4963 }
4964
4965 if (!(tmp & PFIT_ENABLE))
4966 return;
4967
4968 pipe_config->gmch_pfit.control = I915_READ(PFIT_CONTROL);
4969 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
4970 if (INTEL_INFO(dev)->gen < 5)
4971 pipe_config->gmch_pfit.lvds_border_bits =
4972 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
4973}
4974
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004975static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
4976 struct intel_crtc_config *pipe_config)
4977{
4978 struct drm_device *dev = crtc->base.dev;
4979 struct drm_i915_private *dev_priv = dev->dev_private;
4980 uint32_t tmp;
4981
Daniel Vettereccb1402013-05-22 00:50:22 +02004982 pipe_config->cpu_transcoder = crtc->pipe;
4983
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004984 tmp = I915_READ(PIPECONF(crtc->pipe));
4985 if (!(tmp & PIPECONF_ENABLE))
4986 return false;
4987
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004988 intel_get_pipe_timings(crtc, pipe_config);
4989
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004990 i9xx_get_pfit_config(crtc, pipe_config);
4991
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004992 return true;
4993}
4994
Paulo Zanonidde86e22012-12-01 12:04:25 -02004995static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004996{
4997 struct drm_i915_private *dev_priv = dev->dev_private;
4998 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004999 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005000 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005001 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005002 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005003 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005004 bool has_ck505 = false;
5005 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005006
5007 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005008 list_for_each_entry(encoder, &mode_config->encoder_list,
5009 base.head) {
5010 switch (encoder->type) {
5011 case INTEL_OUTPUT_LVDS:
5012 has_panel = true;
5013 has_lvds = true;
5014 break;
5015 case INTEL_OUTPUT_EDP:
5016 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005017 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005018 has_cpu_edp = true;
5019 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005020 }
5021 }
5022
Keith Packard99eb6a02011-09-26 14:29:12 -07005023 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005024 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005025 can_ssc = has_ck505;
5026 } else {
5027 has_ck505 = false;
5028 can_ssc = true;
5029 }
5030
Imre Deak2de69052013-05-08 13:14:04 +03005031 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5032 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005033
5034 /* Ironlake: try to setup display ref clock before DPLL
5035 * enabling. This is only under driver's control after
5036 * PCH B stepping, previous chipset stepping should be
5037 * ignoring this setting.
5038 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005039 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005040
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005041 /* As we must carefully and slowly disable/enable each source in turn,
5042 * compute the final state we want first and check if we need to
5043 * make any changes at all.
5044 */
5045 final = val;
5046 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005047 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005048 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005049 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005050 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5051
5052 final &= ~DREF_SSC_SOURCE_MASK;
5053 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5054 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005055
Keith Packard199e5d72011-09-22 12:01:57 -07005056 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005057 final |= DREF_SSC_SOURCE_ENABLE;
5058
5059 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5060 final |= DREF_SSC1_ENABLE;
5061
5062 if (has_cpu_edp) {
5063 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5064 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5065 else
5066 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5067 } else
5068 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5069 } else {
5070 final |= DREF_SSC_SOURCE_DISABLE;
5071 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5072 }
5073
5074 if (final == val)
5075 return;
5076
5077 /* Always enable nonspread source */
5078 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5079
5080 if (has_ck505)
5081 val |= DREF_NONSPREAD_CK505_ENABLE;
5082 else
5083 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5084
5085 if (has_panel) {
5086 val &= ~DREF_SSC_SOURCE_MASK;
5087 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005088
Keith Packard199e5d72011-09-22 12:01:57 -07005089 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005090 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005091 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005092 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005093 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005094 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005095
5096 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005097 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005098 POSTING_READ(PCH_DREF_CONTROL);
5099 udelay(200);
5100
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005101 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005102
5103 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005104 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005105 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005106 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005107 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005108 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005109 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005110 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005111 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005112 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005113
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005114 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005115 POSTING_READ(PCH_DREF_CONTROL);
5116 udelay(200);
5117 } else {
5118 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5119
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005120 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005121
5122 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005123 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005124
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005125 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005126 POSTING_READ(PCH_DREF_CONTROL);
5127 udelay(200);
5128
5129 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005130 val &= ~DREF_SSC_SOURCE_MASK;
5131 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005132
5133 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005134 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005135
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005136 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005137 POSTING_READ(PCH_DREF_CONTROL);
5138 udelay(200);
5139 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005140
5141 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005142}
5143
Paulo Zanonidde86e22012-12-01 12:04:25 -02005144/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
5145static void lpt_init_pch_refclk(struct drm_device *dev)
5146{
5147 struct drm_i915_private *dev_priv = dev->dev_private;
5148 struct drm_mode_config *mode_config = &dev->mode_config;
5149 struct intel_encoder *encoder;
5150 bool has_vga = false;
5151 bool is_sdv = false;
5152 u32 tmp;
5153
5154 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5155 switch (encoder->type) {
5156 case INTEL_OUTPUT_ANALOG:
5157 has_vga = true;
5158 break;
5159 }
5160 }
5161
5162 if (!has_vga)
5163 return;
5164
Daniel Vetterc00db242013-01-22 15:33:27 +01005165 mutex_lock(&dev_priv->dpio_lock);
5166
Paulo Zanonidde86e22012-12-01 12:04:25 -02005167 /* XXX: Rip out SDV support once Haswell ships for real. */
5168 if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
5169 is_sdv = true;
5170
5171 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5172 tmp &= ~SBI_SSCCTL_DISABLE;
5173 tmp |= SBI_SSCCTL_PATHALT;
5174 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5175
5176 udelay(24);
5177
5178 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5179 tmp &= ~SBI_SSCCTL_PATHALT;
5180 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5181
5182 if (!is_sdv) {
5183 tmp = I915_READ(SOUTH_CHICKEN2);
5184 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5185 I915_WRITE(SOUTH_CHICKEN2, tmp);
5186
5187 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5188 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5189 DRM_ERROR("FDI mPHY reset assert timeout\n");
5190
5191 tmp = I915_READ(SOUTH_CHICKEN2);
5192 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5193 I915_WRITE(SOUTH_CHICKEN2, tmp);
5194
5195 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5196 FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
5197 100))
5198 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
5199 }
5200
5201 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5202 tmp &= ~(0xFF << 24);
5203 tmp |= (0x12 << 24);
5204 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5205
Paulo Zanonidde86e22012-12-01 12:04:25 -02005206 if (is_sdv) {
5207 tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
5208 tmp |= 0x7FFF;
5209 intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
5210 }
5211
5212 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5213 tmp |= (1 << 11);
5214 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5215
5216 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5217 tmp |= (1 << 11);
5218 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5219
5220 if (is_sdv) {
5221 tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
5222 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5223 intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
5224
5225 tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
5226 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5227 intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
5228
5229 tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
5230 tmp |= (0x3F << 8);
5231 intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
5232
5233 tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
5234 tmp |= (0x3F << 8);
5235 intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
5236 }
5237
5238 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5239 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5240 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5241
5242 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5243 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5244 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5245
5246 if (!is_sdv) {
5247 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5248 tmp &= ~(7 << 13);
5249 tmp |= (5 << 13);
5250 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
5251
5252 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5253 tmp &= ~(7 << 13);
5254 tmp |= (5 << 13);
5255 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
5256 }
5257
5258 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5259 tmp &= ~0xFF;
5260 tmp |= 0x1C;
5261 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5262
5263 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5264 tmp &= ~0xFF;
5265 tmp |= 0x1C;
5266 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5267
5268 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5269 tmp &= ~(0xFF << 16);
5270 tmp |= (0x1C << 16);
5271 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5272
5273 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5274 tmp &= ~(0xFF << 16);
5275 tmp |= (0x1C << 16);
5276 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5277
5278 if (!is_sdv) {
5279 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5280 tmp |= (1 << 27);
5281 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
5282
5283 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5284 tmp |= (1 << 27);
5285 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
5286
5287 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5288 tmp &= ~(0xF << 28);
5289 tmp |= (4 << 28);
5290 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
5291
5292 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5293 tmp &= ~(0xF << 28);
5294 tmp |= (4 << 28);
5295 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5296 }
5297
5298 /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
5299 tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
5300 tmp |= SBI_DBUFF0_ENABLE;
5301 intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005302
5303 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005304}
5305
5306/*
5307 * Initialize reference clocks when the driver loads
5308 */
5309void intel_init_pch_refclk(struct drm_device *dev)
5310{
5311 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5312 ironlake_init_pch_refclk(dev);
5313 else if (HAS_PCH_LPT(dev))
5314 lpt_init_pch_refclk(dev);
5315}
5316
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005317static int ironlake_get_refclk(struct drm_crtc *crtc)
5318{
5319 struct drm_device *dev = crtc->dev;
5320 struct drm_i915_private *dev_priv = dev->dev_private;
5321 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005322 int num_connectors = 0;
5323 bool is_lvds = false;
5324
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005325 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005326 switch (encoder->type) {
5327 case INTEL_OUTPUT_LVDS:
5328 is_lvds = true;
5329 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005330 }
5331 num_connectors++;
5332 }
5333
5334 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5335 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005336 dev_priv->vbt.lvds_ssc_freq);
5337 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005338 }
5339
5340 return 120000;
5341}
5342
Daniel Vetter6ff93602013-04-19 11:24:36 +02005343static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005344{
5345 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5346 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5347 int pipe = intel_crtc->pipe;
5348 uint32_t val;
5349
5350 val = I915_READ(PIPECONF(pipe));
5351
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005352 val &= ~PIPECONF_BPC_MASK;
Daniel Vetter965e0c42013-03-27 00:44:57 +01005353 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005354 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005355 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005356 break;
5357 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005358 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005359 break;
5360 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005361 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005362 break;
5363 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005364 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005365 break;
5366 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005367 /* Case prevented by intel_choose_pipe_bpp_dither. */
5368 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005369 }
5370
5371 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005372 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005373 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5374
5375 val &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005376 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005377 val |= PIPECONF_INTERLACED_ILK;
5378 else
5379 val |= PIPECONF_PROGRESSIVE;
5380
Daniel Vetter50f3b012013-03-27 00:44:56 +01005381 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005382 val |= PIPECONF_COLOR_RANGE_SELECT;
5383 else
5384 val &= ~PIPECONF_COLOR_RANGE_SELECT;
5385
Paulo Zanonic8203562012-09-12 10:06:29 -03005386 I915_WRITE(PIPECONF(pipe), val);
5387 POSTING_READ(PIPECONF(pipe));
5388}
5389
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005390/*
5391 * Set up the pipe CSC unit.
5392 *
5393 * Currently only full range RGB to limited range RGB conversion
5394 * is supported, but eventually this should handle various
5395 * RGB<->YCbCr scenarios as well.
5396 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005397static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005398{
5399 struct drm_device *dev = crtc->dev;
5400 struct drm_i915_private *dev_priv = dev->dev_private;
5401 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5402 int pipe = intel_crtc->pipe;
5403 uint16_t coeff = 0x7800; /* 1.0 */
5404
5405 /*
5406 * TODO: Check what kind of values actually come out of the pipe
5407 * with these coeff/postoff values and adjust to get the best
5408 * accuracy. Perhaps we even need to take the bpc value into
5409 * consideration.
5410 */
5411
Daniel Vetter50f3b012013-03-27 00:44:56 +01005412 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005413 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5414
5415 /*
5416 * GY/GU and RY/RU should be the other way around according
5417 * to BSpec, but reality doesn't agree. Just set them up in
5418 * a way that results in the correct picture.
5419 */
5420 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5421 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5422
5423 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5424 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5425
5426 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5427 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5428
5429 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5430 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5431 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5432
5433 if (INTEL_INFO(dev)->gen > 6) {
5434 uint16_t postoff = 0;
5435
Daniel Vetter50f3b012013-03-27 00:44:56 +01005436 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005437 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5438
5439 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5440 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5441 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5442
5443 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5444 } else {
5445 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5446
Daniel Vetter50f3b012013-03-27 00:44:56 +01005447 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005448 mode |= CSC_BLACK_SCREEN_OFFSET;
5449
5450 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5451 }
5452}
5453
Daniel Vetter6ff93602013-04-19 11:24:36 +02005454static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005455{
5456 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5457 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005458 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005459 uint32_t val;
5460
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005461 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005462
5463 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005464 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005465 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5466
5467 val &= ~PIPECONF_INTERLACE_MASK_HSW;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005468 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005469 val |= PIPECONF_INTERLACED_ILK;
5470 else
5471 val |= PIPECONF_PROGRESSIVE;
5472
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005473 I915_WRITE(PIPECONF(cpu_transcoder), val);
5474 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005475}
5476
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005477static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005478 intel_clock_t *clock,
5479 bool *has_reduced_clock,
5480 intel_clock_t *reduced_clock)
5481{
5482 struct drm_device *dev = crtc->dev;
5483 struct drm_i915_private *dev_priv = dev->dev_private;
5484 struct intel_encoder *intel_encoder;
5485 int refclk;
5486 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02005487 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005488
5489 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5490 switch (intel_encoder->type) {
5491 case INTEL_OUTPUT_LVDS:
5492 is_lvds = true;
5493 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005494 }
5495 }
5496
5497 refclk = ironlake_get_refclk(crtc);
5498
5499 /*
5500 * Returns a set of divisors for the desired target clock with the given
5501 * refclk, or FALSE. The returned values represent the clock equation:
5502 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5503 */
5504 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02005505 ret = dev_priv->display.find_dpll(limit, crtc,
5506 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02005507 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005508 if (!ret)
5509 return false;
5510
5511 if (is_lvds && dev_priv->lvds_downclock_avail) {
5512 /*
5513 * Ensure we match the reduced clock's P to the target clock.
5514 * If the clocks don't match, we can't switch the display clock
5515 * by using the FP0/FP1. In such case we will disable the LVDS
5516 * downclock feature.
5517 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02005518 *has_reduced_clock =
5519 dev_priv->display.find_dpll(limit, crtc,
5520 dev_priv->lvds_downclock,
5521 refclk, clock,
5522 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005523 }
5524
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005525 return true;
5526}
5527
Daniel Vetter01a415f2012-10-27 15:58:40 +02005528static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5529{
5530 struct drm_i915_private *dev_priv = dev->dev_private;
5531 uint32_t temp;
5532
5533 temp = I915_READ(SOUTH_CHICKEN1);
5534 if (temp & FDI_BC_BIFURCATION_SELECT)
5535 return;
5536
5537 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5538 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5539
5540 temp |= FDI_BC_BIFURCATION_SELECT;
5541 DRM_DEBUG_KMS("enabling fdi C rx\n");
5542 I915_WRITE(SOUTH_CHICKEN1, temp);
5543 POSTING_READ(SOUTH_CHICKEN1);
5544}
5545
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005546static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
5547{
5548 struct drm_device *dev = intel_crtc->base.dev;
5549 struct drm_i915_private *dev_priv = dev->dev_private;
5550
5551 switch (intel_crtc->pipe) {
5552 case PIPE_A:
5553 break;
5554 case PIPE_B:
5555 if (intel_crtc->config.fdi_lanes > 2)
5556 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5557 else
5558 cpt_enable_fdi_bc_bifurcation(dev);
5559
5560 break;
5561 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005562 cpt_enable_fdi_bc_bifurcation(dev);
5563
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005564 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005565 default:
5566 BUG();
5567 }
5568}
5569
Paulo Zanonid4b19312012-11-29 11:29:32 -02005570int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5571{
5572 /*
5573 * Account for spread spectrum to avoid
5574 * oversubscribing the link. Max center spread
5575 * is 2.5%; use 5% for safety's sake.
5576 */
5577 u32 bps = target_clock * bpp * 21 / 20;
5578 return bps / (link_bw * 8) + 1;
5579}
5580
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005581static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
5582{
5583 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
5584}
5585
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005586static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005587 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005588 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005589{
5590 struct drm_crtc *crtc = &intel_crtc->base;
5591 struct drm_device *dev = crtc->dev;
5592 struct drm_i915_private *dev_priv = dev->dev_private;
5593 struct intel_encoder *intel_encoder;
5594 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005595 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02005596 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005597
5598 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5599 switch (intel_encoder->type) {
5600 case INTEL_OUTPUT_LVDS:
5601 is_lvds = true;
5602 break;
5603 case INTEL_OUTPUT_SDVO:
5604 case INTEL_OUTPUT_HDMI:
5605 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005606 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005607 }
5608
5609 num_connectors++;
5610 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005611
Chris Wilsonc1858122010-12-03 21:35:48 +00005612 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005613 factor = 21;
5614 if (is_lvds) {
5615 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005616 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005617 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005618 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02005619 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07005620 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005621
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005622 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005623 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005624
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005625 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5626 *fp2 |= FP_CB_TUNE;
5627
Chris Wilson5eddb702010-09-11 13:48:45 +01005628 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005629
Eric Anholta07d6782011-03-30 13:01:08 -07005630 if (is_lvds)
5631 dpll |= DPLLB_MODE_LVDS;
5632 else
5633 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005634
Daniel Vetteref1b4602013-06-01 17:17:04 +02005635 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5636 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005637
5638 if (is_sdvo)
5639 dpll |= DPLL_DVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005640 if (intel_crtc->config.has_dp_encoder)
Eric Anholta07d6782011-03-30 13:01:08 -07005641 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005642
Eric Anholta07d6782011-03-30 13:01:08 -07005643 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005644 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005645 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005646 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005647
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005648 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005649 case 5:
5650 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5651 break;
5652 case 7:
5653 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5654 break;
5655 case 10:
5656 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5657 break;
5658 case 14:
5659 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5660 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005661 }
5662
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005663 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005664 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005665 else
5666 dpll |= PLL_REF_INPUT_DREFCLK;
5667
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005668 return dpll;
5669}
5670
Jesse Barnes79e53942008-11-07 14:24:08 -08005671static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005672 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005673 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005674{
5675 struct drm_device *dev = crtc->dev;
5676 struct drm_i915_private *dev_priv = dev->dev_private;
5677 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5678 int pipe = intel_crtc->pipe;
5679 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005680 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005681 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005682 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005683 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005684 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005685 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005686 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005687
5688 for_each_encoder_on_crtc(dev, crtc, encoder) {
5689 switch (encoder->type) {
5690 case INTEL_OUTPUT_LVDS:
5691 is_lvds = true;
5692 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005693 }
5694
5695 num_connectors++;
5696 }
5697
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005698 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5699 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5700
Daniel Vetterff9a6752013-06-01 17:16:21 +02005701 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005702 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02005703 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005704 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5705 return -EINVAL;
5706 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005707 /* Compat-code for transition, will disappear. */
5708 if (!intel_crtc->config.clock_set) {
5709 intel_crtc->config.dpll.n = clock.n;
5710 intel_crtc->config.dpll.m1 = clock.m1;
5711 intel_crtc->config.dpll.m2 = clock.m2;
5712 intel_crtc->config.dpll.p1 = clock.p1;
5713 intel_crtc->config.dpll.p2 = clock.p2;
5714 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005715
5716 /* Ensure that the cursor is valid for the new mode before changing... */
5717 intel_crtc_update_cursor(crtc, true);
5718
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005719 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005720 if (intel_crtc->config.has_pch_encoder) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005721 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01005722
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005723 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005724 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005725 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005726
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005727 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005728 &fp, &reduced_clock,
5729 has_reduced_clock ? &fp2 : NULL);
5730
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005731 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5732 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005733 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5734 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005735 return -EINVAL;
5736 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005737 } else
5738 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005739
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005740 if (intel_crtc->config.has_dp_encoder)
5741 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005742
Daniel Vetterdafd2262012-11-26 17:22:07 +01005743 for_each_encoder_on_crtc(dev, crtc, encoder)
5744 if (encoder->pre_pll_enable)
5745 encoder->pre_pll_enable(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08005746
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005747 if (intel_crtc->pch_pll) {
5748 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005749
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005750 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005751 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005752 udelay(150);
5753
Eric Anholt8febb292011-03-30 13:01:07 -07005754 /* The pixel multiplier can only be updated once the
5755 * DPLL is enabled and the clocks are stable.
5756 *
5757 * So write it again.
5758 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005759 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005760 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005761
Chris Wilson5eddb702010-09-11 13:48:45 +01005762 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005763 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005764 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005765 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005766 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005767 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005768 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005769 }
5770 }
5771
Daniel Vetter8a654f32013-06-01 17:16:22 +02005772 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005773
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005774 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005775 intel_cpu_transcoder_set_m_n(intel_crtc,
5776 &intel_crtc->config.fdi_m_n);
5777 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005778
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005779 if (IS_IVYBRIDGE(dev))
5780 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005781
Daniel Vetter6ff93602013-04-19 11:24:36 +02005782 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005783
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005784 /* Set up the display plane register */
5785 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005786 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005787
Daniel Vetter94352cf2012-07-05 22:51:56 +02005788 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005789
5790 intel_update_watermarks(dev);
5791
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005792 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005793}
5794
Daniel Vetter72419202013-04-04 13:28:53 +02005795static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5796 struct intel_crtc_config *pipe_config)
5797{
5798 struct drm_device *dev = crtc->base.dev;
5799 struct drm_i915_private *dev_priv = dev->dev_private;
5800 enum transcoder transcoder = pipe_config->cpu_transcoder;
5801
5802 pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
5803 pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
5804 pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
5805 & ~TU_SIZE_MASK;
5806 pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
5807 pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
5808 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5809}
5810
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005811static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5812 struct intel_crtc_config *pipe_config)
5813{
5814 struct drm_device *dev = crtc->base.dev;
5815 struct drm_i915_private *dev_priv = dev->dev_private;
5816 uint32_t tmp;
5817
5818 tmp = I915_READ(PF_CTL(crtc->pipe));
5819
5820 if (tmp & PF_ENABLE) {
5821 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
5822 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02005823
5824 /* We currently do not free assignements of panel fitters on
5825 * ivb/hsw (since we don't use the higher upscaling modes which
5826 * differentiates them) so just WARN about this case for now. */
5827 if (IS_GEN7(dev)) {
5828 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
5829 PF_PIPE_SEL_IVB(crtc->pipe));
5830 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005831 }
5832}
5833
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005834static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5835 struct intel_crtc_config *pipe_config)
5836{
5837 struct drm_device *dev = crtc->base.dev;
5838 struct drm_i915_private *dev_priv = dev->dev_private;
5839 uint32_t tmp;
5840
Daniel Vettereccb1402013-05-22 00:50:22 +02005841 pipe_config->cpu_transcoder = crtc->pipe;
5842
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005843 tmp = I915_READ(PIPECONF(crtc->pipe));
5844 if (!(tmp & PIPECONF_ENABLE))
5845 return false;
5846
Daniel Vetterab9412b2013-05-03 11:49:46 +02005847 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01005848 pipe_config->has_pch_encoder = true;
5849
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005850 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
5851 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5852 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005853
5854 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005855 }
5856
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005857 intel_get_pipe_timings(crtc, pipe_config);
5858
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005859 ironlake_get_pfit_config(crtc, pipe_config);
5860
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005861 return true;
5862}
5863
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005864static void haswell_modeset_global_resources(struct drm_device *dev)
5865{
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005866 bool enable = false;
5867 struct intel_crtc *crtc;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005868
5869 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Daniel Vettere7a639c2013-05-31 17:49:17 +02005870 if (!crtc->base.enabled)
5871 continue;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005872
Daniel Vettere7a639c2013-05-31 17:49:17 +02005873 if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
5874 crtc->config.cpu_transcoder != TRANSCODER_EDP)
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005875 enable = true;
5876 }
5877
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005878 intel_set_power_well(dev, enable);
5879}
5880
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005881static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005882 int x, int y,
5883 struct drm_framebuffer *fb)
5884{
5885 struct drm_device *dev = crtc->dev;
5886 struct drm_i915_private *dev_priv = dev->dev_private;
5887 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005888 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005889 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005890
Daniel Vetterff9a6752013-06-01 17:16:21 +02005891 if (!intel_ddi_pll_mode_set(crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005892 return -EINVAL;
5893
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005894 /* Ensure that the cursor is valid for the new mode before changing... */
5895 intel_crtc_update_cursor(crtc, true);
5896
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005897 if (intel_crtc->config.has_dp_encoder)
5898 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005899
5900 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005901
Daniel Vetter8a654f32013-06-01 17:16:22 +02005902 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005903
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005904 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005905 intel_cpu_transcoder_set_m_n(intel_crtc,
5906 &intel_crtc->config.fdi_m_n);
5907 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005908
Daniel Vetter6ff93602013-04-19 11:24:36 +02005909 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005910
Daniel Vetter50f3b012013-03-27 00:44:56 +01005911 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005912
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005913 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005914 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005915 POSTING_READ(DSPCNTR(plane));
5916
5917 ret = intel_pipe_set_base(crtc, x, y, fb);
5918
5919 intel_update_watermarks(dev);
5920
Jesse Barnes79e53942008-11-07 14:24:08 -08005921 return ret;
5922}
5923
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005924static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5925 struct intel_crtc_config *pipe_config)
5926{
5927 struct drm_device *dev = crtc->base.dev;
5928 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005929 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005930 uint32_t tmp;
5931
Daniel Vettereccb1402013-05-22 00:50:22 +02005932 pipe_config->cpu_transcoder = crtc->pipe;
5933 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
5934 if (tmp & TRANS_DDI_FUNC_ENABLE) {
5935 enum pipe trans_edp_pipe;
5936 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
5937 default:
5938 WARN(1, "unknown pipe linked to edp transcoder\n");
5939 case TRANS_DDI_EDP_INPUT_A_ONOFF:
5940 case TRANS_DDI_EDP_INPUT_A_ON:
5941 trans_edp_pipe = PIPE_A;
5942 break;
5943 case TRANS_DDI_EDP_INPUT_B_ONOFF:
5944 trans_edp_pipe = PIPE_B;
5945 break;
5946 case TRANS_DDI_EDP_INPUT_C_ONOFF:
5947 trans_edp_pipe = PIPE_C;
5948 break;
5949 }
5950
5951 if (trans_edp_pipe == crtc->pipe)
5952 pipe_config->cpu_transcoder = TRANSCODER_EDP;
5953 }
5954
Paulo Zanonib97186f2013-05-03 12:15:36 -03005955 if (!intel_display_power_enabled(dev,
Daniel Vettereccb1402013-05-22 00:50:22 +02005956 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03005957 return false;
5958
Daniel Vettereccb1402013-05-22 00:50:22 +02005959 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005960 if (!(tmp & PIPECONF_ENABLE))
5961 return false;
5962
Daniel Vetter88adfff2013-03-28 10:42:01 +01005963 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03005964 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01005965 * DDI E. So just check whether this pipe is wired to DDI E and whether
5966 * the PCH transcoder is on.
5967 */
Daniel Vettereccb1402013-05-22 00:50:22 +02005968 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01005969 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02005970 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01005971 pipe_config->has_pch_encoder = true;
5972
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005973 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
5974 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5975 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005976
5977 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005978 }
5979
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005980 intel_get_pipe_timings(crtc, pipe_config);
5981
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005982 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
5983 if (intel_display_power_enabled(dev, pfit_domain))
5984 ironlake_get_pfit_config(crtc, pipe_config);
5985
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005986 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
5987 (I915_READ(IPS_CTL) & IPS_ENABLE);
5988
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005989 return true;
5990}
5991
Eric Anholtf564048e2011-03-30 13:01:02 -07005992static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005993 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005994 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07005995{
5996 struct drm_device *dev = crtc->dev;
5997 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01005998 struct drm_encoder_helper_funcs *encoder_funcs;
5999 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07006000 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006001 struct drm_display_mode *adjusted_mode =
6002 &intel_crtc->config.adjusted_mode;
6003 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07006004 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07006005 int ret;
6006
Eric Anholt0b701d22011-03-30 13:01:03 -07006007 drm_vblank_pre_modeset(dev, pipe);
6008
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006009 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
6010
Jesse Barnes79e53942008-11-07 14:24:08 -08006011 drm_vblank_post_modeset(dev, pipe);
6012
Daniel Vetter9256aa12012-10-31 19:26:13 +01006013 if (ret != 0)
6014 return ret;
6015
6016 for_each_encoder_on_crtc(dev, crtc, encoder) {
6017 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6018 encoder->base.base.id,
6019 drm_get_encoder_name(&encoder->base),
6020 mode->base.id, mode->name);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006021 if (encoder->mode_set) {
6022 encoder->mode_set(encoder);
6023 } else {
6024 encoder_funcs = encoder->base.helper_private;
6025 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
6026 }
Daniel Vetter9256aa12012-10-31 19:26:13 +01006027 }
6028
6029 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006030}
6031
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006032static bool intel_eld_uptodate(struct drm_connector *connector,
6033 int reg_eldv, uint32_t bits_eldv,
6034 int reg_elda, uint32_t bits_elda,
6035 int reg_edid)
6036{
6037 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6038 uint8_t *eld = connector->eld;
6039 uint32_t i;
6040
6041 i = I915_READ(reg_eldv);
6042 i &= bits_eldv;
6043
6044 if (!eld[0])
6045 return !i;
6046
6047 if (!i)
6048 return false;
6049
6050 i = I915_READ(reg_elda);
6051 i &= ~bits_elda;
6052 I915_WRITE(reg_elda, i);
6053
6054 for (i = 0; i < eld[2]; i++)
6055 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6056 return false;
6057
6058 return true;
6059}
6060
Wu Fengguange0dac652011-09-05 14:25:34 +08006061static void g4x_write_eld(struct drm_connector *connector,
6062 struct drm_crtc *crtc)
6063{
6064 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6065 uint8_t *eld = connector->eld;
6066 uint32_t eldv;
6067 uint32_t len;
6068 uint32_t i;
6069
6070 i = I915_READ(G4X_AUD_VID_DID);
6071
6072 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6073 eldv = G4X_ELDV_DEVCL_DEVBLC;
6074 else
6075 eldv = G4X_ELDV_DEVCTG;
6076
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006077 if (intel_eld_uptodate(connector,
6078 G4X_AUD_CNTL_ST, eldv,
6079 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6080 G4X_HDMIW_HDMIEDID))
6081 return;
6082
Wu Fengguange0dac652011-09-05 14:25:34 +08006083 i = I915_READ(G4X_AUD_CNTL_ST);
6084 i &= ~(eldv | G4X_ELD_ADDR);
6085 len = (i >> 9) & 0x1f; /* ELD buffer size */
6086 I915_WRITE(G4X_AUD_CNTL_ST, i);
6087
6088 if (!eld[0])
6089 return;
6090
6091 len = min_t(uint8_t, eld[2], len);
6092 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6093 for (i = 0; i < len; i++)
6094 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6095
6096 i = I915_READ(G4X_AUD_CNTL_ST);
6097 i |= eldv;
6098 I915_WRITE(G4X_AUD_CNTL_ST, i);
6099}
6100
Wang Xingchao83358c852012-08-16 22:43:37 +08006101static void haswell_write_eld(struct drm_connector *connector,
6102 struct drm_crtc *crtc)
6103{
6104 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6105 uint8_t *eld = connector->eld;
6106 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006107 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006108 uint32_t eldv;
6109 uint32_t i;
6110 int len;
6111 int pipe = to_intel_crtc(crtc)->pipe;
6112 int tmp;
6113
6114 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6115 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6116 int aud_config = HSW_AUD_CFG(pipe);
6117 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6118
6119
6120 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6121
6122 /* Audio output enable */
6123 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6124 tmp = I915_READ(aud_cntrl_st2);
6125 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6126 I915_WRITE(aud_cntrl_st2, tmp);
6127
6128 /* Wait for 1 vertical blank */
6129 intel_wait_for_vblank(dev, pipe);
6130
6131 /* Set ELD valid state */
6132 tmp = I915_READ(aud_cntrl_st2);
6133 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6134 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6135 I915_WRITE(aud_cntrl_st2, tmp);
6136 tmp = I915_READ(aud_cntrl_st2);
6137 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6138
6139 /* Enable HDMI mode */
6140 tmp = I915_READ(aud_config);
6141 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6142 /* clear N_programing_enable and N_value_index */
6143 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6144 I915_WRITE(aud_config, tmp);
6145
6146 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6147
6148 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006149 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006150
6151 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6152 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6153 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6154 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6155 } else
6156 I915_WRITE(aud_config, 0);
6157
6158 if (intel_eld_uptodate(connector,
6159 aud_cntrl_st2, eldv,
6160 aud_cntl_st, IBX_ELD_ADDRESS,
6161 hdmiw_hdmiedid))
6162 return;
6163
6164 i = I915_READ(aud_cntrl_st2);
6165 i &= ~eldv;
6166 I915_WRITE(aud_cntrl_st2, i);
6167
6168 if (!eld[0])
6169 return;
6170
6171 i = I915_READ(aud_cntl_st);
6172 i &= ~IBX_ELD_ADDRESS;
6173 I915_WRITE(aud_cntl_st, i);
6174 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6175 DRM_DEBUG_DRIVER("port num:%d\n", i);
6176
6177 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6178 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6179 for (i = 0; i < len; i++)
6180 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6181
6182 i = I915_READ(aud_cntrl_st2);
6183 i |= eldv;
6184 I915_WRITE(aud_cntrl_st2, i);
6185
6186}
6187
Wu Fengguange0dac652011-09-05 14:25:34 +08006188static void ironlake_write_eld(struct drm_connector *connector,
6189 struct drm_crtc *crtc)
6190{
6191 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6192 uint8_t *eld = connector->eld;
6193 uint32_t eldv;
6194 uint32_t i;
6195 int len;
6196 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006197 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006198 int aud_cntl_st;
6199 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006200 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006201
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006202 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006203 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6204 aud_config = IBX_AUD_CFG(pipe);
6205 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006206 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006207 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006208 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6209 aud_config = CPT_AUD_CFG(pipe);
6210 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006211 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006212 }
6213
Wang Xingchao9b138a82012-08-09 16:52:18 +08006214 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006215
6216 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006217 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006218 if (!i) {
6219 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6220 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006221 eldv = IBX_ELD_VALIDB;
6222 eldv |= IBX_ELD_VALIDB << 4;
6223 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006224 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006225 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006226 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006227 }
6228
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006229 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6230 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6231 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006232 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6233 } else
6234 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006235
6236 if (intel_eld_uptodate(connector,
6237 aud_cntrl_st2, eldv,
6238 aud_cntl_st, IBX_ELD_ADDRESS,
6239 hdmiw_hdmiedid))
6240 return;
6241
Wu Fengguange0dac652011-09-05 14:25:34 +08006242 i = I915_READ(aud_cntrl_st2);
6243 i &= ~eldv;
6244 I915_WRITE(aud_cntrl_st2, i);
6245
6246 if (!eld[0])
6247 return;
6248
Wu Fengguange0dac652011-09-05 14:25:34 +08006249 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006250 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006251 I915_WRITE(aud_cntl_st, i);
6252
6253 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6254 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6255 for (i = 0; i < len; i++)
6256 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6257
6258 i = I915_READ(aud_cntrl_st2);
6259 i |= eldv;
6260 I915_WRITE(aud_cntrl_st2, i);
6261}
6262
6263void intel_write_eld(struct drm_encoder *encoder,
6264 struct drm_display_mode *mode)
6265{
6266 struct drm_crtc *crtc = encoder->crtc;
6267 struct drm_connector *connector;
6268 struct drm_device *dev = encoder->dev;
6269 struct drm_i915_private *dev_priv = dev->dev_private;
6270
6271 connector = drm_select_eld(encoder, mode);
6272 if (!connector)
6273 return;
6274
6275 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6276 connector->base.id,
6277 drm_get_connector_name(connector),
6278 connector->encoder->base.id,
6279 drm_get_encoder_name(connector->encoder));
6280
6281 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6282
6283 if (dev_priv->display.write_eld)
6284 dev_priv->display.write_eld(connector, crtc);
6285}
6286
Jesse Barnes79e53942008-11-07 14:24:08 -08006287/** Loads the palette/gamma unit for the CRTC with the prepared values */
6288void intel_crtc_load_lut(struct drm_crtc *crtc)
6289{
6290 struct drm_device *dev = crtc->dev;
6291 struct drm_i915_private *dev_priv = dev->dev_private;
6292 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006293 enum pipe pipe = intel_crtc->pipe;
6294 int palreg = PALETTE(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006295 int i;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006296 bool reenable_ips = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006297
6298 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006299 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006300 return;
6301
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006302 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006303 if (HAS_PCH_SPLIT(dev))
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006304 palreg = LGC_PALETTE(pipe);
6305
6306 /* Workaround : Do not read or write the pipe palette/gamma data while
6307 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
6308 */
6309 if (intel_crtc->config.ips_enabled &&
6310 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
6311 GAMMA_MODE_MODE_SPLIT)) {
6312 hsw_disable_ips(intel_crtc);
6313 reenable_ips = true;
6314 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006315
Jesse Barnes79e53942008-11-07 14:24:08 -08006316 for (i = 0; i < 256; i++) {
6317 I915_WRITE(palreg + 4 * i,
6318 (intel_crtc->lut_r[i] << 16) |
6319 (intel_crtc->lut_g[i] << 8) |
6320 intel_crtc->lut_b[i]);
6321 }
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006322
6323 if (reenable_ips)
6324 hsw_enable_ips(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006325}
6326
Chris Wilson560b85b2010-08-07 11:01:38 +01006327static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6328{
6329 struct drm_device *dev = crtc->dev;
6330 struct drm_i915_private *dev_priv = dev->dev_private;
6331 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6332 bool visible = base != 0;
6333 u32 cntl;
6334
6335 if (intel_crtc->cursor_visible == visible)
6336 return;
6337
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006338 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006339 if (visible) {
6340 /* On these chipsets we can only modify the base whilst
6341 * the cursor is disabled.
6342 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006343 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006344
6345 cntl &= ~(CURSOR_FORMAT_MASK);
6346 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6347 cntl |= CURSOR_ENABLE |
6348 CURSOR_GAMMA_ENABLE |
6349 CURSOR_FORMAT_ARGB;
6350 } else
6351 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006352 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006353
6354 intel_crtc->cursor_visible = visible;
6355}
6356
6357static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6358{
6359 struct drm_device *dev = crtc->dev;
6360 struct drm_i915_private *dev_priv = dev->dev_private;
6361 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6362 int pipe = intel_crtc->pipe;
6363 bool visible = base != 0;
6364
6365 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006366 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006367 if (base) {
6368 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6369 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6370 cntl |= pipe << 28; /* Connect to correct pipe */
6371 } else {
6372 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6373 cntl |= CURSOR_MODE_DISABLE;
6374 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006375 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006376
6377 intel_crtc->cursor_visible = visible;
6378 }
6379 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006380 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006381}
6382
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006383static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6384{
6385 struct drm_device *dev = crtc->dev;
6386 struct drm_i915_private *dev_priv = dev->dev_private;
6387 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6388 int pipe = intel_crtc->pipe;
6389 bool visible = base != 0;
6390
6391 if (intel_crtc->cursor_visible != visible) {
6392 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6393 if (base) {
6394 cntl &= ~CURSOR_MODE;
6395 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6396 } else {
6397 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6398 cntl |= CURSOR_MODE_DISABLE;
6399 }
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006400 if (IS_HASWELL(dev))
6401 cntl |= CURSOR_PIPE_CSC_ENABLE;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006402 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6403
6404 intel_crtc->cursor_visible = visible;
6405 }
6406 /* and commit changes on next vblank */
6407 I915_WRITE(CURBASE_IVB(pipe), base);
6408}
6409
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006410/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006411static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6412 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006413{
6414 struct drm_device *dev = crtc->dev;
6415 struct drm_i915_private *dev_priv = dev->dev_private;
6416 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6417 int pipe = intel_crtc->pipe;
6418 int x = intel_crtc->cursor_x;
6419 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006420 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006421 bool visible;
6422
6423 pos = 0;
6424
Chris Wilson6b383a72010-09-13 13:54:26 +01006425 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006426 base = intel_crtc->cursor_addr;
6427 if (x > (int) crtc->fb->width)
6428 base = 0;
6429
6430 if (y > (int) crtc->fb->height)
6431 base = 0;
6432 } else
6433 base = 0;
6434
6435 if (x < 0) {
6436 if (x + intel_crtc->cursor_width < 0)
6437 base = 0;
6438
6439 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6440 x = -x;
6441 }
6442 pos |= x << CURSOR_X_SHIFT;
6443
6444 if (y < 0) {
6445 if (y + intel_crtc->cursor_height < 0)
6446 base = 0;
6447
6448 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6449 y = -y;
6450 }
6451 pos |= y << CURSOR_Y_SHIFT;
6452
6453 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006454 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006455 return;
6456
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006457 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006458 I915_WRITE(CURPOS_IVB(pipe), pos);
6459 ivb_update_cursor(crtc, base);
6460 } else {
6461 I915_WRITE(CURPOS(pipe), pos);
6462 if (IS_845G(dev) || IS_I865G(dev))
6463 i845_update_cursor(crtc, base);
6464 else
6465 i9xx_update_cursor(crtc, base);
6466 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006467}
6468
Jesse Barnes79e53942008-11-07 14:24:08 -08006469static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006470 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006471 uint32_t handle,
6472 uint32_t width, uint32_t height)
6473{
6474 struct drm_device *dev = crtc->dev;
6475 struct drm_i915_private *dev_priv = dev->dev_private;
6476 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006477 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006478 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006479 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006480
Jesse Barnes79e53942008-11-07 14:24:08 -08006481 /* if we want to turn off the cursor ignore width and height */
6482 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006483 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006484 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006485 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006486 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006487 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006488 }
6489
6490 /* Currently we only support 64x64 cursors */
6491 if (width != 64 || height != 64) {
6492 DRM_ERROR("we currently only support 64x64 cursors\n");
6493 return -EINVAL;
6494 }
6495
Chris Wilson05394f32010-11-08 19:18:58 +00006496 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006497 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006498 return -ENOENT;
6499
Chris Wilson05394f32010-11-08 19:18:58 +00006500 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006501 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006502 ret = -ENOMEM;
6503 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006504 }
6505
Dave Airlie71acb5e2008-12-30 20:31:46 +10006506 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006507 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006508 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00006509 unsigned alignment;
6510
Chris Wilsond9e86c02010-11-10 16:40:20 +00006511 if (obj->tiling_mode) {
6512 DRM_ERROR("cursor cannot be tiled\n");
6513 ret = -EINVAL;
6514 goto fail_locked;
6515 }
6516
Chris Wilson693db182013-03-05 14:52:39 +00006517 /* Note that the w/a also requires 2 PTE of padding following
6518 * the bo. We currently fill all unused PTE with the shadow
6519 * page and so we should always have valid PTE following the
6520 * cursor preventing the VT-d warning.
6521 */
6522 alignment = 0;
6523 if (need_vtd_wa(dev))
6524 alignment = 64*1024;
6525
6526 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006527 if (ret) {
6528 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006529 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006530 }
6531
Chris Wilsond9e86c02010-11-10 16:40:20 +00006532 ret = i915_gem_object_put_fence(obj);
6533 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006534 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006535 goto fail_unpin;
6536 }
6537
Chris Wilson05394f32010-11-08 19:18:58 +00006538 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006539 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006540 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006541 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006542 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6543 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006544 if (ret) {
6545 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006546 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006547 }
Chris Wilson05394f32010-11-08 19:18:58 +00006548 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006549 }
6550
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006551 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04006552 I915_WRITE(CURSIZE, (height << 12) | width);
6553
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006554 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006555 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006556 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006557 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006558 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6559 } else
6560 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006561 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006562 }
Jesse Barnes80824002009-09-10 15:28:06 -07006563
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006564 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006565
6566 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006567 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006568 intel_crtc->cursor_width = width;
6569 intel_crtc->cursor_height = height;
6570
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006571 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006572
Jesse Barnes79e53942008-11-07 14:24:08 -08006573 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006574fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006575 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006576fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006577 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006578fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006579 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006580 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006581}
6582
6583static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6584{
Jesse Barnes79e53942008-11-07 14:24:08 -08006585 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006586
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006587 intel_crtc->cursor_x = x;
6588 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006589
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006590 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08006591
6592 return 0;
6593}
6594
6595/** Sets the color ramps on behalf of RandR */
6596void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6597 u16 blue, int regno)
6598{
6599 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6600
6601 intel_crtc->lut_r[regno] = red >> 8;
6602 intel_crtc->lut_g[regno] = green >> 8;
6603 intel_crtc->lut_b[regno] = blue >> 8;
6604}
6605
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006606void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6607 u16 *blue, int regno)
6608{
6609 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6610
6611 *red = intel_crtc->lut_r[regno] << 8;
6612 *green = intel_crtc->lut_g[regno] << 8;
6613 *blue = intel_crtc->lut_b[regno] << 8;
6614}
6615
Jesse Barnes79e53942008-11-07 14:24:08 -08006616static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006617 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006618{
James Simmons72034252010-08-03 01:33:19 +01006619 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006620 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006621
James Simmons72034252010-08-03 01:33:19 +01006622 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006623 intel_crtc->lut_r[i] = red[i] >> 8;
6624 intel_crtc->lut_g[i] = green[i] >> 8;
6625 intel_crtc->lut_b[i] = blue[i] >> 8;
6626 }
6627
6628 intel_crtc_load_lut(crtc);
6629}
6630
Jesse Barnes79e53942008-11-07 14:24:08 -08006631/* VESA 640x480x72Hz mode to set on the pipe */
6632static struct drm_display_mode load_detect_mode = {
6633 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6634 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6635};
6636
Chris Wilsond2dff872011-04-19 08:36:26 +01006637static struct drm_framebuffer *
6638intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006639 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006640 struct drm_i915_gem_object *obj)
6641{
6642 struct intel_framebuffer *intel_fb;
6643 int ret;
6644
6645 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6646 if (!intel_fb) {
6647 drm_gem_object_unreference_unlocked(&obj->base);
6648 return ERR_PTR(-ENOMEM);
6649 }
6650
6651 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6652 if (ret) {
6653 drm_gem_object_unreference_unlocked(&obj->base);
6654 kfree(intel_fb);
6655 return ERR_PTR(ret);
6656 }
6657
6658 return &intel_fb->base;
6659}
6660
6661static u32
6662intel_framebuffer_pitch_for_width(int width, int bpp)
6663{
6664 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6665 return ALIGN(pitch, 64);
6666}
6667
6668static u32
6669intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6670{
6671 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6672 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6673}
6674
6675static struct drm_framebuffer *
6676intel_framebuffer_create_for_mode(struct drm_device *dev,
6677 struct drm_display_mode *mode,
6678 int depth, int bpp)
6679{
6680 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006681 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006682
6683 obj = i915_gem_alloc_object(dev,
6684 intel_framebuffer_size_for_mode(mode, bpp));
6685 if (obj == NULL)
6686 return ERR_PTR(-ENOMEM);
6687
6688 mode_cmd.width = mode->hdisplay;
6689 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006690 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6691 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006692 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006693
6694 return intel_framebuffer_create(dev, &mode_cmd, obj);
6695}
6696
6697static struct drm_framebuffer *
6698mode_fits_in_fbdev(struct drm_device *dev,
6699 struct drm_display_mode *mode)
6700{
6701 struct drm_i915_private *dev_priv = dev->dev_private;
6702 struct drm_i915_gem_object *obj;
6703 struct drm_framebuffer *fb;
6704
6705 if (dev_priv->fbdev == NULL)
6706 return NULL;
6707
6708 obj = dev_priv->fbdev->ifb.obj;
6709 if (obj == NULL)
6710 return NULL;
6711
6712 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006713 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6714 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006715 return NULL;
6716
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006717 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006718 return NULL;
6719
6720 return fb;
6721}
6722
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006723bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006724 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006725 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006726{
6727 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006728 struct intel_encoder *intel_encoder =
6729 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006730 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006731 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006732 struct drm_crtc *crtc = NULL;
6733 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006734 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006735 int i = -1;
6736
Chris Wilsond2dff872011-04-19 08:36:26 +01006737 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6738 connector->base.id, drm_get_connector_name(connector),
6739 encoder->base.id, drm_get_encoder_name(encoder));
6740
Jesse Barnes79e53942008-11-07 14:24:08 -08006741 /*
6742 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006743 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006744 * - if the connector already has an assigned crtc, use it (but make
6745 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006746 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006747 * - try to find the first unused crtc that can drive this connector,
6748 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006749 */
6750
6751 /* See if we already have a CRTC for this connector */
6752 if (encoder->crtc) {
6753 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006754
Daniel Vetter7b240562012-12-12 00:35:33 +01006755 mutex_lock(&crtc->mutex);
6756
Daniel Vetter24218aa2012-08-12 19:27:11 +02006757 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006758 old->load_detect_temp = false;
6759
6760 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006761 if (connector->dpms != DRM_MODE_DPMS_ON)
6762 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006763
Chris Wilson71731882011-04-19 23:10:58 +01006764 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006765 }
6766
6767 /* Find an unused one (if possible) */
6768 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6769 i++;
6770 if (!(encoder->possible_crtcs & (1 << i)))
6771 continue;
6772 if (!possible_crtc->enabled) {
6773 crtc = possible_crtc;
6774 break;
6775 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006776 }
6777
6778 /*
6779 * If we didn't find an unused CRTC, don't use any.
6780 */
6781 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006782 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6783 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006784 }
6785
Daniel Vetter7b240562012-12-12 00:35:33 +01006786 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02006787 intel_encoder->new_crtc = to_intel_crtc(crtc);
6788 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006789
6790 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006791 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006792 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006793 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006794
Chris Wilson64927112011-04-20 07:25:26 +01006795 if (!mode)
6796 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006797
Chris Wilsond2dff872011-04-19 08:36:26 +01006798 /* We need a framebuffer large enough to accommodate all accesses
6799 * that the plane may generate whilst we perform load detection.
6800 * We can not rely on the fbcon either being present (we get called
6801 * during its initialisation to detect all boot displays, or it may
6802 * not even exist) or that it is large enough to satisfy the
6803 * requested mode.
6804 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006805 fb = mode_fits_in_fbdev(dev, mode);
6806 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006807 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006808 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6809 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006810 } else
6811 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006812 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006813 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01006814 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006815 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006816 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006817
Chris Wilsonc0c36b942012-12-19 16:08:43 +00006818 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006819 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006820 if (old->release_fb)
6821 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01006822 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006823 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006824 }
Chris Wilson71731882011-04-19 23:10:58 +01006825
Jesse Barnes79e53942008-11-07 14:24:08 -08006826 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006827 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01006828 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006829}
6830
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006831void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006832 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006833{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006834 struct intel_encoder *intel_encoder =
6835 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006836 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01006837 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08006838
Chris Wilsond2dff872011-04-19 08:36:26 +01006839 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6840 connector->base.id, drm_get_connector_name(connector),
6841 encoder->base.id, drm_get_encoder_name(encoder));
6842
Chris Wilson8261b192011-04-19 23:18:09 +01006843 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006844 to_intel_connector(connector)->new_encoder = NULL;
6845 intel_encoder->new_crtc = NULL;
6846 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006847
Daniel Vetter36206362012-12-10 20:42:17 +01006848 if (old->release_fb) {
6849 drm_framebuffer_unregister_private(old->release_fb);
6850 drm_framebuffer_unreference(old->release_fb);
6851 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006852
Daniel Vetter67c96402013-01-23 16:25:09 +00006853 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01006854 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006855 }
6856
Eric Anholtc751ce42010-03-25 11:48:48 -07006857 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006858 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6859 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01006860
6861 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08006862}
6863
6864/* Returns the clock of the currently programmed mode of the given pipe. */
6865static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6866{
6867 struct drm_i915_private *dev_priv = dev->dev_private;
6868 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6869 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006870 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006871 u32 fp;
6872 intel_clock_t clock;
6873
6874 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006875 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006876 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006877 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006878
6879 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006880 if (IS_PINEVIEW(dev)) {
6881 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6882 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006883 } else {
6884 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6885 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6886 }
6887
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006888 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006889 if (IS_PINEVIEW(dev))
6890 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6891 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006892 else
6893 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006894 DPLL_FPA01_P1_POST_DIV_SHIFT);
6895
6896 switch (dpll & DPLL_MODE_MASK) {
6897 case DPLLB_MODE_DAC_SERIAL:
6898 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6899 5 : 10;
6900 break;
6901 case DPLLB_MODE_LVDS:
6902 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6903 7 : 14;
6904 break;
6905 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006906 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006907 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6908 return 0;
6909 }
6910
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006911 if (IS_PINEVIEW(dev))
6912 pineview_clock(96000, &clock);
6913 else
6914 i9xx_clock(96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006915 } else {
6916 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6917
6918 if (is_lvds) {
6919 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6920 DPLL_FPA01_P1_POST_DIV_SHIFT);
6921 clock.p2 = 14;
6922
6923 if ((dpll & PLL_REF_INPUT_MASK) ==
6924 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6925 /* XXX: might not be 66MHz */
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006926 i9xx_clock(66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006927 } else
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006928 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006929 } else {
6930 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6931 clock.p1 = 2;
6932 else {
6933 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6934 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6935 }
6936 if (dpll & PLL_P2_DIVIDE_BY_4)
6937 clock.p2 = 4;
6938 else
6939 clock.p2 = 2;
6940
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006941 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006942 }
6943 }
6944
6945 /* XXX: It would be nice to validate the clocks, but we can't reuse
6946 * i830PllIsValid() because it relies on the xf86_config connector
6947 * configuration being accurate, which it isn't necessarily.
6948 */
6949
6950 return clock.dot;
6951}
6952
6953/** Returns the currently programmed mode of the given pipe. */
6954struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6955 struct drm_crtc *crtc)
6956{
Jesse Barnes548f2452011-02-17 10:40:53 -08006957 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006958 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02006959 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006960 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006961 int htot = I915_READ(HTOTAL(cpu_transcoder));
6962 int hsync = I915_READ(HSYNC(cpu_transcoder));
6963 int vtot = I915_READ(VTOTAL(cpu_transcoder));
6964 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08006965
6966 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6967 if (!mode)
6968 return NULL;
6969
6970 mode->clock = intel_crtc_clock_get(dev, crtc);
6971 mode->hdisplay = (htot & 0xffff) + 1;
6972 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6973 mode->hsync_start = (hsync & 0xffff) + 1;
6974 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6975 mode->vdisplay = (vtot & 0xffff) + 1;
6976 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6977 mode->vsync_start = (vsync & 0xffff) + 1;
6978 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6979
6980 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006981
6982 return mode;
6983}
6984
Daniel Vetter3dec0092010-08-20 21:40:52 +02006985static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006986{
6987 struct drm_device *dev = crtc->dev;
6988 drm_i915_private_t *dev_priv = dev->dev_private;
6989 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6990 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006991 int dpll_reg = DPLL(pipe);
6992 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006993
Eric Anholtbad720f2009-10-22 16:11:14 -07006994 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006995 return;
6996
6997 if (!dev_priv->lvds_downclock_avail)
6998 return;
6999
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007000 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007001 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007002 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007003
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007004 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007005
7006 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7007 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007008 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007009
Jesse Barnes652c3932009-08-17 13:31:43 -07007010 dpll = I915_READ(dpll_reg);
7011 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007012 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007013 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007014}
7015
7016static void intel_decrease_pllclock(struct drm_crtc *crtc)
7017{
7018 struct drm_device *dev = crtc->dev;
7019 drm_i915_private_t *dev_priv = dev->dev_private;
7020 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007021
Eric Anholtbad720f2009-10-22 16:11:14 -07007022 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007023 return;
7024
7025 if (!dev_priv->lvds_downclock_avail)
7026 return;
7027
7028 /*
7029 * Since this is called by a timer, we should never get here in
7030 * the manual case.
7031 */
7032 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007033 int pipe = intel_crtc->pipe;
7034 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007035 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007036
Zhao Yakui44d98a62009-10-09 11:39:40 +08007037 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007038
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007039 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007040
Chris Wilson074b5e12012-05-02 12:07:06 +01007041 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007042 dpll |= DISPLAY_RATE_SELECT_FPA1;
7043 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007044 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007045 dpll = I915_READ(dpll_reg);
7046 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007047 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007048 }
7049
7050}
7051
Chris Wilsonf047e392012-07-21 12:31:41 +01007052void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007053{
Chris Wilsonf047e392012-07-21 12:31:41 +01007054 i915_update_gfx_val(dev->dev_private);
7055}
7056
7057void intel_mark_idle(struct drm_device *dev)
7058{
Chris Wilson725a5b52013-01-08 11:02:57 +00007059 struct drm_crtc *crtc;
7060
7061 if (!i915_powersave)
7062 return;
7063
7064 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7065 if (!crtc->fb)
7066 continue;
7067
7068 intel_decrease_pllclock(crtc);
7069 }
Chris Wilsonf047e392012-07-21 12:31:41 +01007070}
7071
7072void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
7073{
7074 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007075 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007076
7077 if (!i915_powersave)
7078 return;
7079
Jesse Barnes652c3932009-08-17 13:31:43 -07007080 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007081 if (!crtc->fb)
7082 continue;
7083
Chris Wilsonf047e392012-07-21 12:31:41 +01007084 if (to_intel_framebuffer(crtc->fb)->obj == obj)
7085 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007086 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007087}
7088
Jesse Barnes79e53942008-11-07 14:24:08 -08007089static void intel_crtc_destroy(struct drm_crtc *crtc)
7090{
7091 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007092 struct drm_device *dev = crtc->dev;
7093 struct intel_unpin_work *work;
7094 unsigned long flags;
7095
7096 spin_lock_irqsave(&dev->event_lock, flags);
7097 work = intel_crtc->unpin_work;
7098 intel_crtc->unpin_work = NULL;
7099 spin_unlock_irqrestore(&dev->event_lock, flags);
7100
7101 if (work) {
7102 cancel_work_sync(&work->work);
7103 kfree(work);
7104 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007105
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007106 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
7107
Jesse Barnes79e53942008-11-07 14:24:08 -08007108 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007109
Jesse Barnes79e53942008-11-07 14:24:08 -08007110 kfree(intel_crtc);
7111}
7112
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007113static void intel_unpin_work_fn(struct work_struct *__work)
7114{
7115 struct intel_unpin_work *work =
7116 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007117 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007118
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007119 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007120 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007121 drm_gem_object_unreference(&work->pending_flip_obj->base);
7122 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007123
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007124 intel_update_fbc(dev);
7125 mutex_unlock(&dev->struct_mutex);
7126
7127 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7128 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7129
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007130 kfree(work);
7131}
7132
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007133static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007134 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007135{
7136 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007137 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7138 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007139 unsigned long flags;
7140
7141 /* Ignore early vblank irqs */
7142 if (intel_crtc == NULL)
7143 return;
7144
7145 spin_lock_irqsave(&dev->event_lock, flags);
7146 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007147
7148 /* Ensure we don't miss a work->pending update ... */
7149 smp_rmb();
7150
7151 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007152 spin_unlock_irqrestore(&dev->event_lock, flags);
7153 return;
7154 }
7155
Chris Wilsone7d841c2012-12-03 11:36:30 +00007156 /* and that the unpin work is consistent wrt ->pending. */
7157 smp_rmb();
7158
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007159 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007160
Rob Clark45a066e2012-10-08 14:50:40 -05007161 if (work->event)
7162 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007163
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007164 drm_vblank_put(dev, intel_crtc->pipe);
7165
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007166 spin_unlock_irqrestore(&dev->event_lock, flags);
7167
Daniel Vetter2c10d572012-12-20 21:24:07 +01007168 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007169
7170 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007171
7172 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007173}
7174
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007175void intel_finish_page_flip(struct drm_device *dev, int pipe)
7176{
7177 drm_i915_private_t *dev_priv = dev->dev_private;
7178 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7179
Mario Kleiner49b14a52010-12-09 07:00:07 +01007180 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007181}
7182
7183void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7184{
7185 drm_i915_private_t *dev_priv = dev->dev_private;
7186 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7187
Mario Kleiner49b14a52010-12-09 07:00:07 +01007188 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007189}
7190
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007191void intel_prepare_page_flip(struct drm_device *dev, int plane)
7192{
7193 drm_i915_private_t *dev_priv = dev->dev_private;
7194 struct intel_crtc *intel_crtc =
7195 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7196 unsigned long flags;
7197
Chris Wilsone7d841c2012-12-03 11:36:30 +00007198 /* NB: An MMIO update of the plane base pointer will also
7199 * generate a page-flip completion irq, i.e. every modeset
7200 * is also accompanied by a spurious intel_prepare_page_flip().
7201 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007202 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007203 if (intel_crtc->unpin_work)
7204 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007205 spin_unlock_irqrestore(&dev->event_lock, flags);
7206}
7207
Chris Wilsone7d841c2012-12-03 11:36:30 +00007208inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7209{
7210 /* Ensure that the work item is consistent when activating it ... */
7211 smp_wmb();
7212 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7213 /* and that it is marked active as soon as the irq could fire. */
7214 smp_wmb();
7215}
7216
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007217static int intel_gen2_queue_flip(struct drm_device *dev,
7218 struct drm_crtc *crtc,
7219 struct drm_framebuffer *fb,
7220 struct drm_i915_gem_object *obj)
7221{
7222 struct drm_i915_private *dev_priv = dev->dev_private;
7223 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007224 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007225 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007226 int ret;
7227
Daniel Vetter6d90c952012-04-26 23:28:05 +02007228 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007229 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007230 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007231
Daniel Vetter6d90c952012-04-26 23:28:05 +02007232 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007233 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007234 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007235
7236 /* Can't queue multiple flips, so wait for the previous
7237 * one to finish before executing the next.
7238 */
7239 if (intel_crtc->plane)
7240 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7241 else
7242 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007243 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7244 intel_ring_emit(ring, MI_NOOP);
7245 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7246 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7247 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007248 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007249 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007250
7251 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007252 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007253 return 0;
7254
7255err_unpin:
7256 intel_unpin_fb_obj(obj);
7257err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007258 return ret;
7259}
7260
7261static int intel_gen3_queue_flip(struct drm_device *dev,
7262 struct drm_crtc *crtc,
7263 struct drm_framebuffer *fb,
7264 struct drm_i915_gem_object *obj)
7265{
7266 struct drm_i915_private *dev_priv = dev->dev_private;
7267 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007268 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007269 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007270 int ret;
7271
Daniel Vetter6d90c952012-04-26 23:28:05 +02007272 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007273 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007274 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007275
Daniel Vetter6d90c952012-04-26 23:28:05 +02007276 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007277 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007278 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007279
7280 if (intel_crtc->plane)
7281 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7282 else
7283 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007284 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7285 intel_ring_emit(ring, MI_NOOP);
7286 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7287 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7288 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007289 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007290 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007291
Chris Wilsone7d841c2012-12-03 11:36:30 +00007292 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007293 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007294 return 0;
7295
7296err_unpin:
7297 intel_unpin_fb_obj(obj);
7298err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007299 return ret;
7300}
7301
7302static int intel_gen4_queue_flip(struct drm_device *dev,
7303 struct drm_crtc *crtc,
7304 struct drm_framebuffer *fb,
7305 struct drm_i915_gem_object *obj)
7306{
7307 struct drm_i915_private *dev_priv = dev->dev_private;
7308 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7309 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007310 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007311 int ret;
7312
Daniel Vetter6d90c952012-04-26 23:28:05 +02007313 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007314 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007315 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007316
Daniel Vetter6d90c952012-04-26 23:28:05 +02007317 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007318 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007319 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007320
7321 /* i965+ uses the linear or tiled offsets from the
7322 * Display Registers (which do not change across a page-flip)
7323 * so we need only reprogram the base address.
7324 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007325 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7326 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7327 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007328 intel_ring_emit(ring,
7329 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7330 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007331
7332 /* XXX Enabling the panel-fitter across page-flip is so far
7333 * untested on non-native modes, so ignore it for now.
7334 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7335 */
7336 pf = 0;
7337 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007338 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007339
7340 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007341 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007342 return 0;
7343
7344err_unpin:
7345 intel_unpin_fb_obj(obj);
7346err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007347 return ret;
7348}
7349
7350static int intel_gen6_queue_flip(struct drm_device *dev,
7351 struct drm_crtc *crtc,
7352 struct drm_framebuffer *fb,
7353 struct drm_i915_gem_object *obj)
7354{
7355 struct drm_i915_private *dev_priv = dev->dev_private;
7356 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007357 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007358 uint32_t pf, pipesrc;
7359 int ret;
7360
Daniel Vetter6d90c952012-04-26 23:28:05 +02007361 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007362 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007363 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007364
Daniel Vetter6d90c952012-04-26 23:28:05 +02007365 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007366 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007367 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007368
Daniel Vetter6d90c952012-04-26 23:28:05 +02007369 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7370 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7371 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007372 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007373
Chris Wilson99d9acd2012-04-17 20:37:00 +01007374 /* Contrary to the suggestions in the documentation,
7375 * "Enable Panel Fitter" does not seem to be required when page
7376 * flipping with a non-native mode, and worse causes a normal
7377 * modeset to fail.
7378 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7379 */
7380 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007381 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007382 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007383
7384 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007385 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007386 return 0;
7387
7388err_unpin:
7389 intel_unpin_fb_obj(obj);
7390err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007391 return ret;
7392}
7393
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007394/*
7395 * On gen7 we currently use the blit ring because (in early silicon at least)
7396 * the render ring doesn't give us interrpts for page flip completion, which
7397 * means clients will hang after the first flip is queued. Fortunately the
7398 * blit ring generates interrupts properly, so use it instead.
7399 */
7400static int intel_gen7_queue_flip(struct drm_device *dev,
7401 struct drm_crtc *crtc,
7402 struct drm_framebuffer *fb,
7403 struct drm_i915_gem_object *obj)
7404{
7405 struct drm_i915_private *dev_priv = dev->dev_private;
7406 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7407 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007408 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007409 int ret;
7410
7411 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7412 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007413 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007414
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007415 switch(intel_crtc->plane) {
7416 case PLANE_A:
7417 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7418 break;
7419 case PLANE_B:
7420 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7421 break;
7422 case PLANE_C:
7423 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7424 break;
7425 default:
7426 WARN_ONCE(1, "unknown plane in flip command\n");
7427 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007428 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007429 }
7430
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007431 ret = intel_ring_begin(ring, 4);
7432 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007433 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007434
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007435 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007436 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007437 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007438 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007439
7440 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007441 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007442 return 0;
7443
7444err_unpin:
7445 intel_unpin_fb_obj(obj);
7446err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007447 return ret;
7448}
7449
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007450static int intel_default_queue_flip(struct drm_device *dev,
7451 struct drm_crtc *crtc,
7452 struct drm_framebuffer *fb,
7453 struct drm_i915_gem_object *obj)
7454{
7455 return -ENODEV;
7456}
7457
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007458static int intel_crtc_page_flip(struct drm_crtc *crtc,
7459 struct drm_framebuffer *fb,
7460 struct drm_pending_vblank_event *event)
7461{
7462 struct drm_device *dev = crtc->dev;
7463 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007464 struct drm_framebuffer *old_fb = crtc->fb;
7465 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007466 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7467 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007468 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007469 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007470
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007471 /* Can't change pixel format via MI display flips. */
7472 if (fb->pixel_format != crtc->fb->pixel_format)
7473 return -EINVAL;
7474
7475 /*
7476 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7477 * Note that pitch changes could also affect these register.
7478 */
7479 if (INTEL_INFO(dev)->gen > 3 &&
7480 (fb->offsets[0] != crtc->fb->offsets[0] ||
7481 fb->pitches[0] != crtc->fb->pitches[0]))
7482 return -EINVAL;
7483
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007484 work = kzalloc(sizeof *work, GFP_KERNEL);
7485 if (work == NULL)
7486 return -ENOMEM;
7487
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007488 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007489 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007490 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007491 INIT_WORK(&work->work, intel_unpin_work_fn);
7492
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007493 ret = drm_vblank_get(dev, intel_crtc->pipe);
7494 if (ret)
7495 goto free_work;
7496
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007497 /* We borrow the event spin lock for protecting unpin_work */
7498 spin_lock_irqsave(&dev->event_lock, flags);
7499 if (intel_crtc->unpin_work) {
7500 spin_unlock_irqrestore(&dev->event_lock, flags);
7501 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007502 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007503
7504 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007505 return -EBUSY;
7506 }
7507 intel_crtc->unpin_work = work;
7508 spin_unlock_irqrestore(&dev->event_lock, flags);
7509
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007510 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7511 flush_workqueue(dev_priv->wq);
7512
Chris Wilson79158102012-05-23 11:13:58 +01007513 ret = i915_mutex_lock_interruptible(dev);
7514 if (ret)
7515 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007516
Jesse Barnes75dfca82010-02-10 15:09:44 -08007517 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007518 drm_gem_object_reference(&work->old_fb_obj->base);
7519 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007520
7521 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007522
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007523 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007524
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007525 work->enable_stall_check = true;
7526
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007527 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02007528 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007529
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007530 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7531 if (ret)
7532 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007533
Chris Wilson7782de32011-07-08 12:22:41 +01007534 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01007535 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007536 mutex_unlock(&dev->struct_mutex);
7537
Jesse Barnese5510fa2010-07-01 16:48:37 -07007538 trace_i915_flip_request(intel_crtc->plane, obj);
7539
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007540 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007541
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007542cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007543 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007544 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007545 drm_gem_object_unreference(&work->old_fb_obj->base);
7546 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007547 mutex_unlock(&dev->struct_mutex);
7548
Chris Wilson79158102012-05-23 11:13:58 +01007549cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007550 spin_lock_irqsave(&dev->event_lock, flags);
7551 intel_crtc->unpin_work = NULL;
7552 spin_unlock_irqrestore(&dev->event_lock, flags);
7553
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007554 drm_vblank_put(dev, intel_crtc->pipe);
7555free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007556 kfree(work);
7557
7558 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007559}
7560
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007561static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007562 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7563 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007564};
7565
Daniel Vetter50f56112012-07-02 09:35:43 +02007566static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7567 struct drm_crtc *crtc)
7568{
7569 struct drm_device *dev;
7570 struct drm_crtc *tmp;
7571 int crtc_mask = 1;
7572
7573 WARN(!crtc, "checking null crtc?\n");
7574
7575 dev = crtc->dev;
7576
7577 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7578 if (tmp == crtc)
7579 break;
7580 crtc_mask <<= 1;
7581 }
7582
7583 if (encoder->possible_crtcs & crtc_mask)
7584 return true;
7585 return false;
7586}
7587
Daniel Vetter9a935852012-07-05 22:34:27 +02007588/**
7589 * intel_modeset_update_staged_output_state
7590 *
7591 * Updates the staged output configuration state, e.g. after we've read out the
7592 * current hw state.
7593 */
7594static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7595{
7596 struct intel_encoder *encoder;
7597 struct intel_connector *connector;
7598
7599 list_for_each_entry(connector, &dev->mode_config.connector_list,
7600 base.head) {
7601 connector->new_encoder =
7602 to_intel_encoder(connector->base.encoder);
7603 }
7604
7605 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7606 base.head) {
7607 encoder->new_crtc =
7608 to_intel_crtc(encoder->base.crtc);
7609 }
7610}
7611
7612/**
7613 * intel_modeset_commit_output_state
7614 *
7615 * This function copies the stage display pipe configuration to the real one.
7616 */
7617static void intel_modeset_commit_output_state(struct drm_device *dev)
7618{
7619 struct intel_encoder *encoder;
7620 struct intel_connector *connector;
7621
7622 list_for_each_entry(connector, &dev->mode_config.connector_list,
7623 base.head) {
7624 connector->base.encoder = &connector->new_encoder->base;
7625 }
7626
7627 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7628 base.head) {
7629 encoder->base.crtc = &encoder->new_crtc->base;
7630 }
7631}
7632
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007633static void
7634connected_sink_compute_bpp(struct intel_connector * connector,
7635 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007636{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007637 int bpp = pipe_config->pipe_bpp;
7638
7639 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
7640 connector->base.base.id,
7641 drm_get_connector_name(&connector->base));
7642
7643 /* Don't use an invalid EDID bpc value */
7644 if (connector->base.display_info.bpc &&
7645 connector->base.display_info.bpc * 3 < bpp) {
7646 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
7647 bpp, connector->base.display_info.bpc*3);
7648 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
7649 }
7650
7651 /* Clamp bpp to 8 on screens without EDID 1.4 */
7652 if (connector->base.display_info.bpc == 0 && bpp > 24) {
7653 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
7654 bpp);
7655 pipe_config->pipe_bpp = 24;
7656 }
7657}
7658
7659static int
7660compute_baseline_pipe_bpp(struct intel_crtc *crtc,
7661 struct drm_framebuffer *fb,
7662 struct intel_crtc_config *pipe_config)
7663{
7664 struct drm_device *dev = crtc->base.dev;
7665 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007666 int bpp;
7667
Daniel Vetterd42264b2013-03-28 16:38:08 +01007668 switch (fb->pixel_format) {
7669 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007670 bpp = 8*3; /* since we go through a colormap */
7671 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007672 case DRM_FORMAT_XRGB1555:
7673 case DRM_FORMAT_ARGB1555:
7674 /* checked in intel_framebuffer_init already */
7675 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
7676 return -EINVAL;
7677 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007678 bpp = 6*3; /* min is 18bpp */
7679 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007680 case DRM_FORMAT_XBGR8888:
7681 case DRM_FORMAT_ABGR8888:
7682 /* checked in intel_framebuffer_init already */
7683 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
7684 return -EINVAL;
7685 case DRM_FORMAT_XRGB8888:
7686 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007687 bpp = 8*3;
7688 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007689 case DRM_FORMAT_XRGB2101010:
7690 case DRM_FORMAT_ARGB2101010:
7691 case DRM_FORMAT_XBGR2101010:
7692 case DRM_FORMAT_ABGR2101010:
7693 /* checked in intel_framebuffer_init already */
7694 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01007695 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007696 bpp = 10*3;
7697 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01007698 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007699 default:
7700 DRM_DEBUG_KMS("unsupported depth\n");
7701 return -EINVAL;
7702 }
7703
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007704 pipe_config->pipe_bpp = bpp;
7705
7706 /* Clamp display bpp to EDID value */
7707 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007708 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02007709 if (!connector->new_encoder ||
7710 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007711 continue;
7712
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007713 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007714 }
7715
7716 return bpp;
7717}
7718
Daniel Vetterc0b03412013-05-28 12:05:54 +02007719static void intel_dump_pipe_config(struct intel_crtc *crtc,
7720 struct intel_crtc_config *pipe_config,
7721 const char *context)
7722{
7723 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
7724 context, pipe_name(crtc->pipe));
7725
7726 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
7727 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
7728 pipe_config->pipe_bpp, pipe_config->dither);
7729 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
7730 pipe_config->has_pch_encoder,
7731 pipe_config->fdi_lanes,
7732 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
7733 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
7734 pipe_config->fdi_m_n.tu);
7735 DRM_DEBUG_KMS("requested mode:\n");
7736 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
7737 DRM_DEBUG_KMS("adjusted mode:\n");
7738 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
7739 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
7740 pipe_config->gmch_pfit.control,
7741 pipe_config->gmch_pfit.pgm_ratios,
7742 pipe_config->gmch_pfit.lvds_border_bits);
7743 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
7744 pipe_config->pch_pfit.pos,
7745 pipe_config->pch_pfit.size);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007746 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Daniel Vetterc0b03412013-05-28 12:05:54 +02007747}
7748
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02007749static bool check_encoder_cloning(struct drm_crtc *crtc)
7750{
7751 int num_encoders = 0;
7752 bool uncloneable_encoders = false;
7753 struct intel_encoder *encoder;
7754
7755 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
7756 base.head) {
7757 if (&encoder->new_crtc->base != crtc)
7758 continue;
7759
7760 num_encoders++;
7761 if (!encoder->cloneable)
7762 uncloneable_encoders = true;
7763 }
7764
7765 return !(num_encoders > 1 && uncloneable_encoders);
7766}
7767
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007768static struct intel_crtc_config *
7769intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007770 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007771 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02007772{
7773 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02007774 struct drm_encoder_helper_funcs *encoder_funcs;
7775 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007776 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01007777 int plane_bpp, ret = -EINVAL;
7778 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02007779
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02007780 if (!check_encoder_cloning(crtc)) {
7781 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
7782 return ERR_PTR(-EINVAL);
7783 }
7784
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007785 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7786 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02007787 return ERR_PTR(-ENOMEM);
7788
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007789 drm_mode_copy(&pipe_config->adjusted_mode, mode);
7790 drm_mode_copy(&pipe_config->requested_mode, mode);
Daniel Vettereccb1402013-05-22 00:50:22 +02007791 pipe_config->cpu_transcoder = to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007792
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007793 /* Compute a starting value for pipe_config->pipe_bpp taking the source
7794 * plane pixel format and any sink constraints into account. Returns the
7795 * source plane bpp so that dithering can be selected on mismatches
7796 * after encoders and crtc also have had their say. */
7797 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
7798 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007799 if (plane_bpp < 0)
7800 goto fail;
7801
Daniel Vettere29c22c2013-02-21 00:00:16 +01007802encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02007803 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02007804 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02007805 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02007806
Daniel Vetter7758a112012-07-08 19:40:39 +02007807 /* Pass our mode to the connectors and the CRTC to give them a chance to
7808 * adjust it according to limitations or connector properties, and also
7809 * a chance to reject the mode entirely.
7810 */
7811 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7812 base.head) {
7813
7814 if (&encoder->new_crtc->base != crtc)
7815 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01007816
7817 if (encoder->compute_config) {
7818 if (!(encoder->compute_config(encoder, pipe_config))) {
7819 DRM_DEBUG_KMS("Encoder config failure\n");
7820 goto fail;
7821 }
7822
7823 continue;
7824 }
7825
Daniel Vetter7758a112012-07-08 19:40:39 +02007826 encoder_funcs = encoder->base.helper_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007827 if (!(encoder_funcs->mode_fixup(&encoder->base,
7828 &pipe_config->requested_mode,
7829 &pipe_config->adjusted_mode))) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007830 DRM_DEBUG_KMS("Encoder fixup failed\n");
7831 goto fail;
7832 }
7833 }
7834
Daniel Vetterff9a6752013-06-01 17:16:21 +02007835 /* Set default port clock if not overwritten by the encoder. Needs to be
7836 * done afterwards in case the encoder adjusts the mode. */
7837 if (!pipe_config->port_clock)
7838 pipe_config->port_clock = pipe_config->adjusted_mode.clock;
7839
Daniel Vettere29c22c2013-02-21 00:00:16 +01007840 ret = intel_crtc_compute_config(crtc, pipe_config);
7841 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007842 DRM_DEBUG_KMS("CRTC fixup failed\n");
7843 goto fail;
7844 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01007845
7846 if (ret == RETRY) {
7847 if (WARN(!retry, "loop in pipe configuration computation\n")) {
7848 ret = -EINVAL;
7849 goto fail;
7850 }
7851
7852 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
7853 retry = false;
7854 goto encoder_retry;
7855 }
7856
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007857 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
7858 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
7859 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
7860
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007861 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02007862fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007863 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01007864 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02007865}
7866
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007867/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7868 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7869static void
7870intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7871 unsigned *prepare_pipes, unsigned *disable_pipes)
7872{
7873 struct intel_crtc *intel_crtc;
7874 struct drm_device *dev = crtc->dev;
7875 struct intel_encoder *encoder;
7876 struct intel_connector *connector;
7877 struct drm_crtc *tmp_crtc;
7878
7879 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7880
7881 /* Check which crtcs have changed outputs connected to them, these need
7882 * to be part of the prepare_pipes mask. We don't (yet) support global
7883 * modeset across multiple crtcs, so modeset_pipes will only have one
7884 * bit set at most. */
7885 list_for_each_entry(connector, &dev->mode_config.connector_list,
7886 base.head) {
7887 if (connector->base.encoder == &connector->new_encoder->base)
7888 continue;
7889
7890 if (connector->base.encoder) {
7891 tmp_crtc = connector->base.encoder->crtc;
7892
7893 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7894 }
7895
7896 if (connector->new_encoder)
7897 *prepare_pipes |=
7898 1 << connector->new_encoder->new_crtc->pipe;
7899 }
7900
7901 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7902 base.head) {
7903 if (encoder->base.crtc == &encoder->new_crtc->base)
7904 continue;
7905
7906 if (encoder->base.crtc) {
7907 tmp_crtc = encoder->base.crtc;
7908
7909 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7910 }
7911
7912 if (encoder->new_crtc)
7913 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7914 }
7915
7916 /* Check for any pipes that will be fully disabled ... */
7917 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7918 base.head) {
7919 bool used = false;
7920
7921 /* Don't try to disable disabled crtcs. */
7922 if (!intel_crtc->base.enabled)
7923 continue;
7924
7925 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7926 base.head) {
7927 if (encoder->new_crtc == intel_crtc)
7928 used = true;
7929 }
7930
7931 if (!used)
7932 *disable_pipes |= 1 << intel_crtc->pipe;
7933 }
7934
7935
7936 /* set_mode is also used to update properties on life display pipes. */
7937 intel_crtc = to_intel_crtc(crtc);
7938 if (crtc->enabled)
7939 *prepare_pipes |= 1 << intel_crtc->pipe;
7940
Daniel Vetterb6c51642013-04-12 18:48:43 +02007941 /*
7942 * For simplicity do a full modeset on any pipe where the output routing
7943 * changed. We could be more clever, but that would require us to be
7944 * more careful with calling the relevant encoder->mode_set functions.
7945 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007946 if (*prepare_pipes)
7947 *modeset_pipes = *prepare_pipes;
7948
7949 /* ... and mask these out. */
7950 *modeset_pipes &= ~(*disable_pipes);
7951 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02007952
7953 /*
7954 * HACK: We don't (yet) fully support global modesets. intel_set_config
7955 * obies this rule, but the modeset restore mode of
7956 * intel_modeset_setup_hw_state does not.
7957 */
7958 *modeset_pipes &= 1 << intel_crtc->pipe;
7959 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02007960
7961 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7962 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007963}
7964
Daniel Vetterea9d7582012-07-10 10:42:52 +02007965static bool intel_crtc_in_use(struct drm_crtc *crtc)
7966{
7967 struct drm_encoder *encoder;
7968 struct drm_device *dev = crtc->dev;
7969
7970 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7971 if (encoder->crtc == crtc)
7972 return true;
7973
7974 return false;
7975}
7976
7977static void
7978intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
7979{
7980 struct intel_encoder *intel_encoder;
7981 struct intel_crtc *intel_crtc;
7982 struct drm_connector *connector;
7983
7984 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
7985 base.head) {
7986 if (!intel_encoder->base.crtc)
7987 continue;
7988
7989 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
7990
7991 if (prepare_pipes & (1 << intel_crtc->pipe))
7992 intel_encoder->connectors_active = false;
7993 }
7994
7995 intel_modeset_commit_output_state(dev);
7996
7997 /* Update computed state. */
7998 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7999 base.head) {
8000 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
8001 }
8002
8003 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8004 if (!connector->encoder || !connector->encoder->crtc)
8005 continue;
8006
8007 intel_crtc = to_intel_crtc(connector->encoder->crtc);
8008
8009 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02008010 struct drm_property *dpms_property =
8011 dev->mode_config.dpms_property;
8012
Daniel Vetterea9d7582012-07-10 10:42:52 +02008013 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05008014 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02008015 dpms_property,
8016 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02008017
8018 intel_encoder = to_intel_encoder(connector->encoder);
8019 intel_encoder->connectors_active = true;
8020 }
8021 }
8022
8023}
8024
Daniel Vetter25c5b262012-07-08 22:08:04 +02008025#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8026 list_for_each_entry((intel_crtc), \
8027 &(dev)->mode_config.crtc_list, \
8028 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008029 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008030
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008031static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008032intel_pipe_config_compare(struct drm_device *dev,
8033 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008034 struct intel_crtc_config *pipe_config)
8035{
Daniel Vetter08a24032013-04-19 11:25:34 +02008036#define PIPE_CONF_CHECK_I(name) \
8037 if (current_config->name != pipe_config->name) { \
8038 DRM_ERROR("mismatch in " #name " " \
8039 "(expected %i, found %i)\n", \
8040 current_config->name, \
8041 pipe_config->name); \
8042 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008043 }
8044
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008045#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8046 if ((current_config->name ^ pipe_config->name) & (mask)) { \
8047 DRM_ERROR("mismatch in " #name " " \
8048 "(expected %i, found %i)\n", \
8049 current_config->name & (mask), \
8050 pipe_config->name & (mask)); \
8051 return false; \
8052 }
8053
Daniel Vettereccb1402013-05-22 00:50:22 +02008054 PIPE_CONF_CHECK_I(cpu_transcoder);
8055
Daniel Vetter08a24032013-04-19 11:25:34 +02008056 PIPE_CONF_CHECK_I(has_pch_encoder);
8057 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008058 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8059 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8060 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8061 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8062 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008063
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008064 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8065 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8066 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8067 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8068 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8069 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8070
8071 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8072 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8073 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8074 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8075 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8076 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8077
8078 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8079 DRM_MODE_FLAG_INTERLACE);
8080
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008081 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8082 DRM_MODE_FLAG_PHSYNC);
8083 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8084 DRM_MODE_FLAG_NHSYNC);
8085 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8086 DRM_MODE_FLAG_PVSYNC);
8087 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8088 DRM_MODE_FLAG_NVSYNC);
8089
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008090 PIPE_CONF_CHECK_I(requested_mode.hdisplay);
8091 PIPE_CONF_CHECK_I(requested_mode.vdisplay);
8092
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008093 PIPE_CONF_CHECK_I(gmch_pfit.control);
8094 /* pfit ratios are autocomputed by the hw on gen4+ */
8095 if (INTEL_INFO(dev)->gen < 4)
8096 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
8097 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
8098 PIPE_CONF_CHECK_I(pch_pfit.pos);
8099 PIPE_CONF_CHECK_I(pch_pfit.size);
8100
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008101 PIPE_CONF_CHECK_I(ips_enabled);
8102
Daniel Vetter08a24032013-04-19 11:25:34 +02008103#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008104#undef PIPE_CONF_CHECK_FLAGS
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008105
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008106 return true;
8107}
8108
Daniel Vetterb9805142012-08-31 17:37:33 +02008109void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008110intel_modeset_check_state(struct drm_device *dev)
8111{
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008112 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008113 struct intel_crtc *crtc;
8114 struct intel_encoder *encoder;
8115 struct intel_connector *connector;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008116 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008117
8118 list_for_each_entry(connector, &dev->mode_config.connector_list,
8119 base.head) {
8120 /* This also checks the encoder/connector hw state with the
8121 * ->get_hw_state callbacks. */
8122 intel_connector_check_state(connector);
8123
8124 WARN(&connector->new_encoder->base != connector->base.encoder,
8125 "connector's staged encoder doesn't match current encoder\n");
8126 }
8127
8128 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8129 base.head) {
8130 bool enabled = false;
8131 bool active = false;
8132 enum pipe pipe, tracked_pipe;
8133
8134 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8135 encoder->base.base.id,
8136 drm_get_encoder_name(&encoder->base));
8137
8138 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8139 "encoder's stage crtc doesn't match current crtc\n");
8140 WARN(encoder->connectors_active && !encoder->base.crtc,
8141 "encoder's active_connectors set, but no crtc\n");
8142
8143 list_for_each_entry(connector, &dev->mode_config.connector_list,
8144 base.head) {
8145 if (connector->base.encoder != &encoder->base)
8146 continue;
8147 enabled = true;
8148 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8149 active = true;
8150 }
8151 WARN(!!encoder->base.crtc != enabled,
8152 "encoder's enabled state mismatch "
8153 "(expected %i, found %i)\n",
8154 !!encoder->base.crtc, enabled);
8155 WARN(active && !encoder->base.crtc,
8156 "active encoder with no crtc\n");
8157
8158 WARN(encoder->connectors_active != active,
8159 "encoder's computed active state doesn't match tracked active state "
8160 "(expected %i, found %i)\n", active, encoder->connectors_active);
8161
8162 active = encoder->get_hw_state(encoder, &pipe);
8163 WARN(active != encoder->connectors_active,
8164 "encoder's hw state doesn't match sw tracking "
8165 "(expected %i, found %i)\n",
8166 encoder->connectors_active, active);
8167
8168 if (!encoder->base.crtc)
8169 continue;
8170
8171 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
8172 WARN(active && pipe != tracked_pipe,
8173 "active encoder's pipe doesn't match"
8174 "(expected %i, found %i)\n",
8175 tracked_pipe, pipe);
8176
8177 }
8178
8179 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8180 base.head) {
8181 bool enabled = false;
8182 bool active = false;
8183
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008184 memset(&pipe_config, 0, sizeof(pipe_config));
8185
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008186 DRM_DEBUG_KMS("[CRTC:%d]\n",
8187 crtc->base.base.id);
8188
8189 WARN(crtc->active && !crtc->base.enabled,
8190 "active crtc, but not enabled in sw tracking\n");
8191
8192 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8193 base.head) {
8194 if (encoder->base.crtc != &crtc->base)
8195 continue;
8196 enabled = true;
8197 if (encoder->connectors_active)
8198 active = true;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008199 if (encoder->get_config)
8200 encoder->get_config(encoder, &pipe_config);
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008201 }
8202 WARN(active != crtc->active,
8203 "crtc's computed active state doesn't match tracked active state "
8204 "(expected %i, found %i)\n", active, crtc->active);
8205 WARN(enabled != crtc->base.enabled,
8206 "crtc's computed enabled state doesn't match tracked enabled state "
8207 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
8208
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008209 active = dev_priv->display.get_pipe_config(crtc,
8210 &pipe_config);
8211 WARN(crtc->active != active,
8212 "crtc active state doesn't match with hw state "
8213 "(expected %i, found %i)\n", crtc->active, active);
8214
Daniel Vetterc0b03412013-05-28 12:05:54 +02008215 if (active &&
8216 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
8217 WARN(1, "pipe state doesn't match!\n");
8218 intel_dump_pipe_config(crtc, &pipe_config,
8219 "[hw state]");
8220 intel_dump_pipe_config(crtc, &crtc->config,
8221 "[sw state]");
8222 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008223 }
8224}
8225
Daniel Vetterf30da182013-04-11 20:22:50 +02008226static int __intel_set_mode(struct drm_crtc *crtc,
8227 struct drm_display_mode *mode,
8228 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02008229{
8230 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02008231 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008232 struct drm_display_mode *saved_mode, *saved_hwmode;
8233 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008234 struct intel_crtc *intel_crtc;
8235 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008236 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02008237
Tim Gardner3ac18232012-12-07 07:54:26 -07008238 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008239 if (!saved_mode)
8240 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07008241 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02008242
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008243 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02008244 &prepare_pipes, &disable_pipes);
8245
Tim Gardner3ac18232012-12-07 07:54:26 -07008246 *saved_hwmode = crtc->hwmode;
8247 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008248
Daniel Vetter25c5b262012-07-08 22:08:04 +02008249 /* Hack: Because we don't (yet) support global modeset on multiple
8250 * crtcs, we don't keep track of the new mode for more than one crtc.
8251 * Hence simply check whether any bit is set in modeset_pipes in all the
8252 * pieces of code that are not yet converted to deal with mutliple crtcs
8253 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008254 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008255 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008256 if (IS_ERR(pipe_config)) {
8257 ret = PTR_ERR(pipe_config);
8258 pipe_config = NULL;
8259
Tim Gardner3ac18232012-12-07 07:54:26 -07008260 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008261 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02008262 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
8263 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02008264 }
8265
Daniel Vetter460da9162013-03-27 00:44:51 +01008266 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
8267 intel_crtc_disable(&intel_crtc->base);
8268
Daniel Vetterea9d7582012-07-10 10:42:52 +02008269 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
8270 if (intel_crtc->base.enabled)
8271 dev_priv->display.crtc_disable(&intel_crtc->base);
8272 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008273
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02008274 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
8275 * to set it here already despite that we pass it down the callchain.
8276 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008277 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02008278 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008279 /* mode_set/enable/disable functions rely on a correct pipe
8280 * config. */
8281 to_intel_crtc(crtc)->config = *pipe_config;
8282 }
Daniel Vetter7758a112012-07-08 19:40:39 +02008283
Daniel Vetterea9d7582012-07-10 10:42:52 +02008284 /* Only after disabling all output pipelines that will be changed can we
8285 * update the the output configuration. */
8286 intel_modeset_update_state(dev, prepare_pipes);
8287
Daniel Vetter47fab732012-10-26 10:58:18 +02008288 if (dev_priv->display.modeset_global_resources)
8289 dev_priv->display.modeset_global_resources(dev);
8290
Daniel Vettera6778b32012-07-02 09:56:42 +02008291 /* Set up the DPLL and any encoders state that needs to adjust or depend
8292 * on the DPLL.
8293 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008294 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008295 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008296 x, y, fb);
8297 if (ret)
8298 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02008299 }
8300
8301 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008302 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
8303 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02008304
Daniel Vetter25c5b262012-07-08 22:08:04 +02008305 if (modeset_pipes) {
8306 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008307 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008308
Daniel Vetter25c5b262012-07-08 22:08:04 +02008309 /* Calculate and store various constants which
8310 * are later needed by vblank and swap-completion
8311 * timestamping. They are derived from true hwmode.
8312 */
8313 drm_calc_timestamping_constants(crtc);
8314 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008315
8316 /* FIXME: add subpixel order */
8317done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008318 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07008319 crtc->hwmode = *saved_hwmode;
8320 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008321 }
8322
Tim Gardner3ac18232012-12-07 07:54:26 -07008323out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008324 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07008325 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02008326 return ret;
8327}
8328
Daniel Vetterf30da182013-04-11 20:22:50 +02008329int intel_set_mode(struct drm_crtc *crtc,
8330 struct drm_display_mode *mode,
8331 int x, int y, struct drm_framebuffer *fb)
8332{
8333 int ret;
8334
8335 ret = __intel_set_mode(crtc, mode, x, y, fb);
8336
8337 if (ret == 0)
8338 intel_modeset_check_state(crtc->dev);
8339
8340 return ret;
8341}
8342
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008343void intel_crtc_restore_mode(struct drm_crtc *crtc)
8344{
8345 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
8346}
8347
Daniel Vetter25c5b262012-07-08 22:08:04 +02008348#undef for_each_intel_crtc_masked
8349
Daniel Vetterd9e55602012-07-04 22:16:09 +02008350static void intel_set_config_free(struct intel_set_config *config)
8351{
8352 if (!config)
8353 return;
8354
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008355 kfree(config->save_connector_encoders);
8356 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02008357 kfree(config);
8358}
8359
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008360static int intel_set_config_save_state(struct drm_device *dev,
8361 struct intel_set_config *config)
8362{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008363 struct drm_encoder *encoder;
8364 struct drm_connector *connector;
8365 int count;
8366
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008367 config->save_encoder_crtcs =
8368 kcalloc(dev->mode_config.num_encoder,
8369 sizeof(struct drm_crtc *), GFP_KERNEL);
8370 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008371 return -ENOMEM;
8372
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008373 config->save_connector_encoders =
8374 kcalloc(dev->mode_config.num_connector,
8375 sizeof(struct drm_encoder *), GFP_KERNEL);
8376 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008377 return -ENOMEM;
8378
8379 /* Copy data. Note that driver private data is not affected.
8380 * Should anything bad happen only the expected state is
8381 * restored, not the drivers personal bookkeeping.
8382 */
8383 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008384 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008385 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008386 }
8387
8388 count = 0;
8389 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008390 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008391 }
8392
8393 return 0;
8394}
8395
8396static void intel_set_config_restore_state(struct drm_device *dev,
8397 struct intel_set_config *config)
8398{
Daniel Vetter9a935852012-07-05 22:34:27 +02008399 struct intel_encoder *encoder;
8400 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008401 int count;
8402
8403 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008404 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8405 encoder->new_crtc =
8406 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008407 }
8408
8409 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008410 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
8411 connector->new_encoder =
8412 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008413 }
8414}
8415
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008416static void
8417intel_set_config_compute_mode_changes(struct drm_mode_set *set,
8418 struct intel_set_config *config)
8419{
8420
8421 /* We should be able to check here if the fb has the same properties
8422 * and then just flip_or_move it */
8423 if (set->crtc->fb != set->fb) {
8424 /* If we have no fb then treat it as a full mode set */
8425 if (set->crtc->fb == NULL) {
8426 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
8427 config->mode_changed = true;
8428 } else if (set->fb == NULL) {
8429 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01008430 } else if (set->fb->pixel_format !=
8431 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008432 config->mode_changed = true;
8433 } else
8434 config->fb_changed = true;
8435 }
8436
Daniel Vetter835c5872012-07-10 18:11:08 +02008437 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008438 config->fb_changed = true;
8439
8440 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
8441 DRM_DEBUG_KMS("modes are different, full mode set\n");
8442 drm_mode_debug_printmodeline(&set->crtc->mode);
8443 drm_mode_debug_printmodeline(set->mode);
8444 config->mode_changed = true;
8445 }
8446}
8447
Daniel Vetter2e431052012-07-04 22:42:15 +02008448static int
Daniel Vetter9a935852012-07-05 22:34:27 +02008449intel_modeset_stage_output_state(struct drm_device *dev,
8450 struct drm_mode_set *set,
8451 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02008452{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008453 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008454 struct intel_connector *connector;
8455 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02008456 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02008457
Damien Lespiau9abdda72013-02-13 13:29:23 +00008458 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02008459 * of connectors. For paranoia, double-check this. */
8460 WARN_ON(!set->fb && (set->num_connectors != 0));
8461 WARN_ON(set->fb && (set->num_connectors == 0));
8462
Daniel Vetter50f56112012-07-02 09:35:43 +02008463 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008464 list_for_each_entry(connector, &dev->mode_config.connector_list,
8465 base.head) {
8466 /* Otherwise traverse passed in connector list and get encoders
8467 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008468 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008469 if (set->connectors[ro] == &connector->base) {
8470 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02008471 break;
8472 }
8473 }
8474
Daniel Vetter9a935852012-07-05 22:34:27 +02008475 /* If we disable the crtc, disable all its connectors. Also, if
8476 * the connector is on the changing crtc but not on the new
8477 * connector list, disable it. */
8478 if ((!set->fb || ro == set->num_connectors) &&
8479 connector->base.encoder &&
8480 connector->base.encoder->crtc == set->crtc) {
8481 connector->new_encoder = NULL;
8482
8483 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
8484 connector->base.base.id,
8485 drm_get_connector_name(&connector->base));
8486 }
8487
8488
8489 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008490 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008491 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008492 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008493 }
8494 /* connector->new_encoder is now updated for all connectors. */
8495
8496 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008497 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008498 list_for_each_entry(connector, &dev->mode_config.connector_list,
8499 base.head) {
8500 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02008501 continue;
8502
Daniel Vetter9a935852012-07-05 22:34:27 +02008503 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008504
8505 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008506 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008507 new_crtc = set->crtc;
8508 }
8509
8510 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008511 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8512 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008513 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008514 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008515 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8516
8517 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8518 connector->base.base.id,
8519 drm_get_connector_name(&connector->base),
8520 new_crtc->base.id);
8521 }
8522
8523 /* Check for any encoders that needs to be disabled. */
8524 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8525 base.head) {
8526 list_for_each_entry(connector,
8527 &dev->mode_config.connector_list,
8528 base.head) {
8529 if (connector->new_encoder == encoder) {
8530 WARN_ON(!connector->new_encoder->new_crtc);
8531
8532 goto next_encoder;
8533 }
8534 }
8535 encoder->new_crtc = NULL;
8536next_encoder:
8537 /* Only now check for crtc changes so we don't miss encoders
8538 * that will be disabled. */
8539 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008540 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008541 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008542 }
8543 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008544 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008545
Daniel Vetter2e431052012-07-04 22:42:15 +02008546 return 0;
8547}
8548
8549static int intel_crtc_set_config(struct drm_mode_set *set)
8550{
8551 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008552 struct drm_mode_set save_set;
8553 struct intel_set_config *config;
8554 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008555
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008556 BUG_ON(!set);
8557 BUG_ON(!set->crtc);
8558 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008559
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01008560 /* Enforce sane interface api - has been abused by the fb helper. */
8561 BUG_ON(!set->mode && set->fb);
8562 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02008563
Daniel Vetter2e431052012-07-04 22:42:15 +02008564 if (set->fb) {
8565 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8566 set->crtc->base.id, set->fb->base.id,
8567 (int)set->num_connectors, set->x, set->y);
8568 } else {
8569 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008570 }
8571
8572 dev = set->crtc->dev;
8573
8574 ret = -ENOMEM;
8575 config = kzalloc(sizeof(*config), GFP_KERNEL);
8576 if (!config)
8577 goto out_config;
8578
8579 ret = intel_set_config_save_state(dev, config);
8580 if (ret)
8581 goto out_config;
8582
8583 save_set.crtc = set->crtc;
8584 save_set.mode = &set->crtc->mode;
8585 save_set.x = set->crtc->x;
8586 save_set.y = set->crtc->y;
8587 save_set.fb = set->crtc->fb;
8588
8589 /* Compute whether we need a full modeset, only an fb base update or no
8590 * change at all. In the future we might also check whether only the
8591 * mode changed, e.g. for LVDS where we only change the panel fitter in
8592 * such cases. */
8593 intel_set_config_compute_mode_changes(set, config);
8594
Daniel Vetter9a935852012-07-05 22:34:27 +02008595 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008596 if (ret)
8597 goto fail;
8598
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008599 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008600 ret = intel_set_mode(set->crtc, set->mode,
8601 set->x, set->y, set->fb);
8602 if (ret) {
8603 DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
8604 set->crtc->base.id, ret);
Daniel Vetter87f1faa62012-07-05 23:36:17 +02008605 goto fail;
8606 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008607 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02008608 intel_crtc_wait_for_pending_flips(set->crtc);
8609
Daniel Vetter4f660f42012-07-02 09:47:37 +02008610 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008611 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008612 }
8613
Daniel Vetterd9e55602012-07-04 22:16:09 +02008614 intel_set_config_free(config);
8615
Daniel Vetter50f56112012-07-02 09:35:43 +02008616 return 0;
8617
8618fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008619 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008620
8621 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008622 if (config->mode_changed &&
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008623 intel_set_mode(save_set.crtc, save_set.mode,
8624 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02008625 DRM_ERROR("failed to restore config after modeset failure\n");
8626
Daniel Vetterd9e55602012-07-04 22:16:09 +02008627out_config:
8628 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008629 return ret;
8630}
8631
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008632static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008633 .cursor_set = intel_crtc_cursor_set,
8634 .cursor_move = intel_crtc_cursor_move,
8635 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008636 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008637 .destroy = intel_crtc_destroy,
8638 .page_flip = intel_crtc_page_flip,
8639};
8640
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008641static void intel_cpu_pll_init(struct drm_device *dev)
8642{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008643 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008644 intel_ddi_pll_init(dev);
8645}
8646
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008647static void intel_pch_pll_init(struct drm_device *dev)
8648{
8649 drm_i915_private_t *dev_priv = dev->dev_private;
8650 int i;
8651
8652 if (dev_priv->num_pch_pll == 0) {
8653 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
8654 return;
8655 }
8656
8657 for (i = 0; i < dev_priv->num_pch_pll; i++) {
8658 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
8659 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
8660 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
8661 }
8662}
8663
Hannes Ederb358d0a2008-12-18 21:18:47 +01008664static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008665{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008666 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008667 struct intel_crtc *intel_crtc;
8668 int i;
8669
8670 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8671 if (intel_crtc == NULL)
8672 return;
8673
8674 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8675
8676 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008677 for (i = 0; i < 256; i++) {
8678 intel_crtc->lut_r[i] = i;
8679 intel_crtc->lut_g[i] = i;
8680 intel_crtc->lut_b[i] = i;
8681 }
8682
Jesse Barnes80824002009-09-10 15:28:06 -07008683 /* Swap pipes & planes for FBC on pre-965 */
8684 intel_crtc->pipe = pipe;
8685 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008686 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008687 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008688 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008689 }
8690
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008691 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8692 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8693 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8694 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8695
Jesse Barnes79e53942008-11-07 14:24:08 -08008696 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008697}
8698
Carl Worth08d7b3d2009-04-29 14:43:54 -07008699int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008700 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008701{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008702 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008703 struct drm_mode_object *drmmode_obj;
8704 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008705
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008706 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8707 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008708
Daniel Vetterc05422d2009-08-11 16:05:30 +02008709 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8710 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008711
Daniel Vetterc05422d2009-08-11 16:05:30 +02008712 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008713 DRM_ERROR("no such CRTC id\n");
8714 return -EINVAL;
8715 }
8716
Daniel Vetterc05422d2009-08-11 16:05:30 +02008717 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8718 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008719
Daniel Vetterc05422d2009-08-11 16:05:30 +02008720 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008721}
8722
Daniel Vetter66a92782012-07-12 20:08:18 +02008723static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008724{
Daniel Vetter66a92782012-07-12 20:08:18 +02008725 struct drm_device *dev = encoder->base.dev;
8726 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008727 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008728 int entry = 0;
8729
Daniel Vetter66a92782012-07-12 20:08:18 +02008730 list_for_each_entry(source_encoder,
8731 &dev->mode_config.encoder_list, base.head) {
8732
8733 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008734 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008735
8736 /* Intel hw has only one MUX where enocoders could be cloned. */
8737 if (encoder->cloneable && source_encoder->cloneable)
8738 index_mask |= (1 << entry);
8739
Jesse Barnes79e53942008-11-07 14:24:08 -08008740 entry++;
8741 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008742
Jesse Barnes79e53942008-11-07 14:24:08 -08008743 return index_mask;
8744}
8745
Chris Wilson4d302442010-12-14 19:21:29 +00008746static bool has_edp_a(struct drm_device *dev)
8747{
8748 struct drm_i915_private *dev_priv = dev->dev_private;
8749
8750 if (!IS_MOBILE(dev))
8751 return false;
8752
8753 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8754 return false;
8755
8756 if (IS_GEN5(dev) &&
8757 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8758 return false;
8759
8760 return true;
8761}
8762
Jesse Barnes79e53942008-11-07 14:24:08 -08008763static void intel_setup_outputs(struct drm_device *dev)
8764{
Eric Anholt725e30a2009-01-22 13:01:02 -08008765 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008766 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008767 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008768 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008769
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008770 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008771 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8772 /* disable the panel fitter on everything but LVDS */
8773 I915_WRITE(PFIT_CONTROL, 0);
8774 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008775
Paulo Zanonic40c0f52013-04-12 18:16:53 -03008776 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008777 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008778
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008779 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008780 int found;
8781
8782 /* Haswell uses DDI functions to detect digital outputs */
8783 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8784 /* DDI A only supports eDP */
8785 if (found)
8786 intel_ddi_init(dev, PORT_A);
8787
8788 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8789 * register */
8790 found = I915_READ(SFUSE_STRAP);
8791
8792 if (found & SFUSE_STRAP_DDIB_DETECTED)
8793 intel_ddi_init(dev, PORT_B);
8794 if (found & SFUSE_STRAP_DDIC_DETECTED)
8795 intel_ddi_init(dev, PORT_C);
8796 if (found & SFUSE_STRAP_DDID_DETECTED)
8797 intel_ddi_init(dev, PORT_D);
8798 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008799 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02008800 dpd_is_edp = intel_dpd_is_edp(dev);
8801
8802 if (has_edp_a(dev))
8803 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008804
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008805 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008806 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008807 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008808 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008809 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008810 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008811 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008812 }
8813
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008814 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008815 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008816
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008817 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008818 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008819
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008820 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008821 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008822
Daniel Vetter270b3042012-10-27 15:52:05 +02008823 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008824 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008825 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05308826 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008827 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
8828 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +05308829
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008830 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03008831 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
8832 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008833 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
8834 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008835 }
Zhenyu Wang103a1962009-11-27 11:44:36 +08008836 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008837 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008838
Paulo Zanonie2debe92013-02-18 19:00:27 -03008839 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008840 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008841 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008842 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8843 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008844 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008845 }
Ma Ling27185ae2009-08-24 13:50:23 +08008846
Imre Deake7281ea2013-05-08 13:14:08 +03008847 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008848 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08008849 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008850
8851 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008852
Paulo Zanonie2debe92013-02-18 19:00:27 -03008853 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008854 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008855 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008856 }
Ma Ling27185ae2009-08-24 13:50:23 +08008857
Paulo Zanonie2debe92013-02-18 19:00:27 -03008858 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008859
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008860 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8861 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008862 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008863 }
Imre Deake7281ea2013-05-08 13:14:08 +03008864 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008865 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08008866 }
Ma Ling27185ae2009-08-24 13:50:23 +08008867
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008868 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03008869 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008870 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07008871 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008872 intel_dvo_init(dev);
8873
Zhenyu Wang103a1962009-11-27 11:44:36 +08008874 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008875 intel_tv_init(dev);
8876
Chris Wilson4ef69c72010-09-09 15:14:28 +01008877 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8878 encoder->base.possible_crtcs = encoder->crtc_mask;
8879 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008880 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008881 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008882
Paulo Zanonidde86e22012-12-01 12:04:25 -02008883 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02008884
8885 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008886}
8887
8888static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8889{
8890 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008891
8892 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008893 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008894
8895 kfree(intel_fb);
8896}
8897
8898static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008899 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008900 unsigned int *handle)
8901{
8902 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008903 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008904
Chris Wilson05394f32010-11-08 19:18:58 +00008905 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008906}
8907
8908static const struct drm_framebuffer_funcs intel_fb_funcs = {
8909 .destroy = intel_user_framebuffer_destroy,
8910 .create_handle = intel_user_framebuffer_create_handle,
8911};
8912
Dave Airlie38651672010-03-30 05:34:13 +00008913int intel_framebuffer_init(struct drm_device *dev,
8914 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008915 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00008916 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08008917{
Jesse Barnes79e53942008-11-07 14:24:08 -08008918 int ret;
8919
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008920 if (obj->tiling_mode == I915_TILING_Y) {
8921 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01008922 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008923 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008924
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008925 if (mode_cmd->pitches[0] & 63) {
8926 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
8927 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01008928 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008929 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008930
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008931 /* FIXME <= Gen4 stride limits are bit unclear */
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008932 if (mode_cmd->pitches[0] > 32768) {
8933 DRM_DEBUG("pitch (%d) must be at less than 32768\n",
8934 mode_cmd->pitches[0]);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008935 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008936 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008937
8938 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008939 mode_cmd->pitches[0] != obj->stride) {
8940 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
8941 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008942 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008943 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008944
Ville Syrjälä57779d02012-10-31 17:50:14 +02008945 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008946 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02008947 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008948 case DRM_FORMAT_RGB565:
8949 case DRM_FORMAT_XRGB8888:
8950 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008951 break;
8952 case DRM_FORMAT_XRGB1555:
8953 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008954 if (INTEL_INFO(dev)->gen > 3) {
8955 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008956 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008957 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02008958 break;
8959 case DRM_FORMAT_XBGR8888:
8960 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008961 case DRM_FORMAT_XRGB2101010:
8962 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008963 case DRM_FORMAT_XBGR2101010:
8964 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008965 if (INTEL_INFO(dev)->gen < 4) {
8966 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008967 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008968 }
Jesse Barnesb5626742011-06-24 12:19:27 -07008969 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02008970 case DRM_FORMAT_YUYV:
8971 case DRM_FORMAT_UYVY:
8972 case DRM_FORMAT_YVYU:
8973 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008974 if (INTEL_INFO(dev)->gen < 5) {
8975 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008976 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008977 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008978 break;
8979 default:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008980 DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01008981 return -EINVAL;
8982 }
8983
Ville Syrjälä90f9a332012-10-31 17:50:19 +02008984 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
8985 if (mode_cmd->offsets[0] != 0)
8986 return -EINVAL;
8987
Daniel Vetterc7d73f62012-12-13 23:38:38 +01008988 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
8989 intel_fb->obj = obj;
8990
Jesse Barnes79e53942008-11-07 14:24:08 -08008991 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
8992 if (ret) {
8993 DRM_ERROR("framebuffer init failed %d\n", ret);
8994 return ret;
8995 }
8996
Jesse Barnes79e53942008-11-07 14:24:08 -08008997 return 0;
8998}
8999
Jesse Barnes79e53942008-11-07 14:24:08 -08009000static struct drm_framebuffer *
9001intel_user_framebuffer_create(struct drm_device *dev,
9002 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009003 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08009004{
Chris Wilson05394f32010-11-08 19:18:58 +00009005 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009006
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009007 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
9008 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00009009 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01009010 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08009011
Chris Wilsond2dff872011-04-19 08:36:26 +01009012 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08009013}
9014
Jesse Barnes79e53942008-11-07 14:24:08 -08009015static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009016 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00009017 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08009018};
9019
Jesse Barnese70236a2009-09-21 10:42:27 -07009020/* Set up chip specific display functions */
9021static void intel_init_display(struct drm_device *dev)
9022{
9023 struct drm_i915_private *dev_priv = dev->dev_private;
9024
Daniel Vetteree9300b2013-06-03 22:40:22 +02009025 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
9026 dev_priv->display.find_dpll = g4x_find_best_dpll;
9027 else if (IS_VALLEYVIEW(dev))
9028 dev_priv->display.find_dpll = vlv_find_best_dpll;
9029 else if (IS_PINEVIEW(dev))
9030 dev_priv->display.find_dpll = pnv_find_best_dpll;
9031 else
9032 dev_priv->display.find_dpll = i9xx_find_best_dpll;
9033
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009034 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009035 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009036 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02009037 dev_priv->display.crtc_enable = haswell_crtc_enable;
9038 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009039 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009040 dev_priv->display.update_plane = ironlake_update_plane;
9041 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009042 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009043 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009044 dev_priv->display.crtc_enable = ironlake_crtc_enable;
9045 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009046 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009047 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -07009048 } else if (IS_VALLEYVIEW(dev)) {
9049 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
9050 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
9051 dev_priv->display.crtc_enable = valleyview_crtc_enable;
9052 dev_priv->display.crtc_disable = i9xx_crtc_disable;
9053 dev_priv->display.off = i9xx_crtc_off;
9054 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009055 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009056 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009057 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009058 dev_priv->display.crtc_enable = i9xx_crtc_enable;
9059 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009060 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009061 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009062 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009063
Jesse Barnese70236a2009-09-21 10:42:27 -07009064 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07009065 if (IS_VALLEYVIEW(dev))
9066 dev_priv->display.get_display_clock_speed =
9067 valleyview_get_display_clock_speed;
9068 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07009069 dev_priv->display.get_display_clock_speed =
9070 i945_get_display_clock_speed;
9071 else if (IS_I915G(dev))
9072 dev_priv->display.get_display_clock_speed =
9073 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009074 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009075 dev_priv->display.get_display_clock_speed =
9076 i9xx_misc_get_display_clock_speed;
9077 else if (IS_I915GM(dev))
9078 dev_priv->display.get_display_clock_speed =
9079 i915gm_get_display_clock_speed;
9080 else if (IS_I865G(dev))
9081 dev_priv->display.get_display_clock_speed =
9082 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02009083 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009084 dev_priv->display.get_display_clock_speed =
9085 i855_get_display_clock_speed;
9086 else /* 852, 830 */
9087 dev_priv->display.get_display_clock_speed =
9088 i830_get_display_clock_speed;
9089
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009090 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01009091 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009092 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009093 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08009094 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009095 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009096 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07009097 } else if (IS_IVYBRIDGE(dev)) {
9098 /* FIXME: detect B0+ stepping and use auto training */
9099 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009100 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02009101 dev_priv->display.modeset_global_resources =
9102 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03009103 } else if (IS_HASWELL(dev)) {
9104 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08009105 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02009106 dev_priv->display.modeset_global_resources =
9107 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02009108 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07009109 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08009110 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07009111 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009112
9113 /* Default just returns -ENODEV to indicate unsupported */
9114 dev_priv->display.queue_flip = intel_default_queue_flip;
9115
9116 switch (INTEL_INFO(dev)->gen) {
9117 case 2:
9118 dev_priv->display.queue_flip = intel_gen2_queue_flip;
9119 break;
9120
9121 case 3:
9122 dev_priv->display.queue_flip = intel_gen3_queue_flip;
9123 break;
9124
9125 case 4:
9126 case 5:
9127 dev_priv->display.queue_flip = intel_gen4_queue_flip;
9128 break;
9129
9130 case 6:
9131 dev_priv->display.queue_flip = intel_gen6_queue_flip;
9132 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009133 case 7:
9134 dev_priv->display.queue_flip = intel_gen7_queue_flip;
9135 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009136 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009137}
9138
Jesse Barnesb690e962010-07-19 13:53:12 -07009139/*
9140 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
9141 * resume, or other times. This quirk makes sure that's the case for
9142 * affected systems.
9143 */
Akshay Joshi0206e352011-08-16 15:34:10 -04009144static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07009145{
9146 struct drm_i915_private *dev_priv = dev->dev_private;
9147
9148 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009149 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009150}
9151
Keith Packard435793d2011-07-12 14:56:22 -07009152/*
9153 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
9154 */
9155static void quirk_ssc_force_disable(struct drm_device *dev)
9156{
9157 struct drm_i915_private *dev_priv = dev->dev_private;
9158 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009159 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07009160}
9161
Carsten Emde4dca20e2012-03-15 15:56:26 +01009162/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01009163 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
9164 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01009165 */
9166static void quirk_invert_brightness(struct drm_device *dev)
9167{
9168 struct drm_i915_private *dev_priv = dev->dev_private;
9169 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009170 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009171}
9172
9173struct intel_quirk {
9174 int device;
9175 int subsystem_vendor;
9176 int subsystem_device;
9177 void (*hook)(struct drm_device *dev);
9178};
9179
Egbert Eich5f85f172012-10-14 15:46:38 +02009180/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
9181struct intel_dmi_quirk {
9182 void (*hook)(struct drm_device *dev);
9183 const struct dmi_system_id (*dmi_id_list)[];
9184};
9185
9186static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
9187{
9188 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
9189 return 1;
9190}
9191
9192static const struct intel_dmi_quirk intel_dmi_quirks[] = {
9193 {
9194 .dmi_id_list = &(const struct dmi_system_id[]) {
9195 {
9196 .callback = intel_dmi_reverse_brightness,
9197 .ident = "NCR Corporation",
9198 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
9199 DMI_MATCH(DMI_PRODUCT_NAME, ""),
9200 },
9201 },
9202 { } /* terminating entry */
9203 },
9204 .hook = quirk_invert_brightness,
9205 },
9206};
9207
Ben Widawskyc43b5632012-04-16 14:07:40 -07009208static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07009209 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04009210 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07009211
Jesse Barnesb690e962010-07-19 13:53:12 -07009212 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
9213 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
9214
Jesse Barnesb690e962010-07-19 13:53:12 -07009215 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
9216 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
9217
Daniel Vetterccd0d362012-10-10 23:13:59 +02009218 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07009219 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02009220 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07009221
9222 /* Lenovo U160 cannot use SSC on LVDS */
9223 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02009224
9225 /* Sony Vaio Y cannot use SSC on LVDS */
9226 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01009227
9228 /* Acer Aspire 5734Z must invert backlight brightness */
9229 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +02009230
9231 /* Acer/eMachines G725 */
9232 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +02009233
9234 /* Acer/eMachines e725 */
9235 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +02009236
9237 /* Acer/Packard Bell NCL20 */
9238 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +01009239
9240 /* Acer Aspire 4736Z */
9241 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07009242};
9243
9244static void intel_init_quirks(struct drm_device *dev)
9245{
9246 struct pci_dev *d = dev->pdev;
9247 int i;
9248
9249 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
9250 struct intel_quirk *q = &intel_quirks[i];
9251
9252 if (d->device == q->device &&
9253 (d->subsystem_vendor == q->subsystem_vendor ||
9254 q->subsystem_vendor == PCI_ANY_ID) &&
9255 (d->subsystem_device == q->subsystem_device ||
9256 q->subsystem_device == PCI_ANY_ID))
9257 q->hook(dev);
9258 }
Egbert Eich5f85f172012-10-14 15:46:38 +02009259 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
9260 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
9261 intel_dmi_quirks[i].hook(dev);
9262 }
Jesse Barnesb690e962010-07-19 13:53:12 -07009263}
9264
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009265/* Disable the VGA plane that we never use */
9266static void i915_disable_vga(struct drm_device *dev)
9267{
9268 struct drm_i915_private *dev_priv = dev->dev_private;
9269 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009270 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009271
9272 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07009273 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009274 sr1 = inb(VGA_SR_DATA);
9275 outb(sr1 | 1<<5, VGA_SR_DATA);
9276 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
9277 udelay(300);
9278
9279 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9280 POSTING_READ(vga_reg);
9281}
9282
Daniel Vetterf8175862012-04-10 15:50:11 +02009283void intel_modeset_init_hw(struct drm_device *dev)
9284{
Paulo Zanonifa42e232013-01-25 16:59:11 -02009285 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -03009286
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03009287 intel_prepare_ddi(dev);
9288
Daniel Vetterf8175862012-04-10 15:50:11 +02009289 intel_init_clock_gating(dev);
9290
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009291 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009292 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009293 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02009294}
9295
Imre Deak7d708ee2013-04-17 14:04:50 +03009296void intel_modeset_suspend_hw(struct drm_device *dev)
9297{
9298 intel_suspend_hw(dev);
9299}
9300
Jesse Barnes79e53942008-11-07 14:24:08 -08009301void intel_modeset_init(struct drm_device *dev)
9302{
Jesse Barnes652c3932009-08-17 13:31:43 -07009303 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009304 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009305
9306 drm_mode_config_init(dev);
9307
9308 dev->mode_config.min_width = 0;
9309 dev->mode_config.min_height = 0;
9310
Dave Airlie019d96c2011-09-29 16:20:42 +01009311 dev->mode_config.preferred_depth = 24;
9312 dev->mode_config.prefer_shadow = 1;
9313
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02009314 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08009315
Jesse Barnesb690e962010-07-19 13:53:12 -07009316 intel_init_quirks(dev);
9317
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009318 intel_init_pm(dev);
9319
Ben Widawskye3c74752013-04-05 13:12:39 -07009320 if (INTEL_INFO(dev)->num_pipes == 0)
9321 return;
9322
Jesse Barnese70236a2009-09-21 10:42:27 -07009323 intel_init_display(dev);
9324
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009325 if (IS_GEN2(dev)) {
9326 dev->mode_config.max_width = 2048;
9327 dev->mode_config.max_height = 2048;
9328 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07009329 dev->mode_config.max_width = 4096;
9330 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08009331 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009332 dev->mode_config.max_width = 8192;
9333 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08009334 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -08009335 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009336
Zhao Yakui28c97732009-10-09 11:39:41 +08009337 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009338 INTEL_INFO(dev)->num_pipes,
9339 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08009340
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009341 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009342 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009343 for (j = 0; j < dev_priv->num_plane; j++) {
9344 ret = intel_plane_init(dev, i, j);
9345 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +03009346 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
9347 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009348 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009349 }
9350
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009351 intel_cpu_pll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009352 intel_pch_pll_init(dev);
9353
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009354 /* Just disable it once at startup */
9355 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009356 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00009357
9358 /* Just in case the BIOS is doing something questionable. */
9359 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009360}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009361
Daniel Vetter24929352012-07-02 20:28:59 +02009362static void
9363intel_connector_break_all_links(struct intel_connector *connector)
9364{
9365 connector->base.dpms = DRM_MODE_DPMS_OFF;
9366 connector->base.encoder = NULL;
9367 connector->encoder->connectors_active = false;
9368 connector->encoder->base.crtc = NULL;
9369}
9370
Daniel Vetter7fad7982012-07-04 17:51:47 +02009371static void intel_enable_pipe_a(struct drm_device *dev)
9372{
9373 struct intel_connector *connector;
9374 struct drm_connector *crt = NULL;
9375 struct intel_load_detect_pipe load_detect_temp;
9376
9377 /* We can't just switch on the pipe A, we need to set things up with a
9378 * proper mode and output configuration. As a gross hack, enable pipe A
9379 * by enabling the load detect pipe once. */
9380 list_for_each_entry(connector,
9381 &dev->mode_config.connector_list,
9382 base.head) {
9383 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
9384 crt = &connector->base;
9385 break;
9386 }
9387 }
9388
9389 if (!crt)
9390 return;
9391
9392 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
9393 intel_release_load_detect_pipe(crt, &load_detect_temp);
9394
9395
9396}
9397
Daniel Vetterfa555832012-10-10 23:14:00 +02009398static bool
9399intel_check_plane_mapping(struct intel_crtc *crtc)
9400{
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009401 struct drm_device *dev = crtc->base.dev;
9402 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009403 u32 reg, val;
9404
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009405 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +02009406 return true;
9407
9408 reg = DSPCNTR(!crtc->plane);
9409 val = I915_READ(reg);
9410
9411 if ((val & DISPLAY_PLANE_ENABLE) &&
9412 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
9413 return false;
9414
9415 return true;
9416}
9417
Daniel Vetter24929352012-07-02 20:28:59 +02009418static void intel_sanitize_crtc(struct intel_crtc *crtc)
9419{
9420 struct drm_device *dev = crtc->base.dev;
9421 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009422 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02009423
Daniel Vetter24929352012-07-02 20:28:59 +02009424 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +02009425 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02009426 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
9427
9428 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02009429 * disable the crtc (and hence change the state) if it is wrong. Note
9430 * that gen4+ has a fixed plane -> pipe mapping. */
9431 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02009432 struct intel_connector *connector;
9433 bool plane;
9434
Daniel Vetter24929352012-07-02 20:28:59 +02009435 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
9436 crtc->base.base.id);
9437
9438 /* Pipe has the wrong plane attached and the plane is active.
9439 * Temporarily change the plane mapping and disable everything
9440 * ... */
9441 plane = crtc->plane;
9442 crtc->plane = !plane;
9443 dev_priv->display.crtc_disable(&crtc->base);
9444 crtc->plane = plane;
9445
9446 /* ... and break all links. */
9447 list_for_each_entry(connector, &dev->mode_config.connector_list,
9448 base.head) {
9449 if (connector->encoder->base.crtc != &crtc->base)
9450 continue;
9451
9452 intel_connector_break_all_links(connector);
9453 }
9454
9455 WARN_ON(crtc->active);
9456 crtc->base.enabled = false;
9457 }
Daniel Vetter24929352012-07-02 20:28:59 +02009458
Daniel Vetter7fad7982012-07-04 17:51:47 +02009459 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
9460 crtc->pipe == PIPE_A && !crtc->active) {
9461 /* BIOS forgot to enable pipe A, this mostly happens after
9462 * resume. Force-enable the pipe to fix this, the update_dpms
9463 * call below we restore the pipe to the right state, but leave
9464 * the required bits on. */
9465 intel_enable_pipe_a(dev);
9466 }
9467
Daniel Vetter24929352012-07-02 20:28:59 +02009468 /* Adjust the state of the output pipe according to whether we
9469 * have active connectors/encoders. */
9470 intel_crtc_update_dpms(&crtc->base);
9471
9472 if (crtc->active != crtc->base.enabled) {
9473 struct intel_encoder *encoder;
9474
9475 /* This can happen either due to bugs in the get_hw_state
9476 * functions or because the pipe is force-enabled due to the
9477 * pipe A quirk. */
9478 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
9479 crtc->base.base.id,
9480 crtc->base.enabled ? "enabled" : "disabled",
9481 crtc->active ? "enabled" : "disabled");
9482
9483 crtc->base.enabled = crtc->active;
9484
9485 /* Because we only establish the connector -> encoder ->
9486 * crtc links if something is active, this means the
9487 * crtc is now deactivated. Break the links. connector
9488 * -> encoder links are only establish when things are
9489 * actually up, hence no need to break them. */
9490 WARN_ON(crtc->active);
9491
9492 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
9493 WARN_ON(encoder->connectors_active);
9494 encoder->base.crtc = NULL;
9495 }
9496 }
9497}
9498
9499static void intel_sanitize_encoder(struct intel_encoder *encoder)
9500{
9501 struct intel_connector *connector;
9502 struct drm_device *dev = encoder->base.dev;
9503
9504 /* We need to check both for a crtc link (meaning that the
9505 * encoder is active and trying to read from a pipe) and the
9506 * pipe itself being active. */
9507 bool has_active_crtc = encoder->base.crtc &&
9508 to_intel_crtc(encoder->base.crtc)->active;
9509
9510 if (encoder->connectors_active && !has_active_crtc) {
9511 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
9512 encoder->base.base.id,
9513 drm_get_encoder_name(&encoder->base));
9514
9515 /* Connector is active, but has no active pipe. This is
9516 * fallout from our resume register restoring. Disable
9517 * the encoder manually again. */
9518 if (encoder->base.crtc) {
9519 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
9520 encoder->base.base.id,
9521 drm_get_encoder_name(&encoder->base));
9522 encoder->disable(encoder);
9523 }
9524
9525 /* Inconsistent output/port/pipe state happens presumably due to
9526 * a bug in one of the get_hw_state functions. Or someplace else
9527 * in our code, like the register restore mess on resume. Clamp
9528 * things to off as a safer default. */
9529 list_for_each_entry(connector,
9530 &dev->mode_config.connector_list,
9531 base.head) {
9532 if (connector->encoder != encoder)
9533 continue;
9534
9535 intel_connector_break_all_links(connector);
9536 }
9537 }
9538 /* Enabled encoders without active connectors will be fixed in
9539 * the crtc fixup. */
9540}
9541
Daniel Vetter44cec742013-01-25 17:53:21 +01009542void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009543{
9544 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009545 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009546
9547 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
9548 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +02009549 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009550 }
9551}
9552
Daniel Vetter24929352012-07-02 20:28:59 +02009553/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
9554 * and i915 state tracking structures. */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009555void intel_modeset_setup_hw_state(struct drm_device *dev,
9556 bool force_restore)
Daniel Vetter24929352012-07-02 20:28:59 +02009557{
9558 struct drm_i915_private *dev_priv = dev->dev_private;
9559 enum pipe pipe;
Jesse Barnesb5644d02013-03-26 13:25:27 -07009560 struct drm_plane *plane;
Daniel Vetter24929352012-07-02 20:28:59 +02009561 struct intel_crtc *crtc;
9562 struct intel_encoder *encoder;
9563 struct intel_connector *connector;
9564
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009565 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9566 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01009567 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +02009568
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009569 crtc->active = dev_priv->display.get_pipe_config(crtc,
9570 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009571
9572 crtc->base.enabled = crtc->active;
9573
9574 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9575 crtc->base.base.id,
9576 crtc->active ? "enabled" : "disabled");
9577 }
9578
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009579 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009580 intel_ddi_setup_hw_pll_state(dev);
9581
Daniel Vetter24929352012-07-02 20:28:59 +02009582 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9583 base.head) {
9584 pipe = 0;
9585
9586 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009587 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9588 encoder->base.crtc = &crtc->base;
9589 if (encoder->get_config)
9590 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009591 } else {
9592 encoder->base.crtc = NULL;
9593 }
9594
9595 encoder->connectors_active = false;
9596 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9597 encoder->base.base.id,
9598 drm_get_encoder_name(&encoder->base),
9599 encoder->base.crtc ? "enabled" : "disabled",
9600 pipe);
9601 }
9602
9603 list_for_each_entry(connector, &dev->mode_config.connector_list,
9604 base.head) {
9605 if (connector->get_hw_state(connector)) {
9606 connector->base.dpms = DRM_MODE_DPMS_ON;
9607 connector->encoder->connectors_active = true;
9608 connector->base.encoder = &connector->encoder->base;
9609 } else {
9610 connector->base.dpms = DRM_MODE_DPMS_OFF;
9611 connector->base.encoder = NULL;
9612 }
9613 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9614 connector->base.base.id,
9615 drm_get_connector_name(&connector->base),
9616 connector->base.encoder ? "enabled" : "disabled");
9617 }
9618
9619 /* HW state is read out, now we need to sanitize this mess. */
9620 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9621 base.head) {
9622 intel_sanitize_encoder(encoder);
9623 }
9624
9625 for_each_pipe(pipe) {
9626 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9627 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009628 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +02009629 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009630
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009631 if (force_restore) {
Daniel Vetterf30da182013-04-11 20:22:50 +02009632 /*
9633 * We need to use raw interfaces for restoring state to avoid
9634 * checking (bogus) intermediate states.
9635 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009636 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -07009637 struct drm_crtc *crtc =
9638 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +02009639
9640 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
9641 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009642 }
Jesse Barnesb5644d02013-03-26 13:25:27 -07009643 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
9644 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009645
9646 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009647 } else {
9648 intel_modeset_update_staged_output_state(dev);
9649 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009650
9651 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009652
9653 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009654}
9655
9656void intel_modeset_gem_init(struct drm_device *dev)
9657{
Chris Wilson1833b132012-05-09 11:56:28 +01009658 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009659
9660 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009661
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009662 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08009663}
9664
9665void intel_modeset_cleanup(struct drm_device *dev)
9666{
Jesse Barnes652c3932009-08-17 13:31:43 -07009667 struct drm_i915_private *dev_priv = dev->dev_private;
9668 struct drm_crtc *crtc;
9669 struct intel_crtc *intel_crtc;
9670
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009671 /*
9672 * Interrupts and polling as the first thing to avoid creating havoc.
9673 * Too much stuff here (turning of rps, connectors, ...) would
9674 * experience fancy races otherwise.
9675 */
9676 drm_irq_uninstall(dev);
9677 cancel_work_sync(&dev_priv->hotplug_work);
9678 /*
9679 * Due to the hpd irq storm handling the hotplug work can re-arm the
9680 * poll handlers. Hence disable polling after hpd handling is shut down.
9681 */
Keith Packardf87ea762010-10-03 19:36:26 -07009682 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009683
Jesse Barnes652c3932009-08-17 13:31:43 -07009684 mutex_lock(&dev->struct_mutex);
9685
Jesse Barnes723bfd72010-10-07 16:01:13 -07009686 intel_unregister_dsm_handler();
9687
Jesse Barnes652c3932009-08-17 13:31:43 -07009688 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9689 /* Skip inactive CRTCs */
9690 if (!crtc->fb)
9691 continue;
9692
9693 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009694 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009695 }
9696
Chris Wilson973d04f2011-07-08 12:22:37 +01009697 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009698
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009699 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009700
Daniel Vetter930ebb42012-06-29 23:32:16 +02009701 ironlake_teardown_rc6(dev);
9702
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009703 mutex_unlock(&dev->struct_mutex);
9704
Chris Wilson1630fe72011-07-08 12:22:42 +01009705 /* flush any delayed tasks or pending work */
9706 flush_scheduled_work();
9707
Jani Nikuladc652f92013-04-12 15:18:38 +03009708 /* destroy backlight, if any, before the connectors */
9709 intel_panel_destroy_backlight(dev);
9710
Jesse Barnes79e53942008-11-07 14:24:08 -08009711 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +01009712
9713 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009714}
9715
Dave Airlie28d52042009-09-21 14:33:58 +10009716/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009717 * Return which encoder is currently attached for connector.
9718 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009719struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009720{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009721 return &intel_attached_encoder(connector)->base;
9722}
Jesse Barnes79e53942008-11-07 14:24:08 -08009723
Chris Wilsondf0e9242010-09-09 16:20:55 +01009724void intel_connector_attach_encoder(struct intel_connector *connector,
9725 struct intel_encoder *encoder)
9726{
9727 connector->encoder = encoder;
9728 drm_mode_connector_attach_encoder(&connector->base,
9729 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009730}
Dave Airlie28d52042009-09-21 14:33:58 +10009731
9732/*
9733 * set vga decode state - true == enable VGA decode
9734 */
9735int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9736{
9737 struct drm_i915_private *dev_priv = dev->dev_private;
9738 u16 gmch_ctrl;
9739
9740 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9741 if (state)
9742 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9743 else
9744 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9745 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9746 return 0;
9747}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009748
9749#ifdef CONFIG_DEBUG_FS
9750#include <linux/seq_file.h>
9751
9752struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009753
9754 u32 power_well_driver;
9755
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009756 struct intel_cursor_error_state {
9757 u32 control;
9758 u32 position;
9759 u32 base;
9760 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01009761 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009762
9763 struct intel_pipe_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009764 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009765 u32 conf;
9766 u32 source;
9767
9768 u32 htotal;
9769 u32 hblank;
9770 u32 hsync;
9771 u32 vtotal;
9772 u32 vblank;
9773 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01009774 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009775
9776 struct intel_plane_error_state {
9777 u32 control;
9778 u32 stride;
9779 u32 size;
9780 u32 pos;
9781 u32 addr;
9782 u32 surface;
9783 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01009784 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009785};
9786
9787struct intel_display_error_state *
9788intel_display_capture_error_state(struct drm_device *dev)
9789{
Akshay Joshi0206e352011-08-16 15:34:10 -04009790 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009791 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009792 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009793 int i;
9794
9795 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9796 if (error == NULL)
9797 return NULL;
9798
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009799 if (HAS_POWER_WELL(dev))
9800 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
9801
Damien Lespiau52331302012-08-15 19:23:25 +01009802 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009803 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009804 error->pipe[i].cpu_transcoder = cpu_transcoder;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009805
Paulo Zanonia18c4c32013-03-06 20:03:12 -03009806 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
9807 error->cursor[i].control = I915_READ(CURCNTR(i));
9808 error->cursor[i].position = I915_READ(CURPOS(i));
9809 error->cursor[i].base = I915_READ(CURBASE(i));
9810 } else {
9811 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
9812 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
9813 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
9814 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009815
9816 error->plane[i].control = I915_READ(DSPCNTR(i));
9817 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009818 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -03009819 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009820 error->plane[i].pos = I915_READ(DSPPOS(i));
9821 }
Paulo Zanonica291362013-03-06 20:03:14 -03009822 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
9823 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009824 if (INTEL_INFO(dev)->gen >= 4) {
9825 error->plane[i].surface = I915_READ(DSPSURF(i));
9826 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9827 }
9828
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009829 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009830 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009831 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
9832 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
9833 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
9834 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
9835 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
9836 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009837 }
9838
Paulo Zanoni12d217c2013-05-03 12:15:38 -03009839 /* In the code above we read the registers without checking if the power
9840 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
9841 * prevent the next I915_WRITE from detecting it and printing an error
9842 * message. */
9843 if (HAS_POWER_WELL(dev))
9844 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
9845
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009846 return error;
9847}
9848
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009849#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
9850
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009851void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009852intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009853 struct drm_device *dev,
9854 struct intel_display_error_state *error)
9855{
9856 int i;
9857
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009858 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009859 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009860 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009861 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +01009862 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009863 err_printf(m, "Pipe [%d]:\n", i);
9864 err_printf(m, " CPU transcoder: %c\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009865 transcoder_name(error->pipe[i].cpu_transcoder));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009866 err_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9867 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
9868 err_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9869 err_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9870 err_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9871 err_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9872 err_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9873 err_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009874
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009875 err_printf(m, "Plane [%d]:\n", i);
9876 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
9877 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009878 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009879 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
9880 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009881 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -03009882 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009883 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009884 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009885 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
9886 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009887 }
9888
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009889 err_printf(m, "Cursor [%d]:\n", i);
9890 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9891 err_printf(m, " POS: %08x\n", error->cursor[i].position);
9892 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009893 }
9894}
9895#endif