blob: 63615d242bdf4af80d88f205ea69c999ad692c96 [file] [log] [blame]
Thomas Gleixner20c8ccb2019-06-04 10:11:32 +02001// SPDX-License-Identifier: GPL-2.0-only
Avi Kivity6aa8b732006-12-10 02:21:36 -08002/*
3 * Kernel-based Virtual Machine driver for Linux
4 *
5 * This module enables machines with Intel VT-x extensions to run virtual
6 * machines without emulation or binary translation.
7 *
8 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02009 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Authors:
12 * Avi Kivity <avi@qumranet.com>
13 * Yaniv Kamay <yaniv@qumranet.com>
Avi Kivity6aa8b732006-12-10 02:21:36 -080014 */
15
Sean Christopherson199b1182018-12-03 13:52:53 -080016#include <linux/highmem.h>
17#include <linux/hrtimer.h>
18#include <linux/kernel.h>
Avi Kivityedf88412007-12-16 11:02:48 +020019#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080020#include <linux/module.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020021#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070022#include <linux/mod_devicetable.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080023#include <linux/mm.h>
Julien Thierry00089c02020-09-04 16:30:25 +010024#include <linux/objtool.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080025#include <linux/sched.h>
Josh Poimboeufb2849092019-01-30 07:13:58 -060026#include <linux/sched/smt.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040028#include <linux/tboot.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080029#include <linux/trace_events.h>
Thomas Gleixner72c3c0f2020-07-23 00:00:09 +020030#include <linux/entry-kvm.h>
Avi Kivitye4956062007-06-28 14:15:57 -040031
Sean Christopherson199b1182018-12-03 13:52:53 -080032#include <asm/apic.h>
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +020033#include <asm/asm.h>
Feng Wu28b835d2015-09-18 22:29:54 +080034#include <asm/cpu.h>
Thomas Gleixnerba5bade2020-03-20 14:13:46 +010035#include <asm/cpu_device_id.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010036#include <asm/debugreg.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080037#include <asm/desc.h>
Thomas Gleixnerb56d2792021-10-15 03:16:39 +020038#include <asm/fpu/api.h>
Lai Jiangshana217a652021-05-04 21:50:14 +020039#include <asm/idtentry.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080040#include <asm/io.h>
Feng Wuefc64402015-09-18 22:29:51 +080041#include <asm/irq_remapping.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080042#include <asm/kexec.h>
43#include <asm/perf_event.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070044#include <asm/mmu_context.h>
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010045#include <asm/mshyperv.h>
Benjamin Thielb10c3072020-01-23 18:29:45 +010046#include <asm/mwait.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080047#include <asm/spec-ctrl.h>
48#include <asm/virtext.h>
49#include <asm/vmx.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080050
Sean Christopherson3077c192018-12-03 13:53:02 -080051#include "capabilities.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080052#include "cpuid.h"
Sean Christopherson4cebd742018-12-03 13:52:58 -080053#include "evmcs.h"
Vitaly Kuznetsov05f04ae2021-01-26 14:48:09 +010054#include "hyperv.h"
Vineeth Pillai3c86c0d2021-06-03 15:14:36 +000055#include "kvm_onhyperv.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080056#include "irq.h"
57#include "kvm_cache_regs.h"
58#include "lapic.h"
59#include "mmu.h"
Sean Christopherson55d23752018-12-03 13:53:18 -080060#include "nested.h"
Wei Huang25462f72015-06-19 15:45:05 +020061#include "pmu.h"
Sean Christopherson9798adb2021-04-12 16:21:38 +120062#include "sgx.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080063#include "trace.h"
Sean Christophersoncb1d4742018-12-03 13:53:04 -080064#include "vmcs.h"
Sean Christopherson609363c2018-12-03 13:53:05 -080065#include "vmcs12.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080066#include "vmx.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080067#include "x86.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030068
Avi Kivity6aa8b732006-12-10 02:21:36 -080069MODULE_AUTHOR("Qumranet");
70MODULE_LICENSE("GPL");
71
Valdis Klētnieks575b2552020-02-27 21:49:52 -050072#ifdef MODULE
Josh Triplette9bda3b2012-03-20 23:33:51 -070073static const struct x86_cpu_id vmx_cpu_id[] = {
Thomas Gleixner320debe2020-03-20 14:13:50 +010074 X86_MATCH_FEATURE(X86_FEATURE_VMX, NULL),
Josh Triplette9bda3b2012-03-20 23:33:51 -070075 {}
76};
77MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
Valdis Klētnieks575b2552020-02-27 21:49:52 -050078#endif
Josh Triplette9bda3b2012-03-20 23:33:51 -070079
Sean Christopherson2c4fd912018-12-03 13:53:03 -080080bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020081module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080082
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010083static bool __read_mostly enable_vnmi = 1;
84module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);
85
Sean Christopherson2c4fd912018-12-03 13:53:03 -080086bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020087module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020088
Sean Christopherson2c4fd912018-12-03 13:53:03 -080089bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020090module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080091
Sean Christopherson2c4fd912018-12-03 13:53:03 -080092bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070093module_param_named(unrestricted_guest,
94 enable_unrestricted_guest, bool, S_IRUGO);
95
Sean Christopherson2c4fd912018-12-03 13:53:03 -080096bool __read_mostly enable_ept_ad_bits = 1;
Xudong Hao83c3a332012-05-28 19:33:35 +080097module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
98
Avi Kivitya27685c2012-06-12 20:30:18 +030099static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +0200100module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300101
Rusty Russell476bc002012-01-13 09:32:18 +1030102static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +0300103module_param(fasteoi, bool, S_IRUGO);
104
Yang Zhang01e439b2013-04-11 19:25:12 +0800105module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +0800106
Nadav Har'El801d3422011-05-25 23:02:23 +0300107/*
108 * If nested=1, nested virtualization is supported, i.e., guests may use
109 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
110 * use VMX instructions.
111 */
Paolo Bonzini1e58e5e2018-10-17 00:55:22 +0200112static bool __read_mostly nested = 1;
Nadav Har'El801d3422011-05-25 23:02:23 +0300113module_param(nested, bool, S_IRUGO);
114
Sean Christopherson2c4fd912018-12-03 13:53:03 -0800115bool __read_mostly enable_pml = 1;
Kai Huang843e4332015-01-28 10:54:28 +0800116module_param_named(pml, enable_pml, bool, S_IRUGO);
117
Paolo Bonzini6f2f8452019-05-20 15:34:35 +0200118static bool __read_mostly dump_invalid_vmcs = 0;
119module_param(dump_invalid_vmcs, bool, 0644);
120
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100121#define MSR_BITMAP_MODE_X2APIC 1
122#define MSR_BITMAP_MODE_X2APIC_APICV 2
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100123
Haozhong Zhang64903d62015-10-20 15:39:09 +0800124#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
125
Yunhong Jiang64672c92016-06-13 14:19:59 -0700126/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
127static int __read_mostly cpu_preemption_timer_multi;
128static bool __read_mostly enable_preemption_timer = 1;
129#ifdef CONFIG_X86_64
130module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
131#endif
132
Mohammed Gamalb96e6502020-09-03 16:11:22 +0200133extern bool __read_mostly allow_smaller_maxphyaddr;
134module_param(allow_smaller_maxphyaddr, bool, S_IRUGO);
135
Sean Christopherson3de63472018-07-13 08:42:30 -0700136#define KVM_VM_CR0_ALWAYS_OFF (X86_CR0_NW | X86_CR0_CD)
Sean Christopherson1706bd02018-03-05 12:04:38 -0800137#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
138#define KVM_VM_CR0_ALWAYS_ON \
Sean Christophersonee5a5582021-07-13 09:32:59 -0700139 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200140
Sean Christopherson5dc1f042018-03-05 12:04:39 -0800141#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
Avi Kivitycdc0e242009-12-06 17:21:14 +0200142#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
143#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
144
Avi Kivity78ac8b42010-04-08 18:19:35 +0300145#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
146
Chao Pengbf8c55d2018-10-24 16:05:14 +0800147#define MSR_IA32_RTIT_STATUS_MASK (~(RTIT_STATUS_FILTEREN | \
148 RTIT_STATUS_CONTEXTEN | RTIT_STATUS_TRIGGEREN | \
149 RTIT_STATUS_ERROR | RTIT_STATUS_STOPPED | \
150 RTIT_STATUS_BYTECNT))
151
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800152/*
Alexander Graf3eb90012020-09-25 16:34:20 +0200153 * List of MSRs that can be directly passed to the guest.
154 * In addition to these x2apic and PT MSRs are handled specially.
155 */
156static u32 vmx_possible_passthrough_msrs[MAX_POSSIBLE_PASSTHROUGH_MSRS] = {
157 MSR_IA32_SPEC_CTRL,
158 MSR_IA32_PRED_CMD,
159 MSR_IA32_TSC,
Sean Christophersondbdd0962021-04-21 19:38:31 -0700160#ifdef CONFIG_X86_64
Alexander Graf3eb90012020-09-25 16:34:20 +0200161 MSR_FS_BASE,
162 MSR_GS_BASE,
163 MSR_KERNEL_GS_BASE,
Sean Christophersondbdd0962021-04-21 19:38:31 -0700164#endif
Alexander Graf3eb90012020-09-25 16:34:20 +0200165 MSR_IA32_SYSENTER_CS,
166 MSR_IA32_SYSENTER_ESP,
167 MSR_IA32_SYSENTER_EIP,
168 MSR_CORE_C1_RES,
169 MSR_CORE_C3_RESIDENCY,
170 MSR_CORE_C6_RESIDENCY,
171 MSR_CORE_C7_RESIDENCY,
172};
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800173
174/*
175 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
176 * ple_gap: upper bound on the amount of time between two successive
177 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500178 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800179 * ple_window: upper bound on the amount of time a guest is allowed to execute
180 * in a PAUSE loop. Tests indicate that most spinlocks are held for
181 * less than 2^12 cycles
182 * Time is measured based on a counter that runs at the same rate as the TSC,
183 * refer SDM volume 3b section 21.6.13 & 22.1.3.
184 */
Babu Mogerc8e88712018-03-16 16:37:24 -0400185static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
Luiz Capitulinoa87c99e2018-11-23 12:02:14 -0500186module_param(ple_gap, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200187
Babu Moger7fbc85a2018-03-16 16:37:22 -0400188static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
189module_param(ple_window, uint, 0444);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800190
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200191/* Default doubles per-vcpu window every exit. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400192static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400193module_param(ple_window_grow, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200194
195/* Default resets per-vcpu window every exit to ple_window. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400196static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400197module_param(ple_window_shrink, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200198
199/* Default is to compute the maximum so we can never overflow. */
Babu Moger7fbc85a2018-03-16 16:37:22 -0400200static unsigned int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
201module_param(ple_window_max, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200202
Chao Pengf99e3da2018-10-24 16:05:10 +0800203/* Default is SYSTEM mode, 1 for host-guest mode */
204int __read_mostly pt_mode = PT_MODE_SYSTEM;
205module_param(pt_mode, int, S_IRUGO);
206
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200207static DEFINE_STATIC_KEY_FALSE(vmx_l1d_should_flush);
Nicolai Stange427362a2018-07-21 22:25:00 +0200208static DEFINE_STATIC_KEY_FALSE(vmx_l1d_flush_cond);
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200209static DEFINE_MUTEX(vmx_l1d_flush_mutex);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200210
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200211/* Storage for pre module init parameter parsing */
212static enum vmx_l1d_flush_state __read_mostly vmentry_l1d_flush_param = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200213
214static const struct {
215 const char *option;
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200216 bool for_parse;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200217} vmentry_l1d_param[] = {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200218 [VMENTER_L1D_FLUSH_AUTO] = {"auto", true},
219 [VMENTER_L1D_FLUSH_NEVER] = {"never", true},
220 [VMENTER_L1D_FLUSH_COND] = {"cond", true},
221 [VMENTER_L1D_FLUSH_ALWAYS] = {"always", true},
222 [VMENTER_L1D_FLUSH_EPT_DISABLED] = {"EPT disabled", false},
223 [VMENTER_L1D_FLUSH_NOT_REQUIRED] = {"not required", false},
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200224};
225
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200226#define L1D_CACHE_ORDER 4
227static void *vmx_l1d_flush_pages;
228
229static int vmx_setup_l1d_flush(enum vmx_l1d_flush_state l1tf)
230{
231 struct page *page;
Nicolai Stange288d1522018-07-18 19:07:38 +0200232 unsigned int i;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200233
Waiman Long19a36d32019-08-26 15:30:23 -0400234 if (!boot_cpu_has_bug(X86_BUG_L1TF)) {
235 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
236 return 0;
237 }
238
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200239 if (!enable_ept) {
240 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_EPT_DISABLED;
241 return 0;
242 }
243
Yi Wangd806afa2018-08-16 13:42:39 +0800244 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES)) {
245 u64 msr;
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200246
Yi Wangd806afa2018-08-16 13:42:39 +0800247 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, msr);
248 if (msr & ARCH_CAP_SKIP_VMENTRY_L1DFLUSH) {
249 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
250 return 0;
251 }
252 }
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200253
Jiri Kosinad90a7a02018-07-13 16:23:25 +0200254 /* If set to auto use the default l1tf mitigation method */
255 if (l1tf == VMENTER_L1D_FLUSH_AUTO) {
256 switch (l1tf_mitigation) {
257 case L1TF_MITIGATION_OFF:
258 l1tf = VMENTER_L1D_FLUSH_NEVER;
259 break;
260 case L1TF_MITIGATION_FLUSH_NOWARN:
261 case L1TF_MITIGATION_FLUSH:
262 case L1TF_MITIGATION_FLUSH_NOSMT:
263 l1tf = VMENTER_L1D_FLUSH_COND;
264 break;
265 case L1TF_MITIGATION_FULL:
266 case L1TF_MITIGATION_FULL_FORCE:
267 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
268 break;
269 }
270 } else if (l1tf_mitigation == L1TF_MITIGATION_FULL_FORCE) {
271 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
272 }
273
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200274 if (l1tf != VMENTER_L1D_FLUSH_NEVER && !vmx_l1d_flush_pages &&
275 !boot_cpu_has(X86_FEATURE_FLUSH_L1D)) {
Ben Gardon41836832019-02-11 11:02:52 -0800276 /*
277 * This allocation for vmx_l1d_flush_pages is not tied to a VM
278 * lifetime and so should not be charged to a memcg.
279 */
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200280 page = alloc_pages(GFP_KERNEL, L1D_CACHE_ORDER);
281 if (!page)
282 return -ENOMEM;
283 vmx_l1d_flush_pages = page_address(page);
Nicolai Stange288d1522018-07-18 19:07:38 +0200284
285 /*
286 * Initialize each page with a different pattern in
287 * order to protect against KSM in the nested
288 * virtualization case.
289 */
290 for (i = 0; i < 1u << L1D_CACHE_ORDER; ++i) {
291 memset(vmx_l1d_flush_pages + i * PAGE_SIZE, i + 1,
292 PAGE_SIZE);
293 }
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200294 }
295
296 l1tf_vmx_mitigation = l1tf;
297
Thomas Gleixner895ae472018-07-13 16:23:22 +0200298 if (l1tf != VMENTER_L1D_FLUSH_NEVER)
299 static_branch_enable(&vmx_l1d_should_flush);
300 else
301 static_branch_disable(&vmx_l1d_should_flush);
Thomas Gleixner4c6523e2018-07-13 16:23:20 +0200302
Nicolai Stange427362a2018-07-21 22:25:00 +0200303 if (l1tf == VMENTER_L1D_FLUSH_COND)
304 static_branch_enable(&vmx_l1d_flush_cond);
Thomas Gleixner895ae472018-07-13 16:23:22 +0200305 else
Nicolai Stange427362a2018-07-21 22:25:00 +0200306 static_branch_disable(&vmx_l1d_flush_cond);
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200307 return 0;
308}
309
310static int vmentry_l1d_flush_parse(const char *s)
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200311{
312 unsigned int i;
313
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200314 if (s) {
315 for (i = 0; i < ARRAY_SIZE(vmentry_l1d_param); i++) {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200316 if (vmentry_l1d_param[i].for_parse &&
317 sysfs_streq(s, vmentry_l1d_param[i].option))
318 return i;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200319 }
320 }
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200321 return -EINVAL;
322}
323
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200324static int vmentry_l1d_flush_set(const char *s, const struct kernel_param *kp)
325{
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200326 int l1tf, ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200327
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200328 l1tf = vmentry_l1d_flush_parse(s);
329 if (l1tf < 0)
330 return l1tf;
331
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200332 if (!boot_cpu_has(X86_BUG_L1TF))
333 return 0;
334
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200335 /*
336 * Has vmx_init() run already? If not then this is the pre init
337 * parameter parsing. In that case just store the value and let
338 * vmx_init() do the proper setup after enable_ept has been
339 * established.
340 */
341 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_AUTO) {
342 vmentry_l1d_flush_param = l1tf;
343 return 0;
344 }
345
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200346 mutex_lock(&vmx_l1d_flush_mutex);
347 ret = vmx_setup_l1d_flush(l1tf);
348 mutex_unlock(&vmx_l1d_flush_mutex);
349 return ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200350}
351
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200352static int vmentry_l1d_flush_get(char *s, const struct kernel_param *kp)
353{
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200354 if (WARN_ON_ONCE(l1tf_vmx_mitigation >= ARRAY_SIZE(vmentry_l1d_param)))
355 return sprintf(s, "???\n");
356
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200357 return sprintf(s, "%s\n", vmentry_l1d_param[l1tf_vmx_mitigation].option);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200358}
359
360static const struct kernel_param_ops vmentry_l1d_flush_ops = {
361 .set = vmentry_l1d_flush_set,
362 .get = vmentry_l1d_flush_get,
363};
Thomas Gleixner895ae472018-07-13 16:23:22 +0200364module_param_cb(vmentry_l1d_flush, &vmentry_l1d_flush_ops, NULL, 0644);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200365
Gleb Natapovd99e4152012-12-20 16:57:45 +0200366static u32 vmx_segment_access_rights(struct kvm_segment *var);
Avi Kivity75880a02007-06-20 11:20:04 +0300367
Sean Christopherson453eafb2018-12-20 12:25:17 -0800368void vmx_vmexit(void);
369
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700370#define vmx_insn_failed(fmt...) \
371do { \
372 WARN_ONCE(1, fmt); \
373 pr_warn_ratelimited(fmt); \
374} while (0)
375
Sean Christopherson6e202092019-07-19 13:41:08 -0700376asmlinkage void vmread_error(unsigned long field, bool fault)
377{
378 if (fault)
379 kvm_spurious_fault();
380 else
381 vmx_insn_failed("kvm: vmread failed: field=%lx\n", field);
382}
383
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700384noinline void vmwrite_error(unsigned long field, unsigned long value)
385{
386 vmx_insn_failed("kvm: vmwrite failed: field=%lx val=%lx err=%d\n",
387 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
388}
389
390noinline void vmclear_error(struct vmcs *vmcs, u64 phys_addr)
391{
392 vmx_insn_failed("kvm: vmclear failed: %p/%llx\n", vmcs, phys_addr);
393}
394
395noinline void vmptrld_error(struct vmcs *vmcs, u64 phys_addr)
396{
397 vmx_insn_failed("kvm: vmptrld failed: %p/%llx\n", vmcs, phys_addr);
398}
399
400noinline void invvpid_error(unsigned long ext, u16 vpid, gva_t gva)
401{
402 vmx_insn_failed("kvm: invvpid failed: ext=0x%lx vpid=%u gva=0x%lx\n",
403 ext, vpid, gva);
404}
405
406noinline void invept_error(unsigned long ext, u64 eptp, gpa_t gpa)
407{
408 vmx_insn_failed("kvm: invept failed: ext=0x%lx eptp=%llx gpa=0x%llx\n",
409 ext, eptp, gpa);
410}
411
Avi Kivity6aa8b732006-12-10 02:21:36 -0800412static DEFINE_PER_CPU(struct vmcs *, vmxarea);
Sean Christopherson75edce82018-12-03 13:53:06 -0800413DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300414/*
415 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
416 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
417 */
418static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800419
Sheng Yang2384d2b2008-01-17 15:14:33 +0800420static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
421static DEFINE_SPINLOCK(vmx_vpid_lock);
422
Sean Christopherson3077c192018-12-03 13:53:02 -0800423struct vmcs_config vmcs_config;
424struct vmx_capability vmx_capability;
Sheng Yangd56f5462008-04-25 10:13:16 +0800425
Avi Kivity6aa8b732006-12-10 02:21:36 -0800426#define VMX_SEGMENT_FIELD(seg) \
427 [VCPU_SREG_##seg] = { \
428 .selector = GUEST_##seg##_SELECTOR, \
429 .base = GUEST_##seg##_BASE, \
430 .limit = GUEST_##seg##_LIMIT, \
431 .ar_bytes = GUEST_##seg##_AR_BYTES, \
432 }
433
Mathias Krause772e0312012-08-30 01:30:19 +0200434static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800435 unsigned selector;
436 unsigned base;
437 unsigned limit;
438 unsigned ar_bytes;
439} kvm_vmx_segment_fields[] = {
440 VMX_SEGMENT_FIELD(CS),
441 VMX_SEGMENT_FIELD(DS),
442 VMX_SEGMENT_FIELD(ES),
443 VMX_SEGMENT_FIELD(FS),
444 VMX_SEGMENT_FIELD(GS),
445 VMX_SEGMENT_FIELD(SS),
446 VMX_SEGMENT_FIELD(TR),
447 VMX_SEGMENT_FIELD(LDTR),
448};
449
Sean Christophersonec0241f2020-04-15 13:34:52 -0700450static inline void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
451{
452 vmx->segment_cache.bitmask = 0;
453}
454
Sean Christopherson23420802019-04-19 22:50:57 -0700455static unsigned long host_idt_base;
Avi Kivity26bb0982009-09-07 11:14:12 +0300456
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100457#if IS_ENABLED(CONFIG_HYPERV)
458static bool __read_mostly enlightened_vmcs = true;
459module_param(enlightened_vmcs, bool, 0444);
460
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800461static int hv_enable_direct_tlbflush(struct kvm_vcpu *vcpu)
462{
463 struct hv_enlightened_vmcs *evmcs;
464 struct hv_partition_assist_pg **p_hv_pa_pg =
Vitaly Kuznetsov05f04ae2021-01-26 14:48:09 +0100465 &to_kvm_hv(vcpu->kvm)->hv_pa_pg;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800466 /*
467 * Synthetic VM-Exit is not enabled in current code and so All
468 * evmcs in singe VM shares same assist page.
469 */
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200470 if (!*p_hv_pa_pg)
Sean Christophersoneba04b22021-03-30 19:30:25 -0700471 *p_hv_pa_pg = kzalloc(PAGE_SIZE, GFP_KERNEL_ACCOUNT);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200472
473 if (!*p_hv_pa_pg)
474 return -ENOMEM;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800475
476 evmcs = (struct hv_enlightened_vmcs *)to_vmx(vcpu)->loaded_vmcs->vmcs;
477
478 evmcs->partition_assist_page =
479 __pa(*p_hv_pa_pg);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200480 evmcs->hv_vm_id = (unsigned long)vcpu->kvm;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800481 evmcs->hv_enlightenments_control.nested_flush_hypercall = 1;
482
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800483 return 0;
484}
485
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100486#endif /* IS_ENABLED(CONFIG_HYPERV) */
487
Yunhong Jiang64672c92016-06-13 14:19:59 -0700488/*
489 * Comment's format: document - errata name - stepping - processor name.
490 * Refer from
491 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
492 */
493static u32 vmx_preemption_cpu_tfms[] = {
494/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
4950x000206E6,
496/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
497/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
498/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
4990x00020652,
500/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
5010x00020655,
502/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
503/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
504/*
505 * 320767.pdf - AAP86 - B1 -
506 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
507 */
5080x000106E5,
509/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
5100x000106A0,
511/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
5120x000106A1,
513/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
5140x000106A4,
515 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
516 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
517 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
5180x000106A5,
Wei Huang3d82c562018-12-03 14:13:32 -0600519 /* Xeon E3-1220 V2 */
5200x000306A8,
Yunhong Jiang64672c92016-06-13 14:19:59 -0700521};
522
523static inline bool cpu_has_broken_vmx_preemption_timer(void)
524{
525 u32 eax = cpuid_eax(0x00000001), i;
526
527 /* Clear the reserved bits */
528 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +0000529 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -0700530 if (eax == vmx_preemption_cpu_tfms[i])
531 return true;
532
533 return false;
534}
535
Paolo Bonzini35754c92015-07-29 12:05:37 +0200536static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800537{
Paolo Bonzini35754c92015-07-29 12:05:37 +0200538 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800539}
540
Sheng Yang04547152009-04-01 15:52:31 +0800541static inline bool report_flexpriority(void)
542{
543 return flexpriority_enabled;
544}
545
Alexander Graf3eb90012020-09-25 16:34:20 +0200546static int possible_passthrough_msr_slot(u32 msr)
547{
548 u32 i;
549
550 for (i = 0; i < ARRAY_SIZE(vmx_possible_passthrough_msrs); i++)
551 if (vmx_possible_passthrough_msrs[i] == msr)
552 return i;
553
554 return -ENOENT;
555}
556
557static bool is_valid_passthrough_msr(u32 msr)
558{
559 bool r;
560
561 switch (msr) {
562 case 0x800 ... 0x8ff:
563 /* x2APIC MSRs. These are handled in vmx_update_msr_bitmap_x2apic() */
564 return true;
565 case MSR_IA32_RTIT_STATUS:
566 case MSR_IA32_RTIT_OUTPUT_BASE:
567 case MSR_IA32_RTIT_OUTPUT_MASK:
568 case MSR_IA32_RTIT_CR3_MATCH:
569 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
570 /* PT MSRs. These are handled in pt_update_intercept_for_msr() */
Like Xu1b5ac3222021-02-01 13:10:34 +0800571 case MSR_LBR_SELECT:
572 case MSR_LBR_TOS:
573 case MSR_LBR_INFO_0 ... MSR_LBR_INFO_0 + 31:
574 case MSR_LBR_NHM_FROM ... MSR_LBR_NHM_FROM + 31:
575 case MSR_LBR_NHM_TO ... MSR_LBR_NHM_TO + 31:
576 case MSR_LBR_CORE_FROM ... MSR_LBR_CORE_FROM + 8:
577 case MSR_LBR_CORE_TO ... MSR_LBR_CORE_TO + 8:
578 /* LBR MSRs. These are handled in vmx_update_intercept_for_lbr_msrs() */
Alexander Graf3eb90012020-09-25 16:34:20 +0200579 return true;
580 }
581
582 r = possible_passthrough_msr_slot(msr) != -ENOENT;
583
584 WARN(!r, "Invalid MSR %x, please adapt vmx_possible_passthrough_msrs[]", msr);
585
586 return r;
587}
588
Sean Christophersond85a8032020-09-23 11:04:06 -0700589struct vmx_uret_msr *vmx_find_uret_msr(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300590{
591 int i;
592
Sean Christopherson8ea8b8d2021-05-04 10:17:29 -0700593 i = kvm_find_user_return_msr(msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300594 if (i >= 0)
Sean Christophersoneb3db1b2020-09-23 11:03:58 -0700595 return &vmx->guest_uret_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000596 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800597}
598
Sean Christopherson7bf662b2020-09-23 11:04:07 -0700599static int vmx_set_guest_uret_msr(struct vcpu_vmx *vmx,
600 struct vmx_uret_msr *msr, u64 data)
Paolo Bonzinib07a5c52019-11-18 12:23:01 -0500601{
Sean Christophersonee9d22e2021-05-04 10:17:28 -0700602 unsigned int slot = msr - vmx->guest_uret_msrs;
Paolo Bonzinib07a5c52019-11-18 12:23:01 -0500603 int ret = 0;
604
Sean Christophersonee9d22e2021-05-04 10:17:28 -0700605 if (msr->load_into_hardware) {
Paolo Bonzinib07a5c52019-11-18 12:23:01 -0500606 preempt_disable();
Lai Jiangshan3ab4ac82021-11-18 19:08:02 +0800607 ret = kvm_set_user_return_msr(slot, data, msr->mask);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -0500608 preempt_enable();
Paolo Bonzinib07a5c52019-11-18 12:23:01 -0500609 }
Lai Jiangshan3ab4ac82021-11-18 19:08:02 +0800610 if (!ret)
611 msr->data = data;
Paolo Bonzinib07a5c52019-11-18 12:23:01 -0500612 return ret;
613}
614
Dave Young2965faa2015-09-09 15:38:55 -0700615#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800616static void crash_vmclear_local_loaded_vmcss(void)
617{
618 int cpu = raw_smp_processor_id();
619 struct loaded_vmcs *v;
620
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800621 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
622 loaded_vmcss_on_cpu_link)
623 vmcs_clear(v->vmcs);
624}
Dave Young2965faa2015-09-09 15:38:55 -0700625#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800626
Nadav Har'Eld462b812011-05-24 15:26:10 +0300627static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800628{
Nadav Har'Eld462b812011-05-24 15:26:10 +0300629 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -0800630 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -0800631
Nadav Har'Eld462b812011-05-24 15:26:10 +0300632 if (loaded_vmcs->cpu != cpu)
633 return; /* vcpu migration can race with cpu offline */
634 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800635 per_cpu(current_vmcs, cpu) = NULL;
Sean Christopherson31603d42020-03-21 12:37:49 -0700636
637 vmcs_clear(loaded_vmcs->vmcs);
638 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
639 vmcs_clear(loaded_vmcs->shadow_vmcs);
640
Nadav Har'Eld462b812011-05-24 15:26:10 +0300641 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800642
643 /*
Sean Christopherson31603d42020-03-21 12:37:49 -0700644 * Ensure all writes to loaded_vmcs, including deleting it from its
645 * current percpu list, complete before setting loaded_vmcs->vcpu to
646 * -1, otherwise a different cpu can see vcpu == -1 first and add
647 * loaded_vmcs to its percpu list before it's deleted from this cpu's
648 * list. Pairs with the smp_rmb() in vmx_vcpu_load_vmcs().
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800649 */
650 smp_wmb();
651
Sean Christopherson31603d42020-03-21 12:37:49 -0700652 loaded_vmcs->cpu = -1;
653 loaded_vmcs->launched = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800654}
655
Sean Christopherson89b0c9f2018-12-03 13:53:07 -0800656void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800657{
Xiao Guangronge6c7d322012-11-28 20:53:15 +0800658 int cpu = loaded_vmcs->cpu;
659
660 if (cpu != -1)
661 smp_call_function_single(cpu,
662 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800663}
664
Avi Kivity2fb92db2011-04-27 19:42:18 +0300665static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
666 unsigned field)
667{
668 bool ret;
669 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
670
Sean Christophersoncb3c1e22019-09-27 14:45:22 -0700671 if (!kvm_register_is_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS)) {
672 kvm_register_mark_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS);
Avi Kivity2fb92db2011-04-27 19:42:18 +0300673 vmx->segment_cache.bitmask = 0;
674 }
675 ret = vmx->segment_cache.bitmask & mask;
676 vmx->segment_cache.bitmask |= mask;
677 return ret;
678}
679
680static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
681{
682 u16 *p = &vmx->segment_cache.seg[seg].selector;
683
684 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
685 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
686 return *p;
687}
688
689static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
690{
691 ulong *p = &vmx->segment_cache.seg[seg].base;
692
693 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
694 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
695 return *p;
696}
697
698static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
699{
700 u32 *p = &vmx->segment_cache.seg[seg].limit;
701
702 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
703 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
704 return *p;
705}
706
707static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
708{
709 u32 *p = &vmx->segment_cache.seg[seg].ar;
710
711 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
712 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
713 return *p;
714}
715
Jason Baronb6a7cc32021-01-14 22:27:54 -0500716void vmx_update_exception_bitmap(struct kvm_vcpu *vcpu)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300717{
718 u32 eb;
719
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100720 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -0800721 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Liran Alon9e869482018-03-12 13:12:51 +0200722 /*
723 * Guest access to VMware backdoor ports could legitimately
724 * trigger #GP because of TSS I/O permission bitmap.
725 * We intercept those #GP and allow access to them anyway
726 * as VMware does.
727 */
728 if (enable_vmware_backdoor)
729 eb |= (1u << GP_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100730 if ((vcpu->guest_debug &
731 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
732 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
733 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300734 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300735 eb = ~0;
Paolo Bonzinia0c13432020-07-10 17:48:08 +0200736 if (!vmx_need_pf_intercept(vcpu))
Miaohe Lin49f933d2020-02-27 11:20:54 +0800737 eb &= ~(1u << PF_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +0300738
739 /* When we are running a nested L2 guest and L1 specified for it a
740 * certain exception bitmap, we must trap the same exceptions and pass
741 * them to L1. When running L2, we will only handle the exceptions
742 * specified above if L1 did not want them.
743 */
744 if (is_guest_mode(vcpu))
745 eb |= get_vmcs12(vcpu)->exception_bitmap;
Paolo Bonzinib502e6e2020-09-29 08:31:32 -0400746 else {
Jim Mattson5140bc72021-06-18 16:59:41 -0700747 int mask = 0, match = 0;
748
749 if (enable_ept && (eb & (1u << PF_VECTOR))) {
750 /*
751 * If EPT is enabled, #PF is currently only intercepted
752 * if MAXPHYADDR is smaller on the guest than on the
753 * host. In that case we only care about present,
754 * non-reserved faults. For vmcs02, however, PFEC_MASK
755 * and PFEC_MATCH are set in prepare_vmcs02_rare.
756 */
757 mask = PFERR_PRESENT_MASK | PFERR_RSVD_MASK;
758 match = PFERR_PRESENT_MASK;
759 }
Paolo Bonzinib502e6e2020-09-29 08:31:32 -0400760 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, mask);
Jim Mattson5140bc72021-06-18 16:59:41 -0700761 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, match);
Paolo Bonzinib502e6e2020-09-29 08:31:32 -0400762 }
Nadav Har'El36cf24e2011-05-25 23:15:08 +0300763
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300764 vmcs_write32(EXCEPTION_BITMAP, eb);
765}
766
Ashok Raj15d45072018-02-01 22:59:43 +0100767/*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100768 * Check if MSR is intercepted for currently loaded MSR bitmap.
769 */
Sean Christopherson7dfbc622021-11-09 01:30:44 +0000770static bool msr_write_intercepted(struct vcpu_vmx *vmx, u32 msr)
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100771{
Sean Christopherson7dfbc622021-11-09 01:30:44 +0000772 if (!(exec_controls_get(vmx) & CPU_BASED_USE_MSR_BITMAPS))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100773 return true;
774
Sean Christopherson67f4b992021-11-09 01:30:45 +0000775 return vmx_test_msr_bitmap_write(vmx->loaded_vmcs->msr_bitmap,
776 MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100777}
778
Gleb Natapov2961e8762013-11-25 15:37:13 +0200779static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
780 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200781{
Gleb Natapov2961e8762013-11-25 15:37:13 +0200782 vm_entry_controls_clearbit(vmx, entry);
783 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200784}
785
Sean Christophersona128a932020-09-23 11:03:57 -0700786int vmx_find_loadstore_msr_slot(struct vmx_msrs *m, u32 msr)
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400787{
788 unsigned int i;
789
790 for (i = 0; i < m->nr; ++i) {
791 if (m->val[i].index == msr)
792 return i;
793 }
794 return -ENOENT;
795}
796
Avi Kivity61d2ef22010-04-28 16:40:38 +0300797static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
798{
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400799 int i;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300800 struct msr_autoload *m = &vmx->msr_autoload;
801
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200802 switch (msr) {
803 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800804 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200805 clear_atomic_switch_msr_special(vmx,
806 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200807 VM_EXIT_LOAD_IA32_EFER);
808 return;
809 }
810 break;
811 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800812 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200813 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200814 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
815 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
816 return;
817 }
818 break;
Avi Kivity110312c2010-12-21 12:54:20 +0200819 }
Sean Christophersona128a932020-09-23 11:03:57 -0700820 i = vmx_find_loadstore_msr_slot(&m->guest, msr);
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400821 if (i < 0)
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400822 goto skip_guest;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400823 --m->guest.nr;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400824 m->guest.val[i] = m->guest.val[m->guest.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400825 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Avi Kivity110312c2010-12-21 12:54:20 +0200826
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400827skip_guest:
Sean Christophersona128a932020-09-23 11:03:57 -0700828 i = vmx_find_loadstore_msr_slot(&m->host, msr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400829 if (i < 0)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300830 return;
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400831
832 --m->host.nr;
833 m->host.val[i] = m->host.val[m->host.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400834 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300835}
836
Gleb Natapov2961e8762013-11-25 15:37:13 +0200837static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
838 unsigned long entry, unsigned long exit,
839 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
840 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200841{
842 vmcs_write64(guest_val_vmcs, guest_val);
Sean Christopherson5a5e8a12018-09-26 09:23:56 -0700843 if (host_val_vmcs != HOST_IA32_EFER)
844 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +0200845 vm_entry_controls_setbit(vmx, entry);
846 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200847}
848
Avi Kivity61d2ef22010-04-28 16:40:38 +0300849static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400850 u64 guest_val, u64 host_val, bool entry_only)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300851{
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400852 int i, j = 0;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300853 struct msr_autoload *m = &vmx->msr_autoload;
854
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200855 switch (msr) {
856 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800857 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200858 add_atomic_switch_msr_special(vmx,
859 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200860 VM_EXIT_LOAD_IA32_EFER,
861 GUEST_IA32_EFER,
862 HOST_IA32_EFER,
863 guest_val, host_val);
864 return;
865 }
866 break;
867 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800868 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200869 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200870 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
871 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
872 GUEST_IA32_PERF_GLOBAL_CTRL,
873 HOST_IA32_PERF_GLOBAL_CTRL,
874 guest_val, host_val);
875 return;
876 }
877 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +0100878 case MSR_IA32_PEBS_ENABLE:
879 /* PEBS needs a quiescent period after being disabled (to write
880 * a record). Disabling PEBS through VMX MSR swapping doesn't
881 * provide that period, so a CPU could write host's record into
882 * guest's memory.
883 */
884 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +0200885 }
886
Sean Christophersona128a932020-09-23 11:03:57 -0700887 i = vmx_find_loadstore_msr_slot(&m->guest, msr);
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400888 if (!entry_only)
Sean Christophersona128a932020-09-23 11:03:57 -0700889 j = vmx_find_loadstore_msr_slot(&m->host, msr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300890
Sean Christophersonce833b22020-09-23 11:03:56 -0700891 if ((i < 0 && m->guest.nr == MAX_NR_LOADSTORE_MSRS) ||
892 (j < 0 && m->host.nr == MAX_NR_LOADSTORE_MSRS)) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +0200893 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +0200894 "Can't add msr %x\n", msr);
895 return;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300896 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400897 if (i < 0) {
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400898 i = m->guest.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400899 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400900 }
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400901 m->guest.val[i].index = msr;
902 m->guest.val[i].value = guest_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300903
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400904 if (entry_only)
905 return;
906
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400907 if (j < 0) {
908 j = m->host.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400909 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300910 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400911 m->host.val[j].index = msr;
912 m->host.val[j].value = host_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300913}
914
Sean Christopherson86e3e492020-09-23 11:04:04 -0700915static bool update_transition_efer(struct vcpu_vmx *vmx)
Eddie Dong2cc51562007-05-21 07:28:09 +0300916{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100917 u64 guest_efer = vmx->vcpu.arch.efer;
918 u64 ignore_bits = 0;
Sean Christopherson86e3e492020-09-23 11:04:04 -0700919 int i;
Eddie Dong2cc51562007-05-21 07:28:09 +0300920
Paolo Bonzini9167ab72019-10-27 16:23:23 +0100921 /* Shadow paging assumes NX to be available. */
922 if (!enable_ept)
923 guest_efer |= EFER_NX;
Roel Kluin3a34a882009-08-04 02:08:45 -0700924
Avi Kivity51c6cf62007-08-29 03:48:05 +0300925 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100926 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +0300927 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100928 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +0300929#ifdef CONFIG_X86_64
930 ignore_bits |= EFER_LMA | EFER_LME;
931 /* SCE is meaningful only in long mode on Intel */
932 if (guest_efer & EFER_LMA)
933 ignore_bits &= ~(u64)EFER_SCE;
934#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +0300935
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800936 /*
937 * On EPT, we can't emulate NX, so we must switch EFER atomically.
938 * On CPUs that support "load IA32_EFER", always switch EFER
939 * atomically, since it's faster than switching it manually.
940 */
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800941 if (cpu_has_load_ia32_efer() ||
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800942 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +0300943 if (!(guest_efer & EFER_LMA))
944 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -0800945 if (guest_efer != host_efer)
946 add_atomic_switch_msr(vmx, MSR_EFER,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400947 guest_efer, host_efer, false);
Sean Christopherson02343cf2018-09-26 09:23:43 -0700948 else
949 clear_atomic_switch_msr(vmx, MSR_EFER);
Avi Kivity84ad33e2010-04-28 16:42:29 +0300950 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100951 }
Sean Christopherson86e3e492020-09-23 11:04:04 -0700952
Sean Christopherson8ea8b8d2021-05-04 10:17:29 -0700953 i = kvm_find_user_return_msr(MSR_EFER);
Sean Christopherson86e3e492020-09-23 11:04:04 -0700954 if (i < 0)
955 return false;
956
957 clear_atomic_switch_msr(vmx, MSR_EFER);
958
959 guest_efer &= ~ignore_bits;
960 guest_efer |= host_efer & ignore_bits;
961
962 vmx->guest_uret_msrs[i].data = guest_efer;
963 vmx->guest_uret_msrs[i].mask = ~ignore_bits;
964
965 return true;
Avi Kivity51c6cf62007-08-29 03:48:05 +0300966}
967
Andy Lutomirskie28baea2017-02-20 08:56:11 -0800968#ifdef CONFIG_X86_32
969/*
970 * On 32-bit kernels, VM exits still load the FS and GS bases from the
971 * VMCS rather than the segment table. KVM uses this helper to figure
972 * out the current bases to poke them into the VMCS before entry.
973 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200974static unsigned long segment_base(u16 selector)
975{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800976 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200977 unsigned long v;
978
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800979 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200980 return 0;
981
Thomas Garnier45fc8752017-03-14 10:05:08 -0700982 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200983
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800984 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200985 u16 ldt_selector = kvm_read_ldt();
986
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800987 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200988 return 0;
989
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800990 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200991 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800992 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200993 return v;
994}
Andy Lutomirskie28baea2017-02-20 08:56:11 -0800995#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200996
Sean Christophersone348ac72019-12-10 15:24:33 -0800997static inline bool pt_can_write_msr(struct vcpu_vmx *vmx)
998{
Sean Christopherson2ef76192020-03-02 15:56:22 -0800999 return vmx_pt_mode_is_host_guest() &&
Sean Christophersone348ac72019-12-10 15:24:33 -08001000 !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
1001}
1002
Sean Christopherson1cc6cbc2020-09-24 12:42:48 -07001003static inline bool pt_output_base_valid(struct kvm_vcpu *vcpu, u64 base)
1004{
1005 /* The base must be 128-byte aligned and a legal physical address. */
Sean Christopherson636e8b72021-02-03 16:01:10 -08001006 return kvm_vcpu_is_legal_aligned_gpa(vcpu, base, 128);
Sean Christopherson1cc6cbc2020-09-24 12:42:48 -07001007}
1008
Chao Peng2ef444f2018-10-24 16:05:12 +08001009static inline void pt_load_msr(struct pt_ctx *ctx, u32 addr_range)
1010{
1011 u32 i;
1012
1013 wrmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1014 wrmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1015 wrmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1016 wrmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1017 for (i = 0; i < addr_range; i++) {
1018 wrmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1019 wrmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1020 }
1021}
1022
1023static inline void pt_save_msr(struct pt_ctx *ctx, u32 addr_range)
1024{
1025 u32 i;
1026
1027 rdmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1028 rdmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1029 rdmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1030 rdmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1031 for (i = 0; i < addr_range; i++) {
1032 rdmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1033 rdmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1034 }
1035}
1036
1037static void pt_guest_enter(struct vcpu_vmx *vmx)
1038{
Sean Christopherson2ef76192020-03-02 15:56:22 -08001039 if (vmx_pt_mode_is_system())
Chao Peng2ef444f2018-10-24 16:05:12 +08001040 return;
1041
Chao Peng2ef444f2018-10-24 16:05:12 +08001042 /*
Chao Pengb08c2892018-10-24 16:05:15 +08001043 * GUEST_IA32_RTIT_CTL is already set in the VMCS.
1044 * Save host state before VM entry.
Chao Peng2ef444f2018-10-24 16:05:12 +08001045 */
Chao Pengb08c2892018-10-24 16:05:15 +08001046 rdmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
Chao Peng2ef444f2018-10-24 16:05:12 +08001047 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1048 wrmsrl(MSR_IA32_RTIT_CTL, 0);
Xiaoyao Lif4d3a902021-08-27 15:02:45 +08001049 pt_save_msr(&vmx->pt_desc.host, vmx->pt_desc.num_address_ranges);
1050 pt_load_msr(&vmx->pt_desc.guest, vmx->pt_desc.num_address_ranges);
Chao Peng2ef444f2018-10-24 16:05:12 +08001051 }
1052}
1053
1054static void pt_guest_exit(struct vcpu_vmx *vmx)
1055{
Sean Christopherson2ef76192020-03-02 15:56:22 -08001056 if (vmx_pt_mode_is_system())
Chao Peng2ef444f2018-10-24 16:05:12 +08001057 return;
1058
1059 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
Xiaoyao Lif4d3a902021-08-27 15:02:45 +08001060 pt_save_msr(&vmx->pt_desc.guest, vmx->pt_desc.num_address_ranges);
1061 pt_load_msr(&vmx->pt_desc.host, vmx->pt_desc.num_address_ranges);
Chao Peng2ef444f2018-10-24 16:05:12 +08001062 }
1063
Xiaoyao Li2e6e0d62021-08-27 15:02:43 +08001064 /*
1065 * KVM requires VM_EXIT_CLEAR_IA32_RTIT_CTL to expose PT to the guest,
1066 * i.e. RTIT_CTL is always cleared on VM-Exit. Restore it if necessary.
1067 */
1068 if (vmx->pt_desc.host.ctl)
1069 wrmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
Chao Peng2ef444f2018-10-24 16:05:12 +08001070}
1071
Sean Christopherson13b964a2019-05-07 09:06:31 -07001072void vmx_set_host_fs_gs(struct vmcs_host_state *host, u16 fs_sel, u16 gs_sel,
1073 unsigned long fs_base, unsigned long gs_base)
1074{
1075 if (unlikely(fs_sel != host->fs_sel)) {
1076 if (!(fs_sel & 7))
1077 vmcs_write16(HOST_FS_SELECTOR, fs_sel);
1078 else
1079 vmcs_write16(HOST_FS_SELECTOR, 0);
1080 host->fs_sel = fs_sel;
1081 }
1082 if (unlikely(gs_sel != host->gs_sel)) {
1083 if (!(gs_sel & 7))
1084 vmcs_write16(HOST_GS_SELECTOR, gs_sel);
1085 else
1086 vmcs_write16(HOST_GS_SELECTOR, 0);
1087 host->gs_sel = gs_sel;
1088 }
1089 if (unlikely(fs_base != host->fs_base)) {
1090 vmcs_writel(HOST_FS_BASE, fs_base);
1091 host->fs_base = fs_base;
1092 }
1093 if (unlikely(gs_base != host->gs_base)) {
1094 vmcs_writel(HOST_GS_BASE, gs_base);
1095 host->gs_base = gs_base;
1096 }
1097}
1098
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001099void vmx_prepare_switch_to_guest(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001100{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001101 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersond7ee0392018-07-23 12:32:47 -07001102 struct vmcs_host_state *host_state;
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001103#ifdef CONFIG_X86_64
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01001104 int cpu = raw_smp_processor_id();
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001105#endif
Lai Jiangshan15ad9762021-11-18 19:08:03 +08001106 unsigned long cr3;
Sean Christophersone368b872018-07-23 12:32:41 -07001107 unsigned long fs_base, gs_base;
1108 u16 fs_sel, gs_sel;
Avi Kivity26bb0982009-09-07 11:14:12 +03001109 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001110
Sean Christophersond264ee02018-08-27 15:21:12 -07001111 vmx->req_immediate_exit = false;
1112
Liran Alonf48b4712018-11-20 18:03:25 +02001113 /*
1114 * Note that guest MSRs to be saved/restored can also be changed
1115 * when guest state is loaded. This happens when guest transitions
1116 * to/from long-mode by setting MSR_EFER.LMA.
1117 */
Sean Christopherson658ece82020-09-23 11:04:01 -07001118 if (!vmx->guest_uret_msrs_loaded) {
1119 vmx->guest_uret_msrs_loaded = true;
Sean Christophersone5fda4b2021-05-04 10:17:32 -07001120 for (i = 0; i < kvm_nr_uret_msrs; ++i) {
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001121 if (!vmx->guest_uret_msrs[i].load_into_hardware)
1122 continue;
1123
1124 kvm_set_user_return_msr(i,
Sean Christophersoneb3db1b2020-09-23 11:03:58 -07001125 vmx->guest_uret_msrs[i].data,
1126 vmx->guest_uret_msrs[i].mask);
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001127 }
Liran Alonf48b4712018-11-20 18:03:25 +02001128 }
wanpeng lic9dfd3f2020-02-17 18:37:43 +08001129
1130 if (vmx->nested.need_vmcs12_to_shadow_sync)
1131 nested_sync_vmcs12_to_shadow(vcpu);
1132
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001133 if (vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001134 return;
1135
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001136 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001137
Avi Kivity33ed6322007-05-02 16:54:03 +03001138 /*
1139 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1140 * allow segment selectors with cpl > 0 or ti == 1.
1141 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07001142 host_state->ldt_sel = kvm_read_ldt();
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01001143
1144#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001145 savesegment(ds, host_state->ds_sel);
1146 savesegment(es, host_state->es_sel);
Sean Christophersone368b872018-07-23 12:32:41 -07001147
1148 gs_base = cpu_kernelmode_gs_base(cpu);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001149 if (likely(is_64bit_mm(current->mm))) {
Thomas Gleixner67580342020-05-28 16:13:52 -04001150 current_save_fsgs();
Sean Christophersone368b872018-07-23 12:32:41 -07001151 fs_sel = current->thread.fsindex;
1152 gs_sel = current->thread.gsindex;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001153 fs_base = current->thread.fsbase;
Sean Christophersone368b872018-07-23 12:32:41 -07001154 vmx->msr_host_kernel_gs_base = current->thread.gsbase;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001155 } else {
Sean Christophersone368b872018-07-23 12:32:41 -07001156 savesegment(fs, fs_sel);
1157 savesegment(gs, gs_sel);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001158 fs_base = read_msr(MSR_FS_BASE);
Sean Christophersone368b872018-07-23 12:32:41 -07001159 vmx->msr_host_kernel_gs_base = read_msr(MSR_KERNEL_GS_BASE);
Avi Kivity33ed6322007-05-02 16:54:03 +03001160 }
1161
Paolo Bonzini4679b612018-09-24 17:23:01 +02001162 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity33ed6322007-05-02 16:54:03 +03001163#else
Sean Christophersone368b872018-07-23 12:32:41 -07001164 savesegment(fs, fs_sel);
1165 savesegment(gs, gs_sel);
1166 fs_base = segment_base(fs_sel);
1167 gs_base = segment_base(gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001168#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001169
Sean Christopherson13b964a2019-05-07 09:06:31 -07001170 vmx_set_host_fs_gs(host_state, fs_sel, gs_sel, fs_base, gs_base);
Lai Jiangshan15ad9762021-11-18 19:08:03 +08001171
1172 /* Host CR3 including its PCID is stable when guest state is loaded. */
1173 cr3 = __get_current_cr3_fast();
1174 if (unlikely(cr3 != host_state->cr3)) {
1175 vmcs_writel(HOST_CR3, cr3);
1176 host_state->cr3 = cr3;
1177 }
1178
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001179 vmx->guest_state_loaded = true;
Avi Kivity33ed6322007-05-02 16:54:03 +03001180}
1181
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001182static void vmx_prepare_switch_to_host(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001183{
Sean Christophersond7ee0392018-07-23 12:32:47 -07001184 struct vmcs_host_state *host_state;
1185
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001186 if (!vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001187 return;
1188
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001189 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001190
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001191 ++vmx->vcpu.stat.host_state_reload;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001192
Avi Kivityc8770e72010-11-11 12:37:26 +02001193#ifdef CONFIG_X86_64
Paolo Bonzini4679b612018-09-24 17:23:01 +02001194 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivityc8770e72010-11-11 12:37:26 +02001195#endif
Sean Christophersond7ee0392018-07-23 12:32:47 -07001196 if (host_state->ldt_sel || (host_state->gs_sel & 7)) {
1197 kvm_load_ldt(host_state->ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001198#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001199 load_gs_index(host_state->gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001200#else
Sean Christophersond7ee0392018-07-23 12:32:47 -07001201 loadsegment(gs, host_state->gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001202#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001203 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07001204 if (host_state->fs_sel & 7)
1205 loadsegment(fs, host_state->fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001206#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001207 if (unlikely(host_state->ds_sel | host_state->es_sel)) {
1208 loadsegment(ds, host_state->ds_sel);
1209 loadsegment(es, host_state->es_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001210 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001211#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001212 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001213#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001214 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001215#endif
Thomas Garnier45fc8752017-03-14 10:05:08 -07001216 load_fixmap_gdt(raw_smp_processor_id());
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001217 vmx->guest_state_loaded = false;
Sean Christopherson658ece82020-09-23 11:04:01 -07001218 vmx->guest_uret_msrs_loaded = false;
Avi Kivity33ed6322007-05-02 16:54:03 +03001219}
1220
Sean Christopherson678e3152018-07-23 12:32:43 -07001221#ifdef CONFIG_X86_64
1222static u64 vmx_read_guest_kernel_gs_base(struct vcpu_vmx *vmx)
Avi Kivitya9b21b62008-06-24 11:48:49 +03001223{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001224 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001225 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001226 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1227 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001228 return vmx->msr_guest_kernel_gs_base;
Avi Kivitya9b21b62008-06-24 11:48:49 +03001229}
1230
Sean Christopherson678e3152018-07-23 12:32:43 -07001231static void vmx_write_guest_kernel_gs_base(struct vcpu_vmx *vmx, u64 data)
1232{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001233 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001234 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001235 wrmsrl(MSR_KERNEL_GS_BASE, data);
1236 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001237 vmx->msr_guest_kernel_gs_base = data;
1238}
1239#endif
1240
Sean Christopherson5c911be2020-05-01 09:31:17 -07001241void vmx_vcpu_load_vmcs(struct kvm_vcpu *vcpu, int cpu,
1242 struct loaded_vmcs *buddy)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001243{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001244 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001245 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Sean Christopherson5c911be2020-05-01 09:31:17 -07001246 struct vmcs *prev;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001247
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001248 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01001249 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001250 local_irq_disable();
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001251
1252 /*
Sean Christopherson31603d42020-03-21 12:37:49 -07001253 * Ensure loaded_vmcs->cpu is read before adding loaded_vmcs to
1254 * this cpu's percpu list, otherwise it may not yet be deleted
1255 * from its previous cpu's percpu list. Pairs with the
1256 * smb_wmb() in __loaded_vmcs_clear().
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001257 */
1258 smp_rmb();
1259
Nadav Har'Eld462b812011-05-24 15:26:10 +03001260 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1261 &per_cpu(loaded_vmcss_on_cpu, cpu));
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001262 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001263 }
1264
Sean Christopherson5c911be2020-05-01 09:31:17 -07001265 prev = per_cpu(current_vmcs, cpu);
1266 if (prev != vmx->loaded_vmcs->vmcs) {
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001267 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1268 vmcs_load(vmx->loaded_vmcs->vmcs);
Sean Christopherson5c911be2020-05-01 09:31:17 -07001269
1270 /*
1271 * No indirect branch prediction barrier needed when switching
1272 * the active VMCS within a guest, e.g. on nested VM-Enter.
1273 * The L1 VMM can protect itself with retpolines, IBPB or IBRS.
1274 */
1275 if (!buddy || WARN_ON_ONCE(buddy->vmcs != prev))
1276 indirect_branch_prediction_barrier();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001277 }
1278
1279 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001280 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001281
Sean Christophersoneeeb4f62020-03-20 14:28:20 -07001282 /*
1283 * Flush all EPTP/VPID contexts, the new pCPU may have stale
1284 * TLB entries from its previous association with the vCPU.
1285 */
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001286 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001287
Avi Kivity6aa8b732006-12-10 02:21:36 -08001288 /*
1289 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001290 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08001291 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001292 vmcs_writel(HOST_TR_BASE,
Andy Lutomirski72f5e082017-12-04 15:07:20 +01001293 (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001294 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001295
Lai Jiangshan6ab8a402021-11-18 19:08:01 +08001296 if (IS_ENABLED(CONFIG_IA32_EMULATION) || IS_ENABLED(CONFIG_X86_32)) {
1297 /* 22.2.3 */
1298 vmcs_writel(HOST_IA32_SYSENTER_ESP,
1299 (unsigned long)(cpu_entry_stack(cpu) + 1));
1300 }
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08001301
Nadav Har'Eld462b812011-05-24 15:26:10 +03001302 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001303 }
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001304}
1305
1306/*
1307 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1308 * vcpu mutex is already taken.
1309 */
Sean Christopherson1af1bb02020-05-06 16:58:50 -07001310static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001311{
1312 struct vcpu_vmx *vmx = to_vmx(vcpu);
1313
Sean Christopherson5c911be2020-05-01 09:31:17 -07001314 vmx_vcpu_load_vmcs(vcpu, cpu, NULL);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001315
Feng Wu28b835d2015-09-18 22:29:54 +08001316 vmx_vcpu_pi_load(vcpu, cpu);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001317
Wanpeng Li74c55932017-11-29 01:31:20 -08001318 vmx->host_debugctlmsr = get_debugctlmsr();
Feng Wu28b835d2015-09-18 22:29:54 +08001319}
1320
Sean Christopherson13b964a2019-05-07 09:06:31 -07001321static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001322{
Feng Wu28b835d2015-09-18 22:29:54 +08001323 vmx_vcpu_pi_put(vcpu);
1324
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001325 vmx_prepare_switch_to_host(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001326}
1327
Maxim Levitskydbab6102021-09-13 17:09:54 +03001328bool vmx_emulation_required(struct kvm_vcpu *vcpu)
Wanpeng Lif244dee2017-07-20 01:11:54 -07001329{
Sean Christopherson2ba44932020-09-23 11:44:48 -07001330 return emulate_invalid_guest_state && !vmx_guest_state_valid(vcpu);
Wanpeng Lif244dee2017-07-20 01:11:54 -07001331}
1332
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001333unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001334{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001335 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity78ac8b42010-04-08 18:19:35 +03001336 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001337
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001338 if (!kvm_register_is_available(vcpu, VCPU_EXREG_RFLAGS)) {
1339 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Avi Kivity6de12732011-03-07 12:51:22 +02001340 rflags = vmcs_readl(GUEST_RFLAGS);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001341 if (vmx->rmode.vm86_active) {
Avi Kivity6de12732011-03-07 12:51:22 +02001342 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
Sean Christophersone7bddc52019-09-27 14:45:18 -07001343 save_rflags = vmx->rmode.save_rflags;
Avi Kivity6de12732011-03-07 12:51:22 +02001344 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1345 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001346 vmx->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001347 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001348 return vmx->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001349}
1350
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001351void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001352{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001353 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001354 unsigned long old_rflags;
Wanpeng Lif244dee2017-07-20 01:11:54 -07001355
Krish Sadhukhanbddd82d2020-09-21 08:10:25 +00001356 if (is_unrestricted_guest(vcpu)) {
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001357 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001358 vmx->rflags = rflags;
1359 vmcs_writel(GUEST_RFLAGS, rflags);
1360 return;
1361 }
1362
1363 old_rflags = vmx_get_rflags(vcpu);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001364 vmx->rflags = rflags;
1365 if (vmx->rmode.vm86_active) {
1366 vmx->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001367 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001368 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001369 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07001370
Sean Christophersone7bddc52019-09-27 14:45:18 -07001371 if ((old_rflags ^ vmx->rflags) & X86_EFLAGS_VM)
Maxim Levitskydbab6102021-09-13 17:09:54 +03001372 vmx->emulation_required = vmx_emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001373}
1374
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001375u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001376{
1377 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1378 int ret = 0;
1379
1380 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001381 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001382 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001383 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001384
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02001385 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001386}
1387
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001388void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001389{
1390 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1391 u32 interruptibility = interruptibility_old;
1392
1393 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1394
Jan Kiszka48005f62010-02-19 19:38:07 +01001395 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001396 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001397 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001398 interruptibility |= GUEST_INTR_STATE_STI;
1399
1400 if ((interruptibility != interruptibility_old))
1401 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1402}
1403
Chao Pengbf8c55d2018-10-24 16:05:14 +08001404static int vmx_rtit_ctl_check(struct kvm_vcpu *vcpu, u64 data)
1405{
1406 struct vcpu_vmx *vmx = to_vmx(vcpu);
1407 unsigned long value;
1408
1409 /*
1410 * Any MSR write that attempts to change bits marked reserved will
1411 * case a #GP fault.
1412 */
1413 if (data & vmx->pt_desc.ctl_bitmask)
1414 return 1;
1415
1416 /*
1417 * Any attempt to modify IA32_RTIT_CTL while TraceEn is set will
1418 * result in a #GP unless the same write also clears TraceEn.
1419 */
1420 if ((vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) &&
1421 ((vmx->pt_desc.guest.ctl ^ data) & ~RTIT_CTL_TRACEEN))
1422 return 1;
1423
1424 /*
1425 * WRMSR to IA32_RTIT_CTL that sets TraceEn but clears this bit
1426 * and FabricEn would cause #GP, if
1427 * CPUID.(EAX=14H, ECX=0):ECX.SNGLRGNOUT[bit 2] = 0
1428 */
1429 if ((data & RTIT_CTL_TRACEEN) && !(data & RTIT_CTL_TOPA) &&
1430 !(data & RTIT_CTL_FABRIC_EN) &&
1431 !intel_pt_validate_cap(vmx->pt_desc.caps,
1432 PT_CAP_single_range_output))
1433 return 1;
1434
1435 /*
1436 * MTCFreq, CycThresh and PSBFreq encodings check, any MSR write that
Ingo Molnard9f6e122021-03-18 15:28:01 +01001437 * utilize encodings marked reserved will cause a #GP fault.
Chao Pengbf8c55d2018-10-24 16:05:14 +08001438 */
1439 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc_periods);
1440 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc) &&
1441 !test_bit((data & RTIT_CTL_MTC_RANGE) >>
1442 RTIT_CTL_MTC_RANGE_OFFSET, &value))
1443 return 1;
1444 value = intel_pt_validate_cap(vmx->pt_desc.caps,
1445 PT_CAP_cycle_thresholds);
1446 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1447 !test_bit((data & RTIT_CTL_CYC_THRESH) >>
1448 RTIT_CTL_CYC_THRESH_OFFSET, &value))
1449 return 1;
1450 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_periods);
1451 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1452 !test_bit((data & RTIT_CTL_PSB_FREQ) >>
1453 RTIT_CTL_PSB_FREQ_OFFSET, &value))
1454 return 1;
1455
1456 /*
1457 * If ADDRx_CFG is reserved or the encodings is >2 will
1458 * cause a #GP fault.
1459 */
1460 value = (data & RTIT_CTL_ADDR0) >> RTIT_CTL_ADDR0_OFFSET;
Xiaoyao Lif4d3a902021-08-27 15:02:45 +08001461 if ((value && (vmx->pt_desc.num_address_ranges < 1)) || (value > 2))
Chao Pengbf8c55d2018-10-24 16:05:14 +08001462 return 1;
1463 value = (data & RTIT_CTL_ADDR1) >> RTIT_CTL_ADDR1_OFFSET;
Xiaoyao Lif4d3a902021-08-27 15:02:45 +08001464 if ((value && (vmx->pt_desc.num_address_ranges < 2)) || (value > 2))
Chao Pengbf8c55d2018-10-24 16:05:14 +08001465 return 1;
1466 value = (data & RTIT_CTL_ADDR2) >> RTIT_CTL_ADDR2_OFFSET;
Xiaoyao Lif4d3a902021-08-27 15:02:45 +08001467 if ((value && (vmx->pt_desc.num_address_ranges < 3)) || (value > 2))
Chao Pengbf8c55d2018-10-24 16:05:14 +08001468 return 1;
1469 value = (data & RTIT_CTL_ADDR3) >> RTIT_CTL_ADDR3_OFFSET;
Xiaoyao Lif4d3a902021-08-27 15:02:45 +08001470 if ((value && (vmx->pt_desc.num_address_ranges < 4)) || (value > 2))
Chao Pengbf8c55d2018-10-24 16:05:14 +08001471 return 1;
1472
1473 return 0;
1474}
1475
Sean Christopherson09e3e2a2020-09-15 16:27:02 -07001476static bool vmx_can_emulate_instruction(struct kvm_vcpu *vcpu, void *insn, int insn_len)
1477{
Sean Christopherson3c0c2ad2021-04-12 16:21:37 +12001478 /*
1479 * Emulation of instructions in SGX enclaves is impossible as RIP does
1480 * not point tthe failing instruction, and even if it did, the code
1481 * stream is inaccessible. Inject #UD instead of exiting to userspace
1482 * so that guest userspace can't DoS the guest simply by triggering
1483 * emulation (enclaves are CPL3 only).
1484 */
1485 if (to_vmx(vcpu)->exit_reason.enclave_mode) {
1486 kvm_queue_exception(vcpu, UD_VECTOR);
1487 return false;
1488 }
Sean Christopherson09e3e2a2020-09-15 16:27:02 -07001489 return true;
1490}
1491
Sean Christopherson1957aa62019-08-27 14:40:39 -07001492static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001493{
Sean Christopherson3c0c2ad2021-04-12 16:21:37 +12001494 union vmx_exit_reason exit_reason = to_vmx(vcpu)->exit_reason;
Paolo Bonzinifede8072020-04-27 11:55:59 -04001495 unsigned long rip, orig_rip;
Sean Christopherson3c0c2ad2021-04-12 16:21:37 +12001496 u32 instr_len;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001497
Sean Christopherson1957aa62019-08-27 14:40:39 -07001498 /*
1499 * Using VMCS.VM_EXIT_INSTRUCTION_LEN on EPT misconfig depends on
1500 * undefined behavior: Intel's SDM doesn't mandate the VMCS field be
1501 * set when EPT misconfig occurs. In practice, real hardware updates
1502 * VM_EXIT_INSTRUCTION_LEN on EPT misconfig, but other hypervisors
1503 * (namely Hyper-V) don't set it due to it being undefined behavior,
1504 * i.e. we end up advancing IP with some random value.
1505 */
1506 if (!static_cpu_has(X86_FEATURE_HYPERVISOR) ||
Sean Christopherson3c0c2ad2021-04-12 16:21:37 +12001507 exit_reason.basic != EXIT_REASON_EPT_MISCONFIG) {
1508 instr_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
1509
1510 /*
1511 * Emulating an enclave's instructions isn't supported as KVM
1512 * cannot access the enclave's memory or its true RIP, e.g. the
1513 * vmcs.GUEST_RIP points at the exit point of the enclave, not
1514 * the RIP that actually triggered the VM-Exit. But, because
1515 * most instructions that cause VM-Exit will #UD in an enclave,
1516 * most instruction-based VM-Exits simply do not occur.
1517 *
1518 * There are a few exceptions, notably the debug instructions
1519 * INT1ICEBRK and INT3, as they are allowed in debug enclaves
1520 * and generate #DB/#BP as expected, which KVM might intercept.
1521 * But again, the CPU does the dirty work and saves an instr
1522 * length of zero so VMMs don't shoot themselves in the foot.
1523 * WARN if KVM tries to skip a non-zero length instruction on
1524 * a VM-Exit from an enclave.
1525 */
1526 if (!instr_len)
1527 goto rip_updated;
1528
1529 WARN(exit_reason.enclave_mode,
1530 "KVM: skipping instruction after SGX enclave VM-Exit");
1531
Paolo Bonzinifede8072020-04-27 11:55:59 -04001532 orig_rip = kvm_rip_read(vcpu);
Sean Christopherson3c0c2ad2021-04-12 16:21:37 +12001533 rip = orig_rip + instr_len;
Paolo Bonzinifede8072020-04-27 11:55:59 -04001534#ifdef CONFIG_X86_64
1535 /*
1536 * We need to mask out the high 32 bits of RIP if not in 64-bit
1537 * mode, but just finding out that we are in 64-bit mode is
1538 * quite expensive. Only do it if there was a carry.
1539 */
1540 if (unlikely(((rip ^ orig_rip) >> 31) == 3) && !is_64_bit_mode(vcpu))
1541 rip = (u32)rip;
1542#endif
Sean Christopherson1957aa62019-08-27 14:40:39 -07001543 kvm_rip_write(vcpu, rip);
1544 } else {
1545 if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
1546 return 0;
1547 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001548
Sean Christopherson3c0c2ad2021-04-12 16:21:37 +12001549rip_updated:
Glauber Costa2809f5d2009-05-12 16:21:05 -04001550 /* skipping an emulated instruction also counts */
1551 vmx_set_interrupt_shadow(vcpu, 0);
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001552
Sean Christopherson60fc3d02019-08-27 14:40:38 -07001553 return 1;
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001554}
1555
Vitaly Kuznetsov7a35e512020-06-05 13:59:05 +02001556/*
Oliver Upton5ef8acb2020-02-07 02:36:07 -08001557 * Recognizes a pending MTF VM-exit and records the nested state for later
1558 * delivery.
1559 */
1560static void vmx_update_emulated_instruction(struct kvm_vcpu *vcpu)
1561{
1562 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1563 struct vcpu_vmx *vmx = to_vmx(vcpu);
1564
1565 if (!is_guest_mode(vcpu))
1566 return;
1567
1568 /*
1569 * Per the SDM, MTF takes priority over debug-trap exceptions besides
1570 * T-bit traps. As instruction emulation is completed (i.e. at the
1571 * instruction boundary), any #DB exception pending delivery must be a
1572 * debug-trap. Record the pending MTF state to be delivered in
1573 * vmx_check_nested_events().
1574 */
1575 if (nested_cpu_has_mtf(vmcs12) &&
1576 (!vcpu->arch.exception.pending ||
1577 vcpu->arch.exception.nr == DB_VECTOR))
1578 vmx->nested.mtf_pending = true;
1579 else
1580 vmx->nested.mtf_pending = false;
1581}
1582
1583static int vmx_skip_emulated_instruction(struct kvm_vcpu *vcpu)
1584{
1585 vmx_update_emulated_instruction(vcpu);
1586 return skip_emulated_instruction(vcpu);
1587}
1588
Wanpeng Licaa057a2018-03-12 04:53:03 -07001589static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
1590{
1591 /*
1592 * Ensure that we clear the HLT state in the VMCS. We don't need to
1593 * explicitly skip the instruction because if the HLT state is set,
1594 * then the instruction is already executing and RIP has already been
1595 * advanced.
1596 */
1597 if (kvm_hlt_in_guest(vcpu->kvm) &&
1598 vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
1599 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
1600}
1601
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001602static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02001603{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001604 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001605 unsigned nr = vcpu->arch.exception.nr;
1606 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001607 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001608 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001609
Jim Mattsonda998b42018-10-16 14:29:22 -07001610 kvm_deliver_exception_payload(vcpu);
1611
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001612 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001613 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001614 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1615 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001616
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001617 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001618 int inc_eip = 0;
1619 if (kvm_exception_is_soft(nr))
1620 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07001621 kvm_inject_realmode_interrupt(vcpu, nr, inc_eip);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001622 return;
1623 }
1624
Sean Christophersonadd5ff72018-03-23 09:34:00 -07001625 WARN_ON_ONCE(vmx->emulation_required);
1626
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001627 if (kvm_exception_is_soft(nr)) {
1628 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1629 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001630 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1631 } else
1632 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1633
1634 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Wanpeng Licaa057a2018-03-12 04:53:03 -07001635
1636 vmx_clear_hlt(vcpu);
Avi Kivity298101d2007-11-25 13:41:11 +02001637}
1638
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001639static void vmx_setup_uret_msr(struct vcpu_vmx *vmx, unsigned int msr,
1640 bool load_into_hardware)
Eddie Donga75beee2007-05-17 18:55:15 +03001641{
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001642 struct vmx_uret_msr *uret_msr;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001643
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001644 uret_msr = vmx_find_uret_msr(vmx, msr);
1645 if (!uret_msr)
Sean Christophersonbd65ba82020-09-23 11:04:05 -07001646 return;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001647
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001648 uret_msr->load_into_hardware = load_into_hardware;
Eddie Donga75beee2007-05-17 18:55:15 +03001649}
1650
1651/*
Sean Christopherson400dd542021-07-13 09:33:11 -07001652 * Configuring user return MSRs to automatically save, load, and restore MSRs
1653 * that need to be shoved into hardware when running the guest. Note, omitting
1654 * an MSR here does _NOT_ mean it's not emulated, only that it will not be
1655 * loaded into hardware when running the guest.
Avi Kivitye38aea32007-04-19 13:22:48 +03001656 */
Sean Christopherson400dd542021-07-13 09:33:11 -07001657static void vmx_setup_uret_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001658{
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001659#ifdef CONFIG_X86_64
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001660 bool load_syscall_msrs;
1661
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001662 /*
1663 * The SYSCALL MSRs are only needed on long mode guests, and only
1664 * when EFER.SCE is set.
1665 */
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001666 load_syscall_msrs = is_long_mode(&vmx->vcpu) &&
1667 (vmx->vcpu.arch.efer & EFER_SCE);
1668
1669 vmx_setup_uret_msr(vmx, MSR_STAR, load_syscall_msrs);
1670 vmx_setup_uret_msr(vmx, MSR_LSTAR, load_syscall_msrs);
1671 vmx_setup_uret_msr(vmx, MSR_SYSCALL_MASK, load_syscall_msrs);
Eddie Donga75beee2007-05-17 18:55:15 +03001672#endif
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001673 vmx_setup_uret_msr(vmx, MSR_EFER, update_transition_efer(vmx));
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001674
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001675 vmx_setup_uret_msr(vmx, MSR_TSC_AUX,
1676 guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP) ||
1677 guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDPID));
Sean Christophersonbd65ba82020-09-23 11:04:05 -07001678
Sean Christopherson5e17c622021-05-04 10:17:30 -07001679 /*
1680 * hle=0, rtm=0, tsx_ctrl=1 can be found with some combinations of new
1681 * kernel and old userspace. If those guests run on a tsx=off host, do
1682 * allow guests to use TSX_CTRL, but don't change the value in hardware
1683 * so that TSX remains always disabled.
1684 */
1685 vmx_setup_uret_msr(vmx, MSR_IA32_TSX_CTRL, boot_cpu_has(X86_FEATURE_RTM));
Avi Kivity58972972009-02-24 22:26:47 +02001686
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001687 /*
1688 * The set of MSRs to load may have changed, reload MSRs before the
1689 * next VM-Enter.
1690 */
1691 vmx->guest_uret_msrs_loaded = false;
Avi Kivitye38aea32007-04-19 13:22:48 +03001692}
1693
Ilias Stamatis307a94c2021-05-26 19:44:13 +01001694u64 vmx_get_l2_tsc_offset(struct kvm_vcpu *vcpu)
1695{
1696 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1697
1698 if (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETTING))
1699 return vmcs12->tsc_offset;
1700
1701 return 0;
1702}
1703
1704u64 vmx_get_l2_tsc_multiplier(struct kvm_vcpu *vcpu)
1705{
1706 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1707
1708 if (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETTING) &&
1709 nested_cpu_has2(vmcs12, SECONDARY_EXEC_TSC_SCALING))
1710 return vmcs12->tsc_multiplier;
1711
1712 return kvm_default_tsc_scaling_ratio;
1713}
1714
Ilias Stamatisedcfe542021-05-26 19:44:15 +01001715static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001716{
Ilias Stamatisedcfe542021-05-26 19:44:15 +01001717 vmcs_write64(TSC_OFFSET, offset);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001718}
1719
Ilias Stamatis1ab92872021-06-07 11:54:38 +01001720static void vmx_write_tsc_multiplier(struct kvm_vcpu *vcpu, u64 multiplier)
1721{
1722 vmcs_write64(TSC_MULTIPLIER, multiplier);
1723}
1724
Nadav Har'El801d3422011-05-25 23:02:23 +03001725/*
1726 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
1727 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
1728 * all guests if the "nested" module option is off, and can also be disabled
1729 * for a single guest by disabling its VMX cpuid bit.
1730 */
Sean Christopherson7c97fcb2018-12-03 13:53:17 -08001731bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
Nadav Har'El801d3422011-05-25 23:02:23 +03001732{
Radim Krčmářd6321d42017-08-05 00:12:49 +02001733 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03001734}
1735
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001736static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
1737 uint64_t val)
1738{
1739 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
1740
1741 return !(val & ~valid_bits);
1742}
1743
Tom Lendacky801e4592018-02-21 13:39:51 -06001744static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
1745{
Paolo Bonzini13893092018-02-26 13:40:09 +01001746 switch (msr->index) {
1747 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1748 if (!nested)
1749 return 1;
1750 return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
Like Xu27461da32020-05-29 15:43:45 +08001751 case MSR_IA32_PERF_CAPABILITIES:
1752 msr->data = vmx_get_perf_capabilities();
1753 return 0;
Paolo Bonzini13893092018-02-26 13:40:09 +01001754 default:
Peter Xu12bc2132020-06-22 18:04:42 -04001755 return KVM_MSR_RET_INVALID;
Paolo Bonzini13893092018-02-26 13:40:09 +01001756 }
Tom Lendacky801e4592018-02-21 13:39:51 -06001757}
1758
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001759/*
Lai Jiangshanfe26f912021-11-18 19:08:06 +08001760 * Reads an msr value (of 'msr_info->index') into 'msr_info->data'.
Avi Kivity6aa8b732006-12-10 02:21:36 -08001761 * Returns 0 on success, non-0 otherwise.
1762 * Assumes vcpu_load() was already called.
1763 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001764static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001765{
Borislav Petkova6cb0992017-12-20 12:50:28 +01001766 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersoneb3db1b2020-09-23 11:03:58 -07001767 struct vmx_uret_msr *msr;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001768 u32 index;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001769
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001770 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001771#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001772 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001773 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001774 break;
1775 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001776 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001777 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001778 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001779 msr_info->data = vmx_read_guest_kernel_gs_base(vmx);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001780 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03001781#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08001782 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001783 return kvm_get_msr_common(vcpu, msr_info);
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001784 case MSR_IA32_TSX_CTRL:
1785 if (!msr_info->host_initiated &&
1786 !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
1787 return 1;
Sean Christophersoneb3db1b2020-09-23 11:03:58 -07001788 goto find_uret_msr;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08001789 case MSR_IA32_UMWAIT_CONTROL:
1790 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
1791 return 1;
1792
1793 msr_info->data = vmx->msr_ia32_umwait_control;
1794 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001795 case MSR_IA32_SPEC_CTRL:
1796 if (!msr_info->host_initiated &&
Paolo Bonzini39485ed2020-12-03 09:40:15 -05001797 !guest_has_spec_ctrl_msr(vcpu))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001798 return 1;
1799
1800 msr_info->data = to_vmx(vcpu)->spec_ctrl;
1801 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001802 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001803 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001804 break;
1805 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001806 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001807 break;
1808 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001809 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001810 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001811 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001812 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001813 (!msr_info->host_initiated &&
1814 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001815 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001816 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001817 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001818 case MSR_IA32_MCG_EXT_CTL:
1819 if (!msr_info->host_initiated &&
Borislav Petkova6cb0992017-12-20 12:50:28 +01001820 !(vmx->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08001821 FEAT_CTL_LMCE_ENABLED))
Jan Kiszkacae50132014-01-04 18:47:22 +01001822 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001823 msr_info->data = vcpu->arch.mcg_ext_ctl;
1824 break;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08001825 case MSR_IA32_FEAT_CTL:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001826 msr_info->data = vmx->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01001827 break;
Sean Christopherson8f102442021-04-12 16:21:40 +12001828 case MSR_IA32_SGXLEPUBKEYHASH0 ... MSR_IA32_SGXLEPUBKEYHASH3:
1829 if (!msr_info->host_initiated &&
1830 !guest_cpuid_has(vcpu, X86_FEATURE_SGX_LC))
1831 return 1;
1832 msr_info->data = to_vmx(vcpu)->msr_ia32_sgxlepubkeyhash
1833 [msr_info->index - MSR_IA32_SGXLEPUBKEYHASH0];
1834 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01001835 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1836 if (!nested_vmx_allowed(vcpu))
1837 return 1;
Vitaly Kuznetsov31de3d22020-02-05 13:30:33 +01001838 if (vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
1839 &msr_info->data))
1840 return 1;
1841 /*
Vitaly Kuznetsov8d68bad2021-09-07 18:35:30 +02001842 * Enlightened VMCS v1 doesn't have certain VMCS fields but
1843 * instead of just ignoring the features, different Hyper-V
1844 * versions are either trying to use them and fail or do some
1845 * sanity checking and refuse to boot. Filter all unsupported
1846 * features out.
Vitaly Kuznetsov31de3d22020-02-05 13:30:33 +01001847 */
1848 if (!msr_info->host_initiated &&
1849 vmx->nested.enlightened_vmcs_enabled)
1850 nested_evmcs_filter_control_msr(msr_info->index,
1851 &msr_info->data);
1852 break;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001853 case MSR_IA32_RTIT_CTL:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001854 if (!vmx_pt_mode_is_host_guest())
Chao Pengbf8c55d2018-10-24 16:05:14 +08001855 return 1;
1856 msr_info->data = vmx->pt_desc.guest.ctl;
1857 break;
1858 case MSR_IA32_RTIT_STATUS:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001859 if (!vmx_pt_mode_is_host_guest())
Chao Pengbf8c55d2018-10-24 16:05:14 +08001860 return 1;
1861 msr_info->data = vmx->pt_desc.guest.status;
1862 break;
1863 case MSR_IA32_RTIT_CR3_MATCH:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001864 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001865 !intel_pt_validate_cap(vmx->pt_desc.caps,
1866 PT_CAP_cr3_filtering))
1867 return 1;
1868 msr_info->data = vmx->pt_desc.guest.cr3_match;
1869 break;
1870 case MSR_IA32_RTIT_OUTPUT_BASE:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001871 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001872 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1873 PT_CAP_topa_output) &&
1874 !intel_pt_validate_cap(vmx->pt_desc.caps,
1875 PT_CAP_single_range_output)))
1876 return 1;
1877 msr_info->data = vmx->pt_desc.guest.output_base;
1878 break;
1879 case MSR_IA32_RTIT_OUTPUT_MASK:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001880 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001881 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1882 PT_CAP_topa_output) &&
1883 !intel_pt_validate_cap(vmx->pt_desc.caps,
1884 PT_CAP_single_range_output)))
1885 return 1;
1886 msr_info->data = vmx->pt_desc.guest.output_mask;
1887 break;
1888 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
1889 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
Sean Christopherson2ef76192020-03-02 15:56:22 -08001890 if (!vmx_pt_mode_is_host_guest() ||
Xiaoyao Lif4d3a902021-08-27 15:02:45 +08001891 (index >= 2 * vmx->pt_desc.num_address_ranges))
Chao Pengbf8c55d2018-10-24 16:05:14 +08001892 return 1;
1893 if (index % 2)
1894 msr_info->data = vmx->pt_desc.guest.addr_b[index / 2];
1895 else
1896 msr_info->data = vmx->pt_desc.guest.addr_a[index / 2];
1897 break;
Like Xud8550662021-01-08 09:36:55 +08001898 case MSR_IA32_DEBUGCTLMSR:
1899 msr_info->data = vmcs_read64(GUEST_IA32_DEBUGCTL);
1900 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001901 default:
Sean Christophersoneb3db1b2020-09-23 11:03:58 -07001902 find_uret_msr:
Sean Christophersond85a8032020-09-23 11:04:06 -07001903 msr = vmx_find_uret_msr(vmx, msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08001904 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001905 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08001906 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001907 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001908 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001909 }
1910
Avi Kivity6aa8b732006-12-10 02:21:36 -08001911 return 0;
1912}
1913
Sean Christopherson24085002020-04-28 16:10:24 -07001914static u64 nested_vmx_truncate_sysenter_addr(struct kvm_vcpu *vcpu,
1915 u64 data)
1916{
1917#ifdef CONFIG_X86_64
1918 if (!guest_cpuid_has(vcpu, X86_FEATURE_LM))
1919 return (u32)data;
1920#endif
1921 return (unsigned long)data;
1922}
1923
Like Xuc6462362021-02-01 13:10:31 +08001924static u64 vcpu_supported_debugctl(struct kvm_vcpu *vcpu)
1925{
1926 u64 debugctl = vmx_supported_debugctl();
1927
1928 if (!intel_pmu_lbr_is_enabled(vcpu))
Like Xue6209a32021-02-01 13:10:36 +08001929 debugctl &= ~DEBUGCTLMSR_LBR_MASK;
Like Xuc6462362021-02-01 13:10:31 +08001930
Paolo Bonzini76ea4382021-05-06 06:30:04 -04001931 if (!guest_cpuid_has(vcpu, X86_FEATURE_BUS_LOCK_DETECT))
1932 debugctl &= ~DEBUGCTLMSR_BUS_LOCK_DETECT;
1933
Like Xuc6462362021-02-01 13:10:31 +08001934 return debugctl;
1935}
1936
Avi Kivity6aa8b732006-12-10 02:21:36 -08001937/*
Miaohe Lin311497e2019-12-11 14:26:25 +08001938 * Writes msr value into the appropriate "register".
Avi Kivity6aa8b732006-12-10 02:21:36 -08001939 * Returns 0 on success, non-0 otherwise.
1940 * Assumes vcpu_load() was already called.
1941 */
Will Auld8fe8ab42012-11-29 12:42:12 -08001942static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001943{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001944 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersoneb3db1b2020-09-23 11:03:58 -07001945 struct vmx_uret_msr *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03001946 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08001947 u32 msr_index = msr_info->index;
1948 u64 data = msr_info->data;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001949 u32 index;
Eddie Dong2cc51562007-05-21 07:28:09 +03001950
Avi Kivity6aa8b732006-12-10 02:21:36 -08001951 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08001952 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08001953 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03001954 break;
Avi Kivity16175a72009-03-23 22:13:44 +02001955#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001956 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001957 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001958 vmcs_writel(GUEST_FS_BASE, data);
1959 break;
1960 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001961 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001962 vmcs_writel(GUEST_GS_BASE, data);
1963 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001964 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001965 vmx_write_guest_kernel_gs_base(vmx, data);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001966 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001967#endif
1968 case MSR_IA32_SYSENTER_CS:
Sean Christophersonde70d272019-05-07 09:06:36 -07001969 if (is_guest_mode(vcpu))
1970 get_vmcs12(vcpu)->guest_sysenter_cs = data;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001971 vmcs_write32(GUEST_SYSENTER_CS, data);
1972 break;
1973 case MSR_IA32_SYSENTER_EIP:
Sean Christopherson24085002020-04-28 16:10:24 -07001974 if (is_guest_mode(vcpu)) {
1975 data = nested_vmx_truncate_sysenter_addr(vcpu, data);
Sean Christophersonde70d272019-05-07 09:06:36 -07001976 get_vmcs12(vcpu)->guest_sysenter_eip = data;
Sean Christopherson24085002020-04-28 16:10:24 -07001977 }
Avi Kivityf5b42c32007-03-06 12:05:53 +02001978 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001979 break;
1980 case MSR_IA32_SYSENTER_ESP:
Sean Christopherson24085002020-04-28 16:10:24 -07001981 if (is_guest_mode(vcpu)) {
1982 data = nested_vmx_truncate_sysenter_addr(vcpu, data);
Sean Christophersonde70d272019-05-07 09:06:36 -07001983 get_vmcs12(vcpu)->guest_sysenter_esp = data;
Sean Christopherson24085002020-04-28 16:10:24 -07001984 }
Avi Kivityf5b42c32007-03-06 12:05:53 +02001985 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001986 break;
Like Xud8550662021-01-08 09:36:55 +08001987 case MSR_IA32_DEBUGCTLMSR: {
Like Xuc6462362021-02-01 13:10:31 +08001988 u64 invalid = data & ~vcpu_supported_debugctl(vcpu);
Like Xud8550662021-01-08 09:36:55 +08001989 if (invalid & (DEBUGCTLMSR_BTF|DEBUGCTLMSR_LBR)) {
1990 if (report_ignored_msrs)
1991 vcpu_unimpl(vcpu, "%s: BTF|LBR in IA32_DEBUGCTLMSR 0x%llx, nop\n",
1992 __func__, data);
1993 data &= ~(DEBUGCTLMSR_BTF|DEBUGCTLMSR_LBR);
1994 invalid &= ~(DEBUGCTLMSR_BTF|DEBUGCTLMSR_LBR);
1995 }
1996
1997 if (invalid)
1998 return 1;
1999
Sean Christopherson699a1ac2019-05-07 09:06:37 -07002000 if (is_guest_mode(vcpu) && get_vmcs12(vcpu)->vm_exit_controls &
2001 VM_EXIT_SAVE_DEBUG_CONTROLS)
2002 get_vmcs12(vcpu)->guest_ia32_debugctl = data;
2003
Like Xud8550662021-01-08 09:36:55 +08002004 vmcs_write64(GUEST_IA32_DEBUGCTL, data);
Like Xu8e129112021-02-01 13:10:33 +08002005 if (intel_pmu_lbr_is_enabled(vcpu) && !to_vmx(vcpu)->lbr_desc.event &&
2006 (data & DEBUGCTLMSR_LBR))
2007 intel_pmu_create_guest_lbr_event(vcpu);
Like Xud8550662021-01-08 09:36:55 +08002008 return 0;
2009 }
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002010 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08002011 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02002012 (!msr_info->host_initiated &&
2013 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002014 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08002015 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07002016 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002017 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08002018 vmcs_write64(GUEST_BNDCFGS, data);
2019 break;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08002020 case MSR_IA32_UMWAIT_CONTROL:
2021 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
2022 return 1;
2023
2024 /* The reserved bit 1 and non-32 bit [63:32] should be zero */
2025 if (data & (BIT_ULL(1) | GENMASK_ULL(63, 32)))
2026 return 1;
2027
2028 vmx->msr_ia32_umwait_control = data;
2029 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002030 case MSR_IA32_SPEC_CTRL:
2031 if (!msr_info->host_initiated &&
Paolo Bonzini39485ed2020-12-03 09:40:15 -05002032 !guest_has_spec_ctrl_msr(vcpu))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002033 return 1;
2034
Maxim Levitsky841c2be2020-07-08 14:57:31 +03002035 if (kvm_spec_ctrl_test_value(data))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002036 return 1;
2037
2038 vmx->spec_ctrl = data;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002039 if (!data)
2040 break;
2041
2042 /*
2043 * For non-nested:
2044 * When it's written (to non-zero) for the first time, pass
2045 * it through.
2046 *
2047 * For nested:
2048 * The handling of the MSR bitmap for L2 guests is done in
Miaohe Lin4d516fe2019-12-11 14:26:21 +08002049 * nested_vmx_prepare_msr_bitmap. We should not touch the
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002050 * vmcs02.msr_bitmap here since it gets completely overwritten
2051 * in the merging. We update the vmcs01 here for L1 as well
2052 * since it will end up touching the MSR anyway now.
2053 */
Aaron Lewis476c9bd2020-09-25 16:34:18 +02002054 vmx_disable_intercept_for_msr(vcpu,
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002055 MSR_IA32_SPEC_CTRL,
2056 MSR_TYPE_RW);
2057 break;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002058 case MSR_IA32_TSX_CTRL:
2059 if (!msr_info->host_initiated &&
2060 !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
2061 return 1;
2062 if (data & ~(TSX_CTRL_RTM_DISABLE | TSX_CTRL_CPUID_CLEAR))
2063 return 1;
Sean Christophersoneb3db1b2020-09-23 11:03:58 -07002064 goto find_uret_msr;
Ashok Raj15d45072018-02-01 22:59:43 +01002065 case MSR_IA32_PRED_CMD:
2066 if (!msr_info->host_initiated &&
Paolo Bonzini39485ed2020-12-03 09:40:15 -05002067 !guest_has_pred_cmd_msr(vcpu))
Ashok Raj15d45072018-02-01 22:59:43 +01002068 return 1;
2069
2070 if (data & ~PRED_CMD_IBPB)
2071 return 1;
Paolo Bonzini39485ed2020-12-03 09:40:15 -05002072 if (!boot_cpu_has(X86_FEATURE_IBPB))
Paolo Bonzini6441fa62020-01-20 16:33:06 +01002073 return 1;
Ashok Raj15d45072018-02-01 22:59:43 +01002074 if (!data)
2075 break;
2076
2077 wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
2078
2079 /*
2080 * For non-nested:
2081 * When it's written (to non-zero) for the first time, pass
2082 * it through.
2083 *
2084 * For nested:
2085 * The handling of the MSR bitmap for L2 guests is done in
Miaohe Lin4d516fe2019-12-11 14:26:21 +08002086 * nested_vmx_prepare_msr_bitmap. We should not touch the
Ashok Raj15d45072018-02-01 22:59:43 +01002087 * vmcs02.msr_bitmap here since it gets completely overwritten
2088 * in the merging.
2089 */
Aaron Lewis476c9bd2020-09-25 16:34:18 +02002090 vmx_disable_intercept_for_msr(vcpu, MSR_IA32_PRED_CMD, MSR_TYPE_W);
Ashok Raj15d45072018-02-01 22:59:43 +01002091 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002092 case MSR_IA32_CR_PAT:
Sean Christophersond28f4292019-05-07 09:06:27 -07002093 if (!kvm_pat_valid(data))
2094 return 1;
2095
Sean Christopherson142e4be2019-05-07 09:06:35 -07002096 if (is_guest_mode(vcpu) &&
2097 get_vmcs12(vcpu)->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
2098 get_vmcs12(vcpu)->guest_ia32_pat = data;
2099
Sheng Yang468d4722008-10-09 16:01:55 +08002100 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2101 vmcs_write64(GUEST_IA32_PAT, data);
2102 vcpu->arch.pat = data;
2103 break;
2104 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002105 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002106 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08002107 case MSR_IA32_MCG_EXT_CTL:
2108 if ((!msr_info->host_initiated &&
2109 !(to_vmx(vcpu)->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002110 FEAT_CTL_LMCE_ENABLED)) ||
Ashok Rajc45dcc72016-06-22 14:59:56 +08002111 (data & ~MCG_EXT_CTL_LMCE_EN))
2112 return 1;
2113 vcpu->arch.mcg_ext_ctl = data;
2114 break;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002115 case MSR_IA32_FEAT_CTL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08002116 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08002117 (to_vmx(vcpu)->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002118 FEAT_CTL_LOCKED && !msr_info->host_initiated))
Jan Kiszkacae50132014-01-04 18:47:22 +01002119 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08002120 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01002121 if (msr_info->host_initiated && data == 0)
2122 vmx_leave_nested(vcpu);
Sean Christopherson72add912021-04-12 16:21:42 +12002123
2124 /* SGX may be enabled/disabled by guest's firmware */
2125 vmx_write_encls_bitmap(vcpu, NULL);
Jan Kiszkacae50132014-01-04 18:47:22 +01002126 break;
Sean Christopherson8f102442021-04-12 16:21:40 +12002127 case MSR_IA32_SGXLEPUBKEYHASH0 ... MSR_IA32_SGXLEPUBKEYHASH3:
2128 /*
2129 * On real hardware, the LE hash MSRs are writable before
2130 * the firmware sets bit 0 in MSR 0x7a ("activating" SGX),
2131 * at which point SGX related bits in IA32_FEATURE_CONTROL
2132 * become writable.
2133 *
2134 * KVM does not emulate SGX activation for simplicity, so
2135 * allow writes to the LE hash MSRs if IA32_FEATURE_CONTROL
2136 * is unlocked. This is technically not architectural
2137 * behavior, but it's close enough.
2138 */
2139 if (!msr_info->host_initiated &&
2140 (!guest_cpuid_has(vcpu, X86_FEATURE_SGX_LC) ||
2141 ((vmx->msr_ia32_feature_control & FEAT_CTL_LOCKED) &&
2142 !(vmx->msr_ia32_feature_control & FEAT_CTL_SGX_LC_ENABLED))))
2143 return 1;
2144 vmx->msr_ia32_sgxlepubkeyhash
2145 [msr_index - MSR_IA32_SGXLEPUBKEYHASH0] = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01002146 break;
2147 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08002148 if (!msr_info->host_initiated)
2149 return 1; /* they are read-only */
2150 if (!nested_vmx_allowed(vcpu))
2151 return 1;
2152 return vmx_set_vmx_msr(vcpu, msr_index, data);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002153 case MSR_IA32_RTIT_CTL:
Sean Christopherson2ef76192020-03-02 15:56:22 -08002154 if (!vmx_pt_mode_is_host_guest() ||
Luwei Kangee85dec2018-10-24 16:05:16 +08002155 vmx_rtit_ctl_check(vcpu, data) ||
2156 vmx->nested.vmxon)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002157 return 1;
2158 vmcs_write64(GUEST_IA32_RTIT_CTL, data);
2159 vmx->pt_desc.guest.ctl = data;
Aaron Lewis476c9bd2020-09-25 16:34:18 +02002160 pt_update_intercept_for_msr(vcpu);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002161 break;
2162 case MSR_IA32_RTIT_STATUS:
Sean Christophersone348ac72019-12-10 15:24:33 -08002163 if (!pt_can_write_msr(vmx))
2164 return 1;
2165 if (data & MSR_IA32_RTIT_STATUS_MASK)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002166 return 1;
2167 vmx->pt_desc.guest.status = data;
2168 break;
2169 case MSR_IA32_RTIT_CR3_MATCH:
Sean Christophersone348ac72019-12-10 15:24:33 -08002170 if (!pt_can_write_msr(vmx))
2171 return 1;
2172 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2173 PT_CAP_cr3_filtering))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002174 return 1;
2175 vmx->pt_desc.guest.cr3_match = data;
2176 break;
2177 case MSR_IA32_RTIT_OUTPUT_BASE:
Sean Christophersone348ac72019-12-10 15:24:33 -08002178 if (!pt_can_write_msr(vmx))
2179 return 1;
2180 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2181 PT_CAP_topa_output) &&
2182 !intel_pt_validate_cap(vmx->pt_desc.caps,
2183 PT_CAP_single_range_output))
2184 return 1;
Sean Christopherson1cc6cbc2020-09-24 12:42:48 -07002185 if (!pt_output_base_valid(vcpu, data))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002186 return 1;
2187 vmx->pt_desc.guest.output_base = data;
2188 break;
2189 case MSR_IA32_RTIT_OUTPUT_MASK:
Sean Christophersone348ac72019-12-10 15:24:33 -08002190 if (!pt_can_write_msr(vmx))
2191 return 1;
2192 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2193 PT_CAP_topa_output) &&
2194 !intel_pt_validate_cap(vmx->pt_desc.caps,
2195 PT_CAP_single_range_output))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002196 return 1;
2197 vmx->pt_desc.guest.output_mask = data;
2198 break;
2199 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
Sean Christophersone348ac72019-12-10 15:24:33 -08002200 if (!pt_can_write_msr(vmx))
2201 return 1;
Chao Pengbf8c55d2018-10-24 16:05:14 +08002202 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
Xiaoyao Lif4d3a902021-08-27 15:02:45 +08002203 if (index >= 2 * vmx->pt_desc.num_address_ranges)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002204 return 1;
Sean Christophersonfe6ed362019-12-10 15:24:32 -08002205 if (is_noncanonical_address(data, vcpu))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002206 return 1;
2207 if (index % 2)
2208 vmx->pt_desc.guest.addr_b[index / 2] = data;
2209 else
2210 vmx->pt_desc.guest.addr_a[index / 2] = data;
2211 break;
Paolo Bonzini9c9520c2021-02-02 09:36:08 -05002212 case MSR_IA32_PERF_CAPABILITIES:
2213 if (data && !vcpu_to_pmu(vcpu)->version)
2214 return 1;
2215 if (data & PMU_CAP_LBR_FMT) {
2216 if ((data & PMU_CAP_LBR_FMT) !=
2217 (vmx_get_perf_capabilities() & PMU_CAP_LBR_FMT))
2218 return 1;
2219 if (!intel_pmu_lbr_is_compatible(vcpu))
2220 return 1;
2221 }
2222 ret = kvm_set_msr_common(vcpu, msr_info);
2223 break;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002224
Avi Kivity6aa8b732006-12-10 02:21:36 -08002225 default:
Sean Christophersoneb3db1b2020-09-23 11:03:58 -07002226 find_uret_msr:
Sean Christophersond85a8032020-09-23 11:04:06 -07002227 msr = vmx_find_uret_msr(vmx, msr_index);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05002228 if (msr)
Sean Christopherson7bf662b2020-09-23 11:04:07 -07002229 ret = vmx_set_guest_uret_msr(vmx, msr, data);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05002230 else
2231 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002232 }
2233
Eddie Dong2cc51562007-05-21 07:28:09 +03002234 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002235}
2236
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002237static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002238{
Sean Christophersonf98c1e72020-05-01 21:32:30 -07002239 unsigned long guest_owned_bits;
2240
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002241 kvm_register_mark_available(vcpu, reg);
2242
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002243 switch (reg) {
2244 case VCPU_REGS_RSP:
2245 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2246 break;
2247 case VCPU_REGS_RIP:
2248 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2249 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002250 case VCPU_EXREG_PDPTR:
2251 if (enable_ept)
2252 ept_save_pdptrs(vcpu);
2253 break;
Sean Christophersonbd31fe42020-05-01 21:32:31 -07002254 case VCPU_EXREG_CR0:
2255 guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
2256
2257 vcpu->arch.cr0 &= ~guest_owned_bits;
2258 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & guest_owned_bits;
2259 break;
Sean Christopherson34059c22019-09-27 14:45:23 -07002260 case VCPU_EXREG_CR3:
Sean Christopherson81ca0e72021-07-13 09:33:03 -07002261 /*
2262 * When intercepting CR3 loads, e.g. for shadowing paging, KVM's
2263 * CR3 is loaded into hardware, not the guest's CR3.
2264 */
2265 if (!(exec_controls_get(to_vmx(vcpu)) & CPU_BASED_CR3_LOAD_EXITING))
Sean Christopherson34059c22019-09-27 14:45:23 -07002266 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
2267 break;
Sean Christophersonf98c1e72020-05-01 21:32:30 -07002268 case VCPU_EXREG_CR4:
2269 guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
2270
2271 vcpu->arch.cr4 &= ~guest_owned_bits;
2272 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & guest_owned_bits;
2273 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002274 default:
Sean Christopherson67369272021-07-02 15:04:25 -07002275 KVM_BUG_ON(1, vcpu->kvm);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002276 break;
2277 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002278}
2279
Avi Kivity6aa8b732006-12-10 02:21:36 -08002280static __init int cpu_has_kvm_support(void)
2281{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002282 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002283}
2284
2285static __init int vmx_disabled_by_bios(void)
2286{
Sean Christophersona4d0b2f2019-12-20 20:45:09 -08002287 return !boot_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
2288 !boot_cpu_has(X86_FEATURE_VMX);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002289}
2290
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002291static int kvm_cpu_vmxon(u64 vmxon_pointer)
Dongxiao Xu7725b892010-05-11 18:29:38 +08002292{
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002293 u64 msr;
2294
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002295 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002296
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002297 asm_volatile_goto("1: vmxon %[vmxon_pointer]\n\t"
2298 _ASM_EXTABLE(1b, %l[fault])
2299 : : [vmxon_pointer] "m"(vmxon_pointer)
2300 : : fault);
2301 return 0;
2302
2303fault:
2304 WARN_ONCE(1, "VMXON faulted, MSR_IA32_FEAT_CTL (0x3a) = 0x%llx\n",
2305 rdmsrl_safe(MSR_IA32_FEAT_CTL, &msr) ? 0xdeadbeef : msr);
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002306 cr4_clear_bits(X86_CR4_VMXE);
2307
2308 return -EFAULT;
Dongxiao Xu7725b892010-05-11 18:29:38 +08002309}
2310
Radim Krčmář13a34e02014-08-28 15:13:03 +02002311static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002312{
2313 int cpu = raw_smp_processor_id();
2314 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002315 int r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002316
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07002317 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02002318 return -EBUSY;
2319
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002320 /*
2321 * This can happen if we hot-added a CPU but failed to allocate
2322 * VP assist page for it.
2323 */
2324 if (static_branch_unlikely(&enable_evmcs) &&
2325 !hv_get_vp_assist_page(cpu))
2326 return -EFAULT;
2327
Sean Christopherson5ef940b2020-12-30 16:26:58 -08002328 intel_pt_handle_vmx(1);
2329
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002330 r = kvm_cpu_vmxon(phys_addr);
Sean Christopherson5ef940b2020-12-30 16:26:58 -08002331 if (r) {
2332 intel_pt_handle_vmx(0);
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002333 return r;
Sean Christopherson5ef940b2020-12-30 16:26:58 -08002334 }
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002335
David Hildenbrandfdf288b2017-08-24 20:51:29 +02002336 if (enable_ept)
2337 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02002338
2339 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002340}
2341
Nadav Har'Eld462b812011-05-24 15:26:10 +03002342static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002343{
2344 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002345 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002346
Nadav Har'Eld462b812011-05-24 15:26:10 +03002347 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2348 loaded_vmcss_on_cpu_link)
2349 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002350}
2351
Radim Krčmář13a34e02014-08-28 15:13:03 +02002352static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002353{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002354 vmclear_local_loaded_vmcss();
Sean Christopherson6a289132020-12-30 16:26:59 -08002355
2356 if (cpu_vmxoff())
2357 kvm_spurious_fault();
Sean Christopherson5ef940b2020-12-30 16:26:58 -08002358
2359 intel_pt_handle_vmx(0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002360}
2361
Sean Christopherson7a57c092020-03-12 11:04:16 -07002362/*
2363 * There is no X86_FEATURE for SGX yet, but anyway we need to query CPUID
2364 * directly instead of going through cpu_has(), to ensure KVM is trapping
2365 * ENCLS whenever it's supported in hardware. It does not matter whether
2366 * the host OS supports or has enabled SGX.
2367 */
2368static bool cpu_has_sgx(void)
2369{
2370 return cpuid_eax(0) >= 0x12 && (cpuid_eax(0x12) & BIT(0));
2371}
2372
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002373static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002374 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002375{
2376 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002377 u32 ctl = ctl_min | ctl_opt;
2378
2379 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2380
2381 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2382 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2383
2384 /* Ensure minimum (required) set of control bits are supported. */
2385 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002386 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002387
2388 *result = ctl;
2389 return 0;
2390}
2391
Sean Christopherson7caaa712018-12-03 13:53:01 -08002392static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf,
2393 struct vmx_capability *vmx_cap)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002394{
2395 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002396 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002397 u32 _pin_based_exec_control = 0;
2398 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002399 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002400 u32 _vmexit_control = 0;
2401 u32 _vmentry_control = 0;
2402
Paolo Bonzini13893092018-02-26 13:40:09 +01002403 memset(vmcs_conf, 0, sizeof(*vmcs_conf));
Raghavendra K T10166742012-02-07 23:19:20 +05302404 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002405#ifdef CONFIG_X86_64
2406 CPU_BASED_CR8_LOAD_EXITING |
2407 CPU_BASED_CR8_STORE_EXITING |
2408#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002409 CPU_BASED_CR3_LOAD_EXITING |
2410 CPU_BASED_CR3_STORE_EXITING |
Quan Xu8eb73e2d2017-12-12 16:44:21 +08002411 CPU_BASED_UNCOND_IO_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002412 CPU_BASED_MOV_DR_EXITING |
Xiaoyao Li5e3d3942019-12-06 16:45:26 +08002413 CPU_BASED_USE_TSC_OFFSETTING |
Wanpeng Li4d5422c2018-03-12 04:53:02 -07002414 CPU_BASED_MWAIT_EXITING |
2415 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002416 CPU_BASED_INVLPG_EXITING |
2417 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002418
Sheng Yangf78e0e22007-10-29 09:40:42 +08002419 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002420 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002421 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002422 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2423 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002424 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002425#ifdef CONFIG_X86_64
2426 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2427 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2428 ~CPU_BASED_CR8_STORE_EXITING;
2429#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002430 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002431 min2 = 0;
2432 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002433 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002434 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002435 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002436 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002437 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002438 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Paolo Bonzini0367f202016-07-12 10:44:55 +02002439 SECONDARY_EXEC_DESC |
Sean Christopherson7f3603b2020-09-23 09:50:47 -07002440 SECONDARY_EXEC_ENABLE_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002441 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002442 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002443 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08002444 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08002445 SECONDARY_EXEC_XSAVES |
David Hildenbrand736fdf72017-08-24 20:51:37 +02002446 SECONDARY_EXEC_RDSEED_EXITING |
2447 SECONDARY_EXEC_RDRAND_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002448 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04002449 SECONDARY_EXEC_TSC_SCALING |
Tao Xue69e72fa2019-07-16 14:55:49 +08002450 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE |
Chao Pengf99e3da2018-10-24 16:05:10 +08002451 SECONDARY_EXEC_PT_USE_GPA |
2452 SECONDARY_EXEC_PT_CONCEAL_VMX |
Chenyi Qiangfe6b6bc2020-11-06 17:03:14 +08002453 SECONDARY_EXEC_ENABLE_VMFUNC |
2454 SECONDARY_EXEC_BUS_LOCK_DETECTION;
Sean Christopherson7a57c092020-03-12 11:04:16 -07002455 if (cpu_has_sgx())
2456 opt2 |= SECONDARY_EXEC_ENCLS_EXITING;
Sheng Yangd56f5462008-04-25 10:13:16 +08002457 if (adjust_vmx_controls(min2, opt2,
2458 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002459 &_cpu_based_2nd_exec_control) < 0)
2460 return -EIO;
2461 }
2462#ifndef CONFIG_X86_64
2463 if (!(_cpu_based_2nd_exec_control &
2464 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2465 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2466#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002467
2468 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2469 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002470 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002471 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2472 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002473
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002474 rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
Sean Christopherson7caaa712018-12-03 13:53:01 -08002475 &vmx_cap->ept, &vmx_cap->vpid);
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002476
Sheng Yangd56f5462008-04-25 10:13:16 +08002477 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002478 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2479 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002480 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2481 CPU_BASED_CR3_STORE_EXITING |
2482 CPU_BASED_INVLPG_EXITING);
Sean Christopherson7caaa712018-12-03 13:53:01 -08002483 } else if (vmx_cap->ept) {
2484 vmx_cap->ept = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002485 pr_warn_once("EPT CAP should not exist if not support "
2486 "1-setting enable EPT VM-execution control\n");
2487 }
2488 if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
Sean Christopherson7caaa712018-12-03 13:53:01 -08002489 vmx_cap->vpid) {
2490 vmx_cap->vpid = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002491 pr_warn_once("VPID CAP should not exist if not support "
2492 "1-setting enable VPID VM-execution control\n");
Sheng Yangd56f5462008-04-25 10:13:16 +08002493 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002494
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002495 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002496#ifdef CONFIG_X86_64
2497 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2498#endif
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002499 opt = VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL |
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002500 VM_EXIT_LOAD_IA32_PAT |
2501 VM_EXIT_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002502 VM_EXIT_CLEAR_BNDCFGS |
2503 VM_EXIT_PT_CONCEAL_PIP |
2504 VM_EXIT_CLEAR_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002505 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2506 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002507 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002508
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01002509 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2510 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
2511 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002512 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2513 &_pin_based_exec_control) < 0)
2514 return -EIO;
2515
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02002516 if (cpu_has_broken_vmx_preemption_timer())
2517 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002518 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002519 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08002520 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2521
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01002522 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002523 opt = VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL |
2524 VM_ENTRY_LOAD_IA32_PAT |
2525 VM_ENTRY_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002526 VM_ENTRY_LOAD_BNDCFGS |
2527 VM_ENTRY_PT_CONCEAL_PIP |
2528 VM_ENTRY_LOAD_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002529 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2530 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002531 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002532
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002533 /*
2534 * Some cpus support VM_{ENTRY,EXIT}_IA32_PERF_GLOBAL_CTRL but they
2535 * can't be used due to an errata where VM Exit may incorrectly clear
2536 * IA32_PERF_GLOBAL_CTRL[34:32]. Workaround the errata by using the
2537 * MSR load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2538 */
2539 if (boot_cpu_data.x86 == 0x6) {
2540 switch (boot_cpu_data.x86_model) {
2541 case 26: /* AAK155 */
2542 case 30: /* AAP115 */
2543 case 37: /* AAT100 */
2544 case 44: /* BC86,AAY89,BD102 */
2545 case 46: /* BA97 */
Sean Christopherson85ba2b12019-01-14 12:12:02 -08002546 _vmentry_control &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002547 _vmexit_control &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
2548 pr_warn_once("kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2549 "does not work properly. Using workaround\n");
2550 break;
2551 default:
2552 break;
2553 }
2554 }
2555
2556
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002557 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002558
2559 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2560 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002561 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002562
2563#ifdef CONFIG_X86_64
2564 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2565 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002566 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002567#endif
2568
2569 /* Require Write-Back (WB) memory type for VMCS accesses. */
2570 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002571 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002572
Yang, Sheng002c7f72007-07-31 14:23:01 +03002573 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02002574 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03002575 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002576
Liran Alon2307af12018-06-29 22:59:04 +03002577 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002578
Yang, Sheng002c7f72007-07-31 14:23:01 +03002579 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2580 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002581 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002582 vmcs_conf->vmexit_ctrl = _vmexit_control;
2583 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002584
Vitaly Kuznetsov064eedf2020-10-14 16:33:46 +02002585#if IS_ENABLED(CONFIG_HYPERV)
2586 if (enlightened_vmcs)
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002587 evmcs_sanitize_exec_ctrls(vmcs_conf);
Vitaly Kuznetsov064eedf2020-10-14 16:33:46 +02002588#endif
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002589
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002590 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002591}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002592
Ben Gardon41836832019-02-11 11:02:52 -08002593struct vmcs *alloc_vmcs_cpu(bool shadow, int cpu, gfp_t flags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002594{
2595 int node = cpu_to_node(cpu);
2596 struct page *pages;
2597 struct vmcs *vmcs;
2598
Ben Gardon41836832019-02-11 11:02:52 -08002599 pages = __alloc_pages_node(node, flags, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002600 if (!pages)
2601 return NULL;
2602 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002603 memset(vmcs, 0, vmcs_config.size);
Liran Alon2307af12018-06-29 22:59:04 +03002604
2605 /* KVM supports Enlightened VMCS v1 only */
2606 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002607 vmcs->hdr.revision_id = KVM_EVMCS_VERSION;
Liran Alon2307af12018-06-29 22:59:04 +03002608 else
Liran Alon392b2f22018-06-23 02:35:01 +03002609 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002610
Liran Alon491a6032018-06-23 02:35:12 +03002611 if (shadow)
2612 vmcs->hdr.shadow_vmcs = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002613 return vmcs;
2614}
2615
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002616void free_vmcs(struct vmcs *vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002617{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002618 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002619}
2620
Nadav Har'Eld462b812011-05-24 15:26:10 +03002621/*
2622 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2623 */
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002624void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002625{
2626 if (!loaded_vmcs->vmcs)
2627 return;
2628 loaded_vmcs_clear(loaded_vmcs);
2629 free_vmcs(loaded_vmcs->vmcs);
2630 loaded_vmcs->vmcs = NULL;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002631 if (loaded_vmcs->msr_bitmap)
2632 free_page((unsigned long)loaded_vmcs->msr_bitmap);
Jim Mattson355f4fb2016-10-28 08:29:39 -07002633 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002634}
2635
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002636int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002637{
Liran Alon491a6032018-06-23 02:35:12 +03002638 loaded_vmcs->vmcs = alloc_vmcs(false);
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002639 if (!loaded_vmcs->vmcs)
2640 return -ENOMEM;
2641
Sean Christophersond260f9e2020-03-21 12:37:50 -07002642 vmcs_clear(loaded_vmcs->vmcs);
2643
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002644 loaded_vmcs->shadow_vmcs = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07002645 loaded_vmcs->hv_timer_soft_disabled = false;
Sean Christophersond260f9e2020-03-21 12:37:50 -07002646 loaded_vmcs->cpu = -1;
2647 loaded_vmcs->launched = 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002648
2649 if (cpu_has_vmx_msr_bitmap()) {
Ben Gardon41836832019-02-11 11:02:52 -08002650 loaded_vmcs->msr_bitmap = (unsigned long *)
2651 __get_free_page(GFP_KERNEL_ACCOUNT);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002652 if (!loaded_vmcs->msr_bitmap)
2653 goto out_vmcs;
2654 memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
2655 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07002656
2657 memset(&loaded_vmcs->host_state, 0, sizeof(struct vmcs_host_state));
Sean Christopherson3af80fe2019-05-07 12:18:00 -07002658 memset(&loaded_vmcs->controls_shadow, 0,
2659 sizeof(struct vmcs_controls_shadow));
Sean Christophersond7ee0392018-07-23 12:32:47 -07002660
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002661 return 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002662
2663out_vmcs:
2664 free_loaded_vmcs(loaded_vmcs);
2665 return -ENOMEM;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002666}
2667
Sam Ravnborg39959582007-06-01 00:47:13 -07002668static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002669{
2670 int cpu;
2671
Zachary Amsden3230bb42009-09-29 11:38:37 -10002672 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002673 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002674 per_cpu(vmxarea, cpu) = NULL;
2675 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002676}
2677
Avi Kivity6aa8b732006-12-10 02:21:36 -08002678static __init int alloc_kvm_area(void)
2679{
2680 int cpu;
2681
Zachary Amsden3230bb42009-09-29 11:38:37 -10002682 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002683 struct vmcs *vmcs;
2684
Ben Gardon41836832019-02-11 11:02:52 -08002685 vmcs = alloc_vmcs_cpu(false, cpu, GFP_KERNEL);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002686 if (!vmcs) {
2687 free_kvm_area();
2688 return -ENOMEM;
2689 }
2690
Liran Alon2307af12018-06-29 22:59:04 +03002691 /*
2692 * When eVMCS is enabled, alloc_vmcs_cpu() sets
2693 * vmcs->revision_id to KVM_EVMCS_VERSION instead of
2694 * revision_id reported by MSR_IA32_VMX_BASIC.
2695 *
Linus Torvalds312a4662018-12-26 17:03:51 -08002696 * However, even though not explicitly documented by
Liran Alon2307af12018-06-29 22:59:04 +03002697 * TLFS, VMXArea passed as VMXON argument should
2698 * still be marked with revision_id reported by
2699 * physical CPU.
2700 */
2701 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002702 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002703
Avi Kivity6aa8b732006-12-10 02:21:36 -08002704 per_cpu(vmxarea, cpu) = vmcs;
2705 }
2706 return 0;
2707}
2708
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002709static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02002710 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002711{
Gleb Natapovd99e4152012-12-20 16:57:45 +02002712 if (!emulate_invalid_guest_state) {
2713 /*
2714 * CS and SS RPL should be equal during guest entry according
2715 * to VMX spec, but in reality it is not always so. Since vcpu
2716 * is in the middle of the transition from real mode to
2717 * protected mode it is safe to assume that RPL 0 is a good
2718 * default value.
2719 */
2720 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03002721 save->selector &= ~SEGMENT_RPL_MASK;
2722 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02002723 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002724 }
Sean Christopherson1dd7a4f2021-07-13 09:33:06 -07002725 __vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002726}
2727
2728static void enter_pmode(struct kvm_vcpu *vcpu)
2729{
2730 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002731 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002732
Gleb Natapovd99e4152012-12-20 16:57:45 +02002733 /*
Ingo Molnard9f6e122021-03-18 15:28:01 +01002734 * Update real mode segment cache. It may be not up-to-date if segment
Gleb Natapovd99e4152012-12-20 16:57:45 +02002735 * register was written while vcpu was in a guest mode.
2736 */
2737 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2738 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2739 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2740 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2741 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2742 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
2743
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002744 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002745
Sean Christopherson1dd7a4f2021-07-13 09:33:06 -07002746 __vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002747
2748 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002749 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2750 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002751 vmcs_writel(GUEST_RFLAGS, flags);
2752
Rusty Russell66aee912007-07-17 23:34:16 +10002753 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2754 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002755
Jason Baronb6a7cc32021-01-14 22:27:54 -05002756 vmx_update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002757
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002758 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2759 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2760 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2761 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2762 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2763 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002764}
2765
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002766static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002767{
Mathias Krause772e0312012-08-30 01:30:19 +02002768 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02002769 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002770
Gleb Natapovd99e4152012-12-20 16:57:45 +02002771 var.dpl = 0x3;
2772 if (seg == VCPU_SREG_CS)
2773 var.type = 0x3;
2774
2775 if (!emulate_invalid_guest_state) {
2776 var.selector = var.base >> 4;
2777 var.base = var.base & 0xffff0;
2778 var.limit = 0xffff;
2779 var.g = 0;
2780 var.db = 0;
2781 var.present = 1;
2782 var.s = 1;
2783 var.l = 0;
2784 var.unusable = 0;
2785 var.type = 0x3;
2786 var.avl = 0;
2787 if (save->base & 0xf)
2788 printk_once(KERN_WARNING "kvm: segment base is not "
2789 "paragraph aligned when entering "
2790 "protected mode (seg=%d)", seg);
2791 }
2792
2793 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05002794 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02002795 vmcs_write32(sf->limit, var.limit);
2796 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002797}
2798
2799static void enter_rmode(struct kvm_vcpu *vcpu)
2800{
2801 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002802 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002803 struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002804
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002805 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
2806 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2807 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2808 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2809 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002810 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2811 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002812
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002813 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002814
Gleb Natapov776e58e2011-03-13 12:34:27 +02002815 /*
2816 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01002817 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02002818 */
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002819 if (!kvm_vmx->tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02002820 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2821 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02002822
Avi Kivity2fb92db2011-04-27 19:42:18 +03002823 vmx_segment_cache_clear(vmx);
2824
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002825 vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002826 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002827 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2828
2829 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002830 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002831
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002832 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002833
2834 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002835 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Jason Baronb6a7cc32021-01-14 22:27:54 -05002836 vmx_update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002837
Gleb Natapovd99e4152012-12-20 16:57:45 +02002838 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2839 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2840 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2841 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2842 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
2843 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002844}
2845
Maxim Levitsky72f211e2020-10-01 14:29:53 +03002846int vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
Amit Shah401d10d2009-02-20 22:53:37 +05302847{
2848 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersond85a8032020-09-23 11:04:06 -07002849 struct vmx_uret_msr *msr = vmx_find_uret_msr(vmx, MSR_EFER);
Avi Kivity26bb0982009-09-07 11:14:12 +03002850
Maxim Levitsky72f211e2020-10-01 14:29:53 +03002851 /* Nothing to do if hardware doesn't support EFER. */
Avi Kivity26bb0982009-09-07 11:14:12 +03002852 if (!msr)
Maxim Levitsky72f211e2020-10-01 14:29:53 +03002853 return 0;
Amit Shah401d10d2009-02-20 22:53:37 +05302854
Avi Kivityf6801df2010-01-21 15:31:50 +02002855 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302856 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002857 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302858 msr->data = efer;
2859 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002860 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302861
2862 msr->data = efer & ~EFER_LME;
2863 }
Sean Christopherson400dd542021-07-13 09:33:11 -07002864 vmx_setup_uret_msrs(vmx);
Maxim Levitsky72f211e2020-10-01 14:29:53 +03002865 return 0;
Amit Shah401d10d2009-02-20 22:53:37 +05302866}
2867
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002868#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002869
2870static void enter_lmode(struct kvm_vcpu *vcpu)
2871{
2872 u32 guest_tr_ar;
2873
Avi Kivity2fb92db2011-04-27 19:42:18 +03002874 vmx_segment_cache_clear(to_vmx(vcpu));
2875
Avi Kivity6aa8b732006-12-10 02:21:36 -08002876 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002877 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02002878 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
2879 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002880 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002881 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
2882 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002883 }
Avi Kivityda38f432010-07-06 11:30:49 +03002884 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002885}
2886
2887static void exit_lmode(struct kvm_vcpu *vcpu)
2888{
Gleb Natapov2961e8762013-11-25 15:37:13 +02002889 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03002890 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002891}
2892
2893#endif
2894
Sean Christopherson77809382020-03-20 14:28:18 -07002895static void vmx_flush_tlb_all(struct kvm_vcpu *vcpu)
Sean Christopherson5058b692020-03-20 14:28:14 -07002896{
2897 struct vcpu_vmx *vmx = to_vmx(vcpu);
2898
2899 /*
Sean Christopherson77809382020-03-20 14:28:18 -07002900 * INVEPT must be issued when EPT is enabled, irrespective of VPID, as
2901 * the CPU is not required to invalidate guest-physical mappings on
2902 * VM-Entry, even if VPID is disabled. Guest-physical mappings are
2903 * associated with the root EPT structure and not any particular VPID
2904 * (INVVPID also isn't required to invalidate guest-physical mappings).
Sean Christopherson5058b692020-03-20 14:28:14 -07002905 */
2906 if (enable_ept) {
2907 ept_sync_global();
2908 } else if (enable_vpid) {
2909 if (cpu_has_vmx_invvpid_global()) {
2910 vpid_sync_vcpu_global();
2911 } else {
2912 vpid_sync_vcpu_single(vmx->vpid);
2913 vpid_sync_vcpu_single(vmx->nested.vpid02);
2914 }
2915 }
2916}
2917
Sean Christopherson2b4a5a52021-11-25 01:49:43 +00002918static inline int vmx_get_current_vpid(struct kvm_vcpu *vcpu)
2919{
2920 if (is_guest_mode(vcpu))
2921 return nested_get_vpid02(vcpu);
2922 return to_vmx(vcpu)->vpid;
2923}
2924
Sean Christopherson33d19ec2020-03-20 14:28:16 -07002925static void vmx_flush_tlb_current(struct kvm_vcpu *vcpu)
2926{
Sean Christopherson2a40b902020-07-15 20:41:18 -07002927 struct kvm_mmu *mmu = vcpu->arch.mmu;
2928 u64 root_hpa = mmu->root_hpa;
Sean Christopherson33d19ec2020-03-20 14:28:16 -07002929
2930 /* No flush required if the current context is invalid. */
2931 if (!VALID_PAGE(root_hpa))
2932 return;
2933
2934 if (enable_ept)
Sean Christopherson2a40b902020-07-15 20:41:18 -07002935 ept_sync_context(construct_eptp(vcpu, root_hpa,
2936 mmu->shadow_root_level));
Sean Christopherson33d19ec2020-03-20 14:28:16 -07002937 else
Sean Christopherson2b4a5a52021-11-25 01:49:43 +00002938 vpid_sync_context(vmx_get_current_vpid(vcpu));
Sean Christopherson33d19ec2020-03-20 14:28:16 -07002939}
2940
Junaid Shahidfaff8752018-06-29 13:10:05 -07002941static void vmx_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t addr)
2942{
Junaid Shahidfaff8752018-06-29 13:10:05 -07002943 /*
Sean Christopherson2b4a5a52021-11-25 01:49:43 +00002944 * vpid_sync_vcpu_addr() is a nop if vpid==0, see the comment in
Sean Christophersonad104b52020-03-20 14:28:11 -07002945 * vmx_flush_tlb_guest() for an explanation of why this is ok.
Junaid Shahidfaff8752018-06-29 13:10:05 -07002946 */
Sean Christopherson2b4a5a52021-11-25 01:49:43 +00002947 vpid_sync_vcpu_addr(vmx_get_current_vpid(vcpu), addr);
Junaid Shahidfaff8752018-06-29 13:10:05 -07002948}
2949
Sean Christophersone64419d2020-03-20 14:28:10 -07002950static void vmx_flush_tlb_guest(struct kvm_vcpu *vcpu)
2951{
2952 /*
Sean Christopherson2b4a5a52021-11-25 01:49:43 +00002953 * vpid_sync_context() is a nop if vpid==0, e.g. if enable_vpid==0 or a
2954 * vpid couldn't be allocated for this vCPU. VM-Enter and VM-Exit are
2955 * required to flush GVA->{G,H}PA mappings from the TLB if vpid is
Sean Christophersone64419d2020-03-20 14:28:10 -07002956 * disabled (VM-Enter with vpid enabled and vpid==0 is disallowed),
2957 * i.e. no explicit INVVPID is necessary.
2958 */
Sean Christopherson2b4a5a52021-11-25 01:49:43 +00002959 vpid_sync_context(vmx_get_current_vpid(vcpu));
Sean Christophersone64419d2020-03-20 14:28:10 -07002960}
2961
Peter Shier43fea4e2020-08-20 16:05:45 -07002962void vmx_ept_load_pdptrs(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08002963{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002964 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2965
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002966 if (!kvm_register_is_dirty(vcpu, VCPU_EXREG_PDPTR))
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002967 return;
2968
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002969 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002970 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
2971 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
2972 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
2973 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08002974 }
2975}
2976
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002977void ept_save_pdptrs(struct kvm_vcpu *vcpu)
Avi Kivity8f5d5492009-05-31 18:41:29 +03002978{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002979 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2980
Sean Christopherson9932b492020-04-15 13:34:50 -07002981 if (WARN_ON_ONCE(!is_pae_paging(vcpu)))
2982 return;
2983
2984 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
2985 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
2986 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
2987 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002988
Lai Jiangshanc0d69562021-11-08 20:43:54 +08002989 kvm_register_mark_available(vcpu, VCPU_EXREG_PDPTR);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002990}
2991
Sean Christopherson470750b2021-07-13 09:33:02 -07002992#define CR3_EXITING_BITS (CPU_BASED_CR3_LOAD_EXITING | \
2993 CPU_BASED_CR3_STORE_EXITING)
2994
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002995void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002996{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002997 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson32437c22021-07-13 09:33:05 -07002998 unsigned long hw_cr0, old_cr0_pg;
Sean Christopherson470750b2021-07-13 09:33:02 -07002999 u32 tmp;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003000
Sean Christopherson32437c22021-07-13 09:33:05 -07003001 old_cr0_pg = kvm_read_cr0_bits(vcpu, X86_CR0_PG);
3002
Sean Christopherson3de63472018-07-13 08:42:30 -07003003 hw_cr0 = (cr0 & ~KVM_VM_CR0_ALWAYS_OFF);
Krish Sadhukhanbddd82d2020-09-21 08:10:25 +00003004 if (is_unrestricted_guest(vcpu))
Gleb Natapov50378782013-02-04 16:00:28 +02003005 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003006 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003007 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sean Christophersonee5a5582021-07-13 09:32:59 -07003008 if (!enable_ept)
3009 hw_cr0 |= X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003010
Gleb Natapov218e7632013-01-21 15:36:45 +02003011 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3012 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003013
Gleb Natapov218e7632013-01-21 15:36:45 +02003014 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3015 enter_rmode(vcpu);
3016 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003017
Sean Christopherson32437c22021-07-13 09:33:05 -07003018 vmcs_writel(CR0_READ_SHADOW, cr0);
3019 vmcs_writel(GUEST_CR0, hw_cr0);
3020 vcpu->arch.cr0 = cr0;
3021 kvm_register_mark_available(vcpu, VCPU_EXREG_CR0);
3022
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003023#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003024 if (vcpu->arch.efer & EFER_LME) {
Sean Christopherson32437c22021-07-13 09:33:05 -07003025 if (!old_cr0_pg && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003026 enter_lmode(vcpu);
Sean Christopherson32437c22021-07-13 09:33:05 -07003027 else if (old_cr0_pg && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003028 exit_lmode(vcpu);
3029 }
3030#endif
3031
Sean Christophersonc834fd72021-07-13 09:33:01 -07003032 if (enable_ept && !is_unrestricted_guest(vcpu)) {
Sean Christopherson470750b2021-07-13 09:33:02 -07003033 /*
3034 * Ensure KVM has an up-to-date snapshot of the guest's CR3. If
3035 * the below code _enables_ CR3 exiting, vmx_cache_reg() will
3036 * (correctly) stop reading vmcs.GUEST_CR3 because it thinks
3037 * KVM's CR3 is installed.
3038 */
Sean Christophersonc834fd72021-07-13 09:33:01 -07003039 if (!kvm_register_is_available(vcpu, VCPU_EXREG_CR3))
3040 vmx_cache_reg(vcpu, VCPU_EXREG_CR3);
Sean Christopherson470750b2021-07-13 09:33:02 -07003041
3042 /*
3043 * When running with EPT but not unrestricted guest, KVM must
3044 * intercept CR3 accesses when paging is _disabled_. This is
3045 * necessary because restricted guests can't actually run with
3046 * paging disabled, and so KVM stuffs its own CR3 in order to
3047 * run the guest when identity mapped page tables.
3048 *
3049 * Do _NOT_ check the old CR0.PG, e.g. to optimize away the
3050 * update, it may be stale with respect to CR3 interception,
3051 * e.g. after nested VM-Enter.
3052 *
3053 * Lastly, honor L1's desires, i.e. intercept CR3 loads and/or
3054 * stores to forward them to L1, even if KVM does not need to
3055 * intercept them to preserve its identity mapped page tables.
3056 */
Sean Christophersonc834fd72021-07-13 09:33:01 -07003057 if (!(cr0 & X86_CR0_PG)) {
Sean Christopherson470750b2021-07-13 09:33:02 -07003058 exec_controls_setbit(vmx, CR3_EXITING_BITS);
3059 } else if (!is_guest_mode(vcpu)) {
3060 exec_controls_clearbit(vmx, CR3_EXITING_BITS);
3061 } else {
3062 tmp = exec_controls_get(vmx);
3063 tmp &= ~CR3_EXITING_BITS;
3064 tmp |= get_vmcs12(vcpu)->cpu_based_vm_exec_control & CR3_EXITING_BITS;
3065 exec_controls_set(vmx, tmp);
3066 }
3067
Sean Christopherson32437c22021-07-13 09:33:05 -07003068 /* Note, vmx_set_cr4() consumes the new vcpu->arch.cr0. */
3069 if ((old_cr0_pg ^ cr0) & X86_CR0_PG)
Sean Christophersonc834fd72021-07-13 09:33:01 -07003070 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sean Christophersonc834fd72021-07-13 09:33:01 -07003071 }
Sheng Yang14394422008-04-28 12:24:45 +08003072
Gleb Natapov14168782013-01-21 15:36:49 +02003073 /* depends on vcpu->arch.cr0 to be set to a new value */
Maxim Levitskydbab6102021-09-13 17:09:54 +03003074 vmx->emulation_required = vmx_emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003075}
3076
Sean Christophersond468d942020-07-15 20:41:20 -07003077static int vmx_get_max_tdp_level(void)
Sean Christopherson0047fca2020-05-01 21:32:33 -07003078{
Sean Christophersond468d942020-07-15 20:41:20 -07003079 if (cpu_has_vmx_ept_5levels())
Sean Christopherson0047fca2020-05-01 21:32:33 -07003080 return 5;
3081 return 4;
3082}
3083
Sean Christophersone83bc092021-03-05 10:31:13 -08003084u64 construct_eptp(struct kvm_vcpu *vcpu, hpa_t root_hpa, int root_level)
Sheng Yang14394422008-04-28 12:24:45 +08003085{
Yu Zhang855feb62017-08-24 20:27:55 +08003086 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08003087
Sean Christopherson2a40b902020-07-15 20:41:18 -07003088 eptp |= (root_level == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08003089
Peter Feiner995f00a2017-06-30 17:26:32 -07003090 if (enable_ept_ad_bits &&
3091 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02003092 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sean Christophersone83bc092021-03-05 10:31:13 -08003093 eptp |= root_hpa;
Sheng Yang14394422008-04-28 12:24:45 +08003094
3095 return eptp;
3096}
3097
Sean Christophersone83bc092021-03-05 10:31:13 -08003098static void vmx_load_mmu_pgd(struct kvm_vcpu *vcpu, hpa_t root_hpa,
3099 int root_level)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003100{
Tianyu Lan877ad952018-07-19 08:40:23 +00003101 struct kvm *kvm = vcpu->kvm;
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003102 bool update_guest_cr3 = true;
Sheng Yang14394422008-04-28 12:24:45 +08003103 unsigned long guest_cr3;
3104 u64 eptp;
3105
Avi Kivity089d0342009-03-23 18:26:32 +02003106 if (enable_ept) {
Sean Christophersone83bc092021-03-05 10:31:13 -08003107 eptp = construct_eptp(vcpu, root_hpa, root_level);
Sheng Yang14394422008-04-28 12:24:45 +08003108 vmcs_write64(EPT_POINTER, eptp);
Tianyu Lan877ad952018-07-19 08:40:23 +00003109
Vineeth Pillai3c86c0d2021-06-03 15:14:36 +00003110 hv_track_root_tdp(vcpu, root_hpa);
Tianyu Lan877ad952018-07-19 08:40:23 +00003111
Paolo Bonzinidf7e0682020-05-20 08:37:37 -04003112 if (!enable_unrestricted_guest && !is_paging(vcpu))
Tianyu Lan877ad952018-07-19 08:40:23 +00003113 guest_cr3 = to_kvm_vmx(kvm)->ept_identity_map_addr;
Lai Jiangshanc62c7bd2021-11-08 20:44:03 +08003114 else if (kvm_register_is_dirty(vcpu, VCPU_EXREG_CR3))
Sean Christophersonb17b7432019-09-27 14:45:17 -07003115 guest_cr3 = vcpu->arch.cr3;
Lai Jiangshanc62c7bd2021-11-08 20:44:03 +08003116 else /* vmcs.GUEST_CR3 is already up-to-date. */
Sean Christophersonb17b7432019-09-27 14:45:17 -07003117 update_guest_cr3 = false;
Peter Shier43fea4e2020-08-20 16:05:45 -07003118 vmx_ept_load_pdptrs(vcpu);
Sean Christophersonbe100ef2020-03-20 14:28:33 -07003119 } else {
Sean Christophersone83bc092021-03-05 10:31:13 -08003120 guest_cr3 = root_hpa | kvm_get_active_pcid(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003121 }
3122
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003123 if (update_guest_cr3)
3124 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003125}
3126
Sean Christophersonc2fe3cd2020-10-06 18:44:15 -07003127static bool vmx_is_valid_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
3128{
3129 /*
3130 * We operate under the default treatment of SMM, so VMX cannot be
3131 * enabled under SMM. Note, whether or not VMXE is allowed at all is
Sean Christophersonee69c922020-10-06 18:44:16 -07003132 * handled by kvm_is_valid_cr4().
Sean Christophersonc2fe3cd2020-10-06 18:44:15 -07003133 */
3134 if ((cr4 & X86_CR4_VMXE) && is_smm(vcpu))
3135 return false;
3136
3137 if (to_vmx(vcpu)->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
3138 return false;
3139
3140 return true;
3141}
3142
3143void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003144{
Jim Mattson2259c172020-10-29 10:06:48 -07003145 unsigned long old_cr4 = vcpu->arch.cr4;
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003146 struct vcpu_vmx *vmx = to_vmx(vcpu);
Ben Serebrin085e68e2015-04-16 11:58:05 -07003147 /*
3148 * Pass through host's Machine Check Enable value to hw_cr4, which
3149 * is in force while we are in guest mode. Do not let guests control
3150 * this bit, even if host CR4.MCE == 0.
3151 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003152 unsigned long hw_cr4;
3153
3154 hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
Krish Sadhukhanbddd82d2020-09-21 08:10:25 +00003155 if (is_unrestricted_guest(vcpu))
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003156 hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003157 else if (vmx->rmode.vm86_active)
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003158 hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
3159 else
3160 hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003161
Sean Christopherson64f7a112018-04-30 10:01:06 -07003162 if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
3163 if (cr4 & X86_CR4_UMIP) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003164 secondary_exec_controls_setbit(vmx, SECONDARY_EXEC_DESC);
Sean Christopherson64f7a112018-04-30 10:01:06 -07003165 hw_cr4 &= ~X86_CR4_UMIP;
3166 } else if (!is_guest_mode(vcpu) ||
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003167 !nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC)) {
3168 secondary_exec_controls_clearbit(vmx, SECONDARY_EXEC_DESC);
3169 }
Sean Christopherson64f7a112018-04-30 10:01:06 -07003170 }
Paolo Bonzini0367f202016-07-12 10:44:55 +02003171
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003172 vcpu->arch.cr4 = cr4;
Sean Christophersonf98c1e72020-05-01 21:32:30 -07003173 kvm_register_mark_available(vcpu, VCPU_EXREG_CR4);
Sheng Yang14394422008-04-28 12:24:45 +08003174
Krish Sadhukhanbddd82d2020-09-21 08:10:25 +00003175 if (!is_unrestricted_guest(vcpu)) {
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003176 if (enable_ept) {
3177 if (!is_paging(vcpu)) {
3178 hw_cr4 &= ~X86_CR4_PAE;
3179 hw_cr4 |= X86_CR4_PSE;
3180 } else if (!(cr4 & X86_CR4_PAE)) {
3181 hw_cr4 &= ~X86_CR4_PAE;
3182 }
3183 }
3184
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003185 /*
Huaitong Handdba2622016-03-22 16:51:15 +08003186 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
3187 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
3188 * to be manually disabled when guest switches to non-paging
3189 * mode.
3190 *
3191 * If !enable_unrestricted_guest, the CPU is always running
3192 * with CR0.PG=1 and CR4 needs to be modified.
3193 * If enable_unrestricted_guest, the CPU automatically
3194 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003195 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003196 if (!is_paging(vcpu))
3197 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
3198 }
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003199
Sheng Yang14394422008-04-28 12:24:45 +08003200 vmcs_writel(CR4_READ_SHADOW, cr4);
3201 vmcs_writel(GUEST_CR4, hw_cr4);
Jim Mattson2259c172020-10-29 10:06:48 -07003202
3203 if ((cr4 ^ old_cr4) & (X86_CR4_OSXSAVE | X86_CR4_PKE))
3204 kvm_update_cpuid_runtime(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003205}
3206
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003207void vmx_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003208{
Avi Kivitya9179492011-01-03 14:28:52 +02003209 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003210 u32 ar;
3211
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003212 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003213 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003214 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003215 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003216 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003217 var->base = vmx_read_guest_seg_base(vmx, seg);
3218 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3219 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003220 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003221 var->base = vmx_read_guest_seg_base(vmx, seg);
3222 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3223 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3224 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003225 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003226 var->type = ar & 15;
3227 var->s = (ar >> 4) & 1;
3228 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003229 /*
3230 * Some userspaces do not preserve unusable property. Since usable
3231 * segment has to be present according to VMX spec we can use present
3232 * property to amend userspace bug by making unusable segment always
3233 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3234 * segment as unusable.
3235 */
3236 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003237 var->avl = (ar >> 12) & 1;
3238 var->l = (ar >> 13) & 1;
3239 var->db = (ar >> 14) & 1;
3240 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003241}
3242
Avi Kivitya9179492011-01-03 14:28:52 +02003243static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3244{
Avi Kivitya9179492011-01-03 14:28:52 +02003245 struct kvm_segment s;
3246
3247 if (to_vmx(vcpu)->rmode.vm86_active) {
3248 vmx_get_segment(vcpu, &s, seg);
3249 return s.base;
3250 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003251 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003252}
3253
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003254int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003255{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003256 struct vcpu_vmx *vmx = to_vmx(vcpu);
3257
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003258 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003259 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003260 else {
3261 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003262 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003263 }
Avi Kivity69c73022011-03-07 15:26:44 +02003264}
3265
Avi Kivity653e3102007-05-07 10:55:37 +03003266static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003267{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003268 u32 ar;
3269
Avi Kivityf0495f92012-06-07 17:06:10 +03003270 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003271 ar = 1 << 16;
3272 else {
3273 ar = var->type & 15;
3274 ar |= (var->s & 1) << 4;
3275 ar |= (var->dpl & 3) << 5;
3276 ar |= (var->present & 1) << 7;
3277 ar |= (var->avl & 1) << 12;
3278 ar |= (var->l & 1) << 13;
3279 ar |= (var->db & 1) << 14;
3280 ar |= (var->g & 1) << 15;
3281 }
Avi Kivity653e3102007-05-07 10:55:37 +03003282
3283 return ar;
3284}
3285
Sean Christopherson816be9e2021-07-13 09:33:07 -07003286void __vmx_set_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity653e3102007-05-07 10:55:37 +03003287{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003288 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003289 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003290
Avi Kivity2fb92db2011-04-27 19:42:18 +03003291 vmx_segment_cache_clear(vmx);
3292
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003293 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3294 vmx->rmode.segs[seg] = *var;
3295 if (seg == VCPU_SREG_TR)
3296 vmcs_write16(sf->selector, var->selector);
3297 else if (var->s)
3298 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Sean Christopherson1dd7a4f2021-07-13 09:33:06 -07003299 return;
Avi Kivity653e3102007-05-07 10:55:37 +03003300 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003301
Avi Kivity653e3102007-05-07 10:55:37 +03003302 vmcs_writel(sf->base, var->base);
3303 vmcs_write32(sf->limit, var->limit);
3304 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003305
3306 /*
3307 * Fix the "Accessed" bit in AR field of segment registers for older
3308 * qemu binaries.
3309 * IA32 arch specifies that at the time of processor reset the
3310 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003311 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003312 * state vmexit when "unrestricted guest" mode is turned on.
3313 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3314 * tree. Newer qemu binaries with that qemu fix would not need this
3315 * kvm hack.
3316 */
Krish Sadhukhanbddd82d2020-09-21 08:10:25 +00003317 if (is_unrestricted_guest(vcpu) && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003318 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003319
Gleb Natapovf924d662012-12-12 19:10:55 +02003320 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Sean Christopherson1dd7a4f2021-07-13 09:33:06 -07003321}
Gleb Natapovd99e4152012-12-20 16:57:45 +02003322
Sean Christopherson816be9e2021-07-13 09:33:07 -07003323static void vmx_set_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Sean Christopherson1dd7a4f2021-07-13 09:33:06 -07003324{
3325 __vmx_set_segment(vcpu, var, seg);
3326
Maxim Levitskydbab6102021-09-13 17:09:54 +03003327 to_vmx(vcpu)->emulation_required = vmx_emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003328}
3329
Avi Kivity6aa8b732006-12-10 02:21:36 -08003330static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3331{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003332 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003333
3334 *db = (ar >> 14) & 1;
3335 *l = (ar >> 13) & 1;
3336}
3337
Gleb Natapov89a27f42010-02-16 10:51:48 +02003338static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003339{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003340 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3341 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003342}
3343
Gleb Natapov89a27f42010-02-16 10:51:48 +02003344static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003345{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003346 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3347 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003348}
3349
Gleb Natapov89a27f42010-02-16 10:51:48 +02003350static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003351{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003352 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3353 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003354}
3355
Gleb Natapov89a27f42010-02-16 10:51:48 +02003356static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003357{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003358 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3359 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003360}
3361
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003362static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3363{
3364 struct kvm_segment var;
3365 u32 ar;
3366
3367 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003368 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003369 if (seg == VCPU_SREG_CS)
3370 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003371 ar = vmx_segment_access_rights(&var);
3372
3373 if (var.base != (var.selector << 4))
3374 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003375 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003376 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003377 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003378 return false;
3379
3380 return true;
3381}
3382
3383static bool code_segment_valid(struct kvm_vcpu *vcpu)
3384{
3385 struct kvm_segment cs;
3386 unsigned int cs_rpl;
3387
3388 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003389 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003390
Avi Kivity1872a3f2009-01-04 23:26:52 +02003391 if (cs.unusable)
3392 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003393 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003394 return false;
3395 if (!cs.s)
3396 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003397 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003398 if (cs.dpl > cs_rpl)
3399 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003400 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003401 if (cs.dpl != cs_rpl)
3402 return false;
3403 }
3404 if (!cs.present)
3405 return false;
3406
3407 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3408 return true;
3409}
3410
3411static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3412{
3413 struct kvm_segment ss;
3414 unsigned int ss_rpl;
3415
3416 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003417 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003418
Avi Kivity1872a3f2009-01-04 23:26:52 +02003419 if (ss.unusable)
3420 return true;
3421 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003422 return false;
3423 if (!ss.s)
3424 return false;
3425 if (ss.dpl != ss_rpl) /* DPL != RPL */
3426 return false;
3427 if (!ss.present)
3428 return false;
3429
3430 return true;
3431}
3432
3433static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3434{
3435 struct kvm_segment var;
3436 unsigned int rpl;
3437
3438 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03003439 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003440
Avi Kivity1872a3f2009-01-04 23:26:52 +02003441 if (var.unusable)
3442 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003443 if (!var.s)
3444 return false;
3445 if (!var.present)
3446 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003447 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003448 if (var.dpl < rpl) /* DPL < RPL */
3449 return false;
3450 }
3451
3452 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3453 * rights flags
3454 */
3455 return true;
3456}
3457
3458static bool tr_valid(struct kvm_vcpu *vcpu)
3459{
3460 struct kvm_segment tr;
3461
3462 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3463
Avi Kivity1872a3f2009-01-04 23:26:52 +02003464 if (tr.unusable)
3465 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03003466 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003467 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003468 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003469 return false;
3470 if (!tr.present)
3471 return false;
3472
3473 return true;
3474}
3475
3476static bool ldtr_valid(struct kvm_vcpu *vcpu)
3477{
3478 struct kvm_segment ldtr;
3479
3480 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3481
Avi Kivity1872a3f2009-01-04 23:26:52 +02003482 if (ldtr.unusable)
3483 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03003484 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003485 return false;
3486 if (ldtr.type != 2)
3487 return false;
3488 if (!ldtr.present)
3489 return false;
3490
3491 return true;
3492}
3493
3494static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3495{
3496 struct kvm_segment cs, ss;
3497
3498 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3499 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3500
Nadav Amitb32a9912015-03-29 16:33:04 +03003501 return ((cs.selector & SEGMENT_RPL_MASK) ==
3502 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003503}
3504
3505/*
3506 * Check if guest state is valid. Returns true if valid, false if
3507 * not.
3508 * We assume that registers are always usable
3509 */
Sean Christopherson2ba44932020-09-23 11:44:48 -07003510bool __vmx_guest_state_valid(struct kvm_vcpu *vcpu)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003511{
3512 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003513 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003514 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3515 return false;
3516 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3517 return false;
3518 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3519 return false;
3520 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3521 return false;
3522 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3523 return false;
3524 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3525 return false;
3526 } else {
3527 /* protected mode guest state checks */
3528 if (!cs_ss_rpl_check(vcpu))
3529 return false;
3530 if (!code_segment_valid(vcpu))
3531 return false;
3532 if (!stack_segment_valid(vcpu))
3533 return false;
3534 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3535 return false;
3536 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3537 return false;
3538 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3539 return false;
3540 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3541 return false;
3542 if (!tr_valid(vcpu))
3543 return false;
3544 if (!ldtr_valid(vcpu))
3545 return false;
3546 }
3547 /* TODO:
3548 * - Add checks on RIP
3549 * - Add checks on RFLAGS
3550 */
3551
3552 return true;
3553}
3554
Peter Xuff5a9832020-09-30 21:20:33 -04003555static int init_rmode_tss(struct kvm *kvm, void __user *ua)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003556{
Peter Xuff5a9832020-09-30 21:20:33 -04003557 const void *zero_page = (const void *) __va(page_to_phys(ZERO_PAGE(0)));
3558 u16 data;
3559 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003560
Peter Xuff5a9832020-09-30 21:20:33 -04003561 for (i = 0; i < 3; i++) {
3562 if (__copy_to_user(ua + PAGE_SIZE * i, zero_page, PAGE_SIZE))
3563 return -EFAULT;
3564 }
3565
Izik Eidus195aefd2007-10-01 22:14:18 +02003566 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Peter Xuff5a9832020-09-30 21:20:33 -04003567 if (__copy_to_user(ua + TSS_IOPB_BASE_OFFSET, &data, sizeof(u16)))
3568 return -EFAULT;
3569
Izik Eidus195aefd2007-10-01 22:14:18 +02003570 data = ~0;
Peter Xuff5a9832020-09-30 21:20:33 -04003571 if (__copy_to_user(ua + RMODE_TSS_SIZE - 1, &data, sizeof(u8)))
3572 return -EFAULT;
3573
3574 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003575}
3576
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003577static int init_rmode_identity_map(struct kvm *kvm)
3578{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003579 struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
Peter Xu2a5755b2020-01-09 09:57:14 -05003580 int i, r = 0;
Peter Xuff5a9832020-09-30 21:20:33 -04003581 void __user *uaddr;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003582 u32 tmp;
3583
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003584 /* Protect kvm_vmx->ept_identity_pagetable_done. */
Tang Chena255d472014-09-16 18:41:58 +08003585 mutex_lock(&kvm->slots_lock);
3586
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003587 if (likely(kvm_vmx->ept_identity_pagetable_done))
Peter Xu2a5755b2020-01-09 09:57:14 -05003588 goto out;
Tang Chena255d472014-09-16 18:41:58 +08003589
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003590 if (!kvm_vmx->ept_identity_map_addr)
3591 kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chena255d472014-09-16 18:41:58 +08003592
Peter Xuff5a9832020-09-30 21:20:33 -04003593 uaddr = __x86_set_memory_region(kvm,
3594 IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
3595 kvm_vmx->ept_identity_map_addr,
3596 PAGE_SIZE);
3597 if (IS_ERR(uaddr)) {
3598 r = PTR_ERR(uaddr);
Peter Xu2a5755b2020-01-09 09:57:14 -05003599 goto out;
Peter Xuff5a9832020-09-30 21:20:33 -04003600 }
Tang Chena255d472014-09-16 18:41:58 +08003601
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003602 /* Set up identity-mapping pagetable for EPT in real mode */
3603 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3604 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3605 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
Peter Xuff5a9832020-09-30 21:20:33 -04003606 if (__copy_to_user(uaddr + i * sizeof(tmp), &tmp, sizeof(tmp))) {
3607 r = -EFAULT;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003608 goto out;
Peter Xuff5a9832020-09-30 21:20:33 -04003609 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003610 }
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003611 kvm_vmx->ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08003612
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003613out:
Tang Chena255d472014-09-16 18:41:58 +08003614 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08003615 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003616}
3617
Avi Kivity6aa8b732006-12-10 02:21:36 -08003618static void seg_setup(int seg)
3619{
Mathias Krause772e0312012-08-30 01:30:19 +02003620 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003621 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003622
3623 vmcs_write16(sf->selector, 0);
3624 vmcs_writel(sf->base, 0);
3625 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003626 ar = 0x93;
3627 if (seg == VCPU_SREG_CS)
3628 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003629
3630 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003631}
3632
Sheng Yangf78e0e22007-10-29 09:40:42 +08003633static int alloc_apic_access_page(struct kvm *kvm)
3634{
Xiao Guangrong44841412012-09-07 14:14:20 +08003635 struct page *page;
Peter Xuff5a9832020-09-30 21:20:33 -04003636 void __user *hva;
3637 int ret = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003638
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003639 mutex_lock(&kvm->slots_lock);
Maxim Levitskya01b45e2021-06-23 14:29:55 +03003640 if (kvm->arch.apic_access_memslot_enabled)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003641 goto out;
Peter Xuff5a9832020-09-30 21:20:33 -04003642 hva = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
3643 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
3644 if (IS_ERR(hva)) {
3645 ret = PTR_ERR(hva);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003646 goto out;
Peter Xuff5a9832020-09-30 21:20:33 -04003647 }
Izik Eidus72dc67a2008-02-10 18:04:15 +02003648
Tang Chen73a6d942014-09-11 13:38:00 +08003649 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08003650 if (is_error_page(page)) {
Peter Xuff5a9832020-09-30 21:20:33 -04003651 ret = -EFAULT;
Xiao Guangrong44841412012-09-07 14:14:20 +08003652 goto out;
3653 }
3654
Tang Chenc24ae0d2014-09-24 15:57:58 +08003655 /*
3656 * Do not pin the page in memory, so that memory hot-unplug
3657 * is able to migrate it.
3658 */
3659 put_page(page);
Maxim Levitskya01b45e2021-06-23 14:29:55 +03003660 kvm->arch.apic_access_memslot_enabled = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003661out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003662 mutex_unlock(&kvm->slots_lock);
Peter Xuff5a9832020-09-30 21:20:33 -04003663 return ret;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003664}
3665
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003666int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003667{
3668 int vpid;
3669
Avi Kivity919818a2009-03-23 18:01:29 +02003670 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08003671 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003672 spin_lock(&vmx_vpid_lock);
3673 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003674 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003675 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003676 else
3677 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003678 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003679 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003680}
3681
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003682void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003683{
Wanpeng Li991e7a02015-09-16 17:30:05 +08003684 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003685 return;
3686 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003687 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003688 spin_unlock(&vmx_vpid_lock);
3689}
3690
Vitaly Kuznetsovb84155c32021-11-29 10:47:02 +01003691static void vmx_msr_bitmap_l01_changed(struct vcpu_vmx *vmx)
3692{
3693 /*
3694 * When KVM is a nested hypervisor on top of Hyper-V and uses
3695 * 'Enlightened MSR Bitmap' feature L0 needs to know that MSR
3696 * bitmap has changed.
3697 */
3698 if (static_branch_unlikely(&enable_evmcs))
3699 evmcs_touch_msr_bitmap();
Vitaly Kuznetsoved2a4802021-11-29 10:47:03 +01003700
3701 vmx->nested.force_msr_bitmap_recalc = true;
Vitaly Kuznetsovb84155c32021-11-29 10:47:02 +01003702}
3703
Sean Christophersone23f6d42021-04-23 15:19:12 -07003704void vmx_disable_intercept_for_msr(struct kvm_vcpu *vcpu, u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08003705{
Aaron Lewis476c9bd2020-09-25 16:34:18 +02003706 struct vcpu_vmx *vmx = to_vmx(vcpu);
3707 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
Sheng Yang25c5f222008-03-28 13:18:56 +08003708
3709 if (!cpu_has_vmx_msr_bitmap())
3710 return;
3711
Vitaly Kuznetsovb84155c32021-11-29 10:47:02 +01003712 vmx_msr_bitmap_l01_changed(vmx);
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003713
Sheng Yang25c5f222008-03-28 13:18:56 +08003714 /*
Alexander Graf3eb90012020-09-25 16:34:20 +02003715 * Mark the desired intercept state in shadow bitmap, this is needed
3716 * for resync when the MSR filters change.
3717 */
3718 if (is_valid_passthrough_msr(msr)) {
3719 int idx = possible_passthrough_msr_slot(msr);
Yang Zhang8d146952013-01-25 10:18:50 +08003720
Alexander Graf3eb90012020-09-25 16:34:20 +02003721 if (idx != -ENOENT) {
3722 if (type & MSR_TYPE_R)
3723 clear_bit(idx, vmx->shadow_msr_intercept.read);
3724 if (type & MSR_TYPE_W)
3725 clear_bit(idx, vmx->shadow_msr_intercept.write);
3726 }
Yang Zhang8d146952013-01-25 10:18:50 +08003727 }
Alexander Graf3eb90012020-09-25 16:34:20 +02003728
3729 if ((type & MSR_TYPE_R) &&
3730 !kvm_msr_allowed(vcpu, msr, KVM_MSR_FILTER_READ)) {
3731 vmx_set_msr_bitmap_read(msr_bitmap, msr);
3732 type &= ~MSR_TYPE_R;
3733 }
3734
3735 if ((type & MSR_TYPE_W) &&
3736 !kvm_msr_allowed(vcpu, msr, KVM_MSR_FILTER_WRITE)) {
3737 vmx_set_msr_bitmap_write(msr_bitmap, msr);
3738 type &= ~MSR_TYPE_W;
3739 }
3740
3741 if (type & MSR_TYPE_R)
3742 vmx_clear_msr_bitmap_read(msr_bitmap, msr);
3743
3744 if (type & MSR_TYPE_W)
3745 vmx_clear_msr_bitmap_write(msr_bitmap, msr);
Yang Zhang8d146952013-01-25 10:18:50 +08003746}
3747
Sean Christophersone23f6d42021-04-23 15:19:12 -07003748void vmx_enable_intercept_for_msr(struct kvm_vcpu *vcpu, u32 msr, int type)
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003749{
Aaron Lewis476c9bd2020-09-25 16:34:18 +02003750 struct vcpu_vmx *vmx = to_vmx(vcpu);
3751 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003752
3753 if (!cpu_has_vmx_msr_bitmap())
3754 return;
3755
Vitaly Kuznetsovb84155c32021-11-29 10:47:02 +01003756 vmx_msr_bitmap_l01_changed(vmx);
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003757
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003758 /*
Alexander Graf3eb90012020-09-25 16:34:20 +02003759 * Mark the desired intercept state in shadow bitmap, this is needed
3760 * for resync when the MSR filter changes.
3761 */
3762 if (is_valid_passthrough_msr(msr)) {
3763 int idx = possible_passthrough_msr_slot(msr);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003764
Alexander Graf3eb90012020-09-25 16:34:20 +02003765 if (idx != -ENOENT) {
3766 if (type & MSR_TYPE_R)
3767 set_bit(idx, vmx->shadow_msr_intercept.read);
3768 if (type & MSR_TYPE_W)
3769 set_bit(idx, vmx->shadow_msr_intercept.write);
3770 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003771 }
Alexander Graf3eb90012020-09-25 16:34:20 +02003772
3773 if (type & MSR_TYPE_R)
3774 vmx_set_msr_bitmap_read(msr_bitmap, msr);
3775
3776 if (type & MSR_TYPE_W)
3777 vmx_set_msr_bitmap_write(msr_bitmap, msr);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003778}
3779
Sean Christopherson9389b9d2020-10-05 12:55:32 -07003780static void vmx_reset_x2apic_msrs(struct kvm_vcpu *vcpu, u8 mode)
Yang Zhang8d146952013-01-25 10:18:50 +08003781{
Sean Christopherson9389b9d2020-10-05 12:55:32 -07003782 unsigned long *msr_bitmap = to_vmx(vcpu)->vmcs01.msr_bitmap;
3783 unsigned long read_intercept;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003784 int msr;
3785
Sean Christopherson9389b9d2020-10-05 12:55:32 -07003786 read_intercept = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003787
Sean Christopherson9389b9d2020-10-05 12:55:32 -07003788 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
3789 unsigned int read_idx = msr / BITS_PER_LONG;
3790 unsigned int write_idx = read_idx + (0x800 / sizeof(long));
3791
3792 msr_bitmap[read_idx] = read_intercept;
3793 msr_bitmap[write_idx] = ~0ul;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08003794 }
Sean Christopherson9389b9d2020-10-05 12:55:32 -07003795}
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003796
Sean Christopherson84ec8d22021-07-13 09:33:19 -07003797static void vmx_update_msr_bitmap_x2apic(struct kvm_vcpu *vcpu)
Sean Christopherson9389b9d2020-10-05 12:55:32 -07003798{
Sean Christopherson84ec8d22021-07-13 09:33:19 -07003799 struct vcpu_vmx *vmx = to_vmx(vcpu);
3800 u8 mode;
3801
Sean Christopherson9389b9d2020-10-05 12:55:32 -07003802 if (!cpu_has_vmx_msr_bitmap())
3803 return;
3804
Sean Christopherson84ec8d22021-07-13 09:33:19 -07003805 if (cpu_has_secondary_exec_ctrls() &&
3806 (secondary_exec_controls_get(vmx) &
3807 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
3808 mode = MSR_BITMAP_MODE_X2APIC;
3809 if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
3810 mode |= MSR_BITMAP_MODE_X2APIC_APICV;
3811 } else {
3812 mode = 0;
3813 }
3814
3815 if (mode == vmx->x2apic_msr_bitmap_mode)
3816 return;
3817
3818 vmx->x2apic_msr_bitmap_mode = mode;
3819
Sean Christopherson9389b9d2020-10-05 12:55:32 -07003820 vmx_reset_x2apic_msrs(vcpu, mode);
3821
3822 /*
3823 * TPR reads and writes can be virtualized even if virtual interrupt
3824 * delivery is not in use.
3825 */
3826 vmx_set_intercept_for_msr(vcpu, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW,
3827 !(mode & MSR_BITMAP_MODE_X2APIC));
3828
3829 if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
3830 vmx_enable_intercept_for_msr(vcpu, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_RW);
3831 vmx_disable_intercept_for_msr(vcpu, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
3832 vmx_disable_intercept_for_msr(vcpu, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003833 }
3834}
3835
Aaron Lewis476c9bd2020-09-25 16:34:18 +02003836void pt_update_intercept_for_msr(struct kvm_vcpu *vcpu)
Chao Pengb08c2892018-10-24 16:05:15 +08003837{
Aaron Lewis476c9bd2020-09-25 16:34:18 +02003838 struct vcpu_vmx *vmx = to_vmx(vcpu);
Chao Pengb08c2892018-10-24 16:05:15 +08003839 bool flag = !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
3840 u32 i;
3841
Aaron Lewis476c9bd2020-09-25 16:34:18 +02003842 vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_STATUS, MSR_TYPE_RW, flag);
3843 vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_OUTPUT_BASE, MSR_TYPE_RW, flag);
3844 vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_OUTPUT_MASK, MSR_TYPE_RW, flag);
3845 vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_CR3_MATCH, MSR_TYPE_RW, flag);
Xiaoyao Lif4d3a902021-08-27 15:02:45 +08003846 for (i = 0; i < vmx->pt_desc.num_address_ranges; i++) {
Aaron Lewis476c9bd2020-09-25 16:34:18 +02003847 vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_ADDR0_A + i * 2, MSR_TYPE_RW, flag);
3848 vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_ADDR0_B + i * 2, MSR_TYPE_RW, flag);
Chao Pengb08c2892018-10-24 16:05:15 +08003849 }
3850}
3851
Liran Alone6c67d82018-09-04 10:56:52 +03003852static bool vmx_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
3853{
3854 struct vcpu_vmx *vmx = to_vmx(vcpu);
3855 void *vapic_page;
3856 u32 vppr;
3857 int rvi;
3858
3859 if (WARN_ON_ONCE(!is_guest_mode(vcpu)) ||
3860 !nested_cpu_has_vid(get_vmcs12(vcpu)) ||
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003861 WARN_ON_ONCE(!vmx->nested.virtual_apic_map.gfn))
Liran Alone6c67d82018-09-04 10:56:52 +03003862 return false;
3863
Paolo Bonzini7e712682018-10-03 13:44:26 +02003864 rvi = vmx_get_rvi();
Liran Alone6c67d82018-09-04 10:56:52 +03003865
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003866 vapic_page = vmx->nested.virtual_apic_map.hva;
Liran Alone6c67d82018-09-04 10:56:52 +03003867 vppr = *((u32 *)(vapic_page + APIC_PROCPRI));
Liran Alone6c67d82018-09-04 10:56:52 +03003868
3869 return ((rvi & 0xf0) > (vppr & 0xf0));
3870}
3871
Alexander Graf3eb90012020-09-25 16:34:20 +02003872static void vmx_msr_filter_changed(struct kvm_vcpu *vcpu)
3873{
3874 struct vcpu_vmx *vmx = to_vmx(vcpu);
3875 u32 i;
3876
3877 /*
3878 * Set intercept permissions for all potentially passed through MSRs
3879 * again. They will automatically get filtered through the MSR filter,
3880 * so we are back in sync after this.
3881 */
3882 for (i = 0; i < ARRAY_SIZE(vmx_possible_passthrough_msrs); i++) {
3883 u32 msr = vmx_possible_passthrough_msrs[i];
3884 bool read = test_bit(i, vmx->shadow_msr_intercept.read);
3885 bool write = test_bit(i, vmx->shadow_msr_intercept.write);
3886
3887 vmx_set_intercept_for_msr(vcpu, msr, MSR_TYPE_R, read);
3888 vmx_set_intercept_for_msr(vcpu, msr, MSR_TYPE_W, write);
3889 }
3890
3891 pt_update_intercept_for_msr(vcpu);
Alexander Graf3eb90012020-09-25 16:34:20 +02003892}
3893
Wincy Van06a55242017-04-28 13:13:59 +08003894static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
3895 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003896{
3897#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08003898 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
3899
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003900 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08003901 /*
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003902 * The vector of interrupt to be delivered to vcpu had
3903 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08003904 *
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003905 * Following cases will be reached in this block, and
3906 * we always send a notification event in all cases as
3907 * explained below.
3908 *
3909 * Case 1: vcpu keeps in non-root mode. Sending a
3910 * notification event posts the interrupt to vcpu.
3911 *
3912 * Case 2: vcpu exits to root mode and is still
3913 * runnable. PIR will be synced to vIRR before the
3914 * next vcpu entry. Sending a notification event in
3915 * this case has no effect, as vcpu is not in root
3916 * mode.
3917 *
3918 * Case 3: vcpu exits to root mode and is blocked.
3919 * vcpu_block() has already synced PIR to vIRR and
3920 * never blocks vcpu if vIRR is not cleared. Therefore,
3921 * a blocked vcpu here does not wait for any requested
3922 * interrupts in PIR, and sending a notification event
3923 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08003924 */
Feng Wu28b835d2015-09-18 22:29:54 +08003925
Wincy Van06a55242017-04-28 13:13:59 +08003926 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003927 return true;
3928 }
3929#endif
3930 return false;
3931}
3932
Wincy Van705699a2015-02-03 23:58:17 +08003933static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
3934 int vector)
3935{
3936 struct vcpu_vmx *vmx = to_vmx(vcpu);
3937
3938 if (is_guest_mode(vcpu) &&
3939 vector == vmx->nested.posted_intr_nv) {
Wincy Van705699a2015-02-03 23:58:17 +08003940 /*
3941 * If a posted intr is not recognized by hardware,
3942 * we will accomplish it in the next vmentry.
3943 */
3944 vmx->nested.pi_pending = true;
3945 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sean Christopherson83c98002021-12-08 01:52:12 +00003946
3947 /*
3948 * This pairs with the smp_mb_*() after setting vcpu->mode in
3949 * vcpu_enter_guest() to guarantee the vCPU sees the event
3950 * request if triggering a posted interrupt "fails" because
3951 * vcpu->mode != IN_GUEST_MODE. The extra barrier is needed as
3952 * the smb_wmb() in kvm_make_request() only ensures everything
3953 * done before making the request is visible when the request
3954 * is visible, it doesn't ensure ordering between the store to
3955 * vcpu->requests and the load from vcpu->mode.
3956 */
3957 smp_mb__after_atomic();
3958
Liran Alon6b697712017-11-09 20:27:20 +02003959 /* the PIR and ON have been set by L1. */
3960 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
3961 kvm_vcpu_kick(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08003962 return 0;
3963 }
3964 return -1;
3965}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003966/*
Yang Zhanga20ed542013-04-11 19:25:15 +08003967 * Send interrupt to vcpu via posted interrupt way.
3968 * 1. If target vcpu is running(non-root mode), send posted interrupt
3969 * notification to vcpu and hardware will sync PIR to vIRR atomically.
3970 * 2. If target vcpu isn't running(root mode), kick it to pick up the
3971 * interrupt from PIR in next vmentry.
3972 */
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003973static int vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
Yang Zhanga20ed542013-04-11 19:25:15 +08003974{
3975 struct vcpu_vmx *vmx = to_vmx(vcpu);
3976 int r;
3977
Wincy Van705699a2015-02-03 23:58:17 +08003978 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
3979 if (!r)
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003980 return 0;
3981
3982 if (!vcpu->arch.apicv_active)
3983 return -1;
Wincy Van705699a2015-02-03 23:58:17 +08003984
Yang Zhanga20ed542013-04-11 19:25:15 +08003985 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003986 return 0;
Yang Zhanga20ed542013-04-11 19:25:15 +08003987
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003988 /* If a previous notification has sent the IPI, nothing to do. */
3989 if (pi_test_and_set_on(&vmx->pi_desc))
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003990 return 0;
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003991
Sean Christopherson83c98002021-12-08 01:52:12 +00003992 /*
3993 * The implied barrier in pi_test_and_set_on() pairs with the smp_mb_*()
3994 * after setting vcpu->mode in vcpu_enter_guest(), thus the vCPU is
3995 * guaranteed to see PID.ON=1 and sync the PIR to IRR if triggering a
3996 * posted interrupt "fails" because vcpu->mode != IN_GUEST_MODE.
3997 */
Wanpeng Li379a3c82020-04-28 14:23:27 +08003998 if (vcpu != kvm_get_running_vcpu() &&
3999 !kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08004000 kvm_vcpu_kick(vcpu);
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01004001
4002 return 0;
Yang Zhanga20ed542013-04-11 19:25:15 +08004003}
4004
Avi Kivity6aa8b732006-12-10 02:21:36 -08004005/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004006 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4007 * will not change in the lifetime of the guest.
4008 * Note that host-state that does change is set elsewhere. E.g., host-state
4009 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4010 */
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004011void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004012{
4013 u32 low32, high32;
4014 unsigned long tmpl;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07004015 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004016
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07004017 cr0 = read_cr0();
4018 WARN_ON(cr0 & X86_CR0_TS);
4019 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07004020
4021 /*
4022 * Save the most likely value for this task's CR3 in the VMCS.
4023 * We can't use __get_current_cr3_fast() because we're not atomic.
4024 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07004025 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07004026 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
Sean Christophersond7ee0392018-07-23 12:32:47 -07004027 vmx->loaded_vmcs->host_state.cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004028
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004029 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07004030 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004031 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07004032 vmx->loaded_vmcs->host_state.cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004033
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004034 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004035#ifdef CONFIG_X86_64
4036 /*
4037 * Load null selectors, so we can avoid reloading them in
Sean Christopherson6d6095b2018-07-23 12:32:44 -07004038 * vmx_prepare_switch_to_host(), in case userspace uses
4039 * the null selectors too (the expected case).
Avi Kivityb2da15a2012-05-13 19:53:24 +03004040 */
4041 vmcs_write16(HOST_DS_SELECTOR, 0);
4042 vmcs_write16(HOST_ES_SELECTOR, 0);
4043#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004044 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4045 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004046#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004047 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4048 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4049
Sean Christopherson23420802019-04-19 22:50:57 -07004050 vmcs_writel(HOST_IDTR_BASE, host_idt_base); /* 22.2.4 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004051
Sean Christopherson453eafb2018-12-20 12:25:17 -08004052 vmcs_writel(HOST_RIP, (unsigned long)vmx_vmexit); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004053
4054 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4055 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
Lai Jiangshan6ab8a402021-11-18 19:08:01 +08004056
4057 /*
4058 * If 32-bit syscall is enabled, vmx_vcpu_load_vcms rewrites
4059 * HOST_IA32_SYSENTER_ESP.
4060 */
4061 vmcs_writel(HOST_IA32_SYSENTER_ESP, 0);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004062 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4063 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4064
4065 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4066 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4067 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4068 }
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07004069
Sean Christophersonc73da3f2018-12-03 13:53:00 -08004070 if (cpu_has_load_ia32_efer())
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07004071 vmcs_write64(HOST_IA32_EFER, host_efer);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004072}
4073
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004074void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004075{
Sean Christopherson2ed41aa2020-09-29 21:16:58 -07004076 struct kvm_vcpu *vcpu = &vmx->vcpu;
4077
4078 vcpu->arch.cr4_guest_owned_bits = KVM_POSSIBLE_CR4_GUEST_BITS &
4079 ~vcpu->arch.cr4_guest_rsvd_bits;
Lai Jiangshana37ebdc2021-11-08 20:43:57 +08004080 if (!enable_ept) {
Lai Jiangshan5ec60aa2021-11-08 20:43:56 +08004081 vcpu->arch.cr4_guest_owned_bits &= ~X86_CR4_TLBFLUSH_BITS;
Lai Jiangshana37ebdc2021-11-08 20:43:57 +08004082 vcpu->arch.cr4_guest_owned_bits &= ~X86_CR4_PDPTR_BITS;
4083 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004084 if (is_guest_mode(&vmx->vcpu))
Sean Christopherson2ed41aa2020-09-29 21:16:58 -07004085 vcpu->arch.cr4_guest_owned_bits &=
4086 ~get_vmcs12(vcpu)->cr4_guest_host_mask;
4087 vmcs_writel(CR4_GUEST_HOST_MASK, ~vcpu->arch.cr4_guest_owned_bits);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004088}
4089
Sean Christopherson2fba4fc2021-08-10 10:19:52 -07004090static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
Yang Zhang01e439b2013-04-11 19:25:12 +08004091{
4092 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4093
Andrey Smetanind62caab2015-11-10 15:36:33 +03004094 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08004095 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004096
4097 if (!enable_vnmi)
4098 pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;
4099
Sean Christopherson804939e2019-05-07 12:18:05 -07004100 if (!enable_preemption_timer)
4101 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
4102
Yang Zhang01e439b2013-04-11 19:25:12 +08004103 return pin_based_exec_ctrl;
4104}
4105
Sean Christopherson2fba4fc2021-08-10 10:19:52 -07004106static u32 vmx_vmentry_ctrl(void)
4107{
4108 u32 vmentry_ctrl = vmcs_config.vmentry_ctrl;
4109
4110 if (vmx_pt_mode_is_system())
4111 vmentry_ctrl &= ~(VM_ENTRY_PT_CONCEAL_PIP |
4112 VM_ENTRY_LOAD_IA32_RTIT_CTL);
4113 /* Loading of EFER and PERF_GLOBAL_CTRL are toggled dynamically */
4114 return vmentry_ctrl &
4115 ~(VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL | VM_ENTRY_LOAD_IA32_EFER);
4116}
4117
4118static u32 vmx_vmexit_ctrl(void)
4119{
4120 u32 vmexit_ctrl = vmcs_config.vmexit_ctrl;
4121
4122 if (vmx_pt_mode_is_system())
4123 vmexit_ctrl &= ~(VM_EXIT_PT_CONCEAL_PIP |
4124 VM_EXIT_CLEAR_IA32_RTIT_CTL);
4125 /* Loading of EFER and PERF_GLOBAL_CTRL are toggled dynamically */
4126 return vmexit_ctrl &
4127 ~(VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL | VM_EXIT_LOAD_IA32_EFER);
4128}
4129
Andrey Smetanind62caab2015-11-10 15:36:33 +03004130static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
4131{
4132 struct vcpu_vmx *vmx = to_vmx(vcpu);
4133
Sean Christophersonc5f2c762019-05-07 12:17:55 -07004134 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03004135 if (cpu_has_secondary_exec_ctrls()) {
4136 if (kvm_vcpu_apicv_active(vcpu))
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07004137 secondary_exec_controls_setbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03004138 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4139 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4140 else
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07004141 secondary_exec_controls_clearbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03004142 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4143 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4144 }
4145
Sean Christopherson84ec8d22021-07-13 09:33:19 -07004146 vmx_update_msr_bitmap_x2apic(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03004147}
4148
Sean Christopherson2fba4fc2021-08-10 10:19:52 -07004149static u32 vmx_exec_control(struct vcpu_vmx *vmx)
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08004150{
4151 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
4152
4153 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4154 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4155
4156 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
4157 exec_control &= ~CPU_BASED_TPR_SHADOW;
4158#ifdef CONFIG_X86_64
4159 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4160 CPU_BASED_CR8_LOAD_EXITING;
4161#endif
4162 }
4163 if (!enable_ept)
4164 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4165 CPU_BASED_CR3_LOAD_EXITING |
4166 CPU_BASED_INVLPG_EXITING;
4167 if (kvm_mwait_in_guest(vmx->vcpu.kvm))
4168 exec_control &= ~(CPU_BASED_MWAIT_EXITING |
4169 CPU_BASED_MONITOR_EXITING);
4170 if (kvm_hlt_in_guest(vmx->vcpu.kvm))
4171 exec_control &= ~CPU_BASED_HLT_EXITING;
4172 return exec_control;
4173}
4174
Sean Christopherson8b50b922020-09-24 17:30:11 -07004175/*
4176 * Adjust a single secondary execution control bit to intercept/allow an
4177 * instruction in the guest. This is usually done based on whether or not a
4178 * feature has been exposed to the guest in order to correctly emulate faults.
4179 */
4180static inline void
4181vmx_adjust_secondary_exec_control(struct vcpu_vmx *vmx, u32 *exec_control,
4182 u32 control, bool enabled, bool exiting)
4183{
4184 /*
4185 * If the control is for an opt-in feature, clear the control if the
4186 * feature is not exposed to the guest, i.e. not enabled. If the
4187 * control is opt-out, i.e. an exiting control, clear the control if
4188 * the feature _is_ exposed to the guest, i.e. exiting/interception is
4189 * disabled for the associated instruction. Note, the caller is
4190 * responsible presetting exec_control to set all supported bits.
4191 */
4192 if (enabled == exiting)
4193 *exec_control &= ~control;
4194
4195 /*
4196 * Update the nested MSR settings so that a nested VMM can/can't set
4197 * controls for features that are/aren't exposed to the guest.
4198 */
4199 if (nested) {
4200 if (enabled)
4201 vmx->nested.msrs.secondary_ctls_high |= control;
4202 else
4203 vmx->nested.msrs.secondary_ctls_high &= ~control;
4204 }
4205}
4206
4207/*
4208 * Wrapper macro for the common case of adjusting a secondary execution control
4209 * based on a single guest CPUID bit, with a dedicated feature bit. This also
4210 * verifies that the control is actually supported by KVM and hardware.
4211 */
4212#define vmx_adjust_sec_exec_control(vmx, exec_control, name, feat_name, ctrl_name, exiting) \
4213({ \
4214 bool __enabled; \
4215 \
4216 if (cpu_has_vmx_##name()) { \
4217 __enabled = guest_cpuid_has(&(vmx)->vcpu, \
4218 X86_FEATURE_##feat_name); \
4219 vmx_adjust_secondary_exec_control(vmx, exec_control, \
4220 SECONDARY_EXEC_##ctrl_name, __enabled, exiting); \
4221 } \
4222})
4223
4224/* More macro magic for ENABLE_/opt-in versus _EXITING/opt-out controls. */
4225#define vmx_adjust_sec_exec_feature(vmx, exec_control, lname, uname) \
4226 vmx_adjust_sec_exec_control(vmx, exec_control, lname, uname, ENABLE_##uname, false)
4227
4228#define vmx_adjust_sec_exec_exiting(vmx, exec_control, lname, uname) \
4229 vmx_adjust_sec_exec_control(vmx, exec_control, lname, uname, uname##_EXITING, true)
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08004230
Sean Christopherson2fba4fc2021-08-10 10:19:52 -07004231static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004232{
Paolo Bonzini80154d72017-08-24 13:55:35 +02004233 struct kvm_vcpu *vcpu = &vmx->vcpu;
4234
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004235 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004236
Sean Christopherson2ef76192020-03-02 15:56:22 -08004237 if (vmx_pt_mode_is_system())
Chao Pengf99e3da2018-10-24 16:05:10 +08004238 exec_control &= ~(SECONDARY_EXEC_PT_USE_GPA | SECONDARY_EXEC_PT_CONCEAL_VMX);
Paolo Bonzini80154d72017-08-24 13:55:35 +02004239 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004240 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4241 if (vmx->vpid == 0)
4242 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4243 if (!enable_ept) {
4244 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4245 enable_unrestricted_guest = 0;
4246 }
4247 if (!enable_unrestricted_guest)
4248 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
Wanpeng Lib31c1142018-03-12 04:53:04 -07004249 if (kvm_pause_in_guest(vmx->vcpu.kvm))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004250 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02004251 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004252 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4253 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004254 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004255
4256 /* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
4257 * in vmx_set_cr4. */
4258 exec_control &= ~SECONDARY_EXEC_DESC;
4259
Abel Gordonabc4fc52013-04-18 14:35:25 +03004260 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4261 (handle_vmptrld).
4262 We can NOT enable shadow_vmcs here because we don't have yet
4263 a current VMCS12
4264 */
4265 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08004266
Makarand Sonarea85863c2021-02-12 16:50:12 -08004267 /*
4268 * PML is enabled/disabled when dirty logging of memsmlots changes, but
4269 * it needs to be set here when dirty logging is already active, e.g.
4270 * if this vCPU was created after dirty logging was enabled.
4271 */
4272 if (!vcpu->kvm->arch.cpu_dirty_logging_count)
Kai Huanga3eaa862015-11-04 13:46:05 +08004273 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08004274
Sean Christophersonbecdad82020-09-23 09:50:45 -07004275 if (cpu_has_vmx_xsaves()) {
Paolo Bonzini3db13482017-08-24 14:48:03 +02004276 /* Exposing XSAVES only when XSAVE is exposed */
4277 bool xsaves_enabled =
Sean Christopherson96be4e02019-12-10 14:44:15 -08004278 boot_cpu_has(X86_FEATURE_XSAVE) &&
Paolo Bonzini3db13482017-08-24 14:48:03 +02004279 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
4280 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
4281
Aaron Lewis72041602019-10-21 16:30:20 -07004282 vcpu->arch.xsaves_enabled = xsaves_enabled;
4283
Sean Christopherson8b50b922020-09-24 17:30:11 -07004284 vmx_adjust_secondary_exec_control(vmx, &exec_control,
4285 SECONDARY_EXEC_XSAVES,
4286 xsaves_enabled, false);
Paolo Bonzini3db13482017-08-24 14:48:03 +02004287 }
4288
Sean Christopherson36fa06f2021-05-04 10:17:26 -07004289 /*
4290 * RDPID is also gated by ENABLE_RDTSCP, turn on the control if either
4291 * feature is exposed to the guest. This creates a virtualization hole
4292 * if both are supported in hardware but only one is exposed to the
4293 * guest, but letting the guest execute RDTSCP or RDPID when either one
4294 * is advertised is preferable to emulating the advertised instruction
4295 * in KVM on #UD, and obviously better than incorrectly injecting #UD.
4296 */
4297 if (cpu_has_vmx_rdtscp()) {
4298 bool rdpid_or_rdtscp_enabled =
4299 guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP) ||
4300 guest_cpuid_has(vcpu, X86_FEATURE_RDPID);
4301
4302 vmx_adjust_secondary_exec_control(vmx, &exec_control,
4303 SECONDARY_EXEC_ENABLE_RDTSCP,
4304 rdpid_or_rdtscp_enabled, false);
4305 }
Sean Christopherson8b50b922020-09-24 17:30:11 -07004306 vmx_adjust_sec_exec_feature(vmx, &exec_control, invpcid, INVPCID);
Paolo Bonzini80154d72017-08-24 13:55:35 +02004307
Sean Christopherson8b50b922020-09-24 17:30:11 -07004308 vmx_adjust_sec_exec_exiting(vmx, &exec_control, rdrand, RDRAND);
4309 vmx_adjust_sec_exec_exiting(vmx, &exec_control, rdseed, RDSEED);
Paolo Bonzini80154d72017-08-24 13:55:35 +02004310
Sean Christopherson8b50b922020-09-24 17:30:11 -07004311 vmx_adjust_sec_exec_control(vmx, &exec_control, waitpkg, WAITPKG,
4312 ENABLE_USR_WAIT_PAUSE, false);
Tao Xue69e72fa2019-07-16 14:55:49 +08004313
Chenyi Qiangfe6b6bc2020-11-06 17:03:14 +08004314 if (!vcpu->kvm->arch.bus_lock_detection_enabled)
4315 exec_control &= ~SECONDARY_EXEC_BUS_LOCK_DETECTION;
4316
Sean Christophersonb6247682021-08-10 10:19:51 -07004317 return exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004318}
4319
Wanpeng Lif53cd632014-12-02 19:14:58 +08004320#define VMX_XSS_EXIT_BITMAP 0
Avi Kivity6aa8b732006-12-10 02:21:36 -08004321
Xiaoyao Li1b842922019-10-20 17:11:01 +08004322static void init_vmcs(struct vcpu_vmx *vmx)
Sean Christopherson944c3462018-12-03 13:53:09 -08004323{
Sean Christopherson944c3462018-12-03 13:53:09 -08004324 if (nested)
Xiaoyao Li1b842922019-10-20 17:11:01 +08004325 nested_vmx_set_vmcs_shadowing_bitmap();
Sean Christopherson944c3462018-12-03 13:53:09 -08004326
Sheng Yang25c5f222008-03-28 13:18:56 +08004327 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004328 vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
Sheng Yang25c5f222008-03-28 13:18:56 +08004329
Yu Zhang64c78502021-09-30 01:51:53 +08004330 vmcs_write64(VMCS_LINK_POINTER, INVALID_GPA); /* 22.3.1.5 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004331
Avi Kivity6aa8b732006-12-10 02:21:36 -08004332 /* Control */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004333 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004334
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004335 exec_controls_set(vmx, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004336
Sean Christophersonb6247682021-08-10 10:19:51 -07004337 if (cpu_has_secondary_exec_ctrls())
4338 secondary_exec_controls_set(vmx, vmx_secondary_exec_control(vmx));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004339
Andrey Smetanind62caab2015-11-10 15:36:33 +03004340 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004341 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4342 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4343 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4344 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4345
4346 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004347
Li RongQing0bcf2612015-12-03 13:29:34 +08004348 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08004349 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004350 }
4351
Wanpeng Lib31c1142018-03-12 04:53:04 -07004352 if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004353 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004354 vmx->ple_window = ple_window;
4355 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004356 }
4357
Xiao Guangrongc3707952011-07-12 03:28:04 +08004358 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4359 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004360 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4361
Avi Kivity9581d442010-10-19 16:46:55 +02004362 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4363 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004364 vmx_set_constant_host_state(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004365 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4366 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004367
Bandan Das2a499e42017-08-03 15:54:41 -04004368 if (cpu_has_vmx_vmfunc())
4369 vmcs_write64(VM_FUNCTION_CONTROL, 0);
4370
Eddie Dong2cc51562007-05-21 07:28:09 +03004371 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4372 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004373 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
Eddie Dong2cc51562007-05-21 07:28:09 +03004374 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004375 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004376
Radim Krčmář74545702015-04-27 15:11:25 +02004377 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4378 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004379
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004380 vm_exit_controls_set(vmx, vmx_vmexit_ctrl());
Avi Kivity6aa8b732006-12-10 02:21:36 -08004381
4382 /* 22.2.1, 20.8.1 */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004383 vm_entry_controls_set(vmx, vmx_vmentry_ctrl());
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004384
Sean Christophersonfa71e952020-07-02 21:04:22 -07004385 vmx->vcpu.arch.cr0_guest_owned_bits = KVM_POSSIBLE_CR0_GUEST_BITS;
4386 vmcs_writel(CR0_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr0_guest_owned_bits);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004387
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004388 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004389
Xiaoyao Li35fbe0d2019-10-20 17:10:58 +08004390 if (vmx->vpid != 0)
4391 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4392
Sean Christophersonbecdad82020-09-23 09:50:45 -07004393 if (cpu_has_vmx_xsaves())
Wanpeng Lif53cd632014-12-02 19:14:58 +08004394 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4395
Peter Feiner4e595162016-07-07 14:49:58 -07004396 if (enable_pml) {
Peter Feiner4e595162016-07-07 14:49:58 -07004397 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
4398 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
4399 }
Sean Christopherson0b665d32018-08-14 09:33:34 -07004400
Sean Christopherson72add912021-04-12 16:21:42 +12004401 vmx_write_encls_bitmap(&vmx->vcpu, NULL);
Chao Peng2ef444f2018-10-24 16:05:12 +08004402
Sean Christopherson2ef76192020-03-02 15:56:22 -08004403 if (vmx_pt_mode_is_host_guest()) {
Chao Peng2ef444f2018-10-24 16:05:12 +08004404 memset(&vmx->pt_desc, 0, sizeof(vmx->pt_desc));
4405 /* Bit[6~0] are forced to 1, writes are ignored. */
4406 vmx->pt_desc.guest.output_mask = 0x7F;
4407 vmcs_write64(GUEST_IA32_RTIT_CTL, 0);
4408 }
Sean Christophersonc5c9f922021-07-13 09:33:13 -07004409
Sean Christophersone5494942021-07-13 09:33:21 -07004410 vmcs_write32(GUEST_SYSENTER_CS, 0);
4411 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4412 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4413 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4414
4415 if (cpu_has_vmx_tpr_shadow()) {
4416 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
4417 if (cpu_need_tpr_shadow(&vmx->vcpu))
4418 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
4419 __pa(vmx->vcpu.arch.apic->regs));
4420 vmcs_write32(TPR_THRESHOLD, 0);
4421 }
4422
Sean Christophersonc5c9f922021-07-13 09:33:13 -07004423 vmx_setup_uret_msrs(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004424}
4425
Sean Christopherson06692e42021-09-20 17:03:01 -07004426static void __vmx_vcpu_reset(struct kvm_vcpu *vcpu)
4427{
4428 struct vcpu_vmx *vmx = to_vmx(vcpu);
4429
4430 init_vmcs(vmx);
4431
4432 if (nested)
4433 memcpy(&vmx->nested.msrs, &vmcs_config.nested, sizeof(vmx->nested.msrs));
4434
4435 vcpu_setup_sgx_lepubkeyhash(vcpu);
4436
4437 vmx->nested.posted_intr_nv = -1;
4438 vmx->nested.vmxon_ptr = INVALID_GPA;
4439 vmx->nested.current_vmptr = INVALID_GPA;
4440 vmx->nested.hv_evmcs_vmptr = EVMPTR_INVALID;
4441
4442 vcpu->arch.microcode_version = 0x100000000ULL;
4443 vmx->msr_ia32_feature_control_valid_bits = FEAT_CTL_LOCKED;
4444
4445 /*
4446 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
4447 * or POSTED_INTR_WAKEUP_VECTOR.
4448 */
4449 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
4450 vmx->pi_desc.sn = 1;
4451}
4452
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004453static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004454{
4455 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004456
Sean Christopherson06692e42021-09-20 17:03:01 -07004457 if (!init_event)
4458 __vmx_vcpu_reset(vcpu);
4459
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004460 vmx->rmode.vm86_active = 0;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004461 vmx->spec_ctrl = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004462
Tao Xu6e3ba4a2019-07-16 14:55:50 +08004463 vmx->msr_ia32_umwait_control = 0;
4464
Wanpeng Li95c06542019-09-05 14:26:28 +08004465 vmx->hv_deadline_tsc = -1;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004466 kvm_set_cr8(vcpu, 0);
4467
Avi Kivity2fb92db2011-04-27 19:42:18 +03004468 vmx_segment_cache_clear(vmx);
Sean Christophersonff8828c2021-09-20 17:02:56 -07004469 kvm_register_mark_available(vcpu, VCPU_EXREG_SEGMENTS);
Avi Kivity2fb92db2011-04-27 19:42:18 +03004470
Avi Kivity5706be02008-08-20 15:07:31 +03004471 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004472 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004473 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004474
4475 seg_setup(VCPU_SREG_DS);
4476 seg_setup(VCPU_SREG_ES);
4477 seg_setup(VCPU_SREG_FS);
4478 seg_setup(VCPU_SREG_GS);
4479 seg_setup(VCPU_SREG_SS);
4480
4481 vmcs_write16(GUEST_TR_SELECTOR, 0);
4482 vmcs_writel(GUEST_TR_BASE, 0);
4483 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4484 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4485
4486 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4487 vmcs_writel(GUEST_LDTR_BASE, 0);
4488 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4489 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4490
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004491 vmcs_writel(GUEST_GDTR_BASE, 0);
4492 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4493
4494 vmcs_writel(GUEST_IDTR_BASE, 0);
4495 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4496
Anthony Liguori443381a2010-12-06 10:53:38 -06004497 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004498 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004499 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Wanpeng Lia554d202017-10-11 05:10:19 -07004500 if (kvm_mpx_supported())
4501 vmcs_write64(GUEST_BNDCFGS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004502
Avi Kivity6aa8b732006-12-10 02:21:36 -08004503 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4504
Paolo Bonzinia73896c2014-11-02 07:54:30 +01004505 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004506
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004507 vpid_sync_context(vmx->vpid);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004508}
4509
Jason Baronb6a7cc32021-01-14 22:27:54 -05004510static void vmx_enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004511{
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08004512 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004513}
4514
Jason Baronb6a7cc32021-01-14 22:27:54 -05004515static void vmx_enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004516{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004517 if (!enable_vnmi ||
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004518 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jason Baronb6a7cc32021-01-14 22:27:54 -05004519 vmx_enable_irq_window(vcpu);
Jan Kiszkac9a79532014-03-07 20:03:15 +01004520 return;
4521 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004522
Xiaoyao Li4e2a0bc2019-12-06 16:45:25 +08004523 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004524}
4525
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004526static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004527{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004528 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004529 uint32_t intr;
4530 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004531
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004532 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004533
Avi Kivityfa89a812008-09-01 15:57:51 +03004534 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004535 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004536 int inc_eip = 0;
4537 if (vcpu->arch.interrupt.soft)
4538 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004539 kvm_inject_realmode_interrupt(vcpu, irq, inc_eip);
Eddie Dong85f455f2007-07-06 12:20:49 +03004540 return;
4541 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004542 intr = irq | INTR_INFO_VALID_MASK;
4543 if (vcpu->arch.interrupt.soft) {
4544 intr |= INTR_TYPE_SOFT_INTR;
4545 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4546 vmx->vcpu.arch.event_exit_inst_len);
4547 } else
4548 intr |= INTR_TYPE_EXT_INTR;
4549 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004550
4551 vmx_clear_hlt(vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004552}
4553
Sheng Yangf08864b2008-05-15 18:23:25 +08004554static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4555{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004556 struct vcpu_vmx *vmx = to_vmx(vcpu);
4557
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004558 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004559 /*
4560 * Tracking the NMI-blocked state in software is built upon
4561 * finding the next open IRQ window. This, in turn, depends on
4562 * well-behaving guests: They have to keep IRQs disabled at
4563 * least as long as the NMI handler runs. Otherwise we may
4564 * cause NMI nesting, maybe breaking the guest. But as this is
4565 * highly unlikely, we can live with the residual risk.
4566 */
4567 vmx->loaded_vmcs->soft_vnmi_blocked = 1;
4568 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4569 }
4570
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004571 ++vcpu->stat.nmi_injections;
4572 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004573
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004574 if (vmx->rmode.vm86_active) {
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004575 kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004576 return;
4577 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08004578
Sheng Yangf08864b2008-05-15 18:23:25 +08004579 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4580 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004581
4582 vmx_clear_hlt(vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08004583}
4584
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004585bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004586{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004587 struct vcpu_vmx *vmx = to_vmx(vcpu);
4588 bool masked;
4589
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004590 if (!enable_vnmi)
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004591 return vmx->loaded_vmcs->soft_vnmi_blocked;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004592 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02004593 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004594 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
4595 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4596 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004597}
4598
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004599void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004600{
4601 struct vcpu_vmx *vmx = to_vmx(vcpu);
4602
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004603 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004604 if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
4605 vmx->loaded_vmcs->soft_vnmi_blocked = masked;
4606 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4607 }
4608 } else {
4609 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4610 if (masked)
4611 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4612 GUEST_INTR_STATE_NMI);
4613 else
4614 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4615 GUEST_INTR_STATE_NMI);
4616 }
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004617}
4618
Sean Christopherson1b660b62020-04-22 19:25:44 -07004619bool vmx_nmi_blocked(struct kvm_vcpu *vcpu)
4620{
4621 if (is_guest_mode(vcpu) && nested_exit_on_nmi(vcpu))
4622 return false;
4623
4624 if (!enable_vnmi && to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
4625 return true;
4626
4627 return (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4628 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI |
4629 GUEST_INTR_STATE_NMI));
4630}
4631
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004632static int vmx_nmi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
Jan Kiszka2505dc92013-04-14 12:12:47 +02004633{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004634 if (to_vmx(vcpu)->nested.nested_run_pending)
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004635 return -EBUSY;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004636
Paolo Bonzinic300ab92020-04-23 14:08:58 -04004637 /* An NMI must not be injected into L2 if it's supposed to VM-Exit. */
4638 if (for_injection && is_guest_mode(vcpu) && nested_exit_on_nmi(vcpu))
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004639 return -EBUSY;
Paolo Bonzinic300ab92020-04-23 14:08:58 -04004640
Sean Christopherson1b660b62020-04-22 19:25:44 -07004641 return !vmx_nmi_blocked(vcpu);
4642}
Sean Christopherson429ab572020-04-22 19:25:42 -07004643
Sean Christopherson1b660b62020-04-22 19:25:44 -07004644bool vmx_interrupt_blocked(struct kvm_vcpu *vcpu)
4645{
4646 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
Sean Christopherson88c604b2020-04-22 19:25:41 -07004647 return false;
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004648
Sean Christopherson7ab0abd2020-04-22 19:25:50 -07004649 return !(vmx_get_rflags(vcpu) & X86_EFLAGS_IF) ||
Sean Christopherson1b660b62020-04-22 19:25:44 -07004650 (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4651 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Jan Kiszka2505dc92013-04-14 12:12:47 +02004652}
4653
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004654static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu, bool for_injection)
Gleb Natapov78646122009-03-23 12:12:11 +02004655{
Sean Christophersona1c77ab2020-03-02 22:27:35 -08004656 if (to_vmx(vcpu)->nested.nested_run_pending)
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004657 return -EBUSY;
Sean Christophersona1c77ab2020-03-02 22:27:35 -08004658
Paolo Bonzinic300ab92020-04-23 14:08:58 -04004659 /*
4660 * An IRQ must not be injected into L2 if it's supposed to VM-Exit,
4661 * e.g. if the IRQ arrived asynchronously after checking nested events.
4662 */
4663 if (for_injection && is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004664 return -EBUSY;
Paolo Bonzinic300ab92020-04-23 14:08:58 -04004665
Sean Christopherson1b660b62020-04-22 19:25:44 -07004666 return !vmx_interrupt_blocked(vcpu);
Gleb Natapov78646122009-03-23 12:12:11 +02004667}
4668
Izik Eiduscbc94022007-10-25 00:29:55 +02004669static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4670{
Peter Xuff5a9832020-09-30 21:20:33 -04004671 void __user *ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02004672
Sean Christophersonf7eaeb02018-03-05 12:04:36 -08004673 if (enable_unrestricted_guest)
4674 return 0;
4675
Peter Xu6a3c6232020-01-09 09:57:16 -05004676 mutex_lock(&kvm->slots_lock);
4677 ret = __x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
4678 PAGE_SIZE * 3);
4679 mutex_unlock(&kvm->slots_lock);
4680
Peter Xuff5a9832020-09-30 21:20:33 -04004681 if (IS_ERR(ret))
4682 return PTR_ERR(ret);
4683
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004684 to_kvm_vmx(kvm)->tss_addr = addr;
Peter Xuff5a9832020-09-30 21:20:33 -04004685
4686 return init_rmode_tss(kvm, ret);
Izik Eiduscbc94022007-10-25 00:29:55 +02004687}
4688
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004689static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
4690{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004691 to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004692 return 0;
4693}
4694
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004695static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004696{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004697 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004698 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004699 /*
4700 * Update instruction length as we may reinject the exception
4701 * from user space while in guest debugging mode.
4702 */
4703 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4704 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004705 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004706 return false;
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05004707 fallthrough;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004708 case DB_VECTOR:
Miaohe Lina8cfbae2020-02-19 10:45:48 +08004709 return !(vcpu->guest_debug &
4710 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP));
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004711 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004712 case OF_VECTOR:
4713 case BR_VECTOR:
4714 case UD_VECTOR:
4715 case DF_VECTOR:
4716 case SS_VECTOR:
4717 case GP_VECTOR:
4718 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004719 return true;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004720 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004721 return false;
4722}
4723
4724static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4725 int vec, u32 err_code)
4726{
4727 /*
4728 * Instruction with address size override prefix opcode 0x67
4729 * Cause the #SS fault with 0 error code in VM86 mode.
4730 */
4731 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004732 if (kvm_emulate_instruction(vcpu, 0)) {
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004733 if (vcpu->arch.halt_request) {
4734 vcpu->arch.halt_request = 0;
Sean Christopherson14601792021-10-08 19:12:05 -07004735 return kvm_emulate_halt_noskip(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004736 }
4737 return 1;
4738 }
4739 return 0;
4740 }
4741
4742 /*
4743 * Forward all other exceptions that are valid in real mode.
4744 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4745 * the required debugging infrastructure rework.
4746 */
4747 kvm_queue_exception(vcpu, vec);
4748 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004749}
4750
Avi Kivity851ba692009-08-24 11:10:17 +03004751static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004752{
Sean Christopherson95b5a482019-04-19 22:50:59 -07004753 /* handled by vmx_vcpu_run() */
Andi Kleena0861c02009-06-08 17:37:09 +08004754 return 1;
4755}
4756
Xiaoyao Lie6f8b6c2020-04-10 13:54:02 +02004757/*
4758 * If the host has split lock detection disabled, then #AC is
4759 * unconditionally injected into the guest, which is the pre split lock
4760 * detection behaviour.
4761 *
4762 * If the host has split lock detection enabled then #AC is
4763 * only injected into the guest when:
4764 * - Guest CPL == 3 (user mode)
4765 * - Guest has #AC detection enabled in CR0
4766 * - Guest EFLAGS has AC bit set
4767 */
Sean Christophersonb33bb782021-06-22 10:22:44 -07004768bool vmx_guest_inject_ac(struct kvm_vcpu *vcpu)
Xiaoyao Lie6f8b6c2020-04-10 13:54:02 +02004769{
4770 if (!boot_cpu_has(X86_FEATURE_SPLIT_LOCK_DETECT))
4771 return true;
4772
4773 return vmx_get_cpl(vcpu) == 3 && kvm_read_cr0_bits(vcpu, X86_CR0_AM) &&
4774 (kvm_get_rflags(vcpu) & X86_EFLAGS_AC);
4775}
4776
Sean Christopherson95b5a482019-04-19 22:50:59 -07004777static int handle_exception_nmi(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004778{
Avi Kivity1155f762007-11-22 11:30:47 +02004779 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004780 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004781 u32 intr_info, ex_no, error_code;
Yuan Yaoe87e46d2021-05-26 14:38:28 +08004782 unsigned long cr2, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004783 u32 vect_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004784
Avi Kivity1155f762007-11-22 11:30:47 +02004785 vect_info = vmx->idt_vectoring_info;
Sean Christophersonf27ad732020-04-27 10:18:37 -07004786 intr_info = vmx_get_intr_info(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004787
Paolo Bonzini2ea72032019-06-06 14:57:25 +02004788 if (is_machine_check(intr_info) || is_nmi(intr_info))
Sean Christopherson95b5a482019-04-19 22:50:59 -07004789 return 1; /* handled by handle_exception_nmi_irqoff() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004790
Wanpeng Li082d06e2018-04-03 16:28:48 -07004791 if (is_invalid_opcode(intr_info))
4792 return handle_ud(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004793
Avi Kivity6aa8b732006-12-10 02:21:36 -08004794 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004795 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004796 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004797
Liran Alon9e869482018-03-12 13:12:51 +02004798 if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
4799 WARN_ON_ONCE(!enable_vmware_backdoor);
Sean Christophersona6c6ed12019-08-27 14:40:30 -07004800
4801 /*
4802 * VMware backdoor emulation on #GP interception only handles
4803 * IN{S}, OUT{S}, and RDPMC, none of which generate a non-zero
4804 * error code on #GP.
4805 */
4806 if (error_code) {
4807 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
4808 return 1;
4809 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004810 return kvm_emulate_instruction(vcpu, EMULTYPE_VMWARE_GP);
Liran Alon9e869482018-03-12 13:12:51 +02004811 }
4812
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004813 /*
4814 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4815 * MMIO, it is better to report an internal error.
4816 * See the comments in vmx_handle_exit.
4817 */
4818 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4819 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4820 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4821 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Jim Mattson1aa561b2020-06-03 16:56:21 -07004822 vcpu->run->internal.ndata = 4;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004823 vcpu->run->internal.data[0] = vect_info;
4824 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004825 vcpu->run->internal.data[2] = error_code;
Jim Mattson8a14fe42020-06-03 16:56:22 -07004826 vcpu->run->internal.data[3] = vcpu->arch.last_vmentry_cpu;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004827 return 0;
4828 }
4829
Avi Kivity6aa8b732006-12-10 02:21:36 -08004830 if (is_page_fault(intr_info)) {
Sean Christopherson5addc232020-04-15 13:34:53 -07004831 cr2 = vmx_get_exit_qual(vcpu);
Mohammed Gamal1dbf5d682020-07-10 17:48:09 +02004832 if (enable_ept && !vcpu->arch.apf.host_apf_flags) {
4833 /*
4834 * EPT will cause page fault only if we need to
4835 * detect illegal GPAs.
4836 */
Mohammed Gamalb96e6502020-09-03 16:11:22 +02004837 WARN_ON_ONCE(!allow_smaller_maxphyaddr);
Mohammed Gamal1dbf5d682020-07-10 17:48:09 +02004838 kvm_fixup_and_inject_pf_error(vcpu, cr2, error_code);
4839 return 1;
4840 } else
4841 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004842 }
4843
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004844 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004845
4846 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4847 return handle_rmode_exception(vcpu, ex_no, error_code);
4848
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004849 switch (ex_no) {
4850 case DB_VECTOR:
Sean Christopherson5addc232020-04-15 13:34:53 -07004851 dr6 = vmx_get_exit_qual(vcpu);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004852 if (!(vcpu->guest_debug &
4853 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Linus Torvalds32d43cd2018-03-20 12:16:59 -07004854 if (is_icebp(intr_info))
Sean Christopherson1957aa62019-08-27 14:40:39 -07004855 WARN_ON(!skip_emulated_instruction(vcpu));
Huw Daviesfd2a4452014-04-16 10:02:51 +01004856
Paolo Bonzini4d5523c2020-05-05 07:33:20 -04004857 kvm_queue_exception_p(vcpu, DB_VECTOR, dr6);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004858 return 1;
4859 }
Chenyi Qiang9a3ecd52021-02-02 17:04:31 +08004860 kvm_run->debug.arch.dr6 = dr6 | DR6_ACTIVE_LOW;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004861 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05004862 fallthrough;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004863 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004864 /*
4865 * Update instruction length as we may reinject #BP from
4866 * user space while in guest debugging mode. Reading it for
4867 * #DB as well causes no harm, it is not used in that case.
4868 */
4869 vmx->vcpu.arch.event_exit_inst_len =
4870 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004871 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Yuan Yaoe87e46d2021-05-26 14:38:28 +08004872 kvm_run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004873 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004874 break;
Xiaoyao Lie6f8b6c2020-04-10 13:54:02 +02004875 case AC_VECTOR:
Sean Christophersonb33bb782021-06-22 10:22:44 -07004876 if (vmx_guest_inject_ac(vcpu)) {
Xiaoyao Lie6f8b6c2020-04-10 13:54:02 +02004877 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
4878 return 1;
4879 }
4880
4881 /*
4882 * Handle split lock. Depending on detection mode this will
4883 * either warn and disable split lock detection for this
4884 * task or force SIGBUS on it.
4885 */
4886 if (handle_guest_split_lock(kvm_rip_read(vcpu)))
4887 return 1;
4888 fallthrough;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004889 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004890 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4891 kvm_run->ex.exception = ex_no;
4892 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004893 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004894 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004895 return 0;
4896}
4897
Andrea Arcangelif399e602019-11-04 17:59:58 -05004898static __always_inline int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004899{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004900 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004901 return 1;
4902}
4903
Avi Kivity851ba692009-08-24 11:10:17 +03004904static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004905{
Avi Kivity851ba692009-08-24 11:10:17 +03004906 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07004907 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08004908 return 0;
4909}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004910
Avi Kivity851ba692009-08-24 11:10:17 +03004911static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004912{
He, Qingbfdaab02007-09-12 14:18:28 +08004913 unsigned long exit_qualification;
Sean Christophersondca7f122018-03-08 08:57:27 -08004914 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004915 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004916
Sean Christopherson5addc232020-04-15 13:34:53 -07004917 exit_qualification = vmx_get_exit_qual(vcpu);
Avi Kivity039576c2007-03-20 12:46:50 +02004918 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004919
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004920 ++vcpu->stat.io_exits;
4921
Sean Christopherson432baf62018-03-08 08:57:26 -08004922 if (string)
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004923 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004924
4925 port = exit_qualification >> 16;
4926 size = (exit_qualification & 7) + 1;
Sean Christopherson432baf62018-03-08 08:57:26 -08004927 in = (exit_qualification & 8) != 0;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004928
Sean Christophersondca7f122018-03-08 08:57:27 -08004929 return kvm_fast_pio(vcpu, size, port, in);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004930}
4931
Ingo Molnar102d8322007-02-19 14:37:47 +02004932static void
4933vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4934{
4935 /*
4936 * Patch in the VMCALL instruction:
4937 */
4938 hypercall[0] = 0x0f;
4939 hypercall[1] = 0x01;
4940 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004941}
4942
Guo Chao0fa06072012-06-28 15:16:19 +08004943/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004944static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4945{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004946 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004947 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4948 unsigned long orig_val = val;
4949
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004950 /*
4951 * We get here when L2 changed cr0 in a way that did not change
4952 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004953 * but did change L0 shadowed bits. So we first calculate the
4954 * effective cr0 value that L1 would like to write into the
4955 * hardware. It consists of the L2-owned bits from the new
4956 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004957 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004958 val = (val & ~vmcs12->cr0_guest_host_mask) |
4959 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4960
David Matlack38991522016-11-29 18:14:08 -08004961 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004962 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004963
4964 if (kvm_set_cr0(vcpu, val))
4965 return 1;
4966 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004967 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004968 } else {
4969 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08004970 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004971 return 1;
David Matlack38991522016-11-29 18:14:08 -08004972
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004973 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004974 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004975}
4976
4977static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4978{
4979 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004980 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4981 unsigned long orig_val = val;
4982
4983 /* analogously to handle_set_cr0 */
4984 val = (val & ~vmcs12->cr4_guest_host_mask) |
4985 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
4986 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004987 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004988 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004989 return 0;
4990 } else
4991 return kvm_set_cr4(vcpu, val);
4992}
4993
Paolo Bonzini0367f202016-07-12 10:44:55 +02004994static int handle_desc(struct kvm_vcpu *vcpu)
4995{
4996 WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004997 return kvm_emulate_instruction(vcpu, 0);
Paolo Bonzini0367f202016-07-12 10:44:55 +02004998}
4999
Avi Kivity851ba692009-08-24 11:10:17 +03005000static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005001{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005002 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005003 int cr;
5004 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005005 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08005006 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005007
Sean Christopherson5addc232020-04-15 13:34:53 -07005008 exit_qualification = vmx_get_exit_qual(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005009 cr = exit_qualification & 15;
5010 reg = (exit_qualification >> 8) & 15;
5011 switch ((exit_qualification >> 4) & 3) {
5012 case 0: /* mov to cr */
Sean Christopherson27b4a9c42021-04-21 19:21:28 -07005013 val = kvm_register_read(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005014 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005015 switch (cr) {
5016 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005017 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005018 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005019 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08005020 WARN_ON_ONCE(enable_unrestricted_guest);
Sean Christopherson67369272021-07-02 15:04:25 -07005021
Avi Kivity23902182010-06-10 17:02:16 +03005022 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005023 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005024 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005025 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005026 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005027 case 8: {
5028 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005029 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005030 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005031 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005032 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08005033 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005034 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08005035 return ret;
5036 /*
5037 * TODO: we might be squashing a
5038 * KVM_GUESTDBG_SINGLESTEP-triggered
5039 * KVM_EXIT_DEBUG here.
5040 */
Avi Kivity851ba692009-08-24 11:10:17 +03005041 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005042 return 0;
5043 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005044 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005045 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005046 case 2: /* clts */
Sean Christopherson67369272021-07-02 15:04:25 -07005047 KVM_BUG(1, vcpu->kvm, "Guest always owns CR0.TS");
5048 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005049 case 1: /*mov from cr*/
5050 switch (cr) {
5051 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08005052 WARN_ON_ONCE(enable_unrestricted_guest);
Sean Christopherson67369272021-07-02 15:04:25 -07005053
Avi Kivity9f8fe502010-12-05 17:30:00 +02005054 val = kvm_read_cr3(vcpu);
5055 kvm_register_write(vcpu, reg, val);
5056 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005057 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005058 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005059 val = kvm_get_cr8(vcpu);
5060 kvm_register_write(vcpu, reg, val);
5061 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005062 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005063 }
5064 break;
5065 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005066 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005067 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005068 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005069
Kyle Huey6affcbe2016-11-29 12:40:40 -08005070 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005071 default:
5072 break;
5073 }
Avi Kivity851ba692009-08-24 11:10:17 +03005074 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005075 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005076 (int)(exit_qualification >> 4) & 3, cr);
5077 return 0;
5078}
5079
Avi Kivity851ba692009-08-24 11:10:17 +03005080static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005081{
He, Qingbfdaab02007-09-12 14:18:28 +08005082 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005083 int dr, dr7, reg;
Paolo Bonzini996ff542020-12-14 07:49:54 -05005084 int err = 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005085
Sean Christopherson5addc232020-04-15 13:34:53 -07005086 exit_qualification = vmx_get_exit_qual(vcpu);
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005087 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5088
5089 /* First, if DR does not exist, trigger UD */
5090 if (!kvm_require_dr(vcpu, dr))
5091 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005092
Paolo Bonzini996ff542020-12-14 07:49:54 -05005093 if (kvm_x86_ops.get_cpl(vcpu) > 0)
5094 goto out;
5095
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005096 dr7 = vmcs_readl(GUEST_DR7);
5097 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005098 /*
5099 * As the vm-exit takes precedence over the debug trap, we
5100 * need to emulate the latter, either for the host or the
5101 * guest debugging itself.
5102 */
5103 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Chenyi Qiang9a3ecd52021-02-02 17:04:31 +08005104 vcpu->run->debug.arch.dr6 = DR6_BD | DR6_ACTIVE_LOW;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005105 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02005106 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005107 vcpu->run->debug.arch.exception = DB_VECTOR;
5108 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005109 return 0;
5110 } else {
Paolo Bonzini4d5523c2020-05-05 07:33:20 -04005111 kvm_queue_exception_p(vcpu, DB_VECTOR, DR6_BD);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005112 return 1;
5113 }
5114 }
5115
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005116 if (vcpu->guest_debug == 0) {
Sean Christopherson2183f562019-05-07 12:17:56 -07005117 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005118
5119 /*
5120 * No more DR vmexits; force a reload of the debug registers
5121 * and reenter on this instruction. The next vmexit will
5122 * retrieve the full state of the debug registers.
5123 */
5124 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5125 return 1;
5126 }
5127
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005128 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5129 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005130 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005131
Paolo Bonzini29d6ca42021-02-03 03:42:41 -05005132 kvm_get_dr(vcpu, dr, &val);
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005133 kvm_register_write(vcpu, reg, val);
Paolo Bonzini996ff542020-12-14 07:49:54 -05005134 err = 0;
5135 } else {
Sean Christopherson27b4a9c42021-04-21 19:21:28 -07005136 err = kvm_set_dr(vcpu, dr, kvm_register_read(vcpu, reg));
Paolo Bonzini996ff542020-12-14 07:49:54 -05005137 }
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005138
Paolo Bonzini996ff542020-12-14 07:49:54 -05005139out:
5140 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005141}
5142
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005143static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5144{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005145 get_debugreg(vcpu->arch.db[0], 0);
5146 get_debugreg(vcpu->arch.db[1], 1);
5147 get_debugreg(vcpu->arch.db[2], 2);
5148 get_debugreg(vcpu->arch.db[3], 3);
5149 get_debugreg(vcpu->arch.dr6, 6);
5150 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5151
5152 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Sean Christopherson2183f562019-05-07 12:17:56 -07005153 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini1ccb6f92021-08-10 06:11:35 -04005154
5155 /*
5156 * exc_debug expects dr6 to be cleared after it runs, avoid that it sees
5157 * a stale dr6 from the guest.
5158 */
5159 set_debugreg(DR6_RESERVED, 6);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005160}
5161
Gleb Natapov020df072010-04-13 10:05:23 +03005162static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5163{
5164 vmcs_writel(GUEST_DR7, val);
5165}
5166
Avi Kivity851ba692009-08-24 11:10:17 +03005167static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005168{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01005169 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005170 return 1;
5171}
5172
Avi Kivity851ba692009-08-24 11:10:17 +03005173static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005174{
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005175 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005176
Avi Kivity3842d132010-07-27 12:30:24 +03005177 kvm_make_request(KVM_REQ_EVENT, vcpu);
5178
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005179 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005180 return 1;
5181}
5182
Avi Kivity851ba692009-08-24 11:10:17 +03005183static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005184{
Sean Christopherson5addc232020-04-15 13:34:53 -07005185 unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005186
5187 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005188 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005189}
5190
Avi Kivity851ba692009-08-24 11:10:17 +03005191static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005192{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005193 if (likely(fasteoi)) {
Sean Christopherson5addc232020-04-15 13:34:53 -07005194 unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03005195 int access_type, offset;
5196
5197 access_type = exit_qualification & APIC_ACCESS_TYPE;
5198 offset = exit_qualification & APIC_ACCESS_OFFSET;
5199 /*
5200 * Sane guest uses MOV to write EOI, with written value
5201 * not cared. So make a short-circuit here by avoiding
5202 * heavy instruction emulation.
5203 */
5204 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5205 (offset == APIC_EOI)) {
5206 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005207 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03005208 }
5209 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005210 return kvm_emulate_instruction(vcpu, 0);
Sheng Yangf78e0e22007-10-29 09:40:42 +08005211}
5212
Yang Zhangc7c9c562013-01-25 10:18:51 +08005213static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5214{
Sean Christopherson5addc232020-04-15 13:34:53 -07005215 unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
Yang Zhangc7c9c562013-01-25 10:18:51 +08005216 int vector = exit_qualification & 0xff;
5217
5218 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5219 kvm_apic_set_eoi_accelerated(vcpu, vector);
5220 return 1;
5221}
5222
Yang Zhang83d4c282013-01-25 10:18:49 +08005223static int handle_apic_write(struct kvm_vcpu *vcpu)
5224{
Sean Christopherson5addc232020-04-15 13:34:53 -07005225 unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
Yang Zhang83d4c282013-01-25 10:18:49 +08005226 u32 offset = exit_qualification & 0xfff;
5227
5228 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5229 kvm_apic_write_nodecode(vcpu, offset);
5230 return 1;
5231}
5232
Avi Kivity851ba692009-08-24 11:10:17 +03005233static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005234{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005235 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005236 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005237 bool has_error_code = false;
5238 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005239 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005240 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005241
5242 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005243 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005244 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005245
Sean Christopherson5addc232020-04-15 13:34:53 -07005246 exit_qualification = vmx_get_exit_qual(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005247
5248 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005249 if (reason == TASK_SWITCH_GATE && idt_v) {
5250 switch (type) {
5251 case INTR_TYPE_NMI_INTR:
5252 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005253 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005254 break;
5255 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005256 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005257 kvm_clear_interrupt_queue(vcpu);
5258 break;
5259 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005260 if (vmx->idt_vectoring_info &
5261 VECTORING_INFO_DELIVER_CODE_MASK) {
5262 has_error_code = true;
5263 error_code =
5264 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5265 }
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05005266 fallthrough;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005267 case INTR_TYPE_SOFT_EXCEPTION:
5268 kvm_clear_exception_queue(vcpu);
5269 break;
5270 default:
5271 break;
5272 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005273 }
Izik Eidus37817f22008-03-24 23:14:53 +02005274 tss_selector = exit_qualification;
5275
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005276 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5277 type != INTR_TYPE_EXT_INTR &&
5278 type != INTR_TYPE_NMI_INTR))
Sean Christopherson1957aa62019-08-27 14:40:39 -07005279 WARN_ON(!skip_emulated_instruction(vcpu));
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005280
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005281 /*
5282 * TODO: What about debug traps on tss switch?
5283 * Are we supposed to inject them and update dr6?
5284 */
Sean Christopherson10517782019-08-27 14:40:35 -07005285 return kvm_task_switch(vcpu, tss_selector,
5286 type == INTR_TYPE_SOFT_INTR ? idt_index : -1,
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005287 reason, has_error_code, error_code);
Izik Eidus37817f22008-03-24 23:14:53 +02005288}
5289
Avi Kivity851ba692009-08-24 11:10:17 +03005290static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005291{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005292 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005293 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01005294 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005295
Sean Christopherson5addc232020-04-15 13:34:53 -07005296 exit_qualification = vmx_get_exit_qual(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08005297
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005298 /*
5299 * EPT violation happened while executing iret from NMI,
5300 * "blocked by NMI" bit has to be set before next VM entry.
5301 * There are errata that may cause this bit to not be set:
5302 * AAK134, BY25.
5303 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005304 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005305 enable_vnmi &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005306 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005307 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5308
Sheng Yang14394422008-04-28 12:24:45 +08005309 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005310 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005311
Junaid Shahid27959a42016-12-06 16:46:10 -08005312 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005313 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08005314 ? PFERR_USER_MASK : 0;
5315 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005316 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08005317 ? PFERR_WRITE_MASK : 0;
5318 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005319 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08005320 ? PFERR_FETCH_MASK : 0;
5321 /* ept page table entry is present? */
5322 error_code |= (exit_qualification &
5323 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
5324 EPT_VIOLATION_EXECUTABLE))
5325 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005326
Isaku Yamahata108356022021-04-22 17:22:29 -07005327 error_code |= (exit_qualification & EPT_VIOLATION_GVA_TRANSLATED) != 0 ?
Paolo Bonzinieebed242016-11-28 14:39:58 +01005328 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005329
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005330 vcpu->arch.exit_qualification = exit_qualification;
Mohammed Gamal1dbf5d682020-07-10 17:48:09 +02005331
5332 /*
5333 * Check that the GPA doesn't exceed physical memory limits, as that is
5334 * a guest page fault. We have to emulate the instruction here, because
5335 * if the illegal address is that of a paging structure, then
5336 * EPT_VIOLATION_ACC_WRITE bit is set. Alternatively, if supported we
5337 * would also use advanced VM-exit information for EPT violations to
5338 * reconstruct the page fault error code.
5339 */
Paolo Bonzinic0623f52020-10-21 18:05:58 -04005340 if (unlikely(allow_smaller_maxphyaddr && kvm_vcpu_is_illegal_gpa(vcpu, gpa)))
Mohammed Gamal1dbf5d682020-07-10 17:48:09 +02005341 return kvm_emulate_instruction(vcpu, 0);
5342
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005343 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005344}
5345
Avi Kivity851ba692009-08-24 11:10:17 +03005346static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005347{
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005348 gpa_t gpa;
5349
Sean Christopherson3c0c2ad2021-04-12 16:21:37 +12005350 if (!vmx_can_emulate_instruction(vcpu, NULL, 0))
5351 return 1;
5352
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005353 /*
5354 * A nested guest cannot optimize MMIO vmexits, because we have an
5355 * nGPA here instead of the required GPA.
5356 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005357 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005358 if (!is_guest_mode(vcpu) &&
5359 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08005360 trace_kvm_fast_mmio(gpa);
Sean Christopherson1957aa62019-08-27 14:40:39 -07005361 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005362 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005363
Sean Christophersonc75d0edc2018-03-29 14:48:31 -07005364 return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005365}
5366
Avi Kivity851ba692009-08-24 11:10:17 +03005367static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005368{
Sean Christopherson67369272021-07-02 15:04:25 -07005369 if (KVM_BUG_ON(!enable_vnmi, vcpu->kvm))
5370 return -EIO;
5371
Xiaoyao Li4e2a0bc2019-12-06 16:45:25 +08005372 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
Sheng Yangf08864b2008-05-15 18:23:25 +08005373 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005374 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005375
5376 return 1;
5377}
5378
Mohammed Gamal80ced182009-09-01 12:48:18 +02005379static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005380{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005381 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity49e9d552010-09-19 14:34:08 +02005382 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005383 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005384
Sean Christopherson2183f562019-05-07 12:17:56 -07005385 intr_window_requested = exec_controls_get(vmx) &
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005386 CPU_BASED_INTR_WINDOW_EXITING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005387
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005388 while (vmx->emulation_required && count-- != 0) {
Sean Christophersondb438592020-04-22 19:25:48 -07005389 if (intr_window_requested && !vmx_interrupt_blocked(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005390 return handle_interrupt_window(&vmx->vcpu);
5391
Radim Krčmář72875d82017-04-26 22:32:19 +02005392 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005393 return 1;
5394
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005395 if (!kvm_emulate_instruction(vcpu, 0))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005396 return 0;
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005397
Sean Christophersonadd5ff72018-03-23 09:34:00 -07005398 if (vmx->emulation_required && !vmx->rmode.vm86_active &&
Sean Christopherson8fff2712019-08-27 14:40:37 -07005399 vcpu->arch.exception.pending) {
David Edmondsone615e352021-09-20 11:37:36 +01005400 kvm_prepare_emulation_failure_exit(vcpu);
Sean Christopherson8fff2712019-08-27 14:40:37 -07005401 return 0;
5402 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005403
Gleb Natapov8d76c492013-05-08 18:38:44 +03005404 if (vcpu->arch.halt_request) {
5405 vcpu->arch.halt_request = 0;
Sean Christopherson14601792021-10-08 19:12:05 -07005406 return kvm_emulate_halt_noskip(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03005407 }
5408
Sean Christopherson8fff2712019-08-27 14:40:37 -07005409 /*
Thomas Gleixner72c3c0f2020-07-23 00:00:09 +02005410 * Note, return 1 and not 0, vcpu_run() will invoke
5411 * xfer_to_guest_mode() which will create a proper return
5412 * code.
Sean Christopherson8fff2712019-08-27 14:40:37 -07005413 */
Thomas Gleixner72c3c0f2020-07-23 00:00:09 +02005414 if (__xfer_to_guest_mode_work_pending())
Sean Christopherson8fff2712019-08-27 14:40:37 -07005415 return 1;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005416 }
5417
Sean Christopherson8fff2712019-08-27 14:40:37 -07005418 return 1;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005419}
5420
5421static void grow_ple_window(struct kvm_vcpu *vcpu)
5422{
5423 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005424 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005425
Babu Mogerc8e88712018-03-16 16:37:24 -04005426 vmx->ple_window = __grow_ple_window(old, ple_window,
5427 ple_window_grow,
5428 ple_window_max);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005429
Peter Xu4f75bcc2019-09-06 10:17:22 +08005430 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005431 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005432 trace_kvm_ple_window_update(vcpu->vcpu_id,
5433 vmx->ple_window, old);
5434 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005435}
5436
5437static void shrink_ple_window(struct kvm_vcpu *vcpu)
5438{
5439 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005440 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005441
Babu Mogerc8e88712018-03-16 16:37:24 -04005442 vmx->ple_window = __shrink_ple_window(old, ple_window,
5443 ple_window_shrink,
5444 ple_window);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005445
Peter Xu4f75bcc2019-09-06 10:17:22 +08005446 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005447 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005448 trace_kvm_ple_window_update(vcpu->vcpu_id,
5449 vmx->ple_window, old);
5450 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005451}
5452
Avi Kivity6aa8b732006-12-10 02:21:36 -08005453/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005454 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5455 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5456 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005457static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005458{
Wanpeng Lib31c1142018-03-12 04:53:04 -07005459 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005460 grow_ple_window(vcpu);
5461
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08005462 /*
5463 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
5464 * VM-execution control is ignored if CPL > 0. OTOH, KVM
5465 * never set PAUSE_EXITING and just set PLE if supported,
5466 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
5467 */
5468 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005469 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005470}
5471
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005472static int handle_monitor_trap(struct kvm_vcpu *vcpu)
5473{
5474 return 1;
5475}
5476
Junaid Shahideb4b2482018-06-27 14:59:14 -07005477static int handle_invpcid(struct kvm_vcpu *vcpu)
5478{
5479 u32 vmx_instruction_info;
5480 unsigned long type;
Junaid Shahideb4b2482018-06-27 14:59:14 -07005481 gva_t gva;
Junaid Shahideb4b2482018-06-27 14:59:14 -07005482 struct {
5483 u64 pcid;
5484 u64 gla;
5485 } operand;
Vipin Sharma329bd562021-11-09 17:44:25 +00005486 int gpr_index;
Junaid Shahideb4b2482018-06-27 14:59:14 -07005487
5488 if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
5489 kvm_queue_exception(vcpu, UD_VECTOR);
5490 return 1;
5491 }
5492
5493 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Vipin Sharma329bd562021-11-09 17:44:25 +00005494 gpr_index = vmx_get_instr_info_reg2(vmx_instruction_info);
5495 type = kvm_register_read(vcpu, gpr_index);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005496
5497 /* According to the Intel instruction reference, the memory operand
5498 * is read even if it isn't needed (e.g., for type==all)
5499 */
Sean Christopherson5addc232020-04-15 13:34:53 -07005500 if (get_vmx_mem_address(vcpu, vmx_get_exit_qual(vcpu),
Eugene Korenevskyfdb28612019-06-06 00:19:16 +03005501 vmx_instruction_info, false,
5502 sizeof(operand), &gva))
Junaid Shahideb4b2482018-06-27 14:59:14 -07005503 return 1;
5504
Babu Moger97150922020-09-11 14:29:12 -05005505 return kvm_handle_invpcid(vcpu, type, gva);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005506}
5507
Kai Huang843e4332015-01-28 10:54:28 +08005508static int handle_pml_full(struct kvm_vcpu *vcpu)
5509{
5510 unsigned long exit_qualification;
5511
5512 trace_kvm_pml_full(vcpu->vcpu_id);
5513
Sean Christopherson5addc232020-04-15 13:34:53 -07005514 exit_qualification = vmx_get_exit_qual(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005515
5516 /*
5517 * PML buffer FULL happened while executing iret from NMI,
5518 * "blocked by NMI" bit has to be set before next VM entry.
5519 */
5520 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005521 enable_vnmi &&
Kai Huang843e4332015-01-28 10:54:28 +08005522 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
5523 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5524 GUEST_INTR_STATE_NMI);
5525
5526 /*
5527 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
5528 * here.., and there's no userspace involvement needed for PML.
5529 */
5530 return 1;
5531}
5532
Wanpeng Li26efe2f2020-05-06 11:44:01 -04005533static fastpath_t handle_fastpath_preemption_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07005534{
Sean Christopherson804939e2019-05-07 12:18:05 -07005535 struct vcpu_vmx *vmx = to_vmx(vcpu);
5536
5537 if (!vmx->req_immediate_exit &&
Wanpeng Li26efe2f2020-05-06 11:44:01 -04005538 !unlikely(vmx->loaded_vmcs->hv_timer_soft_disabled)) {
Sean Christophersond264ee02018-08-27 15:21:12 -07005539 kvm_lapic_expired_hv_timer(vcpu);
Wanpeng Li26efe2f2020-05-06 11:44:01 -04005540 return EXIT_FASTPATH_REENTER_GUEST;
5541 }
Sean Christopherson804939e2019-05-07 12:18:05 -07005542
Wanpeng Li26efe2f2020-05-06 11:44:01 -04005543 return EXIT_FASTPATH_NONE;
5544}
5545
5546static int handle_preemption_timer(struct kvm_vcpu *vcpu)
5547{
5548 handle_fastpath_preemption_timer(vcpu);
Yunhong Jiang64672c92016-06-13 14:19:59 -07005549 return 1;
5550}
5551
Sean Christophersone4027cf2018-12-03 13:53:12 -08005552/*
5553 * When nested=0, all VMX instruction VM Exits filter here. The handlers
5554 * are overwritten by nested_vmx_setup() when nested=1.
5555 */
5556static int handle_vmx_instruction(struct kvm_vcpu *vcpu)
5557{
5558 kvm_queue_exception(vcpu, UD_VECTOR);
5559 return 1;
5560}
5561
Sean Christopherson9798adb2021-04-12 16:21:38 +12005562#ifndef CONFIG_X86_SGX_KVM
Sean Christopherson0b665d32018-08-14 09:33:34 -07005563static int handle_encls(struct kvm_vcpu *vcpu)
5564{
5565 /*
Sean Christopherson9798adb2021-04-12 16:21:38 +12005566 * SGX virtualization is disabled. There is no software enable bit for
5567 * SGX, so KVM intercepts all ENCLS leafs and injects a #UD to prevent
5568 * the guest from executing ENCLS (when SGX is supported by hardware).
Sean Christopherson0b665d32018-08-14 09:33:34 -07005569 */
5570 kvm_queue_exception(vcpu, UD_VECTOR);
5571 return 1;
5572}
Sean Christopherson9798adb2021-04-12 16:21:38 +12005573#endif /* CONFIG_X86_SGX_KVM */
Sean Christopherson0b665d32018-08-14 09:33:34 -07005574
Chenyi Qiangfe6b6bc2020-11-06 17:03:14 +08005575static int handle_bus_lock_vmexit(struct kvm_vcpu *vcpu)
5576{
Hao Xiangd61863c2021-10-15 19:59:21 +08005577 /*
5578 * Hardware may or may not set the BUS_LOCK_DETECTED flag on BUS_LOCK
5579 * VM-Exits. Unconditionally set the flag here and leave the handling to
5580 * vmx_handle_exit().
5581 */
5582 to_vmx(vcpu)->exit_reason.bus_lock_detected = true;
5583 return 1;
Chenyi Qiangfe6b6bc2020-11-06 17:03:14 +08005584}
5585
Nadav Har'El0140cae2011-05-25 23:06:28 +03005586/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005587 * The exit handlers return 1 if the exit was handled fully and guest execution
5588 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5589 * to be done to userspace and return 0.
5590 */
Sean Christophersone4027cf2018-12-03 13:53:12 -08005591static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Sean Christopherson95b5a482019-04-19 22:50:59 -07005592 [EXIT_REASON_EXCEPTION_NMI] = handle_exception_nmi,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005593 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005594 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005595 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005596 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005597 [EXIT_REASON_CR_ACCESS] = handle_cr,
5598 [EXIT_REASON_DR_ACCESS] = handle_dr,
Andrea Arcangelif399e602019-11-04 17:59:58 -05005599 [EXIT_REASON_CPUID] = kvm_emulate_cpuid,
5600 [EXIT_REASON_MSR_READ] = kvm_emulate_rdmsr,
5601 [EXIT_REASON_MSR_WRITE] = kvm_emulate_wrmsr,
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005602 [EXIT_REASON_INTERRUPT_WINDOW] = handle_interrupt_window,
Andrea Arcangelif399e602019-11-04 17:59:58 -05005603 [EXIT_REASON_HLT] = kvm_emulate_halt,
Sean Christopherson5ff3a352021-02-04 16:57:47 -08005604 [EXIT_REASON_INVD] = kvm_emulate_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005605 [EXIT_REASON_INVLPG] = handle_invlpg,
Sean Christophersonc483c452021-02-04 16:57:48 -08005606 [EXIT_REASON_RDPMC] = kvm_emulate_rdpmc,
Sean Christopherson5ff3a352021-02-04 16:57:47 -08005607 [EXIT_REASON_VMCALL] = kvm_emulate_hypercall,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005608 [EXIT_REASON_VMCLEAR] = handle_vmx_instruction,
5609 [EXIT_REASON_VMLAUNCH] = handle_vmx_instruction,
5610 [EXIT_REASON_VMPTRLD] = handle_vmx_instruction,
5611 [EXIT_REASON_VMPTRST] = handle_vmx_instruction,
5612 [EXIT_REASON_VMREAD] = handle_vmx_instruction,
5613 [EXIT_REASON_VMRESUME] = handle_vmx_instruction,
5614 [EXIT_REASON_VMWRITE] = handle_vmx_instruction,
5615 [EXIT_REASON_VMOFF] = handle_vmx_instruction,
5616 [EXIT_REASON_VMON] = handle_vmx_instruction,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005617 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5618 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08005619 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08005620 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Sean Christopherson5ff3a352021-02-04 16:57:47 -08005621 [EXIT_REASON_WBINVD] = kvm_emulate_wbinvd,
Sean Christopherson92f98952021-02-04 16:57:46 -08005622 [EXIT_REASON_XSETBV] = kvm_emulate_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005623 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005624 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Paolo Bonzini0367f202016-07-12 10:44:55 +02005625 [EXIT_REASON_GDTR_IDTR] = handle_desc,
5626 [EXIT_REASON_LDTR_TR] = handle_desc,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005627 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5628 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005629 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Sean Christopherson5ff3a352021-02-04 16:57:47 -08005630 [EXIT_REASON_MWAIT_INSTRUCTION] = kvm_emulate_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005631 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Sean Christopherson5ff3a352021-02-04 16:57:47 -08005632 [EXIT_REASON_MONITOR_INSTRUCTION] = kvm_emulate_monitor,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005633 [EXIT_REASON_INVEPT] = handle_vmx_instruction,
5634 [EXIT_REASON_INVVPID] = handle_vmx_instruction,
Sean Christopherson5ff3a352021-02-04 16:57:47 -08005635 [EXIT_REASON_RDRAND] = kvm_handle_invalid_op,
5636 [EXIT_REASON_RDSEED] = kvm_handle_invalid_op,
Kai Huang843e4332015-01-28 10:54:28 +08005637 [EXIT_REASON_PML_FULL] = handle_pml_full,
Junaid Shahideb4b2482018-06-27 14:59:14 -07005638 [EXIT_REASON_INVPCID] = handle_invpcid,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005639 [EXIT_REASON_VMFUNC] = handle_vmx_instruction,
Yunhong Jiang64672c92016-06-13 14:19:59 -07005640 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Sean Christopherson0b665d32018-08-14 09:33:34 -07005641 [EXIT_REASON_ENCLS] = handle_encls,
Chenyi Qiangfe6b6bc2020-11-06 17:03:14 +08005642 [EXIT_REASON_BUS_LOCK] = handle_bus_lock_vmexit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005643};
5644
5645static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005646 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005647
David Edmondson0a62a032021-09-20 11:37:35 +01005648static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u32 *reason,
5649 u64 *info1, u64 *info2,
Sean Christopherson235ba742020-09-23 13:13:46 -07005650 u32 *intr_info, u32 *error_code)
Avi Kivity586f9602010-11-18 13:09:54 +02005651{
Sean Christopherson235ba742020-09-23 13:13:46 -07005652 struct vcpu_vmx *vmx = to_vmx(vcpu);
5653
David Edmondson0a62a032021-09-20 11:37:35 +01005654 *reason = vmx->exit_reason.full;
Sean Christopherson5addc232020-04-15 13:34:53 -07005655 *info1 = vmx_get_exit_qual(vcpu);
Sean Christopherson8e533242020-11-06 17:03:12 +08005656 if (!(vmx->exit_reason.failed_vmentry)) {
Sean Christopherson235ba742020-09-23 13:13:46 -07005657 *info2 = vmx->idt_vectoring_info;
5658 *intr_info = vmx_get_intr_info(vcpu);
5659 if (is_exception_with_error_code(*intr_info))
5660 *error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
5661 else
5662 *error_code = 0;
5663 } else {
5664 *info2 = 0;
5665 *intr_info = 0;
5666 *error_code = 0;
5667 }
Avi Kivity586f9602010-11-18 13:09:54 +02005668}
5669
Kai Huanga3eaa862015-11-04 13:46:05 +08005670static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08005671{
Kai Huanga3eaa862015-11-04 13:46:05 +08005672 if (vmx->pml_pg) {
5673 __free_page(vmx->pml_pg);
5674 vmx->pml_pg = NULL;
5675 }
Kai Huang843e4332015-01-28 10:54:28 +08005676}
5677
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005678static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08005679{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005680 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005681 u64 *pml_buf;
5682 u16 pml_idx;
5683
5684 pml_idx = vmcs_read16(GUEST_PML_INDEX);
5685
5686 /* Do nothing if PML buffer is empty */
5687 if (pml_idx == (PML_ENTITY_NUM - 1))
5688 return;
5689
5690 /* PML index always points to next available PML buffer entity */
5691 if (pml_idx >= PML_ENTITY_NUM)
5692 pml_idx = 0;
5693 else
5694 pml_idx++;
5695
5696 pml_buf = page_address(vmx->pml_pg);
5697 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
5698 u64 gpa;
5699
5700 gpa = pml_buf[pml_idx];
5701 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005702 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08005703 }
5704
5705 /* reset PML index */
5706 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5707}
5708
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005709static void vmx_dump_sel(char *name, uint32_t sel)
5710{
5711 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05005712 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005713 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
5714 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
5715 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
5716}
5717
5718static void vmx_dump_dtsel(char *name, uint32_t limit)
5719{
5720 pr_err("%s limit=0x%08x, base=0x%016lx\n",
5721 name, vmcs_read32(limit),
5722 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
5723}
5724
David Edmondson84860392021-03-18 12:08:41 +00005725static void vmx_dump_msrs(char *name, struct vmx_msrs *m)
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005726{
David Edmondson84860392021-03-18 12:08:41 +00005727 unsigned int i;
5728 struct vmx_msr_entry *e;
5729
5730 pr_err("MSR %s:\n", name);
5731 for (i = 0, e = m->val; i < m->nr; ++i, ++e)
5732 pr_err(" %2d: msr=0x%08x value=0x%016llx\n", i, e->index, e->value);
5733}
5734
David Edmondson0702a3c2021-03-18 12:08:40 +00005735void dump_vmcs(struct kvm_vcpu *vcpu)
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005736{
David Edmondson0702a3c2021-03-18 12:08:40 +00005737 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005738 u32 vmentry_ctl, vmexit_ctl;
5739 u32 cpu_based_exec_ctrl, pin_based_exec_ctrl, secondary_exec_control;
5740 unsigned long cr4;
David Edmondson0702a3c2021-03-18 12:08:40 +00005741 int efer_slot;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005742
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005743 if (!dump_invalid_vmcs) {
5744 pr_warn_ratelimited("set kvm_intel.dump_invalid_vmcs=1 to dump internal KVM state.\n");
5745 return;
5746 }
5747
5748 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
5749 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
5750 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5751 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
5752 cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005753 secondary_exec_control = 0;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005754 if (cpu_has_secondary_exec_ctrls())
5755 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5756
Jim Mattson18f63b12021-06-21 15:16:48 -07005757 pr_err("VMCS %p, last attempted VM-entry on CPU %d\n",
5758 vmx->loaded_vmcs->vmcs, vcpu->arch.last_vmentry_cpu);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005759 pr_err("*** Guest State ***\n");
5760 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5761 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
5762 vmcs_readl(CR0_GUEST_HOST_MASK));
5763 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5764 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
5765 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
David Edmondsond9e46d32021-03-18 12:08:37 +00005766 if (cpu_has_vmx_ept()) {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005767 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
5768 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
5769 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
5770 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005771 }
5772 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
5773 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
5774 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
5775 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
5776 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5777 vmcs_readl(GUEST_SYSENTER_ESP),
5778 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
5779 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
5780 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
5781 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
5782 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
5783 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
5784 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
5785 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
5786 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
5787 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
5788 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
David Edmondson0702a3c2021-03-18 12:08:40 +00005789 efer_slot = vmx_find_loadstore_msr_slot(&vmx->msr_autoload.guest, MSR_EFER);
David Edmondson5518da62021-03-18 12:08:39 +00005790 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_EFER)
David Edmondson699e1b22021-03-18 12:08:38 +00005791 pr_err("EFER= 0x%016llx\n", vmcs_read64(GUEST_IA32_EFER));
David Edmondson0702a3c2021-03-18 12:08:40 +00005792 else if (efer_slot >= 0)
5793 pr_err("EFER= 0x%016llx (autoload)\n",
5794 vmx->msr_autoload.guest.val[efer_slot].value);
5795 else if (vmentry_ctl & VM_ENTRY_IA32E_MODE)
5796 pr_err("EFER= 0x%016llx (effective)\n",
5797 vcpu->arch.efer | (EFER_LMA | EFER_LME));
5798 else
5799 pr_err("EFER= 0x%016llx (effective)\n",
5800 vcpu->arch.efer & ~(EFER_LMA | EFER_LME));
David Edmondson5518da62021-03-18 12:08:39 +00005801 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PAT)
David Edmondson699e1b22021-03-18 12:08:38 +00005802 pr_err("PAT = 0x%016llx\n", vmcs_read64(GUEST_IA32_PAT));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005803 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
5804 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005805 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005806 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005807 vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005808 pr_err("PerfGlobCtl = 0x%016llx\n",
5809 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005810 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005811 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005812 pr_err("Interruptibility = %08x ActivityState = %08x\n",
5813 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
5814 vmcs_read32(GUEST_ACTIVITY_STATE));
5815 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
5816 pr_err("InterruptStatus = %04x\n",
5817 vmcs_read16(GUEST_INTR_STATUS));
David Edmondson84860392021-03-18 12:08:41 +00005818 if (vmcs_read32(VM_ENTRY_MSR_LOAD_COUNT) > 0)
5819 vmx_dump_msrs("guest autoload", &vmx->msr_autoload.guest);
5820 if (vmcs_read32(VM_EXIT_MSR_STORE_COUNT) > 0)
5821 vmx_dump_msrs("guest autostore", &vmx->msr_autostore.guest);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005822
5823 pr_err("*** Host State ***\n");
5824 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
5825 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
5826 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
5827 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
5828 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
5829 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
5830 vmcs_read16(HOST_TR_SELECTOR));
5831 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
5832 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
5833 vmcs_readl(HOST_TR_BASE));
5834 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
5835 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
5836 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
5837 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
5838 vmcs_readl(HOST_CR4));
5839 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5840 vmcs_readl(HOST_IA32_SYSENTER_ESP),
5841 vmcs_read32(HOST_IA32_SYSENTER_CS),
5842 vmcs_readl(HOST_IA32_SYSENTER_EIP));
David Edmondson699e1b22021-03-18 12:08:38 +00005843 if (vmexit_ctl & VM_EXIT_LOAD_IA32_EFER)
5844 pr_err("EFER= 0x%016llx\n", vmcs_read64(HOST_IA32_EFER));
5845 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PAT)
5846 pr_err("PAT = 0x%016llx\n", vmcs_read64(HOST_IA32_PAT));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005847 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005848 vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005849 pr_err("PerfGlobCtl = 0x%016llx\n",
5850 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
David Edmondson84860392021-03-18 12:08:41 +00005851 if (vmcs_read32(VM_EXIT_MSR_LOAD_COUNT) > 0)
5852 vmx_dump_msrs("host autoload", &vmx->msr_autoload.host);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005853
5854 pr_err("*** Control State ***\n");
5855 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
5856 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
5857 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
5858 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
5859 vmcs_read32(EXCEPTION_BITMAP),
5860 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
5861 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
5862 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
5863 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
5864 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
5865 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
5866 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
5867 vmcs_read32(VM_EXIT_INTR_INFO),
5868 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
5869 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
5870 pr_err(" reason=%08x qualification=%016lx\n",
5871 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
5872 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
5873 vmcs_read32(IDT_VECTORING_INFO_FIELD),
5874 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005875 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08005876 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005877 pr_err("TSC Multiplier = 0x%016llx\n",
5878 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005879 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW) {
5880 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
5881 u16 status = vmcs_read16(GUEST_INTR_STATUS);
5882 pr_err("SVI|RVI = %02x|%02x ", status >> 8, status & 0xff);
5883 }
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005884 pr_cont("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005885 if (secondary_exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
5886 pr_err("APIC-access addr = 0x%016llx ", vmcs_read64(APIC_ACCESS_ADDR));
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005887 pr_cont("virt-APIC addr = 0x%016llx\n", vmcs_read64(VIRTUAL_APIC_PAGE_ADDR));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005888 }
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005889 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
5890 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
5891 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005892 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005893 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
5894 pr_err("PLE Gap=%08x Window=%08x\n",
5895 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
5896 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
5897 pr_err("Virtual processor ID = 0x%04x\n",
5898 vmcs_read16(VIRTUAL_PROCESSOR_ID));
5899}
5900
Avi Kivity6aa8b732006-12-10 02:21:36 -08005901/*
5902 * The guest has exited. See if we can fix it or if we need userspace
5903 * assistance.
5904 */
Chenyi Qiangfe6b6bc2020-11-06 17:03:14 +08005905static int __vmx_handle_exit(struct kvm_vcpu *vcpu, fastpath_t exit_fastpath)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005906{
Avi Kivity29bd8a72007-09-10 17:27:03 +03005907 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson8e533242020-11-06 17:03:12 +08005908 union vmx_exit_reason exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02005909 u32 vectoring_info = vmx->idt_vectoring_info;
Sean Christopherson8e533242020-11-06 17:03:12 +08005910 u16 exit_handler_index;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005911
Kai Huang843e4332015-01-28 10:54:28 +08005912 /*
5913 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
5914 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
5915 * querying dirty_bitmap, we only need to kick all vcpus out of guest
5916 * mode as if vcpus is in root mode, the PML buffer must has been
Sean Christophersonc3bb9a22021-02-12 16:50:07 -08005917 * flushed already. Note, PML is never enabled in hardware while
5918 * running L2.
Kai Huang843e4332015-01-28 10:54:28 +08005919 */
Sean Christophersonc3bb9a22021-02-12 16:50:07 -08005920 if (enable_pml && !is_guest_mode(vcpu))
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005921 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005922
Sean Christophersondb438592020-04-22 19:25:48 -07005923 /*
5924 * We should never reach this point with a pending nested VM-Enter, and
5925 * more specifically emulation of L2 due to invalid guest state (see
5926 * below) should never happen as that means we incorrectly allowed a
5927 * nested VM-Enter with an invalid vmcs12.
5928 */
Sean Christopherson67369272021-07-02 15:04:25 -07005929 if (KVM_BUG_ON(vmx->nested.nested_run_pending, vcpu->kvm))
5930 return -EIO;
Sean Christophersondb438592020-04-22 19:25:48 -07005931
Mohammed Gamal80ced182009-09-01 12:48:18 +02005932 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02005933 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02005934 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005935
Paolo Bonzini96b100c2020-03-17 18:32:50 +01005936 if (is_guest_mode(vcpu)) {
5937 /*
Sean Christophersonc3bb9a22021-02-12 16:50:07 -08005938 * PML is never enabled when running L2, bail immediately if a
5939 * PML full exit occurs as something is horribly wrong.
5940 */
5941 if (exit_reason.basic == EXIT_REASON_PML_FULL)
5942 goto unexpected_vmexit;
5943
5944 /*
Paolo Bonzini96b100c2020-03-17 18:32:50 +01005945 * The host physical addresses of some pages of guest memory
5946 * are loaded into the vmcs02 (e.g. vmcs12's Virtual APIC
5947 * Page). The CPU may write to these pages via their host
5948 * physical address while L2 is running, bypassing any
5949 * address-translation-based dirty tracking (e.g. EPT write
5950 * protection).
5951 *
5952 * Mark them dirty on every exit from L2 to prevent them from
5953 * getting out of sync with dirty tracking.
5954 */
5955 nested_mark_vmcs12_pages_dirty(vcpu);
5956
Sean Christophersonf47baae2020-04-15 10:55:16 -07005957 if (nested_vmx_reflect_vmexit(vcpu))
Sean Christopherson789afc52020-04-15 10:55:10 -07005958 return 1;
Paolo Bonzini96b100c2020-03-17 18:32:50 +01005959 }
Nadav Har'El644d7112011-05-25 23:12:35 +03005960
Sean Christopherson8e533242020-11-06 17:03:12 +08005961 if (exit_reason.failed_vmentry) {
David Edmondson0702a3c2021-03-18 12:08:40 +00005962 dump_vmcs(vcpu);
Mohammed Gamal51207022010-05-31 22:40:54 +03005963 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5964 vcpu->run->fail_entry.hardware_entry_failure_reason
Sean Christopherson8e533242020-11-06 17:03:12 +08005965 = exit_reason.full;
Jim Mattson8a14fe42020-06-03 16:56:22 -07005966 vcpu->run->fail_entry.cpu = vcpu->arch.last_vmentry_cpu;
Mohammed Gamal51207022010-05-31 22:40:54 +03005967 return 0;
5968 }
5969
Avi Kivity29bd8a72007-09-10 17:27:03 +03005970 if (unlikely(vmx->fail)) {
David Edmondson0702a3c2021-03-18 12:08:40 +00005971 dump_vmcs(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005972 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5973 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03005974 = vmcs_read32(VM_INSTRUCTION_ERROR);
Jim Mattson8a14fe42020-06-03 16:56:22 -07005975 vcpu->run->fail_entry.cpu = vcpu->arch.last_vmentry_cpu;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005976 return 0;
5977 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005978
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005979 /*
5980 * Note:
5981 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
5982 * delivery event since it indicates guest is accessing MMIO.
5983 * The vm-exit can be triggered again after return to guest that
5984 * will cause infinite loop.
5985 */
Mike Dayd77c26f2007-10-08 09:02:08 -04005986 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sean Christopherson8e533242020-11-06 17:03:12 +08005987 (exit_reason.basic != EXIT_REASON_EXCEPTION_NMI &&
5988 exit_reason.basic != EXIT_REASON_EPT_VIOLATION &&
5989 exit_reason.basic != EXIT_REASON_PML_FULL &&
5990 exit_reason.basic != EXIT_REASON_APIC_ACCESS &&
5991 exit_reason.basic != EXIT_REASON_TASK_SWITCH)) {
Reiji Watanabe04c4f2e2021-04-13 15:47:40 +00005992 int ndata = 3;
5993
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005994 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5995 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005996 vcpu->run->internal.data[0] = vectoring_info;
Sean Christopherson8e533242020-11-06 17:03:12 +08005997 vcpu->run->internal.data[1] = exit_reason.full;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005998 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
Sean Christopherson8e533242020-11-06 17:03:12 +08005999 if (exit_reason.basic == EXIT_REASON_EPT_MISCONFIG) {
Reiji Watanabe04c4f2e2021-04-13 15:47:40 +00006000 vcpu->run->internal.data[ndata++] =
Paolo Bonzini70bcd702017-07-05 12:38:06 +02006001 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
6002 }
Reiji Watanabe04c4f2e2021-04-13 15:47:40 +00006003 vcpu->run->internal.data[ndata++] = vcpu->arch.last_vmentry_cpu;
6004 vcpu->run->internal.ndata = ndata;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006005 return 0;
6006 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006007
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006008 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006009 vmx->loaded_vmcs->soft_vnmi_blocked)) {
Sean Christophersondb438592020-04-22 19:25:48 -07006010 if (!vmx_interrupt_blocked(vcpu)) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006011 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
6012 } else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
6013 vcpu->arch.nmi_pending) {
6014 /*
6015 * This CPU don't support us in finding the end of an
6016 * NMI-blocked window if the guest runs with IRQs
6017 * disabled. So we pull the trigger after 1 s of
6018 * futile waiting, but inform the user about this.
6019 */
6020 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
6021 "state on VCPU %d after 1 s timeout\n",
6022 __func__, vcpu->vcpu_id);
6023 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
6024 }
6025 }
6026
Wanpeng Li404d5d72020-04-28 14:23:25 +08006027 if (exit_fastpath != EXIT_FASTPATH_NONE)
Wanpeng Li1e9e2622019-11-21 11:17:11 +08006028 return 1;
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006029
Sean Christopherson8e533242020-11-06 17:03:12 +08006030 if (exit_reason.basic >= kvm_vmx_max_exit_handlers)
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006031 goto unexpected_vmexit;
6032#ifdef CONFIG_RETPOLINE
Sean Christopherson8e533242020-11-06 17:03:12 +08006033 if (exit_reason.basic == EXIT_REASON_MSR_WRITE)
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006034 return kvm_emulate_wrmsr(vcpu);
Sean Christopherson8e533242020-11-06 17:03:12 +08006035 else if (exit_reason.basic == EXIT_REASON_PREEMPTION_TIMER)
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006036 return handle_preemption_timer(vcpu);
Sean Christopherson8e533242020-11-06 17:03:12 +08006037 else if (exit_reason.basic == EXIT_REASON_INTERRUPT_WINDOW)
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006038 return handle_interrupt_window(vcpu);
Sean Christopherson8e533242020-11-06 17:03:12 +08006039 else if (exit_reason.basic == EXIT_REASON_EXTERNAL_INTERRUPT)
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006040 return handle_external_interrupt(vcpu);
Sean Christopherson8e533242020-11-06 17:03:12 +08006041 else if (exit_reason.basic == EXIT_REASON_HLT)
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006042 return kvm_emulate_halt(vcpu);
Sean Christopherson8e533242020-11-06 17:03:12 +08006043 else if (exit_reason.basic == EXIT_REASON_EPT_MISCONFIG)
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006044 return handle_ept_misconfig(vcpu);
6045#endif
6046
Sean Christopherson8e533242020-11-06 17:03:12 +08006047 exit_handler_index = array_index_nospec((u16)exit_reason.basic,
6048 kvm_vmx_max_exit_handlers);
6049 if (!kvm_vmx_exit_handlers[exit_handler_index])
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006050 goto unexpected_vmexit;
6051
Sean Christopherson8e533242020-11-06 17:03:12 +08006052 return kvm_vmx_exit_handlers[exit_handler_index](vcpu);
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006053
6054unexpected_vmexit:
Sean Christopherson8e533242020-11-06 17:03:12 +08006055 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
6056 exit_reason.full);
David Edmondson0702a3c2021-03-18 12:08:40 +00006057 dump_vmcs(vcpu);
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006058 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6059 vcpu->run->internal.suberror =
6060 KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
Jim Mattson1aa561b2020-06-03 16:56:21 -07006061 vcpu->run->internal.ndata = 2;
Sean Christopherson8e533242020-11-06 17:03:12 +08006062 vcpu->run->internal.data[0] = exit_reason.full;
Jim Mattson8a14fe42020-06-03 16:56:22 -07006063 vcpu->run->internal.data[1] = vcpu->arch.last_vmentry_cpu;
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006064 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006065}
6066
Chenyi Qiangfe6b6bc2020-11-06 17:03:14 +08006067static int vmx_handle_exit(struct kvm_vcpu *vcpu, fastpath_t exit_fastpath)
6068{
6069 int ret = __vmx_handle_exit(vcpu, exit_fastpath);
6070
6071 /*
Hao Xiangd61863c2021-10-15 19:59:21 +08006072 * Exit to user space when bus lock detected to inform that there is
6073 * a bus lock in guest.
Chenyi Qiangfe6b6bc2020-11-06 17:03:14 +08006074 */
6075 if (to_vmx(vcpu)->exit_reason.bus_lock_detected) {
6076 if (ret > 0)
6077 vcpu->run->exit_reason = KVM_EXIT_X86_BUS_LOCK;
6078
6079 vcpu->run->flags |= KVM_RUN_X86_BUS_LOCK;
6080 return 0;
6081 }
6082 return ret;
6083}
6084
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006085/*
6086 * Software based L1D cache flush which is used when microcode providing
6087 * the cache control MSR is not loaded.
6088 *
6089 * The L1D cache is 32 KiB on Nehalem and later microarchitectures, but to
6090 * flush it is required to read in 64 KiB because the replacement algorithm
6091 * is not exactly LRU. This could be sized at runtime via topology
6092 * information but as all relevant affected CPUs have 32KiB L1D cache size
6093 * there is no point in doing so.
6094 */
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006095static noinstr void vmx_l1d_flush(struct kvm_vcpu *vcpu)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006096{
6097 int size = PAGE_SIZE << L1D_CACHE_ORDER;
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006098
6099 /*
Thomas Gleixner2f055942018-07-13 16:23:17 +02006100 * This code is only executed when the the flush mode is 'cond' or
6101 * 'always'
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006102 */
Nicolai Stange427362a2018-07-21 22:25:00 +02006103 if (static_branch_likely(&vmx_l1d_flush_cond)) {
Nicolai Stange45b575c2018-07-27 13:22:16 +02006104 bool flush_l1d;
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02006105
Nicolai Stange379fd0c2018-07-21 22:16:56 +02006106 /*
Nicolai Stange45b575c2018-07-27 13:22:16 +02006107 * Clear the per-vcpu flush bit, it gets set again
6108 * either from vcpu_run() or from one of the unsafe
6109 * VMEXIT handlers.
Nicolai Stange379fd0c2018-07-21 22:16:56 +02006110 */
Nicolai Stange45b575c2018-07-27 13:22:16 +02006111 flush_l1d = vcpu->arch.l1tf_flush_l1d;
Thomas Gleixner4c6523e2018-07-13 16:23:20 +02006112 vcpu->arch.l1tf_flush_l1d = false;
Nicolai Stange45b575c2018-07-27 13:22:16 +02006113
6114 /*
6115 * Clear the per-cpu flush bit, it gets set again from
6116 * the interrupt handlers.
6117 */
6118 flush_l1d |= kvm_get_cpu_l1tf_flush_l1d();
6119 kvm_clear_cpu_l1tf_flush_l1d();
6120
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02006121 if (!flush_l1d)
6122 return;
Nicolai Stange379fd0c2018-07-21 22:16:56 +02006123 }
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006124
6125 vcpu->stat.l1d_flush++;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006126
Paolo Bonzini3fa045b2018-07-02 13:03:48 +02006127 if (static_cpu_has(X86_FEATURE_FLUSH_L1D)) {
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006128 native_wrmsrl(MSR_IA32_FLUSH_CMD, L1D_FLUSH);
Paolo Bonzini3fa045b2018-07-02 13:03:48 +02006129 return;
6130 }
6131
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006132 asm volatile(
6133 /* First ensure the pages are in the TLB */
6134 "xorl %%eax, %%eax\n"
6135 ".Lpopulate_tlb:\n\t"
Nicolai Stange288d1522018-07-18 19:07:38 +02006136 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006137 "addl $4096, %%eax\n\t"
6138 "cmpl %%eax, %[size]\n\t"
6139 "jne .Lpopulate_tlb\n\t"
6140 "xorl %%eax, %%eax\n\t"
6141 "cpuid\n\t"
6142 /* Now fill the cache */
6143 "xorl %%eax, %%eax\n"
6144 ".Lfill_cache:\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02006145 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006146 "addl $64, %%eax\n\t"
6147 "cmpl %%eax, %[size]\n\t"
6148 "jne .Lfill_cache\n\t"
6149 "lfence\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02006150 :: [flush_pages] "r" (vmx_l1d_flush_pages),
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006151 [size] "r" (size)
6152 : "eax", "ebx", "ecx", "edx");
6153}
6154
Jason Baronb6a7cc32021-01-14 22:27:54 -05006155static void vmx_update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006156{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006157 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Liran Alon132f4f72019-11-11 14:30:54 +02006158 int tpr_threshold;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006159
6160 if (is_guest_mode(vcpu) &&
6161 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
6162 return;
6163
Liran Alon132f4f72019-11-11 14:30:54 +02006164 tpr_threshold = (irr == -1 || tpr < irr) ? 0 : irr;
Liran Alon02d496cf2019-11-11 14:30:55 +02006165 if (is_guest_mode(vcpu))
6166 to_vmx(vcpu)->nested.l1_tpr_threshold = tpr_threshold;
6167 else
6168 vmcs_write32(TPR_THRESHOLD, tpr_threshold);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006169}
6170
Sean Christopherson97b7ead2018-12-03 13:53:16 -08006171void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
Yang Zhang8d146952013-01-25 10:18:50 +08006172{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006173 struct vcpu_vmx *vmx = to_vmx(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006174 u32 sec_exec_control;
6175
Jim Mattson8d860bb2018-05-09 16:56:05 -04006176 if (!lapic_in_kernel(vcpu))
6177 return;
6178
Sean Christophersonfd6b6d92018-10-01 14:25:34 -07006179 if (!flexpriority_enabled &&
6180 !cpu_has_vmx_virtualize_x2apic_mode())
6181 return;
6182
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006183 /* Postpone execution until vmcs01 is the current VMCS. */
6184 if (is_guest_mode(vcpu)) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006185 vmx->nested.change_vmcs01_virtual_apic_mode = true;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006186 return;
6187 }
6188
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006189 sec_exec_control = secondary_exec_controls_get(vmx);
Jim Mattson8d860bb2018-05-09 16:56:05 -04006190 sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6191 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
Yang Zhang8d146952013-01-25 10:18:50 +08006192
Jim Mattson8d860bb2018-05-09 16:56:05 -04006193 switch (kvm_get_apic_mode(vcpu)) {
6194 case LAPIC_MODE_INVALID:
6195 WARN_ONCE(true, "Invalid local APIC state");
Gustavo A. R. Silva551912d2021-05-28 15:07:56 -05006196 break;
Jim Mattson8d860bb2018-05-09 16:56:05 -04006197 case LAPIC_MODE_DISABLED:
6198 break;
6199 case LAPIC_MODE_XAPIC:
6200 if (flexpriority_enabled) {
6201 sec_exec_control |=
6202 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Sean Christopherson4de1f9d2020-03-20 14:28:25 -07006203 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
6204
6205 /*
6206 * Flush the TLB, reloading the APIC access page will
6207 * only do so if its physical address has changed, but
6208 * the guest may have inserted a non-APIC mapping into
6209 * the TLB while the APIC access page was disabled.
6210 */
6211 kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
Jim Mattson8d860bb2018-05-09 16:56:05 -04006212 }
6213 break;
6214 case LAPIC_MODE_X2APIC:
6215 if (cpu_has_vmx_virtualize_x2apic_mode())
6216 sec_exec_control |=
6217 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6218 break;
Yang Zhang8d146952013-01-25 10:18:50 +08006219 }
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006220 secondary_exec_controls_set(vmx, sec_exec_control);
Yang Zhang8d146952013-01-25 10:18:50 +08006221
Sean Christopherson84ec8d22021-07-13 09:33:19 -07006222 vmx_update_msr_bitmap_x2apic(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006223}
6224
Sean Christophersona4148b72020-03-20 14:28:24 -07006225static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu)
Tang Chen38b99172014-09-24 15:57:54 +08006226{
Sean Christophersona4148b72020-03-20 14:28:24 -07006227 struct page *page;
6228
Sean Christopherson1196cb92020-03-20 14:28:23 -07006229 /* Defer reload until vmcs01 is the current VMCS. */
6230 if (is_guest_mode(vcpu)) {
6231 to_vmx(vcpu)->nested.reload_vmcs01_apic_access_page = true;
6232 return;
Jim Mattsonfb6c8192017-03-16 13:53:59 -07006233 }
Sean Christopherson1196cb92020-03-20 14:28:23 -07006234
Sean Christopherson4de1f9d2020-03-20 14:28:25 -07006235 if (!(secondary_exec_controls_get(to_vmx(vcpu)) &
6236 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
6237 return;
6238
Sean Christophersona4148b72020-03-20 14:28:24 -07006239 page = gfn_to_page(vcpu->kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
6240 if (is_error_page(page))
6241 return;
6242
6243 vmcs_write64(APIC_ACCESS_ADDR, page_to_phys(page));
Sean Christopherson1196cb92020-03-20 14:28:23 -07006244 vmx_flush_tlb_current(vcpu);
Sean Christophersona4148b72020-03-20 14:28:24 -07006245
6246 /*
6247 * Do not pin apic access page in memory, the MMU notifier
6248 * will call us again if it is migrated or swapped out.
6249 */
6250 put_page(page);
Tang Chen38b99172014-09-24 15:57:54 +08006251}
6252
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006253static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006254{
6255 u16 status;
6256 u8 old;
6257
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006258 if (max_isr == -1)
6259 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006260
6261 status = vmcs_read16(GUEST_INTR_STATUS);
6262 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006263 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08006264 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006265 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006266 vmcs_write16(GUEST_INTR_STATUS, status);
6267 }
6268}
6269
6270static void vmx_set_rvi(int vector)
6271{
6272 u16 status;
6273 u8 old;
6274
Wei Wang4114c272014-11-05 10:53:43 +08006275 if (vector == -1)
6276 vector = 0;
6277
Yang Zhangc7c9c562013-01-25 10:18:51 +08006278 status = vmcs_read16(GUEST_INTR_STATUS);
6279 old = (u8)status & 0xff;
6280 if ((u8)vector != old) {
6281 status &= ~0xff;
6282 status |= (u8)vector;
6283 vmcs_write16(GUEST_INTR_STATUS, status);
6284 }
6285}
6286
6287static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
6288{
Liran Alon851c1a182017-12-24 18:12:56 +02006289 /*
6290 * When running L2, updating RVI is only relevant when
6291 * vmcs12 virtual-interrupt-delivery enabled.
6292 * However, it can be enabled only when L1 also
6293 * intercepts external-interrupts and in that case
6294 * we should not update vmcs02 RVI but instead intercept
6295 * interrupt. Therefore, do nothing when running L2.
6296 */
6297 if (!is_guest_mode(vcpu))
Wanpeng Li963fee12014-07-17 19:03:00 +08006298 vmx_set_rvi(max_irr);
Yang Zhangc7c9c562013-01-25 10:18:51 +08006299}
6300
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006301static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006302{
6303 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006304 int max_irr;
Paolo Bonzini7e1901f2021-11-22 19:43:09 -05006305 bool got_posted_interrupt;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006306
Paolo Bonzini7e1901f2021-11-22 19:43:09 -05006307 if (KVM_BUG_ON(!enable_apicv, vcpu->kvm))
Sean Christopherson67369272021-07-02 15:04:25 -07006308 return -EIO;
6309
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006310 if (pi_test_on(&vmx->pi_desc)) {
6311 pi_clear_on(&vmx->pi_desc);
6312 /*
Liran Alond9ff2742019-11-11 14:25:25 +02006313 * IOMMU can write to PID.ON, so the barrier matters even on UP.
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006314 * But on x86 this is just a compiler barrier anyway.
6315 */
6316 smp_mb__after_atomic();
Paolo Bonzini7e1901f2021-11-22 19:43:09 -05006317 got_posted_interrupt =
Liran Alonf27a85c2017-12-24 18:12:55 +02006318 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006319 } else {
6320 max_irr = kvm_lapic_find_highest_irr(vcpu);
Paolo Bonzini7e1901f2021-11-22 19:43:09 -05006321 got_posted_interrupt = false;
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006322 }
Paolo Bonzini7e1901f2021-11-22 19:43:09 -05006323
6324 /*
6325 * Newly recognized interrupts are injected via either virtual interrupt
6326 * delivery (RVI) or KVM_REQ_EVENT. Virtual interrupt delivery is
6327 * disabled in two cases:
6328 *
6329 * 1) If L2 is running and the vCPU has a new pending interrupt. If L1
6330 * wants to exit on interrupts, KVM_REQ_EVENT is needed to synthesize a
6331 * VM-Exit to L1. If L1 doesn't want to exit, the interrupt is injected
6332 * into L2, but KVM doesn't use virtual interrupt delivery to inject
6333 * interrupts into L2, and so KVM_REQ_EVENT is again needed.
6334 *
6335 * 2) If APICv is disabled for this vCPU, assigned devices may still
6336 * attempt to post interrupts. The posted interrupt vector will cause
6337 * a VM-Exit and the subsequent entry will call sync_pir_to_irr.
6338 */
6339 if (!is_guest_mode(vcpu) && kvm_vcpu_apicv_active(vcpu))
6340 vmx_set_rvi(max_irr);
6341 else if (got_posted_interrupt)
6342 kvm_make_request(KVM_REQ_EVENT, vcpu);
6343
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006344 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006345}
6346
Andrey Smetanin63086302015-11-10 15:36:32 +03006347static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006348{
Andrey Smetanind62caab2015-11-10 15:36:33 +03006349 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08006350 return;
6351
Yang Zhangc7c9c562013-01-25 10:18:51 +08006352 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
6353 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
6354 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
6355 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6356}
6357
Paolo Bonzini967235d2016-12-19 14:03:45 +01006358static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
6359{
6360 struct vcpu_vmx *vmx = to_vmx(vcpu);
6361
6362 pi_clear_on(&vmx->pi_desc);
6363 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
6364}
6365
Sean Christopherson535f7ef2020-09-15 12:15:04 -07006366void vmx_do_interrupt_nmi_irqoff(unsigned long entry);
6367
Lai Jiangshana217a652021-05-04 21:50:14 +02006368static void handle_interrupt_nmi_irqoff(struct kvm_vcpu *vcpu,
6369 unsigned long entry)
Sean Christopherson1a5488e2020-09-15 12:15:05 -07006370{
Sean Christopherson1a5488e2020-09-15 12:15:05 -07006371 kvm_before_interrupt(vcpu);
Lai Jiangshana217a652021-05-04 21:50:14 +02006372 vmx_do_interrupt_nmi_irqoff(entry);
Sean Christopherson1a5488e2020-09-15 12:15:05 -07006373 kvm_after_interrupt(vcpu);
6374}
6375
Sean Christopherson95b5a482019-04-19 22:50:59 -07006376static void handle_exception_nmi_irqoff(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006377{
Lai Jiangshana217a652021-05-04 21:50:14 +02006378 const unsigned long nmi_entry = (unsigned long)asm_exc_nmi_noist;
Sean Christopherson87915852020-04-15 13:34:54 -07006379 u32 intr_info = vmx_get_intr_info(&vmx->vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08006380
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006381 /* if exit due to PF check for async PF */
Sean Christopherson1a5488e2020-09-15 12:15:05 -07006382 if (is_page_fault(intr_info))
Vitaly Kuznetsov68fd66f2020-05-25 16:41:17 +02006383 vmx->vcpu.arch.apf.host_apf_flags = kvm_read_and_reset_apf_flags();
Andi Kleena0861c02009-06-08 17:37:09 +08006384 /* Handle machine checks before interrupts are enabled */
Sean Christopherson1a5488e2020-09-15 12:15:05 -07006385 else if (is_machine_check(intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08006386 kvm_machine_check();
Gleb Natapov20f65982009-05-11 13:35:55 +03006387 /* We need to handle NMIs before interrupts are enabled */
Sean Christopherson1a5488e2020-09-15 12:15:05 -07006388 else if (is_nmi(intr_info))
Lai Jiangshana217a652021-05-04 21:50:14 +02006389 handle_interrupt_nmi_irqoff(&vmx->vcpu, nmi_entry);
Avi Kivity51aa01d2010-07-20 14:31:20 +03006390}
Gleb Natapov20f65982009-05-11 13:35:55 +03006391
Sean Christopherson95b5a482019-04-19 22:50:59 -07006392static void handle_external_interrupt_irqoff(struct kvm_vcpu *vcpu)
Yang Zhanga547c6d2013-04-11 19:25:10 +08006393{
Sean Christopherson87915852020-04-15 13:34:54 -07006394 u32 intr_info = vmx_get_intr_info(vcpu);
Lai Jiangshana217a652021-05-04 21:50:14 +02006395 unsigned int vector = intr_info & INTR_INFO_VECTOR_MASK;
6396 gate_desc *desc = (gate_desc *)host_idt_base + vector;
Yang Zhanga547c6d2013-04-11 19:25:10 +08006397
Sean Christopherson67369272021-07-02 15:04:25 -07006398 if (KVM_BUG(!is_external_intr(intr_info), vcpu->kvm,
Sean Christopherson49def502019-04-19 22:50:56 -07006399 "KVM: unexpected VM-Exit interrupt info: 0x%x", intr_info))
6400 return;
6401
Lai Jiangshana217a652021-05-04 21:50:14 +02006402 handle_interrupt_nmi_irqoff(vcpu, gate_offset(desc));
Yang Zhanga547c6d2013-04-11 19:25:10 +08006403}
Sean Christopherson95b5a482019-04-19 22:50:59 -07006404
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006405static void vmx_handle_exit_irqoff(struct kvm_vcpu *vcpu)
Sean Christopherson95b5a482019-04-19 22:50:59 -07006406{
6407 struct vcpu_vmx *vmx = to_vmx(vcpu);
6408
Maxim Levitsky81b4b56d2021-08-26 12:57:49 +03006409 if (vmx->emulation_required)
6410 return;
6411
Sean Christopherson8e533242020-11-06 17:03:12 +08006412 if (vmx->exit_reason.basic == EXIT_REASON_EXTERNAL_INTERRUPT)
Sean Christopherson95b5a482019-04-19 22:50:59 -07006413 handle_external_interrupt_irqoff(vcpu);
Sean Christopherson8e533242020-11-06 17:03:12 +08006414 else if (vmx->exit_reason.basic == EXIT_REASON_EXCEPTION_NMI)
Sean Christopherson95b5a482019-04-19 22:50:59 -07006415 handle_exception_nmi_irqoff(vmx);
6416}
Yang Zhanga547c6d2013-04-11 19:25:10 +08006417
Tom Lendacky57194552020-12-10 11:10:00 -06006418/*
6419 * The kvm parameter can be NULL (module initialization, or invocation before
6420 * VM creation). Be sure to check the kvm parameter before using it.
6421 */
6422static bool vmx_has_emulated_msr(struct kvm *kvm, u32 index)
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006423{
Tom Lendackybc226f02018-05-10 22:06:39 +02006424 switch (index) {
6425 case MSR_IA32_SMBASE:
6426 /*
6427 * We cannot do SMM unless we can run the guest in big
6428 * real mode.
6429 */
6430 return enable_unrestricted_guest || emulate_invalid_guest_state;
Paolo Bonzini95c5c7c2019-07-02 14:45:24 +02006431 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
6432 return nested;
Tom Lendackybc226f02018-05-10 22:06:39 +02006433 case MSR_AMD64_VIRT_SPEC_CTRL:
Maxim Levitsky5228eb92021-09-14 18:48:24 +03006434 case MSR_AMD64_TSC_RATIO:
Tom Lendackybc226f02018-05-10 22:06:39 +02006435 /* This is AMD only. */
6436 return false;
6437 default:
6438 return true;
6439 }
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006440}
6441
Avi Kivity51aa01d2010-07-20 14:31:20 +03006442static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6443{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006444 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006445 bool unblock_nmi;
6446 u8 vector;
6447 bool idtv_info_valid;
6448
6449 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006450
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006451 if (enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006452 if (vmx->loaded_vmcs->nmi_known_unmasked)
6453 return;
Sean Christopherson87915852020-04-15 13:34:54 -07006454
6455 exit_intr_info = vmx_get_intr_info(&vmx->vcpu);
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006456 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6457 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6458 /*
6459 * SDM 3: 27.7.1.2 (September 2008)
6460 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6461 * a guest IRET fault.
6462 * SDM 3: 23.2.2 (September 2008)
6463 * Bit 12 is undefined in any of the following cases:
6464 * If the VM exit sets the valid bit in the IDT-vectoring
6465 * information field.
6466 * If the VM exit is due to a double fault.
6467 */
6468 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6469 vector != DF_VECTOR && !idtv_info_valid)
6470 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6471 GUEST_INTR_STATE_NMI);
6472 else
6473 vmx->loaded_vmcs->nmi_known_unmasked =
6474 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6475 & GUEST_INTR_STATE_NMI);
6476 } else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
6477 vmx->loaded_vmcs->vnmi_blocked_time +=
6478 ktime_to_ns(ktime_sub(ktime_get(),
6479 vmx->loaded_vmcs->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006480}
6481
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006482static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03006483 u32 idt_vectoring_info,
6484 int instr_len_field,
6485 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006486{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006487 u8 vector;
6488 int type;
6489 bool idtv_info_valid;
6490
6491 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006492
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006493 vcpu->arch.nmi_injected = false;
6494 kvm_clear_exception_queue(vcpu);
6495 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006496
6497 if (!idtv_info_valid)
6498 return;
6499
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006500 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03006501
Avi Kivity668f6122008-07-02 09:28:55 +03006502 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6503 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006504
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006505 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006506 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006507 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006508 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006509 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006510 * Clear bit "block by NMI" before VM entry if a NMI
6511 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006512 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006513 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006514 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006515 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006516 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05006517 fallthrough;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006518 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006519 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006520 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03006521 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006522 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03006523 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006524 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006525 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006526 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05006527 fallthrough;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006528 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006529 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006530 break;
6531 default:
6532 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006533 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006534}
6535
Avi Kivity83422e12010-07-20 14:43:23 +03006536static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6537{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006538 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03006539 VM_EXIT_INSTRUCTION_LEN,
6540 IDT_VECTORING_ERROR_CODE);
6541}
6542
Avi Kivityb463a6f2010-07-20 15:06:17 +03006543static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6544{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006545 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03006546 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6547 VM_ENTRY_INSTRUCTION_LEN,
6548 VM_ENTRY_EXCEPTION_ERROR_CODE);
6549
6550 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6551}
6552
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006553static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6554{
6555 int i, nr_msrs;
6556 struct perf_guest_switch_msr *msrs;
6557
Sean Christophersonc8e2fe12021-03-09 09:10:19 -08006558 /* Note, nr_msrs may be garbage if perf_guest_get_msrs() returns NULL. */
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006559 msrs = perf_guest_get_msrs(&nr_msrs);
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006560 if (!msrs)
6561 return;
6562
6563 for (i = 0; i < nr_msrs; i++)
6564 if (msrs[i].host == msrs[i].guest)
6565 clear_atomic_switch_msr(vmx, msrs[i].msr);
6566 else
6567 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04006568 msrs[i].host, false);
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006569}
6570
Sean Christophersonf459a702018-08-27 15:21:11 -07006571static void vmx_update_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07006572{
6573 struct vcpu_vmx *vmx = to_vmx(vcpu);
6574 u64 tscl;
6575 u32 delta_tsc;
6576
Sean Christophersond264ee02018-08-27 15:21:12 -07006577 if (vmx->req_immediate_exit) {
Sean Christopherson804939e2019-05-07 12:18:05 -07006578 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, 0);
6579 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6580 } else if (vmx->hv_deadline_tsc != -1) {
Sean Christophersonf459a702018-08-27 15:21:11 -07006581 tscl = rdtsc();
6582 if (vmx->hv_deadline_tsc > tscl)
6583 /* set_hv_timer ensures the delta fits in 32-bits */
6584 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
6585 cpu_preemption_timer_multi);
6586 else
6587 delta_tsc = 0;
6588
Sean Christopherson804939e2019-05-07 12:18:05 -07006589 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
6590 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6591 } else if (!vmx->loaded_vmcs->hv_timer_soft_disabled) {
6592 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, -1);
6593 vmx->loaded_vmcs->hv_timer_soft_disabled = true;
Sean Christophersonf459a702018-08-27 15:21:11 -07006594 }
Yunhong Jiang64672c92016-06-13 14:19:59 -07006595}
6596
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006597void noinstr vmx_update_host_rsp(struct vcpu_vmx *vmx, unsigned long host_rsp)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006598{
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006599 if (unlikely(host_rsp != vmx->loaded_vmcs->host_state.rsp)) {
6600 vmx->loaded_vmcs->host_state.rsp = host_rsp;
6601 vmcs_writel(HOST_RSP, host_rsp);
6602 }
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006603}
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006604
Wanpeng Li404d5d72020-04-28 14:23:25 +08006605static fastpath_t vmx_exit_handlers_fastpath(struct kvm_vcpu *vcpu)
Wanpeng Lidcf068d2020-04-28 14:23:23 +08006606{
Sean Christopherson8e533242020-11-06 17:03:12 +08006607 switch (to_vmx(vcpu)->exit_reason.basic) {
Wanpeng Lidcf068d2020-04-28 14:23:23 +08006608 case EXIT_REASON_MSR_WRITE:
6609 return handle_fastpath_set_msr_irqoff(vcpu);
Wanpeng Li26efe2f2020-05-06 11:44:01 -04006610 case EXIT_REASON_PREEMPTION_TIMER:
6611 return handle_fastpath_preemption_timer(vcpu);
Wanpeng Lidcf068d2020-04-28 14:23:23 +08006612 default:
6613 return EXIT_FASTPATH_NONE;
6614 }
6615}
6616
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006617static noinstr void vmx_vcpu_enter_exit(struct kvm_vcpu *vcpu,
6618 struct vcpu_vmx *vmx)
6619{
Sean Christophersonbc908e02021-05-04 17:27:35 -07006620 kvm_guest_enter_irqoff();
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006621
6622 /* L1D Flush includes CPU buffer clear to mitigate MDS */
6623 if (static_branch_unlikely(&vmx_l1d_should_flush))
6624 vmx_l1d_flush(vcpu);
6625 else if (static_branch_unlikely(&mds_user_clear))
6626 mds_clear_cpu_buffers();
6627
Thomas Gleixner2245d392020-07-08 21:52:00 +02006628 if (vcpu->arch.cr2 != native_read_cr2())
6629 native_write_cr2(vcpu->arch.cr2);
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006630
6631 vmx->fail = __vmx_vcpu_run(vmx, (unsigned long *)&vcpu->arch.regs,
6632 vmx->loaded_vmcs->launched);
6633
Thomas Gleixner2245d392020-07-08 21:52:00 +02006634 vcpu->arch.cr2 = native_read_cr2();
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006635
Sean Christophersonbc908e02021-05-04 17:27:35 -07006636 kvm_guest_exit_irqoff();
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006637}
6638
Wanpeng Li404d5d72020-04-28 14:23:25 +08006639static fastpath_t vmx_vcpu_run(struct kvm_vcpu *vcpu)
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006640{
6641 struct vcpu_vmx *vmx = to_vmx(vcpu);
Lai Jiangshan15ad9762021-11-18 19:08:03 +08006642 unsigned long cr4;
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006643
6644 /* Record the guest's net vcpu time for enforced NMI injections. */
6645 if (unlikely(!enable_vnmi &&
6646 vmx->loaded_vmcs->soft_vnmi_blocked))
6647 vmx->loaded_vmcs->entry_time = ktime_get();
6648
Maxim Levitskyc42dec12021-09-13 17:09:52 +03006649 /*
6650 * Don't enter VMX if guest state is invalid, let the exit handler
6651 * start emulation until we arrive back to a valid state. Synthesize a
6652 * consistency check VM-Exit due to invalid guest state and bail.
6653 */
6654 if (unlikely(vmx->emulation_required)) {
Maxim Levitskyc8607e42021-09-13 17:09:53 +03006655
6656 /* We don't emulate invalid state of a nested guest */
6657 vmx->fail = is_guest_mode(vcpu);
6658
Maxim Levitskyc42dec12021-09-13 17:09:52 +03006659 vmx->exit_reason.full = EXIT_REASON_INVALID_STATE;
6660 vmx->exit_reason.failed_vmentry = 1;
6661 kvm_register_mark_available(vcpu, VCPU_EXREG_EXIT_INFO_1);
6662 vmx->exit_qualification = ENTRY_FAIL_DEFAULT;
6663 kvm_register_mark_available(vcpu, VCPU_EXREG_EXIT_INFO_2);
6664 vmx->exit_intr_info = 0;
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006665 return EXIT_FASTPATH_NONE;
Maxim Levitskyc42dec12021-09-13 17:09:52 +03006666 }
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006667
Lorenzo Bresciad95df952020-12-23 14:45:07 +00006668 trace_kvm_entry(vcpu);
6669
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006670 if (vmx->ple_window_dirty) {
6671 vmx->ple_window_dirty = false;
6672 vmcs_write32(PLE_WINDOW, vmx->ple_window);
6673 }
6674
wanpeng lic9dfd3f2020-02-17 18:37:43 +08006675 /*
6676 * We did this in prepare_switch_to_guest, because it needs to
6677 * be within srcu_read_lock.
6678 */
6679 WARN_ON_ONCE(vmx->nested.need_vmcs12_to_shadow_sync);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006680
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006681 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RSP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006682 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006683 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RIP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006684 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
Paolo Bonzini41e68b62021-11-26 07:00:15 -05006685 vcpu->arch.regs_dirty = 0;
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006686
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006687 cr4 = cr4_read_shadow();
6688 if (unlikely(cr4 != vmx->loaded_vmcs->host_state.cr4)) {
6689 vmcs_writel(HOST_CR4, cr4);
6690 vmx->loaded_vmcs->host_state.cr4 = cr4;
6691 }
6692
Paolo Bonzini375e28f2021-08-10 06:07:06 -04006693 /* When KVM_DEBUGREG_WONT_EXIT, dr6 is accessible in guest. */
6694 if (unlikely(vcpu->arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT))
6695 set_debugreg(vcpu->arch.dr6, 6);
6696
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006697 /* When single-stepping over STI and MOV SS, we must clear the
6698 * corresponding interruptibility bits in the guest state. Otherwise
6699 * vmentry fails as it then expects bit 14 (BS) in pending debug
6700 * exceptions being set, but that's not correct for the guest debugging
6701 * case. */
6702 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6703 vmx_set_interrupt_shadow(vcpu, 0);
6704
Aaron Lewis139a12c2019-10-21 16:30:25 -07006705 kvm_load_guest_xsave_state(vcpu);
WANG Chao1811d972019-04-12 15:55:39 +08006706
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006707 pt_guest_enter(vmx);
6708
Vitaly Kuznetsov49097762020-06-19 11:40:46 +02006709 atomic_switch_perf_msrs(vmx);
Like Xu1b5ac3222021-02-01 13:10:34 +08006710 if (intel_pmu_lbr_is_enabled(vcpu))
6711 vmx_passthrough_lbr_msrs(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006712
Sean Christopherson804939e2019-05-07 12:18:05 -07006713 if (enable_preemption_timer)
6714 vmx_update_hv_timer(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006715
Wanpeng Li010fd372020-09-10 17:50:41 +08006716 kvm_wait_lapic_expire(vcpu);
Wanpeng Lib6c4bc62019-05-20 16:18:09 +08006717
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006718 /*
6719 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
6720 * it's non-zero. Since vmentry is serialising on affected CPUs, there
6721 * is no need to worry about the conditional branch over the wrmsr
6722 * being speculatively taken.
6723 */
6724 x86_spec_ctrl_set_guest(vmx->spec_ctrl, 0);
6725
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006726 /* The actual VMENTER/EXIT is in the .noinstr.text section. */
6727 vmx_vcpu_enter_exit(vcpu, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006728
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006729 /*
6730 * We do not use IBRS in the kernel. If this vCPU has used the
6731 * SPEC_CTRL MSR it may have left it on; save the value and
6732 * turn it off. This is much more efficient than blindly adding
6733 * it to the atomic save/restore list. Especially as the former
6734 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
6735 *
6736 * For non-nested case:
6737 * If the L01 MSR bitmap does not intercept the MSR, then we need to
6738 * save it.
6739 *
6740 * For nested case:
6741 * If the L02 MSR bitmap does not intercept the MSR, then we need to
6742 * save it.
6743 */
Sean Christopherson7dfbc622021-11-09 01:30:44 +00006744 if (unlikely(!msr_write_intercepted(vmx, MSR_IA32_SPEC_CTRL)))
Paolo Bonziniecb586b2018-02-22 16:43:17 +01006745 vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006746
Thomas Gleixnerccbcd262018-05-09 23:01:01 +02006747 x86_spec_ctrl_restore_host(vmx->spec_ctrl, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006748
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01006749 /* All fields are clean at this point */
Vitaly Kuznetsov9ff5e032021-01-26 14:48:11 +01006750 if (static_branch_unlikely(&enable_evmcs)) {
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01006751 current_evmcs->hv_clean_fields |=
6752 HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
6753
Vitaly Kuznetsovf2bc14b2021-01-26 14:48:12 +01006754 current_evmcs->hv_vp_id = kvm_hv_get_vpindex(vcpu);
Vitaly Kuznetsov9ff5e032021-01-26 14:48:11 +01006755 }
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08006756
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006757 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
Wanpeng Li74c55932017-11-29 01:31:20 -08006758 if (vmx->host_debugctlmsr)
6759 update_debugctlmsr(vmx->host_debugctlmsr);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006760
Avi Kivityaa67f602012-08-01 16:48:03 +03006761#ifndef CONFIG_X86_64
6762 /*
6763 * The sysexit path does not restore ds/es, so we must set them to
6764 * a reasonable value ourselves.
6765 *
Sean Christopherson6d6095b2018-07-23 12:32:44 -07006766 * We can't defer this to vmx_prepare_switch_to_host() since that
6767 * function may be executed in interrupt context, which saves and
6768 * restore segments around it, nullifying its effect.
Avi Kivityaa67f602012-08-01 16:48:03 +03006769 */
6770 loadsegment(ds, __USER_DS);
6771 loadsegment(es, __USER_DS);
6772#endif
6773
Paolo Bonzini41e68b62021-11-26 07:00:15 -05006774 vcpu->arch.regs_avail &= ~VMX_REGS_LAZY_LOAD_SET;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006775
Chao Peng2ef444f2018-10-24 16:05:12 +08006776 pt_guest_exit(vmx);
6777
Aaron Lewis139a12c2019-10-21 16:30:25 -07006778 kvm_load_host_xsave_state(vcpu);
WANG Chao1811d972019-04-12 15:55:39 +08006779
Krish Sadhukhanb93af022021-06-09 14:03:38 -04006780 if (is_guest_mode(vcpu)) {
6781 /*
6782 * Track VMLAUNCH/VMRESUME that have made past guest state
6783 * checking.
6784 */
6785 if (vmx->nested.nested_run_pending &&
6786 !vmx->exit_reason.failed_vmentry)
6787 ++vcpu->stat.nested_run;
6788
6789 vmx->nested.nested_run_pending = 0;
6790 }
6791
Jim Mattsonb060ca32017-09-14 16:31:42 -07006792 vmx->idt_vectoring_info = 0;
6793
Sean Christopherson873e1da2020-04-10 10:47:02 -07006794 if (unlikely(vmx->fail)) {
Sean Christopherson8e533242020-11-06 17:03:12 +08006795 vmx->exit_reason.full = 0xdead;
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006796 return EXIT_FASTPATH_NONE;
Sean Christopherson873e1da2020-04-10 10:47:02 -07006797 }
6798
Sean Christopherson8e533242020-11-06 17:03:12 +08006799 vmx->exit_reason.full = vmcs_read32(VM_EXIT_REASON);
6800 if (unlikely((u16)vmx->exit_reason.basic == EXIT_REASON_MCE_DURING_VMENTRY))
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006801 kvm_machine_check();
6802
Maxim Levitskyf5c59b52021-02-17 16:57:12 +02006803 if (likely(!vmx->exit_reason.failed_vmentry))
6804 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
6805
David Edmondson0a62a032021-09-20 11:37:35 +01006806 trace_kvm_exit(vcpu, KVM_ISA_VMX);
Wanpeng Lidcf068d2020-04-28 14:23:23 +08006807
Sean Christopherson8e533242020-11-06 17:03:12 +08006808 if (unlikely(vmx->exit_reason.failed_vmentry))
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006809 return EXIT_FASTPATH_NONE;
6810
Jim Mattsonb060ca32017-09-14 16:31:42 -07006811 vmx->loaded_vmcs->launched = 1;
Gleb Natapove0b890d2013-09-25 12:51:33 +03006812
Avi Kivity51aa01d2010-07-20 14:31:20 +03006813 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006814 vmx_complete_interrupts(vmx);
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006815
Wanpeng Lidcf068d2020-04-28 14:23:23 +08006816 if (is_guest_mode(vcpu))
6817 return EXIT_FASTPATH_NONE;
6818
Paolo Bonzinid89d04a2021-02-02 10:44:23 -05006819 return vmx_exit_handlers_fastpath(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006820}
6821
Avi Kivity6aa8b732006-12-10 02:21:36 -08006822static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6823{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006824 struct vcpu_vmx *vmx = to_vmx(vcpu);
6825
Kai Huang843e4332015-01-28 10:54:28 +08006826 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08006827 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08006828 free_vpid(vmx->vpid);
Sean Christopherson55d23752018-12-03 13:53:18 -08006829 nested_vmx_free_vcpu(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006830 free_loaded_vmcs(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006831}
6832
Sean Christopherson987b2592019-12-18 13:54:55 -08006833static int vmx_create_vcpu(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006834{
Sean Christopherson8ea8b8d2021-05-04 10:17:29 -07006835 struct vmx_uret_msr *tsx_ctrl;
Ben Gardon41836832019-02-11 11:02:52 -08006836 struct vcpu_vmx *vmx;
Sean Christopherson06692e42021-09-20 17:03:01 -07006837 int i, err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006838
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006839 BUILD_BUG_ON(offsetof(struct vcpu_vmx, vcpu) != 0);
6840 vmx = to_vmx(vcpu);
Ingo Molnar965b58a2007-01-05 16:36:23 -08006841
Peter Feiner4e595162016-07-07 14:49:58 -07006842 err = -ENOMEM;
6843
Sean Christopherson034d8e22019-12-18 13:54:49 -08006844 vmx->vpid = allocate_vpid();
6845
Peter Feiner4e595162016-07-07 14:49:58 -07006846 /*
6847 * If PML is turned on, failure on enabling PML just results in failure
6848 * of creating the vcpu, therefore we can simplify PML logic (by
6849 * avoiding dealing with cases, such as enabling PML partially on vcpus
Miaohe Lin67b0ae42019-12-11 14:26:22 +08006850 * for the guest), etc.
Peter Feiner4e595162016-07-07 14:49:58 -07006851 */
6852 if (enable_pml) {
Ben Gardon41836832019-02-11 11:02:52 -08006853 vmx->pml_pg = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
Peter Feiner4e595162016-07-07 14:49:58 -07006854 if (!vmx->pml_pg)
Sean Christopherson987b2592019-12-18 13:54:55 -08006855 goto free_vpid;
Peter Feiner4e595162016-07-07 14:49:58 -07006856 }
6857
Sean Christophersond0656732021-09-20 17:03:00 -07006858 for (i = 0; i < kvm_nr_uret_msrs; ++i)
Sean Christopherson8ea8b8d2021-05-04 10:17:29 -07006859 vmx->guest_uret_msrs[i].mask = -1ull;
Sean Christopherson5e17c622021-05-04 10:17:30 -07006860 if (boot_cpu_has(X86_FEATURE_RTM)) {
Sean Christopherson8ea8b8d2021-05-04 10:17:29 -07006861 /*
6862 * TSX_CTRL_CPUID_CLEAR is handled in the CPUID interception.
6863 * Keep the host value unchanged to avoid changing CPUID bits
6864 * under the host kernel's feet.
Sean Christopherson8ea8b8d2021-05-04 10:17:29 -07006865 */
Sean Christopherson5e17c622021-05-04 10:17:30 -07006866 tsx_ctrl = vmx_find_uret_msr(vmx, MSR_IA32_TSX_CTRL);
6867 if (tsx_ctrl)
Zhenzhong Duan5c49d182021-09-26 09:55:45 +08006868 tsx_ctrl->mask = ~(u64)TSX_CTRL_CPUID_CLEAR;
Xiaoyao Li4be53412019-10-20 17:11:00 +08006869 }
6870
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006871 err = alloc_loaded_vmcs(&vmx->vmcs01);
6872 if (err < 0)
Jim Mattson7d737102019-12-03 16:24:42 -08006873 goto free_pml;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006874
Vitaly Kuznetsov250552b2021-11-29 10:47:01 +01006875 /*
6876 * Use Hyper-V 'Enlightened MSR Bitmap' feature when KVM runs as a
6877 * nested (L1) hypervisor and Hyper-V in L0 supports it. Enable the
6878 * feature only for vmcs01, KVM currently isn't equipped to realize any
6879 * performance benefits from enabling it for vmcs02.
6880 */
6881 if (IS_ENABLED(CONFIG_HYPERV) && static_branch_unlikely(&enable_evmcs) &&
6882 (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
6883 struct hv_enlightened_vmcs *evmcs = (void *)vmx->vmcs01.vmcs;
6884
6885 evmcs->hv_enlightenments_control.msr_bitmap = 1;
6886 }
6887
Alexander Graf3eb90012020-09-25 16:34:20 +02006888 /* The MSR bitmap starts with all ones */
6889 bitmap_fill(vmx->shadow_msr_intercept.read, MAX_POSSIBLE_PASSTHROUGH_MSRS);
6890 bitmap_fill(vmx->shadow_msr_intercept.write, MAX_POSSIBLE_PASSTHROUGH_MSRS);
6891
Aaron Lewis476c9bd2020-09-25 16:34:18 +02006892 vmx_disable_intercept_for_msr(vcpu, MSR_IA32_TSC, MSR_TYPE_R);
Sean Christophersondbdd0962021-04-21 19:38:31 -07006893#ifdef CONFIG_X86_64
Aaron Lewis476c9bd2020-09-25 16:34:18 +02006894 vmx_disable_intercept_for_msr(vcpu, MSR_FS_BASE, MSR_TYPE_RW);
6895 vmx_disable_intercept_for_msr(vcpu, MSR_GS_BASE, MSR_TYPE_RW);
6896 vmx_disable_intercept_for_msr(vcpu, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
Sean Christophersondbdd0962021-04-21 19:38:31 -07006897#endif
Aaron Lewis476c9bd2020-09-25 16:34:18 +02006898 vmx_disable_intercept_for_msr(vcpu, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
6899 vmx_disable_intercept_for_msr(vcpu, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
6900 vmx_disable_intercept_for_msr(vcpu, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
Sean Christopherson987b2592019-12-18 13:54:55 -08006901 if (kvm_cstate_in_guest(vcpu->kvm)) {
Aaron Lewis476c9bd2020-09-25 16:34:18 +02006902 vmx_disable_intercept_for_msr(vcpu, MSR_CORE_C1_RES, MSR_TYPE_R);
6903 vmx_disable_intercept_for_msr(vcpu, MSR_CORE_C3_RESIDENCY, MSR_TYPE_R);
6904 vmx_disable_intercept_for_msr(vcpu, MSR_CORE_C6_RESIDENCY, MSR_TYPE_R);
6905 vmx_disable_intercept_for_msr(vcpu, MSR_CORE_C7_RESIDENCY, MSR_TYPE_R);
Wanpeng Lib5170062019-05-21 14:06:53 +08006906 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006907
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006908 vmx->loaded_vmcs = &vmx->vmcs01;
Sean Christopherson06692e42021-09-20 17:03:01 -07006909
Sean Christopherson34109c02019-12-18 13:54:50 -08006910 if (cpu_need_virtualize_apic_accesses(vcpu)) {
Sean Christopherson987b2592019-12-18 13:54:55 -08006911 err = alloc_apic_access_page(vcpu->kvm);
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006912 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006913 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02006914 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006915
Sean Christophersone90008d2018-03-05 12:04:37 -08006916 if (enable_ept && !enable_unrestricted_guest) {
Sean Christopherson987b2592019-12-18 13:54:55 -08006917 err = init_rmode_identity_map(vcpu->kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08006918 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02006919 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006920 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006921
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006922 return 0;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006923
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006924free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08006925 free_loaded_vmcs(vmx->loaded_vmcs);
Peter Feiner4e595162016-07-07 14:49:58 -07006926free_pml:
6927 vmx_destroy_pml_buffer(vmx);
Sean Christopherson987b2592019-12-18 13:54:55 -08006928free_vpid:
Wanpeng Li991e7a02015-09-16 17:30:05 +08006929 free_vpid(vmx->vpid);
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006930 return err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006931}
6932
Thomas Gleixner65fd4cb2019-02-19 11:10:49 +01006933#define L1TF_MSG_SMT "L1TF CPU bug present and SMT on, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
6934#define L1TF_MSG_L1D "L1TF CPU bug present and virtualization mitigation disabled, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006935
Wanpeng Lib31c1142018-03-12 04:53:04 -07006936static int vmx_vm_init(struct kvm *kvm)
6937{
6938 if (!ple_gap)
6939 kvm->arch.pause_in_guest = true;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006940
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006941 if (boot_cpu_has(X86_BUG_L1TF) && enable_ept) {
6942 switch (l1tf_mitigation) {
6943 case L1TF_MITIGATION_OFF:
6944 case L1TF_MITIGATION_FLUSH_NOWARN:
6945 /* 'I explicitly don't care' is set */
6946 break;
6947 case L1TF_MITIGATION_FLUSH:
6948 case L1TF_MITIGATION_FLUSH_NOSMT:
6949 case L1TF_MITIGATION_FULL:
6950 /*
6951 * Warn upon starting the first VM in a potentially
6952 * insecure environment.
6953 */
Josh Poimboeufb2849092019-01-30 07:13:58 -06006954 if (sched_smt_active())
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006955 pr_warn_once(L1TF_MSG_SMT);
6956 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_NEVER)
6957 pr_warn_once(L1TF_MSG_L1D);
6958 break;
6959 case L1TF_MITIGATION_FULL_FORCE:
6960 /* Flush is enforced */
6961 break;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006962 }
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006963 }
Wanpeng Lib31c1142018-03-12 04:53:04 -07006964 return 0;
6965}
6966
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006967static int __init vmx_check_processor_compat(void)
Yang, Sheng002c7f72007-07-31 14:23:01 +03006968{
6969 struct vmcs_config vmcs_conf;
Sean Christopherson7caaa712018-12-03 13:53:01 -08006970 struct vmx_capability vmx_cap;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006971
Sean Christophersonff10e222019-12-20 20:45:10 -08006972 if (!this_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
6973 !this_cpu_has(X86_FEATURE_VMX)) {
6974 pr_err("kvm: VMX is disabled on CPU %d\n", smp_processor_id());
6975 return -EIO;
6976 }
6977
Sean Christopherson7caaa712018-12-03 13:53:01 -08006978 if (setup_vmcs_config(&vmcs_conf, &vmx_cap) < 0)
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006979 return -EIO;
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006980 if (nested)
Vitaly Kuznetsova4443262020-02-20 18:22:04 +01006981 nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, vmx_cap.ept);
Yang, Sheng002c7f72007-07-31 14:23:01 +03006982 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
6983 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
6984 smp_processor_id());
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006985 return -EIO;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006986 }
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006987 return 0;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006988}
6989
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006990static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08006991{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006992 u8 cache;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006993
Chia-I Wu222f06e2020-02-13 13:30:34 -08006994 /* We wanted to honor guest CD/MTRR/PAT, but doing so could result in
6995 * memory aliases with conflicting memory types and sometimes MCEs.
6996 * We have to be careful as to what are honored and when.
6997 *
6998 * For MMIO, guest CD/MTRR are ignored. The EPT memory type is set to
6999 * UC. The effective memory type is UC or WC depending on guest PAT.
7000 * This was historically the source of MCEs and we want to be
7001 * conservative.
7002 *
7003 * When there is no need to deal with noncoherent DMA (e.g., no VT-d
7004 * or VT-d has snoop control), guest CD/MTRR/PAT are all ignored. The
7005 * EPT memory type is set to WB. The effective memory type is forced
7006 * WB.
7007 *
7008 * Otherwise, we trust guest. Guest CD/MTRR/PAT are all honored. The
7009 * EPT memory type is used to emulate guest CD/MTRR.
Sheng Yang522c68c2009-04-27 20:35:43 +08007010 */
Chia-I Wu222f06e2020-02-13 13:30:34 -08007011
Ben Gardonfb434962021-11-15 15:45:59 -08007012 if (is_mmio)
7013 return MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
Paolo Bonzini606decd2015-10-01 13:12:47 +02007014
Ben Gardonfb434962021-11-15 15:45:59 -08007015 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm))
7016 return (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT) | VMX_EPT_IPAT_BIT;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08007017
7018 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
Paolo Bonzini0da029e2015-07-23 08:24:42 +02007019 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08007020 cache = MTRR_TYPE_WRBACK;
7021 else
7022 cache = MTRR_TYPE_UNCACHABLE;
Ben Gardonfb434962021-11-15 15:45:59 -08007023
7024 return (cache << VMX_EPT_MT_EPTE_SHIFT) | VMX_EPT_IPAT_BIT;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08007025 }
7026
Ben Gardonfb434962021-11-15 15:45:59 -08007027 return kvm_mtrr_get_guest_memory_type(vcpu, gfn) << VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang64d4d522008-10-09 16:01:57 +08007028}
7029
Sean Christophersonb6247682021-08-10 10:19:51 -07007030static void vmcs_set_secondary_exec_control(struct vcpu_vmx *vmx, u32 new_ctl)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08007031{
7032 /*
7033 * These bits in the secondary execution controls field
7034 * are dynamic, the others are mostly based on the hypervisor
7035 * architecture and the guest's CPUID. Do not touch the
7036 * dynamic bits.
7037 */
7038 u32 mask =
7039 SECONDARY_EXEC_SHADOW_VMCS |
7040 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Paolo Bonzini0367f202016-07-12 10:44:55 +02007041 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
7042 SECONDARY_EXEC_DESC;
Xiao Guangrongfeda8052015-09-09 14:05:55 +08007043
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007044 u32 cur_ctl = secondary_exec_controls_get(vmx);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08007045
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007046 secondary_exec_controls_set(vmx, (new_ctl & ~mask) | (cur_ctl & mask));
Xiao Guangrongfeda8052015-09-09 14:05:55 +08007047}
7048
David Matlack8322ebb2016-11-29 18:14:09 -08007049/*
7050 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
7051 * (indicating "allowed-1") if they are supported in the guest's CPUID.
7052 */
7053static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
7054{
7055 struct vcpu_vmx *vmx = to_vmx(vcpu);
7056 struct kvm_cpuid_entry2 *entry;
7057
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01007058 vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
7059 vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
David Matlack8322ebb2016-11-29 18:14:09 -08007060
7061#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
7062 if (entry && (entry->_reg & (_cpuid_mask))) \
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01007063 vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask); \
David Matlack8322ebb2016-11-29 18:14:09 -08007064} while (0)
7065
7066 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
Sean Christopherson87382002019-12-17 13:32:42 -08007067 cr4_fixed1_update(X86_CR4_VME, edx, feature_bit(VME));
7068 cr4_fixed1_update(X86_CR4_PVI, edx, feature_bit(VME));
7069 cr4_fixed1_update(X86_CR4_TSD, edx, feature_bit(TSC));
7070 cr4_fixed1_update(X86_CR4_DE, edx, feature_bit(DE));
7071 cr4_fixed1_update(X86_CR4_PSE, edx, feature_bit(PSE));
7072 cr4_fixed1_update(X86_CR4_PAE, edx, feature_bit(PAE));
7073 cr4_fixed1_update(X86_CR4_MCE, edx, feature_bit(MCE));
7074 cr4_fixed1_update(X86_CR4_PGE, edx, feature_bit(PGE));
7075 cr4_fixed1_update(X86_CR4_OSFXSR, edx, feature_bit(FXSR));
7076 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, feature_bit(XMM));
7077 cr4_fixed1_update(X86_CR4_VMXE, ecx, feature_bit(VMX));
7078 cr4_fixed1_update(X86_CR4_SMXE, ecx, feature_bit(SMX));
7079 cr4_fixed1_update(X86_CR4_PCIDE, ecx, feature_bit(PCID));
7080 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, feature_bit(XSAVE));
David Matlack8322ebb2016-11-29 18:14:09 -08007081
7082 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
Sean Christopherson87382002019-12-17 13:32:42 -08007083 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, feature_bit(FSGSBASE));
7084 cr4_fixed1_update(X86_CR4_SMEP, ebx, feature_bit(SMEP));
7085 cr4_fixed1_update(X86_CR4_SMAP, ebx, feature_bit(SMAP));
7086 cr4_fixed1_update(X86_CR4_PKE, ecx, feature_bit(PKU));
7087 cr4_fixed1_update(X86_CR4_UMIP, ecx, feature_bit(UMIP));
7088 cr4_fixed1_update(X86_CR4_LA57, ecx, feature_bit(LA57));
David Matlack8322ebb2016-11-29 18:14:09 -08007089
7090#undef cr4_fixed1_update
7091}
7092
Liran Alon5f76f6f2018-09-14 03:25:52 +03007093static void nested_vmx_entry_exit_ctls_update(struct kvm_vcpu *vcpu)
7094{
7095 struct vcpu_vmx *vmx = to_vmx(vcpu);
7096
7097 if (kvm_mpx_supported()) {
7098 bool mpx_enabled = guest_cpuid_has(vcpu, X86_FEATURE_MPX);
7099
7100 if (mpx_enabled) {
7101 vmx->nested.msrs.entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
7102 vmx->nested.msrs.exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
7103 } else {
7104 vmx->nested.msrs.entry_ctls_high &= ~VM_ENTRY_LOAD_BNDCFGS;
7105 vmx->nested.msrs.exit_ctls_high &= ~VM_EXIT_CLEAR_BNDCFGS;
7106 }
7107 }
7108}
7109
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007110static void update_intel_pt_cfg(struct kvm_vcpu *vcpu)
7111{
7112 struct vcpu_vmx *vmx = to_vmx(vcpu);
7113 struct kvm_cpuid_entry2 *best = NULL;
7114 int i;
7115
7116 for (i = 0; i < PT_CPUID_LEAVES; i++) {
7117 best = kvm_find_cpuid_entry(vcpu, 0x14, i);
7118 if (!best)
7119 return;
7120 vmx->pt_desc.caps[CPUID_EAX + i*PT_CPUID_REGS_NUM] = best->eax;
7121 vmx->pt_desc.caps[CPUID_EBX + i*PT_CPUID_REGS_NUM] = best->ebx;
7122 vmx->pt_desc.caps[CPUID_ECX + i*PT_CPUID_REGS_NUM] = best->ecx;
7123 vmx->pt_desc.caps[CPUID_EDX + i*PT_CPUID_REGS_NUM] = best->edx;
7124 }
7125
7126 /* Get the number of configurable Address Ranges for filtering */
Xiaoyao Lif4d3a902021-08-27 15:02:45 +08007127 vmx->pt_desc.num_address_ranges = intel_pt_validate_cap(vmx->pt_desc.caps,
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007128 PT_CAP_num_address_ranges);
7129
7130 /* Initialize and clear the no dependency bits */
7131 vmx->pt_desc.ctl_bitmask = ~(RTIT_CTL_TRACEEN | RTIT_CTL_OS |
Xiaoyao Lie099f3eb2021-08-27 15:02:46 +08007132 RTIT_CTL_USR | RTIT_CTL_TSC_EN | RTIT_CTL_DISRETC |
7133 RTIT_CTL_BRANCH_EN);
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007134
7135 /*
7136 * If CPUID.(EAX=14H,ECX=0):EBX[0]=1 CR3Filter can be set otherwise
7137 * will inject an #GP
7138 */
7139 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_cr3_filtering))
7140 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_CR3EN;
7141
7142 /*
7143 * If CPUID.(EAX=14H,ECX=0):EBX[1]=1 CYCEn, CycThresh and
7144 * PSBFreq can be set
7145 */
7146 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc))
7147 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_CYCLEACC |
7148 RTIT_CTL_CYC_THRESH | RTIT_CTL_PSB_FREQ);
7149
7150 /*
Xiaoyao Lie099f3eb2021-08-27 15:02:46 +08007151 * If CPUID.(EAX=14H,ECX=0):EBX[3]=1 MTCEn and MTCFreq can be set
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007152 */
7153 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc))
7154 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_MTC_EN |
Xiaoyao Lie099f3eb2021-08-27 15:02:46 +08007155 RTIT_CTL_MTC_RANGE);
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007156
7157 /* If CPUID.(EAX=14H,ECX=0):EBX[4]=1 FUPonPTW and PTWEn can be set */
7158 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_ptwrite))
7159 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_FUP_ON_PTW |
7160 RTIT_CTL_PTW_EN);
7161
7162 /* If CPUID.(EAX=14H,ECX=0):EBX[5]=1 PwrEvEn can be set */
7163 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_power_event_trace))
7164 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_PWR_EVT_EN;
7165
7166 /* If CPUID.(EAX=14H,ECX=0):ECX[0]=1 ToPA can be set */
7167 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_topa_output))
7168 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_TOPA;
7169
Ingo Molnard9f6e122021-03-18 15:28:01 +01007170 /* If CPUID.(EAX=14H,ECX=0):ECX[3]=1 FabricEn can be set */
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007171 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_output_subsys))
7172 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_FABRIC_EN;
7173
7174 /* unmask address range configure area */
Xiaoyao Lif4d3a902021-08-27 15:02:45 +08007175 for (i = 0; i < vmx->pt_desc.num_address_ranges; i++)
Gustavo A. R. Silvad14eff12018-12-26 14:40:59 -06007176 vmx->pt_desc.ctl_bitmask &= ~(0xfULL << (32 + i * 4));
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007177}
7178
Xiaoyao Li7c1b7612020-07-09 12:34:25 +08007179static void vmx_vcpu_after_set_cpuid(struct kvm_vcpu *vcpu)
Sheng Yang0e851882009-12-18 16:48:46 +08007180{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007181 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007182
Aaron Lewis72041602019-10-21 16:30:20 -07007183 /* xsaves_enabled is recomputed in vmx_compute_secondary_exec_control(). */
7184 vcpu->arch.xsaves_enabled = false;
7185
Sean Christopherson432979b2021-07-13 09:33:12 -07007186 vmx_setup_uret_msrs(vmx);
7187
Sean Christophersonb6247682021-08-10 10:19:51 -07007188 if (cpu_has_secondary_exec_ctrls())
7189 vmcs_set_secondary_exec_control(vmx,
7190 vmx_secondary_exec_control(vmx));
Mao, Junjiead756a12012-07-02 01:18:48 +00007191
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007192 if (nested_vmx_allowed(vcpu))
7193 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007194 FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
7195 FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX;
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007196 else
7197 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007198 ~(FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
7199 FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX);
David Matlack8322ebb2016-11-29 18:14:09 -08007200
Liran Alon5f76f6f2018-09-14 03:25:52 +03007201 if (nested_vmx_allowed(vcpu)) {
David Matlack8322ebb2016-11-29 18:14:09 -08007202 nested_vmx_cr_fixed1_bits_update(vcpu);
Liran Alon5f76f6f2018-09-14 03:25:52 +03007203 nested_vmx_entry_exit_ctls_update(vcpu);
7204 }
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007205
7206 if (boot_cpu_has(X86_FEATURE_INTEL_PT) &&
7207 guest_cpuid_has(vcpu, X86_FEATURE_INTEL_PT))
7208 update_intel_pt_cfg(vcpu);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05007209
7210 if (boot_cpu_has(X86_FEATURE_RTM)) {
Sean Christophersoneb3db1b2020-09-23 11:03:58 -07007211 struct vmx_uret_msr *msr;
Sean Christophersond85a8032020-09-23 11:04:06 -07007212 msr = vmx_find_uret_msr(vmx, MSR_IA32_TSX_CTRL);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05007213 if (msr) {
7214 bool enabled = guest_cpuid_has(vcpu, X86_FEATURE_RTM);
Sean Christopherson7bf662b2020-09-23 11:04:07 -07007215 vmx_set_guest_uret_msr(vmx, msr, enabled ? 0 : TSX_CTRL_RTM_DISABLE);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05007216 }
7217 }
Sean Christophersona6337a32020-09-29 21:16:57 -07007218
Sean Christopherson2ed41aa2020-09-29 21:16:58 -07007219 set_cr4_guest_host_mask(vmx);
7220
Sean Christopherson72add912021-04-12 16:21:42 +12007221 vmx_write_encls_bitmap(vcpu, NULL);
7222 if (guest_cpuid_has(vcpu, X86_FEATURE_SGX))
7223 vmx->msr_ia32_feature_control_valid_bits |= FEAT_CTL_SGX_ENABLED;
7224 else
7225 vmx->msr_ia32_feature_control_valid_bits &= ~FEAT_CTL_SGX_ENABLED;
7226
7227 if (guest_cpuid_has(vcpu, X86_FEATURE_SGX_LC))
7228 vmx->msr_ia32_feature_control_valid_bits |=
7229 FEAT_CTL_SGX_LC_ENABLED;
7230 else
7231 vmx->msr_ia32_feature_control_valid_bits &=
7232 ~FEAT_CTL_SGX_LC_ENABLED;
7233
Sean Christophersona6337a32020-09-29 21:16:57 -07007234 /* Refresh #PF interception to account for MAXPHYADDR changes. */
Jason Baronb6a7cc32021-01-14 22:27:54 -05007235 vmx_update_exception_bitmap(vcpu);
Sheng Yang0e851882009-12-18 16:48:46 +08007236}
7237
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007238static __init void vmx_set_cpu_caps(void)
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007239{
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007240 kvm_set_cpu_caps();
7241
7242 /* CPUID 0x1 */
7243 if (nested)
7244 kvm_cpu_cap_set(X86_FEATURE_VMX);
7245
7246 /* CPUID 0x7 */
Sean Christopherson8721f5b2020-03-02 15:56:45 -08007247 if (kvm_mpx_supported())
7248 kvm_cpu_cap_check_and_set(X86_FEATURE_MPX);
Sean Christophersone4203332021-02-11 16:34:10 -08007249 if (!cpu_has_vmx_invpcid())
7250 kvm_cpu_cap_clear(X86_FEATURE_INVPCID);
Sean Christopherson8721f5b2020-03-02 15:56:45 -08007251 if (vmx_pt_mode_is_host_guest())
7252 kvm_cpu_cap_check_and_set(X86_FEATURE_INTEL_PT);
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007253
Sean Christopherson72add912021-04-12 16:21:42 +12007254 if (!enable_sgx) {
7255 kvm_cpu_cap_clear(X86_FEATURE_SGX);
7256 kvm_cpu_cap_clear(X86_FEATURE_SGX_LC);
7257 kvm_cpu_cap_clear(X86_FEATURE_SGX1);
7258 kvm_cpu_cap_clear(X86_FEATURE_SGX2);
7259 }
7260
Sean Christopherson90d2f602020-03-02 15:56:47 -08007261 if (vmx_umip_emulated())
7262 kvm_cpu_cap_set(X86_FEATURE_UMIP);
7263
Sean Christophersonb3d895d52020-03-02 15:56:44 -08007264 /* CPUID 0xD.1 */
Paolo Bonzini408e9a32020-03-05 16:11:56 +01007265 supported_xss = 0;
Sean Christophersonbecdad82020-09-23 09:50:45 -07007266 if (!cpu_has_vmx_xsaves())
Sean Christophersonb3d895d52020-03-02 15:56:44 -08007267 kvm_cpu_cap_clear(X86_FEATURE_XSAVES);
7268
Sean Christopherson8aec21c2021-05-04 10:17:20 -07007269 /* CPUID 0x80000001 and 0x7 (RDPID) */
7270 if (!cpu_has_vmx_rdtscp()) {
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007271 kvm_cpu_cap_clear(X86_FEATURE_RDTSCP);
Sean Christopherson8aec21c2021-05-04 10:17:20 -07007272 kvm_cpu_cap_clear(X86_FEATURE_RDPID);
7273 }
Maxim Levitsky0abcc8f2020-05-23 19:14:54 +03007274
Sean Christophersonbecdad82020-09-23 09:50:45 -07007275 if (cpu_has_vmx_waitpkg())
Maxim Levitsky0abcc8f2020-05-23 19:14:54 +03007276 kvm_cpu_cap_check_and_set(X86_FEATURE_WAITPKG);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007277}
7278
Sean Christophersond264ee02018-08-27 15:21:12 -07007279static void vmx_request_immediate_exit(struct kvm_vcpu *vcpu)
7280{
7281 to_vmx(vcpu)->req_immediate_exit = true;
7282}
7283
Oliver Upton35a57132020-02-04 15:26:31 -08007284static int vmx_check_intercept_io(struct kvm_vcpu *vcpu,
7285 struct x86_instruction_info *info)
7286{
7287 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7288 unsigned short port;
7289 bool intercept;
7290 int size;
7291
7292 if (info->intercept == x86_intercept_in ||
7293 info->intercept == x86_intercept_ins) {
7294 port = info->src_val;
7295 size = info->dst_bytes;
7296 } else {
7297 port = info->dst_val;
7298 size = info->src_bytes;
7299 }
7300
7301 /*
7302 * If the 'use IO bitmaps' VM-execution control is 0, IO instruction
7303 * VM-exits depend on the 'unconditional IO exiting' VM-execution
7304 * control.
7305 *
7306 * Otherwise, IO instruction VM-exits are controlled by the IO bitmaps.
7307 */
7308 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
7309 intercept = nested_cpu_has(vmcs12,
7310 CPU_BASED_UNCOND_IO_EXITING);
7311 else
7312 intercept = nested_vmx_check_io_bitmaps(vcpu, port, size);
7313
Oliver Upton86f7e902020-02-29 11:30:14 -08007314 /* FIXME: produce nested vmexit and return X86EMUL_INTERCEPTED. */
Oliver Upton35a57132020-02-04 15:26:31 -08007315 return intercept ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE;
7316}
7317
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007318static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7319 struct x86_instruction_info *info,
Sean Christopherson21f1b8f2020-02-18 15:29:42 -08007320 enum x86_intercept_stage stage,
7321 struct x86_exception *exception)
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007322{
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007323 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007324
Oliver Upton35a57132020-02-04 15:26:31 -08007325 switch (info->intercept) {
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007326 /*
7327 * RDPID causes #UD if disabled through secondary execution controls.
7328 * Because it is marked as EmulateOnUD, we need to intercept it here.
Sean Christopherson2183de42021-05-04 10:17:23 -07007329 * Note, RDPID is hidden behind ENABLE_RDTSCP.
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007330 */
Sean Christopherson2183de42021-05-04 10:17:23 -07007331 case x86_intercept_rdpid:
Sean Christopherson7f3603b2020-09-23 09:50:47 -07007332 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_RDTSCP)) {
Sean Christopherson21f1b8f2020-02-18 15:29:42 -08007333 exception->vector = UD_VECTOR;
7334 exception->error_code_valid = false;
Oliver Upton35a57132020-02-04 15:26:31 -08007335 return X86EMUL_PROPAGATE_FAULT;
7336 }
7337 break;
7338
7339 case x86_intercept_in:
7340 case x86_intercept_ins:
7341 case x86_intercept_out:
7342 case x86_intercept_outs:
7343 return vmx_check_intercept_io(vcpu, info);
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007344
Oliver Upton86f7e902020-02-29 11:30:14 -08007345 case x86_intercept_lgdt:
7346 case x86_intercept_lidt:
7347 case x86_intercept_lldt:
7348 case x86_intercept_ltr:
7349 case x86_intercept_sgdt:
7350 case x86_intercept_sidt:
7351 case x86_intercept_sldt:
7352 case x86_intercept_str:
7353 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC))
7354 return X86EMUL_CONTINUE;
7355
7356 /* FIXME: produce nested vmexit and return X86EMUL_INTERCEPTED. */
7357 break;
7358
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007359 /* TODO: check more intercepts... */
Oliver Upton35a57132020-02-04 15:26:31 -08007360 default:
7361 break;
7362 }
7363
Paolo Bonzini07721fe2020-02-04 15:26:29 -08007364 return X86EMUL_UNHANDLEABLE;
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007365}
7366
Yunhong Jiang64672c92016-06-13 14:19:59 -07007367#ifdef CONFIG_X86_64
7368/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
7369static inline int u64_shl_div_u64(u64 a, unsigned int shift,
7370 u64 divisor, u64 *result)
7371{
7372 u64 low = a << shift, high = a >> (64 - shift);
7373
7374 /* To avoid the overflow on divq */
7375 if (high >= divisor)
7376 return 1;
7377
7378 /* Low hold the result, high hold rem which is discarded */
7379 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
7380 "rm" (divisor), "0" (low), "1" (high));
7381 *result = low;
7382
7383 return 0;
7384}
7385
Sean Christophersonf9927982019-04-16 13:32:46 -07007386static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc,
7387 bool *expired)
Yunhong Jiang64672c92016-06-13 14:19:59 -07007388{
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007389 struct vcpu_vmx *vmx;
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007390 u64 tscl, guest_tscl, delta_tsc, lapic_timer_advance_cycles;
Sean Christopherson39497d72019-04-17 10:15:32 -07007391 struct kvm_timer *ktimer = &vcpu->arch.apic->lapic_timer;
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007392
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007393 vmx = to_vmx(vcpu);
7394 tscl = rdtsc();
7395 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
7396 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Sean Christopherson39497d72019-04-17 10:15:32 -07007397 lapic_timer_advance_cycles = nsec_to_cycles(vcpu,
7398 ktimer->timer_advance_ns);
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007399
7400 if (delta_tsc > lapic_timer_advance_cycles)
7401 delta_tsc -= lapic_timer_advance_cycles;
7402 else
7403 delta_tsc = 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007404
7405 /* Convert to host delta tsc if tsc scaling is enabled */
Ilias Stamatis805d7052021-05-26 19:44:09 +01007406 if (vcpu->arch.l1_tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
Sean Christopherson0967fa12019-04-16 13:32:48 -07007407 delta_tsc && u64_shl_div_u64(delta_tsc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007408 kvm_tsc_scaling_ratio_frac_bits,
Ilias Stamatis805d7052021-05-26 19:44:09 +01007409 vcpu->arch.l1_tsc_scaling_ratio, &delta_tsc))
Yunhong Jiang64672c92016-06-13 14:19:59 -07007410 return -ERANGE;
7411
7412 /*
7413 * If the delta tsc can't fit in the 32 bit after the multi shift,
7414 * we can't use the preemption timer.
7415 * It's possible that it fits on later vmentries, but checking
7416 * on every vmentry is costly so we just use an hrtimer.
7417 */
7418 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
7419 return -ERANGE;
7420
7421 vmx->hv_deadline_tsc = tscl + delta_tsc;
Sean Christophersonf9927982019-04-16 13:32:46 -07007422 *expired = !delta_tsc;
7423 return 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007424}
7425
7426static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
7427{
Sean Christophersonf459a702018-08-27 15:21:11 -07007428 to_vmx(vcpu)->hv_deadline_tsc = -1;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007429}
7430#endif
7431
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007432static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007433{
Wanpeng Lib31c1142018-03-12 04:53:04 -07007434 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007435 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007436}
7437
Makarand Sonarea85863c2021-02-12 16:50:12 -08007438void vmx_update_cpu_dirty_logging(struct kvm_vcpu *vcpu)
7439{
7440 struct vcpu_vmx *vmx = to_vmx(vcpu);
7441
7442 if (is_guest_mode(vcpu)) {
7443 vmx->nested.update_vmcs01_cpu_dirty_logging = true;
7444 return;
7445 }
7446
7447 /*
7448 * Note, cpu_dirty_logging_count can be changed concurrent with this
7449 * code, but in that case another update request will be made and so
7450 * the guest will never run with a stale PML value.
7451 */
7452 if (vcpu->kvm->arch.cpu_dirty_logging_count)
7453 secondary_exec_controls_setbit(vmx, SECONDARY_EXEC_ENABLE_PML);
7454 else
7455 secondary_exec_controls_clearbit(vmx, SECONDARY_EXEC_ENABLE_PML);
7456}
7457
Yunhong Jiangbc225122016-06-13 14:19:58 -07007458static int vmx_pre_block(struct kvm_vcpu *vcpu)
7459{
7460 if (pi_pre_block(vcpu))
7461 return 1;
7462
Yunhong Jiang64672c92016-06-13 14:19:59 -07007463 if (kvm_lapic_hv_timer_in_use(vcpu))
7464 kvm_lapic_switch_to_sw_timer(vcpu);
7465
Yunhong Jiangbc225122016-06-13 14:19:58 -07007466 return 0;
7467}
7468
Yunhong Jiangbc225122016-06-13 14:19:58 -07007469static void vmx_post_block(struct kvm_vcpu *vcpu)
7470{
Sean Christophersonafaf0b22020-03-21 13:26:00 -07007471 if (kvm_x86_ops.set_hv_timer)
Yunhong Jiang64672c92016-06-13 14:19:59 -07007472 kvm_lapic_switch_to_hv_timer(vcpu);
7473
Yunhong Jiangbc225122016-06-13 14:19:58 -07007474 pi_post_block(vcpu);
7475}
7476
Ashok Rajc45dcc72016-06-22 14:59:56 +08007477static void vmx_setup_mce(struct kvm_vcpu *vcpu)
7478{
7479 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
7480 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007481 FEAT_CTL_LMCE_ENABLED;
Ashok Rajc45dcc72016-06-22 14:59:56 +08007482 else
7483 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007484 ~FEAT_CTL_LMCE_ENABLED;
Ashok Rajc45dcc72016-06-22 14:59:56 +08007485}
7486
Paolo Bonzinic9d40912020-05-22 11:21:49 -04007487static int vmx_smi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
Ladi Prosek72d7b372017-10-11 16:54:41 +02007488{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007489 /* we need a nested vmexit to enter SMM, postpone if run is pending */
7490 if (to_vmx(vcpu)->nested.nested_run_pending)
Paolo Bonzinic9d40912020-05-22 11:21:49 -04007491 return -EBUSY;
Paolo Bonzinia9fa7cb2020-04-23 11:02:36 -04007492 return !is_smm(vcpu);
Ladi Prosek72d7b372017-10-11 16:54:41 +02007493}
7494
Sean Christophersonecc513e2021-06-09 11:56:19 -07007495static int vmx_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
Ladi Prosek0234bf82017-10-11 16:54:40 +02007496{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007497 struct vcpu_vmx *vmx = to_vmx(vcpu);
7498
7499 vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
7500 if (vmx->nested.smm.guest_mode)
7501 nested_vmx_vmexit(vcpu, -1, 0, 0);
7502
7503 vmx->nested.smm.vmxon = vmx->nested.vmxon;
7504 vmx->nested.vmxon = false;
Wanpeng Licaa057a2018-03-12 04:53:03 -07007505 vmx_clear_hlt(vcpu);
Ladi Prosek0234bf82017-10-11 16:54:40 +02007506 return 0;
7507}
7508
Sean Christophersonecc513e2021-06-09 11:56:19 -07007509static int vmx_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
Ladi Prosek0234bf82017-10-11 16:54:40 +02007510{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007511 struct vcpu_vmx *vmx = to_vmx(vcpu);
7512 int ret;
7513
7514 if (vmx->nested.smm.vmxon) {
7515 vmx->nested.vmxon = true;
7516 vmx->nested.smm.vmxon = false;
7517 }
7518
7519 if (vmx->nested.smm.guest_mode) {
Sean Christophersona633e412018-09-26 09:23:47 -07007520 ret = nested_vmx_enter_non_root_mode(vcpu, false);
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007521 if (ret)
7522 return ret;
7523
7524 vmx->nested.smm.guest_mode = false;
7525 }
Ladi Prosek0234bf82017-10-11 16:54:40 +02007526 return 0;
7527}
7528
Jason Baronb6a7cc32021-01-14 22:27:54 -05007529static void vmx_enable_smi_window(struct kvm_vcpu *vcpu)
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007530{
Paolo Bonzinic9d40912020-05-22 11:21:49 -04007531 /* RSM will cause a vmexit anyway. */
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007532}
7533
Liran Alon4b9852f2019-08-26 13:24:49 +03007534static bool vmx_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
7535{
Paolo Bonzini1c96dcc2020-11-05 11:20:49 -05007536 return to_vmx(vcpu)->nested.vmxon && !is_guest_mode(vcpu);
Liran Alon4b9852f2019-08-26 13:24:49 +03007537}
7538
Jim Mattson93dff2f2020-05-08 13:36:43 -07007539static void vmx_migrate_timers(struct kvm_vcpu *vcpu)
7540{
7541 if (is_guest_mode(vcpu)) {
7542 struct hrtimer *timer = &to_vmx(vcpu)->nested.preemption_timer;
7543
7544 if (hrtimer_try_to_cancel(timer) == 1)
7545 hrtimer_start_expires(timer, HRTIMER_MODE_ABS_PINNED);
7546 }
7547}
7548
Sean Christopherson6e4fd062020-03-21 13:26:01 -07007549static void hardware_unsetup(void)
Sean Christophersona3203382018-12-03 13:53:11 -08007550{
Sean Christophersonec5a4912021-10-08 17:11:05 -07007551 kvm_set_posted_intr_wakeup_handler(NULL);
7552
Sean Christophersona3203382018-12-03 13:53:11 -08007553 if (nested)
7554 nested_vmx_hardware_unsetup();
7555
7556 free_kvm_area();
7557}
7558
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007559static bool vmx_check_apicv_inhibit_reasons(ulong bit)
7560{
Suravee Suthikulpanitf4fdc0a2019-11-14 14:15:13 -06007561 ulong supported = BIT(APICV_INHIBIT_REASON_DISABLE) |
Paolo Bonzinief8b4b72021-11-30 07:37:45 -05007562 BIT(APICV_INHIBIT_REASON_ABSENT) |
Maxim Levitskycae72dc2021-11-08 11:02:45 +02007563 BIT(APICV_INHIBIT_REASON_HYPERV) |
7564 BIT(APICV_INHIBIT_REASON_BLOCKIRQ);
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007565
7566 return supported & BIT(bit);
7567}
7568
Sean Christophersone286ac02020-03-21 13:26:02 -07007569static struct kvm_x86_ops vmx_x86_ops __initdata = {
Sean Christopherson9dadfc42021-10-18 11:39:28 -07007570 .name = "kvm_intel",
7571
Avi Kivity6aa8b732006-12-10 02:21:36 -08007572 .hardware_unsetup = hardware_unsetup,
Sean Christopherson484014f2020-03-21 13:25:57 -07007573
Avi Kivity6aa8b732006-12-10 02:21:36 -08007574 .hardware_enable = hardware_enable,
7575 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007576 .cpu_has_accelerated_tpr = report_flexpriority,
Tom Lendackybc226f02018-05-10 22:06:39 +02007577 .has_emulated_msr = vmx_has_emulated_msr,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007578
Sean Christopherson484014f2020-03-21 13:25:57 -07007579 .vm_size = sizeof(struct kvm_vmx),
Wanpeng Lib31c1142018-03-12 04:53:04 -07007580 .vm_init = vmx_vm_init,
7581
Avi Kivity6aa8b732006-12-10 02:21:36 -08007582 .vcpu_create = vmx_create_vcpu,
7583 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007584 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007585
Sean Christopherson6d6095b2018-07-23 12:32:44 -07007586 .prepare_guest_switch = vmx_prepare_switch_to_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007587 .vcpu_load = vmx_vcpu_load,
7588 .vcpu_put = vmx_vcpu_put,
7589
Jason Baronb6a7cc32021-01-14 22:27:54 -05007590 .update_exception_bitmap = vmx_update_exception_bitmap,
Tom Lendacky801e4592018-02-21 13:39:51 -06007591 .get_msr_feature = vmx_get_msr_feature,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007592 .get_msr = vmx_get_msr,
7593 .set_msr = vmx_set_msr,
7594 .get_segment_base = vmx_get_segment_base,
7595 .get_segment = vmx_get_segment,
7596 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007597 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007598 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
7599 .set_cr0 = vmx_set_cr0,
Sean Christophersonc2fe3cd2020-10-06 18:44:15 -07007600 .is_valid_cr4 = vmx_is_valid_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007601 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007602 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007603 .get_idt = vmx_get_idt,
7604 .set_idt = vmx_set_idt,
7605 .get_gdt = vmx_get_gdt,
7606 .set_gdt = vmx_set_gdt,
Gleb Natapov020df072010-04-13 10:05:23 +03007607 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007608 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007609 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007610 .get_rflags = vmx_get_rflags,
7611 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08007612
Sean Christopherson77809382020-03-20 14:28:18 -07007613 .tlb_flush_all = vmx_flush_tlb_all,
Sean Christophersoneeeb4f62020-03-20 14:28:20 -07007614 .tlb_flush_current = vmx_flush_tlb_current,
Junaid Shahidfaff8752018-06-29 13:10:05 -07007615 .tlb_flush_gva = vmx_flush_tlb_gva,
Sean Christophersone64419d2020-03-20 14:28:10 -07007616 .tlb_flush_guest = vmx_flush_tlb_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007617
Avi Kivity6aa8b732006-12-10 02:21:36 -08007618 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007619 .handle_exit = vmx_handle_exit,
Oliver Upton5ef8acb2020-02-07 02:36:07 -08007620 .skip_emulated_instruction = vmx_skip_emulated_instruction,
7621 .update_emulated_instruction = vmx_update_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007622 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7623 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007624 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007625 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007626 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007627 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007628 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007629 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007630 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007631 .get_nmi_mask = vmx_get_nmi_mask,
7632 .set_nmi_mask = vmx_set_nmi_mask,
Jason Baronb6a7cc32021-01-14 22:27:54 -05007633 .enable_nmi_window = vmx_enable_nmi_window,
7634 .enable_irq_window = vmx_enable_irq_window,
7635 .update_cr8_intercept = vmx_update_cr8_intercept,
Jim Mattson8d860bb2018-05-09 16:56:05 -04007636 .set_virtual_apic_mode = vmx_set_virtual_apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +08007637 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +03007638 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007639 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +01007640 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007641 .check_apicv_inhibit_reasons = vmx_check_apicv_inhibit_reasons,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007642 .hwapic_irr_update = vmx_hwapic_irr_update,
7643 .hwapic_isr_update = vmx_hwapic_isr_update,
Liran Alone6c67d82018-09-04 10:56:52 +03007644 .guest_apic_has_interrupt = vmx_guest_apic_has_interrupt,
Yang Zhanga20ed542013-04-11 19:25:15 +08007645 .sync_pir_to_irr = vmx_sync_pir_to_irr,
7646 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Xiaoyao Li8888cdd2020-09-23 11:31:11 -07007647 .dy_apicv_has_pending_interrupt = pi_has_pending_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007648
Izik Eiduscbc94022007-10-25 00:29:55 +02007649 .set_tss_addr = vmx_set_tss_addr,
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07007650 .set_identity_map_addr = vmx_set_identity_map_addr,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007651 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007652
Avi Kivity586f9602010-11-18 13:09:54 +02007653 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007654
Xiaoyao Li7c1b7612020-07-09 12:34:25 +08007655 .vcpu_after_set_cpuid = vmx_vcpu_after_set_cpuid,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007656
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007657 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007658
Ilias Stamatis307a94c2021-05-26 19:44:13 +01007659 .get_l2_tsc_offset = vmx_get_l2_tsc_offset,
7660 .get_l2_tsc_multiplier = vmx_get_l2_tsc_multiplier,
Ilias Stamatisedcfe542021-05-26 19:44:15 +01007661 .write_tsc_offset = vmx_write_tsc_offset,
Ilias Stamatis1ab92872021-06-07 11:54:38 +01007662 .write_tsc_multiplier = vmx_write_tsc_multiplier,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007663
Sean Christopherson484014f2020-03-21 13:25:57 -07007664 .load_mmu_pgd = vmx_load_mmu_pgd,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007665
7666 .check_intercept = vmx_check_intercept,
Sean Christopherson95b5a482019-04-19 22:50:59 -07007667 .handle_exit_irqoff = vmx_handle_exit_irqoff,
Jan Kiszkab6b8a142014-03-07 20:03:12 +01007668
Sean Christophersond264ee02018-08-27 15:21:12 -07007669 .request_immediate_exit = vmx_request_immediate_exit,
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007670
7671 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +08007672
Sean Christopherson6dd03802021-02-12 16:50:09 -08007673 .cpu_dirty_log_size = PML_ENTITY_NUM,
Makarand Sonarea85863c2021-02-12 16:50:12 -08007674 .update_cpu_dirty_logging = vmx_update_cpu_dirty_logging,
Wei Huang25462f72015-06-19 15:45:05 +02007675
Feng Wubf9f6ac2015-09-18 22:29:55 +08007676 .pre_block = vmx_pre_block,
7677 .post_block = vmx_post_block,
7678
Wei Huang25462f72015-06-19 15:45:05 +02007679 .pmu_ops = &intel_pmu_ops,
Paolo Bonzini33b22172020-04-17 10:24:18 -04007680 .nested_ops = &vmx_nested_ops,
Feng Wuefc64402015-09-18 22:29:51 +08007681
Xiaoyao Li8888cdd2020-09-23 11:31:11 -07007682 .update_pi_irte = pi_update_irte,
Marcelo Tosattia2486022021-05-26 14:20:14 -03007683 .start_assignment = vmx_pi_start_assignment,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007684
7685#ifdef CONFIG_X86_64
7686 .set_hv_timer = vmx_set_hv_timer,
7687 .cancel_hv_timer = vmx_cancel_hv_timer,
7688#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +08007689
7690 .setup_mce = vmx_setup_mce,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007691
Ladi Prosek72d7b372017-10-11 16:54:41 +02007692 .smi_allowed = vmx_smi_allowed,
Sean Christophersonecc513e2021-06-09 11:56:19 -07007693 .enter_smm = vmx_enter_smm,
7694 .leave_smm = vmx_leave_smm,
Jason Baronb6a7cc32021-01-14 22:27:54 -05007695 .enable_smi_window = vmx_enable_smi_window,
Vitaly Kuznetsov57b119d2018-10-16 18:50:01 +02007696
Sean Christopherson09e3e2a2020-09-15 16:27:02 -07007697 .can_emulate_instruction = vmx_can_emulate_instruction,
Liran Alon4b9852f2019-08-26 13:24:49 +03007698 .apic_init_signal_blocked = vmx_apic_init_signal_blocked,
Jim Mattson93dff2f2020-05-08 13:36:43 -07007699 .migrate_timers = vmx_migrate_timers,
Alexander Graf3eb90012020-09-25 16:34:20 +02007700
7701 .msr_filter_changed = vmx_msr_filter_changed,
Paolo Bonzinif9a4d622020-12-14 10:26:51 -05007702 .complete_emulated_msr = kvm_complete_insn_gp,
Tom Lendacky647daca2021-01-04 14:20:01 -06007703
7704 .vcpu_deliver_sipi_vector = kvm_vcpu_deliver_sipi_vector,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007705};
7706
Sean Christophersonb6194b92021-05-04 10:17:27 -07007707static __init void vmx_setup_user_return_msrs(void)
7708{
Sean Christopherson8ea8b8d2021-05-04 10:17:29 -07007709
7710 /*
7711 * Though SYSCALL is only supported in 64-bit mode on Intel CPUs, kvm
7712 * will emulate SYSCALL in legacy mode if the vendor string in guest
7713 * CPUID.0:{EBX,ECX,EDX} is "AuthenticAMD" or "AMDisbetter!" To
7714 * support this emulation, MSR_STAR is included in the list for i386,
7715 * but is never loaded into hardware. MSR_CSTAR is also never loaded
7716 * into hardware and is here purely for emulation purposes.
7717 */
7718 const u32 vmx_uret_msrs_list[] = {
7719 #ifdef CONFIG_X86_64
7720 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
7721 #endif
7722 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
7723 MSR_IA32_TSX_CTRL,
7724 };
Sean Christophersonb6194b92021-05-04 10:17:27 -07007725 int i;
7726
7727 BUILD_BUG_ON(ARRAY_SIZE(vmx_uret_msrs_list) != MAX_NR_USER_RETURN_MSRS);
7728
Sean Christophersone5fda4b2021-05-04 10:17:32 -07007729 for (i = 0; i < ARRAY_SIZE(vmx_uret_msrs_list); ++i)
7730 kvm_add_user_return_msr(vmx_uret_msrs_list[i]);
Sean Christophersonb6194b92021-05-04 10:17:27 -07007731}
7732
Avi Kivity6aa8b732006-12-10 02:21:36 -08007733static __init int hardware_setup(void)
7734{
7735 unsigned long host_bndcfgs;
7736 struct desc_ptr dt;
Lai Jiangshanf8cd4572021-11-24 20:20:50 +08007737 int r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007738
Avi Kivity6aa8b732006-12-10 02:21:36 -08007739 store_idt(&dt);
7740 host_idt_base = dt.address;
7741
Sean Christophersonb6194b92021-05-04 10:17:27 -07007742 vmx_setup_user_return_msrs();
Avi Kivity6aa8b732006-12-10 02:21:36 -08007743
7744 if (setup_vmcs_config(&vmcs_config, &vmx_capability) < 0)
7745 return -EIO;
7746
7747 if (boot_cpu_has(X86_FEATURE_NX))
7748 kvm_enable_efer_bits(EFER_NX);
7749
7750 if (boot_cpu_has(X86_FEATURE_MPX)) {
7751 rdmsrl(MSR_IA32_BNDCFGS, host_bndcfgs);
7752 WARN_ONCE(host_bndcfgs, "KVM: BNDCFGS in host will be lost");
7753 }
7754
Sean Christopherson7f5581f2020-03-02 15:56:24 -08007755 if (!cpu_has_vmx_mpx())
Sean Christophersoncfc48182020-03-02 15:56:23 -08007756 supported_xcr0 &= ~(XFEATURE_MASK_BNDREGS |
7757 XFEATURE_MASK_BNDCSR);
7758
Avi Kivity6aa8b732006-12-10 02:21:36 -08007759 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
7760 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
7761 enable_vpid = 0;
7762
7763 if (!cpu_has_vmx_ept() ||
7764 !cpu_has_vmx_ept_4levels() ||
7765 !cpu_has_vmx_ept_mt_wb() ||
7766 !cpu_has_vmx_invept_global())
7767 enable_ept = 0;
7768
Sean Christopherson23f079c2021-06-15 09:45:32 -07007769 /* NX support is required for shadow paging. */
7770 if (!enable_ept && !boot_cpu_has(X86_FEATURE_NX)) {
7771 pr_err_ratelimited("kvm: NX (Execute Disable) not supported\n");
7772 return -EOPNOTSUPP;
7773 }
7774
Avi Kivity6aa8b732006-12-10 02:21:36 -08007775 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
7776 enable_ept_ad_bits = 0;
7777
7778 if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
7779 enable_unrestricted_guest = 0;
7780
7781 if (!cpu_has_vmx_flexpriority())
7782 flexpriority_enabled = 0;
7783
7784 if (!cpu_has_virtual_nmis())
7785 enable_vnmi = 0;
7786
7787 /*
7788 * set_apic_access_page_addr() is used to reload apic access
Avi Kivity873a7c42006-12-13 00:34:14 -08007789 * page upon invalidation. No need to do anything if not
Avi Kivity6aa8b732006-12-10 02:21:36 -08007790 * using the APIC_ACCESS_ADDR VMCS field.
7791 */
7792 if (!flexpriority_enabled)
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07007793 vmx_x86_ops.set_apic_access_page_addr = NULL;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007794
7795 if (!cpu_has_vmx_tpr_shadow())
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07007796 vmx_x86_ops.update_cr8_intercept = NULL;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007797
Avi Kivity6aa8b732006-12-10 02:21:36 -08007798#if IS_ENABLED(CONFIG_HYPERV)
7799 if (ms_hyperv.nested_features & HV_X64_NESTED_GUEST_MAPPING_FLUSH
7800 && enable_ept) {
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07007801 vmx_x86_ops.tlb_remote_flush = hv_remote_flush_tlb;
7802 vmx_x86_ops.tlb_remote_flush_with_range =
Avi Kivity6aa8b732006-12-10 02:21:36 -08007803 hv_remote_flush_tlb_with_range;
7804 }
7805#endif
7806
7807 if (!cpu_has_vmx_ple()) {
7808 ple_gap = 0;
7809 ple_window = 0;
7810 ple_window_grow = 0;
7811 ple_window_max = 0;
7812 ple_window_shrink = 0;
7813 }
7814
Paolo Bonzinie90e51d2021-11-30 07:36:41 -05007815 if (!cpu_has_vmx_apicv())
Sheng Yang25c5f222008-03-28 13:18:56 +08007816 enable_apicv = 0;
Paolo Bonzinie90e51d2021-11-30 07:36:41 -05007817 if (!enable_apicv)
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07007818 vmx_x86_ops.sync_pir_to_irr = NULL;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007819
7820 if (cpu_has_vmx_tsc_scaling()) {
7821 kvm_has_tsc_control = true;
7822 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
7823 kvm_tsc_scaling_ratio_frac_bits = 48;
7824 }
7825
Chenyi Qiangfe6b6bc2020-11-06 17:03:14 +08007826 kvm_has_bus_lock_exit = cpu_has_vmx_bus_lock_detection();
7827
Avi Kivity6aa8b732006-12-10 02:21:36 -08007828 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7829
7830 if (enable_ept)
Sean Christophersone7b7bde2021-02-25 12:47:42 -08007831 kvm_mmu_set_ept_masks(enable_ept_ad_bits,
7832 cpu_has_vmx_ept_execute_only());
Sean Christopherson703c3352020-03-02 15:57:03 -08007833
Wei Huang746700d2021-08-18 11:55:47 -05007834 kvm_configure_mmu(enable_ept, 0, vmx_get_max_tdp_level(),
Lai Jiangshanf8cd4572021-11-24 20:20:50 +08007835 ept_caps_to_lpage_level(vmx_capability.ept));
Avi Kivity6aa8b732006-12-10 02:21:36 -08007836
7837 /*
7838 * Only enable PML when hardware supports PML feature, and both EPT
7839 * and EPT A/D bit features are enabled -- PML depends on them to work.
7840 */
7841 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
7842 enable_pml = 0;
7843
Sean Christophersona018eba2021-02-12 16:50:10 -08007844 if (!enable_pml)
Sean Christopherson6dd03802021-02-12 16:50:09 -08007845 vmx_x86_ops.cpu_dirty_log_size = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007846
7847 if (!cpu_has_vmx_preemption_timer())
7848 enable_preemption_timer = false;
7849
7850 if (enable_preemption_timer) {
7851 u64 use_timer_freq = 5000ULL * 1000 * 1000;
7852 u64 vmx_msr;
7853
7854 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
7855 cpu_preemption_timer_multi =
7856 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
7857
7858 if (tsc_khz)
7859 use_timer_freq = (u64)tsc_khz * 1000;
7860 use_timer_freq >>= cpu_preemption_timer_multi;
7861
7862 /*
7863 * KVM "disables" the preemption timer by setting it to its max
7864 * value. Don't use the timer if it might cause spurious exits
7865 * at a rate faster than 0.1 Hz (of uninterrupted guest time).
7866 */
7867 if (use_timer_freq > 0xffffffffu / 10)
7868 enable_preemption_timer = false;
7869 }
7870
7871 if (!enable_preemption_timer) {
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07007872 vmx_x86_ops.set_hv_timer = NULL;
7873 vmx_x86_ops.cancel_hv_timer = NULL;
7874 vmx_x86_ops.request_immediate_exit = __kvm_request_immediate_exit;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007875 }
7876
Avi Kivity6aa8b732006-12-10 02:21:36 -08007877 kvm_mce_cap_supported |= MCG_LMCE_P;
7878
7879 if (pt_mode != PT_MODE_SYSTEM && pt_mode != PT_MODE_HOST_GUEST)
7880 return -EINVAL;
7881 if (!enable_ept || !cpu_has_vmx_intel_pt())
7882 pt_mode = PT_MODE_SYSTEM;
7883
Sean Christopherson8f102442021-04-12 16:21:40 +12007884 setup_default_sgx_lepubkeyhash();
7885
Avi Kivity6aa8b732006-12-10 02:21:36 -08007886 if (nested) {
7887 nested_vmx_setup_ctls_msrs(&vmcs_config.nested,
7888 vmx_capability.ept);
7889
Sean Christopherson6c1c6e52020-05-06 13:46:53 -07007890 r = nested_vmx_hardware_setup(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007891 if (r)
7892 return r;
7893 }
7894
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007895 vmx_set_cpu_caps();
Sean Christopherson66a69502020-03-02 15:56:41 -08007896
Avi Kivity6aa8b732006-12-10 02:21:36 -08007897 r = alloc_kvm_area();
7898 if (r)
7899 nested_vmx_hardware_unsetup();
Sean Christophersonec5a4912021-10-08 17:11:05 -07007900
7901 kvm_set_posted_intr_wakeup_handler(pi_wakeup_handler);
7902
Avi Kivity6aa8b732006-12-10 02:21:36 -08007903 return r;
7904}
7905
Sean Christophersond008dfd2020-03-21 13:25:56 -07007906static struct kvm_x86_init_ops vmx_init_ops __initdata = {
7907 .cpu_has_kvm_support = cpu_has_kvm_support,
7908 .disabled_by_bios = vmx_disabled_by_bios,
7909 .check_processor_compatibility = vmx_check_processor_compat,
7910 .hardware_setup = hardware_setup,
7911
7912 .runtime_ops = &vmx_x86_ops,
7913};
7914
Avi Kivity6aa8b732006-12-10 02:21:36 -08007915static void vmx_cleanup_l1d_flush(void)
7916{
7917 if (vmx_l1d_flush_pages) {
7918 free_pages((unsigned long)vmx_l1d_flush_pages, L1D_CACHE_ORDER);
7919 vmx_l1d_flush_pages = NULL;
7920 }
7921 /* Restore state so sysfs ignores VMX */
7922 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_AUTO;
7923}
7924
7925static void vmx_exit(void)
7926{
7927#ifdef CONFIG_KEXEC_CORE
7928 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
7929 synchronize_rcu();
7930#endif
7931
7932 kvm_exit();
7933
7934#if IS_ENABLED(CONFIG_HYPERV)
7935 if (static_branch_unlikely(&enable_evmcs)) {
7936 int cpu;
7937 struct hv_vp_assist_page *vp_ap;
7938 /*
7939 * Reset everything to support using non-enlightened VMCS
7940 * access later (e.g. when we reload the module with
7941 * enlightened_vmcs=0)
7942 */
7943 for_each_online_cpu(cpu) {
7944 vp_ap = hv_get_vp_assist_page(cpu);
7945
7946 if (!vp_ap)
7947 continue;
7948
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08007949 vp_ap->nested_control.features.directhypercall = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007950 vp_ap->current_nested_vmcs = 0;
7951 vp_ap->enlighten_vmentry = 0;
7952 }
7953
7954 static_branch_disable(&enable_evmcs);
7955 }
7956#endif
7957 vmx_cleanup_l1d_flush();
Aaron Lewis88213da2021-06-23 20:34:27 +00007958
7959 allow_smaller_maxphyaddr = false;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007960}
7961module_exit(vmx_exit);
7962
7963static int __init vmx_init(void)
7964{
Vitaly Kuznetsovdbef2802020-04-01 10:13:48 +02007965 int r, cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007966
7967#if IS_ENABLED(CONFIG_HYPERV)
7968 /*
7969 * Enlightened VMCS usage should be recommended and the host needs
7970 * to support eVMCS v1 or above. We can also disable eVMCS support
7971 * with module parameter.
7972 */
7973 if (enlightened_vmcs &&
7974 ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
7975 (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
7976 KVM_EVMCS_VERSION) {
7977 int cpu;
7978
7979 /* Check that we have assist pages on all online CPUs */
7980 for_each_online_cpu(cpu) {
7981 if (!hv_get_vp_assist_page(cpu)) {
7982 enlightened_vmcs = false;
7983 break;
7984 }
7985 }
7986
7987 if (enlightened_vmcs) {
7988 pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
7989 static_branch_enable(&enable_evmcs);
7990 }
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08007991
7992 if (ms_hyperv.nested_features & HV_X64_NESTED_DIRECT_FLUSH)
7993 vmx_x86_ops.enable_direct_tlbflush
7994 = hv_enable_direct_tlbflush;
7995
Avi Kivity6aa8b732006-12-10 02:21:36 -08007996 } else {
7997 enlightened_vmcs = false;
7998 }
7999#endif
8000
Sean Christophersond008dfd2020-03-21 13:25:56 -07008001 r = kvm_init(&vmx_init_ops, sizeof(struct vcpu_vmx),
Avi Kivity6aa8b732006-12-10 02:21:36 -08008002 __alignof__(struct vcpu_vmx), THIS_MODULE);
8003 if (r)
8004 return r;
8005
8006 /*
8007 * Must be called after kvm_init() so enable_ept is properly set
8008 * up. Hand the parameter mitigation value in which was stored in
8009 * the pre module init parser. If no parameter was given, it will
8010 * contain 'auto' which will be turned into the default 'cond'
8011 * mitigation mode.
8012 */
Waiman Long19a36d32019-08-26 15:30:23 -04008013 r = vmx_setup_l1d_flush(vmentry_l1d_flush_param);
8014 if (r) {
8015 vmx_exit();
8016 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008017 }
8018
Vitaly Kuznetsovdbef2802020-04-01 10:13:48 +02008019 for_each_possible_cpu(cpu) {
8020 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Xiaoyao Li8888cdd2020-09-23 11:31:11 -07008021
Paolo Bonzinia3ff25f2020-10-24 04:08:37 -04008022 pi_init_cpu(cpu);
Vitaly Kuznetsovdbef2802020-04-01 10:13:48 +02008023 }
8024
Avi Kivity6aa8b732006-12-10 02:21:36 -08008025#ifdef CONFIG_KEXEC_CORE
8026 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
8027 crash_vmclear_local_loaded_vmcss);
8028#endif
8029 vmx_check_vmcs12_offsets();
8030
Mohammed Gamal3edd6832020-07-10 17:48:11 +02008031 /*
Mohammed Gamalb96e6502020-09-03 16:11:22 +02008032 * Shadow paging doesn't have a (further) performance penalty
8033 * from GUEST_MAXPHYADDR < HOST_MAXPHYADDR so enable it
8034 * by default
Mohammed Gamal3edd6832020-07-10 17:48:11 +02008035 */
Mohammed Gamalb96e6502020-09-03 16:11:22 +02008036 if (!enable_ept)
8037 allow_smaller_maxphyaddr = true;
Mohammed Gamal3edd6832020-07-10 17:48:11 +02008038
Avi Kivity6aa8b732006-12-10 02:21:36 -08008039 return 0;
8040}
8041module_init(vmx_init);