blob: 63ccc435a6026b0c2d2b72908534185bb116e356 [file] [log] [blame]
Thomas Gleixner20c8ccb2019-06-04 10:11:32 +02001// SPDX-License-Identifier: GPL-2.0-only
Avi Kivity6aa8b732006-12-10 02:21:36 -08002/*
3 * Kernel-based Virtual Machine driver for Linux
4 *
5 * This module enables machines with Intel VT-x extensions to run virtual
6 * machines without emulation or binary translation.
7 *
8 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02009 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Authors:
12 * Avi Kivity <avi@qumranet.com>
13 * Yaniv Kamay <yaniv@qumranet.com>
Avi Kivity6aa8b732006-12-10 02:21:36 -080014 */
15
Sean Christopherson199b1182018-12-03 13:52:53 -080016#include <linux/frame.h>
17#include <linux/highmem.h>
18#include <linux/hrtimer.h>
19#include <linux/kernel.h>
Avi Kivityedf88412007-12-16 11:02:48 +020020#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080021#include <linux/module.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020022#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070023#include <linux/mod_devicetable.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080024#include <linux/mm.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080025#include <linux/sched.h>
Josh Poimboeufb2849092019-01-30 07:13:58 -060026#include <linux/sched/smt.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040028#include <linux/tboot.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080029#include <linux/trace_events.h>
Avi Kivitye4956062007-06-28 14:15:57 -040030
Sean Christopherson199b1182018-12-03 13:52:53 -080031#include <asm/apic.h>
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +020032#include <asm/asm.h>
Feng Wu28b835d2015-09-18 22:29:54 +080033#include <asm/cpu.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010034#include <asm/debugreg.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080035#include <asm/desc.h>
36#include <asm/fpu/internal.h>
37#include <asm/io.h>
Feng Wuefc64402015-09-18 22:29:51 +080038#include <asm/irq_remapping.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080039#include <asm/kexec.h>
40#include <asm/perf_event.h>
41#include <asm/mce.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070042#include <asm/mmu_context.h>
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010043#include <asm/mshyperv.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080044#include <asm/spec-ctrl.h>
45#include <asm/virtext.h>
46#include <asm/vmx.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080047
Sean Christopherson3077c192018-12-03 13:53:02 -080048#include "capabilities.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080049#include "cpuid.h"
Sean Christopherson4cebd742018-12-03 13:52:58 -080050#include "evmcs.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080051#include "irq.h"
52#include "kvm_cache_regs.h"
53#include "lapic.h"
54#include "mmu.h"
Sean Christopherson55d23752018-12-03 13:53:18 -080055#include "nested.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080056#include "ops.h"
Wei Huang25462f72015-06-19 15:45:05 +020057#include "pmu.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080058#include "trace.h"
Sean Christophersoncb1d4742018-12-03 13:53:04 -080059#include "vmcs.h"
Sean Christopherson609363c2018-12-03 13:53:05 -080060#include "vmcs12.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080061#include "vmx.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080062#include "x86.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030063
Avi Kivity6aa8b732006-12-10 02:21:36 -080064MODULE_AUTHOR("Qumranet");
65MODULE_LICENSE("GPL");
66
Josh Triplette9bda3b2012-03-20 23:33:51 -070067static const struct x86_cpu_id vmx_cpu_id[] = {
68 X86_FEATURE_MATCH(X86_FEATURE_VMX),
69 {}
70};
71MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
72
Sean Christopherson2c4fd912018-12-03 13:53:03 -080073bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020074module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080075
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010076static bool __read_mostly enable_vnmi = 1;
77module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);
78
Sean Christopherson2c4fd912018-12-03 13:53:03 -080079bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020080module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020081
Sean Christopherson2c4fd912018-12-03 13:53:03 -080082bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020083module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080084
Sean Christopherson2c4fd912018-12-03 13:53:03 -080085bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070086module_param_named(unrestricted_guest,
87 enable_unrestricted_guest, bool, S_IRUGO);
88
Sean Christopherson2c4fd912018-12-03 13:53:03 -080089bool __read_mostly enable_ept_ad_bits = 1;
Xudong Hao83c3a332012-05-28 19:33:35 +080090module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
91
Avi Kivitya27685c2012-06-12 20:30:18 +030092static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020093module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030094
Rusty Russell476bc002012-01-13 09:32:18 +103095static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030096module_param(fasteoi, bool, S_IRUGO);
97
Yang Zhang5a717852013-04-11 19:25:16 +080098static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080099module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +0800100
Nadav Har'El801d3422011-05-25 23:02:23 +0300101/*
102 * If nested=1, nested virtualization is supported, i.e., guests may use
103 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
104 * use VMX instructions.
105 */
Paolo Bonzini1e58e5e2018-10-17 00:55:22 +0200106static bool __read_mostly nested = 1;
Nadav Har'El801d3422011-05-25 23:02:23 +0300107module_param(nested, bool, S_IRUGO);
108
Sean Christopherson2c4fd912018-12-03 13:53:03 -0800109bool __read_mostly enable_pml = 1;
Kai Huang843e4332015-01-28 10:54:28 +0800110module_param_named(pml, enable_pml, bool, S_IRUGO);
111
Paolo Bonzini6f2f8452019-05-20 15:34:35 +0200112static bool __read_mostly dump_invalid_vmcs = 0;
113module_param(dump_invalid_vmcs, bool, 0644);
114
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100115#define MSR_BITMAP_MODE_X2APIC 1
116#define MSR_BITMAP_MODE_X2APIC_APICV 2
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100117
Haozhong Zhang64903d62015-10-20 15:39:09 +0800118#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
119
Yunhong Jiang64672c92016-06-13 14:19:59 -0700120/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
121static int __read_mostly cpu_preemption_timer_multi;
122static bool __read_mostly enable_preemption_timer = 1;
123#ifdef CONFIG_X86_64
124module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
125#endif
126
Sean Christopherson3de63472018-07-13 08:42:30 -0700127#define KVM_VM_CR0_ALWAYS_OFF (X86_CR0_NW | X86_CR0_CD)
Sean Christopherson1706bd02018-03-05 12:04:38 -0800128#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
129#define KVM_VM_CR0_ALWAYS_ON \
130 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | \
131 X86_CR0_WP | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200132#define KVM_CR4_GUEST_OWNED_BITS \
133 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Yu Zhangfd8cb432017-08-24 20:27:56 +0800134 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200135
Sean Christopherson5dc1f042018-03-05 12:04:39 -0800136#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
Avi Kivitycdc0e242009-12-06 17:21:14 +0200137#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
138#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
139
Avi Kivity78ac8b42010-04-08 18:19:35 +0300140#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
141
Chao Pengbf8c55d2018-10-24 16:05:14 +0800142#define MSR_IA32_RTIT_STATUS_MASK (~(RTIT_STATUS_FILTEREN | \
143 RTIT_STATUS_CONTEXTEN | RTIT_STATUS_TRIGGEREN | \
144 RTIT_STATUS_ERROR | RTIT_STATUS_STOPPED | \
145 RTIT_STATUS_BYTECNT))
146
147#define MSR_IA32_RTIT_OUTPUT_BASE_MASK \
148 (~((1UL << cpuid_query_maxphyaddr(vcpu)) - 1) | 0x7f)
149
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800150/*
151 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
152 * ple_gap: upper bound on the amount of time between two successive
153 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500154 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800155 * ple_window: upper bound on the amount of time a guest is allowed to execute
156 * in a PAUSE loop. Tests indicate that most spinlocks are held for
157 * less than 2^12 cycles
158 * Time is measured based on a counter that runs at the same rate as the TSC,
159 * refer SDM volume 3b section 21.6.13 & 22.1.3.
160 */
Babu Mogerc8e88712018-03-16 16:37:24 -0400161static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
Luiz Capitulinoa87c99e2018-11-23 12:02:14 -0500162module_param(ple_gap, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200163
Babu Moger7fbc85a2018-03-16 16:37:22 -0400164static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
165module_param(ple_window, uint, 0444);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800166
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200167/* Default doubles per-vcpu window every exit. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400168static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400169module_param(ple_window_grow, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200170
171/* Default resets per-vcpu window every exit to ple_window. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400172static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400173module_param(ple_window_shrink, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200174
175/* Default is to compute the maximum so we can never overflow. */
Babu Moger7fbc85a2018-03-16 16:37:22 -0400176static unsigned int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
177module_param(ple_window_max, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200178
Chao Pengf99e3da2018-10-24 16:05:10 +0800179/* Default is SYSTEM mode, 1 for host-guest mode */
180int __read_mostly pt_mode = PT_MODE_SYSTEM;
181module_param(pt_mode, int, S_IRUGO);
182
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200183static DEFINE_STATIC_KEY_FALSE(vmx_l1d_should_flush);
Nicolai Stange427362a2018-07-21 22:25:00 +0200184static DEFINE_STATIC_KEY_FALSE(vmx_l1d_flush_cond);
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200185static DEFINE_MUTEX(vmx_l1d_flush_mutex);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200186
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200187/* Storage for pre module init parameter parsing */
188static enum vmx_l1d_flush_state __read_mostly vmentry_l1d_flush_param = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200189
190static const struct {
191 const char *option;
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200192 bool for_parse;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200193} vmentry_l1d_param[] = {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200194 [VMENTER_L1D_FLUSH_AUTO] = {"auto", true},
195 [VMENTER_L1D_FLUSH_NEVER] = {"never", true},
196 [VMENTER_L1D_FLUSH_COND] = {"cond", true},
197 [VMENTER_L1D_FLUSH_ALWAYS] = {"always", true},
198 [VMENTER_L1D_FLUSH_EPT_DISABLED] = {"EPT disabled", false},
199 [VMENTER_L1D_FLUSH_NOT_REQUIRED] = {"not required", false},
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200200};
201
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200202#define L1D_CACHE_ORDER 4
203static void *vmx_l1d_flush_pages;
204
205static int vmx_setup_l1d_flush(enum vmx_l1d_flush_state l1tf)
206{
207 struct page *page;
Nicolai Stange288d1522018-07-18 19:07:38 +0200208 unsigned int i;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200209
Waiman Long19a36d32019-08-26 15:30:23 -0400210 if (!boot_cpu_has_bug(X86_BUG_L1TF)) {
211 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
212 return 0;
213 }
214
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200215 if (!enable_ept) {
216 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_EPT_DISABLED;
217 return 0;
218 }
219
Yi Wangd806afa2018-08-16 13:42:39 +0800220 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES)) {
221 u64 msr;
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200222
Yi Wangd806afa2018-08-16 13:42:39 +0800223 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, msr);
224 if (msr & ARCH_CAP_SKIP_VMENTRY_L1DFLUSH) {
225 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
226 return 0;
227 }
228 }
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200229
Jiri Kosinad90a7a02018-07-13 16:23:25 +0200230 /* If set to auto use the default l1tf mitigation method */
231 if (l1tf == VMENTER_L1D_FLUSH_AUTO) {
232 switch (l1tf_mitigation) {
233 case L1TF_MITIGATION_OFF:
234 l1tf = VMENTER_L1D_FLUSH_NEVER;
235 break;
236 case L1TF_MITIGATION_FLUSH_NOWARN:
237 case L1TF_MITIGATION_FLUSH:
238 case L1TF_MITIGATION_FLUSH_NOSMT:
239 l1tf = VMENTER_L1D_FLUSH_COND;
240 break;
241 case L1TF_MITIGATION_FULL:
242 case L1TF_MITIGATION_FULL_FORCE:
243 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
244 break;
245 }
246 } else if (l1tf_mitigation == L1TF_MITIGATION_FULL_FORCE) {
247 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
248 }
249
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200250 if (l1tf != VMENTER_L1D_FLUSH_NEVER && !vmx_l1d_flush_pages &&
251 !boot_cpu_has(X86_FEATURE_FLUSH_L1D)) {
Ben Gardon41836832019-02-11 11:02:52 -0800252 /*
253 * This allocation for vmx_l1d_flush_pages is not tied to a VM
254 * lifetime and so should not be charged to a memcg.
255 */
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200256 page = alloc_pages(GFP_KERNEL, L1D_CACHE_ORDER);
257 if (!page)
258 return -ENOMEM;
259 vmx_l1d_flush_pages = page_address(page);
Nicolai Stange288d1522018-07-18 19:07:38 +0200260
261 /*
262 * Initialize each page with a different pattern in
263 * order to protect against KSM in the nested
264 * virtualization case.
265 */
266 for (i = 0; i < 1u << L1D_CACHE_ORDER; ++i) {
267 memset(vmx_l1d_flush_pages + i * PAGE_SIZE, i + 1,
268 PAGE_SIZE);
269 }
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200270 }
271
272 l1tf_vmx_mitigation = l1tf;
273
Thomas Gleixner895ae472018-07-13 16:23:22 +0200274 if (l1tf != VMENTER_L1D_FLUSH_NEVER)
275 static_branch_enable(&vmx_l1d_should_flush);
276 else
277 static_branch_disable(&vmx_l1d_should_flush);
Thomas Gleixner4c6523e2018-07-13 16:23:20 +0200278
Nicolai Stange427362a2018-07-21 22:25:00 +0200279 if (l1tf == VMENTER_L1D_FLUSH_COND)
280 static_branch_enable(&vmx_l1d_flush_cond);
Thomas Gleixner895ae472018-07-13 16:23:22 +0200281 else
Nicolai Stange427362a2018-07-21 22:25:00 +0200282 static_branch_disable(&vmx_l1d_flush_cond);
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200283 return 0;
284}
285
286static int vmentry_l1d_flush_parse(const char *s)
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200287{
288 unsigned int i;
289
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200290 if (s) {
291 for (i = 0; i < ARRAY_SIZE(vmentry_l1d_param); i++) {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200292 if (vmentry_l1d_param[i].for_parse &&
293 sysfs_streq(s, vmentry_l1d_param[i].option))
294 return i;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200295 }
296 }
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200297 return -EINVAL;
298}
299
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200300static int vmentry_l1d_flush_set(const char *s, const struct kernel_param *kp)
301{
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200302 int l1tf, ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200303
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200304 l1tf = vmentry_l1d_flush_parse(s);
305 if (l1tf < 0)
306 return l1tf;
307
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200308 if (!boot_cpu_has(X86_BUG_L1TF))
309 return 0;
310
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200311 /*
312 * Has vmx_init() run already? If not then this is the pre init
313 * parameter parsing. In that case just store the value and let
314 * vmx_init() do the proper setup after enable_ept has been
315 * established.
316 */
317 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_AUTO) {
318 vmentry_l1d_flush_param = l1tf;
319 return 0;
320 }
321
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200322 mutex_lock(&vmx_l1d_flush_mutex);
323 ret = vmx_setup_l1d_flush(l1tf);
324 mutex_unlock(&vmx_l1d_flush_mutex);
325 return ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200326}
327
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200328static int vmentry_l1d_flush_get(char *s, const struct kernel_param *kp)
329{
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200330 if (WARN_ON_ONCE(l1tf_vmx_mitigation >= ARRAY_SIZE(vmentry_l1d_param)))
331 return sprintf(s, "???\n");
332
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200333 return sprintf(s, "%s\n", vmentry_l1d_param[l1tf_vmx_mitigation].option);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200334}
335
336static const struct kernel_param_ops vmentry_l1d_flush_ops = {
337 .set = vmentry_l1d_flush_set,
338 .get = vmentry_l1d_flush_get,
339};
Thomas Gleixner895ae472018-07-13 16:23:22 +0200340module_param_cb(vmentry_l1d_flush, &vmentry_l1d_flush_ops, NULL, 0644);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200341
Gleb Natapovd99e4152012-12-20 16:57:45 +0200342static bool guest_state_valid(struct kvm_vcpu *vcpu);
343static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yi Wang1e4329ee2018-11-08 11:22:21 +0800344static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Ashok Raj15d45072018-02-01 22:59:43 +0100345 u32 msr, int type);
Avi Kivity75880a02007-06-20 11:20:04 +0300346
Sean Christopherson453eafb2018-12-20 12:25:17 -0800347void vmx_vmexit(void);
348
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700349#define vmx_insn_failed(fmt...) \
350do { \
351 WARN_ONCE(1, fmt); \
352 pr_warn_ratelimited(fmt); \
353} while (0)
354
Sean Christopherson6e202092019-07-19 13:41:08 -0700355asmlinkage void vmread_error(unsigned long field, bool fault)
356{
357 if (fault)
358 kvm_spurious_fault();
359 else
360 vmx_insn_failed("kvm: vmread failed: field=%lx\n", field);
361}
362
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700363noinline void vmwrite_error(unsigned long field, unsigned long value)
364{
365 vmx_insn_failed("kvm: vmwrite failed: field=%lx val=%lx err=%d\n",
366 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
367}
368
369noinline void vmclear_error(struct vmcs *vmcs, u64 phys_addr)
370{
371 vmx_insn_failed("kvm: vmclear failed: %p/%llx\n", vmcs, phys_addr);
372}
373
374noinline void vmptrld_error(struct vmcs *vmcs, u64 phys_addr)
375{
376 vmx_insn_failed("kvm: vmptrld failed: %p/%llx\n", vmcs, phys_addr);
377}
378
379noinline void invvpid_error(unsigned long ext, u16 vpid, gva_t gva)
380{
381 vmx_insn_failed("kvm: invvpid failed: ext=0x%lx vpid=%u gva=0x%lx\n",
382 ext, vpid, gva);
383}
384
385noinline void invept_error(unsigned long ext, u64 eptp, gpa_t gpa)
386{
387 vmx_insn_failed("kvm: invept failed: ext=0x%lx eptp=%llx gpa=0x%llx\n",
388 ext, eptp, gpa);
389}
390
Avi Kivity6aa8b732006-12-10 02:21:36 -0800391static DEFINE_PER_CPU(struct vmcs *, vmxarea);
Sean Christopherson75edce82018-12-03 13:53:06 -0800392DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300393/*
394 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
395 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
396 */
397static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800398
Feng Wubf9f6ac2015-09-18 22:29:55 +0800399/*
400 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
401 * can find which vCPU should be waken up.
402 */
403static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
404static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
405
Sheng Yang2384d2b2008-01-17 15:14:33 +0800406static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
407static DEFINE_SPINLOCK(vmx_vpid_lock);
408
Sean Christopherson3077c192018-12-03 13:53:02 -0800409struct vmcs_config vmcs_config;
410struct vmx_capability vmx_capability;
Sheng Yangd56f5462008-04-25 10:13:16 +0800411
Avi Kivity6aa8b732006-12-10 02:21:36 -0800412#define VMX_SEGMENT_FIELD(seg) \
413 [VCPU_SREG_##seg] = { \
414 .selector = GUEST_##seg##_SELECTOR, \
415 .base = GUEST_##seg##_BASE, \
416 .limit = GUEST_##seg##_LIMIT, \
417 .ar_bytes = GUEST_##seg##_AR_BYTES, \
418 }
419
Mathias Krause772e0312012-08-30 01:30:19 +0200420static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800421 unsigned selector;
422 unsigned base;
423 unsigned limit;
424 unsigned ar_bytes;
425} kvm_vmx_segment_fields[] = {
426 VMX_SEGMENT_FIELD(CS),
427 VMX_SEGMENT_FIELD(DS),
428 VMX_SEGMENT_FIELD(ES),
429 VMX_SEGMENT_FIELD(FS),
430 VMX_SEGMENT_FIELD(GS),
431 VMX_SEGMENT_FIELD(SS),
432 VMX_SEGMENT_FIELD(TR),
433 VMX_SEGMENT_FIELD(LDTR),
434};
435
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800436u64 host_efer;
Sean Christopherson23420802019-04-19 22:50:57 -0700437static unsigned long host_idt_base;
Avi Kivity26bb0982009-09-07 11:14:12 +0300438
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300439/*
Jim Mattson898a8112018-12-05 15:28:59 -0800440 * Though SYSCALL is only supported in 64-bit mode on Intel CPUs, kvm
441 * will emulate SYSCALL in legacy mode if the vendor string in guest
442 * CPUID.0:{EBX,ECX,EDX} is "AuthenticAMD" or "AMDisbetter!" To
443 * support this emulation, IA32_STAR must always be included in
444 * vmx_msr_index[], even in i386 builds.
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300445 */
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800446const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800447#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300448 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800449#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400450 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Paolo Bonzinic11f83e2019-11-18 12:23:00 -0500451 MSR_IA32_TSX_CTRL,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800452};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800453
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100454#if IS_ENABLED(CONFIG_HYPERV)
455static bool __read_mostly enlightened_vmcs = true;
456module_param(enlightened_vmcs, bool, 0444);
457
Tianyu Lan877ad952018-07-19 08:40:23 +0000458/* check_ept_pointer() should be under protection of ept_pointer_lock. */
459static void check_ept_pointer_match(struct kvm *kvm)
460{
461 struct kvm_vcpu *vcpu;
462 u64 tmp_eptp = INVALID_PAGE;
463 int i;
464
465 kvm_for_each_vcpu(i, vcpu, kvm) {
466 if (!VALID_PAGE(tmp_eptp)) {
467 tmp_eptp = to_vmx(vcpu)->ept_pointer;
468 } else if (tmp_eptp != to_vmx(vcpu)->ept_pointer) {
469 to_kvm_vmx(kvm)->ept_pointers_match
470 = EPT_POINTERS_MISMATCH;
471 return;
472 }
473 }
474
475 to_kvm_vmx(kvm)->ept_pointers_match = EPT_POINTERS_MATCH;
476}
477
Yi Wang8997f652019-01-21 15:27:05 +0800478static int kvm_fill_hv_flush_list_func(struct hv_guest_mapping_flush_list *flush,
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800479 void *data)
480{
481 struct kvm_tlb_range *range = data;
482
483 return hyperv_fill_flush_guest_mapping_list(flush, range->start_gfn,
484 range->pages);
485}
486
487static inline int __hv_remote_flush_tlb_with_range(struct kvm *kvm,
488 struct kvm_vcpu *vcpu, struct kvm_tlb_range *range)
489{
490 u64 ept_pointer = to_vmx(vcpu)->ept_pointer;
491
492 /*
493 * FLUSH_GUEST_PHYSICAL_ADDRESS_SPACE hypercall needs address
494 * of the base of EPT PML4 table, strip off EPT configuration
495 * information.
496 */
497 if (range)
498 return hyperv_flush_guest_mapping_range(ept_pointer & PAGE_MASK,
499 kvm_fill_hv_flush_list_func, (void *)range);
500 else
501 return hyperv_flush_guest_mapping(ept_pointer & PAGE_MASK);
502}
503
504static int hv_remote_flush_tlb_with_range(struct kvm *kvm,
505 struct kvm_tlb_range *range)
Tianyu Lan877ad952018-07-19 08:40:23 +0000506{
Lan Tianyua5c214d2018-10-13 22:54:05 +0800507 struct kvm_vcpu *vcpu;
Lan Tianyub7c1c222019-01-04 15:20:44 +0800508 int ret = 0, i;
Tianyu Lan877ad952018-07-19 08:40:23 +0000509
510 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
511
512 if (to_kvm_vmx(kvm)->ept_pointers_match == EPT_POINTERS_CHECK)
513 check_ept_pointer_match(kvm);
514
515 if (to_kvm_vmx(kvm)->ept_pointers_match != EPT_POINTERS_MATCH) {
Lan Tianyu53963a72018-12-06 15:34:36 +0800516 kvm_for_each_vcpu(i, vcpu, kvm) {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800517 /* If ept_pointer is invalid pointer, bypass flush request. */
518 if (VALID_PAGE(to_vmx(vcpu)->ept_pointer))
519 ret |= __hv_remote_flush_tlb_with_range(
520 kvm, vcpu, range);
Lan Tianyu53963a72018-12-06 15:34:36 +0800521 }
Lan Tianyua5c214d2018-10-13 22:54:05 +0800522 } else {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800523 ret = __hv_remote_flush_tlb_with_range(kvm,
524 kvm_get_vcpu(kvm, 0), range);
Tianyu Lan877ad952018-07-19 08:40:23 +0000525 }
Tianyu Lan877ad952018-07-19 08:40:23 +0000526
Tianyu Lan877ad952018-07-19 08:40:23 +0000527 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
528 return ret;
529}
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800530static int hv_remote_flush_tlb(struct kvm *kvm)
531{
532 return hv_remote_flush_tlb_with_range(kvm, NULL);
533}
534
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800535static int hv_enable_direct_tlbflush(struct kvm_vcpu *vcpu)
536{
537 struct hv_enlightened_vmcs *evmcs;
538 struct hv_partition_assist_pg **p_hv_pa_pg =
539 &vcpu->kvm->arch.hyperv.hv_pa_pg;
540 /*
541 * Synthetic VM-Exit is not enabled in current code and so All
542 * evmcs in singe VM shares same assist page.
543 */
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200544 if (!*p_hv_pa_pg)
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800545 *p_hv_pa_pg = kzalloc(PAGE_SIZE, GFP_KERNEL);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200546
547 if (!*p_hv_pa_pg)
548 return -ENOMEM;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800549
550 evmcs = (struct hv_enlightened_vmcs *)to_vmx(vcpu)->loaded_vmcs->vmcs;
551
552 evmcs->partition_assist_page =
553 __pa(*p_hv_pa_pg);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200554 evmcs->hv_vm_id = (unsigned long)vcpu->kvm;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800555 evmcs->hv_enlightenments_control.nested_flush_hypercall = 1;
556
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800557 return 0;
558}
559
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100560#endif /* IS_ENABLED(CONFIG_HYPERV) */
561
Yunhong Jiang64672c92016-06-13 14:19:59 -0700562/*
563 * Comment's format: document - errata name - stepping - processor name.
564 * Refer from
565 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
566 */
567static u32 vmx_preemption_cpu_tfms[] = {
568/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
5690x000206E6,
570/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
571/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
572/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
5730x00020652,
574/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
5750x00020655,
576/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
577/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
578/*
579 * 320767.pdf - AAP86 - B1 -
580 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
581 */
5820x000106E5,
583/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
5840x000106A0,
585/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
5860x000106A1,
587/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
5880x000106A4,
589 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
590 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
591 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
5920x000106A5,
Wei Huang3d82c562018-12-03 14:13:32 -0600593 /* Xeon E3-1220 V2 */
5940x000306A8,
Yunhong Jiang64672c92016-06-13 14:19:59 -0700595};
596
597static inline bool cpu_has_broken_vmx_preemption_timer(void)
598{
599 u32 eax = cpuid_eax(0x00000001), i;
600
601 /* Clear the reserved bits */
602 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +0000603 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -0700604 if (eax == vmx_preemption_cpu_tfms[i])
605 return true;
606
607 return false;
608}
609
Paolo Bonzini35754c92015-07-29 12:05:37 +0200610static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800611{
Paolo Bonzini35754c92015-07-29 12:05:37 +0200612 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800613}
614
Sheng Yang04547152009-04-01 15:52:31 +0800615static inline bool report_flexpriority(void)
616{
617 return flexpriority_enabled;
618}
619
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800620static inline int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -0800621{
622 int i;
623
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400624 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +0300625 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300626 return i;
627 return -1;
628}
629
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800630struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300631{
632 int i;
633
Rusty Russell8b9cf982007-07-30 16:31:43 +1000634 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300635 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400636 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000637 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800638}
639
Paolo Bonzinib07a5c52019-11-18 12:23:01 -0500640static int vmx_set_guest_msr(struct vcpu_vmx *vmx, struct shared_msr_entry *msr, u64 data)
641{
642 int ret = 0;
643
644 u64 old_msr_data = msr->data;
645 msr->data = data;
646 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
647 preempt_disable();
648 ret = kvm_set_shared_msr(msr->index, msr->data,
649 msr->mask);
650 preempt_enable();
651 if (ret)
652 msr->data = old_msr_data;
653 }
654 return ret;
655}
656
Sean Christopherson7c97fcb2018-12-03 13:53:17 -0800657void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
658{
659 vmcs_clear(loaded_vmcs->vmcs);
660 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
661 vmcs_clear(loaded_vmcs->shadow_vmcs);
662 loaded_vmcs->cpu = -1;
663 loaded_vmcs->launched = 0;
664}
665
Dave Young2965faa2015-09-09 15:38:55 -0700666#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800667/*
668 * This bitmap is used to indicate whether the vmclear
669 * operation is enabled on all cpus. All disabled by
670 * default.
671 */
672static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
673
674static inline void crash_enable_local_vmclear(int cpu)
675{
676 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
677}
678
679static inline void crash_disable_local_vmclear(int cpu)
680{
681 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
682}
683
684static inline int crash_local_vmclear_enabled(int cpu)
685{
686 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
687}
688
689static void crash_vmclear_local_loaded_vmcss(void)
690{
691 int cpu = raw_smp_processor_id();
692 struct loaded_vmcs *v;
693
694 if (!crash_local_vmclear_enabled(cpu))
695 return;
696
697 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
698 loaded_vmcss_on_cpu_link)
699 vmcs_clear(v->vmcs);
700}
701#else
702static inline void crash_enable_local_vmclear(int cpu) { }
703static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -0700704#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800705
Nadav Har'Eld462b812011-05-24 15:26:10 +0300706static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800707{
Nadav Har'Eld462b812011-05-24 15:26:10 +0300708 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -0800709 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -0800710
Nadav Har'Eld462b812011-05-24 15:26:10 +0300711 if (loaded_vmcs->cpu != cpu)
712 return; /* vcpu migration can race with cpu offline */
713 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800714 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800715 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300716 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800717
718 /*
719 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
720 * is before setting loaded_vmcs->vcpu to -1 which is done in
721 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
722 * then adds the vmcs into percpu list before it is deleted.
723 */
724 smp_wmb();
725
Nadav Har'Eld462b812011-05-24 15:26:10 +0300726 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800727 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800728}
729
Sean Christopherson89b0c9f2018-12-03 13:53:07 -0800730void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800731{
Xiao Guangronge6c7d322012-11-28 20:53:15 +0800732 int cpu = loaded_vmcs->cpu;
733
734 if (cpu != -1)
735 smp_call_function_single(cpu,
736 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800737}
738
Avi Kivity2fb92db2011-04-27 19:42:18 +0300739static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
740 unsigned field)
741{
742 bool ret;
743 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
744
Sean Christophersoncb3c1e22019-09-27 14:45:22 -0700745 if (!kvm_register_is_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS)) {
746 kvm_register_mark_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS);
Avi Kivity2fb92db2011-04-27 19:42:18 +0300747 vmx->segment_cache.bitmask = 0;
748 }
749 ret = vmx->segment_cache.bitmask & mask;
750 vmx->segment_cache.bitmask |= mask;
751 return ret;
752}
753
754static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
755{
756 u16 *p = &vmx->segment_cache.seg[seg].selector;
757
758 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
759 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
760 return *p;
761}
762
763static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
764{
765 ulong *p = &vmx->segment_cache.seg[seg].base;
766
767 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
768 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
769 return *p;
770}
771
772static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
773{
774 u32 *p = &vmx->segment_cache.seg[seg].limit;
775
776 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
777 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
778 return *p;
779}
780
781static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
782{
783 u32 *p = &vmx->segment_cache.seg[seg].ar;
784
785 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
786 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
787 return *p;
788}
789
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800790void update_exception_bitmap(struct kvm_vcpu *vcpu)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300791{
792 u32 eb;
793
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100794 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -0800795 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Liran Alon9e869482018-03-12 13:12:51 +0200796 /*
797 * Guest access to VMware backdoor ports could legitimately
798 * trigger #GP because of TSS I/O permission bitmap.
799 * We intercept those #GP and allow access to them anyway
800 * as VMware does.
801 */
802 if (enable_vmware_backdoor)
803 eb |= (1u << GP_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100804 if ((vcpu->guest_debug &
805 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
806 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
807 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300808 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300809 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +0200810 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +0800811 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Nadav Har'El36cf24e2011-05-25 23:15:08 +0300812
813 /* When we are running a nested L2 guest and L1 specified for it a
814 * certain exception bitmap, we must trap the same exceptions and pass
815 * them to L1. When running L2, we will only handle the exceptions
816 * specified above if L1 did not want them.
817 */
818 if (is_guest_mode(vcpu))
819 eb |= get_vmcs12(vcpu)->exception_bitmap;
820
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300821 vmcs_write32(EXCEPTION_BITMAP, eb);
822}
823
Ashok Raj15d45072018-02-01 22:59:43 +0100824/*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100825 * Check if MSR is intercepted for currently loaded MSR bitmap.
826 */
827static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
828{
829 unsigned long *msr_bitmap;
830 int f = sizeof(unsigned long);
831
832 if (!cpu_has_vmx_msr_bitmap())
833 return true;
834
835 msr_bitmap = to_vmx(vcpu)->loaded_vmcs->msr_bitmap;
836
837 if (msr <= 0x1fff) {
838 return !!test_bit(msr, msr_bitmap + 0x800 / f);
839 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
840 msr &= 0x1fff;
841 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
842 }
843
844 return true;
845}
846
Gleb Natapov2961e8762013-11-25 15:37:13 +0200847static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
848 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200849{
Gleb Natapov2961e8762013-11-25 15:37:13 +0200850 vm_entry_controls_clearbit(vmx, entry);
851 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200852}
853
Aaron Lewis662f1d12019-11-07 21:14:39 -0800854int vmx_find_msr_index(struct vmx_msrs *m, u32 msr)
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400855{
856 unsigned int i;
857
858 for (i = 0; i < m->nr; ++i) {
859 if (m->val[i].index == msr)
860 return i;
861 }
862 return -ENOENT;
863}
864
Avi Kivity61d2ef22010-04-28 16:40:38 +0300865static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
866{
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400867 int i;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300868 struct msr_autoload *m = &vmx->msr_autoload;
869
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200870 switch (msr) {
871 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800872 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200873 clear_atomic_switch_msr_special(vmx,
874 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200875 VM_EXIT_LOAD_IA32_EFER);
876 return;
877 }
878 break;
879 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800880 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200881 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200882 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
883 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
884 return;
885 }
886 break;
Avi Kivity110312c2010-12-21 12:54:20 +0200887 }
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800888 i = vmx_find_msr_index(&m->guest, msr);
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400889 if (i < 0)
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400890 goto skip_guest;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400891 --m->guest.nr;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400892 m->guest.val[i] = m->guest.val[m->guest.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400893 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Avi Kivity110312c2010-12-21 12:54:20 +0200894
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400895skip_guest:
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800896 i = vmx_find_msr_index(&m->host, msr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400897 if (i < 0)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300898 return;
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400899
900 --m->host.nr;
901 m->host.val[i] = m->host.val[m->host.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400902 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300903}
904
Gleb Natapov2961e8762013-11-25 15:37:13 +0200905static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
906 unsigned long entry, unsigned long exit,
907 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
908 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200909{
910 vmcs_write64(guest_val_vmcs, guest_val);
Sean Christopherson5a5e8a12018-09-26 09:23:56 -0700911 if (host_val_vmcs != HOST_IA32_EFER)
912 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +0200913 vm_entry_controls_setbit(vmx, entry);
914 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200915}
916
Avi Kivity61d2ef22010-04-28 16:40:38 +0300917static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400918 u64 guest_val, u64 host_val, bool entry_only)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300919{
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400920 int i, j = 0;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300921 struct msr_autoload *m = &vmx->msr_autoload;
922
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200923 switch (msr) {
924 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800925 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200926 add_atomic_switch_msr_special(vmx,
927 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200928 VM_EXIT_LOAD_IA32_EFER,
929 GUEST_IA32_EFER,
930 HOST_IA32_EFER,
931 guest_val, host_val);
932 return;
933 }
934 break;
935 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800936 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200937 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200938 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
939 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
940 GUEST_IA32_PERF_GLOBAL_CTRL,
941 HOST_IA32_PERF_GLOBAL_CTRL,
942 guest_val, host_val);
943 return;
944 }
945 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +0100946 case MSR_IA32_PEBS_ENABLE:
947 /* PEBS needs a quiescent period after being disabled (to write
948 * a record). Disabling PEBS through VMX MSR swapping doesn't
949 * provide that period, so a CPU could write host's record into
950 * guest's memory.
951 */
952 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +0200953 }
954
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800955 i = vmx_find_msr_index(&m->guest, msr);
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400956 if (!entry_only)
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800957 j = vmx_find_msr_index(&m->host, msr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300958
Aaron Lewis7cfe0522019-11-07 21:14:37 -0800959 if ((i < 0 && m->guest.nr == NR_LOADSTORE_MSRS) ||
960 (j < 0 && m->host.nr == NR_LOADSTORE_MSRS)) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +0200961 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +0200962 "Can't add msr %x\n", msr);
963 return;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300964 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400965 if (i < 0) {
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400966 i = m->guest.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400967 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400968 }
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400969 m->guest.val[i].index = msr;
970 m->guest.val[i].value = guest_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300971
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400972 if (entry_only)
973 return;
974
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400975 if (j < 0) {
976 j = m->host.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400977 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300978 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400979 m->host.val[j].index = msr;
980 m->host.val[j].value = host_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300981}
982
Avi Kivity92c0d902009-10-29 11:00:16 +0200983static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +0300984{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100985 u64 guest_efer = vmx->vcpu.arch.efer;
986 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +0300987
Paolo Bonzini9167ab72019-10-27 16:23:23 +0100988 /* Shadow paging assumes NX to be available. */
989 if (!enable_ept)
990 guest_efer |= EFER_NX;
Roel Kluin3a34a882009-08-04 02:08:45 -0700991
Avi Kivity51c6cf62007-08-29 03:48:05 +0300992 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100993 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +0300994 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100995 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +0300996#ifdef CONFIG_X86_64
997 ignore_bits |= EFER_LMA | EFER_LME;
998 /* SCE is meaningful only in long mode on Intel */
999 if (guest_efer & EFER_LMA)
1000 ignore_bits &= ~(u64)EFER_SCE;
1001#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03001002
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08001003 /*
1004 * On EPT, we can't emulate NX, so we must switch EFER atomically.
1005 * On CPUs that support "load IA32_EFER", always switch EFER
1006 * atomically, since it's faster than switching it manually.
1007 */
Sean Christophersonc73da3f2018-12-03 13:53:00 -08001008 if (cpu_has_load_ia32_efer() ||
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08001009 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03001010 if (!(guest_efer & EFER_LMA))
1011 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08001012 if (guest_efer != host_efer)
1013 add_atomic_switch_msr(vmx, MSR_EFER,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04001014 guest_efer, host_efer, false);
Sean Christopherson02343cf2018-09-26 09:23:43 -07001015 else
1016 clear_atomic_switch_msr(vmx, MSR_EFER);
Avi Kivity84ad33e2010-04-28 16:42:29 +03001017 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001018 } else {
Sean Christopherson02343cf2018-09-26 09:23:43 -07001019 clear_atomic_switch_msr(vmx, MSR_EFER);
1020
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001021 guest_efer &= ~ignore_bits;
1022 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001023
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001024 vmx->guest_msrs[efer_offset].data = guest_efer;
1025 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
1026
1027 return true;
1028 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03001029}
1030
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001031#ifdef CONFIG_X86_32
1032/*
1033 * On 32-bit kernels, VM exits still load the FS and GS bases from the
1034 * VMCS rather than the segment table. KVM uses this helper to figure
1035 * out the current bases to poke them into the VMCS before entry.
1036 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001037static unsigned long segment_base(u16 selector)
1038{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001039 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001040 unsigned long v;
1041
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001042 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001043 return 0;
1044
Thomas Garnier45fc8752017-03-14 10:05:08 -07001045 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001046
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001047 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001048 u16 ldt_selector = kvm_read_ldt();
1049
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001050 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001051 return 0;
1052
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001053 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001054 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001055 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001056 return v;
1057}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001058#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001059
Sean Christophersone348ac72019-12-10 15:24:33 -08001060static inline bool pt_can_write_msr(struct vcpu_vmx *vmx)
1061{
1062 return (pt_mode == PT_MODE_HOST_GUEST) &&
1063 !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
1064}
1065
Chao Peng2ef444f2018-10-24 16:05:12 +08001066static inline void pt_load_msr(struct pt_ctx *ctx, u32 addr_range)
1067{
1068 u32 i;
1069
1070 wrmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1071 wrmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1072 wrmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1073 wrmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1074 for (i = 0; i < addr_range; i++) {
1075 wrmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1076 wrmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1077 }
1078}
1079
1080static inline void pt_save_msr(struct pt_ctx *ctx, u32 addr_range)
1081{
1082 u32 i;
1083
1084 rdmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1085 rdmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1086 rdmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1087 rdmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1088 for (i = 0; i < addr_range; i++) {
1089 rdmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1090 rdmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1091 }
1092}
1093
1094static void pt_guest_enter(struct vcpu_vmx *vmx)
1095{
1096 if (pt_mode == PT_MODE_SYSTEM)
1097 return;
1098
Chao Peng2ef444f2018-10-24 16:05:12 +08001099 /*
Chao Pengb08c2892018-10-24 16:05:15 +08001100 * GUEST_IA32_RTIT_CTL is already set in the VMCS.
1101 * Save host state before VM entry.
Chao Peng2ef444f2018-10-24 16:05:12 +08001102 */
Chao Pengb08c2892018-10-24 16:05:15 +08001103 rdmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
Chao Peng2ef444f2018-10-24 16:05:12 +08001104 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1105 wrmsrl(MSR_IA32_RTIT_CTL, 0);
1106 pt_save_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1107 pt_load_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1108 }
1109}
1110
1111static void pt_guest_exit(struct vcpu_vmx *vmx)
1112{
1113 if (pt_mode == PT_MODE_SYSTEM)
1114 return;
1115
1116 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1117 pt_save_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1118 pt_load_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1119 }
1120
1121 /* Reload host state (IA32_RTIT_CTL will be cleared on VM exit). */
1122 wrmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
1123}
1124
Sean Christopherson13b964a2019-05-07 09:06:31 -07001125void vmx_set_host_fs_gs(struct vmcs_host_state *host, u16 fs_sel, u16 gs_sel,
1126 unsigned long fs_base, unsigned long gs_base)
1127{
1128 if (unlikely(fs_sel != host->fs_sel)) {
1129 if (!(fs_sel & 7))
1130 vmcs_write16(HOST_FS_SELECTOR, fs_sel);
1131 else
1132 vmcs_write16(HOST_FS_SELECTOR, 0);
1133 host->fs_sel = fs_sel;
1134 }
1135 if (unlikely(gs_sel != host->gs_sel)) {
1136 if (!(gs_sel & 7))
1137 vmcs_write16(HOST_GS_SELECTOR, gs_sel);
1138 else
1139 vmcs_write16(HOST_GS_SELECTOR, 0);
1140 host->gs_sel = gs_sel;
1141 }
1142 if (unlikely(fs_base != host->fs_base)) {
1143 vmcs_writel(HOST_FS_BASE, fs_base);
1144 host->fs_base = fs_base;
1145 }
1146 if (unlikely(gs_base != host->gs_base)) {
1147 vmcs_writel(HOST_GS_BASE, gs_base);
1148 host->gs_base = gs_base;
1149 }
1150}
1151
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001152void vmx_prepare_switch_to_guest(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001153{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001154 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersond7ee0392018-07-23 12:32:47 -07001155 struct vmcs_host_state *host_state;
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001156#ifdef CONFIG_X86_64
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01001157 int cpu = raw_smp_processor_id();
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001158#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001159 unsigned long fs_base, gs_base;
1160 u16 fs_sel, gs_sel;
Avi Kivity26bb0982009-09-07 11:14:12 +03001161 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001162
Sean Christophersond264ee02018-08-27 15:21:12 -07001163 vmx->req_immediate_exit = false;
1164
Liran Alonf48b4712018-11-20 18:03:25 +02001165 /*
1166 * Note that guest MSRs to be saved/restored can also be changed
1167 * when guest state is loaded. This happens when guest transitions
1168 * to/from long-mode by setting MSR_EFER.LMA.
1169 */
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001170 if (!vmx->guest_msrs_ready) {
1171 vmx->guest_msrs_ready = true;
Liran Alonf48b4712018-11-20 18:03:25 +02001172 for (i = 0; i < vmx->save_nmsrs; ++i)
1173 kvm_set_shared_msr(vmx->guest_msrs[i].index,
1174 vmx->guest_msrs[i].data,
1175 vmx->guest_msrs[i].mask);
1176
1177 }
wanpeng lic9dfd3f2020-02-17 18:37:43 +08001178
1179 if (vmx->nested.need_vmcs12_to_shadow_sync)
1180 nested_sync_vmcs12_to_shadow(vcpu);
1181
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001182 if (vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001183 return;
1184
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001185 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001186
Avi Kivity33ed6322007-05-02 16:54:03 +03001187 /*
1188 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1189 * allow segment selectors with cpl > 0 or ti == 1.
1190 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07001191 host_state->ldt_sel = kvm_read_ldt();
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01001192
1193#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001194 savesegment(ds, host_state->ds_sel);
1195 savesegment(es, host_state->es_sel);
Sean Christophersone368b872018-07-23 12:32:41 -07001196
1197 gs_base = cpu_kernelmode_gs_base(cpu);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001198 if (likely(is_64bit_mm(current->mm))) {
1199 save_fsgs_for_kvm();
Sean Christophersone368b872018-07-23 12:32:41 -07001200 fs_sel = current->thread.fsindex;
1201 gs_sel = current->thread.gsindex;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001202 fs_base = current->thread.fsbase;
Sean Christophersone368b872018-07-23 12:32:41 -07001203 vmx->msr_host_kernel_gs_base = current->thread.gsbase;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001204 } else {
Sean Christophersone368b872018-07-23 12:32:41 -07001205 savesegment(fs, fs_sel);
1206 savesegment(gs, gs_sel);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001207 fs_base = read_msr(MSR_FS_BASE);
Sean Christophersone368b872018-07-23 12:32:41 -07001208 vmx->msr_host_kernel_gs_base = read_msr(MSR_KERNEL_GS_BASE);
Avi Kivity33ed6322007-05-02 16:54:03 +03001209 }
1210
Paolo Bonzini4679b612018-09-24 17:23:01 +02001211 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity33ed6322007-05-02 16:54:03 +03001212#else
Sean Christophersone368b872018-07-23 12:32:41 -07001213 savesegment(fs, fs_sel);
1214 savesegment(gs, gs_sel);
1215 fs_base = segment_base(fs_sel);
1216 gs_base = segment_base(gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001217#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001218
Sean Christopherson13b964a2019-05-07 09:06:31 -07001219 vmx_set_host_fs_gs(host_state, fs_sel, gs_sel, fs_base, gs_base);
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001220 vmx->guest_state_loaded = true;
Avi Kivity33ed6322007-05-02 16:54:03 +03001221}
1222
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001223static void vmx_prepare_switch_to_host(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001224{
Sean Christophersond7ee0392018-07-23 12:32:47 -07001225 struct vmcs_host_state *host_state;
1226
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001227 if (!vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001228 return;
1229
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001230 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001231
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001232 ++vmx->vcpu.stat.host_state_reload;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001233
Avi Kivityc8770e72010-11-11 12:37:26 +02001234#ifdef CONFIG_X86_64
Paolo Bonzini4679b612018-09-24 17:23:01 +02001235 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivityc8770e72010-11-11 12:37:26 +02001236#endif
Sean Christophersond7ee0392018-07-23 12:32:47 -07001237 if (host_state->ldt_sel || (host_state->gs_sel & 7)) {
1238 kvm_load_ldt(host_state->ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001239#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001240 load_gs_index(host_state->gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001241#else
Sean Christophersond7ee0392018-07-23 12:32:47 -07001242 loadsegment(gs, host_state->gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001243#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001244 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07001245 if (host_state->fs_sel & 7)
1246 loadsegment(fs, host_state->fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001247#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001248 if (unlikely(host_state->ds_sel | host_state->es_sel)) {
1249 loadsegment(ds, host_state->ds_sel);
1250 loadsegment(es, host_state->es_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001251 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001252#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001253 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001254#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001255 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001256#endif
Thomas Garnier45fc8752017-03-14 10:05:08 -07001257 load_fixmap_gdt(raw_smp_processor_id());
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001258 vmx->guest_state_loaded = false;
1259 vmx->guest_msrs_ready = false;
Avi Kivity33ed6322007-05-02 16:54:03 +03001260}
1261
Sean Christopherson678e3152018-07-23 12:32:43 -07001262#ifdef CONFIG_X86_64
1263static u64 vmx_read_guest_kernel_gs_base(struct vcpu_vmx *vmx)
Avi Kivitya9b21b62008-06-24 11:48:49 +03001264{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001265 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001266 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001267 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1268 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001269 return vmx->msr_guest_kernel_gs_base;
Avi Kivitya9b21b62008-06-24 11:48:49 +03001270}
1271
Sean Christopherson678e3152018-07-23 12:32:43 -07001272static void vmx_write_guest_kernel_gs_base(struct vcpu_vmx *vmx, u64 data)
1273{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001274 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001275 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001276 wrmsrl(MSR_KERNEL_GS_BASE, data);
1277 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001278 vmx->msr_guest_kernel_gs_base = data;
1279}
1280#endif
1281
Feng Wu28b835d2015-09-18 22:29:54 +08001282static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
1283{
1284 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1285 struct pi_desc old, new;
1286 unsigned int dest;
1287
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001288 /*
1289 * In case of hot-plug or hot-unplug, we may have to undo
1290 * vmx_vcpu_pi_put even if there is no assigned device. And we
1291 * always keep PI.NDST up to date for simplicity: it makes the
1292 * code easier, and CPU migration is not a fast path.
1293 */
1294 if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
Feng Wu28b835d2015-09-18 22:29:54 +08001295 return;
1296
Joao Martins132194f2019-11-11 17:20:11 +00001297 /*
1298 * If the 'nv' field is POSTED_INTR_WAKEUP_VECTOR, do not change
1299 * PI.NDST: pi_post_block is the one expected to change PID.NDST and the
1300 * wakeup handler expects the vCPU to be on the blocked_vcpu_list that
1301 * matches PI.NDST. Otherwise, a vcpu may not be able to be woken up
1302 * correctly.
1303 */
1304 if (pi_desc->nv == POSTED_INTR_WAKEUP_VECTOR || vcpu->cpu == cpu) {
1305 pi_clear_sn(pi_desc);
1306 goto after_clear_sn;
1307 }
1308
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001309 /* The full case. */
Feng Wu28b835d2015-09-18 22:29:54 +08001310 do {
1311 old.control = new.control = pi_desc->control;
1312
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001313 dest = cpu_physical_id(cpu);
Feng Wu28b835d2015-09-18 22:29:54 +08001314
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001315 if (x2apic_enabled())
1316 new.ndst = dest;
1317 else
1318 new.ndst = (dest << 8) & 0xFF00;
Feng Wu28b835d2015-09-18 22:29:54 +08001319
Feng Wu28b835d2015-09-18 22:29:54 +08001320 new.sn = 0;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02001321 } while (cmpxchg64(&pi_desc->control, old.control,
1322 new.control) != old.control);
Luwei Kangc112b5f2019-02-14 10:48:07 +08001323
Joao Martins132194f2019-11-11 17:20:11 +00001324after_clear_sn:
1325
Luwei Kangc112b5f2019-02-14 10:48:07 +08001326 /*
1327 * Clear SN before reading the bitmap. The VT-d firmware
1328 * writes the bitmap and reads SN atomically (5.2.3 in the
1329 * spec), so it doesn't really have a memory barrier that
1330 * pairs with this, but we cannot do that and we need one.
1331 */
1332 smp_mb__after_atomic();
1333
Joao Martins29881b62019-11-11 17:20:12 +00001334 if (!pi_is_pir_empty(pi_desc))
Luwei Kangc112b5f2019-02-14 10:48:07 +08001335 pi_set_on(pi_desc);
Feng Wu28b835d2015-09-18 22:29:54 +08001336}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001337
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001338void vmx_vcpu_load_vmcs(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001339{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001340 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001341 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001342
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001343 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01001344 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001345 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001346 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001347
1348 /*
1349 * Read loaded_vmcs->cpu should be before fetching
1350 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1351 * See the comments in __loaded_vmcs_clear().
1352 */
1353 smp_rmb();
1354
Nadav Har'Eld462b812011-05-24 15:26:10 +03001355 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1356 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001357 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001358 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001359 }
1360
1361 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1362 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1363 vmcs_load(vmx->loaded_vmcs->vmcs);
Ashok Raj15d45072018-02-01 22:59:43 +01001364 indirect_branch_prediction_barrier();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001365 }
1366
1367 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001368 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001369 unsigned long sysenter_esp;
1370
1371 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001372
Avi Kivity6aa8b732006-12-10 02:21:36 -08001373 /*
1374 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001375 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08001376 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001377 vmcs_writel(HOST_TR_BASE,
Andy Lutomirski72f5e082017-12-04 15:07:20 +01001378 (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001379 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001380
1381 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1382 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08001383
Nadav Har'Eld462b812011-05-24 15:26:10 +03001384 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001385 }
Feng Wu28b835d2015-09-18 22:29:54 +08001386
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001387 /* Setup TSC multiplier */
1388 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07001389 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
1390 decache_tsc_multiplier(vmx);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001391}
1392
1393/*
1394 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1395 * vcpu mutex is already taken.
1396 */
1397void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
1398{
1399 struct vcpu_vmx *vmx = to_vmx(vcpu);
1400
1401 vmx_vcpu_load_vmcs(vcpu, cpu);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001402
Feng Wu28b835d2015-09-18 22:29:54 +08001403 vmx_vcpu_pi_load(vcpu, cpu);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001404
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001405 vmx->host_pkru = read_pkru();
Wanpeng Li74c55932017-11-29 01:31:20 -08001406 vmx->host_debugctlmsr = get_debugctlmsr();
Feng Wu28b835d2015-09-18 22:29:54 +08001407}
1408
1409static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
1410{
1411 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1412
1413 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08001414 !irq_remapping_cap(IRQ_POSTING_CAP) ||
1415 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08001416 return;
1417
1418 /* Set SN when the vCPU is preempted */
1419 if (vcpu->preempted)
1420 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001421}
1422
Sean Christopherson13b964a2019-05-07 09:06:31 -07001423static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001424{
Feng Wu28b835d2015-09-18 22:29:54 +08001425 vmx_vcpu_pi_put(vcpu);
1426
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001427 vmx_prepare_switch_to_host(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001428}
1429
Wanpeng Lif244dee2017-07-20 01:11:54 -07001430static bool emulation_required(struct kvm_vcpu *vcpu)
1431{
1432 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
1433}
1434
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001435unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001436{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001437 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity78ac8b42010-04-08 18:19:35 +03001438 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001439
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001440 if (!kvm_register_is_available(vcpu, VCPU_EXREG_RFLAGS)) {
1441 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Avi Kivity6de12732011-03-07 12:51:22 +02001442 rflags = vmcs_readl(GUEST_RFLAGS);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001443 if (vmx->rmode.vm86_active) {
Avi Kivity6de12732011-03-07 12:51:22 +02001444 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
Sean Christophersone7bddc52019-09-27 14:45:18 -07001445 save_rflags = vmx->rmode.save_rflags;
Avi Kivity6de12732011-03-07 12:51:22 +02001446 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1447 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001448 vmx->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001449 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001450 return vmx->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001451}
1452
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001453void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001454{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001455 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001456 unsigned long old_rflags;
Wanpeng Lif244dee2017-07-20 01:11:54 -07001457
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001458 if (enable_unrestricted_guest) {
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001459 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001460 vmx->rflags = rflags;
1461 vmcs_writel(GUEST_RFLAGS, rflags);
1462 return;
1463 }
1464
1465 old_rflags = vmx_get_rflags(vcpu);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001466 vmx->rflags = rflags;
1467 if (vmx->rmode.vm86_active) {
1468 vmx->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001469 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001470 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001471 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07001472
Sean Christophersone7bddc52019-09-27 14:45:18 -07001473 if ((old_rflags ^ vmx->rflags) & X86_EFLAGS_VM)
1474 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001475}
1476
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001477u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001478{
1479 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1480 int ret = 0;
1481
1482 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001483 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001484 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001485 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001486
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02001487 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001488}
1489
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001490void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001491{
1492 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1493 u32 interruptibility = interruptibility_old;
1494
1495 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1496
Jan Kiszka48005f62010-02-19 19:38:07 +01001497 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001498 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001499 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001500 interruptibility |= GUEST_INTR_STATE_STI;
1501
1502 if ((interruptibility != interruptibility_old))
1503 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1504}
1505
Chao Pengbf8c55d2018-10-24 16:05:14 +08001506static int vmx_rtit_ctl_check(struct kvm_vcpu *vcpu, u64 data)
1507{
1508 struct vcpu_vmx *vmx = to_vmx(vcpu);
1509 unsigned long value;
1510
1511 /*
1512 * Any MSR write that attempts to change bits marked reserved will
1513 * case a #GP fault.
1514 */
1515 if (data & vmx->pt_desc.ctl_bitmask)
1516 return 1;
1517
1518 /*
1519 * Any attempt to modify IA32_RTIT_CTL while TraceEn is set will
1520 * result in a #GP unless the same write also clears TraceEn.
1521 */
1522 if ((vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) &&
1523 ((vmx->pt_desc.guest.ctl ^ data) & ~RTIT_CTL_TRACEEN))
1524 return 1;
1525
1526 /*
1527 * WRMSR to IA32_RTIT_CTL that sets TraceEn but clears this bit
1528 * and FabricEn would cause #GP, if
1529 * CPUID.(EAX=14H, ECX=0):ECX.SNGLRGNOUT[bit 2] = 0
1530 */
1531 if ((data & RTIT_CTL_TRACEEN) && !(data & RTIT_CTL_TOPA) &&
1532 !(data & RTIT_CTL_FABRIC_EN) &&
1533 !intel_pt_validate_cap(vmx->pt_desc.caps,
1534 PT_CAP_single_range_output))
1535 return 1;
1536
1537 /*
1538 * MTCFreq, CycThresh and PSBFreq encodings check, any MSR write that
1539 * utilize encodings marked reserved will casue a #GP fault.
1540 */
1541 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc_periods);
1542 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc) &&
1543 !test_bit((data & RTIT_CTL_MTC_RANGE) >>
1544 RTIT_CTL_MTC_RANGE_OFFSET, &value))
1545 return 1;
1546 value = intel_pt_validate_cap(vmx->pt_desc.caps,
1547 PT_CAP_cycle_thresholds);
1548 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1549 !test_bit((data & RTIT_CTL_CYC_THRESH) >>
1550 RTIT_CTL_CYC_THRESH_OFFSET, &value))
1551 return 1;
1552 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_periods);
1553 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1554 !test_bit((data & RTIT_CTL_PSB_FREQ) >>
1555 RTIT_CTL_PSB_FREQ_OFFSET, &value))
1556 return 1;
1557
1558 /*
1559 * If ADDRx_CFG is reserved or the encodings is >2 will
1560 * cause a #GP fault.
1561 */
1562 value = (data & RTIT_CTL_ADDR0) >> RTIT_CTL_ADDR0_OFFSET;
1563 if ((value && (vmx->pt_desc.addr_range < 1)) || (value > 2))
1564 return 1;
1565 value = (data & RTIT_CTL_ADDR1) >> RTIT_CTL_ADDR1_OFFSET;
1566 if ((value && (vmx->pt_desc.addr_range < 2)) || (value > 2))
1567 return 1;
1568 value = (data & RTIT_CTL_ADDR2) >> RTIT_CTL_ADDR2_OFFSET;
1569 if ((value && (vmx->pt_desc.addr_range < 3)) || (value > 2))
1570 return 1;
1571 value = (data & RTIT_CTL_ADDR3) >> RTIT_CTL_ADDR3_OFFSET;
1572 if ((value && (vmx->pt_desc.addr_range < 4)) || (value > 2))
1573 return 1;
1574
1575 return 0;
1576}
1577
Sean Christopherson1957aa62019-08-27 14:40:39 -07001578static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001579{
1580 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001581
Sean Christopherson1957aa62019-08-27 14:40:39 -07001582 /*
1583 * Using VMCS.VM_EXIT_INSTRUCTION_LEN on EPT misconfig depends on
1584 * undefined behavior: Intel's SDM doesn't mandate the VMCS field be
1585 * set when EPT misconfig occurs. In practice, real hardware updates
1586 * VM_EXIT_INSTRUCTION_LEN on EPT misconfig, but other hypervisors
1587 * (namely Hyper-V) don't set it due to it being undefined behavior,
1588 * i.e. we end up advancing IP with some random value.
1589 */
1590 if (!static_cpu_has(X86_FEATURE_HYPERVISOR) ||
1591 to_vmx(vcpu)->exit_reason != EXIT_REASON_EPT_MISCONFIG) {
1592 rip = kvm_rip_read(vcpu);
1593 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
1594 kvm_rip_write(vcpu, rip);
1595 } else {
1596 if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
1597 return 0;
1598 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001599
Glauber Costa2809f5d2009-05-12 16:21:05 -04001600 /* skipping an emulated instruction also counts */
1601 vmx_set_interrupt_shadow(vcpu, 0);
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001602
Sean Christopherson60fc3d02019-08-27 14:40:38 -07001603 return 1;
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001604}
1605
Wanpeng Licaa057a2018-03-12 04:53:03 -07001606static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
1607{
1608 /*
1609 * Ensure that we clear the HLT state in the VMCS. We don't need to
1610 * explicitly skip the instruction because if the HLT state is set,
1611 * then the instruction is already executing and RIP has already been
1612 * advanced.
1613 */
1614 if (kvm_hlt_in_guest(vcpu->kvm) &&
1615 vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
1616 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
1617}
1618
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001619static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02001620{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001621 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001622 unsigned nr = vcpu->arch.exception.nr;
1623 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001624 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001625 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001626
Jim Mattsonda998b42018-10-16 14:29:22 -07001627 kvm_deliver_exception_payload(vcpu);
1628
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001629 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001630 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001631 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1632 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001633
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001634 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001635 int inc_eip = 0;
1636 if (kvm_exception_is_soft(nr))
1637 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07001638 kvm_inject_realmode_interrupt(vcpu, nr, inc_eip);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001639 return;
1640 }
1641
Sean Christophersonadd5ff72018-03-23 09:34:00 -07001642 WARN_ON_ONCE(vmx->emulation_required);
1643
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001644 if (kvm_exception_is_soft(nr)) {
1645 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1646 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001647 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1648 } else
1649 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1650
1651 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Wanpeng Licaa057a2018-03-12 04:53:03 -07001652
1653 vmx_clear_hlt(vcpu);
Avi Kivity298101d2007-11-25 13:41:11 +02001654}
1655
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001656static bool vmx_rdtscp_supported(void)
1657{
1658 return cpu_has_vmx_rdtscp();
1659}
1660
Mao, Junjiead756a12012-07-02 01:18:48 +00001661static bool vmx_invpcid_supported(void)
1662{
Junaid Shahideb4b2482018-06-27 14:59:14 -07001663 return cpu_has_vmx_invpcid();
Mao, Junjiead756a12012-07-02 01:18:48 +00001664}
1665
Avi Kivity6aa8b732006-12-10 02:21:36 -08001666/*
Eddie Donga75beee2007-05-17 18:55:15 +03001667 * Swap MSR entry in host/guest MSR entry array.
1668 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001669static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001670{
Avi Kivity26bb0982009-09-07 11:14:12 +03001671 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001672
1673 tmp = vmx->guest_msrs[to];
1674 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1675 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001676}
1677
1678/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001679 * Set up the vmcs to automatically save and restore system
1680 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1681 * mode, as fiddling with msrs is very expensive.
1682 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001683static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001684{
Avi Kivity26bb0982009-09-07 11:14:12 +03001685 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03001686
Eddie Donga75beee2007-05-17 18:55:15 +03001687 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001688#ifdef CONFIG_X86_64
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001689 /*
1690 * The SYSCALL MSRs are only needed on long mode guests, and only
1691 * when EFER.SCE is set.
1692 */
1693 if (is_long_mode(&vmx->vcpu) && (vmx->vcpu.arch.efer & EFER_SCE)) {
1694 index = __find_msr_index(vmx, MSR_STAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001695 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001696 move_msr_up(vmx, index, save_nmsrs++);
1697 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001698 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001699 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001700 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
1701 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001702 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001703 }
Eddie Donga75beee2007-05-17 18:55:15 +03001704#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02001705 index = __find_msr_index(vmx, MSR_EFER);
1706 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03001707 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson0023ef32018-12-05 15:28:58 -08001708 index = __find_msr_index(vmx, MSR_TSC_AUX);
1709 if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
1710 move_msr_up(vmx, index, save_nmsrs++);
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001711 index = __find_msr_index(vmx, MSR_IA32_TSX_CTRL);
1712 if (index >= 0)
1713 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001714
Avi Kivity26bb0982009-09-07 11:14:12 +03001715 vmx->save_nmsrs = save_nmsrs;
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001716 vmx->guest_msrs_ready = false;
Avi Kivity58972972009-02-24 22:26:47 +02001717
Yang Zhang8d146952013-01-25 10:18:50 +08001718 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01001719 vmx_update_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03001720}
1721
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001722static u64 vmx_read_l1_tsc_offset(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001723{
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001724 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001725
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001726 if (is_guest_mode(vcpu) &&
Xiaoyao Li5e3d3942019-12-06 16:45:26 +08001727 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETTING))
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001728 return vcpu->arch.tsc_offset - vmcs12->tsc_offset;
1729
1730 return vcpu->arch.tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001731}
1732
Leonid Shatz326e7422018-11-06 12:14:25 +02001733static u64 vmx_write_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001734{
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001735 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1736 u64 g_tsc_offset = 0;
Leonid Shatz326e7422018-11-06 12:14:25 +02001737
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001738 /*
1739 * We're here if L1 chose not to trap WRMSR to TSC. According
1740 * to the spec, this should set L1's TSC; The offset that L1
1741 * set for L2 remains unchanged, and still needs to be added
1742 * to the newly set TSC to get L2's TSC.
1743 */
1744 if (is_guest_mode(vcpu) &&
Xiaoyao Li5e3d3942019-12-06 16:45:26 +08001745 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETTING))
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001746 g_tsc_offset = vmcs12->tsc_offset;
1747
1748 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
1749 vcpu->arch.tsc_offset - g_tsc_offset,
1750 offset);
1751 vmcs_write64(TSC_OFFSET, offset + g_tsc_offset);
1752 return offset + g_tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001753}
1754
Nadav Har'El801d3422011-05-25 23:02:23 +03001755/*
1756 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
1757 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
1758 * all guests if the "nested" module option is off, and can also be disabled
1759 * for a single guest by disabling its VMX cpuid bit.
1760 */
Sean Christopherson7c97fcb2018-12-03 13:53:17 -08001761bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
Nadav Har'El801d3422011-05-25 23:02:23 +03001762{
Radim Krčmářd6321d42017-08-05 00:12:49 +02001763 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03001764}
1765
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001766static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
1767 uint64_t val)
1768{
1769 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
1770
1771 return !(val & ~valid_bits);
1772}
1773
Tom Lendacky801e4592018-02-21 13:39:51 -06001774static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
1775{
Paolo Bonzini13893092018-02-26 13:40:09 +01001776 switch (msr->index) {
1777 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1778 if (!nested)
1779 return 1;
1780 return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
1781 default:
1782 return 1;
1783 }
Tom Lendacky801e4592018-02-21 13:39:51 -06001784}
1785
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001786/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001787 * Reads an msr value (of 'msr_index') into 'pdata'.
1788 * Returns 0 on success, non-0 otherwise.
1789 * Assumes vcpu_load() was already called.
1790 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001791static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001792{
Borislav Petkova6cb0992017-12-20 12:50:28 +01001793 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001794 struct shared_msr_entry *msr;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001795 u32 index;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001796
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001797 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001798#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001799 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001800 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001801 break;
1802 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001803 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001804 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001805 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001806 msr_info->data = vmx_read_guest_kernel_gs_base(vmx);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001807 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03001808#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08001809 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001810 return kvm_get_msr_common(vcpu, msr_info);
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001811 case MSR_IA32_TSX_CTRL:
1812 if (!msr_info->host_initiated &&
1813 !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
1814 return 1;
1815 goto find_shared_msr;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08001816 case MSR_IA32_UMWAIT_CONTROL:
1817 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
1818 return 1;
1819
1820 msr_info->data = vmx->msr_ia32_umwait_control;
1821 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001822 case MSR_IA32_SPEC_CTRL:
1823 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001824 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1825 return 1;
1826
1827 msr_info->data = to_vmx(vcpu)->spec_ctrl;
1828 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001829 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001830 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001831 break;
1832 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001833 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001834 break;
1835 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001836 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001837 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001838 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001839 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001840 (!msr_info->host_initiated &&
1841 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001842 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001843 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001844 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001845 case MSR_IA32_MCG_EXT_CTL:
1846 if (!msr_info->host_initiated &&
Borislav Petkova6cb0992017-12-20 12:50:28 +01001847 !(vmx->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08001848 FEAT_CTL_LMCE_ENABLED))
Jan Kiszkacae50132014-01-04 18:47:22 +01001849 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001850 msr_info->data = vcpu->arch.mcg_ext_ctl;
1851 break;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08001852 case MSR_IA32_FEAT_CTL:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001853 msr_info->data = vmx->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01001854 break;
1855 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1856 if (!nested_vmx_allowed(vcpu))
1857 return 1;
Vitaly Kuznetsov31de3d22020-02-05 13:30:33 +01001858 if (vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
1859 &msr_info->data))
1860 return 1;
1861 /*
1862 * Enlightened VMCS v1 doesn't have certain fields, but buggy
1863 * Hyper-V versions are still trying to use corresponding
1864 * features when they are exposed. Filter out the essential
1865 * minimum.
1866 */
1867 if (!msr_info->host_initiated &&
1868 vmx->nested.enlightened_vmcs_enabled)
1869 nested_evmcs_filter_control_msr(msr_info->index,
1870 &msr_info->data);
1871 break;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001872 case MSR_IA32_RTIT_CTL:
1873 if (pt_mode != PT_MODE_HOST_GUEST)
1874 return 1;
1875 msr_info->data = vmx->pt_desc.guest.ctl;
1876 break;
1877 case MSR_IA32_RTIT_STATUS:
1878 if (pt_mode != PT_MODE_HOST_GUEST)
1879 return 1;
1880 msr_info->data = vmx->pt_desc.guest.status;
1881 break;
1882 case MSR_IA32_RTIT_CR3_MATCH:
1883 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1884 !intel_pt_validate_cap(vmx->pt_desc.caps,
1885 PT_CAP_cr3_filtering))
1886 return 1;
1887 msr_info->data = vmx->pt_desc.guest.cr3_match;
1888 break;
1889 case MSR_IA32_RTIT_OUTPUT_BASE:
1890 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1891 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1892 PT_CAP_topa_output) &&
1893 !intel_pt_validate_cap(vmx->pt_desc.caps,
1894 PT_CAP_single_range_output)))
1895 return 1;
1896 msr_info->data = vmx->pt_desc.guest.output_base;
1897 break;
1898 case MSR_IA32_RTIT_OUTPUT_MASK:
1899 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1900 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1901 PT_CAP_topa_output) &&
1902 !intel_pt_validate_cap(vmx->pt_desc.caps,
1903 PT_CAP_single_range_output)))
1904 return 1;
1905 msr_info->data = vmx->pt_desc.guest.output_mask;
1906 break;
1907 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
1908 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
1909 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1910 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
1911 PT_CAP_num_address_ranges)))
1912 return 1;
1913 if (index % 2)
1914 msr_info->data = vmx->pt_desc.guest.addr_b[index / 2];
1915 else
1916 msr_info->data = vmx->pt_desc.guest.addr_a[index / 2];
1917 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001918 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02001919 if (!msr_info->host_initiated &&
1920 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001921 return 1;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001922 goto find_shared_msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001923 default:
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001924 find_shared_msr:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001925 msr = find_msr_entry(vmx, msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08001926 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001927 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08001928 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001929 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001930 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001931 }
1932
Avi Kivity6aa8b732006-12-10 02:21:36 -08001933 return 0;
1934}
1935
1936/*
Miaohe Lin311497e2019-12-11 14:26:25 +08001937 * Writes msr value into the appropriate "register".
Avi Kivity6aa8b732006-12-10 02:21:36 -08001938 * Returns 0 on success, non-0 otherwise.
1939 * Assumes vcpu_load() was already called.
1940 */
Will Auld8fe8ab42012-11-29 12:42:12 -08001941static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001942{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001943 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001944 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03001945 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08001946 u32 msr_index = msr_info->index;
1947 u64 data = msr_info->data;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001948 u32 index;
Eddie Dong2cc51562007-05-21 07:28:09 +03001949
Avi Kivity6aa8b732006-12-10 02:21:36 -08001950 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08001951 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08001952 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03001953 break;
Avi Kivity16175a72009-03-23 22:13:44 +02001954#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001955 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001956 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001957 vmcs_writel(GUEST_FS_BASE, data);
1958 break;
1959 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001960 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001961 vmcs_writel(GUEST_GS_BASE, data);
1962 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001963 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001964 vmx_write_guest_kernel_gs_base(vmx, data);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001965 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001966#endif
1967 case MSR_IA32_SYSENTER_CS:
Sean Christophersonde70d272019-05-07 09:06:36 -07001968 if (is_guest_mode(vcpu))
1969 get_vmcs12(vcpu)->guest_sysenter_cs = data;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001970 vmcs_write32(GUEST_SYSENTER_CS, data);
1971 break;
1972 case MSR_IA32_SYSENTER_EIP:
Sean Christophersonde70d272019-05-07 09:06:36 -07001973 if (is_guest_mode(vcpu))
1974 get_vmcs12(vcpu)->guest_sysenter_eip = data;
Avi Kivityf5b42c32007-03-06 12:05:53 +02001975 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001976 break;
1977 case MSR_IA32_SYSENTER_ESP:
Sean Christophersonde70d272019-05-07 09:06:36 -07001978 if (is_guest_mode(vcpu))
1979 get_vmcs12(vcpu)->guest_sysenter_esp = data;
Avi Kivityf5b42c32007-03-06 12:05:53 +02001980 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001981 break;
Sean Christopherson699a1ac2019-05-07 09:06:37 -07001982 case MSR_IA32_DEBUGCTLMSR:
1983 if (is_guest_mode(vcpu) && get_vmcs12(vcpu)->vm_exit_controls &
1984 VM_EXIT_SAVE_DEBUG_CONTROLS)
1985 get_vmcs12(vcpu)->guest_ia32_debugctl = data;
1986
1987 ret = kvm_set_msr_common(vcpu, msr_info);
1988 break;
1989
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001990 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001991 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001992 (!msr_info->host_initiated &&
1993 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001994 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08001995 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07001996 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08001997 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08001998 vmcs_write64(GUEST_BNDCFGS, data);
1999 break;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08002000 case MSR_IA32_UMWAIT_CONTROL:
2001 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
2002 return 1;
2003
2004 /* The reserved bit 1 and non-32 bit [63:32] should be zero */
2005 if (data & (BIT_ULL(1) | GENMASK_ULL(63, 32)))
2006 return 1;
2007
2008 vmx->msr_ia32_umwait_control = data;
2009 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002010 case MSR_IA32_SPEC_CTRL:
2011 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002012 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
2013 return 1;
2014
Paolo Bonzini6441fa62020-01-20 16:33:06 +01002015 if (data & ~kvm_spec_ctrl_valid_bits(vcpu))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002016 return 1;
2017
2018 vmx->spec_ctrl = data;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002019 if (!data)
2020 break;
2021
2022 /*
2023 * For non-nested:
2024 * When it's written (to non-zero) for the first time, pass
2025 * it through.
2026 *
2027 * For nested:
2028 * The handling of the MSR bitmap for L2 guests is done in
Miaohe Lin4d516fe2019-12-11 14:26:21 +08002029 * nested_vmx_prepare_msr_bitmap. We should not touch the
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002030 * vmcs02.msr_bitmap here since it gets completely overwritten
2031 * in the merging. We update the vmcs01 here for L1 as well
2032 * since it will end up touching the MSR anyway now.
2033 */
2034 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap,
2035 MSR_IA32_SPEC_CTRL,
2036 MSR_TYPE_RW);
2037 break;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002038 case MSR_IA32_TSX_CTRL:
2039 if (!msr_info->host_initiated &&
2040 !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
2041 return 1;
2042 if (data & ~(TSX_CTRL_RTM_DISABLE | TSX_CTRL_CPUID_CLEAR))
2043 return 1;
2044 goto find_shared_msr;
Ashok Raj15d45072018-02-01 22:59:43 +01002045 case MSR_IA32_PRED_CMD:
2046 if (!msr_info->host_initiated &&
Ashok Raj15d45072018-02-01 22:59:43 +01002047 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
2048 return 1;
2049
2050 if (data & ~PRED_CMD_IBPB)
2051 return 1;
Paolo Bonzini6441fa62020-01-20 16:33:06 +01002052 if (!boot_cpu_has(X86_FEATURE_SPEC_CTRL))
2053 return 1;
Ashok Raj15d45072018-02-01 22:59:43 +01002054 if (!data)
2055 break;
2056
2057 wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
2058
2059 /*
2060 * For non-nested:
2061 * When it's written (to non-zero) for the first time, pass
2062 * it through.
2063 *
2064 * For nested:
2065 * The handling of the MSR bitmap for L2 guests is done in
Miaohe Lin4d516fe2019-12-11 14:26:21 +08002066 * nested_vmx_prepare_msr_bitmap. We should not touch the
Ashok Raj15d45072018-02-01 22:59:43 +01002067 * vmcs02.msr_bitmap here since it gets completely overwritten
2068 * in the merging.
2069 */
2070 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap, MSR_IA32_PRED_CMD,
2071 MSR_TYPE_W);
2072 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002073 case MSR_IA32_CR_PAT:
Sean Christophersond28f4292019-05-07 09:06:27 -07002074 if (!kvm_pat_valid(data))
2075 return 1;
2076
Sean Christopherson142e4be2019-05-07 09:06:35 -07002077 if (is_guest_mode(vcpu) &&
2078 get_vmcs12(vcpu)->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
2079 get_vmcs12(vcpu)->guest_ia32_pat = data;
2080
Sheng Yang468d4722008-10-09 16:01:55 +08002081 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2082 vmcs_write64(GUEST_IA32_PAT, data);
2083 vcpu->arch.pat = data;
2084 break;
2085 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002086 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002087 break;
Will Auldba904632012-11-29 12:42:50 -08002088 case MSR_IA32_TSC_ADJUST:
2089 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002090 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08002091 case MSR_IA32_MCG_EXT_CTL:
2092 if ((!msr_info->host_initiated &&
2093 !(to_vmx(vcpu)->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002094 FEAT_CTL_LMCE_ENABLED)) ||
Ashok Rajc45dcc72016-06-22 14:59:56 +08002095 (data & ~MCG_EXT_CTL_LMCE_EN))
2096 return 1;
2097 vcpu->arch.mcg_ext_ctl = data;
2098 break;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002099 case MSR_IA32_FEAT_CTL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08002100 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08002101 (to_vmx(vcpu)->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002102 FEAT_CTL_LOCKED && !msr_info->host_initiated))
Jan Kiszkacae50132014-01-04 18:47:22 +01002103 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08002104 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01002105 if (msr_info->host_initiated && data == 0)
2106 vmx_leave_nested(vcpu);
2107 break;
2108 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08002109 if (!msr_info->host_initiated)
2110 return 1; /* they are read-only */
2111 if (!nested_vmx_allowed(vcpu))
2112 return 1;
2113 return vmx_set_vmx_msr(vcpu, msr_index, data);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002114 case MSR_IA32_RTIT_CTL:
2115 if ((pt_mode != PT_MODE_HOST_GUEST) ||
Luwei Kangee85dec2018-10-24 16:05:16 +08002116 vmx_rtit_ctl_check(vcpu, data) ||
2117 vmx->nested.vmxon)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002118 return 1;
2119 vmcs_write64(GUEST_IA32_RTIT_CTL, data);
2120 vmx->pt_desc.guest.ctl = data;
Chao Pengb08c2892018-10-24 16:05:15 +08002121 pt_update_intercept_for_msr(vmx);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002122 break;
2123 case MSR_IA32_RTIT_STATUS:
Sean Christophersone348ac72019-12-10 15:24:33 -08002124 if (!pt_can_write_msr(vmx))
2125 return 1;
2126 if (data & MSR_IA32_RTIT_STATUS_MASK)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002127 return 1;
2128 vmx->pt_desc.guest.status = data;
2129 break;
2130 case MSR_IA32_RTIT_CR3_MATCH:
Sean Christophersone348ac72019-12-10 15:24:33 -08002131 if (!pt_can_write_msr(vmx))
2132 return 1;
2133 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2134 PT_CAP_cr3_filtering))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002135 return 1;
2136 vmx->pt_desc.guest.cr3_match = data;
2137 break;
2138 case MSR_IA32_RTIT_OUTPUT_BASE:
Sean Christophersone348ac72019-12-10 15:24:33 -08002139 if (!pt_can_write_msr(vmx))
2140 return 1;
2141 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2142 PT_CAP_topa_output) &&
2143 !intel_pt_validate_cap(vmx->pt_desc.caps,
2144 PT_CAP_single_range_output))
2145 return 1;
2146 if (data & MSR_IA32_RTIT_OUTPUT_BASE_MASK)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002147 return 1;
2148 vmx->pt_desc.guest.output_base = data;
2149 break;
2150 case MSR_IA32_RTIT_OUTPUT_MASK:
Sean Christophersone348ac72019-12-10 15:24:33 -08002151 if (!pt_can_write_msr(vmx))
2152 return 1;
2153 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2154 PT_CAP_topa_output) &&
2155 !intel_pt_validate_cap(vmx->pt_desc.caps,
2156 PT_CAP_single_range_output))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002157 return 1;
2158 vmx->pt_desc.guest.output_mask = data;
2159 break;
2160 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
Sean Christophersone348ac72019-12-10 15:24:33 -08002161 if (!pt_can_write_msr(vmx))
2162 return 1;
Chao Pengbf8c55d2018-10-24 16:05:14 +08002163 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
Sean Christophersone348ac72019-12-10 15:24:33 -08002164 if (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
2165 PT_CAP_num_address_ranges))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002166 return 1;
Sean Christophersonfe6ed362019-12-10 15:24:32 -08002167 if (is_noncanonical_address(data, vcpu))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002168 return 1;
2169 if (index % 2)
2170 vmx->pt_desc.guest.addr_b[index / 2] = data;
2171 else
2172 vmx->pt_desc.guest.addr_a[index / 2] = data;
2173 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002174 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02002175 if (!msr_info->host_initiated &&
2176 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002177 return 1;
2178 /* Check reserved bit, higher 32 bits should be zero */
2179 if ((data >> 32) != 0)
2180 return 1;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002181 goto find_shared_msr;
2182
Avi Kivity6aa8b732006-12-10 02:21:36 -08002183 default:
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002184 find_shared_msr:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002185 msr = find_msr_entry(vmx, msr_index);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05002186 if (msr)
2187 ret = vmx_set_guest_msr(vmx, msr, data);
2188 else
2189 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002190 }
2191
Eddie Dong2cc51562007-05-21 07:28:09 +03002192 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002193}
2194
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002195static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002196{
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002197 kvm_register_mark_available(vcpu, reg);
2198
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002199 switch (reg) {
2200 case VCPU_REGS_RSP:
2201 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2202 break;
2203 case VCPU_REGS_RIP:
2204 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2205 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002206 case VCPU_EXREG_PDPTR:
2207 if (enable_ept)
2208 ept_save_pdptrs(vcpu);
2209 break;
Sean Christopherson34059c22019-09-27 14:45:23 -07002210 case VCPU_EXREG_CR3:
2211 if (enable_unrestricted_guest || (enable_ept && is_paging(vcpu)))
2212 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
2213 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002214 default:
Sean Christopherson34059c22019-09-27 14:45:23 -07002215 WARN_ON_ONCE(1);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002216 break;
2217 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002218}
2219
Avi Kivity6aa8b732006-12-10 02:21:36 -08002220static __init int cpu_has_kvm_support(void)
2221{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002222 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002223}
2224
2225static __init int vmx_disabled_by_bios(void)
2226{
Sean Christophersona4d0b2f2019-12-20 20:45:09 -08002227 return !boot_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
2228 !boot_cpu_has(X86_FEATURE_VMX);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002229}
2230
Dongxiao Xu7725b892010-05-11 18:29:38 +08002231static void kvm_cpu_vmxon(u64 addr)
2232{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002233 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002234 intel_pt_handle_vmx(1);
2235
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002236 asm volatile ("vmxon %0" : : "m"(addr));
Dongxiao Xu7725b892010-05-11 18:29:38 +08002237}
2238
Radim Krčmář13a34e02014-08-28 15:13:03 +02002239static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002240{
2241 int cpu = raw_smp_processor_id();
2242 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002243
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07002244 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02002245 return -EBUSY;
2246
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002247 /*
2248 * This can happen if we hot-added a CPU but failed to allocate
2249 * VP assist page for it.
2250 */
2251 if (static_branch_unlikely(&enable_evmcs) &&
2252 !hv_get_vp_assist_page(cpu))
2253 return -EFAULT;
2254
Nadav Har'Eld462b812011-05-24 15:26:10 +03002255 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08002256 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
2257 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002258
2259 /*
2260 * Now we can enable the vmclear operation in kdump
2261 * since the loaded_vmcss_on_cpu list on this cpu
2262 * has been initialized.
2263 *
2264 * Though the cpu is not in VMX operation now, there
2265 * is no problem to enable the vmclear operation
2266 * for the loaded_vmcss_on_cpu list is empty!
2267 */
2268 crash_enable_local_vmclear(cpu);
2269
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002270 kvm_cpu_vmxon(phys_addr);
David Hildenbrandfdf288b2017-08-24 20:51:29 +02002271 if (enable_ept)
2272 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02002273
2274 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002275}
2276
Nadav Har'Eld462b812011-05-24 15:26:10 +03002277static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002278{
2279 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002280 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002281
Nadav Har'Eld462b812011-05-24 15:26:10 +03002282 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2283 loaded_vmcss_on_cpu_link)
2284 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002285}
2286
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002287
2288/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2289 * tricks.
2290 */
2291static void kvm_cpu_vmxoff(void)
2292{
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002293 asm volatile (__ex("vmxoff"));
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002294
2295 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002296 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002297}
2298
Radim Krčmář13a34e02014-08-28 15:13:03 +02002299static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002300{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002301 vmclear_local_loaded_vmcss();
2302 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002303}
2304
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002305static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002306 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002307{
2308 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002309 u32 ctl = ctl_min | ctl_opt;
2310
2311 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2312
2313 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2314 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2315
2316 /* Ensure minimum (required) set of control bits are supported. */
2317 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002318 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002319
2320 *result = ctl;
2321 return 0;
2322}
2323
Sean Christopherson7caaa712018-12-03 13:53:01 -08002324static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf,
2325 struct vmx_capability *vmx_cap)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002326{
2327 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002328 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002329 u32 _pin_based_exec_control = 0;
2330 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002331 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002332 u32 _vmexit_control = 0;
2333 u32 _vmentry_control = 0;
2334
Paolo Bonzini13893092018-02-26 13:40:09 +01002335 memset(vmcs_conf, 0, sizeof(*vmcs_conf));
Raghavendra K T10166742012-02-07 23:19:20 +05302336 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002337#ifdef CONFIG_X86_64
2338 CPU_BASED_CR8_LOAD_EXITING |
2339 CPU_BASED_CR8_STORE_EXITING |
2340#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002341 CPU_BASED_CR3_LOAD_EXITING |
2342 CPU_BASED_CR3_STORE_EXITING |
Quan Xu8eb73e2d2017-12-12 16:44:21 +08002343 CPU_BASED_UNCOND_IO_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002344 CPU_BASED_MOV_DR_EXITING |
Xiaoyao Li5e3d3942019-12-06 16:45:26 +08002345 CPU_BASED_USE_TSC_OFFSETTING |
Wanpeng Li4d5422c2018-03-12 04:53:02 -07002346 CPU_BASED_MWAIT_EXITING |
2347 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002348 CPU_BASED_INVLPG_EXITING |
2349 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002350
Sheng Yangf78e0e22007-10-29 09:40:42 +08002351 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002352 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002353 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002354 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2355 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002356 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002357#ifdef CONFIG_X86_64
2358 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2359 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2360 ~CPU_BASED_CR8_STORE_EXITING;
2361#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002362 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002363 min2 = 0;
2364 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002365 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002366 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002367 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002368 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002369 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002370 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Paolo Bonzini0367f202016-07-12 10:44:55 +02002371 SECONDARY_EXEC_DESC |
Mao, Junjiead756a12012-07-02 01:18:48 +00002372 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002373 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002374 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002375 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08002376 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08002377 SECONDARY_EXEC_XSAVES |
David Hildenbrand736fdf72017-08-24 20:51:37 +02002378 SECONDARY_EXEC_RDSEED_EXITING |
2379 SECONDARY_EXEC_RDRAND_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002380 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04002381 SECONDARY_EXEC_TSC_SCALING |
Tao Xue69e72fa2019-07-16 14:55:49 +08002382 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE |
Chao Pengf99e3da2018-10-24 16:05:10 +08002383 SECONDARY_EXEC_PT_USE_GPA |
2384 SECONDARY_EXEC_PT_CONCEAL_VMX |
Sean Christopherson0b665d32018-08-14 09:33:34 -07002385 SECONDARY_EXEC_ENABLE_VMFUNC |
2386 SECONDARY_EXEC_ENCLS_EXITING;
Sheng Yangd56f5462008-04-25 10:13:16 +08002387 if (adjust_vmx_controls(min2, opt2,
2388 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002389 &_cpu_based_2nd_exec_control) < 0)
2390 return -EIO;
2391 }
2392#ifndef CONFIG_X86_64
2393 if (!(_cpu_based_2nd_exec_control &
2394 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2395 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2396#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002397
2398 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2399 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002400 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002401 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2402 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002403
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002404 rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
Sean Christopherson7caaa712018-12-03 13:53:01 -08002405 &vmx_cap->ept, &vmx_cap->vpid);
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002406
Sheng Yangd56f5462008-04-25 10:13:16 +08002407 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002408 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2409 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002410 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2411 CPU_BASED_CR3_STORE_EXITING |
2412 CPU_BASED_INVLPG_EXITING);
Sean Christopherson7caaa712018-12-03 13:53:01 -08002413 } else if (vmx_cap->ept) {
2414 vmx_cap->ept = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002415 pr_warn_once("EPT CAP should not exist if not support "
2416 "1-setting enable EPT VM-execution control\n");
2417 }
2418 if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
Sean Christopherson7caaa712018-12-03 13:53:01 -08002419 vmx_cap->vpid) {
2420 vmx_cap->vpid = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002421 pr_warn_once("VPID CAP should not exist if not support "
2422 "1-setting enable VPID VM-execution control\n");
Sheng Yangd56f5462008-04-25 10:13:16 +08002423 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002424
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002425 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002426#ifdef CONFIG_X86_64
2427 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2428#endif
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002429 opt = VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL |
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002430 VM_EXIT_LOAD_IA32_PAT |
2431 VM_EXIT_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002432 VM_EXIT_CLEAR_BNDCFGS |
2433 VM_EXIT_PT_CONCEAL_PIP |
2434 VM_EXIT_CLEAR_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002435 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2436 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002437 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002438
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01002439 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2440 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
2441 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002442 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2443 &_pin_based_exec_control) < 0)
2444 return -EIO;
2445
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02002446 if (cpu_has_broken_vmx_preemption_timer())
2447 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002448 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002449 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08002450 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2451
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01002452 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002453 opt = VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL |
2454 VM_ENTRY_LOAD_IA32_PAT |
2455 VM_ENTRY_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002456 VM_ENTRY_LOAD_BNDCFGS |
2457 VM_ENTRY_PT_CONCEAL_PIP |
2458 VM_ENTRY_LOAD_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002459 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2460 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002461 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002462
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002463 /*
2464 * Some cpus support VM_{ENTRY,EXIT}_IA32_PERF_GLOBAL_CTRL but they
2465 * can't be used due to an errata where VM Exit may incorrectly clear
2466 * IA32_PERF_GLOBAL_CTRL[34:32]. Workaround the errata by using the
2467 * MSR load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2468 */
2469 if (boot_cpu_data.x86 == 0x6) {
2470 switch (boot_cpu_data.x86_model) {
2471 case 26: /* AAK155 */
2472 case 30: /* AAP115 */
2473 case 37: /* AAT100 */
2474 case 44: /* BC86,AAY89,BD102 */
2475 case 46: /* BA97 */
Sean Christopherson85ba2b12019-01-14 12:12:02 -08002476 _vmentry_control &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002477 _vmexit_control &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
2478 pr_warn_once("kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2479 "does not work properly. Using workaround\n");
2480 break;
2481 default:
2482 break;
2483 }
2484 }
2485
2486
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002487 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002488
2489 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2490 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002491 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002492
2493#ifdef CONFIG_X86_64
2494 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2495 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002496 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002497#endif
2498
2499 /* Require Write-Back (WB) memory type for VMCS accesses. */
2500 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002501 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002502
Yang, Sheng002c7f72007-07-31 14:23:01 +03002503 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02002504 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03002505 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002506
Liran Alon2307af12018-06-29 22:59:04 +03002507 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002508
Yang, Sheng002c7f72007-07-31 14:23:01 +03002509 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2510 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002511 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002512 vmcs_conf->vmexit_ctrl = _vmexit_control;
2513 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002514
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002515 if (static_branch_unlikely(&enable_evmcs))
2516 evmcs_sanitize_exec_ctrls(vmcs_conf);
2517
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002518 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002519}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002520
Ben Gardon41836832019-02-11 11:02:52 -08002521struct vmcs *alloc_vmcs_cpu(bool shadow, int cpu, gfp_t flags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002522{
2523 int node = cpu_to_node(cpu);
2524 struct page *pages;
2525 struct vmcs *vmcs;
2526
Ben Gardon41836832019-02-11 11:02:52 -08002527 pages = __alloc_pages_node(node, flags, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002528 if (!pages)
2529 return NULL;
2530 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002531 memset(vmcs, 0, vmcs_config.size);
Liran Alon2307af12018-06-29 22:59:04 +03002532
2533 /* KVM supports Enlightened VMCS v1 only */
2534 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002535 vmcs->hdr.revision_id = KVM_EVMCS_VERSION;
Liran Alon2307af12018-06-29 22:59:04 +03002536 else
Liran Alon392b2f22018-06-23 02:35:01 +03002537 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002538
Liran Alon491a6032018-06-23 02:35:12 +03002539 if (shadow)
2540 vmcs->hdr.shadow_vmcs = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002541 return vmcs;
2542}
2543
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002544void free_vmcs(struct vmcs *vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002545{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002546 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002547}
2548
Nadav Har'Eld462b812011-05-24 15:26:10 +03002549/*
2550 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2551 */
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002552void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002553{
2554 if (!loaded_vmcs->vmcs)
2555 return;
2556 loaded_vmcs_clear(loaded_vmcs);
2557 free_vmcs(loaded_vmcs->vmcs);
2558 loaded_vmcs->vmcs = NULL;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002559 if (loaded_vmcs->msr_bitmap)
2560 free_page((unsigned long)loaded_vmcs->msr_bitmap);
Jim Mattson355f4fb2016-10-28 08:29:39 -07002561 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002562}
2563
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002564int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002565{
Liran Alon491a6032018-06-23 02:35:12 +03002566 loaded_vmcs->vmcs = alloc_vmcs(false);
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002567 if (!loaded_vmcs->vmcs)
2568 return -ENOMEM;
2569
2570 loaded_vmcs->shadow_vmcs = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07002571 loaded_vmcs->hv_timer_soft_disabled = false;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002572 loaded_vmcs_init(loaded_vmcs);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002573
2574 if (cpu_has_vmx_msr_bitmap()) {
Ben Gardon41836832019-02-11 11:02:52 -08002575 loaded_vmcs->msr_bitmap = (unsigned long *)
2576 __get_free_page(GFP_KERNEL_ACCOUNT);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002577 if (!loaded_vmcs->msr_bitmap)
2578 goto out_vmcs;
2579 memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002580
Arnd Bergmann1f008e12018-05-25 17:36:17 +02002581 if (IS_ENABLED(CONFIG_HYPERV) &&
2582 static_branch_unlikely(&enable_evmcs) &&
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002583 (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
2584 struct hv_enlightened_vmcs *evmcs =
2585 (struct hv_enlightened_vmcs *)loaded_vmcs->vmcs;
2586
2587 evmcs->hv_enlightenments_control.msr_bitmap = 1;
2588 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002589 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07002590
2591 memset(&loaded_vmcs->host_state, 0, sizeof(struct vmcs_host_state));
Sean Christopherson3af80fe2019-05-07 12:18:00 -07002592 memset(&loaded_vmcs->controls_shadow, 0,
2593 sizeof(struct vmcs_controls_shadow));
Sean Christophersond7ee0392018-07-23 12:32:47 -07002594
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002595 return 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002596
2597out_vmcs:
2598 free_loaded_vmcs(loaded_vmcs);
2599 return -ENOMEM;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002600}
2601
Sam Ravnborg39959582007-06-01 00:47:13 -07002602static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002603{
2604 int cpu;
2605
Zachary Amsden3230bb42009-09-29 11:38:37 -10002606 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002607 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002608 per_cpu(vmxarea, cpu) = NULL;
2609 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002610}
2611
Avi Kivity6aa8b732006-12-10 02:21:36 -08002612static __init int alloc_kvm_area(void)
2613{
2614 int cpu;
2615
Zachary Amsden3230bb42009-09-29 11:38:37 -10002616 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002617 struct vmcs *vmcs;
2618
Ben Gardon41836832019-02-11 11:02:52 -08002619 vmcs = alloc_vmcs_cpu(false, cpu, GFP_KERNEL);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002620 if (!vmcs) {
2621 free_kvm_area();
2622 return -ENOMEM;
2623 }
2624
Liran Alon2307af12018-06-29 22:59:04 +03002625 /*
2626 * When eVMCS is enabled, alloc_vmcs_cpu() sets
2627 * vmcs->revision_id to KVM_EVMCS_VERSION instead of
2628 * revision_id reported by MSR_IA32_VMX_BASIC.
2629 *
Linus Torvalds312a4662018-12-26 17:03:51 -08002630 * However, even though not explicitly documented by
Liran Alon2307af12018-06-29 22:59:04 +03002631 * TLFS, VMXArea passed as VMXON argument should
2632 * still be marked with revision_id reported by
2633 * physical CPU.
2634 */
2635 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002636 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002637
Avi Kivity6aa8b732006-12-10 02:21:36 -08002638 per_cpu(vmxarea, cpu) = vmcs;
2639 }
2640 return 0;
2641}
2642
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002643static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02002644 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002645{
Gleb Natapovd99e4152012-12-20 16:57:45 +02002646 if (!emulate_invalid_guest_state) {
2647 /*
2648 * CS and SS RPL should be equal during guest entry according
2649 * to VMX spec, but in reality it is not always so. Since vcpu
2650 * is in the middle of the transition from real mode to
2651 * protected mode it is safe to assume that RPL 0 is a good
2652 * default value.
2653 */
2654 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03002655 save->selector &= ~SEGMENT_RPL_MASK;
2656 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02002657 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002658 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02002659 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002660}
2661
2662static void enter_pmode(struct kvm_vcpu *vcpu)
2663{
2664 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002665 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002666
Gleb Natapovd99e4152012-12-20 16:57:45 +02002667 /*
2668 * Update real mode segment cache. It may be not up-to-date if sement
2669 * register was written while vcpu was in a guest mode.
2670 */
2671 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2672 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2673 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2674 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2675 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2676 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
2677
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002678 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002679
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002680 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002681
2682 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002683 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2684 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002685 vmcs_writel(GUEST_RFLAGS, flags);
2686
Rusty Russell66aee912007-07-17 23:34:16 +10002687 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2688 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002689
2690 update_exception_bitmap(vcpu);
2691
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002692 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2693 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2694 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2695 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2696 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2697 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002698}
2699
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002700static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002701{
Mathias Krause772e0312012-08-30 01:30:19 +02002702 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02002703 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002704
Gleb Natapovd99e4152012-12-20 16:57:45 +02002705 var.dpl = 0x3;
2706 if (seg == VCPU_SREG_CS)
2707 var.type = 0x3;
2708
2709 if (!emulate_invalid_guest_state) {
2710 var.selector = var.base >> 4;
2711 var.base = var.base & 0xffff0;
2712 var.limit = 0xffff;
2713 var.g = 0;
2714 var.db = 0;
2715 var.present = 1;
2716 var.s = 1;
2717 var.l = 0;
2718 var.unusable = 0;
2719 var.type = 0x3;
2720 var.avl = 0;
2721 if (save->base & 0xf)
2722 printk_once(KERN_WARNING "kvm: segment base is not "
2723 "paragraph aligned when entering "
2724 "protected mode (seg=%d)", seg);
2725 }
2726
2727 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05002728 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02002729 vmcs_write32(sf->limit, var.limit);
2730 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002731}
2732
2733static void enter_rmode(struct kvm_vcpu *vcpu)
2734{
2735 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002736 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002737 struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002738
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002739 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
2740 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2741 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2742 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2743 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002744 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2745 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002746
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002747 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002748
Gleb Natapov776e58e2011-03-13 12:34:27 +02002749 /*
2750 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01002751 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02002752 */
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002753 if (!kvm_vmx->tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02002754 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2755 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02002756
Avi Kivity2fb92db2011-04-27 19:42:18 +03002757 vmx_segment_cache_clear(vmx);
2758
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002759 vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002760 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002761 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2762
2763 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002764 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002765
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002766 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002767
2768 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002769 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002770 update_exception_bitmap(vcpu);
2771
Gleb Natapovd99e4152012-12-20 16:57:45 +02002772 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2773 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2774 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2775 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2776 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
2777 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002778
Eddie Dong8668a3c2007-10-10 14:26:45 +08002779 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002780}
2781
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002782void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
Amit Shah401d10d2009-02-20 22:53:37 +05302783{
2784 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002785 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
2786
2787 if (!msr)
2788 return;
Amit Shah401d10d2009-02-20 22:53:37 +05302789
Avi Kivityf6801df2010-01-21 15:31:50 +02002790 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302791 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002792 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302793 msr->data = efer;
2794 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002795 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302796
2797 msr->data = efer & ~EFER_LME;
2798 }
2799 setup_msrs(vmx);
2800}
2801
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002802#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002803
2804static void enter_lmode(struct kvm_vcpu *vcpu)
2805{
2806 u32 guest_tr_ar;
2807
Avi Kivity2fb92db2011-04-27 19:42:18 +03002808 vmx_segment_cache_clear(to_vmx(vcpu));
2809
Avi Kivity6aa8b732006-12-10 02:21:36 -08002810 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002811 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02002812 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
2813 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002814 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002815 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
2816 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002817 }
Avi Kivityda38f432010-07-06 11:30:49 +03002818 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002819}
2820
2821static void exit_lmode(struct kvm_vcpu *vcpu)
2822{
Gleb Natapov2961e8762013-11-25 15:37:13 +02002823 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03002824 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002825}
2826
2827#endif
2828
Junaid Shahidfaff8752018-06-29 13:10:05 -07002829static void vmx_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t addr)
2830{
2831 int vpid = to_vmx(vcpu)->vpid;
2832
2833 if (!vpid_sync_vcpu_addr(vpid, addr))
2834 vpid_sync_context(vpid);
2835
2836 /*
2837 * If VPIDs are not supported or enabled, then the above is a no-op.
2838 * But we don't really need a TLB flush in that case anyway, because
2839 * each VM entry/exit includes an implicit flush when VPID is 0.
2840 */
2841}
2842
Avi Kivitye8467fd2009-12-29 18:43:06 +02002843static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
2844{
2845 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
2846
2847 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
2848 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
2849}
2850
Anthony Liguori25c4c272007-04-27 09:29:21 +03002851static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08002852{
Avi Kivityfc78f512009-12-07 12:16:48 +02002853 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
2854
2855 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
2856 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08002857}
2858
Sheng Yang14394422008-04-28 12:24:45 +08002859static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
2860{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002861 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2862
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002863 if (!kvm_register_is_dirty(vcpu, VCPU_EXREG_PDPTR))
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002864 return;
2865
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002866 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002867 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
2868 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
2869 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
2870 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08002871 }
2872}
2873
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002874void ept_save_pdptrs(struct kvm_vcpu *vcpu)
Avi Kivity8f5d5492009-05-31 18:41:29 +03002875{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002876 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2877
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002878 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002879 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
2880 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
2881 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
2882 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002883 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002884
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002885 kvm_register_mark_dirty(vcpu, VCPU_EXREG_PDPTR);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002886}
2887
Sheng Yang14394422008-04-28 12:24:45 +08002888static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
2889 unsigned long cr0,
2890 struct kvm_vcpu *vcpu)
2891{
Sean Christopherson2183f562019-05-07 12:17:56 -07002892 struct vcpu_vmx *vmx = to_vmx(vcpu);
2893
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002894 if (!kvm_register_is_available(vcpu, VCPU_EXREG_CR3))
Sean Christopherson34059c22019-09-27 14:45:23 -07002895 vmx_cache_reg(vcpu, VCPU_EXREG_CR3);
Sheng Yang14394422008-04-28 12:24:45 +08002896 if (!(cr0 & X86_CR0_PG)) {
2897 /* From paging/starting to nonpaging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002898 exec_controls_setbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2899 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002900 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002901 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002902 } else if (!is_paging(vcpu)) {
2903 /* From nonpaging to paging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002904 exec_controls_clearbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2905 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002906 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002907 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002908 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08002909
2910 if (!(cr0 & X86_CR0_WP))
2911 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08002912}
2913
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002914void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002915{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002916 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002917 unsigned long hw_cr0;
2918
Sean Christopherson3de63472018-07-13 08:42:30 -07002919 hw_cr0 = (cr0 & ~KVM_VM_CR0_ALWAYS_OFF);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002920 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02002921 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02002922 else {
Gleb Natapov50378782013-02-04 16:00:28 +02002923 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08002924
Gleb Natapov218e7632013-01-21 15:36:45 +02002925 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
2926 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002927
Gleb Natapov218e7632013-01-21 15:36:45 +02002928 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
2929 enter_rmode(vcpu);
2930 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002931
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002932#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02002933 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10002934 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002935 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10002936 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002937 exit_lmode(vcpu);
2938 }
2939#endif
2940
Sean Christophersonb4d18512018-03-05 12:04:40 -08002941 if (enable_ept && !enable_unrestricted_guest)
Sheng Yang14394422008-04-28 12:24:45 +08002942 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
2943
Avi Kivity6aa8b732006-12-10 02:21:36 -08002944 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08002945 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002946 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02002947
2948 /* depends on vcpu->arch.cr0 to be set to a new value */
2949 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002950}
2951
Yu Zhang855feb62017-08-24 20:27:55 +08002952static int get_ept_level(struct kvm_vcpu *vcpu)
2953{
Sean Christopherson148d735e2020-02-07 09:37:41 -08002954 /* Nested EPT currently only supports 4-level walks. */
2955 if (is_guest_mode(vcpu) && nested_cpu_has_ept(get_vmcs12(vcpu)))
2956 return 4;
Yu Zhang855feb62017-08-24 20:27:55 +08002957 if (cpu_has_vmx_ept_5levels() && (cpuid_maxphyaddr(vcpu) > 48))
2958 return 5;
2959 return 4;
2960}
2961
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002962u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08002963{
Yu Zhang855feb62017-08-24 20:27:55 +08002964 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08002965
Yu Zhang855feb62017-08-24 20:27:55 +08002966 eptp |= (get_ept_level(vcpu) == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08002967
Peter Feiner995f00a2017-06-30 17:26:32 -07002968 if (enable_ept_ad_bits &&
2969 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02002970 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08002971 eptp |= (root_hpa & PAGE_MASK);
2972
2973 return eptp;
2974}
2975
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002976void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002977{
Tianyu Lan877ad952018-07-19 08:40:23 +00002978 struct kvm *kvm = vcpu->kvm;
Sean Christopherson04f11ef2019-09-27 14:45:16 -07002979 bool update_guest_cr3 = true;
Sheng Yang14394422008-04-28 12:24:45 +08002980 unsigned long guest_cr3;
2981 u64 eptp;
2982
2983 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02002984 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07002985 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08002986 vmcs_write64(EPT_POINTER, eptp);
Tianyu Lan877ad952018-07-19 08:40:23 +00002987
2988 if (kvm_x86_ops->tlb_remote_flush) {
2989 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
2990 to_vmx(vcpu)->ept_pointer = eptp;
2991 to_kvm_vmx(kvm)->ept_pointers_match
2992 = EPT_POINTERS_CHECK;
2993 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
2994 }
2995
Sean Christopherson04f11ef2019-09-27 14:45:16 -07002996 /* Loading vmcs02.GUEST_CR3 is handled by nested VM-Enter. */
2997 if (is_guest_mode(vcpu))
2998 update_guest_cr3 = false;
Sean Christophersonb17b7432019-09-27 14:45:17 -07002999 else if (!enable_unrestricted_guest && !is_paging(vcpu))
Tianyu Lan877ad952018-07-19 08:40:23 +00003000 guest_cr3 = to_kvm_vmx(kvm)->ept_identity_map_addr;
Sean Christophersonb17b7432019-09-27 14:45:17 -07003001 else if (test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3002 guest_cr3 = vcpu->arch.cr3;
3003 else /* vmcs01.GUEST_CR3 is already up-to-date. */
3004 update_guest_cr3 = false;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02003005 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003006 }
3007
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003008 if (update_guest_cr3)
3009 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003010}
3011
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003012int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003013{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003014 struct vcpu_vmx *vmx = to_vmx(vcpu);
Ben Serebrin085e68e2015-04-16 11:58:05 -07003015 /*
3016 * Pass through host's Machine Check Enable value to hw_cr4, which
3017 * is in force while we are in guest mode. Do not let guests control
3018 * this bit, even if host CR4.MCE == 0.
3019 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003020 unsigned long hw_cr4;
3021
3022 hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
3023 if (enable_unrestricted_guest)
3024 hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003025 else if (vmx->rmode.vm86_active)
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003026 hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
3027 else
3028 hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003029
Sean Christopherson64f7a112018-04-30 10:01:06 -07003030 if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
3031 if (cr4 & X86_CR4_UMIP) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003032 secondary_exec_controls_setbit(vmx, SECONDARY_EXEC_DESC);
Sean Christopherson64f7a112018-04-30 10:01:06 -07003033 hw_cr4 &= ~X86_CR4_UMIP;
3034 } else if (!is_guest_mode(vcpu) ||
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003035 !nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC)) {
3036 secondary_exec_controls_clearbit(vmx, SECONDARY_EXEC_DESC);
3037 }
Sean Christopherson64f7a112018-04-30 10:01:06 -07003038 }
Paolo Bonzini0367f202016-07-12 10:44:55 +02003039
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003040 if (cr4 & X86_CR4_VMXE) {
3041 /*
3042 * To use VMXON (and later other VMX instructions), a guest
3043 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3044 * So basically the check on whether to allow nested VMX
Paolo Bonzini5bea5122018-09-18 15:19:17 +02003045 * is here. We operate under the default treatment of SMM,
3046 * so VMX cannot be enabled under SMM.
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003047 */
Paolo Bonzini5bea5122018-09-18 15:19:17 +02003048 if (!nested_vmx_allowed(vcpu) || is_smm(vcpu))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003049 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003050 }
David Matlack38991522016-11-29 18:14:08 -08003051
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003052 if (vmx->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003053 return 1;
3054
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003055 vcpu->arch.cr4 = cr4;
Sheng Yang14394422008-04-28 12:24:45 +08003056
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003057 if (!enable_unrestricted_guest) {
3058 if (enable_ept) {
3059 if (!is_paging(vcpu)) {
3060 hw_cr4 &= ~X86_CR4_PAE;
3061 hw_cr4 |= X86_CR4_PSE;
3062 } else if (!(cr4 & X86_CR4_PAE)) {
3063 hw_cr4 &= ~X86_CR4_PAE;
3064 }
3065 }
3066
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003067 /*
Huaitong Handdba2622016-03-22 16:51:15 +08003068 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
3069 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
3070 * to be manually disabled when guest switches to non-paging
3071 * mode.
3072 *
3073 * If !enable_unrestricted_guest, the CPU is always running
3074 * with CR0.PG=1 and CR4 needs to be modified.
3075 * If enable_unrestricted_guest, the CPU automatically
3076 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003077 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003078 if (!is_paging(vcpu))
3079 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
3080 }
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003081
Sheng Yang14394422008-04-28 12:24:45 +08003082 vmcs_writel(CR4_READ_SHADOW, cr4);
3083 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003084 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003085}
3086
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003087void vmx_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003088{
Avi Kivitya9179492011-01-03 14:28:52 +02003089 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003090 u32 ar;
3091
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003092 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003093 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003094 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003095 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003096 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003097 var->base = vmx_read_guest_seg_base(vmx, seg);
3098 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3099 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003100 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003101 var->base = vmx_read_guest_seg_base(vmx, seg);
3102 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3103 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3104 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003105 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003106 var->type = ar & 15;
3107 var->s = (ar >> 4) & 1;
3108 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003109 /*
3110 * Some userspaces do not preserve unusable property. Since usable
3111 * segment has to be present according to VMX spec we can use present
3112 * property to amend userspace bug by making unusable segment always
3113 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3114 * segment as unusable.
3115 */
3116 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003117 var->avl = (ar >> 12) & 1;
3118 var->l = (ar >> 13) & 1;
3119 var->db = (ar >> 14) & 1;
3120 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003121}
3122
Avi Kivitya9179492011-01-03 14:28:52 +02003123static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3124{
Avi Kivitya9179492011-01-03 14:28:52 +02003125 struct kvm_segment s;
3126
3127 if (to_vmx(vcpu)->rmode.vm86_active) {
3128 vmx_get_segment(vcpu, &s, seg);
3129 return s.base;
3130 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003131 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003132}
3133
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003134int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003135{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003136 struct vcpu_vmx *vmx = to_vmx(vcpu);
3137
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003138 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003139 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003140 else {
3141 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003142 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003143 }
Avi Kivity69c73022011-03-07 15:26:44 +02003144}
3145
Avi Kivity653e3102007-05-07 10:55:37 +03003146static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003147{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003148 u32 ar;
3149
Avi Kivityf0495f92012-06-07 17:06:10 +03003150 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003151 ar = 1 << 16;
3152 else {
3153 ar = var->type & 15;
3154 ar |= (var->s & 1) << 4;
3155 ar |= (var->dpl & 3) << 5;
3156 ar |= (var->present & 1) << 7;
3157 ar |= (var->avl & 1) << 12;
3158 ar |= (var->l & 1) << 13;
3159 ar |= (var->db & 1) << 14;
3160 ar |= (var->g & 1) << 15;
3161 }
Avi Kivity653e3102007-05-07 10:55:37 +03003162
3163 return ar;
3164}
3165
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003166void vmx_set_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity653e3102007-05-07 10:55:37 +03003167{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003168 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003169 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003170
Avi Kivity2fb92db2011-04-27 19:42:18 +03003171 vmx_segment_cache_clear(vmx);
3172
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003173 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3174 vmx->rmode.segs[seg] = *var;
3175 if (seg == VCPU_SREG_TR)
3176 vmcs_write16(sf->selector, var->selector);
3177 else if (var->s)
3178 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003179 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003180 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003181
Avi Kivity653e3102007-05-07 10:55:37 +03003182 vmcs_writel(sf->base, var->base);
3183 vmcs_write32(sf->limit, var->limit);
3184 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003185
3186 /*
3187 * Fix the "Accessed" bit in AR field of segment registers for older
3188 * qemu binaries.
3189 * IA32 arch specifies that at the time of processor reset the
3190 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003191 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003192 * state vmexit when "unrestricted guest" mode is turned on.
3193 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3194 * tree. Newer qemu binaries with that qemu fix would not need this
3195 * kvm hack.
3196 */
3197 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003198 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003199
Gleb Natapovf924d662012-12-12 19:10:55 +02003200 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003201
3202out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01003203 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003204}
3205
Avi Kivity6aa8b732006-12-10 02:21:36 -08003206static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3207{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003208 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003209
3210 *db = (ar >> 14) & 1;
3211 *l = (ar >> 13) & 1;
3212}
3213
Gleb Natapov89a27f42010-02-16 10:51:48 +02003214static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003215{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003216 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3217 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003218}
3219
Gleb Natapov89a27f42010-02-16 10:51:48 +02003220static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003221{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003222 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3223 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003224}
3225
Gleb Natapov89a27f42010-02-16 10:51:48 +02003226static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003227{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003228 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3229 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003230}
3231
Gleb Natapov89a27f42010-02-16 10:51:48 +02003232static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003233{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003234 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3235 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003236}
3237
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003238static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3239{
3240 struct kvm_segment var;
3241 u32 ar;
3242
3243 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003244 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003245 if (seg == VCPU_SREG_CS)
3246 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003247 ar = vmx_segment_access_rights(&var);
3248
3249 if (var.base != (var.selector << 4))
3250 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003251 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003252 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003253 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003254 return false;
3255
3256 return true;
3257}
3258
3259static bool code_segment_valid(struct kvm_vcpu *vcpu)
3260{
3261 struct kvm_segment cs;
3262 unsigned int cs_rpl;
3263
3264 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003265 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003266
Avi Kivity1872a3f2009-01-04 23:26:52 +02003267 if (cs.unusable)
3268 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003269 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003270 return false;
3271 if (!cs.s)
3272 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003273 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003274 if (cs.dpl > cs_rpl)
3275 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003276 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003277 if (cs.dpl != cs_rpl)
3278 return false;
3279 }
3280 if (!cs.present)
3281 return false;
3282
3283 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3284 return true;
3285}
3286
3287static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3288{
3289 struct kvm_segment ss;
3290 unsigned int ss_rpl;
3291
3292 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003293 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003294
Avi Kivity1872a3f2009-01-04 23:26:52 +02003295 if (ss.unusable)
3296 return true;
3297 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003298 return false;
3299 if (!ss.s)
3300 return false;
3301 if (ss.dpl != ss_rpl) /* DPL != RPL */
3302 return false;
3303 if (!ss.present)
3304 return false;
3305
3306 return true;
3307}
3308
3309static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3310{
3311 struct kvm_segment var;
3312 unsigned int rpl;
3313
3314 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03003315 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003316
Avi Kivity1872a3f2009-01-04 23:26:52 +02003317 if (var.unusable)
3318 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003319 if (!var.s)
3320 return false;
3321 if (!var.present)
3322 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003323 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003324 if (var.dpl < rpl) /* DPL < RPL */
3325 return false;
3326 }
3327
3328 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3329 * rights flags
3330 */
3331 return true;
3332}
3333
3334static bool tr_valid(struct kvm_vcpu *vcpu)
3335{
3336 struct kvm_segment tr;
3337
3338 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3339
Avi Kivity1872a3f2009-01-04 23:26:52 +02003340 if (tr.unusable)
3341 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03003342 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003343 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003344 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003345 return false;
3346 if (!tr.present)
3347 return false;
3348
3349 return true;
3350}
3351
3352static bool ldtr_valid(struct kvm_vcpu *vcpu)
3353{
3354 struct kvm_segment ldtr;
3355
3356 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3357
Avi Kivity1872a3f2009-01-04 23:26:52 +02003358 if (ldtr.unusable)
3359 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03003360 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003361 return false;
3362 if (ldtr.type != 2)
3363 return false;
3364 if (!ldtr.present)
3365 return false;
3366
3367 return true;
3368}
3369
3370static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3371{
3372 struct kvm_segment cs, ss;
3373
3374 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3375 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3376
Nadav Amitb32a9912015-03-29 16:33:04 +03003377 return ((cs.selector & SEGMENT_RPL_MASK) ==
3378 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003379}
3380
3381/*
3382 * Check if guest state is valid. Returns true if valid, false if
3383 * not.
3384 * We assume that registers are always usable
3385 */
3386static bool guest_state_valid(struct kvm_vcpu *vcpu)
3387{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003388 if (enable_unrestricted_guest)
3389 return true;
3390
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003391 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003392 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003393 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3394 return false;
3395 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3396 return false;
3397 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3398 return false;
3399 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3400 return false;
3401 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3402 return false;
3403 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3404 return false;
3405 } else {
3406 /* protected mode guest state checks */
3407 if (!cs_ss_rpl_check(vcpu))
3408 return false;
3409 if (!code_segment_valid(vcpu))
3410 return false;
3411 if (!stack_segment_valid(vcpu))
3412 return false;
3413 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3414 return false;
3415 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3416 return false;
3417 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3418 return false;
3419 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3420 return false;
3421 if (!tr_valid(vcpu))
3422 return false;
3423 if (!ldtr_valid(vcpu))
3424 return false;
3425 }
3426 /* TODO:
3427 * - Add checks on RIP
3428 * - Add checks on RFLAGS
3429 */
3430
3431 return true;
3432}
3433
Mike Dayd77c26f2007-10-08 09:02:08 -04003434static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003435{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003436 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003437 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003438 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003439
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003440 idx = srcu_read_lock(&kvm->srcu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003441 fn = to_kvm_vmx(kvm)->tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003442 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3443 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003444 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003445 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003446 r = kvm_write_guest_page(kvm, fn++, &data,
3447 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003448 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003449 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003450 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3451 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003452 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003453 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3454 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003455 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003456 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003457 r = kvm_write_guest_page(kvm, fn, &data,
3458 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3459 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003460out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003461 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003462 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003463}
3464
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003465static int init_rmode_identity_map(struct kvm *kvm)
3466{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003467 struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
Peter Xu2a5755b2020-01-09 09:57:14 -05003468 int i, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08003469 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003470 u32 tmp;
3471
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003472 /* Protect kvm_vmx->ept_identity_pagetable_done. */
Tang Chena255d472014-09-16 18:41:58 +08003473 mutex_lock(&kvm->slots_lock);
3474
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003475 if (likely(kvm_vmx->ept_identity_pagetable_done))
Peter Xu2a5755b2020-01-09 09:57:14 -05003476 goto out;
Tang Chena255d472014-09-16 18:41:58 +08003477
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003478 if (!kvm_vmx->ept_identity_map_addr)
3479 kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
3480 identity_map_pfn = kvm_vmx->ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08003481
David Hildenbrandd8a6e362017-08-24 20:51:34 +02003482 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003483 kvm_vmx->ept_identity_map_addr, PAGE_SIZE);
Tang Chenf51770e2014-09-16 18:41:59 +08003484 if (r < 0)
Peter Xu2a5755b2020-01-09 09:57:14 -05003485 goto out;
Tang Chena255d472014-09-16 18:41:58 +08003486
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003487 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3488 if (r < 0)
3489 goto out;
3490 /* Set up identity-mapping pagetable for EPT in real mode */
3491 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3492 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3493 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3494 r = kvm_write_guest_page(kvm, identity_map_pfn,
3495 &tmp, i * sizeof(tmp), sizeof(tmp));
3496 if (r < 0)
3497 goto out;
3498 }
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003499 kvm_vmx->ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08003500
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003501out:
Tang Chena255d472014-09-16 18:41:58 +08003502 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08003503 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003504}
3505
Avi Kivity6aa8b732006-12-10 02:21:36 -08003506static void seg_setup(int seg)
3507{
Mathias Krause772e0312012-08-30 01:30:19 +02003508 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003509 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003510
3511 vmcs_write16(sf->selector, 0);
3512 vmcs_writel(sf->base, 0);
3513 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003514 ar = 0x93;
3515 if (seg == VCPU_SREG_CS)
3516 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003517
3518 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003519}
3520
Sheng Yangf78e0e22007-10-29 09:40:42 +08003521static int alloc_apic_access_page(struct kvm *kvm)
3522{
Xiao Guangrong44841412012-09-07 14:14:20 +08003523 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003524 int r = 0;
3525
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003526 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08003527 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003528 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02003529 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
3530 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003531 if (r)
3532 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003533
Tang Chen73a6d942014-09-11 13:38:00 +08003534 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08003535 if (is_error_page(page)) {
3536 r = -EFAULT;
3537 goto out;
3538 }
3539
Tang Chenc24ae0d2014-09-24 15:57:58 +08003540 /*
3541 * Do not pin the page in memory, so that memory hot-unplug
3542 * is able to migrate it.
3543 */
3544 put_page(page);
3545 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003546out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003547 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003548 return r;
3549}
3550
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003551int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003552{
3553 int vpid;
3554
Avi Kivity919818a2009-03-23 18:01:29 +02003555 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08003556 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003557 spin_lock(&vmx_vpid_lock);
3558 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003559 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003560 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003561 else
3562 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003563 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003564 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003565}
3566
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003567void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003568{
Wanpeng Li991e7a02015-09-16 17:30:05 +08003569 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003570 return;
3571 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003572 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003573 spin_unlock(&vmx_vpid_lock);
3574}
3575
Yi Wang1e4329ee2018-11-08 11:22:21 +08003576static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003577 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08003578{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003579 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003580
3581 if (!cpu_has_vmx_msr_bitmap())
3582 return;
3583
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003584 if (static_branch_unlikely(&enable_evmcs))
3585 evmcs_touch_msr_bitmap();
3586
Sheng Yang25c5f222008-03-28 13:18:56 +08003587 /*
3588 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3589 * have the write-low and read-high bitmap offsets the wrong way round.
3590 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3591 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003592 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08003593 if (type & MSR_TYPE_R)
3594 /* read-low */
3595 __clear_bit(msr, msr_bitmap + 0x000 / f);
3596
3597 if (type & MSR_TYPE_W)
3598 /* write-low */
3599 __clear_bit(msr, msr_bitmap + 0x800 / f);
3600
Sheng Yang25c5f222008-03-28 13:18:56 +08003601 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3602 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08003603 if (type & MSR_TYPE_R)
3604 /* read-high */
3605 __clear_bit(msr, msr_bitmap + 0x400 / f);
3606
3607 if (type & MSR_TYPE_W)
3608 /* write-high */
3609 __clear_bit(msr, msr_bitmap + 0xc00 / f);
3610
3611 }
3612}
3613
Yi Wang1e4329ee2018-11-08 11:22:21 +08003614static __always_inline void vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003615 u32 msr, int type)
3616{
3617 int f = sizeof(unsigned long);
3618
3619 if (!cpu_has_vmx_msr_bitmap())
3620 return;
3621
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003622 if (static_branch_unlikely(&enable_evmcs))
3623 evmcs_touch_msr_bitmap();
3624
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003625 /*
3626 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3627 * have the write-low and read-high bitmap offsets the wrong way round.
3628 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3629 */
3630 if (msr <= 0x1fff) {
3631 if (type & MSR_TYPE_R)
3632 /* read-low */
3633 __set_bit(msr, msr_bitmap + 0x000 / f);
3634
3635 if (type & MSR_TYPE_W)
3636 /* write-low */
3637 __set_bit(msr, msr_bitmap + 0x800 / f);
3638
3639 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3640 msr &= 0x1fff;
3641 if (type & MSR_TYPE_R)
3642 /* read-high */
3643 __set_bit(msr, msr_bitmap + 0x400 / f);
3644
3645 if (type & MSR_TYPE_W)
3646 /* write-high */
3647 __set_bit(msr, msr_bitmap + 0xc00 / f);
3648
3649 }
3650}
3651
Yi Wang1e4329ee2018-11-08 11:22:21 +08003652static __always_inline void vmx_set_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003653 u32 msr, int type, bool value)
3654{
3655 if (value)
3656 vmx_enable_intercept_for_msr(msr_bitmap, msr, type);
3657 else
3658 vmx_disable_intercept_for_msr(msr_bitmap, msr, type);
3659}
3660
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003661static u8 vmx_msr_bitmap_mode(struct kvm_vcpu *vcpu)
Avi Kivity58972972009-02-24 22:26:47 +02003662{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003663 u8 mode = 0;
3664
3665 if (cpu_has_secondary_exec_ctrls() &&
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003666 (secondary_exec_controls_get(to_vmx(vcpu)) &
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003667 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
3668 mode |= MSR_BITMAP_MODE_X2APIC;
3669 if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
3670 mode |= MSR_BITMAP_MODE_X2APIC_APICV;
3671 }
3672
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003673 return mode;
Yang Zhang8d146952013-01-25 10:18:50 +08003674}
3675
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003676static void vmx_update_msr_bitmap_x2apic(unsigned long *msr_bitmap,
3677 u8 mode)
Yang Zhang8d146952013-01-25 10:18:50 +08003678{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003679 int msr;
3680
3681 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
3682 unsigned word = msr / BITS_PER_LONG;
3683 msr_bitmap[word] = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;
3684 msr_bitmap[word + (0x800 / sizeof(long))] = ~0;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08003685 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003686
3687 if (mode & MSR_BITMAP_MODE_X2APIC) {
3688 /*
3689 * TPR reads and writes can be virtualized even if virtual interrupt
3690 * delivery is not in use.
3691 */
3692 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW);
3693 if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
3694 vmx_enable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_R);
3695 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
3696 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
3697 }
3698 }
3699}
3700
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003701void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu)
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003702{
3703 struct vcpu_vmx *vmx = to_vmx(vcpu);
3704 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3705 u8 mode = vmx_msr_bitmap_mode(vcpu);
3706 u8 changed = mode ^ vmx->msr_bitmap_mode;
3707
3708 if (!changed)
3709 return;
3710
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003711 if (changed & (MSR_BITMAP_MODE_X2APIC | MSR_BITMAP_MODE_X2APIC_APICV))
3712 vmx_update_msr_bitmap_x2apic(msr_bitmap, mode);
3713
3714 vmx->msr_bitmap_mode = mode;
Avi Kivity58972972009-02-24 22:26:47 +02003715}
3716
Chao Pengb08c2892018-10-24 16:05:15 +08003717void pt_update_intercept_for_msr(struct vcpu_vmx *vmx)
3718{
3719 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3720 bool flag = !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
3721 u32 i;
3722
3723 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_STATUS,
3724 MSR_TYPE_RW, flag);
3725 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_BASE,
3726 MSR_TYPE_RW, flag);
3727 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_MASK,
3728 MSR_TYPE_RW, flag);
3729 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_CR3_MATCH,
3730 MSR_TYPE_RW, flag);
3731 for (i = 0; i < vmx->pt_desc.addr_range; i++) {
3732 vmx_set_intercept_for_msr(msr_bitmap,
3733 MSR_IA32_RTIT_ADDR0_A + i * 2, MSR_TYPE_RW, flag);
3734 vmx_set_intercept_for_msr(msr_bitmap,
3735 MSR_IA32_RTIT_ADDR0_B + i * 2, MSR_TYPE_RW, flag);
3736 }
3737}
3738
Liran Alone6c67d82018-09-04 10:56:52 +03003739static bool vmx_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
3740{
3741 struct vcpu_vmx *vmx = to_vmx(vcpu);
3742 void *vapic_page;
3743 u32 vppr;
3744 int rvi;
3745
3746 if (WARN_ON_ONCE(!is_guest_mode(vcpu)) ||
3747 !nested_cpu_has_vid(get_vmcs12(vcpu)) ||
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003748 WARN_ON_ONCE(!vmx->nested.virtual_apic_map.gfn))
Liran Alone6c67d82018-09-04 10:56:52 +03003749 return false;
3750
Paolo Bonzini7e712682018-10-03 13:44:26 +02003751 rvi = vmx_get_rvi();
Liran Alone6c67d82018-09-04 10:56:52 +03003752
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003753 vapic_page = vmx->nested.virtual_apic_map.hva;
Liran Alone6c67d82018-09-04 10:56:52 +03003754 vppr = *((u32 *)(vapic_page + APIC_PROCPRI));
Liran Alone6c67d82018-09-04 10:56:52 +03003755
3756 return ((rvi & 0xf0) > (vppr & 0xf0));
3757}
3758
Wincy Van06a55242017-04-28 13:13:59 +08003759static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
3760 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003761{
3762#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08003763 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
3764
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003765 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08003766 /*
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003767 * The vector of interrupt to be delivered to vcpu had
3768 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08003769 *
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003770 * Following cases will be reached in this block, and
3771 * we always send a notification event in all cases as
3772 * explained below.
3773 *
3774 * Case 1: vcpu keeps in non-root mode. Sending a
3775 * notification event posts the interrupt to vcpu.
3776 *
3777 * Case 2: vcpu exits to root mode and is still
3778 * runnable. PIR will be synced to vIRR before the
3779 * next vcpu entry. Sending a notification event in
3780 * this case has no effect, as vcpu is not in root
3781 * mode.
3782 *
3783 * Case 3: vcpu exits to root mode and is blocked.
3784 * vcpu_block() has already synced PIR to vIRR and
3785 * never blocks vcpu if vIRR is not cleared. Therefore,
3786 * a blocked vcpu here does not wait for any requested
3787 * interrupts in PIR, and sending a notification event
3788 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08003789 */
Feng Wu28b835d2015-09-18 22:29:54 +08003790
Wincy Van06a55242017-04-28 13:13:59 +08003791 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003792 return true;
3793 }
3794#endif
3795 return false;
3796}
3797
Wincy Van705699a2015-02-03 23:58:17 +08003798static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
3799 int vector)
3800{
3801 struct vcpu_vmx *vmx = to_vmx(vcpu);
3802
3803 if (is_guest_mode(vcpu) &&
3804 vector == vmx->nested.posted_intr_nv) {
Wincy Van705699a2015-02-03 23:58:17 +08003805 /*
3806 * If a posted intr is not recognized by hardware,
3807 * we will accomplish it in the next vmentry.
3808 */
3809 vmx->nested.pi_pending = true;
3810 kvm_make_request(KVM_REQ_EVENT, vcpu);
Liran Alon6b697712017-11-09 20:27:20 +02003811 /* the PIR and ON have been set by L1. */
3812 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
3813 kvm_vcpu_kick(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08003814 return 0;
3815 }
3816 return -1;
3817}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003818/*
Yang Zhanga20ed542013-04-11 19:25:15 +08003819 * Send interrupt to vcpu via posted interrupt way.
3820 * 1. If target vcpu is running(non-root mode), send posted interrupt
3821 * notification to vcpu and hardware will sync PIR to vIRR atomically.
3822 * 2. If target vcpu isn't running(root mode), kick it to pick up the
3823 * interrupt from PIR in next vmentry.
3824 */
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003825static int vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
Yang Zhanga20ed542013-04-11 19:25:15 +08003826{
3827 struct vcpu_vmx *vmx = to_vmx(vcpu);
3828 int r;
3829
Wincy Van705699a2015-02-03 23:58:17 +08003830 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
3831 if (!r)
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003832 return 0;
3833
3834 if (!vcpu->arch.apicv_active)
3835 return -1;
Wincy Van705699a2015-02-03 23:58:17 +08003836
Yang Zhanga20ed542013-04-11 19:25:15 +08003837 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003838 return 0;
Yang Zhanga20ed542013-04-11 19:25:15 +08003839
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003840 /* If a previous notification has sent the IPI, nothing to do. */
3841 if (pi_test_and_set_on(&vmx->pi_desc))
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003842 return 0;
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003843
Wincy Van06a55242017-04-28 13:13:59 +08003844 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08003845 kvm_vcpu_kick(vcpu);
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003846
3847 return 0;
Yang Zhanga20ed542013-04-11 19:25:15 +08003848}
3849
Avi Kivity6aa8b732006-12-10 02:21:36 -08003850/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003851 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
3852 * will not change in the lifetime of the guest.
3853 * Note that host-state that does change is set elsewhere. E.g., host-state
3854 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
3855 */
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003856void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003857{
3858 u32 low32, high32;
3859 unsigned long tmpl;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003860 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003861
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07003862 cr0 = read_cr0();
3863 WARN_ON(cr0 & X86_CR0_TS);
3864 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003865
3866 /*
3867 * Save the most likely value for this task's CR3 in the VMCS.
3868 * We can't use __get_current_cr3_fast() because we're not atomic.
3869 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07003870 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003871 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003872 vmx->loaded_vmcs->host_state.cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003873
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003874 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003875 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003876 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003877 vmx->loaded_vmcs->host_state.cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003878
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003879 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003880#ifdef CONFIG_X86_64
3881 /*
3882 * Load null selectors, so we can avoid reloading them in
Sean Christopherson6d6095b2018-07-23 12:32:44 -07003883 * vmx_prepare_switch_to_host(), in case userspace uses
3884 * the null selectors too (the expected case).
Avi Kivityb2da15a2012-05-13 19:53:24 +03003885 */
3886 vmcs_write16(HOST_DS_SELECTOR, 0);
3887 vmcs_write16(HOST_ES_SELECTOR, 0);
3888#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003889 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3890 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003891#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003892 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3893 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
3894
Sean Christopherson23420802019-04-19 22:50:57 -07003895 vmcs_writel(HOST_IDTR_BASE, host_idt_base); /* 22.2.4 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003896
Sean Christopherson453eafb2018-12-20 12:25:17 -08003897 vmcs_writel(HOST_RIP, (unsigned long)vmx_vmexit); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003898
3899 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
3900 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
3901 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
3902 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
3903
3904 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
3905 rdmsr(MSR_IA32_CR_PAT, low32, high32);
3906 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
3907 }
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003908
Sean Christophersonc73da3f2018-12-03 13:53:00 -08003909 if (cpu_has_load_ia32_efer())
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003910 vmcs_write64(HOST_IA32_EFER, host_efer);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003911}
3912
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003913void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003914{
3915 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
3916 if (enable_ept)
3917 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03003918 if (is_guest_mode(&vmx->vcpu))
3919 vmx->vcpu.arch.cr4_guest_owned_bits &=
3920 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003921 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
3922}
3923
Sean Christophersonc075c3e2019-05-07 12:17:53 -07003924u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
Yang Zhang01e439b2013-04-11 19:25:12 +08003925{
3926 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
3927
Andrey Smetanind62caab2015-11-10 15:36:33 +03003928 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08003929 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01003930
3931 if (!enable_vnmi)
3932 pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;
3933
Sean Christopherson804939e2019-05-07 12:18:05 -07003934 if (!enable_preemption_timer)
3935 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
3936
Yang Zhang01e439b2013-04-11 19:25:12 +08003937 return pin_based_exec_ctrl;
3938}
3939
Andrey Smetanind62caab2015-11-10 15:36:33 +03003940static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
3941{
3942 struct vcpu_vmx *vmx = to_vmx(vcpu);
3943
Sean Christophersonc5f2c762019-05-07 12:17:55 -07003944 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03003945 if (cpu_has_secondary_exec_ctrls()) {
3946 if (kvm_vcpu_apicv_active(vcpu))
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003947 secondary_exec_controls_setbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03003948 SECONDARY_EXEC_APIC_REGISTER_VIRT |
3949 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3950 else
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003951 secondary_exec_controls_clearbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03003952 SECONDARY_EXEC_APIC_REGISTER_VIRT |
3953 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3954 }
3955
3956 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003957 vmx_update_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03003958}
3959
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08003960u32 vmx_exec_control(struct vcpu_vmx *vmx)
3961{
3962 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
3963
3964 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
3965 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
3966
3967 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
3968 exec_control &= ~CPU_BASED_TPR_SHADOW;
3969#ifdef CONFIG_X86_64
3970 exec_control |= CPU_BASED_CR8_STORE_EXITING |
3971 CPU_BASED_CR8_LOAD_EXITING;
3972#endif
3973 }
3974 if (!enable_ept)
3975 exec_control |= CPU_BASED_CR3_STORE_EXITING |
3976 CPU_BASED_CR3_LOAD_EXITING |
3977 CPU_BASED_INVLPG_EXITING;
3978 if (kvm_mwait_in_guest(vmx->vcpu.kvm))
3979 exec_control &= ~(CPU_BASED_MWAIT_EXITING |
3980 CPU_BASED_MONITOR_EXITING);
3981 if (kvm_hlt_in_guest(vmx->vcpu.kvm))
3982 exec_control &= ~CPU_BASED_HLT_EXITING;
3983 return exec_control;
3984}
3985
3986
Paolo Bonzini80154d72017-08-24 13:55:35 +02003987static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003988{
Paolo Bonzini80154d72017-08-24 13:55:35 +02003989 struct kvm_vcpu *vcpu = &vmx->vcpu;
3990
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003991 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini0367f202016-07-12 10:44:55 +02003992
Chao Pengf99e3da2018-10-24 16:05:10 +08003993 if (pt_mode == PT_MODE_SYSTEM)
3994 exec_control &= ~(SECONDARY_EXEC_PT_USE_GPA | SECONDARY_EXEC_PT_CONCEAL_VMX);
Paolo Bonzini80154d72017-08-24 13:55:35 +02003995 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003996 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
3997 if (vmx->vpid == 0)
3998 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
3999 if (!enable_ept) {
4000 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4001 enable_unrestricted_guest = 0;
4002 }
4003 if (!enable_unrestricted_guest)
4004 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
Wanpeng Lib31c1142018-03-12 04:53:04 -07004005 if (kvm_pause_in_guest(vmx->vcpu.kvm))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004006 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02004007 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004008 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4009 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004010 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004011
4012 /* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
4013 * in vmx_set_cr4. */
4014 exec_control &= ~SECONDARY_EXEC_DESC;
4015
Abel Gordonabc4fc52013-04-18 14:35:25 +03004016 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4017 (handle_vmptrld).
4018 We can NOT enable shadow_vmcs here because we don't have yet
4019 a current VMCS12
4020 */
4021 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08004022
4023 if (!enable_pml)
4024 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08004025
Paolo Bonzini3db13482017-08-24 14:48:03 +02004026 if (vmx_xsaves_supported()) {
4027 /* Exposing XSAVES only when XSAVE is exposed */
4028 bool xsaves_enabled =
Sean Christopherson96be4e02019-12-10 14:44:15 -08004029 boot_cpu_has(X86_FEATURE_XSAVE) &&
Paolo Bonzini3db13482017-08-24 14:48:03 +02004030 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
4031 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
4032
Aaron Lewis72041602019-10-21 16:30:20 -07004033 vcpu->arch.xsaves_enabled = xsaves_enabled;
4034
Paolo Bonzini3db13482017-08-24 14:48:03 +02004035 if (!xsaves_enabled)
4036 exec_control &= ~SECONDARY_EXEC_XSAVES;
4037
4038 if (nested) {
4039 if (xsaves_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004040 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini3db13482017-08-24 14:48:03 +02004041 SECONDARY_EXEC_XSAVES;
4042 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004043 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini3db13482017-08-24 14:48:03 +02004044 ~SECONDARY_EXEC_XSAVES;
4045 }
4046 }
4047
Paolo Bonzini80154d72017-08-24 13:55:35 +02004048 if (vmx_rdtscp_supported()) {
4049 bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
4050 if (!rdtscp_enabled)
4051 exec_control &= ~SECONDARY_EXEC_RDTSCP;
4052
4053 if (nested) {
4054 if (rdtscp_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004055 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004056 SECONDARY_EXEC_RDTSCP;
4057 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004058 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004059 ~SECONDARY_EXEC_RDTSCP;
4060 }
4061 }
4062
4063 if (vmx_invpcid_supported()) {
4064 /* Exposing INVPCID only when PCID is exposed */
4065 bool invpcid_enabled =
4066 guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
4067 guest_cpuid_has(vcpu, X86_FEATURE_PCID);
4068
4069 if (!invpcid_enabled) {
4070 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
4071 guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
4072 }
4073
4074 if (nested) {
4075 if (invpcid_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004076 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004077 SECONDARY_EXEC_ENABLE_INVPCID;
4078 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004079 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004080 ~SECONDARY_EXEC_ENABLE_INVPCID;
4081 }
4082 }
4083
Jim Mattson45ec3682017-08-23 16:32:04 -07004084 if (vmx_rdrand_supported()) {
4085 bool rdrand_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDRAND);
4086 if (rdrand_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004087 exec_control &= ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004088
4089 if (nested) {
4090 if (rdrand_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004091 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004092 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004093 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004094 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004095 ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004096 }
4097 }
4098
Jim Mattson75f4fc82017-08-23 16:32:03 -07004099 if (vmx_rdseed_supported()) {
4100 bool rdseed_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDSEED);
4101 if (rdseed_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004102 exec_control &= ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004103
4104 if (nested) {
4105 if (rdseed_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004106 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004107 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004108 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004109 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004110 ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004111 }
4112 }
4113
Tao Xue69e72fa2019-07-16 14:55:49 +08004114 if (vmx_waitpkg_supported()) {
4115 bool waitpkg_enabled =
4116 guest_cpuid_has(vcpu, X86_FEATURE_WAITPKG);
4117
4118 if (!waitpkg_enabled)
4119 exec_control &= ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4120
4121 if (nested) {
4122 if (waitpkg_enabled)
4123 vmx->nested.msrs.secondary_ctls_high |=
4124 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4125 else
4126 vmx->nested.msrs.secondary_ctls_high &=
4127 ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4128 }
4129 }
4130
Paolo Bonzini80154d72017-08-24 13:55:35 +02004131 vmx->secondary_exec_control = exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004132}
4133
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004134static void ept_set_mmio_spte_mask(void)
4135{
4136 /*
4137 * EPT Misconfigurations can be generated if the value of bits 2:0
4138 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004139 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07004140 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
Sean Christopherson4af77152019-08-01 13:35:22 -07004141 VMX_EPT_MISCONFIG_WX_VALUE, 0);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004142}
4143
Wanpeng Lif53cd632014-12-02 19:14:58 +08004144#define VMX_XSS_EXIT_BITMAP 0
Avi Kivity6aa8b732006-12-10 02:21:36 -08004145
Sean Christopherson944c3462018-12-03 13:53:09 -08004146/*
Xiaoyao Li1b842922019-10-20 17:11:01 +08004147 * Noting that the initialization of Guest-state Area of VMCS is in
4148 * vmx_vcpu_reset().
Sean Christopherson944c3462018-12-03 13:53:09 -08004149 */
Xiaoyao Li1b842922019-10-20 17:11:01 +08004150static void init_vmcs(struct vcpu_vmx *vmx)
Sean Christopherson944c3462018-12-03 13:53:09 -08004151{
Sean Christopherson944c3462018-12-03 13:53:09 -08004152 if (nested)
Xiaoyao Li1b842922019-10-20 17:11:01 +08004153 nested_vmx_set_vmcs_shadowing_bitmap();
Sean Christopherson944c3462018-12-03 13:53:09 -08004154
Sheng Yang25c5f222008-03-28 13:18:56 +08004155 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004156 vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
Sheng Yang25c5f222008-03-28 13:18:56 +08004157
Avi Kivity6aa8b732006-12-10 02:21:36 -08004158 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4159
Avi Kivity6aa8b732006-12-10 02:21:36 -08004160 /* Control */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004161 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004162
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004163 exec_controls_set(vmx, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004164
Dan Williamsdfa169b2016-06-02 11:17:24 -07004165 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004166 vmx_compute_secondary_exec_control(vmx);
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004167 secondary_exec_controls_set(vmx, vmx->secondary_exec_control);
Dan Williamsdfa169b2016-06-02 11:17:24 -07004168 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004169
Andrey Smetanind62caab2015-11-10 15:36:33 +03004170 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004171 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4172 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4173 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4174 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4175
4176 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004177
Li RongQing0bcf2612015-12-03 13:29:34 +08004178 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08004179 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004180 }
4181
Wanpeng Lib31c1142018-03-12 04:53:04 -07004182 if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004183 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004184 vmx->ple_window = ple_window;
4185 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004186 }
4187
Xiao Guangrongc3707952011-07-12 03:28:04 +08004188 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4189 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004190 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4191
Avi Kivity9581d442010-10-19 16:46:55 +02004192 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4193 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004194 vmx_set_constant_host_state(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004195 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4196 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004197
Bandan Das2a499e42017-08-03 15:54:41 -04004198 if (cpu_has_vmx_vmfunc())
4199 vmcs_write64(VM_FUNCTION_CONTROL, 0);
4200
Eddie Dong2cc51562007-05-21 07:28:09 +03004201 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4202 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004203 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
Eddie Dong2cc51562007-05-21 07:28:09 +03004204 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004205 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004206
Radim Krčmář74545702015-04-27 15:11:25 +02004207 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4208 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004209
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004210 vm_exit_controls_set(vmx, vmx_vmexit_ctrl());
Avi Kivity6aa8b732006-12-10 02:21:36 -08004211
4212 /* 22.2.1, 20.8.1 */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004213 vm_entry_controls_set(vmx, vmx_vmentry_ctrl());
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004214
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004215 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
4216 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
4217
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004218 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004219
Xiaoyao Li35fbe0d2019-10-20 17:10:58 +08004220 if (vmx->vpid != 0)
4221 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4222
Wanpeng Lif53cd632014-12-02 19:14:58 +08004223 if (vmx_xsaves_supported())
4224 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4225
Peter Feiner4e595162016-07-07 14:49:58 -07004226 if (enable_pml) {
Peter Feiner4e595162016-07-07 14:49:58 -07004227 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
4228 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
4229 }
Sean Christopherson0b665d32018-08-14 09:33:34 -07004230
4231 if (cpu_has_vmx_encls_vmexit())
4232 vmcs_write64(ENCLS_EXITING_BITMAP, -1ull);
Chao Peng2ef444f2018-10-24 16:05:12 +08004233
4234 if (pt_mode == PT_MODE_HOST_GUEST) {
4235 memset(&vmx->pt_desc, 0, sizeof(vmx->pt_desc));
4236 /* Bit[6~0] are forced to 1, writes are ignored. */
4237 vmx->pt_desc.guest.output_mask = 0x7F;
4238 vmcs_write64(GUEST_IA32_RTIT_CTL, 0);
4239 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004240}
4241
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004242static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004243{
4244 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004245 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004246 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004247
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004248 vmx->rmode.vm86_active = 0;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004249 vmx->spec_ctrl = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004250
Tao Xu6e3ba4a2019-07-16 14:55:50 +08004251 vmx->msr_ia32_umwait_control = 0;
4252
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004253 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Wanpeng Li95c06542019-09-05 14:26:28 +08004254 vmx->hv_deadline_tsc = -1;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004255 kvm_set_cr8(vcpu, 0);
4256
4257 if (!init_event) {
4258 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
4259 MSR_IA32_APICBASE_ENABLE;
4260 if (kvm_vcpu_is_reset_bsp(vcpu))
4261 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4262 apic_base_msr.host_initiated = true;
4263 kvm_set_apic_base(vcpu, &apic_base_msr);
4264 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004265
Avi Kivity2fb92db2011-04-27 19:42:18 +03004266 vmx_segment_cache_clear(vmx);
4267
Avi Kivity5706be02008-08-20 15:07:31 +03004268 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004269 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004270 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004271
4272 seg_setup(VCPU_SREG_DS);
4273 seg_setup(VCPU_SREG_ES);
4274 seg_setup(VCPU_SREG_FS);
4275 seg_setup(VCPU_SREG_GS);
4276 seg_setup(VCPU_SREG_SS);
4277
4278 vmcs_write16(GUEST_TR_SELECTOR, 0);
4279 vmcs_writel(GUEST_TR_BASE, 0);
4280 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4281 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4282
4283 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4284 vmcs_writel(GUEST_LDTR_BASE, 0);
4285 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4286 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4287
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004288 if (!init_event) {
4289 vmcs_write32(GUEST_SYSENTER_CS, 0);
4290 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4291 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4292 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4293 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004294
Wanpeng Lic37c2872017-11-20 14:52:21 -08004295 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
Jan Kiszka66450a22013-03-13 12:42:34 +01004296 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004297
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004298 vmcs_writel(GUEST_GDTR_BASE, 0);
4299 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4300
4301 vmcs_writel(GUEST_IDTR_BASE, 0);
4302 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4303
Anthony Liguori443381a2010-12-06 10:53:38 -06004304 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004305 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004306 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Wanpeng Lia554d202017-10-11 05:10:19 -07004307 if (kvm_mpx_supported())
4308 vmcs_write64(GUEST_BNDCFGS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004309
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004310 setup_msrs(vmx);
4311
Avi Kivity6aa8b732006-12-10 02:21:36 -08004312 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4313
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004314 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08004315 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004316 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08004317 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004318 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004319 vmcs_write32(TPR_THRESHOLD, 0);
4320 }
4321
Paolo Bonzinia73896c2014-11-02 07:54:30 +01004322 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004323
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004324 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004325 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06004326 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004327 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02004328 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004329
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004330 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004331
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004332 vpid_sync_context(vmx->vpid);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004333 if (init_event)
4334 vmx_clear_hlt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004335}
4336
Jan Kiszkac9a79532014-03-07 20:03:15 +01004337static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004338{
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08004339 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004340}
4341
Jan Kiszkac9a79532014-03-07 20:03:15 +01004342static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004343{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004344 if (!enable_vnmi ||
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004345 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01004346 enable_irq_window(vcpu);
4347 return;
4348 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004349
Xiaoyao Li4e2a0bc2019-12-06 16:45:25 +08004350 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004351}
4352
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004353static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004354{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004355 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004356 uint32_t intr;
4357 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004358
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004359 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004360
Avi Kivityfa89a812008-09-01 15:57:51 +03004361 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004362 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004363 int inc_eip = 0;
4364 if (vcpu->arch.interrupt.soft)
4365 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004366 kvm_inject_realmode_interrupt(vcpu, irq, inc_eip);
Eddie Dong85f455f2007-07-06 12:20:49 +03004367 return;
4368 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004369 intr = irq | INTR_INFO_VALID_MASK;
4370 if (vcpu->arch.interrupt.soft) {
4371 intr |= INTR_TYPE_SOFT_INTR;
4372 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4373 vmx->vcpu.arch.event_exit_inst_len);
4374 } else
4375 intr |= INTR_TYPE_EXT_INTR;
4376 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004377
4378 vmx_clear_hlt(vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004379}
4380
Sheng Yangf08864b2008-05-15 18:23:25 +08004381static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4382{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004383 struct vcpu_vmx *vmx = to_vmx(vcpu);
4384
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004385 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004386 /*
4387 * Tracking the NMI-blocked state in software is built upon
4388 * finding the next open IRQ window. This, in turn, depends on
4389 * well-behaving guests: They have to keep IRQs disabled at
4390 * least as long as the NMI handler runs. Otherwise we may
4391 * cause NMI nesting, maybe breaking the guest. But as this is
4392 * highly unlikely, we can live with the residual risk.
4393 */
4394 vmx->loaded_vmcs->soft_vnmi_blocked = 1;
4395 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4396 }
4397
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004398 ++vcpu->stat.nmi_injections;
4399 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004400
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004401 if (vmx->rmode.vm86_active) {
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004402 kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004403 return;
4404 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08004405
Sheng Yangf08864b2008-05-15 18:23:25 +08004406 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4407 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004408
4409 vmx_clear_hlt(vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08004410}
4411
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004412bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004413{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004414 struct vcpu_vmx *vmx = to_vmx(vcpu);
4415 bool masked;
4416
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004417 if (!enable_vnmi)
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004418 return vmx->loaded_vmcs->soft_vnmi_blocked;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004419 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02004420 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004421 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
4422 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4423 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004424}
4425
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004426void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004427{
4428 struct vcpu_vmx *vmx = to_vmx(vcpu);
4429
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004430 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004431 if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
4432 vmx->loaded_vmcs->soft_vnmi_blocked = masked;
4433 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4434 }
4435 } else {
4436 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4437 if (masked)
4438 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4439 GUEST_INTR_STATE_NMI);
4440 else
4441 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4442 GUEST_INTR_STATE_NMI);
4443 }
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004444}
4445
Jan Kiszka2505dc92013-04-14 12:12:47 +02004446static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
4447{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004448 if (to_vmx(vcpu)->nested.nested_run_pending)
4449 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004450
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004451 if (!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004452 to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
4453 return 0;
4454
Jan Kiszka2505dc92013-04-14 12:12:47 +02004455 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4456 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4457 | GUEST_INTR_STATE_NMI));
4458}
4459
Gleb Natapov78646122009-03-23 12:12:11 +02004460static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4461{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004462 return (!to_vmx(vcpu)->nested.nested_run_pending &&
4463 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03004464 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4465 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004466}
4467
Izik Eiduscbc94022007-10-25 00:29:55 +02004468static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4469{
4470 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02004471
Sean Christophersonf7eaeb02018-03-05 12:04:36 -08004472 if (enable_unrestricted_guest)
4473 return 0;
4474
Peter Xu6a3c6232020-01-09 09:57:16 -05004475 mutex_lock(&kvm->slots_lock);
4476 ret = __x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
4477 PAGE_SIZE * 3);
4478 mutex_unlock(&kvm->slots_lock);
4479
Izik Eiduscbc94022007-10-25 00:29:55 +02004480 if (ret)
4481 return ret;
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004482 to_kvm_vmx(kvm)->tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004483 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02004484}
4485
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004486static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
4487{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004488 to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004489 return 0;
4490}
4491
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004492static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004493{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004494 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004495 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004496 /*
4497 * Update instruction length as we may reinject the exception
4498 * from user space while in guest debugging mode.
4499 */
4500 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4501 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004502 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004503 return false;
4504 /* fall through */
4505 case DB_VECTOR:
4506 if (vcpu->guest_debug &
4507 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4508 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004509 /* fall through */
4510 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004511 case OF_VECTOR:
4512 case BR_VECTOR:
4513 case UD_VECTOR:
4514 case DF_VECTOR:
4515 case SS_VECTOR:
4516 case GP_VECTOR:
4517 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004518 return true;
4519 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004520 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004521 return false;
4522}
4523
4524static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4525 int vec, u32 err_code)
4526{
4527 /*
4528 * Instruction with address size override prefix opcode 0x67
4529 * Cause the #SS fault with 0 error code in VM86 mode.
4530 */
4531 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004532 if (kvm_emulate_instruction(vcpu, 0)) {
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004533 if (vcpu->arch.halt_request) {
4534 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06004535 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004536 }
4537 return 1;
4538 }
4539 return 0;
4540 }
4541
4542 /*
4543 * Forward all other exceptions that are valid in real mode.
4544 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4545 * the required debugging infrastructure rework.
4546 */
4547 kvm_queue_exception(vcpu, vec);
4548 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004549}
4550
Andi Kleena0861c02009-06-08 17:37:09 +08004551/*
4552 * Trigger machine check on the host. We assume all the MSRs are already set up
4553 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4554 * We pass a fake environment to the machine check handler because we want
4555 * the guest to be always treated like user space, no matter what context
4556 * it used internally.
4557 */
4558static void kvm_machine_check(void)
4559{
4560#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4561 struct pt_regs regs = {
4562 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4563 .flags = X86_EFLAGS_IF,
4564 };
4565
4566 do_machine_check(&regs, 0);
4567#endif
4568}
4569
Avi Kivity851ba692009-08-24 11:10:17 +03004570static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004571{
Sean Christopherson95b5a482019-04-19 22:50:59 -07004572 /* handled by vmx_vcpu_run() */
Andi Kleena0861c02009-06-08 17:37:09 +08004573 return 1;
4574}
4575
Sean Christopherson95b5a482019-04-19 22:50:59 -07004576static int handle_exception_nmi(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004577{
Avi Kivity1155f762007-11-22 11:30:47 +02004578 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004579 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004580 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004581 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004582 u32 vect_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004583
Avi Kivity1155f762007-11-22 11:30:47 +02004584 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004585 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004586
Paolo Bonzini2ea72032019-06-06 14:57:25 +02004587 if (is_machine_check(intr_info) || is_nmi(intr_info))
Sean Christopherson95b5a482019-04-19 22:50:59 -07004588 return 1; /* handled by handle_exception_nmi_irqoff() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004589
Wanpeng Li082d06e2018-04-03 16:28:48 -07004590 if (is_invalid_opcode(intr_info))
4591 return handle_ud(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004592
Avi Kivity6aa8b732006-12-10 02:21:36 -08004593 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004594 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004595 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004596
Liran Alon9e869482018-03-12 13:12:51 +02004597 if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
4598 WARN_ON_ONCE(!enable_vmware_backdoor);
Sean Christophersona6c6ed12019-08-27 14:40:30 -07004599
4600 /*
4601 * VMware backdoor emulation on #GP interception only handles
4602 * IN{S}, OUT{S}, and RDPMC, none of which generate a non-zero
4603 * error code on #GP.
4604 */
4605 if (error_code) {
4606 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
4607 return 1;
4608 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004609 return kvm_emulate_instruction(vcpu, EMULTYPE_VMWARE_GP);
Liran Alon9e869482018-03-12 13:12:51 +02004610 }
4611
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004612 /*
4613 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4614 * MMIO, it is better to report an internal error.
4615 * See the comments in vmx_handle_exit.
4616 */
4617 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4618 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4619 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4620 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004621 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004622 vcpu->run->internal.data[0] = vect_info;
4623 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004624 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004625 return 0;
4626 }
4627
Avi Kivity6aa8b732006-12-10 02:21:36 -08004628 if (is_page_fault(intr_info)) {
4629 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07004630 /* EPT won't cause page fault directly */
4631 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
Paolo Bonzinid0006532017-08-11 18:36:43 +02004632 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004633 }
4634
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004635 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004636
4637 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4638 return handle_rmode_exception(vcpu, ex_no, error_code);
4639
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004640 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01004641 case AC_VECTOR:
4642 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
4643 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004644 case DB_VECTOR:
4645 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4646 if (!(vcpu->guest_debug &
4647 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Liran Alon1fc5d1942019-06-06 01:54:47 +03004648 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004649 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Linus Torvalds32d43cd2018-03-20 12:16:59 -07004650 if (is_icebp(intr_info))
Sean Christopherson1957aa62019-08-27 14:40:39 -07004651 WARN_ON(!skip_emulated_instruction(vcpu));
Huw Daviesfd2a4452014-04-16 10:02:51 +01004652
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004653 kvm_queue_exception(vcpu, DB_VECTOR);
4654 return 1;
4655 }
4656 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4657 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4658 /* fall through */
4659 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004660 /*
4661 * Update instruction length as we may reinject #BP from
4662 * user space while in guest debugging mode. Reading it for
4663 * #DB as well causes no harm, it is not used in that case.
4664 */
4665 vmx->vcpu.arch.event_exit_inst_len =
4666 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004667 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004668 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004669 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4670 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004671 break;
4672 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004673 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4674 kvm_run->ex.exception = ex_no;
4675 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004676 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004677 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004678 return 0;
4679}
4680
Andrea Arcangelif399e602019-11-04 17:59:58 -05004681static __always_inline int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004682{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004683 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004684 return 1;
4685}
4686
Avi Kivity851ba692009-08-24 11:10:17 +03004687static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004688{
Avi Kivity851ba692009-08-24 11:10:17 +03004689 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07004690 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08004691 return 0;
4692}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004693
Avi Kivity851ba692009-08-24 11:10:17 +03004694static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004695{
He, Qingbfdaab02007-09-12 14:18:28 +08004696 unsigned long exit_qualification;
Sean Christophersondca7f122018-03-08 08:57:27 -08004697 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004698 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004699
He, Qingbfdaab02007-09-12 14:18:28 +08004700 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004701 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004702
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004703 ++vcpu->stat.io_exits;
4704
Sean Christopherson432baf62018-03-08 08:57:26 -08004705 if (string)
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004706 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004707
4708 port = exit_qualification >> 16;
4709 size = (exit_qualification & 7) + 1;
Sean Christopherson432baf62018-03-08 08:57:26 -08004710 in = (exit_qualification & 8) != 0;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004711
Sean Christophersondca7f122018-03-08 08:57:27 -08004712 return kvm_fast_pio(vcpu, size, port, in);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004713}
4714
Ingo Molnar102d8322007-02-19 14:37:47 +02004715static void
4716vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4717{
4718 /*
4719 * Patch in the VMCALL instruction:
4720 */
4721 hypercall[0] = 0x0f;
4722 hypercall[1] = 0x01;
4723 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004724}
4725
Guo Chao0fa06072012-06-28 15:16:19 +08004726/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004727static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4728{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004729 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004730 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4731 unsigned long orig_val = val;
4732
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004733 /*
4734 * We get here when L2 changed cr0 in a way that did not change
4735 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004736 * but did change L0 shadowed bits. So we first calculate the
4737 * effective cr0 value that L1 would like to write into the
4738 * hardware. It consists of the L2-owned bits from the new
4739 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004740 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004741 val = (val & ~vmcs12->cr0_guest_host_mask) |
4742 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4743
David Matlack38991522016-11-29 18:14:08 -08004744 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004745 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004746
4747 if (kvm_set_cr0(vcpu, val))
4748 return 1;
4749 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004750 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004751 } else {
4752 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08004753 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004754 return 1;
David Matlack38991522016-11-29 18:14:08 -08004755
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004756 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004757 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004758}
4759
4760static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4761{
4762 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004763 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4764 unsigned long orig_val = val;
4765
4766 /* analogously to handle_set_cr0 */
4767 val = (val & ~vmcs12->cr4_guest_host_mask) |
4768 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
4769 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004770 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004771 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004772 return 0;
4773 } else
4774 return kvm_set_cr4(vcpu, val);
4775}
4776
Paolo Bonzini0367f202016-07-12 10:44:55 +02004777static int handle_desc(struct kvm_vcpu *vcpu)
4778{
4779 WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004780 return kvm_emulate_instruction(vcpu, 0);
Paolo Bonzini0367f202016-07-12 10:44:55 +02004781}
4782
Avi Kivity851ba692009-08-24 11:10:17 +03004783static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004784{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004785 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004786 int cr;
4787 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004788 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08004789 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004790
He, Qingbfdaab02007-09-12 14:18:28 +08004791 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004792 cr = exit_qualification & 15;
4793 reg = (exit_qualification >> 8) & 15;
4794 switch ((exit_qualification >> 4) & 3) {
4795 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03004796 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004797 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004798 switch (cr) {
4799 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004800 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004801 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004802 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004803 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity23902182010-06-10 17:02:16 +03004804 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004805 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004806 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004807 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004808 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004809 case 8: {
4810 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03004811 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004812 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004813 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004814 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08004815 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004816 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08004817 return ret;
4818 /*
4819 * TODO: we might be squashing a
4820 * KVM_GUESTDBG_SINGLESTEP-triggered
4821 * KVM_EXIT_DEBUG here.
4822 */
Avi Kivity851ba692009-08-24 11:10:17 +03004823 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004824 return 0;
4825 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02004826 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004827 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004828 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004829 WARN_ONCE(1, "Guest should always own CR0.TS");
4830 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02004831 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08004832 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004833 case 1: /*mov from cr*/
4834 switch (cr) {
4835 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004836 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity9f8fe502010-12-05 17:30:00 +02004837 val = kvm_read_cr3(vcpu);
4838 kvm_register_write(vcpu, reg, val);
4839 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004840 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004841 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004842 val = kvm_get_cr8(vcpu);
4843 kvm_register_write(vcpu, reg, val);
4844 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004845 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004846 }
4847 break;
4848 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02004849 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004850 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02004851 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004852
Kyle Huey6affcbe2016-11-29 12:40:40 -08004853 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004854 default:
4855 break;
4856 }
Avi Kivity851ba692009-08-24 11:10:17 +03004857 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03004858 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08004859 (int)(exit_qualification >> 4) & 3, cr);
4860 return 0;
4861}
4862
Avi Kivity851ba692009-08-24 11:10:17 +03004863static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004864{
He, Qingbfdaab02007-09-12 14:18:28 +08004865 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004866 int dr, dr7, reg;
4867
4868 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4869 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
4870
4871 /* First, if DR does not exist, trigger UD */
4872 if (!kvm_require_dr(vcpu, dr))
4873 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004874
Jan Kiszkaf2483412010-01-20 18:20:20 +01004875 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03004876 if (!kvm_require_cpl(vcpu, 0))
4877 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004878 dr7 = vmcs_readl(GUEST_DR7);
4879 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004880 /*
4881 * As the vm-exit takes precedence over the debug trap, we
4882 * need to emulate the latter, either for the host or the
4883 * guest debugging itself.
4884 */
4885 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03004886 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004887 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02004888 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004889 vcpu->run->debug.arch.exception = DB_VECTOR;
4890 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004891 return 0;
4892 } else {
Liran Alon1fc5d1942019-06-06 01:54:47 +03004893 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004894 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004895 kvm_queue_exception(vcpu, DB_VECTOR);
4896 return 1;
4897 }
4898 }
4899
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004900 if (vcpu->guest_debug == 0) {
Sean Christopherson2183f562019-05-07 12:17:56 -07004901 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004902
4903 /*
4904 * No more DR vmexits; force a reload of the debug registers
4905 * and reenter on this instruction. The next vmexit will
4906 * retrieve the full state of the debug registers.
4907 */
4908 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
4909 return 1;
4910 }
4911
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004912 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
4913 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03004914 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004915
4916 if (kvm_get_dr(vcpu, dr, &val))
4917 return 1;
4918 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03004919 } else
Nadav Amit57773922014-06-18 17:19:23 +03004920 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004921 return 1;
4922
Kyle Huey6affcbe2016-11-29 12:40:40 -08004923 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004924}
4925
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01004926static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
4927{
4928 return vcpu->arch.dr6;
4929}
4930
4931static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
4932{
4933}
4934
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004935static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
4936{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004937 get_debugreg(vcpu->arch.db[0], 0);
4938 get_debugreg(vcpu->arch.db[1], 1);
4939 get_debugreg(vcpu->arch.db[2], 2);
4940 get_debugreg(vcpu->arch.db[3], 3);
4941 get_debugreg(vcpu->arch.dr6, 6);
4942 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
4943
4944 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Sean Christopherson2183f562019-05-07 12:17:56 -07004945 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004946}
4947
Gleb Natapov020df072010-04-13 10:05:23 +03004948static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
4949{
4950 vmcs_writel(GUEST_DR7, val);
4951}
4952
Avi Kivity851ba692009-08-24 11:10:17 +03004953static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004954{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01004955 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004956 return 1;
4957}
4958
Avi Kivity851ba692009-08-24 11:10:17 +03004959static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004960{
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08004961 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004962
Avi Kivity3842d132010-07-27 12:30:24 +03004963 kvm_make_request(KVM_REQ_EVENT, vcpu);
4964
Jan Kiszkaa26bf122008-09-26 09:30:45 +02004965 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004966 return 1;
4967}
4968
Avi Kivity851ba692009-08-24 11:10:17 +03004969static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02004970{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03004971 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02004972}
4973
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004974static int handle_invd(struct kvm_vcpu *vcpu)
4975{
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004976 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004977}
4978
Avi Kivity851ba692009-08-24 11:10:17 +03004979static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03004980{
Sheng Yangf9c617f2009-03-25 10:08:52 +08004981 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03004982
4983 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004984 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03004985}
4986
Avi Kivityfee84b02011-11-10 14:57:25 +02004987static int handle_rdpmc(struct kvm_vcpu *vcpu)
4988{
4989 int err;
4990
4991 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004992 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02004993}
4994
Avi Kivity851ba692009-08-24 11:10:17 +03004995static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02004996{
Kyle Huey6affcbe2016-11-29 12:40:40 -08004997 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02004998}
4999
Dexuan Cui2acf9232010-06-10 11:27:12 +08005000static int handle_xsetbv(struct kvm_vcpu *vcpu)
5001{
5002 u64 new_bv = kvm_read_edx_eax(vcpu);
Sean Christophersonde3cd112019-04-30 10:36:17 -07005003 u32 index = kvm_rcx_read(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08005004
5005 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08005006 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08005007 return 1;
5008}
5009
Avi Kivity851ba692009-08-24 11:10:17 +03005010static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005011{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005012 if (likely(fasteoi)) {
5013 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5014 int access_type, offset;
5015
5016 access_type = exit_qualification & APIC_ACCESS_TYPE;
5017 offset = exit_qualification & APIC_ACCESS_OFFSET;
5018 /*
5019 * Sane guest uses MOV to write EOI, with written value
5020 * not cared. So make a short-circuit here by avoiding
5021 * heavy instruction emulation.
5022 */
5023 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5024 (offset == APIC_EOI)) {
5025 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005026 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03005027 }
5028 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005029 return kvm_emulate_instruction(vcpu, 0);
Sheng Yangf78e0e22007-10-29 09:40:42 +08005030}
5031
Yang Zhangc7c9c562013-01-25 10:18:51 +08005032static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5033{
5034 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5035 int vector = exit_qualification & 0xff;
5036
5037 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5038 kvm_apic_set_eoi_accelerated(vcpu, vector);
5039 return 1;
5040}
5041
Yang Zhang83d4c282013-01-25 10:18:49 +08005042static int handle_apic_write(struct kvm_vcpu *vcpu)
5043{
5044 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5045 u32 offset = exit_qualification & 0xfff;
5046
5047 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5048 kvm_apic_write_nodecode(vcpu, offset);
5049 return 1;
5050}
5051
Avi Kivity851ba692009-08-24 11:10:17 +03005052static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005053{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005054 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005055 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005056 bool has_error_code = false;
5057 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005058 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005059 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005060
5061 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005062 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005063 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005064
5065 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5066
5067 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005068 if (reason == TASK_SWITCH_GATE && idt_v) {
5069 switch (type) {
5070 case INTR_TYPE_NMI_INTR:
5071 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005072 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005073 break;
5074 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005075 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005076 kvm_clear_interrupt_queue(vcpu);
5077 break;
5078 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005079 if (vmx->idt_vectoring_info &
5080 VECTORING_INFO_DELIVER_CODE_MASK) {
5081 has_error_code = true;
5082 error_code =
5083 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5084 }
5085 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005086 case INTR_TYPE_SOFT_EXCEPTION:
5087 kvm_clear_exception_queue(vcpu);
5088 break;
5089 default:
5090 break;
5091 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005092 }
Izik Eidus37817f22008-03-24 23:14:53 +02005093 tss_selector = exit_qualification;
5094
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005095 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5096 type != INTR_TYPE_EXT_INTR &&
5097 type != INTR_TYPE_NMI_INTR))
Sean Christopherson1957aa62019-08-27 14:40:39 -07005098 WARN_ON(!skip_emulated_instruction(vcpu));
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005099
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005100 /*
5101 * TODO: What about debug traps on tss switch?
5102 * Are we supposed to inject them and update dr6?
5103 */
Sean Christopherson10517782019-08-27 14:40:35 -07005104 return kvm_task_switch(vcpu, tss_selector,
5105 type == INTR_TYPE_SOFT_INTR ? idt_index : -1,
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005106 reason, has_error_code, error_code);
Izik Eidus37817f22008-03-24 23:14:53 +02005107}
5108
Avi Kivity851ba692009-08-24 11:10:17 +03005109static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005110{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005111 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005112 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01005113 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005114
Sheng Yangf9c617f2009-03-25 10:08:52 +08005115 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005116
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005117 /*
5118 * EPT violation happened while executing iret from NMI,
5119 * "blocked by NMI" bit has to be set before next VM entry.
5120 * There are errata that may cause this bit to not be set:
5121 * AAK134, BY25.
5122 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005123 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005124 enable_vnmi &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005125 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005126 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5127
Sheng Yang14394422008-04-28 12:24:45 +08005128 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005129 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005130
Junaid Shahid27959a42016-12-06 16:46:10 -08005131 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005132 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08005133 ? PFERR_USER_MASK : 0;
5134 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005135 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08005136 ? PFERR_WRITE_MASK : 0;
5137 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005138 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08005139 ? PFERR_FETCH_MASK : 0;
5140 /* ept page table entry is present? */
5141 error_code |= (exit_qualification &
5142 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
5143 EPT_VIOLATION_EXECUTABLE))
5144 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005145
Paolo Bonzinieebed242016-11-28 14:39:58 +01005146 error_code |= (exit_qualification & 0x100) != 0 ?
5147 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005148
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005149 vcpu->arch.exit_qualification = exit_qualification;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005150 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005151}
5152
Avi Kivity851ba692009-08-24 11:10:17 +03005153static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005154{
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005155 gpa_t gpa;
5156
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005157 /*
5158 * A nested guest cannot optimize MMIO vmexits, because we have an
5159 * nGPA here instead of the required GPA.
5160 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005161 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005162 if (!is_guest_mode(vcpu) &&
5163 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08005164 trace_kvm_fast_mmio(gpa);
Sean Christopherson1957aa62019-08-27 14:40:39 -07005165 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005166 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005167
Sean Christophersonc75d0edc2018-03-29 14:48:31 -07005168 return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005169}
5170
Avi Kivity851ba692009-08-24 11:10:17 +03005171static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005172{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005173 WARN_ON_ONCE(!enable_vnmi);
Xiaoyao Li4e2a0bc2019-12-06 16:45:25 +08005174 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
Sheng Yangf08864b2008-05-15 18:23:25 +08005175 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005176 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005177
5178 return 1;
5179}
5180
Mohammed Gamal80ced182009-09-01 12:48:18 +02005181static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005182{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005183 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity49e9d552010-09-19 14:34:08 +02005184 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005185 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005186
Sean Christopherson2bb8caf2018-03-12 10:56:13 -07005187 /*
5188 * We should never reach the point where we are emulating L2
5189 * due to invalid guest state as that means we incorrectly
5190 * allowed a nested VMEntry with an invalid vmcs12.
5191 */
5192 WARN_ON_ONCE(vmx->emulation_required && vmx->nested.nested_run_pending);
5193
Sean Christopherson2183f562019-05-07 12:17:56 -07005194 intr_window_requested = exec_controls_get(vmx) &
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005195 CPU_BASED_INTR_WINDOW_EXITING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005196
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005197 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005198 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005199 return handle_interrupt_window(&vmx->vcpu);
5200
Radim Krčmář72875d82017-04-26 22:32:19 +02005201 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005202 return 1;
5203
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005204 if (!kvm_emulate_instruction(vcpu, 0))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005205 return 0;
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005206
Sean Christophersonadd5ff72018-03-23 09:34:00 -07005207 if (vmx->emulation_required && !vmx->rmode.vm86_active &&
Sean Christopherson8fff2712019-08-27 14:40:37 -07005208 vcpu->arch.exception.pending) {
5209 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5210 vcpu->run->internal.suberror =
5211 KVM_INTERNAL_ERROR_EMULATION;
5212 vcpu->run->internal.ndata = 0;
5213 return 0;
5214 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005215
Gleb Natapov8d76c492013-05-08 18:38:44 +03005216 if (vcpu->arch.halt_request) {
5217 vcpu->arch.halt_request = 0;
Sean Christopherson8fff2712019-08-27 14:40:37 -07005218 return kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03005219 }
5220
Sean Christopherson8fff2712019-08-27 14:40:37 -07005221 /*
5222 * Note, return 1 and not 0, vcpu_run() is responsible for
5223 * morphing the pending signal into the proper return code.
5224 */
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005225 if (signal_pending(current))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005226 return 1;
5227
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005228 if (need_resched())
5229 schedule();
5230 }
5231
Sean Christopherson8fff2712019-08-27 14:40:37 -07005232 return 1;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005233}
5234
5235static void grow_ple_window(struct kvm_vcpu *vcpu)
5236{
5237 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005238 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005239
Babu Mogerc8e88712018-03-16 16:37:24 -04005240 vmx->ple_window = __grow_ple_window(old, ple_window,
5241 ple_window_grow,
5242 ple_window_max);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005243
Peter Xu4f75bcc2019-09-06 10:17:22 +08005244 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005245 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005246 trace_kvm_ple_window_update(vcpu->vcpu_id,
5247 vmx->ple_window, old);
5248 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005249}
5250
5251static void shrink_ple_window(struct kvm_vcpu *vcpu)
5252{
5253 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005254 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005255
Babu Mogerc8e88712018-03-16 16:37:24 -04005256 vmx->ple_window = __shrink_ple_window(old, ple_window,
5257 ple_window_shrink,
5258 ple_window);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005259
Peter Xu4f75bcc2019-09-06 10:17:22 +08005260 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005261 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005262 trace_kvm_ple_window_update(vcpu->vcpu_id,
5263 vmx->ple_window, old);
5264 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005265}
5266
5267/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08005268 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
5269 */
5270static void wakeup_handler(void)
5271{
5272 struct kvm_vcpu *vcpu;
5273 int cpu = smp_processor_id();
5274
5275 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5276 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
5277 blocked_vcpu_list) {
5278 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
5279
5280 if (pi_test_on(pi_desc) == 1)
5281 kvm_vcpu_kick(vcpu);
5282 }
5283 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5284}
5285
Peng Haoe01bca22018-04-07 05:47:32 +08005286static void vmx_enable_tdp(void)
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005287{
5288 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
5289 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
5290 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
5291 0ull, VMX_EPT_EXECUTABLE_MASK,
5292 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Tom Lendackyd0ec49d2017-07-17 16:10:27 -05005293 VMX_EPT_RWX_MASK, 0ull);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005294
5295 ept_set_mmio_spte_mask();
5296 kvm_enable_tdp();
5297}
5298
Avi Kivity6aa8b732006-12-10 02:21:36 -08005299/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005300 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5301 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5302 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005303static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005304{
Wanpeng Lib31c1142018-03-12 04:53:04 -07005305 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005306 grow_ple_window(vcpu);
5307
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08005308 /*
5309 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
5310 * VM-execution control is ignored if CPL > 0. OTOH, KVM
5311 * never set PAUSE_EXITING and just set PLE if supported,
5312 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
5313 */
5314 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005315 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005316}
5317
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005318static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08005319{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005320 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08005321}
5322
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005323static int handle_mwait(struct kvm_vcpu *vcpu)
5324{
5325 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
5326 return handle_nop(vcpu);
5327}
5328
Jim Mattson45ec3682017-08-23 16:32:04 -07005329static int handle_invalid_op(struct kvm_vcpu *vcpu)
5330{
5331 kvm_queue_exception(vcpu, UD_VECTOR);
5332 return 1;
5333}
5334
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005335static int handle_monitor_trap(struct kvm_vcpu *vcpu)
5336{
5337 return 1;
5338}
5339
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005340static int handle_monitor(struct kvm_vcpu *vcpu)
5341{
5342 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
5343 return handle_nop(vcpu);
5344}
5345
Junaid Shahideb4b2482018-06-27 14:59:14 -07005346static int handle_invpcid(struct kvm_vcpu *vcpu)
5347{
5348 u32 vmx_instruction_info;
5349 unsigned long type;
5350 bool pcid_enabled;
5351 gva_t gva;
5352 struct x86_exception e;
Junaid Shahidb94742c2018-06-27 14:59:20 -07005353 unsigned i;
5354 unsigned long roots_to_free = 0;
Junaid Shahideb4b2482018-06-27 14:59:14 -07005355 struct {
5356 u64 pcid;
5357 u64 gla;
5358 } operand;
5359
5360 if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
5361 kvm_queue_exception(vcpu, UD_VECTOR);
5362 return 1;
5363 }
5364
5365 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5366 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
5367
5368 if (type > 3) {
5369 kvm_inject_gp(vcpu, 0);
5370 return 1;
5371 }
5372
5373 /* According to the Intel instruction reference, the memory operand
5374 * is read even if it isn't needed (e.g., for type==all)
5375 */
5376 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyfdb28612019-06-06 00:19:16 +03005377 vmx_instruction_info, false,
5378 sizeof(operand), &gva))
Junaid Shahideb4b2482018-06-27 14:59:14 -07005379 return 1;
5380
5381 if (kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e)) {
5382 kvm_inject_page_fault(vcpu, &e);
5383 return 1;
5384 }
5385
5386 if (operand.pcid >> 12 != 0) {
5387 kvm_inject_gp(vcpu, 0);
5388 return 1;
5389 }
5390
5391 pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
5392
5393 switch (type) {
5394 case INVPCID_TYPE_INDIV_ADDR:
5395 if ((!pcid_enabled && (operand.pcid != 0)) ||
5396 is_noncanonical_address(operand.gla, vcpu)) {
5397 kvm_inject_gp(vcpu, 0);
5398 return 1;
5399 }
5400 kvm_mmu_invpcid_gva(vcpu, operand.gla, operand.pcid);
5401 return kvm_skip_emulated_instruction(vcpu);
5402
5403 case INVPCID_TYPE_SINGLE_CTXT:
5404 if (!pcid_enabled && (operand.pcid != 0)) {
5405 kvm_inject_gp(vcpu, 0);
5406 return 1;
5407 }
5408
5409 if (kvm_get_active_pcid(vcpu) == operand.pcid) {
5410 kvm_mmu_sync_roots(vcpu);
5411 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
5412 }
5413
Junaid Shahidb94742c2018-06-27 14:59:20 -07005414 for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
Vitaly Kuznetsov44dd3ff2018-10-08 21:28:05 +02005415 if (kvm_get_pcid(vcpu, vcpu->arch.mmu->prev_roots[i].cr3)
Junaid Shahidb94742c2018-06-27 14:59:20 -07005416 == operand.pcid)
5417 roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i);
Junaid Shahidade61e22018-06-27 14:59:15 -07005418
Vitaly Kuznetsov6a82cd12018-10-08 21:28:07 +02005419 kvm_mmu_free_roots(vcpu, vcpu->arch.mmu, roots_to_free);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005420 /*
Junaid Shahidb94742c2018-06-27 14:59:20 -07005421 * If neither the current cr3 nor any of the prev_roots use the
Junaid Shahidade61e22018-06-27 14:59:15 -07005422 * given PCID, then nothing needs to be done here because a
5423 * resync will happen anyway before switching to any other CR3.
Junaid Shahideb4b2482018-06-27 14:59:14 -07005424 */
5425
5426 return kvm_skip_emulated_instruction(vcpu);
5427
5428 case INVPCID_TYPE_ALL_NON_GLOBAL:
5429 /*
5430 * Currently, KVM doesn't mark global entries in the shadow
5431 * page tables, so a non-global flush just degenerates to a
5432 * global flush. If needed, we could optimize this later by
5433 * keeping track of global entries in shadow page tables.
5434 */
5435
5436 /* fall-through */
5437 case INVPCID_TYPE_ALL_INCL_GLOBAL:
5438 kvm_mmu_unload(vcpu);
5439 return kvm_skip_emulated_instruction(vcpu);
5440
5441 default:
5442 BUG(); /* We have already checked above that type <= 3 */
5443 }
5444}
5445
Kai Huang843e4332015-01-28 10:54:28 +08005446static int handle_pml_full(struct kvm_vcpu *vcpu)
5447{
5448 unsigned long exit_qualification;
5449
5450 trace_kvm_pml_full(vcpu->vcpu_id);
5451
5452 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5453
5454 /*
5455 * PML buffer FULL happened while executing iret from NMI,
5456 * "blocked by NMI" bit has to be set before next VM entry.
5457 */
5458 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005459 enable_vnmi &&
Kai Huang843e4332015-01-28 10:54:28 +08005460 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
5461 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5462 GUEST_INTR_STATE_NMI);
5463
5464 /*
5465 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
5466 * here.., and there's no userspace involvement needed for PML.
5467 */
5468 return 1;
5469}
5470
Yunhong Jiang64672c92016-06-13 14:19:59 -07005471static int handle_preemption_timer(struct kvm_vcpu *vcpu)
5472{
Sean Christopherson804939e2019-05-07 12:18:05 -07005473 struct vcpu_vmx *vmx = to_vmx(vcpu);
5474
5475 if (!vmx->req_immediate_exit &&
5476 !unlikely(vmx->loaded_vmcs->hv_timer_soft_disabled))
Sean Christophersond264ee02018-08-27 15:21:12 -07005477 kvm_lapic_expired_hv_timer(vcpu);
Sean Christopherson804939e2019-05-07 12:18:05 -07005478
Yunhong Jiang64672c92016-06-13 14:19:59 -07005479 return 1;
5480}
5481
Sean Christophersone4027cf2018-12-03 13:53:12 -08005482/*
5483 * When nested=0, all VMX instruction VM Exits filter here. The handlers
5484 * are overwritten by nested_vmx_setup() when nested=1.
5485 */
5486static int handle_vmx_instruction(struct kvm_vcpu *vcpu)
5487{
5488 kvm_queue_exception(vcpu, UD_VECTOR);
5489 return 1;
5490}
5491
Sean Christopherson0b665d32018-08-14 09:33:34 -07005492static int handle_encls(struct kvm_vcpu *vcpu)
5493{
5494 /*
5495 * SGX virtualization is not yet supported. There is no software
5496 * enable bit for SGX, so we have to trap ENCLS and inject a #UD
5497 * to prevent the guest from executing ENCLS.
5498 */
5499 kvm_queue_exception(vcpu, UD_VECTOR);
5500 return 1;
5501}
5502
Nadav Har'El0140cae2011-05-25 23:06:28 +03005503/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005504 * The exit handlers return 1 if the exit was handled fully and guest execution
5505 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5506 * to be done to userspace and return 0.
5507 */
Sean Christophersone4027cf2018-12-03 13:53:12 -08005508static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Sean Christopherson95b5a482019-04-19 22:50:59 -07005509 [EXIT_REASON_EXCEPTION_NMI] = handle_exception_nmi,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005510 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005511 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005512 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005513 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005514 [EXIT_REASON_CR_ACCESS] = handle_cr,
5515 [EXIT_REASON_DR_ACCESS] = handle_dr,
Andrea Arcangelif399e602019-11-04 17:59:58 -05005516 [EXIT_REASON_CPUID] = kvm_emulate_cpuid,
5517 [EXIT_REASON_MSR_READ] = kvm_emulate_rdmsr,
5518 [EXIT_REASON_MSR_WRITE] = kvm_emulate_wrmsr,
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005519 [EXIT_REASON_INTERRUPT_WINDOW] = handle_interrupt_window,
Andrea Arcangelif399e602019-11-04 17:59:58 -05005520 [EXIT_REASON_HLT] = kvm_emulate_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005521 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005522 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02005523 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02005524 [EXIT_REASON_VMCALL] = handle_vmcall,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005525 [EXIT_REASON_VMCLEAR] = handle_vmx_instruction,
5526 [EXIT_REASON_VMLAUNCH] = handle_vmx_instruction,
5527 [EXIT_REASON_VMPTRLD] = handle_vmx_instruction,
5528 [EXIT_REASON_VMPTRST] = handle_vmx_instruction,
5529 [EXIT_REASON_VMREAD] = handle_vmx_instruction,
5530 [EXIT_REASON_VMRESUME] = handle_vmx_instruction,
5531 [EXIT_REASON_VMWRITE] = handle_vmx_instruction,
5532 [EXIT_REASON_VMOFF] = handle_vmx_instruction,
5533 [EXIT_REASON_VMON] = handle_vmx_instruction,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005534 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5535 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08005536 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08005537 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02005538 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08005539 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005540 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005541 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Paolo Bonzini0367f202016-07-12 10:44:55 +02005542 [EXIT_REASON_GDTR_IDTR] = handle_desc,
5543 [EXIT_REASON_LDTR_TR] = handle_desc,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005544 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5545 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005546 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005547 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005548 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005549 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005550 [EXIT_REASON_INVEPT] = handle_vmx_instruction,
5551 [EXIT_REASON_INVVPID] = handle_vmx_instruction,
Jim Mattson45ec3682017-08-23 16:32:04 -07005552 [EXIT_REASON_RDRAND] = handle_invalid_op,
Jim Mattson75f4fc82017-08-23 16:32:03 -07005553 [EXIT_REASON_RDSEED] = handle_invalid_op,
Kai Huang843e4332015-01-28 10:54:28 +08005554 [EXIT_REASON_PML_FULL] = handle_pml_full,
Junaid Shahideb4b2482018-06-27 14:59:14 -07005555 [EXIT_REASON_INVPCID] = handle_invpcid,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005556 [EXIT_REASON_VMFUNC] = handle_vmx_instruction,
Yunhong Jiang64672c92016-06-13 14:19:59 -07005557 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Sean Christopherson0b665d32018-08-14 09:33:34 -07005558 [EXIT_REASON_ENCLS] = handle_encls,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005559};
5560
5561static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005562 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005563
Avi Kivity586f9602010-11-18 13:09:54 +02005564static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
5565{
5566 *info1 = vmcs_readl(EXIT_QUALIFICATION);
5567 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
5568}
5569
Kai Huanga3eaa862015-11-04 13:46:05 +08005570static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08005571{
Kai Huanga3eaa862015-11-04 13:46:05 +08005572 if (vmx->pml_pg) {
5573 __free_page(vmx->pml_pg);
5574 vmx->pml_pg = NULL;
5575 }
Kai Huang843e4332015-01-28 10:54:28 +08005576}
5577
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005578static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08005579{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005580 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005581 u64 *pml_buf;
5582 u16 pml_idx;
5583
5584 pml_idx = vmcs_read16(GUEST_PML_INDEX);
5585
5586 /* Do nothing if PML buffer is empty */
5587 if (pml_idx == (PML_ENTITY_NUM - 1))
5588 return;
5589
5590 /* PML index always points to next available PML buffer entity */
5591 if (pml_idx >= PML_ENTITY_NUM)
5592 pml_idx = 0;
5593 else
5594 pml_idx++;
5595
5596 pml_buf = page_address(vmx->pml_pg);
5597 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
5598 u64 gpa;
5599
5600 gpa = pml_buf[pml_idx];
5601 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005602 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08005603 }
5604
5605 /* reset PML index */
5606 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5607}
5608
5609/*
5610 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
5611 * Called before reporting dirty_bitmap to userspace.
5612 */
5613static void kvm_flush_pml_buffers(struct kvm *kvm)
5614{
5615 int i;
5616 struct kvm_vcpu *vcpu;
5617 /*
5618 * We only need to kick vcpu out of guest mode here, as PML buffer
5619 * is flushed at beginning of all VMEXITs, and it's obvious that only
5620 * vcpus running in guest are possible to have unflushed GPAs in PML
5621 * buffer.
5622 */
5623 kvm_for_each_vcpu(i, vcpu, kvm)
5624 kvm_vcpu_kick(vcpu);
5625}
5626
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005627static void vmx_dump_sel(char *name, uint32_t sel)
5628{
5629 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05005630 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005631 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
5632 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
5633 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
5634}
5635
5636static void vmx_dump_dtsel(char *name, uint32_t limit)
5637{
5638 pr_err("%s limit=0x%08x, base=0x%016lx\n",
5639 name, vmcs_read32(limit),
5640 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
5641}
5642
Paolo Bonzini69090812019-04-15 15:16:17 +02005643void dump_vmcs(void)
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005644{
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005645 u32 vmentry_ctl, vmexit_ctl;
5646 u32 cpu_based_exec_ctrl, pin_based_exec_ctrl, secondary_exec_control;
5647 unsigned long cr4;
5648 u64 efer;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005649 int i, n;
5650
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005651 if (!dump_invalid_vmcs) {
5652 pr_warn_ratelimited("set kvm_intel.dump_invalid_vmcs=1 to dump internal KVM state.\n");
5653 return;
5654 }
5655
5656 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
5657 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
5658 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5659 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
5660 cr4 = vmcs_readl(GUEST_CR4);
5661 efer = vmcs_read64(GUEST_IA32_EFER);
5662 secondary_exec_control = 0;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005663 if (cpu_has_secondary_exec_ctrls())
5664 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5665
5666 pr_err("*** Guest State ***\n");
5667 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5668 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
5669 vmcs_readl(CR0_GUEST_HOST_MASK));
5670 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5671 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
5672 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
5673 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
5674 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
5675 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005676 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
5677 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
5678 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
5679 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005680 }
5681 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
5682 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
5683 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
5684 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
5685 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5686 vmcs_readl(GUEST_SYSENTER_ESP),
5687 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
5688 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
5689 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
5690 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
5691 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
5692 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
5693 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
5694 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
5695 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
5696 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
5697 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
5698 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
5699 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005700 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5701 efer, vmcs_read64(GUEST_IA32_PAT));
5702 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
5703 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005704 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005705 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005706 vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005707 pr_err("PerfGlobCtl = 0x%016llx\n",
5708 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005709 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005710 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005711 pr_err("Interruptibility = %08x ActivityState = %08x\n",
5712 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
5713 vmcs_read32(GUEST_ACTIVITY_STATE));
5714 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
5715 pr_err("InterruptStatus = %04x\n",
5716 vmcs_read16(GUEST_INTR_STATUS));
5717
5718 pr_err("*** Host State ***\n");
5719 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
5720 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
5721 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
5722 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
5723 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
5724 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
5725 vmcs_read16(HOST_TR_SELECTOR));
5726 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
5727 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
5728 vmcs_readl(HOST_TR_BASE));
5729 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
5730 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
5731 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
5732 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
5733 vmcs_readl(HOST_CR4));
5734 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5735 vmcs_readl(HOST_IA32_SYSENTER_ESP),
5736 vmcs_read32(HOST_IA32_SYSENTER_CS),
5737 vmcs_readl(HOST_IA32_SYSENTER_EIP));
5738 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005739 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5740 vmcs_read64(HOST_IA32_EFER),
5741 vmcs_read64(HOST_IA32_PAT));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005742 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005743 vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005744 pr_err("PerfGlobCtl = 0x%016llx\n",
5745 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005746
5747 pr_err("*** Control State ***\n");
5748 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
5749 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
5750 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
5751 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
5752 vmcs_read32(EXCEPTION_BITMAP),
5753 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
5754 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
5755 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
5756 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
5757 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
5758 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
5759 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
5760 vmcs_read32(VM_EXIT_INTR_INFO),
5761 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
5762 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
5763 pr_err(" reason=%08x qualification=%016lx\n",
5764 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
5765 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
5766 vmcs_read32(IDT_VECTORING_INFO_FIELD),
5767 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005768 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08005769 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005770 pr_err("TSC Multiplier = 0x%016llx\n",
5771 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005772 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW) {
5773 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
5774 u16 status = vmcs_read16(GUEST_INTR_STATUS);
5775 pr_err("SVI|RVI = %02x|%02x ", status >> 8, status & 0xff);
5776 }
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005777 pr_cont("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005778 if (secondary_exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
5779 pr_err("APIC-access addr = 0x%016llx ", vmcs_read64(APIC_ACCESS_ADDR));
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005780 pr_cont("virt-APIC addr = 0x%016llx\n", vmcs_read64(VIRTUAL_APIC_PAGE_ADDR));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005781 }
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005782 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
5783 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
5784 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005785 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005786 n = vmcs_read32(CR3_TARGET_COUNT);
5787 for (i = 0; i + 1 < n; i += 4)
5788 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
5789 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
5790 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
5791 if (i < n)
5792 pr_err("CR3 target%u=%016lx\n",
5793 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
5794 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
5795 pr_err("PLE Gap=%08x Window=%08x\n",
5796 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
5797 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
5798 pr_err("Virtual processor ID = 0x%04x\n",
5799 vmcs_read16(VIRTUAL_PROCESSOR_ID));
5800}
5801
Avi Kivity6aa8b732006-12-10 02:21:36 -08005802/*
5803 * The guest has exited. See if we can fix it or if we need userspace
5804 * assistance.
5805 */
Wanpeng Li1e9e2622019-11-21 11:17:11 +08005806static int vmx_handle_exit(struct kvm_vcpu *vcpu,
5807 enum exit_fastpath_completion exit_fastpath)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005808{
Avi Kivity29bd8a72007-09-10 17:27:03 +03005809 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005810 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02005811 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005812
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01005813 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
5814
Kai Huang843e4332015-01-28 10:54:28 +08005815 /*
5816 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
5817 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
5818 * querying dirty_bitmap, we only need to kick all vcpus out of guest
5819 * mode as if vcpus is in root mode, the PML buffer must has been
5820 * flushed already.
5821 */
5822 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005823 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005824
Mohammed Gamal80ced182009-09-01 12:48:18 +02005825 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02005826 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02005827 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005828
Paolo Bonzini7313c692017-07-27 10:31:25 +02005829 if (is_guest_mode(vcpu) && nested_vmx_exit_reflected(vcpu, exit_reason))
5830 return nested_vmx_reflect_vmexit(vcpu, exit_reason);
Nadav Har'El644d7112011-05-25 23:12:35 +03005831
Mohammed Gamal51207022010-05-31 22:40:54 +03005832 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005833 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03005834 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5835 vcpu->run->fail_entry.hardware_entry_failure_reason
5836 = exit_reason;
5837 return 0;
5838 }
5839
Avi Kivity29bd8a72007-09-10 17:27:03 +03005840 if (unlikely(vmx->fail)) {
Paolo Bonzini3b20e032019-07-19 18:15:08 +02005841 dump_vmcs();
Avi Kivity851ba692009-08-24 11:10:17 +03005842 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5843 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03005844 = vmcs_read32(VM_INSTRUCTION_ERROR);
5845 return 0;
5846 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005847
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005848 /*
5849 * Note:
5850 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
5851 * delivery event since it indicates guest is accessing MMIO.
5852 * The vm-exit can be triggered again after return to guest that
5853 * will cause infinite loop.
5854 */
Mike Dayd77c26f2007-10-08 09:02:08 -04005855 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08005856 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02005857 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00005858 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005859 exit_reason != EXIT_REASON_TASK_SWITCH)) {
5860 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5861 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005862 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005863 vcpu->run->internal.data[0] = vectoring_info;
5864 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005865 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
5866 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
5867 vcpu->run->internal.ndata++;
5868 vcpu->run->internal.data[3] =
5869 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5870 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005871 return 0;
5872 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005873
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005874 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01005875 vmx->loaded_vmcs->soft_vnmi_blocked)) {
5876 if (vmx_interrupt_allowed(vcpu)) {
5877 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5878 } else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
5879 vcpu->arch.nmi_pending) {
5880 /*
5881 * This CPU don't support us in finding the end of an
5882 * NMI-blocked window if the guest runs with IRQs
5883 * disabled. So we pull the trigger after 1 s of
5884 * futile waiting, but inform the user about this.
5885 */
5886 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
5887 "state on VCPU %d after 1 s timeout\n",
5888 __func__, vcpu->vcpu_id);
5889 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5890 }
5891 }
5892
Wanpeng Li1e9e2622019-11-21 11:17:11 +08005893 if (exit_fastpath == EXIT_FASTPATH_SKIP_EMUL_INS) {
5894 kvm_skip_emulated_instruction(vcpu);
5895 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005896 }
Marios Pomonisc926f2f2019-12-11 12:47:51 -08005897
5898 if (exit_reason >= kvm_vmx_max_exit_handlers)
5899 goto unexpected_vmexit;
5900#ifdef CONFIG_RETPOLINE
5901 if (exit_reason == EXIT_REASON_MSR_WRITE)
5902 return kvm_emulate_wrmsr(vcpu);
5903 else if (exit_reason == EXIT_REASON_PREEMPTION_TIMER)
5904 return handle_preemption_timer(vcpu);
5905 else if (exit_reason == EXIT_REASON_INTERRUPT_WINDOW)
5906 return handle_interrupt_window(vcpu);
5907 else if (exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
5908 return handle_external_interrupt(vcpu);
5909 else if (exit_reason == EXIT_REASON_HLT)
5910 return kvm_emulate_halt(vcpu);
5911 else if (exit_reason == EXIT_REASON_EPT_MISCONFIG)
5912 return handle_ept_misconfig(vcpu);
5913#endif
5914
5915 exit_reason = array_index_nospec(exit_reason,
5916 kvm_vmx_max_exit_handlers);
5917 if (!kvm_vmx_exit_handlers[exit_reason])
5918 goto unexpected_vmexit;
5919
5920 return kvm_vmx_exit_handlers[exit_reason](vcpu);
5921
5922unexpected_vmexit:
5923 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n", exit_reason);
5924 dump_vmcs();
5925 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5926 vcpu->run->internal.suberror =
5927 KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
5928 vcpu->run->internal.ndata = 1;
5929 vcpu->run->internal.data[0] = exit_reason;
5930 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005931}
5932
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005933/*
5934 * Software based L1D cache flush which is used when microcode providing
5935 * the cache control MSR is not loaded.
5936 *
5937 * The L1D cache is 32 KiB on Nehalem and later microarchitectures, but to
5938 * flush it is required to read in 64 KiB because the replacement algorithm
5939 * is not exactly LRU. This could be sized at runtime via topology
5940 * information but as all relevant affected CPUs have 32KiB L1D cache size
5941 * there is no point in doing so.
5942 */
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005943static void vmx_l1d_flush(struct kvm_vcpu *vcpu)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005944{
5945 int size = PAGE_SIZE << L1D_CACHE_ORDER;
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005946
5947 /*
Thomas Gleixner2f055942018-07-13 16:23:17 +02005948 * This code is only executed when the the flush mode is 'cond' or
5949 * 'always'
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005950 */
Nicolai Stange427362a2018-07-21 22:25:00 +02005951 if (static_branch_likely(&vmx_l1d_flush_cond)) {
Nicolai Stange45b575c2018-07-27 13:22:16 +02005952 bool flush_l1d;
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02005953
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005954 /*
Nicolai Stange45b575c2018-07-27 13:22:16 +02005955 * Clear the per-vcpu flush bit, it gets set again
5956 * either from vcpu_run() or from one of the unsafe
5957 * VMEXIT handlers.
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005958 */
Nicolai Stange45b575c2018-07-27 13:22:16 +02005959 flush_l1d = vcpu->arch.l1tf_flush_l1d;
Thomas Gleixner4c6523e2018-07-13 16:23:20 +02005960 vcpu->arch.l1tf_flush_l1d = false;
Nicolai Stange45b575c2018-07-27 13:22:16 +02005961
5962 /*
5963 * Clear the per-cpu flush bit, it gets set again from
5964 * the interrupt handlers.
5965 */
5966 flush_l1d |= kvm_get_cpu_l1tf_flush_l1d();
5967 kvm_clear_cpu_l1tf_flush_l1d();
5968
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02005969 if (!flush_l1d)
5970 return;
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005971 }
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005972
5973 vcpu->stat.l1d_flush++;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005974
Paolo Bonzini3fa045b2018-07-02 13:03:48 +02005975 if (static_cpu_has(X86_FEATURE_FLUSH_L1D)) {
5976 wrmsrl(MSR_IA32_FLUSH_CMD, L1D_FLUSH);
5977 return;
5978 }
5979
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005980 asm volatile(
5981 /* First ensure the pages are in the TLB */
5982 "xorl %%eax, %%eax\n"
5983 ".Lpopulate_tlb:\n\t"
Nicolai Stange288d1522018-07-18 19:07:38 +02005984 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005985 "addl $4096, %%eax\n\t"
5986 "cmpl %%eax, %[size]\n\t"
5987 "jne .Lpopulate_tlb\n\t"
5988 "xorl %%eax, %%eax\n\t"
5989 "cpuid\n\t"
5990 /* Now fill the cache */
5991 "xorl %%eax, %%eax\n"
5992 ".Lfill_cache:\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02005993 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005994 "addl $64, %%eax\n\t"
5995 "cmpl %%eax, %[size]\n\t"
5996 "jne .Lfill_cache\n\t"
5997 "lfence\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02005998 :: [flush_pages] "r" (vmx_l1d_flush_pages),
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005999 [size] "r" (size)
6000 : "eax", "ebx", "ecx", "edx");
6001}
6002
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006003static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006004{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006005 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Liran Alon132f4f72019-11-11 14:30:54 +02006006 int tpr_threshold;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006007
6008 if (is_guest_mode(vcpu) &&
6009 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
6010 return;
6011
Liran Alon132f4f72019-11-11 14:30:54 +02006012 tpr_threshold = (irr == -1 || tpr < irr) ? 0 : irr;
Liran Alon02d496cf2019-11-11 14:30:55 +02006013 if (is_guest_mode(vcpu))
6014 to_vmx(vcpu)->nested.l1_tpr_threshold = tpr_threshold;
6015 else
6016 vmcs_write32(TPR_THRESHOLD, tpr_threshold);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006017}
6018
Sean Christopherson97b7ead2018-12-03 13:53:16 -08006019void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
Yang Zhang8d146952013-01-25 10:18:50 +08006020{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006021 struct vcpu_vmx *vmx = to_vmx(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006022 u32 sec_exec_control;
6023
Jim Mattson8d860bb2018-05-09 16:56:05 -04006024 if (!lapic_in_kernel(vcpu))
6025 return;
6026
Sean Christophersonfd6b6d92018-10-01 14:25:34 -07006027 if (!flexpriority_enabled &&
6028 !cpu_has_vmx_virtualize_x2apic_mode())
6029 return;
6030
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006031 /* Postpone execution until vmcs01 is the current VMCS. */
6032 if (is_guest_mode(vcpu)) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006033 vmx->nested.change_vmcs01_virtual_apic_mode = true;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006034 return;
6035 }
6036
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006037 sec_exec_control = secondary_exec_controls_get(vmx);
Jim Mattson8d860bb2018-05-09 16:56:05 -04006038 sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6039 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
Yang Zhang8d146952013-01-25 10:18:50 +08006040
Jim Mattson8d860bb2018-05-09 16:56:05 -04006041 switch (kvm_get_apic_mode(vcpu)) {
6042 case LAPIC_MODE_INVALID:
6043 WARN_ONCE(true, "Invalid local APIC state");
6044 case LAPIC_MODE_DISABLED:
6045 break;
6046 case LAPIC_MODE_XAPIC:
6047 if (flexpriority_enabled) {
6048 sec_exec_control |=
6049 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6050 vmx_flush_tlb(vcpu, true);
6051 }
6052 break;
6053 case LAPIC_MODE_X2APIC:
6054 if (cpu_has_vmx_virtualize_x2apic_mode())
6055 sec_exec_control |=
6056 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6057 break;
Yang Zhang8d146952013-01-25 10:18:50 +08006058 }
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006059 secondary_exec_controls_set(vmx, sec_exec_control);
Yang Zhang8d146952013-01-25 10:18:50 +08006060
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006061 vmx_update_msr_bitmap(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006062}
6063
Tang Chen38b99172014-09-24 15:57:54 +08006064static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
6065{
Jim Mattsonab5df312018-05-09 17:02:03 -04006066 if (!is_guest_mode(vcpu)) {
Tang Chen38b99172014-09-24 15:57:54 +08006067 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Junaid Shahida468f2d2018-04-26 13:09:50 -07006068 vmx_flush_tlb(vcpu, true);
Jim Mattsonfb6c8192017-03-16 13:53:59 -07006069 }
Tang Chen38b99172014-09-24 15:57:54 +08006070}
6071
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006072static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006073{
6074 u16 status;
6075 u8 old;
6076
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006077 if (max_isr == -1)
6078 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006079
6080 status = vmcs_read16(GUEST_INTR_STATUS);
6081 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006082 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08006083 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006084 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006085 vmcs_write16(GUEST_INTR_STATUS, status);
6086 }
6087}
6088
6089static void vmx_set_rvi(int vector)
6090{
6091 u16 status;
6092 u8 old;
6093
Wei Wang4114c272014-11-05 10:53:43 +08006094 if (vector == -1)
6095 vector = 0;
6096
Yang Zhangc7c9c562013-01-25 10:18:51 +08006097 status = vmcs_read16(GUEST_INTR_STATUS);
6098 old = (u8)status & 0xff;
6099 if ((u8)vector != old) {
6100 status &= ~0xff;
6101 status |= (u8)vector;
6102 vmcs_write16(GUEST_INTR_STATUS, status);
6103 }
6104}
6105
6106static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
6107{
Liran Alon851c1a182017-12-24 18:12:56 +02006108 /*
6109 * When running L2, updating RVI is only relevant when
6110 * vmcs12 virtual-interrupt-delivery enabled.
6111 * However, it can be enabled only when L1 also
6112 * intercepts external-interrupts and in that case
6113 * we should not update vmcs02 RVI but instead intercept
6114 * interrupt. Therefore, do nothing when running L2.
6115 */
6116 if (!is_guest_mode(vcpu))
Wanpeng Li963fee12014-07-17 19:03:00 +08006117 vmx_set_rvi(max_irr);
Yang Zhangc7c9c562013-01-25 10:18:51 +08006118}
6119
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006120static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006121{
6122 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006123 int max_irr;
Liran Alonf27a85c2017-12-24 18:12:55 +02006124 bool max_irr_updated;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006125
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006126 WARN_ON(!vcpu->arch.apicv_active);
6127 if (pi_test_on(&vmx->pi_desc)) {
6128 pi_clear_on(&vmx->pi_desc);
6129 /*
Liran Alond9ff2742019-11-11 14:25:25 +02006130 * IOMMU can write to PID.ON, so the barrier matters even on UP.
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006131 * But on x86 this is just a compiler barrier anyway.
6132 */
6133 smp_mb__after_atomic();
Liran Alonf27a85c2017-12-24 18:12:55 +02006134 max_irr_updated =
6135 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
6136
6137 /*
6138 * If we are running L2 and L1 has a new pending interrupt
6139 * which can be injected, we should re-evaluate
6140 * what should be done with this new L1 interrupt.
Liran Alon851c1a182017-12-24 18:12:56 +02006141 * If L1 intercepts external-interrupts, we should
6142 * exit from L2 to L1. Otherwise, interrupt should be
6143 * delivered directly to L2.
Liran Alonf27a85c2017-12-24 18:12:55 +02006144 */
Liran Alon851c1a182017-12-24 18:12:56 +02006145 if (is_guest_mode(vcpu) && max_irr_updated) {
6146 if (nested_exit_on_intr(vcpu))
6147 kvm_vcpu_exiting_guest_mode(vcpu);
6148 else
6149 kvm_make_request(KVM_REQ_EVENT, vcpu);
6150 }
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006151 } else {
6152 max_irr = kvm_lapic_find_highest_irr(vcpu);
6153 }
6154 vmx_hwapic_irr_update(vcpu, max_irr);
6155 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006156}
6157
Wanpeng Li17e433b2019-08-05 10:03:19 +08006158static bool vmx_dy_apicv_has_pending_interrupt(struct kvm_vcpu *vcpu)
6159{
Joao Martins9482ae42019-11-11 17:20:10 +00006160 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6161
6162 return pi_test_on(pi_desc) ||
Joao Martins29881b62019-11-11 17:20:12 +00006163 (pi_test_sn(pi_desc) && !pi_is_pir_empty(pi_desc));
Wanpeng Li17e433b2019-08-05 10:03:19 +08006164}
6165
Andrey Smetanin63086302015-11-10 15:36:32 +03006166static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006167{
Andrey Smetanind62caab2015-11-10 15:36:33 +03006168 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08006169 return;
6170
Yang Zhangc7c9c562013-01-25 10:18:51 +08006171 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
6172 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
6173 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
6174 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6175}
6176
Paolo Bonzini967235d2016-12-19 14:03:45 +01006177static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
6178{
6179 struct vcpu_vmx *vmx = to_vmx(vcpu);
6180
6181 pi_clear_on(&vmx->pi_desc);
6182 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
6183}
6184
Sean Christopherson95b5a482019-04-19 22:50:59 -07006185static void handle_exception_nmi_irqoff(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006186{
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006187 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Andi Kleena0861c02009-06-08 17:37:09 +08006188
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006189 /* if exit due to PF check for async PF */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006190 if (is_page_fault(vmx->exit_intr_info))
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006191 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
6192
Andi Kleena0861c02009-06-08 17:37:09 +08006193 /* Handle machine checks before interrupts are enabled */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006194 if (is_machine_check(vmx->exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08006195 kvm_machine_check();
6196
Gleb Natapov20f65982009-05-11 13:35:55 +03006197 /* We need to handle NMIs before interrupts are enabled */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006198 if (is_nmi(vmx->exit_intr_info)) {
Andi Kleendd60d212017-07-25 17:20:32 -07006199 kvm_before_interrupt(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006200 asm("int $2");
Andi Kleendd60d212017-07-25 17:20:32 -07006201 kvm_after_interrupt(&vmx->vcpu);
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006202 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006203}
Gleb Natapov20f65982009-05-11 13:35:55 +03006204
Sean Christopherson95b5a482019-04-19 22:50:59 -07006205static void handle_external_interrupt_irqoff(struct kvm_vcpu *vcpu)
Yang Zhanga547c6d2013-04-11 19:25:10 +08006206{
Sean Christopherson49def502019-04-19 22:50:56 -07006207 unsigned int vector;
6208 unsigned long entry;
6209#ifdef CONFIG_X86_64
6210 unsigned long tmp;
6211#endif
6212 gate_desc *desc;
6213 u32 intr_info;
Yang Zhanga547c6d2013-04-11 19:25:10 +08006214
Sean Christopherson49def502019-04-19 22:50:56 -07006215 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6216 if (WARN_ONCE(!is_external_intr(intr_info),
6217 "KVM: unexpected VM-Exit interrupt info: 0x%x", intr_info))
6218 return;
6219
6220 vector = intr_info & INTR_INFO_VECTOR_MASK;
Sean Christopherson23420802019-04-19 22:50:57 -07006221 desc = (gate_desc *)host_idt_base + vector;
Sean Christopherson49def502019-04-19 22:50:56 -07006222 entry = gate_offset(desc);
6223
Sean Christopherson165072b2019-04-19 22:50:58 -07006224 kvm_before_interrupt(vcpu);
6225
Sean Christopherson49def502019-04-19 22:50:56 -07006226 asm volatile(
Yang Zhanga547c6d2013-04-11 19:25:10 +08006227#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006228 "mov %%" _ASM_SP ", %[sp]\n\t"
6229 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
6230 "push $%c[ss]\n\t"
6231 "push %[sp]\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08006232#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006233 "pushf\n\t"
6234 __ASM_SIZE(push) " $%c[cs]\n\t"
6235 CALL_NOSPEC
6236 :
Yang Zhanga547c6d2013-04-11 19:25:10 +08006237#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006238 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08006239#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006240 ASM_CALL_CONSTRAINT
6241 :
6242 THUNK_TARGET(entry),
6243 [ss]"i"(__KERNEL_DS),
6244 [cs]"i"(__KERNEL_CS)
6245 );
Sean Christopherson165072b2019-04-19 22:50:58 -07006246
6247 kvm_after_interrupt(vcpu);
Yang Zhanga547c6d2013-04-11 19:25:10 +08006248}
Sean Christopherson95b5a482019-04-19 22:50:59 -07006249STACK_FRAME_NON_STANDARD(handle_external_interrupt_irqoff);
6250
Wanpeng Li1e9e2622019-11-21 11:17:11 +08006251static void vmx_handle_exit_irqoff(struct kvm_vcpu *vcpu,
6252 enum exit_fastpath_completion *exit_fastpath)
Sean Christopherson95b5a482019-04-19 22:50:59 -07006253{
6254 struct vcpu_vmx *vmx = to_vmx(vcpu);
6255
6256 if (vmx->exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
6257 handle_external_interrupt_irqoff(vcpu);
6258 else if (vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI)
6259 handle_exception_nmi_irqoff(vmx);
Wanpeng Li1e9e2622019-11-21 11:17:11 +08006260 else if (!is_guest_mode(vcpu) &&
6261 vmx->exit_reason == EXIT_REASON_MSR_WRITE)
6262 *exit_fastpath = handle_fastpath_set_msr_irqoff(vcpu);
Sean Christopherson95b5a482019-04-19 22:50:59 -07006263}
Yang Zhanga547c6d2013-04-11 19:25:10 +08006264
Tom Lendackybc226f02018-05-10 22:06:39 +02006265static bool vmx_has_emulated_msr(int index)
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006266{
Tom Lendackybc226f02018-05-10 22:06:39 +02006267 switch (index) {
6268 case MSR_IA32_SMBASE:
6269 /*
6270 * We cannot do SMM unless we can run the guest in big
6271 * real mode.
6272 */
6273 return enable_unrestricted_guest || emulate_invalid_guest_state;
Paolo Bonzini95c5c7c2019-07-02 14:45:24 +02006274 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
6275 return nested;
Tom Lendackybc226f02018-05-10 22:06:39 +02006276 case MSR_AMD64_VIRT_SPEC_CTRL:
6277 /* This is AMD only. */
6278 return false;
6279 default:
6280 return true;
6281 }
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006282}
6283
Chao Peng86f52012018-10-24 16:05:11 +08006284static bool vmx_pt_supported(void)
6285{
6286 return pt_mode == PT_MODE_HOST_GUEST;
6287}
6288
Avi Kivity51aa01d2010-07-20 14:31:20 +03006289static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6290{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006291 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006292 bool unblock_nmi;
6293 u8 vector;
6294 bool idtv_info_valid;
6295
6296 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006297
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006298 if (enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006299 if (vmx->loaded_vmcs->nmi_known_unmasked)
6300 return;
6301 /*
6302 * Can't use vmx->exit_intr_info since we're not sure what
6303 * the exit reason is.
6304 */
6305 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6306 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6307 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6308 /*
6309 * SDM 3: 27.7.1.2 (September 2008)
6310 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6311 * a guest IRET fault.
6312 * SDM 3: 23.2.2 (September 2008)
6313 * Bit 12 is undefined in any of the following cases:
6314 * If the VM exit sets the valid bit in the IDT-vectoring
6315 * information field.
6316 * If the VM exit is due to a double fault.
6317 */
6318 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6319 vector != DF_VECTOR && !idtv_info_valid)
6320 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6321 GUEST_INTR_STATE_NMI);
6322 else
6323 vmx->loaded_vmcs->nmi_known_unmasked =
6324 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6325 & GUEST_INTR_STATE_NMI);
6326 } else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
6327 vmx->loaded_vmcs->vnmi_blocked_time +=
6328 ktime_to_ns(ktime_sub(ktime_get(),
6329 vmx->loaded_vmcs->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006330}
6331
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006332static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03006333 u32 idt_vectoring_info,
6334 int instr_len_field,
6335 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006336{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006337 u8 vector;
6338 int type;
6339 bool idtv_info_valid;
6340
6341 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006342
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006343 vcpu->arch.nmi_injected = false;
6344 kvm_clear_exception_queue(vcpu);
6345 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006346
6347 if (!idtv_info_valid)
6348 return;
6349
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006350 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03006351
Avi Kivity668f6122008-07-02 09:28:55 +03006352 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6353 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006354
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006355 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006356 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006357 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006358 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006359 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006360 * Clear bit "block by NMI" before VM entry if a NMI
6361 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006362 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006363 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006364 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006365 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006366 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006367 /* fall through */
6368 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006369 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006370 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03006371 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006372 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03006373 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006374 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006375 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006376 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006377 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03006378 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006379 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006380 break;
6381 default:
6382 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006383 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006384}
6385
Avi Kivity83422e12010-07-20 14:43:23 +03006386static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6387{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006388 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03006389 VM_EXIT_INSTRUCTION_LEN,
6390 IDT_VECTORING_ERROR_CODE);
6391}
6392
Avi Kivityb463a6f2010-07-20 15:06:17 +03006393static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6394{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006395 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03006396 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6397 VM_ENTRY_INSTRUCTION_LEN,
6398 VM_ENTRY_EXCEPTION_ERROR_CODE);
6399
6400 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6401}
6402
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006403static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6404{
6405 int i, nr_msrs;
6406 struct perf_guest_switch_msr *msrs;
6407
6408 msrs = perf_guest_get_msrs(&nr_msrs);
6409
6410 if (!msrs)
6411 return;
6412
6413 for (i = 0; i < nr_msrs; i++)
6414 if (msrs[i].host == msrs[i].guest)
6415 clear_atomic_switch_msr(vmx, msrs[i].msr);
6416 else
6417 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04006418 msrs[i].host, false);
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006419}
6420
Tao Xu6e3ba4a2019-07-16 14:55:50 +08006421static void atomic_switch_umwait_control_msr(struct vcpu_vmx *vmx)
6422{
6423 u32 host_umwait_control;
6424
6425 if (!vmx_has_waitpkg(vmx))
6426 return;
6427
6428 host_umwait_control = get_umwait_control_msr();
6429
6430 if (vmx->msr_ia32_umwait_control != host_umwait_control)
6431 add_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL,
6432 vmx->msr_ia32_umwait_control,
6433 host_umwait_control, false);
6434 else
6435 clear_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL);
6436}
6437
Sean Christophersonf459a702018-08-27 15:21:11 -07006438static void vmx_update_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07006439{
6440 struct vcpu_vmx *vmx = to_vmx(vcpu);
6441 u64 tscl;
6442 u32 delta_tsc;
6443
Sean Christophersond264ee02018-08-27 15:21:12 -07006444 if (vmx->req_immediate_exit) {
Sean Christopherson804939e2019-05-07 12:18:05 -07006445 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, 0);
6446 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6447 } else if (vmx->hv_deadline_tsc != -1) {
Sean Christophersonf459a702018-08-27 15:21:11 -07006448 tscl = rdtsc();
6449 if (vmx->hv_deadline_tsc > tscl)
6450 /* set_hv_timer ensures the delta fits in 32-bits */
6451 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
6452 cpu_preemption_timer_multi);
6453 else
6454 delta_tsc = 0;
6455
Sean Christopherson804939e2019-05-07 12:18:05 -07006456 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
6457 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6458 } else if (!vmx->loaded_vmcs->hv_timer_soft_disabled) {
6459 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, -1);
6460 vmx->loaded_vmcs->hv_timer_soft_disabled = true;
Sean Christophersonf459a702018-08-27 15:21:11 -07006461 }
Yunhong Jiang64672c92016-06-13 14:19:59 -07006462}
6463
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006464void vmx_update_host_rsp(struct vcpu_vmx *vmx, unsigned long host_rsp)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006465{
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006466 if (unlikely(host_rsp != vmx->loaded_vmcs->host_state.rsp)) {
6467 vmx->loaded_vmcs->host_state.rsp = host_rsp;
6468 vmcs_writel(HOST_RSP, host_rsp);
6469 }
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006470}
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006471
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006472bool __vmx_vcpu_run(struct vcpu_vmx *vmx, unsigned long *regs, bool launched);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006473
6474static void vmx_vcpu_run(struct kvm_vcpu *vcpu)
6475{
6476 struct vcpu_vmx *vmx = to_vmx(vcpu);
6477 unsigned long cr3, cr4;
6478
6479 /* Record the guest's net vcpu time for enforced NMI injections. */
6480 if (unlikely(!enable_vnmi &&
6481 vmx->loaded_vmcs->soft_vnmi_blocked))
6482 vmx->loaded_vmcs->entry_time = ktime_get();
6483
6484 /* Don't enter VMX if guest state is invalid, let the exit handler
6485 start emulation until we arrive back to a valid state */
6486 if (vmx->emulation_required)
6487 return;
6488
6489 if (vmx->ple_window_dirty) {
6490 vmx->ple_window_dirty = false;
6491 vmcs_write32(PLE_WINDOW, vmx->ple_window);
6492 }
6493
wanpeng lic9dfd3f2020-02-17 18:37:43 +08006494 /*
6495 * We did this in prepare_switch_to_guest, because it needs to
6496 * be within srcu_read_lock.
6497 */
6498 WARN_ON_ONCE(vmx->nested.need_vmcs12_to_shadow_sync);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006499
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006500 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RSP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006501 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006502 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RIP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006503 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6504
6505 cr3 = __get_current_cr3_fast();
6506 if (unlikely(cr3 != vmx->loaded_vmcs->host_state.cr3)) {
6507 vmcs_writel(HOST_CR3, cr3);
6508 vmx->loaded_vmcs->host_state.cr3 = cr3;
6509 }
6510
6511 cr4 = cr4_read_shadow();
6512 if (unlikely(cr4 != vmx->loaded_vmcs->host_state.cr4)) {
6513 vmcs_writel(HOST_CR4, cr4);
6514 vmx->loaded_vmcs->host_state.cr4 = cr4;
6515 }
6516
6517 /* When single-stepping over STI and MOV SS, we must clear the
6518 * corresponding interruptibility bits in the guest state. Otherwise
6519 * vmentry fails as it then expects bit 14 (BS) in pending debug
6520 * exceptions being set, but that's not correct for the guest debugging
6521 * case. */
6522 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6523 vmx_set_interrupt_shadow(vcpu, 0);
6524
Aaron Lewis139a12c2019-10-21 16:30:25 -07006525 kvm_load_guest_xsave_state(vcpu);
WANG Chao1811d972019-04-12 15:55:39 +08006526
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006527 if (static_cpu_has(X86_FEATURE_PKU) &&
6528 kvm_read_cr4_bits(vcpu, X86_CR4_PKE) &&
6529 vcpu->arch.pkru != vmx->host_pkru)
6530 __write_pkru(vcpu->arch.pkru);
6531
6532 pt_guest_enter(vmx);
6533
6534 atomic_switch_perf_msrs(vmx);
Tao Xu6e3ba4a2019-07-16 14:55:50 +08006535 atomic_switch_umwait_control_msr(vmx);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006536
Sean Christopherson804939e2019-05-07 12:18:05 -07006537 if (enable_preemption_timer)
6538 vmx_update_hv_timer(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006539
Wanpeng Lib6c4bc62019-05-20 16:18:09 +08006540 if (lapic_in_kernel(vcpu) &&
6541 vcpu->arch.apic->lapic_timer.timer_advance_ns)
6542 kvm_wait_lapic_expire(vcpu);
6543
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006544 /*
6545 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
6546 * it's non-zero. Since vmentry is serialising on affected CPUs, there
6547 * is no need to worry about the conditional branch over the wrmsr
6548 * being speculatively taken.
6549 */
6550 x86_spec_ctrl_set_guest(vmx->spec_ctrl, 0);
6551
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006552 /* L1D Flush includes CPU buffer clear to mitigate MDS */
Sean Christophersonc823dd52019-01-25 07:41:13 -08006553 if (static_branch_unlikely(&vmx_l1d_should_flush))
6554 vmx_l1d_flush(vcpu);
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006555 else if (static_branch_unlikely(&mds_user_clear))
6556 mds_clear_cpu_buffers();
Sean Christophersonc823dd52019-01-25 07:41:13 -08006557
6558 if (vcpu->arch.cr2 != read_cr2())
6559 write_cr2(vcpu->arch.cr2);
6560
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006561 vmx->fail = __vmx_vcpu_run(vmx, (unsigned long *)&vcpu->arch.regs,
6562 vmx->loaded_vmcs->launched);
Sean Christophersonc823dd52019-01-25 07:41:13 -08006563
6564 vcpu->arch.cr2 = read_cr2();
Avi Kivity6aa8b732006-12-10 02:21:36 -08006565
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006566 /*
6567 * We do not use IBRS in the kernel. If this vCPU has used the
6568 * SPEC_CTRL MSR it may have left it on; save the value and
6569 * turn it off. This is much more efficient than blindly adding
6570 * it to the atomic save/restore list. Especially as the former
6571 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
6572 *
6573 * For non-nested case:
6574 * If the L01 MSR bitmap does not intercept the MSR, then we need to
6575 * save it.
6576 *
6577 * For nested case:
6578 * If the L02 MSR bitmap does not intercept the MSR, then we need to
6579 * save it.
6580 */
Paolo Bonzini946fbbc2018-02-22 16:43:18 +01006581 if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
Paolo Bonziniecb586b2018-02-22 16:43:17 +01006582 vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006583
Thomas Gleixnerccbcd262018-05-09 23:01:01 +02006584 x86_spec_ctrl_restore_host(vmx->spec_ctrl, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006585
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01006586 /* All fields are clean at this point */
6587 if (static_branch_unlikely(&enable_evmcs))
6588 current_evmcs->hv_clean_fields |=
6589 HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
6590
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08006591 if (static_branch_unlikely(&enable_evmcs))
6592 current_evmcs->hv_vp_id = vcpu->arch.hyperv.vp_index;
6593
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006594 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
Wanpeng Li74c55932017-11-29 01:31:20 -08006595 if (vmx->host_debugctlmsr)
6596 update_debugctlmsr(vmx->host_debugctlmsr);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006597
Avi Kivityaa67f602012-08-01 16:48:03 +03006598#ifndef CONFIG_X86_64
6599 /*
6600 * The sysexit path does not restore ds/es, so we must set them to
6601 * a reasonable value ourselves.
6602 *
Sean Christopherson6d6095b2018-07-23 12:32:44 -07006603 * We can't defer this to vmx_prepare_switch_to_host() since that
6604 * function may be executed in interrupt context, which saves and
6605 * restore segments around it, nullifying its effect.
Avi Kivityaa67f602012-08-01 16:48:03 +03006606 */
6607 loadsegment(ds, __USER_DS);
6608 loadsegment(es, __USER_DS);
6609#endif
6610
Avi Kivity6de4f3a2009-05-31 22:58:47 +03006611 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02006612 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006613 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03006614 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006615 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006616 vcpu->arch.regs_dirty = 0;
6617
Chao Peng2ef444f2018-10-24 16:05:12 +08006618 pt_guest_exit(vmx);
6619
Gleb Natapove0b890d2013-09-25 12:51:33 +03006620 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006621 * eager fpu is enabled if PKEY is supported and CR4 is switched
6622 * back on host, so it is safe to read guest PKRU from current
6623 * XSAVE.
6624 */
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006625 if (static_cpu_has(X86_FEATURE_PKU) &&
6626 kvm_read_cr4_bits(vcpu, X86_CR4_PKE)) {
Sebastian Andrzej Siewiorc806e8872019-04-03 18:41:41 +02006627 vcpu->arch.pkru = rdpkru();
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006628 if (vcpu->arch.pkru != vmx->host_pkru)
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006629 __write_pkru(vmx->host_pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006630 }
6631
Aaron Lewis139a12c2019-10-21 16:30:25 -07006632 kvm_load_host_xsave_state(vcpu);
WANG Chao1811d972019-04-12 15:55:39 +08006633
Gleb Natapove0b890d2013-09-25 12:51:33 +03006634 vmx->nested.nested_run_pending = 0;
Jim Mattsonb060ca32017-09-14 16:31:42 -07006635 vmx->idt_vectoring_info = 0;
6636
6637 vmx->exit_reason = vmx->fail ? 0xdead : vmcs_read32(VM_EXIT_REASON);
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006638 if ((u16)vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY)
6639 kvm_machine_check();
6640
Jim Mattsonb060ca32017-09-14 16:31:42 -07006641 if (vmx->fail || (vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
6642 return;
6643
6644 vmx->loaded_vmcs->launched = 1;
6645 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
Gleb Natapove0b890d2013-09-25 12:51:33 +03006646
Avi Kivity51aa01d2010-07-20 14:31:20 +03006647 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006648 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006649}
6650
Sean Christopherson434a1e92018-03-20 12:17:18 -07006651static struct kvm *vmx_vm_alloc(void)
6652{
Ben Gardon41836832019-02-11 11:02:52 -08006653 struct kvm_vmx *kvm_vmx = __vmalloc(sizeof(struct kvm_vmx),
6654 GFP_KERNEL_ACCOUNT | __GFP_ZERO,
6655 PAGE_KERNEL);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07006656 return &kvm_vmx->kvm;
Sean Christopherson434a1e92018-03-20 12:17:18 -07006657}
6658
6659static void vmx_vm_free(struct kvm *kvm)
6660{
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08006661 kfree(kvm->arch.hyperv.hv_pa_pg);
Marc Orrd1e5b0e2018-05-15 04:37:37 -07006662 vfree(to_kvm_vmx(kvm));
Sean Christopherson434a1e92018-03-20 12:17:18 -07006663}
6664
Avi Kivity6aa8b732006-12-10 02:21:36 -08006665static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6666{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006667 struct vcpu_vmx *vmx = to_vmx(vcpu);
6668
Kai Huang843e4332015-01-28 10:54:28 +08006669 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08006670 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08006671 free_vpid(vmx->vpid);
Sean Christopherson55d23752018-12-03 13:53:18 -08006672 nested_vmx_free_vcpu(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006673 free_loaded_vmcs(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006674}
6675
Sean Christopherson987b2592019-12-18 13:54:55 -08006676static int vmx_create_vcpu(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006677{
Ben Gardon41836832019-02-11 11:02:52 -08006678 struct vcpu_vmx *vmx;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006679 unsigned long *msr_bitmap;
Sean Christopherson34109c02019-12-18 13:54:50 -08006680 int i, cpu, err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006681
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006682 BUILD_BUG_ON(offsetof(struct vcpu_vmx, vcpu) != 0);
6683 vmx = to_vmx(vcpu);
Ingo Molnar965b58a2007-01-05 16:36:23 -08006684
Peter Feiner4e595162016-07-07 14:49:58 -07006685 err = -ENOMEM;
6686
Sean Christopherson034d8e22019-12-18 13:54:49 -08006687 vmx->vpid = allocate_vpid();
6688
Peter Feiner4e595162016-07-07 14:49:58 -07006689 /*
6690 * If PML is turned on, failure on enabling PML just results in failure
6691 * of creating the vcpu, therefore we can simplify PML logic (by
6692 * avoiding dealing with cases, such as enabling PML partially on vcpus
Miaohe Lin67b0ae42019-12-11 14:26:22 +08006693 * for the guest), etc.
Peter Feiner4e595162016-07-07 14:49:58 -07006694 */
6695 if (enable_pml) {
Ben Gardon41836832019-02-11 11:02:52 -08006696 vmx->pml_pg = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
Peter Feiner4e595162016-07-07 14:49:58 -07006697 if (!vmx->pml_pg)
Sean Christopherson987b2592019-12-18 13:54:55 -08006698 goto free_vpid;
Peter Feiner4e595162016-07-07 14:49:58 -07006699 }
6700
Jim Mattson7d737102019-12-03 16:24:42 -08006701 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) != NR_SHARED_MSRS);
Ingo Molnar965b58a2007-01-05 16:36:23 -08006702
Xiaoyao Li4be53412019-10-20 17:11:00 +08006703 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
6704 u32 index = vmx_msr_index[i];
6705 u32 data_low, data_high;
6706 int j = vmx->nmsrs;
6707
6708 if (rdmsr_safe(index, &data_low, &data_high) < 0)
6709 continue;
6710 if (wrmsr_safe(index, data_low, data_high) < 0)
6711 continue;
Paolo Bonzini46f4f0a2019-11-21 10:01:51 +01006712
Xiaoyao Li4be53412019-10-20 17:11:00 +08006713 vmx->guest_msrs[j].index = i;
6714 vmx->guest_msrs[j].data = 0;
Paolo Bonzini46f4f0a2019-11-21 10:01:51 +01006715 switch (index) {
6716 case MSR_IA32_TSX_CTRL:
6717 /*
6718 * No need to pass TSX_CTRL_CPUID_CLEAR through, so
6719 * let's avoid changing CPUID bits under the host
6720 * kernel's feet.
6721 */
6722 vmx->guest_msrs[j].mask = ~(u64)TSX_CTRL_CPUID_CLEAR;
6723 break;
6724 default:
6725 vmx->guest_msrs[j].mask = -1ull;
6726 break;
6727 }
Xiaoyao Li4be53412019-10-20 17:11:00 +08006728 ++vmx->nmsrs;
6729 }
6730
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006731 err = alloc_loaded_vmcs(&vmx->vmcs01);
6732 if (err < 0)
Jim Mattson7d737102019-12-03 16:24:42 -08006733 goto free_pml;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006734
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006735 msr_bitmap = vmx->vmcs01.msr_bitmap;
Jim Mattson788fc1e2018-11-09 09:35:11 -08006736 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_TSC, MSR_TYPE_R);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006737 vmx_disable_intercept_for_msr(msr_bitmap, MSR_FS_BASE, MSR_TYPE_RW);
6738 vmx_disable_intercept_for_msr(msr_bitmap, MSR_GS_BASE, MSR_TYPE_RW);
6739 vmx_disable_intercept_for_msr(msr_bitmap, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
6740 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
6741 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
6742 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
Sean Christopherson987b2592019-12-18 13:54:55 -08006743 if (kvm_cstate_in_guest(vcpu->kvm)) {
Wanpeng Lib5170062019-05-21 14:06:53 +08006744 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C1_RES, MSR_TYPE_R);
6745 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C3_RESIDENCY, MSR_TYPE_R);
6746 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C6_RESIDENCY, MSR_TYPE_R);
6747 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C7_RESIDENCY, MSR_TYPE_R);
6748 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006749 vmx->msr_bitmap_mode = 0;
6750
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006751 vmx->loaded_vmcs = &vmx->vmcs01;
Avi Kivity15ad7142007-07-11 18:17:21 +03006752 cpu = get_cpu();
Sean Christopherson34109c02019-12-18 13:54:50 -08006753 vmx_vcpu_load(vcpu, cpu);
6754 vcpu->cpu = cpu;
Xiaoyao Li1b842922019-10-20 17:11:01 +08006755 init_vmcs(vmx);
Sean Christopherson34109c02019-12-18 13:54:50 -08006756 vmx_vcpu_put(vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03006757 put_cpu();
Sean Christopherson34109c02019-12-18 13:54:50 -08006758 if (cpu_need_virtualize_apic_accesses(vcpu)) {
Sean Christopherson987b2592019-12-18 13:54:55 -08006759 err = alloc_apic_access_page(vcpu->kvm);
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006760 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006761 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02006762 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006763
Sean Christophersone90008d2018-03-05 12:04:37 -08006764 if (enable_ept && !enable_unrestricted_guest) {
Sean Christopherson987b2592019-12-18 13:54:55 -08006765 err = init_rmode_identity_map(vcpu->kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08006766 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02006767 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006768 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006769
Roman Kagan63aff652018-07-19 21:59:07 +03006770 if (nested)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006771 nested_vmx_setup_ctls_msrs(&vmx->nested.msrs,
Sean Christopherson7caaa712018-12-03 13:53:01 -08006772 vmx_capability.ept,
Sean Christopherson34109c02019-12-18 13:54:50 -08006773 kvm_vcpu_apicv_active(vcpu));
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006774 else
6775 memset(&vmx->nested.msrs, 0, sizeof(vmx->nested.msrs));
Wincy Vanb9c237b2015-02-03 23:56:30 +08006776
Wincy Van705699a2015-02-03 23:58:17 +08006777 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006778 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006779
Paolo Bonzinibab0c312020-02-11 18:40:58 +01006780 vcpu->arch.microcode_version = 0x100000000ULL;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08006781 vmx->msr_ia32_feature_control_valid_bits = FEAT_CTL_LOCKED;
Haozhong Zhang37e4c992016-06-22 14:59:55 +08006782
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02006783 /*
6784 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
6785 * or POSTED_INTR_WAKEUP_VECTOR.
6786 */
6787 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
6788 vmx->pi_desc.sn = 1;
6789
Lan Tianyu53963a72018-12-06 15:34:36 +08006790 vmx->ept_pointer = INVALID_PAGE;
6791
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006792 return 0;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006793
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006794free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08006795 free_loaded_vmcs(vmx->loaded_vmcs);
Peter Feiner4e595162016-07-07 14:49:58 -07006796free_pml:
6797 vmx_destroy_pml_buffer(vmx);
Sean Christopherson987b2592019-12-18 13:54:55 -08006798free_vpid:
Wanpeng Li991e7a02015-09-16 17:30:05 +08006799 free_vpid(vmx->vpid);
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006800 return err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006801}
6802
Thomas Gleixner65fd4cb2019-02-19 11:10:49 +01006803#define L1TF_MSG_SMT "L1TF CPU bug present and SMT on, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
6804#define L1TF_MSG_L1D "L1TF CPU bug present and virtualization mitigation disabled, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006805
Wanpeng Lib31c1142018-03-12 04:53:04 -07006806static int vmx_vm_init(struct kvm *kvm)
6807{
Tianyu Lan877ad952018-07-19 08:40:23 +00006808 spin_lock_init(&to_kvm_vmx(kvm)->ept_pointer_lock);
6809
Wanpeng Lib31c1142018-03-12 04:53:04 -07006810 if (!ple_gap)
6811 kvm->arch.pause_in_guest = true;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006812
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006813 if (boot_cpu_has(X86_BUG_L1TF) && enable_ept) {
6814 switch (l1tf_mitigation) {
6815 case L1TF_MITIGATION_OFF:
6816 case L1TF_MITIGATION_FLUSH_NOWARN:
6817 /* 'I explicitly don't care' is set */
6818 break;
6819 case L1TF_MITIGATION_FLUSH:
6820 case L1TF_MITIGATION_FLUSH_NOSMT:
6821 case L1TF_MITIGATION_FULL:
6822 /*
6823 * Warn upon starting the first VM in a potentially
6824 * insecure environment.
6825 */
Josh Poimboeufb2849092019-01-30 07:13:58 -06006826 if (sched_smt_active())
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006827 pr_warn_once(L1TF_MSG_SMT);
6828 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_NEVER)
6829 pr_warn_once(L1TF_MSG_L1D);
6830 break;
6831 case L1TF_MITIGATION_FULL_FORCE:
6832 /* Flush is enforced */
6833 break;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006834 }
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006835 }
Suravee Suthikulpanit4e19c362019-11-14 14:15:05 -06006836 kvm_apicv_init(kvm, enable_apicv);
Wanpeng Lib31c1142018-03-12 04:53:04 -07006837 return 0;
6838}
6839
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006840static int __init vmx_check_processor_compat(void)
Yang, Sheng002c7f72007-07-31 14:23:01 +03006841{
6842 struct vmcs_config vmcs_conf;
Sean Christopherson7caaa712018-12-03 13:53:01 -08006843 struct vmx_capability vmx_cap;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006844
Sean Christophersonff10e222019-12-20 20:45:10 -08006845 if (!this_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
6846 !this_cpu_has(X86_FEATURE_VMX)) {
6847 pr_err("kvm: VMX is disabled on CPU %d\n", smp_processor_id());
6848 return -EIO;
6849 }
6850
Sean Christopherson7caaa712018-12-03 13:53:01 -08006851 if (setup_vmcs_config(&vmcs_conf, &vmx_cap) < 0)
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006852 return -EIO;
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006853 if (nested)
6854 nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, vmx_cap.ept,
6855 enable_apicv);
Yang, Sheng002c7f72007-07-31 14:23:01 +03006856 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
6857 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
6858 smp_processor_id());
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006859 return -EIO;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006860 }
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006861 return 0;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006862}
6863
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006864static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08006865{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006866 u8 cache;
6867 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006868
Sheng Yang522c68c2009-04-27 20:35:43 +08006869 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02006870 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08006871 * 2. EPT with VT-d:
6872 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02006873 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08006874 * b. VT-d with snooping control feature: snooping control feature of
6875 * VT-d engine can guarantee the cache correctness. Just set it
6876 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08006877 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08006878 * consistent with host MTRR
6879 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02006880 if (is_mmio) {
6881 cache = MTRR_TYPE_UNCACHABLE;
6882 goto exit;
6883 }
6884
6885 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006886 ipat = VMX_EPT_IPAT_BIT;
6887 cache = MTRR_TYPE_WRBACK;
6888 goto exit;
6889 }
6890
6891 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
6892 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02006893 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08006894 cache = MTRR_TYPE_WRBACK;
6895 else
6896 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006897 goto exit;
6898 }
6899
Xiao Guangrongff536042015-06-15 16:55:22 +08006900 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006901
6902exit:
6903 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08006904}
6905
Sheng Yang17cc3932010-01-05 19:02:27 +08006906static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02006907{
Sheng Yang878403b2010-01-05 19:02:29 +08006908 if (enable_ept && !cpu_has_vmx_ept_1g_page())
6909 return PT_DIRECTORY_LEVEL;
6910 else
6911 /* For shadow and EPT supported 1GB page */
6912 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02006913}
6914
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006915static void vmcs_set_secondary_exec_control(struct vcpu_vmx *vmx)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006916{
6917 /*
6918 * These bits in the secondary execution controls field
6919 * are dynamic, the others are mostly based on the hypervisor
6920 * architecture and the guest's CPUID. Do not touch the
6921 * dynamic bits.
6922 */
6923 u32 mask =
6924 SECONDARY_EXEC_SHADOW_VMCS |
6925 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Paolo Bonzini0367f202016-07-12 10:44:55 +02006926 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6927 SECONDARY_EXEC_DESC;
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006928
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006929 u32 new_ctl = vmx->secondary_exec_control;
6930 u32 cur_ctl = secondary_exec_controls_get(vmx);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006931
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006932 secondary_exec_controls_set(vmx, (new_ctl & ~mask) | (cur_ctl & mask));
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006933}
6934
David Matlack8322ebb2016-11-29 18:14:09 -08006935/*
6936 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
6937 * (indicating "allowed-1") if they are supported in the guest's CPUID.
6938 */
6939static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
6940{
6941 struct vcpu_vmx *vmx = to_vmx(vcpu);
6942 struct kvm_cpuid_entry2 *entry;
6943
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006944 vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
6945 vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
David Matlack8322ebb2016-11-29 18:14:09 -08006946
6947#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
6948 if (entry && (entry->_reg & (_cpuid_mask))) \
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006949 vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask); \
David Matlack8322ebb2016-11-29 18:14:09 -08006950} while (0)
6951
6952 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
Sean Christopherson87382002019-12-17 13:32:42 -08006953 cr4_fixed1_update(X86_CR4_VME, edx, feature_bit(VME));
6954 cr4_fixed1_update(X86_CR4_PVI, edx, feature_bit(VME));
6955 cr4_fixed1_update(X86_CR4_TSD, edx, feature_bit(TSC));
6956 cr4_fixed1_update(X86_CR4_DE, edx, feature_bit(DE));
6957 cr4_fixed1_update(X86_CR4_PSE, edx, feature_bit(PSE));
6958 cr4_fixed1_update(X86_CR4_PAE, edx, feature_bit(PAE));
6959 cr4_fixed1_update(X86_CR4_MCE, edx, feature_bit(MCE));
6960 cr4_fixed1_update(X86_CR4_PGE, edx, feature_bit(PGE));
6961 cr4_fixed1_update(X86_CR4_OSFXSR, edx, feature_bit(FXSR));
6962 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, feature_bit(XMM));
6963 cr4_fixed1_update(X86_CR4_VMXE, ecx, feature_bit(VMX));
6964 cr4_fixed1_update(X86_CR4_SMXE, ecx, feature_bit(SMX));
6965 cr4_fixed1_update(X86_CR4_PCIDE, ecx, feature_bit(PCID));
6966 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, feature_bit(XSAVE));
David Matlack8322ebb2016-11-29 18:14:09 -08006967
6968 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
Sean Christopherson87382002019-12-17 13:32:42 -08006969 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, feature_bit(FSGSBASE));
6970 cr4_fixed1_update(X86_CR4_SMEP, ebx, feature_bit(SMEP));
6971 cr4_fixed1_update(X86_CR4_SMAP, ebx, feature_bit(SMAP));
6972 cr4_fixed1_update(X86_CR4_PKE, ecx, feature_bit(PKU));
6973 cr4_fixed1_update(X86_CR4_UMIP, ecx, feature_bit(UMIP));
6974 cr4_fixed1_update(X86_CR4_LA57, ecx, feature_bit(LA57));
David Matlack8322ebb2016-11-29 18:14:09 -08006975
6976#undef cr4_fixed1_update
6977}
6978
Liran Alon5f76f6f2018-09-14 03:25:52 +03006979static void nested_vmx_entry_exit_ctls_update(struct kvm_vcpu *vcpu)
6980{
6981 struct vcpu_vmx *vmx = to_vmx(vcpu);
6982
6983 if (kvm_mpx_supported()) {
6984 bool mpx_enabled = guest_cpuid_has(vcpu, X86_FEATURE_MPX);
6985
6986 if (mpx_enabled) {
6987 vmx->nested.msrs.entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
6988 vmx->nested.msrs.exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
6989 } else {
6990 vmx->nested.msrs.entry_ctls_high &= ~VM_ENTRY_LOAD_BNDCFGS;
6991 vmx->nested.msrs.exit_ctls_high &= ~VM_EXIT_CLEAR_BNDCFGS;
6992 }
6993 }
6994}
6995
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08006996static void update_intel_pt_cfg(struct kvm_vcpu *vcpu)
6997{
6998 struct vcpu_vmx *vmx = to_vmx(vcpu);
6999 struct kvm_cpuid_entry2 *best = NULL;
7000 int i;
7001
7002 for (i = 0; i < PT_CPUID_LEAVES; i++) {
7003 best = kvm_find_cpuid_entry(vcpu, 0x14, i);
7004 if (!best)
7005 return;
7006 vmx->pt_desc.caps[CPUID_EAX + i*PT_CPUID_REGS_NUM] = best->eax;
7007 vmx->pt_desc.caps[CPUID_EBX + i*PT_CPUID_REGS_NUM] = best->ebx;
7008 vmx->pt_desc.caps[CPUID_ECX + i*PT_CPUID_REGS_NUM] = best->ecx;
7009 vmx->pt_desc.caps[CPUID_EDX + i*PT_CPUID_REGS_NUM] = best->edx;
7010 }
7011
7012 /* Get the number of configurable Address Ranges for filtering */
7013 vmx->pt_desc.addr_range = intel_pt_validate_cap(vmx->pt_desc.caps,
7014 PT_CAP_num_address_ranges);
7015
7016 /* Initialize and clear the no dependency bits */
7017 vmx->pt_desc.ctl_bitmask = ~(RTIT_CTL_TRACEEN | RTIT_CTL_OS |
7018 RTIT_CTL_USR | RTIT_CTL_TSC_EN | RTIT_CTL_DISRETC);
7019
7020 /*
7021 * If CPUID.(EAX=14H,ECX=0):EBX[0]=1 CR3Filter can be set otherwise
7022 * will inject an #GP
7023 */
7024 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_cr3_filtering))
7025 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_CR3EN;
7026
7027 /*
7028 * If CPUID.(EAX=14H,ECX=0):EBX[1]=1 CYCEn, CycThresh and
7029 * PSBFreq can be set
7030 */
7031 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc))
7032 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_CYCLEACC |
7033 RTIT_CTL_CYC_THRESH | RTIT_CTL_PSB_FREQ);
7034
7035 /*
7036 * If CPUID.(EAX=14H,ECX=0):EBX[3]=1 MTCEn BranchEn and
7037 * MTCFreq can be set
7038 */
7039 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc))
7040 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_MTC_EN |
7041 RTIT_CTL_BRANCH_EN | RTIT_CTL_MTC_RANGE);
7042
7043 /* If CPUID.(EAX=14H,ECX=0):EBX[4]=1 FUPonPTW and PTWEn can be set */
7044 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_ptwrite))
7045 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_FUP_ON_PTW |
7046 RTIT_CTL_PTW_EN);
7047
7048 /* If CPUID.(EAX=14H,ECX=0):EBX[5]=1 PwrEvEn can be set */
7049 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_power_event_trace))
7050 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_PWR_EVT_EN;
7051
7052 /* If CPUID.(EAX=14H,ECX=0):ECX[0]=1 ToPA can be set */
7053 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_topa_output))
7054 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_TOPA;
7055
7056 /* If CPUID.(EAX=14H,ECX=0):ECX[3]=1 FabircEn can be set */
7057 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_output_subsys))
7058 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_FABRIC_EN;
7059
7060 /* unmask address range configure area */
7061 for (i = 0; i < vmx->pt_desc.addr_range; i++)
Gustavo A. R. Silvad14eff12018-12-26 14:40:59 -06007062 vmx->pt_desc.ctl_bitmask &= ~(0xfULL << (32 + i * 4));
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007063}
7064
Sheng Yang0e851882009-12-18 16:48:46 +08007065static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
7066{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007067 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007068
Aaron Lewis72041602019-10-21 16:30:20 -07007069 /* xsaves_enabled is recomputed in vmx_compute_secondary_exec_control(). */
7070 vcpu->arch.xsaves_enabled = false;
7071
Paolo Bonzini80154d72017-08-24 13:55:35 +02007072 if (cpu_has_secondary_exec_ctrls()) {
7073 vmx_compute_secondary_exec_control(vmx);
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007074 vmcs_set_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007075 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007076
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007077 if (nested_vmx_allowed(vcpu))
7078 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007079 FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
7080 FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX;
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007081 else
7082 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007083 ~(FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
7084 FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX);
David Matlack8322ebb2016-11-29 18:14:09 -08007085
Liran Alon5f76f6f2018-09-14 03:25:52 +03007086 if (nested_vmx_allowed(vcpu)) {
David Matlack8322ebb2016-11-29 18:14:09 -08007087 nested_vmx_cr_fixed1_bits_update(vcpu);
Liran Alon5f76f6f2018-09-14 03:25:52 +03007088 nested_vmx_entry_exit_ctls_update(vcpu);
7089 }
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007090
7091 if (boot_cpu_has(X86_FEATURE_INTEL_PT) &&
7092 guest_cpuid_has(vcpu, X86_FEATURE_INTEL_PT))
7093 update_intel_pt_cfg(vcpu);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05007094
7095 if (boot_cpu_has(X86_FEATURE_RTM)) {
7096 struct shared_msr_entry *msr;
7097 msr = find_msr_entry(vmx, MSR_IA32_TSX_CTRL);
7098 if (msr) {
7099 bool enabled = guest_cpuid_has(vcpu, X86_FEATURE_RTM);
7100 vmx_set_guest_msr(vmx, msr, enabled ? 0 : TSX_CTRL_RTM_DISABLE);
7101 }
7102 }
Sheng Yang0e851882009-12-18 16:48:46 +08007103}
7104
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007105static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
7106{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03007107 if (func == 1 && nested)
Sean Christopherson87382002019-12-17 13:32:42 -08007108 entry->ecx |= feature_bit(VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007109}
7110
Sean Christophersond264ee02018-08-27 15:21:12 -07007111static void vmx_request_immediate_exit(struct kvm_vcpu *vcpu)
7112{
7113 to_vmx(vcpu)->req_immediate_exit = true;
7114}
7115
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007116static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7117 struct x86_instruction_info *info,
7118 enum x86_intercept_stage stage)
7119{
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007120 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7121 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
7122
7123 /*
7124 * RDPID causes #UD if disabled through secondary execution controls.
7125 * Because it is marked as EmulateOnUD, we need to intercept it here.
7126 */
7127 if (info->intercept == x86_intercept_rdtscp &&
7128 !nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDTSCP)) {
7129 ctxt->exception.vector = UD_VECTOR;
7130 ctxt->exception.error_code_valid = false;
7131 return X86EMUL_PROPAGATE_FAULT;
7132 }
7133
7134 /* TODO: check more intercepts... */
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007135 return X86EMUL_CONTINUE;
7136}
7137
Yunhong Jiang64672c92016-06-13 14:19:59 -07007138#ifdef CONFIG_X86_64
7139/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
7140static inline int u64_shl_div_u64(u64 a, unsigned int shift,
7141 u64 divisor, u64 *result)
7142{
7143 u64 low = a << shift, high = a >> (64 - shift);
7144
7145 /* To avoid the overflow on divq */
7146 if (high >= divisor)
7147 return 1;
7148
7149 /* Low hold the result, high hold rem which is discarded */
7150 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
7151 "rm" (divisor), "0" (low), "1" (high));
7152 *result = low;
7153
7154 return 0;
7155}
7156
Sean Christophersonf9927982019-04-16 13:32:46 -07007157static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc,
7158 bool *expired)
Yunhong Jiang64672c92016-06-13 14:19:59 -07007159{
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007160 struct vcpu_vmx *vmx;
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007161 u64 tscl, guest_tscl, delta_tsc, lapic_timer_advance_cycles;
Sean Christopherson39497d72019-04-17 10:15:32 -07007162 struct kvm_timer *ktimer = &vcpu->arch.apic->lapic_timer;
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007163
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08007164 if (kvm_mwait_in_guest(vcpu->kvm) ||
7165 kvm_can_post_timer_interrupt(vcpu))
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007166 return -EOPNOTSUPP;
7167
7168 vmx = to_vmx(vcpu);
7169 tscl = rdtsc();
7170 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
7171 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Sean Christopherson39497d72019-04-17 10:15:32 -07007172 lapic_timer_advance_cycles = nsec_to_cycles(vcpu,
7173 ktimer->timer_advance_ns);
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007174
7175 if (delta_tsc > lapic_timer_advance_cycles)
7176 delta_tsc -= lapic_timer_advance_cycles;
7177 else
7178 delta_tsc = 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007179
7180 /* Convert to host delta tsc if tsc scaling is enabled */
7181 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
Sean Christopherson0967fa12019-04-16 13:32:48 -07007182 delta_tsc && u64_shl_div_u64(delta_tsc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007183 kvm_tsc_scaling_ratio_frac_bits,
Sean Christopherson0967fa12019-04-16 13:32:48 -07007184 vcpu->arch.tsc_scaling_ratio, &delta_tsc))
Yunhong Jiang64672c92016-06-13 14:19:59 -07007185 return -ERANGE;
7186
7187 /*
7188 * If the delta tsc can't fit in the 32 bit after the multi shift,
7189 * we can't use the preemption timer.
7190 * It's possible that it fits on later vmentries, but checking
7191 * on every vmentry is costly so we just use an hrtimer.
7192 */
7193 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
7194 return -ERANGE;
7195
7196 vmx->hv_deadline_tsc = tscl + delta_tsc;
Sean Christophersonf9927982019-04-16 13:32:46 -07007197 *expired = !delta_tsc;
7198 return 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007199}
7200
7201static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
7202{
Sean Christophersonf459a702018-08-27 15:21:11 -07007203 to_vmx(vcpu)->hv_deadline_tsc = -1;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007204}
7205#endif
7206
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007207static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007208{
Wanpeng Lib31c1142018-03-12 04:53:04 -07007209 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007210 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007211}
7212
Kai Huang843e4332015-01-28 10:54:28 +08007213static void vmx_slot_enable_log_dirty(struct kvm *kvm,
7214 struct kvm_memory_slot *slot)
7215{
7216 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
7217 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
7218}
7219
7220static void vmx_slot_disable_log_dirty(struct kvm *kvm,
7221 struct kvm_memory_slot *slot)
7222{
7223 kvm_mmu_slot_set_dirty(kvm, slot);
7224}
7225
7226static void vmx_flush_log_dirty(struct kvm *kvm)
7227{
7228 kvm_flush_pml_buffers(kvm);
7229}
7230
Bandan Dasc5f983f2017-05-05 15:25:14 -04007231static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
7232{
7233 struct vmcs12 *vmcs12;
7234 struct vcpu_vmx *vmx = to_vmx(vcpu);
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007235 gpa_t gpa, dst;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007236
7237 if (is_guest_mode(vcpu)) {
7238 WARN_ON_ONCE(vmx->nested.pml_full);
7239
7240 /*
7241 * Check if PML is enabled for the nested guest.
7242 * Whether eptp bit 6 is set is already checked
7243 * as part of A/D emulation.
7244 */
7245 vmcs12 = get_vmcs12(vcpu);
7246 if (!nested_cpu_has_pml(vmcs12))
7247 return 0;
7248
Dan Carpenter47698862017-05-10 22:43:17 +03007249 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -04007250 vmx->nested.pml_full = true;
7251 return 1;
7252 }
7253
7254 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007255 dst = vmcs12->pml_address + sizeof(u64) * vmcs12->guest_pml_index;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007256
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007257 if (kvm_write_guest_page(vcpu->kvm, gpa_to_gfn(dst), &gpa,
7258 offset_in_page(dst), sizeof(gpa)))
Bandan Dasc5f983f2017-05-05 15:25:14 -04007259 return 0;
7260
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007261 vmcs12->guest_pml_index--;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007262 }
7263
7264 return 0;
7265}
7266
Kai Huang843e4332015-01-28 10:54:28 +08007267static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
7268 struct kvm_memory_slot *memslot,
7269 gfn_t offset, unsigned long mask)
7270{
7271 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
7272}
7273
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007274static void __pi_post_block(struct kvm_vcpu *vcpu)
7275{
7276 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7277 struct pi_desc old, new;
7278 unsigned int dest;
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007279
7280 do {
7281 old.control = new.control = pi_desc->control;
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007282 WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
7283 "Wakeup handler not enabled while the VCPU is blocked\n");
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007284
7285 dest = cpu_physical_id(vcpu->cpu);
7286
7287 if (x2apic_enabled())
7288 new.ndst = dest;
7289 else
7290 new.ndst = (dest << 8) & 0xFF00;
7291
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007292 /* set 'NV' to 'notification vector' */
7293 new.nv = POSTED_INTR_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007294 } while (cmpxchg64(&pi_desc->control, old.control,
7295 new.control) != old.control);
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007296
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007297 if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
7298 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007299 list_del(&vcpu->blocked_vcpu_list);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007300 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007301 vcpu->pre_pcpu = -1;
7302 }
7303}
7304
Feng Wuefc64402015-09-18 22:29:51 +08007305/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08007306 * This routine does the following things for vCPU which is going
7307 * to be blocked if VT-d PI is enabled.
7308 * - Store the vCPU to the wakeup list, so when interrupts happen
7309 * we can find the right vCPU to wake up.
7310 * - Change the Posted-interrupt descriptor as below:
7311 * 'NDST' <-- vcpu->pre_pcpu
7312 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
7313 * - If 'ON' is set during this process, which means at least one
7314 * interrupt is posted for this vCPU, we cannot block it, in
7315 * this case, return 1, otherwise, return 0.
7316 *
7317 */
Yunhong Jiangbc225122016-06-13 14:19:58 -07007318static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007319{
Feng Wubf9f6ac2015-09-18 22:29:55 +08007320 unsigned int dest;
7321 struct pi_desc old, new;
7322 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7323
7324 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007325 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7326 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +08007327 return 0;
7328
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007329 WARN_ON(irqs_disabled());
7330 local_irq_disable();
7331 if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
7332 vcpu->pre_pcpu = vcpu->cpu;
7333 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7334 list_add_tail(&vcpu->blocked_vcpu_list,
7335 &per_cpu(blocked_vcpu_on_cpu,
7336 vcpu->pre_pcpu));
7337 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7338 }
Feng Wubf9f6ac2015-09-18 22:29:55 +08007339
7340 do {
7341 old.control = new.control = pi_desc->control;
7342
Feng Wubf9f6ac2015-09-18 22:29:55 +08007343 WARN((pi_desc->sn == 1),
7344 "Warning: SN field of posted-interrupts "
7345 "is set before blocking\n");
7346
7347 /*
7348 * Since vCPU can be preempted during this process,
7349 * vcpu->cpu could be different with pre_pcpu, we
7350 * need to set pre_pcpu as the destination of wakeup
7351 * notification event, then we can find the right vCPU
7352 * to wakeup in wakeup handler if interrupts happen
7353 * when the vCPU is in blocked state.
7354 */
7355 dest = cpu_physical_id(vcpu->pre_pcpu);
7356
7357 if (x2apic_enabled())
7358 new.ndst = dest;
7359 else
7360 new.ndst = (dest << 8) & 0xFF00;
7361
7362 /* set 'NV' to 'wakeup vector' */
7363 new.nv = POSTED_INTR_WAKEUP_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007364 } while (cmpxchg64(&pi_desc->control, old.control,
7365 new.control) != old.control);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007366
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007367 /* We should not block the vCPU if an interrupt is posted for it. */
7368 if (pi_test_on(pi_desc) == 1)
7369 __pi_post_block(vcpu);
7370
7371 local_irq_enable();
7372 return (vcpu->pre_pcpu == -1);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007373}
7374
Yunhong Jiangbc225122016-06-13 14:19:58 -07007375static int vmx_pre_block(struct kvm_vcpu *vcpu)
7376{
7377 if (pi_pre_block(vcpu))
7378 return 1;
7379
Yunhong Jiang64672c92016-06-13 14:19:59 -07007380 if (kvm_lapic_hv_timer_in_use(vcpu))
7381 kvm_lapic_switch_to_sw_timer(vcpu);
7382
Yunhong Jiangbc225122016-06-13 14:19:58 -07007383 return 0;
7384}
7385
7386static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007387{
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007388 if (vcpu->pre_pcpu == -1)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007389 return;
7390
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007391 WARN_ON(irqs_disabled());
7392 local_irq_disable();
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007393 __pi_post_block(vcpu);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007394 local_irq_enable();
Feng Wubf9f6ac2015-09-18 22:29:55 +08007395}
7396
Yunhong Jiangbc225122016-06-13 14:19:58 -07007397static void vmx_post_block(struct kvm_vcpu *vcpu)
7398{
Yunhong Jiang64672c92016-06-13 14:19:59 -07007399 if (kvm_x86_ops->set_hv_timer)
7400 kvm_lapic_switch_to_hv_timer(vcpu);
7401
Yunhong Jiangbc225122016-06-13 14:19:58 -07007402 pi_post_block(vcpu);
7403}
7404
Feng Wubf9f6ac2015-09-18 22:29:55 +08007405/*
Feng Wuefc64402015-09-18 22:29:51 +08007406 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
7407 *
7408 * @kvm: kvm
7409 * @host_irq: host irq of the interrupt
7410 * @guest_irq: gsi of the interrupt
7411 * @set: set or unset PI
7412 * returns 0 on success, < 0 on failure
7413 */
7414static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
7415 uint32_t guest_irq, bool set)
7416{
7417 struct kvm_kernel_irq_routing_entry *e;
7418 struct kvm_irq_routing_table *irq_rt;
7419 struct kvm_lapic_irq irq;
7420 struct kvm_vcpu *vcpu;
7421 struct vcpu_data vcpu_info;
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007422 int idx, ret = 0;
Feng Wuefc64402015-09-18 22:29:51 +08007423
7424 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007425 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7426 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +08007427 return 0;
7428
7429 idx = srcu_read_lock(&kvm->irq_srcu);
7430 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007431 if (guest_irq >= irq_rt->nr_rt_entries ||
7432 hlist_empty(&irq_rt->map[guest_irq])) {
7433 pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
7434 guest_irq, irq_rt->nr_rt_entries);
7435 goto out;
7436 }
Feng Wuefc64402015-09-18 22:29:51 +08007437
7438 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
7439 if (e->type != KVM_IRQ_ROUTING_MSI)
7440 continue;
7441 /*
7442 * VT-d PI cannot support posting multicast/broadcast
7443 * interrupts to a vCPU, we still use interrupt remapping
7444 * for these kind of interrupts.
7445 *
7446 * For lowest-priority interrupts, we only support
7447 * those with single CPU as the destination, e.g. user
7448 * configures the interrupts via /proc/irq or uses
7449 * irqbalance to make the interrupts single-CPU.
7450 *
7451 * We will support full lowest-priority interrupt later.
Alexander Graffdcf7562019-09-05 14:58:18 +02007452 *
7453 * In addition, we can only inject generic interrupts using
7454 * the PI mechanism, refuse to route others through it.
Feng Wuefc64402015-09-18 22:29:51 +08007455 */
7456
Radim Krčmář371313132016-07-12 22:09:27 +02007457 kvm_set_msi_irq(kvm, e, &irq);
Alexander Graffdcf7562019-09-05 14:58:18 +02007458 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu) ||
7459 !kvm_irq_is_postable(&irq)) {
Feng Wu23a1c252016-01-25 16:53:32 +08007460 /*
7461 * Make sure the IRTE is in remapped mode if
7462 * we don't handle it in posted mode.
7463 */
7464 ret = irq_set_vcpu_affinity(host_irq, NULL);
7465 if (ret < 0) {
7466 printk(KERN_INFO
7467 "failed to back to remapped mode, irq: %u\n",
7468 host_irq);
7469 goto out;
7470 }
7471
Feng Wuefc64402015-09-18 22:29:51 +08007472 continue;
Feng Wu23a1c252016-01-25 16:53:32 +08007473 }
Feng Wuefc64402015-09-18 22:29:51 +08007474
7475 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
7476 vcpu_info.vector = irq.vector;
7477
hu huajun2698d822018-04-11 15:16:40 +08007478 trace_kvm_pi_irte_update(host_irq, vcpu->vcpu_id, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +08007479 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
7480
7481 if (set)
7482 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
Haozhong Zhangdc91f2e2017-09-18 09:56:49 +08007483 else
Feng Wuefc64402015-09-18 22:29:51 +08007484 ret = irq_set_vcpu_affinity(host_irq, NULL);
Feng Wuefc64402015-09-18 22:29:51 +08007485
7486 if (ret < 0) {
7487 printk(KERN_INFO "%s: failed to update PI IRTE\n",
7488 __func__);
7489 goto out;
7490 }
7491 }
7492
7493 ret = 0;
7494out:
7495 srcu_read_unlock(&kvm->irq_srcu, idx);
7496 return ret;
7497}
7498
Ashok Rajc45dcc72016-06-22 14:59:56 +08007499static void vmx_setup_mce(struct kvm_vcpu *vcpu)
7500{
7501 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
7502 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007503 FEAT_CTL_LMCE_ENABLED;
Ashok Rajc45dcc72016-06-22 14:59:56 +08007504 else
7505 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007506 ~FEAT_CTL_LMCE_ENABLED;
Ashok Rajc45dcc72016-06-22 14:59:56 +08007507}
7508
Ladi Prosek72d7b372017-10-11 16:54:41 +02007509static int vmx_smi_allowed(struct kvm_vcpu *vcpu)
7510{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007511 /* we need a nested vmexit to enter SMM, postpone if run is pending */
7512 if (to_vmx(vcpu)->nested.nested_run_pending)
7513 return 0;
Ladi Prosek72d7b372017-10-11 16:54:41 +02007514 return 1;
7515}
7516
Ladi Prosek0234bf82017-10-11 16:54:40 +02007517static int vmx_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
7518{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007519 struct vcpu_vmx *vmx = to_vmx(vcpu);
7520
7521 vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
7522 if (vmx->nested.smm.guest_mode)
7523 nested_vmx_vmexit(vcpu, -1, 0, 0);
7524
7525 vmx->nested.smm.vmxon = vmx->nested.vmxon;
7526 vmx->nested.vmxon = false;
Wanpeng Licaa057a2018-03-12 04:53:03 -07007527 vmx_clear_hlt(vcpu);
Ladi Prosek0234bf82017-10-11 16:54:40 +02007528 return 0;
7529}
7530
Sean Christophersoned193212019-04-02 08:03:09 -07007531static int vmx_pre_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
Ladi Prosek0234bf82017-10-11 16:54:40 +02007532{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007533 struct vcpu_vmx *vmx = to_vmx(vcpu);
7534 int ret;
7535
7536 if (vmx->nested.smm.vmxon) {
7537 vmx->nested.vmxon = true;
7538 vmx->nested.smm.vmxon = false;
7539 }
7540
7541 if (vmx->nested.smm.guest_mode) {
Sean Christophersona633e412018-09-26 09:23:47 -07007542 ret = nested_vmx_enter_non_root_mode(vcpu, false);
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007543 if (ret)
7544 return ret;
7545
7546 vmx->nested.smm.guest_mode = false;
7547 }
Ladi Prosek0234bf82017-10-11 16:54:40 +02007548 return 0;
7549}
7550
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007551static int enable_smi_window(struct kvm_vcpu *vcpu)
7552{
7553 return 0;
7554}
7555
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007556static bool vmx_need_emulation_on_page_fault(struct kvm_vcpu *vcpu)
7557{
Yi Wang9481b7f2019-07-15 12:35:17 +08007558 return false;
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007559}
7560
Liran Alon4b9852f2019-08-26 13:24:49 +03007561static bool vmx_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
7562{
7563 return to_vmx(vcpu)->nested.vmxon;
7564}
7565
Sean Christophersona3203382018-12-03 13:53:11 -08007566static __init int hardware_setup(void)
7567{
7568 unsigned long host_bndcfgs;
Sean Christopherson23420802019-04-19 22:50:57 -07007569 struct desc_ptr dt;
Sean Christophersona3203382018-12-03 13:53:11 -08007570 int r, i;
7571
7572 rdmsrl_safe(MSR_EFER, &host_efer);
7573
Sean Christopherson23420802019-04-19 22:50:57 -07007574 store_idt(&dt);
7575 host_idt_base = dt.address;
7576
Sean Christophersona3203382018-12-03 13:53:11 -08007577 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
7578 kvm_define_shared_msr(i, vmx_msr_index[i]);
7579
7580 if (setup_vmcs_config(&vmcs_config, &vmx_capability) < 0)
7581 return -EIO;
7582
7583 if (boot_cpu_has(X86_FEATURE_NX))
7584 kvm_enable_efer_bits(EFER_NX);
7585
7586 if (boot_cpu_has(X86_FEATURE_MPX)) {
7587 rdmsrl(MSR_IA32_BNDCFGS, host_bndcfgs);
7588 WARN_ONCE(host_bndcfgs, "KVM: BNDCFGS in host will be lost");
7589 }
7590
Sean Christophersona3203382018-12-03 13:53:11 -08007591 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
7592 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
7593 enable_vpid = 0;
7594
7595 if (!cpu_has_vmx_ept() ||
7596 !cpu_has_vmx_ept_4levels() ||
7597 !cpu_has_vmx_ept_mt_wb() ||
7598 !cpu_has_vmx_invept_global())
7599 enable_ept = 0;
7600
7601 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
7602 enable_ept_ad_bits = 0;
7603
7604 if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
7605 enable_unrestricted_guest = 0;
7606
7607 if (!cpu_has_vmx_flexpriority())
7608 flexpriority_enabled = 0;
7609
7610 if (!cpu_has_virtual_nmis())
7611 enable_vnmi = 0;
7612
7613 /*
7614 * set_apic_access_page_addr() is used to reload apic access
7615 * page upon invalidation. No need to do anything if not
7616 * using the APIC_ACCESS_ADDR VMCS field.
7617 */
7618 if (!flexpriority_enabled)
7619 kvm_x86_ops->set_apic_access_page_addr = NULL;
7620
7621 if (!cpu_has_vmx_tpr_shadow())
7622 kvm_x86_ops->update_cr8_intercept = NULL;
7623
7624 if (enable_ept && !cpu_has_vmx_ept_2m_page())
7625 kvm_disable_largepages();
7626
7627#if IS_ENABLED(CONFIG_HYPERV)
7628 if (ms_hyperv.nested_features & HV_X64_NESTED_GUEST_MAPPING_FLUSH
Lan Tianyu1f3a3e42018-12-06 21:21:07 +08007629 && enable_ept) {
7630 kvm_x86_ops->tlb_remote_flush = hv_remote_flush_tlb;
7631 kvm_x86_ops->tlb_remote_flush_with_range =
7632 hv_remote_flush_tlb_with_range;
7633 }
Sean Christophersona3203382018-12-03 13:53:11 -08007634#endif
7635
7636 if (!cpu_has_vmx_ple()) {
7637 ple_gap = 0;
7638 ple_window = 0;
7639 ple_window_grow = 0;
7640 ple_window_max = 0;
7641 ple_window_shrink = 0;
7642 }
7643
7644 if (!cpu_has_vmx_apicv()) {
7645 enable_apicv = 0;
7646 kvm_x86_ops->sync_pir_to_irr = NULL;
7647 }
7648
7649 if (cpu_has_vmx_tsc_scaling()) {
7650 kvm_has_tsc_control = true;
7651 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
7652 kvm_tsc_scaling_ratio_frac_bits = 48;
7653 }
7654
7655 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7656
7657 if (enable_ept)
7658 vmx_enable_tdp();
7659 else
7660 kvm_disable_tdp();
7661
Sean Christophersona3203382018-12-03 13:53:11 -08007662 /*
7663 * Only enable PML when hardware supports PML feature, and both EPT
7664 * and EPT A/D bit features are enabled -- PML depends on them to work.
7665 */
7666 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
7667 enable_pml = 0;
7668
7669 if (!enable_pml) {
7670 kvm_x86_ops->slot_enable_log_dirty = NULL;
7671 kvm_x86_ops->slot_disable_log_dirty = NULL;
7672 kvm_x86_ops->flush_log_dirty = NULL;
7673 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
7674 }
7675
7676 if (!cpu_has_vmx_preemption_timer())
Sean Christopherson804939e2019-05-07 12:18:05 -07007677 enable_preemption_timer = false;
Sean Christophersona3203382018-12-03 13:53:11 -08007678
Sean Christopherson804939e2019-05-07 12:18:05 -07007679 if (enable_preemption_timer) {
7680 u64 use_timer_freq = 5000ULL * 1000 * 1000;
Sean Christophersona3203382018-12-03 13:53:11 -08007681 u64 vmx_msr;
7682
7683 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
7684 cpu_preemption_timer_multi =
7685 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
Sean Christopherson804939e2019-05-07 12:18:05 -07007686
7687 if (tsc_khz)
7688 use_timer_freq = (u64)tsc_khz * 1000;
7689 use_timer_freq >>= cpu_preemption_timer_multi;
7690
7691 /*
7692 * KVM "disables" the preemption timer by setting it to its max
7693 * value. Don't use the timer if it might cause spurious exits
7694 * at a rate faster than 0.1 Hz (of uninterrupted guest time).
7695 */
7696 if (use_timer_freq > 0xffffffffu / 10)
7697 enable_preemption_timer = false;
7698 }
7699
7700 if (!enable_preemption_timer) {
Sean Christophersona3203382018-12-03 13:53:11 -08007701 kvm_x86_ops->set_hv_timer = NULL;
7702 kvm_x86_ops->cancel_hv_timer = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07007703 kvm_x86_ops->request_immediate_exit = __kvm_request_immediate_exit;
Sean Christophersona3203382018-12-03 13:53:11 -08007704 }
7705
Sean Christophersona3203382018-12-03 13:53:11 -08007706 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
Sean Christophersona3203382018-12-03 13:53:11 -08007707
7708 kvm_mce_cap_supported |= MCG_LMCE_P;
7709
Chao Pengf99e3da2018-10-24 16:05:10 +08007710 if (pt_mode != PT_MODE_SYSTEM && pt_mode != PT_MODE_HOST_GUEST)
7711 return -EINVAL;
7712 if (!enable_ept || !cpu_has_vmx_intel_pt())
7713 pt_mode = PT_MODE_SYSTEM;
7714
Sean Christophersona3203382018-12-03 13:53:11 -08007715 if (nested) {
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08007716 nested_vmx_setup_ctls_msrs(&vmcs_config.nested,
7717 vmx_capability.ept, enable_apicv);
7718
Sean Christophersone4027cf2018-12-03 13:53:12 -08007719 r = nested_vmx_hardware_setup(kvm_vmx_exit_handlers);
Sean Christophersona3203382018-12-03 13:53:11 -08007720 if (r)
7721 return r;
7722 }
7723
7724 r = alloc_kvm_area();
7725 if (r)
7726 nested_vmx_hardware_unsetup();
7727 return r;
7728}
7729
7730static __exit void hardware_unsetup(void)
7731{
7732 if (nested)
7733 nested_vmx_hardware_unsetup();
7734
7735 free_kvm_area();
7736}
7737
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007738static bool vmx_check_apicv_inhibit_reasons(ulong bit)
7739{
Suravee Suthikulpanitf4fdc0a2019-11-14 14:15:13 -06007740 ulong supported = BIT(APICV_INHIBIT_REASON_DISABLE) |
7741 BIT(APICV_INHIBIT_REASON_HYPERV);
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007742
7743 return supported & BIT(bit);
7744}
7745
Kees Cook404f6aa2016-08-08 16:29:06 -07007746static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007747 .cpu_has_kvm_support = cpu_has_kvm_support,
7748 .disabled_by_bios = vmx_disabled_by_bios,
7749 .hardware_setup = hardware_setup,
7750 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03007751 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007752 .hardware_enable = hardware_enable,
7753 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007754 .cpu_has_accelerated_tpr = report_flexpriority,
Tom Lendackybc226f02018-05-10 22:06:39 +02007755 .has_emulated_msr = vmx_has_emulated_msr,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007756
Wanpeng Lib31c1142018-03-12 04:53:04 -07007757 .vm_init = vmx_vm_init,
Sean Christopherson434a1e92018-03-20 12:17:18 -07007758 .vm_alloc = vmx_vm_alloc,
7759 .vm_free = vmx_vm_free,
Wanpeng Lib31c1142018-03-12 04:53:04 -07007760
Avi Kivity6aa8b732006-12-10 02:21:36 -08007761 .vcpu_create = vmx_create_vcpu,
7762 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007763 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007764
Sean Christopherson6d6095b2018-07-23 12:32:44 -07007765 .prepare_guest_switch = vmx_prepare_switch_to_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007766 .vcpu_load = vmx_vcpu_load,
7767 .vcpu_put = vmx_vcpu_put,
7768
Paolo Bonzinia96036b2015-11-10 11:55:36 +01007769 .update_bp_intercept = update_exception_bitmap,
Tom Lendacky801e4592018-02-21 13:39:51 -06007770 .get_msr_feature = vmx_get_msr_feature,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007771 .get_msr = vmx_get_msr,
7772 .set_msr = vmx_set_msr,
7773 .get_segment_base = vmx_get_segment_base,
7774 .get_segment = vmx_get_segment,
7775 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007776 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007777 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02007778 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Anthony Liguori25c4c272007-04-27 09:29:21 +03007779 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007780 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007781 .set_cr3 = vmx_set_cr3,
7782 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007783 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007784 .get_idt = vmx_get_idt,
7785 .set_idt = vmx_set_idt,
7786 .get_gdt = vmx_get_gdt,
7787 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01007788 .get_dr6 = vmx_get_dr6,
7789 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +03007790 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007791 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007792 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007793 .get_rflags = vmx_get_rflags,
7794 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08007795
Avi Kivity6aa8b732006-12-10 02:21:36 -08007796 .tlb_flush = vmx_flush_tlb,
Junaid Shahidfaff8752018-06-29 13:10:05 -07007797 .tlb_flush_gva = vmx_flush_tlb_gva,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007798
Avi Kivity6aa8b732006-12-10 02:21:36 -08007799 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007800 .handle_exit = vmx_handle_exit,
Sean Christopherson1957aa62019-08-27 14:40:39 -07007801 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007802 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7803 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007804 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007805 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007806 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007807 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007808 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007809 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007810 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007811 .get_nmi_mask = vmx_get_nmi_mask,
7812 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007813 .enable_nmi_window = enable_nmi_window,
7814 .enable_irq_window = enable_irq_window,
7815 .update_cr8_intercept = update_cr8_intercept,
Jim Mattson8d860bb2018-05-09 16:56:05 -04007816 .set_virtual_apic_mode = vmx_set_virtual_apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +08007817 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +03007818 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007819 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +01007820 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007821 .check_apicv_inhibit_reasons = vmx_check_apicv_inhibit_reasons,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007822 .hwapic_irr_update = vmx_hwapic_irr_update,
7823 .hwapic_isr_update = vmx_hwapic_isr_update,
Liran Alone6c67d82018-09-04 10:56:52 +03007824 .guest_apic_has_interrupt = vmx_guest_apic_has_interrupt,
Yang Zhanga20ed542013-04-11 19:25:15 +08007825 .sync_pir_to_irr = vmx_sync_pir_to_irr,
7826 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Wanpeng Li17e433b2019-08-05 10:03:19 +08007827 .dy_apicv_has_pending_interrupt = vmx_dy_apicv_has_pending_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007828
Izik Eiduscbc94022007-10-25 00:29:55 +02007829 .set_tss_addr = vmx_set_tss_addr,
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07007830 .set_identity_map_addr = vmx_set_identity_map_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08007831 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007832 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007833
Avi Kivity586f9602010-11-18 13:09:54 +02007834 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007835
Sheng Yang17cc3932010-01-05 19:02:27 +08007836 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08007837
7838 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007839
7840 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +00007841 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007842
7843 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007844
7845 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007846
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02007847 .read_l1_tsc_offset = vmx_read_l1_tsc_offset,
Leonid Shatz326e7422018-11-06 12:14:25 +02007848 .write_l1_tsc_offset = vmx_write_l1_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007849
7850 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007851
7852 .check_intercept = vmx_check_intercept,
Sean Christopherson95b5a482019-04-19 22:50:59 -07007853 .handle_exit_irqoff = vmx_handle_exit_irqoff,
Liu, Jinsongda8999d2014-02-24 10:55:46 +00007854 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +08007855 .xsaves_supported = vmx_xsaves_supported,
Paolo Bonzini66336ca2016-07-12 10:36:41 +02007856 .umip_emulated = vmx_umip_emulated,
Chao Peng86f52012018-10-24 16:05:11 +08007857 .pt_supported = vmx_pt_supported,
John Allena47970e2019-12-19 14:17:59 -06007858 .pku_supported = vmx_pku_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +01007859
Sean Christophersond264ee02018-08-27 15:21:12 -07007860 .request_immediate_exit = vmx_request_immediate_exit,
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007861
7862 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +08007863
7864 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
7865 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
7866 .flush_log_dirty = vmx_flush_log_dirty,
7867 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -04007868 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +02007869
Feng Wubf9f6ac2015-09-18 22:29:55 +08007870 .pre_block = vmx_pre_block,
7871 .post_block = vmx_post_block,
7872
Wei Huang25462f72015-06-19 15:45:05 +02007873 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +08007874
7875 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007876
7877#ifdef CONFIG_X86_64
7878 .set_hv_timer = vmx_set_hv_timer,
7879 .cancel_hv_timer = vmx_cancel_hv_timer,
7880#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +08007881
7882 .setup_mce = vmx_setup_mce,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007883
Ladi Prosek72d7b372017-10-11 16:54:41 +02007884 .smi_allowed = vmx_smi_allowed,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007885 .pre_enter_smm = vmx_pre_enter_smm,
7886 .pre_leave_smm = vmx_pre_leave_smm,
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007887 .enable_smi_window = enable_smi_window,
Vitaly Kuznetsov57b119d2018-10-16 18:50:01 +02007888
Sean Christophersone4027cf2018-12-03 13:53:12 -08007889 .check_nested_events = NULL,
7890 .get_nested_state = NULL,
7891 .set_nested_state = NULL,
7892 .get_vmcs12_pages = NULL,
7893 .nested_enable_evmcs = NULL,
Vitaly Kuznetsovea152982019-08-27 18:04:02 +02007894 .nested_get_evmcs_version = NULL,
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007895 .need_emulation_on_page_fault = vmx_need_emulation_on_page_fault,
Liran Alon4b9852f2019-08-26 13:24:49 +03007896 .apic_init_signal_blocked = vmx_apic_init_signal_blocked,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007897};
7898
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +02007899static void vmx_cleanup_l1d_flush(void)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02007900{
7901 if (vmx_l1d_flush_pages) {
7902 free_pages((unsigned long)vmx_l1d_flush_pages, L1D_CACHE_ORDER);
7903 vmx_l1d_flush_pages = NULL;
7904 }
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +02007905 /* Restore state so sysfs ignores VMX */
7906 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +02007907}
7908
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007909static void vmx_exit(void)
7910{
7911#ifdef CONFIG_KEXEC_CORE
7912 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
7913 synchronize_rcu();
7914#endif
7915
7916 kvm_exit();
7917
7918#if IS_ENABLED(CONFIG_HYPERV)
7919 if (static_branch_unlikely(&enable_evmcs)) {
7920 int cpu;
7921 struct hv_vp_assist_page *vp_ap;
7922 /*
7923 * Reset everything to support using non-enlightened VMCS
7924 * access later (e.g. when we reload the module with
7925 * enlightened_vmcs=0)
7926 */
7927 for_each_online_cpu(cpu) {
7928 vp_ap = hv_get_vp_assist_page(cpu);
7929
7930 if (!vp_ap)
7931 continue;
7932
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08007933 vp_ap->nested_control.features.directhypercall = 0;
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007934 vp_ap->current_nested_vmcs = 0;
7935 vp_ap->enlighten_vmentry = 0;
7936 }
7937
7938 static_branch_disable(&enable_evmcs);
7939 }
7940#endif
7941 vmx_cleanup_l1d_flush();
7942}
7943module_exit(vmx_exit);
7944
Avi Kivity6aa8b732006-12-10 02:21:36 -08007945static int __init vmx_init(void)
7946{
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01007947 int r;
7948
7949#if IS_ENABLED(CONFIG_HYPERV)
7950 /*
7951 * Enlightened VMCS usage should be recommended and the host needs
7952 * to support eVMCS v1 or above. We can also disable eVMCS support
7953 * with module parameter.
7954 */
7955 if (enlightened_vmcs &&
7956 ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
7957 (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
7958 KVM_EVMCS_VERSION) {
7959 int cpu;
7960
7961 /* Check that we have assist pages on all online CPUs */
7962 for_each_online_cpu(cpu) {
7963 if (!hv_get_vp_assist_page(cpu)) {
7964 enlightened_vmcs = false;
7965 break;
7966 }
7967 }
7968
7969 if (enlightened_vmcs) {
7970 pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
7971 static_branch_enable(&enable_evmcs);
7972 }
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08007973
7974 if (ms_hyperv.nested_features & HV_X64_NESTED_DIRECT_FLUSH)
7975 vmx_x86_ops.enable_direct_tlbflush
7976 = hv_enable_direct_tlbflush;
7977
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01007978 } else {
7979 enlightened_vmcs = false;
7980 }
7981#endif
7982
7983 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007984 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03007985 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007986 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +08007987
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007988 /*
Thomas Gleixner7db92e12018-07-13 16:23:19 +02007989 * Must be called after kvm_init() so enable_ept is properly set
7990 * up. Hand the parameter mitigation value in which was stored in
7991 * the pre module init parser. If no parameter was given, it will
7992 * contain 'auto' which will be turned into the default 'cond'
7993 * mitigation mode.
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007994 */
Waiman Long19a36d32019-08-26 15:30:23 -04007995 r = vmx_setup_l1d_flush(vmentry_l1d_flush_param);
7996 if (r) {
7997 vmx_exit();
7998 return r;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02007999 }
8000
Dave Young2965faa2015-09-09 15:38:55 -07008001#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08008002 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
8003 crash_vmclear_local_loaded_vmcss);
8004#endif
Jim Mattson21ebf532018-05-01 15:40:28 -07008005 vmx_check_vmcs12_offsets();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08008006
He, Qingfdef3ad2007-04-30 09:45:24 +03008007 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008008}
Thomas Gleixnera7b90202018-07-13 16:23:18 +02008009module_init(vmx_init);