blob: bae376bf9c20ea109f00e873ce0a112b373c1a08 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Sean Christopherson199b1182018-12-03 13:52:53 -080019#include <linux/frame.h>
20#include <linux/highmem.h>
21#include <linux/hrtimer.h>
22#include <linux/kernel.h>
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080024#include <linux/module.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020025#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070026#include <linux/mod_devicetable.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080027#include <linux/mm.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080028#include <linux/sched.h>
Josh Poimboeufb2849092019-01-30 07:13:58 -060029#include <linux/sched/smt.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040031#include <linux/tboot.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080032#include <linux/trace_events.h>
Avi Kivitye4956062007-06-28 14:15:57 -040033
Sean Christopherson199b1182018-12-03 13:52:53 -080034#include <asm/apic.h>
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +020035#include <asm/asm.h>
Feng Wu28b835d2015-09-18 22:29:54 +080036#include <asm/cpu.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010037#include <asm/debugreg.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080038#include <asm/desc.h>
39#include <asm/fpu/internal.h>
40#include <asm/io.h>
Feng Wuefc64402015-09-18 22:29:51 +080041#include <asm/irq_remapping.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080042#include <asm/kexec.h>
43#include <asm/perf_event.h>
44#include <asm/mce.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070045#include <asm/mmu_context.h>
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010046#include <asm/mshyperv.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080047#include <asm/spec-ctrl.h>
48#include <asm/virtext.h>
49#include <asm/vmx.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080050
Sean Christopherson3077c192018-12-03 13:53:02 -080051#include "capabilities.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080052#include "cpuid.h"
Sean Christopherson4cebd742018-12-03 13:52:58 -080053#include "evmcs.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080054#include "irq.h"
55#include "kvm_cache_regs.h"
56#include "lapic.h"
57#include "mmu.h"
Sean Christopherson55d23752018-12-03 13:53:18 -080058#include "nested.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080059#include "ops.h"
Wei Huang25462f72015-06-19 15:45:05 +020060#include "pmu.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080061#include "trace.h"
Sean Christophersoncb1d4742018-12-03 13:53:04 -080062#include "vmcs.h"
Sean Christopherson609363c2018-12-03 13:53:05 -080063#include "vmcs12.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080064#include "vmx.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080065#include "x86.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030066
Avi Kivity6aa8b732006-12-10 02:21:36 -080067MODULE_AUTHOR("Qumranet");
68MODULE_LICENSE("GPL");
69
Josh Triplette9bda3b2012-03-20 23:33:51 -070070static const struct x86_cpu_id vmx_cpu_id[] = {
71 X86_FEATURE_MATCH(X86_FEATURE_VMX),
72 {}
73};
74MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
75
Sean Christopherson2c4fd912018-12-03 13:53:03 -080076bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020077module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080078
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010079static bool __read_mostly enable_vnmi = 1;
80module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);
81
Sean Christopherson2c4fd912018-12-03 13:53:03 -080082bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020083module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020084
Sean Christopherson2c4fd912018-12-03 13:53:03 -080085bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020086module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080087
Sean Christopherson2c4fd912018-12-03 13:53:03 -080088bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070089module_param_named(unrestricted_guest,
90 enable_unrestricted_guest, bool, S_IRUGO);
91
Sean Christopherson2c4fd912018-12-03 13:53:03 -080092bool __read_mostly enable_ept_ad_bits = 1;
Xudong Hao83c3a332012-05-28 19:33:35 +080093module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
94
Avi Kivitya27685c2012-06-12 20:30:18 +030095static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020096module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030097
Rusty Russell476bc002012-01-13 09:32:18 +103098static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030099module_param(fasteoi, bool, S_IRUGO);
100
Yang Zhang5a717852013-04-11 19:25:16 +0800101static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +0800102module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +0800103
Nadav Har'El801d3422011-05-25 23:02:23 +0300104/*
105 * If nested=1, nested virtualization is supported, i.e., guests may use
106 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
107 * use VMX instructions.
108 */
Paolo Bonzini1e58e5e2018-10-17 00:55:22 +0200109static bool __read_mostly nested = 1;
Nadav Har'El801d3422011-05-25 23:02:23 +0300110module_param(nested, bool, S_IRUGO);
111
Wanpeng Li20300092014-12-02 19:14:59 +0800112static u64 __read_mostly host_xss;
113
Sean Christopherson2c4fd912018-12-03 13:53:03 -0800114bool __read_mostly enable_pml = 1;
Kai Huang843e4332015-01-28 10:54:28 +0800115module_param_named(pml, enable_pml, bool, S_IRUGO);
116
Paolo Bonzini6f2f8452019-05-20 15:34:35 +0200117static bool __read_mostly dump_invalid_vmcs = 0;
118module_param(dump_invalid_vmcs, bool, 0644);
119
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100120#define MSR_BITMAP_MODE_X2APIC 1
121#define MSR_BITMAP_MODE_X2APIC_APICV 2
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100122
Haozhong Zhang64903d62015-10-20 15:39:09 +0800123#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
124
Yunhong Jiang64672c92016-06-13 14:19:59 -0700125/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
126static int __read_mostly cpu_preemption_timer_multi;
127static bool __read_mostly enable_preemption_timer = 1;
128#ifdef CONFIG_X86_64
129module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
130#endif
131
Sean Christopherson3de63472018-07-13 08:42:30 -0700132#define KVM_VM_CR0_ALWAYS_OFF (X86_CR0_NW | X86_CR0_CD)
Sean Christopherson1706bd02018-03-05 12:04:38 -0800133#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
134#define KVM_VM_CR0_ALWAYS_ON \
135 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | \
136 X86_CR0_WP | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200137#define KVM_CR4_GUEST_OWNED_BITS \
138 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Yu Zhangfd8cb432017-08-24 20:27:56 +0800139 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200140
Sean Christopherson5dc1f042018-03-05 12:04:39 -0800141#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
Avi Kivitycdc0e242009-12-06 17:21:14 +0200142#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
143#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
144
Avi Kivity78ac8b42010-04-08 18:19:35 +0300145#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
146
Chao Pengbf8c55d2018-10-24 16:05:14 +0800147#define MSR_IA32_RTIT_STATUS_MASK (~(RTIT_STATUS_FILTEREN | \
148 RTIT_STATUS_CONTEXTEN | RTIT_STATUS_TRIGGEREN | \
149 RTIT_STATUS_ERROR | RTIT_STATUS_STOPPED | \
150 RTIT_STATUS_BYTECNT))
151
152#define MSR_IA32_RTIT_OUTPUT_BASE_MASK \
153 (~((1UL << cpuid_query_maxphyaddr(vcpu)) - 1) | 0x7f)
154
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800155/*
156 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
157 * ple_gap: upper bound on the amount of time between two successive
158 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500159 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800160 * ple_window: upper bound on the amount of time a guest is allowed to execute
161 * in a PAUSE loop. Tests indicate that most spinlocks are held for
162 * less than 2^12 cycles
163 * Time is measured based on a counter that runs at the same rate as the TSC,
164 * refer SDM volume 3b section 21.6.13 & 22.1.3.
165 */
Babu Mogerc8e88712018-03-16 16:37:24 -0400166static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
Luiz Capitulinoa87c99e2018-11-23 12:02:14 -0500167module_param(ple_gap, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200168
Babu Moger7fbc85a2018-03-16 16:37:22 -0400169static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
170module_param(ple_window, uint, 0444);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800171
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200172/* Default doubles per-vcpu window every exit. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400173static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400174module_param(ple_window_grow, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200175
176/* Default resets per-vcpu window every exit to ple_window. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400177static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400178module_param(ple_window_shrink, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200179
180/* Default is to compute the maximum so we can never overflow. */
Babu Moger7fbc85a2018-03-16 16:37:22 -0400181static unsigned int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
182module_param(ple_window_max, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200183
Chao Pengf99e3da2018-10-24 16:05:10 +0800184/* Default is SYSTEM mode, 1 for host-guest mode */
185int __read_mostly pt_mode = PT_MODE_SYSTEM;
186module_param(pt_mode, int, S_IRUGO);
187
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200188static DEFINE_STATIC_KEY_FALSE(vmx_l1d_should_flush);
Nicolai Stange427362a2018-07-21 22:25:00 +0200189static DEFINE_STATIC_KEY_FALSE(vmx_l1d_flush_cond);
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200190static DEFINE_MUTEX(vmx_l1d_flush_mutex);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200191
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200192/* Storage for pre module init parameter parsing */
193static enum vmx_l1d_flush_state __read_mostly vmentry_l1d_flush_param = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200194
195static const struct {
196 const char *option;
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200197 bool for_parse;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200198} vmentry_l1d_param[] = {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200199 [VMENTER_L1D_FLUSH_AUTO] = {"auto", true},
200 [VMENTER_L1D_FLUSH_NEVER] = {"never", true},
201 [VMENTER_L1D_FLUSH_COND] = {"cond", true},
202 [VMENTER_L1D_FLUSH_ALWAYS] = {"always", true},
203 [VMENTER_L1D_FLUSH_EPT_DISABLED] = {"EPT disabled", false},
204 [VMENTER_L1D_FLUSH_NOT_REQUIRED] = {"not required", false},
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200205};
206
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200207#define L1D_CACHE_ORDER 4
208static void *vmx_l1d_flush_pages;
209
210static int vmx_setup_l1d_flush(enum vmx_l1d_flush_state l1tf)
211{
212 struct page *page;
Nicolai Stange288d1522018-07-18 19:07:38 +0200213 unsigned int i;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200214
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200215 if (!enable_ept) {
216 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_EPT_DISABLED;
217 return 0;
218 }
219
Yi Wangd806afa2018-08-16 13:42:39 +0800220 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES)) {
221 u64 msr;
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200222
Yi Wangd806afa2018-08-16 13:42:39 +0800223 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, msr);
224 if (msr & ARCH_CAP_SKIP_VMENTRY_L1DFLUSH) {
225 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
226 return 0;
227 }
228 }
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200229
Jiri Kosinad90a7a02018-07-13 16:23:25 +0200230 /* If set to auto use the default l1tf mitigation method */
231 if (l1tf == VMENTER_L1D_FLUSH_AUTO) {
232 switch (l1tf_mitigation) {
233 case L1TF_MITIGATION_OFF:
234 l1tf = VMENTER_L1D_FLUSH_NEVER;
235 break;
236 case L1TF_MITIGATION_FLUSH_NOWARN:
237 case L1TF_MITIGATION_FLUSH:
238 case L1TF_MITIGATION_FLUSH_NOSMT:
239 l1tf = VMENTER_L1D_FLUSH_COND;
240 break;
241 case L1TF_MITIGATION_FULL:
242 case L1TF_MITIGATION_FULL_FORCE:
243 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
244 break;
245 }
246 } else if (l1tf_mitigation == L1TF_MITIGATION_FULL_FORCE) {
247 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
248 }
249
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200250 if (l1tf != VMENTER_L1D_FLUSH_NEVER && !vmx_l1d_flush_pages &&
251 !boot_cpu_has(X86_FEATURE_FLUSH_L1D)) {
Ben Gardon41836832019-02-11 11:02:52 -0800252 /*
253 * This allocation for vmx_l1d_flush_pages is not tied to a VM
254 * lifetime and so should not be charged to a memcg.
255 */
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200256 page = alloc_pages(GFP_KERNEL, L1D_CACHE_ORDER);
257 if (!page)
258 return -ENOMEM;
259 vmx_l1d_flush_pages = page_address(page);
Nicolai Stange288d1522018-07-18 19:07:38 +0200260
261 /*
262 * Initialize each page with a different pattern in
263 * order to protect against KSM in the nested
264 * virtualization case.
265 */
266 for (i = 0; i < 1u << L1D_CACHE_ORDER; ++i) {
267 memset(vmx_l1d_flush_pages + i * PAGE_SIZE, i + 1,
268 PAGE_SIZE);
269 }
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200270 }
271
272 l1tf_vmx_mitigation = l1tf;
273
Thomas Gleixner895ae472018-07-13 16:23:22 +0200274 if (l1tf != VMENTER_L1D_FLUSH_NEVER)
275 static_branch_enable(&vmx_l1d_should_flush);
276 else
277 static_branch_disable(&vmx_l1d_should_flush);
Thomas Gleixner4c6523e2018-07-13 16:23:20 +0200278
Nicolai Stange427362a2018-07-21 22:25:00 +0200279 if (l1tf == VMENTER_L1D_FLUSH_COND)
280 static_branch_enable(&vmx_l1d_flush_cond);
Thomas Gleixner895ae472018-07-13 16:23:22 +0200281 else
Nicolai Stange427362a2018-07-21 22:25:00 +0200282 static_branch_disable(&vmx_l1d_flush_cond);
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200283 return 0;
284}
285
286static int vmentry_l1d_flush_parse(const char *s)
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200287{
288 unsigned int i;
289
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200290 if (s) {
291 for (i = 0; i < ARRAY_SIZE(vmentry_l1d_param); i++) {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200292 if (vmentry_l1d_param[i].for_parse &&
293 sysfs_streq(s, vmentry_l1d_param[i].option))
294 return i;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200295 }
296 }
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200297 return -EINVAL;
298}
299
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200300static int vmentry_l1d_flush_set(const char *s, const struct kernel_param *kp)
301{
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200302 int l1tf, ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200303
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200304 l1tf = vmentry_l1d_flush_parse(s);
305 if (l1tf < 0)
306 return l1tf;
307
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200308 if (!boot_cpu_has(X86_BUG_L1TF))
309 return 0;
310
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200311 /*
312 * Has vmx_init() run already? If not then this is the pre init
313 * parameter parsing. In that case just store the value and let
314 * vmx_init() do the proper setup after enable_ept has been
315 * established.
316 */
317 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_AUTO) {
318 vmentry_l1d_flush_param = l1tf;
319 return 0;
320 }
321
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200322 mutex_lock(&vmx_l1d_flush_mutex);
323 ret = vmx_setup_l1d_flush(l1tf);
324 mutex_unlock(&vmx_l1d_flush_mutex);
325 return ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200326}
327
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200328static int vmentry_l1d_flush_get(char *s, const struct kernel_param *kp)
329{
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200330 if (WARN_ON_ONCE(l1tf_vmx_mitigation >= ARRAY_SIZE(vmentry_l1d_param)))
331 return sprintf(s, "???\n");
332
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200333 return sprintf(s, "%s\n", vmentry_l1d_param[l1tf_vmx_mitigation].option);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200334}
335
336static const struct kernel_param_ops vmentry_l1d_flush_ops = {
337 .set = vmentry_l1d_flush_set,
338 .get = vmentry_l1d_flush_get,
339};
Thomas Gleixner895ae472018-07-13 16:23:22 +0200340module_param_cb(vmentry_l1d_flush, &vmentry_l1d_flush_ops, NULL, 0644);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200341
Gleb Natapovd99e4152012-12-20 16:57:45 +0200342static bool guest_state_valid(struct kvm_vcpu *vcpu);
343static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yi Wang1e4329ee2018-11-08 11:22:21 +0800344static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Ashok Raj15d45072018-02-01 22:59:43 +0100345 u32 msr, int type);
Avi Kivity75880a02007-06-20 11:20:04 +0300346
Sean Christopherson453eafb2018-12-20 12:25:17 -0800347void vmx_vmexit(void);
348
Avi Kivity6aa8b732006-12-10 02:21:36 -0800349static DEFINE_PER_CPU(struct vmcs *, vmxarea);
Sean Christopherson75edce82018-12-03 13:53:06 -0800350DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300351/*
352 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
353 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
354 */
355static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800356
Feng Wubf9f6ac2015-09-18 22:29:55 +0800357/*
358 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
359 * can find which vCPU should be waken up.
360 */
361static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
362static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
363
Sheng Yang2384d2b2008-01-17 15:14:33 +0800364static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
365static DEFINE_SPINLOCK(vmx_vpid_lock);
366
Sean Christopherson3077c192018-12-03 13:53:02 -0800367struct vmcs_config vmcs_config;
368struct vmx_capability vmx_capability;
Sheng Yangd56f5462008-04-25 10:13:16 +0800369
Avi Kivity6aa8b732006-12-10 02:21:36 -0800370#define VMX_SEGMENT_FIELD(seg) \
371 [VCPU_SREG_##seg] = { \
372 .selector = GUEST_##seg##_SELECTOR, \
373 .base = GUEST_##seg##_BASE, \
374 .limit = GUEST_##seg##_LIMIT, \
375 .ar_bytes = GUEST_##seg##_AR_BYTES, \
376 }
377
Mathias Krause772e0312012-08-30 01:30:19 +0200378static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800379 unsigned selector;
380 unsigned base;
381 unsigned limit;
382 unsigned ar_bytes;
383} kvm_vmx_segment_fields[] = {
384 VMX_SEGMENT_FIELD(CS),
385 VMX_SEGMENT_FIELD(DS),
386 VMX_SEGMENT_FIELD(ES),
387 VMX_SEGMENT_FIELD(FS),
388 VMX_SEGMENT_FIELD(GS),
389 VMX_SEGMENT_FIELD(SS),
390 VMX_SEGMENT_FIELD(TR),
391 VMX_SEGMENT_FIELD(LDTR),
392};
393
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800394u64 host_efer;
Sean Christopherson23420802019-04-19 22:50:57 -0700395static unsigned long host_idt_base;
Avi Kivity26bb0982009-09-07 11:14:12 +0300396
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300397/*
Jim Mattson898a8112018-12-05 15:28:59 -0800398 * Though SYSCALL is only supported in 64-bit mode on Intel CPUs, kvm
399 * will emulate SYSCALL in legacy mode if the vendor string in guest
400 * CPUID.0:{EBX,ECX,EDX} is "AuthenticAMD" or "AMDisbetter!" To
401 * support this emulation, IA32_STAR must always be included in
402 * vmx_msr_index[], even in i386 builds.
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300403 */
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800404const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800405#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300406 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800407#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400408 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800409};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800410
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100411#if IS_ENABLED(CONFIG_HYPERV)
412static bool __read_mostly enlightened_vmcs = true;
413module_param(enlightened_vmcs, bool, 0444);
414
Tianyu Lan877ad952018-07-19 08:40:23 +0000415/* check_ept_pointer() should be under protection of ept_pointer_lock. */
416static void check_ept_pointer_match(struct kvm *kvm)
417{
418 struct kvm_vcpu *vcpu;
419 u64 tmp_eptp = INVALID_PAGE;
420 int i;
421
422 kvm_for_each_vcpu(i, vcpu, kvm) {
423 if (!VALID_PAGE(tmp_eptp)) {
424 tmp_eptp = to_vmx(vcpu)->ept_pointer;
425 } else if (tmp_eptp != to_vmx(vcpu)->ept_pointer) {
426 to_kvm_vmx(kvm)->ept_pointers_match
427 = EPT_POINTERS_MISMATCH;
428 return;
429 }
430 }
431
432 to_kvm_vmx(kvm)->ept_pointers_match = EPT_POINTERS_MATCH;
433}
434
Yi Wang8997f652019-01-21 15:27:05 +0800435static int kvm_fill_hv_flush_list_func(struct hv_guest_mapping_flush_list *flush,
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800436 void *data)
437{
438 struct kvm_tlb_range *range = data;
439
440 return hyperv_fill_flush_guest_mapping_list(flush, range->start_gfn,
441 range->pages);
442}
443
444static inline int __hv_remote_flush_tlb_with_range(struct kvm *kvm,
445 struct kvm_vcpu *vcpu, struct kvm_tlb_range *range)
446{
447 u64 ept_pointer = to_vmx(vcpu)->ept_pointer;
448
449 /*
450 * FLUSH_GUEST_PHYSICAL_ADDRESS_SPACE hypercall needs address
451 * of the base of EPT PML4 table, strip off EPT configuration
452 * information.
453 */
454 if (range)
455 return hyperv_flush_guest_mapping_range(ept_pointer & PAGE_MASK,
456 kvm_fill_hv_flush_list_func, (void *)range);
457 else
458 return hyperv_flush_guest_mapping(ept_pointer & PAGE_MASK);
459}
460
461static int hv_remote_flush_tlb_with_range(struct kvm *kvm,
462 struct kvm_tlb_range *range)
Tianyu Lan877ad952018-07-19 08:40:23 +0000463{
Lan Tianyua5c214d2018-10-13 22:54:05 +0800464 struct kvm_vcpu *vcpu;
Lan Tianyub7c1c222019-01-04 15:20:44 +0800465 int ret = 0, i;
Tianyu Lan877ad952018-07-19 08:40:23 +0000466
467 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
468
469 if (to_kvm_vmx(kvm)->ept_pointers_match == EPT_POINTERS_CHECK)
470 check_ept_pointer_match(kvm);
471
472 if (to_kvm_vmx(kvm)->ept_pointers_match != EPT_POINTERS_MATCH) {
Lan Tianyu53963a72018-12-06 15:34:36 +0800473 kvm_for_each_vcpu(i, vcpu, kvm) {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800474 /* If ept_pointer is invalid pointer, bypass flush request. */
475 if (VALID_PAGE(to_vmx(vcpu)->ept_pointer))
476 ret |= __hv_remote_flush_tlb_with_range(
477 kvm, vcpu, range);
Lan Tianyu53963a72018-12-06 15:34:36 +0800478 }
Lan Tianyua5c214d2018-10-13 22:54:05 +0800479 } else {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800480 ret = __hv_remote_flush_tlb_with_range(kvm,
481 kvm_get_vcpu(kvm, 0), range);
Tianyu Lan877ad952018-07-19 08:40:23 +0000482 }
Tianyu Lan877ad952018-07-19 08:40:23 +0000483
Tianyu Lan877ad952018-07-19 08:40:23 +0000484 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
485 return ret;
486}
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800487static int hv_remote_flush_tlb(struct kvm *kvm)
488{
489 return hv_remote_flush_tlb_with_range(kvm, NULL);
490}
491
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100492#endif /* IS_ENABLED(CONFIG_HYPERV) */
493
Yunhong Jiang64672c92016-06-13 14:19:59 -0700494/*
495 * Comment's format: document - errata name - stepping - processor name.
496 * Refer from
497 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
498 */
499static u32 vmx_preemption_cpu_tfms[] = {
500/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
5010x000206E6,
502/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
503/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
504/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
5050x00020652,
506/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
5070x00020655,
508/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
509/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
510/*
511 * 320767.pdf - AAP86 - B1 -
512 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
513 */
5140x000106E5,
515/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
5160x000106A0,
517/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
5180x000106A1,
519/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
5200x000106A4,
521 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
522 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
523 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
5240x000106A5,
Wei Huang3d82c562018-12-03 14:13:32 -0600525 /* Xeon E3-1220 V2 */
5260x000306A8,
Yunhong Jiang64672c92016-06-13 14:19:59 -0700527};
528
529static inline bool cpu_has_broken_vmx_preemption_timer(void)
530{
531 u32 eax = cpuid_eax(0x00000001), i;
532
533 /* Clear the reserved bits */
534 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +0000535 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -0700536 if (eax == vmx_preemption_cpu_tfms[i])
537 return true;
538
539 return false;
540}
541
Paolo Bonzini35754c92015-07-29 12:05:37 +0200542static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800543{
Paolo Bonzini35754c92015-07-29 12:05:37 +0200544 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800545}
546
Sheng Yang04547152009-04-01 15:52:31 +0800547static inline bool report_flexpriority(void)
548{
549 return flexpriority_enabled;
550}
551
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800552static inline int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -0800553{
554 int i;
555
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400556 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +0300557 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300558 return i;
559 return -1;
560}
561
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800562struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300563{
564 int i;
565
Rusty Russell8b9cf982007-07-30 16:31:43 +1000566 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300567 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400568 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000569 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800570}
571
Sean Christopherson7c97fcb2018-12-03 13:53:17 -0800572void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
573{
574 vmcs_clear(loaded_vmcs->vmcs);
575 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
576 vmcs_clear(loaded_vmcs->shadow_vmcs);
577 loaded_vmcs->cpu = -1;
578 loaded_vmcs->launched = 0;
579}
580
Dave Young2965faa2015-09-09 15:38:55 -0700581#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800582/*
583 * This bitmap is used to indicate whether the vmclear
584 * operation is enabled on all cpus. All disabled by
585 * default.
586 */
587static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
588
589static inline void crash_enable_local_vmclear(int cpu)
590{
591 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
592}
593
594static inline void crash_disable_local_vmclear(int cpu)
595{
596 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
597}
598
599static inline int crash_local_vmclear_enabled(int cpu)
600{
601 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
602}
603
604static void crash_vmclear_local_loaded_vmcss(void)
605{
606 int cpu = raw_smp_processor_id();
607 struct loaded_vmcs *v;
608
609 if (!crash_local_vmclear_enabled(cpu))
610 return;
611
612 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
613 loaded_vmcss_on_cpu_link)
614 vmcs_clear(v->vmcs);
615}
616#else
617static inline void crash_enable_local_vmclear(int cpu) { }
618static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -0700619#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800620
Nadav Har'Eld462b812011-05-24 15:26:10 +0300621static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800622{
Nadav Har'Eld462b812011-05-24 15:26:10 +0300623 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -0800624 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -0800625
Nadav Har'Eld462b812011-05-24 15:26:10 +0300626 if (loaded_vmcs->cpu != cpu)
627 return; /* vcpu migration can race with cpu offline */
628 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800629 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800630 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300631 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800632
633 /*
634 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
635 * is before setting loaded_vmcs->vcpu to -1 which is done in
636 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
637 * then adds the vmcs into percpu list before it is deleted.
638 */
639 smp_wmb();
640
Nadav Har'Eld462b812011-05-24 15:26:10 +0300641 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800642 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800643}
644
Sean Christopherson89b0c9f2018-12-03 13:53:07 -0800645void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800646{
Xiao Guangronge6c7d322012-11-28 20:53:15 +0800647 int cpu = loaded_vmcs->cpu;
648
649 if (cpu != -1)
650 smp_call_function_single(cpu,
651 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800652}
653
Avi Kivity2fb92db2011-04-27 19:42:18 +0300654static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
655 unsigned field)
656{
657 bool ret;
658 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
659
660 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
661 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
662 vmx->segment_cache.bitmask = 0;
663 }
664 ret = vmx->segment_cache.bitmask & mask;
665 vmx->segment_cache.bitmask |= mask;
666 return ret;
667}
668
669static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
670{
671 u16 *p = &vmx->segment_cache.seg[seg].selector;
672
673 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
674 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
675 return *p;
676}
677
678static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
679{
680 ulong *p = &vmx->segment_cache.seg[seg].base;
681
682 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
683 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
684 return *p;
685}
686
687static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
688{
689 u32 *p = &vmx->segment_cache.seg[seg].limit;
690
691 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
692 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
693 return *p;
694}
695
696static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
697{
698 u32 *p = &vmx->segment_cache.seg[seg].ar;
699
700 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
701 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
702 return *p;
703}
704
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800705void update_exception_bitmap(struct kvm_vcpu *vcpu)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300706{
707 u32 eb;
708
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100709 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -0800710 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Liran Alon9e869482018-03-12 13:12:51 +0200711 /*
712 * Guest access to VMware backdoor ports could legitimately
713 * trigger #GP because of TSS I/O permission bitmap.
714 * We intercept those #GP and allow access to them anyway
715 * as VMware does.
716 */
717 if (enable_vmware_backdoor)
718 eb |= (1u << GP_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100719 if ((vcpu->guest_debug &
720 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
721 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
722 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300723 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300724 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +0200725 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +0800726 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Nadav Har'El36cf24e2011-05-25 23:15:08 +0300727
728 /* When we are running a nested L2 guest and L1 specified for it a
729 * certain exception bitmap, we must trap the same exceptions and pass
730 * them to L1. When running L2, we will only handle the exceptions
731 * specified above if L1 did not want them.
732 */
733 if (is_guest_mode(vcpu))
734 eb |= get_vmcs12(vcpu)->exception_bitmap;
735
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300736 vmcs_write32(EXCEPTION_BITMAP, eb);
737}
738
Ashok Raj15d45072018-02-01 22:59:43 +0100739/*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100740 * Check if MSR is intercepted for currently loaded MSR bitmap.
741 */
742static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
743{
744 unsigned long *msr_bitmap;
745 int f = sizeof(unsigned long);
746
747 if (!cpu_has_vmx_msr_bitmap())
748 return true;
749
750 msr_bitmap = to_vmx(vcpu)->loaded_vmcs->msr_bitmap;
751
752 if (msr <= 0x1fff) {
753 return !!test_bit(msr, msr_bitmap + 0x800 / f);
754 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
755 msr &= 0x1fff;
756 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
757 }
758
759 return true;
760}
761
Gleb Natapov2961e8762013-11-25 15:37:13 +0200762static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
763 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200764{
Gleb Natapov2961e8762013-11-25 15:37:13 +0200765 vm_entry_controls_clearbit(vmx, entry);
766 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200767}
768
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400769static int find_msr(struct vmx_msrs *m, unsigned int msr)
770{
771 unsigned int i;
772
773 for (i = 0; i < m->nr; ++i) {
774 if (m->val[i].index == msr)
775 return i;
776 }
777 return -ENOENT;
778}
779
Avi Kivity61d2ef22010-04-28 16:40:38 +0300780static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
781{
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400782 int i;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300783 struct msr_autoload *m = &vmx->msr_autoload;
784
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200785 switch (msr) {
786 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800787 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200788 clear_atomic_switch_msr_special(vmx,
789 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200790 VM_EXIT_LOAD_IA32_EFER);
791 return;
792 }
793 break;
794 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800795 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200796 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200797 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
798 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
799 return;
800 }
801 break;
Avi Kivity110312c2010-12-21 12:54:20 +0200802 }
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400803 i = find_msr(&m->guest, msr);
804 if (i < 0)
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400805 goto skip_guest;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400806 --m->guest.nr;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400807 m->guest.val[i] = m->guest.val[m->guest.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400808 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Avi Kivity110312c2010-12-21 12:54:20 +0200809
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400810skip_guest:
811 i = find_msr(&m->host, msr);
812 if (i < 0)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300813 return;
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400814
815 --m->host.nr;
816 m->host.val[i] = m->host.val[m->host.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400817 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300818}
819
Gleb Natapov2961e8762013-11-25 15:37:13 +0200820static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
821 unsigned long entry, unsigned long exit,
822 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
823 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200824{
825 vmcs_write64(guest_val_vmcs, guest_val);
Sean Christopherson5a5e8a12018-09-26 09:23:56 -0700826 if (host_val_vmcs != HOST_IA32_EFER)
827 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +0200828 vm_entry_controls_setbit(vmx, entry);
829 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200830}
831
Avi Kivity61d2ef22010-04-28 16:40:38 +0300832static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400833 u64 guest_val, u64 host_val, bool entry_only)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300834{
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400835 int i, j = 0;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300836 struct msr_autoload *m = &vmx->msr_autoload;
837
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200838 switch (msr) {
839 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800840 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200841 add_atomic_switch_msr_special(vmx,
842 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200843 VM_EXIT_LOAD_IA32_EFER,
844 GUEST_IA32_EFER,
845 HOST_IA32_EFER,
846 guest_val, host_val);
847 return;
848 }
849 break;
850 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800851 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200852 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200853 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
854 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
855 GUEST_IA32_PERF_GLOBAL_CTRL,
856 HOST_IA32_PERF_GLOBAL_CTRL,
857 guest_val, host_val);
858 return;
859 }
860 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +0100861 case MSR_IA32_PEBS_ENABLE:
862 /* PEBS needs a quiescent period after being disabled (to write
863 * a record). Disabling PEBS through VMX MSR swapping doesn't
864 * provide that period, so a CPU could write host's record into
865 * guest's memory.
866 */
867 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +0200868 }
869
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400870 i = find_msr(&m->guest, msr);
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400871 if (!entry_only)
872 j = find_msr(&m->host, msr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300873
Xiaoyao Li98ae70c2019-02-14 12:08:58 +0800874 if ((i < 0 && m->guest.nr == NR_AUTOLOAD_MSRS) ||
875 (j < 0 && m->host.nr == NR_AUTOLOAD_MSRS)) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +0200876 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +0200877 "Can't add msr %x\n", msr);
878 return;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300879 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400880 if (i < 0) {
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400881 i = m->guest.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400882 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400883 }
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400884 m->guest.val[i].index = msr;
885 m->guest.val[i].value = guest_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300886
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400887 if (entry_only)
888 return;
889
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400890 if (j < 0) {
891 j = m->host.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400892 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300893 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400894 m->host.val[j].index = msr;
895 m->host.val[j].value = host_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300896}
897
Avi Kivity92c0d902009-10-29 11:00:16 +0200898static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +0300899{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100900 u64 guest_efer = vmx->vcpu.arch.efer;
901 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +0300902
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100903 if (!enable_ept) {
904 /*
905 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
906 * host CPUID is more efficient than testing guest CPUID
907 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
908 */
909 if (boot_cpu_has(X86_FEATURE_SMEP))
910 guest_efer |= EFER_NX;
911 else if (!(guest_efer & EFER_NX))
912 ignore_bits |= EFER_NX;
913 }
Roel Kluin3a34a882009-08-04 02:08:45 -0700914
Avi Kivity51c6cf62007-08-29 03:48:05 +0300915 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100916 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +0300917 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100918 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +0300919#ifdef CONFIG_X86_64
920 ignore_bits |= EFER_LMA | EFER_LME;
921 /* SCE is meaningful only in long mode on Intel */
922 if (guest_efer & EFER_LMA)
923 ignore_bits &= ~(u64)EFER_SCE;
924#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +0300925
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800926 /*
927 * On EPT, we can't emulate NX, so we must switch EFER atomically.
928 * On CPUs that support "load IA32_EFER", always switch EFER
929 * atomically, since it's faster than switching it manually.
930 */
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800931 if (cpu_has_load_ia32_efer() ||
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800932 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +0300933 if (!(guest_efer & EFER_LMA))
934 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -0800935 if (guest_efer != host_efer)
936 add_atomic_switch_msr(vmx, MSR_EFER,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400937 guest_efer, host_efer, false);
Sean Christopherson02343cf2018-09-26 09:23:43 -0700938 else
939 clear_atomic_switch_msr(vmx, MSR_EFER);
Avi Kivity84ad33e2010-04-28 16:42:29 +0300940 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100941 } else {
Sean Christopherson02343cf2018-09-26 09:23:43 -0700942 clear_atomic_switch_msr(vmx, MSR_EFER);
943
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100944 guest_efer &= ~ignore_bits;
945 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +0300946
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100947 vmx->guest_msrs[efer_offset].data = guest_efer;
948 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
949
950 return true;
951 }
Avi Kivity51c6cf62007-08-29 03:48:05 +0300952}
953
Andy Lutomirskie28baea2017-02-20 08:56:11 -0800954#ifdef CONFIG_X86_32
955/*
956 * On 32-bit kernels, VM exits still load the FS and GS bases from the
957 * VMCS rather than the segment table. KVM uses this helper to figure
958 * out the current bases to poke them into the VMCS before entry.
959 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200960static unsigned long segment_base(u16 selector)
961{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800962 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200963 unsigned long v;
964
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800965 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200966 return 0;
967
Thomas Garnier45fc8752017-03-14 10:05:08 -0700968 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200969
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800970 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200971 u16 ldt_selector = kvm_read_ldt();
972
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800973 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200974 return 0;
975
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800976 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200977 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800978 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200979 return v;
980}
Andy Lutomirskie28baea2017-02-20 08:56:11 -0800981#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200982
Chao Peng2ef444f2018-10-24 16:05:12 +0800983static inline void pt_load_msr(struct pt_ctx *ctx, u32 addr_range)
984{
985 u32 i;
986
987 wrmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
988 wrmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
989 wrmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
990 wrmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
991 for (i = 0; i < addr_range; i++) {
992 wrmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
993 wrmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
994 }
995}
996
997static inline void pt_save_msr(struct pt_ctx *ctx, u32 addr_range)
998{
999 u32 i;
1000
1001 rdmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1002 rdmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1003 rdmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1004 rdmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1005 for (i = 0; i < addr_range; i++) {
1006 rdmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1007 rdmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1008 }
1009}
1010
1011static void pt_guest_enter(struct vcpu_vmx *vmx)
1012{
1013 if (pt_mode == PT_MODE_SYSTEM)
1014 return;
1015
Chao Peng2ef444f2018-10-24 16:05:12 +08001016 /*
Chao Pengb08c2892018-10-24 16:05:15 +08001017 * GUEST_IA32_RTIT_CTL is already set in the VMCS.
1018 * Save host state before VM entry.
Chao Peng2ef444f2018-10-24 16:05:12 +08001019 */
Chao Pengb08c2892018-10-24 16:05:15 +08001020 rdmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
Chao Peng2ef444f2018-10-24 16:05:12 +08001021 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1022 wrmsrl(MSR_IA32_RTIT_CTL, 0);
1023 pt_save_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1024 pt_load_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1025 }
1026}
1027
1028static void pt_guest_exit(struct vcpu_vmx *vmx)
1029{
1030 if (pt_mode == PT_MODE_SYSTEM)
1031 return;
1032
1033 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1034 pt_save_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1035 pt_load_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1036 }
1037
1038 /* Reload host state (IA32_RTIT_CTL will be cleared on VM exit). */
1039 wrmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
1040}
1041
Sean Christopherson13b964a2019-05-07 09:06:31 -07001042void vmx_set_host_fs_gs(struct vmcs_host_state *host, u16 fs_sel, u16 gs_sel,
1043 unsigned long fs_base, unsigned long gs_base)
1044{
1045 if (unlikely(fs_sel != host->fs_sel)) {
1046 if (!(fs_sel & 7))
1047 vmcs_write16(HOST_FS_SELECTOR, fs_sel);
1048 else
1049 vmcs_write16(HOST_FS_SELECTOR, 0);
1050 host->fs_sel = fs_sel;
1051 }
1052 if (unlikely(gs_sel != host->gs_sel)) {
1053 if (!(gs_sel & 7))
1054 vmcs_write16(HOST_GS_SELECTOR, gs_sel);
1055 else
1056 vmcs_write16(HOST_GS_SELECTOR, 0);
1057 host->gs_sel = gs_sel;
1058 }
1059 if (unlikely(fs_base != host->fs_base)) {
1060 vmcs_writel(HOST_FS_BASE, fs_base);
1061 host->fs_base = fs_base;
1062 }
1063 if (unlikely(gs_base != host->gs_base)) {
1064 vmcs_writel(HOST_GS_BASE, gs_base);
1065 host->gs_base = gs_base;
1066 }
1067}
1068
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001069void vmx_prepare_switch_to_guest(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001070{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001071 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersond7ee0392018-07-23 12:32:47 -07001072 struct vmcs_host_state *host_state;
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001073#ifdef CONFIG_X86_64
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01001074 int cpu = raw_smp_processor_id();
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001075#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001076 unsigned long fs_base, gs_base;
1077 u16 fs_sel, gs_sel;
Avi Kivity26bb0982009-09-07 11:14:12 +03001078 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001079
Sean Christophersond264ee02018-08-27 15:21:12 -07001080 vmx->req_immediate_exit = false;
1081
Liran Alonf48b4712018-11-20 18:03:25 +02001082 /*
1083 * Note that guest MSRs to be saved/restored can also be changed
1084 * when guest state is loaded. This happens when guest transitions
1085 * to/from long-mode by setting MSR_EFER.LMA.
1086 */
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001087 if (!vmx->guest_msrs_ready) {
1088 vmx->guest_msrs_ready = true;
Liran Alonf48b4712018-11-20 18:03:25 +02001089 for (i = 0; i < vmx->save_nmsrs; ++i)
1090 kvm_set_shared_msr(vmx->guest_msrs[i].index,
1091 vmx->guest_msrs[i].data,
1092 vmx->guest_msrs[i].mask);
1093
1094 }
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001095 if (vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001096 return;
1097
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001098 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001099
Avi Kivity33ed6322007-05-02 16:54:03 +03001100 /*
1101 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1102 * allow segment selectors with cpl > 0 or ti == 1.
1103 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07001104 host_state->ldt_sel = kvm_read_ldt();
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01001105
1106#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001107 savesegment(ds, host_state->ds_sel);
1108 savesegment(es, host_state->es_sel);
Sean Christophersone368b872018-07-23 12:32:41 -07001109
1110 gs_base = cpu_kernelmode_gs_base(cpu);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001111 if (likely(is_64bit_mm(current->mm))) {
1112 save_fsgs_for_kvm();
Sean Christophersone368b872018-07-23 12:32:41 -07001113 fs_sel = current->thread.fsindex;
1114 gs_sel = current->thread.gsindex;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001115 fs_base = current->thread.fsbase;
Sean Christophersone368b872018-07-23 12:32:41 -07001116 vmx->msr_host_kernel_gs_base = current->thread.gsbase;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001117 } else {
Sean Christophersone368b872018-07-23 12:32:41 -07001118 savesegment(fs, fs_sel);
1119 savesegment(gs, gs_sel);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001120 fs_base = read_msr(MSR_FS_BASE);
Sean Christophersone368b872018-07-23 12:32:41 -07001121 vmx->msr_host_kernel_gs_base = read_msr(MSR_KERNEL_GS_BASE);
Avi Kivity33ed6322007-05-02 16:54:03 +03001122 }
1123
Paolo Bonzini4679b612018-09-24 17:23:01 +02001124 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity33ed6322007-05-02 16:54:03 +03001125#else
Sean Christophersone368b872018-07-23 12:32:41 -07001126 savesegment(fs, fs_sel);
1127 savesegment(gs, gs_sel);
1128 fs_base = segment_base(fs_sel);
1129 gs_base = segment_base(gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001130#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001131
Sean Christopherson13b964a2019-05-07 09:06:31 -07001132 vmx_set_host_fs_gs(host_state, fs_sel, gs_sel, fs_base, gs_base);
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001133 vmx->guest_state_loaded = true;
Avi Kivity33ed6322007-05-02 16:54:03 +03001134}
1135
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001136static void vmx_prepare_switch_to_host(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001137{
Sean Christophersond7ee0392018-07-23 12:32:47 -07001138 struct vmcs_host_state *host_state;
1139
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001140 if (!vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001141 return;
1142
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001143 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001144
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001145 ++vmx->vcpu.stat.host_state_reload;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001146
Avi Kivityc8770e72010-11-11 12:37:26 +02001147#ifdef CONFIG_X86_64
Paolo Bonzini4679b612018-09-24 17:23:01 +02001148 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivityc8770e72010-11-11 12:37:26 +02001149#endif
Sean Christophersond7ee0392018-07-23 12:32:47 -07001150 if (host_state->ldt_sel || (host_state->gs_sel & 7)) {
1151 kvm_load_ldt(host_state->ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001152#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001153 load_gs_index(host_state->gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001154#else
Sean Christophersond7ee0392018-07-23 12:32:47 -07001155 loadsegment(gs, host_state->gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001156#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001157 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07001158 if (host_state->fs_sel & 7)
1159 loadsegment(fs, host_state->fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001160#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001161 if (unlikely(host_state->ds_sel | host_state->es_sel)) {
1162 loadsegment(ds, host_state->ds_sel);
1163 loadsegment(es, host_state->es_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001164 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001165#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001166 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001167#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001168 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001169#endif
Thomas Garnier45fc8752017-03-14 10:05:08 -07001170 load_fixmap_gdt(raw_smp_processor_id());
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001171 vmx->guest_state_loaded = false;
1172 vmx->guest_msrs_ready = false;
Avi Kivity33ed6322007-05-02 16:54:03 +03001173}
1174
Sean Christopherson678e3152018-07-23 12:32:43 -07001175#ifdef CONFIG_X86_64
1176static u64 vmx_read_guest_kernel_gs_base(struct vcpu_vmx *vmx)
Avi Kivitya9b21b62008-06-24 11:48:49 +03001177{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001178 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001179 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001180 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1181 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001182 return vmx->msr_guest_kernel_gs_base;
Avi Kivitya9b21b62008-06-24 11:48:49 +03001183}
1184
Sean Christopherson678e3152018-07-23 12:32:43 -07001185static void vmx_write_guest_kernel_gs_base(struct vcpu_vmx *vmx, u64 data)
1186{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001187 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001188 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001189 wrmsrl(MSR_KERNEL_GS_BASE, data);
1190 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001191 vmx->msr_guest_kernel_gs_base = data;
1192}
1193#endif
1194
Feng Wu28b835d2015-09-18 22:29:54 +08001195static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
1196{
1197 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1198 struct pi_desc old, new;
1199 unsigned int dest;
1200
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001201 /*
1202 * In case of hot-plug or hot-unplug, we may have to undo
1203 * vmx_vcpu_pi_put even if there is no assigned device. And we
1204 * always keep PI.NDST up to date for simplicity: it makes the
1205 * code easier, and CPU migration is not a fast path.
1206 */
1207 if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
Feng Wu28b835d2015-09-18 22:29:54 +08001208 return;
1209
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001210 /* The full case. */
Feng Wu28b835d2015-09-18 22:29:54 +08001211 do {
1212 old.control = new.control = pi_desc->control;
1213
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001214 dest = cpu_physical_id(cpu);
Feng Wu28b835d2015-09-18 22:29:54 +08001215
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001216 if (x2apic_enabled())
1217 new.ndst = dest;
1218 else
1219 new.ndst = (dest << 8) & 0xFF00;
Feng Wu28b835d2015-09-18 22:29:54 +08001220
Feng Wu28b835d2015-09-18 22:29:54 +08001221 new.sn = 0;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02001222 } while (cmpxchg64(&pi_desc->control, old.control,
1223 new.control) != old.control);
Luwei Kangc112b5f2019-02-14 10:48:07 +08001224
1225 /*
1226 * Clear SN before reading the bitmap. The VT-d firmware
1227 * writes the bitmap and reads SN atomically (5.2.3 in the
1228 * spec), so it doesn't really have a memory barrier that
1229 * pairs with this, but we cannot do that and we need one.
1230 */
1231 smp_mb__after_atomic();
1232
1233 if (!bitmap_empty((unsigned long *)pi_desc->pir, NR_VECTORS))
1234 pi_set_on(pi_desc);
Feng Wu28b835d2015-09-18 22:29:54 +08001235}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001236
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001237void vmx_vcpu_load_vmcs(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001238{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001239 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001240 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001241
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001242 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01001243 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001244 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001245 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001246
1247 /*
1248 * Read loaded_vmcs->cpu should be before fetching
1249 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1250 * See the comments in __loaded_vmcs_clear().
1251 */
1252 smp_rmb();
1253
Nadav Har'Eld462b812011-05-24 15:26:10 +03001254 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1255 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001256 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001257 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001258 }
1259
1260 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1261 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1262 vmcs_load(vmx->loaded_vmcs->vmcs);
Ashok Raj15d45072018-02-01 22:59:43 +01001263 indirect_branch_prediction_barrier();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001264 }
1265
1266 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001267 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001268 unsigned long sysenter_esp;
1269
1270 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001271
Avi Kivity6aa8b732006-12-10 02:21:36 -08001272 /*
1273 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001274 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08001275 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001276 vmcs_writel(HOST_TR_BASE,
Andy Lutomirski72f5e082017-12-04 15:07:20 +01001277 (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001278 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001279
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001280 /*
1281 * VM exits change the host TR limit to 0x67 after a VM
1282 * exit. This is okay, since 0x67 covers everything except
1283 * the IO bitmap and have have code to handle the IO bitmap
1284 * being lost after a VM exit.
1285 */
1286 BUILD_BUG_ON(IO_BITMAP_OFFSET - 1 != 0x67);
1287
Avi Kivity6aa8b732006-12-10 02:21:36 -08001288 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1289 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08001290
Nadav Har'Eld462b812011-05-24 15:26:10 +03001291 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001292 }
Feng Wu28b835d2015-09-18 22:29:54 +08001293
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001294 /* Setup TSC multiplier */
1295 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07001296 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
1297 decache_tsc_multiplier(vmx);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001298}
1299
1300/*
1301 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1302 * vcpu mutex is already taken.
1303 */
1304void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
1305{
1306 struct vcpu_vmx *vmx = to_vmx(vcpu);
1307
1308 vmx_vcpu_load_vmcs(vcpu, cpu);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001309
Feng Wu28b835d2015-09-18 22:29:54 +08001310 vmx_vcpu_pi_load(vcpu, cpu);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001311
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001312 vmx->host_pkru = read_pkru();
Wanpeng Li74c55932017-11-29 01:31:20 -08001313 vmx->host_debugctlmsr = get_debugctlmsr();
Feng Wu28b835d2015-09-18 22:29:54 +08001314}
1315
1316static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
1317{
1318 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1319
1320 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08001321 !irq_remapping_cap(IRQ_POSTING_CAP) ||
1322 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08001323 return;
1324
1325 /* Set SN when the vCPU is preempted */
1326 if (vcpu->preempted)
1327 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001328}
1329
Sean Christopherson13b964a2019-05-07 09:06:31 -07001330static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001331{
Feng Wu28b835d2015-09-18 22:29:54 +08001332 vmx_vcpu_pi_put(vcpu);
1333
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001334 vmx_prepare_switch_to_host(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001335}
1336
Wanpeng Lif244dee2017-07-20 01:11:54 -07001337static bool emulation_required(struct kvm_vcpu *vcpu)
1338{
1339 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
1340}
1341
Avi Kivityedcafe32009-12-30 18:07:40 +02001342static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1343
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001344unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001345{
Avi Kivity78ac8b42010-04-08 18:19:35 +03001346 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001347
Avi Kivity6de12732011-03-07 12:51:22 +02001348 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
1349 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1350 rflags = vmcs_readl(GUEST_RFLAGS);
1351 if (to_vmx(vcpu)->rmode.vm86_active) {
1352 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
1353 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
1354 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1355 }
1356 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001357 }
Avi Kivity6de12732011-03-07 12:51:22 +02001358 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001359}
1360
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001361void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001362{
Wanpeng Lif244dee2017-07-20 01:11:54 -07001363 unsigned long old_rflags = vmx_get_rflags(vcpu);
1364
Avi Kivity6de12732011-03-07 12:51:22 +02001365 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1366 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001367 if (to_vmx(vcpu)->rmode.vm86_active) {
1368 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001369 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001370 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001371 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07001372
1373 if ((old_rflags ^ to_vmx(vcpu)->rflags) & X86_EFLAGS_VM)
1374 to_vmx(vcpu)->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001375}
1376
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001377u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001378{
1379 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1380 int ret = 0;
1381
1382 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001383 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001384 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001385 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001386
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02001387 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001388}
1389
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001390void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001391{
1392 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1393 u32 interruptibility = interruptibility_old;
1394
1395 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1396
Jan Kiszka48005f62010-02-19 19:38:07 +01001397 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001398 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001399 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001400 interruptibility |= GUEST_INTR_STATE_STI;
1401
1402 if ((interruptibility != interruptibility_old))
1403 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1404}
1405
Chao Pengbf8c55d2018-10-24 16:05:14 +08001406static int vmx_rtit_ctl_check(struct kvm_vcpu *vcpu, u64 data)
1407{
1408 struct vcpu_vmx *vmx = to_vmx(vcpu);
1409 unsigned long value;
1410
1411 /*
1412 * Any MSR write that attempts to change bits marked reserved will
1413 * case a #GP fault.
1414 */
1415 if (data & vmx->pt_desc.ctl_bitmask)
1416 return 1;
1417
1418 /*
1419 * Any attempt to modify IA32_RTIT_CTL while TraceEn is set will
1420 * result in a #GP unless the same write also clears TraceEn.
1421 */
1422 if ((vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) &&
1423 ((vmx->pt_desc.guest.ctl ^ data) & ~RTIT_CTL_TRACEEN))
1424 return 1;
1425
1426 /*
1427 * WRMSR to IA32_RTIT_CTL that sets TraceEn but clears this bit
1428 * and FabricEn would cause #GP, if
1429 * CPUID.(EAX=14H, ECX=0):ECX.SNGLRGNOUT[bit 2] = 0
1430 */
1431 if ((data & RTIT_CTL_TRACEEN) && !(data & RTIT_CTL_TOPA) &&
1432 !(data & RTIT_CTL_FABRIC_EN) &&
1433 !intel_pt_validate_cap(vmx->pt_desc.caps,
1434 PT_CAP_single_range_output))
1435 return 1;
1436
1437 /*
1438 * MTCFreq, CycThresh and PSBFreq encodings check, any MSR write that
1439 * utilize encodings marked reserved will casue a #GP fault.
1440 */
1441 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc_periods);
1442 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc) &&
1443 !test_bit((data & RTIT_CTL_MTC_RANGE) >>
1444 RTIT_CTL_MTC_RANGE_OFFSET, &value))
1445 return 1;
1446 value = intel_pt_validate_cap(vmx->pt_desc.caps,
1447 PT_CAP_cycle_thresholds);
1448 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1449 !test_bit((data & RTIT_CTL_CYC_THRESH) >>
1450 RTIT_CTL_CYC_THRESH_OFFSET, &value))
1451 return 1;
1452 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_periods);
1453 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1454 !test_bit((data & RTIT_CTL_PSB_FREQ) >>
1455 RTIT_CTL_PSB_FREQ_OFFSET, &value))
1456 return 1;
1457
1458 /*
1459 * If ADDRx_CFG is reserved or the encodings is >2 will
1460 * cause a #GP fault.
1461 */
1462 value = (data & RTIT_CTL_ADDR0) >> RTIT_CTL_ADDR0_OFFSET;
1463 if ((value && (vmx->pt_desc.addr_range < 1)) || (value > 2))
1464 return 1;
1465 value = (data & RTIT_CTL_ADDR1) >> RTIT_CTL_ADDR1_OFFSET;
1466 if ((value && (vmx->pt_desc.addr_range < 2)) || (value > 2))
1467 return 1;
1468 value = (data & RTIT_CTL_ADDR2) >> RTIT_CTL_ADDR2_OFFSET;
1469 if ((value && (vmx->pt_desc.addr_range < 3)) || (value > 2))
1470 return 1;
1471 value = (data & RTIT_CTL_ADDR3) >> RTIT_CTL_ADDR3_OFFSET;
1472 if ((value && (vmx->pt_desc.addr_range < 4)) || (value > 2))
1473 return 1;
1474
1475 return 0;
1476}
1477
1478
Avi Kivity6aa8b732006-12-10 02:21:36 -08001479static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
1480{
1481 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001482
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001483 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001484 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001485 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001486
Glauber Costa2809f5d2009-05-12 16:21:05 -04001487 /* skipping an emulated instruction also counts */
1488 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001489}
1490
Wanpeng Licaa057a2018-03-12 04:53:03 -07001491static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
1492{
1493 /*
1494 * Ensure that we clear the HLT state in the VMCS. We don't need to
1495 * explicitly skip the instruction because if the HLT state is set,
1496 * then the instruction is already executing and RIP has already been
1497 * advanced.
1498 */
1499 if (kvm_hlt_in_guest(vcpu->kvm) &&
1500 vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
1501 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
1502}
1503
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001504static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02001505{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001506 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001507 unsigned nr = vcpu->arch.exception.nr;
1508 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001509 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001510 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001511
Jim Mattsonda998b42018-10-16 14:29:22 -07001512 kvm_deliver_exception_payload(vcpu);
1513
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001514 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001515 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001516 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1517 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001518
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001519 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001520 int inc_eip = 0;
1521 if (kvm_exception_is_soft(nr))
1522 inc_eip = vcpu->arch.event_exit_inst_len;
1523 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02001524 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001525 return;
1526 }
1527
Sean Christophersonadd5ff72018-03-23 09:34:00 -07001528 WARN_ON_ONCE(vmx->emulation_required);
1529
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001530 if (kvm_exception_is_soft(nr)) {
1531 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1532 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001533 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1534 } else
1535 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1536
1537 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Wanpeng Licaa057a2018-03-12 04:53:03 -07001538
1539 vmx_clear_hlt(vcpu);
Avi Kivity298101d2007-11-25 13:41:11 +02001540}
1541
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001542static bool vmx_rdtscp_supported(void)
1543{
1544 return cpu_has_vmx_rdtscp();
1545}
1546
Mao, Junjiead756a12012-07-02 01:18:48 +00001547static bool vmx_invpcid_supported(void)
1548{
Junaid Shahideb4b2482018-06-27 14:59:14 -07001549 return cpu_has_vmx_invpcid();
Mao, Junjiead756a12012-07-02 01:18:48 +00001550}
1551
Avi Kivity6aa8b732006-12-10 02:21:36 -08001552/*
Eddie Donga75beee2007-05-17 18:55:15 +03001553 * Swap MSR entry in host/guest MSR entry array.
1554 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001555static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001556{
Avi Kivity26bb0982009-09-07 11:14:12 +03001557 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001558
1559 tmp = vmx->guest_msrs[to];
1560 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1561 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001562}
1563
1564/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001565 * Set up the vmcs to automatically save and restore system
1566 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1567 * mode, as fiddling with msrs is very expensive.
1568 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001569static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001570{
Avi Kivity26bb0982009-09-07 11:14:12 +03001571 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03001572
Eddie Donga75beee2007-05-17 18:55:15 +03001573 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001574#ifdef CONFIG_X86_64
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001575 /*
1576 * The SYSCALL MSRs are only needed on long mode guests, and only
1577 * when EFER.SCE is set.
1578 */
1579 if (is_long_mode(&vmx->vcpu) && (vmx->vcpu.arch.efer & EFER_SCE)) {
1580 index = __find_msr_index(vmx, MSR_STAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001581 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001582 move_msr_up(vmx, index, save_nmsrs++);
1583 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001584 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001585 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001586 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
1587 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001588 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001589 }
Eddie Donga75beee2007-05-17 18:55:15 +03001590#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02001591 index = __find_msr_index(vmx, MSR_EFER);
1592 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03001593 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson0023ef32018-12-05 15:28:58 -08001594 index = __find_msr_index(vmx, MSR_TSC_AUX);
1595 if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
1596 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001597
Avi Kivity26bb0982009-09-07 11:14:12 +03001598 vmx->save_nmsrs = save_nmsrs;
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001599 vmx->guest_msrs_ready = false;
Avi Kivity58972972009-02-24 22:26:47 +02001600
Yang Zhang8d146952013-01-25 10:18:50 +08001601 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01001602 vmx_update_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03001603}
1604
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001605static u64 vmx_read_l1_tsc_offset(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001606{
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001607 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001608
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001609 if (is_guest_mode(vcpu) &&
1610 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING))
1611 return vcpu->arch.tsc_offset - vmcs12->tsc_offset;
1612
1613 return vcpu->arch.tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001614}
1615
Leonid Shatz326e7422018-11-06 12:14:25 +02001616static u64 vmx_write_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001617{
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001618 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1619 u64 g_tsc_offset = 0;
Leonid Shatz326e7422018-11-06 12:14:25 +02001620
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001621 /*
1622 * We're here if L1 chose not to trap WRMSR to TSC. According
1623 * to the spec, this should set L1's TSC; The offset that L1
1624 * set for L2 remains unchanged, and still needs to be added
1625 * to the newly set TSC to get L2's TSC.
1626 */
1627 if (is_guest_mode(vcpu) &&
1628 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING))
1629 g_tsc_offset = vmcs12->tsc_offset;
1630
1631 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
1632 vcpu->arch.tsc_offset - g_tsc_offset,
1633 offset);
1634 vmcs_write64(TSC_OFFSET, offset + g_tsc_offset);
1635 return offset + g_tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001636}
1637
Nadav Har'El801d3422011-05-25 23:02:23 +03001638/*
1639 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
1640 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
1641 * all guests if the "nested" module option is off, and can also be disabled
1642 * for a single guest by disabling its VMX cpuid bit.
1643 */
Sean Christopherson7c97fcb2018-12-03 13:53:17 -08001644bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
Nadav Har'El801d3422011-05-25 23:02:23 +03001645{
Radim Krčmářd6321d42017-08-05 00:12:49 +02001646 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03001647}
1648
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001649static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
1650 uint64_t val)
1651{
1652 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
1653
1654 return !(val & ~valid_bits);
1655}
1656
Tom Lendacky801e4592018-02-21 13:39:51 -06001657static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
1658{
Paolo Bonzini13893092018-02-26 13:40:09 +01001659 switch (msr->index) {
1660 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1661 if (!nested)
1662 return 1;
1663 return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
1664 default:
1665 return 1;
1666 }
1667
1668 return 0;
Tom Lendacky801e4592018-02-21 13:39:51 -06001669}
1670
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001671/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001672 * Reads an msr value (of 'msr_index') into 'pdata'.
1673 * Returns 0 on success, non-0 otherwise.
1674 * Assumes vcpu_load() was already called.
1675 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001676static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001677{
Borislav Petkova6cb0992017-12-20 12:50:28 +01001678 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001679 struct shared_msr_entry *msr;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001680 u32 index;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001681
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001682 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001683#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001684 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001685 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001686 break;
1687 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001688 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001689 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001690 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001691 msr_info->data = vmx_read_guest_kernel_gs_base(vmx);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001692 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03001693#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08001694 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001695 return kvm_get_msr_common(vcpu, msr_info);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001696 case MSR_IA32_SPEC_CTRL:
1697 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001698 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1699 return 1;
1700
1701 msr_info->data = to_vmx(vcpu)->spec_ctrl;
1702 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001703 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001704 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001705 break;
1706 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001707 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001708 break;
1709 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001710 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001711 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001712 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001713 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001714 (!msr_info->host_initiated &&
1715 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001716 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001717 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001718 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001719 case MSR_IA32_MCG_EXT_CTL:
1720 if (!msr_info->host_initiated &&
Borislav Petkova6cb0992017-12-20 12:50:28 +01001721 !(vmx->msr_ia32_feature_control &
Ashok Rajc45dcc72016-06-22 14:59:56 +08001722 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01001723 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001724 msr_info->data = vcpu->arch.mcg_ext_ctl;
1725 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01001726 case MSR_IA32_FEATURE_CONTROL:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001727 msr_info->data = vmx->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01001728 break;
1729 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1730 if (!nested_vmx_allowed(vcpu))
1731 return 1;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01001732 return vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
1733 &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08001734 case MSR_IA32_XSS:
1735 if (!vmx_xsaves_supported())
1736 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001737 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08001738 break;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001739 case MSR_IA32_RTIT_CTL:
1740 if (pt_mode != PT_MODE_HOST_GUEST)
1741 return 1;
1742 msr_info->data = vmx->pt_desc.guest.ctl;
1743 break;
1744 case MSR_IA32_RTIT_STATUS:
1745 if (pt_mode != PT_MODE_HOST_GUEST)
1746 return 1;
1747 msr_info->data = vmx->pt_desc.guest.status;
1748 break;
1749 case MSR_IA32_RTIT_CR3_MATCH:
1750 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1751 !intel_pt_validate_cap(vmx->pt_desc.caps,
1752 PT_CAP_cr3_filtering))
1753 return 1;
1754 msr_info->data = vmx->pt_desc.guest.cr3_match;
1755 break;
1756 case MSR_IA32_RTIT_OUTPUT_BASE:
1757 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1758 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1759 PT_CAP_topa_output) &&
1760 !intel_pt_validate_cap(vmx->pt_desc.caps,
1761 PT_CAP_single_range_output)))
1762 return 1;
1763 msr_info->data = vmx->pt_desc.guest.output_base;
1764 break;
1765 case MSR_IA32_RTIT_OUTPUT_MASK:
1766 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1767 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1768 PT_CAP_topa_output) &&
1769 !intel_pt_validate_cap(vmx->pt_desc.caps,
1770 PT_CAP_single_range_output)))
1771 return 1;
1772 msr_info->data = vmx->pt_desc.guest.output_mask;
1773 break;
1774 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
1775 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
1776 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1777 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
1778 PT_CAP_num_address_ranges)))
1779 return 1;
1780 if (index % 2)
1781 msr_info->data = vmx->pt_desc.guest.addr_b[index / 2];
1782 else
1783 msr_info->data = vmx->pt_desc.guest.addr_a[index / 2];
1784 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001785 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02001786 if (!msr_info->host_initiated &&
1787 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001788 return 1;
Gustavo A. R. Silvab2869f22019-01-25 12:23:17 -06001789 /* Else, falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001790 default:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001791 msr = find_msr_entry(vmx, msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08001792 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001793 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08001794 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001795 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001796 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001797 }
1798
Avi Kivity6aa8b732006-12-10 02:21:36 -08001799 return 0;
1800}
1801
1802/*
1803 * Writes msr value into into the appropriate "register".
1804 * Returns 0 on success, non-0 otherwise.
1805 * Assumes vcpu_load() was already called.
1806 */
Will Auld8fe8ab42012-11-29 12:42:12 -08001807static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001808{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001809 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001810 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03001811 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08001812 u32 msr_index = msr_info->index;
1813 u64 data = msr_info->data;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001814 u32 index;
Eddie Dong2cc51562007-05-21 07:28:09 +03001815
Avi Kivity6aa8b732006-12-10 02:21:36 -08001816 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08001817 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08001818 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03001819 break;
Avi Kivity16175a72009-03-23 22:13:44 +02001820#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001821 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001822 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001823 vmcs_writel(GUEST_FS_BASE, data);
1824 break;
1825 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001826 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001827 vmcs_writel(GUEST_GS_BASE, data);
1828 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001829 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001830 vmx_write_guest_kernel_gs_base(vmx, data);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001831 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001832#endif
1833 case MSR_IA32_SYSENTER_CS:
Sean Christophersonde70d272019-05-07 09:06:36 -07001834 if (is_guest_mode(vcpu))
1835 get_vmcs12(vcpu)->guest_sysenter_cs = data;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001836 vmcs_write32(GUEST_SYSENTER_CS, data);
1837 break;
1838 case MSR_IA32_SYSENTER_EIP:
Sean Christophersonde70d272019-05-07 09:06:36 -07001839 if (is_guest_mode(vcpu))
1840 get_vmcs12(vcpu)->guest_sysenter_eip = data;
Avi Kivityf5b42c32007-03-06 12:05:53 +02001841 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001842 break;
1843 case MSR_IA32_SYSENTER_ESP:
Sean Christophersonde70d272019-05-07 09:06:36 -07001844 if (is_guest_mode(vcpu))
1845 get_vmcs12(vcpu)->guest_sysenter_esp = data;
Avi Kivityf5b42c32007-03-06 12:05:53 +02001846 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001847 break;
Sean Christopherson699a1ac2019-05-07 09:06:37 -07001848 case MSR_IA32_DEBUGCTLMSR:
1849 if (is_guest_mode(vcpu) && get_vmcs12(vcpu)->vm_exit_controls &
1850 VM_EXIT_SAVE_DEBUG_CONTROLS)
1851 get_vmcs12(vcpu)->guest_ia32_debugctl = data;
1852
1853 ret = kvm_set_msr_common(vcpu, msr_info);
1854 break;
1855
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001856 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001857 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001858 (!msr_info->host_initiated &&
1859 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001860 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08001861 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07001862 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08001863 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08001864 vmcs_write64(GUEST_BNDCFGS, data);
1865 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001866 case MSR_IA32_SPEC_CTRL:
1867 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001868 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1869 return 1;
1870
1871 /* The STIBP bit doesn't fault even if it's not advertised */
Konrad Rzeszutek Wilk9f65fb22018-05-09 21:41:38 +02001872 if (data & ~(SPEC_CTRL_IBRS | SPEC_CTRL_STIBP | SPEC_CTRL_SSBD))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001873 return 1;
1874
1875 vmx->spec_ctrl = data;
1876
1877 if (!data)
1878 break;
1879
1880 /*
1881 * For non-nested:
1882 * When it's written (to non-zero) for the first time, pass
1883 * it through.
1884 *
1885 * For nested:
1886 * The handling of the MSR bitmap for L2 guests is done in
1887 * nested_vmx_merge_msr_bitmap. We should not touch the
1888 * vmcs02.msr_bitmap here since it gets completely overwritten
1889 * in the merging. We update the vmcs01 here for L1 as well
1890 * since it will end up touching the MSR anyway now.
1891 */
1892 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap,
1893 MSR_IA32_SPEC_CTRL,
1894 MSR_TYPE_RW);
1895 break;
Ashok Raj15d45072018-02-01 22:59:43 +01001896 case MSR_IA32_PRED_CMD:
1897 if (!msr_info->host_initiated &&
Ashok Raj15d45072018-02-01 22:59:43 +01001898 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1899 return 1;
1900
1901 if (data & ~PRED_CMD_IBPB)
1902 return 1;
1903
1904 if (!data)
1905 break;
1906
1907 wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
1908
1909 /*
1910 * For non-nested:
1911 * When it's written (to non-zero) for the first time, pass
1912 * it through.
1913 *
1914 * For nested:
1915 * The handling of the MSR bitmap for L2 guests is done in
1916 * nested_vmx_merge_msr_bitmap. We should not touch the
1917 * vmcs02.msr_bitmap here since it gets completely overwritten
1918 * in the merging.
1919 */
1920 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap, MSR_IA32_PRED_CMD,
1921 MSR_TYPE_W);
1922 break;
Sheng Yang468d4722008-10-09 16:01:55 +08001923 case MSR_IA32_CR_PAT:
Sean Christophersond28f4292019-05-07 09:06:27 -07001924 if (!kvm_pat_valid(data))
1925 return 1;
1926
Sean Christopherson142e4be2019-05-07 09:06:35 -07001927 if (is_guest_mode(vcpu) &&
1928 get_vmcs12(vcpu)->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
1929 get_vmcs12(vcpu)->guest_ia32_pat = data;
1930
Sheng Yang468d4722008-10-09 16:01:55 +08001931 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
1932 vmcs_write64(GUEST_IA32_PAT, data);
1933 vcpu->arch.pat = data;
1934 break;
1935 }
Will Auld8fe8ab42012-11-29 12:42:12 -08001936 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001937 break;
Will Auldba904632012-11-29 12:42:50 -08001938 case MSR_IA32_TSC_ADJUST:
1939 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001940 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001941 case MSR_IA32_MCG_EXT_CTL:
1942 if ((!msr_info->host_initiated &&
1943 !(to_vmx(vcpu)->msr_ia32_feature_control &
1944 FEATURE_CONTROL_LMCE)) ||
1945 (data & ~MCG_EXT_CTL_LMCE_EN))
1946 return 1;
1947 vcpu->arch.mcg_ext_ctl = data;
1948 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01001949 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001950 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08001951 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01001952 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
1953 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08001954 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01001955 if (msr_info->host_initiated && data == 0)
1956 vmx_leave_nested(vcpu);
1957 break;
1958 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08001959 if (!msr_info->host_initiated)
1960 return 1; /* they are read-only */
1961 if (!nested_vmx_allowed(vcpu))
1962 return 1;
1963 return vmx_set_vmx_msr(vcpu, msr_index, data);
Wanpeng Li20300092014-12-02 19:14:59 +08001964 case MSR_IA32_XSS:
1965 if (!vmx_xsaves_supported())
1966 return 1;
1967 /*
1968 * The only supported bit as of Skylake is bit 8, but
1969 * it is not supported on KVM.
1970 */
1971 if (data != 0)
1972 return 1;
1973 vcpu->arch.ia32_xss = data;
1974 if (vcpu->arch.ia32_xss != host_xss)
1975 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04001976 vcpu->arch.ia32_xss, host_xss, false);
Wanpeng Li20300092014-12-02 19:14:59 +08001977 else
1978 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
1979 break;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001980 case MSR_IA32_RTIT_CTL:
1981 if ((pt_mode != PT_MODE_HOST_GUEST) ||
Luwei Kangee85dec2018-10-24 16:05:16 +08001982 vmx_rtit_ctl_check(vcpu, data) ||
1983 vmx->nested.vmxon)
Chao Pengbf8c55d2018-10-24 16:05:14 +08001984 return 1;
1985 vmcs_write64(GUEST_IA32_RTIT_CTL, data);
1986 vmx->pt_desc.guest.ctl = data;
Chao Pengb08c2892018-10-24 16:05:15 +08001987 pt_update_intercept_for_msr(vmx);
Chao Pengbf8c55d2018-10-24 16:05:14 +08001988 break;
1989 case MSR_IA32_RTIT_STATUS:
1990 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1991 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
1992 (data & MSR_IA32_RTIT_STATUS_MASK))
1993 return 1;
1994 vmx->pt_desc.guest.status = data;
1995 break;
1996 case MSR_IA32_RTIT_CR3_MATCH:
1997 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1998 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
1999 !intel_pt_validate_cap(vmx->pt_desc.caps,
2000 PT_CAP_cr3_filtering))
2001 return 1;
2002 vmx->pt_desc.guest.cr3_match = data;
2003 break;
2004 case MSR_IA32_RTIT_OUTPUT_BASE:
2005 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2006 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2007 (!intel_pt_validate_cap(vmx->pt_desc.caps,
2008 PT_CAP_topa_output) &&
2009 !intel_pt_validate_cap(vmx->pt_desc.caps,
2010 PT_CAP_single_range_output)) ||
2011 (data & MSR_IA32_RTIT_OUTPUT_BASE_MASK))
2012 return 1;
2013 vmx->pt_desc.guest.output_base = data;
2014 break;
2015 case MSR_IA32_RTIT_OUTPUT_MASK:
2016 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2017 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2018 (!intel_pt_validate_cap(vmx->pt_desc.caps,
2019 PT_CAP_topa_output) &&
2020 !intel_pt_validate_cap(vmx->pt_desc.caps,
2021 PT_CAP_single_range_output)))
2022 return 1;
2023 vmx->pt_desc.guest.output_mask = data;
2024 break;
2025 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
2026 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
2027 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2028 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2029 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
2030 PT_CAP_num_address_ranges)))
2031 return 1;
2032 if (index % 2)
2033 vmx->pt_desc.guest.addr_b[index / 2] = data;
2034 else
2035 vmx->pt_desc.guest.addr_a[index / 2] = data;
2036 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002037 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02002038 if (!msr_info->host_initiated &&
2039 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002040 return 1;
2041 /* Check reserved bit, higher 32 bits should be zero */
2042 if ((data >> 32) != 0)
2043 return 1;
Gustavo A. R. Silvab2869f22019-01-25 12:23:17 -06002044 /* Else, falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002045 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002046 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002047 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07002048 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08002049 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002050 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2051 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07002052 ret = kvm_set_shared_msr(msr->index, msr->data,
2053 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002054 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07002055 if (ret)
2056 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002057 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002058 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002059 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002060 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002061 }
2062
Eddie Dong2cc51562007-05-21 07:28:09 +03002063 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002064}
2065
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002066static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002067{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002068 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2069 switch (reg) {
2070 case VCPU_REGS_RSP:
2071 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2072 break;
2073 case VCPU_REGS_RIP:
2074 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2075 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002076 case VCPU_EXREG_PDPTR:
2077 if (enable_ept)
2078 ept_save_pdptrs(vcpu);
2079 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002080 default:
2081 break;
2082 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002083}
2084
Avi Kivity6aa8b732006-12-10 02:21:36 -08002085static __init int cpu_has_kvm_support(void)
2086{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002087 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002088}
2089
2090static __init int vmx_disabled_by_bios(void)
2091{
2092 u64 msr;
2093
2094 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002095 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002096 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002097 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2098 && tboot_enabled())
2099 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002100 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002101 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002102 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002103 && !tboot_enabled()) {
2104 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002105 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002106 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002107 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002108 /* launched w/o TXT and VMX disabled */
2109 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2110 && !tboot_enabled())
2111 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002112 }
2113
2114 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002115}
2116
Dongxiao Xu7725b892010-05-11 18:29:38 +08002117static void kvm_cpu_vmxon(u64 addr)
2118{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002119 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002120 intel_pt_handle_vmx(1);
2121
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002122 asm volatile ("vmxon %0" : : "m"(addr));
Dongxiao Xu7725b892010-05-11 18:29:38 +08002123}
2124
Radim Krčmář13a34e02014-08-28 15:13:03 +02002125static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002126{
2127 int cpu = raw_smp_processor_id();
2128 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002129 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002130
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07002131 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02002132 return -EBUSY;
2133
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002134 /*
2135 * This can happen if we hot-added a CPU but failed to allocate
2136 * VP assist page for it.
2137 */
2138 if (static_branch_unlikely(&enable_evmcs) &&
2139 !hv_get_vp_assist_page(cpu))
2140 return -EFAULT;
2141
Nadav Har'Eld462b812011-05-24 15:26:10 +03002142 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08002143 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
2144 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002145
2146 /*
2147 * Now we can enable the vmclear operation in kdump
2148 * since the loaded_vmcss_on_cpu list on this cpu
2149 * has been initialized.
2150 *
2151 * Though the cpu is not in VMX operation now, there
2152 * is no problem to enable the vmclear operation
2153 * for the loaded_vmcss_on_cpu list is empty!
2154 */
2155 crash_enable_local_vmclear(cpu);
2156
Avi Kivity6aa8b732006-12-10 02:21:36 -08002157 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002158
2159 test_bits = FEATURE_CONTROL_LOCKED;
2160 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2161 if (tboot_enabled())
2162 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2163
2164 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002165 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002166 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2167 }
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002168 kvm_cpu_vmxon(phys_addr);
David Hildenbrandfdf288b2017-08-24 20:51:29 +02002169 if (enable_ept)
2170 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02002171
2172 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002173}
2174
Nadav Har'Eld462b812011-05-24 15:26:10 +03002175static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002176{
2177 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002178 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002179
Nadav Har'Eld462b812011-05-24 15:26:10 +03002180 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2181 loaded_vmcss_on_cpu_link)
2182 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002183}
2184
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002185
2186/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2187 * tricks.
2188 */
2189static void kvm_cpu_vmxoff(void)
2190{
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002191 asm volatile (__ex("vmxoff"));
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002192
2193 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002194 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002195}
2196
Radim Krčmář13a34e02014-08-28 15:13:03 +02002197static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002198{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002199 vmclear_local_loaded_vmcss();
2200 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002201}
2202
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002203static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002204 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002205{
2206 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002207 u32 ctl = ctl_min | ctl_opt;
2208
2209 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2210
2211 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2212 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2213
2214 /* Ensure minimum (required) set of control bits are supported. */
2215 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002216 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002217
2218 *result = ctl;
2219 return 0;
2220}
2221
Sean Christopherson7caaa712018-12-03 13:53:01 -08002222static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf,
2223 struct vmx_capability *vmx_cap)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002224{
2225 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002226 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002227 u32 _pin_based_exec_control = 0;
2228 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002229 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002230 u32 _vmexit_control = 0;
2231 u32 _vmentry_control = 0;
2232
Paolo Bonzini13893092018-02-26 13:40:09 +01002233 memset(vmcs_conf, 0, sizeof(*vmcs_conf));
Raghavendra K T10166742012-02-07 23:19:20 +05302234 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002235#ifdef CONFIG_X86_64
2236 CPU_BASED_CR8_LOAD_EXITING |
2237 CPU_BASED_CR8_STORE_EXITING |
2238#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002239 CPU_BASED_CR3_LOAD_EXITING |
2240 CPU_BASED_CR3_STORE_EXITING |
Quan Xu8eb73e2d2017-12-12 16:44:21 +08002241 CPU_BASED_UNCOND_IO_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002242 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002243 CPU_BASED_USE_TSC_OFFSETING |
Wanpeng Li4d5422c2018-03-12 04:53:02 -07002244 CPU_BASED_MWAIT_EXITING |
2245 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002246 CPU_BASED_INVLPG_EXITING |
2247 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002248
Sheng Yangf78e0e22007-10-29 09:40:42 +08002249 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002250 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002251 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002252 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2253 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002254 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002255#ifdef CONFIG_X86_64
2256 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2257 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2258 ~CPU_BASED_CR8_STORE_EXITING;
2259#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002260 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002261 min2 = 0;
2262 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002263 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002264 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002265 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002266 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002267 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002268 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Paolo Bonzini0367f202016-07-12 10:44:55 +02002269 SECONDARY_EXEC_DESC |
Mao, Junjiead756a12012-07-02 01:18:48 +00002270 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002271 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002272 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002273 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08002274 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08002275 SECONDARY_EXEC_XSAVES |
David Hildenbrand736fdf72017-08-24 20:51:37 +02002276 SECONDARY_EXEC_RDSEED_EXITING |
2277 SECONDARY_EXEC_RDRAND_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002278 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04002279 SECONDARY_EXEC_TSC_SCALING |
Chao Pengf99e3da2018-10-24 16:05:10 +08002280 SECONDARY_EXEC_PT_USE_GPA |
2281 SECONDARY_EXEC_PT_CONCEAL_VMX |
Sean Christopherson0b665d32018-08-14 09:33:34 -07002282 SECONDARY_EXEC_ENABLE_VMFUNC |
2283 SECONDARY_EXEC_ENCLS_EXITING;
Sheng Yangd56f5462008-04-25 10:13:16 +08002284 if (adjust_vmx_controls(min2, opt2,
2285 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002286 &_cpu_based_2nd_exec_control) < 0)
2287 return -EIO;
2288 }
2289#ifndef CONFIG_X86_64
2290 if (!(_cpu_based_2nd_exec_control &
2291 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2292 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2293#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002294
2295 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2296 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002297 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002298 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2299 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002300
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002301 rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
Sean Christopherson7caaa712018-12-03 13:53:01 -08002302 &vmx_cap->ept, &vmx_cap->vpid);
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002303
Sheng Yangd56f5462008-04-25 10:13:16 +08002304 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002305 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2306 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002307 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2308 CPU_BASED_CR3_STORE_EXITING |
2309 CPU_BASED_INVLPG_EXITING);
Sean Christopherson7caaa712018-12-03 13:53:01 -08002310 } else if (vmx_cap->ept) {
2311 vmx_cap->ept = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002312 pr_warn_once("EPT CAP should not exist if not support "
2313 "1-setting enable EPT VM-execution control\n");
2314 }
2315 if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
Sean Christopherson7caaa712018-12-03 13:53:01 -08002316 vmx_cap->vpid) {
2317 vmx_cap->vpid = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002318 pr_warn_once("VPID CAP should not exist if not support "
2319 "1-setting enable VPID VM-execution control\n");
Sheng Yangd56f5462008-04-25 10:13:16 +08002320 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002321
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002322 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002323#ifdef CONFIG_X86_64
2324 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2325#endif
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002326 opt = VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL |
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002327 VM_EXIT_LOAD_IA32_PAT |
2328 VM_EXIT_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002329 VM_EXIT_CLEAR_BNDCFGS |
2330 VM_EXIT_PT_CONCEAL_PIP |
2331 VM_EXIT_CLEAR_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002332 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2333 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002334 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002335
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01002336 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2337 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
2338 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002339 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2340 &_pin_based_exec_control) < 0)
2341 return -EIO;
2342
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02002343 if (cpu_has_broken_vmx_preemption_timer())
2344 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002345 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002346 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08002347 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2348
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01002349 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002350 opt = VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL |
2351 VM_ENTRY_LOAD_IA32_PAT |
2352 VM_ENTRY_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002353 VM_ENTRY_LOAD_BNDCFGS |
2354 VM_ENTRY_PT_CONCEAL_PIP |
2355 VM_ENTRY_LOAD_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002356 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2357 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002358 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002359
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002360 /*
2361 * Some cpus support VM_{ENTRY,EXIT}_IA32_PERF_GLOBAL_CTRL but they
2362 * can't be used due to an errata where VM Exit may incorrectly clear
2363 * IA32_PERF_GLOBAL_CTRL[34:32]. Workaround the errata by using the
2364 * MSR load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2365 */
2366 if (boot_cpu_data.x86 == 0x6) {
2367 switch (boot_cpu_data.x86_model) {
2368 case 26: /* AAK155 */
2369 case 30: /* AAP115 */
2370 case 37: /* AAT100 */
2371 case 44: /* BC86,AAY89,BD102 */
2372 case 46: /* BA97 */
Sean Christopherson85ba2b12019-01-14 12:12:02 -08002373 _vmentry_control &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002374 _vmexit_control &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
2375 pr_warn_once("kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2376 "does not work properly. Using workaround\n");
2377 break;
2378 default:
2379 break;
2380 }
2381 }
2382
2383
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002384 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002385
2386 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2387 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002388 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002389
2390#ifdef CONFIG_X86_64
2391 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2392 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002393 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002394#endif
2395
2396 /* Require Write-Back (WB) memory type for VMCS accesses. */
2397 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002398 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002399
Yang, Sheng002c7f72007-07-31 14:23:01 +03002400 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02002401 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03002402 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002403
Liran Alon2307af12018-06-29 22:59:04 +03002404 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002405
Yang, Sheng002c7f72007-07-31 14:23:01 +03002406 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2407 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002408 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002409 vmcs_conf->vmexit_ctrl = _vmexit_control;
2410 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002411
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002412 if (static_branch_unlikely(&enable_evmcs))
2413 evmcs_sanitize_exec_ctrls(vmcs_conf);
2414
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002415 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002416}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002417
Ben Gardon41836832019-02-11 11:02:52 -08002418struct vmcs *alloc_vmcs_cpu(bool shadow, int cpu, gfp_t flags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002419{
2420 int node = cpu_to_node(cpu);
2421 struct page *pages;
2422 struct vmcs *vmcs;
2423
Ben Gardon41836832019-02-11 11:02:52 -08002424 pages = __alloc_pages_node(node, flags, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002425 if (!pages)
2426 return NULL;
2427 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002428 memset(vmcs, 0, vmcs_config.size);
Liran Alon2307af12018-06-29 22:59:04 +03002429
2430 /* KVM supports Enlightened VMCS v1 only */
2431 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002432 vmcs->hdr.revision_id = KVM_EVMCS_VERSION;
Liran Alon2307af12018-06-29 22:59:04 +03002433 else
Liran Alon392b2f22018-06-23 02:35:01 +03002434 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002435
Liran Alon491a6032018-06-23 02:35:12 +03002436 if (shadow)
2437 vmcs->hdr.shadow_vmcs = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002438 return vmcs;
2439}
2440
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002441void free_vmcs(struct vmcs *vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002442{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002443 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002444}
2445
Nadav Har'Eld462b812011-05-24 15:26:10 +03002446/*
2447 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2448 */
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002449void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002450{
2451 if (!loaded_vmcs->vmcs)
2452 return;
2453 loaded_vmcs_clear(loaded_vmcs);
2454 free_vmcs(loaded_vmcs->vmcs);
2455 loaded_vmcs->vmcs = NULL;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002456 if (loaded_vmcs->msr_bitmap)
2457 free_page((unsigned long)loaded_vmcs->msr_bitmap);
Jim Mattson355f4fb2016-10-28 08:29:39 -07002458 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002459}
2460
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002461int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002462{
Liran Alon491a6032018-06-23 02:35:12 +03002463 loaded_vmcs->vmcs = alloc_vmcs(false);
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002464 if (!loaded_vmcs->vmcs)
2465 return -ENOMEM;
2466
2467 loaded_vmcs->shadow_vmcs = NULL;
2468 loaded_vmcs_init(loaded_vmcs);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002469
2470 if (cpu_has_vmx_msr_bitmap()) {
Ben Gardon41836832019-02-11 11:02:52 -08002471 loaded_vmcs->msr_bitmap = (unsigned long *)
2472 __get_free_page(GFP_KERNEL_ACCOUNT);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002473 if (!loaded_vmcs->msr_bitmap)
2474 goto out_vmcs;
2475 memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002476
Arnd Bergmann1f008e12018-05-25 17:36:17 +02002477 if (IS_ENABLED(CONFIG_HYPERV) &&
2478 static_branch_unlikely(&enable_evmcs) &&
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002479 (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
2480 struct hv_enlightened_vmcs *evmcs =
2481 (struct hv_enlightened_vmcs *)loaded_vmcs->vmcs;
2482
2483 evmcs->hv_enlightenments_control.msr_bitmap = 1;
2484 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002485 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07002486
2487 memset(&loaded_vmcs->host_state, 0, sizeof(struct vmcs_host_state));
Sean Christopherson3af80fe2019-05-07 12:18:00 -07002488 memset(&loaded_vmcs->controls_shadow, 0,
2489 sizeof(struct vmcs_controls_shadow));
Sean Christophersond7ee0392018-07-23 12:32:47 -07002490
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002491 return 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002492
2493out_vmcs:
2494 free_loaded_vmcs(loaded_vmcs);
2495 return -ENOMEM;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002496}
2497
Sam Ravnborg39959582007-06-01 00:47:13 -07002498static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002499{
2500 int cpu;
2501
Zachary Amsden3230bb42009-09-29 11:38:37 -10002502 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002503 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002504 per_cpu(vmxarea, cpu) = NULL;
2505 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002506}
2507
Avi Kivity6aa8b732006-12-10 02:21:36 -08002508static __init int alloc_kvm_area(void)
2509{
2510 int cpu;
2511
Zachary Amsden3230bb42009-09-29 11:38:37 -10002512 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002513 struct vmcs *vmcs;
2514
Ben Gardon41836832019-02-11 11:02:52 -08002515 vmcs = alloc_vmcs_cpu(false, cpu, GFP_KERNEL);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002516 if (!vmcs) {
2517 free_kvm_area();
2518 return -ENOMEM;
2519 }
2520
Liran Alon2307af12018-06-29 22:59:04 +03002521 /*
2522 * When eVMCS is enabled, alloc_vmcs_cpu() sets
2523 * vmcs->revision_id to KVM_EVMCS_VERSION instead of
2524 * revision_id reported by MSR_IA32_VMX_BASIC.
2525 *
Linus Torvalds312a4662018-12-26 17:03:51 -08002526 * However, even though not explicitly documented by
Liran Alon2307af12018-06-29 22:59:04 +03002527 * TLFS, VMXArea passed as VMXON argument should
2528 * still be marked with revision_id reported by
2529 * physical CPU.
2530 */
2531 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002532 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002533
Avi Kivity6aa8b732006-12-10 02:21:36 -08002534 per_cpu(vmxarea, cpu) = vmcs;
2535 }
2536 return 0;
2537}
2538
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002539static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02002540 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002541{
Gleb Natapovd99e4152012-12-20 16:57:45 +02002542 if (!emulate_invalid_guest_state) {
2543 /*
2544 * CS and SS RPL should be equal during guest entry according
2545 * to VMX spec, but in reality it is not always so. Since vcpu
2546 * is in the middle of the transition from real mode to
2547 * protected mode it is safe to assume that RPL 0 is a good
2548 * default value.
2549 */
2550 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03002551 save->selector &= ~SEGMENT_RPL_MASK;
2552 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02002553 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002554 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02002555 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002556}
2557
2558static void enter_pmode(struct kvm_vcpu *vcpu)
2559{
2560 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002561 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002562
Gleb Natapovd99e4152012-12-20 16:57:45 +02002563 /*
2564 * Update real mode segment cache. It may be not up-to-date if sement
2565 * register was written while vcpu was in a guest mode.
2566 */
2567 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2568 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2569 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2570 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2571 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2572 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
2573
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002574 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002575
Avi Kivity2fb92db2011-04-27 19:42:18 +03002576 vmx_segment_cache_clear(vmx);
2577
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002578 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002579
2580 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002581 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2582 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002583 vmcs_writel(GUEST_RFLAGS, flags);
2584
Rusty Russell66aee912007-07-17 23:34:16 +10002585 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2586 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002587
2588 update_exception_bitmap(vcpu);
2589
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002590 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2591 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2592 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2593 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2594 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2595 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002596}
2597
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002598static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002599{
Mathias Krause772e0312012-08-30 01:30:19 +02002600 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02002601 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002602
Gleb Natapovd99e4152012-12-20 16:57:45 +02002603 var.dpl = 0x3;
2604 if (seg == VCPU_SREG_CS)
2605 var.type = 0x3;
2606
2607 if (!emulate_invalid_guest_state) {
2608 var.selector = var.base >> 4;
2609 var.base = var.base & 0xffff0;
2610 var.limit = 0xffff;
2611 var.g = 0;
2612 var.db = 0;
2613 var.present = 1;
2614 var.s = 1;
2615 var.l = 0;
2616 var.unusable = 0;
2617 var.type = 0x3;
2618 var.avl = 0;
2619 if (save->base & 0xf)
2620 printk_once(KERN_WARNING "kvm: segment base is not "
2621 "paragraph aligned when entering "
2622 "protected mode (seg=%d)", seg);
2623 }
2624
2625 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05002626 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02002627 vmcs_write32(sf->limit, var.limit);
2628 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002629}
2630
2631static void enter_rmode(struct kvm_vcpu *vcpu)
2632{
2633 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002634 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002635 struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002636
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002637 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
2638 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2639 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2640 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2641 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002642 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2643 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002644
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002645 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002646
Gleb Natapov776e58e2011-03-13 12:34:27 +02002647 /*
2648 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01002649 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02002650 */
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002651 if (!kvm_vmx->tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02002652 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2653 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02002654
Avi Kivity2fb92db2011-04-27 19:42:18 +03002655 vmx_segment_cache_clear(vmx);
2656
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002657 vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002658 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002659 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2660
2661 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002662 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002663
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002664 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002665
2666 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002667 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002668 update_exception_bitmap(vcpu);
2669
Gleb Natapovd99e4152012-12-20 16:57:45 +02002670 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2671 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2672 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2673 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2674 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
2675 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002676
Eddie Dong8668a3c2007-10-10 14:26:45 +08002677 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002678}
2679
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002680void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
Amit Shah401d10d2009-02-20 22:53:37 +05302681{
2682 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002683 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
2684
2685 if (!msr)
2686 return;
Amit Shah401d10d2009-02-20 22:53:37 +05302687
Avi Kivityf6801df2010-01-21 15:31:50 +02002688 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302689 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002690 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302691 msr->data = efer;
2692 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002693 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302694
2695 msr->data = efer & ~EFER_LME;
2696 }
2697 setup_msrs(vmx);
2698}
2699
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002700#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002701
2702static void enter_lmode(struct kvm_vcpu *vcpu)
2703{
2704 u32 guest_tr_ar;
2705
Avi Kivity2fb92db2011-04-27 19:42:18 +03002706 vmx_segment_cache_clear(to_vmx(vcpu));
2707
Avi Kivity6aa8b732006-12-10 02:21:36 -08002708 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002709 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02002710 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
2711 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002712 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002713 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
2714 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002715 }
Avi Kivityda38f432010-07-06 11:30:49 +03002716 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002717}
2718
2719static void exit_lmode(struct kvm_vcpu *vcpu)
2720{
Gleb Natapov2961e8762013-11-25 15:37:13 +02002721 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03002722 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002723}
2724
2725#endif
2726
Junaid Shahidfaff8752018-06-29 13:10:05 -07002727static void vmx_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t addr)
2728{
2729 int vpid = to_vmx(vcpu)->vpid;
2730
2731 if (!vpid_sync_vcpu_addr(vpid, addr))
2732 vpid_sync_context(vpid);
2733
2734 /*
2735 * If VPIDs are not supported or enabled, then the above is a no-op.
2736 * But we don't really need a TLB flush in that case anyway, because
2737 * each VM entry/exit includes an implicit flush when VPID is 0.
2738 */
2739}
2740
Avi Kivitye8467fd2009-12-29 18:43:06 +02002741static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
2742{
2743 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
2744
2745 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
2746 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
2747}
2748
Avi Kivityaff48ba2010-12-05 18:56:11 +02002749static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
2750{
Sean Christophersonb4d18512018-03-05 12:04:40 -08002751 if (enable_unrestricted_guest || (enable_ept && is_paging(vcpu)))
Avi Kivityaff48ba2010-12-05 18:56:11 +02002752 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
2753 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
2754}
2755
Anthony Liguori25c4c272007-04-27 09:29:21 +03002756static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08002757{
Avi Kivityfc78f512009-12-07 12:16:48 +02002758 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
2759
2760 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
2761 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08002762}
2763
Sheng Yang14394422008-04-28 12:24:45 +08002764static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
2765{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002766 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2767
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002768 if (!test_bit(VCPU_EXREG_PDPTR,
2769 (unsigned long *)&vcpu->arch.regs_dirty))
2770 return;
2771
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002772 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002773 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
2774 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
2775 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
2776 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08002777 }
2778}
2779
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002780void ept_save_pdptrs(struct kvm_vcpu *vcpu)
Avi Kivity8f5d5492009-05-31 18:41:29 +03002781{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002782 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2783
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002784 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002785 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
2786 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
2787 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
2788 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002789 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002790
2791 __set_bit(VCPU_EXREG_PDPTR,
2792 (unsigned long *)&vcpu->arch.regs_avail);
2793 __set_bit(VCPU_EXREG_PDPTR,
2794 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002795}
2796
Sheng Yang14394422008-04-28 12:24:45 +08002797static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
2798 unsigned long cr0,
2799 struct kvm_vcpu *vcpu)
2800{
Sean Christopherson2183f562019-05-07 12:17:56 -07002801 struct vcpu_vmx *vmx = to_vmx(vcpu);
2802
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03002803 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
2804 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08002805 if (!(cr0 & X86_CR0_PG)) {
2806 /* From paging/starting to nonpaging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002807 exec_controls_setbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2808 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002809 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002810 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002811 } else if (!is_paging(vcpu)) {
2812 /* From nonpaging to paging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002813 exec_controls_clearbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2814 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002815 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002816 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002817 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08002818
2819 if (!(cr0 & X86_CR0_WP))
2820 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08002821}
2822
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002823void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002824{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002825 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002826 unsigned long hw_cr0;
2827
Sean Christopherson3de63472018-07-13 08:42:30 -07002828 hw_cr0 = (cr0 & ~KVM_VM_CR0_ALWAYS_OFF);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002829 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02002830 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02002831 else {
Gleb Natapov50378782013-02-04 16:00:28 +02002832 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08002833
Gleb Natapov218e7632013-01-21 15:36:45 +02002834 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
2835 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002836
Gleb Natapov218e7632013-01-21 15:36:45 +02002837 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
2838 enter_rmode(vcpu);
2839 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002840
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002841#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02002842 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10002843 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002844 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10002845 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002846 exit_lmode(vcpu);
2847 }
2848#endif
2849
Sean Christophersonb4d18512018-03-05 12:04:40 -08002850 if (enable_ept && !enable_unrestricted_guest)
Sheng Yang14394422008-04-28 12:24:45 +08002851 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
2852
Avi Kivity6aa8b732006-12-10 02:21:36 -08002853 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08002854 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002855 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02002856
2857 /* depends on vcpu->arch.cr0 to be set to a new value */
2858 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002859}
2860
Yu Zhang855feb62017-08-24 20:27:55 +08002861static int get_ept_level(struct kvm_vcpu *vcpu)
2862{
2863 if (cpu_has_vmx_ept_5levels() && (cpuid_maxphyaddr(vcpu) > 48))
2864 return 5;
2865 return 4;
2866}
2867
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002868u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08002869{
Yu Zhang855feb62017-08-24 20:27:55 +08002870 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08002871
Yu Zhang855feb62017-08-24 20:27:55 +08002872 eptp |= (get_ept_level(vcpu) == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08002873
Peter Feiner995f00a2017-06-30 17:26:32 -07002874 if (enable_ept_ad_bits &&
2875 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02002876 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08002877 eptp |= (root_hpa & PAGE_MASK);
2878
2879 return eptp;
2880}
2881
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002882void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002883{
Tianyu Lan877ad952018-07-19 08:40:23 +00002884 struct kvm *kvm = vcpu->kvm;
Sheng Yang14394422008-04-28 12:24:45 +08002885 unsigned long guest_cr3;
2886 u64 eptp;
2887
2888 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02002889 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07002890 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08002891 vmcs_write64(EPT_POINTER, eptp);
Tianyu Lan877ad952018-07-19 08:40:23 +00002892
2893 if (kvm_x86_ops->tlb_remote_flush) {
2894 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
2895 to_vmx(vcpu)->ept_pointer = eptp;
2896 to_kvm_vmx(kvm)->ept_pointers_match
2897 = EPT_POINTERS_CHECK;
2898 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
2899 }
2900
Sean Christophersone90008d2018-03-05 12:04:37 -08002901 if (enable_unrestricted_guest || is_paging(vcpu) ||
2902 is_guest_mode(vcpu))
Jan Kiszka59ab5a82013-08-08 16:26:29 +02002903 guest_cr3 = kvm_read_cr3(vcpu);
2904 else
Tianyu Lan877ad952018-07-19 08:40:23 +00002905 guest_cr3 = to_kvm_vmx(kvm)->ept_identity_map_addr;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02002906 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08002907 }
2908
Sheng Yang14394422008-04-28 12:24:45 +08002909 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002910}
2911
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002912int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002913{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07002914 struct vcpu_vmx *vmx = to_vmx(vcpu);
Ben Serebrin085e68e2015-04-16 11:58:05 -07002915 /*
2916 * Pass through host's Machine Check Enable value to hw_cr4, which
2917 * is in force while we are in guest mode. Do not let guests control
2918 * this bit, even if host CR4.MCE == 0.
2919 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08002920 unsigned long hw_cr4;
2921
2922 hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
2923 if (enable_unrestricted_guest)
2924 hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07002925 else if (vmx->rmode.vm86_active)
Sean Christopherson5dc1f042018-03-05 12:04:39 -08002926 hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
2927 else
2928 hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08002929
Sean Christopherson64f7a112018-04-30 10:01:06 -07002930 if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
2931 if (cr4 & X86_CR4_UMIP) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07002932 secondary_exec_controls_setbit(vmx, SECONDARY_EXEC_DESC);
Sean Christopherson64f7a112018-04-30 10:01:06 -07002933 hw_cr4 &= ~X86_CR4_UMIP;
2934 } else if (!is_guest_mode(vcpu) ||
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07002935 !nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC)) {
2936 secondary_exec_controls_clearbit(vmx, SECONDARY_EXEC_DESC);
2937 }
Sean Christopherson64f7a112018-04-30 10:01:06 -07002938 }
Paolo Bonzini0367f202016-07-12 10:44:55 +02002939
Nadav Har'El5e1746d2011-05-25 23:03:24 +03002940 if (cr4 & X86_CR4_VMXE) {
2941 /*
2942 * To use VMXON (and later other VMX instructions), a guest
2943 * must first be able to turn on cr4.VMXE (see handle_vmon()).
2944 * So basically the check on whether to allow nested VMX
Paolo Bonzini5bea5122018-09-18 15:19:17 +02002945 * is here. We operate under the default treatment of SMM,
2946 * so VMX cannot be enabled under SMM.
Nadav Har'El5e1746d2011-05-25 23:03:24 +03002947 */
Paolo Bonzini5bea5122018-09-18 15:19:17 +02002948 if (!nested_vmx_allowed(vcpu) || is_smm(vcpu))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03002949 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01002950 }
David Matlack38991522016-11-29 18:14:08 -08002951
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07002952 if (vmx->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03002953 return 1;
2954
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002955 vcpu->arch.cr4 = cr4;
Sheng Yang14394422008-04-28 12:24:45 +08002956
Sean Christopherson5dc1f042018-03-05 12:04:39 -08002957 if (!enable_unrestricted_guest) {
2958 if (enable_ept) {
2959 if (!is_paging(vcpu)) {
2960 hw_cr4 &= ~X86_CR4_PAE;
2961 hw_cr4 |= X86_CR4_PSE;
2962 } else if (!(cr4 & X86_CR4_PAE)) {
2963 hw_cr4 &= ~X86_CR4_PAE;
2964 }
2965 }
2966
Radim Krčmář656ec4a2015-11-02 22:20:00 +01002967 /*
Huaitong Handdba2622016-03-22 16:51:15 +08002968 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
2969 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
2970 * to be manually disabled when guest switches to non-paging
2971 * mode.
2972 *
2973 * If !enable_unrestricted_guest, the CPU is always running
2974 * with CR0.PG=1 and CR4 needs to be modified.
2975 * If enable_unrestricted_guest, the CPU automatically
2976 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01002977 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08002978 if (!is_paging(vcpu))
2979 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
2980 }
Radim Krčmář656ec4a2015-11-02 22:20:00 +01002981
Sheng Yang14394422008-04-28 12:24:45 +08002982 vmcs_writel(CR4_READ_SHADOW, cr4);
2983 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03002984 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002985}
2986
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002987void vmx_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002988{
Avi Kivitya9179492011-01-03 14:28:52 +02002989 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002990 u32 ar;
2991
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002992 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002993 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02002994 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03002995 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002996 return;
Avi Kivity1390a282012-08-21 17:07:08 +03002997 var->base = vmx_read_guest_seg_base(vmx, seg);
2998 var->selector = vmx_read_guest_seg_selector(vmx, seg);
2999 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003000 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003001 var->base = vmx_read_guest_seg_base(vmx, seg);
3002 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3003 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3004 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003005 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003006 var->type = ar & 15;
3007 var->s = (ar >> 4) & 1;
3008 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003009 /*
3010 * Some userspaces do not preserve unusable property. Since usable
3011 * segment has to be present according to VMX spec we can use present
3012 * property to amend userspace bug by making unusable segment always
3013 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3014 * segment as unusable.
3015 */
3016 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003017 var->avl = (ar >> 12) & 1;
3018 var->l = (ar >> 13) & 1;
3019 var->db = (ar >> 14) & 1;
3020 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003021}
3022
Avi Kivitya9179492011-01-03 14:28:52 +02003023static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3024{
Avi Kivitya9179492011-01-03 14:28:52 +02003025 struct kvm_segment s;
3026
3027 if (to_vmx(vcpu)->rmode.vm86_active) {
3028 vmx_get_segment(vcpu, &s, seg);
3029 return s.base;
3030 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003031 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003032}
3033
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003034int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003035{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003036 struct vcpu_vmx *vmx = to_vmx(vcpu);
3037
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003038 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003039 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003040 else {
3041 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003042 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003043 }
Avi Kivity69c73022011-03-07 15:26:44 +02003044}
3045
Avi Kivity653e3102007-05-07 10:55:37 +03003046static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003047{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003048 u32 ar;
3049
Avi Kivityf0495f92012-06-07 17:06:10 +03003050 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003051 ar = 1 << 16;
3052 else {
3053 ar = var->type & 15;
3054 ar |= (var->s & 1) << 4;
3055 ar |= (var->dpl & 3) << 5;
3056 ar |= (var->present & 1) << 7;
3057 ar |= (var->avl & 1) << 12;
3058 ar |= (var->l & 1) << 13;
3059 ar |= (var->db & 1) << 14;
3060 ar |= (var->g & 1) << 15;
3061 }
Avi Kivity653e3102007-05-07 10:55:37 +03003062
3063 return ar;
3064}
3065
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003066void vmx_set_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity653e3102007-05-07 10:55:37 +03003067{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003068 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003069 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003070
Avi Kivity2fb92db2011-04-27 19:42:18 +03003071 vmx_segment_cache_clear(vmx);
3072
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003073 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3074 vmx->rmode.segs[seg] = *var;
3075 if (seg == VCPU_SREG_TR)
3076 vmcs_write16(sf->selector, var->selector);
3077 else if (var->s)
3078 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003079 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003080 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003081
Avi Kivity653e3102007-05-07 10:55:37 +03003082 vmcs_writel(sf->base, var->base);
3083 vmcs_write32(sf->limit, var->limit);
3084 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003085
3086 /*
3087 * Fix the "Accessed" bit in AR field of segment registers for older
3088 * qemu binaries.
3089 * IA32 arch specifies that at the time of processor reset the
3090 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003091 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003092 * state vmexit when "unrestricted guest" mode is turned on.
3093 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3094 * tree. Newer qemu binaries with that qemu fix would not need this
3095 * kvm hack.
3096 */
3097 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003098 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003099
Gleb Natapovf924d662012-12-12 19:10:55 +02003100 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003101
3102out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01003103 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003104}
3105
Avi Kivity6aa8b732006-12-10 02:21:36 -08003106static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3107{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003108 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003109
3110 *db = (ar >> 14) & 1;
3111 *l = (ar >> 13) & 1;
3112}
3113
Gleb Natapov89a27f42010-02-16 10:51:48 +02003114static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003115{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003116 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3117 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003118}
3119
Gleb Natapov89a27f42010-02-16 10:51:48 +02003120static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003121{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003122 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3123 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003124}
3125
Gleb Natapov89a27f42010-02-16 10:51:48 +02003126static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003127{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003128 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3129 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003130}
3131
Gleb Natapov89a27f42010-02-16 10:51:48 +02003132static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003133{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003134 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3135 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003136}
3137
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003138static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3139{
3140 struct kvm_segment var;
3141 u32 ar;
3142
3143 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003144 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003145 if (seg == VCPU_SREG_CS)
3146 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003147 ar = vmx_segment_access_rights(&var);
3148
3149 if (var.base != (var.selector << 4))
3150 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003151 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003152 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003153 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003154 return false;
3155
3156 return true;
3157}
3158
3159static bool code_segment_valid(struct kvm_vcpu *vcpu)
3160{
3161 struct kvm_segment cs;
3162 unsigned int cs_rpl;
3163
3164 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003165 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003166
Avi Kivity1872a3f2009-01-04 23:26:52 +02003167 if (cs.unusable)
3168 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003169 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003170 return false;
3171 if (!cs.s)
3172 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003173 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003174 if (cs.dpl > cs_rpl)
3175 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003176 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003177 if (cs.dpl != cs_rpl)
3178 return false;
3179 }
3180 if (!cs.present)
3181 return false;
3182
3183 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3184 return true;
3185}
3186
3187static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3188{
3189 struct kvm_segment ss;
3190 unsigned int ss_rpl;
3191
3192 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003193 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003194
Avi Kivity1872a3f2009-01-04 23:26:52 +02003195 if (ss.unusable)
3196 return true;
3197 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003198 return false;
3199 if (!ss.s)
3200 return false;
3201 if (ss.dpl != ss_rpl) /* DPL != RPL */
3202 return false;
3203 if (!ss.present)
3204 return false;
3205
3206 return true;
3207}
3208
3209static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3210{
3211 struct kvm_segment var;
3212 unsigned int rpl;
3213
3214 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03003215 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003216
Avi Kivity1872a3f2009-01-04 23:26:52 +02003217 if (var.unusable)
3218 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003219 if (!var.s)
3220 return false;
3221 if (!var.present)
3222 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003223 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003224 if (var.dpl < rpl) /* DPL < RPL */
3225 return false;
3226 }
3227
3228 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3229 * rights flags
3230 */
3231 return true;
3232}
3233
3234static bool tr_valid(struct kvm_vcpu *vcpu)
3235{
3236 struct kvm_segment tr;
3237
3238 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3239
Avi Kivity1872a3f2009-01-04 23:26:52 +02003240 if (tr.unusable)
3241 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03003242 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003243 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003244 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003245 return false;
3246 if (!tr.present)
3247 return false;
3248
3249 return true;
3250}
3251
3252static bool ldtr_valid(struct kvm_vcpu *vcpu)
3253{
3254 struct kvm_segment ldtr;
3255
3256 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3257
Avi Kivity1872a3f2009-01-04 23:26:52 +02003258 if (ldtr.unusable)
3259 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03003260 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003261 return false;
3262 if (ldtr.type != 2)
3263 return false;
3264 if (!ldtr.present)
3265 return false;
3266
3267 return true;
3268}
3269
3270static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3271{
3272 struct kvm_segment cs, ss;
3273
3274 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3275 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3276
Nadav Amitb32a9912015-03-29 16:33:04 +03003277 return ((cs.selector & SEGMENT_RPL_MASK) ==
3278 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003279}
3280
3281/*
3282 * Check if guest state is valid. Returns true if valid, false if
3283 * not.
3284 * We assume that registers are always usable
3285 */
3286static bool guest_state_valid(struct kvm_vcpu *vcpu)
3287{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003288 if (enable_unrestricted_guest)
3289 return true;
3290
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003291 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003292 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003293 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3294 return false;
3295 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3296 return false;
3297 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3298 return false;
3299 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3300 return false;
3301 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3302 return false;
3303 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3304 return false;
3305 } else {
3306 /* protected mode guest state checks */
3307 if (!cs_ss_rpl_check(vcpu))
3308 return false;
3309 if (!code_segment_valid(vcpu))
3310 return false;
3311 if (!stack_segment_valid(vcpu))
3312 return false;
3313 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3314 return false;
3315 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3316 return false;
3317 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3318 return false;
3319 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3320 return false;
3321 if (!tr_valid(vcpu))
3322 return false;
3323 if (!ldtr_valid(vcpu))
3324 return false;
3325 }
3326 /* TODO:
3327 * - Add checks on RIP
3328 * - Add checks on RFLAGS
3329 */
3330
3331 return true;
3332}
3333
Mike Dayd77c26f2007-10-08 09:02:08 -04003334static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003335{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003336 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003337 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003338 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003339
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003340 idx = srcu_read_lock(&kvm->srcu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003341 fn = to_kvm_vmx(kvm)->tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003342 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3343 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003344 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003345 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003346 r = kvm_write_guest_page(kvm, fn++, &data,
3347 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003348 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003349 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003350 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3351 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003352 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003353 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3354 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003355 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003356 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003357 r = kvm_write_guest_page(kvm, fn, &data,
3358 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3359 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003360out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003361 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003362 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003363}
3364
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003365static int init_rmode_identity_map(struct kvm *kvm)
3366{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003367 struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08003368 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08003369 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003370 u32 tmp;
3371
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003372 /* Protect kvm_vmx->ept_identity_pagetable_done. */
Tang Chena255d472014-09-16 18:41:58 +08003373 mutex_lock(&kvm->slots_lock);
3374
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003375 if (likely(kvm_vmx->ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08003376 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08003377
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003378 if (!kvm_vmx->ept_identity_map_addr)
3379 kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
3380 identity_map_pfn = kvm_vmx->ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08003381
David Hildenbrandd8a6e362017-08-24 20:51:34 +02003382 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003383 kvm_vmx->ept_identity_map_addr, PAGE_SIZE);
Tang Chenf51770e2014-09-16 18:41:59 +08003384 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08003385 goto out2;
3386
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003387 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003388 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3389 if (r < 0)
3390 goto out;
3391 /* Set up identity-mapping pagetable for EPT in real mode */
3392 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3393 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3394 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3395 r = kvm_write_guest_page(kvm, identity_map_pfn,
3396 &tmp, i * sizeof(tmp), sizeof(tmp));
3397 if (r < 0)
3398 goto out;
3399 }
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003400 kvm_vmx->ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08003401
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003402out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003403 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08003404
3405out2:
3406 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08003407 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003408}
3409
Avi Kivity6aa8b732006-12-10 02:21:36 -08003410static void seg_setup(int seg)
3411{
Mathias Krause772e0312012-08-30 01:30:19 +02003412 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003413 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003414
3415 vmcs_write16(sf->selector, 0);
3416 vmcs_writel(sf->base, 0);
3417 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003418 ar = 0x93;
3419 if (seg == VCPU_SREG_CS)
3420 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003421
3422 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003423}
3424
Sheng Yangf78e0e22007-10-29 09:40:42 +08003425static int alloc_apic_access_page(struct kvm *kvm)
3426{
Xiao Guangrong44841412012-09-07 14:14:20 +08003427 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003428 int r = 0;
3429
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003430 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08003431 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003432 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02003433 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
3434 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003435 if (r)
3436 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003437
Tang Chen73a6d942014-09-11 13:38:00 +08003438 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08003439 if (is_error_page(page)) {
3440 r = -EFAULT;
3441 goto out;
3442 }
3443
Tang Chenc24ae0d2014-09-24 15:57:58 +08003444 /*
3445 * Do not pin the page in memory, so that memory hot-unplug
3446 * is able to migrate it.
3447 */
3448 put_page(page);
3449 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003450out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003451 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003452 return r;
3453}
3454
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003455int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003456{
3457 int vpid;
3458
Avi Kivity919818a2009-03-23 18:01:29 +02003459 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08003460 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003461 spin_lock(&vmx_vpid_lock);
3462 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003463 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003464 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003465 else
3466 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003467 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003468 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003469}
3470
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003471void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003472{
Wanpeng Li991e7a02015-09-16 17:30:05 +08003473 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003474 return;
3475 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003476 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003477 spin_unlock(&vmx_vpid_lock);
3478}
3479
Yi Wang1e4329ee2018-11-08 11:22:21 +08003480static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003481 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08003482{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003483 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003484
3485 if (!cpu_has_vmx_msr_bitmap())
3486 return;
3487
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003488 if (static_branch_unlikely(&enable_evmcs))
3489 evmcs_touch_msr_bitmap();
3490
Sheng Yang25c5f222008-03-28 13:18:56 +08003491 /*
3492 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3493 * have the write-low and read-high bitmap offsets the wrong way round.
3494 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3495 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003496 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08003497 if (type & MSR_TYPE_R)
3498 /* read-low */
3499 __clear_bit(msr, msr_bitmap + 0x000 / f);
3500
3501 if (type & MSR_TYPE_W)
3502 /* write-low */
3503 __clear_bit(msr, msr_bitmap + 0x800 / f);
3504
Sheng Yang25c5f222008-03-28 13:18:56 +08003505 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3506 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08003507 if (type & MSR_TYPE_R)
3508 /* read-high */
3509 __clear_bit(msr, msr_bitmap + 0x400 / f);
3510
3511 if (type & MSR_TYPE_W)
3512 /* write-high */
3513 __clear_bit(msr, msr_bitmap + 0xc00 / f);
3514
3515 }
3516}
3517
Yi Wang1e4329ee2018-11-08 11:22:21 +08003518static __always_inline void vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003519 u32 msr, int type)
3520{
3521 int f = sizeof(unsigned long);
3522
3523 if (!cpu_has_vmx_msr_bitmap())
3524 return;
3525
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003526 if (static_branch_unlikely(&enable_evmcs))
3527 evmcs_touch_msr_bitmap();
3528
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003529 /*
3530 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3531 * have the write-low and read-high bitmap offsets the wrong way round.
3532 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3533 */
3534 if (msr <= 0x1fff) {
3535 if (type & MSR_TYPE_R)
3536 /* read-low */
3537 __set_bit(msr, msr_bitmap + 0x000 / f);
3538
3539 if (type & MSR_TYPE_W)
3540 /* write-low */
3541 __set_bit(msr, msr_bitmap + 0x800 / f);
3542
3543 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3544 msr &= 0x1fff;
3545 if (type & MSR_TYPE_R)
3546 /* read-high */
3547 __set_bit(msr, msr_bitmap + 0x400 / f);
3548
3549 if (type & MSR_TYPE_W)
3550 /* write-high */
3551 __set_bit(msr, msr_bitmap + 0xc00 / f);
3552
3553 }
3554}
3555
Yi Wang1e4329ee2018-11-08 11:22:21 +08003556static __always_inline void vmx_set_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003557 u32 msr, int type, bool value)
3558{
3559 if (value)
3560 vmx_enable_intercept_for_msr(msr_bitmap, msr, type);
3561 else
3562 vmx_disable_intercept_for_msr(msr_bitmap, msr, type);
3563}
3564
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003565static u8 vmx_msr_bitmap_mode(struct kvm_vcpu *vcpu)
Avi Kivity58972972009-02-24 22:26:47 +02003566{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003567 u8 mode = 0;
3568
3569 if (cpu_has_secondary_exec_ctrls() &&
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003570 (secondary_exec_controls_get(to_vmx(vcpu)) &
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003571 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
3572 mode |= MSR_BITMAP_MODE_X2APIC;
3573 if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
3574 mode |= MSR_BITMAP_MODE_X2APIC_APICV;
3575 }
3576
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003577 return mode;
Yang Zhang8d146952013-01-25 10:18:50 +08003578}
3579
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003580static void vmx_update_msr_bitmap_x2apic(unsigned long *msr_bitmap,
3581 u8 mode)
Yang Zhang8d146952013-01-25 10:18:50 +08003582{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003583 int msr;
3584
3585 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
3586 unsigned word = msr / BITS_PER_LONG;
3587 msr_bitmap[word] = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;
3588 msr_bitmap[word + (0x800 / sizeof(long))] = ~0;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08003589 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003590
3591 if (mode & MSR_BITMAP_MODE_X2APIC) {
3592 /*
3593 * TPR reads and writes can be virtualized even if virtual interrupt
3594 * delivery is not in use.
3595 */
3596 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW);
3597 if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
3598 vmx_enable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_R);
3599 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
3600 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
3601 }
3602 }
3603}
3604
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003605void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu)
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003606{
3607 struct vcpu_vmx *vmx = to_vmx(vcpu);
3608 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3609 u8 mode = vmx_msr_bitmap_mode(vcpu);
3610 u8 changed = mode ^ vmx->msr_bitmap_mode;
3611
3612 if (!changed)
3613 return;
3614
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003615 if (changed & (MSR_BITMAP_MODE_X2APIC | MSR_BITMAP_MODE_X2APIC_APICV))
3616 vmx_update_msr_bitmap_x2apic(msr_bitmap, mode);
3617
3618 vmx->msr_bitmap_mode = mode;
Avi Kivity58972972009-02-24 22:26:47 +02003619}
3620
Chao Pengb08c2892018-10-24 16:05:15 +08003621void pt_update_intercept_for_msr(struct vcpu_vmx *vmx)
3622{
3623 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3624 bool flag = !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
3625 u32 i;
3626
3627 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_STATUS,
3628 MSR_TYPE_RW, flag);
3629 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_BASE,
3630 MSR_TYPE_RW, flag);
3631 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_MASK,
3632 MSR_TYPE_RW, flag);
3633 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_CR3_MATCH,
3634 MSR_TYPE_RW, flag);
3635 for (i = 0; i < vmx->pt_desc.addr_range; i++) {
3636 vmx_set_intercept_for_msr(msr_bitmap,
3637 MSR_IA32_RTIT_ADDR0_A + i * 2, MSR_TYPE_RW, flag);
3638 vmx_set_intercept_for_msr(msr_bitmap,
3639 MSR_IA32_RTIT_ADDR0_B + i * 2, MSR_TYPE_RW, flag);
3640 }
3641}
3642
Suravee Suthikulpanitb2a05fe2017-09-12 10:42:41 -05003643static bool vmx_get_enable_apicv(struct kvm_vcpu *vcpu)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02003644{
Andrey Smetanind62caab2015-11-10 15:36:33 +03003645 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02003646}
3647
Liran Alone6c67d82018-09-04 10:56:52 +03003648static bool vmx_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
3649{
3650 struct vcpu_vmx *vmx = to_vmx(vcpu);
3651 void *vapic_page;
3652 u32 vppr;
3653 int rvi;
3654
3655 if (WARN_ON_ONCE(!is_guest_mode(vcpu)) ||
3656 !nested_cpu_has_vid(get_vmcs12(vcpu)) ||
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003657 WARN_ON_ONCE(!vmx->nested.virtual_apic_map.gfn))
Liran Alone6c67d82018-09-04 10:56:52 +03003658 return false;
3659
Paolo Bonzini7e712682018-10-03 13:44:26 +02003660 rvi = vmx_get_rvi();
Liran Alone6c67d82018-09-04 10:56:52 +03003661
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003662 vapic_page = vmx->nested.virtual_apic_map.hva;
Liran Alone6c67d82018-09-04 10:56:52 +03003663 vppr = *((u32 *)(vapic_page + APIC_PROCPRI));
Liran Alone6c67d82018-09-04 10:56:52 +03003664
3665 return ((rvi & 0xf0) > (vppr & 0xf0));
3666}
3667
Wincy Van06a55242017-04-28 13:13:59 +08003668static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
3669 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003670{
3671#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08003672 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
3673
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003674 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08003675 /*
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003676 * The vector of interrupt to be delivered to vcpu had
3677 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08003678 *
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003679 * Following cases will be reached in this block, and
3680 * we always send a notification event in all cases as
3681 * explained below.
3682 *
3683 * Case 1: vcpu keeps in non-root mode. Sending a
3684 * notification event posts the interrupt to vcpu.
3685 *
3686 * Case 2: vcpu exits to root mode and is still
3687 * runnable. PIR will be synced to vIRR before the
3688 * next vcpu entry. Sending a notification event in
3689 * this case has no effect, as vcpu is not in root
3690 * mode.
3691 *
3692 * Case 3: vcpu exits to root mode and is blocked.
3693 * vcpu_block() has already synced PIR to vIRR and
3694 * never blocks vcpu if vIRR is not cleared. Therefore,
3695 * a blocked vcpu here does not wait for any requested
3696 * interrupts in PIR, and sending a notification event
3697 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08003698 */
Feng Wu28b835d2015-09-18 22:29:54 +08003699
Wincy Van06a55242017-04-28 13:13:59 +08003700 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003701 return true;
3702 }
3703#endif
3704 return false;
3705}
3706
Wincy Van705699a2015-02-03 23:58:17 +08003707static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
3708 int vector)
3709{
3710 struct vcpu_vmx *vmx = to_vmx(vcpu);
3711
3712 if (is_guest_mode(vcpu) &&
3713 vector == vmx->nested.posted_intr_nv) {
Wincy Van705699a2015-02-03 23:58:17 +08003714 /*
3715 * If a posted intr is not recognized by hardware,
3716 * we will accomplish it in the next vmentry.
3717 */
3718 vmx->nested.pi_pending = true;
3719 kvm_make_request(KVM_REQ_EVENT, vcpu);
Liran Alon6b697712017-11-09 20:27:20 +02003720 /* the PIR and ON have been set by L1. */
3721 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
3722 kvm_vcpu_kick(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08003723 return 0;
3724 }
3725 return -1;
3726}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003727/*
Yang Zhanga20ed542013-04-11 19:25:15 +08003728 * Send interrupt to vcpu via posted interrupt way.
3729 * 1. If target vcpu is running(non-root mode), send posted interrupt
3730 * notification to vcpu and hardware will sync PIR to vIRR atomically.
3731 * 2. If target vcpu isn't running(root mode), kick it to pick up the
3732 * interrupt from PIR in next vmentry.
3733 */
3734static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
3735{
3736 struct vcpu_vmx *vmx = to_vmx(vcpu);
3737 int r;
3738
Wincy Van705699a2015-02-03 23:58:17 +08003739 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
3740 if (!r)
3741 return;
3742
Yang Zhanga20ed542013-04-11 19:25:15 +08003743 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
3744 return;
3745
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003746 /* If a previous notification has sent the IPI, nothing to do. */
3747 if (pi_test_and_set_on(&vmx->pi_desc))
3748 return;
3749
Wincy Van06a55242017-04-28 13:13:59 +08003750 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08003751 kvm_vcpu_kick(vcpu);
3752}
3753
Avi Kivity6aa8b732006-12-10 02:21:36 -08003754/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003755 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
3756 * will not change in the lifetime of the guest.
3757 * Note that host-state that does change is set elsewhere. E.g., host-state
3758 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
3759 */
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003760void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003761{
3762 u32 low32, high32;
3763 unsigned long tmpl;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003764 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003765
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07003766 cr0 = read_cr0();
3767 WARN_ON(cr0 & X86_CR0_TS);
3768 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003769
3770 /*
3771 * Save the most likely value for this task's CR3 in the VMCS.
3772 * We can't use __get_current_cr3_fast() because we're not atomic.
3773 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07003774 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003775 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003776 vmx->loaded_vmcs->host_state.cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003777
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003778 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003779 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003780 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003781 vmx->loaded_vmcs->host_state.cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003782
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003783 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003784#ifdef CONFIG_X86_64
3785 /*
3786 * Load null selectors, so we can avoid reloading them in
Sean Christopherson6d6095b2018-07-23 12:32:44 -07003787 * vmx_prepare_switch_to_host(), in case userspace uses
3788 * the null selectors too (the expected case).
Avi Kivityb2da15a2012-05-13 19:53:24 +03003789 */
3790 vmcs_write16(HOST_DS_SELECTOR, 0);
3791 vmcs_write16(HOST_ES_SELECTOR, 0);
3792#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003793 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3794 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003795#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003796 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3797 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
3798
Sean Christopherson23420802019-04-19 22:50:57 -07003799 vmcs_writel(HOST_IDTR_BASE, host_idt_base); /* 22.2.4 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003800
Sean Christopherson453eafb2018-12-20 12:25:17 -08003801 vmcs_writel(HOST_RIP, (unsigned long)vmx_vmexit); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003802
3803 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
3804 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
3805 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
3806 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
3807
3808 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
3809 rdmsr(MSR_IA32_CR_PAT, low32, high32);
3810 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
3811 }
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003812
Sean Christophersonc73da3f2018-12-03 13:53:00 -08003813 if (cpu_has_load_ia32_efer())
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003814 vmcs_write64(HOST_IA32_EFER, host_efer);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003815}
3816
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003817void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003818{
3819 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
3820 if (enable_ept)
3821 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03003822 if (is_guest_mode(&vmx->vcpu))
3823 vmx->vcpu.arch.cr4_guest_owned_bits &=
3824 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003825 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
3826}
3827
Sean Christophersonc075c3e2019-05-07 12:17:53 -07003828u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
Yang Zhang01e439b2013-04-11 19:25:12 +08003829{
3830 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
3831
Andrey Smetanind62caab2015-11-10 15:36:33 +03003832 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08003833 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01003834
3835 if (!enable_vnmi)
3836 pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;
3837
Yunhong Jiang64672c92016-06-13 14:19:59 -07003838 /* Enable the preemption timer dynamically */
3839 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003840 return pin_based_exec_ctrl;
3841}
3842
Andrey Smetanind62caab2015-11-10 15:36:33 +03003843static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
3844{
3845 struct vcpu_vmx *vmx = to_vmx(vcpu);
3846
Sean Christophersonc5f2c762019-05-07 12:17:55 -07003847 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03003848 if (cpu_has_secondary_exec_ctrls()) {
3849 if (kvm_vcpu_apicv_active(vcpu))
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003850 secondary_exec_controls_setbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03003851 SECONDARY_EXEC_APIC_REGISTER_VIRT |
3852 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3853 else
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003854 secondary_exec_controls_clearbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03003855 SECONDARY_EXEC_APIC_REGISTER_VIRT |
3856 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3857 }
3858
3859 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003860 vmx_update_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03003861}
3862
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08003863u32 vmx_exec_control(struct vcpu_vmx *vmx)
3864{
3865 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
3866
3867 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
3868 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
3869
3870 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
3871 exec_control &= ~CPU_BASED_TPR_SHADOW;
3872#ifdef CONFIG_X86_64
3873 exec_control |= CPU_BASED_CR8_STORE_EXITING |
3874 CPU_BASED_CR8_LOAD_EXITING;
3875#endif
3876 }
3877 if (!enable_ept)
3878 exec_control |= CPU_BASED_CR3_STORE_EXITING |
3879 CPU_BASED_CR3_LOAD_EXITING |
3880 CPU_BASED_INVLPG_EXITING;
3881 if (kvm_mwait_in_guest(vmx->vcpu.kvm))
3882 exec_control &= ~(CPU_BASED_MWAIT_EXITING |
3883 CPU_BASED_MONITOR_EXITING);
3884 if (kvm_hlt_in_guest(vmx->vcpu.kvm))
3885 exec_control &= ~CPU_BASED_HLT_EXITING;
3886 return exec_control;
3887}
3888
3889
Paolo Bonzini80154d72017-08-24 13:55:35 +02003890static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003891{
Paolo Bonzini80154d72017-08-24 13:55:35 +02003892 struct kvm_vcpu *vcpu = &vmx->vcpu;
3893
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003894 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini0367f202016-07-12 10:44:55 +02003895
Chao Pengf99e3da2018-10-24 16:05:10 +08003896 if (pt_mode == PT_MODE_SYSTEM)
3897 exec_control &= ~(SECONDARY_EXEC_PT_USE_GPA | SECONDARY_EXEC_PT_CONCEAL_VMX);
Paolo Bonzini80154d72017-08-24 13:55:35 +02003898 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003899 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
3900 if (vmx->vpid == 0)
3901 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
3902 if (!enable_ept) {
3903 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
3904 enable_unrestricted_guest = 0;
3905 }
3906 if (!enable_unrestricted_guest)
3907 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
Wanpeng Lib31c1142018-03-12 04:53:04 -07003908 if (kvm_pause_in_guest(vmx->vcpu.kvm))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003909 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02003910 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08003911 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
3912 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08003913 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02003914
3915 /* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
3916 * in vmx_set_cr4. */
3917 exec_control &= ~SECONDARY_EXEC_DESC;
3918
Abel Gordonabc4fc52013-04-18 14:35:25 +03003919 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
3920 (handle_vmptrld).
3921 We can NOT enable shadow_vmcs here because we don't have yet
3922 a current VMCS12
3923 */
3924 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08003925
3926 if (!enable_pml)
3927 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08003928
Paolo Bonzini3db13482017-08-24 14:48:03 +02003929 if (vmx_xsaves_supported()) {
3930 /* Exposing XSAVES only when XSAVE is exposed */
3931 bool xsaves_enabled =
3932 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
3933 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
3934
3935 if (!xsaves_enabled)
3936 exec_control &= ~SECONDARY_EXEC_XSAVES;
3937
3938 if (nested) {
3939 if (xsaves_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003940 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini3db13482017-08-24 14:48:03 +02003941 SECONDARY_EXEC_XSAVES;
3942 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003943 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini3db13482017-08-24 14:48:03 +02003944 ~SECONDARY_EXEC_XSAVES;
3945 }
3946 }
3947
Paolo Bonzini80154d72017-08-24 13:55:35 +02003948 if (vmx_rdtscp_supported()) {
3949 bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
3950 if (!rdtscp_enabled)
3951 exec_control &= ~SECONDARY_EXEC_RDTSCP;
3952
3953 if (nested) {
3954 if (rdtscp_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003955 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02003956 SECONDARY_EXEC_RDTSCP;
3957 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003958 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02003959 ~SECONDARY_EXEC_RDTSCP;
3960 }
3961 }
3962
3963 if (vmx_invpcid_supported()) {
3964 /* Exposing INVPCID only when PCID is exposed */
3965 bool invpcid_enabled =
3966 guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
3967 guest_cpuid_has(vcpu, X86_FEATURE_PCID);
3968
3969 if (!invpcid_enabled) {
3970 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
3971 guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
3972 }
3973
3974 if (nested) {
3975 if (invpcid_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003976 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02003977 SECONDARY_EXEC_ENABLE_INVPCID;
3978 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003979 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02003980 ~SECONDARY_EXEC_ENABLE_INVPCID;
3981 }
3982 }
3983
Jim Mattson45ec3682017-08-23 16:32:04 -07003984 if (vmx_rdrand_supported()) {
3985 bool rdrand_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDRAND);
3986 if (rdrand_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02003987 exec_control &= ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07003988
3989 if (nested) {
3990 if (rdrand_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003991 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02003992 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07003993 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003994 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02003995 ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07003996 }
3997 }
3998
Jim Mattson75f4fc82017-08-23 16:32:03 -07003999 if (vmx_rdseed_supported()) {
4000 bool rdseed_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDSEED);
4001 if (rdseed_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004002 exec_control &= ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004003
4004 if (nested) {
4005 if (rdseed_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004006 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004007 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004008 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004009 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004010 ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004011 }
4012 }
4013
Paolo Bonzini80154d72017-08-24 13:55:35 +02004014 vmx->secondary_exec_control = exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004015}
4016
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004017static void ept_set_mmio_spte_mask(void)
4018{
4019 /*
4020 * EPT Misconfigurations can be generated if the value of bits 2:0
4021 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004022 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07004023 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
4024 VMX_EPT_MISCONFIG_WX_VALUE);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004025}
4026
Wanpeng Lif53cd632014-12-02 19:14:58 +08004027#define VMX_XSS_EXIT_BITMAP 0
Avi Kivity6aa8b732006-12-10 02:21:36 -08004028
Sean Christopherson944c3462018-12-03 13:53:09 -08004029/*
4030 * Sets up the vmcs for emulated real mode.
4031 */
4032static void vmx_vcpu_setup(struct vcpu_vmx *vmx)
4033{
4034 int i;
4035
4036 if (nested)
4037 nested_vmx_vcpu_setup();
4038
Sheng Yang25c5f222008-03-28 13:18:56 +08004039 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004040 vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
Sheng Yang25c5f222008-03-28 13:18:56 +08004041
Avi Kivity6aa8b732006-12-10 02:21:36 -08004042 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4043
Avi Kivity6aa8b732006-12-10 02:21:36 -08004044 /* Control */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004045 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07004046 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004047
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004048 exec_controls_set(vmx, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004049
Dan Williamsdfa169b2016-06-02 11:17:24 -07004050 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004051 vmx_compute_secondary_exec_control(vmx);
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004052 secondary_exec_controls_set(vmx, vmx->secondary_exec_control);
Dan Williamsdfa169b2016-06-02 11:17:24 -07004053 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004054
Andrey Smetanind62caab2015-11-10 15:36:33 +03004055 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004056 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4057 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4058 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4059 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4060
4061 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004062
Li RongQing0bcf2612015-12-03 13:29:34 +08004063 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08004064 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004065 }
4066
Wanpeng Lib31c1142018-03-12 04:53:04 -07004067 if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004068 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004069 vmx->ple_window = ple_window;
4070 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004071 }
4072
Xiao Guangrongc3707952011-07-12 03:28:04 +08004073 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4074 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004075 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4076
Avi Kivity9581d442010-10-19 16:46:55 +02004077 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4078 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004079 vmx_set_constant_host_state(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004080 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4081 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004082
Bandan Das2a499e42017-08-03 15:54:41 -04004083 if (cpu_has_vmx_vmfunc())
4084 vmcs_write64(VM_FUNCTION_CONTROL, 0);
4085
Eddie Dong2cc51562007-05-21 07:28:09 +03004086 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4087 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004088 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
Eddie Dong2cc51562007-05-21 07:28:09 +03004089 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004090 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004091
Radim Krčmář74545702015-04-27 15:11:25 +02004092 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4093 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004094
Paolo Bonzini03916db2014-07-24 14:21:57 +02004095 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004096 u32 index = vmx_msr_index[i];
4097 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004098 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004099
4100 if (rdmsr_safe(index, &data_low, &data_high) < 0)
4101 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08004102 if (wrmsr_safe(index, data_low, data_high) < 0)
4103 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03004104 vmx->guest_msrs[j].index = i;
4105 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02004106 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004107 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004108 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004109
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004110 vm_exit_controls_set(vmx, vmx_vmexit_ctrl());
Avi Kivity6aa8b732006-12-10 02:21:36 -08004111
4112 /* 22.2.1, 20.8.1 */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004113 vm_entry_controls_set(vmx, vmx_vmentry_ctrl());
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004114
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004115 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
4116 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
4117
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004118 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004119
Wanpeng Lif53cd632014-12-02 19:14:58 +08004120 if (vmx_xsaves_supported())
4121 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4122
Peter Feiner4e595162016-07-07 14:49:58 -07004123 if (enable_pml) {
Peter Feiner4e595162016-07-07 14:49:58 -07004124 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
4125 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
4126 }
Sean Christopherson0b665d32018-08-14 09:33:34 -07004127
4128 if (cpu_has_vmx_encls_vmexit())
4129 vmcs_write64(ENCLS_EXITING_BITMAP, -1ull);
Chao Peng2ef444f2018-10-24 16:05:12 +08004130
4131 if (pt_mode == PT_MODE_HOST_GUEST) {
4132 memset(&vmx->pt_desc, 0, sizeof(vmx->pt_desc));
4133 /* Bit[6~0] are forced to 1, writes are ignored. */
4134 vmx->pt_desc.guest.output_mask = 0x7F;
4135 vmcs_write64(GUEST_IA32_RTIT_CTL, 0);
4136 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004137}
4138
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004139static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004140{
4141 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004142 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004143 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004144
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004145 vmx->rmode.vm86_active = 0;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004146 vmx->spec_ctrl = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004147
Wanpeng Li518e7b92018-02-28 14:03:31 +08004148 vcpu->arch.microcode_version = 0x100000000ULL;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004149 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004150 kvm_set_cr8(vcpu, 0);
4151
4152 if (!init_event) {
4153 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
4154 MSR_IA32_APICBASE_ENABLE;
4155 if (kvm_vcpu_is_reset_bsp(vcpu))
4156 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4157 apic_base_msr.host_initiated = true;
4158 kvm_set_apic_base(vcpu, &apic_base_msr);
4159 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004160
Avi Kivity2fb92db2011-04-27 19:42:18 +03004161 vmx_segment_cache_clear(vmx);
4162
Avi Kivity5706be02008-08-20 15:07:31 +03004163 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004164 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004165 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004166
4167 seg_setup(VCPU_SREG_DS);
4168 seg_setup(VCPU_SREG_ES);
4169 seg_setup(VCPU_SREG_FS);
4170 seg_setup(VCPU_SREG_GS);
4171 seg_setup(VCPU_SREG_SS);
4172
4173 vmcs_write16(GUEST_TR_SELECTOR, 0);
4174 vmcs_writel(GUEST_TR_BASE, 0);
4175 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4176 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4177
4178 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4179 vmcs_writel(GUEST_LDTR_BASE, 0);
4180 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4181 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4182
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004183 if (!init_event) {
4184 vmcs_write32(GUEST_SYSENTER_CS, 0);
4185 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4186 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4187 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4188 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004189
Wanpeng Lic37c2872017-11-20 14:52:21 -08004190 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
Jan Kiszka66450a22013-03-13 12:42:34 +01004191 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004192
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004193 vmcs_writel(GUEST_GDTR_BASE, 0);
4194 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4195
4196 vmcs_writel(GUEST_IDTR_BASE, 0);
4197 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4198
Anthony Liguori443381a2010-12-06 10:53:38 -06004199 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004200 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004201 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Wanpeng Lia554d202017-10-11 05:10:19 -07004202 if (kvm_mpx_supported())
4203 vmcs_write64(GUEST_BNDCFGS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004204
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004205 setup_msrs(vmx);
4206
Avi Kivity6aa8b732006-12-10 02:21:36 -08004207 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4208
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004209 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08004210 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004211 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08004212 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004213 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004214 vmcs_write32(TPR_THRESHOLD, 0);
4215 }
4216
Paolo Bonzinia73896c2014-11-02 07:54:30 +01004217 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004218
Sheng Yang2384d2b2008-01-17 15:14:33 +08004219 if (vmx->vpid != 0)
4220 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4221
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004222 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004223 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06004224 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004225 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02004226 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004227
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004228 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004229
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004230 vpid_sync_context(vmx->vpid);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004231 if (init_event)
4232 vmx_clear_hlt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004233}
4234
Jan Kiszkac9a79532014-03-07 20:03:15 +01004235static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004236{
Sean Christopherson2183f562019-05-07 12:17:56 -07004237 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_INTR_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004238}
4239
Jan Kiszkac9a79532014-03-07 20:03:15 +01004240static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004241{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004242 if (!enable_vnmi ||
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004243 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01004244 enable_irq_window(vcpu);
4245 return;
4246 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004247
Sean Christopherson2183f562019-05-07 12:17:56 -07004248 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_NMI_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004249}
4250
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004251static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004252{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004253 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004254 uint32_t intr;
4255 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004256
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004257 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004258
Avi Kivityfa89a812008-09-01 15:57:51 +03004259 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004260 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004261 int inc_eip = 0;
4262 if (vcpu->arch.interrupt.soft)
4263 inc_eip = vcpu->arch.event_exit_inst_len;
4264 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004265 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004266 return;
4267 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004268 intr = irq | INTR_INFO_VALID_MASK;
4269 if (vcpu->arch.interrupt.soft) {
4270 intr |= INTR_TYPE_SOFT_INTR;
4271 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4272 vmx->vcpu.arch.event_exit_inst_len);
4273 } else
4274 intr |= INTR_TYPE_EXT_INTR;
4275 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004276
4277 vmx_clear_hlt(vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004278}
4279
Sheng Yangf08864b2008-05-15 18:23:25 +08004280static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4281{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004282 struct vcpu_vmx *vmx = to_vmx(vcpu);
4283
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004284 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004285 /*
4286 * Tracking the NMI-blocked state in software is built upon
4287 * finding the next open IRQ window. This, in turn, depends on
4288 * well-behaving guests: They have to keep IRQs disabled at
4289 * least as long as the NMI handler runs. Otherwise we may
4290 * cause NMI nesting, maybe breaking the guest. But as this is
4291 * highly unlikely, we can live with the residual risk.
4292 */
4293 vmx->loaded_vmcs->soft_vnmi_blocked = 1;
4294 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4295 }
4296
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004297 ++vcpu->stat.nmi_injections;
4298 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004299
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004300 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004301 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004302 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004303 return;
4304 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08004305
Sheng Yangf08864b2008-05-15 18:23:25 +08004306 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4307 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004308
4309 vmx_clear_hlt(vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08004310}
4311
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004312bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004313{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004314 struct vcpu_vmx *vmx = to_vmx(vcpu);
4315 bool masked;
4316
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004317 if (!enable_vnmi)
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004318 return vmx->loaded_vmcs->soft_vnmi_blocked;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004319 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02004320 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004321 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
4322 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4323 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004324}
4325
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004326void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004327{
4328 struct vcpu_vmx *vmx = to_vmx(vcpu);
4329
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004330 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004331 if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
4332 vmx->loaded_vmcs->soft_vnmi_blocked = masked;
4333 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4334 }
4335 } else {
4336 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4337 if (masked)
4338 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4339 GUEST_INTR_STATE_NMI);
4340 else
4341 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4342 GUEST_INTR_STATE_NMI);
4343 }
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004344}
4345
Jan Kiszka2505dc92013-04-14 12:12:47 +02004346static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
4347{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004348 if (to_vmx(vcpu)->nested.nested_run_pending)
4349 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004350
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004351 if (!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004352 to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
4353 return 0;
4354
Jan Kiszka2505dc92013-04-14 12:12:47 +02004355 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4356 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4357 | GUEST_INTR_STATE_NMI));
4358}
4359
Gleb Natapov78646122009-03-23 12:12:11 +02004360static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4361{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004362 return (!to_vmx(vcpu)->nested.nested_run_pending &&
4363 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03004364 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4365 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004366}
4367
Izik Eiduscbc94022007-10-25 00:29:55 +02004368static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4369{
4370 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02004371
Sean Christophersonf7eaeb02018-03-05 12:04:36 -08004372 if (enable_unrestricted_guest)
4373 return 0;
4374
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004375 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
4376 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02004377 if (ret)
4378 return ret;
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004379 to_kvm_vmx(kvm)->tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004380 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02004381}
4382
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004383static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
4384{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004385 to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004386 return 0;
4387}
4388
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004389static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004390{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004391 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004392 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004393 /*
4394 * Update instruction length as we may reinject the exception
4395 * from user space while in guest debugging mode.
4396 */
4397 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4398 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004399 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004400 return false;
4401 /* fall through */
4402 case DB_VECTOR:
4403 if (vcpu->guest_debug &
4404 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4405 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004406 /* fall through */
4407 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004408 case OF_VECTOR:
4409 case BR_VECTOR:
4410 case UD_VECTOR:
4411 case DF_VECTOR:
4412 case SS_VECTOR:
4413 case GP_VECTOR:
4414 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004415 return true;
4416 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004417 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004418 return false;
4419}
4420
4421static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4422 int vec, u32 err_code)
4423{
4424 /*
4425 * Instruction with address size override prefix opcode 0x67
4426 * Cause the #SS fault with 0 error code in VM86 mode.
4427 */
4428 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
Sean Christopherson0ce97a22018-08-23 13:56:52 -07004429 if (kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE) {
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004430 if (vcpu->arch.halt_request) {
4431 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06004432 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004433 }
4434 return 1;
4435 }
4436 return 0;
4437 }
4438
4439 /*
4440 * Forward all other exceptions that are valid in real mode.
4441 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4442 * the required debugging infrastructure rework.
4443 */
4444 kvm_queue_exception(vcpu, vec);
4445 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004446}
4447
Andi Kleena0861c02009-06-08 17:37:09 +08004448/*
4449 * Trigger machine check on the host. We assume all the MSRs are already set up
4450 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4451 * We pass a fake environment to the machine check handler because we want
4452 * the guest to be always treated like user space, no matter what context
4453 * it used internally.
4454 */
4455static void kvm_machine_check(void)
4456{
4457#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4458 struct pt_regs regs = {
4459 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4460 .flags = X86_EFLAGS_IF,
4461 };
4462
4463 do_machine_check(&regs, 0);
4464#endif
4465}
4466
Avi Kivity851ba692009-08-24 11:10:17 +03004467static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004468{
Sean Christopherson95b5a482019-04-19 22:50:59 -07004469 /* handled by vmx_vcpu_run() */
Andi Kleena0861c02009-06-08 17:37:09 +08004470 return 1;
4471}
4472
Sean Christopherson95b5a482019-04-19 22:50:59 -07004473static int handle_exception_nmi(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004474{
Avi Kivity1155f762007-11-22 11:30:47 +02004475 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004476 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004477 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004478 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004479 u32 vect_info;
4480 enum emulation_result er;
4481
Avi Kivity1155f762007-11-22 11:30:47 +02004482 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004483 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004484
Paolo Bonzini2ea72032019-06-06 14:57:25 +02004485 if (is_machine_check(intr_info) || is_nmi(intr_info))
Sean Christopherson95b5a482019-04-19 22:50:59 -07004486 return 1; /* handled by handle_exception_nmi_irqoff() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004487
Wanpeng Li082d06e2018-04-03 16:28:48 -07004488 if (is_invalid_opcode(intr_info))
4489 return handle_ud(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004490
Avi Kivity6aa8b732006-12-10 02:21:36 -08004491 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004492 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004493 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004494
Liran Alon9e869482018-03-12 13:12:51 +02004495 if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
4496 WARN_ON_ONCE(!enable_vmware_backdoor);
Sean Christopherson0ce97a22018-08-23 13:56:52 -07004497 er = kvm_emulate_instruction(vcpu,
Liran Alon9e869482018-03-12 13:12:51 +02004498 EMULTYPE_VMWARE | EMULTYPE_NO_UD_ON_FAIL);
4499 if (er == EMULATE_USER_EXIT)
4500 return 0;
4501 else if (er != EMULATE_DONE)
4502 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
4503 return 1;
4504 }
4505
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004506 /*
4507 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4508 * MMIO, it is better to report an internal error.
4509 * See the comments in vmx_handle_exit.
4510 */
4511 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4512 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4513 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4514 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004515 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004516 vcpu->run->internal.data[0] = vect_info;
4517 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004518 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004519 return 0;
4520 }
4521
Avi Kivity6aa8b732006-12-10 02:21:36 -08004522 if (is_page_fault(intr_info)) {
4523 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07004524 /* EPT won't cause page fault directly */
4525 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
Paolo Bonzinid0006532017-08-11 18:36:43 +02004526 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004527 }
4528
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004529 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004530
4531 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4532 return handle_rmode_exception(vcpu, ex_no, error_code);
4533
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004534 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01004535 case AC_VECTOR:
4536 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
4537 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004538 case DB_VECTOR:
4539 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4540 if (!(vcpu->guest_debug &
4541 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Liran Alon1fc5d1942019-06-06 01:54:47 +03004542 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004543 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Linus Torvalds32d43cd2018-03-20 12:16:59 -07004544 if (is_icebp(intr_info))
Huw Daviesfd2a4452014-04-16 10:02:51 +01004545 skip_emulated_instruction(vcpu);
4546
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004547 kvm_queue_exception(vcpu, DB_VECTOR);
4548 return 1;
4549 }
4550 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4551 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4552 /* fall through */
4553 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004554 /*
4555 * Update instruction length as we may reinject #BP from
4556 * user space while in guest debugging mode. Reading it for
4557 * #DB as well causes no harm, it is not used in that case.
4558 */
4559 vmx->vcpu.arch.event_exit_inst_len =
4560 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004561 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004562 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004563 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4564 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004565 break;
4566 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004567 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4568 kvm_run->ex.exception = ex_no;
4569 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004570 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004571 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004572 return 0;
4573}
4574
Avi Kivity851ba692009-08-24 11:10:17 +03004575static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004576{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004577 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004578 return 1;
4579}
4580
Avi Kivity851ba692009-08-24 11:10:17 +03004581static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004582{
Avi Kivity851ba692009-08-24 11:10:17 +03004583 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07004584 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08004585 return 0;
4586}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004587
Avi Kivity851ba692009-08-24 11:10:17 +03004588static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004589{
He, Qingbfdaab02007-09-12 14:18:28 +08004590 unsigned long exit_qualification;
Sean Christophersondca7f122018-03-08 08:57:27 -08004591 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004592 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004593
He, Qingbfdaab02007-09-12 14:18:28 +08004594 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004595 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004596
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004597 ++vcpu->stat.io_exits;
4598
Sean Christopherson432baf62018-03-08 08:57:26 -08004599 if (string)
Sean Christopherson0ce97a22018-08-23 13:56:52 -07004600 return kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004601
4602 port = exit_qualification >> 16;
4603 size = (exit_qualification & 7) + 1;
Sean Christopherson432baf62018-03-08 08:57:26 -08004604 in = (exit_qualification & 8) != 0;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004605
Sean Christophersondca7f122018-03-08 08:57:27 -08004606 return kvm_fast_pio(vcpu, size, port, in);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004607}
4608
Ingo Molnar102d8322007-02-19 14:37:47 +02004609static void
4610vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4611{
4612 /*
4613 * Patch in the VMCALL instruction:
4614 */
4615 hypercall[0] = 0x0f;
4616 hypercall[1] = 0x01;
4617 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004618}
4619
Guo Chao0fa06072012-06-28 15:16:19 +08004620/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004621static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4622{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004623 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004624 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4625 unsigned long orig_val = val;
4626
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004627 /*
4628 * We get here when L2 changed cr0 in a way that did not change
4629 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004630 * but did change L0 shadowed bits. So we first calculate the
4631 * effective cr0 value that L1 would like to write into the
4632 * hardware. It consists of the L2-owned bits from the new
4633 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004634 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004635 val = (val & ~vmcs12->cr0_guest_host_mask) |
4636 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4637
David Matlack38991522016-11-29 18:14:08 -08004638 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004639 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004640
4641 if (kvm_set_cr0(vcpu, val))
4642 return 1;
4643 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004644 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004645 } else {
4646 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08004647 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004648 return 1;
David Matlack38991522016-11-29 18:14:08 -08004649
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004650 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004651 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004652}
4653
4654static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4655{
4656 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004657 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4658 unsigned long orig_val = val;
4659
4660 /* analogously to handle_set_cr0 */
4661 val = (val & ~vmcs12->cr4_guest_host_mask) |
4662 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
4663 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004664 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004665 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004666 return 0;
4667 } else
4668 return kvm_set_cr4(vcpu, val);
4669}
4670
Paolo Bonzini0367f202016-07-12 10:44:55 +02004671static int handle_desc(struct kvm_vcpu *vcpu)
4672{
4673 WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
Sean Christopherson0ce97a22018-08-23 13:56:52 -07004674 return kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004675}
4676
Avi Kivity851ba692009-08-24 11:10:17 +03004677static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004678{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004679 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004680 int cr;
4681 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004682 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08004683 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004684
He, Qingbfdaab02007-09-12 14:18:28 +08004685 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004686 cr = exit_qualification & 15;
4687 reg = (exit_qualification >> 8) & 15;
4688 switch ((exit_qualification >> 4) & 3) {
4689 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03004690 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004691 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004692 switch (cr) {
4693 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004694 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004695 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004696 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004697 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity23902182010-06-10 17:02:16 +03004698 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004699 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004700 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004701 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004702 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004703 case 8: {
4704 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03004705 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004706 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004707 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004708 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08004709 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004710 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08004711 return ret;
4712 /*
4713 * TODO: we might be squashing a
4714 * KVM_GUESTDBG_SINGLESTEP-triggered
4715 * KVM_EXIT_DEBUG here.
4716 */
Avi Kivity851ba692009-08-24 11:10:17 +03004717 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004718 return 0;
4719 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02004720 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004721 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004722 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004723 WARN_ONCE(1, "Guest should always own CR0.TS");
4724 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02004725 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08004726 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004727 case 1: /*mov from cr*/
4728 switch (cr) {
4729 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004730 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity9f8fe502010-12-05 17:30:00 +02004731 val = kvm_read_cr3(vcpu);
4732 kvm_register_write(vcpu, reg, val);
4733 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004734 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004735 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004736 val = kvm_get_cr8(vcpu);
4737 kvm_register_write(vcpu, reg, val);
4738 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004739 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004740 }
4741 break;
4742 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02004743 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004744 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02004745 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004746
Kyle Huey6affcbe2016-11-29 12:40:40 -08004747 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004748 default:
4749 break;
4750 }
Avi Kivity851ba692009-08-24 11:10:17 +03004751 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03004752 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08004753 (int)(exit_qualification >> 4) & 3, cr);
4754 return 0;
4755}
4756
Avi Kivity851ba692009-08-24 11:10:17 +03004757static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004758{
He, Qingbfdaab02007-09-12 14:18:28 +08004759 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004760 int dr, dr7, reg;
4761
4762 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4763 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
4764
4765 /* First, if DR does not exist, trigger UD */
4766 if (!kvm_require_dr(vcpu, dr))
4767 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004768
Jan Kiszkaf2483412010-01-20 18:20:20 +01004769 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03004770 if (!kvm_require_cpl(vcpu, 0))
4771 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004772 dr7 = vmcs_readl(GUEST_DR7);
4773 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004774 /*
4775 * As the vm-exit takes precedence over the debug trap, we
4776 * need to emulate the latter, either for the host or the
4777 * guest debugging itself.
4778 */
4779 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03004780 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004781 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02004782 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004783 vcpu->run->debug.arch.exception = DB_VECTOR;
4784 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004785 return 0;
4786 } else {
Liran Alon1fc5d1942019-06-06 01:54:47 +03004787 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004788 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004789 kvm_queue_exception(vcpu, DB_VECTOR);
4790 return 1;
4791 }
4792 }
4793
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004794 if (vcpu->guest_debug == 0) {
Sean Christopherson2183f562019-05-07 12:17:56 -07004795 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004796
4797 /*
4798 * No more DR vmexits; force a reload of the debug registers
4799 * and reenter on this instruction. The next vmexit will
4800 * retrieve the full state of the debug registers.
4801 */
4802 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
4803 return 1;
4804 }
4805
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004806 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
4807 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03004808 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004809
4810 if (kvm_get_dr(vcpu, dr, &val))
4811 return 1;
4812 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03004813 } else
Nadav Amit57773922014-06-18 17:19:23 +03004814 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004815 return 1;
4816
Kyle Huey6affcbe2016-11-29 12:40:40 -08004817 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004818}
4819
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01004820static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
4821{
4822 return vcpu->arch.dr6;
4823}
4824
4825static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
4826{
4827}
4828
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004829static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
4830{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004831 get_debugreg(vcpu->arch.db[0], 0);
4832 get_debugreg(vcpu->arch.db[1], 1);
4833 get_debugreg(vcpu->arch.db[2], 2);
4834 get_debugreg(vcpu->arch.db[3], 3);
4835 get_debugreg(vcpu->arch.dr6, 6);
4836 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
4837
4838 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Sean Christopherson2183f562019-05-07 12:17:56 -07004839 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004840}
4841
Gleb Natapov020df072010-04-13 10:05:23 +03004842static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
4843{
4844 vmcs_writel(GUEST_DR7, val);
4845}
4846
Avi Kivity851ba692009-08-24 11:10:17 +03004847static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004848{
Kyle Huey6a908b62016-11-29 12:40:37 -08004849 return kvm_emulate_cpuid(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004850}
4851
Avi Kivity851ba692009-08-24 11:10:17 +03004852static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004853{
Sean Christopherson2b3eaf82019-04-30 10:36:19 -07004854 u32 ecx = kvm_rcx_read(vcpu);
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004855 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004856
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004857 msr_info.index = ecx;
4858 msr_info.host_initiated = false;
4859 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02004860 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02004861 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004862 return 1;
4863 }
4864
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004865 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004866
Sean Christopherson2b3eaf82019-04-30 10:36:19 -07004867 kvm_rax_write(vcpu, msr_info.data & -1u);
4868 kvm_rdx_write(vcpu, (msr_info.data >> 32) & -1u);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004869 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004870}
4871
Avi Kivity851ba692009-08-24 11:10:17 +03004872static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004873{
Will Auld8fe8ab42012-11-29 12:42:12 -08004874 struct msr_data msr;
Sean Christopherson2b3eaf82019-04-30 10:36:19 -07004875 u32 ecx = kvm_rcx_read(vcpu);
4876 u64 data = kvm_read_edx_eax(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004877
Will Auld8fe8ab42012-11-29 12:42:12 -08004878 msr.data = data;
4879 msr.index = ecx;
4880 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03004881 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02004882 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02004883 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004884 return 1;
4885 }
4886
Avi Kivity59200272010-01-25 19:47:02 +02004887 trace_kvm_msr_write(ecx, data);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004888 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004889}
4890
Avi Kivity851ba692009-08-24 11:10:17 +03004891static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004892{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01004893 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004894 return 1;
4895}
4896
Avi Kivity851ba692009-08-24 11:10:17 +03004897static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004898{
Sean Christopherson2183f562019-05-07 12:17:56 -07004899 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_INTR_PENDING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004900
Avi Kivity3842d132010-07-27 12:30:24 +03004901 kvm_make_request(KVM_REQ_EVENT, vcpu);
4902
Jan Kiszkaa26bf122008-09-26 09:30:45 +02004903 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004904 return 1;
4905}
4906
Avi Kivity851ba692009-08-24 11:10:17 +03004907static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004908{
Avi Kivityd3bef152007-06-05 15:53:05 +03004909 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004910}
4911
Avi Kivity851ba692009-08-24 11:10:17 +03004912static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02004913{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03004914 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02004915}
4916
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004917static int handle_invd(struct kvm_vcpu *vcpu)
4918{
Sean Christopherson0ce97a22018-08-23 13:56:52 -07004919 return kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004920}
4921
Avi Kivity851ba692009-08-24 11:10:17 +03004922static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03004923{
Sheng Yangf9c617f2009-03-25 10:08:52 +08004924 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03004925
4926 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004927 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03004928}
4929
Avi Kivityfee84b02011-11-10 14:57:25 +02004930static int handle_rdpmc(struct kvm_vcpu *vcpu)
4931{
4932 int err;
4933
4934 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004935 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02004936}
4937
Avi Kivity851ba692009-08-24 11:10:17 +03004938static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02004939{
Kyle Huey6affcbe2016-11-29 12:40:40 -08004940 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02004941}
4942
Dexuan Cui2acf9232010-06-10 11:27:12 +08004943static int handle_xsetbv(struct kvm_vcpu *vcpu)
4944{
4945 u64 new_bv = kvm_read_edx_eax(vcpu);
Sean Christophersonde3cd112019-04-30 10:36:17 -07004946 u32 index = kvm_rcx_read(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08004947
4948 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08004949 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08004950 return 1;
4951}
4952
Wanpeng Lif53cd632014-12-02 19:14:58 +08004953static int handle_xsaves(struct kvm_vcpu *vcpu)
4954{
Kyle Huey6affcbe2016-11-29 12:40:40 -08004955 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08004956 WARN(1, "this should never happen\n");
4957 return 1;
4958}
4959
4960static int handle_xrstors(struct kvm_vcpu *vcpu)
4961{
Kyle Huey6affcbe2016-11-29 12:40:40 -08004962 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08004963 WARN(1, "this should never happen\n");
4964 return 1;
4965}
4966
Avi Kivity851ba692009-08-24 11:10:17 +03004967static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004968{
Kevin Tian58fbbf22011-08-30 13:56:17 +03004969 if (likely(fasteoi)) {
4970 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4971 int access_type, offset;
4972
4973 access_type = exit_qualification & APIC_ACCESS_TYPE;
4974 offset = exit_qualification & APIC_ACCESS_OFFSET;
4975 /*
4976 * Sane guest uses MOV to write EOI, with written value
4977 * not cared. So make a short-circuit here by avoiding
4978 * heavy instruction emulation.
4979 */
4980 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
4981 (offset == APIC_EOI)) {
4982 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004983 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03004984 }
4985 }
Sean Christopherson0ce97a22018-08-23 13:56:52 -07004986 return kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004987}
4988
Yang Zhangc7c9c562013-01-25 10:18:51 +08004989static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
4990{
4991 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4992 int vector = exit_qualification & 0xff;
4993
4994 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
4995 kvm_apic_set_eoi_accelerated(vcpu, vector);
4996 return 1;
4997}
4998
Yang Zhang83d4c282013-01-25 10:18:49 +08004999static int handle_apic_write(struct kvm_vcpu *vcpu)
5000{
5001 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5002 u32 offset = exit_qualification & 0xfff;
5003
5004 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5005 kvm_apic_write_nodecode(vcpu, offset);
5006 return 1;
5007}
5008
Avi Kivity851ba692009-08-24 11:10:17 +03005009static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005010{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005011 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005012 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005013 bool has_error_code = false;
5014 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005015 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005016 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005017
5018 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005019 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005020 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005021
5022 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5023
5024 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005025 if (reason == TASK_SWITCH_GATE && idt_v) {
5026 switch (type) {
5027 case INTR_TYPE_NMI_INTR:
5028 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005029 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005030 break;
5031 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005032 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005033 kvm_clear_interrupt_queue(vcpu);
5034 break;
5035 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005036 if (vmx->idt_vectoring_info &
5037 VECTORING_INFO_DELIVER_CODE_MASK) {
5038 has_error_code = true;
5039 error_code =
5040 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5041 }
5042 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005043 case INTR_TYPE_SOFT_EXCEPTION:
5044 kvm_clear_exception_queue(vcpu);
5045 break;
5046 default:
5047 break;
5048 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005049 }
Izik Eidus37817f22008-03-24 23:14:53 +02005050 tss_selector = exit_qualification;
5051
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005052 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5053 type != INTR_TYPE_EXT_INTR &&
5054 type != INTR_TYPE_NMI_INTR))
5055 skip_emulated_instruction(vcpu);
5056
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005057 if (kvm_task_switch(vcpu, tss_selector,
5058 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
5059 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03005060 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5061 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5062 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005063 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03005064 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005065
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005066 /*
5067 * TODO: What about debug traps on tss switch?
5068 * Are we supposed to inject them and update dr6?
5069 */
5070
5071 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02005072}
5073
Avi Kivity851ba692009-08-24 11:10:17 +03005074static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005075{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005076 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005077 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01005078 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005079
Sheng Yangf9c617f2009-03-25 10:08:52 +08005080 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005081
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005082 /*
5083 * EPT violation happened while executing iret from NMI,
5084 * "blocked by NMI" bit has to be set before next VM entry.
5085 * There are errata that may cause this bit to not be set:
5086 * AAK134, BY25.
5087 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005088 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005089 enable_vnmi &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005090 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005091 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5092
Sheng Yang14394422008-04-28 12:24:45 +08005093 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005094 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005095
Junaid Shahid27959a42016-12-06 16:46:10 -08005096 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005097 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08005098 ? PFERR_USER_MASK : 0;
5099 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005100 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08005101 ? PFERR_WRITE_MASK : 0;
5102 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005103 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08005104 ? PFERR_FETCH_MASK : 0;
5105 /* ept page table entry is present? */
5106 error_code |= (exit_qualification &
5107 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
5108 EPT_VIOLATION_EXECUTABLE))
5109 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005110
Paolo Bonzinieebed242016-11-28 14:39:58 +01005111 error_code |= (exit_qualification & 0x100) != 0 ?
5112 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005113
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005114 vcpu->arch.exit_qualification = exit_qualification;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005115 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005116}
5117
Avi Kivity851ba692009-08-24 11:10:17 +03005118static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005119{
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005120 gpa_t gpa;
5121
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005122 /*
5123 * A nested guest cannot optimize MMIO vmexits, because we have an
5124 * nGPA here instead of the required GPA.
5125 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005126 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005127 if (!is_guest_mode(vcpu) &&
5128 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08005129 trace_kvm_fast_mmio(gpa);
Vitaly Kuznetsovd391f122018-01-25 16:37:07 +01005130 /*
5131 * Doing kvm_skip_emulated_instruction() depends on undefined
5132 * behavior: Intel's manual doesn't mandate
5133 * VM_EXIT_INSTRUCTION_LEN to be set in VMCS when EPT MISCONFIG
5134 * occurs and while on real hardware it was observed to be set,
5135 * other hypervisors (namely Hyper-V) don't set it, we end up
5136 * advancing IP with some random value. Disable fast mmio when
5137 * running nested and keep it for real hardware in hope that
5138 * VM_EXIT_INSTRUCTION_LEN will always be set correctly.
5139 */
5140 if (!static_cpu_has(X86_FEATURE_HYPERVISOR))
5141 return kvm_skip_emulated_instruction(vcpu);
5142 else
Sean Christopherson0ce97a22018-08-23 13:56:52 -07005143 return kvm_emulate_instruction(vcpu, EMULTYPE_SKIP) ==
Sean Christophersonc4409902018-08-23 13:56:46 -07005144 EMULATE_DONE;
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005145 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005146
Sean Christophersonc75d0edc2018-03-29 14:48:31 -07005147 return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005148}
5149
Avi Kivity851ba692009-08-24 11:10:17 +03005150static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005151{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005152 WARN_ON_ONCE(!enable_vnmi);
Sean Christopherson2183f562019-05-07 12:17:56 -07005153 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_NMI_PENDING);
Sheng Yangf08864b2008-05-15 18:23:25 +08005154 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005155 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005156
5157 return 1;
5158}
5159
Mohammed Gamal80ced182009-09-01 12:48:18 +02005160static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005161{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005162 struct vcpu_vmx *vmx = to_vmx(vcpu);
5163 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005164 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02005165 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005166 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005167
Sean Christopherson2bb8caf2018-03-12 10:56:13 -07005168 /*
5169 * We should never reach the point where we are emulating L2
5170 * due to invalid guest state as that means we incorrectly
5171 * allowed a nested VMEntry with an invalid vmcs12.
5172 */
5173 WARN_ON_ONCE(vmx->emulation_required && vmx->nested.nested_run_pending);
5174
Sean Christopherson2183f562019-05-07 12:17:56 -07005175 intr_window_requested = exec_controls_get(vmx) &
5176 CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005177
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005178 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005179 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005180 return handle_interrupt_window(&vmx->vcpu);
5181
Radim Krčmář72875d82017-04-26 22:32:19 +02005182 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005183 return 1;
5184
Sean Christopherson0ce97a22018-08-23 13:56:52 -07005185 err = kvm_emulate_instruction(vcpu, 0);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005186
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02005187 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02005188 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005189 ret = 0;
5190 goto out;
5191 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005192
Sean Christophersonadd5ff72018-03-23 09:34:00 -07005193 if (err != EMULATE_DONE)
5194 goto emulation_error;
5195
5196 if (vmx->emulation_required && !vmx->rmode.vm86_active &&
5197 vcpu->arch.exception.pending)
5198 goto emulation_error;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005199
Gleb Natapov8d76c492013-05-08 18:38:44 +03005200 if (vcpu->arch.halt_request) {
5201 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005202 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03005203 goto out;
5204 }
5205
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005206 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02005207 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005208 if (need_resched())
5209 schedule();
5210 }
5211
Mohammed Gamal80ced182009-09-01 12:48:18 +02005212out:
5213 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005214
Sean Christophersonadd5ff72018-03-23 09:34:00 -07005215emulation_error:
5216 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5217 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5218 vcpu->run->internal.ndata = 0;
5219 return 0;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005220}
5221
5222static void grow_ple_window(struct kvm_vcpu *vcpu)
5223{
5224 struct vcpu_vmx *vmx = to_vmx(vcpu);
5225 int old = vmx->ple_window;
5226
Babu Mogerc8e88712018-03-16 16:37:24 -04005227 vmx->ple_window = __grow_ple_window(old, ple_window,
5228 ple_window_grow,
5229 ple_window_max);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005230
5231 if (vmx->ple_window != old)
5232 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02005233
5234 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005235}
5236
5237static void shrink_ple_window(struct kvm_vcpu *vcpu)
5238{
5239 struct vcpu_vmx *vmx = to_vmx(vcpu);
5240 int old = vmx->ple_window;
5241
Babu Mogerc8e88712018-03-16 16:37:24 -04005242 vmx->ple_window = __shrink_ple_window(old, ple_window,
5243 ple_window_shrink,
5244 ple_window);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005245
5246 if (vmx->ple_window != old)
5247 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02005248
5249 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005250}
5251
5252/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08005253 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
5254 */
5255static void wakeup_handler(void)
5256{
5257 struct kvm_vcpu *vcpu;
5258 int cpu = smp_processor_id();
5259
5260 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5261 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
5262 blocked_vcpu_list) {
5263 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
5264
5265 if (pi_test_on(pi_desc) == 1)
5266 kvm_vcpu_kick(vcpu);
5267 }
5268 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5269}
5270
Peng Haoe01bca22018-04-07 05:47:32 +08005271static void vmx_enable_tdp(void)
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005272{
5273 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
5274 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
5275 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
5276 0ull, VMX_EPT_EXECUTABLE_MASK,
5277 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Tom Lendackyd0ec49d2017-07-17 16:10:27 -05005278 VMX_EPT_RWX_MASK, 0ull);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005279
5280 ept_set_mmio_spte_mask();
5281 kvm_enable_tdp();
5282}
5283
Avi Kivity6aa8b732006-12-10 02:21:36 -08005284/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005285 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5286 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5287 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005288static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005289{
Wanpeng Lib31c1142018-03-12 04:53:04 -07005290 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005291 grow_ple_window(vcpu);
5292
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08005293 /*
5294 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
5295 * VM-execution control is ignored if CPL > 0. OTOH, KVM
5296 * never set PAUSE_EXITING and just set PLE if supported,
5297 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
5298 */
5299 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005300 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005301}
5302
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005303static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08005304{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005305 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08005306}
5307
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005308static int handle_mwait(struct kvm_vcpu *vcpu)
5309{
5310 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
5311 return handle_nop(vcpu);
5312}
5313
Jim Mattson45ec3682017-08-23 16:32:04 -07005314static int handle_invalid_op(struct kvm_vcpu *vcpu)
5315{
5316 kvm_queue_exception(vcpu, UD_VECTOR);
5317 return 1;
5318}
5319
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005320static int handle_monitor_trap(struct kvm_vcpu *vcpu)
5321{
5322 return 1;
5323}
5324
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005325static int handle_monitor(struct kvm_vcpu *vcpu)
5326{
5327 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
5328 return handle_nop(vcpu);
5329}
5330
Junaid Shahideb4b2482018-06-27 14:59:14 -07005331static int handle_invpcid(struct kvm_vcpu *vcpu)
5332{
5333 u32 vmx_instruction_info;
5334 unsigned long type;
5335 bool pcid_enabled;
5336 gva_t gva;
5337 struct x86_exception e;
Junaid Shahidb94742c2018-06-27 14:59:20 -07005338 unsigned i;
5339 unsigned long roots_to_free = 0;
Junaid Shahideb4b2482018-06-27 14:59:14 -07005340 struct {
5341 u64 pcid;
5342 u64 gla;
5343 } operand;
5344
5345 if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
5346 kvm_queue_exception(vcpu, UD_VECTOR);
5347 return 1;
5348 }
5349
5350 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5351 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
5352
5353 if (type > 3) {
5354 kvm_inject_gp(vcpu, 0);
5355 return 1;
5356 }
5357
5358 /* According to the Intel instruction reference, the memory operand
5359 * is read even if it isn't needed (e.g., for type==all)
5360 */
5361 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyfdb28612019-06-06 00:19:16 +03005362 vmx_instruction_info, false,
5363 sizeof(operand), &gva))
Junaid Shahideb4b2482018-06-27 14:59:14 -07005364 return 1;
5365
5366 if (kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e)) {
5367 kvm_inject_page_fault(vcpu, &e);
5368 return 1;
5369 }
5370
5371 if (operand.pcid >> 12 != 0) {
5372 kvm_inject_gp(vcpu, 0);
5373 return 1;
5374 }
5375
5376 pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
5377
5378 switch (type) {
5379 case INVPCID_TYPE_INDIV_ADDR:
5380 if ((!pcid_enabled && (operand.pcid != 0)) ||
5381 is_noncanonical_address(operand.gla, vcpu)) {
5382 kvm_inject_gp(vcpu, 0);
5383 return 1;
5384 }
5385 kvm_mmu_invpcid_gva(vcpu, operand.gla, operand.pcid);
5386 return kvm_skip_emulated_instruction(vcpu);
5387
5388 case INVPCID_TYPE_SINGLE_CTXT:
5389 if (!pcid_enabled && (operand.pcid != 0)) {
5390 kvm_inject_gp(vcpu, 0);
5391 return 1;
5392 }
5393
5394 if (kvm_get_active_pcid(vcpu) == operand.pcid) {
5395 kvm_mmu_sync_roots(vcpu);
5396 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
5397 }
5398
Junaid Shahidb94742c2018-06-27 14:59:20 -07005399 for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
Vitaly Kuznetsov44dd3ff2018-10-08 21:28:05 +02005400 if (kvm_get_pcid(vcpu, vcpu->arch.mmu->prev_roots[i].cr3)
Junaid Shahidb94742c2018-06-27 14:59:20 -07005401 == operand.pcid)
5402 roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i);
Junaid Shahidade61e22018-06-27 14:59:15 -07005403
Vitaly Kuznetsov6a82cd12018-10-08 21:28:07 +02005404 kvm_mmu_free_roots(vcpu, vcpu->arch.mmu, roots_to_free);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005405 /*
Junaid Shahidb94742c2018-06-27 14:59:20 -07005406 * If neither the current cr3 nor any of the prev_roots use the
Junaid Shahidade61e22018-06-27 14:59:15 -07005407 * given PCID, then nothing needs to be done here because a
5408 * resync will happen anyway before switching to any other CR3.
Junaid Shahideb4b2482018-06-27 14:59:14 -07005409 */
5410
5411 return kvm_skip_emulated_instruction(vcpu);
5412
5413 case INVPCID_TYPE_ALL_NON_GLOBAL:
5414 /*
5415 * Currently, KVM doesn't mark global entries in the shadow
5416 * page tables, so a non-global flush just degenerates to a
5417 * global flush. If needed, we could optimize this later by
5418 * keeping track of global entries in shadow page tables.
5419 */
5420
5421 /* fall-through */
5422 case INVPCID_TYPE_ALL_INCL_GLOBAL:
5423 kvm_mmu_unload(vcpu);
5424 return kvm_skip_emulated_instruction(vcpu);
5425
5426 default:
5427 BUG(); /* We have already checked above that type <= 3 */
5428 }
5429}
5430
Kai Huang843e4332015-01-28 10:54:28 +08005431static int handle_pml_full(struct kvm_vcpu *vcpu)
5432{
5433 unsigned long exit_qualification;
5434
5435 trace_kvm_pml_full(vcpu->vcpu_id);
5436
5437 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5438
5439 /*
5440 * PML buffer FULL happened while executing iret from NMI,
5441 * "blocked by NMI" bit has to be set before next VM entry.
5442 */
5443 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005444 enable_vnmi &&
Kai Huang843e4332015-01-28 10:54:28 +08005445 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
5446 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5447 GUEST_INTR_STATE_NMI);
5448
5449 /*
5450 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
5451 * here.., and there's no userspace involvement needed for PML.
5452 */
5453 return 1;
5454}
5455
Yunhong Jiang64672c92016-06-13 14:19:59 -07005456static int handle_preemption_timer(struct kvm_vcpu *vcpu)
5457{
Sean Christophersond264ee02018-08-27 15:21:12 -07005458 if (!to_vmx(vcpu)->req_immediate_exit)
5459 kvm_lapic_expired_hv_timer(vcpu);
Yunhong Jiang64672c92016-06-13 14:19:59 -07005460 return 1;
5461}
5462
Sean Christophersone4027cf2018-12-03 13:53:12 -08005463/*
5464 * When nested=0, all VMX instruction VM Exits filter here. The handlers
5465 * are overwritten by nested_vmx_setup() when nested=1.
5466 */
5467static int handle_vmx_instruction(struct kvm_vcpu *vcpu)
5468{
5469 kvm_queue_exception(vcpu, UD_VECTOR);
5470 return 1;
5471}
5472
Sean Christopherson0b665d32018-08-14 09:33:34 -07005473static int handle_encls(struct kvm_vcpu *vcpu)
5474{
5475 /*
5476 * SGX virtualization is not yet supported. There is no software
5477 * enable bit for SGX, so we have to trap ENCLS and inject a #UD
5478 * to prevent the guest from executing ENCLS.
5479 */
5480 kvm_queue_exception(vcpu, UD_VECTOR);
5481 return 1;
5482}
5483
Nadav Har'El0140cae2011-05-25 23:06:28 +03005484/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005485 * The exit handlers return 1 if the exit was handled fully and guest execution
5486 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5487 * to be done to userspace and return 0.
5488 */
Sean Christophersone4027cf2018-12-03 13:53:12 -08005489static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Sean Christopherson95b5a482019-04-19 22:50:59 -07005490 [EXIT_REASON_EXCEPTION_NMI] = handle_exception_nmi,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005491 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005492 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005493 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005494 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005495 [EXIT_REASON_CR_ACCESS] = handle_cr,
5496 [EXIT_REASON_DR_ACCESS] = handle_dr,
5497 [EXIT_REASON_CPUID] = handle_cpuid,
5498 [EXIT_REASON_MSR_READ] = handle_rdmsr,
5499 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
5500 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
5501 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005502 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005503 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02005504 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02005505 [EXIT_REASON_VMCALL] = handle_vmcall,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005506 [EXIT_REASON_VMCLEAR] = handle_vmx_instruction,
5507 [EXIT_REASON_VMLAUNCH] = handle_vmx_instruction,
5508 [EXIT_REASON_VMPTRLD] = handle_vmx_instruction,
5509 [EXIT_REASON_VMPTRST] = handle_vmx_instruction,
5510 [EXIT_REASON_VMREAD] = handle_vmx_instruction,
5511 [EXIT_REASON_VMRESUME] = handle_vmx_instruction,
5512 [EXIT_REASON_VMWRITE] = handle_vmx_instruction,
5513 [EXIT_REASON_VMOFF] = handle_vmx_instruction,
5514 [EXIT_REASON_VMON] = handle_vmx_instruction,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005515 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5516 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08005517 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08005518 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02005519 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08005520 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005521 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005522 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Paolo Bonzini0367f202016-07-12 10:44:55 +02005523 [EXIT_REASON_GDTR_IDTR] = handle_desc,
5524 [EXIT_REASON_LDTR_TR] = handle_desc,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005525 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5526 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005527 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005528 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005529 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005530 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005531 [EXIT_REASON_INVEPT] = handle_vmx_instruction,
5532 [EXIT_REASON_INVVPID] = handle_vmx_instruction,
Jim Mattson45ec3682017-08-23 16:32:04 -07005533 [EXIT_REASON_RDRAND] = handle_invalid_op,
Jim Mattson75f4fc82017-08-23 16:32:03 -07005534 [EXIT_REASON_RDSEED] = handle_invalid_op,
Wanpeng Lif53cd632014-12-02 19:14:58 +08005535 [EXIT_REASON_XSAVES] = handle_xsaves,
5536 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08005537 [EXIT_REASON_PML_FULL] = handle_pml_full,
Junaid Shahideb4b2482018-06-27 14:59:14 -07005538 [EXIT_REASON_INVPCID] = handle_invpcid,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005539 [EXIT_REASON_VMFUNC] = handle_vmx_instruction,
Yunhong Jiang64672c92016-06-13 14:19:59 -07005540 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Sean Christopherson0b665d32018-08-14 09:33:34 -07005541 [EXIT_REASON_ENCLS] = handle_encls,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005542};
5543
5544static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005545 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005546
Avi Kivity586f9602010-11-18 13:09:54 +02005547static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
5548{
5549 *info1 = vmcs_readl(EXIT_QUALIFICATION);
5550 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
5551}
5552
Kai Huanga3eaa862015-11-04 13:46:05 +08005553static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08005554{
Kai Huanga3eaa862015-11-04 13:46:05 +08005555 if (vmx->pml_pg) {
5556 __free_page(vmx->pml_pg);
5557 vmx->pml_pg = NULL;
5558 }
Kai Huang843e4332015-01-28 10:54:28 +08005559}
5560
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005561static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08005562{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005563 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005564 u64 *pml_buf;
5565 u16 pml_idx;
5566
5567 pml_idx = vmcs_read16(GUEST_PML_INDEX);
5568
5569 /* Do nothing if PML buffer is empty */
5570 if (pml_idx == (PML_ENTITY_NUM - 1))
5571 return;
5572
5573 /* PML index always points to next available PML buffer entity */
5574 if (pml_idx >= PML_ENTITY_NUM)
5575 pml_idx = 0;
5576 else
5577 pml_idx++;
5578
5579 pml_buf = page_address(vmx->pml_pg);
5580 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
5581 u64 gpa;
5582
5583 gpa = pml_buf[pml_idx];
5584 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005585 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08005586 }
5587
5588 /* reset PML index */
5589 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5590}
5591
5592/*
5593 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
5594 * Called before reporting dirty_bitmap to userspace.
5595 */
5596static void kvm_flush_pml_buffers(struct kvm *kvm)
5597{
5598 int i;
5599 struct kvm_vcpu *vcpu;
5600 /*
5601 * We only need to kick vcpu out of guest mode here, as PML buffer
5602 * is flushed at beginning of all VMEXITs, and it's obvious that only
5603 * vcpus running in guest are possible to have unflushed GPAs in PML
5604 * buffer.
5605 */
5606 kvm_for_each_vcpu(i, vcpu, kvm)
5607 kvm_vcpu_kick(vcpu);
5608}
5609
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005610static void vmx_dump_sel(char *name, uint32_t sel)
5611{
5612 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05005613 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005614 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
5615 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
5616 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
5617}
5618
5619static void vmx_dump_dtsel(char *name, uint32_t limit)
5620{
5621 pr_err("%s limit=0x%08x, base=0x%016lx\n",
5622 name, vmcs_read32(limit),
5623 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
5624}
5625
Paolo Bonzini69090812019-04-15 15:16:17 +02005626void dump_vmcs(void)
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005627{
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005628 u32 vmentry_ctl, vmexit_ctl;
5629 u32 cpu_based_exec_ctrl, pin_based_exec_ctrl, secondary_exec_control;
5630 unsigned long cr4;
5631 u64 efer;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005632 int i, n;
5633
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005634 if (!dump_invalid_vmcs) {
5635 pr_warn_ratelimited("set kvm_intel.dump_invalid_vmcs=1 to dump internal KVM state.\n");
5636 return;
5637 }
5638
5639 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
5640 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
5641 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5642 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
5643 cr4 = vmcs_readl(GUEST_CR4);
5644 efer = vmcs_read64(GUEST_IA32_EFER);
5645 secondary_exec_control = 0;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005646 if (cpu_has_secondary_exec_ctrls())
5647 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5648
5649 pr_err("*** Guest State ***\n");
5650 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5651 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
5652 vmcs_readl(CR0_GUEST_HOST_MASK));
5653 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5654 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
5655 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
5656 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
5657 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
5658 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005659 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
5660 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
5661 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
5662 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005663 }
5664 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
5665 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
5666 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
5667 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
5668 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5669 vmcs_readl(GUEST_SYSENTER_ESP),
5670 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
5671 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
5672 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
5673 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
5674 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
5675 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
5676 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
5677 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
5678 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
5679 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
5680 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
5681 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
5682 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005683 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5684 efer, vmcs_read64(GUEST_IA32_PAT));
5685 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
5686 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005687 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005688 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005689 vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005690 pr_err("PerfGlobCtl = 0x%016llx\n",
5691 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005692 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005693 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005694 pr_err("Interruptibility = %08x ActivityState = %08x\n",
5695 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
5696 vmcs_read32(GUEST_ACTIVITY_STATE));
5697 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
5698 pr_err("InterruptStatus = %04x\n",
5699 vmcs_read16(GUEST_INTR_STATUS));
5700
5701 pr_err("*** Host State ***\n");
5702 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
5703 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
5704 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
5705 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
5706 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
5707 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
5708 vmcs_read16(HOST_TR_SELECTOR));
5709 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
5710 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
5711 vmcs_readl(HOST_TR_BASE));
5712 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
5713 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
5714 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
5715 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
5716 vmcs_readl(HOST_CR4));
5717 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5718 vmcs_readl(HOST_IA32_SYSENTER_ESP),
5719 vmcs_read32(HOST_IA32_SYSENTER_CS),
5720 vmcs_readl(HOST_IA32_SYSENTER_EIP));
5721 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005722 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5723 vmcs_read64(HOST_IA32_EFER),
5724 vmcs_read64(HOST_IA32_PAT));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005725 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005726 vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005727 pr_err("PerfGlobCtl = 0x%016llx\n",
5728 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005729
5730 pr_err("*** Control State ***\n");
5731 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
5732 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
5733 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
5734 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
5735 vmcs_read32(EXCEPTION_BITMAP),
5736 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
5737 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
5738 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
5739 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
5740 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
5741 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
5742 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
5743 vmcs_read32(VM_EXIT_INTR_INFO),
5744 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
5745 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
5746 pr_err(" reason=%08x qualification=%016lx\n",
5747 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
5748 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
5749 vmcs_read32(IDT_VECTORING_INFO_FIELD),
5750 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005751 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08005752 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005753 pr_err("TSC Multiplier = 0x%016llx\n",
5754 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005755 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW) {
5756 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
5757 u16 status = vmcs_read16(GUEST_INTR_STATUS);
5758 pr_err("SVI|RVI = %02x|%02x ", status >> 8, status & 0xff);
5759 }
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005760 pr_cont("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005761 if (secondary_exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
5762 pr_err("APIC-access addr = 0x%016llx ", vmcs_read64(APIC_ACCESS_ADDR));
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005763 pr_cont("virt-APIC addr = 0x%016llx\n", vmcs_read64(VIRTUAL_APIC_PAGE_ADDR));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005764 }
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005765 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
5766 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
5767 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005768 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005769 n = vmcs_read32(CR3_TARGET_COUNT);
5770 for (i = 0; i + 1 < n; i += 4)
5771 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
5772 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
5773 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
5774 if (i < n)
5775 pr_err("CR3 target%u=%016lx\n",
5776 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
5777 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
5778 pr_err("PLE Gap=%08x Window=%08x\n",
5779 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
5780 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
5781 pr_err("Virtual processor ID = 0x%04x\n",
5782 vmcs_read16(VIRTUAL_PROCESSOR_ID));
5783}
5784
Avi Kivity6aa8b732006-12-10 02:21:36 -08005785/*
5786 * The guest has exited. See if we can fix it or if we need userspace
5787 * assistance.
5788 */
Avi Kivity851ba692009-08-24 11:10:17 +03005789static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005790{
Avi Kivity29bd8a72007-09-10 17:27:03 +03005791 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005792 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02005793 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005794
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01005795 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
5796
Kai Huang843e4332015-01-28 10:54:28 +08005797 /*
5798 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
5799 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
5800 * querying dirty_bitmap, we only need to kick all vcpus out of guest
5801 * mode as if vcpus is in root mode, the PML buffer must has been
5802 * flushed already.
5803 */
5804 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005805 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005806
Mohammed Gamal80ced182009-09-01 12:48:18 +02005807 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02005808 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02005809 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005810
Paolo Bonzini7313c692017-07-27 10:31:25 +02005811 if (is_guest_mode(vcpu) && nested_vmx_exit_reflected(vcpu, exit_reason))
5812 return nested_vmx_reflect_vmexit(vcpu, exit_reason);
Nadav Har'El644d7112011-05-25 23:12:35 +03005813
Mohammed Gamal51207022010-05-31 22:40:54 +03005814 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005815 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03005816 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5817 vcpu->run->fail_entry.hardware_entry_failure_reason
5818 = exit_reason;
5819 return 0;
5820 }
5821
Avi Kivity29bd8a72007-09-10 17:27:03 +03005822 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03005823 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5824 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03005825 = vmcs_read32(VM_INSTRUCTION_ERROR);
5826 return 0;
5827 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005828
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005829 /*
5830 * Note:
5831 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
5832 * delivery event since it indicates guest is accessing MMIO.
5833 * The vm-exit can be triggered again after return to guest that
5834 * will cause infinite loop.
5835 */
Mike Dayd77c26f2007-10-08 09:02:08 -04005836 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08005837 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02005838 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00005839 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005840 exit_reason != EXIT_REASON_TASK_SWITCH)) {
5841 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5842 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005843 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005844 vcpu->run->internal.data[0] = vectoring_info;
5845 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005846 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
5847 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
5848 vcpu->run->internal.ndata++;
5849 vcpu->run->internal.data[3] =
5850 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5851 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005852 return 0;
5853 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005854
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005855 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01005856 vmx->loaded_vmcs->soft_vnmi_blocked)) {
5857 if (vmx_interrupt_allowed(vcpu)) {
5858 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5859 } else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
5860 vcpu->arch.nmi_pending) {
5861 /*
5862 * This CPU don't support us in finding the end of an
5863 * NMI-blocked window if the guest runs with IRQs
5864 * disabled. So we pull the trigger after 1 s of
5865 * futile waiting, but inform the user about this.
5866 */
5867 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
5868 "state on VCPU %d after 1 s timeout\n",
5869 __func__, vcpu->vcpu_id);
5870 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5871 }
5872 }
5873
Avi Kivity6aa8b732006-12-10 02:21:36 -08005874 if (exit_reason < kvm_vmx_max_exit_handlers
5875 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03005876 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005877 else {
Radim Krčmář6c6c5e02017-01-13 18:59:04 +01005878 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
5879 exit_reason);
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03005880 kvm_queue_exception(vcpu, UD_VECTOR);
5881 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005882 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005883}
5884
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005885/*
5886 * Software based L1D cache flush which is used when microcode providing
5887 * the cache control MSR is not loaded.
5888 *
5889 * The L1D cache is 32 KiB on Nehalem and later microarchitectures, but to
5890 * flush it is required to read in 64 KiB because the replacement algorithm
5891 * is not exactly LRU. This could be sized at runtime via topology
5892 * information but as all relevant affected CPUs have 32KiB L1D cache size
5893 * there is no point in doing so.
5894 */
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005895static void vmx_l1d_flush(struct kvm_vcpu *vcpu)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005896{
5897 int size = PAGE_SIZE << L1D_CACHE_ORDER;
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005898
5899 /*
Thomas Gleixner2f055942018-07-13 16:23:17 +02005900 * This code is only executed when the the flush mode is 'cond' or
5901 * 'always'
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005902 */
Nicolai Stange427362a2018-07-21 22:25:00 +02005903 if (static_branch_likely(&vmx_l1d_flush_cond)) {
Nicolai Stange45b575c2018-07-27 13:22:16 +02005904 bool flush_l1d;
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02005905
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005906 /*
Nicolai Stange45b575c2018-07-27 13:22:16 +02005907 * Clear the per-vcpu flush bit, it gets set again
5908 * either from vcpu_run() or from one of the unsafe
5909 * VMEXIT handlers.
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005910 */
Nicolai Stange45b575c2018-07-27 13:22:16 +02005911 flush_l1d = vcpu->arch.l1tf_flush_l1d;
Thomas Gleixner4c6523e2018-07-13 16:23:20 +02005912 vcpu->arch.l1tf_flush_l1d = false;
Nicolai Stange45b575c2018-07-27 13:22:16 +02005913
5914 /*
5915 * Clear the per-cpu flush bit, it gets set again from
5916 * the interrupt handlers.
5917 */
5918 flush_l1d |= kvm_get_cpu_l1tf_flush_l1d();
5919 kvm_clear_cpu_l1tf_flush_l1d();
5920
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02005921 if (!flush_l1d)
5922 return;
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005923 }
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005924
5925 vcpu->stat.l1d_flush++;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005926
Paolo Bonzini3fa045b2018-07-02 13:03:48 +02005927 if (static_cpu_has(X86_FEATURE_FLUSH_L1D)) {
5928 wrmsrl(MSR_IA32_FLUSH_CMD, L1D_FLUSH);
5929 return;
5930 }
5931
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005932 asm volatile(
5933 /* First ensure the pages are in the TLB */
5934 "xorl %%eax, %%eax\n"
5935 ".Lpopulate_tlb:\n\t"
Nicolai Stange288d1522018-07-18 19:07:38 +02005936 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005937 "addl $4096, %%eax\n\t"
5938 "cmpl %%eax, %[size]\n\t"
5939 "jne .Lpopulate_tlb\n\t"
5940 "xorl %%eax, %%eax\n\t"
5941 "cpuid\n\t"
5942 /* Now fill the cache */
5943 "xorl %%eax, %%eax\n"
5944 ".Lfill_cache:\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02005945 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005946 "addl $64, %%eax\n\t"
5947 "cmpl %%eax, %[size]\n\t"
5948 "jne .Lfill_cache\n\t"
5949 "lfence\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02005950 :: [flush_pages] "r" (vmx_l1d_flush_pages),
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005951 [size] "r" (size)
5952 : "eax", "ebx", "ecx", "edx");
5953}
5954
Gleb Natapov95ba8273132009-04-21 17:45:08 +03005955static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005956{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08005957 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5958
5959 if (is_guest_mode(vcpu) &&
5960 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
5961 return;
5962
Gleb Natapov95ba8273132009-04-21 17:45:08 +03005963 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005964 vmcs_write32(TPR_THRESHOLD, 0);
5965 return;
5966 }
5967
Gleb Natapov95ba8273132009-04-21 17:45:08 +03005968 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005969}
5970
Sean Christopherson97b7ead2018-12-03 13:53:16 -08005971void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
Yang Zhang8d146952013-01-25 10:18:50 +08005972{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07005973 struct vcpu_vmx *vmx = to_vmx(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08005974 u32 sec_exec_control;
5975
Jim Mattson8d860bb2018-05-09 16:56:05 -04005976 if (!lapic_in_kernel(vcpu))
5977 return;
5978
Sean Christophersonfd6b6d92018-10-01 14:25:34 -07005979 if (!flexpriority_enabled &&
5980 !cpu_has_vmx_virtualize_x2apic_mode())
5981 return;
5982
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02005983 /* Postpone execution until vmcs01 is the current VMCS. */
5984 if (is_guest_mode(vcpu)) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07005985 vmx->nested.change_vmcs01_virtual_apic_mode = true;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02005986 return;
5987 }
5988
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07005989 sec_exec_control = secondary_exec_controls_get(vmx);
Jim Mattson8d860bb2018-05-09 16:56:05 -04005990 sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
5991 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
Yang Zhang8d146952013-01-25 10:18:50 +08005992
Jim Mattson8d860bb2018-05-09 16:56:05 -04005993 switch (kvm_get_apic_mode(vcpu)) {
5994 case LAPIC_MODE_INVALID:
5995 WARN_ONCE(true, "Invalid local APIC state");
5996 case LAPIC_MODE_DISABLED:
5997 break;
5998 case LAPIC_MODE_XAPIC:
5999 if (flexpriority_enabled) {
6000 sec_exec_control |=
6001 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6002 vmx_flush_tlb(vcpu, true);
6003 }
6004 break;
6005 case LAPIC_MODE_X2APIC:
6006 if (cpu_has_vmx_virtualize_x2apic_mode())
6007 sec_exec_control |=
6008 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6009 break;
Yang Zhang8d146952013-01-25 10:18:50 +08006010 }
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006011 secondary_exec_controls_set(vmx, sec_exec_control);
Yang Zhang8d146952013-01-25 10:18:50 +08006012
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006013 vmx_update_msr_bitmap(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006014}
6015
Tang Chen38b99172014-09-24 15:57:54 +08006016static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
6017{
Jim Mattsonab5df312018-05-09 17:02:03 -04006018 if (!is_guest_mode(vcpu)) {
Tang Chen38b99172014-09-24 15:57:54 +08006019 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Junaid Shahida468f2d2018-04-26 13:09:50 -07006020 vmx_flush_tlb(vcpu, true);
Jim Mattsonfb6c8192017-03-16 13:53:59 -07006021 }
Tang Chen38b99172014-09-24 15:57:54 +08006022}
6023
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006024static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006025{
6026 u16 status;
6027 u8 old;
6028
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006029 if (max_isr == -1)
6030 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006031
6032 status = vmcs_read16(GUEST_INTR_STATUS);
6033 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006034 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08006035 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006036 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006037 vmcs_write16(GUEST_INTR_STATUS, status);
6038 }
6039}
6040
6041static void vmx_set_rvi(int vector)
6042{
6043 u16 status;
6044 u8 old;
6045
Wei Wang4114c272014-11-05 10:53:43 +08006046 if (vector == -1)
6047 vector = 0;
6048
Yang Zhangc7c9c562013-01-25 10:18:51 +08006049 status = vmcs_read16(GUEST_INTR_STATUS);
6050 old = (u8)status & 0xff;
6051 if ((u8)vector != old) {
6052 status &= ~0xff;
6053 status |= (u8)vector;
6054 vmcs_write16(GUEST_INTR_STATUS, status);
6055 }
6056}
6057
6058static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
6059{
Liran Alon851c1a182017-12-24 18:12:56 +02006060 /*
6061 * When running L2, updating RVI is only relevant when
6062 * vmcs12 virtual-interrupt-delivery enabled.
6063 * However, it can be enabled only when L1 also
6064 * intercepts external-interrupts and in that case
6065 * we should not update vmcs02 RVI but instead intercept
6066 * interrupt. Therefore, do nothing when running L2.
6067 */
6068 if (!is_guest_mode(vcpu))
Wanpeng Li963fee12014-07-17 19:03:00 +08006069 vmx_set_rvi(max_irr);
Yang Zhangc7c9c562013-01-25 10:18:51 +08006070}
6071
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006072static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006073{
6074 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006075 int max_irr;
Liran Alonf27a85c2017-12-24 18:12:55 +02006076 bool max_irr_updated;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006077
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006078 WARN_ON(!vcpu->arch.apicv_active);
6079 if (pi_test_on(&vmx->pi_desc)) {
6080 pi_clear_on(&vmx->pi_desc);
6081 /*
6082 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
6083 * But on x86 this is just a compiler barrier anyway.
6084 */
6085 smp_mb__after_atomic();
Liran Alonf27a85c2017-12-24 18:12:55 +02006086 max_irr_updated =
6087 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
6088
6089 /*
6090 * If we are running L2 and L1 has a new pending interrupt
6091 * which can be injected, we should re-evaluate
6092 * what should be done with this new L1 interrupt.
Liran Alon851c1a182017-12-24 18:12:56 +02006093 * If L1 intercepts external-interrupts, we should
6094 * exit from L2 to L1. Otherwise, interrupt should be
6095 * delivered directly to L2.
Liran Alonf27a85c2017-12-24 18:12:55 +02006096 */
Liran Alon851c1a182017-12-24 18:12:56 +02006097 if (is_guest_mode(vcpu) && max_irr_updated) {
6098 if (nested_exit_on_intr(vcpu))
6099 kvm_vcpu_exiting_guest_mode(vcpu);
6100 else
6101 kvm_make_request(KVM_REQ_EVENT, vcpu);
6102 }
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006103 } else {
6104 max_irr = kvm_lapic_find_highest_irr(vcpu);
6105 }
6106 vmx_hwapic_irr_update(vcpu, max_irr);
6107 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006108}
6109
Andrey Smetanin63086302015-11-10 15:36:32 +03006110static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006111{
Andrey Smetanind62caab2015-11-10 15:36:33 +03006112 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08006113 return;
6114
Yang Zhangc7c9c562013-01-25 10:18:51 +08006115 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
6116 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
6117 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
6118 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6119}
6120
Paolo Bonzini967235d2016-12-19 14:03:45 +01006121static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
6122{
6123 struct vcpu_vmx *vmx = to_vmx(vcpu);
6124
6125 pi_clear_on(&vmx->pi_desc);
6126 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
6127}
6128
Sean Christopherson95b5a482019-04-19 22:50:59 -07006129static void handle_exception_nmi_irqoff(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006130{
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006131 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Andi Kleena0861c02009-06-08 17:37:09 +08006132
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006133 /* if exit due to PF check for async PF */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006134 if (is_page_fault(vmx->exit_intr_info))
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006135 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
6136
Andi Kleena0861c02009-06-08 17:37:09 +08006137 /* Handle machine checks before interrupts are enabled */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006138 if (is_machine_check(vmx->exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08006139 kvm_machine_check();
6140
Gleb Natapov20f65982009-05-11 13:35:55 +03006141 /* We need to handle NMIs before interrupts are enabled */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006142 if (is_nmi(vmx->exit_intr_info)) {
Andi Kleendd60d212017-07-25 17:20:32 -07006143 kvm_before_interrupt(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006144 asm("int $2");
Andi Kleendd60d212017-07-25 17:20:32 -07006145 kvm_after_interrupt(&vmx->vcpu);
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006146 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006147}
Gleb Natapov20f65982009-05-11 13:35:55 +03006148
Sean Christopherson95b5a482019-04-19 22:50:59 -07006149static void handle_external_interrupt_irqoff(struct kvm_vcpu *vcpu)
Yang Zhanga547c6d2013-04-11 19:25:10 +08006150{
Sean Christopherson49def502019-04-19 22:50:56 -07006151 unsigned int vector;
6152 unsigned long entry;
6153#ifdef CONFIG_X86_64
6154 unsigned long tmp;
6155#endif
6156 gate_desc *desc;
6157 u32 intr_info;
Yang Zhanga547c6d2013-04-11 19:25:10 +08006158
Sean Christopherson49def502019-04-19 22:50:56 -07006159 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6160 if (WARN_ONCE(!is_external_intr(intr_info),
6161 "KVM: unexpected VM-Exit interrupt info: 0x%x", intr_info))
6162 return;
6163
6164 vector = intr_info & INTR_INFO_VECTOR_MASK;
Sean Christopherson23420802019-04-19 22:50:57 -07006165 desc = (gate_desc *)host_idt_base + vector;
Sean Christopherson49def502019-04-19 22:50:56 -07006166 entry = gate_offset(desc);
6167
Sean Christopherson165072b2019-04-19 22:50:58 -07006168 kvm_before_interrupt(vcpu);
6169
Sean Christopherson49def502019-04-19 22:50:56 -07006170 asm volatile(
Yang Zhanga547c6d2013-04-11 19:25:10 +08006171#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006172 "mov %%" _ASM_SP ", %[sp]\n\t"
6173 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
6174 "push $%c[ss]\n\t"
6175 "push %[sp]\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08006176#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006177 "pushf\n\t"
6178 __ASM_SIZE(push) " $%c[cs]\n\t"
6179 CALL_NOSPEC
6180 :
Yang Zhanga547c6d2013-04-11 19:25:10 +08006181#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006182 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08006183#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006184 ASM_CALL_CONSTRAINT
6185 :
6186 THUNK_TARGET(entry),
6187 [ss]"i"(__KERNEL_DS),
6188 [cs]"i"(__KERNEL_CS)
6189 );
Sean Christopherson165072b2019-04-19 22:50:58 -07006190
6191 kvm_after_interrupt(vcpu);
Yang Zhanga547c6d2013-04-11 19:25:10 +08006192}
Sean Christopherson95b5a482019-04-19 22:50:59 -07006193STACK_FRAME_NON_STANDARD(handle_external_interrupt_irqoff);
6194
6195static void vmx_handle_exit_irqoff(struct kvm_vcpu *vcpu)
6196{
6197 struct vcpu_vmx *vmx = to_vmx(vcpu);
6198
6199 if (vmx->exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
6200 handle_external_interrupt_irqoff(vcpu);
6201 else if (vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI)
6202 handle_exception_nmi_irqoff(vmx);
6203}
Yang Zhanga547c6d2013-04-11 19:25:10 +08006204
Tom Lendackybc226f02018-05-10 22:06:39 +02006205static bool vmx_has_emulated_msr(int index)
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006206{
Tom Lendackybc226f02018-05-10 22:06:39 +02006207 switch (index) {
6208 case MSR_IA32_SMBASE:
6209 /*
6210 * We cannot do SMM unless we can run the guest in big
6211 * real mode.
6212 */
6213 return enable_unrestricted_guest || emulate_invalid_guest_state;
6214 case MSR_AMD64_VIRT_SPEC_CTRL:
6215 /* This is AMD only. */
6216 return false;
6217 default:
6218 return true;
6219 }
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006220}
6221
Chao Peng86f52012018-10-24 16:05:11 +08006222static bool vmx_pt_supported(void)
6223{
6224 return pt_mode == PT_MODE_HOST_GUEST;
6225}
6226
Avi Kivity51aa01d2010-07-20 14:31:20 +03006227static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6228{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006229 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006230 bool unblock_nmi;
6231 u8 vector;
6232 bool idtv_info_valid;
6233
6234 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006235
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006236 if (enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006237 if (vmx->loaded_vmcs->nmi_known_unmasked)
6238 return;
6239 /*
6240 * Can't use vmx->exit_intr_info since we're not sure what
6241 * the exit reason is.
6242 */
6243 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6244 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6245 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6246 /*
6247 * SDM 3: 27.7.1.2 (September 2008)
6248 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6249 * a guest IRET fault.
6250 * SDM 3: 23.2.2 (September 2008)
6251 * Bit 12 is undefined in any of the following cases:
6252 * If the VM exit sets the valid bit in the IDT-vectoring
6253 * information field.
6254 * If the VM exit is due to a double fault.
6255 */
6256 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6257 vector != DF_VECTOR && !idtv_info_valid)
6258 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6259 GUEST_INTR_STATE_NMI);
6260 else
6261 vmx->loaded_vmcs->nmi_known_unmasked =
6262 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6263 & GUEST_INTR_STATE_NMI);
6264 } else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
6265 vmx->loaded_vmcs->vnmi_blocked_time +=
6266 ktime_to_ns(ktime_sub(ktime_get(),
6267 vmx->loaded_vmcs->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006268}
6269
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006270static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03006271 u32 idt_vectoring_info,
6272 int instr_len_field,
6273 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006274{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006275 u8 vector;
6276 int type;
6277 bool idtv_info_valid;
6278
6279 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006280
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006281 vcpu->arch.nmi_injected = false;
6282 kvm_clear_exception_queue(vcpu);
6283 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006284
6285 if (!idtv_info_valid)
6286 return;
6287
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006288 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03006289
Avi Kivity668f6122008-07-02 09:28:55 +03006290 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6291 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006292
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006293 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006294 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006295 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006296 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006297 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006298 * Clear bit "block by NMI" before VM entry if a NMI
6299 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006300 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006301 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006302 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006303 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006304 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006305 /* fall through */
6306 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006307 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006308 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03006309 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006310 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03006311 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006312 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006313 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006314 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006315 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03006316 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006317 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006318 break;
6319 default:
6320 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006321 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006322}
6323
Avi Kivity83422e12010-07-20 14:43:23 +03006324static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6325{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006326 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03006327 VM_EXIT_INSTRUCTION_LEN,
6328 IDT_VECTORING_ERROR_CODE);
6329}
6330
Avi Kivityb463a6f2010-07-20 15:06:17 +03006331static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6332{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006333 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03006334 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6335 VM_ENTRY_INSTRUCTION_LEN,
6336 VM_ENTRY_EXCEPTION_ERROR_CODE);
6337
6338 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6339}
6340
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006341static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6342{
6343 int i, nr_msrs;
6344 struct perf_guest_switch_msr *msrs;
6345
6346 msrs = perf_guest_get_msrs(&nr_msrs);
6347
6348 if (!msrs)
6349 return;
6350
6351 for (i = 0; i < nr_msrs; i++)
6352 if (msrs[i].host == msrs[i].guest)
6353 clear_atomic_switch_msr(vmx, msrs[i].msr);
6354 else
6355 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04006356 msrs[i].host, false);
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006357}
6358
Sean Christophersonf459a702018-08-27 15:21:11 -07006359static void vmx_arm_hv_timer(struct vcpu_vmx *vmx, u32 val)
6360{
6361 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, val);
6362 if (!vmx->loaded_vmcs->hv_timer_armed)
Sean Christophersonc5f2c762019-05-07 12:17:55 -07006363 pin_controls_setbit(vmx, PIN_BASED_VMX_PREEMPTION_TIMER);
Sean Christophersonf459a702018-08-27 15:21:11 -07006364 vmx->loaded_vmcs->hv_timer_armed = true;
6365}
6366
6367static void vmx_update_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07006368{
6369 struct vcpu_vmx *vmx = to_vmx(vcpu);
6370 u64 tscl;
6371 u32 delta_tsc;
6372
Sean Christophersond264ee02018-08-27 15:21:12 -07006373 if (vmx->req_immediate_exit) {
6374 vmx_arm_hv_timer(vmx, 0);
6375 return;
6376 }
6377
Sean Christophersonf459a702018-08-27 15:21:11 -07006378 if (vmx->hv_deadline_tsc != -1) {
6379 tscl = rdtsc();
6380 if (vmx->hv_deadline_tsc > tscl)
6381 /* set_hv_timer ensures the delta fits in 32-bits */
6382 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
6383 cpu_preemption_timer_multi);
6384 else
6385 delta_tsc = 0;
6386
6387 vmx_arm_hv_timer(vmx, delta_tsc);
Yunhong Jiang64672c92016-06-13 14:19:59 -07006388 return;
Sean Christophersonf459a702018-08-27 15:21:11 -07006389 }
Yunhong Jiang64672c92016-06-13 14:19:59 -07006390
Sean Christophersonf459a702018-08-27 15:21:11 -07006391 if (vmx->loaded_vmcs->hv_timer_armed)
Sean Christophersonc5f2c762019-05-07 12:17:55 -07006392 pin_controls_clearbit(vmx, PIN_BASED_VMX_PREEMPTION_TIMER);
Sean Christophersonf459a702018-08-27 15:21:11 -07006393 vmx->loaded_vmcs->hv_timer_armed = false;
Yunhong Jiang64672c92016-06-13 14:19:59 -07006394}
6395
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006396void vmx_update_host_rsp(struct vcpu_vmx *vmx, unsigned long host_rsp)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006397{
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006398 if (unlikely(host_rsp != vmx->loaded_vmcs->host_state.rsp)) {
6399 vmx->loaded_vmcs->host_state.rsp = host_rsp;
6400 vmcs_writel(HOST_RSP, host_rsp);
6401 }
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006402}
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006403
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006404bool __vmx_vcpu_run(struct vcpu_vmx *vmx, unsigned long *regs, bool launched);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006405
6406static void vmx_vcpu_run(struct kvm_vcpu *vcpu)
6407{
6408 struct vcpu_vmx *vmx = to_vmx(vcpu);
6409 unsigned long cr3, cr4;
6410
6411 /* Record the guest's net vcpu time for enforced NMI injections. */
6412 if (unlikely(!enable_vnmi &&
6413 vmx->loaded_vmcs->soft_vnmi_blocked))
6414 vmx->loaded_vmcs->entry_time = ktime_get();
6415
6416 /* Don't enter VMX if guest state is invalid, let the exit handler
6417 start emulation until we arrive back to a valid state */
6418 if (vmx->emulation_required)
6419 return;
6420
6421 if (vmx->ple_window_dirty) {
6422 vmx->ple_window_dirty = false;
6423 vmcs_write32(PLE_WINDOW, vmx->ple_window);
6424 }
6425
Sean Christopherson3731905ef2019-05-07 08:36:27 -07006426 if (vmx->nested.need_vmcs12_to_shadow_sync)
6427 nested_sync_vmcs12_to_shadow(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006428
6429 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
6430 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
6431 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
6432 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6433
6434 cr3 = __get_current_cr3_fast();
6435 if (unlikely(cr3 != vmx->loaded_vmcs->host_state.cr3)) {
6436 vmcs_writel(HOST_CR3, cr3);
6437 vmx->loaded_vmcs->host_state.cr3 = cr3;
6438 }
6439
6440 cr4 = cr4_read_shadow();
6441 if (unlikely(cr4 != vmx->loaded_vmcs->host_state.cr4)) {
6442 vmcs_writel(HOST_CR4, cr4);
6443 vmx->loaded_vmcs->host_state.cr4 = cr4;
6444 }
6445
6446 /* When single-stepping over STI and MOV SS, we must clear the
6447 * corresponding interruptibility bits in the guest state. Otherwise
6448 * vmentry fails as it then expects bit 14 (BS) in pending debug
6449 * exceptions being set, but that's not correct for the guest debugging
6450 * case. */
6451 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6452 vmx_set_interrupt_shadow(vcpu, 0);
6453
WANG Chao1811d972019-04-12 15:55:39 +08006454 kvm_load_guest_xcr0(vcpu);
6455
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006456 if (static_cpu_has(X86_FEATURE_PKU) &&
6457 kvm_read_cr4_bits(vcpu, X86_CR4_PKE) &&
6458 vcpu->arch.pkru != vmx->host_pkru)
6459 __write_pkru(vcpu->arch.pkru);
6460
6461 pt_guest_enter(vmx);
6462
6463 atomic_switch_perf_msrs(vmx);
6464
6465 vmx_update_hv_timer(vcpu);
6466
Wanpeng Lib6c4bc62019-05-20 16:18:09 +08006467 if (lapic_in_kernel(vcpu) &&
6468 vcpu->arch.apic->lapic_timer.timer_advance_ns)
6469 kvm_wait_lapic_expire(vcpu);
6470
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006471 /*
6472 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
6473 * it's non-zero. Since vmentry is serialising on affected CPUs, there
6474 * is no need to worry about the conditional branch over the wrmsr
6475 * being speculatively taken.
6476 */
6477 x86_spec_ctrl_set_guest(vmx->spec_ctrl, 0);
6478
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006479 /* L1D Flush includes CPU buffer clear to mitigate MDS */
Sean Christophersonc823dd52019-01-25 07:41:13 -08006480 if (static_branch_unlikely(&vmx_l1d_should_flush))
6481 vmx_l1d_flush(vcpu);
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006482 else if (static_branch_unlikely(&mds_user_clear))
6483 mds_clear_cpu_buffers();
Sean Christophersonc823dd52019-01-25 07:41:13 -08006484
6485 if (vcpu->arch.cr2 != read_cr2())
6486 write_cr2(vcpu->arch.cr2);
6487
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006488 vmx->fail = __vmx_vcpu_run(vmx, (unsigned long *)&vcpu->arch.regs,
6489 vmx->loaded_vmcs->launched);
Sean Christophersonc823dd52019-01-25 07:41:13 -08006490
6491 vcpu->arch.cr2 = read_cr2();
Avi Kivity6aa8b732006-12-10 02:21:36 -08006492
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006493 /*
6494 * We do not use IBRS in the kernel. If this vCPU has used the
6495 * SPEC_CTRL MSR it may have left it on; save the value and
6496 * turn it off. This is much more efficient than blindly adding
6497 * it to the atomic save/restore list. Especially as the former
6498 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
6499 *
6500 * For non-nested case:
6501 * If the L01 MSR bitmap does not intercept the MSR, then we need to
6502 * save it.
6503 *
6504 * For nested case:
6505 * If the L02 MSR bitmap does not intercept the MSR, then we need to
6506 * save it.
6507 */
Paolo Bonzini946fbbc2018-02-22 16:43:18 +01006508 if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
Paolo Bonziniecb586b2018-02-22 16:43:17 +01006509 vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006510
Thomas Gleixnerccbcd262018-05-09 23:01:01 +02006511 x86_spec_ctrl_restore_host(vmx->spec_ctrl, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006512
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01006513 /* All fields are clean at this point */
6514 if (static_branch_unlikely(&enable_evmcs))
6515 current_evmcs->hv_clean_fields |=
6516 HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
6517
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006518 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
Wanpeng Li74c55932017-11-29 01:31:20 -08006519 if (vmx->host_debugctlmsr)
6520 update_debugctlmsr(vmx->host_debugctlmsr);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006521
Avi Kivityaa67f602012-08-01 16:48:03 +03006522#ifndef CONFIG_X86_64
6523 /*
6524 * The sysexit path does not restore ds/es, so we must set them to
6525 * a reasonable value ourselves.
6526 *
Sean Christopherson6d6095b2018-07-23 12:32:44 -07006527 * We can't defer this to vmx_prepare_switch_to_host() since that
6528 * function may be executed in interrupt context, which saves and
6529 * restore segments around it, nullifying its effect.
Avi Kivityaa67f602012-08-01 16:48:03 +03006530 */
6531 loadsegment(ds, __USER_DS);
6532 loadsegment(es, __USER_DS);
6533#endif
6534
Avi Kivity6de4f3a2009-05-31 22:58:47 +03006535 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02006536 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006537 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03006538 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006539 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006540 vcpu->arch.regs_dirty = 0;
6541
Chao Peng2ef444f2018-10-24 16:05:12 +08006542 pt_guest_exit(vmx);
6543
Gleb Natapove0b890d2013-09-25 12:51:33 +03006544 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006545 * eager fpu is enabled if PKEY is supported and CR4 is switched
6546 * back on host, so it is safe to read guest PKRU from current
6547 * XSAVE.
6548 */
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006549 if (static_cpu_has(X86_FEATURE_PKU) &&
6550 kvm_read_cr4_bits(vcpu, X86_CR4_PKE)) {
Sebastian Andrzej Siewiorc806e8872019-04-03 18:41:41 +02006551 vcpu->arch.pkru = rdpkru();
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006552 if (vcpu->arch.pkru != vmx->host_pkru)
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006553 __write_pkru(vmx->host_pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006554 }
6555
WANG Chao1811d972019-04-12 15:55:39 +08006556 kvm_put_guest_xcr0(vcpu);
6557
Gleb Natapove0b890d2013-09-25 12:51:33 +03006558 vmx->nested.nested_run_pending = 0;
Jim Mattsonb060ca32017-09-14 16:31:42 -07006559 vmx->idt_vectoring_info = 0;
6560
6561 vmx->exit_reason = vmx->fail ? 0xdead : vmcs_read32(VM_EXIT_REASON);
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006562 if ((u16)vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY)
6563 kvm_machine_check();
6564
Jim Mattsonb060ca32017-09-14 16:31:42 -07006565 if (vmx->fail || (vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
6566 return;
6567
6568 vmx->loaded_vmcs->launched = 1;
6569 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
Gleb Natapove0b890d2013-09-25 12:51:33 +03006570
Avi Kivity51aa01d2010-07-20 14:31:20 +03006571 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006572 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006573}
6574
Sean Christopherson434a1e92018-03-20 12:17:18 -07006575static struct kvm *vmx_vm_alloc(void)
6576{
Ben Gardon41836832019-02-11 11:02:52 -08006577 struct kvm_vmx *kvm_vmx = __vmalloc(sizeof(struct kvm_vmx),
6578 GFP_KERNEL_ACCOUNT | __GFP_ZERO,
6579 PAGE_KERNEL);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07006580 return &kvm_vmx->kvm;
Sean Christopherson434a1e92018-03-20 12:17:18 -07006581}
6582
6583static void vmx_vm_free(struct kvm *kvm)
6584{
Marc Orrd1e5b0e2018-05-15 04:37:37 -07006585 vfree(to_kvm_vmx(kvm));
Sean Christopherson434a1e92018-03-20 12:17:18 -07006586}
6587
Avi Kivity6aa8b732006-12-10 02:21:36 -08006588static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6589{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006590 struct vcpu_vmx *vmx = to_vmx(vcpu);
6591
Kai Huang843e4332015-01-28 10:54:28 +08006592 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08006593 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08006594 free_vpid(vmx->vpid);
Sean Christopherson55d23752018-12-03 13:53:18 -08006595 nested_vmx_free_vcpu(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006596 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006597 kfree(vmx->guest_msrs);
6598 kvm_vcpu_uninit(vcpu);
Marc Orrb666a4b2018-11-06 14:53:56 -08006599 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.guest_fpu);
Rusty Russella4770342007-08-01 14:46:11 +10006600 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006601}
6602
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006603static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006604{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006605 int err;
Ben Gardon41836832019-02-11 11:02:52 -08006606 struct vcpu_vmx *vmx;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006607 unsigned long *msr_bitmap;
Avi Kivity15ad7142007-07-11 18:17:21 +03006608 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006609
Ben Gardon41836832019-02-11 11:02:52 -08006610 vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL_ACCOUNT);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006611 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006612 return ERR_PTR(-ENOMEM);
6613
Ben Gardon41836832019-02-11 11:02:52 -08006614 vmx->vcpu.arch.guest_fpu = kmem_cache_zalloc(x86_fpu_cache,
6615 GFP_KERNEL_ACCOUNT);
Marc Orrb666a4b2018-11-06 14:53:56 -08006616 if (!vmx->vcpu.arch.guest_fpu) {
6617 printk(KERN_ERR "kvm: failed to allocate vcpu's fpu\n");
6618 err = -ENOMEM;
6619 goto free_partial_vcpu;
6620 }
6621
Wanpeng Li991e7a02015-09-16 17:30:05 +08006622 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08006623
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006624 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
6625 if (err)
6626 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006627
Peter Feiner4e595162016-07-07 14:49:58 -07006628 err = -ENOMEM;
6629
6630 /*
6631 * If PML is turned on, failure on enabling PML just results in failure
6632 * of creating the vcpu, therefore we can simplify PML logic (by
6633 * avoiding dealing with cases, such as enabling PML partially on vcpus
6634 * for the guest, etc.
6635 */
6636 if (enable_pml) {
Ben Gardon41836832019-02-11 11:02:52 -08006637 vmx->pml_pg = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
Peter Feiner4e595162016-07-07 14:49:58 -07006638 if (!vmx->pml_pg)
6639 goto uninit_vcpu;
6640 }
6641
Ben Gardon41836832019-02-11 11:02:52 -08006642 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL_ACCOUNT);
Paolo Bonzini03916db2014-07-24 14:21:57 +02006643 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
6644 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03006645
Peter Feiner4e595162016-07-07 14:49:58 -07006646 if (!vmx->guest_msrs)
6647 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006648
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006649 err = alloc_loaded_vmcs(&vmx->vmcs01);
6650 if (err < 0)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006651 goto free_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006652
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006653 msr_bitmap = vmx->vmcs01.msr_bitmap;
Jim Mattson788fc1e2018-11-09 09:35:11 -08006654 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_TSC, MSR_TYPE_R);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006655 vmx_disable_intercept_for_msr(msr_bitmap, MSR_FS_BASE, MSR_TYPE_RW);
6656 vmx_disable_intercept_for_msr(msr_bitmap, MSR_GS_BASE, MSR_TYPE_RW);
6657 vmx_disable_intercept_for_msr(msr_bitmap, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
6658 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
6659 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
6660 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
Wanpeng Lib5170062019-05-21 14:06:53 +08006661 if (kvm_cstate_in_guest(kvm)) {
6662 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C1_RES, MSR_TYPE_R);
6663 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C3_RESIDENCY, MSR_TYPE_R);
6664 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C6_RESIDENCY, MSR_TYPE_R);
6665 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C7_RESIDENCY, MSR_TYPE_R);
6666 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006667 vmx->msr_bitmap_mode = 0;
6668
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006669 vmx->loaded_vmcs = &vmx->vmcs01;
Avi Kivity15ad7142007-07-11 18:17:21 +03006670 cpu = get_cpu();
6671 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10006672 vmx->vcpu.cpu = cpu;
David Hildenbrand12d79912017-08-24 20:51:26 +02006673 vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006674 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03006675 put_cpu();
Paolo Bonzini35754c92015-07-29 12:05:37 +02006676 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006677 err = alloc_apic_access_page(kvm);
6678 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006679 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02006680 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006681
Sean Christophersone90008d2018-03-05 12:04:37 -08006682 if (enable_ept && !enable_unrestricted_guest) {
Tang Chenf51770e2014-09-16 18:41:59 +08006683 err = init_rmode_identity_map(kvm);
6684 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02006685 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006686 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006687
Roman Kagan63aff652018-07-19 21:59:07 +03006688 if (nested)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006689 nested_vmx_setup_ctls_msrs(&vmx->nested.msrs,
Sean Christopherson7caaa712018-12-03 13:53:01 -08006690 vmx_capability.ept,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006691 kvm_vcpu_apicv_active(&vmx->vcpu));
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006692 else
6693 memset(&vmx->nested.msrs, 0, sizeof(vmx->nested.msrs));
Wincy Vanb9c237b2015-02-03 23:56:30 +08006694
Wincy Van705699a2015-02-03 23:58:17 +08006695 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006696 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006697
Haozhong Zhang37e4c992016-06-22 14:59:55 +08006698 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
6699
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02006700 /*
6701 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
6702 * or POSTED_INTR_WAKEUP_VECTOR.
6703 */
6704 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
6705 vmx->pi_desc.sn = 1;
6706
Lan Tianyu53963a72018-12-06 15:34:36 +08006707 vmx->ept_pointer = INVALID_PAGE;
6708
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006709 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006710
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006711free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08006712 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006713free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006714 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -07006715free_pml:
6716 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006717uninit_vcpu:
6718 kvm_vcpu_uninit(&vmx->vcpu);
6719free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08006720 free_vpid(vmx->vpid);
Marc Orrb666a4b2018-11-06 14:53:56 -08006721 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.guest_fpu);
6722free_partial_vcpu:
Rusty Russella4770342007-08-01 14:46:11 +10006723 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006724 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006725}
6726
Thomas Gleixner65fd4cb2019-02-19 11:10:49 +01006727#define L1TF_MSG_SMT "L1TF CPU bug present and SMT on, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
6728#define L1TF_MSG_L1D "L1TF CPU bug present and virtualization mitigation disabled, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006729
Wanpeng Lib31c1142018-03-12 04:53:04 -07006730static int vmx_vm_init(struct kvm *kvm)
6731{
Tianyu Lan877ad952018-07-19 08:40:23 +00006732 spin_lock_init(&to_kvm_vmx(kvm)->ept_pointer_lock);
6733
Wanpeng Lib31c1142018-03-12 04:53:04 -07006734 if (!ple_gap)
6735 kvm->arch.pause_in_guest = true;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006736
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006737 if (boot_cpu_has(X86_BUG_L1TF) && enable_ept) {
6738 switch (l1tf_mitigation) {
6739 case L1TF_MITIGATION_OFF:
6740 case L1TF_MITIGATION_FLUSH_NOWARN:
6741 /* 'I explicitly don't care' is set */
6742 break;
6743 case L1TF_MITIGATION_FLUSH:
6744 case L1TF_MITIGATION_FLUSH_NOSMT:
6745 case L1TF_MITIGATION_FULL:
6746 /*
6747 * Warn upon starting the first VM in a potentially
6748 * insecure environment.
6749 */
Josh Poimboeufb2849092019-01-30 07:13:58 -06006750 if (sched_smt_active())
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006751 pr_warn_once(L1TF_MSG_SMT);
6752 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_NEVER)
6753 pr_warn_once(L1TF_MSG_L1D);
6754 break;
6755 case L1TF_MITIGATION_FULL_FORCE:
6756 /* Flush is enforced */
6757 break;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006758 }
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006759 }
Wanpeng Lib31c1142018-03-12 04:53:04 -07006760 return 0;
6761}
6762
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006763static int __init vmx_check_processor_compat(void)
Yang, Sheng002c7f72007-07-31 14:23:01 +03006764{
6765 struct vmcs_config vmcs_conf;
Sean Christopherson7caaa712018-12-03 13:53:01 -08006766 struct vmx_capability vmx_cap;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006767
Sean Christopherson7caaa712018-12-03 13:53:01 -08006768 if (setup_vmcs_config(&vmcs_conf, &vmx_cap) < 0)
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006769 return -EIO;
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006770 if (nested)
6771 nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, vmx_cap.ept,
6772 enable_apicv);
Yang, Sheng002c7f72007-07-31 14:23:01 +03006773 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
6774 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
6775 smp_processor_id());
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006776 return -EIO;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006777 }
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006778 return 0;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006779}
6780
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006781static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08006782{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006783 u8 cache;
6784 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006785
Sheng Yang522c68c2009-04-27 20:35:43 +08006786 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02006787 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08006788 * 2. EPT with VT-d:
6789 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02006790 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08006791 * b. VT-d with snooping control feature: snooping control feature of
6792 * VT-d engine can guarantee the cache correctness. Just set it
6793 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08006794 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08006795 * consistent with host MTRR
6796 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02006797 if (is_mmio) {
6798 cache = MTRR_TYPE_UNCACHABLE;
6799 goto exit;
6800 }
6801
6802 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006803 ipat = VMX_EPT_IPAT_BIT;
6804 cache = MTRR_TYPE_WRBACK;
6805 goto exit;
6806 }
6807
6808 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
6809 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02006810 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08006811 cache = MTRR_TYPE_WRBACK;
6812 else
6813 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006814 goto exit;
6815 }
6816
Xiao Guangrongff536042015-06-15 16:55:22 +08006817 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006818
6819exit:
6820 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08006821}
6822
Sheng Yang17cc3932010-01-05 19:02:27 +08006823static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02006824{
Sheng Yang878403b2010-01-05 19:02:29 +08006825 if (enable_ept && !cpu_has_vmx_ept_1g_page())
6826 return PT_DIRECTORY_LEVEL;
6827 else
6828 /* For shadow and EPT supported 1GB page */
6829 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02006830}
6831
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006832static void vmcs_set_secondary_exec_control(struct vcpu_vmx *vmx)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006833{
6834 /*
6835 * These bits in the secondary execution controls field
6836 * are dynamic, the others are mostly based on the hypervisor
6837 * architecture and the guest's CPUID. Do not touch the
6838 * dynamic bits.
6839 */
6840 u32 mask =
6841 SECONDARY_EXEC_SHADOW_VMCS |
6842 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Paolo Bonzini0367f202016-07-12 10:44:55 +02006843 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6844 SECONDARY_EXEC_DESC;
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006845
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006846 u32 new_ctl = vmx->secondary_exec_control;
6847 u32 cur_ctl = secondary_exec_controls_get(vmx);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006848
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006849 secondary_exec_controls_set(vmx, (new_ctl & ~mask) | (cur_ctl & mask));
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006850}
6851
David Matlack8322ebb2016-11-29 18:14:09 -08006852/*
6853 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
6854 * (indicating "allowed-1") if they are supported in the guest's CPUID.
6855 */
6856static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
6857{
6858 struct vcpu_vmx *vmx = to_vmx(vcpu);
6859 struct kvm_cpuid_entry2 *entry;
6860
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006861 vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
6862 vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
David Matlack8322ebb2016-11-29 18:14:09 -08006863
6864#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
6865 if (entry && (entry->_reg & (_cpuid_mask))) \
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006866 vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask); \
David Matlack8322ebb2016-11-29 18:14:09 -08006867} while (0)
6868
6869 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
6870 cr4_fixed1_update(X86_CR4_VME, edx, bit(X86_FEATURE_VME));
6871 cr4_fixed1_update(X86_CR4_PVI, edx, bit(X86_FEATURE_VME));
6872 cr4_fixed1_update(X86_CR4_TSD, edx, bit(X86_FEATURE_TSC));
6873 cr4_fixed1_update(X86_CR4_DE, edx, bit(X86_FEATURE_DE));
6874 cr4_fixed1_update(X86_CR4_PSE, edx, bit(X86_FEATURE_PSE));
6875 cr4_fixed1_update(X86_CR4_PAE, edx, bit(X86_FEATURE_PAE));
6876 cr4_fixed1_update(X86_CR4_MCE, edx, bit(X86_FEATURE_MCE));
6877 cr4_fixed1_update(X86_CR4_PGE, edx, bit(X86_FEATURE_PGE));
6878 cr4_fixed1_update(X86_CR4_OSFXSR, edx, bit(X86_FEATURE_FXSR));
6879 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
6880 cr4_fixed1_update(X86_CR4_VMXE, ecx, bit(X86_FEATURE_VMX));
6881 cr4_fixed1_update(X86_CR4_SMXE, ecx, bit(X86_FEATURE_SMX));
6882 cr4_fixed1_update(X86_CR4_PCIDE, ecx, bit(X86_FEATURE_PCID));
6883 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, bit(X86_FEATURE_XSAVE));
6884
6885 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
6886 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, bit(X86_FEATURE_FSGSBASE));
6887 cr4_fixed1_update(X86_CR4_SMEP, ebx, bit(X86_FEATURE_SMEP));
6888 cr4_fixed1_update(X86_CR4_SMAP, ebx, bit(X86_FEATURE_SMAP));
6889 cr4_fixed1_update(X86_CR4_PKE, ecx, bit(X86_FEATURE_PKU));
Paolo Bonzinic4ad77e2017-11-13 14:23:59 +01006890 cr4_fixed1_update(X86_CR4_UMIP, ecx, bit(X86_FEATURE_UMIP));
David Matlack8322ebb2016-11-29 18:14:09 -08006891
6892#undef cr4_fixed1_update
6893}
6894
Liran Alon5f76f6f2018-09-14 03:25:52 +03006895static void nested_vmx_entry_exit_ctls_update(struct kvm_vcpu *vcpu)
6896{
6897 struct vcpu_vmx *vmx = to_vmx(vcpu);
6898
6899 if (kvm_mpx_supported()) {
6900 bool mpx_enabled = guest_cpuid_has(vcpu, X86_FEATURE_MPX);
6901
6902 if (mpx_enabled) {
6903 vmx->nested.msrs.entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
6904 vmx->nested.msrs.exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
6905 } else {
6906 vmx->nested.msrs.entry_ctls_high &= ~VM_ENTRY_LOAD_BNDCFGS;
6907 vmx->nested.msrs.exit_ctls_high &= ~VM_EXIT_CLEAR_BNDCFGS;
6908 }
6909 }
6910}
6911
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08006912static void update_intel_pt_cfg(struct kvm_vcpu *vcpu)
6913{
6914 struct vcpu_vmx *vmx = to_vmx(vcpu);
6915 struct kvm_cpuid_entry2 *best = NULL;
6916 int i;
6917
6918 for (i = 0; i < PT_CPUID_LEAVES; i++) {
6919 best = kvm_find_cpuid_entry(vcpu, 0x14, i);
6920 if (!best)
6921 return;
6922 vmx->pt_desc.caps[CPUID_EAX + i*PT_CPUID_REGS_NUM] = best->eax;
6923 vmx->pt_desc.caps[CPUID_EBX + i*PT_CPUID_REGS_NUM] = best->ebx;
6924 vmx->pt_desc.caps[CPUID_ECX + i*PT_CPUID_REGS_NUM] = best->ecx;
6925 vmx->pt_desc.caps[CPUID_EDX + i*PT_CPUID_REGS_NUM] = best->edx;
6926 }
6927
6928 /* Get the number of configurable Address Ranges for filtering */
6929 vmx->pt_desc.addr_range = intel_pt_validate_cap(vmx->pt_desc.caps,
6930 PT_CAP_num_address_ranges);
6931
6932 /* Initialize and clear the no dependency bits */
6933 vmx->pt_desc.ctl_bitmask = ~(RTIT_CTL_TRACEEN | RTIT_CTL_OS |
6934 RTIT_CTL_USR | RTIT_CTL_TSC_EN | RTIT_CTL_DISRETC);
6935
6936 /*
6937 * If CPUID.(EAX=14H,ECX=0):EBX[0]=1 CR3Filter can be set otherwise
6938 * will inject an #GP
6939 */
6940 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_cr3_filtering))
6941 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_CR3EN;
6942
6943 /*
6944 * If CPUID.(EAX=14H,ECX=0):EBX[1]=1 CYCEn, CycThresh and
6945 * PSBFreq can be set
6946 */
6947 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc))
6948 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_CYCLEACC |
6949 RTIT_CTL_CYC_THRESH | RTIT_CTL_PSB_FREQ);
6950
6951 /*
6952 * If CPUID.(EAX=14H,ECX=0):EBX[3]=1 MTCEn BranchEn and
6953 * MTCFreq can be set
6954 */
6955 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc))
6956 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_MTC_EN |
6957 RTIT_CTL_BRANCH_EN | RTIT_CTL_MTC_RANGE);
6958
6959 /* If CPUID.(EAX=14H,ECX=0):EBX[4]=1 FUPonPTW and PTWEn can be set */
6960 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_ptwrite))
6961 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_FUP_ON_PTW |
6962 RTIT_CTL_PTW_EN);
6963
6964 /* If CPUID.(EAX=14H,ECX=0):EBX[5]=1 PwrEvEn can be set */
6965 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_power_event_trace))
6966 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_PWR_EVT_EN;
6967
6968 /* If CPUID.(EAX=14H,ECX=0):ECX[0]=1 ToPA can be set */
6969 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_topa_output))
6970 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_TOPA;
6971
6972 /* If CPUID.(EAX=14H,ECX=0):ECX[3]=1 FabircEn can be set */
6973 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_output_subsys))
6974 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_FABRIC_EN;
6975
6976 /* unmask address range configure area */
6977 for (i = 0; i < vmx->pt_desc.addr_range; i++)
Gustavo A. R. Silvad14eff12018-12-26 14:40:59 -06006978 vmx->pt_desc.ctl_bitmask &= ~(0xfULL << (32 + i * 4));
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08006979}
6980
Sheng Yang0e851882009-12-18 16:48:46 +08006981static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
6982{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08006983 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08006984
Paolo Bonzini80154d72017-08-24 13:55:35 +02006985 if (cpu_has_secondary_exec_ctrls()) {
6986 vmx_compute_secondary_exec_control(vmx);
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006987 vmcs_set_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08006988 }
Mao, Junjiead756a12012-07-02 01:18:48 +00006989
Haozhong Zhang37e4c992016-06-22 14:59:55 +08006990 if (nested_vmx_allowed(vcpu))
6991 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
6992 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
6993 else
6994 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
6995 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
David Matlack8322ebb2016-11-29 18:14:09 -08006996
Liran Alon5f76f6f2018-09-14 03:25:52 +03006997 if (nested_vmx_allowed(vcpu)) {
David Matlack8322ebb2016-11-29 18:14:09 -08006998 nested_vmx_cr_fixed1_bits_update(vcpu);
Liran Alon5f76f6f2018-09-14 03:25:52 +03006999 nested_vmx_entry_exit_ctls_update(vcpu);
7000 }
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007001
7002 if (boot_cpu_has(X86_FEATURE_INTEL_PT) &&
7003 guest_cpuid_has(vcpu, X86_FEATURE_INTEL_PT))
7004 update_intel_pt_cfg(vcpu);
Sheng Yang0e851882009-12-18 16:48:46 +08007005}
7006
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007007static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
7008{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03007009 if (func == 1 && nested)
7010 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007011}
7012
Sean Christophersond264ee02018-08-27 15:21:12 -07007013static void vmx_request_immediate_exit(struct kvm_vcpu *vcpu)
7014{
7015 to_vmx(vcpu)->req_immediate_exit = true;
7016}
7017
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007018static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7019 struct x86_instruction_info *info,
7020 enum x86_intercept_stage stage)
7021{
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007022 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7023 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
7024
7025 /*
7026 * RDPID causes #UD if disabled through secondary execution controls.
7027 * Because it is marked as EmulateOnUD, we need to intercept it here.
7028 */
7029 if (info->intercept == x86_intercept_rdtscp &&
7030 !nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDTSCP)) {
7031 ctxt->exception.vector = UD_VECTOR;
7032 ctxt->exception.error_code_valid = false;
7033 return X86EMUL_PROPAGATE_FAULT;
7034 }
7035
7036 /* TODO: check more intercepts... */
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007037 return X86EMUL_CONTINUE;
7038}
7039
Yunhong Jiang64672c92016-06-13 14:19:59 -07007040#ifdef CONFIG_X86_64
7041/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
7042static inline int u64_shl_div_u64(u64 a, unsigned int shift,
7043 u64 divisor, u64 *result)
7044{
7045 u64 low = a << shift, high = a >> (64 - shift);
7046
7047 /* To avoid the overflow on divq */
7048 if (high >= divisor)
7049 return 1;
7050
7051 /* Low hold the result, high hold rem which is discarded */
7052 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
7053 "rm" (divisor), "0" (low), "1" (high));
7054 *result = low;
7055
7056 return 0;
7057}
7058
Sean Christophersonf9927982019-04-16 13:32:46 -07007059static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc,
7060 bool *expired)
Yunhong Jiang64672c92016-06-13 14:19:59 -07007061{
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007062 struct vcpu_vmx *vmx;
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007063 u64 tscl, guest_tscl, delta_tsc, lapic_timer_advance_cycles;
Sean Christopherson39497d72019-04-17 10:15:32 -07007064 struct kvm_timer *ktimer = &vcpu->arch.apic->lapic_timer;
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007065
7066 if (kvm_mwait_in_guest(vcpu->kvm))
7067 return -EOPNOTSUPP;
7068
7069 vmx = to_vmx(vcpu);
7070 tscl = rdtsc();
7071 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
7072 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Sean Christopherson39497d72019-04-17 10:15:32 -07007073 lapic_timer_advance_cycles = nsec_to_cycles(vcpu,
7074 ktimer->timer_advance_ns);
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007075
7076 if (delta_tsc > lapic_timer_advance_cycles)
7077 delta_tsc -= lapic_timer_advance_cycles;
7078 else
7079 delta_tsc = 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007080
7081 /* Convert to host delta tsc if tsc scaling is enabled */
7082 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
Sean Christopherson0967fa12019-04-16 13:32:48 -07007083 delta_tsc && u64_shl_div_u64(delta_tsc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007084 kvm_tsc_scaling_ratio_frac_bits,
Sean Christopherson0967fa12019-04-16 13:32:48 -07007085 vcpu->arch.tsc_scaling_ratio, &delta_tsc))
Yunhong Jiang64672c92016-06-13 14:19:59 -07007086 return -ERANGE;
7087
7088 /*
7089 * If the delta tsc can't fit in the 32 bit after the multi shift,
7090 * we can't use the preemption timer.
7091 * It's possible that it fits on later vmentries, but checking
7092 * on every vmentry is costly so we just use an hrtimer.
7093 */
7094 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
7095 return -ERANGE;
7096
7097 vmx->hv_deadline_tsc = tscl + delta_tsc;
Sean Christophersonf9927982019-04-16 13:32:46 -07007098 *expired = !delta_tsc;
7099 return 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007100}
7101
7102static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
7103{
Sean Christophersonf459a702018-08-27 15:21:11 -07007104 to_vmx(vcpu)->hv_deadline_tsc = -1;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007105}
7106#endif
7107
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007108static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007109{
Wanpeng Lib31c1142018-03-12 04:53:04 -07007110 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007111 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007112}
7113
Kai Huang843e4332015-01-28 10:54:28 +08007114static void vmx_slot_enable_log_dirty(struct kvm *kvm,
7115 struct kvm_memory_slot *slot)
7116{
7117 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
7118 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
7119}
7120
7121static void vmx_slot_disable_log_dirty(struct kvm *kvm,
7122 struct kvm_memory_slot *slot)
7123{
7124 kvm_mmu_slot_set_dirty(kvm, slot);
7125}
7126
7127static void vmx_flush_log_dirty(struct kvm *kvm)
7128{
7129 kvm_flush_pml_buffers(kvm);
7130}
7131
Bandan Dasc5f983f2017-05-05 15:25:14 -04007132static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
7133{
7134 struct vmcs12 *vmcs12;
7135 struct vcpu_vmx *vmx = to_vmx(vcpu);
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007136 gpa_t gpa, dst;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007137
7138 if (is_guest_mode(vcpu)) {
7139 WARN_ON_ONCE(vmx->nested.pml_full);
7140
7141 /*
7142 * Check if PML is enabled for the nested guest.
7143 * Whether eptp bit 6 is set is already checked
7144 * as part of A/D emulation.
7145 */
7146 vmcs12 = get_vmcs12(vcpu);
7147 if (!nested_cpu_has_pml(vmcs12))
7148 return 0;
7149
Dan Carpenter47698862017-05-10 22:43:17 +03007150 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -04007151 vmx->nested.pml_full = true;
7152 return 1;
7153 }
7154
7155 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007156 dst = vmcs12->pml_address + sizeof(u64) * vmcs12->guest_pml_index;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007157
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007158 if (kvm_write_guest_page(vcpu->kvm, gpa_to_gfn(dst), &gpa,
7159 offset_in_page(dst), sizeof(gpa)))
Bandan Dasc5f983f2017-05-05 15:25:14 -04007160 return 0;
7161
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007162 vmcs12->guest_pml_index--;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007163 }
7164
7165 return 0;
7166}
7167
Kai Huang843e4332015-01-28 10:54:28 +08007168static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
7169 struct kvm_memory_slot *memslot,
7170 gfn_t offset, unsigned long mask)
7171{
7172 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
7173}
7174
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007175static void __pi_post_block(struct kvm_vcpu *vcpu)
7176{
7177 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7178 struct pi_desc old, new;
7179 unsigned int dest;
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007180
7181 do {
7182 old.control = new.control = pi_desc->control;
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007183 WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
7184 "Wakeup handler not enabled while the VCPU is blocked\n");
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007185
7186 dest = cpu_physical_id(vcpu->cpu);
7187
7188 if (x2apic_enabled())
7189 new.ndst = dest;
7190 else
7191 new.ndst = (dest << 8) & 0xFF00;
7192
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007193 /* set 'NV' to 'notification vector' */
7194 new.nv = POSTED_INTR_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007195 } while (cmpxchg64(&pi_desc->control, old.control,
7196 new.control) != old.control);
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007197
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007198 if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
7199 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007200 list_del(&vcpu->blocked_vcpu_list);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007201 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007202 vcpu->pre_pcpu = -1;
7203 }
7204}
7205
Feng Wuefc64402015-09-18 22:29:51 +08007206/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08007207 * This routine does the following things for vCPU which is going
7208 * to be blocked if VT-d PI is enabled.
7209 * - Store the vCPU to the wakeup list, so when interrupts happen
7210 * we can find the right vCPU to wake up.
7211 * - Change the Posted-interrupt descriptor as below:
7212 * 'NDST' <-- vcpu->pre_pcpu
7213 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
7214 * - If 'ON' is set during this process, which means at least one
7215 * interrupt is posted for this vCPU, we cannot block it, in
7216 * this case, return 1, otherwise, return 0.
7217 *
7218 */
Yunhong Jiangbc225122016-06-13 14:19:58 -07007219static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007220{
Feng Wubf9f6ac2015-09-18 22:29:55 +08007221 unsigned int dest;
7222 struct pi_desc old, new;
7223 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7224
7225 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007226 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7227 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +08007228 return 0;
7229
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007230 WARN_ON(irqs_disabled());
7231 local_irq_disable();
7232 if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
7233 vcpu->pre_pcpu = vcpu->cpu;
7234 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7235 list_add_tail(&vcpu->blocked_vcpu_list,
7236 &per_cpu(blocked_vcpu_on_cpu,
7237 vcpu->pre_pcpu));
7238 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7239 }
Feng Wubf9f6ac2015-09-18 22:29:55 +08007240
7241 do {
7242 old.control = new.control = pi_desc->control;
7243
Feng Wubf9f6ac2015-09-18 22:29:55 +08007244 WARN((pi_desc->sn == 1),
7245 "Warning: SN field of posted-interrupts "
7246 "is set before blocking\n");
7247
7248 /*
7249 * Since vCPU can be preempted during this process,
7250 * vcpu->cpu could be different with pre_pcpu, we
7251 * need to set pre_pcpu as the destination of wakeup
7252 * notification event, then we can find the right vCPU
7253 * to wakeup in wakeup handler if interrupts happen
7254 * when the vCPU is in blocked state.
7255 */
7256 dest = cpu_physical_id(vcpu->pre_pcpu);
7257
7258 if (x2apic_enabled())
7259 new.ndst = dest;
7260 else
7261 new.ndst = (dest << 8) & 0xFF00;
7262
7263 /* set 'NV' to 'wakeup vector' */
7264 new.nv = POSTED_INTR_WAKEUP_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007265 } while (cmpxchg64(&pi_desc->control, old.control,
7266 new.control) != old.control);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007267
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007268 /* We should not block the vCPU if an interrupt is posted for it. */
7269 if (pi_test_on(pi_desc) == 1)
7270 __pi_post_block(vcpu);
7271
7272 local_irq_enable();
7273 return (vcpu->pre_pcpu == -1);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007274}
7275
Yunhong Jiangbc225122016-06-13 14:19:58 -07007276static int vmx_pre_block(struct kvm_vcpu *vcpu)
7277{
7278 if (pi_pre_block(vcpu))
7279 return 1;
7280
Yunhong Jiang64672c92016-06-13 14:19:59 -07007281 if (kvm_lapic_hv_timer_in_use(vcpu))
7282 kvm_lapic_switch_to_sw_timer(vcpu);
7283
Yunhong Jiangbc225122016-06-13 14:19:58 -07007284 return 0;
7285}
7286
7287static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007288{
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007289 if (vcpu->pre_pcpu == -1)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007290 return;
7291
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007292 WARN_ON(irqs_disabled());
7293 local_irq_disable();
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007294 __pi_post_block(vcpu);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007295 local_irq_enable();
Feng Wubf9f6ac2015-09-18 22:29:55 +08007296}
7297
Yunhong Jiangbc225122016-06-13 14:19:58 -07007298static void vmx_post_block(struct kvm_vcpu *vcpu)
7299{
Yunhong Jiang64672c92016-06-13 14:19:59 -07007300 if (kvm_x86_ops->set_hv_timer)
7301 kvm_lapic_switch_to_hv_timer(vcpu);
7302
Yunhong Jiangbc225122016-06-13 14:19:58 -07007303 pi_post_block(vcpu);
7304}
7305
Feng Wubf9f6ac2015-09-18 22:29:55 +08007306/*
Feng Wuefc64402015-09-18 22:29:51 +08007307 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
7308 *
7309 * @kvm: kvm
7310 * @host_irq: host irq of the interrupt
7311 * @guest_irq: gsi of the interrupt
7312 * @set: set or unset PI
7313 * returns 0 on success, < 0 on failure
7314 */
7315static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
7316 uint32_t guest_irq, bool set)
7317{
7318 struct kvm_kernel_irq_routing_entry *e;
7319 struct kvm_irq_routing_table *irq_rt;
7320 struct kvm_lapic_irq irq;
7321 struct kvm_vcpu *vcpu;
7322 struct vcpu_data vcpu_info;
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007323 int idx, ret = 0;
Feng Wuefc64402015-09-18 22:29:51 +08007324
7325 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007326 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7327 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +08007328 return 0;
7329
7330 idx = srcu_read_lock(&kvm->irq_srcu);
7331 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007332 if (guest_irq >= irq_rt->nr_rt_entries ||
7333 hlist_empty(&irq_rt->map[guest_irq])) {
7334 pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
7335 guest_irq, irq_rt->nr_rt_entries);
7336 goto out;
7337 }
Feng Wuefc64402015-09-18 22:29:51 +08007338
7339 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
7340 if (e->type != KVM_IRQ_ROUTING_MSI)
7341 continue;
7342 /*
7343 * VT-d PI cannot support posting multicast/broadcast
7344 * interrupts to a vCPU, we still use interrupt remapping
7345 * for these kind of interrupts.
7346 *
7347 * For lowest-priority interrupts, we only support
7348 * those with single CPU as the destination, e.g. user
7349 * configures the interrupts via /proc/irq or uses
7350 * irqbalance to make the interrupts single-CPU.
7351 *
7352 * We will support full lowest-priority interrupt later.
7353 */
7354
Radim Krčmář371313132016-07-12 22:09:27 +02007355 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +08007356 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
7357 /*
7358 * Make sure the IRTE is in remapped mode if
7359 * we don't handle it in posted mode.
7360 */
7361 ret = irq_set_vcpu_affinity(host_irq, NULL);
7362 if (ret < 0) {
7363 printk(KERN_INFO
7364 "failed to back to remapped mode, irq: %u\n",
7365 host_irq);
7366 goto out;
7367 }
7368
Feng Wuefc64402015-09-18 22:29:51 +08007369 continue;
Feng Wu23a1c252016-01-25 16:53:32 +08007370 }
Feng Wuefc64402015-09-18 22:29:51 +08007371
7372 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
7373 vcpu_info.vector = irq.vector;
7374
hu huajun2698d822018-04-11 15:16:40 +08007375 trace_kvm_pi_irte_update(host_irq, vcpu->vcpu_id, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +08007376 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
7377
7378 if (set)
7379 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
Haozhong Zhangdc91f2e2017-09-18 09:56:49 +08007380 else
Feng Wuefc64402015-09-18 22:29:51 +08007381 ret = irq_set_vcpu_affinity(host_irq, NULL);
Feng Wuefc64402015-09-18 22:29:51 +08007382
7383 if (ret < 0) {
7384 printk(KERN_INFO "%s: failed to update PI IRTE\n",
7385 __func__);
7386 goto out;
7387 }
7388 }
7389
7390 ret = 0;
7391out:
7392 srcu_read_unlock(&kvm->irq_srcu, idx);
7393 return ret;
7394}
7395
Ashok Rajc45dcc72016-06-22 14:59:56 +08007396static void vmx_setup_mce(struct kvm_vcpu *vcpu)
7397{
7398 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
7399 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
7400 FEATURE_CONTROL_LMCE;
7401 else
7402 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
7403 ~FEATURE_CONTROL_LMCE;
7404}
7405
Ladi Prosek72d7b372017-10-11 16:54:41 +02007406static int vmx_smi_allowed(struct kvm_vcpu *vcpu)
7407{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007408 /* we need a nested vmexit to enter SMM, postpone if run is pending */
7409 if (to_vmx(vcpu)->nested.nested_run_pending)
7410 return 0;
Ladi Prosek72d7b372017-10-11 16:54:41 +02007411 return 1;
7412}
7413
Ladi Prosek0234bf82017-10-11 16:54:40 +02007414static int vmx_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
7415{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007416 struct vcpu_vmx *vmx = to_vmx(vcpu);
7417
7418 vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
7419 if (vmx->nested.smm.guest_mode)
7420 nested_vmx_vmexit(vcpu, -1, 0, 0);
7421
7422 vmx->nested.smm.vmxon = vmx->nested.vmxon;
7423 vmx->nested.vmxon = false;
Wanpeng Licaa057a2018-03-12 04:53:03 -07007424 vmx_clear_hlt(vcpu);
Ladi Prosek0234bf82017-10-11 16:54:40 +02007425 return 0;
7426}
7427
Sean Christophersoned193212019-04-02 08:03:09 -07007428static int vmx_pre_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
Ladi Prosek0234bf82017-10-11 16:54:40 +02007429{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007430 struct vcpu_vmx *vmx = to_vmx(vcpu);
7431 int ret;
7432
7433 if (vmx->nested.smm.vmxon) {
7434 vmx->nested.vmxon = true;
7435 vmx->nested.smm.vmxon = false;
7436 }
7437
7438 if (vmx->nested.smm.guest_mode) {
Sean Christophersona633e412018-09-26 09:23:47 -07007439 ret = nested_vmx_enter_non_root_mode(vcpu, false);
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007440 if (ret)
7441 return ret;
7442
7443 vmx->nested.smm.guest_mode = false;
7444 }
Ladi Prosek0234bf82017-10-11 16:54:40 +02007445 return 0;
7446}
7447
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007448static int enable_smi_window(struct kvm_vcpu *vcpu)
7449{
7450 return 0;
7451}
7452
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007453static bool vmx_need_emulation_on_page_fault(struct kvm_vcpu *vcpu)
7454{
7455 return 0;
7456}
7457
Sean Christophersona3203382018-12-03 13:53:11 -08007458static __init int hardware_setup(void)
7459{
7460 unsigned long host_bndcfgs;
Sean Christopherson23420802019-04-19 22:50:57 -07007461 struct desc_ptr dt;
Sean Christophersona3203382018-12-03 13:53:11 -08007462 int r, i;
7463
7464 rdmsrl_safe(MSR_EFER, &host_efer);
7465
Sean Christopherson23420802019-04-19 22:50:57 -07007466 store_idt(&dt);
7467 host_idt_base = dt.address;
7468
Sean Christophersona3203382018-12-03 13:53:11 -08007469 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
7470 kvm_define_shared_msr(i, vmx_msr_index[i]);
7471
7472 if (setup_vmcs_config(&vmcs_config, &vmx_capability) < 0)
7473 return -EIO;
7474
7475 if (boot_cpu_has(X86_FEATURE_NX))
7476 kvm_enable_efer_bits(EFER_NX);
7477
7478 if (boot_cpu_has(X86_FEATURE_MPX)) {
7479 rdmsrl(MSR_IA32_BNDCFGS, host_bndcfgs);
7480 WARN_ONCE(host_bndcfgs, "KVM: BNDCFGS in host will be lost");
7481 }
7482
7483 if (boot_cpu_has(X86_FEATURE_XSAVES))
7484 rdmsrl(MSR_IA32_XSS, host_xss);
7485
7486 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
7487 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
7488 enable_vpid = 0;
7489
7490 if (!cpu_has_vmx_ept() ||
7491 !cpu_has_vmx_ept_4levels() ||
7492 !cpu_has_vmx_ept_mt_wb() ||
7493 !cpu_has_vmx_invept_global())
7494 enable_ept = 0;
7495
7496 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
7497 enable_ept_ad_bits = 0;
7498
7499 if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
7500 enable_unrestricted_guest = 0;
7501
7502 if (!cpu_has_vmx_flexpriority())
7503 flexpriority_enabled = 0;
7504
7505 if (!cpu_has_virtual_nmis())
7506 enable_vnmi = 0;
7507
7508 /*
7509 * set_apic_access_page_addr() is used to reload apic access
7510 * page upon invalidation. No need to do anything if not
7511 * using the APIC_ACCESS_ADDR VMCS field.
7512 */
7513 if (!flexpriority_enabled)
7514 kvm_x86_ops->set_apic_access_page_addr = NULL;
7515
7516 if (!cpu_has_vmx_tpr_shadow())
7517 kvm_x86_ops->update_cr8_intercept = NULL;
7518
7519 if (enable_ept && !cpu_has_vmx_ept_2m_page())
7520 kvm_disable_largepages();
7521
7522#if IS_ENABLED(CONFIG_HYPERV)
7523 if (ms_hyperv.nested_features & HV_X64_NESTED_GUEST_MAPPING_FLUSH
Lan Tianyu1f3a3e42018-12-06 21:21:07 +08007524 && enable_ept) {
7525 kvm_x86_ops->tlb_remote_flush = hv_remote_flush_tlb;
7526 kvm_x86_ops->tlb_remote_flush_with_range =
7527 hv_remote_flush_tlb_with_range;
7528 }
Sean Christophersona3203382018-12-03 13:53:11 -08007529#endif
7530
7531 if (!cpu_has_vmx_ple()) {
7532 ple_gap = 0;
7533 ple_window = 0;
7534 ple_window_grow = 0;
7535 ple_window_max = 0;
7536 ple_window_shrink = 0;
7537 }
7538
7539 if (!cpu_has_vmx_apicv()) {
7540 enable_apicv = 0;
7541 kvm_x86_ops->sync_pir_to_irr = NULL;
7542 }
7543
7544 if (cpu_has_vmx_tsc_scaling()) {
7545 kvm_has_tsc_control = true;
7546 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
7547 kvm_tsc_scaling_ratio_frac_bits = 48;
7548 }
7549
7550 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7551
7552 if (enable_ept)
7553 vmx_enable_tdp();
7554 else
7555 kvm_disable_tdp();
7556
Sean Christophersona3203382018-12-03 13:53:11 -08007557 /*
7558 * Only enable PML when hardware supports PML feature, and both EPT
7559 * and EPT A/D bit features are enabled -- PML depends on them to work.
7560 */
7561 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
7562 enable_pml = 0;
7563
7564 if (!enable_pml) {
7565 kvm_x86_ops->slot_enable_log_dirty = NULL;
7566 kvm_x86_ops->slot_disable_log_dirty = NULL;
7567 kvm_x86_ops->flush_log_dirty = NULL;
7568 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
7569 }
7570
7571 if (!cpu_has_vmx_preemption_timer())
7572 kvm_x86_ops->request_immediate_exit = __kvm_request_immediate_exit;
7573
7574 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
7575 u64 vmx_msr;
7576
7577 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
7578 cpu_preemption_timer_multi =
7579 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
7580 } else {
7581 kvm_x86_ops->set_hv_timer = NULL;
7582 kvm_x86_ops->cancel_hv_timer = NULL;
7583 }
7584
Sean Christophersona3203382018-12-03 13:53:11 -08007585 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
Sean Christophersona3203382018-12-03 13:53:11 -08007586
7587 kvm_mce_cap_supported |= MCG_LMCE_P;
7588
Chao Pengf99e3da2018-10-24 16:05:10 +08007589 if (pt_mode != PT_MODE_SYSTEM && pt_mode != PT_MODE_HOST_GUEST)
7590 return -EINVAL;
7591 if (!enable_ept || !cpu_has_vmx_intel_pt())
7592 pt_mode = PT_MODE_SYSTEM;
7593
Sean Christophersona3203382018-12-03 13:53:11 -08007594 if (nested) {
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08007595 nested_vmx_setup_ctls_msrs(&vmcs_config.nested,
7596 vmx_capability.ept, enable_apicv);
7597
Sean Christophersone4027cf2018-12-03 13:53:12 -08007598 r = nested_vmx_hardware_setup(kvm_vmx_exit_handlers);
Sean Christophersona3203382018-12-03 13:53:11 -08007599 if (r)
7600 return r;
7601 }
7602
7603 r = alloc_kvm_area();
7604 if (r)
7605 nested_vmx_hardware_unsetup();
7606 return r;
7607}
7608
7609static __exit void hardware_unsetup(void)
7610{
7611 if (nested)
7612 nested_vmx_hardware_unsetup();
7613
7614 free_kvm_area();
7615}
7616
Kees Cook404f6aa2016-08-08 16:29:06 -07007617static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007618 .cpu_has_kvm_support = cpu_has_kvm_support,
7619 .disabled_by_bios = vmx_disabled_by_bios,
7620 .hardware_setup = hardware_setup,
7621 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03007622 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007623 .hardware_enable = hardware_enable,
7624 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007625 .cpu_has_accelerated_tpr = report_flexpriority,
Tom Lendackybc226f02018-05-10 22:06:39 +02007626 .has_emulated_msr = vmx_has_emulated_msr,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007627
Wanpeng Lib31c1142018-03-12 04:53:04 -07007628 .vm_init = vmx_vm_init,
Sean Christopherson434a1e92018-03-20 12:17:18 -07007629 .vm_alloc = vmx_vm_alloc,
7630 .vm_free = vmx_vm_free,
Wanpeng Lib31c1142018-03-12 04:53:04 -07007631
Avi Kivity6aa8b732006-12-10 02:21:36 -08007632 .vcpu_create = vmx_create_vcpu,
7633 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007634 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007635
Sean Christopherson6d6095b2018-07-23 12:32:44 -07007636 .prepare_guest_switch = vmx_prepare_switch_to_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007637 .vcpu_load = vmx_vcpu_load,
7638 .vcpu_put = vmx_vcpu_put,
7639
Paolo Bonzinia96036b2015-11-10 11:55:36 +01007640 .update_bp_intercept = update_exception_bitmap,
Tom Lendacky801e4592018-02-21 13:39:51 -06007641 .get_msr_feature = vmx_get_msr_feature,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007642 .get_msr = vmx_get_msr,
7643 .set_msr = vmx_set_msr,
7644 .get_segment_base = vmx_get_segment_base,
7645 .get_segment = vmx_get_segment,
7646 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007647 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007648 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02007649 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +02007650 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +03007651 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007652 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007653 .set_cr3 = vmx_set_cr3,
7654 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007655 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007656 .get_idt = vmx_get_idt,
7657 .set_idt = vmx_set_idt,
7658 .get_gdt = vmx_get_gdt,
7659 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01007660 .get_dr6 = vmx_get_dr6,
7661 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +03007662 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007663 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007664 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007665 .get_rflags = vmx_get_rflags,
7666 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08007667
Avi Kivity6aa8b732006-12-10 02:21:36 -08007668 .tlb_flush = vmx_flush_tlb,
Junaid Shahidfaff8752018-06-29 13:10:05 -07007669 .tlb_flush_gva = vmx_flush_tlb_gva,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007670
Avi Kivity6aa8b732006-12-10 02:21:36 -08007671 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007672 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007673 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007674 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7675 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007676 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007677 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007678 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007679 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007680 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007681 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007682 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007683 .get_nmi_mask = vmx_get_nmi_mask,
7684 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007685 .enable_nmi_window = enable_nmi_window,
7686 .enable_irq_window = enable_irq_window,
7687 .update_cr8_intercept = update_cr8_intercept,
Jim Mattson8d860bb2018-05-09 16:56:05 -04007688 .set_virtual_apic_mode = vmx_set_virtual_apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +08007689 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +03007690 .get_enable_apicv = vmx_get_enable_apicv,
7691 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007692 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +01007693 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007694 .hwapic_irr_update = vmx_hwapic_irr_update,
7695 .hwapic_isr_update = vmx_hwapic_isr_update,
Liran Alone6c67d82018-09-04 10:56:52 +03007696 .guest_apic_has_interrupt = vmx_guest_apic_has_interrupt,
Yang Zhanga20ed542013-04-11 19:25:15 +08007697 .sync_pir_to_irr = vmx_sync_pir_to_irr,
7698 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007699
Izik Eiduscbc94022007-10-25 00:29:55 +02007700 .set_tss_addr = vmx_set_tss_addr,
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07007701 .set_identity_map_addr = vmx_set_identity_map_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08007702 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007703 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007704
Avi Kivity586f9602010-11-18 13:09:54 +02007705 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007706
Sheng Yang17cc3932010-01-05 19:02:27 +08007707 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08007708
7709 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007710
7711 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +00007712 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007713
7714 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007715
7716 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007717
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02007718 .read_l1_tsc_offset = vmx_read_l1_tsc_offset,
Leonid Shatz326e7422018-11-06 12:14:25 +02007719 .write_l1_tsc_offset = vmx_write_l1_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007720
7721 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007722
7723 .check_intercept = vmx_check_intercept,
Sean Christopherson95b5a482019-04-19 22:50:59 -07007724 .handle_exit_irqoff = vmx_handle_exit_irqoff,
Liu, Jinsongda8999d2014-02-24 10:55:46 +00007725 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +08007726 .xsaves_supported = vmx_xsaves_supported,
Paolo Bonzini66336ca2016-07-12 10:36:41 +02007727 .umip_emulated = vmx_umip_emulated,
Chao Peng86f52012018-10-24 16:05:11 +08007728 .pt_supported = vmx_pt_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +01007729
Sean Christophersond264ee02018-08-27 15:21:12 -07007730 .request_immediate_exit = vmx_request_immediate_exit,
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007731
7732 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +08007733
7734 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
7735 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
7736 .flush_log_dirty = vmx_flush_log_dirty,
7737 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -04007738 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +02007739
Feng Wubf9f6ac2015-09-18 22:29:55 +08007740 .pre_block = vmx_pre_block,
7741 .post_block = vmx_post_block,
7742
Wei Huang25462f72015-06-19 15:45:05 +02007743 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +08007744
7745 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007746
7747#ifdef CONFIG_X86_64
7748 .set_hv_timer = vmx_set_hv_timer,
7749 .cancel_hv_timer = vmx_cancel_hv_timer,
7750#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +08007751
7752 .setup_mce = vmx_setup_mce,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007753
Ladi Prosek72d7b372017-10-11 16:54:41 +02007754 .smi_allowed = vmx_smi_allowed,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007755 .pre_enter_smm = vmx_pre_enter_smm,
7756 .pre_leave_smm = vmx_pre_leave_smm,
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007757 .enable_smi_window = enable_smi_window,
Vitaly Kuznetsov57b119d2018-10-16 18:50:01 +02007758
Sean Christophersone4027cf2018-12-03 13:53:12 -08007759 .check_nested_events = NULL,
7760 .get_nested_state = NULL,
7761 .set_nested_state = NULL,
7762 .get_vmcs12_pages = NULL,
7763 .nested_enable_evmcs = NULL,
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007764 .need_emulation_on_page_fault = vmx_need_emulation_on_page_fault,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007765};
7766
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +02007767static void vmx_cleanup_l1d_flush(void)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02007768{
7769 if (vmx_l1d_flush_pages) {
7770 free_pages((unsigned long)vmx_l1d_flush_pages, L1D_CACHE_ORDER);
7771 vmx_l1d_flush_pages = NULL;
7772 }
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +02007773 /* Restore state so sysfs ignores VMX */
7774 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +02007775}
7776
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007777static void vmx_exit(void)
7778{
7779#ifdef CONFIG_KEXEC_CORE
7780 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
7781 synchronize_rcu();
7782#endif
7783
7784 kvm_exit();
7785
7786#if IS_ENABLED(CONFIG_HYPERV)
7787 if (static_branch_unlikely(&enable_evmcs)) {
7788 int cpu;
7789 struct hv_vp_assist_page *vp_ap;
7790 /*
7791 * Reset everything to support using non-enlightened VMCS
7792 * access later (e.g. when we reload the module with
7793 * enlightened_vmcs=0)
7794 */
7795 for_each_online_cpu(cpu) {
7796 vp_ap = hv_get_vp_assist_page(cpu);
7797
7798 if (!vp_ap)
7799 continue;
7800
7801 vp_ap->current_nested_vmcs = 0;
7802 vp_ap->enlighten_vmentry = 0;
7803 }
7804
7805 static_branch_disable(&enable_evmcs);
7806 }
7807#endif
7808 vmx_cleanup_l1d_flush();
7809}
7810module_exit(vmx_exit);
7811
Avi Kivity6aa8b732006-12-10 02:21:36 -08007812static int __init vmx_init(void)
7813{
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01007814 int r;
7815
7816#if IS_ENABLED(CONFIG_HYPERV)
7817 /*
7818 * Enlightened VMCS usage should be recommended and the host needs
7819 * to support eVMCS v1 or above. We can also disable eVMCS support
7820 * with module parameter.
7821 */
7822 if (enlightened_vmcs &&
7823 ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
7824 (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
7825 KVM_EVMCS_VERSION) {
7826 int cpu;
7827
7828 /* Check that we have assist pages on all online CPUs */
7829 for_each_online_cpu(cpu) {
7830 if (!hv_get_vp_assist_page(cpu)) {
7831 enlightened_vmcs = false;
7832 break;
7833 }
7834 }
7835
7836 if (enlightened_vmcs) {
7837 pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
7838 static_branch_enable(&enable_evmcs);
7839 }
7840 } else {
7841 enlightened_vmcs = false;
7842 }
7843#endif
7844
7845 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007846 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03007847 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007848 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +08007849
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007850 /*
Thomas Gleixner7db92e12018-07-13 16:23:19 +02007851 * Must be called after kvm_init() so enable_ept is properly set
7852 * up. Hand the parameter mitigation value in which was stored in
7853 * the pre module init parser. If no parameter was given, it will
7854 * contain 'auto' which will be turned into the default 'cond'
7855 * mitigation mode.
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007856 */
Thomas Gleixner7db92e12018-07-13 16:23:19 +02007857 if (boot_cpu_has(X86_BUG_L1TF)) {
7858 r = vmx_setup_l1d_flush(vmentry_l1d_flush_param);
7859 if (r) {
7860 vmx_exit();
7861 return r;
7862 }
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02007863 }
7864
Dave Young2965faa2015-09-09 15:38:55 -07007865#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08007866 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
7867 crash_vmclear_local_loaded_vmcss);
7868#endif
Jim Mattson21ebf532018-05-01 15:40:28 -07007869 vmx_check_vmcs12_offsets();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08007870
He, Qingfdef3ad2007-04-30 09:45:24 +03007871 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007872}
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007873module_init(vmx_init);