blob: 06e0e526270421a89febee5343202556ed7318c6 [file] [log] [blame]
Thomas Gleixner20c8ccb2019-06-04 10:11:32 +02001// SPDX-License-Identifier: GPL-2.0-only
Avi Kivity6aa8b732006-12-10 02:21:36 -08002/*
3 * Kernel-based Virtual Machine driver for Linux
4 *
5 * This module enables machines with Intel VT-x extensions to run virtual
6 * machines without emulation or binary translation.
7 *
8 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02009 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Authors:
12 * Avi Kivity <avi@qumranet.com>
13 * Yaniv Kamay <yaniv@qumranet.com>
Avi Kivity6aa8b732006-12-10 02:21:36 -080014 */
15
Sean Christopherson199b1182018-12-03 13:52:53 -080016#include <linux/frame.h>
17#include <linux/highmem.h>
18#include <linux/hrtimer.h>
19#include <linux/kernel.h>
Avi Kivityedf88412007-12-16 11:02:48 +020020#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080021#include <linux/module.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020022#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070023#include <linux/mod_devicetable.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080024#include <linux/mm.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080025#include <linux/sched.h>
Josh Poimboeufb2849092019-01-30 07:13:58 -060026#include <linux/sched/smt.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040028#include <linux/tboot.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080029#include <linux/trace_events.h>
Avi Kivitye4956062007-06-28 14:15:57 -040030
Sean Christopherson199b1182018-12-03 13:52:53 -080031#include <asm/apic.h>
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +020032#include <asm/asm.h>
Feng Wu28b835d2015-09-18 22:29:54 +080033#include <asm/cpu.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010034#include <asm/debugreg.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080035#include <asm/desc.h>
36#include <asm/fpu/internal.h>
37#include <asm/io.h>
Feng Wuefc64402015-09-18 22:29:51 +080038#include <asm/irq_remapping.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080039#include <asm/kexec.h>
40#include <asm/perf_event.h>
41#include <asm/mce.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070042#include <asm/mmu_context.h>
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010043#include <asm/mshyperv.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080044#include <asm/spec-ctrl.h>
45#include <asm/virtext.h>
46#include <asm/vmx.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080047
Sean Christopherson3077c192018-12-03 13:53:02 -080048#include "capabilities.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080049#include "cpuid.h"
Sean Christopherson4cebd742018-12-03 13:52:58 -080050#include "evmcs.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080051#include "irq.h"
52#include "kvm_cache_regs.h"
53#include "lapic.h"
54#include "mmu.h"
Sean Christopherson55d23752018-12-03 13:53:18 -080055#include "nested.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080056#include "ops.h"
Wei Huang25462f72015-06-19 15:45:05 +020057#include "pmu.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080058#include "trace.h"
Sean Christophersoncb1d4742018-12-03 13:53:04 -080059#include "vmcs.h"
Sean Christopherson609363c2018-12-03 13:53:05 -080060#include "vmcs12.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080061#include "vmx.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080062#include "x86.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030063
Avi Kivity6aa8b732006-12-10 02:21:36 -080064MODULE_AUTHOR("Qumranet");
65MODULE_LICENSE("GPL");
66
Josh Triplette9bda3b2012-03-20 23:33:51 -070067static const struct x86_cpu_id vmx_cpu_id[] = {
68 X86_FEATURE_MATCH(X86_FEATURE_VMX),
69 {}
70};
71MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
72
Sean Christopherson2c4fd912018-12-03 13:53:03 -080073bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020074module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080075
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010076static bool __read_mostly enable_vnmi = 1;
77module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);
78
Sean Christopherson2c4fd912018-12-03 13:53:03 -080079bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020080module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020081
Sean Christopherson2c4fd912018-12-03 13:53:03 -080082bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020083module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080084
Sean Christopherson2c4fd912018-12-03 13:53:03 -080085bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070086module_param_named(unrestricted_guest,
87 enable_unrestricted_guest, bool, S_IRUGO);
88
Sean Christopherson2c4fd912018-12-03 13:53:03 -080089bool __read_mostly enable_ept_ad_bits = 1;
Xudong Hao83c3a332012-05-28 19:33:35 +080090module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
91
Avi Kivitya27685c2012-06-12 20:30:18 +030092static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020093module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030094
Rusty Russell476bc002012-01-13 09:32:18 +103095static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030096module_param(fasteoi, bool, S_IRUGO);
97
Yang Zhang5a717852013-04-11 19:25:16 +080098static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080099module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +0800100
Nadav Har'El801d3422011-05-25 23:02:23 +0300101/*
102 * If nested=1, nested virtualization is supported, i.e., guests may use
103 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
104 * use VMX instructions.
105 */
Paolo Bonzini1e58e5e2018-10-17 00:55:22 +0200106static bool __read_mostly nested = 1;
Nadav Har'El801d3422011-05-25 23:02:23 +0300107module_param(nested, bool, S_IRUGO);
108
Sean Christopherson2c4fd912018-12-03 13:53:03 -0800109bool __read_mostly enable_pml = 1;
Kai Huang843e4332015-01-28 10:54:28 +0800110module_param_named(pml, enable_pml, bool, S_IRUGO);
111
Paolo Bonzini6f2f8452019-05-20 15:34:35 +0200112static bool __read_mostly dump_invalid_vmcs = 0;
113module_param(dump_invalid_vmcs, bool, 0644);
114
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100115#define MSR_BITMAP_MODE_X2APIC 1
116#define MSR_BITMAP_MODE_X2APIC_APICV 2
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100117
Haozhong Zhang64903d62015-10-20 15:39:09 +0800118#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
119
Yunhong Jiang64672c92016-06-13 14:19:59 -0700120/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
121static int __read_mostly cpu_preemption_timer_multi;
122static bool __read_mostly enable_preemption_timer = 1;
123#ifdef CONFIG_X86_64
124module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
125#endif
126
Sean Christopherson3de63472018-07-13 08:42:30 -0700127#define KVM_VM_CR0_ALWAYS_OFF (X86_CR0_NW | X86_CR0_CD)
Sean Christopherson1706bd02018-03-05 12:04:38 -0800128#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
129#define KVM_VM_CR0_ALWAYS_ON \
130 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | \
131 X86_CR0_WP | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200132#define KVM_CR4_GUEST_OWNED_BITS \
133 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Yu Zhangfd8cb432017-08-24 20:27:56 +0800134 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200135
Sean Christopherson5dc1f042018-03-05 12:04:39 -0800136#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
Avi Kivitycdc0e242009-12-06 17:21:14 +0200137#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
138#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
139
Avi Kivity78ac8b42010-04-08 18:19:35 +0300140#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
141
Chao Pengbf8c55d2018-10-24 16:05:14 +0800142#define MSR_IA32_RTIT_STATUS_MASK (~(RTIT_STATUS_FILTEREN | \
143 RTIT_STATUS_CONTEXTEN | RTIT_STATUS_TRIGGEREN | \
144 RTIT_STATUS_ERROR | RTIT_STATUS_STOPPED | \
145 RTIT_STATUS_BYTECNT))
146
147#define MSR_IA32_RTIT_OUTPUT_BASE_MASK \
148 (~((1UL << cpuid_query_maxphyaddr(vcpu)) - 1) | 0x7f)
149
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800150/*
151 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
152 * ple_gap: upper bound on the amount of time between two successive
153 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500154 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800155 * ple_window: upper bound on the amount of time a guest is allowed to execute
156 * in a PAUSE loop. Tests indicate that most spinlocks are held for
157 * less than 2^12 cycles
158 * Time is measured based on a counter that runs at the same rate as the TSC,
159 * refer SDM volume 3b section 21.6.13 & 22.1.3.
160 */
Babu Mogerc8e88712018-03-16 16:37:24 -0400161static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
Luiz Capitulinoa87c99e2018-11-23 12:02:14 -0500162module_param(ple_gap, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200163
Babu Moger7fbc85a2018-03-16 16:37:22 -0400164static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
165module_param(ple_window, uint, 0444);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800166
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200167/* Default doubles per-vcpu window every exit. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400168static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400169module_param(ple_window_grow, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200170
171/* Default resets per-vcpu window every exit to ple_window. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400172static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400173module_param(ple_window_shrink, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200174
175/* Default is to compute the maximum so we can never overflow. */
Babu Moger7fbc85a2018-03-16 16:37:22 -0400176static unsigned int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
177module_param(ple_window_max, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200178
Chao Pengf99e3da2018-10-24 16:05:10 +0800179/* Default is SYSTEM mode, 1 for host-guest mode */
180int __read_mostly pt_mode = PT_MODE_SYSTEM;
181module_param(pt_mode, int, S_IRUGO);
182
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200183static DEFINE_STATIC_KEY_FALSE(vmx_l1d_should_flush);
Nicolai Stange427362a2018-07-21 22:25:00 +0200184static DEFINE_STATIC_KEY_FALSE(vmx_l1d_flush_cond);
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200185static DEFINE_MUTEX(vmx_l1d_flush_mutex);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200186
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200187/* Storage for pre module init parameter parsing */
188static enum vmx_l1d_flush_state __read_mostly vmentry_l1d_flush_param = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200189
190static const struct {
191 const char *option;
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200192 bool for_parse;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200193} vmentry_l1d_param[] = {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200194 [VMENTER_L1D_FLUSH_AUTO] = {"auto", true},
195 [VMENTER_L1D_FLUSH_NEVER] = {"never", true},
196 [VMENTER_L1D_FLUSH_COND] = {"cond", true},
197 [VMENTER_L1D_FLUSH_ALWAYS] = {"always", true},
198 [VMENTER_L1D_FLUSH_EPT_DISABLED] = {"EPT disabled", false},
199 [VMENTER_L1D_FLUSH_NOT_REQUIRED] = {"not required", false},
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200200};
201
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200202#define L1D_CACHE_ORDER 4
203static void *vmx_l1d_flush_pages;
204
205static int vmx_setup_l1d_flush(enum vmx_l1d_flush_state l1tf)
206{
207 struct page *page;
Nicolai Stange288d1522018-07-18 19:07:38 +0200208 unsigned int i;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200209
Waiman Long19a36d32019-08-26 15:30:23 -0400210 if (!boot_cpu_has_bug(X86_BUG_L1TF)) {
211 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
212 return 0;
213 }
214
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200215 if (!enable_ept) {
216 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_EPT_DISABLED;
217 return 0;
218 }
219
Yi Wangd806afa2018-08-16 13:42:39 +0800220 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES)) {
221 u64 msr;
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200222
Yi Wangd806afa2018-08-16 13:42:39 +0800223 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, msr);
224 if (msr & ARCH_CAP_SKIP_VMENTRY_L1DFLUSH) {
225 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
226 return 0;
227 }
228 }
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200229
Jiri Kosinad90a7a02018-07-13 16:23:25 +0200230 /* If set to auto use the default l1tf mitigation method */
231 if (l1tf == VMENTER_L1D_FLUSH_AUTO) {
232 switch (l1tf_mitigation) {
233 case L1TF_MITIGATION_OFF:
234 l1tf = VMENTER_L1D_FLUSH_NEVER;
235 break;
236 case L1TF_MITIGATION_FLUSH_NOWARN:
237 case L1TF_MITIGATION_FLUSH:
238 case L1TF_MITIGATION_FLUSH_NOSMT:
239 l1tf = VMENTER_L1D_FLUSH_COND;
240 break;
241 case L1TF_MITIGATION_FULL:
242 case L1TF_MITIGATION_FULL_FORCE:
243 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
244 break;
245 }
246 } else if (l1tf_mitigation == L1TF_MITIGATION_FULL_FORCE) {
247 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
248 }
249
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200250 if (l1tf != VMENTER_L1D_FLUSH_NEVER && !vmx_l1d_flush_pages &&
251 !boot_cpu_has(X86_FEATURE_FLUSH_L1D)) {
Ben Gardon41836832019-02-11 11:02:52 -0800252 /*
253 * This allocation for vmx_l1d_flush_pages is not tied to a VM
254 * lifetime and so should not be charged to a memcg.
255 */
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200256 page = alloc_pages(GFP_KERNEL, L1D_CACHE_ORDER);
257 if (!page)
258 return -ENOMEM;
259 vmx_l1d_flush_pages = page_address(page);
Nicolai Stange288d1522018-07-18 19:07:38 +0200260
261 /*
262 * Initialize each page with a different pattern in
263 * order to protect against KSM in the nested
264 * virtualization case.
265 */
266 for (i = 0; i < 1u << L1D_CACHE_ORDER; ++i) {
267 memset(vmx_l1d_flush_pages + i * PAGE_SIZE, i + 1,
268 PAGE_SIZE);
269 }
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200270 }
271
272 l1tf_vmx_mitigation = l1tf;
273
Thomas Gleixner895ae472018-07-13 16:23:22 +0200274 if (l1tf != VMENTER_L1D_FLUSH_NEVER)
275 static_branch_enable(&vmx_l1d_should_flush);
276 else
277 static_branch_disable(&vmx_l1d_should_flush);
Thomas Gleixner4c6523e2018-07-13 16:23:20 +0200278
Nicolai Stange427362a2018-07-21 22:25:00 +0200279 if (l1tf == VMENTER_L1D_FLUSH_COND)
280 static_branch_enable(&vmx_l1d_flush_cond);
Thomas Gleixner895ae472018-07-13 16:23:22 +0200281 else
Nicolai Stange427362a2018-07-21 22:25:00 +0200282 static_branch_disable(&vmx_l1d_flush_cond);
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200283 return 0;
284}
285
286static int vmentry_l1d_flush_parse(const char *s)
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200287{
288 unsigned int i;
289
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200290 if (s) {
291 for (i = 0; i < ARRAY_SIZE(vmentry_l1d_param); i++) {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200292 if (vmentry_l1d_param[i].for_parse &&
293 sysfs_streq(s, vmentry_l1d_param[i].option))
294 return i;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200295 }
296 }
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200297 return -EINVAL;
298}
299
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200300static int vmentry_l1d_flush_set(const char *s, const struct kernel_param *kp)
301{
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200302 int l1tf, ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200303
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200304 l1tf = vmentry_l1d_flush_parse(s);
305 if (l1tf < 0)
306 return l1tf;
307
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200308 if (!boot_cpu_has(X86_BUG_L1TF))
309 return 0;
310
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200311 /*
312 * Has vmx_init() run already? If not then this is the pre init
313 * parameter parsing. In that case just store the value and let
314 * vmx_init() do the proper setup after enable_ept has been
315 * established.
316 */
317 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_AUTO) {
318 vmentry_l1d_flush_param = l1tf;
319 return 0;
320 }
321
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200322 mutex_lock(&vmx_l1d_flush_mutex);
323 ret = vmx_setup_l1d_flush(l1tf);
324 mutex_unlock(&vmx_l1d_flush_mutex);
325 return ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200326}
327
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200328static int vmentry_l1d_flush_get(char *s, const struct kernel_param *kp)
329{
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200330 if (WARN_ON_ONCE(l1tf_vmx_mitigation >= ARRAY_SIZE(vmentry_l1d_param)))
331 return sprintf(s, "???\n");
332
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200333 return sprintf(s, "%s\n", vmentry_l1d_param[l1tf_vmx_mitigation].option);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200334}
335
336static const struct kernel_param_ops vmentry_l1d_flush_ops = {
337 .set = vmentry_l1d_flush_set,
338 .get = vmentry_l1d_flush_get,
339};
Thomas Gleixner895ae472018-07-13 16:23:22 +0200340module_param_cb(vmentry_l1d_flush, &vmentry_l1d_flush_ops, NULL, 0644);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200341
Gleb Natapovd99e4152012-12-20 16:57:45 +0200342static bool guest_state_valid(struct kvm_vcpu *vcpu);
343static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yi Wang1e4329ee2018-11-08 11:22:21 +0800344static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Ashok Raj15d45072018-02-01 22:59:43 +0100345 u32 msr, int type);
Avi Kivity75880a02007-06-20 11:20:04 +0300346
Sean Christopherson453eafb2018-12-20 12:25:17 -0800347void vmx_vmexit(void);
348
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700349#define vmx_insn_failed(fmt...) \
350do { \
351 WARN_ONCE(1, fmt); \
352 pr_warn_ratelimited(fmt); \
353} while (0)
354
Sean Christopherson6e202092019-07-19 13:41:08 -0700355asmlinkage void vmread_error(unsigned long field, bool fault)
356{
357 if (fault)
358 kvm_spurious_fault();
359 else
360 vmx_insn_failed("kvm: vmread failed: field=%lx\n", field);
361}
362
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700363noinline void vmwrite_error(unsigned long field, unsigned long value)
364{
365 vmx_insn_failed("kvm: vmwrite failed: field=%lx val=%lx err=%d\n",
366 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
367}
368
369noinline void vmclear_error(struct vmcs *vmcs, u64 phys_addr)
370{
371 vmx_insn_failed("kvm: vmclear failed: %p/%llx\n", vmcs, phys_addr);
372}
373
374noinline void vmptrld_error(struct vmcs *vmcs, u64 phys_addr)
375{
376 vmx_insn_failed("kvm: vmptrld failed: %p/%llx\n", vmcs, phys_addr);
377}
378
379noinline void invvpid_error(unsigned long ext, u16 vpid, gva_t gva)
380{
381 vmx_insn_failed("kvm: invvpid failed: ext=0x%lx vpid=%u gva=0x%lx\n",
382 ext, vpid, gva);
383}
384
385noinline void invept_error(unsigned long ext, u64 eptp, gpa_t gpa)
386{
387 vmx_insn_failed("kvm: invept failed: ext=0x%lx eptp=%llx gpa=0x%llx\n",
388 ext, eptp, gpa);
389}
390
Avi Kivity6aa8b732006-12-10 02:21:36 -0800391static DEFINE_PER_CPU(struct vmcs *, vmxarea);
Sean Christopherson75edce82018-12-03 13:53:06 -0800392DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300393/*
394 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
395 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
396 */
397static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800398
Feng Wubf9f6ac2015-09-18 22:29:55 +0800399/*
400 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
401 * can find which vCPU should be waken up.
402 */
403static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
404static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
405
Sheng Yang2384d2b2008-01-17 15:14:33 +0800406static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
407static DEFINE_SPINLOCK(vmx_vpid_lock);
408
Sean Christopherson3077c192018-12-03 13:53:02 -0800409struct vmcs_config vmcs_config;
410struct vmx_capability vmx_capability;
Sheng Yangd56f5462008-04-25 10:13:16 +0800411
Avi Kivity6aa8b732006-12-10 02:21:36 -0800412#define VMX_SEGMENT_FIELD(seg) \
413 [VCPU_SREG_##seg] = { \
414 .selector = GUEST_##seg##_SELECTOR, \
415 .base = GUEST_##seg##_BASE, \
416 .limit = GUEST_##seg##_LIMIT, \
417 .ar_bytes = GUEST_##seg##_AR_BYTES, \
418 }
419
Mathias Krause772e0312012-08-30 01:30:19 +0200420static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800421 unsigned selector;
422 unsigned base;
423 unsigned limit;
424 unsigned ar_bytes;
425} kvm_vmx_segment_fields[] = {
426 VMX_SEGMENT_FIELD(CS),
427 VMX_SEGMENT_FIELD(DS),
428 VMX_SEGMENT_FIELD(ES),
429 VMX_SEGMENT_FIELD(FS),
430 VMX_SEGMENT_FIELD(GS),
431 VMX_SEGMENT_FIELD(SS),
432 VMX_SEGMENT_FIELD(TR),
433 VMX_SEGMENT_FIELD(LDTR),
434};
435
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800436u64 host_efer;
Sean Christopherson23420802019-04-19 22:50:57 -0700437static unsigned long host_idt_base;
Avi Kivity26bb0982009-09-07 11:14:12 +0300438
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300439/*
Jim Mattson898a8112018-12-05 15:28:59 -0800440 * Though SYSCALL is only supported in 64-bit mode on Intel CPUs, kvm
441 * will emulate SYSCALL in legacy mode if the vendor string in guest
442 * CPUID.0:{EBX,ECX,EDX} is "AuthenticAMD" or "AMDisbetter!" To
443 * support this emulation, IA32_STAR must always be included in
444 * vmx_msr_index[], even in i386 builds.
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300445 */
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800446const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800447#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300448 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800449#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400450 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Paolo Bonzinic11f83e2019-11-18 12:23:00 -0500451 MSR_IA32_TSX_CTRL,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800452};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800453
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100454#if IS_ENABLED(CONFIG_HYPERV)
455static bool __read_mostly enlightened_vmcs = true;
456module_param(enlightened_vmcs, bool, 0444);
457
Tianyu Lan877ad952018-07-19 08:40:23 +0000458/* check_ept_pointer() should be under protection of ept_pointer_lock. */
459static void check_ept_pointer_match(struct kvm *kvm)
460{
461 struct kvm_vcpu *vcpu;
462 u64 tmp_eptp = INVALID_PAGE;
463 int i;
464
465 kvm_for_each_vcpu(i, vcpu, kvm) {
466 if (!VALID_PAGE(tmp_eptp)) {
467 tmp_eptp = to_vmx(vcpu)->ept_pointer;
468 } else if (tmp_eptp != to_vmx(vcpu)->ept_pointer) {
469 to_kvm_vmx(kvm)->ept_pointers_match
470 = EPT_POINTERS_MISMATCH;
471 return;
472 }
473 }
474
475 to_kvm_vmx(kvm)->ept_pointers_match = EPT_POINTERS_MATCH;
476}
477
Yi Wang8997f652019-01-21 15:27:05 +0800478static int kvm_fill_hv_flush_list_func(struct hv_guest_mapping_flush_list *flush,
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800479 void *data)
480{
481 struct kvm_tlb_range *range = data;
482
483 return hyperv_fill_flush_guest_mapping_list(flush, range->start_gfn,
484 range->pages);
485}
486
487static inline int __hv_remote_flush_tlb_with_range(struct kvm *kvm,
488 struct kvm_vcpu *vcpu, struct kvm_tlb_range *range)
489{
490 u64 ept_pointer = to_vmx(vcpu)->ept_pointer;
491
492 /*
493 * FLUSH_GUEST_PHYSICAL_ADDRESS_SPACE hypercall needs address
494 * of the base of EPT PML4 table, strip off EPT configuration
495 * information.
496 */
497 if (range)
498 return hyperv_flush_guest_mapping_range(ept_pointer & PAGE_MASK,
499 kvm_fill_hv_flush_list_func, (void *)range);
500 else
501 return hyperv_flush_guest_mapping(ept_pointer & PAGE_MASK);
502}
503
504static int hv_remote_flush_tlb_with_range(struct kvm *kvm,
505 struct kvm_tlb_range *range)
Tianyu Lan877ad952018-07-19 08:40:23 +0000506{
Lan Tianyua5c214d2018-10-13 22:54:05 +0800507 struct kvm_vcpu *vcpu;
Lan Tianyub7c1c222019-01-04 15:20:44 +0800508 int ret = 0, i;
Tianyu Lan877ad952018-07-19 08:40:23 +0000509
510 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
511
512 if (to_kvm_vmx(kvm)->ept_pointers_match == EPT_POINTERS_CHECK)
513 check_ept_pointer_match(kvm);
514
515 if (to_kvm_vmx(kvm)->ept_pointers_match != EPT_POINTERS_MATCH) {
Lan Tianyu53963a72018-12-06 15:34:36 +0800516 kvm_for_each_vcpu(i, vcpu, kvm) {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800517 /* If ept_pointer is invalid pointer, bypass flush request. */
518 if (VALID_PAGE(to_vmx(vcpu)->ept_pointer))
519 ret |= __hv_remote_flush_tlb_with_range(
520 kvm, vcpu, range);
Lan Tianyu53963a72018-12-06 15:34:36 +0800521 }
Lan Tianyua5c214d2018-10-13 22:54:05 +0800522 } else {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800523 ret = __hv_remote_flush_tlb_with_range(kvm,
524 kvm_get_vcpu(kvm, 0), range);
Tianyu Lan877ad952018-07-19 08:40:23 +0000525 }
Tianyu Lan877ad952018-07-19 08:40:23 +0000526
Tianyu Lan877ad952018-07-19 08:40:23 +0000527 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
528 return ret;
529}
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800530static int hv_remote_flush_tlb(struct kvm *kvm)
531{
532 return hv_remote_flush_tlb_with_range(kvm, NULL);
533}
534
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800535static int hv_enable_direct_tlbflush(struct kvm_vcpu *vcpu)
536{
537 struct hv_enlightened_vmcs *evmcs;
538 struct hv_partition_assist_pg **p_hv_pa_pg =
539 &vcpu->kvm->arch.hyperv.hv_pa_pg;
540 /*
541 * Synthetic VM-Exit is not enabled in current code and so All
542 * evmcs in singe VM shares same assist page.
543 */
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200544 if (!*p_hv_pa_pg)
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800545 *p_hv_pa_pg = kzalloc(PAGE_SIZE, GFP_KERNEL);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200546
547 if (!*p_hv_pa_pg)
548 return -ENOMEM;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800549
550 evmcs = (struct hv_enlightened_vmcs *)to_vmx(vcpu)->loaded_vmcs->vmcs;
551
552 evmcs->partition_assist_page =
553 __pa(*p_hv_pa_pg);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200554 evmcs->hv_vm_id = (unsigned long)vcpu->kvm;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800555 evmcs->hv_enlightenments_control.nested_flush_hypercall = 1;
556
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800557 return 0;
558}
559
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100560#endif /* IS_ENABLED(CONFIG_HYPERV) */
561
Yunhong Jiang64672c92016-06-13 14:19:59 -0700562/*
563 * Comment's format: document - errata name - stepping - processor name.
564 * Refer from
565 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
566 */
567static u32 vmx_preemption_cpu_tfms[] = {
568/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
5690x000206E6,
570/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
571/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
572/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
5730x00020652,
574/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
5750x00020655,
576/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
577/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
578/*
579 * 320767.pdf - AAP86 - B1 -
580 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
581 */
5820x000106E5,
583/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
5840x000106A0,
585/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
5860x000106A1,
587/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
5880x000106A4,
589 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
590 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
591 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
5920x000106A5,
Wei Huang3d82c562018-12-03 14:13:32 -0600593 /* Xeon E3-1220 V2 */
5940x000306A8,
Yunhong Jiang64672c92016-06-13 14:19:59 -0700595};
596
597static inline bool cpu_has_broken_vmx_preemption_timer(void)
598{
599 u32 eax = cpuid_eax(0x00000001), i;
600
601 /* Clear the reserved bits */
602 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +0000603 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -0700604 if (eax == vmx_preemption_cpu_tfms[i])
605 return true;
606
607 return false;
608}
609
Paolo Bonzini35754c92015-07-29 12:05:37 +0200610static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800611{
Paolo Bonzini35754c92015-07-29 12:05:37 +0200612 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800613}
614
Sheng Yang04547152009-04-01 15:52:31 +0800615static inline bool report_flexpriority(void)
616{
617 return flexpriority_enabled;
618}
619
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800620static inline int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -0800621{
622 int i;
623
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400624 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +0300625 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300626 return i;
627 return -1;
628}
629
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800630struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300631{
632 int i;
633
Rusty Russell8b9cf982007-07-30 16:31:43 +1000634 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300635 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400636 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000637 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800638}
639
Paolo Bonzinib07a5c52019-11-18 12:23:01 -0500640static int vmx_set_guest_msr(struct vcpu_vmx *vmx, struct shared_msr_entry *msr, u64 data)
641{
642 int ret = 0;
643
644 u64 old_msr_data = msr->data;
645 msr->data = data;
646 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
647 preempt_disable();
648 ret = kvm_set_shared_msr(msr->index, msr->data,
649 msr->mask);
650 preempt_enable();
651 if (ret)
652 msr->data = old_msr_data;
653 }
654 return ret;
655}
656
Sean Christopherson7c97fcb2018-12-03 13:53:17 -0800657void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
658{
659 vmcs_clear(loaded_vmcs->vmcs);
660 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
661 vmcs_clear(loaded_vmcs->shadow_vmcs);
662 loaded_vmcs->cpu = -1;
663 loaded_vmcs->launched = 0;
664}
665
Dave Young2965faa2015-09-09 15:38:55 -0700666#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800667/*
668 * This bitmap is used to indicate whether the vmclear
669 * operation is enabled on all cpus. All disabled by
670 * default.
671 */
672static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
673
674static inline void crash_enable_local_vmclear(int cpu)
675{
676 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
677}
678
679static inline void crash_disable_local_vmclear(int cpu)
680{
681 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
682}
683
684static inline int crash_local_vmclear_enabled(int cpu)
685{
686 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
687}
688
689static void crash_vmclear_local_loaded_vmcss(void)
690{
691 int cpu = raw_smp_processor_id();
692 struct loaded_vmcs *v;
693
694 if (!crash_local_vmclear_enabled(cpu))
695 return;
696
697 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
698 loaded_vmcss_on_cpu_link)
699 vmcs_clear(v->vmcs);
700}
701#else
702static inline void crash_enable_local_vmclear(int cpu) { }
703static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -0700704#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800705
Nadav Har'Eld462b812011-05-24 15:26:10 +0300706static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800707{
Nadav Har'Eld462b812011-05-24 15:26:10 +0300708 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -0800709 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -0800710
Nadav Har'Eld462b812011-05-24 15:26:10 +0300711 if (loaded_vmcs->cpu != cpu)
712 return; /* vcpu migration can race with cpu offline */
713 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800714 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800715 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300716 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800717
718 /*
719 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
720 * is before setting loaded_vmcs->vcpu to -1 which is done in
721 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
722 * then adds the vmcs into percpu list before it is deleted.
723 */
724 smp_wmb();
725
Nadav Har'Eld462b812011-05-24 15:26:10 +0300726 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800727 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800728}
729
Sean Christopherson89b0c9f2018-12-03 13:53:07 -0800730void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800731{
Xiao Guangronge6c7d322012-11-28 20:53:15 +0800732 int cpu = loaded_vmcs->cpu;
733
734 if (cpu != -1)
735 smp_call_function_single(cpu,
736 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800737}
738
Avi Kivity2fb92db2011-04-27 19:42:18 +0300739static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
740 unsigned field)
741{
742 bool ret;
743 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
744
Sean Christophersoncb3c1e22019-09-27 14:45:22 -0700745 if (!kvm_register_is_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS)) {
746 kvm_register_mark_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS);
Avi Kivity2fb92db2011-04-27 19:42:18 +0300747 vmx->segment_cache.bitmask = 0;
748 }
749 ret = vmx->segment_cache.bitmask & mask;
750 vmx->segment_cache.bitmask |= mask;
751 return ret;
752}
753
754static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
755{
756 u16 *p = &vmx->segment_cache.seg[seg].selector;
757
758 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
759 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
760 return *p;
761}
762
763static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
764{
765 ulong *p = &vmx->segment_cache.seg[seg].base;
766
767 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
768 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
769 return *p;
770}
771
772static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
773{
774 u32 *p = &vmx->segment_cache.seg[seg].limit;
775
776 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
777 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
778 return *p;
779}
780
781static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
782{
783 u32 *p = &vmx->segment_cache.seg[seg].ar;
784
785 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
786 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
787 return *p;
788}
789
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800790void update_exception_bitmap(struct kvm_vcpu *vcpu)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300791{
792 u32 eb;
793
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100794 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -0800795 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Liran Alon9e869482018-03-12 13:12:51 +0200796 /*
797 * Guest access to VMware backdoor ports could legitimately
798 * trigger #GP because of TSS I/O permission bitmap.
799 * We intercept those #GP and allow access to them anyway
800 * as VMware does.
801 */
802 if (enable_vmware_backdoor)
803 eb |= (1u << GP_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100804 if ((vcpu->guest_debug &
805 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
806 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
807 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300808 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300809 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +0200810 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +0800811 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Nadav Har'El36cf24e2011-05-25 23:15:08 +0300812
813 /* When we are running a nested L2 guest and L1 specified for it a
814 * certain exception bitmap, we must trap the same exceptions and pass
815 * them to L1. When running L2, we will only handle the exceptions
816 * specified above if L1 did not want them.
817 */
818 if (is_guest_mode(vcpu))
819 eb |= get_vmcs12(vcpu)->exception_bitmap;
820
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300821 vmcs_write32(EXCEPTION_BITMAP, eb);
822}
823
Ashok Raj15d45072018-02-01 22:59:43 +0100824/*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100825 * Check if MSR is intercepted for currently loaded MSR bitmap.
826 */
827static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
828{
829 unsigned long *msr_bitmap;
830 int f = sizeof(unsigned long);
831
832 if (!cpu_has_vmx_msr_bitmap())
833 return true;
834
835 msr_bitmap = to_vmx(vcpu)->loaded_vmcs->msr_bitmap;
836
837 if (msr <= 0x1fff) {
838 return !!test_bit(msr, msr_bitmap + 0x800 / f);
839 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
840 msr &= 0x1fff;
841 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
842 }
843
844 return true;
845}
846
Gleb Natapov2961e8762013-11-25 15:37:13 +0200847static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
848 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200849{
Gleb Natapov2961e8762013-11-25 15:37:13 +0200850 vm_entry_controls_clearbit(vmx, entry);
851 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200852}
853
Aaron Lewis662f1d12019-11-07 21:14:39 -0800854int vmx_find_msr_index(struct vmx_msrs *m, u32 msr)
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400855{
856 unsigned int i;
857
858 for (i = 0; i < m->nr; ++i) {
859 if (m->val[i].index == msr)
860 return i;
861 }
862 return -ENOENT;
863}
864
Avi Kivity61d2ef22010-04-28 16:40:38 +0300865static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
866{
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400867 int i;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300868 struct msr_autoload *m = &vmx->msr_autoload;
869
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200870 switch (msr) {
871 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800872 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200873 clear_atomic_switch_msr_special(vmx,
874 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200875 VM_EXIT_LOAD_IA32_EFER);
876 return;
877 }
878 break;
879 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800880 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200881 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200882 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
883 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
884 return;
885 }
886 break;
Avi Kivity110312c2010-12-21 12:54:20 +0200887 }
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800888 i = vmx_find_msr_index(&m->guest, msr);
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400889 if (i < 0)
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400890 goto skip_guest;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400891 --m->guest.nr;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400892 m->guest.val[i] = m->guest.val[m->guest.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400893 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Avi Kivity110312c2010-12-21 12:54:20 +0200894
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400895skip_guest:
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800896 i = vmx_find_msr_index(&m->host, msr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400897 if (i < 0)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300898 return;
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400899
900 --m->host.nr;
901 m->host.val[i] = m->host.val[m->host.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400902 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300903}
904
Gleb Natapov2961e8762013-11-25 15:37:13 +0200905static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
906 unsigned long entry, unsigned long exit,
907 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
908 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200909{
910 vmcs_write64(guest_val_vmcs, guest_val);
Sean Christopherson5a5e8a12018-09-26 09:23:56 -0700911 if (host_val_vmcs != HOST_IA32_EFER)
912 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +0200913 vm_entry_controls_setbit(vmx, entry);
914 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200915}
916
Avi Kivity61d2ef22010-04-28 16:40:38 +0300917static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400918 u64 guest_val, u64 host_val, bool entry_only)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300919{
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400920 int i, j = 0;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300921 struct msr_autoload *m = &vmx->msr_autoload;
922
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200923 switch (msr) {
924 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800925 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200926 add_atomic_switch_msr_special(vmx,
927 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200928 VM_EXIT_LOAD_IA32_EFER,
929 GUEST_IA32_EFER,
930 HOST_IA32_EFER,
931 guest_val, host_val);
932 return;
933 }
934 break;
935 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800936 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200937 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200938 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
939 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
940 GUEST_IA32_PERF_GLOBAL_CTRL,
941 HOST_IA32_PERF_GLOBAL_CTRL,
942 guest_val, host_val);
943 return;
944 }
945 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +0100946 case MSR_IA32_PEBS_ENABLE:
947 /* PEBS needs a quiescent period after being disabled (to write
948 * a record). Disabling PEBS through VMX MSR swapping doesn't
949 * provide that period, so a CPU could write host's record into
950 * guest's memory.
951 */
952 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +0200953 }
954
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800955 i = vmx_find_msr_index(&m->guest, msr);
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400956 if (!entry_only)
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800957 j = vmx_find_msr_index(&m->host, msr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300958
Aaron Lewis7cfe0522019-11-07 21:14:37 -0800959 if ((i < 0 && m->guest.nr == NR_LOADSTORE_MSRS) ||
960 (j < 0 && m->host.nr == NR_LOADSTORE_MSRS)) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +0200961 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +0200962 "Can't add msr %x\n", msr);
963 return;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300964 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400965 if (i < 0) {
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400966 i = m->guest.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400967 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400968 }
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400969 m->guest.val[i].index = msr;
970 m->guest.val[i].value = guest_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300971
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400972 if (entry_only)
973 return;
974
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400975 if (j < 0) {
976 j = m->host.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400977 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300978 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400979 m->host.val[j].index = msr;
980 m->host.val[j].value = host_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300981}
982
Avi Kivity92c0d902009-10-29 11:00:16 +0200983static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +0300984{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100985 u64 guest_efer = vmx->vcpu.arch.efer;
986 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +0300987
Paolo Bonzini9167ab72019-10-27 16:23:23 +0100988 /* Shadow paging assumes NX to be available. */
989 if (!enable_ept)
990 guest_efer |= EFER_NX;
Roel Kluin3a34a882009-08-04 02:08:45 -0700991
Avi Kivity51c6cf62007-08-29 03:48:05 +0300992 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100993 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +0300994 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100995 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +0300996#ifdef CONFIG_X86_64
997 ignore_bits |= EFER_LMA | EFER_LME;
998 /* SCE is meaningful only in long mode on Intel */
999 if (guest_efer & EFER_LMA)
1000 ignore_bits &= ~(u64)EFER_SCE;
1001#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03001002
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08001003 /*
1004 * On EPT, we can't emulate NX, so we must switch EFER atomically.
1005 * On CPUs that support "load IA32_EFER", always switch EFER
1006 * atomically, since it's faster than switching it manually.
1007 */
Sean Christophersonc73da3f2018-12-03 13:53:00 -08001008 if (cpu_has_load_ia32_efer() ||
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08001009 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03001010 if (!(guest_efer & EFER_LMA))
1011 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08001012 if (guest_efer != host_efer)
1013 add_atomic_switch_msr(vmx, MSR_EFER,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04001014 guest_efer, host_efer, false);
Sean Christopherson02343cf2018-09-26 09:23:43 -07001015 else
1016 clear_atomic_switch_msr(vmx, MSR_EFER);
Avi Kivity84ad33e2010-04-28 16:42:29 +03001017 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001018 } else {
Sean Christopherson02343cf2018-09-26 09:23:43 -07001019 clear_atomic_switch_msr(vmx, MSR_EFER);
1020
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001021 guest_efer &= ~ignore_bits;
1022 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001023
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001024 vmx->guest_msrs[efer_offset].data = guest_efer;
1025 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
1026
1027 return true;
1028 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03001029}
1030
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001031#ifdef CONFIG_X86_32
1032/*
1033 * On 32-bit kernels, VM exits still load the FS and GS bases from the
1034 * VMCS rather than the segment table. KVM uses this helper to figure
1035 * out the current bases to poke them into the VMCS before entry.
1036 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001037static unsigned long segment_base(u16 selector)
1038{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001039 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001040 unsigned long v;
1041
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001042 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001043 return 0;
1044
Thomas Garnier45fc8752017-03-14 10:05:08 -07001045 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001046
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001047 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001048 u16 ldt_selector = kvm_read_ldt();
1049
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001050 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001051 return 0;
1052
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001053 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001054 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001055 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001056 return v;
1057}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001058#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001059
Chao Peng2ef444f2018-10-24 16:05:12 +08001060static inline void pt_load_msr(struct pt_ctx *ctx, u32 addr_range)
1061{
1062 u32 i;
1063
1064 wrmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1065 wrmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1066 wrmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1067 wrmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1068 for (i = 0; i < addr_range; i++) {
1069 wrmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1070 wrmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1071 }
1072}
1073
1074static inline void pt_save_msr(struct pt_ctx *ctx, u32 addr_range)
1075{
1076 u32 i;
1077
1078 rdmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1079 rdmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1080 rdmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1081 rdmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1082 for (i = 0; i < addr_range; i++) {
1083 rdmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1084 rdmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1085 }
1086}
1087
1088static void pt_guest_enter(struct vcpu_vmx *vmx)
1089{
1090 if (pt_mode == PT_MODE_SYSTEM)
1091 return;
1092
Chao Peng2ef444f2018-10-24 16:05:12 +08001093 /*
Chao Pengb08c2892018-10-24 16:05:15 +08001094 * GUEST_IA32_RTIT_CTL is already set in the VMCS.
1095 * Save host state before VM entry.
Chao Peng2ef444f2018-10-24 16:05:12 +08001096 */
Chao Pengb08c2892018-10-24 16:05:15 +08001097 rdmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
Chao Peng2ef444f2018-10-24 16:05:12 +08001098 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1099 wrmsrl(MSR_IA32_RTIT_CTL, 0);
1100 pt_save_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1101 pt_load_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1102 }
1103}
1104
1105static void pt_guest_exit(struct vcpu_vmx *vmx)
1106{
1107 if (pt_mode == PT_MODE_SYSTEM)
1108 return;
1109
1110 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1111 pt_save_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1112 pt_load_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1113 }
1114
1115 /* Reload host state (IA32_RTIT_CTL will be cleared on VM exit). */
1116 wrmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
1117}
1118
Sean Christopherson13b964a2019-05-07 09:06:31 -07001119void vmx_set_host_fs_gs(struct vmcs_host_state *host, u16 fs_sel, u16 gs_sel,
1120 unsigned long fs_base, unsigned long gs_base)
1121{
1122 if (unlikely(fs_sel != host->fs_sel)) {
1123 if (!(fs_sel & 7))
1124 vmcs_write16(HOST_FS_SELECTOR, fs_sel);
1125 else
1126 vmcs_write16(HOST_FS_SELECTOR, 0);
1127 host->fs_sel = fs_sel;
1128 }
1129 if (unlikely(gs_sel != host->gs_sel)) {
1130 if (!(gs_sel & 7))
1131 vmcs_write16(HOST_GS_SELECTOR, gs_sel);
1132 else
1133 vmcs_write16(HOST_GS_SELECTOR, 0);
1134 host->gs_sel = gs_sel;
1135 }
1136 if (unlikely(fs_base != host->fs_base)) {
1137 vmcs_writel(HOST_FS_BASE, fs_base);
1138 host->fs_base = fs_base;
1139 }
1140 if (unlikely(gs_base != host->gs_base)) {
1141 vmcs_writel(HOST_GS_BASE, gs_base);
1142 host->gs_base = gs_base;
1143 }
1144}
1145
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001146void vmx_prepare_switch_to_guest(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001147{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001148 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersond7ee0392018-07-23 12:32:47 -07001149 struct vmcs_host_state *host_state;
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001150#ifdef CONFIG_X86_64
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01001151 int cpu = raw_smp_processor_id();
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001152#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001153 unsigned long fs_base, gs_base;
1154 u16 fs_sel, gs_sel;
Avi Kivity26bb0982009-09-07 11:14:12 +03001155 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001156
Sean Christophersond264ee02018-08-27 15:21:12 -07001157 vmx->req_immediate_exit = false;
1158
Liran Alonf48b4712018-11-20 18:03:25 +02001159 /*
1160 * Note that guest MSRs to be saved/restored can also be changed
1161 * when guest state is loaded. This happens when guest transitions
1162 * to/from long-mode by setting MSR_EFER.LMA.
1163 */
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001164 if (!vmx->guest_msrs_ready) {
1165 vmx->guest_msrs_ready = true;
Liran Alonf48b4712018-11-20 18:03:25 +02001166 for (i = 0; i < vmx->save_nmsrs; ++i)
1167 kvm_set_shared_msr(vmx->guest_msrs[i].index,
1168 vmx->guest_msrs[i].data,
1169 vmx->guest_msrs[i].mask);
1170
1171 }
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001172 if (vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001173 return;
1174
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001175 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001176
Avi Kivity33ed6322007-05-02 16:54:03 +03001177 /*
1178 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1179 * allow segment selectors with cpl > 0 or ti == 1.
1180 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07001181 host_state->ldt_sel = kvm_read_ldt();
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01001182
1183#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001184 savesegment(ds, host_state->ds_sel);
1185 savesegment(es, host_state->es_sel);
Sean Christophersone368b872018-07-23 12:32:41 -07001186
1187 gs_base = cpu_kernelmode_gs_base(cpu);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001188 if (likely(is_64bit_mm(current->mm))) {
1189 save_fsgs_for_kvm();
Sean Christophersone368b872018-07-23 12:32:41 -07001190 fs_sel = current->thread.fsindex;
1191 gs_sel = current->thread.gsindex;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001192 fs_base = current->thread.fsbase;
Sean Christophersone368b872018-07-23 12:32:41 -07001193 vmx->msr_host_kernel_gs_base = current->thread.gsbase;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001194 } else {
Sean Christophersone368b872018-07-23 12:32:41 -07001195 savesegment(fs, fs_sel);
1196 savesegment(gs, gs_sel);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001197 fs_base = read_msr(MSR_FS_BASE);
Sean Christophersone368b872018-07-23 12:32:41 -07001198 vmx->msr_host_kernel_gs_base = read_msr(MSR_KERNEL_GS_BASE);
Avi Kivity33ed6322007-05-02 16:54:03 +03001199 }
1200
Paolo Bonzini4679b612018-09-24 17:23:01 +02001201 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity33ed6322007-05-02 16:54:03 +03001202#else
Sean Christophersone368b872018-07-23 12:32:41 -07001203 savesegment(fs, fs_sel);
1204 savesegment(gs, gs_sel);
1205 fs_base = segment_base(fs_sel);
1206 gs_base = segment_base(gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001207#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001208
Sean Christopherson13b964a2019-05-07 09:06:31 -07001209 vmx_set_host_fs_gs(host_state, fs_sel, gs_sel, fs_base, gs_base);
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001210 vmx->guest_state_loaded = true;
Avi Kivity33ed6322007-05-02 16:54:03 +03001211}
1212
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001213static void vmx_prepare_switch_to_host(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001214{
Sean Christophersond7ee0392018-07-23 12:32:47 -07001215 struct vmcs_host_state *host_state;
1216
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001217 if (!vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001218 return;
1219
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001220 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001221
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001222 ++vmx->vcpu.stat.host_state_reload;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001223
Avi Kivityc8770e72010-11-11 12:37:26 +02001224#ifdef CONFIG_X86_64
Paolo Bonzini4679b612018-09-24 17:23:01 +02001225 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivityc8770e72010-11-11 12:37:26 +02001226#endif
Sean Christophersond7ee0392018-07-23 12:32:47 -07001227 if (host_state->ldt_sel || (host_state->gs_sel & 7)) {
1228 kvm_load_ldt(host_state->ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001229#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001230 load_gs_index(host_state->gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001231#else
Sean Christophersond7ee0392018-07-23 12:32:47 -07001232 loadsegment(gs, host_state->gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001233#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001234 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07001235 if (host_state->fs_sel & 7)
1236 loadsegment(fs, host_state->fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001237#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001238 if (unlikely(host_state->ds_sel | host_state->es_sel)) {
1239 loadsegment(ds, host_state->ds_sel);
1240 loadsegment(es, host_state->es_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001241 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001242#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001243 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001244#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001245 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001246#endif
Thomas Garnier45fc8752017-03-14 10:05:08 -07001247 load_fixmap_gdt(raw_smp_processor_id());
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001248 vmx->guest_state_loaded = false;
1249 vmx->guest_msrs_ready = false;
Avi Kivity33ed6322007-05-02 16:54:03 +03001250}
1251
Sean Christopherson678e3152018-07-23 12:32:43 -07001252#ifdef CONFIG_X86_64
1253static u64 vmx_read_guest_kernel_gs_base(struct vcpu_vmx *vmx)
Avi Kivitya9b21b62008-06-24 11:48:49 +03001254{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001255 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001256 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001257 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1258 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001259 return vmx->msr_guest_kernel_gs_base;
Avi Kivitya9b21b62008-06-24 11:48:49 +03001260}
1261
Sean Christopherson678e3152018-07-23 12:32:43 -07001262static void vmx_write_guest_kernel_gs_base(struct vcpu_vmx *vmx, u64 data)
1263{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001264 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001265 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001266 wrmsrl(MSR_KERNEL_GS_BASE, data);
1267 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001268 vmx->msr_guest_kernel_gs_base = data;
1269}
1270#endif
1271
Feng Wu28b835d2015-09-18 22:29:54 +08001272static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
1273{
1274 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1275 struct pi_desc old, new;
1276 unsigned int dest;
1277
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001278 /*
1279 * In case of hot-plug or hot-unplug, we may have to undo
1280 * vmx_vcpu_pi_put even if there is no assigned device. And we
1281 * always keep PI.NDST up to date for simplicity: it makes the
1282 * code easier, and CPU migration is not a fast path.
1283 */
1284 if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
Feng Wu28b835d2015-09-18 22:29:54 +08001285 return;
1286
Joao Martins132194f2019-11-11 17:20:11 +00001287 /*
1288 * If the 'nv' field is POSTED_INTR_WAKEUP_VECTOR, do not change
1289 * PI.NDST: pi_post_block is the one expected to change PID.NDST and the
1290 * wakeup handler expects the vCPU to be on the blocked_vcpu_list that
1291 * matches PI.NDST. Otherwise, a vcpu may not be able to be woken up
1292 * correctly.
1293 */
1294 if (pi_desc->nv == POSTED_INTR_WAKEUP_VECTOR || vcpu->cpu == cpu) {
1295 pi_clear_sn(pi_desc);
1296 goto after_clear_sn;
1297 }
1298
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001299 /* The full case. */
Feng Wu28b835d2015-09-18 22:29:54 +08001300 do {
1301 old.control = new.control = pi_desc->control;
1302
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001303 dest = cpu_physical_id(cpu);
Feng Wu28b835d2015-09-18 22:29:54 +08001304
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001305 if (x2apic_enabled())
1306 new.ndst = dest;
1307 else
1308 new.ndst = (dest << 8) & 0xFF00;
Feng Wu28b835d2015-09-18 22:29:54 +08001309
Feng Wu28b835d2015-09-18 22:29:54 +08001310 new.sn = 0;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02001311 } while (cmpxchg64(&pi_desc->control, old.control,
1312 new.control) != old.control);
Luwei Kangc112b5f2019-02-14 10:48:07 +08001313
Joao Martins132194f2019-11-11 17:20:11 +00001314after_clear_sn:
1315
Luwei Kangc112b5f2019-02-14 10:48:07 +08001316 /*
1317 * Clear SN before reading the bitmap. The VT-d firmware
1318 * writes the bitmap and reads SN atomically (5.2.3 in the
1319 * spec), so it doesn't really have a memory barrier that
1320 * pairs with this, but we cannot do that and we need one.
1321 */
1322 smp_mb__after_atomic();
1323
Joao Martins29881b62019-11-11 17:20:12 +00001324 if (!pi_is_pir_empty(pi_desc))
Luwei Kangc112b5f2019-02-14 10:48:07 +08001325 pi_set_on(pi_desc);
Feng Wu28b835d2015-09-18 22:29:54 +08001326}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001327
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001328void vmx_vcpu_load_vmcs(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001329{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001330 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001331 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001332
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001333 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01001334 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001335 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001336 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001337
1338 /*
1339 * Read loaded_vmcs->cpu should be before fetching
1340 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1341 * See the comments in __loaded_vmcs_clear().
1342 */
1343 smp_rmb();
1344
Nadav Har'Eld462b812011-05-24 15:26:10 +03001345 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1346 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001347 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001348 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001349 }
1350
1351 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1352 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1353 vmcs_load(vmx->loaded_vmcs->vmcs);
Ashok Raj15d45072018-02-01 22:59:43 +01001354 indirect_branch_prediction_barrier();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001355 }
1356
1357 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001358 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001359 unsigned long sysenter_esp;
1360
1361 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001362
Avi Kivity6aa8b732006-12-10 02:21:36 -08001363 /*
1364 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001365 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08001366 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001367 vmcs_writel(HOST_TR_BASE,
Andy Lutomirski72f5e082017-12-04 15:07:20 +01001368 (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001369 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001370
1371 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1372 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08001373
Nadav Har'Eld462b812011-05-24 15:26:10 +03001374 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001375 }
Feng Wu28b835d2015-09-18 22:29:54 +08001376
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001377 /* Setup TSC multiplier */
1378 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07001379 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
1380 decache_tsc_multiplier(vmx);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001381}
1382
1383/*
1384 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1385 * vcpu mutex is already taken.
1386 */
1387void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
1388{
1389 struct vcpu_vmx *vmx = to_vmx(vcpu);
1390
1391 vmx_vcpu_load_vmcs(vcpu, cpu);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001392
Feng Wu28b835d2015-09-18 22:29:54 +08001393 vmx_vcpu_pi_load(vcpu, cpu);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001394
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001395 vmx->host_pkru = read_pkru();
Wanpeng Li74c55932017-11-29 01:31:20 -08001396 vmx->host_debugctlmsr = get_debugctlmsr();
Feng Wu28b835d2015-09-18 22:29:54 +08001397}
1398
1399static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
1400{
1401 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1402
1403 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08001404 !irq_remapping_cap(IRQ_POSTING_CAP) ||
1405 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08001406 return;
1407
1408 /* Set SN when the vCPU is preempted */
1409 if (vcpu->preempted)
1410 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001411}
1412
Sean Christopherson13b964a2019-05-07 09:06:31 -07001413static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001414{
Feng Wu28b835d2015-09-18 22:29:54 +08001415 vmx_vcpu_pi_put(vcpu);
1416
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001417 vmx_prepare_switch_to_host(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001418}
1419
Wanpeng Lif244dee2017-07-20 01:11:54 -07001420static bool emulation_required(struct kvm_vcpu *vcpu)
1421{
1422 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
1423}
1424
Avi Kivityedcafe32009-12-30 18:07:40 +02001425static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1426
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001427unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001428{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001429 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity78ac8b42010-04-08 18:19:35 +03001430 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001431
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001432 if (!kvm_register_is_available(vcpu, VCPU_EXREG_RFLAGS)) {
1433 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Avi Kivity6de12732011-03-07 12:51:22 +02001434 rflags = vmcs_readl(GUEST_RFLAGS);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001435 if (vmx->rmode.vm86_active) {
Avi Kivity6de12732011-03-07 12:51:22 +02001436 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
Sean Christophersone7bddc52019-09-27 14:45:18 -07001437 save_rflags = vmx->rmode.save_rflags;
Avi Kivity6de12732011-03-07 12:51:22 +02001438 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1439 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001440 vmx->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001441 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001442 return vmx->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001443}
1444
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001445void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001446{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001447 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001448 unsigned long old_rflags;
Wanpeng Lif244dee2017-07-20 01:11:54 -07001449
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001450 if (enable_unrestricted_guest) {
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001451 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001452 vmx->rflags = rflags;
1453 vmcs_writel(GUEST_RFLAGS, rflags);
1454 return;
1455 }
1456
1457 old_rflags = vmx_get_rflags(vcpu);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001458 vmx->rflags = rflags;
1459 if (vmx->rmode.vm86_active) {
1460 vmx->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001461 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001462 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001463 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07001464
Sean Christophersone7bddc52019-09-27 14:45:18 -07001465 if ((old_rflags ^ vmx->rflags) & X86_EFLAGS_VM)
1466 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001467}
1468
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001469u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001470{
1471 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1472 int ret = 0;
1473
1474 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001475 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001476 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001477 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001478
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02001479 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001480}
1481
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001482void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001483{
1484 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1485 u32 interruptibility = interruptibility_old;
1486
1487 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1488
Jan Kiszka48005f62010-02-19 19:38:07 +01001489 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001490 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001491 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001492 interruptibility |= GUEST_INTR_STATE_STI;
1493
1494 if ((interruptibility != interruptibility_old))
1495 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1496}
1497
Chao Pengbf8c55d2018-10-24 16:05:14 +08001498static int vmx_rtit_ctl_check(struct kvm_vcpu *vcpu, u64 data)
1499{
1500 struct vcpu_vmx *vmx = to_vmx(vcpu);
1501 unsigned long value;
1502
1503 /*
1504 * Any MSR write that attempts to change bits marked reserved will
1505 * case a #GP fault.
1506 */
1507 if (data & vmx->pt_desc.ctl_bitmask)
1508 return 1;
1509
1510 /*
1511 * Any attempt to modify IA32_RTIT_CTL while TraceEn is set will
1512 * result in a #GP unless the same write also clears TraceEn.
1513 */
1514 if ((vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) &&
1515 ((vmx->pt_desc.guest.ctl ^ data) & ~RTIT_CTL_TRACEEN))
1516 return 1;
1517
1518 /*
1519 * WRMSR to IA32_RTIT_CTL that sets TraceEn but clears this bit
1520 * and FabricEn would cause #GP, if
1521 * CPUID.(EAX=14H, ECX=0):ECX.SNGLRGNOUT[bit 2] = 0
1522 */
1523 if ((data & RTIT_CTL_TRACEEN) && !(data & RTIT_CTL_TOPA) &&
1524 !(data & RTIT_CTL_FABRIC_EN) &&
1525 !intel_pt_validate_cap(vmx->pt_desc.caps,
1526 PT_CAP_single_range_output))
1527 return 1;
1528
1529 /*
1530 * MTCFreq, CycThresh and PSBFreq encodings check, any MSR write that
1531 * utilize encodings marked reserved will casue a #GP fault.
1532 */
1533 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc_periods);
1534 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc) &&
1535 !test_bit((data & RTIT_CTL_MTC_RANGE) >>
1536 RTIT_CTL_MTC_RANGE_OFFSET, &value))
1537 return 1;
1538 value = intel_pt_validate_cap(vmx->pt_desc.caps,
1539 PT_CAP_cycle_thresholds);
1540 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1541 !test_bit((data & RTIT_CTL_CYC_THRESH) >>
1542 RTIT_CTL_CYC_THRESH_OFFSET, &value))
1543 return 1;
1544 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_periods);
1545 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1546 !test_bit((data & RTIT_CTL_PSB_FREQ) >>
1547 RTIT_CTL_PSB_FREQ_OFFSET, &value))
1548 return 1;
1549
1550 /*
1551 * If ADDRx_CFG is reserved or the encodings is >2 will
1552 * cause a #GP fault.
1553 */
1554 value = (data & RTIT_CTL_ADDR0) >> RTIT_CTL_ADDR0_OFFSET;
1555 if ((value && (vmx->pt_desc.addr_range < 1)) || (value > 2))
1556 return 1;
1557 value = (data & RTIT_CTL_ADDR1) >> RTIT_CTL_ADDR1_OFFSET;
1558 if ((value && (vmx->pt_desc.addr_range < 2)) || (value > 2))
1559 return 1;
1560 value = (data & RTIT_CTL_ADDR2) >> RTIT_CTL_ADDR2_OFFSET;
1561 if ((value && (vmx->pt_desc.addr_range < 3)) || (value > 2))
1562 return 1;
1563 value = (data & RTIT_CTL_ADDR3) >> RTIT_CTL_ADDR3_OFFSET;
1564 if ((value && (vmx->pt_desc.addr_range < 4)) || (value > 2))
1565 return 1;
1566
1567 return 0;
1568}
1569
Sean Christopherson1957aa62019-08-27 14:40:39 -07001570static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001571{
1572 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001573
Sean Christopherson1957aa62019-08-27 14:40:39 -07001574 /*
1575 * Using VMCS.VM_EXIT_INSTRUCTION_LEN on EPT misconfig depends on
1576 * undefined behavior: Intel's SDM doesn't mandate the VMCS field be
1577 * set when EPT misconfig occurs. In practice, real hardware updates
1578 * VM_EXIT_INSTRUCTION_LEN on EPT misconfig, but other hypervisors
1579 * (namely Hyper-V) don't set it due to it being undefined behavior,
1580 * i.e. we end up advancing IP with some random value.
1581 */
1582 if (!static_cpu_has(X86_FEATURE_HYPERVISOR) ||
1583 to_vmx(vcpu)->exit_reason != EXIT_REASON_EPT_MISCONFIG) {
1584 rip = kvm_rip_read(vcpu);
1585 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
1586 kvm_rip_write(vcpu, rip);
1587 } else {
1588 if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
1589 return 0;
1590 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001591
Glauber Costa2809f5d2009-05-12 16:21:05 -04001592 /* skipping an emulated instruction also counts */
1593 vmx_set_interrupt_shadow(vcpu, 0);
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001594
Sean Christopherson60fc3d02019-08-27 14:40:38 -07001595 return 1;
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001596}
1597
Wanpeng Licaa057a2018-03-12 04:53:03 -07001598static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
1599{
1600 /*
1601 * Ensure that we clear the HLT state in the VMCS. We don't need to
1602 * explicitly skip the instruction because if the HLT state is set,
1603 * then the instruction is already executing and RIP has already been
1604 * advanced.
1605 */
1606 if (kvm_hlt_in_guest(vcpu->kvm) &&
1607 vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
1608 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
1609}
1610
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001611static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02001612{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001613 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001614 unsigned nr = vcpu->arch.exception.nr;
1615 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001616 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001617 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001618
Jim Mattsonda998b42018-10-16 14:29:22 -07001619 kvm_deliver_exception_payload(vcpu);
1620
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001621 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001622 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001623 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1624 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001625
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001626 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001627 int inc_eip = 0;
1628 if (kvm_exception_is_soft(nr))
1629 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07001630 kvm_inject_realmode_interrupt(vcpu, nr, inc_eip);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001631 return;
1632 }
1633
Sean Christophersonadd5ff72018-03-23 09:34:00 -07001634 WARN_ON_ONCE(vmx->emulation_required);
1635
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001636 if (kvm_exception_is_soft(nr)) {
1637 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1638 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001639 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1640 } else
1641 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1642
1643 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Wanpeng Licaa057a2018-03-12 04:53:03 -07001644
1645 vmx_clear_hlt(vcpu);
Avi Kivity298101d2007-11-25 13:41:11 +02001646}
1647
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001648static bool vmx_rdtscp_supported(void)
1649{
1650 return cpu_has_vmx_rdtscp();
1651}
1652
Mao, Junjiead756a12012-07-02 01:18:48 +00001653static bool vmx_invpcid_supported(void)
1654{
Junaid Shahideb4b2482018-06-27 14:59:14 -07001655 return cpu_has_vmx_invpcid();
Mao, Junjiead756a12012-07-02 01:18:48 +00001656}
1657
Avi Kivity6aa8b732006-12-10 02:21:36 -08001658/*
Eddie Donga75beee2007-05-17 18:55:15 +03001659 * Swap MSR entry in host/guest MSR entry array.
1660 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001661static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001662{
Avi Kivity26bb0982009-09-07 11:14:12 +03001663 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001664
1665 tmp = vmx->guest_msrs[to];
1666 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1667 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001668}
1669
1670/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001671 * Set up the vmcs to automatically save and restore system
1672 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1673 * mode, as fiddling with msrs is very expensive.
1674 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001675static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001676{
Avi Kivity26bb0982009-09-07 11:14:12 +03001677 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03001678
Eddie Donga75beee2007-05-17 18:55:15 +03001679 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001680#ifdef CONFIG_X86_64
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001681 /*
1682 * The SYSCALL MSRs are only needed on long mode guests, and only
1683 * when EFER.SCE is set.
1684 */
1685 if (is_long_mode(&vmx->vcpu) && (vmx->vcpu.arch.efer & EFER_SCE)) {
1686 index = __find_msr_index(vmx, MSR_STAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001687 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001688 move_msr_up(vmx, index, save_nmsrs++);
1689 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001690 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001691 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001692 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
1693 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001694 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001695 }
Eddie Donga75beee2007-05-17 18:55:15 +03001696#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02001697 index = __find_msr_index(vmx, MSR_EFER);
1698 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03001699 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson0023ef32018-12-05 15:28:58 -08001700 index = __find_msr_index(vmx, MSR_TSC_AUX);
1701 if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
1702 move_msr_up(vmx, index, save_nmsrs++);
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001703 index = __find_msr_index(vmx, MSR_IA32_TSX_CTRL);
1704 if (index >= 0)
1705 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001706
Avi Kivity26bb0982009-09-07 11:14:12 +03001707 vmx->save_nmsrs = save_nmsrs;
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001708 vmx->guest_msrs_ready = false;
Avi Kivity58972972009-02-24 22:26:47 +02001709
Yang Zhang8d146952013-01-25 10:18:50 +08001710 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01001711 vmx_update_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03001712}
1713
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001714static u64 vmx_read_l1_tsc_offset(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001715{
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001716 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001717
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001718 if (is_guest_mode(vcpu) &&
1719 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING))
1720 return vcpu->arch.tsc_offset - vmcs12->tsc_offset;
1721
1722 return vcpu->arch.tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001723}
1724
Leonid Shatz326e7422018-11-06 12:14:25 +02001725static u64 vmx_write_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001726{
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001727 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1728 u64 g_tsc_offset = 0;
Leonid Shatz326e7422018-11-06 12:14:25 +02001729
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001730 /*
1731 * We're here if L1 chose not to trap WRMSR to TSC. According
1732 * to the spec, this should set L1's TSC; The offset that L1
1733 * set for L2 remains unchanged, and still needs to be added
1734 * to the newly set TSC to get L2's TSC.
1735 */
1736 if (is_guest_mode(vcpu) &&
1737 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING))
1738 g_tsc_offset = vmcs12->tsc_offset;
1739
1740 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
1741 vcpu->arch.tsc_offset - g_tsc_offset,
1742 offset);
1743 vmcs_write64(TSC_OFFSET, offset + g_tsc_offset);
1744 return offset + g_tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001745}
1746
Nadav Har'El801d3422011-05-25 23:02:23 +03001747/*
1748 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
1749 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
1750 * all guests if the "nested" module option is off, and can also be disabled
1751 * for a single guest by disabling its VMX cpuid bit.
1752 */
Sean Christopherson7c97fcb2018-12-03 13:53:17 -08001753bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
Nadav Har'El801d3422011-05-25 23:02:23 +03001754{
Radim Krčmářd6321d42017-08-05 00:12:49 +02001755 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03001756}
1757
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001758static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
1759 uint64_t val)
1760{
1761 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
1762
1763 return !(val & ~valid_bits);
1764}
1765
Tom Lendacky801e4592018-02-21 13:39:51 -06001766static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
1767{
Paolo Bonzini13893092018-02-26 13:40:09 +01001768 switch (msr->index) {
1769 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1770 if (!nested)
1771 return 1;
1772 return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
1773 default:
1774 return 1;
1775 }
1776
1777 return 0;
Tom Lendacky801e4592018-02-21 13:39:51 -06001778}
1779
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001780/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001781 * Reads an msr value (of 'msr_index') into 'pdata'.
1782 * Returns 0 on success, non-0 otherwise.
1783 * Assumes vcpu_load() was already called.
1784 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001785static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001786{
Borislav Petkova6cb0992017-12-20 12:50:28 +01001787 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001788 struct shared_msr_entry *msr;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001789 u32 index;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001790
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001791 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001792#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001793 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001794 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001795 break;
1796 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001797 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001798 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001799 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001800 msr_info->data = vmx_read_guest_kernel_gs_base(vmx);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001801 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03001802#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08001803 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001804 return kvm_get_msr_common(vcpu, msr_info);
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001805 case MSR_IA32_TSX_CTRL:
1806 if (!msr_info->host_initiated &&
1807 !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
1808 return 1;
1809 goto find_shared_msr;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08001810 case MSR_IA32_UMWAIT_CONTROL:
1811 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
1812 return 1;
1813
1814 msr_info->data = vmx->msr_ia32_umwait_control;
1815 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001816 case MSR_IA32_SPEC_CTRL:
1817 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001818 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1819 return 1;
1820
1821 msr_info->data = to_vmx(vcpu)->spec_ctrl;
1822 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001823 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001824 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001825 break;
1826 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001827 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001828 break;
1829 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001830 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001831 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001832 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001833 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001834 (!msr_info->host_initiated &&
1835 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001836 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001837 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001838 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001839 case MSR_IA32_MCG_EXT_CTL:
1840 if (!msr_info->host_initiated &&
Borislav Petkova6cb0992017-12-20 12:50:28 +01001841 !(vmx->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08001842 FEAT_CTL_LMCE_ENABLED))
Jan Kiszkacae50132014-01-04 18:47:22 +01001843 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001844 msr_info->data = vcpu->arch.mcg_ext_ctl;
1845 break;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08001846 case MSR_IA32_FEAT_CTL:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001847 msr_info->data = vmx->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01001848 break;
1849 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1850 if (!nested_vmx_allowed(vcpu))
1851 return 1;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01001852 return vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
1853 &msr_info->data);
Chao Pengbf8c55d2018-10-24 16:05:14 +08001854 case MSR_IA32_RTIT_CTL:
1855 if (pt_mode != PT_MODE_HOST_GUEST)
1856 return 1;
1857 msr_info->data = vmx->pt_desc.guest.ctl;
1858 break;
1859 case MSR_IA32_RTIT_STATUS:
1860 if (pt_mode != PT_MODE_HOST_GUEST)
1861 return 1;
1862 msr_info->data = vmx->pt_desc.guest.status;
1863 break;
1864 case MSR_IA32_RTIT_CR3_MATCH:
1865 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1866 !intel_pt_validate_cap(vmx->pt_desc.caps,
1867 PT_CAP_cr3_filtering))
1868 return 1;
1869 msr_info->data = vmx->pt_desc.guest.cr3_match;
1870 break;
1871 case MSR_IA32_RTIT_OUTPUT_BASE:
1872 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1873 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1874 PT_CAP_topa_output) &&
1875 !intel_pt_validate_cap(vmx->pt_desc.caps,
1876 PT_CAP_single_range_output)))
1877 return 1;
1878 msr_info->data = vmx->pt_desc.guest.output_base;
1879 break;
1880 case MSR_IA32_RTIT_OUTPUT_MASK:
1881 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1882 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1883 PT_CAP_topa_output) &&
1884 !intel_pt_validate_cap(vmx->pt_desc.caps,
1885 PT_CAP_single_range_output)))
1886 return 1;
1887 msr_info->data = vmx->pt_desc.guest.output_mask;
1888 break;
1889 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
1890 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
1891 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1892 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
1893 PT_CAP_num_address_ranges)))
1894 return 1;
1895 if (index % 2)
1896 msr_info->data = vmx->pt_desc.guest.addr_b[index / 2];
1897 else
1898 msr_info->data = vmx->pt_desc.guest.addr_a[index / 2];
1899 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001900 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02001901 if (!msr_info->host_initiated &&
1902 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001903 return 1;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001904 goto find_shared_msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001905 default:
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001906 find_shared_msr:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001907 msr = find_msr_entry(vmx, msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08001908 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001909 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08001910 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001911 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001912 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001913 }
1914
Avi Kivity6aa8b732006-12-10 02:21:36 -08001915 return 0;
1916}
1917
1918/*
1919 * Writes msr value into into the appropriate "register".
1920 * Returns 0 on success, non-0 otherwise.
1921 * Assumes vcpu_load() was already called.
1922 */
Will Auld8fe8ab42012-11-29 12:42:12 -08001923static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001924{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001925 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001926 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03001927 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08001928 u32 msr_index = msr_info->index;
1929 u64 data = msr_info->data;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001930 u32 index;
Eddie Dong2cc51562007-05-21 07:28:09 +03001931
Avi Kivity6aa8b732006-12-10 02:21:36 -08001932 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08001933 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08001934 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03001935 break;
Avi Kivity16175a72009-03-23 22:13:44 +02001936#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001937 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001938 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001939 vmcs_writel(GUEST_FS_BASE, data);
1940 break;
1941 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001942 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001943 vmcs_writel(GUEST_GS_BASE, data);
1944 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001945 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001946 vmx_write_guest_kernel_gs_base(vmx, data);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001947 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001948#endif
1949 case MSR_IA32_SYSENTER_CS:
Sean Christophersonde70d272019-05-07 09:06:36 -07001950 if (is_guest_mode(vcpu))
1951 get_vmcs12(vcpu)->guest_sysenter_cs = data;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001952 vmcs_write32(GUEST_SYSENTER_CS, data);
1953 break;
1954 case MSR_IA32_SYSENTER_EIP:
Sean Christophersonde70d272019-05-07 09:06:36 -07001955 if (is_guest_mode(vcpu))
1956 get_vmcs12(vcpu)->guest_sysenter_eip = data;
Avi Kivityf5b42c32007-03-06 12:05:53 +02001957 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001958 break;
1959 case MSR_IA32_SYSENTER_ESP:
Sean Christophersonde70d272019-05-07 09:06:36 -07001960 if (is_guest_mode(vcpu))
1961 get_vmcs12(vcpu)->guest_sysenter_esp = data;
Avi Kivityf5b42c32007-03-06 12:05:53 +02001962 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001963 break;
Sean Christopherson699a1ac2019-05-07 09:06:37 -07001964 case MSR_IA32_DEBUGCTLMSR:
1965 if (is_guest_mode(vcpu) && get_vmcs12(vcpu)->vm_exit_controls &
1966 VM_EXIT_SAVE_DEBUG_CONTROLS)
1967 get_vmcs12(vcpu)->guest_ia32_debugctl = data;
1968
1969 ret = kvm_set_msr_common(vcpu, msr_info);
1970 break;
1971
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001972 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001973 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001974 (!msr_info->host_initiated &&
1975 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001976 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08001977 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07001978 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08001979 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08001980 vmcs_write64(GUEST_BNDCFGS, data);
1981 break;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08001982 case MSR_IA32_UMWAIT_CONTROL:
1983 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
1984 return 1;
1985
1986 /* The reserved bit 1 and non-32 bit [63:32] should be zero */
1987 if (data & (BIT_ULL(1) | GENMASK_ULL(63, 32)))
1988 return 1;
1989
1990 vmx->msr_ia32_umwait_control = data;
1991 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001992 case MSR_IA32_SPEC_CTRL:
1993 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001994 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1995 return 1;
1996
1997 /* The STIBP bit doesn't fault even if it's not advertised */
Konrad Rzeszutek Wilk9f65fb22018-05-09 21:41:38 +02001998 if (data & ~(SPEC_CTRL_IBRS | SPEC_CTRL_STIBP | SPEC_CTRL_SSBD))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001999 return 1;
2000
2001 vmx->spec_ctrl = data;
2002
2003 if (!data)
2004 break;
2005
2006 /*
2007 * For non-nested:
2008 * When it's written (to non-zero) for the first time, pass
2009 * it through.
2010 *
2011 * For nested:
2012 * The handling of the MSR bitmap for L2 guests is done in
2013 * nested_vmx_merge_msr_bitmap. We should not touch the
2014 * vmcs02.msr_bitmap here since it gets completely overwritten
2015 * in the merging. We update the vmcs01 here for L1 as well
2016 * since it will end up touching the MSR anyway now.
2017 */
2018 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap,
2019 MSR_IA32_SPEC_CTRL,
2020 MSR_TYPE_RW);
2021 break;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002022 case MSR_IA32_TSX_CTRL:
2023 if (!msr_info->host_initiated &&
2024 !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
2025 return 1;
2026 if (data & ~(TSX_CTRL_RTM_DISABLE | TSX_CTRL_CPUID_CLEAR))
2027 return 1;
2028 goto find_shared_msr;
Ashok Raj15d45072018-02-01 22:59:43 +01002029 case MSR_IA32_PRED_CMD:
2030 if (!msr_info->host_initiated &&
Ashok Raj15d45072018-02-01 22:59:43 +01002031 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
2032 return 1;
2033
2034 if (data & ~PRED_CMD_IBPB)
2035 return 1;
2036
2037 if (!data)
2038 break;
2039
2040 wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
2041
2042 /*
2043 * For non-nested:
2044 * When it's written (to non-zero) for the first time, pass
2045 * it through.
2046 *
2047 * For nested:
2048 * The handling of the MSR bitmap for L2 guests is done in
2049 * nested_vmx_merge_msr_bitmap. We should not touch the
2050 * vmcs02.msr_bitmap here since it gets completely overwritten
2051 * in the merging.
2052 */
2053 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap, MSR_IA32_PRED_CMD,
2054 MSR_TYPE_W);
2055 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002056 case MSR_IA32_CR_PAT:
Sean Christophersond28f4292019-05-07 09:06:27 -07002057 if (!kvm_pat_valid(data))
2058 return 1;
2059
Sean Christopherson142e4be2019-05-07 09:06:35 -07002060 if (is_guest_mode(vcpu) &&
2061 get_vmcs12(vcpu)->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
2062 get_vmcs12(vcpu)->guest_ia32_pat = data;
2063
Sheng Yang468d4722008-10-09 16:01:55 +08002064 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2065 vmcs_write64(GUEST_IA32_PAT, data);
2066 vcpu->arch.pat = data;
2067 break;
2068 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002069 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002070 break;
Will Auldba904632012-11-29 12:42:50 -08002071 case MSR_IA32_TSC_ADJUST:
2072 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002073 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08002074 case MSR_IA32_MCG_EXT_CTL:
2075 if ((!msr_info->host_initiated &&
2076 !(to_vmx(vcpu)->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002077 FEAT_CTL_LMCE_ENABLED)) ||
Ashok Rajc45dcc72016-06-22 14:59:56 +08002078 (data & ~MCG_EXT_CTL_LMCE_EN))
2079 return 1;
2080 vcpu->arch.mcg_ext_ctl = data;
2081 break;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002082 case MSR_IA32_FEAT_CTL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08002083 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08002084 (to_vmx(vcpu)->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002085 FEAT_CTL_LOCKED && !msr_info->host_initiated))
Jan Kiszkacae50132014-01-04 18:47:22 +01002086 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08002087 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01002088 if (msr_info->host_initiated && data == 0)
2089 vmx_leave_nested(vcpu);
2090 break;
2091 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08002092 if (!msr_info->host_initiated)
2093 return 1; /* they are read-only */
2094 if (!nested_vmx_allowed(vcpu))
2095 return 1;
2096 return vmx_set_vmx_msr(vcpu, msr_index, data);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002097 case MSR_IA32_RTIT_CTL:
2098 if ((pt_mode != PT_MODE_HOST_GUEST) ||
Luwei Kangee85dec2018-10-24 16:05:16 +08002099 vmx_rtit_ctl_check(vcpu, data) ||
2100 vmx->nested.vmxon)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002101 return 1;
2102 vmcs_write64(GUEST_IA32_RTIT_CTL, data);
2103 vmx->pt_desc.guest.ctl = data;
Chao Pengb08c2892018-10-24 16:05:15 +08002104 pt_update_intercept_for_msr(vmx);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002105 break;
2106 case MSR_IA32_RTIT_STATUS:
2107 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2108 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2109 (data & MSR_IA32_RTIT_STATUS_MASK))
2110 return 1;
2111 vmx->pt_desc.guest.status = data;
2112 break;
2113 case MSR_IA32_RTIT_CR3_MATCH:
2114 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2115 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2116 !intel_pt_validate_cap(vmx->pt_desc.caps,
2117 PT_CAP_cr3_filtering))
2118 return 1;
2119 vmx->pt_desc.guest.cr3_match = data;
2120 break;
2121 case MSR_IA32_RTIT_OUTPUT_BASE:
2122 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2123 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2124 (!intel_pt_validate_cap(vmx->pt_desc.caps,
2125 PT_CAP_topa_output) &&
2126 !intel_pt_validate_cap(vmx->pt_desc.caps,
2127 PT_CAP_single_range_output)) ||
2128 (data & MSR_IA32_RTIT_OUTPUT_BASE_MASK))
2129 return 1;
2130 vmx->pt_desc.guest.output_base = data;
2131 break;
2132 case MSR_IA32_RTIT_OUTPUT_MASK:
2133 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2134 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2135 (!intel_pt_validate_cap(vmx->pt_desc.caps,
2136 PT_CAP_topa_output) &&
2137 !intel_pt_validate_cap(vmx->pt_desc.caps,
2138 PT_CAP_single_range_output)))
2139 return 1;
2140 vmx->pt_desc.guest.output_mask = data;
2141 break;
2142 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
2143 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
2144 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2145 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2146 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
2147 PT_CAP_num_address_ranges)))
2148 return 1;
2149 if (index % 2)
2150 vmx->pt_desc.guest.addr_b[index / 2] = data;
2151 else
2152 vmx->pt_desc.guest.addr_a[index / 2] = data;
2153 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002154 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02002155 if (!msr_info->host_initiated &&
2156 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002157 return 1;
2158 /* Check reserved bit, higher 32 bits should be zero */
2159 if ((data >> 32) != 0)
2160 return 1;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002161 goto find_shared_msr;
2162
Avi Kivity6aa8b732006-12-10 02:21:36 -08002163 default:
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002164 find_shared_msr:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002165 msr = find_msr_entry(vmx, msr_index);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05002166 if (msr)
2167 ret = vmx_set_guest_msr(vmx, msr, data);
2168 else
2169 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002170 }
2171
Eddie Dong2cc51562007-05-21 07:28:09 +03002172 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002173}
2174
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002175static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002176{
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002177 kvm_register_mark_available(vcpu, reg);
2178
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002179 switch (reg) {
2180 case VCPU_REGS_RSP:
2181 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2182 break;
2183 case VCPU_REGS_RIP:
2184 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2185 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002186 case VCPU_EXREG_PDPTR:
2187 if (enable_ept)
2188 ept_save_pdptrs(vcpu);
2189 break;
Sean Christopherson34059c22019-09-27 14:45:23 -07002190 case VCPU_EXREG_CR3:
2191 if (enable_unrestricted_guest || (enable_ept && is_paging(vcpu)))
2192 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
2193 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002194 default:
Sean Christopherson34059c22019-09-27 14:45:23 -07002195 WARN_ON_ONCE(1);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002196 break;
2197 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002198}
2199
Avi Kivity6aa8b732006-12-10 02:21:36 -08002200static __init int cpu_has_kvm_support(void)
2201{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002202 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002203}
2204
2205static __init int vmx_disabled_by_bios(void)
2206{
Sean Christophersona4d0b2f2019-12-20 20:45:09 -08002207 return !boot_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
2208 !boot_cpu_has(X86_FEATURE_VMX);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002209}
2210
Dongxiao Xu7725b892010-05-11 18:29:38 +08002211static void kvm_cpu_vmxon(u64 addr)
2212{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002213 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002214 intel_pt_handle_vmx(1);
2215
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002216 asm volatile ("vmxon %0" : : "m"(addr));
Dongxiao Xu7725b892010-05-11 18:29:38 +08002217}
2218
Radim Krčmář13a34e02014-08-28 15:13:03 +02002219static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002220{
2221 int cpu = raw_smp_processor_id();
2222 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002223
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07002224 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02002225 return -EBUSY;
2226
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002227 /*
2228 * This can happen if we hot-added a CPU but failed to allocate
2229 * VP assist page for it.
2230 */
2231 if (static_branch_unlikely(&enable_evmcs) &&
2232 !hv_get_vp_assist_page(cpu))
2233 return -EFAULT;
2234
Nadav Har'Eld462b812011-05-24 15:26:10 +03002235 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08002236 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
2237 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002238
2239 /*
2240 * Now we can enable the vmclear operation in kdump
2241 * since the loaded_vmcss_on_cpu list on this cpu
2242 * has been initialized.
2243 *
2244 * Though the cpu is not in VMX operation now, there
2245 * is no problem to enable the vmclear operation
2246 * for the loaded_vmcss_on_cpu list is empty!
2247 */
2248 crash_enable_local_vmclear(cpu);
2249
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002250 kvm_cpu_vmxon(phys_addr);
David Hildenbrandfdf288b2017-08-24 20:51:29 +02002251 if (enable_ept)
2252 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02002253
2254 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002255}
2256
Nadav Har'Eld462b812011-05-24 15:26:10 +03002257static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002258{
2259 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002260 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002261
Nadav Har'Eld462b812011-05-24 15:26:10 +03002262 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2263 loaded_vmcss_on_cpu_link)
2264 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002265}
2266
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002267
2268/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2269 * tricks.
2270 */
2271static void kvm_cpu_vmxoff(void)
2272{
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002273 asm volatile (__ex("vmxoff"));
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002274
2275 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002276 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002277}
2278
Radim Krčmář13a34e02014-08-28 15:13:03 +02002279static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002280{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002281 vmclear_local_loaded_vmcss();
2282 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002283}
2284
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002285static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002286 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002287{
2288 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002289 u32 ctl = ctl_min | ctl_opt;
2290
2291 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2292
2293 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2294 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2295
2296 /* Ensure minimum (required) set of control bits are supported. */
2297 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002298 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002299
2300 *result = ctl;
2301 return 0;
2302}
2303
Sean Christopherson7caaa712018-12-03 13:53:01 -08002304static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf,
2305 struct vmx_capability *vmx_cap)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002306{
2307 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002308 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002309 u32 _pin_based_exec_control = 0;
2310 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002311 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002312 u32 _vmexit_control = 0;
2313 u32 _vmentry_control = 0;
2314
Paolo Bonzini13893092018-02-26 13:40:09 +01002315 memset(vmcs_conf, 0, sizeof(*vmcs_conf));
Raghavendra K T10166742012-02-07 23:19:20 +05302316 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002317#ifdef CONFIG_X86_64
2318 CPU_BASED_CR8_LOAD_EXITING |
2319 CPU_BASED_CR8_STORE_EXITING |
2320#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002321 CPU_BASED_CR3_LOAD_EXITING |
2322 CPU_BASED_CR3_STORE_EXITING |
Quan Xu8eb73e2d2017-12-12 16:44:21 +08002323 CPU_BASED_UNCOND_IO_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002324 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002325 CPU_BASED_USE_TSC_OFFSETING |
Wanpeng Li4d5422c2018-03-12 04:53:02 -07002326 CPU_BASED_MWAIT_EXITING |
2327 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002328 CPU_BASED_INVLPG_EXITING |
2329 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002330
Sheng Yangf78e0e22007-10-29 09:40:42 +08002331 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002332 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002333 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002334 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2335 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002336 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002337#ifdef CONFIG_X86_64
2338 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2339 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2340 ~CPU_BASED_CR8_STORE_EXITING;
2341#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002342 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002343 min2 = 0;
2344 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002345 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002346 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002347 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002348 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002349 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002350 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Paolo Bonzini0367f202016-07-12 10:44:55 +02002351 SECONDARY_EXEC_DESC |
Mao, Junjiead756a12012-07-02 01:18:48 +00002352 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002353 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002354 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002355 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08002356 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08002357 SECONDARY_EXEC_XSAVES |
David Hildenbrand736fdf72017-08-24 20:51:37 +02002358 SECONDARY_EXEC_RDSEED_EXITING |
2359 SECONDARY_EXEC_RDRAND_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002360 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04002361 SECONDARY_EXEC_TSC_SCALING |
Tao Xue69e72fa2019-07-16 14:55:49 +08002362 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE |
Chao Pengf99e3da2018-10-24 16:05:10 +08002363 SECONDARY_EXEC_PT_USE_GPA |
2364 SECONDARY_EXEC_PT_CONCEAL_VMX |
Sean Christopherson0b665d32018-08-14 09:33:34 -07002365 SECONDARY_EXEC_ENABLE_VMFUNC |
2366 SECONDARY_EXEC_ENCLS_EXITING;
Sheng Yangd56f5462008-04-25 10:13:16 +08002367 if (adjust_vmx_controls(min2, opt2,
2368 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002369 &_cpu_based_2nd_exec_control) < 0)
2370 return -EIO;
2371 }
2372#ifndef CONFIG_X86_64
2373 if (!(_cpu_based_2nd_exec_control &
2374 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2375 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2376#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002377
2378 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2379 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002380 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002381 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2382 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002383
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002384 rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
Sean Christopherson7caaa712018-12-03 13:53:01 -08002385 &vmx_cap->ept, &vmx_cap->vpid);
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002386
Sheng Yangd56f5462008-04-25 10:13:16 +08002387 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002388 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2389 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002390 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2391 CPU_BASED_CR3_STORE_EXITING |
2392 CPU_BASED_INVLPG_EXITING);
Sean Christopherson7caaa712018-12-03 13:53:01 -08002393 } else if (vmx_cap->ept) {
2394 vmx_cap->ept = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002395 pr_warn_once("EPT CAP should not exist if not support "
2396 "1-setting enable EPT VM-execution control\n");
2397 }
2398 if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
Sean Christopherson7caaa712018-12-03 13:53:01 -08002399 vmx_cap->vpid) {
2400 vmx_cap->vpid = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002401 pr_warn_once("VPID CAP should not exist if not support "
2402 "1-setting enable VPID VM-execution control\n");
Sheng Yangd56f5462008-04-25 10:13:16 +08002403 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002404
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002405 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002406#ifdef CONFIG_X86_64
2407 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2408#endif
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002409 opt = VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL |
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002410 VM_EXIT_LOAD_IA32_PAT |
2411 VM_EXIT_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002412 VM_EXIT_CLEAR_BNDCFGS |
2413 VM_EXIT_PT_CONCEAL_PIP |
2414 VM_EXIT_CLEAR_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002415 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2416 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002417 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002418
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01002419 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2420 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
2421 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002422 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2423 &_pin_based_exec_control) < 0)
2424 return -EIO;
2425
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02002426 if (cpu_has_broken_vmx_preemption_timer())
2427 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002428 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002429 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08002430 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2431
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01002432 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002433 opt = VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL |
2434 VM_ENTRY_LOAD_IA32_PAT |
2435 VM_ENTRY_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002436 VM_ENTRY_LOAD_BNDCFGS |
2437 VM_ENTRY_PT_CONCEAL_PIP |
2438 VM_ENTRY_LOAD_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002439 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2440 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002441 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002442
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002443 /*
2444 * Some cpus support VM_{ENTRY,EXIT}_IA32_PERF_GLOBAL_CTRL but they
2445 * can't be used due to an errata where VM Exit may incorrectly clear
2446 * IA32_PERF_GLOBAL_CTRL[34:32]. Workaround the errata by using the
2447 * MSR load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2448 */
2449 if (boot_cpu_data.x86 == 0x6) {
2450 switch (boot_cpu_data.x86_model) {
2451 case 26: /* AAK155 */
2452 case 30: /* AAP115 */
2453 case 37: /* AAT100 */
2454 case 44: /* BC86,AAY89,BD102 */
2455 case 46: /* BA97 */
Sean Christopherson85ba2b12019-01-14 12:12:02 -08002456 _vmentry_control &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002457 _vmexit_control &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
2458 pr_warn_once("kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2459 "does not work properly. Using workaround\n");
2460 break;
2461 default:
2462 break;
2463 }
2464 }
2465
2466
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002467 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002468
2469 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2470 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002471 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002472
2473#ifdef CONFIG_X86_64
2474 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2475 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002476 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002477#endif
2478
2479 /* Require Write-Back (WB) memory type for VMCS accesses. */
2480 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002481 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002482
Yang, Sheng002c7f72007-07-31 14:23:01 +03002483 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02002484 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03002485 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002486
Liran Alon2307af12018-06-29 22:59:04 +03002487 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002488
Yang, Sheng002c7f72007-07-31 14:23:01 +03002489 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2490 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002491 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002492 vmcs_conf->vmexit_ctrl = _vmexit_control;
2493 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002494
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002495 if (static_branch_unlikely(&enable_evmcs))
2496 evmcs_sanitize_exec_ctrls(vmcs_conf);
2497
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002498 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002499}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002500
Ben Gardon41836832019-02-11 11:02:52 -08002501struct vmcs *alloc_vmcs_cpu(bool shadow, int cpu, gfp_t flags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002502{
2503 int node = cpu_to_node(cpu);
2504 struct page *pages;
2505 struct vmcs *vmcs;
2506
Ben Gardon41836832019-02-11 11:02:52 -08002507 pages = __alloc_pages_node(node, flags, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002508 if (!pages)
2509 return NULL;
2510 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002511 memset(vmcs, 0, vmcs_config.size);
Liran Alon2307af12018-06-29 22:59:04 +03002512
2513 /* KVM supports Enlightened VMCS v1 only */
2514 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002515 vmcs->hdr.revision_id = KVM_EVMCS_VERSION;
Liran Alon2307af12018-06-29 22:59:04 +03002516 else
Liran Alon392b2f22018-06-23 02:35:01 +03002517 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002518
Liran Alon491a6032018-06-23 02:35:12 +03002519 if (shadow)
2520 vmcs->hdr.shadow_vmcs = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002521 return vmcs;
2522}
2523
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002524void free_vmcs(struct vmcs *vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002525{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002526 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002527}
2528
Nadav Har'Eld462b812011-05-24 15:26:10 +03002529/*
2530 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2531 */
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002532void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002533{
2534 if (!loaded_vmcs->vmcs)
2535 return;
2536 loaded_vmcs_clear(loaded_vmcs);
2537 free_vmcs(loaded_vmcs->vmcs);
2538 loaded_vmcs->vmcs = NULL;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002539 if (loaded_vmcs->msr_bitmap)
2540 free_page((unsigned long)loaded_vmcs->msr_bitmap);
Jim Mattson355f4fb2016-10-28 08:29:39 -07002541 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002542}
2543
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002544int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002545{
Liran Alon491a6032018-06-23 02:35:12 +03002546 loaded_vmcs->vmcs = alloc_vmcs(false);
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002547 if (!loaded_vmcs->vmcs)
2548 return -ENOMEM;
2549
2550 loaded_vmcs->shadow_vmcs = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07002551 loaded_vmcs->hv_timer_soft_disabled = false;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002552 loaded_vmcs_init(loaded_vmcs);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002553
2554 if (cpu_has_vmx_msr_bitmap()) {
Ben Gardon41836832019-02-11 11:02:52 -08002555 loaded_vmcs->msr_bitmap = (unsigned long *)
2556 __get_free_page(GFP_KERNEL_ACCOUNT);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002557 if (!loaded_vmcs->msr_bitmap)
2558 goto out_vmcs;
2559 memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002560
Arnd Bergmann1f008e12018-05-25 17:36:17 +02002561 if (IS_ENABLED(CONFIG_HYPERV) &&
2562 static_branch_unlikely(&enable_evmcs) &&
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002563 (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
2564 struct hv_enlightened_vmcs *evmcs =
2565 (struct hv_enlightened_vmcs *)loaded_vmcs->vmcs;
2566
2567 evmcs->hv_enlightenments_control.msr_bitmap = 1;
2568 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002569 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07002570
2571 memset(&loaded_vmcs->host_state, 0, sizeof(struct vmcs_host_state));
Sean Christopherson3af80fe2019-05-07 12:18:00 -07002572 memset(&loaded_vmcs->controls_shadow, 0,
2573 sizeof(struct vmcs_controls_shadow));
Sean Christophersond7ee0392018-07-23 12:32:47 -07002574
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002575 return 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002576
2577out_vmcs:
2578 free_loaded_vmcs(loaded_vmcs);
2579 return -ENOMEM;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002580}
2581
Sam Ravnborg39959582007-06-01 00:47:13 -07002582static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002583{
2584 int cpu;
2585
Zachary Amsden3230bb42009-09-29 11:38:37 -10002586 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002587 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002588 per_cpu(vmxarea, cpu) = NULL;
2589 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002590}
2591
Avi Kivity6aa8b732006-12-10 02:21:36 -08002592static __init int alloc_kvm_area(void)
2593{
2594 int cpu;
2595
Zachary Amsden3230bb42009-09-29 11:38:37 -10002596 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002597 struct vmcs *vmcs;
2598
Ben Gardon41836832019-02-11 11:02:52 -08002599 vmcs = alloc_vmcs_cpu(false, cpu, GFP_KERNEL);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002600 if (!vmcs) {
2601 free_kvm_area();
2602 return -ENOMEM;
2603 }
2604
Liran Alon2307af12018-06-29 22:59:04 +03002605 /*
2606 * When eVMCS is enabled, alloc_vmcs_cpu() sets
2607 * vmcs->revision_id to KVM_EVMCS_VERSION instead of
2608 * revision_id reported by MSR_IA32_VMX_BASIC.
2609 *
Linus Torvalds312a4662018-12-26 17:03:51 -08002610 * However, even though not explicitly documented by
Liran Alon2307af12018-06-29 22:59:04 +03002611 * TLFS, VMXArea passed as VMXON argument should
2612 * still be marked with revision_id reported by
2613 * physical CPU.
2614 */
2615 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002616 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002617
Avi Kivity6aa8b732006-12-10 02:21:36 -08002618 per_cpu(vmxarea, cpu) = vmcs;
2619 }
2620 return 0;
2621}
2622
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002623static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02002624 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002625{
Gleb Natapovd99e4152012-12-20 16:57:45 +02002626 if (!emulate_invalid_guest_state) {
2627 /*
2628 * CS and SS RPL should be equal during guest entry according
2629 * to VMX spec, but in reality it is not always so. Since vcpu
2630 * is in the middle of the transition from real mode to
2631 * protected mode it is safe to assume that RPL 0 is a good
2632 * default value.
2633 */
2634 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03002635 save->selector &= ~SEGMENT_RPL_MASK;
2636 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02002637 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002638 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02002639 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002640}
2641
2642static void enter_pmode(struct kvm_vcpu *vcpu)
2643{
2644 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002645 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002646
Gleb Natapovd99e4152012-12-20 16:57:45 +02002647 /*
2648 * Update real mode segment cache. It may be not up-to-date if sement
2649 * register was written while vcpu was in a guest mode.
2650 */
2651 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2652 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2653 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2654 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2655 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2656 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
2657
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002658 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002659
Avi Kivity2fb92db2011-04-27 19:42:18 +03002660 vmx_segment_cache_clear(vmx);
2661
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002662 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002663
2664 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002665 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2666 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002667 vmcs_writel(GUEST_RFLAGS, flags);
2668
Rusty Russell66aee912007-07-17 23:34:16 +10002669 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2670 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002671
2672 update_exception_bitmap(vcpu);
2673
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002674 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2675 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2676 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2677 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2678 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2679 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002680}
2681
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002682static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002683{
Mathias Krause772e0312012-08-30 01:30:19 +02002684 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02002685 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002686
Gleb Natapovd99e4152012-12-20 16:57:45 +02002687 var.dpl = 0x3;
2688 if (seg == VCPU_SREG_CS)
2689 var.type = 0x3;
2690
2691 if (!emulate_invalid_guest_state) {
2692 var.selector = var.base >> 4;
2693 var.base = var.base & 0xffff0;
2694 var.limit = 0xffff;
2695 var.g = 0;
2696 var.db = 0;
2697 var.present = 1;
2698 var.s = 1;
2699 var.l = 0;
2700 var.unusable = 0;
2701 var.type = 0x3;
2702 var.avl = 0;
2703 if (save->base & 0xf)
2704 printk_once(KERN_WARNING "kvm: segment base is not "
2705 "paragraph aligned when entering "
2706 "protected mode (seg=%d)", seg);
2707 }
2708
2709 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05002710 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02002711 vmcs_write32(sf->limit, var.limit);
2712 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002713}
2714
2715static void enter_rmode(struct kvm_vcpu *vcpu)
2716{
2717 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002718 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002719 struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002720
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002721 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
2722 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2723 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2724 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2725 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002726 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2727 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002728
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002729 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002730
Gleb Natapov776e58e2011-03-13 12:34:27 +02002731 /*
2732 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01002733 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02002734 */
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002735 if (!kvm_vmx->tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02002736 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2737 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02002738
Avi Kivity2fb92db2011-04-27 19:42:18 +03002739 vmx_segment_cache_clear(vmx);
2740
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002741 vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002742 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002743 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2744
2745 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002746 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002747
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002748 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002749
2750 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002751 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002752 update_exception_bitmap(vcpu);
2753
Gleb Natapovd99e4152012-12-20 16:57:45 +02002754 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2755 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2756 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2757 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2758 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
2759 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002760
Eddie Dong8668a3c2007-10-10 14:26:45 +08002761 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002762}
2763
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002764void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
Amit Shah401d10d2009-02-20 22:53:37 +05302765{
2766 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002767 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
2768
2769 if (!msr)
2770 return;
Amit Shah401d10d2009-02-20 22:53:37 +05302771
Avi Kivityf6801df2010-01-21 15:31:50 +02002772 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302773 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002774 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302775 msr->data = efer;
2776 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002777 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302778
2779 msr->data = efer & ~EFER_LME;
2780 }
2781 setup_msrs(vmx);
2782}
2783
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002784#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002785
2786static void enter_lmode(struct kvm_vcpu *vcpu)
2787{
2788 u32 guest_tr_ar;
2789
Avi Kivity2fb92db2011-04-27 19:42:18 +03002790 vmx_segment_cache_clear(to_vmx(vcpu));
2791
Avi Kivity6aa8b732006-12-10 02:21:36 -08002792 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002793 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02002794 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
2795 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002796 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002797 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
2798 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002799 }
Avi Kivityda38f432010-07-06 11:30:49 +03002800 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002801}
2802
2803static void exit_lmode(struct kvm_vcpu *vcpu)
2804{
Gleb Natapov2961e8762013-11-25 15:37:13 +02002805 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03002806 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002807}
2808
2809#endif
2810
Junaid Shahidfaff8752018-06-29 13:10:05 -07002811static void vmx_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t addr)
2812{
2813 int vpid = to_vmx(vcpu)->vpid;
2814
2815 if (!vpid_sync_vcpu_addr(vpid, addr))
2816 vpid_sync_context(vpid);
2817
2818 /*
2819 * If VPIDs are not supported or enabled, then the above is a no-op.
2820 * But we don't really need a TLB flush in that case anyway, because
2821 * each VM entry/exit includes an implicit flush when VPID is 0.
2822 */
2823}
2824
Avi Kivitye8467fd2009-12-29 18:43:06 +02002825static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
2826{
2827 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
2828
2829 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
2830 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
2831}
2832
Anthony Liguori25c4c272007-04-27 09:29:21 +03002833static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08002834{
Avi Kivityfc78f512009-12-07 12:16:48 +02002835 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
2836
2837 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
2838 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08002839}
2840
Sheng Yang14394422008-04-28 12:24:45 +08002841static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
2842{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002843 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2844
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002845 if (!kvm_register_is_dirty(vcpu, VCPU_EXREG_PDPTR))
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002846 return;
2847
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002848 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002849 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
2850 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
2851 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
2852 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08002853 }
2854}
2855
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002856void ept_save_pdptrs(struct kvm_vcpu *vcpu)
Avi Kivity8f5d5492009-05-31 18:41:29 +03002857{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002858 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2859
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002860 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002861 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
2862 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
2863 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
2864 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002865 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002866
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002867 kvm_register_mark_dirty(vcpu, VCPU_EXREG_PDPTR);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002868}
2869
Sheng Yang14394422008-04-28 12:24:45 +08002870static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
2871 unsigned long cr0,
2872 struct kvm_vcpu *vcpu)
2873{
Sean Christopherson2183f562019-05-07 12:17:56 -07002874 struct vcpu_vmx *vmx = to_vmx(vcpu);
2875
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002876 if (!kvm_register_is_available(vcpu, VCPU_EXREG_CR3))
Sean Christopherson34059c22019-09-27 14:45:23 -07002877 vmx_cache_reg(vcpu, VCPU_EXREG_CR3);
Sheng Yang14394422008-04-28 12:24:45 +08002878 if (!(cr0 & X86_CR0_PG)) {
2879 /* From paging/starting to nonpaging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002880 exec_controls_setbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2881 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002882 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002883 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002884 } else if (!is_paging(vcpu)) {
2885 /* From nonpaging to paging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002886 exec_controls_clearbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2887 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002888 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002889 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002890 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08002891
2892 if (!(cr0 & X86_CR0_WP))
2893 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08002894}
2895
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002896void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002897{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002898 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002899 unsigned long hw_cr0;
2900
Sean Christopherson3de63472018-07-13 08:42:30 -07002901 hw_cr0 = (cr0 & ~KVM_VM_CR0_ALWAYS_OFF);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002902 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02002903 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02002904 else {
Gleb Natapov50378782013-02-04 16:00:28 +02002905 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08002906
Gleb Natapov218e7632013-01-21 15:36:45 +02002907 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
2908 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002909
Gleb Natapov218e7632013-01-21 15:36:45 +02002910 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
2911 enter_rmode(vcpu);
2912 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002913
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002914#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02002915 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10002916 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002917 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10002918 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002919 exit_lmode(vcpu);
2920 }
2921#endif
2922
Sean Christophersonb4d18512018-03-05 12:04:40 -08002923 if (enable_ept && !enable_unrestricted_guest)
Sheng Yang14394422008-04-28 12:24:45 +08002924 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
2925
Avi Kivity6aa8b732006-12-10 02:21:36 -08002926 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08002927 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002928 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02002929
2930 /* depends on vcpu->arch.cr0 to be set to a new value */
2931 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002932}
2933
Yu Zhang855feb62017-08-24 20:27:55 +08002934static int get_ept_level(struct kvm_vcpu *vcpu)
2935{
2936 if (cpu_has_vmx_ept_5levels() && (cpuid_maxphyaddr(vcpu) > 48))
2937 return 5;
2938 return 4;
2939}
2940
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002941u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08002942{
Yu Zhang855feb62017-08-24 20:27:55 +08002943 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08002944
Yu Zhang855feb62017-08-24 20:27:55 +08002945 eptp |= (get_ept_level(vcpu) == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08002946
Peter Feiner995f00a2017-06-30 17:26:32 -07002947 if (enable_ept_ad_bits &&
2948 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02002949 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08002950 eptp |= (root_hpa & PAGE_MASK);
2951
2952 return eptp;
2953}
2954
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002955void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002956{
Tianyu Lan877ad952018-07-19 08:40:23 +00002957 struct kvm *kvm = vcpu->kvm;
Sean Christopherson04f11ef2019-09-27 14:45:16 -07002958 bool update_guest_cr3 = true;
Sheng Yang14394422008-04-28 12:24:45 +08002959 unsigned long guest_cr3;
2960 u64 eptp;
2961
2962 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02002963 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07002964 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08002965 vmcs_write64(EPT_POINTER, eptp);
Tianyu Lan877ad952018-07-19 08:40:23 +00002966
2967 if (kvm_x86_ops->tlb_remote_flush) {
2968 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
2969 to_vmx(vcpu)->ept_pointer = eptp;
2970 to_kvm_vmx(kvm)->ept_pointers_match
2971 = EPT_POINTERS_CHECK;
2972 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
2973 }
2974
Sean Christopherson04f11ef2019-09-27 14:45:16 -07002975 /* Loading vmcs02.GUEST_CR3 is handled by nested VM-Enter. */
2976 if (is_guest_mode(vcpu))
2977 update_guest_cr3 = false;
Sean Christophersonb17b7432019-09-27 14:45:17 -07002978 else if (!enable_unrestricted_guest && !is_paging(vcpu))
Tianyu Lan877ad952018-07-19 08:40:23 +00002979 guest_cr3 = to_kvm_vmx(kvm)->ept_identity_map_addr;
Sean Christophersonb17b7432019-09-27 14:45:17 -07002980 else if (test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
2981 guest_cr3 = vcpu->arch.cr3;
2982 else /* vmcs01.GUEST_CR3 is already up-to-date. */
2983 update_guest_cr3 = false;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02002984 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08002985 }
2986
Sean Christopherson04f11ef2019-09-27 14:45:16 -07002987 if (update_guest_cr3)
2988 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002989}
2990
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002991int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002992{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07002993 struct vcpu_vmx *vmx = to_vmx(vcpu);
Ben Serebrin085e68e2015-04-16 11:58:05 -07002994 /*
2995 * Pass through host's Machine Check Enable value to hw_cr4, which
2996 * is in force while we are in guest mode. Do not let guests control
2997 * this bit, even if host CR4.MCE == 0.
2998 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08002999 unsigned long hw_cr4;
3000
3001 hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
3002 if (enable_unrestricted_guest)
3003 hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003004 else if (vmx->rmode.vm86_active)
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003005 hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
3006 else
3007 hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003008
Sean Christopherson64f7a112018-04-30 10:01:06 -07003009 if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
3010 if (cr4 & X86_CR4_UMIP) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003011 secondary_exec_controls_setbit(vmx, SECONDARY_EXEC_DESC);
Sean Christopherson64f7a112018-04-30 10:01:06 -07003012 hw_cr4 &= ~X86_CR4_UMIP;
3013 } else if (!is_guest_mode(vcpu) ||
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003014 !nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC)) {
3015 secondary_exec_controls_clearbit(vmx, SECONDARY_EXEC_DESC);
3016 }
Sean Christopherson64f7a112018-04-30 10:01:06 -07003017 }
Paolo Bonzini0367f202016-07-12 10:44:55 +02003018
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003019 if (cr4 & X86_CR4_VMXE) {
3020 /*
3021 * To use VMXON (and later other VMX instructions), a guest
3022 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3023 * So basically the check on whether to allow nested VMX
Paolo Bonzini5bea5122018-09-18 15:19:17 +02003024 * is here. We operate under the default treatment of SMM,
3025 * so VMX cannot be enabled under SMM.
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003026 */
Paolo Bonzini5bea5122018-09-18 15:19:17 +02003027 if (!nested_vmx_allowed(vcpu) || is_smm(vcpu))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003028 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003029 }
David Matlack38991522016-11-29 18:14:08 -08003030
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003031 if (vmx->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003032 return 1;
3033
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003034 vcpu->arch.cr4 = cr4;
Sheng Yang14394422008-04-28 12:24:45 +08003035
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003036 if (!enable_unrestricted_guest) {
3037 if (enable_ept) {
3038 if (!is_paging(vcpu)) {
3039 hw_cr4 &= ~X86_CR4_PAE;
3040 hw_cr4 |= X86_CR4_PSE;
3041 } else if (!(cr4 & X86_CR4_PAE)) {
3042 hw_cr4 &= ~X86_CR4_PAE;
3043 }
3044 }
3045
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003046 /*
Huaitong Handdba2622016-03-22 16:51:15 +08003047 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
3048 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
3049 * to be manually disabled when guest switches to non-paging
3050 * mode.
3051 *
3052 * If !enable_unrestricted_guest, the CPU is always running
3053 * with CR0.PG=1 and CR4 needs to be modified.
3054 * If enable_unrestricted_guest, the CPU automatically
3055 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003056 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003057 if (!is_paging(vcpu))
3058 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
3059 }
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003060
Sheng Yang14394422008-04-28 12:24:45 +08003061 vmcs_writel(CR4_READ_SHADOW, cr4);
3062 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003063 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003064}
3065
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003066void vmx_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003067{
Avi Kivitya9179492011-01-03 14:28:52 +02003068 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003069 u32 ar;
3070
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003071 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003072 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003073 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003074 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003075 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003076 var->base = vmx_read_guest_seg_base(vmx, seg);
3077 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3078 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003079 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003080 var->base = vmx_read_guest_seg_base(vmx, seg);
3081 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3082 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3083 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003084 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003085 var->type = ar & 15;
3086 var->s = (ar >> 4) & 1;
3087 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003088 /*
3089 * Some userspaces do not preserve unusable property. Since usable
3090 * segment has to be present according to VMX spec we can use present
3091 * property to amend userspace bug by making unusable segment always
3092 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3093 * segment as unusable.
3094 */
3095 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003096 var->avl = (ar >> 12) & 1;
3097 var->l = (ar >> 13) & 1;
3098 var->db = (ar >> 14) & 1;
3099 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003100}
3101
Avi Kivitya9179492011-01-03 14:28:52 +02003102static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3103{
Avi Kivitya9179492011-01-03 14:28:52 +02003104 struct kvm_segment s;
3105
3106 if (to_vmx(vcpu)->rmode.vm86_active) {
3107 vmx_get_segment(vcpu, &s, seg);
3108 return s.base;
3109 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003110 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003111}
3112
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003113int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003114{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003115 struct vcpu_vmx *vmx = to_vmx(vcpu);
3116
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003117 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003118 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003119 else {
3120 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003121 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003122 }
Avi Kivity69c73022011-03-07 15:26:44 +02003123}
3124
Avi Kivity653e3102007-05-07 10:55:37 +03003125static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003126{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003127 u32 ar;
3128
Avi Kivityf0495f92012-06-07 17:06:10 +03003129 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003130 ar = 1 << 16;
3131 else {
3132 ar = var->type & 15;
3133 ar |= (var->s & 1) << 4;
3134 ar |= (var->dpl & 3) << 5;
3135 ar |= (var->present & 1) << 7;
3136 ar |= (var->avl & 1) << 12;
3137 ar |= (var->l & 1) << 13;
3138 ar |= (var->db & 1) << 14;
3139 ar |= (var->g & 1) << 15;
3140 }
Avi Kivity653e3102007-05-07 10:55:37 +03003141
3142 return ar;
3143}
3144
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003145void vmx_set_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity653e3102007-05-07 10:55:37 +03003146{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003147 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003148 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003149
Avi Kivity2fb92db2011-04-27 19:42:18 +03003150 vmx_segment_cache_clear(vmx);
3151
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003152 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3153 vmx->rmode.segs[seg] = *var;
3154 if (seg == VCPU_SREG_TR)
3155 vmcs_write16(sf->selector, var->selector);
3156 else if (var->s)
3157 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003158 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003159 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003160
Avi Kivity653e3102007-05-07 10:55:37 +03003161 vmcs_writel(sf->base, var->base);
3162 vmcs_write32(sf->limit, var->limit);
3163 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003164
3165 /*
3166 * Fix the "Accessed" bit in AR field of segment registers for older
3167 * qemu binaries.
3168 * IA32 arch specifies that at the time of processor reset the
3169 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003170 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003171 * state vmexit when "unrestricted guest" mode is turned on.
3172 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3173 * tree. Newer qemu binaries with that qemu fix would not need this
3174 * kvm hack.
3175 */
3176 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003177 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003178
Gleb Natapovf924d662012-12-12 19:10:55 +02003179 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003180
3181out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01003182 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003183}
3184
Avi Kivity6aa8b732006-12-10 02:21:36 -08003185static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3186{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003187 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003188
3189 *db = (ar >> 14) & 1;
3190 *l = (ar >> 13) & 1;
3191}
3192
Gleb Natapov89a27f42010-02-16 10:51:48 +02003193static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003194{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003195 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3196 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003197}
3198
Gleb Natapov89a27f42010-02-16 10:51:48 +02003199static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003200{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003201 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3202 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003203}
3204
Gleb Natapov89a27f42010-02-16 10:51:48 +02003205static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003206{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003207 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3208 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003209}
3210
Gleb Natapov89a27f42010-02-16 10:51:48 +02003211static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003212{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003213 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3214 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003215}
3216
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003217static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3218{
3219 struct kvm_segment var;
3220 u32 ar;
3221
3222 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003223 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003224 if (seg == VCPU_SREG_CS)
3225 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003226 ar = vmx_segment_access_rights(&var);
3227
3228 if (var.base != (var.selector << 4))
3229 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003230 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003231 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003232 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003233 return false;
3234
3235 return true;
3236}
3237
3238static bool code_segment_valid(struct kvm_vcpu *vcpu)
3239{
3240 struct kvm_segment cs;
3241 unsigned int cs_rpl;
3242
3243 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003244 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003245
Avi Kivity1872a3f2009-01-04 23:26:52 +02003246 if (cs.unusable)
3247 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003248 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003249 return false;
3250 if (!cs.s)
3251 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003252 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003253 if (cs.dpl > cs_rpl)
3254 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003255 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003256 if (cs.dpl != cs_rpl)
3257 return false;
3258 }
3259 if (!cs.present)
3260 return false;
3261
3262 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3263 return true;
3264}
3265
3266static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3267{
3268 struct kvm_segment ss;
3269 unsigned int ss_rpl;
3270
3271 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003272 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003273
Avi Kivity1872a3f2009-01-04 23:26:52 +02003274 if (ss.unusable)
3275 return true;
3276 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003277 return false;
3278 if (!ss.s)
3279 return false;
3280 if (ss.dpl != ss_rpl) /* DPL != RPL */
3281 return false;
3282 if (!ss.present)
3283 return false;
3284
3285 return true;
3286}
3287
3288static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3289{
3290 struct kvm_segment var;
3291 unsigned int rpl;
3292
3293 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03003294 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003295
Avi Kivity1872a3f2009-01-04 23:26:52 +02003296 if (var.unusable)
3297 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003298 if (!var.s)
3299 return false;
3300 if (!var.present)
3301 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003302 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003303 if (var.dpl < rpl) /* DPL < RPL */
3304 return false;
3305 }
3306
3307 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3308 * rights flags
3309 */
3310 return true;
3311}
3312
3313static bool tr_valid(struct kvm_vcpu *vcpu)
3314{
3315 struct kvm_segment tr;
3316
3317 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3318
Avi Kivity1872a3f2009-01-04 23:26:52 +02003319 if (tr.unusable)
3320 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03003321 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003322 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003323 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003324 return false;
3325 if (!tr.present)
3326 return false;
3327
3328 return true;
3329}
3330
3331static bool ldtr_valid(struct kvm_vcpu *vcpu)
3332{
3333 struct kvm_segment ldtr;
3334
3335 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3336
Avi Kivity1872a3f2009-01-04 23:26:52 +02003337 if (ldtr.unusable)
3338 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03003339 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003340 return false;
3341 if (ldtr.type != 2)
3342 return false;
3343 if (!ldtr.present)
3344 return false;
3345
3346 return true;
3347}
3348
3349static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3350{
3351 struct kvm_segment cs, ss;
3352
3353 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3354 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3355
Nadav Amitb32a9912015-03-29 16:33:04 +03003356 return ((cs.selector & SEGMENT_RPL_MASK) ==
3357 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003358}
3359
3360/*
3361 * Check if guest state is valid. Returns true if valid, false if
3362 * not.
3363 * We assume that registers are always usable
3364 */
3365static bool guest_state_valid(struct kvm_vcpu *vcpu)
3366{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003367 if (enable_unrestricted_guest)
3368 return true;
3369
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003370 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003371 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003372 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3373 return false;
3374 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3375 return false;
3376 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3377 return false;
3378 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3379 return false;
3380 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3381 return false;
3382 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3383 return false;
3384 } else {
3385 /* protected mode guest state checks */
3386 if (!cs_ss_rpl_check(vcpu))
3387 return false;
3388 if (!code_segment_valid(vcpu))
3389 return false;
3390 if (!stack_segment_valid(vcpu))
3391 return false;
3392 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3393 return false;
3394 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3395 return false;
3396 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3397 return false;
3398 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3399 return false;
3400 if (!tr_valid(vcpu))
3401 return false;
3402 if (!ldtr_valid(vcpu))
3403 return false;
3404 }
3405 /* TODO:
3406 * - Add checks on RIP
3407 * - Add checks on RFLAGS
3408 */
3409
3410 return true;
3411}
3412
Mike Dayd77c26f2007-10-08 09:02:08 -04003413static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003414{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003415 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003416 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003417 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003418
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003419 idx = srcu_read_lock(&kvm->srcu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003420 fn = to_kvm_vmx(kvm)->tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003421 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3422 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003423 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003424 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003425 r = kvm_write_guest_page(kvm, fn++, &data,
3426 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003427 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003428 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003429 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3430 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003431 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003432 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3433 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003434 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003435 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003436 r = kvm_write_guest_page(kvm, fn, &data,
3437 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3438 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003439out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003440 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003441 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003442}
3443
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003444static int init_rmode_identity_map(struct kvm *kvm)
3445{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003446 struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08003447 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08003448 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003449 u32 tmp;
3450
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003451 /* Protect kvm_vmx->ept_identity_pagetable_done. */
Tang Chena255d472014-09-16 18:41:58 +08003452 mutex_lock(&kvm->slots_lock);
3453
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003454 if (likely(kvm_vmx->ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08003455 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08003456
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003457 if (!kvm_vmx->ept_identity_map_addr)
3458 kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
3459 identity_map_pfn = kvm_vmx->ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08003460
David Hildenbrandd8a6e362017-08-24 20:51:34 +02003461 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003462 kvm_vmx->ept_identity_map_addr, PAGE_SIZE);
Tang Chenf51770e2014-09-16 18:41:59 +08003463 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08003464 goto out2;
3465
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003466 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003467 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3468 if (r < 0)
3469 goto out;
3470 /* Set up identity-mapping pagetable for EPT in real mode */
3471 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3472 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3473 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3474 r = kvm_write_guest_page(kvm, identity_map_pfn,
3475 &tmp, i * sizeof(tmp), sizeof(tmp));
3476 if (r < 0)
3477 goto out;
3478 }
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003479 kvm_vmx->ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08003480
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003481out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003482 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08003483
3484out2:
3485 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08003486 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003487}
3488
Avi Kivity6aa8b732006-12-10 02:21:36 -08003489static void seg_setup(int seg)
3490{
Mathias Krause772e0312012-08-30 01:30:19 +02003491 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003492 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003493
3494 vmcs_write16(sf->selector, 0);
3495 vmcs_writel(sf->base, 0);
3496 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003497 ar = 0x93;
3498 if (seg == VCPU_SREG_CS)
3499 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003500
3501 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003502}
3503
Sheng Yangf78e0e22007-10-29 09:40:42 +08003504static int alloc_apic_access_page(struct kvm *kvm)
3505{
Xiao Guangrong44841412012-09-07 14:14:20 +08003506 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003507 int r = 0;
3508
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003509 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08003510 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003511 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02003512 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
3513 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003514 if (r)
3515 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003516
Tang Chen73a6d942014-09-11 13:38:00 +08003517 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08003518 if (is_error_page(page)) {
3519 r = -EFAULT;
3520 goto out;
3521 }
3522
Tang Chenc24ae0d2014-09-24 15:57:58 +08003523 /*
3524 * Do not pin the page in memory, so that memory hot-unplug
3525 * is able to migrate it.
3526 */
3527 put_page(page);
3528 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003529out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003530 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003531 return r;
3532}
3533
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003534int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003535{
3536 int vpid;
3537
Avi Kivity919818a2009-03-23 18:01:29 +02003538 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08003539 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003540 spin_lock(&vmx_vpid_lock);
3541 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003542 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003543 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003544 else
3545 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003546 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003547 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003548}
3549
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003550void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003551{
Wanpeng Li991e7a02015-09-16 17:30:05 +08003552 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003553 return;
3554 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003555 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003556 spin_unlock(&vmx_vpid_lock);
3557}
3558
Yi Wang1e4329ee2018-11-08 11:22:21 +08003559static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003560 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08003561{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003562 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003563
3564 if (!cpu_has_vmx_msr_bitmap())
3565 return;
3566
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003567 if (static_branch_unlikely(&enable_evmcs))
3568 evmcs_touch_msr_bitmap();
3569
Sheng Yang25c5f222008-03-28 13:18:56 +08003570 /*
3571 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3572 * have the write-low and read-high bitmap offsets the wrong way round.
3573 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3574 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003575 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08003576 if (type & MSR_TYPE_R)
3577 /* read-low */
3578 __clear_bit(msr, msr_bitmap + 0x000 / f);
3579
3580 if (type & MSR_TYPE_W)
3581 /* write-low */
3582 __clear_bit(msr, msr_bitmap + 0x800 / f);
3583
Sheng Yang25c5f222008-03-28 13:18:56 +08003584 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3585 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08003586 if (type & MSR_TYPE_R)
3587 /* read-high */
3588 __clear_bit(msr, msr_bitmap + 0x400 / f);
3589
3590 if (type & MSR_TYPE_W)
3591 /* write-high */
3592 __clear_bit(msr, msr_bitmap + 0xc00 / f);
3593
3594 }
3595}
3596
Yi Wang1e4329ee2018-11-08 11:22:21 +08003597static __always_inline void vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003598 u32 msr, int type)
3599{
3600 int f = sizeof(unsigned long);
3601
3602 if (!cpu_has_vmx_msr_bitmap())
3603 return;
3604
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003605 if (static_branch_unlikely(&enable_evmcs))
3606 evmcs_touch_msr_bitmap();
3607
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003608 /*
3609 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3610 * have the write-low and read-high bitmap offsets the wrong way round.
3611 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3612 */
3613 if (msr <= 0x1fff) {
3614 if (type & MSR_TYPE_R)
3615 /* read-low */
3616 __set_bit(msr, msr_bitmap + 0x000 / f);
3617
3618 if (type & MSR_TYPE_W)
3619 /* write-low */
3620 __set_bit(msr, msr_bitmap + 0x800 / f);
3621
3622 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3623 msr &= 0x1fff;
3624 if (type & MSR_TYPE_R)
3625 /* read-high */
3626 __set_bit(msr, msr_bitmap + 0x400 / f);
3627
3628 if (type & MSR_TYPE_W)
3629 /* write-high */
3630 __set_bit(msr, msr_bitmap + 0xc00 / f);
3631
3632 }
3633}
3634
Yi Wang1e4329ee2018-11-08 11:22:21 +08003635static __always_inline void vmx_set_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003636 u32 msr, int type, bool value)
3637{
3638 if (value)
3639 vmx_enable_intercept_for_msr(msr_bitmap, msr, type);
3640 else
3641 vmx_disable_intercept_for_msr(msr_bitmap, msr, type);
3642}
3643
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003644static u8 vmx_msr_bitmap_mode(struct kvm_vcpu *vcpu)
Avi Kivity58972972009-02-24 22:26:47 +02003645{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003646 u8 mode = 0;
3647
3648 if (cpu_has_secondary_exec_ctrls() &&
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003649 (secondary_exec_controls_get(to_vmx(vcpu)) &
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003650 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
3651 mode |= MSR_BITMAP_MODE_X2APIC;
3652 if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
3653 mode |= MSR_BITMAP_MODE_X2APIC_APICV;
3654 }
3655
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003656 return mode;
Yang Zhang8d146952013-01-25 10:18:50 +08003657}
3658
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003659static void vmx_update_msr_bitmap_x2apic(unsigned long *msr_bitmap,
3660 u8 mode)
Yang Zhang8d146952013-01-25 10:18:50 +08003661{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003662 int msr;
3663
3664 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
3665 unsigned word = msr / BITS_PER_LONG;
3666 msr_bitmap[word] = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;
3667 msr_bitmap[word + (0x800 / sizeof(long))] = ~0;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08003668 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003669
3670 if (mode & MSR_BITMAP_MODE_X2APIC) {
3671 /*
3672 * TPR reads and writes can be virtualized even if virtual interrupt
3673 * delivery is not in use.
3674 */
3675 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW);
3676 if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
3677 vmx_enable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_R);
3678 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
3679 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
3680 }
3681 }
3682}
3683
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003684void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu)
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003685{
3686 struct vcpu_vmx *vmx = to_vmx(vcpu);
3687 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3688 u8 mode = vmx_msr_bitmap_mode(vcpu);
3689 u8 changed = mode ^ vmx->msr_bitmap_mode;
3690
3691 if (!changed)
3692 return;
3693
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003694 if (changed & (MSR_BITMAP_MODE_X2APIC | MSR_BITMAP_MODE_X2APIC_APICV))
3695 vmx_update_msr_bitmap_x2apic(msr_bitmap, mode);
3696
3697 vmx->msr_bitmap_mode = mode;
Avi Kivity58972972009-02-24 22:26:47 +02003698}
3699
Chao Pengb08c2892018-10-24 16:05:15 +08003700void pt_update_intercept_for_msr(struct vcpu_vmx *vmx)
3701{
3702 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3703 bool flag = !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
3704 u32 i;
3705
3706 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_STATUS,
3707 MSR_TYPE_RW, flag);
3708 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_BASE,
3709 MSR_TYPE_RW, flag);
3710 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_MASK,
3711 MSR_TYPE_RW, flag);
3712 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_CR3_MATCH,
3713 MSR_TYPE_RW, flag);
3714 for (i = 0; i < vmx->pt_desc.addr_range; i++) {
3715 vmx_set_intercept_for_msr(msr_bitmap,
3716 MSR_IA32_RTIT_ADDR0_A + i * 2, MSR_TYPE_RW, flag);
3717 vmx_set_intercept_for_msr(msr_bitmap,
3718 MSR_IA32_RTIT_ADDR0_B + i * 2, MSR_TYPE_RW, flag);
3719 }
3720}
3721
Suthikulpanit, Suravee2cf9af02019-09-13 19:00:49 +00003722static bool vmx_get_enable_apicv(struct kvm *kvm)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02003723{
Andrey Smetanind62caab2015-11-10 15:36:33 +03003724 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02003725}
3726
Liran Alone6c67d82018-09-04 10:56:52 +03003727static bool vmx_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
3728{
3729 struct vcpu_vmx *vmx = to_vmx(vcpu);
3730 void *vapic_page;
3731 u32 vppr;
3732 int rvi;
3733
3734 if (WARN_ON_ONCE(!is_guest_mode(vcpu)) ||
3735 !nested_cpu_has_vid(get_vmcs12(vcpu)) ||
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003736 WARN_ON_ONCE(!vmx->nested.virtual_apic_map.gfn))
Liran Alone6c67d82018-09-04 10:56:52 +03003737 return false;
3738
Paolo Bonzini7e712682018-10-03 13:44:26 +02003739 rvi = vmx_get_rvi();
Liran Alone6c67d82018-09-04 10:56:52 +03003740
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003741 vapic_page = vmx->nested.virtual_apic_map.hva;
Liran Alone6c67d82018-09-04 10:56:52 +03003742 vppr = *((u32 *)(vapic_page + APIC_PROCPRI));
Liran Alone6c67d82018-09-04 10:56:52 +03003743
3744 return ((rvi & 0xf0) > (vppr & 0xf0));
3745}
3746
Wincy Van06a55242017-04-28 13:13:59 +08003747static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
3748 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003749{
3750#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08003751 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
3752
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003753 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08003754 /*
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003755 * The vector of interrupt to be delivered to vcpu had
3756 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08003757 *
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003758 * Following cases will be reached in this block, and
3759 * we always send a notification event in all cases as
3760 * explained below.
3761 *
3762 * Case 1: vcpu keeps in non-root mode. Sending a
3763 * notification event posts the interrupt to vcpu.
3764 *
3765 * Case 2: vcpu exits to root mode and is still
3766 * runnable. PIR will be synced to vIRR before the
3767 * next vcpu entry. Sending a notification event in
3768 * this case has no effect, as vcpu is not in root
3769 * mode.
3770 *
3771 * Case 3: vcpu exits to root mode and is blocked.
3772 * vcpu_block() has already synced PIR to vIRR and
3773 * never blocks vcpu if vIRR is not cleared. Therefore,
3774 * a blocked vcpu here does not wait for any requested
3775 * interrupts in PIR, and sending a notification event
3776 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08003777 */
Feng Wu28b835d2015-09-18 22:29:54 +08003778
Wincy Van06a55242017-04-28 13:13:59 +08003779 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003780 return true;
3781 }
3782#endif
3783 return false;
3784}
3785
Wincy Van705699a2015-02-03 23:58:17 +08003786static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
3787 int vector)
3788{
3789 struct vcpu_vmx *vmx = to_vmx(vcpu);
3790
3791 if (is_guest_mode(vcpu) &&
3792 vector == vmx->nested.posted_intr_nv) {
Wincy Van705699a2015-02-03 23:58:17 +08003793 /*
3794 * If a posted intr is not recognized by hardware,
3795 * we will accomplish it in the next vmentry.
3796 */
3797 vmx->nested.pi_pending = true;
3798 kvm_make_request(KVM_REQ_EVENT, vcpu);
Liran Alon6b697712017-11-09 20:27:20 +02003799 /* the PIR and ON have been set by L1. */
3800 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
3801 kvm_vcpu_kick(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08003802 return 0;
3803 }
3804 return -1;
3805}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003806/*
Yang Zhanga20ed542013-04-11 19:25:15 +08003807 * Send interrupt to vcpu via posted interrupt way.
3808 * 1. If target vcpu is running(non-root mode), send posted interrupt
3809 * notification to vcpu and hardware will sync PIR to vIRR atomically.
3810 * 2. If target vcpu isn't running(root mode), kick it to pick up the
3811 * interrupt from PIR in next vmentry.
3812 */
3813static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
3814{
3815 struct vcpu_vmx *vmx = to_vmx(vcpu);
3816 int r;
3817
Wincy Van705699a2015-02-03 23:58:17 +08003818 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
3819 if (!r)
3820 return;
3821
Yang Zhanga20ed542013-04-11 19:25:15 +08003822 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
3823 return;
3824
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003825 /* If a previous notification has sent the IPI, nothing to do. */
3826 if (pi_test_and_set_on(&vmx->pi_desc))
3827 return;
3828
Wincy Van06a55242017-04-28 13:13:59 +08003829 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08003830 kvm_vcpu_kick(vcpu);
3831}
3832
Avi Kivity6aa8b732006-12-10 02:21:36 -08003833/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003834 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
3835 * will not change in the lifetime of the guest.
3836 * Note that host-state that does change is set elsewhere. E.g., host-state
3837 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
3838 */
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003839void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003840{
3841 u32 low32, high32;
3842 unsigned long tmpl;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003843 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003844
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07003845 cr0 = read_cr0();
3846 WARN_ON(cr0 & X86_CR0_TS);
3847 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003848
3849 /*
3850 * Save the most likely value for this task's CR3 in the VMCS.
3851 * We can't use __get_current_cr3_fast() because we're not atomic.
3852 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07003853 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003854 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003855 vmx->loaded_vmcs->host_state.cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003856
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003857 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003858 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003859 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003860 vmx->loaded_vmcs->host_state.cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003861
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003862 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003863#ifdef CONFIG_X86_64
3864 /*
3865 * Load null selectors, so we can avoid reloading them in
Sean Christopherson6d6095b2018-07-23 12:32:44 -07003866 * vmx_prepare_switch_to_host(), in case userspace uses
3867 * the null selectors too (the expected case).
Avi Kivityb2da15a2012-05-13 19:53:24 +03003868 */
3869 vmcs_write16(HOST_DS_SELECTOR, 0);
3870 vmcs_write16(HOST_ES_SELECTOR, 0);
3871#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003872 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3873 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003874#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003875 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3876 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
3877
Sean Christopherson23420802019-04-19 22:50:57 -07003878 vmcs_writel(HOST_IDTR_BASE, host_idt_base); /* 22.2.4 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003879
Sean Christopherson453eafb2018-12-20 12:25:17 -08003880 vmcs_writel(HOST_RIP, (unsigned long)vmx_vmexit); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003881
3882 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
3883 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
3884 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
3885 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
3886
3887 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
3888 rdmsr(MSR_IA32_CR_PAT, low32, high32);
3889 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
3890 }
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003891
Sean Christophersonc73da3f2018-12-03 13:53:00 -08003892 if (cpu_has_load_ia32_efer())
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003893 vmcs_write64(HOST_IA32_EFER, host_efer);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003894}
3895
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003896void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003897{
3898 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
3899 if (enable_ept)
3900 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03003901 if (is_guest_mode(&vmx->vcpu))
3902 vmx->vcpu.arch.cr4_guest_owned_bits &=
3903 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003904 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
3905}
3906
Sean Christophersonc075c3e2019-05-07 12:17:53 -07003907u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
Yang Zhang01e439b2013-04-11 19:25:12 +08003908{
3909 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
3910
Andrey Smetanind62caab2015-11-10 15:36:33 +03003911 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08003912 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01003913
3914 if (!enable_vnmi)
3915 pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;
3916
Sean Christopherson804939e2019-05-07 12:18:05 -07003917 if (!enable_preemption_timer)
3918 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
3919
Yang Zhang01e439b2013-04-11 19:25:12 +08003920 return pin_based_exec_ctrl;
3921}
3922
Andrey Smetanind62caab2015-11-10 15:36:33 +03003923static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
3924{
3925 struct vcpu_vmx *vmx = to_vmx(vcpu);
3926
Sean Christophersonc5f2c762019-05-07 12:17:55 -07003927 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03003928 if (cpu_has_secondary_exec_ctrls()) {
3929 if (kvm_vcpu_apicv_active(vcpu))
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003930 secondary_exec_controls_setbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03003931 SECONDARY_EXEC_APIC_REGISTER_VIRT |
3932 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3933 else
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003934 secondary_exec_controls_clearbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03003935 SECONDARY_EXEC_APIC_REGISTER_VIRT |
3936 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3937 }
3938
3939 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003940 vmx_update_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03003941}
3942
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08003943u32 vmx_exec_control(struct vcpu_vmx *vmx)
3944{
3945 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
3946
3947 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
3948 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
3949
3950 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
3951 exec_control &= ~CPU_BASED_TPR_SHADOW;
3952#ifdef CONFIG_X86_64
3953 exec_control |= CPU_BASED_CR8_STORE_EXITING |
3954 CPU_BASED_CR8_LOAD_EXITING;
3955#endif
3956 }
3957 if (!enable_ept)
3958 exec_control |= CPU_BASED_CR3_STORE_EXITING |
3959 CPU_BASED_CR3_LOAD_EXITING |
3960 CPU_BASED_INVLPG_EXITING;
3961 if (kvm_mwait_in_guest(vmx->vcpu.kvm))
3962 exec_control &= ~(CPU_BASED_MWAIT_EXITING |
3963 CPU_BASED_MONITOR_EXITING);
3964 if (kvm_hlt_in_guest(vmx->vcpu.kvm))
3965 exec_control &= ~CPU_BASED_HLT_EXITING;
3966 return exec_control;
3967}
3968
3969
Paolo Bonzini80154d72017-08-24 13:55:35 +02003970static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003971{
Paolo Bonzini80154d72017-08-24 13:55:35 +02003972 struct kvm_vcpu *vcpu = &vmx->vcpu;
3973
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003974 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini0367f202016-07-12 10:44:55 +02003975
Chao Pengf99e3da2018-10-24 16:05:10 +08003976 if (pt_mode == PT_MODE_SYSTEM)
3977 exec_control &= ~(SECONDARY_EXEC_PT_USE_GPA | SECONDARY_EXEC_PT_CONCEAL_VMX);
Paolo Bonzini80154d72017-08-24 13:55:35 +02003978 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003979 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
3980 if (vmx->vpid == 0)
3981 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
3982 if (!enable_ept) {
3983 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
3984 enable_unrestricted_guest = 0;
3985 }
3986 if (!enable_unrestricted_guest)
3987 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
Wanpeng Lib31c1142018-03-12 04:53:04 -07003988 if (kvm_pause_in_guest(vmx->vcpu.kvm))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003989 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02003990 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08003991 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
3992 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08003993 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02003994
3995 /* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
3996 * in vmx_set_cr4. */
3997 exec_control &= ~SECONDARY_EXEC_DESC;
3998
Abel Gordonabc4fc52013-04-18 14:35:25 +03003999 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4000 (handle_vmptrld).
4001 We can NOT enable shadow_vmcs here because we don't have yet
4002 a current VMCS12
4003 */
4004 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08004005
4006 if (!enable_pml)
4007 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08004008
Paolo Bonzini3db13482017-08-24 14:48:03 +02004009 if (vmx_xsaves_supported()) {
4010 /* Exposing XSAVES only when XSAVE is exposed */
4011 bool xsaves_enabled =
4012 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
4013 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
4014
Aaron Lewis72041602019-10-21 16:30:20 -07004015 vcpu->arch.xsaves_enabled = xsaves_enabled;
4016
Paolo Bonzini3db13482017-08-24 14:48:03 +02004017 if (!xsaves_enabled)
4018 exec_control &= ~SECONDARY_EXEC_XSAVES;
4019
4020 if (nested) {
4021 if (xsaves_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004022 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini3db13482017-08-24 14:48:03 +02004023 SECONDARY_EXEC_XSAVES;
4024 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004025 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini3db13482017-08-24 14:48:03 +02004026 ~SECONDARY_EXEC_XSAVES;
4027 }
4028 }
4029
Paolo Bonzini80154d72017-08-24 13:55:35 +02004030 if (vmx_rdtscp_supported()) {
4031 bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
4032 if (!rdtscp_enabled)
4033 exec_control &= ~SECONDARY_EXEC_RDTSCP;
4034
4035 if (nested) {
4036 if (rdtscp_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004037 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004038 SECONDARY_EXEC_RDTSCP;
4039 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004040 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004041 ~SECONDARY_EXEC_RDTSCP;
4042 }
4043 }
4044
4045 if (vmx_invpcid_supported()) {
4046 /* Exposing INVPCID only when PCID is exposed */
4047 bool invpcid_enabled =
4048 guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
4049 guest_cpuid_has(vcpu, X86_FEATURE_PCID);
4050
4051 if (!invpcid_enabled) {
4052 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
4053 guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
4054 }
4055
4056 if (nested) {
4057 if (invpcid_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004058 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004059 SECONDARY_EXEC_ENABLE_INVPCID;
4060 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004061 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004062 ~SECONDARY_EXEC_ENABLE_INVPCID;
4063 }
4064 }
4065
Jim Mattson45ec3682017-08-23 16:32:04 -07004066 if (vmx_rdrand_supported()) {
4067 bool rdrand_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDRAND);
4068 if (rdrand_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004069 exec_control &= ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004070
4071 if (nested) {
4072 if (rdrand_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004073 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004074 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004075 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004076 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004077 ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004078 }
4079 }
4080
Jim Mattson75f4fc82017-08-23 16:32:03 -07004081 if (vmx_rdseed_supported()) {
4082 bool rdseed_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDSEED);
4083 if (rdseed_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004084 exec_control &= ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004085
4086 if (nested) {
4087 if (rdseed_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004088 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004089 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004090 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004091 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004092 ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004093 }
4094 }
4095
Tao Xue69e72fa2019-07-16 14:55:49 +08004096 if (vmx_waitpkg_supported()) {
4097 bool waitpkg_enabled =
4098 guest_cpuid_has(vcpu, X86_FEATURE_WAITPKG);
4099
4100 if (!waitpkg_enabled)
4101 exec_control &= ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4102
4103 if (nested) {
4104 if (waitpkg_enabled)
4105 vmx->nested.msrs.secondary_ctls_high |=
4106 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4107 else
4108 vmx->nested.msrs.secondary_ctls_high &=
4109 ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4110 }
4111 }
4112
Paolo Bonzini80154d72017-08-24 13:55:35 +02004113 vmx->secondary_exec_control = exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004114}
4115
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004116static void ept_set_mmio_spte_mask(void)
4117{
4118 /*
4119 * EPT Misconfigurations can be generated if the value of bits 2:0
4120 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004121 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07004122 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
Sean Christopherson4af77152019-08-01 13:35:22 -07004123 VMX_EPT_MISCONFIG_WX_VALUE, 0);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004124}
4125
Wanpeng Lif53cd632014-12-02 19:14:58 +08004126#define VMX_XSS_EXIT_BITMAP 0
Avi Kivity6aa8b732006-12-10 02:21:36 -08004127
Sean Christopherson944c3462018-12-03 13:53:09 -08004128/*
Xiaoyao Li1b842922019-10-20 17:11:01 +08004129 * Noting that the initialization of Guest-state Area of VMCS is in
4130 * vmx_vcpu_reset().
Sean Christopherson944c3462018-12-03 13:53:09 -08004131 */
Xiaoyao Li1b842922019-10-20 17:11:01 +08004132static void init_vmcs(struct vcpu_vmx *vmx)
Sean Christopherson944c3462018-12-03 13:53:09 -08004133{
Sean Christopherson944c3462018-12-03 13:53:09 -08004134 if (nested)
Xiaoyao Li1b842922019-10-20 17:11:01 +08004135 nested_vmx_set_vmcs_shadowing_bitmap();
Sean Christopherson944c3462018-12-03 13:53:09 -08004136
Sheng Yang25c5f222008-03-28 13:18:56 +08004137 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004138 vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
Sheng Yang25c5f222008-03-28 13:18:56 +08004139
Avi Kivity6aa8b732006-12-10 02:21:36 -08004140 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4141
Avi Kivity6aa8b732006-12-10 02:21:36 -08004142 /* Control */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004143 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004144
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004145 exec_controls_set(vmx, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004146
Dan Williamsdfa169b2016-06-02 11:17:24 -07004147 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004148 vmx_compute_secondary_exec_control(vmx);
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004149 secondary_exec_controls_set(vmx, vmx->secondary_exec_control);
Dan Williamsdfa169b2016-06-02 11:17:24 -07004150 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004151
Andrey Smetanind62caab2015-11-10 15:36:33 +03004152 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004153 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4154 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4155 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4156 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4157
4158 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004159
Li RongQing0bcf2612015-12-03 13:29:34 +08004160 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08004161 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004162 }
4163
Wanpeng Lib31c1142018-03-12 04:53:04 -07004164 if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004165 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004166 vmx->ple_window = ple_window;
4167 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004168 }
4169
Xiao Guangrongc3707952011-07-12 03:28:04 +08004170 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4171 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004172 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4173
Avi Kivity9581d442010-10-19 16:46:55 +02004174 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4175 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004176 vmx_set_constant_host_state(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004177 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4178 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004179
Bandan Das2a499e42017-08-03 15:54:41 -04004180 if (cpu_has_vmx_vmfunc())
4181 vmcs_write64(VM_FUNCTION_CONTROL, 0);
4182
Eddie Dong2cc51562007-05-21 07:28:09 +03004183 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4184 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004185 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
Eddie Dong2cc51562007-05-21 07:28:09 +03004186 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004187 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004188
Radim Krčmář74545702015-04-27 15:11:25 +02004189 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4190 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004191
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004192 vm_exit_controls_set(vmx, vmx_vmexit_ctrl());
Avi Kivity6aa8b732006-12-10 02:21:36 -08004193
4194 /* 22.2.1, 20.8.1 */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004195 vm_entry_controls_set(vmx, vmx_vmentry_ctrl());
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004196
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004197 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
4198 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
4199
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004200 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004201
Xiaoyao Li35fbe0d2019-10-20 17:10:58 +08004202 if (vmx->vpid != 0)
4203 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4204
Wanpeng Lif53cd632014-12-02 19:14:58 +08004205 if (vmx_xsaves_supported())
4206 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4207
Peter Feiner4e595162016-07-07 14:49:58 -07004208 if (enable_pml) {
Peter Feiner4e595162016-07-07 14:49:58 -07004209 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
4210 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
4211 }
Sean Christopherson0b665d32018-08-14 09:33:34 -07004212
4213 if (cpu_has_vmx_encls_vmexit())
4214 vmcs_write64(ENCLS_EXITING_BITMAP, -1ull);
Chao Peng2ef444f2018-10-24 16:05:12 +08004215
4216 if (pt_mode == PT_MODE_HOST_GUEST) {
4217 memset(&vmx->pt_desc, 0, sizeof(vmx->pt_desc));
4218 /* Bit[6~0] are forced to 1, writes are ignored. */
4219 vmx->pt_desc.guest.output_mask = 0x7F;
4220 vmcs_write64(GUEST_IA32_RTIT_CTL, 0);
4221 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004222}
4223
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004224static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004225{
4226 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004227 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004228 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004229
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004230 vmx->rmode.vm86_active = 0;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004231 vmx->spec_ctrl = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004232
Tao Xu6e3ba4a2019-07-16 14:55:50 +08004233 vmx->msr_ia32_umwait_control = 0;
4234
Wanpeng Li518e7b92018-02-28 14:03:31 +08004235 vcpu->arch.microcode_version = 0x100000000ULL;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004236 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Wanpeng Li95c06542019-09-05 14:26:28 +08004237 vmx->hv_deadline_tsc = -1;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004238 kvm_set_cr8(vcpu, 0);
4239
4240 if (!init_event) {
4241 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
4242 MSR_IA32_APICBASE_ENABLE;
4243 if (kvm_vcpu_is_reset_bsp(vcpu))
4244 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4245 apic_base_msr.host_initiated = true;
4246 kvm_set_apic_base(vcpu, &apic_base_msr);
4247 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004248
Avi Kivity2fb92db2011-04-27 19:42:18 +03004249 vmx_segment_cache_clear(vmx);
4250
Avi Kivity5706be02008-08-20 15:07:31 +03004251 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004252 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004253 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004254
4255 seg_setup(VCPU_SREG_DS);
4256 seg_setup(VCPU_SREG_ES);
4257 seg_setup(VCPU_SREG_FS);
4258 seg_setup(VCPU_SREG_GS);
4259 seg_setup(VCPU_SREG_SS);
4260
4261 vmcs_write16(GUEST_TR_SELECTOR, 0);
4262 vmcs_writel(GUEST_TR_BASE, 0);
4263 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4264 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4265
4266 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4267 vmcs_writel(GUEST_LDTR_BASE, 0);
4268 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4269 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4270
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004271 if (!init_event) {
4272 vmcs_write32(GUEST_SYSENTER_CS, 0);
4273 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4274 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4275 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4276 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004277
Wanpeng Lic37c2872017-11-20 14:52:21 -08004278 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
Jan Kiszka66450a22013-03-13 12:42:34 +01004279 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004280
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004281 vmcs_writel(GUEST_GDTR_BASE, 0);
4282 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4283
4284 vmcs_writel(GUEST_IDTR_BASE, 0);
4285 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4286
Anthony Liguori443381a2010-12-06 10:53:38 -06004287 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004288 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004289 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Wanpeng Lia554d202017-10-11 05:10:19 -07004290 if (kvm_mpx_supported())
4291 vmcs_write64(GUEST_BNDCFGS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004292
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004293 setup_msrs(vmx);
4294
Avi Kivity6aa8b732006-12-10 02:21:36 -08004295 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4296
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004297 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08004298 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004299 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08004300 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004301 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004302 vmcs_write32(TPR_THRESHOLD, 0);
4303 }
4304
Paolo Bonzinia73896c2014-11-02 07:54:30 +01004305 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004306
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004307 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004308 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06004309 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004310 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02004311 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004312
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004313 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004314
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004315 vpid_sync_context(vmx->vpid);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004316 if (init_event)
4317 vmx_clear_hlt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004318}
4319
Jan Kiszkac9a79532014-03-07 20:03:15 +01004320static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004321{
Sean Christopherson2183f562019-05-07 12:17:56 -07004322 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_INTR_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004323}
4324
Jan Kiszkac9a79532014-03-07 20:03:15 +01004325static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004326{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004327 if (!enable_vnmi ||
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004328 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01004329 enable_irq_window(vcpu);
4330 return;
4331 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004332
Sean Christopherson2183f562019-05-07 12:17:56 -07004333 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_NMI_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004334}
4335
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004336static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004337{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004338 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004339 uint32_t intr;
4340 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004341
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004342 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004343
Avi Kivityfa89a812008-09-01 15:57:51 +03004344 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004345 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004346 int inc_eip = 0;
4347 if (vcpu->arch.interrupt.soft)
4348 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004349 kvm_inject_realmode_interrupt(vcpu, irq, inc_eip);
Eddie Dong85f455f2007-07-06 12:20:49 +03004350 return;
4351 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004352 intr = irq | INTR_INFO_VALID_MASK;
4353 if (vcpu->arch.interrupt.soft) {
4354 intr |= INTR_TYPE_SOFT_INTR;
4355 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4356 vmx->vcpu.arch.event_exit_inst_len);
4357 } else
4358 intr |= INTR_TYPE_EXT_INTR;
4359 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004360
4361 vmx_clear_hlt(vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004362}
4363
Sheng Yangf08864b2008-05-15 18:23:25 +08004364static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4365{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004366 struct vcpu_vmx *vmx = to_vmx(vcpu);
4367
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004368 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004369 /*
4370 * Tracking the NMI-blocked state in software is built upon
4371 * finding the next open IRQ window. This, in turn, depends on
4372 * well-behaving guests: They have to keep IRQs disabled at
4373 * least as long as the NMI handler runs. Otherwise we may
4374 * cause NMI nesting, maybe breaking the guest. But as this is
4375 * highly unlikely, we can live with the residual risk.
4376 */
4377 vmx->loaded_vmcs->soft_vnmi_blocked = 1;
4378 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4379 }
4380
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004381 ++vcpu->stat.nmi_injections;
4382 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004383
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004384 if (vmx->rmode.vm86_active) {
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004385 kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004386 return;
4387 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08004388
Sheng Yangf08864b2008-05-15 18:23:25 +08004389 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4390 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004391
4392 vmx_clear_hlt(vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08004393}
4394
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004395bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004396{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004397 struct vcpu_vmx *vmx = to_vmx(vcpu);
4398 bool masked;
4399
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004400 if (!enable_vnmi)
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004401 return vmx->loaded_vmcs->soft_vnmi_blocked;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004402 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02004403 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004404 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
4405 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4406 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004407}
4408
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004409void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004410{
4411 struct vcpu_vmx *vmx = to_vmx(vcpu);
4412
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004413 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004414 if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
4415 vmx->loaded_vmcs->soft_vnmi_blocked = masked;
4416 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4417 }
4418 } else {
4419 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4420 if (masked)
4421 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4422 GUEST_INTR_STATE_NMI);
4423 else
4424 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4425 GUEST_INTR_STATE_NMI);
4426 }
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004427}
4428
Jan Kiszka2505dc92013-04-14 12:12:47 +02004429static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
4430{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004431 if (to_vmx(vcpu)->nested.nested_run_pending)
4432 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004433
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004434 if (!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004435 to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
4436 return 0;
4437
Jan Kiszka2505dc92013-04-14 12:12:47 +02004438 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4439 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4440 | GUEST_INTR_STATE_NMI));
4441}
4442
Gleb Natapov78646122009-03-23 12:12:11 +02004443static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4444{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004445 return (!to_vmx(vcpu)->nested.nested_run_pending &&
4446 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03004447 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4448 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004449}
4450
Izik Eiduscbc94022007-10-25 00:29:55 +02004451static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4452{
4453 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02004454
Sean Christophersonf7eaeb02018-03-05 12:04:36 -08004455 if (enable_unrestricted_guest)
4456 return 0;
4457
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004458 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
4459 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02004460 if (ret)
4461 return ret;
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004462 to_kvm_vmx(kvm)->tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004463 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02004464}
4465
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004466static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
4467{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004468 to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004469 return 0;
4470}
4471
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004472static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004473{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004474 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004475 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004476 /*
4477 * Update instruction length as we may reinject the exception
4478 * from user space while in guest debugging mode.
4479 */
4480 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4481 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004482 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004483 return false;
4484 /* fall through */
4485 case DB_VECTOR:
4486 if (vcpu->guest_debug &
4487 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4488 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004489 /* fall through */
4490 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004491 case OF_VECTOR:
4492 case BR_VECTOR:
4493 case UD_VECTOR:
4494 case DF_VECTOR:
4495 case SS_VECTOR:
4496 case GP_VECTOR:
4497 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004498 return true;
4499 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004500 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004501 return false;
4502}
4503
4504static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4505 int vec, u32 err_code)
4506{
4507 /*
4508 * Instruction with address size override prefix opcode 0x67
4509 * Cause the #SS fault with 0 error code in VM86 mode.
4510 */
4511 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004512 if (kvm_emulate_instruction(vcpu, 0)) {
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004513 if (vcpu->arch.halt_request) {
4514 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06004515 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004516 }
4517 return 1;
4518 }
4519 return 0;
4520 }
4521
4522 /*
4523 * Forward all other exceptions that are valid in real mode.
4524 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4525 * the required debugging infrastructure rework.
4526 */
4527 kvm_queue_exception(vcpu, vec);
4528 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004529}
4530
Andi Kleena0861c02009-06-08 17:37:09 +08004531/*
4532 * Trigger machine check on the host. We assume all the MSRs are already set up
4533 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4534 * We pass a fake environment to the machine check handler because we want
4535 * the guest to be always treated like user space, no matter what context
4536 * it used internally.
4537 */
4538static void kvm_machine_check(void)
4539{
4540#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4541 struct pt_regs regs = {
4542 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4543 .flags = X86_EFLAGS_IF,
4544 };
4545
4546 do_machine_check(&regs, 0);
4547#endif
4548}
4549
Avi Kivity851ba692009-08-24 11:10:17 +03004550static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004551{
Sean Christopherson95b5a482019-04-19 22:50:59 -07004552 /* handled by vmx_vcpu_run() */
Andi Kleena0861c02009-06-08 17:37:09 +08004553 return 1;
4554}
4555
Sean Christopherson95b5a482019-04-19 22:50:59 -07004556static int handle_exception_nmi(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004557{
Avi Kivity1155f762007-11-22 11:30:47 +02004558 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004559 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004560 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004561 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004562 u32 vect_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004563
Avi Kivity1155f762007-11-22 11:30:47 +02004564 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004565 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004566
Paolo Bonzini2ea72032019-06-06 14:57:25 +02004567 if (is_machine_check(intr_info) || is_nmi(intr_info))
Sean Christopherson95b5a482019-04-19 22:50:59 -07004568 return 1; /* handled by handle_exception_nmi_irqoff() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004569
Wanpeng Li082d06e2018-04-03 16:28:48 -07004570 if (is_invalid_opcode(intr_info))
4571 return handle_ud(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004572
Avi Kivity6aa8b732006-12-10 02:21:36 -08004573 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004574 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004575 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004576
Liran Alon9e869482018-03-12 13:12:51 +02004577 if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
4578 WARN_ON_ONCE(!enable_vmware_backdoor);
Sean Christophersona6c6ed12019-08-27 14:40:30 -07004579
4580 /*
4581 * VMware backdoor emulation on #GP interception only handles
4582 * IN{S}, OUT{S}, and RDPMC, none of which generate a non-zero
4583 * error code on #GP.
4584 */
4585 if (error_code) {
4586 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
4587 return 1;
4588 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004589 return kvm_emulate_instruction(vcpu, EMULTYPE_VMWARE_GP);
Liran Alon9e869482018-03-12 13:12:51 +02004590 }
4591
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004592 /*
4593 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4594 * MMIO, it is better to report an internal error.
4595 * See the comments in vmx_handle_exit.
4596 */
4597 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4598 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4599 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4600 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004601 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004602 vcpu->run->internal.data[0] = vect_info;
4603 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004604 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004605 return 0;
4606 }
4607
Avi Kivity6aa8b732006-12-10 02:21:36 -08004608 if (is_page_fault(intr_info)) {
4609 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07004610 /* EPT won't cause page fault directly */
4611 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
Paolo Bonzinid0006532017-08-11 18:36:43 +02004612 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004613 }
4614
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004615 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004616
4617 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4618 return handle_rmode_exception(vcpu, ex_no, error_code);
4619
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004620 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01004621 case AC_VECTOR:
4622 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
4623 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004624 case DB_VECTOR:
4625 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4626 if (!(vcpu->guest_debug &
4627 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Liran Alon1fc5d1942019-06-06 01:54:47 +03004628 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004629 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Linus Torvalds32d43cd2018-03-20 12:16:59 -07004630 if (is_icebp(intr_info))
Sean Christopherson1957aa62019-08-27 14:40:39 -07004631 WARN_ON(!skip_emulated_instruction(vcpu));
Huw Daviesfd2a4452014-04-16 10:02:51 +01004632
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004633 kvm_queue_exception(vcpu, DB_VECTOR);
4634 return 1;
4635 }
4636 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4637 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4638 /* fall through */
4639 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004640 /*
4641 * Update instruction length as we may reinject #BP from
4642 * user space while in guest debugging mode. Reading it for
4643 * #DB as well causes no harm, it is not used in that case.
4644 */
4645 vmx->vcpu.arch.event_exit_inst_len =
4646 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004647 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004648 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004649 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4650 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004651 break;
4652 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004653 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4654 kvm_run->ex.exception = ex_no;
4655 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004656 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004657 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004658 return 0;
4659}
4660
Andrea Arcangelif399e602019-11-04 17:59:58 -05004661static __always_inline int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004662{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004663 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004664 return 1;
4665}
4666
Avi Kivity851ba692009-08-24 11:10:17 +03004667static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004668{
Avi Kivity851ba692009-08-24 11:10:17 +03004669 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07004670 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08004671 return 0;
4672}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004673
Avi Kivity851ba692009-08-24 11:10:17 +03004674static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004675{
He, Qingbfdaab02007-09-12 14:18:28 +08004676 unsigned long exit_qualification;
Sean Christophersondca7f122018-03-08 08:57:27 -08004677 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004678 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004679
He, Qingbfdaab02007-09-12 14:18:28 +08004680 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004681 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004682
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004683 ++vcpu->stat.io_exits;
4684
Sean Christopherson432baf62018-03-08 08:57:26 -08004685 if (string)
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004686 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004687
4688 port = exit_qualification >> 16;
4689 size = (exit_qualification & 7) + 1;
Sean Christopherson432baf62018-03-08 08:57:26 -08004690 in = (exit_qualification & 8) != 0;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004691
Sean Christophersondca7f122018-03-08 08:57:27 -08004692 return kvm_fast_pio(vcpu, size, port, in);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004693}
4694
Ingo Molnar102d8322007-02-19 14:37:47 +02004695static void
4696vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4697{
4698 /*
4699 * Patch in the VMCALL instruction:
4700 */
4701 hypercall[0] = 0x0f;
4702 hypercall[1] = 0x01;
4703 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004704}
4705
Guo Chao0fa06072012-06-28 15:16:19 +08004706/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004707static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4708{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004709 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004710 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4711 unsigned long orig_val = val;
4712
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004713 /*
4714 * We get here when L2 changed cr0 in a way that did not change
4715 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004716 * but did change L0 shadowed bits. So we first calculate the
4717 * effective cr0 value that L1 would like to write into the
4718 * hardware. It consists of the L2-owned bits from the new
4719 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004720 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004721 val = (val & ~vmcs12->cr0_guest_host_mask) |
4722 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4723
David Matlack38991522016-11-29 18:14:08 -08004724 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004725 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004726
4727 if (kvm_set_cr0(vcpu, val))
4728 return 1;
4729 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004730 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004731 } else {
4732 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08004733 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004734 return 1;
David Matlack38991522016-11-29 18:14:08 -08004735
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004736 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004737 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004738}
4739
4740static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4741{
4742 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004743 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4744 unsigned long orig_val = val;
4745
4746 /* analogously to handle_set_cr0 */
4747 val = (val & ~vmcs12->cr4_guest_host_mask) |
4748 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
4749 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004750 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004751 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004752 return 0;
4753 } else
4754 return kvm_set_cr4(vcpu, val);
4755}
4756
Paolo Bonzini0367f202016-07-12 10:44:55 +02004757static int handle_desc(struct kvm_vcpu *vcpu)
4758{
4759 WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004760 return kvm_emulate_instruction(vcpu, 0);
Paolo Bonzini0367f202016-07-12 10:44:55 +02004761}
4762
Avi Kivity851ba692009-08-24 11:10:17 +03004763static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004764{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004765 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004766 int cr;
4767 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004768 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08004769 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004770
He, Qingbfdaab02007-09-12 14:18:28 +08004771 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004772 cr = exit_qualification & 15;
4773 reg = (exit_qualification >> 8) & 15;
4774 switch ((exit_qualification >> 4) & 3) {
4775 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03004776 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004777 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004778 switch (cr) {
4779 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004780 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004781 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004782 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004783 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity23902182010-06-10 17:02:16 +03004784 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004785 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004786 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004787 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004788 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004789 case 8: {
4790 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03004791 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004792 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004793 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004794 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08004795 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004796 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08004797 return ret;
4798 /*
4799 * TODO: we might be squashing a
4800 * KVM_GUESTDBG_SINGLESTEP-triggered
4801 * KVM_EXIT_DEBUG here.
4802 */
Avi Kivity851ba692009-08-24 11:10:17 +03004803 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004804 return 0;
4805 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02004806 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004807 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004808 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004809 WARN_ONCE(1, "Guest should always own CR0.TS");
4810 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02004811 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08004812 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004813 case 1: /*mov from cr*/
4814 switch (cr) {
4815 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004816 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity9f8fe502010-12-05 17:30:00 +02004817 val = kvm_read_cr3(vcpu);
4818 kvm_register_write(vcpu, reg, val);
4819 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004820 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004821 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004822 val = kvm_get_cr8(vcpu);
4823 kvm_register_write(vcpu, reg, val);
4824 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004825 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004826 }
4827 break;
4828 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02004829 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004830 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02004831 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004832
Kyle Huey6affcbe2016-11-29 12:40:40 -08004833 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004834 default:
4835 break;
4836 }
Avi Kivity851ba692009-08-24 11:10:17 +03004837 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03004838 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08004839 (int)(exit_qualification >> 4) & 3, cr);
4840 return 0;
4841}
4842
Avi Kivity851ba692009-08-24 11:10:17 +03004843static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004844{
He, Qingbfdaab02007-09-12 14:18:28 +08004845 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004846 int dr, dr7, reg;
4847
4848 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4849 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
4850
4851 /* First, if DR does not exist, trigger UD */
4852 if (!kvm_require_dr(vcpu, dr))
4853 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004854
Jan Kiszkaf2483412010-01-20 18:20:20 +01004855 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03004856 if (!kvm_require_cpl(vcpu, 0))
4857 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004858 dr7 = vmcs_readl(GUEST_DR7);
4859 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004860 /*
4861 * As the vm-exit takes precedence over the debug trap, we
4862 * need to emulate the latter, either for the host or the
4863 * guest debugging itself.
4864 */
4865 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03004866 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004867 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02004868 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004869 vcpu->run->debug.arch.exception = DB_VECTOR;
4870 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004871 return 0;
4872 } else {
Liran Alon1fc5d1942019-06-06 01:54:47 +03004873 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004874 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004875 kvm_queue_exception(vcpu, DB_VECTOR);
4876 return 1;
4877 }
4878 }
4879
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004880 if (vcpu->guest_debug == 0) {
Sean Christopherson2183f562019-05-07 12:17:56 -07004881 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004882
4883 /*
4884 * No more DR vmexits; force a reload of the debug registers
4885 * and reenter on this instruction. The next vmexit will
4886 * retrieve the full state of the debug registers.
4887 */
4888 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
4889 return 1;
4890 }
4891
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004892 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
4893 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03004894 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004895
4896 if (kvm_get_dr(vcpu, dr, &val))
4897 return 1;
4898 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03004899 } else
Nadav Amit57773922014-06-18 17:19:23 +03004900 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004901 return 1;
4902
Kyle Huey6affcbe2016-11-29 12:40:40 -08004903 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004904}
4905
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01004906static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
4907{
4908 return vcpu->arch.dr6;
4909}
4910
4911static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
4912{
4913}
4914
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004915static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
4916{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004917 get_debugreg(vcpu->arch.db[0], 0);
4918 get_debugreg(vcpu->arch.db[1], 1);
4919 get_debugreg(vcpu->arch.db[2], 2);
4920 get_debugreg(vcpu->arch.db[3], 3);
4921 get_debugreg(vcpu->arch.dr6, 6);
4922 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
4923
4924 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Sean Christopherson2183f562019-05-07 12:17:56 -07004925 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004926}
4927
Gleb Natapov020df072010-04-13 10:05:23 +03004928static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
4929{
4930 vmcs_writel(GUEST_DR7, val);
4931}
4932
Avi Kivity851ba692009-08-24 11:10:17 +03004933static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004934{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01004935 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004936 return 1;
4937}
4938
Avi Kivity851ba692009-08-24 11:10:17 +03004939static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004940{
Sean Christopherson2183f562019-05-07 12:17:56 -07004941 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_INTR_PENDING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004942
Avi Kivity3842d132010-07-27 12:30:24 +03004943 kvm_make_request(KVM_REQ_EVENT, vcpu);
4944
Jan Kiszkaa26bf122008-09-26 09:30:45 +02004945 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004946 return 1;
4947}
4948
Avi Kivity851ba692009-08-24 11:10:17 +03004949static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02004950{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03004951 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02004952}
4953
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004954static int handle_invd(struct kvm_vcpu *vcpu)
4955{
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004956 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004957}
4958
Avi Kivity851ba692009-08-24 11:10:17 +03004959static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03004960{
Sheng Yangf9c617f2009-03-25 10:08:52 +08004961 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03004962
4963 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004964 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03004965}
4966
Avi Kivityfee84b02011-11-10 14:57:25 +02004967static int handle_rdpmc(struct kvm_vcpu *vcpu)
4968{
4969 int err;
4970
4971 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004972 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02004973}
4974
Avi Kivity851ba692009-08-24 11:10:17 +03004975static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02004976{
Kyle Huey6affcbe2016-11-29 12:40:40 -08004977 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02004978}
4979
Dexuan Cui2acf9232010-06-10 11:27:12 +08004980static int handle_xsetbv(struct kvm_vcpu *vcpu)
4981{
4982 u64 new_bv = kvm_read_edx_eax(vcpu);
Sean Christophersonde3cd112019-04-30 10:36:17 -07004983 u32 index = kvm_rcx_read(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08004984
4985 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08004986 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08004987 return 1;
4988}
4989
Avi Kivity851ba692009-08-24 11:10:17 +03004990static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004991{
Kevin Tian58fbbf22011-08-30 13:56:17 +03004992 if (likely(fasteoi)) {
4993 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4994 int access_type, offset;
4995
4996 access_type = exit_qualification & APIC_ACCESS_TYPE;
4997 offset = exit_qualification & APIC_ACCESS_OFFSET;
4998 /*
4999 * Sane guest uses MOV to write EOI, with written value
5000 * not cared. So make a short-circuit here by avoiding
5001 * heavy instruction emulation.
5002 */
5003 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5004 (offset == APIC_EOI)) {
5005 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005006 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03005007 }
5008 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005009 return kvm_emulate_instruction(vcpu, 0);
Sheng Yangf78e0e22007-10-29 09:40:42 +08005010}
5011
Yang Zhangc7c9c562013-01-25 10:18:51 +08005012static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5013{
5014 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5015 int vector = exit_qualification & 0xff;
5016
5017 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5018 kvm_apic_set_eoi_accelerated(vcpu, vector);
5019 return 1;
5020}
5021
Yang Zhang83d4c282013-01-25 10:18:49 +08005022static int handle_apic_write(struct kvm_vcpu *vcpu)
5023{
5024 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5025 u32 offset = exit_qualification & 0xfff;
5026
5027 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5028 kvm_apic_write_nodecode(vcpu, offset);
5029 return 1;
5030}
5031
Avi Kivity851ba692009-08-24 11:10:17 +03005032static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005033{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005034 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005035 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005036 bool has_error_code = false;
5037 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005038 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005039 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005040
5041 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005042 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005043 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005044
5045 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5046
5047 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005048 if (reason == TASK_SWITCH_GATE && idt_v) {
5049 switch (type) {
5050 case INTR_TYPE_NMI_INTR:
5051 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005052 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005053 break;
5054 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005055 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005056 kvm_clear_interrupt_queue(vcpu);
5057 break;
5058 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005059 if (vmx->idt_vectoring_info &
5060 VECTORING_INFO_DELIVER_CODE_MASK) {
5061 has_error_code = true;
5062 error_code =
5063 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5064 }
5065 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005066 case INTR_TYPE_SOFT_EXCEPTION:
5067 kvm_clear_exception_queue(vcpu);
5068 break;
5069 default:
5070 break;
5071 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005072 }
Izik Eidus37817f22008-03-24 23:14:53 +02005073 tss_selector = exit_qualification;
5074
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005075 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5076 type != INTR_TYPE_EXT_INTR &&
5077 type != INTR_TYPE_NMI_INTR))
Sean Christopherson1957aa62019-08-27 14:40:39 -07005078 WARN_ON(!skip_emulated_instruction(vcpu));
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005079
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005080 /*
5081 * TODO: What about debug traps on tss switch?
5082 * Are we supposed to inject them and update dr6?
5083 */
Sean Christopherson10517782019-08-27 14:40:35 -07005084 return kvm_task_switch(vcpu, tss_selector,
5085 type == INTR_TYPE_SOFT_INTR ? idt_index : -1,
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005086 reason, has_error_code, error_code);
Izik Eidus37817f22008-03-24 23:14:53 +02005087}
5088
Avi Kivity851ba692009-08-24 11:10:17 +03005089static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005090{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005091 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005092 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01005093 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005094
Sheng Yangf9c617f2009-03-25 10:08:52 +08005095 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005096
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005097 /*
5098 * EPT violation happened while executing iret from NMI,
5099 * "blocked by NMI" bit has to be set before next VM entry.
5100 * There are errata that may cause this bit to not be set:
5101 * AAK134, BY25.
5102 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005103 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005104 enable_vnmi &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005105 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005106 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5107
Sheng Yang14394422008-04-28 12:24:45 +08005108 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005109 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005110
Junaid Shahid27959a42016-12-06 16:46:10 -08005111 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005112 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08005113 ? PFERR_USER_MASK : 0;
5114 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005115 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08005116 ? PFERR_WRITE_MASK : 0;
5117 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005118 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08005119 ? PFERR_FETCH_MASK : 0;
5120 /* ept page table entry is present? */
5121 error_code |= (exit_qualification &
5122 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
5123 EPT_VIOLATION_EXECUTABLE))
5124 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005125
Paolo Bonzinieebed242016-11-28 14:39:58 +01005126 error_code |= (exit_qualification & 0x100) != 0 ?
5127 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005128
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005129 vcpu->arch.exit_qualification = exit_qualification;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005130 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005131}
5132
Avi Kivity851ba692009-08-24 11:10:17 +03005133static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005134{
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005135 gpa_t gpa;
5136
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005137 /*
5138 * A nested guest cannot optimize MMIO vmexits, because we have an
5139 * nGPA here instead of the required GPA.
5140 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005141 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005142 if (!is_guest_mode(vcpu) &&
5143 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08005144 trace_kvm_fast_mmio(gpa);
Sean Christopherson1957aa62019-08-27 14:40:39 -07005145 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005146 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005147
Sean Christophersonc75d0edc2018-03-29 14:48:31 -07005148 return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005149}
5150
Avi Kivity851ba692009-08-24 11:10:17 +03005151static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005152{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005153 WARN_ON_ONCE(!enable_vnmi);
Sean Christopherson2183f562019-05-07 12:17:56 -07005154 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_NMI_PENDING);
Sheng Yangf08864b2008-05-15 18:23:25 +08005155 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005156 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005157
5158 return 1;
5159}
5160
Mohammed Gamal80ced182009-09-01 12:48:18 +02005161static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005162{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005163 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity49e9d552010-09-19 14:34:08 +02005164 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005165 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005166
Sean Christopherson2bb8caf2018-03-12 10:56:13 -07005167 /*
5168 * We should never reach the point where we are emulating L2
5169 * due to invalid guest state as that means we incorrectly
5170 * allowed a nested VMEntry with an invalid vmcs12.
5171 */
5172 WARN_ON_ONCE(vmx->emulation_required && vmx->nested.nested_run_pending);
5173
Sean Christopherson2183f562019-05-07 12:17:56 -07005174 intr_window_requested = exec_controls_get(vmx) &
5175 CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005176
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005177 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005178 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005179 return handle_interrupt_window(&vmx->vcpu);
5180
Radim Krčmář72875d82017-04-26 22:32:19 +02005181 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005182 return 1;
5183
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005184 if (!kvm_emulate_instruction(vcpu, 0))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005185 return 0;
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005186
Sean Christophersonadd5ff72018-03-23 09:34:00 -07005187 if (vmx->emulation_required && !vmx->rmode.vm86_active &&
Sean Christopherson8fff2712019-08-27 14:40:37 -07005188 vcpu->arch.exception.pending) {
5189 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5190 vcpu->run->internal.suberror =
5191 KVM_INTERNAL_ERROR_EMULATION;
5192 vcpu->run->internal.ndata = 0;
5193 return 0;
5194 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005195
Gleb Natapov8d76c492013-05-08 18:38:44 +03005196 if (vcpu->arch.halt_request) {
5197 vcpu->arch.halt_request = 0;
Sean Christopherson8fff2712019-08-27 14:40:37 -07005198 return kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03005199 }
5200
Sean Christopherson8fff2712019-08-27 14:40:37 -07005201 /*
5202 * Note, return 1 and not 0, vcpu_run() is responsible for
5203 * morphing the pending signal into the proper return code.
5204 */
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005205 if (signal_pending(current))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005206 return 1;
5207
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005208 if (need_resched())
5209 schedule();
5210 }
5211
Sean Christopherson8fff2712019-08-27 14:40:37 -07005212 return 1;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005213}
5214
5215static void grow_ple_window(struct kvm_vcpu *vcpu)
5216{
5217 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005218 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005219
Babu Mogerc8e88712018-03-16 16:37:24 -04005220 vmx->ple_window = __grow_ple_window(old, ple_window,
5221 ple_window_grow,
5222 ple_window_max);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005223
Peter Xu4f75bcc2019-09-06 10:17:22 +08005224 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005225 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005226 trace_kvm_ple_window_update(vcpu->vcpu_id,
5227 vmx->ple_window, old);
5228 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005229}
5230
5231static void shrink_ple_window(struct kvm_vcpu *vcpu)
5232{
5233 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005234 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005235
Babu Mogerc8e88712018-03-16 16:37:24 -04005236 vmx->ple_window = __shrink_ple_window(old, ple_window,
5237 ple_window_shrink,
5238 ple_window);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005239
Peter Xu4f75bcc2019-09-06 10:17:22 +08005240 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005241 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005242 trace_kvm_ple_window_update(vcpu->vcpu_id,
5243 vmx->ple_window, old);
5244 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005245}
5246
5247/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08005248 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
5249 */
5250static void wakeup_handler(void)
5251{
5252 struct kvm_vcpu *vcpu;
5253 int cpu = smp_processor_id();
5254
5255 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5256 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
5257 blocked_vcpu_list) {
5258 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
5259
5260 if (pi_test_on(pi_desc) == 1)
5261 kvm_vcpu_kick(vcpu);
5262 }
5263 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5264}
5265
Peng Haoe01bca22018-04-07 05:47:32 +08005266static void vmx_enable_tdp(void)
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005267{
5268 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
5269 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
5270 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
5271 0ull, VMX_EPT_EXECUTABLE_MASK,
5272 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Tom Lendackyd0ec49d2017-07-17 16:10:27 -05005273 VMX_EPT_RWX_MASK, 0ull);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005274
5275 ept_set_mmio_spte_mask();
5276 kvm_enable_tdp();
5277}
5278
Avi Kivity6aa8b732006-12-10 02:21:36 -08005279/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005280 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5281 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5282 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005283static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005284{
Wanpeng Lib31c1142018-03-12 04:53:04 -07005285 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005286 grow_ple_window(vcpu);
5287
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08005288 /*
5289 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
5290 * VM-execution control is ignored if CPL > 0. OTOH, KVM
5291 * never set PAUSE_EXITING and just set PLE if supported,
5292 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
5293 */
5294 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005295 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005296}
5297
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005298static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08005299{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005300 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08005301}
5302
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005303static int handle_mwait(struct kvm_vcpu *vcpu)
5304{
5305 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
5306 return handle_nop(vcpu);
5307}
5308
Jim Mattson45ec3682017-08-23 16:32:04 -07005309static int handle_invalid_op(struct kvm_vcpu *vcpu)
5310{
5311 kvm_queue_exception(vcpu, UD_VECTOR);
5312 return 1;
5313}
5314
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005315static int handle_monitor_trap(struct kvm_vcpu *vcpu)
5316{
5317 return 1;
5318}
5319
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005320static int handle_monitor(struct kvm_vcpu *vcpu)
5321{
5322 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
5323 return handle_nop(vcpu);
5324}
5325
Junaid Shahideb4b2482018-06-27 14:59:14 -07005326static int handle_invpcid(struct kvm_vcpu *vcpu)
5327{
5328 u32 vmx_instruction_info;
5329 unsigned long type;
5330 bool pcid_enabled;
5331 gva_t gva;
5332 struct x86_exception e;
Junaid Shahidb94742c2018-06-27 14:59:20 -07005333 unsigned i;
5334 unsigned long roots_to_free = 0;
Junaid Shahideb4b2482018-06-27 14:59:14 -07005335 struct {
5336 u64 pcid;
5337 u64 gla;
5338 } operand;
5339
5340 if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
5341 kvm_queue_exception(vcpu, UD_VECTOR);
5342 return 1;
5343 }
5344
5345 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5346 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
5347
5348 if (type > 3) {
5349 kvm_inject_gp(vcpu, 0);
5350 return 1;
5351 }
5352
5353 /* According to the Intel instruction reference, the memory operand
5354 * is read even if it isn't needed (e.g., for type==all)
5355 */
5356 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyfdb28612019-06-06 00:19:16 +03005357 vmx_instruction_info, false,
5358 sizeof(operand), &gva))
Junaid Shahideb4b2482018-06-27 14:59:14 -07005359 return 1;
5360
5361 if (kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e)) {
5362 kvm_inject_page_fault(vcpu, &e);
5363 return 1;
5364 }
5365
5366 if (operand.pcid >> 12 != 0) {
5367 kvm_inject_gp(vcpu, 0);
5368 return 1;
5369 }
5370
5371 pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
5372
5373 switch (type) {
5374 case INVPCID_TYPE_INDIV_ADDR:
5375 if ((!pcid_enabled && (operand.pcid != 0)) ||
5376 is_noncanonical_address(operand.gla, vcpu)) {
5377 kvm_inject_gp(vcpu, 0);
5378 return 1;
5379 }
5380 kvm_mmu_invpcid_gva(vcpu, operand.gla, operand.pcid);
5381 return kvm_skip_emulated_instruction(vcpu);
5382
5383 case INVPCID_TYPE_SINGLE_CTXT:
5384 if (!pcid_enabled && (operand.pcid != 0)) {
5385 kvm_inject_gp(vcpu, 0);
5386 return 1;
5387 }
5388
5389 if (kvm_get_active_pcid(vcpu) == operand.pcid) {
5390 kvm_mmu_sync_roots(vcpu);
5391 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
5392 }
5393
Junaid Shahidb94742c2018-06-27 14:59:20 -07005394 for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
Vitaly Kuznetsov44dd3ff2018-10-08 21:28:05 +02005395 if (kvm_get_pcid(vcpu, vcpu->arch.mmu->prev_roots[i].cr3)
Junaid Shahidb94742c2018-06-27 14:59:20 -07005396 == operand.pcid)
5397 roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i);
Junaid Shahidade61e22018-06-27 14:59:15 -07005398
Vitaly Kuznetsov6a82cd12018-10-08 21:28:07 +02005399 kvm_mmu_free_roots(vcpu, vcpu->arch.mmu, roots_to_free);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005400 /*
Junaid Shahidb94742c2018-06-27 14:59:20 -07005401 * If neither the current cr3 nor any of the prev_roots use the
Junaid Shahidade61e22018-06-27 14:59:15 -07005402 * given PCID, then nothing needs to be done here because a
5403 * resync will happen anyway before switching to any other CR3.
Junaid Shahideb4b2482018-06-27 14:59:14 -07005404 */
5405
5406 return kvm_skip_emulated_instruction(vcpu);
5407
5408 case INVPCID_TYPE_ALL_NON_GLOBAL:
5409 /*
5410 * Currently, KVM doesn't mark global entries in the shadow
5411 * page tables, so a non-global flush just degenerates to a
5412 * global flush. If needed, we could optimize this later by
5413 * keeping track of global entries in shadow page tables.
5414 */
5415
5416 /* fall-through */
5417 case INVPCID_TYPE_ALL_INCL_GLOBAL:
5418 kvm_mmu_unload(vcpu);
5419 return kvm_skip_emulated_instruction(vcpu);
5420
5421 default:
5422 BUG(); /* We have already checked above that type <= 3 */
5423 }
5424}
5425
Kai Huang843e4332015-01-28 10:54:28 +08005426static int handle_pml_full(struct kvm_vcpu *vcpu)
5427{
5428 unsigned long exit_qualification;
5429
5430 trace_kvm_pml_full(vcpu->vcpu_id);
5431
5432 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5433
5434 /*
5435 * PML buffer FULL happened while executing iret from NMI,
5436 * "blocked by NMI" bit has to be set before next VM entry.
5437 */
5438 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005439 enable_vnmi &&
Kai Huang843e4332015-01-28 10:54:28 +08005440 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
5441 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5442 GUEST_INTR_STATE_NMI);
5443
5444 /*
5445 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
5446 * here.., and there's no userspace involvement needed for PML.
5447 */
5448 return 1;
5449}
5450
Yunhong Jiang64672c92016-06-13 14:19:59 -07005451static int handle_preemption_timer(struct kvm_vcpu *vcpu)
5452{
Sean Christopherson804939e2019-05-07 12:18:05 -07005453 struct vcpu_vmx *vmx = to_vmx(vcpu);
5454
5455 if (!vmx->req_immediate_exit &&
5456 !unlikely(vmx->loaded_vmcs->hv_timer_soft_disabled))
Sean Christophersond264ee02018-08-27 15:21:12 -07005457 kvm_lapic_expired_hv_timer(vcpu);
Sean Christopherson804939e2019-05-07 12:18:05 -07005458
Yunhong Jiang64672c92016-06-13 14:19:59 -07005459 return 1;
5460}
5461
Sean Christophersone4027cf2018-12-03 13:53:12 -08005462/*
5463 * When nested=0, all VMX instruction VM Exits filter here. The handlers
5464 * are overwritten by nested_vmx_setup() when nested=1.
5465 */
5466static int handle_vmx_instruction(struct kvm_vcpu *vcpu)
5467{
5468 kvm_queue_exception(vcpu, UD_VECTOR);
5469 return 1;
5470}
5471
Sean Christopherson0b665d32018-08-14 09:33:34 -07005472static int handle_encls(struct kvm_vcpu *vcpu)
5473{
5474 /*
5475 * SGX virtualization is not yet supported. There is no software
5476 * enable bit for SGX, so we have to trap ENCLS and inject a #UD
5477 * to prevent the guest from executing ENCLS.
5478 */
5479 kvm_queue_exception(vcpu, UD_VECTOR);
5480 return 1;
5481}
5482
Nadav Har'El0140cae2011-05-25 23:06:28 +03005483/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005484 * The exit handlers return 1 if the exit was handled fully and guest execution
5485 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5486 * to be done to userspace and return 0.
5487 */
Sean Christophersone4027cf2018-12-03 13:53:12 -08005488static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Sean Christopherson95b5a482019-04-19 22:50:59 -07005489 [EXIT_REASON_EXCEPTION_NMI] = handle_exception_nmi,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005490 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005491 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005492 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005493 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005494 [EXIT_REASON_CR_ACCESS] = handle_cr,
5495 [EXIT_REASON_DR_ACCESS] = handle_dr,
Andrea Arcangelif399e602019-11-04 17:59:58 -05005496 [EXIT_REASON_CPUID] = kvm_emulate_cpuid,
5497 [EXIT_REASON_MSR_READ] = kvm_emulate_rdmsr,
5498 [EXIT_REASON_MSR_WRITE] = kvm_emulate_wrmsr,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005499 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
Andrea Arcangelif399e602019-11-04 17:59:58 -05005500 [EXIT_REASON_HLT] = kvm_emulate_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005501 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005502 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02005503 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02005504 [EXIT_REASON_VMCALL] = handle_vmcall,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005505 [EXIT_REASON_VMCLEAR] = handle_vmx_instruction,
5506 [EXIT_REASON_VMLAUNCH] = handle_vmx_instruction,
5507 [EXIT_REASON_VMPTRLD] = handle_vmx_instruction,
5508 [EXIT_REASON_VMPTRST] = handle_vmx_instruction,
5509 [EXIT_REASON_VMREAD] = handle_vmx_instruction,
5510 [EXIT_REASON_VMRESUME] = handle_vmx_instruction,
5511 [EXIT_REASON_VMWRITE] = handle_vmx_instruction,
5512 [EXIT_REASON_VMOFF] = handle_vmx_instruction,
5513 [EXIT_REASON_VMON] = handle_vmx_instruction,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005514 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5515 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08005516 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08005517 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02005518 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08005519 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005520 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005521 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Paolo Bonzini0367f202016-07-12 10:44:55 +02005522 [EXIT_REASON_GDTR_IDTR] = handle_desc,
5523 [EXIT_REASON_LDTR_TR] = handle_desc,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005524 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5525 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005526 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005527 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005528 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005529 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005530 [EXIT_REASON_INVEPT] = handle_vmx_instruction,
5531 [EXIT_REASON_INVVPID] = handle_vmx_instruction,
Jim Mattson45ec3682017-08-23 16:32:04 -07005532 [EXIT_REASON_RDRAND] = handle_invalid_op,
Jim Mattson75f4fc82017-08-23 16:32:03 -07005533 [EXIT_REASON_RDSEED] = handle_invalid_op,
Kai Huang843e4332015-01-28 10:54:28 +08005534 [EXIT_REASON_PML_FULL] = handle_pml_full,
Junaid Shahideb4b2482018-06-27 14:59:14 -07005535 [EXIT_REASON_INVPCID] = handle_invpcid,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005536 [EXIT_REASON_VMFUNC] = handle_vmx_instruction,
Yunhong Jiang64672c92016-06-13 14:19:59 -07005537 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Sean Christopherson0b665d32018-08-14 09:33:34 -07005538 [EXIT_REASON_ENCLS] = handle_encls,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005539};
5540
5541static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005542 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005543
Avi Kivity586f9602010-11-18 13:09:54 +02005544static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
5545{
5546 *info1 = vmcs_readl(EXIT_QUALIFICATION);
5547 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
5548}
5549
Kai Huanga3eaa862015-11-04 13:46:05 +08005550static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08005551{
Kai Huanga3eaa862015-11-04 13:46:05 +08005552 if (vmx->pml_pg) {
5553 __free_page(vmx->pml_pg);
5554 vmx->pml_pg = NULL;
5555 }
Kai Huang843e4332015-01-28 10:54:28 +08005556}
5557
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005558static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08005559{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005560 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005561 u64 *pml_buf;
5562 u16 pml_idx;
5563
5564 pml_idx = vmcs_read16(GUEST_PML_INDEX);
5565
5566 /* Do nothing if PML buffer is empty */
5567 if (pml_idx == (PML_ENTITY_NUM - 1))
5568 return;
5569
5570 /* PML index always points to next available PML buffer entity */
5571 if (pml_idx >= PML_ENTITY_NUM)
5572 pml_idx = 0;
5573 else
5574 pml_idx++;
5575
5576 pml_buf = page_address(vmx->pml_pg);
5577 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
5578 u64 gpa;
5579
5580 gpa = pml_buf[pml_idx];
5581 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005582 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08005583 }
5584
5585 /* reset PML index */
5586 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5587}
5588
5589/*
5590 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
5591 * Called before reporting dirty_bitmap to userspace.
5592 */
5593static void kvm_flush_pml_buffers(struct kvm *kvm)
5594{
5595 int i;
5596 struct kvm_vcpu *vcpu;
5597 /*
5598 * We only need to kick vcpu out of guest mode here, as PML buffer
5599 * is flushed at beginning of all VMEXITs, and it's obvious that only
5600 * vcpus running in guest are possible to have unflushed GPAs in PML
5601 * buffer.
5602 */
5603 kvm_for_each_vcpu(i, vcpu, kvm)
5604 kvm_vcpu_kick(vcpu);
5605}
5606
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005607static void vmx_dump_sel(char *name, uint32_t sel)
5608{
5609 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05005610 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005611 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
5612 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
5613 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
5614}
5615
5616static void vmx_dump_dtsel(char *name, uint32_t limit)
5617{
5618 pr_err("%s limit=0x%08x, base=0x%016lx\n",
5619 name, vmcs_read32(limit),
5620 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
5621}
5622
Paolo Bonzini69090812019-04-15 15:16:17 +02005623void dump_vmcs(void)
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005624{
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005625 u32 vmentry_ctl, vmexit_ctl;
5626 u32 cpu_based_exec_ctrl, pin_based_exec_ctrl, secondary_exec_control;
5627 unsigned long cr4;
5628 u64 efer;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005629 int i, n;
5630
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005631 if (!dump_invalid_vmcs) {
5632 pr_warn_ratelimited("set kvm_intel.dump_invalid_vmcs=1 to dump internal KVM state.\n");
5633 return;
5634 }
5635
5636 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
5637 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
5638 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5639 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
5640 cr4 = vmcs_readl(GUEST_CR4);
5641 efer = vmcs_read64(GUEST_IA32_EFER);
5642 secondary_exec_control = 0;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005643 if (cpu_has_secondary_exec_ctrls())
5644 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5645
5646 pr_err("*** Guest State ***\n");
5647 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5648 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
5649 vmcs_readl(CR0_GUEST_HOST_MASK));
5650 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5651 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
5652 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
5653 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
5654 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
5655 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005656 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
5657 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
5658 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
5659 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005660 }
5661 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
5662 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
5663 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
5664 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
5665 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5666 vmcs_readl(GUEST_SYSENTER_ESP),
5667 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
5668 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
5669 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
5670 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
5671 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
5672 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
5673 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
5674 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
5675 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
5676 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
5677 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
5678 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
5679 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005680 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5681 efer, vmcs_read64(GUEST_IA32_PAT));
5682 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
5683 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005684 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005685 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005686 vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005687 pr_err("PerfGlobCtl = 0x%016llx\n",
5688 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005689 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005690 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005691 pr_err("Interruptibility = %08x ActivityState = %08x\n",
5692 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
5693 vmcs_read32(GUEST_ACTIVITY_STATE));
5694 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
5695 pr_err("InterruptStatus = %04x\n",
5696 vmcs_read16(GUEST_INTR_STATUS));
5697
5698 pr_err("*** Host State ***\n");
5699 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
5700 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
5701 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
5702 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
5703 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
5704 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
5705 vmcs_read16(HOST_TR_SELECTOR));
5706 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
5707 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
5708 vmcs_readl(HOST_TR_BASE));
5709 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
5710 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
5711 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
5712 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
5713 vmcs_readl(HOST_CR4));
5714 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5715 vmcs_readl(HOST_IA32_SYSENTER_ESP),
5716 vmcs_read32(HOST_IA32_SYSENTER_CS),
5717 vmcs_readl(HOST_IA32_SYSENTER_EIP));
5718 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005719 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5720 vmcs_read64(HOST_IA32_EFER),
5721 vmcs_read64(HOST_IA32_PAT));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005722 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005723 vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005724 pr_err("PerfGlobCtl = 0x%016llx\n",
5725 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005726
5727 pr_err("*** Control State ***\n");
5728 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
5729 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
5730 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
5731 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
5732 vmcs_read32(EXCEPTION_BITMAP),
5733 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
5734 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
5735 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
5736 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
5737 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
5738 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
5739 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
5740 vmcs_read32(VM_EXIT_INTR_INFO),
5741 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
5742 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
5743 pr_err(" reason=%08x qualification=%016lx\n",
5744 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
5745 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
5746 vmcs_read32(IDT_VECTORING_INFO_FIELD),
5747 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005748 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08005749 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005750 pr_err("TSC Multiplier = 0x%016llx\n",
5751 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005752 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW) {
5753 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
5754 u16 status = vmcs_read16(GUEST_INTR_STATUS);
5755 pr_err("SVI|RVI = %02x|%02x ", status >> 8, status & 0xff);
5756 }
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005757 pr_cont("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005758 if (secondary_exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
5759 pr_err("APIC-access addr = 0x%016llx ", vmcs_read64(APIC_ACCESS_ADDR));
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005760 pr_cont("virt-APIC addr = 0x%016llx\n", vmcs_read64(VIRTUAL_APIC_PAGE_ADDR));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005761 }
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005762 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
5763 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
5764 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005765 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005766 n = vmcs_read32(CR3_TARGET_COUNT);
5767 for (i = 0; i + 1 < n; i += 4)
5768 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
5769 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
5770 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
5771 if (i < n)
5772 pr_err("CR3 target%u=%016lx\n",
5773 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
5774 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
5775 pr_err("PLE Gap=%08x Window=%08x\n",
5776 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
5777 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
5778 pr_err("Virtual processor ID = 0x%04x\n",
5779 vmcs_read16(VIRTUAL_PROCESSOR_ID));
5780}
5781
Avi Kivity6aa8b732006-12-10 02:21:36 -08005782/*
5783 * The guest has exited. See if we can fix it or if we need userspace
5784 * assistance.
5785 */
Avi Kivity851ba692009-08-24 11:10:17 +03005786static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005787{
Avi Kivity29bd8a72007-09-10 17:27:03 +03005788 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005789 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02005790 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005791
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01005792 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
5793
Kai Huang843e4332015-01-28 10:54:28 +08005794 /*
5795 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
5796 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
5797 * querying dirty_bitmap, we only need to kick all vcpus out of guest
5798 * mode as if vcpus is in root mode, the PML buffer must has been
5799 * flushed already.
5800 */
5801 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005802 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005803
Mohammed Gamal80ced182009-09-01 12:48:18 +02005804 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02005805 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02005806 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005807
Paolo Bonzini7313c692017-07-27 10:31:25 +02005808 if (is_guest_mode(vcpu) && nested_vmx_exit_reflected(vcpu, exit_reason))
5809 return nested_vmx_reflect_vmexit(vcpu, exit_reason);
Nadav Har'El644d7112011-05-25 23:12:35 +03005810
Mohammed Gamal51207022010-05-31 22:40:54 +03005811 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005812 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03005813 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5814 vcpu->run->fail_entry.hardware_entry_failure_reason
5815 = exit_reason;
5816 return 0;
5817 }
5818
Avi Kivity29bd8a72007-09-10 17:27:03 +03005819 if (unlikely(vmx->fail)) {
Paolo Bonzini3b20e032019-07-19 18:15:08 +02005820 dump_vmcs();
Avi Kivity851ba692009-08-24 11:10:17 +03005821 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5822 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03005823 = vmcs_read32(VM_INSTRUCTION_ERROR);
5824 return 0;
5825 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005826
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005827 /*
5828 * Note:
5829 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
5830 * delivery event since it indicates guest is accessing MMIO.
5831 * The vm-exit can be triggered again after return to guest that
5832 * will cause infinite loop.
5833 */
Mike Dayd77c26f2007-10-08 09:02:08 -04005834 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08005835 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02005836 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00005837 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005838 exit_reason != EXIT_REASON_TASK_SWITCH)) {
5839 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5840 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005841 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005842 vcpu->run->internal.data[0] = vectoring_info;
5843 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005844 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
5845 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
5846 vcpu->run->internal.ndata++;
5847 vcpu->run->internal.data[3] =
5848 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5849 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005850 return 0;
5851 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005852
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005853 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01005854 vmx->loaded_vmcs->soft_vnmi_blocked)) {
5855 if (vmx_interrupt_allowed(vcpu)) {
5856 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5857 } else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
5858 vcpu->arch.nmi_pending) {
5859 /*
5860 * This CPU don't support us in finding the end of an
5861 * NMI-blocked window if the guest runs with IRQs
5862 * disabled. So we pull the trigger after 1 s of
5863 * futile waiting, but inform the user about this.
5864 */
5865 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
5866 "state on VCPU %d after 1 s timeout\n",
5867 __func__, vcpu->vcpu_id);
5868 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5869 }
5870 }
5871
Avi Kivity6aa8b732006-12-10 02:21:36 -08005872 if (exit_reason < kvm_vmx_max_exit_handlers
Andrea Arcangeli4289d272019-11-04 17:59:59 -05005873 && kvm_vmx_exit_handlers[exit_reason]) {
5874#ifdef CONFIG_RETPOLINE
5875 if (exit_reason == EXIT_REASON_MSR_WRITE)
5876 return kvm_emulate_wrmsr(vcpu);
5877 else if (exit_reason == EXIT_REASON_PREEMPTION_TIMER)
5878 return handle_preemption_timer(vcpu);
5879 else if (exit_reason == EXIT_REASON_PENDING_INTERRUPT)
5880 return handle_interrupt_window(vcpu);
5881 else if (exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
5882 return handle_external_interrupt(vcpu);
5883 else if (exit_reason == EXIT_REASON_HLT)
5884 return kvm_emulate_halt(vcpu);
5885 else if (exit_reason == EXIT_REASON_EPT_MISCONFIG)
5886 return handle_ept_misconfig(vcpu);
5887#endif
Avi Kivity851ba692009-08-24 11:10:17 +03005888 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Andrea Arcangeli4289d272019-11-04 17:59:59 -05005889 } else {
Radim Krčmář6c6c5e02017-01-13 18:59:04 +01005890 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
5891 exit_reason);
Liran Alon7396d332019-08-26 13:16:43 +03005892 dump_vmcs();
5893 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5894 vcpu->run->internal.suberror =
5895 KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
5896 vcpu->run->internal.ndata = 1;
5897 vcpu->run->internal.data[0] = exit_reason;
5898 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005899 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005900}
5901
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005902/*
5903 * Software based L1D cache flush which is used when microcode providing
5904 * the cache control MSR is not loaded.
5905 *
5906 * The L1D cache is 32 KiB on Nehalem and later microarchitectures, but to
5907 * flush it is required to read in 64 KiB because the replacement algorithm
5908 * is not exactly LRU. This could be sized at runtime via topology
5909 * information but as all relevant affected CPUs have 32KiB L1D cache size
5910 * there is no point in doing so.
5911 */
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005912static void vmx_l1d_flush(struct kvm_vcpu *vcpu)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005913{
5914 int size = PAGE_SIZE << L1D_CACHE_ORDER;
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005915
5916 /*
Thomas Gleixner2f055942018-07-13 16:23:17 +02005917 * This code is only executed when the the flush mode is 'cond' or
5918 * 'always'
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005919 */
Nicolai Stange427362a2018-07-21 22:25:00 +02005920 if (static_branch_likely(&vmx_l1d_flush_cond)) {
Nicolai Stange45b575c2018-07-27 13:22:16 +02005921 bool flush_l1d;
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02005922
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005923 /*
Nicolai Stange45b575c2018-07-27 13:22:16 +02005924 * Clear the per-vcpu flush bit, it gets set again
5925 * either from vcpu_run() or from one of the unsafe
5926 * VMEXIT handlers.
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005927 */
Nicolai Stange45b575c2018-07-27 13:22:16 +02005928 flush_l1d = vcpu->arch.l1tf_flush_l1d;
Thomas Gleixner4c6523e2018-07-13 16:23:20 +02005929 vcpu->arch.l1tf_flush_l1d = false;
Nicolai Stange45b575c2018-07-27 13:22:16 +02005930
5931 /*
5932 * Clear the per-cpu flush bit, it gets set again from
5933 * the interrupt handlers.
5934 */
5935 flush_l1d |= kvm_get_cpu_l1tf_flush_l1d();
5936 kvm_clear_cpu_l1tf_flush_l1d();
5937
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02005938 if (!flush_l1d)
5939 return;
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005940 }
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005941
5942 vcpu->stat.l1d_flush++;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005943
Paolo Bonzini3fa045b2018-07-02 13:03:48 +02005944 if (static_cpu_has(X86_FEATURE_FLUSH_L1D)) {
5945 wrmsrl(MSR_IA32_FLUSH_CMD, L1D_FLUSH);
5946 return;
5947 }
5948
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005949 asm volatile(
5950 /* First ensure the pages are in the TLB */
5951 "xorl %%eax, %%eax\n"
5952 ".Lpopulate_tlb:\n\t"
Nicolai Stange288d1522018-07-18 19:07:38 +02005953 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005954 "addl $4096, %%eax\n\t"
5955 "cmpl %%eax, %[size]\n\t"
5956 "jne .Lpopulate_tlb\n\t"
5957 "xorl %%eax, %%eax\n\t"
5958 "cpuid\n\t"
5959 /* Now fill the cache */
5960 "xorl %%eax, %%eax\n"
5961 ".Lfill_cache:\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02005962 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005963 "addl $64, %%eax\n\t"
5964 "cmpl %%eax, %[size]\n\t"
5965 "jne .Lfill_cache\n\t"
5966 "lfence\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02005967 :: [flush_pages] "r" (vmx_l1d_flush_pages),
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005968 [size] "r" (size)
5969 : "eax", "ebx", "ecx", "edx");
5970}
5971
Gleb Natapov95ba8273132009-04-21 17:45:08 +03005972static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005973{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08005974 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Liran Alon132f4f72019-11-11 14:30:54 +02005975 int tpr_threshold;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08005976
5977 if (is_guest_mode(vcpu) &&
5978 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
5979 return;
5980
Liran Alon132f4f72019-11-11 14:30:54 +02005981 tpr_threshold = (irr == -1 || tpr < irr) ? 0 : irr;
Liran Alon02d496cf2019-11-11 14:30:55 +02005982 if (is_guest_mode(vcpu))
5983 to_vmx(vcpu)->nested.l1_tpr_threshold = tpr_threshold;
5984 else
5985 vmcs_write32(TPR_THRESHOLD, tpr_threshold);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005986}
5987
Sean Christopherson97b7ead2018-12-03 13:53:16 -08005988void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
Yang Zhang8d146952013-01-25 10:18:50 +08005989{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07005990 struct vcpu_vmx *vmx = to_vmx(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08005991 u32 sec_exec_control;
5992
Jim Mattson8d860bb2018-05-09 16:56:05 -04005993 if (!lapic_in_kernel(vcpu))
5994 return;
5995
Sean Christophersonfd6b6d92018-10-01 14:25:34 -07005996 if (!flexpriority_enabled &&
5997 !cpu_has_vmx_virtualize_x2apic_mode())
5998 return;
5999
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006000 /* Postpone execution until vmcs01 is the current VMCS. */
6001 if (is_guest_mode(vcpu)) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006002 vmx->nested.change_vmcs01_virtual_apic_mode = true;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006003 return;
6004 }
6005
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006006 sec_exec_control = secondary_exec_controls_get(vmx);
Jim Mattson8d860bb2018-05-09 16:56:05 -04006007 sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6008 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
Yang Zhang8d146952013-01-25 10:18:50 +08006009
Jim Mattson8d860bb2018-05-09 16:56:05 -04006010 switch (kvm_get_apic_mode(vcpu)) {
6011 case LAPIC_MODE_INVALID:
6012 WARN_ONCE(true, "Invalid local APIC state");
6013 case LAPIC_MODE_DISABLED:
6014 break;
6015 case LAPIC_MODE_XAPIC:
6016 if (flexpriority_enabled) {
6017 sec_exec_control |=
6018 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6019 vmx_flush_tlb(vcpu, true);
6020 }
6021 break;
6022 case LAPIC_MODE_X2APIC:
6023 if (cpu_has_vmx_virtualize_x2apic_mode())
6024 sec_exec_control |=
6025 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6026 break;
Yang Zhang8d146952013-01-25 10:18:50 +08006027 }
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006028 secondary_exec_controls_set(vmx, sec_exec_control);
Yang Zhang8d146952013-01-25 10:18:50 +08006029
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006030 vmx_update_msr_bitmap(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006031}
6032
Tang Chen38b99172014-09-24 15:57:54 +08006033static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
6034{
Jim Mattsonab5df312018-05-09 17:02:03 -04006035 if (!is_guest_mode(vcpu)) {
Tang Chen38b99172014-09-24 15:57:54 +08006036 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Junaid Shahida468f2d2018-04-26 13:09:50 -07006037 vmx_flush_tlb(vcpu, true);
Jim Mattsonfb6c8192017-03-16 13:53:59 -07006038 }
Tang Chen38b99172014-09-24 15:57:54 +08006039}
6040
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006041static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006042{
6043 u16 status;
6044 u8 old;
6045
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006046 if (max_isr == -1)
6047 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006048
6049 status = vmcs_read16(GUEST_INTR_STATUS);
6050 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006051 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08006052 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006053 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006054 vmcs_write16(GUEST_INTR_STATUS, status);
6055 }
6056}
6057
6058static void vmx_set_rvi(int vector)
6059{
6060 u16 status;
6061 u8 old;
6062
Wei Wang4114c272014-11-05 10:53:43 +08006063 if (vector == -1)
6064 vector = 0;
6065
Yang Zhangc7c9c562013-01-25 10:18:51 +08006066 status = vmcs_read16(GUEST_INTR_STATUS);
6067 old = (u8)status & 0xff;
6068 if ((u8)vector != old) {
6069 status &= ~0xff;
6070 status |= (u8)vector;
6071 vmcs_write16(GUEST_INTR_STATUS, status);
6072 }
6073}
6074
6075static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
6076{
Liran Alon851c1a182017-12-24 18:12:56 +02006077 /*
6078 * When running L2, updating RVI is only relevant when
6079 * vmcs12 virtual-interrupt-delivery enabled.
6080 * However, it can be enabled only when L1 also
6081 * intercepts external-interrupts and in that case
6082 * we should not update vmcs02 RVI but instead intercept
6083 * interrupt. Therefore, do nothing when running L2.
6084 */
6085 if (!is_guest_mode(vcpu))
Wanpeng Li963fee12014-07-17 19:03:00 +08006086 vmx_set_rvi(max_irr);
Yang Zhangc7c9c562013-01-25 10:18:51 +08006087}
6088
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006089static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006090{
6091 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006092 int max_irr;
Liran Alonf27a85c2017-12-24 18:12:55 +02006093 bool max_irr_updated;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006094
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006095 WARN_ON(!vcpu->arch.apicv_active);
6096 if (pi_test_on(&vmx->pi_desc)) {
6097 pi_clear_on(&vmx->pi_desc);
6098 /*
Liran Alond9ff2742019-11-11 14:25:25 +02006099 * IOMMU can write to PID.ON, so the barrier matters even on UP.
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006100 * But on x86 this is just a compiler barrier anyway.
6101 */
6102 smp_mb__after_atomic();
Liran Alonf27a85c2017-12-24 18:12:55 +02006103 max_irr_updated =
6104 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
6105
6106 /*
6107 * If we are running L2 and L1 has a new pending interrupt
6108 * which can be injected, we should re-evaluate
6109 * what should be done with this new L1 interrupt.
Liran Alon851c1a182017-12-24 18:12:56 +02006110 * If L1 intercepts external-interrupts, we should
6111 * exit from L2 to L1. Otherwise, interrupt should be
6112 * delivered directly to L2.
Liran Alonf27a85c2017-12-24 18:12:55 +02006113 */
Liran Alon851c1a182017-12-24 18:12:56 +02006114 if (is_guest_mode(vcpu) && max_irr_updated) {
6115 if (nested_exit_on_intr(vcpu))
6116 kvm_vcpu_exiting_guest_mode(vcpu);
6117 else
6118 kvm_make_request(KVM_REQ_EVENT, vcpu);
6119 }
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006120 } else {
6121 max_irr = kvm_lapic_find_highest_irr(vcpu);
6122 }
6123 vmx_hwapic_irr_update(vcpu, max_irr);
6124 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006125}
6126
Wanpeng Li17e433b2019-08-05 10:03:19 +08006127static bool vmx_dy_apicv_has_pending_interrupt(struct kvm_vcpu *vcpu)
6128{
Joao Martins9482ae42019-11-11 17:20:10 +00006129 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6130
6131 return pi_test_on(pi_desc) ||
Joao Martins29881b62019-11-11 17:20:12 +00006132 (pi_test_sn(pi_desc) && !pi_is_pir_empty(pi_desc));
Wanpeng Li17e433b2019-08-05 10:03:19 +08006133}
6134
Andrey Smetanin63086302015-11-10 15:36:32 +03006135static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006136{
Andrey Smetanind62caab2015-11-10 15:36:33 +03006137 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08006138 return;
6139
Yang Zhangc7c9c562013-01-25 10:18:51 +08006140 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
6141 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
6142 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
6143 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6144}
6145
Paolo Bonzini967235d2016-12-19 14:03:45 +01006146static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
6147{
6148 struct vcpu_vmx *vmx = to_vmx(vcpu);
6149
6150 pi_clear_on(&vmx->pi_desc);
6151 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
6152}
6153
Sean Christopherson95b5a482019-04-19 22:50:59 -07006154static void handle_exception_nmi_irqoff(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006155{
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006156 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Andi Kleena0861c02009-06-08 17:37:09 +08006157
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006158 /* if exit due to PF check for async PF */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006159 if (is_page_fault(vmx->exit_intr_info))
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006160 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
6161
Andi Kleena0861c02009-06-08 17:37:09 +08006162 /* Handle machine checks before interrupts are enabled */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006163 if (is_machine_check(vmx->exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08006164 kvm_machine_check();
6165
Gleb Natapov20f65982009-05-11 13:35:55 +03006166 /* We need to handle NMIs before interrupts are enabled */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006167 if (is_nmi(vmx->exit_intr_info)) {
Andi Kleendd60d212017-07-25 17:20:32 -07006168 kvm_before_interrupt(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006169 asm("int $2");
Andi Kleendd60d212017-07-25 17:20:32 -07006170 kvm_after_interrupt(&vmx->vcpu);
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006171 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006172}
Gleb Natapov20f65982009-05-11 13:35:55 +03006173
Sean Christopherson95b5a482019-04-19 22:50:59 -07006174static void handle_external_interrupt_irqoff(struct kvm_vcpu *vcpu)
Yang Zhanga547c6d2013-04-11 19:25:10 +08006175{
Sean Christopherson49def502019-04-19 22:50:56 -07006176 unsigned int vector;
6177 unsigned long entry;
6178#ifdef CONFIG_X86_64
6179 unsigned long tmp;
6180#endif
6181 gate_desc *desc;
6182 u32 intr_info;
Yang Zhanga547c6d2013-04-11 19:25:10 +08006183
Sean Christopherson49def502019-04-19 22:50:56 -07006184 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6185 if (WARN_ONCE(!is_external_intr(intr_info),
6186 "KVM: unexpected VM-Exit interrupt info: 0x%x", intr_info))
6187 return;
6188
6189 vector = intr_info & INTR_INFO_VECTOR_MASK;
Sean Christopherson23420802019-04-19 22:50:57 -07006190 desc = (gate_desc *)host_idt_base + vector;
Sean Christopherson49def502019-04-19 22:50:56 -07006191 entry = gate_offset(desc);
6192
Sean Christopherson165072b2019-04-19 22:50:58 -07006193 kvm_before_interrupt(vcpu);
6194
Sean Christopherson49def502019-04-19 22:50:56 -07006195 asm volatile(
Yang Zhanga547c6d2013-04-11 19:25:10 +08006196#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006197 "mov %%" _ASM_SP ", %[sp]\n\t"
6198 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
6199 "push $%c[ss]\n\t"
6200 "push %[sp]\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08006201#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006202 "pushf\n\t"
6203 __ASM_SIZE(push) " $%c[cs]\n\t"
6204 CALL_NOSPEC
6205 :
Yang Zhanga547c6d2013-04-11 19:25:10 +08006206#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006207 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08006208#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006209 ASM_CALL_CONSTRAINT
6210 :
6211 THUNK_TARGET(entry),
6212 [ss]"i"(__KERNEL_DS),
6213 [cs]"i"(__KERNEL_CS)
6214 );
Sean Christopherson165072b2019-04-19 22:50:58 -07006215
6216 kvm_after_interrupt(vcpu);
Yang Zhanga547c6d2013-04-11 19:25:10 +08006217}
Sean Christopherson95b5a482019-04-19 22:50:59 -07006218STACK_FRAME_NON_STANDARD(handle_external_interrupt_irqoff);
6219
6220static void vmx_handle_exit_irqoff(struct kvm_vcpu *vcpu)
6221{
6222 struct vcpu_vmx *vmx = to_vmx(vcpu);
6223
6224 if (vmx->exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
6225 handle_external_interrupt_irqoff(vcpu);
6226 else if (vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI)
6227 handle_exception_nmi_irqoff(vmx);
6228}
Yang Zhanga547c6d2013-04-11 19:25:10 +08006229
Tom Lendackybc226f02018-05-10 22:06:39 +02006230static bool vmx_has_emulated_msr(int index)
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006231{
Tom Lendackybc226f02018-05-10 22:06:39 +02006232 switch (index) {
6233 case MSR_IA32_SMBASE:
6234 /*
6235 * We cannot do SMM unless we can run the guest in big
6236 * real mode.
6237 */
6238 return enable_unrestricted_guest || emulate_invalid_guest_state;
Paolo Bonzini95c5c7c2019-07-02 14:45:24 +02006239 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
6240 return nested;
Tom Lendackybc226f02018-05-10 22:06:39 +02006241 case MSR_AMD64_VIRT_SPEC_CTRL:
6242 /* This is AMD only. */
6243 return false;
6244 default:
6245 return true;
6246 }
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006247}
6248
Chao Peng86f52012018-10-24 16:05:11 +08006249static bool vmx_pt_supported(void)
6250{
6251 return pt_mode == PT_MODE_HOST_GUEST;
6252}
6253
Avi Kivity51aa01d2010-07-20 14:31:20 +03006254static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6255{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006256 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006257 bool unblock_nmi;
6258 u8 vector;
6259 bool idtv_info_valid;
6260
6261 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006262
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006263 if (enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006264 if (vmx->loaded_vmcs->nmi_known_unmasked)
6265 return;
6266 /*
6267 * Can't use vmx->exit_intr_info since we're not sure what
6268 * the exit reason is.
6269 */
6270 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6271 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6272 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6273 /*
6274 * SDM 3: 27.7.1.2 (September 2008)
6275 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6276 * a guest IRET fault.
6277 * SDM 3: 23.2.2 (September 2008)
6278 * Bit 12 is undefined in any of the following cases:
6279 * If the VM exit sets the valid bit in the IDT-vectoring
6280 * information field.
6281 * If the VM exit is due to a double fault.
6282 */
6283 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6284 vector != DF_VECTOR && !idtv_info_valid)
6285 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6286 GUEST_INTR_STATE_NMI);
6287 else
6288 vmx->loaded_vmcs->nmi_known_unmasked =
6289 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6290 & GUEST_INTR_STATE_NMI);
6291 } else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
6292 vmx->loaded_vmcs->vnmi_blocked_time +=
6293 ktime_to_ns(ktime_sub(ktime_get(),
6294 vmx->loaded_vmcs->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006295}
6296
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006297static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03006298 u32 idt_vectoring_info,
6299 int instr_len_field,
6300 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006301{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006302 u8 vector;
6303 int type;
6304 bool idtv_info_valid;
6305
6306 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006307
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006308 vcpu->arch.nmi_injected = false;
6309 kvm_clear_exception_queue(vcpu);
6310 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006311
6312 if (!idtv_info_valid)
6313 return;
6314
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006315 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03006316
Avi Kivity668f6122008-07-02 09:28:55 +03006317 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6318 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006319
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006320 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006321 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006322 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006323 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006324 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006325 * Clear bit "block by NMI" before VM entry if a NMI
6326 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006327 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006328 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006329 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006330 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006331 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006332 /* fall through */
6333 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006334 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006335 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03006336 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006337 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03006338 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006339 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006340 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006341 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006342 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03006343 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006344 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006345 break;
6346 default:
6347 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006348 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006349}
6350
Avi Kivity83422e12010-07-20 14:43:23 +03006351static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6352{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006353 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03006354 VM_EXIT_INSTRUCTION_LEN,
6355 IDT_VECTORING_ERROR_CODE);
6356}
6357
Avi Kivityb463a6f2010-07-20 15:06:17 +03006358static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6359{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006360 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03006361 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6362 VM_ENTRY_INSTRUCTION_LEN,
6363 VM_ENTRY_EXCEPTION_ERROR_CODE);
6364
6365 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6366}
6367
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006368static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6369{
6370 int i, nr_msrs;
6371 struct perf_guest_switch_msr *msrs;
6372
6373 msrs = perf_guest_get_msrs(&nr_msrs);
6374
6375 if (!msrs)
6376 return;
6377
6378 for (i = 0; i < nr_msrs; i++)
6379 if (msrs[i].host == msrs[i].guest)
6380 clear_atomic_switch_msr(vmx, msrs[i].msr);
6381 else
6382 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04006383 msrs[i].host, false);
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006384}
6385
Tao Xu6e3ba4a2019-07-16 14:55:50 +08006386static void atomic_switch_umwait_control_msr(struct vcpu_vmx *vmx)
6387{
6388 u32 host_umwait_control;
6389
6390 if (!vmx_has_waitpkg(vmx))
6391 return;
6392
6393 host_umwait_control = get_umwait_control_msr();
6394
6395 if (vmx->msr_ia32_umwait_control != host_umwait_control)
6396 add_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL,
6397 vmx->msr_ia32_umwait_control,
6398 host_umwait_control, false);
6399 else
6400 clear_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL);
6401}
6402
Sean Christophersonf459a702018-08-27 15:21:11 -07006403static void vmx_update_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07006404{
6405 struct vcpu_vmx *vmx = to_vmx(vcpu);
6406 u64 tscl;
6407 u32 delta_tsc;
6408
Sean Christophersond264ee02018-08-27 15:21:12 -07006409 if (vmx->req_immediate_exit) {
Sean Christopherson804939e2019-05-07 12:18:05 -07006410 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, 0);
6411 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6412 } else if (vmx->hv_deadline_tsc != -1) {
Sean Christophersonf459a702018-08-27 15:21:11 -07006413 tscl = rdtsc();
6414 if (vmx->hv_deadline_tsc > tscl)
6415 /* set_hv_timer ensures the delta fits in 32-bits */
6416 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
6417 cpu_preemption_timer_multi);
6418 else
6419 delta_tsc = 0;
6420
Sean Christopherson804939e2019-05-07 12:18:05 -07006421 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
6422 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6423 } else if (!vmx->loaded_vmcs->hv_timer_soft_disabled) {
6424 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, -1);
6425 vmx->loaded_vmcs->hv_timer_soft_disabled = true;
Sean Christophersonf459a702018-08-27 15:21:11 -07006426 }
Yunhong Jiang64672c92016-06-13 14:19:59 -07006427}
6428
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006429void vmx_update_host_rsp(struct vcpu_vmx *vmx, unsigned long host_rsp)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006430{
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006431 if (unlikely(host_rsp != vmx->loaded_vmcs->host_state.rsp)) {
6432 vmx->loaded_vmcs->host_state.rsp = host_rsp;
6433 vmcs_writel(HOST_RSP, host_rsp);
6434 }
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006435}
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006436
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006437bool __vmx_vcpu_run(struct vcpu_vmx *vmx, unsigned long *regs, bool launched);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006438
6439static void vmx_vcpu_run(struct kvm_vcpu *vcpu)
6440{
6441 struct vcpu_vmx *vmx = to_vmx(vcpu);
6442 unsigned long cr3, cr4;
6443
6444 /* Record the guest's net vcpu time for enforced NMI injections. */
6445 if (unlikely(!enable_vnmi &&
6446 vmx->loaded_vmcs->soft_vnmi_blocked))
6447 vmx->loaded_vmcs->entry_time = ktime_get();
6448
6449 /* Don't enter VMX if guest state is invalid, let the exit handler
6450 start emulation until we arrive back to a valid state */
6451 if (vmx->emulation_required)
6452 return;
6453
6454 if (vmx->ple_window_dirty) {
6455 vmx->ple_window_dirty = false;
6456 vmcs_write32(PLE_WINDOW, vmx->ple_window);
6457 }
6458
Sean Christopherson3731905ef2019-05-07 08:36:27 -07006459 if (vmx->nested.need_vmcs12_to_shadow_sync)
6460 nested_sync_vmcs12_to_shadow(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006461
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006462 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RSP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006463 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006464 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RIP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006465 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6466
6467 cr3 = __get_current_cr3_fast();
6468 if (unlikely(cr3 != vmx->loaded_vmcs->host_state.cr3)) {
6469 vmcs_writel(HOST_CR3, cr3);
6470 vmx->loaded_vmcs->host_state.cr3 = cr3;
6471 }
6472
6473 cr4 = cr4_read_shadow();
6474 if (unlikely(cr4 != vmx->loaded_vmcs->host_state.cr4)) {
6475 vmcs_writel(HOST_CR4, cr4);
6476 vmx->loaded_vmcs->host_state.cr4 = cr4;
6477 }
6478
6479 /* When single-stepping over STI and MOV SS, we must clear the
6480 * corresponding interruptibility bits in the guest state. Otherwise
6481 * vmentry fails as it then expects bit 14 (BS) in pending debug
6482 * exceptions being set, but that's not correct for the guest debugging
6483 * case. */
6484 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6485 vmx_set_interrupt_shadow(vcpu, 0);
6486
Aaron Lewis139a12c2019-10-21 16:30:25 -07006487 kvm_load_guest_xsave_state(vcpu);
WANG Chao1811d972019-04-12 15:55:39 +08006488
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006489 if (static_cpu_has(X86_FEATURE_PKU) &&
6490 kvm_read_cr4_bits(vcpu, X86_CR4_PKE) &&
6491 vcpu->arch.pkru != vmx->host_pkru)
6492 __write_pkru(vcpu->arch.pkru);
6493
6494 pt_guest_enter(vmx);
6495
6496 atomic_switch_perf_msrs(vmx);
Tao Xu6e3ba4a2019-07-16 14:55:50 +08006497 atomic_switch_umwait_control_msr(vmx);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006498
Sean Christopherson804939e2019-05-07 12:18:05 -07006499 if (enable_preemption_timer)
6500 vmx_update_hv_timer(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006501
Wanpeng Lib6c4bc62019-05-20 16:18:09 +08006502 if (lapic_in_kernel(vcpu) &&
6503 vcpu->arch.apic->lapic_timer.timer_advance_ns)
6504 kvm_wait_lapic_expire(vcpu);
6505
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006506 /*
6507 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
6508 * it's non-zero. Since vmentry is serialising on affected CPUs, there
6509 * is no need to worry about the conditional branch over the wrmsr
6510 * being speculatively taken.
6511 */
6512 x86_spec_ctrl_set_guest(vmx->spec_ctrl, 0);
6513
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006514 /* L1D Flush includes CPU buffer clear to mitigate MDS */
Sean Christophersonc823dd52019-01-25 07:41:13 -08006515 if (static_branch_unlikely(&vmx_l1d_should_flush))
6516 vmx_l1d_flush(vcpu);
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006517 else if (static_branch_unlikely(&mds_user_clear))
6518 mds_clear_cpu_buffers();
Sean Christophersonc823dd52019-01-25 07:41:13 -08006519
6520 if (vcpu->arch.cr2 != read_cr2())
6521 write_cr2(vcpu->arch.cr2);
6522
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006523 vmx->fail = __vmx_vcpu_run(vmx, (unsigned long *)&vcpu->arch.regs,
6524 vmx->loaded_vmcs->launched);
Sean Christophersonc823dd52019-01-25 07:41:13 -08006525
6526 vcpu->arch.cr2 = read_cr2();
Avi Kivity6aa8b732006-12-10 02:21:36 -08006527
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006528 /*
6529 * We do not use IBRS in the kernel. If this vCPU has used the
6530 * SPEC_CTRL MSR it may have left it on; save the value and
6531 * turn it off. This is much more efficient than blindly adding
6532 * it to the atomic save/restore list. Especially as the former
6533 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
6534 *
6535 * For non-nested case:
6536 * If the L01 MSR bitmap does not intercept the MSR, then we need to
6537 * save it.
6538 *
6539 * For nested case:
6540 * If the L02 MSR bitmap does not intercept the MSR, then we need to
6541 * save it.
6542 */
Paolo Bonzini946fbbc2018-02-22 16:43:18 +01006543 if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
Paolo Bonziniecb586b2018-02-22 16:43:17 +01006544 vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006545
Thomas Gleixnerccbcd262018-05-09 23:01:01 +02006546 x86_spec_ctrl_restore_host(vmx->spec_ctrl, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006547
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01006548 /* All fields are clean at this point */
6549 if (static_branch_unlikely(&enable_evmcs))
6550 current_evmcs->hv_clean_fields |=
6551 HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
6552
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08006553 if (static_branch_unlikely(&enable_evmcs))
6554 current_evmcs->hv_vp_id = vcpu->arch.hyperv.vp_index;
6555
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006556 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
Wanpeng Li74c55932017-11-29 01:31:20 -08006557 if (vmx->host_debugctlmsr)
6558 update_debugctlmsr(vmx->host_debugctlmsr);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006559
Avi Kivityaa67f602012-08-01 16:48:03 +03006560#ifndef CONFIG_X86_64
6561 /*
6562 * The sysexit path does not restore ds/es, so we must set them to
6563 * a reasonable value ourselves.
6564 *
Sean Christopherson6d6095b2018-07-23 12:32:44 -07006565 * We can't defer this to vmx_prepare_switch_to_host() since that
6566 * function may be executed in interrupt context, which saves and
6567 * restore segments around it, nullifying its effect.
Avi Kivityaa67f602012-08-01 16:48:03 +03006568 */
6569 loadsegment(ds, __USER_DS);
6570 loadsegment(es, __USER_DS);
6571#endif
6572
Avi Kivity6de4f3a2009-05-31 22:58:47 +03006573 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02006574 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006575 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03006576 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006577 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006578 vcpu->arch.regs_dirty = 0;
6579
Chao Peng2ef444f2018-10-24 16:05:12 +08006580 pt_guest_exit(vmx);
6581
Gleb Natapove0b890d2013-09-25 12:51:33 +03006582 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006583 * eager fpu is enabled if PKEY is supported and CR4 is switched
6584 * back on host, so it is safe to read guest PKRU from current
6585 * XSAVE.
6586 */
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006587 if (static_cpu_has(X86_FEATURE_PKU) &&
6588 kvm_read_cr4_bits(vcpu, X86_CR4_PKE)) {
Sebastian Andrzej Siewiorc806e8872019-04-03 18:41:41 +02006589 vcpu->arch.pkru = rdpkru();
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006590 if (vcpu->arch.pkru != vmx->host_pkru)
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006591 __write_pkru(vmx->host_pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006592 }
6593
Aaron Lewis139a12c2019-10-21 16:30:25 -07006594 kvm_load_host_xsave_state(vcpu);
WANG Chao1811d972019-04-12 15:55:39 +08006595
Gleb Natapove0b890d2013-09-25 12:51:33 +03006596 vmx->nested.nested_run_pending = 0;
Jim Mattsonb060ca32017-09-14 16:31:42 -07006597 vmx->idt_vectoring_info = 0;
6598
6599 vmx->exit_reason = vmx->fail ? 0xdead : vmcs_read32(VM_EXIT_REASON);
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006600 if ((u16)vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY)
6601 kvm_machine_check();
6602
Jim Mattsonb060ca32017-09-14 16:31:42 -07006603 if (vmx->fail || (vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
6604 return;
6605
6606 vmx->loaded_vmcs->launched = 1;
6607 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
Gleb Natapove0b890d2013-09-25 12:51:33 +03006608
Avi Kivity51aa01d2010-07-20 14:31:20 +03006609 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006610 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006611}
6612
Sean Christopherson434a1e92018-03-20 12:17:18 -07006613static struct kvm *vmx_vm_alloc(void)
6614{
Ben Gardon41836832019-02-11 11:02:52 -08006615 struct kvm_vmx *kvm_vmx = __vmalloc(sizeof(struct kvm_vmx),
6616 GFP_KERNEL_ACCOUNT | __GFP_ZERO,
6617 PAGE_KERNEL);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07006618 return &kvm_vmx->kvm;
Sean Christopherson434a1e92018-03-20 12:17:18 -07006619}
6620
6621static void vmx_vm_free(struct kvm *kvm)
6622{
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08006623 kfree(kvm->arch.hyperv.hv_pa_pg);
Marc Orrd1e5b0e2018-05-15 04:37:37 -07006624 vfree(to_kvm_vmx(kvm));
Sean Christopherson434a1e92018-03-20 12:17:18 -07006625}
6626
Avi Kivity6aa8b732006-12-10 02:21:36 -08006627static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6628{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006629 struct vcpu_vmx *vmx = to_vmx(vcpu);
6630
Kai Huang843e4332015-01-28 10:54:28 +08006631 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08006632 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08006633 free_vpid(vmx->vpid);
Sean Christopherson55d23752018-12-03 13:53:18 -08006634 nested_vmx_free_vcpu(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006635 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006636 kvm_vcpu_uninit(vcpu);
Wanpeng Lid9a710e2019-07-22 12:26:21 +08006637 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.user_fpu);
Marc Orrb666a4b2018-11-06 14:53:56 -08006638 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.guest_fpu);
Rusty Russella4770342007-08-01 14:46:11 +10006639 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006640}
6641
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006642static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006643{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006644 int err;
Ben Gardon41836832019-02-11 11:02:52 -08006645 struct vcpu_vmx *vmx;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006646 unsigned long *msr_bitmap;
Xiaoyao Li4be53412019-10-20 17:11:00 +08006647 int i, cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006648
Sean Christopherson12b58f42019-08-15 10:22:37 -07006649 BUILD_BUG_ON_MSG(offsetof(struct vcpu_vmx, vcpu) != 0,
6650 "struct kvm_vcpu must be at offset 0 for arch usercopy region");
6651
Ben Gardon41836832019-02-11 11:02:52 -08006652 vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL_ACCOUNT);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006653 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006654 return ERR_PTR(-ENOMEM);
6655
Wanpeng Lid9a710e2019-07-22 12:26:21 +08006656 vmx->vcpu.arch.user_fpu = kmem_cache_zalloc(x86_fpu_cache,
6657 GFP_KERNEL_ACCOUNT);
6658 if (!vmx->vcpu.arch.user_fpu) {
6659 printk(KERN_ERR "kvm: failed to allocate kvm userspace's fpu\n");
6660 err = -ENOMEM;
6661 goto free_partial_vcpu;
6662 }
6663
Ben Gardon41836832019-02-11 11:02:52 -08006664 vmx->vcpu.arch.guest_fpu = kmem_cache_zalloc(x86_fpu_cache,
6665 GFP_KERNEL_ACCOUNT);
Marc Orrb666a4b2018-11-06 14:53:56 -08006666 if (!vmx->vcpu.arch.guest_fpu) {
6667 printk(KERN_ERR "kvm: failed to allocate vcpu's fpu\n");
6668 err = -ENOMEM;
Wanpeng Lid9a710e2019-07-22 12:26:21 +08006669 goto free_user_fpu;
Marc Orrb666a4b2018-11-06 14:53:56 -08006670 }
6671
Wanpeng Li991e7a02015-09-16 17:30:05 +08006672 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08006673
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006674 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
6675 if (err)
6676 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006677
Peter Feiner4e595162016-07-07 14:49:58 -07006678 err = -ENOMEM;
6679
6680 /*
6681 * If PML is turned on, failure on enabling PML just results in failure
6682 * of creating the vcpu, therefore we can simplify PML logic (by
6683 * avoiding dealing with cases, such as enabling PML partially on vcpus
6684 * for the guest, etc.
6685 */
6686 if (enable_pml) {
Ben Gardon41836832019-02-11 11:02:52 -08006687 vmx->pml_pg = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
Peter Feiner4e595162016-07-07 14:49:58 -07006688 if (!vmx->pml_pg)
6689 goto uninit_vcpu;
6690 }
6691
Jim Mattson7d737102019-12-03 16:24:42 -08006692 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) != NR_SHARED_MSRS);
Ingo Molnar965b58a2007-01-05 16:36:23 -08006693
Xiaoyao Li4be53412019-10-20 17:11:00 +08006694 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
6695 u32 index = vmx_msr_index[i];
6696 u32 data_low, data_high;
6697 int j = vmx->nmsrs;
6698
6699 if (rdmsr_safe(index, &data_low, &data_high) < 0)
6700 continue;
6701 if (wrmsr_safe(index, data_low, data_high) < 0)
6702 continue;
Paolo Bonzini46f4f0a2019-11-21 10:01:51 +01006703
Xiaoyao Li4be53412019-10-20 17:11:00 +08006704 vmx->guest_msrs[j].index = i;
6705 vmx->guest_msrs[j].data = 0;
Paolo Bonzini46f4f0a2019-11-21 10:01:51 +01006706 switch (index) {
6707 case MSR_IA32_TSX_CTRL:
6708 /*
6709 * No need to pass TSX_CTRL_CPUID_CLEAR through, so
6710 * let's avoid changing CPUID bits under the host
6711 * kernel's feet.
6712 */
6713 vmx->guest_msrs[j].mask = ~(u64)TSX_CTRL_CPUID_CLEAR;
6714 break;
6715 default:
6716 vmx->guest_msrs[j].mask = -1ull;
6717 break;
6718 }
Xiaoyao Li4be53412019-10-20 17:11:00 +08006719 ++vmx->nmsrs;
6720 }
6721
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006722 err = alloc_loaded_vmcs(&vmx->vmcs01);
6723 if (err < 0)
Jim Mattson7d737102019-12-03 16:24:42 -08006724 goto free_pml;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006725
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006726 msr_bitmap = vmx->vmcs01.msr_bitmap;
Jim Mattson788fc1e2018-11-09 09:35:11 -08006727 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_TSC, MSR_TYPE_R);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006728 vmx_disable_intercept_for_msr(msr_bitmap, MSR_FS_BASE, MSR_TYPE_RW);
6729 vmx_disable_intercept_for_msr(msr_bitmap, MSR_GS_BASE, MSR_TYPE_RW);
6730 vmx_disable_intercept_for_msr(msr_bitmap, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
6731 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
6732 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
6733 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
Wanpeng Lib5170062019-05-21 14:06:53 +08006734 if (kvm_cstate_in_guest(kvm)) {
6735 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C1_RES, MSR_TYPE_R);
6736 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C3_RESIDENCY, MSR_TYPE_R);
6737 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C6_RESIDENCY, MSR_TYPE_R);
6738 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C7_RESIDENCY, MSR_TYPE_R);
6739 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006740 vmx->msr_bitmap_mode = 0;
6741
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006742 vmx->loaded_vmcs = &vmx->vmcs01;
Avi Kivity15ad7142007-07-11 18:17:21 +03006743 cpu = get_cpu();
6744 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10006745 vmx->vcpu.cpu = cpu;
Xiaoyao Li1b842922019-10-20 17:11:01 +08006746 init_vmcs(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006747 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03006748 put_cpu();
Paolo Bonzini35754c92015-07-29 12:05:37 +02006749 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006750 err = alloc_apic_access_page(kvm);
6751 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006752 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02006753 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006754
Sean Christophersone90008d2018-03-05 12:04:37 -08006755 if (enable_ept && !enable_unrestricted_guest) {
Tang Chenf51770e2014-09-16 18:41:59 +08006756 err = init_rmode_identity_map(kvm);
6757 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02006758 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006759 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006760
Roman Kagan63aff652018-07-19 21:59:07 +03006761 if (nested)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006762 nested_vmx_setup_ctls_msrs(&vmx->nested.msrs,
Sean Christopherson7caaa712018-12-03 13:53:01 -08006763 vmx_capability.ept,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006764 kvm_vcpu_apicv_active(&vmx->vcpu));
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006765 else
6766 memset(&vmx->nested.msrs, 0, sizeof(vmx->nested.msrs));
Wincy Vanb9c237b2015-02-03 23:56:30 +08006767
Wincy Van705699a2015-02-03 23:58:17 +08006768 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006769 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006770
Sean Christopherson32ad73d2019-12-20 20:44:55 -08006771 vmx->msr_ia32_feature_control_valid_bits = FEAT_CTL_LOCKED;
Haozhong Zhang37e4c992016-06-22 14:59:55 +08006772
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02006773 /*
6774 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
6775 * or POSTED_INTR_WAKEUP_VECTOR.
6776 */
6777 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
6778 vmx->pi_desc.sn = 1;
6779
Lan Tianyu53963a72018-12-06 15:34:36 +08006780 vmx->ept_pointer = INVALID_PAGE;
6781
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006782 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006783
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006784free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08006785 free_loaded_vmcs(vmx->loaded_vmcs);
Peter Feiner4e595162016-07-07 14:49:58 -07006786free_pml:
6787 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006788uninit_vcpu:
6789 kvm_vcpu_uninit(&vmx->vcpu);
6790free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08006791 free_vpid(vmx->vpid);
Marc Orrb666a4b2018-11-06 14:53:56 -08006792 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.guest_fpu);
Wanpeng Lid9a710e2019-07-22 12:26:21 +08006793free_user_fpu:
6794 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.user_fpu);
Marc Orrb666a4b2018-11-06 14:53:56 -08006795free_partial_vcpu:
Rusty Russella4770342007-08-01 14:46:11 +10006796 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006797 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006798}
6799
Thomas Gleixner65fd4cb2019-02-19 11:10:49 +01006800#define L1TF_MSG_SMT "L1TF CPU bug present and SMT on, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
6801#define L1TF_MSG_L1D "L1TF CPU bug present and virtualization mitigation disabled, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006802
Wanpeng Lib31c1142018-03-12 04:53:04 -07006803static int vmx_vm_init(struct kvm *kvm)
6804{
Tianyu Lan877ad952018-07-19 08:40:23 +00006805 spin_lock_init(&to_kvm_vmx(kvm)->ept_pointer_lock);
6806
Wanpeng Lib31c1142018-03-12 04:53:04 -07006807 if (!ple_gap)
6808 kvm->arch.pause_in_guest = true;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006809
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006810 if (boot_cpu_has(X86_BUG_L1TF) && enable_ept) {
6811 switch (l1tf_mitigation) {
6812 case L1TF_MITIGATION_OFF:
6813 case L1TF_MITIGATION_FLUSH_NOWARN:
6814 /* 'I explicitly don't care' is set */
6815 break;
6816 case L1TF_MITIGATION_FLUSH:
6817 case L1TF_MITIGATION_FLUSH_NOSMT:
6818 case L1TF_MITIGATION_FULL:
6819 /*
6820 * Warn upon starting the first VM in a potentially
6821 * insecure environment.
6822 */
Josh Poimboeufb2849092019-01-30 07:13:58 -06006823 if (sched_smt_active())
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006824 pr_warn_once(L1TF_MSG_SMT);
6825 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_NEVER)
6826 pr_warn_once(L1TF_MSG_L1D);
6827 break;
6828 case L1TF_MITIGATION_FULL_FORCE:
6829 /* Flush is enforced */
6830 break;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006831 }
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006832 }
Wanpeng Lib31c1142018-03-12 04:53:04 -07006833 return 0;
6834}
6835
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006836static int __init vmx_check_processor_compat(void)
Yang, Sheng002c7f72007-07-31 14:23:01 +03006837{
6838 struct vmcs_config vmcs_conf;
Sean Christopherson7caaa712018-12-03 13:53:01 -08006839 struct vmx_capability vmx_cap;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006840
Sean Christopherson7caaa712018-12-03 13:53:01 -08006841 if (setup_vmcs_config(&vmcs_conf, &vmx_cap) < 0)
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006842 return -EIO;
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006843 if (nested)
6844 nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, vmx_cap.ept,
6845 enable_apicv);
Yang, Sheng002c7f72007-07-31 14:23:01 +03006846 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
6847 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
6848 smp_processor_id());
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006849 return -EIO;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006850 }
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006851 return 0;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006852}
6853
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006854static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08006855{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006856 u8 cache;
6857 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006858
Sheng Yang522c68c2009-04-27 20:35:43 +08006859 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02006860 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08006861 * 2. EPT with VT-d:
6862 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02006863 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08006864 * b. VT-d with snooping control feature: snooping control feature of
6865 * VT-d engine can guarantee the cache correctness. Just set it
6866 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08006867 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08006868 * consistent with host MTRR
6869 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02006870 if (is_mmio) {
6871 cache = MTRR_TYPE_UNCACHABLE;
6872 goto exit;
6873 }
6874
6875 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006876 ipat = VMX_EPT_IPAT_BIT;
6877 cache = MTRR_TYPE_WRBACK;
6878 goto exit;
6879 }
6880
6881 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
6882 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02006883 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08006884 cache = MTRR_TYPE_WRBACK;
6885 else
6886 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006887 goto exit;
6888 }
6889
Xiao Guangrongff536042015-06-15 16:55:22 +08006890 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006891
6892exit:
6893 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08006894}
6895
Sheng Yang17cc3932010-01-05 19:02:27 +08006896static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02006897{
Sheng Yang878403b2010-01-05 19:02:29 +08006898 if (enable_ept && !cpu_has_vmx_ept_1g_page())
6899 return PT_DIRECTORY_LEVEL;
6900 else
6901 /* For shadow and EPT supported 1GB page */
6902 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02006903}
6904
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006905static void vmcs_set_secondary_exec_control(struct vcpu_vmx *vmx)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006906{
6907 /*
6908 * These bits in the secondary execution controls field
6909 * are dynamic, the others are mostly based on the hypervisor
6910 * architecture and the guest's CPUID. Do not touch the
6911 * dynamic bits.
6912 */
6913 u32 mask =
6914 SECONDARY_EXEC_SHADOW_VMCS |
6915 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Paolo Bonzini0367f202016-07-12 10:44:55 +02006916 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6917 SECONDARY_EXEC_DESC;
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006918
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006919 u32 new_ctl = vmx->secondary_exec_control;
6920 u32 cur_ctl = secondary_exec_controls_get(vmx);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006921
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006922 secondary_exec_controls_set(vmx, (new_ctl & ~mask) | (cur_ctl & mask));
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006923}
6924
David Matlack8322ebb2016-11-29 18:14:09 -08006925/*
6926 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
6927 * (indicating "allowed-1") if they are supported in the guest's CPUID.
6928 */
6929static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
6930{
6931 struct vcpu_vmx *vmx = to_vmx(vcpu);
6932 struct kvm_cpuid_entry2 *entry;
6933
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006934 vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
6935 vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
David Matlack8322ebb2016-11-29 18:14:09 -08006936
6937#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
6938 if (entry && (entry->_reg & (_cpuid_mask))) \
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006939 vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask); \
David Matlack8322ebb2016-11-29 18:14:09 -08006940} while (0)
6941
6942 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
6943 cr4_fixed1_update(X86_CR4_VME, edx, bit(X86_FEATURE_VME));
6944 cr4_fixed1_update(X86_CR4_PVI, edx, bit(X86_FEATURE_VME));
6945 cr4_fixed1_update(X86_CR4_TSD, edx, bit(X86_FEATURE_TSC));
6946 cr4_fixed1_update(X86_CR4_DE, edx, bit(X86_FEATURE_DE));
6947 cr4_fixed1_update(X86_CR4_PSE, edx, bit(X86_FEATURE_PSE));
6948 cr4_fixed1_update(X86_CR4_PAE, edx, bit(X86_FEATURE_PAE));
6949 cr4_fixed1_update(X86_CR4_MCE, edx, bit(X86_FEATURE_MCE));
6950 cr4_fixed1_update(X86_CR4_PGE, edx, bit(X86_FEATURE_PGE));
6951 cr4_fixed1_update(X86_CR4_OSFXSR, edx, bit(X86_FEATURE_FXSR));
6952 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
6953 cr4_fixed1_update(X86_CR4_VMXE, ecx, bit(X86_FEATURE_VMX));
6954 cr4_fixed1_update(X86_CR4_SMXE, ecx, bit(X86_FEATURE_SMX));
6955 cr4_fixed1_update(X86_CR4_PCIDE, ecx, bit(X86_FEATURE_PCID));
6956 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, bit(X86_FEATURE_XSAVE));
6957
6958 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
6959 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, bit(X86_FEATURE_FSGSBASE));
6960 cr4_fixed1_update(X86_CR4_SMEP, ebx, bit(X86_FEATURE_SMEP));
6961 cr4_fixed1_update(X86_CR4_SMAP, ebx, bit(X86_FEATURE_SMAP));
6962 cr4_fixed1_update(X86_CR4_PKE, ecx, bit(X86_FEATURE_PKU));
Paolo Bonzinic4ad77e2017-11-13 14:23:59 +01006963 cr4_fixed1_update(X86_CR4_UMIP, ecx, bit(X86_FEATURE_UMIP));
Chenyi Qiangc79eb772019-11-19 16:33:59 +08006964 cr4_fixed1_update(X86_CR4_LA57, ecx, bit(X86_FEATURE_LA57));
David Matlack8322ebb2016-11-29 18:14:09 -08006965
6966#undef cr4_fixed1_update
6967}
6968
Liran Alon5f76f6f2018-09-14 03:25:52 +03006969static void nested_vmx_entry_exit_ctls_update(struct kvm_vcpu *vcpu)
6970{
6971 struct vcpu_vmx *vmx = to_vmx(vcpu);
6972
6973 if (kvm_mpx_supported()) {
6974 bool mpx_enabled = guest_cpuid_has(vcpu, X86_FEATURE_MPX);
6975
6976 if (mpx_enabled) {
6977 vmx->nested.msrs.entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
6978 vmx->nested.msrs.exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
6979 } else {
6980 vmx->nested.msrs.entry_ctls_high &= ~VM_ENTRY_LOAD_BNDCFGS;
6981 vmx->nested.msrs.exit_ctls_high &= ~VM_EXIT_CLEAR_BNDCFGS;
6982 }
6983 }
6984}
6985
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08006986static void update_intel_pt_cfg(struct kvm_vcpu *vcpu)
6987{
6988 struct vcpu_vmx *vmx = to_vmx(vcpu);
6989 struct kvm_cpuid_entry2 *best = NULL;
6990 int i;
6991
6992 for (i = 0; i < PT_CPUID_LEAVES; i++) {
6993 best = kvm_find_cpuid_entry(vcpu, 0x14, i);
6994 if (!best)
6995 return;
6996 vmx->pt_desc.caps[CPUID_EAX + i*PT_CPUID_REGS_NUM] = best->eax;
6997 vmx->pt_desc.caps[CPUID_EBX + i*PT_CPUID_REGS_NUM] = best->ebx;
6998 vmx->pt_desc.caps[CPUID_ECX + i*PT_CPUID_REGS_NUM] = best->ecx;
6999 vmx->pt_desc.caps[CPUID_EDX + i*PT_CPUID_REGS_NUM] = best->edx;
7000 }
7001
7002 /* Get the number of configurable Address Ranges for filtering */
7003 vmx->pt_desc.addr_range = intel_pt_validate_cap(vmx->pt_desc.caps,
7004 PT_CAP_num_address_ranges);
7005
7006 /* Initialize and clear the no dependency bits */
7007 vmx->pt_desc.ctl_bitmask = ~(RTIT_CTL_TRACEEN | RTIT_CTL_OS |
7008 RTIT_CTL_USR | RTIT_CTL_TSC_EN | RTIT_CTL_DISRETC);
7009
7010 /*
7011 * If CPUID.(EAX=14H,ECX=0):EBX[0]=1 CR3Filter can be set otherwise
7012 * will inject an #GP
7013 */
7014 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_cr3_filtering))
7015 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_CR3EN;
7016
7017 /*
7018 * If CPUID.(EAX=14H,ECX=0):EBX[1]=1 CYCEn, CycThresh and
7019 * PSBFreq can be set
7020 */
7021 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc))
7022 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_CYCLEACC |
7023 RTIT_CTL_CYC_THRESH | RTIT_CTL_PSB_FREQ);
7024
7025 /*
7026 * If CPUID.(EAX=14H,ECX=0):EBX[3]=1 MTCEn BranchEn and
7027 * MTCFreq can be set
7028 */
7029 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc))
7030 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_MTC_EN |
7031 RTIT_CTL_BRANCH_EN | RTIT_CTL_MTC_RANGE);
7032
7033 /* If CPUID.(EAX=14H,ECX=0):EBX[4]=1 FUPonPTW and PTWEn can be set */
7034 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_ptwrite))
7035 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_FUP_ON_PTW |
7036 RTIT_CTL_PTW_EN);
7037
7038 /* If CPUID.(EAX=14H,ECX=0):EBX[5]=1 PwrEvEn can be set */
7039 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_power_event_trace))
7040 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_PWR_EVT_EN;
7041
7042 /* If CPUID.(EAX=14H,ECX=0):ECX[0]=1 ToPA can be set */
7043 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_topa_output))
7044 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_TOPA;
7045
7046 /* If CPUID.(EAX=14H,ECX=0):ECX[3]=1 FabircEn can be set */
7047 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_output_subsys))
7048 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_FABRIC_EN;
7049
7050 /* unmask address range configure area */
7051 for (i = 0; i < vmx->pt_desc.addr_range; i++)
Gustavo A. R. Silvad14eff12018-12-26 14:40:59 -06007052 vmx->pt_desc.ctl_bitmask &= ~(0xfULL << (32 + i * 4));
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007053}
7054
Sheng Yang0e851882009-12-18 16:48:46 +08007055static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
7056{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007057 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007058
Aaron Lewis72041602019-10-21 16:30:20 -07007059 /* xsaves_enabled is recomputed in vmx_compute_secondary_exec_control(). */
7060 vcpu->arch.xsaves_enabled = false;
7061
Paolo Bonzini80154d72017-08-24 13:55:35 +02007062 if (cpu_has_secondary_exec_ctrls()) {
7063 vmx_compute_secondary_exec_control(vmx);
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007064 vmcs_set_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007065 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007066
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007067 if (nested_vmx_allowed(vcpu))
7068 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007069 FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
7070 FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX;
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007071 else
7072 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007073 ~(FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
7074 FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX);
David Matlack8322ebb2016-11-29 18:14:09 -08007075
Liran Alon5f76f6f2018-09-14 03:25:52 +03007076 if (nested_vmx_allowed(vcpu)) {
David Matlack8322ebb2016-11-29 18:14:09 -08007077 nested_vmx_cr_fixed1_bits_update(vcpu);
Liran Alon5f76f6f2018-09-14 03:25:52 +03007078 nested_vmx_entry_exit_ctls_update(vcpu);
7079 }
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007080
7081 if (boot_cpu_has(X86_FEATURE_INTEL_PT) &&
7082 guest_cpuid_has(vcpu, X86_FEATURE_INTEL_PT))
7083 update_intel_pt_cfg(vcpu);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05007084
7085 if (boot_cpu_has(X86_FEATURE_RTM)) {
7086 struct shared_msr_entry *msr;
7087 msr = find_msr_entry(vmx, MSR_IA32_TSX_CTRL);
7088 if (msr) {
7089 bool enabled = guest_cpuid_has(vcpu, X86_FEATURE_RTM);
7090 vmx_set_guest_msr(vmx, msr, enabled ? 0 : TSX_CTRL_RTM_DISABLE);
7091 }
7092 }
Sheng Yang0e851882009-12-18 16:48:46 +08007093}
7094
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007095static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
7096{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03007097 if (func == 1 && nested)
7098 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007099}
7100
Sean Christophersond264ee02018-08-27 15:21:12 -07007101static void vmx_request_immediate_exit(struct kvm_vcpu *vcpu)
7102{
7103 to_vmx(vcpu)->req_immediate_exit = true;
7104}
7105
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007106static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7107 struct x86_instruction_info *info,
7108 enum x86_intercept_stage stage)
7109{
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007110 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7111 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
7112
7113 /*
7114 * RDPID causes #UD if disabled through secondary execution controls.
7115 * Because it is marked as EmulateOnUD, we need to intercept it here.
7116 */
7117 if (info->intercept == x86_intercept_rdtscp &&
7118 !nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDTSCP)) {
7119 ctxt->exception.vector = UD_VECTOR;
7120 ctxt->exception.error_code_valid = false;
7121 return X86EMUL_PROPAGATE_FAULT;
7122 }
7123
7124 /* TODO: check more intercepts... */
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007125 return X86EMUL_CONTINUE;
7126}
7127
Yunhong Jiang64672c92016-06-13 14:19:59 -07007128#ifdef CONFIG_X86_64
7129/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
7130static inline int u64_shl_div_u64(u64 a, unsigned int shift,
7131 u64 divisor, u64 *result)
7132{
7133 u64 low = a << shift, high = a >> (64 - shift);
7134
7135 /* To avoid the overflow on divq */
7136 if (high >= divisor)
7137 return 1;
7138
7139 /* Low hold the result, high hold rem which is discarded */
7140 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
7141 "rm" (divisor), "0" (low), "1" (high));
7142 *result = low;
7143
7144 return 0;
7145}
7146
Sean Christophersonf9927982019-04-16 13:32:46 -07007147static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc,
7148 bool *expired)
Yunhong Jiang64672c92016-06-13 14:19:59 -07007149{
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007150 struct vcpu_vmx *vmx;
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007151 u64 tscl, guest_tscl, delta_tsc, lapic_timer_advance_cycles;
Sean Christopherson39497d72019-04-17 10:15:32 -07007152 struct kvm_timer *ktimer = &vcpu->arch.apic->lapic_timer;
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007153
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08007154 if (kvm_mwait_in_guest(vcpu->kvm) ||
7155 kvm_can_post_timer_interrupt(vcpu))
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007156 return -EOPNOTSUPP;
7157
7158 vmx = to_vmx(vcpu);
7159 tscl = rdtsc();
7160 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
7161 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Sean Christopherson39497d72019-04-17 10:15:32 -07007162 lapic_timer_advance_cycles = nsec_to_cycles(vcpu,
7163 ktimer->timer_advance_ns);
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007164
7165 if (delta_tsc > lapic_timer_advance_cycles)
7166 delta_tsc -= lapic_timer_advance_cycles;
7167 else
7168 delta_tsc = 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007169
7170 /* Convert to host delta tsc if tsc scaling is enabled */
7171 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
Sean Christopherson0967fa12019-04-16 13:32:48 -07007172 delta_tsc && u64_shl_div_u64(delta_tsc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007173 kvm_tsc_scaling_ratio_frac_bits,
Sean Christopherson0967fa12019-04-16 13:32:48 -07007174 vcpu->arch.tsc_scaling_ratio, &delta_tsc))
Yunhong Jiang64672c92016-06-13 14:19:59 -07007175 return -ERANGE;
7176
7177 /*
7178 * If the delta tsc can't fit in the 32 bit after the multi shift,
7179 * we can't use the preemption timer.
7180 * It's possible that it fits on later vmentries, but checking
7181 * on every vmentry is costly so we just use an hrtimer.
7182 */
7183 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
7184 return -ERANGE;
7185
7186 vmx->hv_deadline_tsc = tscl + delta_tsc;
Sean Christophersonf9927982019-04-16 13:32:46 -07007187 *expired = !delta_tsc;
7188 return 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007189}
7190
7191static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
7192{
Sean Christophersonf459a702018-08-27 15:21:11 -07007193 to_vmx(vcpu)->hv_deadline_tsc = -1;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007194}
7195#endif
7196
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007197static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007198{
Wanpeng Lib31c1142018-03-12 04:53:04 -07007199 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007200 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007201}
7202
Kai Huang843e4332015-01-28 10:54:28 +08007203static void vmx_slot_enable_log_dirty(struct kvm *kvm,
7204 struct kvm_memory_slot *slot)
7205{
7206 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
7207 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
7208}
7209
7210static void vmx_slot_disable_log_dirty(struct kvm *kvm,
7211 struct kvm_memory_slot *slot)
7212{
7213 kvm_mmu_slot_set_dirty(kvm, slot);
7214}
7215
7216static void vmx_flush_log_dirty(struct kvm *kvm)
7217{
7218 kvm_flush_pml_buffers(kvm);
7219}
7220
Bandan Dasc5f983f2017-05-05 15:25:14 -04007221static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
7222{
7223 struct vmcs12 *vmcs12;
7224 struct vcpu_vmx *vmx = to_vmx(vcpu);
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007225 gpa_t gpa, dst;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007226
7227 if (is_guest_mode(vcpu)) {
7228 WARN_ON_ONCE(vmx->nested.pml_full);
7229
7230 /*
7231 * Check if PML is enabled for the nested guest.
7232 * Whether eptp bit 6 is set is already checked
7233 * as part of A/D emulation.
7234 */
7235 vmcs12 = get_vmcs12(vcpu);
7236 if (!nested_cpu_has_pml(vmcs12))
7237 return 0;
7238
Dan Carpenter47698862017-05-10 22:43:17 +03007239 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -04007240 vmx->nested.pml_full = true;
7241 return 1;
7242 }
7243
7244 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007245 dst = vmcs12->pml_address + sizeof(u64) * vmcs12->guest_pml_index;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007246
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007247 if (kvm_write_guest_page(vcpu->kvm, gpa_to_gfn(dst), &gpa,
7248 offset_in_page(dst), sizeof(gpa)))
Bandan Dasc5f983f2017-05-05 15:25:14 -04007249 return 0;
7250
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007251 vmcs12->guest_pml_index--;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007252 }
7253
7254 return 0;
7255}
7256
Kai Huang843e4332015-01-28 10:54:28 +08007257static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
7258 struct kvm_memory_slot *memslot,
7259 gfn_t offset, unsigned long mask)
7260{
7261 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
7262}
7263
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007264static void __pi_post_block(struct kvm_vcpu *vcpu)
7265{
7266 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7267 struct pi_desc old, new;
7268 unsigned int dest;
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007269
7270 do {
7271 old.control = new.control = pi_desc->control;
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007272 WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
7273 "Wakeup handler not enabled while the VCPU is blocked\n");
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007274
7275 dest = cpu_physical_id(vcpu->cpu);
7276
7277 if (x2apic_enabled())
7278 new.ndst = dest;
7279 else
7280 new.ndst = (dest << 8) & 0xFF00;
7281
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007282 /* set 'NV' to 'notification vector' */
7283 new.nv = POSTED_INTR_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007284 } while (cmpxchg64(&pi_desc->control, old.control,
7285 new.control) != old.control);
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007286
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007287 if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
7288 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007289 list_del(&vcpu->blocked_vcpu_list);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007290 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007291 vcpu->pre_pcpu = -1;
7292 }
7293}
7294
Feng Wuefc64402015-09-18 22:29:51 +08007295/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08007296 * This routine does the following things for vCPU which is going
7297 * to be blocked if VT-d PI is enabled.
7298 * - Store the vCPU to the wakeup list, so when interrupts happen
7299 * we can find the right vCPU to wake up.
7300 * - Change the Posted-interrupt descriptor as below:
7301 * 'NDST' <-- vcpu->pre_pcpu
7302 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
7303 * - If 'ON' is set during this process, which means at least one
7304 * interrupt is posted for this vCPU, we cannot block it, in
7305 * this case, return 1, otherwise, return 0.
7306 *
7307 */
Yunhong Jiangbc225122016-06-13 14:19:58 -07007308static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007309{
Feng Wubf9f6ac2015-09-18 22:29:55 +08007310 unsigned int dest;
7311 struct pi_desc old, new;
7312 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7313
7314 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007315 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7316 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +08007317 return 0;
7318
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007319 WARN_ON(irqs_disabled());
7320 local_irq_disable();
7321 if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
7322 vcpu->pre_pcpu = vcpu->cpu;
7323 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7324 list_add_tail(&vcpu->blocked_vcpu_list,
7325 &per_cpu(blocked_vcpu_on_cpu,
7326 vcpu->pre_pcpu));
7327 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7328 }
Feng Wubf9f6ac2015-09-18 22:29:55 +08007329
7330 do {
7331 old.control = new.control = pi_desc->control;
7332
Feng Wubf9f6ac2015-09-18 22:29:55 +08007333 WARN((pi_desc->sn == 1),
7334 "Warning: SN field of posted-interrupts "
7335 "is set before blocking\n");
7336
7337 /*
7338 * Since vCPU can be preempted during this process,
7339 * vcpu->cpu could be different with pre_pcpu, we
7340 * need to set pre_pcpu as the destination of wakeup
7341 * notification event, then we can find the right vCPU
7342 * to wakeup in wakeup handler if interrupts happen
7343 * when the vCPU is in blocked state.
7344 */
7345 dest = cpu_physical_id(vcpu->pre_pcpu);
7346
7347 if (x2apic_enabled())
7348 new.ndst = dest;
7349 else
7350 new.ndst = (dest << 8) & 0xFF00;
7351
7352 /* set 'NV' to 'wakeup vector' */
7353 new.nv = POSTED_INTR_WAKEUP_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007354 } while (cmpxchg64(&pi_desc->control, old.control,
7355 new.control) != old.control);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007356
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007357 /* We should not block the vCPU if an interrupt is posted for it. */
7358 if (pi_test_on(pi_desc) == 1)
7359 __pi_post_block(vcpu);
7360
7361 local_irq_enable();
7362 return (vcpu->pre_pcpu == -1);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007363}
7364
Yunhong Jiangbc225122016-06-13 14:19:58 -07007365static int vmx_pre_block(struct kvm_vcpu *vcpu)
7366{
7367 if (pi_pre_block(vcpu))
7368 return 1;
7369
Yunhong Jiang64672c92016-06-13 14:19:59 -07007370 if (kvm_lapic_hv_timer_in_use(vcpu))
7371 kvm_lapic_switch_to_sw_timer(vcpu);
7372
Yunhong Jiangbc225122016-06-13 14:19:58 -07007373 return 0;
7374}
7375
7376static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007377{
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007378 if (vcpu->pre_pcpu == -1)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007379 return;
7380
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007381 WARN_ON(irqs_disabled());
7382 local_irq_disable();
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007383 __pi_post_block(vcpu);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007384 local_irq_enable();
Feng Wubf9f6ac2015-09-18 22:29:55 +08007385}
7386
Yunhong Jiangbc225122016-06-13 14:19:58 -07007387static void vmx_post_block(struct kvm_vcpu *vcpu)
7388{
Yunhong Jiang64672c92016-06-13 14:19:59 -07007389 if (kvm_x86_ops->set_hv_timer)
7390 kvm_lapic_switch_to_hv_timer(vcpu);
7391
Yunhong Jiangbc225122016-06-13 14:19:58 -07007392 pi_post_block(vcpu);
7393}
7394
Feng Wubf9f6ac2015-09-18 22:29:55 +08007395/*
Feng Wuefc64402015-09-18 22:29:51 +08007396 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
7397 *
7398 * @kvm: kvm
7399 * @host_irq: host irq of the interrupt
7400 * @guest_irq: gsi of the interrupt
7401 * @set: set or unset PI
7402 * returns 0 on success, < 0 on failure
7403 */
7404static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
7405 uint32_t guest_irq, bool set)
7406{
7407 struct kvm_kernel_irq_routing_entry *e;
7408 struct kvm_irq_routing_table *irq_rt;
7409 struct kvm_lapic_irq irq;
7410 struct kvm_vcpu *vcpu;
7411 struct vcpu_data vcpu_info;
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007412 int idx, ret = 0;
Feng Wuefc64402015-09-18 22:29:51 +08007413
7414 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007415 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7416 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +08007417 return 0;
7418
7419 idx = srcu_read_lock(&kvm->irq_srcu);
7420 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007421 if (guest_irq >= irq_rt->nr_rt_entries ||
7422 hlist_empty(&irq_rt->map[guest_irq])) {
7423 pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
7424 guest_irq, irq_rt->nr_rt_entries);
7425 goto out;
7426 }
Feng Wuefc64402015-09-18 22:29:51 +08007427
7428 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
7429 if (e->type != KVM_IRQ_ROUTING_MSI)
7430 continue;
7431 /*
7432 * VT-d PI cannot support posting multicast/broadcast
7433 * interrupts to a vCPU, we still use interrupt remapping
7434 * for these kind of interrupts.
7435 *
7436 * For lowest-priority interrupts, we only support
7437 * those with single CPU as the destination, e.g. user
7438 * configures the interrupts via /proc/irq or uses
7439 * irqbalance to make the interrupts single-CPU.
7440 *
7441 * We will support full lowest-priority interrupt later.
Alexander Graffdcf7562019-09-05 14:58:18 +02007442 *
7443 * In addition, we can only inject generic interrupts using
7444 * the PI mechanism, refuse to route others through it.
Feng Wuefc64402015-09-18 22:29:51 +08007445 */
7446
Radim Krčmář371313132016-07-12 22:09:27 +02007447 kvm_set_msi_irq(kvm, e, &irq);
Alexander Graffdcf7562019-09-05 14:58:18 +02007448 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu) ||
7449 !kvm_irq_is_postable(&irq)) {
Feng Wu23a1c252016-01-25 16:53:32 +08007450 /*
7451 * Make sure the IRTE is in remapped mode if
7452 * we don't handle it in posted mode.
7453 */
7454 ret = irq_set_vcpu_affinity(host_irq, NULL);
7455 if (ret < 0) {
7456 printk(KERN_INFO
7457 "failed to back to remapped mode, irq: %u\n",
7458 host_irq);
7459 goto out;
7460 }
7461
Feng Wuefc64402015-09-18 22:29:51 +08007462 continue;
Feng Wu23a1c252016-01-25 16:53:32 +08007463 }
Feng Wuefc64402015-09-18 22:29:51 +08007464
7465 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
7466 vcpu_info.vector = irq.vector;
7467
hu huajun2698d822018-04-11 15:16:40 +08007468 trace_kvm_pi_irte_update(host_irq, vcpu->vcpu_id, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +08007469 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
7470
7471 if (set)
7472 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
Haozhong Zhangdc91f2e2017-09-18 09:56:49 +08007473 else
Feng Wuefc64402015-09-18 22:29:51 +08007474 ret = irq_set_vcpu_affinity(host_irq, NULL);
Feng Wuefc64402015-09-18 22:29:51 +08007475
7476 if (ret < 0) {
7477 printk(KERN_INFO "%s: failed to update PI IRTE\n",
7478 __func__);
7479 goto out;
7480 }
7481 }
7482
7483 ret = 0;
7484out:
7485 srcu_read_unlock(&kvm->irq_srcu, idx);
7486 return ret;
7487}
7488
Ashok Rajc45dcc72016-06-22 14:59:56 +08007489static void vmx_setup_mce(struct kvm_vcpu *vcpu)
7490{
7491 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
7492 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007493 FEAT_CTL_LMCE_ENABLED;
Ashok Rajc45dcc72016-06-22 14:59:56 +08007494 else
7495 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007496 ~FEAT_CTL_LMCE_ENABLED;
Ashok Rajc45dcc72016-06-22 14:59:56 +08007497}
7498
Ladi Prosek72d7b372017-10-11 16:54:41 +02007499static int vmx_smi_allowed(struct kvm_vcpu *vcpu)
7500{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007501 /* we need a nested vmexit to enter SMM, postpone if run is pending */
7502 if (to_vmx(vcpu)->nested.nested_run_pending)
7503 return 0;
Ladi Prosek72d7b372017-10-11 16:54:41 +02007504 return 1;
7505}
7506
Ladi Prosek0234bf82017-10-11 16:54:40 +02007507static int vmx_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
7508{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007509 struct vcpu_vmx *vmx = to_vmx(vcpu);
7510
7511 vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
7512 if (vmx->nested.smm.guest_mode)
7513 nested_vmx_vmexit(vcpu, -1, 0, 0);
7514
7515 vmx->nested.smm.vmxon = vmx->nested.vmxon;
7516 vmx->nested.vmxon = false;
Wanpeng Licaa057a2018-03-12 04:53:03 -07007517 vmx_clear_hlt(vcpu);
Ladi Prosek0234bf82017-10-11 16:54:40 +02007518 return 0;
7519}
7520
Sean Christophersoned193212019-04-02 08:03:09 -07007521static int vmx_pre_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
Ladi Prosek0234bf82017-10-11 16:54:40 +02007522{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007523 struct vcpu_vmx *vmx = to_vmx(vcpu);
7524 int ret;
7525
7526 if (vmx->nested.smm.vmxon) {
7527 vmx->nested.vmxon = true;
7528 vmx->nested.smm.vmxon = false;
7529 }
7530
7531 if (vmx->nested.smm.guest_mode) {
Sean Christophersona633e412018-09-26 09:23:47 -07007532 ret = nested_vmx_enter_non_root_mode(vcpu, false);
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007533 if (ret)
7534 return ret;
7535
7536 vmx->nested.smm.guest_mode = false;
7537 }
Ladi Prosek0234bf82017-10-11 16:54:40 +02007538 return 0;
7539}
7540
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007541static int enable_smi_window(struct kvm_vcpu *vcpu)
7542{
7543 return 0;
7544}
7545
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007546static bool vmx_need_emulation_on_page_fault(struct kvm_vcpu *vcpu)
7547{
Yi Wang9481b7f2019-07-15 12:35:17 +08007548 return false;
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007549}
7550
Liran Alon4b9852f2019-08-26 13:24:49 +03007551static bool vmx_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
7552{
7553 return to_vmx(vcpu)->nested.vmxon;
7554}
7555
Sean Christophersona3203382018-12-03 13:53:11 -08007556static __init int hardware_setup(void)
7557{
7558 unsigned long host_bndcfgs;
Sean Christopherson23420802019-04-19 22:50:57 -07007559 struct desc_ptr dt;
Sean Christophersona3203382018-12-03 13:53:11 -08007560 int r, i;
7561
7562 rdmsrl_safe(MSR_EFER, &host_efer);
7563
Sean Christopherson23420802019-04-19 22:50:57 -07007564 store_idt(&dt);
7565 host_idt_base = dt.address;
7566
Sean Christophersona3203382018-12-03 13:53:11 -08007567 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
7568 kvm_define_shared_msr(i, vmx_msr_index[i]);
7569
7570 if (setup_vmcs_config(&vmcs_config, &vmx_capability) < 0)
7571 return -EIO;
7572
7573 if (boot_cpu_has(X86_FEATURE_NX))
7574 kvm_enable_efer_bits(EFER_NX);
7575
7576 if (boot_cpu_has(X86_FEATURE_MPX)) {
7577 rdmsrl(MSR_IA32_BNDCFGS, host_bndcfgs);
7578 WARN_ONCE(host_bndcfgs, "KVM: BNDCFGS in host will be lost");
7579 }
7580
Sean Christophersona3203382018-12-03 13:53:11 -08007581 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
7582 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
7583 enable_vpid = 0;
7584
7585 if (!cpu_has_vmx_ept() ||
7586 !cpu_has_vmx_ept_4levels() ||
7587 !cpu_has_vmx_ept_mt_wb() ||
7588 !cpu_has_vmx_invept_global())
7589 enable_ept = 0;
7590
7591 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
7592 enable_ept_ad_bits = 0;
7593
7594 if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
7595 enable_unrestricted_guest = 0;
7596
7597 if (!cpu_has_vmx_flexpriority())
7598 flexpriority_enabled = 0;
7599
7600 if (!cpu_has_virtual_nmis())
7601 enable_vnmi = 0;
7602
7603 /*
7604 * set_apic_access_page_addr() is used to reload apic access
7605 * page upon invalidation. No need to do anything if not
7606 * using the APIC_ACCESS_ADDR VMCS field.
7607 */
7608 if (!flexpriority_enabled)
7609 kvm_x86_ops->set_apic_access_page_addr = NULL;
7610
7611 if (!cpu_has_vmx_tpr_shadow())
7612 kvm_x86_ops->update_cr8_intercept = NULL;
7613
7614 if (enable_ept && !cpu_has_vmx_ept_2m_page())
7615 kvm_disable_largepages();
7616
7617#if IS_ENABLED(CONFIG_HYPERV)
7618 if (ms_hyperv.nested_features & HV_X64_NESTED_GUEST_MAPPING_FLUSH
Lan Tianyu1f3a3e42018-12-06 21:21:07 +08007619 && enable_ept) {
7620 kvm_x86_ops->tlb_remote_flush = hv_remote_flush_tlb;
7621 kvm_x86_ops->tlb_remote_flush_with_range =
7622 hv_remote_flush_tlb_with_range;
7623 }
Sean Christophersona3203382018-12-03 13:53:11 -08007624#endif
7625
7626 if (!cpu_has_vmx_ple()) {
7627 ple_gap = 0;
7628 ple_window = 0;
7629 ple_window_grow = 0;
7630 ple_window_max = 0;
7631 ple_window_shrink = 0;
7632 }
7633
7634 if (!cpu_has_vmx_apicv()) {
7635 enable_apicv = 0;
7636 kvm_x86_ops->sync_pir_to_irr = NULL;
7637 }
7638
7639 if (cpu_has_vmx_tsc_scaling()) {
7640 kvm_has_tsc_control = true;
7641 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
7642 kvm_tsc_scaling_ratio_frac_bits = 48;
7643 }
7644
7645 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7646
7647 if (enable_ept)
7648 vmx_enable_tdp();
7649 else
7650 kvm_disable_tdp();
7651
Sean Christophersona3203382018-12-03 13:53:11 -08007652 /*
7653 * Only enable PML when hardware supports PML feature, and both EPT
7654 * and EPT A/D bit features are enabled -- PML depends on them to work.
7655 */
7656 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
7657 enable_pml = 0;
7658
7659 if (!enable_pml) {
7660 kvm_x86_ops->slot_enable_log_dirty = NULL;
7661 kvm_x86_ops->slot_disable_log_dirty = NULL;
7662 kvm_x86_ops->flush_log_dirty = NULL;
7663 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
7664 }
7665
7666 if (!cpu_has_vmx_preemption_timer())
Sean Christopherson804939e2019-05-07 12:18:05 -07007667 enable_preemption_timer = false;
Sean Christophersona3203382018-12-03 13:53:11 -08007668
Sean Christopherson804939e2019-05-07 12:18:05 -07007669 if (enable_preemption_timer) {
7670 u64 use_timer_freq = 5000ULL * 1000 * 1000;
Sean Christophersona3203382018-12-03 13:53:11 -08007671 u64 vmx_msr;
7672
7673 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
7674 cpu_preemption_timer_multi =
7675 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
Sean Christopherson804939e2019-05-07 12:18:05 -07007676
7677 if (tsc_khz)
7678 use_timer_freq = (u64)tsc_khz * 1000;
7679 use_timer_freq >>= cpu_preemption_timer_multi;
7680
7681 /*
7682 * KVM "disables" the preemption timer by setting it to its max
7683 * value. Don't use the timer if it might cause spurious exits
7684 * at a rate faster than 0.1 Hz (of uninterrupted guest time).
7685 */
7686 if (use_timer_freq > 0xffffffffu / 10)
7687 enable_preemption_timer = false;
7688 }
7689
7690 if (!enable_preemption_timer) {
Sean Christophersona3203382018-12-03 13:53:11 -08007691 kvm_x86_ops->set_hv_timer = NULL;
7692 kvm_x86_ops->cancel_hv_timer = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07007693 kvm_x86_ops->request_immediate_exit = __kvm_request_immediate_exit;
Sean Christophersona3203382018-12-03 13:53:11 -08007694 }
7695
Sean Christophersona3203382018-12-03 13:53:11 -08007696 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
Sean Christophersona3203382018-12-03 13:53:11 -08007697
7698 kvm_mce_cap_supported |= MCG_LMCE_P;
7699
Chao Pengf99e3da2018-10-24 16:05:10 +08007700 if (pt_mode != PT_MODE_SYSTEM && pt_mode != PT_MODE_HOST_GUEST)
7701 return -EINVAL;
7702 if (!enable_ept || !cpu_has_vmx_intel_pt())
7703 pt_mode = PT_MODE_SYSTEM;
7704
Sean Christophersona3203382018-12-03 13:53:11 -08007705 if (nested) {
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08007706 nested_vmx_setup_ctls_msrs(&vmcs_config.nested,
7707 vmx_capability.ept, enable_apicv);
7708
Sean Christophersone4027cf2018-12-03 13:53:12 -08007709 r = nested_vmx_hardware_setup(kvm_vmx_exit_handlers);
Sean Christophersona3203382018-12-03 13:53:11 -08007710 if (r)
7711 return r;
7712 }
7713
7714 r = alloc_kvm_area();
7715 if (r)
7716 nested_vmx_hardware_unsetup();
7717 return r;
7718}
7719
7720static __exit void hardware_unsetup(void)
7721{
7722 if (nested)
7723 nested_vmx_hardware_unsetup();
7724
7725 free_kvm_area();
7726}
7727
Kees Cook404f6aa2016-08-08 16:29:06 -07007728static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007729 .cpu_has_kvm_support = cpu_has_kvm_support,
7730 .disabled_by_bios = vmx_disabled_by_bios,
7731 .hardware_setup = hardware_setup,
7732 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03007733 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007734 .hardware_enable = hardware_enable,
7735 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007736 .cpu_has_accelerated_tpr = report_flexpriority,
Tom Lendackybc226f02018-05-10 22:06:39 +02007737 .has_emulated_msr = vmx_has_emulated_msr,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007738
Wanpeng Lib31c1142018-03-12 04:53:04 -07007739 .vm_init = vmx_vm_init,
Sean Christopherson434a1e92018-03-20 12:17:18 -07007740 .vm_alloc = vmx_vm_alloc,
7741 .vm_free = vmx_vm_free,
Wanpeng Lib31c1142018-03-12 04:53:04 -07007742
Avi Kivity6aa8b732006-12-10 02:21:36 -08007743 .vcpu_create = vmx_create_vcpu,
7744 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007745 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007746
Sean Christopherson6d6095b2018-07-23 12:32:44 -07007747 .prepare_guest_switch = vmx_prepare_switch_to_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007748 .vcpu_load = vmx_vcpu_load,
7749 .vcpu_put = vmx_vcpu_put,
7750
Paolo Bonzinia96036b2015-11-10 11:55:36 +01007751 .update_bp_intercept = update_exception_bitmap,
Tom Lendacky801e4592018-02-21 13:39:51 -06007752 .get_msr_feature = vmx_get_msr_feature,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007753 .get_msr = vmx_get_msr,
7754 .set_msr = vmx_set_msr,
7755 .get_segment_base = vmx_get_segment_base,
7756 .get_segment = vmx_get_segment,
7757 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007758 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007759 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02007760 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Anthony Liguori25c4c272007-04-27 09:29:21 +03007761 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007762 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007763 .set_cr3 = vmx_set_cr3,
7764 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007765 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007766 .get_idt = vmx_get_idt,
7767 .set_idt = vmx_set_idt,
7768 .get_gdt = vmx_get_gdt,
7769 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01007770 .get_dr6 = vmx_get_dr6,
7771 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +03007772 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007773 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007774 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007775 .get_rflags = vmx_get_rflags,
7776 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08007777
Avi Kivity6aa8b732006-12-10 02:21:36 -08007778 .tlb_flush = vmx_flush_tlb,
Junaid Shahidfaff8752018-06-29 13:10:05 -07007779 .tlb_flush_gva = vmx_flush_tlb_gva,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007780
Avi Kivity6aa8b732006-12-10 02:21:36 -08007781 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007782 .handle_exit = vmx_handle_exit,
Sean Christopherson1957aa62019-08-27 14:40:39 -07007783 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007784 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7785 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007786 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007787 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007788 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007789 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007790 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007791 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007792 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007793 .get_nmi_mask = vmx_get_nmi_mask,
7794 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007795 .enable_nmi_window = enable_nmi_window,
7796 .enable_irq_window = enable_irq_window,
7797 .update_cr8_intercept = update_cr8_intercept,
Jim Mattson8d860bb2018-05-09 16:56:05 -04007798 .set_virtual_apic_mode = vmx_set_virtual_apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +08007799 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +03007800 .get_enable_apicv = vmx_get_enable_apicv,
7801 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007802 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +01007803 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007804 .hwapic_irr_update = vmx_hwapic_irr_update,
7805 .hwapic_isr_update = vmx_hwapic_isr_update,
Liran Alone6c67d82018-09-04 10:56:52 +03007806 .guest_apic_has_interrupt = vmx_guest_apic_has_interrupt,
Yang Zhanga20ed542013-04-11 19:25:15 +08007807 .sync_pir_to_irr = vmx_sync_pir_to_irr,
7808 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Wanpeng Li17e433b2019-08-05 10:03:19 +08007809 .dy_apicv_has_pending_interrupt = vmx_dy_apicv_has_pending_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007810
Izik Eiduscbc94022007-10-25 00:29:55 +02007811 .set_tss_addr = vmx_set_tss_addr,
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07007812 .set_identity_map_addr = vmx_set_identity_map_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08007813 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007814 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007815
Avi Kivity586f9602010-11-18 13:09:54 +02007816 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007817
Sheng Yang17cc3932010-01-05 19:02:27 +08007818 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08007819
7820 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007821
7822 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +00007823 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007824
7825 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007826
7827 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007828
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02007829 .read_l1_tsc_offset = vmx_read_l1_tsc_offset,
Leonid Shatz326e7422018-11-06 12:14:25 +02007830 .write_l1_tsc_offset = vmx_write_l1_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007831
7832 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007833
7834 .check_intercept = vmx_check_intercept,
Sean Christopherson95b5a482019-04-19 22:50:59 -07007835 .handle_exit_irqoff = vmx_handle_exit_irqoff,
Liu, Jinsongda8999d2014-02-24 10:55:46 +00007836 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +08007837 .xsaves_supported = vmx_xsaves_supported,
Paolo Bonzini66336ca2016-07-12 10:36:41 +02007838 .umip_emulated = vmx_umip_emulated,
Chao Peng86f52012018-10-24 16:05:11 +08007839 .pt_supported = vmx_pt_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +01007840
Sean Christophersond264ee02018-08-27 15:21:12 -07007841 .request_immediate_exit = vmx_request_immediate_exit,
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007842
7843 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +08007844
7845 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
7846 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
7847 .flush_log_dirty = vmx_flush_log_dirty,
7848 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -04007849 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +02007850
Feng Wubf9f6ac2015-09-18 22:29:55 +08007851 .pre_block = vmx_pre_block,
7852 .post_block = vmx_post_block,
7853
Wei Huang25462f72015-06-19 15:45:05 +02007854 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +08007855
7856 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007857
7858#ifdef CONFIG_X86_64
7859 .set_hv_timer = vmx_set_hv_timer,
7860 .cancel_hv_timer = vmx_cancel_hv_timer,
7861#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +08007862
7863 .setup_mce = vmx_setup_mce,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007864
Ladi Prosek72d7b372017-10-11 16:54:41 +02007865 .smi_allowed = vmx_smi_allowed,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007866 .pre_enter_smm = vmx_pre_enter_smm,
7867 .pre_leave_smm = vmx_pre_leave_smm,
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007868 .enable_smi_window = enable_smi_window,
Vitaly Kuznetsov57b119d2018-10-16 18:50:01 +02007869
Sean Christophersone4027cf2018-12-03 13:53:12 -08007870 .check_nested_events = NULL,
7871 .get_nested_state = NULL,
7872 .set_nested_state = NULL,
7873 .get_vmcs12_pages = NULL,
7874 .nested_enable_evmcs = NULL,
Vitaly Kuznetsovea152982019-08-27 18:04:02 +02007875 .nested_get_evmcs_version = NULL,
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007876 .need_emulation_on_page_fault = vmx_need_emulation_on_page_fault,
Liran Alon4b9852f2019-08-26 13:24:49 +03007877 .apic_init_signal_blocked = vmx_apic_init_signal_blocked,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007878};
7879
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +02007880static void vmx_cleanup_l1d_flush(void)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02007881{
7882 if (vmx_l1d_flush_pages) {
7883 free_pages((unsigned long)vmx_l1d_flush_pages, L1D_CACHE_ORDER);
7884 vmx_l1d_flush_pages = NULL;
7885 }
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +02007886 /* Restore state so sysfs ignores VMX */
7887 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +02007888}
7889
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007890static void vmx_exit(void)
7891{
7892#ifdef CONFIG_KEXEC_CORE
7893 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
7894 synchronize_rcu();
7895#endif
7896
7897 kvm_exit();
7898
7899#if IS_ENABLED(CONFIG_HYPERV)
7900 if (static_branch_unlikely(&enable_evmcs)) {
7901 int cpu;
7902 struct hv_vp_assist_page *vp_ap;
7903 /*
7904 * Reset everything to support using non-enlightened VMCS
7905 * access later (e.g. when we reload the module with
7906 * enlightened_vmcs=0)
7907 */
7908 for_each_online_cpu(cpu) {
7909 vp_ap = hv_get_vp_assist_page(cpu);
7910
7911 if (!vp_ap)
7912 continue;
7913
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08007914 vp_ap->nested_control.features.directhypercall = 0;
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007915 vp_ap->current_nested_vmcs = 0;
7916 vp_ap->enlighten_vmentry = 0;
7917 }
7918
7919 static_branch_disable(&enable_evmcs);
7920 }
7921#endif
7922 vmx_cleanup_l1d_flush();
7923}
7924module_exit(vmx_exit);
7925
Avi Kivity6aa8b732006-12-10 02:21:36 -08007926static int __init vmx_init(void)
7927{
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01007928 int r;
7929
7930#if IS_ENABLED(CONFIG_HYPERV)
7931 /*
7932 * Enlightened VMCS usage should be recommended and the host needs
7933 * to support eVMCS v1 or above. We can also disable eVMCS support
7934 * with module parameter.
7935 */
7936 if (enlightened_vmcs &&
7937 ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
7938 (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
7939 KVM_EVMCS_VERSION) {
7940 int cpu;
7941
7942 /* Check that we have assist pages on all online CPUs */
7943 for_each_online_cpu(cpu) {
7944 if (!hv_get_vp_assist_page(cpu)) {
7945 enlightened_vmcs = false;
7946 break;
7947 }
7948 }
7949
7950 if (enlightened_vmcs) {
7951 pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
7952 static_branch_enable(&enable_evmcs);
7953 }
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08007954
7955 if (ms_hyperv.nested_features & HV_X64_NESTED_DIRECT_FLUSH)
7956 vmx_x86_ops.enable_direct_tlbflush
7957 = hv_enable_direct_tlbflush;
7958
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01007959 } else {
7960 enlightened_vmcs = false;
7961 }
7962#endif
7963
7964 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007965 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03007966 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007967 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +08007968
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007969 /*
Thomas Gleixner7db92e12018-07-13 16:23:19 +02007970 * Must be called after kvm_init() so enable_ept is properly set
7971 * up. Hand the parameter mitigation value in which was stored in
7972 * the pre module init parser. If no parameter was given, it will
7973 * contain 'auto' which will be turned into the default 'cond'
7974 * mitigation mode.
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007975 */
Waiman Long19a36d32019-08-26 15:30:23 -04007976 r = vmx_setup_l1d_flush(vmentry_l1d_flush_param);
7977 if (r) {
7978 vmx_exit();
7979 return r;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02007980 }
7981
Dave Young2965faa2015-09-09 15:38:55 -07007982#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08007983 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
7984 crash_vmclear_local_loaded_vmcss);
7985#endif
Jim Mattson21ebf532018-05-01 15:40:28 -07007986 vmx_check_vmcs12_offsets();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08007987
He, Qingfdef3ad2007-04-30 09:45:24 +03007988 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007989}
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007990module_init(vmx_init);