blob: 9ecfcf13a046d1a3e213e0da82be7975bb17e345 [file] [log] [blame]
Thomas Gleixner20c8ccb2019-06-04 10:11:32 +02001// SPDX-License-Identifier: GPL-2.0-only
Avi Kivity6aa8b732006-12-10 02:21:36 -08002/*
3 * Kernel-based Virtual Machine driver for Linux
4 *
5 * This module enables machines with Intel VT-x extensions to run virtual
6 * machines without emulation or binary translation.
7 *
8 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02009 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Authors:
12 * Avi Kivity <avi@qumranet.com>
13 * Yaniv Kamay <yaniv@qumranet.com>
Avi Kivity6aa8b732006-12-10 02:21:36 -080014 */
15
Sean Christopherson199b1182018-12-03 13:52:53 -080016#include <linux/highmem.h>
17#include <linux/hrtimer.h>
18#include <linux/kernel.h>
Avi Kivityedf88412007-12-16 11:02:48 +020019#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080020#include <linux/module.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020021#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070022#include <linux/mod_devicetable.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080023#include <linux/mm.h>
Julien Thierry00089c02020-09-04 16:30:25 +010024#include <linux/objtool.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080025#include <linux/sched.h>
Josh Poimboeufb2849092019-01-30 07:13:58 -060026#include <linux/sched/smt.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040028#include <linux/tboot.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080029#include <linux/trace_events.h>
Thomas Gleixner72c3c0f2020-07-23 00:00:09 +020030#include <linux/entry-kvm.h>
Avi Kivitye4956062007-06-28 14:15:57 -040031
Sean Christopherson199b1182018-12-03 13:52:53 -080032#include <asm/apic.h>
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +020033#include <asm/asm.h>
Feng Wu28b835d2015-09-18 22:29:54 +080034#include <asm/cpu.h>
Thomas Gleixnerba5bade2020-03-20 14:13:46 +010035#include <asm/cpu_device_id.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010036#include <asm/debugreg.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080037#include <asm/desc.h>
38#include <asm/fpu/internal.h>
Lai Jiangshana217a652021-05-04 21:50:14 +020039#include <asm/idtentry.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080040#include <asm/io.h>
Feng Wuefc64402015-09-18 22:29:51 +080041#include <asm/irq_remapping.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080042#include <asm/kexec.h>
43#include <asm/perf_event.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070044#include <asm/mmu_context.h>
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010045#include <asm/mshyperv.h>
Benjamin Thielb10c3072020-01-23 18:29:45 +010046#include <asm/mwait.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080047#include <asm/spec-ctrl.h>
48#include <asm/virtext.h>
49#include <asm/vmx.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080050
Sean Christopherson3077c192018-12-03 13:53:02 -080051#include "capabilities.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080052#include "cpuid.h"
Sean Christopherson4cebd742018-12-03 13:52:58 -080053#include "evmcs.h"
Vitaly Kuznetsov05f04ae2021-01-26 14:48:09 +010054#include "hyperv.h"
Vineeth Pillai3c86c0d2021-06-03 15:14:36 +000055#include "kvm_onhyperv.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080056#include "irq.h"
57#include "kvm_cache_regs.h"
58#include "lapic.h"
59#include "mmu.h"
Sean Christopherson55d23752018-12-03 13:53:18 -080060#include "nested.h"
Wei Huang25462f72015-06-19 15:45:05 +020061#include "pmu.h"
Sean Christopherson9798adb2021-04-12 16:21:38 +120062#include "sgx.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080063#include "trace.h"
Sean Christophersoncb1d4742018-12-03 13:53:04 -080064#include "vmcs.h"
Sean Christopherson609363c2018-12-03 13:53:05 -080065#include "vmcs12.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080066#include "vmx.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080067#include "x86.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030068
Avi Kivity6aa8b732006-12-10 02:21:36 -080069MODULE_AUTHOR("Qumranet");
70MODULE_LICENSE("GPL");
71
Valdis Klētnieks575b2552020-02-27 21:49:52 -050072#ifdef MODULE
Josh Triplette9bda3b2012-03-20 23:33:51 -070073static const struct x86_cpu_id vmx_cpu_id[] = {
Thomas Gleixner320debe2020-03-20 14:13:50 +010074 X86_MATCH_FEATURE(X86_FEATURE_VMX, NULL),
Josh Triplette9bda3b2012-03-20 23:33:51 -070075 {}
76};
77MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
Valdis Klētnieks575b2552020-02-27 21:49:52 -050078#endif
Josh Triplette9bda3b2012-03-20 23:33:51 -070079
Sean Christopherson2c4fd912018-12-03 13:53:03 -080080bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020081module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080082
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010083static bool __read_mostly enable_vnmi = 1;
84module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);
85
Sean Christopherson2c4fd912018-12-03 13:53:03 -080086bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020087module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020088
Sean Christopherson2c4fd912018-12-03 13:53:03 -080089bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020090module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080091
Sean Christopherson2c4fd912018-12-03 13:53:03 -080092bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070093module_param_named(unrestricted_guest,
94 enable_unrestricted_guest, bool, S_IRUGO);
95
Sean Christopherson2c4fd912018-12-03 13:53:03 -080096bool __read_mostly enable_ept_ad_bits = 1;
Xudong Hao83c3a332012-05-28 19:33:35 +080097module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
98
Avi Kivitya27685c2012-06-12 20:30:18 +030099static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +0200100module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300101
Rusty Russell476bc002012-01-13 09:32:18 +1030102static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +0300103module_param(fasteoi, bool, S_IRUGO);
104
Yang Zhang01e439b2013-04-11 19:25:12 +0800105module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +0800106
Nadav Har'El801d3422011-05-25 23:02:23 +0300107/*
108 * If nested=1, nested virtualization is supported, i.e., guests may use
109 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
110 * use VMX instructions.
111 */
Paolo Bonzini1e58e5e2018-10-17 00:55:22 +0200112static bool __read_mostly nested = 1;
Nadav Har'El801d3422011-05-25 23:02:23 +0300113module_param(nested, bool, S_IRUGO);
114
Sean Christopherson2c4fd912018-12-03 13:53:03 -0800115bool __read_mostly enable_pml = 1;
Kai Huang843e4332015-01-28 10:54:28 +0800116module_param_named(pml, enable_pml, bool, S_IRUGO);
117
Paolo Bonzini6f2f8452019-05-20 15:34:35 +0200118static bool __read_mostly dump_invalid_vmcs = 0;
119module_param(dump_invalid_vmcs, bool, 0644);
120
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100121#define MSR_BITMAP_MODE_X2APIC 1
122#define MSR_BITMAP_MODE_X2APIC_APICV 2
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100123
Haozhong Zhang64903d62015-10-20 15:39:09 +0800124#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
125
Yunhong Jiang64672c92016-06-13 14:19:59 -0700126/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
127static int __read_mostly cpu_preemption_timer_multi;
128static bool __read_mostly enable_preemption_timer = 1;
129#ifdef CONFIG_X86_64
130module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
131#endif
132
Mohammed Gamalb96e6502020-09-03 16:11:22 +0200133extern bool __read_mostly allow_smaller_maxphyaddr;
134module_param(allow_smaller_maxphyaddr, bool, S_IRUGO);
135
Sean Christopherson3de63472018-07-13 08:42:30 -0700136#define KVM_VM_CR0_ALWAYS_OFF (X86_CR0_NW | X86_CR0_CD)
Sean Christopherson1706bd02018-03-05 12:04:38 -0800137#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
138#define KVM_VM_CR0_ALWAYS_ON \
Sean Christophersonee5a5582021-07-13 09:32:59 -0700139 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200140
Sean Christopherson5dc1f042018-03-05 12:04:39 -0800141#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
Avi Kivitycdc0e242009-12-06 17:21:14 +0200142#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
143#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
144
Avi Kivity78ac8b42010-04-08 18:19:35 +0300145#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
146
Chao Pengbf8c55d2018-10-24 16:05:14 +0800147#define MSR_IA32_RTIT_STATUS_MASK (~(RTIT_STATUS_FILTEREN | \
148 RTIT_STATUS_CONTEXTEN | RTIT_STATUS_TRIGGEREN | \
149 RTIT_STATUS_ERROR | RTIT_STATUS_STOPPED | \
150 RTIT_STATUS_BYTECNT))
151
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800152/*
Alexander Graf3eb90012020-09-25 16:34:20 +0200153 * List of MSRs that can be directly passed to the guest.
154 * In addition to these x2apic and PT MSRs are handled specially.
155 */
156static u32 vmx_possible_passthrough_msrs[MAX_POSSIBLE_PASSTHROUGH_MSRS] = {
157 MSR_IA32_SPEC_CTRL,
158 MSR_IA32_PRED_CMD,
159 MSR_IA32_TSC,
Sean Christophersondbdd0962021-04-21 19:38:31 -0700160#ifdef CONFIG_X86_64
Alexander Graf3eb90012020-09-25 16:34:20 +0200161 MSR_FS_BASE,
162 MSR_GS_BASE,
163 MSR_KERNEL_GS_BASE,
Sean Christophersondbdd0962021-04-21 19:38:31 -0700164#endif
Alexander Graf3eb90012020-09-25 16:34:20 +0200165 MSR_IA32_SYSENTER_CS,
166 MSR_IA32_SYSENTER_ESP,
167 MSR_IA32_SYSENTER_EIP,
168 MSR_CORE_C1_RES,
169 MSR_CORE_C3_RESIDENCY,
170 MSR_CORE_C6_RESIDENCY,
171 MSR_CORE_C7_RESIDENCY,
172};
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800173
174/*
175 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
176 * ple_gap: upper bound on the amount of time between two successive
177 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500178 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800179 * ple_window: upper bound on the amount of time a guest is allowed to execute
180 * in a PAUSE loop. Tests indicate that most spinlocks are held for
181 * less than 2^12 cycles
182 * Time is measured based on a counter that runs at the same rate as the TSC,
183 * refer SDM volume 3b section 21.6.13 & 22.1.3.
184 */
Babu Mogerc8e88712018-03-16 16:37:24 -0400185static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
Luiz Capitulinoa87c99e2018-11-23 12:02:14 -0500186module_param(ple_gap, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200187
Babu Moger7fbc85a2018-03-16 16:37:22 -0400188static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
189module_param(ple_window, uint, 0444);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800190
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200191/* Default doubles per-vcpu window every exit. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400192static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400193module_param(ple_window_grow, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200194
195/* Default resets per-vcpu window every exit to ple_window. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400196static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400197module_param(ple_window_shrink, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200198
199/* Default is to compute the maximum so we can never overflow. */
Babu Moger7fbc85a2018-03-16 16:37:22 -0400200static unsigned int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
201module_param(ple_window_max, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200202
Chao Pengf99e3da2018-10-24 16:05:10 +0800203/* Default is SYSTEM mode, 1 for host-guest mode */
204int __read_mostly pt_mode = PT_MODE_SYSTEM;
205module_param(pt_mode, int, S_IRUGO);
206
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200207static DEFINE_STATIC_KEY_FALSE(vmx_l1d_should_flush);
Nicolai Stange427362a2018-07-21 22:25:00 +0200208static DEFINE_STATIC_KEY_FALSE(vmx_l1d_flush_cond);
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200209static DEFINE_MUTEX(vmx_l1d_flush_mutex);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200210
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200211/* Storage for pre module init parameter parsing */
212static enum vmx_l1d_flush_state __read_mostly vmentry_l1d_flush_param = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200213
214static const struct {
215 const char *option;
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200216 bool for_parse;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200217} vmentry_l1d_param[] = {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200218 [VMENTER_L1D_FLUSH_AUTO] = {"auto", true},
219 [VMENTER_L1D_FLUSH_NEVER] = {"never", true},
220 [VMENTER_L1D_FLUSH_COND] = {"cond", true},
221 [VMENTER_L1D_FLUSH_ALWAYS] = {"always", true},
222 [VMENTER_L1D_FLUSH_EPT_DISABLED] = {"EPT disabled", false},
223 [VMENTER_L1D_FLUSH_NOT_REQUIRED] = {"not required", false},
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200224};
225
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200226#define L1D_CACHE_ORDER 4
227static void *vmx_l1d_flush_pages;
228
229static int vmx_setup_l1d_flush(enum vmx_l1d_flush_state l1tf)
230{
231 struct page *page;
Nicolai Stange288d1522018-07-18 19:07:38 +0200232 unsigned int i;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200233
Waiman Long19a36d32019-08-26 15:30:23 -0400234 if (!boot_cpu_has_bug(X86_BUG_L1TF)) {
235 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
236 return 0;
237 }
238
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200239 if (!enable_ept) {
240 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_EPT_DISABLED;
241 return 0;
242 }
243
Yi Wangd806afa2018-08-16 13:42:39 +0800244 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES)) {
245 u64 msr;
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200246
Yi Wangd806afa2018-08-16 13:42:39 +0800247 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, msr);
248 if (msr & ARCH_CAP_SKIP_VMENTRY_L1DFLUSH) {
249 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
250 return 0;
251 }
252 }
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200253
Jiri Kosinad90a7a02018-07-13 16:23:25 +0200254 /* If set to auto use the default l1tf mitigation method */
255 if (l1tf == VMENTER_L1D_FLUSH_AUTO) {
256 switch (l1tf_mitigation) {
257 case L1TF_MITIGATION_OFF:
258 l1tf = VMENTER_L1D_FLUSH_NEVER;
259 break;
260 case L1TF_MITIGATION_FLUSH_NOWARN:
261 case L1TF_MITIGATION_FLUSH:
262 case L1TF_MITIGATION_FLUSH_NOSMT:
263 l1tf = VMENTER_L1D_FLUSH_COND;
264 break;
265 case L1TF_MITIGATION_FULL:
266 case L1TF_MITIGATION_FULL_FORCE:
267 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
268 break;
269 }
270 } else if (l1tf_mitigation == L1TF_MITIGATION_FULL_FORCE) {
271 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
272 }
273
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200274 if (l1tf != VMENTER_L1D_FLUSH_NEVER && !vmx_l1d_flush_pages &&
275 !boot_cpu_has(X86_FEATURE_FLUSH_L1D)) {
Ben Gardon41836832019-02-11 11:02:52 -0800276 /*
277 * This allocation for vmx_l1d_flush_pages is not tied to a VM
278 * lifetime and so should not be charged to a memcg.
279 */
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200280 page = alloc_pages(GFP_KERNEL, L1D_CACHE_ORDER);
281 if (!page)
282 return -ENOMEM;
283 vmx_l1d_flush_pages = page_address(page);
Nicolai Stange288d1522018-07-18 19:07:38 +0200284
285 /*
286 * Initialize each page with a different pattern in
287 * order to protect against KSM in the nested
288 * virtualization case.
289 */
290 for (i = 0; i < 1u << L1D_CACHE_ORDER; ++i) {
291 memset(vmx_l1d_flush_pages + i * PAGE_SIZE, i + 1,
292 PAGE_SIZE);
293 }
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200294 }
295
296 l1tf_vmx_mitigation = l1tf;
297
Thomas Gleixner895ae472018-07-13 16:23:22 +0200298 if (l1tf != VMENTER_L1D_FLUSH_NEVER)
299 static_branch_enable(&vmx_l1d_should_flush);
300 else
301 static_branch_disable(&vmx_l1d_should_flush);
Thomas Gleixner4c6523e2018-07-13 16:23:20 +0200302
Nicolai Stange427362a2018-07-21 22:25:00 +0200303 if (l1tf == VMENTER_L1D_FLUSH_COND)
304 static_branch_enable(&vmx_l1d_flush_cond);
Thomas Gleixner895ae472018-07-13 16:23:22 +0200305 else
Nicolai Stange427362a2018-07-21 22:25:00 +0200306 static_branch_disable(&vmx_l1d_flush_cond);
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200307 return 0;
308}
309
310static int vmentry_l1d_flush_parse(const char *s)
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200311{
312 unsigned int i;
313
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200314 if (s) {
315 for (i = 0; i < ARRAY_SIZE(vmentry_l1d_param); i++) {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200316 if (vmentry_l1d_param[i].for_parse &&
317 sysfs_streq(s, vmentry_l1d_param[i].option))
318 return i;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200319 }
320 }
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200321 return -EINVAL;
322}
323
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200324static int vmentry_l1d_flush_set(const char *s, const struct kernel_param *kp)
325{
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200326 int l1tf, ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200327
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200328 l1tf = vmentry_l1d_flush_parse(s);
329 if (l1tf < 0)
330 return l1tf;
331
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200332 if (!boot_cpu_has(X86_BUG_L1TF))
333 return 0;
334
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200335 /*
336 * Has vmx_init() run already? If not then this is the pre init
337 * parameter parsing. In that case just store the value and let
338 * vmx_init() do the proper setup after enable_ept has been
339 * established.
340 */
341 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_AUTO) {
342 vmentry_l1d_flush_param = l1tf;
343 return 0;
344 }
345
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200346 mutex_lock(&vmx_l1d_flush_mutex);
347 ret = vmx_setup_l1d_flush(l1tf);
348 mutex_unlock(&vmx_l1d_flush_mutex);
349 return ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200350}
351
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200352static int vmentry_l1d_flush_get(char *s, const struct kernel_param *kp)
353{
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200354 if (WARN_ON_ONCE(l1tf_vmx_mitigation >= ARRAY_SIZE(vmentry_l1d_param)))
355 return sprintf(s, "???\n");
356
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200357 return sprintf(s, "%s\n", vmentry_l1d_param[l1tf_vmx_mitigation].option);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200358}
359
360static const struct kernel_param_ops vmentry_l1d_flush_ops = {
361 .set = vmentry_l1d_flush_set,
362 .get = vmentry_l1d_flush_get,
363};
Thomas Gleixner895ae472018-07-13 16:23:22 +0200364module_param_cb(vmentry_l1d_flush, &vmentry_l1d_flush_ops, NULL, 0644);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200365
Gleb Natapovd99e4152012-12-20 16:57:45 +0200366static u32 vmx_segment_access_rights(struct kvm_segment *var);
Avi Kivity75880a02007-06-20 11:20:04 +0300367
Sean Christopherson453eafb2018-12-20 12:25:17 -0800368void vmx_vmexit(void);
369
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700370#define vmx_insn_failed(fmt...) \
371do { \
372 WARN_ONCE(1, fmt); \
373 pr_warn_ratelimited(fmt); \
374} while (0)
375
Sean Christopherson6e202092019-07-19 13:41:08 -0700376asmlinkage void vmread_error(unsigned long field, bool fault)
377{
378 if (fault)
379 kvm_spurious_fault();
380 else
381 vmx_insn_failed("kvm: vmread failed: field=%lx\n", field);
382}
383
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700384noinline void vmwrite_error(unsigned long field, unsigned long value)
385{
386 vmx_insn_failed("kvm: vmwrite failed: field=%lx val=%lx err=%d\n",
387 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
388}
389
390noinline void vmclear_error(struct vmcs *vmcs, u64 phys_addr)
391{
392 vmx_insn_failed("kvm: vmclear failed: %p/%llx\n", vmcs, phys_addr);
393}
394
395noinline void vmptrld_error(struct vmcs *vmcs, u64 phys_addr)
396{
397 vmx_insn_failed("kvm: vmptrld failed: %p/%llx\n", vmcs, phys_addr);
398}
399
400noinline void invvpid_error(unsigned long ext, u16 vpid, gva_t gva)
401{
402 vmx_insn_failed("kvm: invvpid failed: ext=0x%lx vpid=%u gva=0x%lx\n",
403 ext, vpid, gva);
404}
405
406noinline void invept_error(unsigned long ext, u64 eptp, gpa_t gpa)
407{
408 vmx_insn_failed("kvm: invept failed: ext=0x%lx eptp=%llx gpa=0x%llx\n",
409 ext, eptp, gpa);
410}
411
Avi Kivity6aa8b732006-12-10 02:21:36 -0800412static DEFINE_PER_CPU(struct vmcs *, vmxarea);
Sean Christopherson75edce82018-12-03 13:53:06 -0800413DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300414/*
415 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
416 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
417 */
418static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800419
Sheng Yang2384d2b2008-01-17 15:14:33 +0800420static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
421static DEFINE_SPINLOCK(vmx_vpid_lock);
422
Sean Christopherson3077c192018-12-03 13:53:02 -0800423struct vmcs_config vmcs_config;
424struct vmx_capability vmx_capability;
Sheng Yangd56f5462008-04-25 10:13:16 +0800425
Avi Kivity6aa8b732006-12-10 02:21:36 -0800426#define VMX_SEGMENT_FIELD(seg) \
427 [VCPU_SREG_##seg] = { \
428 .selector = GUEST_##seg##_SELECTOR, \
429 .base = GUEST_##seg##_BASE, \
430 .limit = GUEST_##seg##_LIMIT, \
431 .ar_bytes = GUEST_##seg##_AR_BYTES, \
432 }
433
Mathias Krause772e0312012-08-30 01:30:19 +0200434static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800435 unsigned selector;
436 unsigned base;
437 unsigned limit;
438 unsigned ar_bytes;
439} kvm_vmx_segment_fields[] = {
440 VMX_SEGMENT_FIELD(CS),
441 VMX_SEGMENT_FIELD(DS),
442 VMX_SEGMENT_FIELD(ES),
443 VMX_SEGMENT_FIELD(FS),
444 VMX_SEGMENT_FIELD(GS),
445 VMX_SEGMENT_FIELD(SS),
446 VMX_SEGMENT_FIELD(TR),
447 VMX_SEGMENT_FIELD(LDTR),
448};
449
Sean Christophersonec0241f2020-04-15 13:34:52 -0700450static inline void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
451{
452 vmx->segment_cache.bitmask = 0;
453}
454
Sean Christopherson23420802019-04-19 22:50:57 -0700455static unsigned long host_idt_base;
Avi Kivity26bb0982009-09-07 11:14:12 +0300456
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100457#if IS_ENABLED(CONFIG_HYPERV)
458static bool __read_mostly enlightened_vmcs = true;
459module_param(enlightened_vmcs, bool, 0444);
460
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800461static int hv_enable_direct_tlbflush(struct kvm_vcpu *vcpu)
462{
463 struct hv_enlightened_vmcs *evmcs;
464 struct hv_partition_assist_pg **p_hv_pa_pg =
Vitaly Kuznetsov05f04ae2021-01-26 14:48:09 +0100465 &to_kvm_hv(vcpu->kvm)->hv_pa_pg;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800466 /*
467 * Synthetic VM-Exit is not enabled in current code and so All
468 * evmcs in singe VM shares same assist page.
469 */
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200470 if (!*p_hv_pa_pg)
Sean Christophersoneba04b22021-03-30 19:30:25 -0700471 *p_hv_pa_pg = kzalloc(PAGE_SIZE, GFP_KERNEL_ACCOUNT);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200472
473 if (!*p_hv_pa_pg)
474 return -ENOMEM;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800475
476 evmcs = (struct hv_enlightened_vmcs *)to_vmx(vcpu)->loaded_vmcs->vmcs;
477
478 evmcs->partition_assist_page =
479 __pa(*p_hv_pa_pg);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200480 evmcs->hv_vm_id = (unsigned long)vcpu->kvm;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800481 evmcs->hv_enlightenments_control.nested_flush_hypercall = 1;
482
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800483 return 0;
484}
485
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100486#endif /* IS_ENABLED(CONFIG_HYPERV) */
487
Yunhong Jiang64672c92016-06-13 14:19:59 -0700488/*
489 * Comment's format: document - errata name - stepping - processor name.
490 * Refer from
491 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
492 */
493static u32 vmx_preemption_cpu_tfms[] = {
494/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
4950x000206E6,
496/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
497/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
498/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
4990x00020652,
500/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
5010x00020655,
502/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
503/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
504/*
505 * 320767.pdf - AAP86 - B1 -
506 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
507 */
5080x000106E5,
509/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
5100x000106A0,
511/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
5120x000106A1,
513/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
5140x000106A4,
515 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
516 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
517 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
5180x000106A5,
Wei Huang3d82c562018-12-03 14:13:32 -0600519 /* Xeon E3-1220 V2 */
5200x000306A8,
Yunhong Jiang64672c92016-06-13 14:19:59 -0700521};
522
523static inline bool cpu_has_broken_vmx_preemption_timer(void)
524{
525 u32 eax = cpuid_eax(0x00000001), i;
526
527 /* Clear the reserved bits */
528 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +0000529 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -0700530 if (eax == vmx_preemption_cpu_tfms[i])
531 return true;
532
533 return false;
534}
535
Paolo Bonzini35754c92015-07-29 12:05:37 +0200536static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800537{
Paolo Bonzini35754c92015-07-29 12:05:37 +0200538 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800539}
540
Sheng Yang04547152009-04-01 15:52:31 +0800541static inline bool report_flexpriority(void)
542{
543 return flexpriority_enabled;
544}
545
Alexander Graf3eb90012020-09-25 16:34:20 +0200546static int possible_passthrough_msr_slot(u32 msr)
547{
548 u32 i;
549
550 for (i = 0; i < ARRAY_SIZE(vmx_possible_passthrough_msrs); i++)
551 if (vmx_possible_passthrough_msrs[i] == msr)
552 return i;
553
554 return -ENOENT;
555}
556
557static bool is_valid_passthrough_msr(u32 msr)
558{
559 bool r;
560
561 switch (msr) {
562 case 0x800 ... 0x8ff:
563 /* x2APIC MSRs. These are handled in vmx_update_msr_bitmap_x2apic() */
564 return true;
565 case MSR_IA32_RTIT_STATUS:
566 case MSR_IA32_RTIT_OUTPUT_BASE:
567 case MSR_IA32_RTIT_OUTPUT_MASK:
568 case MSR_IA32_RTIT_CR3_MATCH:
569 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
570 /* PT MSRs. These are handled in pt_update_intercept_for_msr() */
Like Xu1b5ac3222021-02-01 13:10:34 +0800571 case MSR_LBR_SELECT:
572 case MSR_LBR_TOS:
573 case MSR_LBR_INFO_0 ... MSR_LBR_INFO_0 + 31:
574 case MSR_LBR_NHM_FROM ... MSR_LBR_NHM_FROM + 31:
575 case MSR_LBR_NHM_TO ... MSR_LBR_NHM_TO + 31:
576 case MSR_LBR_CORE_FROM ... MSR_LBR_CORE_FROM + 8:
577 case MSR_LBR_CORE_TO ... MSR_LBR_CORE_TO + 8:
578 /* LBR MSRs. These are handled in vmx_update_intercept_for_lbr_msrs() */
Alexander Graf3eb90012020-09-25 16:34:20 +0200579 return true;
580 }
581
582 r = possible_passthrough_msr_slot(msr) != -ENOENT;
583
584 WARN(!r, "Invalid MSR %x, please adapt vmx_possible_passthrough_msrs[]", msr);
585
586 return r;
587}
588
Sean Christophersond85a8032020-09-23 11:04:06 -0700589struct vmx_uret_msr *vmx_find_uret_msr(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300590{
591 int i;
592
Sean Christopherson8ea8b8d2021-05-04 10:17:29 -0700593 i = kvm_find_user_return_msr(msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300594 if (i >= 0)
Sean Christophersoneb3db1b2020-09-23 11:03:58 -0700595 return &vmx->guest_uret_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000596 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800597}
598
Sean Christopherson7bf662b2020-09-23 11:04:07 -0700599static int vmx_set_guest_uret_msr(struct vcpu_vmx *vmx,
600 struct vmx_uret_msr *msr, u64 data)
Paolo Bonzinib07a5c52019-11-18 12:23:01 -0500601{
Sean Christophersonee9d22e2021-05-04 10:17:28 -0700602 unsigned int slot = msr - vmx->guest_uret_msrs;
Paolo Bonzinib07a5c52019-11-18 12:23:01 -0500603 int ret = 0;
604
605 u64 old_msr_data = msr->data;
606 msr->data = data;
Sean Christophersonee9d22e2021-05-04 10:17:28 -0700607 if (msr->load_into_hardware) {
Paolo Bonzinib07a5c52019-11-18 12:23:01 -0500608 preempt_disable();
Sean Christophersonee9d22e2021-05-04 10:17:28 -0700609 ret = kvm_set_user_return_msr(slot, msr->data, msr->mask);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -0500610 preempt_enable();
611 if (ret)
612 msr->data = old_msr_data;
613 }
614 return ret;
615}
616
Dave Young2965faa2015-09-09 15:38:55 -0700617#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800618static void crash_vmclear_local_loaded_vmcss(void)
619{
620 int cpu = raw_smp_processor_id();
621 struct loaded_vmcs *v;
622
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800623 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
624 loaded_vmcss_on_cpu_link)
625 vmcs_clear(v->vmcs);
626}
Dave Young2965faa2015-09-09 15:38:55 -0700627#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800628
Nadav Har'Eld462b812011-05-24 15:26:10 +0300629static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800630{
Nadav Har'Eld462b812011-05-24 15:26:10 +0300631 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -0800632 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -0800633
Nadav Har'Eld462b812011-05-24 15:26:10 +0300634 if (loaded_vmcs->cpu != cpu)
635 return; /* vcpu migration can race with cpu offline */
636 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800637 per_cpu(current_vmcs, cpu) = NULL;
Sean Christopherson31603d42020-03-21 12:37:49 -0700638
639 vmcs_clear(loaded_vmcs->vmcs);
640 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
641 vmcs_clear(loaded_vmcs->shadow_vmcs);
642
Nadav Har'Eld462b812011-05-24 15:26:10 +0300643 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800644
645 /*
Sean Christopherson31603d42020-03-21 12:37:49 -0700646 * Ensure all writes to loaded_vmcs, including deleting it from its
647 * current percpu list, complete before setting loaded_vmcs->vcpu to
648 * -1, otherwise a different cpu can see vcpu == -1 first and add
649 * loaded_vmcs to its percpu list before it's deleted from this cpu's
650 * list. Pairs with the smp_rmb() in vmx_vcpu_load_vmcs().
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800651 */
652 smp_wmb();
653
Sean Christopherson31603d42020-03-21 12:37:49 -0700654 loaded_vmcs->cpu = -1;
655 loaded_vmcs->launched = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800656}
657
Sean Christopherson89b0c9f2018-12-03 13:53:07 -0800658void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800659{
Xiao Guangronge6c7d322012-11-28 20:53:15 +0800660 int cpu = loaded_vmcs->cpu;
661
662 if (cpu != -1)
663 smp_call_function_single(cpu,
664 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800665}
666
Avi Kivity2fb92db2011-04-27 19:42:18 +0300667static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
668 unsigned field)
669{
670 bool ret;
671 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
672
Sean Christophersoncb3c1e22019-09-27 14:45:22 -0700673 if (!kvm_register_is_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS)) {
674 kvm_register_mark_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS);
Avi Kivity2fb92db2011-04-27 19:42:18 +0300675 vmx->segment_cache.bitmask = 0;
676 }
677 ret = vmx->segment_cache.bitmask & mask;
678 vmx->segment_cache.bitmask |= mask;
679 return ret;
680}
681
682static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
683{
684 u16 *p = &vmx->segment_cache.seg[seg].selector;
685
686 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
687 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
688 return *p;
689}
690
691static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
692{
693 ulong *p = &vmx->segment_cache.seg[seg].base;
694
695 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
696 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
697 return *p;
698}
699
700static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
701{
702 u32 *p = &vmx->segment_cache.seg[seg].limit;
703
704 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
705 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
706 return *p;
707}
708
709static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
710{
711 u32 *p = &vmx->segment_cache.seg[seg].ar;
712
713 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
714 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
715 return *p;
716}
717
Jason Baronb6a7cc32021-01-14 22:27:54 -0500718void vmx_update_exception_bitmap(struct kvm_vcpu *vcpu)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300719{
720 u32 eb;
721
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100722 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -0800723 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Liran Alon9e869482018-03-12 13:12:51 +0200724 /*
725 * Guest access to VMware backdoor ports could legitimately
726 * trigger #GP because of TSS I/O permission bitmap.
727 * We intercept those #GP and allow access to them anyway
728 * as VMware does.
729 */
730 if (enable_vmware_backdoor)
731 eb |= (1u << GP_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100732 if ((vcpu->guest_debug &
733 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
734 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
735 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300736 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300737 eb = ~0;
Paolo Bonzinia0c13432020-07-10 17:48:08 +0200738 if (!vmx_need_pf_intercept(vcpu))
Miaohe Lin49f933d2020-02-27 11:20:54 +0800739 eb &= ~(1u << PF_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +0300740
741 /* When we are running a nested L2 guest and L1 specified for it a
742 * certain exception bitmap, we must trap the same exceptions and pass
743 * them to L1. When running L2, we will only handle the exceptions
744 * specified above if L1 did not want them.
745 */
746 if (is_guest_mode(vcpu))
747 eb |= get_vmcs12(vcpu)->exception_bitmap;
Paolo Bonzinib502e6e2020-09-29 08:31:32 -0400748 else {
Jim Mattson5140bc72021-06-18 16:59:41 -0700749 int mask = 0, match = 0;
750
751 if (enable_ept && (eb & (1u << PF_VECTOR))) {
752 /*
753 * If EPT is enabled, #PF is currently only intercepted
754 * if MAXPHYADDR is smaller on the guest than on the
755 * host. In that case we only care about present,
756 * non-reserved faults. For vmcs02, however, PFEC_MASK
757 * and PFEC_MATCH are set in prepare_vmcs02_rare.
758 */
759 mask = PFERR_PRESENT_MASK | PFERR_RSVD_MASK;
760 match = PFERR_PRESENT_MASK;
761 }
Paolo Bonzinib502e6e2020-09-29 08:31:32 -0400762 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, mask);
Jim Mattson5140bc72021-06-18 16:59:41 -0700763 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, match);
Paolo Bonzinib502e6e2020-09-29 08:31:32 -0400764 }
Nadav Har'El36cf24e2011-05-25 23:15:08 +0300765
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300766 vmcs_write32(EXCEPTION_BITMAP, eb);
767}
768
Ashok Raj15d45072018-02-01 22:59:43 +0100769/*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100770 * Check if MSR is intercepted for currently loaded MSR bitmap.
771 */
772static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
773{
774 unsigned long *msr_bitmap;
775 int f = sizeof(unsigned long);
776
777 if (!cpu_has_vmx_msr_bitmap())
778 return true;
779
780 msr_bitmap = to_vmx(vcpu)->loaded_vmcs->msr_bitmap;
781
782 if (msr <= 0x1fff) {
783 return !!test_bit(msr, msr_bitmap + 0x800 / f);
784 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
785 msr &= 0x1fff;
786 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
787 }
788
789 return true;
790}
791
Gleb Natapov2961e8762013-11-25 15:37:13 +0200792static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
793 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200794{
Gleb Natapov2961e8762013-11-25 15:37:13 +0200795 vm_entry_controls_clearbit(vmx, entry);
796 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200797}
798
Sean Christophersona128a932020-09-23 11:03:57 -0700799int vmx_find_loadstore_msr_slot(struct vmx_msrs *m, u32 msr)
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400800{
801 unsigned int i;
802
803 for (i = 0; i < m->nr; ++i) {
804 if (m->val[i].index == msr)
805 return i;
806 }
807 return -ENOENT;
808}
809
Avi Kivity61d2ef22010-04-28 16:40:38 +0300810static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
811{
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400812 int i;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300813 struct msr_autoload *m = &vmx->msr_autoload;
814
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200815 switch (msr) {
816 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800817 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200818 clear_atomic_switch_msr_special(vmx,
819 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200820 VM_EXIT_LOAD_IA32_EFER);
821 return;
822 }
823 break;
824 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800825 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200826 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200827 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
828 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
829 return;
830 }
831 break;
Avi Kivity110312c2010-12-21 12:54:20 +0200832 }
Sean Christophersona128a932020-09-23 11:03:57 -0700833 i = vmx_find_loadstore_msr_slot(&m->guest, msr);
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400834 if (i < 0)
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400835 goto skip_guest;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400836 --m->guest.nr;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400837 m->guest.val[i] = m->guest.val[m->guest.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400838 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Avi Kivity110312c2010-12-21 12:54:20 +0200839
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400840skip_guest:
Sean Christophersona128a932020-09-23 11:03:57 -0700841 i = vmx_find_loadstore_msr_slot(&m->host, msr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400842 if (i < 0)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300843 return;
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400844
845 --m->host.nr;
846 m->host.val[i] = m->host.val[m->host.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400847 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300848}
849
Gleb Natapov2961e8762013-11-25 15:37:13 +0200850static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
851 unsigned long entry, unsigned long exit,
852 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
853 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200854{
855 vmcs_write64(guest_val_vmcs, guest_val);
Sean Christopherson5a5e8a12018-09-26 09:23:56 -0700856 if (host_val_vmcs != HOST_IA32_EFER)
857 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +0200858 vm_entry_controls_setbit(vmx, entry);
859 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200860}
861
Avi Kivity61d2ef22010-04-28 16:40:38 +0300862static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400863 u64 guest_val, u64 host_val, bool entry_only)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300864{
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400865 int i, j = 0;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300866 struct msr_autoload *m = &vmx->msr_autoload;
867
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200868 switch (msr) {
869 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800870 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200871 add_atomic_switch_msr_special(vmx,
872 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200873 VM_EXIT_LOAD_IA32_EFER,
874 GUEST_IA32_EFER,
875 HOST_IA32_EFER,
876 guest_val, host_val);
877 return;
878 }
879 break;
880 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800881 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200882 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200883 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
884 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
885 GUEST_IA32_PERF_GLOBAL_CTRL,
886 HOST_IA32_PERF_GLOBAL_CTRL,
887 guest_val, host_val);
888 return;
889 }
890 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +0100891 case MSR_IA32_PEBS_ENABLE:
892 /* PEBS needs a quiescent period after being disabled (to write
893 * a record). Disabling PEBS through VMX MSR swapping doesn't
894 * provide that period, so a CPU could write host's record into
895 * guest's memory.
896 */
897 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +0200898 }
899
Sean Christophersona128a932020-09-23 11:03:57 -0700900 i = vmx_find_loadstore_msr_slot(&m->guest, msr);
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400901 if (!entry_only)
Sean Christophersona128a932020-09-23 11:03:57 -0700902 j = vmx_find_loadstore_msr_slot(&m->host, msr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300903
Sean Christophersonce833b22020-09-23 11:03:56 -0700904 if ((i < 0 && m->guest.nr == MAX_NR_LOADSTORE_MSRS) ||
905 (j < 0 && m->host.nr == MAX_NR_LOADSTORE_MSRS)) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +0200906 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +0200907 "Can't add msr %x\n", msr);
908 return;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300909 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400910 if (i < 0) {
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400911 i = m->guest.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400912 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400913 }
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400914 m->guest.val[i].index = msr;
915 m->guest.val[i].value = guest_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300916
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400917 if (entry_only)
918 return;
919
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400920 if (j < 0) {
921 j = m->host.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400922 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300923 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400924 m->host.val[j].index = msr;
925 m->host.val[j].value = host_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300926}
927
Sean Christopherson86e3e492020-09-23 11:04:04 -0700928static bool update_transition_efer(struct vcpu_vmx *vmx)
Eddie Dong2cc51562007-05-21 07:28:09 +0300929{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100930 u64 guest_efer = vmx->vcpu.arch.efer;
931 u64 ignore_bits = 0;
Sean Christopherson86e3e492020-09-23 11:04:04 -0700932 int i;
Eddie Dong2cc51562007-05-21 07:28:09 +0300933
Paolo Bonzini9167ab72019-10-27 16:23:23 +0100934 /* Shadow paging assumes NX to be available. */
935 if (!enable_ept)
936 guest_efer |= EFER_NX;
Roel Kluin3a34a882009-08-04 02:08:45 -0700937
Avi Kivity51c6cf62007-08-29 03:48:05 +0300938 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100939 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +0300940 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100941 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +0300942#ifdef CONFIG_X86_64
943 ignore_bits |= EFER_LMA | EFER_LME;
944 /* SCE is meaningful only in long mode on Intel */
945 if (guest_efer & EFER_LMA)
946 ignore_bits &= ~(u64)EFER_SCE;
947#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +0300948
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800949 /*
950 * On EPT, we can't emulate NX, so we must switch EFER atomically.
951 * On CPUs that support "load IA32_EFER", always switch EFER
952 * atomically, since it's faster than switching it manually.
953 */
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800954 if (cpu_has_load_ia32_efer() ||
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800955 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +0300956 if (!(guest_efer & EFER_LMA))
957 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -0800958 if (guest_efer != host_efer)
959 add_atomic_switch_msr(vmx, MSR_EFER,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400960 guest_efer, host_efer, false);
Sean Christopherson02343cf2018-09-26 09:23:43 -0700961 else
962 clear_atomic_switch_msr(vmx, MSR_EFER);
Avi Kivity84ad33e2010-04-28 16:42:29 +0300963 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100964 }
Sean Christopherson86e3e492020-09-23 11:04:04 -0700965
Sean Christopherson8ea8b8d2021-05-04 10:17:29 -0700966 i = kvm_find_user_return_msr(MSR_EFER);
Sean Christopherson86e3e492020-09-23 11:04:04 -0700967 if (i < 0)
968 return false;
969
970 clear_atomic_switch_msr(vmx, MSR_EFER);
971
972 guest_efer &= ~ignore_bits;
973 guest_efer |= host_efer & ignore_bits;
974
975 vmx->guest_uret_msrs[i].data = guest_efer;
976 vmx->guest_uret_msrs[i].mask = ~ignore_bits;
977
978 return true;
Avi Kivity51c6cf62007-08-29 03:48:05 +0300979}
980
Andy Lutomirskie28baea2017-02-20 08:56:11 -0800981#ifdef CONFIG_X86_32
982/*
983 * On 32-bit kernels, VM exits still load the FS and GS bases from the
984 * VMCS rather than the segment table. KVM uses this helper to figure
985 * out the current bases to poke them into the VMCS before entry.
986 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200987static unsigned long segment_base(u16 selector)
988{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800989 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200990 unsigned long v;
991
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800992 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200993 return 0;
994
Thomas Garnier45fc8752017-03-14 10:05:08 -0700995 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200996
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800997 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200998 u16 ldt_selector = kvm_read_ldt();
999
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001000 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001001 return 0;
1002
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001003 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001004 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001005 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001006 return v;
1007}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001008#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001009
Sean Christophersone348ac72019-12-10 15:24:33 -08001010static inline bool pt_can_write_msr(struct vcpu_vmx *vmx)
1011{
Sean Christopherson2ef76192020-03-02 15:56:22 -08001012 return vmx_pt_mode_is_host_guest() &&
Sean Christophersone348ac72019-12-10 15:24:33 -08001013 !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
1014}
1015
Sean Christopherson1cc6cbc2020-09-24 12:42:48 -07001016static inline bool pt_output_base_valid(struct kvm_vcpu *vcpu, u64 base)
1017{
1018 /* The base must be 128-byte aligned and a legal physical address. */
Sean Christopherson636e8b72021-02-03 16:01:10 -08001019 return kvm_vcpu_is_legal_aligned_gpa(vcpu, base, 128);
Sean Christopherson1cc6cbc2020-09-24 12:42:48 -07001020}
1021
Chao Peng2ef444f2018-10-24 16:05:12 +08001022static inline void pt_load_msr(struct pt_ctx *ctx, u32 addr_range)
1023{
1024 u32 i;
1025
1026 wrmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1027 wrmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1028 wrmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1029 wrmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1030 for (i = 0; i < addr_range; i++) {
1031 wrmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1032 wrmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1033 }
1034}
1035
1036static inline void pt_save_msr(struct pt_ctx *ctx, u32 addr_range)
1037{
1038 u32 i;
1039
1040 rdmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1041 rdmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1042 rdmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1043 rdmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1044 for (i = 0; i < addr_range; i++) {
1045 rdmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1046 rdmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1047 }
1048}
1049
1050static void pt_guest_enter(struct vcpu_vmx *vmx)
1051{
Sean Christopherson2ef76192020-03-02 15:56:22 -08001052 if (vmx_pt_mode_is_system())
Chao Peng2ef444f2018-10-24 16:05:12 +08001053 return;
1054
Chao Peng2ef444f2018-10-24 16:05:12 +08001055 /*
Chao Pengb08c2892018-10-24 16:05:15 +08001056 * GUEST_IA32_RTIT_CTL is already set in the VMCS.
1057 * Save host state before VM entry.
Chao Peng2ef444f2018-10-24 16:05:12 +08001058 */
Chao Pengb08c2892018-10-24 16:05:15 +08001059 rdmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
Chao Peng2ef444f2018-10-24 16:05:12 +08001060 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1061 wrmsrl(MSR_IA32_RTIT_CTL, 0);
1062 pt_save_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1063 pt_load_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1064 }
1065}
1066
1067static void pt_guest_exit(struct vcpu_vmx *vmx)
1068{
Sean Christopherson2ef76192020-03-02 15:56:22 -08001069 if (vmx_pt_mode_is_system())
Chao Peng2ef444f2018-10-24 16:05:12 +08001070 return;
1071
1072 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1073 pt_save_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1074 pt_load_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1075 }
1076
1077 /* Reload host state (IA32_RTIT_CTL will be cleared on VM exit). */
1078 wrmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
1079}
1080
Sean Christopherson13b964a2019-05-07 09:06:31 -07001081void vmx_set_host_fs_gs(struct vmcs_host_state *host, u16 fs_sel, u16 gs_sel,
1082 unsigned long fs_base, unsigned long gs_base)
1083{
1084 if (unlikely(fs_sel != host->fs_sel)) {
1085 if (!(fs_sel & 7))
1086 vmcs_write16(HOST_FS_SELECTOR, fs_sel);
1087 else
1088 vmcs_write16(HOST_FS_SELECTOR, 0);
1089 host->fs_sel = fs_sel;
1090 }
1091 if (unlikely(gs_sel != host->gs_sel)) {
1092 if (!(gs_sel & 7))
1093 vmcs_write16(HOST_GS_SELECTOR, gs_sel);
1094 else
1095 vmcs_write16(HOST_GS_SELECTOR, 0);
1096 host->gs_sel = gs_sel;
1097 }
1098 if (unlikely(fs_base != host->fs_base)) {
1099 vmcs_writel(HOST_FS_BASE, fs_base);
1100 host->fs_base = fs_base;
1101 }
1102 if (unlikely(gs_base != host->gs_base)) {
1103 vmcs_writel(HOST_GS_BASE, gs_base);
1104 host->gs_base = gs_base;
1105 }
1106}
1107
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001108void vmx_prepare_switch_to_guest(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001109{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001110 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersond7ee0392018-07-23 12:32:47 -07001111 struct vmcs_host_state *host_state;
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001112#ifdef CONFIG_X86_64
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01001113 int cpu = raw_smp_processor_id();
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001114#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001115 unsigned long fs_base, gs_base;
1116 u16 fs_sel, gs_sel;
Avi Kivity26bb0982009-09-07 11:14:12 +03001117 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001118
Sean Christophersond264ee02018-08-27 15:21:12 -07001119 vmx->req_immediate_exit = false;
1120
Liran Alonf48b4712018-11-20 18:03:25 +02001121 /*
1122 * Note that guest MSRs to be saved/restored can also be changed
1123 * when guest state is loaded. This happens when guest transitions
1124 * to/from long-mode by setting MSR_EFER.LMA.
1125 */
Sean Christopherson658ece82020-09-23 11:04:01 -07001126 if (!vmx->guest_uret_msrs_loaded) {
1127 vmx->guest_uret_msrs_loaded = true;
Sean Christophersone5fda4b2021-05-04 10:17:32 -07001128 for (i = 0; i < kvm_nr_uret_msrs; ++i) {
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001129 if (!vmx->guest_uret_msrs[i].load_into_hardware)
1130 continue;
1131
1132 kvm_set_user_return_msr(i,
Sean Christophersoneb3db1b2020-09-23 11:03:58 -07001133 vmx->guest_uret_msrs[i].data,
1134 vmx->guest_uret_msrs[i].mask);
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001135 }
Liran Alonf48b4712018-11-20 18:03:25 +02001136 }
wanpeng lic9dfd3f2020-02-17 18:37:43 +08001137
1138 if (vmx->nested.need_vmcs12_to_shadow_sync)
1139 nested_sync_vmcs12_to_shadow(vcpu);
1140
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001141 if (vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001142 return;
1143
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001144 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001145
Avi Kivity33ed6322007-05-02 16:54:03 +03001146 /*
1147 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1148 * allow segment selectors with cpl > 0 or ti == 1.
1149 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07001150 host_state->ldt_sel = kvm_read_ldt();
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01001151
1152#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001153 savesegment(ds, host_state->ds_sel);
1154 savesegment(es, host_state->es_sel);
Sean Christophersone368b872018-07-23 12:32:41 -07001155
1156 gs_base = cpu_kernelmode_gs_base(cpu);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001157 if (likely(is_64bit_mm(current->mm))) {
Thomas Gleixner67580342020-05-28 16:13:52 -04001158 current_save_fsgs();
Sean Christophersone368b872018-07-23 12:32:41 -07001159 fs_sel = current->thread.fsindex;
1160 gs_sel = current->thread.gsindex;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001161 fs_base = current->thread.fsbase;
Sean Christophersone368b872018-07-23 12:32:41 -07001162 vmx->msr_host_kernel_gs_base = current->thread.gsbase;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001163 } else {
Sean Christophersone368b872018-07-23 12:32:41 -07001164 savesegment(fs, fs_sel);
1165 savesegment(gs, gs_sel);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001166 fs_base = read_msr(MSR_FS_BASE);
Sean Christophersone368b872018-07-23 12:32:41 -07001167 vmx->msr_host_kernel_gs_base = read_msr(MSR_KERNEL_GS_BASE);
Avi Kivity33ed6322007-05-02 16:54:03 +03001168 }
1169
Paolo Bonzini4679b612018-09-24 17:23:01 +02001170 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity33ed6322007-05-02 16:54:03 +03001171#else
Sean Christophersone368b872018-07-23 12:32:41 -07001172 savesegment(fs, fs_sel);
1173 savesegment(gs, gs_sel);
1174 fs_base = segment_base(fs_sel);
1175 gs_base = segment_base(gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001176#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001177
Sean Christopherson13b964a2019-05-07 09:06:31 -07001178 vmx_set_host_fs_gs(host_state, fs_sel, gs_sel, fs_base, gs_base);
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001179 vmx->guest_state_loaded = true;
Avi Kivity33ed6322007-05-02 16:54:03 +03001180}
1181
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001182static void vmx_prepare_switch_to_host(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001183{
Sean Christophersond7ee0392018-07-23 12:32:47 -07001184 struct vmcs_host_state *host_state;
1185
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001186 if (!vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001187 return;
1188
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001189 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001190
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001191 ++vmx->vcpu.stat.host_state_reload;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001192
Avi Kivityc8770e72010-11-11 12:37:26 +02001193#ifdef CONFIG_X86_64
Paolo Bonzini4679b612018-09-24 17:23:01 +02001194 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivityc8770e72010-11-11 12:37:26 +02001195#endif
Sean Christophersond7ee0392018-07-23 12:32:47 -07001196 if (host_state->ldt_sel || (host_state->gs_sel & 7)) {
1197 kvm_load_ldt(host_state->ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001198#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001199 load_gs_index(host_state->gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001200#else
Sean Christophersond7ee0392018-07-23 12:32:47 -07001201 loadsegment(gs, host_state->gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001202#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001203 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07001204 if (host_state->fs_sel & 7)
1205 loadsegment(fs, host_state->fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001206#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001207 if (unlikely(host_state->ds_sel | host_state->es_sel)) {
1208 loadsegment(ds, host_state->ds_sel);
1209 loadsegment(es, host_state->es_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001210 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001211#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001212 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001213#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001214 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001215#endif
Thomas Garnier45fc8752017-03-14 10:05:08 -07001216 load_fixmap_gdt(raw_smp_processor_id());
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001217 vmx->guest_state_loaded = false;
Sean Christopherson658ece82020-09-23 11:04:01 -07001218 vmx->guest_uret_msrs_loaded = false;
Avi Kivity33ed6322007-05-02 16:54:03 +03001219}
1220
Sean Christopherson678e3152018-07-23 12:32:43 -07001221#ifdef CONFIG_X86_64
1222static u64 vmx_read_guest_kernel_gs_base(struct vcpu_vmx *vmx)
Avi Kivitya9b21b62008-06-24 11:48:49 +03001223{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001224 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001225 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001226 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1227 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001228 return vmx->msr_guest_kernel_gs_base;
Avi Kivitya9b21b62008-06-24 11:48:49 +03001229}
1230
Sean Christopherson678e3152018-07-23 12:32:43 -07001231static void vmx_write_guest_kernel_gs_base(struct vcpu_vmx *vmx, u64 data)
1232{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001233 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001234 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001235 wrmsrl(MSR_KERNEL_GS_BASE, data);
1236 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001237 vmx->msr_guest_kernel_gs_base = data;
1238}
1239#endif
1240
Sean Christopherson5c911be2020-05-01 09:31:17 -07001241void vmx_vcpu_load_vmcs(struct kvm_vcpu *vcpu, int cpu,
1242 struct loaded_vmcs *buddy)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001243{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001244 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001245 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Sean Christopherson5c911be2020-05-01 09:31:17 -07001246 struct vmcs *prev;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001247
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001248 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01001249 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001250 local_irq_disable();
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001251
1252 /*
Sean Christopherson31603d42020-03-21 12:37:49 -07001253 * Ensure loaded_vmcs->cpu is read before adding loaded_vmcs to
1254 * this cpu's percpu list, otherwise it may not yet be deleted
1255 * from its previous cpu's percpu list. Pairs with the
1256 * smb_wmb() in __loaded_vmcs_clear().
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001257 */
1258 smp_rmb();
1259
Nadav Har'Eld462b812011-05-24 15:26:10 +03001260 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1261 &per_cpu(loaded_vmcss_on_cpu, cpu));
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001262 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001263 }
1264
Sean Christopherson5c911be2020-05-01 09:31:17 -07001265 prev = per_cpu(current_vmcs, cpu);
1266 if (prev != vmx->loaded_vmcs->vmcs) {
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001267 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1268 vmcs_load(vmx->loaded_vmcs->vmcs);
Sean Christopherson5c911be2020-05-01 09:31:17 -07001269
1270 /*
1271 * No indirect branch prediction barrier needed when switching
1272 * the active VMCS within a guest, e.g. on nested VM-Enter.
1273 * The L1 VMM can protect itself with retpolines, IBPB or IBRS.
1274 */
1275 if (!buddy || WARN_ON_ONCE(buddy->vmcs != prev))
1276 indirect_branch_prediction_barrier();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001277 }
1278
1279 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001280 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001281 unsigned long sysenter_esp;
1282
Sean Christophersoneeeb4f62020-03-20 14:28:20 -07001283 /*
1284 * Flush all EPTP/VPID contexts, the new pCPU may have stale
1285 * TLB entries from its previous association with the vCPU.
1286 */
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001287 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001288
Avi Kivity6aa8b732006-12-10 02:21:36 -08001289 /*
1290 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001291 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08001292 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001293 vmcs_writel(HOST_TR_BASE,
Andy Lutomirski72f5e082017-12-04 15:07:20 +01001294 (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001295 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001296
1297 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1298 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08001299
Nadav Har'Eld462b812011-05-24 15:26:10 +03001300 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001301 }
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001302}
1303
1304/*
1305 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1306 * vcpu mutex is already taken.
1307 */
Sean Christopherson1af1bb02020-05-06 16:58:50 -07001308static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001309{
1310 struct vcpu_vmx *vmx = to_vmx(vcpu);
1311
Sean Christopherson5c911be2020-05-01 09:31:17 -07001312 vmx_vcpu_load_vmcs(vcpu, cpu, NULL);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001313
Feng Wu28b835d2015-09-18 22:29:54 +08001314 vmx_vcpu_pi_load(vcpu, cpu);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001315
Wanpeng Li74c55932017-11-29 01:31:20 -08001316 vmx->host_debugctlmsr = get_debugctlmsr();
Feng Wu28b835d2015-09-18 22:29:54 +08001317}
1318
Sean Christopherson13b964a2019-05-07 09:06:31 -07001319static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001320{
Feng Wu28b835d2015-09-18 22:29:54 +08001321 vmx_vcpu_pi_put(vcpu);
1322
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001323 vmx_prepare_switch_to_host(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001324}
1325
Maxim Levitskydbab6102021-09-13 17:09:54 +03001326bool vmx_emulation_required(struct kvm_vcpu *vcpu)
Wanpeng Lif244dee2017-07-20 01:11:54 -07001327{
Sean Christopherson2ba44932020-09-23 11:44:48 -07001328 return emulate_invalid_guest_state && !vmx_guest_state_valid(vcpu);
Wanpeng Lif244dee2017-07-20 01:11:54 -07001329}
1330
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001331unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001332{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001333 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity78ac8b42010-04-08 18:19:35 +03001334 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001335
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001336 if (!kvm_register_is_available(vcpu, VCPU_EXREG_RFLAGS)) {
1337 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Avi Kivity6de12732011-03-07 12:51:22 +02001338 rflags = vmcs_readl(GUEST_RFLAGS);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001339 if (vmx->rmode.vm86_active) {
Avi Kivity6de12732011-03-07 12:51:22 +02001340 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
Sean Christophersone7bddc52019-09-27 14:45:18 -07001341 save_rflags = vmx->rmode.save_rflags;
Avi Kivity6de12732011-03-07 12:51:22 +02001342 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1343 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001344 vmx->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001345 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001346 return vmx->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001347}
1348
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001349void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001350{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001351 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001352 unsigned long old_rflags;
Wanpeng Lif244dee2017-07-20 01:11:54 -07001353
Krish Sadhukhanbddd82d2020-09-21 08:10:25 +00001354 if (is_unrestricted_guest(vcpu)) {
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001355 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001356 vmx->rflags = rflags;
1357 vmcs_writel(GUEST_RFLAGS, rflags);
1358 return;
1359 }
1360
1361 old_rflags = vmx_get_rflags(vcpu);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001362 vmx->rflags = rflags;
1363 if (vmx->rmode.vm86_active) {
1364 vmx->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001365 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001366 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001367 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07001368
Sean Christophersone7bddc52019-09-27 14:45:18 -07001369 if ((old_rflags ^ vmx->rflags) & X86_EFLAGS_VM)
Maxim Levitskydbab6102021-09-13 17:09:54 +03001370 vmx->emulation_required = vmx_emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001371}
1372
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001373u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001374{
1375 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1376 int ret = 0;
1377
1378 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001379 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001380 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001381 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001382
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02001383 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001384}
1385
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001386void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001387{
1388 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1389 u32 interruptibility = interruptibility_old;
1390
1391 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1392
Jan Kiszka48005f62010-02-19 19:38:07 +01001393 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001394 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001395 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001396 interruptibility |= GUEST_INTR_STATE_STI;
1397
1398 if ((interruptibility != interruptibility_old))
1399 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1400}
1401
Chao Pengbf8c55d2018-10-24 16:05:14 +08001402static int vmx_rtit_ctl_check(struct kvm_vcpu *vcpu, u64 data)
1403{
1404 struct vcpu_vmx *vmx = to_vmx(vcpu);
1405 unsigned long value;
1406
1407 /*
1408 * Any MSR write that attempts to change bits marked reserved will
1409 * case a #GP fault.
1410 */
1411 if (data & vmx->pt_desc.ctl_bitmask)
1412 return 1;
1413
1414 /*
1415 * Any attempt to modify IA32_RTIT_CTL while TraceEn is set will
1416 * result in a #GP unless the same write also clears TraceEn.
1417 */
1418 if ((vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) &&
1419 ((vmx->pt_desc.guest.ctl ^ data) & ~RTIT_CTL_TRACEEN))
1420 return 1;
1421
1422 /*
1423 * WRMSR to IA32_RTIT_CTL that sets TraceEn but clears this bit
1424 * and FabricEn would cause #GP, if
1425 * CPUID.(EAX=14H, ECX=0):ECX.SNGLRGNOUT[bit 2] = 0
1426 */
1427 if ((data & RTIT_CTL_TRACEEN) && !(data & RTIT_CTL_TOPA) &&
1428 !(data & RTIT_CTL_FABRIC_EN) &&
1429 !intel_pt_validate_cap(vmx->pt_desc.caps,
1430 PT_CAP_single_range_output))
1431 return 1;
1432
1433 /*
1434 * MTCFreq, CycThresh and PSBFreq encodings check, any MSR write that
Ingo Molnard9f6e122021-03-18 15:28:01 +01001435 * utilize encodings marked reserved will cause a #GP fault.
Chao Pengbf8c55d2018-10-24 16:05:14 +08001436 */
1437 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc_periods);
1438 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc) &&
1439 !test_bit((data & RTIT_CTL_MTC_RANGE) >>
1440 RTIT_CTL_MTC_RANGE_OFFSET, &value))
1441 return 1;
1442 value = intel_pt_validate_cap(vmx->pt_desc.caps,
1443 PT_CAP_cycle_thresholds);
1444 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1445 !test_bit((data & RTIT_CTL_CYC_THRESH) >>
1446 RTIT_CTL_CYC_THRESH_OFFSET, &value))
1447 return 1;
1448 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_periods);
1449 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1450 !test_bit((data & RTIT_CTL_PSB_FREQ) >>
1451 RTIT_CTL_PSB_FREQ_OFFSET, &value))
1452 return 1;
1453
1454 /*
1455 * If ADDRx_CFG is reserved or the encodings is >2 will
1456 * cause a #GP fault.
1457 */
1458 value = (data & RTIT_CTL_ADDR0) >> RTIT_CTL_ADDR0_OFFSET;
1459 if ((value && (vmx->pt_desc.addr_range < 1)) || (value > 2))
1460 return 1;
1461 value = (data & RTIT_CTL_ADDR1) >> RTIT_CTL_ADDR1_OFFSET;
1462 if ((value && (vmx->pt_desc.addr_range < 2)) || (value > 2))
1463 return 1;
1464 value = (data & RTIT_CTL_ADDR2) >> RTIT_CTL_ADDR2_OFFSET;
1465 if ((value && (vmx->pt_desc.addr_range < 3)) || (value > 2))
1466 return 1;
1467 value = (data & RTIT_CTL_ADDR3) >> RTIT_CTL_ADDR3_OFFSET;
1468 if ((value && (vmx->pt_desc.addr_range < 4)) || (value > 2))
1469 return 1;
1470
1471 return 0;
1472}
1473
Sean Christopherson09e3e2a2020-09-15 16:27:02 -07001474static bool vmx_can_emulate_instruction(struct kvm_vcpu *vcpu, void *insn, int insn_len)
1475{
Sean Christopherson3c0c2ad2021-04-12 16:21:37 +12001476 /*
1477 * Emulation of instructions in SGX enclaves is impossible as RIP does
1478 * not point tthe failing instruction, and even if it did, the code
1479 * stream is inaccessible. Inject #UD instead of exiting to userspace
1480 * so that guest userspace can't DoS the guest simply by triggering
1481 * emulation (enclaves are CPL3 only).
1482 */
1483 if (to_vmx(vcpu)->exit_reason.enclave_mode) {
1484 kvm_queue_exception(vcpu, UD_VECTOR);
1485 return false;
1486 }
Sean Christopherson09e3e2a2020-09-15 16:27:02 -07001487 return true;
1488}
1489
Sean Christopherson1957aa62019-08-27 14:40:39 -07001490static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001491{
Sean Christopherson3c0c2ad2021-04-12 16:21:37 +12001492 union vmx_exit_reason exit_reason = to_vmx(vcpu)->exit_reason;
Paolo Bonzinifede8072020-04-27 11:55:59 -04001493 unsigned long rip, orig_rip;
Sean Christopherson3c0c2ad2021-04-12 16:21:37 +12001494 u32 instr_len;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001495
Sean Christopherson1957aa62019-08-27 14:40:39 -07001496 /*
1497 * Using VMCS.VM_EXIT_INSTRUCTION_LEN on EPT misconfig depends on
1498 * undefined behavior: Intel's SDM doesn't mandate the VMCS field be
1499 * set when EPT misconfig occurs. In practice, real hardware updates
1500 * VM_EXIT_INSTRUCTION_LEN on EPT misconfig, but other hypervisors
1501 * (namely Hyper-V) don't set it due to it being undefined behavior,
1502 * i.e. we end up advancing IP with some random value.
1503 */
1504 if (!static_cpu_has(X86_FEATURE_HYPERVISOR) ||
Sean Christopherson3c0c2ad2021-04-12 16:21:37 +12001505 exit_reason.basic != EXIT_REASON_EPT_MISCONFIG) {
1506 instr_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
1507
1508 /*
1509 * Emulating an enclave's instructions isn't supported as KVM
1510 * cannot access the enclave's memory or its true RIP, e.g. the
1511 * vmcs.GUEST_RIP points at the exit point of the enclave, not
1512 * the RIP that actually triggered the VM-Exit. But, because
1513 * most instructions that cause VM-Exit will #UD in an enclave,
1514 * most instruction-based VM-Exits simply do not occur.
1515 *
1516 * There are a few exceptions, notably the debug instructions
1517 * INT1ICEBRK and INT3, as they are allowed in debug enclaves
1518 * and generate #DB/#BP as expected, which KVM might intercept.
1519 * But again, the CPU does the dirty work and saves an instr
1520 * length of zero so VMMs don't shoot themselves in the foot.
1521 * WARN if KVM tries to skip a non-zero length instruction on
1522 * a VM-Exit from an enclave.
1523 */
1524 if (!instr_len)
1525 goto rip_updated;
1526
1527 WARN(exit_reason.enclave_mode,
1528 "KVM: skipping instruction after SGX enclave VM-Exit");
1529
Paolo Bonzinifede8072020-04-27 11:55:59 -04001530 orig_rip = kvm_rip_read(vcpu);
Sean Christopherson3c0c2ad2021-04-12 16:21:37 +12001531 rip = orig_rip + instr_len;
Paolo Bonzinifede8072020-04-27 11:55:59 -04001532#ifdef CONFIG_X86_64
1533 /*
1534 * We need to mask out the high 32 bits of RIP if not in 64-bit
1535 * mode, but just finding out that we are in 64-bit mode is
1536 * quite expensive. Only do it if there was a carry.
1537 */
1538 if (unlikely(((rip ^ orig_rip) >> 31) == 3) && !is_64_bit_mode(vcpu))
1539 rip = (u32)rip;
1540#endif
Sean Christopherson1957aa62019-08-27 14:40:39 -07001541 kvm_rip_write(vcpu, rip);
1542 } else {
1543 if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
1544 return 0;
1545 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001546
Sean Christopherson3c0c2ad2021-04-12 16:21:37 +12001547rip_updated:
Glauber Costa2809f5d2009-05-12 16:21:05 -04001548 /* skipping an emulated instruction also counts */
1549 vmx_set_interrupt_shadow(vcpu, 0);
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001550
Sean Christopherson60fc3d02019-08-27 14:40:38 -07001551 return 1;
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001552}
1553
Vitaly Kuznetsov7a35e512020-06-05 13:59:05 +02001554/*
Oliver Upton5ef8acb2020-02-07 02:36:07 -08001555 * Recognizes a pending MTF VM-exit and records the nested state for later
1556 * delivery.
1557 */
1558static void vmx_update_emulated_instruction(struct kvm_vcpu *vcpu)
1559{
1560 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1561 struct vcpu_vmx *vmx = to_vmx(vcpu);
1562
1563 if (!is_guest_mode(vcpu))
1564 return;
1565
1566 /*
1567 * Per the SDM, MTF takes priority over debug-trap exceptions besides
1568 * T-bit traps. As instruction emulation is completed (i.e. at the
1569 * instruction boundary), any #DB exception pending delivery must be a
1570 * debug-trap. Record the pending MTF state to be delivered in
1571 * vmx_check_nested_events().
1572 */
1573 if (nested_cpu_has_mtf(vmcs12) &&
1574 (!vcpu->arch.exception.pending ||
1575 vcpu->arch.exception.nr == DB_VECTOR))
1576 vmx->nested.mtf_pending = true;
1577 else
1578 vmx->nested.mtf_pending = false;
1579}
1580
1581static int vmx_skip_emulated_instruction(struct kvm_vcpu *vcpu)
1582{
1583 vmx_update_emulated_instruction(vcpu);
1584 return skip_emulated_instruction(vcpu);
1585}
1586
Wanpeng Licaa057a2018-03-12 04:53:03 -07001587static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
1588{
1589 /*
1590 * Ensure that we clear the HLT state in the VMCS. We don't need to
1591 * explicitly skip the instruction because if the HLT state is set,
1592 * then the instruction is already executing and RIP has already been
1593 * advanced.
1594 */
1595 if (kvm_hlt_in_guest(vcpu->kvm) &&
1596 vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
1597 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
1598}
1599
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001600static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02001601{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001602 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001603 unsigned nr = vcpu->arch.exception.nr;
1604 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001605 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001606 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001607
Jim Mattsonda998b42018-10-16 14:29:22 -07001608 kvm_deliver_exception_payload(vcpu);
1609
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001610 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001611 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001612 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1613 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001614
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001615 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001616 int inc_eip = 0;
1617 if (kvm_exception_is_soft(nr))
1618 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07001619 kvm_inject_realmode_interrupt(vcpu, nr, inc_eip);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001620 return;
1621 }
1622
Sean Christophersonadd5ff72018-03-23 09:34:00 -07001623 WARN_ON_ONCE(vmx->emulation_required);
1624
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001625 if (kvm_exception_is_soft(nr)) {
1626 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1627 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001628 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1629 } else
1630 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1631
1632 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Wanpeng Licaa057a2018-03-12 04:53:03 -07001633
1634 vmx_clear_hlt(vcpu);
Avi Kivity298101d2007-11-25 13:41:11 +02001635}
1636
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001637static void vmx_setup_uret_msr(struct vcpu_vmx *vmx, unsigned int msr,
1638 bool load_into_hardware)
Eddie Donga75beee2007-05-17 18:55:15 +03001639{
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001640 struct vmx_uret_msr *uret_msr;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001641
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001642 uret_msr = vmx_find_uret_msr(vmx, msr);
1643 if (!uret_msr)
Sean Christophersonbd65ba82020-09-23 11:04:05 -07001644 return;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001645
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001646 uret_msr->load_into_hardware = load_into_hardware;
Eddie Donga75beee2007-05-17 18:55:15 +03001647}
1648
1649/*
Sean Christopherson400dd542021-07-13 09:33:11 -07001650 * Configuring user return MSRs to automatically save, load, and restore MSRs
1651 * that need to be shoved into hardware when running the guest. Note, omitting
1652 * an MSR here does _NOT_ mean it's not emulated, only that it will not be
1653 * loaded into hardware when running the guest.
Avi Kivitye38aea32007-04-19 13:22:48 +03001654 */
Sean Christopherson400dd542021-07-13 09:33:11 -07001655static void vmx_setup_uret_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001656{
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001657#ifdef CONFIG_X86_64
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001658 bool load_syscall_msrs;
1659
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001660 /*
1661 * The SYSCALL MSRs are only needed on long mode guests, and only
1662 * when EFER.SCE is set.
1663 */
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001664 load_syscall_msrs = is_long_mode(&vmx->vcpu) &&
1665 (vmx->vcpu.arch.efer & EFER_SCE);
1666
1667 vmx_setup_uret_msr(vmx, MSR_STAR, load_syscall_msrs);
1668 vmx_setup_uret_msr(vmx, MSR_LSTAR, load_syscall_msrs);
1669 vmx_setup_uret_msr(vmx, MSR_SYSCALL_MASK, load_syscall_msrs);
Eddie Donga75beee2007-05-17 18:55:15 +03001670#endif
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001671 vmx_setup_uret_msr(vmx, MSR_EFER, update_transition_efer(vmx));
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001672
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001673 vmx_setup_uret_msr(vmx, MSR_TSC_AUX,
1674 guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP) ||
1675 guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDPID));
Sean Christophersonbd65ba82020-09-23 11:04:05 -07001676
Sean Christopherson5e17c622021-05-04 10:17:30 -07001677 /*
1678 * hle=0, rtm=0, tsx_ctrl=1 can be found with some combinations of new
1679 * kernel and old userspace. If those guests run on a tsx=off host, do
1680 * allow guests to use TSX_CTRL, but don't change the value in hardware
1681 * so that TSX remains always disabled.
1682 */
1683 vmx_setup_uret_msr(vmx, MSR_IA32_TSX_CTRL, boot_cpu_has(X86_FEATURE_RTM));
Avi Kivity58972972009-02-24 22:26:47 +02001684
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001685 /*
1686 * The set of MSRs to load may have changed, reload MSRs before the
1687 * next VM-Enter.
1688 */
1689 vmx->guest_uret_msrs_loaded = false;
Avi Kivitye38aea32007-04-19 13:22:48 +03001690}
1691
Ilias Stamatis307a94c2021-05-26 19:44:13 +01001692u64 vmx_get_l2_tsc_offset(struct kvm_vcpu *vcpu)
1693{
1694 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1695
1696 if (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETTING))
1697 return vmcs12->tsc_offset;
1698
1699 return 0;
1700}
1701
1702u64 vmx_get_l2_tsc_multiplier(struct kvm_vcpu *vcpu)
1703{
1704 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1705
1706 if (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETTING) &&
1707 nested_cpu_has2(vmcs12, SECONDARY_EXEC_TSC_SCALING))
1708 return vmcs12->tsc_multiplier;
1709
1710 return kvm_default_tsc_scaling_ratio;
1711}
1712
Ilias Stamatisedcfe542021-05-26 19:44:15 +01001713static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001714{
Ilias Stamatisedcfe542021-05-26 19:44:15 +01001715 vmcs_write64(TSC_OFFSET, offset);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001716}
1717
Ilias Stamatis1ab92872021-06-07 11:54:38 +01001718static void vmx_write_tsc_multiplier(struct kvm_vcpu *vcpu, u64 multiplier)
1719{
1720 vmcs_write64(TSC_MULTIPLIER, multiplier);
1721}
1722
Nadav Har'El801d3422011-05-25 23:02:23 +03001723/*
1724 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
1725 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
1726 * all guests if the "nested" module option is off, and can also be disabled
1727 * for a single guest by disabling its VMX cpuid bit.
1728 */
Sean Christopherson7c97fcb2018-12-03 13:53:17 -08001729bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
Nadav Har'El801d3422011-05-25 23:02:23 +03001730{
Radim Krčmářd6321d42017-08-05 00:12:49 +02001731 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03001732}
1733
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001734static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
1735 uint64_t val)
1736{
1737 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
1738
1739 return !(val & ~valid_bits);
1740}
1741
Tom Lendacky801e4592018-02-21 13:39:51 -06001742static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
1743{
Paolo Bonzini13893092018-02-26 13:40:09 +01001744 switch (msr->index) {
1745 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1746 if (!nested)
1747 return 1;
1748 return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
Like Xu27461da32020-05-29 15:43:45 +08001749 case MSR_IA32_PERF_CAPABILITIES:
1750 msr->data = vmx_get_perf_capabilities();
1751 return 0;
Paolo Bonzini13893092018-02-26 13:40:09 +01001752 default:
Peter Xu12bc2132020-06-22 18:04:42 -04001753 return KVM_MSR_RET_INVALID;
Paolo Bonzini13893092018-02-26 13:40:09 +01001754 }
Tom Lendacky801e4592018-02-21 13:39:51 -06001755}
1756
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001757/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001758 * Reads an msr value (of 'msr_index') into 'pdata'.
1759 * Returns 0 on success, non-0 otherwise.
1760 * Assumes vcpu_load() was already called.
1761 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001762static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001763{
Borislav Petkova6cb0992017-12-20 12:50:28 +01001764 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersoneb3db1b2020-09-23 11:03:58 -07001765 struct vmx_uret_msr *msr;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001766 u32 index;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001767
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001768 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001769#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001770 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001771 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001772 break;
1773 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001774 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001775 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001776 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001777 msr_info->data = vmx_read_guest_kernel_gs_base(vmx);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001778 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03001779#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08001780 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001781 return kvm_get_msr_common(vcpu, msr_info);
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001782 case MSR_IA32_TSX_CTRL:
1783 if (!msr_info->host_initiated &&
1784 !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
1785 return 1;
Sean Christophersoneb3db1b2020-09-23 11:03:58 -07001786 goto find_uret_msr;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08001787 case MSR_IA32_UMWAIT_CONTROL:
1788 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
1789 return 1;
1790
1791 msr_info->data = vmx->msr_ia32_umwait_control;
1792 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001793 case MSR_IA32_SPEC_CTRL:
1794 if (!msr_info->host_initiated &&
Paolo Bonzini39485ed2020-12-03 09:40:15 -05001795 !guest_has_spec_ctrl_msr(vcpu))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001796 return 1;
1797
1798 msr_info->data = to_vmx(vcpu)->spec_ctrl;
1799 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001800 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001801 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001802 break;
1803 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001804 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001805 break;
1806 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001807 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001808 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001809 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001810 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001811 (!msr_info->host_initiated &&
1812 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001813 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001814 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001815 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001816 case MSR_IA32_MCG_EXT_CTL:
1817 if (!msr_info->host_initiated &&
Borislav Petkova6cb0992017-12-20 12:50:28 +01001818 !(vmx->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08001819 FEAT_CTL_LMCE_ENABLED))
Jan Kiszkacae50132014-01-04 18:47:22 +01001820 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001821 msr_info->data = vcpu->arch.mcg_ext_ctl;
1822 break;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08001823 case MSR_IA32_FEAT_CTL:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001824 msr_info->data = vmx->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01001825 break;
Sean Christopherson8f102442021-04-12 16:21:40 +12001826 case MSR_IA32_SGXLEPUBKEYHASH0 ... MSR_IA32_SGXLEPUBKEYHASH3:
1827 if (!msr_info->host_initiated &&
1828 !guest_cpuid_has(vcpu, X86_FEATURE_SGX_LC))
1829 return 1;
1830 msr_info->data = to_vmx(vcpu)->msr_ia32_sgxlepubkeyhash
1831 [msr_info->index - MSR_IA32_SGXLEPUBKEYHASH0];
1832 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01001833 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1834 if (!nested_vmx_allowed(vcpu))
1835 return 1;
Vitaly Kuznetsov31de3d22020-02-05 13:30:33 +01001836 if (vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
1837 &msr_info->data))
1838 return 1;
1839 /*
Vitaly Kuznetsov8d68bad2021-09-07 18:35:30 +02001840 * Enlightened VMCS v1 doesn't have certain VMCS fields but
1841 * instead of just ignoring the features, different Hyper-V
1842 * versions are either trying to use them and fail or do some
1843 * sanity checking and refuse to boot. Filter all unsupported
1844 * features out.
Vitaly Kuznetsov31de3d22020-02-05 13:30:33 +01001845 */
1846 if (!msr_info->host_initiated &&
1847 vmx->nested.enlightened_vmcs_enabled)
1848 nested_evmcs_filter_control_msr(msr_info->index,
1849 &msr_info->data);
1850 break;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001851 case MSR_IA32_RTIT_CTL:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001852 if (!vmx_pt_mode_is_host_guest())
Chao Pengbf8c55d2018-10-24 16:05:14 +08001853 return 1;
1854 msr_info->data = vmx->pt_desc.guest.ctl;
1855 break;
1856 case MSR_IA32_RTIT_STATUS:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001857 if (!vmx_pt_mode_is_host_guest())
Chao Pengbf8c55d2018-10-24 16:05:14 +08001858 return 1;
1859 msr_info->data = vmx->pt_desc.guest.status;
1860 break;
1861 case MSR_IA32_RTIT_CR3_MATCH:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001862 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001863 !intel_pt_validate_cap(vmx->pt_desc.caps,
1864 PT_CAP_cr3_filtering))
1865 return 1;
1866 msr_info->data = vmx->pt_desc.guest.cr3_match;
1867 break;
1868 case MSR_IA32_RTIT_OUTPUT_BASE:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001869 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001870 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1871 PT_CAP_topa_output) &&
1872 !intel_pt_validate_cap(vmx->pt_desc.caps,
1873 PT_CAP_single_range_output)))
1874 return 1;
1875 msr_info->data = vmx->pt_desc.guest.output_base;
1876 break;
1877 case MSR_IA32_RTIT_OUTPUT_MASK:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001878 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001879 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1880 PT_CAP_topa_output) &&
1881 !intel_pt_validate_cap(vmx->pt_desc.caps,
1882 PT_CAP_single_range_output)))
1883 return 1;
1884 msr_info->data = vmx->pt_desc.guest.output_mask;
1885 break;
1886 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
1887 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
Sean Christopherson2ef76192020-03-02 15:56:22 -08001888 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001889 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
1890 PT_CAP_num_address_ranges)))
1891 return 1;
1892 if (index % 2)
1893 msr_info->data = vmx->pt_desc.guest.addr_b[index / 2];
1894 else
1895 msr_info->data = vmx->pt_desc.guest.addr_a[index / 2];
1896 break;
Like Xud8550662021-01-08 09:36:55 +08001897 case MSR_IA32_DEBUGCTLMSR:
1898 msr_info->data = vmcs_read64(GUEST_IA32_DEBUGCTL);
1899 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001900 default:
Sean Christophersoneb3db1b2020-09-23 11:03:58 -07001901 find_uret_msr:
Sean Christophersond85a8032020-09-23 11:04:06 -07001902 msr = vmx_find_uret_msr(vmx, msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08001903 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001904 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08001905 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001906 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001907 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001908 }
1909
Avi Kivity6aa8b732006-12-10 02:21:36 -08001910 return 0;
1911}
1912
Sean Christopherson24085002020-04-28 16:10:24 -07001913static u64 nested_vmx_truncate_sysenter_addr(struct kvm_vcpu *vcpu,
1914 u64 data)
1915{
1916#ifdef CONFIG_X86_64
1917 if (!guest_cpuid_has(vcpu, X86_FEATURE_LM))
1918 return (u32)data;
1919#endif
1920 return (unsigned long)data;
1921}
1922
Like Xuc6462362021-02-01 13:10:31 +08001923static u64 vcpu_supported_debugctl(struct kvm_vcpu *vcpu)
1924{
1925 u64 debugctl = vmx_supported_debugctl();
1926
1927 if (!intel_pmu_lbr_is_enabled(vcpu))
Like Xue6209a32021-02-01 13:10:36 +08001928 debugctl &= ~DEBUGCTLMSR_LBR_MASK;
Like Xuc6462362021-02-01 13:10:31 +08001929
Paolo Bonzini76ea4382021-05-06 06:30:04 -04001930 if (!guest_cpuid_has(vcpu, X86_FEATURE_BUS_LOCK_DETECT))
1931 debugctl &= ~DEBUGCTLMSR_BUS_LOCK_DETECT;
1932
Like Xuc6462362021-02-01 13:10:31 +08001933 return debugctl;
1934}
1935
Avi Kivity6aa8b732006-12-10 02:21:36 -08001936/*
Miaohe Lin311497e2019-12-11 14:26:25 +08001937 * Writes msr value into the appropriate "register".
Avi Kivity6aa8b732006-12-10 02:21:36 -08001938 * Returns 0 on success, non-0 otherwise.
1939 * Assumes vcpu_load() was already called.
1940 */
Will Auld8fe8ab42012-11-29 12:42:12 -08001941static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001942{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001943 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersoneb3db1b2020-09-23 11:03:58 -07001944 struct vmx_uret_msr *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03001945 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08001946 u32 msr_index = msr_info->index;
1947 u64 data = msr_info->data;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001948 u32 index;
Eddie Dong2cc51562007-05-21 07:28:09 +03001949
Avi Kivity6aa8b732006-12-10 02:21:36 -08001950 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08001951 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08001952 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03001953 break;
Avi Kivity16175a72009-03-23 22:13:44 +02001954#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001955 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001956 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001957 vmcs_writel(GUEST_FS_BASE, data);
1958 break;
1959 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001960 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001961 vmcs_writel(GUEST_GS_BASE, data);
1962 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001963 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001964 vmx_write_guest_kernel_gs_base(vmx, data);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001965 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001966#endif
1967 case MSR_IA32_SYSENTER_CS:
Sean Christophersonde70d272019-05-07 09:06:36 -07001968 if (is_guest_mode(vcpu))
1969 get_vmcs12(vcpu)->guest_sysenter_cs = data;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001970 vmcs_write32(GUEST_SYSENTER_CS, data);
1971 break;
1972 case MSR_IA32_SYSENTER_EIP:
Sean Christopherson24085002020-04-28 16:10:24 -07001973 if (is_guest_mode(vcpu)) {
1974 data = nested_vmx_truncate_sysenter_addr(vcpu, data);
Sean Christophersonde70d272019-05-07 09:06:36 -07001975 get_vmcs12(vcpu)->guest_sysenter_eip = data;
Sean Christopherson24085002020-04-28 16:10:24 -07001976 }
Avi Kivityf5b42c32007-03-06 12:05:53 +02001977 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001978 break;
1979 case MSR_IA32_SYSENTER_ESP:
Sean Christopherson24085002020-04-28 16:10:24 -07001980 if (is_guest_mode(vcpu)) {
1981 data = nested_vmx_truncate_sysenter_addr(vcpu, data);
Sean Christophersonde70d272019-05-07 09:06:36 -07001982 get_vmcs12(vcpu)->guest_sysenter_esp = data;
Sean Christopherson24085002020-04-28 16:10:24 -07001983 }
Avi Kivityf5b42c32007-03-06 12:05:53 +02001984 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001985 break;
Like Xud8550662021-01-08 09:36:55 +08001986 case MSR_IA32_DEBUGCTLMSR: {
Like Xuc6462362021-02-01 13:10:31 +08001987 u64 invalid = data & ~vcpu_supported_debugctl(vcpu);
Like Xud8550662021-01-08 09:36:55 +08001988 if (invalid & (DEBUGCTLMSR_BTF|DEBUGCTLMSR_LBR)) {
1989 if (report_ignored_msrs)
1990 vcpu_unimpl(vcpu, "%s: BTF|LBR in IA32_DEBUGCTLMSR 0x%llx, nop\n",
1991 __func__, data);
1992 data &= ~(DEBUGCTLMSR_BTF|DEBUGCTLMSR_LBR);
1993 invalid &= ~(DEBUGCTLMSR_BTF|DEBUGCTLMSR_LBR);
1994 }
1995
1996 if (invalid)
1997 return 1;
1998
Sean Christopherson699a1ac2019-05-07 09:06:37 -07001999 if (is_guest_mode(vcpu) && get_vmcs12(vcpu)->vm_exit_controls &
2000 VM_EXIT_SAVE_DEBUG_CONTROLS)
2001 get_vmcs12(vcpu)->guest_ia32_debugctl = data;
2002
Like Xud8550662021-01-08 09:36:55 +08002003 vmcs_write64(GUEST_IA32_DEBUGCTL, data);
Like Xu8e129112021-02-01 13:10:33 +08002004 if (intel_pmu_lbr_is_enabled(vcpu) && !to_vmx(vcpu)->lbr_desc.event &&
2005 (data & DEBUGCTLMSR_LBR))
2006 intel_pmu_create_guest_lbr_event(vcpu);
Like Xud8550662021-01-08 09:36:55 +08002007 return 0;
2008 }
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002009 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08002010 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02002011 (!msr_info->host_initiated &&
2012 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002013 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08002014 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07002015 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002016 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08002017 vmcs_write64(GUEST_BNDCFGS, data);
2018 break;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08002019 case MSR_IA32_UMWAIT_CONTROL:
2020 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
2021 return 1;
2022
2023 /* The reserved bit 1 and non-32 bit [63:32] should be zero */
2024 if (data & (BIT_ULL(1) | GENMASK_ULL(63, 32)))
2025 return 1;
2026
2027 vmx->msr_ia32_umwait_control = data;
2028 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002029 case MSR_IA32_SPEC_CTRL:
2030 if (!msr_info->host_initiated &&
Paolo Bonzini39485ed2020-12-03 09:40:15 -05002031 !guest_has_spec_ctrl_msr(vcpu))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002032 return 1;
2033
Maxim Levitsky841c2be2020-07-08 14:57:31 +03002034 if (kvm_spec_ctrl_test_value(data))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002035 return 1;
2036
2037 vmx->spec_ctrl = data;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002038 if (!data)
2039 break;
2040
2041 /*
2042 * For non-nested:
2043 * When it's written (to non-zero) for the first time, pass
2044 * it through.
2045 *
2046 * For nested:
2047 * The handling of the MSR bitmap for L2 guests is done in
Miaohe Lin4d516fe2019-12-11 14:26:21 +08002048 * nested_vmx_prepare_msr_bitmap. We should not touch the
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002049 * vmcs02.msr_bitmap here since it gets completely overwritten
2050 * in the merging. We update the vmcs01 here for L1 as well
2051 * since it will end up touching the MSR anyway now.
2052 */
Aaron Lewis476c9bd2020-09-25 16:34:18 +02002053 vmx_disable_intercept_for_msr(vcpu,
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002054 MSR_IA32_SPEC_CTRL,
2055 MSR_TYPE_RW);
2056 break;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002057 case MSR_IA32_TSX_CTRL:
2058 if (!msr_info->host_initiated &&
2059 !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
2060 return 1;
2061 if (data & ~(TSX_CTRL_RTM_DISABLE | TSX_CTRL_CPUID_CLEAR))
2062 return 1;
Sean Christophersoneb3db1b2020-09-23 11:03:58 -07002063 goto find_uret_msr;
Ashok Raj15d45072018-02-01 22:59:43 +01002064 case MSR_IA32_PRED_CMD:
2065 if (!msr_info->host_initiated &&
Paolo Bonzini39485ed2020-12-03 09:40:15 -05002066 !guest_has_pred_cmd_msr(vcpu))
Ashok Raj15d45072018-02-01 22:59:43 +01002067 return 1;
2068
2069 if (data & ~PRED_CMD_IBPB)
2070 return 1;
Paolo Bonzini39485ed2020-12-03 09:40:15 -05002071 if (!boot_cpu_has(X86_FEATURE_IBPB))
Paolo Bonzini6441fa62020-01-20 16:33:06 +01002072 return 1;
Ashok Raj15d45072018-02-01 22:59:43 +01002073 if (!data)
2074 break;
2075
2076 wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
2077
2078 /*
2079 * For non-nested:
2080 * When it's written (to non-zero) for the first time, pass
2081 * it through.
2082 *
2083 * For nested:
2084 * The handling of the MSR bitmap for L2 guests is done in
Miaohe Lin4d516fe2019-12-11 14:26:21 +08002085 * nested_vmx_prepare_msr_bitmap. We should not touch the
Ashok Raj15d45072018-02-01 22:59:43 +01002086 * vmcs02.msr_bitmap here since it gets completely overwritten
2087 * in the merging.
2088 */
Aaron Lewis476c9bd2020-09-25 16:34:18 +02002089 vmx_disable_intercept_for_msr(vcpu, MSR_IA32_PRED_CMD, MSR_TYPE_W);
Ashok Raj15d45072018-02-01 22:59:43 +01002090 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002091 case MSR_IA32_CR_PAT:
Sean Christophersond28f4292019-05-07 09:06:27 -07002092 if (!kvm_pat_valid(data))
2093 return 1;
2094
Sean Christopherson142e4be2019-05-07 09:06:35 -07002095 if (is_guest_mode(vcpu) &&
2096 get_vmcs12(vcpu)->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
2097 get_vmcs12(vcpu)->guest_ia32_pat = data;
2098
Sheng Yang468d4722008-10-09 16:01:55 +08002099 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2100 vmcs_write64(GUEST_IA32_PAT, data);
2101 vcpu->arch.pat = data;
2102 break;
2103 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002104 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002105 break;
Will Auldba904632012-11-29 12:42:50 -08002106 case MSR_IA32_TSC_ADJUST:
2107 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002108 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08002109 case MSR_IA32_MCG_EXT_CTL:
2110 if ((!msr_info->host_initiated &&
2111 !(to_vmx(vcpu)->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002112 FEAT_CTL_LMCE_ENABLED)) ||
Ashok Rajc45dcc72016-06-22 14:59:56 +08002113 (data & ~MCG_EXT_CTL_LMCE_EN))
2114 return 1;
2115 vcpu->arch.mcg_ext_ctl = data;
2116 break;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002117 case MSR_IA32_FEAT_CTL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08002118 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08002119 (to_vmx(vcpu)->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002120 FEAT_CTL_LOCKED && !msr_info->host_initiated))
Jan Kiszkacae50132014-01-04 18:47:22 +01002121 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08002122 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01002123 if (msr_info->host_initiated && data == 0)
2124 vmx_leave_nested(vcpu);
Sean Christopherson72add912021-04-12 16:21:42 +12002125
2126 /* SGX may be enabled/disabled by guest's firmware */
2127 vmx_write_encls_bitmap(vcpu, NULL);
Jan Kiszkacae50132014-01-04 18:47:22 +01002128 break;
Sean Christopherson8f102442021-04-12 16:21:40 +12002129 case MSR_IA32_SGXLEPUBKEYHASH0 ... MSR_IA32_SGXLEPUBKEYHASH3:
2130 /*
2131 * On real hardware, the LE hash MSRs are writable before
2132 * the firmware sets bit 0 in MSR 0x7a ("activating" SGX),
2133 * at which point SGX related bits in IA32_FEATURE_CONTROL
2134 * become writable.
2135 *
2136 * KVM does not emulate SGX activation for simplicity, so
2137 * allow writes to the LE hash MSRs if IA32_FEATURE_CONTROL
2138 * is unlocked. This is technically not architectural
2139 * behavior, but it's close enough.
2140 */
2141 if (!msr_info->host_initiated &&
2142 (!guest_cpuid_has(vcpu, X86_FEATURE_SGX_LC) ||
2143 ((vmx->msr_ia32_feature_control & FEAT_CTL_LOCKED) &&
2144 !(vmx->msr_ia32_feature_control & FEAT_CTL_SGX_LC_ENABLED))))
2145 return 1;
2146 vmx->msr_ia32_sgxlepubkeyhash
2147 [msr_index - MSR_IA32_SGXLEPUBKEYHASH0] = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01002148 break;
2149 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08002150 if (!msr_info->host_initiated)
2151 return 1; /* they are read-only */
2152 if (!nested_vmx_allowed(vcpu))
2153 return 1;
2154 return vmx_set_vmx_msr(vcpu, msr_index, data);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002155 case MSR_IA32_RTIT_CTL:
Sean Christopherson2ef76192020-03-02 15:56:22 -08002156 if (!vmx_pt_mode_is_host_guest() ||
Luwei Kangee85dec2018-10-24 16:05:16 +08002157 vmx_rtit_ctl_check(vcpu, data) ||
2158 vmx->nested.vmxon)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002159 return 1;
2160 vmcs_write64(GUEST_IA32_RTIT_CTL, data);
2161 vmx->pt_desc.guest.ctl = data;
Aaron Lewis476c9bd2020-09-25 16:34:18 +02002162 pt_update_intercept_for_msr(vcpu);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002163 break;
2164 case MSR_IA32_RTIT_STATUS:
Sean Christophersone348ac72019-12-10 15:24:33 -08002165 if (!pt_can_write_msr(vmx))
2166 return 1;
2167 if (data & MSR_IA32_RTIT_STATUS_MASK)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002168 return 1;
2169 vmx->pt_desc.guest.status = data;
2170 break;
2171 case MSR_IA32_RTIT_CR3_MATCH:
Sean Christophersone348ac72019-12-10 15:24:33 -08002172 if (!pt_can_write_msr(vmx))
2173 return 1;
2174 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2175 PT_CAP_cr3_filtering))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002176 return 1;
2177 vmx->pt_desc.guest.cr3_match = data;
2178 break;
2179 case MSR_IA32_RTIT_OUTPUT_BASE:
Sean Christophersone348ac72019-12-10 15:24:33 -08002180 if (!pt_can_write_msr(vmx))
2181 return 1;
2182 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2183 PT_CAP_topa_output) &&
2184 !intel_pt_validate_cap(vmx->pt_desc.caps,
2185 PT_CAP_single_range_output))
2186 return 1;
Sean Christopherson1cc6cbc2020-09-24 12:42:48 -07002187 if (!pt_output_base_valid(vcpu, data))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002188 return 1;
2189 vmx->pt_desc.guest.output_base = data;
2190 break;
2191 case MSR_IA32_RTIT_OUTPUT_MASK:
Sean Christophersone348ac72019-12-10 15:24:33 -08002192 if (!pt_can_write_msr(vmx))
2193 return 1;
2194 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2195 PT_CAP_topa_output) &&
2196 !intel_pt_validate_cap(vmx->pt_desc.caps,
2197 PT_CAP_single_range_output))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002198 return 1;
2199 vmx->pt_desc.guest.output_mask = data;
2200 break;
2201 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
Sean Christophersone348ac72019-12-10 15:24:33 -08002202 if (!pt_can_write_msr(vmx))
2203 return 1;
Chao Pengbf8c55d2018-10-24 16:05:14 +08002204 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
Sean Christophersone348ac72019-12-10 15:24:33 -08002205 if (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
2206 PT_CAP_num_address_ranges))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002207 return 1;
Sean Christophersonfe6ed362019-12-10 15:24:32 -08002208 if (is_noncanonical_address(data, vcpu))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002209 return 1;
2210 if (index % 2)
2211 vmx->pt_desc.guest.addr_b[index / 2] = data;
2212 else
2213 vmx->pt_desc.guest.addr_a[index / 2] = data;
2214 break;
Paolo Bonzini9c9520c2021-02-02 09:36:08 -05002215 case MSR_IA32_PERF_CAPABILITIES:
2216 if (data && !vcpu_to_pmu(vcpu)->version)
2217 return 1;
2218 if (data & PMU_CAP_LBR_FMT) {
2219 if ((data & PMU_CAP_LBR_FMT) !=
2220 (vmx_get_perf_capabilities() & PMU_CAP_LBR_FMT))
2221 return 1;
2222 if (!intel_pmu_lbr_is_compatible(vcpu))
2223 return 1;
2224 }
2225 ret = kvm_set_msr_common(vcpu, msr_info);
2226 break;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002227
Avi Kivity6aa8b732006-12-10 02:21:36 -08002228 default:
Sean Christophersoneb3db1b2020-09-23 11:03:58 -07002229 find_uret_msr:
Sean Christophersond85a8032020-09-23 11:04:06 -07002230 msr = vmx_find_uret_msr(vmx, msr_index);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05002231 if (msr)
Sean Christopherson7bf662b2020-09-23 11:04:07 -07002232 ret = vmx_set_guest_uret_msr(vmx, msr, data);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05002233 else
2234 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002235 }
2236
Eddie Dong2cc51562007-05-21 07:28:09 +03002237 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002238}
2239
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002240static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002241{
Sean Christophersonf98c1e72020-05-01 21:32:30 -07002242 unsigned long guest_owned_bits;
2243
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002244 kvm_register_mark_available(vcpu, reg);
2245
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002246 switch (reg) {
2247 case VCPU_REGS_RSP:
2248 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2249 break;
2250 case VCPU_REGS_RIP:
2251 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2252 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002253 case VCPU_EXREG_PDPTR:
2254 if (enable_ept)
2255 ept_save_pdptrs(vcpu);
2256 break;
Sean Christophersonbd31fe42020-05-01 21:32:31 -07002257 case VCPU_EXREG_CR0:
2258 guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
2259
2260 vcpu->arch.cr0 &= ~guest_owned_bits;
2261 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & guest_owned_bits;
2262 break;
Sean Christopherson34059c22019-09-27 14:45:23 -07002263 case VCPU_EXREG_CR3:
Sean Christopherson81ca0e72021-07-13 09:33:03 -07002264 /*
2265 * When intercepting CR3 loads, e.g. for shadowing paging, KVM's
2266 * CR3 is loaded into hardware, not the guest's CR3.
2267 */
2268 if (!(exec_controls_get(to_vmx(vcpu)) & CPU_BASED_CR3_LOAD_EXITING))
Sean Christopherson34059c22019-09-27 14:45:23 -07002269 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
2270 break;
Sean Christophersonf98c1e72020-05-01 21:32:30 -07002271 case VCPU_EXREG_CR4:
2272 guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
2273
2274 vcpu->arch.cr4 &= ~guest_owned_bits;
2275 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & guest_owned_bits;
2276 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002277 default:
Sean Christopherson67369272021-07-02 15:04:25 -07002278 KVM_BUG_ON(1, vcpu->kvm);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002279 break;
2280 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002281}
2282
Avi Kivity6aa8b732006-12-10 02:21:36 -08002283static __init int cpu_has_kvm_support(void)
2284{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002285 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002286}
2287
2288static __init int vmx_disabled_by_bios(void)
2289{
Sean Christophersona4d0b2f2019-12-20 20:45:09 -08002290 return !boot_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
2291 !boot_cpu_has(X86_FEATURE_VMX);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002292}
2293
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002294static int kvm_cpu_vmxon(u64 vmxon_pointer)
Dongxiao Xu7725b892010-05-11 18:29:38 +08002295{
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002296 u64 msr;
2297
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002298 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002299
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002300 asm_volatile_goto("1: vmxon %[vmxon_pointer]\n\t"
2301 _ASM_EXTABLE(1b, %l[fault])
2302 : : [vmxon_pointer] "m"(vmxon_pointer)
2303 : : fault);
2304 return 0;
2305
2306fault:
2307 WARN_ONCE(1, "VMXON faulted, MSR_IA32_FEAT_CTL (0x3a) = 0x%llx\n",
2308 rdmsrl_safe(MSR_IA32_FEAT_CTL, &msr) ? 0xdeadbeef : msr);
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002309 cr4_clear_bits(X86_CR4_VMXE);
2310
2311 return -EFAULT;
Dongxiao Xu7725b892010-05-11 18:29:38 +08002312}
2313
Radim Krčmář13a34e02014-08-28 15:13:03 +02002314static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002315{
2316 int cpu = raw_smp_processor_id();
2317 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002318 int r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002319
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07002320 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02002321 return -EBUSY;
2322
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002323 /*
2324 * This can happen if we hot-added a CPU but failed to allocate
2325 * VP assist page for it.
2326 */
2327 if (static_branch_unlikely(&enable_evmcs) &&
2328 !hv_get_vp_assist_page(cpu))
2329 return -EFAULT;
2330
Sean Christopherson5ef940b2020-12-30 16:26:58 -08002331 intel_pt_handle_vmx(1);
2332
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002333 r = kvm_cpu_vmxon(phys_addr);
Sean Christopherson5ef940b2020-12-30 16:26:58 -08002334 if (r) {
2335 intel_pt_handle_vmx(0);
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002336 return r;
Sean Christopherson5ef940b2020-12-30 16:26:58 -08002337 }
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002338
David Hildenbrandfdf288b2017-08-24 20:51:29 +02002339 if (enable_ept)
2340 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02002341
2342 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002343}
2344
Nadav Har'Eld462b812011-05-24 15:26:10 +03002345static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002346{
2347 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002348 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002349
Nadav Har'Eld462b812011-05-24 15:26:10 +03002350 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2351 loaded_vmcss_on_cpu_link)
2352 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002353}
2354
Radim Krčmář13a34e02014-08-28 15:13:03 +02002355static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002356{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002357 vmclear_local_loaded_vmcss();
Sean Christopherson6a289132020-12-30 16:26:59 -08002358
2359 if (cpu_vmxoff())
2360 kvm_spurious_fault();
Sean Christopherson5ef940b2020-12-30 16:26:58 -08002361
2362 intel_pt_handle_vmx(0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002363}
2364
Sean Christopherson7a57c092020-03-12 11:04:16 -07002365/*
2366 * There is no X86_FEATURE for SGX yet, but anyway we need to query CPUID
2367 * directly instead of going through cpu_has(), to ensure KVM is trapping
2368 * ENCLS whenever it's supported in hardware. It does not matter whether
2369 * the host OS supports or has enabled SGX.
2370 */
2371static bool cpu_has_sgx(void)
2372{
2373 return cpuid_eax(0) >= 0x12 && (cpuid_eax(0x12) & BIT(0));
2374}
2375
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002376static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002377 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002378{
2379 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002380 u32 ctl = ctl_min | ctl_opt;
2381
2382 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2383
2384 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2385 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2386
2387 /* Ensure minimum (required) set of control bits are supported. */
2388 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002389 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002390
2391 *result = ctl;
2392 return 0;
2393}
2394
Sean Christopherson7caaa712018-12-03 13:53:01 -08002395static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf,
2396 struct vmx_capability *vmx_cap)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002397{
2398 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002399 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002400 u32 _pin_based_exec_control = 0;
2401 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002402 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002403 u32 _vmexit_control = 0;
2404 u32 _vmentry_control = 0;
2405
Paolo Bonzini13893092018-02-26 13:40:09 +01002406 memset(vmcs_conf, 0, sizeof(*vmcs_conf));
Raghavendra K T10166742012-02-07 23:19:20 +05302407 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002408#ifdef CONFIG_X86_64
2409 CPU_BASED_CR8_LOAD_EXITING |
2410 CPU_BASED_CR8_STORE_EXITING |
2411#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002412 CPU_BASED_CR3_LOAD_EXITING |
2413 CPU_BASED_CR3_STORE_EXITING |
Quan Xu8eb73e2d2017-12-12 16:44:21 +08002414 CPU_BASED_UNCOND_IO_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002415 CPU_BASED_MOV_DR_EXITING |
Xiaoyao Li5e3d3942019-12-06 16:45:26 +08002416 CPU_BASED_USE_TSC_OFFSETTING |
Wanpeng Li4d5422c2018-03-12 04:53:02 -07002417 CPU_BASED_MWAIT_EXITING |
2418 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002419 CPU_BASED_INVLPG_EXITING |
2420 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002421
Sheng Yangf78e0e22007-10-29 09:40:42 +08002422 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002423 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002424 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002425 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2426 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002427 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002428#ifdef CONFIG_X86_64
2429 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2430 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2431 ~CPU_BASED_CR8_STORE_EXITING;
2432#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002433 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002434 min2 = 0;
2435 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002436 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002437 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002438 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002439 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002440 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002441 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Paolo Bonzini0367f202016-07-12 10:44:55 +02002442 SECONDARY_EXEC_DESC |
Sean Christopherson7f3603b2020-09-23 09:50:47 -07002443 SECONDARY_EXEC_ENABLE_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002444 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002445 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002446 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08002447 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08002448 SECONDARY_EXEC_XSAVES |
David Hildenbrand736fdf72017-08-24 20:51:37 +02002449 SECONDARY_EXEC_RDSEED_EXITING |
2450 SECONDARY_EXEC_RDRAND_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002451 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04002452 SECONDARY_EXEC_TSC_SCALING |
Tao Xue69e72fa2019-07-16 14:55:49 +08002453 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE |
Chao Pengf99e3da2018-10-24 16:05:10 +08002454 SECONDARY_EXEC_PT_USE_GPA |
2455 SECONDARY_EXEC_PT_CONCEAL_VMX |
Chenyi Qiangfe6b6bc2020-11-06 17:03:14 +08002456 SECONDARY_EXEC_ENABLE_VMFUNC |
2457 SECONDARY_EXEC_BUS_LOCK_DETECTION;
Sean Christopherson7a57c092020-03-12 11:04:16 -07002458 if (cpu_has_sgx())
2459 opt2 |= SECONDARY_EXEC_ENCLS_EXITING;
Sheng Yangd56f5462008-04-25 10:13:16 +08002460 if (adjust_vmx_controls(min2, opt2,
2461 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002462 &_cpu_based_2nd_exec_control) < 0)
2463 return -EIO;
2464 }
2465#ifndef CONFIG_X86_64
2466 if (!(_cpu_based_2nd_exec_control &
2467 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2468 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2469#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002470
2471 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2472 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002473 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002474 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2475 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002476
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002477 rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
Sean Christopherson7caaa712018-12-03 13:53:01 -08002478 &vmx_cap->ept, &vmx_cap->vpid);
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002479
Sheng Yangd56f5462008-04-25 10:13:16 +08002480 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002481 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2482 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002483 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2484 CPU_BASED_CR3_STORE_EXITING |
2485 CPU_BASED_INVLPG_EXITING);
Sean Christopherson7caaa712018-12-03 13:53:01 -08002486 } else if (vmx_cap->ept) {
2487 vmx_cap->ept = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002488 pr_warn_once("EPT CAP should not exist if not support "
2489 "1-setting enable EPT VM-execution control\n");
2490 }
2491 if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
Sean Christopherson7caaa712018-12-03 13:53:01 -08002492 vmx_cap->vpid) {
2493 vmx_cap->vpid = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002494 pr_warn_once("VPID CAP should not exist if not support "
2495 "1-setting enable VPID VM-execution control\n");
Sheng Yangd56f5462008-04-25 10:13:16 +08002496 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002497
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002498 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002499#ifdef CONFIG_X86_64
2500 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2501#endif
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002502 opt = VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL |
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002503 VM_EXIT_LOAD_IA32_PAT |
2504 VM_EXIT_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002505 VM_EXIT_CLEAR_BNDCFGS |
2506 VM_EXIT_PT_CONCEAL_PIP |
2507 VM_EXIT_CLEAR_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002508 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2509 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002510 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002511
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01002512 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2513 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
2514 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002515 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2516 &_pin_based_exec_control) < 0)
2517 return -EIO;
2518
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02002519 if (cpu_has_broken_vmx_preemption_timer())
2520 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002521 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002522 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08002523 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2524
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01002525 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002526 opt = VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL |
2527 VM_ENTRY_LOAD_IA32_PAT |
2528 VM_ENTRY_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002529 VM_ENTRY_LOAD_BNDCFGS |
2530 VM_ENTRY_PT_CONCEAL_PIP |
2531 VM_ENTRY_LOAD_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002532 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2533 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002534 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002535
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002536 /*
2537 * Some cpus support VM_{ENTRY,EXIT}_IA32_PERF_GLOBAL_CTRL but they
2538 * can't be used due to an errata where VM Exit may incorrectly clear
2539 * IA32_PERF_GLOBAL_CTRL[34:32]. Workaround the errata by using the
2540 * MSR load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2541 */
2542 if (boot_cpu_data.x86 == 0x6) {
2543 switch (boot_cpu_data.x86_model) {
2544 case 26: /* AAK155 */
2545 case 30: /* AAP115 */
2546 case 37: /* AAT100 */
2547 case 44: /* BC86,AAY89,BD102 */
2548 case 46: /* BA97 */
Sean Christopherson85ba2b12019-01-14 12:12:02 -08002549 _vmentry_control &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002550 _vmexit_control &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
2551 pr_warn_once("kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2552 "does not work properly. Using workaround\n");
2553 break;
2554 default:
2555 break;
2556 }
2557 }
2558
2559
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002560 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002561
2562 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2563 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002564 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002565
2566#ifdef CONFIG_X86_64
2567 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2568 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002569 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002570#endif
2571
2572 /* Require Write-Back (WB) memory type for VMCS accesses. */
2573 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002574 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002575
Yang, Sheng002c7f72007-07-31 14:23:01 +03002576 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02002577 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03002578 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002579
Liran Alon2307af12018-06-29 22:59:04 +03002580 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002581
Yang, Sheng002c7f72007-07-31 14:23:01 +03002582 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2583 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002584 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002585 vmcs_conf->vmexit_ctrl = _vmexit_control;
2586 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002587
Vitaly Kuznetsov064eedf2020-10-14 16:33:46 +02002588#if IS_ENABLED(CONFIG_HYPERV)
2589 if (enlightened_vmcs)
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002590 evmcs_sanitize_exec_ctrls(vmcs_conf);
Vitaly Kuznetsov064eedf2020-10-14 16:33:46 +02002591#endif
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002592
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002593 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002594}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002595
Ben Gardon41836832019-02-11 11:02:52 -08002596struct vmcs *alloc_vmcs_cpu(bool shadow, int cpu, gfp_t flags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002597{
2598 int node = cpu_to_node(cpu);
2599 struct page *pages;
2600 struct vmcs *vmcs;
2601
Ben Gardon41836832019-02-11 11:02:52 -08002602 pages = __alloc_pages_node(node, flags, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002603 if (!pages)
2604 return NULL;
2605 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002606 memset(vmcs, 0, vmcs_config.size);
Liran Alon2307af12018-06-29 22:59:04 +03002607
2608 /* KVM supports Enlightened VMCS v1 only */
2609 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002610 vmcs->hdr.revision_id = KVM_EVMCS_VERSION;
Liran Alon2307af12018-06-29 22:59:04 +03002611 else
Liran Alon392b2f22018-06-23 02:35:01 +03002612 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002613
Liran Alon491a6032018-06-23 02:35:12 +03002614 if (shadow)
2615 vmcs->hdr.shadow_vmcs = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002616 return vmcs;
2617}
2618
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002619void free_vmcs(struct vmcs *vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002620{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002621 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002622}
2623
Nadav Har'Eld462b812011-05-24 15:26:10 +03002624/*
2625 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2626 */
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002627void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002628{
2629 if (!loaded_vmcs->vmcs)
2630 return;
2631 loaded_vmcs_clear(loaded_vmcs);
2632 free_vmcs(loaded_vmcs->vmcs);
2633 loaded_vmcs->vmcs = NULL;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002634 if (loaded_vmcs->msr_bitmap)
2635 free_page((unsigned long)loaded_vmcs->msr_bitmap);
Jim Mattson355f4fb2016-10-28 08:29:39 -07002636 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002637}
2638
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002639int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002640{
Liran Alon491a6032018-06-23 02:35:12 +03002641 loaded_vmcs->vmcs = alloc_vmcs(false);
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002642 if (!loaded_vmcs->vmcs)
2643 return -ENOMEM;
2644
Sean Christophersond260f9e2020-03-21 12:37:50 -07002645 vmcs_clear(loaded_vmcs->vmcs);
2646
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002647 loaded_vmcs->shadow_vmcs = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07002648 loaded_vmcs->hv_timer_soft_disabled = false;
Sean Christophersond260f9e2020-03-21 12:37:50 -07002649 loaded_vmcs->cpu = -1;
2650 loaded_vmcs->launched = 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002651
2652 if (cpu_has_vmx_msr_bitmap()) {
Ben Gardon41836832019-02-11 11:02:52 -08002653 loaded_vmcs->msr_bitmap = (unsigned long *)
2654 __get_free_page(GFP_KERNEL_ACCOUNT);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002655 if (!loaded_vmcs->msr_bitmap)
2656 goto out_vmcs;
2657 memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002658
Arnd Bergmann1f008e12018-05-25 17:36:17 +02002659 if (IS_ENABLED(CONFIG_HYPERV) &&
2660 static_branch_unlikely(&enable_evmcs) &&
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002661 (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
2662 struct hv_enlightened_vmcs *evmcs =
2663 (struct hv_enlightened_vmcs *)loaded_vmcs->vmcs;
2664
2665 evmcs->hv_enlightenments_control.msr_bitmap = 1;
2666 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002667 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07002668
2669 memset(&loaded_vmcs->host_state, 0, sizeof(struct vmcs_host_state));
Sean Christopherson3af80fe2019-05-07 12:18:00 -07002670 memset(&loaded_vmcs->controls_shadow, 0,
2671 sizeof(struct vmcs_controls_shadow));
Sean Christophersond7ee0392018-07-23 12:32:47 -07002672
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002673 return 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002674
2675out_vmcs:
2676 free_loaded_vmcs(loaded_vmcs);
2677 return -ENOMEM;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002678}
2679
Sam Ravnborg39959582007-06-01 00:47:13 -07002680static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002681{
2682 int cpu;
2683
Zachary Amsden3230bb42009-09-29 11:38:37 -10002684 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002685 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002686 per_cpu(vmxarea, cpu) = NULL;
2687 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002688}
2689
Avi Kivity6aa8b732006-12-10 02:21:36 -08002690static __init int alloc_kvm_area(void)
2691{
2692 int cpu;
2693
Zachary Amsden3230bb42009-09-29 11:38:37 -10002694 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002695 struct vmcs *vmcs;
2696
Ben Gardon41836832019-02-11 11:02:52 -08002697 vmcs = alloc_vmcs_cpu(false, cpu, GFP_KERNEL);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002698 if (!vmcs) {
2699 free_kvm_area();
2700 return -ENOMEM;
2701 }
2702
Liran Alon2307af12018-06-29 22:59:04 +03002703 /*
2704 * When eVMCS is enabled, alloc_vmcs_cpu() sets
2705 * vmcs->revision_id to KVM_EVMCS_VERSION instead of
2706 * revision_id reported by MSR_IA32_VMX_BASIC.
2707 *
Linus Torvalds312a4662018-12-26 17:03:51 -08002708 * However, even though not explicitly documented by
Liran Alon2307af12018-06-29 22:59:04 +03002709 * TLFS, VMXArea passed as VMXON argument should
2710 * still be marked with revision_id reported by
2711 * physical CPU.
2712 */
2713 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002714 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002715
Avi Kivity6aa8b732006-12-10 02:21:36 -08002716 per_cpu(vmxarea, cpu) = vmcs;
2717 }
2718 return 0;
2719}
2720
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002721static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02002722 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002723{
Gleb Natapovd99e4152012-12-20 16:57:45 +02002724 if (!emulate_invalid_guest_state) {
2725 /*
2726 * CS and SS RPL should be equal during guest entry according
2727 * to VMX spec, but in reality it is not always so. Since vcpu
2728 * is in the middle of the transition from real mode to
2729 * protected mode it is safe to assume that RPL 0 is a good
2730 * default value.
2731 */
2732 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03002733 save->selector &= ~SEGMENT_RPL_MASK;
2734 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02002735 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002736 }
Sean Christopherson1dd7a4f2021-07-13 09:33:06 -07002737 __vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002738}
2739
2740static void enter_pmode(struct kvm_vcpu *vcpu)
2741{
2742 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002743 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002744
Gleb Natapovd99e4152012-12-20 16:57:45 +02002745 /*
Ingo Molnard9f6e122021-03-18 15:28:01 +01002746 * Update real mode segment cache. It may be not up-to-date if segment
Gleb Natapovd99e4152012-12-20 16:57:45 +02002747 * register was written while vcpu was in a guest mode.
2748 */
2749 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2750 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2751 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2752 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2753 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2754 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
2755
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002756 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002757
Sean Christopherson1dd7a4f2021-07-13 09:33:06 -07002758 __vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002759
2760 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002761 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2762 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002763 vmcs_writel(GUEST_RFLAGS, flags);
2764
Rusty Russell66aee912007-07-17 23:34:16 +10002765 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2766 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002767
Jason Baronb6a7cc32021-01-14 22:27:54 -05002768 vmx_update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002769
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002770 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2771 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2772 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2773 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2774 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2775 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002776}
2777
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002778static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002779{
Mathias Krause772e0312012-08-30 01:30:19 +02002780 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02002781 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002782
Gleb Natapovd99e4152012-12-20 16:57:45 +02002783 var.dpl = 0x3;
2784 if (seg == VCPU_SREG_CS)
2785 var.type = 0x3;
2786
2787 if (!emulate_invalid_guest_state) {
2788 var.selector = var.base >> 4;
2789 var.base = var.base & 0xffff0;
2790 var.limit = 0xffff;
2791 var.g = 0;
2792 var.db = 0;
2793 var.present = 1;
2794 var.s = 1;
2795 var.l = 0;
2796 var.unusable = 0;
2797 var.type = 0x3;
2798 var.avl = 0;
2799 if (save->base & 0xf)
2800 printk_once(KERN_WARNING "kvm: segment base is not "
2801 "paragraph aligned when entering "
2802 "protected mode (seg=%d)", seg);
2803 }
2804
2805 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05002806 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02002807 vmcs_write32(sf->limit, var.limit);
2808 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002809}
2810
2811static void enter_rmode(struct kvm_vcpu *vcpu)
2812{
2813 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002814 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002815 struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002816
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002817 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
2818 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2819 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2820 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2821 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002822 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2823 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002824
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002825 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002826
Gleb Natapov776e58e2011-03-13 12:34:27 +02002827 /*
2828 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01002829 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02002830 */
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002831 if (!kvm_vmx->tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02002832 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2833 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02002834
Avi Kivity2fb92db2011-04-27 19:42:18 +03002835 vmx_segment_cache_clear(vmx);
2836
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002837 vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002838 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002839 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2840
2841 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002842 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002843
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002844 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002845
2846 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002847 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Jason Baronb6a7cc32021-01-14 22:27:54 -05002848 vmx_update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002849
Gleb Natapovd99e4152012-12-20 16:57:45 +02002850 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2851 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2852 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2853 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2854 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
2855 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002856}
2857
Maxim Levitsky72f211e2020-10-01 14:29:53 +03002858int vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
Amit Shah401d10d2009-02-20 22:53:37 +05302859{
2860 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersond85a8032020-09-23 11:04:06 -07002861 struct vmx_uret_msr *msr = vmx_find_uret_msr(vmx, MSR_EFER);
Avi Kivity26bb0982009-09-07 11:14:12 +03002862
Maxim Levitsky72f211e2020-10-01 14:29:53 +03002863 /* Nothing to do if hardware doesn't support EFER. */
Avi Kivity26bb0982009-09-07 11:14:12 +03002864 if (!msr)
Maxim Levitsky72f211e2020-10-01 14:29:53 +03002865 return 0;
Amit Shah401d10d2009-02-20 22:53:37 +05302866
Avi Kivityf6801df2010-01-21 15:31:50 +02002867 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302868 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002869 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302870 msr->data = efer;
2871 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002872 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302873
2874 msr->data = efer & ~EFER_LME;
2875 }
Sean Christopherson400dd542021-07-13 09:33:11 -07002876 vmx_setup_uret_msrs(vmx);
Maxim Levitsky72f211e2020-10-01 14:29:53 +03002877 return 0;
Amit Shah401d10d2009-02-20 22:53:37 +05302878}
2879
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002880#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002881
2882static void enter_lmode(struct kvm_vcpu *vcpu)
2883{
2884 u32 guest_tr_ar;
2885
Avi Kivity2fb92db2011-04-27 19:42:18 +03002886 vmx_segment_cache_clear(to_vmx(vcpu));
2887
Avi Kivity6aa8b732006-12-10 02:21:36 -08002888 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002889 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02002890 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
2891 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002892 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002893 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
2894 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002895 }
Avi Kivityda38f432010-07-06 11:30:49 +03002896 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002897}
2898
2899static void exit_lmode(struct kvm_vcpu *vcpu)
2900{
Gleb Natapov2961e8762013-11-25 15:37:13 +02002901 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03002902 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002903}
2904
2905#endif
2906
Sean Christopherson77809382020-03-20 14:28:18 -07002907static void vmx_flush_tlb_all(struct kvm_vcpu *vcpu)
Sean Christopherson5058b692020-03-20 14:28:14 -07002908{
2909 struct vcpu_vmx *vmx = to_vmx(vcpu);
2910
2911 /*
Sean Christopherson77809382020-03-20 14:28:18 -07002912 * INVEPT must be issued when EPT is enabled, irrespective of VPID, as
2913 * the CPU is not required to invalidate guest-physical mappings on
2914 * VM-Entry, even if VPID is disabled. Guest-physical mappings are
2915 * associated with the root EPT structure and not any particular VPID
2916 * (INVVPID also isn't required to invalidate guest-physical mappings).
Sean Christopherson5058b692020-03-20 14:28:14 -07002917 */
2918 if (enable_ept) {
2919 ept_sync_global();
2920 } else if (enable_vpid) {
2921 if (cpu_has_vmx_invvpid_global()) {
2922 vpid_sync_vcpu_global();
2923 } else {
2924 vpid_sync_vcpu_single(vmx->vpid);
2925 vpid_sync_vcpu_single(vmx->nested.vpid02);
2926 }
2927 }
2928}
2929
Sean Christopherson33d19ec2020-03-20 14:28:16 -07002930static void vmx_flush_tlb_current(struct kvm_vcpu *vcpu)
2931{
Sean Christopherson2a40b902020-07-15 20:41:18 -07002932 struct kvm_mmu *mmu = vcpu->arch.mmu;
2933 u64 root_hpa = mmu->root_hpa;
Sean Christopherson33d19ec2020-03-20 14:28:16 -07002934
2935 /* No flush required if the current context is invalid. */
2936 if (!VALID_PAGE(root_hpa))
2937 return;
2938
2939 if (enable_ept)
Sean Christopherson2a40b902020-07-15 20:41:18 -07002940 ept_sync_context(construct_eptp(vcpu, root_hpa,
2941 mmu->shadow_root_level));
Sean Christopherson33d19ec2020-03-20 14:28:16 -07002942 else if (!is_guest_mode(vcpu))
2943 vpid_sync_context(to_vmx(vcpu)->vpid);
2944 else
2945 vpid_sync_context(nested_get_vpid02(vcpu));
2946}
2947
Junaid Shahidfaff8752018-06-29 13:10:05 -07002948static void vmx_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t addr)
2949{
Junaid Shahidfaff8752018-06-29 13:10:05 -07002950 /*
Sean Christophersonad104b52020-03-20 14:28:11 -07002951 * vpid_sync_vcpu_addr() is a nop if vmx->vpid==0, see the comment in
2952 * vmx_flush_tlb_guest() for an explanation of why this is ok.
Junaid Shahidfaff8752018-06-29 13:10:05 -07002953 */
Sean Christophersonad104b52020-03-20 14:28:11 -07002954 vpid_sync_vcpu_addr(to_vmx(vcpu)->vpid, addr);
Junaid Shahidfaff8752018-06-29 13:10:05 -07002955}
2956
Sean Christophersone64419d2020-03-20 14:28:10 -07002957static void vmx_flush_tlb_guest(struct kvm_vcpu *vcpu)
2958{
2959 /*
2960 * vpid_sync_context() is a nop if vmx->vpid==0, e.g. if enable_vpid==0
2961 * or a vpid couldn't be allocated for this vCPU. VM-Enter and VM-Exit
2962 * are required to flush GVA->{G,H}PA mappings from the TLB if vpid is
2963 * disabled (VM-Enter with vpid enabled and vpid==0 is disallowed),
2964 * i.e. no explicit INVVPID is necessary.
2965 */
2966 vpid_sync_context(to_vmx(vcpu)->vpid);
2967}
2968
Peter Shier43fea4e2020-08-20 16:05:45 -07002969void vmx_ept_load_pdptrs(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08002970{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002971 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2972
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002973 if (!kvm_register_is_dirty(vcpu, VCPU_EXREG_PDPTR))
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002974 return;
2975
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002976 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002977 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
2978 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
2979 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
2980 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08002981 }
2982}
2983
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002984void ept_save_pdptrs(struct kvm_vcpu *vcpu)
Avi Kivity8f5d5492009-05-31 18:41:29 +03002985{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002986 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2987
Sean Christopherson9932b492020-04-15 13:34:50 -07002988 if (WARN_ON_ONCE(!is_pae_paging(vcpu)))
2989 return;
2990
2991 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
2992 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
2993 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
2994 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002995
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002996 kvm_register_mark_dirty(vcpu, VCPU_EXREG_PDPTR);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002997}
2998
Sean Christopherson470750b2021-07-13 09:33:02 -07002999#define CR3_EXITING_BITS (CPU_BASED_CR3_LOAD_EXITING | \
3000 CPU_BASED_CR3_STORE_EXITING)
3001
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003002void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003003{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003004 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson32437c22021-07-13 09:33:05 -07003005 unsigned long hw_cr0, old_cr0_pg;
Sean Christopherson470750b2021-07-13 09:33:02 -07003006 u32 tmp;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003007
Sean Christopherson32437c22021-07-13 09:33:05 -07003008 old_cr0_pg = kvm_read_cr0_bits(vcpu, X86_CR0_PG);
3009
Sean Christopherson3de63472018-07-13 08:42:30 -07003010 hw_cr0 = (cr0 & ~KVM_VM_CR0_ALWAYS_OFF);
Krish Sadhukhanbddd82d2020-09-21 08:10:25 +00003011 if (is_unrestricted_guest(vcpu))
Gleb Natapov50378782013-02-04 16:00:28 +02003012 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003013 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003014 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sean Christophersonee5a5582021-07-13 09:32:59 -07003015 if (!enable_ept)
3016 hw_cr0 |= X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003017
Gleb Natapov218e7632013-01-21 15:36:45 +02003018 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3019 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003020
Gleb Natapov218e7632013-01-21 15:36:45 +02003021 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3022 enter_rmode(vcpu);
3023 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003024
Sean Christopherson32437c22021-07-13 09:33:05 -07003025 vmcs_writel(CR0_READ_SHADOW, cr0);
3026 vmcs_writel(GUEST_CR0, hw_cr0);
3027 vcpu->arch.cr0 = cr0;
3028 kvm_register_mark_available(vcpu, VCPU_EXREG_CR0);
3029
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003030#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003031 if (vcpu->arch.efer & EFER_LME) {
Sean Christopherson32437c22021-07-13 09:33:05 -07003032 if (!old_cr0_pg && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003033 enter_lmode(vcpu);
Sean Christopherson32437c22021-07-13 09:33:05 -07003034 else if (old_cr0_pg && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003035 exit_lmode(vcpu);
3036 }
3037#endif
3038
Sean Christophersonc834fd72021-07-13 09:33:01 -07003039 if (enable_ept && !is_unrestricted_guest(vcpu)) {
Sean Christopherson470750b2021-07-13 09:33:02 -07003040 /*
3041 * Ensure KVM has an up-to-date snapshot of the guest's CR3. If
3042 * the below code _enables_ CR3 exiting, vmx_cache_reg() will
3043 * (correctly) stop reading vmcs.GUEST_CR3 because it thinks
3044 * KVM's CR3 is installed.
3045 */
Sean Christophersonc834fd72021-07-13 09:33:01 -07003046 if (!kvm_register_is_available(vcpu, VCPU_EXREG_CR3))
3047 vmx_cache_reg(vcpu, VCPU_EXREG_CR3);
Sean Christopherson470750b2021-07-13 09:33:02 -07003048
3049 /*
3050 * When running with EPT but not unrestricted guest, KVM must
3051 * intercept CR3 accesses when paging is _disabled_. This is
3052 * necessary because restricted guests can't actually run with
3053 * paging disabled, and so KVM stuffs its own CR3 in order to
3054 * run the guest when identity mapped page tables.
3055 *
3056 * Do _NOT_ check the old CR0.PG, e.g. to optimize away the
3057 * update, it may be stale with respect to CR3 interception,
3058 * e.g. after nested VM-Enter.
3059 *
3060 * Lastly, honor L1's desires, i.e. intercept CR3 loads and/or
3061 * stores to forward them to L1, even if KVM does not need to
3062 * intercept them to preserve its identity mapped page tables.
3063 */
Sean Christophersonc834fd72021-07-13 09:33:01 -07003064 if (!(cr0 & X86_CR0_PG)) {
Sean Christopherson470750b2021-07-13 09:33:02 -07003065 exec_controls_setbit(vmx, CR3_EXITING_BITS);
3066 } else if (!is_guest_mode(vcpu)) {
3067 exec_controls_clearbit(vmx, CR3_EXITING_BITS);
3068 } else {
3069 tmp = exec_controls_get(vmx);
3070 tmp &= ~CR3_EXITING_BITS;
3071 tmp |= get_vmcs12(vcpu)->cpu_based_vm_exec_control & CR3_EXITING_BITS;
3072 exec_controls_set(vmx, tmp);
3073 }
3074
Sean Christopherson32437c22021-07-13 09:33:05 -07003075 /* Note, vmx_set_cr4() consumes the new vcpu->arch.cr0. */
3076 if ((old_cr0_pg ^ cr0) & X86_CR0_PG)
Sean Christophersonc834fd72021-07-13 09:33:01 -07003077 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sean Christophersonc834fd72021-07-13 09:33:01 -07003078 }
Sheng Yang14394422008-04-28 12:24:45 +08003079
Gleb Natapov14168782013-01-21 15:36:49 +02003080 /* depends on vcpu->arch.cr0 to be set to a new value */
Maxim Levitskydbab6102021-09-13 17:09:54 +03003081 vmx->emulation_required = vmx_emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003082}
3083
Sean Christophersond468d942020-07-15 20:41:20 -07003084static int vmx_get_max_tdp_level(void)
Sean Christopherson0047fca2020-05-01 21:32:33 -07003085{
Sean Christophersond468d942020-07-15 20:41:20 -07003086 if (cpu_has_vmx_ept_5levels())
Sean Christopherson0047fca2020-05-01 21:32:33 -07003087 return 5;
3088 return 4;
3089}
3090
Sean Christophersone83bc092021-03-05 10:31:13 -08003091u64 construct_eptp(struct kvm_vcpu *vcpu, hpa_t root_hpa, int root_level)
Sheng Yang14394422008-04-28 12:24:45 +08003092{
Yu Zhang855feb62017-08-24 20:27:55 +08003093 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08003094
Sean Christopherson2a40b902020-07-15 20:41:18 -07003095 eptp |= (root_level == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08003096
Peter Feiner995f00a2017-06-30 17:26:32 -07003097 if (enable_ept_ad_bits &&
3098 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02003099 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sean Christophersone83bc092021-03-05 10:31:13 -08003100 eptp |= root_hpa;
Sheng Yang14394422008-04-28 12:24:45 +08003101
3102 return eptp;
3103}
3104
Sean Christophersone83bc092021-03-05 10:31:13 -08003105static void vmx_load_mmu_pgd(struct kvm_vcpu *vcpu, hpa_t root_hpa,
3106 int root_level)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003107{
Tianyu Lan877ad952018-07-19 08:40:23 +00003108 struct kvm *kvm = vcpu->kvm;
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003109 bool update_guest_cr3 = true;
Sheng Yang14394422008-04-28 12:24:45 +08003110 unsigned long guest_cr3;
3111 u64 eptp;
3112
Avi Kivity089d0342009-03-23 18:26:32 +02003113 if (enable_ept) {
Sean Christophersone83bc092021-03-05 10:31:13 -08003114 eptp = construct_eptp(vcpu, root_hpa, root_level);
Sheng Yang14394422008-04-28 12:24:45 +08003115 vmcs_write64(EPT_POINTER, eptp);
Tianyu Lan877ad952018-07-19 08:40:23 +00003116
Vineeth Pillai3c86c0d2021-06-03 15:14:36 +00003117 hv_track_root_tdp(vcpu, root_hpa);
Tianyu Lan877ad952018-07-19 08:40:23 +00003118
Paolo Bonzinidf7e0682020-05-20 08:37:37 -04003119 if (!enable_unrestricted_guest && !is_paging(vcpu))
Tianyu Lan877ad952018-07-19 08:40:23 +00003120 guest_cr3 = to_kvm_vmx(kvm)->ept_identity_map_addr;
Sean Christophersonb17b7432019-09-27 14:45:17 -07003121 else if (test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3122 guest_cr3 = vcpu->arch.cr3;
3123 else /* vmcs01.GUEST_CR3 is already up-to-date. */
3124 update_guest_cr3 = false;
Peter Shier43fea4e2020-08-20 16:05:45 -07003125 vmx_ept_load_pdptrs(vcpu);
Sean Christophersonbe100ef2020-03-20 14:28:33 -07003126 } else {
Sean Christophersone83bc092021-03-05 10:31:13 -08003127 guest_cr3 = root_hpa | kvm_get_active_pcid(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003128 }
3129
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003130 if (update_guest_cr3)
3131 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003132}
3133
Sean Christophersonc2fe3cd2020-10-06 18:44:15 -07003134static bool vmx_is_valid_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
3135{
3136 /*
3137 * We operate under the default treatment of SMM, so VMX cannot be
3138 * enabled under SMM. Note, whether or not VMXE is allowed at all is
Sean Christophersonee69c922020-10-06 18:44:16 -07003139 * handled by kvm_is_valid_cr4().
Sean Christophersonc2fe3cd2020-10-06 18:44:15 -07003140 */
3141 if ((cr4 & X86_CR4_VMXE) && is_smm(vcpu))
3142 return false;
3143
3144 if (to_vmx(vcpu)->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
3145 return false;
3146
3147 return true;
3148}
3149
3150void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003151{
Jim Mattson2259c172020-10-29 10:06:48 -07003152 unsigned long old_cr4 = vcpu->arch.cr4;
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003153 struct vcpu_vmx *vmx = to_vmx(vcpu);
Ben Serebrin085e68e2015-04-16 11:58:05 -07003154 /*
3155 * Pass through host's Machine Check Enable value to hw_cr4, which
3156 * is in force while we are in guest mode. Do not let guests control
3157 * this bit, even if host CR4.MCE == 0.
3158 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003159 unsigned long hw_cr4;
3160
3161 hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
Krish Sadhukhanbddd82d2020-09-21 08:10:25 +00003162 if (is_unrestricted_guest(vcpu))
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003163 hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003164 else if (vmx->rmode.vm86_active)
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003165 hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
3166 else
3167 hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003168
Sean Christopherson64f7a112018-04-30 10:01:06 -07003169 if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
3170 if (cr4 & X86_CR4_UMIP) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003171 secondary_exec_controls_setbit(vmx, SECONDARY_EXEC_DESC);
Sean Christopherson64f7a112018-04-30 10:01:06 -07003172 hw_cr4 &= ~X86_CR4_UMIP;
3173 } else if (!is_guest_mode(vcpu) ||
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003174 !nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC)) {
3175 secondary_exec_controls_clearbit(vmx, SECONDARY_EXEC_DESC);
3176 }
Sean Christopherson64f7a112018-04-30 10:01:06 -07003177 }
Paolo Bonzini0367f202016-07-12 10:44:55 +02003178
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003179 vcpu->arch.cr4 = cr4;
Sean Christophersonf98c1e72020-05-01 21:32:30 -07003180 kvm_register_mark_available(vcpu, VCPU_EXREG_CR4);
Sheng Yang14394422008-04-28 12:24:45 +08003181
Krish Sadhukhanbddd82d2020-09-21 08:10:25 +00003182 if (!is_unrestricted_guest(vcpu)) {
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003183 if (enable_ept) {
3184 if (!is_paging(vcpu)) {
3185 hw_cr4 &= ~X86_CR4_PAE;
3186 hw_cr4 |= X86_CR4_PSE;
3187 } else if (!(cr4 & X86_CR4_PAE)) {
3188 hw_cr4 &= ~X86_CR4_PAE;
3189 }
3190 }
3191
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003192 /*
Huaitong Handdba2622016-03-22 16:51:15 +08003193 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
3194 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
3195 * to be manually disabled when guest switches to non-paging
3196 * mode.
3197 *
3198 * If !enable_unrestricted_guest, the CPU is always running
3199 * with CR0.PG=1 and CR4 needs to be modified.
3200 * If enable_unrestricted_guest, the CPU automatically
3201 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003202 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003203 if (!is_paging(vcpu))
3204 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
3205 }
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003206
Sheng Yang14394422008-04-28 12:24:45 +08003207 vmcs_writel(CR4_READ_SHADOW, cr4);
3208 vmcs_writel(GUEST_CR4, hw_cr4);
Jim Mattson2259c172020-10-29 10:06:48 -07003209
3210 if ((cr4 ^ old_cr4) & (X86_CR4_OSXSAVE | X86_CR4_PKE))
3211 kvm_update_cpuid_runtime(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003212}
3213
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003214void vmx_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003215{
Avi Kivitya9179492011-01-03 14:28:52 +02003216 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003217 u32 ar;
3218
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003219 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003220 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003221 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003222 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003223 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003224 var->base = vmx_read_guest_seg_base(vmx, seg);
3225 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3226 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003227 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003228 var->base = vmx_read_guest_seg_base(vmx, seg);
3229 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3230 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3231 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003232 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003233 var->type = ar & 15;
3234 var->s = (ar >> 4) & 1;
3235 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003236 /*
3237 * Some userspaces do not preserve unusable property. Since usable
3238 * segment has to be present according to VMX spec we can use present
3239 * property to amend userspace bug by making unusable segment always
3240 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3241 * segment as unusable.
3242 */
3243 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003244 var->avl = (ar >> 12) & 1;
3245 var->l = (ar >> 13) & 1;
3246 var->db = (ar >> 14) & 1;
3247 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003248}
3249
Avi Kivitya9179492011-01-03 14:28:52 +02003250static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3251{
Avi Kivitya9179492011-01-03 14:28:52 +02003252 struct kvm_segment s;
3253
3254 if (to_vmx(vcpu)->rmode.vm86_active) {
3255 vmx_get_segment(vcpu, &s, seg);
3256 return s.base;
3257 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003258 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003259}
3260
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003261int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003262{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003263 struct vcpu_vmx *vmx = to_vmx(vcpu);
3264
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003265 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003266 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003267 else {
3268 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003269 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003270 }
Avi Kivity69c73022011-03-07 15:26:44 +02003271}
3272
Avi Kivity653e3102007-05-07 10:55:37 +03003273static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003274{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003275 u32 ar;
3276
Avi Kivityf0495f92012-06-07 17:06:10 +03003277 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003278 ar = 1 << 16;
3279 else {
3280 ar = var->type & 15;
3281 ar |= (var->s & 1) << 4;
3282 ar |= (var->dpl & 3) << 5;
3283 ar |= (var->present & 1) << 7;
3284 ar |= (var->avl & 1) << 12;
3285 ar |= (var->l & 1) << 13;
3286 ar |= (var->db & 1) << 14;
3287 ar |= (var->g & 1) << 15;
3288 }
Avi Kivity653e3102007-05-07 10:55:37 +03003289
3290 return ar;
3291}
3292
Sean Christopherson816be9e2021-07-13 09:33:07 -07003293void __vmx_set_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity653e3102007-05-07 10:55:37 +03003294{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003295 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003296 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003297
Avi Kivity2fb92db2011-04-27 19:42:18 +03003298 vmx_segment_cache_clear(vmx);
3299
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003300 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3301 vmx->rmode.segs[seg] = *var;
3302 if (seg == VCPU_SREG_TR)
3303 vmcs_write16(sf->selector, var->selector);
3304 else if (var->s)
3305 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Sean Christopherson1dd7a4f2021-07-13 09:33:06 -07003306 return;
Avi Kivity653e3102007-05-07 10:55:37 +03003307 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003308
Avi Kivity653e3102007-05-07 10:55:37 +03003309 vmcs_writel(sf->base, var->base);
3310 vmcs_write32(sf->limit, var->limit);
3311 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003312
3313 /*
3314 * Fix the "Accessed" bit in AR field of segment registers for older
3315 * qemu binaries.
3316 * IA32 arch specifies that at the time of processor reset the
3317 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003318 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003319 * state vmexit when "unrestricted guest" mode is turned on.
3320 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3321 * tree. Newer qemu binaries with that qemu fix would not need this
3322 * kvm hack.
3323 */
Krish Sadhukhanbddd82d2020-09-21 08:10:25 +00003324 if (is_unrestricted_guest(vcpu) && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003325 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003326
Gleb Natapovf924d662012-12-12 19:10:55 +02003327 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Sean Christopherson1dd7a4f2021-07-13 09:33:06 -07003328}
Gleb Natapovd99e4152012-12-20 16:57:45 +02003329
Sean Christopherson816be9e2021-07-13 09:33:07 -07003330static void vmx_set_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Sean Christopherson1dd7a4f2021-07-13 09:33:06 -07003331{
3332 __vmx_set_segment(vcpu, var, seg);
3333
Maxim Levitskydbab6102021-09-13 17:09:54 +03003334 to_vmx(vcpu)->emulation_required = vmx_emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003335}
3336
Avi Kivity6aa8b732006-12-10 02:21:36 -08003337static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3338{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003339 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003340
3341 *db = (ar >> 14) & 1;
3342 *l = (ar >> 13) & 1;
3343}
3344
Gleb Natapov89a27f42010-02-16 10:51:48 +02003345static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003346{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003347 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3348 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003349}
3350
Gleb Natapov89a27f42010-02-16 10:51:48 +02003351static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003352{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003353 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3354 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003355}
3356
Gleb Natapov89a27f42010-02-16 10:51:48 +02003357static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003358{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003359 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3360 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003361}
3362
Gleb Natapov89a27f42010-02-16 10:51:48 +02003363static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003364{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003365 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3366 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003367}
3368
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003369static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3370{
3371 struct kvm_segment var;
3372 u32 ar;
3373
3374 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003375 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003376 if (seg == VCPU_SREG_CS)
3377 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003378 ar = vmx_segment_access_rights(&var);
3379
3380 if (var.base != (var.selector << 4))
3381 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003382 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003383 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003384 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003385 return false;
3386
3387 return true;
3388}
3389
3390static bool code_segment_valid(struct kvm_vcpu *vcpu)
3391{
3392 struct kvm_segment cs;
3393 unsigned int cs_rpl;
3394
3395 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003396 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003397
Avi Kivity1872a3f2009-01-04 23:26:52 +02003398 if (cs.unusable)
3399 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003400 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003401 return false;
3402 if (!cs.s)
3403 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003404 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003405 if (cs.dpl > cs_rpl)
3406 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003407 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003408 if (cs.dpl != cs_rpl)
3409 return false;
3410 }
3411 if (!cs.present)
3412 return false;
3413
3414 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3415 return true;
3416}
3417
3418static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3419{
3420 struct kvm_segment ss;
3421 unsigned int ss_rpl;
3422
3423 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003424 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003425
Avi Kivity1872a3f2009-01-04 23:26:52 +02003426 if (ss.unusable)
3427 return true;
3428 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003429 return false;
3430 if (!ss.s)
3431 return false;
3432 if (ss.dpl != ss_rpl) /* DPL != RPL */
3433 return false;
3434 if (!ss.present)
3435 return false;
3436
3437 return true;
3438}
3439
3440static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3441{
3442 struct kvm_segment var;
3443 unsigned int rpl;
3444
3445 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03003446 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003447
Avi Kivity1872a3f2009-01-04 23:26:52 +02003448 if (var.unusable)
3449 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003450 if (!var.s)
3451 return false;
3452 if (!var.present)
3453 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003454 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003455 if (var.dpl < rpl) /* DPL < RPL */
3456 return false;
3457 }
3458
3459 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3460 * rights flags
3461 */
3462 return true;
3463}
3464
3465static bool tr_valid(struct kvm_vcpu *vcpu)
3466{
3467 struct kvm_segment tr;
3468
3469 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3470
Avi Kivity1872a3f2009-01-04 23:26:52 +02003471 if (tr.unusable)
3472 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03003473 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003474 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003475 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003476 return false;
3477 if (!tr.present)
3478 return false;
3479
3480 return true;
3481}
3482
3483static bool ldtr_valid(struct kvm_vcpu *vcpu)
3484{
3485 struct kvm_segment ldtr;
3486
3487 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3488
Avi Kivity1872a3f2009-01-04 23:26:52 +02003489 if (ldtr.unusable)
3490 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03003491 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003492 return false;
3493 if (ldtr.type != 2)
3494 return false;
3495 if (!ldtr.present)
3496 return false;
3497
3498 return true;
3499}
3500
3501static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3502{
3503 struct kvm_segment cs, ss;
3504
3505 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3506 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3507
Nadav Amitb32a9912015-03-29 16:33:04 +03003508 return ((cs.selector & SEGMENT_RPL_MASK) ==
3509 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003510}
3511
3512/*
3513 * Check if guest state is valid. Returns true if valid, false if
3514 * not.
3515 * We assume that registers are always usable
3516 */
Sean Christopherson2ba44932020-09-23 11:44:48 -07003517bool __vmx_guest_state_valid(struct kvm_vcpu *vcpu)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003518{
3519 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003520 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003521 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3522 return false;
3523 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3524 return false;
3525 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3526 return false;
3527 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3528 return false;
3529 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3530 return false;
3531 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3532 return false;
3533 } else {
3534 /* protected mode guest state checks */
3535 if (!cs_ss_rpl_check(vcpu))
3536 return false;
3537 if (!code_segment_valid(vcpu))
3538 return false;
3539 if (!stack_segment_valid(vcpu))
3540 return false;
3541 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3542 return false;
3543 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3544 return false;
3545 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3546 return false;
3547 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3548 return false;
3549 if (!tr_valid(vcpu))
3550 return false;
3551 if (!ldtr_valid(vcpu))
3552 return false;
3553 }
3554 /* TODO:
3555 * - Add checks on RIP
3556 * - Add checks on RFLAGS
3557 */
3558
3559 return true;
3560}
3561
Peter Xuff5a9832020-09-30 21:20:33 -04003562static int init_rmode_tss(struct kvm *kvm, void __user *ua)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003563{
Peter Xuff5a9832020-09-30 21:20:33 -04003564 const void *zero_page = (const void *) __va(page_to_phys(ZERO_PAGE(0)));
3565 u16 data;
3566 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003567
Peter Xuff5a9832020-09-30 21:20:33 -04003568 for (i = 0; i < 3; i++) {
3569 if (__copy_to_user(ua + PAGE_SIZE * i, zero_page, PAGE_SIZE))
3570 return -EFAULT;
3571 }
3572
Izik Eidus195aefd2007-10-01 22:14:18 +02003573 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Peter Xuff5a9832020-09-30 21:20:33 -04003574 if (__copy_to_user(ua + TSS_IOPB_BASE_OFFSET, &data, sizeof(u16)))
3575 return -EFAULT;
3576
Izik Eidus195aefd2007-10-01 22:14:18 +02003577 data = ~0;
Peter Xuff5a9832020-09-30 21:20:33 -04003578 if (__copy_to_user(ua + RMODE_TSS_SIZE - 1, &data, sizeof(u8)))
3579 return -EFAULT;
3580
3581 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003582}
3583
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003584static int init_rmode_identity_map(struct kvm *kvm)
3585{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003586 struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
Peter Xu2a5755b2020-01-09 09:57:14 -05003587 int i, r = 0;
Peter Xuff5a9832020-09-30 21:20:33 -04003588 void __user *uaddr;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003589 u32 tmp;
3590
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003591 /* Protect kvm_vmx->ept_identity_pagetable_done. */
Tang Chena255d472014-09-16 18:41:58 +08003592 mutex_lock(&kvm->slots_lock);
3593
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003594 if (likely(kvm_vmx->ept_identity_pagetable_done))
Peter Xu2a5755b2020-01-09 09:57:14 -05003595 goto out;
Tang Chena255d472014-09-16 18:41:58 +08003596
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003597 if (!kvm_vmx->ept_identity_map_addr)
3598 kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chena255d472014-09-16 18:41:58 +08003599
Peter Xuff5a9832020-09-30 21:20:33 -04003600 uaddr = __x86_set_memory_region(kvm,
3601 IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
3602 kvm_vmx->ept_identity_map_addr,
3603 PAGE_SIZE);
3604 if (IS_ERR(uaddr)) {
3605 r = PTR_ERR(uaddr);
Peter Xu2a5755b2020-01-09 09:57:14 -05003606 goto out;
Peter Xuff5a9832020-09-30 21:20:33 -04003607 }
Tang Chena255d472014-09-16 18:41:58 +08003608
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003609 /* Set up identity-mapping pagetable for EPT in real mode */
3610 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3611 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3612 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
Peter Xuff5a9832020-09-30 21:20:33 -04003613 if (__copy_to_user(uaddr + i * sizeof(tmp), &tmp, sizeof(tmp))) {
3614 r = -EFAULT;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003615 goto out;
Peter Xuff5a9832020-09-30 21:20:33 -04003616 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003617 }
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003618 kvm_vmx->ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08003619
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003620out:
Tang Chena255d472014-09-16 18:41:58 +08003621 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08003622 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003623}
3624
Avi Kivity6aa8b732006-12-10 02:21:36 -08003625static void seg_setup(int seg)
3626{
Mathias Krause772e0312012-08-30 01:30:19 +02003627 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003628 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003629
3630 vmcs_write16(sf->selector, 0);
3631 vmcs_writel(sf->base, 0);
3632 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003633 ar = 0x93;
3634 if (seg == VCPU_SREG_CS)
3635 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003636
3637 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003638}
3639
Sheng Yangf78e0e22007-10-29 09:40:42 +08003640static int alloc_apic_access_page(struct kvm *kvm)
3641{
Xiao Guangrong44841412012-09-07 14:14:20 +08003642 struct page *page;
Peter Xuff5a9832020-09-30 21:20:33 -04003643 void __user *hva;
3644 int ret = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003645
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003646 mutex_lock(&kvm->slots_lock);
Maxim Levitskya01b45e2021-06-23 14:29:55 +03003647 if (kvm->arch.apic_access_memslot_enabled)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003648 goto out;
Peter Xuff5a9832020-09-30 21:20:33 -04003649 hva = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
3650 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
3651 if (IS_ERR(hva)) {
3652 ret = PTR_ERR(hva);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003653 goto out;
Peter Xuff5a9832020-09-30 21:20:33 -04003654 }
Izik Eidus72dc67a2008-02-10 18:04:15 +02003655
Tang Chen73a6d942014-09-11 13:38:00 +08003656 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08003657 if (is_error_page(page)) {
Peter Xuff5a9832020-09-30 21:20:33 -04003658 ret = -EFAULT;
Xiao Guangrong44841412012-09-07 14:14:20 +08003659 goto out;
3660 }
3661
Tang Chenc24ae0d2014-09-24 15:57:58 +08003662 /*
3663 * Do not pin the page in memory, so that memory hot-unplug
3664 * is able to migrate it.
3665 */
3666 put_page(page);
Maxim Levitskya01b45e2021-06-23 14:29:55 +03003667 kvm->arch.apic_access_memslot_enabled = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003668out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003669 mutex_unlock(&kvm->slots_lock);
Peter Xuff5a9832020-09-30 21:20:33 -04003670 return ret;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003671}
3672
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003673int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003674{
3675 int vpid;
3676
Avi Kivity919818a2009-03-23 18:01:29 +02003677 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08003678 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003679 spin_lock(&vmx_vpid_lock);
3680 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003681 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003682 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003683 else
3684 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003685 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003686 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003687}
3688
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003689void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003690{
Wanpeng Li991e7a02015-09-16 17:30:05 +08003691 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003692 return;
3693 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003694 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003695 spin_unlock(&vmx_vpid_lock);
3696}
3697
Alexander Graf3eb90012020-09-25 16:34:20 +02003698static void vmx_clear_msr_bitmap_read(ulong *msr_bitmap, u32 msr)
3699{
3700 int f = sizeof(unsigned long);
3701
3702 if (msr <= 0x1fff)
3703 __clear_bit(msr, msr_bitmap + 0x000 / f);
3704 else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff))
3705 __clear_bit(msr & 0x1fff, msr_bitmap + 0x400 / f);
3706}
3707
3708static void vmx_clear_msr_bitmap_write(ulong *msr_bitmap, u32 msr)
3709{
3710 int f = sizeof(unsigned long);
3711
3712 if (msr <= 0x1fff)
3713 __clear_bit(msr, msr_bitmap + 0x800 / f);
3714 else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff))
3715 __clear_bit(msr & 0x1fff, msr_bitmap + 0xc00 / f);
3716}
3717
3718static void vmx_set_msr_bitmap_read(ulong *msr_bitmap, u32 msr)
3719{
3720 int f = sizeof(unsigned long);
3721
3722 if (msr <= 0x1fff)
3723 __set_bit(msr, msr_bitmap + 0x000 / f);
3724 else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff))
3725 __set_bit(msr & 0x1fff, msr_bitmap + 0x400 / f);
3726}
3727
3728static void vmx_set_msr_bitmap_write(ulong *msr_bitmap, u32 msr)
3729{
3730 int f = sizeof(unsigned long);
3731
3732 if (msr <= 0x1fff)
3733 __set_bit(msr, msr_bitmap + 0x800 / f);
3734 else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff))
3735 __set_bit(msr & 0x1fff, msr_bitmap + 0xc00 / f);
3736}
3737
Sean Christophersone23f6d42021-04-23 15:19:12 -07003738void vmx_disable_intercept_for_msr(struct kvm_vcpu *vcpu, u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08003739{
Aaron Lewis476c9bd2020-09-25 16:34:18 +02003740 struct vcpu_vmx *vmx = to_vmx(vcpu);
3741 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
Sheng Yang25c5f222008-03-28 13:18:56 +08003742
3743 if (!cpu_has_vmx_msr_bitmap())
3744 return;
3745
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003746 if (static_branch_unlikely(&enable_evmcs))
3747 evmcs_touch_msr_bitmap();
3748
Sheng Yang25c5f222008-03-28 13:18:56 +08003749 /*
Alexander Graf3eb90012020-09-25 16:34:20 +02003750 * Mark the desired intercept state in shadow bitmap, this is needed
3751 * for resync when the MSR filters change.
3752 */
3753 if (is_valid_passthrough_msr(msr)) {
3754 int idx = possible_passthrough_msr_slot(msr);
Yang Zhang8d146952013-01-25 10:18:50 +08003755
Alexander Graf3eb90012020-09-25 16:34:20 +02003756 if (idx != -ENOENT) {
3757 if (type & MSR_TYPE_R)
3758 clear_bit(idx, vmx->shadow_msr_intercept.read);
3759 if (type & MSR_TYPE_W)
3760 clear_bit(idx, vmx->shadow_msr_intercept.write);
3761 }
Yang Zhang8d146952013-01-25 10:18:50 +08003762 }
Alexander Graf3eb90012020-09-25 16:34:20 +02003763
3764 if ((type & MSR_TYPE_R) &&
3765 !kvm_msr_allowed(vcpu, msr, KVM_MSR_FILTER_READ)) {
3766 vmx_set_msr_bitmap_read(msr_bitmap, msr);
3767 type &= ~MSR_TYPE_R;
3768 }
3769
3770 if ((type & MSR_TYPE_W) &&
3771 !kvm_msr_allowed(vcpu, msr, KVM_MSR_FILTER_WRITE)) {
3772 vmx_set_msr_bitmap_write(msr_bitmap, msr);
3773 type &= ~MSR_TYPE_W;
3774 }
3775
3776 if (type & MSR_TYPE_R)
3777 vmx_clear_msr_bitmap_read(msr_bitmap, msr);
3778
3779 if (type & MSR_TYPE_W)
3780 vmx_clear_msr_bitmap_write(msr_bitmap, msr);
Yang Zhang8d146952013-01-25 10:18:50 +08003781}
3782
Sean Christophersone23f6d42021-04-23 15:19:12 -07003783void vmx_enable_intercept_for_msr(struct kvm_vcpu *vcpu, u32 msr, int type)
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003784{
Aaron Lewis476c9bd2020-09-25 16:34:18 +02003785 struct vcpu_vmx *vmx = to_vmx(vcpu);
3786 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003787
3788 if (!cpu_has_vmx_msr_bitmap())
3789 return;
3790
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003791 if (static_branch_unlikely(&enable_evmcs))
3792 evmcs_touch_msr_bitmap();
3793
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003794 /*
Alexander Graf3eb90012020-09-25 16:34:20 +02003795 * Mark the desired intercept state in shadow bitmap, this is needed
3796 * for resync when the MSR filter changes.
3797 */
3798 if (is_valid_passthrough_msr(msr)) {
3799 int idx = possible_passthrough_msr_slot(msr);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003800
Alexander Graf3eb90012020-09-25 16:34:20 +02003801 if (idx != -ENOENT) {
3802 if (type & MSR_TYPE_R)
3803 set_bit(idx, vmx->shadow_msr_intercept.read);
3804 if (type & MSR_TYPE_W)
3805 set_bit(idx, vmx->shadow_msr_intercept.write);
3806 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003807 }
Alexander Graf3eb90012020-09-25 16:34:20 +02003808
3809 if (type & MSR_TYPE_R)
3810 vmx_set_msr_bitmap_read(msr_bitmap, msr);
3811
3812 if (type & MSR_TYPE_W)
3813 vmx_set_msr_bitmap_write(msr_bitmap, msr);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003814}
3815
Sean Christopherson9389b9d2020-10-05 12:55:32 -07003816static void vmx_reset_x2apic_msrs(struct kvm_vcpu *vcpu, u8 mode)
Yang Zhang8d146952013-01-25 10:18:50 +08003817{
Sean Christopherson9389b9d2020-10-05 12:55:32 -07003818 unsigned long *msr_bitmap = to_vmx(vcpu)->vmcs01.msr_bitmap;
3819 unsigned long read_intercept;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003820 int msr;
3821
Sean Christopherson9389b9d2020-10-05 12:55:32 -07003822 read_intercept = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003823
Sean Christopherson9389b9d2020-10-05 12:55:32 -07003824 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
3825 unsigned int read_idx = msr / BITS_PER_LONG;
3826 unsigned int write_idx = read_idx + (0x800 / sizeof(long));
3827
3828 msr_bitmap[read_idx] = read_intercept;
3829 msr_bitmap[write_idx] = ~0ul;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08003830 }
Sean Christopherson9389b9d2020-10-05 12:55:32 -07003831}
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003832
Sean Christopherson84ec8d22021-07-13 09:33:19 -07003833static void vmx_update_msr_bitmap_x2apic(struct kvm_vcpu *vcpu)
Sean Christopherson9389b9d2020-10-05 12:55:32 -07003834{
Sean Christopherson84ec8d22021-07-13 09:33:19 -07003835 struct vcpu_vmx *vmx = to_vmx(vcpu);
3836 u8 mode;
3837
Sean Christopherson9389b9d2020-10-05 12:55:32 -07003838 if (!cpu_has_vmx_msr_bitmap())
3839 return;
3840
Sean Christopherson84ec8d22021-07-13 09:33:19 -07003841 if (cpu_has_secondary_exec_ctrls() &&
3842 (secondary_exec_controls_get(vmx) &
3843 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
3844 mode = MSR_BITMAP_MODE_X2APIC;
3845 if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
3846 mode |= MSR_BITMAP_MODE_X2APIC_APICV;
3847 } else {
3848 mode = 0;
3849 }
3850
3851 if (mode == vmx->x2apic_msr_bitmap_mode)
3852 return;
3853
3854 vmx->x2apic_msr_bitmap_mode = mode;
3855
Sean Christopherson9389b9d2020-10-05 12:55:32 -07003856 vmx_reset_x2apic_msrs(vcpu, mode);
3857
3858 /*
3859 * TPR reads and writes can be virtualized even if virtual interrupt
3860 * delivery is not in use.
3861 */
3862 vmx_set_intercept_for_msr(vcpu, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW,
3863 !(mode & MSR_BITMAP_MODE_X2APIC));
3864
3865 if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
3866 vmx_enable_intercept_for_msr(vcpu, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_RW);
3867 vmx_disable_intercept_for_msr(vcpu, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
3868 vmx_disable_intercept_for_msr(vcpu, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003869 }
3870}
3871
Aaron Lewis476c9bd2020-09-25 16:34:18 +02003872void pt_update_intercept_for_msr(struct kvm_vcpu *vcpu)
Chao Pengb08c2892018-10-24 16:05:15 +08003873{
Aaron Lewis476c9bd2020-09-25 16:34:18 +02003874 struct vcpu_vmx *vmx = to_vmx(vcpu);
Chao Pengb08c2892018-10-24 16:05:15 +08003875 bool flag = !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
3876 u32 i;
3877
Aaron Lewis476c9bd2020-09-25 16:34:18 +02003878 vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_STATUS, MSR_TYPE_RW, flag);
3879 vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_OUTPUT_BASE, MSR_TYPE_RW, flag);
3880 vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_OUTPUT_MASK, MSR_TYPE_RW, flag);
3881 vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_CR3_MATCH, MSR_TYPE_RW, flag);
Chao Pengb08c2892018-10-24 16:05:15 +08003882 for (i = 0; i < vmx->pt_desc.addr_range; i++) {
Aaron Lewis476c9bd2020-09-25 16:34:18 +02003883 vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_ADDR0_A + i * 2, MSR_TYPE_RW, flag);
3884 vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_ADDR0_B + i * 2, MSR_TYPE_RW, flag);
Chao Pengb08c2892018-10-24 16:05:15 +08003885 }
3886}
3887
Liran Alone6c67d82018-09-04 10:56:52 +03003888static bool vmx_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
3889{
3890 struct vcpu_vmx *vmx = to_vmx(vcpu);
3891 void *vapic_page;
3892 u32 vppr;
3893 int rvi;
3894
3895 if (WARN_ON_ONCE(!is_guest_mode(vcpu)) ||
3896 !nested_cpu_has_vid(get_vmcs12(vcpu)) ||
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003897 WARN_ON_ONCE(!vmx->nested.virtual_apic_map.gfn))
Liran Alone6c67d82018-09-04 10:56:52 +03003898 return false;
3899
Paolo Bonzini7e712682018-10-03 13:44:26 +02003900 rvi = vmx_get_rvi();
Liran Alone6c67d82018-09-04 10:56:52 +03003901
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003902 vapic_page = vmx->nested.virtual_apic_map.hva;
Liran Alone6c67d82018-09-04 10:56:52 +03003903 vppr = *((u32 *)(vapic_page + APIC_PROCPRI));
Liran Alone6c67d82018-09-04 10:56:52 +03003904
3905 return ((rvi & 0xf0) > (vppr & 0xf0));
3906}
3907
Alexander Graf3eb90012020-09-25 16:34:20 +02003908static void vmx_msr_filter_changed(struct kvm_vcpu *vcpu)
3909{
3910 struct vcpu_vmx *vmx = to_vmx(vcpu);
3911 u32 i;
3912
3913 /*
3914 * Set intercept permissions for all potentially passed through MSRs
3915 * again. They will automatically get filtered through the MSR filter,
3916 * so we are back in sync after this.
3917 */
3918 for (i = 0; i < ARRAY_SIZE(vmx_possible_passthrough_msrs); i++) {
3919 u32 msr = vmx_possible_passthrough_msrs[i];
3920 bool read = test_bit(i, vmx->shadow_msr_intercept.read);
3921 bool write = test_bit(i, vmx->shadow_msr_intercept.write);
3922
3923 vmx_set_intercept_for_msr(vcpu, msr, MSR_TYPE_R, read);
3924 vmx_set_intercept_for_msr(vcpu, msr, MSR_TYPE_W, write);
3925 }
3926
3927 pt_update_intercept_for_msr(vcpu);
Alexander Graf3eb90012020-09-25 16:34:20 +02003928}
3929
Wincy Van06a55242017-04-28 13:13:59 +08003930static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
3931 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003932{
3933#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08003934 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
3935
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003936 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08003937 /*
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003938 * The vector of interrupt to be delivered to vcpu had
3939 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08003940 *
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003941 * Following cases will be reached in this block, and
3942 * we always send a notification event in all cases as
3943 * explained below.
3944 *
3945 * Case 1: vcpu keeps in non-root mode. Sending a
3946 * notification event posts the interrupt to vcpu.
3947 *
3948 * Case 2: vcpu exits to root mode and is still
3949 * runnable. PIR will be synced to vIRR before the
3950 * next vcpu entry. Sending a notification event in
3951 * this case has no effect, as vcpu is not in root
3952 * mode.
3953 *
3954 * Case 3: vcpu exits to root mode and is blocked.
3955 * vcpu_block() has already synced PIR to vIRR and
3956 * never blocks vcpu if vIRR is not cleared. Therefore,
3957 * a blocked vcpu here does not wait for any requested
3958 * interrupts in PIR, and sending a notification event
3959 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08003960 */
Feng Wu28b835d2015-09-18 22:29:54 +08003961
Wincy Van06a55242017-04-28 13:13:59 +08003962 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003963 return true;
3964 }
3965#endif
3966 return false;
3967}
3968
Wincy Van705699a2015-02-03 23:58:17 +08003969static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
3970 int vector)
3971{
3972 struct vcpu_vmx *vmx = to_vmx(vcpu);
3973
3974 if (is_guest_mode(vcpu) &&
3975 vector == vmx->nested.posted_intr_nv) {
Wincy Van705699a2015-02-03 23:58:17 +08003976 /*
3977 * If a posted intr is not recognized by hardware,
3978 * we will accomplish it in the next vmentry.
3979 */
3980 vmx->nested.pi_pending = true;
3981 kvm_make_request(KVM_REQ_EVENT, vcpu);
Liran Alon6b697712017-11-09 20:27:20 +02003982 /* the PIR and ON have been set by L1. */
3983 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
3984 kvm_vcpu_kick(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08003985 return 0;
3986 }
3987 return -1;
3988}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003989/*
Yang Zhanga20ed542013-04-11 19:25:15 +08003990 * Send interrupt to vcpu via posted interrupt way.
3991 * 1. If target vcpu is running(non-root mode), send posted interrupt
3992 * notification to vcpu and hardware will sync PIR to vIRR atomically.
3993 * 2. If target vcpu isn't running(root mode), kick it to pick up the
3994 * interrupt from PIR in next vmentry.
3995 */
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003996static int vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
Yang Zhanga20ed542013-04-11 19:25:15 +08003997{
3998 struct vcpu_vmx *vmx = to_vmx(vcpu);
3999 int r;
4000
Wincy Van705699a2015-02-03 23:58:17 +08004001 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
4002 if (!r)
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01004003 return 0;
4004
4005 if (!vcpu->arch.apicv_active)
4006 return -1;
Wincy Van705699a2015-02-03 23:58:17 +08004007
Yang Zhanga20ed542013-04-11 19:25:15 +08004008 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01004009 return 0;
Yang Zhanga20ed542013-04-11 19:25:15 +08004010
Paolo Bonzinib95234c2016-12-19 13:57:33 +01004011 /* If a previous notification has sent the IPI, nothing to do. */
4012 if (pi_test_and_set_on(&vmx->pi_desc))
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01004013 return 0;
Paolo Bonzinib95234c2016-12-19 13:57:33 +01004014
Wanpeng Li379a3c82020-04-28 14:23:27 +08004015 if (vcpu != kvm_get_running_vcpu() &&
4016 !kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08004017 kvm_vcpu_kick(vcpu);
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01004018
4019 return 0;
Yang Zhanga20ed542013-04-11 19:25:15 +08004020}
4021
Avi Kivity6aa8b732006-12-10 02:21:36 -08004022/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004023 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4024 * will not change in the lifetime of the guest.
4025 * Note that host-state that does change is set elsewhere. E.g., host-state
4026 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4027 */
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004028void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004029{
4030 u32 low32, high32;
4031 unsigned long tmpl;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07004032 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004033
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07004034 cr0 = read_cr0();
4035 WARN_ON(cr0 & X86_CR0_TS);
4036 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07004037
4038 /*
4039 * Save the most likely value for this task's CR3 in the VMCS.
4040 * We can't use __get_current_cr3_fast() because we're not atomic.
4041 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07004042 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07004043 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
Sean Christophersond7ee0392018-07-23 12:32:47 -07004044 vmx->loaded_vmcs->host_state.cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004045
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004046 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07004047 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004048 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07004049 vmx->loaded_vmcs->host_state.cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004050
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004051 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004052#ifdef CONFIG_X86_64
4053 /*
4054 * Load null selectors, so we can avoid reloading them in
Sean Christopherson6d6095b2018-07-23 12:32:44 -07004055 * vmx_prepare_switch_to_host(), in case userspace uses
4056 * the null selectors too (the expected case).
Avi Kivityb2da15a2012-05-13 19:53:24 +03004057 */
4058 vmcs_write16(HOST_DS_SELECTOR, 0);
4059 vmcs_write16(HOST_ES_SELECTOR, 0);
4060#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004061 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4062 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004063#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004064 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4065 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4066
Sean Christopherson23420802019-04-19 22:50:57 -07004067 vmcs_writel(HOST_IDTR_BASE, host_idt_base); /* 22.2.4 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004068
Sean Christopherson453eafb2018-12-20 12:25:17 -08004069 vmcs_writel(HOST_RIP, (unsigned long)vmx_vmexit); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004070
4071 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4072 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4073 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4074 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4075
4076 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4077 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4078 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4079 }
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07004080
Sean Christophersonc73da3f2018-12-03 13:53:00 -08004081 if (cpu_has_load_ia32_efer())
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07004082 vmcs_write64(HOST_IA32_EFER, host_efer);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004083}
4084
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004085void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004086{
Sean Christopherson2ed41aa2020-09-29 21:16:58 -07004087 struct kvm_vcpu *vcpu = &vmx->vcpu;
4088
4089 vcpu->arch.cr4_guest_owned_bits = KVM_POSSIBLE_CR4_GUEST_BITS &
4090 ~vcpu->arch.cr4_guest_rsvd_bits;
Sean Christophersonfa71e952020-07-02 21:04:22 -07004091 if (!enable_ept)
Sean Christopherson2ed41aa2020-09-29 21:16:58 -07004092 vcpu->arch.cr4_guest_owned_bits &= ~X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004093 if (is_guest_mode(&vmx->vcpu))
Sean Christopherson2ed41aa2020-09-29 21:16:58 -07004094 vcpu->arch.cr4_guest_owned_bits &=
4095 ~get_vmcs12(vcpu)->cr4_guest_host_mask;
4096 vmcs_writel(CR4_GUEST_HOST_MASK, ~vcpu->arch.cr4_guest_owned_bits);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004097}
4098
Sean Christopherson2fba4fc2021-08-10 10:19:52 -07004099static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
Yang Zhang01e439b2013-04-11 19:25:12 +08004100{
4101 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4102
Andrey Smetanind62caab2015-11-10 15:36:33 +03004103 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08004104 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004105
4106 if (!enable_vnmi)
4107 pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;
4108
Sean Christopherson804939e2019-05-07 12:18:05 -07004109 if (!enable_preemption_timer)
4110 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
4111
Yang Zhang01e439b2013-04-11 19:25:12 +08004112 return pin_based_exec_ctrl;
4113}
4114
Sean Christopherson2fba4fc2021-08-10 10:19:52 -07004115static u32 vmx_vmentry_ctrl(void)
4116{
4117 u32 vmentry_ctrl = vmcs_config.vmentry_ctrl;
4118
4119 if (vmx_pt_mode_is_system())
4120 vmentry_ctrl &= ~(VM_ENTRY_PT_CONCEAL_PIP |
4121 VM_ENTRY_LOAD_IA32_RTIT_CTL);
4122 /* Loading of EFER and PERF_GLOBAL_CTRL are toggled dynamically */
4123 return vmentry_ctrl &
4124 ~(VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL | VM_ENTRY_LOAD_IA32_EFER);
4125}
4126
4127static u32 vmx_vmexit_ctrl(void)
4128{
4129 u32 vmexit_ctrl = vmcs_config.vmexit_ctrl;
4130
4131 if (vmx_pt_mode_is_system())
4132 vmexit_ctrl &= ~(VM_EXIT_PT_CONCEAL_PIP |
4133 VM_EXIT_CLEAR_IA32_RTIT_CTL);
4134 /* Loading of EFER and PERF_GLOBAL_CTRL are toggled dynamically */
4135 return vmexit_ctrl &
4136 ~(VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL | VM_EXIT_LOAD_IA32_EFER);
4137}
4138
Andrey Smetanind62caab2015-11-10 15:36:33 +03004139static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
4140{
4141 struct vcpu_vmx *vmx = to_vmx(vcpu);
4142
Sean Christophersonc5f2c762019-05-07 12:17:55 -07004143 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03004144 if (cpu_has_secondary_exec_ctrls()) {
4145 if (kvm_vcpu_apicv_active(vcpu))
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07004146 secondary_exec_controls_setbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03004147 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4148 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4149 else
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07004150 secondary_exec_controls_clearbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03004151 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4152 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4153 }
4154
Sean Christopherson84ec8d22021-07-13 09:33:19 -07004155 vmx_update_msr_bitmap_x2apic(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03004156}
4157
Sean Christopherson2fba4fc2021-08-10 10:19:52 -07004158static u32 vmx_exec_control(struct vcpu_vmx *vmx)
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08004159{
4160 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
4161
4162 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4163 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4164
4165 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
4166 exec_control &= ~CPU_BASED_TPR_SHADOW;
4167#ifdef CONFIG_X86_64
4168 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4169 CPU_BASED_CR8_LOAD_EXITING;
4170#endif
4171 }
4172 if (!enable_ept)
4173 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4174 CPU_BASED_CR3_LOAD_EXITING |
4175 CPU_BASED_INVLPG_EXITING;
4176 if (kvm_mwait_in_guest(vmx->vcpu.kvm))
4177 exec_control &= ~(CPU_BASED_MWAIT_EXITING |
4178 CPU_BASED_MONITOR_EXITING);
4179 if (kvm_hlt_in_guest(vmx->vcpu.kvm))
4180 exec_control &= ~CPU_BASED_HLT_EXITING;
4181 return exec_control;
4182}
4183
Sean Christopherson8b50b922020-09-24 17:30:11 -07004184/*
4185 * Adjust a single secondary execution control bit to intercept/allow an
4186 * instruction in the guest. This is usually done based on whether or not a
4187 * feature has been exposed to the guest in order to correctly emulate faults.
4188 */
4189static inline void
4190vmx_adjust_secondary_exec_control(struct vcpu_vmx *vmx, u32 *exec_control,
4191 u32 control, bool enabled, bool exiting)
4192{
4193 /*
4194 * If the control is for an opt-in feature, clear the control if the
4195 * feature is not exposed to the guest, i.e. not enabled. If the
4196 * control is opt-out, i.e. an exiting control, clear the control if
4197 * the feature _is_ exposed to the guest, i.e. exiting/interception is
4198 * disabled for the associated instruction. Note, the caller is
4199 * responsible presetting exec_control to set all supported bits.
4200 */
4201 if (enabled == exiting)
4202 *exec_control &= ~control;
4203
4204 /*
4205 * Update the nested MSR settings so that a nested VMM can/can't set
4206 * controls for features that are/aren't exposed to the guest.
4207 */
4208 if (nested) {
4209 if (enabled)
4210 vmx->nested.msrs.secondary_ctls_high |= control;
4211 else
4212 vmx->nested.msrs.secondary_ctls_high &= ~control;
4213 }
4214}
4215
4216/*
4217 * Wrapper macro for the common case of adjusting a secondary execution control
4218 * based on a single guest CPUID bit, with a dedicated feature bit. This also
4219 * verifies that the control is actually supported by KVM and hardware.
4220 */
4221#define vmx_adjust_sec_exec_control(vmx, exec_control, name, feat_name, ctrl_name, exiting) \
4222({ \
4223 bool __enabled; \
4224 \
4225 if (cpu_has_vmx_##name()) { \
4226 __enabled = guest_cpuid_has(&(vmx)->vcpu, \
4227 X86_FEATURE_##feat_name); \
4228 vmx_adjust_secondary_exec_control(vmx, exec_control, \
4229 SECONDARY_EXEC_##ctrl_name, __enabled, exiting); \
4230 } \
4231})
4232
4233/* More macro magic for ENABLE_/opt-in versus _EXITING/opt-out controls. */
4234#define vmx_adjust_sec_exec_feature(vmx, exec_control, lname, uname) \
4235 vmx_adjust_sec_exec_control(vmx, exec_control, lname, uname, ENABLE_##uname, false)
4236
4237#define vmx_adjust_sec_exec_exiting(vmx, exec_control, lname, uname) \
4238 vmx_adjust_sec_exec_control(vmx, exec_control, lname, uname, uname##_EXITING, true)
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08004239
Sean Christopherson2fba4fc2021-08-10 10:19:52 -07004240static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004241{
Paolo Bonzini80154d72017-08-24 13:55:35 +02004242 struct kvm_vcpu *vcpu = &vmx->vcpu;
4243
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004244 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004245
Sean Christopherson2ef76192020-03-02 15:56:22 -08004246 if (vmx_pt_mode_is_system())
Chao Pengf99e3da2018-10-24 16:05:10 +08004247 exec_control &= ~(SECONDARY_EXEC_PT_USE_GPA | SECONDARY_EXEC_PT_CONCEAL_VMX);
Paolo Bonzini80154d72017-08-24 13:55:35 +02004248 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004249 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4250 if (vmx->vpid == 0)
4251 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4252 if (!enable_ept) {
4253 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4254 enable_unrestricted_guest = 0;
4255 }
4256 if (!enable_unrestricted_guest)
4257 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
Wanpeng Lib31c1142018-03-12 04:53:04 -07004258 if (kvm_pause_in_guest(vmx->vcpu.kvm))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004259 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02004260 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004261 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4262 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004263 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004264
4265 /* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
4266 * in vmx_set_cr4. */
4267 exec_control &= ~SECONDARY_EXEC_DESC;
4268
Abel Gordonabc4fc52013-04-18 14:35:25 +03004269 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4270 (handle_vmptrld).
4271 We can NOT enable shadow_vmcs here because we don't have yet
4272 a current VMCS12
4273 */
4274 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08004275
Makarand Sonarea85863c2021-02-12 16:50:12 -08004276 /*
4277 * PML is enabled/disabled when dirty logging of memsmlots changes, but
4278 * it needs to be set here when dirty logging is already active, e.g.
4279 * if this vCPU was created after dirty logging was enabled.
4280 */
4281 if (!vcpu->kvm->arch.cpu_dirty_logging_count)
Kai Huanga3eaa862015-11-04 13:46:05 +08004282 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08004283
Sean Christophersonbecdad82020-09-23 09:50:45 -07004284 if (cpu_has_vmx_xsaves()) {
Paolo Bonzini3db13482017-08-24 14:48:03 +02004285 /* Exposing XSAVES only when XSAVE is exposed */
4286 bool xsaves_enabled =
Sean Christopherson96be4e02019-12-10 14:44:15 -08004287 boot_cpu_has(X86_FEATURE_XSAVE) &&
Paolo Bonzini3db13482017-08-24 14:48:03 +02004288 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
4289 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
4290
Aaron Lewis72041602019-10-21 16:30:20 -07004291 vcpu->arch.xsaves_enabled = xsaves_enabled;
4292
Sean Christopherson8b50b922020-09-24 17:30:11 -07004293 vmx_adjust_secondary_exec_control(vmx, &exec_control,
4294 SECONDARY_EXEC_XSAVES,
4295 xsaves_enabled, false);
Paolo Bonzini3db13482017-08-24 14:48:03 +02004296 }
4297
Sean Christopherson36fa06f2021-05-04 10:17:26 -07004298 /*
4299 * RDPID is also gated by ENABLE_RDTSCP, turn on the control if either
4300 * feature is exposed to the guest. This creates a virtualization hole
4301 * if both are supported in hardware but only one is exposed to the
4302 * guest, but letting the guest execute RDTSCP or RDPID when either one
4303 * is advertised is preferable to emulating the advertised instruction
4304 * in KVM on #UD, and obviously better than incorrectly injecting #UD.
4305 */
4306 if (cpu_has_vmx_rdtscp()) {
4307 bool rdpid_or_rdtscp_enabled =
4308 guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP) ||
4309 guest_cpuid_has(vcpu, X86_FEATURE_RDPID);
4310
4311 vmx_adjust_secondary_exec_control(vmx, &exec_control,
4312 SECONDARY_EXEC_ENABLE_RDTSCP,
4313 rdpid_or_rdtscp_enabled, false);
4314 }
Sean Christopherson8b50b922020-09-24 17:30:11 -07004315 vmx_adjust_sec_exec_feature(vmx, &exec_control, invpcid, INVPCID);
Paolo Bonzini80154d72017-08-24 13:55:35 +02004316
Sean Christopherson8b50b922020-09-24 17:30:11 -07004317 vmx_adjust_sec_exec_exiting(vmx, &exec_control, rdrand, RDRAND);
4318 vmx_adjust_sec_exec_exiting(vmx, &exec_control, rdseed, RDSEED);
Paolo Bonzini80154d72017-08-24 13:55:35 +02004319
Sean Christopherson8b50b922020-09-24 17:30:11 -07004320 vmx_adjust_sec_exec_control(vmx, &exec_control, waitpkg, WAITPKG,
4321 ENABLE_USR_WAIT_PAUSE, false);
Tao Xue69e72fa2019-07-16 14:55:49 +08004322
Chenyi Qiangfe6b6bc2020-11-06 17:03:14 +08004323 if (!vcpu->kvm->arch.bus_lock_detection_enabled)
4324 exec_control &= ~SECONDARY_EXEC_BUS_LOCK_DETECTION;
4325
Sean Christophersonb6247682021-08-10 10:19:51 -07004326 return exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004327}
4328
Wanpeng Lif53cd632014-12-02 19:14:58 +08004329#define VMX_XSS_EXIT_BITMAP 0
Avi Kivity6aa8b732006-12-10 02:21:36 -08004330
Sean Christopherson944c3462018-12-03 13:53:09 -08004331/*
Xiaoyao Li1b842922019-10-20 17:11:01 +08004332 * Noting that the initialization of Guest-state Area of VMCS is in
4333 * vmx_vcpu_reset().
Sean Christopherson944c3462018-12-03 13:53:09 -08004334 */
Xiaoyao Li1b842922019-10-20 17:11:01 +08004335static void init_vmcs(struct vcpu_vmx *vmx)
Sean Christopherson944c3462018-12-03 13:53:09 -08004336{
Sean Christopherson944c3462018-12-03 13:53:09 -08004337 if (nested)
Xiaoyao Li1b842922019-10-20 17:11:01 +08004338 nested_vmx_set_vmcs_shadowing_bitmap();
Sean Christopherson944c3462018-12-03 13:53:09 -08004339
Sheng Yang25c5f222008-03-28 13:18:56 +08004340 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004341 vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
Sheng Yang25c5f222008-03-28 13:18:56 +08004342
Avi Kivity6aa8b732006-12-10 02:21:36 -08004343 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4344
Avi Kivity6aa8b732006-12-10 02:21:36 -08004345 /* Control */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004346 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004347
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004348 exec_controls_set(vmx, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004349
Sean Christophersonb6247682021-08-10 10:19:51 -07004350 if (cpu_has_secondary_exec_ctrls())
4351 secondary_exec_controls_set(vmx, vmx_secondary_exec_control(vmx));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004352
Andrey Smetanind62caab2015-11-10 15:36:33 +03004353 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004354 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4355 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4356 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4357 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4358
4359 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004360
Li RongQing0bcf2612015-12-03 13:29:34 +08004361 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08004362 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004363 }
4364
Wanpeng Lib31c1142018-03-12 04:53:04 -07004365 if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004366 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004367 vmx->ple_window = ple_window;
4368 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004369 }
4370
Xiao Guangrongc3707952011-07-12 03:28:04 +08004371 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4372 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004373 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4374
Avi Kivity9581d442010-10-19 16:46:55 +02004375 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4376 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004377 vmx_set_constant_host_state(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004378 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4379 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004380
Bandan Das2a499e42017-08-03 15:54:41 -04004381 if (cpu_has_vmx_vmfunc())
4382 vmcs_write64(VM_FUNCTION_CONTROL, 0);
4383
Eddie Dong2cc51562007-05-21 07:28:09 +03004384 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4385 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004386 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
Eddie Dong2cc51562007-05-21 07:28:09 +03004387 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004388 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004389
Radim Krčmář74545702015-04-27 15:11:25 +02004390 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4391 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004392
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004393 vm_exit_controls_set(vmx, vmx_vmexit_ctrl());
Avi Kivity6aa8b732006-12-10 02:21:36 -08004394
4395 /* 22.2.1, 20.8.1 */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004396 vm_entry_controls_set(vmx, vmx_vmentry_ctrl());
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004397
Sean Christophersonfa71e952020-07-02 21:04:22 -07004398 vmx->vcpu.arch.cr0_guest_owned_bits = KVM_POSSIBLE_CR0_GUEST_BITS;
4399 vmcs_writel(CR0_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr0_guest_owned_bits);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004400
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004401 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004402
Xiaoyao Li35fbe0d2019-10-20 17:10:58 +08004403 if (vmx->vpid != 0)
4404 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4405
Sean Christophersonbecdad82020-09-23 09:50:45 -07004406 if (cpu_has_vmx_xsaves())
Wanpeng Lif53cd632014-12-02 19:14:58 +08004407 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4408
Peter Feiner4e595162016-07-07 14:49:58 -07004409 if (enable_pml) {
Peter Feiner4e595162016-07-07 14:49:58 -07004410 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
4411 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
4412 }
Sean Christopherson0b665d32018-08-14 09:33:34 -07004413
Sean Christopherson72add912021-04-12 16:21:42 +12004414 vmx_write_encls_bitmap(&vmx->vcpu, NULL);
Chao Peng2ef444f2018-10-24 16:05:12 +08004415
Sean Christopherson2ef76192020-03-02 15:56:22 -08004416 if (vmx_pt_mode_is_host_guest()) {
Chao Peng2ef444f2018-10-24 16:05:12 +08004417 memset(&vmx->pt_desc, 0, sizeof(vmx->pt_desc));
4418 /* Bit[6~0] are forced to 1, writes are ignored. */
4419 vmx->pt_desc.guest.output_mask = 0x7F;
4420 vmcs_write64(GUEST_IA32_RTIT_CTL, 0);
4421 }
Sean Christophersonc5c9f922021-07-13 09:33:13 -07004422
Sean Christophersone5494942021-07-13 09:33:21 -07004423 vmcs_write32(GUEST_SYSENTER_CS, 0);
4424 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4425 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4426 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4427
4428 if (cpu_has_vmx_tpr_shadow()) {
4429 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
4430 if (cpu_need_tpr_shadow(&vmx->vcpu))
4431 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
4432 __pa(vmx->vcpu.arch.apic->regs));
4433 vmcs_write32(TPR_THRESHOLD, 0);
4434 }
4435
Sean Christophersonc5c9f922021-07-13 09:33:13 -07004436 vmx_setup_uret_msrs(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004437}
4438
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004439static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004440{
4441 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004442
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004443 vmx->rmode.vm86_active = 0;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004444 vmx->spec_ctrl = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004445
Tao Xu6e3ba4a2019-07-16 14:55:50 +08004446 vmx->msr_ia32_umwait_control = 0;
4447
Wanpeng Li95c06542019-09-05 14:26:28 +08004448 vmx->hv_deadline_tsc = -1;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004449 kvm_set_cr8(vcpu, 0);
4450
Avi Kivity2fb92db2011-04-27 19:42:18 +03004451 vmx_segment_cache_clear(vmx);
4452
Avi Kivity5706be02008-08-20 15:07:31 +03004453 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004454 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004455 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004456
4457 seg_setup(VCPU_SREG_DS);
4458 seg_setup(VCPU_SREG_ES);
4459 seg_setup(VCPU_SREG_FS);
4460 seg_setup(VCPU_SREG_GS);
4461 seg_setup(VCPU_SREG_SS);
4462
4463 vmcs_write16(GUEST_TR_SELECTOR, 0);
4464 vmcs_writel(GUEST_TR_BASE, 0);
4465 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4466 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4467
4468 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4469 vmcs_writel(GUEST_LDTR_BASE, 0);
4470 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4471 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4472
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004473 vmcs_writel(GUEST_GDTR_BASE, 0);
4474 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4475
4476 vmcs_writel(GUEST_IDTR_BASE, 0);
4477 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4478
Anthony Liguori443381a2010-12-06 10:53:38 -06004479 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004480 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004481 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Wanpeng Lia554d202017-10-11 05:10:19 -07004482 if (kvm_mpx_supported())
4483 vmcs_write64(GUEST_BNDCFGS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004484
Avi Kivity6aa8b732006-12-10 02:21:36 -08004485 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4486
Paolo Bonzinia73896c2014-11-02 07:54:30 +01004487 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004488
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004489 vpid_sync_context(vmx->vpid);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004490}
4491
Jason Baronb6a7cc32021-01-14 22:27:54 -05004492static void vmx_enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004493{
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08004494 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004495}
4496
Jason Baronb6a7cc32021-01-14 22:27:54 -05004497static void vmx_enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004498{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004499 if (!enable_vnmi ||
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004500 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jason Baronb6a7cc32021-01-14 22:27:54 -05004501 vmx_enable_irq_window(vcpu);
Jan Kiszkac9a79532014-03-07 20:03:15 +01004502 return;
4503 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004504
Xiaoyao Li4e2a0bc2019-12-06 16:45:25 +08004505 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004506}
4507
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004508static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004509{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004510 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004511 uint32_t intr;
4512 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004513
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004514 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004515
Avi Kivityfa89a812008-09-01 15:57:51 +03004516 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004517 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004518 int inc_eip = 0;
4519 if (vcpu->arch.interrupt.soft)
4520 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004521 kvm_inject_realmode_interrupt(vcpu, irq, inc_eip);
Eddie Dong85f455f2007-07-06 12:20:49 +03004522 return;
4523 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004524 intr = irq | INTR_INFO_VALID_MASK;
4525 if (vcpu->arch.interrupt.soft) {
4526 intr |= INTR_TYPE_SOFT_INTR;
4527 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4528 vmx->vcpu.arch.event_exit_inst_len);
4529 } else
4530 intr |= INTR_TYPE_EXT_INTR;
4531 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004532
4533 vmx_clear_hlt(vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004534}
4535
Sheng Yangf08864b2008-05-15 18:23:25 +08004536static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4537{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004538 struct vcpu_vmx *vmx = to_vmx(vcpu);
4539
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004540 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004541 /*
4542 * Tracking the NMI-blocked state in software is built upon
4543 * finding the next open IRQ window. This, in turn, depends on
4544 * well-behaving guests: They have to keep IRQs disabled at
4545 * least as long as the NMI handler runs. Otherwise we may
4546 * cause NMI nesting, maybe breaking the guest. But as this is
4547 * highly unlikely, we can live with the residual risk.
4548 */
4549 vmx->loaded_vmcs->soft_vnmi_blocked = 1;
4550 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4551 }
4552
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004553 ++vcpu->stat.nmi_injections;
4554 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004555
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004556 if (vmx->rmode.vm86_active) {
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004557 kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004558 return;
4559 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08004560
Sheng Yangf08864b2008-05-15 18:23:25 +08004561 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4562 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004563
4564 vmx_clear_hlt(vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08004565}
4566
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004567bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004568{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004569 struct vcpu_vmx *vmx = to_vmx(vcpu);
4570 bool masked;
4571
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004572 if (!enable_vnmi)
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004573 return vmx->loaded_vmcs->soft_vnmi_blocked;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004574 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02004575 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004576 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
4577 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4578 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004579}
4580
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004581void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004582{
4583 struct vcpu_vmx *vmx = to_vmx(vcpu);
4584
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004585 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004586 if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
4587 vmx->loaded_vmcs->soft_vnmi_blocked = masked;
4588 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4589 }
4590 } else {
4591 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4592 if (masked)
4593 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4594 GUEST_INTR_STATE_NMI);
4595 else
4596 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4597 GUEST_INTR_STATE_NMI);
4598 }
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004599}
4600
Sean Christopherson1b660b62020-04-22 19:25:44 -07004601bool vmx_nmi_blocked(struct kvm_vcpu *vcpu)
4602{
4603 if (is_guest_mode(vcpu) && nested_exit_on_nmi(vcpu))
4604 return false;
4605
4606 if (!enable_vnmi && to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
4607 return true;
4608
4609 return (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4610 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI |
4611 GUEST_INTR_STATE_NMI));
4612}
4613
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004614static int vmx_nmi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
Jan Kiszka2505dc92013-04-14 12:12:47 +02004615{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004616 if (to_vmx(vcpu)->nested.nested_run_pending)
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004617 return -EBUSY;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004618
Paolo Bonzinic300ab92020-04-23 14:08:58 -04004619 /* An NMI must not be injected into L2 if it's supposed to VM-Exit. */
4620 if (for_injection && is_guest_mode(vcpu) && nested_exit_on_nmi(vcpu))
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004621 return -EBUSY;
Paolo Bonzinic300ab92020-04-23 14:08:58 -04004622
Sean Christopherson1b660b62020-04-22 19:25:44 -07004623 return !vmx_nmi_blocked(vcpu);
4624}
Sean Christopherson429ab572020-04-22 19:25:42 -07004625
Sean Christopherson1b660b62020-04-22 19:25:44 -07004626bool vmx_interrupt_blocked(struct kvm_vcpu *vcpu)
4627{
4628 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
Sean Christopherson88c604b2020-04-22 19:25:41 -07004629 return false;
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004630
Sean Christopherson7ab0abd2020-04-22 19:25:50 -07004631 return !(vmx_get_rflags(vcpu) & X86_EFLAGS_IF) ||
Sean Christopherson1b660b62020-04-22 19:25:44 -07004632 (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4633 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Jan Kiszka2505dc92013-04-14 12:12:47 +02004634}
4635
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004636static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu, bool for_injection)
Gleb Natapov78646122009-03-23 12:12:11 +02004637{
Sean Christophersona1c77ab2020-03-02 22:27:35 -08004638 if (to_vmx(vcpu)->nested.nested_run_pending)
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004639 return -EBUSY;
Sean Christophersona1c77ab2020-03-02 22:27:35 -08004640
Paolo Bonzinic300ab92020-04-23 14:08:58 -04004641 /*
4642 * An IRQ must not be injected into L2 if it's supposed to VM-Exit,
4643 * e.g. if the IRQ arrived asynchronously after checking nested events.
4644 */
4645 if (for_injection && is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004646 return -EBUSY;
Paolo Bonzinic300ab92020-04-23 14:08:58 -04004647
Sean Christopherson1b660b62020-04-22 19:25:44 -07004648 return !vmx_interrupt_blocked(vcpu);
Gleb Natapov78646122009-03-23 12:12:11 +02004649}
4650
Izik Eiduscbc94022007-10-25 00:29:55 +02004651static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4652{
Peter Xuff5a9832020-09-30 21:20:33 -04004653 void __user *ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02004654
Sean Christophersonf7eaeb02018-03-05 12:04:36 -08004655 if (enable_unrestricted_guest)
4656 return 0;
4657
Peter Xu6a3c6232020-01-09 09:57:16 -05004658 mutex_lock(&kvm->slots_lock);
4659 ret = __x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
4660 PAGE_SIZE * 3);
4661 mutex_unlock(&kvm->slots_lock);
4662
Peter Xuff5a9832020-09-30 21:20:33 -04004663 if (IS_ERR(ret))
4664 return PTR_ERR(ret);
4665
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004666 to_kvm_vmx(kvm)->tss_addr = addr;
Peter Xuff5a9832020-09-30 21:20:33 -04004667
4668 return init_rmode_tss(kvm, ret);
Izik Eiduscbc94022007-10-25 00:29:55 +02004669}
4670
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004671static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
4672{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004673 to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004674 return 0;
4675}
4676
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004677static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004678{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004679 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004680 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004681 /*
4682 * Update instruction length as we may reinject the exception
4683 * from user space while in guest debugging mode.
4684 */
4685 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4686 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004687 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004688 return false;
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05004689 fallthrough;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004690 case DB_VECTOR:
Miaohe Lina8cfbae2020-02-19 10:45:48 +08004691 return !(vcpu->guest_debug &
4692 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP));
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004693 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004694 case OF_VECTOR:
4695 case BR_VECTOR:
4696 case UD_VECTOR:
4697 case DF_VECTOR:
4698 case SS_VECTOR:
4699 case GP_VECTOR:
4700 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004701 return true;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004702 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004703 return false;
4704}
4705
4706static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4707 int vec, u32 err_code)
4708{
4709 /*
4710 * Instruction with address size override prefix opcode 0x67
4711 * Cause the #SS fault with 0 error code in VM86 mode.
4712 */
4713 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004714 if (kvm_emulate_instruction(vcpu, 0)) {
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004715 if (vcpu->arch.halt_request) {
4716 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06004717 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004718 }
4719 return 1;
4720 }
4721 return 0;
4722 }
4723
4724 /*
4725 * Forward all other exceptions that are valid in real mode.
4726 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4727 * the required debugging infrastructure rework.
4728 */
4729 kvm_queue_exception(vcpu, vec);
4730 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004731}
4732
Avi Kivity851ba692009-08-24 11:10:17 +03004733static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004734{
Sean Christopherson95b5a482019-04-19 22:50:59 -07004735 /* handled by vmx_vcpu_run() */
Andi Kleena0861c02009-06-08 17:37:09 +08004736 return 1;
4737}
4738
Xiaoyao Lie6f8b6c2020-04-10 13:54:02 +02004739/*
4740 * If the host has split lock detection disabled, then #AC is
4741 * unconditionally injected into the guest, which is the pre split lock
4742 * detection behaviour.
4743 *
4744 * If the host has split lock detection enabled then #AC is
4745 * only injected into the guest when:
4746 * - Guest CPL == 3 (user mode)
4747 * - Guest has #AC detection enabled in CR0
4748 * - Guest EFLAGS has AC bit set
4749 */
Sean Christophersonb33bb782021-06-22 10:22:44 -07004750bool vmx_guest_inject_ac(struct kvm_vcpu *vcpu)
Xiaoyao Lie6f8b6c2020-04-10 13:54:02 +02004751{
4752 if (!boot_cpu_has(X86_FEATURE_SPLIT_LOCK_DETECT))
4753 return true;
4754
4755 return vmx_get_cpl(vcpu) == 3 && kvm_read_cr0_bits(vcpu, X86_CR0_AM) &&
4756 (kvm_get_rflags(vcpu) & X86_EFLAGS_AC);
4757}
4758
Sean Christopherson95b5a482019-04-19 22:50:59 -07004759static int handle_exception_nmi(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004760{
Avi Kivity1155f762007-11-22 11:30:47 +02004761 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004762 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004763 u32 intr_info, ex_no, error_code;
Yuan Yaoe87e46d2021-05-26 14:38:28 +08004764 unsigned long cr2, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004765 u32 vect_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004766
Avi Kivity1155f762007-11-22 11:30:47 +02004767 vect_info = vmx->idt_vectoring_info;
Sean Christophersonf27ad732020-04-27 10:18:37 -07004768 intr_info = vmx_get_intr_info(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004769
Paolo Bonzini2ea72032019-06-06 14:57:25 +02004770 if (is_machine_check(intr_info) || is_nmi(intr_info))
Sean Christopherson95b5a482019-04-19 22:50:59 -07004771 return 1; /* handled by handle_exception_nmi_irqoff() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004772
Wanpeng Li082d06e2018-04-03 16:28:48 -07004773 if (is_invalid_opcode(intr_info))
4774 return handle_ud(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004775
Avi Kivity6aa8b732006-12-10 02:21:36 -08004776 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004777 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004778 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004779
Liran Alon9e869482018-03-12 13:12:51 +02004780 if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
4781 WARN_ON_ONCE(!enable_vmware_backdoor);
Sean Christophersona6c6ed12019-08-27 14:40:30 -07004782
4783 /*
4784 * VMware backdoor emulation on #GP interception only handles
4785 * IN{S}, OUT{S}, and RDPMC, none of which generate a non-zero
4786 * error code on #GP.
4787 */
4788 if (error_code) {
4789 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
4790 return 1;
4791 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004792 return kvm_emulate_instruction(vcpu, EMULTYPE_VMWARE_GP);
Liran Alon9e869482018-03-12 13:12:51 +02004793 }
4794
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004795 /*
4796 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4797 * MMIO, it is better to report an internal error.
4798 * See the comments in vmx_handle_exit.
4799 */
4800 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4801 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4802 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4803 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Jim Mattson1aa561b2020-06-03 16:56:21 -07004804 vcpu->run->internal.ndata = 4;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004805 vcpu->run->internal.data[0] = vect_info;
4806 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004807 vcpu->run->internal.data[2] = error_code;
Jim Mattson8a14fe42020-06-03 16:56:22 -07004808 vcpu->run->internal.data[3] = vcpu->arch.last_vmentry_cpu;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004809 return 0;
4810 }
4811
Avi Kivity6aa8b732006-12-10 02:21:36 -08004812 if (is_page_fault(intr_info)) {
Sean Christopherson5addc232020-04-15 13:34:53 -07004813 cr2 = vmx_get_exit_qual(vcpu);
Mohammed Gamal1dbf5d682020-07-10 17:48:09 +02004814 if (enable_ept && !vcpu->arch.apf.host_apf_flags) {
4815 /*
4816 * EPT will cause page fault only if we need to
4817 * detect illegal GPAs.
4818 */
Mohammed Gamalb96e6502020-09-03 16:11:22 +02004819 WARN_ON_ONCE(!allow_smaller_maxphyaddr);
Mohammed Gamal1dbf5d682020-07-10 17:48:09 +02004820 kvm_fixup_and_inject_pf_error(vcpu, cr2, error_code);
4821 return 1;
4822 } else
4823 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004824 }
4825
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004826 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004827
4828 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4829 return handle_rmode_exception(vcpu, ex_no, error_code);
4830
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004831 switch (ex_no) {
4832 case DB_VECTOR:
Sean Christopherson5addc232020-04-15 13:34:53 -07004833 dr6 = vmx_get_exit_qual(vcpu);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004834 if (!(vcpu->guest_debug &
4835 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Linus Torvalds32d43cd2018-03-20 12:16:59 -07004836 if (is_icebp(intr_info))
Sean Christopherson1957aa62019-08-27 14:40:39 -07004837 WARN_ON(!skip_emulated_instruction(vcpu));
Huw Daviesfd2a4452014-04-16 10:02:51 +01004838
Paolo Bonzini4d5523c2020-05-05 07:33:20 -04004839 kvm_queue_exception_p(vcpu, DB_VECTOR, dr6);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004840 return 1;
4841 }
Chenyi Qiang9a3ecd52021-02-02 17:04:31 +08004842 kvm_run->debug.arch.dr6 = dr6 | DR6_ACTIVE_LOW;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004843 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05004844 fallthrough;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004845 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004846 /*
4847 * Update instruction length as we may reinject #BP from
4848 * user space while in guest debugging mode. Reading it for
4849 * #DB as well causes no harm, it is not used in that case.
4850 */
4851 vmx->vcpu.arch.event_exit_inst_len =
4852 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004853 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Yuan Yaoe87e46d2021-05-26 14:38:28 +08004854 kvm_run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004855 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004856 break;
Xiaoyao Lie6f8b6c2020-04-10 13:54:02 +02004857 case AC_VECTOR:
Sean Christophersonb33bb782021-06-22 10:22:44 -07004858 if (vmx_guest_inject_ac(vcpu)) {
Xiaoyao Lie6f8b6c2020-04-10 13:54:02 +02004859 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
4860 return 1;
4861 }
4862
4863 /*
4864 * Handle split lock. Depending on detection mode this will
4865 * either warn and disable split lock detection for this
4866 * task or force SIGBUS on it.
4867 */
4868 if (handle_guest_split_lock(kvm_rip_read(vcpu)))
4869 return 1;
4870 fallthrough;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004871 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004872 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4873 kvm_run->ex.exception = ex_no;
4874 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004875 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004876 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004877 return 0;
4878}
4879
Andrea Arcangelif399e602019-11-04 17:59:58 -05004880static __always_inline int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004881{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004882 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004883 return 1;
4884}
4885
Avi Kivity851ba692009-08-24 11:10:17 +03004886static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004887{
Avi Kivity851ba692009-08-24 11:10:17 +03004888 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07004889 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08004890 return 0;
4891}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004892
Avi Kivity851ba692009-08-24 11:10:17 +03004893static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004894{
He, Qingbfdaab02007-09-12 14:18:28 +08004895 unsigned long exit_qualification;
Sean Christophersondca7f122018-03-08 08:57:27 -08004896 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004897 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004898
Sean Christopherson5addc232020-04-15 13:34:53 -07004899 exit_qualification = vmx_get_exit_qual(vcpu);
Avi Kivity039576c2007-03-20 12:46:50 +02004900 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004901
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004902 ++vcpu->stat.io_exits;
4903
Sean Christopherson432baf62018-03-08 08:57:26 -08004904 if (string)
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004905 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004906
4907 port = exit_qualification >> 16;
4908 size = (exit_qualification & 7) + 1;
Sean Christopherson432baf62018-03-08 08:57:26 -08004909 in = (exit_qualification & 8) != 0;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004910
Sean Christophersondca7f122018-03-08 08:57:27 -08004911 return kvm_fast_pio(vcpu, size, port, in);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004912}
4913
Ingo Molnar102d8322007-02-19 14:37:47 +02004914static void
4915vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4916{
4917 /*
4918 * Patch in the VMCALL instruction:
4919 */
4920 hypercall[0] = 0x0f;
4921 hypercall[1] = 0x01;
4922 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004923}
4924
Guo Chao0fa06072012-06-28 15:16:19 +08004925/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004926static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4927{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004928 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004929 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4930 unsigned long orig_val = val;
4931
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004932 /*
4933 * We get here when L2 changed cr0 in a way that did not change
4934 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004935 * but did change L0 shadowed bits. So we first calculate the
4936 * effective cr0 value that L1 would like to write into the
4937 * hardware. It consists of the L2-owned bits from the new
4938 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004939 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004940 val = (val & ~vmcs12->cr0_guest_host_mask) |
4941 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4942
David Matlack38991522016-11-29 18:14:08 -08004943 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004944 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004945
4946 if (kvm_set_cr0(vcpu, val))
4947 return 1;
4948 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004949 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004950 } else {
4951 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08004952 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004953 return 1;
David Matlack38991522016-11-29 18:14:08 -08004954
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004955 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004956 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004957}
4958
4959static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4960{
4961 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004962 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4963 unsigned long orig_val = val;
4964
4965 /* analogously to handle_set_cr0 */
4966 val = (val & ~vmcs12->cr4_guest_host_mask) |
4967 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
4968 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004969 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004970 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004971 return 0;
4972 } else
4973 return kvm_set_cr4(vcpu, val);
4974}
4975
Paolo Bonzini0367f202016-07-12 10:44:55 +02004976static int handle_desc(struct kvm_vcpu *vcpu)
4977{
4978 WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004979 return kvm_emulate_instruction(vcpu, 0);
Paolo Bonzini0367f202016-07-12 10:44:55 +02004980}
4981
Avi Kivity851ba692009-08-24 11:10:17 +03004982static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004983{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004984 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004985 int cr;
4986 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004987 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08004988 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004989
Sean Christopherson5addc232020-04-15 13:34:53 -07004990 exit_qualification = vmx_get_exit_qual(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004991 cr = exit_qualification & 15;
4992 reg = (exit_qualification >> 8) & 15;
4993 switch ((exit_qualification >> 4) & 3) {
4994 case 0: /* mov to cr */
Sean Christopherson27b4a9c42021-04-21 19:21:28 -07004995 val = kvm_register_read(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004996 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004997 switch (cr) {
4998 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004999 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005000 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005001 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08005002 WARN_ON_ONCE(enable_unrestricted_guest);
Sean Christopherson67369272021-07-02 15:04:25 -07005003
Avi Kivity23902182010-06-10 17:02:16 +03005004 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005005 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005006 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005007 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005008 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005009 case 8: {
5010 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005011 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005012 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005013 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005014 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08005015 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005016 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08005017 return ret;
5018 /*
5019 * TODO: we might be squashing a
5020 * KVM_GUESTDBG_SINGLESTEP-triggered
5021 * KVM_EXIT_DEBUG here.
5022 */
Avi Kivity851ba692009-08-24 11:10:17 +03005023 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005024 return 0;
5025 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005026 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005027 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005028 case 2: /* clts */
Sean Christopherson67369272021-07-02 15:04:25 -07005029 KVM_BUG(1, vcpu->kvm, "Guest always owns CR0.TS");
5030 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005031 case 1: /*mov from cr*/
5032 switch (cr) {
5033 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08005034 WARN_ON_ONCE(enable_unrestricted_guest);
Sean Christopherson67369272021-07-02 15:04:25 -07005035
Avi Kivity9f8fe502010-12-05 17:30:00 +02005036 val = kvm_read_cr3(vcpu);
5037 kvm_register_write(vcpu, reg, val);
5038 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005039 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005040 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005041 val = kvm_get_cr8(vcpu);
5042 kvm_register_write(vcpu, reg, val);
5043 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005044 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005045 }
5046 break;
5047 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005048 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005049 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005050 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005051
Kyle Huey6affcbe2016-11-29 12:40:40 -08005052 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005053 default:
5054 break;
5055 }
Avi Kivity851ba692009-08-24 11:10:17 +03005056 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005057 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005058 (int)(exit_qualification >> 4) & 3, cr);
5059 return 0;
5060}
5061
Avi Kivity851ba692009-08-24 11:10:17 +03005062static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005063{
He, Qingbfdaab02007-09-12 14:18:28 +08005064 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005065 int dr, dr7, reg;
Paolo Bonzini996ff542020-12-14 07:49:54 -05005066 int err = 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005067
Sean Christopherson5addc232020-04-15 13:34:53 -07005068 exit_qualification = vmx_get_exit_qual(vcpu);
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005069 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5070
5071 /* First, if DR does not exist, trigger UD */
5072 if (!kvm_require_dr(vcpu, dr))
5073 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005074
Paolo Bonzini996ff542020-12-14 07:49:54 -05005075 if (kvm_x86_ops.get_cpl(vcpu) > 0)
5076 goto out;
5077
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005078 dr7 = vmcs_readl(GUEST_DR7);
5079 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005080 /*
5081 * As the vm-exit takes precedence over the debug trap, we
5082 * need to emulate the latter, either for the host or the
5083 * guest debugging itself.
5084 */
5085 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Chenyi Qiang9a3ecd52021-02-02 17:04:31 +08005086 vcpu->run->debug.arch.dr6 = DR6_BD | DR6_ACTIVE_LOW;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005087 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02005088 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005089 vcpu->run->debug.arch.exception = DB_VECTOR;
5090 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005091 return 0;
5092 } else {
Paolo Bonzini4d5523c2020-05-05 07:33:20 -04005093 kvm_queue_exception_p(vcpu, DB_VECTOR, DR6_BD);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005094 return 1;
5095 }
5096 }
5097
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005098 if (vcpu->guest_debug == 0) {
Sean Christopherson2183f562019-05-07 12:17:56 -07005099 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005100
5101 /*
5102 * No more DR vmexits; force a reload of the debug registers
5103 * and reenter on this instruction. The next vmexit will
5104 * retrieve the full state of the debug registers.
5105 */
5106 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5107 return 1;
5108 }
5109
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005110 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5111 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005112 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005113
Paolo Bonzini29d6ca42021-02-03 03:42:41 -05005114 kvm_get_dr(vcpu, dr, &val);
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005115 kvm_register_write(vcpu, reg, val);
Paolo Bonzini996ff542020-12-14 07:49:54 -05005116 err = 0;
5117 } else {
Sean Christopherson27b4a9c42021-04-21 19:21:28 -07005118 err = kvm_set_dr(vcpu, dr, kvm_register_read(vcpu, reg));
Paolo Bonzini996ff542020-12-14 07:49:54 -05005119 }
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005120
Paolo Bonzini996ff542020-12-14 07:49:54 -05005121out:
5122 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005123}
5124
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005125static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5126{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005127 get_debugreg(vcpu->arch.db[0], 0);
5128 get_debugreg(vcpu->arch.db[1], 1);
5129 get_debugreg(vcpu->arch.db[2], 2);
5130 get_debugreg(vcpu->arch.db[3], 3);
5131 get_debugreg(vcpu->arch.dr6, 6);
5132 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5133
5134 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Sean Christopherson2183f562019-05-07 12:17:56 -07005135 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini1ccb6f92021-08-10 06:11:35 -04005136
5137 /*
5138 * exc_debug expects dr6 to be cleared after it runs, avoid that it sees
5139 * a stale dr6 from the guest.
5140 */
5141 set_debugreg(DR6_RESERVED, 6);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005142}
5143
Gleb Natapov020df072010-04-13 10:05:23 +03005144static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5145{
5146 vmcs_writel(GUEST_DR7, val);
5147}
5148
Avi Kivity851ba692009-08-24 11:10:17 +03005149static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005150{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01005151 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005152 return 1;
5153}
5154
Avi Kivity851ba692009-08-24 11:10:17 +03005155static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005156{
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005157 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005158
Avi Kivity3842d132010-07-27 12:30:24 +03005159 kvm_make_request(KVM_REQ_EVENT, vcpu);
5160
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005161 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005162 return 1;
5163}
5164
Avi Kivity851ba692009-08-24 11:10:17 +03005165static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005166{
Sean Christopherson5addc232020-04-15 13:34:53 -07005167 unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005168
5169 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005170 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005171}
5172
Avi Kivity851ba692009-08-24 11:10:17 +03005173static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005174{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005175 if (likely(fasteoi)) {
Sean Christopherson5addc232020-04-15 13:34:53 -07005176 unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03005177 int access_type, offset;
5178
5179 access_type = exit_qualification & APIC_ACCESS_TYPE;
5180 offset = exit_qualification & APIC_ACCESS_OFFSET;
5181 /*
5182 * Sane guest uses MOV to write EOI, with written value
5183 * not cared. So make a short-circuit here by avoiding
5184 * heavy instruction emulation.
5185 */
5186 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5187 (offset == APIC_EOI)) {
5188 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005189 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03005190 }
5191 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005192 return kvm_emulate_instruction(vcpu, 0);
Sheng Yangf78e0e22007-10-29 09:40:42 +08005193}
5194
Yang Zhangc7c9c562013-01-25 10:18:51 +08005195static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5196{
Sean Christopherson5addc232020-04-15 13:34:53 -07005197 unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
Yang Zhangc7c9c562013-01-25 10:18:51 +08005198 int vector = exit_qualification & 0xff;
5199
5200 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5201 kvm_apic_set_eoi_accelerated(vcpu, vector);
5202 return 1;
5203}
5204
Yang Zhang83d4c282013-01-25 10:18:49 +08005205static int handle_apic_write(struct kvm_vcpu *vcpu)
5206{
Sean Christopherson5addc232020-04-15 13:34:53 -07005207 unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
Yang Zhang83d4c282013-01-25 10:18:49 +08005208 u32 offset = exit_qualification & 0xfff;
5209
5210 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5211 kvm_apic_write_nodecode(vcpu, offset);
5212 return 1;
5213}
5214
Avi Kivity851ba692009-08-24 11:10:17 +03005215static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005216{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005217 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005218 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005219 bool has_error_code = false;
5220 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005221 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005222 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005223
5224 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005225 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005226 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005227
Sean Christopherson5addc232020-04-15 13:34:53 -07005228 exit_qualification = vmx_get_exit_qual(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005229
5230 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005231 if (reason == TASK_SWITCH_GATE && idt_v) {
5232 switch (type) {
5233 case INTR_TYPE_NMI_INTR:
5234 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005235 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005236 break;
5237 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005238 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005239 kvm_clear_interrupt_queue(vcpu);
5240 break;
5241 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005242 if (vmx->idt_vectoring_info &
5243 VECTORING_INFO_DELIVER_CODE_MASK) {
5244 has_error_code = true;
5245 error_code =
5246 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5247 }
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05005248 fallthrough;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005249 case INTR_TYPE_SOFT_EXCEPTION:
5250 kvm_clear_exception_queue(vcpu);
5251 break;
5252 default:
5253 break;
5254 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005255 }
Izik Eidus37817f22008-03-24 23:14:53 +02005256 tss_selector = exit_qualification;
5257
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005258 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5259 type != INTR_TYPE_EXT_INTR &&
5260 type != INTR_TYPE_NMI_INTR))
Sean Christopherson1957aa62019-08-27 14:40:39 -07005261 WARN_ON(!skip_emulated_instruction(vcpu));
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005262
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005263 /*
5264 * TODO: What about debug traps on tss switch?
5265 * Are we supposed to inject them and update dr6?
5266 */
Sean Christopherson10517782019-08-27 14:40:35 -07005267 return kvm_task_switch(vcpu, tss_selector,
5268 type == INTR_TYPE_SOFT_INTR ? idt_index : -1,
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005269 reason, has_error_code, error_code);
Izik Eidus37817f22008-03-24 23:14:53 +02005270}
5271
Avi Kivity851ba692009-08-24 11:10:17 +03005272static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005273{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005274 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005275 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01005276 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005277
Sean Christopherson5addc232020-04-15 13:34:53 -07005278 exit_qualification = vmx_get_exit_qual(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08005279
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005280 /*
5281 * EPT violation happened while executing iret from NMI,
5282 * "blocked by NMI" bit has to be set before next VM entry.
5283 * There are errata that may cause this bit to not be set:
5284 * AAK134, BY25.
5285 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005286 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005287 enable_vnmi &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005288 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005289 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5290
Sheng Yang14394422008-04-28 12:24:45 +08005291 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005292 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005293
Junaid Shahid27959a42016-12-06 16:46:10 -08005294 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005295 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08005296 ? PFERR_USER_MASK : 0;
5297 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005298 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08005299 ? PFERR_WRITE_MASK : 0;
5300 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005301 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08005302 ? PFERR_FETCH_MASK : 0;
5303 /* ept page table entry is present? */
5304 error_code |= (exit_qualification &
5305 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
5306 EPT_VIOLATION_EXECUTABLE))
5307 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005308
Isaku Yamahata108356022021-04-22 17:22:29 -07005309 error_code |= (exit_qualification & EPT_VIOLATION_GVA_TRANSLATED) != 0 ?
Paolo Bonzinieebed242016-11-28 14:39:58 +01005310 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005311
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005312 vcpu->arch.exit_qualification = exit_qualification;
Mohammed Gamal1dbf5d682020-07-10 17:48:09 +02005313
5314 /*
5315 * Check that the GPA doesn't exceed physical memory limits, as that is
5316 * a guest page fault. We have to emulate the instruction here, because
5317 * if the illegal address is that of a paging structure, then
5318 * EPT_VIOLATION_ACC_WRITE bit is set. Alternatively, if supported we
5319 * would also use advanced VM-exit information for EPT violations to
5320 * reconstruct the page fault error code.
5321 */
Paolo Bonzinic0623f52020-10-21 18:05:58 -04005322 if (unlikely(allow_smaller_maxphyaddr && kvm_vcpu_is_illegal_gpa(vcpu, gpa)))
Mohammed Gamal1dbf5d682020-07-10 17:48:09 +02005323 return kvm_emulate_instruction(vcpu, 0);
5324
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005325 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005326}
5327
Avi Kivity851ba692009-08-24 11:10:17 +03005328static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005329{
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005330 gpa_t gpa;
5331
Sean Christopherson3c0c2ad2021-04-12 16:21:37 +12005332 if (!vmx_can_emulate_instruction(vcpu, NULL, 0))
5333 return 1;
5334
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005335 /*
5336 * A nested guest cannot optimize MMIO vmexits, because we have an
5337 * nGPA here instead of the required GPA.
5338 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005339 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005340 if (!is_guest_mode(vcpu) &&
5341 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08005342 trace_kvm_fast_mmio(gpa);
Sean Christopherson1957aa62019-08-27 14:40:39 -07005343 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005344 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005345
Sean Christophersonc75d0edc2018-03-29 14:48:31 -07005346 return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005347}
5348
Avi Kivity851ba692009-08-24 11:10:17 +03005349static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005350{
Sean Christopherson67369272021-07-02 15:04:25 -07005351 if (KVM_BUG_ON(!enable_vnmi, vcpu->kvm))
5352 return -EIO;
5353
Xiaoyao Li4e2a0bc2019-12-06 16:45:25 +08005354 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
Sheng Yangf08864b2008-05-15 18:23:25 +08005355 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005356 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005357
5358 return 1;
5359}
5360
Mohammed Gamal80ced182009-09-01 12:48:18 +02005361static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005362{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005363 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity49e9d552010-09-19 14:34:08 +02005364 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005365 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005366
Sean Christopherson2183f562019-05-07 12:17:56 -07005367 intr_window_requested = exec_controls_get(vmx) &
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005368 CPU_BASED_INTR_WINDOW_EXITING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005369
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005370 while (vmx->emulation_required && count-- != 0) {
Sean Christophersondb438592020-04-22 19:25:48 -07005371 if (intr_window_requested && !vmx_interrupt_blocked(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005372 return handle_interrupt_window(&vmx->vcpu);
5373
Radim Krčmář72875d82017-04-26 22:32:19 +02005374 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005375 return 1;
5376
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005377 if (!kvm_emulate_instruction(vcpu, 0))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005378 return 0;
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005379
Sean Christophersonadd5ff72018-03-23 09:34:00 -07005380 if (vmx->emulation_required && !vmx->rmode.vm86_active &&
Sean Christopherson8fff2712019-08-27 14:40:37 -07005381 vcpu->arch.exception.pending) {
5382 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5383 vcpu->run->internal.suberror =
5384 KVM_INTERNAL_ERROR_EMULATION;
5385 vcpu->run->internal.ndata = 0;
5386 return 0;
5387 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005388
Gleb Natapov8d76c492013-05-08 18:38:44 +03005389 if (vcpu->arch.halt_request) {
5390 vcpu->arch.halt_request = 0;
Sean Christopherson8fff2712019-08-27 14:40:37 -07005391 return kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03005392 }
5393
Sean Christopherson8fff2712019-08-27 14:40:37 -07005394 /*
Thomas Gleixner72c3c0f2020-07-23 00:00:09 +02005395 * Note, return 1 and not 0, vcpu_run() will invoke
5396 * xfer_to_guest_mode() which will create a proper return
5397 * code.
Sean Christopherson8fff2712019-08-27 14:40:37 -07005398 */
Thomas Gleixner72c3c0f2020-07-23 00:00:09 +02005399 if (__xfer_to_guest_mode_work_pending())
Sean Christopherson8fff2712019-08-27 14:40:37 -07005400 return 1;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005401 }
5402
Sean Christopherson8fff2712019-08-27 14:40:37 -07005403 return 1;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005404}
5405
5406static void grow_ple_window(struct kvm_vcpu *vcpu)
5407{
5408 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005409 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005410
Babu Mogerc8e88712018-03-16 16:37:24 -04005411 vmx->ple_window = __grow_ple_window(old, ple_window,
5412 ple_window_grow,
5413 ple_window_max);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005414
Peter Xu4f75bcc2019-09-06 10:17:22 +08005415 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005416 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005417 trace_kvm_ple_window_update(vcpu->vcpu_id,
5418 vmx->ple_window, old);
5419 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005420}
5421
5422static void shrink_ple_window(struct kvm_vcpu *vcpu)
5423{
5424 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005425 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005426
Babu Mogerc8e88712018-03-16 16:37:24 -04005427 vmx->ple_window = __shrink_ple_window(old, ple_window,
5428 ple_window_shrink,
5429 ple_window);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005430
Peter Xu4f75bcc2019-09-06 10:17:22 +08005431 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005432 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005433 trace_kvm_ple_window_update(vcpu->vcpu_id,
5434 vmx->ple_window, old);
5435 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005436}
5437
Avi Kivity6aa8b732006-12-10 02:21:36 -08005438/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005439 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5440 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5441 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005442static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005443{
Wanpeng Lib31c1142018-03-12 04:53:04 -07005444 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005445 grow_ple_window(vcpu);
5446
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08005447 /*
5448 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
5449 * VM-execution control is ignored if CPL > 0. OTOH, KVM
5450 * never set PAUSE_EXITING and just set PLE if supported,
5451 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
5452 */
5453 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005454 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005455}
5456
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005457static int handle_monitor_trap(struct kvm_vcpu *vcpu)
5458{
5459 return 1;
5460}
5461
Junaid Shahideb4b2482018-06-27 14:59:14 -07005462static int handle_invpcid(struct kvm_vcpu *vcpu)
5463{
5464 u32 vmx_instruction_info;
5465 unsigned long type;
Junaid Shahideb4b2482018-06-27 14:59:14 -07005466 gva_t gva;
Junaid Shahideb4b2482018-06-27 14:59:14 -07005467 struct {
5468 u64 pcid;
5469 u64 gla;
5470 } operand;
5471
5472 if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
5473 kvm_queue_exception(vcpu, UD_VECTOR);
5474 return 1;
5475 }
5476
5477 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Sean Christopherson27b4a9c42021-04-21 19:21:28 -07005478 type = kvm_register_read(vcpu, (vmx_instruction_info >> 28) & 0xf);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005479
5480 if (type > 3) {
5481 kvm_inject_gp(vcpu, 0);
5482 return 1;
5483 }
5484
5485 /* According to the Intel instruction reference, the memory operand
5486 * is read even if it isn't needed (e.g., for type==all)
5487 */
Sean Christopherson5addc232020-04-15 13:34:53 -07005488 if (get_vmx_mem_address(vcpu, vmx_get_exit_qual(vcpu),
Eugene Korenevskyfdb28612019-06-06 00:19:16 +03005489 vmx_instruction_info, false,
5490 sizeof(operand), &gva))
Junaid Shahideb4b2482018-06-27 14:59:14 -07005491 return 1;
5492
Babu Moger97150922020-09-11 14:29:12 -05005493 return kvm_handle_invpcid(vcpu, type, gva);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005494}
5495
Kai Huang843e4332015-01-28 10:54:28 +08005496static int handle_pml_full(struct kvm_vcpu *vcpu)
5497{
5498 unsigned long exit_qualification;
5499
5500 trace_kvm_pml_full(vcpu->vcpu_id);
5501
Sean Christopherson5addc232020-04-15 13:34:53 -07005502 exit_qualification = vmx_get_exit_qual(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005503
5504 /*
5505 * PML buffer FULL happened while executing iret from NMI,
5506 * "blocked by NMI" bit has to be set before next VM entry.
5507 */
5508 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005509 enable_vnmi &&
Kai Huang843e4332015-01-28 10:54:28 +08005510 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
5511 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5512 GUEST_INTR_STATE_NMI);
5513
5514 /*
5515 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
5516 * here.., and there's no userspace involvement needed for PML.
5517 */
5518 return 1;
5519}
5520
Wanpeng Li26efe2f2020-05-06 11:44:01 -04005521static fastpath_t handle_fastpath_preemption_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07005522{
Sean Christopherson804939e2019-05-07 12:18:05 -07005523 struct vcpu_vmx *vmx = to_vmx(vcpu);
5524
5525 if (!vmx->req_immediate_exit &&
Wanpeng Li26efe2f2020-05-06 11:44:01 -04005526 !unlikely(vmx->loaded_vmcs->hv_timer_soft_disabled)) {
Sean Christophersond264ee02018-08-27 15:21:12 -07005527 kvm_lapic_expired_hv_timer(vcpu);
Wanpeng Li26efe2f2020-05-06 11:44:01 -04005528 return EXIT_FASTPATH_REENTER_GUEST;
5529 }
Sean Christopherson804939e2019-05-07 12:18:05 -07005530
Wanpeng Li26efe2f2020-05-06 11:44:01 -04005531 return EXIT_FASTPATH_NONE;
5532}
5533
5534static int handle_preemption_timer(struct kvm_vcpu *vcpu)
5535{
5536 handle_fastpath_preemption_timer(vcpu);
Yunhong Jiang64672c92016-06-13 14:19:59 -07005537 return 1;
5538}
5539
Sean Christophersone4027cf2018-12-03 13:53:12 -08005540/*
5541 * When nested=0, all VMX instruction VM Exits filter here. The handlers
5542 * are overwritten by nested_vmx_setup() when nested=1.
5543 */
5544static int handle_vmx_instruction(struct kvm_vcpu *vcpu)
5545{
5546 kvm_queue_exception(vcpu, UD_VECTOR);
5547 return 1;
5548}
5549
Sean Christopherson9798adb2021-04-12 16:21:38 +12005550#ifndef CONFIG_X86_SGX_KVM
Sean Christopherson0b665d32018-08-14 09:33:34 -07005551static int handle_encls(struct kvm_vcpu *vcpu)
5552{
5553 /*
Sean Christopherson9798adb2021-04-12 16:21:38 +12005554 * SGX virtualization is disabled. There is no software enable bit for
5555 * SGX, so KVM intercepts all ENCLS leafs and injects a #UD to prevent
5556 * the guest from executing ENCLS (when SGX is supported by hardware).
Sean Christopherson0b665d32018-08-14 09:33:34 -07005557 */
5558 kvm_queue_exception(vcpu, UD_VECTOR);
5559 return 1;
5560}
Sean Christopherson9798adb2021-04-12 16:21:38 +12005561#endif /* CONFIG_X86_SGX_KVM */
Sean Christopherson0b665d32018-08-14 09:33:34 -07005562
Chenyi Qiangfe6b6bc2020-11-06 17:03:14 +08005563static int handle_bus_lock_vmexit(struct kvm_vcpu *vcpu)
5564{
5565 vcpu->run->exit_reason = KVM_EXIT_X86_BUS_LOCK;
5566 vcpu->run->flags |= KVM_RUN_X86_BUS_LOCK;
5567 return 0;
5568}
5569
Nadav Har'El0140cae2011-05-25 23:06:28 +03005570/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005571 * The exit handlers return 1 if the exit was handled fully and guest execution
5572 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5573 * to be done to userspace and return 0.
5574 */
Sean Christophersone4027cf2018-12-03 13:53:12 -08005575static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Sean Christopherson95b5a482019-04-19 22:50:59 -07005576 [EXIT_REASON_EXCEPTION_NMI] = handle_exception_nmi,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005577 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005578 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005579 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005580 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005581 [EXIT_REASON_CR_ACCESS] = handle_cr,
5582 [EXIT_REASON_DR_ACCESS] = handle_dr,
Andrea Arcangelif399e602019-11-04 17:59:58 -05005583 [EXIT_REASON_CPUID] = kvm_emulate_cpuid,
5584 [EXIT_REASON_MSR_READ] = kvm_emulate_rdmsr,
5585 [EXIT_REASON_MSR_WRITE] = kvm_emulate_wrmsr,
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005586 [EXIT_REASON_INTERRUPT_WINDOW] = handle_interrupt_window,
Andrea Arcangelif399e602019-11-04 17:59:58 -05005587 [EXIT_REASON_HLT] = kvm_emulate_halt,
Sean Christopherson5ff3a352021-02-04 16:57:47 -08005588 [EXIT_REASON_INVD] = kvm_emulate_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005589 [EXIT_REASON_INVLPG] = handle_invlpg,
Sean Christophersonc483c452021-02-04 16:57:48 -08005590 [EXIT_REASON_RDPMC] = kvm_emulate_rdpmc,
Sean Christopherson5ff3a352021-02-04 16:57:47 -08005591 [EXIT_REASON_VMCALL] = kvm_emulate_hypercall,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005592 [EXIT_REASON_VMCLEAR] = handle_vmx_instruction,
5593 [EXIT_REASON_VMLAUNCH] = handle_vmx_instruction,
5594 [EXIT_REASON_VMPTRLD] = handle_vmx_instruction,
5595 [EXIT_REASON_VMPTRST] = handle_vmx_instruction,
5596 [EXIT_REASON_VMREAD] = handle_vmx_instruction,
5597 [EXIT_REASON_VMRESUME] = handle_vmx_instruction,
5598 [EXIT_REASON_VMWRITE] = handle_vmx_instruction,
5599 [EXIT_REASON_VMOFF] = handle_vmx_instruction,
5600 [EXIT_REASON_VMON] = handle_vmx_instruction,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005601 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5602 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08005603 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08005604 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Sean Christopherson5ff3a352021-02-04 16:57:47 -08005605 [EXIT_REASON_WBINVD] = kvm_emulate_wbinvd,
Sean Christopherson92f98952021-02-04 16:57:46 -08005606 [EXIT_REASON_XSETBV] = kvm_emulate_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005607 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005608 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Paolo Bonzini0367f202016-07-12 10:44:55 +02005609 [EXIT_REASON_GDTR_IDTR] = handle_desc,
5610 [EXIT_REASON_LDTR_TR] = handle_desc,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005611 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5612 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005613 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Sean Christopherson5ff3a352021-02-04 16:57:47 -08005614 [EXIT_REASON_MWAIT_INSTRUCTION] = kvm_emulate_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005615 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Sean Christopherson5ff3a352021-02-04 16:57:47 -08005616 [EXIT_REASON_MONITOR_INSTRUCTION] = kvm_emulate_monitor,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005617 [EXIT_REASON_INVEPT] = handle_vmx_instruction,
5618 [EXIT_REASON_INVVPID] = handle_vmx_instruction,
Sean Christopherson5ff3a352021-02-04 16:57:47 -08005619 [EXIT_REASON_RDRAND] = kvm_handle_invalid_op,
5620 [EXIT_REASON_RDSEED] = kvm_handle_invalid_op,
Kai Huang843e4332015-01-28 10:54:28 +08005621 [EXIT_REASON_PML_FULL] = handle_pml_full,
Junaid Shahideb4b2482018-06-27 14:59:14 -07005622 [EXIT_REASON_INVPCID] = handle_invpcid,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005623 [EXIT_REASON_VMFUNC] = handle_vmx_instruction,
Yunhong Jiang64672c92016-06-13 14:19:59 -07005624 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Sean Christopherson0b665d32018-08-14 09:33:34 -07005625 [EXIT_REASON_ENCLS] = handle_encls,
Chenyi Qiangfe6b6bc2020-11-06 17:03:14 +08005626 [EXIT_REASON_BUS_LOCK] = handle_bus_lock_vmexit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005627};
5628
5629static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005630 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005631
Sean Christopherson235ba742020-09-23 13:13:46 -07005632static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2,
5633 u32 *intr_info, u32 *error_code)
Avi Kivity586f9602010-11-18 13:09:54 +02005634{
Sean Christopherson235ba742020-09-23 13:13:46 -07005635 struct vcpu_vmx *vmx = to_vmx(vcpu);
5636
Sean Christopherson5addc232020-04-15 13:34:53 -07005637 *info1 = vmx_get_exit_qual(vcpu);
Sean Christopherson8e533242020-11-06 17:03:12 +08005638 if (!(vmx->exit_reason.failed_vmentry)) {
Sean Christopherson235ba742020-09-23 13:13:46 -07005639 *info2 = vmx->idt_vectoring_info;
5640 *intr_info = vmx_get_intr_info(vcpu);
5641 if (is_exception_with_error_code(*intr_info))
5642 *error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
5643 else
5644 *error_code = 0;
5645 } else {
5646 *info2 = 0;
5647 *intr_info = 0;
5648 *error_code = 0;
5649 }
Avi Kivity586f9602010-11-18 13:09:54 +02005650}
5651
Kai Huanga3eaa862015-11-04 13:46:05 +08005652static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08005653{
Kai Huanga3eaa862015-11-04 13:46:05 +08005654 if (vmx->pml_pg) {
5655 __free_page(vmx->pml_pg);
5656 vmx->pml_pg = NULL;
5657 }
Kai Huang843e4332015-01-28 10:54:28 +08005658}
5659
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005660static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08005661{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005662 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005663 u64 *pml_buf;
5664 u16 pml_idx;
5665
5666 pml_idx = vmcs_read16(GUEST_PML_INDEX);
5667
5668 /* Do nothing if PML buffer is empty */
5669 if (pml_idx == (PML_ENTITY_NUM - 1))
5670 return;
5671
5672 /* PML index always points to next available PML buffer entity */
5673 if (pml_idx >= PML_ENTITY_NUM)
5674 pml_idx = 0;
5675 else
5676 pml_idx++;
5677
5678 pml_buf = page_address(vmx->pml_pg);
5679 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
5680 u64 gpa;
5681
5682 gpa = pml_buf[pml_idx];
5683 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005684 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08005685 }
5686
5687 /* reset PML index */
5688 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5689}
5690
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005691static void vmx_dump_sel(char *name, uint32_t sel)
5692{
5693 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05005694 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005695 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
5696 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
5697 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
5698}
5699
5700static void vmx_dump_dtsel(char *name, uint32_t limit)
5701{
5702 pr_err("%s limit=0x%08x, base=0x%016lx\n",
5703 name, vmcs_read32(limit),
5704 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
5705}
5706
David Edmondson84860392021-03-18 12:08:41 +00005707static void vmx_dump_msrs(char *name, struct vmx_msrs *m)
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005708{
David Edmondson84860392021-03-18 12:08:41 +00005709 unsigned int i;
5710 struct vmx_msr_entry *e;
5711
5712 pr_err("MSR %s:\n", name);
5713 for (i = 0, e = m->val; i < m->nr; ++i, ++e)
5714 pr_err(" %2d: msr=0x%08x value=0x%016llx\n", i, e->index, e->value);
5715}
5716
David Edmondson0702a3c2021-03-18 12:08:40 +00005717void dump_vmcs(struct kvm_vcpu *vcpu)
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005718{
David Edmondson0702a3c2021-03-18 12:08:40 +00005719 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005720 u32 vmentry_ctl, vmexit_ctl;
5721 u32 cpu_based_exec_ctrl, pin_based_exec_ctrl, secondary_exec_control;
5722 unsigned long cr4;
David Edmondson0702a3c2021-03-18 12:08:40 +00005723 int efer_slot;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005724
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005725 if (!dump_invalid_vmcs) {
5726 pr_warn_ratelimited("set kvm_intel.dump_invalid_vmcs=1 to dump internal KVM state.\n");
5727 return;
5728 }
5729
5730 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
5731 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
5732 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5733 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
5734 cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005735 secondary_exec_control = 0;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005736 if (cpu_has_secondary_exec_ctrls())
5737 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5738
Jim Mattson18f63b12021-06-21 15:16:48 -07005739 pr_err("VMCS %p, last attempted VM-entry on CPU %d\n",
5740 vmx->loaded_vmcs->vmcs, vcpu->arch.last_vmentry_cpu);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005741 pr_err("*** Guest State ***\n");
5742 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5743 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
5744 vmcs_readl(CR0_GUEST_HOST_MASK));
5745 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5746 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
5747 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
David Edmondsond9e46d32021-03-18 12:08:37 +00005748 if (cpu_has_vmx_ept()) {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005749 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
5750 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
5751 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
5752 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005753 }
5754 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
5755 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
5756 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
5757 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
5758 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5759 vmcs_readl(GUEST_SYSENTER_ESP),
5760 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
5761 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
5762 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
5763 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
5764 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
5765 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
5766 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
5767 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
5768 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
5769 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
5770 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
David Edmondson0702a3c2021-03-18 12:08:40 +00005771 efer_slot = vmx_find_loadstore_msr_slot(&vmx->msr_autoload.guest, MSR_EFER);
David Edmondson5518da62021-03-18 12:08:39 +00005772 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_EFER)
David Edmondson699e1b22021-03-18 12:08:38 +00005773 pr_err("EFER= 0x%016llx\n", vmcs_read64(GUEST_IA32_EFER));
David Edmondson0702a3c2021-03-18 12:08:40 +00005774 else if (efer_slot >= 0)
5775 pr_err("EFER= 0x%016llx (autoload)\n",
5776 vmx->msr_autoload.guest.val[efer_slot].value);
5777 else if (vmentry_ctl & VM_ENTRY_IA32E_MODE)
5778 pr_err("EFER= 0x%016llx (effective)\n",
5779 vcpu->arch.efer | (EFER_LMA | EFER_LME));
5780 else
5781 pr_err("EFER= 0x%016llx (effective)\n",
5782 vcpu->arch.efer & ~(EFER_LMA | EFER_LME));
David Edmondson5518da62021-03-18 12:08:39 +00005783 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PAT)
David Edmondson699e1b22021-03-18 12:08:38 +00005784 pr_err("PAT = 0x%016llx\n", vmcs_read64(GUEST_IA32_PAT));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005785 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
5786 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005787 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005788 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005789 vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005790 pr_err("PerfGlobCtl = 0x%016llx\n",
5791 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005792 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005793 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005794 pr_err("Interruptibility = %08x ActivityState = %08x\n",
5795 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
5796 vmcs_read32(GUEST_ACTIVITY_STATE));
5797 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
5798 pr_err("InterruptStatus = %04x\n",
5799 vmcs_read16(GUEST_INTR_STATUS));
David Edmondson84860392021-03-18 12:08:41 +00005800 if (vmcs_read32(VM_ENTRY_MSR_LOAD_COUNT) > 0)
5801 vmx_dump_msrs("guest autoload", &vmx->msr_autoload.guest);
5802 if (vmcs_read32(VM_EXIT_MSR_STORE_COUNT) > 0)
5803 vmx_dump_msrs("guest autostore", &vmx->msr_autostore.guest);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005804
5805 pr_err("*** Host State ***\n");
5806 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
5807 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
5808 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
5809 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
5810 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
5811 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
5812 vmcs_read16(HOST_TR_SELECTOR));
5813 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
5814 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
5815 vmcs_readl(HOST_TR_BASE));
5816 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
5817 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
5818 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
5819 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
5820 vmcs_readl(HOST_CR4));
5821 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5822 vmcs_readl(HOST_IA32_SYSENTER_ESP),
5823 vmcs_read32(HOST_IA32_SYSENTER_CS),
5824 vmcs_readl(HOST_IA32_SYSENTER_EIP));
David Edmondson699e1b22021-03-18 12:08:38 +00005825 if (vmexit_ctl & VM_EXIT_LOAD_IA32_EFER)
5826 pr_err("EFER= 0x%016llx\n", vmcs_read64(HOST_IA32_EFER));
5827 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PAT)
5828 pr_err("PAT = 0x%016llx\n", vmcs_read64(HOST_IA32_PAT));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005829 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005830 vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005831 pr_err("PerfGlobCtl = 0x%016llx\n",
5832 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
David Edmondson84860392021-03-18 12:08:41 +00005833 if (vmcs_read32(VM_EXIT_MSR_LOAD_COUNT) > 0)
5834 vmx_dump_msrs("host autoload", &vmx->msr_autoload.host);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005835
5836 pr_err("*** Control State ***\n");
5837 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
5838 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
5839 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
5840 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
5841 vmcs_read32(EXCEPTION_BITMAP),
5842 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
5843 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
5844 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
5845 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
5846 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
5847 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
5848 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
5849 vmcs_read32(VM_EXIT_INTR_INFO),
5850 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
5851 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
5852 pr_err(" reason=%08x qualification=%016lx\n",
5853 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
5854 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
5855 vmcs_read32(IDT_VECTORING_INFO_FIELD),
5856 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005857 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08005858 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005859 pr_err("TSC Multiplier = 0x%016llx\n",
5860 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005861 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW) {
5862 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
5863 u16 status = vmcs_read16(GUEST_INTR_STATUS);
5864 pr_err("SVI|RVI = %02x|%02x ", status >> 8, status & 0xff);
5865 }
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005866 pr_cont("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005867 if (secondary_exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
5868 pr_err("APIC-access addr = 0x%016llx ", vmcs_read64(APIC_ACCESS_ADDR));
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005869 pr_cont("virt-APIC addr = 0x%016llx\n", vmcs_read64(VIRTUAL_APIC_PAGE_ADDR));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005870 }
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005871 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
5872 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
5873 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005874 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005875 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
5876 pr_err("PLE Gap=%08x Window=%08x\n",
5877 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
5878 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
5879 pr_err("Virtual processor ID = 0x%04x\n",
5880 vmcs_read16(VIRTUAL_PROCESSOR_ID));
5881}
5882
Avi Kivity6aa8b732006-12-10 02:21:36 -08005883/*
5884 * The guest has exited. See if we can fix it or if we need userspace
5885 * assistance.
5886 */
Chenyi Qiangfe6b6bc2020-11-06 17:03:14 +08005887static int __vmx_handle_exit(struct kvm_vcpu *vcpu, fastpath_t exit_fastpath)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005888{
Avi Kivity29bd8a72007-09-10 17:27:03 +03005889 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson8e533242020-11-06 17:03:12 +08005890 union vmx_exit_reason exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02005891 u32 vectoring_info = vmx->idt_vectoring_info;
Sean Christopherson8e533242020-11-06 17:03:12 +08005892 u16 exit_handler_index;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005893
Kai Huang843e4332015-01-28 10:54:28 +08005894 /*
5895 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
5896 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
5897 * querying dirty_bitmap, we only need to kick all vcpus out of guest
5898 * mode as if vcpus is in root mode, the PML buffer must has been
Sean Christophersonc3bb9a22021-02-12 16:50:07 -08005899 * flushed already. Note, PML is never enabled in hardware while
5900 * running L2.
Kai Huang843e4332015-01-28 10:54:28 +08005901 */
Sean Christophersonc3bb9a22021-02-12 16:50:07 -08005902 if (enable_pml && !is_guest_mode(vcpu))
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005903 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005904
Sean Christophersondb438592020-04-22 19:25:48 -07005905 /*
5906 * We should never reach this point with a pending nested VM-Enter, and
5907 * more specifically emulation of L2 due to invalid guest state (see
5908 * below) should never happen as that means we incorrectly allowed a
5909 * nested VM-Enter with an invalid vmcs12.
5910 */
Sean Christopherson67369272021-07-02 15:04:25 -07005911 if (KVM_BUG_ON(vmx->nested.nested_run_pending, vcpu->kvm))
5912 return -EIO;
Sean Christophersondb438592020-04-22 19:25:48 -07005913
Mohammed Gamal80ced182009-09-01 12:48:18 +02005914 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02005915 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02005916 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005917
Paolo Bonzini96b100c2020-03-17 18:32:50 +01005918 if (is_guest_mode(vcpu)) {
5919 /*
Sean Christophersonc3bb9a22021-02-12 16:50:07 -08005920 * PML is never enabled when running L2, bail immediately if a
5921 * PML full exit occurs as something is horribly wrong.
5922 */
5923 if (exit_reason.basic == EXIT_REASON_PML_FULL)
5924 goto unexpected_vmexit;
5925
5926 /*
Paolo Bonzini96b100c2020-03-17 18:32:50 +01005927 * The host physical addresses of some pages of guest memory
5928 * are loaded into the vmcs02 (e.g. vmcs12's Virtual APIC
5929 * Page). The CPU may write to these pages via their host
5930 * physical address while L2 is running, bypassing any
5931 * address-translation-based dirty tracking (e.g. EPT write
5932 * protection).
5933 *
5934 * Mark them dirty on every exit from L2 to prevent them from
5935 * getting out of sync with dirty tracking.
5936 */
5937 nested_mark_vmcs12_pages_dirty(vcpu);
5938
Sean Christophersonf47baae2020-04-15 10:55:16 -07005939 if (nested_vmx_reflect_vmexit(vcpu))
Sean Christopherson789afc52020-04-15 10:55:10 -07005940 return 1;
Paolo Bonzini96b100c2020-03-17 18:32:50 +01005941 }
Nadav Har'El644d7112011-05-25 23:12:35 +03005942
Sean Christopherson8e533242020-11-06 17:03:12 +08005943 if (exit_reason.failed_vmentry) {
David Edmondson0702a3c2021-03-18 12:08:40 +00005944 dump_vmcs(vcpu);
Mohammed Gamal51207022010-05-31 22:40:54 +03005945 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5946 vcpu->run->fail_entry.hardware_entry_failure_reason
Sean Christopherson8e533242020-11-06 17:03:12 +08005947 = exit_reason.full;
Jim Mattson8a14fe42020-06-03 16:56:22 -07005948 vcpu->run->fail_entry.cpu = vcpu->arch.last_vmentry_cpu;
Mohammed Gamal51207022010-05-31 22:40:54 +03005949 return 0;
5950 }
5951
Avi Kivity29bd8a72007-09-10 17:27:03 +03005952 if (unlikely(vmx->fail)) {
David Edmondson0702a3c2021-03-18 12:08:40 +00005953 dump_vmcs(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005954 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5955 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03005956 = vmcs_read32(VM_INSTRUCTION_ERROR);
Jim Mattson8a14fe42020-06-03 16:56:22 -07005957 vcpu->run->fail_entry.cpu = vcpu->arch.last_vmentry_cpu;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005958 return 0;
5959 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005960
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005961 /*
5962 * Note:
5963 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
5964 * delivery event since it indicates guest is accessing MMIO.
5965 * The vm-exit can be triggered again after return to guest that
5966 * will cause infinite loop.
5967 */
Mike Dayd77c26f2007-10-08 09:02:08 -04005968 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sean Christopherson8e533242020-11-06 17:03:12 +08005969 (exit_reason.basic != EXIT_REASON_EXCEPTION_NMI &&
5970 exit_reason.basic != EXIT_REASON_EPT_VIOLATION &&
5971 exit_reason.basic != EXIT_REASON_PML_FULL &&
5972 exit_reason.basic != EXIT_REASON_APIC_ACCESS &&
5973 exit_reason.basic != EXIT_REASON_TASK_SWITCH)) {
Reiji Watanabe04c4f2e2021-04-13 15:47:40 +00005974 int ndata = 3;
5975
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005976 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5977 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005978 vcpu->run->internal.data[0] = vectoring_info;
Sean Christopherson8e533242020-11-06 17:03:12 +08005979 vcpu->run->internal.data[1] = exit_reason.full;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005980 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
Sean Christopherson8e533242020-11-06 17:03:12 +08005981 if (exit_reason.basic == EXIT_REASON_EPT_MISCONFIG) {
Reiji Watanabe04c4f2e2021-04-13 15:47:40 +00005982 vcpu->run->internal.data[ndata++] =
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005983 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5984 }
Reiji Watanabe04c4f2e2021-04-13 15:47:40 +00005985 vcpu->run->internal.data[ndata++] = vcpu->arch.last_vmentry_cpu;
5986 vcpu->run->internal.ndata = ndata;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005987 return 0;
5988 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005989
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005990 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01005991 vmx->loaded_vmcs->soft_vnmi_blocked)) {
Sean Christophersondb438592020-04-22 19:25:48 -07005992 if (!vmx_interrupt_blocked(vcpu)) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01005993 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5994 } else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
5995 vcpu->arch.nmi_pending) {
5996 /*
5997 * This CPU don't support us in finding the end of an
5998 * NMI-blocked window if the guest runs with IRQs
5999 * disabled. So we pull the trigger after 1 s of
6000 * futile waiting, but inform the user about this.
6001 */
6002 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
6003 "state on VCPU %d after 1 s timeout\n",
6004 __func__, vcpu->vcpu_id);
6005 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
6006 }
6007 }
6008
Wanpeng Li404d5d72020-04-28 14:23:25 +08006009 if (exit_fastpath != EXIT_FASTPATH_NONE)
Wanpeng Li1e9e2622019-11-21 11:17:11 +08006010 return 1;
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006011
Sean Christopherson8e533242020-11-06 17:03:12 +08006012 if (exit_reason.basic >= kvm_vmx_max_exit_handlers)
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006013 goto unexpected_vmexit;
6014#ifdef CONFIG_RETPOLINE
Sean Christopherson8e533242020-11-06 17:03:12 +08006015 if (exit_reason.basic == EXIT_REASON_MSR_WRITE)
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006016 return kvm_emulate_wrmsr(vcpu);
Sean Christopherson8e533242020-11-06 17:03:12 +08006017 else if (exit_reason.basic == EXIT_REASON_PREEMPTION_TIMER)
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006018 return handle_preemption_timer(vcpu);
Sean Christopherson8e533242020-11-06 17:03:12 +08006019 else if (exit_reason.basic == EXIT_REASON_INTERRUPT_WINDOW)
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006020 return handle_interrupt_window(vcpu);
Sean Christopherson8e533242020-11-06 17:03:12 +08006021 else if (exit_reason.basic == EXIT_REASON_EXTERNAL_INTERRUPT)
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006022 return handle_external_interrupt(vcpu);
Sean Christopherson8e533242020-11-06 17:03:12 +08006023 else if (exit_reason.basic == EXIT_REASON_HLT)
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006024 return kvm_emulate_halt(vcpu);
Sean Christopherson8e533242020-11-06 17:03:12 +08006025 else if (exit_reason.basic == EXIT_REASON_EPT_MISCONFIG)
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006026 return handle_ept_misconfig(vcpu);
6027#endif
6028
Sean Christopherson8e533242020-11-06 17:03:12 +08006029 exit_handler_index = array_index_nospec((u16)exit_reason.basic,
6030 kvm_vmx_max_exit_handlers);
6031 if (!kvm_vmx_exit_handlers[exit_handler_index])
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006032 goto unexpected_vmexit;
6033
Sean Christopherson8e533242020-11-06 17:03:12 +08006034 return kvm_vmx_exit_handlers[exit_handler_index](vcpu);
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006035
6036unexpected_vmexit:
Sean Christopherson8e533242020-11-06 17:03:12 +08006037 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
6038 exit_reason.full);
David Edmondson0702a3c2021-03-18 12:08:40 +00006039 dump_vmcs(vcpu);
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006040 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6041 vcpu->run->internal.suberror =
6042 KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
Jim Mattson1aa561b2020-06-03 16:56:21 -07006043 vcpu->run->internal.ndata = 2;
Sean Christopherson8e533242020-11-06 17:03:12 +08006044 vcpu->run->internal.data[0] = exit_reason.full;
Jim Mattson8a14fe42020-06-03 16:56:22 -07006045 vcpu->run->internal.data[1] = vcpu->arch.last_vmentry_cpu;
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006046 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006047}
6048
Chenyi Qiangfe6b6bc2020-11-06 17:03:14 +08006049static int vmx_handle_exit(struct kvm_vcpu *vcpu, fastpath_t exit_fastpath)
6050{
6051 int ret = __vmx_handle_exit(vcpu, exit_fastpath);
6052
6053 /*
6054 * Even when current exit reason is handled by KVM internally, we
6055 * still need to exit to user space when bus lock detected to inform
6056 * that there is a bus lock in guest.
6057 */
6058 if (to_vmx(vcpu)->exit_reason.bus_lock_detected) {
6059 if (ret > 0)
6060 vcpu->run->exit_reason = KVM_EXIT_X86_BUS_LOCK;
6061
6062 vcpu->run->flags |= KVM_RUN_X86_BUS_LOCK;
6063 return 0;
6064 }
6065 return ret;
6066}
6067
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006068/*
6069 * Software based L1D cache flush which is used when microcode providing
6070 * the cache control MSR is not loaded.
6071 *
6072 * The L1D cache is 32 KiB on Nehalem and later microarchitectures, but to
6073 * flush it is required to read in 64 KiB because the replacement algorithm
6074 * is not exactly LRU. This could be sized at runtime via topology
6075 * information but as all relevant affected CPUs have 32KiB L1D cache size
6076 * there is no point in doing so.
6077 */
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006078static noinstr void vmx_l1d_flush(struct kvm_vcpu *vcpu)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006079{
6080 int size = PAGE_SIZE << L1D_CACHE_ORDER;
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006081
6082 /*
Thomas Gleixner2f055942018-07-13 16:23:17 +02006083 * This code is only executed when the the flush mode is 'cond' or
6084 * 'always'
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006085 */
Nicolai Stange427362a2018-07-21 22:25:00 +02006086 if (static_branch_likely(&vmx_l1d_flush_cond)) {
Nicolai Stange45b575c2018-07-27 13:22:16 +02006087 bool flush_l1d;
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02006088
Nicolai Stange379fd0c2018-07-21 22:16:56 +02006089 /*
Nicolai Stange45b575c2018-07-27 13:22:16 +02006090 * Clear the per-vcpu flush bit, it gets set again
6091 * either from vcpu_run() or from one of the unsafe
6092 * VMEXIT handlers.
Nicolai Stange379fd0c2018-07-21 22:16:56 +02006093 */
Nicolai Stange45b575c2018-07-27 13:22:16 +02006094 flush_l1d = vcpu->arch.l1tf_flush_l1d;
Thomas Gleixner4c6523e2018-07-13 16:23:20 +02006095 vcpu->arch.l1tf_flush_l1d = false;
Nicolai Stange45b575c2018-07-27 13:22:16 +02006096
6097 /*
6098 * Clear the per-cpu flush bit, it gets set again from
6099 * the interrupt handlers.
6100 */
6101 flush_l1d |= kvm_get_cpu_l1tf_flush_l1d();
6102 kvm_clear_cpu_l1tf_flush_l1d();
6103
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02006104 if (!flush_l1d)
6105 return;
Nicolai Stange379fd0c2018-07-21 22:16:56 +02006106 }
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006107
6108 vcpu->stat.l1d_flush++;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006109
Paolo Bonzini3fa045b2018-07-02 13:03:48 +02006110 if (static_cpu_has(X86_FEATURE_FLUSH_L1D)) {
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006111 native_wrmsrl(MSR_IA32_FLUSH_CMD, L1D_FLUSH);
Paolo Bonzini3fa045b2018-07-02 13:03:48 +02006112 return;
6113 }
6114
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006115 asm volatile(
6116 /* First ensure the pages are in the TLB */
6117 "xorl %%eax, %%eax\n"
6118 ".Lpopulate_tlb:\n\t"
Nicolai Stange288d1522018-07-18 19:07:38 +02006119 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006120 "addl $4096, %%eax\n\t"
6121 "cmpl %%eax, %[size]\n\t"
6122 "jne .Lpopulate_tlb\n\t"
6123 "xorl %%eax, %%eax\n\t"
6124 "cpuid\n\t"
6125 /* Now fill the cache */
6126 "xorl %%eax, %%eax\n"
6127 ".Lfill_cache:\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02006128 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006129 "addl $64, %%eax\n\t"
6130 "cmpl %%eax, %[size]\n\t"
6131 "jne .Lfill_cache\n\t"
6132 "lfence\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02006133 :: [flush_pages] "r" (vmx_l1d_flush_pages),
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006134 [size] "r" (size)
6135 : "eax", "ebx", "ecx", "edx");
6136}
6137
Jason Baronb6a7cc32021-01-14 22:27:54 -05006138static void vmx_update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006139{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006140 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Liran Alon132f4f72019-11-11 14:30:54 +02006141 int tpr_threshold;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006142
6143 if (is_guest_mode(vcpu) &&
6144 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
6145 return;
6146
Liran Alon132f4f72019-11-11 14:30:54 +02006147 tpr_threshold = (irr == -1 || tpr < irr) ? 0 : irr;
Liran Alon02d496cf2019-11-11 14:30:55 +02006148 if (is_guest_mode(vcpu))
6149 to_vmx(vcpu)->nested.l1_tpr_threshold = tpr_threshold;
6150 else
6151 vmcs_write32(TPR_THRESHOLD, tpr_threshold);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006152}
6153
Sean Christopherson97b7ead2018-12-03 13:53:16 -08006154void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
Yang Zhang8d146952013-01-25 10:18:50 +08006155{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006156 struct vcpu_vmx *vmx = to_vmx(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006157 u32 sec_exec_control;
6158
Jim Mattson8d860bb2018-05-09 16:56:05 -04006159 if (!lapic_in_kernel(vcpu))
6160 return;
6161
Sean Christophersonfd6b6d92018-10-01 14:25:34 -07006162 if (!flexpriority_enabled &&
6163 !cpu_has_vmx_virtualize_x2apic_mode())
6164 return;
6165
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006166 /* Postpone execution until vmcs01 is the current VMCS. */
6167 if (is_guest_mode(vcpu)) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006168 vmx->nested.change_vmcs01_virtual_apic_mode = true;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006169 return;
6170 }
6171
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006172 sec_exec_control = secondary_exec_controls_get(vmx);
Jim Mattson8d860bb2018-05-09 16:56:05 -04006173 sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6174 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
Yang Zhang8d146952013-01-25 10:18:50 +08006175
Jim Mattson8d860bb2018-05-09 16:56:05 -04006176 switch (kvm_get_apic_mode(vcpu)) {
6177 case LAPIC_MODE_INVALID:
6178 WARN_ONCE(true, "Invalid local APIC state");
Gustavo A. R. Silva551912d2021-05-28 15:07:56 -05006179 break;
Jim Mattson8d860bb2018-05-09 16:56:05 -04006180 case LAPIC_MODE_DISABLED:
6181 break;
6182 case LAPIC_MODE_XAPIC:
6183 if (flexpriority_enabled) {
6184 sec_exec_control |=
6185 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Sean Christopherson4de1f9d2020-03-20 14:28:25 -07006186 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
6187
6188 /*
6189 * Flush the TLB, reloading the APIC access page will
6190 * only do so if its physical address has changed, but
6191 * the guest may have inserted a non-APIC mapping into
6192 * the TLB while the APIC access page was disabled.
6193 */
6194 kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
Jim Mattson8d860bb2018-05-09 16:56:05 -04006195 }
6196 break;
6197 case LAPIC_MODE_X2APIC:
6198 if (cpu_has_vmx_virtualize_x2apic_mode())
6199 sec_exec_control |=
6200 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6201 break;
Yang Zhang8d146952013-01-25 10:18:50 +08006202 }
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006203 secondary_exec_controls_set(vmx, sec_exec_control);
Yang Zhang8d146952013-01-25 10:18:50 +08006204
Sean Christopherson84ec8d22021-07-13 09:33:19 -07006205 vmx_update_msr_bitmap_x2apic(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006206}
6207
Sean Christophersona4148b72020-03-20 14:28:24 -07006208static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu)
Tang Chen38b99172014-09-24 15:57:54 +08006209{
Sean Christophersona4148b72020-03-20 14:28:24 -07006210 struct page *page;
6211
Sean Christopherson1196cb92020-03-20 14:28:23 -07006212 /* Defer reload until vmcs01 is the current VMCS. */
6213 if (is_guest_mode(vcpu)) {
6214 to_vmx(vcpu)->nested.reload_vmcs01_apic_access_page = true;
6215 return;
Jim Mattsonfb6c8192017-03-16 13:53:59 -07006216 }
Sean Christopherson1196cb92020-03-20 14:28:23 -07006217
Sean Christopherson4de1f9d2020-03-20 14:28:25 -07006218 if (!(secondary_exec_controls_get(to_vmx(vcpu)) &
6219 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
6220 return;
6221
Sean Christophersona4148b72020-03-20 14:28:24 -07006222 page = gfn_to_page(vcpu->kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
6223 if (is_error_page(page))
6224 return;
6225
6226 vmcs_write64(APIC_ACCESS_ADDR, page_to_phys(page));
Sean Christopherson1196cb92020-03-20 14:28:23 -07006227 vmx_flush_tlb_current(vcpu);
Sean Christophersona4148b72020-03-20 14:28:24 -07006228
6229 /*
6230 * Do not pin apic access page in memory, the MMU notifier
6231 * will call us again if it is migrated or swapped out.
6232 */
6233 put_page(page);
Tang Chen38b99172014-09-24 15:57:54 +08006234}
6235
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006236static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006237{
6238 u16 status;
6239 u8 old;
6240
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006241 if (max_isr == -1)
6242 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006243
6244 status = vmcs_read16(GUEST_INTR_STATUS);
6245 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006246 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08006247 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006248 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006249 vmcs_write16(GUEST_INTR_STATUS, status);
6250 }
6251}
6252
6253static void vmx_set_rvi(int vector)
6254{
6255 u16 status;
6256 u8 old;
6257
Wei Wang4114c272014-11-05 10:53:43 +08006258 if (vector == -1)
6259 vector = 0;
6260
Yang Zhangc7c9c562013-01-25 10:18:51 +08006261 status = vmcs_read16(GUEST_INTR_STATUS);
6262 old = (u8)status & 0xff;
6263 if ((u8)vector != old) {
6264 status &= ~0xff;
6265 status |= (u8)vector;
6266 vmcs_write16(GUEST_INTR_STATUS, status);
6267 }
6268}
6269
6270static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
6271{
Liran Alon851c1a182017-12-24 18:12:56 +02006272 /*
6273 * When running L2, updating RVI is only relevant when
6274 * vmcs12 virtual-interrupt-delivery enabled.
6275 * However, it can be enabled only when L1 also
6276 * intercepts external-interrupts and in that case
6277 * we should not update vmcs02 RVI but instead intercept
6278 * interrupt. Therefore, do nothing when running L2.
6279 */
6280 if (!is_guest_mode(vcpu))
Wanpeng Li963fee12014-07-17 19:03:00 +08006281 vmx_set_rvi(max_irr);
Yang Zhangc7c9c562013-01-25 10:18:51 +08006282}
6283
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006284static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006285{
6286 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006287 int max_irr;
Liran Alonf27a85c2017-12-24 18:12:55 +02006288 bool max_irr_updated;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006289
Sean Christopherson67369272021-07-02 15:04:25 -07006290 if (KVM_BUG_ON(!vcpu->arch.apicv_active, vcpu->kvm))
6291 return -EIO;
6292
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006293 if (pi_test_on(&vmx->pi_desc)) {
6294 pi_clear_on(&vmx->pi_desc);
6295 /*
Liran Alond9ff2742019-11-11 14:25:25 +02006296 * IOMMU can write to PID.ON, so the barrier matters even on UP.
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006297 * But on x86 this is just a compiler barrier anyway.
6298 */
6299 smp_mb__after_atomic();
Liran Alonf27a85c2017-12-24 18:12:55 +02006300 max_irr_updated =
6301 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
6302
6303 /*
6304 * If we are running L2 and L1 has a new pending interrupt
6305 * which can be injected, we should re-evaluate
6306 * what should be done with this new L1 interrupt.
Liran Alon851c1a182017-12-24 18:12:56 +02006307 * If L1 intercepts external-interrupts, we should
6308 * exit from L2 to L1. Otherwise, interrupt should be
6309 * delivered directly to L2.
Liran Alonf27a85c2017-12-24 18:12:55 +02006310 */
Liran Alon851c1a182017-12-24 18:12:56 +02006311 if (is_guest_mode(vcpu) && max_irr_updated) {
6312 if (nested_exit_on_intr(vcpu))
6313 kvm_vcpu_exiting_guest_mode(vcpu);
6314 else
6315 kvm_make_request(KVM_REQ_EVENT, vcpu);
6316 }
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006317 } else {
6318 max_irr = kvm_lapic_find_highest_irr(vcpu);
6319 }
6320 vmx_hwapic_irr_update(vcpu, max_irr);
6321 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006322}
6323
Andrey Smetanin63086302015-11-10 15:36:32 +03006324static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006325{
Andrey Smetanind62caab2015-11-10 15:36:33 +03006326 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08006327 return;
6328
Yang Zhangc7c9c562013-01-25 10:18:51 +08006329 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
6330 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
6331 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
6332 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6333}
6334
Paolo Bonzini967235d2016-12-19 14:03:45 +01006335static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
6336{
6337 struct vcpu_vmx *vmx = to_vmx(vcpu);
6338
6339 pi_clear_on(&vmx->pi_desc);
6340 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
6341}
6342
Sean Christopherson535f7ef2020-09-15 12:15:04 -07006343void vmx_do_interrupt_nmi_irqoff(unsigned long entry);
6344
Lai Jiangshana217a652021-05-04 21:50:14 +02006345static void handle_interrupt_nmi_irqoff(struct kvm_vcpu *vcpu,
6346 unsigned long entry)
Sean Christopherson1a5488e2020-09-15 12:15:05 -07006347{
Sean Christopherson1a5488e2020-09-15 12:15:05 -07006348 kvm_before_interrupt(vcpu);
Lai Jiangshana217a652021-05-04 21:50:14 +02006349 vmx_do_interrupt_nmi_irqoff(entry);
Sean Christopherson1a5488e2020-09-15 12:15:05 -07006350 kvm_after_interrupt(vcpu);
6351}
6352
Sean Christopherson95b5a482019-04-19 22:50:59 -07006353static void handle_exception_nmi_irqoff(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006354{
Lai Jiangshana217a652021-05-04 21:50:14 +02006355 const unsigned long nmi_entry = (unsigned long)asm_exc_nmi_noist;
Sean Christopherson87915852020-04-15 13:34:54 -07006356 u32 intr_info = vmx_get_intr_info(&vmx->vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08006357
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006358 /* if exit due to PF check for async PF */
Sean Christopherson1a5488e2020-09-15 12:15:05 -07006359 if (is_page_fault(intr_info))
Vitaly Kuznetsov68fd66f2020-05-25 16:41:17 +02006360 vmx->vcpu.arch.apf.host_apf_flags = kvm_read_and_reset_apf_flags();
Andi Kleena0861c02009-06-08 17:37:09 +08006361 /* Handle machine checks before interrupts are enabled */
Sean Christopherson1a5488e2020-09-15 12:15:05 -07006362 else if (is_machine_check(intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08006363 kvm_machine_check();
Gleb Natapov20f65982009-05-11 13:35:55 +03006364 /* We need to handle NMIs before interrupts are enabled */
Sean Christopherson1a5488e2020-09-15 12:15:05 -07006365 else if (is_nmi(intr_info))
Lai Jiangshana217a652021-05-04 21:50:14 +02006366 handle_interrupt_nmi_irqoff(&vmx->vcpu, nmi_entry);
Avi Kivity51aa01d2010-07-20 14:31:20 +03006367}
Gleb Natapov20f65982009-05-11 13:35:55 +03006368
Sean Christopherson95b5a482019-04-19 22:50:59 -07006369static void handle_external_interrupt_irqoff(struct kvm_vcpu *vcpu)
Yang Zhanga547c6d2013-04-11 19:25:10 +08006370{
Sean Christopherson87915852020-04-15 13:34:54 -07006371 u32 intr_info = vmx_get_intr_info(vcpu);
Lai Jiangshana217a652021-05-04 21:50:14 +02006372 unsigned int vector = intr_info & INTR_INFO_VECTOR_MASK;
6373 gate_desc *desc = (gate_desc *)host_idt_base + vector;
Yang Zhanga547c6d2013-04-11 19:25:10 +08006374
Sean Christopherson67369272021-07-02 15:04:25 -07006375 if (KVM_BUG(!is_external_intr(intr_info), vcpu->kvm,
Sean Christopherson49def502019-04-19 22:50:56 -07006376 "KVM: unexpected VM-Exit interrupt info: 0x%x", intr_info))
6377 return;
6378
Lai Jiangshana217a652021-05-04 21:50:14 +02006379 handle_interrupt_nmi_irqoff(vcpu, gate_offset(desc));
Yang Zhanga547c6d2013-04-11 19:25:10 +08006380}
Sean Christopherson95b5a482019-04-19 22:50:59 -07006381
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006382static void vmx_handle_exit_irqoff(struct kvm_vcpu *vcpu)
Sean Christopherson95b5a482019-04-19 22:50:59 -07006383{
6384 struct vcpu_vmx *vmx = to_vmx(vcpu);
6385
Maxim Levitsky81b4b56d2021-08-26 12:57:49 +03006386 if (vmx->emulation_required)
6387 return;
6388
Sean Christopherson8e533242020-11-06 17:03:12 +08006389 if (vmx->exit_reason.basic == EXIT_REASON_EXTERNAL_INTERRUPT)
Sean Christopherson95b5a482019-04-19 22:50:59 -07006390 handle_external_interrupt_irqoff(vcpu);
Sean Christopherson8e533242020-11-06 17:03:12 +08006391 else if (vmx->exit_reason.basic == EXIT_REASON_EXCEPTION_NMI)
Sean Christopherson95b5a482019-04-19 22:50:59 -07006392 handle_exception_nmi_irqoff(vmx);
6393}
Yang Zhanga547c6d2013-04-11 19:25:10 +08006394
Tom Lendacky57194552020-12-10 11:10:00 -06006395/*
6396 * The kvm parameter can be NULL (module initialization, or invocation before
6397 * VM creation). Be sure to check the kvm parameter before using it.
6398 */
6399static bool vmx_has_emulated_msr(struct kvm *kvm, u32 index)
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006400{
Tom Lendackybc226f02018-05-10 22:06:39 +02006401 switch (index) {
6402 case MSR_IA32_SMBASE:
6403 /*
6404 * We cannot do SMM unless we can run the guest in big
6405 * real mode.
6406 */
6407 return enable_unrestricted_guest || emulate_invalid_guest_state;
Paolo Bonzini95c5c7c2019-07-02 14:45:24 +02006408 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
6409 return nested;
Tom Lendackybc226f02018-05-10 22:06:39 +02006410 case MSR_AMD64_VIRT_SPEC_CTRL:
6411 /* This is AMD only. */
6412 return false;
6413 default:
6414 return true;
6415 }
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006416}
6417
Avi Kivity51aa01d2010-07-20 14:31:20 +03006418static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6419{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006420 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006421 bool unblock_nmi;
6422 u8 vector;
6423 bool idtv_info_valid;
6424
6425 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006426
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006427 if (enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006428 if (vmx->loaded_vmcs->nmi_known_unmasked)
6429 return;
Sean Christopherson87915852020-04-15 13:34:54 -07006430
6431 exit_intr_info = vmx_get_intr_info(&vmx->vcpu);
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006432 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6433 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6434 /*
6435 * SDM 3: 27.7.1.2 (September 2008)
6436 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6437 * a guest IRET fault.
6438 * SDM 3: 23.2.2 (September 2008)
6439 * Bit 12 is undefined in any of the following cases:
6440 * If the VM exit sets the valid bit in the IDT-vectoring
6441 * information field.
6442 * If the VM exit is due to a double fault.
6443 */
6444 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6445 vector != DF_VECTOR && !idtv_info_valid)
6446 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6447 GUEST_INTR_STATE_NMI);
6448 else
6449 vmx->loaded_vmcs->nmi_known_unmasked =
6450 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6451 & GUEST_INTR_STATE_NMI);
6452 } else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
6453 vmx->loaded_vmcs->vnmi_blocked_time +=
6454 ktime_to_ns(ktime_sub(ktime_get(),
6455 vmx->loaded_vmcs->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006456}
6457
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006458static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03006459 u32 idt_vectoring_info,
6460 int instr_len_field,
6461 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006462{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006463 u8 vector;
6464 int type;
6465 bool idtv_info_valid;
6466
6467 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006468
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006469 vcpu->arch.nmi_injected = false;
6470 kvm_clear_exception_queue(vcpu);
6471 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006472
6473 if (!idtv_info_valid)
6474 return;
6475
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006476 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03006477
Avi Kivity668f6122008-07-02 09:28:55 +03006478 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6479 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006480
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006481 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006482 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006483 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006484 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006485 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006486 * Clear bit "block by NMI" before VM entry if a NMI
6487 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006488 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006489 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006490 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006491 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006492 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05006493 fallthrough;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006494 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006495 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006496 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03006497 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006498 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03006499 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006500 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006501 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006502 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05006503 fallthrough;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006504 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006505 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006506 break;
6507 default:
6508 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006509 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006510}
6511
Avi Kivity83422e12010-07-20 14:43:23 +03006512static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6513{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006514 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03006515 VM_EXIT_INSTRUCTION_LEN,
6516 IDT_VECTORING_ERROR_CODE);
6517}
6518
Avi Kivityb463a6f2010-07-20 15:06:17 +03006519static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6520{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006521 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03006522 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6523 VM_ENTRY_INSTRUCTION_LEN,
6524 VM_ENTRY_EXCEPTION_ERROR_CODE);
6525
6526 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6527}
6528
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006529static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6530{
6531 int i, nr_msrs;
6532 struct perf_guest_switch_msr *msrs;
6533
Sean Christophersonc8e2fe12021-03-09 09:10:19 -08006534 /* Note, nr_msrs may be garbage if perf_guest_get_msrs() returns NULL. */
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006535 msrs = perf_guest_get_msrs(&nr_msrs);
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006536 if (!msrs)
6537 return;
6538
6539 for (i = 0; i < nr_msrs; i++)
6540 if (msrs[i].host == msrs[i].guest)
6541 clear_atomic_switch_msr(vmx, msrs[i].msr);
6542 else
6543 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04006544 msrs[i].host, false);
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006545}
6546
Sean Christophersonf459a702018-08-27 15:21:11 -07006547static void vmx_update_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07006548{
6549 struct vcpu_vmx *vmx = to_vmx(vcpu);
6550 u64 tscl;
6551 u32 delta_tsc;
6552
Sean Christophersond264ee02018-08-27 15:21:12 -07006553 if (vmx->req_immediate_exit) {
Sean Christopherson804939e2019-05-07 12:18:05 -07006554 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, 0);
6555 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6556 } else if (vmx->hv_deadline_tsc != -1) {
Sean Christophersonf459a702018-08-27 15:21:11 -07006557 tscl = rdtsc();
6558 if (vmx->hv_deadline_tsc > tscl)
6559 /* set_hv_timer ensures the delta fits in 32-bits */
6560 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
6561 cpu_preemption_timer_multi);
6562 else
6563 delta_tsc = 0;
6564
Sean Christopherson804939e2019-05-07 12:18:05 -07006565 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
6566 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6567 } else if (!vmx->loaded_vmcs->hv_timer_soft_disabled) {
6568 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, -1);
6569 vmx->loaded_vmcs->hv_timer_soft_disabled = true;
Sean Christophersonf459a702018-08-27 15:21:11 -07006570 }
Yunhong Jiang64672c92016-06-13 14:19:59 -07006571}
6572
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006573void noinstr vmx_update_host_rsp(struct vcpu_vmx *vmx, unsigned long host_rsp)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006574{
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006575 if (unlikely(host_rsp != vmx->loaded_vmcs->host_state.rsp)) {
6576 vmx->loaded_vmcs->host_state.rsp = host_rsp;
6577 vmcs_writel(HOST_RSP, host_rsp);
6578 }
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006579}
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006580
Wanpeng Li404d5d72020-04-28 14:23:25 +08006581static fastpath_t vmx_exit_handlers_fastpath(struct kvm_vcpu *vcpu)
Wanpeng Lidcf068d2020-04-28 14:23:23 +08006582{
Sean Christopherson8e533242020-11-06 17:03:12 +08006583 switch (to_vmx(vcpu)->exit_reason.basic) {
Wanpeng Lidcf068d2020-04-28 14:23:23 +08006584 case EXIT_REASON_MSR_WRITE:
6585 return handle_fastpath_set_msr_irqoff(vcpu);
Wanpeng Li26efe2f2020-05-06 11:44:01 -04006586 case EXIT_REASON_PREEMPTION_TIMER:
6587 return handle_fastpath_preemption_timer(vcpu);
Wanpeng Lidcf068d2020-04-28 14:23:23 +08006588 default:
6589 return EXIT_FASTPATH_NONE;
6590 }
6591}
6592
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006593static noinstr void vmx_vcpu_enter_exit(struct kvm_vcpu *vcpu,
6594 struct vcpu_vmx *vmx)
6595{
Sean Christophersonbc908e02021-05-04 17:27:35 -07006596 kvm_guest_enter_irqoff();
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006597
6598 /* L1D Flush includes CPU buffer clear to mitigate MDS */
6599 if (static_branch_unlikely(&vmx_l1d_should_flush))
6600 vmx_l1d_flush(vcpu);
6601 else if (static_branch_unlikely(&mds_user_clear))
6602 mds_clear_cpu_buffers();
6603
Thomas Gleixner2245d392020-07-08 21:52:00 +02006604 if (vcpu->arch.cr2 != native_read_cr2())
6605 native_write_cr2(vcpu->arch.cr2);
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006606
6607 vmx->fail = __vmx_vcpu_run(vmx, (unsigned long *)&vcpu->arch.regs,
6608 vmx->loaded_vmcs->launched);
6609
Thomas Gleixner2245d392020-07-08 21:52:00 +02006610 vcpu->arch.cr2 = native_read_cr2();
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006611
Sean Christophersonbc908e02021-05-04 17:27:35 -07006612 kvm_guest_exit_irqoff();
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006613}
6614
Wanpeng Li404d5d72020-04-28 14:23:25 +08006615static fastpath_t vmx_vcpu_run(struct kvm_vcpu *vcpu)
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006616{
6617 struct vcpu_vmx *vmx = to_vmx(vcpu);
6618 unsigned long cr3, cr4;
6619
6620 /* Record the guest's net vcpu time for enforced NMI injections. */
6621 if (unlikely(!enable_vnmi &&
6622 vmx->loaded_vmcs->soft_vnmi_blocked))
6623 vmx->loaded_vmcs->entry_time = ktime_get();
6624
Maxim Levitskyc42dec12021-09-13 17:09:52 +03006625 /*
6626 * Don't enter VMX if guest state is invalid, let the exit handler
6627 * start emulation until we arrive back to a valid state. Synthesize a
6628 * consistency check VM-Exit due to invalid guest state and bail.
6629 */
6630 if (unlikely(vmx->emulation_required)) {
Maxim Levitskyc8607e42021-09-13 17:09:53 +03006631
6632 /* We don't emulate invalid state of a nested guest */
6633 vmx->fail = is_guest_mode(vcpu);
6634
Maxim Levitskyc42dec12021-09-13 17:09:52 +03006635 vmx->exit_reason.full = EXIT_REASON_INVALID_STATE;
6636 vmx->exit_reason.failed_vmentry = 1;
6637 kvm_register_mark_available(vcpu, VCPU_EXREG_EXIT_INFO_1);
6638 vmx->exit_qualification = ENTRY_FAIL_DEFAULT;
6639 kvm_register_mark_available(vcpu, VCPU_EXREG_EXIT_INFO_2);
6640 vmx->exit_intr_info = 0;
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006641 return EXIT_FASTPATH_NONE;
Maxim Levitskyc42dec12021-09-13 17:09:52 +03006642 }
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006643
Lorenzo Bresciad95df952020-12-23 14:45:07 +00006644 trace_kvm_entry(vcpu);
6645
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006646 if (vmx->ple_window_dirty) {
6647 vmx->ple_window_dirty = false;
6648 vmcs_write32(PLE_WINDOW, vmx->ple_window);
6649 }
6650
wanpeng lic9dfd3f2020-02-17 18:37:43 +08006651 /*
6652 * We did this in prepare_switch_to_guest, because it needs to
6653 * be within srcu_read_lock.
6654 */
6655 WARN_ON_ONCE(vmx->nested.need_vmcs12_to_shadow_sync);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006656
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006657 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RSP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006658 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006659 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RIP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006660 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6661
6662 cr3 = __get_current_cr3_fast();
6663 if (unlikely(cr3 != vmx->loaded_vmcs->host_state.cr3)) {
6664 vmcs_writel(HOST_CR3, cr3);
6665 vmx->loaded_vmcs->host_state.cr3 = cr3;
6666 }
6667
6668 cr4 = cr4_read_shadow();
6669 if (unlikely(cr4 != vmx->loaded_vmcs->host_state.cr4)) {
6670 vmcs_writel(HOST_CR4, cr4);
6671 vmx->loaded_vmcs->host_state.cr4 = cr4;
6672 }
6673
Paolo Bonzini375e28f2021-08-10 06:07:06 -04006674 /* When KVM_DEBUGREG_WONT_EXIT, dr6 is accessible in guest. */
6675 if (unlikely(vcpu->arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT))
6676 set_debugreg(vcpu->arch.dr6, 6);
6677
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006678 /* When single-stepping over STI and MOV SS, we must clear the
6679 * corresponding interruptibility bits in the guest state. Otherwise
6680 * vmentry fails as it then expects bit 14 (BS) in pending debug
6681 * exceptions being set, but that's not correct for the guest debugging
6682 * case. */
6683 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6684 vmx_set_interrupt_shadow(vcpu, 0);
6685
Aaron Lewis139a12c2019-10-21 16:30:25 -07006686 kvm_load_guest_xsave_state(vcpu);
WANG Chao1811d972019-04-12 15:55:39 +08006687
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006688 pt_guest_enter(vmx);
6689
Vitaly Kuznetsov49097762020-06-19 11:40:46 +02006690 atomic_switch_perf_msrs(vmx);
Like Xu1b5ac3222021-02-01 13:10:34 +08006691 if (intel_pmu_lbr_is_enabled(vcpu))
6692 vmx_passthrough_lbr_msrs(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006693
Sean Christopherson804939e2019-05-07 12:18:05 -07006694 if (enable_preemption_timer)
6695 vmx_update_hv_timer(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006696
Wanpeng Li010fd372020-09-10 17:50:41 +08006697 kvm_wait_lapic_expire(vcpu);
Wanpeng Lib6c4bc62019-05-20 16:18:09 +08006698
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006699 /*
6700 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
6701 * it's non-zero. Since vmentry is serialising on affected CPUs, there
6702 * is no need to worry about the conditional branch over the wrmsr
6703 * being speculatively taken.
6704 */
6705 x86_spec_ctrl_set_guest(vmx->spec_ctrl, 0);
6706
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006707 /* The actual VMENTER/EXIT is in the .noinstr.text section. */
6708 vmx_vcpu_enter_exit(vcpu, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006709
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006710 /*
6711 * We do not use IBRS in the kernel. If this vCPU has used the
6712 * SPEC_CTRL MSR it may have left it on; save the value and
6713 * turn it off. This is much more efficient than blindly adding
6714 * it to the atomic save/restore list. Especially as the former
6715 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
6716 *
6717 * For non-nested case:
6718 * If the L01 MSR bitmap does not intercept the MSR, then we need to
6719 * save it.
6720 *
6721 * For nested case:
6722 * If the L02 MSR bitmap does not intercept the MSR, then we need to
6723 * save it.
6724 */
Paolo Bonzini946fbbc2018-02-22 16:43:18 +01006725 if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
Paolo Bonziniecb586b2018-02-22 16:43:17 +01006726 vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006727
Thomas Gleixnerccbcd262018-05-09 23:01:01 +02006728 x86_spec_ctrl_restore_host(vmx->spec_ctrl, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006729
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01006730 /* All fields are clean at this point */
Vitaly Kuznetsov9ff5e032021-01-26 14:48:11 +01006731 if (static_branch_unlikely(&enable_evmcs)) {
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01006732 current_evmcs->hv_clean_fields |=
6733 HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
6734
Vitaly Kuznetsovf2bc14b2021-01-26 14:48:12 +01006735 current_evmcs->hv_vp_id = kvm_hv_get_vpindex(vcpu);
Vitaly Kuznetsov9ff5e032021-01-26 14:48:11 +01006736 }
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08006737
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006738 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
Wanpeng Li74c55932017-11-29 01:31:20 -08006739 if (vmx->host_debugctlmsr)
6740 update_debugctlmsr(vmx->host_debugctlmsr);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006741
Avi Kivityaa67f602012-08-01 16:48:03 +03006742#ifndef CONFIG_X86_64
6743 /*
6744 * The sysexit path does not restore ds/es, so we must set them to
6745 * a reasonable value ourselves.
6746 *
Sean Christopherson6d6095b2018-07-23 12:32:44 -07006747 * We can't defer this to vmx_prepare_switch_to_host() since that
6748 * function may be executed in interrupt context, which saves and
6749 * restore segments around it, nullifying its effect.
Avi Kivityaa67f602012-08-01 16:48:03 +03006750 */
6751 loadsegment(ds, __USER_DS);
6752 loadsegment(es, __USER_DS);
6753#endif
6754
Sean Christophersone5d03de2020-04-15 13:34:51 -07006755 vmx_register_cache_reset(vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006756
Chao Peng2ef444f2018-10-24 16:05:12 +08006757 pt_guest_exit(vmx);
6758
Aaron Lewis139a12c2019-10-21 16:30:25 -07006759 kvm_load_host_xsave_state(vcpu);
WANG Chao1811d972019-04-12 15:55:39 +08006760
Krish Sadhukhanb93af022021-06-09 14:03:38 -04006761 if (is_guest_mode(vcpu)) {
6762 /*
6763 * Track VMLAUNCH/VMRESUME that have made past guest state
6764 * checking.
6765 */
6766 if (vmx->nested.nested_run_pending &&
6767 !vmx->exit_reason.failed_vmentry)
6768 ++vcpu->stat.nested_run;
6769
6770 vmx->nested.nested_run_pending = 0;
6771 }
6772
Jim Mattsonb060ca32017-09-14 16:31:42 -07006773 vmx->idt_vectoring_info = 0;
6774
Sean Christopherson873e1da2020-04-10 10:47:02 -07006775 if (unlikely(vmx->fail)) {
Sean Christopherson8e533242020-11-06 17:03:12 +08006776 vmx->exit_reason.full = 0xdead;
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006777 return EXIT_FASTPATH_NONE;
Sean Christopherson873e1da2020-04-10 10:47:02 -07006778 }
6779
Sean Christopherson8e533242020-11-06 17:03:12 +08006780 vmx->exit_reason.full = vmcs_read32(VM_EXIT_REASON);
6781 if (unlikely((u16)vmx->exit_reason.basic == EXIT_REASON_MCE_DURING_VMENTRY))
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006782 kvm_machine_check();
6783
Maxim Levitskyf5c59b52021-02-17 16:57:12 +02006784 if (likely(!vmx->exit_reason.failed_vmentry))
6785 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
6786
Sean Christopherson8e533242020-11-06 17:03:12 +08006787 trace_kvm_exit(vmx->exit_reason.full, vcpu, KVM_ISA_VMX);
Wanpeng Lidcf068d2020-04-28 14:23:23 +08006788
Sean Christopherson8e533242020-11-06 17:03:12 +08006789 if (unlikely(vmx->exit_reason.failed_vmentry))
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006790 return EXIT_FASTPATH_NONE;
6791
Jim Mattsonb060ca32017-09-14 16:31:42 -07006792 vmx->loaded_vmcs->launched = 1;
Gleb Natapove0b890d2013-09-25 12:51:33 +03006793
Avi Kivity51aa01d2010-07-20 14:31:20 +03006794 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006795 vmx_complete_interrupts(vmx);
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006796
Wanpeng Lidcf068d2020-04-28 14:23:23 +08006797 if (is_guest_mode(vcpu))
6798 return EXIT_FASTPATH_NONE;
6799
Paolo Bonzinid89d04a2021-02-02 10:44:23 -05006800 return vmx_exit_handlers_fastpath(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006801}
6802
Avi Kivity6aa8b732006-12-10 02:21:36 -08006803static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6804{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006805 struct vcpu_vmx *vmx = to_vmx(vcpu);
6806
Kai Huang843e4332015-01-28 10:54:28 +08006807 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08006808 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08006809 free_vpid(vmx->vpid);
Sean Christopherson55d23752018-12-03 13:53:18 -08006810 nested_vmx_free_vcpu(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006811 free_loaded_vmcs(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006812}
6813
Sean Christopherson987b2592019-12-18 13:54:55 -08006814static int vmx_create_vcpu(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006815{
Sean Christopherson8ea8b8d2021-05-04 10:17:29 -07006816 struct vmx_uret_msr *tsx_ctrl;
Ben Gardon41836832019-02-11 11:02:52 -08006817 struct vcpu_vmx *vmx;
Sean Christopherson34109c02019-12-18 13:54:50 -08006818 int i, cpu, err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006819
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006820 BUILD_BUG_ON(offsetof(struct vcpu_vmx, vcpu) != 0);
6821 vmx = to_vmx(vcpu);
Ingo Molnar965b58a2007-01-05 16:36:23 -08006822
Peter Feiner4e595162016-07-07 14:49:58 -07006823 err = -ENOMEM;
6824
Sean Christopherson034d8e22019-12-18 13:54:49 -08006825 vmx->vpid = allocate_vpid();
6826
Peter Feiner4e595162016-07-07 14:49:58 -07006827 /*
6828 * If PML is turned on, failure on enabling PML just results in failure
6829 * of creating the vcpu, therefore we can simplify PML logic (by
6830 * avoiding dealing with cases, such as enabling PML partially on vcpus
Miaohe Lin67b0ae42019-12-11 14:26:22 +08006831 * for the guest), etc.
Peter Feiner4e595162016-07-07 14:49:58 -07006832 */
6833 if (enable_pml) {
Ben Gardon41836832019-02-11 11:02:52 -08006834 vmx->pml_pg = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
Peter Feiner4e595162016-07-07 14:49:58 -07006835 if (!vmx->pml_pg)
Sean Christopherson987b2592019-12-18 13:54:55 -08006836 goto free_vpid;
Peter Feiner4e595162016-07-07 14:49:58 -07006837 }
6838
Sean Christophersone5fda4b2021-05-04 10:17:32 -07006839 for (i = 0; i < kvm_nr_uret_msrs; ++i) {
Sean Christophersonb6194b92021-05-04 10:17:27 -07006840 vmx->guest_uret_msrs[i].data = 0;
Sean Christopherson8ea8b8d2021-05-04 10:17:29 -07006841 vmx->guest_uret_msrs[i].mask = -1ull;
6842 }
Sean Christopherson5e17c622021-05-04 10:17:30 -07006843 if (boot_cpu_has(X86_FEATURE_RTM)) {
Sean Christopherson8ea8b8d2021-05-04 10:17:29 -07006844 /*
6845 * TSX_CTRL_CPUID_CLEAR is handled in the CPUID interception.
6846 * Keep the host value unchanged to avoid changing CPUID bits
6847 * under the host kernel's feet.
Sean Christopherson8ea8b8d2021-05-04 10:17:29 -07006848 */
Sean Christopherson5e17c622021-05-04 10:17:30 -07006849 tsx_ctrl = vmx_find_uret_msr(vmx, MSR_IA32_TSX_CTRL);
6850 if (tsx_ctrl)
Sean Christopherson8ea8b8d2021-05-04 10:17:29 -07006851 vmx->guest_uret_msrs[i].mask = ~(u64)TSX_CTRL_CPUID_CLEAR;
Xiaoyao Li4be53412019-10-20 17:11:00 +08006852 }
6853
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006854 err = alloc_loaded_vmcs(&vmx->vmcs01);
6855 if (err < 0)
Jim Mattson7d737102019-12-03 16:24:42 -08006856 goto free_pml;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006857
Alexander Graf3eb90012020-09-25 16:34:20 +02006858 /* The MSR bitmap starts with all ones */
6859 bitmap_fill(vmx->shadow_msr_intercept.read, MAX_POSSIBLE_PASSTHROUGH_MSRS);
6860 bitmap_fill(vmx->shadow_msr_intercept.write, MAX_POSSIBLE_PASSTHROUGH_MSRS);
6861
Aaron Lewis476c9bd2020-09-25 16:34:18 +02006862 vmx_disable_intercept_for_msr(vcpu, MSR_IA32_TSC, MSR_TYPE_R);
Sean Christophersondbdd0962021-04-21 19:38:31 -07006863#ifdef CONFIG_X86_64
Aaron Lewis476c9bd2020-09-25 16:34:18 +02006864 vmx_disable_intercept_for_msr(vcpu, MSR_FS_BASE, MSR_TYPE_RW);
6865 vmx_disable_intercept_for_msr(vcpu, MSR_GS_BASE, MSR_TYPE_RW);
6866 vmx_disable_intercept_for_msr(vcpu, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
Sean Christophersondbdd0962021-04-21 19:38:31 -07006867#endif
Aaron Lewis476c9bd2020-09-25 16:34:18 +02006868 vmx_disable_intercept_for_msr(vcpu, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
6869 vmx_disable_intercept_for_msr(vcpu, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
6870 vmx_disable_intercept_for_msr(vcpu, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
Sean Christopherson987b2592019-12-18 13:54:55 -08006871 if (kvm_cstate_in_guest(vcpu->kvm)) {
Aaron Lewis476c9bd2020-09-25 16:34:18 +02006872 vmx_disable_intercept_for_msr(vcpu, MSR_CORE_C1_RES, MSR_TYPE_R);
6873 vmx_disable_intercept_for_msr(vcpu, MSR_CORE_C3_RESIDENCY, MSR_TYPE_R);
6874 vmx_disable_intercept_for_msr(vcpu, MSR_CORE_C6_RESIDENCY, MSR_TYPE_R);
6875 vmx_disable_intercept_for_msr(vcpu, MSR_CORE_C7_RESIDENCY, MSR_TYPE_R);
Wanpeng Lib5170062019-05-21 14:06:53 +08006876 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006877
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006878 vmx->loaded_vmcs = &vmx->vmcs01;
Avi Kivity15ad7142007-07-11 18:17:21 +03006879 cpu = get_cpu();
Sean Christopherson34109c02019-12-18 13:54:50 -08006880 vmx_vcpu_load(vcpu, cpu);
6881 vcpu->cpu = cpu;
Xiaoyao Li1b842922019-10-20 17:11:01 +08006882 init_vmcs(vmx);
Sean Christopherson34109c02019-12-18 13:54:50 -08006883 vmx_vcpu_put(vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03006884 put_cpu();
Sean Christopherson34109c02019-12-18 13:54:50 -08006885 if (cpu_need_virtualize_apic_accesses(vcpu)) {
Sean Christopherson987b2592019-12-18 13:54:55 -08006886 err = alloc_apic_access_page(vcpu->kvm);
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006887 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006888 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02006889 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006890
Sean Christophersone90008d2018-03-05 12:04:37 -08006891 if (enable_ept && !enable_unrestricted_guest) {
Sean Christopherson987b2592019-12-18 13:54:55 -08006892 err = init_rmode_identity_map(vcpu->kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08006893 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02006894 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006895 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006896
Roman Kagan63aff652018-07-19 21:59:07 +03006897 if (nested)
Chenyi Qiangb9757a42020-08-28 16:56:22 +08006898 memcpy(&vmx->nested.msrs, &vmcs_config.nested, sizeof(vmx->nested.msrs));
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006899 else
6900 memset(&vmx->nested.msrs, 0, sizeof(vmx->nested.msrs));
Wincy Vanb9c237b2015-02-03 23:56:30 +08006901
Sean Christopherson8f102442021-04-12 16:21:40 +12006902 vcpu_setup_sgx_lepubkeyhash(vcpu);
6903
Wincy Van705699a2015-02-03 23:58:17 +08006904 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006905 vmx->nested.current_vmptr = -1ull;
Vitaly Kuznetsov1e9dfbd2021-05-26 15:20:16 +02006906 vmx->nested.hv_evmcs_vmptr = EVMPTR_INVALID;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006907
Paolo Bonzinibab0c312020-02-11 18:40:58 +01006908 vcpu->arch.microcode_version = 0x100000000ULL;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08006909 vmx->msr_ia32_feature_control_valid_bits = FEAT_CTL_LOCKED;
Haozhong Zhang37e4c992016-06-22 14:59:55 +08006910
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02006911 /*
6912 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
6913 * or POSTED_INTR_WAKEUP_VECTOR.
6914 */
6915 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
6916 vmx->pi_desc.sn = 1;
6917
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006918 return 0;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006919
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006920free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08006921 free_loaded_vmcs(vmx->loaded_vmcs);
Peter Feiner4e595162016-07-07 14:49:58 -07006922free_pml:
6923 vmx_destroy_pml_buffer(vmx);
Sean Christopherson987b2592019-12-18 13:54:55 -08006924free_vpid:
Wanpeng Li991e7a02015-09-16 17:30:05 +08006925 free_vpid(vmx->vpid);
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006926 return err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006927}
6928
Thomas Gleixner65fd4cb2019-02-19 11:10:49 +01006929#define L1TF_MSG_SMT "L1TF CPU bug present and SMT on, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
6930#define L1TF_MSG_L1D "L1TF CPU bug present and virtualization mitigation disabled, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006931
Wanpeng Lib31c1142018-03-12 04:53:04 -07006932static int vmx_vm_init(struct kvm *kvm)
6933{
6934 if (!ple_gap)
6935 kvm->arch.pause_in_guest = true;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006936
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006937 if (boot_cpu_has(X86_BUG_L1TF) && enable_ept) {
6938 switch (l1tf_mitigation) {
6939 case L1TF_MITIGATION_OFF:
6940 case L1TF_MITIGATION_FLUSH_NOWARN:
6941 /* 'I explicitly don't care' is set */
6942 break;
6943 case L1TF_MITIGATION_FLUSH:
6944 case L1TF_MITIGATION_FLUSH_NOSMT:
6945 case L1TF_MITIGATION_FULL:
6946 /*
6947 * Warn upon starting the first VM in a potentially
6948 * insecure environment.
6949 */
Josh Poimboeufb2849092019-01-30 07:13:58 -06006950 if (sched_smt_active())
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006951 pr_warn_once(L1TF_MSG_SMT);
6952 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_NEVER)
6953 pr_warn_once(L1TF_MSG_L1D);
6954 break;
6955 case L1TF_MITIGATION_FULL_FORCE:
6956 /* Flush is enforced */
6957 break;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006958 }
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006959 }
Wanpeng Lib31c1142018-03-12 04:53:04 -07006960 return 0;
6961}
6962
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006963static int __init vmx_check_processor_compat(void)
Yang, Sheng002c7f72007-07-31 14:23:01 +03006964{
6965 struct vmcs_config vmcs_conf;
Sean Christopherson7caaa712018-12-03 13:53:01 -08006966 struct vmx_capability vmx_cap;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006967
Sean Christophersonff10e222019-12-20 20:45:10 -08006968 if (!this_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
6969 !this_cpu_has(X86_FEATURE_VMX)) {
6970 pr_err("kvm: VMX is disabled on CPU %d\n", smp_processor_id());
6971 return -EIO;
6972 }
6973
Sean Christopherson7caaa712018-12-03 13:53:01 -08006974 if (setup_vmcs_config(&vmcs_conf, &vmx_cap) < 0)
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006975 return -EIO;
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006976 if (nested)
Vitaly Kuznetsova4443262020-02-20 18:22:04 +01006977 nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, vmx_cap.ept);
Yang, Sheng002c7f72007-07-31 14:23:01 +03006978 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
6979 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
6980 smp_processor_id());
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006981 return -EIO;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006982 }
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006983 return 0;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006984}
6985
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006986static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08006987{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006988 u8 cache;
6989 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006990
Chia-I Wu222f06e2020-02-13 13:30:34 -08006991 /* We wanted to honor guest CD/MTRR/PAT, but doing so could result in
6992 * memory aliases with conflicting memory types and sometimes MCEs.
6993 * We have to be careful as to what are honored and when.
6994 *
6995 * For MMIO, guest CD/MTRR are ignored. The EPT memory type is set to
6996 * UC. The effective memory type is UC or WC depending on guest PAT.
6997 * This was historically the source of MCEs and we want to be
6998 * conservative.
6999 *
7000 * When there is no need to deal with noncoherent DMA (e.g., no VT-d
7001 * or VT-d has snoop control), guest CD/MTRR/PAT are all ignored. The
7002 * EPT memory type is set to WB. The effective memory type is forced
7003 * WB.
7004 *
7005 * Otherwise, we trust guest. Guest CD/MTRR/PAT are all honored. The
7006 * EPT memory type is used to emulate guest CD/MTRR.
Sheng Yang522c68c2009-04-27 20:35:43 +08007007 */
Chia-I Wu222f06e2020-02-13 13:30:34 -08007008
Paolo Bonzini606decd2015-10-01 13:12:47 +02007009 if (is_mmio) {
7010 cache = MTRR_TYPE_UNCACHABLE;
7011 goto exit;
7012 }
7013
7014 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08007015 ipat = VMX_EPT_IPAT_BIT;
7016 cache = MTRR_TYPE_WRBACK;
7017 goto exit;
7018 }
7019
7020 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
7021 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02007022 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08007023 cache = MTRR_TYPE_WRBACK;
7024 else
7025 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08007026 goto exit;
7027 }
7028
Xiao Guangrongff536042015-06-15 16:55:22 +08007029 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08007030
7031exit:
7032 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08007033}
7034
Sean Christophersonb6247682021-08-10 10:19:51 -07007035static void vmcs_set_secondary_exec_control(struct vcpu_vmx *vmx, u32 new_ctl)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08007036{
7037 /*
7038 * These bits in the secondary execution controls field
7039 * are dynamic, the others are mostly based on the hypervisor
7040 * architecture and the guest's CPUID. Do not touch the
7041 * dynamic bits.
7042 */
7043 u32 mask =
7044 SECONDARY_EXEC_SHADOW_VMCS |
7045 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Paolo Bonzini0367f202016-07-12 10:44:55 +02007046 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
7047 SECONDARY_EXEC_DESC;
Xiao Guangrongfeda8052015-09-09 14:05:55 +08007048
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007049 u32 cur_ctl = secondary_exec_controls_get(vmx);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08007050
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007051 secondary_exec_controls_set(vmx, (new_ctl & ~mask) | (cur_ctl & mask));
Xiao Guangrongfeda8052015-09-09 14:05:55 +08007052}
7053
David Matlack8322ebb2016-11-29 18:14:09 -08007054/*
7055 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
7056 * (indicating "allowed-1") if they are supported in the guest's CPUID.
7057 */
7058static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
7059{
7060 struct vcpu_vmx *vmx = to_vmx(vcpu);
7061 struct kvm_cpuid_entry2 *entry;
7062
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01007063 vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
7064 vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
David Matlack8322ebb2016-11-29 18:14:09 -08007065
7066#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
7067 if (entry && (entry->_reg & (_cpuid_mask))) \
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01007068 vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask); \
David Matlack8322ebb2016-11-29 18:14:09 -08007069} while (0)
7070
7071 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
Sean Christopherson87382002019-12-17 13:32:42 -08007072 cr4_fixed1_update(X86_CR4_VME, edx, feature_bit(VME));
7073 cr4_fixed1_update(X86_CR4_PVI, edx, feature_bit(VME));
7074 cr4_fixed1_update(X86_CR4_TSD, edx, feature_bit(TSC));
7075 cr4_fixed1_update(X86_CR4_DE, edx, feature_bit(DE));
7076 cr4_fixed1_update(X86_CR4_PSE, edx, feature_bit(PSE));
7077 cr4_fixed1_update(X86_CR4_PAE, edx, feature_bit(PAE));
7078 cr4_fixed1_update(X86_CR4_MCE, edx, feature_bit(MCE));
7079 cr4_fixed1_update(X86_CR4_PGE, edx, feature_bit(PGE));
7080 cr4_fixed1_update(X86_CR4_OSFXSR, edx, feature_bit(FXSR));
7081 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, feature_bit(XMM));
7082 cr4_fixed1_update(X86_CR4_VMXE, ecx, feature_bit(VMX));
7083 cr4_fixed1_update(X86_CR4_SMXE, ecx, feature_bit(SMX));
7084 cr4_fixed1_update(X86_CR4_PCIDE, ecx, feature_bit(PCID));
7085 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, feature_bit(XSAVE));
David Matlack8322ebb2016-11-29 18:14:09 -08007086
7087 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
Sean Christopherson87382002019-12-17 13:32:42 -08007088 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, feature_bit(FSGSBASE));
7089 cr4_fixed1_update(X86_CR4_SMEP, ebx, feature_bit(SMEP));
7090 cr4_fixed1_update(X86_CR4_SMAP, ebx, feature_bit(SMAP));
7091 cr4_fixed1_update(X86_CR4_PKE, ecx, feature_bit(PKU));
7092 cr4_fixed1_update(X86_CR4_UMIP, ecx, feature_bit(UMIP));
7093 cr4_fixed1_update(X86_CR4_LA57, ecx, feature_bit(LA57));
David Matlack8322ebb2016-11-29 18:14:09 -08007094
7095#undef cr4_fixed1_update
7096}
7097
Liran Alon5f76f6f2018-09-14 03:25:52 +03007098static void nested_vmx_entry_exit_ctls_update(struct kvm_vcpu *vcpu)
7099{
7100 struct vcpu_vmx *vmx = to_vmx(vcpu);
7101
7102 if (kvm_mpx_supported()) {
7103 bool mpx_enabled = guest_cpuid_has(vcpu, X86_FEATURE_MPX);
7104
7105 if (mpx_enabled) {
7106 vmx->nested.msrs.entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
7107 vmx->nested.msrs.exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
7108 } else {
7109 vmx->nested.msrs.entry_ctls_high &= ~VM_ENTRY_LOAD_BNDCFGS;
7110 vmx->nested.msrs.exit_ctls_high &= ~VM_EXIT_CLEAR_BNDCFGS;
7111 }
7112 }
7113}
7114
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007115static void update_intel_pt_cfg(struct kvm_vcpu *vcpu)
7116{
7117 struct vcpu_vmx *vmx = to_vmx(vcpu);
7118 struct kvm_cpuid_entry2 *best = NULL;
7119 int i;
7120
7121 for (i = 0; i < PT_CPUID_LEAVES; i++) {
7122 best = kvm_find_cpuid_entry(vcpu, 0x14, i);
7123 if (!best)
7124 return;
7125 vmx->pt_desc.caps[CPUID_EAX + i*PT_CPUID_REGS_NUM] = best->eax;
7126 vmx->pt_desc.caps[CPUID_EBX + i*PT_CPUID_REGS_NUM] = best->ebx;
7127 vmx->pt_desc.caps[CPUID_ECX + i*PT_CPUID_REGS_NUM] = best->ecx;
7128 vmx->pt_desc.caps[CPUID_EDX + i*PT_CPUID_REGS_NUM] = best->edx;
7129 }
7130
7131 /* Get the number of configurable Address Ranges for filtering */
7132 vmx->pt_desc.addr_range = intel_pt_validate_cap(vmx->pt_desc.caps,
7133 PT_CAP_num_address_ranges);
7134
7135 /* Initialize and clear the no dependency bits */
7136 vmx->pt_desc.ctl_bitmask = ~(RTIT_CTL_TRACEEN | RTIT_CTL_OS |
7137 RTIT_CTL_USR | RTIT_CTL_TSC_EN | RTIT_CTL_DISRETC);
7138
7139 /*
7140 * If CPUID.(EAX=14H,ECX=0):EBX[0]=1 CR3Filter can be set otherwise
7141 * will inject an #GP
7142 */
7143 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_cr3_filtering))
7144 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_CR3EN;
7145
7146 /*
7147 * If CPUID.(EAX=14H,ECX=0):EBX[1]=1 CYCEn, CycThresh and
7148 * PSBFreq can be set
7149 */
7150 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc))
7151 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_CYCLEACC |
7152 RTIT_CTL_CYC_THRESH | RTIT_CTL_PSB_FREQ);
7153
7154 /*
7155 * If CPUID.(EAX=14H,ECX=0):EBX[3]=1 MTCEn BranchEn and
7156 * MTCFreq can be set
7157 */
7158 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc))
7159 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_MTC_EN |
7160 RTIT_CTL_BRANCH_EN | RTIT_CTL_MTC_RANGE);
7161
7162 /* If CPUID.(EAX=14H,ECX=0):EBX[4]=1 FUPonPTW and PTWEn can be set */
7163 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_ptwrite))
7164 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_FUP_ON_PTW |
7165 RTIT_CTL_PTW_EN);
7166
7167 /* If CPUID.(EAX=14H,ECX=0):EBX[5]=1 PwrEvEn can be set */
7168 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_power_event_trace))
7169 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_PWR_EVT_EN;
7170
7171 /* If CPUID.(EAX=14H,ECX=0):ECX[0]=1 ToPA can be set */
7172 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_topa_output))
7173 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_TOPA;
7174
Ingo Molnard9f6e122021-03-18 15:28:01 +01007175 /* If CPUID.(EAX=14H,ECX=0):ECX[3]=1 FabricEn can be set */
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007176 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_output_subsys))
7177 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_FABRIC_EN;
7178
7179 /* unmask address range configure area */
7180 for (i = 0; i < vmx->pt_desc.addr_range; i++)
Gustavo A. R. Silvad14eff12018-12-26 14:40:59 -06007181 vmx->pt_desc.ctl_bitmask &= ~(0xfULL << (32 + i * 4));
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007182}
7183
Xiaoyao Li7c1b7612020-07-09 12:34:25 +08007184static void vmx_vcpu_after_set_cpuid(struct kvm_vcpu *vcpu)
Sheng Yang0e851882009-12-18 16:48:46 +08007185{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007186 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007187
Aaron Lewis72041602019-10-21 16:30:20 -07007188 /* xsaves_enabled is recomputed in vmx_compute_secondary_exec_control(). */
7189 vcpu->arch.xsaves_enabled = false;
7190
Sean Christopherson432979b2021-07-13 09:33:12 -07007191 vmx_setup_uret_msrs(vmx);
7192
Sean Christophersonb6247682021-08-10 10:19:51 -07007193 if (cpu_has_secondary_exec_ctrls())
7194 vmcs_set_secondary_exec_control(vmx,
7195 vmx_secondary_exec_control(vmx));
Mao, Junjiead756a12012-07-02 01:18:48 +00007196
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007197 if (nested_vmx_allowed(vcpu))
7198 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007199 FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
7200 FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX;
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007201 else
7202 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007203 ~(FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
7204 FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX);
David Matlack8322ebb2016-11-29 18:14:09 -08007205
Liran Alon5f76f6f2018-09-14 03:25:52 +03007206 if (nested_vmx_allowed(vcpu)) {
David Matlack8322ebb2016-11-29 18:14:09 -08007207 nested_vmx_cr_fixed1_bits_update(vcpu);
Liran Alon5f76f6f2018-09-14 03:25:52 +03007208 nested_vmx_entry_exit_ctls_update(vcpu);
7209 }
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007210
7211 if (boot_cpu_has(X86_FEATURE_INTEL_PT) &&
7212 guest_cpuid_has(vcpu, X86_FEATURE_INTEL_PT))
7213 update_intel_pt_cfg(vcpu);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05007214
7215 if (boot_cpu_has(X86_FEATURE_RTM)) {
Sean Christophersoneb3db1b2020-09-23 11:03:58 -07007216 struct vmx_uret_msr *msr;
Sean Christophersond85a8032020-09-23 11:04:06 -07007217 msr = vmx_find_uret_msr(vmx, MSR_IA32_TSX_CTRL);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05007218 if (msr) {
7219 bool enabled = guest_cpuid_has(vcpu, X86_FEATURE_RTM);
Sean Christopherson7bf662b2020-09-23 11:04:07 -07007220 vmx_set_guest_uret_msr(vmx, msr, enabled ? 0 : TSX_CTRL_RTM_DISABLE);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05007221 }
7222 }
Sean Christophersona6337a32020-09-29 21:16:57 -07007223
Sean Christopherson2ed41aa2020-09-29 21:16:58 -07007224 set_cr4_guest_host_mask(vmx);
7225
Sean Christopherson72add912021-04-12 16:21:42 +12007226 vmx_write_encls_bitmap(vcpu, NULL);
7227 if (guest_cpuid_has(vcpu, X86_FEATURE_SGX))
7228 vmx->msr_ia32_feature_control_valid_bits |= FEAT_CTL_SGX_ENABLED;
7229 else
7230 vmx->msr_ia32_feature_control_valid_bits &= ~FEAT_CTL_SGX_ENABLED;
7231
7232 if (guest_cpuid_has(vcpu, X86_FEATURE_SGX_LC))
7233 vmx->msr_ia32_feature_control_valid_bits |=
7234 FEAT_CTL_SGX_LC_ENABLED;
7235 else
7236 vmx->msr_ia32_feature_control_valid_bits &=
7237 ~FEAT_CTL_SGX_LC_ENABLED;
7238
Sean Christophersona6337a32020-09-29 21:16:57 -07007239 /* Refresh #PF interception to account for MAXPHYADDR changes. */
Jason Baronb6a7cc32021-01-14 22:27:54 -05007240 vmx_update_exception_bitmap(vcpu);
Sheng Yang0e851882009-12-18 16:48:46 +08007241}
7242
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007243static __init void vmx_set_cpu_caps(void)
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007244{
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007245 kvm_set_cpu_caps();
7246
7247 /* CPUID 0x1 */
7248 if (nested)
7249 kvm_cpu_cap_set(X86_FEATURE_VMX);
7250
7251 /* CPUID 0x7 */
Sean Christopherson8721f5b2020-03-02 15:56:45 -08007252 if (kvm_mpx_supported())
7253 kvm_cpu_cap_check_and_set(X86_FEATURE_MPX);
Sean Christophersone4203332021-02-11 16:34:10 -08007254 if (!cpu_has_vmx_invpcid())
7255 kvm_cpu_cap_clear(X86_FEATURE_INVPCID);
Sean Christopherson8721f5b2020-03-02 15:56:45 -08007256 if (vmx_pt_mode_is_host_guest())
7257 kvm_cpu_cap_check_and_set(X86_FEATURE_INTEL_PT);
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007258
Sean Christopherson72add912021-04-12 16:21:42 +12007259 if (!enable_sgx) {
7260 kvm_cpu_cap_clear(X86_FEATURE_SGX);
7261 kvm_cpu_cap_clear(X86_FEATURE_SGX_LC);
7262 kvm_cpu_cap_clear(X86_FEATURE_SGX1);
7263 kvm_cpu_cap_clear(X86_FEATURE_SGX2);
7264 }
7265
Sean Christopherson90d2f602020-03-02 15:56:47 -08007266 if (vmx_umip_emulated())
7267 kvm_cpu_cap_set(X86_FEATURE_UMIP);
7268
Sean Christophersonb3d895d52020-03-02 15:56:44 -08007269 /* CPUID 0xD.1 */
Paolo Bonzini408e9a32020-03-05 16:11:56 +01007270 supported_xss = 0;
Sean Christophersonbecdad82020-09-23 09:50:45 -07007271 if (!cpu_has_vmx_xsaves())
Sean Christophersonb3d895d52020-03-02 15:56:44 -08007272 kvm_cpu_cap_clear(X86_FEATURE_XSAVES);
7273
Sean Christopherson8aec21c2021-05-04 10:17:20 -07007274 /* CPUID 0x80000001 and 0x7 (RDPID) */
7275 if (!cpu_has_vmx_rdtscp()) {
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007276 kvm_cpu_cap_clear(X86_FEATURE_RDTSCP);
Sean Christopherson8aec21c2021-05-04 10:17:20 -07007277 kvm_cpu_cap_clear(X86_FEATURE_RDPID);
7278 }
Maxim Levitsky0abcc8f2020-05-23 19:14:54 +03007279
Sean Christophersonbecdad82020-09-23 09:50:45 -07007280 if (cpu_has_vmx_waitpkg())
Maxim Levitsky0abcc8f2020-05-23 19:14:54 +03007281 kvm_cpu_cap_check_and_set(X86_FEATURE_WAITPKG);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007282}
7283
Sean Christophersond264ee02018-08-27 15:21:12 -07007284static void vmx_request_immediate_exit(struct kvm_vcpu *vcpu)
7285{
7286 to_vmx(vcpu)->req_immediate_exit = true;
7287}
7288
Oliver Upton35a57132020-02-04 15:26:31 -08007289static int vmx_check_intercept_io(struct kvm_vcpu *vcpu,
7290 struct x86_instruction_info *info)
7291{
7292 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7293 unsigned short port;
7294 bool intercept;
7295 int size;
7296
7297 if (info->intercept == x86_intercept_in ||
7298 info->intercept == x86_intercept_ins) {
7299 port = info->src_val;
7300 size = info->dst_bytes;
7301 } else {
7302 port = info->dst_val;
7303 size = info->src_bytes;
7304 }
7305
7306 /*
7307 * If the 'use IO bitmaps' VM-execution control is 0, IO instruction
7308 * VM-exits depend on the 'unconditional IO exiting' VM-execution
7309 * control.
7310 *
7311 * Otherwise, IO instruction VM-exits are controlled by the IO bitmaps.
7312 */
7313 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
7314 intercept = nested_cpu_has(vmcs12,
7315 CPU_BASED_UNCOND_IO_EXITING);
7316 else
7317 intercept = nested_vmx_check_io_bitmaps(vcpu, port, size);
7318
Oliver Upton86f7e902020-02-29 11:30:14 -08007319 /* FIXME: produce nested vmexit and return X86EMUL_INTERCEPTED. */
Oliver Upton35a57132020-02-04 15:26:31 -08007320 return intercept ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE;
7321}
7322
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007323static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7324 struct x86_instruction_info *info,
Sean Christopherson21f1b8f2020-02-18 15:29:42 -08007325 enum x86_intercept_stage stage,
7326 struct x86_exception *exception)
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007327{
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007328 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007329
Oliver Upton35a57132020-02-04 15:26:31 -08007330 switch (info->intercept) {
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007331 /*
7332 * RDPID causes #UD if disabled through secondary execution controls.
7333 * Because it is marked as EmulateOnUD, we need to intercept it here.
Sean Christopherson2183de42021-05-04 10:17:23 -07007334 * Note, RDPID is hidden behind ENABLE_RDTSCP.
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007335 */
Sean Christopherson2183de42021-05-04 10:17:23 -07007336 case x86_intercept_rdpid:
Sean Christopherson7f3603b2020-09-23 09:50:47 -07007337 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_RDTSCP)) {
Sean Christopherson21f1b8f2020-02-18 15:29:42 -08007338 exception->vector = UD_VECTOR;
7339 exception->error_code_valid = false;
Oliver Upton35a57132020-02-04 15:26:31 -08007340 return X86EMUL_PROPAGATE_FAULT;
7341 }
7342 break;
7343
7344 case x86_intercept_in:
7345 case x86_intercept_ins:
7346 case x86_intercept_out:
7347 case x86_intercept_outs:
7348 return vmx_check_intercept_io(vcpu, info);
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007349
Oliver Upton86f7e902020-02-29 11:30:14 -08007350 case x86_intercept_lgdt:
7351 case x86_intercept_lidt:
7352 case x86_intercept_lldt:
7353 case x86_intercept_ltr:
7354 case x86_intercept_sgdt:
7355 case x86_intercept_sidt:
7356 case x86_intercept_sldt:
7357 case x86_intercept_str:
7358 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC))
7359 return X86EMUL_CONTINUE;
7360
7361 /* FIXME: produce nested vmexit and return X86EMUL_INTERCEPTED. */
7362 break;
7363
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007364 /* TODO: check more intercepts... */
Oliver Upton35a57132020-02-04 15:26:31 -08007365 default:
7366 break;
7367 }
7368
Paolo Bonzini07721fe2020-02-04 15:26:29 -08007369 return X86EMUL_UNHANDLEABLE;
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007370}
7371
Yunhong Jiang64672c92016-06-13 14:19:59 -07007372#ifdef CONFIG_X86_64
7373/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
7374static inline int u64_shl_div_u64(u64 a, unsigned int shift,
7375 u64 divisor, u64 *result)
7376{
7377 u64 low = a << shift, high = a >> (64 - shift);
7378
7379 /* To avoid the overflow on divq */
7380 if (high >= divisor)
7381 return 1;
7382
7383 /* Low hold the result, high hold rem which is discarded */
7384 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
7385 "rm" (divisor), "0" (low), "1" (high));
7386 *result = low;
7387
7388 return 0;
7389}
7390
Sean Christophersonf9927982019-04-16 13:32:46 -07007391static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc,
7392 bool *expired)
Yunhong Jiang64672c92016-06-13 14:19:59 -07007393{
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007394 struct vcpu_vmx *vmx;
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007395 u64 tscl, guest_tscl, delta_tsc, lapic_timer_advance_cycles;
Sean Christopherson39497d72019-04-17 10:15:32 -07007396 struct kvm_timer *ktimer = &vcpu->arch.apic->lapic_timer;
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007397
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007398 vmx = to_vmx(vcpu);
7399 tscl = rdtsc();
7400 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
7401 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Sean Christopherson39497d72019-04-17 10:15:32 -07007402 lapic_timer_advance_cycles = nsec_to_cycles(vcpu,
7403 ktimer->timer_advance_ns);
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007404
7405 if (delta_tsc > lapic_timer_advance_cycles)
7406 delta_tsc -= lapic_timer_advance_cycles;
7407 else
7408 delta_tsc = 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007409
7410 /* Convert to host delta tsc if tsc scaling is enabled */
Ilias Stamatis805d7052021-05-26 19:44:09 +01007411 if (vcpu->arch.l1_tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
Sean Christopherson0967fa12019-04-16 13:32:48 -07007412 delta_tsc && u64_shl_div_u64(delta_tsc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007413 kvm_tsc_scaling_ratio_frac_bits,
Ilias Stamatis805d7052021-05-26 19:44:09 +01007414 vcpu->arch.l1_tsc_scaling_ratio, &delta_tsc))
Yunhong Jiang64672c92016-06-13 14:19:59 -07007415 return -ERANGE;
7416
7417 /*
7418 * If the delta tsc can't fit in the 32 bit after the multi shift,
7419 * we can't use the preemption timer.
7420 * It's possible that it fits on later vmentries, but checking
7421 * on every vmentry is costly so we just use an hrtimer.
7422 */
7423 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
7424 return -ERANGE;
7425
7426 vmx->hv_deadline_tsc = tscl + delta_tsc;
Sean Christophersonf9927982019-04-16 13:32:46 -07007427 *expired = !delta_tsc;
7428 return 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007429}
7430
7431static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
7432{
Sean Christophersonf459a702018-08-27 15:21:11 -07007433 to_vmx(vcpu)->hv_deadline_tsc = -1;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007434}
7435#endif
7436
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007437static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007438{
Wanpeng Lib31c1142018-03-12 04:53:04 -07007439 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007440 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007441}
7442
Makarand Sonarea85863c2021-02-12 16:50:12 -08007443void vmx_update_cpu_dirty_logging(struct kvm_vcpu *vcpu)
7444{
7445 struct vcpu_vmx *vmx = to_vmx(vcpu);
7446
7447 if (is_guest_mode(vcpu)) {
7448 vmx->nested.update_vmcs01_cpu_dirty_logging = true;
7449 return;
7450 }
7451
7452 /*
7453 * Note, cpu_dirty_logging_count can be changed concurrent with this
7454 * code, but in that case another update request will be made and so
7455 * the guest will never run with a stale PML value.
7456 */
7457 if (vcpu->kvm->arch.cpu_dirty_logging_count)
7458 secondary_exec_controls_setbit(vmx, SECONDARY_EXEC_ENABLE_PML);
7459 else
7460 secondary_exec_controls_clearbit(vmx, SECONDARY_EXEC_ENABLE_PML);
7461}
7462
Yunhong Jiangbc225122016-06-13 14:19:58 -07007463static int vmx_pre_block(struct kvm_vcpu *vcpu)
7464{
7465 if (pi_pre_block(vcpu))
7466 return 1;
7467
Yunhong Jiang64672c92016-06-13 14:19:59 -07007468 if (kvm_lapic_hv_timer_in_use(vcpu))
7469 kvm_lapic_switch_to_sw_timer(vcpu);
7470
Yunhong Jiangbc225122016-06-13 14:19:58 -07007471 return 0;
7472}
7473
Yunhong Jiangbc225122016-06-13 14:19:58 -07007474static void vmx_post_block(struct kvm_vcpu *vcpu)
7475{
Sean Christophersonafaf0b22020-03-21 13:26:00 -07007476 if (kvm_x86_ops.set_hv_timer)
Yunhong Jiang64672c92016-06-13 14:19:59 -07007477 kvm_lapic_switch_to_hv_timer(vcpu);
7478
Yunhong Jiangbc225122016-06-13 14:19:58 -07007479 pi_post_block(vcpu);
7480}
7481
Ashok Rajc45dcc72016-06-22 14:59:56 +08007482static void vmx_setup_mce(struct kvm_vcpu *vcpu)
7483{
7484 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
7485 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007486 FEAT_CTL_LMCE_ENABLED;
Ashok Rajc45dcc72016-06-22 14:59:56 +08007487 else
7488 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007489 ~FEAT_CTL_LMCE_ENABLED;
Ashok Rajc45dcc72016-06-22 14:59:56 +08007490}
7491
Paolo Bonzinic9d40912020-05-22 11:21:49 -04007492static int vmx_smi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
Ladi Prosek72d7b372017-10-11 16:54:41 +02007493{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007494 /* we need a nested vmexit to enter SMM, postpone if run is pending */
7495 if (to_vmx(vcpu)->nested.nested_run_pending)
Paolo Bonzinic9d40912020-05-22 11:21:49 -04007496 return -EBUSY;
Paolo Bonzinia9fa7cb2020-04-23 11:02:36 -04007497 return !is_smm(vcpu);
Ladi Prosek72d7b372017-10-11 16:54:41 +02007498}
7499
Sean Christophersonecc513e2021-06-09 11:56:19 -07007500static int vmx_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
Ladi Prosek0234bf82017-10-11 16:54:40 +02007501{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007502 struct vcpu_vmx *vmx = to_vmx(vcpu);
7503
7504 vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
7505 if (vmx->nested.smm.guest_mode)
7506 nested_vmx_vmexit(vcpu, -1, 0, 0);
7507
7508 vmx->nested.smm.vmxon = vmx->nested.vmxon;
7509 vmx->nested.vmxon = false;
Wanpeng Licaa057a2018-03-12 04:53:03 -07007510 vmx_clear_hlt(vcpu);
Ladi Prosek0234bf82017-10-11 16:54:40 +02007511 return 0;
7512}
7513
Sean Christophersonecc513e2021-06-09 11:56:19 -07007514static int vmx_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
Ladi Prosek0234bf82017-10-11 16:54:40 +02007515{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007516 struct vcpu_vmx *vmx = to_vmx(vcpu);
7517 int ret;
7518
7519 if (vmx->nested.smm.vmxon) {
7520 vmx->nested.vmxon = true;
7521 vmx->nested.smm.vmxon = false;
7522 }
7523
7524 if (vmx->nested.smm.guest_mode) {
Sean Christophersona633e412018-09-26 09:23:47 -07007525 ret = nested_vmx_enter_non_root_mode(vcpu, false);
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007526 if (ret)
7527 return ret;
7528
7529 vmx->nested.smm.guest_mode = false;
7530 }
Ladi Prosek0234bf82017-10-11 16:54:40 +02007531 return 0;
7532}
7533
Jason Baronb6a7cc32021-01-14 22:27:54 -05007534static void vmx_enable_smi_window(struct kvm_vcpu *vcpu)
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007535{
Paolo Bonzinic9d40912020-05-22 11:21:49 -04007536 /* RSM will cause a vmexit anyway. */
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007537}
7538
Liran Alon4b9852f2019-08-26 13:24:49 +03007539static bool vmx_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
7540{
Paolo Bonzini1c96dcc2020-11-05 11:20:49 -05007541 return to_vmx(vcpu)->nested.vmxon && !is_guest_mode(vcpu);
Liran Alon4b9852f2019-08-26 13:24:49 +03007542}
7543
Jim Mattson93dff2f2020-05-08 13:36:43 -07007544static void vmx_migrate_timers(struct kvm_vcpu *vcpu)
7545{
7546 if (is_guest_mode(vcpu)) {
7547 struct hrtimer *timer = &to_vmx(vcpu)->nested.preemption_timer;
7548
7549 if (hrtimer_try_to_cancel(timer) == 1)
7550 hrtimer_start_expires(timer, HRTIMER_MODE_ABS_PINNED);
7551 }
7552}
7553
Sean Christopherson6e4fd062020-03-21 13:26:01 -07007554static void hardware_unsetup(void)
Sean Christophersona3203382018-12-03 13:53:11 -08007555{
7556 if (nested)
7557 nested_vmx_hardware_unsetup();
7558
7559 free_kvm_area();
7560}
7561
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007562static bool vmx_check_apicv_inhibit_reasons(ulong bit)
7563{
Suravee Suthikulpanitf4fdc0a2019-11-14 14:15:13 -06007564 ulong supported = BIT(APICV_INHIBIT_REASON_DISABLE) |
7565 BIT(APICV_INHIBIT_REASON_HYPERV);
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007566
7567 return supported & BIT(bit);
7568}
7569
Sean Christophersone286ac02020-03-21 13:26:02 -07007570static struct kvm_x86_ops vmx_x86_ops __initdata = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007571 .hardware_unsetup = hardware_unsetup,
Sean Christopherson484014f2020-03-21 13:25:57 -07007572
Avi Kivity6aa8b732006-12-10 02:21:36 -08007573 .hardware_enable = hardware_enable,
7574 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007575 .cpu_has_accelerated_tpr = report_flexpriority,
Tom Lendackybc226f02018-05-10 22:06:39 +02007576 .has_emulated_msr = vmx_has_emulated_msr,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007577
Sean Christopherson484014f2020-03-21 13:25:57 -07007578 .vm_size = sizeof(struct kvm_vmx),
Wanpeng Lib31c1142018-03-12 04:53:04 -07007579 .vm_init = vmx_vm_init,
7580
Avi Kivity6aa8b732006-12-10 02:21:36 -08007581 .vcpu_create = vmx_create_vcpu,
7582 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007583 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007584
Sean Christopherson6d6095b2018-07-23 12:32:44 -07007585 .prepare_guest_switch = vmx_prepare_switch_to_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007586 .vcpu_load = vmx_vcpu_load,
7587 .vcpu_put = vmx_vcpu_put,
7588
Jason Baronb6a7cc32021-01-14 22:27:54 -05007589 .update_exception_bitmap = vmx_update_exception_bitmap,
Tom Lendacky801e4592018-02-21 13:39:51 -06007590 .get_msr_feature = vmx_get_msr_feature,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007591 .get_msr = vmx_get_msr,
7592 .set_msr = vmx_set_msr,
7593 .get_segment_base = vmx_get_segment_base,
7594 .get_segment = vmx_get_segment,
7595 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007596 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007597 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
7598 .set_cr0 = vmx_set_cr0,
Sean Christophersonc2fe3cd2020-10-06 18:44:15 -07007599 .is_valid_cr4 = vmx_is_valid_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007600 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007601 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007602 .get_idt = vmx_get_idt,
7603 .set_idt = vmx_set_idt,
7604 .get_gdt = vmx_get_gdt,
7605 .set_gdt = vmx_set_gdt,
Gleb Natapov020df072010-04-13 10:05:23 +03007606 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007607 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007608 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007609 .get_rflags = vmx_get_rflags,
7610 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08007611
Sean Christopherson77809382020-03-20 14:28:18 -07007612 .tlb_flush_all = vmx_flush_tlb_all,
Sean Christophersoneeeb4f62020-03-20 14:28:20 -07007613 .tlb_flush_current = vmx_flush_tlb_current,
Junaid Shahidfaff8752018-06-29 13:10:05 -07007614 .tlb_flush_gva = vmx_flush_tlb_gva,
Sean Christophersone64419d2020-03-20 14:28:10 -07007615 .tlb_flush_guest = vmx_flush_tlb_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007616
Avi Kivity6aa8b732006-12-10 02:21:36 -08007617 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007618 .handle_exit = vmx_handle_exit,
Oliver Upton5ef8acb2020-02-07 02:36:07 -08007619 .skip_emulated_instruction = vmx_skip_emulated_instruction,
7620 .update_emulated_instruction = vmx_update_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007621 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7622 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007623 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007624 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007625 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007626 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007627 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007628 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007629 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007630 .get_nmi_mask = vmx_get_nmi_mask,
7631 .set_nmi_mask = vmx_set_nmi_mask,
Jason Baronb6a7cc32021-01-14 22:27:54 -05007632 .enable_nmi_window = vmx_enable_nmi_window,
7633 .enable_irq_window = vmx_enable_irq_window,
7634 .update_cr8_intercept = vmx_update_cr8_intercept,
Jim Mattson8d860bb2018-05-09 16:56:05 -04007635 .set_virtual_apic_mode = vmx_set_virtual_apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +08007636 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +03007637 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007638 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +01007639 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007640 .check_apicv_inhibit_reasons = vmx_check_apicv_inhibit_reasons,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007641 .hwapic_irr_update = vmx_hwapic_irr_update,
7642 .hwapic_isr_update = vmx_hwapic_isr_update,
Liran Alone6c67d82018-09-04 10:56:52 +03007643 .guest_apic_has_interrupt = vmx_guest_apic_has_interrupt,
Yang Zhanga20ed542013-04-11 19:25:15 +08007644 .sync_pir_to_irr = vmx_sync_pir_to_irr,
7645 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Xiaoyao Li8888cdd2020-09-23 11:31:11 -07007646 .dy_apicv_has_pending_interrupt = pi_has_pending_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007647
Izik Eiduscbc94022007-10-25 00:29:55 +02007648 .set_tss_addr = vmx_set_tss_addr,
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07007649 .set_identity_map_addr = vmx_set_identity_map_addr,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007650 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007651
Avi Kivity586f9602010-11-18 13:09:54 +02007652 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007653
Xiaoyao Li7c1b7612020-07-09 12:34:25 +08007654 .vcpu_after_set_cpuid = vmx_vcpu_after_set_cpuid,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007655
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007656 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007657
Ilias Stamatis307a94c2021-05-26 19:44:13 +01007658 .get_l2_tsc_offset = vmx_get_l2_tsc_offset,
7659 .get_l2_tsc_multiplier = vmx_get_l2_tsc_multiplier,
Ilias Stamatisedcfe542021-05-26 19:44:15 +01007660 .write_tsc_offset = vmx_write_tsc_offset,
Ilias Stamatis1ab92872021-06-07 11:54:38 +01007661 .write_tsc_multiplier = vmx_write_tsc_multiplier,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007662
Sean Christopherson484014f2020-03-21 13:25:57 -07007663 .load_mmu_pgd = vmx_load_mmu_pgd,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007664
7665 .check_intercept = vmx_check_intercept,
Sean Christopherson95b5a482019-04-19 22:50:59 -07007666 .handle_exit_irqoff = vmx_handle_exit_irqoff,
Jan Kiszkab6b8a142014-03-07 20:03:12 +01007667
Sean Christophersond264ee02018-08-27 15:21:12 -07007668 .request_immediate_exit = vmx_request_immediate_exit,
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007669
7670 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +08007671
Sean Christopherson6dd03802021-02-12 16:50:09 -08007672 .cpu_dirty_log_size = PML_ENTITY_NUM,
Makarand Sonarea85863c2021-02-12 16:50:12 -08007673 .update_cpu_dirty_logging = vmx_update_cpu_dirty_logging,
Wei Huang25462f72015-06-19 15:45:05 +02007674
Feng Wubf9f6ac2015-09-18 22:29:55 +08007675 .pre_block = vmx_pre_block,
7676 .post_block = vmx_post_block,
7677
Wei Huang25462f72015-06-19 15:45:05 +02007678 .pmu_ops = &intel_pmu_ops,
Paolo Bonzini33b22172020-04-17 10:24:18 -04007679 .nested_ops = &vmx_nested_ops,
Feng Wuefc64402015-09-18 22:29:51 +08007680
Xiaoyao Li8888cdd2020-09-23 11:31:11 -07007681 .update_pi_irte = pi_update_irte,
Marcelo Tosattia2486022021-05-26 14:20:14 -03007682 .start_assignment = vmx_pi_start_assignment,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007683
7684#ifdef CONFIG_X86_64
7685 .set_hv_timer = vmx_set_hv_timer,
7686 .cancel_hv_timer = vmx_cancel_hv_timer,
7687#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +08007688
7689 .setup_mce = vmx_setup_mce,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007690
Ladi Prosek72d7b372017-10-11 16:54:41 +02007691 .smi_allowed = vmx_smi_allowed,
Sean Christophersonecc513e2021-06-09 11:56:19 -07007692 .enter_smm = vmx_enter_smm,
7693 .leave_smm = vmx_leave_smm,
Jason Baronb6a7cc32021-01-14 22:27:54 -05007694 .enable_smi_window = vmx_enable_smi_window,
Vitaly Kuznetsov57b119d2018-10-16 18:50:01 +02007695
Sean Christopherson09e3e2a2020-09-15 16:27:02 -07007696 .can_emulate_instruction = vmx_can_emulate_instruction,
Liran Alon4b9852f2019-08-26 13:24:49 +03007697 .apic_init_signal_blocked = vmx_apic_init_signal_blocked,
Jim Mattson93dff2f2020-05-08 13:36:43 -07007698 .migrate_timers = vmx_migrate_timers,
Alexander Graf3eb90012020-09-25 16:34:20 +02007699
7700 .msr_filter_changed = vmx_msr_filter_changed,
Paolo Bonzinif9a4d622020-12-14 10:26:51 -05007701 .complete_emulated_msr = kvm_complete_insn_gp,
Tom Lendacky647daca2021-01-04 14:20:01 -06007702
7703 .vcpu_deliver_sipi_vector = kvm_vcpu_deliver_sipi_vector,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007704};
7705
Sean Christophersonb6194b92021-05-04 10:17:27 -07007706static __init void vmx_setup_user_return_msrs(void)
7707{
Sean Christopherson8ea8b8d2021-05-04 10:17:29 -07007708
7709 /*
7710 * Though SYSCALL is only supported in 64-bit mode on Intel CPUs, kvm
7711 * will emulate SYSCALL in legacy mode if the vendor string in guest
7712 * CPUID.0:{EBX,ECX,EDX} is "AuthenticAMD" or "AMDisbetter!" To
7713 * support this emulation, MSR_STAR is included in the list for i386,
7714 * but is never loaded into hardware. MSR_CSTAR is also never loaded
7715 * into hardware and is here purely for emulation purposes.
7716 */
7717 const u32 vmx_uret_msrs_list[] = {
7718 #ifdef CONFIG_X86_64
7719 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
7720 #endif
7721 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
7722 MSR_IA32_TSX_CTRL,
7723 };
Sean Christophersonb6194b92021-05-04 10:17:27 -07007724 int i;
7725
7726 BUILD_BUG_ON(ARRAY_SIZE(vmx_uret_msrs_list) != MAX_NR_USER_RETURN_MSRS);
7727
Sean Christophersone5fda4b2021-05-04 10:17:32 -07007728 for (i = 0; i < ARRAY_SIZE(vmx_uret_msrs_list); ++i)
7729 kvm_add_user_return_msr(vmx_uret_msrs_list[i]);
Sean Christophersonb6194b92021-05-04 10:17:27 -07007730}
7731
Avi Kivity6aa8b732006-12-10 02:21:36 -08007732static __init int hardware_setup(void)
7733{
7734 unsigned long host_bndcfgs;
7735 struct desc_ptr dt;
Sean Christophersonb6194b92021-05-04 10:17:27 -07007736 int r, ept_lpage_level;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007737
Avi Kivity6aa8b732006-12-10 02:21:36 -08007738 store_idt(&dt);
7739 host_idt_base = dt.address;
7740
Sean Christophersonb6194b92021-05-04 10:17:27 -07007741 vmx_setup_user_return_msrs();
Avi Kivity6aa8b732006-12-10 02:21:36 -08007742
7743 if (setup_vmcs_config(&vmcs_config, &vmx_capability) < 0)
7744 return -EIO;
7745
7746 if (boot_cpu_has(X86_FEATURE_NX))
7747 kvm_enable_efer_bits(EFER_NX);
7748
7749 if (boot_cpu_has(X86_FEATURE_MPX)) {
7750 rdmsrl(MSR_IA32_BNDCFGS, host_bndcfgs);
7751 WARN_ONCE(host_bndcfgs, "KVM: BNDCFGS in host will be lost");
7752 }
7753
Sean Christopherson7f5581f2020-03-02 15:56:24 -08007754 if (!cpu_has_vmx_mpx())
Sean Christophersoncfc48182020-03-02 15:56:23 -08007755 supported_xcr0 &= ~(XFEATURE_MASK_BNDREGS |
7756 XFEATURE_MASK_BNDCSR);
7757
Avi Kivity6aa8b732006-12-10 02:21:36 -08007758 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
7759 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
7760 enable_vpid = 0;
7761
7762 if (!cpu_has_vmx_ept() ||
7763 !cpu_has_vmx_ept_4levels() ||
7764 !cpu_has_vmx_ept_mt_wb() ||
7765 !cpu_has_vmx_invept_global())
7766 enable_ept = 0;
7767
Sean Christopherson23f079c2021-06-15 09:45:32 -07007768 /* NX support is required for shadow paging. */
7769 if (!enable_ept && !boot_cpu_has(X86_FEATURE_NX)) {
7770 pr_err_ratelimited("kvm: NX (Execute Disable) not supported\n");
7771 return -EOPNOTSUPP;
7772 }
7773
Avi Kivity6aa8b732006-12-10 02:21:36 -08007774 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
7775 enable_ept_ad_bits = 0;
7776
7777 if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
7778 enable_unrestricted_guest = 0;
7779
7780 if (!cpu_has_vmx_flexpriority())
7781 flexpriority_enabled = 0;
7782
7783 if (!cpu_has_virtual_nmis())
7784 enable_vnmi = 0;
7785
7786 /*
7787 * set_apic_access_page_addr() is used to reload apic access
Avi Kivity873a7c42006-12-13 00:34:14 -08007788 * page upon invalidation. No need to do anything if not
Avi Kivity6aa8b732006-12-10 02:21:36 -08007789 * using the APIC_ACCESS_ADDR VMCS field.
7790 */
7791 if (!flexpriority_enabled)
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07007792 vmx_x86_ops.set_apic_access_page_addr = NULL;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007793
7794 if (!cpu_has_vmx_tpr_shadow())
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07007795 vmx_x86_ops.update_cr8_intercept = NULL;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007796
Avi Kivity6aa8b732006-12-10 02:21:36 -08007797#if IS_ENABLED(CONFIG_HYPERV)
7798 if (ms_hyperv.nested_features & HV_X64_NESTED_GUEST_MAPPING_FLUSH
7799 && enable_ept) {
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07007800 vmx_x86_ops.tlb_remote_flush = hv_remote_flush_tlb;
7801 vmx_x86_ops.tlb_remote_flush_with_range =
Avi Kivity6aa8b732006-12-10 02:21:36 -08007802 hv_remote_flush_tlb_with_range;
7803 }
7804#endif
7805
7806 if (!cpu_has_vmx_ple()) {
7807 ple_gap = 0;
7808 ple_window = 0;
7809 ple_window_grow = 0;
7810 ple_window_max = 0;
7811 ple_window_shrink = 0;
7812 }
7813
7814 if (!cpu_has_vmx_apicv()) {
7815 enable_apicv = 0;
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07007816 vmx_x86_ops.sync_pir_to_irr = NULL;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007817 }
7818
7819 if (cpu_has_vmx_tsc_scaling()) {
7820 kvm_has_tsc_control = true;
7821 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
7822 kvm_tsc_scaling_ratio_frac_bits = 48;
7823 }
7824
Chenyi Qiangfe6b6bc2020-11-06 17:03:14 +08007825 kvm_has_bus_lock_exit = cpu_has_vmx_bus_lock_detection();
7826
Avi Kivity6aa8b732006-12-10 02:21:36 -08007827 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7828
7829 if (enable_ept)
Sean Christophersone7b7bde2021-02-25 12:47:42 -08007830 kvm_mmu_set_ept_masks(enable_ept_ad_bits,
7831 cpu_has_vmx_ept_execute_only());
Sean Christopherson703c3352020-03-02 15:57:03 -08007832
7833 if (!enable_ept)
7834 ept_lpage_level = 0;
7835 else if (cpu_has_vmx_ept_1g_page())
Sean Christopherson3bae0452020-04-27 17:54:22 -07007836 ept_lpage_level = PG_LEVEL_1G;
Sean Christopherson703c3352020-03-02 15:57:03 -08007837 else if (cpu_has_vmx_ept_2m_page())
Sean Christopherson3bae0452020-04-27 17:54:22 -07007838 ept_lpage_level = PG_LEVEL_2M;
Sean Christopherson703c3352020-03-02 15:57:03 -08007839 else
Sean Christopherson3bae0452020-04-27 17:54:22 -07007840 ept_lpage_level = PG_LEVEL_4K;
Wei Huang746700d2021-08-18 11:55:47 -05007841 kvm_configure_mmu(enable_ept, 0, vmx_get_max_tdp_level(),
7842 ept_lpage_level);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007843
7844 /*
7845 * Only enable PML when hardware supports PML feature, and both EPT
7846 * and EPT A/D bit features are enabled -- PML depends on them to work.
7847 */
7848 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
7849 enable_pml = 0;
7850
Sean Christophersona018eba2021-02-12 16:50:10 -08007851 if (!enable_pml)
Sean Christopherson6dd03802021-02-12 16:50:09 -08007852 vmx_x86_ops.cpu_dirty_log_size = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007853
7854 if (!cpu_has_vmx_preemption_timer())
7855 enable_preemption_timer = false;
7856
7857 if (enable_preemption_timer) {
7858 u64 use_timer_freq = 5000ULL * 1000 * 1000;
7859 u64 vmx_msr;
7860
7861 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
7862 cpu_preemption_timer_multi =
7863 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
7864
7865 if (tsc_khz)
7866 use_timer_freq = (u64)tsc_khz * 1000;
7867 use_timer_freq >>= cpu_preemption_timer_multi;
7868
7869 /*
7870 * KVM "disables" the preemption timer by setting it to its max
7871 * value. Don't use the timer if it might cause spurious exits
7872 * at a rate faster than 0.1 Hz (of uninterrupted guest time).
7873 */
7874 if (use_timer_freq > 0xffffffffu / 10)
7875 enable_preemption_timer = false;
7876 }
7877
7878 if (!enable_preemption_timer) {
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07007879 vmx_x86_ops.set_hv_timer = NULL;
7880 vmx_x86_ops.cancel_hv_timer = NULL;
7881 vmx_x86_ops.request_immediate_exit = __kvm_request_immediate_exit;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007882 }
7883
Xiaoyao Li8888cdd2020-09-23 11:31:11 -07007884 kvm_set_posted_intr_wakeup_handler(pi_wakeup_handler);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007885
7886 kvm_mce_cap_supported |= MCG_LMCE_P;
7887
7888 if (pt_mode != PT_MODE_SYSTEM && pt_mode != PT_MODE_HOST_GUEST)
7889 return -EINVAL;
7890 if (!enable_ept || !cpu_has_vmx_intel_pt())
7891 pt_mode = PT_MODE_SYSTEM;
7892
Sean Christopherson8f102442021-04-12 16:21:40 +12007893 setup_default_sgx_lepubkeyhash();
7894
Avi Kivity6aa8b732006-12-10 02:21:36 -08007895 if (nested) {
7896 nested_vmx_setup_ctls_msrs(&vmcs_config.nested,
7897 vmx_capability.ept);
7898
Sean Christopherson6c1c6e52020-05-06 13:46:53 -07007899 r = nested_vmx_hardware_setup(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007900 if (r)
7901 return r;
7902 }
7903
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007904 vmx_set_cpu_caps();
Sean Christopherson66a69502020-03-02 15:56:41 -08007905
Avi Kivity6aa8b732006-12-10 02:21:36 -08007906 r = alloc_kvm_area();
7907 if (r)
7908 nested_vmx_hardware_unsetup();
7909 return r;
7910}
7911
Sean Christophersond008dfd2020-03-21 13:25:56 -07007912static struct kvm_x86_init_ops vmx_init_ops __initdata = {
7913 .cpu_has_kvm_support = cpu_has_kvm_support,
7914 .disabled_by_bios = vmx_disabled_by_bios,
7915 .check_processor_compatibility = vmx_check_processor_compat,
7916 .hardware_setup = hardware_setup,
7917
7918 .runtime_ops = &vmx_x86_ops,
7919};
7920
Avi Kivity6aa8b732006-12-10 02:21:36 -08007921static void vmx_cleanup_l1d_flush(void)
7922{
7923 if (vmx_l1d_flush_pages) {
7924 free_pages((unsigned long)vmx_l1d_flush_pages, L1D_CACHE_ORDER);
7925 vmx_l1d_flush_pages = NULL;
7926 }
7927 /* Restore state so sysfs ignores VMX */
7928 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_AUTO;
7929}
7930
7931static void vmx_exit(void)
7932{
7933#ifdef CONFIG_KEXEC_CORE
7934 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
7935 synchronize_rcu();
7936#endif
7937
7938 kvm_exit();
7939
7940#if IS_ENABLED(CONFIG_HYPERV)
7941 if (static_branch_unlikely(&enable_evmcs)) {
7942 int cpu;
7943 struct hv_vp_assist_page *vp_ap;
7944 /*
7945 * Reset everything to support using non-enlightened VMCS
7946 * access later (e.g. when we reload the module with
7947 * enlightened_vmcs=0)
7948 */
7949 for_each_online_cpu(cpu) {
7950 vp_ap = hv_get_vp_assist_page(cpu);
7951
7952 if (!vp_ap)
7953 continue;
7954
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08007955 vp_ap->nested_control.features.directhypercall = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007956 vp_ap->current_nested_vmcs = 0;
7957 vp_ap->enlighten_vmentry = 0;
7958 }
7959
7960 static_branch_disable(&enable_evmcs);
7961 }
7962#endif
7963 vmx_cleanup_l1d_flush();
Aaron Lewis88213da2021-06-23 20:34:27 +00007964
7965 allow_smaller_maxphyaddr = false;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007966}
7967module_exit(vmx_exit);
7968
7969static int __init vmx_init(void)
7970{
Vitaly Kuznetsovdbef2802020-04-01 10:13:48 +02007971 int r, cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007972
7973#if IS_ENABLED(CONFIG_HYPERV)
7974 /*
7975 * Enlightened VMCS usage should be recommended and the host needs
7976 * to support eVMCS v1 or above. We can also disable eVMCS support
7977 * with module parameter.
7978 */
7979 if (enlightened_vmcs &&
7980 ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
7981 (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
7982 KVM_EVMCS_VERSION) {
7983 int cpu;
7984
7985 /* Check that we have assist pages on all online CPUs */
7986 for_each_online_cpu(cpu) {
7987 if (!hv_get_vp_assist_page(cpu)) {
7988 enlightened_vmcs = false;
7989 break;
7990 }
7991 }
7992
7993 if (enlightened_vmcs) {
7994 pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
7995 static_branch_enable(&enable_evmcs);
7996 }
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08007997
7998 if (ms_hyperv.nested_features & HV_X64_NESTED_DIRECT_FLUSH)
7999 vmx_x86_ops.enable_direct_tlbflush
8000 = hv_enable_direct_tlbflush;
8001
Avi Kivity6aa8b732006-12-10 02:21:36 -08008002 } else {
8003 enlightened_vmcs = false;
8004 }
8005#endif
8006
Sean Christophersond008dfd2020-03-21 13:25:56 -07008007 r = kvm_init(&vmx_init_ops, sizeof(struct vcpu_vmx),
Avi Kivity6aa8b732006-12-10 02:21:36 -08008008 __alignof__(struct vcpu_vmx), THIS_MODULE);
8009 if (r)
8010 return r;
8011
8012 /*
8013 * Must be called after kvm_init() so enable_ept is properly set
8014 * up. Hand the parameter mitigation value in which was stored in
8015 * the pre module init parser. If no parameter was given, it will
8016 * contain 'auto' which will be turned into the default 'cond'
8017 * mitigation mode.
8018 */
Waiman Long19a36d32019-08-26 15:30:23 -04008019 r = vmx_setup_l1d_flush(vmentry_l1d_flush_param);
8020 if (r) {
8021 vmx_exit();
8022 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008023 }
8024
Vitaly Kuznetsovdbef2802020-04-01 10:13:48 +02008025 for_each_possible_cpu(cpu) {
8026 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Xiaoyao Li8888cdd2020-09-23 11:31:11 -07008027
Paolo Bonzinia3ff25f2020-10-24 04:08:37 -04008028 pi_init_cpu(cpu);
Vitaly Kuznetsovdbef2802020-04-01 10:13:48 +02008029 }
8030
Avi Kivity6aa8b732006-12-10 02:21:36 -08008031#ifdef CONFIG_KEXEC_CORE
8032 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
8033 crash_vmclear_local_loaded_vmcss);
8034#endif
8035 vmx_check_vmcs12_offsets();
8036
Mohammed Gamal3edd6832020-07-10 17:48:11 +02008037 /*
Mohammed Gamalb96e6502020-09-03 16:11:22 +02008038 * Shadow paging doesn't have a (further) performance penalty
8039 * from GUEST_MAXPHYADDR < HOST_MAXPHYADDR so enable it
8040 * by default
Mohammed Gamal3edd6832020-07-10 17:48:11 +02008041 */
Mohammed Gamalb96e6502020-09-03 16:11:22 +02008042 if (!enable_ept)
8043 allow_smaller_maxphyaddr = true;
Mohammed Gamal3edd6832020-07-10 17:48:11 +02008044
Avi Kivity6aa8b732006-12-10 02:21:36 -08008045 return 0;
8046}
8047module_init(vmx_init);