blob: 378a23ab60938b7be5202483208f908d51e57a13 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf41245002014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030036#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030037#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040038
Feng Wu28b835d2015-09-18 22:29:54 +080039#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080040#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080041#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020042#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020043#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080044#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020045#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020046#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010047#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080048#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010049#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080050#include <asm/irq_remapping.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080051
Marcelo Tosatti229456f2009-06-17 09:22:14 -030052#include "trace.h"
Wei Huang25462f72015-06-19 15:45:05 +020053#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030054
Avi Kivity4ecac3f2008-05-13 13:23:38 +030055#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040056#define __ex_clear(x, reg) \
57 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030058
Avi Kivity6aa8b732006-12-10 02:21:36 -080059MODULE_AUTHOR("Qumranet");
60MODULE_LICENSE("GPL");
61
Josh Triplette9bda3b2012-03-20 23:33:51 -070062static const struct x86_cpu_id vmx_cpu_id[] = {
63 X86_FEATURE_MATCH(X86_FEATURE_VMX),
64 {}
65};
66MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
67
Rusty Russell476bc002012-01-13 09:32:18 +103068static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020069module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080070
Rusty Russell476bc002012-01-13 09:32:18 +103071static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020072module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020073
Rusty Russell476bc002012-01-13 09:32:18 +103074static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020075module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080076
Rusty Russell476bc002012-01-13 09:32:18 +103077static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070078module_param_named(unrestricted_guest,
79 enable_unrestricted_guest, bool, S_IRUGO);
80
Xudong Hao83c3a332012-05-28 19:33:35 +080081static bool __read_mostly enable_ept_ad_bits = 1;
82module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
83
Avi Kivitya27685c2012-06-12 20:30:18 +030084static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020085module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030086
Rusty Russell476bc002012-01-13 09:32:18 +103087static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080088module_param(vmm_exclusive, bool, S_IRUGO);
89
Rusty Russell476bc002012-01-13 09:32:18 +103090static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030091module_param(fasteoi, bool, S_IRUGO);
92
Yang Zhang5a717852013-04-11 19:25:16 +080093static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080094module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080095
Abel Gordonabc4fc52013-04-18 14:35:25 +030096static bool __read_mostly enable_shadow_vmcs = 1;
97module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030098/*
99 * If nested=1, nested virtualization is supported, i.e., guests may use
100 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
101 * use VMX instructions.
102 */
Rusty Russell476bc002012-01-13 09:32:18 +1030103static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300104module_param(nested, bool, S_IRUGO);
105
Wanpeng Li20300092014-12-02 19:14:59 +0800106static u64 __read_mostly host_xss;
107
Kai Huang843e4332015-01-28 10:54:28 +0800108static bool __read_mostly enable_pml = 1;
109module_param_named(pml, enable_pml, bool, S_IRUGO);
110
Haozhong Zhang64903d62015-10-20 15:39:09 +0800111#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
112
Gleb Natapov50378782013-02-04 16:00:28 +0200113#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
114#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200115#define KVM_VM_CR0_ALWAYS_ON \
116 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200117#define KVM_CR4_GUEST_OWNED_BITS \
118 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Andy Lutomirski52ce3c22014-10-07 17:16:21 -0700119 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200120
Avi Kivitycdc0e242009-12-06 17:21:14 +0200121#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
122#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
123
Avi Kivity78ac8b42010-04-08 18:19:35 +0300124#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
125
Jan Kiszkaf41245002014-03-07 20:03:13 +0100126#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
127
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800128/*
129 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
130 * ple_gap: upper bound on the amount of time between two successive
131 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500132 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800133 * ple_window: upper bound on the amount of time a guest is allowed to execute
134 * in a PAUSE loop. Tests indicate that most spinlocks are held for
135 * less than 2^12 cycles
136 * Time is measured based on a counter that runs at the same rate as the TSC,
137 * refer SDM volume 3b section 21.6.13 & 22.1.3.
138 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200139#define KVM_VMX_DEFAULT_PLE_GAP 128
140#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
141#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
142#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
143#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
144 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
145
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800146static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
147module_param(ple_gap, int, S_IRUGO);
148
149static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
150module_param(ple_window, int, S_IRUGO);
151
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200152/* Default doubles per-vcpu window every exit. */
153static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
154module_param(ple_window_grow, int, S_IRUGO);
155
156/* Default resets per-vcpu window every exit to ple_window. */
157static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
158module_param(ple_window_shrink, int, S_IRUGO);
159
160/* Default is to compute the maximum so we can never overflow. */
161static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
162static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
163module_param(ple_window_max, int, S_IRUGO);
164
Avi Kivity83287ea422012-09-16 15:10:57 +0300165extern const ulong vmx_return;
166
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200167#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300168#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300169
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400170struct vmcs {
171 u32 revision_id;
172 u32 abort;
173 char data[0];
174};
175
Nadav Har'Eld462b812011-05-24 15:26:10 +0300176/*
177 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
178 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
179 * loaded on this CPU (so we can clear them if the CPU goes down).
180 */
181struct loaded_vmcs {
182 struct vmcs *vmcs;
183 int cpu;
184 int launched;
185 struct list_head loaded_vmcss_on_cpu_link;
186};
187
Avi Kivity26bb0982009-09-07 11:14:12 +0300188struct shared_msr_entry {
189 unsigned index;
190 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200191 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300192};
193
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300194/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300195 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
196 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
197 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
198 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
199 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
200 * More than one of these structures may exist, if L1 runs multiple L2 guests.
201 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
202 * underlying hardware which will be used to run L2.
203 * This structure is packed to ensure that its layout is identical across
204 * machines (necessary for live migration).
205 * If there are changes in this struct, VMCS12_REVISION must be changed.
206 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300207typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300208struct __packed vmcs12 {
209 /* According to the Intel spec, a VMCS region must start with the
210 * following two fields. Then follow implementation-specific data.
211 */
212 u32 revision_id;
213 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300214
Nadav Har'El27d6c862011-05-25 23:06:59 +0300215 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
216 u32 padding[7]; /* room for future expansion */
217
Nadav Har'El22bd0352011-05-25 23:05:57 +0300218 u64 io_bitmap_a;
219 u64 io_bitmap_b;
220 u64 msr_bitmap;
221 u64 vm_exit_msr_store_addr;
222 u64 vm_exit_msr_load_addr;
223 u64 vm_entry_msr_load_addr;
224 u64 tsc_offset;
225 u64 virtual_apic_page_addr;
226 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800227 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300228 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800229 u64 eoi_exit_bitmap0;
230 u64 eoi_exit_bitmap1;
231 u64 eoi_exit_bitmap2;
232 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800233 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300234 u64 guest_physical_address;
235 u64 vmcs_link_pointer;
236 u64 guest_ia32_debugctl;
237 u64 guest_ia32_pat;
238 u64 guest_ia32_efer;
239 u64 guest_ia32_perf_global_ctrl;
240 u64 guest_pdptr0;
241 u64 guest_pdptr1;
242 u64 guest_pdptr2;
243 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100244 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300245 u64 host_ia32_pat;
246 u64 host_ia32_efer;
247 u64 host_ia32_perf_global_ctrl;
248 u64 padding64[8]; /* room for future expansion */
249 /*
250 * To allow migration of L1 (complete with its L2 guests) between
251 * machines of different natural widths (32 or 64 bit), we cannot have
252 * unsigned long fields with no explict size. We use u64 (aliased
253 * natural_width) instead. Luckily, x86 is little-endian.
254 */
255 natural_width cr0_guest_host_mask;
256 natural_width cr4_guest_host_mask;
257 natural_width cr0_read_shadow;
258 natural_width cr4_read_shadow;
259 natural_width cr3_target_value0;
260 natural_width cr3_target_value1;
261 natural_width cr3_target_value2;
262 natural_width cr3_target_value3;
263 natural_width exit_qualification;
264 natural_width guest_linear_address;
265 natural_width guest_cr0;
266 natural_width guest_cr3;
267 natural_width guest_cr4;
268 natural_width guest_es_base;
269 natural_width guest_cs_base;
270 natural_width guest_ss_base;
271 natural_width guest_ds_base;
272 natural_width guest_fs_base;
273 natural_width guest_gs_base;
274 natural_width guest_ldtr_base;
275 natural_width guest_tr_base;
276 natural_width guest_gdtr_base;
277 natural_width guest_idtr_base;
278 natural_width guest_dr7;
279 natural_width guest_rsp;
280 natural_width guest_rip;
281 natural_width guest_rflags;
282 natural_width guest_pending_dbg_exceptions;
283 natural_width guest_sysenter_esp;
284 natural_width guest_sysenter_eip;
285 natural_width host_cr0;
286 natural_width host_cr3;
287 natural_width host_cr4;
288 natural_width host_fs_base;
289 natural_width host_gs_base;
290 natural_width host_tr_base;
291 natural_width host_gdtr_base;
292 natural_width host_idtr_base;
293 natural_width host_ia32_sysenter_esp;
294 natural_width host_ia32_sysenter_eip;
295 natural_width host_rsp;
296 natural_width host_rip;
297 natural_width paddingl[8]; /* room for future expansion */
298 u32 pin_based_vm_exec_control;
299 u32 cpu_based_vm_exec_control;
300 u32 exception_bitmap;
301 u32 page_fault_error_code_mask;
302 u32 page_fault_error_code_match;
303 u32 cr3_target_count;
304 u32 vm_exit_controls;
305 u32 vm_exit_msr_store_count;
306 u32 vm_exit_msr_load_count;
307 u32 vm_entry_controls;
308 u32 vm_entry_msr_load_count;
309 u32 vm_entry_intr_info_field;
310 u32 vm_entry_exception_error_code;
311 u32 vm_entry_instruction_len;
312 u32 tpr_threshold;
313 u32 secondary_vm_exec_control;
314 u32 vm_instruction_error;
315 u32 vm_exit_reason;
316 u32 vm_exit_intr_info;
317 u32 vm_exit_intr_error_code;
318 u32 idt_vectoring_info_field;
319 u32 idt_vectoring_error_code;
320 u32 vm_exit_instruction_len;
321 u32 vmx_instruction_info;
322 u32 guest_es_limit;
323 u32 guest_cs_limit;
324 u32 guest_ss_limit;
325 u32 guest_ds_limit;
326 u32 guest_fs_limit;
327 u32 guest_gs_limit;
328 u32 guest_ldtr_limit;
329 u32 guest_tr_limit;
330 u32 guest_gdtr_limit;
331 u32 guest_idtr_limit;
332 u32 guest_es_ar_bytes;
333 u32 guest_cs_ar_bytes;
334 u32 guest_ss_ar_bytes;
335 u32 guest_ds_ar_bytes;
336 u32 guest_fs_ar_bytes;
337 u32 guest_gs_ar_bytes;
338 u32 guest_ldtr_ar_bytes;
339 u32 guest_tr_ar_bytes;
340 u32 guest_interruptibility_info;
341 u32 guest_activity_state;
342 u32 guest_sysenter_cs;
343 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100344 u32 vmx_preemption_timer_value;
345 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300346 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800347 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300348 u16 guest_es_selector;
349 u16 guest_cs_selector;
350 u16 guest_ss_selector;
351 u16 guest_ds_selector;
352 u16 guest_fs_selector;
353 u16 guest_gs_selector;
354 u16 guest_ldtr_selector;
355 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800356 u16 guest_intr_status;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300357 u16 host_es_selector;
358 u16 host_cs_selector;
359 u16 host_ss_selector;
360 u16 host_ds_selector;
361 u16 host_fs_selector;
362 u16 host_gs_selector;
363 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300364};
365
366/*
367 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
368 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
369 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
370 */
371#define VMCS12_REVISION 0x11e57ed0
372
373/*
374 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
375 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
376 * current implementation, 4K are reserved to avoid future complications.
377 */
378#define VMCS12_SIZE 0x1000
379
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300380/* Used to remember the last vmcs02 used for some recently used vmcs12s */
381struct vmcs02_list {
382 struct list_head list;
383 gpa_t vmptr;
384 struct loaded_vmcs vmcs02;
385};
386
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300387/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300388 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
389 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
390 */
391struct nested_vmx {
392 /* Has the level1 guest done vmxon? */
393 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400394 gpa_t vmxon_ptr;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300395
396 /* The guest-physical address of the current VMCS L1 keeps for L2 */
397 gpa_t current_vmptr;
398 /* The host-usable pointer to the above */
399 struct page *current_vmcs12_page;
400 struct vmcs12 *current_vmcs12;
Abel Gordon8de48832013-04-18 14:37:25 +0300401 struct vmcs *current_shadow_vmcs;
Abel Gordon012f83c2013-04-18 14:39:25 +0300402 /*
403 * Indicates if the shadow vmcs must be updated with the
404 * data hold by vmcs12
405 */
406 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300407
408 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
409 struct list_head vmcs02_pool;
410 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300411 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300412 /* L2 must run next, and mustn't decide to exit to L1. */
413 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300414 /*
415 * Guest pages referred to in vmcs02 with host-physical pointers, so
416 * we must keep them pinned while L2 runs.
417 */
418 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800419 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800420 struct page *pi_desc_page;
421 struct pi_desc *pi_desc;
422 bool pi_pending;
423 u16 posted_intr_nv;
Nadav Har'Elb3897a42013-07-08 19:12:35 +0800424 u64 msr_ia32_feature_control;
Jan Kiszkaf41245002014-03-07 20:03:13 +0100425
426 struct hrtimer preemption_timer;
427 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200428
429 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
430 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800431
Wanpeng Li5c614b32015-10-13 09:18:36 -0700432 u16 vpid02;
433 u16 last_vpid;
434
Wincy Vanb9c237b2015-02-03 23:56:30 +0800435 u32 nested_vmx_procbased_ctls_low;
436 u32 nested_vmx_procbased_ctls_high;
437 u32 nested_vmx_true_procbased_ctls_low;
438 u32 nested_vmx_secondary_ctls_low;
439 u32 nested_vmx_secondary_ctls_high;
440 u32 nested_vmx_pinbased_ctls_low;
441 u32 nested_vmx_pinbased_ctls_high;
442 u32 nested_vmx_exit_ctls_low;
443 u32 nested_vmx_exit_ctls_high;
444 u32 nested_vmx_true_exit_ctls_low;
445 u32 nested_vmx_entry_ctls_low;
446 u32 nested_vmx_entry_ctls_high;
447 u32 nested_vmx_true_entry_ctls_low;
448 u32 nested_vmx_misc_low;
449 u32 nested_vmx_misc_high;
450 u32 nested_vmx_ept_caps;
Wanpeng Li99b83ac2015-10-13 09:12:21 -0700451 u32 nested_vmx_vpid_caps;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300452};
453
Yang Zhang01e439b2013-04-11 19:25:12 +0800454#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800455#define POSTED_INTR_SN 1
456
Yang Zhang01e439b2013-04-11 19:25:12 +0800457/* Posted-Interrupt Descriptor */
458struct pi_desc {
459 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800460 union {
461 struct {
462 /* bit 256 - Outstanding Notification */
463 u16 on : 1,
464 /* bit 257 - Suppress Notification */
465 sn : 1,
466 /* bit 271:258 - Reserved */
467 rsvd_1 : 14;
468 /* bit 279:272 - Notification Vector */
469 u8 nv;
470 /* bit 287:280 - Reserved */
471 u8 rsvd_2;
472 /* bit 319:288 - Notification Destination */
473 u32 ndst;
474 };
475 u64 control;
476 };
477 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800478} __aligned(64);
479
Yang Zhanga20ed542013-04-11 19:25:15 +0800480static bool pi_test_and_set_on(struct pi_desc *pi_desc)
481{
482 return test_and_set_bit(POSTED_INTR_ON,
483 (unsigned long *)&pi_desc->control);
484}
485
486static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
487{
488 return test_and_clear_bit(POSTED_INTR_ON,
489 (unsigned long *)&pi_desc->control);
490}
491
492static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
493{
494 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
495}
496
Feng Wuebbfc762015-09-18 22:29:46 +0800497static inline void pi_clear_sn(struct pi_desc *pi_desc)
498{
499 return clear_bit(POSTED_INTR_SN,
500 (unsigned long *)&pi_desc->control);
501}
502
503static inline void pi_set_sn(struct pi_desc *pi_desc)
504{
505 return set_bit(POSTED_INTR_SN,
506 (unsigned long *)&pi_desc->control);
507}
508
509static inline int pi_test_on(struct pi_desc *pi_desc)
510{
511 return test_bit(POSTED_INTR_ON,
512 (unsigned long *)&pi_desc->control);
513}
514
515static inline int pi_test_sn(struct pi_desc *pi_desc)
516{
517 return test_bit(POSTED_INTR_SN,
518 (unsigned long *)&pi_desc->control);
519}
520
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400521struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000522 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300523 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300524 u8 fail;
Avi Kivity9d58b932011-03-07 16:52:07 +0200525 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300526 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200527 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200528 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300529 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400530 int nmsrs;
531 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800532 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400533#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300534 u64 msr_host_kernel_gs_base;
535 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400536#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200537 u32 vm_entry_controls_shadow;
538 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300539 /*
540 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
541 * non-nested (L1) guest, it always points to vmcs01. For a nested
542 * guest (L2), it points to a different VMCS.
543 */
544 struct loaded_vmcs vmcs01;
545 struct loaded_vmcs *loaded_vmcs;
546 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300547 struct msr_autoload {
548 unsigned nr;
549 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
550 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
551 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400552 struct {
553 int loaded;
554 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300555#ifdef CONFIG_X86_64
556 u16 ds_sel, es_sel;
557#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200558 int gs_ldt_reload_needed;
559 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000560 u64 msr_host_bndcfgs;
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700561 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400562 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200563 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300564 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300565 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300566 struct kvm_segment segs[8];
567 } rmode;
568 struct {
569 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300570 struct kvm_save_segment {
571 u16 selector;
572 unsigned long base;
573 u32 limit;
574 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300575 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300576 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800577 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300578 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200579
580 /* Support for vnmi-less CPUs */
581 int soft_vnmi_blocked;
582 ktime_t entry_time;
583 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800584 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800585
Yang Zhang01e439b2013-04-11 19:25:12 +0800586 /* Posted interrupt descriptor */
587 struct pi_desc pi_desc;
588
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300589 /* Support for a guest hypervisor (nested VMX) */
590 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200591
592 /* Dynamic PLE window. */
593 int ple_window;
594 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800595
596 /* Support for PML */
597#define PML_ENTITY_NUM 512
598 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800599
600 u64 current_tsc_ratio;
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800601
602 bool guest_pkru_valid;
603 u32 guest_pkru;
604 u32 host_pkru;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400605};
606
Avi Kivity2fb92db2011-04-27 19:42:18 +0300607enum segment_cache_field {
608 SEG_FIELD_SEL = 0,
609 SEG_FIELD_BASE = 1,
610 SEG_FIELD_LIMIT = 2,
611 SEG_FIELD_AR = 3,
612
613 SEG_FIELD_NR = 4
614};
615
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400616static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
617{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000618 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400619}
620
Feng Wuefc64402015-09-18 22:29:51 +0800621static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
622{
623 return &(to_vmx(vcpu)->pi_desc);
624}
625
Nadav Har'El22bd0352011-05-25 23:05:57 +0300626#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
627#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
628#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
629 [number##_HIGH] = VMCS12_OFFSET(name)+4
630
Abel Gordon4607c2d2013-04-18 14:35:55 +0300631
Bandan Dasfe2b2012014-04-21 15:20:14 -0400632static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300633 /*
634 * We do NOT shadow fields that are modified when L0
635 * traps and emulates any vmx instruction (e.g. VMPTRLD,
636 * VMXON...) executed by L1.
637 * For example, VM_INSTRUCTION_ERROR is read
638 * by L1 if a vmx instruction fails (part of the error path).
639 * Note the code assumes this logic. If for some reason
640 * we start shadowing these fields then we need to
641 * force a shadow sync when L0 emulates vmx instructions
642 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
643 * by nested_vmx_failValid)
644 */
645 VM_EXIT_REASON,
646 VM_EXIT_INTR_INFO,
647 VM_EXIT_INSTRUCTION_LEN,
648 IDT_VECTORING_INFO_FIELD,
649 IDT_VECTORING_ERROR_CODE,
650 VM_EXIT_INTR_ERROR_CODE,
651 EXIT_QUALIFICATION,
652 GUEST_LINEAR_ADDRESS,
653 GUEST_PHYSICAL_ADDRESS
654};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400655static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300656 ARRAY_SIZE(shadow_read_only_fields);
657
Bandan Dasfe2b2012014-04-21 15:20:14 -0400658static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800659 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300660 GUEST_RIP,
661 GUEST_RSP,
662 GUEST_CR0,
663 GUEST_CR3,
664 GUEST_CR4,
665 GUEST_INTERRUPTIBILITY_INFO,
666 GUEST_RFLAGS,
667 GUEST_CS_SELECTOR,
668 GUEST_CS_AR_BYTES,
669 GUEST_CS_LIMIT,
670 GUEST_CS_BASE,
671 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100672 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300673 CR0_GUEST_HOST_MASK,
674 CR0_READ_SHADOW,
675 CR4_READ_SHADOW,
676 TSC_OFFSET,
677 EXCEPTION_BITMAP,
678 CPU_BASED_VM_EXEC_CONTROL,
679 VM_ENTRY_EXCEPTION_ERROR_CODE,
680 VM_ENTRY_INTR_INFO_FIELD,
681 VM_ENTRY_INSTRUCTION_LEN,
682 VM_ENTRY_EXCEPTION_ERROR_CODE,
683 HOST_FS_BASE,
684 HOST_GS_BASE,
685 HOST_FS_SELECTOR,
686 HOST_GS_SELECTOR
687};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400688static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300689 ARRAY_SIZE(shadow_read_write_fields);
690
Mathias Krause772e0312012-08-30 01:30:19 +0200691static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300692 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800693 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300694 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
695 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
696 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
697 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
698 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
699 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
700 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
701 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800702 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300703 FIELD(HOST_ES_SELECTOR, host_es_selector),
704 FIELD(HOST_CS_SELECTOR, host_cs_selector),
705 FIELD(HOST_SS_SELECTOR, host_ss_selector),
706 FIELD(HOST_DS_SELECTOR, host_ds_selector),
707 FIELD(HOST_FS_SELECTOR, host_fs_selector),
708 FIELD(HOST_GS_SELECTOR, host_gs_selector),
709 FIELD(HOST_TR_SELECTOR, host_tr_selector),
710 FIELD64(IO_BITMAP_A, io_bitmap_a),
711 FIELD64(IO_BITMAP_B, io_bitmap_b),
712 FIELD64(MSR_BITMAP, msr_bitmap),
713 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
714 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
715 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
716 FIELD64(TSC_OFFSET, tsc_offset),
717 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
718 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800719 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300720 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800721 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
722 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
723 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
724 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800725 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300726 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
727 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
728 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
729 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
730 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
731 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
732 FIELD64(GUEST_PDPTR0, guest_pdptr0),
733 FIELD64(GUEST_PDPTR1, guest_pdptr1),
734 FIELD64(GUEST_PDPTR2, guest_pdptr2),
735 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100736 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300737 FIELD64(HOST_IA32_PAT, host_ia32_pat),
738 FIELD64(HOST_IA32_EFER, host_ia32_efer),
739 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
740 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
741 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
742 FIELD(EXCEPTION_BITMAP, exception_bitmap),
743 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
744 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
745 FIELD(CR3_TARGET_COUNT, cr3_target_count),
746 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
747 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
748 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
749 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
750 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
751 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
752 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
753 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
754 FIELD(TPR_THRESHOLD, tpr_threshold),
755 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
756 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
757 FIELD(VM_EXIT_REASON, vm_exit_reason),
758 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
759 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
760 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
761 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
762 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
763 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
764 FIELD(GUEST_ES_LIMIT, guest_es_limit),
765 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
766 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
767 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
768 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
769 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
770 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
771 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
772 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
773 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
774 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
775 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
776 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
777 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
778 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
779 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
780 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
781 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
782 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
783 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
784 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
785 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100786 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300787 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
788 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
789 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
790 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
791 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
792 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
793 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
794 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
795 FIELD(EXIT_QUALIFICATION, exit_qualification),
796 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
797 FIELD(GUEST_CR0, guest_cr0),
798 FIELD(GUEST_CR3, guest_cr3),
799 FIELD(GUEST_CR4, guest_cr4),
800 FIELD(GUEST_ES_BASE, guest_es_base),
801 FIELD(GUEST_CS_BASE, guest_cs_base),
802 FIELD(GUEST_SS_BASE, guest_ss_base),
803 FIELD(GUEST_DS_BASE, guest_ds_base),
804 FIELD(GUEST_FS_BASE, guest_fs_base),
805 FIELD(GUEST_GS_BASE, guest_gs_base),
806 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
807 FIELD(GUEST_TR_BASE, guest_tr_base),
808 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
809 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
810 FIELD(GUEST_DR7, guest_dr7),
811 FIELD(GUEST_RSP, guest_rsp),
812 FIELD(GUEST_RIP, guest_rip),
813 FIELD(GUEST_RFLAGS, guest_rflags),
814 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
815 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
816 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
817 FIELD(HOST_CR0, host_cr0),
818 FIELD(HOST_CR3, host_cr3),
819 FIELD(HOST_CR4, host_cr4),
820 FIELD(HOST_FS_BASE, host_fs_base),
821 FIELD(HOST_GS_BASE, host_gs_base),
822 FIELD(HOST_TR_BASE, host_tr_base),
823 FIELD(HOST_GDTR_BASE, host_gdtr_base),
824 FIELD(HOST_IDTR_BASE, host_idtr_base),
825 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
826 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
827 FIELD(HOST_RSP, host_rsp),
828 FIELD(HOST_RIP, host_rip),
829};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300830
831static inline short vmcs_field_to_offset(unsigned long field)
832{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100833 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
834
835 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
836 vmcs_field_to_offset_table[field] == 0)
837 return -ENOENT;
838
Nadav Har'El22bd0352011-05-25 23:05:57 +0300839 return vmcs_field_to_offset_table[field];
840}
841
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300842static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
843{
844 return to_vmx(vcpu)->nested.current_vmcs12;
845}
846
847static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
848{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200849 struct page *page = kvm_vcpu_gfn_to_page(vcpu, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800850 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300851 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800852
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300853 return page;
854}
855
856static void nested_release_page(struct page *page)
857{
858 kvm_release_page_dirty(page);
859}
860
861static void nested_release_page_clean(struct page *page)
862{
863 kvm_release_page_clean(page);
864}
865
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300866static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Sheng Yang4e1096d2008-07-06 19:16:51 +0800867static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800868static void kvm_cpu_vmxon(u64 addr);
869static void kvm_cpu_vmxoff(void);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800870static bool vmx_xsaves_supported(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200871static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300872static void vmx_set_segment(struct kvm_vcpu *vcpu,
873 struct kvm_segment *var, int seg);
874static void vmx_get_segment(struct kvm_vcpu *vcpu,
875 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200876static bool guest_state_valid(struct kvm_vcpu *vcpu);
877static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordonc3114422013-04-18 14:38:55 +0300878static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300879static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800880static int alloc_identity_pagetable(struct kvm *kvm);
Avi Kivity75880a02007-06-20 11:20:04 +0300881
Avi Kivity6aa8b732006-12-10 02:21:36 -0800882static DEFINE_PER_CPU(struct vmcs *, vmxarea);
883static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300884/*
885 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
886 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
887 */
888static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300889static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800890
Feng Wubf9f6ac2015-09-18 22:29:55 +0800891/*
892 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
893 * can find which vCPU should be waken up.
894 */
895static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
896static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
897
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200898static unsigned long *vmx_io_bitmap_a;
899static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200900static unsigned long *vmx_msr_bitmap_legacy;
901static unsigned long *vmx_msr_bitmap_longmode;
Yang Zhang8d146952013-01-25 10:18:50 +0800902static unsigned long *vmx_msr_bitmap_legacy_x2apic;
903static unsigned long *vmx_msr_bitmap_longmode_x2apic;
Wincy Van3af18d92015-02-03 23:49:31 +0800904static unsigned long *vmx_msr_bitmap_nested;
Abel Gordon4607c2d2013-04-18 14:35:55 +0300905static unsigned long *vmx_vmread_bitmap;
906static unsigned long *vmx_vmwrite_bitmap;
He, Qingfdef3ad2007-04-30 09:45:24 +0300907
Avi Kivity110312c2010-12-21 12:54:20 +0200908static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200909static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200910
Sheng Yang2384d2b2008-01-17 15:14:33 +0800911static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
912static DEFINE_SPINLOCK(vmx_vpid_lock);
913
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300914static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800915 int size;
916 int order;
917 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300918 u32 pin_based_exec_ctrl;
919 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800920 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300921 u32 vmexit_ctrl;
922 u32 vmentry_ctrl;
923} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800924
Hannes Ederefff9e52008-11-28 17:02:06 +0100925static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800926 u32 ept;
927 u32 vpid;
928} vmx_capability;
929
Avi Kivity6aa8b732006-12-10 02:21:36 -0800930#define VMX_SEGMENT_FIELD(seg) \
931 [VCPU_SREG_##seg] = { \
932 .selector = GUEST_##seg##_SELECTOR, \
933 .base = GUEST_##seg##_BASE, \
934 .limit = GUEST_##seg##_LIMIT, \
935 .ar_bytes = GUEST_##seg##_AR_BYTES, \
936 }
937
Mathias Krause772e0312012-08-30 01:30:19 +0200938static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800939 unsigned selector;
940 unsigned base;
941 unsigned limit;
942 unsigned ar_bytes;
943} kvm_vmx_segment_fields[] = {
944 VMX_SEGMENT_FIELD(CS),
945 VMX_SEGMENT_FIELD(DS),
946 VMX_SEGMENT_FIELD(ES),
947 VMX_SEGMENT_FIELD(FS),
948 VMX_SEGMENT_FIELD(GS),
949 VMX_SEGMENT_FIELD(SS),
950 VMX_SEGMENT_FIELD(TR),
951 VMX_SEGMENT_FIELD(LDTR),
952};
953
Avi Kivity26bb0982009-09-07 11:14:12 +0300954static u64 host_efer;
955
Avi Kivity6de4f3a2009-05-31 22:58:47 +0300956static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
957
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300958/*
Brian Gerst8c065852010-07-17 09:03:26 -0400959 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300960 * away by decrementing the array size.
961 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800962static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800963#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300964 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800965#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400966 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800967};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800968
Jan Kiszka5bb16012016-02-09 20:14:21 +0100969static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800970{
971 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
972 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +0100973 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
974}
975
Jan Kiszka6f054852016-02-09 20:15:18 +0100976static inline bool is_debug(u32 intr_info)
977{
978 return is_exception_n(intr_info, DB_VECTOR);
979}
980
981static inline bool is_breakpoint(u32 intr_info)
982{
983 return is_exception_n(intr_info, BP_VECTOR);
984}
985
Jan Kiszka5bb16012016-02-09 20:14:21 +0100986static inline bool is_page_fault(u32 intr_info)
987{
988 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800989}
990
Gui Jianfeng31299942010-03-15 17:29:09 +0800991static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300992{
Jan Kiszka5bb16012016-02-09 20:14:21 +0100993 return is_exception_n(intr_info, NM_VECTOR);
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300994}
995
Gui Jianfeng31299942010-03-15 17:29:09 +0800996static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500997{
Jan Kiszka5bb16012016-02-09 20:14:21 +0100998 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500999}
1000
Gui Jianfeng31299942010-03-15 17:29:09 +08001001static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001002{
1003 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1004 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1005}
1006
Gui Jianfeng31299942010-03-15 17:29:09 +08001007static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001008{
1009 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1010 INTR_INFO_VALID_MASK)) ==
1011 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1012}
1013
Gui Jianfeng31299942010-03-15 17:29:09 +08001014static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001015{
Sheng Yang04547152009-04-01 15:52:31 +08001016 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001017}
1018
Gui Jianfeng31299942010-03-15 17:29:09 +08001019static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001020{
Sheng Yang04547152009-04-01 15:52:31 +08001021 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001022}
1023
Paolo Bonzini35754c92015-07-29 12:05:37 +02001024static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001025{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001026 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001027}
1028
Gui Jianfeng31299942010-03-15 17:29:09 +08001029static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001030{
Sheng Yang04547152009-04-01 15:52:31 +08001031 return vmcs_config.cpu_based_exec_ctrl &
1032 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001033}
1034
Avi Kivity774ead32007-12-26 13:57:04 +02001035static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001036{
Sheng Yang04547152009-04-01 15:52:31 +08001037 return vmcs_config.cpu_based_2nd_exec_ctrl &
1038 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1039}
1040
Yang Zhang8d146952013-01-25 10:18:50 +08001041static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1042{
1043 return vmcs_config.cpu_based_2nd_exec_ctrl &
1044 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1045}
1046
Yang Zhang83d4c282013-01-25 10:18:49 +08001047static inline bool cpu_has_vmx_apic_register_virt(void)
1048{
1049 return vmcs_config.cpu_based_2nd_exec_ctrl &
1050 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1051}
1052
Yang Zhangc7c9c562013-01-25 10:18:51 +08001053static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1054{
1055 return vmcs_config.cpu_based_2nd_exec_ctrl &
1056 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1057}
1058
Yang Zhang01e439b2013-04-11 19:25:12 +08001059static inline bool cpu_has_vmx_posted_intr(void)
1060{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001061 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1062 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001063}
1064
1065static inline bool cpu_has_vmx_apicv(void)
1066{
1067 return cpu_has_vmx_apic_register_virt() &&
1068 cpu_has_vmx_virtual_intr_delivery() &&
1069 cpu_has_vmx_posted_intr();
1070}
1071
Sheng Yang04547152009-04-01 15:52:31 +08001072static inline bool cpu_has_vmx_flexpriority(void)
1073{
1074 return cpu_has_vmx_tpr_shadow() &&
1075 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001076}
1077
Marcelo Tosattie7997942009-06-11 12:07:40 -03001078static inline bool cpu_has_vmx_ept_execute_only(void)
1079{
Gui Jianfeng31299942010-03-15 17:29:09 +08001080 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001081}
1082
Marcelo Tosattie7997942009-06-11 12:07:40 -03001083static inline bool cpu_has_vmx_ept_2m_page(void)
1084{
Gui Jianfeng31299942010-03-15 17:29:09 +08001085 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001086}
1087
Sheng Yang878403b2010-01-05 19:02:29 +08001088static inline bool cpu_has_vmx_ept_1g_page(void)
1089{
Gui Jianfeng31299942010-03-15 17:29:09 +08001090 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001091}
1092
Sheng Yang4bc9b982010-06-02 14:05:24 +08001093static inline bool cpu_has_vmx_ept_4levels(void)
1094{
1095 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1096}
1097
Xudong Hao83c3a332012-05-28 19:33:35 +08001098static inline bool cpu_has_vmx_ept_ad_bits(void)
1099{
1100 return vmx_capability.ept & VMX_EPT_AD_BIT;
1101}
1102
Gui Jianfeng31299942010-03-15 17:29:09 +08001103static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001104{
Gui Jianfeng31299942010-03-15 17:29:09 +08001105 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001106}
1107
Gui Jianfeng31299942010-03-15 17:29:09 +08001108static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001109{
Gui Jianfeng31299942010-03-15 17:29:09 +08001110 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001111}
1112
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001113static inline bool cpu_has_vmx_invvpid_single(void)
1114{
1115 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1116}
1117
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001118static inline bool cpu_has_vmx_invvpid_global(void)
1119{
1120 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1121}
1122
Gui Jianfeng31299942010-03-15 17:29:09 +08001123static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001124{
Sheng Yang04547152009-04-01 15:52:31 +08001125 return vmcs_config.cpu_based_2nd_exec_ctrl &
1126 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001127}
1128
Gui Jianfeng31299942010-03-15 17:29:09 +08001129static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001130{
1131 return vmcs_config.cpu_based_2nd_exec_ctrl &
1132 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1133}
1134
Gui Jianfeng31299942010-03-15 17:29:09 +08001135static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001136{
1137 return vmcs_config.cpu_based_2nd_exec_ctrl &
1138 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1139}
1140
Paolo Bonzini35754c92015-07-29 12:05:37 +02001141static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001142{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001143 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001144}
1145
Gui Jianfeng31299942010-03-15 17:29:09 +08001146static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001147{
Sheng Yang04547152009-04-01 15:52:31 +08001148 return vmcs_config.cpu_based_2nd_exec_ctrl &
1149 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001150}
1151
Gui Jianfeng31299942010-03-15 17:29:09 +08001152static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001153{
1154 return vmcs_config.cpu_based_2nd_exec_ctrl &
1155 SECONDARY_EXEC_RDTSCP;
1156}
1157
Mao, Junjiead756a12012-07-02 01:18:48 +00001158static inline bool cpu_has_vmx_invpcid(void)
1159{
1160 return vmcs_config.cpu_based_2nd_exec_ctrl &
1161 SECONDARY_EXEC_ENABLE_INVPCID;
1162}
1163
Gui Jianfeng31299942010-03-15 17:29:09 +08001164static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001165{
1166 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1167}
1168
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001169static inline bool cpu_has_vmx_wbinvd_exit(void)
1170{
1171 return vmcs_config.cpu_based_2nd_exec_ctrl &
1172 SECONDARY_EXEC_WBINVD_EXITING;
1173}
1174
Abel Gordonabc4fc52013-04-18 14:35:25 +03001175static inline bool cpu_has_vmx_shadow_vmcs(void)
1176{
1177 u64 vmx_msr;
1178 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1179 /* check if the cpu supports writing r/o exit information fields */
1180 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1181 return false;
1182
1183 return vmcs_config.cpu_based_2nd_exec_ctrl &
1184 SECONDARY_EXEC_SHADOW_VMCS;
1185}
1186
Kai Huang843e4332015-01-28 10:54:28 +08001187static inline bool cpu_has_vmx_pml(void)
1188{
1189 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1190}
1191
Haozhong Zhang64903d62015-10-20 15:39:09 +08001192static inline bool cpu_has_vmx_tsc_scaling(void)
1193{
1194 return vmcs_config.cpu_based_2nd_exec_ctrl &
1195 SECONDARY_EXEC_TSC_SCALING;
1196}
1197
Sheng Yang04547152009-04-01 15:52:31 +08001198static inline bool report_flexpriority(void)
1199{
1200 return flexpriority_enabled;
1201}
1202
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001203static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1204{
1205 return vmcs12->cpu_based_vm_exec_control & bit;
1206}
1207
1208static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1209{
1210 return (vmcs12->cpu_based_vm_exec_control &
1211 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1212 (vmcs12->secondary_vm_exec_control & bit);
1213}
1214
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001215static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001216{
1217 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1218}
1219
Jan Kiszkaf41245002014-03-07 20:03:13 +01001220static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1221{
1222 return vmcs12->pin_based_vm_exec_control &
1223 PIN_BASED_VMX_PREEMPTION_TIMER;
1224}
1225
Nadav Har'El155a97a2013-08-05 11:07:16 +03001226static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1227{
1228 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1229}
1230
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001231static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1232{
1233 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
1234 vmx_xsaves_supported();
1235}
1236
Wincy Vanf2b93282015-02-03 23:56:03 +08001237static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1238{
1239 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1240}
1241
Wanpeng Li5c614b32015-10-13 09:18:36 -07001242static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1243{
1244 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1245}
1246
Wincy Van82f0dd42015-02-03 23:57:18 +08001247static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1248{
1249 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1250}
1251
Wincy Van608406e2015-02-03 23:57:51 +08001252static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1253{
1254 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1255}
1256
Wincy Van705699a2015-02-03 23:58:17 +08001257static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1258{
1259 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1260}
1261
Nadav Har'El644d7112011-05-25 23:12:35 +03001262static inline bool is_exception(u32 intr_info)
1263{
1264 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1265 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
1266}
1267
Jan Kiszka533558b2014-01-04 18:47:20 +01001268static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1269 u32 exit_intr_info,
1270 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001271static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1272 struct vmcs12 *vmcs12,
1273 u32 reason, unsigned long qualification);
1274
Rusty Russell8b9cf982007-07-30 16:31:43 +10001275static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001276{
1277 int i;
1278
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001279 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001280 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001281 return i;
1282 return -1;
1283}
1284
Sheng Yang2384d2b2008-01-17 15:14:33 +08001285static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1286{
1287 struct {
1288 u64 vpid : 16;
1289 u64 rsvd : 48;
1290 u64 gva;
1291 } operand = { vpid, 0, gva };
1292
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001293 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001294 /* CF==1 or ZF==1 --> rc = -1 */
1295 "; ja 1f ; ud2 ; 1:"
1296 : : "a"(&operand), "c"(ext) : "cc", "memory");
1297}
1298
Sheng Yang14394422008-04-28 12:24:45 +08001299static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1300{
1301 struct {
1302 u64 eptp, gpa;
1303 } operand = {eptp, gpa};
1304
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001305 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001306 /* CF==1 or ZF==1 --> rc = -1 */
1307 "; ja 1f ; ud2 ; 1:\n"
1308 : : "a" (&operand), "c" (ext) : "cc", "memory");
1309}
1310
Avi Kivity26bb0982009-09-07 11:14:12 +03001311static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001312{
1313 int i;
1314
Rusty Russell8b9cf982007-07-30 16:31:43 +10001315 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001316 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001317 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001318 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001319}
1320
Avi Kivity6aa8b732006-12-10 02:21:36 -08001321static void vmcs_clear(struct vmcs *vmcs)
1322{
1323 u64 phys_addr = __pa(vmcs);
1324 u8 error;
1325
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001326 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001327 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001328 : "cc", "memory");
1329 if (error)
1330 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1331 vmcs, phys_addr);
1332}
1333
Nadav Har'Eld462b812011-05-24 15:26:10 +03001334static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1335{
1336 vmcs_clear(loaded_vmcs->vmcs);
1337 loaded_vmcs->cpu = -1;
1338 loaded_vmcs->launched = 0;
1339}
1340
Dongxiao Xu7725b892010-05-11 18:29:38 +08001341static void vmcs_load(struct vmcs *vmcs)
1342{
1343 u64 phys_addr = __pa(vmcs);
1344 u8 error;
1345
1346 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001347 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001348 : "cc", "memory");
1349 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001350 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001351 vmcs, phys_addr);
1352}
1353
Dave Young2965faa2015-09-09 15:38:55 -07001354#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001355/*
1356 * This bitmap is used to indicate whether the vmclear
1357 * operation is enabled on all cpus. All disabled by
1358 * default.
1359 */
1360static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1361
1362static inline void crash_enable_local_vmclear(int cpu)
1363{
1364 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1365}
1366
1367static inline void crash_disable_local_vmclear(int cpu)
1368{
1369 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1370}
1371
1372static inline int crash_local_vmclear_enabled(int cpu)
1373{
1374 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1375}
1376
1377static void crash_vmclear_local_loaded_vmcss(void)
1378{
1379 int cpu = raw_smp_processor_id();
1380 struct loaded_vmcs *v;
1381
1382 if (!crash_local_vmclear_enabled(cpu))
1383 return;
1384
1385 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1386 loaded_vmcss_on_cpu_link)
1387 vmcs_clear(v->vmcs);
1388}
1389#else
1390static inline void crash_enable_local_vmclear(int cpu) { }
1391static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001392#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001393
Nadav Har'Eld462b812011-05-24 15:26:10 +03001394static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001395{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001396 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001397 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001398
Nadav Har'Eld462b812011-05-24 15:26:10 +03001399 if (loaded_vmcs->cpu != cpu)
1400 return; /* vcpu migration can race with cpu offline */
1401 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001402 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001403 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001404 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001405
1406 /*
1407 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1408 * is before setting loaded_vmcs->vcpu to -1 which is done in
1409 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1410 * then adds the vmcs into percpu list before it is deleted.
1411 */
1412 smp_wmb();
1413
Nadav Har'Eld462b812011-05-24 15:26:10 +03001414 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001415 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001416}
1417
Nadav Har'Eld462b812011-05-24 15:26:10 +03001418static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001419{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001420 int cpu = loaded_vmcs->cpu;
1421
1422 if (cpu != -1)
1423 smp_call_function_single(cpu,
1424 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001425}
1426
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001427static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001428{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001429 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001430 return;
1431
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001432 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001433 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001434}
1435
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001436static inline void vpid_sync_vcpu_global(void)
1437{
1438 if (cpu_has_vmx_invvpid_global())
1439 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1440}
1441
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001442static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001443{
1444 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001445 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001446 else
1447 vpid_sync_vcpu_global();
1448}
1449
Sheng Yang14394422008-04-28 12:24:45 +08001450static inline void ept_sync_global(void)
1451{
1452 if (cpu_has_vmx_invept_global())
1453 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1454}
1455
1456static inline void ept_sync_context(u64 eptp)
1457{
Avi Kivity089d0342009-03-23 18:26:32 +02001458 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001459 if (cpu_has_vmx_invept_context())
1460 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1461 else
1462 ept_sync_global();
1463 }
1464}
1465
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001466static __always_inline void vmcs_check16(unsigned long field)
1467{
1468 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1469 "16-bit accessor invalid for 64-bit field");
1470 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1471 "16-bit accessor invalid for 64-bit high field");
1472 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1473 "16-bit accessor invalid for 32-bit high field");
1474 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1475 "16-bit accessor invalid for natural width field");
1476}
1477
1478static __always_inline void vmcs_check32(unsigned long field)
1479{
1480 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1481 "32-bit accessor invalid for 16-bit field");
1482 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1483 "32-bit accessor invalid for natural width field");
1484}
1485
1486static __always_inline void vmcs_check64(unsigned long field)
1487{
1488 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1489 "64-bit accessor invalid for 16-bit field");
1490 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1491 "64-bit accessor invalid for 64-bit high field");
1492 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1493 "64-bit accessor invalid for 32-bit field");
1494 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1495 "64-bit accessor invalid for natural width field");
1496}
1497
1498static __always_inline void vmcs_checkl(unsigned long field)
1499{
1500 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1501 "Natural width accessor invalid for 16-bit field");
1502 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1503 "Natural width accessor invalid for 64-bit field");
1504 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1505 "Natural width accessor invalid for 64-bit high field");
1506 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1507 "Natural width accessor invalid for 32-bit field");
1508}
1509
1510static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001511{
Avi Kivity5e520e62011-05-15 10:13:12 -04001512 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001513
Avi Kivity5e520e62011-05-15 10:13:12 -04001514 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1515 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001516 return value;
1517}
1518
Avi Kivity96304212011-05-15 10:13:13 -04001519static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001520{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001521 vmcs_check16(field);
1522 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001523}
1524
Avi Kivity96304212011-05-15 10:13:13 -04001525static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001526{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001527 vmcs_check32(field);
1528 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001529}
1530
Avi Kivity96304212011-05-15 10:13:13 -04001531static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001532{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001533 vmcs_check64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001534#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001535 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001536#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001537 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001538#endif
1539}
1540
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001541static __always_inline unsigned long vmcs_readl(unsigned long field)
1542{
1543 vmcs_checkl(field);
1544 return __vmcs_readl(field);
1545}
1546
Avi Kivitye52de1b2007-01-05 16:36:56 -08001547static noinline void vmwrite_error(unsigned long field, unsigned long value)
1548{
1549 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1550 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1551 dump_stack();
1552}
1553
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001554static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001555{
1556 u8 error;
1557
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001558 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001559 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001560 if (unlikely(error))
1561 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001562}
1563
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001564static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001565{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001566 vmcs_check16(field);
1567 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001568}
1569
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001570static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001571{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001572 vmcs_check32(field);
1573 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001574}
1575
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001576static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001577{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001578 vmcs_check64(field);
1579 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001580#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001581 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001582 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001583#endif
1584}
1585
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001586static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001587{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001588 vmcs_checkl(field);
1589 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001590}
1591
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001592static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001593{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001594 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1595 "vmcs_clear_bits does not support 64-bit fields");
1596 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
1597}
1598
1599static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
1600{
1601 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1602 "vmcs_set_bits does not support 64-bit fields");
1603 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001604}
1605
Gleb Natapov2961e8762013-11-25 15:37:13 +02001606static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1607{
1608 vmcs_write32(VM_ENTRY_CONTROLS, val);
1609 vmx->vm_entry_controls_shadow = val;
1610}
1611
1612static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1613{
1614 if (vmx->vm_entry_controls_shadow != val)
1615 vm_entry_controls_init(vmx, val);
1616}
1617
1618static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1619{
1620 return vmx->vm_entry_controls_shadow;
1621}
1622
1623
1624static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1625{
1626 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1627}
1628
1629static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1630{
1631 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1632}
1633
1634static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1635{
1636 vmcs_write32(VM_EXIT_CONTROLS, val);
1637 vmx->vm_exit_controls_shadow = val;
1638}
1639
1640static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1641{
1642 if (vmx->vm_exit_controls_shadow != val)
1643 vm_exit_controls_init(vmx, val);
1644}
1645
1646static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1647{
1648 return vmx->vm_exit_controls_shadow;
1649}
1650
1651
1652static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1653{
1654 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1655}
1656
1657static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1658{
1659 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1660}
1661
Avi Kivity2fb92db2011-04-27 19:42:18 +03001662static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1663{
1664 vmx->segment_cache.bitmask = 0;
1665}
1666
1667static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1668 unsigned field)
1669{
1670 bool ret;
1671 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1672
1673 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1674 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1675 vmx->segment_cache.bitmask = 0;
1676 }
1677 ret = vmx->segment_cache.bitmask & mask;
1678 vmx->segment_cache.bitmask |= mask;
1679 return ret;
1680}
1681
1682static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1683{
1684 u16 *p = &vmx->segment_cache.seg[seg].selector;
1685
1686 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1687 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1688 return *p;
1689}
1690
1691static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1692{
1693 ulong *p = &vmx->segment_cache.seg[seg].base;
1694
1695 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1696 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1697 return *p;
1698}
1699
1700static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1701{
1702 u32 *p = &vmx->segment_cache.seg[seg].limit;
1703
1704 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1705 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1706 return *p;
1707}
1708
1709static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1710{
1711 u32 *p = &vmx->segment_cache.seg[seg].ar;
1712
1713 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1714 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1715 return *p;
1716}
1717
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001718static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1719{
1720 u32 eb;
1721
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001722 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Eric Northup54a20552015-11-03 18:03:53 +01001723 (1u << NM_VECTOR) | (1u << DB_VECTOR) | (1u << AC_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001724 if ((vcpu->guest_debug &
1725 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1726 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1727 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001728 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001729 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001730 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001731 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001732 if (vcpu->fpu_active)
1733 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001734
1735 /* When we are running a nested L2 guest and L1 specified for it a
1736 * certain exception bitmap, we must trap the same exceptions and pass
1737 * them to L1. When running L2, we will only handle the exceptions
1738 * specified above if L1 did not want them.
1739 */
1740 if (is_guest_mode(vcpu))
1741 eb |= get_vmcs12(vcpu)->exception_bitmap;
1742
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001743 vmcs_write32(EXCEPTION_BITMAP, eb);
1744}
1745
Gleb Natapov2961e8762013-11-25 15:37:13 +02001746static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1747 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001748{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001749 vm_entry_controls_clearbit(vmx, entry);
1750 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001751}
1752
Avi Kivity61d2ef22010-04-28 16:40:38 +03001753static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1754{
1755 unsigned i;
1756 struct msr_autoload *m = &vmx->msr_autoload;
1757
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001758 switch (msr) {
1759 case MSR_EFER:
1760 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001761 clear_atomic_switch_msr_special(vmx,
1762 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001763 VM_EXIT_LOAD_IA32_EFER);
1764 return;
1765 }
1766 break;
1767 case MSR_CORE_PERF_GLOBAL_CTRL:
1768 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001769 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001770 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1771 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1772 return;
1773 }
1774 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001775 }
1776
Avi Kivity61d2ef22010-04-28 16:40:38 +03001777 for (i = 0; i < m->nr; ++i)
1778 if (m->guest[i].index == msr)
1779 break;
1780
1781 if (i == m->nr)
1782 return;
1783 --m->nr;
1784 m->guest[i] = m->guest[m->nr];
1785 m->host[i] = m->host[m->nr];
1786 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1787 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1788}
1789
Gleb Natapov2961e8762013-11-25 15:37:13 +02001790static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1791 unsigned long entry, unsigned long exit,
1792 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1793 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001794{
1795 vmcs_write64(guest_val_vmcs, guest_val);
1796 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001797 vm_entry_controls_setbit(vmx, entry);
1798 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001799}
1800
Avi Kivity61d2ef22010-04-28 16:40:38 +03001801static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1802 u64 guest_val, u64 host_val)
1803{
1804 unsigned i;
1805 struct msr_autoload *m = &vmx->msr_autoload;
1806
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001807 switch (msr) {
1808 case MSR_EFER:
1809 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001810 add_atomic_switch_msr_special(vmx,
1811 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001812 VM_EXIT_LOAD_IA32_EFER,
1813 GUEST_IA32_EFER,
1814 HOST_IA32_EFER,
1815 guest_val, host_val);
1816 return;
1817 }
1818 break;
1819 case MSR_CORE_PERF_GLOBAL_CTRL:
1820 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001821 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001822 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1823 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1824 GUEST_IA32_PERF_GLOBAL_CTRL,
1825 HOST_IA32_PERF_GLOBAL_CTRL,
1826 guest_val, host_val);
1827 return;
1828 }
1829 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01001830 case MSR_IA32_PEBS_ENABLE:
1831 /* PEBS needs a quiescent period after being disabled (to write
1832 * a record). Disabling PEBS through VMX MSR swapping doesn't
1833 * provide that period, so a CPU could write host's record into
1834 * guest's memory.
1835 */
1836 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02001837 }
1838
Avi Kivity61d2ef22010-04-28 16:40:38 +03001839 for (i = 0; i < m->nr; ++i)
1840 if (m->guest[i].index == msr)
1841 break;
1842
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001843 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001844 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001845 "Can't add msr %x\n", msr);
1846 return;
1847 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001848 ++m->nr;
1849 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1850 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1851 }
1852
1853 m->guest[i].index = msr;
1854 m->guest[i].value = guest_val;
1855 m->host[i].index = msr;
1856 m->host[i].value = host_val;
1857}
1858
Avi Kivity33ed6322007-05-02 16:54:03 +03001859static void reload_tss(void)
1860{
Avi Kivity33ed6322007-05-02 16:54:03 +03001861 /*
1862 * VT restores TR but not its size. Useless.
1863 */
Christoph Lameter89cbc762014-08-17 12:30:40 -05001864 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001865 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001866
Avi Kivityd3591922010-07-26 18:32:39 +03001867 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001868 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1869 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001870}
1871
Avi Kivity92c0d902009-10-29 11:00:16 +02001872static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001873{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001874 u64 guest_efer = vmx->vcpu.arch.efer;
1875 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03001876
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001877 if (!enable_ept) {
1878 /*
1879 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
1880 * host CPUID is more efficient than testing guest CPUID
1881 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
1882 */
1883 if (boot_cpu_has(X86_FEATURE_SMEP))
1884 guest_efer |= EFER_NX;
1885 else if (!(guest_efer & EFER_NX))
1886 ignore_bits |= EFER_NX;
1887 }
Roel Kluin3a34a882009-08-04 02:08:45 -07001888
Avi Kivity51c6cf62007-08-29 03:48:05 +03001889 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001890 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03001891 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001892 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001893#ifdef CONFIG_X86_64
1894 ignore_bits |= EFER_LMA | EFER_LME;
1895 /* SCE is meaningful only in long mode on Intel */
1896 if (guest_efer & EFER_LMA)
1897 ignore_bits &= ~(u64)EFER_SCE;
1898#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03001899
1900 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08001901
1902 /*
1903 * On EPT, we can't emulate NX, so we must switch EFER atomically.
1904 * On CPUs that support "load IA32_EFER", always switch EFER
1905 * atomically, since it's faster than switching it manually.
1906 */
1907 if (cpu_has_load_ia32_efer ||
1908 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03001909 if (!(guest_efer & EFER_LMA))
1910 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08001911 if (guest_efer != host_efer)
1912 add_atomic_switch_msr(vmx, MSR_EFER,
1913 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03001914 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001915 } else {
1916 guest_efer &= ~ignore_bits;
1917 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001918
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001919 vmx->guest_msrs[efer_offset].data = guest_efer;
1920 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
1921
1922 return true;
1923 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03001924}
1925
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001926static unsigned long segment_base(u16 selector)
1927{
Christoph Lameter89cbc762014-08-17 12:30:40 -05001928 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001929 struct desc_struct *d;
1930 unsigned long table_base;
1931 unsigned long v;
1932
1933 if (!(selector & ~3))
1934 return 0;
1935
Avi Kivityd3591922010-07-26 18:32:39 +03001936 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001937
1938 if (selector & 4) { /* from ldt */
1939 u16 ldt_selector = kvm_read_ldt();
1940
1941 if (!(ldt_selector & ~3))
1942 return 0;
1943
1944 table_base = segment_base(ldt_selector);
1945 }
1946 d = (struct desc_struct *)(table_base + (selector & ~7));
1947 v = get_desc_base(d);
1948#ifdef CONFIG_X86_64
1949 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
1950 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
1951#endif
1952 return v;
1953}
1954
1955static inline unsigned long kvm_read_tr_base(void)
1956{
1957 u16 tr;
1958 asm("str %0" : "=g"(tr));
1959 return segment_base(tr);
1960}
1961
Avi Kivity04d2cc72007-09-10 18:10:54 +03001962static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001963{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001964 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001965 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001966
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001967 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001968 return;
1969
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001970 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001971 /*
1972 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1973 * allow segment selectors with cpl > 0 or ti == 1.
1974 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001975 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02001976 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02001977 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001978 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001979 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001980 vmx->host_state.fs_reload_needed = 0;
1981 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03001982 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001983 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001984 }
Avi Kivity9581d442010-10-19 16:46:55 +02001985 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001986 if (!(vmx->host_state.gs_sel & 7))
1987 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001988 else {
1989 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001990 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001991 }
1992
1993#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03001994 savesegment(ds, vmx->host_state.ds_sel);
1995 savesegment(es, vmx->host_state.es_sel);
1996#endif
1997
1998#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03001999 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
2000 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
2001#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002002 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
2003 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03002004#endif
Avi Kivity707c0872007-05-02 17:33:43 +03002005
2006#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002007 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
2008 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03002009 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03002010#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002011 if (boot_cpu_has(X86_FEATURE_MPX))
2012 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03002013 for (i = 0; i < vmx->save_nmsrs; ++i)
2014 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002015 vmx->guest_msrs[i].data,
2016 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002017}
2018
Avi Kivitya9b21b62008-06-24 11:48:49 +03002019static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002020{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002021 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002022 return;
2023
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002024 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002025 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02002026#ifdef CONFIG_X86_64
2027 if (is_long_mode(&vmx->vcpu))
2028 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2029#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002030 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002031 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002032#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02002033 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002034#else
2035 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002036#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002037 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02002038 if (vmx->host_state.fs_reload_needed)
2039 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002040#ifdef CONFIG_X86_64
2041 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
2042 loadsegment(ds, vmx->host_state.ds_sel);
2043 loadsegment(es, vmx->host_state.es_sel);
2044 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002045#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002046 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002047#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002048 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002049#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002050 if (vmx->host_state.msr_host_bndcfgs)
2051 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07002052 /*
2053 * If the FPU is not active (through the host task or
2054 * the guest vcpu), then restore the cr0.TS bit.
2055 */
Ingo Molnar3c6dffa2015-04-28 12:28:08 +02002056 if (!fpregs_active() && !vmx->vcpu.guest_fpu_loaded)
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07002057 stts();
Christoph Lameter89cbc762014-08-17 12:30:40 -05002058 load_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03002059}
2060
Avi Kivitya9b21b62008-06-24 11:48:49 +03002061static void vmx_load_host_state(struct vcpu_vmx *vmx)
2062{
2063 preempt_disable();
2064 __vmx_load_host_state(vmx);
2065 preempt_enable();
2066}
2067
Feng Wu28b835d2015-09-18 22:29:54 +08002068static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2069{
2070 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2071 struct pi_desc old, new;
2072 unsigned int dest;
2073
2074 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
2075 !irq_remapping_cap(IRQ_POSTING_CAP))
2076 return;
2077
2078 do {
2079 old.control = new.control = pi_desc->control;
2080
2081 /*
2082 * If 'nv' field is POSTED_INTR_WAKEUP_VECTOR, there
2083 * are two possible cases:
2084 * 1. After running 'pre_block', context switch
2085 * happened. For this case, 'sn' was set in
2086 * vmx_vcpu_put(), so we need to clear it here.
2087 * 2. After running 'pre_block', we were blocked,
2088 * and woken up by some other guy. For this case,
2089 * we don't need to do anything, 'pi_post_block'
2090 * will do everything for us. However, we cannot
2091 * check whether it is case #1 or case #2 here
2092 * (maybe, not needed), so we also clear sn here,
2093 * I think it is not a big deal.
2094 */
2095 if (pi_desc->nv != POSTED_INTR_WAKEUP_VECTOR) {
2096 if (vcpu->cpu != cpu) {
2097 dest = cpu_physical_id(cpu);
2098
2099 if (x2apic_enabled())
2100 new.ndst = dest;
2101 else
2102 new.ndst = (dest << 8) & 0xFF00;
2103 }
2104
2105 /* set 'NV' to 'notification vector' */
2106 new.nv = POSTED_INTR_VECTOR;
2107 }
2108
2109 /* Allow posting non-urgent interrupts */
2110 new.sn = 0;
2111 } while (cmpxchg(&pi_desc->control, old.control,
2112 new.control) != old.control);
2113}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002114
Avi Kivity6aa8b732006-12-10 02:21:36 -08002115/*
2116 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2117 * vcpu mutex is already taken.
2118 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002119static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002120{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002121 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002122 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002123
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002124 if (!vmm_exclusive)
2125 kvm_cpu_vmxon(phys_addr);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002126 else if (vmx->loaded_vmcs->cpu != cpu)
2127 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002128
Nadav Har'Eld462b812011-05-24 15:26:10 +03002129 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2130 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2131 vmcs_load(vmx->loaded_vmcs->vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002132 }
2133
Nadav Har'Eld462b812011-05-24 15:26:10 +03002134 if (vmx->loaded_vmcs->cpu != cpu) {
Christoph Lameter89cbc762014-08-17 12:30:40 -05002135 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002136 unsigned long sysenter_esp;
2137
Avi Kivitya8eeb042010-05-10 12:34:53 +03002138 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002139 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002140 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002141
2142 /*
2143 * Read loaded_vmcs->cpu should be before fetching
2144 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2145 * See the comments in __loaded_vmcs_clear().
2146 */
2147 smp_rmb();
2148
Nadav Har'Eld462b812011-05-24 15:26:10 +03002149 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2150 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002151 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002152 local_irq_enable();
2153
Avi Kivity6aa8b732006-12-10 02:21:36 -08002154 /*
2155 * Linux uses per-cpu TSS and GDT, so set these when switching
2156 * processors.
2157 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002158 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03002159 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002160
2161 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2162 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08002163
Nadav Har'Eld462b812011-05-24 15:26:10 +03002164 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002165 }
Feng Wu28b835d2015-09-18 22:29:54 +08002166
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002167 /* Setup TSC multiplier */
2168 if (kvm_has_tsc_control &&
2169 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio) {
2170 vmx->current_tsc_ratio = vcpu->arch.tsc_scaling_ratio;
2171 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
2172 }
2173
Feng Wu28b835d2015-09-18 22:29:54 +08002174 vmx_vcpu_pi_load(vcpu, cpu);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002175 vmx->host_pkru = read_pkru();
Feng Wu28b835d2015-09-18 22:29:54 +08002176}
2177
2178static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2179{
2180 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2181
2182 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
2183 !irq_remapping_cap(IRQ_POSTING_CAP))
2184 return;
2185
2186 /* Set SN when the vCPU is preempted */
2187 if (vcpu->preempted)
2188 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002189}
2190
2191static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2192{
Feng Wu28b835d2015-09-18 22:29:54 +08002193 vmx_vcpu_pi_put(vcpu);
2194
Avi Kivitya9b21b62008-06-24 11:48:49 +03002195 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002196 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002197 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
2198 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002199 kvm_cpu_vmxoff();
2200 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002201}
2202
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002203static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
2204{
Avi Kivity81231c62010-01-24 16:26:40 +02002205 ulong cr0;
2206
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002207 if (vcpu->fpu_active)
2208 return;
2209 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02002210 cr0 = vmcs_readl(GUEST_CR0);
2211 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
2212 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
2213 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002214 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002215 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002216 if (is_guest_mode(vcpu))
2217 vcpu->arch.cr0_guest_owned_bits &=
2218 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02002219 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002220}
2221
Avi Kivityedcafe32009-12-30 18:07:40 +02002222static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2223
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002224/*
2225 * Return the cr0 value that a nested guest would read. This is a combination
2226 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2227 * its hypervisor (cr0_read_shadow).
2228 */
2229static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2230{
2231 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2232 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2233}
2234static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2235{
2236 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2237 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2238}
2239
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002240static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
2241{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002242 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
2243 * set this *before* calling this function.
2244 */
Avi Kivityedcafe32009-12-30 18:07:40 +02002245 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02002246 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002247 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002248 vcpu->arch.cr0_guest_owned_bits = 0;
2249 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002250 if (is_guest_mode(vcpu)) {
2251 /*
2252 * L1's specified read shadow might not contain the TS bit,
2253 * so now that we turned on shadowing of this bit, we need to
2254 * set this bit of the shadow. Like in nested_vmx_run we need
2255 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
2256 * up-to-date here because we just decached cr0.TS (and we'll
2257 * only update vmcs12->guest_cr0 on nested exit).
2258 */
2259 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2260 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
2261 (vcpu->arch.cr0 & X86_CR0_TS);
2262 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
2263 } else
2264 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002265}
2266
Avi Kivity6aa8b732006-12-10 02:21:36 -08002267static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2268{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002269 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002270
Avi Kivity6de12732011-03-07 12:51:22 +02002271 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2272 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2273 rflags = vmcs_readl(GUEST_RFLAGS);
2274 if (to_vmx(vcpu)->rmode.vm86_active) {
2275 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2276 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2277 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2278 }
2279 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002280 }
Avi Kivity6de12732011-03-07 12:51:22 +02002281 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002282}
2283
2284static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2285{
Avi Kivity6de12732011-03-07 12:51:22 +02002286 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2287 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002288 if (to_vmx(vcpu)->rmode.vm86_active) {
2289 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002290 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002291 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002292 vmcs_writel(GUEST_RFLAGS, rflags);
2293}
2294
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08002295static u32 vmx_get_pkru(struct kvm_vcpu *vcpu)
2296{
2297 return to_vmx(vcpu)->guest_pkru;
2298}
2299
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002300static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002301{
2302 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2303 int ret = 0;
2304
2305 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002306 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002307 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002308 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002309
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002310 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002311}
2312
2313static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2314{
2315 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2316 u32 interruptibility = interruptibility_old;
2317
2318 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2319
Jan Kiszka48005f62010-02-19 19:38:07 +01002320 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002321 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002322 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002323 interruptibility |= GUEST_INTR_STATE_STI;
2324
2325 if ((interruptibility != interruptibility_old))
2326 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2327}
2328
Avi Kivity6aa8b732006-12-10 02:21:36 -08002329static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2330{
2331 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002332
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002333 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002334 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002335 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002336
Glauber Costa2809f5d2009-05-12 16:21:05 -04002337 /* skipping an emulated instruction also counts */
2338 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002339}
2340
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002341/*
2342 * KVM wants to inject page-faults which it got to the guest. This function
2343 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002344 */
Gleb Natapove011c662013-09-25 12:51:35 +03002345static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002346{
2347 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2348
Gleb Natapove011c662013-09-25 12:51:35 +03002349 if (!(vmcs12->exception_bitmap & (1u << nr)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002350 return 0;
2351
Jan Kiszka533558b2014-01-04 18:47:20 +01002352 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
2353 vmcs_read32(VM_EXIT_INTR_INFO),
2354 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002355 return 1;
2356}
2357
Avi Kivity298101d2007-11-25 13:41:11 +02002358static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02002359 bool has_error_code, u32 error_code,
2360 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02002361{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002362 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002363 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002364
Gleb Natapove011c662013-09-25 12:51:35 +03002365 if (!reinject && is_guest_mode(vcpu) &&
2366 nested_vmx_check_exception(vcpu, nr))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002367 return;
2368
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002369 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002370 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002371 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2372 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002373
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002374 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002375 int inc_eip = 0;
2376 if (kvm_exception_is_soft(nr))
2377 inc_eip = vcpu->arch.event_exit_inst_len;
2378 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002379 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002380 return;
2381 }
2382
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002383 if (kvm_exception_is_soft(nr)) {
2384 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2385 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002386 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2387 } else
2388 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2389
2390 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002391}
2392
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002393static bool vmx_rdtscp_supported(void)
2394{
2395 return cpu_has_vmx_rdtscp();
2396}
2397
Mao, Junjiead756a12012-07-02 01:18:48 +00002398static bool vmx_invpcid_supported(void)
2399{
2400 return cpu_has_vmx_invpcid() && enable_ept;
2401}
2402
Avi Kivity6aa8b732006-12-10 02:21:36 -08002403/*
Eddie Donga75beee2007-05-17 18:55:15 +03002404 * Swap MSR entry in host/guest MSR entry array.
2405 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002406static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002407{
Avi Kivity26bb0982009-09-07 11:14:12 +03002408 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002409
2410 tmp = vmx->guest_msrs[to];
2411 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2412 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002413}
2414
Yang Zhang8d146952013-01-25 10:18:50 +08002415static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2416{
2417 unsigned long *msr_bitmap;
2418
Wincy Van670125b2015-03-04 14:31:56 +08002419 if (is_guest_mode(vcpu))
2420 msr_bitmap = vmx_msr_bitmap_nested;
Roman Kagan3ce424e2016-05-18 17:48:20 +03002421 else if (cpu_has_secondary_exec_ctrls() &&
2422 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
2423 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
Yang Zhang8d146952013-01-25 10:18:50 +08002424 if (is_long_mode(vcpu))
2425 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2426 else
2427 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
2428 } else {
2429 if (is_long_mode(vcpu))
2430 msr_bitmap = vmx_msr_bitmap_longmode;
2431 else
2432 msr_bitmap = vmx_msr_bitmap_legacy;
2433 }
2434
2435 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2436}
2437
Eddie Donga75beee2007-05-17 18:55:15 +03002438/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002439 * Set up the vmcs to automatically save and restore system
2440 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2441 * mode, as fiddling with msrs is very expensive.
2442 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002443static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002444{
Avi Kivity26bb0982009-09-07 11:14:12 +03002445 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002446
Eddie Donga75beee2007-05-17 18:55:15 +03002447 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002448#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002449 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002450 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002451 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002452 move_msr_up(vmx, index, save_nmsrs++);
2453 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002454 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002455 move_msr_up(vmx, index, save_nmsrs++);
2456 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002457 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002458 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002459 index = __find_msr_index(vmx, MSR_TSC_AUX);
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08002460 if (index >= 0 && guest_cpuid_has_rdtscp(&vmx->vcpu))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002461 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002462 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002463 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002464 * if efer.sce is enabled.
2465 */
Brian Gerst8c065852010-07-17 09:03:26 -04002466 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002467 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002468 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002469 }
Eddie Donga75beee2007-05-17 18:55:15 +03002470#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002471 index = __find_msr_index(vmx, MSR_EFER);
2472 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002473 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002474
Avi Kivity26bb0982009-09-07 11:14:12 +03002475 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002476
Yang Zhang8d146952013-01-25 10:18:50 +08002477 if (cpu_has_vmx_msr_bitmap())
2478 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002479}
2480
2481/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002482 * reads and returns guest's timestamp counter "register"
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002483 * guest_tsc = (host_tsc * tsc multiplier) >> 48 + tsc_offset
2484 * -- Intel TSC Scaling for Virtualization White Paper, sec 1.3
Avi Kivity6aa8b732006-12-10 02:21:36 -08002485 */
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002486static u64 guest_read_tsc(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002487{
2488 u64 host_tsc, tsc_offset;
2489
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002490 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002491 tsc_offset = vmcs_read64(TSC_OFFSET);
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002492 return kvm_scale_tsc(vcpu, host_tsc) + tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002493}
2494
2495/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002496 * Like guest_read_tsc, but always returns L1's notion of the timestamp
2497 * counter, even if a nested guest (L2) is currently running.
2498 */
Paolo Bonzini48d89b92014-08-26 13:27:46 +02002499static u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002500{
Marcelo Tosatti886b4702012-11-27 23:28:58 -02002501 u64 tsc_offset;
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002502
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002503 tsc_offset = is_guest_mode(vcpu) ?
2504 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
2505 vmcs_read64(TSC_OFFSET);
2506 return host_tsc + tsc_offset;
2507}
2508
Will Auldba904632012-11-29 12:42:50 -08002509static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
2510{
2511 return vmcs_read64(TSC_OFFSET);
2512}
2513
Joerg Roedel4051b182011-03-25 09:44:49 +01002514/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002515 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002516 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002517static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002518{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002519 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002520 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002521 * We're here if L1 chose not to trap WRMSR to TSC. According
2522 * to the spec, this should set L1's TSC; The offset that L1
2523 * set for L2 remains unchanged, and still needs to be added
2524 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002525 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002526 struct vmcs12 *vmcs12;
2527 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
2528 /* recalculate vmcs02.TSC_OFFSET: */
2529 vmcs12 = get_vmcs12(vcpu);
2530 vmcs_write64(TSC_OFFSET, offset +
2531 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2532 vmcs12->tsc_offset : 0));
2533 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002534 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2535 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002536 vmcs_write64(TSC_OFFSET, offset);
2537 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002538}
2539
Haozhong Zhang58ea6762015-10-20 15:39:06 +08002540static void vmx_adjust_tsc_offset_guest(struct kvm_vcpu *vcpu, s64 adjustment)
Zachary Amsdene48672f2010-08-19 22:07:23 -10002541{
2542 u64 offset = vmcs_read64(TSC_OFFSET);
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002543
Zachary Amsdene48672f2010-08-19 22:07:23 -10002544 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03002545 if (is_guest_mode(vcpu)) {
2546 /* Even when running L2, the adjustment needs to apply to L1 */
2547 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002548 } else
2549 trace_kvm_write_tsc_offset(vcpu->vcpu_id, offset,
2550 offset + adjustment);
Zachary Amsdene48672f2010-08-19 22:07:23 -10002551}
2552
Nadav Har'El801d3422011-05-25 23:02:23 +03002553static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2554{
2555 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2556 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2557}
2558
2559/*
2560 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2561 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2562 * all guests if the "nested" module option is off, and can also be disabled
2563 * for a single guest by disabling its VMX cpuid bit.
2564 */
2565static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2566{
2567 return nested && guest_cpuid_has_vmx(vcpu);
2568}
2569
Avi Kivity6aa8b732006-12-10 02:21:36 -08002570/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002571 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2572 * returned for the various VMX controls MSRs when nested VMX is enabled.
2573 * The same values should also be used to verify that vmcs12 control fields are
2574 * valid during nested entry from L1 to L2.
2575 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2576 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2577 * bit in the high half is on if the corresponding bit in the control field
2578 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002579 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002580static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002581{
2582 /*
2583 * Note that as a general rule, the high half of the MSRs (bits in
2584 * the control fields which may be 1) should be initialized by the
2585 * intersection of the underlying hardware's MSR (i.e., features which
2586 * can be supported) and the list of features we want to expose -
2587 * because they are known to be properly supported in our code.
2588 * Also, usually, the low half of the MSRs (bits which must be 1) can
2589 * be set to 0, meaning that L1 may turn off any of these bits. The
2590 * reason is that if one of these bits is necessary, it will appear
2591 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2592 * fields of vmcs01 and vmcs02, will turn these bits off - and
2593 * nested_vmx_exit_handled() will not pass related exits to L1.
2594 * These rules have exceptions below.
2595 */
2596
2597 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002598 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002599 vmx->nested.nested_vmx_pinbased_ctls_low,
2600 vmx->nested.nested_vmx_pinbased_ctls_high);
2601 vmx->nested.nested_vmx_pinbased_ctls_low |=
2602 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2603 vmx->nested.nested_vmx_pinbased_ctls_high &=
2604 PIN_BASED_EXT_INTR_MASK |
2605 PIN_BASED_NMI_EXITING |
2606 PIN_BASED_VIRTUAL_NMIS;
2607 vmx->nested.nested_vmx_pinbased_ctls_high |=
2608 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002609 PIN_BASED_VMX_PREEMPTION_TIMER;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002610 if (kvm_vcpu_apicv_active(&vmx->vcpu))
Wincy Van705699a2015-02-03 23:58:17 +08002611 vmx->nested.nested_vmx_pinbased_ctls_high |=
2612 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002613
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002614 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002615 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002616 vmx->nested.nested_vmx_exit_ctls_low,
2617 vmx->nested.nested_vmx_exit_ctls_high);
2618 vmx->nested.nested_vmx_exit_ctls_low =
2619 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002620
Wincy Vanb9c237b2015-02-03 23:56:30 +08002621 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002622#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002623 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002624#endif
Jan Kiszkaf41245002014-03-07 20:03:13 +01002625 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002626 vmx->nested.nested_vmx_exit_ctls_high |=
2627 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf41245002014-03-07 20:03:13 +01002628 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002629 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2630
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002631 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002632 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002633
Jan Kiszka2996fca2014-06-16 13:59:43 +02002634 /* We support free control of debug control saving. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002635 vmx->nested.nested_vmx_true_exit_ctls_low =
2636 vmx->nested.nested_vmx_exit_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002637 ~VM_EXIT_SAVE_DEBUG_CONTROLS;
2638
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002639 /* entry controls */
2640 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002641 vmx->nested.nested_vmx_entry_ctls_low,
2642 vmx->nested.nested_vmx_entry_ctls_high);
2643 vmx->nested.nested_vmx_entry_ctls_low =
2644 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2645 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002646#ifdef CONFIG_X86_64
2647 VM_ENTRY_IA32E_MODE |
2648#endif
2649 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002650 vmx->nested.nested_vmx_entry_ctls_high |=
2651 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002652 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002653 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002654
Jan Kiszka2996fca2014-06-16 13:59:43 +02002655 /* We support free control of debug control loading. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002656 vmx->nested.nested_vmx_true_entry_ctls_low =
2657 vmx->nested.nested_vmx_entry_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002658 ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
2659
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002660 /* cpu-based controls */
2661 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002662 vmx->nested.nested_vmx_procbased_ctls_low,
2663 vmx->nested.nested_vmx_procbased_ctls_high);
2664 vmx->nested.nested_vmx_procbased_ctls_low =
2665 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2666 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002667 CPU_BASED_VIRTUAL_INTR_PENDING |
2668 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002669 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2670 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2671 CPU_BASED_CR3_STORE_EXITING |
2672#ifdef CONFIG_X86_64
2673 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2674#endif
2675 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002676 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2677 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2678 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2679 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002680 /*
2681 * We can allow some features even when not supported by the
2682 * hardware. For example, L1 can specify an MSR bitmap - and we
2683 * can use it to avoid exits to L1 - even when L0 runs L2
2684 * without MSR bitmaps.
2685 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002686 vmx->nested.nested_vmx_procbased_ctls_high |=
2687 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002688 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002689
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002690 /* We support free control of CR3 access interception. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002691 vmx->nested.nested_vmx_true_procbased_ctls_low =
2692 vmx->nested.nested_vmx_procbased_ctls_low &
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002693 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2694
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002695 /* secondary cpu-based controls */
2696 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002697 vmx->nested.nested_vmx_secondary_ctls_low,
2698 vmx->nested.nested_vmx_secondary_ctls_high);
2699 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2700 vmx->nested.nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002701 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01002702 SECONDARY_EXEC_RDTSCP |
Wincy Vanf2b93282015-02-03 23:56:03 +08002703 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wanpeng Li5c614b32015-10-13 09:18:36 -07002704 SECONDARY_EXEC_ENABLE_VPID |
Wincy Van82f0dd42015-02-03 23:57:18 +08002705 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002706 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002707 SECONDARY_EXEC_WBINVD_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002708 SECONDARY_EXEC_XSAVES |
2709 SECONDARY_EXEC_PCOMMIT;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002710
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002711 if (enable_ept) {
2712 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002713 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002714 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002715 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Jan Kiszkad3134db2013-10-23 14:40:31 +01002716 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
2717 VMX_EPT_INVEPT_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002718 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002719 /*
Bandan Das4b855072014-04-19 18:17:44 -04002720 * For nested guests, we don't do anything specific
2721 * for single context invalidation. Hence, only advertise
2722 * support for global context invalidation.
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002723 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002724 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT;
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002725 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002726 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002727
Paolo Bonzinief697a72016-03-18 16:58:38 +01002728 /*
2729 * Old versions of KVM use the single-context version without
2730 * checking for support, so declare that it is supported even
2731 * though it is treated as global context. The alternative is
2732 * not failing the single-context invvpid, and it is worse.
2733 */
Wanpeng Li089d7b62015-10-13 09:18:37 -07002734 if (enable_vpid)
2735 vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
Paolo Bonzinief697a72016-03-18 16:58:38 +01002736 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT |
Wanpeng Li089d7b62015-10-13 09:18:37 -07002737 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
2738 else
2739 vmx->nested.nested_vmx_vpid_caps = 0;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07002740
Radim Krčmář0790ec12015-03-17 14:02:32 +01002741 if (enable_unrestricted_guest)
2742 vmx->nested.nested_vmx_secondary_ctls_high |=
2743 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2744
Jan Kiszkac18911a2013-03-13 16:06:41 +01002745 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002746 rdmsr(MSR_IA32_VMX_MISC,
2747 vmx->nested.nested_vmx_misc_low,
2748 vmx->nested.nested_vmx_misc_high);
2749 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2750 vmx->nested.nested_vmx_misc_low |=
2751 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf41245002014-03-07 20:03:13 +01002752 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002753 vmx->nested.nested_vmx_misc_high = 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002754}
2755
2756static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2757{
2758 /*
2759 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2760 */
2761 return ((control & high) | low) == control;
2762}
2763
2764static inline u64 vmx_control_msr(u32 low, u32 high)
2765{
2766 return low | ((u64)high << 32);
2767}
2768
Jan Kiszkacae50132014-01-04 18:47:22 +01002769/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002770static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2771{
Wincy Vanb9c237b2015-02-03 23:56:30 +08002772 struct vcpu_vmx *vmx = to_vmx(vcpu);
2773
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002774 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002775 case MSR_IA32_VMX_BASIC:
2776 /*
2777 * This MSR reports some information about VMX support. We
2778 * should return information about the VMX we emulate for the
2779 * guest, and the VMCS structure we give it - not about the
2780 * VMX support of the underlying hardware.
2781 */
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002782 *pdata = VMCS12_REVISION | VMX_BASIC_TRUE_CTLS |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002783 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2784 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2785 break;
2786 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2787 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002788 *pdata = vmx_control_msr(
2789 vmx->nested.nested_vmx_pinbased_ctls_low,
2790 vmx->nested.nested_vmx_pinbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002791 break;
2792 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002793 *pdata = vmx_control_msr(
2794 vmx->nested.nested_vmx_true_procbased_ctls_low,
2795 vmx->nested.nested_vmx_procbased_ctls_high);
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002796 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002797 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002798 *pdata = vmx_control_msr(
2799 vmx->nested.nested_vmx_procbased_ctls_low,
2800 vmx->nested.nested_vmx_procbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002801 break;
2802 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002803 *pdata = vmx_control_msr(
2804 vmx->nested.nested_vmx_true_exit_ctls_low,
2805 vmx->nested.nested_vmx_exit_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002806 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002807 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002808 *pdata = vmx_control_msr(
2809 vmx->nested.nested_vmx_exit_ctls_low,
2810 vmx->nested.nested_vmx_exit_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002811 break;
2812 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002813 *pdata = vmx_control_msr(
2814 vmx->nested.nested_vmx_true_entry_ctls_low,
2815 vmx->nested.nested_vmx_entry_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002816 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002817 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002818 *pdata = vmx_control_msr(
2819 vmx->nested.nested_vmx_entry_ctls_low,
2820 vmx->nested.nested_vmx_entry_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002821 break;
2822 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002823 *pdata = vmx_control_msr(
2824 vmx->nested.nested_vmx_misc_low,
2825 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002826 break;
2827 /*
2828 * These MSRs specify bits which the guest must keep fixed (on or off)
2829 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2830 * We picked the standard core2 setting.
2831 */
2832#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2833#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2834 case MSR_IA32_VMX_CR0_FIXED0:
2835 *pdata = VMXON_CR0_ALWAYSON;
2836 break;
2837 case MSR_IA32_VMX_CR0_FIXED1:
2838 *pdata = -1ULL;
2839 break;
2840 case MSR_IA32_VMX_CR4_FIXED0:
2841 *pdata = VMXON_CR4_ALWAYSON;
2842 break;
2843 case MSR_IA32_VMX_CR4_FIXED1:
2844 *pdata = -1ULL;
2845 break;
2846 case MSR_IA32_VMX_VMCS_ENUM:
Jan Kiszka53814172014-06-16 13:59:44 +02002847 *pdata = 0x2e; /* highest index: VMX_PREEMPTION_TIMER_VALUE */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002848 break;
2849 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002850 *pdata = vmx_control_msr(
2851 vmx->nested.nested_vmx_secondary_ctls_low,
2852 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002853 break;
2854 case MSR_IA32_VMX_EPT_VPID_CAP:
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002855 /* Currently, no nested vpid support */
Wanpeng Li089d7b62015-10-13 09:18:37 -07002856 *pdata = vmx->nested.nested_vmx_ept_caps |
2857 ((u64)vmx->nested.nested_vmx_vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002858 break;
2859 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002860 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002861 }
2862
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002863 return 0;
2864}
2865
2866/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002867 * Reads an msr value (of 'msr_index') into 'pdata'.
2868 * Returns 0 on success, non-0 otherwise.
2869 * Assumes vcpu_load() was already called.
2870 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002871static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002872{
Avi Kivity26bb0982009-09-07 11:14:12 +03002873 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002874
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002875 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002876#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002877 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002878 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002879 break;
2880 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002881 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002882 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002883 case MSR_KERNEL_GS_BASE:
2884 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002885 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002886 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002887#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002888 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002889 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302890 case MSR_IA32_TSC:
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002891 msr_info->data = guest_read_tsc(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002892 break;
2893 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002894 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002895 break;
2896 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002897 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002898 break;
2899 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002900 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002901 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002902 case MSR_IA32_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002903 if (!kvm_mpx_supported())
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002904 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002905 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002906 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002907 case MSR_IA32_FEATURE_CONTROL:
2908 if (!nested_vmx_allowed(vcpu))
2909 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002910 msr_info->data = to_vmx(vcpu)->nested.msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01002911 break;
2912 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2913 if (!nested_vmx_allowed(vcpu))
2914 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002915 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08002916 case MSR_IA32_XSS:
2917 if (!vmx_xsaves_supported())
2918 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002919 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08002920 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002921 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08002922 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002923 return 1;
2924 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002925 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002926 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002927 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002928 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08002929 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002930 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002931 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002932 }
2933
Avi Kivity6aa8b732006-12-10 02:21:36 -08002934 return 0;
2935}
2936
Jan Kiszkacae50132014-01-04 18:47:22 +01002937static void vmx_leave_nested(struct kvm_vcpu *vcpu);
2938
Avi Kivity6aa8b732006-12-10 02:21:36 -08002939/*
2940 * Writes msr value into into the appropriate "register".
2941 * Returns 0 on success, non-0 otherwise.
2942 * Assumes vcpu_load() was already called.
2943 */
Will Auld8fe8ab42012-11-29 12:42:12 -08002944static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002945{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002946 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002947 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03002948 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08002949 u32 msr_index = msr_info->index;
2950 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03002951
Avi Kivity6aa8b732006-12-10 02:21:36 -08002952 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08002953 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08002954 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03002955 break;
Avi Kivity16175a72009-03-23 22:13:44 +02002956#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002957 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002958 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002959 vmcs_writel(GUEST_FS_BASE, data);
2960 break;
2961 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002962 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002963 vmcs_writel(GUEST_GS_BASE, data);
2964 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002965 case MSR_KERNEL_GS_BASE:
2966 vmx_load_host_state(vmx);
2967 vmx->msr_guest_kernel_gs_base = data;
2968 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002969#endif
2970 case MSR_IA32_SYSENTER_CS:
2971 vmcs_write32(GUEST_SYSENTER_CS, data);
2972 break;
2973 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002974 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002975 break;
2976 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002977 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002978 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002979 case MSR_IA32_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002980 if (!kvm_mpx_supported())
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002981 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002982 vmcs_write64(GUEST_BNDCFGS, data);
2983 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302984 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08002985 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002986 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002987 case MSR_IA32_CR_PAT:
2988 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03002989 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
2990 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08002991 vmcs_write64(GUEST_IA32_PAT, data);
2992 vcpu->arch.pat = data;
2993 break;
2994 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002995 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002996 break;
Will Auldba904632012-11-29 12:42:50 -08002997 case MSR_IA32_TSC_ADJUST:
2998 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002999 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003000 case MSR_IA32_FEATURE_CONTROL:
3001 if (!nested_vmx_allowed(vcpu) ||
3002 (to_vmx(vcpu)->nested.msr_ia32_feature_control &
3003 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
3004 return 1;
3005 vmx->nested.msr_ia32_feature_control = data;
3006 if (msr_info->host_initiated && data == 0)
3007 vmx_leave_nested(vcpu);
3008 break;
3009 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3010 return 1; /* they are read-only */
Wanpeng Li20300092014-12-02 19:14:59 +08003011 case MSR_IA32_XSS:
3012 if (!vmx_xsaves_supported())
3013 return 1;
3014 /*
3015 * The only supported bit as of Skylake is bit 8, but
3016 * it is not supported on KVM.
3017 */
3018 if (data != 0)
3019 return 1;
3020 vcpu->arch.ia32_xss = data;
3021 if (vcpu->arch.ia32_xss != host_xss)
3022 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
3023 vcpu->arch.ia32_xss, host_xss);
3024 else
3025 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
3026 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003027 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003028 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003029 return 1;
3030 /* Check reserved bit, higher 32 bits should be zero */
3031 if ((data >> 32) != 0)
3032 return 1;
3033 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003034 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10003035 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003036 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07003037 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003038 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003039 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
3040 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003041 ret = kvm_set_shared_msr(msr->index, msr->data,
3042 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03003043 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003044 if (ret)
3045 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003046 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08003047 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003048 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003049 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003050 }
3051
Eddie Dong2cc51562007-05-21 07:28:09 +03003052 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003053}
3054
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003055static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003056{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003057 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
3058 switch (reg) {
3059 case VCPU_REGS_RSP:
3060 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
3061 break;
3062 case VCPU_REGS_RIP:
3063 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
3064 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003065 case VCPU_EXREG_PDPTR:
3066 if (enable_ept)
3067 ept_save_pdptrs(vcpu);
3068 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003069 default:
3070 break;
3071 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003072}
3073
Avi Kivity6aa8b732006-12-10 02:21:36 -08003074static __init int cpu_has_kvm_support(void)
3075{
Eduardo Habkost6210e372008-11-17 19:03:16 -02003076 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003077}
3078
3079static __init int vmx_disabled_by_bios(void)
3080{
3081 u64 msr;
3082
3083 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04003084 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08003085 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04003086 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3087 && tboot_enabled())
3088 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08003089 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04003090 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08003091 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08003092 && !tboot_enabled()) {
3093 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08003094 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04003095 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08003096 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08003097 /* launched w/o TXT and VMX disabled */
3098 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3099 && !tboot_enabled())
3100 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04003101 }
3102
3103 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003104}
3105
Dongxiao Xu7725b892010-05-11 18:29:38 +08003106static void kvm_cpu_vmxon(u64 addr)
3107{
3108 asm volatile (ASM_VMX_VMXON_RAX
3109 : : "a"(&addr), "m"(addr)
3110 : "memory", "cc");
3111}
3112
Radim Krčmář13a34e02014-08-28 15:13:03 +02003113static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003114{
3115 int cpu = raw_smp_processor_id();
3116 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04003117 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003118
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003119 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02003120 return -EBUSY;
3121
Nadav Har'Eld462b812011-05-24 15:26:10 +03003122 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08003123 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
3124 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003125
3126 /*
3127 * Now we can enable the vmclear operation in kdump
3128 * since the loaded_vmcss_on_cpu list on this cpu
3129 * has been initialized.
3130 *
3131 * Though the cpu is not in VMX operation now, there
3132 * is no problem to enable the vmclear operation
3133 * for the loaded_vmcss_on_cpu list is empty!
3134 */
3135 crash_enable_local_vmclear(cpu);
3136
Avi Kivity6aa8b732006-12-10 02:21:36 -08003137 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04003138
3139 test_bits = FEATURE_CONTROL_LOCKED;
3140 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
3141 if (tboot_enabled())
3142 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
3143
3144 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003145 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04003146 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
3147 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003148 cr4_set_bits(X86_CR4_VMXE);
Alexander Graf10474ae2009-09-15 11:37:46 +02003149
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003150 if (vmm_exclusive) {
3151 kvm_cpu_vmxon(phys_addr);
3152 ept_sync_global();
3153 }
Alexander Graf10474ae2009-09-15 11:37:46 +02003154
Christoph Lameter89cbc762014-08-17 12:30:40 -05003155 native_store_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03003156
Alexander Graf10474ae2009-09-15 11:37:46 +02003157 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003158}
3159
Nadav Har'Eld462b812011-05-24 15:26:10 +03003160static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03003161{
3162 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03003163 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03003164
Nadav Har'Eld462b812011-05-24 15:26:10 +03003165 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
3166 loaded_vmcss_on_cpu_link)
3167 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03003168}
3169
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003170
3171/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
3172 * tricks.
3173 */
3174static void kvm_cpu_vmxoff(void)
3175{
3176 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003177}
3178
Radim Krčmář13a34e02014-08-28 15:13:03 +02003179static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003180{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003181 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03003182 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003183 kvm_cpu_vmxoff();
3184 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003185 cr4_clear_bits(X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003186}
3187
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003188static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04003189 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003190{
3191 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003192 u32 ctl = ctl_min | ctl_opt;
3193
3194 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3195
3196 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
3197 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
3198
3199 /* Ensure minimum (required) set of control bits are supported. */
3200 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003201 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003202
3203 *result = ctl;
3204 return 0;
3205}
3206
Avi Kivity110312c2010-12-21 12:54:20 +02003207static __init bool allow_1_setting(u32 msr, u32 ctl)
3208{
3209 u32 vmx_msr_low, vmx_msr_high;
3210
3211 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3212 return vmx_msr_high & ctl;
3213}
3214
Yang, Sheng002c7f72007-07-31 14:23:01 +03003215static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003216{
3217 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08003218 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003219 u32 _pin_based_exec_control = 0;
3220 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003221 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003222 u32 _vmexit_control = 0;
3223 u32 _vmentry_control = 0;
3224
Raghavendra K T10166742012-02-07 23:19:20 +05303225 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003226#ifdef CONFIG_X86_64
3227 CPU_BASED_CR8_LOAD_EXITING |
3228 CPU_BASED_CR8_STORE_EXITING |
3229#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08003230 CPU_BASED_CR3_LOAD_EXITING |
3231 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003232 CPU_BASED_USE_IO_BITMAPS |
3233 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03003234 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08003235 CPU_BASED_MWAIT_EXITING |
3236 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02003237 CPU_BASED_INVLPG_EXITING |
3238 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06003239
Sheng Yangf78e0e22007-10-29 09:40:42 +08003240 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08003241 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08003242 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003243 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
3244 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003245 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003246#ifdef CONFIG_X86_64
3247 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3248 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3249 ~CPU_BASED_CR8_STORE_EXITING;
3250#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003251 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003252 min2 = 0;
3253 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003254 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003255 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003256 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003257 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003258 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003259 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003260 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003261 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003262 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003263 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003264 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003265 SECONDARY_EXEC_XSAVES |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08003266 SECONDARY_EXEC_ENABLE_PML |
Haozhong Zhang64903d62015-10-20 15:39:09 +08003267 SECONDARY_EXEC_PCOMMIT |
3268 SECONDARY_EXEC_TSC_SCALING;
Sheng Yangd56f5462008-04-25 10:13:16 +08003269 if (adjust_vmx_controls(min2, opt2,
3270 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003271 &_cpu_based_2nd_exec_control) < 0)
3272 return -EIO;
3273 }
3274#ifndef CONFIG_X86_64
3275 if (!(_cpu_based_2nd_exec_control &
3276 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3277 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3278#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003279
3280 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3281 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003282 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003283 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3284 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003285
Sheng Yangd56f5462008-04-25 10:13:16 +08003286 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003287 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3288 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003289 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3290 CPU_BASED_CR3_STORE_EXITING |
3291 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003292 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3293 vmx_capability.ept, vmx_capability.vpid);
3294 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003295
Paolo Bonzini81908bf2014-02-21 10:32:27 +01003296 min = VM_EXIT_SAVE_DEBUG_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003297#ifdef CONFIG_X86_64
3298 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3299#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003300 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003301 VM_EXIT_ACK_INTR_ON_EXIT | VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003302 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3303 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003304 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003305
Yang Zhang01e439b2013-04-11 19:25:12 +08003306 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
3307 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR;
3308 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3309 &_pin_based_exec_control) < 0)
3310 return -EIO;
3311
3312 if (!(_cpu_based_2nd_exec_control &
3313 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) ||
3314 !(_vmexit_control & VM_EXIT_ACK_INTR_ON_EXIT))
3315 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3316
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003317 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003318 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003319 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3320 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003321 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003322
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003323 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003324
3325 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3326 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003327 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003328
3329#ifdef CONFIG_X86_64
3330 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3331 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003332 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003333#endif
3334
3335 /* Require Write-Back (WB) memory type for VMCS accesses. */
3336 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003337 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003338
Yang, Sheng002c7f72007-07-31 14:23:01 +03003339 vmcs_conf->size = vmx_msr_high & 0x1fff;
3340 vmcs_conf->order = get_order(vmcs_config.size);
3341 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003342
Yang, Sheng002c7f72007-07-31 14:23:01 +03003343 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3344 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003345 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003346 vmcs_conf->vmexit_ctrl = _vmexit_control;
3347 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003348
Avi Kivity110312c2010-12-21 12:54:20 +02003349 cpu_has_load_ia32_efer =
3350 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3351 VM_ENTRY_LOAD_IA32_EFER)
3352 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3353 VM_EXIT_LOAD_IA32_EFER);
3354
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003355 cpu_has_load_perf_global_ctrl =
3356 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3357 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3358 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3359 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3360
3361 /*
3362 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
3363 * but due to arrata below it can't be used. Workaround is to use
3364 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3365 *
3366 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3367 *
3368 * AAK155 (model 26)
3369 * AAP115 (model 30)
3370 * AAT100 (model 37)
3371 * BC86,AAY89,BD102 (model 44)
3372 * BA97 (model 46)
3373 *
3374 */
3375 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3376 switch (boot_cpu_data.x86_model) {
3377 case 26:
3378 case 30:
3379 case 37:
3380 case 44:
3381 case 46:
3382 cpu_has_load_perf_global_ctrl = false;
3383 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3384 "does not work properly. Using workaround\n");
3385 break;
3386 default:
3387 break;
3388 }
3389 }
3390
Wanpeng Li20300092014-12-02 19:14:59 +08003391 if (cpu_has_xsaves)
3392 rdmsrl(MSR_IA32_XSS, host_xss);
3393
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003394 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003395}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003396
3397static struct vmcs *alloc_vmcs_cpu(int cpu)
3398{
3399 int node = cpu_to_node(cpu);
3400 struct page *pages;
3401 struct vmcs *vmcs;
3402
Vlastimil Babka96db8002015-09-08 15:03:50 -07003403 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003404 if (!pages)
3405 return NULL;
3406 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003407 memset(vmcs, 0, vmcs_config.size);
3408 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003409 return vmcs;
3410}
3411
3412static struct vmcs *alloc_vmcs(void)
3413{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003414 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003415}
3416
3417static void free_vmcs(struct vmcs *vmcs)
3418{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003419 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003420}
3421
Nadav Har'Eld462b812011-05-24 15:26:10 +03003422/*
3423 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3424 */
3425static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3426{
3427 if (!loaded_vmcs->vmcs)
3428 return;
3429 loaded_vmcs_clear(loaded_vmcs);
3430 free_vmcs(loaded_vmcs->vmcs);
3431 loaded_vmcs->vmcs = NULL;
3432}
3433
Sam Ravnborg39959582007-06-01 00:47:13 -07003434static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003435{
3436 int cpu;
3437
Zachary Amsden3230bb42009-09-29 11:38:37 -10003438 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003439 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003440 per_cpu(vmxarea, cpu) = NULL;
3441 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003442}
3443
Bandan Dasfe2b2012014-04-21 15:20:14 -04003444static void init_vmcs_shadow_fields(void)
3445{
3446 int i, j;
3447
3448 /* No checks for read only fields yet */
3449
3450 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3451 switch (shadow_read_write_fields[i]) {
3452 case GUEST_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003453 if (!kvm_mpx_supported())
Bandan Dasfe2b2012014-04-21 15:20:14 -04003454 continue;
3455 break;
3456 default:
3457 break;
3458 }
3459
3460 if (j < i)
3461 shadow_read_write_fields[j] =
3462 shadow_read_write_fields[i];
3463 j++;
3464 }
3465 max_shadow_read_write_fields = j;
3466
3467 /* shadowed fields guest access without vmexit */
3468 for (i = 0; i < max_shadow_read_write_fields; i++) {
3469 clear_bit(shadow_read_write_fields[i],
3470 vmx_vmwrite_bitmap);
3471 clear_bit(shadow_read_write_fields[i],
3472 vmx_vmread_bitmap);
3473 }
3474 for (i = 0; i < max_shadow_read_only_fields; i++)
3475 clear_bit(shadow_read_only_fields[i],
3476 vmx_vmread_bitmap);
3477}
3478
Avi Kivity6aa8b732006-12-10 02:21:36 -08003479static __init int alloc_kvm_area(void)
3480{
3481 int cpu;
3482
Zachary Amsden3230bb42009-09-29 11:38:37 -10003483 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003484 struct vmcs *vmcs;
3485
3486 vmcs = alloc_vmcs_cpu(cpu);
3487 if (!vmcs) {
3488 free_kvm_area();
3489 return -ENOMEM;
3490 }
3491
3492 per_cpu(vmxarea, cpu) = vmcs;
3493 }
3494 return 0;
3495}
3496
Gleb Natapov14168782013-01-21 15:36:49 +02003497static bool emulation_required(struct kvm_vcpu *vcpu)
3498{
3499 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3500}
3501
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003502static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003503 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003504{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003505 if (!emulate_invalid_guest_state) {
3506 /*
3507 * CS and SS RPL should be equal during guest entry according
3508 * to VMX spec, but in reality it is not always so. Since vcpu
3509 * is in the middle of the transition from real mode to
3510 * protected mode it is safe to assume that RPL 0 is a good
3511 * default value.
3512 */
3513 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003514 save->selector &= ~SEGMENT_RPL_MASK;
3515 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003516 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003517 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003518 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003519}
3520
3521static void enter_pmode(struct kvm_vcpu *vcpu)
3522{
3523 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003524 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003525
Gleb Natapovd99e4152012-12-20 16:57:45 +02003526 /*
3527 * Update real mode segment cache. It may be not up-to-date if sement
3528 * register was written while vcpu was in a guest mode.
3529 */
3530 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3531 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3532 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3533 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3534 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3535 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3536
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003537 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003538
Avi Kivity2fb92db2011-04-27 19:42:18 +03003539 vmx_segment_cache_clear(vmx);
3540
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003541 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003542
3543 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003544 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3545 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003546 vmcs_writel(GUEST_RFLAGS, flags);
3547
Rusty Russell66aee912007-07-17 23:34:16 +10003548 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3549 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003550
3551 update_exception_bitmap(vcpu);
3552
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003553 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3554 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3555 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3556 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3557 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3558 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003559}
3560
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003561static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003562{
Mathias Krause772e0312012-08-30 01:30:19 +02003563 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003564 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003565
Gleb Natapovd99e4152012-12-20 16:57:45 +02003566 var.dpl = 0x3;
3567 if (seg == VCPU_SREG_CS)
3568 var.type = 0x3;
3569
3570 if (!emulate_invalid_guest_state) {
3571 var.selector = var.base >> 4;
3572 var.base = var.base & 0xffff0;
3573 var.limit = 0xffff;
3574 var.g = 0;
3575 var.db = 0;
3576 var.present = 1;
3577 var.s = 1;
3578 var.l = 0;
3579 var.unusable = 0;
3580 var.type = 0x3;
3581 var.avl = 0;
3582 if (save->base & 0xf)
3583 printk_once(KERN_WARNING "kvm: segment base is not "
3584 "paragraph aligned when entering "
3585 "protected mode (seg=%d)", seg);
3586 }
3587
3588 vmcs_write16(sf->selector, var.selector);
3589 vmcs_write32(sf->base, var.base);
3590 vmcs_write32(sf->limit, var.limit);
3591 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003592}
3593
3594static void enter_rmode(struct kvm_vcpu *vcpu)
3595{
3596 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003597 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003598
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003599 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3600 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3601 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3602 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3603 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003604 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3605 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003606
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003607 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003608
Gleb Natapov776e58e2011-03-13 12:34:27 +02003609 /*
3610 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003611 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003612 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003613 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003614 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3615 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003616
Avi Kivity2fb92db2011-04-27 19:42:18 +03003617 vmx_segment_cache_clear(vmx);
3618
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003619 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003620 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003621 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3622
3623 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003624 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003625
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003626 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003627
3628 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003629 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003630 update_exception_bitmap(vcpu);
3631
Gleb Natapovd99e4152012-12-20 16:57:45 +02003632 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3633 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3634 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3635 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3636 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3637 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003638
Eddie Dong8668a3c2007-10-10 14:26:45 +08003639 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003640}
3641
Amit Shah401d10d2009-02-20 22:53:37 +05303642static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3643{
3644 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003645 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3646
3647 if (!msr)
3648 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303649
Avi Kivity44ea2b12009-09-06 15:55:37 +03003650 /*
3651 * Force kernel_gs_base reloading before EFER changes, as control
3652 * of this msr depends on is_long_mode().
3653 */
3654 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003655 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303656 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003657 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303658 msr->data = efer;
3659 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003660 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303661
3662 msr->data = efer & ~EFER_LME;
3663 }
3664 setup_msrs(vmx);
3665}
3666
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003667#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003668
3669static void enter_lmode(struct kvm_vcpu *vcpu)
3670{
3671 u32 guest_tr_ar;
3672
Avi Kivity2fb92db2011-04-27 19:42:18 +03003673 vmx_segment_cache_clear(to_vmx(vcpu));
3674
Avi Kivity6aa8b732006-12-10 02:21:36 -08003675 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003676 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02003677 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3678 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003679 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003680 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
3681 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003682 }
Avi Kivityda38f432010-07-06 11:30:49 +03003683 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003684}
3685
3686static void exit_lmode(struct kvm_vcpu *vcpu)
3687{
Gleb Natapov2961e8762013-11-25 15:37:13 +02003688 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03003689 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003690}
3691
3692#endif
3693
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003694static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003695{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003696 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003697 if (enable_ept) {
3698 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3699 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08003700 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003701 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08003702}
3703
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003704static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
3705{
3706 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
3707}
3708
Avi Kivitye8467fd2009-12-29 18:43:06 +02003709static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3710{
3711 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3712
3713 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3714 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3715}
3716
Avi Kivityaff48ba2010-12-05 18:56:11 +02003717static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3718{
3719 if (enable_ept && is_paging(vcpu))
3720 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3721 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3722}
3723
Anthony Liguori25c4c272007-04-27 09:29:21 +03003724static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003725{
Avi Kivityfc78f512009-12-07 12:16:48 +02003726 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3727
3728 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3729 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003730}
3731
Sheng Yang14394422008-04-28 12:24:45 +08003732static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3733{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003734 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3735
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003736 if (!test_bit(VCPU_EXREG_PDPTR,
3737 (unsigned long *)&vcpu->arch.regs_dirty))
3738 return;
3739
Sheng Yang14394422008-04-28 12:24:45 +08003740 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003741 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
3742 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
3743 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
3744 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003745 }
3746}
3747
Avi Kivity8f5d5492009-05-31 18:41:29 +03003748static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3749{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003750 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3751
Avi Kivity8f5d5492009-05-31 18:41:29 +03003752 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003753 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3754 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3755 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3756 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003757 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003758
3759 __set_bit(VCPU_EXREG_PDPTR,
3760 (unsigned long *)&vcpu->arch.regs_avail);
3761 __set_bit(VCPU_EXREG_PDPTR,
3762 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003763}
3764
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003765static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003766
3767static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3768 unsigned long cr0,
3769 struct kvm_vcpu *vcpu)
3770{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003771 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3772 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003773 if (!(cr0 & X86_CR0_PG)) {
3774 /* From paging/starting to nonpaging */
3775 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003776 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003777 (CPU_BASED_CR3_LOAD_EXITING |
3778 CPU_BASED_CR3_STORE_EXITING));
3779 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003780 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003781 } else if (!is_paging(vcpu)) {
3782 /* From nonpaging to paging */
3783 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003784 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003785 ~(CPU_BASED_CR3_LOAD_EXITING |
3786 CPU_BASED_CR3_STORE_EXITING));
3787 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003788 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003789 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003790
3791 if (!(cr0 & X86_CR0_WP))
3792 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003793}
3794
Avi Kivity6aa8b732006-12-10 02:21:36 -08003795static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3796{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003797 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003798 unsigned long hw_cr0;
3799
Gleb Natapov50378782013-02-04 16:00:28 +02003800 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003801 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003802 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003803 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003804 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003805
Gleb Natapov218e7632013-01-21 15:36:45 +02003806 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3807 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003808
Gleb Natapov218e7632013-01-21 15:36:45 +02003809 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3810 enter_rmode(vcpu);
3811 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003812
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003813#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003814 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003815 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003816 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003817 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003818 exit_lmode(vcpu);
3819 }
3820#endif
3821
Avi Kivity089d0342009-03-23 18:26:32 +02003822 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003823 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3824
Avi Kivity02daab22009-12-30 12:40:26 +02003825 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003826 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003827
Avi Kivity6aa8b732006-12-10 02:21:36 -08003828 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003829 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003830 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003831
3832 /* depends on vcpu->arch.cr0 to be set to a new value */
3833 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003834}
3835
Sheng Yang14394422008-04-28 12:24:45 +08003836static u64 construct_eptp(unsigned long root_hpa)
3837{
3838 u64 eptp;
3839
3840 /* TODO write the value reading from MSR */
3841 eptp = VMX_EPT_DEFAULT_MT |
3842 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003843 if (enable_ept_ad_bits)
3844 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003845 eptp |= (root_hpa & PAGE_MASK);
3846
3847 return eptp;
3848}
3849
Avi Kivity6aa8b732006-12-10 02:21:36 -08003850static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3851{
Sheng Yang14394422008-04-28 12:24:45 +08003852 unsigned long guest_cr3;
3853 u64 eptp;
3854
3855 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003856 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003857 eptp = construct_eptp(cr3);
3858 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02003859 if (is_paging(vcpu) || is_guest_mode(vcpu))
3860 guest_cr3 = kvm_read_cr3(vcpu);
3861 else
3862 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02003863 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003864 }
3865
Sheng Yang2384d2b2008-01-17 15:14:33 +08003866 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003867 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003868}
3869
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003870static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003871{
Ben Serebrin085e68e2015-04-16 11:58:05 -07003872 /*
3873 * Pass through host's Machine Check Enable value to hw_cr4, which
3874 * is in force while we are in guest mode. Do not let guests control
3875 * this bit, even if host CR4.MCE == 0.
3876 */
3877 unsigned long hw_cr4 =
3878 (cr4_read_shadow() & X86_CR4_MCE) |
3879 (cr4 & ~X86_CR4_MCE) |
3880 (to_vmx(vcpu)->rmode.vm86_active ?
3881 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08003882
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003883 if (cr4 & X86_CR4_VMXE) {
3884 /*
3885 * To use VMXON (and later other VMX instructions), a guest
3886 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3887 * So basically the check on whether to allow nested VMX
3888 * is here.
3889 */
3890 if (!nested_vmx_allowed(vcpu))
3891 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003892 }
3893 if (to_vmx(vcpu)->nested.vmxon &&
3894 ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003895 return 1;
3896
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003897 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02003898 if (enable_ept) {
3899 if (!is_paging(vcpu)) {
3900 hw_cr4 &= ~X86_CR4_PAE;
3901 hw_cr4 |= X86_CR4_PSE;
3902 } else if (!(cr4 & X86_CR4_PAE)) {
3903 hw_cr4 &= ~X86_CR4_PAE;
3904 }
3905 }
Sheng Yang14394422008-04-28 12:24:45 +08003906
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003907 if (!enable_unrestricted_guest && !is_paging(vcpu))
3908 /*
Huaitong Handdba2622016-03-22 16:51:15 +08003909 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
3910 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
3911 * to be manually disabled when guest switches to non-paging
3912 * mode.
3913 *
3914 * If !enable_unrestricted_guest, the CPU is always running
3915 * with CR0.PG=1 and CR4 needs to be modified.
3916 * If enable_unrestricted_guest, the CPU automatically
3917 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003918 */
Huaitong Handdba2622016-03-22 16:51:15 +08003919 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003920
Sheng Yang14394422008-04-28 12:24:45 +08003921 vmcs_writel(CR4_READ_SHADOW, cr4);
3922 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003923 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003924}
3925
Avi Kivity6aa8b732006-12-10 02:21:36 -08003926static void vmx_get_segment(struct kvm_vcpu *vcpu,
3927 struct kvm_segment *var, int seg)
3928{
Avi Kivitya9179492011-01-03 14:28:52 +02003929 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003930 u32 ar;
3931
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003932 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003933 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003934 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003935 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003936 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003937 var->base = vmx_read_guest_seg_base(vmx, seg);
3938 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3939 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003940 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003941 var->base = vmx_read_guest_seg_base(vmx, seg);
3942 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3943 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3944 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003945 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003946 var->type = ar & 15;
3947 var->s = (ar >> 4) & 1;
3948 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003949 /*
3950 * Some userspaces do not preserve unusable property. Since usable
3951 * segment has to be present according to VMX spec we can use present
3952 * property to amend userspace bug by making unusable segment always
3953 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3954 * segment as unusable.
3955 */
3956 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003957 var->avl = (ar >> 12) & 1;
3958 var->l = (ar >> 13) & 1;
3959 var->db = (ar >> 14) & 1;
3960 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003961}
3962
Avi Kivitya9179492011-01-03 14:28:52 +02003963static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3964{
Avi Kivitya9179492011-01-03 14:28:52 +02003965 struct kvm_segment s;
3966
3967 if (to_vmx(vcpu)->rmode.vm86_active) {
3968 vmx_get_segment(vcpu, &s, seg);
3969 return s.base;
3970 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003971 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003972}
3973
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003974static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003975{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003976 struct vcpu_vmx *vmx = to_vmx(vcpu);
3977
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003978 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003979 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003980 else {
3981 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003982 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003983 }
Avi Kivity69c73022011-03-07 15:26:44 +02003984}
3985
Avi Kivity653e3102007-05-07 10:55:37 +03003986static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003987{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003988 u32 ar;
3989
Avi Kivityf0495f92012-06-07 17:06:10 +03003990 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003991 ar = 1 << 16;
3992 else {
3993 ar = var->type & 15;
3994 ar |= (var->s & 1) << 4;
3995 ar |= (var->dpl & 3) << 5;
3996 ar |= (var->present & 1) << 7;
3997 ar |= (var->avl & 1) << 12;
3998 ar |= (var->l & 1) << 13;
3999 ar |= (var->db & 1) << 14;
4000 ar |= (var->g & 1) << 15;
4001 }
Avi Kivity653e3102007-05-07 10:55:37 +03004002
4003 return ar;
4004}
4005
4006static void vmx_set_segment(struct kvm_vcpu *vcpu,
4007 struct kvm_segment *var, int seg)
4008{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004009 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02004010 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03004011
Avi Kivity2fb92db2011-04-27 19:42:18 +03004012 vmx_segment_cache_clear(vmx);
4013
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004014 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
4015 vmx->rmode.segs[seg] = *var;
4016 if (seg == VCPU_SREG_TR)
4017 vmcs_write16(sf->selector, var->selector);
4018 else if (var->s)
4019 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004020 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03004021 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004022
Avi Kivity653e3102007-05-07 10:55:37 +03004023 vmcs_writel(sf->base, var->base);
4024 vmcs_write32(sf->limit, var->limit);
4025 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004026
4027 /*
4028 * Fix the "Accessed" bit in AR field of segment registers for older
4029 * qemu binaries.
4030 * IA32 arch specifies that at the time of processor reset the
4031 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08004032 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004033 * state vmexit when "unrestricted guest" mode is turned on.
4034 * Fix for this setup issue in cpu_reset is being pushed in the qemu
4035 * tree. Newer qemu binaries with that qemu fix would not need this
4036 * kvm hack.
4037 */
4038 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02004039 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004040
Gleb Natapovf924d662012-12-12 19:10:55 +02004041 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02004042
4043out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01004044 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004045}
4046
Avi Kivity6aa8b732006-12-10 02:21:36 -08004047static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
4048{
Avi Kivity2fb92db2011-04-27 19:42:18 +03004049 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004050
4051 *db = (ar >> 14) & 1;
4052 *l = (ar >> 13) & 1;
4053}
4054
Gleb Natapov89a27f42010-02-16 10:51:48 +02004055static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004056{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004057 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
4058 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004059}
4060
Gleb Natapov89a27f42010-02-16 10:51:48 +02004061static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004062{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004063 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
4064 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004065}
4066
Gleb Natapov89a27f42010-02-16 10:51:48 +02004067static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004068{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004069 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
4070 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004071}
4072
Gleb Natapov89a27f42010-02-16 10:51:48 +02004073static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004074{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004075 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
4076 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004077}
4078
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004079static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
4080{
4081 struct kvm_segment var;
4082 u32 ar;
4083
4084 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02004085 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02004086 if (seg == VCPU_SREG_CS)
4087 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004088 ar = vmx_segment_access_rights(&var);
4089
4090 if (var.base != (var.selector << 4))
4091 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02004092 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004093 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02004094 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004095 return false;
4096
4097 return true;
4098}
4099
4100static bool code_segment_valid(struct kvm_vcpu *vcpu)
4101{
4102 struct kvm_segment cs;
4103 unsigned int cs_rpl;
4104
4105 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004106 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004107
Avi Kivity1872a3f2009-01-04 23:26:52 +02004108 if (cs.unusable)
4109 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004110 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004111 return false;
4112 if (!cs.s)
4113 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004114 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004115 if (cs.dpl > cs_rpl)
4116 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004117 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004118 if (cs.dpl != cs_rpl)
4119 return false;
4120 }
4121 if (!cs.present)
4122 return false;
4123
4124 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
4125 return true;
4126}
4127
4128static bool stack_segment_valid(struct kvm_vcpu *vcpu)
4129{
4130 struct kvm_segment ss;
4131 unsigned int ss_rpl;
4132
4133 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004134 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004135
Avi Kivity1872a3f2009-01-04 23:26:52 +02004136 if (ss.unusable)
4137 return true;
4138 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004139 return false;
4140 if (!ss.s)
4141 return false;
4142 if (ss.dpl != ss_rpl) /* DPL != RPL */
4143 return false;
4144 if (!ss.present)
4145 return false;
4146
4147 return true;
4148}
4149
4150static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
4151{
4152 struct kvm_segment var;
4153 unsigned int rpl;
4154
4155 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03004156 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004157
Avi Kivity1872a3f2009-01-04 23:26:52 +02004158 if (var.unusable)
4159 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004160 if (!var.s)
4161 return false;
4162 if (!var.present)
4163 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004164 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004165 if (var.dpl < rpl) /* DPL < RPL */
4166 return false;
4167 }
4168
4169 /* TODO: Add other members to kvm_segment_field to allow checking for other access
4170 * rights flags
4171 */
4172 return true;
4173}
4174
4175static bool tr_valid(struct kvm_vcpu *vcpu)
4176{
4177 struct kvm_segment tr;
4178
4179 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
4180
Avi Kivity1872a3f2009-01-04 23:26:52 +02004181 if (tr.unusable)
4182 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03004183 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004184 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004185 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004186 return false;
4187 if (!tr.present)
4188 return false;
4189
4190 return true;
4191}
4192
4193static bool ldtr_valid(struct kvm_vcpu *vcpu)
4194{
4195 struct kvm_segment ldtr;
4196
4197 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
4198
Avi Kivity1872a3f2009-01-04 23:26:52 +02004199 if (ldtr.unusable)
4200 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03004201 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004202 return false;
4203 if (ldtr.type != 2)
4204 return false;
4205 if (!ldtr.present)
4206 return false;
4207
4208 return true;
4209}
4210
4211static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
4212{
4213 struct kvm_segment cs, ss;
4214
4215 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4216 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4217
Nadav Amitb32a9912015-03-29 16:33:04 +03004218 return ((cs.selector & SEGMENT_RPL_MASK) ==
4219 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004220}
4221
4222/*
4223 * Check if guest state is valid. Returns true if valid, false if
4224 * not.
4225 * We assume that registers are always usable
4226 */
4227static bool guest_state_valid(struct kvm_vcpu *vcpu)
4228{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02004229 if (enable_unrestricted_guest)
4230 return true;
4231
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004232 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03004233 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004234 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
4235 return false;
4236 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
4237 return false;
4238 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
4239 return false;
4240 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
4241 return false;
4242 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
4243 return false;
4244 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
4245 return false;
4246 } else {
4247 /* protected mode guest state checks */
4248 if (!cs_ss_rpl_check(vcpu))
4249 return false;
4250 if (!code_segment_valid(vcpu))
4251 return false;
4252 if (!stack_segment_valid(vcpu))
4253 return false;
4254 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
4255 return false;
4256 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
4257 return false;
4258 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4259 return false;
4260 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4261 return false;
4262 if (!tr_valid(vcpu))
4263 return false;
4264 if (!ldtr_valid(vcpu))
4265 return false;
4266 }
4267 /* TODO:
4268 * - Add checks on RIP
4269 * - Add checks on RFLAGS
4270 */
4271
4272 return true;
4273}
4274
Mike Dayd77c26f2007-10-08 09:02:08 -04004275static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004276{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004277 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004278 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004279 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004280
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004281 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004282 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004283 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4284 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004285 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004286 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004287 r = kvm_write_guest_page(kvm, fn++, &data,
4288 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004289 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004290 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004291 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4292 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004293 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004294 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4295 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004296 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004297 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004298 r = kvm_write_guest_page(kvm, fn, &data,
4299 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4300 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004301out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004302 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004303 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004304}
4305
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004306static int init_rmode_identity_map(struct kvm *kvm)
4307{
Tang Chenf51770e2014-09-16 18:41:59 +08004308 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08004309 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004310 u32 tmp;
4311
Avi Kivity089d0342009-03-23 18:26:32 +02004312 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004313 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004314
4315 /* Protect kvm->arch.ept_identity_pagetable_done. */
4316 mutex_lock(&kvm->slots_lock);
4317
Tang Chenf51770e2014-09-16 18:41:59 +08004318 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004319 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004320
Sheng Yangb927a3c2009-07-21 10:42:48 +08004321 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004322
4323 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004324 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004325 goto out2;
4326
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004327 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004328 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4329 if (r < 0)
4330 goto out;
4331 /* Set up identity-mapping pagetable for EPT in real mode */
4332 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4333 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4334 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4335 r = kvm_write_guest_page(kvm, identity_map_pfn,
4336 &tmp, i * sizeof(tmp), sizeof(tmp));
4337 if (r < 0)
4338 goto out;
4339 }
4340 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004341
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004342out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004343 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004344
4345out2:
4346 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004347 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004348}
4349
Avi Kivity6aa8b732006-12-10 02:21:36 -08004350static void seg_setup(int seg)
4351{
Mathias Krause772e0312012-08-30 01:30:19 +02004352 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004353 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004354
4355 vmcs_write16(sf->selector, 0);
4356 vmcs_writel(sf->base, 0);
4357 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004358 ar = 0x93;
4359 if (seg == VCPU_SREG_CS)
4360 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004361
4362 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004363}
4364
Sheng Yangf78e0e22007-10-29 09:40:42 +08004365static int alloc_apic_access_page(struct kvm *kvm)
4366{
Xiao Guangrong44841412012-09-07 14:14:20 +08004367 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004368 int r = 0;
4369
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004370 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004371 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004372 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004373 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
4374 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004375 if (r)
4376 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004377
Tang Chen73a6d942014-09-11 13:38:00 +08004378 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004379 if (is_error_page(page)) {
4380 r = -EFAULT;
4381 goto out;
4382 }
4383
Tang Chenc24ae0d2014-09-24 15:57:58 +08004384 /*
4385 * Do not pin the page in memory, so that memory hot-unplug
4386 * is able to migrate it.
4387 */
4388 put_page(page);
4389 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004390out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004391 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004392 return r;
4393}
4394
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004395static int alloc_identity_pagetable(struct kvm *kvm)
4396{
Tang Chena255d472014-09-16 18:41:58 +08004397 /* Called with kvm->slots_lock held. */
4398
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004399 int r = 0;
4400
Tang Chena255d472014-09-16 18:41:58 +08004401 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4402
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004403 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
4404 kvm->arch.ept_identity_map_addr, PAGE_SIZE);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004405
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004406 return r;
4407}
4408
Wanpeng Li991e7a02015-09-16 17:30:05 +08004409static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004410{
4411 int vpid;
4412
Avi Kivity919818a2009-03-23 18:01:29 +02004413 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08004414 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004415 spin_lock(&vmx_vpid_lock);
4416 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004417 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004418 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004419 else
4420 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004421 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004422 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004423}
4424
Wanpeng Li991e7a02015-09-16 17:30:05 +08004425static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004426{
Wanpeng Li991e7a02015-09-16 17:30:05 +08004427 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004428 return;
4429 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004430 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004431 spin_unlock(&vmx_vpid_lock);
4432}
4433
Yang Zhang8d146952013-01-25 10:18:50 +08004434#define MSR_TYPE_R 1
4435#define MSR_TYPE_W 2
4436static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4437 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004438{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004439 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004440
4441 if (!cpu_has_vmx_msr_bitmap())
4442 return;
4443
4444 /*
4445 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4446 * have the write-low and read-high bitmap offsets the wrong way round.
4447 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4448 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004449 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004450 if (type & MSR_TYPE_R)
4451 /* read-low */
4452 __clear_bit(msr, msr_bitmap + 0x000 / f);
4453
4454 if (type & MSR_TYPE_W)
4455 /* write-low */
4456 __clear_bit(msr, msr_bitmap + 0x800 / f);
4457
Sheng Yang25c5f222008-03-28 13:18:56 +08004458 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4459 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004460 if (type & MSR_TYPE_R)
4461 /* read-high */
4462 __clear_bit(msr, msr_bitmap + 0x400 / f);
4463
4464 if (type & MSR_TYPE_W)
4465 /* write-high */
4466 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4467
4468 }
4469}
4470
4471static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
4472 u32 msr, int type)
4473{
4474 int f = sizeof(unsigned long);
4475
4476 if (!cpu_has_vmx_msr_bitmap())
4477 return;
4478
4479 /*
4480 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4481 * have the write-low and read-high bitmap offsets the wrong way round.
4482 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4483 */
4484 if (msr <= 0x1fff) {
4485 if (type & MSR_TYPE_R)
4486 /* read-low */
4487 __set_bit(msr, msr_bitmap + 0x000 / f);
4488
4489 if (type & MSR_TYPE_W)
4490 /* write-low */
4491 __set_bit(msr, msr_bitmap + 0x800 / f);
4492
4493 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4494 msr &= 0x1fff;
4495 if (type & MSR_TYPE_R)
4496 /* read-high */
4497 __set_bit(msr, msr_bitmap + 0x400 / f);
4498
4499 if (type & MSR_TYPE_W)
4500 /* write-high */
4501 __set_bit(msr, msr_bitmap + 0xc00 / f);
4502
Sheng Yang25c5f222008-03-28 13:18:56 +08004503 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004504}
4505
Wincy Vanf2b93282015-02-03 23:56:03 +08004506/*
4507 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4508 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4509 */
4510static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4511 unsigned long *msr_bitmap_nested,
4512 u32 msr, int type)
4513{
4514 int f = sizeof(unsigned long);
4515
4516 if (!cpu_has_vmx_msr_bitmap()) {
4517 WARN_ON(1);
4518 return;
4519 }
4520
4521 /*
4522 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4523 * have the write-low and read-high bitmap offsets the wrong way round.
4524 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4525 */
4526 if (msr <= 0x1fff) {
4527 if (type & MSR_TYPE_R &&
4528 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4529 /* read-low */
4530 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4531
4532 if (type & MSR_TYPE_W &&
4533 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4534 /* write-low */
4535 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4536
4537 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4538 msr &= 0x1fff;
4539 if (type & MSR_TYPE_R &&
4540 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4541 /* read-high */
4542 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4543
4544 if (type & MSR_TYPE_W &&
4545 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4546 /* write-high */
4547 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4548
4549 }
4550}
4551
Avi Kivity58972972009-02-24 22:26:47 +02004552static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4553{
4554 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004555 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4556 msr, MSR_TYPE_R | MSR_TYPE_W);
4557 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4558 msr, MSR_TYPE_R | MSR_TYPE_W);
4559}
4560
4561static void vmx_enable_intercept_msr_read_x2apic(u32 msr)
4562{
4563 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4564 msr, MSR_TYPE_R);
4565 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4566 msr, MSR_TYPE_R);
4567}
4568
4569static void vmx_disable_intercept_msr_read_x2apic(u32 msr)
4570{
4571 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4572 msr, MSR_TYPE_R);
4573 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4574 msr, MSR_TYPE_R);
4575}
4576
4577static void vmx_disable_intercept_msr_write_x2apic(u32 msr)
4578{
4579 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4580 msr, MSR_TYPE_W);
4581 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4582 msr, MSR_TYPE_W);
Avi Kivity58972972009-02-24 22:26:47 +02004583}
4584
Andrey Smetanind62caab2015-11-10 15:36:33 +03004585static bool vmx_get_enable_apicv(void)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004586{
Andrey Smetanind62caab2015-11-10 15:36:33 +03004587 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004588}
4589
Wincy Van705699a2015-02-03 23:58:17 +08004590static int vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
4591{
4592 struct vcpu_vmx *vmx = to_vmx(vcpu);
4593 int max_irr;
4594 void *vapic_page;
4595 u16 status;
4596
4597 if (vmx->nested.pi_desc &&
4598 vmx->nested.pi_pending) {
4599 vmx->nested.pi_pending = false;
4600 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
4601 return 0;
4602
4603 max_irr = find_last_bit(
4604 (unsigned long *)vmx->nested.pi_desc->pir, 256);
4605
4606 if (max_irr == 256)
4607 return 0;
4608
4609 vapic_page = kmap(vmx->nested.virtual_apic_page);
4610 if (!vapic_page) {
4611 WARN_ON(1);
4612 return -ENOMEM;
4613 }
4614 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
4615 kunmap(vmx->nested.virtual_apic_page);
4616
4617 status = vmcs_read16(GUEST_INTR_STATUS);
4618 if ((u8)max_irr > ((u8)status & 0xff)) {
4619 status &= ~0xff;
4620 status |= (u8)max_irr;
4621 vmcs_write16(GUEST_INTR_STATUS, status);
4622 }
4623 }
4624 return 0;
4625}
4626
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004627static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu)
4628{
4629#ifdef CONFIG_SMP
4630 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08004631 struct vcpu_vmx *vmx = to_vmx(vcpu);
4632
4633 /*
4634 * Currently, we don't support urgent interrupt,
4635 * all interrupts are recognized as non-urgent
4636 * interrupt, so we cannot post interrupts when
4637 * 'SN' is set.
4638 *
4639 * If the vcpu is in guest mode, it means it is
4640 * running instead of being scheduled out and
4641 * waiting in the run queue, and that's the only
4642 * case when 'SN' is set currently, warning if
4643 * 'SN' is set.
4644 */
4645 WARN_ON_ONCE(pi_test_sn(&vmx->pi_desc));
4646
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004647 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4648 POSTED_INTR_VECTOR);
4649 return true;
4650 }
4651#endif
4652 return false;
4653}
4654
Wincy Van705699a2015-02-03 23:58:17 +08004655static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
4656 int vector)
4657{
4658 struct vcpu_vmx *vmx = to_vmx(vcpu);
4659
4660 if (is_guest_mode(vcpu) &&
4661 vector == vmx->nested.posted_intr_nv) {
4662 /* the PIR and ON have been set by L1. */
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004663 kvm_vcpu_trigger_posted_interrupt(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08004664 /*
4665 * If a posted intr is not recognized by hardware,
4666 * we will accomplish it in the next vmentry.
4667 */
4668 vmx->nested.pi_pending = true;
4669 kvm_make_request(KVM_REQ_EVENT, vcpu);
4670 return 0;
4671 }
4672 return -1;
4673}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004674/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004675 * Send interrupt to vcpu via posted interrupt way.
4676 * 1. If target vcpu is running(non-root mode), send posted interrupt
4677 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4678 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4679 * interrupt from PIR in next vmentry.
4680 */
4681static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
4682{
4683 struct vcpu_vmx *vmx = to_vmx(vcpu);
4684 int r;
4685
Wincy Van705699a2015-02-03 23:58:17 +08004686 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
4687 if (!r)
4688 return;
4689
Yang Zhanga20ed542013-04-11 19:25:15 +08004690 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
4691 return;
4692
4693 r = pi_test_and_set_on(&vmx->pi_desc);
4694 kvm_make_request(KVM_REQ_EVENT, vcpu);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004695 if (r || !kvm_vcpu_trigger_posted_interrupt(vcpu))
Yang Zhanga20ed542013-04-11 19:25:15 +08004696 kvm_vcpu_kick(vcpu);
4697}
4698
4699static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
4700{
4701 struct vcpu_vmx *vmx = to_vmx(vcpu);
4702
4703 if (!pi_test_and_clear_on(&vmx->pi_desc))
4704 return;
4705
4706 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
4707}
4708
Avi Kivity6aa8b732006-12-10 02:21:36 -08004709/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004710 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4711 * will not change in the lifetime of the guest.
4712 * Note that host-state that does change is set elsewhere. E.g., host-state
4713 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4714 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004715static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004716{
4717 u32 low32, high32;
4718 unsigned long tmpl;
4719 struct desc_ptr dt;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004720 unsigned long cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004721
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07004722 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004723 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
4724
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004725 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07004726 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004727 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
4728 vmx->host_state.vmcs_host_cr4 = cr4;
4729
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004730 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004731#ifdef CONFIG_X86_64
4732 /*
4733 * Load null selectors, so we can avoid reloading them in
4734 * __vmx_load_host_state(), in case userspace uses the null selectors
4735 * too (the expected case).
4736 */
4737 vmcs_write16(HOST_DS_SELECTOR, 0);
4738 vmcs_write16(HOST_ES_SELECTOR, 0);
4739#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004740 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4741 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004742#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004743 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4744 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4745
4746 native_store_idt(&dt);
4747 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004748 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004749
Avi Kivity83287ea422012-09-16 15:10:57 +03004750 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004751
4752 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4753 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4754 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4755 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4756
4757 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4758 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4759 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4760 }
4761}
4762
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004763static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4764{
4765 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4766 if (enable_ept)
4767 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004768 if (is_guest_mode(&vmx->vcpu))
4769 vmx->vcpu.arch.cr4_guest_owned_bits &=
4770 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004771 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4772}
4773
Yang Zhang01e439b2013-04-11 19:25:12 +08004774static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4775{
4776 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4777
Andrey Smetanind62caab2015-11-10 15:36:33 +03004778 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08004779 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
4780 return pin_based_exec_ctrl;
4781}
4782
Andrey Smetanind62caab2015-11-10 15:36:33 +03004783static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
4784{
4785 struct vcpu_vmx *vmx = to_vmx(vcpu);
4786
4787 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03004788 if (cpu_has_secondary_exec_ctrls()) {
4789 if (kvm_vcpu_apicv_active(vcpu))
4790 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
4791 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4792 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4793 else
4794 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
4795 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4796 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4797 }
4798
4799 if (cpu_has_vmx_msr_bitmap())
4800 vmx_set_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03004801}
4802
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004803static u32 vmx_exec_control(struct vcpu_vmx *vmx)
4804{
4805 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01004806
4807 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4808 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4809
Paolo Bonzini35754c92015-07-29 12:05:37 +02004810 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004811 exec_control &= ~CPU_BASED_TPR_SHADOW;
4812#ifdef CONFIG_X86_64
4813 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4814 CPU_BASED_CR8_LOAD_EXITING;
4815#endif
4816 }
4817 if (!enable_ept)
4818 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4819 CPU_BASED_CR3_LOAD_EXITING |
4820 CPU_BASED_INVLPG_EXITING;
4821 return exec_control;
4822}
4823
4824static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
4825{
4826 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini35754c92015-07-29 12:05:37 +02004827 if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004828 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4829 if (vmx->vpid == 0)
4830 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4831 if (!enable_ept) {
4832 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4833 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00004834 /* Enable INVPCID for non-ept guests may cause performance regression. */
4835 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004836 }
4837 if (!enable_unrestricted_guest)
4838 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4839 if (!ple_gap)
4840 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Andrey Smetanind62caab2015-11-10 15:36:33 +03004841 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004842 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4843 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004844 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03004845 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4846 (handle_vmptrld).
4847 We can NOT enable shadow_vmcs here because we don't have yet
4848 a current VMCS12
4849 */
4850 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08004851
4852 if (!enable_pml)
4853 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08004854
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08004855 /* Currently, we allow L1 guest to directly run pcommit instruction. */
4856 exec_control &= ~SECONDARY_EXEC_PCOMMIT;
4857
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004858 return exec_control;
4859}
4860
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004861static void ept_set_mmio_spte_mask(void)
4862{
4863 /*
4864 * EPT Misconfigurations can be generated if the value of bits 2:0
4865 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08004866 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004867 * spte.
4868 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08004869 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004870}
4871
Wanpeng Lif53cd632014-12-02 19:14:58 +08004872#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004873/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08004874 * Sets up the vmcs for emulated real mode.
4875 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004876static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004877{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004878#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004879 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004880#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08004881 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004882
Avi Kivity6aa8b732006-12-10 02:21:36 -08004883 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004884 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
4885 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004886
Abel Gordon4607c2d2013-04-18 14:35:55 +03004887 if (enable_shadow_vmcs) {
4888 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
4889 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
4890 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004891 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02004892 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08004893
Avi Kivity6aa8b732006-12-10 02:21:36 -08004894 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4895
Avi Kivity6aa8b732006-12-10 02:21:36 -08004896 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08004897 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004898
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004899 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004900
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08004901 if (cpu_has_secondary_exec_ctrls())
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004902 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
4903 vmx_secondary_exec_control(vmx));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004904
Andrey Smetanind62caab2015-11-10 15:36:33 +03004905 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004906 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4907 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4908 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4909 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4910
4911 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004912
Li RongQing0bcf2612015-12-03 13:29:34 +08004913 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08004914 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004915 }
4916
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004917 if (ple_gap) {
4918 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004919 vmx->ple_window = ple_window;
4920 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004921 }
4922
Xiao Guangrongc3707952011-07-12 03:28:04 +08004923 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4924 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004925 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4926
Avi Kivity9581d442010-10-19 16:46:55 +02004927 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4928 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004929 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004930#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004931 rdmsrl(MSR_FS_BASE, a);
4932 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
4933 rdmsrl(MSR_GS_BASE, a);
4934 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
4935#else
4936 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4937 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
4938#endif
4939
Eddie Dong2cc51562007-05-21 07:28:09 +03004940 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4941 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004942 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03004943 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004944 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004945
Radim Krčmář74545702015-04-27 15:11:25 +02004946 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4947 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004948
Paolo Bonzini03916db2014-07-24 14:21:57 +02004949 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004950 u32 index = vmx_msr_index[i];
4951 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004952 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004953
4954 if (rdmsr_safe(index, &data_low, &data_high) < 0)
4955 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08004956 if (wrmsr_safe(index, data_low, data_high) < 0)
4957 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03004958 vmx->guest_msrs[j].index = i;
4959 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02004960 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004961 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004962 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004963
Gleb Natapov2961e8762013-11-25 15:37:13 +02004964
4965 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004966
4967 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02004968 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004969
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004970 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004971 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004972
Wanpeng Lif53cd632014-12-02 19:14:58 +08004973 if (vmx_xsaves_supported())
4974 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4975
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004976 return 0;
4977}
4978
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004979static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004980{
4981 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004982 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004983 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004984
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004985 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004986
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004987 vmx->soft_vnmi_blocked = 0;
4988
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004989 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004990 kvm_set_cr8(vcpu, 0);
4991
4992 if (!init_event) {
4993 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
4994 MSR_IA32_APICBASE_ENABLE;
4995 if (kvm_vcpu_is_reset_bsp(vcpu))
4996 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4997 apic_base_msr.host_initiated = true;
4998 kvm_set_apic_base(vcpu, &apic_base_msr);
4999 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005000
Avi Kivity2fb92db2011-04-27 19:42:18 +03005001 vmx_segment_cache_clear(vmx);
5002
Avi Kivity5706be02008-08-20 15:07:31 +03005003 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01005004 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005005 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005006
5007 seg_setup(VCPU_SREG_DS);
5008 seg_setup(VCPU_SREG_ES);
5009 seg_setup(VCPU_SREG_FS);
5010 seg_setup(VCPU_SREG_GS);
5011 seg_setup(VCPU_SREG_SS);
5012
5013 vmcs_write16(GUEST_TR_SELECTOR, 0);
5014 vmcs_writel(GUEST_TR_BASE, 0);
5015 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
5016 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
5017
5018 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
5019 vmcs_writel(GUEST_LDTR_BASE, 0);
5020 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
5021 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
5022
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005023 if (!init_event) {
5024 vmcs_write32(GUEST_SYSENTER_CS, 0);
5025 vmcs_writel(GUEST_SYSENTER_ESP, 0);
5026 vmcs_writel(GUEST_SYSENTER_EIP, 0);
5027 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
5028 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005029
5030 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01005031 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005032
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005033 vmcs_writel(GUEST_GDTR_BASE, 0);
5034 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
5035
5036 vmcs_writel(GUEST_IDTR_BASE, 0);
5037 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
5038
Anthony Liguori443381a2010-12-06 10:53:38 -06005039 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005040 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005041 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005042
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005043 setup_msrs(vmx);
5044
Avi Kivity6aa8b732006-12-10 02:21:36 -08005045 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
5046
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005047 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08005048 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005049 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08005050 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005051 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08005052 vmcs_write32(TPR_THRESHOLD, 0);
5053 }
5054
Paolo Bonzinia73896c2014-11-02 07:54:30 +01005055 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005056
Andrey Smetanind62caab2015-11-10 15:36:33 +03005057 if (kvm_vcpu_apicv_active(vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005058 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
5059
Sheng Yang2384d2b2008-01-17 15:14:33 +08005060 if (vmx->vpid != 0)
5061 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
5062
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005063 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005064 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06005065 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005066 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02005067 vmx_set_efer(vcpu, 0);
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005068 vmx_fpu_activate(vcpu);
5069 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005070
Wanpeng Lidd5f5342015-09-23 18:26:57 +08005071 vpid_sync_context(vmx->vpid);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005072}
5073
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005074/*
5075 * In nested virtualization, check if L1 asked to exit on external interrupts.
5076 * For most existing hypervisors, this will always return true.
5077 */
5078static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
5079{
5080 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5081 PIN_BASED_EXT_INTR_MASK;
5082}
5083
Bandan Das77b0f5d2014-04-19 18:17:45 -04005084/*
5085 * In nested virtualization, check if L1 has set
5086 * VM_EXIT_ACK_INTR_ON_EXIT
5087 */
5088static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
5089{
5090 return get_vmcs12(vcpu)->vm_exit_controls &
5091 VM_EXIT_ACK_INTR_ON_EXIT;
5092}
5093
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005094static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
5095{
5096 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5097 PIN_BASED_NMI_EXITING;
5098}
5099
Jan Kiszkac9a79532014-03-07 20:03:15 +01005100static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005101{
5102 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02005103
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005104 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5105 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
5106 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5107}
5108
Jan Kiszkac9a79532014-03-07 20:03:15 +01005109static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005110{
5111 u32 cpu_based_vm_exec_control;
5112
Jan Kiszkac9a79532014-03-07 20:03:15 +01005113 if (!cpu_has_virtual_nmis() ||
5114 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
5115 enable_irq_window(vcpu);
5116 return;
5117 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02005118
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005119 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5120 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
5121 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5122}
5123
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005124static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03005125{
Avi Kivity9c8cba32007-11-22 11:42:59 +02005126 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005127 uint32_t intr;
5128 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02005129
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005130 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005131
Avi Kivityfa89a812008-09-01 15:57:51 +03005132 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005133 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005134 int inc_eip = 0;
5135 if (vcpu->arch.interrupt.soft)
5136 inc_eip = vcpu->arch.event_exit_inst_len;
5137 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005138 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03005139 return;
5140 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005141 intr = irq | INTR_INFO_VALID_MASK;
5142 if (vcpu->arch.interrupt.soft) {
5143 intr |= INTR_TYPE_SOFT_INTR;
5144 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
5145 vmx->vcpu.arch.event_exit_inst_len);
5146 } else
5147 intr |= INTR_TYPE_EXT_INTR;
5148 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03005149}
5150
Sheng Yangf08864b2008-05-15 18:23:25 +08005151static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
5152{
Jan Kiszka66a5a342008-09-26 09:30:51 +02005153 struct vcpu_vmx *vmx = to_vmx(vcpu);
5154
Nadav Har'El0b6ac342011-05-25 23:13:36 +03005155 if (is_guest_mode(vcpu))
5156 return;
5157
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005158 if (!cpu_has_virtual_nmis()) {
5159 /*
5160 * Tracking the NMI-blocked state in software is built upon
5161 * finding the next open IRQ window. This, in turn, depends on
5162 * well-behaving guests: They have to keep IRQs disabled at
5163 * least as long as the NMI handler runs. Otherwise we may
5164 * cause NMI nesting, maybe breaking the guest. But as this is
5165 * highly unlikely, we can live with the residual risk.
5166 */
5167 vmx->soft_vnmi_blocked = 1;
5168 vmx->vnmi_blocked_time = 0;
5169 }
5170
Jan Kiszka487b3912008-09-26 09:30:56 +02005171 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02005172 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005173 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005174 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005175 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02005176 return;
5177 }
Sheng Yangf08864b2008-05-15 18:23:25 +08005178 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
5179 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08005180}
5181
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005182static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
5183{
5184 if (!cpu_has_virtual_nmis())
5185 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02005186 if (to_vmx(vcpu)->nmi_known_unmasked)
5187 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03005188 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005189}
5190
5191static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
5192{
5193 struct vcpu_vmx *vmx = to_vmx(vcpu);
5194
5195 if (!cpu_has_virtual_nmis()) {
5196 if (vmx->soft_vnmi_blocked != masked) {
5197 vmx->soft_vnmi_blocked = masked;
5198 vmx->vnmi_blocked_time = 0;
5199 }
5200 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02005201 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005202 if (masked)
5203 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5204 GUEST_INTR_STATE_NMI);
5205 else
5206 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
5207 GUEST_INTR_STATE_NMI);
5208 }
5209}
5210
Jan Kiszka2505dc92013-04-14 12:12:47 +02005211static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
5212{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005213 if (to_vmx(vcpu)->nested.nested_run_pending)
5214 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005215
Jan Kiszka2505dc92013-04-14 12:12:47 +02005216 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
5217 return 0;
5218
5219 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5220 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
5221 | GUEST_INTR_STATE_NMI));
5222}
5223
Gleb Natapov78646122009-03-23 12:12:11 +02005224static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
5225{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005226 return (!to_vmx(vcpu)->nested.nested_run_pending &&
5227 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03005228 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5229 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02005230}
5231
Izik Eiduscbc94022007-10-25 00:29:55 +02005232static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
5233{
5234 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02005235
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005236 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
5237 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02005238 if (ret)
5239 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08005240 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005241 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02005242}
5243
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005244static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005245{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005246 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005247 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01005248 /*
5249 * Update instruction length as we may reinject the exception
5250 * from user space while in guest debugging mode.
5251 */
5252 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
5253 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005254 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005255 return false;
5256 /* fall through */
5257 case DB_VECTOR:
5258 if (vcpu->guest_debug &
5259 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
5260 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005261 /* fall through */
5262 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005263 case OF_VECTOR:
5264 case BR_VECTOR:
5265 case UD_VECTOR:
5266 case DF_VECTOR:
5267 case SS_VECTOR:
5268 case GP_VECTOR:
5269 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005270 return true;
5271 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005272 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005273 return false;
5274}
5275
5276static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5277 int vec, u32 err_code)
5278{
5279 /*
5280 * Instruction with address size override prefix opcode 0x67
5281 * Cause the #SS fault with 0 error code in VM86 mode.
5282 */
5283 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5284 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5285 if (vcpu->arch.halt_request) {
5286 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005287 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005288 }
5289 return 1;
5290 }
5291 return 0;
5292 }
5293
5294 /*
5295 * Forward all other exceptions that are valid in real mode.
5296 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5297 * the required debugging infrastructure rework.
5298 */
5299 kvm_queue_exception(vcpu, vec);
5300 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005301}
5302
Andi Kleena0861c02009-06-08 17:37:09 +08005303/*
5304 * Trigger machine check on the host. We assume all the MSRs are already set up
5305 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5306 * We pass a fake environment to the machine check handler because we want
5307 * the guest to be always treated like user space, no matter what context
5308 * it used internally.
5309 */
5310static void kvm_machine_check(void)
5311{
5312#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5313 struct pt_regs regs = {
5314 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5315 .flags = X86_EFLAGS_IF,
5316 };
5317
5318 do_machine_check(&regs, 0);
5319#endif
5320}
5321
Avi Kivity851ba692009-08-24 11:10:17 +03005322static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005323{
5324 /* already handled by vcpu_run */
5325 return 1;
5326}
5327
Avi Kivity851ba692009-08-24 11:10:17 +03005328static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005329{
Avi Kivity1155f762007-11-22 11:30:47 +02005330 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005331 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005332 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005333 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005334 u32 vect_info;
5335 enum emulation_result er;
5336
Avi Kivity1155f762007-11-22 11:30:47 +02005337 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005338 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005339
Andi Kleena0861c02009-06-08 17:37:09 +08005340 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005341 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005342
Jan Kiszkae4a41882008-09-26 09:30:46 +02005343 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02005344 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005345
5346 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03005347 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005348 return 1;
5349 }
5350
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005351 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005352 if (is_guest_mode(vcpu)) {
5353 kvm_queue_exception(vcpu, UD_VECTOR);
5354 return 1;
5355 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005356 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005357 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005358 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005359 return 1;
5360 }
5361
Avi Kivity6aa8b732006-12-10 02:21:36 -08005362 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005363 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005364 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005365
5366 /*
5367 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5368 * MMIO, it is better to report an internal error.
5369 * See the comments in vmx_handle_exit.
5370 */
5371 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5372 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5373 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5374 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005375 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005376 vcpu->run->internal.data[0] = vect_info;
5377 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005378 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005379 return 0;
5380 }
5381
Avi Kivity6aa8b732006-12-10 02:21:36 -08005382 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08005383 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02005384 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005385 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005386 trace_kvm_page_fault(cr2, error_code);
5387
Gleb Natapov3298b752009-05-11 13:35:46 +03005388 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03005389 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01005390 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005391 }
5392
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005393 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005394
5395 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5396 return handle_rmode_exception(vcpu, ex_no, error_code);
5397
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005398 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01005399 case AC_VECTOR:
5400 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
5401 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005402 case DB_VECTOR:
5403 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5404 if (!(vcpu->guest_debug &
5405 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005406 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005407 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005408 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5409 skip_emulated_instruction(vcpu);
5410
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005411 kvm_queue_exception(vcpu, DB_VECTOR);
5412 return 1;
5413 }
5414 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5415 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5416 /* fall through */
5417 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01005418 /*
5419 * Update instruction length as we may reinject #BP from
5420 * user space while in guest debugging mode. Reading it for
5421 * #DB as well causes no harm, it is not used in that case.
5422 */
5423 vmx->vcpu.arch.event_exit_inst_len =
5424 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005425 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005426 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005427 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5428 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005429 break;
5430 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005431 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5432 kvm_run->ex.exception = ex_no;
5433 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005434 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005435 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005436 return 0;
5437}
5438
Avi Kivity851ba692009-08-24 11:10:17 +03005439static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005440{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005441 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005442 return 1;
5443}
5444
Avi Kivity851ba692009-08-24 11:10:17 +03005445static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005446{
Avi Kivity851ba692009-08-24 11:10:17 +03005447 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08005448 return 0;
5449}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005450
Avi Kivity851ba692009-08-24 11:10:17 +03005451static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005452{
He, Qingbfdaab02007-09-12 14:18:28 +08005453 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01005454 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02005455 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005456
He, Qingbfdaab02007-09-12 14:18:28 +08005457 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005458 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005459 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005460
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005461 ++vcpu->stat.io_exits;
5462
5463 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005464 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005465
5466 port = exit_qualification >> 16;
5467 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01005468 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005469
5470 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005471}
5472
Ingo Molnar102d8322007-02-19 14:37:47 +02005473static void
5474vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5475{
5476 /*
5477 * Patch in the VMCALL instruction:
5478 */
5479 hypercall[0] = 0x0f;
5480 hypercall[1] = 0x01;
5481 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005482}
5483
Wincy Vanb9c237b2015-02-03 23:56:30 +08005484static bool nested_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005485{
5486 unsigned long always_on = VMXON_CR0_ALWAYSON;
Wincy Vanb9c237b2015-02-03 23:56:30 +08005487 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005488
Wincy Vanb9c237b2015-02-03 23:56:30 +08005489 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005490 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
5491 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
5492 always_on &= ~(X86_CR0_PE | X86_CR0_PG);
5493 return (val & always_on) == always_on;
5494}
5495
Guo Chao0fa06072012-06-28 15:16:19 +08005496/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005497static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5498{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005499 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005500 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5501 unsigned long orig_val = val;
5502
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005503 /*
5504 * We get here when L2 changed cr0 in a way that did not change
5505 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005506 * but did change L0 shadowed bits. So we first calculate the
5507 * effective cr0 value that L1 would like to write into the
5508 * hardware. It consists of the L2-owned bits from the new
5509 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005510 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005511 val = (val & ~vmcs12->cr0_guest_host_mask) |
5512 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5513
Wincy Vanb9c237b2015-02-03 23:56:30 +08005514 if (!nested_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005515 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005516
5517 if (kvm_set_cr0(vcpu, val))
5518 return 1;
5519 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005520 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005521 } else {
5522 if (to_vmx(vcpu)->nested.vmxon &&
5523 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
5524 return 1;
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005525 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005526 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005527}
5528
5529static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5530{
5531 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005532 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5533 unsigned long orig_val = val;
5534
5535 /* analogously to handle_set_cr0 */
5536 val = (val & ~vmcs12->cr4_guest_host_mask) |
5537 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5538 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005539 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005540 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005541 return 0;
5542 } else
5543 return kvm_set_cr4(vcpu, val);
5544}
5545
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08005546/* called to set cr0 as appropriate for clts instruction exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005547static void handle_clts(struct kvm_vcpu *vcpu)
5548{
5549 if (is_guest_mode(vcpu)) {
5550 /*
5551 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
5552 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
5553 * just pretend it's off (also in arch.cr0 for fpu_activate).
5554 */
5555 vmcs_writel(CR0_READ_SHADOW,
5556 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
5557 vcpu->arch.cr0 &= ~X86_CR0_TS;
5558 } else
5559 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
5560}
5561
Avi Kivity851ba692009-08-24 11:10:17 +03005562static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005563{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005564 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005565 int cr;
5566 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005567 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005568
He, Qingbfdaab02007-09-12 14:18:28 +08005569 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005570 cr = exit_qualification & 15;
5571 reg = (exit_qualification >> 8) & 15;
5572 switch ((exit_qualification >> 4) & 3) {
5573 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005574 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005575 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005576 switch (cr) {
5577 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005578 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005579 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005580 return 1;
5581 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005582 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005583 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005584 return 1;
5585 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005586 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005587 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005588 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005589 case 8: {
5590 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005591 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005592 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005593 kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005594 if (lapic_in_kernel(vcpu))
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005595 return 1;
5596 if (cr8_prev <= cr8)
5597 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03005598 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005599 return 0;
5600 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005601 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005602 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005603 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005604 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02005605 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03005606 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02005607 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03005608 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005609 case 1: /*mov from cr*/
5610 switch (cr) {
5611 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005612 val = kvm_read_cr3(vcpu);
5613 kvm_register_write(vcpu, reg, val);
5614 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005615 skip_emulated_instruction(vcpu);
5616 return 1;
5617 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005618 val = kvm_get_cr8(vcpu);
5619 kvm_register_write(vcpu, reg, val);
5620 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005621 skip_emulated_instruction(vcpu);
5622 return 1;
5623 }
5624 break;
5625 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005626 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005627 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005628 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005629
5630 skip_emulated_instruction(vcpu);
5631 return 1;
5632 default:
5633 break;
5634 }
Avi Kivity851ba692009-08-24 11:10:17 +03005635 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005636 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005637 (int)(exit_qualification >> 4) & 3, cr);
5638 return 0;
5639}
5640
Avi Kivity851ba692009-08-24 11:10:17 +03005641static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005642{
He, Qingbfdaab02007-09-12 14:18:28 +08005643 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005644 int dr, dr7, reg;
5645
5646 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5647 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5648
5649 /* First, if DR does not exist, trigger UD */
5650 if (!kvm_require_dr(vcpu, dr))
5651 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005652
Jan Kiszkaf2483412010-01-20 18:20:20 +01005653 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005654 if (!kvm_require_cpl(vcpu, 0))
5655 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005656 dr7 = vmcs_readl(GUEST_DR7);
5657 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005658 /*
5659 * As the vm-exit takes precedence over the debug trap, we
5660 * need to emulate the latter, either for the host or the
5661 * guest debugging itself.
5662 */
5663 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005664 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005665 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02005666 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005667 vcpu->run->debug.arch.exception = DB_VECTOR;
5668 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005669 return 0;
5670 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02005671 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005672 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005673 kvm_queue_exception(vcpu, DB_VECTOR);
5674 return 1;
5675 }
5676 }
5677
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005678 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01005679 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
5680 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005681
5682 /*
5683 * No more DR vmexits; force a reload of the debug registers
5684 * and reenter on this instruction. The next vmexit will
5685 * retrieve the full state of the debug registers.
5686 */
5687 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5688 return 1;
5689 }
5690
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005691 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5692 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005693 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005694
5695 if (kvm_get_dr(vcpu, dr, &val))
5696 return 1;
5697 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005698 } else
Nadav Amit57773922014-06-18 17:19:23 +03005699 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005700 return 1;
5701
Avi Kivity6aa8b732006-12-10 02:21:36 -08005702 skip_emulated_instruction(vcpu);
5703 return 1;
5704}
5705
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01005706static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
5707{
5708 return vcpu->arch.dr6;
5709}
5710
5711static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
5712{
5713}
5714
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005715static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5716{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005717 get_debugreg(vcpu->arch.db[0], 0);
5718 get_debugreg(vcpu->arch.db[1], 1);
5719 get_debugreg(vcpu->arch.db[2], 2);
5720 get_debugreg(vcpu->arch.db[3], 3);
5721 get_debugreg(vcpu->arch.dr6, 6);
5722 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5723
5724 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01005725 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005726}
5727
Gleb Natapov020df072010-04-13 10:05:23 +03005728static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5729{
5730 vmcs_writel(GUEST_DR7, val);
5731}
5732
Avi Kivity851ba692009-08-24 11:10:17 +03005733static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005734{
Avi Kivity06465c52007-02-28 20:46:53 +02005735 kvm_emulate_cpuid(vcpu);
5736 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005737}
5738
Avi Kivity851ba692009-08-24 11:10:17 +03005739static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005740{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005741 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005742 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005743
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005744 msr_info.index = ecx;
5745 msr_info.host_initiated = false;
5746 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02005747 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005748 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005749 return 1;
5750 }
5751
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005752 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005753
Avi Kivity6aa8b732006-12-10 02:21:36 -08005754 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005755 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
5756 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005757 skip_emulated_instruction(vcpu);
5758 return 1;
5759}
5760
Avi Kivity851ba692009-08-24 11:10:17 +03005761static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005762{
Will Auld8fe8ab42012-11-29 12:42:12 -08005763 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005764 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
5765 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
5766 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005767
Will Auld8fe8ab42012-11-29 12:42:12 -08005768 msr.data = data;
5769 msr.index = ecx;
5770 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03005771 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02005772 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005773 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005774 return 1;
5775 }
5776
Avi Kivity59200272010-01-25 19:47:02 +02005777 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005778 skip_emulated_instruction(vcpu);
5779 return 1;
5780}
5781
Avi Kivity851ba692009-08-24 11:10:17 +03005782static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005783{
Avi Kivity3842d132010-07-27 12:30:24 +03005784 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005785 return 1;
5786}
5787
Avi Kivity851ba692009-08-24 11:10:17 +03005788static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005789{
Eddie Dong85f455f2007-07-06 12:20:49 +03005790 u32 cpu_based_vm_exec_control;
5791
5792 /* clear pending irq */
5793 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5794 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
5795 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005796
Avi Kivity3842d132010-07-27 12:30:24 +03005797 kvm_make_request(KVM_REQ_EVENT, vcpu);
5798
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005799 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005800 return 1;
5801}
5802
Avi Kivity851ba692009-08-24 11:10:17 +03005803static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005804{
Avi Kivityd3bef152007-06-05 15:53:05 +03005805 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005806}
5807
Avi Kivity851ba692009-08-24 11:10:17 +03005808static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005809{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03005810 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02005811}
5812
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005813static int handle_invd(struct kvm_vcpu *vcpu)
5814{
Andre Przywara51d8b662010-12-21 11:12:02 +01005815 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005816}
5817
Avi Kivity851ba692009-08-24 11:10:17 +03005818static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005819{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005820 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005821
5822 kvm_mmu_invlpg(vcpu, exit_qualification);
5823 skip_emulated_instruction(vcpu);
5824 return 1;
5825}
5826
Avi Kivityfee84b02011-11-10 14:57:25 +02005827static int handle_rdpmc(struct kvm_vcpu *vcpu)
5828{
5829 int err;
5830
5831 err = kvm_rdpmc(vcpu);
5832 kvm_complete_insn_gp(vcpu, err);
5833
5834 return 1;
5835}
5836
Avi Kivity851ba692009-08-24 11:10:17 +03005837static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005838{
Sheng Yangf5f48ee2010-06-30 12:25:15 +08005839 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005840 return 1;
5841}
5842
Dexuan Cui2acf9232010-06-10 11:27:12 +08005843static int handle_xsetbv(struct kvm_vcpu *vcpu)
5844{
5845 u64 new_bv = kvm_read_edx_eax(vcpu);
5846 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
5847
5848 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5849 skip_emulated_instruction(vcpu);
5850 return 1;
5851}
5852
Wanpeng Lif53cd632014-12-02 19:14:58 +08005853static int handle_xsaves(struct kvm_vcpu *vcpu)
5854{
5855 skip_emulated_instruction(vcpu);
5856 WARN(1, "this should never happen\n");
5857 return 1;
5858}
5859
5860static int handle_xrstors(struct kvm_vcpu *vcpu)
5861{
5862 skip_emulated_instruction(vcpu);
5863 WARN(1, "this should never happen\n");
5864 return 1;
5865}
5866
Avi Kivity851ba692009-08-24 11:10:17 +03005867static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005868{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005869 if (likely(fasteoi)) {
5870 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5871 int access_type, offset;
5872
5873 access_type = exit_qualification & APIC_ACCESS_TYPE;
5874 offset = exit_qualification & APIC_ACCESS_OFFSET;
5875 /*
5876 * Sane guest uses MOV to write EOI, with written value
5877 * not cared. So make a short-circuit here by avoiding
5878 * heavy instruction emulation.
5879 */
5880 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5881 (offset == APIC_EOI)) {
5882 kvm_lapic_set_eoi(vcpu);
5883 skip_emulated_instruction(vcpu);
5884 return 1;
5885 }
5886 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005887 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005888}
5889
Yang Zhangc7c9c562013-01-25 10:18:51 +08005890static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5891{
5892 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5893 int vector = exit_qualification & 0xff;
5894
5895 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5896 kvm_apic_set_eoi_accelerated(vcpu, vector);
5897 return 1;
5898}
5899
Yang Zhang83d4c282013-01-25 10:18:49 +08005900static int handle_apic_write(struct kvm_vcpu *vcpu)
5901{
5902 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5903 u32 offset = exit_qualification & 0xfff;
5904
5905 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5906 kvm_apic_write_nodecode(vcpu, offset);
5907 return 1;
5908}
5909
Avi Kivity851ba692009-08-24 11:10:17 +03005910static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005911{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005912 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005913 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005914 bool has_error_code = false;
5915 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005916 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005917 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005918
5919 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005920 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005921 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005922
5923 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5924
5925 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005926 if (reason == TASK_SWITCH_GATE && idt_v) {
5927 switch (type) {
5928 case INTR_TYPE_NMI_INTR:
5929 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005930 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005931 break;
5932 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005933 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005934 kvm_clear_interrupt_queue(vcpu);
5935 break;
5936 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005937 if (vmx->idt_vectoring_info &
5938 VECTORING_INFO_DELIVER_CODE_MASK) {
5939 has_error_code = true;
5940 error_code =
5941 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5942 }
5943 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005944 case INTR_TYPE_SOFT_EXCEPTION:
5945 kvm_clear_exception_queue(vcpu);
5946 break;
5947 default:
5948 break;
5949 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005950 }
Izik Eidus37817f22008-03-24 23:14:53 +02005951 tss_selector = exit_qualification;
5952
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005953 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5954 type != INTR_TYPE_EXT_INTR &&
5955 type != INTR_TYPE_NMI_INTR))
5956 skip_emulated_instruction(vcpu);
5957
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005958 if (kvm_task_switch(vcpu, tss_selector,
5959 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
5960 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03005961 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5962 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5963 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005964 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03005965 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005966
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005967 /*
5968 * TODO: What about debug traps on tss switch?
5969 * Are we supposed to inject them and update dr6?
5970 */
5971
5972 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02005973}
5974
Avi Kivity851ba692009-08-24 11:10:17 +03005975static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005976{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005977 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005978 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005979 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005980 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08005981
Sheng Yangf9c617f2009-03-25 10:08:52 +08005982 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005983
Sheng Yang14394422008-04-28 12:24:45 +08005984 gla_validity = (exit_qualification >> 7) & 0x3;
5985 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
5986 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
5987 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
5988 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08005989 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08005990 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
5991 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03005992 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5993 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03005994 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08005995 }
5996
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005997 /*
5998 * EPT violation happened while executing iret from NMI,
5999 * "blocked by NMI" bit has to be set before next VM entry.
6000 * There are errata that may cause this bit to not be set:
6001 * AAK134, BY25.
6002 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006003 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
6004 cpu_has_virtual_nmis() &&
6005 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006006 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
6007
Sheng Yang14394422008-04-28 12:24:45 +08006008 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006009 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006010
6011 /* It is a write fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08006012 error_code = exit_qualification & PFERR_WRITE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03006013 /* It is a fetch fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08006014 error_code |= (exit_qualification << 2) & PFERR_FETCH_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006015 /* ept page table is present? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08006016 error_code |= (exit_qualification >> 3) & PFERR_PRESENT_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006017
Yang Zhang25d92082013-08-06 12:00:32 +03006018 vcpu->arch.exit_qualification = exit_qualification;
6019
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006020 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08006021}
6022
Avi Kivity851ba692009-08-24 11:10:17 +03006023static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006024{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006025 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006026 gpa_t gpa;
6027
6028 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00006029 if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006030 skip_emulated_instruction(vcpu);
Jason Wang931c33b2015-09-15 14:41:58 +08006031 trace_kvm_fast_mmio(gpa);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006032 return 1;
6033 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006034
Paolo Bonzini450869d2015-11-04 13:41:21 +01006035 ret = handle_mmio_page_fault(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006036 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006037 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
6038 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08006039
6040 if (unlikely(ret == RET_MMIO_PF_INVALID))
6041 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
6042
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006043 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006044 return 1;
6045
6046 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006047 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006048
Avi Kivity851ba692009-08-24 11:10:17 +03006049 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6050 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006051
6052 return 0;
6053}
6054
Avi Kivity851ba692009-08-24 11:10:17 +03006055static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08006056{
6057 u32 cpu_based_vm_exec_control;
6058
6059 /* clear pending NMI */
6060 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6061 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
6062 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
6063 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03006064 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006065
6066 return 1;
6067}
6068
Mohammed Gamal80ced182009-09-01 12:48:18 +02006069static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006070{
Avi Kivity8b3079a2009-01-05 12:10:54 +02006071 struct vcpu_vmx *vmx = to_vmx(vcpu);
6072 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006073 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02006074 u32 cpu_exec_ctrl;
6075 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03006076 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02006077
6078 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6079 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006080
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01006081 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03006082 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02006083 return handle_interrupt_window(&vmx->vcpu);
6084
Avi Kivityde87dcdd2012-06-12 20:21:38 +03006085 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
6086 return 1;
6087
Gleb Natapov991eebf2013-04-11 12:10:51 +03006088 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006089
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02006090 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02006091 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006092 ret = 0;
6093 goto out;
6094 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006095
Avi Kivityde5f70e2012-06-12 20:22:28 +03006096 if (err != EMULATE_DONE) {
6097 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6098 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6099 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03006100 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03006101 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006102
Gleb Natapov8d76c492013-05-08 18:38:44 +03006103 if (vcpu->arch.halt_request) {
6104 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006105 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03006106 goto out;
6107 }
6108
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006109 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02006110 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006111 if (need_resched())
6112 schedule();
6113 }
6114
Mohammed Gamal80ced182009-09-01 12:48:18 +02006115out:
6116 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006117}
6118
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006119static int __grow_ple_window(int val)
6120{
6121 if (ple_window_grow < 1)
6122 return ple_window;
6123
6124 val = min(val, ple_window_actual_max);
6125
6126 if (ple_window_grow < ple_window)
6127 val *= ple_window_grow;
6128 else
6129 val += ple_window_grow;
6130
6131 return val;
6132}
6133
6134static int __shrink_ple_window(int val, int modifier, int minimum)
6135{
6136 if (modifier < 1)
6137 return ple_window;
6138
6139 if (modifier < ple_window)
6140 val /= modifier;
6141 else
6142 val -= modifier;
6143
6144 return max(val, minimum);
6145}
6146
6147static void grow_ple_window(struct kvm_vcpu *vcpu)
6148{
6149 struct vcpu_vmx *vmx = to_vmx(vcpu);
6150 int old = vmx->ple_window;
6151
6152 vmx->ple_window = __grow_ple_window(old);
6153
6154 if (vmx->ple_window != old)
6155 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006156
6157 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006158}
6159
6160static void shrink_ple_window(struct kvm_vcpu *vcpu)
6161{
6162 struct vcpu_vmx *vmx = to_vmx(vcpu);
6163 int old = vmx->ple_window;
6164
6165 vmx->ple_window = __shrink_ple_window(old,
6166 ple_window_shrink, ple_window);
6167
6168 if (vmx->ple_window != old)
6169 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006170
6171 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006172}
6173
6174/*
6175 * ple_window_actual_max is computed to be one grow_ple_window() below
6176 * ple_window_max. (See __grow_ple_window for the reason.)
6177 * This prevents overflows, because ple_window_max is int.
6178 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
6179 * this process.
6180 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
6181 */
6182static void update_ple_window_actual_max(void)
6183{
6184 ple_window_actual_max =
6185 __shrink_ple_window(max(ple_window_max, ple_window),
6186 ple_window_grow, INT_MIN);
6187}
6188
Feng Wubf9f6ac2015-09-18 22:29:55 +08006189/*
6190 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
6191 */
6192static void wakeup_handler(void)
6193{
6194 struct kvm_vcpu *vcpu;
6195 int cpu = smp_processor_id();
6196
6197 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6198 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
6199 blocked_vcpu_list) {
6200 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6201
6202 if (pi_test_on(pi_desc) == 1)
6203 kvm_vcpu_kick(vcpu);
6204 }
6205 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6206}
6207
Tiejun Chenf2c76482014-10-28 10:14:47 +08006208static __init int hardware_setup(void)
6209{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006210 int r = -ENOMEM, i, msr;
6211
6212 rdmsrl_safe(MSR_EFER, &host_efer);
6213
6214 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
6215 kvm_define_shared_msr(i, vmx_msr_index[i]);
6216
6217 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
6218 if (!vmx_io_bitmap_a)
6219 return r;
6220
6221 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
6222 if (!vmx_io_bitmap_b)
6223 goto out;
6224
6225 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
6226 if (!vmx_msr_bitmap_legacy)
6227 goto out1;
6228
6229 vmx_msr_bitmap_legacy_x2apic =
6230 (unsigned long *)__get_free_page(GFP_KERNEL);
6231 if (!vmx_msr_bitmap_legacy_x2apic)
6232 goto out2;
6233
6234 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
6235 if (!vmx_msr_bitmap_longmode)
6236 goto out3;
6237
6238 vmx_msr_bitmap_longmode_x2apic =
6239 (unsigned long *)__get_free_page(GFP_KERNEL);
6240 if (!vmx_msr_bitmap_longmode_x2apic)
6241 goto out4;
Wincy Van3af18d92015-02-03 23:49:31 +08006242
6243 if (nested) {
6244 vmx_msr_bitmap_nested =
6245 (unsigned long *)__get_free_page(GFP_KERNEL);
6246 if (!vmx_msr_bitmap_nested)
6247 goto out5;
6248 }
6249
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006250 vmx_vmread_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
6251 if (!vmx_vmread_bitmap)
Wincy Van3af18d92015-02-03 23:49:31 +08006252 goto out6;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006253
6254 vmx_vmwrite_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
6255 if (!vmx_vmwrite_bitmap)
Wincy Van3af18d92015-02-03 23:49:31 +08006256 goto out7;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006257
6258 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
6259 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
6260
6261 /*
6262 * Allow direct access to the PC debug port (it is often used for I/O
6263 * delays, but the vmexits simply slow things down).
6264 */
6265 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
6266 clear_bit(0x80, vmx_io_bitmap_a);
6267
6268 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
6269
6270 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
6271 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
Wincy Van3af18d92015-02-03 23:49:31 +08006272 if (nested)
6273 memset(vmx_msr_bitmap_nested, 0xff, PAGE_SIZE);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006274
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006275 if (setup_vmcs_config(&vmcs_config) < 0) {
6276 r = -EIO;
Wincy Van3af18d92015-02-03 23:49:31 +08006277 goto out8;
Tiejun Chenbaa03522014-12-23 16:21:11 +08006278 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006279
6280 if (boot_cpu_has(X86_FEATURE_NX))
6281 kvm_enable_efer_bits(EFER_NX);
6282
6283 if (!cpu_has_vmx_vpid())
6284 enable_vpid = 0;
6285 if (!cpu_has_vmx_shadow_vmcs())
6286 enable_shadow_vmcs = 0;
6287 if (enable_shadow_vmcs)
6288 init_vmcs_shadow_fields();
6289
6290 if (!cpu_has_vmx_ept() ||
6291 !cpu_has_vmx_ept_4levels()) {
6292 enable_ept = 0;
6293 enable_unrestricted_guest = 0;
6294 enable_ept_ad_bits = 0;
6295 }
6296
6297 if (!cpu_has_vmx_ept_ad_bits())
6298 enable_ept_ad_bits = 0;
6299
6300 if (!cpu_has_vmx_unrestricted_guest())
6301 enable_unrestricted_guest = 0;
6302
Paolo Bonziniad15a292015-01-30 16:18:49 +01006303 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006304 flexpriority_enabled = 0;
6305
Paolo Bonziniad15a292015-01-30 16:18:49 +01006306 /*
6307 * set_apic_access_page_addr() is used to reload apic access
6308 * page upon invalidation. No need to do anything if not
6309 * using the APIC_ACCESS_ADDR VMCS field.
6310 */
6311 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006312 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006313
6314 if (!cpu_has_vmx_tpr_shadow())
6315 kvm_x86_ops->update_cr8_intercept = NULL;
6316
6317 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6318 kvm_disable_largepages();
6319
6320 if (!cpu_has_vmx_ple())
6321 ple_gap = 0;
6322
6323 if (!cpu_has_vmx_apicv())
6324 enable_apicv = 0;
6325
Haozhong Zhang64903d62015-10-20 15:39:09 +08006326 if (cpu_has_vmx_tsc_scaling()) {
6327 kvm_has_tsc_control = true;
6328 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
6329 kvm_tsc_scaling_ratio_frac_bits = 48;
6330 }
6331
Tiejun Chenbaa03522014-12-23 16:21:11 +08006332 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6333 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6334 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6335 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6336 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6337 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
6338 vmx_disable_intercept_for_msr(MSR_IA32_BNDCFGS, true);
6339
6340 memcpy(vmx_msr_bitmap_legacy_x2apic,
6341 vmx_msr_bitmap_legacy, PAGE_SIZE);
6342 memcpy(vmx_msr_bitmap_longmode_x2apic,
6343 vmx_msr_bitmap_longmode, PAGE_SIZE);
6344
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006345 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6346
Roman Kagan3ce424e2016-05-18 17:48:20 +03006347 for (msr = 0x800; msr <= 0x8ff; msr++)
6348 vmx_disable_intercept_msr_read_x2apic(msr);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006349
Roman Kagan3ce424e2016-05-18 17:48:20 +03006350 /* According SDM, in x2apic mode, the whole id reg is used. But in
6351 * KVM, it only use the highest eight bits. Need to intercept it */
6352 vmx_enable_intercept_msr_read_x2apic(0x802);
6353 /* TMCCT */
6354 vmx_enable_intercept_msr_read_x2apic(0x839);
6355 /* TPR */
6356 vmx_disable_intercept_msr_write_x2apic(0x808);
6357 /* EOI */
6358 vmx_disable_intercept_msr_write_x2apic(0x80b);
6359 /* SELF-IPI */
6360 vmx_disable_intercept_msr_write_x2apic(0x83f);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006361
6362 if (enable_ept) {
6363 kvm_mmu_set_mask_ptes(0ull,
6364 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
6365 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
6366 0ull, VMX_EPT_EXECUTABLE_MASK);
6367 ept_set_mmio_spte_mask();
6368 kvm_enable_tdp();
6369 } else
6370 kvm_disable_tdp();
6371
6372 update_ple_window_actual_max();
6373
Kai Huang843e4332015-01-28 10:54:28 +08006374 /*
6375 * Only enable PML when hardware supports PML feature, and both EPT
6376 * and EPT A/D bit features are enabled -- PML depends on them to work.
6377 */
6378 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6379 enable_pml = 0;
6380
6381 if (!enable_pml) {
6382 kvm_x86_ops->slot_enable_log_dirty = NULL;
6383 kvm_x86_ops->slot_disable_log_dirty = NULL;
6384 kvm_x86_ops->flush_log_dirty = NULL;
6385 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6386 }
6387
Feng Wubf9f6ac2015-09-18 22:29:55 +08006388 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
6389
Tiejun Chenf2c76482014-10-28 10:14:47 +08006390 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006391
Wincy Van3af18d92015-02-03 23:49:31 +08006392out8:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006393 free_page((unsigned long)vmx_vmwrite_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006394out7:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006395 free_page((unsigned long)vmx_vmread_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006396out6:
6397 if (nested)
6398 free_page((unsigned long)vmx_msr_bitmap_nested);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006399out5:
6400 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
6401out4:
6402 free_page((unsigned long)vmx_msr_bitmap_longmode);
6403out3:
6404 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
6405out2:
6406 free_page((unsigned long)vmx_msr_bitmap_legacy);
6407out1:
6408 free_page((unsigned long)vmx_io_bitmap_b);
6409out:
6410 free_page((unsigned long)vmx_io_bitmap_a);
6411
6412 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006413}
6414
6415static __exit void hardware_unsetup(void)
6416{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006417 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
6418 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
6419 free_page((unsigned long)vmx_msr_bitmap_legacy);
6420 free_page((unsigned long)vmx_msr_bitmap_longmode);
6421 free_page((unsigned long)vmx_io_bitmap_b);
6422 free_page((unsigned long)vmx_io_bitmap_a);
6423 free_page((unsigned long)vmx_vmwrite_bitmap);
6424 free_page((unsigned long)vmx_vmread_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006425 if (nested)
6426 free_page((unsigned long)vmx_msr_bitmap_nested);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006427
Tiejun Chenf2c76482014-10-28 10:14:47 +08006428 free_kvm_area();
6429}
6430
Avi Kivity6aa8b732006-12-10 02:21:36 -08006431/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006432 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6433 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6434 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006435static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006436{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006437 if (ple_gap)
6438 grow_ple_window(vcpu);
6439
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006440 skip_emulated_instruction(vcpu);
6441 kvm_vcpu_on_spin(vcpu);
6442
6443 return 1;
6444}
6445
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006446static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006447{
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006448 skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006449 return 1;
6450}
6451
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006452static int handle_mwait(struct kvm_vcpu *vcpu)
6453{
6454 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6455 return handle_nop(vcpu);
6456}
6457
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006458static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6459{
6460 return 1;
6461}
6462
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006463static int handle_monitor(struct kvm_vcpu *vcpu)
6464{
6465 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6466 return handle_nop(vcpu);
6467}
6468
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006469/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006470 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6471 * We could reuse a single VMCS for all the L2 guests, but we also want the
6472 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6473 * allows keeping them loaded on the processor, and in the future will allow
6474 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6475 * every entry if they never change.
6476 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6477 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6478 *
6479 * The following functions allocate and free a vmcs02 in this pool.
6480 */
6481
6482/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6483static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6484{
6485 struct vmcs02_list *item;
6486 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6487 if (item->vmptr == vmx->nested.current_vmptr) {
6488 list_move(&item->list, &vmx->nested.vmcs02_pool);
6489 return &item->vmcs02;
6490 }
6491
6492 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6493 /* Recycle the least recently used VMCS. */
Geliang Tangd74c0e62016-01-01 19:47:14 +08006494 item = list_last_entry(&vmx->nested.vmcs02_pool,
6495 struct vmcs02_list, list);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006496 item->vmptr = vmx->nested.current_vmptr;
6497 list_move(&item->list, &vmx->nested.vmcs02_pool);
6498 return &item->vmcs02;
6499 }
6500
6501 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006502 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006503 if (!item)
6504 return NULL;
6505 item->vmcs02.vmcs = alloc_vmcs();
6506 if (!item->vmcs02.vmcs) {
6507 kfree(item);
6508 return NULL;
6509 }
6510 loaded_vmcs_init(&item->vmcs02);
6511 item->vmptr = vmx->nested.current_vmptr;
6512 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6513 vmx->nested.vmcs02_num++;
6514 return &item->vmcs02;
6515}
6516
6517/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6518static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6519{
6520 struct vmcs02_list *item;
6521 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6522 if (item->vmptr == vmptr) {
6523 free_loaded_vmcs(&item->vmcs02);
6524 list_del(&item->list);
6525 kfree(item);
6526 vmx->nested.vmcs02_num--;
6527 return;
6528 }
6529}
6530
6531/*
6532 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006533 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6534 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006535 */
6536static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6537{
6538 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006539
6540 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006541 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006542 /*
6543 * Something will leak if the above WARN triggers. Better than
6544 * a use-after-free.
6545 */
6546 if (vmx->loaded_vmcs == &item->vmcs02)
6547 continue;
6548
6549 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006550 list_del(&item->list);
6551 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006552 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006553 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006554}
6555
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006556/*
6557 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
6558 * set the success or error code of an emulated VMX instruction, as specified
6559 * by Vol 2B, VMX Instruction Reference, "Conventions".
6560 */
6561static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
6562{
6563 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
6564 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6565 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
6566}
6567
6568static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
6569{
6570 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6571 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
6572 X86_EFLAGS_SF | X86_EFLAGS_OF))
6573 | X86_EFLAGS_CF);
6574}
6575
Abel Gordon145c28d2013-04-18 14:36:55 +03006576static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006577 u32 vm_instruction_error)
6578{
6579 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
6580 /*
6581 * failValid writes the error number to the current VMCS, which
6582 * can't be done there isn't a current VMCS.
6583 */
6584 nested_vmx_failInvalid(vcpu);
6585 return;
6586 }
6587 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6588 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6589 X86_EFLAGS_SF | X86_EFLAGS_OF))
6590 | X86_EFLAGS_ZF);
6591 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
6592 /*
6593 * We don't need to force a shadow sync because
6594 * VM_INSTRUCTION_ERROR is not shadowed
6595 */
6596}
Abel Gordon145c28d2013-04-18 14:36:55 +03006597
Wincy Vanff651cb2014-12-11 08:52:58 +03006598static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
6599{
6600 /* TODO: not to reset guest simply here. */
6601 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
6602 pr_warn("kvm: nested vmx abort, indicator %d\n", indicator);
6603}
6604
Jan Kiszkaf41245002014-03-07 20:03:13 +01006605static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
6606{
6607 struct vcpu_vmx *vmx =
6608 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
6609
6610 vmx->nested.preemption_timer_expired = true;
6611 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6612 kvm_vcpu_kick(&vmx->vcpu);
6613
6614 return HRTIMER_NORESTART;
6615}
6616
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006617/*
Bandan Das19677e32014-05-06 02:19:15 -04006618 * Decode the memory-address operand of a vmx instruction, as recorded on an
6619 * exit caused by such an instruction (run by a guest hypervisor).
6620 * On success, returns 0. When the operand is invalid, returns 1 and throws
6621 * #UD or #GP.
6622 */
6623static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
6624 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006625 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04006626{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006627 gva_t off;
6628 bool exn;
6629 struct kvm_segment s;
6630
Bandan Das19677e32014-05-06 02:19:15 -04006631 /*
6632 * According to Vol. 3B, "Information for VM Exits Due to Instruction
6633 * Execution", on an exit, vmx_instruction_info holds most of the
6634 * addressing components of the operand. Only the displacement part
6635 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
6636 * For how an actual address is calculated from all these components,
6637 * refer to Vol. 1, "Operand Addressing".
6638 */
6639 int scaling = vmx_instruction_info & 3;
6640 int addr_size = (vmx_instruction_info >> 7) & 7;
6641 bool is_reg = vmx_instruction_info & (1u << 10);
6642 int seg_reg = (vmx_instruction_info >> 15) & 7;
6643 int index_reg = (vmx_instruction_info >> 18) & 0xf;
6644 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
6645 int base_reg = (vmx_instruction_info >> 23) & 0xf;
6646 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
6647
6648 if (is_reg) {
6649 kvm_queue_exception(vcpu, UD_VECTOR);
6650 return 1;
6651 }
6652
6653 /* Addr = segment_base + offset */
6654 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006655 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04006656 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006657 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04006658 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006659 off += kvm_register_read(vcpu, index_reg)<<scaling;
6660 vmx_get_segment(vcpu, &s, seg_reg);
6661 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04006662
6663 if (addr_size == 1) /* 32 bit */
6664 *ret &= 0xffffffff;
6665
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006666 /* Checks for #GP/#SS exceptions. */
6667 exn = false;
6668 if (is_protmode(vcpu)) {
6669 /* Protected mode: apply checks for segment validity in the
6670 * following order:
6671 * - segment type check (#GP(0) may be thrown)
6672 * - usability check (#GP(0)/#SS(0))
6673 * - limit check (#GP(0)/#SS(0))
6674 */
6675 if (wr)
6676 /* #GP(0) if the destination operand is located in a
6677 * read-only data segment or any code segment.
6678 */
6679 exn = ((s.type & 0xa) == 0 || (s.type & 8));
6680 else
6681 /* #GP(0) if the source operand is located in an
6682 * execute-only code segment
6683 */
6684 exn = ((s.type & 0xa) == 8);
6685 }
6686 if (exn) {
6687 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
6688 return 1;
6689 }
6690 if (is_long_mode(vcpu)) {
6691 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
6692 * non-canonical form. This is an only check for long mode.
6693 */
6694 exn = is_noncanonical_address(*ret);
6695 } else if (is_protmode(vcpu)) {
6696 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
6697 */
6698 exn = (s.unusable != 0);
6699 /* Protected mode: #GP(0)/#SS(0) if the memory
6700 * operand is outside the segment limit.
6701 */
6702 exn = exn || (off + sizeof(u64) > s.limit);
6703 }
6704 if (exn) {
6705 kvm_queue_exception_e(vcpu,
6706 seg_reg == VCPU_SREG_SS ?
6707 SS_VECTOR : GP_VECTOR,
6708 0);
6709 return 1;
6710 }
6711
Bandan Das19677e32014-05-06 02:19:15 -04006712 return 0;
6713}
6714
6715/*
Bandan Das3573e222014-05-06 02:19:16 -04006716 * This function performs the various checks including
6717 * - if it's 4KB aligned
6718 * - No bits beyond the physical address width are set
6719 * - Returns 0 on success or else 1
Bandan Das4291b582014-05-06 02:19:18 -04006720 * (Intel SDM Section 30.3)
Bandan Das3573e222014-05-06 02:19:16 -04006721 */
Bandan Das4291b582014-05-06 02:19:18 -04006722static int nested_vmx_check_vmptr(struct kvm_vcpu *vcpu, int exit_reason,
6723 gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04006724{
6725 gva_t gva;
6726 gpa_t vmptr;
6727 struct x86_exception e;
6728 struct page *page;
6729 struct vcpu_vmx *vmx = to_vmx(vcpu);
6730 int maxphyaddr = cpuid_maxphyaddr(vcpu);
6731
6732 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006733 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04006734 return 1;
6735
6736 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
6737 sizeof(vmptr), &e)) {
6738 kvm_inject_page_fault(vcpu, &e);
6739 return 1;
6740 }
6741
6742 switch (exit_reason) {
6743 case EXIT_REASON_VMON:
6744 /*
6745 * SDM 3: 24.11.5
6746 * The first 4 bytes of VMXON region contain the supported
6747 * VMCS revision identifier
6748 *
6749 * Note - IA32_VMX_BASIC[48] will never be 1
6750 * for the nested case;
6751 * which replaces physical address width with 32
6752 *
6753 */
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006754 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das3573e222014-05-06 02:19:16 -04006755 nested_vmx_failInvalid(vcpu);
6756 skip_emulated_instruction(vcpu);
6757 return 1;
6758 }
6759
6760 page = nested_get_page(vcpu, vmptr);
6761 if (page == NULL ||
6762 *(u32 *)kmap(page) != VMCS12_REVISION) {
6763 nested_vmx_failInvalid(vcpu);
6764 kunmap(page);
6765 skip_emulated_instruction(vcpu);
6766 return 1;
6767 }
6768 kunmap(page);
6769 vmx->nested.vmxon_ptr = vmptr;
6770 break;
Bandan Das4291b582014-05-06 02:19:18 -04006771 case EXIT_REASON_VMCLEAR:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006772 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006773 nested_vmx_failValid(vcpu,
6774 VMXERR_VMCLEAR_INVALID_ADDRESS);
6775 skip_emulated_instruction(vcpu);
6776 return 1;
6777 }
Bandan Das3573e222014-05-06 02:19:16 -04006778
Bandan Das4291b582014-05-06 02:19:18 -04006779 if (vmptr == vmx->nested.vmxon_ptr) {
6780 nested_vmx_failValid(vcpu,
6781 VMXERR_VMCLEAR_VMXON_POINTER);
6782 skip_emulated_instruction(vcpu);
6783 return 1;
6784 }
6785 break;
6786 case EXIT_REASON_VMPTRLD:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006787 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006788 nested_vmx_failValid(vcpu,
6789 VMXERR_VMPTRLD_INVALID_ADDRESS);
6790 skip_emulated_instruction(vcpu);
6791 return 1;
6792 }
6793
6794 if (vmptr == vmx->nested.vmxon_ptr) {
6795 nested_vmx_failValid(vcpu,
6796 VMXERR_VMCLEAR_VMXON_POINTER);
6797 skip_emulated_instruction(vcpu);
6798 return 1;
6799 }
6800 break;
Bandan Das3573e222014-05-06 02:19:16 -04006801 default:
6802 return 1; /* shouldn't happen */
6803 }
6804
Bandan Das4291b582014-05-06 02:19:18 -04006805 if (vmpointer)
6806 *vmpointer = vmptr;
Bandan Das3573e222014-05-06 02:19:16 -04006807 return 0;
6808}
6809
6810/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006811 * Emulate the VMXON instruction.
6812 * Currently, we just remember that VMX is active, and do not save or even
6813 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
6814 * do not currently need to store anything in that guest-allocated memory
6815 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
6816 * argument is different from the VMXON pointer (which the spec says they do).
6817 */
6818static int handle_vmon(struct kvm_vcpu *vcpu)
6819{
6820 struct kvm_segment cs;
6821 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03006822 struct vmcs *shadow_vmcs;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006823 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
6824 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006825
6826 /* The Intel VMX Instruction Reference lists a bunch of bits that
6827 * are prerequisite to running VMXON, most notably cr4.VMXE must be
6828 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
6829 * Otherwise, we should fail with #UD. We test these now:
6830 */
6831 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
6832 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
6833 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
6834 kvm_queue_exception(vcpu, UD_VECTOR);
6835 return 1;
6836 }
6837
6838 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6839 if (is_long_mode(vcpu) && !cs.l) {
6840 kvm_queue_exception(vcpu, UD_VECTOR);
6841 return 1;
6842 }
6843
6844 if (vmx_get_cpl(vcpu)) {
6845 kvm_inject_gp(vcpu, 0);
6846 return 1;
6847 }
Bandan Das3573e222014-05-06 02:19:16 -04006848
Bandan Das4291b582014-05-06 02:19:18 -04006849 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMON, NULL))
Bandan Das3573e222014-05-06 02:19:16 -04006850 return 1;
6851
Abel Gordon145c28d2013-04-18 14:36:55 +03006852 if (vmx->nested.vmxon) {
6853 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
6854 skip_emulated_instruction(vcpu);
6855 return 1;
6856 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006857
6858 if ((vmx->nested.msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
6859 != VMXON_NEEDED_FEATURES) {
6860 kvm_inject_gp(vcpu, 0);
6861 return 1;
6862 }
6863
Abel Gordon8de48832013-04-18 14:37:25 +03006864 if (enable_shadow_vmcs) {
6865 shadow_vmcs = alloc_vmcs();
6866 if (!shadow_vmcs)
6867 return -ENOMEM;
6868 /* mark vmcs as shadow */
6869 shadow_vmcs->revision_id |= (1u << 31);
6870 /* init shadow vmcs */
6871 vmcs_clear(shadow_vmcs);
6872 vmx->nested.current_shadow_vmcs = shadow_vmcs;
6873 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006874
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006875 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
6876 vmx->nested.vmcs02_num = 0;
6877
Jan Kiszkaf41245002014-03-07 20:03:13 +01006878 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
6879 HRTIMER_MODE_REL);
6880 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
6881
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006882 vmx->nested.vmxon = true;
6883
6884 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08006885 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006886 return 1;
6887}
6888
6889/*
6890 * Intel's VMX Instruction Reference specifies a common set of prerequisites
6891 * for running VMX instructions (except VMXON, whose prerequisites are
6892 * slightly different). It also specifies what exception to inject otherwise.
6893 */
6894static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
6895{
6896 struct kvm_segment cs;
6897 struct vcpu_vmx *vmx = to_vmx(vcpu);
6898
6899 if (!vmx->nested.vmxon) {
6900 kvm_queue_exception(vcpu, UD_VECTOR);
6901 return 0;
6902 }
6903
6904 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6905 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
6906 (is_long_mode(vcpu) && !cs.l)) {
6907 kvm_queue_exception(vcpu, UD_VECTOR);
6908 return 0;
6909 }
6910
6911 if (vmx_get_cpl(vcpu)) {
6912 kvm_inject_gp(vcpu, 0);
6913 return 0;
6914 }
6915
6916 return 1;
6917}
6918
Abel Gordone7953d72013-04-18 14:37:55 +03006919static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
6920{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006921 if (vmx->nested.current_vmptr == -1ull)
6922 return;
6923
6924 /* current_vmptr and current_vmcs12 are always set/reset together */
6925 if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
6926 return;
6927
Abel Gordon012f83c2013-04-18 14:39:25 +03006928 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006929 /* copy to memory all shadowed fields in case
6930 they were modified */
6931 copy_shadow_to_vmcs12(vmx);
6932 vmx->nested.sync_shadow_vmcs = false;
Xiao Guangrong7ec36292015-09-09 14:05:56 +08006933 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
6934 SECONDARY_EXEC_SHADOW_VMCS);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006935 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03006936 }
Wincy Van705699a2015-02-03 23:58:17 +08006937 vmx->nested.posted_intr_nv = -1;
Abel Gordone7953d72013-04-18 14:37:55 +03006938 kunmap(vmx->nested.current_vmcs12_page);
6939 nested_release_page(vmx->nested.current_vmcs12_page);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006940 vmx->nested.current_vmptr = -1ull;
6941 vmx->nested.current_vmcs12 = NULL;
Abel Gordone7953d72013-04-18 14:37:55 +03006942}
6943
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006944/*
6945 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
6946 * just stops using VMX.
6947 */
6948static void free_nested(struct vcpu_vmx *vmx)
6949{
6950 if (!vmx->nested.vmxon)
6951 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006952
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006953 vmx->nested.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07006954 free_vpid(vmx->nested.vpid02);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006955 nested_release_vmcs12(vmx);
Abel Gordone7953d72013-04-18 14:37:55 +03006956 if (enable_shadow_vmcs)
6957 free_vmcs(vmx->nested.current_shadow_vmcs);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006958 /* Unpin physical memory we referred to in current vmcs02 */
6959 if (vmx->nested.apic_access_page) {
6960 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02006961 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006962 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006963 if (vmx->nested.virtual_apic_page) {
6964 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02006965 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006966 }
Wincy Van705699a2015-02-03 23:58:17 +08006967 if (vmx->nested.pi_desc_page) {
6968 kunmap(vmx->nested.pi_desc_page);
6969 nested_release_page(vmx->nested.pi_desc_page);
6970 vmx->nested.pi_desc_page = NULL;
6971 vmx->nested.pi_desc = NULL;
6972 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006973
6974 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006975}
6976
6977/* Emulate the VMXOFF instruction */
6978static int handle_vmoff(struct kvm_vcpu *vcpu)
6979{
6980 if (!nested_vmx_check_permission(vcpu))
6981 return 1;
6982 free_nested(to_vmx(vcpu));
6983 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08006984 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006985 return 1;
6986}
6987
Nadav Har'El27d6c862011-05-25 23:06:59 +03006988/* Emulate the VMCLEAR instruction */
6989static int handle_vmclear(struct kvm_vcpu *vcpu)
6990{
6991 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03006992 gpa_t vmptr;
6993 struct vmcs12 *vmcs12;
6994 struct page *page;
Nadav Har'El27d6c862011-05-25 23:06:59 +03006995
6996 if (!nested_vmx_check_permission(vcpu))
6997 return 1;
6998
Bandan Das4291b582014-05-06 02:19:18 -04006999 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMCLEAR, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03007000 return 1;
7001
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007002 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03007003 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007004
7005 page = nested_get_page(vcpu, vmptr);
7006 if (page == NULL) {
7007 /*
7008 * For accurate processor emulation, VMCLEAR beyond available
7009 * physical memory should do nothing at all. However, it is
7010 * possible that a nested vmx bug, not a guest hypervisor bug,
7011 * resulted in this case, so let's shut down before doing any
7012 * more damage:
7013 */
7014 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
7015 return 1;
7016 }
7017 vmcs12 = kmap(page);
7018 vmcs12->launch_state = 0;
7019 kunmap(page);
7020 nested_release_page(page);
7021
7022 nested_free_vmcs02(vmx, vmptr);
7023
7024 skip_emulated_instruction(vcpu);
7025 nested_vmx_succeed(vcpu);
7026 return 1;
7027}
7028
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007029static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
7030
7031/* Emulate the VMLAUNCH instruction */
7032static int handle_vmlaunch(struct kvm_vcpu *vcpu)
7033{
7034 return nested_vmx_run(vcpu, true);
7035}
7036
7037/* Emulate the VMRESUME instruction */
7038static int handle_vmresume(struct kvm_vcpu *vcpu)
7039{
7040
7041 return nested_vmx_run(vcpu, false);
7042}
7043
Nadav Har'El49f705c2011-05-25 23:08:30 +03007044enum vmcs_field_type {
7045 VMCS_FIELD_TYPE_U16 = 0,
7046 VMCS_FIELD_TYPE_U64 = 1,
7047 VMCS_FIELD_TYPE_U32 = 2,
7048 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
7049};
7050
7051static inline int vmcs_field_type(unsigned long field)
7052{
7053 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
7054 return VMCS_FIELD_TYPE_U32;
7055 return (field >> 13) & 0x3 ;
7056}
7057
7058static inline int vmcs_field_readonly(unsigned long field)
7059{
7060 return (((field >> 10) & 0x3) == 1);
7061}
7062
7063/*
7064 * Read a vmcs12 field. Since these can have varying lengths and we return
7065 * one type, we chose the biggest type (u64) and zero-extend the return value
7066 * to that size. Note that the caller, handle_vmread, might need to use only
7067 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
7068 * 64-bit fields are to be returned).
7069 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007070static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
7071 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03007072{
7073 short offset = vmcs_field_to_offset(field);
7074 char *p;
7075
7076 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007077 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007078
7079 p = ((char *)(get_vmcs12(vcpu))) + offset;
7080
7081 switch (vmcs_field_type(field)) {
7082 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7083 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007084 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007085 case VMCS_FIELD_TYPE_U16:
7086 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007087 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007088 case VMCS_FIELD_TYPE_U32:
7089 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007090 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007091 case VMCS_FIELD_TYPE_U64:
7092 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007093 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007094 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007095 WARN_ON(1);
7096 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007097 }
7098}
7099
Abel Gordon20b97fe2013-04-18 14:36:25 +03007100
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007101static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
7102 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03007103 short offset = vmcs_field_to_offset(field);
7104 char *p = ((char *) get_vmcs12(vcpu)) + offset;
7105 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007106 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007107
7108 switch (vmcs_field_type(field)) {
7109 case VMCS_FIELD_TYPE_U16:
7110 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007111 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007112 case VMCS_FIELD_TYPE_U32:
7113 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007114 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007115 case VMCS_FIELD_TYPE_U64:
7116 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007117 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007118 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7119 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007120 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007121 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007122 WARN_ON(1);
7123 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007124 }
7125
7126}
7127
Abel Gordon16f5b902013-04-18 14:38:25 +03007128static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
7129{
7130 int i;
7131 unsigned long field;
7132 u64 field_value;
7133 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02007134 const unsigned long *fields = shadow_read_write_fields;
7135 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03007136
Jan Kiszka282da872014-10-08 18:05:39 +02007137 preempt_disable();
7138
Abel Gordon16f5b902013-04-18 14:38:25 +03007139 vmcs_load(shadow_vmcs);
7140
7141 for (i = 0; i < num_fields; i++) {
7142 field = fields[i];
7143 switch (vmcs_field_type(field)) {
7144 case VMCS_FIELD_TYPE_U16:
7145 field_value = vmcs_read16(field);
7146 break;
7147 case VMCS_FIELD_TYPE_U32:
7148 field_value = vmcs_read32(field);
7149 break;
7150 case VMCS_FIELD_TYPE_U64:
7151 field_value = vmcs_read64(field);
7152 break;
7153 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7154 field_value = vmcs_readl(field);
7155 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007156 default:
7157 WARN_ON(1);
7158 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03007159 }
7160 vmcs12_write_any(&vmx->vcpu, field, field_value);
7161 }
7162
7163 vmcs_clear(shadow_vmcs);
7164 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02007165
7166 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03007167}
7168
Abel Gordonc3114422013-04-18 14:38:55 +03007169static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
7170{
Mathias Krausec2bae892013-06-26 20:36:21 +02007171 const unsigned long *fields[] = {
7172 shadow_read_write_fields,
7173 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03007174 };
Mathias Krausec2bae892013-06-26 20:36:21 +02007175 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03007176 max_shadow_read_write_fields,
7177 max_shadow_read_only_fields
7178 };
7179 int i, q;
7180 unsigned long field;
7181 u64 field_value = 0;
7182 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
7183
7184 vmcs_load(shadow_vmcs);
7185
Mathias Krausec2bae892013-06-26 20:36:21 +02007186 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03007187 for (i = 0; i < max_fields[q]; i++) {
7188 field = fields[q][i];
7189 vmcs12_read_any(&vmx->vcpu, field, &field_value);
7190
7191 switch (vmcs_field_type(field)) {
7192 case VMCS_FIELD_TYPE_U16:
7193 vmcs_write16(field, (u16)field_value);
7194 break;
7195 case VMCS_FIELD_TYPE_U32:
7196 vmcs_write32(field, (u32)field_value);
7197 break;
7198 case VMCS_FIELD_TYPE_U64:
7199 vmcs_write64(field, (u64)field_value);
7200 break;
7201 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7202 vmcs_writel(field, (long)field_value);
7203 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007204 default:
7205 WARN_ON(1);
7206 break;
Abel Gordonc3114422013-04-18 14:38:55 +03007207 }
7208 }
7209 }
7210
7211 vmcs_clear(shadow_vmcs);
7212 vmcs_load(vmx->loaded_vmcs->vmcs);
7213}
7214
Nadav Har'El49f705c2011-05-25 23:08:30 +03007215/*
7216 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
7217 * used before) all generate the same failure when it is missing.
7218 */
7219static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
7220{
7221 struct vcpu_vmx *vmx = to_vmx(vcpu);
7222 if (vmx->nested.current_vmptr == -1ull) {
7223 nested_vmx_failInvalid(vcpu);
7224 skip_emulated_instruction(vcpu);
7225 return 0;
7226 }
7227 return 1;
7228}
7229
7230static int handle_vmread(struct kvm_vcpu *vcpu)
7231{
7232 unsigned long field;
7233 u64 field_value;
7234 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7235 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7236 gva_t gva = 0;
7237
7238 if (!nested_vmx_check_permission(vcpu) ||
7239 !nested_vmx_check_vmcs12(vcpu))
7240 return 1;
7241
7242 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03007243 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007244 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007245 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007246 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7247 skip_emulated_instruction(vcpu);
7248 return 1;
7249 }
7250 /*
7251 * Now copy part of this value to register or memory, as requested.
7252 * Note that the number of bits actually copied is 32 or 64 depending
7253 * on the guest's mode (32 or 64 bit), not on the given field's length.
7254 */
7255 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03007256 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03007257 field_value);
7258 } else {
7259 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007260 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007261 return 1;
7262 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
7263 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
7264 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
7265 }
7266
7267 nested_vmx_succeed(vcpu);
7268 skip_emulated_instruction(vcpu);
7269 return 1;
7270}
7271
7272
7273static int handle_vmwrite(struct kvm_vcpu *vcpu)
7274{
7275 unsigned long field;
7276 gva_t gva;
7277 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7278 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007279 /* The value to write might be 32 or 64 bits, depending on L1's long
7280 * mode, and eventually we need to write that into a field of several
7281 * possible lengths. The code below first zero-extends the value to 64
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08007282 * bit (field_value), and then copies only the appropriate number of
Nadav Har'El49f705c2011-05-25 23:08:30 +03007283 * bits into the vmcs12 field.
7284 */
7285 u64 field_value = 0;
7286 struct x86_exception e;
7287
7288 if (!nested_vmx_check_permission(vcpu) ||
7289 !nested_vmx_check_vmcs12(vcpu))
7290 return 1;
7291
7292 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007293 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007294 (((vmx_instruction_info) >> 3) & 0xf));
7295 else {
7296 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007297 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007298 return 1;
7299 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007300 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007301 kvm_inject_page_fault(vcpu, &e);
7302 return 1;
7303 }
7304 }
7305
7306
Nadav Amit27e6fb52014-06-18 17:19:26 +03007307 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007308 if (vmcs_field_readonly(field)) {
7309 nested_vmx_failValid(vcpu,
7310 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
7311 skip_emulated_instruction(vcpu);
7312 return 1;
7313 }
7314
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007315 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007316 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7317 skip_emulated_instruction(vcpu);
7318 return 1;
7319 }
7320
7321 nested_vmx_succeed(vcpu);
7322 skip_emulated_instruction(vcpu);
7323 return 1;
7324}
7325
Nadav Har'El63846662011-05-25 23:07:29 +03007326/* Emulate the VMPTRLD instruction */
7327static int handle_vmptrld(struct kvm_vcpu *vcpu)
7328{
7329 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007330 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03007331
7332 if (!nested_vmx_check_permission(vcpu))
7333 return 1;
7334
Bandan Das4291b582014-05-06 02:19:18 -04007335 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMPTRLD, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007336 return 1;
7337
Nadav Har'El63846662011-05-25 23:07:29 +03007338 if (vmx->nested.current_vmptr != vmptr) {
7339 struct vmcs12 *new_vmcs12;
7340 struct page *page;
7341 page = nested_get_page(vcpu, vmptr);
7342 if (page == NULL) {
7343 nested_vmx_failInvalid(vcpu);
7344 skip_emulated_instruction(vcpu);
7345 return 1;
7346 }
7347 new_vmcs12 = kmap(page);
7348 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7349 kunmap(page);
7350 nested_release_page_clean(page);
7351 nested_vmx_failValid(vcpu,
7352 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
7353 skip_emulated_instruction(vcpu);
7354 return 1;
7355 }
Nadav Har'El63846662011-05-25 23:07:29 +03007356
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007357 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03007358 vmx->nested.current_vmptr = vmptr;
7359 vmx->nested.current_vmcs12 = new_vmcs12;
7360 vmx->nested.current_vmcs12_page = page;
Abel Gordon012f83c2013-04-18 14:39:25 +03007361 if (enable_shadow_vmcs) {
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007362 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
7363 SECONDARY_EXEC_SHADOW_VMCS);
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03007364 vmcs_write64(VMCS_LINK_POINTER,
7365 __pa(vmx->nested.current_shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03007366 vmx->nested.sync_shadow_vmcs = true;
7367 }
Nadav Har'El63846662011-05-25 23:07:29 +03007368 }
7369
7370 nested_vmx_succeed(vcpu);
7371 skip_emulated_instruction(vcpu);
7372 return 1;
7373}
7374
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007375/* Emulate the VMPTRST instruction */
7376static int handle_vmptrst(struct kvm_vcpu *vcpu)
7377{
7378 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7379 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7380 gva_t vmcs_gva;
7381 struct x86_exception e;
7382
7383 if (!nested_vmx_check_permission(vcpu))
7384 return 1;
7385
7386 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007387 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007388 return 1;
7389 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
7390 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7391 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7392 sizeof(u64), &e)) {
7393 kvm_inject_page_fault(vcpu, &e);
7394 return 1;
7395 }
7396 nested_vmx_succeed(vcpu);
7397 skip_emulated_instruction(vcpu);
7398 return 1;
7399}
7400
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007401/* Emulate the INVEPT instruction */
7402static int handle_invept(struct kvm_vcpu *vcpu)
7403{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007404 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007405 u32 vmx_instruction_info, types;
7406 unsigned long type;
7407 gva_t gva;
7408 struct x86_exception e;
7409 struct {
7410 u64 eptp, gpa;
7411 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007412
Wincy Vanb9c237b2015-02-03 23:56:30 +08007413 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7414 SECONDARY_EXEC_ENABLE_EPT) ||
7415 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007416 kvm_queue_exception(vcpu, UD_VECTOR);
7417 return 1;
7418 }
7419
7420 if (!nested_vmx_check_permission(vcpu))
7421 return 1;
7422
7423 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
7424 kvm_queue_exception(vcpu, UD_VECTOR);
7425 return 1;
7426 }
7427
7428 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007429 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007430
Wincy Vanb9c237b2015-02-03 23:56:30 +08007431 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007432
7433 if (!(types & (1UL << type))) {
7434 nested_vmx_failValid(vcpu,
7435 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Paolo Bonzini2849eb42016-03-18 16:53:29 +01007436 skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007437 return 1;
7438 }
7439
7440 /* According to the Intel VMX instruction reference, the memory
7441 * operand is read even if it isn't needed (e.g., for type==global)
7442 */
7443 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007444 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007445 return 1;
7446 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7447 sizeof(operand), &e)) {
7448 kvm_inject_page_fault(vcpu, &e);
7449 return 1;
7450 }
7451
7452 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007453 case VMX_EPT_EXTENT_GLOBAL:
7454 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007455 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007456 nested_vmx_succeed(vcpu);
7457 break;
7458 default:
Bandan Das4b855072014-04-19 18:17:44 -04007459 /* Trap single context invalidation invept calls */
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007460 BUG_ON(1);
7461 break;
7462 }
7463
7464 skip_emulated_instruction(vcpu);
7465 return 1;
7466}
7467
Petr Matouseka642fc32014-09-23 20:22:30 +02007468static int handle_invvpid(struct kvm_vcpu *vcpu)
7469{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007470 struct vcpu_vmx *vmx = to_vmx(vcpu);
7471 u32 vmx_instruction_info;
7472 unsigned long type, types;
7473 gva_t gva;
7474 struct x86_exception e;
7475 int vpid;
7476
7477 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7478 SECONDARY_EXEC_ENABLE_VPID) ||
7479 !(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
7480 kvm_queue_exception(vcpu, UD_VECTOR);
7481 return 1;
7482 }
7483
7484 if (!nested_vmx_check_permission(vcpu))
7485 return 1;
7486
7487 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7488 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
7489
7490 types = (vmx->nested.nested_vmx_vpid_caps >> 8) & 0x7;
7491
7492 if (!(types & (1UL << type))) {
7493 nested_vmx_failValid(vcpu,
7494 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Paolo Bonzinif6870ee2016-03-18 16:53:42 +01007495 skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007496 return 1;
7497 }
7498
7499 /* according to the intel vmx instruction reference, the memory
7500 * operand is read even if it isn't needed (e.g., for type==global)
7501 */
7502 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7503 vmx_instruction_info, false, &gva))
7504 return 1;
7505 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vpid,
7506 sizeof(u32), &e)) {
7507 kvm_inject_page_fault(vcpu, &e);
7508 return 1;
7509 }
7510
7511 switch (type) {
Paolo Bonzinief697a72016-03-18 16:58:38 +01007512 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
7513 /*
7514 * Old versions of KVM use the single-context version so we
7515 * have to support it; just treat it the same as all-context.
7516 */
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007517 case VMX_VPID_EXTENT_ALL_CONTEXT:
Wanpeng Li5c614b32015-10-13 09:18:36 -07007518 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007519 nested_vmx_succeed(vcpu);
7520 break;
7521 default:
Paolo Bonzinief697a72016-03-18 16:58:38 +01007522 /* Trap individual address invalidation invvpid calls */
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007523 BUG_ON(1);
7524 break;
7525 }
7526
7527 skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02007528 return 1;
7529}
7530
Kai Huang843e4332015-01-28 10:54:28 +08007531static int handle_pml_full(struct kvm_vcpu *vcpu)
7532{
7533 unsigned long exit_qualification;
7534
7535 trace_kvm_pml_full(vcpu->vcpu_id);
7536
7537 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7538
7539 /*
7540 * PML buffer FULL happened while executing iret from NMI,
7541 * "blocked by NMI" bit has to be set before next VM entry.
7542 */
7543 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
7544 cpu_has_virtual_nmis() &&
7545 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7546 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7547 GUEST_INTR_STATE_NMI);
7548
7549 /*
7550 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7551 * here.., and there's no userspace involvement needed for PML.
7552 */
7553 return 1;
7554}
7555
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08007556static int handle_pcommit(struct kvm_vcpu *vcpu)
7557{
7558 /* we never catch pcommit instruct for L1 guest. */
7559 WARN_ON(1);
7560 return 1;
7561}
7562
Nadav Har'El0140cae2011-05-25 23:06:28 +03007563/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08007564 * The exit handlers return 1 if the exit was handled fully and guest execution
7565 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
7566 * to be done to userspace and return 0.
7567 */
Mathias Krause772e0312012-08-30 01:30:19 +02007568static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007569 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
7570 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08007571 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08007572 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007573 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007574 [EXIT_REASON_CR_ACCESS] = handle_cr,
7575 [EXIT_REASON_DR_ACCESS] = handle_dr,
7576 [EXIT_REASON_CPUID] = handle_cpuid,
7577 [EXIT_REASON_MSR_READ] = handle_rdmsr,
7578 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
7579 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
7580 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007581 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03007582 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02007583 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02007584 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03007585 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007586 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03007587 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007588 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007589 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007590 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007591 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007592 [EXIT_REASON_VMOFF] = handle_vmoff,
7593 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08007594 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
7595 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08007596 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007597 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02007598 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08007599 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02007600 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08007601 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007602 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
7603 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007604 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007605 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007606 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007607 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007608 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02007609 [EXIT_REASON_INVVPID] = handle_invvpid,
Wanpeng Lif53cd632014-12-02 19:14:58 +08007610 [EXIT_REASON_XSAVES] = handle_xsaves,
7611 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08007612 [EXIT_REASON_PML_FULL] = handle_pml_full,
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08007613 [EXIT_REASON_PCOMMIT] = handle_pcommit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007614};
7615
7616static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04007617 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007618
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007619static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
7620 struct vmcs12 *vmcs12)
7621{
7622 unsigned long exit_qualification;
7623 gpa_t bitmap, last_bitmap;
7624 unsigned int port;
7625 int size;
7626 u8 b;
7627
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007628 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05007629 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007630
7631 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7632
7633 port = exit_qualification >> 16;
7634 size = (exit_qualification & 7) + 1;
7635
7636 last_bitmap = (gpa_t)-1;
7637 b = -1;
7638
7639 while (size > 0) {
7640 if (port < 0x8000)
7641 bitmap = vmcs12->io_bitmap_a;
7642 else if (port < 0x10000)
7643 bitmap = vmcs12->io_bitmap_b;
7644 else
Joe Perches1d804d02015-03-30 16:46:09 -07007645 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007646 bitmap += (port & 0x7fff) / 8;
7647
7648 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007649 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007650 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007651 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07007652 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007653
7654 port++;
7655 size--;
7656 last_bitmap = bitmap;
7657 }
7658
Joe Perches1d804d02015-03-30 16:46:09 -07007659 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007660}
7661
Nadav Har'El644d7112011-05-25 23:12:35 +03007662/*
7663 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
7664 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
7665 * disinterest in the current event (read or write a specific MSR) by using an
7666 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
7667 */
7668static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
7669 struct vmcs12 *vmcs12, u32 exit_reason)
7670{
7671 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
7672 gpa_t bitmap;
7673
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01007674 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07007675 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007676
7677 /*
7678 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
7679 * for the four combinations of read/write and low/high MSR numbers.
7680 * First we need to figure out which of the four to use:
7681 */
7682 bitmap = vmcs12->msr_bitmap;
7683 if (exit_reason == EXIT_REASON_MSR_WRITE)
7684 bitmap += 2048;
7685 if (msr_index >= 0xc0000000) {
7686 msr_index -= 0xc0000000;
7687 bitmap += 1024;
7688 }
7689
7690 /* Then read the msr_index'th bit from this bitmap: */
7691 if (msr_index < 1024*8) {
7692 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007693 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007694 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007695 return 1 & (b >> (msr_index & 7));
7696 } else
Joe Perches1d804d02015-03-30 16:46:09 -07007697 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03007698}
7699
7700/*
7701 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
7702 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
7703 * intercept (via guest_host_mask etc.) the current event.
7704 */
7705static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
7706 struct vmcs12 *vmcs12)
7707{
7708 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7709 int cr = exit_qualification & 15;
7710 int reg = (exit_qualification >> 8) & 15;
Nadav Amit1e32c072014-06-18 17:19:25 +03007711 unsigned long val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03007712
7713 switch ((exit_qualification >> 4) & 3) {
7714 case 0: /* mov to cr */
7715 switch (cr) {
7716 case 0:
7717 if (vmcs12->cr0_guest_host_mask &
7718 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007719 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007720 break;
7721 case 3:
7722 if ((vmcs12->cr3_target_count >= 1 &&
7723 vmcs12->cr3_target_value0 == val) ||
7724 (vmcs12->cr3_target_count >= 2 &&
7725 vmcs12->cr3_target_value1 == val) ||
7726 (vmcs12->cr3_target_count >= 3 &&
7727 vmcs12->cr3_target_value2 == val) ||
7728 (vmcs12->cr3_target_count >= 4 &&
7729 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07007730 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007731 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007732 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007733 break;
7734 case 4:
7735 if (vmcs12->cr4_guest_host_mask &
7736 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07007737 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007738 break;
7739 case 8:
7740 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007741 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007742 break;
7743 }
7744 break;
7745 case 2: /* clts */
7746 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
7747 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007748 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007749 break;
7750 case 1: /* mov from cr */
7751 switch (cr) {
7752 case 3:
7753 if (vmcs12->cpu_based_vm_exec_control &
7754 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007755 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007756 break;
7757 case 8:
7758 if (vmcs12->cpu_based_vm_exec_control &
7759 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007760 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007761 break;
7762 }
7763 break;
7764 case 3: /* lmsw */
7765 /*
7766 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
7767 * cr0. Other attempted changes are ignored, with no exit.
7768 */
7769 if (vmcs12->cr0_guest_host_mask & 0xe &
7770 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007771 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007772 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
7773 !(vmcs12->cr0_read_shadow & 0x1) &&
7774 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07007775 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007776 break;
7777 }
Joe Perches1d804d02015-03-30 16:46:09 -07007778 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007779}
7780
7781/*
7782 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
7783 * should handle it ourselves in L0 (and then continue L2). Only call this
7784 * when in is_guest_mode (L2).
7785 */
7786static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
7787{
Nadav Har'El644d7112011-05-25 23:12:35 +03007788 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
7789 struct vcpu_vmx *vmx = to_vmx(vcpu);
7790 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01007791 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03007792
Jan Kiszka542060e2014-01-04 18:47:21 +01007793 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
7794 vmcs_readl(EXIT_QUALIFICATION),
7795 vmx->idt_vectoring_info,
7796 intr_info,
7797 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
7798 KVM_ISA_VMX);
7799
Nadav Har'El644d7112011-05-25 23:12:35 +03007800 if (vmx->nested.nested_run_pending)
Joe Perches1d804d02015-03-30 16:46:09 -07007801 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007802
7803 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02007804 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
7805 vmcs_read32(VM_INSTRUCTION_ERROR));
Joe Perches1d804d02015-03-30 16:46:09 -07007806 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007807 }
7808
7809 switch (exit_reason) {
7810 case EXIT_REASON_EXCEPTION_NMI:
7811 if (!is_exception(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07007812 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007813 else if (is_page_fault(intr_info))
7814 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01007815 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01007816 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007817 return false;
Jan Kiszka6f054852016-02-09 20:15:18 +01007818 else if (is_debug(intr_info) &&
7819 vcpu->guest_debug &
7820 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
7821 return false;
7822 else if (is_breakpoint(intr_info) &&
7823 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
7824 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007825 return vmcs12->exception_bitmap &
7826 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
7827 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07007828 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007829 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07007830 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007831 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007832 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007833 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007834 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007835 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07007836 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007837 case EXIT_REASON_CPUID:
Marcelo Tosattibc613492014-09-18 18:24:57 -03007838 if (kvm_register_read(vcpu, VCPU_REGS_RAX) == 0xa)
Joe Perches1d804d02015-03-30 16:46:09 -07007839 return false;
7840 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007841 case EXIT_REASON_HLT:
7842 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
7843 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07007844 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007845 case EXIT_REASON_INVLPG:
7846 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
7847 case EXIT_REASON_RDPMC:
7848 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01007849 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03007850 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
7851 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
7852 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
7853 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
7854 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
7855 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02007856 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03007857 /*
7858 * VMX instructions trap unconditionally. This allows L1 to
7859 * emulate them for its L2 guest, i.e., allows 3-level nesting!
7860 */
Joe Perches1d804d02015-03-30 16:46:09 -07007861 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007862 case EXIT_REASON_CR_ACCESS:
7863 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
7864 case EXIT_REASON_DR_ACCESS:
7865 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
7866 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007867 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Nadav Har'El644d7112011-05-25 23:12:35 +03007868 case EXIT_REASON_MSR_READ:
7869 case EXIT_REASON_MSR_WRITE:
7870 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
7871 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07007872 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007873 case EXIT_REASON_MWAIT_INSTRUCTION:
7874 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007875 case EXIT_REASON_MONITOR_TRAP_FLAG:
7876 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03007877 case EXIT_REASON_MONITOR_INSTRUCTION:
7878 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
7879 case EXIT_REASON_PAUSE_INSTRUCTION:
7880 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
7881 nested_cpu_has2(vmcs12,
7882 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
7883 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07007884 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007885 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007886 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03007887 case EXIT_REASON_APIC_ACCESS:
7888 return nested_cpu_has2(vmcs12,
7889 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08007890 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08007891 case EXIT_REASON_EOI_INDUCED:
7892 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07007893 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007894 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03007895 /*
7896 * L0 always deals with the EPT violation. If nested EPT is
7897 * used, and the nested mmu code discovers that the address is
7898 * missing in the guest EPT table (EPT12), the EPT violation
7899 * will be injected with nested_ept_inject_page_fault()
7900 */
Joe Perches1d804d02015-03-30 16:46:09 -07007901 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007902 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03007903 /*
7904 * L2 never uses directly L1's EPT, but rather L0's own EPT
7905 * table (shadow on EPT) or a merged EPT table that L0 built
7906 * (EPT on EPT). So any problems with the structure of the
7907 * table is L0's fault.
7908 */
Joe Perches1d804d02015-03-30 16:46:09 -07007909 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007910 case EXIT_REASON_WBINVD:
7911 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
7912 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07007913 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08007914 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
7915 /*
7916 * This should never happen, since it is not possible to
7917 * set XSS to a non-zero value---neither in L1 nor in L2.
7918 * If if it were, XSS would have to be checked against
7919 * the XSS exit bitmap in vmcs12.
7920 */
7921 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08007922 case EXIT_REASON_PCOMMIT:
7923 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_PCOMMIT);
Nadav Har'El644d7112011-05-25 23:12:35 +03007924 default:
Joe Perches1d804d02015-03-30 16:46:09 -07007925 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007926 }
7927}
7928
Avi Kivity586f9602010-11-18 13:09:54 +02007929static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
7930{
7931 *info1 = vmcs_readl(EXIT_QUALIFICATION);
7932 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
7933}
7934
Kai Huanga3eaa862015-11-04 13:46:05 +08007935static int vmx_create_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08007936{
7937 struct page *pml_pg;
Kai Huang843e4332015-01-28 10:54:28 +08007938
7939 pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
7940 if (!pml_pg)
7941 return -ENOMEM;
7942
7943 vmx->pml_pg = pml_pg;
7944
7945 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
7946 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
7947
Kai Huang843e4332015-01-28 10:54:28 +08007948 return 0;
7949}
7950
Kai Huanga3eaa862015-11-04 13:46:05 +08007951static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08007952{
Kai Huanga3eaa862015-11-04 13:46:05 +08007953 if (vmx->pml_pg) {
7954 __free_page(vmx->pml_pg);
7955 vmx->pml_pg = NULL;
7956 }
Kai Huang843e4332015-01-28 10:54:28 +08007957}
7958
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007959static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08007960{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007961 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08007962 u64 *pml_buf;
7963 u16 pml_idx;
7964
7965 pml_idx = vmcs_read16(GUEST_PML_INDEX);
7966
7967 /* Do nothing if PML buffer is empty */
7968 if (pml_idx == (PML_ENTITY_NUM - 1))
7969 return;
7970
7971 /* PML index always points to next available PML buffer entity */
7972 if (pml_idx >= PML_ENTITY_NUM)
7973 pml_idx = 0;
7974 else
7975 pml_idx++;
7976
7977 pml_buf = page_address(vmx->pml_pg);
7978 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
7979 u64 gpa;
7980
7981 gpa = pml_buf[pml_idx];
7982 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007983 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08007984 }
7985
7986 /* reset PML index */
7987 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
7988}
7989
7990/*
7991 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
7992 * Called before reporting dirty_bitmap to userspace.
7993 */
7994static void kvm_flush_pml_buffers(struct kvm *kvm)
7995{
7996 int i;
7997 struct kvm_vcpu *vcpu;
7998 /*
7999 * We only need to kick vcpu out of guest mode here, as PML buffer
8000 * is flushed at beginning of all VMEXITs, and it's obvious that only
8001 * vcpus running in guest are possible to have unflushed GPAs in PML
8002 * buffer.
8003 */
8004 kvm_for_each_vcpu(i, vcpu, kvm)
8005 kvm_vcpu_kick(vcpu);
8006}
8007
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008008static void vmx_dump_sel(char *name, uint32_t sel)
8009{
8010 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
8011 name, vmcs_read32(sel),
8012 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
8013 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
8014 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
8015}
8016
8017static void vmx_dump_dtsel(char *name, uint32_t limit)
8018{
8019 pr_err("%s limit=0x%08x, base=0x%016lx\n",
8020 name, vmcs_read32(limit),
8021 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
8022}
8023
8024static void dump_vmcs(void)
8025{
8026 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
8027 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
8028 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
8029 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
8030 u32 secondary_exec_control = 0;
8031 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01008032 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008033 int i, n;
8034
8035 if (cpu_has_secondary_exec_ctrls())
8036 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8037
8038 pr_err("*** Guest State ***\n");
8039 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8040 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
8041 vmcs_readl(CR0_GUEST_HOST_MASK));
8042 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8043 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
8044 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
8045 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
8046 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
8047 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008048 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
8049 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
8050 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
8051 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008052 }
8053 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
8054 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
8055 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
8056 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
8057 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8058 vmcs_readl(GUEST_SYSENTER_ESP),
8059 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
8060 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
8061 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
8062 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
8063 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
8064 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
8065 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
8066 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
8067 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
8068 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
8069 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
8070 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
8071 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008072 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8073 efer, vmcs_read64(GUEST_IA32_PAT));
8074 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
8075 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008076 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
8077 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008078 pr_err("PerfGlobCtl = 0x%016llx\n",
8079 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008080 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008081 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008082 pr_err("Interruptibility = %08x ActivityState = %08x\n",
8083 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
8084 vmcs_read32(GUEST_ACTIVITY_STATE));
8085 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
8086 pr_err("InterruptStatus = %04x\n",
8087 vmcs_read16(GUEST_INTR_STATUS));
8088
8089 pr_err("*** Host State ***\n");
8090 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
8091 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
8092 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
8093 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
8094 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
8095 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
8096 vmcs_read16(HOST_TR_SELECTOR));
8097 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
8098 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
8099 vmcs_readl(HOST_TR_BASE));
8100 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
8101 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
8102 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
8103 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
8104 vmcs_readl(HOST_CR4));
8105 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8106 vmcs_readl(HOST_IA32_SYSENTER_ESP),
8107 vmcs_read32(HOST_IA32_SYSENTER_CS),
8108 vmcs_readl(HOST_IA32_SYSENTER_EIP));
8109 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008110 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8111 vmcs_read64(HOST_IA32_EFER),
8112 vmcs_read64(HOST_IA32_PAT));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008113 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008114 pr_err("PerfGlobCtl = 0x%016llx\n",
8115 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008116
8117 pr_err("*** Control State ***\n");
8118 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
8119 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
8120 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
8121 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
8122 vmcs_read32(EXCEPTION_BITMAP),
8123 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
8124 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
8125 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
8126 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8127 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
8128 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
8129 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
8130 vmcs_read32(VM_EXIT_INTR_INFO),
8131 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8132 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
8133 pr_err(" reason=%08x qualification=%016lx\n",
8134 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
8135 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
8136 vmcs_read32(IDT_VECTORING_INFO_FIELD),
8137 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008138 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08008139 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008140 pr_err("TSC Multiplier = 0x%016llx\n",
8141 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008142 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
8143 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
8144 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
8145 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
8146 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008147 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008148 n = vmcs_read32(CR3_TARGET_COUNT);
8149 for (i = 0; i + 1 < n; i += 4)
8150 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
8151 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
8152 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
8153 if (i < n)
8154 pr_err("CR3 target%u=%016lx\n",
8155 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
8156 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
8157 pr_err("PLE Gap=%08x Window=%08x\n",
8158 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
8159 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
8160 pr_err("Virtual processor ID = 0x%04x\n",
8161 vmcs_read16(VIRTUAL_PROCESSOR_ID));
8162}
8163
Avi Kivity6aa8b732006-12-10 02:21:36 -08008164/*
8165 * The guest has exited. See if we can fix it or if we need userspace
8166 * assistance.
8167 */
Avi Kivity851ba692009-08-24 11:10:17 +03008168static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008169{
Avi Kivity29bd8a72007-09-10 17:27:03 +03008170 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08008171 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02008172 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03008173
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008174 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
8175
Kai Huang843e4332015-01-28 10:54:28 +08008176 /*
8177 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
8178 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
8179 * querying dirty_bitmap, we only need to kick all vcpus out of guest
8180 * mode as if vcpus is in root mode, the PML buffer must has been
8181 * flushed already.
8182 */
8183 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008184 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008185
Mohammed Gamal80ced182009-09-01 12:48:18 +02008186 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02008187 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02008188 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01008189
Nadav Har'El644d7112011-05-25 23:12:35 +03008190 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01008191 nested_vmx_vmexit(vcpu, exit_reason,
8192 vmcs_read32(VM_EXIT_INTR_INFO),
8193 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03008194 return 1;
8195 }
8196
Mohammed Gamal51207022010-05-31 22:40:54 +03008197 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008198 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03008199 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8200 vcpu->run->fail_entry.hardware_entry_failure_reason
8201 = exit_reason;
8202 return 0;
8203 }
8204
Avi Kivity29bd8a72007-09-10 17:27:03 +03008205 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03008206 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8207 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03008208 = vmcs_read32(VM_INSTRUCTION_ERROR);
8209 return 0;
8210 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008211
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008212 /*
8213 * Note:
8214 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
8215 * delivery event since it indicates guest is accessing MMIO.
8216 * The vm-exit can be triggered again after return to guest that
8217 * will cause infinite loop.
8218 */
Mike Dayd77c26f2007-10-08 09:02:08 -04008219 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08008220 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02008221 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008222 exit_reason != EXIT_REASON_TASK_SWITCH)) {
8223 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
8224 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
8225 vcpu->run->internal.ndata = 2;
8226 vcpu->run->internal.data[0] = vectoring_info;
8227 vcpu->run->internal.data[1] = exit_reason;
8228 return 0;
8229 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008230
Nadav Har'El644d7112011-05-25 23:12:35 +03008231 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
8232 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
Nadav Har'Elf5c43682013-08-05 11:07:20 +03008233 get_vmcs12(vcpu))))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03008234 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008235 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008236 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01008237 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008238 /*
8239 * This CPU don't support us in finding the end of an
8240 * NMI-blocked window if the guest runs with IRQs
8241 * disabled. So we pull the trigger after 1 s of
8242 * futile waiting, but inform the user about this.
8243 */
8244 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
8245 "state on VCPU %d after 1 s timeout\n",
8246 __func__, vcpu->vcpu_id);
8247 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008248 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008249 }
8250
Avi Kivity6aa8b732006-12-10 02:21:36 -08008251 if (exit_reason < kvm_vmx_max_exit_handlers
8252 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03008253 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008254 else {
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03008255 WARN_ONCE(1, "vmx: unexpected exit reason 0x%x\n", exit_reason);
8256 kvm_queue_exception(vcpu, UD_VECTOR);
8257 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008258 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008259}
8260
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008261static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008262{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008263 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8264
8265 if (is_guest_mode(vcpu) &&
8266 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
8267 return;
8268
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008269 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008270 vmcs_write32(TPR_THRESHOLD, 0);
8271 return;
8272 }
8273
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008274 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008275}
8276
Yang Zhang8d146952013-01-25 10:18:50 +08008277static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
8278{
8279 u32 sec_exec_control;
8280
8281 /*
8282 * There is not point to enable virtualize x2apic without enable
8283 * apicv
8284 */
Yang Zhangc7c9c562013-01-25 10:18:51 +08008285 if (!cpu_has_vmx_virtualize_x2apic_mode() ||
Andrey Smetanind62caab2015-11-10 15:36:33 +03008286 !kvm_vcpu_apicv_active(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008287 return;
8288
Paolo Bonzini35754c92015-07-29 12:05:37 +02008289 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008290 return;
8291
8292 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8293
8294 if (set) {
8295 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8296 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8297 } else {
8298 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8299 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8300 }
8301 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
8302
8303 vmx_set_msr_bitmap(vcpu);
8304}
8305
Tang Chen38b99172014-09-24 15:57:54 +08008306static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
8307{
8308 struct vcpu_vmx *vmx = to_vmx(vcpu);
8309
8310 /*
8311 * Currently we do not handle the nested case where L2 has an
8312 * APIC access page of its own; that page is still pinned.
8313 * Hence, we skip the case where the VCPU is in guest mode _and_
8314 * L1 prepared an APIC access page for L2.
8315 *
8316 * For the case where L1 and L2 share the same APIC access page
8317 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
8318 * in the vmcs12), this function will only update either the vmcs01
8319 * or the vmcs02. If the former, the vmcs02 will be updated by
8320 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
8321 * the next L2->L1 exit.
8322 */
8323 if (!is_guest_mode(vcpu) ||
8324 !nested_cpu_has2(vmx->nested.current_vmcs12,
8325 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
8326 vmcs_write64(APIC_ACCESS_ADDR, hpa);
8327}
8328
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008329static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008330{
8331 u16 status;
8332 u8 old;
8333
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008334 if (max_isr == -1)
8335 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008336
8337 status = vmcs_read16(GUEST_INTR_STATUS);
8338 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008339 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08008340 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008341 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008342 vmcs_write16(GUEST_INTR_STATUS, status);
8343 }
8344}
8345
8346static void vmx_set_rvi(int vector)
8347{
8348 u16 status;
8349 u8 old;
8350
Wei Wang4114c272014-11-05 10:53:43 +08008351 if (vector == -1)
8352 vector = 0;
8353
Yang Zhangc7c9c562013-01-25 10:18:51 +08008354 status = vmcs_read16(GUEST_INTR_STATUS);
8355 old = (u8)status & 0xff;
8356 if ((u8)vector != old) {
8357 status &= ~0xff;
8358 status |= (u8)vector;
8359 vmcs_write16(GUEST_INTR_STATUS, status);
8360 }
8361}
8362
8363static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8364{
Wanpeng Li963fee12014-07-17 19:03:00 +08008365 if (!is_guest_mode(vcpu)) {
8366 vmx_set_rvi(max_irr);
8367 return;
8368 }
8369
Wei Wang4114c272014-11-05 10:53:43 +08008370 if (max_irr == -1)
8371 return;
8372
Wanpeng Li963fee12014-07-17 19:03:00 +08008373 /*
Wei Wang4114c272014-11-05 10:53:43 +08008374 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8375 * handles it.
8376 */
8377 if (nested_exit_on_intr(vcpu))
8378 return;
8379
8380 /*
8381 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008382 * is run without virtual interrupt delivery.
8383 */
8384 if (!kvm_event_needs_reinjection(vcpu) &&
8385 vmx_interrupt_allowed(vcpu)) {
8386 kvm_queue_interrupt(vcpu, max_irr, false);
8387 vmx_inject_irq(vcpu);
8388 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008389}
8390
Andrey Smetanin63086302015-11-10 15:36:32 +03008391static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008392{
Andrey Smetanind62caab2015-11-10 15:36:33 +03008393 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08008394 return;
8395
Yang Zhangc7c9c562013-01-25 10:18:51 +08008396 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8397 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8398 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8399 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8400}
8401
Avi Kivity51aa01d2010-07-20 14:31:20 +03008402static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03008403{
Avi Kivity00eba012011-03-07 17:24:54 +02008404 u32 exit_intr_info;
8405
8406 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
8407 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
8408 return;
8409
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008410 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02008411 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08008412
8413 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008414 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08008415 kvm_machine_check();
8416
Gleb Natapov20f65982009-05-11 13:35:55 +03008417 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008418 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008419 (exit_intr_info & INTR_INFO_VALID_MASK)) {
8420 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03008421 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008422 kvm_after_handle_nmi(&vmx->vcpu);
8423 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03008424}
Gleb Natapov20f65982009-05-11 13:35:55 +03008425
Yang Zhanga547c6d2013-04-11 19:25:10 +08008426static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
8427{
8428 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Chris J Arges3f62de52016-01-22 15:44:38 -06008429 register void *__sp asm(_ASM_SP);
Yang Zhanga547c6d2013-04-11 19:25:10 +08008430
8431 /*
8432 * If external interrupt exists, IF bit is set in rflags/eflags on the
8433 * interrupt stack frame, and interrupt will be enabled on a return
8434 * from interrupt handler.
8435 */
8436 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
8437 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
8438 unsigned int vector;
8439 unsigned long entry;
8440 gate_desc *desc;
8441 struct vcpu_vmx *vmx = to_vmx(vcpu);
8442#ifdef CONFIG_X86_64
8443 unsigned long tmp;
8444#endif
8445
8446 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8447 desc = (gate_desc *)vmx->host_idt_base + vector;
8448 entry = gate_offset(*desc);
8449 asm volatile(
8450#ifdef CONFIG_X86_64
8451 "mov %%" _ASM_SP ", %[sp]\n\t"
8452 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
8453 "push $%c[ss]\n\t"
8454 "push %[sp]\n\t"
8455#endif
8456 "pushf\n\t"
8457 "orl $0x200, (%%" _ASM_SP ")\n\t"
8458 __ASM_SIZE(push) " $%c[cs]\n\t"
8459 "call *%[entry]\n\t"
8460 :
8461#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -06008462 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08008463#endif
Chris J Arges3f62de52016-01-22 15:44:38 -06008464 "+r"(__sp)
Yang Zhanga547c6d2013-04-11 19:25:10 +08008465 :
8466 [entry]"r"(entry),
8467 [ss]"i"(__KERNEL_DS),
8468 [cs]"i"(__KERNEL_CS)
8469 );
8470 } else
8471 local_irq_enable();
8472}
8473
Paolo Bonzini6d396b52015-04-01 14:25:33 +02008474static bool vmx_has_high_real_mode_segbase(void)
8475{
8476 return enable_unrestricted_guest || emulate_invalid_guest_state;
8477}
8478
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008479static bool vmx_mpx_supported(void)
8480{
8481 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
8482 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
8483}
8484
Wanpeng Li55412b22014-12-02 19:21:30 +08008485static bool vmx_xsaves_supported(void)
8486{
8487 return vmcs_config.cpu_based_2nd_exec_ctrl &
8488 SECONDARY_EXEC_XSAVES;
8489}
8490
Avi Kivity51aa01d2010-07-20 14:31:20 +03008491static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
8492{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008493 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03008494 bool unblock_nmi;
8495 u8 vector;
8496 bool idtv_info_valid;
8497
8498 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03008499
Avi Kivitycf393f72008-07-01 16:20:21 +03008500 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02008501 if (vmx->nmi_known_unmasked)
8502 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008503 /*
8504 * Can't use vmx->exit_intr_info since we're not sure what
8505 * the exit reason is.
8506 */
8507 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03008508 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
8509 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8510 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008511 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03008512 * Re-set bit "block by NMI" before VM entry if vmexit caused by
8513 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008514 * SDM 3: 23.2.2 (September 2008)
8515 * Bit 12 is undefined in any of the following cases:
8516 * If the VM exit sets the valid bit in the IDT-vectoring
8517 * information field.
8518 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03008519 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008520 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
8521 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03008522 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8523 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02008524 else
8525 vmx->nmi_known_unmasked =
8526 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
8527 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008528 } else if (unlikely(vmx->soft_vnmi_blocked))
8529 vmx->vnmi_blocked_time +=
8530 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03008531}
8532
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008533static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03008534 u32 idt_vectoring_info,
8535 int instr_len_field,
8536 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03008537{
Avi Kivity51aa01d2010-07-20 14:31:20 +03008538 u8 vector;
8539 int type;
8540 bool idtv_info_valid;
8541
8542 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03008543
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008544 vcpu->arch.nmi_injected = false;
8545 kvm_clear_exception_queue(vcpu);
8546 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008547
8548 if (!idtv_info_valid)
8549 return;
8550
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008551 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03008552
Avi Kivity668f6122008-07-02 09:28:55 +03008553 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
8554 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008555
Gleb Natapov64a7ec02009-03-30 16:03:29 +03008556 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03008557 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008558 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03008559 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008560 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03008561 * Clear bit "block by NMI" before VM entry if a NMI
8562 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03008563 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008564 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008565 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008566 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008567 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008568 /* fall through */
8569 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03008570 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03008571 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03008572 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03008573 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03008574 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008575 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008576 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008577 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008578 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03008579 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008580 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008581 break;
8582 default:
8583 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03008584 }
Avi Kivitycf393f72008-07-01 16:20:21 +03008585}
8586
Avi Kivity83422e12010-07-20 14:43:23 +03008587static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
8588{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008589 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03008590 VM_EXIT_INSTRUCTION_LEN,
8591 IDT_VECTORING_ERROR_CODE);
8592}
8593
Avi Kivityb463a6f2010-07-20 15:06:17 +03008594static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
8595{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008596 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008597 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8598 VM_ENTRY_INSTRUCTION_LEN,
8599 VM_ENTRY_EXCEPTION_ERROR_CODE);
8600
8601 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
8602}
8603
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008604static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
8605{
8606 int i, nr_msrs;
8607 struct perf_guest_switch_msr *msrs;
8608
8609 msrs = perf_guest_get_msrs(&nr_msrs);
8610
8611 if (!msrs)
8612 return;
8613
8614 for (i = 0; i < nr_msrs; i++)
8615 if (msrs[i].host == msrs[i].guest)
8616 clear_atomic_switch_msr(vmx, msrs[i].msr);
8617 else
8618 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
8619 msrs[i].host);
8620}
8621
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08008622static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008623{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008624 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008625 unsigned long debugctlmsr, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02008626
8627 /* Record the guest's net vcpu time for enforced NMI injections. */
8628 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
8629 vmx->entry_time = ktime_get();
8630
8631 /* Don't enter VMX if guest state is invalid, let the exit handler
8632 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02008633 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02008634 return;
8635
Radim Krčmářa7653ec2014-08-21 18:08:07 +02008636 if (vmx->ple_window_dirty) {
8637 vmx->ple_window_dirty = false;
8638 vmcs_write32(PLE_WINDOW, vmx->ple_window);
8639 }
8640
Abel Gordon012f83c2013-04-18 14:39:25 +03008641 if (vmx->nested.sync_shadow_vmcs) {
8642 copy_vmcs12_to_shadow(vmx);
8643 vmx->nested.sync_shadow_vmcs = false;
8644 }
8645
Avi Kivity104f2262010-11-18 13:12:52 +02008646 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
8647 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
8648 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
8649 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
8650
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07008651 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008652 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
8653 vmcs_writel(HOST_CR4, cr4);
8654 vmx->host_state.vmcs_host_cr4 = cr4;
8655 }
8656
Avi Kivity104f2262010-11-18 13:12:52 +02008657 /* When single-stepping over STI and MOV SS, we must clear the
8658 * corresponding interruptibility bits in the guest state. Otherwise
8659 * vmentry fails as it then expects bit 14 (BS) in pending debug
8660 * exceptions being set, but that's not correct for the guest debugging
8661 * case. */
8662 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
8663 vmx_set_interrupt_shadow(vcpu, 0);
8664
Xiao Guangrong1be0e612016-03-22 16:51:18 +08008665 if (vmx->guest_pkru_valid)
8666 __write_pkru(vmx->guest_pkru);
8667
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008668 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008669 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008670
Nadav Har'Eld462b812011-05-24 15:26:10 +03008671 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02008672 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08008673 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008674 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
8675 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
8676 "push %%" _ASM_CX " \n\t"
8677 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008678 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008679 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008680 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008681 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008682 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008683 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
8684 "mov %%cr2, %%" _ASM_DX " \n\t"
8685 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008686 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008687 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008688 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008689 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02008690 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008691 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008692 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
8693 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
8694 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
8695 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
8696 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
8697 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008698#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008699 "mov %c[r8](%0), %%r8 \n\t"
8700 "mov %c[r9](%0), %%r9 \n\t"
8701 "mov %c[r10](%0), %%r10 \n\t"
8702 "mov %c[r11](%0), %%r11 \n\t"
8703 "mov %c[r12](%0), %%r12 \n\t"
8704 "mov %c[r13](%0), %%r13 \n\t"
8705 "mov %c[r14](%0), %%r14 \n\t"
8706 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008707#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008708 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03008709
Avi Kivity6aa8b732006-12-10 02:21:36 -08008710 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03008711 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008712 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008713 "jmp 2f \n\t"
8714 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
8715 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08008716 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008717 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02008718 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008719 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
8720 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
8721 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
8722 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
8723 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
8724 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
8725 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008726#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008727 "mov %%r8, %c[r8](%0) \n\t"
8728 "mov %%r9, %c[r9](%0) \n\t"
8729 "mov %%r10, %c[r10](%0) \n\t"
8730 "mov %%r11, %c[r11](%0) \n\t"
8731 "mov %%r12, %c[r12](%0) \n\t"
8732 "mov %%r13, %c[r13](%0) \n\t"
8733 "mov %%r14, %c[r14](%0) \n\t"
8734 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008735#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008736 "mov %%cr2, %%" _ASM_AX " \n\t"
8737 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03008738
Avi Kivityb188c81f2012-09-16 15:10:58 +03008739 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02008740 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008741 ".pushsection .rodata \n\t"
8742 ".global vmx_return \n\t"
8743 "vmx_return: " _ASM_PTR " 2b \n\t"
8744 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02008745 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03008746 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02008747 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03008748 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008749 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
8750 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
8751 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
8752 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
8753 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
8754 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
8755 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008756#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008757 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
8758 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
8759 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
8760 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
8761 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
8762 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
8763 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
8764 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08008765#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02008766 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
8767 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02008768 : "cc", "memory"
8769#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03008770 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008771 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008772#else
8773 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008774#endif
8775 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08008776
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008777 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
8778 if (debugctlmsr)
8779 update_debugctlmsr(debugctlmsr);
8780
Avi Kivityaa67f602012-08-01 16:48:03 +03008781#ifndef CONFIG_X86_64
8782 /*
8783 * The sysexit path does not restore ds/es, so we must set them to
8784 * a reasonable value ourselves.
8785 *
8786 * We can't defer this to vmx_load_host_state() since that function
8787 * may be executed in interrupt context, which saves and restore segments
8788 * around it, nullifying its effect.
8789 */
8790 loadsegment(ds, __USER_DS);
8791 loadsegment(es, __USER_DS);
8792#endif
8793
Avi Kivity6de4f3a2009-05-31 22:58:47 +03008794 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02008795 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008796 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03008797 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008798 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03008799 vcpu->arch.regs_dirty = 0;
8800
Avi Kivity1155f762007-11-22 11:30:47 +02008801 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
8802
Nadav Har'Eld462b812011-05-24 15:26:10 +03008803 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02008804
Avi Kivity51aa01d2010-07-20 14:31:20 +03008805 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Avi Kivity51aa01d2010-07-20 14:31:20 +03008806
Gleb Natapove0b890d2013-09-25 12:51:33 +03008807 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08008808 * eager fpu is enabled if PKEY is supported and CR4 is switched
8809 * back on host, so it is safe to read guest PKRU from current
8810 * XSAVE.
8811 */
8812 if (boot_cpu_has(X86_FEATURE_OSPKE)) {
8813 vmx->guest_pkru = __read_pkru();
8814 if (vmx->guest_pkru != vmx->host_pkru) {
8815 vmx->guest_pkru_valid = true;
8816 __write_pkru(vmx->host_pkru);
8817 } else
8818 vmx->guest_pkru_valid = false;
8819 }
8820
8821 /*
Gleb Natapove0b890d2013-09-25 12:51:33 +03008822 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
8823 * we did not inject a still-pending event to L1 now because of
8824 * nested_run_pending, we need to re-enable this bit.
8825 */
8826 if (vmx->nested.nested_run_pending)
8827 kvm_make_request(KVM_REQ_EVENT, vcpu);
8828
8829 vmx->nested.nested_run_pending = 0;
8830
Avi Kivity51aa01d2010-07-20 14:31:20 +03008831 vmx_complete_atomic_exit(vmx);
8832 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03008833 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008834}
8835
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008836static void vmx_load_vmcs01(struct kvm_vcpu *vcpu)
8837{
8838 struct vcpu_vmx *vmx = to_vmx(vcpu);
8839 int cpu;
8840
8841 if (vmx->loaded_vmcs == &vmx->vmcs01)
8842 return;
8843
8844 cpu = get_cpu();
8845 vmx->loaded_vmcs = &vmx->vmcs01;
8846 vmx_vcpu_put(vcpu);
8847 vmx_vcpu_load(vcpu, cpu);
8848 vcpu->cpu = cpu;
8849 put_cpu();
8850}
8851
Avi Kivity6aa8b732006-12-10 02:21:36 -08008852static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
8853{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008854 struct vcpu_vmx *vmx = to_vmx(vcpu);
8855
Kai Huang843e4332015-01-28 10:54:28 +08008856 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08008857 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08008858 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008859 leave_guest_mode(vcpu);
8860 vmx_load_vmcs01(vcpu);
Marcelo Tosatti26a865f2014-01-03 17:00:51 -02008861 free_nested(vmx);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008862 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008863 kfree(vmx->guest_msrs);
8864 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10008865 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008866}
8867
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008868static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008869{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008870 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10008871 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03008872 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008873
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008874 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008875 return ERR_PTR(-ENOMEM);
8876
Wanpeng Li991e7a02015-09-16 17:30:05 +08008877 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08008878
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008879 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
8880 if (err)
8881 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08008882
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008883 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02008884 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
8885 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03008886
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02008887 err = -ENOMEM;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008888 if (!vmx->guest_msrs) {
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008889 goto uninit_vcpu;
8890 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08008891
Nadav Har'Eld462b812011-05-24 15:26:10 +03008892 vmx->loaded_vmcs = &vmx->vmcs01;
8893 vmx->loaded_vmcs->vmcs = alloc_vmcs();
8894 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008895 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03008896 if (!vmm_exclusive)
8897 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
8898 loaded_vmcs_init(vmx->loaded_vmcs);
8899 if (!vmm_exclusive)
8900 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008901
Avi Kivity15ad7142007-07-11 18:17:21 +03008902 cpu = get_cpu();
8903 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10008904 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10008905 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008906 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03008907 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008908 if (err)
8909 goto free_vmcs;
Paolo Bonzini35754c92015-07-29 12:05:37 +02008910 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02008911 err = alloc_apic_access_page(kvm);
8912 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02008913 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02008914 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08008915
Sheng Yangb927a3c2009-07-21 10:42:48 +08008916 if (enable_ept) {
8917 if (!kvm->arch.ept_identity_map_addr)
8918 kvm->arch.ept_identity_map_addr =
8919 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08008920 err = init_rmode_identity_map(kvm);
8921 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02008922 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08008923 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08008924
Wanpeng Li5c614b32015-10-13 09:18:36 -07008925 if (nested) {
Wincy Vanb9c237b2015-02-03 23:56:30 +08008926 nested_vmx_setup_ctls_msrs(vmx);
Wanpeng Li5c614b32015-10-13 09:18:36 -07008927 vmx->nested.vpid02 = allocate_vpid();
8928 }
Wincy Vanb9c237b2015-02-03 23:56:30 +08008929
Wincy Van705699a2015-02-03 23:58:17 +08008930 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03008931 vmx->nested.current_vmptr = -1ull;
8932 vmx->nested.current_vmcs12 = NULL;
8933
Kai Huang843e4332015-01-28 10:54:28 +08008934 /*
8935 * If PML is turned on, failure on enabling PML just results in failure
8936 * of creating the vcpu, therefore we can simplify PML logic (by
8937 * avoiding dealing with cases, such as enabling PML partially on vcpus
8938 * for the guest, etc.
8939 */
8940 if (enable_pml) {
Kai Huanga3eaa862015-11-04 13:46:05 +08008941 err = vmx_create_pml_buffer(vmx);
Kai Huang843e4332015-01-28 10:54:28 +08008942 if (err)
8943 goto free_vmcs;
8944 }
8945
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008946 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08008947
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008948free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -07008949 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08008950 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008951free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008952 kfree(vmx->guest_msrs);
8953uninit_vcpu:
8954 kvm_vcpu_uninit(&vmx->vcpu);
8955free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08008956 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +10008957 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008958 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008959}
8960
Yang, Sheng002c7f72007-07-31 14:23:01 +03008961static void __init vmx_check_processor_compat(void *rtn)
8962{
8963 struct vmcs_config vmcs_conf;
8964
8965 *(int *)rtn = 0;
8966 if (setup_vmcs_config(&vmcs_conf) < 0)
8967 *(int *)rtn = -EIO;
8968 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
8969 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
8970 smp_processor_id());
8971 *(int *)rtn = -EIO;
8972 }
8973}
8974
Sheng Yang67253af2008-04-25 10:20:22 +08008975static int get_ept_level(void)
8976{
8977 return VMX_EPT_DEFAULT_GAW + 1;
8978}
8979
Sheng Yang4b12f0d2009-04-27 20:35:42 +08008980static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08008981{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008982 u8 cache;
8983 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08008984
Sheng Yang522c68c2009-04-27 20:35:43 +08008985 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02008986 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08008987 * 2. EPT with VT-d:
8988 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02008989 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08008990 * b. VT-d with snooping control feature: snooping control feature of
8991 * VT-d engine can guarantee the cache correctness. Just set it
8992 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08008993 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08008994 * consistent with host MTRR
8995 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02008996 if (is_mmio) {
8997 cache = MTRR_TYPE_UNCACHABLE;
8998 goto exit;
8999 }
9000
9001 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009002 ipat = VMX_EPT_IPAT_BIT;
9003 cache = MTRR_TYPE_WRBACK;
9004 goto exit;
9005 }
9006
9007 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
9008 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02009009 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08009010 cache = MTRR_TYPE_WRBACK;
9011 else
9012 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009013 goto exit;
9014 }
9015
Xiao Guangrongff536042015-06-15 16:55:22 +08009016 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009017
9018exit:
9019 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08009020}
9021
Sheng Yang17cc3932010-01-05 19:02:27 +08009022static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02009023{
Sheng Yang878403b2010-01-05 19:02:29 +08009024 if (enable_ept && !cpu_has_vmx_ept_1g_page())
9025 return PT_DIRECTORY_LEVEL;
9026 else
9027 /* For shadow and EPT supported 1GB page */
9028 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02009029}
9030
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009031static void vmcs_set_secondary_exec_control(u32 new_ctl)
9032{
9033 /*
9034 * These bits in the secondary execution controls field
9035 * are dynamic, the others are mostly based on the hypervisor
9036 * architecture and the guest's CPUID. Do not touch the
9037 * dynamic bits.
9038 */
9039 u32 mask =
9040 SECONDARY_EXEC_SHADOW_VMCS |
9041 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
9042 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9043
9044 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9045
9046 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
9047 (new_ctl & ~mask) | (cur_ctl & mask));
9048}
9049
Sheng Yang0e851882009-12-18 16:48:46 +08009050static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
9051{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009052 struct kvm_cpuid_entry2 *best;
9053 struct vcpu_vmx *vmx = to_vmx(vcpu);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009054 u32 secondary_exec_ctl = vmx_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009055
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009056 if (vmx_rdtscp_supported()) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009057 bool rdtscp_enabled = guest_cpuid_has_rdtscp(vcpu);
9058 if (!rdtscp_enabled)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009059 secondary_exec_ctl &= ~SECONDARY_EXEC_RDTSCP;
Xiao Guangrongf36201e2015-09-09 14:05:53 +08009060
Paolo Bonzini8b972652015-09-15 17:34:42 +02009061 if (nested) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009062 if (rdtscp_enabled)
Paolo Bonzini8b972652015-09-15 17:34:42 +02009063 vmx->nested.nested_vmx_secondary_ctls_high |=
9064 SECONDARY_EXEC_RDTSCP;
9065 else
9066 vmx->nested.nested_vmx_secondary_ctls_high &=
9067 ~SECONDARY_EXEC_RDTSCP;
9068 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009069 }
Mao, Junjiead756a12012-07-02 01:18:48 +00009070
Mao, Junjiead756a12012-07-02 01:18:48 +00009071 /* Exposing INVPCID only when PCID is exposed */
9072 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9073 if (vmx_invpcid_supported() &&
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009074 (!best || !(best->ebx & bit(X86_FEATURE_INVPCID)) ||
9075 !guest_cpuid_has_pcid(vcpu))) {
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009076 secondary_exec_ctl &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009077
Mao, Junjiead756a12012-07-02 01:18:48 +00009078 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00009079 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00009080 }
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009081
Huaitong Han45bdbcf2016-01-12 16:04:20 +08009082 if (cpu_has_secondary_exec_ctrls())
9083 vmcs_set_secondary_exec_control(secondary_exec_ctl);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009084
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009085 if (static_cpu_has(X86_FEATURE_PCOMMIT) && nested) {
9086 if (guest_cpuid_has_pcommit(vcpu))
9087 vmx->nested.nested_vmx_secondary_ctls_high |=
9088 SECONDARY_EXEC_PCOMMIT;
9089 else
9090 vmx->nested.nested_vmx_secondary_ctls_high &=
9091 ~SECONDARY_EXEC_PCOMMIT;
9092 }
Sheng Yang0e851882009-12-18 16:48:46 +08009093}
9094
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009095static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
9096{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03009097 if (func == 1 && nested)
9098 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009099}
9100
Yang Zhang25d92082013-08-06 12:00:32 +03009101static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
9102 struct x86_exception *fault)
9103{
Jan Kiszka533558b2014-01-04 18:47:20 +01009104 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9105 u32 exit_reason;
Yang Zhang25d92082013-08-06 12:00:32 +03009106
9107 if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01009108 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03009109 else
Jan Kiszka533558b2014-01-04 18:47:20 +01009110 exit_reason = EXIT_REASON_EPT_VIOLATION;
9111 nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03009112 vmcs12->guest_physical_address = fault->address;
9113}
9114
Nadav Har'El155a97a2013-08-05 11:07:16 +03009115/* Callbacks for nested_ept_init_mmu_context: */
9116
9117static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
9118{
9119 /* return the page table to be shadowed - in our case, EPT12 */
9120 return get_vmcs12(vcpu)->ept_pointer;
9121}
9122
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02009123static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03009124{
Paolo Bonziniad896af2013-10-02 16:56:14 +02009125 WARN_ON(mmu_is_nested(vcpu));
9126 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009127 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
9128 VMX_EPT_EXECUTE_ONLY_BIT);
Nadav Har'El155a97a2013-08-05 11:07:16 +03009129 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
9130 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
9131 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
9132
9133 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +03009134}
9135
9136static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
9137{
9138 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
9139}
9140
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009141static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
9142 u16 error_code)
9143{
9144 bool inequality, bit;
9145
9146 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
9147 inequality =
9148 (error_code & vmcs12->page_fault_error_code_mask) !=
9149 vmcs12->page_fault_error_code_match;
9150 return inequality ^ bit;
9151}
9152
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009153static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
9154 struct x86_exception *fault)
9155{
9156 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9157
9158 WARN_ON(!is_guest_mode(vcpu));
9159
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009160 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code))
Jan Kiszka533558b2014-01-04 18:47:20 +01009161 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
9162 vmcs_read32(VM_EXIT_INTR_INFO),
9163 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009164 else
9165 kvm_inject_page_fault(vcpu, fault);
9166}
9167
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009168static bool nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
9169 struct vmcs12 *vmcs12)
9170{
9171 struct vcpu_vmx *vmx = to_vmx(vcpu);
Eugene Korenevsky90904222015-03-29 23:56:27 +03009172 int maxphyaddr = cpuid_maxphyaddr(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009173
9174 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009175 if (!PAGE_ALIGNED(vmcs12->apic_access_addr) ||
9176 vmcs12->apic_access_addr >> maxphyaddr)
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009177 return false;
9178
9179 /*
9180 * Translate L1 physical address to host physical
9181 * address for vmcs02. Keep the page pinned, so this
9182 * physical address remains valid. We keep a reference
9183 * to it so we can release it later.
9184 */
9185 if (vmx->nested.apic_access_page) /* shouldn't happen */
9186 nested_release_page(vmx->nested.apic_access_page);
9187 vmx->nested.apic_access_page =
9188 nested_get_page(vcpu, vmcs12->apic_access_addr);
9189 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009190
9191 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009192 if (!PAGE_ALIGNED(vmcs12->virtual_apic_page_addr) ||
9193 vmcs12->virtual_apic_page_addr >> maxphyaddr)
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009194 return false;
9195
9196 if (vmx->nested.virtual_apic_page) /* shouldn't happen */
9197 nested_release_page(vmx->nested.virtual_apic_page);
9198 vmx->nested.virtual_apic_page =
9199 nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);
9200
9201 /*
9202 * Failing the vm entry is _not_ what the processor does
9203 * but it's basically the only possibility we have.
9204 * We could still enter the guest if CR8 load exits are
9205 * enabled, CR8 store exits are enabled, and virtualize APIC
9206 * access is disabled; in this case the processor would never
9207 * use the TPR shadow and we could simply clear the bit from
9208 * the execution control. But such a configuration is useless,
9209 * so let's keep the code simple.
9210 */
9211 if (!vmx->nested.virtual_apic_page)
9212 return false;
9213 }
9214
Wincy Van705699a2015-02-03 23:58:17 +08009215 if (nested_cpu_has_posted_intr(vmcs12)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009216 if (!IS_ALIGNED(vmcs12->posted_intr_desc_addr, 64) ||
9217 vmcs12->posted_intr_desc_addr >> maxphyaddr)
Wincy Van705699a2015-02-03 23:58:17 +08009218 return false;
9219
9220 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
9221 kunmap(vmx->nested.pi_desc_page);
9222 nested_release_page(vmx->nested.pi_desc_page);
9223 }
9224 vmx->nested.pi_desc_page =
9225 nested_get_page(vcpu, vmcs12->posted_intr_desc_addr);
9226 if (!vmx->nested.pi_desc_page)
9227 return false;
9228
9229 vmx->nested.pi_desc =
9230 (struct pi_desc *)kmap(vmx->nested.pi_desc_page);
9231 if (!vmx->nested.pi_desc) {
9232 nested_release_page_clean(vmx->nested.pi_desc_page);
9233 return false;
9234 }
9235 vmx->nested.pi_desc =
9236 (struct pi_desc *)((void *)vmx->nested.pi_desc +
9237 (unsigned long)(vmcs12->posted_intr_desc_addr &
9238 (PAGE_SIZE - 1)));
9239 }
9240
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009241 return true;
9242}
9243
Jan Kiszkaf41245002014-03-07 20:03:13 +01009244static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
9245{
9246 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
9247 struct vcpu_vmx *vmx = to_vmx(vcpu);
9248
9249 if (vcpu->arch.virtual_tsc_khz == 0)
9250 return;
9251
9252 /* Make sure short timeouts reliably trigger an immediate vmexit.
9253 * hrtimer_start does not guarantee this. */
9254 if (preemption_timeout <= 1) {
9255 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
9256 return;
9257 }
9258
9259 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9260 preemption_timeout *= 1000000;
9261 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
9262 hrtimer_start(&vmx->nested.preemption_timer,
9263 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
9264}
9265
Wincy Van3af18d92015-02-03 23:49:31 +08009266static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
9267 struct vmcs12 *vmcs12)
9268{
9269 int maxphyaddr;
9270 u64 addr;
9271
9272 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
9273 return 0;
9274
9275 if (vmcs12_read_any(vcpu, MSR_BITMAP, &addr)) {
9276 WARN_ON(1);
9277 return -EINVAL;
9278 }
9279 maxphyaddr = cpuid_maxphyaddr(vcpu);
9280
9281 if (!PAGE_ALIGNED(vmcs12->msr_bitmap) ||
9282 ((addr + PAGE_SIZE) >> maxphyaddr))
9283 return -EINVAL;
9284
9285 return 0;
9286}
9287
9288/*
9289 * Merge L0's and L1's MSR bitmap, return false to indicate that
9290 * we do not use the hardware.
9291 */
9292static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9293 struct vmcs12 *vmcs12)
9294{
Wincy Van82f0dd42015-02-03 23:57:18 +08009295 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +08009296 struct page *page;
9297 unsigned long *msr_bitmap;
9298
9299 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
9300 return false;
9301
9302 page = nested_get_page(vcpu, vmcs12->msr_bitmap);
9303 if (!page) {
9304 WARN_ON(1);
9305 return false;
9306 }
9307 msr_bitmap = (unsigned long *)kmap(page);
9308 if (!msr_bitmap) {
9309 nested_release_page_clean(page);
9310 WARN_ON(1);
9311 return false;
9312 }
9313
9314 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +08009315 if (nested_cpu_has_apic_reg_virt(vmcs12))
9316 for (msr = 0x800; msr <= 0x8ff; msr++)
9317 nested_vmx_disable_intercept_for_msr(
9318 msr_bitmap,
9319 vmx_msr_bitmap_nested,
9320 msr, MSR_TYPE_R);
Wincy Vanf2b93282015-02-03 23:56:03 +08009321 /* TPR is allowed */
9322 nested_vmx_disable_intercept_for_msr(msr_bitmap,
9323 vmx_msr_bitmap_nested,
9324 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
9325 MSR_TYPE_R | MSR_TYPE_W);
Wincy Van608406e2015-02-03 23:57:51 +08009326 if (nested_cpu_has_vid(vmcs12)) {
9327 /* EOI and self-IPI are allowed */
9328 nested_vmx_disable_intercept_for_msr(
9329 msr_bitmap,
9330 vmx_msr_bitmap_nested,
9331 APIC_BASE_MSR + (APIC_EOI >> 4),
9332 MSR_TYPE_W);
9333 nested_vmx_disable_intercept_for_msr(
9334 msr_bitmap,
9335 vmx_msr_bitmap_nested,
9336 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9337 MSR_TYPE_W);
9338 }
Wincy Van82f0dd42015-02-03 23:57:18 +08009339 } else {
9340 /*
9341 * Enable reading intercept of all the x2apic
9342 * MSRs. We should not rely on vmcs12 to do any
9343 * optimizations here, it may have been modified
9344 * by L1.
9345 */
9346 for (msr = 0x800; msr <= 0x8ff; msr++)
9347 __vmx_enable_intercept_for_msr(
9348 vmx_msr_bitmap_nested,
9349 msr,
9350 MSR_TYPE_R);
9351
Wincy Vanf2b93282015-02-03 23:56:03 +08009352 __vmx_enable_intercept_for_msr(
9353 vmx_msr_bitmap_nested,
9354 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
Wincy Van82f0dd42015-02-03 23:57:18 +08009355 MSR_TYPE_W);
Wincy Van608406e2015-02-03 23:57:51 +08009356 __vmx_enable_intercept_for_msr(
9357 vmx_msr_bitmap_nested,
9358 APIC_BASE_MSR + (APIC_EOI >> 4),
9359 MSR_TYPE_W);
9360 __vmx_enable_intercept_for_msr(
9361 vmx_msr_bitmap_nested,
9362 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9363 MSR_TYPE_W);
Wincy Van82f0dd42015-02-03 23:57:18 +08009364 }
Wincy Vanf2b93282015-02-03 23:56:03 +08009365 kunmap(page);
9366 nested_release_page_clean(page);
9367
9368 return true;
9369}
9370
9371static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
9372 struct vmcs12 *vmcs12)
9373{
Wincy Van82f0dd42015-02-03 23:57:18 +08009374 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +08009375 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +08009376 !nested_cpu_has_vid(vmcs12) &&
9377 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +08009378 return 0;
9379
9380 /*
9381 * If virtualize x2apic mode is enabled,
9382 * virtualize apic access must be disabled.
9383 */
Wincy Van82f0dd42015-02-03 23:57:18 +08009384 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9385 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +08009386 return -EINVAL;
9387
Wincy Van608406e2015-02-03 23:57:51 +08009388 /*
9389 * If virtual interrupt delivery is enabled,
9390 * we must exit on external interrupts.
9391 */
9392 if (nested_cpu_has_vid(vmcs12) &&
9393 !nested_exit_on_intr(vcpu))
9394 return -EINVAL;
9395
Wincy Van705699a2015-02-03 23:58:17 +08009396 /*
9397 * bits 15:8 should be zero in posted_intr_nv,
9398 * the descriptor address has been already checked
9399 * in nested_get_vmcs12_pages.
9400 */
9401 if (nested_cpu_has_posted_intr(vmcs12) &&
9402 (!nested_cpu_has_vid(vmcs12) ||
9403 !nested_exit_intr_ack_set(vcpu) ||
9404 vmcs12->posted_intr_nv & 0xff00))
9405 return -EINVAL;
9406
Wincy Vanf2b93282015-02-03 23:56:03 +08009407 /* tpr shadow is needed by all apicv features. */
9408 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9409 return -EINVAL;
9410
9411 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +08009412}
9413
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009414static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
9415 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009416 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +03009417{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009418 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009419 u64 count, addr;
9420
9421 if (vmcs12_read_any(vcpu, count_field, &count) ||
9422 vmcs12_read_any(vcpu, addr_field, &addr)) {
9423 WARN_ON(1);
9424 return -EINVAL;
9425 }
9426 if (count == 0)
9427 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009428 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009429 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
9430 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
9431 pr_warn_ratelimited(
9432 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
9433 addr_field, maxphyaddr, count, addr);
9434 return -EINVAL;
9435 }
9436 return 0;
9437}
9438
9439static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
9440 struct vmcs12 *vmcs12)
9441{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009442 if (vmcs12->vm_exit_msr_load_count == 0 &&
9443 vmcs12->vm_exit_msr_store_count == 0 &&
9444 vmcs12->vm_entry_msr_load_count == 0)
9445 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009446 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009447 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009448 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009449 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009450 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009451 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +03009452 return -EINVAL;
9453 return 0;
9454}
9455
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009456static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
9457 struct vmx_msr_entry *e)
9458{
9459 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +02009460 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009461 return -EINVAL;
9462 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
9463 e->index == MSR_IA32_UCODE_REV)
9464 return -EINVAL;
9465 if (e->reserved != 0)
9466 return -EINVAL;
9467 return 0;
9468}
9469
9470static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
9471 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +03009472{
9473 if (e->index == MSR_FS_BASE ||
9474 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009475 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
9476 nested_vmx_msr_check_common(vcpu, e))
9477 return -EINVAL;
9478 return 0;
9479}
9480
9481static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
9482 struct vmx_msr_entry *e)
9483{
9484 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
9485 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +03009486 return -EINVAL;
9487 return 0;
9488}
9489
9490/*
9491 * Load guest's/host's msr at nested entry/exit.
9492 * return 0 for success, entry index for failure.
9493 */
9494static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9495{
9496 u32 i;
9497 struct vmx_msr_entry e;
9498 struct msr_data msr;
9499
9500 msr.host_initiated = false;
9501 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009502 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
9503 &e, sizeof(e))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009504 pr_warn_ratelimited(
9505 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9506 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009507 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009508 }
9509 if (nested_vmx_load_msr_check(vcpu, &e)) {
9510 pr_warn_ratelimited(
9511 "%s check failed (%u, 0x%x, 0x%x)\n",
9512 __func__, i, e.index, e.reserved);
9513 goto fail;
9514 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009515 msr.index = e.index;
9516 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009517 if (kvm_set_msr(vcpu, &msr)) {
9518 pr_warn_ratelimited(
9519 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9520 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +03009521 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009522 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009523 }
9524 return 0;
9525fail:
9526 return i + 1;
9527}
9528
9529static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9530{
9531 u32 i;
9532 struct vmx_msr_entry e;
9533
9534 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009535 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009536 if (kvm_vcpu_read_guest(vcpu,
9537 gpa + i * sizeof(e),
9538 &e, 2 * sizeof(u32))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009539 pr_warn_ratelimited(
9540 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9541 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009542 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009543 }
9544 if (nested_vmx_store_msr_check(vcpu, &e)) {
9545 pr_warn_ratelimited(
9546 "%s check failed (%u, 0x%x, 0x%x)\n",
9547 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +03009548 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009549 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009550 msr_info.host_initiated = false;
9551 msr_info.index = e.index;
9552 if (kvm_get_msr(vcpu, &msr_info)) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009553 pr_warn_ratelimited(
9554 "%s cannot read MSR (%u, 0x%x)\n",
9555 __func__, i, e.index);
9556 return -EINVAL;
9557 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009558 if (kvm_vcpu_write_guest(vcpu,
9559 gpa + i * sizeof(e) +
9560 offsetof(struct vmx_msr_entry, value),
9561 &msr_info.data, sizeof(msr_info.data))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009562 pr_warn_ratelimited(
9563 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009564 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009565 return -EINVAL;
9566 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009567 }
9568 return 0;
9569}
9570
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009571/*
9572 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
9573 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +08009574 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009575 * guest in a way that will both be appropriate to L1's requests, and our
9576 * needs. In addition to modifying the active vmcs (which is vmcs02), this
9577 * function also has additional necessary side-effects, like setting various
9578 * vcpu->arch fields.
9579 */
9580static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9581{
9582 struct vcpu_vmx *vmx = to_vmx(vcpu);
9583 u32 exec_control;
9584
9585 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
9586 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
9587 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
9588 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
9589 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
9590 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
9591 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
9592 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
9593 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
9594 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
9595 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
9596 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
9597 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
9598 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
9599 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
9600 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
9601 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
9602 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
9603 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
9604 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
9605 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
9606 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
9607 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
9608 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
9609 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
9610 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
9611 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
9612 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
9613 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
9614 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
9615 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
9616 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
9617 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
9618 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
9619 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
9620 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
9621
Jan Kiszka2996fca2014-06-16 13:59:43 +02009622 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS) {
9623 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
9624 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
9625 } else {
9626 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
9627 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
9628 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009629 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
9630 vmcs12->vm_entry_intr_info_field);
9631 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
9632 vmcs12->vm_entry_exception_error_code);
9633 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
9634 vmcs12->vm_entry_instruction_len);
9635 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
9636 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009637 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +03009638 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009639 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
9640 vmcs12->guest_pending_dbg_exceptions);
9641 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
9642 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
9643
Wanpeng Li81dc01f2014-12-04 19:11:07 +08009644 if (nested_cpu_has_xsaves(vmcs12))
9645 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009646 vmcs_write64(VMCS_LINK_POINTER, -1ull);
9647
Jan Kiszkaf41245002014-03-07 20:03:13 +01009648 exec_control = vmcs12->pin_based_vm_exec_control;
9649 exec_control |= vmcs_config.pin_based_exec_ctrl;
Wincy Van705699a2015-02-03 23:58:17 +08009650 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
9651
9652 if (nested_cpu_has_posted_intr(vmcs12)) {
9653 /*
9654 * Note that we use L0's vector here and in
9655 * vmx_deliver_nested_posted_interrupt.
9656 */
9657 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
9658 vmx->nested.pi_pending = false;
Li RongQing0bcf2612015-12-03 13:29:34 +08009659 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Wincy Van705699a2015-02-03 23:58:17 +08009660 vmcs_write64(POSTED_INTR_DESC_ADDR,
9661 page_to_phys(vmx->nested.pi_desc_page) +
9662 (unsigned long)(vmcs12->posted_intr_desc_addr &
9663 (PAGE_SIZE - 1)));
9664 } else
9665 exec_control &= ~PIN_BASED_POSTED_INTR;
9666
Jan Kiszkaf41245002014-03-07 20:03:13 +01009667 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009668
Jan Kiszkaf41245002014-03-07 20:03:13 +01009669 vmx->nested.preemption_timer_expired = false;
9670 if (nested_cpu_has_preemption_timer(vmcs12))
9671 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +01009672
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009673 /*
9674 * Whether page-faults are trapped is determined by a combination of
9675 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
9676 * If enable_ept, L0 doesn't care about page faults and we should
9677 * set all of these to L1's desires. However, if !enable_ept, L0 does
9678 * care about (at least some) page faults, and because it is not easy
9679 * (if at all possible?) to merge L0 and L1's desires, we simply ask
9680 * to exit on each and every L2 page fault. This is done by setting
9681 * MASK=MATCH=0 and (see below) EB.PF=1.
9682 * Note that below we don't need special code to set EB.PF beyond the
9683 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
9684 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
9685 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
9686 *
9687 * A problem with this approach (when !enable_ept) is that L1 may be
9688 * injected with more page faults than it asked for. This could have
9689 * caused problems, but in practice existing hypervisors don't care.
9690 * To fix this, we will need to emulate the PFEC checking (on the L1
9691 * page tables), using walk_addr(), when injecting PFs to L1.
9692 */
9693 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
9694 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
9695 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
9696 enable_ept ? vmcs12->page_fault_error_code_match : 0);
9697
9698 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf41245002014-03-07 20:03:13 +01009699 exec_control = vmx_secondary_exec_control(vmx);
Xiao Guangronge2821622015-09-09 14:05:52 +08009700
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009701 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009702 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01009703 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009704 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009705 SECONDARY_EXEC_APIC_REGISTER_VIRT |
9706 SECONDARY_EXEC_PCOMMIT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009707 if (nested_cpu_has(vmcs12,
9708 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
9709 exec_control |= vmcs12->secondary_vm_exec_control;
9710
9711 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
9712 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009713 * If translation failed, no matter: This feature asks
9714 * to exit when accessing the given address, and if it
9715 * can never be accessed, this feature won't do
9716 * anything anyway.
9717 */
9718 if (!vmx->nested.apic_access_page)
9719 exec_control &=
9720 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9721 else
9722 vmcs_write64(APIC_ACCESS_ADDR,
9723 page_to_phys(vmx->nested.apic_access_page));
Wincy Vanf2b93282015-02-03 23:56:03 +08009724 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
Paolo Bonzini35754c92015-07-29 12:05:37 +02009725 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkaca3f2572013-12-16 12:55:46 +01009726 exec_control |=
9727 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Tang Chen38b99172014-09-24 15:57:54 +08009728 kvm_vcpu_reload_apic_access_page(vcpu);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009729 }
9730
Wincy Van608406e2015-02-03 23:57:51 +08009731 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
9732 vmcs_write64(EOI_EXIT_BITMAP0,
9733 vmcs12->eoi_exit_bitmap0);
9734 vmcs_write64(EOI_EXIT_BITMAP1,
9735 vmcs12->eoi_exit_bitmap1);
9736 vmcs_write64(EOI_EXIT_BITMAP2,
9737 vmcs12->eoi_exit_bitmap2);
9738 vmcs_write64(EOI_EXIT_BITMAP3,
9739 vmcs12->eoi_exit_bitmap3);
9740 vmcs_write16(GUEST_INTR_STATUS,
9741 vmcs12->guest_intr_status);
9742 }
9743
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009744 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
9745 }
9746
9747
9748 /*
9749 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
9750 * Some constant fields are set here by vmx_set_constant_host_state().
9751 * Other fields are different per CPU, and will be set later when
9752 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
9753 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08009754 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009755
9756 /*
9757 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
9758 * entry, but only if the current (host) sp changed from the value
9759 * we wrote last (vmx->host_rsp). This cache is no longer relevant
9760 * if we switch vmcs, and rather than hold a separate cache per vmcs,
9761 * here we just force the write to happen on entry.
9762 */
9763 vmx->host_rsp = 0;
9764
9765 exec_control = vmx_exec_control(vmx); /* L0's desires */
9766 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
9767 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
9768 exec_control &= ~CPU_BASED_TPR_SHADOW;
9769 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009770
9771 if (exec_control & CPU_BASED_TPR_SHADOW) {
9772 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
9773 page_to_phys(vmx->nested.virtual_apic_page));
9774 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
9775 }
9776
Wincy Van3af18d92015-02-03 23:49:31 +08009777 if (cpu_has_vmx_msr_bitmap() &&
Wincy Van670125b2015-03-04 14:31:56 +08009778 exec_control & CPU_BASED_USE_MSR_BITMAPS) {
9779 nested_vmx_merge_msr_bitmap(vcpu, vmcs12);
9780 /* MSR_BITMAP will be set by following vmx_set_efer. */
Wincy Van3af18d92015-02-03 23:49:31 +08009781 } else
9782 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
9783
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009784 /*
Wincy Van3af18d92015-02-03 23:49:31 +08009785 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009786 * Rather, exit every time.
9787 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009788 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
9789 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
9790
9791 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
9792
9793 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
9794 * bitwise-or of what L1 wants to trap for L2, and what we want to
9795 * trap. Note that CR0.TS also needs updating - we do this later.
9796 */
9797 update_exception_bitmap(vcpu);
9798 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
9799 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
9800
Nadav Har'El8049d652013-08-05 11:07:06 +03009801 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
9802 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
9803 * bits are further modified by vmx_set_efer() below.
9804 */
Jan Kiszkaf41245002014-03-07 20:03:13 +01009805 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +03009806
9807 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
9808 * emulated by vmx_set_efer(), below.
9809 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02009810 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +03009811 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
9812 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009813 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
9814
Jan Kiszka44811c02013-08-04 17:17:27 +02009815 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009816 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +02009817 vcpu->arch.pat = vmcs12->guest_ia32_pat;
9818 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009819 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
9820
9821
9822 set_cr4_guest_host_mask(vmx);
9823
Paolo Bonzini36be0b92014-02-24 12:30:04 +01009824 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
9825 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
9826
Nadav Har'El27fc51b2011-08-02 15:54:52 +03009827 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
9828 vmcs_write64(TSC_OFFSET,
9829 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
9830 else
9831 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009832
9833 if (enable_vpid) {
9834 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -07009835 * There is no direct mapping between vpid02 and vpid12, the
9836 * vpid02 is per-vCPU for L0 and reused while the value of
9837 * vpid12 is changed w/ one invvpid during nested vmentry.
9838 * The vpid12 is allocated by L1 for L2, so it will not
9839 * influence global bitmap(for vpid01 and vpid02 allocation)
9840 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009841 */
Wanpeng Li5c614b32015-10-13 09:18:36 -07009842 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
9843 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
9844 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
9845 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
9846 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
9847 }
9848 } else {
9849 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
9850 vmx_flush_tlb(vcpu);
9851 }
9852
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009853 }
9854
Nadav Har'El155a97a2013-08-05 11:07:16 +03009855 if (nested_cpu_has_ept(vmcs12)) {
9856 kvm_mmu_unload(vcpu);
9857 nested_ept_init_mmu_context(vcpu);
9858 }
9859
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009860 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
9861 vcpu->arch.efer = vmcs12->guest_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02009862 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009863 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
9864 else
9865 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
9866 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
9867 vmx_set_efer(vcpu, vcpu->arch.efer);
9868
9869 /*
9870 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
9871 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
9872 * The CR0_READ_SHADOW is what L2 should have expected to read given
9873 * the specifications by L1; It's not enough to take
9874 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
9875 * have more bits than L1 expected.
9876 */
9877 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
9878 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
9879
9880 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
9881 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
9882
9883 /* shadow page tables on either EPT or shadow page tables */
9884 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
9885 kvm_mmu_reset_context(vcpu);
9886
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009887 if (!enable_ept)
9888 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
9889
Nadav Har'El3633cfc2013-08-05 11:07:07 +03009890 /*
9891 * L1 may access the L2's PDPTR, so save them to construct vmcs12
9892 */
9893 if (enable_ept) {
9894 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
9895 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
9896 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
9897 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
9898 }
9899
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009900 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
9901 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
9902}
9903
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009904/*
9905 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
9906 * for running an L2 nested guest.
9907 */
9908static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
9909{
9910 struct vmcs12 *vmcs12;
9911 struct vcpu_vmx *vmx = to_vmx(vcpu);
9912 int cpu;
9913 struct loaded_vmcs *vmcs02;
Jan Kiszka384bb782013-04-20 10:52:36 +02009914 bool ia32e;
Wincy Vanff651cb2014-12-11 08:52:58 +03009915 u32 msr_entry_idx;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009916
9917 if (!nested_vmx_check_permission(vcpu) ||
9918 !nested_vmx_check_vmcs12(vcpu))
9919 return 1;
9920
9921 skip_emulated_instruction(vcpu);
9922 vmcs12 = get_vmcs12(vcpu);
9923
Abel Gordon012f83c2013-04-18 14:39:25 +03009924 if (enable_shadow_vmcs)
9925 copy_shadow_to_vmcs12(vmx);
9926
Nadav Har'El7c177932011-05-25 23:12:04 +03009927 /*
9928 * The nested entry process starts with enforcing various prerequisites
9929 * on vmcs12 as required by the Intel SDM, and act appropriately when
9930 * they fail: As the SDM explains, some conditions should cause the
9931 * instruction to fail, while others will cause the instruction to seem
9932 * to succeed, but return an EXIT_REASON_INVALID_STATE.
9933 * To speed up the normal (success) code path, we should avoid checking
9934 * for misconfigurations which will anyway be caught by the processor
9935 * when using the merged vmcs02.
9936 */
9937 if (vmcs12->launch_state == launch) {
9938 nested_vmx_failValid(vcpu,
9939 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
9940 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
9941 return 1;
9942 }
9943
Jan Kiszka6dfacad2013-12-04 08:58:54 +01009944 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
9945 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT) {
Paolo Bonzini26539bd2013-04-15 15:00:27 +02009946 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9947 return 1;
9948 }
9949
Wincy Van3af18d92015-02-03 23:49:31 +08009950 if (!nested_get_vmcs12_pages(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +03009951 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9952 return 1;
9953 }
9954
Wincy Van3af18d92015-02-03 23:49:31 +08009955 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +03009956 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9957 return 1;
9958 }
9959
Wincy Vanf2b93282015-02-03 23:56:03 +08009960 if (nested_vmx_check_apicv_controls(vcpu, vmcs12)) {
9961 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9962 return 1;
9963 }
9964
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009965 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12)) {
9966 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9967 return 1;
9968 }
9969
Nadav Har'El7c177932011-05-25 23:12:04 +03009970 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009971 vmx->nested.nested_vmx_true_procbased_ctls_low,
9972 vmx->nested.nested_vmx_procbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009973 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009974 vmx->nested.nested_vmx_secondary_ctls_low,
9975 vmx->nested.nested_vmx_secondary_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009976 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009977 vmx->nested.nested_vmx_pinbased_ctls_low,
9978 vmx->nested.nested_vmx_pinbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009979 !vmx_control_verify(vmcs12->vm_exit_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009980 vmx->nested.nested_vmx_true_exit_ctls_low,
9981 vmx->nested.nested_vmx_exit_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009982 !vmx_control_verify(vmcs12->vm_entry_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009983 vmx->nested.nested_vmx_true_entry_ctls_low,
9984 vmx->nested.nested_vmx_entry_ctls_high))
Nadav Har'El7c177932011-05-25 23:12:04 +03009985 {
9986 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9987 return 1;
9988 }
9989
9990 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
9991 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
9992 nested_vmx_failValid(vcpu,
9993 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
9994 return 1;
9995 }
9996
Wincy Vanb9c237b2015-02-03 23:56:30 +08009997 if (!nested_cr0_valid(vcpu, vmcs12->guest_cr0) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009998 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
9999 nested_vmx_entry_failure(vcpu, vmcs12,
10000 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10001 return 1;
10002 }
10003 if (vmcs12->vmcs_link_pointer != -1ull) {
10004 nested_vmx_entry_failure(vcpu, vmcs12,
10005 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
10006 return 1;
10007 }
10008
10009 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +020010010 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +020010011 * are performed on the field for the IA32_EFER MSR:
10012 * - Bits reserved in the IA32_EFER MSR must be 0.
10013 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
10014 * the IA-32e mode guest VM-exit control. It must also be identical
10015 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
10016 * CR0.PG) is 1.
10017 */
10018 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
10019 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
10020 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
10021 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
10022 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
10023 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
10024 nested_vmx_entry_failure(vcpu, vmcs12,
10025 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10026 return 1;
10027 }
10028 }
10029
10030 /*
10031 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
10032 * IA32_EFER MSR must be 0 in the field for that register. In addition,
10033 * the values of the LMA and LME bits in the field must each be that of
10034 * the host address-space size VM-exit control.
10035 */
10036 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
10037 ia32e = (vmcs12->vm_exit_controls &
10038 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
10039 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
10040 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
10041 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
10042 nested_vmx_entry_failure(vcpu, vmcs12,
10043 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10044 return 1;
10045 }
10046 }
10047
10048 /*
Nadav Har'El7c177932011-05-25 23:12:04 +030010049 * We're finally done with prerequisite checking, and can start with
10050 * the nested entry.
10051 */
10052
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010053 vmcs02 = nested_get_current_vmcs02(vmx);
10054 if (!vmcs02)
10055 return -ENOMEM;
10056
10057 enter_guest_mode(vcpu);
10058
10059 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
10060
Jan Kiszka2996fca2014-06-16 13:59:43 +020010061 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
10062 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10063
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010064 cpu = get_cpu();
10065 vmx->loaded_vmcs = vmcs02;
10066 vmx_vcpu_put(vcpu);
10067 vmx_vcpu_load(vcpu, cpu);
10068 vcpu->cpu = cpu;
10069 put_cpu();
10070
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010071 vmx_segment_cache_clear(vmx);
10072
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010073 prepare_vmcs02(vcpu, vmcs12);
10074
Wincy Vanff651cb2014-12-11 08:52:58 +030010075 msr_entry_idx = nested_vmx_load_msr(vcpu,
10076 vmcs12->vm_entry_msr_load_addr,
10077 vmcs12->vm_entry_msr_load_count);
10078 if (msr_entry_idx) {
10079 leave_guest_mode(vcpu);
10080 vmx_load_vmcs01(vcpu);
10081 nested_vmx_entry_failure(vcpu, vmcs12,
10082 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
10083 return 1;
10084 }
10085
10086 vmcs12->launch_state = 1;
10087
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010088 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -060010089 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010090
Jan Kiszka7af40ad32014-01-04 18:47:23 +010010091 vmx->nested.nested_run_pending = 1;
10092
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010093 /*
10094 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
10095 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
10096 * returned as far as L1 is concerned. It will only return (and set
10097 * the success flag) when L2 exits (see nested_vmx_vmexit()).
10098 */
10099 return 1;
10100}
10101
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010102/*
10103 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
10104 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
10105 * This function returns the new value we should put in vmcs12.guest_cr0.
10106 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
10107 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
10108 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
10109 * didn't trap the bit, because if L1 did, so would L0).
10110 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
10111 * been modified by L2, and L1 knows it. So just leave the old value of
10112 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
10113 * isn't relevant, because if L0 traps this bit it can set it to anything.
10114 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
10115 * changed these bits, and therefore they need to be updated, but L0
10116 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
10117 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
10118 */
10119static inline unsigned long
10120vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10121{
10122 return
10123 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
10124 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
10125 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
10126 vcpu->arch.cr0_guest_owned_bits));
10127}
10128
10129static inline unsigned long
10130vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10131{
10132 return
10133 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
10134 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
10135 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
10136 vcpu->arch.cr4_guest_owned_bits));
10137}
10138
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010139static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
10140 struct vmcs12 *vmcs12)
10141{
10142 u32 idt_vectoring;
10143 unsigned int nr;
10144
Gleb Natapov851eb6672013-09-25 12:51:34 +030010145 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010146 nr = vcpu->arch.exception.nr;
10147 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10148
10149 if (kvm_exception_is_soft(nr)) {
10150 vmcs12->vm_exit_instruction_len =
10151 vcpu->arch.event_exit_inst_len;
10152 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
10153 } else
10154 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
10155
10156 if (vcpu->arch.exception.has_error_code) {
10157 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
10158 vmcs12->idt_vectoring_error_code =
10159 vcpu->arch.exception.error_code;
10160 }
10161
10162 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010010163 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010164 vmcs12->idt_vectoring_info_field =
10165 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
10166 } else if (vcpu->arch.interrupt.pending) {
10167 nr = vcpu->arch.interrupt.nr;
10168 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10169
10170 if (vcpu->arch.interrupt.soft) {
10171 idt_vectoring |= INTR_TYPE_SOFT_INTR;
10172 vmcs12->vm_entry_instruction_len =
10173 vcpu->arch.event_exit_inst_len;
10174 } else
10175 idt_vectoring |= INTR_TYPE_EXT_INTR;
10176
10177 vmcs12->idt_vectoring_info_field = idt_vectoring;
10178 }
10179}
10180
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010181static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
10182{
10183 struct vcpu_vmx *vmx = to_vmx(vcpu);
10184
Jan Kiszkaf41245002014-03-07 20:03:13 +010010185 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
10186 vmx->nested.preemption_timer_expired) {
10187 if (vmx->nested.nested_run_pending)
10188 return -EBUSY;
10189 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
10190 return 0;
10191 }
10192
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010193 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Jan Kiszka220c5672014-03-07 20:03:14 +010010194 if (vmx->nested.nested_run_pending ||
10195 vcpu->arch.interrupt.pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010196 return -EBUSY;
10197 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
10198 NMI_VECTOR | INTR_TYPE_NMI_INTR |
10199 INTR_INFO_VALID_MASK, 0);
10200 /*
10201 * The NMI-triggered VM exit counts as injection:
10202 * clear this one and block further NMIs.
10203 */
10204 vcpu->arch.nmi_pending = 0;
10205 vmx_set_nmi_mask(vcpu, true);
10206 return 0;
10207 }
10208
10209 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
10210 nested_exit_on_intr(vcpu)) {
10211 if (vmx->nested.nested_run_pending)
10212 return -EBUSY;
10213 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080010214 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010215 }
10216
Wincy Van705699a2015-02-03 23:58:17 +080010217 return vmx_complete_nested_posted_interrupt(vcpu);
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010218}
10219
Jan Kiszkaf41245002014-03-07 20:03:13 +010010220static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
10221{
10222 ktime_t remaining =
10223 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
10224 u64 value;
10225
10226 if (ktime_to_ns(remaining) <= 0)
10227 return 0;
10228
10229 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
10230 do_div(value, 1000000);
10231 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
10232}
10233
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010234/*
10235 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
10236 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
10237 * and this function updates it to reflect the changes to the guest state while
10238 * L2 was running (and perhaps made some exits which were handled directly by L0
10239 * without going back to L1), and to reflect the exit reason.
10240 * Note that we do not have to copy here all VMCS fields, just those that
10241 * could have changed by the L2 guest or the exit - i.e., the guest-state and
10242 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
10243 * which already writes to vmcs12 directly.
10244 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010245static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10246 u32 exit_reason, u32 exit_intr_info,
10247 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010248{
10249 /* update guest state fields: */
10250 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
10251 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
10252
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010253 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
10254 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
10255 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
10256
10257 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
10258 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
10259 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
10260 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
10261 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
10262 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
10263 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
10264 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
10265 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
10266 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
10267 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
10268 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
10269 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
10270 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
10271 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
10272 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
10273 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
10274 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
10275 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
10276 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
10277 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
10278 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
10279 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
10280 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
10281 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
10282 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
10283 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
10284 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
10285 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
10286 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
10287 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
10288 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
10289 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
10290 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
10291 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
10292 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
10293
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010294 vmcs12->guest_interruptibility_info =
10295 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
10296 vmcs12->guest_pending_dbg_exceptions =
10297 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010010298 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
10299 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
10300 else
10301 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010302
Jan Kiszkaf41245002014-03-07 20:03:13 +010010303 if (nested_cpu_has_preemption_timer(vmcs12)) {
10304 if (vmcs12->vm_exit_controls &
10305 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
10306 vmcs12->vmx_preemption_timer_value =
10307 vmx_get_preemption_timer_value(vcpu);
10308 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
10309 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080010310
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010311 /*
10312 * In some cases (usually, nested EPT), L2 is allowed to change its
10313 * own CR3 without exiting. If it has changed it, we must keep it.
10314 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
10315 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
10316 *
10317 * Additionally, restore L2's PDPTR to vmcs12.
10318 */
10319 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010010320 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010321 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
10322 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
10323 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
10324 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
10325 }
10326
Wincy Van608406e2015-02-03 23:57:51 +080010327 if (nested_cpu_has_vid(vmcs12))
10328 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
10329
Jan Kiszkac18911a2013-03-13 16:06:41 +010010330 vmcs12->vm_entry_controls =
10331 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020010332 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010010333
Jan Kiszka2996fca2014-06-16 13:59:43 +020010334 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
10335 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
10336 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10337 }
10338
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010339 /* TODO: These cannot have changed unless we have MSR bitmaps and
10340 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020010341 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010342 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020010343 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
10344 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010345 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
10346 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
10347 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010010348 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010349 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010350 if (nested_cpu_has_xsaves(vmcs12))
10351 vmcs12->xss_exit_bitmap = vmcs_read64(XSS_EXIT_BITMAP);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010352
10353 /* update exit information fields: */
10354
Jan Kiszka533558b2014-01-04 18:47:20 +010010355 vmcs12->vm_exit_reason = exit_reason;
10356 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010357
Jan Kiszka533558b2014-01-04 18:47:20 +010010358 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +020010359 if ((vmcs12->vm_exit_intr_info &
10360 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
10361 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
10362 vmcs12->vm_exit_intr_error_code =
10363 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010364 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010365 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
10366 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
10367
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010368 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
10369 /* vm_entry_intr_info_field is cleared on exit. Emulate this
10370 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010371 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010372
10373 /*
10374 * Transfer the event that L0 or L1 may wanted to inject into
10375 * L2 to IDT_VECTORING_INFO_FIELD.
10376 */
10377 vmcs12_save_pending_event(vcpu, vmcs12);
10378 }
10379
10380 /*
10381 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
10382 * preserved above and would only end up incorrectly in L1.
10383 */
10384 vcpu->arch.nmi_injected = false;
10385 kvm_clear_exception_queue(vcpu);
10386 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010387}
10388
10389/*
10390 * A part of what we need to when the nested L2 guest exits and we want to
10391 * run its L1 parent, is to reset L1's guest state to the host state specified
10392 * in vmcs12.
10393 * This function is to be called not only on normal nested exit, but also on
10394 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
10395 * Failures During or After Loading Guest State").
10396 * This function should be called when the active VMCS is L1's (vmcs01).
10397 */
Jan Kiszka733568f2013-02-23 15:07:47 +010010398static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
10399 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010400{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010401 struct kvm_segment seg;
10402
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010403 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
10404 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010405 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010406 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10407 else
10408 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10409 vmx_set_efer(vcpu, vcpu->arch.efer);
10410
10411 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
10412 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070010413 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010414 /*
10415 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
10416 * actually changed, because it depends on the current state of
10417 * fpu_active (which may have changed).
10418 * Note that vmx_set_cr0 refers to efer set above.
10419 */
Jan Kiszka9e3e4dbf2013-09-03 21:11:45 +020010420 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010421 /*
10422 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
10423 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
10424 * but we also need to update cr0_guest_host_mask and exception_bitmap.
10425 */
10426 update_exception_bitmap(vcpu);
10427 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
10428 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10429
10430 /*
10431 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
10432 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
10433 */
10434 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
10435 kvm_set_cr4(vcpu, vmcs12->host_cr4);
10436
Jan Kiszka29bf08f2013-12-28 16:31:52 +010010437 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010438
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010439 kvm_set_cr3(vcpu, vmcs12->host_cr3);
10440 kvm_mmu_reset_context(vcpu);
10441
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010442 if (!enable_ept)
10443 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
10444
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010445 if (enable_vpid) {
10446 /*
10447 * Trivially support vpid by letting L2s share their parent
10448 * L1's vpid. TODO: move to a more elaborate solution, giving
10449 * each L2 its own vpid and exposing the vpid feature to L1.
10450 */
10451 vmx_flush_tlb(vcpu);
10452 }
10453
10454
10455 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
10456 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
10457 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
10458 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
10459 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010460
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010461 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
10462 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
10463 vmcs_write64(GUEST_BNDCFGS, 0);
10464
Jan Kiszka44811c02013-08-04 17:17:27 +020010465 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010466 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010467 vcpu->arch.pat = vmcs12->host_ia32_pat;
10468 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010469 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
10470 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
10471 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010472
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010473 /* Set L1 segment info according to Intel SDM
10474 27.5.2 Loading Host Segment and Descriptor-Table Registers */
10475 seg = (struct kvm_segment) {
10476 .base = 0,
10477 .limit = 0xFFFFFFFF,
10478 .selector = vmcs12->host_cs_selector,
10479 .type = 11,
10480 .present = 1,
10481 .s = 1,
10482 .g = 1
10483 };
10484 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
10485 seg.l = 1;
10486 else
10487 seg.db = 1;
10488 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
10489 seg = (struct kvm_segment) {
10490 .base = 0,
10491 .limit = 0xFFFFFFFF,
10492 .type = 3,
10493 .present = 1,
10494 .s = 1,
10495 .db = 1,
10496 .g = 1
10497 };
10498 seg.selector = vmcs12->host_ds_selector;
10499 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
10500 seg.selector = vmcs12->host_es_selector;
10501 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
10502 seg.selector = vmcs12->host_ss_selector;
10503 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
10504 seg.selector = vmcs12->host_fs_selector;
10505 seg.base = vmcs12->host_fs_base;
10506 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
10507 seg.selector = vmcs12->host_gs_selector;
10508 seg.base = vmcs12->host_gs_base;
10509 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
10510 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030010511 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010512 .limit = 0x67,
10513 .selector = vmcs12->host_tr_selector,
10514 .type = 11,
10515 .present = 1
10516 };
10517 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
10518
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010519 kvm_set_dr(vcpu, 7, 0x400);
10520 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030010521
Wincy Van3af18d92015-02-03 23:49:31 +080010522 if (cpu_has_vmx_msr_bitmap())
10523 vmx_set_msr_bitmap(vcpu);
10524
Wincy Vanff651cb2014-12-11 08:52:58 +030010525 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
10526 vmcs12->vm_exit_msr_load_count))
10527 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010528}
10529
10530/*
10531 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
10532 * and modify vmcs12 to make it see what it would expect to see there if
10533 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
10534 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010535static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
10536 u32 exit_intr_info,
10537 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010538{
10539 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010540 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10541
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010542 /* trying to cancel vmlaunch/vmresume is a bug */
10543 WARN_ON_ONCE(vmx->nested.nested_run_pending);
10544
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010545 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010010546 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
10547 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010548
Wincy Vanff651cb2014-12-11 08:52:58 +030010549 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
10550 vmcs12->vm_exit_msr_store_count))
10551 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
10552
Wanpeng Lif3380ca52014-08-05 12:42:23 +080010553 vmx_load_vmcs01(vcpu);
10554
Bandan Das77b0f5d2014-04-19 18:17:45 -040010555 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
10556 && nested_exit_intr_ack_set(vcpu)) {
10557 int irq = kvm_cpu_get_interrupt(vcpu);
10558 WARN_ON(irq < 0);
10559 vmcs12->vm_exit_intr_info = irq |
10560 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
10561 }
10562
Jan Kiszka542060e2014-01-04 18:47:21 +010010563 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
10564 vmcs12->exit_qualification,
10565 vmcs12->idt_vectoring_info_field,
10566 vmcs12->vm_exit_intr_info,
10567 vmcs12->vm_exit_intr_error_code,
10568 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010569
Gleb Natapov2961e8762013-11-25 15:37:13 +020010570 vm_entry_controls_init(vmx, vmcs_read32(VM_ENTRY_CONTROLS));
10571 vm_exit_controls_init(vmx, vmcs_read32(VM_EXIT_CONTROLS));
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010572 vmx_segment_cache_clear(vmx);
10573
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010574 /* if no vmcs02 cache requested, remove the one we used */
10575 if (VMCS02_POOL_SIZE == 0)
10576 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
10577
10578 load_vmcs12_host_state(vcpu, vmcs12);
10579
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010580 /* Update TSC_OFFSET if TSC was changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010581 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
10582
10583 /* This is needed for same reason as it was needed in prepare_vmcs02 */
10584 vmx->host_rsp = 0;
10585
10586 /* Unpin physical memory we referred to in vmcs02 */
10587 if (vmx->nested.apic_access_page) {
10588 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010589 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010590 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010591 if (vmx->nested.virtual_apic_page) {
10592 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010593 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010594 }
Wincy Van705699a2015-02-03 23:58:17 +080010595 if (vmx->nested.pi_desc_page) {
10596 kunmap(vmx->nested.pi_desc_page);
10597 nested_release_page(vmx->nested.pi_desc_page);
10598 vmx->nested.pi_desc_page = NULL;
10599 vmx->nested.pi_desc = NULL;
10600 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010601
10602 /*
Tang Chen38b99172014-09-24 15:57:54 +080010603 * We are now running in L2, mmu_notifier will force to reload the
10604 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
10605 */
10606 kvm_vcpu_reload_apic_access_page(vcpu);
10607
10608 /*
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010609 * Exiting from L2 to L1, we're now back to L1 which thinks it just
10610 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
10611 * success or failure flag accordingly.
10612 */
10613 if (unlikely(vmx->fail)) {
10614 vmx->fail = 0;
10615 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
10616 } else
10617 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010618 if (enable_shadow_vmcs)
10619 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010620
10621 /* in case we halted in L2 */
10622 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010623}
10624
Nadav Har'El7c177932011-05-25 23:12:04 +030010625/*
Jan Kiszka42124922014-01-04 18:47:19 +010010626 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
10627 */
10628static void vmx_leave_nested(struct kvm_vcpu *vcpu)
10629{
10630 if (is_guest_mode(vcpu))
Jan Kiszka533558b2014-01-04 18:47:20 +010010631 nested_vmx_vmexit(vcpu, -1, 0, 0);
Jan Kiszka42124922014-01-04 18:47:19 +010010632 free_nested(to_vmx(vcpu));
10633}
10634
10635/*
Nadav Har'El7c177932011-05-25 23:12:04 +030010636 * L1's failure to enter L2 is a subset of a normal exit, as explained in
10637 * 23.7 "VM-entry failures during or after loading guest state" (this also
10638 * lists the acceptable exit-reason and exit-qualification parameters).
10639 * It should only be called before L2 actually succeeded to run, and when
10640 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
10641 */
10642static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
10643 struct vmcs12 *vmcs12,
10644 u32 reason, unsigned long qualification)
10645{
10646 load_vmcs12_host_state(vcpu, vmcs12);
10647 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
10648 vmcs12->exit_qualification = qualification;
10649 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010650 if (enable_shadow_vmcs)
10651 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030010652}
10653
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020010654static int vmx_check_intercept(struct kvm_vcpu *vcpu,
10655 struct x86_instruction_info *info,
10656 enum x86_intercept_stage stage)
10657{
10658 return X86EMUL_CONTINUE;
10659}
10660
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010661static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010662{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020010663 if (ple_gap)
10664 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010665}
10666
Kai Huang843e4332015-01-28 10:54:28 +080010667static void vmx_slot_enable_log_dirty(struct kvm *kvm,
10668 struct kvm_memory_slot *slot)
10669{
10670 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
10671 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
10672}
10673
10674static void vmx_slot_disable_log_dirty(struct kvm *kvm,
10675 struct kvm_memory_slot *slot)
10676{
10677 kvm_mmu_slot_set_dirty(kvm, slot);
10678}
10679
10680static void vmx_flush_log_dirty(struct kvm *kvm)
10681{
10682 kvm_flush_pml_buffers(kvm);
10683}
10684
10685static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
10686 struct kvm_memory_slot *memslot,
10687 gfn_t offset, unsigned long mask)
10688{
10689 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
10690}
10691
Feng Wuefc64402015-09-18 22:29:51 +080010692/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080010693 * This routine does the following things for vCPU which is going
10694 * to be blocked if VT-d PI is enabled.
10695 * - Store the vCPU to the wakeup list, so when interrupts happen
10696 * we can find the right vCPU to wake up.
10697 * - Change the Posted-interrupt descriptor as below:
10698 * 'NDST' <-- vcpu->pre_pcpu
10699 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
10700 * - If 'ON' is set during this process, which means at least one
10701 * interrupt is posted for this vCPU, we cannot block it, in
10702 * this case, return 1, otherwise, return 0.
10703 *
10704 */
10705static int vmx_pre_block(struct kvm_vcpu *vcpu)
10706{
10707 unsigned long flags;
10708 unsigned int dest;
10709 struct pi_desc old, new;
10710 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
10711
10712 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
10713 !irq_remapping_cap(IRQ_POSTING_CAP))
10714 return 0;
10715
10716 vcpu->pre_pcpu = vcpu->cpu;
10717 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
10718 vcpu->pre_pcpu), flags);
10719 list_add_tail(&vcpu->blocked_vcpu_list,
10720 &per_cpu(blocked_vcpu_on_cpu,
10721 vcpu->pre_pcpu));
10722 spin_unlock_irqrestore(&per_cpu(blocked_vcpu_on_cpu_lock,
10723 vcpu->pre_pcpu), flags);
10724
10725 do {
10726 old.control = new.control = pi_desc->control;
10727
10728 /*
10729 * We should not block the vCPU if
10730 * an interrupt is posted for it.
10731 */
10732 if (pi_test_on(pi_desc) == 1) {
10733 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
10734 vcpu->pre_pcpu), flags);
10735 list_del(&vcpu->blocked_vcpu_list);
10736 spin_unlock_irqrestore(
10737 &per_cpu(blocked_vcpu_on_cpu_lock,
10738 vcpu->pre_pcpu), flags);
10739 vcpu->pre_pcpu = -1;
10740
10741 return 1;
10742 }
10743
10744 WARN((pi_desc->sn == 1),
10745 "Warning: SN field of posted-interrupts "
10746 "is set before blocking\n");
10747
10748 /*
10749 * Since vCPU can be preempted during this process,
10750 * vcpu->cpu could be different with pre_pcpu, we
10751 * need to set pre_pcpu as the destination of wakeup
10752 * notification event, then we can find the right vCPU
10753 * to wakeup in wakeup handler if interrupts happen
10754 * when the vCPU is in blocked state.
10755 */
10756 dest = cpu_physical_id(vcpu->pre_pcpu);
10757
10758 if (x2apic_enabled())
10759 new.ndst = dest;
10760 else
10761 new.ndst = (dest << 8) & 0xFF00;
10762
10763 /* set 'NV' to 'wakeup vector' */
10764 new.nv = POSTED_INTR_WAKEUP_VECTOR;
10765 } while (cmpxchg(&pi_desc->control, old.control,
10766 new.control) != old.control);
10767
10768 return 0;
10769}
10770
10771static void vmx_post_block(struct kvm_vcpu *vcpu)
10772{
10773 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
10774 struct pi_desc old, new;
10775 unsigned int dest;
10776 unsigned long flags;
10777
10778 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
10779 !irq_remapping_cap(IRQ_POSTING_CAP))
10780 return;
10781
10782 do {
10783 old.control = new.control = pi_desc->control;
10784
10785 dest = cpu_physical_id(vcpu->cpu);
10786
10787 if (x2apic_enabled())
10788 new.ndst = dest;
10789 else
10790 new.ndst = (dest << 8) & 0xFF00;
10791
10792 /* Allow posting non-urgent interrupts */
10793 new.sn = 0;
10794
10795 /* set 'NV' to 'notification vector' */
10796 new.nv = POSTED_INTR_VECTOR;
10797 } while (cmpxchg(&pi_desc->control, old.control,
10798 new.control) != old.control);
10799
10800 if(vcpu->pre_pcpu != -1) {
10801 spin_lock_irqsave(
10802 &per_cpu(blocked_vcpu_on_cpu_lock,
10803 vcpu->pre_pcpu), flags);
10804 list_del(&vcpu->blocked_vcpu_list);
10805 spin_unlock_irqrestore(
10806 &per_cpu(blocked_vcpu_on_cpu_lock,
10807 vcpu->pre_pcpu), flags);
10808 vcpu->pre_pcpu = -1;
10809 }
10810}
10811
10812/*
Feng Wuefc64402015-09-18 22:29:51 +080010813 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
10814 *
10815 * @kvm: kvm
10816 * @host_irq: host irq of the interrupt
10817 * @guest_irq: gsi of the interrupt
10818 * @set: set or unset PI
10819 * returns 0 on success, < 0 on failure
10820 */
10821static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
10822 uint32_t guest_irq, bool set)
10823{
10824 struct kvm_kernel_irq_routing_entry *e;
10825 struct kvm_irq_routing_table *irq_rt;
10826 struct kvm_lapic_irq irq;
10827 struct kvm_vcpu *vcpu;
10828 struct vcpu_data vcpu_info;
10829 int idx, ret = -EINVAL;
10830
10831 if (!kvm_arch_has_assigned_device(kvm) ||
10832 !irq_remapping_cap(IRQ_POSTING_CAP))
10833 return 0;
10834
10835 idx = srcu_read_lock(&kvm->irq_srcu);
10836 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
10837 BUG_ON(guest_irq >= irq_rt->nr_rt_entries);
10838
10839 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
10840 if (e->type != KVM_IRQ_ROUTING_MSI)
10841 continue;
10842 /*
10843 * VT-d PI cannot support posting multicast/broadcast
10844 * interrupts to a vCPU, we still use interrupt remapping
10845 * for these kind of interrupts.
10846 *
10847 * For lowest-priority interrupts, we only support
10848 * those with single CPU as the destination, e.g. user
10849 * configures the interrupts via /proc/irq or uses
10850 * irqbalance to make the interrupts single-CPU.
10851 *
10852 * We will support full lowest-priority interrupt later.
10853 */
10854
10855 kvm_set_msi_irq(e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080010856 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
10857 /*
10858 * Make sure the IRTE is in remapped mode if
10859 * we don't handle it in posted mode.
10860 */
10861 ret = irq_set_vcpu_affinity(host_irq, NULL);
10862 if (ret < 0) {
10863 printk(KERN_INFO
10864 "failed to back to remapped mode, irq: %u\n",
10865 host_irq);
10866 goto out;
10867 }
10868
Feng Wuefc64402015-09-18 22:29:51 +080010869 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080010870 }
Feng Wuefc64402015-09-18 22:29:51 +080010871
10872 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
10873 vcpu_info.vector = irq.vector;
10874
Feng Wub6ce9782016-01-25 16:53:35 +080010875 trace_kvm_pi_irte_update(vcpu->vcpu_id, host_irq, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080010876 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
10877
10878 if (set)
10879 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
10880 else {
10881 /* suppress notification event before unposting */
10882 pi_set_sn(vcpu_to_pi_desc(vcpu));
10883 ret = irq_set_vcpu_affinity(host_irq, NULL);
10884 pi_clear_sn(vcpu_to_pi_desc(vcpu));
10885 }
10886
10887 if (ret < 0) {
10888 printk(KERN_INFO "%s: failed to update PI IRTE\n",
10889 __func__);
10890 goto out;
10891 }
10892 }
10893
10894 ret = 0;
10895out:
10896 srcu_read_unlock(&kvm->irq_srcu, idx);
10897 return ret;
10898}
10899
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +030010900static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080010901 .cpu_has_kvm_support = cpu_has_kvm_support,
10902 .disabled_by_bios = vmx_disabled_by_bios,
10903 .hardware_setup = hardware_setup,
10904 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030010905 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010906 .hardware_enable = hardware_enable,
10907 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080010908 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020010909 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010910
10911 .vcpu_create = vmx_create_vcpu,
10912 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030010913 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010914
Avi Kivity04d2cc72007-09-10 18:10:54 +030010915 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010916 .vcpu_load = vmx_vcpu_load,
10917 .vcpu_put = vmx_vcpu_put,
10918
Paolo Bonzinia96036b2015-11-10 11:55:36 +010010919 .update_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010920 .get_msr = vmx_get_msr,
10921 .set_msr = vmx_set_msr,
10922 .get_segment_base = vmx_get_segment_base,
10923 .get_segment = vmx_get_segment,
10924 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020010925 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010926 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020010927 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020010928 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030010929 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010930 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010931 .set_cr3 = vmx_set_cr3,
10932 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010933 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010934 .get_idt = vmx_get_idt,
10935 .set_idt = vmx_set_idt,
10936 .get_gdt = vmx_get_gdt,
10937 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010010938 .get_dr6 = vmx_get_dr6,
10939 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030010940 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010010941 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030010942 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010943 .get_rflags = vmx_get_rflags,
10944 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080010945
10946 .get_pkru = vmx_get_pkru,
10947
Paolo Bonzini0fdd74f2015-05-20 11:33:43 +020010948 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +020010949 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010950
10951 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010952
Avi Kivity6aa8b732006-12-10 02:21:36 -080010953 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020010954 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010955 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040010956 .set_interrupt_shadow = vmx_set_interrupt_shadow,
10957 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020010958 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030010959 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010960 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020010961 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030010962 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020010963 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010964 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010010965 .get_nmi_mask = vmx_get_nmi_mask,
10966 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010967 .enable_nmi_window = enable_nmi_window,
10968 .enable_irq_window = enable_irq_window,
10969 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080010970 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080010971 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030010972 .get_enable_apicv = vmx_get_enable_apicv,
10973 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080010974 .load_eoi_exitmap = vmx_load_eoi_exitmap,
10975 .hwapic_irr_update = vmx_hwapic_irr_update,
10976 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080010977 .sync_pir_to_irr = vmx_sync_pir_to_irr,
10978 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010979
Izik Eiduscbc94022007-10-25 00:29:55 +020010980 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080010981 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080010982 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030010983
Avi Kivity586f9602010-11-18 13:09:54 +020010984 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020010985
Sheng Yang17cc3932010-01-05 19:02:27 +080010986 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080010987
10988 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080010989
10990 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000010991 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020010992
10993 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080010994
10995 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100010996
Will Auldba904632012-11-29 12:42:50 -080010997 .read_tsc_offset = vmx_read_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -100010998 .write_tsc_offset = vmx_write_tsc_offset,
Haozhong Zhang58ea6762015-10-20 15:39:06 +080010999 .adjust_tsc_offset_guest = vmx_adjust_tsc_offset_guest,
Nadav Har'Eld5c17852011-08-02 15:54:20 +030011000 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020011001
11002 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011003
11004 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080011005 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000011006 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080011007 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011008
11009 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011010
11011 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080011012
11013 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
11014 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
11015 .flush_log_dirty = vmx_flush_log_dirty,
11016 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Wei Huang25462f72015-06-19 15:45:05 +020011017
Feng Wubf9f6ac2015-09-18 22:29:55 +080011018 .pre_block = vmx_pre_block,
11019 .post_block = vmx_post_block,
11020
Wei Huang25462f72015-06-19 15:45:05 +020011021 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080011022
11023 .update_pi_irte = vmx_update_pi_irte,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011024};
11025
11026static int __init vmx_init(void)
11027{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011028 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
11029 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030011030 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011031 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080011032
Dave Young2965faa2015-09-09 15:38:55 -070011033#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011034 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
11035 crash_vmclear_local_loaded_vmcss);
11036#endif
11037
He, Qingfdef3ad2007-04-30 09:45:24 +030011038 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080011039}
11040
11041static void __exit vmx_exit(void)
11042{
Dave Young2965faa2015-09-09 15:38:55 -070011043#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053011044 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011045 synchronize_rcu();
11046#endif
11047
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080011048 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080011049}
11050
11051module_init(vmx_init)
11052module_exit(vmx_exit)