blob: c3c85908b8de0bd62122d5076ad87a4bfd1e3fe0 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf41245002014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Josh Poimboeufc207aee2017-06-28 10:11:06 -050036#include <linux/frame.h>
Dan Williams085331d2018-01-31 17:47:03 -080037#include <linux/nospec.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030038#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030039#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040040
Feng Wu28b835d2015-09-18 22:29:54 +080041#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080042#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080043#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020044#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020045#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080046#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020047#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020048#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010049#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080050#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010051#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080052#include <asm/irq_remapping.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070053#include <asm/mmu_context.h>
Thomas Gleixner28a27752018-04-29 15:01:37 +020054#include <asm/spec-ctrl.h>
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010055#include <asm/mshyperv.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080056
Marcelo Tosatti229456f2009-06-17 09:22:14 -030057#include "trace.h"
Wei Huang25462f72015-06-19 15:45:05 +020058#include "pmu.h"
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010059#include "vmx_evmcs.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030060
Avi Kivity4ecac3f2008-05-13 13:23:38 +030061#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040062#define __ex_clear(x, reg) \
63 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030064
Avi Kivity6aa8b732006-12-10 02:21:36 -080065MODULE_AUTHOR("Qumranet");
66MODULE_LICENSE("GPL");
67
Josh Triplette9bda3b2012-03-20 23:33:51 -070068static const struct x86_cpu_id vmx_cpu_id[] = {
69 X86_FEATURE_MATCH(X86_FEATURE_VMX),
70 {}
71};
72MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
73
Rusty Russell476bc002012-01-13 09:32:18 +103074static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020075module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080076
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010077static bool __read_mostly enable_vnmi = 1;
78module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);
79
Rusty Russell476bc002012-01-13 09:32:18 +103080static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020081module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020082
Rusty Russell476bc002012-01-13 09:32:18 +103083static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020084module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080085
Rusty Russell476bc002012-01-13 09:32:18 +103086static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070087module_param_named(unrestricted_guest,
88 enable_unrestricted_guest, bool, S_IRUGO);
89
Xudong Hao83c3a332012-05-28 19:33:35 +080090static bool __read_mostly enable_ept_ad_bits = 1;
91module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
92
Avi Kivitya27685c2012-06-12 20:30:18 +030093static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020094module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030095
Rusty Russell476bc002012-01-13 09:32:18 +103096static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030097module_param(fasteoi, bool, S_IRUGO);
98
Yang Zhang5a717852013-04-11 19:25:16 +080099static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +0800100module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +0800101
Abel Gordonabc4fc52013-04-18 14:35:25 +0300102static bool __read_mostly enable_shadow_vmcs = 1;
103module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +0300104/*
105 * If nested=1, nested virtualization is supported, i.e., guests may use
106 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
107 * use VMX instructions.
108 */
Rusty Russell476bc002012-01-13 09:32:18 +1030109static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300110module_param(nested, bool, S_IRUGO);
111
Wanpeng Li20300092014-12-02 19:14:59 +0800112static u64 __read_mostly host_xss;
113
Kai Huang843e4332015-01-28 10:54:28 +0800114static bool __read_mostly enable_pml = 1;
115module_param_named(pml, enable_pml, bool, S_IRUGO);
116
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100117#define MSR_TYPE_R 1
118#define MSR_TYPE_W 2
119#define MSR_TYPE_RW 3
120
121#define MSR_BITMAP_MODE_X2APIC 1
122#define MSR_BITMAP_MODE_X2APIC_APICV 2
123#define MSR_BITMAP_MODE_LM 4
124
Haozhong Zhang64903d62015-10-20 15:39:09 +0800125#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
126
Yunhong Jiang64672c92016-06-13 14:19:59 -0700127/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
128static int __read_mostly cpu_preemption_timer_multi;
129static bool __read_mostly enable_preemption_timer = 1;
130#ifdef CONFIG_X86_64
131module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
132#endif
133
Gleb Natapov50378782013-02-04 16:00:28 +0200134#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
Sean Christopherson1706bd02018-03-05 12:04:38 -0800135#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
136#define KVM_VM_CR0_ALWAYS_ON \
137 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | \
138 X86_CR0_WP | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200139#define KVM_CR4_GUEST_OWNED_BITS \
140 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Yu Zhangfd8cb432017-08-24 20:27:56 +0800141 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200142
Sean Christopherson5dc1f042018-03-05 12:04:39 -0800143#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
Avi Kivitycdc0e242009-12-06 17:21:14 +0200144#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
145#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
146
Avi Kivity78ac8b42010-04-08 18:19:35 +0300147#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
148
Jan Kiszkaf41245002014-03-07 20:03:13 +0100149#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
150
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800151/*
Jan Dakinevich16c2aec2016-10-28 07:00:30 +0300152 * Hyper-V requires all of these, so mark them as supported even though
153 * they are just treated the same as all-context.
154 */
155#define VMX_VPID_EXTENT_SUPPORTED_MASK \
156 (VMX_VPID_EXTENT_INDIVIDUAL_ADDR_BIT | \
157 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT | \
158 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT | \
159 VMX_VPID_EXTENT_SINGLE_NON_GLOBAL_BIT)
160
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800161/*
162 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
163 * ple_gap: upper bound on the amount of time between two successive
164 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500165 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800166 * ple_window: upper bound on the amount of time a guest is allowed to execute
167 * in a PAUSE loop. Tests indicate that most spinlocks are held for
168 * less than 2^12 cycles
169 * Time is measured based on a counter that runs at the same rate as the TSC,
170 * refer SDM volume 3b section 21.6.13 & 22.1.3.
171 */
Babu Mogerc8e88712018-03-16 16:37:24 -0400172static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200173
Babu Moger7fbc85a2018-03-16 16:37:22 -0400174static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
175module_param(ple_window, uint, 0444);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800176
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200177/* Default doubles per-vcpu window every exit. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400178static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400179module_param(ple_window_grow, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200180
181/* Default resets per-vcpu window every exit to ple_window. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400182static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400183module_param(ple_window_shrink, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200184
185/* Default is to compute the maximum so we can never overflow. */
Babu Moger7fbc85a2018-03-16 16:37:22 -0400186static unsigned int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
187module_param(ple_window_max, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200188
Avi Kivity83287ea422012-09-16 15:10:57 +0300189extern const ulong vmx_return;
190
Sean Christopherson40bbb9d2018-03-20 12:17:20 -0700191struct kvm_vmx {
192 struct kvm kvm;
193
194 unsigned int tss_addr;
195 bool ept_identity_pagetable_done;
196 gpa_t ept_identity_map_addr;
197};
198
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200199#define NR_AUTOLOAD_MSRS 8
Avi Kivity61d2ef22010-04-28 16:40:38 +0300200
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400201struct vmcs {
202 u32 revision_id;
203 u32 abort;
204 char data[0];
205};
206
Nadav Har'Eld462b812011-05-24 15:26:10 +0300207/*
208 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
209 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
210 * loaded on this CPU (so we can clear them if the CPU goes down).
211 */
212struct loaded_vmcs {
213 struct vmcs *vmcs;
Jim Mattson355f4fb2016-10-28 08:29:39 -0700214 struct vmcs *shadow_vmcs;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300215 int cpu;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +0200216 bool launched;
217 bool nmi_known_unmasked;
Ladi Prosek44889942017-09-22 07:53:15 +0200218 unsigned long vmcs_host_cr3; /* May not match real cr3 */
219 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Paolo Bonzini8a1b4392017-11-06 13:31:12 +0100220 /* Support for vnmi-less CPUs */
221 int soft_vnmi_blocked;
222 ktime_t entry_time;
223 s64 vnmi_blocked_time;
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100224 unsigned long *msr_bitmap;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300225 struct list_head loaded_vmcss_on_cpu_link;
226};
227
Avi Kivity26bb0982009-09-07 11:14:12 +0300228struct shared_msr_entry {
229 unsigned index;
230 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200231 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300232};
233
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300234/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300235 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
236 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
237 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
238 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
239 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
240 * More than one of these structures may exist, if L1 runs multiple L2 guests.
Jim Mattsonde3a0022017-11-27 17:22:25 -0600241 * nested_vmx_run() will use the data here to build the vmcs02: a VMCS for the
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300242 * underlying hardware which will be used to run L2.
243 * This structure is packed to ensure that its layout is identical across
244 * machines (necessary for live migration).
245 * If there are changes in this struct, VMCS12_REVISION must be changed.
246 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300247typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300248struct __packed vmcs12 {
249 /* According to the Intel spec, a VMCS region must start with the
250 * following two fields. Then follow implementation-specific data.
251 */
252 u32 revision_id;
253 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300254
Nadav Har'El27d6c862011-05-25 23:06:59 +0300255 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
256 u32 padding[7]; /* room for future expansion */
257
Nadav Har'El22bd0352011-05-25 23:05:57 +0300258 u64 io_bitmap_a;
259 u64 io_bitmap_b;
260 u64 msr_bitmap;
261 u64 vm_exit_msr_store_addr;
262 u64 vm_exit_msr_load_addr;
263 u64 vm_entry_msr_load_addr;
264 u64 tsc_offset;
265 u64 virtual_apic_page_addr;
266 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800267 u64 posted_intr_desc_addr;
Bandan Das27c42a12017-08-03 15:54:42 -0400268 u64 vm_function_control;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300269 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800270 u64 eoi_exit_bitmap0;
271 u64 eoi_exit_bitmap1;
272 u64 eoi_exit_bitmap2;
273 u64 eoi_exit_bitmap3;
Bandan Das41ab9372017-08-03 15:54:43 -0400274 u64 eptp_list_address;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800275 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300276 u64 guest_physical_address;
277 u64 vmcs_link_pointer;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400278 u64 pml_address;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300279 u64 guest_ia32_debugctl;
280 u64 guest_ia32_pat;
281 u64 guest_ia32_efer;
282 u64 guest_ia32_perf_global_ctrl;
283 u64 guest_pdptr0;
284 u64 guest_pdptr1;
285 u64 guest_pdptr2;
286 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100287 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300288 u64 host_ia32_pat;
289 u64 host_ia32_efer;
290 u64 host_ia32_perf_global_ctrl;
291 u64 padding64[8]; /* room for future expansion */
292 /*
293 * To allow migration of L1 (complete with its L2 guests) between
294 * machines of different natural widths (32 or 64 bit), we cannot have
295 * unsigned long fields with no explict size. We use u64 (aliased
296 * natural_width) instead. Luckily, x86 is little-endian.
297 */
298 natural_width cr0_guest_host_mask;
299 natural_width cr4_guest_host_mask;
300 natural_width cr0_read_shadow;
301 natural_width cr4_read_shadow;
302 natural_width cr3_target_value0;
303 natural_width cr3_target_value1;
304 natural_width cr3_target_value2;
305 natural_width cr3_target_value3;
306 natural_width exit_qualification;
307 natural_width guest_linear_address;
308 natural_width guest_cr0;
309 natural_width guest_cr3;
310 natural_width guest_cr4;
311 natural_width guest_es_base;
312 natural_width guest_cs_base;
313 natural_width guest_ss_base;
314 natural_width guest_ds_base;
315 natural_width guest_fs_base;
316 natural_width guest_gs_base;
317 natural_width guest_ldtr_base;
318 natural_width guest_tr_base;
319 natural_width guest_gdtr_base;
320 natural_width guest_idtr_base;
321 natural_width guest_dr7;
322 natural_width guest_rsp;
323 natural_width guest_rip;
324 natural_width guest_rflags;
325 natural_width guest_pending_dbg_exceptions;
326 natural_width guest_sysenter_esp;
327 natural_width guest_sysenter_eip;
328 natural_width host_cr0;
329 natural_width host_cr3;
330 natural_width host_cr4;
331 natural_width host_fs_base;
332 natural_width host_gs_base;
333 natural_width host_tr_base;
334 natural_width host_gdtr_base;
335 natural_width host_idtr_base;
336 natural_width host_ia32_sysenter_esp;
337 natural_width host_ia32_sysenter_eip;
338 natural_width host_rsp;
339 natural_width host_rip;
340 natural_width paddingl[8]; /* room for future expansion */
341 u32 pin_based_vm_exec_control;
342 u32 cpu_based_vm_exec_control;
343 u32 exception_bitmap;
344 u32 page_fault_error_code_mask;
345 u32 page_fault_error_code_match;
346 u32 cr3_target_count;
347 u32 vm_exit_controls;
348 u32 vm_exit_msr_store_count;
349 u32 vm_exit_msr_load_count;
350 u32 vm_entry_controls;
351 u32 vm_entry_msr_load_count;
352 u32 vm_entry_intr_info_field;
353 u32 vm_entry_exception_error_code;
354 u32 vm_entry_instruction_len;
355 u32 tpr_threshold;
356 u32 secondary_vm_exec_control;
357 u32 vm_instruction_error;
358 u32 vm_exit_reason;
359 u32 vm_exit_intr_info;
360 u32 vm_exit_intr_error_code;
361 u32 idt_vectoring_info_field;
362 u32 idt_vectoring_error_code;
363 u32 vm_exit_instruction_len;
364 u32 vmx_instruction_info;
365 u32 guest_es_limit;
366 u32 guest_cs_limit;
367 u32 guest_ss_limit;
368 u32 guest_ds_limit;
369 u32 guest_fs_limit;
370 u32 guest_gs_limit;
371 u32 guest_ldtr_limit;
372 u32 guest_tr_limit;
373 u32 guest_gdtr_limit;
374 u32 guest_idtr_limit;
375 u32 guest_es_ar_bytes;
376 u32 guest_cs_ar_bytes;
377 u32 guest_ss_ar_bytes;
378 u32 guest_ds_ar_bytes;
379 u32 guest_fs_ar_bytes;
380 u32 guest_gs_ar_bytes;
381 u32 guest_ldtr_ar_bytes;
382 u32 guest_tr_ar_bytes;
383 u32 guest_interruptibility_info;
384 u32 guest_activity_state;
385 u32 guest_sysenter_cs;
386 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100387 u32 vmx_preemption_timer_value;
388 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300389 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800390 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300391 u16 guest_es_selector;
392 u16 guest_cs_selector;
393 u16 guest_ss_selector;
394 u16 guest_ds_selector;
395 u16 guest_fs_selector;
396 u16 guest_gs_selector;
397 u16 guest_ldtr_selector;
398 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800399 u16 guest_intr_status;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400400 u16 guest_pml_index;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300401 u16 host_es_selector;
402 u16 host_cs_selector;
403 u16 host_ss_selector;
404 u16 host_ds_selector;
405 u16 host_fs_selector;
406 u16 host_gs_selector;
407 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300408};
409
410/*
411 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
412 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
413 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
414 */
415#define VMCS12_REVISION 0x11e57ed0
416
417/*
418 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
419 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
420 * current implementation, 4K are reserved to avoid future complications.
421 */
422#define VMCS12_SIZE 0x1000
423
424/*
Jim Mattson5b157062017-12-22 12:11:12 -0800425 * VMCS12_MAX_FIELD_INDEX is the highest index value used in any
426 * supported VMCS12 field encoding.
427 */
428#define VMCS12_MAX_FIELD_INDEX 0x17
429
Paolo Bonzini6677f3d2018-02-26 13:40:08 +0100430struct nested_vmx_msrs {
431 /*
432 * We only store the "true" versions of the VMX capability MSRs. We
433 * generate the "non-true" versions by setting the must-be-1 bits
434 * according to the SDM.
435 */
436 u32 procbased_ctls_low;
437 u32 procbased_ctls_high;
438 u32 secondary_ctls_low;
439 u32 secondary_ctls_high;
440 u32 pinbased_ctls_low;
441 u32 pinbased_ctls_high;
442 u32 exit_ctls_low;
443 u32 exit_ctls_high;
444 u32 entry_ctls_low;
445 u32 entry_ctls_high;
446 u32 misc_low;
447 u32 misc_high;
448 u32 ept_caps;
449 u32 vpid_caps;
450 u64 basic;
451 u64 cr0_fixed0;
452 u64 cr0_fixed1;
453 u64 cr4_fixed0;
454 u64 cr4_fixed1;
455 u64 vmcs_enum;
456 u64 vmfunc_controls;
457};
458
Jim Mattson5b157062017-12-22 12:11:12 -0800459/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300460 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
461 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
462 */
463struct nested_vmx {
464 /* Has the level1 guest done vmxon? */
465 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400466 gpa_t vmxon_ptr;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400467 bool pml_full;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300468
469 /* The guest-physical address of the current VMCS L1 keeps for L2 */
470 gpa_t current_vmptr;
David Matlack4f2777b2016-07-13 17:16:37 -0700471 /*
472 * Cache of the guest's VMCS, existing outside of guest memory.
473 * Loaded from guest memory during VMPTRLD. Flushed to guest
David Matlack8ca44e82017-08-01 14:00:39 -0700474 * memory during VMCLEAR and VMPTRLD.
David Matlack4f2777b2016-07-13 17:16:37 -0700475 */
476 struct vmcs12 *cached_vmcs12;
Abel Gordon012f83c2013-04-18 14:39:25 +0300477 /*
478 * Indicates if the shadow vmcs must be updated with the
479 * data hold by vmcs12
480 */
481 bool sync_shadow_vmcs;
Paolo Bonzini74a497f2017-12-20 13:55:39 +0100482 bool dirty_vmcs12;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300483
Radim Krčmářdccbfcf2016-08-08 20:16:23 +0200484 bool change_vmcs01_virtual_x2apic_mode;
Nadav Har'El644d7112011-05-25 23:12:35 +0300485 /* L2 must run next, and mustn't decide to exit to L1. */
486 bool nested_run_pending;
Jim Mattsonde3a0022017-11-27 17:22:25 -0600487
488 struct loaded_vmcs vmcs02;
489
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300490 /*
Jim Mattsonde3a0022017-11-27 17:22:25 -0600491 * Guest pages referred to in the vmcs02 with host-physical
492 * pointers, so we must keep them pinned while L2 runs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300493 */
494 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800495 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800496 struct page *pi_desc_page;
497 struct pi_desc *pi_desc;
498 bool pi_pending;
499 u16 posted_intr_nv;
Jan Kiszkaf41245002014-03-07 20:03:13 +0100500
501 struct hrtimer preemption_timer;
502 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200503
504 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
505 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800506
Wanpeng Li5c614b32015-10-13 09:18:36 -0700507 u16 vpid02;
508 u16 last_vpid;
509
Paolo Bonzini6677f3d2018-02-26 13:40:08 +0100510 struct nested_vmx_msrs msrs;
Ladi Prosek72e9cbd2017-10-11 16:54:43 +0200511
512 /* SMM related state */
513 struct {
514 /* in VMX operation on SMM entry? */
515 bool vmxon;
516 /* in guest mode on SMM entry? */
517 bool guest_mode;
518 } smm;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300519};
520
Yang Zhang01e439b2013-04-11 19:25:12 +0800521#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800522#define POSTED_INTR_SN 1
523
Yang Zhang01e439b2013-04-11 19:25:12 +0800524/* Posted-Interrupt Descriptor */
525struct pi_desc {
526 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800527 union {
528 struct {
529 /* bit 256 - Outstanding Notification */
530 u16 on : 1,
531 /* bit 257 - Suppress Notification */
532 sn : 1,
533 /* bit 271:258 - Reserved */
534 rsvd_1 : 14;
535 /* bit 279:272 - Notification Vector */
536 u8 nv;
537 /* bit 287:280 - Reserved */
538 u8 rsvd_2;
539 /* bit 319:288 - Notification Destination */
540 u32 ndst;
541 };
542 u64 control;
543 };
544 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800545} __aligned(64);
546
Yang Zhanga20ed542013-04-11 19:25:15 +0800547static bool pi_test_and_set_on(struct pi_desc *pi_desc)
548{
549 return test_and_set_bit(POSTED_INTR_ON,
550 (unsigned long *)&pi_desc->control);
551}
552
553static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
554{
555 return test_and_clear_bit(POSTED_INTR_ON,
556 (unsigned long *)&pi_desc->control);
557}
558
559static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
560{
561 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
562}
563
Feng Wuebbfc762015-09-18 22:29:46 +0800564static inline void pi_clear_sn(struct pi_desc *pi_desc)
565{
566 return clear_bit(POSTED_INTR_SN,
567 (unsigned long *)&pi_desc->control);
568}
569
570static inline void pi_set_sn(struct pi_desc *pi_desc)
571{
572 return set_bit(POSTED_INTR_SN,
573 (unsigned long *)&pi_desc->control);
574}
575
Paolo Bonziniad361092016-09-20 16:15:05 +0200576static inline void pi_clear_on(struct pi_desc *pi_desc)
577{
578 clear_bit(POSTED_INTR_ON,
579 (unsigned long *)&pi_desc->control);
580}
581
Feng Wuebbfc762015-09-18 22:29:46 +0800582static inline int pi_test_on(struct pi_desc *pi_desc)
583{
584 return test_bit(POSTED_INTR_ON,
585 (unsigned long *)&pi_desc->control);
586}
587
588static inline int pi_test_sn(struct pi_desc *pi_desc)
589{
590 return test_bit(POSTED_INTR_SN,
591 (unsigned long *)&pi_desc->control);
592}
593
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400594struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000595 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300596 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300597 u8 fail;
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100598 u8 msr_bitmap_mode;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300599 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200600 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200601 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300602 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400603 int nmsrs;
604 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800605 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400606#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300607 u64 msr_host_kernel_gs_base;
608 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400609#endif
Ashok Raj15d45072018-02-01 22:59:43 +0100610
KarimAllah Ahmed28c1c9f2018-02-01 22:59:44 +0100611 u64 arch_capabilities;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100612 u64 spec_ctrl;
KarimAllah Ahmed28c1c9f2018-02-01 22:59:44 +0100613
Gleb Natapov2961e8762013-11-25 15:37:13 +0200614 u32 vm_entry_controls_shadow;
615 u32 vm_exit_controls_shadow;
Paolo Bonzini80154d72017-08-24 13:55:35 +0200616 u32 secondary_exec_control;
617
Nadav Har'Eld462b812011-05-24 15:26:10 +0300618 /*
619 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
620 * non-nested (L1) guest, it always points to vmcs01. For a nested
621 * guest (L2), it points to a different VMCS.
622 */
623 struct loaded_vmcs vmcs01;
624 struct loaded_vmcs *loaded_vmcs;
625 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300626 struct msr_autoload {
627 unsigned nr;
628 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
629 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
630 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400631 struct {
632 int loaded;
633 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300634#ifdef CONFIG_X86_64
635 u16 ds_sel, es_sel;
636#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200637 int gs_ldt_reload_needed;
638 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000639 u64 msr_host_bndcfgs;
Mike Dayd77c26f2007-10-08 09:02:08 -0400640 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200641 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300642 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300643 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300644 struct kvm_segment segs[8];
645 } rmode;
646 struct {
647 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300648 struct kvm_save_segment {
649 u16 selector;
650 unsigned long base;
651 u32 limit;
652 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300653 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300654 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800655 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300656 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200657
Andi Kleena0861c02009-06-08 17:37:09 +0800658 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800659
Yang Zhang01e439b2013-04-11 19:25:12 +0800660 /* Posted interrupt descriptor */
661 struct pi_desc pi_desc;
662
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300663 /* Support for a guest hypervisor (nested VMX) */
664 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200665
666 /* Dynamic PLE window. */
667 int ple_window;
668 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800669
670 /* Support for PML */
671#define PML_ENTITY_NUM 512
672 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800673
Yunhong Jiang64672c92016-06-13 14:19:59 -0700674 /* apic deadline value in host tsc */
675 u64 hv_deadline_tsc;
676
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800677 u64 current_tsc_ratio;
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800678
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800679 u32 host_pkru;
Haozhong Zhang3b840802016-06-22 14:59:54 +0800680
Wanpeng Li74c55932017-11-29 01:31:20 -0800681 unsigned long host_debugctlmsr;
682
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800683 /*
684 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
685 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
686 * in msr_ia32_feature_control_valid_bits.
687 */
Haozhong Zhang3b840802016-06-22 14:59:54 +0800688 u64 msr_ia32_feature_control;
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800689 u64 msr_ia32_feature_control_valid_bits;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400690};
691
Avi Kivity2fb92db2011-04-27 19:42:18 +0300692enum segment_cache_field {
693 SEG_FIELD_SEL = 0,
694 SEG_FIELD_BASE = 1,
695 SEG_FIELD_LIMIT = 2,
696 SEG_FIELD_AR = 3,
697
698 SEG_FIELD_NR = 4
699};
700
Sean Christopherson40bbb9d2018-03-20 12:17:20 -0700701static inline struct kvm_vmx *to_kvm_vmx(struct kvm *kvm)
702{
703 return container_of(kvm, struct kvm_vmx, kvm);
704}
705
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400706static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
707{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000708 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400709}
710
Feng Wuefc64402015-09-18 22:29:51 +0800711static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
712{
713 return &(to_vmx(vcpu)->pi_desc);
714}
715
Jim Mattson58e9ffa2017-12-22 12:13:13 -0800716#define ROL16(val, n) ((u16)(((u16)(val) << (n)) | ((u16)(val) >> (16 - (n)))))
Nadav Har'El22bd0352011-05-25 23:05:57 +0300717#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
Jim Mattson58e9ffa2017-12-22 12:13:13 -0800718#define FIELD(number, name) [ROL16(number, 6)] = VMCS12_OFFSET(name)
719#define FIELD64(number, name) \
720 FIELD(number, name), \
721 [ROL16(number##_HIGH, 6)] = VMCS12_OFFSET(name) + sizeof(u32)
Nadav Har'El22bd0352011-05-25 23:05:57 +0300722
Abel Gordon4607c2d2013-04-18 14:35:55 +0300723
Paolo Bonzini44900ba2017-12-13 12:58:02 +0100724static u16 shadow_read_only_fields[] = {
Paolo Bonzinic9e9dea2017-12-20 13:16:29 +0100725#define SHADOW_FIELD_RO(x) x,
726#include "vmx_shadow_fields.h"
Abel Gordon4607c2d2013-04-18 14:35:55 +0300727};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400728static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300729 ARRAY_SIZE(shadow_read_only_fields);
730
Paolo Bonzini44900ba2017-12-13 12:58:02 +0100731static u16 shadow_read_write_fields[] = {
Paolo Bonzinic9e9dea2017-12-20 13:16:29 +0100732#define SHADOW_FIELD_RW(x) x,
733#include "vmx_shadow_fields.h"
Abel Gordon4607c2d2013-04-18 14:35:55 +0300734};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400735static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300736 ARRAY_SIZE(shadow_read_write_fields);
737
Mathias Krause772e0312012-08-30 01:30:19 +0200738static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300739 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800740 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300741 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
742 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
743 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
744 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
745 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
746 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
747 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
748 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800749 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Bandan Dasc5f983f2017-05-05 15:25:14 -0400750 FIELD(GUEST_PML_INDEX, guest_pml_index),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300751 FIELD(HOST_ES_SELECTOR, host_es_selector),
752 FIELD(HOST_CS_SELECTOR, host_cs_selector),
753 FIELD(HOST_SS_SELECTOR, host_ss_selector),
754 FIELD(HOST_DS_SELECTOR, host_ds_selector),
755 FIELD(HOST_FS_SELECTOR, host_fs_selector),
756 FIELD(HOST_GS_SELECTOR, host_gs_selector),
757 FIELD(HOST_TR_SELECTOR, host_tr_selector),
758 FIELD64(IO_BITMAP_A, io_bitmap_a),
759 FIELD64(IO_BITMAP_B, io_bitmap_b),
760 FIELD64(MSR_BITMAP, msr_bitmap),
761 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
762 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
763 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
764 FIELD64(TSC_OFFSET, tsc_offset),
765 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
766 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800767 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Bandan Das27c42a12017-08-03 15:54:42 -0400768 FIELD64(VM_FUNCTION_CONTROL, vm_function_control),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300769 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800770 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
771 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
772 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
773 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Bandan Das41ab9372017-08-03 15:54:43 -0400774 FIELD64(EPTP_LIST_ADDRESS, eptp_list_address),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800775 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300776 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
777 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
Bandan Dasc5f983f2017-05-05 15:25:14 -0400778 FIELD64(PML_ADDRESS, pml_address),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300779 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
780 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
781 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
782 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
783 FIELD64(GUEST_PDPTR0, guest_pdptr0),
784 FIELD64(GUEST_PDPTR1, guest_pdptr1),
785 FIELD64(GUEST_PDPTR2, guest_pdptr2),
786 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100787 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300788 FIELD64(HOST_IA32_PAT, host_ia32_pat),
789 FIELD64(HOST_IA32_EFER, host_ia32_efer),
790 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
791 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
792 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
793 FIELD(EXCEPTION_BITMAP, exception_bitmap),
794 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
795 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
796 FIELD(CR3_TARGET_COUNT, cr3_target_count),
797 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
798 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
799 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
800 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
801 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
802 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
803 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
804 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
805 FIELD(TPR_THRESHOLD, tpr_threshold),
806 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
807 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
808 FIELD(VM_EXIT_REASON, vm_exit_reason),
809 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
810 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
811 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
812 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
813 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
814 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
815 FIELD(GUEST_ES_LIMIT, guest_es_limit),
816 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
817 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
818 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
819 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
820 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
821 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
822 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
823 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
824 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
825 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
826 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
827 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
828 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
829 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
830 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
831 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
832 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
833 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
834 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
835 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
836 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100837 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300838 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
839 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
840 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
841 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
842 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
843 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
844 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
845 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
846 FIELD(EXIT_QUALIFICATION, exit_qualification),
847 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
848 FIELD(GUEST_CR0, guest_cr0),
849 FIELD(GUEST_CR3, guest_cr3),
850 FIELD(GUEST_CR4, guest_cr4),
851 FIELD(GUEST_ES_BASE, guest_es_base),
852 FIELD(GUEST_CS_BASE, guest_cs_base),
853 FIELD(GUEST_SS_BASE, guest_ss_base),
854 FIELD(GUEST_DS_BASE, guest_ds_base),
855 FIELD(GUEST_FS_BASE, guest_fs_base),
856 FIELD(GUEST_GS_BASE, guest_gs_base),
857 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
858 FIELD(GUEST_TR_BASE, guest_tr_base),
859 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
860 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
861 FIELD(GUEST_DR7, guest_dr7),
862 FIELD(GUEST_RSP, guest_rsp),
863 FIELD(GUEST_RIP, guest_rip),
864 FIELD(GUEST_RFLAGS, guest_rflags),
865 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
866 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
867 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
868 FIELD(HOST_CR0, host_cr0),
869 FIELD(HOST_CR3, host_cr3),
870 FIELD(HOST_CR4, host_cr4),
871 FIELD(HOST_FS_BASE, host_fs_base),
872 FIELD(HOST_GS_BASE, host_gs_base),
873 FIELD(HOST_TR_BASE, host_tr_base),
874 FIELD(HOST_GDTR_BASE, host_gdtr_base),
875 FIELD(HOST_IDTR_BASE, host_idtr_base),
876 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
877 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
878 FIELD(HOST_RSP, host_rsp),
879 FIELD(HOST_RIP, host_rip),
880};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300881
882static inline short vmcs_field_to_offset(unsigned long field)
883{
Dan Williams085331d2018-01-31 17:47:03 -0800884 const size_t size = ARRAY_SIZE(vmcs_field_to_offset_table);
885 unsigned short offset;
Jim Mattson58e9ffa2017-12-22 12:13:13 -0800886 unsigned index;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100887
Jim Mattson58e9ffa2017-12-22 12:13:13 -0800888 if (field >> 15)
Andrew Honig75f139a2018-01-10 10:12:03 -0800889 return -ENOENT;
890
Jim Mattson58e9ffa2017-12-22 12:13:13 -0800891 index = ROL16(field, 6);
Linus Torvalds15303ba2018-02-10 13:16:35 -0800892 if (index >= size)
Andrew Honig75f139a2018-01-10 10:12:03 -0800893 return -ENOENT;
894
Linus Torvalds15303ba2018-02-10 13:16:35 -0800895 index = array_index_nospec(index, size);
896 offset = vmcs_field_to_offset_table[index];
Dan Williams085331d2018-01-31 17:47:03 -0800897 if (offset == 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100898 return -ENOENT;
Dan Williams085331d2018-01-31 17:47:03 -0800899 return offset;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300900}
901
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300902static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
903{
David Matlack4f2777b2016-07-13 17:16:37 -0700904 return to_vmx(vcpu)->nested.cached_vmcs12;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300905}
906
Peter Feiner995f00a2017-06-30 17:26:32 -0700907static bool nested_ept_ad_enabled(struct kvm_vcpu *vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300908static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Peter Feiner995f00a2017-06-30 17:26:32 -0700909static u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800910static bool vmx_xsaves_supported(void);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300911static void vmx_set_segment(struct kvm_vcpu *vcpu,
912 struct kvm_segment *var, int seg);
913static void vmx_get_segment(struct kvm_vcpu *vcpu,
914 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200915static bool guest_state_valid(struct kvm_vcpu *vcpu);
916static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordon16f5b902013-04-18 14:38:25 +0300917static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Paolo Bonzinib96fb432017-07-27 12:29:32 +0200918static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu);
919static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked);
920static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
921 u16 error_code);
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100922static void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu);
Ashok Raj15d45072018-02-01 22:59:43 +0100923static void __always_inline vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
924 u32 msr, int type);
Avi Kivity75880a02007-06-20 11:20:04 +0300925
Avi Kivity6aa8b732006-12-10 02:21:36 -0800926static DEFINE_PER_CPU(struct vmcs *, vmxarea);
927static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300928/*
929 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
930 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
931 */
932static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800933
Feng Wubf9f6ac2015-09-18 22:29:55 +0800934/*
935 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
936 * can find which vCPU should be waken up.
937 */
938static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
939static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
940
Radim Krčmář23611332016-09-29 22:41:33 +0200941enum {
Radim Krčmář23611332016-09-29 22:41:33 +0200942 VMX_VMREAD_BITMAP,
943 VMX_VMWRITE_BITMAP,
944 VMX_BITMAP_NR
945};
946
947static unsigned long *vmx_bitmap[VMX_BITMAP_NR];
948
Radim Krčmář23611332016-09-29 22:41:33 +0200949#define vmx_vmread_bitmap (vmx_bitmap[VMX_VMREAD_BITMAP])
950#define vmx_vmwrite_bitmap (vmx_bitmap[VMX_VMWRITE_BITMAP])
He, Qingfdef3ad2007-04-30 09:45:24 +0300951
Avi Kivity110312c2010-12-21 12:54:20 +0200952static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200953static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200954
Sheng Yang2384d2b2008-01-17 15:14:33 +0800955static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
956static DEFINE_SPINLOCK(vmx_vpid_lock);
957
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300958static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800959 int size;
960 int order;
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +0300961 u32 basic_cap;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800962 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300963 u32 pin_based_exec_ctrl;
964 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800965 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300966 u32 vmexit_ctrl;
967 u32 vmentry_ctrl;
Paolo Bonzini13893092018-02-26 13:40:09 +0100968 struct nested_vmx_msrs nested;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300969} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800970
Hannes Ederefff9e52008-11-28 17:02:06 +0100971static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800972 u32 ept;
973 u32 vpid;
974} vmx_capability;
975
Avi Kivity6aa8b732006-12-10 02:21:36 -0800976#define VMX_SEGMENT_FIELD(seg) \
977 [VCPU_SREG_##seg] = { \
978 .selector = GUEST_##seg##_SELECTOR, \
979 .base = GUEST_##seg##_BASE, \
980 .limit = GUEST_##seg##_LIMIT, \
981 .ar_bytes = GUEST_##seg##_AR_BYTES, \
982 }
983
Mathias Krause772e0312012-08-30 01:30:19 +0200984static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800985 unsigned selector;
986 unsigned base;
987 unsigned limit;
988 unsigned ar_bytes;
989} kvm_vmx_segment_fields[] = {
990 VMX_SEGMENT_FIELD(CS),
991 VMX_SEGMENT_FIELD(DS),
992 VMX_SEGMENT_FIELD(ES),
993 VMX_SEGMENT_FIELD(FS),
994 VMX_SEGMENT_FIELD(GS),
995 VMX_SEGMENT_FIELD(SS),
996 VMX_SEGMENT_FIELD(TR),
997 VMX_SEGMENT_FIELD(LDTR),
998};
999
Avi Kivity26bb0982009-09-07 11:14:12 +03001000static u64 host_efer;
1001
Avi Kivity6de4f3a2009-05-31 22:58:47 +03001002static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
1003
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001004/*
Brian Gerst8c065852010-07-17 09:03:26 -04001005 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001006 * away by decrementing the array size.
1007 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001008static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001009#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +03001010 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001011#endif
Brian Gerst8c065852010-07-17 09:03:26 -04001012 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001013};
Avi Kivity6aa8b732006-12-10 02:21:36 -08001014
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001015DEFINE_STATIC_KEY_FALSE(enable_evmcs);
1016
1017#define current_evmcs ((struct hv_enlightened_vmcs *)this_cpu_read(current_vmcs))
1018
1019#define KVM_EVMCS_VERSION 1
1020
1021#if IS_ENABLED(CONFIG_HYPERV)
1022static bool __read_mostly enlightened_vmcs = true;
1023module_param(enlightened_vmcs, bool, 0444);
1024
1025static inline void evmcs_write64(unsigned long field, u64 value)
1026{
1027 u16 clean_field;
1028 int offset = get_evmcs_offset(field, &clean_field);
1029
1030 if (offset < 0)
1031 return;
1032
1033 *(u64 *)((char *)current_evmcs + offset) = value;
1034
1035 current_evmcs->hv_clean_fields &= ~clean_field;
1036}
1037
1038static inline void evmcs_write32(unsigned long field, u32 value)
1039{
1040 u16 clean_field;
1041 int offset = get_evmcs_offset(field, &clean_field);
1042
1043 if (offset < 0)
1044 return;
1045
1046 *(u32 *)((char *)current_evmcs + offset) = value;
1047 current_evmcs->hv_clean_fields &= ~clean_field;
1048}
1049
1050static inline void evmcs_write16(unsigned long field, u16 value)
1051{
1052 u16 clean_field;
1053 int offset = get_evmcs_offset(field, &clean_field);
1054
1055 if (offset < 0)
1056 return;
1057
1058 *(u16 *)((char *)current_evmcs + offset) = value;
1059 current_evmcs->hv_clean_fields &= ~clean_field;
1060}
1061
1062static inline u64 evmcs_read64(unsigned long field)
1063{
1064 int offset = get_evmcs_offset(field, NULL);
1065
1066 if (offset < 0)
1067 return 0;
1068
1069 return *(u64 *)((char *)current_evmcs + offset);
1070}
1071
1072static inline u32 evmcs_read32(unsigned long field)
1073{
1074 int offset = get_evmcs_offset(field, NULL);
1075
1076 if (offset < 0)
1077 return 0;
1078
1079 return *(u32 *)((char *)current_evmcs + offset);
1080}
1081
1082static inline u16 evmcs_read16(unsigned long field)
1083{
1084 int offset = get_evmcs_offset(field, NULL);
1085
1086 if (offset < 0)
1087 return 0;
1088
1089 return *(u16 *)((char *)current_evmcs + offset);
1090}
1091
1092static void evmcs_load(u64 phys_addr)
1093{
1094 struct hv_vp_assist_page *vp_ap =
1095 hv_get_vp_assist_page(smp_processor_id());
1096
1097 vp_ap->current_nested_vmcs = phys_addr;
1098 vp_ap->enlighten_vmentry = 1;
1099}
1100
1101static void evmcs_sanitize_exec_ctrls(struct vmcs_config *vmcs_conf)
1102{
1103 /*
1104 * Enlightened VMCSv1 doesn't support these:
1105 *
1106 * POSTED_INTR_NV = 0x00000002,
1107 * GUEST_INTR_STATUS = 0x00000810,
1108 * APIC_ACCESS_ADDR = 0x00002014,
1109 * POSTED_INTR_DESC_ADDR = 0x00002016,
1110 * EOI_EXIT_BITMAP0 = 0x0000201c,
1111 * EOI_EXIT_BITMAP1 = 0x0000201e,
1112 * EOI_EXIT_BITMAP2 = 0x00002020,
1113 * EOI_EXIT_BITMAP3 = 0x00002022,
1114 */
1115 vmcs_conf->pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
1116 vmcs_conf->cpu_based_2nd_exec_ctrl &=
1117 ~SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1118 vmcs_conf->cpu_based_2nd_exec_ctrl &=
1119 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1120 vmcs_conf->cpu_based_2nd_exec_ctrl &=
1121 ~SECONDARY_EXEC_APIC_REGISTER_VIRT;
1122
1123 /*
1124 * GUEST_PML_INDEX = 0x00000812,
1125 * PML_ADDRESS = 0x0000200e,
1126 */
1127 vmcs_conf->cpu_based_2nd_exec_ctrl &= ~SECONDARY_EXEC_ENABLE_PML;
1128
1129 /* VM_FUNCTION_CONTROL = 0x00002018, */
1130 vmcs_conf->cpu_based_2nd_exec_ctrl &= ~SECONDARY_EXEC_ENABLE_VMFUNC;
1131
1132 /*
1133 * EPTP_LIST_ADDRESS = 0x00002024,
1134 * VMREAD_BITMAP = 0x00002026,
1135 * VMWRITE_BITMAP = 0x00002028,
1136 */
1137 vmcs_conf->cpu_based_2nd_exec_ctrl &= ~SECONDARY_EXEC_SHADOW_VMCS;
1138
1139 /*
1140 * TSC_MULTIPLIER = 0x00002032,
1141 */
1142 vmcs_conf->cpu_based_2nd_exec_ctrl &= ~SECONDARY_EXEC_TSC_SCALING;
1143
1144 /*
1145 * PLE_GAP = 0x00004020,
1146 * PLE_WINDOW = 0x00004022,
1147 */
1148 vmcs_conf->cpu_based_2nd_exec_ctrl &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1149
1150 /*
1151 * VMX_PREEMPTION_TIMER_VALUE = 0x0000482E,
1152 */
1153 vmcs_conf->pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
1154
1155 /*
1156 * GUEST_IA32_PERF_GLOBAL_CTRL = 0x00002808,
1157 * HOST_IA32_PERF_GLOBAL_CTRL = 0x00002c04,
1158 */
1159 vmcs_conf->vmexit_ctrl &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
1160 vmcs_conf->vmentry_ctrl &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
1161
1162 /*
1163 * Currently unsupported in KVM:
1164 * GUEST_IA32_RTIT_CTL = 0x00002814,
1165 */
1166}
1167#else /* !IS_ENABLED(CONFIG_HYPERV) */
1168static inline void evmcs_write64(unsigned long field, u64 value) {}
1169static inline void evmcs_write32(unsigned long field, u32 value) {}
1170static inline void evmcs_write16(unsigned long field, u16 value) {}
1171static inline u64 evmcs_read64(unsigned long field) { return 0; }
1172static inline u32 evmcs_read32(unsigned long field) { return 0; }
1173static inline u16 evmcs_read16(unsigned long field) { return 0; }
1174static inline void evmcs_load(u64 phys_addr) {}
1175static inline void evmcs_sanitize_exec_ctrls(struct vmcs_config *vmcs_conf) {}
1176#endif /* IS_ENABLED(CONFIG_HYPERV) */
1177
Jan Kiszka5bb16012016-02-09 20:14:21 +01001178static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001179{
1180 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1181 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +01001182 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
1183}
1184
Jan Kiszka6f054852016-02-09 20:15:18 +01001185static inline bool is_debug(u32 intr_info)
1186{
1187 return is_exception_n(intr_info, DB_VECTOR);
1188}
1189
1190static inline bool is_breakpoint(u32 intr_info)
1191{
1192 return is_exception_n(intr_info, BP_VECTOR);
1193}
1194
Jan Kiszka5bb16012016-02-09 20:14:21 +01001195static inline bool is_page_fault(u32 intr_info)
1196{
1197 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001198}
1199
Gui Jianfeng31299942010-03-15 17:29:09 +08001200static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001201{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001202 return is_exception_n(intr_info, NM_VECTOR);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001203}
1204
Gui Jianfeng31299942010-03-15 17:29:09 +08001205static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001206{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001207 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001208}
1209
Liran Alon9e869482018-03-12 13:12:51 +02001210static inline bool is_gp_fault(u32 intr_info)
1211{
1212 return is_exception_n(intr_info, GP_VECTOR);
1213}
1214
Gui Jianfeng31299942010-03-15 17:29:09 +08001215static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001216{
1217 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1218 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1219}
1220
Gui Jianfeng31299942010-03-15 17:29:09 +08001221static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001222{
1223 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1224 INTR_INFO_VALID_MASK)) ==
1225 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1226}
1227
Linus Torvalds32d43cd2018-03-20 12:16:59 -07001228/* Undocumented: icebp/int1 */
1229static inline bool is_icebp(u32 intr_info)
1230{
1231 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1232 == (INTR_TYPE_PRIV_SW_EXCEPTION | INTR_INFO_VALID_MASK);
1233}
1234
Gui Jianfeng31299942010-03-15 17:29:09 +08001235static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001236{
Sheng Yang04547152009-04-01 15:52:31 +08001237 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001238}
1239
Gui Jianfeng31299942010-03-15 17:29:09 +08001240static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001241{
Sheng Yang04547152009-04-01 15:52:31 +08001242 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001243}
1244
Paolo Bonzini35754c92015-07-29 12:05:37 +02001245static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001246{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001247 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001248}
1249
Gui Jianfeng31299942010-03-15 17:29:09 +08001250static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001251{
Sheng Yang04547152009-04-01 15:52:31 +08001252 return vmcs_config.cpu_based_exec_ctrl &
1253 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001254}
1255
Avi Kivity774ead32007-12-26 13:57:04 +02001256static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001257{
Sheng Yang04547152009-04-01 15:52:31 +08001258 return vmcs_config.cpu_based_2nd_exec_ctrl &
1259 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1260}
1261
Yang Zhang8d146952013-01-25 10:18:50 +08001262static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1263{
1264 return vmcs_config.cpu_based_2nd_exec_ctrl &
1265 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1266}
1267
Yang Zhang83d4c282013-01-25 10:18:49 +08001268static inline bool cpu_has_vmx_apic_register_virt(void)
1269{
1270 return vmcs_config.cpu_based_2nd_exec_ctrl &
1271 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1272}
1273
Yang Zhangc7c9c562013-01-25 10:18:51 +08001274static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1275{
1276 return vmcs_config.cpu_based_2nd_exec_ctrl &
1277 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1278}
1279
Yunhong Jiang64672c92016-06-13 14:19:59 -07001280/*
1281 * Comment's format: document - errata name - stepping - processor name.
1282 * Refer from
1283 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
1284 */
1285static u32 vmx_preemption_cpu_tfms[] = {
1286/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
12870x000206E6,
1288/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
1289/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
1290/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
12910x00020652,
1292/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
12930x00020655,
1294/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
1295/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
1296/*
1297 * 320767.pdf - AAP86 - B1 -
1298 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
1299 */
13000x000106E5,
1301/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
13020x000106A0,
1303/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
13040x000106A1,
1305/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
13060x000106A4,
1307 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
1308 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
1309 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
13100x000106A5,
1311};
1312
1313static inline bool cpu_has_broken_vmx_preemption_timer(void)
1314{
1315 u32 eax = cpuid_eax(0x00000001), i;
1316
1317 /* Clear the reserved bits */
1318 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +00001319 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -07001320 if (eax == vmx_preemption_cpu_tfms[i])
1321 return true;
1322
1323 return false;
1324}
1325
1326static inline bool cpu_has_vmx_preemption_timer(void)
1327{
Yunhong Jiang64672c92016-06-13 14:19:59 -07001328 return vmcs_config.pin_based_exec_ctrl &
1329 PIN_BASED_VMX_PREEMPTION_TIMER;
1330}
1331
Yang Zhang01e439b2013-04-11 19:25:12 +08001332static inline bool cpu_has_vmx_posted_intr(void)
1333{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001334 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1335 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001336}
1337
1338static inline bool cpu_has_vmx_apicv(void)
1339{
1340 return cpu_has_vmx_apic_register_virt() &&
1341 cpu_has_vmx_virtual_intr_delivery() &&
1342 cpu_has_vmx_posted_intr();
1343}
1344
Sheng Yang04547152009-04-01 15:52:31 +08001345static inline bool cpu_has_vmx_flexpriority(void)
1346{
1347 return cpu_has_vmx_tpr_shadow() &&
1348 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001349}
1350
Marcelo Tosattie7997942009-06-11 12:07:40 -03001351static inline bool cpu_has_vmx_ept_execute_only(void)
1352{
Gui Jianfeng31299942010-03-15 17:29:09 +08001353 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001354}
1355
Marcelo Tosattie7997942009-06-11 12:07:40 -03001356static inline bool cpu_has_vmx_ept_2m_page(void)
1357{
Gui Jianfeng31299942010-03-15 17:29:09 +08001358 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001359}
1360
Sheng Yang878403b2010-01-05 19:02:29 +08001361static inline bool cpu_has_vmx_ept_1g_page(void)
1362{
Gui Jianfeng31299942010-03-15 17:29:09 +08001363 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001364}
1365
Sheng Yang4bc9b982010-06-02 14:05:24 +08001366static inline bool cpu_has_vmx_ept_4levels(void)
1367{
1368 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1369}
1370
David Hildenbrand42aa53b2017-08-10 23:15:29 +02001371static inline bool cpu_has_vmx_ept_mt_wb(void)
1372{
1373 return vmx_capability.ept & VMX_EPTP_WB_BIT;
1374}
1375
Yu Zhang855feb62017-08-24 20:27:55 +08001376static inline bool cpu_has_vmx_ept_5levels(void)
1377{
1378 return vmx_capability.ept & VMX_EPT_PAGE_WALK_5_BIT;
1379}
1380
Xudong Hao83c3a332012-05-28 19:33:35 +08001381static inline bool cpu_has_vmx_ept_ad_bits(void)
1382{
1383 return vmx_capability.ept & VMX_EPT_AD_BIT;
1384}
1385
Gui Jianfeng31299942010-03-15 17:29:09 +08001386static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001387{
Gui Jianfeng31299942010-03-15 17:29:09 +08001388 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001389}
1390
Gui Jianfeng31299942010-03-15 17:29:09 +08001391static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001392{
Gui Jianfeng31299942010-03-15 17:29:09 +08001393 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001394}
1395
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001396static inline bool cpu_has_vmx_invvpid_single(void)
1397{
1398 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1399}
1400
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001401static inline bool cpu_has_vmx_invvpid_global(void)
1402{
1403 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1404}
1405
Wanpeng Li08d839c2017-03-23 05:30:08 -07001406static inline bool cpu_has_vmx_invvpid(void)
1407{
1408 return vmx_capability.vpid & VMX_VPID_INVVPID_BIT;
1409}
1410
Gui Jianfeng31299942010-03-15 17:29:09 +08001411static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001412{
Sheng Yang04547152009-04-01 15:52:31 +08001413 return vmcs_config.cpu_based_2nd_exec_ctrl &
1414 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001415}
1416
Gui Jianfeng31299942010-03-15 17:29:09 +08001417static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001418{
1419 return vmcs_config.cpu_based_2nd_exec_ctrl &
1420 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1421}
1422
Gui Jianfeng31299942010-03-15 17:29:09 +08001423static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001424{
1425 return vmcs_config.cpu_based_2nd_exec_ctrl &
1426 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1427}
1428
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03001429static inline bool cpu_has_vmx_basic_inout(void)
1430{
1431 return (((u64)vmcs_config.basic_cap << 32) & VMX_BASIC_INOUT);
1432}
1433
Paolo Bonzini35754c92015-07-29 12:05:37 +02001434static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001435{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001436 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001437}
1438
Gui Jianfeng31299942010-03-15 17:29:09 +08001439static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001440{
Sheng Yang04547152009-04-01 15:52:31 +08001441 return vmcs_config.cpu_based_2nd_exec_ctrl &
1442 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001443}
1444
Gui Jianfeng31299942010-03-15 17:29:09 +08001445static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001446{
1447 return vmcs_config.cpu_based_2nd_exec_ctrl &
1448 SECONDARY_EXEC_RDTSCP;
1449}
1450
Mao, Junjiead756a12012-07-02 01:18:48 +00001451static inline bool cpu_has_vmx_invpcid(void)
1452{
1453 return vmcs_config.cpu_based_2nd_exec_ctrl &
1454 SECONDARY_EXEC_ENABLE_INVPCID;
1455}
1456
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01001457static inline bool cpu_has_virtual_nmis(void)
1458{
1459 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1460}
1461
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001462static inline bool cpu_has_vmx_wbinvd_exit(void)
1463{
1464 return vmcs_config.cpu_based_2nd_exec_ctrl &
1465 SECONDARY_EXEC_WBINVD_EXITING;
1466}
1467
Abel Gordonabc4fc52013-04-18 14:35:25 +03001468static inline bool cpu_has_vmx_shadow_vmcs(void)
1469{
1470 u64 vmx_msr;
1471 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1472 /* check if the cpu supports writing r/o exit information fields */
1473 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1474 return false;
1475
1476 return vmcs_config.cpu_based_2nd_exec_ctrl &
1477 SECONDARY_EXEC_SHADOW_VMCS;
1478}
1479
Kai Huang843e4332015-01-28 10:54:28 +08001480static inline bool cpu_has_vmx_pml(void)
1481{
1482 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1483}
1484
Haozhong Zhang64903d62015-10-20 15:39:09 +08001485static inline bool cpu_has_vmx_tsc_scaling(void)
1486{
1487 return vmcs_config.cpu_based_2nd_exec_ctrl &
1488 SECONDARY_EXEC_TSC_SCALING;
1489}
1490
Bandan Das2a499e42017-08-03 15:54:41 -04001491static inline bool cpu_has_vmx_vmfunc(void)
1492{
1493 return vmcs_config.cpu_based_2nd_exec_ctrl &
1494 SECONDARY_EXEC_ENABLE_VMFUNC;
1495}
1496
Sean Christopherson64f7a112018-04-30 10:01:06 -07001497static bool vmx_umip_emulated(void)
1498{
1499 return vmcs_config.cpu_based_2nd_exec_ctrl &
1500 SECONDARY_EXEC_DESC;
1501}
1502
Sheng Yang04547152009-04-01 15:52:31 +08001503static inline bool report_flexpriority(void)
1504{
1505 return flexpriority_enabled;
1506}
1507
Jim Mattsonc7c2c7092017-05-05 11:28:09 -07001508static inline unsigned nested_cpu_vmx_misc_cr3_count(struct kvm_vcpu *vcpu)
1509{
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01001510 return vmx_misc_cr3_count(to_vmx(vcpu)->nested.msrs.misc_low);
Jim Mattsonc7c2c7092017-05-05 11:28:09 -07001511}
1512
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001513static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1514{
1515 return vmcs12->cpu_based_vm_exec_control & bit;
1516}
1517
1518static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1519{
1520 return (vmcs12->cpu_based_vm_exec_control &
1521 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1522 (vmcs12->secondary_vm_exec_control & bit);
1523}
1524
Jan Kiszkaf41245002014-03-07 20:03:13 +01001525static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1526{
1527 return vmcs12->pin_based_vm_exec_control &
1528 PIN_BASED_VMX_PREEMPTION_TIMER;
1529}
1530
Krish Sadhukhan0c7f6502018-02-20 21:24:39 -05001531static inline bool nested_cpu_has_nmi_exiting(struct vmcs12 *vmcs12)
1532{
1533 return vmcs12->pin_based_vm_exec_control & PIN_BASED_NMI_EXITING;
1534}
1535
1536static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
1537{
1538 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1539}
1540
Nadav Har'El155a97a2013-08-05 11:07:16 +03001541static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1542{
1543 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1544}
1545
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001546static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1547{
Paolo Bonzini3db13482017-08-24 14:48:03 +02001548 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001549}
1550
Bandan Dasc5f983f2017-05-05 15:25:14 -04001551static inline bool nested_cpu_has_pml(struct vmcs12 *vmcs12)
1552{
1553 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_PML);
1554}
1555
Wincy Vanf2b93282015-02-03 23:56:03 +08001556static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1557{
1558 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1559}
1560
Wanpeng Li5c614b32015-10-13 09:18:36 -07001561static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1562{
1563 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1564}
1565
Wincy Van82f0dd42015-02-03 23:57:18 +08001566static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1567{
1568 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1569}
1570
Wincy Van608406e2015-02-03 23:57:51 +08001571static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1572{
1573 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1574}
1575
Wincy Van705699a2015-02-03 23:58:17 +08001576static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1577{
1578 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1579}
1580
Bandan Das27c42a12017-08-03 15:54:42 -04001581static inline bool nested_cpu_has_vmfunc(struct vmcs12 *vmcs12)
1582{
1583 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VMFUNC);
1584}
1585
Bandan Das41ab9372017-08-03 15:54:43 -04001586static inline bool nested_cpu_has_eptp_switching(struct vmcs12 *vmcs12)
1587{
1588 return nested_cpu_has_vmfunc(vmcs12) &&
1589 (vmcs12->vm_function_control &
1590 VMX_VMFUNC_EPTP_SWITCHING);
1591}
1592
Jim Mattsonef85b672016-12-12 11:01:37 -08001593static inline bool is_nmi(u32 intr_info)
Nadav Har'El644d7112011-05-25 23:12:35 +03001594{
1595 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
Jim Mattsonef85b672016-12-12 11:01:37 -08001596 == (INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK);
Nadav Har'El644d7112011-05-25 23:12:35 +03001597}
1598
Jan Kiszka533558b2014-01-04 18:47:20 +01001599static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1600 u32 exit_intr_info,
1601 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001602static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1603 struct vmcs12 *vmcs12,
1604 u32 reason, unsigned long qualification);
1605
Rusty Russell8b9cf982007-07-30 16:31:43 +10001606static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001607{
1608 int i;
1609
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001610 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001611 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001612 return i;
1613 return -1;
1614}
1615
Sheng Yang2384d2b2008-01-17 15:14:33 +08001616static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1617{
1618 struct {
1619 u64 vpid : 16;
1620 u64 rsvd : 48;
1621 u64 gva;
1622 } operand = { vpid, 0, gva };
1623
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001624 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001625 /* CF==1 or ZF==1 --> rc = -1 */
1626 "; ja 1f ; ud2 ; 1:"
1627 : : "a"(&operand), "c"(ext) : "cc", "memory");
1628}
1629
Sheng Yang14394422008-04-28 12:24:45 +08001630static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1631{
1632 struct {
1633 u64 eptp, gpa;
1634 } operand = {eptp, gpa};
1635
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001636 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001637 /* CF==1 or ZF==1 --> rc = -1 */
1638 "; ja 1f ; ud2 ; 1:\n"
1639 : : "a" (&operand), "c" (ext) : "cc", "memory");
1640}
1641
Avi Kivity26bb0982009-09-07 11:14:12 +03001642static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001643{
1644 int i;
1645
Rusty Russell8b9cf982007-07-30 16:31:43 +10001646 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001647 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001648 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001649 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001650}
1651
Avi Kivity6aa8b732006-12-10 02:21:36 -08001652static void vmcs_clear(struct vmcs *vmcs)
1653{
1654 u64 phys_addr = __pa(vmcs);
1655 u8 error;
1656
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001657 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001658 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001659 : "cc", "memory");
1660 if (error)
1661 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1662 vmcs, phys_addr);
1663}
1664
Nadav Har'Eld462b812011-05-24 15:26:10 +03001665static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1666{
1667 vmcs_clear(loaded_vmcs->vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07001668 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
1669 vmcs_clear(loaded_vmcs->shadow_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001670 loaded_vmcs->cpu = -1;
1671 loaded_vmcs->launched = 0;
1672}
1673
Dongxiao Xu7725b892010-05-11 18:29:38 +08001674static void vmcs_load(struct vmcs *vmcs)
1675{
1676 u64 phys_addr = __pa(vmcs);
1677 u8 error;
1678
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001679 if (static_branch_unlikely(&enable_evmcs))
1680 return evmcs_load(phys_addr);
1681
Dongxiao Xu7725b892010-05-11 18:29:38 +08001682 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001683 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001684 : "cc", "memory");
1685 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001686 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001687 vmcs, phys_addr);
1688}
1689
Dave Young2965faa2015-09-09 15:38:55 -07001690#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001691/*
1692 * This bitmap is used to indicate whether the vmclear
1693 * operation is enabled on all cpus. All disabled by
1694 * default.
1695 */
1696static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1697
1698static inline void crash_enable_local_vmclear(int cpu)
1699{
1700 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1701}
1702
1703static inline void crash_disable_local_vmclear(int cpu)
1704{
1705 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1706}
1707
1708static inline int crash_local_vmclear_enabled(int cpu)
1709{
1710 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1711}
1712
1713static void crash_vmclear_local_loaded_vmcss(void)
1714{
1715 int cpu = raw_smp_processor_id();
1716 struct loaded_vmcs *v;
1717
1718 if (!crash_local_vmclear_enabled(cpu))
1719 return;
1720
1721 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1722 loaded_vmcss_on_cpu_link)
1723 vmcs_clear(v->vmcs);
1724}
1725#else
1726static inline void crash_enable_local_vmclear(int cpu) { }
1727static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001728#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001729
Nadav Har'Eld462b812011-05-24 15:26:10 +03001730static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001731{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001732 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001733 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001734
Nadav Har'Eld462b812011-05-24 15:26:10 +03001735 if (loaded_vmcs->cpu != cpu)
1736 return; /* vcpu migration can race with cpu offline */
1737 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001738 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001739 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001740 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001741
1742 /*
1743 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1744 * is before setting loaded_vmcs->vcpu to -1 which is done in
1745 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1746 * then adds the vmcs into percpu list before it is deleted.
1747 */
1748 smp_wmb();
1749
Nadav Har'Eld462b812011-05-24 15:26:10 +03001750 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001751 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001752}
1753
Nadav Har'Eld462b812011-05-24 15:26:10 +03001754static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001755{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001756 int cpu = loaded_vmcs->cpu;
1757
1758 if (cpu != -1)
1759 smp_call_function_single(cpu,
1760 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001761}
1762
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001763static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001764{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001765 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001766 return;
1767
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001768 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001769 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001770}
1771
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001772static inline void vpid_sync_vcpu_global(void)
1773{
1774 if (cpu_has_vmx_invvpid_global())
1775 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1776}
1777
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001778static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001779{
1780 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001781 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001782 else
1783 vpid_sync_vcpu_global();
1784}
1785
Sheng Yang14394422008-04-28 12:24:45 +08001786static inline void ept_sync_global(void)
1787{
David Hildenbrandf5f51582017-08-24 20:51:30 +02001788 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
Sheng Yang14394422008-04-28 12:24:45 +08001789}
1790
1791static inline void ept_sync_context(u64 eptp)
1792{
David Hildenbrand0e1252d2017-08-24 20:51:28 +02001793 if (cpu_has_vmx_invept_context())
1794 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1795 else
1796 ept_sync_global();
Sheng Yang14394422008-04-28 12:24:45 +08001797}
1798
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001799static __always_inline void vmcs_check16(unsigned long field)
1800{
1801 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1802 "16-bit accessor invalid for 64-bit field");
1803 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1804 "16-bit accessor invalid for 64-bit high field");
1805 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1806 "16-bit accessor invalid for 32-bit high field");
1807 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1808 "16-bit accessor invalid for natural width field");
1809}
1810
1811static __always_inline void vmcs_check32(unsigned long field)
1812{
1813 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1814 "32-bit accessor invalid for 16-bit field");
1815 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1816 "32-bit accessor invalid for natural width field");
1817}
1818
1819static __always_inline void vmcs_check64(unsigned long field)
1820{
1821 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1822 "64-bit accessor invalid for 16-bit field");
1823 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1824 "64-bit accessor invalid for 64-bit high field");
1825 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1826 "64-bit accessor invalid for 32-bit field");
1827 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1828 "64-bit accessor invalid for natural width field");
1829}
1830
1831static __always_inline void vmcs_checkl(unsigned long field)
1832{
1833 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1834 "Natural width accessor invalid for 16-bit field");
1835 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1836 "Natural width accessor invalid for 64-bit field");
1837 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1838 "Natural width accessor invalid for 64-bit high field");
1839 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1840 "Natural width accessor invalid for 32-bit field");
1841}
1842
1843static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001844{
Avi Kivity5e520e62011-05-15 10:13:12 -04001845 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001846
Avi Kivity5e520e62011-05-15 10:13:12 -04001847 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1848 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001849 return value;
1850}
1851
Avi Kivity96304212011-05-15 10:13:13 -04001852static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001853{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001854 vmcs_check16(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001855 if (static_branch_unlikely(&enable_evmcs))
1856 return evmcs_read16(field);
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001857 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001858}
1859
Avi Kivity96304212011-05-15 10:13:13 -04001860static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001861{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001862 vmcs_check32(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001863 if (static_branch_unlikely(&enable_evmcs))
1864 return evmcs_read32(field);
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001865 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001866}
1867
Avi Kivity96304212011-05-15 10:13:13 -04001868static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001869{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001870 vmcs_check64(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001871 if (static_branch_unlikely(&enable_evmcs))
1872 return evmcs_read64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001873#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001874 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001875#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001876 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001877#endif
1878}
1879
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001880static __always_inline unsigned long vmcs_readl(unsigned long field)
1881{
1882 vmcs_checkl(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001883 if (static_branch_unlikely(&enable_evmcs))
1884 return evmcs_read64(field);
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001885 return __vmcs_readl(field);
1886}
1887
Avi Kivitye52de1b2007-01-05 16:36:56 -08001888static noinline void vmwrite_error(unsigned long field, unsigned long value)
1889{
1890 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1891 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1892 dump_stack();
1893}
1894
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001895static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001896{
1897 u8 error;
1898
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001899 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001900 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001901 if (unlikely(error))
1902 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001903}
1904
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001905static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001906{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001907 vmcs_check16(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001908 if (static_branch_unlikely(&enable_evmcs))
1909 return evmcs_write16(field, value);
1910
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001911 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001912}
1913
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001914static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001915{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001916 vmcs_check32(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001917 if (static_branch_unlikely(&enable_evmcs))
1918 return evmcs_write32(field, value);
1919
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001920 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001921}
1922
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001923static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001924{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001925 vmcs_check64(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001926 if (static_branch_unlikely(&enable_evmcs))
1927 return evmcs_write64(field, value);
1928
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001929 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001930#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001931 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001932 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001933#endif
1934}
1935
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001936static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001937{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001938 vmcs_checkl(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001939 if (static_branch_unlikely(&enable_evmcs))
1940 return evmcs_write64(field, value);
1941
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001942 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001943}
1944
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001945static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001946{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001947 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1948 "vmcs_clear_bits does not support 64-bit fields");
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001949 if (static_branch_unlikely(&enable_evmcs))
1950 return evmcs_write32(field, evmcs_read32(field) & ~mask);
1951
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001952 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
1953}
1954
1955static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
1956{
1957 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1958 "vmcs_set_bits does not support 64-bit fields");
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001959 if (static_branch_unlikely(&enable_evmcs))
1960 return evmcs_write32(field, evmcs_read32(field) | mask);
1961
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001962 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001963}
1964
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001965static inline void vm_entry_controls_reset_shadow(struct vcpu_vmx *vmx)
1966{
1967 vmx->vm_entry_controls_shadow = vmcs_read32(VM_ENTRY_CONTROLS);
1968}
1969
Gleb Natapov2961e8762013-11-25 15:37:13 +02001970static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1971{
1972 vmcs_write32(VM_ENTRY_CONTROLS, val);
1973 vmx->vm_entry_controls_shadow = val;
1974}
1975
1976static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1977{
1978 if (vmx->vm_entry_controls_shadow != val)
1979 vm_entry_controls_init(vmx, val);
1980}
1981
1982static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1983{
1984 return vmx->vm_entry_controls_shadow;
1985}
1986
1987
1988static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1989{
1990 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1991}
1992
1993static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1994{
1995 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1996}
1997
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001998static inline void vm_exit_controls_reset_shadow(struct vcpu_vmx *vmx)
1999{
2000 vmx->vm_exit_controls_shadow = vmcs_read32(VM_EXIT_CONTROLS);
2001}
2002
Gleb Natapov2961e8762013-11-25 15:37:13 +02002003static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
2004{
2005 vmcs_write32(VM_EXIT_CONTROLS, val);
2006 vmx->vm_exit_controls_shadow = val;
2007}
2008
2009static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
2010{
2011 if (vmx->vm_exit_controls_shadow != val)
2012 vm_exit_controls_init(vmx, val);
2013}
2014
2015static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
2016{
2017 return vmx->vm_exit_controls_shadow;
2018}
2019
2020
2021static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
2022{
2023 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
2024}
2025
2026static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
2027{
2028 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
2029}
2030
Avi Kivity2fb92db2011-04-27 19:42:18 +03002031static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
2032{
2033 vmx->segment_cache.bitmask = 0;
2034}
2035
2036static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
2037 unsigned field)
2038{
2039 bool ret;
2040 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
2041
2042 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
2043 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
2044 vmx->segment_cache.bitmask = 0;
2045 }
2046 ret = vmx->segment_cache.bitmask & mask;
2047 vmx->segment_cache.bitmask |= mask;
2048 return ret;
2049}
2050
2051static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
2052{
2053 u16 *p = &vmx->segment_cache.seg[seg].selector;
2054
2055 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
2056 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
2057 return *p;
2058}
2059
2060static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
2061{
2062 ulong *p = &vmx->segment_cache.seg[seg].base;
2063
2064 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
2065 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
2066 return *p;
2067}
2068
2069static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
2070{
2071 u32 *p = &vmx->segment_cache.seg[seg].limit;
2072
2073 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
2074 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
2075 return *p;
2076}
2077
2078static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
2079{
2080 u32 *p = &vmx->segment_cache.seg[seg].ar;
2081
2082 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
2083 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
2084 return *p;
2085}
2086
Avi Kivityabd3f2d2007-05-02 17:57:40 +03002087static void update_exception_bitmap(struct kvm_vcpu *vcpu)
2088{
2089 u32 eb;
2090
Jan Kiszkafd7373c2010-01-20 18:20:20 +01002091 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08002092 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Liran Alon9e869482018-03-12 13:12:51 +02002093 /*
2094 * Guest access to VMware backdoor ports could legitimately
2095 * trigger #GP because of TSS I/O permission bitmap.
2096 * We intercept those #GP and allow access to them anyway
2097 * as VMware does.
2098 */
2099 if (enable_vmware_backdoor)
2100 eb |= (1u << GP_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01002101 if ((vcpu->guest_debug &
2102 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
2103 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
2104 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002105 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03002106 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02002107 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08002108 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002109
2110 /* When we are running a nested L2 guest and L1 specified for it a
2111 * certain exception bitmap, we must trap the same exceptions and pass
2112 * them to L1. When running L2, we will only handle the exceptions
2113 * specified above if L1 did not want them.
2114 */
2115 if (is_guest_mode(vcpu))
2116 eb |= get_vmcs12(vcpu)->exception_bitmap;
2117
Avi Kivityabd3f2d2007-05-02 17:57:40 +03002118 vmcs_write32(EXCEPTION_BITMAP, eb);
2119}
2120
Ashok Raj15d45072018-02-01 22:59:43 +01002121/*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002122 * Check if MSR is intercepted for currently loaded MSR bitmap.
2123 */
2124static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
2125{
2126 unsigned long *msr_bitmap;
2127 int f = sizeof(unsigned long);
2128
2129 if (!cpu_has_vmx_msr_bitmap())
2130 return true;
2131
2132 msr_bitmap = to_vmx(vcpu)->loaded_vmcs->msr_bitmap;
2133
2134 if (msr <= 0x1fff) {
2135 return !!test_bit(msr, msr_bitmap + 0x800 / f);
2136 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
2137 msr &= 0x1fff;
2138 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
2139 }
2140
2141 return true;
2142}
2143
2144/*
Ashok Raj15d45072018-02-01 22:59:43 +01002145 * Check if MSR is intercepted for L01 MSR bitmap.
2146 */
2147static bool msr_write_intercepted_l01(struct kvm_vcpu *vcpu, u32 msr)
2148{
2149 unsigned long *msr_bitmap;
2150 int f = sizeof(unsigned long);
2151
2152 if (!cpu_has_vmx_msr_bitmap())
2153 return true;
2154
2155 msr_bitmap = to_vmx(vcpu)->vmcs01.msr_bitmap;
2156
2157 if (msr <= 0x1fff) {
2158 return !!test_bit(msr, msr_bitmap + 0x800 / f);
2159 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
2160 msr &= 0x1fff;
2161 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
2162 }
2163
2164 return true;
2165}
2166
Gleb Natapov2961e8762013-11-25 15:37:13 +02002167static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
2168 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002169{
Gleb Natapov2961e8762013-11-25 15:37:13 +02002170 vm_entry_controls_clearbit(vmx, entry);
2171 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002172}
2173
Avi Kivity61d2ef22010-04-28 16:40:38 +03002174static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
2175{
2176 unsigned i;
2177 struct msr_autoload *m = &vmx->msr_autoload;
2178
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002179 switch (msr) {
2180 case MSR_EFER:
2181 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002182 clear_atomic_switch_msr_special(vmx,
2183 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002184 VM_EXIT_LOAD_IA32_EFER);
2185 return;
2186 }
2187 break;
2188 case MSR_CORE_PERF_GLOBAL_CTRL:
2189 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002190 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002191 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
2192 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
2193 return;
2194 }
2195 break;
Avi Kivity110312c2010-12-21 12:54:20 +02002196 }
2197
Avi Kivity61d2ef22010-04-28 16:40:38 +03002198 for (i = 0; i < m->nr; ++i)
2199 if (m->guest[i].index == msr)
2200 break;
2201
2202 if (i == m->nr)
2203 return;
2204 --m->nr;
2205 m->guest[i] = m->guest[m->nr];
2206 m->host[i] = m->host[m->nr];
2207 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
2208 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
2209}
2210
Gleb Natapov2961e8762013-11-25 15:37:13 +02002211static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
2212 unsigned long entry, unsigned long exit,
2213 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
2214 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002215{
2216 vmcs_write64(guest_val_vmcs, guest_val);
2217 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02002218 vm_entry_controls_setbit(vmx, entry);
2219 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002220}
2221
Avi Kivity61d2ef22010-04-28 16:40:38 +03002222static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
2223 u64 guest_val, u64 host_val)
2224{
2225 unsigned i;
2226 struct msr_autoload *m = &vmx->msr_autoload;
2227
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002228 switch (msr) {
2229 case MSR_EFER:
2230 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002231 add_atomic_switch_msr_special(vmx,
2232 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002233 VM_EXIT_LOAD_IA32_EFER,
2234 GUEST_IA32_EFER,
2235 HOST_IA32_EFER,
2236 guest_val, host_val);
2237 return;
2238 }
2239 break;
2240 case MSR_CORE_PERF_GLOBAL_CTRL:
2241 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002242 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002243 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
2244 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
2245 GUEST_IA32_PERF_GLOBAL_CTRL,
2246 HOST_IA32_PERF_GLOBAL_CTRL,
2247 guest_val, host_val);
2248 return;
2249 }
2250 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01002251 case MSR_IA32_PEBS_ENABLE:
2252 /* PEBS needs a quiescent period after being disabled (to write
2253 * a record). Disabling PEBS through VMX MSR swapping doesn't
2254 * provide that period, so a CPU could write host's record into
2255 * guest's memory.
2256 */
2257 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02002258 }
2259
Avi Kivity61d2ef22010-04-28 16:40:38 +03002260 for (i = 0; i < m->nr; ++i)
2261 if (m->guest[i].index == msr)
2262 break;
2263
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02002264 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02002265 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02002266 "Can't add msr %x\n", msr);
2267 return;
2268 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03002269 ++m->nr;
2270 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
2271 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
2272 }
2273
2274 m->guest[i].index = msr;
2275 m->guest[i].value = guest_val;
2276 m->host[i].index = msr;
2277 m->host[i].value = host_val;
2278}
2279
Avi Kivity92c0d902009-10-29 11:00:16 +02002280static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03002281{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002282 u64 guest_efer = vmx->vcpu.arch.efer;
2283 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03002284
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002285 if (!enable_ept) {
2286 /*
2287 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
2288 * host CPUID is more efficient than testing guest CPUID
2289 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
2290 */
2291 if (boot_cpu_has(X86_FEATURE_SMEP))
2292 guest_efer |= EFER_NX;
2293 else if (!(guest_efer & EFER_NX))
2294 ignore_bits |= EFER_NX;
2295 }
Roel Kluin3a34a882009-08-04 02:08:45 -07002296
Avi Kivity51c6cf62007-08-29 03:48:05 +03002297 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002298 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03002299 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002300 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03002301#ifdef CONFIG_X86_64
2302 ignore_bits |= EFER_LMA | EFER_LME;
2303 /* SCE is meaningful only in long mode on Intel */
2304 if (guest_efer & EFER_LMA)
2305 ignore_bits &= ~(u64)EFER_SCE;
2306#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03002307
2308 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08002309
2310 /*
2311 * On EPT, we can't emulate NX, so we must switch EFER atomically.
2312 * On CPUs that support "load IA32_EFER", always switch EFER
2313 * atomically, since it's faster than switching it manually.
2314 */
2315 if (cpu_has_load_ia32_efer ||
2316 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03002317 if (!(guest_efer & EFER_LMA))
2318 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08002319 if (guest_efer != host_efer)
2320 add_atomic_switch_msr(vmx, MSR_EFER,
2321 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03002322 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002323 } else {
2324 guest_efer &= ~ignore_bits;
2325 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03002326
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002327 vmx->guest_msrs[efer_offset].data = guest_efer;
2328 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
2329
2330 return true;
2331 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03002332}
2333
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002334#ifdef CONFIG_X86_32
2335/*
2336 * On 32-bit kernels, VM exits still load the FS and GS bases from the
2337 * VMCS rather than the segment table. KVM uses this helper to figure
2338 * out the current bases to poke them into the VMCS before entry.
2339 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002340static unsigned long segment_base(u16 selector)
2341{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002342 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002343 unsigned long v;
2344
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002345 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002346 return 0;
2347
Thomas Garnier45fc8752017-03-14 10:05:08 -07002348 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002349
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002350 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002351 u16 ldt_selector = kvm_read_ldt();
2352
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002353 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002354 return 0;
2355
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002356 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002357 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002358 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002359 return v;
2360}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002361#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002362
Avi Kivity04d2cc72007-09-10 18:10:54 +03002363static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03002364{
Avi Kivity04d2cc72007-09-10 18:10:54 +03002365 struct vcpu_vmx *vmx = to_vmx(vcpu);
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02002366#ifdef CONFIG_X86_64
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01002367 int cpu = raw_smp_processor_id();
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02002368 unsigned long fs_base, kernel_gs_base;
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02002369#endif
Avi Kivity26bb0982009-09-07 11:14:12 +03002370 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03002371
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002372 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002373 return;
2374
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002375 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002376 /*
2377 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
2378 * allow segment selectors with cpl > 0 or ti == 1.
2379 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002380 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02002381 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01002382
2383#ifdef CONFIG_X86_64
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02002384 if (likely(is_64bit_mm(current->mm))) {
2385 save_fsgs_for_kvm();
2386 vmx->host_state.fs_sel = current->thread.fsindex;
2387 vmx->host_state.gs_sel = current->thread.gsindex;
2388 fs_base = current->thread.fsbase;
2389 kernel_gs_base = current->thread.gsbase;
2390 } else {
2391#endif
2392 savesegment(fs, vmx->host_state.fs_sel);
2393 savesegment(gs, vmx->host_state.gs_sel);
2394#ifdef CONFIG_X86_64
2395 fs_base = read_msr(MSR_FS_BASE);
2396 kernel_gs_base = read_msr(MSR_KERNEL_GS_BASE);
2397 }
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01002398#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002399 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002400 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002401 vmx->host_state.fs_reload_needed = 0;
2402 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03002403 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002404 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002405 }
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002406 if (!(vmx->host_state.gs_sel & 7))
2407 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002408 else {
2409 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002410 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002411 }
2412
2413#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03002414 savesegment(ds, vmx->host_state.ds_sel);
2415 savesegment(es, vmx->host_state.es_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002416
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02002417 vmcs_writel(HOST_FS_BASE, fs_base);
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01002418 vmcs_writel(HOST_GS_BASE, cpu_kernelmode_gs_base(cpu));
Avi Kivity707c0872007-05-02 17:33:43 +03002419
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02002420 vmx->msr_host_kernel_gs_base = kernel_gs_base;
Avi Kivityc8770e72010-11-11 12:37:26 +02002421 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03002422 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity33ed6322007-05-02 16:54:03 +03002423#else
2424 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
2425 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
2426#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002427 if (boot_cpu_has(X86_FEATURE_MPX))
2428 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03002429 for (i = 0; i < vmx->save_nmsrs; ++i)
2430 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002431 vmx->guest_msrs[i].data,
2432 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002433}
2434
Avi Kivitya9b21b62008-06-24 11:48:49 +03002435static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002436{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002437 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002438 return;
2439
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002440 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002441 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02002442#ifdef CONFIG_X86_64
2443 if (is_long_mode(&vmx->vcpu))
2444 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2445#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002446 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002447 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002448#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02002449 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002450#else
2451 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002452#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002453 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02002454 if (vmx->host_state.fs_reload_needed)
2455 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002456#ifdef CONFIG_X86_64
2457 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
2458 loadsegment(ds, vmx->host_state.ds_sel);
2459 loadsegment(es, vmx->host_state.es_sel);
2460 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002461#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08002462 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002463#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002464 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002465#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002466 if (vmx->host_state.msr_host_bndcfgs)
2467 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Thomas Garnier45fc8752017-03-14 10:05:08 -07002468 load_fixmap_gdt(raw_smp_processor_id());
Avi Kivity33ed6322007-05-02 16:54:03 +03002469}
2470
Avi Kivitya9b21b62008-06-24 11:48:49 +03002471static void vmx_load_host_state(struct vcpu_vmx *vmx)
2472{
2473 preempt_disable();
2474 __vmx_load_host_state(vmx);
2475 preempt_enable();
2476}
2477
Feng Wu28b835d2015-09-18 22:29:54 +08002478static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2479{
2480 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2481 struct pi_desc old, new;
2482 unsigned int dest;
2483
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02002484 /*
2485 * In case of hot-plug or hot-unplug, we may have to undo
2486 * vmx_vcpu_pi_put even if there is no assigned device. And we
2487 * always keep PI.NDST up to date for simplicity: it makes the
2488 * code easier, and CPU migration is not a fast path.
2489 */
2490 if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
Feng Wu28b835d2015-09-18 22:29:54 +08002491 return;
2492
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02002493 /*
2494 * First handle the simple case where no cmpxchg is necessary; just
2495 * allow posting non-urgent interrupts.
2496 *
2497 * If the 'nv' field is POSTED_INTR_WAKEUP_VECTOR, do not change
2498 * PI.NDST: pi_post_block will do it for us and the wakeup_handler
2499 * expects the VCPU to be on the blocked_vcpu_list that matches
2500 * PI.NDST.
2501 */
2502 if (pi_desc->nv == POSTED_INTR_WAKEUP_VECTOR ||
2503 vcpu->cpu == cpu) {
2504 pi_clear_sn(pi_desc);
2505 return;
2506 }
2507
2508 /* The full case. */
Feng Wu28b835d2015-09-18 22:29:54 +08002509 do {
2510 old.control = new.control = pi_desc->control;
2511
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02002512 dest = cpu_physical_id(cpu);
Feng Wu28b835d2015-09-18 22:29:54 +08002513
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02002514 if (x2apic_enabled())
2515 new.ndst = dest;
2516 else
2517 new.ndst = (dest << 8) & 0xFF00;
Feng Wu28b835d2015-09-18 22:29:54 +08002518
Feng Wu28b835d2015-09-18 22:29:54 +08002519 new.sn = 0;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02002520 } while (cmpxchg64(&pi_desc->control, old.control,
2521 new.control) != old.control);
Feng Wu28b835d2015-09-18 22:29:54 +08002522}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002523
Peter Feinerc95ba922016-08-17 09:36:47 -07002524static void decache_tsc_multiplier(struct vcpu_vmx *vmx)
2525{
2526 vmx->current_tsc_ratio = vmx->vcpu.arch.tsc_scaling_ratio;
2527 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
2528}
2529
Avi Kivity6aa8b732006-12-10 02:21:36 -08002530/*
2531 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2532 * vcpu mutex is already taken.
2533 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002534static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002535{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002536 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002537 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002538
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002539 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002540 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002541 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002542 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002543
2544 /*
2545 * Read loaded_vmcs->cpu should be before fetching
2546 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2547 * See the comments in __loaded_vmcs_clear().
2548 */
2549 smp_rmb();
2550
Nadav Har'Eld462b812011-05-24 15:26:10 +03002551 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2552 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002553 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002554 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002555 }
2556
2557 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2558 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2559 vmcs_load(vmx->loaded_vmcs->vmcs);
Ashok Raj15d45072018-02-01 22:59:43 +01002560 indirect_branch_prediction_barrier();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002561 }
2562
2563 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07002564 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002565 unsigned long sysenter_esp;
2566
2567 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002568
Avi Kivity6aa8b732006-12-10 02:21:36 -08002569 /*
2570 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08002571 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08002572 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08002573 vmcs_writel(HOST_TR_BASE,
Andy Lutomirski72f5e082017-12-04 15:07:20 +01002574 (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07002575 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002576
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08002577 /*
2578 * VM exits change the host TR limit to 0x67 after a VM
2579 * exit. This is okay, since 0x67 covers everything except
2580 * the IO bitmap and have have code to handle the IO bitmap
2581 * being lost after a VM exit.
2582 */
2583 BUILD_BUG_ON(IO_BITMAP_OFFSET - 1 != 0x67);
2584
Avi Kivity6aa8b732006-12-10 02:21:36 -08002585 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2586 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08002587
Nadav Har'Eld462b812011-05-24 15:26:10 +03002588 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002589 }
Feng Wu28b835d2015-09-18 22:29:54 +08002590
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002591 /* Setup TSC multiplier */
2592 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07002593 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
2594 decache_tsc_multiplier(vmx);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002595
Feng Wu28b835d2015-09-18 22:29:54 +08002596 vmx_vcpu_pi_load(vcpu, cpu);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002597 vmx->host_pkru = read_pkru();
Wanpeng Li74c55932017-11-29 01:31:20 -08002598 vmx->host_debugctlmsr = get_debugctlmsr();
Feng Wu28b835d2015-09-18 22:29:54 +08002599}
2600
2601static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2602{
2603 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2604
2605 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002606 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2607 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002608 return;
2609
2610 /* Set SN when the vCPU is preempted */
2611 if (vcpu->preempted)
2612 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002613}
2614
2615static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2616{
Feng Wu28b835d2015-09-18 22:29:54 +08002617 vmx_vcpu_pi_put(vcpu);
2618
Avi Kivitya9b21b62008-06-24 11:48:49 +03002619 __vmx_load_host_state(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002620}
2621
Wanpeng Lif244dee2017-07-20 01:11:54 -07002622static bool emulation_required(struct kvm_vcpu *vcpu)
2623{
2624 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
2625}
2626
Avi Kivityedcafe32009-12-30 18:07:40 +02002627static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2628
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002629/*
2630 * Return the cr0 value that a nested guest would read. This is a combination
2631 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2632 * its hypervisor (cr0_read_shadow).
2633 */
2634static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2635{
2636 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2637 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2638}
2639static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2640{
2641 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2642 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2643}
2644
Avi Kivity6aa8b732006-12-10 02:21:36 -08002645static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2646{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002647 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002648
Avi Kivity6de12732011-03-07 12:51:22 +02002649 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2650 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2651 rflags = vmcs_readl(GUEST_RFLAGS);
2652 if (to_vmx(vcpu)->rmode.vm86_active) {
2653 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2654 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2655 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2656 }
2657 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002658 }
Avi Kivity6de12732011-03-07 12:51:22 +02002659 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002660}
2661
2662static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2663{
Wanpeng Lif244dee2017-07-20 01:11:54 -07002664 unsigned long old_rflags = vmx_get_rflags(vcpu);
2665
Avi Kivity6de12732011-03-07 12:51:22 +02002666 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2667 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002668 if (to_vmx(vcpu)->rmode.vm86_active) {
2669 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002670 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002671 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002672 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07002673
2674 if ((old_rflags ^ to_vmx(vcpu)->rflags) & X86_EFLAGS_VM)
2675 to_vmx(vcpu)->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002676}
2677
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002678static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002679{
2680 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2681 int ret = 0;
2682
2683 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002684 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002685 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002686 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002687
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002688 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002689}
2690
2691static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2692{
2693 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2694 u32 interruptibility = interruptibility_old;
2695
2696 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2697
Jan Kiszka48005f62010-02-19 19:38:07 +01002698 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002699 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002700 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002701 interruptibility |= GUEST_INTR_STATE_STI;
2702
2703 if ((interruptibility != interruptibility_old))
2704 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2705}
2706
Avi Kivity6aa8b732006-12-10 02:21:36 -08002707static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2708{
2709 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002710
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002711 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002712 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002713 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002714
Glauber Costa2809f5d2009-05-12 16:21:05 -04002715 /* skipping an emulated instruction also counts */
2716 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002717}
2718
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002719static void nested_vmx_inject_exception_vmexit(struct kvm_vcpu *vcpu,
2720 unsigned long exit_qual)
2721{
2722 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2723 unsigned int nr = vcpu->arch.exception.nr;
2724 u32 intr_info = nr | INTR_INFO_VALID_MASK;
2725
2726 if (vcpu->arch.exception.has_error_code) {
2727 vmcs12->vm_exit_intr_error_code = vcpu->arch.exception.error_code;
2728 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2729 }
2730
2731 if (kvm_exception_is_soft(nr))
2732 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2733 else
2734 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2735
2736 if (!(vmcs12->idt_vectoring_info_field & VECTORING_INFO_VALID_MASK) &&
2737 vmx_get_nmi_mask(vcpu))
2738 intr_info |= INTR_INFO_UNBLOCK_NMI;
2739
2740 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI, intr_info, exit_qual);
2741}
2742
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002743/*
2744 * KVM wants to inject page-faults which it got to the guest. This function
2745 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002746 */
Wanpeng Libfcf83b2017-08-24 03:35:11 -07002747static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned long *exit_qual)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002748{
2749 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002750 unsigned int nr = vcpu->arch.exception.nr;
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002751
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002752 if (nr == PF_VECTOR) {
2753 if (vcpu->arch.exception.nested_apf) {
Wanpeng Libfcf83b2017-08-24 03:35:11 -07002754 *exit_qual = vcpu->arch.apf.nested_apf_token;
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002755 return 1;
2756 }
2757 /*
2758 * FIXME: we must not write CR2 when L1 intercepts an L2 #PF exception.
2759 * The fix is to add the ancillary datum (CR2 or DR6) to structs
2760 * kvm_queued_exception and kvm_vcpu_events, so that CR2 and DR6
2761 * can be written only when inject_pending_event runs. This should be
2762 * conditional on a new capability---if the capability is disabled,
2763 * kvm_multiple_exception would write the ancillary information to
2764 * CR2 or DR6, for backwards ABI-compatibility.
2765 */
2766 if (nested_vmx_is_page_fault_vmexit(vmcs12,
2767 vcpu->arch.exception.error_code)) {
Wanpeng Libfcf83b2017-08-24 03:35:11 -07002768 *exit_qual = vcpu->arch.cr2;
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002769 return 1;
2770 }
2771 } else {
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002772 if (vmcs12->exception_bitmap & (1u << nr)) {
Wanpeng Libfcf83b2017-08-24 03:35:11 -07002773 if (nr == DB_VECTOR)
2774 *exit_qual = vcpu->arch.dr6;
2775 else
2776 *exit_qual = 0;
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002777 return 1;
2778 }
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002779 }
2780
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002781 return 0;
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002782}
2783
Wanpeng Licaa057a2018-03-12 04:53:03 -07002784static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
2785{
2786 /*
2787 * Ensure that we clear the HLT state in the VMCS. We don't need to
2788 * explicitly skip the instruction because if the HLT state is set,
2789 * then the instruction is already executing and RIP has already been
2790 * advanced.
2791 */
2792 if (kvm_hlt_in_guest(vcpu->kvm) &&
2793 vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
2794 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
2795}
2796
Wanpeng Licfcd20e2017-07-13 18:30:39 -07002797static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02002798{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002799 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07002800 unsigned nr = vcpu->arch.exception.nr;
2801 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07002802 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002803 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002804
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002805 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002806 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002807 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2808 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002809
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002810 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002811 int inc_eip = 0;
2812 if (kvm_exception_is_soft(nr))
2813 inc_eip = vcpu->arch.event_exit_inst_len;
2814 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002815 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002816 return;
2817 }
2818
Sean Christophersonadd5ff72018-03-23 09:34:00 -07002819 WARN_ON_ONCE(vmx->emulation_required);
2820
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002821 if (kvm_exception_is_soft(nr)) {
2822 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2823 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002824 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2825 } else
2826 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2827
2828 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Wanpeng Licaa057a2018-03-12 04:53:03 -07002829
2830 vmx_clear_hlt(vcpu);
Avi Kivity298101d2007-11-25 13:41:11 +02002831}
2832
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002833static bool vmx_rdtscp_supported(void)
2834{
2835 return cpu_has_vmx_rdtscp();
2836}
2837
Mao, Junjiead756a12012-07-02 01:18:48 +00002838static bool vmx_invpcid_supported(void)
2839{
2840 return cpu_has_vmx_invpcid() && enable_ept;
2841}
2842
Avi Kivity6aa8b732006-12-10 02:21:36 -08002843/*
Eddie Donga75beee2007-05-17 18:55:15 +03002844 * Swap MSR entry in host/guest MSR entry array.
2845 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002846static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002847{
Avi Kivity26bb0982009-09-07 11:14:12 +03002848 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002849
2850 tmp = vmx->guest_msrs[to];
2851 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2852 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002853}
2854
2855/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002856 * Set up the vmcs to automatically save and restore system
2857 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2858 * mode, as fiddling with msrs is very expensive.
2859 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002860static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002861{
Avi Kivity26bb0982009-09-07 11:14:12 +03002862 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002863
Eddie Donga75beee2007-05-17 18:55:15 +03002864 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002865#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002866 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002867 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002868 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002869 move_msr_up(vmx, index, save_nmsrs++);
2870 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002871 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002872 move_msr_up(vmx, index, save_nmsrs++);
2873 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002874 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002875 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002876 index = __find_msr_index(vmx, MSR_TSC_AUX);
Radim Krčmářd6321d42017-08-05 00:12:49 +02002877 if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002878 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002879 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002880 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002881 * if efer.sce is enabled.
2882 */
Brian Gerst8c065852010-07-17 09:03:26 -04002883 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002884 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002885 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002886 }
Eddie Donga75beee2007-05-17 18:55:15 +03002887#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002888 index = __find_msr_index(vmx, MSR_EFER);
2889 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002890 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002891
Avi Kivity26bb0982009-09-07 11:14:12 +03002892 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002893
Yang Zhang8d146952013-01-25 10:18:50 +08002894 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002895 vmx_update_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002896}
2897
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02002898static u64 vmx_read_l1_tsc_offset(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002899{
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02002900 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002901
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02002902 if (is_guest_mode(vcpu) &&
2903 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING))
2904 return vcpu->arch.tsc_offset - vmcs12->tsc_offset;
2905
2906 return vcpu->arch.tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002907}
2908
2909/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002910 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002911 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002912static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002913{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002914 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002915 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002916 * We're here if L1 chose not to trap WRMSR to TSC. According
2917 * to the spec, this should set L1's TSC; The offset that L1
2918 * set for L2 remains unchanged, and still needs to be added
2919 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002920 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002921 struct vmcs12 *vmcs12;
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002922 /* recalculate vmcs02.TSC_OFFSET: */
2923 vmcs12 = get_vmcs12(vcpu);
2924 vmcs_write64(TSC_OFFSET, offset +
2925 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2926 vmcs12->tsc_offset : 0));
2927 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002928 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2929 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002930 vmcs_write64(TSC_OFFSET, offset);
2931 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002932}
2933
Nadav Har'El801d3422011-05-25 23:02:23 +03002934/*
2935 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2936 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2937 * all guests if the "nested" module option is off, and can also be disabled
2938 * for a single guest by disabling its VMX cpuid bit.
2939 */
2940static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2941{
Radim Krčmářd6321d42017-08-05 00:12:49 +02002942 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03002943}
2944
Avi Kivity6aa8b732006-12-10 02:21:36 -08002945/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002946 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2947 * returned for the various VMX controls MSRs when nested VMX is enabled.
2948 * The same values should also be used to verify that vmcs12 control fields are
2949 * valid during nested entry from L1 to L2.
2950 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2951 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2952 * bit in the high half is on if the corresponding bit in the control field
2953 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002954 */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01002955static void nested_vmx_setup_ctls_msrs(struct nested_vmx_msrs *msrs, bool apicv)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002956{
Paolo Bonzini13893092018-02-26 13:40:09 +01002957 if (!nested) {
2958 memset(msrs, 0, sizeof(*msrs));
2959 return;
2960 }
2961
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002962 /*
2963 * Note that as a general rule, the high half of the MSRs (bits in
2964 * the control fields which may be 1) should be initialized by the
2965 * intersection of the underlying hardware's MSR (i.e., features which
2966 * can be supported) and the list of features we want to expose -
2967 * because they are known to be properly supported in our code.
2968 * Also, usually, the low half of the MSRs (bits which must be 1) can
2969 * be set to 0, meaning that L1 may turn off any of these bits. The
2970 * reason is that if one of these bits is necessary, it will appear
2971 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2972 * fields of vmcs01 and vmcs02, will turn these bits off - and
Paolo Bonzini7313c692017-07-27 10:31:25 +02002973 * nested_vmx_exit_reflected() will not pass related exits to L1.
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002974 * These rules have exceptions below.
2975 */
2976
2977 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002978 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01002979 msrs->pinbased_ctls_low,
2980 msrs->pinbased_ctls_high);
2981 msrs->pinbased_ctls_low |=
Wincy Vanb9c237b2015-02-03 23:56:30 +08002982 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01002983 msrs->pinbased_ctls_high &=
Wincy Vanb9c237b2015-02-03 23:56:30 +08002984 PIN_BASED_EXT_INTR_MASK |
2985 PIN_BASED_NMI_EXITING |
Paolo Bonzini13893092018-02-26 13:40:09 +01002986 PIN_BASED_VIRTUAL_NMIS |
2987 (apicv ? PIN_BASED_POSTED_INTR : 0);
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01002988 msrs->pinbased_ctls_high |=
Wincy Vanb9c237b2015-02-03 23:56:30 +08002989 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002990 PIN_BASED_VMX_PREEMPTION_TIMER;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002991
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002992 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002993 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01002994 msrs->exit_ctls_low,
2995 msrs->exit_ctls_high);
2996 msrs->exit_ctls_low =
Wincy Vanb9c237b2015-02-03 23:56:30 +08002997 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002998
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01002999 msrs->exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003000#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08003001 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003002#endif
Jan Kiszkaf41245002014-03-07 20:03:13 +01003003 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003004 msrs->exit_ctls_high |=
Wincy Vanb9c237b2015-02-03 23:56:30 +08003005 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf41245002014-03-07 20:03:13 +01003006 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04003007 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
3008
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003009 if (kvm_mpx_supported())
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003010 msrs->exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003011
Jan Kiszka2996fca2014-06-16 13:59:43 +02003012 /* We support free control of debug control saving. */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003013 msrs->exit_ctls_low &= ~VM_EXIT_SAVE_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02003014
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003015 /* entry controls */
3016 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003017 msrs->entry_ctls_low,
3018 msrs->entry_ctls_high);
3019 msrs->entry_ctls_low =
Wincy Vanb9c237b2015-02-03 23:56:30 +08003020 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003021 msrs->entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02003022#ifdef CONFIG_X86_64
3023 VM_ENTRY_IA32E_MODE |
3024#endif
3025 VM_ENTRY_LOAD_IA32_PAT;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003026 msrs->entry_ctls_high |=
Wincy Vanb9c237b2015-02-03 23:56:30 +08003027 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003028 if (kvm_mpx_supported())
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003029 msrs->entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02003030
Jan Kiszka2996fca2014-06-16 13:59:43 +02003031 /* We support free control of debug control loading. */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003032 msrs->entry_ctls_low &= ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02003033
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003034 /* cpu-based controls */
3035 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003036 msrs->procbased_ctls_low,
3037 msrs->procbased_ctls_high);
3038 msrs->procbased_ctls_low =
Wincy Vanb9c237b2015-02-03 23:56:30 +08003039 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003040 msrs->procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01003041 CPU_BASED_VIRTUAL_INTR_PENDING |
3042 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003043 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
3044 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
3045 CPU_BASED_CR3_STORE_EXITING |
3046#ifdef CONFIG_X86_64
3047 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
3048#endif
3049 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03003050 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
3051 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
3052 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
3053 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003054 /*
3055 * We can allow some features even when not supported by the
3056 * hardware. For example, L1 can specify an MSR bitmap - and we
3057 * can use it to avoid exits to L1 - even when L0 runs L2
3058 * without MSR bitmaps.
3059 */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003060 msrs->procbased_ctls_high |=
Wincy Vanb9c237b2015-02-03 23:56:30 +08003061 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02003062 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003063
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02003064 /* We support free control of CR3 access interception. */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003065 msrs->procbased_ctls_low &=
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02003066 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
3067
Paolo Bonzini80154d72017-08-24 13:55:35 +02003068 /*
3069 * secondary cpu-based controls. Do not include those that
3070 * depend on CPUID bits, they are added later by vmx_cpuid_update.
3071 */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003072 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003073 msrs->secondary_ctls_low,
3074 msrs->secondary_ctls_high);
3075 msrs->secondary_ctls_low = 0;
3076 msrs->secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01003077 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Paolo Bonzini1b073042016-10-25 16:06:30 +02003078 SECONDARY_EXEC_DESC |
Wincy Vanf2b93282015-02-03 23:56:03 +08003079 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wincy Van82f0dd42015-02-03 23:57:18 +08003080 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08003081 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Paolo Bonzini3db13482017-08-24 14:48:03 +02003082 SECONDARY_EXEC_WBINVD_EXITING;
Jan Kiszkac18911a2013-03-13 16:06:41 +01003083
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02003084 if (enable_ept) {
3085 /* nested EPT: emulate EPT also to L1 */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003086 msrs->secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01003087 SECONDARY_EXEC_ENABLE_EPT;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003088 msrs->ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Paolo Bonzini7db74262017-03-08 10:49:19 +01003089 VMX_EPTP_WB_BIT | VMX_EPT_INVEPT_BIT;
Bandan Das02120c42016-07-12 18:18:52 -04003090 if (cpu_has_vmx_ept_execute_only())
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003091 msrs->ept_caps |=
Bandan Das02120c42016-07-12 18:18:52 -04003092 VMX_EPT_EXECUTE_ONLY_BIT;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003093 msrs->ept_caps &= vmx_capability.ept;
3094 msrs->ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
Paolo Bonzini7db74262017-03-08 10:49:19 +01003095 VMX_EPT_EXTENT_CONTEXT_BIT | VMX_EPT_2MB_PAGE_BIT |
3096 VMX_EPT_1GB_PAGE_BIT;
Bandan Das03efce62017-05-05 15:25:15 -04003097 if (enable_ept_ad_bits) {
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003098 msrs->secondary_ctls_high |=
Bandan Das03efce62017-05-05 15:25:15 -04003099 SECONDARY_EXEC_ENABLE_PML;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003100 msrs->ept_caps |= VMX_EPT_AD_BIT;
Bandan Das03efce62017-05-05 15:25:15 -04003101 }
David Hildenbrand1c13bff2017-08-24 20:51:33 +02003102 }
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02003103
Bandan Das27c42a12017-08-03 15:54:42 -04003104 if (cpu_has_vmx_vmfunc()) {
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003105 msrs->secondary_ctls_high |=
Bandan Das27c42a12017-08-03 15:54:42 -04003106 SECONDARY_EXEC_ENABLE_VMFUNC;
Bandan Das41ab9372017-08-03 15:54:43 -04003107 /*
3108 * Advertise EPTP switching unconditionally
3109 * since we emulate it
3110 */
Wanpeng Li575b3a22017-10-19 07:00:34 +08003111 if (enable_ept)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003112 msrs->vmfunc_controls =
Wanpeng Li575b3a22017-10-19 07:00:34 +08003113 VMX_VMFUNC_EPTP_SWITCHING;
Bandan Das27c42a12017-08-03 15:54:42 -04003114 }
3115
Paolo Bonzinief697a72016-03-18 16:58:38 +01003116 /*
3117 * Old versions of KVM use the single-context version without
3118 * checking for support, so declare that it is supported even
3119 * though it is treated as global context. The alternative is
3120 * not failing the single-context invvpid, and it is worse.
3121 */
Wanpeng Li63cb6d52017-03-20 21:18:53 -07003122 if (enable_vpid) {
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003123 msrs->secondary_ctls_high |=
Wanpeng Li63cb6d52017-03-20 21:18:53 -07003124 SECONDARY_EXEC_ENABLE_VPID;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003125 msrs->vpid_caps = VMX_VPID_INVVPID_BIT |
Jan Dakinevichbcdde302016-10-28 07:00:30 +03003126 VMX_VPID_EXTENT_SUPPORTED_MASK;
David Hildenbrand1c13bff2017-08-24 20:51:33 +02003127 }
Wanpeng Li99b83ac2015-10-13 09:12:21 -07003128
Radim Krčmář0790ec12015-03-17 14:02:32 +01003129 if (enable_unrestricted_guest)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003130 msrs->secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01003131 SECONDARY_EXEC_UNRESTRICTED_GUEST;
3132
Jan Kiszkac18911a2013-03-13 16:06:41 +01003133 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08003134 rdmsr(MSR_IA32_VMX_MISC,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003135 msrs->misc_low,
3136 msrs->misc_high);
3137 msrs->misc_low &= VMX_MISC_SAVE_EFER_LMA;
3138 msrs->misc_low |=
Wincy Vanb9c237b2015-02-03 23:56:30 +08003139 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf41245002014-03-07 20:03:13 +01003140 VMX_MISC_ACTIVITY_HLT;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003141 msrs->misc_high = 0;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003142
3143 /*
3144 * This MSR reports some information about VMX support. We
3145 * should return information about the VMX we emulate for the
3146 * guest, and the VMCS structure we give it - not about the
3147 * VMX support of the underlying hardware.
3148 */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003149 msrs->basic =
David Matlack62cc6b9d2016-11-29 18:14:07 -08003150 VMCS12_REVISION |
3151 VMX_BASIC_TRUE_CTLS |
3152 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
3153 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
3154
3155 if (cpu_has_vmx_basic_inout())
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003156 msrs->basic |= VMX_BASIC_INOUT;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003157
3158 /*
David Matlack8322ebb2016-11-29 18:14:09 -08003159 * These MSRs specify bits which the guest must keep fixed on
David Matlack62cc6b9d2016-11-29 18:14:07 -08003160 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
3161 * We picked the standard core2 setting.
3162 */
3163#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
3164#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003165 msrs->cr0_fixed0 = VMXON_CR0_ALWAYSON;
3166 msrs->cr4_fixed0 = VMXON_CR4_ALWAYSON;
David Matlack8322ebb2016-11-29 18:14:09 -08003167
3168 /* These MSRs specify bits which the guest must keep fixed off. */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003169 rdmsrl(MSR_IA32_VMX_CR0_FIXED1, msrs->cr0_fixed1);
3170 rdmsrl(MSR_IA32_VMX_CR4_FIXED1, msrs->cr4_fixed1);
David Matlack62cc6b9d2016-11-29 18:14:07 -08003171
3172 /* highest index: VMX_PREEMPTION_TIMER_VALUE */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003173 msrs->vmcs_enum = VMCS12_MAX_FIELD_INDEX << 1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003174}
3175
David Matlack38991522016-11-29 18:14:08 -08003176/*
3177 * if fixed0[i] == 1: val[i] must be 1
3178 * if fixed1[i] == 0: val[i] must be 0
3179 */
3180static inline bool fixed_bits_valid(u64 val, u64 fixed0, u64 fixed1)
3181{
3182 return ((val & fixed1) | fixed0) == val;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003183}
3184
3185static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
3186{
David Matlack38991522016-11-29 18:14:08 -08003187 return fixed_bits_valid(control, low, high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003188}
3189
3190static inline u64 vmx_control_msr(u32 low, u32 high)
3191{
3192 return low | ((u64)high << 32);
3193}
3194
David Matlack62cc6b9d2016-11-29 18:14:07 -08003195static bool is_bitwise_subset(u64 superset, u64 subset, u64 mask)
3196{
3197 superset &= mask;
3198 subset &= mask;
3199
3200 return (superset | subset) == superset;
3201}
3202
3203static int vmx_restore_vmx_basic(struct vcpu_vmx *vmx, u64 data)
3204{
3205 const u64 feature_and_reserved =
3206 /* feature (except bit 48; see below) */
3207 BIT_ULL(49) | BIT_ULL(54) | BIT_ULL(55) |
3208 /* reserved */
3209 BIT_ULL(31) | GENMASK_ULL(47, 45) | GENMASK_ULL(63, 56);
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003210 u64 vmx_basic = vmx->nested.msrs.basic;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003211
3212 if (!is_bitwise_subset(vmx_basic, data, feature_and_reserved))
3213 return -EINVAL;
3214
3215 /*
3216 * KVM does not emulate a version of VMX that constrains physical
3217 * addresses of VMX structures (e.g. VMCS) to 32-bits.
3218 */
3219 if (data & BIT_ULL(48))
3220 return -EINVAL;
3221
3222 if (vmx_basic_vmcs_revision_id(vmx_basic) !=
3223 vmx_basic_vmcs_revision_id(data))
3224 return -EINVAL;
3225
3226 if (vmx_basic_vmcs_size(vmx_basic) > vmx_basic_vmcs_size(data))
3227 return -EINVAL;
3228
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003229 vmx->nested.msrs.basic = data;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003230 return 0;
3231}
3232
3233static int
3234vmx_restore_control_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
3235{
3236 u64 supported;
3237 u32 *lowp, *highp;
3238
3239 switch (msr_index) {
3240 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003241 lowp = &vmx->nested.msrs.pinbased_ctls_low;
3242 highp = &vmx->nested.msrs.pinbased_ctls_high;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003243 break;
3244 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003245 lowp = &vmx->nested.msrs.procbased_ctls_low;
3246 highp = &vmx->nested.msrs.procbased_ctls_high;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003247 break;
3248 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003249 lowp = &vmx->nested.msrs.exit_ctls_low;
3250 highp = &vmx->nested.msrs.exit_ctls_high;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003251 break;
3252 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003253 lowp = &vmx->nested.msrs.entry_ctls_low;
3254 highp = &vmx->nested.msrs.entry_ctls_high;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003255 break;
3256 case MSR_IA32_VMX_PROCBASED_CTLS2:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003257 lowp = &vmx->nested.msrs.secondary_ctls_low;
3258 highp = &vmx->nested.msrs.secondary_ctls_high;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003259 break;
3260 default:
3261 BUG();
3262 }
3263
3264 supported = vmx_control_msr(*lowp, *highp);
3265
3266 /* Check must-be-1 bits are still 1. */
3267 if (!is_bitwise_subset(data, supported, GENMASK_ULL(31, 0)))
3268 return -EINVAL;
3269
3270 /* Check must-be-0 bits are still 0. */
3271 if (!is_bitwise_subset(supported, data, GENMASK_ULL(63, 32)))
3272 return -EINVAL;
3273
3274 *lowp = data;
3275 *highp = data >> 32;
3276 return 0;
3277}
3278
3279static int vmx_restore_vmx_misc(struct vcpu_vmx *vmx, u64 data)
3280{
3281 const u64 feature_and_reserved_bits =
3282 /* feature */
3283 BIT_ULL(5) | GENMASK_ULL(8, 6) | BIT_ULL(14) | BIT_ULL(15) |
3284 BIT_ULL(28) | BIT_ULL(29) | BIT_ULL(30) |
3285 /* reserved */
3286 GENMASK_ULL(13, 9) | BIT_ULL(31);
3287 u64 vmx_misc;
3288
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003289 vmx_misc = vmx_control_msr(vmx->nested.msrs.misc_low,
3290 vmx->nested.msrs.misc_high);
David Matlack62cc6b9d2016-11-29 18:14:07 -08003291
3292 if (!is_bitwise_subset(vmx_misc, data, feature_and_reserved_bits))
3293 return -EINVAL;
3294
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003295 if ((vmx->nested.msrs.pinbased_ctls_high &
David Matlack62cc6b9d2016-11-29 18:14:07 -08003296 PIN_BASED_VMX_PREEMPTION_TIMER) &&
3297 vmx_misc_preemption_timer_rate(data) !=
3298 vmx_misc_preemption_timer_rate(vmx_misc))
3299 return -EINVAL;
3300
3301 if (vmx_misc_cr3_count(data) > vmx_misc_cr3_count(vmx_misc))
3302 return -EINVAL;
3303
3304 if (vmx_misc_max_msr(data) > vmx_misc_max_msr(vmx_misc))
3305 return -EINVAL;
3306
3307 if (vmx_misc_mseg_revid(data) != vmx_misc_mseg_revid(vmx_misc))
3308 return -EINVAL;
3309
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003310 vmx->nested.msrs.misc_low = data;
3311 vmx->nested.msrs.misc_high = data >> 32;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003312 return 0;
3313}
3314
3315static int vmx_restore_vmx_ept_vpid_cap(struct vcpu_vmx *vmx, u64 data)
3316{
3317 u64 vmx_ept_vpid_cap;
3318
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003319 vmx_ept_vpid_cap = vmx_control_msr(vmx->nested.msrs.ept_caps,
3320 vmx->nested.msrs.vpid_caps);
David Matlack62cc6b9d2016-11-29 18:14:07 -08003321
3322 /* Every bit is either reserved or a feature bit. */
3323 if (!is_bitwise_subset(vmx_ept_vpid_cap, data, -1ULL))
3324 return -EINVAL;
3325
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003326 vmx->nested.msrs.ept_caps = data;
3327 vmx->nested.msrs.vpid_caps = data >> 32;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003328 return 0;
3329}
3330
3331static int vmx_restore_fixed0_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
3332{
3333 u64 *msr;
3334
3335 switch (msr_index) {
3336 case MSR_IA32_VMX_CR0_FIXED0:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003337 msr = &vmx->nested.msrs.cr0_fixed0;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003338 break;
3339 case MSR_IA32_VMX_CR4_FIXED0:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003340 msr = &vmx->nested.msrs.cr4_fixed0;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003341 break;
3342 default:
3343 BUG();
3344 }
3345
3346 /*
3347 * 1 bits (which indicates bits which "must-be-1" during VMX operation)
3348 * must be 1 in the restored value.
3349 */
3350 if (!is_bitwise_subset(data, *msr, -1ULL))
3351 return -EINVAL;
3352
3353 *msr = data;
3354 return 0;
3355}
3356
3357/*
3358 * Called when userspace is restoring VMX MSRs.
3359 *
3360 * Returns 0 on success, non-0 otherwise.
3361 */
3362static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
3363{
3364 struct vcpu_vmx *vmx = to_vmx(vcpu);
3365
3366 switch (msr_index) {
3367 case MSR_IA32_VMX_BASIC:
3368 return vmx_restore_vmx_basic(vmx, data);
3369 case MSR_IA32_VMX_PINBASED_CTLS:
3370 case MSR_IA32_VMX_PROCBASED_CTLS:
3371 case MSR_IA32_VMX_EXIT_CTLS:
3372 case MSR_IA32_VMX_ENTRY_CTLS:
3373 /*
3374 * The "non-true" VMX capability MSRs are generated from the
3375 * "true" MSRs, so we do not support restoring them directly.
3376 *
3377 * If userspace wants to emulate VMX_BASIC[55]=0, userspace
3378 * should restore the "true" MSRs with the must-be-1 bits
3379 * set according to the SDM Vol 3. A.2 "RESERVED CONTROLS AND
3380 * DEFAULT SETTINGS".
3381 */
3382 return -EINVAL;
3383 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3384 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3385 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3386 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3387 case MSR_IA32_VMX_PROCBASED_CTLS2:
3388 return vmx_restore_control_msr(vmx, msr_index, data);
3389 case MSR_IA32_VMX_MISC:
3390 return vmx_restore_vmx_misc(vmx, data);
3391 case MSR_IA32_VMX_CR0_FIXED0:
3392 case MSR_IA32_VMX_CR4_FIXED0:
3393 return vmx_restore_fixed0_msr(vmx, msr_index, data);
3394 case MSR_IA32_VMX_CR0_FIXED1:
3395 case MSR_IA32_VMX_CR4_FIXED1:
3396 /*
3397 * These MSRs are generated based on the vCPU's CPUID, so we
3398 * do not support restoring them directly.
3399 */
3400 return -EINVAL;
3401 case MSR_IA32_VMX_EPT_VPID_CAP:
3402 return vmx_restore_vmx_ept_vpid_cap(vmx, data);
3403 case MSR_IA32_VMX_VMCS_ENUM:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003404 vmx->nested.msrs.vmcs_enum = data;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003405 return 0;
3406 default:
3407 /*
3408 * The rest of the VMX capability MSRs do not support restore.
3409 */
3410 return -EINVAL;
3411 }
3412}
3413
Jan Kiszkacae50132014-01-04 18:47:22 +01003414/* Returns 0 on success, non-0 otherwise. */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003415static int vmx_get_vmx_msr(struct nested_vmx_msrs *msrs, u32 msr_index, u64 *pdata)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003416{
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003417 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003418 case MSR_IA32_VMX_BASIC:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003419 *pdata = msrs->basic;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003420 break;
3421 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3422 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003423 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003424 msrs->pinbased_ctls_low,
3425 msrs->pinbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003426 if (msr_index == MSR_IA32_VMX_PINBASED_CTLS)
3427 *pdata |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003428 break;
3429 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3430 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003431 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003432 msrs->procbased_ctls_low,
3433 msrs->procbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003434 if (msr_index == MSR_IA32_VMX_PROCBASED_CTLS)
3435 *pdata |= CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003436 break;
3437 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3438 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003439 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003440 msrs->exit_ctls_low,
3441 msrs->exit_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003442 if (msr_index == MSR_IA32_VMX_EXIT_CTLS)
3443 *pdata |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003444 break;
3445 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3446 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003447 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003448 msrs->entry_ctls_low,
3449 msrs->entry_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003450 if (msr_index == MSR_IA32_VMX_ENTRY_CTLS)
3451 *pdata |= VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003452 break;
3453 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003454 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003455 msrs->misc_low,
3456 msrs->misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003457 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003458 case MSR_IA32_VMX_CR0_FIXED0:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003459 *pdata = msrs->cr0_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003460 break;
3461 case MSR_IA32_VMX_CR0_FIXED1:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003462 *pdata = msrs->cr0_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003463 break;
3464 case MSR_IA32_VMX_CR4_FIXED0:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003465 *pdata = msrs->cr4_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003466 break;
3467 case MSR_IA32_VMX_CR4_FIXED1:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003468 *pdata = msrs->cr4_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003469 break;
3470 case MSR_IA32_VMX_VMCS_ENUM:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003471 *pdata = msrs->vmcs_enum;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003472 break;
3473 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003474 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003475 msrs->secondary_ctls_low,
3476 msrs->secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003477 break;
3478 case MSR_IA32_VMX_EPT_VPID_CAP:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003479 *pdata = msrs->ept_caps |
3480 ((u64)msrs->vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003481 break;
Bandan Das27c42a12017-08-03 15:54:42 -04003482 case MSR_IA32_VMX_VMFUNC:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003483 *pdata = msrs->vmfunc_controls;
Bandan Das27c42a12017-08-03 15:54:42 -04003484 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003485 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003486 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08003487 }
3488
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003489 return 0;
3490}
3491
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003492static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
3493 uint64_t val)
3494{
3495 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
3496
3497 return !(val & ~valid_bits);
3498}
3499
Tom Lendacky801e4592018-02-21 13:39:51 -06003500static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
3501{
Paolo Bonzini13893092018-02-26 13:40:09 +01003502 switch (msr->index) {
3503 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3504 if (!nested)
3505 return 1;
3506 return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
3507 default:
3508 return 1;
3509 }
3510
3511 return 0;
Tom Lendacky801e4592018-02-21 13:39:51 -06003512}
3513
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003514/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08003515 * Reads an msr value (of 'msr_index') into 'pdata'.
3516 * Returns 0 on success, non-0 otherwise.
3517 * Assumes vcpu_load() was already called.
3518 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003519static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003520{
Borislav Petkova6cb0992017-12-20 12:50:28 +01003521 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003522 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003523
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003524 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003525#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003526 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003527 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003528 break;
3529 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003530 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003531 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003532 case MSR_KERNEL_GS_BASE:
Borislav Petkova6cb0992017-12-20 12:50:28 +01003533 vmx_load_host_state(vmx);
3534 msr_info->data = vmx->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003535 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03003536#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08003537 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003538 return kvm_get_msr_common(vcpu, msr_info);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01003539 case MSR_IA32_SPEC_CTRL:
3540 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01003541 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
3542 return 1;
3543
3544 msr_info->data = to_vmx(vcpu)->spec_ctrl;
3545 break;
KarimAllah Ahmed28c1c9f2018-02-01 22:59:44 +01003546 case MSR_IA32_ARCH_CAPABILITIES:
3547 if (!msr_info->host_initiated &&
3548 !guest_cpuid_has(vcpu, X86_FEATURE_ARCH_CAPABILITIES))
3549 return 1;
3550 msr_info->data = to_vmx(vcpu)->arch_capabilities;
3551 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003552 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003553 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003554 break;
3555 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003556 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003557 break;
3558 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003559 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003560 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003561 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08003562 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02003563 (!msr_info->host_initiated &&
3564 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003565 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003566 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003567 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003568 case MSR_IA32_MCG_EXT_CTL:
3569 if (!msr_info->host_initiated &&
Borislav Petkova6cb0992017-12-20 12:50:28 +01003570 !(vmx->msr_ia32_feature_control &
Ashok Rajc45dcc72016-06-22 14:59:56 +08003571 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01003572 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003573 msr_info->data = vcpu->arch.mcg_ext_ctl;
3574 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003575 case MSR_IA32_FEATURE_CONTROL:
Borislav Petkova6cb0992017-12-20 12:50:28 +01003576 msr_info->data = vmx->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01003577 break;
3578 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3579 if (!nested_vmx_allowed(vcpu))
3580 return 1;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003581 return vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
3582 &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08003583 case MSR_IA32_XSS:
3584 if (!vmx_xsaves_supported())
3585 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003586 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08003587 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003588 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02003589 if (!msr_info->host_initiated &&
3590 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003591 return 1;
3592 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003593 default:
Borislav Petkova6cb0992017-12-20 12:50:28 +01003594 msr = find_msr_entry(vmx, msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003595 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003596 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003597 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003598 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003599 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003600 }
3601
Avi Kivity6aa8b732006-12-10 02:21:36 -08003602 return 0;
3603}
3604
Jan Kiszkacae50132014-01-04 18:47:22 +01003605static void vmx_leave_nested(struct kvm_vcpu *vcpu);
3606
Avi Kivity6aa8b732006-12-10 02:21:36 -08003607/*
3608 * Writes msr value into into the appropriate "register".
3609 * Returns 0 on success, non-0 otherwise.
3610 * Assumes vcpu_load() was already called.
3611 */
Will Auld8fe8ab42012-11-29 12:42:12 -08003612static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003613{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003614 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003615 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03003616 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08003617 u32 msr_index = msr_info->index;
3618 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03003619
Avi Kivity6aa8b732006-12-10 02:21:36 -08003620 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08003621 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08003622 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03003623 break;
Avi Kivity16175a72009-03-23 22:13:44 +02003624#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003625 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003626 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003627 vmcs_writel(GUEST_FS_BASE, data);
3628 break;
3629 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003630 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003631 vmcs_writel(GUEST_GS_BASE, data);
3632 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003633 case MSR_KERNEL_GS_BASE:
3634 vmx_load_host_state(vmx);
3635 vmx->msr_guest_kernel_gs_base = data;
3636 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003637#endif
3638 case MSR_IA32_SYSENTER_CS:
3639 vmcs_write32(GUEST_SYSENTER_CS, data);
3640 break;
3641 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003642 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003643 break;
3644 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003645 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003646 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003647 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08003648 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02003649 (!msr_info->host_initiated &&
3650 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003651 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08003652 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07003653 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003654 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003655 vmcs_write64(GUEST_BNDCFGS, data);
3656 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01003657 case MSR_IA32_SPEC_CTRL:
3658 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01003659 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
3660 return 1;
3661
3662 /* The STIBP bit doesn't fault even if it's not advertised */
Konrad Rzeszutek Wilk9f65fb22018-05-09 21:41:38 +02003663 if (data & ~(SPEC_CTRL_IBRS | SPEC_CTRL_STIBP | SPEC_CTRL_SSBD))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01003664 return 1;
3665
3666 vmx->spec_ctrl = data;
3667
3668 if (!data)
3669 break;
3670
3671 /*
3672 * For non-nested:
3673 * When it's written (to non-zero) for the first time, pass
3674 * it through.
3675 *
3676 * For nested:
3677 * The handling of the MSR bitmap for L2 guests is done in
3678 * nested_vmx_merge_msr_bitmap. We should not touch the
3679 * vmcs02.msr_bitmap here since it gets completely overwritten
3680 * in the merging. We update the vmcs01 here for L1 as well
3681 * since it will end up touching the MSR anyway now.
3682 */
3683 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap,
3684 MSR_IA32_SPEC_CTRL,
3685 MSR_TYPE_RW);
3686 break;
Ashok Raj15d45072018-02-01 22:59:43 +01003687 case MSR_IA32_PRED_CMD:
3688 if (!msr_info->host_initiated &&
Ashok Raj15d45072018-02-01 22:59:43 +01003689 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
3690 return 1;
3691
3692 if (data & ~PRED_CMD_IBPB)
3693 return 1;
3694
3695 if (!data)
3696 break;
3697
3698 wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
3699
3700 /*
3701 * For non-nested:
3702 * When it's written (to non-zero) for the first time, pass
3703 * it through.
3704 *
3705 * For nested:
3706 * The handling of the MSR bitmap for L2 guests is done in
3707 * nested_vmx_merge_msr_bitmap. We should not touch the
3708 * vmcs02.msr_bitmap here since it gets completely overwritten
3709 * in the merging.
3710 */
3711 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap, MSR_IA32_PRED_CMD,
3712 MSR_TYPE_W);
3713 break;
KarimAllah Ahmed28c1c9f2018-02-01 22:59:44 +01003714 case MSR_IA32_ARCH_CAPABILITIES:
3715 if (!msr_info->host_initiated)
3716 return 1;
3717 vmx->arch_capabilities = data;
3718 break;
Sheng Yang468d4722008-10-09 16:01:55 +08003719 case MSR_IA32_CR_PAT:
3720 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03003721 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
3722 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003723 vmcs_write64(GUEST_IA32_PAT, data);
3724 vcpu->arch.pat = data;
3725 break;
3726 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003727 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003728 break;
Will Auldba904632012-11-29 12:42:50 -08003729 case MSR_IA32_TSC_ADJUST:
3730 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003731 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003732 case MSR_IA32_MCG_EXT_CTL:
3733 if ((!msr_info->host_initiated &&
3734 !(to_vmx(vcpu)->msr_ia32_feature_control &
3735 FEATURE_CONTROL_LMCE)) ||
3736 (data & ~MCG_EXT_CTL_LMCE_EN))
3737 return 1;
3738 vcpu->arch.mcg_ext_ctl = data;
3739 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003740 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003741 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08003742 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01003743 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
3744 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08003745 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01003746 if (msr_info->host_initiated && data == 0)
3747 vmx_leave_nested(vcpu);
3748 break;
3749 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003750 if (!msr_info->host_initiated)
3751 return 1; /* they are read-only */
3752 if (!nested_vmx_allowed(vcpu))
3753 return 1;
3754 return vmx_set_vmx_msr(vcpu, msr_index, data);
Wanpeng Li20300092014-12-02 19:14:59 +08003755 case MSR_IA32_XSS:
3756 if (!vmx_xsaves_supported())
3757 return 1;
3758 /*
3759 * The only supported bit as of Skylake is bit 8, but
3760 * it is not supported on KVM.
3761 */
3762 if (data != 0)
3763 return 1;
3764 vcpu->arch.ia32_xss = data;
3765 if (vcpu->arch.ia32_xss != host_xss)
3766 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
3767 vcpu->arch.ia32_xss, host_xss);
3768 else
3769 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
3770 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003771 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02003772 if (!msr_info->host_initiated &&
3773 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003774 return 1;
3775 /* Check reserved bit, higher 32 bits should be zero */
3776 if ((data >> 32) != 0)
3777 return 1;
3778 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003779 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10003780 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003781 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07003782 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003783 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003784 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
3785 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003786 ret = kvm_set_shared_msr(msr->index, msr->data,
3787 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03003788 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003789 if (ret)
3790 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003791 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08003792 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003793 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003794 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003795 }
3796
Eddie Dong2cc51562007-05-21 07:28:09 +03003797 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003798}
3799
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003800static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003801{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003802 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
3803 switch (reg) {
3804 case VCPU_REGS_RSP:
3805 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
3806 break;
3807 case VCPU_REGS_RIP:
3808 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
3809 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003810 case VCPU_EXREG_PDPTR:
3811 if (enable_ept)
3812 ept_save_pdptrs(vcpu);
3813 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003814 default:
3815 break;
3816 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003817}
3818
Avi Kivity6aa8b732006-12-10 02:21:36 -08003819static __init int cpu_has_kvm_support(void)
3820{
Eduardo Habkost6210e372008-11-17 19:03:16 -02003821 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003822}
3823
3824static __init int vmx_disabled_by_bios(void)
3825{
3826 u64 msr;
3827
3828 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04003829 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08003830 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04003831 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3832 && tboot_enabled())
3833 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08003834 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04003835 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08003836 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08003837 && !tboot_enabled()) {
3838 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08003839 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04003840 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08003841 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08003842 /* launched w/o TXT and VMX disabled */
3843 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3844 && !tboot_enabled())
3845 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04003846 }
3847
3848 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003849}
3850
Dongxiao Xu7725b892010-05-11 18:29:38 +08003851static void kvm_cpu_vmxon(u64 addr)
3852{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003853 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003854 intel_pt_handle_vmx(1);
3855
Dongxiao Xu7725b892010-05-11 18:29:38 +08003856 asm volatile (ASM_VMX_VMXON_RAX
3857 : : "a"(&addr), "m"(addr)
3858 : "memory", "cc");
3859}
3860
Radim Krčmář13a34e02014-08-28 15:13:03 +02003861static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003862{
3863 int cpu = raw_smp_processor_id();
3864 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04003865 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003866
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003867 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02003868 return -EBUSY;
3869
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01003870 /*
3871 * This can happen if we hot-added a CPU but failed to allocate
3872 * VP assist page for it.
3873 */
3874 if (static_branch_unlikely(&enable_evmcs) &&
3875 !hv_get_vp_assist_page(cpu))
3876 return -EFAULT;
3877
Nadav Har'Eld462b812011-05-24 15:26:10 +03003878 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08003879 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
3880 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003881
3882 /*
3883 * Now we can enable the vmclear operation in kdump
3884 * since the loaded_vmcss_on_cpu list on this cpu
3885 * has been initialized.
3886 *
3887 * Though the cpu is not in VMX operation now, there
3888 * is no problem to enable the vmclear operation
3889 * for the loaded_vmcss_on_cpu list is empty!
3890 */
3891 crash_enable_local_vmclear(cpu);
3892
Avi Kivity6aa8b732006-12-10 02:21:36 -08003893 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04003894
3895 test_bits = FEATURE_CONTROL_LOCKED;
3896 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
3897 if (tboot_enabled())
3898 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
3899
3900 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003901 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04003902 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
3903 }
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003904 kvm_cpu_vmxon(phys_addr);
David Hildenbrandfdf288b2017-08-24 20:51:29 +02003905 if (enable_ept)
3906 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02003907
3908 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003909}
3910
Nadav Har'Eld462b812011-05-24 15:26:10 +03003911static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03003912{
3913 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03003914 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03003915
Nadav Har'Eld462b812011-05-24 15:26:10 +03003916 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
3917 loaded_vmcss_on_cpu_link)
3918 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03003919}
3920
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003921
3922/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
3923 * tricks.
3924 */
3925static void kvm_cpu_vmxoff(void)
3926{
3927 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003928
3929 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003930 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003931}
3932
Radim Krčmář13a34e02014-08-28 15:13:03 +02003933static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003934{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003935 vmclear_local_loaded_vmcss();
3936 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003937}
3938
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003939static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04003940 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003941{
3942 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003943 u32 ctl = ctl_min | ctl_opt;
3944
3945 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3946
3947 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
3948 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
3949
3950 /* Ensure minimum (required) set of control bits are supported. */
3951 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003952 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003953
3954 *result = ctl;
3955 return 0;
3956}
3957
Avi Kivity110312c2010-12-21 12:54:20 +02003958static __init bool allow_1_setting(u32 msr, u32 ctl)
3959{
3960 u32 vmx_msr_low, vmx_msr_high;
3961
3962 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3963 return vmx_msr_high & ctl;
3964}
3965
Yang, Sheng002c7f72007-07-31 14:23:01 +03003966static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003967{
3968 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08003969 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003970 u32 _pin_based_exec_control = 0;
3971 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003972 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003973 u32 _vmexit_control = 0;
3974 u32 _vmentry_control = 0;
3975
Paolo Bonzini13893092018-02-26 13:40:09 +01003976 memset(vmcs_conf, 0, sizeof(*vmcs_conf));
Raghavendra K T10166742012-02-07 23:19:20 +05303977 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003978#ifdef CONFIG_X86_64
3979 CPU_BASED_CR8_LOAD_EXITING |
3980 CPU_BASED_CR8_STORE_EXITING |
3981#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08003982 CPU_BASED_CR3_LOAD_EXITING |
3983 CPU_BASED_CR3_STORE_EXITING |
Quan Xu8eb73e2d2017-12-12 16:44:21 +08003984 CPU_BASED_UNCOND_IO_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003985 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03003986 CPU_BASED_USE_TSC_OFFSETING |
Wanpeng Li4d5422c2018-03-12 04:53:02 -07003987 CPU_BASED_MWAIT_EXITING |
3988 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02003989 CPU_BASED_INVLPG_EXITING |
3990 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06003991
Sheng Yangf78e0e22007-10-29 09:40:42 +08003992 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08003993 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08003994 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003995 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
3996 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003997 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003998#ifdef CONFIG_X86_64
3999 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
4000 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
4001 ~CPU_BASED_CR8_STORE_EXITING;
4002#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08004003 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08004004 min2 = 0;
4005 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08004006 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08004007 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08004008 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004009 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004010 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08004011 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Paolo Bonzini0367f202016-07-12 10:44:55 +02004012 SECONDARY_EXEC_DESC |
Mao, Junjiead756a12012-07-02 01:18:48 +00004013 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08004014 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08004015 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03004016 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08004017 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08004018 SECONDARY_EXEC_XSAVES |
David Hildenbrand736fdf72017-08-24 20:51:37 +02004019 SECONDARY_EXEC_RDSEED_EXITING |
4020 SECONDARY_EXEC_RDRAND_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08004021 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04004022 SECONDARY_EXEC_TSC_SCALING |
4023 SECONDARY_EXEC_ENABLE_VMFUNC;
Sheng Yangd56f5462008-04-25 10:13:16 +08004024 if (adjust_vmx_controls(min2, opt2,
4025 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08004026 &_cpu_based_2nd_exec_control) < 0)
4027 return -EIO;
4028 }
4029#ifndef CONFIG_X86_64
4030 if (!(_cpu_based_2nd_exec_control &
4031 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
4032 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
4033#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08004034
4035 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
4036 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08004037 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08004038 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
4039 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08004040
Wanpeng Li61f1dd92017-10-18 16:02:19 -07004041 rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
4042 &vmx_capability.ept, &vmx_capability.vpid);
4043
Sheng Yangd56f5462008-04-25 10:13:16 +08004044 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03004045 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
4046 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03004047 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
4048 CPU_BASED_CR3_STORE_EXITING |
4049 CPU_BASED_INVLPG_EXITING);
Wanpeng Li61f1dd92017-10-18 16:02:19 -07004050 } else if (vmx_capability.ept) {
4051 vmx_capability.ept = 0;
4052 pr_warn_once("EPT CAP should not exist if not support "
4053 "1-setting enable EPT VM-execution control\n");
4054 }
4055 if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
4056 vmx_capability.vpid) {
4057 vmx_capability.vpid = 0;
4058 pr_warn_once("VPID CAP should not exist if not support "
4059 "1-setting enable VPID VM-execution control\n");
Sheng Yangd56f5462008-04-25 10:13:16 +08004060 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004061
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02004062 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004063#ifdef CONFIG_X86_64
4064 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
4065#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08004066 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02004067 VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004068 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
4069 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03004070 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004071
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004072 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
4073 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
4074 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08004075 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
4076 &_pin_based_exec_control) < 0)
4077 return -EIO;
4078
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02004079 if (cpu_has_broken_vmx_preemption_timer())
4080 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08004081 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02004082 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08004083 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
4084
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01004085 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00004086 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004087 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
4088 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03004089 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004090
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08004091 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004092
4093 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
4094 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03004095 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004096
4097#ifdef CONFIG_X86_64
4098 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
4099 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03004100 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004101#endif
4102
4103 /* Require Write-Back (WB) memory type for VMCS accesses. */
4104 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03004105 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004106
Yang, Sheng002c7f72007-07-31 14:23:01 +03004107 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02004108 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03004109 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01004110
Liran Alon2307af12018-06-29 22:59:04 +03004111 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004112
Yang, Sheng002c7f72007-07-31 14:23:01 +03004113 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
4114 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004115 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03004116 vmcs_conf->vmexit_ctrl = _vmexit_control;
4117 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004118
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01004119 if (static_branch_unlikely(&enable_evmcs))
4120 evmcs_sanitize_exec_ctrls(vmcs_conf);
4121
Avi Kivity110312c2010-12-21 12:54:20 +02004122 cpu_has_load_ia32_efer =
4123 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
4124 VM_ENTRY_LOAD_IA32_EFER)
4125 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
4126 VM_EXIT_LOAD_IA32_EFER);
4127
Gleb Natapov8bf00a52011-10-05 14:01:22 +02004128 cpu_has_load_perf_global_ctrl =
4129 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
4130 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
4131 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
4132 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
4133
4134 /*
4135 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
Andrea Gelminibb3541f2016-05-21 14:14:44 +02004136 * but due to errata below it can't be used. Workaround is to use
Gleb Natapov8bf00a52011-10-05 14:01:22 +02004137 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
4138 *
4139 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
4140 *
4141 * AAK155 (model 26)
4142 * AAP115 (model 30)
4143 * AAT100 (model 37)
4144 * BC86,AAY89,BD102 (model 44)
4145 * BA97 (model 46)
4146 *
4147 */
4148 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
4149 switch (boot_cpu_data.x86_model) {
4150 case 26:
4151 case 30:
4152 case 37:
4153 case 44:
4154 case 46:
4155 cpu_has_load_perf_global_ctrl = false;
4156 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
4157 "does not work properly. Using workaround\n");
4158 break;
4159 default:
4160 break;
4161 }
4162 }
4163
Borislav Petkov782511b2016-04-04 22:25:03 +02004164 if (boot_cpu_has(X86_FEATURE_XSAVES))
Wanpeng Li20300092014-12-02 19:14:59 +08004165 rdmsrl(MSR_IA32_XSS, host_xss);
4166
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004167 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08004168}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004169
4170static struct vmcs *alloc_vmcs_cpu(int cpu)
4171{
4172 int node = cpu_to_node(cpu);
4173 struct page *pages;
4174 struct vmcs *vmcs;
4175
Vlastimil Babka96db8002015-09-08 15:03:50 -07004176 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004177 if (!pages)
4178 return NULL;
4179 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004180 memset(vmcs, 0, vmcs_config.size);
Liran Alon2307af12018-06-29 22:59:04 +03004181
4182 /* KVM supports Enlightened VMCS v1 only */
4183 if (static_branch_unlikely(&enable_evmcs))
4184 vmcs->revision_id = KVM_EVMCS_VERSION;
4185 else
4186 vmcs->revision_id = vmcs_config.revision_id;
4187
Avi Kivity6aa8b732006-12-10 02:21:36 -08004188 return vmcs;
4189}
4190
Avi Kivity6aa8b732006-12-10 02:21:36 -08004191static void free_vmcs(struct vmcs *vmcs)
4192{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004193 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004194}
4195
Nadav Har'Eld462b812011-05-24 15:26:10 +03004196/*
4197 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
4198 */
4199static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
4200{
4201 if (!loaded_vmcs->vmcs)
4202 return;
4203 loaded_vmcs_clear(loaded_vmcs);
4204 free_vmcs(loaded_vmcs->vmcs);
4205 loaded_vmcs->vmcs = NULL;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004206 if (loaded_vmcs->msr_bitmap)
4207 free_page((unsigned long)loaded_vmcs->msr_bitmap);
Jim Mattson355f4fb2016-10-28 08:29:39 -07004208 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03004209}
4210
Paolo Bonzinif21f1652018-01-11 12:16:15 +01004211static struct vmcs *alloc_vmcs(void)
4212{
4213 return alloc_vmcs_cpu(raw_smp_processor_id());
4214}
4215
4216static int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
4217{
4218 loaded_vmcs->vmcs = alloc_vmcs();
4219 if (!loaded_vmcs->vmcs)
4220 return -ENOMEM;
4221
4222 loaded_vmcs->shadow_vmcs = NULL;
4223 loaded_vmcs_init(loaded_vmcs);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004224
4225 if (cpu_has_vmx_msr_bitmap()) {
4226 loaded_vmcs->msr_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
4227 if (!loaded_vmcs->msr_bitmap)
4228 goto out_vmcs;
4229 memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
4230 }
Paolo Bonzinif21f1652018-01-11 12:16:15 +01004231 return 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004232
4233out_vmcs:
4234 free_loaded_vmcs(loaded_vmcs);
4235 return -ENOMEM;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01004236}
4237
Sam Ravnborg39959582007-06-01 00:47:13 -07004238static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004239{
4240 int cpu;
4241
Zachary Amsden3230bb42009-09-29 11:38:37 -10004242 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004243 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10004244 per_cpu(vmxarea, cpu) = NULL;
4245 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004246}
4247
Jim Mattsond37f4262017-12-22 12:12:16 -08004248enum vmcs_field_width {
4249 VMCS_FIELD_WIDTH_U16 = 0,
4250 VMCS_FIELD_WIDTH_U64 = 1,
4251 VMCS_FIELD_WIDTH_U32 = 2,
4252 VMCS_FIELD_WIDTH_NATURAL_WIDTH = 3
Jim Mattson85fd5142017-07-07 12:51:41 -07004253};
4254
Jim Mattsond37f4262017-12-22 12:12:16 -08004255static inline int vmcs_field_width(unsigned long field)
Jim Mattson85fd5142017-07-07 12:51:41 -07004256{
4257 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
Jim Mattsond37f4262017-12-22 12:12:16 -08004258 return VMCS_FIELD_WIDTH_U32;
Jim Mattson85fd5142017-07-07 12:51:41 -07004259 return (field >> 13) & 0x3 ;
4260}
4261
4262static inline int vmcs_field_readonly(unsigned long field)
4263{
4264 return (((field >> 10) & 0x3) == 1);
4265}
4266
Bandan Dasfe2b2012014-04-21 15:20:14 -04004267static void init_vmcs_shadow_fields(void)
4268{
4269 int i, j;
4270
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004271 for (i = j = 0; i < max_shadow_read_only_fields; i++) {
4272 u16 field = shadow_read_only_fields[i];
Jim Mattsond37f4262017-12-22 12:12:16 -08004273 if (vmcs_field_width(field) == VMCS_FIELD_WIDTH_U64 &&
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004274 (i + 1 == max_shadow_read_only_fields ||
4275 shadow_read_only_fields[i + 1] != field + 1))
4276 pr_err("Missing field from shadow_read_only_field %x\n",
4277 field + 1);
4278
4279 clear_bit(field, vmx_vmread_bitmap);
4280#ifdef CONFIG_X86_64
4281 if (field & 1)
4282 continue;
4283#endif
4284 if (j < i)
4285 shadow_read_only_fields[j] = field;
4286 j++;
4287 }
4288 max_shadow_read_only_fields = j;
Bandan Dasfe2b2012014-04-21 15:20:14 -04004289
4290 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004291 u16 field = shadow_read_write_fields[i];
Jim Mattsond37f4262017-12-22 12:12:16 -08004292 if (vmcs_field_width(field) == VMCS_FIELD_WIDTH_U64 &&
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004293 (i + 1 == max_shadow_read_write_fields ||
4294 shadow_read_write_fields[i + 1] != field + 1))
4295 pr_err("Missing field from shadow_read_write_field %x\n",
4296 field + 1);
4297
Paolo Bonzinic5d167b2017-12-13 11:05:19 +01004298 /*
4299 * PML and the preemption timer can be emulated, but the
4300 * processor cannot vmwrite to fields that don't exist
4301 * on bare metal.
4302 */
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004303 switch (field) {
Paolo Bonzinic5d167b2017-12-13 11:05:19 +01004304 case GUEST_PML_INDEX:
4305 if (!cpu_has_vmx_pml())
4306 continue;
4307 break;
4308 case VMX_PREEMPTION_TIMER_VALUE:
4309 if (!cpu_has_vmx_preemption_timer())
4310 continue;
4311 break;
4312 case GUEST_INTR_STATUS:
4313 if (!cpu_has_vmx_apicv())
Bandan Dasfe2b2012014-04-21 15:20:14 -04004314 continue;
4315 break;
4316 default:
4317 break;
4318 }
4319
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004320 clear_bit(field, vmx_vmwrite_bitmap);
4321 clear_bit(field, vmx_vmread_bitmap);
4322#ifdef CONFIG_X86_64
4323 if (field & 1)
4324 continue;
4325#endif
Bandan Dasfe2b2012014-04-21 15:20:14 -04004326 if (j < i)
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004327 shadow_read_write_fields[j] = field;
Bandan Dasfe2b2012014-04-21 15:20:14 -04004328 j++;
4329 }
4330 max_shadow_read_write_fields = j;
Bandan Dasfe2b2012014-04-21 15:20:14 -04004331}
4332
Avi Kivity6aa8b732006-12-10 02:21:36 -08004333static __init int alloc_kvm_area(void)
4334{
4335 int cpu;
4336
Zachary Amsden3230bb42009-09-29 11:38:37 -10004337 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004338 struct vmcs *vmcs;
4339
4340 vmcs = alloc_vmcs_cpu(cpu);
4341 if (!vmcs) {
4342 free_kvm_area();
4343 return -ENOMEM;
4344 }
4345
Liran Alon2307af12018-06-29 22:59:04 +03004346 /*
4347 * When eVMCS is enabled, alloc_vmcs_cpu() sets
4348 * vmcs->revision_id to KVM_EVMCS_VERSION instead of
4349 * revision_id reported by MSR_IA32_VMX_BASIC.
4350 *
4351 * However, even though not explictly documented by
4352 * TLFS, VMXArea passed as VMXON argument should
4353 * still be marked with revision_id reported by
4354 * physical CPU.
4355 */
4356 if (static_branch_unlikely(&enable_evmcs))
4357 vmcs->revision_id = vmcs_config.revision_id;
4358
Avi Kivity6aa8b732006-12-10 02:21:36 -08004359 per_cpu(vmxarea, cpu) = vmcs;
4360 }
4361 return 0;
4362}
4363
Gleb Natapov91b0aa22013-01-21 15:36:47 +02004364static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02004365 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004366{
Gleb Natapovd99e4152012-12-20 16:57:45 +02004367 if (!emulate_invalid_guest_state) {
4368 /*
4369 * CS and SS RPL should be equal during guest entry according
4370 * to VMX spec, but in reality it is not always so. Since vcpu
4371 * is in the middle of the transition from real mode to
4372 * protected mode it is safe to assume that RPL 0 is a good
4373 * default value.
4374 */
4375 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03004376 save->selector &= ~SEGMENT_RPL_MASK;
4377 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02004378 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004379 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02004380 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004381}
4382
4383static void enter_pmode(struct kvm_vcpu *vcpu)
4384{
4385 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004386 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004387
Gleb Natapovd99e4152012-12-20 16:57:45 +02004388 /*
4389 * Update real mode segment cache. It may be not up-to-date if sement
4390 * register was written while vcpu was in a guest mode.
4391 */
4392 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
4393 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
4394 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
4395 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
4396 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
4397 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
4398
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004399 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004400
Avi Kivity2fb92db2011-04-27 19:42:18 +03004401 vmx_segment_cache_clear(vmx);
4402
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004403 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004404
4405 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03004406 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
4407 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004408 vmcs_writel(GUEST_RFLAGS, flags);
4409
Rusty Russell66aee912007-07-17 23:34:16 +10004410 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
4411 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004412
4413 update_exception_bitmap(vcpu);
4414
Gleb Natapov91b0aa22013-01-21 15:36:47 +02004415 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
4416 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
4417 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
4418 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
4419 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
4420 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004421}
4422
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004423static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004424{
Mathias Krause772e0312012-08-30 01:30:19 +02004425 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02004426 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004427
Gleb Natapovd99e4152012-12-20 16:57:45 +02004428 var.dpl = 0x3;
4429 if (seg == VCPU_SREG_CS)
4430 var.type = 0x3;
4431
4432 if (!emulate_invalid_guest_state) {
4433 var.selector = var.base >> 4;
4434 var.base = var.base & 0xffff0;
4435 var.limit = 0xffff;
4436 var.g = 0;
4437 var.db = 0;
4438 var.present = 1;
4439 var.s = 1;
4440 var.l = 0;
4441 var.unusable = 0;
4442 var.type = 0x3;
4443 var.avl = 0;
4444 if (save->base & 0xf)
4445 printk_once(KERN_WARNING "kvm: segment base is not "
4446 "paragraph aligned when entering "
4447 "protected mode (seg=%d)", seg);
4448 }
4449
4450 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05004451 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004452 vmcs_write32(sf->limit, var.limit);
4453 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004454}
4455
4456static void enter_rmode(struct kvm_vcpu *vcpu)
4457{
4458 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004459 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004460 struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004461
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004462 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
4463 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
4464 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
4465 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
4466 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004467 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
4468 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004469
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004470 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004471
Gleb Natapov776e58e2011-03-13 12:34:27 +02004472 /*
4473 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004474 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02004475 */
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004476 if (!kvm_vmx->tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02004477 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
4478 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02004479
Avi Kivity2fb92db2011-04-27 19:42:18 +03004480 vmx_segment_cache_clear(vmx);
4481
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004482 vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004483 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004484 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4485
4486 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03004487 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004488
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01004489 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004490
4491 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10004492 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004493 update_exception_bitmap(vcpu);
4494
Gleb Natapovd99e4152012-12-20 16:57:45 +02004495 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
4496 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
4497 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
4498 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
4499 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
4500 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004501
Eddie Dong8668a3c2007-10-10 14:26:45 +08004502 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004503}
4504
Amit Shah401d10d2009-02-20 22:53:37 +05304505static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
4506{
4507 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03004508 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
4509
4510 if (!msr)
4511 return;
Amit Shah401d10d2009-02-20 22:53:37 +05304512
Avi Kivity44ea2b12009-09-06 15:55:37 +03004513 /*
4514 * Force kernel_gs_base reloading before EFER changes, as control
4515 * of this msr depends on is_long_mode().
4516 */
4517 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02004518 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05304519 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02004520 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05304521 msr->data = efer;
4522 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02004523 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05304524
4525 msr->data = efer & ~EFER_LME;
4526 }
4527 setup_msrs(vmx);
4528}
4529
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004530#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004531
4532static void enter_lmode(struct kvm_vcpu *vcpu)
4533{
4534 u32 guest_tr_ar;
4535
Avi Kivity2fb92db2011-04-27 19:42:18 +03004536 vmx_segment_cache_clear(to_vmx(vcpu));
4537
Avi Kivity6aa8b732006-12-10 02:21:36 -08004538 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004539 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02004540 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
4541 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004542 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004543 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
4544 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004545 }
Avi Kivityda38f432010-07-06 11:30:49 +03004546 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004547}
4548
4549static void exit_lmode(struct kvm_vcpu *vcpu)
4550{
Gleb Natapov2961e8762013-11-25 15:37:13 +02004551 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03004552 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004553}
4554
4555#endif
4556
Wanpeng Lic2ba05c2017-12-12 17:33:03 -08004557static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid,
4558 bool invalidate_gpa)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004559{
Wanpeng Lic2ba05c2017-12-12 17:33:03 -08004560 if (enable_ept && (invalidate_gpa || !enable_vpid)) {
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004561 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
4562 return;
Peter Feiner995f00a2017-06-30 17:26:32 -07004563 ept_sync_context(construct_eptp(vcpu, vcpu->arch.mmu.root_hpa));
Jim Mattsonf0b98c02017-03-15 07:56:11 -07004564 } else {
4565 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004566 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08004567}
4568
Wanpeng Lic2ba05c2017-12-12 17:33:03 -08004569static void vmx_flush_tlb(struct kvm_vcpu *vcpu, bool invalidate_gpa)
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004570{
Wanpeng Lic2ba05c2017-12-12 17:33:03 -08004571 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid, invalidate_gpa);
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004572}
4573
Avi Kivitye8467fd2009-12-29 18:43:06 +02004574static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
4575{
4576 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
4577
4578 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
4579 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
4580}
4581
Avi Kivityaff48ba2010-12-05 18:56:11 +02004582static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
4583{
Sean Christophersonb4d18512018-03-05 12:04:40 -08004584 if (enable_unrestricted_guest || (enable_ept && is_paging(vcpu)))
Avi Kivityaff48ba2010-12-05 18:56:11 +02004585 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
4586 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
4587}
4588
Anthony Liguori25c4c272007-04-27 09:29:21 +03004589static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08004590{
Avi Kivityfc78f512009-12-07 12:16:48 +02004591 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
4592
4593 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
4594 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08004595}
4596
Sheng Yang14394422008-04-28 12:24:45 +08004597static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
4598{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004599 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4600
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004601 if (!test_bit(VCPU_EXREG_PDPTR,
4602 (unsigned long *)&vcpu->arch.regs_dirty))
4603 return;
4604
Sheng Yang14394422008-04-28 12:24:45 +08004605 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004606 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
4607 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
4608 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
4609 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08004610 }
4611}
4612
Avi Kivity8f5d5492009-05-31 18:41:29 +03004613static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
4614{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004615 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4616
Avi Kivity8f5d5492009-05-31 18:41:29 +03004617 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004618 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
4619 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
4620 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
4621 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004622 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004623
4624 __set_bit(VCPU_EXREG_PDPTR,
4625 (unsigned long *)&vcpu->arch.regs_avail);
4626 __set_bit(VCPU_EXREG_PDPTR,
4627 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004628}
4629
David Matlack38991522016-11-29 18:14:08 -08004630static bool nested_guest_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4631{
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004632 u64 fixed0 = to_vmx(vcpu)->nested.msrs.cr0_fixed0;
4633 u64 fixed1 = to_vmx(vcpu)->nested.msrs.cr0_fixed1;
David Matlack38991522016-11-29 18:14:08 -08004634 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4635
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004636 if (to_vmx(vcpu)->nested.msrs.secondary_ctls_high &
David Matlack38991522016-11-29 18:14:08 -08004637 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
4638 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
4639 fixed0 &= ~(X86_CR0_PE | X86_CR0_PG);
4640
4641 return fixed_bits_valid(val, fixed0, fixed1);
4642}
4643
4644static bool nested_host_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4645{
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004646 u64 fixed0 = to_vmx(vcpu)->nested.msrs.cr0_fixed0;
4647 u64 fixed1 = to_vmx(vcpu)->nested.msrs.cr0_fixed1;
David Matlack38991522016-11-29 18:14:08 -08004648
4649 return fixed_bits_valid(val, fixed0, fixed1);
4650}
4651
4652static bool nested_cr4_valid(struct kvm_vcpu *vcpu, unsigned long val)
4653{
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004654 u64 fixed0 = to_vmx(vcpu)->nested.msrs.cr4_fixed0;
4655 u64 fixed1 = to_vmx(vcpu)->nested.msrs.cr4_fixed1;
David Matlack38991522016-11-29 18:14:08 -08004656
4657 return fixed_bits_valid(val, fixed0, fixed1);
4658}
4659
4660/* No difference in the restrictions on guest and host CR4 in VMX operation. */
4661#define nested_guest_cr4_valid nested_cr4_valid
4662#define nested_host_cr4_valid nested_cr4_valid
4663
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004664static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08004665
4666static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
4667 unsigned long cr0,
4668 struct kvm_vcpu *vcpu)
4669{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03004670 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
4671 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004672 if (!(cr0 & X86_CR0_PG)) {
4673 /* From paging/starting to nonpaging */
4674 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004675 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08004676 (CPU_BASED_CR3_LOAD_EXITING |
4677 CPU_BASED_CR3_STORE_EXITING));
4678 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004679 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004680 } else if (!is_paging(vcpu)) {
4681 /* From nonpaging to paging */
4682 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004683 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08004684 ~(CPU_BASED_CR3_LOAD_EXITING |
4685 CPU_BASED_CR3_STORE_EXITING));
4686 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004687 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004688 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08004689
4690 if (!(cr0 & X86_CR0_WP))
4691 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08004692}
4693
Avi Kivity6aa8b732006-12-10 02:21:36 -08004694static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
4695{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004696 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004697 unsigned long hw_cr0;
4698
Gleb Natapov50378782013-02-04 16:00:28 +02004699 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004700 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02004701 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02004702 else {
Gleb Natapov50378782013-02-04 16:00:28 +02004703 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08004704
Gleb Natapov218e7632013-01-21 15:36:45 +02004705 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
4706 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004707
Gleb Natapov218e7632013-01-21 15:36:45 +02004708 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
4709 enter_rmode(vcpu);
4710 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004711
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004712#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02004713 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10004714 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004715 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10004716 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004717 exit_lmode(vcpu);
4718 }
4719#endif
4720
Sean Christophersonb4d18512018-03-05 12:04:40 -08004721 if (enable_ept && !enable_unrestricted_guest)
Sheng Yang14394422008-04-28 12:24:45 +08004722 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
4723
Avi Kivity6aa8b732006-12-10 02:21:36 -08004724 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08004725 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004726 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02004727
4728 /* depends on vcpu->arch.cr0 to be set to a new value */
4729 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004730}
4731
Yu Zhang855feb62017-08-24 20:27:55 +08004732static int get_ept_level(struct kvm_vcpu *vcpu)
4733{
4734 if (cpu_has_vmx_ept_5levels() && (cpuid_maxphyaddr(vcpu) > 48))
4735 return 5;
4736 return 4;
4737}
4738
Peter Feiner995f00a2017-06-30 17:26:32 -07004739static u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08004740{
Yu Zhang855feb62017-08-24 20:27:55 +08004741 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08004742
Yu Zhang855feb62017-08-24 20:27:55 +08004743 eptp |= (get_ept_level(vcpu) == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08004744
Peter Feiner995f00a2017-06-30 17:26:32 -07004745 if (enable_ept_ad_bits &&
4746 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02004747 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08004748 eptp |= (root_hpa & PAGE_MASK);
4749
4750 return eptp;
4751}
4752
Avi Kivity6aa8b732006-12-10 02:21:36 -08004753static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
4754{
Sheng Yang14394422008-04-28 12:24:45 +08004755 unsigned long guest_cr3;
4756 u64 eptp;
4757
4758 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02004759 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07004760 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08004761 vmcs_write64(EPT_POINTER, eptp);
Sean Christophersone90008d2018-03-05 12:04:37 -08004762 if (enable_unrestricted_guest || is_paging(vcpu) ||
4763 is_guest_mode(vcpu))
Jan Kiszka59ab5a82013-08-08 16:26:29 +02004764 guest_cr3 = kvm_read_cr3(vcpu);
4765 else
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004766 guest_cr3 = to_kvm_vmx(vcpu->kvm)->ept_identity_map_addr;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02004767 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004768 }
4769
Wanpeng Lic2ba05c2017-12-12 17:33:03 -08004770 vmx_flush_tlb(vcpu, true);
Sheng Yang14394422008-04-28 12:24:45 +08004771 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004772}
4773
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004774static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004775{
Ben Serebrin085e68e2015-04-16 11:58:05 -07004776 /*
4777 * Pass through host's Machine Check Enable value to hw_cr4, which
4778 * is in force while we are in guest mode. Do not let guests control
4779 * this bit, even if host CR4.MCE == 0.
4780 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08004781 unsigned long hw_cr4;
4782
4783 hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
4784 if (enable_unrestricted_guest)
4785 hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
4786 else if (to_vmx(vcpu)->rmode.vm86_active)
4787 hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
4788 else
4789 hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08004790
Sean Christopherson64f7a112018-04-30 10:01:06 -07004791 if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
4792 if (cr4 & X86_CR4_UMIP) {
4793 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
Paolo Bonzini0367f202016-07-12 10:44:55 +02004794 SECONDARY_EXEC_DESC);
Sean Christopherson64f7a112018-04-30 10:01:06 -07004795 hw_cr4 &= ~X86_CR4_UMIP;
4796 } else if (!is_guest_mode(vcpu) ||
4797 !nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC))
4798 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
4799 SECONDARY_EXEC_DESC);
4800 }
Paolo Bonzini0367f202016-07-12 10:44:55 +02004801
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004802 if (cr4 & X86_CR4_VMXE) {
4803 /*
4804 * To use VMXON (and later other VMX instructions), a guest
4805 * must first be able to turn on cr4.VMXE (see handle_vmon()).
4806 * So basically the check on whether to allow nested VMX
4807 * is here.
4808 */
4809 if (!nested_vmx_allowed(vcpu))
4810 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004811 }
David Matlack38991522016-11-29 18:14:08 -08004812
4813 if (to_vmx(vcpu)->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004814 return 1;
4815
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004816 vcpu->arch.cr4 = cr4;
Sheng Yang14394422008-04-28 12:24:45 +08004817
Sean Christopherson5dc1f042018-03-05 12:04:39 -08004818 if (!enable_unrestricted_guest) {
4819 if (enable_ept) {
4820 if (!is_paging(vcpu)) {
4821 hw_cr4 &= ~X86_CR4_PAE;
4822 hw_cr4 |= X86_CR4_PSE;
4823 } else if (!(cr4 & X86_CR4_PAE)) {
4824 hw_cr4 &= ~X86_CR4_PAE;
4825 }
4826 }
4827
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004828 /*
Huaitong Handdba2622016-03-22 16:51:15 +08004829 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
4830 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
4831 * to be manually disabled when guest switches to non-paging
4832 * mode.
4833 *
4834 * If !enable_unrestricted_guest, the CPU is always running
4835 * with CR0.PG=1 and CR4 needs to be modified.
4836 * If enable_unrestricted_guest, the CPU automatically
4837 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004838 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08004839 if (!is_paging(vcpu))
4840 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
4841 }
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004842
Sheng Yang14394422008-04-28 12:24:45 +08004843 vmcs_writel(CR4_READ_SHADOW, cr4);
4844 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004845 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004846}
4847
Avi Kivity6aa8b732006-12-10 02:21:36 -08004848static void vmx_get_segment(struct kvm_vcpu *vcpu,
4849 struct kvm_segment *var, int seg)
4850{
Avi Kivitya9179492011-01-03 14:28:52 +02004851 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004852 u32 ar;
4853
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004854 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004855 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02004856 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03004857 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004858 return;
Avi Kivity1390a282012-08-21 17:07:08 +03004859 var->base = vmx_read_guest_seg_base(vmx, seg);
4860 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4861 return;
Avi Kivitya9179492011-01-03 14:28:52 +02004862 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004863 var->base = vmx_read_guest_seg_base(vmx, seg);
4864 var->limit = vmx_read_guest_seg_limit(vmx, seg);
4865 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4866 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03004867 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004868 var->type = ar & 15;
4869 var->s = (ar >> 4) & 1;
4870 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03004871 /*
4872 * Some userspaces do not preserve unusable property. Since usable
4873 * segment has to be present according to VMX spec we can use present
4874 * property to amend userspace bug by making unusable segment always
4875 * nonpresent. vmx_segment_access_rights() already marks nonpresent
4876 * segment as unusable.
4877 */
4878 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004879 var->avl = (ar >> 12) & 1;
4880 var->l = (ar >> 13) & 1;
4881 var->db = (ar >> 14) & 1;
4882 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004883}
4884
Avi Kivitya9179492011-01-03 14:28:52 +02004885static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
4886{
Avi Kivitya9179492011-01-03 14:28:52 +02004887 struct kvm_segment s;
4888
4889 if (to_vmx(vcpu)->rmode.vm86_active) {
4890 vmx_get_segment(vcpu, &s, seg);
4891 return s.base;
4892 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004893 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02004894}
4895
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004896static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02004897{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004898 struct vcpu_vmx *vmx = to_vmx(vcpu);
4899
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004900 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02004901 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004902 else {
4903 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004904 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02004905 }
Avi Kivity69c73022011-03-07 15:26:44 +02004906}
4907
Avi Kivity653e3102007-05-07 10:55:37 +03004908static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004909{
Avi Kivity6aa8b732006-12-10 02:21:36 -08004910 u32 ar;
4911
Avi Kivityf0495f92012-06-07 17:06:10 +03004912 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004913 ar = 1 << 16;
4914 else {
4915 ar = var->type & 15;
4916 ar |= (var->s & 1) << 4;
4917 ar |= (var->dpl & 3) << 5;
4918 ar |= (var->present & 1) << 7;
4919 ar |= (var->avl & 1) << 12;
4920 ar |= (var->l & 1) << 13;
4921 ar |= (var->db & 1) << 14;
4922 ar |= (var->g & 1) << 15;
4923 }
Avi Kivity653e3102007-05-07 10:55:37 +03004924
4925 return ar;
4926}
4927
4928static void vmx_set_segment(struct kvm_vcpu *vcpu,
4929 struct kvm_segment *var, int seg)
4930{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004931 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02004932 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03004933
Avi Kivity2fb92db2011-04-27 19:42:18 +03004934 vmx_segment_cache_clear(vmx);
4935
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004936 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
4937 vmx->rmode.segs[seg] = *var;
4938 if (seg == VCPU_SREG_TR)
4939 vmcs_write16(sf->selector, var->selector);
4940 else if (var->s)
4941 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004942 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03004943 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004944
Avi Kivity653e3102007-05-07 10:55:37 +03004945 vmcs_writel(sf->base, var->base);
4946 vmcs_write32(sf->limit, var->limit);
4947 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004948
4949 /*
4950 * Fix the "Accessed" bit in AR field of segment registers for older
4951 * qemu binaries.
4952 * IA32 arch specifies that at the time of processor reset the
4953 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08004954 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004955 * state vmexit when "unrestricted guest" mode is turned on.
4956 * Fix for this setup issue in cpu_reset is being pushed in the qemu
4957 * tree. Newer qemu binaries with that qemu fix would not need this
4958 * kvm hack.
4959 */
4960 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02004961 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004962
Gleb Natapovf924d662012-12-12 19:10:55 +02004963 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02004964
4965out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01004966 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004967}
4968
Avi Kivity6aa8b732006-12-10 02:21:36 -08004969static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
4970{
Avi Kivity2fb92db2011-04-27 19:42:18 +03004971 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004972
4973 *db = (ar >> 14) & 1;
4974 *l = (ar >> 13) & 1;
4975}
4976
Gleb Natapov89a27f42010-02-16 10:51:48 +02004977static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004978{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004979 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
4980 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004981}
4982
Gleb Natapov89a27f42010-02-16 10:51:48 +02004983static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004984{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004985 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
4986 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004987}
4988
Gleb Natapov89a27f42010-02-16 10:51:48 +02004989static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004990{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004991 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
4992 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004993}
4994
Gleb Natapov89a27f42010-02-16 10:51:48 +02004995static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004996{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004997 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
4998 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004999}
5000
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005001static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
5002{
5003 struct kvm_segment var;
5004 u32 ar;
5005
5006 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02005007 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02005008 if (seg == VCPU_SREG_CS)
5009 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005010 ar = vmx_segment_access_rights(&var);
5011
5012 if (var.base != (var.selector << 4))
5013 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02005014 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005015 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02005016 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005017 return false;
5018
5019 return true;
5020}
5021
5022static bool code_segment_valid(struct kvm_vcpu *vcpu)
5023{
5024 struct kvm_segment cs;
5025 unsigned int cs_rpl;
5026
5027 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03005028 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005029
Avi Kivity1872a3f2009-01-04 23:26:52 +02005030 if (cs.unusable)
5031 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07005032 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005033 return false;
5034 if (!cs.s)
5035 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07005036 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005037 if (cs.dpl > cs_rpl)
5038 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02005039 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005040 if (cs.dpl != cs_rpl)
5041 return false;
5042 }
5043 if (!cs.present)
5044 return false;
5045
5046 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
5047 return true;
5048}
5049
5050static bool stack_segment_valid(struct kvm_vcpu *vcpu)
5051{
5052 struct kvm_segment ss;
5053 unsigned int ss_rpl;
5054
5055 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03005056 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005057
Avi Kivity1872a3f2009-01-04 23:26:52 +02005058 if (ss.unusable)
5059 return true;
5060 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005061 return false;
5062 if (!ss.s)
5063 return false;
5064 if (ss.dpl != ss_rpl) /* DPL != RPL */
5065 return false;
5066 if (!ss.present)
5067 return false;
5068
5069 return true;
5070}
5071
5072static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
5073{
5074 struct kvm_segment var;
5075 unsigned int rpl;
5076
5077 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03005078 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005079
Avi Kivity1872a3f2009-01-04 23:26:52 +02005080 if (var.unusable)
5081 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005082 if (!var.s)
5083 return false;
5084 if (!var.present)
5085 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07005086 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005087 if (var.dpl < rpl) /* DPL < RPL */
5088 return false;
5089 }
5090
5091 /* TODO: Add other members to kvm_segment_field to allow checking for other access
5092 * rights flags
5093 */
5094 return true;
5095}
5096
5097static bool tr_valid(struct kvm_vcpu *vcpu)
5098{
5099 struct kvm_segment tr;
5100
5101 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
5102
Avi Kivity1872a3f2009-01-04 23:26:52 +02005103 if (tr.unusable)
5104 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03005105 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005106 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02005107 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005108 return false;
5109 if (!tr.present)
5110 return false;
5111
5112 return true;
5113}
5114
5115static bool ldtr_valid(struct kvm_vcpu *vcpu)
5116{
5117 struct kvm_segment ldtr;
5118
5119 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
5120
Avi Kivity1872a3f2009-01-04 23:26:52 +02005121 if (ldtr.unusable)
5122 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03005123 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005124 return false;
5125 if (ldtr.type != 2)
5126 return false;
5127 if (!ldtr.present)
5128 return false;
5129
5130 return true;
5131}
5132
5133static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
5134{
5135 struct kvm_segment cs, ss;
5136
5137 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5138 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
5139
Nadav Amitb32a9912015-03-29 16:33:04 +03005140 return ((cs.selector & SEGMENT_RPL_MASK) ==
5141 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005142}
5143
5144/*
5145 * Check if guest state is valid. Returns true if valid, false if
5146 * not.
5147 * We assume that registers are always usable
5148 */
5149static bool guest_state_valid(struct kvm_vcpu *vcpu)
5150{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02005151 if (enable_unrestricted_guest)
5152 return true;
5153
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005154 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03005155 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005156 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
5157 return false;
5158 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
5159 return false;
5160 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
5161 return false;
5162 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
5163 return false;
5164 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
5165 return false;
5166 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
5167 return false;
5168 } else {
5169 /* protected mode guest state checks */
5170 if (!cs_ss_rpl_check(vcpu))
5171 return false;
5172 if (!code_segment_valid(vcpu))
5173 return false;
5174 if (!stack_segment_valid(vcpu))
5175 return false;
5176 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
5177 return false;
5178 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
5179 return false;
5180 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
5181 return false;
5182 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
5183 return false;
5184 if (!tr_valid(vcpu))
5185 return false;
5186 if (!ldtr_valid(vcpu))
5187 return false;
5188 }
5189 /* TODO:
5190 * - Add checks on RIP
5191 * - Add checks on RFLAGS
5192 */
5193
5194 return true;
5195}
5196
Jim Mattson5fa99cb2017-07-06 16:33:07 -07005197static bool page_address_valid(struct kvm_vcpu *vcpu, gpa_t gpa)
5198{
5199 return PAGE_ALIGNED(gpa) && !(gpa >> cpuid_maxphyaddr(vcpu));
5200}
5201
Mike Dayd77c26f2007-10-08 09:02:08 -04005202static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005203{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08005204 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02005205 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005206 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005207
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08005208 idx = srcu_read_lock(&kvm->srcu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005209 fn = to_kvm_vmx(kvm)->tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02005210 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
5211 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005212 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02005213 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08005214 r = kvm_write_guest_page(kvm, fn++, &data,
5215 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02005216 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005217 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02005218 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
5219 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005220 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02005221 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
5222 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005223 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02005224 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005225 r = kvm_write_guest_page(kvm, fn, &data,
5226 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
5227 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005228out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08005229 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005230 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005231}
5232
Sheng Yangb7ebfb02008-04-25 21:44:52 +08005233static int init_rmode_identity_map(struct kvm *kvm)
5234{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005235 struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08005236 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08005237 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08005238 u32 tmp;
5239
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005240 /* Protect kvm_vmx->ept_identity_pagetable_done. */
Tang Chena255d472014-09-16 18:41:58 +08005241 mutex_lock(&kvm->slots_lock);
5242
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005243 if (likely(kvm_vmx->ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08005244 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08005245
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005246 if (!kvm_vmx->ept_identity_map_addr)
5247 kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
5248 identity_map_pfn = kvm_vmx->ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08005249
David Hildenbrandd8a6e362017-08-24 20:51:34 +02005250 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005251 kvm_vmx->ept_identity_map_addr, PAGE_SIZE);
Tang Chenf51770e2014-09-16 18:41:59 +08005252 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08005253 goto out2;
5254
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08005255 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08005256 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
5257 if (r < 0)
5258 goto out;
5259 /* Set up identity-mapping pagetable for EPT in real mode */
5260 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
5261 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
5262 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
5263 r = kvm_write_guest_page(kvm, identity_map_pfn,
5264 &tmp, i * sizeof(tmp), sizeof(tmp));
5265 if (r < 0)
5266 goto out;
5267 }
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005268 kvm_vmx->ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08005269
Sheng Yangb7ebfb02008-04-25 21:44:52 +08005270out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08005271 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08005272
5273out2:
5274 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08005275 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08005276}
5277
Avi Kivity6aa8b732006-12-10 02:21:36 -08005278static void seg_setup(int seg)
5279{
Mathias Krause772e0312012-08-30 01:30:19 +02005280 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07005281 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005282
5283 vmcs_write16(sf->selector, 0);
5284 vmcs_writel(sf->base, 0);
5285 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02005286 ar = 0x93;
5287 if (seg == VCPU_SREG_CS)
5288 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07005289
5290 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005291}
5292
Sheng Yangf78e0e22007-10-29 09:40:42 +08005293static int alloc_apic_access_page(struct kvm *kvm)
5294{
Xiao Guangrong44841412012-09-07 14:14:20 +08005295 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005296 int r = 0;
5297
Marcelo Tosatti79fac952009-12-23 14:35:26 -02005298 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08005299 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005300 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005301 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
5302 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08005303 if (r)
5304 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02005305
Tang Chen73a6d942014-09-11 13:38:00 +08005306 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08005307 if (is_error_page(page)) {
5308 r = -EFAULT;
5309 goto out;
5310 }
5311
Tang Chenc24ae0d2014-09-24 15:57:58 +08005312 /*
5313 * Do not pin the page in memory, so that memory hot-unplug
5314 * is able to migrate it.
5315 */
5316 put_page(page);
5317 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005318out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02005319 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08005320 return r;
5321}
5322
Wanpeng Li991e7a02015-09-16 17:30:05 +08005323static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08005324{
5325 int vpid;
5326
Avi Kivity919818a2009-03-23 18:01:29 +02005327 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08005328 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08005329 spin_lock(&vmx_vpid_lock);
5330 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08005331 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08005332 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08005333 else
5334 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08005335 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08005336 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08005337}
5338
Wanpeng Li991e7a02015-09-16 17:30:05 +08005339static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08005340{
Wanpeng Li991e7a02015-09-16 17:30:05 +08005341 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08005342 return;
5343 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08005344 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08005345 spin_unlock(&vmx_vpid_lock);
5346}
5347
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005348static void __always_inline vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
5349 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08005350{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02005351 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08005352
5353 if (!cpu_has_vmx_msr_bitmap())
5354 return;
5355
5356 /*
5357 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
5358 * have the write-low and read-high bitmap offsets the wrong way round.
5359 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
5360 */
Sheng Yang25c5f222008-03-28 13:18:56 +08005361 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08005362 if (type & MSR_TYPE_R)
5363 /* read-low */
5364 __clear_bit(msr, msr_bitmap + 0x000 / f);
5365
5366 if (type & MSR_TYPE_W)
5367 /* write-low */
5368 __clear_bit(msr, msr_bitmap + 0x800 / f);
5369
Sheng Yang25c5f222008-03-28 13:18:56 +08005370 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
5371 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08005372 if (type & MSR_TYPE_R)
5373 /* read-high */
5374 __clear_bit(msr, msr_bitmap + 0x400 / f);
5375
5376 if (type & MSR_TYPE_W)
5377 /* write-high */
5378 __clear_bit(msr, msr_bitmap + 0xc00 / f);
5379
5380 }
5381}
5382
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005383static void __always_inline vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
5384 u32 msr, int type)
5385{
5386 int f = sizeof(unsigned long);
5387
5388 if (!cpu_has_vmx_msr_bitmap())
5389 return;
5390
5391 /*
5392 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
5393 * have the write-low and read-high bitmap offsets the wrong way round.
5394 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
5395 */
5396 if (msr <= 0x1fff) {
5397 if (type & MSR_TYPE_R)
5398 /* read-low */
5399 __set_bit(msr, msr_bitmap + 0x000 / f);
5400
5401 if (type & MSR_TYPE_W)
5402 /* write-low */
5403 __set_bit(msr, msr_bitmap + 0x800 / f);
5404
5405 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
5406 msr &= 0x1fff;
5407 if (type & MSR_TYPE_R)
5408 /* read-high */
5409 __set_bit(msr, msr_bitmap + 0x400 / f);
5410
5411 if (type & MSR_TYPE_W)
5412 /* write-high */
5413 __set_bit(msr, msr_bitmap + 0xc00 / f);
5414
5415 }
5416}
5417
5418static void __always_inline vmx_set_intercept_for_msr(unsigned long *msr_bitmap,
5419 u32 msr, int type, bool value)
5420{
5421 if (value)
5422 vmx_enable_intercept_for_msr(msr_bitmap, msr, type);
5423 else
5424 vmx_disable_intercept_for_msr(msr_bitmap, msr, type);
5425}
5426
Wincy Vanf2b93282015-02-03 23:56:03 +08005427/*
5428 * If a msr is allowed by L0, we should check whether it is allowed by L1.
5429 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
5430 */
5431static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
5432 unsigned long *msr_bitmap_nested,
5433 u32 msr, int type)
5434{
5435 int f = sizeof(unsigned long);
5436
Wincy Vanf2b93282015-02-03 23:56:03 +08005437 /*
5438 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
5439 * have the write-low and read-high bitmap offsets the wrong way round.
5440 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
5441 */
5442 if (msr <= 0x1fff) {
5443 if (type & MSR_TYPE_R &&
5444 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
5445 /* read-low */
5446 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
5447
5448 if (type & MSR_TYPE_W &&
5449 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
5450 /* write-low */
5451 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
5452
5453 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
5454 msr &= 0x1fff;
5455 if (type & MSR_TYPE_R &&
5456 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
5457 /* read-high */
5458 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
5459
5460 if (type & MSR_TYPE_W &&
5461 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
5462 /* write-high */
5463 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
5464
5465 }
5466}
5467
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005468static u8 vmx_msr_bitmap_mode(struct kvm_vcpu *vcpu)
Avi Kivity58972972009-02-24 22:26:47 +02005469{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005470 u8 mode = 0;
5471
5472 if (cpu_has_secondary_exec_ctrls() &&
5473 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
5474 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
5475 mode |= MSR_BITMAP_MODE_X2APIC;
5476 if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
5477 mode |= MSR_BITMAP_MODE_X2APIC_APICV;
5478 }
5479
5480 if (is_long_mode(vcpu))
5481 mode |= MSR_BITMAP_MODE_LM;
5482
5483 return mode;
Yang Zhang8d146952013-01-25 10:18:50 +08005484}
5485
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005486#define X2APIC_MSR(r) (APIC_BASE_MSR + ((r) >> 4))
5487
5488static void vmx_update_msr_bitmap_x2apic(unsigned long *msr_bitmap,
5489 u8 mode)
Yang Zhang8d146952013-01-25 10:18:50 +08005490{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005491 int msr;
5492
5493 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
5494 unsigned word = msr / BITS_PER_LONG;
5495 msr_bitmap[word] = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;
5496 msr_bitmap[word + (0x800 / sizeof(long))] = ~0;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08005497 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005498
5499 if (mode & MSR_BITMAP_MODE_X2APIC) {
5500 /*
5501 * TPR reads and writes can be virtualized even if virtual interrupt
5502 * delivery is not in use.
5503 */
5504 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW);
5505 if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
5506 vmx_enable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_R);
5507 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
5508 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
5509 }
5510 }
5511}
5512
5513static void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu)
5514{
5515 struct vcpu_vmx *vmx = to_vmx(vcpu);
5516 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
5517 u8 mode = vmx_msr_bitmap_mode(vcpu);
5518 u8 changed = mode ^ vmx->msr_bitmap_mode;
5519
5520 if (!changed)
5521 return;
5522
5523 vmx_set_intercept_for_msr(msr_bitmap, MSR_KERNEL_GS_BASE, MSR_TYPE_RW,
5524 !(mode & MSR_BITMAP_MODE_LM));
5525
5526 if (changed & (MSR_BITMAP_MODE_X2APIC | MSR_BITMAP_MODE_X2APIC_APICV))
5527 vmx_update_msr_bitmap_x2apic(msr_bitmap, mode);
5528
5529 vmx->msr_bitmap_mode = mode;
Avi Kivity58972972009-02-24 22:26:47 +02005530}
5531
Suravee Suthikulpanitb2a05fe2017-09-12 10:42:41 -05005532static bool vmx_get_enable_apicv(struct kvm_vcpu *vcpu)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02005533{
Andrey Smetanind62caab2015-11-10 15:36:33 +03005534 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02005535}
5536
David Matlackc9f04402017-08-01 14:00:40 -07005537static void nested_mark_vmcs12_pages_dirty(struct kvm_vcpu *vcpu)
5538{
5539 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5540 gfn_t gfn;
5541
5542 /*
5543 * Don't need to mark the APIC access page dirty; it is never
5544 * written to by the CPU during APIC virtualization.
5545 */
5546
5547 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
5548 gfn = vmcs12->virtual_apic_page_addr >> PAGE_SHIFT;
5549 kvm_vcpu_mark_page_dirty(vcpu, gfn);
5550 }
5551
5552 if (nested_cpu_has_posted_intr(vmcs12)) {
5553 gfn = vmcs12->posted_intr_desc_addr >> PAGE_SHIFT;
5554 kvm_vcpu_mark_page_dirty(vcpu, gfn);
5555 }
5556}
5557
5558
David Hildenbrand6342c502017-01-25 11:58:58 +01005559static void vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
Wincy Van705699a2015-02-03 23:58:17 +08005560{
5561 struct vcpu_vmx *vmx = to_vmx(vcpu);
5562 int max_irr;
5563 void *vapic_page;
5564 u16 status;
5565
David Matlackc9f04402017-08-01 14:00:40 -07005566 if (!vmx->nested.pi_desc || !vmx->nested.pi_pending)
5567 return;
Wincy Van705699a2015-02-03 23:58:17 +08005568
David Matlackc9f04402017-08-01 14:00:40 -07005569 vmx->nested.pi_pending = false;
5570 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
5571 return;
Wincy Van705699a2015-02-03 23:58:17 +08005572
David Matlackc9f04402017-08-01 14:00:40 -07005573 max_irr = find_last_bit((unsigned long *)vmx->nested.pi_desc->pir, 256);
5574 if (max_irr != 256) {
Wincy Van705699a2015-02-03 23:58:17 +08005575 vapic_page = kmap(vmx->nested.virtual_apic_page);
Liran Alone7387b02017-12-24 18:12:54 +02005576 __kvm_apic_update_irr(vmx->nested.pi_desc->pir,
5577 vapic_page, &max_irr);
Wincy Van705699a2015-02-03 23:58:17 +08005578 kunmap(vmx->nested.virtual_apic_page);
5579
5580 status = vmcs_read16(GUEST_INTR_STATUS);
5581 if ((u8)max_irr > ((u8)status & 0xff)) {
5582 status &= ~0xff;
5583 status |= (u8)max_irr;
5584 vmcs_write16(GUEST_INTR_STATUS, status);
5585 }
5586 }
David Matlackc9f04402017-08-01 14:00:40 -07005587
5588 nested_mark_vmcs12_pages_dirty(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08005589}
5590
Wincy Van06a55242017-04-28 13:13:59 +08005591static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
5592 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005593{
5594#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08005595 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
5596
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005597 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08005598 /*
Haozhong Zhang5753743f2017-09-18 09:56:50 +08005599 * The vector of interrupt to be delivered to vcpu had
5600 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08005601 *
Haozhong Zhang5753743f2017-09-18 09:56:50 +08005602 * Following cases will be reached in this block, and
5603 * we always send a notification event in all cases as
5604 * explained below.
5605 *
5606 * Case 1: vcpu keeps in non-root mode. Sending a
5607 * notification event posts the interrupt to vcpu.
5608 *
5609 * Case 2: vcpu exits to root mode and is still
5610 * runnable. PIR will be synced to vIRR before the
5611 * next vcpu entry. Sending a notification event in
5612 * this case has no effect, as vcpu is not in root
5613 * mode.
5614 *
5615 * Case 3: vcpu exits to root mode and is blocked.
5616 * vcpu_block() has already synced PIR to vIRR and
5617 * never blocks vcpu if vIRR is not cleared. Therefore,
5618 * a blocked vcpu here does not wait for any requested
5619 * interrupts in PIR, and sending a notification event
5620 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08005621 */
Feng Wu28b835d2015-09-18 22:29:54 +08005622
Wincy Van06a55242017-04-28 13:13:59 +08005623 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005624 return true;
5625 }
5626#endif
5627 return false;
5628}
5629
Wincy Van705699a2015-02-03 23:58:17 +08005630static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
5631 int vector)
5632{
5633 struct vcpu_vmx *vmx = to_vmx(vcpu);
5634
5635 if (is_guest_mode(vcpu) &&
5636 vector == vmx->nested.posted_intr_nv) {
Wincy Van705699a2015-02-03 23:58:17 +08005637 /*
5638 * If a posted intr is not recognized by hardware,
5639 * we will accomplish it in the next vmentry.
5640 */
5641 vmx->nested.pi_pending = true;
5642 kvm_make_request(KVM_REQ_EVENT, vcpu);
Liran Alon6b697712017-11-09 20:27:20 +02005643 /* the PIR and ON have been set by L1. */
5644 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
5645 kvm_vcpu_kick(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08005646 return 0;
5647 }
5648 return -1;
5649}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005650/*
Yang Zhanga20ed542013-04-11 19:25:15 +08005651 * Send interrupt to vcpu via posted interrupt way.
5652 * 1. If target vcpu is running(non-root mode), send posted interrupt
5653 * notification to vcpu and hardware will sync PIR to vIRR atomically.
5654 * 2. If target vcpu isn't running(root mode), kick it to pick up the
5655 * interrupt from PIR in next vmentry.
5656 */
5657static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
5658{
5659 struct vcpu_vmx *vmx = to_vmx(vcpu);
5660 int r;
5661
Wincy Van705699a2015-02-03 23:58:17 +08005662 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
5663 if (!r)
5664 return;
5665
Yang Zhanga20ed542013-04-11 19:25:15 +08005666 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
5667 return;
5668
Paolo Bonzinib95234c2016-12-19 13:57:33 +01005669 /* If a previous notification has sent the IPI, nothing to do. */
5670 if (pi_test_and_set_on(&vmx->pi_desc))
5671 return;
5672
Wincy Van06a55242017-04-28 13:13:59 +08005673 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08005674 kvm_vcpu_kick(vcpu);
5675}
5676
Avi Kivity6aa8b732006-12-10 02:21:36 -08005677/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005678 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
5679 * will not change in the lifetime of the guest.
5680 * Note that host-state that does change is set elsewhere. E.g., host-state
5681 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
5682 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005683static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005684{
5685 u32 low32, high32;
5686 unsigned long tmpl;
5687 struct desc_ptr dt;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005688 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005689
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07005690 cr0 = read_cr0();
5691 WARN_ON(cr0 & X86_CR0_TS);
5692 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005693
5694 /*
5695 * Save the most likely value for this task's CR3 in the VMCS.
5696 * We can't use __get_current_cr3_fast() because we're not atomic.
5697 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07005698 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005699 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
Ladi Prosek44889942017-09-22 07:53:15 +02005700 vmx->loaded_vmcs->vmcs_host_cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005701
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005702 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07005703 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005704 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
Ladi Prosek44889942017-09-22 07:53:15 +02005705 vmx->loaded_vmcs->vmcs_host_cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005706
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005707 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005708#ifdef CONFIG_X86_64
5709 /*
5710 * Load null selectors, so we can avoid reloading them in
5711 * __vmx_load_host_state(), in case userspace uses the null selectors
5712 * too (the expected case).
5713 */
5714 vmcs_write16(HOST_DS_SELECTOR, 0);
5715 vmcs_write16(HOST_ES_SELECTOR, 0);
5716#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005717 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5718 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005719#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005720 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5721 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
5722
Juergen Gross87930012017-09-04 12:25:27 +02005723 store_idt(&dt);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005724 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005725 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005726
Avi Kivity83287ea422012-09-16 15:10:57 +03005727 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005728
5729 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
5730 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
5731 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
5732 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
5733
5734 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
5735 rdmsr(MSR_IA32_CR_PAT, low32, high32);
5736 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
5737 }
5738}
5739
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005740static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
5741{
5742 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
5743 if (enable_ept)
5744 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005745 if (is_guest_mode(&vmx->vcpu))
5746 vmx->vcpu.arch.cr4_guest_owned_bits &=
5747 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005748 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
5749}
5750
Yang Zhang01e439b2013-04-11 19:25:12 +08005751static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
5752{
5753 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
5754
Andrey Smetanind62caab2015-11-10 15:36:33 +03005755 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005756 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005757
5758 if (!enable_vnmi)
5759 pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;
5760
Yunhong Jiang64672c92016-06-13 14:19:59 -07005761 /* Enable the preemption timer dynamically */
5762 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08005763 return pin_based_exec_ctrl;
5764}
5765
Andrey Smetanind62caab2015-11-10 15:36:33 +03005766static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
5767{
5768 struct vcpu_vmx *vmx = to_vmx(vcpu);
5769
5770 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03005771 if (cpu_has_secondary_exec_ctrls()) {
5772 if (kvm_vcpu_apicv_active(vcpu))
5773 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
5774 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5775 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5776 else
5777 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
5778 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5779 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5780 }
5781
5782 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005783 vmx_update_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03005784}
5785
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005786static u32 vmx_exec_control(struct vcpu_vmx *vmx)
5787{
5788 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01005789
5790 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
5791 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
5792
Paolo Bonzini35754c92015-07-29 12:05:37 +02005793 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005794 exec_control &= ~CPU_BASED_TPR_SHADOW;
5795#ifdef CONFIG_X86_64
5796 exec_control |= CPU_BASED_CR8_STORE_EXITING |
5797 CPU_BASED_CR8_LOAD_EXITING;
5798#endif
5799 }
5800 if (!enable_ept)
5801 exec_control |= CPU_BASED_CR3_STORE_EXITING |
5802 CPU_BASED_CR3_LOAD_EXITING |
5803 CPU_BASED_INVLPG_EXITING;
Wanpeng Li4d5422c2018-03-12 04:53:02 -07005804 if (kvm_mwait_in_guest(vmx->vcpu.kvm))
5805 exec_control &= ~(CPU_BASED_MWAIT_EXITING |
5806 CPU_BASED_MONITOR_EXITING);
Wanpeng Licaa057a2018-03-12 04:53:03 -07005807 if (kvm_hlt_in_guest(vmx->vcpu.kvm))
5808 exec_control &= ~CPU_BASED_HLT_EXITING;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005809 return exec_control;
5810}
5811
Jim Mattson45ec3682017-08-23 16:32:04 -07005812static bool vmx_rdrand_supported(void)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005813{
Jim Mattson45ec3682017-08-23 16:32:04 -07005814 return vmcs_config.cpu_based_2nd_exec_ctrl &
David Hildenbrand736fdf72017-08-24 20:51:37 +02005815 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07005816}
5817
Jim Mattson75f4fc82017-08-23 16:32:03 -07005818static bool vmx_rdseed_supported(void)
5819{
5820 return vmcs_config.cpu_based_2nd_exec_ctrl &
David Hildenbrand736fdf72017-08-24 20:51:37 +02005821 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07005822}
5823
Paolo Bonzini80154d72017-08-24 13:55:35 +02005824static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005825{
Paolo Bonzini80154d72017-08-24 13:55:35 +02005826 struct kvm_vcpu *vcpu = &vmx->vcpu;
5827
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005828 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini0367f202016-07-12 10:44:55 +02005829
Paolo Bonzini80154d72017-08-24 13:55:35 +02005830 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005831 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
5832 if (vmx->vpid == 0)
5833 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
5834 if (!enable_ept) {
5835 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
5836 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00005837 /* Enable INVPCID for non-ept guests may cause performance regression. */
5838 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005839 }
5840 if (!enable_unrestricted_guest)
5841 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
Wanpeng Lib31c1142018-03-12 04:53:04 -07005842 if (kvm_pause_in_guest(vmx->vcpu.kvm))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005843 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02005844 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08005845 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
5846 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08005847 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02005848
5849 /* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
5850 * in vmx_set_cr4. */
5851 exec_control &= ~SECONDARY_EXEC_DESC;
5852
Abel Gordonabc4fc52013-04-18 14:35:25 +03005853 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
5854 (handle_vmptrld).
5855 We can NOT enable shadow_vmcs here because we don't have yet
5856 a current VMCS12
5857 */
5858 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08005859
5860 if (!enable_pml)
5861 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08005862
Paolo Bonzini3db13482017-08-24 14:48:03 +02005863 if (vmx_xsaves_supported()) {
5864 /* Exposing XSAVES only when XSAVE is exposed */
5865 bool xsaves_enabled =
5866 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
5867 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
5868
5869 if (!xsaves_enabled)
5870 exec_control &= ~SECONDARY_EXEC_XSAVES;
5871
5872 if (nested) {
5873 if (xsaves_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01005874 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini3db13482017-08-24 14:48:03 +02005875 SECONDARY_EXEC_XSAVES;
5876 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01005877 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini3db13482017-08-24 14:48:03 +02005878 ~SECONDARY_EXEC_XSAVES;
5879 }
5880 }
5881
Paolo Bonzini80154d72017-08-24 13:55:35 +02005882 if (vmx_rdtscp_supported()) {
5883 bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
5884 if (!rdtscp_enabled)
5885 exec_control &= ~SECONDARY_EXEC_RDTSCP;
5886
5887 if (nested) {
5888 if (rdtscp_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01005889 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02005890 SECONDARY_EXEC_RDTSCP;
5891 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01005892 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02005893 ~SECONDARY_EXEC_RDTSCP;
5894 }
5895 }
5896
5897 if (vmx_invpcid_supported()) {
5898 /* Exposing INVPCID only when PCID is exposed */
5899 bool invpcid_enabled =
5900 guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
5901 guest_cpuid_has(vcpu, X86_FEATURE_PCID);
5902
5903 if (!invpcid_enabled) {
5904 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
5905 guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
5906 }
5907
5908 if (nested) {
5909 if (invpcid_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01005910 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02005911 SECONDARY_EXEC_ENABLE_INVPCID;
5912 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01005913 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02005914 ~SECONDARY_EXEC_ENABLE_INVPCID;
5915 }
5916 }
5917
Jim Mattson45ec3682017-08-23 16:32:04 -07005918 if (vmx_rdrand_supported()) {
5919 bool rdrand_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDRAND);
5920 if (rdrand_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02005921 exec_control &= ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07005922
5923 if (nested) {
5924 if (rdrand_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01005925 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02005926 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07005927 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01005928 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02005929 ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07005930 }
5931 }
5932
Jim Mattson75f4fc82017-08-23 16:32:03 -07005933 if (vmx_rdseed_supported()) {
5934 bool rdseed_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDSEED);
5935 if (rdseed_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02005936 exec_control &= ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07005937
5938 if (nested) {
5939 if (rdseed_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01005940 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02005941 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07005942 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01005943 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02005944 ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07005945 }
5946 }
5947
Paolo Bonzini80154d72017-08-24 13:55:35 +02005948 vmx->secondary_exec_control = exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005949}
5950
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005951static void ept_set_mmio_spte_mask(void)
5952{
5953 /*
5954 * EPT Misconfigurations can be generated if the value of bits 2:0
5955 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005956 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07005957 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
5958 VMX_EPT_MISCONFIG_WX_VALUE);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005959}
5960
Wanpeng Lif53cd632014-12-02 19:14:58 +08005961#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005962/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005963 * Sets up the vmcs for emulated real mode.
5964 */
David Hildenbrand12d79912017-08-24 20:51:26 +02005965static void vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005966{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005967#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005968 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005969#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08005970 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005971
Abel Gordon4607c2d2013-04-18 14:35:55 +03005972 if (enable_shadow_vmcs) {
5973 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
5974 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
5975 }
Sheng Yang25c5f222008-03-28 13:18:56 +08005976 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005977 vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
Sheng Yang25c5f222008-03-28 13:18:56 +08005978
Avi Kivity6aa8b732006-12-10 02:21:36 -08005979 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
5980
Avi Kivity6aa8b732006-12-10 02:21:36 -08005981 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08005982 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07005983 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005984
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005985 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005986
Dan Williamsdfa169b2016-06-02 11:17:24 -07005987 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02005988 vmx_compute_secondary_exec_control(vmx);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005989 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
Paolo Bonzini80154d72017-08-24 13:55:35 +02005990 vmx->secondary_exec_control);
Dan Williamsdfa169b2016-06-02 11:17:24 -07005991 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08005992
Andrey Smetanind62caab2015-11-10 15:36:33 +03005993 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08005994 vmcs_write64(EOI_EXIT_BITMAP0, 0);
5995 vmcs_write64(EOI_EXIT_BITMAP1, 0);
5996 vmcs_write64(EOI_EXIT_BITMAP2, 0);
5997 vmcs_write64(EOI_EXIT_BITMAP3, 0);
5998
5999 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08006000
Li RongQing0bcf2612015-12-03 13:29:34 +08006001 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08006002 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08006003 }
6004
Wanpeng Lib31c1142018-03-12 04:53:04 -07006005 if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006006 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02006007 vmx->ple_window = ple_window;
6008 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006009 }
6010
Xiao Guangrongc3707952011-07-12 03:28:04 +08006011 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
6012 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006013 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
6014
Avi Kivity9581d442010-10-19 16:46:55 +02006015 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
6016 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08006017 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006018#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08006019 rdmsrl(MSR_FS_BASE, a);
6020 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
6021 rdmsrl(MSR_GS_BASE, a);
6022 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
6023#else
6024 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
6025 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
6026#endif
6027
Bandan Das2a499e42017-08-03 15:54:41 -04006028 if (cpu_has_vmx_vmfunc())
6029 vmcs_write64(VM_FUNCTION_CONTROL, 0);
6030
Eddie Dong2cc51562007-05-21 07:28:09 +03006031 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
6032 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03006033 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03006034 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03006035 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08006036
Radim Krčmář74545702015-04-27 15:11:25 +02006037 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
6038 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08006039
Paolo Bonzini03916db2014-07-24 14:21:57 +02006040 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08006041 u32 index = vmx_msr_index[i];
6042 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006043 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006044
6045 if (rdmsr_safe(index, &data_low, &data_high) < 0)
6046 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08006047 if (wrmsr_safe(index, data_low, data_high) < 0)
6048 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03006049 vmx->guest_msrs[j].index = i;
6050 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02006051 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006052 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006053 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006054
KarimAllah Ahmed28c1c9f2018-02-01 22:59:44 +01006055 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES))
6056 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, vmx->arch_capabilities);
Gleb Natapov2961e8762013-11-25 15:37:13 +02006057
6058 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006059
6060 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02006061 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03006062
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08006063 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
6064 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
6065
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006066 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006067
Wanpeng Lif53cd632014-12-02 19:14:58 +08006068 if (vmx_xsaves_supported())
6069 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
6070
Peter Feiner4e595162016-07-07 14:49:58 -07006071 if (enable_pml) {
6072 ASSERT(vmx->pml_pg);
6073 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
6074 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
6075 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006076}
6077
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006078static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006079{
6080 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01006081 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006082 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006083
Avi Kivity7ffd92c2009-06-09 14:10:45 +03006084 vmx->rmode.vm86_active = 0;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006085 vmx->spec_ctrl = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006086
Wanpeng Li518e7b92018-02-28 14:03:31 +08006087 vcpu->arch.microcode_version = 0x100000000ULL;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006088 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006089 kvm_set_cr8(vcpu, 0);
6090
6091 if (!init_event) {
6092 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
6093 MSR_IA32_APICBASE_ENABLE;
6094 if (kvm_vcpu_is_reset_bsp(vcpu))
6095 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
6096 apic_base_msr.host_initiated = true;
6097 kvm_set_apic_base(vcpu, &apic_base_msr);
6098 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006099
Avi Kivity2fb92db2011-04-27 19:42:18 +03006100 vmx_segment_cache_clear(vmx);
6101
Avi Kivity5706be02008-08-20 15:07:31 +03006102 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01006103 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01006104 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006105
6106 seg_setup(VCPU_SREG_DS);
6107 seg_setup(VCPU_SREG_ES);
6108 seg_setup(VCPU_SREG_FS);
6109 seg_setup(VCPU_SREG_GS);
6110 seg_setup(VCPU_SREG_SS);
6111
6112 vmcs_write16(GUEST_TR_SELECTOR, 0);
6113 vmcs_writel(GUEST_TR_BASE, 0);
6114 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
6115 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
6116
6117 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
6118 vmcs_writel(GUEST_LDTR_BASE, 0);
6119 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
6120 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
6121
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006122 if (!init_event) {
6123 vmcs_write32(GUEST_SYSENTER_CS, 0);
6124 vmcs_writel(GUEST_SYSENTER_ESP, 0);
6125 vmcs_writel(GUEST_SYSENTER_EIP, 0);
6126 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
6127 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006128
Wanpeng Lic37c2872017-11-20 14:52:21 -08006129 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
Jan Kiszka66450a22013-03-13 12:42:34 +01006130 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006131
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006132 vmcs_writel(GUEST_GDTR_BASE, 0);
6133 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
6134
6135 vmcs_writel(GUEST_IDTR_BASE, 0);
6136 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
6137
Anthony Liguori443381a2010-12-06 10:53:38 -06006138 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006139 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01006140 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Wanpeng Lia554d202017-10-11 05:10:19 -07006141 if (kvm_mpx_supported())
6142 vmcs_write64(GUEST_BNDCFGS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006143
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006144 setup_msrs(vmx);
6145
Avi Kivity6aa8b732006-12-10 02:21:36 -08006146 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
6147
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006148 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08006149 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02006150 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08006151 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006152 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08006153 vmcs_write32(TPR_THRESHOLD, 0);
6154 }
6155
Paolo Bonzinia73896c2014-11-02 07:54:30 +01006156 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006157
Sheng Yang2384d2b2008-01-17 15:14:33 +08006158 if (vmx->vpid != 0)
6159 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
6160
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006161 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006162 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06006163 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006164 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02006165 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08006166
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006167 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006168
Wanpeng Lidd5f5342015-09-23 18:26:57 +08006169 vpid_sync_context(vmx->vpid);
Wanpeng Licaa057a2018-03-12 04:53:03 -07006170 if (init_event)
6171 vmx_clear_hlt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006172}
6173
Nadav Har'Elb6f12502011-05-25 23:13:06 +03006174/*
6175 * In nested virtualization, check if L1 asked to exit on external interrupts.
6176 * For most existing hypervisors, this will always return true.
6177 */
6178static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
6179{
6180 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
6181 PIN_BASED_EXT_INTR_MASK;
6182}
6183
Bandan Das77b0f5d2014-04-19 18:17:45 -04006184/*
6185 * In nested virtualization, check if L1 has set
6186 * VM_EXIT_ACK_INTR_ON_EXIT
6187 */
6188static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
6189{
6190 return get_vmcs12(vcpu)->vm_exit_controls &
6191 VM_EXIT_ACK_INTR_ON_EXIT;
6192}
6193
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02006194static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
6195{
Krish Sadhukhan0c7f6502018-02-20 21:24:39 -05006196 return nested_cpu_has_nmi_exiting(get_vmcs12(vcpu));
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02006197}
6198
Jan Kiszkac9a79532014-03-07 20:03:15 +01006199static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006200{
Paolo Bonzini47c01522016-12-19 11:44:07 +01006201 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
6202 CPU_BASED_VIRTUAL_INTR_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006203}
6204
Jan Kiszkac9a79532014-03-07 20:03:15 +01006205static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006206{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006207 if (!enable_vnmi ||
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006208 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01006209 enable_irq_window(vcpu);
6210 return;
6211 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02006212
Paolo Bonzini47c01522016-12-19 11:44:07 +01006213 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
6214 CPU_BASED_VIRTUAL_NMI_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006215}
6216
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006217static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03006218{
Avi Kivity9c8cba32007-11-22 11:42:59 +02006219 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006220 uint32_t intr;
6221 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02006222
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006223 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006224
Avi Kivityfa89a812008-09-01 15:57:51 +03006225 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03006226 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05006227 int inc_eip = 0;
6228 if (vcpu->arch.interrupt.soft)
6229 inc_eip = vcpu->arch.event_exit_inst_len;
6230 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02006231 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03006232 return;
6233 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006234 intr = irq | INTR_INFO_VALID_MASK;
6235 if (vcpu->arch.interrupt.soft) {
6236 intr |= INTR_TYPE_SOFT_INTR;
6237 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
6238 vmx->vcpu.arch.event_exit_inst_len);
6239 } else
6240 intr |= INTR_TYPE_EXT_INTR;
6241 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Wanpeng Licaa057a2018-03-12 04:53:03 -07006242
6243 vmx_clear_hlt(vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03006244}
6245
Sheng Yangf08864b2008-05-15 18:23:25 +08006246static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
6247{
Jan Kiszka66a5a342008-09-26 09:30:51 +02006248 struct vcpu_vmx *vmx = to_vmx(vcpu);
6249
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006250 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006251 /*
6252 * Tracking the NMI-blocked state in software is built upon
6253 * finding the next open IRQ window. This, in turn, depends on
6254 * well-behaving guests: They have to keep IRQs disabled at
6255 * least as long as the NMI handler runs. Otherwise we may
6256 * cause NMI nesting, maybe breaking the guest. But as this is
6257 * highly unlikely, we can live with the residual risk.
6258 */
6259 vmx->loaded_vmcs->soft_vnmi_blocked = 1;
6260 vmx->loaded_vmcs->vnmi_blocked_time = 0;
6261 }
6262
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02006263 ++vcpu->stat.nmi_injections;
6264 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006265
Avi Kivity7ffd92c2009-06-09 14:10:45 +03006266 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05006267 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02006268 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02006269 return;
6270 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08006271
Sheng Yangf08864b2008-05-15 18:23:25 +08006272 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
6273 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Wanpeng Licaa057a2018-03-12 04:53:03 -07006274
6275 vmx_clear_hlt(vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006276}
6277
Jan Kiszka3cfc3092009-11-12 01:04:25 +01006278static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
6279{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02006280 struct vcpu_vmx *vmx = to_vmx(vcpu);
6281 bool masked;
6282
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006283 if (!enable_vnmi)
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006284 return vmx->loaded_vmcs->soft_vnmi_blocked;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02006285 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02006286 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02006287 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
6288 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
6289 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01006290}
6291
6292static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
6293{
6294 struct vcpu_vmx *vmx = to_vmx(vcpu);
6295
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006296 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006297 if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
6298 vmx->loaded_vmcs->soft_vnmi_blocked = masked;
6299 vmx->loaded_vmcs->vnmi_blocked_time = 0;
6300 }
6301 } else {
6302 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
6303 if (masked)
6304 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6305 GUEST_INTR_STATE_NMI);
6306 else
6307 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
6308 GUEST_INTR_STATE_NMI);
6309 }
Jan Kiszka3cfc3092009-11-12 01:04:25 +01006310}
6311
Jan Kiszka2505dc92013-04-14 12:12:47 +02006312static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
6313{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01006314 if (to_vmx(vcpu)->nested.nested_run_pending)
6315 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02006316
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006317 if (!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006318 to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
6319 return 0;
6320
Jan Kiszka2505dc92013-04-14 12:12:47 +02006321 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
6322 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
6323 | GUEST_INTR_STATE_NMI));
6324}
6325
Gleb Natapov78646122009-03-23 12:12:11 +02006326static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
6327{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01006328 return (!to_vmx(vcpu)->nested.nested_run_pending &&
6329 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03006330 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
6331 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02006332}
6333
Izik Eiduscbc94022007-10-25 00:29:55 +02006334static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
6335{
6336 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02006337
Sean Christophersonf7eaeb02018-03-05 12:04:36 -08006338 if (enable_unrestricted_guest)
6339 return 0;
6340
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02006341 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
6342 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02006343 if (ret)
6344 return ret;
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07006345 to_kvm_vmx(kvm)->tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02006346 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02006347}
6348
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07006349static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
6350{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07006351 to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07006352 return 0;
6353}
6354
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006355static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006356{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02006357 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02006358 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01006359 /*
6360 * Update instruction length as we may reinject the exception
6361 * from user space while in guest debugging mode.
6362 */
6363 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
6364 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01006365 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006366 return false;
6367 /* fall through */
6368 case DB_VECTOR:
6369 if (vcpu->guest_debug &
6370 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
6371 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01006372 /* fall through */
6373 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02006374 case OF_VECTOR:
6375 case BR_VECTOR:
6376 case UD_VECTOR:
6377 case DF_VECTOR:
6378 case SS_VECTOR:
6379 case GP_VECTOR:
6380 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006381 return true;
6382 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02006383 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006384 return false;
6385}
6386
6387static int handle_rmode_exception(struct kvm_vcpu *vcpu,
6388 int vec, u32 err_code)
6389{
6390 /*
6391 * Instruction with address size override prefix opcode 0x67
6392 * Cause the #SS fault with 0 error code in VM86 mode.
6393 */
6394 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
6395 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
6396 if (vcpu->arch.halt_request) {
6397 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006398 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006399 }
6400 return 1;
6401 }
6402 return 0;
6403 }
6404
6405 /*
6406 * Forward all other exceptions that are valid in real mode.
6407 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
6408 * the required debugging infrastructure rework.
6409 */
6410 kvm_queue_exception(vcpu, vec);
6411 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006412}
6413
Andi Kleena0861c02009-06-08 17:37:09 +08006414/*
6415 * Trigger machine check on the host. We assume all the MSRs are already set up
6416 * by the CPU and that we still run on the same CPU as the MCE occurred on.
6417 * We pass a fake environment to the machine check handler because we want
6418 * the guest to be always treated like user space, no matter what context
6419 * it used internally.
6420 */
6421static void kvm_machine_check(void)
6422{
6423#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
6424 struct pt_regs regs = {
6425 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
6426 .flags = X86_EFLAGS_IF,
6427 };
6428
6429 do_machine_check(&regs, 0);
6430#endif
6431}
6432
Avi Kivity851ba692009-08-24 11:10:17 +03006433static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08006434{
6435 /* already handled by vcpu_run */
6436 return 1;
6437}
6438
Avi Kivity851ba692009-08-24 11:10:17 +03006439static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006440{
Avi Kivity1155f762007-11-22 11:30:47 +02006441 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03006442 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01006443 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006444 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006445 u32 vect_info;
6446 enum emulation_result er;
6447
Avi Kivity1155f762007-11-22 11:30:47 +02006448 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02006449 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006450
Andi Kleena0861c02009-06-08 17:37:09 +08006451 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03006452 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08006453
Jim Mattsonef85b672016-12-12 11:01:37 -08006454 if (is_nmi(intr_info))
Avi Kivity1b6269d2007-10-09 12:12:19 +02006455 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03006456
Wanpeng Li082d06e2018-04-03 16:28:48 -07006457 if (is_invalid_opcode(intr_info))
6458 return handle_ud(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05006459
Avi Kivity6aa8b732006-12-10 02:21:36 -08006460 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06006461 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006462 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08006463
Liran Alon9e869482018-03-12 13:12:51 +02006464 if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
6465 WARN_ON_ONCE(!enable_vmware_backdoor);
6466 er = emulate_instruction(vcpu,
6467 EMULTYPE_VMWARE | EMULTYPE_NO_UD_ON_FAIL);
6468 if (er == EMULATE_USER_EXIT)
6469 return 0;
6470 else if (er != EMULATE_DONE)
6471 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
6472 return 1;
6473 }
6474
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08006475 /*
6476 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
6477 * MMIO, it is better to report an internal error.
6478 * See the comments in vmx_handle_exit.
6479 */
6480 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
6481 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
6482 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6483 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02006484 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08006485 vcpu->run->internal.data[0] = vect_info;
6486 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02006487 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08006488 return 0;
6489 }
6490
Avi Kivity6aa8b732006-12-10 02:21:36 -08006491 if (is_page_fault(intr_info)) {
6492 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006493 /* EPT won't cause page fault directly */
6494 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
Paolo Bonzinid0006532017-08-11 18:36:43 +02006495 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006496 }
6497
Jan Kiszkad0bfb942008-12-15 13:52:10 +01006498 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006499
6500 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
6501 return handle_rmode_exception(vcpu, ex_no, error_code);
6502
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006503 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01006504 case AC_VECTOR:
6505 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
6506 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006507 case DB_VECTOR:
6508 dr6 = vmcs_readl(EXIT_QUALIFICATION);
6509 if (!(vcpu->guest_debug &
6510 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01006511 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03006512 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Linus Torvalds32d43cd2018-03-20 12:16:59 -07006513 if (is_icebp(intr_info))
Huw Daviesfd2a4452014-04-16 10:02:51 +01006514 skip_emulated_instruction(vcpu);
6515
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006516 kvm_queue_exception(vcpu, DB_VECTOR);
6517 return 1;
6518 }
6519 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
6520 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
6521 /* fall through */
6522 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01006523 /*
6524 * Update instruction length as we may reinject #BP from
6525 * user space while in guest debugging mode. Reading it for
6526 * #DB as well causes no harm, it is not used in that case.
6527 */
6528 vmx->vcpu.arch.event_exit_inst_len =
6529 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006530 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03006531 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01006532 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
6533 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006534 break;
6535 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01006536 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
6537 kvm_run->ex.exception = ex_no;
6538 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006539 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006540 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006541 return 0;
6542}
6543
Avi Kivity851ba692009-08-24 11:10:17 +03006544static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006545{
Avi Kivity1165f5f2007-04-19 17:27:43 +03006546 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006547 return 1;
6548}
6549
Avi Kivity851ba692009-08-24 11:10:17 +03006550static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08006551{
Avi Kivity851ba692009-08-24 11:10:17 +03006552 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07006553 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08006554 return 0;
6555}
Avi Kivity6aa8b732006-12-10 02:21:36 -08006556
Avi Kivity851ba692009-08-24 11:10:17 +03006557static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006558{
He, Qingbfdaab02007-09-12 14:18:28 +08006559 unsigned long exit_qualification;
Sean Christophersondca7f122018-03-08 08:57:27 -08006560 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02006561 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006562
He, Qingbfdaab02007-09-12 14:18:28 +08006563 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02006564 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03006565
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02006566 ++vcpu->stat.io_exits;
6567
Sean Christopherson432baf62018-03-08 08:57:26 -08006568 if (string)
Andre Przywara51d8b662010-12-21 11:12:02 +01006569 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02006570
6571 port = exit_qualification >> 16;
6572 size = (exit_qualification & 7) + 1;
Sean Christopherson432baf62018-03-08 08:57:26 -08006573 in = (exit_qualification & 8) != 0;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02006574
Sean Christophersondca7f122018-03-08 08:57:27 -08006575 return kvm_fast_pio(vcpu, size, port, in);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006576}
6577
Ingo Molnar102d8322007-02-19 14:37:47 +02006578static void
6579vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
6580{
6581 /*
6582 * Patch in the VMCALL instruction:
6583 */
6584 hypercall[0] = 0x0f;
6585 hypercall[1] = 0x01;
6586 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02006587}
6588
Guo Chao0fa06072012-06-28 15:16:19 +08006589/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006590static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
6591{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006592 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006593 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6594 unsigned long orig_val = val;
6595
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006596 /*
6597 * We get here when L2 changed cr0 in a way that did not change
6598 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006599 * but did change L0 shadowed bits. So we first calculate the
6600 * effective cr0 value that L1 would like to write into the
6601 * hardware. It consists of the L2-owned bits from the new
6602 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006603 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006604 val = (val & ~vmcs12->cr0_guest_host_mask) |
6605 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
6606
David Matlack38991522016-11-29 18:14:08 -08006607 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006608 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006609
6610 if (kvm_set_cr0(vcpu, val))
6611 return 1;
6612 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006613 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006614 } else {
6615 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08006616 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006617 return 1;
David Matlack38991522016-11-29 18:14:08 -08006618
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006619 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006620 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006621}
6622
6623static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
6624{
6625 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006626 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6627 unsigned long orig_val = val;
6628
6629 /* analogously to handle_set_cr0 */
6630 val = (val & ~vmcs12->cr4_guest_host_mask) |
6631 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
6632 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006633 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006634 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006635 return 0;
6636 } else
6637 return kvm_set_cr4(vcpu, val);
6638}
6639
Paolo Bonzini0367f202016-07-12 10:44:55 +02006640static int handle_desc(struct kvm_vcpu *vcpu)
6641{
6642 WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
6643 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
6644}
6645
Avi Kivity851ba692009-08-24 11:10:17 +03006646static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006647{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006648 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006649 int cr;
6650 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03006651 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08006652 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006653
He, Qingbfdaab02007-09-12 14:18:28 +08006654 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006655 cr = exit_qualification & 15;
6656 reg = (exit_qualification >> 8) & 15;
6657 switch ((exit_qualification >> 4) & 3) {
6658 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03006659 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006660 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006661 switch (cr) {
6662 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006663 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006664 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006665 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08006666 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity23902182010-06-10 17:02:16 +03006667 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006668 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006669 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006670 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006671 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03006672 case 8: {
6673 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03006674 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01006675 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006676 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02006677 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08006678 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03006679 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08006680 return ret;
6681 /*
6682 * TODO: we might be squashing a
6683 * KVM_GUESTDBG_SINGLESTEP-triggered
6684 * KVM_EXIT_DEBUG here.
6685 */
Avi Kivity851ba692009-08-24 11:10:17 +03006686 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03006687 return 0;
6688 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02006689 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006690 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03006691 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08006692 WARN_ONCE(1, "Guest should always own CR0.TS");
6693 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02006694 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08006695 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006696 case 1: /*mov from cr*/
6697 switch (cr) {
6698 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08006699 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity9f8fe502010-12-05 17:30:00 +02006700 val = kvm_read_cr3(vcpu);
6701 kvm_register_write(vcpu, reg, val);
6702 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006703 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006704 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006705 val = kvm_get_cr8(vcpu);
6706 kvm_register_write(vcpu, reg, val);
6707 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006708 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006709 }
6710 break;
6711 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02006712 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02006713 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02006714 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006715
Kyle Huey6affcbe2016-11-29 12:40:40 -08006716 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006717 default:
6718 break;
6719 }
Avi Kivity851ba692009-08-24 11:10:17 +03006720 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03006721 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08006722 (int)(exit_qualification >> 4) & 3, cr);
6723 return 0;
6724}
6725
Avi Kivity851ba692009-08-24 11:10:17 +03006726static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006727{
He, Qingbfdaab02007-09-12 14:18:28 +08006728 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006729 int dr, dr7, reg;
6730
6731 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6732 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
6733
6734 /* First, if DR does not exist, trigger UD */
6735 if (!kvm_require_dr(vcpu, dr))
6736 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006737
Jan Kiszkaf2483412010-01-20 18:20:20 +01006738 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03006739 if (!kvm_require_cpl(vcpu, 0))
6740 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006741 dr7 = vmcs_readl(GUEST_DR7);
6742 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006743 /*
6744 * As the vm-exit takes precedence over the debug trap, we
6745 * need to emulate the latter, either for the host or the
6746 * guest debugging itself.
6747 */
6748 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03006749 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006750 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02006751 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03006752 vcpu->run->debug.arch.exception = DB_VECTOR;
6753 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006754 return 0;
6755 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02006756 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03006757 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006758 kvm_queue_exception(vcpu, DB_VECTOR);
6759 return 1;
6760 }
6761 }
6762
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006763 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01006764 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6765 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006766
6767 /*
6768 * No more DR vmexits; force a reload of the debug registers
6769 * and reenter on this instruction. The next vmexit will
6770 * retrieve the full state of the debug registers.
6771 */
6772 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
6773 return 1;
6774 }
6775
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006776 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
6777 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03006778 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01006779
6780 if (kvm_get_dr(vcpu, dr, &val))
6781 return 1;
6782 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03006783 } else
Nadav Amit57773922014-06-18 17:19:23 +03006784 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01006785 return 1;
6786
Kyle Huey6affcbe2016-11-29 12:40:40 -08006787 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006788}
6789
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01006790static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
6791{
6792 return vcpu->arch.dr6;
6793}
6794
6795static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
6796{
6797}
6798
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006799static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
6800{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006801 get_debugreg(vcpu->arch.db[0], 0);
6802 get_debugreg(vcpu->arch.db[1], 1);
6803 get_debugreg(vcpu->arch.db[2], 2);
6804 get_debugreg(vcpu->arch.db[3], 3);
6805 get_debugreg(vcpu->arch.dr6, 6);
6806 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
6807
6808 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01006809 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006810}
6811
Gleb Natapov020df072010-04-13 10:05:23 +03006812static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
6813{
6814 vmcs_writel(GUEST_DR7, val);
6815}
6816
Avi Kivity851ba692009-08-24 11:10:17 +03006817static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006818{
Kyle Huey6a908b62016-11-29 12:40:37 -08006819 return kvm_emulate_cpuid(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006820}
6821
Avi Kivity851ba692009-08-24 11:10:17 +03006822static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006823{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006824 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006825 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006826
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006827 msr_info.index = ecx;
6828 msr_info.host_initiated = false;
6829 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02006830 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02006831 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006832 return 1;
6833 }
6834
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006835 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006836
Avi Kivity6aa8b732006-12-10 02:21:36 -08006837 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006838 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
6839 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Kyle Huey6affcbe2016-11-29 12:40:40 -08006840 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006841}
6842
Avi Kivity851ba692009-08-24 11:10:17 +03006843static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006844{
Will Auld8fe8ab42012-11-29 12:42:12 -08006845 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006846 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
6847 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
6848 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006849
Will Auld8fe8ab42012-11-29 12:42:12 -08006850 msr.data = data;
6851 msr.index = ecx;
6852 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03006853 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02006854 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02006855 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006856 return 1;
6857 }
6858
Avi Kivity59200272010-01-25 19:47:02 +02006859 trace_kvm_msr_write(ecx, data);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006860 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006861}
6862
Avi Kivity851ba692009-08-24 11:10:17 +03006863static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006864{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01006865 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006866 return 1;
6867}
6868
Avi Kivity851ba692009-08-24 11:10:17 +03006869static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006870{
Paolo Bonzini47c01522016-12-19 11:44:07 +01006871 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6872 CPU_BASED_VIRTUAL_INTR_PENDING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006873
Avi Kivity3842d132010-07-27 12:30:24 +03006874 kvm_make_request(KVM_REQ_EVENT, vcpu);
6875
Jan Kiszkaa26bf122008-09-26 09:30:45 +02006876 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006877 return 1;
6878}
6879
Avi Kivity851ba692009-08-24 11:10:17 +03006880static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006881{
Avi Kivityd3bef152007-06-05 15:53:05 +03006882 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006883}
6884
Avi Kivity851ba692009-08-24 11:10:17 +03006885static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02006886{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03006887 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02006888}
6889
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006890static int handle_invd(struct kvm_vcpu *vcpu)
6891{
Andre Przywara51d8b662010-12-21 11:12:02 +01006892 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006893}
6894
Avi Kivity851ba692009-08-24 11:10:17 +03006895static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03006896{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006897 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03006898
6899 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006900 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03006901}
6902
Avi Kivityfee84b02011-11-10 14:57:25 +02006903static int handle_rdpmc(struct kvm_vcpu *vcpu)
6904{
6905 int err;
6906
6907 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006908 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02006909}
6910
Avi Kivity851ba692009-08-24 11:10:17 +03006911static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02006912{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006913 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02006914}
6915
Dexuan Cui2acf9232010-06-10 11:27:12 +08006916static int handle_xsetbv(struct kvm_vcpu *vcpu)
6917{
6918 u64 new_bv = kvm_read_edx_eax(vcpu);
6919 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
6920
6921 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08006922 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08006923 return 1;
6924}
6925
Wanpeng Lif53cd632014-12-02 19:14:58 +08006926static int handle_xsaves(struct kvm_vcpu *vcpu)
6927{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006928 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08006929 WARN(1, "this should never happen\n");
6930 return 1;
6931}
6932
6933static int handle_xrstors(struct kvm_vcpu *vcpu)
6934{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006935 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08006936 WARN(1, "this should never happen\n");
6937 return 1;
6938}
6939
Avi Kivity851ba692009-08-24 11:10:17 +03006940static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08006941{
Kevin Tian58fbbf22011-08-30 13:56:17 +03006942 if (likely(fasteoi)) {
6943 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6944 int access_type, offset;
6945
6946 access_type = exit_qualification & APIC_ACCESS_TYPE;
6947 offset = exit_qualification & APIC_ACCESS_OFFSET;
6948 /*
6949 * Sane guest uses MOV to write EOI, with written value
6950 * not cared. So make a short-circuit here by avoiding
6951 * heavy instruction emulation.
6952 */
6953 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
6954 (offset == APIC_EOI)) {
6955 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006956 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03006957 }
6958 }
Andre Przywara51d8b662010-12-21 11:12:02 +01006959 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08006960}
6961
Yang Zhangc7c9c562013-01-25 10:18:51 +08006962static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
6963{
6964 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6965 int vector = exit_qualification & 0xff;
6966
6967 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
6968 kvm_apic_set_eoi_accelerated(vcpu, vector);
6969 return 1;
6970}
6971
Yang Zhang83d4c282013-01-25 10:18:49 +08006972static int handle_apic_write(struct kvm_vcpu *vcpu)
6973{
6974 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6975 u32 offset = exit_qualification & 0xfff;
6976
6977 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
6978 kvm_apic_write_nodecode(vcpu, offset);
6979 return 1;
6980}
6981
Avi Kivity851ba692009-08-24 11:10:17 +03006982static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02006983{
Jan Kiszka60637aa2008-09-26 09:30:47 +02006984 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02006985 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02006986 bool has_error_code = false;
6987 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02006988 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006989 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006990
6991 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006992 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006993 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02006994
6995 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6996
6997 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006998 if (reason == TASK_SWITCH_GATE && idt_v) {
6999 switch (type) {
7000 case INTR_TYPE_NMI_INTR:
7001 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02007002 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007003 break;
7004 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03007005 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007006 kvm_clear_interrupt_queue(vcpu);
7007 break;
7008 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02007009 if (vmx->idt_vectoring_info &
7010 VECTORING_INFO_DELIVER_CODE_MASK) {
7011 has_error_code = true;
7012 error_code =
7013 vmcs_read32(IDT_VECTORING_ERROR_CODE);
7014 }
7015 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007016 case INTR_TYPE_SOFT_EXCEPTION:
7017 kvm_clear_exception_queue(vcpu);
7018 break;
7019 default:
7020 break;
7021 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02007022 }
Izik Eidus37817f22008-03-24 23:14:53 +02007023 tss_selector = exit_qualification;
7024
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007025 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
7026 type != INTR_TYPE_EXT_INTR &&
7027 type != INTR_TYPE_NMI_INTR))
7028 skip_emulated_instruction(vcpu);
7029
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01007030 if (kvm_task_switch(vcpu, tss_selector,
7031 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
7032 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03007033 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
7034 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
7035 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007036 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03007037 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007038
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007039 /*
7040 * TODO: What about debug traps on tss switch?
7041 * Are we supposed to inject them and update dr6?
7042 */
7043
7044 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02007045}
7046
Avi Kivity851ba692009-08-24 11:10:17 +03007047static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08007048{
Sheng Yangf9c617f2009-03-25 10:08:52 +08007049 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08007050 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01007051 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08007052
Sheng Yangf9c617f2009-03-25 10:08:52 +08007053 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08007054
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03007055 /*
7056 * EPT violation happened while executing iret from NMI,
7057 * "blocked by NMI" bit has to be set before next VM entry.
7058 * There are errata that may cause this bit to not be set:
7059 * AAK134, BY25.
7060 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03007061 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01007062 enable_vnmi &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03007063 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03007064 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
7065
Sheng Yang14394422008-04-28 12:24:45 +08007066 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007067 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08007068
Junaid Shahid27959a42016-12-06 16:46:10 -08007069 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08007070 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08007071 ? PFERR_USER_MASK : 0;
7072 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08007073 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08007074 ? PFERR_WRITE_MASK : 0;
7075 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08007076 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08007077 ? PFERR_FETCH_MASK : 0;
7078 /* ept page table entry is present? */
7079 error_code |= (exit_qualification &
7080 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
7081 EPT_VIOLATION_EXECUTABLE))
7082 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08007083
Paolo Bonzinieebed242016-11-28 14:39:58 +01007084 error_code |= (exit_qualification & 0x100) != 0 ?
7085 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03007086
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08007087 vcpu->arch.exit_qualification = exit_qualification;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08007088 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08007089}
7090
Avi Kivity851ba692009-08-24 11:10:17 +03007091static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007092{
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007093 gpa_t gpa;
7094
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02007095 /*
7096 * A nested guest cannot optimize MMIO vmexits, because we have an
7097 * nGPA here instead of the required GPA.
7098 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007099 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02007100 if (!is_guest_mode(vcpu) &&
7101 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08007102 trace_kvm_fast_mmio(gpa);
Vitaly Kuznetsovd391f122018-01-25 16:37:07 +01007103 /*
7104 * Doing kvm_skip_emulated_instruction() depends on undefined
7105 * behavior: Intel's manual doesn't mandate
7106 * VM_EXIT_INSTRUCTION_LEN to be set in VMCS when EPT MISCONFIG
7107 * occurs and while on real hardware it was observed to be set,
7108 * other hypervisors (namely Hyper-V) don't set it, we end up
7109 * advancing IP with some random value. Disable fast mmio when
7110 * running nested and keep it for real hardware in hope that
7111 * VM_EXIT_INSTRUCTION_LEN will always be set correctly.
7112 */
7113 if (!static_cpu_has(X86_FEATURE_HYPERVISOR))
7114 return kvm_skip_emulated_instruction(vcpu);
7115 else
7116 return x86_emulate_instruction(vcpu, gpa, EMULTYPE_SKIP,
7117 NULL, 0) == EMULATE_DONE;
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03007118 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007119
Sean Christophersonc75d0edc2018-03-29 14:48:31 -07007120 return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007121}
7122
Avi Kivity851ba692009-08-24 11:10:17 +03007123static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08007124{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01007125 WARN_ON_ONCE(!enable_vnmi);
Paolo Bonzini47c01522016-12-19 11:44:07 +01007126 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
7127 CPU_BASED_VIRTUAL_NMI_PENDING);
Sheng Yangf08864b2008-05-15 18:23:25 +08007128 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03007129 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08007130
7131 return 1;
7132}
7133
Mohammed Gamal80ced182009-09-01 12:48:18 +02007134static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007135{
Avi Kivity8b3079a2009-01-05 12:10:54 +02007136 struct vcpu_vmx *vmx = to_vmx(vcpu);
7137 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02007138 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02007139 u32 cpu_exec_ctrl;
7140 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03007141 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02007142
Sean Christopherson2bb8caf2018-03-12 10:56:13 -07007143 /*
7144 * We should never reach the point where we are emulating L2
7145 * due to invalid guest state as that means we incorrectly
7146 * allowed a nested VMEntry with an invalid vmcs12.
7147 */
7148 WARN_ON_ONCE(vmx->emulation_required && vmx->nested.nested_run_pending);
7149
Avi Kivity49e9d552010-09-19 14:34:08 +02007150 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
7151 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007152
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01007153 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03007154 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02007155 return handle_interrupt_window(&vmx->vcpu);
7156
Radim Krčmář72875d82017-04-26 22:32:19 +02007157 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03007158 return 1;
7159
Liran Alon9b8ae632017-11-05 16:56:34 +02007160 err = emulate_instruction(vcpu, 0);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007161
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02007162 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02007163 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02007164 ret = 0;
7165 goto out;
7166 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01007167
Sean Christophersonadd5ff72018-03-23 09:34:00 -07007168 if (err != EMULATE_DONE)
7169 goto emulation_error;
7170
7171 if (vmx->emulation_required && !vmx->rmode.vm86_active &&
7172 vcpu->arch.exception.pending)
7173 goto emulation_error;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007174
Gleb Natapov8d76c492013-05-08 18:38:44 +03007175 if (vcpu->arch.halt_request) {
7176 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06007177 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03007178 goto out;
7179 }
7180
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007181 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02007182 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007183 if (need_resched())
7184 schedule();
7185 }
7186
Mohammed Gamal80ced182009-09-01 12:48:18 +02007187out:
7188 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007189
Sean Christophersonadd5ff72018-03-23 09:34:00 -07007190emulation_error:
7191 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
7192 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
7193 vcpu->run->internal.ndata = 0;
7194 return 0;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007195}
7196
7197static void grow_ple_window(struct kvm_vcpu *vcpu)
7198{
7199 struct vcpu_vmx *vmx = to_vmx(vcpu);
7200 int old = vmx->ple_window;
7201
Babu Mogerc8e88712018-03-16 16:37:24 -04007202 vmx->ple_window = __grow_ple_window(old, ple_window,
7203 ple_window_grow,
7204 ple_window_max);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007205
7206 if (vmx->ple_window != old)
7207 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02007208
7209 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007210}
7211
7212static void shrink_ple_window(struct kvm_vcpu *vcpu)
7213{
7214 struct vcpu_vmx *vmx = to_vmx(vcpu);
7215 int old = vmx->ple_window;
7216
Babu Mogerc8e88712018-03-16 16:37:24 -04007217 vmx->ple_window = __shrink_ple_window(old, ple_window,
7218 ple_window_shrink,
7219 ple_window);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007220
7221 if (vmx->ple_window != old)
7222 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02007223
7224 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007225}
7226
7227/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08007228 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
7229 */
7230static void wakeup_handler(void)
7231{
7232 struct kvm_vcpu *vcpu;
7233 int cpu = smp_processor_id();
7234
7235 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
7236 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
7237 blocked_vcpu_list) {
7238 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7239
7240 if (pi_test_on(pi_desc) == 1)
7241 kvm_vcpu_kick(vcpu);
7242 }
7243 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
7244}
7245
Peng Haoe01bca22018-04-07 05:47:32 +08007246static void vmx_enable_tdp(void)
Junaid Shahidf160c7b2016-12-06 16:46:16 -08007247{
7248 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
7249 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
7250 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
7251 0ull, VMX_EPT_EXECUTABLE_MASK,
7252 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Tom Lendackyd0ec49d2017-07-17 16:10:27 -05007253 VMX_EPT_RWX_MASK, 0ull);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08007254
7255 ept_set_mmio_spte_mask();
7256 kvm_enable_tdp();
7257}
7258
Tiejun Chenf2c76482014-10-28 10:14:47 +08007259static __init int hardware_setup(void)
7260{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01007261 int r = -ENOMEM, i;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007262
7263 rdmsrl_safe(MSR_EFER, &host_efer);
7264
7265 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
7266 kvm_define_shared_msr(i, vmx_msr_index[i]);
7267
Radim Krčmář23611332016-09-29 22:41:33 +02007268 for (i = 0; i < VMX_BITMAP_NR; i++) {
7269 vmx_bitmap[i] = (unsigned long *)__get_free_page(GFP_KERNEL);
7270 if (!vmx_bitmap[i])
7271 goto out;
7272 }
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007273
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007274 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
7275 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
7276
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007277 if (setup_vmcs_config(&vmcs_config) < 0) {
7278 r = -EIO;
Radim Krčmář23611332016-09-29 22:41:33 +02007279 goto out;
Tiejun Chenbaa03522014-12-23 16:21:11 +08007280 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08007281
7282 if (boot_cpu_has(X86_FEATURE_NX))
7283 kvm_enable_efer_bits(EFER_NX);
7284
Wanpeng Li08d839c2017-03-23 05:30:08 -07007285 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
7286 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
Tiejun Chenf2c76482014-10-28 10:14:47 +08007287 enable_vpid = 0;
Wanpeng Li08d839c2017-03-23 05:30:08 -07007288
Tiejun Chenf2c76482014-10-28 10:14:47 +08007289 if (!cpu_has_vmx_ept() ||
David Hildenbrand42aa53b2017-08-10 23:15:29 +02007290 !cpu_has_vmx_ept_4levels() ||
David Hildenbrandf5f51582017-08-24 20:51:30 +02007291 !cpu_has_vmx_ept_mt_wb() ||
Wanpeng Li8ad81822017-10-09 15:51:53 -07007292 !cpu_has_vmx_invept_global())
Tiejun Chenf2c76482014-10-28 10:14:47 +08007293 enable_ept = 0;
Tiejun Chenf2c76482014-10-28 10:14:47 +08007294
Wanpeng Lifce6ac42017-05-11 02:58:56 -07007295 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
Tiejun Chenf2c76482014-10-28 10:14:47 +08007296 enable_ept_ad_bits = 0;
7297
Wanpeng Li8ad81822017-10-09 15:51:53 -07007298 if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
Tiejun Chenf2c76482014-10-28 10:14:47 +08007299 enable_unrestricted_guest = 0;
7300
Paolo Bonziniad15a292015-01-30 16:18:49 +01007301 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08007302 flexpriority_enabled = 0;
7303
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01007304 if (!cpu_has_virtual_nmis())
7305 enable_vnmi = 0;
7306
Paolo Bonziniad15a292015-01-30 16:18:49 +01007307 /*
7308 * set_apic_access_page_addr() is used to reload apic access
7309 * page upon invalidation. No need to do anything if not
7310 * using the APIC_ACCESS_ADDR VMCS field.
7311 */
7312 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08007313 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08007314
7315 if (!cpu_has_vmx_tpr_shadow())
7316 kvm_x86_ops->update_cr8_intercept = NULL;
7317
7318 if (enable_ept && !cpu_has_vmx_ept_2m_page())
7319 kvm_disable_largepages();
7320
Wanpeng Li0f107682017-09-28 18:06:24 -07007321 if (!cpu_has_vmx_ple()) {
Tiejun Chenf2c76482014-10-28 10:14:47 +08007322 ple_gap = 0;
Wanpeng Li0f107682017-09-28 18:06:24 -07007323 ple_window = 0;
7324 ple_window_grow = 0;
7325 ple_window_max = 0;
7326 ple_window_shrink = 0;
7327 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08007328
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01007329 if (!cpu_has_vmx_apicv()) {
Tiejun Chenf2c76482014-10-28 10:14:47 +08007330 enable_apicv = 0;
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01007331 kvm_x86_ops->sync_pir_to_irr = NULL;
7332 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08007333
Haozhong Zhang64903d62015-10-20 15:39:09 +08007334 if (cpu_has_vmx_tsc_scaling()) {
7335 kvm_has_tsc_control = true;
7336 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
7337 kvm_tsc_scaling_ratio_frac_bits = 48;
7338 }
7339
Wanpeng Li04bb92e2015-09-16 19:31:11 +08007340 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7341
Junaid Shahidf160c7b2016-12-06 16:46:16 -08007342 if (enable_ept)
7343 vmx_enable_tdp();
7344 else
Tiejun Chenbaa03522014-12-23 16:21:11 +08007345 kvm_disable_tdp();
7346
Kai Huang843e4332015-01-28 10:54:28 +08007347 /*
7348 * Only enable PML when hardware supports PML feature, and both EPT
7349 * and EPT A/D bit features are enabled -- PML depends on them to work.
7350 */
7351 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
7352 enable_pml = 0;
7353
7354 if (!enable_pml) {
7355 kvm_x86_ops->slot_enable_log_dirty = NULL;
7356 kvm_x86_ops->slot_disable_log_dirty = NULL;
7357 kvm_x86_ops->flush_log_dirty = NULL;
7358 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
7359 }
7360
Yunhong Jiang64672c92016-06-13 14:19:59 -07007361 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
7362 u64 vmx_msr;
7363
7364 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
7365 cpu_preemption_timer_multi =
7366 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
7367 } else {
7368 kvm_x86_ops->set_hv_timer = NULL;
7369 kvm_x86_ops->cancel_hv_timer = NULL;
7370 }
7371
Paolo Bonzinic5d167b2017-12-13 11:05:19 +01007372 if (!cpu_has_vmx_shadow_vmcs())
7373 enable_shadow_vmcs = 0;
7374 if (enable_shadow_vmcs)
7375 init_vmcs_shadow_fields();
7376
Feng Wubf9f6ac2015-09-18 22:29:55 +08007377 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
Paolo Bonzini13893092018-02-26 13:40:09 +01007378 nested_vmx_setup_ctls_msrs(&vmcs_config.nested, enable_apicv);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007379
Ashok Rajc45dcc72016-06-22 14:59:56 +08007380 kvm_mce_cap_supported |= MCG_LMCE_P;
7381
Tiejun Chenf2c76482014-10-28 10:14:47 +08007382 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007383
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007384out:
Radim Krčmář23611332016-09-29 22:41:33 +02007385 for (i = 0; i < VMX_BITMAP_NR; i++)
7386 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007387
7388 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08007389}
7390
7391static __exit void hardware_unsetup(void)
7392{
Radim Krčmář23611332016-09-29 22:41:33 +02007393 int i;
7394
7395 for (i = 0; i < VMX_BITMAP_NR; i++)
7396 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007397
Tiejun Chenf2c76482014-10-28 10:14:47 +08007398 free_kvm_area();
7399}
7400
Avi Kivity6aa8b732006-12-10 02:21:36 -08007401/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007402 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
7403 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
7404 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03007405static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007406{
Wanpeng Lib31c1142018-03-12 04:53:04 -07007407 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007408 grow_ple_window(vcpu);
7409
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08007410 /*
7411 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
7412 * VM-execution control is ignored if CPL > 0. OTOH, KVM
7413 * never set PAUSE_EXITING and just set PLE if supported,
7414 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
7415 */
7416 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007417 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007418}
7419
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007420static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08007421{
Kyle Huey6affcbe2016-11-29 12:40:40 -08007422 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08007423}
7424
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007425static int handle_mwait(struct kvm_vcpu *vcpu)
7426{
7427 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
7428 return handle_nop(vcpu);
7429}
7430
Jim Mattson45ec3682017-08-23 16:32:04 -07007431static int handle_invalid_op(struct kvm_vcpu *vcpu)
7432{
7433 kvm_queue_exception(vcpu, UD_VECTOR);
7434 return 1;
7435}
7436
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007437static int handle_monitor_trap(struct kvm_vcpu *vcpu)
7438{
7439 return 1;
7440}
7441
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007442static int handle_monitor(struct kvm_vcpu *vcpu)
7443{
7444 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
7445 return handle_nop(vcpu);
7446}
7447
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007448/*
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08007449 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
7450 * set the success or error code of an emulated VMX instruction, as specified
7451 * by Vol 2B, VMX Instruction Reference, "Conventions".
7452 */
7453static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
7454{
7455 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
7456 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
7457 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
7458}
7459
7460static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
7461{
7462 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
7463 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
7464 X86_EFLAGS_SF | X86_EFLAGS_OF))
7465 | X86_EFLAGS_CF);
7466}
7467
Abel Gordon145c28d2013-04-18 14:36:55 +03007468static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08007469 u32 vm_instruction_error)
7470{
7471 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
7472 /*
7473 * failValid writes the error number to the current VMCS, which
7474 * can't be done there isn't a current VMCS.
7475 */
7476 nested_vmx_failInvalid(vcpu);
7477 return;
7478 }
7479 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
7480 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
7481 X86_EFLAGS_SF | X86_EFLAGS_OF))
7482 | X86_EFLAGS_ZF);
7483 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
7484 /*
7485 * We don't need to force a shadow sync because
7486 * VM_INSTRUCTION_ERROR is not shadowed
7487 */
7488}
Abel Gordon145c28d2013-04-18 14:36:55 +03007489
Wincy Vanff651cb2014-12-11 08:52:58 +03007490static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
7491{
7492 /* TODO: not to reset guest simply here. */
7493 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02007494 pr_debug_ratelimited("kvm: nested vmx abort, indicator %d\n", indicator);
Wincy Vanff651cb2014-12-11 08:52:58 +03007495}
7496
Jan Kiszkaf41245002014-03-07 20:03:13 +01007497static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
7498{
7499 struct vcpu_vmx *vmx =
7500 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
7501
7502 vmx->nested.preemption_timer_expired = true;
7503 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
7504 kvm_vcpu_kick(&vmx->vcpu);
7505
7506 return HRTIMER_NORESTART;
7507}
7508
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007509/*
Bandan Das19677e32014-05-06 02:19:15 -04007510 * Decode the memory-address operand of a vmx instruction, as recorded on an
7511 * exit caused by such an instruction (run by a guest hypervisor).
7512 * On success, returns 0. When the operand is invalid, returns 1 and throws
7513 * #UD or #GP.
7514 */
7515static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
7516 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007517 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04007518{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007519 gva_t off;
7520 bool exn;
7521 struct kvm_segment s;
7522
Bandan Das19677e32014-05-06 02:19:15 -04007523 /*
7524 * According to Vol. 3B, "Information for VM Exits Due to Instruction
7525 * Execution", on an exit, vmx_instruction_info holds most of the
7526 * addressing components of the operand. Only the displacement part
7527 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
7528 * For how an actual address is calculated from all these components,
7529 * refer to Vol. 1, "Operand Addressing".
7530 */
7531 int scaling = vmx_instruction_info & 3;
7532 int addr_size = (vmx_instruction_info >> 7) & 7;
7533 bool is_reg = vmx_instruction_info & (1u << 10);
7534 int seg_reg = (vmx_instruction_info >> 15) & 7;
7535 int index_reg = (vmx_instruction_info >> 18) & 0xf;
7536 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
7537 int base_reg = (vmx_instruction_info >> 23) & 0xf;
7538 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
7539
7540 if (is_reg) {
7541 kvm_queue_exception(vcpu, UD_VECTOR);
7542 return 1;
7543 }
7544
7545 /* Addr = segment_base + offset */
7546 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007547 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04007548 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007549 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04007550 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007551 off += kvm_register_read(vcpu, index_reg)<<scaling;
7552 vmx_get_segment(vcpu, &s, seg_reg);
7553 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04007554
7555 if (addr_size == 1) /* 32 bit */
7556 *ret &= 0xffffffff;
7557
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007558 /* Checks for #GP/#SS exceptions. */
7559 exn = false;
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02007560 if (is_long_mode(vcpu)) {
7561 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
7562 * non-canonical form. This is the only check on the memory
7563 * destination for long mode!
7564 */
Yu Zhangfd8cb432017-08-24 20:27:56 +08007565 exn = is_noncanonical_address(*ret, vcpu);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02007566 } else if (is_protmode(vcpu)) {
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007567 /* Protected mode: apply checks for segment validity in the
7568 * following order:
7569 * - segment type check (#GP(0) may be thrown)
7570 * - usability check (#GP(0)/#SS(0))
7571 * - limit check (#GP(0)/#SS(0))
7572 */
7573 if (wr)
7574 /* #GP(0) if the destination operand is located in a
7575 * read-only data segment or any code segment.
7576 */
7577 exn = ((s.type & 0xa) == 0 || (s.type & 8));
7578 else
7579 /* #GP(0) if the source operand is located in an
7580 * execute-only code segment
7581 */
7582 exn = ((s.type & 0xa) == 8);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02007583 if (exn) {
7584 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
7585 return 1;
7586 }
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007587 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
7588 */
7589 exn = (s.unusable != 0);
7590 /* Protected mode: #GP(0)/#SS(0) if the memory
7591 * operand is outside the segment limit.
7592 */
7593 exn = exn || (off + sizeof(u64) > s.limit);
7594 }
7595 if (exn) {
7596 kvm_queue_exception_e(vcpu,
7597 seg_reg == VCPU_SREG_SS ?
7598 SS_VECTOR : GP_VECTOR,
7599 0);
7600 return 1;
7601 }
7602
Bandan Das19677e32014-05-06 02:19:15 -04007603 return 0;
7604}
7605
Radim Krčmářcbf71272017-05-19 15:48:51 +02007606static int nested_vmx_get_vmptr(struct kvm_vcpu *vcpu, gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04007607{
7608 gva_t gva;
Bandan Das3573e222014-05-06 02:19:16 -04007609 struct x86_exception e;
Bandan Das3573e222014-05-06 02:19:16 -04007610
7611 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007612 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04007613 return 1;
7614
Radim Krčmářcbf71272017-05-19 15:48:51 +02007615 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, vmpointer,
7616 sizeof(*vmpointer), &e)) {
Bandan Das3573e222014-05-06 02:19:16 -04007617 kvm_inject_page_fault(vcpu, &e);
7618 return 1;
7619 }
7620
Bandan Das3573e222014-05-06 02:19:16 -04007621 return 0;
7622}
7623
Jim Mattsone29acc52016-11-30 12:03:43 -08007624static int enter_vmx_operation(struct kvm_vcpu *vcpu)
7625{
7626 struct vcpu_vmx *vmx = to_vmx(vcpu);
7627 struct vmcs *shadow_vmcs;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01007628 int r;
Jim Mattsone29acc52016-11-30 12:03:43 -08007629
Paolo Bonzinif21f1652018-01-11 12:16:15 +01007630 r = alloc_loaded_vmcs(&vmx->nested.vmcs02);
7631 if (r < 0)
Jim Mattsonde3a0022017-11-27 17:22:25 -06007632 goto out_vmcs02;
Jim Mattsone29acc52016-11-30 12:03:43 -08007633
7634 vmx->nested.cached_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
7635 if (!vmx->nested.cached_vmcs12)
7636 goto out_cached_vmcs12;
7637
7638 if (enable_shadow_vmcs) {
7639 shadow_vmcs = alloc_vmcs();
7640 if (!shadow_vmcs)
7641 goto out_shadow_vmcs;
7642 /* mark vmcs as shadow */
7643 shadow_vmcs->revision_id |= (1u << 31);
7644 /* init shadow vmcs */
7645 vmcs_clear(shadow_vmcs);
7646 vmx->vmcs01.shadow_vmcs = shadow_vmcs;
7647 }
7648
Jim Mattsone29acc52016-11-30 12:03:43 -08007649 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
7650 HRTIMER_MODE_REL_PINNED);
7651 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
7652
7653 vmx->nested.vmxon = true;
7654 return 0;
7655
7656out_shadow_vmcs:
7657 kfree(vmx->nested.cached_vmcs12);
7658
7659out_cached_vmcs12:
Jim Mattsonde3a0022017-11-27 17:22:25 -06007660 free_loaded_vmcs(&vmx->nested.vmcs02);
Jim Mattsone29acc52016-11-30 12:03:43 -08007661
Jim Mattsonde3a0022017-11-27 17:22:25 -06007662out_vmcs02:
Jim Mattsone29acc52016-11-30 12:03:43 -08007663 return -ENOMEM;
7664}
7665
Bandan Das3573e222014-05-06 02:19:16 -04007666/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007667 * Emulate the VMXON instruction.
7668 * Currently, we just remember that VMX is active, and do not save or even
7669 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
7670 * do not currently need to store anything in that guest-allocated memory
7671 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
7672 * argument is different from the VMXON pointer (which the spec says they do).
7673 */
7674static int handle_vmon(struct kvm_vcpu *vcpu)
7675{
Jim Mattsone29acc52016-11-30 12:03:43 -08007676 int ret;
Radim Krčmářcbf71272017-05-19 15:48:51 +02007677 gpa_t vmptr;
7678 struct page *page;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007679 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007680 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
7681 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007682
Jim Mattson70f3aac2017-04-26 08:53:46 -07007683 /*
7684 * The Intel VMX Instruction Reference lists a bunch of bits that are
7685 * prerequisite to running VMXON, most notably cr4.VMXE must be set to
7686 * 1 (see vmx_set_cr4() for when we allow the guest to set this).
7687 * Otherwise, we should fail with #UD. But most faulting conditions
7688 * have already been checked by hardware, prior to the VM-exit for
7689 * VMXON. We do test guest cr4.VMXE because processor CR4 always has
7690 * that bit set to 1 in non-root mode.
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007691 */
Jim Mattson70f3aac2017-04-26 08:53:46 -07007692 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE)) {
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007693 kvm_queue_exception(vcpu, UD_VECTOR);
7694 return 1;
7695 }
7696
Abel Gordon145c28d2013-04-18 14:36:55 +03007697 if (vmx->nested.vmxon) {
7698 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007699 return kvm_skip_emulated_instruction(vcpu);
Abel Gordon145c28d2013-04-18 14:36:55 +03007700 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007701
Haozhong Zhang3b840802016-06-22 14:59:54 +08007702 if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007703 != VMXON_NEEDED_FEATURES) {
7704 kvm_inject_gp(vcpu, 0);
7705 return 1;
7706 }
7707
Radim Krčmářcbf71272017-05-19 15:48:51 +02007708 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Jim Mattson21e7fbe2016-12-22 15:49:55 -08007709 return 1;
Radim Krčmářcbf71272017-05-19 15:48:51 +02007710
7711 /*
7712 * SDM 3: 24.11.5
7713 * The first 4 bytes of VMXON region contain the supported
7714 * VMCS revision identifier
7715 *
7716 * Note - IA32_VMX_BASIC[48] will never be 1 for the nested case;
7717 * which replaces physical address width with 32
7718 */
7719 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7720 nested_vmx_failInvalid(vcpu);
7721 return kvm_skip_emulated_instruction(vcpu);
7722 }
7723
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02007724 page = kvm_vcpu_gpa_to_page(vcpu, vmptr);
7725 if (is_error_page(page)) {
Radim Krčmářcbf71272017-05-19 15:48:51 +02007726 nested_vmx_failInvalid(vcpu);
7727 return kvm_skip_emulated_instruction(vcpu);
7728 }
7729 if (*(u32 *)kmap(page) != VMCS12_REVISION) {
7730 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007731 kvm_release_page_clean(page);
Radim Krčmářcbf71272017-05-19 15:48:51 +02007732 nested_vmx_failInvalid(vcpu);
7733 return kvm_skip_emulated_instruction(vcpu);
7734 }
7735 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007736 kvm_release_page_clean(page);
Radim Krčmářcbf71272017-05-19 15:48:51 +02007737
7738 vmx->nested.vmxon_ptr = vmptr;
Jim Mattsone29acc52016-11-30 12:03:43 -08007739 ret = enter_vmx_operation(vcpu);
7740 if (ret)
7741 return ret;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007742
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007743 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007744 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007745}
7746
7747/*
7748 * Intel's VMX Instruction Reference specifies a common set of prerequisites
7749 * for running VMX instructions (except VMXON, whose prerequisites are
7750 * slightly different). It also specifies what exception to inject otherwise.
Jim Mattson70f3aac2017-04-26 08:53:46 -07007751 * Note that many of these exceptions have priority over VM exits, so they
7752 * don't have to be checked again here.
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007753 */
7754static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
7755{
Jim Mattson70f3aac2017-04-26 08:53:46 -07007756 if (!to_vmx(vcpu)->nested.vmxon) {
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007757 kvm_queue_exception(vcpu, UD_VECTOR);
7758 return 0;
7759 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007760 return 1;
7761}
7762
David Matlack8ca44e82017-08-01 14:00:39 -07007763static void vmx_disable_shadow_vmcs(struct vcpu_vmx *vmx)
7764{
7765 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL, SECONDARY_EXEC_SHADOW_VMCS);
7766 vmcs_write64(VMCS_LINK_POINTER, -1ull);
7767}
7768
Abel Gordone7953d72013-04-18 14:37:55 +03007769static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
7770{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007771 if (vmx->nested.current_vmptr == -1ull)
7772 return;
7773
Abel Gordon012f83c2013-04-18 14:39:25 +03007774 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007775 /* copy to memory all shadowed fields in case
7776 they were modified */
7777 copy_shadow_to_vmcs12(vmx);
7778 vmx->nested.sync_shadow_vmcs = false;
David Matlack8ca44e82017-08-01 14:00:39 -07007779 vmx_disable_shadow_vmcs(vmx);
Abel Gordon012f83c2013-04-18 14:39:25 +03007780 }
Wincy Van705699a2015-02-03 23:58:17 +08007781 vmx->nested.posted_intr_nv = -1;
David Matlack4f2777b2016-07-13 17:16:37 -07007782
7783 /* Flush VMCS12 to guest memory */
Paolo Bonzini9f744c52017-07-27 15:54:46 +02007784 kvm_vcpu_write_guest_page(&vmx->vcpu,
7785 vmx->nested.current_vmptr >> PAGE_SHIFT,
7786 vmx->nested.cached_vmcs12, 0, VMCS12_SIZE);
David Matlack4f2777b2016-07-13 17:16:37 -07007787
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007788 vmx->nested.current_vmptr = -1ull;
Abel Gordone7953d72013-04-18 14:37:55 +03007789}
7790
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007791/*
7792 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
7793 * just stops using VMX.
7794 */
7795static void free_nested(struct vcpu_vmx *vmx)
7796{
Wanpeng Lib7455822017-11-22 14:04:00 -08007797 if (!vmx->nested.vmxon && !vmx->nested.smm.vmxon)
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007798 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007799
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007800 vmx->nested.vmxon = false;
Wanpeng Lib7455822017-11-22 14:04:00 -08007801 vmx->nested.smm.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07007802 free_vpid(vmx->nested.vpid02);
David Matlack8ca44e82017-08-01 14:00:39 -07007803 vmx->nested.posted_intr_nv = -1;
7804 vmx->nested.current_vmptr = -1ull;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007805 if (enable_shadow_vmcs) {
David Matlack8ca44e82017-08-01 14:00:39 -07007806 vmx_disable_shadow_vmcs(vmx);
Jim Mattson355f4fb2016-10-28 08:29:39 -07007807 vmcs_clear(vmx->vmcs01.shadow_vmcs);
7808 free_vmcs(vmx->vmcs01.shadow_vmcs);
7809 vmx->vmcs01.shadow_vmcs = NULL;
7810 }
David Matlack4f2777b2016-07-13 17:16:37 -07007811 kfree(vmx->nested.cached_vmcs12);
Jim Mattsonde3a0022017-11-27 17:22:25 -06007812 /* Unpin physical memory we referred to in the vmcs02 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007813 if (vmx->nested.apic_access_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +02007814 kvm_release_page_dirty(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007815 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007816 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007817 if (vmx->nested.virtual_apic_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +02007818 kvm_release_page_dirty(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007819 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007820 }
Wincy Van705699a2015-02-03 23:58:17 +08007821 if (vmx->nested.pi_desc_page) {
7822 kunmap(vmx->nested.pi_desc_page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007823 kvm_release_page_dirty(vmx->nested.pi_desc_page);
Wincy Van705699a2015-02-03 23:58:17 +08007824 vmx->nested.pi_desc_page = NULL;
7825 vmx->nested.pi_desc = NULL;
7826 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007827
Jim Mattsonde3a0022017-11-27 17:22:25 -06007828 free_loaded_vmcs(&vmx->nested.vmcs02);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007829}
7830
7831/* Emulate the VMXOFF instruction */
7832static int handle_vmoff(struct kvm_vcpu *vcpu)
7833{
7834 if (!nested_vmx_check_permission(vcpu))
7835 return 1;
7836 free_nested(to_vmx(vcpu));
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007837 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007838 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007839}
7840
Nadav Har'El27d6c862011-05-25 23:06:59 +03007841/* Emulate the VMCLEAR instruction */
7842static int handle_vmclear(struct kvm_vcpu *vcpu)
7843{
7844 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattson587d7e722017-03-02 12:41:48 -08007845 u32 zero = 0;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007846 gpa_t vmptr;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007847
7848 if (!nested_vmx_check_permission(vcpu))
7849 return 1;
7850
Radim Krčmářcbf71272017-05-19 15:48:51 +02007851 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03007852 return 1;
7853
Radim Krčmářcbf71272017-05-19 15:48:51 +02007854 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7855 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
7856 return kvm_skip_emulated_instruction(vcpu);
7857 }
7858
7859 if (vmptr == vmx->nested.vmxon_ptr) {
7860 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_VMXON_POINTER);
7861 return kvm_skip_emulated_instruction(vcpu);
7862 }
7863
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007864 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03007865 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007866
Jim Mattson587d7e722017-03-02 12:41:48 -08007867 kvm_vcpu_write_guest(vcpu,
7868 vmptr + offsetof(struct vmcs12, launch_state),
7869 &zero, sizeof(zero));
Nadav Har'El27d6c862011-05-25 23:06:59 +03007870
Nadav Har'El27d6c862011-05-25 23:06:59 +03007871 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007872 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007873}
7874
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007875static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
7876
7877/* Emulate the VMLAUNCH instruction */
7878static int handle_vmlaunch(struct kvm_vcpu *vcpu)
7879{
7880 return nested_vmx_run(vcpu, true);
7881}
7882
7883/* Emulate the VMRESUME instruction */
7884static int handle_vmresume(struct kvm_vcpu *vcpu)
7885{
7886
7887 return nested_vmx_run(vcpu, false);
7888}
7889
Nadav Har'El49f705c2011-05-25 23:08:30 +03007890/*
7891 * Read a vmcs12 field. Since these can have varying lengths and we return
7892 * one type, we chose the biggest type (u64) and zero-extend the return value
7893 * to that size. Note that the caller, handle_vmread, might need to use only
7894 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
7895 * 64-bit fields are to be returned).
7896 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007897static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
7898 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03007899{
7900 short offset = vmcs_field_to_offset(field);
7901 char *p;
7902
7903 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007904 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007905
7906 p = ((char *)(get_vmcs12(vcpu))) + offset;
7907
Jim Mattsond37f4262017-12-22 12:12:16 -08007908 switch (vmcs_field_width(field)) {
7909 case VMCS_FIELD_WIDTH_NATURAL_WIDTH:
Nadav Har'El49f705c2011-05-25 23:08:30 +03007910 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007911 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08007912 case VMCS_FIELD_WIDTH_U16:
Nadav Har'El49f705c2011-05-25 23:08:30 +03007913 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007914 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08007915 case VMCS_FIELD_WIDTH_U32:
Nadav Har'El49f705c2011-05-25 23:08:30 +03007916 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007917 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08007918 case VMCS_FIELD_WIDTH_U64:
Nadav Har'El49f705c2011-05-25 23:08:30 +03007919 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007920 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007921 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007922 WARN_ON(1);
7923 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007924 }
7925}
7926
Abel Gordon20b97fe2013-04-18 14:36:25 +03007927
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007928static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
7929 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03007930 short offset = vmcs_field_to_offset(field);
7931 char *p = ((char *) get_vmcs12(vcpu)) + offset;
7932 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007933 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007934
Jim Mattsond37f4262017-12-22 12:12:16 -08007935 switch (vmcs_field_width(field)) {
7936 case VMCS_FIELD_WIDTH_U16:
Abel Gordon20b97fe2013-04-18 14:36:25 +03007937 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007938 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08007939 case VMCS_FIELD_WIDTH_U32:
Abel Gordon20b97fe2013-04-18 14:36:25 +03007940 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007941 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08007942 case VMCS_FIELD_WIDTH_U64:
Abel Gordon20b97fe2013-04-18 14:36:25 +03007943 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007944 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08007945 case VMCS_FIELD_WIDTH_NATURAL_WIDTH:
Abel Gordon20b97fe2013-04-18 14:36:25 +03007946 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007947 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007948 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007949 WARN_ON(1);
7950 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007951 }
7952
7953}
7954
Abel Gordon16f5b902013-04-18 14:38:25 +03007955static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
7956{
7957 int i;
7958 unsigned long field;
7959 u64 field_value;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007960 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Paolo Bonzini44900ba2017-12-13 12:58:02 +01007961 const u16 *fields = shadow_read_write_fields;
Mathias Krausec2bae892013-06-26 20:36:21 +02007962 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03007963
Jan Kiszka282da872014-10-08 18:05:39 +02007964 preempt_disable();
7965
Abel Gordon16f5b902013-04-18 14:38:25 +03007966 vmcs_load(shadow_vmcs);
7967
7968 for (i = 0; i < num_fields; i++) {
7969 field = fields[i];
Paolo Bonzini44900ba2017-12-13 12:58:02 +01007970 field_value = __vmcs_readl(field);
Abel Gordon16f5b902013-04-18 14:38:25 +03007971 vmcs12_write_any(&vmx->vcpu, field, field_value);
7972 }
7973
7974 vmcs_clear(shadow_vmcs);
7975 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02007976
7977 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03007978}
7979
Abel Gordonc3114422013-04-18 14:38:55 +03007980static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
7981{
Paolo Bonzini44900ba2017-12-13 12:58:02 +01007982 const u16 *fields[] = {
Mathias Krausec2bae892013-06-26 20:36:21 +02007983 shadow_read_write_fields,
7984 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03007985 };
Mathias Krausec2bae892013-06-26 20:36:21 +02007986 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03007987 max_shadow_read_write_fields,
7988 max_shadow_read_only_fields
7989 };
7990 int i, q;
7991 unsigned long field;
7992 u64 field_value = 0;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007993 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Abel Gordonc3114422013-04-18 14:38:55 +03007994
7995 vmcs_load(shadow_vmcs);
7996
Mathias Krausec2bae892013-06-26 20:36:21 +02007997 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03007998 for (i = 0; i < max_fields[q]; i++) {
7999 field = fields[q][i];
8000 vmcs12_read_any(&vmx->vcpu, field, &field_value);
Paolo Bonzini44900ba2017-12-13 12:58:02 +01008001 __vmcs_writel(field, field_value);
Abel Gordonc3114422013-04-18 14:38:55 +03008002 }
8003 }
8004
8005 vmcs_clear(shadow_vmcs);
8006 vmcs_load(vmx->loaded_vmcs->vmcs);
8007}
8008
Nadav Har'El49f705c2011-05-25 23:08:30 +03008009/*
8010 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
8011 * used before) all generate the same failure when it is missing.
8012 */
8013static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
8014{
8015 struct vcpu_vmx *vmx = to_vmx(vcpu);
8016 if (vmx->nested.current_vmptr == -1ull) {
8017 nested_vmx_failInvalid(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008018 return 0;
8019 }
8020 return 1;
8021}
8022
8023static int handle_vmread(struct kvm_vcpu *vcpu)
8024{
8025 unsigned long field;
8026 u64 field_value;
8027 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8028 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
8029 gva_t gva = 0;
8030
Kyle Hueyeb277562016-11-29 12:40:39 -08008031 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03008032 return 1;
8033
Kyle Huey6affcbe2016-11-29 12:40:40 -08008034 if (!nested_vmx_check_vmcs12(vcpu))
8035 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08008036
Nadav Har'El49f705c2011-05-25 23:08:30 +03008037 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03008038 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03008039 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008040 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03008041 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008042 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008043 }
8044 /*
8045 * Now copy part of this value to register or memory, as requested.
8046 * Note that the number of bits actually copied is 32 or 64 depending
8047 * on the guest's mode (32 or 64 bit), not on the given field's length.
8048 */
8049 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03008050 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03008051 field_value);
8052 } else {
8053 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008054 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03008055 return 1;
Jim Mattson70f3aac2017-04-26 08:53:46 -07008056 /* _system ok, as hardware has verified cpl=0 */
Nadav Har'El49f705c2011-05-25 23:08:30 +03008057 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
8058 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
8059 }
8060
8061 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008062 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008063}
8064
8065
8066static int handle_vmwrite(struct kvm_vcpu *vcpu)
8067{
8068 unsigned long field;
8069 gva_t gva;
Paolo Bonzini74a497f2017-12-20 13:55:39 +01008070 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008071 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8072 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Paolo Bonzini74a497f2017-12-20 13:55:39 +01008073
Nadav Har'El49f705c2011-05-25 23:08:30 +03008074 /* The value to write might be 32 or 64 bits, depending on L1's long
8075 * mode, and eventually we need to write that into a field of several
8076 * possible lengths. The code below first zero-extends the value to 64
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08008077 * bit (field_value), and then copies only the appropriate number of
Nadav Har'El49f705c2011-05-25 23:08:30 +03008078 * bits into the vmcs12 field.
8079 */
8080 u64 field_value = 0;
8081 struct x86_exception e;
8082
Kyle Hueyeb277562016-11-29 12:40:39 -08008083 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03008084 return 1;
8085
Kyle Huey6affcbe2016-11-29 12:40:40 -08008086 if (!nested_vmx_check_vmcs12(vcpu))
8087 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08008088
Nadav Har'El49f705c2011-05-25 23:08:30 +03008089 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03008090 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03008091 (((vmx_instruction_info) >> 3) & 0xf));
8092 else {
8093 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008094 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03008095 return 1;
8096 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03008097 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03008098 kvm_inject_page_fault(vcpu, &e);
8099 return 1;
8100 }
8101 }
8102
8103
Nadav Amit27e6fb52014-06-18 17:19:26 +03008104 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03008105 if (vmcs_field_readonly(field)) {
8106 nested_vmx_failValid(vcpu,
8107 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008108 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008109 }
8110
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008111 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03008112 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008113 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008114 }
8115
Paolo Bonzini74a497f2017-12-20 13:55:39 +01008116 switch (field) {
8117#define SHADOW_FIELD_RW(x) case x:
8118#include "vmx_shadow_fields.h"
8119 /*
8120 * The fields that can be updated by L1 without a vmexit are
8121 * always updated in the vmcs02, the others go down the slow
8122 * path of prepare_vmcs02.
8123 */
8124 break;
8125 default:
8126 vmx->nested.dirty_vmcs12 = true;
8127 break;
8128 }
8129
Nadav Har'El49f705c2011-05-25 23:08:30 +03008130 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008131 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008132}
8133
Jim Mattsona8bc2842016-11-30 12:03:44 -08008134static void set_current_vmptr(struct vcpu_vmx *vmx, gpa_t vmptr)
8135{
8136 vmx->nested.current_vmptr = vmptr;
8137 if (enable_shadow_vmcs) {
8138 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
8139 SECONDARY_EXEC_SHADOW_VMCS);
8140 vmcs_write64(VMCS_LINK_POINTER,
8141 __pa(vmx->vmcs01.shadow_vmcs));
8142 vmx->nested.sync_shadow_vmcs = true;
8143 }
Paolo Bonzini74a497f2017-12-20 13:55:39 +01008144 vmx->nested.dirty_vmcs12 = true;
Jim Mattsona8bc2842016-11-30 12:03:44 -08008145}
8146
Nadav Har'El63846662011-05-25 23:07:29 +03008147/* Emulate the VMPTRLD instruction */
8148static int handle_vmptrld(struct kvm_vcpu *vcpu)
8149{
8150 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03008151 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03008152
8153 if (!nested_vmx_check_permission(vcpu))
8154 return 1;
8155
Radim Krčmářcbf71272017-05-19 15:48:51 +02008156 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03008157 return 1;
8158
Radim Krčmářcbf71272017-05-19 15:48:51 +02008159 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
8160 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
8161 return kvm_skip_emulated_instruction(vcpu);
8162 }
8163
8164 if (vmptr == vmx->nested.vmxon_ptr) {
8165 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_VMXON_POINTER);
8166 return kvm_skip_emulated_instruction(vcpu);
8167 }
8168
Nadav Har'El63846662011-05-25 23:07:29 +03008169 if (vmx->nested.current_vmptr != vmptr) {
8170 struct vmcs12 *new_vmcs12;
8171 struct page *page;
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02008172 page = kvm_vcpu_gpa_to_page(vcpu, vmptr);
8173 if (is_error_page(page)) {
Nadav Har'El63846662011-05-25 23:07:29 +03008174 nested_vmx_failInvalid(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008175 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03008176 }
8177 new_vmcs12 = kmap(page);
8178 if (new_vmcs12->revision_id != VMCS12_REVISION) {
8179 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02008180 kvm_release_page_clean(page);
Nadav Har'El63846662011-05-25 23:07:29 +03008181 nested_vmx_failValid(vcpu,
8182 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008183 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03008184 }
Nadav Har'El63846662011-05-25 23:07:29 +03008185
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02008186 nested_release_vmcs12(vmx);
David Matlack4f2777b2016-07-13 17:16:37 -07008187 /*
8188 * Load VMCS12 from guest memory since it is not already
8189 * cached.
8190 */
Paolo Bonzini9f744c52017-07-27 15:54:46 +02008191 memcpy(vmx->nested.cached_vmcs12, new_vmcs12, VMCS12_SIZE);
8192 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02008193 kvm_release_page_clean(page);
Paolo Bonzini9f744c52017-07-27 15:54:46 +02008194
Jim Mattsona8bc2842016-11-30 12:03:44 -08008195 set_current_vmptr(vmx, vmptr);
Nadav Har'El63846662011-05-25 23:07:29 +03008196 }
8197
8198 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008199 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03008200}
8201
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008202/* Emulate the VMPTRST instruction */
8203static int handle_vmptrst(struct kvm_vcpu *vcpu)
8204{
8205 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8206 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
8207 gva_t vmcs_gva;
8208 struct x86_exception e;
8209
8210 if (!nested_vmx_check_permission(vcpu))
8211 return 1;
8212
8213 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008214 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008215 return 1;
Jim Mattson70f3aac2017-04-26 08:53:46 -07008216 /* ok to use *_system, as hardware has verified cpl=0 */
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008217 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
8218 (void *)&to_vmx(vcpu)->nested.current_vmptr,
8219 sizeof(u64), &e)) {
8220 kvm_inject_page_fault(vcpu, &e);
8221 return 1;
8222 }
8223 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008224 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008225}
8226
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008227/* Emulate the INVEPT instruction */
8228static int handle_invept(struct kvm_vcpu *vcpu)
8229{
Wincy Vanb9c237b2015-02-03 23:56:30 +08008230 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008231 u32 vmx_instruction_info, types;
8232 unsigned long type;
8233 gva_t gva;
8234 struct x86_exception e;
8235 struct {
8236 u64 eptp, gpa;
8237 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008238
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008239 if (!(vmx->nested.msrs.secondary_ctls_high &
Wincy Vanb9c237b2015-02-03 23:56:30 +08008240 SECONDARY_EXEC_ENABLE_EPT) ||
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008241 !(vmx->nested.msrs.ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008242 kvm_queue_exception(vcpu, UD_VECTOR);
8243 return 1;
8244 }
8245
8246 if (!nested_vmx_check_permission(vcpu))
8247 return 1;
8248
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008249 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03008250 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008251
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008252 types = (vmx->nested.msrs.ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008253
Jim Mattson85c856b2016-10-26 08:38:38 -07008254 if (type >= 32 || !(types & (1 << type))) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008255 nested_vmx_failValid(vcpu,
8256 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008257 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008258 }
8259
8260 /* According to the Intel VMX instruction reference, the memory
8261 * operand is read even if it isn't needed (e.g., for type==global)
8262 */
8263 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008264 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008265 return 1;
8266 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
8267 sizeof(operand), &e)) {
8268 kvm_inject_page_fault(vcpu, &e);
8269 return 1;
8270 }
8271
8272 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008273 case VMX_EPT_EXTENT_GLOBAL:
Bandan Das45e11812016-08-02 16:32:36 -04008274 /*
8275 * TODO: track mappings and invalidate
8276 * single context requests appropriately
8277 */
8278 case VMX_EPT_EXTENT_CONTEXT:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008279 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04008280 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008281 nested_vmx_succeed(vcpu);
8282 break;
8283 default:
8284 BUG_ON(1);
8285 break;
8286 }
8287
Kyle Huey6affcbe2016-11-29 12:40:40 -08008288 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008289}
8290
Petr Matouseka642fc32014-09-23 20:22:30 +02008291static int handle_invvpid(struct kvm_vcpu *vcpu)
8292{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008293 struct vcpu_vmx *vmx = to_vmx(vcpu);
8294 u32 vmx_instruction_info;
8295 unsigned long type, types;
8296 gva_t gva;
8297 struct x86_exception e;
Jim Mattson40352602017-06-28 09:37:37 -07008298 struct {
8299 u64 vpid;
8300 u64 gla;
8301 } operand;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008302
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008303 if (!(vmx->nested.msrs.secondary_ctls_high &
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008304 SECONDARY_EXEC_ENABLE_VPID) ||
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008305 !(vmx->nested.msrs.vpid_caps & VMX_VPID_INVVPID_BIT)) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008306 kvm_queue_exception(vcpu, UD_VECTOR);
8307 return 1;
8308 }
8309
8310 if (!nested_vmx_check_permission(vcpu))
8311 return 1;
8312
8313 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
8314 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
8315
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008316 types = (vmx->nested.msrs.vpid_caps &
Jan Dakinevichbcdde302016-10-28 07:00:30 +03008317 VMX_VPID_EXTENT_SUPPORTED_MASK) >> 8;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008318
Jim Mattson85c856b2016-10-26 08:38:38 -07008319 if (type >= 32 || !(types & (1 << type))) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008320 nested_vmx_failValid(vcpu,
8321 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008322 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008323 }
8324
8325 /* according to the intel vmx instruction reference, the memory
8326 * operand is read even if it isn't needed (e.g., for type==global)
8327 */
8328 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
8329 vmx_instruction_info, false, &gva))
8330 return 1;
Jim Mattson40352602017-06-28 09:37:37 -07008331 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
8332 sizeof(operand), &e)) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008333 kvm_inject_page_fault(vcpu, &e);
8334 return 1;
8335 }
Jim Mattson40352602017-06-28 09:37:37 -07008336 if (operand.vpid >> 16) {
8337 nested_vmx_failValid(vcpu,
8338 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
8339 return kvm_skip_emulated_instruction(vcpu);
8340 }
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008341
8342 switch (type) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03008343 case VMX_VPID_EXTENT_INDIVIDUAL_ADDR:
Yu Zhangfd8cb432017-08-24 20:27:56 +08008344 if (is_noncanonical_address(operand.gla, vcpu)) {
Jim Mattson40352602017-06-28 09:37:37 -07008345 nested_vmx_failValid(vcpu,
8346 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
8347 return kvm_skip_emulated_instruction(vcpu);
8348 }
8349 /* fall through */
Paolo Bonzinief697a72016-03-18 16:58:38 +01008350 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03008351 case VMX_VPID_EXTENT_SINGLE_NON_GLOBAL:
Jim Mattson40352602017-06-28 09:37:37 -07008352 if (!operand.vpid) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03008353 nested_vmx_failValid(vcpu,
8354 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008355 return kvm_skip_emulated_instruction(vcpu);
Jan Dakinevichbcdde302016-10-28 07:00:30 +03008356 }
8357 break;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008358 case VMX_VPID_EXTENT_ALL_CONTEXT:
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008359 break;
8360 default:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03008361 WARN_ON_ONCE(1);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008362 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008363 }
8364
Wanpeng Lic2ba05c2017-12-12 17:33:03 -08008365 __vmx_flush_tlb(vcpu, vmx->nested.vpid02, true);
Jan Dakinevichbcdde302016-10-28 07:00:30 +03008366 nested_vmx_succeed(vcpu);
8367
Kyle Huey6affcbe2016-11-29 12:40:40 -08008368 return kvm_skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02008369}
8370
Kai Huang843e4332015-01-28 10:54:28 +08008371static int handle_pml_full(struct kvm_vcpu *vcpu)
8372{
8373 unsigned long exit_qualification;
8374
8375 trace_kvm_pml_full(vcpu->vcpu_id);
8376
8377 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8378
8379 /*
8380 * PML buffer FULL happened while executing iret from NMI,
8381 * "blocked by NMI" bit has to be set before next VM entry.
8382 */
8383 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01008384 enable_vnmi &&
Kai Huang843e4332015-01-28 10:54:28 +08008385 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
8386 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8387 GUEST_INTR_STATE_NMI);
8388
8389 /*
8390 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
8391 * here.., and there's no userspace involvement needed for PML.
8392 */
8393 return 1;
8394}
8395
Yunhong Jiang64672c92016-06-13 14:19:59 -07008396static int handle_preemption_timer(struct kvm_vcpu *vcpu)
8397{
8398 kvm_lapic_expired_hv_timer(vcpu);
8399 return 1;
8400}
8401
Bandan Das41ab9372017-08-03 15:54:43 -04008402static bool valid_ept_address(struct kvm_vcpu *vcpu, u64 address)
8403{
8404 struct vcpu_vmx *vmx = to_vmx(vcpu);
Bandan Das41ab9372017-08-03 15:54:43 -04008405 int maxphyaddr = cpuid_maxphyaddr(vcpu);
8406
8407 /* Check for memory type validity */
David Hildenbrandbb97a012017-08-10 23:15:28 +02008408 switch (address & VMX_EPTP_MT_MASK) {
8409 case VMX_EPTP_MT_UC:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008410 if (!(vmx->nested.msrs.ept_caps & VMX_EPTP_UC_BIT))
Bandan Das41ab9372017-08-03 15:54:43 -04008411 return false;
8412 break;
David Hildenbrandbb97a012017-08-10 23:15:28 +02008413 case VMX_EPTP_MT_WB:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008414 if (!(vmx->nested.msrs.ept_caps & VMX_EPTP_WB_BIT))
Bandan Das41ab9372017-08-03 15:54:43 -04008415 return false;
8416 break;
8417 default:
8418 return false;
8419 }
8420
David Hildenbrandbb97a012017-08-10 23:15:28 +02008421 /* only 4 levels page-walk length are valid */
8422 if ((address & VMX_EPTP_PWL_MASK) != VMX_EPTP_PWL_4)
Bandan Das41ab9372017-08-03 15:54:43 -04008423 return false;
8424
8425 /* Reserved bits should not be set */
8426 if (address >> maxphyaddr || ((address >> 7) & 0x1f))
8427 return false;
8428
8429 /* AD, if set, should be supported */
David Hildenbrandbb97a012017-08-10 23:15:28 +02008430 if (address & VMX_EPTP_AD_ENABLE_BIT) {
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008431 if (!(vmx->nested.msrs.ept_caps & VMX_EPT_AD_BIT))
Bandan Das41ab9372017-08-03 15:54:43 -04008432 return false;
8433 }
8434
8435 return true;
8436}
8437
8438static int nested_vmx_eptp_switching(struct kvm_vcpu *vcpu,
8439 struct vmcs12 *vmcs12)
8440{
8441 u32 index = vcpu->arch.regs[VCPU_REGS_RCX];
8442 u64 address;
8443 bool accessed_dirty;
8444 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
8445
8446 if (!nested_cpu_has_eptp_switching(vmcs12) ||
8447 !nested_cpu_has_ept(vmcs12))
8448 return 1;
8449
8450 if (index >= VMFUNC_EPTP_ENTRIES)
8451 return 1;
8452
8453
8454 if (kvm_vcpu_read_guest_page(vcpu, vmcs12->eptp_list_address >> PAGE_SHIFT,
8455 &address, index * 8, 8))
8456 return 1;
8457
David Hildenbrandbb97a012017-08-10 23:15:28 +02008458 accessed_dirty = !!(address & VMX_EPTP_AD_ENABLE_BIT);
Bandan Das41ab9372017-08-03 15:54:43 -04008459
8460 /*
8461 * If the (L2) guest does a vmfunc to the currently
8462 * active ept pointer, we don't have to do anything else
8463 */
8464 if (vmcs12->ept_pointer != address) {
8465 if (!valid_ept_address(vcpu, address))
8466 return 1;
8467
8468 kvm_mmu_unload(vcpu);
8469 mmu->ept_ad = accessed_dirty;
8470 mmu->base_role.ad_disabled = !accessed_dirty;
8471 vmcs12->ept_pointer = address;
8472 /*
8473 * TODO: Check what's the correct approach in case
8474 * mmu reload fails. Currently, we just let the next
8475 * reload potentially fail
8476 */
8477 kvm_mmu_reload(vcpu);
8478 }
8479
8480 return 0;
8481}
8482
Bandan Das2a499e42017-08-03 15:54:41 -04008483static int handle_vmfunc(struct kvm_vcpu *vcpu)
8484{
Bandan Das27c42a12017-08-03 15:54:42 -04008485 struct vcpu_vmx *vmx = to_vmx(vcpu);
8486 struct vmcs12 *vmcs12;
8487 u32 function = vcpu->arch.regs[VCPU_REGS_RAX];
8488
8489 /*
8490 * VMFUNC is only supported for nested guests, but we always enable the
8491 * secondary control for simplicity; for non-nested mode, fake that we
8492 * didn't by injecting #UD.
8493 */
8494 if (!is_guest_mode(vcpu)) {
8495 kvm_queue_exception(vcpu, UD_VECTOR);
8496 return 1;
8497 }
8498
8499 vmcs12 = get_vmcs12(vcpu);
8500 if ((vmcs12->vm_function_control & (1 << function)) == 0)
8501 goto fail;
Bandan Das41ab9372017-08-03 15:54:43 -04008502
8503 switch (function) {
8504 case 0:
8505 if (nested_vmx_eptp_switching(vcpu, vmcs12))
8506 goto fail;
8507 break;
8508 default:
8509 goto fail;
8510 }
8511 return kvm_skip_emulated_instruction(vcpu);
Bandan Das27c42a12017-08-03 15:54:42 -04008512
8513fail:
8514 nested_vmx_vmexit(vcpu, vmx->exit_reason,
8515 vmcs_read32(VM_EXIT_INTR_INFO),
8516 vmcs_readl(EXIT_QUALIFICATION));
Bandan Das2a499e42017-08-03 15:54:41 -04008517 return 1;
8518}
8519
Nadav Har'El0140cae2011-05-25 23:06:28 +03008520/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08008521 * The exit handlers return 1 if the exit was handled fully and guest execution
8522 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
8523 * to be done to userspace and return 0.
8524 */
Mathias Krause772e0312012-08-30 01:30:19 +02008525static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08008526 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
8527 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08008528 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08008529 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008530 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008531 [EXIT_REASON_CR_ACCESS] = handle_cr,
8532 [EXIT_REASON_DR_ACCESS] = handle_dr,
8533 [EXIT_REASON_CPUID] = handle_cpuid,
8534 [EXIT_REASON_MSR_READ] = handle_rdmsr,
8535 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
8536 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
8537 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02008538 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03008539 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02008540 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02008541 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03008542 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008543 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03008544 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008545 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03008546 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008547 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03008548 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008549 [EXIT_REASON_VMOFF] = handle_vmoff,
8550 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08008551 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
8552 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08008553 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08008554 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02008555 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08008556 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02008557 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08008558 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Paolo Bonzini0367f202016-07-12 10:44:55 +02008559 [EXIT_REASON_GDTR_IDTR] = handle_desc,
8560 [EXIT_REASON_LDTR_TR] = handle_desc,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03008561 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
8562 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08008563 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04008564 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008565 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04008566 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008567 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02008568 [EXIT_REASON_INVVPID] = handle_invvpid,
Jim Mattson45ec3682017-08-23 16:32:04 -07008569 [EXIT_REASON_RDRAND] = handle_invalid_op,
Jim Mattson75f4fc82017-08-23 16:32:03 -07008570 [EXIT_REASON_RDSEED] = handle_invalid_op,
Wanpeng Lif53cd632014-12-02 19:14:58 +08008571 [EXIT_REASON_XSAVES] = handle_xsaves,
8572 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08008573 [EXIT_REASON_PML_FULL] = handle_pml_full,
Bandan Das2a499e42017-08-03 15:54:41 -04008574 [EXIT_REASON_VMFUNC] = handle_vmfunc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07008575 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008576};
8577
8578static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04008579 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008580
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008581static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
8582 struct vmcs12 *vmcs12)
8583{
8584 unsigned long exit_qualification;
8585 gpa_t bitmap, last_bitmap;
8586 unsigned int port;
8587 int size;
8588 u8 b;
8589
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008590 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05008591 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008592
8593 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8594
8595 port = exit_qualification >> 16;
8596 size = (exit_qualification & 7) + 1;
8597
8598 last_bitmap = (gpa_t)-1;
8599 b = -1;
8600
8601 while (size > 0) {
8602 if (port < 0x8000)
8603 bitmap = vmcs12->io_bitmap_a;
8604 else if (port < 0x10000)
8605 bitmap = vmcs12->io_bitmap_b;
8606 else
Joe Perches1d804d02015-03-30 16:46:09 -07008607 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008608 bitmap += (port & 0x7fff) / 8;
8609
8610 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008611 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07008612 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008613 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07008614 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008615
8616 port++;
8617 size--;
8618 last_bitmap = bitmap;
8619 }
8620
Joe Perches1d804d02015-03-30 16:46:09 -07008621 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008622}
8623
Nadav Har'El644d7112011-05-25 23:12:35 +03008624/*
8625 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
8626 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
8627 * disinterest in the current event (read or write a specific MSR) by using an
8628 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
8629 */
8630static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
8631 struct vmcs12 *vmcs12, u32 exit_reason)
8632{
8633 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
8634 gpa_t bitmap;
8635
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01008636 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07008637 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008638
8639 /*
8640 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
8641 * for the four combinations of read/write and low/high MSR numbers.
8642 * First we need to figure out which of the four to use:
8643 */
8644 bitmap = vmcs12->msr_bitmap;
8645 if (exit_reason == EXIT_REASON_MSR_WRITE)
8646 bitmap += 2048;
8647 if (msr_index >= 0xc0000000) {
8648 msr_index -= 0xc0000000;
8649 bitmap += 1024;
8650 }
8651
8652 /* Then read the msr_index'th bit from this bitmap: */
8653 if (msr_index < 1024*8) {
8654 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008655 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07008656 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008657 return 1 & (b >> (msr_index & 7));
8658 } else
Joe Perches1d804d02015-03-30 16:46:09 -07008659 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03008660}
8661
8662/*
8663 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
8664 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
8665 * intercept (via guest_host_mask etc.) the current event.
8666 */
8667static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
8668 struct vmcs12 *vmcs12)
8669{
8670 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8671 int cr = exit_qualification & 15;
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02008672 int reg;
8673 unsigned long val;
Nadav Har'El644d7112011-05-25 23:12:35 +03008674
8675 switch ((exit_qualification >> 4) & 3) {
8676 case 0: /* mov to cr */
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02008677 reg = (exit_qualification >> 8) & 15;
8678 val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03008679 switch (cr) {
8680 case 0:
8681 if (vmcs12->cr0_guest_host_mask &
8682 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07008683 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008684 break;
8685 case 3:
8686 if ((vmcs12->cr3_target_count >= 1 &&
8687 vmcs12->cr3_target_value0 == val) ||
8688 (vmcs12->cr3_target_count >= 2 &&
8689 vmcs12->cr3_target_value1 == val) ||
8690 (vmcs12->cr3_target_count >= 3 &&
8691 vmcs12->cr3_target_value2 == val) ||
8692 (vmcs12->cr3_target_count >= 4 &&
8693 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07008694 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008695 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07008696 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008697 break;
8698 case 4:
8699 if (vmcs12->cr4_guest_host_mask &
8700 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07008701 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008702 break;
8703 case 8:
8704 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07008705 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008706 break;
8707 }
8708 break;
8709 case 2: /* clts */
8710 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
8711 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008712 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008713 break;
8714 case 1: /* mov from cr */
8715 switch (cr) {
8716 case 3:
8717 if (vmcs12->cpu_based_vm_exec_control &
8718 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07008719 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008720 break;
8721 case 8:
8722 if (vmcs12->cpu_based_vm_exec_control &
8723 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07008724 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008725 break;
8726 }
8727 break;
8728 case 3: /* lmsw */
8729 /*
8730 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
8731 * cr0. Other attempted changes are ignored, with no exit.
8732 */
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02008733 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Nadav Har'El644d7112011-05-25 23:12:35 +03008734 if (vmcs12->cr0_guest_host_mask & 0xe &
8735 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07008736 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008737 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
8738 !(vmcs12->cr0_read_shadow & 0x1) &&
8739 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07008740 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008741 break;
8742 }
Joe Perches1d804d02015-03-30 16:46:09 -07008743 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008744}
8745
8746/*
8747 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
8748 * should handle it ourselves in L0 (and then continue L2). Only call this
8749 * when in is_guest_mode (L2).
8750 */
Paolo Bonzini7313c692017-07-27 10:31:25 +02008751static bool nested_vmx_exit_reflected(struct kvm_vcpu *vcpu, u32 exit_reason)
Nadav Har'El644d7112011-05-25 23:12:35 +03008752{
Nadav Har'El644d7112011-05-25 23:12:35 +03008753 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8754 struct vcpu_vmx *vmx = to_vmx(vcpu);
8755 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8756
Jim Mattson4f350c62017-09-14 16:31:44 -07008757 if (vmx->nested.nested_run_pending)
8758 return false;
8759
8760 if (unlikely(vmx->fail)) {
8761 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
8762 vmcs_read32(VM_INSTRUCTION_ERROR));
8763 return true;
8764 }
Jan Kiszka542060e2014-01-04 18:47:21 +01008765
David Matlackc9f04402017-08-01 14:00:40 -07008766 /*
8767 * The host physical addresses of some pages of guest memory
Jim Mattsonde3a0022017-11-27 17:22:25 -06008768 * are loaded into the vmcs02 (e.g. vmcs12's Virtual APIC
8769 * Page). The CPU may write to these pages via their host
8770 * physical address while L2 is running, bypassing any
8771 * address-translation-based dirty tracking (e.g. EPT write
8772 * protection).
David Matlackc9f04402017-08-01 14:00:40 -07008773 *
8774 * Mark them dirty on every exit from L2 to prevent them from
8775 * getting out of sync with dirty tracking.
8776 */
8777 nested_mark_vmcs12_pages_dirty(vcpu);
8778
Jim Mattson4f350c62017-09-14 16:31:44 -07008779 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
8780 vmcs_readl(EXIT_QUALIFICATION),
8781 vmx->idt_vectoring_info,
8782 intr_info,
8783 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8784 KVM_ISA_VMX);
Nadav Har'El644d7112011-05-25 23:12:35 +03008785
8786 switch (exit_reason) {
8787 case EXIT_REASON_EXCEPTION_NMI:
Jim Mattsonef85b672016-12-12 11:01:37 -08008788 if (is_nmi(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07008789 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008790 else if (is_page_fault(intr_info))
Wanpeng Li52a5c152017-07-13 18:30:42 -07008791 return !vmx->vcpu.arch.apf.host_apf_reason && enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01008792 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01008793 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008794 return false;
Jan Kiszka6f054852016-02-09 20:15:18 +01008795 else if (is_debug(intr_info) &&
8796 vcpu->guest_debug &
8797 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
8798 return false;
8799 else if (is_breakpoint(intr_info) &&
8800 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
8801 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008802 return vmcs12->exception_bitmap &
8803 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
8804 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07008805 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008806 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07008807 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008808 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008809 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008810 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008811 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008812 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07008813 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008814 case EXIT_REASON_CPUID:
Joe Perches1d804d02015-03-30 16:46:09 -07008815 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008816 case EXIT_REASON_HLT:
8817 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
8818 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07008819 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008820 case EXIT_REASON_INVLPG:
8821 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
8822 case EXIT_REASON_RDPMC:
8823 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Paolo Bonzinia5f46452017-03-30 11:55:32 +02008824 case EXIT_REASON_RDRAND:
David Hildenbrand736fdf72017-08-24 20:51:37 +02008825 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDRAND_EXITING);
Paolo Bonzinia5f46452017-03-30 11:55:32 +02008826 case EXIT_REASON_RDSEED:
David Hildenbrand736fdf72017-08-24 20:51:37 +02008827 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDSEED_EXITING);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01008828 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03008829 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
8830 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
8831 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
8832 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
8833 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
8834 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02008835 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03008836 /*
8837 * VMX instructions trap unconditionally. This allows L1 to
8838 * emulate them for its L2 guest, i.e., allows 3-level nesting!
8839 */
Joe Perches1d804d02015-03-30 16:46:09 -07008840 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008841 case EXIT_REASON_CR_ACCESS:
8842 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
8843 case EXIT_REASON_DR_ACCESS:
8844 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
8845 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008846 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Paolo Bonzini1b073042016-10-25 16:06:30 +02008847 case EXIT_REASON_GDTR_IDTR: case EXIT_REASON_LDTR_TR:
8848 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC);
Nadav Har'El644d7112011-05-25 23:12:35 +03008849 case EXIT_REASON_MSR_READ:
8850 case EXIT_REASON_MSR_WRITE:
8851 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
8852 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07008853 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008854 case EXIT_REASON_MWAIT_INSTRUCTION:
8855 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008856 case EXIT_REASON_MONITOR_TRAP_FLAG:
8857 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03008858 case EXIT_REASON_MONITOR_INSTRUCTION:
8859 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
8860 case EXIT_REASON_PAUSE_INSTRUCTION:
8861 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
8862 nested_cpu_has2(vmcs12,
8863 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
8864 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07008865 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008866 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008867 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03008868 case EXIT_REASON_APIC_ACCESS:
8869 return nested_cpu_has2(vmcs12,
8870 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08008871 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08008872 case EXIT_REASON_EOI_INDUCED:
8873 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07008874 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008875 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008876 /*
8877 * L0 always deals with the EPT violation. If nested EPT is
8878 * used, and the nested mmu code discovers that the address is
8879 * missing in the guest EPT table (EPT12), the EPT violation
8880 * will be injected with nested_ept_inject_page_fault()
8881 */
Joe Perches1d804d02015-03-30 16:46:09 -07008882 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008883 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008884 /*
8885 * L2 never uses directly L1's EPT, but rather L0's own EPT
8886 * table (shadow on EPT) or a merged EPT table that L0 built
8887 * (EPT on EPT). So any problems with the structure of the
8888 * table is L0's fault.
8889 */
Joe Perches1d804d02015-03-30 16:46:09 -07008890 return false;
Paolo Bonzini90a2db62017-07-27 13:22:13 +02008891 case EXIT_REASON_INVPCID:
8892 return
8893 nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_INVPCID) &&
8894 nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008895 case EXIT_REASON_WBINVD:
8896 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
8897 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07008898 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08008899 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
8900 /*
8901 * This should never happen, since it is not possible to
8902 * set XSS to a non-zero value---neither in L1 nor in L2.
8903 * If if it were, XSS would have to be checked against
8904 * the XSS exit bitmap in vmcs12.
8905 */
8906 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li55123e32016-07-06 18:29:58 +08008907 case EXIT_REASON_PREEMPTION_TIMER:
8908 return false;
Ladi Prosekab007cc2017-03-31 10:19:26 +02008909 case EXIT_REASON_PML_FULL:
Bandan Das03efce62017-05-05 15:25:15 -04008910 /* We emulate PML support to L1. */
Ladi Prosekab007cc2017-03-31 10:19:26 +02008911 return false;
Bandan Das2a499e42017-08-03 15:54:41 -04008912 case EXIT_REASON_VMFUNC:
8913 /* VM functions are emulated through L2->L0 vmexits. */
8914 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008915 default:
Joe Perches1d804d02015-03-30 16:46:09 -07008916 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008917 }
8918}
8919
Paolo Bonzini7313c692017-07-27 10:31:25 +02008920static int nested_vmx_reflect_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason)
8921{
8922 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8923
8924 /*
8925 * At this point, the exit interruption info in exit_intr_info
8926 * is only valid for EXCEPTION_NMI exits. For EXTERNAL_INTERRUPT
8927 * we need to query the in-kernel LAPIC.
8928 */
8929 WARN_ON(exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT);
8930 if ((exit_intr_info &
8931 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
8932 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) {
8933 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8934 vmcs12->vm_exit_intr_error_code =
8935 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
8936 }
8937
8938 nested_vmx_vmexit(vcpu, exit_reason, exit_intr_info,
8939 vmcs_readl(EXIT_QUALIFICATION));
8940 return 1;
8941}
8942
Avi Kivity586f9602010-11-18 13:09:54 +02008943static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
8944{
8945 *info1 = vmcs_readl(EXIT_QUALIFICATION);
8946 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
8947}
8948
Kai Huanga3eaa862015-11-04 13:46:05 +08008949static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08008950{
Kai Huanga3eaa862015-11-04 13:46:05 +08008951 if (vmx->pml_pg) {
8952 __free_page(vmx->pml_pg);
8953 vmx->pml_pg = NULL;
8954 }
Kai Huang843e4332015-01-28 10:54:28 +08008955}
8956
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008957static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08008958{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008959 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008960 u64 *pml_buf;
8961 u16 pml_idx;
8962
8963 pml_idx = vmcs_read16(GUEST_PML_INDEX);
8964
8965 /* Do nothing if PML buffer is empty */
8966 if (pml_idx == (PML_ENTITY_NUM - 1))
8967 return;
8968
8969 /* PML index always points to next available PML buffer entity */
8970 if (pml_idx >= PML_ENTITY_NUM)
8971 pml_idx = 0;
8972 else
8973 pml_idx++;
8974
8975 pml_buf = page_address(vmx->pml_pg);
8976 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
8977 u64 gpa;
8978
8979 gpa = pml_buf[pml_idx];
8980 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008981 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08008982 }
8983
8984 /* reset PML index */
8985 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
8986}
8987
8988/*
8989 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
8990 * Called before reporting dirty_bitmap to userspace.
8991 */
8992static void kvm_flush_pml_buffers(struct kvm *kvm)
8993{
8994 int i;
8995 struct kvm_vcpu *vcpu;
8996 /*
8997 * We only need to kick vcpu out of guest mode here, as PML buffer
8998 * is flushed at beginning of all VMEXITs, and it's obvious that only
8999 * vcpus running in guest are possible to have unflushed GPAs in PML
9000 * buffer.
9001 */
9002 kvm_for_each_vcpu(i, vcpu, kvm)
9003 kvm_vcpu_kick(vcpu);
9004}
9005
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009006static void vmx_dump_sel(char *name, uint32_t sel)
9007{
9008 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05009009 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009010 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
9011 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
9012 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
9013}
9014
9015static void vmx_dump_dtsel(char *name, uint32_t limit)
9016{
9017 pr_err("%s limit=0x%08x, base=0x%016lx\n",
9018 name, vmcs_read32(limit),
9019 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
9020}
9021
9022static void dump_vmcs(void)
9023{
9024 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
9025 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
9026 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
9027 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
9028 u32 secondary_exec_control = 0;
9029 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01009030 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009031 int i, n;
9032
9033 if (cpu_has_secondary_exec_ctrls())
9034 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9035
9036 pr_err("*** Guest State ***\n");
9037 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
9038 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
9039 vmcs_readl(CR0_GUEST_HOST_MASK));
9040 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
9041 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
9042 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
9043 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
9044 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
9045 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009046 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
9047 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
9048 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
9049 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009050 }
9051 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
9052 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
9053 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
9054 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
9055 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
9056 vmcs_readl(GUEST_SYSENTER_ESP),
9057 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
9058 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
9059 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
9060 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
9061 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
9062 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
9063 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
9064 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
9065 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
9066 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
9067 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
9068 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
9069 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009070 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
9071 efer, vmcs_read64(GUEST_IA32_PAT));
9072 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
9073 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009074 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009075 if (cpu_has_load_perf_global_ctrl &&
9076 vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009077 pr_err("PerfGlobCtl = 0x%016llx\n",
9078 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009079 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009080 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009081 pr_err("Interruptibility = %08x ActivityState = %08x\n",
9082 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
9083 vmcs_read32(GUEST_ACTIVITY_STATE));
9084 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
9085 pr_err("InterruptStatus = %04x\n",
9086 vmcs_read16(GUEST_INTR_STATUS));
9087
9088 pr_err("*** Host State ***\n");
9089 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
9090 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
9091 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
9092 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
9093 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
9094 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
9095 vmcs_read16(HOST_TR_SELECTOR));
9096 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
9097 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
9098 vmcs_readl(HOST_TR_BASE));
9099 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
9100 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
9101 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
9102 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
9103 vmcs_readl(HOST_CR4));
9104 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
9105 vmcs_readl(HOST_IA32_SYSENTER_ESP),
9106 vmcs_read32(HOST_IA32_SYSENTER_CS),
9107 vmcs_readl(HOST_IA32_SYSENTER_EIP));
9108 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009109 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
9110 vmcs_read64(HOST_IA32_EFER),
9111 vmcs_read64(HOST_IA32_PAT));
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009112 if (cpu_has_load_perf_global_ctrl &&
9113 vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009114 pr_err("PerfGlobCtl = 0x%016llx\n",
9115 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009116
9117 pr_err("*** Control State ***\n");
9118 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
9119 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
9120 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
9121 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
9122 vmcs_read32(EXCEPTION_BITMAP),
9123 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
9124 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
9125 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
9126 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
9127 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
9128 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
9129 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
9130 vmcs_read32(VM_EXIT_INTR_INFO),
9131 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
9132 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
9133 pr_err(" reason=%08x qualification=%016lx\n",
9134 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
9135 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
9136 vmcs_read32(IDT_VECTORING_INFO_FIELD),
9137 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009138 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08009139 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009140 pr_err("TSC Multiplier = 0x%016llx\n",
9141 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009142 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
9143 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
9144 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
9145 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
9146 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009147 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009148 n = vmcs_read32(CR3_TARGET_COUNT);
9149 for (i = 0; i + 1 < n; i += 4)
9150 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
9151 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
9152 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
9153 if (i < n)
9154 pr_err("CR3 target%u=%016lx\n",
9155 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
9156 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
9157 pr_err("PLE Gap=%08x Window=%08x\n",
9158 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
9159 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
9160 pr_err("Virtual processor ID = 0x%04x\n",
9161 vmcs_read16(VIRTUAL_PROCESSOR_ID));
9162}
9163
Avi Kivity6aa8b732006-12-10 02:21:36 -08009164/*
9165 * The guest has exited. See if we can fix it or if we need userspace
9166 * assistance.
9167 */
Avi Kivity851ba692009-08-24 11:10:17 +03009168static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009169{
Avi Kivity29bd8a72007-09-10 17:27:03 +03009170 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08009171 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02009172 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03009173
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01009174 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
9175
Kai Huang843e4332015-01-28 10:54:28 +08009176 /*
9177 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
9178 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
9179 * querying dirty_bitmap, we only need to kick all vcpus out of guest
9180 * mode as if vcpus is in root mode, the PML buffer must has been
9181 * flushed already.
9182 */
9183 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009184 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08009185
Mohammed Gamal80ced182009-09-01 12:48:18 +02009186 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02009187 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02009188 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01009189
Paolo Bonzini7313c692017-07-27 10:31:25 +02009190 if (is_guest_mode(vcpu) && nested_vmx_exit_reflected(vcpu, exit_reason))
9191 return nested_vmx_reflect_vmexit(vcpu, exit_reason);
Nadav Har'El644d7112011-05-25 23:12:35 +03009192
Mohammed Gamal51207022010-05-31 22:40:54 +03009193 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009194 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03009195 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
9196 vcpu->run->fail_entry.hardware_entry_failure_reason
9197 = exit_reason;
9198 return 0;
9199 }
9200
Avi Kivity29bd8a72007-09-10 17:27:03 +03009201 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03009202 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
9203 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03009204 = vmcs_read32(VM_INSTRUCTION_ERROR);
9205 return 0;
9206 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08009207
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08009208 /*
9209 * Note:
9210 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
9211 * delivery event since it indicates guest is accessing MMIO.
9212 * The vm-exit can be triggered again after return to guest that
9213 * will cause infinite loop.
9214 */
Mike Dayd77c26f2007-10-08 09:02:08 -04009215 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08009216 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02009217 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00009218 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08009219 exit_reason != EXIT_REASON_TASK_SWITCH)) {
9220 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
9221 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02009222 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08009223 vcpu->run->internal.data[0] = vectoring_info;
9224 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02009225 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
9226 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
9227 vcpu->run->internal.ndata++;
9228 vcpu->run->internal.data[3] =
9229 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
9230 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08009231 return 0;
9232 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02009233
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01009234 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01009235 vmx->loaded_vmcs->soft_vnmi_blocked)) {
9236 if (vmx_interrupt_allowed(vcpu)) {
9237 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
9238 } else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
9239 vcpu->arch.nmi_pending) {
9240 /*
9241 * This CPU don't support us in finding the end of an
9242 * NMI-blocked window if the guest runs with IRQs
9243 * disabled. So we pull the trigger after 1 s of
9244 * futile waiting, but inform the user about this.
9245 */
9246 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
9247 "state on VCPU %d after 1 s timeout\n",
9248 __func__, vcpu->vcpu_id);
9249 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
9250 }
9251 }
9252
Avi Kivity6aa8b732006-12-10 02:21:36 -08009253 if (exit_reason < kvm_vmx_max_exit_handlers
9254 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03009255 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009256 else {
Radim Krčmář6c6c5e02017-01-13 18:59:04 +01009257 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
9258 exit_reason);
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03009259 kvm_queue_exception(vcpu, UD_VECTOR);
9260 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08009261 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08009262}
9263
Gleb Natapov95ba8273132009-04-21 17:45:08 +03009264static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08009265{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009266 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9267
9268 if (is_guest_mode(vcpu) &&
9269 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9270 return;
9271
Gleb Natapov95ba8273132009-04-21 17:45:08 +03009272 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08009273 vmcs_write32(TPR_THRESHOLD, 0);
9274 return;
9275 }
9276
Gleb Natapov95ba8273132009-04-21 17:45:08 +03009277 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08009278}
9279
Yang Zhang8d146952013-01-25 10:18:50 +08009280static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
9281{
9282 u32 sec_exec_control;
9283
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02009284 /* Postpone execution until vmcs01 is the current VMCS. */
9285 if (is_guest_mode(vcpu)) {
9286 to_vmx(vcpu)->nested.change_vmcs01_virtual_x2apic_mode = true;
9287 return;
9288 }
9289
Wanpeng Lif6e90f92016-09-22 07:43:25 +08009290 if (!cpu_has_vmx_virtualize_x2apic_mode())
Yang Zhang8d146952013-01-25 10:18:50 +08009291 return;
9292
Paolo Bonzini35754c92015-07-29 12:05:37 +02009293 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08009294 return;
9295
9296 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9297
9298 if (set) {
9299 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9300 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
9301 } else {
9302 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
9303 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Junaid Shahida468f2d2018-04-26 13:09:50 -07009304 vmx_flush_tlb(vcpu, true);
Yang Zhang8d146952013-01-25 10:18:50 +08009305 }
9306 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
9307
Paolo Bonzini904e14f2018-01-16 16:51:18 +01009308 vmx_update_msr_bitmap(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08009309}
9310
Tang Chen38b99172014-09-24 15:57:54 +08009311static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
9312{
9313 struct vcpu_vmx *vmx = to_vmx(vcpu);
9314
9315 /*
9316 * Currently we do not handle the nested case where L2 has an
9317 * APIC access page of its own; that page is still pinned.
9318 * Hence, we skip the case where the VCPU is in guest mode _and_
9319 * L1 prepared an APIC access page for L2.
9320 *
9321 * For the case where L1 and L2 share the same APIC access page
9322 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
9323 * in the vmcs12), this function will only update either the vmcs01
9324 * or the vmcs02. If the former, the vmcs02 will be updated by
9325 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
9326 * the next L2->L1 exit.
9327 */
9328 if (!is_guest_mode(vcpu) ||
David Matlack4f2777b2016-07-13 17:16:37 -07009329 !nested_cpu_has2(get_vmcs12(&vmx->vcpu),
Jim Mattsonfb6c8192017-03-16 13:53:59 -07009330 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Tang Chen38b99172014-09-24 15:57:54 +08009331 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Junaid Shahida468f2d2018-04-26 13:09:50 -07009332 vmx_flush_tlb(vcpu, true);
Jim Mattsonfb6c8192017-03-16 13:53:59 -07009333 }
Tang Chen38b99172014-09-24 15:57:54 +08009334}
9335
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02009336static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08009337{
9338 u16 status;
9339 u8 old;
9340
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02009341 if (max_isr == -1)
9342 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08009343
9344 status = vmcs_read16(GUEST_INTR_STATUS);
9345 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02009346 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08009347 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02009348 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08009349 vmcs_write16(GUEST_INTR_STATUS, status);
9350 }
9351}
9352
9353static void vmx_set_rvi(int vector)
9354{
9355 u16 status;
9356 u8 old;
9357
Wei Wang4114c272014-11-05 10:53:43 +08009358 if (vector == -1)
9359 vector = 0;
9360
Yang Zhangc7c9c562013-01-25 10:18:51 +08009361 status = vmcs_read16(GUEST_INTR_STATUS);
9362 old = (u8)status & 0xff;
9363 if ((u8)vector != old) {
9364 status &= ~0xff;
9365 status |= (u8)vector;
9366 vmcs_write16(GUEST_INTR_STATUS, status);
9367 }
9368}
9369
9370static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
9371{
Liran Alon851c1a182017-12-24 18:12:56 +02009372 /*
9373 * When running L2, updating RVI is only relevant when
9374 * vmcs12 virtual-interrupt-delivery enabled.
9375 * However, it can be enabled only when L1 also
9376 * intercepts external-interrupts and in that case
9377 * we should not update vmcs02 RVI but instead intercept
9378 * interrupt. Therefore, do nothing when running L2.
9379 */
9380 if (!is_guest_mode(vcpu))
Wanpeng Li963fee12014-07-17 19:03:00 +08009381 vmx_set_rvi(max_irr);
Yang Zhangc7c9c562013-01-25 10:18:51 +08009382}
9383
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01009384static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01009385{
9386 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01009387 int max_irr;
Liran Alonf27a85c2017-12-24 18:12:55 +02009388 bool max_irr_updated;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01009389
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01009390 WARN_ON(!vcpu->arch.apicv_active);
9391 if (pi_test_on(&vmx->pi_desc)) {
9392 pi_clear_on(&vmx->pi_desc);
9393 /*
9394 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
9395 * But on x86 this is just a compiler barrier anyway.
9396 */
9397 smp_mb__after_atomic();
Liran Alonf27a85c2017-12-24 18:12:55 +02009398 max_irr_updated =
9399 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
9400
9401 /*
9402 * If we are running L2 and L1 has a new pending interrupt
9403 * which can be injected, we should re-evaluate
9404 * what should be done with this new L1 interrupt.
Liran Alon851c1a182017-12-24 18:12:56 +02009405 * If L1 intercepts external-interrupts, we should
9406 * exit from L2 to L1. Otherwise, interrupt should be
9407 * delivered directly to L2.
Liran Alonf27a85c2017-12-24 18:12:55 +02009408 */
Liran Alon851c1a182017-12-24 18:12:56 +02009409 if (is_guest_mode(vcpu) && max_irr_updated) {
9410 if (nested_exit_on_intr(vcpu))
9411 kvm_vcpu_exiting_guest_mode(vcpu);
9412 else
9413 kvm_make_request(KVM_REQ_EVENT, vcpu);
9414 }
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01009415 } else {
9416 max_irr = kvm_lapic_find_highest_irr(vcpu);
9417 }
9418 vmx_hwapic_irr_update(vcpu, max_irr);
9419 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01009420}
9421
Andrey Smetanin63086302015-11-10 15:36:32 +03009422static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08009423{
Andrey Smetanind62caab2015-11-10 15:36:33 +03009424 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08009425 return;
9426
Yang Zhangc7c9c562013-01-25 10:18:51 +08009427 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
9428 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
9429 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
9430 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
9431}
9432
Paolo Bonzini967235d2016-12-19 14:03:45 +01009433static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
9434{
9435 struct vcpu_vmx *vmx = to_vmx(vcpu);
9436
9437 pi_clear_on(&vmx->pi_desc);
9438 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
9439}
9440
Avi Kivity51aa01d2010-07-20 14:31:20 +03009441static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03009442{
Jim Mattson48ae0fb2017-05-22 09:48:33 -07009443 u32 exit_intr_info = 0;
9444 u16 basic_exit_reason = (u16)vmx->exit_reason;
Avi Kivity00eba012011-03-07 17:24:54 +02009445
Jim Mattson48ae0fb2017-05-22 09:48:33 -07009446 if (!(basic_exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
9447 || basic_exit_reason == EXIT_REASON_EXCEPTION_NMI))
Avi Kivity00eba012011-03-07 17:24:54 +02009448 return;
9449
Jim Mattson48ae0fb2017-05-22 09:48:33 -07009450 if (!(vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
9451 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
9452 vmx->exit_intr_info = exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08009453
Wanpeng Li1261bfa2017-07-13 18:30:40 -07009454 /* if exit due to PF check for async PF */
9455 if (is_page_fault(exit_intr_info))
9456 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
9457
Andi Kleena0861c02009-06-08 17:37:09 +08009458 /* Handle machine checks before interrupts are enabled */
Jim Mattson48ae0fb2017-05-22 09:48:33 -07009459 if (basic_exit_reason == EXIT_REASON_MCE_DURING_VMENTRY ||
9460 is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08009461 kvm_machine_check();
9462
Gleb Natapov20f65982009-05-11 13:35:55 +03009463 /* We need to handle NMIs before interrupts are enabled */
Jim Mattsonef85b672016-12-12 11:01:37 -08009464 if (is_nmi(exit_intr_info)) {
Andi Kleendd60d212017-07-25 17:20:32 -07009465 kvm_before_interrupt(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03009466 asm("int $2");
Andi Kleendd60d212017-07-25 17:20:32 -07009467 kvm_after_interrupt(&vmx->vcpu);
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08009468 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03009469}
Gleb Natapov20f65982009-05-11 13:35:55 +03009470
Yang Zhanga547c6d2013-04-11 19:25:10 +08009471static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
9472{
9473 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
9474
Yang Zhanga547c6d2013-04-11 19:25:10 +08009475 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
9476 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
9477 unsigned int vector;
9478 unsigned long entry;
9479 gate_desc *desc;
9480 struct vcpu_vmx *vmx = to_vmx(vcpu);
9481#ifdef CONFIG_X86_64
9482 unsigned long tmp;
9483#endif
9484
9485 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
9486 desc = (gate_desc *)vmx->host_idt_base + vector;
Thomas Gleixner64b163f2017-08-28 08:47:37 +02009487 entry = gate_offset(desc);
Yang Zhanga547c6d2013-04-11 19:25:10 +08009488 asm volatile(
9489#ifdef CONFIG_X86_64
9490 "mov %%" _ASM_SP ", %[sp]\n\t"
9491 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
9492 "push $%c[ss]\n\t"
9493 "push %[sp]\n\t"
9494#endif
9495 "pushf\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08009496 __ASM_SIZE(push) " $%c[cs]\n\t"
Peter Zijlstrac940a3f2018-01-25 10:58:14 +01009497 CALL_NOSPEC
Yang Zhanga547c6d2013-04-11 19:25:10 +08009498 :
9499#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -06009500 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08009501#endif
Josh Poimboeuff5caf622017-09-20 16:24:33 -05009502 ASM_CALL_CONSTRAINT
Yang Zhanga547c6d2013-04-11 19:25:10 +08009503 :
Peter Zijlstrac940a3f2018-01-25 10:58:14 +01009504 THUNK_TARGET(entry),
Yang Zhanga547c6d2013-04-11 19:25:10 +08009505 [ss]"i"(__KERNEL_DS),
9506 [cs]"i"(__KERNEL_CS)
9507 );
Paolo Bonzinif2485b32016-06-15 15:23:11 +02009508 }
Yang Zhanga547c6d2013-04-11 19:25:10 +08009509}
Josh Poimboeufc207aee2017-06-28 10:11:06 -05009510STACK_FRAME_NON_STANDARD(vmx_handle_external_intr);
Yang Zhanga547c6d2013-04-11 19:25:10 +08009511
Tom Lendackybc226f02018-05-10 22:06:39 +02009512static bool vmx_has_emulated_msr(int index)
Paolo Bonzini6d396b52015-04-01 14:25:33 +02009513{
Tom Lendackybc226f02018-05-10 22:06:39 +02009514 switch (index) {
9515 case MSR_IA32_SMBASE:
9516 /*
9517 * We cannot do SMM unless we can run the guest in big
9518 * real mode.
9519 */
9520 return enable_unrestricted_guest || emulate_invalid_guest_state;
9521 case MSR_AMD64_VIRT_SPEC_CTRL:
9522 /* This is AMD only. */
9523 return false;
9524 default:
9525 return true;
9526 }
Paolo Bonzini6d396b52015-04-01 14:25:33 +02009527}
9528
Liu, Jinsongda8999d2014-02-24 10:55:46 +00009529static bool vmx_mpx_supported(void)
9530{
9531 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
9532 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
9533}
9534
Wanpeng Li55412b22014-12-02 19:21:30 +08009535static bool vmx_xsaves_supported(void)
9536{
9537 return vmcs_config.cpu_based_2nd_exec_ctrl &
9538 SECONDARY_EXEC_XSAVES;
9539}
9540
Avi Kivity51aa01d2010-07-20 14:31:20 +03009541static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
9542{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02009543 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03009544 bool unblock_nmi;
9545 u8 vector;
9546 bool idtv_info_valid;
9547
9548 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03009549
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01009550 if (enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01009551 if (vmx->loaded_vmcs->nmi_known_unmasked)
9552 return;
9553 /*
9554 * Can't use vmx->exit_intr_info since we're not sure what
9555 * the exit reason is.
9556 */
9557 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
9558 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
9559 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
9560 /*
9561 * SDM 3: 27.7.1.2 (September 2008)
9562 * Re-set bit "block by NMI" before VM entry if vmexit caused by
9563 * a guest IRET fault.
9564 * SDM 3: 23.2.2 (September 2008)
9565 * Bit 12 is undefined in any of the following cases:
9566 * If the VM exit sets the valid bit in the IDT-vectoring
9567 * information field.
9568 * If the VM exit is due to a double fault.
9569 */
9570 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
9571 vector != DF_VECTOR && !idtv_info_valid)
9572 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
9573 GUEST_INTR_STATE_NMI);
9574 else
9575 vmx->loaded_vmcs->nmi_known_unmasked =
9576 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
9577 & GUEST_INTR_STATE_NMI);
9578 } else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
9579 vmx->loaded_vmcs->vnmi_blocked_time +=
9580 ktime_to_ns(ktime_sub(ktime_get(),
9581 vmx->loaded_vmcs->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03009582}
9583
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009584static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03009585 u32 idt_vectoring_info,
9586 int instr_len_field,
9587 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03009588{
Avi Kivity51aa01d2010-07-20 14:31:20 +03009589 u8 vector;
9590 int type;
9591 bool idtv_info_valid;
9592
9593 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03009594
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009595 vcpu->arch.nmi_injected = false;
9596 kvm_clear_exception_queue(vcpu);
9597 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009598
9599 if (!idtv_info_valid)
9600 return;
9601
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009602 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03009603
Avi Kivity668f6122008-07-02 09:28:55 +03009604 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
9605 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03009606
Gleb Natapov64a7ec02009-03-30 16:03:29 +03009607 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03009608 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009609 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03009610 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03009611 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03009612 * Clear bit "block by NMI" before VM entry if a NMI
9613 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03009614 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009615 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009616 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03009617 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009618 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03009619 /* fall through */
9620 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03009621 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03009622 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03009623 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03009624 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03009625 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009626 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03009627 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009628 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03009629 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03009630 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009631 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009632 break;
9633 default:
9634 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03009635 }
Avi Kivitycf393f72008-07-01 16:20:21 +03009636}
9637
Avi Kivity83422e12010-07-20 14:43:23 +03009638static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
9639{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009640 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03009641 VM_EXIT_INSTRUCTION_LEN,
9642 IDT_VECTORING_ERROR_CODE);
9643}
9644
Avi Kivityb463a6f2010-07-20 15:06:17 +03009645static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
9646{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009647 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03009648 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
9649 VM_ENTRY_INSTRUCTION_LEN,
9650 VM_ENTRY_EXCEPTION_ERROR_CODE);
9651
9652 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
9653}
9654
Gleb Natapovd7cd9792011-10-05 14:01:23 +02009655static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
9656{
9657 int i, nr_msrs;
9658 struct perf_guest_switch_msr *msrs;
9659
9660 msrs = perf_guest_get_msrs(&nr_msrs);
9661
9662 if (!msrs)
9663 return;
9664
9665 for (i = 0; i < nr_msrs; i++)
9666 if (msrs[i].host == msrs[i].guest)
9667 clear_atomic_switch_msr(vmx, msrs[i].msr);
9668 else
9669 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
9670 msrs[i].host);
9671}
9672
Jiang Biao33365e72016-11-03 15:03:37 +08009673static void vmx_arm_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07009674{
9675 struct vcpu_vmx *vmx = to_vmx(vcpu);
9676 u64 tscl;
9677 u32 delta_tsc;
9678
9679 if (vmx->hv_deadline_tsc == -1)
9680 return;
9681
9682 tscl = rdtsc();
9683 if (vmx->hv_deadline_tsc > tscl)
9684 /* sure to be 32 bit only because checked on set_hv_timer */
9685 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
9686 cpu_preemption_timer_multi);
9687 else
9688 delta_tsc = 0;
9689
9690 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
9691}
9692
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08009693static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009694{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009695 struct vcpu_vmx *vmx = to_vmx(vcpu);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009696 unsigned long cr3, cr4, evmcs_rsp;
Avi Kivity104f2262010-11-18 13:12:52 +02009697
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01009698 /* Record the guest's net vcpu time for enforced NMI injections. */
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01009699 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01009700 vmx->loaded_vmcs->soft_vnmi_blocked))
9701 vmx->loaded_vmcs->entry_time = ktime_get();
9702
Avi Kivity104f2262010-11-18 13:12:52 +02009703 /* Don't enter VMX if guest state is invalid, let the exit handler
9704 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02009705 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02009706 return;
9707
Radim Krčmářa7653ec2014-08-21 18:08:07 +02009708 if (vmx->ple_window_dirty) {
9709 vmx->ple_window_dirty = false;
9710 vmcs_write32(PLE_WINDOW, vmx->ple_window);
9711 }
9712
Abel Gordon012f83c2013-04-18 14:39:25 +03009713 if (vmx->nested.sync_shadow_vmcs) {
9714 copy_vmcs12_to_shadow(vmx);
9715 vmx->nested.sync_shadow_vmcs = false;
9716 }
9717
Avi Kivity104f2262010-11-18 13:12:52 +02009718 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
9719 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
9720 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
9721 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
9722
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07009723 cr3 = __get_current_cr3_fast();
Ladi Prosek44889942017-09-22 07:53:15 +02009724 if (unlikely(cr3 != vmx->loaded_vmcs->vmcs_host_cr3)) {
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07009725 vmcs_writel(HOST_CR3, cr3);
Ladi Prosek44889942017-09-22 07:53:15 +02009726 vmx->loaded_vmcs->vmcs_host_cr3 = cr3;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07009727 }
9728
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07009729 cr4 = cr4_read_shadow();
Ladi Prosek44889942017-09-22 07:53:15 +02009730 if (unlikely(cr4 != vmx->loaded_vmcs->vmcs_host_cr4)) {
Andy Lutomirskid974baa2014-10-08 09:02:13 -07009731 vmcs_writel(HOST_CR4, cr4);
Ladi Prosek44889942017-09-22 07:53:15 +02009732 vmx->loaded_vmcs->vmcs_host_cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07009733 }
9734
Avi Kivity104f2262010-11-18 13:12:52 +02009735 /* When single-stepping over STI and MOV SS, we must clear the
9736 * corresponding interruptibility bits in the guest state. Otherwise
9737 * vmentry fails as it then expects bit 14 (BS) in pending debug
9738 * exceptions being set, but that's not correct for the guest debugging
9739 * case. */
9740 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
9741 vmx_set_interrupt_shadow(vcpu, 0);
9742
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02009743 if (static_cpu_has(X86_FEATURE_PKU) &&
9744 kvm_read_cr4_bits(vcpu, X86_CR4_PKE) &&
9745 vcpu->arch.pkru != vmx->host_pkru)
9746 __write_pkru(vcpu->arch.pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009747
Gleb Natapovd7cd9792011-10-05 14:01:23 +02009748 atomic_switch_perf_msrs(vmx);
9749
Yunhong Jiang64672c92016-06-13 14:19:59 -07009750 vmx_arm_hv_timer(vcpu);
9751
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01009752 /*
9753 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
9754 * it's non-zero. Since vmentry is serialising on affected CPUs, there
9755 * is no need to worry about the conditional branch over the wrmsr
9756 * being speculatively taken.
9757 */
Thomas Gleixnerccbcd262018-05-09 23:01:01 +02009758 x86_spec_ctrl_set_guest(vmx->spec_ctrl, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01009759
Nadav Har'Eld462b812011-05-24 15:26:10 +03009760 vmx->__launched = vmx->loaded_vmcs->launched;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009761
9762 evmcs_rsp = static_branch_unlikely(&enable_evmcs) ?
9763 (unsigned long)&current_evmcs->host_rsp : 0;
9764
Avi Kivity104f2262010-11-18 13:12:52 +02009765 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08009766 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009767 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
9768 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
9769 "push %%" _ASM_CX " \n\t"
9770 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03009771 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009772 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009773 /* Avoid VMWRITE when Enlightened VMCS is in use */
9774 "test %%" _ASM_SI ", %%" _ASM_SI " \n\t"
9775 "jz 2f \n\t"
9776 "mov %%" _ASM_SP ", (%%" _ASM_SI ") \n\t"
9777 "jmp 1f \n\t"
9778 "2: \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03009779 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03009780 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009781 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009782 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
9783 "mov %%cr2, %%" _ASM_DX " \n\t"
9784 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009785 "je 3f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009786 "mov %%" _ASM_AX", %%cr2 \n\t"
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009787 "3: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009788 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02009789 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009790 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009791 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
9792 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
9793 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
9794 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
9795 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
9796 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009797#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02009798 "mov %c[r8](%0), %%r8 \n\t"
9799 "mov %c[r9](%0), %%r9 \n\t"
9800 "mov %c[r10](%0), %%r10 \n\t"
9801 "mov %c[r11](%0), %%r11 \n\t"
9802 "mov %c[r12](%0), %%r12 \n\t"
9803 "mov %c[r13](%0), %%r13 \n\t"
9804 "mov %c[r14](%0), %%r14 \n\t"
9805 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009806#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03009807 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03009808
Avi Kivity6aa8b732006-12-10 02:21:36 -08009809 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03009810 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03009811 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03009812 "jmp 2f \n\t"
9813 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
9814 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08009815 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009816 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02009817 "pop %0 \n\t"
Jim Mattson0cb5b302018-01-03 14:31:38 -08009818 "setbe %c[fail](%0)\n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009819 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
9820 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
9821 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
9822 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
9823 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
9824 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
9825 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009826#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02009827 "mov %%r8, %c[r8](%0) \n\t"
9828 "mov %%r9, %c[r9](%0) \n\t"
9829 "mov %%r10, %c[r10](%0) \n\t"
9830 "mov %%r11, %c[r11](%0) \n\t"
9831 "mov %%r12, %c[r12](%0) \n\t"
9832 "mov %%r13, %c[r13](%0) \n\t"
9833 "mov %%r14, %c[r14](%0) \n\t"
9834 "mov %%r15, %c[r15](%0) \n\t"
Jim Mattson0cb5b302018-01-03 14:31:38 -08009835 "xor %%r8d, %%r8d \n\t"
9836 "xor %%r9d, %%r9d \n\t"
9837 "xor %%r10d, %%r10d \n\t"
9838 "xor %%r11d, %%r11d \n\t"
9839 "xor %%r12d, %%r12d \n\t"
9840 "xor %%r13d, %%r13d \n\t"
9841 "xor %%r14d, %%r14d \n\t"
9842 "xor %%r15d, %%r15d \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009843#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03009844 "mov %%cr2, %%" _ASM_AX " \n\t"
9845 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03009846
Jim Mattson0cb5b302018-01-03 14:31:38 -08009847 "xor %%eax, %%eax \n\t"
9848 "xor %%ebx, %%ebx \n\t"
9849 "xor %%esi, %%esi \n\t"
9850 "xor %%edi, %%edi \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009851 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03009852 ".pushsection .rodata \n\t"
9853 ".global vmx_return \n\t"
9854 "vmx_return: " _ASM_PTR " 2b \n\t"
9855 ".popsection"
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009856 : : "c"(vmx), "d"((unsigned long)HOST_RSP), "S"(evmcs_rsp),
Nadav Har'Eld462b812011-05-24 15:26:10 +03009857 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02009858 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03009859 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08009860 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
9861 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
9862 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
9863 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
9864 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
9865 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
9866 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009867#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08009868 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
9869 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
9870 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
9871 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
9872 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
9873 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
9874 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
9875 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08009876#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02009877 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
9878 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02009879 : "cc", "memory"
9880#ifdef CONFIG_X86_64
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009881 , "rax", "rbx", "rdi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009882 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009883#else
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009884 , "eax", "ebx", "edi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009885#endif
9886 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08009887
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01009888 /*
9889 * We do not use IBRS in the kernel. If this vCPU has used the
9890 * SPEC_CTRL MSR it may have left it on; save the value and
9891 * turn it off. This is much more efficient than blindly adding
9892 * it to the atomic save/restore list. Especially as the former
9893 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
9894 *
9895 * For non-nested case:
9896 * If the L01 MSR bitmap does not intercept the MSR, then we need to
9897 * save it.
9898 *
9899 * For nested case:
9900 * If the L02 MSR bitmap does not intercept the MSR, then we need to
9901 * save it.
9902 */
Paolo Bonzini946fbbc2018-02-22 16:43:18 +01009903 if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
Paolo Bonziniecb586b2018-02-22 16:43:17 +01009904 vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01009905
Thomas Gleixnerccbcd262018-05-09 23:01:01 +02009906 x86_spec_ctrl_restore_host(vmx->spec_ctrl, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01009907
David Woodhouse117cc7a2018-01-12 11:11:27 +00009908 /* Eliminate branch target predictions from guest mode */
9909 vmexit_fill_RSB();
9910
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009911 /* All fields are clean at this point */
9912 if (static_branch_unlikely(&enable_evmcs))
9913 current_evmcs->hv_clean_fields |=
9914 HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
9915
Gleb Natapov2a7921b2012-08-12 16:12:29 +03009916 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
Wanpeng Li74c55932017-11-29 01:31:20 -08009917 if (vmx->host_debugctlmsr)
9918 update_debugctlmsr(vmx->host_debugctlmsr);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03009919
Avi Kivityaa67f602012-08-01 16:48:03 +03009920#ifndef CONFIG_X86_64
9921 /*
9922 * The sysexit path does not restore ds/es, so we must set them to
9923 * a reasonable value ourselves.
9924 *
9925 * We can't defer this to vmx_load_host_state() since that function
9926 * may be executed in interrupt context, which saves and restore segments
9927 * around it, nullifying its effect.
9928 */
9929 loadsegment(ds, __USER_DS);
9930 loadsegment(es, __USER_DS);
9931#endif
9932
Avi Kivity6de4f3a2009-05-31 22:58:47 +03009933 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02009934 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009935 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03009936 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009937 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03009938 vcpu->arch.regs_dirty = 0;
9939
Gleb Natapove0b890d2013-09-25 12:51:33 +03009940 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009941 * eager fpu is enabled if PKEY is supported and CR4 is switched
9942 * back on host, so it is safe to read guest PKRU from current
9943 * XSAVE.
9944 */
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02009945 if (static_cpu_has(X86_FEATURE_PKU) &&
9946 kvm_read_cr4_bits(vcpu, X86_CR4_PKE)) {
9947 vcpu->arch.pkru = __read_pkru();
9948 if (vcpu->arch.pkru != vmx->host_pkru)
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009949 __write_pkru(vmx->host_pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009950 }
9951
Gleb Natapove0b890d2013-09-25 12:51:33 +03009952 vmx->nested.nested_run_pending = 0;
Jim Mattsonb060ca32017-09-14 16:31:42 -07009953 vmx->idt_vectoring_info = 0;
9954
9955 vmx->exit_reason = vmx->fail ? 0xdead : vmcs_read32(VM_EXIT_REASON);
9956 if (vmx->fail || (vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
9957 return;
9958
9959 vmx->loaded_vmcs->launched = 1;
9960 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
Gleb Natapove0b890d2013-09-25 12:51:33 +03009961
Avi Kivity51aa01d2010-07-20 14:31:20 +03009962 vmx_complete_atomic_exit(vmx);
9963 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03009964 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009965}
Josh Poimboeufc207aee2017-06-28 10:11:06 -05009966STACK_FRAME_NON_STANDARD(vmx_vcpu_run);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009967
Sean Christopherson434a1e92018-03-20 12:17:18 -07009968static struct kvm *vmx_vm_alloc(void)
9969{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07009970 struct kvm_vmx *kvm_vmx = kzalloc(sizeof(struct kvm_vmx), GFP_KERNEL);
9971 return &kvm_vmx->kvm;
Sean Christopherson434a1e92018-03-20 12:17:18 -07009972}
9973
9974static void vmx_vm_free(struct kvm *kvm)
9975{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07009976 kfree(to_kvm_vmx(kvm));
Sean Christopherson434a1e92018-03-20 12:17:18 -07009977}
9978
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009979static void vmx_switch_vmcs(struct kvm_vcpu *vcpu, struct loaded_vmcs *vmcs)
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009980{
9981 struct vcpu_vmx *vmx = to_vmx(vcpu);
9982 int cpu;
9983
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009984 if (vmx->loaded_vmcs == vmcs)
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009985 return;
9986
9987 cpu = get_cpu();
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009988 vmx->loaded_vmcs = vmcs;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009989 vmx_vcpu_put(vcpu);
9990 vmx_vcpu_load(vcpu, cpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009991 put_cpu();
9992}
9993
Jim Mattson2f1fe812016-07-08 15:36:06 -07009994/*
9995 * Ensure that the current vmcs of the logical processor is the
9996 * vmcs01 of the vcpu before calling free_nested().
9997 */
9998static void vmx_free_vcpu_nested(struct kvm_vcpu *vcpu)
9999{
10000 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -070010001
Christoffer Dallec7660c2017-12-04 21:35:23 +010010002 vcpu_load(vcpu);
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010003 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson2f1fe812016-07-08 15:36:06 -070010004 free_nested(vmx);
10005 vcpu_put(vcpu);
10006}
10007
Avi Kivity6aa8b732006-12-10 02:21:36 -080010008static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
10009{
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010010 struct vcpu_vmx *vmx = to_vmx(vcpu);
10011
Kai Huang843e4332015-01-28 10:54:28 +080010012 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +080010013 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +080010014 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +020010015 leave_guest_mode(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -070010016 vmx_free_vcpu_nested(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +020010017 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010018 kfree(vmx->guest_msrs);
10019 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +100010020 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -080010021}
10022
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010023static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -080010024{
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010025 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +100010026 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Paolo Bonzini904e14f2018-01-16 16:51:18 +010010027 unsigned long *msr_bitmap;
Avi Kivity15ad7142007-07-11 18:17:21 +030010028 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -080010029
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -040010030 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010031 return ERR_PTR(-ENOMEM);
10032
Wanpeng Li991e7a02015-09-16 17:30:05 +080010033 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +080010034
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010035 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
10036 if (err)
10037 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -080010038
Peter Feiner4e595162016-07-07 14:49:58 -070010039 err = -ENOMEM;
10040
10041 /*
10042 * If PML is turned on, failure on enabling PML just results in failure
10043 * of creating the vcpu, therefore we can simplify PML logic (by
10044 * avoiding dealing with cases, such as enabling PML partially on vcpus
10045 * for the guest, etc.
10046 */
10047 if (enable_pml) {
10048 vmx->pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
10049 if (!vmx->pml_pg)
10050 goto uninit_vcpu;
10051 }
10052
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -040010053 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +020010054 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
10055 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +030010056
Peter Feiner4e595162016-07-07 14:49:58 -070010057 if (!vmx->guest_msrs)
10058 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -080010059
Paolo Bonzinif21f1652018-01-11 12:16:15 +010010060 err = alloc_loaded_vmcs(&vmx->vmcs01);
10061 if (err < 0)
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010062 goto free_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -040010063
Paolo Bonzini904e14f2018-01-16 16:51:18 +010010064 msr_bitmap = vmx->vmcs01.msr_bitmap;
10065 vmx_disable_intercept_for_msr(msr_bitmap, MSR_FS_BASE, MSR_TYPE_RW);
10066 vmx_disable_intercept_for_msr(msr_bitmap, MSR_GS_BASE, MSR_TYPE_RW);
10067 vmx_disable_intercept_for_msr(msr_bitmap, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
10068 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
10069 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
10070 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
10071 vmx->msr_bitmap_mode = 0;
10072
Paolo Bonzinif21f1652018-01-11 12:16:15 +010010073 vmx->loaded_vmcs = &vmx->vmcs01;
Avi Kivity15ad7142007-07-11 18:17:21 +030010074 cpu = get_cpu();
10075 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -100010076 vmx->vcpu.cpu = cpu;
David Hildenbrand12d79912017-08-24 20:51:26 +020010077 vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010078 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +030010079 put_cpu();
Paolo Bonzini35754c92015-07-29 12:05:37 +020010080 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +020010081 err = alloc_apic_access_page(kvm);
10082 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -020010083 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +020010084 }
Ingo Molnar965b58a2007-01-05 16:36:23 -080010085
Sean Christophersone90008d2018-03-05 12:04:37 -080010086 if (enable_ept && !enable_unrestricted_guest) {
Tang Chenf51770e2014-09-16 18:41:59 +080010087 err = init_rmode_identity_map(kvm);
10088 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +020010089 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +080010090 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +080010091
Wanpeng Li5c614b32015-10-13 09:18:36 -070010092 if (nested) {
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010010093 nested_vmx_setup_ctls_msrs(&vmx->nested.msrs,
10094 kvm_vcpu_apicv_active(&vmx->vcpu));
Wanpeng Li5c614b32015-10-13 09:18:36 -070010095 vmx->nested.vpid02 = allocate_vpid();
10096 }
Wincy Vanb9c237b2015-02-03 23:56:30 +080010097
Wincy Van705699a2015-02-03 23:58:17 +080010098 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +030010099 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +030010100
Haozhong Zhang37e4c992016-06-22 14:59:55 +080010101 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
10102
Paolo Bonzini31afb2e2017-06-06 12:57:06 +020010103 /*
10104 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
10105 * or POSTED_INTR_WAKEUP_VECTOR.
10106 */
10107 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
10108 vmx->pi_desc.sn = 1;
10109
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010110 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -080010111
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010112free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -070010113 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +080010114 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010115free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010116 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -070010117free_pml:
10118 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010119uninit_vcpu:
10120 kvm_vcpu_uninit(&vmx->vcpu);
10121free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +080010122 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +100010123 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010124 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -080010125}
10126
Wanpeng Lib31c1142018-03-12 04:53:04 -070010127static int vmx_vm_init(struct kvm *kvm)
10128{
10129 if (!ple_gap)
10130 kvm->arch.pause_in_guest = true;
10131 return 0;
10132}
10133
Yang, Sheng002c7f72007-07-31 14:23:01 +030010134static void __init vmx_check_processor_compat(void *rtn)
10135{
10136 struct vmcs_config vmcs_conf;
10137
10138 *(int *)rtn = 0;
10139 if (setup_vmcs_config(&vmcs_conf) < 0)
10140 *(int *)rtn = -EIO;
Paolo Bonzini13893092018-02-26 13:40:09 +010010141 nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, enable_apicv);
Yang, Sheng002c7f72007-07-31 14:23:01 +030010142 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
10143 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
10144 smp_processor_id());
10145 *(int *)rtn = -EIO;
10146 }
10147}
10148
Sheng Yang4b12f0d2009-04-27 20:35:42 +080010149static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +080010150{
Xiao Guangrongb18d5432015-06-15 16:55:21 +080010151 u8 cache;
10152 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +080010153
Sheng Yang522c68c2009-04-27 20:35:43 +080010154 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +020010155 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +080010156 * 2. EPT with VT-d:
10157 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +020010158 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +080010159 * b. VT-d with snooping control feature: snooping control feature of
10160 * VT-d engine can guarantee the cache correctness. Just set it
10161 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +080010162 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +080010163 * consistent with host MTRR
10164 */
Paolo Bonzini606decd2015-10-01 13:12:47 +020010165 if (is_mmio) {
10166 cache = MTRR_TYPE_UNCACHABLE;
10167 goto exit;
10168 }
10169
10170 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +080010171 ipat = VMX_EPT_IPAT_BIT;
10172 cache = MTRR_TYPE_WRBACK;
10173 goto exit;
10174 }
10175
10176 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
10177 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +020010178 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +080010179 cache = MTRR_TYPE_WRBACK;
10180 else
10181 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +080010182 goto exit;
10183 }
10184
Xiao Guangrongff536042015-06-15 16:55:22 +080010185 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +080010186
10187exit:
10188 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +080010189}
10190
Sheng Yang17cc3932010-01-05 19:02:27 +080010191static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +020010192{
Sheng Yang878403b2010-01-05 19:02:29 +080010193 if (enable_ept && !cpu_has_vmx_ept_1g_page())
10194 return PT_DIRECTORY_LEVEL;
10195 else
10196 /* For shadow and EPT supported 1GB page */
10197 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +020010198}
10199
Xiao Guangrongfeda8052015-09-09 14:05:55 +080010200static void vmcs_set_secondary_exec_control(u32 new_ctl)
10201{
10202 /*
10203 * These bits in the secondary execution controls field
10204 * are dynamic, the others are mostly based on the hypervisor
10205 * architecture and the guest's CPUID. Do not touch the
10206 * dynamic bits.
10207 */
10208 u32 mask =
10209 SECONDARY_EXEC_SHADOW_VMCS |
10210 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Paolo Bonzini0367f202016-07-12 10:44:55 +020010211 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
10212 SECONDARY_EXEC_DESC;
Xiao Guangrongfeda8052015-09-09 14:05:55 +080010213
10214 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
10215
10216 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
10217 (new_ctl & ~mask) | (cur_ctl & mask));
10218}
10219
David Matlack8322ebb2016-11-29 18:14:09 -080010220/*
10221 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
10222 * (indicating "allowed-1") if they are supported in the guest's CPUID.
10223 */
10224static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
10225{
10226 struct vcpu_vmx *vmx = to_vmx(vcpu);
10227 struct kvm_cpuid_entry2 *entry;
10228
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010010229 vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
10230 vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
David Matlack8322ebb2016-11-29 18:14:09 -080010231
10232#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
10233 if (entry && (entry->_reg & (_cpuid_mask))) \
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010010234 vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask); \
David Matlack8322ebb2016-11-29 18:14:09 -080010235} while (0)
10236
10237 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
10238 cr4_fixed1_update(X86_CR4_VME, edx, bit(X86_FEATURE_VME));
10239 cr4_fixed1_update(X86_CR4_PVI, edx, bit(X86_FEATURE_VME));
10240 cr4_fixed1_update(X86_CR4_TSD, edx, bit(X86_FEATURE_TSC));
10241 cr4_fixed1_update(X86_CR4_DE, edx, bit(X86_FEATURE_DE));
10242 cr4_fixed1_update(X86_CR4_PSE, edx, bit(X86_FEATURE_PSE));
10243 cr4_fixed1_update(X86_CR4_PAE, edx, bit(X86_FEATURE_PAE));
10244 cr4_fixed1_update(X86_CR4_MCE, edx, bit(X86_FEATURE_MCE));
10245 cr4_fixed1_update(X86_CR4_PGE, edx, bit(X86_FEATURE_PGE));
10246 cr4_fixed1_update(X86_CR4_OSFXSR, edx, bit(X86_FEATURE_FXSR));
10247 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
10248 cr4_fixed1_update(X86_CR4_VMXE, ecx, bit(X86_FEATURE_VMX));
10249 cr4_fixed1_update(X86_CR4_SMXE, ecx, bit(X86_FEATURE_SMX));
10250 cr4_fixed1_update(X86_CR4_PCIDE, ecx, bit(X86_FEATURE_PCID));
10251 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, bit(X86_FEATURE_XSAVE));
10252
10253 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
10254 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, bit(X86_FEATURE_FSGSBASE));
10255 cr4_fixed1_update(X86_CR4_SMEP, ebx, bit(X86_FEATURE_SMEP));
10256 cr4_fixed1_update(X86_CR4_SMAP, ebx, bit(X86_FEATURE_SMAP));
10257 cr4_fixed1_update(X86_CR4_PKE, ecx, bit(X86_FEATURE_PKU));
Paolo Bonzinic4ad77e2017-11-13 14:23:59 +010010258 cr4_fixed1_update(X86_CR4_UMIP, ecx, bit(X86_FEATURE_UMIP));
David Matlack8322ebb2016-11-29 18:14:09 -080010259
10260#undef cr4_fixed1_update
10261}
10262
Sheng Yang0e851882009-12-18 16:48:46 +080010263static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
10264{
Sheng Yang4e47c7a2009-12-18 16:48:47 +080010265 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +080010266
Paolo Bonzini80154d72017-08-24 13:55:35 +020010267 if (cpu_has_secondary_exec_ctrls()) {
10268 vmx_compute_secondary_exec_control(vmx);
10269 vmcs_set_secondary_exec_control(vmx->secondary_exec_control);
Sheng Yang4e47c7a2009-12-18 16:48:47 +080010270 }
Mao, Junjiead756a12012-07-02 01:18:48 +000010271
Haozhong Zhang37e4c992016-06-22 14:59:55 +080010272 if (nested_vmx_allowed(vcpu))
10273 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
10274 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
10275 else
10276 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
10277 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
David Matlack8322ebb2016-11-29 18:14:09 -080010278
10279 if (nested_vmx_allowed(vcpu))
10280 nested_vmx_cr_fixed1_bits_update(vcpu);
Sheng Yang0e851882009-12-18 16:48:46 +080010281}
10282
Joerg Roedeld4330ef2010-04-22 12:33:11 +020010283static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
10284{
Nadav Har'El7b8050f2011-05-25 23:16:10 +030010285 if (func == 1 && nested)
10286 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +020010287}
10288
Yang Zhang25d92082013-08-06 12:00:32 +030010289static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
10290 struct x86_exception *fault)
10291{
Jan Kiszka533558b2014-01-04 18:47:20 +010010292 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Bandan Dasc5f983f2017-05-05 15:25:14 -040010293 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010010294 u32 exit_reason;
Bandan Dasc5f983f2017-05-05 15:25:14 -040010295 unsigned long exit_qualification = vcpu->arch.exit_qualification;
Yang Zhang25d92082013-08-06 12:00:32 +030010296
Bandan Dasc5f983f2017-05-05 15:25:14 -040010297 if (vmx->nested.pml_full) {
10298 exit_reason = EXIT_REASON_PML_FULL;
10299 vmx->nested.pml_full = false;
10300 exit_qualification &= INTR_INFO_UNBLOCK_NMI;
10301 } else if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +010010302 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +030010303 else
Jan Kiszka533558b2014-01-04 18:47:20 +010010304 exit_reason = EXIT_REASON_EPT_VIOLATION;
Bandan Dasc5f983f2017-05-05 15:25:14 -040010305
10306 nested_vmx_vmexit(vcpu, exit_reason, 0, exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +030010307 vmcs12->guest_physical_address = fault->address;
10308}
10309
Peter Feiner995f00a2017-06-30 17:26:32 -070010310static bool nested_ept_ad_enabled(struct kvm_vcpu *vcpu)
10311{
David Hildenbrandbb97a012017-08-10 23:15:28 +020010312 return nested_ept_get_cr3(vcpu) & VMX_EPTP_AD_ENABLE_BIT;
Peter Feiner995f00a2017-06-30 17:26:32 -070010313}
10314
Nadav Har'El155a97a2013-08-05 11:07:16 +030010315/* Callbacks for nested_ept_init_mmu_context: */
10316
10317static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
10318{
10319 /* return the page table to be shadowed - in our case, EPT12 */
10320 return get_vmcs12(vcpu)->ept_pointer;
10321}
10322
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020010323static int nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +030010324{
Paolo Bonziniad896af2013-10-02 16:56:14 +020010325 WARN_ON(mmu_is_nested(vcpu));
David Hildenbranda057e0e2017-08-10 23:36:54 +020010326 if (!valid_ept_address(vcpu, nested_ept_get_cr3(vcpu)))
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020010327 return 1;
10328
10329 kvm_mmu_unload(vcpu);
Paolo Bonziniad896af2013-10-02 16:56:14 +020010330 kvm_init_shadow_ept_mmu(vcpu,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010010331 to_vmx(vcpu)->nested.msrs.ept_caps &
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020010332 VMX_EPT_EXECUTE_ONLY_BIT,
David Hildenbranda057e0e2017-08-10 23:36:54 +020010333 nested_ept_ad_enabled(vcpu));
Nadav Har'El155a97a2013-08-05 11:07:16 +030010334 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
10335 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
10336 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
10337
10338 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020010339 return 0;
Nadav Har'El155a97a2013-08-05 11:07:16 +030010340}
10341
10342static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
10343{
10344 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
10345}
10346
Eugene Korenevsky19d5f102014-12-16 22:35:53 +030010347static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
10348 u16 error_code)
10349{
10350 bool inequality, bit;
10351
10352 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
10353 inequality =
10354 (error_code & vmcs12->page_fault_error_code_mask) !=
10355 vmcs12->page_fault_error_code_match;
10356 return inequality ^ bit;
10357}
10358
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010359static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
10360 struct x86_exception *fault)
10361{
10362 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10363
10364 WARN_ON(!is_guest_mode(vcpu));
10365
Wanpeng Li305d0ab2017-09-28 18:16:44 -070010366 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code) &&
10367 !to_vmx(vcpu)->nested.nested_run_pending) {
Paolo Bonzinib96fb432017-07-27 12:29:32 +020010368 vmcs12->vm_exit_intr_error_code = fault->error_code;
10369 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
10370 PF_VECTOR | INTR_TYPE_HARD_EXCEPTION |
10371 INTR_INFO_DELIVER_CODE_MASK | INTR_INFO_VALID_MASK,
10372 fault->address);
Paolo Bonzini7313c692017-07-27 10:31:25 +020010373 } else {
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010374 kvm_inject_page_fault(vcpu, fault);
Paolo Bonzini7313c692017-07-27 10:31:25 +020010375 }
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010376}
10377
Paolo Bonzinic9923842017-12-13 14:16:30 +010010378static inline bool nested_vmx_prepare_msr_bitmap(struct kvm_vcpu *vcpu,
10379 struct vmcs12 *vmcs12);
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010380
10381static void nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
Wanpeng Lia2bcba52014-08-21 19:46:49 +080010382 struct vmcs12 *vmcs12)
10383{
10384 struct vcpu_vmx *vmx = to_vmx(vcpu);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010385 struct page *page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010386 u64 hpa;
Wanpeng Lia2bcba52014-08-21 19:46:49 +080010387
10388 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Wanpeng Lia2bcba52014-08-21 19:46:49 +080010389 /*
10390 * Translate L1 physical address to host physical
10391 * address for vmcs02. Keep the page pinned, so this
10392 * physical address remains valid. We keep a reference
10393 * to it so we can release it later.
10394 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010395 if (vmx->nested.apic_access_page) { /* shouldn't happen */
David Hildenbrand53a70da2017-08-03 18:11:05 +020010396 kvm_release_page_dirty(vmx->nested.apic_access_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010397 vmx->nested.apic_access_page = NULL;
10398 }
10399 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->apic_access_addr);
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010400 /*
10401 * If translation failed, no matter: This feature asks
10402 * to exit when accessing the given address, and if it
10403 * can never be accessed, this feature won't do
10404 * anything anyway.
10405 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010406 if (!is_error_page(page)) {
10407 vmx->nested.apic_access_page = page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010408 hpa = page_to_phys(vmx->nested.apic_access_page);
10409 vmcs_write64(APIC_ACCESS_ADDR, hpa);
10410 } else {
10411 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
10412 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
10413 }
10414 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
10415 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
10416 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
10417 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
10418 kvm_vcpu_reload_apic_access_page(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +080010419 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010420
10421 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010422 if (vmx->nested.virtual_apic_page) { /* shouldn't happen */
David Hildenbrand53a70da2017-08-03 18:11:05 +020010423 kvm_release_page_dirty(vmx->nested.virtual_apic_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010424 vmx->nested.virtual_apic_page = NULL;
10425 }
10426 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->virtual_apic_page_addr);
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010427
10428 /*
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010429 * If translation failed, VM entry will fail because
10430 * prepare_vmcs02 set VIRTUAL_APIC_PAGE_ADDR to -1ull.
10431 * Failing the vm entry is _not_ what the processor
10432 * does but it's basically the only possibility we
10433 * have. We could still enter the guest if CR8 load
10434 * exits are enabled, CR8 store exits are enabled, and
10435 * virtualize APIC access is disabled; in this case
10436 * the processor would never use the TPR shadow and we
10437 * could simply clear the bit from the execution
10438 * control. But such a configuration is useless, so
10439 * let's keep the code simple.
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010440 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010441 if (!is_error_page(page)) {
10442 vmx->nested.virtual_apic_page = page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010443 hpa = page_to_phys(vmx->nested.virtual_apic_page);
10444 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, hpa);
10445 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010446 }
10447
Wincy Van705699a2015-02-03 23:58:17 +080010448 if (nested_cpu_has_posted_intr(vmcs12)) {
Wincy Van705699a2015-02-03 23:58:17 +080010449 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
10450 kunmap(vmx->nested.pi_desc_page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020010451 kvm_release_page_dirty(vmx->nested.pi_desc_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010452 vmx->nested.pi_desc_page = NULL;
Wincy Van705699a2015-02-03 23:58:17 +080010453 }
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010454 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->posted_intr_desc_addr);
10455 if (is_error_page(page))
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010456 return;
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010457 vmx->nested.pi_desc_page = page;
10458 vmx->nested.pi_desc = kmap(vmx->nested.pi_desc_page);
Wincy Van705699a2015-02-03 23:58:17 +080010459 vmx->nested.pi_desc =
10460 (struct pi_desc *)((void *)vmx->nested.pi_desc +
10461 (unsigned long)(vmcs12->posted_intr_desc_addr &
10462 (PAGE_SIZE - 1)));
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010463 vmcs_write64(POSTED_INTR_DESC_ADDR,
10464 page_to_phys(vmx->nested.pi_desc_page) +
10465 (unsigned long)(vmcs12->posted_intr_desc_addr &
10466 (PAGE_SIZE - 1)));
Wincy Van705699a2015-02-03 23:58:17 +080010467 }
Linus Torvaldsd4667ca2018-02-14 17:02:15 -080010468 if (nested_vmx_prepare_msr_bitmap(vcpu, vmcs12))
KarimAllah Ahmed3712caeb2018-02-10 23:39:26 +000010469 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
10470 CPU_BASED_USE_MSR_BITMAPS);
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010471 else
10472 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
10473 CPU_BASED_USE_MSR_BITMAPS);
Wanpeng Lia2bcba52014-08-21 19:46:49 +080010474}
10475
Jan Kiszkaf41245002014-03-07 20:03:13 +010010476static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
10477{
10478 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
10479 struct vcpu_vmx *vmx = to_vmx(vcpu);
10480
10481 if (vcpu->arch.virtual_tsc_khz == 0)
10482 return;
10483
10484 /* Make sure short timeouts reliably trigger an immediate vmexit.
10485 * hrtimer_start does not guarantee this. */
10486 if (preemption_timeout <= 1) {
10487 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
10488 return;
10489 }
10490
10491 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
10492 preemption_timeout *= 1000000;
10493 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
10494 hrtimer_start(&vmx->nested.preemption_timer,
10495 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
10496}
10497
Jim Mattson56a20512017-07-06 16:33:06 -070010498static int nested_vmx_check_io_bitmap_controls(struct kvm_vcpu *vcpu,
10499 struct vmcs12 *vmcs12)
10500{
10501 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
10502 return 0;
10503
10504 if (!page_address_valid(vcpu, vmcs12->io_bitmap_a) ||
10505 !page_address_valid(vcpu, vmcs12->io_bitmap_b))
10506 return -EINVAL;
10507
10508 return 0;
10509}
10510
Wincy Van3af18d92015-02-03 23:49:31 +080010511static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
10512 struct vmcs12 *vmcs12)
10513{
Wincy Van3af18d92015-02-03 23:49:31 +080010514 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
10515 return 0;
10516
Jim Mattson5fa99cb2017-07-06 16:33:07 -070010517 if (!page_address_valid(vcpu, vmcs12->msr_bitmap))
Wincy Van3af18d92015-02-03 23:49:31 +080010518 return -EINVAL;
10519
10520 return 0;
10521}
10522
Jim Mattson712b12d2017-08-24 13:24:47 -070010523static int nested_vmx_check_tpr_shadow_controls(struct kvm_vcpu *vcpu,
10524 struct vmcs12 *vmcs12)
10525{
10526 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
10527 return 0;
10528
10529 if (!page_address_valid(vcpu, vmcs12->virtual_apic_page_addr))
10530 return -EINVAL;
10531
10532 return 0;
10533}
10534
Wincy Van3af18d92015-02-03 23:49:31 +080010535/*
10536 * Merge L0's and L1's MSR bitmap, return false to indicate that
10537 * we do not use the hardware.
10538 */
Paolo Bonzinic9923842017-12-13 14:16:30 +010010539static inline bool nested_vmx_prepare_msr_bitmap(struct kvm_vcpu *vcpu,
10540 struct vmcs12 *vmcs12)
Wincy Van3af18d92015-02-03 23:49:31 +080010541{
Wincy Van82f0dd42015-02-03 23:57:18 +080010542 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +080010543 struct page *page;
Radim Krčmářd048c092016-08-08 20:16:22 +020010544 unsigned long *msr_bitmap_l1;
Paolo Bonzini904e14f2018-01-16 16:51:18 +010010545 unsigned long *msr_bitmap_l0 = to_vmx(vcpu)->nested.vmcs02.msr_bitmap;
Ashok Raj15d45072018-02-01 22:59:43 +010010546 /*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010010547 * pred_cmd & spec_ctrl are trying to verify two things:
Ashok Raj15d45072018-02-01 22:59:43 +010010548 *
10549 * 1. L0 gave a permission to L1 to actually passthrough the MSR. This
10550 * ensures that we do not accidentally generate an L02 MSR bitmap
10551 * from the L12 MSR bitmap that is too permissive.
10552 * 2. That L1 or L2s have actually used the MSR. This avoids
10553 * unnecessarily merging of the bitmap if the MSR is unused. This
10554 * works properly because we only update the L01 MSR bitmap lazily.
10555 * So even if L0 should pass L1 these MSRs, the L01 bitmap is only
10556 * updated to reflect this when L1 (or its L2s) actually write to
10557 * the MSR.
10558 */
KarimAllah Ahmed206587a2018-02-10 23:39:25 +000010559 bool pred_cmd = !msr_write_intercepted_l01(vcpu, MSR_IA32_PRED_CMD);
10560 bool spec_ctrl = !msr_write_intercepted_l01(vcpu, MSR_IA32_SPEC_CTRL);
Wincy Vanf2b93282015-02-03 23:56:03 +080010561
Paolo Bonzinic9923842017-12-13 14:16:30 +010010562 /* Nothing to do if the MSR bitmap is not in use. */
10563 if (!cpu_has_vmx_msr_bitmap() ||
10564 !nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
10565 return false;
10566
Ashok Raj15d45072018-02-01 22:59:43 +010010567 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010010568 !pred_cmd && !spec_ctrl)
Wincy Vanf2b93282015-02-03 23:56:03 +080010569 return false;
10570
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010571 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->msr_bitmap);
10572 if (is_error_page(page))
Wincy Vanf2b93282015-02-03 23:56:03 +080010573 return false;
Paolo Bonzinic9923842017-12-13 14:16:30 +010010574
Radim Krčmářd048c092016-08-08 20:16:22 +020010575 msr_bitmap_l1 = (unsigned long *)kmap(page);
Paolo Bonzinic9923842017-12-13 14:16:30 +010010576 if (nested_cpu_has_apic_reg_virt(vmcs12)) {
10577 /*
10578 * L0 need not intercept reads for MSRs between 0x800 and 0x8ff, it
10579 * just lets the processor take the value from the virtual-APIC page;
10580 * take those 256 bits directly from the L1 bitmap.
10581 */
10582 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
10583 unsigned word = msr / BITS_PER_LONG;
10584 msr_bitmap_l0[word] = msr_bitmap_l1[word];
10585 msr_bitmap_l0[word + (0x800 / sizeof(long))] = ~0;
Wincy Van608406e2015-02-03 23:57:51 +080010586 }
Paolo Bonzinic9923842017-12-13 14:16:30 +010010587 } else {
10588 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
10589 unsigned word = msr / BITS_PER_LONG;
10590 msr_bitmap_l0[word] = ~0;
10591 msr_bitmap_l0[word + (0x800 / sizeof(long))] = ~0;
10592 }
10593 }
10594
10595 nested_vmx_disable_intercept_for_msr(
10596 msr_bitmap_l1, msr_bitmap_l0,
Paolo Bonzinid7231e72017-12-21 00:47:55 +010010597 X2APIC_MSR(APIC_TASKPRI),
Paolo Bonzinic9923842017-12-13 14:16:30 +010010598 MSR_TYPE_W);
10599
10600 if (nested_cpu_has_vid(vmcs12)) {
10601 nested_vmx_disable_intercept_for_msr(
10602 msr_bitmap_l1, msr_bitmap_l0,
Paolo Bonzinid7231e72017-12-21 00:47:55 +010010603 X2APIC_MSR(APIC_EOI),
Paolo Bonzinic9923842017-12-13 14:16:30 +010010604 MSR_TYPE_W);
10605 nested_vmx_disable_intercept_for_msr(
10606 msr_bitmap_l1, msr_bitmap_l0,
Paolo Bonzinid7231e72017-12-21 00:47:55 +010010607 X2APIC_MSR(APIC_SELF_IPI),
Paolo Bonzinic9923842017-12-13 14:16:30 +010010608 MSR_TYPE_W);
Wincy Van82f0dd42015-02-03 23:57:18 +080010609 }
Ashok Raj15d45072018-02-01 22:59:43 +010010610
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010010611 if (spec_ctrl)
10612 nested_vmx_disable_intercept_for_msr(
10613 msr_bitmap_l1, msr_bitmap_l0,
10614 MSR_IA32_SPEC_CTRL,
10615 MSR_TYPE_R | MSR_TYPE_W);
10616
Ashok Raj15d45072018-02-01 22:59:43 +010010617 if (pred_cmd)
10618 nested_vmx_disable_intercept_for_msr(
10619 msr_bitmap_l1, msr_bitmap_l0,
10620 MSR_IA32_PRED_CMD,
10621 MSR_TYPE_W);
10622
Wincy Vanf2b93282015-02-03 23:56:03 +080010623 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020010624 kvm_release_page_clean(page);
Wincy Vanf2b93282015-02-03 23:56:03 +080010625
10626 return true;
10627}
10628
Krish Sadhukhanf0f4cf52018-04-11 01:10:16 -040010629static int nested_vmx_check_apic_access_controls(struct kvm_vcpu *vcpu,
10630 struct vmcs12 *vmcs12)
10631{
10632 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) &&
10633 !page_address_valid(vcpu, vmcs12->apic_access_addr))
10634 return -EINVAL;
10635 else
10636 return 0;
10637}
10638
Wincy Vanf2b93282015-02-03 23:56:03 +080010639static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
10640 struct vmcs12 *vmcs12)
10641{
Wincy Van82f0dd42015-02-03 23:57:18 +080010642 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +080010643 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +080010644 !nested_cpu_has_vid(vmcs12) &&
10645 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +080010646 return 0;
10647
10648 /*
10649 * If virtualize x2apic mode is enabled,
10650 * virtualize apic access must be disabled.
10651 */
Wincy Van82f0dd42015-02-03 23:57:18 +080010652 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
10653 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +080010654 return -EINVAL;
10655
Wincy Van608406e2015-02-03 23:57:51 +080010656 /*
10657 * If virtual interrupt delivery is enabled,
10658 * we must exit on external interrupts.
10659 */
10660 if (nested_cpu_has_vid(vmcs12) &&
10661 !nested_exit_on_intr(vcpu))
10662 return -EINVAL;
10663
Wincy Van705699a2015-02-03 23:58:17 +080010664 /*
10665 * bits 15:8 should be zero in posted_intr_nv,
10666 * the descriptor address has been already checked
10667 * in nested_get_vmcs12_pages.
10668 */
10669 if (nested_cpu_has_posted_intr(vmcs12) &&
10670 (!nested_cpu_has_vid(vmcs12) ||
10671 !nested_exit_intr_ack_set(vcpu) ||
10672 vmcs12->posted_intr_nv & 0xff00))
10673 return -EINVAL;
10674
Wincy Vanf2b93282015-02-03 23:56:03 +080010675 /* tpr shadow is needed by all apicv features. */
10676 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
10677 return -EINVAL;
10678
10679 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +080010680}
10681
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010682static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
10683 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010684 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +030010685{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010686 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010687 u64 count, addr;
10688
10689 if (vmcs12_read_any(vcpu, count_field, &count) ||
10690 vmcs12_read_any(vcpu, addr_field, &addr)) {
10691 WARN_ON(1);
10692 return -EINVAL;
10693 }
10694 if (count == 0)
10695 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010696 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010697 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
10698 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010699 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010700 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
10701 addr_field, maxphyaddr, count, addr);
10702 return -EINVAL;
10703 }
10704 return 0;
10705}
10706
10707static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
10708 struct vmcs12 *vmcs12)
10709{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010710 if (vmcs12->vm_exit_msr_load_count == 0 &&
10711 vmcs12->vm_exit_msr_store_count == 0 &&
10712 vmcs12->vm_entry_msr_load_count == 0)
10713 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010714 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010715 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010716 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010717 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010718 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010719 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +030010720 return -EINVAL;
10721 return 0;
10722}
10723
Bandan Dasc5f983f2017-05-05 15:25:14 -040010724static int nested_vmx_check_pml_controls(struct kvm_vcpu *vcpu,
10725 struct vmcs12 *vmcs12)
10726{
10727 u64 address = vmcs12->pml_address;
10728 int maxphyaddr = cpuid_maxphyaddr(vcpu);
10729
10730 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_PML)) {
10731 if (!nested_cpu_has_ept(vmcs12) ||
10732 !IS_ALIGNED(address, 4096) ||
10733 address >> maxphyaddr)
10734 return -EINVAL;
10735 }
10736
10737 return 0;
10738}
10739
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010740static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
10741 struct vmx_msr_entry *e)
10742{
10743 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +020010744 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010745 return -EINVAL;
10746 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
10747 e->index == MSR_IA32_UCODE_REV)
10748 return -EINVAL;
10749 if (e->reserved != 0)
10750 return -EINVAL;
10751 return 0;
10752}
10753
10754static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
10755 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +030010756{
10757 if (e->index == MSR_FS_BASE ||
10758 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010759 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
10760 nested_vmx_msr_check_common(vcpu, e))
10761 return -EINVAL;
10762 return 0;
10763}
10764
10765static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
10766 struct vmx_msr_entry *e)
10767{
10768 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
10769 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +030010770 return -EINVAL;
10771 return 0;
10772}
10773
10774/*
10775 * Load guest's/host's msr at nested entry/exit.
10776 * return 0 for success, entry index for failure.
10777 */
10778static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
10779{
10780 u32 i;
10781 struct vmx_msr_entry e;
10782 struct msr_data msr;
10783
10784 msr.host_initiated = false;
10785 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020010786 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
10787 &e, sizeof(e))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010788 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010789 "%s cannot read MSR entry (%u, 0x%08llx)\n",
10790 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +030010791 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010792 }
10793 if (nested_vmx_load_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010794 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010795 "%s check failed (%u, 0x%x, 0x%x)\n",
10796 __func__, i, e.index, e.reserved);
10797 goto fail;
10798 }
Wincy Vanff651cb2014-12-11 08:52:58 +030010799 msr.index = e.index;
10800 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010801 if (kvm_set_msr(vcpu, &msr)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010802 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010803 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
10804 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +030010805 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010806 }
Wincy Vanff651cb2014-12-11 08:52:58 +030010807 }
10808 return 0;
10809fail:
10810 return i + 1;
10811}
10812
10813static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
10814{
10815 u32 i;
10816 struct vmx_msr_entry e;
10817
10818 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +020010819 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020010820 if (kvm_vcpu_read_guest(vcpu,
10821 gpa + i * sizeof(e),
10822 &e, 2 * sizeof(u32))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010823 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010824 "%s cannot read MSR entry (%u, 0x%08llx)\n",
10825 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +030010826 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010827 }
10828 if (nested_vmx_store_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010829 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010830 "%s check failed (%u, 0x%x, 0x%x)\n",
10831 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +030010832 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010833 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +020010834 msr_info.host_initiated = false;
10835 msr_info.index = e.index;
10836 if (kvm_get_msr(vcpu, &msr_info)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010837 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010838 "%s cannot read MSR (%u, 0x%x)\n",
10839 __func__, i, e.index);
10840 return -EINVAL;
10841 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020010842 if (kvm_vcpu_write_guest(vcpu,
10843 gpa + i * sizeof(e) +
10844 offsetof(struct vmx_msr_entry, value),
10845 &msr_info.data, sizeof(msr_info.data))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010846 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010847 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +020010848 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010849 return -EINVAL;
10850 }
Wincy Vanff651cb2014-12-11 08:52:58 +030010851 }
10852 return 0;
10853}
10854
Ladi Prosek1dc35da2016-11-30 16:03:11 +010010855static bool nested_cr3_valid(struct kvm_vcpu *vcpu, unsigned long val)
10856{
10857 unsigned long invalid_mask;
10858
10859 invalid_mask = (~0ULL) << cpuid_maxphyaddr(vcpu);
10860 return (val & invalid_mask) == 0;
10861}
10862
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010863/*
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010864 * Load guest's/host's cr3 at nested entry/exit. nested_ept is true if we are
10865 * emulating VM entry into a guest with EPT enabled.
10866 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
10867 * is assigned to entry_failure_code on failure.
10868 */
10869static int nested_vmx_load_cr3(struct kvm_vcpu *vcpu, unsigned long cr3, bool nested_ept,
Jim Mattsonca0bde22016-11-30 12:03:46 -080010870 u32 *entry_failure_code)
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010871{
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010872 if (cr3 != kvm_read_cr3(vcpu) || (!nested_ept && pdptrs_changed(vcpu))) {
Ladi Prosek1dc35da2016-11-30 16:03:11 +010010873 if (!nested_cr3_valid(vcpu, cr3)) {
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010874 *entry_failure_code = ENTRY_FAIL_DEFAULT;
10875 return 1;
10876 }
10877
10878 /*
10879 * If PAE paging and EPT are both on, CR3 is not used by the CPU and
10880 * must not be dereferenced.
10881 */
10882 if (!is_long_mode(vcpu) && is_pae(vcpu) && is_paging(vcpu) &&
10883 !nested_ept) {
10884 if (!load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3)) {
10885 *entry_failure_code = ENTRY_FAIL_PDPTE;
10886 return 1;
10887 }
10888 }
10889
10890 vcpu->arch.cr3 = cr3;
10891 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
10892 }
10893
10894 kvm_mmu_reset_context(vcpu);
10895 return 0;
10896}
10897
Paolo Bonzini74a497f2017-12-20 13:55:39 +010010898static void prepare_vmcs02_full(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10899 bool from_vmentry)
10900{
Paolo Bonzini8665c3f2017-12-20 13:56:53 +010010901 struct vcpu_vmx *vmx = to_vmx(vcpu);
10902
10903 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
10904 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
10905 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
10906 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
10907 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
10908 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
10909 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
10910 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
10911 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
10912 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
10913 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
10914 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
10915 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
10916 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
10917 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
10918 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
10919 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
10920 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
10921 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
10922 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
10923 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
10924 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
10925 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
10926 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
10927 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
10928 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
10929 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
10930 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
10931 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
10932 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
10933 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
Paolo Bonzini25a2e4f2017-12-20 14:05:21 +010010934
10935 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
10936 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
10937 vmcs12->guest_pending_dbg_exceptions);
10938 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
10939 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
10940
10941 if (nested_cpu_has_xsaves(vmcs12))
10942 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
10943 vmcs_write64(VMCS_LINK_POINTER, -1ull);
10944
10945 if (cpu_has_vmx_posted_intr())
10946 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_NESTED_VECTOR);
10947
10948 /*
10949 * Whether page-faults are trapped is determined by a combination of
10950 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
10951 * If enable_ept, L0 doesn't care about page faults and we should
10952 * set all of these to L1's desires. However, if !enable_ept, L0 does
10953 * care about (at least some) page faults, and because it is not easy
10954 * (if at all possible?) to merge L0 and L1's desires, we simply ask
10955 * to exit on each and every L2 page fault. This is done by setting
10956 * MASK=MATCH=0 and (see below) EB.PF=1.
10957 * Note that below we don't need special code to set EB.PF beyond the
10958 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
10959 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
10960 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
10961 */
10962 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
10963 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
10964 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
10965 enable_ept ? vmcs12->page_fault_error_code_match : 0);
10966
10967 /* All VMFUNCs are currently emulated through L0 vmexits. */
10968 if (cpu_has_vmx_vmfunc())
10969 vmcs_write64(VM_FUNCTION_CONTROL, 0);
10970
10971 if (cpu_has_vmx_apicv()) {
10972 vmcs_write64(EOI_EXIT_BITMAP0, vmcs12->eoi_exit_bitmap0);
10973 vmcs_write64(EOI_EXIT_BITMAP1, vmcs12->eoi_exit_bitmap1);
10974 vmcs_write64(EOI_EXIT_BITMAP2, vmcs12->eoi_exit_bitmap2);
10975 vmcs_write64(EOI_EXIT_BITMAP3, vmcs12->eoi_exit_bitmap3);
10976 }
10977
10978 /*
10979 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
10980 * Some constant fields are set here by vmx_set_constant_host_state().
10981 * Other fields are different per CPU, and will be set later when
10982 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
10983 */
10984 vmx_set_constant_host_state(vmx);
10985
10986 /*
10987 * Set the MSR load/store lists to match L0's settings.
10988 */
10989 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
10990 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10991 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
10992 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10993 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
10994
10995 set_cr4_guest_host_mask(vmx);
10996
10997 if (vmx_mpx_supported())
10998 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
10999
11000 if (enable_vpid) {
11001 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02)
11002 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
11003 else
11004 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
11005 }
11006
11007 /*
11008 * L1 may access the L2's PDPTR, so save them to construct vmcs12
11009 */
11010 if (enable_ept) {
11011 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
11012 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
11013 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
11014 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
11015 }
Radim Krčmář80132f42018-02-02 18:26:58 +010011016
11017 if (cpu_has_vmx_msr_bitmap())
11018 vmcs_write64(MSR_BITMAP, __pa(vmx->nested.vmcs02.msr_bitmap));
Paolo Bonzini74a497f2017-12-20 13:55:39 +010011019}
11020
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011021/*
11022 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
11023 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +080011024 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011025 * guest in a way that will both be appropriate to L1's requests, and our
11026 * needs. In addition to modifying the active vmcs (which is vmcs02), this
11027 * function also has additional necessary side-effects, like setting various
11028 * vcpu->arch fields.
Ladi Prosekee146c12016-11-30 16:03:09 +010011029 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
11030 * is assigned to entry_failure_code on failure.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011031 */
Ladi Prosekee146c12016-11-30 16:03:09 +010011032static int prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
Jim Mattsonca0bde22016-11-30 12:03:46 -080011033 bool from_vmentry, u32 *entry_failure_code)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011034{
11035 struct vcpu_vmx *vmx = to_vmx(vcpu);
Bandan Das03efce62017-05-05 15:25:15 -040011036 u32 exec_control, vmcs12_exec_ctrl;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011037
Sean Christopherson9d1887e2018-03-05 09:33:27 -080011038 if (vmx->nested.dirty_vmcs12) {
11039 prepare_vmcs02_full(vcpu, vmcs12, from_vmentry);
11040 vmx->nested.dirty_vmcs12 = false;
11041 }
11042
Paolo Bonzini8665c3f2017-12-20 13:56:53 +010011043 /*
11044 * First, the fields that are shadowed. This must be kept in sync
11045 * with vmx_shadow_fields.h.
11046 */
11047
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011048 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011049 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011050 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011051 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
11052 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
Paolo Bonzini8665c3f2017-12-20 13:56:53 +010011053
11054 /*
11055 * Not in vmcs02: GUEST_PML_INDEX, HOST_FS_SELECTOR, HOST_GS_SELECTOR,
11056 * HOST_FS_BASE, HOST_GS_BASE.
11057 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011058
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011059 if (from_vmentry &&
11060 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS)) {
Jan Kiszka2996fca2014-06-16 13:59:43 +020011061 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
11062 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
11063 } else {
11064 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
11065 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
11066 }
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011067 if (from_vmentry) {
11068 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
11069 vmcs12->vm_entry_intr_info_field);
11070 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
11071 vmcs12->vm_entry_exception_error_code);
11072 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
11073 vmcs12->vm_entry_instruction_len);
11074 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
11075 vmcs12->guest_interruptibility_info);
Wanpeng Li2d6144e2017-07-25 03:40:46 -070011076 vmx->loaded_vmcs->nmi_known_unmasked =
11077 !(vmcs12->guest_interruptibility_info & GUEST_INTR_STATE_NMI);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011078 } else {
11079 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
11080 }
Gleb Natapov63fbf592013-07-28 18:31:06 +030011081 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011082
Jan Kiszkaf41245002014-03-07 20:03:13 +010011083 exec_control = vmcs12->pin_based_vm_exec_control;
Wincy Van705699a2015-02-03 23:58:17 +080011084
Paolo Bonzini9314006db2016-07-06 13:23:51 +020011085 /* Preemption timer setting is only taken from vmcs01. */
11086 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
11087 exec_control |= vmcs_config.pin_based_exec_ctrl;
11088 if (vmx->hv_deadline_tsc == -1)
11089 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
11090
11091 /* Posted interrupts setting is only taken from vmcs12. */
Wincy Van705699a2015-02-03 23:58:17 +080011092 if (nested_cpu_has_posted_intr(vmcs12)) {
Wincy Van705699a2015-02-03 23:58:17 +080011093 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
11094 vmx->nested.pi_pending = false;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011095 } else {
Wincy Van705699a2015-02-03 23:58:17 +080011096 exec_control &= ~PIN_BASED_POSTED_INTR;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011097 }
Wincy Van705699a2015-02-03 23:58:17 +080011098
Jan Kiszkaf41245002014-03-07 20:03:13 +010011099 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011100
Jan Kiszkaf41245002014-03-07 20:03:13 +010011101 vmx->nested.preemption_timer_expired = false;
11102 if (nested_cpu_has_preemption_timer(vmcs12))
11103 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +010011104
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011105 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +020011106 exec_control = vmx->secondary_exec_control;
Xiao Guangronge2821622015-09-09 14:05:52 +080011107
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011108 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +020011109 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Paolo Bonzini90a2db62017-07-27 13:22:13 +020011110 SECONDARY_EXEC_ENABLE_INVPCID |
Jan Kiszkab3a2a902015-03-23 19:27:19 +010011111 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini3db13482017-08-24 14:48:03 +020011112 SECONDARY_EXEC_XSAVES |
Paolo Bonzini696dfd92014-05-07 11:20:54 +020011113 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Bandan Das27c42a12017-08-03 15:54:42 -040011114 SECONDARY_EXEC_APIC_REGISTER_VIRT |
11115 SECONDARY_EXEC_ENABLE_VMFUNC);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011116 if (nested_cpu_has(vmcs12,
Bandan Das03efce62017-05-05 15:25:15 -040011117 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS)) {
11118 vmcs12_exec_ctrl = vmcs12->secondary_vm_exec_control &
11119 ~SECONDARY_EXEC_ENABLE_PML;
11120 exec_control |= vmcs12_exec_ctrl;
11121 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011122
Paolo Bonzini25a2e4f2017-12-20 14:05:21 +010011123 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
Wincy Van608406e2015-02-03 23:57:51 +080011124 vmcs_write16(GUEST_INTR_STATUS,
11125 vmcs12->guest_intr_status);
Wincy Van608406e2015-02-03 23:57:51 +080011126
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011127 /*
11128 * Write an illegal value to APIC_ACCESS_ADDR. Later,
11129 * nested_get_vmcs12_pages will either fix it up or
11130 * remove the VM execution control.
11131 */
11132 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
11133 vmcs_write64(APIC_ACCESS_ADDR, -1ull);
11134
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011135 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
11136 }
11137
Jim Mattson83bafef2016-10-04 10:48:38 -070011138 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011139 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
11140 * entry, but only if the current (host) sp changed from the value
11141 * we wrote last (vmx->host_rsp). This cache is no longer relevant
11142 * if we switch vmcs, and rather than hold a separate cache per vmcs,
11143 * here we just force the write to happen on entry.
11144 */
11145 vmx->host_rsp = 0;
11146
11147 exec_control = vmx_exec_control(vmx); /* L0's desires */
11148 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
11149 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
11150 exec_control &= ~CPU_BASED_TPR_SHADOW;
11151 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011152
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011153 /*
11154 * Write an illegal value to VIRTUAL_APIC_PAGE_ADDR. Later, if
11155 * nested_get_vmcs12_pages can't fix it up, the illegal value
11156 * will result in a VM entry failure.
11157 */
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011158 if (exec_control & CPU_BASED_TPR_SHADOW) {
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011159 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, -1ull);
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011160 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
Jim Mattson51aa68e2017-09-12 13:02:54 -070011161 } else {
11162#ifdef CONFIG_X86_64
11163 exec_control |= CPU_BASED_CR8_LOAD_EXITING |
11164 CPU_BASED_CR8_STORE_EXITING;
11165#endif
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011166 }
11167
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011168 /*
Quan Xu8eb73e2d2017-12-12 16:44:21 +080011169 * A vmexit (to either L1 hypervisor or L0 userspace) is always needed
11170 * for I/O port accesses.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011171 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011172 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
11173 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
11174
11175 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
11176
11177 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
11178 * bitwise-or of what L1 wants to trap for L2, and what we want to
11179 * trap. Note that CR0.TS also needs updating - we do this later.
11180 */
11181 update_exception_bitmap(vcpu);
11182 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
11183 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
11184
Nadav Har'El8049d652013-08-05 11:07:06 +030011185 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
11186 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
11187 * bits are further modified by vmx_set_efer() below.
11188 */
Jan Kiszkaf41245002014-03-07 20:03:13 +010011189 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +030011190
11191 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
11192 * emulated by vmx_set_efer(), below.
11193 */
Gleb Natapov2961e8762013-11-25 15:37:13 +020011194 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +030011195 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
11196 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011197 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
11198
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011199 if (from_vmentry &&
11200 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011201 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020011202 vcpu->arch.pat = vmcs12->guest_ia32_pat;
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011203 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011204 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011205 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011206
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020011207 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
11208
Peter Feinerc95ba922016-08-17 09:36:47 -070011209 if (kvm_has_tsc_control)
11210 decache_tsc_multiplier(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011211
11212 if (enable_vpid) {
11213 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -070011214 * There is no direct mapping between vpid02 and vpid12, the
11215 * vpid02 is per-vCPU for L0 and reused while the value of
11216 * vpid12 is changed w/ one invvpid during nested vmentry.
11217 * The vpid12 is allocated by L1 for L2, so it will not
11218 * influence global bitmap(for vpid01 and vpid02 allocation)
11219 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011220 */
Wanpeng Li5c614b32015-10-13 09:18:36 -070011221 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
Wanpeng Li5c614b32015-10-13 09:18:36 -070011222 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
11223 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
Wanpeng Lic2ba05c2017-12-12 17:33:03 -080011224 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02, true);
Wanpeng Li5c614b32015-10-13 09:18:36 -070011225 }
11226 } else {
Wanpeng Lic2ba05c2017-12-12 17:33:03 -080011227 vmx_flush_tlb(vcpu, true);
Wanpeng Li5c614b32015-10-13 09:18:36 -070011228 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011229 }
11230
Ladi Prosek1fb883b2017-04-04 14:18:53 +020011231 if (enable_pml) {
11232 /*
11233 * Conceptually we want to copy the PML address and index from
11234 * vmcs01 here, and then back to vmcs01 on nested vmexit. But,
11235 * since we always flush the log on each vmexit, this happens
11236 * to be equivalent to simply resetting the fields in vmcs02.
11237 */
11238 ASSERT(vmx->pml_pg);
11239 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
11240 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
11241 }
11242
Nadav Har'El155a97a2013-08-05 11:07:16 +030011243 if (nested_cpu_has_ept(vmcs12)) {
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020011244 if (nested_ept_init_mmu_context(vcpu)) {
11245 *entry_failure_code = ENTRY_FAIL_DEFAULT;
11246 return 1;
11247 }
Jim Mattsonfb6c8192017-03-16 13:53:59 -070011248 } else if (nested_cpu_has2(vmcs12,
11249 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Junaid Shahida468f2d2018-04-26 13:09:50 -070011250 vmx_flush_tlb(vcpu, true);
Nadav Har'El155a97a2013-08-05 11:07:16 +030011251 }
11252
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011253 /*
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080011254 * This sets GUEST_CR0 to vmcs12->guest_cr0, possibly modifying those
11255 * bits which we consider mandatory enabled.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011256 * The CR0_READ_SHADOW is what L2 should have expected to read given
11257 * the specifications by L1; It's not enough to take
11258 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
11259 * have more bits than L1 expected.
11260 */
11261 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
11262 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
11263
11264 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
11265 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
11266
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011267 if (from_vmentry &&
11268 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER))
David Matlack5a6a9742016-11-29 18:14:10 -080011269 vcpu->arch.efer = vmcs12->guest_ia32_efer;
11270 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
11271 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
11272 else
11273 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
11274 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
11275 vmx_set_efer(vcpu, vcpu->arch.efer);
11276
Sean Christopherson2bb8caf2018-03-12 10:56:13 -070011277 /*
11278 * Guest state is invalid and unrestricted guest is disabled,
11279 * which means L1 attempted VMEntry to L2 with invalid state.
11280 * Fail the VMEntry.
11281 */
Paolo Bonzini3184a992018-03-21 14:20:18 +010011282 if (vmx->emulation_required) {
11283 *entry_failure_code = ENTRY_FAIL_DEFAULT;
Sean Christopherson2bb8caf2018-03-12 10:56:13 -070011284 return 1;
Paolo Bonzini3184a992018-03-21 14:20:18 +010011285 }
Sean Christopherson2bb8caf2018-03-12 10:56:13 -070011286
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010011287 /* Shadow page tables on either EPT or shadow page tables. */
Ladi Prosek7ad658b2017-03-23 07:18:08 +010011288 if (nested_vmx_load_cr3(vcpu, vmcs12->guest_cr3, nested_cpu_has_ept(vmcs12),
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010011289 entry_failure_code))
11290 return 1;
Ladi Prosek7ca29de2016-11-30 16:03:08 +010011291
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030011292 if (!enable_ept)
11293 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
11294
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011295 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
11296 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
Ladi Prosekee146c12016-11-30 16:03:09 +010011297 return 0;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011298}
11299
Krish Sadhukhan0c7f6502018-02-20 21:24:39 -050011300static int nested_vmx_check_nmi_controls(struct vmcs12 *vmcs12)
11301{
11302 if (!nested_cpu_has_nmi_exiting(vmcs12) &&
11303 nested_cpu_has_virtual_nmis(vmcs12))
11304 return -EINVAL;
11305
11306 if (!nested_cpu_has_virtual_nmis(vmcs12) &&
11307 nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING))
11308 return -EINVAL;
11309
11310 return 0;
11311}
11312
Jim Mattsonca0bde22016-11-30 12:03:46 -080011313static int check_vmentry_prereqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
11314{
11315 struct vcpu_vmx *vmx = to_vmx(vcpu);
11316
11317 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
11318 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT)
11319 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11320
Jim Mattson56a20512017-07-06 16:33:06 -070011321 if (nested_vmx_check_io_bitmap_controls(vcpu, vmcs12))
11322 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11323
Jim Mattsonca0bde22016-11-30 12:03:46 -080011324 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12))
11325 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11326
Krish Sadhukhanf0f4cf52018-04-11 01:10:16 -040011327 if (nested_vmx_check_apic_access_controls(vcpu, vmcs12))
11328 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11329
Jim Mattson712b12d2017-08-24 13:24:47 -070011330 if (nested_vmx_check_tpr_shadow_controls(vcpu, vmcs12))
11331 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11332
Jim Mattsonca0bde22016-11-30 12:03:46 -080011333 if (nested_vmx_check_apicv_controls(vcpu, vmcs12))
11334 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11335
11336 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12))
11337 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11338
Bandan Dasc5f983f2017-05-05 15:25:14 -040011339 if (nested_vmx_check_pml_controls(vcpu, vmcs12))
11340 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11341
Jim Mattsonca0bde22016-11-30 12:03:46 -080011342 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010011343 vmx->nested.msrs.procbased_ctls_low,
11344 vmx->nested.msrs.procbased_ctls_high) ||
Jim Mattson2e5b0bd2017-05-04 11:51:58 -070011345 (nested_cpu_has(vmcs12, CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
11346 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010011347 vmx->nested.msrs.secondary_ctls_low,
11348 vmx->nested.msrs.secondary_ctls_high)) ||
Jim Mattsonca0bde22016-11-30 12:03:46 -080011349 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010011350 vmx->nested.msrs.pinbased_ctls_low,
11351 vmx->nested.msrs.pinbased_ctls_high) ||
Jim Mattsonca0bde22016-11-30 12:03:46 -080011352 !vmx_control_verify(vmcs12->vm_exit_controls,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010011353 vmx->nested.msrs.exit_ctls_low,
11354 vmx->nested.msrs.exit_ctls_high) ||
Jim Mattsonca0bde22016-11-30 12:03:46 -080011355 !vmx_control_verify(vmcs12->vm_entry_controls,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010011356 vmx->nested.msrs.entry_ctls_low,
11357 vmx->nested.msrs.entry_ctls_high))
Jim Mattsonca0bde22016-11-30 12:03:46 -080011358 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11359
Krish Sadhukhan0c7f6502018-02-20 21:24:39 -050011360 if (nested_vmx_check_nmi_controls(vmcs12))
Jim Mattsonca0bde22016-11-30 12:03:46 -080011361 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11362
Bandan Das41ab9372017-08-03 15:54:43 -040011363 if (nested_cpu_has_vmfunc(vmcs12)) {
11364 if (vmcs12->vm_function_control &
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010011365 ~vmx->nested.msrs.vmfunc_controls)
Bandan Das41ab9372017-08-03 15:54:43 -040011366 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11367
11368 if (nested_cpu_has_eptp_switching(vmcs12)) {
11369 if (!nested_cpu_has_ept(vmcs12) ||
11370 !page_address_valid(vcpu, vmcs12->eptp_list_address))
11371 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11372 }
11373 }
Bandan Das27c42a12017-08-03 15:54:42 -040011374
Jim Mattsonc7c2c7092017-05-05 11:28:09 -070011375 if (vmcs12->cr3_target_count > nested_cpu_vmx_misc_cr3_count(vcpu))
11376 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11377
Jim Mattsonca0bde22016-11-30 12:03:46 -080011378 if (!nested_host_cr0_valid(vcpu, vmcs12->host_cr0) ||
11379 !nested_host_cr4_valid(vcpu, vmcs12->host_cr4) ||
11380 !nested_cr3_valid(vcpu, vmcs12->host_cr3))
11381 return VMXERR_ENTRY_INVALID_HOST_STATE_FIELD;
11382
11383 return 0;
11384}
11385
11386static int check_vmentry_postreqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
11387 u32 *exit_qual)
11388{
11389 bool ia32e;
11390
11391 *exit_qual = ENTRY_FAIL_DEFAULT;
11392
11393 if (!nested_guest_cr0_valid(vcpu, vmcs12->guest_cr0) ||
11394 !nested_guest_cr4_valid(vcpu, vmcs12->guest_cr4))
11395 return 1;
11396
11397 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_SHADOW_VMCS) &&
11398 vmcs12->vmcs_link_pointer != -1ull) {
11399 *exit_qual = ENTRY_FAIL_VMCS_LINK_PTR;
11400 return 1;
11401 }
11402
11403 /*
11404 * If the load IA32_EFER VM-entry control is 1, the following checks
11405 * are performed on the field for the IA32_EFER MSR:
11406 * - Bits reserved in the IA32_EFER MSR must be 0.
11407 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
11408 * the IA-32e mode guest VM-exit control. It must also be identical
11409 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
11410 * CR0.PG) is 1.
11411 */
11412 if (to_vmx(vcpu)->nested.nested_run_pending &&
11413 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)) {
11414 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
11415 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
11416 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
11417 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
11418 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME)))
11419 return 1;
11420 }
11421
11422 /*
11423 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
11424 * IA32_EFER MSR must be 0 in the field for that register. In addition,
11425 * the values of the LMA and LME bits in the field must each be that of
11426 * the host address-space size VM-exit control.
11427 */
11428 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
11429 ia32e = (vmcs12->vm_exit_controls &
11430 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
11431 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
11432 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
11433 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME))
11434 return 1;
11435 }
11436
Wanpeng Lif1b026a2017-11-05 16:54:48 -080011437 if ((vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS) &&
11438 (is_noncanonical_address(vmcs12->guest_bndcfgs & PAGE_MASK, vcpu) ||
11439 (vmcs12->guest_bndcfgs & MSR_IA32_BNDCFGS_RSVD)))
11440 return 1;
11441
Jim Mattsonca0bde22016-11-30 12:03:46 -080011442 return 0;
11443}
11444
Jim Mattson858e25c2016-11-30 12:03:47 -080011445static int enter_vmx_non_root_mode(struct kvm_vcpu *vcpu, bool from_vmentry)
11446{
11447 struct vcpu_vmx *vmx = to_vmx(vcpu);
11448 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jim Mattson858e25c2016-11-30 12:03:47 -080011449 u32 exit_qual;
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020011450 int r;
Jim Mattson858e25c2016-11-30 12:03:47 -080011451
Jim Mattson858e25c2016-11-30 12:03:47 -080011452 enter_guest_mode(vcpu);
11453
11454 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
11455 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
11456
Jim Mattsonde3a0022017-11-27 17:22:25 -060011457 vmx_switch_vmcs(vcpu, &vmx->nested.vmcs02);
Jim Mattson858e25c2016-11-30 12:03:47 -080011458 vmx_segment_cache_clear(vmx);
11459
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020011460 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
11461 vcpu->arch.tsc_offset += vmcs12->tsc_offset;
11462
11463 r = EXIT_REASON_INVALID_STATE;
11464 if (prepare_vmcs02(vcpu, vmcs12, from_vmentry, &exit_qual))
11465 goto fail;
Jim Mattson858e25c2016-11-30 12:03:47 -080011466
11467 nested_get_vmcs12_pages(vcpu, vmcs12);
11468
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020011469 r = EXIT_REASON_MSR_LOAD_FAIL;
Jim Mattson0b88abd2018-05-30 16:00:02 -070011470 exit_qual = nested_vmx_load_msr(vcpu,
11471 vmcs12->vm_entry_msr_load_addr,
11472 vmcs12->vm_entry_msr_load_count);
11473 if (exit_qual)
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020011474 goto fail;
Jim Mattson858e25c2016-11-30 12:03:47 -080011475
Jim Mattson858e25c2016-11-30 12:03:47 -080011476 /*
11477 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
11478 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
11479 * returned as far as L1 is concerned. It will only return (and set
11480 * the success flag) when L2 exits (see nested_vmx_vmexit()).
11481 */
11482 return 0;
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020011483
11484fail:
11485 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
11486 vcpu->arch.tsc_offset -= vmcs12->tsc_offset;
11487 leave_guest_mode(vcpu);
11488 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
11489 nested_vmx_entry_failure(vcpu, vmcs12, r, exit_qual);
11490 return 1;
Jim Mattson858e25c2016-11-30 12:03:47 -080011491}
11492
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030011493/*
11494 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
11495 * for running an L2 nested guest.
11496 */
11497static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
11498{
11499 struct vmcs12 *vmcs12;
11500 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb3f1dfb2017-07-17 12:00:34 -070011501 u32 interrupt_shadow = vmx_get_interrupt_shadow(vcpu);
Jim Mattsonca0bde22016-11-30 12:03:46 -080011502 u32 exit_qual;
11503 int ret;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030011504
Kyle Hueyeb277562016-11-29 12:40:39 -080011505 if (!nested_vmx_check_permission(vcpu))
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030011506 return 1;
11507
Kyle Hueyeb277562016-11-29 12:40:39 -080011508 if (!nested_vmx_check_vmcs12(vcpu))
11509 goto out;
11510
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030011511 vmcs12 = get_vmcs12(vcpu);
11512
Abel Gordon012f83c2013-04-18 14:39:25 +030011513 if (enable_shadow_vmcs)
11514 copy_shadow_to_vmcs12(vmx);
11515
Nadav Har'El7c177932011-05-25 23:12:04 +030011516 /*
11517 * The nested entry process starts with enforcing various prerequisites
11518 * on vmcs12 as required by the Intel SDM, and act appropriately when
11519 * they fail: As the SDM explains, some conditions should cause the
11520 * instruction to fail, while others will cause the instruction to seem
11521 * to succeed, but return an EXIT_REASON_INVALID_STATE.
11522 * To speed up the normal (success) code path, we should avoid checking
11523 * for misconfigurations which will anyway be caught by the processor
11524 * when using the merged vmcs02.
11525 */
Jim Mattsonb3f1dfb2017-07-17 12:00:34 -070011526 if (interrupt_shadow & KVM_X86_SHADOW_INT_MOV_SS) {
11527 nested_vmx_failValid(vcpu,
11528 VMXERR_ENTRY_EVENTS_BLOCKED_BY_MOV_SS);
11529 goto out;
11530 }
11531
Nadav Har'El7c177932011-05-25 23:12:04 +030011532 if (vmcs12->launch_state == launch) {
11533 nested_vmx_failValid(vcpu,
11534 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
11535 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
Kyle Hueyeb277562016-11-29 12:40:39 -080011536 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030011537 }
11538
Jim Mattsonca0bde22016-11-30 12:03:46 -080011539 ret = check_vmentry_prereqs(vcpu, vmcs12);
11540 if (ret) {
11541 nested_vmx_failValid(vcpu, ret);
Kyle Hueyeb277562016-11-29 12:40:39 -080011542 goto out;
Paolo Bonzini26539bd2013-04-15 15:00:27 +020011543 }
11544
Nadav Har'El7c177932011-05-25 23:12:04 +030011545 /*
Jim Mattsonca0bde22016-11-30 12:03:46 -080011546 * After this point, the trap flag no longer triggers a singlestep trap
11547 * on the vm entry instructions; don't call kvm_skip_emulated_instruction.
11548 * This is not 100% correct; for performance reasons, we delegate most
11549 * of the checks on host state to the processor. If those fail,
11550 * the singlestep trap is missed.
Jan Kiszka384bb782013-04-20 10:52:36 +020011551 */
Jim Mattsonca0bde22016-11-30 12:03:46 -080011552 skip_emulated_instruction(vcpu);
Jan Kiszka384bb782013-04-20 10:52:36 +020011553
Jim Mattsonca0bde22016-11-30 12:03:46 -080011554 ret = check_vmentry_postreqs(vcpu, vmcs12, &exit_qual);
11555 if (ret) {
11556 nested_vmx_entry_failure(vcpu, vmcs12,
11557 EXIT_REASON_INVALID_STATE, exit_qual);
11558 return 1;
Jan Kiszka384bb782013-04-20 10:52:36 +020011559 }
11560
11561 /*
Nadav Har'El7c177932011-05-25 23:12:04 +030011562 * We're finally done with prerequisite checking, and can start with
11563 * the nested entry.
11564 */
11565
Jim Mattson858e25c2016-11-30 12:03:47 -080011566 ret = enter_vmx_non_root_mode(vcpu, true);
11567 if (ret)
11568 return ret;
Wincy Vanff651cb2014-12-11 08:52:58 +030011569
Chao Gao135a06c2018-02-11 10:06:30 +080011570 /*
11571 * If we're entering a halted L2 vcpu and the L2 vcpu won't be woken
11572 * by event injection, halt vcpu.
11573 */
11574 if ((vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT) &&
11575 !(vmcs12->vm_entry_intr_info_field & INTR_INFO_VALID_MASK))
Joel Schopp5cb56052015-03-02 13:43:31 -060011576 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +010011577
Jan Kiszka7af40ad32014-01-04 18:47:23 +010011578 vmx->nested.nested_run_pending = 1;
11579
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030011580 return 1;
Kyle Hueyeb277562016-11-29 12:40:39 -080011581
11582out:
Kyle Huey6affcbe2016-11-29 12:40:40 -080011583 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030011584}
11585
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011586/*
11587 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
11588 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
11589 * This function returns the new value we should put in vmcs12.guest_cr0.
11590 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
11591 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
11592 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
11593 * didn't trap the bit, because if L1 did, so would L0).
11594 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
11595 * been modified by L2, and L1 knows it. So just leave the old value of
11596 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
11597 * isn't relevant, because if L0 traps this bit it can set it to anything.
11598 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
11599 * changed these bits, and therefore they need to be updated, but L0
11600 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
11601 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
11602 */
11603static inline unsigned long
11604vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
11605{
11606 return
11607 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
11608 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
11609 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
11610 vcpu->arch.cr0_guest_owned_bits));
11611}
11612
11613static inline unsigned long
11614vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
11615{
11616 return
11617 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
11618 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
11619 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
11620 vcpu->arch.cr4_guest_owned_bits));
11621}
11622
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011623static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
11624 struct vmcs12 *vmcs12)
11625{
11626 u32 idt_vectoring;
11627 unsigned int nr;
11628
Wanpeng Li664f8e22017-08-24 03:35:09 -070011629 if (vcpu->arch.exception.injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011630 nr = vcpu->arch.exception.nr;
11631 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
11632
11633 if (kvm_exception_is_soft(nr)) {
11634 vmcs12->vm_exit_instruction_len =
11635 vcpu->arch.event_exit_inst_len;
11636 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
11637 } else
11638 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
11639
11640 if (vcpu->arch.exception.has_error_code) {
11641 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
11642 vmcs12->idt_vectoring_error_code =
11643 vcpu->arch.exception.error_code;
11644 }
11645
11646 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010011647 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011648 vmcs12->idt_vectoring_info_field =
11649 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
Liran Alon04140b42018-03-23 03:01:31 +030011650 } else if (vcpu->arch.interrupt.injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011651 nr = vcpu->arch.interrupt.nr;
11652 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
11653
11654 if (vcpu->arch.interrupt.soft) {
11655 idt_vectoring |= INTR_TYPE_SOFT_INTR;
11656 vmcs12->vm_entry_instruction_len =
11657 vcpu->arch.event_exit_inst_len;
11658 } else
11659 idt_vectoring |= INTR_TYPE_EXT_INTR;
11660
11661 vmcs12->idt_vectoring_info_field = idt_vectoring;
11662 }
11663}
11664
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011665static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
11666{
11667 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Libfcf83b2017-08-24 03:35:11 -070011668 unsigned long exit_qual;
Liran Alon917dc602017-11-05 16:07:43 +020011669 bool block_nested_events =
11670 vmx->nested.nested_run_pending || kvm_event_needs_reinjection(vcpu);
Wanpeng Liacc9ab62017-02-27 04:24:39 -080011671
Wanpeng Libfcf83b2017-08-24 03:35:11 -070011672 if (vcpu->arch.exception.pending &&
11673 nested_vmx_check_exception(vcpu, &exit_qual)) {
Liran Alon917dc602017-11-05 16:07:43 +020011674 if (block_nested_events)
Wanpeng Libfcf83b2017-08-24 03:35:11 -070011675 return -EBUSY;
11676 nested_vmx_inject_exception_vmexit(vcpu, exit_qual);
Wanpeng Libfcf83b2017-08-24 03:35:11 -070011677 return 0;
11678 }
11679
Jan Kiszkaf41245002014-03-07 20:03:13 +010011680 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
11681 vmx->nested.preemption_timer_expired) {
Liran Alon917dc602017-11-05 16:07:43 +020011682 if (block_nested_events)
Jan Kiszkaf41245002014-03-07 20:03:13 +010011683 return -EBUSY;
11684 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
11685 return 0;
11686 }
11687
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011688 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Liran Alon917dc602017-11-05 16:07:43 +020011689 if (block_nested_events)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011690 return -EBUSY;
11691 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
11692 NMI_VECTOR | INTR_TYPE_NMI_INTR |
11693 INTR_INFO_VALID_MASK, 0);
11694 /*
11695 * The NMI-triggered VM exit counts as injection:
11696 * clear this one and block further NMIs.
11697 */
11698 vcpu->arch.nmi_pending = 0;
11699 vmx_set_nmi_mask(vcpu, true);
11700 return 0;
11701 }
11702
11703 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
11704 nested_exit_on_intr(vcpu)) {
Liran Alon917dc602017-11-05 16:07:43 +020011705 if (block_nested_events)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011706 return -EBUSY;
11707 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080011708 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011709 }
11710
David Hildenbrand6342c502017-01-25 11:58:58 +010011711 vmx_complete_nested_posted_interrupt(vcpu);
11712 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011713}
11714
Jan Kiszkaf41245002014-03-07 20:03:13 +010011715static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
11716{
11717 ktime_t remaining =
11718 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
11719 u64 value;
11720
11721 if (ktime_to_ns(remaining) <= 0)
11722 return 0;
11723
11724 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
11725 do_div(value, 1000000);
11726 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
11727}
11728
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011729/*
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011730 * Update the guest state fields of vmcs12 to reflect changes that
11731 * occurred while L2 was running. (The "IA-32e mode guest" bit of the
11732 * VM-entry controls is also updated, since this is really a guest
11733 * state bit.)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011734 */
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011735static void sync_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011736{
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011737 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
11738 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
11739
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011740 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
11741 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
11742 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
11743
11744 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
11745 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
11746 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
11747 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
11748 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
11749 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
11750 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
11751 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
11752 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
11753 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
11754 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
11755 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
11756 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
11757 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
11758 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
11759 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
11760 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
11761 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
11762 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
11763 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
11764 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
11765 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
11766 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
11767 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
11768 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
11769 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
11770 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
11771 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
11772 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
11773 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
11774 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
11775 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
11776 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
11777 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
11778 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
11779 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
11780
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011781 vmcs12->guest_interruptibility_info =
11782 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
11783 vmcs12->guest_pending_dbg_exceptions =
11784 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010011785 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
11786 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
11787 else
11788 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011789
Jan Kiszkaf41245002014-03-07 20:03:13 +010011790 if (nested_cpu_has_preemption_timer(vmcs12)) {
11791 if (vmcs12->vm_exit_controls &
11792 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
11793 vmcs12->vmx_preemption_timer_value =
11794 vmx_get_preemption_timer_value(vcpu);
11795 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
11796 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080011797
Nadav Har'El3633cfc2013-08-05 11:07:07 +030011798 /*
11799 * In some cases (usually, nested EPT), L2 is allowed to change its
11800 * own CR3 without exiting. If it has changed it, we must keep it.
11801 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
11802 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
11803 *
11804 * Additionally, restore L2's PDPTR to vmcs12.
11805 */
11806 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010011807 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030011808 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
11809 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
11810 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
11811 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
11812 }
11813
Jim Mattsond281e132017-06-01 12:44:46 -070011814 vmcs12->guest_linear_address = vmcs_readl(GUEST_LINEAR_ADDRESS);
Jan Dakinevich119a9c02016-09-04 21:22:47 +030011815
Wincy Van608406e2015-02-03 23:57:51 +080011816 if (nested_cpu_has_vid(vmcs12))
11817 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
11818
Jan Kiszkac18911a2013-03-13 16:06:41 +010011819 vmcs12->vm_entry_controls =
11820 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020011821 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010011822
Jan Kiszka2996fca2014-06-16 13:59:43 +020011823 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
11824 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
11825 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
11826 }
11827
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011828 /* TODO: These cannot have changed unless we have MSR bitmaps and
11829 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020011830 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011831 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020011832 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
11833 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011834 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
11835 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
11836 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010011837 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010011838 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011839}
11840
11841/*
11842 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
11843 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
11844 * and this function updates it to reflect the changes to the guest state while
11845 * L2 was running (and perhaps made some exits which were handled directly by L0
11846 * without going back to L1), and to reflect the exit reason.
11847 * Note that we do not have to copy here all VMCS fields, just those that
11848 * could have changed by the L2 guest or the exit - i.e., the guest-state and
11849 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
11850 * which already writes to vmcs12 directly.
11851 */
11852static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
11853 u32 exit_reason, u32 exit_intr_info,
11854 unsigned long exit_qualification)
11855{
11856 /* update guest state fields: */
11857 sync_vmcs12(vcpu, vmcs12);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011858
11859 /* update exit information fields: */
11860
Jan Kiszka533558b2014-01-04 18:47:20 +010011861 vmcs12->vm_exit_reason = exit_reason;
11862 vmcs12->exit_qualification = exit_qualification;
Jan Kiszka533558b2014-01-04 18:47:20 +010011863 vmcs12->vm_exit_intr_info = exit_intr_info;
Paolo Bonzini7313c692017-07-27 10:31:25 +020011864
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011865 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011866 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
11867 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
11868
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011869 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
Jim Mattson7cdc2d62017-07-06 16:33:05 -070011870 vmcs12->launch_state = 1;
11871
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011872 /* vm_entry_intr_info_field is cleared on exit. Emulate this
11873 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011874 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011875
11876 /*
11877 * Transfer the event that L0 or L1 may wanted to inject into
11878 * L2 to IDT_VECTORING_INFO_FIELD.
11879 */
11880 vmcs12_save_pending_event(vcpu, vmcs12);
11881 }
11882
11883 /*
11884 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
11885 * preserved above and would only end up incorrectly in L1.
11886 */
11887 vcpu->arch.nmi_injected = false;
11888 kvm_clear_exception_queue(vcpu);
11889 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011890}
11891
Wanpeng Li5af41572017-11-05 16:54:49 -080011892static void load_vmcs12_mmu_host_state(struct kvm_vcpu *vcpu,
11893 struct vmcs12 *vmcs12)
11894{
11895 u32 entry_failure_code;
11896
11897 nested_ept_uninit_mmu_context(vcpu);
11898
11899 /*
11900 * Only PDPTE load can fail as the value of cr3 was checked on entry and
11901 * couldn't have changed.
11902 */
11903 if (nested_vmx_load_cr3(vcpu, vmcs12->host_cr3, false, &entry_failure_code))
11904 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_PDPTE_FAIL);
11905
11906 if (!enable_ept)
11907 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
11908}
11909
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011910/*
11911 * A part of what we need to when the nested L2 guest exits and we want to
11912 * run its L1 parent, is to reset L1's guest state to the host state specified
11913 * in vmcs12.
11914 * This function is to be called not only on normal nested exit, but also on
11915 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
11916 * Failures During or After Loading Guest State").
11917 * This function should be called when the active VMCS is L1's (vmcs01).
11918 */
Jan Kiszka733568f2013-02-23 15:07:47 +010011919static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
11920 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011921{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080011922 struct kvm_segment seg;
11923
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011924 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
11925 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020011926 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011927 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
11928 else
11929 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
11930 vmx_set_efer(vcpu, vcpu->arch.efer);
11931
11932 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
11933 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070011934 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011935 /*
11936 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080011937 * actually changed, because vmx_set_cr0 refers to efer set above.
11938 *
11939 * CR0_GUEST_HOST_MASK is already set in the original vmcs01
11940 * (KVM doesn't change it);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011941 */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080011942 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Jan Kiszka9e3e4dbf2013-09-03 21:11:45 +020011943 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011944
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080011945 /* Same as above - no reason to call set_cr4_guest_host_mask(). */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011946 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
Haozhong Zhang8eb3f872017-10-10 15:01:22 +080011947 vmx_set_cr4(vcpu, vmcs12->host_cr4);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011948
Wanpeng Li5af41572017-11-05 16:54:49 -080011949 load_vmcs12_mmu_host_state(vcpu, vmcs12);
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030011950
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011951 if (enable_vpid) {
11952 /*
11953 * Trivially support vpid by letting L2s share their parent
11954 * L1's vpid. TODO: move to a more elaborate solution, giving
11955 * each L2 its own vpid and exposing the vpid feature to L1.
11956 */
Wanpeng Lic2ba05c2017-12-12 17:33:03 -080011957 vmx_flush_tlb(vcpu, true);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011958 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011959
11960 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
11961 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
11962 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
11963 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
11964 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Ladi Prosek21f2d552017-10-11 16:54:42 +020011965 vmcs_write32(GUEST_IDTR_LIMIT, 0xFFFF);
11966 vmcs_write32(GUEST_GDTR_LIMIT, 0xFFFF);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011967
Paolo Bonzini36be0b92014-02-24 12:30:04 +010011968 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
11969 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
11970 vmcs_write64(GUEST_BNDCFGS, 0);
11971
Jan Kiszka44811c02013-08-04 17:17:27 +020011972 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011973 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020011974 vcpu->arch.pat = vmcs12->host_ia32_pat;
11975 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011976 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
11977 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
11978 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010011979
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080011980 /* Set L1 segment info according to Intel SDM
11981 27.5.2 Loading Host Segment and Descriptor-Table Registers */
11982 seg = (struct kvm_segment) {
11983 .base = 0,
11984 .limit = 0xFFFFFFFF,
11985 .selector = vmcs12->host_cs_selector,
11986 .type = 11,
11987 .present = 1,
11988 .s = 1,
11989 .g = 1
11990 };
11991 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
11992 seg.l = 1;
11993 else
11994 seg.db = 1;
11995 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
11996 seg = (struct kvm_segment) {
11997 .base = 0,
11998 .limit = 0xFFFFFFFF,
11999 .type = 3,
12000 .present = 1,
12001 .s = 1,
12002 .db = 1,
12003 .g = 1
12004 };
12005 seg.selector = vmcs12->host_ds_selector;
12006 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
12007 seg.selector = vmcs12->host_es_selector;
12008 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
12009 seg.selector = vmcs12->host_ss_selector;
12010 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
12011 seg.selector = vmcs12->host_fs_selector;
12012 seg.base = vmcs12->host_fs_base;
12013 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
12014 seg.selector = vmcs12->host_gs_selector;
12015 seg.base = vmcs12->host_gs_base;
12016 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
12017 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030012018 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080012019 .limit = 0x67,
12020 .selector = vmcs12->host_tr_selector,
12021 .type = 11,
12022 .present = 1
12023 };
12024 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
12025
Jan Kiszka503cd0c2013-03-03 13:05:44 +010012026 kvm_set_dr(vcpu, 7, 0x400);
12027 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030012028
Wincy Van3af18d92015-02-03 23:49:31 +080012029 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +010012030 vmx_update_msr_bitmap(vcpu);
Wincy Van3af18d92015-02-03 23:49:31 +080012031
Wincy Vanff651cb2014-12-11 08:52:58 +030012032 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
12033 vmcs12->vm_exit_msr_load_count))
12034 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012035}
12036
12037/*
12038 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
12039 * and modify vmcs12 to make it see what it would expect to see there if
12040 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
12041 */
Jan Kiszka533558b2014-01-04 18:47:20 +010012042static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
12043 u32 exit_intr_info,
12044 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012045{
12046 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012047 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
12048
Jan Kiszka5f3d5792013-04-14 12:12:46 +020012049 /* trying to cancel vmlaunch/vmresume is a bug */
12050 WARN_ON_ONCE(vmx->nested.nested_run_pending);
12051
Wanpeng Li6550c4d2017-07-31 19:25:27 -070012052 /*
Jim Mattson4f350c62017-09-14 16:31:44 -070012053 * The only expected VM-instruction error is "VM entry with
12054 * invalid control field(s)." Anything else indicates a
12055 * problem with L0.
Wanpeng Li6550c4d2017-07-31 19:25:27 -070012056 */
Jim Mattson4f350c62017-09-14 16:31:44 -070012057 WARN_ON_ONCE(vmx->fail && (vmcs_read32(VM_INSTRUCTION_ERROR) !=
12058 VMXERR_ENTRY_INVALID_CONTROL_FIELD));
12059
12060 leave_guest_mode(vcpu);
12061
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020012062 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
12063 vcpu->arch.tsc_offset -= vmcs12->tsc_offset;
12064
Jim Mattson4f350c62017-09-14 16:31:44 -070012065 if (likely(!vmx->fail)) {
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020012066 if (exit_reason == -1)
12067 sync_vmcs12(vcpu, vmcs12);
12068 else
12069 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
12070 exit_qualification);
Jim Mattson4f350c62017-09-14 16:31:44 -070012071
12072 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
12073 vmcs12->vm_exit_msr_store_count))
12074 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
Bandan Das77b0f5d2014-04-19 18:17:45 -040012075 }
12076
Jim Mattson4f350c62017-09-14 16:31:44 -070012077 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Paolo Bonzini8391ce42016-07-07 14:58:33 +020012078 vm_entry_controls_reset_shadow(vmx);
12079 vm_exit_controls_reset_shadow(vmx);
Jan Kiszka36c3cc42013-02-23 22:35:37 +010012080 vmx_segment_cache_clear(vmx);
12081
Paolo Bonzini9314006db2016-07-06 13:23:51 +020012082 /* Update any VMCS fields that might have changed while L2 ran */
Jim Mattson83bafef2016-10-04 10:48:38 -070012083 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
12084 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010012085 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Paolo Bonzini9314006db2016-07-06 13:23:51 +020012086 if (vmx->hv_deadline_tsc == -1)
12087 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
12088 PIN_BASED_VMX_PREEMPTION_TIMER);
12089 else
12090 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
12091 PIN_BASED_VMX_PREEMPTION_TIMER);
Peter Feinerc95ba922016-08-17 09:36:47 -070012092 if (kvm_has_tsc_control)
12093 decache_tsc_multiplier(vmx);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012094
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020012095 if (vmx->nested.change_vmcs01_virtual_x2apic_mode) {
12096 vmx->nested.change_vmcs01_virtual_x2apic_mode = false;
12097 vmx_set_virtual_x2apic_mode(vcpu,
12098 vcpu->arch.apic_base & X2APIC_ENABLE);
Jim Mattsonfb6c8192017-03-16 13:53:59 -070012099 } else if (!nested_cpu_has_ept(vmcs12) &&
12100 nested_cpu_has2(vmcs12,
12101 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Junaid Shahida468f2d2018-04-26 13:09:50 -070012102 vmx_flush_tlb(vcpu, true);
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020012103 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012104
12105 /* This is needed for same reason as it was needed in prepare_vmcs02 */
12106 vmx->host_rsp = 0;
12107
12108 /* Unpin physical memory we referred to in vmcs02 */
12109 if (vmx->nested.apic_access_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +020012110 kvm_release_page_dirty(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020012111 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012112 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080012113 if (vmx->nested.virtual_apic_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +020012114 kvm_release_page_dirty(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020012115 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080012116 }
Wincy Van705699a2015-02-03 23:58:17 +080012117 if (vmx->nested.pi_desc_page) {
12118 kunmap(vmx->nested.pi_desc_page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020012119 kvm_release_page_dirty(vmx->nested.pi_desc_page);
Wincy Van705699a2015-02-03 23:58:17 +080012120 vmx->nested.pi_desc_page = NULL;
12121 vmx->nested.pi_desc = NULL;
12122 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012123
12124 /*
Tang Chen38b99172014-09-24 15:57:54 +080012125 * We are now running in L2, mmu_notifier will force to reload the
12126 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
12127 */
Wanpeng Lic83b6d12016-09-06 17:20:33 +080012128 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Tang Chen38b99172014-09-24 15:57:54 +080012129
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020012130 if (enable_shadow_vmcs && exit_reason != -1)
Abel Gordon012f83c2013-04-18 14:39:25 +030012131 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010012132
12133 /* in case we halted in L2 */
12134 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Jim Mattson4f350c62017-09-14 16:31:44 -070012135
12136 if (likely(!vmx->fail)) {
12137 /*
12138 * TODO: SDM says that with acknowledge interrupt on
12139 * exit, bit 31 of the VM-exit interrupt information
12140 * (valid interrupt) is always set to 1 on
12141 * EXIT_REASON_EXTERNAL_INTERRUPT, so we shouldn't
12142 * need kvm_cpu_has_interrupt(). See the commit
12143 * message for details.
12144 */
12145 if (nested_exit_intr_ack_set(vcpu) &&
12146 exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT &&
12147 kvm_cpu_has_interrupt(vcpu)) {
12148 int irq = kvm_cpu_get_interrupt(vcpu);
12149 WARN_ON(irq < 0);
12150 vmcs12->vm_exit_intr_info = irq |
12151 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
12152 }
12153
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020012154 if (exit_reason != -1)
12155 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
12156 vmcs12->exit_qualification,
12157 vmcs12->idt_vectoring_info_field,
12158 vmcs12->vm_exit_intr_info,
12159 vmcs12->vm_exit_intr_error_code,
12160 KVM_ISA_VMX);
Jim Mattson4f350c62017-09-14 16:31:44 -070012161
12162 load_vmcs12_host_state(vcpu, vmcs12);
12163
12164 return;
12165 }
12166
12167 /*
12168 * After an early L2 VM-entry failure, we're now back
12169 * in L1 which thinks it just finished a VMLAUNCH or
12170 * VMRESUME instruction, so we need to set the failure
12171 * flag and the VM-instruction error field of the VMCS
12172 * accordingly.
12173 */
12174 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
Wanpeng Li5af41572017-11-05 16:54:49 -080012175
12176 load_vmcs12_mmu_host_state(vcpu, vmcs12);
12177
Jim Mattson4f350c62017-09-14 16:31:44 -070012178 /*
12179 * The emulated instruction was already skipped in
12180 * nested_vmx_run, but the updated RIP was never
12181 * written back to the vmcs01.
12182 */
12183 skip_emulated_instruction(vcpu);
12184 vmx->fail = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012185}
12186
Nadav Har'El7c177932011-05-25 23:12:04 +030012187/*
Jan Kiszka42124922014-01-04 18:47:19 +010012188 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
12189 */
12190static void vmx_leave_nested(struct kvm_vcpu *vcpu)
12191{
Wanpeng Li2f707d92017-03-06 04:03:28 -080012192 if (is_guest_mode(vcpu)) {
12193 to_vmx(vcpu)->nested.nested_run_pending = 0;
Jan Kiszka533558b2014-01-04 18:47:20 +010012194 nested_vmx_vmexit(vcpu, -1, 0, 0);
Wanpeng Li2f707d92017-03-06 04:03:28 -080012195 }
Jan Kiszka42124922014-01-04 18:47:19 +010012196 free_nested(to_vmx(vcpu));
12197}
12198
12199/*
Nadav Har'El7c177932011-05-25 23:12:04 +030012200 * L1's failure to enter L2 is a subset of a normal exit, as explained in
12201 * 23.7 "VM-entry failures during or after loading guest state" (this also
12202 * lists the acceptable exit-reason and exit-qualification parameters).
12203 * It should only be called before L2 actually succeeded to run, and when
12204 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
12205 */
12206static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
12207 struct vmcs12 *vmcs12,
12208 u32 reason, unsigned long qualification)
12209{
12210 load_vmcs12_host_state(vcpu, vmcs12);
12211 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
12212 vmcs12->exit_qualification = qualification;
12213 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030012214 if (enable_shadow_vmcs)
12215 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030012216}
12217
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020012218static int vmx_check_intercept(struct kvm_vcpu *vcpu,
12219 struct x86_instruction_info *info,
12220 enum x86_intercept_stage stage)
12221{
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +020012222 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
12223 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
12224
12225 /*
12226 * RDPID causes #UD if disabled through secondary execution controls.
12227 * Because it is marked as EmulateOnUD, we need to intercept it here.
12228 */
12229 if (info->intercept == x86_intercept_rdtscp &&
12230 !nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDTSCP)) {
12231 ctxt->exception.vector = UD_VECTOR;
12232 ctxt->exception.error_code_valid = false;
12233 return X86EMUL_PROPAGATE_FAULT;
12234 }
12235
12236 /* TODO: check more intercepts... */
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020012237 return X86EMUL_CONTINUE;
12238}
12239
Yunhong Jiang64672c92016-06-13 14:19:59 -070012240#ifdef CONFIG_X86_64
12241/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
12242static inline int u64_shl_div_u64(u64 a, unsigned int shift,
12243 u64 divisor, u64 *result)
12244{
12245 u64 low = a << shift, high = a >> (64 - shift);
12246
12247 /* To avoid the overflow on divq */
12248 if (high >= divisor)
12249 return 1;
12250
12251 /* Low hold the result, high hold rem which is discarded */
12252 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
12253 "rm" (divisor), "0" (low), "1" (high));
12254 *result = low;
12255
12256 return 0;
12257}
12258
12259static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
12260{
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +020012261 struct vcpu_vmx *vmx;
12262 u64 tscl, guest_tscl, delta_tsc;
12263
12264 if (kvm_mwait_in_guest(vcpu->kvm))
12265 return -EOPNOTSUPP;
12266
12267 vmx = to_vmx(vcpu);
12268 tscl = rdtsc();
12269 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
12270 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Yunhong Jiang64672c92016-06-13 14:19:59 -070012271
12272 /* Convert to host delta tsc if tsc scaling is enabled */
12273 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
12274 u64_shl_div_u64(delta_tsc,
12275 kvm_tsc_scaling_ratio_frac_bits,
12276 vcpu->arch.tsc_scaling_ratio,
12277 &delta_tsc))
12278 return -ERANGE;
12279
12280 /*
12281 * If the delta tsc can't fit in the 32 bit after the multi shift,
12282 * we can't use the preemption timer.
12283 * It's possible that it fits on later vmentries, but checking
12284 * on every vmentry is costly so we just use an hrtimer.
12285 */
12286 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
12287 return -ERANGE;
12288
12289 vmx->hv_deadline_tsc = tscl + delta_tsc;
12290 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
12291 PIN_BASED_VMX_PREEMPTION_TIMER);
Wanpeng Lic8533542017-06-29 06:28:09 -070012292
12293 return delta_tsc == 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -070012294}
12295
12296static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
12297{
12298 struct vcpu_vmx *vmx = to_vmx(vcpu);
12299 vmx->hv_deadline_tsc = -1;
12300 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
12301 PIN_BASED_VMX_PREEMPTION_TIMER);
12302}
12303#endif
12304
Paolo Bonzini48d89b92014-08-26 13:27:46 +020012305static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020012306{
Wanpeng Lib31c1142018-03-12 04:53:04 -070012307 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +020012308 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020012309}
12310
Kai Huang843e4332015-01-28 10:54:28 +080012311static void vmx_slot_enable_log_dirty(struct kvm *kvm,
12312 struct kvm_memory_slot *slot)
12313{
12314 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
12315 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
12316}
12317
12318static void vmx_slot_disable_log_dirty(struct kvm *kvm,
12319 struct kvm_memory_slot *slot)
12320{
12321 kvm_mmu_slot_set_dirty(kvm, slot);
12322}
12323
12324static void vmx_flush_log_dirty(struct kvm *kvm)
12325{
12326 kvm_flush_pml_buffers(kvm);
12327}
12328
Bandan Dasc5f983f2017-05-05 15:25:14 -040012329static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
12330{
12331 struct vmcs12 *vmcs12;
12332 struct vcpu_vmx *vmx = to_vmx(vcpu);
12333 gpa_t gpa;
12334 struct page *page = NULL;
12335 u64 *pml_address;
12336
12337 if (is_guest_mode(vcpu)) {
12338 WARN_ON_ONCE(vmx->nested.pml_full);
12339
12340 /*
12341 * Check if PML is enabled for the nested guest.
12342 * Whether eptp bit 6 is set is already checked
12343 * as part of A/D emulation.
12344 */
12345 vmcs12 = get_vmcs12(vcpu);
12346 if (!nested_cpu_has_pml(vmcs12))
12347 return 0;
12348
Dan Carpenter47698862017-05-10 22:43:17 +030012349 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -040012350 vmx->nested.pml_full = true;
12351 return 1;
12352 }
12353
12354 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
12355
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020012356 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->pml_address);
12357 if (is_error_page(page))
Bandan Dasc5f983f2017-05-05 15:25:14 -040012358 return 0;
12359
12360 pml_address = kmap(page);
12361 pml_address[vmcs12->guest_pml_index--] = gpa;
12362 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020012363 kvm_release_page_clean(page);
Bandan Dasc5f983f2017-05-05 15:25:14 -040012364 }
12365
12366 return 0;
12367}
12368
Kai Huang843e4332015-01-28 10:54:28 +080012369static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
12370 struct kvm_memory_slot *memslot,
12371 gfn_t offset, unsigned long mask)
12372{
12373 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
12374}
12375
Paolo Bonzinicd39e112017-06-06 12:57:04 +020012376static void __pi_post_block(struct kvm_vcpu *vcpu)
12377{
12378 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
12379 struct pi_desc old, new;
12380 unsigned int dest;
Paolo Bonzinicd39e112017-06-06 12:57:04 +020012381
12382 do {
12383 old.control = new.control = pi_desc->control;
Paolo Bonzini8b306e22017-06-06 12:57:05 +020012384 WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
12385 "Wakeup handler not enabled while the VCPU is blocked\n");
Paolo Bonzinicd39e112017-06-06 12:57:04 +020012386
12387 dest = cpu_physical_id(vcpu->cpu);
12388
12389 if (x2apic_enabled())
12390 new.ndst = dest;
12391 else
12392 new.ndst = (dest << 8) & 0xFF00;
12393
Paolo Bonzinicd39e112017-06-06 12:57:04 +020012394 /* set 'NV' to 'notification vector' */
12395 new.nv = POSTED_INTR_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +020012396 } while (cmpxchg64(&pi_desc->control, old.control,
12397 new.control) != old.control);
Paolo Bonzinicd39e112017-06-06 12:57:04 +020012398
Paolo Bonzini8b306e22017-06-06 12:57:05 +020012399 if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
12400 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +020012401 list_del(&vcpu->blocked_vcpu_list);
Paolo Bonzini8b306e22017-06-06 12:57:05 +020012402 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +020012403 vcpu->pre_pcpu = -1;
12404 }
12405}
12406
Feng Wuefc64402015-09-18 22:29:51 +080012407/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080012408 * This routine does the following things for vCPU which is going
12409 * to be blocked if VT-d PI is enabled.
12410 * - Store the vCPU to the wakeup list, so when interrupts happen
12411 * we can find the right vCPU to wake up.
12412 * - Change the Posted-interrupt descriptor as below:
12413 * 'NDST' <-- vcpu->pre_pcpu
12414 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
12415 * - If 'ON' is set during this process, which means at least one
12416 * interrupt is posted for this vCPU, we cannot block it, in
12417 * this case, return 1, otherwise, return 0.
12418 *
12419 */
Yunhong Jiangbc225122016-06-13 14:19:58 -070012420static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080012421{
Feng Wubf9f6ac2015-09-18 22:29:55 +080012422 unsigned int dest;
12423 struct pi_desc old, new;
12424 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
12425
12426 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080012427 !irq_remapping_cap(IRQ_POSTING_CAP) ||
12428 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080012429 return 0;
12430
Paolo Bonzini8b306e22017-06-06 12:57:05 +020012431 WARN_ON(irqs_disabled());
12432 local_irq_disable();
12433 if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
12434 vcpu->pre_pcpu = vcpu->cpu;
12435 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
12436 list_add_tail(&vcpu->blocked_vcpu_list,
12437 &per_cpu(blocked_vcpu_on_cpu,
12438 vcpu->pre_pcpu));
12439 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
12440 }
Feng Wubf9f6ac2015-09-18 22:29:55 +080012441
12442 do {
12443 old.control = new.control = pi_desc->control;
12444
Feng Wubf9f6ac2015-09-18 22:29:55 +080012445 WARN((pi_desc->sn == 1),
12446 "Warning: SN field of posted-interrupts "
12447 "is set before blocking\n");
12448
12449 /*
12450 * Since vCPU can be preempted during this process,
12451 * vcpu->cpu could be different with pre_pcpu, we
12452 * need to set pre_pcpu as the destination of wakeup
12453 * notification event, then we can find the right vCPU
12454 * to wakeup in wakeup handler if interrupts happen
12455 * when the vCPU is in blocked state.
12456 */
12457 dest = cpu_physical_id(vcpu->pre_pcpu);
12458
12459 if (x2apic_enabled())
12460 new.ndst = dest;
12461 else
12462 new.ndst = (dest << 8) & 0xFF00;
12463
12464 /* set 'NV' to 'wakeup vector' */
12465 new.nv = POSTED_INTR_WAKEUP_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +020012466 } while (cmpxchg64(&pi_desc->control, old.control,
12467 new.control) != old.control);
Feng Wubf9f6ac2015-09-18 22:29:55 +080012468
Paolo Bonzini8b306e22017-06-06 12:57:05 +020012469 /* We should not block the vCPU if an interrupt is posted for it. */
12470 if (pi_test_on(pi_desc) == 1)
12471 __pi_post_block(vcpu);
12472
12473 local_irq_enable();
12474 return (vcpu->pre_pcpu == -1);
Feng Wubf9f6ac2015-09-18 22:29:55 +080012475}
12476
Yunhong Jiangbc225122016-06-13 14:19:58 -070012477static int vmx_pre_block(struct kvm_vcpu *vcpu)
12478{
12479 if (pi_pre_block(vcpu))
12480 return 1;
12481
Yunhong Jiang64672c92016-06-13 14:19:59 -070012482 if (kvm_lapic_hv_timer_in_use(vcpu))
12483 kvm_lapic_switch_to_sw_timer(vcpu);
12484
Yunhong Jiangbc225122016-06-13 14:19:58 -070012485 return 0;
12486}
12487
12488static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080012489{
Paolo Bonzini8b306e22017-06-06 12:57:05 +020012490 if (vcpu->pre_pcpu == -1)
Feng Wubf9f6ac2015-09-18 22:29:55 +080012491 return;
12492
Paolo Bonzini8b306e22017-06-06 12:57:05 +020012493 WARN_ON(irqs_disabled());
12494 local_irq_disable();
Paolo Bonzinicd39e112017-06-06 12:57:04 +020012495 __pi_post_block(vcpu);
Paolo Bonzini8b306e22017-06-06 12:57:05 +020012496 local_irq_enable();
Feng Wubf9f6ac2015-09-18 22:29:55 +080012497}
12498
Yunhong Jiangbc225122016-06-13 14:19:58 -070012499static void vmx_post_block(struct kvm_vcpu *vcpu)
12500{
Yunhong Jiang64672c92016-06-13 14:19:59 -070012501 if (kvm_x86_ops->set_hv_timer)
12502 kvm_lapic_switch_to_hv_timer(vcpu);
12503
Yunhong Jiangbc225122016-06-13 14:19:58 -070012504 pi_post_block(vcpu);
12505}
12506
Feng Wubf9f6ac2015-09-18 22:29:55 +080012507/*
Feng Wuefc64402015-09-18 22:29:51 +080012508 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
12509 *
12510 * @kvm: kvm
12511 * @host_irq: host irq of the interrupt
12512 * @guest_irq: gsi of the interrupt
12513 * @set: set or unset PI
12514 * returns 0 on success, < 0 on failure
12515 */
12516static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
12517 uint32_t guest_irq, bool set)
12518{
12519 struct kvm_kernel_irq_routing_entry *e;
12520 struct kvm_irq_routing_table *irq_rt;
12521 struct kvm_lapic_irq irq;
12522 struct kvm_vcpu *vcpu;
12523 struct vcpu_data vcpu_info;
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +010012524 int idx, ret = 0;
Feng Wuefc64402015-09-18 22:29:51 +080012525
12526 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080012527 !irq_remapping_cap(IRQ_POSTING_CAP) ||
12528 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +080012529 return 0;
12530
12531 idx = srcu_read_lock(&kvm->irq_srcu);
12532 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +010012533 if (guest_irq >= irq_rt->nr_rt_entries ||
12534 hlist_empty(&irq_rt->map[guest_irq])) {
12535 pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
12536 guest_irq, irq_rt->nr_rt_entries);
12537 goto out;
12538 }
Feng Wuefc64402015-09-18 22:29:51 +080012539
12540 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
12541 if (e->type != KVM_IRQ_ROUTING_MSI)
12542 continue;
12543 /*
12544 * VT-d PI cannot support posting multicast/broadcast
12545 * interrupts to a vCPU, we still use interrupt remapping
12546 * for these kind of interrupts.
12547 *
12548 * For lowest-priority interrupts, we only support
12549 * those with single CPU as the destination, e.g. user
12550 * configures the interrupts via /proc/irq or uses
12551 * irqbalance to make the interrupts single-CPU.
12552 *
12553 * We will support full lowest-priority interrupt later.
12554 */
12555
Radim Krčmář371313132016-07-12 22:09:27 +020012556 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080012557 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
12558 /*
12559 * Make sure the IRTE is in remapped mode if
12560 * we don't handle it in posted mode.
12561 */
12562 ret = irq_set_vcpu_affinity(host_irq, NULL);
12563 if (ret < 0) {
12564 printk(KERN_INFO
12565 "failed to back to remapped mode, irq: %u\n",
12566 host_irq);
12567 goto out;
12568 }
12569
Feng Wuefc64402015-09-18 22:29:51 +080012570 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080012571 }
Feng Wuefc64402015-09-18 22:29:51 +080012572
12573 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
12574 vcpu_info.vector = irq.vector;
12575
hu huajun2698d822018-04-11 15:16:40 +080012576 trace_kvm_pi_irte_update(host_irq, vcpu->vcpu_id, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080012577 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
12578
12579 if (set)
12580 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
Haozhong Zhangdc91f2e2017-09-18 09:56:49 +080012581 else
Feng Wuefc64402015-09-18 22:29:51 +080012582 ret = irq_set_vcpu_affinity(host_irq, NULL);
Feng Wuefc64402015-09-18 22:29:51 +080012583
12584 if (ret < 0) {
12585 printk(KERN_INFO "%s: failed to update PI IRTE\n",
12586 __func__);
12587 goto out;
12588 }
12589 }
12590
12591 ret = 0;
12592out:
12593 srcu_read_unlock(&kvm->irq_srcu, idx);
12594 return ret;
12595}
12596
Ashok Rajc45dcc72016-06-22 14:59:56 +080012597static void vmx_setup_mce(struct kvm_vcpu *vcpu)
12598{
12599 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
12600 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
12601 FEATURE_CONTROL_LMCE;
12602 else
12603 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
12604 ~FEATURE_CONTROL_LMCE;
12605}
12606
Ladi Prosek72d7b372017-10-11 16:54:41 +020012607static int vmx_smi_allowed(struct kvm_vcpu *vcpu)
12608{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020012609 /* we need a nested vmexit to enter SMM, postpone if run is pending */
12610 if (to_vmx(vcpu)->nested.nested_run_pending)
12611 return 0;
Ladi Prosek72d7b372017-10-11 16:54:41 +020012612 return 1;
12613}
12614
Ladi Prosek0234bf82017-10-11 16:54:40 +020012615static int vmx_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
12616{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020012617 struct vcpu_vmx *vmx = to_vmx(vcpu);
12618
12619 vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
12620 if (vmx->nested.smm.guest_mode)
12621 nested_vmx_vmexit(vcpu, -1, 0, 0);
12622
12623 vmx->nested.smm.vmxon = vmx->nested.vmxon;
12624 vmx->nested.vmxon = false;
Wanpeng Licaa057a2018-03-12 04:53:03 -070012625 vmx_clear_hlt(vcpu);
Ladi Prosek0234bf82017-10-11 16:54:40 +020012626 return 0;
12627}
12628
12629static int vmx_pre_leave_smm(struct kvm_vcpu *vcpu, u64 smbase)
12630{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020012631 struct vcpu_vmx *vmx = to_vmx(vcpu);
12632 int ret;
12633
12634 if (vmx->nested.smm.vmxon) {
12635 vmx->nested.vmxon = true;
12636 vmx->nested.smm.vmxon = false;
12637 }
12638
12639 if (vmx->nested.smm.guest_mode) {
12640 vcpu->arch.hflags &= ~HF_SMM_MASK;
12641 ret = enter_vmx_non_root_mode(vcpu, false);
12642 vcpu->arch.hflags |= HF_SMM_MASK;
12643 if (ret)
12644 return ret;
12645
12646 vmx->nested.smm.guest_mode = false;
12647 }
Ladi Prosek0234bf82017-10-11 16:54:40 +020012648 return 0;
12649}
12650
Ladi Prosekcc3d9672017-10-17 16:02:39 +020012651static int enable_smi_window(struct kvm_vcpu *vcpu)
12652{
12653 return 0;
12654}
12655
Kees Cook404f6aa2016-08-08 16:29:06 -070012656static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080012657 .cpu_has_kvm_support = cpu_has_kvm_support,
12658 .disabled_by_bios = vmx_disabled_by_bios,
12659 .hardware_setup = hardware_setup,
12660 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030012661 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012662 .hardware_enable = hardware_enable,
12663 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080012664 .cpu_has_accelerated_tpr = report_flexpriority,
Tom Lendackybc226f02018-05-10 22:06:39 +020012665 .has_emulated_msr = vmx_has_emulated_msr,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012666
Wanpeng Lib31c1142018-03-12 04:53:04 -070012667 .vm_init = vmx_vm_init,
Sean Christopherson434a1e92018-03-20 12:17:18 -070012668 .vm_alloc = vmx_vm_alloc,
12669 .vm_free = vmx_vm_free,
Wanpeng Lib31c1142018-03-12 04:53:04 -070012670
Avi Kivity6aa8b732006-12-10 02:21:36 -080012671 .vcpu_create = vmx_create_vcpu,
12672 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030012673 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012674
Avi Kivity04d2cc72007-09-10 18:10:54 +030012675 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012676 .vcpu_load = vmx_vcpu_load,
12677 .vcpu_put = vmx_vcpu_put,
12678
Paolo Bonzinia96036b2015-11-10 11:55:36 +010012679 .update_bp_intercept = update_exception_bitmap,
Tom Lendacky801e4592018-02-21 13:39:51 -060012680 .get_msr_feature = vmx_get_msr_feature,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012681 .get_msr = vmx_get_msr,
12682 .set_msr = vmx_set_msr,
12683 .get_segment_base = vmx_get_segment_base,
12684 .get_segment = vmx_get_segment,
12685 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020012686 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012687 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020012688 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020012689 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030012690 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012691 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012692 .set_cr3 = vmx_set_cr3,
12693 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012694 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012695 .get_idt = vmx_get_idt,
12696 .set_idt = vmx_set_idt,
12697 .get_gdt = vmx_get_gdt,
12698 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010012699 .get_dr6 = vmx_get_dr6,
12700 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030012701 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010012702 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030012703 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012704 .get_rflags = vmx_get_rflags,
12705 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080012706
Avi Kivity6aa8b732006-12-10 02:21:36 -080012707 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012708
Avi Kivity6aa8b732006-12-10 02:21:36 -080012709 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020012710 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012711 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040012712 .set_interrupt_shadow = vmx_set_interrupt_shadow,
12713 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020012714 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030012715 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030012716 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020012717 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030012718 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020012719 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030012720 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010012721 .get_nmi_mask = vmx_get_nmi_mask,
12722 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030012723 .enable_nmi_window = enable_nmi_window,
12724 .enable_irq_window = enable_irq_window,
12725 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080012726 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080012727 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030012728 .get_enable_apicv = vmx_get_enable_apicv,
12729 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080012730 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +010012731 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Yang Zhangc7c9c562013-01-25 10:18:51 +080012732 .hwapic_irr_update = vmx_hwapic_irr_update,
12733 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080012734 .sync_pir_to_irr = vmx_sync_pir_to_irr,
12735 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030012736
Izik Eiduscbc94022007-10-25 00:29:55 +020012737 .set_tss_addr = vmx_set_tss_addr,
Sean Christopherson2ac52ab2018-03-20 12:17:19 -070012738 .set_identity_map_addr = vmx_set_identity_map_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080012739 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080012740 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030012741
Avi Kivity586f9602010-11-18 13:09:54 +020012742 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020012743
Sheng Yang17cc3932010-01-05 19:02:27 +080012744 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080012745
12746 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080012747
12748 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000012749 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020012750
12751 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080012752
12753 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100012754
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020012755 .read_l1_tsc_offset = vmx_read_l1_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -100012756 .write_tsc_offset = vmx_write_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020012757
12758 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020012759
12760 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080012761 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000012762 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080012763 .xsaves_supported = vmx_xsaves_supported,
Paolo Bonzini66336ca2016-07-12 10:36:41 +020012764 .umip_emulated = vmx_umip_emulated,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010012765
12766 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020012767
12768 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080012769
12770 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
12771 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
12772 .flush_log_dirty = vmx_flush_log_dirty,
12773 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -040012774 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +020012775
Feng Wubf9f6ac2015-09-18 22:29:55 +080012776 .pre_block = vmx_pre_block,
12777 .post_block = vmx_post_block,
12778
Wei Huang25462f72015-06-19 15:45:05 +020012779 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080012780
12781 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -070012782
12783#ifdef CONFIG_X86_64
12784 .set_hv_timer = vmx_set_hv_timer,
12785 .cancel_hv_timer = vmx_cancel_hv_timer,
12786#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +080012787
12788 .setup_mce = vmx_setup_mce,
Ladi Prosek0234bf82017-10-11 16:54:40 +020012789
Ladi Prosek72d7b372017-10-11 16:54:41 +020012790 .smi_allowed = vmx_smi_allowed,
Ladi Prosek0234bf82017-10-11 16:54:40 +020012791 .pre_enter_smm = vmx_pre_enter_smm,
12792 .pre_leave_smm = vmx_pre_leave_smm,
Ladi Prosekcc3d9672017-10-17 16:02:39 +020012793 .enable_smi_window = enable_smi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012794};
12795
12796static int __init vmx_init(void)
12797{
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010012798 int r;
12799
12800#if IS_ENABLED(CONFIG_HYPERV)
12801 /*
12802 * Enlightened VMCS usage should be recommended and the host needs
12803 * to support eVMCS v1 or above. We can also disable eVMCS support
12804 * with module parameter.
12805 */
12806 if (enlightened_vmcs &&
12807 ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
12808 (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
12809 KVM_EVMCS_VERSION) {
12810 int cpu;
12811
12812 /* Check that we have assist pages on all online CPUs */
12813 for_each_online_cpu(cpu) {
12814 if (!hv_get_vp_assist_page(cpu)) {
12815 enlightened_vmcs = false;
12816 break;
12817 }
12818 }
12819
12820 if (enlightened_vmcs) {
12821 pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
12822 static_branch_enable(&enable_evmcs);
12823 }
12824 } else {
12825 enlightened_vmcs = false;
12826 }
12827#endif
12828
12829 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
Tiejun Chen34a1cd62014-10-28 10:14:48 +080012830 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030012831 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080012832 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080012833
Dave Young2965faa2015-09-09 15:38:55 -070012834#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080012835 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
12836 crash_vmclear_local_loaded_vmcss);
12837#endif
12838
He, Qingfdef3ad2007-04-30 09:45:24 +030012839 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080012840}
12841
12842static void __exit vmx_exit(void)
12843{
Dave Young2965faa2015-09-09 15:38:55 -070012844#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053012845 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080012846 synchronize_rcu();
12847#endif
12848
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080012849 kvm_exit();
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010012850
12851#if IS_ENABLED(CONFIG_HYPERV)
12852 if (static_branch_unlikely(&enable_evmcs)) {
12853 int cpu;
12854 struct hv_vp_assist_page *vp_ap;
12855 /*
12856 * Reset everything to support using non-enlightened VMCS
12857 * access later (e.g. when we reload the module with
12858 * enlightened_vmcs=0)
12859 */
12860 for_each_online_cpu(cpu) {
12861 vp_ap = hv_get_vp_assist_page(cpu);
12862
12863 if (!vp_ap)
12864 continue;
12865
12866 vp_ap->current_nested_vmcs = 0;
12867 vp_ap->enlighten_vmentry = 0;
12868 }
12869
12870 static_branch_disable(&enable_evmcs);
12871 }
12872#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -080012873}
12874
12875module_init(vmx_init)
12876module_exit(vmx_exit)