blob: f2fd447eed459a2e8c91da44845b7ecec153ee33 [file] [log] [blame]
Thomas Gleixner20c8ccb2019-06-04 10:11:32 +02001// SPDX-License-Identifier: GPL-2.0-only
Avi Kivity6aa8b732006-12-10 02:21:36 -08002/*
3 * Kernel-based Virtual Machine driver for Linux
4 *
5 * This module enables machines with Intel VT-x extensions to run virtual
6 * machines without emulation or binary translation.
7 *
8 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02009 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Authors:
12 * Avi Kivity <avi@qumranet.com>
13 * Yaniv Kamay <yaniv@qumranet.com>
Avi Kivity6aa8b732006-12-10 02:21:36 -080014 */
15
Sean Christopherson199b1182018-12-03 13:52:53 -080016#include <linux/highmem.h>
17#include <linux/hrtimer.h>
18#include <linux/kernel.h>
Avi Kivityedf88412007-12-16 11:02:48 +020019#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080020#include <linux/module.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020021#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070022#include <linux/mod_devicetable.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080023#include <linux/mm.h>
Julien Thierry00089c02020-09-04 16:30:25 +010024#include <linux/objtool.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080025#include <linux/sched.h>
Josh Poimboeufb2849092019-01-30 07:13:58 -060026#include <linux/sched/smt.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040028#include <linux/tboot.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080029#include <linux/trace_events.h>
Thomas Gleixner72c3c0f2020-07-23 00:00:09 +020030#include <linux/entry-kvm.h>
Avi Kivitye4956062007-06-28 14:15:57 -040031
Sean Christopherson199b1182018-12-03 13:52:53 -080032#include <asm/apic.h>
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +020033#include <asm/asm.h>
Feng Wu28b835d2015-09-18 22:29:54 +080034#include <asm/cpu.h>
Thomas Gleixnerba5bade2020-03-20 14:13:46 +010035#include <asm/cpu_device_id.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010036#include <asm/debugreg.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080037#include <asm/desc.h>
38#include <asm/fpu/internal.h>
39#include <asm/io.h>
Feng Wuefc64402015-09-18 22:29:51 +080040#include <asm/irq_remapping.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080041#include <asm/kexec.h>
42#include <asm/perf_event.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070043#include <asm/mmu_context.h>
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010044#include <asm/mshyperv.h>
Benjamin Thielb10c3072020-01-23 18:29:45 +010045#include <asm/mwait.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080046#include <asm/spec-ctrl.h>
47#include <asm/virtext.h>
48#include <asm/vmx.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080049
Sean Christopherson3077c192018-12-03 13:53:02 -080050#include "capabilities.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080051#include "cpuid.h"
Sean Christopherson4cebd742018-12-03 13:52:58 -080052#include "evmcs.h"
Vitaly Kuznetsov05f04ae2021-01-26 14:48:09 +010053#include "hyperv.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080054#include "irq.h"
55#include "kvm_cache_regs.h"
56#include "lapic.h"
57#include "mmu.h"
Sean Christopherson55d23752018-12-03 13:53:18 -080058#include "nested.h"
Wei Huang25462f72015-06-19 15:45:05 +020059#include "pmu.h"
Sean Christopherson9798adb2021-04-12 16:21:38 +120060#include "sgx.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080061#include "trace.h"
Sean Christophersoncb1d4742018-12-03 13:53:04 -080062#include "vmcs.h"
Sean Christopherson609363c2018-12-03 13:53:05 -080063#include "vmcs12.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080064#include "vmx.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080065#include "x86.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030066
Avi Kivity6aa8b732006-12-10 02:21:36 -080067MODULE_AUTHOR("Qumranet");
68MODULE_LICENSE("GPL");
69
Valdis Klētnieks575b2552020-02-27 21:49:52 -050070#ifdef MODULE
Josh Triplette9bda3b2012-03-20 23:33:51 -070071static const struct x86_cpu_id vmx_cpu_id[] = {
Thomas Gleixner320debe2020-03-20 14:13:50 +010072 X86_MATCH_FEATURE(X86_FEATURE_VMX, NULL),
Josh Triplette9bda3b2012-03-20 23:33:51 -070073 {}
74};
75MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
Valdis Klētnieks575b2552020-02-27 21:49:52 -050076#endif
Josh Triplette9bda3b2012-03-20 23:33:51 -070077
Sean Christopherson2c4fd912018-12-03 13:53:03 -080078bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020079module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080080
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010081static bool __read_mostly enable_vnmi = 1;
82module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);
83
Sean Christopherson2c4fd912018-12-03 13:53:03 -080084bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020085module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020086
Sean Christopherson2c4fd912018-12-03 13:53:03 -080087bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020088module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080089
Sean Christopherson2c4fd912018-12-03 13:53:03 -080090bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070091module_param_named(unrestricted_guest,
92 enable_unrestricted_guest, bool, S_IRUGO);
93
Sean Christopherson2c4fd912018-12-03 13:53:03 -080094bool __read_mostly enable_ept_ad_bits = 1;
Xudong Hao83c3a332012-05-28 19:33:35 +080095module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
96
Avi Kivitya27685c2012-06-12 20:30:18 +030097static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020098module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030099
Rusty Russell476bc002012-01-13 09:32:18 +1030100static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +0300101module_param(fasteoi, bool, S_IRUGO);
102
Vitaly Kuznetsova4443262020-02-20 18:22:04 +0100103bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +0800104module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +0800105
Nadav Har'El801d3422011-05-25 23:02:23 +0300106/*
107 * If nested=1, nested virtualization is supported, i.e., guests may use
108 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
109 * use VMX instructions.
110 */
Paolo Bonzini1e58e5e2018-10-17 00:55:22 +0200111static bool __read_mostly nested = 1;
Nadav Har'El801d3422011-05-25 23:02:23 +0300112module_param(nested, bool, S_IRUGO);
113
Sean Christopherson2c4fd912018-12-03 13:53:03 -0800114bool __read_mostly enable_pml = 1;
Kai Huang843e4332015-01-28 10:54:28 +0800115module_param_named(pml, enable_pml, bool, S_IRUGO);
116
Paolo Bonzini6f2f8452019-05-20 15:34:35 +0200117static bool __read_mostly dump_invalid_vmcs = 0;
118module_param(dump_invalid_vmcs, bool, 0644);
119
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100120#define MSR_BITMAP_MODE_X2APIC 1
121#define MSR_BITMAP_MODE_X2APIC_APICV 2
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100122
Haozhong Zhang64903d62015-10-20 15:39:09 +0800123#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
124
Yunhong Jiang64672c92016-06-13 14:19:59 -0700125/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
126static int __read_mostly cpu_preemption_timer_multi;
127static bool __read_mostly enable_preemption_timer = 1;
128#ifdef CONFIG_X86_64
129module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
130#endif
131
Mohammed Gamalb96e6502020-09-03 16:11:22 +0200132extern bool __read_mostly allow_smaller_maxphyaddr;
133module_param(allow_smaller_maxphyaddr, bool, S_IRUGO);
134
Sean Christopherson3de63472018-07-13 08:42:30 -0700135#define KVM_VM_CR0_ALWAYS_OFF (X86_CR0_NW | X86_CR0_CD)
Sean Christopherson1706bd02018-03-05 12:04:38 -0800136#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
137#define KVM_VM_CR0_ALWAYS_ON \
138 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | \
139 X86_CR0_WP | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200140
Sean Christopherson5dc1f042018-03-05 12:04:39 -0800141#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
Avi Kivitycdc0e242009-12-06 17:21:14 +0200142#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
143#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
144
Avi Kivity78ac8b42010-04-08 18:19:35 +0300145#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
146
Chao Pengbf8c55d2018-10-24 16:05:14 +0800147#define MSR_IA32_RTIT_STATUS_MASK (~(RTIT_STATUS_FILTEREN | \
148 RTIT_STATUS_CONTEXTEN | RTIT_STATUS_TRIGGEREN | \
149 RTIT_STATUS_ERROR | RTIT_STATUS_STOPPED | \
150 RTIT_STATUS_BYTECNT))
151
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800152/*
Alexander Graf3eb90012020-09-25 16:34:20 +0200153 * List of MSRs that can be directly passed to the guest.
154 * In addition to these x2apic and PT MSRs are handled specially.
155 */
156static u32 vmx_possible_passthrough_msrs[MAX_POSSIBLE_PASSTHROUGH_MSRS] = {
157 MSR_IA32_SPEC_CTRL,
158 MSR_IA32_PRED_CMD,
159 MSR_IA32_TSC,
Sean Christophersondbdd0962021-04-21 19:38:31 -0700160#ifdef CONFIG_X86_64
Alexander Graf3eb90012020-09-25 16:34:20 +0200161 MSR_FS_BASE,
162 MSR_GS_BASE,
163 MSR_KERNEL_GS_BASE,
Sean Christophersondbdd0962021-04-21 19:38:31 -0700164#endif
Alexander Graf3eb90012020-09-25 16:34:20 +0200165 MSR_IA32_SYSENTER_CS,
166 MSR_IA32_SYSENTER_ESP,
167 MSR_IA32_SYSENTER_EIP,
168 MSR_CORE_C1_RES,
169 MSR_CORE_C3_RESIDENCY,
170 MSR_CORE_C6_RESIDENCY,
171 MSR_CORE_C7_RESIDENCY,
172};
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800173
174/*
175 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
176 * ple_gap: upper bound on the amount of time between two successive
177 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500178 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800179 * ple_window: upper bound on the amount of time a guest is allowed to execute
180 * in a PAUSE loop. Tests indicate that most spinlocks are held for
181 * less than 2^12 cycles
182 * Time is measured based on a counter that runs at the same rate as the TSC,
183 * refer SDM volume 3b section 21.6.13 & 22.1.3.
184 */
Babu Mogerc8e88712018-03-16 16:37:24 -0400185static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
Luiz Capitulinoa87c99e2018-11-23 12:02:14 -0500186module_param(ple_gap, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200187
Babu Moger7fbc85a2018-03-16 16:37:22 -0400188static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
189module_param(ple_window, uint, 0444);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800190
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200191/* Default doubles per-vcpu window every exit. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400192static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400193module_param(ple_window_grow, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200194
195/* Default resets per-vcpu window every exit to ple_window. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400196static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400197module_param(ple_window_shrink, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200198
199/* Default is to compute the maximum so we can never overflow. */
Babu Moger7fbc85a2018-03-16 16:37:22 -0400200static unsigned int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
201module_param(ple_window_max, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200202
Chao Pengf99e3da2018-10-24 16:05:10 +0800203/* Default is SYSTEM mode, 1 for host-guest mode */
204int __read_mostly pt_mode = PT_MODE_SYSTEM;
205module_param(pt_mode, int, S_IRUGO);
206
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200207static DEFINE_STATIC_KEY_FALSE(vmx_l1d_should_flush);
Nicolai Stange427362a2018-07-21 22:25:00 +0200208static DEFINE_STATIC_KEY_FALSE(vmx_l1d_flush_cond);
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200209static DEFINE_MUTEX(vmx_l1d_flush_mutex);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200210
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200211/* Storage for pre module init parameter parsing */
212static enum vmx_l1d_flush_state __read_mostly vmentry_l1d_flush_param = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200213
214static const struct {
215 const char *option;
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200216 bool for_parse;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200217} vmentry_l1d_param[] = {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200218 [VMENTER_L1D_FLUSH_AUTO] = {"auto", true},
219 [VMENTER_L1D_FLUSH_NEVER] = {"never", true},
220 [VMENTER_L1D_FLUSH_COND] = {"cond", true},
221 [VMENTER_L1D_FLUSH_ALWAYS] = {"always", true},
222 [VMENTER_L1D_FLUSH_EPT_DISABLED] = {"EPT disabled", false},
223 [VMENTER_L1D_FLUSH_NOT_REQUIRED] = {"not required", false},
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200224};
225
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200226#define L1D_CACHE_ORDER 4
227static void *vmx_l1d_flush_pages;
228
229static int vmx_setup_l1d_flush(enum vmx_l1d_flush_state l1tf)
230{
231 struct page *page;
Nicolai Stange288d1522018-07-18 19:07:38 +0200232 unsigned int i;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200233
Waiman Long19a36d32019-08-26 15:30:23 -0400234 if (!boot_cpu_has_bug(X86_BUG_L1TF)) {
235 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
236 return 0;
237 }
238
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200239 if (!enable_ept) {
240 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_EPT_DISABLED;
241 return 0;
242 }
243
Yi Wangd806afa2018-08-16 13:42:39 +0800244 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES)) {
245 u64 msr;
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200246
Yi Wangd806afa2018-08-16 13:42:39 +0800247 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, msr);
248 if (msr & ARCH_CAP_SKIP_VMENTRY_L1DFLUSH) {
249 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
250 return 0;
251 }
252 }
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200253
Jiri Kosinad90a7a02018-07-13 16:23:25 +0200254 /* If set to auto use the default l1tf mitigation method */
255 if (l1tf == VMENTER_L1D_FLUSH_AUTO) {
256 switch (l1tf_mitigation) {
257 case L1TF_MITIGATION_OFF:
258 l1tf = VMENTER_L1D_FLUSH_NEVER;
259 break;
260 case L1TF_MITIGATION_FLUSH_NOWARN:
261 case L1TF_MITIGATION_FLUSH:
262 case L1TF_MITIGATION_FLUSH_NOSMT:
263 l1tf = VMENTER_L1D_FLUSH_COND;
264 break;
265 case L1TF_MITIGATION_FULL:
266 case L1TF_MITIGATION_FULL_FORCE:
267 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
268 break;
269 }
270 } else if (l1tf_mitigation == L1TF_MITIGATION_FULL_FORCE) {
271 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
272 }
273
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200274 if (l1tf != VMENTER_L1D_FLUSH_NEVER && !vmx_l1d_flush_pages &&
275 !boot_cpu_has(X86_FEATURE_FLUSH_L1D)) {
Ben Gardon41836832019-02-11 11:02:52 -0800276 /*
277 * This allocation for vmx_l1d_flush_pages is not tied to a VM
278 * lifetime and so should not be charged to a memcg.
279 */
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200280 page = alloc_pages(GFP_KERNEL, L1D_CACHE_ORDER);
281 if (!page)
282 return -ENOMEM;
283 vmx_l1d_flush_pages = page_address(page);
Nicolai Stange288d1522018-07-18 19:07:38 +0200284
285 /*
286 * Initialize each page with a different pattern in
287 * order to protect against KSM in the nested
288 * virtualization case.
289 */
290 for (i = 0; i < 1u << L1D_CACHE_ORDER; ++i) {
291 memset(vmx_l1d_flush_pages + i * PAGE_SIZE, i + 1,
292 PAGE_SIZE);
293 }
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200294 }
295
296 l1tf_vmx_mitigation = l1tf;
297
Thomas Gleixner895ae472018-07-13 16:23:22 +0200298 if (l1tf != VMENTER_L1D_FLUSH_NEVER)
299 static_branch_enable(&vmx_l1d_should_flush);
300 else
301 static_branch_disable(&vmx_l1d_should_flush);
Thomas Gleixner4c6523e2018-07-13 16:23:20 +0200302
Nicolai Stange427362a2018-07-21 22:25:00 +0200303 if (l1tf == VMENTER_L1D_FLUSH_COND)
304 static_branch_enable(&vmx_l1d_flush_cond);
Thomas Gleixner895ae472018-07-13 16:23:22 +0200305 else
Nicolai Stange427362a2018-07-21 22:25:00 +0200306 static_branch_disable(&vmx_l1d_flush_cond);
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200307 return 0;
308}
309
310static int vmentry_l1d_flush_parse(const char *s)
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200311{
312 unsigned int i;
313
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200314 if (s) {
315 for (i = 0; i < ARRAY_SIZE(vmentry_l1d_param); i++) {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200316 if (vmentry_l1d_param[i].for_parse &&
317 sysfs_streq(s, vmentry_l1d_param[i].option))
318 return i;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200319 }
320 }
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200321 return -EINVAL;
322}
323
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200324static int vmentry_l1d_flush_set(const char *s, const struct kernel_param *kp)
325{
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200326 int l1tf, ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200327
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200328 l1tf = vmentry_l1d_flush_parse(s);
329 if (l1tf < 0)
330 return l1tf;
331
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200332 if (!boot_cpu_has(X86_BUG_L1TF))
333 return 0;
334
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200335 /*
336 * Has vmx_init() run already? If not then this is the pre init
337 * parameter parsing. In that case just store the value and let
338 * vmx_init() do the proper setup after enable_ept has been
339 * established.
340 */
341 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_AUTO) {
342 vmentry_l1d_flush_param = l1tf;
343 return 0;
344 }
345
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200346 mutex_lock(&vmx_l1d_flush_mutex);
347 ret = vmx_setup_l1d_flush(l1tf);
348 mutex_unlock(&vmx_l1d_flush_mutex);
349 return ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200350}
351
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200352static int vmentry_l1d_flush_get(char *s, const struct kernel_param *kp)
353{
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200354 if (WARN_ON_ONCE(l1tf_vmx_mitigation >= ARRAY_SIZE(vmentry_l1d_param)))
355 return sprintf(s, "???\n");
356
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200357 return sprintf(s, "%s\n", vmentry_l1d_param[l1tf_vmx_mitigation].option);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200358}
359
360static const struct kernel_param_ops vmentry_l1d_flush_ops = {
361 .set = vmentry_l1d_flush_set,
362 .get = vmentry_l1d_flush_get,
363};
Thomas Gleixner895ae472018-07-13 16:23:22 +0200364module_param_cb(vmentry_l1d_flush, &vmentry_l1d_flush_ops, NULL, 0644);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200365
Gleb Natapovd99e4152012-12-20 16:57:45 +0200366static u32 vmx_segment_access_rights(struct kvm_segment *var);
Avi Kivity75880a02007-06-20 11:20:04 +0300367
Sean Christopherson453eafb2018-12-20 12:25:17 -0800368void vmx_vmexit(void);
369
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700370#define vmx_insn_failed(fmt...) \
371do { \
372 WARN_ONCE(1, fmt); \
373 pr_warn_ratelimited(fmt); \
374} while (0)
375
Sean Christopherson6e202092019-07-19 13:41:08 -0700376asmlinkage void vmread_error(unsigned long field, bool fault)
377{
378 if (fault)
379 kvm_spurious_fault();
380 else
381 vmx_insn_failed("kvm: vmread failed: field=%lx\n", field);
382}
383
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700384noinline void vmwrite_error(unsigned long field, unsigned long value)
385{
386 vmx_insn_failed("kvm: vmwrite failed: field=%lx val=%lx err=%d\n",
387 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
388}
389
390noinline void vmclear_error(struct vmcs *vmcs, u64 phys_addr)
391{
392 vmx_insn_failed("kvm: vmclear failed: %p/%llx\n", vmcs, phys_addr);
393}
394
395noinline void vmptrld_error(struct vmcs *vmcs, u64 phys_addr)
396{
397 vmx_insn_failed("kvm: vmptrld failed: %p/%llx\n", vmcs, phys_addr);
398}
399
400noinline void invvpid_error(unsigned long ext, u16 vpid, gva_t gva)
401{
402 vmx_insn_failed("kvm: invvpid failed: ext=0x%lx vpid=%u gva=0x%lx\n",
403 ext, vpid, gva);
404}
405
406noinline void invept_error(unsigned long ext, u64 eptp, gpa_t gpa)
407{
408 vmx_insn_failed("kvm: invept failed: ext=0x%lx eptp=%llx gpa=0x%llx\n",
409 ext, eptp, gpa);
410}
411
Avi Kivity6aa8b732006-12-10 02:21:36 -0800412static DEFINE_PER_CPU(struct vmcs *, vmxarea);
Sean Christopherson75edce82018-12-03 13:53:06 -0800413DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300414/*
415 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
416 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
417 */
418static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800419
Sheng Yang2384d2b2008-01-17 15:14:33 +0800420static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
421static DEFINE_SPINLOCK(vmx_vpid_lock);
422
Sean Christopherson3077c192018-12-03 13:53:02 -0800423struct vmcs_config vmcs_config;
424struct vmx_capability vmx_capability;
Sheng Yangd56f5462008-04-25 10:13:16 +0800425
Avi Kivity6aa8b732006-12-10 02:21:36 -0800426#define VMX_SEGMENT_FIELD(seg) \
427 [VCPU_SREG_##seg] = { \
428 .selector = GUEST_##seg##_SELECTOR, \
429 .base = GUEST_##seg##_BASE, \
430 .limit = GUEST_##seg##_LIMIT, \
431 .ar_bytes = GUEST_##seg##_AR_BYTES, \
432 }
433
Mathias Krause772e0312012-08-30 01:30:19 +0200434static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800435 unsigned selector;
436 unsigned base;
437 unsigned limit;
438 unsigned ar_bytes;
439} kvm_vmx_segment_fields[] = {
440 VMX_SEGMENT_FIELD(CS),
441 VMX_SEGMENT_FIELD(DS),
442 VMX_SEGMENT_FIELD(ES),
443 VMX_SEGMENT_FIELD(FS),
444 VMX_SEGMENT_FIELD(GS),
445 VMX_SEGMENT_FIELD(SS),
446 VMX_SEGMENT_FIELD(TR),
447 VMX_SEGMENT_FIELD(LDTR),
448};
449
Sean Christophersonec0241f2020-04-15 13:34:52 -0700450static inline void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
451{
452 vmx->segment_cache.bitmask = 0;
453}
454
Sean Christopherson23420802019-04-19 22:50:57 -0700455static unsigned long host_idt_base;
Avi Kivity26bb0982009-09-07 11:14:12 +0300456
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100457#if IS_ENABLED(CONFIG_HYPERV)
458static bool __read_mostly enlightened_vmcs = true;
459module_param(enlightened_vmcs, bool, 0444);
460
Yi Wang8997f652019-01-21 15:27:05 +0800461static int kvm_fill_hv_flush_list_func(struct hv_guest_mapping_flush_list *flush,
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800462 void *data)
463{
464 struct kvm_tlb_range *range = data;
465
466 return hyperv_fill_flush_guest_mapping_list(flush, range->start_gfn,
467 range->pages);
468}
469
Sean Christopherson978c8342021-03-05 10:31:23 -0800470static inline int hv_remote_flush_root_ept(hpa_t root_ept,
471 struct kvm_tlb_range *range)
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800472{
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800473 if (range)
Sean Christopherson978c8342021-03-05 10:31:23 -0800474 return hyperv_flush_guest_mapping_range(root_ept,
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800475 kvm_fill_hv_flush_list_func, (void *)range);
476 else
Sean Christopherson978c8342021-03-05 10:31:23 -0800477 return hyperv_flush_guest_mapping(root_ept);
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800478}
479
480static int hv_remote_flush_tlb_with_range(struct kvm *kvm,
481 struct kvm_tlb_range *range)
Tianyu Lan877ad952018-07-19 08:40:23 +0000482{
Sean Christophersonb68aa15c2021-03-05 10:31:15 -0800483 struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
Lan Tianyua5c214d2018-10-13 22:54:05 +0800484 struct kvm_vcpu *vcpu;
Sean Christopherson978c8342021-03-05 10:31:23 -0800485 int ret = 0, i, nr_unique_valid_roots;
486 hpa_t root;
Tianyu Lan877ad952018-07-19 08:40:23 +0000487
Sean Christopherson978c8342021-03-05 10:31:23 -0800488 spin_lock(&kvm_vmx->hv_root_ept_lock);
Tianyu Lan877ad952018-07-19 08:40:23 +0000489
Sean Christopherson978c8342021-03-05 10:31:23 -0800490 if (!VALID_PAGE(kvm_vmx->hv_root_ept)) {
491 nr_unique_valid_roots = 0;
Tianyu Lan877ad952018-07-19 08:40:23 +0000492
Sean Christophersoncdbd4b42021-03-05 10:31:18 -0800493 /*
Sean Christopherson978c8342021-03-05 10:31:23 -0800494 * Flush all valid roots, and see if all vCPUs have converged
495 * on a common root, in which case future flushes can skip the
496 * loop and flush the common root.
Sean Christophersoncdbd4b42021-03-05 10:31:18 -0800497 */
Lan Tianyu53963a72018-12-06 15:34:36 +0800498 kvm_for_each_vcpu(i, vcpu, kvm) {
Sean Christopherson978c8342021-03-05 10:31:23 -0800499 root = to_vmx(vcpu)->hv_root_ept;
500 if (!VALID_PAGE(root) || root == kvm_vmx->hv_root_ept)
Sean Christopherson288bee22021-03-05 10:31:16 -0800501 continue;
502
Sean Christophersoncdbd4b42021-03-05 10:31:18 -0800503 /*
Sean Christopherson978c8342021-03-05 10:31:23 -0800504 * Set the tracked root to the first valid root. Keep
505 * this root for the entirety of the loop even if more
506 * roots are encountered as a low effort optimization
507 * to avoid flushing the same (first) root again.
Sean Christophersoncdbd4b42021-03-05 10:31:18 -0800508 */
Sean Christopherson978c8342021-03-05 10:31:23 -0800509 if (++nr_unique_valid_roots == 1)
510 kvm_vmx->hv_root_ept = root;
Vitaly Kuznetsov5f8bb002018-10-11 12:03:12 +0200511
Sean Christopherson14072e52021-03-05 10:31:22 -0800512 if (!ret)
Sean Christopherson978c8342021-03-05 10:31:23 -0800513 ret = hv_remote_flush_root_ept(root, range);
Sean Christopherson14072e52021-03-05 10:31:22 -0800514
515 /*
Sean Christopherson978c8342021-03-05 10:31:23 -0800516 * Stop processing roots if a failure occurred and
517 * multiple valid roots have already been detected.
Sean Christopherson14072e52021-03-05 10:31:22 -0800518 */
Sean Christopherson978c8342021-03-05 10:31:23 -0800519 if (ret && nr_unique_valid_roots > 1)
Sean Christopherson14072e52021-03-05 10:31:22 -0800520 break;
Lan Tianyu53963a72018-12-06 15:34:36 +0800521 }
Sean Christophersoncdbd4b42021-03-05 10:31:18 -0800522
523 /*
Sean Christopherson978c8342021-03-05 10:31:23 -0800524 * The optimized flush of a single root can't be used if there
525 * are multiple valid roots (obviously).
Sean Christophersoncdbd4b42021-03-05 10:31:18 -0800526 */
Sean Christopherson978c8342021-03-05 10:31:23 -0800527 if (nr_unique_valid_roots > 1)
528 kvm_vmx->hv_root_ept = INVALID_PAGE;
Lan Tianyua5c214d2018-10-13 22:54:05 +0800529 } else {
Sean Christopherson978c8342021-03-05 10:31:23 -0800530 ret = hv_remote_flush_root_ept(kvm_vmx->hv_root_ept, range);
Tianyu Lan877ad952018-07-19 08:40:23 +0000531 }
Tianyu Lan877ad952018-07-19 08:40:23 +0000532
Sean Christopherson978c8342021-03-05 10:31:23 -0800533 spin_unlock(&kvm_vmx->hv_root_ept_lock);
Tianyu Lan877ad952018-07-19 08:40:23 +0000534 return ret;
535}
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800536static int hv_remote_flush_tlb(struct kvm *kvm)
537{
538 return hv_remote_flush_tlb_with_range(kvm, NULL);
539}
540
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800541static int hv_enable_direct_tlbflush(struct kvm_vcpu *vcpu)
542{
543 struct hv_enlightened_vmcs *evmcs;
544 struct hv_partition_assist_pg **p_hv_pa_pg =
Vitaly Kuznetsov05f04ae2021-01-26 14:48:09 +0100545 &to_kvm_hv(vcpu->kvm)->hv_pa_pg;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800546 /*
547 * Synthetic VM-Exit is not enabled in current code and so All
548 * evmcs in singe VM shares same assist page.
549 */
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200550 if (!*p_hv_pa_pg)
Sean Christophersoneba04b22021-03-30 19:30:25 -0700551 *p_hv_pa_pg = kzalloc(PAGE_SIZE, GFP_KERNEL_ACCOUNT);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200552
553 if (!*p_hv_pa_pg)
554 return -ENOMEM;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800555
556 evmcs = (struct hv_enlightened_vmcs *)to_vmx(vcpu)->loaded_vmcs->vmcs;
557
558 evmcs->partition_assist_page =
559 __pa(*p_hv_pa_pg);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200560 evmcs->hv_vm_id = (unsigned long)vcpu->kvm;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800561 evmcs->hv_enlightenments_control.nested_flush_hypercall = 1;
562
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800563 return 0;
564}
565
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100566#endif /* IS_ENABLED(CONFIG_HYPERV) */
567
Sean Christopherson978c8342021-03-05 10:31:23 -0800568static void hv_track_root_ept(struct kvm_vcpu *vcpu, hpa_t root_ept)
Sean Christophersonc82f1b62021-03-05 10:31:20 -0800569{
570#if IS_ENABLED(CONFIG_HYPERV)
571 struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
572
573 if (kvm_x86_ops.tlb_remote_flush == hv_remote_flush_tlb) {
Sean Christopherson978c8342021-03-05 10:31:23 -0800574 spin_lock(&kvm_vmx->hv_root_ept_lock);
575 to_vmx(vcpu)->hv_root_ept = root_ept;
576 if (root_ept != kvm_vmx->hv_root_ept)
577 kvm_vmx->hv_root_ept = INVALID_PAGE;
578 spin_unlock(&kvm_vmx->hv_root_ept_lock);
Sean Christophersonc82f1b62021-03-05 10:31:20 -0800579 }
580#endif
581}
582
Yunhong Jiang64672c92016-06-13 14:19:59 -0700583/*
584 * Comment's format: document - errata name - stepping - processor name.
585 * Refer from
586 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
587 */
588static u32 vmx_preemption_cpu_tfms[] = {
589/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
5900x000206E6,
591/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
592/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
593/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
5940x00020652,
595/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
5960x00020655,
597/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
598/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
599/*
600 * 320767.pdf - AAP86 - B1 -
601 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
602 */
6030x000106E5,
604/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
6050x000106A0,
606/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
6070x000106A1,
608/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
6090x000106A4,
610 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
611 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
612 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
6130x000106A5,
Wei Huang3d82c562018-12-03 14:13:32 -0600614 /* Xeon E3-1220 V2 */
6150x000306A8,
Yunhong Jiang64672c92016-06-13 14:19:59 -0700616};
617
618static inline bool cpu_has_broken_vmx_preemption_timer(void)
619{
620 u32 eax = cpuid_eax(0x00000001), i;
621
622 /* Clear the reserved bits */
623 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +0000624 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -0700625 if (eax == vmx_preemption_cpu_tfms[i])
626 return true;
627
628 return false;
629}
630
Paolo Bonzini35754c92015-07-29 12:05:37 +0200631static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800632{
Paolo Bonzini35754c92015-07-29 12:05:37 +0200633 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800634}
635
Sheng Yang04547152009-04-01 15:52:31 +0800636static inline bool report_flexpriority(void)
637{
638 return flexpriority_enabled;
639}
640
Alexander Graf3eb90012020-09-25 16:34:20 +0200641static int possible_passthrough_msr_slot(u32 msr)
642{
643 u32 i;
644
645 for (i = 0; i < ARRAY_SIZE(vmx_possible_passthrough_msrs); i++)
646 if (vmx_possible_passthrough_msrs[i] == msr)
647 return i;
648
649 return -ENOENT;
650}
651
652static bool is_valid_passthrough_msr(u32 msr)
653{
654 bool r;
655
656 switch (msr) {
657 case 0x800 ... 0x8ff:
658 /* x2APIC MSRs. These are handled in vmx_update_msr_bitmap_x2apic() */
659 return true;
660 case MSR_IA32_RTIT_STATUS:
661 case MSR_IA32_RTIT_OUTPUT_BASE:
662 case MSR_IA32_RTIT_OUTPUT_MASK:
663 case MSR_IA32_RTIT_CR3_MATCH:
664 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
665 /* PT MSRs. These are handled in pt_update_intercept_for_msr() */
Like Xu1b5ac3222021-02-01 13:10:34 +0800666 case MSR_LBR_SELECT:
667 case MSR_LBR_TOS:
668 case MSR_LBR_INFO_0 ... MSR_LBR_INFO_0 + 31:
669 case MSR_LBR_NHM_FROM ... MSR_LBR_NHM_FROM + 31:
670 case MSR_LBR_NHM_TO ... MSR_LBR_NHM_TO + 31:
671 case MSR_LBR_CORE_FROM ... MSR_LBR_CORE_FROM + 8:
672 case MSR_LBR_CORE_TO ... MSR_LBR_CORE_TO + 8:
673 /* LBR MSRs. These are handled in vmx_update_intercept_for_lbr_msrs() */
Alexander Graf3eb90012020-09-25 16:34:20 +0200674 return true;
675 }
676
677 r = possible_passthrough_msr_slot(msr) != -ENOENT;
678
679 WARN(!r, "Invalid MSR %x, please adapt vmx_possible_passthrough_msrs[]", msr);
680
681 return r;
682}
683
Sean Christophersond85a8032020-09-23 11:04:06 -0700684struct vmx_uret_msr *vmx_find_uret_msr(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300685{
686 int i;
687
Sean Christopherson8ea8b8d2021-05-04 10:17:29 -0700688 i = kvm_find_user_return_msr(msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300689 if (i >= 0)
Sean Christophersoneb3db1b2020-09-23 11:03:58 -0700690 return &vmx->guest_uret_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000691 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800692}
693
Sean Christopherson7bf662b2020-09-23 11:04:07 -0700694static int vmx_set_guest_uret_msr(struct vcpu_vmx *vmx,
695 struct vmx_uret_msr *msr, u64 data)
Paolo Bonzinib07a5c52019-11-18 12:23:01 -0500696{
Sean Christophersonee9d22e2021-05-04 10:17:28 -0700697 unsigned int slot = msr - vmx->guest_uret_msrs;
Paolo Bonzinib07a5c52019-11-18 12:23:01 -0500698 int ret = 0;
699
700 u64 old_msr_data = msr->data;
701 msr->data = data;
Sean Christophersonee9d22e2021-05-04 10:17:28 -0700702 if (msr->load_into_hardware) {
Paolo Bonzinib07a5c52019-11-18 12:23:01 -0500703 preempt_disable();
Sean Christophersonee9d22e2021-05-04 10:17:28 -0700704 ret = kvm_set_user_return_msr(slot, msr->data, msr->mask);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -0500705 preempt_enable();
706 if (ret)
707 msr->data = old_msr_data;
708 }
709 return ret;
710}
711
Dave Young2965faa2015-09-09 15:38:55 -0700712#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800713static void crash_vmclear_local_loaded_vmcss(void)
714{
715 int cpu = raw_smp_processor_id();
716 struct loaded_vmcs *v;
717
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800718 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
719 loaded_vmcss_on_cpu_link)
720 vmcs_clear(v->vmcs);
721}
Dave Young2965faa2015-09-09 15:38:55 -0700722#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800723
Nadav Har'Eld462b812011-05-24 15:26:10 +0300724static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800725{
Nadav Har'Eld462b812011-05-24 15:26:10 +0300726 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -0800727 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -0800728
Nadav Har'Eld462b812011-05-24 15:26:10 +0300729 if (loaded_vmcs->cpu != cpu)
730 return; /* vcpu migration can race with cpu offline */
731 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800732 per_cpu(current_vmcs, cpu) = NULL;
Sean Christopherson31603d42020-03-21 12:37:49 -0700733
734 vmcs_clear(loaded_vmcs->vmcs);
735 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
736 vmcs_clear(loaded_vmcs->shadow_vmcs);
737
Nadav Har'Eld462b812011-05-24 15:26:10 +0300738 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800739
740 /*
Sean Christopherson31603d42020-03-21 12:37:49 -0700741 * Ensure all writes to loaded_vmcs, including deleting it from its
742 * current percpu list, complete before setting loaded_vmcs->vcpu to
743 * -1, otherwise a different cpu can see vcpu == -1 first and add
744 * loaded_vmcs to its percpu list before it's deleted from this cpu's
745 * list. Pairs with the smp_rmb() in vmx_vcpu_load_vmcs().
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800746 */
747 smp_wmb();
748
Sean Christopherson31603d42020-03-21 12:37:49 -0700749 loaded_vmcs->cpu = -1;
750 loaded_vmcs->launched = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800751}
752
Sean Christopherson89b0c9f2018-12-03 13:53:07 -0800753void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800754{
Xiao Guangronge6c7d322012-11-28 20:53:15 +0800755 int cpu = loaded_vmcs->cpu;
756
757 if (cpu != -1)
758 smp_call_function_single(cpu,
759 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800760}
761
Avi Kivity2fb92db2011-04-27 19:42:18 +0300762static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
763 unsigned field)
764{
765 bool ret;
766 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
767
Sean Christophersoncb3c1e22019-09-27 14:45:22 -0700768 if (!kvm_register_is_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS)) {
769 kvm_register_mark_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS);
Avi Kivity2fb92db2011-04-27 19:42:18 +0300770 vmx->segment_cache.bitmask = 0;
771 }
772 ret = vmx->segment_cache.bitmask & mask;
773 vmx->segment_cache.bitmask |= mask;
774 return ret;
775}
776
777static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
778{
779 u16 *p = &vmx->segment_cache.seg[seg].selector;
780
781 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
782 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
783 return *p;
784}
785
786static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
787{
788 ulong *p = &vmx->segment_cache.seg[seg].base;
789
790 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
791 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
792 return *p;
793}
794
795static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
796{
797 u32 *p = &vmx->segment_cache.seg[seg].limit;
798
799 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
800 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
801 return *p;
802}
803
804static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
805{
806 u32 *p = &vmx->segment_cache.seg[seg].ar;
807
808 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
809 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
810 return *p;
811}
812
Jason Baronb6a7cc32021-01-14 22:27:54 -0500813void vmx_update_exception_bitmap(struct kvm_vcpu *vcpu)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300814{
815 u32 eb;
816
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100817 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -0800818 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Liran Alon9e869482018-03-12 13:12:51 +0200819 /*
820 * Guest access to VMware backdoor ports could legitimately
821 * trigger #GP because of TSS I/O permission bitmap.
822 * We intercept those #GP and allow access to them anyway
823 * as VMware does.
824 */
825 if (enable_vmware_backdoor)
826 eb |= (1u << GP_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100827 if ((vcpu->guest_debug &
828 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
829 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
830 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300831 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300832 eb = ~0;
Paolo Bonzinia0c13432020-07-10 17:48:08 +0200833 if (!vmx_need_pf_intercept(vcpu))
Miaohe Lin49f933d2020-02-27 11:20:54 +0800834 eb &= ~(1u << PF_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +0300835
836 /* When we are running a nested L2 guest and L1 specified for it a
837 * certain exception bitmap, we must trap the same exceptions and pass
838 * them to L1. When running L2, we will only handle the exceptions
839 * specified above if L1 did not want them.
840 */
841 if (is_guest_mode(vcpu))
842 eb |= get_vmcs12(vcpu)->exception_bitmap;
Paolo Bonzinib502e6e2020-09-29 08:31:32 -0400843 else {
844 /*
845 * If EPT is enabled, #PF is only trapped if MAXPHYADDR is mismatched
846 * between guest and host. In that case we only care about present
847 * faults. For vmcs02, however, PFEC_MASK and PFEC_MATCH are set in
848 * prepare_vmcs02_rare.
849 */
850 bool selective_pf_trap = enable_ept && (eb & (1u << PF_VECTOR));
851 int mask = selective_pf_trap ? PFERR_PRESENT_MASK : 0;
852 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, mask);
853 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, mask);
854 }
Nadav Har'El36cf24e2011-05-25 23:15:08 +0300855
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300856 vmcs_write32(EXCEPTION_BITMAP, eb);
857}
858
Ashok Raj15d45072018-02-01 22:59:43 +0100859/*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100860 * Check if MSR is intercepted for currently loaded MSR bitmap.
861 */
862static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
863{
864 unsigned long *msr_bitmap;
865 int f = sizeof(unsigned long);
866
867 if (!cpu_has_vmx_msr_bitmap())
868 return true;
869
870 msr_bitmap = to_vmx(vcpu)->loaded_vmcs->msr_bitmap;
871
872 if (msr <= 0x1fff) {
873 return !!test_bit(msr, msr_bitmap + 0x800 / f);
874 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
875 msr &= 0x1fff;
876 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
877 }
878
879 return true;
880}
881
Gleb Natapov2961e8762013-11-25 15:37:13 +0200882static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
883 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200884{
Gleb Natapov2961e8762013-11-25 15:37:13 +0200885 vm_entry_controls_clearbit(vmx, entry);
886 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200887}
888
Sean Christophersona128a932020-09-23 11:03:57 -0700889int vmx_find_loadstore_msr_slot(struct vmx_msrs *m, u32 msr)
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400890{
891 unsigned int i;
892
893 for (i = 0; i < m->nr; ++i) {
894 if (m->val[i].index == msr)
895 return i;
896 }
897 return -ENOENT;
898}
899
Avi Kivity61d2ef22010-04-28 16:40:38 +0300900static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
901{
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400902 int i;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300903 struct msr_autoload *m = &vmx->msr_autoload;
904
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200905 switch (msr) {
906 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800907 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200908 clear_atomic_switch_msr_special(vmx,
909 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200910 VM_EXIT_LOAD_IA32_EFER);
911 return;
912 }
913 break;
914 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800915 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200916 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200917 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
918 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
919 return;
920 }
921 break;
Avi Kivity110312c2010-12-21 12:54:20 +0200922 }
Sean Christophersona128a932020-09-23 11:03:57 -0700923 i = vmx_find_loadstore_msr_slot(&m->guest, msr);
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400924 if (i < 0)
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400925 goto skip_guest;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400926 --m->guest.nr;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400927 m->guest.val[i] = m->guest.val[m->guest.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400928 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Avi Kivity110312c2010-12-21 12:54:20 +0200929
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400930skip_guest:
Sean Christophersona128a932020-09-23 11:03:57 -0700931 i = vmx_find_loadstore_msr_slot(&m->host, msr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400932 if (i < 0)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300933 return;
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400934
935 --m->host.nr;
936 m->host.val[i] = m->host.val[m->host.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400937 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300938}
939
Gleb Natapov2961e8762013-11-25 15:37:13 +0200940static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
941 unsigned long entry, unsigned long exit,
942 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
943 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200944{
945 vmcs_write64(guest_val_vmcs, guest_val);
Sean Christopherson5a5e8a12018-09-26 09:23:56 -0700946 if (host_val_vmcs != HOST_IA32_EFER)
947 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +0200948 vm_entry_controls_setbit(vmx, entry);
949 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200950}
951
Avi Kivity61d2ef22010-04-28 16:40:38 +0300952static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400953 u64 guest_val, u64 host_val, bool entry_only)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300954{
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400955 int i, j = 0;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300956 struct msr_autoload *m = &vmx->msr_autoload;
957
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200958 switch (msr) {
959 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800960 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200961 add_atomic_switch_msr_special(vmx,
962 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200963 VM_EXIT_LOAD_IA32_EFER,
964 GUEST_IA32_EFER,
965 HOST_IA32_EFER,
966 guest_val, host_val);
967 return;
968 }
969 break;
970 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800971 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200972 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200973 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
974 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
975 GUEST_IA32_PERF_GLOBAL_CTRL,
976 HOST_IA32_PERF_GLOBAL_CTRL,
977 guest_val, host_val);
978 return;
979 }
980 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +0100981 case MSR_IA32_PEBS_ENABLE:
982 /* PEBS needs a quiescent period after being disabled (to write
983 * a record). Disabling PEBS through VMX MSR swapping doesn't
984 * provide that period, so a CPU could write host's record into
985 * guest's memory.
986 */
987 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +0200988 }
989
Sean Christophersona128a932020-09-23 11:03:57 -0700990 i = vmx_find_loadstore_msr_slot(&m->guest, msr);
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400991 if (!entry_only)
Sean Christophersona128a932020-09-23 11:03:57 -0700992 j = vmx_find_loadstore_msr_slot(&m->host, msr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300993
Sean Christophersonce833b22020-09-23 11:03:56 -0700994 if ((i < 0 && m->guest.nr == MAX_NR_LOADSTORE_MSRS) ||
995 (j < 0 && m->host.nr == MAX_NR_LOADSTORE_MSRS)) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +0200996 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +0200997 "Can't add msr %x\n", msr);
998 return;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300999 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -04001000 if (i < 0) {
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -04001001 i = m->guest.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04001002 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -04001003 }
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04001004 m->guest.val[i].index = msr;
1005 m->guest.val[i].value = guest_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +03001006
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04001007 if (entry_only)
1008 return;
1009
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -04001010 if (j < 0) {
1011 j = m->host.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04001012 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +03001013 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -04001014 m->host.val[j].index = msr;
1015 m->host.val[j].value = host_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +03001016}
1017
Sean Christopherson86e3e492020-09-23 11:04:04 -07001018static bool update_transition_efer(struct vcpu_vmx *vmx)
Eddie Dong2cc51562007-05-21 07:28:09 +03001019{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001020 u64 guest_efer = vmx->vcpu.arch.efer;
1021 u64 ignore_bits = 0;
Sean Christopherson86e3e492020-09-23 11:04:04 -07001022 int i;
Eddie Dong2cc51562007-05-21 07:28:09 +03001023
Paolo Bonzini9167ab72019-10-27 16:23:23 +01001024 /* Shadow paging assumes NX to be available. */
1025 if (!enable_ept)
1026 guest_efer |= EFER_NX;
Roel Kluin3a34a882009-08-04 02:08:45 -07001027
Avi Kivity51c6cf62007-08-29 03:48:05 +03001028 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001029 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03001030 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001031 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001032#ifdef CONFIG_X86_64
1033 ignore_bits |= EFER_LMA | EFER_LME;
1034 /* SCE is meaningful only in long mode on Intel */
1035 if (guest_efer & EFER_LMA)
1036 ignore_bits &= ~(u64)EFER_SCE;
1037#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03001038
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08001039 /*
1040 * On EPT, we can't emulate NX, so we must switch EFER atomically.
1041 * On CPUs that support "load IA32_EFER", always switch EFER
1042 * atomically, since it's faster than switching it manually.
1043 */
Sean Christophersonc73da3f2018-12-03 13:53:00 -08001044 if (cpu_has_load_ia32_efer() ||
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08001045 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03001046 if (!(guest_efer & EFER_LMA))
1047 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08001048 if (guest_efer != host_efer)
1049 add_atomic_switch_msr(vmx, MSR_EFER,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04001050 guest_efer, host_efer, false);
Sean Christopherson02343cf2018-09-26 09:23:43 -07001051 else
1052 clear_atomic_switch_msr(vmx, MSR_EFER);
Avi Kivity84ad33e2010-04-28 16:42:29 +03001053 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001054 }
Sean Christopherson86e3e492020-09-23 11:04:04 -07001055
Sean Christopherson8ea8b8d2021-05-04 10:17:29 -07001056 i = kvm_find_user_return_msr(MSR_EFER);
Sean Christopherson86e3e492020-09-23 11:04:04 -07001057 if (i < 0)
1058 return false;
1059
1060 clear_atomic_switch_msr(vmx, MSR_EFER);
1061
1062 guest_efer &= ~ignore_bits;
1063 guest_efer |= host_efer & ignore_bits;
1064
1065 vmx->guest_uret_msrs[i].data = guest_efer;
1066 vmx->guest_uret_msrs[i].mask = ~ignore_bits;
1067
1068 return true;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001069}
1070
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001071#ifdef CONFIG_X86_32
1072/*
1073 * On 32-bit kernels, VM exits still load the FS and GS bases from the
1074 * VMCS rather than the segment table. KVM uses this helper to figure
1075 * out the current bases to poke them into the VMCS before entry.
1076 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001077static unsigned long segment_base(u16 selector)
1078{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001079 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001080 unsigned long v;
1081
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001082 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001083 return 0;
1084
Thomas Garnier45fc8752017-03-14 10:05:08 -07001085 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001086
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001087 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001088 u16 ldt_selector = kvm_read_ldt();
1089
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001090 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001091 return 0;
1092
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001093 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001094 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001095 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001096 return v;
1097}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001098#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001099
Sean Christophersone348ac72019-12-10 15:24:33 -08001100static inline bool pt_can_write_msr(struct vcpu_vmx *vmx)
1101{
Sean Christopherson2ef76192020-03-02 15:56:22 -08001102 return vmx_pt_mode_is_host_guest() &&
Sean Christophersone348ac72019-12-10 15:24:33 -08001103 !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
1104}
1105
Sean Christopherson1cc6cbc2020-09-24 12:42:48 -07001106static inline bool pt_output_base_valid(struct kvm_vcpu *vcpu, u64 base)
1107{
1108 /* The base must be 128-byte aligned and a legal physical address. */
Sean Christopherson636e8b72021-02-03 16:01:10 -08001109 return kvm_vcpu_is_legal_aligned_gpa(vcpu, base, 128);
Sean Christopherson1cc6cbc2020-09-24 12:42:48 -07001110}
1111
Chao Peng2ef444f2018-10-24 16:05:12 +08001112static inline void pt_load_msr(struct pt_ctx *ctx, u32 addr_range)
1113{
1114 u32 i;
1115
1116 wrmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1117 wrmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1118 wrmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1119 wrmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1120 for (i = 0; i < addr_range; i++) {
1121 wrmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1122 wrmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1123 }
1124}
1125
1126static inline void pt_save_msr(struct pt_ctx *ctx, u32 addr_range)
1127{
1128 u32 i;
1129
1130 rdmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1131 rdmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1132 rdmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1133 rdmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1134 for (i = 0; i < addr_range; i++) {
1135 rdmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1136 rdmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1137 }
1138}
1139
1140static void pt_guest_enter(struct vcpu_vmx *vmx)
1141{
Sean Christopherson2ef76192020-03-02 15:56:22 -08001142 if (vmx_pt_mode_is_system())
Chao Peng2ef444f2018-10-24 16:05:12 +08001143 return;
1144
Chao Peng2ef444f2018-10-24 16:05:12 +08001145 /*
Chao Pengb08c2892018-10-24 16:05:15 +08001146 * GUEST_IA32_RTIT_CTL is already set in the VMCS.
1147 * Save host state before VM entry.
Chao Peng2ef444f2018-10-24 16:05:12 +08001148 */
Chao Pengb08c2892018-10-24 16:05:15 +08001149 rdmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
Chao Peng2ef444f2018-10-24 16:05:12 +08001150 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1151 wrmsrl(MSR_IA32_RTIT_CTL, 0);
1152 pt_save_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1153 pt_load_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1154 }
1155}
1156
1157static void pt_guest_exit(struct vcpu_vmx *vmx)
1158{
Sean Christopherson2ef76192020-03-02 15:56:22 -08001159 if (vmx_pt_mode_is_system())
Chao Peng2ef444f2018-10-24 16:05:12 +08001160 return;
1161
1162 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1163 pt_save_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1164 pt_load_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1165 }
1166
1167 /* Reload host state (IA32_RTIT_CTL will be cleared on VM exit). */
1168 wrmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
1169}
1170
Sean Christopherson13b964a2019-05-07 09:06:31 -07001171void vmx_set_host_fs_gs(struct vmcs_host_state *host, u16 fs_sel, u16 gs_sel,
1172 unsigned long fs_base, unsigned long gs_base)
1173{
1174 if (unlikely(fs_sel != host->fs_sel)) {
1175 if (!(fs_sel & 7))
1176 vmcs_write16(HOST_FS_SELECTOR, fs_sel);
1177 else
1178 vmcs_write16(HOST_FS_SELECTOR, 0);
1179 host->fs_sel = fs_sel;
1180 }
1181 if (unlikely(gs_sel != host->gs_sel)) {
1182 if (!(gs_sel & 7))
1183 vmcs_write16(HOST_GS_SELECTOR, gs_sel);
1184 else
1185 vmcs_write16(HOST_GS_SELECTOR, 0);
1186 host->gs_sel = gs_sel;
1187 }
1188 if (unlikely(fs_base != host->fs_base)) {
1189 vmcs_writel(HOST_FS_BASE, fs_base);
1190 host->fs_base = fs_base;
1191 }
1192 if (unlikely(gs_base != host->gs_base)) {
1193 vmcs_writel(HOST_GS_BASE, gs_base);
1194 host->gs_base = gs_base;
1195 }
1196}
1197
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001198void vmx_prepare_switch_to_guest(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001199{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001200 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersond7ee0392018-07-23 12:32:47 -07001201 struct vmcs_host_state *host_state;
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001202#ifdef CONFIG_X86_64
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01001203 int cpu = raw_smp_processor_id();
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001204#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001205 unsigned long fs_base, gs_base;
1206 u16 fs_sel, gs_sel;
Avi Kivity26bb0982009-09-07 11:14:12 +03001207 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001208
Sean Christophersond264ee02018-08-27 15:21:12 -07001209 vmx->req_immediate_exit = false;
1210
Liran Alonf48b4712018-11-20 18:03:25 +02001211 /*
1212 * Note that guest MSRs to be saved/restored can also be changed
1213 * when guest state is loaded. This happens when guest transitions
1214 * to/from long-mode by setting MSR_EFER.LMA.
1215 */
Sean Christopherson658ece82020-09-23 11:04:01 -07001216 if (!vmx->guest_uret_msrs_loaded) {
1217 vmx->guest_uret_msrs_loaded = true;
Sean Christophersone5fda4b2021-05-04 10:17:32 -07001218 for (i = 0; i < kvm_nr_uret_msrs; ++i) {
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001219 if (!vmx->guest_uret_msrs[i].load_into_hardware)
1220 continue;
1221
1222 kvm_set_user_return_msr(i,
Sean Christophersoneb3db1b2020-09-23 11:03:58 -07001223 vmx->guest_uret_msrs[i].data,
1224 vmx->guest_uret_msrs[i].mask);
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001225 }
Liran Alonf48b4712018-11-20 18:03:25 +02001226 }
wanpeng lic9dfd3f2020-02-17 18:37:43 +08001227
1228 if (vmx->nested.need_vmcs12_to_shadow_sync)
1229 nested_sync_vmcs12_to_shadow(vcpu);
1230
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001231 if (vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001232 return;
1233
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001234 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001235
Avi Kivity33ed6322007-05-02 16:54:03 +03001236 /*
1237 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1238 * allow segment selectors with cpl > 0 or ti == 1.
1239 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07001240 host_state->ldt_sel = kvm_read_ldt();
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01001241
1242#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001243 savesegment(ds, host_state->ds_sel);
1244 savesegment(es, host_state->es_sel);
Sean Christophersone368b872018-07-23 12:32:41 -07001245
1246 gs_base = cpu_kernelmode_gs_base(cpu);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001247 if (likely(is_64bit_mm(current->mm))) {
Thomas Gleixner67580342020-05-28 16:13:52 -04001248 current_save_fsgs();
Sean Christophersone368b872018-07-23 12:32:41 -07001249 fs_sel = current->thread.fsindex;
1250 gs_sel = current->thread.gsindex;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001251 fs_base = current->thread.fsbase;
Sean Christophersone368b872018-07-23 12:32:41 -07001252 vmx->msr_host_kernel_gs_base = current->thread.gsbase;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001253 } else {
Sean Christophersone368b872018-07-23 12:32:41 -07001254 savesegment(fs, fs_sel);
1255 savesegment(gs, gs_sel);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001256 fs_base = read_msr(MSR_FS_BASE);
Sean Christophersone368b872018-07-23 12:32:41 -07001257 vmx->msr_host_kernel_gs_base = read_msr(MSR_KERNEL_GS_BASE);
Avi Kivity33ed6322007-05-02 16:54:03 +03001258 }
1259
Paolo Bonzini4679b612018-09-24 17:23:01 +02001260 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity33ed6322007-05-02 16:54:03 +03001261#else
Sean Christophersone368b872018-07-23 12:32:41 -07001262 savesegment(fs, fs_sel);
1263 savesegment(gs, gs_sel);
1264 fs_base = segment_base(fs_sel);
1265 gs_base = segment_base(gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001266#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001267
Sean Christopherson13b964a2019-05-07 09:06:31 -07001268 vmx_set_host_fs_gs(host_state, fs_sel, gs_sel, fs_base, gs_base);
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001269 vmx->guest_state_loaded = true;
Avi Kivity33ed6322007-05-02 16:54:03 +03001270}
1271
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001272static void vmx_prepare_switch_to_host(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001273{
Sean Christophersond7ee0392018-07-23 12:32:47 -07001274 struct vmcs_host_state *host_state;
1275
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001276 if (!vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001277 return;
1278
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001279 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001280
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001281 ++vmx->vcpu.stat.host_state_reload;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001282
Avi Kivityc8770e72010-11-11 12:37:26 +02001283#ifdef CONFIG_X86_64
Paolo Bonzini4679b612018-09-24 17:23:01 +02001284 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivityc8770e72010-11-11 12:37:26 +02001285#endif
Sean Christophersond7ee0392018-07-23 12:32:47 -07001286 if (host_state->ldt_sel || (host_state->gs_sel & 7)) {
1287 kvm_load_ldt(host_state->ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001288#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001289 load_gs_index(host_state->gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001290#else
Sean Christophersond7ee0392018-07-23 12:32:47 -07001291 loadsegment(gs, host_state->gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001292#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001293 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07001294 if (host_state->fs_sel & 7)
1295 loadsegment(fs, host_state->fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001296#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001297 if (unlikely(host_state->ds_sel | host_state->es_sel)) {
1298 loadsegment(ds, host_state->ds_sel);
1299 loadsegment(es, host_state->es_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001300 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001301#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001302 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001303#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001304 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001305#endif
Thomas Garnier45fc8752017-03-14 10:05:08 -07001306 load_fixmap_gdt(raw_smp_processor_id());
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001307 vmx->guest_state_loaded = false;
Sean Christopherson658ece82020-09-23 11:04:01 -07001308 vmx->guest_uret_msrs_loaded = false;
Avi Kivity33ed6322007-05-02 16:54:03 +03001309}
1310
Sean Christopherson678e3152018-07-23 12:32:43 -07001311#ifdef CONFIG_X86_64
1312static u64 vmx_read_guest_kernel_gs_base(struct vcpu_vmx *vmx)
Avi Kivitya9b21b62008-06-24 11:48:49 +03001313{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001314 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001315 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001316 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1317 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001318 return vmx->msr_guest_kernel_gs_base;
Avi Kivitya9b21b62008-06-24 11:48:49 +03001319}
1320
Sean Christopherson678e3152018-07-23 12:32:43 -07001321static void vmx_write_guest_kernel_gs_base(struct vcpu_vmx *vmx, u64 data)
1322{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001323 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001324 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001325 wrmsrl(MSR_KERNEL_GS_BASE, data);
1326 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001327 vmx->msr_guest_kernel_gs_base = data;
1328}
1329#endif
1330
Sean Christopherson5c911be2020-05-01 09:31:17 -07001331void vmx_vcpu_load_vmcs(struct kvm_vcpu *vcpu, int cpu,
1332 struct loaded_vmcs *buddy)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001333{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001334 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001335 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Sean Christopherson5c911be2020-05-01 09:31:17 -07001336 struct vmcs *prev;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001337
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001338 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01001339 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001340 local_irq_disable();
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001341
1342 /*
Sean Christopherson31603d42020-03-21 12:37:49 -07001343 * Ensure loaded_vmcs->cpu is read before adding loaded_vmcs to
1344 * this cpu's percpu list, otherwise it may not yet be deleted
1345 * from its previous cpu's percpu list. Pairs with the
1346 * smb_wmb() in __loaded_vmcs_clear().
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001347 */
1348 smp_rmb();
1349
Nadav Har'Eld462b812011-05-24 15:26:10 +03001350 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1351 &per_cpu(loaded_vmcss_on_cpu, cpu));
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001352 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001353 }
1354
Sean Christopherson5c911be2020-05-01 09:31:17 -07001355 prev = per_cpu(current_vmcs, cpu);
1356 if (prev != vmx->loaded_vmcs->vmcs) {
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001357 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1358 vmcs_load(vmx->loaded_vmcs->vmcs);
Sean Christopherson5c911be2020-05-01 09:31:17 -07001359
1360 /*
1361 * No indirect branch prediction barrier needed when switching
1362 * the active VMCS within a guest, e.g. on nested VM-Enter.
1363 * The L1 VMM can protect itself with retpolines, IBPB or IBRS.
1364 */
1365 if (!buddy || WARN_ON_ONCE(buddy->vmcs != prev))
1366 indirect_branch_prediction_barrier();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001367 }
1368
1369 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001370 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001371 unsigned long sysenter_esp;
1372
Sean Christophersoneeeb4f62020-03-20 14:28:20 -07001373 /*
1374 * Flush all EPTP/VPID contexts, the new pCPU may have stale
1375 * TLB entries from its previous association with the vCPU.
1376 */
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001377 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001378
Avi Kivity6aa8b732006-12-10 02:21:36 -08001379 /*
1380 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001381 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08001382 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001383 vmcs_writel(HOST_TR_BASE,
Andy Lutomirski72f5e082017-12-04 15:07:20 +01001384 (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001385 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001386
1387 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1388 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08001389
Nadav Har'Eld462b812011-05-24 15:26:10 +03001390 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001391 }
Feng Wu28b835d2015-09-18 22:29:54 +08001392
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001393 /* Setup TSC multiplier */
1394 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07001395 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
1396 decache_tsc_multiplier(vmx);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001397}
1398
1399/*
1400 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1401 * vcpu mutex is already taken.
1402 */
Sean Christopherson1af1bb02020-05-06 16:58:50 -07001403static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001404{
1405 struct vcpu_vmx *vmx = to_vmx(vcpu);
1406
Sean Christopherson5c911be2020-05-01 09:31:17 -07001407 vmx_vcpu_load_vmcs(vcpu, cpu, NULL);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001408
Feng Wu28b835d2015-09-18 22:29:54 +08001409 vmx_vcpu_pi_load(vcpu, cpu);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001410
Wanpeng Li74c55932017-11-29 01:31:20 -08001411 vmx->host_debugctlmsr = get_debugctlmsr();
Feng Wu28b835d2015-09-18 22:29:54 +08001412}
1413
Sean Christopherson13b964a2019-05-07 09:06:31 -07001414static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001415{
Feng Wu28b835d2015-09-18 22:29:54 +08001416 vmx_vcpu_pi_put(vcpu);
1417
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001418 vmx_prepare_switch_to_host(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001419}
1420
Wanpeng Lif244dee2017-07-20 01:11:54 -07001421static bool emulation_required(struct kvm_vcpu *vcpu)
1422{
Sean Christopherson2ba44932020-09-23 11:44:48 -07001423 return emulate_invalid_guest_state && !vmx_guest_state_valid(vcpu);
Wanpeng Lif244dee2017-07-20 01:11:54 -07001424}
1425
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001426unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001427{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001428 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity78ac8b42010-04-08 18:19:35 +03001429 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001430
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001431 if (!kvm_register_is_available(vcpu, VCPU_EXREG_RFLAGS)) {
1432 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Avi Kivity6de12732011-03-07 12:51:22 +02001433 rflags = vmcs_readl(GUEST_RFLAGS);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001434 if (vmx->rmode.vm86_active) {
Avi Kivity6de12732011-03-07 12:51:22 +02001435 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
Sean Christophersone7bddc52019-09-27 14:45:18 -07001436 save_rflags = vmx->rmode.save_rflags;
Avi Kivity6de12732011-03-07 12:51:22 +02001437 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1438 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001439 vmx->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001440 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001441 return vmx->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001442}
1443
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001444void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001445{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001446 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001447 unsigned long old_rflags;
Wanpeng Lif244dee2017-07-20 01:11:54 -07001448
Krish Sadhukhanbddd82d2020-09-21 08:10:25 +00001449 if (is_unrestricted_guest(vcpu)) {
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001450 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001451 vmx->rflags = rflags;
1452 vmcs_writel(GUEST_RFLAGS, rflags);
1453 return;
1454 }
1455
1456 old_rflags = vmx_get_rflags(vcpu);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001457 vmx->rflags = rflags;
1458 if (vmx->rmode.vm86_active) {
1459 vmx->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001460 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001461 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001462 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07001463
Sean Christophersone7bddc52019-09-27 14:45:18 -07001464 if ((old_rflags ^ vmx->rflags) & X86_EFLAGS_VM)
1465 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001466}
1467
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001468u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001469{
1470 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1471 int ret = 0;
1472
1473 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001474 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001475 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001476 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001477
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02001478 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001479}
1480
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001481void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001482{
1483 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1484 u32 interruptibility = interruptibility_old;
1485
1486 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1487
Jan Kiszka48005f62010-02-19 19:38:07 +01001488 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001489 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001490 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001491 interruptibility |= GUEST_INTR_STATE_STI;
1492
1493 if ((interruptibility != interruptibility_old))
1494 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1495}
1496
Chao Pengbf8c55d2018-10-24 16:05:14 +08001497static int vmx_rtit_ctl_check(struct kvm_vcpu *vcpu, u64 data)
1498{
1499 struct vcpu_vmx *vmx = to_vmx(vcpu);
1500 unsigned long value;
1501
1502 /*
1503 * Any MSR write that attempts to change bits marked reserved will
1504 * case a #GP fault.
1505 */
1506 if (data & vmx->pt_desc.ctl_bitmask)
1507 return 1;
1508
1509 /*
1510 * Any attempt to modify IA32_RTIT_CTL while TraceEn is set will
1511 * result in a #GP unless the same write also clears TraceEn.
1512 */
1513 if ((vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) &&
1514 ((vmx->pt_desc.guest.ctl ^ data) & ~RTIT_CTL_TRACEEN))
1515 return 1;
1516
1517 /*
1518 * WRMSR to IA32_RTIT_CTL that sets TraceEn but clears this bit
1519 * and FabricEn would cause #GP, if
1520 * CPUID.(EAX=14H, ECX=0):ECX.SNGLRGNOUT[bit 2] = 0
1521 */
1522 if ((data & RTIT_CTL_TRACEEN) && !(data & RTIT_CTL_TOPA) &&
1523 !(data & RTIT_CTL_FABRIC_EN) &&
1524 !intel_pt_validate_cap(vmx->pt_desc.caps,
1525 PT_CAP_single_range_output))
1526 return 1;
1527
1528 /*
1529 * MTCFreq, CycThresh and PSBFreq encodings check, any MSR write that
Ingo Molnard9f6e122021-03-18 15:28:01 +01001530 * utilize encodings marked reserved will cause a #GP fault.
Chao Pengbf8c55d2018-10-24 16:05:14 +08001531 */
1532 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc_periods);
1533 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc) &&
1534 !test_bit((data & RTIT_CTL_MTC_RANGE) >>
1535 RTIT_CTL_MTC_RANGE_OFFSET, &value))
1536 return 1;
1537 value = intel_pt_validate_cap(vmx->pt_desc.caps,
1538 PT_CAP_cycle_thresholds);
1539 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1540 !test_bit((data & RTIT_CTL_CYC_THRESH) >>
1541 RTIT_CTL_CYC_THRESH_OFFSET, &value))
1542 return 1;
1543 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_periods);
1544 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1545 !test_bit((data & RTIT_CTL_PSB_FREQ) >>
1546 RTIT_CTL_PSB_FREQ_OFFSET, &value))
1547 return 1;
1548
1549 /*
1550 * If ADDRx_CFG is reserved or the encodings is >2 will
1551 * cause a #GP fault.
1552 */
1553 value = (data & RTIT_CTL_ADDR0) >> RTIT_CTL_ADDR0_OFFSET;
1554 if ((value && (vmx->pt_desc.addr_range < 1)) || (value > 2))
1555 return 1;
1556 value = (data & RTIT_CTL_ADDR1) >> RTIT_CTL_ADDR1_OFFSET;
1557 if ((value && (vmx->pt_desc.addr_range < 2)) || (value > 2))
1558 return 1;
1559 value = (data & RTIT_CTL_ADDR2) >> RTIT_CTL_ADDR2_OFFSET;
1560 if ((value && (vmx->pt_desc.addr_range < 3)) || (value > 2))
1561 return 1;
1562 value = (data & RTIT_CTL_ADDR3) >> RTIT_CTL_ADDR3_OFFSET;
1563 if ((value && (vmx->pt_desc.addr_range < 4)) || (value > 2))
1564 return 1;
1565
1566 return 0;
1567}
1568
Sean Christopherson09e3e2a2020-09-15 16:27:02 -07001569static bool vmx_can_emulate_instruction(struct kvm_vcpu *vcpu, void *insn, int insn_len)
1570{
Sean Christopherson3c0c2ad2021-04-12 16:21:37 +12001571 /*
1572 * Emulation of instructions in SGX enclaves is impossible as RIP does
1573 * not point tthe failing instruction, and even if it did, the code
1574 * stream is inaccessible. Inject #UD instead of exiting to userspace
1575 * so that guest userspace can't DoS the guest simply by triggering
1576 * emulation (enclaves are CPL3 only).
1577 */
1578 if (to_vmx(vcpu)->exit_reason.enclave_mode) {
1579 kvm_queue_exception(vcpu, UD_VECTOR);
1580 return false;
1581 }
Sean Christopherson09e3e2a2020-09-15 16:27:02 -07001582 return true;
1583}
1584
Sean Christopherson1957aa62019-08-27 14:40:39 -07001585static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001586{
Sean Christopherson3c0c2ad2021-04-12 16:21:37 +12001587 union vmx_exit_reason exit_reason = to_vmx(vcpu)->exit_reason;
Paolo Bonzinifede8072020-04-27 11:55:59 -04001588 unsigned long rip, orig_rip;
Sean Christopherson3c0c2ad2021-04-12 16:21:37 +12001589 u32 instr_len;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001590
Sean Christopherson1957aa62019-08-27 14:40:39 -07001591 /*
1592 * Using VMCS.VM_EXIT_INSTRUCTION_LEN on EPT misconfig depends on
1593 * undefined behavior: Intel's SDM doesn't mandate the VMCS field be
1594 * set when EPT misconfig occurs. In practice, real hardware updates
1595 * VM_EXIT_INSTRUCTION_LEN on EPT misconfig, but other hypervisors
1596 * (namely Hyper-V) don't set it due to it being undefined behavior,
1597 * i.e. we end up advancing IP with some random value.
1598 */
1599 if (!static_cpu_has(X86_FEATURE_HYPERVISOR) ||
Sean Christopherson3c0c2ad2021-04-12 16:21:37 +12001600 exit_reason.basic != EXIT_REASON_EPT_MISCONFIG) {
1601 instr_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
1602
1603 /*
1604 * Emulating an enclave's instructions isn't supported as KVM
1605 * cannot access the enclave's memory or its true RIP, e.g. the
1606 * vmcs.GUEST_RIP points at the exit point of the enclave, not
1607 * the RIP that actually triggered the VM-Exit. But, because
1608 * most instructions that cause VM-Exit will #UD in an enclave,
1609 * most instruction-based VM-Exits simply do not occur.
1610 *
1611 * There are a few exceptions, notably the debug instructions
1612 * INT1ICEBRK and INT3, as they are allowed in debug enclaves
1613 * and generate #DB/#BP as expected, which KVM might intercept.
1614 * But again, the CPU does the dirty work and saves an instr
1615 * length of zero so VMMs don't shoot themselves in the foot.
1616 * WARN if KVM tries to skip a non-zero length instruction on
1617 * a VM-Exit from an enclave.
1618 */
1619 if (!instr_len)
1620 goto rip_updated;
1621
1622 WARN(exit_reason.enclave_mode,
1623 "KVM: skipping instruction after SGX enclave VM-Exit");
1624
Paolo Bonzinifede8072020-04-27 11:55:59 -04001625 orig_rip = kvm_rip_read(vcpu);
Sean Christopherson3c0c2ad2021-04-12 16:21:37 +12001626 rip = orig_rip + instr_len;
Paolo Bonzinifede8072020-04-27 11:55:59 -04001627#ifdef CONFIG_X86_64
1628 /*
1629 * We need to mask out the high 32 bits of RIP if not in 64-bit
1630 * mode, but just finding out that we are in 64-bit mode is
1631 * quite expensive. Only do it if there was a carry.
1632 */
1633 if (unlikely(((rip ^ orig_rip) >> 31) == 3) && !is_64_bit_mode(vcpu))
1634 rip = (u32)rip;
1635#endif
Sean Christopherson1957aa62019-08-27 14:40:39 -07001636 kvm_rip_write(vcpu, rip);
1637 } else {
1638 if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
1639 return 0;
1640 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001641
Sean Christopherson3c0c2ad2021-04-12 16:21:37 +12001642rip_updated:
Glauber Costa2809f5d2009-05-12 16:21:05 -04001643 /* skipping an emulated instruction also counts */
1644 vmx_set_interrupt_shadow(vcpu, 0);
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001645
Sean Christopherson60fc3d02019-08-27 14:40:38 -07001646 return 1;
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001647}
1648
Vitaly Kuznetsov7a35e512020-06-05 13:59:05 +02001649/*
Oliver Upton5ef8acb2020-02-07 02:36:07 -08001650 * Recognizes a pending MTF VM-exit and records the nested state for later
1651 * delivery.
1652 */
1653static void vmx_update_emulated_instruction(struct kvm_vcpu *vcpu)
1654{
1655 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1656 struct vcpu_vmx *vmx = to_vmx(vcpu);
1657
1658 if (!is_guest_mode(vcpu))
1659 return;
1660
1661 /*
1662 * Per the SDM, MTF takes priority over debug-trap exceptions besides
1663 * T-bit traps. As instruction emulation is completed (i.e. at the
1664 * instruction boundary), any #DB exception pending delivery must be a
1665 * debug-trap. Record the pending MTF state to be delivered in
1666 * vmx_check_nested_events().
1667 */
1668 if (nested_cpu_has_mtf(vmcs12) &&
1669 (!vcpu->arch.exception.pending ||
1670 vcpu->arch.exception.nr == DB_VECTOR))
1671 vmx->nested.mtf_pending = true;
1672 else
1673 vmx->nested.mtf_pending = false;
1674}
1675
1676static int vmx_skip_emulated_instruction(struct kvm_vcpu *vcpu)
1677{
1678 vmx_update_emulated_instruction(vcpu);
1679 return skip_emulated_instruction(vcpu);
1680}
1681
Wanpeng Licaa057a2018-03-12 04:53:03 -07001682static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
1683{
1684 /*
1685 * Ensure that we clear the HLT state in the VMCS. We don't need to
1686 * explicitly skip the instruction because if the HLT state is set,
1687 * then the instruction is already executing and RIP has already been
1688 * advanced.
1689 */
1690 if (kvm_hlt_in_guest(vcpu->kvm) &&
1691 vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
1692 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
1693}
1694
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001695static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02001696{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001697 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001698 unsigned nr = vcpu->arch.exception.nr;
1699 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001700 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001701 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001702
Jim Mattsonda998b42018-10-16 14:29:22 -07001703 kvm_deliver_exception_payload(vcpu);
1704
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001705 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001706 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001707 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1708 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001709
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001710 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001711 int inc_eip = 0;
1712 if (kvm_exception_is_soft(nr))
1713 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07001714 kvm_inject_realmode_interrupt(vcpu, nr, inc_eip);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001715 return;
1716 }
1717
Sean Christophersonadd5ff72018-03-23 09:34:00 -07001718 WARN_ON_ONCE(vmx->emulation_required);
1719
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001720 if (kvm_exception_is_soft(nr)) {
1721 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1722 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001723 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1724 } else
1725 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1726
1727 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Wanpeng Licaa057a2018-03-12 04:53:03 -07001728
1729 vmx_clear_hlt(vcpu);
Avi Kivity298101d2007-11-25 13:41:11 +02001730}
1731
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001732static void vmx_setup_uret_msr(struct vcpu_vmx *vmx, unsigned int msr,
1733 bool load_into_hardware)
Eddie Donga75beee2007-05-17 18:55:15 +03001734{
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001735 struct vmx_uret_msr *uret_msr;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001736
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001737 uret_msr = vmx_find_uret_msr(vmx, msr);
1738 if (!uret_msr)
Sean Christophersonbd65ba82020-09-23 11:04:05 -07001739 return;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001740
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001741 uret_msr->load_into_hardware = load_into_hardware;
Eddie Donga75beee2007-05-17 18:55:15 +03001742}
1743
1744/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001745 * Set up the vmcs to automatically save and restore system
1746 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1747 * mode, as fiddling with msrs is very expensive.
1748 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001749static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001750{
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001751#ifdef CONFIG_X86_64
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001752 bool load_syscall_msrs;
1753
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001754 /*
1755 * The SYSCALL MSRs are only needed on long mode guests, and only
1756 * when EFER.SCE is set.
1757 */
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001758 load_syscall_msrs = is_long_mode(&vmx->vcpu) &&
1759 (vmx->vcpu.arch.efer & EFER_SCE);
1760
1761 vmx_setup_uret_msr(vmx, MSR_STAR, load_syscall_msrs);
1762 vmx_setup_uret_msr(vmx, MSR_LSTAR, load_syscall_msrs);
1763 vmx_setup_uret_msr(vmx, MSR_SYSCALL_MASK, load_syscall_msrs);
Eddie Donga75beee2007-05-17 18:55:15 +03001764#endif
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001765 vmx_setup_uret_msr(vmx, MSR_EFER, update_transition_efer(vmx));
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001766
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001767 vmx_setup_uret_msr(vmx, MSR_TSC_AUX,
1768 guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP) ||
1769 guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDPID));
Sean Christophersonbd65ba82020-09-23 11:04:05 -07001770
Sean Christopherson5e17c622021-05-04 10:17:30 -07001771 /*
1772 * hle=0, rtm=0, tsx_ctrl=1 can be found with some combinations of new
1773 * kernel and old userspace. If those guests run on a tsx=off host, do
1774 * allow guests to use TSX_CTRL, but don't change the value in hardware
1775 * so that TSX remains always disabled.
1776 */
1777 vmx_setup_uret_msr(vmx, MSR_IA32_TSX_CTRL, boot_cpu_has(X86_FEATURE_RTM));
Avi Kivity58972972009-02-24 22:26:47 +02001778
Yang Zhang8d146952013-01-25 10:18:50 +08001779 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01001780 vmx_update_msr_bitmap(&vmx->vcpu);
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001781
1782 /*
1783 * The set of MSRs to load may have changed, reload MSRs before the
1784 * next VM-Enter.
1785 */
1786 vmx->guest_uret_msrs_loaded = false;
Avi Kivitye38aea32007-04-19 13:22:48 +03001787}
1788
Leonid Shatz326e7422018-11-06 12:14:25 +02001789static u64 vmx_write_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001790{
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001791 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1792 u64 g_tsc_offset = 0;
Leonid Shatz326e7422018-11-06 12:14:25 +02001793
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001794 /*
1795 * We're here if L1 chose not to trap WRMSR to TSC. According
1796 * to the spec, this should set L1's TSC; The offset that L1
1797 * set for L2 remains unchanged, and still needs to be added
1798 * to the newly set TSC to get L2's TSC.
1799 */
1800 if (is_guest_mode(vcpu) &&
Xiaoyao Li5e3d3942019-12-06 16:45:26 +08001801 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETTING))
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001802 g_tsc_offset = vmcs12->tsc_offset;
1803
1804 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
1805 vcpu->arch.tsc_offset - g_tsc_offset,
1806 offset);
1807 vmcs_write64(TSC_OFFSET, offset + g_tsc_offset);
1808 return offset + g_tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001809}
1810
Nadav Har'El801d3422011-05-25 23:02:23 +03001811/*
1812 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
1813 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
1814 * all guests if the "nested" module option is off, and can also be disabled
1815 * for a single guest by disabling its VMX cpuid bit.
1816 */
Sean Christopherson7c97fcb2018-12-03 13:53:17 -08001817bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
Nadav Har'El801d3422011-05-25 23:02:23 +03001818{
Radim Krčmářd6321d42017-08-05 00:12:49 +02001819 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03001820}
1821
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001822static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
1823 uint64_t val)
1824{
1825 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
1826
1827 return !(val & ~valid_bits);
1828}
1829
Tom Lendacky801e4592018-02-21 13:39:51 -06001830static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
1831{
Paolo Bonzini13893092018-02-26 13:40:09 +01001832 switch (msr->index) {
1833 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1834 if (!nested)
1835 return 1;
1836 return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
Like Xu27461da32020-05-29 15:43:45 +08001837 case MSR_IA32_PERF_CAPABILITIES:
1838 msr->data = vmx_get_perf_capabilities();
1839 return 0;
Paolo Bonzini13893092018-02-26 13:40:09 +01001840 default:
Peter Xu12bc2132020-06-22 18:04:42 -04001841 return KVM_MSR_RET_INVALID;
Paolo Bonzini13893092018-02-26 13:40:09 +01001842 }
Tom Lendacky801e4592018-02-21 13:39:51 -06001843}
1844
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001845/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001846 * Reads an msr value (of 'msr_index') into 'pdata'.
1847 * Returns 0 on success, non-0 otherwise.
1848 * Assumes vcpu_load() was already called.
1849 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001850static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001851{
Borislav Petkova6cb0992017-12-20 12:50:28 +01001852 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersoneb3db1b2020-09-23 11:03:58 -07001853 struct vmx_uret_msr *msr;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001854 u32 index;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001855
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001856 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001857#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001858 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001859 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001860 break;
1861 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001862 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001863 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001864 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001865 msr_info->data = vmx_read_guest_kernel_gs_base(vmx);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001866 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03001867#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08001868 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001869 return kvm_get_msr_common(vcpu, msr_info);
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001870 case MSR_IA32_TSX_CTRL:
1871 if (!msr_info->host_initiated &&
1872 !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
1873 return 1;
Sean Christophersoneb3db1b2020-09-23 11:03:58 -07001874 goto find_uret_msr;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08001875 case MSR_IA32_UMWAIT_CONTROL:
1876 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
1877 return 1;
1878
1879 msr_info->data = vmx->msr_ia32_umwait_control;
1880 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001881 case MSR_IA32_SPEC_CTRL:
1882 if (!msr_info->host_initiated &&
Paolo Bonzini39485ed2020-12-03 09:40:15 -05001883 !guest_has_spec_ctrl_msr(vcpu))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001884 return 1;
1885
1886 msr_info->data = to_vmx(vcpu)->spec_ctrl;
1887 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001888 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001889 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001890 break;
1891 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001892 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001893 break;
1894 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001895 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001896 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001897 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001898 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001899 (!msr_info->host_initiated &&
1900 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001901 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001902 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001903 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001904 case MSR_IA32_MCG_EXT_CTL:
1905 if (!msr_info->host_initiated &&
Borislav Petkova6cb0992017-12-20 12:50:28 +01001906 !(vmx->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08001907 FEAT_CTL_LMCE_ENABLED))
Jan Kiszkacae50132014-01-04 18:47:22 +01001908 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001909 msr_info->data = vcpu->arch.mcg_ext_ctl;
1910 break;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08001911 case MSR_IA32_FEAT_CTL:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001912 msr_info->data = vmx->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01001913 break;
Sean Christopherson8f102442021-04-12 16:21:40 +12001914 case MSR_IA32_SGXLEPUBKEYHASH0 ... MSR_IA32_SGXLEPUBKEYHASH3:
1915 if (!msr_info->host_initiated &&
1916 !guest_cpuid_has(vcpu, X86_FEATURE_SGX_LC))
1917 return 1;
1918 msr_info->data = to_vmx(vcpu)->msr_ia32_sgxlepubkeyhash
1919 [msr_info->index - MSR_IA32_SGXLEPUBKEYHASH0];
1920 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01001921 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1922 if (!nested_vmx_allowed(vcpu))
1923 return 1;
Vitaly Kuznetsov31de3d22020-02-05 13:30:33 +01001924 if (vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
1925 &msr_info->data))
1926 return 1;
1927 /*
1928 * Enlightened VMCS v1 doesn't have certain fields, but buggy
1929 * Hyper-V versions are still trying to use corresponding
1930 * features when they are exposed. Filter out the essential
1931 * minimum.
1932 */
1933 if (!msr_info->host_initiated &&
1934 vmx->nested.enlightened_vmcs_enabled)
1935 nested_evmcs_filter_control_msr(msr_info->index,
1936 &msr_info->data);
1937 break;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001938 case MSR_IA32_RTIT_CTL:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001939 if (!vmx_pt_mode_is_host_guest())
Chao Pengbf8c55d2018-10-24 16:05:14 +08001940 return 1;
1941 msr_info->data = vmx->pt_desc.guest.ctl;
1942 break;
1943 case MSR_IA32_RTIT_STATUS:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001944 if (!vmx_pt_mode_is_host_guest())
Chao Pengbf8c55d2018-10-24 16:05:14 +08001945 return 1;
1946 msr_info->data = vmx->pt_desc.guest.status;
1947 break;
1948 case MSR_IA32_RTIT_CR3_MATCH:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001949 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001950 !intel_pt_validate_cap(vmx->pt_desc.caps,
1951 PT_CAP_cr3_filtering))
1952 return 1;
1953 msr_info->data = vmx->pt_desc.guest.cr3_match;
1954 break;
1955 case MSR_IA32_RTIT_OUTPUT_BASE:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001956 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001957 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1958 PT_CAP_topa_output) &&
1959 !intel_pt_validate_cap(vmx->pt_desc.caps,
1960 PT_CAP_single_range_output)))
1961 return 1;
1962 msr_info->data = vmx->pt_desc.guest.output_base;
1963 break;
1964 case MSR_IA32_RTIT_OUTPUT_MASK:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001965 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001966 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1967 PT_CAP_topa_output) &&
1968 !intel_pt_validate_cap(vmx->pt_desc.caps,
1969 PT_CAP_single_range_output)))
1970 return 1;
1971 msr_info->data = vmx->pt_desc.guest.output_mask;
1972 break;
1973 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
1974 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
Sean Christopherson2ef76192020-03-02 15:56:22 -08001975 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001976 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
1977 PT_CAP_num_address_ranges)))
1978 return 1;
1979 if (index % 2)
1980 msr_info->data = vmx->pt_desc.guest.addr_b[index / 2];
1981 else
1982 msr_info->data = vmx->pt_desc.guest.addr_a[index / 2];
1983 break;
Like Xud8550662021-01-08 09:36:55 +08001984 case MSR_IA32_DEBUGCTLMSR:
1985 msr_info->data = vmcs_read64(GUEST_IA32_DEBUGCTL);
1986 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001987 default:
Sean Christophersoneb3db1b2020-09-23 11:03:58 -07001988 find_uret_msr:
Sean Christophersond85a8032020-09-23 11:04:06 -07001989 msr = vmx_find_uret_msr(vmx, msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08001990 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001991 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08001992 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001993 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001994 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001995 }
1996
Avi Kivity6aa8b732006-12-10 02:21:36 -08001997 return 0;
1998}
1999
Sean Christopherson24085002020-04-28 16:10:24 -07002000static u64 nested_vmx_truncate_sysenter_addr(struct kvm_vcpu *vcpu,
2001 u64 data)
2002{
2003#ifdef CONFIG_X86_64
2004 if (!guest_cpuid_has(vcpu, X86_FEATURE_LM))
2005 return (u32)data;
2006#endif
2007 return (unsigned long)data;
2008}
2009
Like Xuc6462362021-02-01 13:10:31 +08002010static u64 vcpu_supported_debugctl(struct kvm_vcpu *vcpu)
2011{
2012 u64 debugctl = vmx_supported_debugctl();
2013
2014 if (!intel_pmu_lbr_is_enabled(vcpu))
Like Xue6209a32021-02-01 13:10:36 +08002015 debugctl &= ~DEBUGCTLMSR_LBR_MASK;
Like Xuc6462362021-02-01 13:10:31 +08002016
Paolo Bonzini76ea4382021-05-06 06:30:04 -04002017 if (!guest_cpuid_has(vcpu, X86_FEATURE_BUS_LOCK_DETECT))
2018 debugctl &= ~DEBUGCTLMSR_BUS_LOCK_DETECT;
2019
Like Xuc6462362021-02-01 13:10:31 +08002020 return debugctl;
2021}
2022
Avi Kivity6aa8b732006-12-10 02:21:36 -08002023/*
Miaohe Lin311497e2019-12-11 14:26:25 +08002024 * Writes msr value into the appropriate "register".
Avi Kivity6aa8b732006-12-10 02:21:36 -08002025 * Returns 0 on success, non-0 otherwise.
2026 * Assumes vcpu_load() was already called.
2027 */
Will Auld8fe8ab42012-11-29 12:42:12 -08002028static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002029{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002030 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersoneb3db1b2020-09-23 11:03:58 -07002031 struct vmx_uret_msr *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03002032 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08002033 u32 msr_index = msr_info->index;
2034 u64 data = msr_info->data;
Chao Pengbf8c55d2018-10-24 16:05:14 +08002035 u32 index;
Eddie Dong2cc51562007-05-21 07:28:09 +03002036
Avi Kivity6aa8b732006-12-10 02:21:36 -08002037 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08002038 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08002039 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03002040 break;
Avi Kivity16175a72009-03-23 22:13:44 +02002041#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002042 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002043 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002044 vmcs_writel(GUEST_FS_BASE, data);
2045 break;
2046 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002047 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002048 vmcs_writel(GUEST_GS_BASE, data);
2049 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002050 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07002051 vmx_write_guest_kernel_gs_base(vmx, data);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002052 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002053#endif
2054 case MSR_IA32_SYSENTER_CS:
Sean Christophersonde70d272019-05-07 09:06:36 -07002055 if (is_guest_mode(vcpu))
2056 get_vmcs12(vcpu)->guest_sysenter_cs = data;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002057 vmcs_write32(GUEST_SYSENTER_CS, data);
2058 break;
2059 case MSR_IA32_SYSENTER_EIP:
Sean Christopherson24085002020-04-28 16:10:24 -07002060 if (is_guest_mode(vcpu)) {
2061 data = nested_vmx_truncate_sysenter_addr(vcpu, data);
Sean Christophersonde70d272019-05-07 09:06:36 -07002062 get_vmcs12(vcpu)->guest_sysenter_eip = data;
Sean Christopherson24085002020-04-28 16:10:24 -07002063 }
Avi Kivityf5b42c32007-03-06 12:05:53 +02002064 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002065 break;
2066 case MSR_IA32_SYSENTER_ESP:
Sean Christopherson24085002020-04-28 16:10:24 -07002067 if (is_guest_mode(vcpu)) {
2068 data = nested_vmx_truncate_sysenter_addr(vcpu, data);
Sean Christophersonde70d272019-05-07 09:06:36 -07002069 get_vmcs12(vcpu)->guest_sysenter_esp = data;
Sean Christopherson24085002020-04-28 16:10:24 -07002070 }
Avi Kivityf5b42c32007-03-06 12:05:53 +02002071 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002072 break;
Like Xud8550662021-01-08 09:36:55 +08002073 case MSR_IA32_DEBUGCTLMSR: {
Like Xuc6462362021-02-01 13:10:31 +08002074 u64 invalid = data & ~vcpu_supported_debugctl(vcpu);
Like Xud8550662021-01-08 09:36:55 +08002075 if (invalid & (DEBUGCTLMSR_BTF|DEBUGCTLMSR_LBR)) {
2076 if (report_ignored_msrs)
2077 vcpu_unimpl(vcpu, "%s: BTF|LBR in IA32_DEBUGCTLMSR 0x%llx, nop\n",
2078 __func__, data);
2079 data &= ~(DEBUGCTLMSR_BTF|DEBUGCTLMSR_LBR);
2080 invalid &= ~(DEBUGCTLMSR_BTF|DEBUGCTLMSR_LBR);
2081 }
2082
2083 if (invalid)
2084 return 1;
2085
Sean Christopherson699a1ac2019-05-07 09:06:37 -07002086 if (is_guest_mode(vcpu) && get_vmcs12(vcpu)->vm_exit_controls &
2087 VM_EXIT_SAVE_DEBUG_CONTROLS)
2088 get_vmcs12(vcpu)->guest_ia32_debugctl = data;
2089
Like Xud8550662021-01-08 09:36:55 +08002090 vmcs_write64(GUEST_IA32_DEBUGCTL, data);
Like Xu8e129112021-02-01 13:10:33 +08002091 if (intel_pmu_lbr_is_enabled(vcpu) && !to_vmx(vcpu)->lbr_desc.event &&
2092 (data & DEBUGCTLMSR_LBR))
2093 intel_pmu_create_guest_lbr_event(vcpu);
Like Xud8550662021-01-08 09:36:55 +08002094 return 0;
2095 }
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002096 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08002097 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02002098 (!msr_info->host_initiated &&
2099 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002100 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08002101 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07002102 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002103 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08002104 vmcs_write64(GUEST_BNDCFGS, data);
2105 break;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08002106 case MSR_IA32_UMWAIT_CONTROL:
2107 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
2108 return 1;
2109
2110 /* The reserved bit 1 and non-32 bit [63:32] should be zero */
2111 if (data & (BIT_ULL(1) | GENMASK_ULL(63, 32)))
2112 return 1;
2113
2114 vmx->msr_ia32_umwait_control = data;
2115 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002116 case MSR_IA32_SPEC_CTRL:
2117 if (!msr_info->host_initiated &&
Paolo Bonzini39485ed2020-12-03 09:40:15 -05002118 !guest_has_spec_ctrl_msr(vcpu))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002119 return 1;
2120
Maxim Levitsky841c2be2020-07-08 14:57:31 +03002121 if (kvm_spec_ctrl_test_value(data))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002122 return 1;
2123
2124 vmx->spec_ctrl = data;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002125 if (!data)
2126 break;
2127
2128 /*
2129 * For non-nested:
2130 * When it's written (to non-zero) for the first time, pass
2131 * it through.
2132 *
2133 * For nested:
2134 * The handling of the MSR bitmap for L2 guests is done in
Miaohe Lin4d516fe2019-12-11 14:26:21 +08002135 * nested_vmx_prepare_msr_bitmap. We should not touch the
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002136 * vmcs02.msr_bitmap here since it gets completely overwritten
2137 * in the merging. We update the vmcs01 here for L1 as well
2138 * since it will end up touching the MSR anyway now.
2139 */
Aaron Lewis476c9bd2020-09-25 16:34:18 +02002140 vmx_disable_intercept_for_msr(vcpu,
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002141 MSR_IA32_SPEC_CTRL,
2142 MSR_TYPE_RW);
2143 break;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002144 case MSR_IA32_TSX_CTRL:
2145 if (!msr_info->host_initiated &&
2146 !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
2147 return 1;
2148 if (data & ~(TSX_CTRL_RTM_DISABLE | TSX_CTRL_CPUID_CLEAR))
2149 return 1;
Sean Christophersoneb3db1b2020-09-23 11:03:58 -07002150 goto find_uret_msr;
Ashok Raj15d45072018-02-01 22:59:43 +01002151 case MSR_IA32_PRED_CMD:
2152 if (!msr_info->host_initiated &&
Paolo Bonzini39485ed2020-12-03 09:40:15 -05002153 !guest_has_pred_cmd_msr(vcpu))
Ashok Raj15d45072018-02-01 22:59:43 +01002154 return 1;
2155
2156 if (data & ~PRED_CMD_IBPB)
2157 return 1;
Paolo Bonzini39485ed2020-12-03 09:40:15 -05002158 if (!boot_cpu_has(X86_FEATURE_IBPB))
Paolo Bonzini6441fa62020-01-20 16:33:06 +01002159 return 1;
Ashok Raj15d45072018-02-01 22:59:43 +01002160 if (!data)
2161 break;
2162
2163 wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
2164
2165 /*
2166 * For non-nested:
2167 * When it's written (to non-zero) for the first time, pass
2168 * it through.
2169 *
2170 * For nested:
2171 * The handling of the MSR bitmap for L2 guests is done in
Miaohe Lin4d516fe2019-12-11 14:26:21 +08002172 * nested_vmx_prepare_msr_bitmap. We should not touch the
Ashok Raj15d45072018-02-01 22:59:43 +01002173 * vmcs02.msr_bitmap here since it gets completely overwritten
2174 * in the merging.
2175 */
Aaron Lewis476c9bd2020-09-25 16:34:18 +02002176 vmx_disable_intercept_for_msr(vcpu, MSR_IA32_PRED_CMD, MSR_TYPE_W);
Ashok Raj15d45072018-02-01 22:59:43 +01002177 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002178 case MSR_IA32_CR_PAT:
Sean Christophersond28f4292019-05-07 09:06:27 -07002179 if (!kvm_pat_valid(data))
2180 return 1;
2181
Sean Christopherson142e4be2019-05-07 09:06:35 -07002182 if (is_guest_mode(vcpu) &&
2183 get_vmcs12(vcpu)->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
2184 get_vmcs12(vcpu)->guest_ia32_pat = data;
2185
Sheng Yang468d4722008-10-09 16:01:55 +08002186 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2187 vmcs_write64(GUEST_IA32_PAT, data);
2188 vcpu->arch.pat = data;
2189 break;
2190 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002191 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002192 break;
Will Auldba904632012-11-29 12:42:50 -08002193 case MSR_IA32_TSC_ADJUST:
2194 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002195 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08002196 case MSR_IA32_MCG_EXT_CTL:
2197 if ((!msr_info->host_initiated &&
2198 !(to_vmx(vcpu)->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002199 FEAT_CTL_LMCE_ENABLED)) ||
Ashok Rajc45dcc72016-06-22 14:59:56 +08002200 (data & ~MCG_EXT_CTL_LMCE_EN))
2201 return 1;
2202 vcpu->arch.mcg_ext_ctl = data;
2203 break;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002204 case MSR_IA32_FEAT_CTL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08002205 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08002206 (to_vmx(vcpu)->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002207 FEAT_CTL_LOCKED && !msr_info->host_initiated))
Jan Kiszkacae50132014-01-04 18:47:22 +01002208 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08002209 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01002210 if (msr_info->host_initiated && data == 0)
2211 vmx_leave_nested(vcpu);
Sean Christopherson72add912021-04-12 16:21:42 +12002212
2213 /* SGX may be enabled/disabled by guest's firmware */
2214 vmx_write_encls_bitmap(vcpu, NULL);
Jan Kiszkacae50132014-01-04 18:47:22 +01002215 break;
Sean Christopherson8f102442021-04-12 16:21:40 +12002216 case MSR_IA32_SGXLEPUBKEYHASH0 ... MSR_IA32_SGXLEPUBKEYHASH3:
2217 /*
2218 * On real hardware, the LE hash MSRs are writable before
2219 * the firmware sets bit 0 in MSR 0x7a ("activating" SGX),
2220 * at which point SGX related bits in IA32_FEATURE_CONTROL
2221 * become writable.
2222 *
2223 * KVM does not emulate SGX activation for simplicity, so
2224 * allow writes to the LE hash MSRs if IA32_FEATURE_CONTROL
2225 * is unlocked. This is technically not architectural
2226 * behavior, but it's close enough.
2227 */
2228 if (!msr_info->host_initiated &&
2229 (!guest_cpuid_has(vcpu, X86_FEATURE_SGX_LC) ||
2230 ((vmx->msr_ia32_feature_control & FEAT_CTL_LOCKED) &&
2231 !(vmx->msr_ia32_feature_control & FEAT_CTL_SGX_LC_ENABLED))))
2232 return 1;
2233 vmx->msr_ia32_sgxlepubkeyhash
2234 [msr_index - MSR_IA32_SGXLEPUBKEYHASH0] = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01002235 break;
2236 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08002237 if (!msr_info->host_initiated)
2238 return 1; /* they are read-only */
2239 if (!nested_vmx_allowed(vcpu))
2240 return 1;
2241 return vmx_set_vmx_msr(vcpu, msr_index, data);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002242 case MSR_IA32_RTIT_CTL:
Sean Christopherson2ef76192020-03-02 15:56:22 -08002243 if (!vmx_pt_mode_is_host_guest() ||
Luwei Kangee85dec2018-10-24 16:05:16 +08002244 vmx_rtit_ctl_check(vcpu, data) ||
2245 vmx->nested.vmxon)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002246 return 1;
2247 vmcs_write64(GUEST_IA32_RTIT_CTL, data);
2248 vmx->pt_desc.guest.ctl = data;
Aaron Lewis476c9bd2020-09-25 16:34:18 +02002249 pt_update_intercept_for_msr(vcpu);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002250 break;
2251 case MSR_IA32_RTIT_STATUS:
Sean Christophersone348ac72019-12-10 15:24:33 -08002252 if (!pt_can_write_msr(vmx))
2253 return 1;
2254 if (data & MSR_IA32_RTIT_STATUS_MASK)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002255 return 1;
2256 vmx->pt_desc.guest.status = data;
2257 break;
2258 case MSR_IA32_RTIT_CR3_MATCH:
Sean Christophersone348ac72019-12-10 15:24:33 -08002259 if (!pt_can_write_msr(vmx))
2260 return 1;
2261 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2262 PT_CAP_cr3_filtering))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002263 return 1;
2264 vmx->pt_desc.guest.cr3_match = data;
2265 break;
2266 case MSR_IA32_RTIT_OUTPUT_BASE:
Sean Christophersone348ac72019-12-10 15:24:33 -08002267 if (!pt_can_write_msr(vmx))
2268 return 1;
2269 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2270 PT_CAP_topa_output) &&
2271 !intel_pt_validate_cap(vmx->pt_desc.caps,
2272 PT_CAP_single_range_output))
2273 return 1;
Sean Christopherson1cc6cbc2020-09-24 12:42:48 -07002274 if (!pt_output_base_valid(vcpu, data))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002275 return 1;
2276 vmx->pt_desc.guest.output_base = data;
2277 break;
2278 case MSR_IA32_RTIT_OUTPUT_MASK:
Sean Christophersone348ac72019-12-10 15:24:33 -08002279 if (!pt_can_write_msr(vmx))
2280 return 1;
2281 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2282 PT_CAP_topa_output) &&
2283 !intel_pt_validate_cap(vmx->pt_desc.caps,
2284 PT_CAP_single_range_output))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002285 return 1;
2286 vmx->pt_desc.guest.output_mask = data;
2287 break;
2288 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
Sean Christophersone348ac72019-12-10 15:24:33 -08002289 if (!pt_can_write_msr(vmx))
2290 return 1;
Chao Pengbf8c55d2018-10-24 16:05:14 +08002291 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
Sean Christophersone348ac72019-12-10 15:24:33 -08002292 if (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
2293 PT_CAP_num_address_ranges))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002294 return 1;
Sean Christophersonfe6ed362019-12-10 15:24:32 -08002295 if (is_noncanonical_address(data, vcpu))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002296 return 1;
2297 if (index % 2)
2298 vmx->pt_desc.guest.addr_b[index / 2] = data;
2299 else
2300 vmx->pt_desc.guest.addr_a[index / 2] = data;
2301 break;
Paolo Bonzini9c9520c2021-02-02 09:36:08 -05002302 case MSR_IA32_PERF_CAPABILITIES:
2303 if (data && !vcpu_to_pmu(vcpu)->version)
2304 return 1;
2305 if (data & PMU_CAP_LBR_FMT) {
2306 if ((data & PMU_CAP_LBR_FMT) !=
2307 (vmx_get_perf_capabilities() & PMU_CAP_LBR_FMT))
2308 return 1;
2309 if (!intel_pmu_lbr_is_compatible(vcpu))
2310 return 1;
2311 }
2312 ret = kvm_set_msr_common(vcpu, msr_info);
2313 break;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002314
Avi Kivity6aa8b732006-12-10 02:21:36 -08002315 default:
Sean Christophersoneb3db1b2020-09-23 11:03:58 -07002316 find_uret_msr:
Sean Christophersond85a8032020-09-23 11:04:06 -07002317 msr = vmx_find_uret_msr(vmx, msr_index);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05002318 if (msr)
Sean Christopherson7bf662b2020-09-23 11:04:07 -07002319 ret = vmx_set_guest_uret_msr(vmx, msr, data);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05002320 else
2321 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002322 }
2323
Eddie Dong2cc51562007-05-21 07:28:09 +03002324 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002325}
2326
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002327static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002328{
Sean Christophersonf98c1e72020-05-01 21:32:30 -07002329 unsigned long guest_owned_bits;
2330
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002331 kvm_register_mark_available(vcpu, reg);
2332
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002333 switch (reg) {
2334 case VCPU_REGS_RSP:
2335 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2336 break;
2337 case VCPU_REGS_RIP:
2338 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2339 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002340 case VCPU_EXREG_PDPTR:
2341 if (enable_ept)
2342 ept_save_pdptrs(vcpu);
2343 break;
Sean Christophersonbd31fe42020-05-01 21:32:31 -07002344 case VCPU_EXREG_CR0:
2345 guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
2346
2347 vcpu->arch.cr0 &= ~guest_owned_bits;
2348 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & guest_owned_bits;
2349 break;
Sean Christopherson34059c22019-09-27 14:45:23 -07002350 case VCPU_EXREG_CR3:
Krish Sadhukhanbddd82d2020-09-21 08:10:25 +00002351 if (is_unrestricted_guest(vcpu) ||
2352 (enable_ept && is_paging(vcpu)))
Sean Christopherson34059c22019-09-27 14:45:23 -07002353 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
2354 break;
Sean Christophersonf98c1e72020-05-01 21:32:30 -07002355 case VCPU_EXREG_CR4:
2356 guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
2357
2358 vcpu->arch.cr4 &= ~guest_owned_bits;
2359 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & guest_owned_bits;
2360 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002361 default:
Sean Christopherson34059c22019-09-27 14:45:23 -07002362 WARN_ON_ONCE(1);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002363 break;
2364 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002365}
2366
Avi Kivity6aa8b732006-12-10 02:21:36 -08002367static __init int cpu_has_kvm_support(void)
2368{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002369 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002370}
2371
2372static __init int vmx_disabled_by_bios(void)
2373{
Sean Christophersona4d0b2f2019-12-20 20:45:09 -08002374 return !boot_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
2375 !boot_cpu_has(X86_FEATURE_VMX);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002376}
2377
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002378static int kvm_cpu_vmxon(u64 vmxon_pointer)
Dongxiao Xu7725b892010-05-11 18:29:38 +08002379{
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002380 u64 msr;
2381
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002382 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002383
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002384 asm_volatile_goto("1: vmxon %[vmxon_pointer]\n\t"
2385 _ASM_EXTABLE(1b, %l[fault])
2386 : : [vmxon_pointer] "m"(vmxon_pointer)
2387 : : fault);
2388 return 0;
2389
2390fault:
2391 WARN_ONCE(1, "VMXON faulted, MSR_IA32_FEAT_CTL (0x3a) = 0x%llx\n",
2392 rdmsrl_safe(MSR_IA32_FEAT_CTL, &msr) ? 0xdeadbeef : msr);
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002393 cr4_clear_bits(X86_CR4_VMXE);
2394
2395 return -EFAULT;
Dongxiao Xu7725b892010-05-11 18:29:38 +08002396}
2397
Radim Krčmář13a34e02014-08-28 15:13:03 +02002398static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002399{
2400 int cpu = raw_smp_processor_id();
2401 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002402 int r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002403
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07002404 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02002405 return -EBUSY;
2406
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002407 /*
2408 * This can happen if we hot-added a CPU but failed to allocate
2409 * VP assist page for it.
2410 */
2411 if (static_branch_unlikely(&enable_evmcs) &&
2412 !hv_get_vp_assist_page(cpu))
2413 return -EFAULT;
2414
Sean Christopherson5ef940b2020-12-30 16:26:58 -08002415 intel_pt_handle_vmx(1);
2416
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002417 r = kvm_cpu_vmxon(phys_addr);
Sean Christopherson5ef940b2020-12-30 16:26:58 -08002418 if (r) {
2419 intel_pt_handle_vmx(0);
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002420 return r;
Sean Christopherson5ef940b2020-12-30 16:26:58 -08002421 }
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002422
David Hildenbrandfdf288b2017-08-24 20:51:29 +02002423 if (enable_ept)
2424 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02002425
2426 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002427}
2428
Nadav Har'Eld462b812011-05-24 15:26:10 +03002429static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002430{
2431 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002432 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002433
Nadav Har'Eld462b812011-05-24 15:26:10 +03002434 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2435 loaded_vmcss_on_cpu_link)
2436 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002437}
2438
Radim Krčmář13a34e02014-08-28 15:13:03 +02002439static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002440{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002441 vmclear_local_loaded_vmcss();
Sean Christopherson6a289132020-12-30 16:26:59 -08002442
2443 if (cpu_vmxoff())
2444 kvm_spurious_fault();
Sean Christopherson5ef940b2020-12-30 16:26:58 -08002445
2446 intel_pt_handle_vmx(0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002447}
2448
Sean Christopherson7a57c092020-03-12 11:04:16 -07002449/*
2450 * There is no X86_FEATURE for SGX yet, but anyway we need to query CPUID
2451 * directly instead of going through cpu_has(), to ensure KVM is trapping
2452 * ENCLS whenever it's supported in hardware. It does not matter whether
2453 * the host OS supports or has enabled SGX.
2454 */
2455static bool cpu_has_sgx(void)
2456{
2457 return cpuid_eax(0) >= 0x12 && (cpuid_eax(0x12) & BIT(0));
2458}
2459
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002460static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002461 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002462{
2463 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002464 u32 ctl = ctl_min | ctl_opt;
2465
2466 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2467
2468 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2469 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2470
2471 /* Ensure minimum (required) set of control bits are supported. */
2472 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002473 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002474
2475 *result = ctl;
2476 return 0;
2477}
2478
Sean Christopherson7caaa712018-12-03 13:53:01 -08002479static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf,
2480 struct vmx_capability *vmx_cap)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002481{
2482 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002483 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002484 u32 _pin_based_exec_control = 0;
2485 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002486 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002487 u32 _vmexit_control = 0;
2488 u32 _vmentry_control = 0;
2489
Paolo Bonzini13893092018-02-26 13:40:09 +01002490 memset(vmcs_conf, 0, sizeof(*vmcs_conf));
Raghavendra K T10166742012-02-07 23:19:20 +05302491 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002492#ifdef CONFIG_X86_64
2493 CPU_BASED_CR8_LOAD_EXITING |
2494 CPU_BASED_CR8_STORE_EXITING |
2495#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002496 CPU_BASED_CR3_LOAD_EXITING |
2497 CPU_BASED_CR3_STORE_EXITING |
Quan Xu8eb73e2d2017-12-12 16:44:21 +08002498 CPU_BASED_UNCOND_IO_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002499 CPU_BASED_MOV_DR_EXITING |
Xiaoyao Li5e3d3942019-12-06 16:45:26 +08002500 CPU_BASED_USE_TSC_OFFSETTING |
Wanpeng Li4d5422c2018-03-12 04:53:02 -07002501 CPU_BASED_MWAIT_EXITING |
2502 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002503 CPU_BASED_INVLPG_EXITING |
2504 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002505
Sheng Yangf78e0e22007-10-29 09:40:42 +08002506 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002507 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002508 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002509 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2510 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002511 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002512#ifdef CONFIG_X86_64
2513 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2514 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2515 ~CPU_BASED_CR8_STORE_EXITING;
2516#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002517 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002518 min2 = 0;
2519 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002520 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002521 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002522 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002523 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002524 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002525 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Paolo Bonzini0367f202016-07-12 10:44:55 +02002526 SECONDARY_EXEC_DESC |
Sean Christopherson7f3603b2020-09-23 09:50:47 -07002527 SECONDARY_EXEC_ENABLE_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002528 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002529 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002530 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08002531 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08002532 SECONDARY_EXEC_XSAVES |
David Hildenbrand736fdf72017-08-24 20:51:37 +02002533 SECONDARY_EXEC_RDSEED_EXITING |
2534 SECONDARY_EXEC_RDRAND_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002535 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04002536 SECONDARY_EXEC_TSC_SCALING |
Tao Xue69e72fa2019-07-16 14:55:49 +08002537 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE |
Chao Pengf99e3da2018-10-24 16:05:10 +08002538 SECONDARY_EXEC_PT_USE_GPA |
2539 SECONDARY_EXEC_PT_CONCEAL_VMX |
Chenyi Qiangfe6b6bc2020-11-06 17:03:14 +08002540 SECONDARY_EXEC_ENABLE_VMFUNC |
2541 SECONDARY_EXEC_BUS_LOCK_DETECTION;
Sean Christopherson7a57c092020-03-12 11:04:16 -07002542 if (cpu_has_sgx())
2543 opt2 |= SECONDARY_EXEC_ENCLS_EXITING;
Sheng Yangd56f5462008-04-25 10:13:16 +08002544 if (adjust_vmx_controls(min2, opt2,
2545 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002546 &_cpu_based_2nd_exec_control) < 0)
2547 return -EIO;
2548 }
2549#ifndef CONFIG_X86_64
2550 if (!(_cpu_based_2nd_exec_control &
2551 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2552 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2553#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002554
2555 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2556 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002557 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002558 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2559 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002560
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002561 rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
Sean Christopherson7caaa712018-12-03 13:53:01 -08002562 &vmx_cap->ept, &vmx_cap->vpid);
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002563
Sheng Yangd56f5462008-04-25 10:13:16 +08002564 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002565 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2566 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002567 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2568 CPU_BASED_CR3_STORE_EXITING |
2569 CPU_BASED_INVLPG_EXITING);
Sean Christopherson7caaa712018-12-03 13:53:01 -08002570 } else if (vmx_cap->ept) {
2571 vmx_cap->ept = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002572 pr_warn_once("EPT CAP should not exist if not support "
2573 "1-setting enable EPT VM-execution control\n");
2574 }
2575 if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
Sean Christopherson7caaa712018-12-03 13:53:01 -08002576 vmx_cap->vpid) {
2577 vmx_cap->vpid = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002578 pr_warn_once("VPID CAP should not exist if not support "
2579 "1-setting enable VPID VM-execution control\n");
Sheng Yangd56f5462008-04-25 10:13:16 +08002580 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002581
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002582 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002583#ifdef CONFIG_X86_64
2584 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2585#endif
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002586 opt = VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL |
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002587 VM_EXIT_LOAD_IA32_PAT |
2588 VM_EXIT_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002589 VM_EXIT_CLEAR_BNDCFGS |
2590 VM_EXIT_PT_CONCEAL_PIP |
2591 VM_EXIT_CLEAR_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002592 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2593 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002594 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002595
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01002596 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2597 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
2598 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002599 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2600 &_pin_based_exec_control) < 0)
2601 return -EIO;
2602
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02002603 if (cpu_has_broken_vmx_preemption_timer())
2604 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002605 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002606 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08002607 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2608
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01002609 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002610 opt = VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL |
2611 VM_ENTRY_LOAD_IA32_PAT |
2612 VM_ENTRY_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002613 VM_ENTRY_LOAD_BNDCFGS |
2614 VM_ENTRY_PT_CONCEAL_PIP |
2615 VM_ENTRY_LOAD_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002616 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2617 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002618 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002619
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002620 /*
2621 * Some cpus support VM_{ENTRY,EXIT}_IA32_PERF_GLOBAL_CTRL but they
2622 * can't be used due to an errata where VM Exit may incorrectly clear
2623 * IA32_PERF_GLOBAL_CTRL[34:32]. Workaround the errata by using the
2624 * MSR load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2625 */
2626 if (boot_cpu_data.x86 == 0x6) {
2627 switch (boot_cpu_data.x86_model) {
2628 case 26: /* AAK155 */
2629 case 30: /* AAP115 */
2630 case 37: /* AAT100 */
2631 case 44: /* BC86,AAY89,BD102 */
2632 case 46: /* BA97 */
Sean Christopherson85ba2b12019-01-14 12:12:02 -08002633 _vmentry_control &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002634 _vmexit_control &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
2635 pr_warn_once("kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2636 "does not work properly. Using workaround\n");
2637 break;
2638 default:
2639 break;
2640 }
2641 }
2642
2643
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002644 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002645
2646 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2647 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002648 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002649
2650#ifdef CONFIG_X86_64
2651 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2652 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002653 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002654#endif
2655
2656 /* Require Write-Back (WB) memory type for VMCS accesses. */
2657 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002658 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002659
Yang, Sheng002c7f72007-07-31 14:23:01 +03002660 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02002661 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03002662 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002663
Liran Alon2307af12018-06-29 22:59:04 +03002664 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002665
Yang, Sheng002c7f72007-07-31 14:23:01 +03002666 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2667 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002668 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002669 vmcs_conf->vmexit_ctrl = _vmexit_control;
2670 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002671
Vitaly Kuznetsov064eedf2020-10-14 16:33:46 +02002672#if IS_ENABLED(CONFIG_HYPERV)
2673 if (enlightened_vmcs)
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002674 evmcs_sanitize_exec_ctrls(vmcs_conf);
Vitaly Kuznetsov064eedf2020-10-14 16:33:46 +02002675#endif
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002676
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002677 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002678}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002679
Ben Gardon41836832019-02-11 11:02:52 -08002680struct vmcs *alloc_vmcs_cpu(bool shadow, int cpu, gfp_t flags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002681{
2682 int node = cpu_to_node(cpu);
2683 struct page *pages;
2684 struct vmcs *vmcs;
2685
Ben Gardon41836832019-02-11 11:02:52 -08002686 pages = __alloc_pages_node(node, flags, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002687 if (!pages)
2688 return NULL;
2689 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002690 memset(vmcs, 0, vmcs_config.size);
Liran Alon2307af12018-06-29 22:59:04 +03002691
2692 /* KVM supports Enlightened VMCS v1 only */
2693 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002694 vmcs->hdr.revision_id = KVM_EVMCS_VERSION;
Liran Alon2307af12018-06-29 22:59:04 +03002695 else
Liran Alon392b2f22018-06-23 02:35:01 +03002696 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002697
Liran Alon491a6032018-06-23 02:35:12 +03002698 if (shadow)
2699 vmcs->hdr.shadow_vmcs = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002700 return vmcs;
2701}
2702
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002703void free_vmcs(struct vmcs *vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002704{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002705 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002706}
2707
Nadav Har'Eld462b812011-05-24 15:26:10 +03002708/*
2709 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2710 */
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002711void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002712{
2713 if (!loaded_vmcs->vmcs)
2714 return;
2715 loaded_vmcs_clear(loaded_vmcs);
2716 free_vmcs(loaded_vmcs->vmcs);
2717 loaded_vmcs->vmcs = NULL;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002718 if (loaded_vmcs->msr_bitmap)
2719 free_page((unsigned long)loaded_vmcs->msr_bitmap);
Jim Mattson355f4fb2016-10-28 08:29:39 -07002720 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002721}
2722
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002723int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002724{
Liran Alon491a6032018-06-23 02:35:12 +03002725 loaded_vmcs->vmcs = alloc_vmcs(false);
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002726 if (!loaded_vmcs->vmcs)
2727 return -ENOMEM;
2728
Sean Christophersond260f9e2020-03-21 12:37:50 -07002729 vmcs_clear(loaded_vmcs->vmcs);
2730
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002731 loaded_vmcs->shadow_vmcs = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07002732 loaded_vmcs->hv_timer_soft_disabled = false;
Sean Christophersond260f9e2020-03-21 12:37:50 -07002733 loaded_vmcs->cpu = -1;
2734 loaded_vmcs->launched = 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002735
2736 if (cpu_has_vmx_msr_bitmap()) {
Ben Gardon41836832019-02-11 11:02:52 -08002737 loaded_vmcs->msr_bitmap = (unsigned long *)
2738 __get_free_page(GFP_KERNEL_ACCOUNT);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002739 if (!loaded_vmcs->msr_bitmap)
2740 goto out_vmcs;
2741 memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002742
Arnd Bergmann1f008e12018-05-25 17:36:17 +02002743 if (IS_ENABLED(CONFIG_HYPERV) &&
2744 static_branch_unlikely(&enable_evmcs) &&
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002745 (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
2746 struct hv_enlightened_vmcs *evmcs =
2747 (struct hv_enlightened_vmcs *)loaded_vmcs->vmcs;
2748
2749 evmcs->hv_enlightenments_control.msr_bitmap = 1;
2750 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002751 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07002752
2753 memset(&loaded_vmcs->host_state, 0, sizeof(struct vmcs_host_state));
Sean Christopherson3af80fe2019-05-07 12:18:00 -07002754 memset(&loaded_vmcs->controls_shadow, 0,
2755 sizeof(struct vmcs_controls_shadow));
Sean Christophersond7ee0392018-07-23 12:32:47 -07002756
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002757 return 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002758
2759out_vmcs:
2760 free_loaded_vmcs(loaded_vmcs);
2761 return -ENOMEM;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002762}
2763
Sam Ravnborg39959582007-06-01 00:47:13 -07002764static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002765{
2766 int cpu;
2767
Zachary Amsden3230bb42009-09-29 11:38:37 -10002768 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002769 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002770 per_cpu(vmxarea, cpu) = NULL;
2771 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002772}
2773
Avi Kivity6aa8b732006-12-10 02:21:36 -08002774static __init int alloc_kvm_area(void)
2775{
2776 int cpu;
2777
Zachary Amsden3230bb42009-09-29 11:38:37 -10002778 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002779 struct vmcs *vmcs;
2780
Ben Gardon41836832019-02-11 11:02:52 -08002781 vmcs = alloc_vmcs_cpu(false, cpu, GFP_KERNEL);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002782 if (!vmcs) {
2783 free_kvm_area();
2784 return -ENOMEM;
2785 }
2786
Liran Alon2307af12018-06-29 22:59:04 +03002787 /*
2788 * When eVMCS is enabled, alloc_vmcs_cpu() sets
2789 * vmcs->revision_id to KVM_EVMCS_VERSION instead of
2790 * revision_id reported by MSR_IA32_VMX_BASIC.
2791 *
Linus Torvalds312a4662018-12-26 17:03:51 -08002792 * However, even though not explicitly documented by
Liran Alon2307af12018-06-29 22:59:04 +03002793 * TLFS, VMXArea passed as VMXON argument should
2794 * still be marked with revision_id reported by
2795 * physical CPU.
2796 */
2797 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002798 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002799
Avi Kivity6aa8b732006-12-10 02:21:36 -08002800 per_cpu(vmxarea, cpu) = vmcs;
2801 }
2802 return 0;
2803}
2804
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002805static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02002806 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002807{
Gleb Natapovd99e4152012-12-20 16:57:45 +02002808 if (!emulate_invalid_guest_state) {
2809 /*
2810 * CS and SS RPL should be equal during guest entry according
2811 * to VMX spec, but in reality it is not always so. Since vcpu
2812 * is in the middle of the transition from real mode to
2813 * protected mode it is safe to assume that RPL 0 is a good
2814 * default value.
2815 */
2816 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03002817 save->selector &= ~SEGMENT_RPL_MASK;
2818 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02002819 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002820 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02002821 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002822}
2823
2824static void enter_pmode(struct kvm_vcpu *vcpu)
2825{
2826 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002827 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002828
Gleb Natapovd99e4152012-12-20 16:57:45 +02002829 /*
Ingo Molnard9f6e122021-03-18 15:28:01 +01002830 * Update real mode segment cache. It may be not up-to-date if segment
Gleb Natapovd99e4152012-12-20 16:57:45 +02002831 * register was written while vcpu was in a guest mode.
2832 */
2833 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2834 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2835 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2836 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2837 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2838 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
2839
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002840 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002841
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002842 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002843
2844 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002845 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2846 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002847 vmcs_writel(GUEST_RFLAGS, flags);
2848
Rusty Russell66aee912007-07-17 23:34:16 +10002849 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2850 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002851
Jason Baronb6a7cc32021-01-14 22:27:54 -05002852 vmx_update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002853
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002854 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2855 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2856 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2857 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2858 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2859 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002860}
2861
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002862static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002863{
Mathias Krause772e0312012-08-30 01:30:19 +02002864 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02002865 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002866
Gleb Natapovd99e4152012-12-20 16:57:45 +02002867 var.dpl = 0x3;
2868 if (seg == VCPU_SREG_CS)
2869 var.type = 0x3;
2870
2871 if (!emulate_invalid_guest_state) {
2872 var.selector = var.base >> 4;
2873 var.base = var.base & 0xffff0;
2874 var.limit = 0xffff;
2875 var.g = 0;
2876 var.db = 0;
2877 var.present = 1;
2878 var.s = 1;
2879 var.l = 0;
2880 var.unusable = 0;
2881 var.type = 0x3;
2882 var.avl = 0;
2883 if (save->base & 0xf)
2884 printk_once(KERN_WARNING "kvm: segment base is not "
2885 "paragraph aligned when entering "
2886 "protected mode (seg=%d)", seg);
2887 }
2888
2889 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05002890 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02002891 vmcs_write32(sf->limit, var.limit);
2892 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002893}
2894
2895static void enter_rmode(struct kvm_vcpu *vcpu)
2896{
2897 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002898 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002899 struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002900
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002901 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
2902 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2903 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2904 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2905 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002906 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2907 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002908
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002909 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002910
Gleb Natapov776e58e2011-03-13 12:34:27 +02002911 /*
2912 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01002913 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02002914 */
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002915 if (!kvm_vmx->tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02002916 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2917 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02002918
Avi Kivity2fb92db2011-04-27 19:42:18 +03002919 vmx_segment_cache_clear(vmx);
2920
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002921 vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002922 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002923 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2924
2925 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002926 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002927
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002928 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002929
2930 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002931 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Jason Baronb6a7cc32021-01-14 22:27:54 -05002932 vmx_update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002933
Gleb Natapovd99e4152012-12-20 16:57:45 +02002934 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2935 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2936 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2937 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2938 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
2939 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002940
Eddie Dong8668a3c2007-10-10 14:26:45 +08002941 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002942}
2943
Maxim Levitsky72f211e2020-10-01 14:29:53 +03002944int vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
Amit Shah401d10d2009-02-20 22:53:37 +05302945{
2946 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersond85a8032020-09-23 11:04:06 -07002947 struct vmx_uret_msr *msr = vmx_find_uret_msr(vmx, MSR_EFER);
Avi Kivity26bb0982009-09-07 11:14:12 +03002948
Maxim Levitsky72f211e2020-10-01 14:29:53 +03002949 /* Nothing to do if hardware doesn't support EFER. */
Avi Kivity26bb0982009-09-07 11:14:12 +03002950 if (!msr)
Maxim Levitsky72f211e2020-10-01 14:29:53 +03002951 return 0;
Amit Shah401d10d2009-02-20 22:53:37 +05302952
Avi Kivityf6801df2010-01-21 15:31:50 +02002953 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302954 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002955 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302956 msr->data = efer;
2957 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002958 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302959
2960 msr->data = efer & ~EFER_LME;
2961 }
2962 setup_msrs(vmx);
Maxim Levitsky72f211e2020-10-01 14:29:53 +03002963 return 0;
Amit Shah401d10d2009-02-20 22:53:37 +05302964}
2965
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002966#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002967
2968static void enter_lmode(struct kvm_vcpu *vcpu)
2969{
2970 u32 guest_tr_ar;
2971
Avi Kivity2fb92db2011-04-27 19:42:18 +03002972 vmx_segment_cache_clear(to_vmx(vcpu));
2973
Avi Kivity6aa8b732006-12-10 02:21:36 -08002974 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002975 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02002976 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
2977 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002978 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002979 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
2980 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002981 }
Avi Kivityda38f432010-07-06 11:30:49 +03002982 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002983}
2984
2985static void exit_lmode(struct kvm_vcpu *vcpu)
2986{
Gleb Natapov2961e8762013-11-25 15:37:13 +02002987 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03002988 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002989}
2990
2991#endif
2992
Sean Christopherson77809382020-03-20 14:28:18 -07002993static void vmx_flush_tlb_all(struct kvm_vcpu *vcpu)
Sean Christopherson5058b692020-03-20 14:28:14 -07002994{
2995 struct vcpu_vmx *vmx = to_vmx(vcpu);
2996
2997 /*
Sean Christopherson77809382020-03-20 14:28:18 -07002998 * INVEPT must be issued when EPT is enabled, irrespective of VPID, as
2999 * the CPU is not required to invalidate guest-physical mappings on
3000 * VM-Entry, even if VPID is disabled. Guest-physical mappings are
3001 * associated with the root EPT structure and not any particular VPID
3002 * (INVVPID also isn't required to invalidate guest-physical mappings).
Sean Christopherson5058b692020-03-20 14:28:14 -07003003 */
3004 if (enable_ept) {
3005 ept_sync_global();
3006 } else if (enable_vpid) {
3007 if (cpu_has_vmx_invvpid_global()) {
3008 vpid_sync_vcpu_global();
3009 } else {
3010 vpid_sync_vcpu_single(vmx->vpid);
3011 vpid_sync_vcpu_single(vmx->nested.vpid02);
3012 }
3013 }
3014}
3015
Sean Christopherson33d19ec2020-03-20 14:28:16 -07003016static void vmx_flush_tlb_current(struct kvm_vcpu *vcpu)
3017{
Sean Christopherson2a40b902020-07-15 20:41:18 -07003018 struct kvm_mmu *mmu = vcpu->arch.mmu;
3019 u64 root_hpa = mmu->root_hpa;
Sean Christopherson33d19ec2020-03-20 14:28:16 -07003020
3021 /* No flush required if the current context is invalid. */
3022 if (!VALID_PAGE(root_hpa))
3023 return;
3024
3025 if (enable_ept)
Sean Christopherson2a40b902020-07-15 20:41:18 -07003026 ept_sync_context(construct_eptp(vcpu, root_hpa,
3027 mmu->shadow_root_level));
Sean Christopherson33d19ec2020-03-20 14:28:16 -07003028 else if (!is_guest_mode(vcpu))
3029 vpid_sync_context(to_vmx(vcpu)->vpid);
3030 else
3031 vpid_sync_context(nested_get_vpid02(vcpu));
3032}
3033
Junaid Shahidfaff8752018-06-29 13:10:05 -07003034static void vmx_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t addr)
3035{
Junaid Shahidfaff8752018-06-29 13:10:05 -07003036 /*
Sean Christophersonad104b52020-03-20 14:28:11 -07003037 * vpid_sync_vcpu_addr() is a nop if vmx->vpid==0, see the comment in
3038 * vmx_flush_tlb_guest() for an explanation of why this is ok.
Junaid Shahidfaff8752018-06-29 13:10:05 -07003039 */
Sean Christophersonad104b52020-03-20 14:28:11 -07003040 vpid_sync_vcpu_addr(to_vmx(vcpu)->vpid, addr);
Junaid Shahidfaff8752018-06-29 13:10:05 -07003041}
3042
Sean Christophersone64419d2020-03-20 14:28:10 -07003043static void vmx_flush_tlb_guest(struct kvm_vcpu *vcpu)
3044{
3045 /*
3046 * vpid_sync_context() is a nop if vmx->vpid==0, e.g. if enable_vpid==0
3047 * or a vpid couldn't be allocated for this vCPU. VM-Enter and VM-Exit
3048 * are required to flush GVA->{G,H}PA mappings from the TLB if vpid is
3049 * disabled (VM-Enter with vpid enabled and vpid==0 is disallowed),
3050 * i.e. no explicit INVVPID is necessary.
3051 */
3052 vpid_sync_context(to_vmx(vcpu)->vpid);
3053}
3054
Peter Shier43fea4e2020-08-20 16:05:45 -07003055void vmx_ept_load_pdptrs(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08003056{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003057 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3058
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07003059 if (!kvm_register_is_dirty(vcpu, VCPU_EXREG_PDPTR))
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003060 return;
3061
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02003062 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003063 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
3064 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
3065 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
3066 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003067 }
3068}
3069
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003070void ept_save_pdptrs(struct kvm_vcpu *vcpu)
Avi Kivity8f5d5492009-05-31 18:41:29 +03003071{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003072 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3073
Sean Christopherson9932b492020-04-15 13:34:50 -07003074 if (WARN_ON_ONCE(!is_pae_paging(vcpu)))
3075 return;
3076
3077 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3078 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3079 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3080 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003081
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07003082 kvm_register_mark_dirty(vcpu, VCPU_EXREG_PDPTR);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003083}
3084
Sheng Yang14394422008-04-28 12:24:45 +08003085static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3086 unsigned long cr0,
3087 struct kvm_vcpu *vcpu)
3088{
Sean Christopherson2183f562019-05-07 12:17:56 -07003089 struct vcpu_vmx *vmx = to_vmx(vcpu);
3090
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07003091 if (!kvm_register_is_available(vcpu, VCPU_EXREG_CR3))
Sean Christopherson34059c22019-09-27 14:45:23 -07003092 vmx_cache_reg(vcpu, VCPU_EXREG_CR3);
Sheng Yang14394422008-04-28 12:24:45 +08003093 if (!(cr0 & X86_CR0_PG)) {
3094 /* From paging/starting to nonpaging */
Sean Christopherson2183f562019-05-07 12:17:56 -07003095 exec_controls_setbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
3096 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08003097 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003098 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003099 } else if (!is_paging(vcpu)) {
3100 /* From nonpaging to paging */
Sean Christopherson2183f562019-05-07 12:17:56 -07003101 exec_controls_clearbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
3102 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08003103 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003104 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003105 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003106
3107 if (!(cr0 & X86_CR0_WP))
3108 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003109}
3110
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003111void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003112{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003113 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003114 unsigned long hw_cr0;
3115
Sean Christopherson3de63472018-07-13 08:42:30 -07003116 hw_cr0 = (cr0 & ~KVM_VM_CR0_ALWAYS_OFF);
Krish Sadhukhanbddd82d2020-09-21 08:10:25 +00003117 if (is_unrestricted_guest(vcpu))
Gleb Natapov50378782013-02-04 16:00:28 +02003118 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003119 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003120 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003121
Gleb Natapov218e7632013-01-21 15:36:45 +02003122 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3123 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003124
Gleb Natapov218e7632013-01-21 15:36:45 +02003125 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3126 enter_rmode(vcpu);
3127 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003128
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003129#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003130 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003131 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003132 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003133 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003134 exit_lmode(vcpu);
3135 }
3136#endif
3137
Krish Sadhukhanbddd82d2020-09-21 08:10:25 +00003138 if (enable_ept && !is_unrestricted_guest(vcpu))
Sheng Yang14394422008-04-28 12:24:45 +08003139 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3140
Avi Kivity6aa8b732006-12-10 02:21:36 -08003141 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003142 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003143 vcpu->arch.cr0 = cr0;
Sean Christophersonbd31fe42020-05-01 21:32:31 -07003144 kvm_register_mark_available(vcpu, VCPU_EXREG_CR0);
Gleb Natapov14168782013-01-21 15:36:49 +02003145
3146 /* depends on vcpu->arch.cr0 to be set to a new value */
3147 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003148}
3149
Sean Christophersond468d942020-07-15 20:41:20 -07003150static int vmx_get_max_tdp_level(void)
Sean Christopherson0047fca2020-05-01 21:32:33 -07003151{
Sean Christophersond468d942020-07-15 20:41:20 -07003152 if (cpu_has_vmx_ept_5levels())
Sean Christopherson0047fca2020-05-01 21:32:33 -07003153 return 5;
3154 return 4;
3155}
3156
Sean Christophersone83bc092021-03-05 10:31:13 -08003157u64 construct_eptp(struct kvm_vcpu *vcpu, hpa_t root_hpa, int root_level)
Sheng Yang14394422008-04-28 12:24:45 +08003158{
Yu Zhang855feb62017-08-24 20:27:55 +08003159 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08003160
Sean Christopherson2a40b902020-07-15 20:41:18 -07003161 eptp |= (root_level == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08003162
Peter Feiner995f00a2017-06-30 17:26:32 -07003163 if (enable_ept_ad_bits &&
3164 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02003165 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sean Christophersone83bc092021-03-05 10:31:13 -08003166 eptp |= root_hpa;
Sheng Yang14394422008-04-28 12:24:45 +08003167
3168 return eptp;
3169}
3170
Sean Christophersone83bc092021-03-05 10:31:13 -08003171static void vmx_load_mmu_pgd(struct kvm_vcpu *vcpu, hpa_t root_hpa,
3172 int root_level)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003173{
Tianyu Lan877ad952018-07-19 08:40:23 +00003174 struct kvm *kvm = vcpu->kvm;
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003175 bool update_guest_cr3 = true;
Sheng Yang14394422008-04-28 12:24:45 +08003176 unsigned long guest_cr3;
3177 u64 eptp;
3178
Avi Kivity089d0342009-03-23 18:26:32 +02003179 if (enable_ept) {
Sean Christophersone83bc092021-03-05 10:31:13 -08003180 eptp = construct_eptp(vcpu, root_hpa, root_level);
Sheng Yang14394422008-04-28 12:24:45 +08003181 vmcs_write64(EPT_POINTER, eptp);
Tianyu Lan877ad952018-07-19 08:40:23 +00003182
Sean Christopherson978c8342021-03-05 10:31:23 -08003183 hv_track_root_ept(vcpu, root_hpa);
Tianyu Lan877ad952018-07-19 08:40:23 +00003184
Paolo Bonzinidf7e0682020-05-20 08:37:37 -04003185 if (!enable_unrestricted_guest && !is_paging(vcpu))
Tianyu Lan877ad952018-07-19 08:40:23 +00003186 guest_cr3 = to_kvm_vmx(kvm)->ept_identity_map_addr;
Sean Christophersonb17b7432019-09-27 14:45:17 -07003187 else if (test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3188 guest_cr3 = vcpu->arch.cr3;
3189 else /* vmcs01.GUEST_CR3 is already up-to-date. */
3190 update_guest_cr3 = false;
Peter Shier43fea4e2020-08-20 16:05:45 -07003191 vmx_ept_load_pdptrs(vcpu);
Sean Christophersonbe100ef2020-03-20 14:28:33 -07003192 } else {
Sean Christophersone83bc092021-03-05 10:31:13 -08003193 guest_cr3 = root_hpa | kvm_get_active_pcid(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003194 }
3195
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003196 if (update_guest_cr3)
3197 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003198}
3199
Sean Christophersonc2fe3cd2020-10-06 18:44:15 -07003200static bool vmx_is_valid_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
3201{
3202 /*
3203 * We operate under the default treatment of SMM, so VMX cannot be
3204 * enabled under SMM. Note, whether or not VMXE is allowed at all is
Sean Christophersonee69c922020-10-06 18:44:16 -07003205 * handled by kvm_is_valid_cr4().
Sean Christophersonc2fe3cd2020-10-06 18:44:15 -07003206 */
3207 if ((cr4 & X86_CR4_VMXE) && is_smm(vcpu))
3208 return false;
3209
3210 if (to_vmx(vcpu)->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
3211 return false;
3212
3213 return true;
3214}
3215
3216void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003217{
Jim Mattson2259c172020-10-29 10:06:48 -07003218 unsigned long old_cr4 = vcpu->arch.cr4;
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003219 struct vcpu_vmx *vmx = to_vmx(vcpu);
Ben Serebrin085e68e2015-04-16 11:58:05 -07003220 /*
3221 * Pass through host's Machine Check Enable value to hw_cr4, which
3222 * is in force while we are in guest mode. Do not let guests control
3223 * this bit, even if host CR4.MCE == 0.
3224 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003225 unsigned long hw_cr4;
3226
3227 hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
Krish Sadhukhanbddd82d2020-09-21 08:10:25 +00003228 if (is_unrestricted_guest(vcpu))
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003229 hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003230 else if (vmx->rmode.vm86_active)
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003231 hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
3232 else
3233 hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003234
Sean Christopherson64f7a112018-04-30 10:01:06 -07003235 if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
3236 if (cr4 & X86_CR4_UMIP) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003237 secondary_exec_controls_setbit(vmx, SECONDARY_EXEC_DESC);
Sean Christopherson64f7a112018-04-30 10:01:06 -07003238 hw_cr4 &= ~X86_CR4_UMIP;
3239 } else if (!is_guest_mode(vcpu) ||
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003240 !nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC)) {
3241 secondary_exec_controls_clearbit(vmx, SECONDARY_EXEC_DESC);
3242 }
Sean Christopherson64f7a112018-04-30 10:01:06 -07003243 }
Paolo Bonzini0367f202016-07-12 10:44:55 +02003244
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003245 vcpu->arch.cr4 = cr4;
Sean Christophersonf98c1e72020-05-01 21:32:30 -07003246 kvm_register_mark_available(vcpu, VCPU_EXREG_CR4);
Sheng Yang14394422008-04-28 12:24:45 +08003247
Krish Sadhukhanbddd82d2020-09-21 08:10:25 +00003248 if (!is_unrestricted_guest(vcpu)) {
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003249 if (enable_ept) {
3250 if (!is_paging(vcpu)) {
3251 hw_cr4 &= ~X86_CR4_PAE;
3252 hw_cr4 |= X86_CR4_PSE;
3253 } else if (!(cr4 & X86_CR4_PAE)) {
3254 hw_cr4 &= ~X86_CR4_PAE;
3255 }
3256 }
3257
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003258 /*
Huaitong Handdba2622016-03-22 16:51:15 +08003259 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
3260 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
3261 * to be manually disabled when guest switches to non-paging
3262 * mode.
3263 *
3264 * If !enable_unrestricted_guest, the CPU is always running
3265 * with CR0.PG=1 and CR4 needs to be modified.
3266 * If enable_unrestricted_guest, the CPU automatically
3267 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003268 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003269 if (!is_paging(vcpu))
3270 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
3271 }
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003272
Sheng Yang14394422008-04-28 12:24:45 +08003273 vmcs_writel(CR4_READ_SHADOW, cr4);
3274 vmcs_writel(GUEST_CR4, hw_cr4);
Jim Mattson2259c172020-10-29 10:06:48 -07003275
3276 if ((cr4 ^ old_cr4) & (X86_CR4_OSXSAVE | X86_CR4_PKE))
3277 kvm_update_cpuid_runtime(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003278}
3279
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003280void vmx_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003281{
Avi Kivitya9179492011-01-03 14:28:52 +02003282 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003283 u32 ar;
3284
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003285 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003286 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003287 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003288 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003289 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003290 var->base = vmx_read_guest_seg_base(vmx, seg);
3291 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3292 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003293 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003294 var->base = vmx_read_guest_seg_base(vmx, seg);
3295 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3296 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3297 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003298 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003299 var->type = ar & 15;
3300 var->s = (ar >> 4) & 1;
3301 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003302 /*
3303 * Some userspaces do not preserve unusable property. Since usable
3304 * segment has to be present according to VMX spec we can use present
3305 * property to amend userspace bug by making unusable segment always
3306 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3307 * segment as unusable.
3308 */
3309 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003310 var->avl = (ar >> 12) & 1;
3311 var->l = (ar >> 13) & 1;
3312 var->db = (ar >> 14) & 1;
3313 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003314}
3315
Avi Kivitya9179492011-01-03 14:28:52 +02003316static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3317{
Avi Kivitya9179492011-01-03 14:28:52 +02003318 struct kvm_segment s;
3319
3320 if (to_vmx(vcpu)->rmode.vm86_active) {
3321 vmx_get_segment(vcpu, &s, seg);
3322 return s.base;
3323 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003324 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003325}
3326
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003327int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003328{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003329 struct vcpu_vmx *vmx = to_vmx(vcpu);
3330
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003331 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003332 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003333 else {
3334 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003335 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003336 }
Avi Kivity69c73022011-03-07 15:26:44 +02003337}
3338
Avi Kivity653e3102007-05-07 10:55:37 +03003339static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003340{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003341 u32 ar;
3342
Avi Kivityf0495f92012-06-07 17:06:10 +03003343 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003344 ar = 1 << 16;
3345 else {
3346 ar = var->type & 15;
3347 ar |= (var->s & 1) << 4;
3348 ar |= (var->dpl & 3) << 5;
3349 ar |= (var->present & 1) << 7;
3350 ar |= (var->avl & 1) << 12;
3351 ar |= (var->l & 1) << 13;
3352 ar |= (var->db & 1) << 14;
3353 ar |= (var->g & 1) << 15;
3354 }
Avi Kivity653e3102007-05-07 10:55:37 +03003355
3356 return ar;
3357}
3358
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003359void vmx_set_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity653e3102007-05-07 10:55:37 +03003360{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003361 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003362 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003363
Avi Kivity2fb92db2011-04-27 19:42:18 +03003364 vmx_segment_cache_clear(vmx);
3365
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003366 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3367 vmx->rmode.segs[seg] = *var;
3368 if (seg == VCPU_SREG_TR)
3369 vmcs_write16(sf->selector, var->selector);
3370 else if (var->s)
3371 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003372 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003373 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003374
Avi Kivity653e3102007-05-07 10:55:37 +03003375 vmcs_writel(sf->base, var->base);
3376 vmcs_write32(sf->limit, var->limit);
3377 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003378
3379 /*
3380 * Fix the "Accessed" bit in AR field of segment registers for older
3381 * qemu binaries.
3382 * IA32 arch specifies that at the time of processor reset the
3383 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003384 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003385 * state vmexit when "unrestricted guest" mode is turned on.
3386 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3387 * tree. Newer qemu binaries with that qemu fix would not need this
3388 * kvm hack.
3389 */
Krish Sadhukhanbddd82d2020-09-21 08:10:25 +00003390 if (is_unrestricted_guest(vcpu) && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003391 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003392
Gleb Natapovf924d662012-12-12 19:10:55 +02003393 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003394
3395out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01003396 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003397}
3398
Avi Kivity6aa8b732006-12-10 02:21:36 -08003399static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3400{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003401 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003402
3403 *db = (ar >> 14) & 1;
3404 *l = (ar >> 13) & 1;
3405}
3406
Gleb Natapov89a27f42010-02-16 10:51:48 +02003407static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003408{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003409 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3410 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003411}
3412
Gleb Natapov89a27f42010-02-16 10:51:48 +02003413static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003414{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003415 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3416 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003417}
3418
Gleb Natapov89a27f42010-02-16 10:51:48 +02003419static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003420{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003421 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3422 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003423}
3424
Gleb Natapov89a27f42010-02-16 10:51:48 +02003425static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003426{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003427 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3428 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003429}
3430
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003431static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3432{
3433 struct kvm_segment var;
3434 u32 ar;
3435
3436 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003437 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003438 if (seg == VCPU_SREG_CS)
3439 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003440 ar = vmx_segment_access_rights(&var);
3441
3442 if (var.base != (var.selector << 4))
3443 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003444 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003445 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003446 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003447 return false;
3448
3449 return true;
3450}
3451
3452static bool code_segment_valid(struct kvm_vcpu *vcpu)
3453{
3454 struct kvm_segment cs;
3455 unsigned int cs_rpl;
3456
3457 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003458 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003459
Avi Kivity1872a3f2009-01-04 23:26:52 +02003460 if (cs.unusable)
3461 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003462 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003463 return false;
3464 if (!cs.s)
3465 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003466 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003467 if (cs.dpl > cs_rpl)
3468 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003469 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003470 if (cs.dpl != cs_rpl)
3471 return false;
3472 }
3473 if (!cs.present)
3474 return false;
3475
3476 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3477 return true;
3478}
3479
3480static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3481{
3482 struct kvm_segment ss;
3483 unsigned int ss_rpl;
3484
3485 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003486 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003487
Avi Kivity1872a3f2009-01-04 23:26:52 +02003488 if (ss.unusable)
3489 return true;
3490 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003491 return false;
3492 if (!ss.s)
3493 return false;
3494 if (ss.dpl != ss_rpl) /* DPL != RPL */
3495 return false;
3496 if (!ss.present)
3497 return false;
3498
3499 return true;
3500}
3501
3502static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3503{
3504 struct kvm_segment var;
3505 unsigned int rpl;
3506
3507 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03003508 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003509
Avi Kivity1872a3f2009-01-04 23:26:52 +02003510 if (var.unusable)
3511 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003512 if (!var.s)
3513 return false;
3514 if (!var.present)
3515 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003516 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003517 if (var.dpl < rpl) /* DPL < RPL */
3518 return false;
3519 }
3520
3521 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3522 * rights flags
3523 */
3524 return true;
3525}
3526
3527static bool tr_valid(struct kvm_vcpu *vcpu)
3528{
3529 struct kvm_segment tr;
3530
3531 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3532
Avi Kivity1872a3f2009-01-04 23:26:52 +02003533 if (tr.unusable)
3534 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03003535 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003536 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003537 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003538 return false;
3539 if (!tr.present)
3540 return false;
3541
3542 return true;
3543}
3544
3545static bool ldtr_valid(struct kvm_vcpu *vcpu)
3546{
3547 struct kvm_segment ldtr;
3548
3549 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3550
Avi Kivity1872a3f2009-01-04 23:26:52 +02003551 if (ldtr.unusable)
3552 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03003553 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003554 return false;
3555 if (ldtr.type != 2)
3556 return false;
3557 if (!ldtr.present)
3558 return false;
3559
3560 return true;
3561}
3562
3563static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3564{
3565 struct kvm_segment cs, ss;
3566
3567 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3568 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3569
Nadav Amitb32a9912015-03-29 16:33:04 +03003570 return ((cs.selector & SEGMENT_RPL_MASK) ==
3571 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003572}
3573
3574/*
3575 * Check if guest state is valid. Returns true if valid, false if
3576 * not.
3577 * We assume that registers are always usable
3578 */
Sean Christopherson2ba44932020-09-23 11:44:48 -07003579bool __vmx_guest_state_valid(struct kvm_vcpu *vcpu)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003580{
3581 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003582 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003583 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3584 return false;
3585 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3586 return false;
3587 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3588 return false;
3589 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3590 return false;
3591 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3592 return false;
3593 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3594 return false;
3595 } else {
3596 /* protected mode guest state checks */
3597 if (!cs_ss_rpl_check(vcpu))
3598 return false;
3599 if (!code_segment_valid(vcpu))
3600 return false;
3601 if (!stack_segment_valid(vcpu))
3602 return false;
3603 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3604 return false;
3605 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3606 return false;
3607 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3608 return false;
3609 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3610 return false;
3611 if (!tr_valid(vcpu))
3612 return false;
3613 if (!ldtr_valid(vcpu))
3614 return false;
3615 }
3616 /* TODO:
3617 * - Add checks on RIP
3618 * - Add checks on RFLAGS
3619 */
3620
3621 return true;
3622}
3623
Peter Xuff5a9832020-09-30 21:20:33 -04003624static int init_rmode_tss(struct kvm *kvm, void __user *ua)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003625{
Peter Xuff5a9832020-09-30 21:20:33 -04003626 const void *zero_page = (const void *) __va(page_to_phys(ZERO_PAGE(0)));
3627 u16 data;
3628 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003629
Peter Xuff5a9832020-09-30 21:20:33 -04003630 for (i = 0; i < 3; i++) {
3631 if (__copy_to_user(ua + PAGE_SIZE * i, zero_page, PAGE_SIZE))
3632 return -EFAULT;
3633 }
3634
Izik Eidus195aefd2007-10-01 22:14:18 +02003635 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Peter Xuff5a9832020-09-30 21:20:33 -04003636 if (__copy_to_user(ua + TSS_IOPB_BASE_OFFSET, &data, sizeof(u16)))
3637 return -EFAULT;
3638
Izik Eidus195aefd2007-10-01 22:14:18 +02003639 data = ~0;
Peter Xuff5a9832020-09-30 21:20:33 -04003640 if (__copy_to_user(ua + RMODE_TSS_SIZE - 1, &data, sizeof(u8)))
3641 return -EFAULT;
3642
3643 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003644}
3645
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003646static int init_rmode_identity_map(struct kvm *kvm)
3647{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003648 struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
Peter Xu2a5755b2020-01-09 09:57:14 -05003649 int i, r = 0;
Peter Xuff5a9832020-09-30 21:20:33 -04003650 void __user *uaddr;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003651 u32 tmp;
3652
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003653 /* Protect kvm_vmx->ept_identity_pagetable_done. */
Tang Chena255d472014-09-16 18:41:58 +08003654 mutex_lock(&kvm->slots_lock);
3655
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003656 if (likely(kvm_vmx->ept_identity_pagetable_done))
Peter Xu2a5755b2020-01-09 09:57:14 -05003657 goto out;
Tang Chena255d472014-09-16 18:41:58 +08003658
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003659 if (!kvm_vmx->ept_identity_map_addr)
3660 kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chena255d472014-09-16 18:41:58 +08003661
Peter Xuff5a9832020-09-30 21:20:33 -04003662 uaddr = __x86_set_memory_region(kvm,
3663 IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
3664 kvm_vmx->ept_identity_map_addr,
3665 PAGE_SIZE);
3666 if (IS_ERR(uaddr)) {
3667 r = PTR_ERR(uaddr);
Peter Xu2a5755b2020-01-09 09:57:14 -05003668 goto out;
Peter Xuff5a9832020-09-30 21:20:33 -04003669 }
Tang Chena255d472014-09-16 18:41:58 +08003670
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003671 /* Set up identity-mapping pagetable for EPT in real mode */
3672 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3673 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3674 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
Peter Xuff5a9832020-09-30 21:20:33 -04003675 if (__copy_to_user(uaddr + i * sizeof(tmp), &tmp, sizeof(tmp))) {
3676 r = -EFAULT;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003677 goto out;
Peter Xuff5a9832020-09-30 21:20:33 -04003678 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003679 }
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003680 kvm_vmx->ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08003681
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003682out:
Tang Chena255d472014-09-16 18:41:58 +08003683 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08003684 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003685}
3686
Avi Kivity6aa8b732006-12-10 02:21:36 -08003687static void seg_setup(int seg)
3688{
Mathias Krause772e0312012-08-30 01:30:19 +02003689 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003690 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003691
3692 vmcs_write16(sf->selector, 0);
3693 vmcs_writel(sf->base, 0);
3694 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003695 ar = 0x93;
3696 if (seg == VCPU_SREG_CS)
3697 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003698
3699 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003700}
3701
Sheng Yangf78e0e22007-10-29 09:40:42 +08003702static int alloc_apic_access_page(struct kvm *kvm)
3703{
Xiao Guangrong44841412012-09-07 14:14:20 +08003704 struct page *page;
Peter Xuff5a9832020-09-30 21:20:33 -04003705 void __user *hva;
3706 int ret = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003707
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003708 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08003709 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003710 goto out;
Peter Xuff5a9832020-09-30 21:20:33 -04003711 hva = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
3712 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
3713 if (IS_ERR(hva)) {
3714 ret = PTR_ERR(hva);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003715 goto out;
Peter Xuff5a9832020-09-30 21:20:33 -04003716 }
Izik Eidus72dc67a2008-02-10 18:04:15 +02003717
Tang Chen73a6d942014-09-11 13:38:00 +08003718 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08003719 if (is_error_page(page)) {
Peter Xuff5a9832020-09-30 21:20:33 -04003720 ret = -EFAULT;
Xiao Guangrong44841412012-09-07 14:14:20 +08003721 goto out;
3722 }
3723
Tang Chenc24ae0d2014-09-24 15:57:58 +08003724 /*
3725 * Do not pin the page in memory, so that memory hot-unplug
3726 * is able to migrate it.
3727 */
3728 put_page(page);
3729 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003730out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003731 mutex_unlock(&kvm->slots_lock);
Peter Xuff5a9832020-09-30 21:20:33 -04003732 return ret;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003733}
3734
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003735int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003736{
3737 int vpid;
3738
Avi Kivity919818a2009-03-23 18:01:29 +02003739 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08003740 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003741 spin_lock(&vmx_vpid_lock);
3742 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003743 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003744 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003745 else
3746 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003747 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003748 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003749}
3750
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003751void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003752{
Wanpeng Li991e7a02015-09-16 17:30:05 +08003753 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003754 return;
3755 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003756 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003757 spin_unlock(&vmx_vpid_lock);
3758}
3759
Alexander Graf3eb90012020-09-25 16:34:20 +02003760static void vmx_clear_msr_bitmap_read(ulong *msr_bitmap, u32 msr)
3761{
3762 int f = sizeof(unsigned long);
3763
3764 if (msr <= 0x1fff)
3765 __clear_bit(msr, msr_bitmap + 0x000 / f);
3766 else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff))
3767 __clear_bit(msr & 0x1fff, msr_bitmap + 0x400 / f);
3768}
3769
3770static void vmx_clear_msr_bitmap_write(ulong *msr_bitmap, u32 msr)
3771{
3772 int f = sizeof(unsigned long);
3773
3774 if (msr <= 0x1fff)
3775 __clear_bit(msr, msr_bitmap + 0x800 / f);
3776 else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff))
3777 __clear_bit(msr & 0x1fff, msr_bitmap + 0xc00 / f);
3778}
3779
3780static void vmx_set_msr_bitmap_read(ulong *msr_bitmap, u32 msr)
3781{
3782 int f = sizeof(unsigned long);
3783
3784 if (msr <= 0x1fff)
3785 __set_bit(msr, msr_bitmap + 0x000 / f);
3786 else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff))
3787 __set_bit(msr & 0x1fff, msr_bitmap + 0x400 / f);
3788}
3789
3790static void vmx_set_msr_bitmap_write(ulong *msr_bitmap, u32 msr)
3791{
3792 int f = sizeof(unsigned long);
3793
3794 if (msr <= 0x1fff)
3795 __set_bit(msr, msr_bitmap + 0x800 / f);
3796 else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff))
3797 __set_bit(msr & 0x1fff, msr_bitmap + 0xc00 / f);
3798}
3799
Sean Christophersone23f6d42021-04-23 15:19:12 -07003800void vmx_disable_intercept_for_msr(struct kvm_vcpu *vcpu, u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08003801{
Aaron Lewis476c9bd2020-09-25 16:34:18 +02003802 struct vcpu_vmx *vmx = to_vmx(vcpu);
3803 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
Sheng Yang25c5f222008-03-28 13:18:56 +08003804
3805 if (!cpu_has_vmx_msr_bitmap())
3806 return;
3807
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003808 if (static_branch_unlikely(&enable_evmcs))
3809 evmcs_touch_msr_bitmap();
3810
Sheng Yang25c5f222008-03-28 13:18:56 +08003811 /*
Alexander Graf3eb90012020-09-25 16:34:20 +02003812 * Mark the desired intercept state in shadow bitmap, this is needed
3813 * for resync when the MSR filters change.
3814 */
3815 if (is_valid_passthrough_msr(msr)) {
3816 int idx = possible_passthrough_msr_slot(msr);
Yang Zhang8d146952013-01-25 10:18:50 +08003817
Alexander Graf3eb90012020-09-25 16:34:20 +02003818 if (idx != -ENOENT) {
3819 if (type & MSR_TYPE_R)
3820 clear_bit(idx, vmx->shadow_msr_intercept.read);
3821 if (type & MSR_TYPE_W)
3822 clear_bit(idx, vmx->shadow_msr_intercept.write);
3823 }
Yang Zhang8d146952013-01-25 10:18:50 +08003824 }
Alexander Graf3eb90012020-09-25 16:34:20 +02003825
3826 if ((type & MSR_TYPE_R) &&
3827 !kvm_msr_allowed(vcpu, msr, KVM_MSR_FILTER_READ)) {
3828 vmx_set_msr_bitmap_read(msr_bitmap, msr);
3829 type &= ~MSR_TYPE_R;
3830 }
3831
3832 if ((type & MSR_TYPE_W) &&
3833 !kvm_msr_allowed(vcpu, msr, KVM_MSR_FILTER_WRITE)) {
3834 vmx_set_msr_bitmap_write(msr_bitmap, msr);
3835 type &= ~MSR_TYPE_W;
3836 }
3837
3838 if (type & MSR_TYPE_R)
3839 vmx_clear_msr_bitmap_read(msr_bitmap, msr);
3840
3841 if (type & MSR_TYPE_W)
3842 vmx_clear_msr_bitmap_write(msr_bitmap, msr);
Yang Zhang8d146952013-01-25 10:18:50 +08003843}
3844
Sean Christophersone23f6d42021-04-23 15:19:12 -07003845void vmx_enable_intercept_for_msr(struct kvm_vcpu *vcpu, u32 msr, int type)
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003846{
Aaron Lewis476c9bd2020-09-25 16:34:18 +02003847 struct vcpu_vmx *vmx = to_vmx(vcpu);
3848 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003849
3850 if (!cpu_has_vmx_msr_bitmap())
3851 return;
3852
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003853 if (static_branch_unlikely(&enable_evmcs))
3854 evmcs_touch_msr_bitmap();
3855
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003856 /*
Alexander Graf3eb90012020-09-25 16:34:20 +02003857 * Mark the desired intercept state in shadow bitmap, this is needed
3858 * for resync when the MSR filter changes.
3859 */
3860 if (is_valid_passthrough_msr(msr)) {
3861 int idx = possible_passthrough_msr_slot(msr);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003862
Alexander Graf3eb90012020-09-25 16:34:20 +02003863 if (idx != -ENOENT) {
3864 if (type & MSR_TYPE_R)
3865 set_bit(idx, vmx->shadow_msr_intercept.read);
3866 if (type & MSR_TYPE_W)
3867 set_bit(idx, vmx->shadow_msr_intercept.write);
3868 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003869 }
Alexander Graf3eb90012020-09-25 16:34:20 +02003870
3871 if (type & MSR_TYPE_R)
3872 vmx_set_msr_bitmap_read(msr_bitmap, msr);
3873
3874 if (type & MSR_TYPE_W)
3875 vmx_set_msr_bitmap_write(msr_bitmap, msr);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003876}
3877
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003878static u8 vmx_msr_bitmap_mode(struct kvm_vcpu *vcpu)
Avi Kivity58972972009-02-24 22:26:47 +02003879{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003880 u8 mode = 0;
3881
3882 if (cpu_has_secondary_exec_ctrls() &&
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003883 (secondary_exec_controls_get(to_vmx(vcpu)) &
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003884 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
3885 mode |= MSR_BITMAP_MODE_X2APIC;
3886 if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
3887 mode |= MSR_BITMAP_MODE_X2APIC_APICV;
3888 }
3889
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003890 return mode;
Yang Zhang8d146952013-01-25 10:18:50 +08003891}
3892
Sean Christopherson9389b9d2020-10-05 12:55:32 -07003893static void vmx_reset_x2apic_msrs(struct kvm_vcpu *vcpu, u8 mode)
Yang Zhang8d146952013-01-25 10:18:50 +08003894{
Sean Christopherson9389b9d2020-10-05 12:55:32 -07003895 unsigned long *msr_bitmap = to_vmx(vcpu)->vmcs01.msr_bitmap;
3896 unsigned long read_intercept;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003897 int msr;
3898
Sean Christopherson9389b9d2020-10-05 12:55:32 -07003899 read_intercept = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003900
Sean Christopherson9389b9d2020-10-05 12:55:32 -07003901 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
3902 unsigned int read_idx = msr / BITS_PER_LONG;
3903 unsigned int write_idx = read_idx + (0x800 / sizeof(long));
3904
3905 msr_bitmap[read_idx] = read_intercept;
3906 msr_bitmap[write_idx] = ~0ul;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08003907 }
Sean Christopherson9389b9d2020-10-05 12:55:32 -07003908}
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003909
Sean Christopherson9389b9d2020-10-05 12:55:32 -07003910static void vmx_update_msr_bitmap_x2apic(struct kvm_vcpu *vcpu, u8 mode)
3911{
3912 if (!cpu_has_vmx_msr_bitmap())
3913 return;
3914
3915 vmx_reset_x2apic_msrs(vcpu, mode);
3916
3917 /*
3918 * TPR reads and writes can be virtualized even if virtual interrupt
3919 * delivery is not in use.
3920 */
3921 vmx_set_intercept_for_msr(vcpu, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW,
3922 !(mode & MSR_BITMAP_MODE_X2APIC));
3923
3924 if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
3925 vmx_enable_intercept_for_msr(vcpu, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_RW);
3926 vmx_disable_intercept_for_msr(vcpu, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
3927 vmx_disable_intercept_for_msr(vcpu, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003928 }
3929}
3930
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003931void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu)
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003932{
3933 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003934 u8 mode = vmx_msr_bitmap_mode(vcpu);
3935 u8 changed = mode ^ vmx->msr_bitmap_mode;
3936
3937 if (!changed)
3938 return;
3939
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003940 if (changed & (MSR_BITMAP_MODE_X2APIC | MSR_BITMAP_MODE_X2APIC_APICV))
Alexander Graf3eb90012020-09-25 16:34:20 +02003941 vmx_update_msr_bitmap_x2apic(vcpu, mode);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003942
3943 vmx->msr_bitmap_mode = mode;
Avi Kivity58972972009-02-24 22:26:47 +02003944}
3945
Aaron Lewis476c9bd2020-09-25 16:34:18 +02003946void pt_update_intercept_for_msr(struct kvm_vcpu *vcpu)
Chao Pengb08c2892018-10-24 16:05:15 +08003947{
Aaron Lewis476c9bd2020-09-25 16:34:18 +02003948 struct vcpu_vmx *vmx = to_vmx(vcpu);
Chao Pengb08c2892018-10-24 16:05:15 +08003949 bool flag = !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
3950 u32 i;
3951
Aaron Lewis476c9bd2020-09-25 16:34:18 +02003952 vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_STATUS, MSR_TYPE_RW, flag);
3953 vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_OUTPUT_BASE, MSR_TYPE_RW, flag);
3954 vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_OUTPUT_MASK, MSR_TYPE_RW, flag);
3955 vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_CR3_MATCH, MSR_TYPE_RW, flag);
Chao Pengb08c2892018-10-24 16:05:15 +08003956 for (i = 0; i < vmx->pt_desc.addr_range; i++) {
Aaron Lewis476c9bd2020-09-25 16:34:18 +02003957 vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_ADDR0_A + i * 2, MSR_TYPE_RW, flag);
3958 vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_ADDR0_B + i * 2, MSR_TYPE_RW, flag);
Chao Pengb08c2892018-10-24 16:05:15 +08003959 }
3960}
3961
Liran Alone6c67d82018-09-04 10:56:52 +03003962static bool vmx_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
3963{
3964 struct vcpu_vmx *vmx = to_vmx(vcpu);
3965 void *vapic_page;
3966 u32 vppr;
3967 int rvi;
3968
3969 if (WARN_ON_ONCE(!is_guest_mode(vcpu)) ||
3970 !nested_cpu_has_vid(get_vmcs12(vcpu)) ||
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003971 WARN_ON_ONCE(!vmx->nested.virtual_apic_map.gfn))
Liran Alone6c67d82018-09-04 10:56:52 +03003972 return false;
3973
Paolo Bonzini7e712682018-10-03 13:44:26 +02003974 rvi = vmx_get_rvi();
Liran Alone6c67d82018-09-04 10:56:52 +03003975
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003976 vapic_page = vmx->nested.virtual_apic_map.hva;
Liran Alone6c67d82018-09-04 10:56:52 +03003977 vppr = *((u32 *)(vapic_page + APIC_PROCPRI));
Liran Alone6c67d82018-09-04 10:56:52 +03003978
3979 return ((rvi & 0xf0) > (vppr & 0xf0));
3980}
3981
Alexander Graf3eb90012020-09-25 16:34:20 +02003982static void vmx_msr_filter_changed(struct kvm_vcpu *vcpu)
3983{
3984 struct vcpu_vmx *vmx = to_vmx(vcpu);
3985 u32 i;
3986
3987 /*
3988 * Set intercept permissions for all potentially passed through MSRs
3989 * again. They will automatically get filtered through the MSR filter,
3990 * so we are back in sync after this.
3991 */
3992 for (i = 0; i < ARRAY_SIZE(vmx_possible_passthrough_msrs); i++) {
3993 u32 msr = vmx_possible_passthrough_msrs[i];
3994 bool read = test_bit(i, vmx->shadow_msr_intercept.read);
3995 bool write = test_bit(i, vmx->shadow_msr_intercept.write);
3996
3997 vmx_set_intercept_for_msr(vcpu, msr, MSR_TYPE_R, read);
3998 vmx_set_intercept_for_msr(vcpu, msr, MSR_TYPE_W, write);
3999 }
4000
4001 pt_update_intercept_for_msr(vcpu);
4002 vmx_update_msr_bitmap_x2apic(vcpu, vmx_msr_bitmap_mode(vcpu));
4003}
4004
Wincy Van06a55242017-04-28 13:13:59 +08004005static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
4006 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004007{
4008#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08004009 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
4010
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004011 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08004012 /*
Haozhong Zhang5753743f2017-09-18 09:56:50 +08004013 * The vector of interrupt to be delivered to vcpu had
4014 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08004015 *
Haozhong Zhang5753743f2017-09-18 09:56:50 +08004016 * Following cases will be reached in this block, and
4017 * we always send a notification event in all cases as
4018 * explained below.
4019 *
4020 * Case 1: vcpu keeps in non-root mode. Sending a
4021 * notification event posts the interrupt to vcpu.
4022 *
4023 * Case 2: vcpu exits to root mode and is still
4024 * runnable. PIR will be synced to vIRR before the
4025 * next vcpu entry. Sending a notification event in
4026 * this case has no effect, as vcpu is not in root
4027 * mode.
4028 *
4029 * Case 3: vcpu exits to root mode and is blocked.
4030 * vcpu_block() has already synced PIR to vIRR and
4031 * never blocks vcpu if vIRR is not cleared. Therefore,
4032 * a blocked vcpu here does not wait for any requested
4033 * interrupts in PIR, and sending a notification event
4034 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08004035 */
Feng Wu28b835d2015-09-18 22:29:54 +08004036
Wincy Van06a55242017-04-28 13:13:59 +08004037 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004038 return true;
4039 }
4040#endif
4041 return false;
4042}
4043
Wincy Van705699a2015-02-03 23:58:17 +08004044static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
4045 int vector)
4046{
4047 struct vcpu_vmx *vmx = to_vmx(vcpu);
4048
4049 if (is_guest_mode(vcpu) &&
4050 vector == vmx->nested.posted_intr_nv) {
Wincy Van705699a2015-02-03 23:58:17 +08004051 /*
4052 * If a posted intr is not recognized by hardware,
4053 * we will accomplish it in the next vmentry.
4054 */
4055 vmx->nested.pi_pending = true;
4056 kvm_make_request(KVM_REQ_EVENT, vcpu);
Liran Alon6b697712017-11-09 20:27:20 +02004057 /* the PIR and ON have been set by L1. */
4058 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
4059 kvm_vcpu_kick(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08004060 return 0;
4061 }
4062 return -1;
4063}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004064/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004065 * Send interrupt to vcpu via posted interrupt way.
4066 * 1. If target vcpu is running(non-root mode), send posted interrupt
4067 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4068 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4069 * interrupt from PIR in next vmentry.
4070 */
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01004071static int vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
Yang Zhanga20ed542013-04-11 19:25:15 +08004072{
4073 struct vcpu_vmx *vmx = to_vmx(vcpu);
4074 int r;
4075
Wincy Van705699a2015-02-03 23:58:17 +08004076 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
4077 if (!r)
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01004078 return 0;
4079
4080 if (!vcpu->arch.apicv_active)
4081 return -1;
Wincy Van705699a2015-02-03 23:58:17 +08004082
Yang Zhanga20ed542013-04-11 19:25:15 +08004083 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01004084 return 0;
Yang Zhanga20ed542013-04-11 19:25:15 +08004085
Paolo Bonzinib95234c2016-12-19 13:57:33 +01004086 /* If a previous notification has sent the IPI, nothing to do. */
4087 if (pi_test_and_set_on(&vmx->pi_desc))
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01004088 return 0;
Paolo Bonzinib95234c2016-12-19 13:57:33 +01004089
Wanpeng Li379a3c82020-04-28 14:23:27 +08004090 if (vcpu != kvm_get_running_vcpu() &&
4091 !kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08004092 kvm_vcpu_kick(vcpu);
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01004093
4094 return 0;
Yang Zhanga20ed542013-04-11 19:25:15 +08004095}
4096
Avi Kivity6aa8b732006-12-10 02:21:36 -08004097/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004098 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4099 * will not change in the lifetime of the guest.
4100 * Note that host-state that does change is set elsewhere. E.g., host-state
4101 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4102 */
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004103void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004104{
4105 u32 low32, high32;
4106 unsigned long tmpl;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07004107 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004108
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07004109 cr0 = read_cr0();
4110 WARN_ON(cr0 & X86_CR0_TS);
4111 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07004112
4113 /*
4114 * Save the most likely value for this task's CR3 in the VMCS.
4115 * We can't use __get_current_cr3_fast() because we're not atomic.
4116 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07004117 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07004118 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
Sean Christophersond7ee0392018-07-23 12:32:47 -07004119 vmx->loaded_vmcs->host_state.cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004120
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004121 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07004122 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004123 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07004124 vmx->loaded_vmcs->host_state.cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004125
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004126 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004127#ifdef CONFIG_X86_64
4128 /*
4129 * Load null selectors, so we can avoid reloading them in
Sean Christopherson6d6095b2018-07-23 12:32:44 -07004130 * vmx_prepare_switch_to_host(), in case userspace uses
4131 * the null selectors too (the expected case).
Avi Kivityb2da15a2012-05-13 19:53:24 +03004132 */
4133 vmcs_write16(HOST_DS_SELECTOR, 0);
4134 vmcs_write16(HOST_ES_SELECTOR, 0);
4135#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004136 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4137 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004138#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004139 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4140 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4141
Sean Christopherson23420802019-04-19 22:50:57 -07004142 vmcs_writel(HOST_IDTR_BASE, host_idt_base); /* 22.2.4 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004143
Sean Christopherson453eafb2018-12-20 12:25:17 -08004144 vmcs_writel(HOST_RIP, (unsigned long)vmx_vmexit); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004145
4146 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4147 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4148 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4149 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4150
4151 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4152 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4153 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4154 }
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07004155
Sean Christophersonc73da3f2018-12-03 13:53:00 -08004156 if (cpu_has_load_ia32_efer())
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07004157 vmcs_write64(HOST_IA32_EFER, host_efer);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004158}
4159
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004160void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004161{
Sean Christopherson2ed41aa2020-09-29 21:16:58 -07004162 struct kvm_vcpu *vcpu = &vmx->vcpu;
4163
4164 vcpu->arch.cr4_guest_owned_bits = KVM_POSSIBLE_CR4_GUEST_BITS &
4165 ~vcpu->arch.cr4_guest_rsvd_bits;
Sean Christophersonfa71e952020-07-02 21:04:22 -07004166 if (!enable_ept)
Sean Christopherson2ed41aa2020-09-29 21:16:58 -07004167 vcpu->arch.cr4_guest_owned_bits &= ~X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004168 if (is_guest_mode(&vmx->vcpu))
Sean Christopherson2ed41aa2020-09-29 21:16:58 -07004169 vcpu->arch.cr4_guest_owned_bits &=
4170 ~get_vmcs12(vcpu)->cr4_guest_host_mask;
4171 vmcs_writel(CR4_GUEST_HOST_MASK, ~vcpu->arch.cr4_guest_owned_bits);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004172}
4173
Sean Christophersonc075c3e2019-05-07 12:17:53 -07004174u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
Yang Zhang01e439b2013-04-11 19:25:12 +08004175{
4176 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4177
Andrey Smetanind62caab2015-11-10 15:36:33 +03004178 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08004179 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004180
4181 if (!enable_vnmi)
4182 pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;
4183
Sean Christopherson804939e2019-05-07 12:18:05 -07004184 if (!enable_preemption_timer)
4185 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
4186
Yang Zhang01e439b2013-04-11 19:25:12 +08004187 return pin_based_exec_ctrl;
4188}
4189
Andrey Smetanind62caab2015-11-10 15:36:33 +03004190static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
4191{
4192 struct vcpu_vmx *vmx = to_vmx(vcpu);
4193
Sean Christophersonc5f2c762019-05-07 12:17:55 -07004194 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03004195 if (cpu_has_secondary_exec_ctrls()) {
4196 if (kvm_vcpu_apicv_active(vcpu))
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07004197 secondary_exec_controls_setbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03004198 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4199 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4200 else
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07004201 secondary_exec_controls_clearbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03004202 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4203 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4204 }
4205
4206 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004207 vmx_update_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03004208}
4209
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08004210u32 vmx_exec_control(struct vcpu_vmx *vmx)
4211{
4212 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
4213
4214 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4215 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4216
4217 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
4218 exec_control &= ~CPU_BASED_TPR_SHADOW;
4219#ifdef CONFIG_X86_64
4220 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4221 CPU_BASED_CR8_LOAD_EXITING;
4222#endif
4223 }
4224 if (!enable_ept)
4225 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4226 CPU_BASED_CR3_LOAD_EXITING |
4227 CPU_BASED_INVLPG_EXITING;
4228 if (kvm_mwait_in_guest(vmx->vcpu.kvm))
4229 exec_control &= ~(CPU_BASED_MWAIT_EXITING |
4230 CPU_BASED_MONITOR_EXITING);
4231 if (kvm_hlt_in_guest(vmx->vcpu.kvm))
4232 exec_control &= ~CPU_BASED_HLT_EXITING;
4233 return exec_control;
4234}
4235
Sean Christopherson8b50b922020-09-24 17:30:11 -07004236/*
4237 * Adjust a single secondary execution control bit to intercept/allow an
4238 * instruction in the guest. This is usually done based on whether or not a
4239 * feature has been exposed to the guest in order to correctly emulate faults.
4240 */
4241static inline void
4242vmx_adjust_secondary_exec_control(struct vcpu_vmx *vmx, u32 *exec_control,
4243 u32 control, bool enabled, bool exiting)
4244{
4245 /*
4246 * If the control is for an opt-in feature, clear the control if the
4247 * feature is not exposed to the guest, i.e. not enabled. If the
4248 * control is opt-out, i.e. an exiting control, clear the control if
4249 * the feature _is_ exposed to the guest, i.e. exiting/interception is
4250 * disabled for the associated instruction. Note, the caller is
4251 * responsible presetting exec_control to set all supported bits.
4252 */
4253 if (enabled == exiting)
4254 *exec_control &= ~control;
4255
4256 /*
4257 * Update the nested MSR settings so that a nested VMM can/can't set
4258 * controls for features that are/aren't exposed to the guest.
4259 */
4260 if (nested) {
4261 if (enabled)
4262 vmx->nested.msrs.secondary_ctls_high |= control;
4263 else
4264 vmx->nested.msrs.secondary_ctls_high &= ~control;
4265 }
4266}
4267
4268/*
4269 * Wrapper macro for the common case of adjusting a secondary execution control
4270 * based on a single guest CPUID bit, with a dedicated feature bit. This also
4271 * verifies that the control is actually supported by KVM and hardware.
4272 */
4273#define vmx_adjust_sec_exec_control(vmx, exec_control, name, feat_name, ctrl_name, exiting) \
4274({ \
4275 bool __enabled; \
4276 \
4277 if (cpu_has_vmx_##name()) { \
4278 __enabled = guest_cpuid_has(&(vmx)->vcpu, \
4279 X86_FEATURE_##feat_name); \
4280 vmx_adjust_secondary_exec_control(vmx, exec_control, \
4281 SECONDARY_EXEC_##ctrl_name, __enabled, exiting); \
4282 } \
4283})
4284
4285/* More macro magic for ENABLE_/opt-in versus _EXITING/opt-out controls. */
4286#define vmx_adjust_sec_exec_feature(vmx, exec_control, lname, uname) \
4287 vmx_adjust_sec_exec_control(vmx, exec_control, lname, uname, ENABLE_##uname, false)
4288
4289#define vmx_adjust_sec_exec_exiting(vmx, exec_control, lname, uname) \
4290 vmx_adjust_sec_exec_control(vmx, exec_control, lname, uname, uname##_EXITING, true)
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08004291
Paolo Bonzini80154d72017-08-24 13:55:35 +02004292static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004293{
Paolo Bonzini80154d72017-08-24 13:55:35 +02004294 struct kvm_vcpu *vcpu = &vmx->vcpu;
4295
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004296 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004297
Sean Christopherson2ef76192020-03-02 15:56:22 -08004298 if (vmx_pt_mode_is_system())
Chao Pengf99e3da2018-10-24 16:05:10 +08004299 exec_control &= ~(SECONDARY_EXEC_PT_USE_GPA | SECONDARY_EXEC_PT_CONCEAL_VMX);
Paolo Bonzini80154d72017-08-24 13:55:35 +02004300 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004301 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4302 if (vmx->vpid == 0)
4303 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4304 if (!enable_ept) {
4305 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4306 enable_unrestricted_guest = 0;
4307 }
4308 if (!enable_unrestricted_guest)
4309 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
Wanpeng Lib31c1142018-03-12 04:53:04 -07004310 if (kvm_pause_in_guest(vmx->vcpu.kvm))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004311 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02004312 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004313 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4314 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004315 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004316
4317 /* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
4318 * in vmx_set_cr4. */
4319 exec_control &= ~SECONDARY_EXEC_DESC;
4320
Abel Gordonabc4fc52013-04-18 14:35:25 +03004321 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4322 (handle_vmptrld).
4323 We can NOT enable shadow_vmcs here because we don't have yet
4324 a current VMCS12
4325 */
4326 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08004327
Makarand Sonarea85863c2021-02-12 16:50:12 -08004328 /*
4329 * PML is enabled/disabled when dirty logging of memsmlots changes, but
4330 * it needs to be set here when dirty logging is already active, e.g.
4331 * if this vCPU was created after dirty logging was enabled.
4332 */
4333 if (!vcpu->kvm->arch.cpu_dirty_logging_count)
Kai Huanga3eaa862015-11-04 13:46:05 +08004334 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08004335
Sean Christophersonbecdad82020-09-23 09:50:45 -07004336 if (cpu_has_vmx_xsaves()) {
Paolo Bonzini3db13482017-08-24 14:48:03 +02004337 /* Exposing XSAVES only when XSAVE is exposed */
4338 bool xsaves_enabled =
Sean Christopherson96be4e02019-12-10 14:44:15 -08004339 boot_cpu_has(X86_FEATURE_XSAVE) &&
Paolo Bonzini3db13482017-08-24 14:48:03 +02004340 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
4341 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
4342
Aaron Lewis72041602019-10-21 16:30:20 -07004343 vcpu->arch.xsaves_enabled = xsaves_enabled;
4344
Sean Christopherson8b50b922020-09-24 17:30:11 -07004345 vmx_adjust_secondary_exec_control(vmx, &exec_control,
4346 SECONDARY_EXEC_XSAVES,
4347 xsaves_enabled, false);
Paolo Bonzini3db13482017-08-24 14:48:03 +02004348 }
4349
Sean Christopherson36fa06f2021-05-04 10:17:26 -07004350 /*
4351 * RDPID is also gated by ENABLE_RDTSCP, turn on the control if either
4352 * feature is exposed to the guest. This creates a virtualization hole
4353 * if both are supported in hardware but only one is exposed to the
4354 * guest, but letting the guest execute RDTSCP or RDPID when either one
4355 * is advertised is preferable to emulating the advertised instruction
4356 * in KVM on #UD, and obviously better than incorrectly injecting #UD.
4357 */
4358 if (cpu_has_vmx_rdtscp()) {
4359 bool rdpid_or_rdtscp_enabled =
4360 guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP) ||
4361 guest_cpuid_has(vcpu, X86_FEATURE_RDPID);
4362
4363 vmx_adjust_secondary_exec_control(vmx, &exec_control,
4364 SECONDARY_EXEC_ENABLE_RDTSCP,
4365 rdpid_or_rdtscp_enabled, false);
4366 }
Sean Christopherson8b50b922020-09-24 17:30:11 -07004367 vmx_adjust_sec_exec_feature(vmx, &exec_control, invpcid, INVPCID);
Paolo Bonzini80154d72017-08-24 13:55:35 +02004368
Sean Christopherson8b50b922020-09-24 17:30:11 -07004369 vmx_adjust_sec_exec_exiting(vmx, &exec_control, rdrand, RDRAND);
4370 vmx_adjust_sec_exec_exiting(vmx, &exec_control, rdseed, RDSEED);
Paolo Bonzini80154d72017-08-24 13:55:35 +02004371
Sean Christopherson8b50b922020-09-24 17:30:11 -07004372 vmx_adjust_sec_exec_control(vmx, &exec_control, waitpkg, WAITPKG,
4373 ENABLE_USR_WAIT_PAUSE, false);
Tao Xue69e72fa2019-07-16 14:55:49 +08004374
Chenyi Qiangfe6b6bc2020-11-06 17:03:14 +08004375 if (!vcpu->kvm->arch.bus_lock_detection_enabled)
4376 exec_control &= ~SECONDARY_EXEC_BUS_LOCK_DETECTION;
4377
Paolo Bonzini80154d72017-08-24 13:55:35 +02004378 vmx->secondary_exec_control = exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004379}
4380
Wanpeng Lif53cd632014-12-02 19:14:58 +08004381#define VMX_XSS_EXIT_BITMAP 0
Avi Kivity6aa8b732006-12-10 02:21:36 -08004382
Sean Christopherson944c3462018-12-03 13:53:09 -08004383/*
Xiaoyao Li1b842922019-10-20 17:11:01 +08004384 * Noting that the initialization of Guest-state Area of VMCS is in
4385 * vmx_vcpu_reset().
Sean Christopherson944c3462018-12-03 13:53:09 -08004386 */
Xiaoyao Li1b842922019-10-20 17:11:01 +08004387static void init_vmcs(struct vcpu_vmx *vmx)
Sean Christopherson944c3462018-12-03 13:53:09 -08004388{
Sean Christopherson944c3462018-12-03 13:53:09 -08004389 if (nested)
Xiaoyao Li1b842922019-10-20 17:11:01 +08004390 nested_vmx_set_vmcs_shadowing_bitmap();
Sean Christopherson944c3462018-12-03 13:53:09 -08004391
Sheng Yang25c5f222008-03-28 13:18:56 +08004392 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004393 vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
Sheng Yang25c5f222008-03-28 13:18:56 +08004394
Avi Kivity6aa8b732006-12-10 02:21:36 -08004395 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4396
Avi Kivity6aa8b732006-12-10 02:21:36 -08004397 /* Control */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004398 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004399
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004400 exec_controls_set(vmx, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004401
Dan Williamsdfa169b2016-06-02 11:17:24 -07004402 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004403 vmx_compute_secondary_exec_control(vmx);
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004404 secondary_exec_controls_set(vmx, vmx->secondary_exec_control);
Dan Williamsdfa169b2016-06-02 11:17:24 -07004405 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004406
Andrey Smetanind62caab2015-11-10 15:36:33 +03004407 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004408 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4409 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4410 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4411 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4412
4413 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004414
Li RongQing0bcf2612015-12-03 13:29:34 +08004415 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08004416 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004417 }
4418
Wanpeng Lib31c1142018-03-12 04:53:04 -07004419 if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004420 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004421 vmx->ple_window = ple_window;
4422 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004423 }
4424
Xiao Guangrongc3707952011-07-12 03:28:04 +08004425 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4426 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004427 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4428
Avi Kivity9581d442010-10-19 16:46:55 +02004429 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4430 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004431 vmx_set_constant_host_state(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004432 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4433 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004434
Bandan Das2a499e42017-08-03 15:54:41 -04004435 if (cpu_has_vmx_vmfunc())
4436 vmcs_write64(VM_FUNCTION_CONTROL, 0);
4437
Eddie Dong2cc51562007-05-21 07:28:09 +03004438 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4439 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004440 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
Eddie Dong2cc51562007-05-21 07:28:09 +03004441 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004442 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004443
Radim Krčmář74545702015-04-27 15:11:25 +02004444 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4445 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004446
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004447 vm_exit_controls_set(vmx, vmx_vmexit_ctrl());
Avi Kivity6aa8b732006-12-10 02:21:36 -08004448
4449 /* 22.2.1, 20.8.1 */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004450 vm_entry_controls_set(vmx, vmx_vmentry_ctrl());
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004451
Sean Christophersonfa71e952020-07-02 21:04:22 -07004452 vmx->vcpu.arch.cr0_guest_owned_bits = KVM_POSSIBLE_CR0_GUEST_BITS;
4453 vmcs_writel(CR0_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr0_guest_owned_bits);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004454
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004455 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004456
Xiaoyao Li35fbe0d2019-10-20 17:10:58 +08004457 if (vmx->vpid != 0)
4458 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4459
Sean Christophersonbecdad82020-09-23 09:50:45 -07004460 if (cpu_has_vmx_xsaves())
Wanpeng Lif53cd632014-12-02 19:14:58 +08004461 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4462
Peter Feiner4e595162016-07-07 14:49:58 -07004463 if (enable_pml) {
Peter Feiner4e595162016-07-07 14:49:58 -07004464 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
4465 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
4466 }
Sean Christopherson0b665d32018-08-14 09:33:34 -07004467
Sean Christopherson72add912021-04-12 16:21:42 +12004468 vmx_write_encls_bitmap(&vmx->vcpu, NULL);
Chao Peng2ef444f2018-10-24 16:05:12 +08004469
Sean Christopherson2ef76192020-03-02 15:56:22 -08004470 if (vmx_pt_mode_is_host_guest()) {
Chao Peng2ef444f2018-10-24 16:05:12 +08004471 memset(&vmx->pt_desc, 0, sizeof(vmx->pt_desc));
4472 /* Bit[6~0] are forced to 1, writes are ignored. */
4473 vmx->pt_desc.guest.output_mask = 0x7F;
4474 vmcs_write64(GUEST_IA32_RTIT_CTL, 0);
4475 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004476}
4477
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004478static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004479{
4480 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004481 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004482 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004483
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004484 vmx->rmode.vm86_active = 0;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004485 vmx->spec_ctrl = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004486
Tao Xu6e3ba4a2019-07-16 14:55:50 +08004487 vmx->msr_ia32_umwait_control = 0;
4488
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004489 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Wanpeng Li95c06542019-09-05 14:26:28 +08004490 vmx->hv_deadline_tsc = -1;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004491 kvm_set_cr8(vcpu, 0);
4492
4493 if (!init_event) {
4494 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
4495 MSR_IA32_APICBASE_ENABLE;
4496 if (kvm_vcpu_is_reset_bsp(vcpu))
4497 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4498 apic_base_msr.host_initiated = true;
4499 kvm_set_apic_base(vcpu, &apic_base_msr);
4500 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004501
Avi Kivity2fb92db2011-04-27 19:42:18 +03004502 vmx_segment_cache_clear(vmx);
4503
Avi Kivity5706be02008-08-20 15:07:31 +03004504 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004505 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004506 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004507
4508 seg_setup(VCPU_SREG_DS);
4509 seg_setup(VCPU_SREG_ES);
4510 seg_setup(VCPU_SREG_FS);
4511 seg_setup(VCPU_SREG_GS);
4512 seg_setup(VCPU_SREG_SS);
4513
4514 vmcs_write16(GUEST_TR_SELECTOR, 0);
4515 vmcs_writel(GUEST_TR_BASE, 0);
4516 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4517 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4518
4519 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4520 vmcs_writel(GUEST_LDTR_BASE, 0);
4521 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4522 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4523
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004524 if (!init_event) {
4525 vmcs_write32(GUEST_SYSENTER_CS, 0);
4526 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4527 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4528 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4529 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004530
Wanpeng Lic37c2872017-11-20 14:52:21 -08004531 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
Jan Kiszka66450a22013-03-13 12:42:34 +01004532 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004533
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004534 vmcs_writel(GUEST_GDTR_BASE, 0);
4535 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4536
4537 vmcs_writel(GUEST_IDTR_BASE, 0);
4538 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4539
Anthony Liguori443381a2010-12-06 10:53:38 -06004540 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004541 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004542 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Wanpeng Lia554d202017-10-11 05:10:19 -07004543 if (kvm_mpx_supported())
4544 vmcs_write64(GUEST_BNDCFGS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004545
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004546 setup_msrs(vmx);
4547
Avi Kivity6aa8b732006-12-10 02:21:36 -08004548 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4549
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004550 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08004551 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004552 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08004553 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004554 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004555 vmcs_write32(TPR_THRESHOLD, 0);
4556 }
4557
Paolo Bonzinia73896c2014-11-02 07:54:30 +01004558 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004559
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004560 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004561 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06004562 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004563 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02004564 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004565
Jason Baronb6a7cc32021-01-14 22:27:54 -05004566 vmx_update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004567
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004568 vpid_sync_context(vmx->vpid);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004569 if (init_event)
4570 vmx_clear_hlt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004571}
4572
Jason Baronb6a7cc32021-01-14 22:27:54 -05004573static void vmx_enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004574{
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08004575 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004576}
4577
Jason Baronb6a7cc32021-01-14 22:27:54 -05004578static void vmx_enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004579{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004580 if (!enable_vnmi ||
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004581 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jason Baronb6a7cc32021-01-14 22:27:54 -05004582 vmx_enable_irq_window(vcpu);
Jan Kiszkac9a79532014-03-07 20:03:15 +01004583 return;
4584 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004585
Xiaoyao Li4e2a0bc2019-12-06 16:45:25 +08004586 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004587}
4588
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004589static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004590{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004591 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004592 uint32_t intr;
4593 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004594
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004595 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004596
Avi Kivityfa89a812008-09-01 15:57:51 +03004597 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004598 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004599 int inc_eip = 0;
4600 if (vcpu->arch.interrupt.soft)
4601 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004602 kvm_inject_realmode_interrupt(vcpu, irq, inc_eip);
Eddie Dong85f455f2007-07-06 12:20:49 +03004603 return;
4604 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004605 intr = irq | INTR_INFO_VALID_MASK;
4606 if (vcpu->arch.interrupt.soft) {
4607 intr |= INTR_TYPE_SOFT_INTR;
4608 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4609 vmx->vcpu.arch.event_exit_inst_len);
4610 } else
4611 intr |= INTR_TYPE_EXT_INTR;
4612 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004613
4614 vmx_clear_hlt(vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004615}
4616
Sheng Yangf08864b2008-05-15 18:23:25 +08004617static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4618{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004619 struct vcpu_vmx *vmx = to_vmx(vcpu);
4620
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004621 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004622 /*
4623 * Tracking the NMI-blocked state in software is built upon
4624 * finding the next open IRQ window. This, in turn, depends on
4625 * well-behaving guests: They have to keep IRQs disabled at
4626 * least as long as the NMI handler runs. Otherwise we may
4627 * cause NMI nesting, maybe breaking the guest. But as this is
4628 * highly unlikely, we can live with the residual risk.
4629 */
4630 vmx->loaded_vmcs->soft_vnmi_blocked = 1;
4631 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4632 }
4633
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004634 ++vcpu->stat.nmi_injections;
4635 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004636
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004637 if (vmx->rmode.vm86_active) {
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004638 kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004639 return;
4640 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08004641
Sheng Yangf08864b2008-05-15 18:23:25 +08004642 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4643 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004644
4645 vmx_clear_hlt(vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08004646}
4647
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004648bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004649{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004650 struct vcpu_vmx *vmx = to_vmx(vcpu);
4651 bool masked;
4652
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004653 if (!enable_vnmi)
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004654 return vmx->loaded_vmcs->soft_vnmi_blocked;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004655 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02004656 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004657 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
4658 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4659 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004660}
4661
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004662void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004663{
4664 struct vcpu_vmx *vmx = to_vmx(vcpu);
4665
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004666 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004667 if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
4668 vmx->loaded_vmcs->soft_vnmi_blocked = masked;
4669 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4670 }
4671 } else {
4672 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4673 if (masked)
4674 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4675 GUEST_INTR_STATE_NMI);
4676 else
4677 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4678 GUEST_INTR_STATE_NMI);
4679 }
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004680}
4681
Sean Christopherson1b660b62020-04-22 19:25:44 -07004682bool vmx_nmi_blocked(struct kvm_vcpu *vcpu)
4683{
4684 if (is_guest_mode(vcpu) && nested_exit_on_nmi(vcpu))
4685 return false;
4686
4687 if (!enable_vnmi && to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
4688 return true;
4689
4690 return (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4691 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI |
4692 GUEST_INTR_STATE_NMI));
4693}
4694
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004695static int vmx_nmi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
Jan Kiszka2505dc92013-04-14 12:12:47 +02004696{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004697 if (to_vmx(vcpu)->nested.nested_run_pending)
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004698 return -EBUSY;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004699
Paolo Bonzinic300ab92020-04-23 14:08:58 -04004700 /* An NMI must not be injected into L2 if it's supposed to VM-Exit. */
4701 if (for_injection && is_guest_mode(vcpu) && nested_exit_on_nmi(vcpu))
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004702 return -EBUSY;
Paolo Bonzinic300ab92020-04-23 14:08:58 -04004703
Sean Christopherson1b660b62020-04-22 19:25:44 -07004704 return !vmx_nmi_blocked(vcpu);
4705}
Sean Christopherson429ab572020-04-22 19:25:42 -07004706
Sean Christopherson1b660b62020-04-22 19:25:44 -07004707bool vmx_interrupt_blocked(struct kvm_vcpu *vcpu)
4708{
4709 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
Sean Christopherson88c604b2020-04-22 19:25:41 -07004710 return false;
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004711
Sean Christopherson7ab0abd2020-04-22 19:25:50 -07004712 return !(vmx_get_rflags(vcpu) & X86_EFLAGS_IF) ||
Sean Christopherson1b660b62020-04-22 19:25:44 -07004713 (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4714 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Jan Kiszka2505dc92013-04-14 12:12:47 +02004715}
4716
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004717static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu, bool for_injection)
Gleb Natapov78646122009-03-23 12:12:11 +02004718{
Sean Christophersona1c77ab2020-03-02 22:27:35 -08004719 if (to_vmx(vcpu)->nested.nested_run_pending)
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004720 return -EBUSY;
Sean Christophersona1c77ab2020-03-02 22:27:35 -08004721
Paolo Bonzinic300ab92020-04-23 14:08:58 -04004722 /*
4723 * An IRQ must not be injected into L2 if it's supposed to VM-Exit,
4724 * e.g. if the IRQ arrived asynchronously after checking nested events.
4725 */
4726 if (for_injection && is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004727 return -EBUSY;
Paolo Bonzinic300ab92020-04-23 14:08:58 -04004728
Sean Christopherson1b660b62020-04-22 19:25:44 -07004729 return !vmx_interrupt_blocked(vcpu);
Gleb Natapov78646122009-03-23 12:12:11 +02004730}
4731
Izik Eiduscbc94022007-10-25 00:29:55 +02004732static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4733{
Peter Xuff5a9832020-09-30 21:20:33 -04004734 void __user *ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02004735
Sean Christophersonf7eaeb02018-03-05 12:04:36 -08004736 if (enable_unrestricted_guest)
4737 return 0;
4738
Peter Xu6a3c6232020-01-09 09:57:16 -05004739 mutex_lock(&kvm->slots_lock);
4740 ret = __x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
4741 PAGE_SIZE * 3);
4742 mutex_unlock(&kvm->slots_lock);
4743
Peter Xuff5a9832020-09-30 21:20:33 -04004744 if (IS_ERR(ret))
4745 return PTR_ERR(ret);
4746
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004747 to_kvm_vmx(kvm)->tss_addr = addr;
Peter Xuff5a9832020-09-30 21:20:33 -04004748
4749 return init_rmode_tss(kvm, ret);
Izik Eiduscbc94022007-10-25 00:29:55 +02004750}
4751
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004752static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
4753{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004754 to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004755 return 0;
4756}
4757
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004758static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004759{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004760 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004761 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004762 /*
4763 * Update instruction length as we may reinject the exception
4764 * from user space while in guest debugging mode.
4765 */
4766 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4767 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004768 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004769 return false;
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05004770 fallthrough;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004771 case DB_VECTOR:
Miaohe Lina8cfbae2020-02-19 10:45:48 +08004772 return !(vcpu->guest_debug &
4773 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP));
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004774 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004775 case OF_VECTOR:
4776 case BR_VECTOR:
4777 case UD_VECTOR:
4778 case DF_VECTOR:
4779 case SS_VECTOR:
4780 case GP_VECTOR:
4781 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004782 return true;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004783 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004784 return false;
4785}
4786
4787static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4788 int vec, u32 err_code)
4789{
4790 /*
4791 * Instruction with address size override prefix opcode 0x67
4792 * Cause the #SS fault with 0 error code in VM86 mode.
4793 */
4794 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004795 if (kvm_emulate_instruction(vcpu, 0)) {
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004796 if (vcpu->arch.halt_request) {
4797 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06004798 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004799 }
4800 return 1;
4801 }
4802 return 0;
4803 }
4804
4805 /*
4806 * Forward all other exceptions that are valid in real mode.
4807 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4808 * the required debugging infrastructure rework.
4809 */
4810 kvm_queue_exception(vcpu, vec);
4811 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004812}
4813
Avi Kivity851ba692009-08-24 11:10:17 +03004814static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004815{
Sean Christopherson95b5a482019-04-19 22:50:59 -07004816 /* handled by vmx_vcpu_run() */
Andi Kleena0861c02009-06-08 17:37:09 +08004817 return 1;
4818}
4819
Xiaoyao Lie6f8b6c2020-04-10 13:54:02 +02004820/*
4821 * If the host has split lock detection disabled, then #AC is
4822 * unconditionally injected into the guest, which is the pre split lock
4823 * detection behaviour.
4824 *
4825 * If the host has split lock detection enabled then #AC is
4826 * only injected into the guest when:
4827 * - Guest CPL == 3 (user mode)
4828 * - Guest has #AC detection enabled in CR0
4829 * - Guest EFLAGS has AC bit set
4830 */
4831static inline bool guest_inject_ac(struct kvm_vcpu *vcpu)
4832{
4833 if (!boot_cpu_has(X86_FEATURE_SPLIT_LOCK_DETECT))
4834 return true;
4835
4836 return vmx_get_cpl(vcpu) == 3 && kvm_read_cr0_bits(vcpu, X86_CR0_AM) &&
4837 (kvm_get_rflags(vcpu) & X86_EFLAGS_AC);
4838}
4839
Sean Christopherson95b5a482019-04-19 22:50:59 -07004840static int handle_exception_nmi(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004841{
Avi Kivity1155f762007-11-22 11:30:47 +02004842 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004843 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004844 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004845 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004846 u32 vect_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004847
Avi Kivity1155f762007-11-22 11:30:47 +02004848 vect_info = vmx->idt_vectoring_info;
Sean Christophersonf27ad732020-04-27 10:18:37 -07004849 intr_info = vmx_get_intr_info(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004850
Paolo Bonzini2ea72032019-06-06 14:57:25 +02004851 if (is_machine_check(intr_info) || is_nmi(intr_info))
Sean Christopherson95b5a482019-04-19 22:50:59 -07004852 return 1; /* handled by handle_exception_nmi_irqoff() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004853
Wanpeng Li082d06e2018-04-03 16:28:48 -07004854 if (is_invalid_opcode(intr_info))
4855 return handle_ud(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004856
Avi Kivity6aa8b732006-12-10 02:21:36 -08004857 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004858 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004859 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004860
Liran Alon9e869482018-03-12 13:12:51 +02004861 if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
4862 WARN_ON_ONCE(!enable_vmware_backdoor);
Sean Christophersona6c6ed12019-08-27 14:40:30 -07004863
4864 /*
4865 * VMware backdoor emulation on #GP interception only handles
4866 * IN{S}, OUT{S}, and RDPMC, none of which generate a non-zero
4867 * error code on #GP.
4868 */
4869 if (error_code) {
4870 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
4871 return 1;
4872 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004873 return kvm_emulate_instruction(vcpu, EMULTYPE_VMWARE_GP);
Liran Alon9e869482018-03-12 13:12:51 +02004874 }
4875
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004876 /*
4877 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4878 * MMIO, it is better to report an internal error.
4879 * See the comments in vmx_handle_exit.
4880 */
4881 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4882 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4883 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4884 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Jim Mattson1aa561b2020-06-03 16:56:21 -07004885 vcpu->run->internal.ndata = 4;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004886 vcpu->run->internal.data[0] = vect_info;
4887 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004888 vcpu->run->internal.data[2] = error_code;
Jim Mattson8a14fe42020-06-03 16:56:22 -07004889 vcpu->run->internal.data[3] = vcpu->arch.last_vmentry_cpu;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004890 return 0;
4891 }
4892
Avi Kivity6aa8b732006-12-10 02:21:36 -08004893 if (is_page_fault(intr_info)) {
Sean Christopherson5addc232020-04-15 13:34:53 -07004894 cr2 = vmx_get_exit_qual(vcpu);
Mohammed Gamal1dbf5d682020-07-10 17:48:09 +02004895 if (enable_ept && !vcpu->arch.apf.host_apf_flags) {
4896 /*
4897 * EPT will cause page fault only if we need to
4898 * detect illegal GPAs.
4899 */
Mohammed Gamalb96e6502020-09-03 16:11:22 +02004900 WARN_ON_ONCE(!allow_smaller_maxphyaddr);
Mohammed Gamal1dbf5d682020-07-10 17:48:09 +02004901 kvm_fixup_and_inject_pf_error(vcpu, cr2, error_code);
4902 return 1;
4903 } else
4904 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004905 }
4906
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004907 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004908
4909 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4910 return handle_rmode_exception(vcpu, ex_no, error_code);
4911
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004912 switch (ex_no) {
4913 case DB_VECTOR:
Sean Christopherson5addc232020-04-15 13:34:53 -07004914 dr6 = vmx_get_exit_qual(vcpu);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004915 if (!(vcpu->guest_debug &
4916 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Linus Torvalds32d43cd2018-03-20 12:16:59 -07004917 if (is_icebp(intr_info))
Sean Christopherson1957aa62019-08-27 14:40:39 -07004918 WARN_ON(!skip_emulated_instruction(vcpu));
Huw Daviesfd2a4452014-04-16 10:02:51 +01004919
Paolo Bonzini4d5523c2020-05-05 07:33:20 -04004920 kvm_queue_exception_p(vcpu, DB_VECTOR, dr6);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004921 return 1;
4922 }
Chenyi Qiang9a3ecd52021-02-02 17:04:31 +08004923 kvm_run->debug.arch.dr6 = dr6 | DR6_ACTIVE_LOW;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004924 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05004925 fallthrough;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004926 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004927 /*
4928 * Update instruction length as we may reinject #BP from
4929 * user space while in guest debugging mode. Reading it for
4930 * #DB as well causes no harm, it is not used in that case.
4931 */
4932 vmx->vcpu.arch.event_exit_inst_len =
4933 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004934 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004935 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004936 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4937 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004938 break;
Xiaoyao Lie6f8b6c2020-04-10 13:54:02 +02004939 case AC_VECTOR:
4940 if (guest_inject_ac(vcpu)) {
4941 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
4942 return 1;
4943 }
4944
4945 /*
4946 * Handle split lock. Depending on detection mode this will
4947 * either warn and disable split lock detection for this
4948 * task or force SIGBUS on it.
4949 */
4950 if (handle_guest_split_lock(kvm_rip_read(vcpu)))
4951 return 1;
4952 fallthrough;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004953 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004954 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4955 kvm_run->ex.exception = ex_no;
4956 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004957 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004958 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004959 return 0;
4960}
4961
Andrea Arcangelif399e602019-11-04 17:59:58 -05004962static __always_inline int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004963{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004964 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004965 return 1;
4966}
4967
Avi Kivity851ba692009-08-24 11:10:17 +03004968static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004969{
Avi Kivity851ba692009-08-24 11:10:17 +03004970 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07004971 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08004972 return 0;
4973}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004974
Avi Kivity851ba692009-08-24 11:10:17 +03004975static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004976{
He, Qingbfdaab02007-09-12 14:18:28 +08004977 unsigned long exit_qualification;
Sean Christophersondca7f122018-03-08 08:57:27 -08004978 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004979 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004980
Sean Christopherson5addc232020-04-15 13:34:53 -07004981 exit_qualification = vmx_get_exit_qual(vcpu);
Avi Kivity039576c2007-03-20 12:46:50 +02004982 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004983
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004984 ++vcpu->stat.io_exits;
4985
Sean Christopherson432baf62018-03-08 08:57:26 -08004986 if (string)
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004987 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004988
4989 port = exit_qualification >> 16;
4990 size = (exit_qualification & 7) + 1;
Sean Christopherson432baf62018-03-08 08:57:26 -08004991 in = (exit_qualification & 8) != 0;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004992
Sean Christophersondca7f122018-03-08 08:57:27 -08004993 return kvm_fast_pio(vcpu, size, port, in);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004994}
4995
Ingo Molnar102d8322007-02-19 14:37:47 +02004996static void
4997vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4998{
4999 /*
5000 * Patch in the VMCALL instruction:
5001 */
5002 hypercall[0] = 0x0f;
5003 hypercall[1] = 0x01;
5004 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005005}
5006
Guo Chao0fa06072012-06-28 15:16:19 +08005007/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005008static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5009{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005010 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005011 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5012 unsigned long orig_val = val;
5013
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005014 /*
5015 * We get here when L2 changed cr0 in a way that did not change
5016 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005017 * but did change L0 shadowed bits. So we first calculate the
5018 * effective cr0 value that L1 would like to write into the
5019 * hardware. It consists of the L2-owned bits from the new
5020 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005021 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005022 val = (val & ~vmcs12->cr0_guest_host_mask) |
5023 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5024
David Matlack38991522016-11-29 18:14:08 -08005025 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005026 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005027
5028 if (kvm_set_cr0(vcpu, val))
5029 return 1;
5030 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005031 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005032 } else {
5033 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08005034 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005035 return 1;
David Matlack38991522016-11-29 18:14:08 -08005036
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005037 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005038 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005039}
5040
5041static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5042{
5043 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005044 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5045 unsigned long orig_val = val;
5046
5047 /* analogously to handle_set_cr0 */
5048 val = (val & ~vmcs12->cr4_guest_host_mask) |
5049 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5050 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005051 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005052 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005053 return 0;
5054 } else
5055 return kvm_set_cr4(vcpu, val);
5056}
5057
Paolo Bonzini0367f202016-07-12 10:44:55 +02005058static int handle_desc(struct kvm_vcpu *vcpu)
5059{
5060 WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005061 return kvm_emulate_instruction(vcpu, 0);
Paolo Bonzini0367f202016-07-12 10:44:55 +02005062}
5063
Avi Kivity851ba692009-08-24 11:10:17 +03005064static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005065{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005066 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005067 int cr;
5068 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005069 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08005070 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005071
Sean Christopherson5addc232020-04-15 13:34:53 -07005072 exit_qualification = vmx_get_exit_qual(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005073 cr = exit_qualification & 15;
5074 reg = (exit_qualification >> 8) & 15;
5075 switch ((exit_qualification >> 4) & 3) {
5076 case 0: /* mov to cr */
Sean Christopherson27b4a9c42021-04-21 19:21:28 -07005077 val = kvm_register_read(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005078 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005079 switch (cr) {
5080 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005081 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005082 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005083 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08005084 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity23902182010-06-10 17:02:16 +03005085 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005086 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005087 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005088 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005089 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005090 case 8: {
5091 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005092 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005093 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005094 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005095 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08005096 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005097 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08005098 return ret;
5099 /*
5100 * TODO: we might be squashing a
5101 * KVM_GUESTDBG_SINGLESTEP-triggered
5102 * KVM_EXIT_DEBUG here.
5103 */
Avi Kivity851ba692009-08-24 11:10:17 +03005104 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005105 return 0;
5106 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005107 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005108 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005109 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08005110 WARN_ONCE(1, "Guest should always own CR0.TS");
5111 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02005112 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08005113 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005114 case 1: /*mov from cr*/
5115 switch (cr) {
5116 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08005117 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity9f8fe502010-12-05 17:30:00 +02005118 val = kvm_read_cr3(vcpu);
5119 kvm_register_write(vcpu, reg, val);
5120 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005121 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005122 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005123 val = kvm_get_cr8(vcpu);
5124 kvm_register_write(vcpu, reg, val);
5125 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005126 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005127 }
5128 break;
5129 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005130 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005131 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005132 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005133
Kyle Huey6affcbe2016-11-29 12:40:40 -08005134 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005135 default:
5136 break;
5137 }
Avi Kivity851ba692009-08-24 11:10:17 +03005138 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005139 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005140 (int)(exit_qualification >> 4) & 3, cr);
5141 return 0;
5142}
5143
Avi Kivity851ba692009-08-24 11:10:17 +03005144static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005145{
He, Qingbfdaab02007-09-12 14:18:28 +08005146 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005147 int dr, dr7, reg;
Paolo Bonzini996ff542020-12-14 07:49:54 -05005148 int err = 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005149
Sean Christopherson5addc232020-04-15 13:34:53 -07005150 exit_qualification = vmx_get_exit_qual(vcpu);
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005151 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5152
5153 /* First, if DR does not exist, trigger UD */
5154 if (!kvm_require_dr(vcpu, dr))
5155 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005156
Paolo Bonzini996ff542020-12-14 07:49:54 -05005157 if (kvm_x86_ops.get_cpl(vcpu) > 0)
5158 goto out;
5159
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005160 dr7 = vmcs_readl(GUEST_DR7);
5161 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005162 /*
5163 * As the vm-exit takes precedence over the debug trap, we
5164 * need to emulate the latter, either for the host or the
5165 * guest debugging itself.
5166 */
5167 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Chenyi Qiang9a3ecd52021-02-02 17:04:31 +08005168 vcpu->run->debug.arch.dr6 = DR6_BD | DR6_ACTIVE_LOW;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005169 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02005170 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005171 vcpu->run->debug.arch.exception = DB_VECTOR;
5172 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005173 return 0;
5174 } else {
Paolo Bonzini4d5523c2020-05-05 07:33:20 -04005175 kvm_queue_exception_p(vcpu, DB_VECTOR, DR6_BD);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005176 return 1;
5177 }
5178 }
5179
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005180 if (vcpu->guest_debug == 0) {
Sean Christopherson2183f562019-05-07 12:17:56 -07005181 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005182
5183 /*
5184 * No more DR vmexits; force a reload of the debug registers
5185 * and reenter on this instruction. The next vmexit will
5186 * retrieve the full state of the debug registers.
5187 */
5188 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5189 return 1;
5190 }
5191
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005192 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5193 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005194 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005195
Paolo Bonzini29d6ca42021-02-03 03:42:41 -05005196 kvm_get_dr(vcpu, dr, &val);
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005197 kvm_register_write(vcpu, reg, val);
Paolo Bonzini996ff542020-12-14 07:49:54 -05005198 err = 0;
5199 } else {
Sean Christopherson27b4a9c42021-04-21 19:21:28 -07005200 err = kvm_set_dr(vcpu, dr, kvm_register_read(vcpu, reg));
Paolo Bonzini996ff542020-12-14 07:49:54 -05005201 }
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005202
Paolo Bonzini996ff542020-12-14 07:49:54 -05005203out:
5204 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005205}
5206
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005207static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5208{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005209 get_debugreg(vcpu->arch.db[0], 0);
5210 get_debugreg(vcpu->arch.db[1], 1);
5211 get_debugreg(vcpu->arch.db[2], 2);
5212 get_debugreg(vcpu->arch.db[3], 3);
5213 get_debugreg(vcpu->arch.dr6, 6);
5214 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5215
5216 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Sean Christopherson2183f562019-05-07 12:17:56 -07005217 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005218}
5219
Gleb Natapov020df072010-04-13 10:05:23 +03005220static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5221{
5222 vmcs_writel(GUEST_DR7, val);
5223}
5224
Avi Kivity851ba692009-08-24 11:10:17 +03005225static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005226{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01005227 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005228 return 1;
5229}
5230
Avi Kivity851ba692009-08-24 11:10:17 +03005231static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005232{
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005233 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005234
Avi Kivity3842d132010-07-27 12:30:24 +03005235 kvm_make_request(KVM_REQ_EVENT, vcpu);
5236
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005237 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005238 return 1;
5239}
5240
Avi Kivity851ba692009-08-24 11:10:17 +03005241static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005242{
Sean Christopherson5addc232020-04-15 13:34:53 -07005243 unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005244
5245 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005246 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005247}
5248
Avi Kivity851ba692009-08-24 11:10:17 +03005249static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005250{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005251 if (likely(fasteoi)) {
Sean Christopherson5addc232020-04-15 13:34:53 -07005252 unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03005253 int access_type, offset;
5254
5255 access_type = exit_qualification & APIC_ACCESS_TYPE;
5256 offset = exit_qualification & APIC_ACCESS_OFFSET;
5257 /*
5258 * Sane guest uses MOV to write EOI, with written value
5259 * not cared. So make a short-circuit here by avoiding
5260 * heavy instruction emulation.
5261 */
5262 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5263 (offset == APIC_EOI)) {
5264 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005265 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03005266 }
5267 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005268 return kvm_emulate_instruction(vcpu, 0);
Sheng Yangf78e0e22007-10-29 09:40:42 +08005269}
5270
Yang Zhangc7c9c562013-01-25 10:18:51 +08005271static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5272{
Sean Christopherson5addc232020-04-15 13:34:53 -07005273 unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
Yang Zhangc7c9c562013-01-25 10:18:51 +08005274 int vector = exit_qualification & 0xff;
5275
5276 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5277 kvm_apic_set_eoi_accelerated(vcpu, vector);
5278 return 1;
5279}
5280
Yang Zhang83d4c282013-01-25 10:18:49 +08005281static int handle_apic_write(struct kvm_vcpu *vcpu)
5282{
Sean Christopherson5addc232020-04-15 13:34:53 -07005283 unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
Yang Zhang83d4c282013-01-25 10:18:49 +08005284 u32 offset = exit_qualification & 0xfff;
5285
5286 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5287 kvm_apic_write_nodecode(vcpu, offset);
5288 return 1;
5289}
5290
Avi Kivity851ba692009-08-24 11:10:17 +03005291static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005292{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005293 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005294 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005295 bool has_error_code = false;
5296 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005297 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005298 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005299
5300 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005301 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005302 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005303
Sean Christopherson5addc232020-04-15 13:34:53 -07005304 exit_qualification = vmx_get_exit_qual(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005305
5306 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005307 if (reason == TASK_SWITCH_GATE && idt_v) {
5308 switch (type) {
5309 case INTR_TYPE_NMI_INTR:
5310 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005311 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005312 break;
5313 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005314 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005315 kvm_clear_interrupt_queue(vcpu);
5316 break;
5317 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005318 if (vmx->idt_vectoring_info &
5319 VECTORING_INFO_DELIVER_CODE_MASK) {
5320 has_error_code = true;
5321 error_code =
5322 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5323 }
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05005324 fallthrough;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005325 case INTR_TYPE_SOFT_EXCEPTION:
5326 kvm_clear_exception_queue(vcpu);
5327 break;
5328 default:
5329 break;
5330 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005331 }
Izik Eidus37817f22008-03-24 23:14:53 +02005332 tss_selector = exit_qualification;
5333
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005334 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5335 type != INTR_TYPE_EXT_INTR &&
5336 type != INTR_TYPE_NMI_INTR))
Sean Christopherson1957aa62019-08-27 14:40:39 -07005337 WARN_ON(!skip_emulated_instruction(vcpu));
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005338
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005339 /*
5340 * TODO: What about debug traps on tss switch?
5341 * Are we supposed to inject them and update dr6?
5342 */
Sean Christopherson10517782019-08-27 14:40:35 -07005343 return kvm_task_switch(vcpu, tss_selector,
5344 type == INTR_TYPE_SOFT_INTR ? idt_index : -1,
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005345 reason, has_error_code, error_code);
Izik Eidus37817f22008-03-24 23:14:53 +02005346}
5347
Avi Kivity851ba692009-08-24 11:10:17 +03005348static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005349{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005350 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005351 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01005352 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005353
Sean Christopherson5addc232020-04-15 13:34:53 -07005354 exit_qualification = vmx_get_exit_qual(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08005355
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005356 /*
5357 * EPT violation happened while executing iret from NMI,
5358 * "blocked by NMI" bit has to be set before next VM entry.
5359 * There are errata that may cause this bit to not be set:
5360 * AAK134, BY25.
5361 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005362 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005363 enable_vnmi &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005364 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005365 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5366
Sheng Yang14394422008-04-28 12:24:45 +08005367 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005368 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005369
Junaid Shahid27959a42016-12-06 16:46:10 -08005370 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005371 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08005372 ? PFERR_USER_MASK : 0;
5373 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005374 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08005375 ? PFERR_WRITE_MASK : 0;
5376 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005377 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08005378 ? PFERR_FETCH_MASK : 0;
5379 /* ept page table entry is present? */
5380 error_code |= (exit_qualification &
5381 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
5382 EPT_VIOLATION_EXECUTABLE))
5383 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005384
Isaku Yamahata108356022021-04-22 17:22:29 -07005385 error_code |= (exit_qualification & EPT_VIOLATION_GVA_TRANSLATED) != 0 ?
Paolo Bonzinieebed242016-11-28 14:39:58 +01005386 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005387
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005388 vcpu->arch.exit_qualification = exit_qualification;
Mohammed Gamal1dbf5d682020-07-10 17:48:09 +02005389
5390 /*
5391 * Check that the GPA doesn't exceed physical memory limits, as that is
5392 * a guest page fault. We have to emulate the instruction here, because
5393 * if the illegal address is that of a paging structure, then
5394 * EPT_VIOLATION_ACC_WRITE bit is set. Alternatively, if supported we
5395 * would also use advanced VM-exit information for EPT violations to
5396 * reconstruct the page fault error code.
5397 */
Paolo Bonzinic0623f52020-10-21 18:05:58 -04005398 if (unlikely(allow_smaller_maxphyaddr && kvm_vcpu_is_illegal_gpa(vcpu, gpa)))
Mohammed Gamal1dbf5d682020-07-10 17:48:09 +02005399 return kvm_emulate_instruction(vcpu, 0);
5400
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005401 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005402}
5403
Avi Kivity851ba692009-08-24 11:10:17 +03005404static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005405{
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005406 gpa_t gpa;
5407
Sean Christopherson3c0c2ad2021-04-12 16:21:37 +12005408 if (!vmx_can_emulate_instruction(vcpu, NULL, 0))
5409 return 1;
5410
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005411 /*
5412 * A nested guest cannot optimize MMIO vmexits, because we have an
5413 * nGPA here instead of the required GPA.
5414 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005415 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005416 if (!is_guest_mode(vcpu) &&
5417 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08005418 trace_kvm_fast_mmio(gpa);
Sean Christopherson1957aa62019-08-27 14:40:39 -07005419 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005420 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005421
Sean Christophersonc75d0edc2018-03-29 14:48:31 -07005422 return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005423}
5424
Avi Kivity851ba692009-08-24 11:10:17 +03005425static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005426{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005427 WARN_ON_ONCE(!enable_vnmi);
Xiaoyao Li4e2a0bc2019-12-06 16:45:25 +08005428 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
Sheng Yangf08864b2008-05-15 18:23:25 +08005429 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005430 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005431
5432 return 1;
5433}
5434
Mohammed Gamal80ced182009-09-01 12:48:18 +02005435static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005436{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005437 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity49e9d552010-09-19 14:34:08 +02005438 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005439 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005440
Sean Christopherson2183f562019-05-07 12:17:56 -07005441 intr_window_requested = exec_controls_get(vmx) &
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005442 CPU_BASED_INTR_WINDOW_EXITING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005443
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005444 while (vmx->emulation_required && count-- != 0) {
Sean Christophersondb438592020-04-22 19:25:48 -07005445 if (intr_window_requested && !vmx_interrupt_blocked(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005446 return handle_interrupt_window(&vmx->vcpu);
5447
Radim Krčmář72875d82017-04-26 22:32:19 +02005448 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005449 return 1;
5450
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005451 if (!kvm_emulate_instruction(vcpu, 0))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005452 return 0;
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005453
Sean Christophersonadd5ff72018-03-23 09:34:00 -07005454 if (vmx->emulation_required && !vmx->rmode.vm86_active &&
Sean Christopherson8fff2712019-08-27 14:40:37 -07005455 vcpu->arch.exception.pending) {
5456 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5457 vcpu->run->internal.suberror =
5458 KVM_INTERNAL_ERROR_EMULATION;
5459 vcpu->run->internal.ndata = 0;
5460 return 0;
5461 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005462
Gleb Natapov8d76c492013-05-08 18:38:44 +03005463 if (vcpu->arch.halt_request) {
5464 vcpu->arch.halt_request = 0;
Sean Christopherson8fff2712019-08-27 14:40:37 -07005465 return kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03005466 }
5467
Sean Christopherson8fff2712019-08-27 14:40:37 -07005468 /*
Thomas Gleixner72c3c0f2020-07-23 00:00:09 +02005469 * Note, return 1 and not 0, vcpu_run() will invoke
5470 * xfer_to_guest_mode() which will create a proper return
5471 * code.
Sean Christopherson8fff2712019-08-27 14:40:37 -07005472 */
Thomas Gleixner72c3c0f2020-07-23 00:00:09 +02005473 if (__xfer_to_guest_mode_work_pending())
Sean Christopherson8fff2712019-08-27 14:40:37 -07005474 return 1;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005475 }
5476
Sean Christopherson8fff2712019-08-27 14:40:37 -07005477 return 1;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005478}
5479
5480static void grow_ple_window(struct kvm_vcpu *vcpu)
5481{
5482 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005483 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005484
Babu Mogerc8e88712018-03-16 16:37:24 -04005485 vmx->ple_window = __grow_ple_window(old, ple_window,
5486 ple_window_grow,
5487 ple_window_max);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005488
Peter Xu4f75bcc2019-09-06 10:17:22 +08005489 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005490 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005491 trace_kvm_ple_window_update(vcpu->vcpu_id,
5492 vmx->ple_window, old);
5493 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005494}
5495
5496static void shrink_ple_window(struct kvm_vcpu *vcpu)
5497{
5498 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005499 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005500
Babu Mogerc8e88712018-03-16 16:37:24 -04005501 vmx->ple_window = __shrink_ple_window(old, ple_window,
5502 ple_window_shrink,
5503 ple_window);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005504
Peter Xu4f75bcc2019-09-06 10:17:22 +08005505 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005506 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005507 trace_kvm_ple_window_update(vcpu->vcpu_id,
5508 vmx->ple_window, old);
5509 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005510}
5511
Avi Kivity6aa8b732006-12-10 02:21:36 -08005512/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005513 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5514 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5515 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005516static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005517{
Wanpeng Lib31c1142018-03-12 04:53:04 -07005518 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005519 grow_ple_window(vcpu);
5520
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08005521 /*
5522 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
5523 * VM-execution control is ignored if CPL > 0. OTOH, KVM
5524 * never set PAUSE_EXITING and just set PLE if supported,
5525 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
5526 */
5527 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005528 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005529}
5530
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005531static int handle_monitor_trap(struct kvm_vcpu *vcpu)
5532{
5533 return 1;
5534}
5535
Junaid Shahideb4b2482018-06-27 14:59:14 -07005536static int handle_invpcid(struct kvm_vcpu *vcpu)
5537{
5538 u32 vmx_instruction_info;
5539 unsigned long type;
Junaid Shahideb4b2482018-06-27 14:59:14 -07005540 gva_t gva;
Junaid Shahideb4b2482018-06-27 14:59:14 -07005541 struct {
5542 u64 pcid;
5543 u64 gla;
5544 } operand;
5545
5546 if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
5547 kvm_queue_exception(vcpu, UD_VECTOR);
5548 return 1;
5549 }
5550
5551 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Sean Christopherson27b4a9c42021-04-21 19:21:28 -07005552 type = kvm_register_read(vcpu, (vmx_instruction_info >> 28) & 0xf);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005553
5554 if (type > 3) {
5555 kvm_inject_gp(vcpu, 0);
5556 return 1;
5557 }
5558
5559 /* According to the Intel instruction reference, the memory operand
5560 * is read even if it isn't needed (e.g., for type==all)
5561 */
Sean Christopherson5addc232020-04-15 13:34:53 -07005562 if (get_vmx_mem_address(vcpu, vmx_get_exit_qual(vcpu),
Eugene Korenevskyfdb28612019-06-06 00:19:16 +03005563 vmx_instruction_info, false,
5564 sizeof(operand), &gva))
Junaid Shahideb4b2482018-06-27 14:59:14 -07005565 return 1;
5566
Babu Moger97150922020-09-11 14:29:12 -05005567 return kvm_handle_invpcid(vcpu, type, gva);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005568}
5569
Kai Huang843e4332015-01-28 10:54:28 +08005570static int handle_pml_full(struct kvm_vcpu *vcpu)
5571{
5572 unsigned long exit_qualification;
5573
5574 trace_kvm_pml_full(vcpu->vcpu_id);
5575
Sean Christopherson5addc232020-04-15 13:34:53 -07005576 exit_qualification = vmx_get_exit_qual(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005577
5578 /*
5579 * PML buffer FULL happened while executing iret from NMI,
5580 * "blocked by NMI" bit has to be set before next VM entry.
5581 */
5582 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005583 enable_vnmi &&
Kai Huang843e4332015-01-28 10:54:28 +08005584 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
5585 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5586 GUEST_INTR_STATE_NMI);
5587
5588 /*
5589 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
5590 * here.., and there's no userspace involvement needed for PML.
5591 */
5592 return 1;
5593}
5594
Wanpeng Li26efe2f2020-05-06 11:44:01 -04005595static fastpath_t handle_fastpath_preemption_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07005596{
Sean Christopherson804939e2019-05-07 12:18:05 -07005597 struct vcpu_vmx *vmx = to_vmx(vcpu);
5598
5599 if (!vmx->req_immediate_exit &&
Wanpeng Li26efe2f2020-05-06 11:44:01 -04005600 !unlikely(vmx->loaded_vmcs->hv_timer_soft_disabled)) {
Sean Christophersond264ee02018-08-27 15:21:12 -07005601 kvm_lapic_expired_hv_timer(vcpu);
Wanpeng Li26efe2f2020-05-06 11:44:01 -04005602 return EXIT_FASTPATH_REENTER_GUEST;
5603 }
Sean Christopherson804939e2019-05-07 12:18:05 -07005604
Wanpeng Li26efe2f2020-05-06 11:44:01 -04005605 return EXIT_FASTPATH_NONE;
5606}
5607
5608static int handle_preemption_timer(struct kvm_vcpu *vcpu)
5609{
5610 handle_fastpath_preemption_timer(vcpu);
Yunhong Jiang64672c92016-06-13 14:19:59 -07005611 return 1;
5612}
5613
Sean Christophersone4027cf2018-12-03 13:53:12 -08005614/*
5615 * When nested=0, all VMX instruction VM Exits filter here. The handlers
5616 * are overwritten by nested_vmx_setup() when nested=1.
5617 */
5618static int handle_vmx_instruction(struct kvm_vcpu *vcpu)
5619{
5620 kvm_queue_exception(vcpu, UD_VECTOR);
5621 return 1;
5622}
5623
Sean Christopherson9798adb2021-04-12 16:21:38 +12005624#ifndef CONFIG_X86_SGX_KVM
Sean Christopherson0b665d32018-08-14 09:33:34 -07005625static int handle_encls(struct kvm_vcpu *vcpu)
5626{
5627 /*
Sean Christopherson9798adb2021-04-12 16:21:38 +12005628 * SGX virtualization is disabled. There is no software enable bit for
5629 * SGX, so KVM intercepts all ENCLS leafs and injects a #UD to prevent
5630 * the guest from executing ENCLS (when SGX is supported by hardware).
Sean Christopherson0b665d32018-08-14 09:33:34 -07005631 */
5632 kvm_queue_exception(vcpu, UD_VECTOR);
5633 return 1;
5634}
Sean Christopherson9798adb2021-04-12 16:21:38 +12005635#endif /* CONFIG_X86_SGX_KVM */
Sean Christopherson0b665d32018-08-14 09:33:34 -07005636
Chenyi Qiangfe6b6bc2020-11-06 17:03:14 +08005637static int handle_bus_lock_vmexit(struct kvm_vcpu *vcpu)
5638{
5639 vcpu->run->exit_reason = KVM_EXIT_X86_BUS_LOCK;
5640 vcpu->run->flags |= KVM_RUN_X86_BUS_LOCK;
5641 return 0;
5642}
5643
Nadav Har'El0140cae2011-05-25 23:06:28 +03005644/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005645 * The exit handlers return 1 if the exit was handled fully and guest execution
5646 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5647 * to be done to userspace and return 0.
5648 */
Sean Christophersone4027cf2018-12-03 13:53:12 -08005649static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Sean Christopherson95b5a482019-04-19 22:50:59 -07005650 [EXIT_REASON_EXCEPTION_NMI] = handle_exception_nmi,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005651 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005652 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005653 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005654 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005655 [EXIT_REASON_CR_ACCESS] = handle_cr,
5656 [EXIT_REASON_DR_ACCESS] = handle_dr,
Andrea Arcangelif399e602019-11-04 17:59:58 -05005657 [EXIT_REASON_CPUID] = kvm_emulate_cpuid,
5658 [EXIT_REASON_MSR_READ] = kvm_emulate_rdmsr,
5659 [EXIT_REASON_MSR_WRITE] = kvm_emulate_wrmsr,
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005660 [EXIT_REASON_INTERRUPT_WINDOW] = handle_interrupt_window,
Andrea Arcangelif399e602019-11-04 17:59:58 -05005661 [EXIT_REASON_HLT] = kvm_emulate_halt,
Sean Christopherson5ff3a352021-02-04 16:57:47 -08005662 [EXIT_REASON_INVD] = kvm_emulate_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005663 [EXIT_REASON_INVLPG] = handle_invlpg,
Sean Christophersonc483c452021-02-04 16:57:48 -08005664 [EXIT_REASON_RDPMC] = kvm_emulate_rdpmc,
Sean Christopherson5ff3a352021-02-04 16:57:47 -08005665 [EXIT_REASON_VMCALL] = kvm_emulate_hypercall,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005666 [EXIT_REASON_VMCLEAR] = handle_vmx_instruction,
5667 [EXIT_REASON_VMLAUNCH] = handle_vmx_instruction,
5668 [EXIT_REASON_VMPTRLD] = handle_vmx_instruction,
5669 [EXIT_REASON_VMPTRST] = handle_vmx_instruction,
5670 [EXIT_REASON_VMREAD] = handle_vmx_instruction,
5671 [EXIT_REASON_VMRESUME] = handle_vmx_instruction,
5672 [EXIT_REASON_VMWRITE] = handle_vmx_instruction,
5673 [EXIT_REASON_VMOFF] = handle_vmx_instruction,
5674 [EXIT_REASON_VMON] = handle_vmx_instruction,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005675 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5676 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08005677 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08005678 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Sean Christopherson5ff3a352021-02-04 16:57:47 -08005679 [EXIT_REASON_WBINVD] = kvm_emulate_wbinvd,
Sean Christopherson92f98952021-02-04 16:57:46 -08005680 [EXIT_REASON_XSETBV] = kvm_emulate_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005681 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005682 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Paolo Bonzini0367f202016-07-12 10:44:55 +02005683 [EXIT_REASON_GDTR_IDTR] = handle_desc,
5684 [EXIT_REASON_LDTR_TR] = handle_desc,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005685 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5686 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005687 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Sean Christopherson5ff3a352021-02-04 16:57:47 -08005688 [EXIT_REASON_MWAIT_INSTRUCTION] = kvm_emulate_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005689 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Sean Christopherson5ff3a352021-02-04 16:57:47 -08005690 [EXIT_REASON_MONITOR_INSTRUCTION] = kvm_emulate_monitor,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005691 [EXIT_REASON_INVEPT] = handle_vmx_instruction,
5692 [EXIT_REASON_INVVPID] = handle_vmx_instruction,
Sean Christopherson5ff3a352021-02-04 16:57:47 -08005693 [EXIT_REASON_RDRAND] = kvm_handle_invalid_op,
5694 [EXIT_REASON_RDSEED] = kvm_handle_invalid_op,
Kai Huang843e4332015-01-28 10:54:28 +08005695 [EXIT_REASON_PML_FULL] = handle_pml_full,
Junaid Shahideb4b2482018-06-27 14:59:14 -07005696 [EXIT_REASON_INVPCID] = handle_invpcid,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005697 [EXIT_REASON_VMFUNC] = handle_vmx_instruction,
Yunhong Jiang64672c92016-06-13 14:19:59 -07005698 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Sean Christopherson0b665d32018-08-14 09:33:34 -07005699 [EXIT_REASON_ENCLS] = handle_encls,
Chenyi Qiangfe6b6bc2020-11-06 17:03:14 +08005700 [EXIT_REASON_BUS_LOCK] = handle_bus_lock_vmexit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005701};
5702
5703static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005704 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005705
Sean Christopherson235ba742020-09-23 13:13:46 -07005706static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2,
5707 u32 *intr_info, u32 *error_code)
Avi Kivity586f9602010-11-18 13:09:54 +02005708{
Sean Christopherson235ba742020-09-23 13:13:46 -07005709 struct vcpu_vmx *vmx = to_vmx(vcpu);
5710
Sean Christopherson5addc232020-04-15 13:34:53 -07005711 *info1 = vmx_get_exit_qual(vcpu);
Sean Christopherson8e533242020-11-06 17:03:12 +08005712 if (!(vmx->exit_reason.failed_vmentry)) {
Sean Christopherson235ba742020-09-23 13:13:46 -07005713 *info2 = vmx->idt_vectoring_info;
5714 *intr_info = vmx_get_intr_info(vcpu);
5715 if (is_exception_with_error_code(*intr_info))
5716 *error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
5717 else
5718 *error_code = 0;
5719 } else {
5720 *info2 = 0;
5721 *intr_info = 0;
5722 *error_code = 0;
5723 }
Avi Kivity586f9602010-11-18 13:09:54 +02005724}
5725
Kai Huanga3eaa862015-11-04 13:46:05 +08005726static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08005727{
Kai Huanga3eaa862015-11-04 13:46:05 +08005728 if (vmx->pml_pg) {
5729 __free_page(vmx->pml_pg);
5730 vmx->pml_pg = NULL;
5731 }
Kai Huang843e4332015-01-28 10:54:28 +08005732}
5733
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005734static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08005735{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005736 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005737 u64 *pml_buf;
5738 u16 pml_idx;
5739
5740 pml_idx = vmcs_read16(GUEST_PML_INDEX);
5741
5742 /* Do nothing if PML buffer is empty */
5743 if (pml_idx == (PML_ENTITY_NUM - 1))
5744 return;
5745
5746 /* PML index always points to next available PML buffer entity */
5747 if (pml_idx >= PML_ENTITY_NUM)
5748 pml_idx = 0;
5749 else
5750 pml_idx++;
5751
5752 pml_buf = page_address(vmx->pml_pg);
5753 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
5754 u64 gpa;
5755
5756 gpa = pml_buf[pml_idx];
5757 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005758 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08005759 }
5760
5761 /* reset PML index */
5762 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5763}
5764
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005765static void vmx_dump_sel(char *name, uint32_t sel)
5766{
5767 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05005768 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005769 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
5770 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
5771 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
5772}
5773
5774static void vmx_dump_dtsel(char *name, uint32_t limit)
5775{
5776 pr_err("%s limit=0x%08x, base=0x%016lx\n",
5777 name, vmcs_read32(limit),
5778 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
5779}
5780
David Edmondson84860392021-03-18 12:08:41 +00005781static void vmx_dump_msrs(char *name, struct vmx_msrs *m)
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005782{
David Edmondson84860392021-03-18 12:08:41 +00005783 unsigned int i;
5784 struct vmx_msr_entry *e;
5785
5786 pr_err("MSR %s:\n", name);
5787 for (i = 0, e = m->val; i < m->nr; ++i, ++e)
5788 pr_err(" %2d: msr=0x%08x value=0x%016llx\n", i, e->index, e->value);
5789}
5790
David Edmondson0702a3c2021-03-18 12:08:40 +00005791void dump_vmcs(struct kvm_vcpu *vcpu)
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005792{
David Edmondson0702a3c2021-03-18 12:08:40 +00005793 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005794 u32 vmentry_ctl, vmexit_ctl;
5795 u32 cpu_based_exec_ctrl, pin_based_exec_ctrl, secondary_exec_control;
5796 unsigned long cr4;
David Edmondson0702a3c2021-03-18 12:08:40 +00005797 int efer_slot;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005798
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005799 if (!dump_invalid_vmcs) {
5800 pr_warn_ratelimited("set kvm_intel.dump_invalid_vmcs=1 to dump internal KVM state.\n");
5801 return;
5802 }
5803
5804 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
5805 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
5806 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5807 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
5808 cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005809 secondary_exec_control = 0;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005810 if (cpu_has_secondary_exec_ctrls())
5811 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5812
5813 pr_err("*** Guest State ***\n");
5814 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5815 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
5816 vmcs_readl(CR0_GUEST_HOST_MASK));
5817 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5818 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
5819 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
David Edmondsond9e46d32021-03-18 12:08:37 +00005820 if (cpu_has_vmx_ept()) {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005821 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
5822 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
5823 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
5824 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005825 }
5826 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
5827 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
5828 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
5829 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
5830 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5831 vmcs_readl(GUEST_SYSENTER_ESP),
5832 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
5833 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
5834 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
5835 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
5836 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
5837 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
5838 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
5839 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
5840 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
5841 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
5842 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
David Edmondson0702a3c2021-03-18 12:08:40 +00005843 efer_slot = vmx_find_loadstore_msr_slot(&vmx->msr_autoload.guest, MSR_EFER);
David Edmondson5518da62021-03-18 12:08:39 +00005844 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_EFER)
David Edmondson699e1b22021-03-18 12:08:38 +00005845 pr_err("EFER= 0x%016llx\n", vmcs_read64(GUEST_IA32_EFER));
David Edmondson0702a3c2021-03-18 12:08:40 +00005846 else if (efer_slot >= 0)
5847 pr_err("EFER= 0x%016llx (autoload)\n",
5848 vmx->msr_autoload.guest.val[efer_slot].value);
5849 else if (vmentry_ctl & VM_ENTRY_IA32E_MODE)
5850 pr_err("EFER= 0x%016llx (effective)\n",
5851 vcpu->arch.efer | (EFER_LMA | EFER_LME));
5852 else
5853 pr_err("EFER= 0x%016llx (effective)\n",
5854 vcpu->arch.efer & ~(EFER_LMA | EFER_LME));
David Edmondson5518da62021-03-18 12:08:39 +00005855 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PAT)
David Edmondson699e1b22021-03-18 12:08:38 +00005856 pr_err("PAT = 0x%016llx\n", vmcs_read64(GUEST_IA32_PAT));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005857 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
5858 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005859 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005860 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005861 vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005862 pr_err("PerfGlobCtl = 0x%016llx\n",
5863 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005864 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005865 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005866 pr_err("Interruptibility = %08x ActivityState = %08x\n",
5867 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
5868 vmcs_read32(GUEST_ACTIVITY_STATE));
5869 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
5870 pr_err("InterruptStatus = %04x\n",
5871 vmcs_read16(GUEST_INTR_STATUS));
David Edmondson84860392021-03-18 12:08:41 +00005872 if (vmcs_read32(VM_ENTRY_MSR_LOAD_COUNT) > 0)
5873 vmx_dump_msrs("guest autoload", &vmx->msr_autoload.guest);
5874 if (vmcs_read32(VM_EXIT_MSR_STORE_COUNT) > 0)
5875 vmx_dump_msrs("guest autostore", &vmx->msr_autostore.guest);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005876
5877 pr_err("*** Host State ***\n");
5878 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
5879 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
5880 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
5881 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
5882 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
5883 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
5884 vmcs_read16(HOST_TR_SELECTOR));
5885 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
5886 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
5887 vmcs_readl(HOST_TR_BASE));
5888 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
5889 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
5890 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
5891 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
5892 vmcs_readl(HOST_CR4));
5893 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5894 vmcs_readl(HOST_IA32_SYSENTER_ESP),
5895 vmcs_read32(HOST_IA32_SYSENTER_CS),
5896 vmcs_readl(HOST_IA32_SYSENTER_EIP));
David Edmondson699e1b22021-03-18 12:08:38 +00005897 if (vmexit_ctl & VM_EXIT_LOAD_IA32_EFER)
5898 pr_err("EFER= 0x%016llx\n", vmcs_read64(HOST_IA32_EFER));
5899 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PAT)
5900 pr_err("PAT = 0x%016llx\n", vmcs_read64(HOST_IA32_PAT));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005901 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005902 vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005903 pr_err("PerfGlobCtl = 0x%016llx\n",
5904 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
David Edmondson84860392021-03-18 12:08:41 +00005905 if (vmcs_read32(VM_EXIT_MSR_LOAD_COUNT) > 0)
5906 vmx_dump_msrs("host autoload", &vmx->msr_autoload.host);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005907
5908 pr_err("*** Control State ***\n");
5909 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
5910 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
5911 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
5912 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
5913 vmcs_read32(EXCEPTION_BITMAP),
5914 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
5915 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
5916 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
5917 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
5918 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
5919 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
5920 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
5921 vmcs_read32(VM_EXIT_INTR_INFO),
5922 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
5923 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
5924 pr_err(" reason=%08x qualification=%016lx\n",
5925 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
5926 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
5927 vmcs_read32(IDT_VECTORING_INFO_FIELD),
5928 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005929 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08005930 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005931 pr_err("TSC Multiplier = 0x%016llx\n",
5932 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005933 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW) {
5934 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
5935 u16 status = vmcs_read16(GUEST_INTR_STATUS);
5936 pr_err("SVI|RVI = %02x|%02x ", status >> 8, status & 0xff);
5937 }
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005938 pr_cont("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005939 if (secondary_exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
5940 pr_err("APIC-access addr = 0x%016llx ", vmcs_read64(APIC_ACCESS_ADDR));
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005941 pr_cont("virt-APIC addr = 0x%016llx\n", vmcs_read64(VIRTUAL_APIC_PAGE_ADDR));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005942 }
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005943 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
5944 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
5945 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005946 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005947 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
5948 pr_err("PLE Gap=%08x Window=%08x\n",
5949 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
5950 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
5951 pr_err("Virtual processor ID = 0x%04x\n",
5952 vmcs_read16(VIRTUAL_PROCESSOR_ID));
5953}
5954
Avi Kivity6aa8b732006-12-10 02:21:36 -08005955/*
5956 * The guest has exited. See if we can fix it or if we need userspace
5957 * assistance.
5958 */
Chenyi Qiangfe6b6bc2020-11-06 17:03:14 +08005959static int __vmx_handle_exit(struct kvm_vcpu *vcpu, fastpath_t exit_fastpath)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005960{
Avi Kivity29bd8a72007-09-10 17:27:03 +03005961 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson8e533242020-11-06 17:03:12 +08005962 union vmx_exit_reason exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02005963 u32 vectoring_info = vmx->idt_vectoring_info;
Sean Christopherson8e533242020-11-06 17:03:12 +08005964 u16 exit_handler_index;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005965
Kai Huang843e4332015-01-28 10:54:28 +08005966 /*
5967 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
5968 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
5969 * querying dirty_bitmap, we only need to kick all vcpus out of guest
5970 * mode as if vcpus is in root mode, the PML buffer must has been
Sean Christophersonc3bb9a22021-02-12 16:50:07 -08005971 * flushed already. Note, PML is never enabled in hardware while
5972 * running L2.
Kai Huang843e4332015-01-28 10:54:28 +08005973 */
Sean Christophersonc3bb9a22021-02-12 16:50:07 -08005974 if (enable_pml && !is_guest_mode(vcpu))
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005975 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005976
Sean Christophersondb438592020-04-22 19:25:48 -07005977 /*
5978 * We should never reach this point with a pending nested VM-Enter, and
5979 * more specifically emulation of L2 due to invalid guest state (see
5980 * below) should never happen as that means we incorrectly allowed a
5981 * nested VM-Enter with an invalid vmcs12.
5982 */
5983 WARN_ON_ONCE(vmx->nested.nested_run_pending);
5984
Mohammed Gamal80ced182009-09-01 12:48:18 +02005985 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02005986 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02005987 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005988
Paolo Bonzini96b100c2020-03-17 18:32:50 +01005989 if (is_guest_mode(vcpu)) {
5990 /*
Sean Christophersonc3bb9a22021-02-12 16:50:07 -08005991 * PML is never enabled when running L2, bail immediately if a
5992 * PML full exit occurs as something is horribly wrong.
5993 */
5994 if (exit_reason.basic == EXIT_REASON_PML_FULL)
5995 goto unexpected_vmexit;
5996
5997 /*
Paolo Bonzini96b100c2020-03-17 18:32:50 +01005998 * The host physical addresses of some pages of guest memory
5999 * are loaded into the vmcs02 (e.g. vmcs12's Virtual APIC
6000 * Page). The CPU may write to these pages via their host
6001 * physical address while L2 is running, bypassing any
6002 * address-translation-based dirty tracking (e.g. EPT write
6003 * protection).
6004 *
6005 * Mark them dirty on every exit from L2 to prevent them from
6006 * getting out of sync with dirty tracking.
6007 */
6008 nested_mark_vmcs12_pages_dirty(vcpu);
6009
Sean Christophersonf47baae2020-04-15 10:55:16 -07006010 if (nested_vmx_reflect_vmexit(vcpu))
Sean Christopherson789afc52020-04-15 10:55:10 -07006011 return 1;
Paolo Bonzini96b100c2020-03-17 18:32:50 +01006012 }
Nadav Har'El644d7112011-05-25 23:12:35 +03006013
Sean Christopherson8e533242020-11-06 17:03:12 +08006014 if (exit_reason.failed_vmentry) {
David Edmondson0702a3c2021-03-18 12:08:40 +00006015 dump_vmcs(vcpu);
Mohammed Gamal51207022010-05-31 22:40:54 +03006016 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
6017 vcpu->run->fail_entry.hardware_entry_failure_reason
Sean Christopherson8e533242020-11-06 17:03:12 +08006018 = exit_reason.full;
Jim Mattson8a14fe42020-06-03 16:56:22 -07006019 vcpu->run->fail_entry.cpu = vcpu->arch.last_vmentry_cpu;
Mohammed Gamal51207022010-05-31 22:40:54 +03006020 return 0;
6021 }
6022
Avi Kivity29bd8a72007-09-10 17:27:03 +03006023 if (unlikely(vmx->fail)) {
David Edmondson0702a3c2021-03-18 12:08:40 +00006024 dump_vmcs(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03006025 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
6026 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03006027 = vmcs_read32(VM_INSTRUCTION_ERROR);
Jim Mattson8a14fe42020-06-03 16:56:22 -07006028 vcpu->run->fail_entry.cpu = vcpu->arch.last_vmentry_cpu;
Avi Kivity29bd8a72007-09-10 17:27:03 +03006029 return 0;
6030 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006031
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006032 /*
6033 * Note:
6034 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
6035 * delivery event since it indicates guest is accessing MMIO.
6036 * The vm-exit can be triggered again after return to guest that
6037 * will cause infinite loop.
6038 */
Mike Dayd77c26f2007-10-08 09:02:08 -04006039 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sean Christopherson8e533242020-11-06 17:03:12 +08006040 (exit_reason.basic != EXIT_REASON_EXCEPTION_NMI &&
6041 exit_reason.basic != EXIT_REASON_EPT_VIOLATION &&
6042 exit_reason.basic != EXIT_REASON_PML_FULL &&
6043 exit_reason.basic != EXIT_REASON_APIC_ACCESS &&
6044 exit_reason.basic != EXIT_REASON_TASK_SWITCH)) {
Reiji Watanabe04c4f2e2021-04-13 15:47:40 +00006045 int ndata = 3;
6046
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006047 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6048 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006049 vcpu->run->internal.data[0] = vectoring_info;
Sean Christopherson8e533242020-11-06 17:03:12 +08006050 vcpu->run->internal.data[1] = exit_reason.full;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02006051 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
Sean Christopherson8e533242020-11-06 17:03:12 +08006052 if (exit_reason.basic == EXIT_REASON_EPT_MISCONFIG) {
Reiji Watanabe04c4f2e2021-04-13 15:47:40 +00006053 vcpu->run->internal.data[ndata++] =
Paolo Bonzini70bcd702017-07-05 12:38:06 +02006054 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
6055 }
Reiji Watanabe04c4f2e2021-04-13 15:47:40 +00006056 vcpu->run->internal.data[ndata++] = vcpu->arch.last_vmentry_cpu;
6057 vcpu->run->internal.ndata = ndata;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006058 return 0;
6059 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006060
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006061 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006062 vmx->loaded_vmcs->soft_vnmi_blocked)) {
Sean Christophersondb438592020-04-22 19:25:48 -07006063 if (!vmx_interrupt_blocked(vcpu)) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006064 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
6065 } else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
6066 vcpu->arch.nmi_pending) {
6067 /*
6068 * This CPU don't support us in finding the end of an
6069 * NMI-blocked window if the guest runs with IRQs
6070 * disabled. So we pull the trigger after 1 s of
6071 * futile waiting, but inform the user about this.
6072 */
6073 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
6074 "state on VCPU %d after 1 s timeout\n",
6075 __func__, vcpu->vcpu_id);
6076 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
6077 }
6078 }
6079
Wanpeng Li404d5d72020-04-28 14:23:25 +08006080 if (exit_fastpath != EXIT_FASTPATH_NONE)
Wanpeng Li1e9e2622019-11-21 11:17:11 +08006081 return 1;
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006082
Sean Christopherson8e533242020-11-06 17:03:12 +08006083 if (exit_reason.basic >= kvm_vmx_max_exit_handlers)
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006084 goto unexpected_vmexit;
6085#ifdef CONFIG_RETPOLINE
Sean Christopherson8e533242020-11-06 17:03:12 +08006086 if (exit_reason.basic == EXIT_REASON_MSR_WRITE)
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006087 return kvm_emulate_wrmsr(vcpu);
Sean Christopherson8e533242020-11-06 17:03:12 +08006088 else if (exit_reason.basic == EXIT_REASON_PREEMPTION_TIMER)
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006089 return handle_preemption_timer(vcpu);
Sean Christopherson8e533242020-11-06 17:03:12 +08006090 else if (exit_reason.basic == EXIT_REASON_INTERRUPT_WINDOW)
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006091 return handle_interrupt_window(vcpu);
Sean Christopherson8e533242020-11-06 17:03:12 +08006092 else if (exit_reason.basic == EXIT_REASON_EXTERNAL_INTERRUPT)
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006093 return handle_external_interrupt(vcpu);
Sean Christopherson8e533242020-11-06 17:03:12 +08006094 else if (exit_reason.basic == EXIT_REASON_HLT)
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006095 return kvm_emulate_halt(vcpu);
Sean Christopherson8e533242020-11-06 17:03:12 +08006096 else if (exit_reason.basic == EXIT_REASON_EPT_MISCONFIG)
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006097 return handle_ept_misconfig(vcpu);
6098#endif
6099
Sean Christopherson8e533242020-11-06 17:03:12 +08006100 exit_handler_index = array_index_nospec((u16)exit_reason.basic,
6101 kvm_vmx_max_exit_handlers);
6102 if (!kvm_vmx_exit_handlers[exit_handler_index])
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006103 goto unexpected_vmexit;
6104
Sean Christopherson8e533242020-11-06 17:03:12 +08006105 return kvm_vmx_exit_handlers[exit_handler_index](vcpu);
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006106
6107unexpected_vmexit:
Sean Christopherson8e533242020-11-06 17:03:12 +08006108 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
6109 exit_reason.full);
David Edmondson0702a3c2021-03-18 12:08:40 +00006110 dump_vmcs(vcpu);
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006111 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6112 vcpu->run->internal.suberror =
6113 KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
Jim Mattson1aa561b2020-06-03 16:56:21 -07006114 vcpu->run->internal.ndata = 2;
Sean Christopherson8e533242020-11-06 17:03:12 +08006115 vcpu->run->internal.data[0] = exit_reason.full;
Jim Mattson8a14fe42020-06-03 16:56:22 -07006116 vcpu->run->internal.data[1] = vcpu->arch.last_vmentry_cpu;
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006117 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006118}
6119
Chenyi Qiangfe6b6bc2020-11-06 17:03:14 +08006120static int vmx_handle_exit(struct kvm_vcpu *vcpu, fastpath_t exit_fastpath)
6121{
6122 int ret = __vmx_handle_exit(vcpu, exit_fastpath);
6123
6124 /*
6125 * Even when current exit reason is handled by KVM internally, we
6126 * still need to exit to user space when bus lock detected to inform
6127 * that there is a bus lock in guest.
6128 */
6129 if (to_vmx(vcpu)->exit_reason.bus_lock_detected) {
6130 if (ret > 0)
6131 vcpu->run->exit_reason = KVM_EXIT_X86_BUS_LOCK;
6132
6133 vcpu->run->flags |= KVM_RUN_X86_BUS_LOCK;
6134 return 0;
6135 }
6136 return ret;
6137}
6138
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006139/*
6140 * Software based L1D cache flush which is used when microcode providing
6141 * the cache control MSR is not loaded.
6142 *
6143 * The L1D cache is 32 KiB on Nehalem and later microarchitectures, but to
6144 * flush it is required to read in 64 KiB because the replacement algorithm
6145 * is not exactly LRU. This could be sized at runtime via topology
6146 * information but as all relevant affected CPUs have 32KiB L1D cache size
6147 * there is no point in doing so.
6148 */
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006149static noinstr void vmx_l1d_flush(struct kvm_vcpu *vcpu)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006150{
6151 int size = PAGE_SIZE << L1D_CACHE_ORDER;
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006152
6153 /*
Thomas Gleixner2f055942018-07-13 16:23:17 +02006154 * This code is only executed when the the flush mode is 'cond' or
6155 * 'always'
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006156 */
Nicolai Stange427362a2018-07-21 22:25:00 +02006157 if (static_branch_likely(&vmx_l1d_flush_cond)) {
Nicolai Stange45b575c2018-07-27 13:22:16 +02006158 bool flush_l1d;
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02006159
Nicolai Stange379fd0c2018-07-21 22:16:56 +02006160 /*
Nicolai Stange45b575c2018-07-27 13:22:16 +02006161 * Clear the per-vcpu flush bit, it gets set again
6162 * either from vcpu_run() or from one of the unsafe
6163 * VMEXIT handlers.
Nicolai Stange379fd0c2018-07-21 22:16:56 +02006164 */
Nicolai Stange45b575c2018-07-27 13:22:16 +02006165 flush_l1d = vcpu->arch.l1tf_flush_l1d;
Thomas Gleixner4c6523e2018-07-13 16:23:20 +02006166 vcpu->arch.l1tf_flush_l1d = false;
Nicolai Stange45b575c2018-07-27 13:22:16 +02006167
6168 /*
6169 * Clear the per-cpu flush bit, it gets set again from
6170 * the interrupt handlers.
6171 */
6172 flush_l1d |= kvm_get_cpu_l1tf_flush_l1d();
6173 kvm_clear_cpu_l1tf_flush_l1d();
6174
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02006175 if (!flush_l1d)
6176 return;
Nicolai Stange379fd0c2018-07-21 22:16:56 +02006177 }
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006178
6179 vcpu->stat.l1d_flush++;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006180
Paolo Bonzini3fa045b2018-07-02 13:03:48 +02006181 if (static_cpu_has(X86_FEATURE_FLUSH_L1D)) {
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006182 native_wrmsrl(MSR_IA32_FLUSH_CMD, L1D_FLUSH);
Paolo Bonzini3fa045b2018-07-02 13:03:48 +02006183 return;
6184 }
6185
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006186 asm volatile(
6187 /* First ensure the pages are in the TLB */
6188 "xorl %%eax, %%eax\n"
6189 ".Lpopulate_tlb:\n\t"
Nicolai Stange288d1522018-07-18 19:07:38 +02006190 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006191 "addl $4096, %%eax\n\t"
6192 "cmpl %%eax, %[size]\n\t"
6193 "jne .Lpopulate_tlb\n\t"
6194 "xorl %%eax, %%eax\n\t"
6195 "cpuid\n\t"
6196 /* Now fill the cache */
6197 "xorl %%eax, %%eax\n"
6198 ".Lfill_cache:\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02006199 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006200 "addl $64, %%eax\n\t"
6201 "cmpl %%eax, %[size]\n\t"
6202 "jne .Lfill_cache\n\t"
6203 "lfence\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02006204 :: [flush_pages] "r" (vmx_l1d_flush_pages),
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006205 [size] "r" (size)
6206 : "eax", "ebx", "ecx", "edx");
6207}
6208
Jason Baronb6a7cc32021-01-14 22:27:54 -05006209static void vmx_update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006210{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006211 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Liran Alon132f4f72019-11-11 14:30:54 +02006212 int tpr_threshold;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006213
6214 if (is_guest_mode(vcpu) &&
6215 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
6216 return;
6217
Liran Alon132f4f72019-11-11 14:30:54 +02006218 tpr_threshold = (irr == -1 || tpr < irr) ? 0 : irr;
Liran Alon02d496cf2019-11-11 14:30:55 +02006219 if (is_guest_mode(vcpu))
6220 to_vmx(vcpu)->nested.l1_tpr_threshold = tpr_threshold;
6221 else
6222 vmcs_write32(TPR_THRESHOLD, tpr_threshold);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006223}
6224
Sean Christopherson97b7ead2018-12-03 13:53:16 -08006225void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
Yang Zhang8d146952013-01-25 10:18:50 +08006226{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006227 struct vcpu_vmx *vmx = to_vmx(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006228 u32 sec_exec_control;
6229
Jim Mattson8d860bb2018-05-09 16:56:05 -04006230 if (!lapic_in_kernel(vcpu))
6231 return;
6232
Sean Christophersonfd6b6d92018-10-01 14:25:34 -07006233 if (!flexpriority_enabled &&
6234 !cpu_has_vmx_virtualize_x2apic_mode())
6235 return;
6236
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006237 /* Postpone execution until vmcs01 is the current VMCS. */
6238 if (is_guest_mode(vcpu)) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006239 vmx->nested.change_vmcs01_virtual_apic_mode = true;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006240 return;
6241 }
6242
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006243 sec_exec_control = secondary_exec_controls_get(vmx);
Jim Mattson8d860bb2018-05-09 16:56:05 -04006244 sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6245 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
Yang Zhang8d146952013-01-25 10:18:50 +08006246
Jim Mattson8d860bb2018-05-09 16:56:05 -04006247 switch (kvm_get_apic_mode(vcpu)) {
6248 case LAPIC_MODE_INVALID:
6249 WARN_ONCE(true, "Invalid local APIC state");
6250 case LAPIC_MODE_DISABLED:
6251 break;
6252 case LAPIC_MODE_XAPIC:
6253 if (flexpriority_enabled) {
6254 sec_exec_control |=
6255 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Sean Christopherson4de1f9d2020-03-20 14:28:25 -07006256 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
6257
6258 /*
6259 * Flush the TLB, reloading the APIC access page will
6260 * only do so if its physical address has changed, but
6261 * the guest may have inserted a non-APIC mapping into
6262 * the TLB while the APIC access page was disabled.
6263 */
6264 kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
Jim Mattson8d860bb2018-05-09 16:56:05 -04006265 }
6266 break;
6267 case LAPIC_MODE_X2APIC:
6268 if (cpu_has_vmx_virtualize_x2apic_mode())
6269 sec_exec_control |=
6270 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6271 break;
Yang Zhang8d146952013-01-25 10:18:50 +08006272 }
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006273 secondary_exec_controls_set(vmx, sec_exec_control);
Yang Zhang8d146952013-01-25 10:18:50 +08006274
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006275 vmx_update_msr_bitmap(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006276}
6277
Sean Christophersona4148b72020-03-20 14:28:24 -07006278static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu)
Tang Chen38b99172014-09-24 15:57:54 +08006279{
Sean Christophersona4148b72020-03-20 14:28:24 -07006280 struct page *page;
6281
Sean Christopherson1196cb92020-03-20 14:28:23 -07006282 /* Defer reload until vmcs01 is the current VMCS. */
6283 if (is_guest_mode(vcpu)) {
6284 to_vmx(vcpu)->nested.reload_vmcs01_apic_access_page = true;
6285 return;
Jim Mattsonfb6c8192017-03-16 13:53:59 -07006286 }
Sean Christopherson1196cb92020-03-20 14:28:23 -07006287
Sean Christopherson4de1f9d2020-03-20 14:28:25 -07006288 if (!(secondary_exec_controls_get(to_vmx(vcpu)) &
6289 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
6290 return;
6291
Sean Christophersona4148b72020-03-20 14:28:24 -07006292 page = gfn_to_page(vcpu->kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
6293 if (is_error_page(page))
6294 return;
6295
6296 vmcs_write64(APIC_ACCESS_ADDR, page_to_phys(page));
Sean Christopherson1196cb92020-03-20 14:28:23 -07006297 vmx_flush_tlb_current(vcpu);
Sean Christophersona4148b72020-03-20 14:28:24 -07006298
6299 /*
6300 * Do not pin apic access page in memory, the MMU notifier
6301 * will call us again if it is migrated or swapped out.
6302 */
6303 put_page(page);
Tang Chen38b99172014-09-24 15:57:54 +08006304}
6305
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006306static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006307{
6308 u16 status;
6309 u8 old;
6310
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006311 if (max_isr == -1)
6312 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006313
6314 status = vmcs_read16(GUEST_INTR_STATUS);
6315 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006316 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08006317 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006318 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006319 vmcs_write16(GUEST_INTR_STATUS, status);
6320 }
6321}
6322
6323static void vmx_set_rvi(int vector)
6324{
6325 u16 status;
6326 u8 old;
6327
Wei Wang4114c272014-11-05 10:53:43 +08006328 if (vector == -1)
6329 vector = 0;
6330
Yang Zhangc7c9c562013-01-25 10:18:51 +08006331 status = vmcs_read16(GUEST_INTR_STATUS);
6332 old = (u8)status & 0xff;
6333 if ((u8)vector != old) {
6334 status &= ~0xff;
6335 status |= (u8)vector;
6336 vmcs_write16(GUEST_INTR_STATUS, status);
6337 }
6338}
6339
6340static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
6341{
Liran Alon851c1a182017-12-24 18:12:56 +02006342 /*
6343 * When running L2, updating RVI is only relevant when
6344 * vmcs12 virtual-interrupt-delivery enabled.
6345 * However, it can be enabled only when L1 also
6346 * intercepts external-interrupts and in that case
6347 * we should not update vmcs02 RVI but instead intercept
6348 * interrupt. Therefore, do nothing when running L2.
6349 */
6350 if (!is_guest_mode(vcpu))
Wanpeng Li963fee12014-07-17 19:03:00 +08006351 vmx_set_rvi(max_irr);
Yang Zhangc7c9c562013-01-25 10:18:51 +08006352}
6353
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006354static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006355{
6356 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006357 int max_irr;
Liran Alonf27a85c2017-12-24 18:12:55 +02006358 bool max_irr_updated;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006359
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006360 WARN_ON(!vcpu->arch.apicv_active);
6361 if (pi_test_on(&vmx->pi_desc)) {
6362 pi_clear_on(&vmx->pi_desc);
6363 /*
Liran Alond9ff2742019-11-11 14:25:25 +02006364 * IOMMU can write to PID.ON, so the barrier matters even on UP.
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006365 * But on x86 this is just a compiler barrier anyway.
6366 */
6367 smp_mb__after_atomic();
Liran Alonf27a85c2017-12-24 18:12:55 +02006368 max_irr_updated =
6369 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
6370
6371 /*
6372 * If we are running L2 and L1 has a new pending interrupt
6373 * which can be injected, we should re-evaluate
6374 * what should be done with this new L1 interrupt.
Liran Alon851c1a182017-12-24 18:12:56 +02006375 * If L1 intercepts external-interrupts, we should
6376 * exit from L2 to L1. Otherwise, interrupt should be
6377 * delivered directly to L2.
Liran Alonf27a85c2017-12-24 18:12:55 +02006378 */
Liran Alon851c1a182017-12-24 18:12:56 +02006379 if (is_guest_mode(vcpu) && max_irr_updated) {
6380 if (nested_exit_on_intr(vcpu))
6381 kvm_vcpu_exiting_guest_mode(vcpu);
6382 else
6383 kvm_make_request(KVM_REQ_EVENT, vcpu);
6384 }
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006385 } else {
6386 max_irr = kvm_lapic_find_highest_irr(vcpu);
6387 }
6388 vmx_hwapic_irr_update(vcpu, max_irr);
6389 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006390}
6391
Andrey Smetanin63086302015-11-10 15:36:32 +03006392static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006393{
Andrey Smetanind62caab2015-11-10 15:36:33 +03006394 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08006395 return;
6396
Yang Zhangc7c9c562013-01-25 10:18:51 +08006397 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
6398 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
6399 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
6400 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6401}
6402
Paolo Bonzini967235d2016-12-19 14:03:45 +01006403static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
6404{
6405 struct vcpu_vmx *vmx = to_vmx(vcpu);
6406
6407 pi_clear_on(&vmx->pi_desc);
6408 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
6409}
6410
Sean Christopherson535f7ef2020-09-15 12:15:04 -07006411void vmx_do_interrupt_nmi_irqoff(unsigned long entry);
6412
Sean Christopherson1a5488e2020-09-15 12:15:05 -07006413static void handle_interrupt_nmi_irqoff(struct kvm_vcpu *vcpu, u32 intr_info)
6414{
6415 unsigned int vector = intr_info & INTR_INFO_VECTOR_MASK;
6416 gate_desc *desc = (gate_desc *)host_idt_base + vector;
6417
6418 kvm_before_interrupt(vcpu);
6419 vmx_do_interrupt_nmi_irqoff(gate_offset(desc));
6420 kvm_after_interrupt(vcpu);
6421}
6422
Sean Christopherson95b5a482019-04-19 22:50:59 -07006423static void handle_exception_nmi_irqoff(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006424{
Sean Christopherson87915852020-04-15 13:34:54 -07006425 u32 intr_info = vmx_get_intr_info(&vmx->vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08006426
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006427 /* if exit due to PF check for async PF */
Sean Christopherson1a5488e2020-09-15 12:15:05 -07006428 if (is_page_fault(intr_info))
Vitaly Kuznetsov68fd66f2020-05-25 16:41:17 +02006429 vmx->vcpu.arch.apf.host_apf_flags = kvm_read_and_reset_apf_flags();
Andi Kleena0861c02009-06-08 17:37:09 +08006430 /* Handle machine checks before interrupts are enabled */
Sean Christopherson1a5488e2020-09-15 12:15:05 -07006431 else if (is_machine_check(intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08006432 kvm_machine_check();
Gleb Natapov20f65982009-05-11 13:35:55 +03006433 /* We need to handle NMIs before interrupts are enabled */
Sean Christopherson1a5488e2020-09-15 12:15:05 -07006434 else if (is_nmi(intr_info))
6435 handle_interrupt_nmi_irqoff(&vmx->vcpu, intr_info);
Avi Kivity51aa01d2010-07-20 14:31:20 +03006436}
Gleb Natapov20f65982009-05-11 13:35:55 +03006437
Sean Christopherson95b5a482019-04-19 22:50:59 -07006438static void handle_external_interrupt_irqoff(struct kvm_vcpu *vcpu)
Yang Zhanga547c6d2013-04-11 19:25:10 +08006439{
Sean Christopherson87915852020-04-15 13:34:54 -07006440 u32 intr_info = vmx_get_intr_info(vcpu);
Yang Zhanga547c6d2013-04-11 19:25:10 +08006441
Sean Christopherson49def502019-04-19 22:50:56 -07006442 if (WARN_ONCE(!is_external_intr(intr_info),
6443 "KVM: unexpected VM-Exit interrupt info: 0x%x", intr_info))
6444 return;
6445
Sean Christopherson1a5488e2020-09-15 12:15:05 -07006446 handle_interrupt_nmi_irqoff(vcpu, intr_info);
Yang Zhanga547c6d2013-04-11 19:25:10 +08006447}
Sean Christopherson95b5a482019-04-19 22:50:59 -07006448
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006449static void vmx_handle_exit_irqoff(struct kvm_vcpu *vcpu)
Sean Christopherson95b5a482019-04-19 22:50:59 -07006450{
6451 struct vcpu_vmx *vmx = to_vmx(vcpu);
6452
Sean Christopherson8e533242020-11-06 17:03:12 +08006453 if (vmx->exit_reason.basic == EXIT_REASON_EXTERNAL_INTERRUPT)
Sean Christopherson95b5a482019-04-19 22:50:59 -07006454 handle_external_interrupt_irqoff(vcpu);
Sean Christopherson8e533242020-11-06 17:03:12 +08006455 else if (vmx->exit_reason.basic == EXIT_REASON_EXCEPTION_NMI)
Sean Christopherson95b5a482019-04-19 22:50:59 -07006456 handle_exception_nmi_irqoff(vmx);
6457}
Yang Zhanga547c6d2013-04-11 19:25:10 +08006458
Tom Lendacky57194552020-12-10 11:10:00 -06006459/*
6460 * The kvm parameter can be NULL (module initialization, or invocation before
6461 * VM creation). Be sure to check the kvm parameter before using it.
6462 */
6463static bool vmx_has_emulated_msr(struct kvm *kvm, u32 index)
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006464{
Tom Lendackybc226f02018-05-10 22:06:39 +02006465 switch (index) {
6466 case MSR_IA32_SMBASE:
6467 /*
6468 * We cannot do SMM unless we can run the guest in big
6469 * real mode.
6470 */
6471 return enable_unrestricted_guest || emulate_invalid_guest_state;
Paolo Bonzini95c5c7c2019-07-02 14:45:24 +02006472 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
6473 return nested;
Tom Lendackybc226f02018-05-10 22:06:39 +02006474 case MSR_AMD64_VIRT_SPEC_CTRL:
6475 /* This is AMD only. */
6476 return false;
6477 default:
6478 return true;
6479 }
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006480}
6481
Avi Kivity51aa01d2010-07-20 14:31:20 +03006482static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6483{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006484 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006485 bool unblock_nmi;
6486 u8 vector;
6487 bool idtv_info_valid;
6488
6489 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006490
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006491 if (enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006492 if (vmx->loaded_vmcs->nmi_known_unmasked)
6493 return;
Sean Christopherson87915852020-04-15 13:34:54 -07006494
6495 exit_intr_info = vmx_get_intr_info(&vmx->vcpu);
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006496 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6497 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6498 /*
6499 * SDM 3: 27.7.1.2 (September 2008)
6500 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6501 * a guest IRET fault.
6502 * SDM 3: 23.2.2 (September 2008)
6503 * Bit 12 is undefined in any of the following cases:
6504 * If the VM exit sets the valid bit in the IDT-vectoring
6505 * information field.
6506 * If the VM exit is due to a double fault.
6507 */
6508 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6509 vector != DF_VECTOR && !idtv_info_valid)
6510 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6511 GUEST_INTR_STATE_NMI);
6512 else
6513 vmx->loaded_vmcs->nmi_known_unmasked =
6514 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6515 & GUEST_INTR_STATE_NMI);
6516 } else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
6517 vmx->loaded_vmcs->vnmi_blocked_time +=
6518 ktime_to_ns(ktime_sub(ktime_get(),
6519 vmx->loaded_vmcs->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006520}
6521
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006522static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03006523 u32 idt_vectoring_info,
6524 int instr_len_field,
6525 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006526{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006527 u8 vector;
6528 int type;
6529 bool idtv_info_valid;
6530
6531 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006532
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006533 vcpu->arch.nmi_injected = false;
6534 kvm_clear_exception_queue(vcpu);
6535 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006536
6537 if (!idtv_info_valid)
6538 return;
6539
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006540 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03006541
Avi Kivity668f6122008-07-02 09:28:55 +03006542 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6543 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006544
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006545 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006546 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006547 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006548 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006549 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006550 * Clear bit "block by NMI" before VM entry if a NMI
6551 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006552 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006553 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006554 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006555 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006556 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05006557 fallthrough;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006558 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006559 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006560 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03006561 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006562 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03006563 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006564 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006565 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006566 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05006567 fallthrough;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006568 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006569 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006570 break;
6571 default:
6572 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006573 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006574}
6575
Avi Kivity83422e12010-07-20 14:43:23 +03006576static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6577{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006578 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03006579 VM_EXIT_INSTRUCTION_LEN,
6580 IDT_VECTORING_ERROR_CODE);
6581}
6582
Avi Kivityb463a6f2010-07-20 15:06:17 +03006583static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6584{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006585 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03006586 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6587 VM_ENTRY_INSTRUCTION_LEN,
6588 VM_ENTRY_EXCEPTION_ERROR_CODE);
6589
6590 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6591}
6592
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006593static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6594{
6595 int i, nr_msrs;
6596 struct perf_guest_switch_msr *msrs;
6597
Sean Christophersonc8e2fe12021-03-09 09:10:19 -08006598 /* Note, nr_msrs may be garbage if perf_guest_get_msrs() returns NULL. */
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006599 msrs = perf_guest_get_msrs(&nr_msrs);
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006600 if (!msrs)
6601 return;
6602
6603 for (i = 0; i < nr_msrs; i++)
6604 if (msrs[i].host == msrs[i].guest)
6605 clear_atomic_switch_msr(vmx, msrs[i].msr);
6606 else
6607 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04006608 msrs[i].host, false);
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006609}
6610
Sean Christophersonf459a702018-08-27 15:21:11 -07006611static void vmx_update_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07006612{
6613 struct vcpu_vmx *vmx = to_vmx(vcpu);
6614 u64 tscl;
6615 u32 delta_tsc;
6616
Sean Christophersond264ee02018-08-27 15:21:12 -07006617 if (vmx->req_immediate_exit) {
Sean Christopherson804939e2019-05-07 12:18:05 -07006618 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, 0);
6619 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6620 } else if (vmx->hv_deadline_tsc != -1) {
Sean Christophersonf459a702018-08-27 15:21:11 -07006621 tscl = rdtsc();
6622 if (vmx->hv_deadline_tsc > tscl)
6623 /* set_hv_timer ensures the delta fits in 32-bits */
6624 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
6625 cpu_preemption_timer_multi);
6626 else
6627 delta_tsc = 0;
6628
Sean Christopherson804939e2019-05-07 12:18:05 -07006629 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
6630 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6631 } else if (!vmx->loaded_vmcs->hv_timer_soft_disabled) {
6632 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, -1);
6633 vmx->loaded_vmcs->hv_timer_soft_disabled = true;
Sean Christophersonf459a702018-08-27 15:21:11 -07006634 }
Yunhong Jiang64672c92016-06-13 14:19:59 -07006635}
6636
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006637void noinstr vmx_update_host_rsp(struct vcpu_vmx *vmx, unsigned long host_rsp)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006638{
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006639 if (unlikely(host_rsp != vmx->loaded_vmcs->host_state.rsp)) {
6640 vmx->loaded_vmcs->host_state.rsp = host_rsp;
6641 vmcs_writel(HOST_RSP, host_rsp);
6642 }
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006643}
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006644
Wanpeng Li404d5d72020-04-28 14:23:25 +08006645static fastpath_t vmx_exit_handlers_fastpath(struct kvm_vcpu *vcpu)
Wanpeng Lidcf068d2020-04-28 14:23:23 +08006646{
Sean Christopherson8e533242020-11-06 17:03:12 +08006647 switch (to_vmx(vcpu)->exit_reason.basic) {
Wanpeng Lidcf068d2020-04-28 14:23:23 +08006648 case EXIT_REASON_MSR_WRITE:
6649 return handle_fastpath_set_msr_irqoff(vcpu);
Wanpeng Li26efe2f2020-05-06 11:44:01 -04006650 case EXIT_REASON_PREEMPTION_TIMER:
6651 return handle_fastpath_preemption_timer(vcpu);
Wanpeng Lidcf068d2020-04-28 14:23:23 +08006652 default:
6653 return EXIT_FASTPATH_NONE;
6654 }
6655}
6656
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006657static noinstr void vmx_vcpu_enter_exit(struct kvm_vcpu *vcpu,
6658 struct vcpu_vmx *vmx)
6659{
6660 /*
6661 * VMENTER enables interrupts (host state), but the kernel state is
6662 * interrupts disabled when this is invoked. Also tell RCU about
6663 * it. This is the same logic as for exit_to_user_mode().
6664 *
6665 * This ensures that e.g. latency analysis on the host observes
6666 * guest mode as interrupt enabled.
6667 *
6668 * guest_enter_irqoff() informs context tracking about the
6669 * transition to guest mode and if enabled adjusts RCU state
6670 * accordingly.
6671 */
6672 instrumentation_begin();
6673 trace_hardirqs_on_prepare();
6674 lockdep_hardirqs_on_prepare(CALLER_ADDR0);
6675 instrumentation_end();
6676
6677 guest_enter_irqoff();
6678 lockdep_hardirqs_on(CALLER_ADDR0);
6679
6680 /* L1D Flush includes CPU buffer clear to mitigate MDS */
6681 if (static_branch_unlikely(&vmx_l1d_should_flush))
6682 vmx_l1d_flush(vcpu);
6683 else if (static_branch_unlikely(&mds_user_clear))
6684 mds_clear_cpu_buffers();
6685
Thomas Gleixner2245d392020-07-08 21:52:00 +02006686 if (vcpu->arch.cr2 != native_read_cr2())
6687 native_write_cr2(vcpu->arch.cr2);
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006688
6689 vmx->fail = __vmx_vcpu_run(vmx, (unsigned long *)&vcpu->arch.regs,
6690 vmx->loaded_vmcs->launched);
6691
Thomas Gleixner2245d392020-07-08 21:52:00 +02006692 vcpu->arch.cr2 = native_read_cr2();
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006693
6694 /*
6695 * VMEXIT disables interrupts (host state), but tracing and lockdep
6696 * have them in state 'on' as recorded before entering guest mode.
6697 * Same as enter_from_user_mode().
6698 *
6699 * guest_exit_irqoff() restores host context and reinstates RCU if
6700 * enabled and required.
6701 *
6702 * This needs to be done before the below as native_read_msr()
6703 * contains a tracepoint and x86_spec_ctrl_restore_host() calls
6704 * into world and some more.
6705 */
6706 lockdep_hardirqs_off(CALLER_ADDR0);
6707 guest_exit_irqoff();
6708
6709 instrumentation_begin();
6710 trace_hardirqs_off_finish();
6711 instrumentation_end();
6712}
6713
Wanpeng Li404d5d72020-04-28 14:23:25 +08006714static fastpath_t vmx_vcpu_run(struct kvm_vcpu *vcpu)
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006715{
6716 struct vcpu_vmx *vmx = to_vmx(vcpu);
6717 unsigned long cr3, cr4;
6718
6719 /* Record the guest's net vcpu time for enforced NMI injections. */
6720 if (unlikely(!enable_vnmi &&
6721 vmx->loaded_vmcs->soft_vnmi_blocked))
6722 vmx->loaded_vmcs->entry_time = ktime_get();
6723
6724 /* Don't enter VMX if guest state is invalid, let the exit handler
6725 start emulation until we arrive back to a valid state */
6726 if (vmx->emulation_required)
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006727 return EXIT_FASTPATH_NONE;
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006728
Lorenzo Bresciad95df952020-12-23 14:45:07 +00006729 trace_kvm_entry(vcpu);
6730
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006731 if (vmx->ple_window_dirty) {
6732 vmx->ple_window_dirty = false;
6733 vmcs_write32(PLE_WINDOW, vmx->ple_window);
6734 }
6735
wanpeng lic9dfd3f2020-02-17 18:37:43 +08006736 /*
6737 * We did this in prepare_switch_to_guest, because it needs to
6738 * be within srcu_read_lock.
6739 */
6740 WARN_ON_ONCE(vmx->nested.need_vmcs12_to_shadow_sync);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006741
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006742 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RSP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006743 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006744 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RIP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006745 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6746
6747 cr3 = __get_current_cr3_fast();
6748 if (unlikely(cr3 != vmx->loaded_vmcs->host_state.cr3)) {
6749 vmcs_writel(HOST_CR3, cr3);
6750 vmx->loaded_vmcs->host_state.cr3 = cr3;
6751 }
6752
6753 cr4 = cr4_read_shadow();
6754 if (unlikely(cr4 != vmx->loaded_vmcs->host_state.cr4)) {
6755 vmcs_writel(HOST_CR4, cr4);
6756 vmx->loaded_vmcs->host_state.cr4 = cr4;
6757 }
6758
6759 /* When single-stepping over STI and MOV SS, we must clear the
6760 * corresponding interruptibility bits in the guest state. Otherwise
6761 * vmentry fails as it then expects bit 14 (BS) in pending debug
6762 * exceptions being set, but that's not correct for the guest debugging
6763 * case. */
6764 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6765 vmx_set_interrupt_shadow(vcpu, 0);
6766
Aaron Lewis139a12c2019-10-21 16:30:25 -07006767 kvm_load_guest_xsave_state(vcpu);
WANG Chao1811d972019-04-12 15:55:39 +08006768
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006769 pt_guest_enter(vmx);
6770
Vitaly Kuznetsov49097762020-06-19 11:40:46 +02006771 atomic_switch_perf_msrs(vmx);
Like Xu1b5ac3222021-02-01 13:10:34 +08006772 if (intel_pmu_lbr_is_enabled(vcpu))
6773 vmx_passthrough_lbr_msrs(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006774
Sean Christopherson804939e2019-05-07 12:18:05 -07006775 if (enable_preemption_timer)
6776 vmx_update_hv_timer(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006777
Wanpeng Li010fd372020-09-10 17:50:41 +08006778 kvm_wait_lapic_expire(vcpu);
Wanpeng Lib6c4bc62019-05-20 16:18:09 +08006779
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006780 /*
6781 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
6782 * it's non-zero. Since vmentry is serialising on affected CPUs, there
6783 * is no need to worry about the conditional branch over the wrmsr
6784 * being speculatively taken.
6785 */
6786 x86_spec_ctrl_set_guest(vmx->spec_ctrl, 0);
6787
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006788 /* The actual VMENTER/EXIT is in the .noinstr.text section. */
6789 vmx_vcpu_enter_exit(vcpu, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006790
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006791 /*
6792 * We do not use IBRS in the kernel. If this vCPU has used the
6793 * SPEC_CTRL MSR it may have left it on; save the value and
6794 * turn it off. This is much more efficient than blindly adding
6795 * it to the atomic save/restore list. Especially as the former
6796 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
6797 *
6798 * For non-nested case:
6799 * If the L01 MSR bitmap does not intercept the MSR, then we need to
6800 * save it.
6801 *
6802 * For nested case:
6803 * If the L02 MSR bitmap does not intercept the MSR, then we need to
6804 * save it.
6805 */
Paolo Bonzini946fbbc2018-02-22 16:43:18 +01006806 if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
Paolo Bonziniecb586b2018-02-22 16:43:17 +01006807 vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006808
Thomas Gleixnerccbcd262018-05-09 23:01:01 +02006809 x86_spec_ctrl_restore_host(vmx->spec_ctrl, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006810
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01006811 /* All fields are clean at this point */
Vitaly Kuznetsov9ff5e032021-01-26 14:48:11 +01006812 if (static_branch_unlikely(&enable_evmcs)) {
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01006813 current_evmcs->hv_clean_fields |=
6814 HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
6815
Vitaly Kuznetsovf2bc14b2021-01-26 14:48:12 +01006816 current_evmcs->hv_vp_id = kvm_hv_get_vpindex(vcpu);
Vitaly Kuznetsov9ff5e032021-01-26 14:48:11 +01006817 }
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08006818
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006819 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
Wanpeng Li74c55932017-11-29 01:31:20 -08006820 if (vmx->host_debugctlmsr)
6821 update_debugctlmsr(vmx->host_debugctlmsr);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006822
Avi Kivityaa67f602012-08-01 16:48:03 +03006823#ifndef CONFIG_X86_64
6824 /*
6825 * The sysexit path does not restore ds/es, so we must set them to
6826 * a reasonable value ourselves.
6827 *
Sean Christopherson6d6095b2018-07-23 12:32:44 -07006828 * We can't defer this to vmx_prepare_switch_to_host() since that
6829 * function may be executed in interrupt context, which saves and
6830 * restore segments around it, nullifying its effect.
Avi Kivityaa67f602012-08-01 16:48:03 +03006831 */
6832 loadsegment(ds, __USER_DS);
6833 loadsegment(es, __USER_DS);
6834#endif
6835
Sean Christophersone5d03de2020-04-15 13:34:51 -07006836 vmx_register_cache_reset(vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006837
Chao Peng2ef444f2018-10-24 16:05:12 +08006838 pt_guest_exit(vmx);
6839
Aaron Lewis139a12c2019-10-21 16:30:25 -07006840 kvm_load_host_xsave_state(vcpu);
WANG Chao1811d972019-04-12 15:55:39 +08006841
Gleb Natapove0b890d2013-09-25 12:51:33 +03006842 vmx->nested.nested_run_pending = 0;
Jim Mattsonb060ca32017-09-14 16:31:42 -07006843 vmx->idt_vectoring_info = 0;
6844
Sean Christopherson873e1da2020-04-10 10:47:02 -07006845 if (unlikely(vmx->fail)) {
Sean Christopherson8e533242020-11-06 17:03:12 +08006846 vmx->exit_reason.full = 0xdead;
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006847 return EXIT_FASTPATH_NONE;
Sean Christopherson873e1da2020-04-10 10:47:02 -07006848 }
6849
Sean Christopherson8e533242020-11-06 17:03:12 +08006850 vmx->exit_reason.full = vmcs_read32(VM_EXIT_REASON);
6851 if (unlikely((u16)vmx->exit_reason.basic == EXIT_REASON_MCE_DURING_VMENTRY))
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006852 kvm_machine_check();
6853
Maxim Levitskyf5c59b52021-02-17 16:57:12 +02006854 if (likely(!vmx->exit_reason.failed_vmentry))
6855 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
6856
Sean Christopherson8e533242020-11-06 17:03:12 +08006857 trace_kvm_exit(vmx->exit_reason.full, vcpu, KVM_ISA_VMX);
Wanpeng Lidcf068d2020-04-28 14:23:23 +08006858
Sean Christopherson8e533242020-11-06 17:03:12 +08006859 if (unlikely(vmx->exit_reason.failed_vmentry))
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006860 return EXIT_FASTPATH_NONE;
6861
Jim Mattsonb060ca32017-09-14 16:31:42 -07006862 vmx->loaded_vmcs->launched = 1;
Gleb Natapove0b890d2013-09-25 12:51:33 +03006863
Avi Kivity51aa01d2010-07-20 14:31:20 +03006864 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006865 vmx_complete_interrupts(vmx);
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006866
Wanpeng Lidcf068d2020-04-28 14:23:23 +08006867 if (is_guest_mode(vcpu))
6868 return EXIT_FASTPATH_NONE;
6869
Paolo Bonzinid89d04a2021-02-02 10:44:23 -05006870 return vmx_exit_handlers_fastpath(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006871}
6872
Avi Kivity6aa8b732006-12-10 02:21:36 -08006873static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6874{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006875 struct vcpu_vmx *vmx = to_vmx(vcpu);
6876
Kai Huang843e4332015-01-28 10:54:28 +08006877 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08006878 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08006879 free_vpid(vmx->vpid);
Sean Christopherson55d23752018-12-03 13:53:18 -08006880 nested_vmx_free_vcpu(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006881 free_loaded_vmcs(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006882}
6883
Sean Christopherson987b2592019-12-18 13:54:55 -08006884static int vmx_create_vcpu(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006885{
Sean Christopherson8ea8b8d2021-05-04 10:17:29 -07006886 struct vmx_uret_msr *tsx_ctrl;
Ben Gardon41836832019-02-11 11:02:52 -08006887 struct vcpu_vmx *vmx;
Sean Christopherson34109c02019-12-18 13:54:50 -08006888 int i, cpu, err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006889
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006890 BUILD_BUG_ON(offsetof(struct vcpu_vmx, vcpu) != 0);
6891 vmx = to_vmx(vcpu);
Ingo Molnar965b58a2007-01-05 16:36:23 -08006892
Peter Feiner4e595162016-07-07 14:49:58 -07006893 err = -ENOMEM;
6894
Sean Christopherson034d8e22019-12-18 13:54:49 -08006895 vmx->vpid = allocate_vpid();
6896
Peter Feiner4e595162016-07-07 14:49:58 -07006897 /*
6898 * If PML is turned on, failure on enabling PML just results in failure
6899 * of creating the vcpu, therefore we can simplify PML logic (by
6900 * avoiding dealing with cases, such as enabling PML partially on vcpus
Miaohe Lin67b0ae42019-12-11 14:26:22 +08006901 * for the guest), etc.
Peter Feiner4e595162016-07-07 14:49:58 -07006902 */
6903 if (enable_pml) {
Ben Gardon41836832019-02-11 11:02:52 -08006904 vmx->pml_pg = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
Peter Feiner4e595162016-07-07 14:49:58 -07006905 if (!vmx->pml_pg)
Sean Christopherson987b2592019-12-18 13:54:55 -08006906 goto free_vpid;
Peter Feiner4e595162016-07-07 14:49:58 -07006907 }
6908
Sean Christophersone5fda4b2021-05-04 10:17:32 -07006909 for (i = 0; i < kvm_nr_uret_msrs; ++i) {
Sean Christophersonb6194b92021-05-04 10:17:27 -07006910 vmx->guest_uret_msrs[i].data = 0;
Sean Christopherson8ea8b8d2021-05-04 10:17:29 -07006911 vmx->guest_uret_msrs[i].mask = -1ull;
6912 }
Sean Christopherson5e17c622021-05-04 10:17:30 -07006913 if (boot_cpu_has(X86_FEATURE_RTM)) {
Sean Christopherson8ea8b8d2021-05-04 10:17:29 -07006914 /*
6915 * TSX_CTRL_CPUID_CLEAR is handled in the CPUID interception.
6916 * Keep the host value unchanged to avoid changing CPUID bits
6917 * under the host kernel's feet.
Sean Christopherson8ea8b8d2021-05-04 10:17:29 -07006918 */
Sean Christopherson5e17c622021-05-04 10:17:30 -07006919 tsx_ctrl = vmx_find_uret_msr(vmx, MSR_IA32_TSX_CTRL);
6920 if (tsx_ctrl)
Sean Christopherson8ea8b8d2021-05-04 10:17:29 -07006921 vmx->guest_uret_msrs[i].mask = ~(u64)TSX_CTRL_CPUID_CLEAR;
Xiaoyao Li4be53412019-10-20 17:11:00 +08006922 }
6923
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006924 err = alloc_loaded_vmcs(&vmx->vmcs01);
6925 if (err < 0)
Jim Mattson7d737102019-12-03 16:24:42 -08006926 goto free_pml;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006927
Alexander Graf3eb90012020-09-25 16:34:20 +02006928 /* The MSR bitmap starts with all ones */
6929 bitmap_fill(vmx->shadow_msr_intercept.read, MAX_POSSIBLE_PASSTHROUGH_MSRS);
6930 bitmap_fill(vmx->shadow_msr_intercept.write, MAX_POSSIBLE_PASSTHROUGH_MSRS);
6931
Aaron Lewis476c9bd2020-09-25 16:34:18 +02006932 vmx_disable_intercept_for_msr(vcpu, MSR_IA32_TSC, MSR_TYPE_R);
Sean Christophersondbdd0962021-04-21 19:38:31 -07006933#ifdef CONFIG_X86_64
Aaron Lewis476c9bd2020-09-25 16:34:18 +02006934 vmx_disable_intercept_for_msr(vcpu, MSR_FS_BASE, MSR_TYPE_RW);
6935 vmx_disable_intercept_for_msr(vcpu, MSR_GS_BASE, MSR_TYPE_RW);
6936 vmx_disable_intercept_for_msr(vcpu, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
Sean Christophersondbdd0962021-04-21 19:38:31 -07006937#endif
Aaron Lewis476c9bd2020-09-25 16:34:18 +02006938 vmx_disable_intercept_for_msr(vcpu, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
6939 vmx_disable_intercept_for_msr(vcpu, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
6940 vmx_disable_intercept_for_msr(vcpu, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
Sean Christopherson987b2592019-12-18 13:54:55 -08006941 if (kvm_cstate_in_guest(vcpu->kvm)) {
Aaron Lewis476c9bd2020-09-25 16:34:18 +02006942 vmx_disable_intercept_for_msr(vcpu, MSR_CORE_C1_RES, MSR_TYPE_R);
6943 vmx_disable_intercept_for_msr(vcpu, MSR_CORE_C3_RESIDENCY, MSR_TYPE_R);
6944 vmx_disable_intercept_for_msr(vcpu, MSR_CORE_C6_RESIDENCY, MSR_TYPE_R);
6945 vmx_disable_intercept_for_msr(vcpu, MSR_CORE_C7_RESIDENCY, MSR_TYPE_R);
Wanpeng Lib5170062019-05-21 14:06:53 +08006946 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006947 vmx->msr_bitmap_mode = 0;
6948
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006949 vmx->loaded_vmcs = &vmx->vmcs01;
Avi Kivity15ad7142007-07-11 18:17:21 +03006950 cpu = get_cpu();
Sean Christopherson34109c02019-12-18 13:54:50 -08006951 vmx_vcpu_load(vcpu, cpu);
6952 vcpu->cpu = cpu;
Xiaoyao Li1b842922019-10-20 17:11:01 +08006953 init_vmcs(vmx);
Sean Christopherson34109c02019-12-18 13:54:50 -08006954 vmx_vcpu_put(vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03006955 put_cpu();
Sean Christopherson34109c02019-12-18 13:54:50 -08006956 if (cpu_need_virtualize_apic_accesses(vcpu)) {
Sean Christopherson987b2592019-12-18 13:54:55 -08006957 err = alloc_apic_access_page(vcpu->kvm);
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006958 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006959 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02006960 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006961
Sean Christophersone90008d2018-03-05 12:04:37 -08006962 if (enable_ept && !enable_unrestricted_guest) {
Sean Christopherson987b2592019-12-18 13:54:55 -08006963 err = init_rmode_identity_map(vcpu->kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08006964 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02006965 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006966 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006967
Roman Kagan63aff652018-07-19 21:59:07 +03006968 if (nested)
Chenyi Qiangb9757a42020-08-28 16:56:22 +08006969 memcpy(&vmx->nested.msrs, &vmcs_config.nested, sizeof(vmx->nested.msrs));
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006970 else
6971 memset(&vmx->nested.msrs, 0, sizeof(vmx->nested.msrs));
Wincy Vanb9c237b2015-02-03 23:56:30 +08006972
Sean Christopherson8f102442021-04-12 16:21:40 +12006973 vcpu_setup_sgx_lepubkeyhash(vcpu);
6974
Wincy Van705699a2015-02-03 23:58:17 +08006975 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006976 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006977
Paolo Bonzinibab0c312020-02-11 18:40:58 +01006978 vcpu->arch.microcode_version = 0x100000000ULL;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08006979 vmx->msr_ia32_feature_control_valid_bits = FEAT_CTL_LOCKED;
Haozhong Zhang37e4c992016-06-22 14:59:55 +08006980
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02006981 /*
6982 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
6983 * or POSTED_INTR_WAKEUP_VECTOR.
6984 */
6985 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
6986 vmx->pi_desc.sn = 1;
6987
Sean Christophersonee366562021-03-05 10:31:21 -08006988#if IS_ENABLED(CONFIG_HYPERV)
Sean Christopherson978c8342021-03-05 10:31:23 -08006989 vmx->hv_root_ept = INVALID_PAGE;
Sean Christophersonee366562021-03-05 10:31:21 -08006990#endif
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006991 return 0;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006992
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006993free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08006994 free_loaded_vmcs(vmx->loaded_vmcs);
Peter Feiner4e595162016-07-07 14:49:58 -07006995free_pml:
6996 vmx_destroy_pml_buffer(vmx);
Sean Christopherson987b2592019-12-18 13:54:55 -08006997free_vpid:
Wanpeng Li991e7a02015-09-16 17:30:05 +08006998 free_vpid(vmx->vpid);
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006999 return err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007000}
7001
Thomas Gleixner65fd4cb2019-02-19 11:10:49 +01007002#define L1TF_MSG_SMT "L1TF CPU bug present and SMT on, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
7003#define L1TF_MSG_L1D "L1TF CPU bug present and virtualization mitigation disabled, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04007004
Wanpeng Lib31c1142018-03-12 04:53:04 -07007005static int vmx_vm_init(struct kvm *kvm)
7006{
Sean Christophersonee366562021-03-05 10:31:21 -08007007#if IS_ENABLED(CONFIG_HYPERV)
Sean Christopherson978c8342021-03-05 10:31:23 -08007008 spin_lock_init(&to_kvm_vmx(kvm)->hv_root_ept_lock);
Sean Christophersonee366562021-03-05 10:31:21 -08007009#endif
Tianyu Lan877ad952018-07-19 08:40:23 +00007010
Wanpeng Lib31c1142018-03-12 04:53:04 -07007011 if (!ple_gap)
7012 kvm->arch.pause_in_guest = true;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04007013
Jiri Kosinad90a7a02018-07-13 16:23:25 +02007014 if (boot_cpu_has(X86_BUG_L1TF) && enable_ept) {
7015 switch (l1tf_mitigation) {
7016 case L1TF_MITIGATION_OFF:
7017 case L1TF_MITIGATION_FLUSH_NOWARN:
7018 /* 'I explicitly don't care' is set */
7019 break;
7020 case L1TF_MITIGATION_FLUSH:
7021 case L1TF_MITIGATION_FLUSH_NOSMT:
7022 case L1TF_MITIGATION_FULL:
7023 /*
7024 * Warn upon starting the first VM in a potentially
7025 * insecure environment.
7026 */
Josh Poimboeufb2849092019-01-30 07:13:58 -06007027 if (sched_smt_active())
Jiri Kosinad90a7a02018-07-13 16:23:25 +02007028 pr_warn_once(L1TF_MSG_SMT);
7029 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_NEVER)
7030 pr_warn_once(L1TF_MSG_L1D);
7031 break;
7032 case L1TF_MITIGATION_FULL_FORCE:
7033 /* Flush is enforced */
7034 break;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04007035 }
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04007036 }
Suravee Suthikulpanit4e19c362019-11-14 14:15:05 -06007037 kvm_apicv_init(kvm, enable_apicv);
Wanpeng Lib31c1142018-03-12 04:53:04 -07007038 return 0;
7039}
7040
Sean Christophersonf257d6d2019-04-19 22:18:17 -07007041static int __init vmx_check_processor_compat(void)
Yang, Sheng002c7f72007-07-31 14:23:01 +03007042{
7043 struct vmcs_config vmcs_conf;
Sean Christopherson7caaa712018-12-03 13:53:01 -08007044 struct vmx_capability vmx_cap;
Yang, Sheng002c7f72007-07-31 14:23:01 +03007045
Sean Christophersonff10e222019-12-20 20:45:10 -08007046 if (!this_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
7047 !this_cpu_has(X86_FEATURE_VMX)) {
7048 pr_err("kvm: VMX is disabled on CPU %d\n", smp_processor_id());
7049 return -EIO;
7050 }
7051
Sean Christopherson7caaa712018-12-03 13:53:01 -08007052 if (setup_vmcs_config(&vmcs_conf, &vmx_cap) < 0)
Sean Christophersonf257d6d2019-04-19 22:18:17 -07007053 return -EIO;
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08007054 if (nested)
Vitaly Kuznetsova4443262020-02-20 18:22:04 +01007055 nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, vmx_cap.ept);
Yang, Sheng002c7f72007-07-31 14:23:01 +03007056 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
7057 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
7058 smp_processor_id());
Sean Christophersonf257d6d2019-04-19 22:18:17 -07007059 return -EIO;
Yang, Sheng002c7f72007-07-31 14:23:01 +03007060 }
Sean Christophersonf257d6d2019-04-19 22:18:17 -07007061 return 0;
Yang, Sheng002c7f72007-07-31 14:23:01 +03007062}
7063
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007064static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08007065{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08007066 u8 cache;
7067 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007068
Chia-I Wu222f06e2020-02-13 13:30:34 -08007069 /* We wanted to honor guest CD/MTRR/PAT, but doing so could result in
7070 * memory aliases with conflicting memory types and sometimes MCEs.
7071 * We have to be careful as to what are honored and when.
7072 *
7073 * For MMIO, guest CD/MTRR are ignored. The EPT memory type is set to
7074 * UC. The effective memory type is UC or WC depending on guest PAT.
7075 * This was historically the source of MCEs and we want to be
7076 * conservative.
7077 *
7078 * When there is no need to deal with noncoherent DMA (e.g., no VT-d
7079 * or VT-d has snoop control), guest CD/MTRR/PAT are all ignored. The
7080 * EPT memory type is set to WB. The effective memory type is forced
7081 * WB.
7082 *
7083 * Otherwise, we trust guest. Guest CD/MTRR/PAT are all honored. The
7084 * EPT memory type is used to emulate guest CD/MTRR.
Sheng Yang522c68c2009-04-27 20:35:43 +08007085 */
Chia-I Wu222f06e2020-02-13 13:30:34 -08007086
Paolo Bonzini606decd2015-10-01 13:12:47 +02007087 if (is_mmio) {
7088 cache = MTRR_TYPE_UNCACHABLE;
7089 goto exit;
7090 }
7091
7092 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08007093 ipat = VMX_EPT_IPAT_BIT;
7094 cache = MTRR_TYPE_WRBACK;
7095 goto exit;
7096 }
7097
7098 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
7099 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02007100 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08007101 cache = MTRR_TYPE_WRBACK;
7102 else
7103 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08007104 goto exit;
7105 }
7106
Xiao Guangrongff536042015-06-15 16:55:22 +08007107 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08007108
7109exit:
7110 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08007111}
7112
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007113static void vmcs_set_secondary_exec_control(struct vcpu_vmx *vmx)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08007114{
7115 /*
7116 * These bits in the secondary execution controls field
7117 * are dynamic, the others are mostly based on the hypervisor
7118 * architecture and the guest's CPUID. Do not touch the
7119 * dynamic bits.
7120 */
7121 u32 mask =
7122 SECONDARY_EXEC_SHADOW_VMCS |
7123 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Paolo Bonzini0367f202016-07-12 10:44:55 +02007124 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
7125 SECONDARY_EXEC_DESC;
Xiao Guangrongfeda8052015-09-09 14:05:55 +08007126
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007127 u32 new_ctl = vmx->secondary_exec_control;
7128 u32 cur_ctl = secondary_exec_controls_get(vmx);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08007129
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007130 secondary_exec_controls_set(vmx, (new_ctl & ~mask) | (cur_ctl & mask));
Xiao Guangrongfeda8052015-09-09 14:05:55 +08007131}
7132
David Matlack8322ebb2016-11-29 18:14:09 -08007133/*
7134 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
7135 * (indicating "allowed-1") if they are supported in the guest's CPUID.
7136 */
7137static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
7138{
7139 struct vcpu_vmx *vmx = to_vmx(vcpu);
7140 struct kvm_cpuid_entry2 *entry;
7141
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01007142 vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
7143 vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
David Matlack8322ebb2016-11-29 18:14:09 -08007144
7145#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
7146 if (entry && (entry->_reg & (_cpuid_mask))) \
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01007147 vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask); \
David Matlack8322ebb2016-11-29 18:14:09 -08007148} while (0)
7149
7150 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
Sean Christopherson87382002019-12-17 13:32:42 -08007151 cr4_fixed1_update(X86_CR4_VME, edx, feature_bit(VME));
7152 cr4_fixed1_update(X86_CR4_PVI, edx, feature_bit(VME));
7153 cr4_fixed1_update(X86_CR4_TSD, edx, feature_bit(TSC));
7154 cr4_fixed1_update(X86_CR4_DE, edx, feature_bit(DE));
7155 cr4_fixed1_update(X86_CR4_PSE, edx, feature_bit(PSE));
7156 cr4_fixed1_update(X86_CR4_PAE, edx, feature_bit(PAE));
7157 cr4_fixed1_update(X86_CR4_MCE, edx, feature_bit(MCE));
7158 cr4_fixed1_update(X86_CR4_PGE, edx, feature_bit(PGE));
7159 cr4_fixed1_update(X86_CR4_OSFXSR, edx, feature_bit(FXSR));
7160 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, feature_bit(XMM));
7161 cr4_fixed1_update(X86_CR4_VMXE, ecx, feature_bit(VMX));
7162 cr4_fixed1_update(X86_CR4_SMXE, ecx, feature_bit(SMX));
7163 cr4_fixed1_update(X86_CR4_PCIDE, ecx, feature_bit(PCID));
7164 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, feature_bit(XSAVE));
David Matlack8322ebb2016-11-29 18:14:09 -08007165
7166 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
Sean Christopherson87382002019-12-17 13:32:42 -08007167 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, feature_bit(FSGSBASE));
7168 cr4_fixed1_update(X86_CR4_SMEP, ebx, feature_bit(SMEP));
7169 cr4_fixed1_update(X86_CR4_SMAP, ebx, feature_bit(SMAP));
7170 cr4_fixed1_update(X86_CR4_PKE, ecx, feature_bit(PKU));
7171 cr4_fixed1_update(X86_CR4_UMIP, ecx, feature_bit(UMIP));
7172 cr4_fixed1_update(X86_CR4_LA57, ecx, feature_bit(LA57));
David Matlack8322ebb2016-11-29 18:14:09 -08007173
7174#undef cr4_fixed1_update
7175}
7176
Liran Alon5f76f6f2018-09-14 03:25:52 +03007177static void nested_vmx_entry_exit_ctls_update(struct kvm_vcpu *vcpu)
7178{
7179 struct vcpu_vmx *vmx = to_vmx(vcpu);
7180
7181 if (kvm_mpx_supported()) {
7182 bool mpx_enabled = guest_cpuid_has(vcpu, X86_FEATURE_MPX);
7183
7184 if (mpx_enabled) {
7185 vmx->nested.msrs.entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
7186 vmx->nested.msrs.exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
7187 } else {
7188 vmx->nested.msrs.entry_ctls_high &= ~VM_ENTRY_LOAD_BNDCFGS;
7189 vmx->nested.msrs.exit_ctls_high &= ~VM_EXIT_CLEAR_BNDCFGS;
7190 }
7191 }
7192}
7193
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007194static void update_intel_pt_cfg(struct kvm_vcpu *vcpu)
7195{
7196 struct vcpu_vmx *vmx = to_vmx(vcpu);
7197 struct kvm_cpuid_entry2 *best = NULL;
7198 int i;
7199
7200 for (i = 0; i < PT_CPUID_LEAVES; i++) {
7201 best = kvm_find_cpuid_entry(vcpu, 0x14, i);
7202 if (!best)
7203 return;
7204 vmx->pt_desc.caps[CPUID_EAX + i*PT_CPUID_REGS_NUM] = best->eax;
7205 vmx->pt_desc.caps[CPUID_EBX + i*PT_CPUID_REGS_NUM] = best->ebx;
7206 vmx->pt_desc.caps[CPUID_ECX + i*PT_CPUID_REGS_NUM] = best->ecx;
7207 vmx->pt_desc.caps[CPUID_EDX + i*PT_CPUID_REGS_NUM] = best->edx;
7208 }
7209
7210 /* Get the number of configurable Address Ranges for filtering */
7211 vmx->pt_desc.addr_range = intel_pt_validate_cap(vmx->pt_desc.caps,
7212 PT_CAP_num_address_ranges);
7213
7214 /* Initialize and clear the no dependency bits */
7215 vmx->pt_desc.ctl_bitmask = ~(RTIT_CTL_TRACEEN | RTIT_CTL_OS |
7216 RTIT_CTL_USR | RTIT_CTL_TSC_EN | RTIT_CTL_DISRETC);
7217
7218 /*
7219 * If CPUID.(EAX=14H,ECX=0):EBX[0]=1 CR3Filter can be set otherwise
7220 * will inject an #GP
7221 */
7222 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_cr3_filtering))
7223 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_CR3EN;
7224
7225 /*
7226 * If CPUID.(EAX=14H,ECX=0):EBX[1]=1 CYCEn, CycThresh and
7227 * PSBFreq can be set
7228 */
7229 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc))
7230 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_CYCLEACC |
7231 RTIT_CTL_CYC_THRESH | RTIT_CTL_PSB_FREQ);
7232
7233 /*
7234 * If CPUID.(EAX=14H,ECX=0):EBX[3]=1 MTCEn BranchEn and
7235 * MTCFreq can be set
7236 */
7237 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc))
7238 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_MTC_EN |
7239 RTIT_CTL_BRANCH_EN | RTIT_CTL_MTC_RANGE);
7240
7241 /* If CPUID.(EAX=14H,ECX=0):EBX[4]=1 FUPonPTW and PTWEn can be set */
7242 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_ptwrite))
7243 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_FUP_ON_PTW |
7244 RTIT_CTL_PTW_EN);
7245
7246 /* If CPUID.(EAX=14H,ECX=0):EBX[5]=1 PwrEvEn can be set */
7247 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_power_event_trace))
7248 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_PWR_EVT_EN;
7249
7250 /* If CPUID.(EAX=14H,ECX=0):ECX[0]=1 ToPA can be set */
7251 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_topa_output))
7252 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_TOPA;
7253
Ingo Molnard9f6e122021-03-18 15:28:01 +01007254 /* If CPUID.(EAX=14H,ECX=0):ECX[3]=1 FabricEn can be set */
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007255 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_output_subsys))
7256 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_FABRIC_EN;
7257
7258 /* unmask address range configure area */
7259 for (i = 0; i < vmx->pt_desc.addr_range; i++)
Gustavo A. R. Silvad14eff12018-12-26 14:40:59 -06007260 vmx->pt_desc.ctl_bitmask &= ~(0xfULL << (32 + i * 4));
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007261}
7262
Xiaoyao Li7c1b7612020-07-09 12:34:25 +08007263static void vmx_vcpu_after_set_cpuid(struct kvm_vcpu *vcpu)
Sheng Yang0e851882009-12-18 16:48:46 +08007264{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007265 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007266
Aaron Lewis72041602019-10-21 16:30:20 -07007267 /* xsaves_enabled is recomputed in vmx_compute_secondary_exec_control(). */
7268 vcpu->arch.xsaves_enabled = false;
7269
Paolo Bonzini80154d72017-08-24 13:55:35 +02007270 if (cpu_has_secondary_exec_ctrls()) {
7271 vmx_compute_secondary_exec_control(vmx);
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007272 vmcs_set_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007273 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007274
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007275 if (nested_vmx_allowed(vcpu))
7276 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007277 FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
7278 FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX;
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007279 else
7280 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007281 ~(FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
7282 FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX);
David Matlack8322ebb2016-11-29 18:14:09 -08007283
Liran Alon5f76f6f2018-09-14 03:25:52 +03007284 if (nested_vmx_allowed(vcpu)) {
David Matlack8322ebb2016-11-29 18:14:09 -08007285 nested_vmx_cr_fixed1_bits_update(vcpu);
Liran Alon5f76f6f2018-09-14 03:25:52 +03007286 nested_vmx_entry_exit_ctls_update(vcpu);
7287 }
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007288
7289 if (boot_cpu_has(X86_FEATURE_INTEL_PT) &&
7290 guest_cpuid_has(vcpu, X86_FEATURE_INTEL_PT))
7291 update_intel_pt_cfg(vcpu);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05007292
7293 if (boot_cpu_has(X86_FEATURE_RTM)) {
Sean Christophersoneb3db1b2020-09-23 11:03:58 -07007294 struct vmx_uret_msr *msr;
Sean Christophersond85a8032020-09-23 11:04:06 -07007295 msr = vmx_find_uret_msr(vmx, MSR_IA32_TSX_CTRL);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05007296 if (msr) {
7297 bool enabled = guest_cpuid_has(vcpu, X86_FEATURE_RTM);
Sean Christopherson7bf662b2020-09-23 11:04:07 -07007298 vmx_set_guest_uret_msr(vmx, msr, enabled ? 0 : TSX_CTRL_RTM_DISABLE);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05007299 }
7300 }
Sean Christophersona6337a32020-09-29 21:16:57 -07007301
Sean Christopherson2ed41aa2020-09-29 21:16:58 -07007302 set_cr4_guest_host_mask(vmx);
7303
Sean Christopherson72add912021-04-12 16:21:42 +12007304 vmx_write_encls_bitmap(vcpu, NULL);
7305 if (guest_cpuid_has(vcpu, X86_FEATURE_SGX))
7306 vmx->msr_ia32_feature_control_valid_bits |= FEAT_CTL_SGX_ENABLED;
7307 else
7308 vmx->msr_ia32_feature_control_valid_bits &= ~FEAT_CTL_SGX_ENABLED;
7309
7310 if (guest_cpuid_has(vcpu, X86_FEATURE_SGX_LC))
7311 vmx->msr_ia32_feature_control_valid_bits |=
7312 FEAT_CTL_SGX_LC_ENABLED;
7313 else
7314 vmx->msr_ia32_feature_control_valid_bits &=
7315 ~FEAT_CTL_SGX_LC_ENABLED;
7316
Sean Christophersona6337a32020-09-29 21:16:57 -07007317 /* Refresh #PF interception to account for MAXPHYADDR changes. */
Jason Baronb6a7cc32021-01-14 22:27:54 -05007318 vmx_update_exception_bitmap(vcpu);
Sheng Yang0e851882009-12-18 16:48:46 +08007319}
7320
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007321static __init void vmx_set_cpu_caps(void)
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007322{
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007323 kvm_set_cpu_caps();
7324
7325 /* CPUID 0x1 */
7326 if (nested)
7327 kvm_cpu_cap_set(X86_FEATURE_VMX);
7328
7329 /* CPUID 0x7 */
Sean Christopherson8721f5b2020-03-02 15:56:45 -08007330 if (kvm_mpx_supported())
7331 kvm_cpu_cap_check_and_set(X86_FEATURE_MPX);
Sean Christophersone4203332021-02-11 16:34:10 -08007332 if (!cpu_has_vmx_invpcid())
7333 kvm_cpu_cap_clear(X86_FEATURE_INVPCID);
Sean Christopherson8721f5b2020-03-02 15:56:45 -08007334 if (vmx_pt_mode_is_host_guest())
7335 kvm_cpu_cap_check_and_set(X86_FEATURE_INTEL_PT);
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007336
Sean Christopherson72add912021-04-12 16:21:42 +12007337 if (!enable_sgx) {
7338 kvm_cpu_cap_clear(X86_FEATURE_SGX);
7339 kvm_cpu_cap_clear(X86_FEATURE_SGX_LC);
7340 kvm_cpu_cap_clear(X86_FEATURE_SGX1);
7341 kvm_cpu_cap_clear(X86_FEATURE_SGX2);
7342 }
7343
Sean Christopherson90d2f602020-03-02 15:56:47 -08007344 if (vmx_umip_emulated())
7345 kvm_cpu_cap_set(X86_FEATURE_UMIP);
7346
Sean Christophersonb3d895d52020-03-02 15:56:44 -08007347 /* CPUID 0xD.1 */
Paolo Bonzini408e9a32020-03-05 16:11:56 +01007348 supported_xss = 0;
Sean Christophersonbecdad82020-09-23 09:50:45 -07007349 if (!cpu_has_vmx_xsaves())
Sean Christophersonb3d895d52020-03-02 15:56:44 -08007350 kvm_cpu_cap_clear(X86_FEATURE_XSAVES);
7351
Sean Christopherson8aec21c2021-05-04 10:17:20 -07007352 /* CPUID 0x80000001 and 0x7 (RDPID) */
7353 if (!cpu_has_vmx_rdtscp()) {
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007354 kvm_cpu_cap_clear(X86_FEATURE_RDTSCP);
Sean Christopherson8aec21c2021-05-04 10:17:20 -07007355 kvm_cpu_cap_clear(X86_FEATURE_RDPID);
7356 }
Maxim Levitsky0abcc8f2020-05-23 19:14:54 +03007357
Sean Christophersonbecdad82020-09-23 09:50:45 -07007358 if (cpu_has_vmx_waitpkg())
Maxim Levitsky0abcc8f2020-05-23 19:14:54 +03007359 kvm_cpu_cap_check_and_set(X86_FEATURE_WAITPKG);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007360}
7361
Sean Christophersond264ee02018-08-27 15:21:12 -07007362static void vmx_request_immediate_exit(struct kvm_vcpu *vcpu)
7363{
7364 to_vmx(vcpu)->req_immediate_exit = true;
7365}
7366
Oliver Upton35a57132020-02-04 15:26:31 -08007367static int vmx_check_intercept_io(struct kvm_vcpu *vcpu,
7368 struct x86_instruction_info *info)
7369{
7370 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7371 unsigned short port;
7372 bool intercept;
7373 int size;
7374
7375 if (info->intercept == x86_intercept_in ||
7376 info->intercept == x86_intercept_ins) {
7377 port = info->src_val;
7378 size = info->dst_bytes;
7379 } else {
7380 port = info->dst_val;
7381 size = info->src_bytes;
7382 }
7383
7384 /*
7385 * If the 'use IO bitmaps' VM-execution control is 0, IO instruction
7386 * VM-exits depend on the 'unconditional IO exiting' VM-execution
7387 * control.
7388 *
7389 * Otherwise, IO instruction VM-exits are controlled by the IO bitmaps.
7390 */
7391 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
7392 intercept = nested_cpu_has(vmcs12,
7393 CPU_BASED_UNCOND_IO_EXITING);
7394 else
7395 intercept = nested_vmx_check_io_bitmaps(vcpu, port, size);
7396
Oliver Upton86f7e902020-02-29 11:30:14 -08007397 /* FIXME: produce nested vmexit and return X86EMUL_INTERCEPTED. */
Oliver Upton35a57132020-02-04 15:26:31 -08007398 return intercept ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE;
7399}
7400
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007401static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7402 struct x86_instruction_info *info,
Sean Christopherson21f1b8f2020-02-18 15:29:42 -08007403 enum x86_intercept_stage stage,
7404 struct x86_exception *exception)
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007405{
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007406 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007407
Oliver Upton35a57132020-02-04 15:26:31 -08007408 switch (info->intercept) {
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007409 /*
7410 * RDPID causes #UD if disabled through secondary execution controls.
7411 * Because it is marked as EmulateOnUD, we need to intercept it here.
Sean Christopherson2183de42021-05-04 10:17:23 -07007412 * Note, RDPID is hidden behind ENABLE_RDTSCP.
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007413 */
Sean Christopherson2183de42021-05-04 10:17:23 -07007414 case x86_intercept_rdpid:
Sean Christopherson7f3603b2020-09-23 09:50:47 -07007415 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_RDTSCP)) {
Sean Christopherson21f1b8f2020-02-18 15:29:42 -08007416 exception->vector = UD_VECTOR;
7417 exception->error_code_valid = false;
Oliver Upton35a57132020-02-04 15:26:31 -08007418 return X86EMUL_PROPAGATE_FAULT;
7419 }
7420 break;
7421
7422 case x86_intercept_in:
7423 case x86_intercept_ins:
7424 case x86_intercept_out:
7425 case x86_intercept_outs:
7426 return vmx_check_intercept_io(vcpu, info);
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007427
Oliver Upton86f7e902020-02-29 11:30:14 -08007428 case x86_intercept_lgdt:
7429 case x86_intercept_lidt:
7430 case x86_intercept_lldt:
7431 case x86_intercept_ltr:
7432 case x86_intercept_sgdt:
7433 case x86_intercept_sidt:
7434 case x86_intercept_sldt:
7435 case x86_intercept_str:
7436 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC))
7437 return X86EMUL_CONTINUE;
7438
7439 /* FIXME: produce nested vmexit and return X86EMUL_INTERCEPTED. */
7440 break;
7441
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007442 /* TODO: check more intercepts... */
Oliver Upton35a57132020-02-04 15:26:31 -08007443 default:
7444 break;
7445 }
7446
Paolo Bonzini07721fe2020-02-04 15:26:29 -08007447 return X86EMUL_UNHANDLEABLE;
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007448}
7449
Yunhong Jiang64672c92016-06-13 14:19:59 -07007450#ifdef CONFIG_X86_64
7451/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
7452static inline int u64_shl_div_u64(u64 a, unsigned int shift,
7453 u64 divisor, u64 *result)
7454{
7455 u64 low = a << shift, high = a >> (64 - shift);
7456
7457 /* To avoid the overflow on divq */
7458 if (high >= divisor)
7459 return 1;
7460
7461 /* Low hold the result, high hold rem which is discarded */
7462 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
7463 "rm" (divisor), "0" (low), "1" (high));
7464 *result = low;
7465
7466 return 0;
7467}
7468
Sean Christophersonf9927982019-04-16 13:32:46 -07007469static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc,
7470 bool *expired)
Yunhong Jiang64672c92016-06-13 14:19:59 -07007471{
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007472 struct vcpu_vmx *vmx;
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007473 u64 tscl, guest_tscl, delta_tsc, lapic_timer_advance_cycles;
Sean Christopherson39497d72019-04-17 10:15:32 -07007474 struct kvm_timer *ktimer = &vcpu->arch.apic->lapic_timer;
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007475
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007476 vmx = to_vmx(vcpu);
7477 tscl = rdtsc();
7478 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
7479 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Sean Christopherson39497d72019-04-17 10:15:32 -07007480 lapic_timer_advance_cycles = nsec_to_cycles(vcpu,
7481 ktimer->timer_advance_ns);
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007482
7483 if (delta_tsc > lapic_timer_advance_cycles)
7484 delta_tsc -= lapic_timer_advance_cycles;
7485 else
7486 delta_tsc = 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007487
7488 /* Convert to host delta tsc if tsc scaling is enabled */
7489 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
Sean Christopherson0967fa12019-04-16 13:32:48 -07007490 delta_tsc && u64_shl_div_u64(delta_tsc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007491 kvm_tsc_scaling_ratio_frac_bits,
Sean Christopherson0967fa12019-04-16 13:32:48 -07007492 vcpu->arch.tsc_scaling_ratio, &delta_tsc))
Yunhong Jiang64672c92016-06-13 14:19:59 -07007493 return -ERANGE;
7494
7495 /*
7496 * If the delta tsc can't fit in the 32 bit after the multi shift,
7497 * we can't use the preemption timer.
7498 * It's possible that it fits on later vmentries, but checking
7499 * on every vmentry is costly so we just use an hrtimer.
7500 */
7501 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
7502 return -ERANGE;
7503
7504 vmx->hv_deadline_tsc = tscl + delta_tsc;
Sean Christophersonf9927982019-04-16 13:32:46 -07007505 *expired = !delta_tsc;
7506 return 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007507}
7508
7509static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
7510{
Sean Christophersonf459a702018-08-27 15:21:11 -07007511 to_vmx(vcpu)->hv_deadline_tsc = -1;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007512}
7513#endif
7514
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007515static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007516{
Wanpeng Lib31c1142018-03-12 04:53:04 -07007517 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007518 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007519}
7520
Makarand Sonarea85863c2021-02-12 16:50:12 -08007521void vmx_update_cpu_dirty_logging(struct kvm_vcpu *vcpu)
7522{
7523 struct vcpu_vmx *vmx = to_vmx(vcpu);
7524
7525 if (is_guest_mode(vcpu)) {
7526 vmx->nested.update_vmcs01_cpu_dirty_logging = true;
7527 return;
7528 }
7529
7530 /*
7531 * Note, cpu_dirty_logging_count can be changed concurrent with this
7532 * code, but in that case another update request will be made and so
7533 * the guest will never run with a stale PML value.
7534 */
7535 if (vcpu->kvm->arch.cpu_dirty_logging_count)
7536 secondary_exec_controls_setbit(vmx, SECONDARY_EXEC_ENABLE_PML);
7537 else
7538 secondary_exec_controls_clearbit(vmx, SECONDARY_EXEC_ENABLE_PML);
7539}
7540
Yunhong Jiangbc225122016-06-13 14:19:58 -07007541static int vmx_pre_block(struct kvm_vcpu *vcpu)
7542{
7543 if (pi_pre_block(vcpu))
7544 return 1;
7545
Yunhong Jiang64672c92016-06-13 14:19:59 -07007546 if (kvm_lapic_hv_timer_in_use(vcpu))
7547 kvm_lapic_switch_to_sw_timer(vcpu);
7548
Yunhong Jiangbc225122016-06-13 14:19:58 -07007549 return 0;
7550}
7551
Yunhong Jiangbc225122016-06-13 14:19:58 -07007552static void vmx_post_block(struct kvm_vcpu *vcpu)
7553{
Sean Christophersonafaf0b22020-03-21 13:26:00 -07007554 if (kvm_x86_ops.set_hv_timer)
Yunhong Jiang64672c92016-06-13 14:19:59 -07007555 kvm_lapic_switch_to_hv_timer(vcpu);
7556
Yunhong Jiangbc225122016-06-13 14:19:58 -07007557 pi_post_block(vcpu);
7558}
7559
Ashok Rajc45dcc72016-06-22 14:59:56 +08007560static void vmx_setup_mce(struct kvm_vcpu *vcpu)
7561{
7562 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
7563 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007564 FEAT_CTL_LMCE_ENABLED;
Ashok Rajc45dcc72016-06-22 14:59:56 +08007565 else
7566 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007567 ~FEAT_CTL_LMCE_ENABLED;
Ashok Rajc45dcc72016-06-22 14:59:56 +08007568}
7569
Paolo Bonzinic9d40912020-05-22 11:21:49 -04007570static int vmx_smi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
Ladi Prosek72d7b372017-10-11 16:54:41 +02007571{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007572 /* we need a nested vmexit to enter SMM, postpone if run is pending */
7573 if (to_vmx(vcpu)->nested.nested_run_pending)
Paolo Bonzinic9d40912020-05-22 11:21:49 -04007574 return -EBUSY;
Paolo Bonzinia9fa7cb2020-04-23 11:02:36 -04007575 return !is_smm(vcpu);
Ladi Prosek72d7b372017-10-11 16:54:41 +02007576}
7577
Ladi Prosek0234bf82017-10-11 16:54:40 +02007578static int vmx_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
7579{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007580 struct vcpu_vmx *vmx = to_vmx(vcpu);
7581
7582 vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
7583 if (vmx->nested.smm.guest_mode)
7584 nested_vmx_vmexit(vcpu, -1, 0, 0);
7585
7586 vmx->nested.smm.vmxon = vmx->nested.vmxon;
7587 vmx->nested.vmxon = false;
Wanpeng Licaa057a2018-03-12 04:53:03 -07007588 vmx_clear_hlt(vcpu);
Ladi Prosek0234bf82017-10-11 16:54:40 +02007589 return 0;
7590}
7591
Sean Christophersoned193212019-04-02 08:03:09 -07007592static int vmx_pre_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
Ladi Prosek0234bf82017-10-11 16:54:40 +02007593{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007594 struct vcpu_vmx *vmx = to_vmx(vcpu);
7595 int ret;
7596
7597 if (vmx->nested.smm.vmxon) {
7598 vmx->nested.vmxon = true;
7599 vmx->nested.smm.vmxon = false;
7600 }
7601
7602 if (vmx->nested.smm.guest_mode) {
Sean Christophersona633e412018-09-26 09:23:47 -07007603 ret = nested_vmx_enter_non_root_mode(vcpu, false);
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007604 if (ret)
7605 return ret;
7606
7607 vmx->nested.smm.guest_mode = false;
7608 }
Ladi Prosek0234bf82017-10-11 16:54:40 +02007609 return 0;
7610}
7611
Jason Baronb6a7cc32021-01-14 22:27:54 -05007612static void vmx_enable_smi_window(struct kvm_vcpu *vcpu)
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007613{
Paolo Bonzinic9d40912020-05-22 11:21:49 -04007614 /* RSM will cause a vmexit anyway. */
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007615}
7616
Liran Alon4b9852f2019-08-26 13:24:49 +03007617static bool vmx_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
7618{
Paolo Bonzini1c96dcc2020-11-05 11:20:49 -05007619 return to_vmx(vcpu)->nested.vmxon && !is_guest_mode(vcpu);
Liran Alon4b9852f2019-08-26 13:24:49 +03007620}
7621
Jim Mattson93dff2f2020-05-08 13:36:43 -07007622static void vmx_migrate_timers(struct kvm_vcpu *vcpu)
7623{
7624 if (is_guest_mode(vcpu)) {
7625 struct hrtimer *timer = &to_vmx(vcpu)->nested.preemption_timer;
7626
7627 if (hrtimer_try_to_cancel(timer) == 1)
7628 hrtimer_start_expires(timer, HRTIMER_MODE_ABS_PINNED);
7629 }
7630}
7631
Sean Christopherson6e4fd062020-03-21 13:26:01 -07007632static void hardware_unsetup(void)
Sean Christophersona3203382018-12-03 13:53:11 -08007633{
7634 if (nested)
7635 nested_vmx_hardware_unsetup();
7636
7637 free_kvm_area();
7638}
7639
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007640static bool vmx_check_apicv_inhibit_reasons(ulong bit)
7641{
Suravee Suthikulpanitf4fdc0a2019-11-14 14:15:13 -06007642 ulong supported = BIT(APICV_INHIBIT_REASON_DISABLE) |
7643 BIT(APICV_INHIBIT_REASON_HYPERV);
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007644
7645 return supported & BIT(bit);
7646}
7647
Sean Christophersone286ac02020-03-21 13:26:02 -07007648static struct kvm_x86_ops vmx_x86_ops __initdata = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007649 .hardware_unsetup = hardware_unsetup,
Sean Christopherson484014f2020-03-21 13:25:57 -07007650
Avi Kivity6aa8b732006-12-10 02:21:36 -08007651 .hardware_enable = hardware_enable,
7652 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007653 .cpu_has_accelerated_tpr = report_flexpriority,
Tom Lendackybc226f02018-05-10 22:06:39 +02007654 .has_emulated_msr = vmx_has_emulated_msr,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007655
Sean Christopherson484014f2020-03-21 13:25:57 -07007656 .vm_size = sizeof(struct kvm_vmx),
Wanpeng Lib31c1142018-03-12 04:53:04 -07007657 .vm_init = vmx_vm_init,
7658
Avi Kivity6aa8b732006-12-10 02:21:36 -08007659 .vcpu_create = vmx_create_vcpu,
7660 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007661 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007662
Sean Christopherson6d6095b2018-07-23 12:32:44 -07007663 .prepare_guest_switch = vmx_prepare_switch_to_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007664 .vcpu_load = vmx_vcpu_load,
7665 .vcpu_put = vmx_vcpu_put,
7666
Jason Baronb6a7cc32021-01-14 22:27:54 -05007667 .update_exception_bitmap = vmx_update_exception_bitmap,
Tom Lendacky801e4592018-02-21 13:39:51 -06007668 .get_msr_feature = vmx_get_msr_feature,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007669 .get_msr = vmx_get_msr,
7670 .set_msr = vmx_set_msr,
7671 .get_segment_base = vmx_get_segment_base,
7672 .get_segment = vmx_get_segment,
7673 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007674 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007675 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
7676 .set_cr0 = vmx_set_cr0,
Sean Christophersonc2fe3cd2020-10-06 18:44:15 -07007677 .is_valid_cr4 = vmx_is_valid_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007678 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007679 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007680 .get_idt = vmx_get_idt,
7681 .set_idt = vmx_set_idt,
7682 .get_gdt = vmx_get_gdt,
7683 .set_gdt = vmx_set_gdt,
Gleb Natapov020df072010-04-13 10:05:23 +03007684 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007685 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007686 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007687 .get_rflags = vmx_get_rflags,
7688 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08007689
Sean Christopherson77809382020-03-20 14:28:18 -07007690 .tlb_flush_all = vmx_flush_tlb_all,
Sean Christophersoneeeb4f62020-03-20 14:28:20 -07007691 .tlb_flush_current = vmx_flush_tlb_current,
Junaid Shahidfaff8752018-06-29 13:10:05 -07007692 .tlb_flush_gva = vmx_flush_tlb_gva,
Sean Christophersone64419d2020-03-20 14:28:10 -07007693 .tlb_flush_guest = vmx_flush_tlb_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007694
Avi Kivity6aa8b732006-12-10 02:21:36 -08007695 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007696 .handle_exit = vmx_handle_exit,
Oliver Upton5ef8acb2020-02-07 02:36:07 -08007697 .skip_emulated_instruction = vmx_skip_emulated_instruction,
7698 .update_emulated_instruction = vmx_update_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007699 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7700 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007701 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007702 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007703 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007704 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007705 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007706 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007707 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007708 .get_nmi_mask = vmx_get_nmi_mask,
7709 .set_nmi_mask = vmx_set_nmi_mask,
Jason Baronb6a7cc32021-01-14 22:27:54 -05007710 .enable_nmi_window = vmx_enable_nmi_window,
7711 .enable_irq_window = vmx_enable_irq_window,
7712 .update_cr8_intercept = vmx_update_cr8_intercept,
Jim Mattson8d860bb2018-05-09 16:56:05 -04007713 .set_virtual_apic_mode = vmx_set_virtual_apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +08007714 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +03007715 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007716 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +01007717 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007718 .check_apicv_inhibit_reasons = vmx_check_apicv_inhibit_reasons,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007719 .hwapic_irr_update = vmx_hwapic_irr_update,
7720 .hwapic_isr_update = vmx_hwapic_isr_update,
Liran Alone6c67d82018-09-04 10:56:52 +03007721 .guest_apic_has_interrupt = vmx_guest_apic_has_interrupt,
Yang Zhanga20ed542013-04-11 19:25:15 +08007722 .sync_pir_to_irr = vmx_sync_pir_to_irr,
7723 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Xiaoyao Li8888cdd2020-09-23 11:31:11 -07007724 .dy_apicv_has_pending_interrupt = pi_has_pending_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007725
Izik Eiduscbc94022007-10-25 00:29:55 +02007726 .set_tss_addr = vmx_set_tss_addr,
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07007727 .set_identity_map_addr = vmx_set_identity_map_addr,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007728 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007729
Avi Kivity586f9602010-11-18 13:09:54 +02007730 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007731
Xiaoyao Li7c1b7612020-07-09 12:34:25 +08007732 .vcpu_after_set_cpuid = vmx_vcpu_after_set_cpuid,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007733
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007734 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007735
Leonid Shatz326e7422018-11-06 12:14:25 +02007736 .write_l1_tsc_offset = vmx_write_l1_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007737
Sean Christopherson484014f2020-03-21 13:25:57 -07007738 .load_mmu_pgd = vmx_load_mmu_pgd,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007739
7740 .check_intercept = vmx_check_intercept,
Sean Christopherson95b5a482019-04-19 22:50:59 -07007741 .handle_exit_irqoff = vmx_handle_exit_irqoff,
Jan Kiszkab6b8a142014-03-07 20:03:12 +01007742
Sean Christophersond264ee02018-08-27 15:21:12 -07007743 .request_immediate_exit = vmx_request_immediate_exit,
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007744
7745 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +08007746
Sean Christopherson6dd03802021-02-12 16:50:09 -08007747 .cpu_dirty_log_size = PML_ENTITY_NUM,
Makarand Sonarea85863c2021-02-12 16:50:12 -08007748 .update_cpu_dirty_logging = vmx_update_cpu_dirty_logging,
Wei Huang25462f72015-06-19 15:45:05 +02007749
Feng Wubf9f6ac2015-09-18 22:29:55 +08007750 .pre_block = vmx_pre_block,
7751 .post_block = vmx_post_block,
7752
Wei Huang25462f72015-06-19 15:45:05 +02007753 .pmu_ops = &intel_pmu_ops,
Paolo Bonzini33b22172020-04-17 10:24:18 -04007754 .nested_ops = &vmx_nested_ops,
Feng Wuefc64402015-09-18 22:29:51 +08007755
Xiaoyao Li8888cdd2020-09-23 11:31:11 -07007756 .update_pi_irte = pi_update_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007757
7758#ifdef CONFIG_X86_64
7759 .set_hv_timer = vmx_set_hv_timer,
7760 .cancel_hv_timer = vmx_cancel_hv_timer,
7761#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +08007762
7763 .setup_mce = vmx_setup_mce,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007764
Ladi Prosek72d7b372017-10-11 16:54:41 +02007765 .smi_allowed = vmx_smi_allowed,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007766 .pre_enter_smm = vmx_pre_enter_smm,
7767 .pre_leave_smm = vmx_pre_leave_smm,
Jason Baronb6a7cc32021-01-14 22:27:54 -05007768 .enable_smi_window = vmx_enable_smi_window,
Vitaly Kuznetsov57b119d2018-10-16 18:50:01 +02007769
Sean Christopherson09e3e2a2020-09-15 16:27:02 -07007770 .can_emulate_instruction = vmx_can_emulate_instruction,
Liran Alon4b9852f2019-08-26 13:24:49 +03007771 .apic_init_signal_blocked = vmx_apic_init_signal_blocked,
Jim Mattson93dff2f2020-05-08 13:36:43 -07007772 .migrate_timers = vmx_migrate_timers,
Alexander Graf3eb90012020-09-25 16:34:20 +02007773
7774 .msr_filter_changed = vmx_msr_filter_changed,
Paolo Bonzinif9a4d622020-12-14 10:26:51 -05007775 .complete_emulated_msr = kvm_complete_insn_gp,
Tom Lendacky647daca2021-01-04 14:20:01 -06007776
7777 .vcpu_deliver_sipi_vector = kvm_vcpu_deliver_sipi_vector,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007778};
7779
Sean Christophersonb6194b92021-05-04 10:17:27 -07007780static __init void vmx_setup_user_return_msrs(void)
7781{
Sean Christopherson8ea8b8d2021-05-04 10:17:29 -07007782
7783 /*
7784 * Though SYSCALL is only supported in 64-bit mode on Intel CPUs, kvm
7785 * will emulate SYSCALL in legacy mode if the vendor string in guest
7786 * CPUID.0:{EBX,ECX,EDX} is "AuthenticAMD" or "AMDisbetter!" To
7787 * support this emulation, MSR_STAR is included in the list for i386,
7788 * but is never loaded into hardware. MSR_CSTAR is also never loaded
7789 * into hardware and is here purely for emulation purposes.
7790 */
7791 const u32 vmx_uret_msrs_list[] = {
7792 #ifdef CONFIG_X86_64
7793 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
7794 #endif
7795 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
7796 MSR_IA32_TSX_CTRL,
7797 };
Sean Christophersonb6194b92021-05-04 10:17:27 -07007798 int i;
7799
7800 BUILD_BUG_ON(ARRAY_SIZE(vmx_uret_msrs_list) != MAX_NR_USER_RETURN_MSRS);
7801
Sean Christophersone5fda4b2021-05-04 10:17:32 -07007802 for (i = 0; i < ARRAY_SIZE(vmx_uret_msrs_list); ++i)
7803 kvm_add_user_return_msr(vmx_uret_msrs_list[i]);
Sean Christophersonb6194b92021-05-04 10:17:27 -07007804}
7805
Avi Kivity6aa8b732006-12-10 02:21:36 -08007806static __init int hardware_setup(void)
7807{
7808 unsigned long host_bndcfgs;
7809 struct desc_ptr dt;
Sean Christophersonb6194b92021-05-04 10:17:27 -07007810 int r, ept_lpage_level;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007811
Avi Kivity6aa8b732006-12-10 02:21:36 -08007812 store_idt(&dt);
7813 host_idt_base = dt.address;
7814
Sean Christophersonb6194b92021-05-04 10:17:27 -07007815 vmx_setup_user_return_msrs();
Avi Kivity6aa8b732006-12-10 02:21:36 -08007816
7817 if (setup_vmcs_config(&vmcs_config, &vmx_capability) < 0)
7818 return -EIO;
7819
7820 if (boot_cpu_has(X86_FEATURE_NX))
7821 kvm_enable_efer_bits(EFER_NX);
7822
7823 if (boot_cpu_has(X86_FEATURE_MPX)) {
7824 rdmsrl(MSR_IA32_BNDCFGS, host_bndcfgs);
7825 WARN_ONCE(host_bndcfgs, "KVM: BNDCFGS in host will be lost");
7826 }
7827
Sean Christopherson7f5581f2020-03-02 15:56:24 -08007828 if (!cpu_has_vmx_mpx())
Sean Christophersoncfc48182020-03-02 15:56:23 -08007829 supported_xcr0 &= ~(XFEATURE_MASK_BNDREGS |
7830 XFEATURE_MASK_BNDCSR);
7831
Avi Kivity6aa8b732006-12-10 02:21:36 -08007832 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
7833 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
7834 enable_vpid = 0;
7835
7836 if (!cpu_has_vmx_ept() ||
7837 !cpu_has_vmx_ept_4levels() ||
7838 !cpu_has_vmx_ept_mt_wb() ||
7839 !cpu_has_vmx_invept_global())
7840 enable_ept = 0;
7841
7842 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
7843 enable_ept_ad_bits = 0;
7844
7845 if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
Avi Kivity873a7c42006-12-13 00:34:14 -08007846 enable_unrestricted_guest = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007847
7848 if (!cpu_has_vmx_flexpriority())
7849 flexpriority_enabled = 0;
7850
7851 if (!cpu_has_virtual_nmis())
7852 enable_vnmi = 0;
7853
7854 /*
7855 * set_apic_access_page_addr() is used to reload apic access
7856 * page upon invalidation. No need to do anything if not
7857 * using the APIC_ACCESS_ADDR VMCS field.
7858 */
7859 if (!flexpriority_enabled)
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07007860 vmx_x86_ops.set_apic_access_page_addr = NULL;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007861
7862 if (!cpu_has_vmx_tpr_shadow())
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07007863 vmx_x86_ops.update_cr8_intercept = NULL;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007864
Avi Kivity6aa8b732006-12-10 02:21:36 -08007865#if IS_ENABLED(CONFIG_HYPERV)
7866 if (ms_hyperv.nested_features & HV_X64_NESTED_GUEST_MAPPING_FLUSH
7867 && enable_ept) {
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07007868 vmx_x86_ops.tlb_remote_flush = hv_remote_flush_tlb;
7869 vmx_x86_ops.tlb_remote_flush_with_range =
Avi Kivity6aa8b732006-12-10 02:21:36 -08007870 hv_remote_flush_tlb_with_range;
7871 }
7872#endif
7873
7874 if (!cpu_has_vmx_ple()) {
7875 ple_gap = 0;
7876 ple_window = 0;
7877 ple_window_grow = 0;
7878 ple_window_max = 0;
7879 ple_window_shrink = 0;
7880 }
7881
7882 if (!cpu_has_vmx_apicv()) {
7883 enable_apicv = 0;
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07007884 vmx_x86_ops.sync_pir_to_irr = NULL;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007885 }
7886
7887 if (cpu_has_vmx_tsc_scaling()) {
7888 kvm_has_tsc_control = true;
7889 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
7890 kvm_tsc_scaling_ratio_frac_bits = 48;
7891 }
7892
Chenyi Qiangfe6b6bc2020-11-06 17:03:14 +08007893 kvm_has_bus_lock_exit = cpu_has_vmx_bus_lock_detection();
7894
Avi Kivity6aa8b732006-12-10 02:21:36 -08007895 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7896
7897 if (enable_ept)
Sean Christophersone7b7bde2021-02-25 12:47:42 -08007898 kvm_mmu_set_ept_masks(enable_ept_ad_bits,
7899 cpu_has_vmx_ept_execute_only());
Sean Christopherson703c3352020-03-02 15:57:03 -08007900
7901 if (!enable_ept)
7902 ept_lpage_level = 0;
7903 else if (cpu_has_vmx_ept_1g_page())
Sean Christopherson3bae0452020-04-27 17:54:22 -07007904 ept_lpage_level = PG_LEVEL_1G;
Sean Christopherson703c3352020-03-02 15:57:03 -08007905 else if (cpu_has_vmx_ept_2m_page())
Sean Christopherson3bae0452020-04-27 17:54:22 -07007906 ept_lpage_level = PG_LEVEL_2M;
Sean Christopherson703c3352020-03-02 15:57:03 -08007907 else
Sean Christopherson3bae0452020-04-27 17:54:22 -07007908 ept_lpage_level = PG_LEVEL_4K;
Sean Christopherson83013052020-07-15 20:41:22 -07007909 kvm_configure_mmu(enable_ept, vmx_get_max_tdp_level(), ept_lpage_level);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007910
7911 /*
7912 * Only enable PML when hardware supports PML feature, and both EPT
7913 * and EPT A/D bit features are enabled -- PML depends on them to work.
7914 */
7915 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
7916 enable_pml = 0;
7917
Sean Christophersona018eba2021-02-12 16:50:10 -08007918 if (!enable_pml)
Sean Christopherson6dd03802021-02-12 16:50:09 -08007919 vmx_x86_ops.cpu_dirty_log_size = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007920
7921 if (!cpu_has_vmx_preemption_timer())
7922 enable_preemption_timer = false;
7923
7924 if (enable_preemption_timer) {
7925 u64 use_timer_freq = 5000ULL * 1000 * 1000;
7926 u64 vmx_msr;
7927
7928 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
7929 cpu_preemption_timer_multi =
7930 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
7931
7932 if (tsc_khz)
7933 use_timer_freq = (u64)tsc_khz * 1000;
7934 use_timer_freq >>= cpu_preemption_timer_multi;
7935
7936 /*
7937 * KVM "disables" the preemption timer by setting it to its max
7938 * value. Don't use the timer if it might cause spurious exits
7939 * at a rate faster than 0.1 Hz (of uninterrupted guest time).
7940 */
7941 if (use_timer_freq > 0xffffffffu / 10)
7942 enable_preemption_timer = false;
7943 }
7944
7945 if (!enable_preemption_timer) {
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07007946 vmx_x86_ops.set_hv_timer = NULL;
7947 vmx_x86_ops.cancel_hv_timer = NULL;
7948 vmx_x86_ops.request_immediate_exit = __kvm_request_immediate_exit;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007949 }
7950
Xiaoyao Li8888cdd2020-09-23 11:31:11 -07007951 kvm_set_posted_intr_wakeup_handler(pi_wakeup_handler);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007952
7953 kvm_mce_cap_supported |= MCG_LMCE_P;
7954
7955 if (pt_mode != PT_MODE_SYSTEM && pt_mode != PT_MODE_HOST_GUEST)
7956 return -EINVAL;
7957 if (!enable_ept || !cpu_has_vmx_intel_pt())
7958 pt_mode = PT_MODE_SYSTEM;
7959
Sean Christopherson8f102442021-04-12 16:21:40 +12007960 setup_default_sgx_lepubkeyhash();
7961
Avi Kivity6aa8b732006-12-10 02:21:36 -08007962 if (nested) {
7963 nested_vmx_setup_ctls_msrs(&vmcs_config.nested,
7964 vmx_capability.ept);
7965
Sean Christopherson6c1c6e52020-05-06 13:46:53 -07007966 r = nested_vmx_hardware_setup(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007967 if (r)
7968 return r;
7969 }
7970
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007971 vmx_set_cpu_caps();
Sean Christopherson66a69502020-03-02 15:56:41 -08007972
Avi Kivity6aa8b732006-12-10 02:21:36 -08007973 r = alloc_kvm_area();
7974 if (r)
7975 nested_vmx_hardware_unsetup();
7976 return r;
7977}
7978
Sean Christophersond008dfd2020-03-21 13:25:56 -07007979static struct kvm_x86_init_ops vmx_init_ops __initdata = {
7980 .cpu_has_kvm_support = cpu_has_kvm_support,
7981 .disabled_by_bios = vmx_disabled_by_bios,
7982 .check_processor_compatibility = vmx_check_processor_compat,
7983 .hardware_setup = hardware_setup,
7984
7985 .runtime_ops = &vmx_x86_ops,
7986};
7987
Avi Kivity6aa8b732006-12-10 02:21:36 -08007988static void vmx_cleanup_l1d_flush(void)
7989{
7990 if (vmx_l1d_flush_pages) {
7991 free_pages((unsigned long)vmx_l1d_flush_pages, L1D_CACHE_ORDER);
7992 vmx_l1d_flush_pages = NULL;
7993 }
7994 /* Restore state so sysfs ignores VMX */
7995 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_AUTO;
7996}
7997
7998static void vmx_exit(void)
7999{
8000#ifdef CONFIG_KEXEC_CORE
8001 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
8002 synchronize_rcu();
8003#endif
8004
8005 kvm_exit();
8006
8007#if IS_ENABLED(CONFIG_HYPERV)
8008 if (static_branch_unlikely(&enable_evmcs)) {
8009 int cpu;
8010 struct hv_vp_assist_page *vp_ap;
8011 /*
8012 * Reset everything to support using non-enlightened VMCS
8013 * access later (e.g. when we reload the module with
8014 * enlightened_vmcs=0)
8015 */
8016 for_each_online_cpu(cpu) {
8017 vp_ap = hv_get_vp_assist_page(cpu);
8018
8019 if (!vp_ap)
8020 continue;
8021
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08008022 vp_ap->nested_control.features.directhypercall = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008023 vp_ap->current_nested_vmcs = 0;
8024 vp_ap->enlighten_vmentry = 0;
8025 }
8026
8027 static_branch_disable(&enable_evmcs);
8028 }
8029#endif
8030 vmx_cleanup_l1d_flush();
8031}
8032module_exit(vmx_exit);
8033
8034static int __init vmx_init(void)
8035{
Vitaly Kuznetsovdbef2802020-04-01 10:13:48 +02008036 int r, cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008037
8038#if IS_ENABLED(CONFIG_HYPERV)
8039 /*
8040 * Enlightened VMCS usage should be recommended and the host needs
8041 * to support eVMCS v1 or above. We can also disable eVMCS support
8042 * with module parameter.
8043 */
8044 if (enlightened_vmcs &&
8045 ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
8046 (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
8047 KVM_EVMCS_VERSION) {
8048 int cpu;
8049
8050 /* Check that we have assist pages on all online CPUs */
8051 for_each_online_cpu(cpu) {
8052 if (!hv_get_vp_assist_page(cpu)) {
8053 enlightened_vmcs = false;
8054 break;
8055 }
8056 }
8057
8058 if (enlightened_vmcs) {
8059 pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
8060 static_branch_enable(&enable_evmcs);
8061 }
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08008062
8063 if (ms_hyperv.nested_features & HV_X64_NESTED_DIRECT_FLUSH)
8064 vmx_x86_ops.enable_direct_tlbflush
8065 = hv_enable_direct_tlbflush;
8066
Avi Kivity6aa8b732006-12-10 02:21:36 -08008067 } else {
8068 enlightened_vmcs = false;
8069 }
8070#endif
8071
Sean Christophersond008dfd2020-03-21 13:25:56 -07008072 r = kvm_init(&vmx_init_ops, sizeof(struct vcpu_vmx),
Avi Kivity6aa8b732006-12-10 02:21:36 -08008073 __alignof__(struct vcpu_vmx), THIS_MODULE);
8074 if (r)
8075 return r;
8076
8077 /*
8078 * Must be called after kvm_init() so enable_ept is properly set
8079 * up. Hand the parameter mitigation value in which was stored in
8080 * the pre module init parser. If no parameter was given, it will
8081 * contain 'auto' which will be turned into the default 'cond'
8082 * mitigation mode.
8083 */
Waiman Long19a36d32019-08-26 15:30:23 -04008084 r = vmx_setup_l1d_flush(vmentry_l1d_flush_param);
8085 if (r) {
8086 vmx_exit();
8087 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008088 }
8089
Vitaly Kuznetsovdbef2802020-04-01 10:13:48 +02008090 for_each_possible_cpu(cpu) {
8091 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Xiaoyao Li8888cdd2020-09-23 11:31:11 -07008092
Paolo Bonzinia3ff25f2020-10-24 04:08:37 -04008093 pi_init_cpu(cpu);
Vitaly Kuznetsovdbef2802020-04-01 10:13:48 +02008094 }
8095
Avi Kivity6aa8b732006-12-10 02:21:36 -08008096#ifdef CONFIG_KEXEC_CORE
8097 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
8098 crash_vmclear_local_loaded_vmcss);
8099#endif
8100 vmx_check_vmcs12_offsets();
8101
Mohammed Gamal3edd6832020-07-10 17:48:11 +02008102 /*
Mohammed Gamalb96e6502020-09-03 16:11:22 +02008103 * Shadow paging doesn't have a (further) performance penalty
8104 * from GUEST_MAXPHYADDR < HOST_MAXPHYADDR so enable it
8105 * by default
Mohammed Gamal3edd6832020-07-10 17:48:11 +02008106 */
Mohammed Gamalb96e6502020-09-03 16:11:22 +02008107 if (!enable_ept)
8108 allow_smaller_maxphyaddr = true;
Mohammed Gamal3edd6832020-07-10 17:48:11 +02008109
Avi Kivity6aa8b732006-12-10 02:21:36 -08008110 return 0;
8111}
8112module_init(vmx_init);