blob: 83e3fe08367903bf0f8996d364a731c7a4b5d144 [file] [log] [blame]
Thomas Gleixner20c8ccb2019-06-04 10:11:32 +02001// SPDX-License-Identifier: GPL-2.0-only
Avi Kivity6aa8b732006-12-10 02:21:36 -08002/*
3 * Kernel-based Virtual Machine driver for Linux
4 *
5 * This module enables machines with Intel VT-x extensions to run virtual
6 * machines without emulation or binary translation.
7 *
8 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02009 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Authors:
12 * Avi Kivity <avi@qumranet.com>
13 * Yaniv Kamay <yaniv@qumranet.com>
Avi Kivity6aa8b732006-12-10 02:21:36 -080014 */
15
Sean Christopherson199b1182018-12-03 13:52:53 -080016#include <linux/frame.h>
17#include <linux/highmem.h>
18#include <linux/hrtimer.h>
19#include <linux/kernel.h>
Avi Kivityedf88412007-12-16 11:02:48 +020020#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080021#include <linux/module.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020022#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070023#include <linux/mod_devicetable.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080024#include <linux/mm.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080025#include <linux/sched.h>
Josh Poimboeufb2849092019-01-30 07:13:58 -060026#include <linux/sched/smt.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040028#include <linux/tboot.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080029#include <linux/trace_events.h>
Avi Kivitye4956062007-06-28 14:15:57 -040030
Sean Christopherson199b1182018-12-03 13:52:53 -080031#include <asm/apic.h>
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +020032#include <asm/asm.h>
Feng Wu28b835d2015-09-18 22:29:54 +080033#include <asm/cpu.h>
Thomas Gleixnerba5bade2020-03-20 14:13:46 +010034#include <asm/cpu_device_id.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010035#include <asm/debugreg.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080036#include <asm/desc.h>
37#include <asm/fpu/internal.h>
38#include <asm/io.h>
Feng Wuefc64402015-09-18 22:29:51 +080039#include <asm/irq_remapping.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080040#include <asm/kexec.h>
41#include <asm/perf_event.h>
42#include <asm/mce.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070043#include <asm/mmu_context.h>
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010044#include <asm/mshyperv.h>
Benjamin Thielb10c3072020-01-23 18:29:45 +010045#include <asm/mwait.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080046#include <asm/spec-ctrl.h>
47#include <asm/virtext.h>
48#include <asm/vmx.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080049
Sean Christopherson3077c192018-12-03 13:53:02 -080050#include "capabilities.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080051#include "cpuid.h"
Sean Christopherson4cebd742018-12-03 13:52:58 -080052#include "evmcs.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080053#include "irq.h"
54#include "kvm_cache_regs.h"
55#include "lapic.h"
56#include "mmu.h"
Sean Christopherson55d23752018-12-03 13:53:18 -080057#include "nested.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080058#include "ops.h"
Wei Huang25462f72015-06-19 15:45:05 +020059#include "pmu.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080060#include "trace.h"
Sean Christophersoncb1d4742018-12-03 13:53:04 -080061#include "vmcs.h"
Sean Christopherson609363c2018-12-03 13:53:05 -080062#include "vmcs12.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080063#include "vmx.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080064#include "x86.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030065
Avi Kivity6aa8b732006-12-10 02:21:36 -080066MODULE_AUTHOR("Qumranet");
67MODULE_LICENSE("GPL");
68
Valdis Klētnieks575b2552020-02-27 21:49:52 -050069#ifdef MODULE
Josh Triplette9bda3b2012-03-20 23:33:51 -070070static const struct x86_cpu_id vmx_cpu_id[] = {
Thomas Gleixner320debe2020-03-20 14:13:50 +010071 X86_MATCH_FEATURE(X86_FEATURE_VMX, NULL),
Josh Triplette9bda3b2012-03-20 23:33:51 -070072 {}
73};
74MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
Valdis Klētnieks575b2552020-02-27 21:49:52 -050075#endif
Josh Triplette9bda3b2012-03-20 23:33:51 -070076
Sean Christopherson2c4fd912018-12-03 13:53:03 -080077bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020078module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080079
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010080static bool __read_mostly enable_vnmi = 1;
81module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);
82
Sean Christopherson2c4fd912018-12-03 13:53:03 -080083bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020084module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020085
Sean Christopherson2c4fd912018-12-03 13:53:03 -080086bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020087module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080088
Sean Christopherson2c4fd912018-12-03 13:53:03 -080089bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070090module_param_named(unrestricted_guest,
91 enable_unrestricted_guest, bool, S_IRUGO);
92
Sean Christopherson2c4fd912018-12-03 13:53:03 -080093bool __read_mostly enable_ept_ad_bits = 1;
Xudong Hao83c3a332012-05-28 19:33:35 +080094module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
95
Avi Kivitya27685c2012-06-12 20:30:18 +030096static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020097module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030098
Rusty Russell476bc002012-01-13 09:32:18 +103099static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +0300100module_param(fasteoi, bool, S_IRUGO);
101
Vitaly Kuznetsova4443262020-02-20 18:22:04 +0100102bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +0800103module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +0800104
Nadav Har'El801d3422011-05-25 23:02:23 +0300105/*
106 * If nested=1, nested virtualization is supported, i.e., guests may use
107 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
108 * use VMX instructions.
109 */
Paolo Bonzini1e58e5e2018-10-17 00:55:22 +0200110static bool __read_mostly nested = 1;
Nadav Har'El801d3422011-05-25 23:02:23 +0300111module_param(nested, bool, S_IRUGO);
112
Sean Christopherson2c4fd912018-12-03 13:53:03 -0800113bool __read_mostly enable_pml = 1;
Kai Huang843e4332015-01-28 10:54:28 +0800114module_param_named(pml, enable_pml, bool, S_IRUGO);
115
Paolo Bonzini6f2f8452019-05-20 15:34:35 +0200116static bool __read_mostly dump_invalid_vmcs = 0;
117module_param(dump_invalid_vmcs, bool, 0644);
118
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100119#define MSR_BITMAP_MODE_X2APIC 1
120#define MSR_BITMAP_MODE_X2APIC_APICV 2
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100121
Haozhong Zhang64903d62015-10-20 15:39:09 +0800122#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
123
Yunhong Jiang64672c92016-06-13 14:19:59 -0700124/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
125static int __read_mostly cpu_preemption_timer_multi;
126static bool __read_mostly enable_preemption_timer = 1;
127#ifdef CONFIG_X86_64
128module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
129#endif
130
Sean Christopherson3de63472018-07-13 08:42:30 -0700131#define KVM_VM_CR0_ALWAYS_OFF (X86_CR0_NW | X86_CR0_CD)
Sean Christopherson1706bd02018-03-05 12:04:38 -0800132#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
133#define KVM_VM_CR0_ALWAYS_ON \
134 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | \
135 X86_CR0_WP | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200136#define KVM_CR4_GUEST_OWNED_BITS \
137 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Yu Zhangfd8cb432017-08-24 20:27:56 +0800138 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200139
Sean Christopherson5dc1f042018-03-05 12:04:39 -0800140#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
Avi Kivitycdc0e242009-12-06 17:21:14 +0200141#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
142#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
143
Avi Kivity78ac8b42010-04-08 18:19:35 +0300144#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
145
Chao Pengbf8c55d2018-10-24 16:05:14 +0800146#define MSR_IA32_RTIT_STATUS_MASK (~(RTIT_STATUS_FILTEREN | \
147 RTIT_STATUS_CONTEXTEN | RTIT_STATUS_TRIGGEREN | \
148 RTIT_STATUS_ERROR | RTIT_STATUS_STOPPED | \
149 RTIT_STATUS_BYTECNT))
150
151#define MSR_IA32_RTIT_OUTPUT_BASE_MASK \
152 (~((1UL << cpuid_query_maxphyaddr(vcpu)) - 1) | 0x7f)
153
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800154/*
155 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
156 * ple_gap: upper bound on the amount of time between two successive
157 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500158 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800159 * ple_window: upper bound on the amount of time a guest is allowed to execute
160 * in a PAUSE loop. Tests indicate that most spinlocks are held for
161 * less than 2^12 cycles
162 * Time is measured based on a counter that runs at the same rate as the TSC,
163 * refer SDM volume 3b section 21.6.13 & 22.1.3.
164 */
Babu Mogerc8e88712018-03-16 16:37:24 -0400165static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
Luiz Capitulinoa87c99e2018-11-23 12:02:14 -0500166module_param(ple_gap, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200167
Babu Moger7fbc85a2018-03-16 16:37:22 -0400168static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
169module_param(ple_window, uint, 0444);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800170
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200171/* Default doubles per-vcpu window every exit. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400172static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400173module_param(ple_window_grow, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200174
175/* Default resets per-vcpu window every exit to ple_window. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400176static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400177module_param(ple_window_shrink, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200178
179/* Default is to compute the maximum so we can never overflow. */
Babu Moger7fbc85a2018-03-16 16:37:22 -0400180static unsigned int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
181module_param(ple_window_max, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200182
Chao Pengf99e3da2018-10-24 16:05:10 +0800183/* Default is SYSTEM mode, 1 for host-guest mode */
184int __read_mostly pt_mode = PT_MODE_SYSTEM;
185module_param(pt_mode, int, S_IRUGO);
186
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200187static DEFINE_STATIC_KEY_FALSE(vmx_l1d_should_flush);
Nicolai Stange427362a2018-07-21 22:25:00 +0200188static DEFINE_STATIC_KEY_FALSE(vmx_l1d_flush_cond);
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200189static DEFINE_MUTEX(vmx_l1d_flush_mutex);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200190
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200191/* Storage for pre module init parameter parsing */
192static enum vmx_l1d_flush_state __read_mostly vmentry_l1d_flush_param = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200193
194static const struct {
195 const char *option;
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200196 bool for_parse;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200197} vmentry_l1d_param[] = {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200198 [VMENTER_L1D_FLUSH_AUTO] = {"auto", true},
199 [VMENTER_L1D_FLUSH_NEVER] = {"never", true},
200 [VMENTER_L1D_FLUSH_COND] = {"cond", true},
201 [VMENTER_L1D_FLUSH_ALWAYS] = {"always", true},
202 [VMENTER_L1D_FLUSH_EPT_DISABLED] = {"EPT disabled", false},
203 [VMENTER_L1D_FLUSH_NOT_REQUIRED] = {"not required", false},
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200204};
205
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200206#define L1D_CACHE_ORDER 4
207static void *vmx_l1d_flush_pages;
208
209static int vmx_setup_l1d_flush(enum vmx_l1d_flush_state l1tf)
210{
211 struct page *page;
Nicolai Stange288d1522018-07-18 19:07:38 +0200212 unsigned int i;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200213
Waiman Long19a36d32019-08-26 15:30:23 -0400214 if (!boot_cpu_has_bug(X86_BUG_L1TF)) {
215 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
216 return 0;
217 }
218
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200219 if (!enable_ept) {
220 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_EPT_DISABLED;
221 return 0;
222 }
223
Yi Wangd806afa2018-08-16 13:42:39 +0800224 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES)) {
225 u64 msr;
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200226
Yi Wangd806afa2018-08-16 13:42:39 +0800227 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, msr);
228 if (msr & ARCH_CAP_SKIP_VMENTRY_L1DFLUSH) {
229 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
230 return 0;
231 }
232 }
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200233
Jiri Kosinad90a7a02018-07-13 16:23:25 +0200234 /* If set to auto use the default l1tf mitigation method */
235 if (l1tf == VMENTER_L1D_FLUSH_AUTO) {
236 switch (l1tf_mitigation) {
237 case L1TF_MITIGATION_OFF:
238 l1tf = VMENTER_L1D_FLUSH_NEVER;
239 break;
240 case L1TF_MITIGATION_FLUSH_NOWARN:
241 case L1TF_MITIGATION_FLUSH:
242 case L1TF_MITIGATION_FLUSH_NOSMT:
243 l1tf = VMENTER_L1D_FLUSH_COND;
244 break;
245 case L1TF_MITIGATION_FULL:
246 case L1TF_MITIGATION_FULL_FORCE:
247 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
248 break;
249 }
250 } else if (l1tf_mitigation == L1TF_MITIGATION_FULL_FORCE) {
251 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
252 }
253
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200254 if (l1tf != VMENTER_L1D_FLUSH_NEVER && !vmx_l1d_flush_pages &&
255 !boot_cpu_has(X86_FEATURE_FLUSH_L1D)) {
Ben Gardon41836832019-02-11 11:02:52 -0800256 /*
257 * This allocation for vmx_l1d_flush_pages is not tied to a VM
258 * lifetime and so should not be charged to a memcg.
259 */
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200260 page = alloc_pages(GFP_KERNEL, L1D_CACHE_ORDER);
261 if (!page)
262 return -ENOMEM;
263 vmx_l1d_flush_pages = page_address(page);
Nicolai Stange288d1522018-07-18 19:07:38 +0200264
265 /*
266 * Initialize each page with a different pattern in
267 * order to protect against KSM in the nested
268 * virtualization case.
269 */
270 for (i = 0; i < 1u << L1D_CACHE_ORDER; ++i) {
271 memset(vmx_l1d_flush_pages + i * PAGE_SIZE, i + 1,
272 PAGE_SIZE);
273 }
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200274 }
275
276 l1tf_vmx_mitigation = l1tf;
277
Thomas Gleixner895ae472018-07-13 16:23:22 +0200278 if (l1tf != VMENTER_L1D_FLUSH_NEVER)
279 static_branch_enable(&vmx_l1d_should_flush);
280 else
281 static_branch_disable(&vmx_l1d_should_flush);
Thomas Gleixner4c6523e2018-07-13 16:23:20 +0200282
Nicolai Stange427362a2018-07-21 22:25:00 +0200283 if (l1tf == VMENTER_L1D_FLUSH_COND)
284 static_branch_enable(&vmx_l1d_flush_cond);
Thomas Gleixner895ae472018-07-13 16:23:22 +0200285 else
Nicolai Stange427362a2018-07-21 22:25:00 +0200286 static_branch_disable(&vmx_l1d_flush_cond);
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200287 return 0;
288}
289
290static int vmentry_l1d_flush_parse(const char *s)
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200291{
292 unsigned int i;
293
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200294 if (s) {
295 for (i = 0; i < ARRAY_SIZE(vmentry_l1d_param); i++) {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200296 if (vmentry_l1d_param[i].for_parse &&
297 sysfs_streq(s, vmentry_l1d_param[i].option))
298 return i;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200299 }
300 }
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200301 return -EINVAL;
302}
303
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200304static int vmentry_l1d_flush_set(const char *s, const struct kernel_param *kp)
305{
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200306 int l1tf, ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200307
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200308 l1tf = vmentry_l1d_flush_parse(s);
309 if (l1tf < 0)
310 return l1tf;
311
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200312 if (!boot_cpu_has(X86_BUG_L1TF))
313 return 0;
314
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200315 /*
316 * Has vmx_init() run already? If not then this is the pre init
317 * parameter parsing. In that case just store the value and let
318 * vmx_init() do the proper setup after enable_ept has been
319 * established.
320 */
321 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_AUTO) {
322 vmentry_l1d_flush_param = l1tf;
323 return 0;
324 }
325
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200326 mutex_lock(&vmx_l1d_flush_mutex);
327 ret = vmx_setup_l1d_flush(l1tf);
328 mutex_unlock(&vmx_l1d_flush_mutex);
329 return ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200330}
331
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200332static int vmentry_l1d_flush_get(char *s, const struct kernel_param *kp)
333{
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200334 if (WARN_ON_ONCE(l1tf_vmx_mitigation >= ARRAY_SIZE(vmentry_l1d_param)))
335 return sprintf(s, "???\n");
336
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200337 return sprintf(s, "%s\n", vmentry_l1d_param[l1tf_vmx_mitigation].option);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200338}
339
340static const struct kernel_param_ops vmentry_l1d_flush_ops = {
341 .set = vmentry_l1d_flush_set,
342 .get = vmentry_l1d_flush_get,
343};
Thomas Gleixner895ae472018-07-13 16:23:22 +0200344module_param_cb(vmentry_l1d_flush, &vmentry_l1d_flush_ops, NULL, 0644);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200345
Gleb Natapovd99e4152012-12-20 16:57:45 +0200346static bool guest_state_valid(struct kvm_vcpu *vcpu);
347static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yi Wang1e4329ee2018-11-08 11:22:21 +0800348static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Ashok Raj15d45072018-02-01 22:59:43 +0100349 u32 msr, int type);
Avi Kivity75880a02007-06-20 11:20:04 +0300350
Sean Christopherson453eafb2018-12-20 12:25:17 -0800351void vmx_vmexit(void);
352
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700353#define vmx_insn_failed(fmt...) \
354do { \
355 WARN_ONCE(1, fmt); \
356 pr_warn_ratelimited(fmt); \
357} while (0)
358
Sean Christopherson6e202092019-07-19 13:41:08 -0700359asmlinkage void vmread_error(unsigned long field, bool fault)
360{
361 if (fault)
362 kvm_spurious_fault();
363 else
364 vmx_insn_failed("kvm: vmread failed: field=%lx\n", field);
365}
366
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700367noinline void vmwrite_error(unsigned long field, unsigned long value)
368{
369 vmx_insn_failed("kvm: vmwrite failed: field=%lx val=%lx err=%d\n",
370 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
371}
372
373noinline void vmclear_error(struct vmcs *vmcs, u64 phys_addr)
374{
375 vmx_insn_failed("kvm: vmclear failed: %p/%llx\n", vmcs, phys_addr);
376}
377
378noinline void vmptrld_error(struct vmcs *vmcs, u64 phys_addr)
379{
380 vmx_insn_failed("kvm: vmptrld failed: %p/%llx\n", vmcs, phys_addr);
381}
382
383noinline void invvpid_error(unsigned long ext, u16 vpid, gva_t gva)
384{
385 vmx_insn_failed("kvm: invvpid failed: ext=0x%lx vpid=%u gva=0x%lx\n",
386 ext, vpid, gva);
387}
388
389noinline void invept_error(unsigned long ext, u64 eptp, gpa_t gpa)
390{
391 vmx_insn_failed("kvm: invept failed: ext=0x%lx eptp=%llx gpa=0x%llx\n",
392 ext, eptp, gpa);
393}
394
Avi Kivity6aa8b732006-12-10 02:21:36 -0800395static DEFINE_PER_CPU(struct vmcs *, vmxarea);
Sean Christopherson75edce82018-12-03 13:53:06 -0800396DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300397/*
398 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
399 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
400 */
401static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800402
Feng Wubf9f6ac2015-09-18 22:29:55 +0800403/*
404 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
405 * can find which vCPU should be waken up.
406 */
407static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
408static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
409
Sheng Yang2384d2b2008-01-17 15:14:33 +0800410static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
411static DEFINE_SPINLOCK(vmx_vpid_lock);
412
Sean Christopherson3077c192018-12-03 13:53:02 -0800413struct vmcs_config vmcs_config;
414struct vmx_capability vmx_capability;
Sheng Yangd56f5462008-04-25 10:13:16 +0800415
Avi Kivity6aa8b732006-12-10 02:21:36 -0800416#define VMX_SEGMENT_FIELD(seg) \
417 [VCPU_SREG_##seg] = { \
418 .selector = GUEST_##seg##_SELECTOR, \
419 .base = GUEST_##seg##_BASE, \
420 .limit = GUEST_##seg##_LIMIT, \
421 .ar_bytes = GUEST_##seg##_AR_BYTES, \
422 }
423
Mathias Krause772e0312012-08-30 01:30:19 +0200424static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800425 unsigned selector;
426 unsigned base;
427 unsigned limit;
428 unsigned ar_bytes;
429} kvm_vmx_segment_fields[] = {
430 VMX_SEGMENT_FIELD(CS),
431 VMX_SEGMENT_FIELD(DS),
432 VMX_SEGMENT_FIELD(ES),
433 VMX_SEGMENT_FIELD(FS),
434 VMX_SEGMENT_FIELD(GS),
435 VMX_SEGMENT_FIELD(SS),
436 VMX_SEGMENT_FIELD(TR),
437 VMX_SEGMENT_FIELD(LDTR),
438};
439
Sean Christophersonec0241f2020-04-15 13:34:52 -0700440static inline void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
441{
442 vmx->segment_cache.bitmask = 0;
443}
444
Sean Christopherson23420802019-04-19 22:50:57 -0700445static unsigned long host_idt_base;
Avi Kivity26bb0982009-09-07 11:14:12 +0300446
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300447/*
Jim Mattson898a8112018-12-05 15:28:59 -0800448 * Though SYSCALL is only supported in 64-bit mode on Intel CPUs, kvm
449 * will emulate SYSCALL in legacy mode if the vendor string in guest
450 * CPUID.0:{EBX,ECX,EDX} is "AuthenticAMD" or "AMDisbetter!" To
451 * support this emulation, IA32_STAR must always be included in
452 * vmx_msr_index[], even in i386 builds.
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300453 */
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800454const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800455#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300456 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800457#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400458 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Paolo Bonzinic11f83e2019-11-18 12:23:00 -0500459 MSR_IA32_TSX_CTRL,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800460};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800461
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100462#if IS_ENABLED(CONFIG_HYPERV)
463static bool __read_mostly enlightened_vmcs = true;
464module_param(enlightened_vmcs, bool, 0444);
465
Tianyu Lan877ad952018-07-19 08:40:23 +0000466/* check_ept_pointer() should be under protection of ept_pointer_lock. */
467static void check_ept_pointer_match(struct kvm *kvm)
468{
469 struct kvm_vcpu *vcpu;
470 u64 tmp_eptp = INVALID_PAGE;
471 int i;
472
473 kvm_for_each_vcpu(i, vcpu, kvm) {
474 if (!VALID_PAGE(tmp_eptp)) {
475 tmp_eptp = to_vmx(vcpu)->ept_pointer;
476 } else if (tmp_eptp != to_vmx(vcpu)->ept_pointer) {
477 to_kvm_vmx(kvm)->ept_pointers_match
478 = EPT_POINTERS_MISMATCH;
479 return;
480 }
481 }
482
483 to_kvm_vmx(kvm)->ept_pointers_match = EPT_POINTERS_MATCH;
484}
485
Yi Wang8997f652019-01-21 15:27:05 +0800486static int kvm_fill_hv_flush_list_func(struct hv_guest_mapping_flush_list *flush,
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800487 void *data)
488{
489 struct kvm_tlb_range *range = data;
490
491 return hyperv_fill_flush_guest_mapping_list(flush, range->start_gfn,
492 range->pages);
493}
494
495static inline int __hv_remote_flush_tlb_with_range(struct kvm *kvm,
496 struct kvm_vcpu *vcpu, struct kvm_tlb_range *range)
497{
498 u64 ept_pointer = to_vmx(vcpu)->ept_pointer;
499
500 /*
501 * FLUSH_GUEST_PHYSICAL_ADDRESS_SPACE hypercall needs address
502 * of the base of EPT PML4 table, strip off EPT configuration
503 * information.
504 */
505 if (range)
506 return hyperv_flush_guest_mapping_range(ept_pointer & PAGE_MASK,
507 kvm_fill_hv_flush_list_func, (void *)range);
508 else
509 return hyperv_flush_guest_mapping(ept_pointer & PAGE_MASK);
510}
511
512static int hv_remote_flush_tlb_with_range(struct kvm *kvm,
513 struct kvm_tlb_range *range)
Tianyu Lan877ad952018-07-19 08:40:23 +0000514{
Lan Tianyua5c214d2018-10-13 22:54:05 +0800515 struct kvm_vcpu *vcpu;
Lan Tianyub7c1c222019-01-04 15:20:44 +0800516 int ret = 0, i;
Tianyu Lan877ad952018-07-19 08:40:23 +0000517
518 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
519
520 if (to_kvm_vmx(kvm)->ept_pointers_match == EPT_POINTERS_CHECK)
521 check_ept_pointer_match(kvm);
522
523 if (to_kvm_vmx(kvm)->ept_pointers_match != EPT_POINTERS_MATCH) {
Lan Tianyu53963a72018-12-06 15:34:36 +0800524 kvm_for_each_vcpu(i, vcpu, kvm) {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800525 /* If ept_pointer is invalid pointer, bypass flush request. */
526 if (VALID_PAGE(to_vmx(vcpu)->ept_pointer))
527 ret |= __hv_remote_flush_tlb_with_range(
528 kvm, vcpu, range);
Lan Tianyu53963a72018-12-06 15:34:36 +0800529 }
Lan Tianyua5c214d2018-10-13 22:54:05 +0800530 } else {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800531 ret = __hv_remote_flush_tlb_with_range(kvm,
532 kvm_get_vcpu(kvm, 0), range);
Tianyu Lan877ad952018-07-19 08:40:23 +0000533 }
Tianyu Lan877ad952018-07-19 08:40:23 +0000534
Tianyu Lan877ad952018-07-19 08:40:23 +0000535 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
536 return ret;
537}
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800538static int hv_remote_flush_tlb(struct kvm *kvm)
539{
540 return hv_remote_flush_tlb_with_range(kvm, NULL);
541}
542
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800543static int hv_enable_direct_tlbflush(struct kvm_vcpu *vcpu)
544{
545 struct hv_enlightened_vmcs *evmcs;
546 struct hv_partition_assist_pg **p_hv_pa_pg =
547 &vcpu->kvm->arch.hyperv.hv_pa_pg;
548 /*
549 * Synthetic VM-Exit is not enabled in current code and so All
550 * evmcs in singe VM shares same assist page.
551 */
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200552 if (!*p_hv_pa_pg)
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800553 *p_hv_pa_pg = kzalloc(PAGE_SIZE, GFP_KERNEL);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200554
555 if (!*p_hv_pa_pg)
556 return -ENOMEM;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800557
558 evmcs = (struct hv_enlightened_vmcs *)to_vmx(vcpu)->loaded_vmcs->vmcs;
559
560 evmcs->partition_assist_page =
561 __pa(*p_hv_pa_pg);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200562 evmcs->hv_vm_id = (unsigned long)vcpu->kvm;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800563 evmcs->hv_enlightenments_control.nested_flush_hypercall = 1;
564
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800565 return 0;
566}
567
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100568#endif /* IS_ENABLED(CONFIG_HYPERV) */
569
Yunhong Jiang64672c92016-06-13 14:19:59 -0700570/*
571 * Comment's format: document - errata name - stepping - processor name.
572 * Refer from
573 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
574 */
575static u32 vmx_preemption_cpu_tfms[] = {
576/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
5770x000206E6,
578/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
579/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
580/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
5810x00020652,
582/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
5830x00020655,
584/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
585/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
586/*
587 * 320767.pdf - AAP86 - B1 -
588 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
589 */
5900x000106E5,
591/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
5920x000106A0,
593/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
5940x000106A1,
595/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
5960x000106A4,
597 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
598 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
599 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
6000x000106A5,
Wei Huang3d82c562018-12-03 14:13:32 -0600601 /* Xeon E3-1220 V2 */
6020x000306A8,
Yunhong Jiang64672c92016-06-13 14:19:59 -0700603};
604
605static inline bool cpu_has_broken_vmx_preemption_timer(void)
606{
607 u32 eax = cpuid_eax(0x00000001), i;
608
609 /* Clear the reserved bits */
610 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +0000611 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -0700612 if (eax == vmx_preemption_cpu_tfms[i])
613 return true;
614
615 return false;
616}
617
Paolo Bonzini35754c92015-07-29 12:05:37 +0200618static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800619{
Paolo Bonzini35754c92015-07-29 12:05:37 +0200620 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800621}
622
Sheng Yang04547152009-04-01 15:52:31 +0800623static inline bool report_flexpriority(void)
624{
625 return flexpriority_enabled;
626}
627
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800628static inline int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -0800629{
630 int i;
631
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400632 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +0300633 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300634 return i;
635 return -1;
636}
637
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800638struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300639{
640 int i;
641
Rusty Russell8b9cf982007-07-30 16:31:43 +1000642 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300643 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400644 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000645 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800646}
647
Paolo Bonzinib07a5c52019-11-18 12:23:01 -0500648static int vmx_set_guest_msr(struct vcpu_vmx *vmx, struct shared_msr_entry *msr, u64 data)
649{
650 int ret = 0;
651
652 u64 old_msr_data = msr->data;
653 msr->data = data;
654 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
655 preempt_disable();
656 ret = kvm_set_shared_msr(msr->index, msr->data,
657 msr->mask);
658 preempt_enable();
659 if (ret)
660 msr->data = old_msr_data;
661 }
662 return ret;
663}
664
Dave Young2965faa2015-09-09 15:38:55 -0700665#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800666static void crash_vmclear_local_loaded_vmcss(void)
667{
668 int cpu = raw_smp_processor_id();
669 struct loaded_vmcs *v;
670
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800671 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
672 loaded_vmcss_on_cpu_link)
673 vmcs_clear(v->vmcs);
674}
Dave Young2965faa2015-09-09 15:38:55 -0700675#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800676
Nadav Har'Eld462b812011-05-24 15:26:10 +0300677static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800678{
Nadav Har'Eld462b812011-05-24 15:26:10 +0300679 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -0800680 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -0800681
Nadav Har'Eld462b812011-05-24 15:26:10 +0300682 if (loaded_vmcs->cpu != cpu)
683 return; /* vcpu migration can race with cpu offline */
684 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800685 per_cpu(current_vmcs, cpu) = NULL;
Sean Christopherson31603d42020-03-21 12:37:49 -0700686
687 vmcs_clear(loaded_vmcs->vmcs);
688 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
689 vmcs_clear(loaded_vmcs->shadow_vmcs);
690
Nadav Har'Eld462b812011-05-24 15:26:10 +0300691 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800692
693 /*
Sean Christopherson31603d42020-03-21 12:37:49 -0700694 * Ensure all writes to loaded_vmcs, including deleting it from its
695 * current percpu list, complete before setting loaded_vmcs->vcpu to
696 * -1, otherwise a different cpu can see vcpu == -1 first and add
697 * loaded_vmcs to its percpu list before it's deleted from this cpu's
698 * list. Pairs with the smp_rmb() in vmx_vcpu_load_vmcs().
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800699 */
700 smp_wmb();
701
Sean Christopherson31603d42020-03-21 12:37:49 -0700702 loaded_vmcs->cpu = -1;
703 loaded_vmcs->launched = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800704}
705
Sean Christopherson89b0c9f2018-12-03 13:53:07 -0800706void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800707{
Xiao Guangronge6c7d322012-11-28 20:53:15 +0800708 int cpu = loaded_vmcs->cpu;
709
710 if (cpu != -1)
711 smp_call_function_single(cpu,
712 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800713}
714
Avi Kivity2fb92db2011-04-27 19:42:18 +0300715static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
716 unsigned field)
717{
718 bool ret;
719 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
720
Sean Christophersoncb3c1e22019-09-27 14:45:22 -0700721 if (!kvm_register_is_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS)) {
722 kvm_register_mark_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS);
Avi Kivity2fb92db2011-04-27 19:42:18 +0300723 vmx->segment_cache.bitmask = 0;
724 }
725 ret = vmx->segment_cache.bitmask & mask;
726 vmx->segment_cache.bitmask |= mask;
727 return ret;
728}
729
730static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
731{
732 u16 *p = &vmx->segment_cache.seg[seg].selector;
733
734 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
735 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
736 return *p;
737}
738
739static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
740{
741 ulong *p = &vmx->segment_cache.seg[seg].base;
742
743 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
744 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
745 return *p;
746}
747
748static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
749{
750 u32 *p = &vmx->segment_cache.seg[seg].limit;
751
752 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
753 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
754 return *p;
755}
756
757static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
758{
759 u32 *p = &vmx->segment_cache.seg[seg].ar;
760
761 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
762 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
763 return *p;
764}
765
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800766void update_exception_bitmap(struct kvm_vcpu *vcpu)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300767{
768 u32 eb;
769
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100770 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -0800771 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Liran Alon9e869482018-03-12 13:12:51 +0200772 /*
773 * Guest access to VMware backdoor ports could legitimately
774 * trigger #GP because of TSS I/O permission bitmap.
775 * We intercept those #GP and allow access to them anyway
776 * as VMware does.
777 */
778 if (enable_vmware_backdoor)
779 eb |= (1u << GP_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100780 if ((vcpu->guest_debug &
781 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
782 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
783 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300784 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300785 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +0200786 if (enable_ept)
Miaohe Lin49f933d2020-02-27 11:20:54 +0800787 eb &= ~(1u << PF_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +0300788
789 /* When we are running a nested L2 guest and L1 specified for it a
790 * certain exception bitmap, we must trap the same exceptions and pass
791 * them to L1. When running L2, we will only handle the exceptions
792 * specified above if L1 did not want them.
793 */
794 if (is_guest_mode(vcpu))
795 eb |= get_vmcs12(vcpu)->exception_bitmap;
796
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300797 vmcs_write32(EXCEPTION_BITMAP, eb);
798}
799
Ashok Raj15d45072018-02-01 22:59:43 +0100800/*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100801 * Check if MSR is intercepted for currently loaded MSR bitmap.
802 */
803static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
804{
805 unsigned long *msr_bitmap;
806 int f = sizeof(unsigned long);
807
808 if (!cpu_has_vmx_msr_bitmap())
809 return true;
810
811 msr_bitmap = to_vmx(vcpu)->loaded_vmcs->msr_bitmap;
812
813 if (msr <= 0x1fff) {
814 return !!test_bit(msr, msr_bitmap + 0x800 / f);
815 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
816 msr &= 0x1fff;
817 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
818 }
819
820 return true;
821}
822
Gleb Natapov2961e8762013-11-25 15:37:13 +0200823static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
824 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200825{
Gleb Natapov2961e8762013-11-25 15:37:13 +0200826 vm_entry_controls_clearbit(vmx, entry);
827 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200828}
829
Aaron Lewis662f1d12019-11-07 21:14:39 -0800830int vmx_find_msr_index(struct vmx_msrs *m, u32 msr)
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400831{
832 unsigned int i;
833
834 for (i = 0; i < m->nr; ++i) {
835 if (m->val[i].index == msr)
836 return i;
837 }
838 return -ENOENT;
839}
840
Avi Kivity61d2ef22010-04-28 16:40:38 +0300841static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
842{
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400843 int i;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300844 struct msr_autoload *m = &vmx->msr_autoload;
845
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200846 switch (msr) {
847 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800848 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200849 clear_atomic_switch_msr_special(vmx,
850 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200851 VM_EXIT_LOAD_IA32_EFER);
852 return;
853 }
854 break;
855 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800856 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200857 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200858 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
859 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
860 return;
861 }
862 break;
Avi Kivity110312c2010-12-21 12:54:20 +0200863 }
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800864 i = vmx_find_msr_index(&m->guest, msr);
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400865 if (i < 0)
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400866 goto skip_guest;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400867 --m->guest.nr;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400868 m->guest.val[i] = m->guest.val[m->guest.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400869 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Avi Kivity110312c2010-12-21 12:54:20 +0200870
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400871skip_guest:
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800872 i = vmx_find_msr_index(&m->host, msr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400873 if (i < 0)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300874 return;
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400875
876 --m->host.nr;
877 m->host.val[i] = m->host.val[m->host.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400878 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300879}
880
Gleb Natapov2961e8762013-11-25 15:37:13 +0200881static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
882 unsigned long entry, unsigned long exit,
883 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
884 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200885{
886 vmcs_write64(guest_val_vmcs, guest_val);
Sean Christopherson5a5e8a12018-09-26 09:23:56 -0700887 if (host_val_vmcs != HOST_IA32_EFER)
888 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +0200889 vm_entry_controls_setbit(vmx, entry);
890 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200891}
892
Avi Kivity61d2ef22010-04-28 16:40:38 +0300893static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400894 u64 guest_val, u64 host_val, bool entry_only)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300895{
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400896 int i, j = 0;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300897 struct msr_autoload *m = &vmx->msr_autoload;
898
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200899 switch (msr) {
900 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800901 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200902 add_atomic_switch_msr_special(vmx,
903 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200904 VM_EXIT_LOAD_IA32_EFER,
905 GUEST_IA32_EFER,
906 HOST_IA32_EFER,
907 guest_val, host_val);
908 return;
909 }
910 break;
911 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800912 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200913 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200914 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
915 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
916 GUEST_IA32_PERF_GLOBAL_CTRL,
917 HOST_IA32_PERF_GLOBAL_CTRL,
918 guest_val, host_val);
919 return;
920 }
921 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +0100922 case MSR_IA32_PEBS_ENABLE:
923 /* PEBS needs a quiescent period after being disabled (to write
924 * a record). Disabling PEBS through VMX MSR swapping doesn't
925 * provide that period, so a CPU could write host's record into
926 * guest's memory.
927 */
928 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +0200929 }
930
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800931 i = vmx_find_msr_index(&m->guest, msr);
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400932 if (!entry_only)
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800933 j = vmx_find_msr_index(&m->host, msr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300934
Aaron Lewis7cfe0522019-11-07 21:14:37 -0800935 if ((i < 0 && m->guest.nr == NR_LOADSTORE_MSRS) ||
936 (j < 0 && m->host.nr == NR_LOADSTORE_MSRS)) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +0200937 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +0200938 "Can't add msr %x\n", msr);
939 return;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300940 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400941 if (i < 0) {
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400942 i = m->guest.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400943 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400944 }
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400945 m->guest.val[i].index = msr;
946 m->guest.val[i].value = guest_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300947
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400948 if (entry_only)
949 return;
950
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400951 if (j < 0) {
952 j = m->host.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400953 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300954 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400955 m->host.val[j].index = msr;
956 m->host.val[j].value = host_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300957}
958
Avi Kivity92c0d902009-10-29 11:00:16 +0200959static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +0300960{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100961 u64 guest_efer = vmx->vcpu.arch.efer;
962 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +0300963
Paolo Bonzini9167ab72019-10-27 16:23:23 +0100964 /* Shadow paging assumes NX to be available. */
965 if (!enable_ept)
966 guest_efer |= EFER_NX;
Roel Kluin3a34a882009-08-04 02:08:45 -0700967
Avi Kivity51c6cf62007-08-29 03:48:05 +0300968 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100969 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +0300970 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100971 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +0300972#ifdef CONFIG_X86_64
973 ignore_bits |= EFER_LMA | EFER_LME;
974 /* SCE is meaningful only in long mode on Intel */
975 if (guest_efer & EFER_LMA)
976 ignore_bits &= ~(u64)EFER_SCE;
977#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +0300978
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800979 /*
980 * On EPT, we can't emulate NX, so we must switch EFER atomically.
981 * On CPUs that support "load IA32_EFER", always switch EFER
982 * atomically, since it's faster than switching it manually.
983 */
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800984 if (cpu_has_load_ia32_efer() ||
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800985 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +0300986 if (!(guest_efer & EFER_LMA))
987 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -0800988 if (guest_efer != host_efer)
989 add_atomic_switch_msr(vmx, MSR_EFER,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400990 guest_efer, host_efer, false);
Sean Christopherson02343cf2018-09-26 09:23:43 -0700991 else
992 clear_atomic_switch_msr(vmx, MSR_EFER);
Avi Kivity84ad33e2010-04-28 16:42:29 +0300993 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100994 } else {
Sean Christopherson02343cf2018-09-26 09:23:43 -0700995 clear_atomic_switch_msr(vmx, MSR_EFER);
996
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100997 guest_efer &= ~ignore_bits;
998 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +0300999
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001000 vmx->guest_msrs[efer_offset].data = guest_efer;
1001 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
1002
1003 return true;
1004 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03001005}
1006
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001007#ifdef CONFIG_X86_32
1008/*
1009 * On 32-bit kernels, VM exits still load the FS and GS bases from the
1010 * VMCS rather than the segment table. KVM uses this helper to figure
1011 * out the current bases to poke them into the VMCS before entry.
1012 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001013static unsigned long segment_base(u16 selector)
1014{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001015 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001016 unsigned long v;
1017
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001018 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001019 return 0;
1020
Thomas Garnier45fc8752017-03-14 10:05:08 -07001021 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001022
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001023 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001024 u16 ldt_selector = kvm_read_ldt();
1025
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001026 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001027 return 0;
1028
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001029 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001030 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001031 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001032 return v;
1033}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001034#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001035
Sean Christophersone348ac72019-12-10 15:24:33 -08001036static inline bool pt_can_write_msr(struct vcpu_vmx *vmx)
1037{
Sean Christopherson2ef76192020-03-02 15:56:22 -08001038 return vmx_pt_mode_is_host_guest() &&
Sean Christophersone348ac72019-12-10 15:24:33 -08001039 !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
1040}
1041
Chao Peng2ef444f2018-10-24 16:05:12 +08001042static inline void pt_load_msr(struct pt_ctx *ctx, u32 addr_range)
1043{
1044 u32 i;
1045
1046 wrmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1047 wrmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1048 wrmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1049 wrmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1050 for (i = 0; i < addr_range; i++) {
1051 wrmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1052 wrmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1053 }
1054}
1055
1056static inline void pt_save_msr(struct pt_ctx *ctx, u32 addr_range)
1057{
1058 u32 i;
1059
1060 rdmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1061 rdmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1062 rdmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1063 rdmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1064 for (i = 0; i < addr_range; i++) {
1065 rdmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1066 rdmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1067 }
1068}
1069
1070static void pt_guest_enter(struct vcpu_vmx *vmx)
1071{
Sean Christopherson2ef76192020-03-02 15:56:22 -08001072 if (vmx_pt_mode_is_system())
Chao Peng2ef444f2018-10-24 16:05:12 +08001073 return;
1074
Chao Peng2ef444f2018-10-24 16:05:12 +08001075 /*
Chao Pengb08c2892018-10-24 16:05:15 +08001076 * GUEST_IA32_RTIT_CTL is already set in the VMCS.
1077 * Save host state before VM entry.
Chao Peng2ef444f2018-10-24 16:05:12 +08001078 */
Chao Pengb08c2892018-10-24 16:05:15 +08001079 rdmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
Chao Peng2ef444f2018-10-24 16:05:12 +08001080 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1081 wrmsrl(MSR_IA32_RTIT_CTL, 0);
1082 pt_save_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1083 pt_load_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1084 }
1085}
1086
1087static void pt_guest_exit(struct vcpu_vmx *vmx)
1088{
Sean Christopherson2ef76192020-03-02 15:56:22 -08001089 if (vmx_pt_mode_is_system())
Chao Peng2ef444f2018-10-24 16:05:12 +08001090 return;
1091
1092 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1093 pt_save_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1094 pt_load_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1095 }
1096
1097 /* Reload host state (IA32_RTIT_CTL will be cleared on VM exit). */
1098 wrmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
1099}
1100
Sean Christopherson13b964a2019-05-07 09:06:31 -07001101void vmx_set_host_fs_gs(struct vmcs_host_state *host, u16 fs_sel, u16 gs_sel,
1102 unsigned long fs_base, unsigned long gs_base)
1103{
1104 if (unlikely(fs_sel != host->fs_sel)) {
1105 if (!(fs_sel & 7))
1106 vmcs_write16(HOST_FS_SELECTOR, fs_sel);
1107 else
1108 vmcs_write16(HOST_FS_SELECTOR, 0);
1109 host->fs_sel = fs_sel;
1110 }
1111 if (unlikely(gs_sel != host->gs_sel)) {
1112 if (!(gs_sel & 7))
1113 vmcs_write16(HOST_GS_SELECTOR, gs_sel);
1114 else
1115 vmcs_write16(HOST_GS_SELECTOR, 0);
1116 host->gs_sel = gs_sel;
1117 }
1118 if (unlikely(fs_base != host->fs_base)) {
1119 vmcs_writel(HOST_FS_BASE, fs_base);
1120 host->fs_base = fs_base;
1121 }
1122 if (unlikely(gs_base != host->gs_base)) {
1123 vmcs_writel(HOST_GS_BASE, gs_base);
1124 host->gs_base = gs_base;
1125 }
1126}
1127
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001128void vmx_prepare_switch_to_guest(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001129{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001130 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersond7ee0392018-07-23 12:32:47 -07001131 struct vmcs_host_state *host_state;
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001132#ifdef CONFIG_X86_64
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01001133 int cpu = raw_smp_processor_id();
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001134#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001135 unsigned long fs_base, gs_base;
1136 u16 fs_sel, gs_sel;
Avi Kivity26bb0982009-09-07 11:14:12 +03001137 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001138
Sean Christophersond264ee02018-08-27 15:21:12 -07001139 vmx->req_immediate_exit = false;
1140
Liran Alonf48b4712018-11-20 18:03:25 +02001141 /*
1142 * Note that guest MSRs to be saved/restored can also be changed
1143 * when guest state is loaded. This happens when guest transitions
1144 * to/from long-mode by setting MSR_EFER.LMA.
1145 */
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001146 if (!vmx->guest_msrs_ready) {
1147 vmx->guest_msrs_ready = true;
Liran Alonf48b4712018-11-20 18:03:25 +02001148 for (i = 0; i < vmx->save_nmsrs; ++i)
1149 kvm_set_shared_msr(vmx->guest_msrs[i].index,
1150 vmx->guest_msrs[i].data,
1151 vmx->guest_msrs[i].mask);
1152
1153 }
wanpeng lic9dfd3f2020-02-17 18:37:43 +08001154
1155 if (vmx->nested.need_vmcs12_to_shadow_sync)
1156 nested_sync_vmcs12_to_shadow(vcpu);
1157
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001158 if (vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001159 return;
1160
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001161 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001162
Avi Kivity33ed6322007-05-02 16:54:03 +03001163 /*
1164 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1165 * allow segment selectors with cpl > 0 or ti == 1.
1166 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07001167 host_state->ldt_sel = kvm_read_ldt();
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01001168
1169#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001170 savesegment(ds, host_state->ds_sel);
1171 savesegment(es, host_state->es_sel);
Sean Christophersone368b872018-07-23 12:32:41 -07001172
1173 gs_base = cpu_kernelmode_gs_base(cpu);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001174 if (likely(is_64bit_mm(current->mm))) {
1175 save_fsgs_for_kvm();
Sean Christophersone368b872018-07-23 12:32:41 -07001176 fs_sel = current->thread.fsindex;
1177 gs_sel = current->thread.gsindex;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001178 fs_base = current->thread.fsbase;
Sean Christophersone368b872018-07-23 12:32:41 -07001179 vmx->msr_host_kernel_gs_base = current->thread.gsbase;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001180 } else {
Sean Christophersone368b872018-07-23 12:32:41 -07001181 savesegment(fs, fs_sel);
1182 savesegment(gs, gs_sel);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001183 fs_base = read_msr(MSR_FS_BASE);
Sean Christophersone368b872018-07-23 12:32:41 -07001184 vmx->msr_host_kernel_gs_base = read_msr(MSR_KERNEL_GS_BASE);
Avi Kivity33ed6322007-05-02 16:54:03 +03001185 }
1186
Paolo Bonzini4679b612018-09-24 17:23:01 +02001187 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity33ed6322007-05-02 16:54:03 +03001188#else
Sean Christophersone368b872018-07-23 12:32:41 -07001189 savesegment(fs, fs_sel);
1190 savesegment(gs, gs_sel);
1191 fs_base = segment_base(fs_sel);
1192 gs_base = segment_base(gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001193#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001194
Sean Christopherson13b964a2019-05-07 09:06:31 -07001195 vmx_set_host_fs_gs(host_state, fs_sel, gs_sel, fs_base, gs_base);
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001196 vmx->guest_state_loaded = true;
Avi Kivity33ed6322007-05-02 16:54:03 +03001197}
1198
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001199static void vmx_prepare_switch_to_host(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001200{
Sean Christophersond7ee0392018-07-23 12:32:47 -07001201 struct vmcs_host_state *host_state;
1202
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001203 if (!vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001204 return;
1205
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001206 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001207
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001208 ++vmx->vcpu.stat.host_state_reload;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001209
Avi Kivityc8770e72010-11-11 12:37:26 +02001210#ifdef CONFIG_X86_64
Paolo Bonzini4679b612018-09-24 17:23:01 +02001211 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivityc8770e72010-11-11 12:37:26 +02001212#endif
Sean Christophersond7ee0392018-07-23 12:32:47 -07001213 if (host_state->ldt_sel || (host_state->gs_sel & 7)) {
1214 kvm_load_ldt(host_state->ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001215#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001216 load_gs_index(host_state->gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001217#else
Sean Christophersond7ee0392018-07-23 12:32:47 -07001218 loadsegment(gs, host_state->gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001219#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001220 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07001221 if (host_state->fs_sel & 7)
1222 loadsegment(fs, host_state->fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001223#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001224 if (unlikely(host_state->ds_sel | host_state->es_sel)) {
1225 loadsegment(ds, host_state->ds_sel);
1226 loadsegment(es, host_state->es_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001227 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001228#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001229 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001230#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001231 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001232#endif
Thomas Garnier45fc8752017-03-14 10:05:08 -07001233 load_fixmap_gdt(raw_smp_processor_id());
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001234 vmx->guest_state_loaded = false;
1235 vmx->guest_msrs_ready = false;
Avi Kivity33ed6322007-05-02 16:54:03 +03001236}
1237
Sean Christopherson678e3152018-07-23 12:32:43 -07001238#ifdef CONFIG_X86_64
1239static u64 vmx_read_guest_kernel_gs_base(struct vcpu_vmx *vmx)
Avi Kivitya9b21b62008-06-24 11:48:49 +03001240{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001241 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001242 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001243 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1244 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001245 return vmx->msr_guest_kernel_gs_base;
Avi Kivitya9b21b62008-06-24 11:48:49 +03001246}
1247
Sean Christopherson678e3152018-07-23 12:32:43 -07001248static void vmx_write_guest_kernel_gs_base(struct vcpu_vmx *vmx, u64 data)
1249{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001250 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001251 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001252 wrmsrl(MSR_KERNEL_GS_BASE, data);
1253 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001254 vmx->msr_guest_kernel_gs_base = data;
1255}
1256#endif
1257
Feng Wu28b835d2015-09-18 22:29:54 +08001258static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
1259{
1260 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1261 struct pi_desc old, new;
1262 unsigned int dest;
1263
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001264 /*
1265 * In case of hot-plug or hot-unplug, we may have to undo
1266 * vmx_vcpu_pi_put even if there is no assigned device. And we
1267 * always keep PI.NDST up to date for simplicity: it makes the
1268 * code easier, and CPU migration is not a fast path.
1269 */
1270 if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
Feng Wu28b835d2015-09-18 22:29:54 +08001271 return;
1272
Joao Martins132194f2019-11-11 17:20:11 +00001273 /*
1274 * If the 'nv' field is POSTED_INTR_WAKEUP_VECTOR, do not change
1275 * PI.NDST: pi_post_block is the one expected to change PID.NDST and the
1276 * wakeup handler expects the vCPU to be on the blocked_vcpu_list that
1277 * matches PI.NDST. Otherwise, a vcpu may not be able to be woken up
1278 * correctly.
1279 */
1280 if (pi_desc->nv == POSTED_INTR_WAKEUP_VECTOR || vcpu->cpu == cpu) {
1281 pi_clear_sn(pi_desc);
1282 goto after_clear_sn;
1283 }
1284
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001285 /* The full case. */
Feng Wu28b835d2015-09-18 22:29:54 +08001286 do {
1287 old.control = new.control = pi_desc->control;
1288
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001289 dest = cpu_physical_id(cpu);
Feng Wu28b835d2015-09-18 22:29:54 +08001290
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001291 if (x2apic_enabled())
1292 new.ndst = dest;
1293 else
1294 new.ndst = (dest << 8) & 0xFF00;
Feng Wu28b835d2015-09-18 22:29:54 +08001295
Feng Wu28b835d2015-09-18 22:29:54 +08001296 new.sn = 0;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02001297 } while (cmpxchg64(&pi_desc->control, old.control,
1298 new.control) != old.control);
Luwei Kangc112b5f2019-02-14 10:48:07 +08001299
Joao Martins132194f2019-11-11 17:20:11 +00001300after_clear_sn:
1301
Luwei Kangc112b5f2019-02-14 10:48:07 +08001302 /*
1303 * Clear SN before reading the bitmap. The VT-d firmware
1304 * writes the bitmap and reads SN atomically (5.2.3 in the
1305 * spec), so it doesn't really have a memory barrier that
1306 * pairs with this, but we cannot do that and we need one.
1307 */
1308 smp_mb__after_atomic();
1309
Joao Martins29881b62019-11-11 17:20:12 +00001310 if (!pi_is_pir_empty(pi_desc))
Luwei Kangc112b5f2019-02-14 10:48:07 +08001311 pi_set_on(pi_desc);
Feng Wu28b835d2015-09-18 22:29:54 +08001312}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001313
Sean Christopherson5c911be2020-05-01 09:31:17 -07001314void vmx_vcpu_load_vmcs(struct kvm_vcpu *vcpu, int cpu,
1315 struct loaded_vmcs *buddy)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001316{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001317 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001318 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Sean Christopherson5c911be2020-05-01 09:31:17 -07001319 struct vmcs *prev;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001320
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001321 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01001322 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001323 local_irq_disable();
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001324
1325 /*
Sean Christopherson31603d42020-03-21 12:37:49 -07001326 * Ensure loaded_vmcs->cpu is read before adding loaded_vmcs to
1327 * this cpu's percpu list, otherwise it may not yet be deleted
1328 * from its previous cpu's percpu list. Pairs with the
1329 * smb_wmb() in __loaded_vmcs_clear().
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001330 */
1331 smp_rmb();
1332
Nadav Har'Eld462b812011-05-24 15:26:10 +03001333 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1334 &per_cpu(loaded_vmcss_on_cpu, cpu));
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001335 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001336 }
1337
Sean Christopherson5c911be2020-05-01 09:31:17 -07001338 prev = per_cpu(current_vmcs, cpu);
1339 if (prev != vmx->loaded_vmcs->vmcs) {
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001340 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1341 vmcs_load(vmx->loaded_vmcs->vmcs);
Sean Christopherson5c911be2020-05-01 09:31:17 -07001342
1343 /*
1344 * No indirect branch prediction barrier needed when switching
1345 * the active VMCS within a guest, e.g. on nested VM-Enter.
1346 * The L1 VMM can protect itself with retpolines, IBPB or IBRS.
1347 */
1348 if (!buddy || WARN_ON_ONCE(buddy->vmcs != prev))
1349 indirect_branch_prediction_barrier();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001350 }
1351
1352 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001353 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001354 unsigned long sysenter_esp;
1355
Sean Christophersoneeeb4f62020-03-20 14:28:20 -07001356 /*
1357 * Flush all EPTP/VPID contexts, the new pCPU may have stale
1358 * TLB entries from its previous association with the vCPU.
1359 */
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001360 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001361
Avi Kivity6aa8b732006-12-10 02:21:36 -08001362 /*
1363 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001364 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08001365 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001366 vmcs_writel(HOST_TR_BASE,
Andy Lutomirski72f5e082017-12-04 15:07:20 +01001367 (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001368 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001369
1370 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1371 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08001372
Nadav Har'Eld462b812011-05-24 15:26:10 +03001373 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001374 }
Feng Wu28b835d2015-09-18 22:29:54 +08001375
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001376 /* Setup TSC multiplier */
1377 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07001378 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
1379 decache_tsc_multiplier(vmx);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001380}
1381
1382/*
1383 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1384 * vcpu mutex is already taken.
1385 */
Sean Christopherson1af1bb02020-05-06 16:58:50 -07001386static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001387{
1388 struct vcpu_vmx *vmx = to_vmx(vcpu);
1389
Sean Christopherson5c911be2020-05-01 09:31:17 -07001390 vmx_vcpu_load_vmcs(vcpu, cpu, NULL);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001391
Feng Wu28b835d2015-09-18 22:29:54 +08001392 vmx_vcpu_pi_load(vcpu, cpu);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001393
Wanpeng Li74c55932017-11-29 01:31:20 -08001394 vmx->host_debugctlmsr = get_debugctlmsr();
Feng Wu28b835d2015-09-18 22:29:54 +08001395}
1396
1397static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
1398{
1399 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1400
1401 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08001402 !irq_remapping_cap(IRQ_POSTING_CAP) ||
1403 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08001404 return;
1405
1406 /* Set SN when the vCPU is preempted */
1407 if (vcpu->preempted)
1408 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001409}
1410
Sean Christopherson13b964a2019-05-07 09:06:31 -07001411static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001412{
Feng Wu28b835d2015-09-18 22:29:54 +08001413 vmx_vcpu_pi_put(vcpu);
1414
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001415 vmx_prepare_switch_to_host(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001416}
1417
Wanpeng Lif244dee2017-07-20 01:11:54 -07001418static bool emulation_required(struct kvm_vcpu *vcpu)
1419{
1420 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
1421}
1422
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001423unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001424{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001425 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity78ac8b42010-04-08 18:19:35 +03001426 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001427
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001428 if (!kvm_register_is_available(vcpu, VCPU_EXREG_RFLAGS)) {
1429 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Avi Kivity6de12732011-03-07 12:51:22 +02001430 rflags = vmcs_readl(GUEST_RFLAGS);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001431 if (vmx->rmode.vm86_active) {
Avi Kivity6de12732011-03-07 12:51:22 +02001432 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
Sean Christophersone7bddc52019-09-27 14:45:18 -07001433 save_rflags = vmx->rmode.save_rflags;
Avi Kivity6de12732011-03-07 12:51:22 +02001434 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1435 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001436 vmx->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001437 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001438 return vmx->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001439}
1440
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001441void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001442{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001443 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001444 unsigned long old_rflags;
Wanpeng Lif244dee2017-07-20 01:11:54 -07001445
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001446 if (enable_unrestricted_guest) {
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001447 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001448 vmx->rflags = rflags;
1449 vmcs_writel(GUEST_RFLAGS, rflags);
1450 return;
1451 }
1452
1453 old_rflags = vmx_get_rflags(vcpu);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001454 vmx->rflags = rflags;
1455 if (vmx->rmode.vm86_active) {
1456 vmx->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001457 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001458 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001459 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07001460
Sean Christophersone7bddc52019-09-27 14:45:18 -07001461 if ((old_rflags ^ vmx->rflags) & X86_EFLAGS_VM)
1462 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001463}
1464
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001465u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001466{
1467 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1468 int ret = 0;
1469
1470 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001471 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001472 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001473 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001474
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02001475 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001476}
1477
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001478void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001479{
1480 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1481 u32 interruptibility = interruptibility_old;
1482
1483 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1484
Jan Kiszka48005f62010-02-19 19:38:07 +01001485 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001486 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001487 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001488 interruptibility |= GUEST_INTR_STATE_STI;
1489
1490 if ((interruptibility != interruptibility_old))
1491 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1492}
1493
Chao Pengbf8c55d2018-10-24 16:05:14 +08001494static int vmx_rtit_ctl_check(struct kvm_vcpu *vcpu, u64 data)
1495{
1496 struct vcpu_vmx *vmx = to_vmx(vcpu);
1497 unsigned long value;
1498
1499 /*
1500 * Any MSR write that attempts to change bits marked reserved will
1501 * case a #GP fault.
1502 */
1503 if (data & vmx->pt_desc.ctl_bitmask)
1504 return 1;
1505
1506 /*
1507 * Any attempt to modify IA32_RTIT_CTL while TraceEn is set will
1508 * result in a #GP unless the same write also clears TraceEn.
1509 */
1510 if ((vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) &&
1511 ((vmx->pt_desc.guest.ctl ^ data) & ~RTIT_CTL_TRACEEN))
1512 return 1;
1513
1514 /*
1515 * WRMSR to IA32_RTIT_CTL that sets TraceEn but clears this bit
1516 * and FabricEn would cause #GP, if
1517 * CPUID.(EAX=14H, ECX=0):ECX.SNGLRGNOUT[bit 2] = 0
1518 */
1519 if ((data & RTIT_CTL_TRACEEN) && !(data & RTIT_CTL_TOPA) &&
1520 !(data & RTIT_CTL_FABRIC_EN) &&
1521 !intel_pt_validate_cap(vmx->pt_desc.caps,
1522 PT_CAP_single_range_output))
1523 return 1;
1524
1525 /*
1526 * MTCFreq, CycThresh and PSBFreq encodings check, any MSR write that
1527 * utilize encodings marked reserved will casue a #GP fault.
1528 */
1529 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc_periods);
1530 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc) &&
1531 !test_bit((data & RTIT_CTL_MTC_RANGE) >>
1532 RTIT_CTL_MTC_RANGE_OFFSET, &value))
1533 return 1;
1534 value = intel_pt_validate_cap(vmx->pt_desc.caps,
1535 PT_CAP_cycle_thresholds);
1536 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1537 !test_bit((data & RTIT_CTL_CYC_THRESH) >>
1538 RTIT_CTL_CYC_THRESH_OFFSET, &value))
1539 return 1;
1540 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_periods);
1541 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1542 !test_bit((data & RTIT_CTL_PSB_FREQ) >>
1543 RTIT_CTL_PSB_FREQ_OFFSET, &value))
1544 return 1;
1545
1546 /*
1547 * If ADDRx_CFG is reserved or the encodings is >2 will
1548 * cause a #GP fault.
1549 */
1550 value = (data & RTIT_CTL_ADDR0) >> RTIT_CTL_ADDR0_OFFSET;
1551 if ((value && (vmx->pt_desc.addr_range < 1)) || (value > 2))
1552 return 1;
1553 value = (data & RTIT_CTL_ADDR1) >> RTIT_CTL_ADDR1_OFFSET;
1554 if ((value && (vmx->pt_desc.addr_range < 2)) || (value > 2))
1555 return 1;
1556 value = (data & RTIT_CTL_ADDR2) >> RTIT_CTL_ADDR2_OFFSET;
1557 if ((value && (vmx->pt_desc.addr_range < 3)) || (value > 2))
1558 return 1;
1559 value = (data & RTIT_CTL_ADDR3) >> RTIT_CTL_ADDR3_OFFSET;
1560 if ((value && (vmx->pt_desc.addr_range < 4)) || (value > 2))
1561 return 1;
1562
1563 return 0;
1564}
1565
Sean Christopherson1957aa62019-08-27 14:40:39 -07001566static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001567{
Paolo Bonzinifede8072020-04-27 11:55:59 -04001568 unsigned long rip, orig_rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001569
Sean Christopherson1957aa62019-08-27 14:40:39 -07001570 /*
1571 * Using VMCS.VM_EXIT_INSTRUCTION_LEN on EPT misconfig depends on
1572 * undefined behavior: Intel's SDM doesn't mandate the VMCS field be
1573 * set when EPT misconfig occurs. In practice, real hardware updates
1574 * VM_EXIT_INSTRUCTION_LEN on EPT misconfig, but other hypervisors
1575 * (namely Hyper-V) don't set it due to it being undefined behavior,
1576 * i.e. we end up advancing IP with some random value.
1577 */
1578 if (!static_cpu_has(X86_FEATURE_HYPERVISOR) ||
1579 to_vmx(vcpu)->exit_reason != EXIT_REASON_EPT_MISCONFIG) {
Paolo Bonzinifede8072020-04-27 11:55:59 -04001580 orig_rip = kvm_rip_read(vcpu);
1581 rip = orig_rip + vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
1582#ifdef CONFIG_X86_64
1583 /*
1584 * We need to mask out the high 32 bits of RIP if not in 64-bit
1585 * mode, but just finding out that we are in 64-bit mode is
1586 * quite expensive. Only do it if there was a carry.
1587 */
1588 if (unlikely(((rip ^ orig_rip) >> 31) == 3) && !is_64_bit_mode(vcpu))
1589 rip = (u32)rip;
1590#endif
Sean Christopherson1957aa62019-08-27 14:40:39 -07001591 kvm_rip_write(vcpu, rip);
1592 } else {
1593 if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
1594 return 0;
1595 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001596
Glauber Costa2809f5d2009-05-12 16:21:05 -04001597 /* skipping an emulated instruction also counts */
1598 vmx_set_interrupt_shadow(vcpu, 0);
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001599
Sean Christopherson60fc3d02019-08-27 14:40:38 -07001600 return 1;
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001601}
1602
Oliver Upton5ef8acb2020-02-07 02:36:07 -08001603
1604/*
1605 * Recognizes a pending MTF VM-exit and records the nested state for later
1606 * delivery.
1607 */
1608static void vmx_update_emulated_instruction(struct kvm_vcpu *vcpu)
1609{
1610 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1611 struct vcpu_vmx *vmx = to_vmx(vcpu);
1612
1613 if (!is_guest_mode(vcpu))
1614 return;
1615
1616 /*
1617 * Per the SDM, MTF takes priority over debug-trap exceptions besides
1618 * T-bit traps. As instruction emulation is completed (i.e. at the
1619 * instruction boundary), any #DB exception pending delivery must be a
1620 * debug-trap. Record the pending MTF state to be delivered in
1621 * vmx_check_nested_events().
1622 */
1623 if (nested_cpu_has_mtf(vmcs12) &&
1624 (!vcpu->arch.exception.pending ||
1625 vcpu->arch.exception.nr == DB_VECTOR))
1626 vmx->nested.mtf_pending = true;
1627 else
1628 vmx->nested.mtf_pending = false;
1629}
1630
1631static int vmx_skip_emulated_instruction(struct kvm_vcpu *vcpu)
1632{
1633 vmx_update_emulated_instruction(vcpu);
1634 return skip_emulated_instruction(vcpu);
1635}
1636
Wanpeng Licaa057a2018-03-12 04:53:03 -07001637static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
1638{
1639 /*
1640 * Ensure that we clear the HLT state in the VMCS. We don't need to
1641 * explicitly skip the instruction because if the HLT state is set,
1642 * then the instruction is already executing and RIP has already been
1643 * advanced.
1644 */
1645 if (kvm_hlt_in_guest(vcpu->kvm) &&
1646 vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
1647 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
1648}
1649
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001650static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02001651{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001652 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001653 unsigned nr = vcpu->arch.exception.nr;
1654 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001655 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001656 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001657
Jim Mattsonda998b42018-10-16 14:29:22 -07001658 kvm_deliver_exception_payload(vcpu);
1659
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001660 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001661 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001662 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1663 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001664
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001665 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001666 int inc_eip = 0;
1667 if (kvm_exception_is_soft(nr))
1668 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07001669 kvm_inject_realmode_interrupt(vcpu, nr, inc_eip);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001670 return;
1671 }
1672
Sean Christophersonadd5ff72018-03-23 09:34:00 -07001673 WARN_ON_ONCE(vmx->emulation_required);
1674
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001675 if (kvm_exception_is_soft(nr)) {
1676 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1677 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001678 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1679 } else
1680 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1681
1682 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Wanpeng Licaa057a2018-03-12 04:53:03 -07001683
1684 vmx_clear_hlt(vcpu);
Avi Kivity298101d2007-11-25 13:41:11 +02001685}
1686
Avi Kivity6aa8b732006-12-10 02:21:36 -08001687/*
Eddie Donga75beee2007-05-17 18:55:15 +03001688 * Swap MSR entry in host/guest MSR entry array.
1689 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001690static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001691{
Avi Kivity26bb0982009-09-07 11:14:12 +03001692 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001693
1694 tmp = vmx->guest_msrs[to];
1695 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1696 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001697}
1698
1699/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001700 * Set up the vmcs to automatically save and restore system
1701 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1702 * mode, as fiddling with msrs is very expensive.
1703 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001704static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001705{
Avi Kivity26bb0982009-09-07 11:14:12 +03001706 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03001707
Eddie Donga75beee2007-05-17 18:55:15 +03001708 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001709#ifdef CONFIG_X86_64
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001710 /*
1711 * The SYSCALL MSRs are only needed on long mode guests, and only
1712 * when EFER.SCE is set.
1713 */
1714 if (is_long_mode(&vmx->vcpu) && (vmx->vcpu.arch.efer & EFER_SCE)) {
1715 index = __find_msr_index(vmx, MSR_STAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001716 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001717 move_msr_up(vmx, index, save_nmsrs++);
1718 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001719 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001720 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001721 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
1722 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001723 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001724 }
Eddie Donga75beee2007-05-17 18:55:15 +03001725#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02001726 index = __find_msr_index(vmx, MSR_EFER);
1727 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03001728 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson0023ef32018-12-05 15:28:58 -08001729 index = __find_msr_index(vmx, MSR_TSC_AUX);
1730 if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
1731 move_msr_up(vmx, index, save_nmsrs++);
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001732 index = __find_msr_index(vmx, MSR_IA32_TSX_CTRL);
1733 if (index >= 0)
1734 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001735
Avi Kivity26bb0982009-09-07 11:14:12 +03001736 vmx->save_nmsrs = save_nmsrs;
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001737 vmx->guest_msrs_ready = false;
Avi Kivity58972972009-02-24 22:26:47 +02001738
Yang Zhang8d146952013-01-25 10:18:50 +08001739 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01001740 vmx_update_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03001741}
1742
Leonid Shatz326e7422018-11-06 12:14:25 +02001743static u64 vmx_write_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001744{
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001745 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1746 u64 g_tsc_offset = 0;
Leonid Shatz326e7422018-11-06 12:14:25 +02001747
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001748 /*
1749 * We're here if L1 chose not to trap WRMSR to TSC. According
1750 * to the spec, this should set L1's TSC; The offset that L1
1751 * set for L2 remains unchanged, and still needs to be added
1752 * to the newly set TSC to get L2's TSC.
1753 */
1754 if (is_guest_mode(vcpu) &&
Xiaoyao Li5e3d3942019-12-06 16:45:26 +08001755 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETTING))
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001756 g_tsc_offset = vmcs12->tsc_offset;
1757
1758 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
1759 vcpu->arch.tsc_offset - g_tsc_offset,
1760 offset);
1761 vmcs_write64(TSC_OFFSET, offset + g_tsc_offset);
1762 return offset + g_tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001763}
1764
Nadav Har'El801d3422011-05-25 23:02:23 +03001765/*
1766 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
1767 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
1768 * all guests if the "nested" module option is off, and can also be disabled
1769 * for a single guest by disabling its VMX cpuid bit.
1770 */
Sean Christopherson7c97fcb2018-12-03 13:53:17 -08001771bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
Nadav Har'El801d3422011-05-25 23:02:23 +03001772{
Radim Krčmářd6321d42017-08-05 00:12:49 +02001773 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03001774}
1775
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001776static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
1777 uint64_t val)
1778{
1779 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
1780
1781 return !(val & ~valid_bits);
1782}
1783
Tom Lendacky801e4592018-02-21 13:39:51 -06001784static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
1785{
Paolo Bonzini13893092018-02-26 13:40:09 +01001786 switch (msr->index) {
1787 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1788 if (!nested)
1789 return 1;
1790 return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
1791 default:
1792 return 1;
1793 }
Tom Lendacky801e4592018-02-21 13:39:51 -06001794}
1795
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001796/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001797 * Reads an msr value (of 'msr_index') into 'pdata'.
1798 * Returns 0 on success, non-0 otherwise.
1799 * Assumes vcpu_load() was already called.
1800 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001801static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001802{
Borislav Petkova6cb0992017-12-20 12:50:28 +01001803 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001804 struct shared_msr_entry *msr;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001805 u32 index;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001806
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001807 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001808#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001809 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001810 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001811 break;
1812 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001813 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001814 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001815 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001816 msr_info->data = vmx_read_guest_kernel_gs_base(vmx);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001817 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03001818#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08001819 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001820 return kvm_get_msr_common(vcpu, msr_info);
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001821 case MSR_IA32_TSX_CTRL:
1822 if (!msr_info->host_initiated &&
1823 !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
1824 return 1;
1825 goto find_shared_msr;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08001826 case MSR_IA32_UMWAIT_CONTROL:
1827 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
1828 return 1;
1829
1830 msr_info->data = vmx->msr_ia32_umwait_control;
1831 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001832 case MSR_IA32_SPEC_CTRL:
1833 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001834 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1835 return 1;
1836
1837 msr_info->data = to_vmx(vcpu)->spec_ctrl;
1838 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001839 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001840 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001841 break;
1842 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001843 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001844 break;
1845 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001846 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001847 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001848 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001849 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001850 (!msr_info->host_initiated &&
1851 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001852 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001853 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001854 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001855 case MSR_IA32_MCG_EXT_CTL:
1856 if (!msr_info->host_initiated &&
Borislav Petkova6cb0992017-12-20 12:50:28 +01001857 !(vmx->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08001858 FEAT_CTL_LMCE_ENABLED))
Jan Kiszkacae50132014-01-04 18:47:22 +01001859 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001860 msr_info->data = vcpu->arch.mcg_ext_ctl;
1861 break;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08001862 case MSR_IA32_FEAT_CTL:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001863 msr_info->data = vmx->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01001864 break;
1865 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1866 if (!nested_vmx_allowed(vcpu))
1867 return 1;
Vitaly Kuznetsov31de3d22020-02-05 13:30:33 +01001868 if (vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
1869 &msr_info->data))
1870 return 1;
1871 /*
1872 * Enlightened VMCS v1 doesn't have certain fields, but buggy
1873 * Hyper-V versions are still trying to use corresponding
1874 * features when they are exposed. Filter out the essential
1875 * minimum.
1876 */
1877 if (!msr_info->host_initiated &&
1878 vmx->nested.enlightened_vmcs_enabled)
1879 nested_evmcs_filter_control_msr(msr_info->index,
1880 &msr_info->data);
1881 break;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001882 case MSR_IA32_RTIT_CTL:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001883 if (!vmx_pt_mode_is_host_guest())
Chao Pengbf8c55d2018-10-24 16:05:14 +08001884 return 1;
1885 msr_info->data = vmx->pt_desc.guest.ctl;
1886 break;
1887 case MSR_IA32_RTIT_STATUS:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001888 if (!vmx_pt_mode_is_host_guest())
Chao Pengbf8c55d2018-10-24 16:05:14 +08001889 return 1;
1890 msr_info->data = vmx->pt_desc.guest.status;
1891 break;
1892 case MSR_IA32_RTIT_CR3_MATCH:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001893 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001894 !intel_pt_validate_cap(vmx->pt_desc.caps,
1895 PT_CAP_cr3_filtering))
1896 return 1;
1897 msr_info->data = vmx->pt_desc.guest.cr3_match;
1898 break;
1899 case MSR_IA32_RTIT_OUTPUT_BASE:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001900 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001901 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1902 PT_CAP_topa_output) &&
1903 !intel_pt_validate_cap(vmx->pt_desc.caps,
1904 PT_CAP_single_range_output)))
1905 return 1;
1906 msr_info->data = vmx->pt_desc.guest.output_base;
1907 break;
1908 case MSR_IA32_RTIT_OUTPUT_MASK:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001909 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001910 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1911 PT_CAP_topa_output) &&
1912 !intel_pt_validate_cap(vmx->pt_desc.caps,
1913 PT_CAP_single_range_output)))
1914 return 1;
1915 msr_info->data = vmx->pt_desc.guest.output_mask;
1916 break;
1917 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
1918 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
Sean Christopherson2ef76192020-03-02 15:56:22 -08001919 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001920 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
1921 PT_CAP_num_address_ranges)))
1922 return 1;
1923 if (index % 2)
1924 msr_info->data = vmx->pt_desc.guest.addr_b[index / 2];
1925 else
1926 msr_info->data = vmx->pt_desc.guest.addr_a[index / 2];
1927 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001928 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02001929 if (!msr_info->host_initiated &&
1930 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001931 return 1;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001932 goto find_shared_msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001933 default:
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001934 find_shared_msr:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001935 msr = find_msr_entry(vmx, msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08001936 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001937 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08001938 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001939 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001940 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001941 }
1942
Avi Kivity6aa8b732006-12-10 02:21:36 -08001943 return 0;
1944}
1945
1946/*
Miaohe Lin311497e2019-12-11 14:26:25 +08001947 * Writes msr value into the appropriate "register".
Avi Kivity6aa8b732006-12-10 02:21:36 -08001948 * Returns 0 on success, non-0 otherwise.
1949 * Assumes vcpu_load() was already called.
1950 */
Will Auld8fe8ab42012-11-29 12:42:12 -08001951static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001952{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001953 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001954 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03001955 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08001956 u32 msr_index = msr_info->index;
1957 u64 data = msr_info->data;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001958 u32 index;
Eddie Dong2cc51562007-05-21 07:28:09 +03001959
Avi Kivity6aa8b732006-12-10 02:21:36 -08001960 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08001961 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08001962 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03001963 break;
Avi Kivity16175a72009-03-23 22:13:44 +02001964#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001965 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001966 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001967 vmcs_writel(GUEST_FS_BASE, data);
1968 break;
1969 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001970 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001971 vmcs_writel(GUEST_GS_BASE, data);
1972 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001973 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001974 vmx_write_guest_kernel_gs_base(vmx, data);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001975 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001976#endif
1977 case MSR_IA32_SYSENTER_CS:
Sean Christophersonde70d272019-05-07 09:06:36 -07001978 if (is_guest_mode(vcpu))
1979 get_vmcs12(vcpu)->guest_sysenter_cs = data;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001980 vmcs_write32(GUEST_SYSENTER_CS, data);
1981 break;
1982 case MSR_IA32_SYSENTER_EIP:
Sean Christophersonde70d272019-05-07 09:06:36 -07001983 if (is_guest_mode(vcpu))
1984 get_vmcs12(vcpu)->guest_sysenter_eip = data;
Avi Kivityf5b42c32007-03-06 12:05:53 +02001985 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001986 break;
1987 case MSR_IA32_SYSENTER_ESP:
Sean Christophersonde70d272019-05-07 09:06:36 -07001988 if (is_guest_mode(vcpu))
1989 get_vmcs12(vcpu)->guest_sysenter_esp = data;
Avi Kivityf5b42c32007-03-06 12:05:53 +02001990 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001991 break;
Sean Christopherson699a1ac2019-05-07 09:06:37 -07001992 case MSR_IA32_DEBUGCTLMSR:
1993 if (is_guest_mode(vcpu) && get_vmcs12(vcpu)->vm_exit_controls &
1994 VM_EXIT_SAVE_DEBUG_CONTROLS)
1995 get_vmcs12(vcpu)->guest_ia32_debugctl = data;
1996
1997 ret = kvm_set_msr_common(vcpu, msr_info);
1998 break;
1999
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002000 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08002001 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02002002 (!msr_info->host_initiated &&
2003 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002004 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08002005 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07002006 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002007 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08002008 vmcs_write64(GUEST_BNDCFGS, data);
2009 break;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08002010 case MSR_IA32_UMWAIT_CONTROL:
2011 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
2012 return 1;
2013
2014 /* The reserved bit 1 and non-32 bit [63:32] should be zero */
2015 if (data & (BIT_ULL(1) | GENMASK_ULL(63, 32)))
2016 return 1;
2017
2018 vmx->msr_ia32_umwait_control = data;
2019 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002020 case MSR_IA32_SPEC_CTRL:
2021 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002022 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
2023 return 1;
2024
Paolo Bonzini6441fa62020-01-20 16:33:06 +01002025 if (data & ~kvm_spec_ctrl_valid_bits(vcpu))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002026 return 1;
2027
2028 vmx->spec_ctrl = data;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002029 if (!data)
2030 break;
2031
2032 /*
2033 * For non-nested:
2034 * When it's written (to non-zero) for the first time, pass
2035 * it through.
2036 *
2037 * For nested:
2038 * The handling of the MSR bitmap for L2 guests is done in
Miaohe Lin4d516fe2019-12-11 14:26:21 +08002039 * nested_vmx_prepare_msr_bitmap. We should not touch the
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002040 * vmcs02.msr_bitmap here since it gets completely overwritten
2041 * in the merging. We update the vmcs01 here for L1 as well
2042 * since it will end up touching the MSR anyway now.
2043 */
2044 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap,
2045 MSR_IA32_SPEC_CTRL,
2046 MSR_TYPE_RW);
2047 break;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002048 case MSR_IA32_TSX_CTRL:
2049 if (!msr_info->host_initiated &&
2050 !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
2051 return 1;
2052 if (data & ~(TSX_CTRL_RTM_DISABLE | TSX_CTRL_CPUID_CLEAR))
2053 return 1;
2054 goto find_shared_msr;
Ashok Raj15d45072018-02-01 22:59:43 +01002055 case MSR_IA32_PRED_CMD:
2056 if (!msr_info->host_initiated &&
Ashok Raj15d45072018-02-01 22:59:43 +01002057 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
2058 return 1;
2059
2060 if (data & ~PRED_CMD_IBPB)
2061 return 1;
Paolo Bonzini6441fa62020-01-20 16:33:06 +01002062 if (!boot_cpu_has(X86_FEATURE_SPEC_CTRL))
2063 return 1;
Ashok Raj15d45072018-02-01 22:59:43 +01002064 if (!data)
2065 break;
2066
2067 wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
2068
2069 /*
2070 * For non-nested:
2071 * When it's written (to non-zero) for the first time, pass
2072 * it through.
2073 *
2074 * For nested:
2075 * The handling of the MSR bitmap for L2 guests is done in
Miaohe Lin4d516fe2019-12-11 14:26:21 +08002076 * nested_vmx_prepare_msr_bitmap. We should not touch the
Ashok Raj15d45072018-02-01 22:59:43 +01002077 * vmcs02.msr_bitmap here since it gets completely overwritten
2078 * in the merging.
2079 */
2080 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap, MSR_IA32_PRED_CMD,
2081 MSR_TYPE_W);
2082 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002083 case MSR_IA32_CR_PAT:
Sean Christophersond28f4292019-05-07 09:06:27 -07002084 if (!kvm_pat_valid(data))
2085 return 1;
2086
Sean Christopherson142e4be2019-05-07 09:06:35 -07002087 if (is_guest_mode(vcpu) &&
2088 get_vmcs12(vcpu)->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
2089 get_vmcs12(vcpu)->guest_ia32_pat = data;
2090
Sheng Yang468d4722008-10-09 16:01:55 +08002091 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2092 vmcs_write64(GUEST_IA32_PAT, data);
2093 vcpu->arch.pat = data;
2094 break;
2095 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002096 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002097 break;
Will Auldba904632012-11-29 12:42:50 -08002098 case MSR_IA32_TSC_ADJUST:
2099 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002100 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08002101 case MSR_IA32_MCG_EXT_CTL:
2102 if ((!msr_info->host_initiated &&
2103 !(to_vmx(vcpu)->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002104 FEAT_CTL_LMCE_ENABLED)) ||
Ashok Rajc45dcc72016-06-22 14:59:56 +08002105 (data & ~MCG_EXT_CTL_LMCE_EN))
2106 return 1;
2107 vcpu->arch.mcg_ext_ctl = data;
2108 break;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002109 case MSR_IA32_FEAT_CTL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08002110 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08002111 (to_vmx(vcpu)->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002112 FEAT_CTL_LOCKED && !msr_info->host_initiated))
Jan Kiszkacae50132014-01-04 18:47:22 +01002113 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08002114 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01002115 if (msr_info->host_initiated && data == 0)
2116 vmx_leave_nested(vcpu);
2117 break;
2118 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08002119 if (!msr_info->host_initiated)
2120 return 1; /* they are read-only */
2121 if (!nested_vmx_allowed(vcpu))
2122 return 1;
2123 return vmx_set_vmx_msr(vcpu, msr_index, data);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002124 case MSR_IA32_RTIT_CTL:
Sean Christopherson2ef76192020-03-02 15:56:22 -08002125 if (!vmx_pt_mode_is_host_guest() ||
Luwei Kangee85dec2018-10-24 16:05:16 +08002126 vmx_rtit_ctl_check(vcpu, data) ||
2127 vmx->nested.vmxon)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002128 return 1;
2129 vmcs_write64(GUEST_IA32_RTIT_CTL, data);
2130 vmx->pt_desc.guest.ctl = data;
Chao Pengb08c2892018-10-24 16:05:15 +08002131 pt_update_intercept_for_msr(vmx);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002132 break;
2133 case MSR_IA32_RTIT_STATUS:
Sean Christophersone348ac72019-12-10 15:24:33 -08002134 if (!pt_can_write_msr(vmx))
2135 return 1;
2136 if (data & MSR_IA32_RTIT_STATUS_MASK)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002137 return 1;
2138 vmx->pt_desc.guest.status = data;
2139 break;
2140 case MSR_IA32_RTIT_CR3_MATCH:
Sean Christophersone348ac72019-12-10 15:24:33 -08002141 if (!pt_can_write_msr(vmx))
2142 return 1;
2143 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2144 PT_CAP_cr3_filtering))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002145 return 1;
2146 vmx->pt_desc.guest.cr3_match = data;
2147 break;
2148 case MSR_IA32_RTIT_OUTPUT_BASE:
Sean Christophersone348ac72019-12-10 15:24:33 -08002149 if (!pt_can_write_msr(vmx))
2150 return 1;
2151 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2152 PT_CAP_topa_output) &&
2153 !intel_pt_validate_cap(vmx->pt_desc.caps,
2154 PT_CAP_single_range_output))
2155 return 1;
2156 if (data & MSR_IA32_RTIT_OUTPUT_BASE_MASK)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002157 return 1;
2158 vmx->pt_desc.guest.output_base = data;
2159 break;
2160 case MSR_IA32_RTIT_OUTPUT_MASK:
Sean Christophersone348ac72019-12-10 15:24:33 -08002161 if (!pt_can_write_msr(vmx))
2162 return 1;
2163 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2164 PT_CAP_topa_output) &&
2165 !intel_pt_validate_cap(vmx->pt_desc.caps,
2166 PT_CAP_single_range_output))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002167 return 1;
2168 vmx->pt_desc.guest.output_mask = data;
2169 break;
2170 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
Sean Christophersone348ac72019-12-10 15:24:33 -08002171 if (!pt_can_write_msr(vmx))
2172 return 1;
Chao Pengbf8c55d2018-10-24 16:05:14 +08002173 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
Sean Christophersone348ac72019-12-10 15:24:33 -08002174 if (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
2175 PT_CAP_num_address_ranges))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002176 return 1;
Sean Christophersonfe6ed362019-12-10 15:24:32 -08002177 if (is_noncanonical_address(data, vcpu))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002178 return 1;
2179 if (index % 2)
2180 vmx->pt_desc.guest.addr_b[index / 2] = data;
2181 else
2182 vmx->pt_desc.guest.addr_a[index / 2] = data;
2183 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002184 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02002185 if (!msr_info->host_initiated &&
2186 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002187 return 1;
2188 /* Check reserved bit, higher 32 bits should be zero */
2189 if ((data >> 32) != 0)
2190 return 1;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002191 goto find_shared_msr;
2192
Avi Kivity6aa8b732006-12-10 02:21:36 -08002193 default:
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002194 find_shared_msr:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002195 msr = find_msr_entry(vmx, msr_index);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05002196 if (msr)
2197 ret = vmx_set_guest_msr(vmx, msr, data);
2198 else
2199 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002200 }
2201
Eddie Dong2cc51562007-05-21 07:28:09 +03002202 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002203}
2204
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002205static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002206{
Sean Christophersonf98c1e72020-05-01 21:32:30 -07002207 unsigned long guest_owned_bits;
2208
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002209 kvm_register_mark_available(vcpu, reg);
2210
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002211 switch (reg) {
2212 case VCPU_REGS_RSP:
2213 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2214 break;
2215 case VCPU_REGS_RIP:
2216 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2217 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002218 case VCPU_EXREG_PDPTR:
2219 if (enable_ept)
2220 ept_save_pdptrs(vcpu);
2221 break;
Sean Christopherson34059c22019-09-27 14:45:23 -07002222 case VCPU_EXREG_CR3:
2223 if (enable_unrestricted_guest || (enable_ept && is_paging(vcpu)))
2224 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
2225 break;
Sean Christophersonf98c1e72020-05-01 21:32:30 -07002226 case VCPU_EXREG_CR4:
2227 guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
2228
2229 vcpu->arch.cr4 &= ~guest_owned_bits;
2230 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & guest_owned_bits;
2231 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002232 default:
Sean Christopherson34059c22019-09-27 14:45:23 -07002233 WARN_ON_ONCE(1);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002234 break;
2235 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002236}
2237
Avi Kivity6aa8b732006-12-10 02:21:36 -08002238static __init int cpu_has_kvm_support(void)
2239{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002240 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002241}
2242
2243static __init int vmx_disabled_by_bios(void)
2244{
Sean Christophersona4d0b2f2019-12-20 20:45:09 -08002245 return !boot_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
2246 !boot_cpu_has(X86_FEATURE_VMX);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002247}
2248
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002249static int kvm_cpu_vmxon(u64 vmxon_pointer)
Dongxiao Xu7725b892010-05-11 18:29:38 +08002250{
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002251 u64 msr;
2252
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002253 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002254 intel_pt_handle_vmx(1);
2255
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002256 asm_volatile_goto("1: vmxon %[vmxon_pointer]\n\t"
2257 _ASM_EXTABLE(1b, %l[fault])
2258 : : [vmxon_pointer] "m"(vmxon_pointer)
2259 : : fault);
2260 return 0;
2261
2262fault:
2263 WARN_ONCE(1, "VMXON faulted, MSR_IA32_FEAT_CTL (0x3a) = 0x%llx\n",
2264 rdmsrl_safe(MSR_IA32_FEAT_CTL, &msr) ? 0xdeadbeef : msr);
2265 intel_pt_handle_vmx(0);
2266 cr4_clear_bits(X86_CR4_VMXE);
2267
2268 return -EFAULT;
Dongxiao Xu7725b892010-05-11 18:29:38 +08002269}
2270
Radim Krčmář13a34e02014-08-28 15:13:03 +02002271static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002272{
2273 int cpu = raw_smp_processor_id();
2274 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002275 int r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002276
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07002277 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02002278 return -EBUSY;
2279
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002280 /*
2281 * This can happen if we hot-added a CPU but failed to allocate
2282 * VP assist page for it.
2283 */
2284 if (static_branch_unlikely(&enable_evmcs) &&
2285 !hv_get_vp_assist_page(cpu))
2286 return -EFAULT;
2287
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002288 r = kvm_cpu_vmxon(phys_addr);
2289 if (r)
2290 return r;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002291
David Hildenbrandfdf288b2017-08-24 20:51:29 +02002292 if (enable_ept)
2293 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02002294
2295 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002296}
2297
Nadav Har'Eld462b812011-05-24 15:26:10 +03002298static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002299{
2300 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002301 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002302
Nadav Har'Eld462b812011-05-24 15:26:10 +03002303 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2304 loaded_vmcss_on_cpu_link)
2305 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002306}
2307
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002308
2309/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2310 * tricks.
2311 */
2312static void kvm_cpu_vmxoff(void)
2313{
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002314 asm volatile (__ex("vmxoff"));
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002315
2316 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002317 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002318}
2319
Radim Krčmář13a34e02014-08-28 15:13:03 +02002320static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002321{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002322 vmclear_local_loaded_vmcss();
2323 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002324}
2325
Sean Christopherson7a57c092020-03-12 11:04:16 -07002326/*
2327 * There is no X86_FEATURE for SGX yet, but anyway we need to query CPUID
2328 * directly instead of going through cpu_has(), to ensure KVM is trapping
2329 * ENCLS whenever it's supported in hardware. It does not matter whether
2330 * the host OS supports or has enabled SGX.
2331 */
2332static bool cpu_has_sgx(void)
2333{
2334 return cpuid_eax(0) >= 0x12 && (cpuid_eax(0x12) & BIT(0));
2335}
2336
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002337static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002338 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002339{
2340 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002341 u32 ctl = ctl_min | ctl_opt;
2342
2343 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2344
2345 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2346 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2347
2348 /* Ensure minimum (required) set of control bits are supported. */
2349 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002350 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002351
2352 *result = ctl;
2353 return 0;
2354}
2355
Sean Christopherson7caaa712018-12-03 13:53:01 -08002356static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf,
2357 struct vmx_capability *vmx_cap)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002358{
2359 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002360 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002361 u32 _pin_based_exec_control = 0;
2362 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002363 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002364 u32 _vmexit_control = 0;
2365 u32 _vmentry_control = 0;
2366
Paolo Bonzini13893092018-02-26 13:40:09 +01002367 memset(vmcs_conf, 0, sizeof(*vmcs_conf));
Raghavendra K T10166742012-02-07 23:19:20 +05302368 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002369#ifdef CONFIG_X86_64
2370 CPU_BASED_CR8_LOAD_EXITING |
2371 CPU_BASED_CR8_STORE_EXITING |
2372#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002373 CPU_BASED_CR3_LOAD_EXITING |
2374 CPU_BASED_CR3_STORE_EXITING |
Quan Xu8eb73e2d2017-12-12 16:44:21 +08002375 CPU_BASED_UNCOND_IO_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002376 CPU_BASED_MOV_DR_EXITING |
Xiaoyao Li5e3d3942019-12-06 16:45:26 +08002377 CPU_BASED_USE_TSC_OFFSETTING |
Wanpeng Li4d5422c2018-03-12 04:53:02 -07002378 CPU_BASED_MWAIT_EXITING |
2379 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002380 CPU_BASED_INVLPG_EXITING |
2381 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002382
Sheng Yangf78e0e22007-10-29 09:40:42 +08002383 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002384 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002385 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002386 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2387 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002388 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002389#ifdef CONFIG_X86_64
2390 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2391 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2392 ~CPU_BASED_CR8_STORE_EXITING;
2393#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002394 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002395 min2 = 0;
2396 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002397 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002398 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002399 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002400 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002401 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002402 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Paolo Bonzini0367f202016-07-12 10:44:55 +02002403 SECONDARY_EXEC_DESC |
Mao, Junjiead756a12012-07-02 01:18:48 +00002404 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002405 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002406 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002407 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08002408 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08002409 SECONDARY_EXEC_XSAVES |
David Hildenbrand736fdf72017-08-24 20:51:37 +02002410 SECONDARY_EXEC_RDSEED_EXITING |
2411 SECONDARY_EXEC_RDRAND_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002412 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04002413 SECONDARY_EXEC_TSC_SCALING |
Tao Xue69e72fa2019-07-16 14:55:49 +08002414 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE |
Chao Pengf99e3da2018-10-24 16:05:10 +08002415 SECONDARY_EXEC_PT_USE_GPA |
2416 SECONDARY_EXEC_PT_CONCEAL_VMX |
Sean Christopherson7a57c092020-03-12 11:04:16 -07002417 SECONDARY_EXEC_ENABLE_VMFUNC;
2418 if (cpu_has_sgx())
2419 opt2 |= SECONDARY_EXEC_ENCLS_EXITING;
Sheng Yangd56f5462008-04-25 10:13:16 +08002420 if (adjust_vmx_controls(min2, opt2,
2421 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002422 &_cpu_based_2nd_exec_control) < 0)
2423 return -EIO;
2424 }
2425#ifndef CONFIG_X86_64
2426 if (!(_cpu_based_2nd_exec_control &
2427 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2428 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2429#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002430
2431 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2432 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002433 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002434 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2435 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002436
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002437 rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
Sean Christopherson7caaa712018-12-03 13:53:01 -08002438 &vmx_cap->ept, &vmx_cap->vpid);
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002439
Sheng Yangd56f5462008-04-25 10:13:16 +08002440 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002441 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2442 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002443 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2444 CPU_BASED_CR3_STORE_EXITING |
2445 CPU_BASED_INVLPG_EXITING);
Sean Christopherson7caaa712018-12-03 13:53:01 -08002446 } else if (vmx_cap->ept) {
2447 vmx_cap->ept = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002448 pr_warn_once("EPT CAP should not exist if not support "
2449 "1-setting enable EPT VM-execution control\n");
2450 }
2451 if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
Sean Christopherson7caaa712018-12-03 13:53:01 -08002452 vmx_cap->vpid) {
2453 vmx_cap->vpid = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002454 pr_warn_once("VPID CAP should not exist if not support "
2455 "1-setting enable VPID VM-execution control\n");
Sheng Yangd56f5462008-04-25 10:13:16 +08002456 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002457
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002458 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002459#ifdef CONFIG_X86_64
2460 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2461#endif
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002462 opt = VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL |
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002463 VM_EXIT_LOAD_IA32_PAT |
2464 VM_EXIT_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002465 VM_EXIT_CLEAR_BNDCFGS |
2466 VM_EXIT_PT_CONCEAL_PIP |
2467 VM_EXIT_CLEAR_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002468 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2469 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002470 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002471
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01002472 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2473 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
2474 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002475 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2476 &_pin_based_exec_control) < 0)
2477 return -EIO;
2478
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02002479 if (cpu_has_broken_vmx_preemption_timer())
2480 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002481 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002482 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08002483 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2484
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01002485 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002486 opt = VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL |
2487 VM_ENTRY_LOAD_IA32_PAT |
2488 VM_ENTRY_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002489 VM_ENTRY_LOAD_BNDCFGS |
2490 VM_ENTRY_PT_CONCEAL_PIP |
2491 VM_ENTRY_LOAD_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002492 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2493 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002494 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002495
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002496 /*
2497 * Some cpus support VM_{ENTRY,EXIT}_IA32_PERF_GLOBAL_CTRL but they
2498 * can't be used due to an errata where VM Exit may incorrectly clear
2499 * IA32_PERF_GLOBAL_CTRL[34:32]. Workaround the errata by using the
2500 * MSR load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2501 */
2502 if (boot_cpu_data.x86 == 0x6) {
2503 switch (boot_cpu_data.x86_model) {
2504 case 26: /* AAK155 */
2505 case 30: /* AAP115 */
2506 case 37: /* AAT100 */
2507 case 44: /* BC86,AAY89,BD102 */
2508 case 46: /* BA97 */
Sean Christopherson85ba2b12019-01-14 12:12:02 -08002509 _vmentry_control &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002510 _vmexit_control &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
2511 pr_warn_once("kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2512 "does not work properly. Using workaround\n");
2513 break;
2514 default:
2515 break;
2516 }
2517 }
2518
2519
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002520 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002521
2522 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2523 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002524 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002525
2526#ifdef CONFIG_X86_64
2527 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2528 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002529 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002530#endif
2531
2532 /* Require Write-Back (WB) memory type for VMCS accesses. */
2533 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002534 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002535
Yang, Sheng002c7f72007-07-31 14:23:01 +03002536 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02002537 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03002538 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002539
Liran Alon2307af12018-06-29 22:59:04 +03002540 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002541
Yang, Sheng002c7f72007-07-31 14:23:01 +03002542 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2543 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002544 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002545 vmcs_conf->vmexit_ctrl = _vmexit_control;
2546 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002547
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002548 if (static_branch_unlikely(&enable_evmcs))
2549 evmcs_sanitize_exec_ctrls(vmcs_conf);
2550
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002551 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002552}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002553
Ben Gardon41836832019-02-11 11:02:52 -08002554struct vmcs *alloc_vmcs_cpu(bool shadow, int cpu, gfp_t flags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002555{
2556 int node = cpu_to_node(cpu);
2557 struct page *pages;
2558 struct vmcs *vmcs;
2559
Ben Gardon41836832019-02-11 11:02:52 -08002560 pages = __alloc_pages_node(node, flags, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002561 if (!pages)
2562 return NULL;
2563 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002564 memset(vmcs, 0, vmcs_config.size);
Liran Alon2307af12018-06-29 22:59:04 +03002565
2566 /* KVM supports Enlightened VMCS v1 only */
2567 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002568 vmcs->hdr.revision_id = KVM_EVMCS_VERSION;
Liran Alon2307af12018-06-29 22:59:04 +03002569 else
Liran Alon392b2f22018-06-23 02:35:01 +03002570 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002571
Liran Alon491a6032018-06-23 02:35:12 +03002572 if (shadow)
2573 vmcs->hdr.shadow_vmcs = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002574 return vmcs;
2575}
2576
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002577void free_vmcs(struct vmcs *vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002578{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002579 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002580}
2581
Nadav Har'Eld462b812011-05-24 15:26:10 +03002582/*
2583 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2584 */
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002585void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002586{
2587 if (!loaded_vmcs->vmcs)
2588 return;
2589 loaded_vmcs_clear(loaded_vmcs);
2590 free_vmcs(loaded_vmcs->vmcs);
2591 loaded_vmcs->vmcs = NULL;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002592 if (loaded_vmcs->msr_bitmap)
2593 free_page((unsigned long)loaded_vmcs->msr_bitmap);
Jim Mattson355f4fb2016-10-28 08:29:39 -07002594 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002595}
2596
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002597int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002598{
Liran Alon491a6032018-06-23 02:35:12 +03002599 loaded_vmcs->vmcs = alloc_vmcs(false);
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002600 if (!loaded_vmcs->vmcs)
2601 return -ENOMEM;
2602
Sean Christophersond260f9e2020-03-21 12:37:50 -07002603 vmcs_clear(loaded_vmcs->vmcs);
2604
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002605 loaded_vmcs->shadow_vmcs = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07002606 loaded_vmcs->hv_timer_soft_disabled = false;
Sean Christophersond260f9e2020-03-21 12:37:50 -07002607 loaded_vmcs->cpu = -1;
2608 loaded_vmcs->launched = 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002609
2610 if (cpu_has_vmx_msr_bitmap()) {
Ben Gardon41836832019-02-11 11:02:52 -08002611 loaded_vmcs->msr_bitmap = (unsigned long *)
2612 __get_free_page(GFP_KERNEL_ACCOUNT);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002613 if (!loaded_vmcs->msr_bitmap)
2614 goto out_vmcs;
2615 memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002616
Arnd Bergmann1f008e12018-05-25 17:36:17 +02002617 if (IS_ENABLED(CONFIG_HYPERV) &&
2618 static_branch_unlikely(&enable_evmcs) &&
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002619 (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
2620 struct hv_enlightened_vmcs *evmcs =
2621 (struct hv_enlightened_vmcs *)loaded_vmcs->vmcs;
2622
2623 evmcs->hv_enlightenments_control.msr_bitmap = 1;
2624 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002625 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07002626
2627 memset(&loaded_vmcs->host_state, 0, sizeof(struct vmcs_host_state));
Sean Christopherson3af80fe2019-05-07 12:18:00 -07002628 memset(&loaded_vmcs->controls_shadow, 0,
2629 sizeof(struct vmcs_controls_shadow));
Sean Christophersond7ee0392018-07-23 12:32:47 -07002630
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002631 return 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002632
2633out_vmcs:
2634 free_loaded_vmcs(loaded_vmcs);
2635 return -ENOMEM;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002636}
2637
Sam Ravnborg39959582007-06-01 00:47:13 -07002638static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002639{
2640 int cpu;
2641
Zachary Amsden3230bb42009-09-29 11:38:37 -10002642 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002643 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002644 per_cpu(vmxarea, cpu) = NULL;
2645 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002646}
2647
Avi Kivity6aa8b732006-12-10 02:21:36 -08002648static __init int alloc_kvm_area(void)
2649{
2650 int cpu;
2651
Zachary Amsden3230bb42009-09-29 11:38:37 -10002652 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002653 struct vmcs *vmcs;
2654
Ben Gardon41836832019-02-11 11:02:52 -08002655 vmcs = alloc_vmcs_cpu(false, cpu, GFP_KERNEL);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002656 if (!vmcs) {
2657 free_kvm_area();
2658 return -ENOMEM;
2659 }
2660
Liran Alon2307af12018-06-29 22:59:04 +03002661 /*
2662 * When eVMCS is enabled, alloc_vmcs_cpu() sets
2663 * vmcs->revision_id to KVM_EVMCS_VERSION instead of
2664 * revision_id reported by MSR_IA32_VMX_BASIC.
2665 *
Linus Torvalds312a4662018-12-26 17:03:51 -08002666 * However, even though not explicitly documented by
Liran Alon2307af12018-06-29 22:59:04 +03002667 * TLFS, VMXArea passed as VMXON argument should
2668 * still be marked with revision_id reported by
2669 * physical CPU.
2670 */
2671 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002672 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002673
Avi Kivity6aa8b732006-12-10 02:21:36 -08002674 per_cpu(vmxarea, cpu) = vmcs;
2675 }
2676 return 0;
2677}
2678
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002679static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02002680 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002681{
Gleb Natapovd99e4152012-12-20 16:57:45 +02002682 if (!emulate_invalid_guest_state) {
2683 /*
2684 * CS and SS RPL should be equal during guest entry according
2685 * to VMX spec, but in reality it is not always so. Since vcpu
2686 * is in the middle of the transition from real mode to
2687 * protected mode it is safe to assume that RPL 0 is a good
2688 * default value.
2689 */
2690 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03002691 save->selector &= ~SEGMENT_RPL_MASK;
2692 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02002693 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002694 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02002695 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002696}
2697
2698static void enter_pmode(struct kvm_vcpu *vcpu)
2699{
2700 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002701 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002702
Gleb Natapovd99e4152012-12-20 16:57:45 +02002703 /*
2704 * Update real mode segment cache. It may be not up-to-date if sement
2705 * register was written while vcpu was in a guest mode.
2706 */
2707 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2708 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2709 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2710 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2711 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2712 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
2713
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002714 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002715
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002716 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002717
2718 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002719 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2720 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002721 vmcs_writel(GUEST_RFLAGS, flags);
2722
Rusty Russell66aee912007-07-17 23:34:16 +10002723 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2724 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002725
2726 update_exception_bitmap(vcpu);
2727
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002728 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2729 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2730 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2731 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2732 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2733 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002734}
2735
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002736static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002737{
Mathias Krause772e0312012-08-30 01:30:19 +02002738 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02002739 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002740
Gleb Natapovd99e4152012-12-20 16:57:45 +02002741 var.dpl = 0x3;
2742 if (seg == VCPU_SREG_CS)
2743 var.type = 0x3;
2744
2745 if (!emulate_invalid_guest_state) {
2746 var.selector = var.base >> 4;
2747 var.base = var.base & 0xffff0;
2748 var.limit = 0xffff;
2749 var.g = 0;
2750 var.db = 0;
2751 var.present = 1;
2752 var.s = 1;
2753 var.l = 0;
2754 var.unusable = 0;
2755 var.type = 0x3;
2756 var.avl = 0;
2757 if (save->base & 0xf)
2758 printk_once(KERN_WARNING "kvm: segment base is not "
2759 "paragraph aligned when entering "
2760 "protected mode (seg=%d)", seg);
2761 }
2762
2763 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05002764 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02002765 vmcs_write32(sf->limit, var.limit);
2766 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002767}
2768
2769static void enter_rmode(struct kvm_vcpu *vcpu)
2770{
2771 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002772 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002773 struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002774
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002775 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
2776 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2777 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2778 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2779 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002780 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2781 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002782
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002783 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002784
Gleb Natapov776e58e2011-03-13 12:34:27 +02002785 /*
2786 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01002787 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02002788 */
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002789 if (!kvm_vmx->tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02002790 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2791 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02002792
Avi Kivity2fb92db2011-04-27 19:42:18 +03002793 vmx_segment_cache_clear(vmx);
2794
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002795 vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002796 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002797 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2798
2799 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002800 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002801
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002802 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002803
2804 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002805 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002806 update_exception_bitmap(vcpu);
2807
Gleb Natapovd99e4152012-12-20 16:57:45 +02002808 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2809 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2810 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2811 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2812 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
2813 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002814
Eddie Dong8668a3c2007-10-10 14:26:45 +08002815 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002816}
2817
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002818void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
Amit Shah401d10d2009-02-20 22:53:37 +05302819{
2820 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002821 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
2822
2823 if (!msr)
2824 return;
Amit Shah401d10d2009-02-20 22:53:37 +05302825
Avi Kivityf6801df2010-01-21 15:31:50 +02002826 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302827 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002828 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302829 msr->data = efer;
2830 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002831 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302832
2833 msr->data = efer & ~EFER_LME;
2834 }
2835 setup_msrs(vmx);
2836}
2837
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002838#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002839
2840static void enter_lmode(struct kvm_vcpu *vcpu)
2841{
2842 u32 guest_tr_ar;
2843
Avi Kivity2fb92db2011-04-27 19:42:18 +03002844 vmx_segment_cache_clear(to_vmx(vcpu));
2845
Avi Kivity6aa8b732006-12-10 02:21:36 -08002846 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002847 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02002848 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
2849 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002850 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002851 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
2852 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002853 }
Avi Kivityda38f432010-07-06 11:30:49 +03002854 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002855}
2856
2857static void exit_lmode(struct kvm_vcpu *vcpu)
2858{
Gleb Natapov2961e8762013-11-25 15:37:13 +02002859 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03002860 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002861}
2862
2863#endif
2864
Sean Christopherson77809382020-03-20 14:28:18 -07002865static void vmx_flush_tlb_all(struct kvm_vcpu *vcpu)
Sean Christopherson5058b692020-03-20 14:28:14 -07002866{
2867 struct vcpu_vmx *vmx = to_vmx(vcpu);
2868
2869 /*
Sean Christopherson77809382020-03-20 14:28:18 -07002870 * INVEPT must be issued when EPT is enabled, irrespective of VPID, as
2871 * the CPU is not required to invalidate guest-physical mappings on
2872 * VM-Entry, even if VPID is disabled. Guest-physical mappings are
2873 * associated with the root EPT structure and not any particular VPID
2874 * (INVVPID also isn't required to invalidate guest-physical mappings).
Sean Christopherson5058b692020-03-20 14:28:14 -07002875 */
2876 if (enable_ept) {
2877 ept_sync_global();
2878 } else if (enable_vpid) {
2879 if (cpu_has_vmx_invvpid_global()) {
2880 vpid_sync_vcpu_global();
2881 } else {
2882 vpid_sync_vcpu_single(vmx->vpid);
2883 vpid_sync_vcpu_single(vmx->nested.vpid02);
2884 }
2885 }
2886}
2887
Sean Christopherson33d19ec2020-03-20 14:28:16 -07002888static void vmx_flush_tlb_current(struct kvm_vcpu *vcpu)
2889{
2890 u64 root_hpa = vcpu->arch.mmu->root_hpa;
2891
2892 /* No flush required if the current context is invalid. */
2893 if (!VALID_PAGE(root_hpa))
2894 return;
2895
2896 if (enable_ept)
2897 ept_sync_context(construct_eptp(vcpu, root_hpa));
2898 else if (!is_guest_mode(vcpu))
2899 vpid_sync_context(to_vmx(vcpu)->vpid);
2900 else
2901 vpid_sync_context(nested_get_vpid02(vcpu));
2902}
2903
Junaid Shahidfaff8752018-06-29 13:10:05 -07002904static void vmx_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t addr)
2905{
Junaid Shahidfaff8752018-06-29 13:10:05 -07002906 /*
Sean Christophersonad104b52020-03-20 14:28:11 -07002907 * vpid_sync_vcpu_addr() is a nop if vmx->vpid==0, see the comment in
2908 * vmx_flush_tlb_guest() for an explanation of why this is ok.
Junaid Shahidfaff8752018-06-29 13:10:05 -07002909 */
Sean Christophersonad104b52020-03-20 14:28:11 -07002910 vpid_sync_vcpu_addr(to_vmx(vcpu)->vpid, addr);
Junaid Shahidfaff8752018-06-29 13:10:05 -07002911}
2912
Sean Christophersone64419d2020-03-20 14:28:10 -07002913static void vmx_flush_tlb_guest(struct kvm_vcpu *vcpu)
2914{
2915 /*
2916 * vpid_sync_context() is a nop if vmx->vpid==0, e.g. if enable_vpid==0
2917 * or a vpid couldn't be allocated for this vCPU. VM-Enter and VM-Exit
2918 * are required to flush GVA->{G,H}PA mappings from the TLB if vpid is
2919 * disabled (VM-Enter with vpid enabled and vpid==0 is disallowed),
2920 * i.e. no explicit INVVPID is necessary.
2921 */
2922 vpid_sync_context(to_vmx(vcpu)->vpid);
2923}
2924
Avi Kivitye8467fd2009-12-29 18:43:06 +02002925static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
2926{
2927 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
2928
2929 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
2930 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
2931}
2932
Sheng Yang14394422008-04-28 12:24:45 +08002933static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
2934{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002935 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2936
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002937 if (!kvm_register_is_dirty(vcpu, VCPU_EXREG_PDPTR))
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002938 return;
2939
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002940 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002941 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
2942 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
2943 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
2944 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08002945 }
2946}
2947
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002948void ept_save_pdptrs(struct kvm_vcpu *vcpu)
Avi Kivity8f5d5492009-05-31 18:41:29 +03002949{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002950 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2951
Sean Christopherson9932b492020-04-15 13:34:50 -07002952 if (WARN_ON_ONCE(!is_pae_paging(vcpu)))
2953 return;
2954
2955 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
2956 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
2957 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
2958 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002959
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002960 kvm_register_mark_dirty(vcpu, VCPU_EXREG_PDPTR);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002961}
2962
Sheng Yang14394422008-04-28 12:24:45 +08002963static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
2964 unsigned long cr0,
2965 struct kvm_vcpu *vcpu)
2966{
Sean Christopherson2183f562019-05-07 12:17:56 -07002967 struct vcpu_vmx *vmx = to_vmx(vcpu);
2968
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002969 if (!kvm_register_is_available(vcpu, VCPU_EXREG_CR3))
Sean Christopherson34059c22019-09-27 14:45:23 -07002970 vmx_cache_reg(vcpu, VCPU_EXREG_CR3);
Sheng Yang14394422008-04-28 12:24:45 +08002971 if (!(cr0 & X86_CR0_PG)) {
2972 /* From paging/starting to nonpaging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002973 exec_controls_setbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2974 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002975 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002976 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002977 } else if (!is_paging(vcpu)) {
2978 /* From nonpaging to paging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002979 exec_controls_clearbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2980 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002981 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002982 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002983 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08002984
2985 if (!(cr0 & X86_CR0_WP))
2986 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08002987}
2988
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002989void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002990{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002991 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002992 unsigned long hw_cr0;
2993
Sean Christopherson3de63472018-07-13 08:42:30 -07002994 hw_cr0 = (cr0 & ~KVM_VM_CR0_ALWAYS_OFF);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002995 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02002996 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02002997 else {
Gleb Natapov50378782013-02-04 16:00:28 +02002998 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08002999
Gleb Natapov218e7632013-01-21 15:36:45 +02003000 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3001 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003002
Gleb Natapov218e7632013-01-21 15:36:45 +02003003 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3004 enter_rmode(vcpu);
3005 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003006
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003007#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003008 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003009 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003010 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003011 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003012 exit_lmode(vcpu);
3013 }
3014#endif
3015
Sean Christophersonb4d18512018-03-05 12:04:40 -08003016 if (enable_ept && !enable_unrestricted_guest)
Sheng Yang14394422008-04-28 12:24:45 +08003017 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3018
Avi Kivity6aa8b732006-12-10 02:21:36 -08003019 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003020 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003021 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003022
3023 /* depends on vcpu->arch.cr0 to be set to a new value */
3024 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003025}
3026
Yu Zhang855feb62017-08-24 20:27:55 +08003027static int get_ept_level(struct kvm_vcpu *vcpu)
3028{
Sean Christopherson148d735e2020-02-07 09:37:41 -08003029 if (is_guest_mode(vcpu) && nested_cpu_has_ept(get_vmcs12(vcpu)))
Sean Christophersonac69dfa2020-03-02 18:02:37 -08003030 return vmx_eptp_page_walk_level(nested_ept_get_eptp(vcpu));
Yu Zhang855feb62017-08-24 20:27:55 +08003031 if (cpu_has_vmx_ept_5levels() && (cpuid_maxphyaddr(vcpu) > 48))
3032 return 5;
3033 return 4;
3034}
3035
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08003036u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08003037{
Yu Zhang855feb62017-08-24 20:27:55 +08003038 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08003039
Yu Zhang855feb62017-08-24 20:27:55 +08003040 eptp |= (get_ept_level(vcpu) == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08003041
Peter Feiner995f00a2017-06-30 17:26:32 -07003042 if (enable_ept_ad_bits &&
3043 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02003044 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003045 eptp |= (root_hpa & PAGE_MASK);
3046
3047 return eptp;
3048}
3049
Sean Christophersonbe100ef2020-03-20 14:28:33 -07003050void vmx_load_mmu_pgd(struct kvm_vcpu *vcpu, unsigned long pgd)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003051{
Tianyu Lan877ad952018-07-19 08:40:23 +00003052 struct kvm *kvm = vcpu->kvm;
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003053 bool update_guest_cr3 = true;
Sheng Yang14394422008-04-28 12:24:45 +08003054 unsigned long guest_cr3;
3055 u64 eptp;
3056
Avi Kivity089d0342009-03-23 18:26:32 +02003057 if (enable_ept) {
Sean Christophersonbe100ef2020-03-20 14:28:33 -07003058 eptp = construct_eptp(vcpu, pgd);
Sheng Yang14394422008-04-28 12:24:45 +08003059 vmcs_write64(EPT_POINTER, eptp);
Tianyu Lan877ad952018-07-19 08:40:23 +00003060
Sean Christophersonafaf0b22020-03-21 13:26:00 -07003061 if (kvm_x86_ops.tlb_remote_flush) {
Tianyu Lan877ad952018-07-19 08:40:23 +00003062 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
3063 to_vmx(vcpu)->ept_pointer = eptp;
3064 to_kvm_vmx(kvm)->ept_pointers_match
3065 = EPT_POINTERS_CHECK;
3066 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
3067 }
3068
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003069 /* Loading vmcs02.GUEST_CR3 is handled by nested VM-Enter. */
3070 if (is_guest_mode(vcpu))
3071 update_guest_cr3 = false;
Sean Christophersonb17b7432019-09-27 14:45:17 -07003072 else if (!enable_unrestricted_guest && !is_paging(vcpu))
Tianyu Lan877ad952018-07-19 08:40:23 +00003073 guest_cr3 = to_kvm_vmx(kvm)->ept_identity_map_addr;
Sean Christophersonb17b7432019-09-27 14:45:17 -07003074 else if (test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3075 guest_cr3 = vcpu->arch.cr3;
3076 else /* vmcs01.GUEST_CR3 is already up-to-date. */
3077 update_guest_cr3 = false;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02003078 ept_load_pdptrs(vcpu);
Sean Christophersonbe100ef2020-03-20 14:28:33 -07003079 } else {
3080 guest_cr3 = pgd;
Sheng Yang14394422008-04-28 12:24:45 +08003081 }
3082
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003083 if (update_guest_cr3)
3084 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003085}
3086
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003087int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003088{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003089 struct vcpu_vmx *vmx = to_vmx(vcpu);
Ben Serebrin085e68e2015-04-16 11:58:05 -07003090 /*
3091 * Pass through host's Machine Check Enable value to hw_cr4, which
3092 * is in force while we are in guest mode. Do not let guests control
3093 * this bit, even if host CR4.MCE == 0.
3094 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003095 unsigned long hw_cr4;
3096
3097 hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
3098 if (enable_unrestricted_guest)
3099 hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003100 else if (vmx->rmode.vm86_active)
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003101 hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
3102 else
3103 hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003104
Sean Christopherson64f7a112018-04-30 10:01:06 -07003105 if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
3106 if (cr4 & X86_CR4_UMIP) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003107 secondary_exec_controls_setbit(vmx, SECONDARY_EXEC_DESC);
Sean Christopherson64f7a112018-04-30 10:01:06 -07003108 hw_cr4 &= ~X86_CR4_UMIP;
3109 } else if (!is_guest_mode(vcpu) ||
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003110 !nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC)) {
3111 secondary_exec_controls_clearbit(vmx, SECONDARY_EXEC_DESC);
3112 }
Sean Christopherson64f7a112018-04-30 10:01:06 -07003113 }
Paolo Bonzini0367f202016-07-12 10:44:55 +02003114
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003115 if (cr4 & X86_CR4_VMXE) {
3116 /*
3117 * To use VMXON (and later other VMX instructions), a guest
3118 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3119 * So basically the check on whether to allow nested VMX
Paolo Bonzini5bea5122018-09-18 15:19:17 +02003120 * is here. We operate under the default treatment of SMM,
3121 * so VMX cannot be enabled under SMM.
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003122 */
Paolo Bonzini5bea5122018-09-18 15:19:17 +02003123 if (!nested_vmx_allowed(vcpu) || is_smm(vcpu))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003124 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003125 }
David Matlack38991522016-11-29 18:14:08 -08003126
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003127 if (vmx->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003128 return 1;
3129
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003130 vcpu->arch.cr4 = cr4;
Sean Christophersonf98c1e72020-05-01 21:32:30 -07003131 kvm_register_mark_available(vcpu, VCPU_EXREG_CR4);
Sheng Yang14394422008-04-28 12:24:45 +08003132
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003133 if (!enable_unrestricted_guest) {
3134 if (enable_ept) {
3135 if (!is_paging(vcpu)) {
3136 hw_cr4 &= ~X86_CR4_PAE;
3137 hw_cr4 |= X86_CR4_PSE;
3138 } else if (!(cr4 & X86_CR4_PAE)) {
3139 hw_cr4 &= ~X86_CR4_PAE;
3140 }
3141 }
3142
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003143 /*
Huaitong Handdba2622016-03-22 16:51:15 +08003144 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
3145 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
3146 * to be manually disabled when guest switches to non-paging
3147 * mode.
3148 *
3149 * If !enable_unrestricted_guest, the CPU is always running
3150 * with CR0.PG=1 and CR4 needs to be modified.
3151 * If enable_unrestricted_guest, the CPU automatically
3152 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003153 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003154 if (!is_paging(vcpu))
3155 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
3156 }
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003157
Sheng Yang14394422008-04-28 12:24:45 +08003158 vmcs_writel(CR4_READ_SHADOW, cr4);
3159 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003160 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003161}
3162
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003163void vmx_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003164{
Avi Kivitya9179492011-01-03 14:28:52 +02003165 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003166 u32 ar;
3167
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003168 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003169 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003170 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003171 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003172 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003173 var->base = vmx_read_guest_seg_base(vmx, seg);
3174 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3175 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003176 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003177 var->base = vmx_read_guest_seg_base(vmx, seg);
3178 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3179 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3180 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003181 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003182 var->type = ar & 15;
3183 var->s = (ar >> 4) & 1;
3184 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003185 /*
3186 * Some userspaces do not preserve unusable property. Since usable
3187 * segment has to be present according to VMX spec we can use present
3188 * property to amend userspace bug by making unusable segment always
3189 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3190 * segment as unusable.
3191 */
3192 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003193 var->avl = (ar >> 12) & 1;
3194 var->l = (ar >> 13) & 1;
3195 var->db = (ar >> 14) & 1;
3196 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003197}
3198
Avi Kivitya9179492011-01-03 14:28:52 +02003199static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3200{
Avi Kivitya9179492011-01-03 14:28:52 +02003201 struct kvm_segment s;
3202
3203 if (to_vmx(vcpu)->rmode.vm86_active) {
3204 vmx_get_segment(vcpu, &s, seg);
3205 return s.base;
3206 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003207 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003208}
3209
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003210int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003211{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003212 struct vcpu_vmx *vmx = to_vmx(vcpu);
3213
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003214 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003215 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003216 else {
3217 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003218 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003219 }
Avi Kivity69c73022011-03-07 15:26:44 +02003220}
3221
Avi Kivity653e3102007-05-07 10:55:37 +03003222static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003223{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003224 u32 ar;
3225
Avi Kivityf0495f92012-06-07 17:06:10 +03003226 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003227 ar = 1 << 16;
3228 else {
3229 ar = var->type & 15;
3230 ar |= (var->s & 1) << 4;
3231 ar |= (var->dpl & 3) << 5;
3232 ar |= (var->present & 1) << 7;
3233 ar |= (var->avl & 1) << 12;
3234 ar |= (var->l & 1) << 13;
3235 ar |= (var->db & 1) << 14;
3236 ar |= (var->g & 1) << 15;
3237 }
Avi Kivity653e3102007-05-07 10:55:37 +03003238
3239 return ar;
3240}
3241
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003242void vmx_set_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity653e3102007-05-07 10:55:37 +03003243{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003244 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003245 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003246
Avi Kivity2fb92db2011-04-27 19:42:18 +03003247 vmx_segment_cache_clear(vmx);
3248
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003249 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3250 vmx->rmode.segs[seg] = *var;
3251 if (seg == VCPU_SREG_TR)
3252 vmcs_write16(sf->selector, var->selector);
3253 else if (var->s)
3254 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003255 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003256 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003257
Avi Kivity653e3102007-05-07 10:55:37 +03003258 vmcs_writel(sf->base, var->base);
3259 vmcs_write32(sf->limit, var->limit);
3260 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003261
3262 /*
3263 * Fix the "Accessed" bit in AR field of segment registers for older
3264 * qemu binaries.
3265 * IA32 arch specifies that at the time of processor reset the
3266 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003267 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003268 * state vmexit when "unrestricted guest" mode is turned on.
3269 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3270 * tree. Newer qemu binaries with that qemu fix would not need this
3271 * kvm hack.
3272 */
3273 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003274 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003275
Gleb Natapovf924d662012-12-12 19:10:55 +02003276 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003277
3278out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01003279 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003280}
3281
Avi Kivity6aa8b732006-12-10 02:21:36 -08003282static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3283{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003284 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003285
3286 *db = (ar >> 14) & 1;
3287 *l = (ar >> 13) & 1;
3288}
3289
Gleb Natapov89a27f42010-02-16 10:51:48 +02003290static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003291{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003292 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3293 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003294}
3295
Gleb Natapov89a27f42010-02-16 10:51:48 +02003296static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003297{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003298 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3299 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003300}
3301
Gleb Natapov89a27f42010-02-16 10:51:48 +02003302static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003303{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003304 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3305 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003306}
3307
Gleb Natapov89a27f42010-02-16 10:51:48 +02003308static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003309{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003310 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3311 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003312}
3313
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003314static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3315{
3316 struct kvm_segment var;
3317 u32 ar;
3318
3319 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003320 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003321 if (seg == VCPU_SREG_CS)
3322 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003323 ar = vmx_segment_access_rights(&var);
3324
3325 if (var.base != (var.selector << 4))
3326 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003327 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003328 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003329 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003330 return false;
3331
3332 return true;
3333}
3334
3335static bool code_segment_valid(struct kvm_vcpu *vcpu)
3336{
3337 struct kvm_segment cs;
3338 unsigned int cs_rpl;
3339
3340 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003341 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003342
Avi Kivity1872a3f2009-01-04 23:26:52 +02003343 if (cs.unusable)
3344 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003345 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003346 return false;
3347 if (!cs.s)
3348 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003349 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003350 if (cs.dpl > cs_rpl)
3351 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003352 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003353 if (cs.dpl != cs_rpl)
3354 return false;
3355 }
3356 if (!cs.present)
3357 return false;
3358
3359 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3360 return true;
3361}
3362
3363static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3364{
3365 struct kvm_segment ss;
3366 unsigned int ss_rpl;
3367
3368 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003369 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003370
Avi Kivity1872a3f2009-01-04 23:26:52 +02003371 if (ss.unusable)
3372 return true;
3373 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003374 return false;
3375 if (!ss.s)
3376 return false;
3377 if (ss.dpl != ss_rpl) /* DPL != RPL */
3378 return false;
3379 if (!ss.present)
3380 return false;
3381
3382 return true;
3383}
3384
3385static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3386{
3387 struct kvm_segment var;
3388 unsigned int rpl;
3389
3390 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03003391 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003392
Avi Kivity1872a3f2009-01-04 23:26:52 +02003393 if (var.unusable)
3394 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003395 if (!var.s)
3396 return false;
3397 if (!var.present)
3398 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003399 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003400 if (var.dpl < rpl) /* DPL < RPL */
3401 return false;
3402 }
3403
3404 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3405 * rights flags
3406 */
3407 return true;
3408}
3409
3410static bool tr_valid(struct kvm_vcpu *vcpu)
3411{
3412 struct kvm_segment tr;
3413
3414 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3415
Avi Kivity1872a3f2009-01-04 23:26:52 +02003416 if (tr.unusable)
3417 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03003418 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003419 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003420 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003421 return false;
3422 if (!tr.present)
3423 return false;
3424
3425 return true;
3426}
3427
3428static bool ldtr_valid(struct kvm_vcpu *vcpu)
3429{
3430 struct kvm_segment ldtr;
3431
3432 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3433
Avi Kivity1872a3f2009-01-04 23:26:52 +02003434 if (ldtr.unusable)
3435 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03003436 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003437 return false;
3438 if (ldtr.type != 2)
3439 return false;
3440 if (!ldtr.present)
3441 return false;
3442
3443 return true;
3444}
3445
3446static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3447{
3448 struct kvm_segment cs, ss;
3449
3450 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3451 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3452
Nadav Amitb32a9912015-03-29 16:33:04 +03003453 return ((cs.selector & SEGMENT_RPL_MASK) ==
3454 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003455}
3456
3457/*
3458 * Check if guest state is valid. Returns true if valid, false if
3459 * not.
3460 * We assume that registers are always usable
3461 */
3462static bool guest_state_valid(struct kvm_vcpu *vcpu)
3463{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003464 if (enable_unrestricted_guest)
3465 return true;
3466
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003467 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003468 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003469 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3470 return false;
3471 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3472 return false;
3473 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3474 return false;
3475 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3476 return false;
3477 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3478 return false;
3479 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3480 return false;
3481 } else {
3482 /* protected mode guest state checks */
3483 if (!cs_ss_rpl_check(vcpu))
3484 return false;
3485 if (!code_segment_valid(vcpu))
3486 return false;
3487 if (!stack_segment_valid(vcpu))
3488 return false;
3489 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3490 return false;
3491 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3492 return false;
3493 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3494 return false;
3495 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3496 return false;
3497 if (!tr_valid(vcpu))
3498 return false;
3499 if (!ldtr_valid(vcpu))
3500 return false;
3501 }
3502 /* TODO:
3503 * - Add checks on RIP
3504 * - Add checks on RFLAGS
3505 */
3506
3507 return true;
3508}
3509
Mike Dayd77c26f2007-10-08 09:02:08 -04003510static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003511{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003512 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003513 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003514 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003515
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003516 idx = srcu_read_lock(&kvm->srcu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003517 fn = to_kvm_vmx(kvm)->tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003518 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3519 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003520 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003521 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003522 r = kvm_write_guest_page(kvm, fn++, &data,
3523 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003524 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003525 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003526 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3527 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003528 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003529 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3530 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003531 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003532 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003533 r = kvm_write_guest_page(kvm, fn, &data,
3534 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3535 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003536out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003537 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003538 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003539}
3540
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003541static int init_rmode_identity_map(struct kvm *kvm)
3542{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003543 struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
Peter Xu2a5755b2020-01-09 09:57:14 -05003544 int i, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08003545 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003546 u32 tmp;
3547
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003548 /* Protect kvm_vmx->ept_identity_pagetable_done. */
Tang Chena255d472014-09-16 18:41:58 +08003549 mutex_lock(&kvm->slots_lock);
3550
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003551 if (likely(kvm_vmx->ept_identity_pagetable_done))
Peter Xu2a5755b2020-01-09 09:57:14 -05003552 goto out;
Tang Chena255d472014-09-16 18:41:58 +08003553
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003554 if (!kvm_vmx->ept_identity_map_addr)
3555 kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
3556 identity_map_pfn = kvm_vmx->ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08003557
David Hildenbrandd8a6e362017-08-24 20:51:34 +02003558 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003559 kvm_vmx->ept_identity_map_addr, PAGE_SIZE);
Tang Chenf51770e2014-09-16 18:41:59 +08003560 if (r < 0)
Peter Xu2a5755b2020-01-09 09:57:14 -05003561 goto out;
Tang Chena255d472014-09-16 18:41:58 +08003562
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003563 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3564 if (r < 0)
3565 goto out;
3566 /* Set up identity-mapping pagetable for EPT in real mode */
3567 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3568 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3569 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3570 r = kvm_write_guest_page(kvm, identity_map_pfn,
3571 &tmp, i * sizeof(tmp), sizeof(tmp));
3572 if (r < 0)
3573 goto out;
3574 }
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003575 kvm_vmx->ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08003576
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003577out:
Tang Chena255d472014-09-16 18:41:58 +08003578 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08003579 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003580}
3581
Avi Kivity6aa8b732006-12-10 02:21:36 -08003582static void seg_setup(int seg)
3583{
Mathias Krause772e0312012-08-30 01:30:19 +02003584 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003585 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003586
3587 vmcs_write16(sf->selector, 0);
3588 vmcs_writel(sf->base, 0);
3589 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003590 ar = 0x93;
3591 if (seg == VCPU_SREG_CS)
3592 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003593
3594 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003595}
3596
Sheng Yangf78e0e22007-10-29 09:40:42 +08003597static int alloc_apic_access_page(struct kvm *kvm)
3598{
Xiao Guangrong44841412012-09-07 14:14:20 +08003599 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003600 int r = 0;
3601
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003602 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08003603 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003604 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02003605 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
3606 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003607 if (r)
3608 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003609
Tang Chen73a6d942014-09-11 13:38:00 +08003610 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08003611 if (is_error_page(page)) {
3612 r = -EFAULT;
3613 goto out;
3614 }
3615
Tang Chenc24ae0d2014-09-24 15:57:58 +08003616 /*
3617 * Do not pin the page in memory, so that memory hot-unplug
3618 * is able to migrate it.
3619 */
3620 put_page(page);
3621 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003622out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003623 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003624 return r;
3625}
3626
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003627int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003628{
3629 int vpid;
3630
Avi Kivity919818a2009-03-23 18:01:29 +02003631 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08003632 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003633 spin_lock(&vmx_vpid_lock);
3634 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003635 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003636 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003637 else
3638 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003639 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003640 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003641}
3642
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003643void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003644{
Wanpeng Li991e7a02015-09-16 17:30:05 +08003645 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003646 return;
3647 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003648 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003649 spin_unlock(&vmx_vpid_lock);
3650}
3651
Yi Wang1e4329ee2018-11-08 11:22:21 +08003652static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003653 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08003654{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003655 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003656
3657 if (!cpu_has_vmx_msr_bitmap())
3658 return;
3659
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003660 if (static_branch_unlikely(&enable_evmcs))
3661 evmcs_touch_msr_bitmap();
3662
Sheng Yang25c5f222008-03-28 13:18:56 +08003663 /*
3664 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3665 * have the write-low and read-high bitmap offsets the wrong way round.
3666 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3667 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003668 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08003669 if (type & MSR_TYPE_R)
3670 /* read-low */
3671 __clear_bit(msr, msr_bitmap + 0x000 / f);
3672
3673 if (type & MSR_TYPE_W)
3674 /* write-low */
3675 __clear_bit(msr, msr_bitmap + 0x800 / f);
3676
Sheng Yang25c5f222008-03-28 13:18:56 +08003677 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3678 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08003679 if (type & MSR_TYPE_R)
3680 /* read-high */
3681 __clear_bit(msr, msr_bitmap + 0x400 / f);
3682
3683 if (type & MSR_TYPE_W)
3684 /* write-high */
3685 __clear_bit(msr, msr_bitmap + 0xc00 / f);
3686
3687 }
3688}
3689
Yi Wang1e4329ee2018-11-08 11:22:21 +08003690static __always_inline void vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003691 u32 msr, int type)
3692{
3693 int f = sizeof(unsigned long);
3694
3695 if (!cpu_has_vmx_msr_bitmap())
3696 return;
3697
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003698 if (static_branch_unlikely(&enable_evmcs))
3699 evmcs_touch_msr_bitmap();
3700
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003701 /*
3702 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3703 * have the write-low and read-high bitmap offsets the wrong way round.
3704 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3705 */
3706 if (msr <= 0x1fff) {
3707 if (type & MSR_TYPE_R)
3708 /* read-low */
3709 __set_bit(msr, msr_bitmap + 0x000 / f);
3710
3711 if (type & MSR_TYPE_W)
3712 /* write-low */
3713 __set_bit(msr, msr_bitmap + 0x800 / f);
3714
3715 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3716 msr &= 0x1fff;
3717 if (type & MSR_TYPE_R)
3718 /* read-high */
3719 __set_bit(msr, msr_bitmap + 0x400 / f);
3720
3721 if (type & MSR_TYPE_W)
3722 /* write-high */
3723 __set_bit(msr, msr_bitmap + 0xc00 / f);
3724
3725 }
3726}
3727
Yi Wang1e4329ee2018-11-08 11:22:21 +08003728static __always_inline void vmx_set_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003729 u32 msr, int type, bool value)
3730{
3731 if (value)
3732 vmx_enable_intercept_for_msr(msr_bitmap, msr, type);
3733 else
3734 vmx_disable_intercept_for_msr(msr_bitmap, msr, type);
3735}
3736
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003737static u8 vmx_msr_bitmap_mode(struct kvm_vcpu *vcpu)
Avi Kivity58972972009-02-24 22:26:47 +02003738{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003739 u8 mode = 0;
3740
3741 if (cpu_has_secondary_exec_ctrls() &&
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003742 (secondary_exec_controls_get(to_vmx(vcpu)) &
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003743 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
3744 mode |= MSR_BITMAP_MODE_X2APIC;
3745 if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
3746 mode |= MSR_BITMAP_MODE_X2APIC_APICV;
3747 }
3748
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003749 return mode;
Yang Zhang8d146952013-01-25 10:18:50 +08003750}
3751
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003752static void vmx_update_msr_bitmap_x2apic(unsigned long *msr_bitmap,
3753 u8 mode)
Yang Zhang8d146952013-01-25 10:18:50 +08003754{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003755 int msr;
3756
3757 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
3758 unsigned word = msr / BITS_PER_LONG;
3759 msr_bitmap[word] = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;
3760 msr_bitmap[word + (0x800 / sizeof(long))] = ~0;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08003761 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003762
3763 if (mode & MSR_BITMAP_MODE_X2APIC) {
3764 /*
3765 * TPR reads and writes can be virtualized even if virtual interrupt
3766 * delivery is not in use.
3767 */
3768 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW);
3769 if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
3770 vmx_enable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_R);
3771 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
3772 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
3773 }
3774 }
3775}
3776
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003777void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu)
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003778{
3779 struct vcpu_vmx *vmx = to_vmx(vcpu);
3780 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3781 u8 mode = vmx_msr_bitmap_mode(vcpu);
3782 u8 changed = mode ^ vmx->msr_bitmap_mode;
3783
3784 if (!changed)
3785 return;
3786
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003787 if (changed & (MSR_BITMAP_MODE_X2APIC | MSR_BITMAP_MODE_X2APIC_APICV))
3788 vmx_update_msr_bitmap_x2apic(msr_bitmap, mode);
3789
3790 vmx->msr_bitmap_mode = mode;
Avi Kivity58972972009-02-24 22:26:47 +02003791}
3792
Chao Pengb08c2892018-10-24 16:05:15 +08003793void pt_update_intercept_for_msr(struct vcpu_vmx *vmx)
3794{
3795 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3796 bool flag = !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
3797 u32 i;
3798
3799 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_STATUS,
3800 MSR_TYPE_RW, flag);
3801 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_BASE,
3802 MSR_TYPE_RW, flag);
3803 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_MASK,
3804 MSR_TYPE_RW, flag);
3805 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_CR3_MATCH,
3806 MSR_TYPE_RW, flag);
3807 for (i = 0; i < vmx->pt_desc.addr_range; i++) {
3808 vmx_set_intercept_for_msr(msr_bitmap,
3809 MSR_IA32_RTIT_ADDR0_A + i * 2, MSR_TYPE_RW, flag);
3810 vmx_set_intercept_for_msr(msr_bitmap,
3811 MSR_IA32_RTIT_ADDR0_B + i * 2, MSR_TYPE_RW, flag);
3812 }
3813}
3814
Liran Alone6c67d82018-09-04 10:56:52 +03003815static bool vmx_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
3816{
3817 struct vcpu_vmx *vmx = to_vmx(vcpu);
3818 void *vapic_page;
3819 u32 vppr;
3820 int rvi;
3821
3822 if (WARN_ON_ONCE(!is_guest_mode(vcpu)) ||
3823 !nested_cpu_has_vid(get_vmcs12(vcpu)) ||
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003824 WARN_ON_ONCE(!vmx->nested.virtual_apic_map.gfn))
Liran Alone6c67d82018-09-04 10:56:52 +03003825 return false;
3826
Paolo Bonzini7e712682018-10-03 13:44:26 +02003827 rvi = vmx_get_rvi();
Liran Alone6c67d82018-09-04 10:56:52 +03003828
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003829 vapic_page = vmx->nested.virtual_apic_map.hva;
Liran Alone6c67d82018-09-04 10:56:52 +03003830 vppr = *((u32 *)(vapic_page + APIC_PROCPRI));
Liran Alone6c67d82018-09-04 10:56:52 +03003831
3832 return ((rvi & 0xf0) > (vppr & 0xf0));
3833}
3834
Wincy Van06a55242017-04-28 13:13:59 +08003835static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
3836 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003837{
3838#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08003839 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
3840
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003841 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08003842 /*
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003843 * The vector of interrupt to be delivered to vcpu had
3844 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08003845 *
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003846 * Following cases will be reached in this block, and
3847 * we always send a notification event in all cases as
3848 * explained below.
3849 *
3850 * Case 1: vcpu keeps in non-root mode. Sending a
3851 * notification event posts the interrupt to vcpu.
3852 *
3853 * Case 2: vcpu exits to root mode and is still
3854 * runnable. PIR will be synced to vIRR before the
3855 * next vcpu entry. Sending a notification event in
3856 * this case has no effect, as vcpu is not in root
3857 * mode.
3858 *
3859 * Case 3: vcpu exits to root mode and is blocked.
3860 * vcpu_block() has already synced PIR to vIRR and
3861 * never blocks vcpu if vIRR is not cleared. Therefore,
3862 * a blocked vcpu here does not wait for any requested
3863 * interrupts in PIR, and sending a notification event
3864 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08003865 */
Feng Wu28b835d2015-09-18 22:29:54 +08003866
Wincy Van06a55242017-04-28 13:13:59 +08003867 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003868 return true;
3869 }
3870#endif
3871 return false;
3872}
3873
Wincy Van705699a2015-02-03 23:58:17 +08003874static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
3875 int vector)
3876{
3877 struct vcpu_vmx *vmx = to_vmx(vcpu);
3878
3879 if (is_guest_mode(vcpu) &&
3880 vector == vmx->nested.posted_intr_nv) {
Wincy Van705699a2015-02-03 23:58:17 +08003881 /*
3882 * If a posted intr is not recognized by hardware,
3883 * we will accomplish it in the next vmentry.
3884 */
3885 vmx->nested.pi_pending = true;
3886 kvm_make_request(KVM_REQ_EVENT, vcpu);
Liran Alon6b697712017-11-09 20:27:20 +02003887 /* the PIR and ON have been set by L1. */
3888 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
3889 kvm_vcpu_kick(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08003890 return 0;
3891 }
3892 return -1;
3893}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003894/*
Yang Zhanga20ed542013-04-11 19:25:15 +08003895 * Send interrupt to vcpu via posted interrupt way.
3896 * 1. If target vcpu is running(non-root mode), send posted interrupt
3897 * notification to vcpu and hardware will sync PIR to vIRR atomically.
3898 * 2. If target vcpu isn't running(root mode), kick it to pick up the
3899 * interrupt from PIR in next vmentry.
3900 */
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003901static int vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
Yang Zhanga20ed542013-04-11 19:25:15 +08003902{
3903 struct vcpu_vmx *vmx = to_vmx(vcpu);
3904 int r;
3905
Wincy Van705699a2015-02-03 23:58:17 +08003906 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
3907 if (!r)
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003908 return 0;
3909
3910 if (!vcpu->arch.apicv_active)
3911 return -1;
Wincy Van705699a2015-02-03 23:58:17 +08003912
Yang Zhanga20ed542013-04-11 19:25:15 +08003913 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003914 return 0;
Yang Zhanga20ed542013-04-11 19:25:15 +08003915
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003916 /* If a previous notification has sent the IPI, nothing to do. */
3917 if (pi_test_and_set_on(&vmx->pi_desc))
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003918 return 0;
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003919
Wincy Van06a55242017-04-28 13:13:59 +08003920 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08003921 kvm_vcpu_kick(vcpu);
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003922
3923 return 0;
Yang Zhanga20ed542013-04-11 19:25:15 +08003924}
3925
Avi Kivity6aa8b732006-12-10 02:21:36 -08003926/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003927 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
3928 * will not change in the lifetime of the guest.
3929 * Note that host-state that does change is set elsewhere. E.g., host-state
3930 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
3931 */
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003932void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003933{
3934 u32 low32, high32;
3935 unsigned long tmpl;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003936 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003937
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07003938 cr0 = read_cr0();
3939 WARN_ON(cr0 & X86_CR0_TS);
3940 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003941
3942 /*
3943 * Save the most likely value for this task's CR3 in the VMCS.
3944 * We can't use __get_current_cr3_fast() because we're not atomic.
3945 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07003946 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003947 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003948 vmx->loaded_vmcs->host_state.cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003949
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003950 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003951 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003952 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003953 vmx->loaded_vmcs->host_state.cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003954
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003955 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003956#ifdef CONFIG_X86_64
3957 /*
3958 * Load null selectors, so we can avoid reloading them in
Sean Christopherson6d6095b2018-07-23 12:32:44 -07003959 * vmx_prepare_switch_to_host(), in case userspace uses
3960 * the null selectors too (the expected case).
Avi Kivityb2da15a2012-05-13 19:53:24 +03003961 */
3962 vmcs_write16(HOST_DS_SELECTOR, 0);
3963 vmcs_write16(HOST_ES_SELECTOR, 0);
3964#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003965 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3966 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003967#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003968 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3969 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
3970
Sean Christopherson23420802019-04-19 22:50:57 -07003971 vmcs_writel(HOST_IDTR_BASE, host_idt_base); /* 22.2.4 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003972
Sean Christopherson453eafb2018-12-20 12:25:17 -08003973 vmcs_writel(HOST_RIP, (unsigned long)vmx_vmexit); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003974
3975 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
3976 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
3977 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
3978 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
3979
3980 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
3981 rdmsr(MSR_IA32_CR_PAT, low32, high32);
3982 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
3983 }
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003984
Sean Christophersonc73da3f2018-12-03 13:53:00 -08003985 if (cpu_has_load_ia32_efer())
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003986 vmcs_write64(HOST_IA32_EFER, host_efer);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003987}
3988
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003989void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003990{
3991 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
3992 if (enable_ept)
3993 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03003994 if (is_guest_mode(&vmx->vcpu))
3995 vmx->vcpu.arch.cr4_guest_owned_bits &=
3996 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003997 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
3998}
3999
Sean Christophersonc075c3e2019-05-07 12:17:53 -07004000u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
Yang Zhang01e439b2013-04-11 19:25:12 +08004001{
4002 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4003
Andrey Smetanind62caab2015-11-10 15:36:33 +03004004 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08004005 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004006
4007 if (!enable_vnmi)
4008 pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;
4009
Sean Christopherson804939e2019-05-07 12:18:05 -07004010 if (!enable_preemption_timer)
4011 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
4012
Yang Zhang01e439b2013-04-11 19:25:12 +08004013 return pin_based_exec_ctrl;
4014}
4015
Andrey Smetanind62caab2015-11-10 15:36:33 +03004016static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
4017{
4018 struct vcpu_vmx *vmx = to_vmx(vcpu);
4019
Sean Christophersonc5f2c762019-05-07 12:17:55 -07004020 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03004021 if (cpu_has_secondary_exec_ctrls()) {
4022 if (kvm_vcpu_apicv_active(vcpu))
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07004023 secondary_exec_controls_setbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03004024 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4025 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4026 else
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07004027 secondary_exec_controls_clearbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03004028 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4029 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4030 }
4031
4032 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004033 vmx_update_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03004034}
4035
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08004036u32 vmx_exec_control(struct vcpu_vmx *vmx)
4037{
4038 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
4039
4040 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4041 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4042
4043 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
4044 exec_control &= ~CPU_BASED_TPR_SHADOW;
4045#ifdef CONFIG_X86_64
4046 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4047 CPU_BASED_CR8_LOAD_EXITING;
4048#endif
4049 }
4050 if (!enable_ept)
4051 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4052 CPU_BASED_CR3_LOAD_EXITING |
4053 CPU_BASED_INVLPG_EXITING;
4054 if (kvm_mwait_in_guest(vmx->vcpu.kvm))
4055 exec_control &= ~(CPU_BASED_MWAIT_EXITING |
4056 CPU_BASED_MONITOR_EXITING);
4057 if (kvm_hlt_in_guest(vmx->vcpu.kvm))
4058 exec_control &= ~CPU_BASED_HLT_EXITING;
4059 return exec_control;
4060}
4061
4062
Paolo Bonzini80154d72017-08-24 13:55:35 +02004063static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004064{
Paolo Bonzini80154d72017-08-24 13:55:35 +02004065 struct kvm_vcpu *vcpu = &vmx->vcpu;
4066
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004067 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004068
Sean Christopherson2ef76192020-03-02 15:56:22 -08004069 if (vmx_pt_mode_is_system())
Chao Pengf99e3da2018-10-24 16:05:10 +08004070 exec_control &= ~(SECONDARY_EXEC_PT_USE_GPA | SECONDARY_EXEC_PT_CONCEAL_VMX);
Paolo Bonzini80154d72017-08-24 13:55:35 +02004071 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004072 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4073 if (vmx->vpid == 0)
4074 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4075 if (!enable_ept) {
4076 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4077 enable_unrestricted_guest = 0;
4078 }
4079 if (!enable_unrestricted_guest)
4080 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
Wanpeng Lib31c1142018-03-12 04:53:04 -07004081 if (kvm_pause_in_guest(vmx->vcpu.kvm))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004082 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02004083 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004084 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4085 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004086 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004087
4088 /* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
4089 * in vmx_set_cr4. */
4090 exec_control &= ~SECONDARY_EXEC_DESC;
4091
Abel Gordonabc4fc52013-04-18 14:35:25 +03004092 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4093 (handle_vmptrld).
4094 We can NOT enable shadow_vmcs here because we don't have yet
4095 a current VMCS12
4096 */
4097 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08004098
4099 if (!enable_pml)
4100 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08004101
Paolo Bonzini3db13482017-08-24 14:48:03 +02004102 if (vmx_xsaves_supported()) {
4103 /* Exposing XSAVES only when XSAVE is exposed */
4104 bool xsaves_enabled =
Sean Christopherson96be4e02019-12-10 14:44:15 -08004105 boot_cpu_has(X86_FEATURE_XSAVE) &&
Paolo Bonzini3db13482017-08-24 14:48:03 +02004106 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
4107 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
4108
Aaron Lewis72041602019-10-21 16:30:20 -07004109 vcpu->arch.xsaves_enabled = xsaves_enabled;
4110
Paolo Bonzini3db13482017-08-24 14:48:03 +02004111 if (!xsaves_enabled)
4112 exec_control &= ~SECONDARY_EXEC_XSAVES;
4113
4114 if (nested) {
4115 if (xsaves_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004116 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini3db13482017-08-24 14:48:03 +02004117 SECONDARY_EXEC_XSAVES;
4118 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004119 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini3db13482017-08-24 14:48:03 +02004120 ~SECONDARY_EXEC_XSAVES;
4121 }
4122 }
4123
Sean Christophersona7a200e2020-03-02 15:56:58 -08004124 if (cpu_has_vmx_rdtscp()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004125 bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
4126 if (!rdtscp_enabled)
4127 exec_control &= ~SECONDARY_EXEC_RDTSCP;
4128
4129 if (nested) {
4130 if (rdtscp_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004131 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004132 SECONDARY_EXEC_RDTSCP;
4133 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004134 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004135 ~SECONDARY_EXEC_RDTSCP;
4136 }
4137 }
4138
Sean Christopherson5ffec6f2020-03-02 15:56:34 -08004139 if (cpu_has_vmx_invpcid()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004140 /* Exposing INVPCID only when PCID is exposed */
4141 bool invpcid_enabled =
4142 guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
4143 guest_cpuid_has(vcpu, X86_FEATURE_PCID);
4144
4145 if (!invpcid_enabled) {
4146 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
4147 guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
4148 }
4149
4150 if (nested) {
4151 if (invpcid_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004152 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004153 SECONDARY_EXEC_ENABLE_INVPCID;
4154 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004155 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004156 ~SECONDARY_EXEC_ENABLE_INVPCID;
4157 }
4158 }
4159
Jim Mattson45ec3682017-08-23 16:32:04 -07004160 if (vmx_rdrand_supported()) {
4161 bool rdrand_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDRAND);
4162 if (rdrand_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004163 exec_control &= ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004164
4165 if (nested) {
4166 if (rdrand_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004167 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004168 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004169 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004170 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004171 ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004172 }
4173 }
4174
Jim Mattson75f4fc82017-08-23 16:32:03 -07004175 if (vmx_rdseed_supported()) {
4176 bool rdseed_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDSEED);
4177 if (rdseed_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004178 exec_control &= ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004179
4180 if (nested) {
4181 if (rdseed_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004182 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004183 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004184 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004185 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004186 ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004187 }
4188 }
4189
Tao Xue69e72fa2019-07-16 14:55:49 +08004190 if (vmx_waitpkg_supported()) {
4191 bool waitpkg_enabled =
4192 guest_cpuid_has(vcpu, X86_FEATURE_WAITPKG);
4193
4194 if (!waitpkg_enabled)
4195 exec_control &= ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4196
4197 if (nested) {
4198 if (waitpkg_enabled)
4199 vmx->nested.msrs.secondary_ctls_high |=
4200 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4201 else
4202 vmx->nested.msrs.secondary_ctls_high &=
4203 ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4204 }
4205 }
4206
Paolo Bonzini80154d72017-08-24 13:55:35 +02004207 vmx->secondary_exec_control = exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004208}
4209
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004210static void ept_set_mmio_spte_mask(void)
4211{
4212 /*
4213 * EPT Misconfigurations can be generated if the value of bits 2:0
4214 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004215 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07004216 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
Sean Christopherson4af77152019-08-01 13:35:22 -07004217 VMX_EPT_MISCONFIG_WX_VALUE, 0);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004218}
4219
Wanpeng Lif53cd632014-12-02 19:14:58 +08004220#define VMX_XSS_EXIT_BITMAP 0
Avi Kivity6aa8b732006-12-10 02:21:36 -08004221
Sean Christopherson944c3462018-12-03 13:53:09 -08004222/*
Xiaoyao Li1b842922019-10-20 17:11:01 +08004223 * Noting that the initialization of Guest-state Area of VMCS is in
4224 * vmx_vcpu_reset().
Sean Christopherson944c3462018-12-03 13:53:09 -08004225 */
Xiaoyao Li1b842922019-10-20 17:11:01 +08004226static void init_vmcs(struct vcpu_vmx *vmx)
Sean Christopherson944c3462018-12-03 13:53:09 -08004227{
Sean Christopherson944c3462018-12-03 13:53:09 -08004228 if (nested)
Xiaoyao Li1b842922019-10-20 17:11:01 +08004229 nested_vmx_set_vmcs_shadowing_bitmap();
Sean Christopherson944c3462018-12-03 13:53:09 -08004230
Sheng Yang25c5f222008-03-28 13:18:56 +08004231 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004232 vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
Sheng Yang25c5f222008-03-28 13:18:56 +08004233
Avi Kivity6aa8b732006-12-10 02:21:36 -08004234 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4235
Avi Kivity6aa8b732006-12-10 02:21:36 -08004236 /* Control */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004237 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004238
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004239 exec_controls_set(vmx, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004240
Dan Williamsdfa169b2016-06-02 11:17:24 -07004241 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004242 vmx_compute_secondary_exec_control(vmx);
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004243 secondary_exec_controls_set(vmx, vmx->secondary_exec_control);
Dan Williamsdfa169b2016-06-02 11:17:24 -07004244 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004245
Andrey Smetanind62caab2015-11-10 15:36:33 +03004246 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004247 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4248 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4249 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4250 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4251
4252 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004253
Li RongQing0bcf2612015-12-03 13:29:34 +08004254 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08004255 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004256 }
4257
Wanpeng Lib31c1142018-03-12 04:53:04 -07004258 if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004259 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004260 vmx->ple_window = ple_window;
4261 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004262 }
4263
Xiao Guangrongc3707952011-07-12 03:28:04 +08004264 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4265 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004266 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4267
Avi Kivity9581d442010-10-19 16:46:55 +02004268 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4269 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004270 vmx_set_constant_host_state(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004271 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4272 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004273
Bandan Das2a499e42017-08-03 15:54:41 -04004274 if (cpu_has_vmx_vmfunc())
4275 vmcs_write64(VM_FUNCTION_CONTROL, 0);
4276
Eddie Dong2cc51562007-05-21 07:28:09 +03004277 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4278 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004279 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
Eddie Dong2cc51562007-05-21 07:28:09 +03004280 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004281 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004282
Radim Krčmář74545702015-04-27 15:11:25 +02004283 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4284 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004285
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004286 vm_exit_controls_set(vmx, vmx_vmexit_ctrl());
Avi Kivity6aa8b732006-12-10 02:21:36 -08004287
4288 /* 22.2.1, 20.8.1 */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004289 vm_entry_controls_set(vmx, vmx_vmentry_ctrl());
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004290
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004291 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
4292 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
4293
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004294 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004295
Xiaoyao Li35fbe0d2019-10-20 17:10:58 +08004296 if (vmx->vpid != 0)
4297 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4298
Wanpeng Lif53cd632014-12-02 19:14:58 +08004299 if (vmx_xsaves_supported())
4300 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4301
Peter Feiner4e595162016-07-07 14:49:58 -07004302 if (enable_pml) {
Peter Feiner4e595162016-07-07 14:49:58 -07004303 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
4304 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
4305 }
Sean Christopherson0b665d32018-08-14 09:33:34 -07004306
4307 if (cpu_has_vmx_encls_vmexit())
4308 vmcs_write64(ENCLS_EXITING_BITMAP, -1ull);
Chao Peng2ef444f2018-10-24 16:05:12 +08004309
Sean Christopherson2ef76192020-03-02 15:56:22 -08004310 if (vmx_pt_mode_is_host_guest()) {
Chao Peng2ef444f2018-10-24 16:05:12 +08004311 memset(&vmx->pt_desc, 0, sizeof(vmx->pt_desc));
4312 /* Bit[6~0] are forced to 1, writes are ignored. */
4313 vmx->pt_desc.guest.output_mask = 0x7F;
4314 vmcs_write64(GUEST_IA32_RTIT_CTL, 0);
4315 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004316}
4317
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004318static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004319{
4320 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004321 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004322 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004323
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004324 vmx->rmode.vm86_active = 0;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004325 vmx->spec_ctrl = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004326
Tao Xu6e3ba4a2019-07-16 14:55:50 +08004327 vmx->msr_ia32_umwait_control = 0;
4328
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004329 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Wanpeng Li95c06542019-09-05 14:26:28 +08004330 vmx->hv_deadline_tsc = -1;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004331 kvm_set_cr8(vcpu, 0);
4332
4333 if (!init_event) {
4334 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
4335 MSR_IA32_APICBASE_ENABLE;
4336 if (kvm_vcpu_is_reset_bsp(vcpu))
4337 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4338 apic_base_msr.host_initiated = true;
4339 kvm_set_apic_base(vcpu, &apic_base_msr);
4340 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004341
Avi Kivity2fb92db2011-04-27 19:42:18 +03004342 vmx_segment_cache_clear(vmx);
4343
Avi Kivity5706be02008-08-20 15:07:31 +03004344 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004345 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004346 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004347
4348 seg_setup(VCPU_SREG_DS);
4349 seg_setup(VCPU_SREG_ES);
4350 seg_setup(VCPU_SREG_FS);
4351 seg_setup(VCPU_SREG_GS);
4352 seg_setup(VCPU_SREG_SS);
4353
4354 vmcs_write16(GUEST_TR_SELECTOR, 0);
4355 vmcs_writel(GUEST_TR_BASE, 0);
4356 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4357 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4358
4359 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4360 vmcs_writel(GUEST_LDTR_BASE, 0);
4361 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4362 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4363
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004364 if (!init_event) {
4365 vmcs_write32(GUEST_SYSENTER_CS, 0);
4366 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4367 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4368 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4369 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004370
Wanpeng Lic37c2872017-11-20 14:52:21 -08004371 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
Jan Kiszka66450a22013-03-13 12:42:34 +01004372 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004373
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004374 vmcs_writel(GUEST_GDTR_BASE, 0);
4375 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4376
4377 vmcs_writel(GUEST_IDTR_BASE, 0);
4378 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4379
Anthony Liguori443381a2010-12-06 10:53:38 -06004380 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004381 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004382 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Wanpeng Lia554d202017-10-11 05:10:19 -07004383 if (kvm_mpx_supported())
4384 vmcs_write64(GUEST_BNDCFGS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004385
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004386 setup_msrs(vmx);
4387
Avi Kivity6aa8b732006-12-10 02:21:36 -08004388 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4389
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004390 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08004391 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004392 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08004393 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004394 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004395 vmcs_write32(TPR_THRESHOLD, 0);
4396 }
4397
Paolo Bonzinia73896c2014-11-02 07:54:30 +01004398 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004399
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004400 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004401 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06004402 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004403 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02004404 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004405
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004406 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004407
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004408 vpid_sync_context(vmx->vpid);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004409 if (init_event)
4410 vmx_clear_hlt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004411}
4412
Jan Kiszkac9a79532014-03-07 20:03:15 +01004413static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004414{
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08004415 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004416}
4417
Jan Kiszkac9a79532014-03-07 20:03:15 +01004418static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004419{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004420 if (!enable_vnmi ||
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004421 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01004422 enable_irq_window(vcpu);
4423 return;
4424 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004425
Xiaoyao Li4e2a0bc2019-12-06 16:45:25 +08004426 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004427}
4428
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004429static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004430{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004431 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004432 uint32_t intr;
4433 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004434
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004435 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004436
Avi Kivityfa89a812008-09-01 15:57:51 +03004437 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004438 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004439 int inc_eip = 0;
4440 if (vcpu->arch.interrupt.soft)
4441 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004442 kvm_inject_realmode_interrupt(vcpu, irq, inc_eip);
Eddie Dong85f455f2007-07-06 12:20:49 +03004443 return;
4444 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004445 intr = irq | INTR_INFO_VALID_MASK;
4446 if (vcpu->arch.interrupt.soft) {
4447 intr |= INTR_TYPE_SOFT_INTR;
4448 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4449 vmx->vcpu.arch.event_exit_inst_len);
4450 } else
4451 intr |= INTR_TYPE_EXT_INTR;
4452 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004453
4454 vmx_clear_hlt(vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004455}
4456
Sheng Yangf08864b2008-05-15 18:23:25 +08004457static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4458{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004459 struct vcpu_vmx *vmx = to_vmx(vcpu);
4460
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004461 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004462 /*
4463 * Tracking the NMI-blocked state in software is built upon
4464 * finding the next open IRQ window. This, in turn, depends on
4465 * well-behaving guests: They have to keep IRQs disabled at
4466 * least as long as the NMI handler runs. Otherwise we may
4467 * cause NMI nesting, maybe breaking the guest. But as this is
4468 * highly unlikely, we can live with the residual risk.
4469 */
4470 vmx->loaded_vmcs->soft_vnmi_blocked = 1;
4471 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4472 }
4473
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004474 ++vcpu->stat.nmi_injections;
4475 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004476
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004477 if (vmx->rmode.vm86_active) {
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004478 kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004479 return;
4480 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08004481
Sheng Yangf08864b2008-05-15 18:23:25 +08004482 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4483 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004484
4485 vmx_clear_hlt(vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08004486}
4487
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004488bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004489{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004490 struct vcpu_vmx *vmx = to_vmx(vcpu);
4491 bool masked;
4492
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004493 if (!enable_vnmi)
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004494 return vmx->loaded_vmcs->soft_vnmi_blocked;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004495 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02004496 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004497 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
4498 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4499 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004500}
4501
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004502void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004503{
4504 struct vcpu_vmx *vmx = to_vmx(vcpu);
4505
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004506 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004507 if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
4508 vmx->loaded_vmcs->soft_vnmi_blocked = masked;
4509 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4510 }
4511 } else {
4512 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4513 if (masked)
4514 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4515 GUEST_INTR_STATE_NMI);
4516 else
4517 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4518 GUEST_INTR_STATE_NMI);
4519 }
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004520}
4521
Sean Christopherson1b660b62020-04-22 19:25:44 -07004522bool vmx_nmi_blocked(struct kvm_vcpu *vcpu)
4523{
4524 if (is_guest_mode(vcpu) && nested_exit_on_nmi(vcpu))
4525 return false;
4526
4527 if (!enable_vnmi && to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
4528 return true;
4529
4530 return (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4531 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI |
4532 GUEST_INTR_STATE_NMI));
4533}
4534
Paolo Bonzinic300ab92020-04-23 14:08:58 -04004535static bool vmx_nmi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
Jan Kiszka2505dc92013-04-14 12:12:47 +02004536{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004537 if (to_vmx(vcpu)->nested.nested_run_pending)
Sean Christopherson88c604b2020-04-22 19:25:41 -07004538 return false;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004539
Paolo Bonzinic300ab92020-04-23 14:08:58 -04004540 /* An NMI must not be injected into L2 if it's supposed to VM-Exit. */
4541 if (for_injection && is_guest_mode(vcpu) && nested_exit_on_nmi(vcpu))
4542 return false;
4543
Sean Christopherson1b660b62020-04-22 19:25:44 -07004544 return !vmx_nmi_blocked(vcpu);
4545}
Sean Christopherson429ab572020-04-22 19:25:42 -07004546
Sean Christopherson1b660b62020-04-22 19:25:44 -07004547bool vmx_interrupt_blocked(struct kvm_vcpu *vcpu)
4548{
4549 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
Sean Christopherson88c604b2020-04-22 19:25:41 -07004550 return false;
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004551
Sean Christopherson7ab0abd2020-04-22 19:25:50 -07004552 return !(vmx_get_rflags(vcpu) & X86_EFLAGS_IF) ||
Sean Christopherson1b660b62020-04-22 19:25:44 -07004553 (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4554 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Jan Kiszka2505dc92013-04-14 12:12:47 +02004555}
4556
Paolo Bonzinic300ab92020-04-23 14:08:58 -04004557static bool vmx_interrupt_allowed(struct kvm_vcpu *vcpu, bool for_injection)
Gleb Natapov78646122009-03-23 12:12:11 +02004558{
Sean Christophersona1c77ab2020-03-02 22:27:35 -08004559 if (to_vmx(vcpu)->nested.nested_run_pending)
4560 return false;
4561
Paolo Bonzinic300ab92020-04-23 14:08:58 -04004562 /*
4563 * An IRQ must not be injected into L2 if it's supposed to VM-Exit,
4564 * e.g. if the IRQ arrived asynchronously after checking nested events.
4565 */
4566 if (for_injection && is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
4567 return false;
4568
Sean Christopherson1b660b62020-04-22 19:25:44 -07004569 return !vmx_interrupt_blocked(vcpu);
Gleb Natapov78646122009-03-23 12:12:11 +02004570}
4571
Izik Eiduscbc94022007-10-25 00:29:55 +02004572static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4573{
4574 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02004575
Sean Christophersonf7eaeb02018-03-05 12:04:36 -08004576 if (enable_unrestricted_guest)
4577 return 0;
4578
Peter Xu6a3c6232020-01-09 09:57:16 -05004579 mutex_lock(&kvm->slots_lock);
4580 ret = __x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
4581 PAGE_SIZE * 3);
4582 mutex_unlock(&kvm->slots_lock);
4583
Izik Eiduscbc94022007-10-25 00:29:55 +02004584 if (ret)
4585 return ret;
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004586 to_kvm_vmx(kvm)->tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004587 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02004588}
4589
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004590static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
4591{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004592 to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004593 return 0;
4594}
4595
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004596static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004597{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004598 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004599 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004600 /*
4601 * Update instruction length as we may reinject the exception
4602 * from user space while in guest debugging mode.
4603 */
4604 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4605 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004606 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004607 return false;
4608 /* fall through */
4609 case DB_VECTOR:
4610 if (vcpu->guest_debug &
4611 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4612 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004613 /* fall through */
4614 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004615 case OF_VECTOR:
4616 case BR_VECTOR:
4617 case UD_VECTOR:
4618 case DF_VECTOR:
4619 case SS_VECTOR:
4620 case GP_VECTOR:
4621 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004622 return true;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004623 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004624 return false;
4625}
4626
4627static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4628 int vec, u32 err_code)
4629{
4630 /*
4631 * Instruction with address size override prefix opcode 0x67
4632 * Cause the #SS fault with 0 error code in VM86 mode.
4633 */
4634 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004635 if (kvm_emulate_instruction(vcpu, 0)) {
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004636 if (vcpu->arch.halt_request) {
4637 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06004638 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004639 }
4640 return 1;
4641 }
4642 return 0;
4643 }
4644
4645 /*
4646 * Forward all other exceptions that are valid in real mode.
4647 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4648 * the required debugging infrastructure rework.
4649 */
4650 kvm_queue_exception(vcpu, vec);
4651 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004652}
4653
Andi Kleena0861c02009-06-08 17:37:09 +08004654/*
4655 * Trigger machine check on the host. We assume all the MSRs are already set up
4656 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4657 * We pass a fake environment to the machine check handler because we want
4658 * the guest to be always treated like user space, no matter what context
4659 * it used internally.
4660 */
4661static void kvm_machine_check(void)
4662{
Uros Bizjakfb56baa2020-04-14 09:14:14 +02004663#if defined(CONFIG_X86_MCE)
Andi Kleena0861c02009-06-08 17:37:09 +08004664 struct pt_regs regs = {
4665 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4666 .flags = X86_EFLAGS_IF,
4667 };
4668
4669 do_machine_check(&regs, 0);
4670#endif
4671}
4672
Avi Kivity851ba692009-08-24 11:10:17 +03004673static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004674{
Sean Christopherson95b5a482019-04-19 22:50:59 -07004675 /* handled by vmx_vcpu_run() */
Andi Kleena0861c02009-06-08 17:37:09 +08004676 return 1;
4677}
4678
Xiaoyao Lie6f8b6c2020-04-10 13:54:02 +02004679/*
4680 * If the host has split lock detection disabled, then #AC is
4681 * unconditionally injected into the guest, which is the pre split lock
4682 * detection behaviour.
4683 *
4684 * If the host has split lock detection enabled then #AC is
4685 * only injected into the guest when:
4686 * - Guest CPL == 3 (user mode)
4687 * - Guest has #AC detection enabled in CR0
4688 * - Guest EFLAGS has AC bit set
4689 */
4690static inline bool guest_inject_ac(struct kvm_vcpu *vcpu)
4691{
4692 if (!boot_cpu_has(X86_FEATURE_SPLIT_LOCK_DETECT))
4693 return true;
4694
4695 return vmx_get_cpl(vcpu) == 3 && kvm_read_cr0_bits(vcpu, X86_CR0_AM) &&
4696 (kvm_get_rflags(vcpu) & X86_EFLAGS_AC);
4697}
4698
Sean Christopherson95b5a482019-04-19 22:50:59 -07004699static int handle_exception_nmi(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004700{
Avi Kivity1155f762007-11-22 11:30:47 +02004701 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004702 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004703 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004704 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004705 u32 vect_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004706
Avi Kivity1155f762007-11-22 11:30:47 +02004707 vect_info = vmx->idt_vectoring_info;
Sean Christophersonf27ad732020-04-27 10:18:37 -07004708 intr_info = vmx_get_intr_info(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004709
Paolo Bonzini2ea72032019-06-06 14:57:25 +02004710 if (is_machine_check(intr_info) || is_nmi(intr_info))
Sean Christopherson95b5a482019-04-19 22:50:59 -07004711 return 1; /* handled by handle_exception_nmi_irqoff() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004712
Wanpeng Li082d06e2018-04-03 16:28:48 -07004713 if (is_invalid_opcode(intr_info))
4714 return handle_ud(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004715
Avi Kivity6aa8b732006-12-10 02:21:36 -08004716 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004717 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004718 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004719
Liran Alon9e869482018-03-12 13:12:51 +02004720 if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
4721 WARN_ON_ONCE(!enable_vmware_backdoor);
Sean Christophersona6c6ed12019-08-27 14:40:30 -07004722
4723 /*
4724 * VMware backdoor emulation on #GP interception only handles
4725 * IN{S}, OUT{S}, and RDPMC, none of which generate a non-zero
4726 * error code on #GP.
4727 */
4728 if (error_code) {
4729 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
4730 return 1;
4731 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004732 return kvm_emulate_instruction(vcpu, EMULTYPE_VMWARE_GP);
Liran Alon9e869482018-03-12 13:12:51 +02004733 }
4734
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004735 /*
4736 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4737 * MMIO, it is better to report an internal error.
4738 * See the comments in vmx_handle_exit.
4739 */
4740 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4741 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4742 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4743 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004744 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004745 vcpu->run->internal.data[0] = vect_info;
4746 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004747 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004748 return 0;
4749 }
4750
Avi Kivity6aa8b732006-12-10 02:21:36 -08004751 if (is_page_fault(intr_info)) {
Sean Christopherson5addc232020-04-15 13:34:53 -07004752 cr2 = vmx_get_exit_qual(vcpu);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07004753 /* EPT won't cause page fault directly */
4754 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
Paolo Bonzinid0006532017-08-11 18:36:43 +02004755 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004756 }
4757
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004758 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004759
4760 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4761 return handle_rmode_exception(vcpu, ex_no, error_code);
4762
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004763 switch (ex_no) {
4764 case DB_VECTOR:
Sean Christopherson5addc232020-04-15 13:34:53 -07004765 dr6 = vmx_get_exit_qual(vcpu);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004766 if (!(vcpu->guest_debug &
4767 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Linus Torvalds32d43cd2018-03-20 12:16:59 -07004768 if (is_icebp(intr_info))
Sean Christopherson1957aa62019-08-27 14:40:39 -07004769 WARN_ON(!skip_emulated_instruction(vcpu));
Huw Daviesfd2a4452014-04-16 10:02:51 +01004770
Paolo Bonzini4d5523c2020-05-05 07:33:20 -04004771 kvm_queue_exception_p(vcpu, DB_VECTOR, dr6);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004772 return 1;
4773 }
Peter Xu13196632020-05-05 16:49:58 -04004774 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1 | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004775 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4776 /* fall through */
4777 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004778 /*
4779 * Update instruction length as we may reinject #BP from
4780 * user space while in guest debugging mode. Reading it for
4781 * #DB as well causes no harm, it is not used in that case.
4782 */
4783 vmx->vcpu.arch.event_exit_inst_len =
4784 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004785 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004786 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004787 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4788 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004789 break;
Xiaoyao Lie6f8b6c2020-04-10 13:54:02 +02004790 case AC_VECTOR:
4791 if (guest_inject_ac(vcpu)) {
4792 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
4793 return 1;
4794 }
4795
4796 /*
4797 * Handle split lock. Depending on detection mode this will
4798 * either warn and disable split lock detection for this
4799 * task or force SIGBUS on it.
4800 */
4801 if (handle_guest_split_lock(kvm_rip_read(vcpu)))
4802 return 1;
4803 fallthrough;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004804 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004805 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4806 kvm_run->ex.exception = ex_no;
4807 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004808 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004809 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004810 return 0;
4811}
4812
Andrea Arcangelif399e602019-11-04 17:59:58 -05004813static __always_inline int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004814{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004815 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004816 return 1;
4817}
4818
Avi Kivity851ba692009-08-24 11:10:17 +03004819static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004820{
Avi Kivity851ba692009-08-24 11:10:17 +03004821 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07004822 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08004823 return 0;
4824}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004825
Avi Kivity851ba692009-08-24 11:10:17 +03004826static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004827{
He, Qingbfdaab02007-09-12 14:18:28 +08004828 unsigned long exit_qualification;
Sean Christophersondca7f122018-03-08 08:57:27 -08004829 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004830 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004831
Sean Christopherson5addc232020-04-15 13:34:53 -07004832 exit_qualification = vmx_get_exit_qual(vcpu);
Avi Kivity039576c2007-03-20 12:46:50 +02004833 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004834
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004835 ++vcpu->stat.io_exits;
4836
Sean Christopherson432baf62018-03-08 08:57:26 -08004837 if (string)
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004838 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004839
4840 port = exit_qualification >> 16;
4841 size = (exit_qualification & 7) + 1;
Sean Christopherson432baf62018-03-08 08:57:26 -08004842 in = (exit_qualification & 8) != 0;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004843
Sean Christophersondca7f122018-03-08 08:57:27 -08004844 return kvm_fast_pio(vcpu, size, port, in);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004845}
4846
Ingo Molnar102d8322007-02-19 14:37:47 +02004847static void
4848vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4849{
4850 /*
4851 * Patch in the VMCALL instruction:
4852 */
4853 hypercall[0] = 0x0f;
4854 hypercall[1] = 0x01;
4855 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004856}
4857
Guo Chao0fa06072012-06-28 15:16:19 +08004858/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004859static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4860{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004861 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004862 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4863 unsigned long orig_val = val;
4864
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004865 /*
4866 * We get here when L2 changed cr0 in a way that did not change
4867 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004868 * but did change L0 shadowed bits. So we first calculate the
4869 * effective cr0 value that L1 would like to write into the
4870 * hardware. It consists of the L2-owned bits from the new
4871 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004872 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004873 val = (val & ~vmcs12->cr0_guest_host_mask) |
4874 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4875
David Matlack38991522016-11-29 18:14:08 -08004876 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004877 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004878
4879 if (kvm_set_cr0(vcpu, val))
4880 return 1;
4881 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004882 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004883 } else {
4884 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08004885 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004886 return 1;
David Matlack38991522016-11-29 18:14:08 -08004887
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004888 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004889 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004890}
4891
4892static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4893{
4894 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004895 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4896 unsigned long orig_val = val;
4897
4898 /* analogously to handle_set_cr0 */
4899 val = (val & ~vmcs12->cr4_guest_host_mask) |
4900 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
4901 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004902 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004903 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004904 return 0;
4905 } else
4906 return kvm_set_cr4(vcpu, val);
4907}
4908
Paolo Bonzini0367f202016-07-12 10:44:55 +02004909static int handle_desc(struct kvm_vcpu *vcpu)
4910{
4911 WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004912 return kvm_emulate_instruction(vcpu, 0);
Paolo Bonzini0367f202016-07-12 10:44:55 +02004913}
4914
Avi Kivity851ba692009-08-24 11:10:17 +03004915static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004916{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004917 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004918 int cr;
4919 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004920 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08004921 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004922
Sean Christopherson5addc232020-04-15 13:34:53 -07004923 exit_qualification = vmx_get_exit_qual(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004924 cr = exit_qualification & 15;
4925 reg = (exit_qualification >> 8) & 15;
4926 switch ((exit_qualification >> 4) & 3) {
4927 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03004928 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004929 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004930 switch (cr) {
4931 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004932 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004933 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004934 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004935 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity23902182010-06-10 17:02:16 +03004936 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004937 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004938 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004939 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004940 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004941 case 8: {
4942 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03004943 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004944 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004945 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004946 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08004947 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004948 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08004949 return ret;
4950 /*
4951 * TODO: we might be squashing a
4952 * KVM_GUESTDBG_SINGLESTEP-triggered
4953 * KVM_EXIT_DEBUG here.
4954 */
Avi Kivity851ba692009-08-24 11:10:17 +03004955 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004956 return 0;
4957 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02004958 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004959 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004960 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004961 WARN_ONCE(1, "Guest should always own CR0.TS");
4962 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02004963 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08004964 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004965 case 1: /*mov from cr*/
4966 switch (cr) {
4967 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004968 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity9f8fe502010-12-05 17:30:00 +02004969 val = kvm_read_cr3(vcpu);
4970 kvm_register_write(vcpu, reg, val);
4971 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004972 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004973 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004974 val = kvm_get_cr8(vcpu);
4975 kvm_register_write(vcpu, reg, val);
4976 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004977 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004978 }
4979 break;
4980 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02004981 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004982 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02004983 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004984
Kyle Huey6affcbe2016-11-29 12:40:40 -08004985 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004986 default:
4987 break;
4988 }
Avi Kivity851ba692009-08-24 11:10:17 +03004989 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03004990 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08004991 (int)(exit_qualification >> 4) & 3, cr);
4992 return 0;
4993}
4994
Avi Kivity851ba692009-08-24 11:10:17 +03004995static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004996{
He, Qingbfdaab02007-09-12 14:18:28 +08004997 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004998 int dr, dr7, reg;
4999
Sean Christopherson5addc232020-04-15 13:34:53 -07005000 exit_qualification = vmx_get_exit_qual(vcpu);
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005001 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5002
5003 /* First, if DR does not exist, trigger UD */
5004 if (!kvm_require_dr(vcpu, dr))
5005 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005006
Jan Kiszkaf2483412010-01-20 18:20:20 +01005007 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005008 if (!kvm_require_cpl(vcpu, 0))
5009 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005010 dr7 = vmcs_readl(GUEST_DR7);
5011 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005012 /*
5013 * As the vm-exit takes precedence over the debug trap, we
5014 * need to emulate the latter, either for the host or the
5015 * guest debugging itself.
5016 */
5017 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Paolo Bonzini45981de2020-05-06 05:59:39 -04005018 vcpu->run->debug.arch.dr6 = DR6_BD | DR6_RTM | DR6_FIXED_1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005019 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02005020 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005021 vcpu->run->debug.arch.exception = DB_VECTOR;
5022 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005023 return 0;
5024 } else {
Paolo Bonzini4d5523c2020-05-05 07:33:20 -04005025 kvm_queue_exception_p(vcpu, DB_VECTOR, DR6_BD);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005026 return 1;
5027 }
5028 }
5029
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005030 if (vcpu->guest_debug == 0) {
Sean Christopherson2183f562019-05-07 12:17:56 -07005031 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005032
5033 /*
5034 * No more DR vmexits; force a reload of the debug registers
5035 * and reenter on this instruction. The next vmexit will
5036 * retrieve the full state of the debug registers.
5037 */
5038 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5039 return 1;
5040 }
5041
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005042 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5043 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005044 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005045
5046 if (kvm_get_dr(vcpu, dr, &val))
5047 return 1;
5048 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005049 } else
Nadav Amit57773922014-06-18 17:19:23 +03005050 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005051 return 1;
5052
Kyle Huey6affcbe2016-11-29 12:40:40 -08005053 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005054}
5055
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005056static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5057{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005058 get_debugreg(vcpu->arch.db[0], 0);
5059 get_debugreg(vcpu->arch.db[1], 1);
5060 get_debugreg(vcpu->arch.db[2], 2);
5061 get_debugreg(vcpu->arch.db[3], 3);
5062 get_debugreg(vcpu->arch.dr6, 6);
5063 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5064
5065 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Sean Christopherson2183f562019-05-07 12:17:56 -07005066 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005067}
5068
Gleb Natapov020df072010-04-13 10:05:23 +03005069static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5070{
5071 vmcs_writel(GUEST_DR7, val);
5072}
5073
Avi Kivity851ba692009-08-24 11:10:17 +03005074static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005075{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01005076 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005077 return 1;
5078}
5079
Avi Kivity851ba692009-08-24 11:10:17 +03005080static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005081{
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005082 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005083
Avi Kivity3842d132010-07-27 12:30:24 +03005084 kvm_make_request(KVM_REQ_EVENT, vcpu);
5085
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005086 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005087 return 1;
5088}
5089
Avi Kivity851ba692009-08-24 11:10:17 +03005090static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005091{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03005092 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02005093}
5094
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005095static int handle_invd(struct kvm_vcpu *vcpu)
5096{
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005097 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005098}
5099
Avi Kivity851ba692009-08-24 11:10:17 +03005100static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005101{
Sean Christopherson5addc232020-04-15 13:34:53 -07005102 unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005103
5104 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005105 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005106}
5107
Avi Kivityfee84b02011-11-10 14:57:25 +02005108static int handle_rdpmc(struct kvm_vcpu *vcpu)
5109{
5110 int err;
5111
5112 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005113 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02005114}
5115
Avi Kivity851ba692009-08-24 11:10:17 +03005116static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005117{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005118 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005119}
5120
Dexuan Cui2acf9232010-06-10 11:27:12 +08005121static int handle_xsetbv(struct kvm_vcpu *vcpu)
5122{
5123 u64 new_bv = kvm_read_edx_eax(vcpu);
Sean Christophersonde3cd112019-04-30 10:36:17 -07005124 u32 index = kvm_rcx_read(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08005125
5126 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08005127 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08005128 return 1;
5129}
5130
Avi Kivity851ba692009-08-24 11:10:17 +03005131static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005132{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005133 if (likely(fasteoi)) {
Sean Christopherson5addc232020-04-15 13:34:53 -07005134 unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03005135 int access_type, offset;
5136
5137 access_type = exit_qualification & APIC_ACCESS_TYPE;
5138 offset = exit_qualification & APIC_ACCESS_OFFSET;
5139 /*
5140 * Sane guest uses MOV to write EOI, with written value
5141 * not cared. So make a short-circuit here by avoiding
5142 * heavy instruction emulation.
5143 */
5144 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5145 (offset == APIC_EOI)) {
5146 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005147 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03005148 }
5149 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005150 return kvm_emulate_instruction(vcpu, 0);
Sheng Yangf78e0e22007-10-29 09:40:42 +08005151}
5152
Yang Zhangc7c9c562013-01-25 10:18:51 +08005153static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5154{
Sean Christopherson5addc232020-04-15 13:34:53 -07005155 unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
Yang Zhangc7c9c562013-01-25 10:18:51 +08005156 int vector = exit_qualification & 0xff;
5157
5158 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5159 kvm_apic_set_eoi_accelerated(vcpu, vector);
5160 return 1;
5161}
5162
Yang Zhang83d4c282013-01-25 10:18:49 +08005163static int handle_apic_write(struct kvm_vcpu *vcpu)
5164{
Sean Christopherson5addc232020-04-15 13:34:53 -07005165 unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
Yang Zhang83d4c282013-01-25 10:18:49 +08005166 u32 offset = exit_qualification & 0xfff;
5167
5168 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5169 kvm_apic_write_nodecode(vcpu, offset);
5170 return 1;
5171}
5172
Avi Kivity851ba692009-08-24 11:10:17 +03005173static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005174{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005175 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005176 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005177 bool has_error_code = false;
5178 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005179 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005180 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005181
5182 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005183 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005184 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005185
Sean Christopherson5addc232020-04-15 13:34:53 -07005186 exit_qualification = vmx_get_exit_qual(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005187
5188 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005189 if (reason == TASK_SWITCH_GATE && idt_v) {
5190 switch (type) {
5191 case INTR_TYPE_NMI_INTR:
5192 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005193 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005194 break;
5195 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005196 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005197 kvm_clear_interrupt_queue(vcpu);
5198 break;
5199 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005200 if (vmx->idt_vectoring_info &
5201 VECTORING_INFO_DELIVER_CODE_MASK) {
5202 has_error_code = true;
5203 error_code =
5204 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5205 }
5206 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005207 case INTR_TYPE_SOFT_EXCEPTION:
5208 kvm_clear_exception_queue(vcpu);
5209 break;
5210 default:
5211 break;
5212 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005213 }
Izik Eidus37817f22008-03-24 23:14:53 +02005214 tss_selector = exit_qualification;
5215
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005216 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5217 type != INTR_TYPE_EXT_INTR &&
5218 type != INTR_TYPE_NMI_INTR))
Sean Christopherson1957aa62019-08-27 14:40:39 -07005219 WARN_ON(!skip_emulated_instruction(vcpu));
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005220
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005221 /*
5222 * TODO: What about debug traps on tss switch?
5223 * Are we supposed to inject them and update dr6?
5224 */
Sean Christopherson10517782019-08-27 14:40:35 -07005225 return kvm_task_switch(vcpu, tss_selector,
5226 type == INTR_TYPE_SOFT_INTR ? idt_index : -1,
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005227 reason, has_error_code, error_code);
Izik Eidus37817f22008-03-24 23:14:53 +02005228}
5229
Avi Kivity851ba692009-08-24 11:10:17 +03005230static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005231{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005232 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005233 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01005234 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005235
Sean Christopherson5addc232020-04-15 13:34:53 -07005236 exit_qualification = vmx_get_exit_qual(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08005237
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005238 /*
5239 * EPT violation happened while executing iret from NMI,
5240 * "blocked by NMI" bit has to be set before next VM entry.
5241 * There are errata that may cause this bit to not be set:
5242 * AAK134, BY25.
5243 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005244 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005245 enable_vnmi &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005246 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005247 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5248
Sheng Yang14394422008-04-28 12:24:45 +08005249 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005250 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005251
Junaid Shahid27959a42016-12-06 16:46:10 -08005252 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005253 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08005254 ? PFERR_USER_MASK : 0;
5255 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005256 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08005257 ? PFERR_WRITE_MASK : 0;
5258 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005259 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08005260 ? PFERR_FETCH_MASK : 0;
5261 /* ept page table entry is present? */
5262 error_code |= (exit_qualification &
5263 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
5264 EPT_VIOLATION_EXECUTABLE))
5265 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005266
Paolo Bonzinieebed242016-11-28 14:39:58 +01005267 error_code |= (exit_qualification & 0x100) != 0 ?
5268 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005269
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005270 vcpu->arch.exit_qualification = exit_qualification;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005271 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005272}
5273
Avi Kivity851ba692009-08-24 11:10:17 +03005274static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005275{
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005276 gpa_t gpa;
5277
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005278 /*
5279 * A nested guest cannot optimize MMIO vmexits, because we have an
5280 * nGPA here instead of the required GPA.
5281 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005282 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005283 if (!is_guest_mode(vcpu) &&
5284 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08005285 trace_kvm_fast_mmio(gpa);
Sean Christopherson1957aa62019-08-27 14:40:39 -07005286 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005287 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005288
Sean Christophersonc75d0edc2018-03-29 14:48:31 -07005289 return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005290}
5291
Avi Kivity851ba692009-08-24 11:10:17 +03005292static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005293{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005294 WARN_ON_ONCE(!enable_vnmi);
Xiaoyao Li4e2a0bc2019-12-06 16:45:25 +08005295 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
Sheng Yangf08864b2008-05-15 18:23:25 +08005296 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005297 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005298
5299 return 1;
5300}
5301
Mohammed Gamal80ced182009-09-01 12:48:18 +02005302static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005303{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005304 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity49e9d552010-09-19 14:34:08 +02005305 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005306 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005307
Sean Christopherson2183f562019-05-07 12:17:56 -07005308 intr_window_requested = exec_controls_get(vmx) &
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005309 CPU_BASED_INTR_WINDOW_EXITING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005310
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005311 while (vmx->emulation_required && count-- != 0) {
Sean Christophersondb438592020-04-22 19:25:48 -07005312 if (intr_window_requested && !vmx_interrupt_blocked(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005313 return handle_interrupt_window(&vmx->vcpu);
5314
Radim Krčmář72875d82017-04-26 22:32:19 +02005315 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005316 return 1;
5317
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005318 if (!kvm_emulate_instruction(vcpu, 0))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005319 return 0;
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005320
Sean Christophersonadd5ff72018-03-23 09:34:00 -07005321 if (vmx->emulation_required && !vmx->rmode.vm86_active &&
Sean Christopherson8fff2712019-08-27 14:40:37 -07005322 vcpu->arch.exception.pending) {
5323 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5324 vcpu->run->internal.suberror =
5325 KVM_INTERNAL_ERROR_EMULATION;
5326 vcpu->run->internal.ndata = 0;
5327 return 0;
5328 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005329
Gleb Natapov8d76c492013-05-08 18:38:44 +03005330 if (vcpu->arch.halt_request) {
5331 vcpu->arch.halt_request = 0;
Sean Christopherson8fff2712019-08-27 14:40:37 -07005332 return kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03005333 }
5334
Sean Christopherson8fff2712019-08-27 14:40:37 -07005335 /*
5336 * Note, return 1 and not 0, vcpu_run() is responsible for
5337 * morphing the pending signal into the proper return code.
5338 */
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005339 if (signal_pending(current))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005340 return 1;
5341
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005342 if (need_resched())
5343 schedule();
5344 }
5345
Sean Christopherson8fff2712019-08-27 14:40:37 -07005346 return 1;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005347}
5348
5349static void grow_ple_window(struct kvm_vcpu *vcpu)
5350{
5351 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005352 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005353
Babu Mogerc8e88712018-03-16 16:37:24 -04005354 vmx->ple_window = __grow_ple_window(old, ple_window,
5355 ple_window_grow,
5356 ple_window_max);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005357
Peter Xu4f75bcc2019-09-06 10:17:22 +08005358 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005359 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005360 trace_kvm_ple_window_update(vcpu->vcpu_id,
5361 vmx->ple_window, old);
5362 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005363}
5364
5365static void shrink_ple_window(struct kvm_vcpu *vcpu)
5366{
5367 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005368 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005369
Babu Mogerc8e88712018-03-16 16:37:24 -04005370 vmx->ple_window = __shrink_ple_window(old, ple_window,
5371 ple_window_shrink,
5372 ple_window);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005373
Peter Xu4f75bcc2019-09-06 10:17:22 +08005374 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005375 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005376 trace_kvm_ple_window_update(vcpu->vcpu_id,
5377 vmx->ple_window, old);
5378 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005379}
5380
5381/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08005382 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
5383 */
5384static void wakeup_handler(void)
5385{
5386 struct kvm_vcpu *vcpu;
5387 int cpu = smp_processor_id();
5388
5389 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5390 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
5391 blocked_vcpu_list) {
5392 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
5393
5394 if (pi_test_on(pi_desc) == 1)
5395 kvm_vcpu_kick(vcpu);
5396 }
5397 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5398}
5399
Peng Haoe01bca22018-04-07 05:47:32 +08005400static void vmx_enable_tdp(void)
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005401{
5402 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
5403 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
5404 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
5405 0ull, VMX_EPT_EXECUTABLE_MASK,
5406 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Tom Lendackyd0ec49d2017-07-17 16:10:27 -05005407 VMX_EPT_RWX_MASK, 0ull);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005408
5409 ept_set_mmio_spte_mask();
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005410}
5411
Avi Kivity6aa8b732006-12-10 02:21:36 -08005412/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005413 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5414 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5415 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005416static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005417{
Wanpeng Lib31c1142018-03-12 04:53:04 -07005418 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005419 grow_ple_window(vcpu);
5420
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08005421 /*
5422 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
5423 * VM-execution control is ignored if CPL > 0. OTOH, KVM
5424 * never set PAUSE_EXITING and just set PLE if supported,
5425 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
5426 */
5427 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005428 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005429}
5430
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005431static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08005432{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005433 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08005434}
5435
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005436static int handle_mwait(struct kvm_vcpu *vcpu)
5437{
5438 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
5439 return handle_nop(vcpu);
5440}
5441
Jim Mattson45ec3682017-08-23 16:32:04 -07005442static int handle_invalid_op(struct kvm_vcpu *vcpu)
5443{
5444 kvm_queue_exception(vcpu, UD_VECTOR);
5445 return 1;
5446}
5447
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005448static int handle_monitor_trap(struct kvm_vcpu *vcpu)
5449{
5450 return 1;
5451}
5452
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005453static int handle_monitor(struct kvm_vcpu *vcpu)
5454{
5455 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
5456 return handle_nop(vcpu);
5457}
5458
Junaid Shahideb4b2482018-06-27 14:59:14 -07005459static int handle_invpcid(struct kvm_vcpu *vcpu)
5460{
5461 u32 vmx_instruction_info;
5462 unsigned long type;
5463 bool pcid_enabled;
5464 gva_t gva;
5465 struct x86_exception e;
Junaid Shahidb94742c2018-06-27 14:59:20 -07005466 unsigned i;
5467 unsigned long roots_to_free = 0;
Junaid Shahideb4b2482018-06-27 14:59:14 -07005468 struct {
5469 u64 pcid;
5470 u64 gla;
5471 } operand;
5472
5473 if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
5474 kvm_queue_exception(vcpu, UD_VECTOR);
5475 return 1;
5476 }
5477
5478 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5479 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
5480
5481 if (type > 3) {
5482 kvm_inject_gp(vcpu, 0);
5483 return 1;
5484 }
5485
5486 /* According to the Intel instruction reference, the memory operand
5487 * is read even if it isn't needed (e.g., for type==all)
5488 */
Sean Christopherson5addc232020-04-15 13:34:53 -07005489 if (get_vmx_mem_address(vcpu, vmx_get_exit_qual(vcpu),
Eugene Korenevskyfdb28612019-06-06 00:19:16 +03005490 vmx_instruction_info, false,
5491 sizeof(operand), &gva))
Junaid Shahideb4b2482018-06-27 14:59:14 -07005492 return 1;
5493
5494 if (kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e)) {
Junaid Shahidee1fa202020-03-20 14:28:03 -07005495 kvm_inject_emulated_page_fault(vcpu, &e);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005496 return 1;
5497 }
5498
5499 if (operand.pcid >> 12 != 0) {
5500 kvm_inject_gp(vcpu, 0);
5501 return 1;
5502 }
5503
5504 pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
5505
5506 switch (type) {
5507 case INVPCID_TYPE_INDIV_ADDR:
5508 if ((!pcid_enabled && (operand.pcid != 0)) ||
5509 is_noncanonical_address(operand.gla, vcpu)) {
5510 kvm_inject_gp(vcpu, 0);
5511 return 1;
5512 }
5513 kvm_mmu_invpcid_gva(vcpu, operand.gla, operand.pcid);
5514 return kvm_skip_emulated_instruction(vcpu);
5515
5516 case INVPCID_TYPE_SINGLE_CTXT:
5517 if (!pcid_enabled && (operand.pcid != 0)) {
5518 kvm_inject_gp(vcpu, 0);
5519 return 1;
5520 }
5521
5522 if (kvm_get_active_pcid(vcpu) == operand.pcid) {
5523 kvm_mmu_sync_roots(vcpu);
Sean Christophersoneeeb4f62020-03-20 14:28:20 -07005524 kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005525 }
5526
Junaid Shahidb94742c2018-06-27 14:59:20 -07005527 for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
Sean Christophersonbe01e8e2020-03-20 14:28:32 -07005528 if (kvm_get_pcid(vcpu, vcpu->arch.mmu->prev_roots[i].pgd)
Junaid Shahidb94742c2018-06-27 14:59:20 -07005529 == operand.pcid)
5530 roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i);
Junaid Shahidade61e22018-06-27 14:59:15 -07005531
Vitaly Kuznetsov6a82cd12018-10-08 21:28:07 +02005532 kvm_mmu_free_roots(vcpu, vcpu->arch.mmu, roots_to_free);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005533 /*
Junaid Shahidb94742c2018-06-27 14:59:20 -07005534 * If neither the current cr3 nor any of the prev_roots use the
Junaid Shahidade61e22018-06-27 14:59:15 -07005535 * given PCID, then nothing needs to be done here because a
5536 * resync will happen anyway before switching to any other CR3.
Junaid Shahideb4b2482018-06-27 14:59:14 -07005537 */
5538
5539 return kvm_skip_emulated_instruction(vcpu);
5540
5541 case INVPCID_TYPE_ALL_NON_GLOBAL:
5542 /*
5543 * Currently, KVM doesn't mark global entries in the shadow
5544 * page tables, so a non-global flush just degenerates to a
5545 * global flush. If needed, we could optimize this later by
5546 * keeping track of global entries in shadow page tables.
5547 */
5548
5549 /* fall-through */
5550 case INVPCID_TYPE_ALL_INCL_GLOBAL:
5551 kvm_mmu_unload(vcpu);
5552 return kvm_skip_emulated_instruction(vcpu);
5553
5554 default:
5555 BUG(); /* We have already checked above that type <= 3 */
5556 }
5557}
5558
Kai Huang843e4332015-01-28 10:54:28 +08005559static int handle_pml_full(struct kvm_vcpu *vcpu)
5560{
5561 unsigned long exit_qualification;
5562
5563 trace_kvm_pml_full(vcpu->vcpu_id);
5564
Sean Christopherson5addc232020-04-15 13:34:53 -07005565 exit_qualification = vmx_get_exit_qual(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005566
5567 /*
5568 * PML buffer FULL happened while executing iret from NMI,
5569 * "blocked by NMI" bit has to be set before next VM entry.
5570 */
5571 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005572 enable_vnmi &&
Kai Huang843e4332015-01-28 10:54:28 +08005573 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
5574 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5575 GUEST_INTR_STATE_NMI);
5576
5577 /*
5578 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
5579 * here.., and there's no userspace involvement needed for PML.
5580 */
5581 return 1;
5582}
5583
Yunhong Jiang64672c92016-06-13 14:19:59 -07005584static int handle_preemption_timer(struct kvm_vcpu *vcpu)
5585{
Sean Christopherson804939e2019-05-07 12:18:05 -07005586 struct vcpu_vmx *vmx = to_vmx(vcpu);
5587
5588 if (!vmx->req_immediate_exit &&
5589 !unlikely(vmx->loaded_vmcs->hv_timer_soft_disabled))
Sean Christophersond264ee02018-08-27 15:21:12 -07005590 kvm_lapic_expired_hv_timer(vcpu);
Sean Christopherson804939e2019-05-07 12:18:05 -07005591
Yunhong Jiang64672c92016-06-13 14:19:59 -07005592 return 1;
5593}
5594
Sean Christophersone4027cf2018-12-03 13:53:12 -08005595/*
5596 * When nested=0, all VMX instruction VM Exits filter here. The handlers
5597 * are overwritten by nested_vmx_setup() when nested=1.
5598 */
5599static int handle_vmx_instruction(struct kvm_vcpu *vcpu)
5600{
5601 kvm_queue_exception(vcpu, UD_VECTOR);
5602 return 1;
5603}
5604
Sean Christopherson0b665d32018-08-14 09:33:34 -07005605static int handle_encls(struct kvm_vcpu *vcpu)
5606{
5607 /*
5608 * SGX virtualization is not yet supported. There is no software
5609 * enable bit for SGX, so we have to trap ENCLS and inject a #UD
5610 * to prevent the guest from executing ENCLS.
5611 */
5612 kvm_queue_exception(vcpu, UD_VECTOR);
5613 return 1;
5614}
5615
Nadav Har'El0140cae2011-05-25 23:06:28 +03005616/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005617 * The exit handlers return 1 if the exit was handled fully and guest execution
5618 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5619 * to be done to userspace and return 0.
5620 */
Sean Christophersone4027cf2018-12-03 13:53:12 -08005621static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Sean Christopherson95b5a482019-04-19 22:50:59 -07005622 [EXIT_REASON_EXCEPTION_NMI] = handle_exception_nmi,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005623 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005624 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005625 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005626 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005627 [EXIT_REASON_CR_ACCESS] = handle_cr,
5628 [EXIT_REASON_DR_ACCESS] = handle_dr,
Andrea Arcangelif399e602019-11-04 17:59:58 -05005629 [EXIT_REASON_CPUID] = kvm_emulate_cpuid,
5630 [EXIT_REASON_MSR_READ] = kvm_emulate_rdmsr,
5631 [EXIT_REASON_MSR_WRITE] = kvm_emulate_wrmsr,
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005632 [EXIT_REASON_INTERRUPT_WINDOW] = handle_interrupt_window,
Andrea Arcangelif399e602019-11-04 17:59:58 -05005633 [EXIT_REASON_HLT] = kvm_emulate_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005634 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005635 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02005636 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02005637 [EXIT_REASON_VMCALL] = handle_vmcall,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005638 [EXIT_REASON_VMCLEAR] = handle_vmx_instruction,
5639 [EXIT_REASON_VMLAUNCH] = handle_vmx_instruction,
5640 [EXIT_REASON_VMPTRLD] = handle_vmx_instruction,
5641 [EXIT_REASON_VMPTRST] = handle_vmx_instruction,
5642 [EXIT_REASON_VMREAD] = handle_vmx_instruction,
5643 [EXIT_REASON_VMRESUME] = handle_vmx_instruction,
5644 [EXIT_REASON_VMWRITE] = handle_vmx_instruction,
5645 [EXIT_REASON_VMOFF] = handle_vmx_instruction,
5646 [EXIT_REASON_VMON] = handle_vmx_instruction,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005647 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5648 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08005649 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08005650 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02005651 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08005652 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005653 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005654 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Paolo Bonzini0367f202016-07-12 10:44:55 +02005655 [EXIT_REASON_GDTR_IDTR] = handle_desc,
5656 [EXIT_REASON_LDTR_TR] = handle_desc,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005657 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5658 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005659 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005660 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005661 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005662 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005663 [EXIT_REASON_INVEPT] = handle_vmx_instruction,
5664 [EXIT_REASON_INVVPID] = handle_vmx_instruction,
Jim Mattson45ec3682017-08-23 16:32:04 -07005665 [EXIT_REASON_RDRAND] = handle_invalid_op,
Jim Mattson75f4fc82017-08-23 16:32:03 -07005666 [EXIT_REASON_RDSEED] = handle_invalid_op,
Kai Huang843e4332015-01-28 10:54:28 +08005667 [EXIT_REASON_PML_FULL] = handle_pml_full,
Junaid Shahideb4b2482018-06-27 14:59:14 -07005668 [EXIT_REASON_INVPCID] = handle_invpcid,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005669 [EXIT_REASON_VMFUNC] = handle_vmx_instruction,
Yunhong Jiang64672c92016-06-13 14:19:59 -07005670 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Sean Christopherson0b665d32018-08-14 09:33:34 -07005671 [EXIT_REASON_ENCLS] = handle_encls,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005672};
5673
5674static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005675 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005676
Avi Kivity586f9602010-11-18 13:09:54 +02005677static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
5678{
Sean Christopherson5addc232020-04-15 13:34:53 -07005679 *info1 = vmx_get_exit_qual(vcpu);
Sean Christopherson87915852020-04-15 13:34:54 -07005680 *info2 = vmx_get_intr_info(vcpu);
Avi Kivity586f9602010-11-18 13:09:54 +02005681}
5682
Kai Huanga3eaa862015-11-04 13:46:05 +08005683static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08005684{
Kai Huanga3eaa862015-11-04 13:46:05 +08005685 if (vmx->pml_pg) {
5686 __free_page(vmx->pml_pg);
5687 vmx->pml_pg = NULL;
5688 }
Kai Huang843e4332015-01-28 10:54:28 +08005689}
5690
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005691static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08005692{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005693 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005694 u64 *pml_buf;
5695 u16 pml_idx;
5696
5697 pml_idx = vmcs_read16(GUEST_PML_INDEX);
5698
5699 /* Do nothing if PML buffer is empty */
5700 if (pml_idx == (PML_ENTITY_NUM - 1))
5701 return;
5702
5703 /* PML index always points to next available PML buffer entity */
5704 if (pml_idx >= PML_ENTITY_NUM)
5705 pml_idx = 0;
5706 else
5707 pml_idx++;
5708
5709 pml_buf = page_address(vmx->pml_pg);
5710 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
5711 u64 gpa;
5712
5713 gpa = pml_buf[pml_idx];
5714 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005715 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08005716 }
5717
5718 /* reset PML index */
5719 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5720}
5721
5722/*
5723 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
5724 * Called before reporting dirty_bitmap to userspace.
5725 */
5726static void kvm_flush_pml_buffers(struct kvm *kvm)
5727{
5728 int i;
5729 struct kvm_vcpu *vcpu;
5730 /*
5731 * We only need to kick vcpu out of guest mode here, as PML buffer
5732 * is flushed at beginning of all VMEXITs, and it's obvious that only
5733 * vcpus running in guest are possible to have unflushed GPAs in PML
5734 * buffer.
5735 */
5736 kvm_for_each_vcpu(i, vcpu, kvm)
5737 kvm_vcpu_kick(vcpu);
5738}
5739
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005740static void vmx_dump_sel(char *name, uint32_t sel)
5741{
5742 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05005743 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005744 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
5745 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
5746 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
5747}
5748
5749static void vmx_dump_dtsel(char *name, uint32_t limit)
5750{
5751 pr_err("%s limit=0x%08x, base=0x%016lx\n",
5752 name, vmcs_read32(limit),
5753 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
5754}
5755
Paolo Bonzini69090812019-04-15 15:16:17 +02005756void dump_vmcs(void)
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005757{
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005758 u32 vmentry_ctl, vmexit_ctl;
5759 u32 cpu_based_exec_ctrl, pin_based_exec_ctrl, secondary_exec_control;
5760 unsigned long cr4;
5761 u64 efer;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005762
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005763 if (!dump_invalid_vmcs) {
5764 pr_warn_ratelimited("set kvm_intel.dump_invalid_vmcs=1 to dump internal KVM state.\n");
5765 return;
5766 }
5767
5768 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
5769 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
5770 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5771 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
5772 cr4 = vmcs_readl(GUEST_CR4);
5773 efer = vmcs_read64(GUEST_IA32_EFER);
5774 secondary_exec_control = 0;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005775 if (cpu_has_secondary_exec_ctrls())
5776 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5777
5778 pr_err("*** Guest State ***\n");
5779 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5780 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
5781 vmcs_readl(CR0_GUEST_HOST_MASK));
5782 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5783 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
5784 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
5785 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
5786 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
5787 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005788 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
5789 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
5790 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
5791 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005792 }
5793 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
5794 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
5795 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
5796 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
5797 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5798 vmcs_readl(GUEST_SYSENTER_ESP),
5799 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
5800 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
5801 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
5802 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
5803 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
5804 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
5805 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
5806 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
5807 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
5808 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
5809 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
5810 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
5811 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005812 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5813 efer, vmcs_read64(GUEST_IA32_PAT));
5814 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
5815 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005816 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005817 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005818 vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005819 pr_err("PerfGlobCtl = 0x%016llx\n",
5820 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005821 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005822 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005823 pr_err("Interruptibility = %08x ActivityState = %08x\n",
5824 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
5825 vmcs_read32(GUEST_ACTIVITY_STATE));
5826 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
5827 pr_err("InterruptStatus = %04x\n",
5828 vmcs_read16(GUEST_INTR_STATUS));
5829
5830 pr_err("*** Host State ***\n");
5831 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
5832 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
5833 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
5834 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
5835 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
5836 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
5837 vmcs_read16(HOST_TR_SELECTOR));
5838 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
5839 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
5840 vmcs_readl(HOST_TR_BASE));
5841 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
5842 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
5843 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
5844 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
5845 vmcs_readl(HOST_CR4));
5846 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5847 vmcs_readl(HOST_IA32_SYSENTER_ESP),
5848 vmcs_read32(HOST_IA32_SYSENTER_CS),
5849 vmcs_readl(HOST_IA32_SYSENTER_EIP));
5850 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005851 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5852 vmcs_read64(HOST_IA32_EFER),
5853 vmcs_read64(HOST_IA32_PAT));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005854 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005855 vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005856 pr_err("PerfGlobCtl = 0x%016llx\n",
5857 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005858
5859 pr_err("*** Control State ***\n");
5860 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
5861 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
5862 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
5863 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
5864 vmcs_read32(EXCEPTION_BITMAP),
5865 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
5866 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
5867 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
5868 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
5869 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
5870 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
5871 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
5872 vmcs_read32(VM_EXIT_INTR_INFO),
5873 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
5874 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
5875 pr_err(" reason=%08x qualification=%016lx\n",
5876 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
5877 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
5878 vmcs_read32(IDT_VECTORING_INFO_FIELD),
5879 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005880 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08005881 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005882 pr_err("TSC Multiplier = 0x%016llx\n",
5883 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005884 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW) {
5885 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
5886 u16 status = vmcs_read16(GUEST_INTR_STATUS);
5887 pr_err("SVI|RVI = %02x|%02x ", status >> 8, status & 0xff);
5888 }
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005889 pr_cont("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005890 if (secondary_exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
5891 pr_err("APIC-access addr = 0x%016llx ", vmcs_read64(APIC_ACCESS_ADDR));
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005892 pr_cont("virt-APIC addr = 0x%016llx\n", vmcs_read64(VIRTUAL_APIC_PAGE_ADDR));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005893 }
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005894 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
5895 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
5896 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005897 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005898 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
5899 pr_err("PLE Gap=%08x Window=%08x\n",
5900 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
5901 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
5902 pr_err("Virtual processor ID = 0x%04x\n",
5903 vmcs_read16(VIRTUAL_PROCESSOR_ID));
5904}
5905
Avi Kivity6aa8b732006-12-10 02:21:36 -08005906/*
5907 * The guest has exited. See if we can fix it or if we need userspace
5908 * assistance.
5909 */
Wanpeng Li1e9e2622019-11-21 11:17:11 +08005910static int vmx_handle_exit(struct kvm_vcpu *vcpu,
5911 enum exit_fastpath_completion exit_fastpath)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005912{
Avi Kivity29bd8a72007-09-10 17:27:03 +03005913 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005914 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02005915 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005916
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01005917 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
5918
Kai Huang843e4332015-01-28 10:54:28 +08005919 /*
5920 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
5921 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
5922 * querying dirty_bitmap, we only need to kick all vcpus out of guest
5923 * mode as if vcpus is in root mode, the PML buffer must has been
5924 * flushed already.
5925 */
5926 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005927 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005928
Sean Christophersondb438592020-04-22 19:25:48 -07005929 /*
5930 * We should never reach this point with a pending nested VM-Enter, and
5931 * more specifically emulation of L2 due to invalid guest state (see
5932 * below) should never happen as that means we incorrectly allowed a
5933 * nested VM-Enter with an invalid vmcs12.
5934 */
5935 WARN_ON_ONCE(vmx->nested.nested_run_pending);
5936
Mohammed Gamal80ced182009-09-01 12:48:18 +02005937 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02005938 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02005939 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005940
Paolo Bonzini96b100c2020-03-17 18:32:50 +01005941 if (is_guest_mode(vcpu)) {
5942 /*
5943 * The host physical addresses of some pages of guest memory
5944 * are loaded into the vmcs02 (e.g. vmcs12's Virtual APIC
5945 * Page). The CPU may write to these pages via their host
5946 * physical address while L2 is running, bypassing any
5947 * address-translation-based dirty tracking (e.g. EPT write
5948 * protection).
5949 *
5950 * Mark them dirty on every exit from L2 to prevent them from
5951 * getting out of sync with dirty tracking.
5952 */
5953 nested_mark_vmcs12_pages_dirty(vcpu);
5954
Sean Christophersonf47baae2020-04-15 10:55:16 -07005955 if (nested_vmx_reflect_vmexit(vcpu))
Sean Christopherson789afc52020-04-15 10:55:10 -07005956 return 1;
Paolo Bonzini96b100c2020-03-17 18:32:50 +01005957 }
Nadav Har'El644d7112011-05-25 23:12:35 +03005958
Mohammed Gamal51207022010-05-31 22:40:54 +03005959 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005960 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03005961 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5962 vcpu->run->fail_entry.hardware_entry_failure_reason
5963 = exit_reason;
5964 return 0;
5965 }
5966
Avi Kivity29bd8a72007-09-10 17:27:03 +03005967 if (unlikely(vmx->fail)) {
Paolo Bonzini3b20e032019-07-19 18:15:08 +02005968 dump_vmcs();
Avi Kivity851ba692009-08-24 11:10:17 +03005969 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5970 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03005971 = vmcs_read32(VM_INSTRUCTION_ERROR);
5972 return 0;
5973 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005974
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005975 /*
5976 * Note:
5977 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
5978 * delivery event since it indicates guest is accessing MMIO.
5979 * The vm-exit can be triggered again after return to guest that
5980 * will cause infinite loop.
5981 */
Mike Dayd77c26f2007-10-08 09:02:08 -04005982 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08005983 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02005984 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00005985 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005986 exit_reason != EXIT_REASON_TASK_SWITCH)) {
5987 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5988 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005989 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005990 vcpu->run->internal.data[0] = vectoring_info;
5991 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005992 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
5993 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
5994 vcpu->run->internal.ndata++;
5995 vcpu->run->internal.data[3] =
5996 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5997 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005998 return 0;
5999 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006000
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006001 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006002 vmx->loaded_vmcs->soft_vnmi_blocked)) {
Sean Christophersondb438592020-04-22 19:25:48 -07006003 if (!vmx_interrupt_blocked(vcpu)) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006004 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
6005 } else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
6006 vcpu->arch.nmi_pending) {
6007 /*
6008 * This CPU don't support us in finding the end of an
6009 * NMI-blocked window if the guest runs with IRQs
6010 * disabled. So we pull the trigger after 1 s of
6011 * futile waiting, but inform the user about this.
6012 */
6013 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
6014 "state on VCPU %d after 1 s timeout\n",
6015 __func__, vcpu->vcpu_id);
6016 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
6017 }
6018 }
6019
Wanpeng Li1e9e2622019-11-21 11:17:11 +08006020 if (exit_fastpath == EXIT_FASTPATH_SKIP_EMUL_INS) {
6021 kvm_skip_emulated_instruction(vcpu);
6022 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006023 }
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006024
6025 if (exit_reason >= kvm_vmx_max_exit_handlers)
6026 goto unexpected_vmexit;
6027#ifdef CONFIG_RETPOLINE
6028 if (exit_reason == EXIT_REASON_MSR_WRITE)
6029 return kvm_emulate_wrmsr(vcpu);
6030 else if (exit_reason == EXIT_REASON_PREEMPTION_TIMER)
6031 return handle_preemption_timer(vcpu);
6032 else if (exit_reason == EXIT_REASON_INTERRUPT_WINDOW)
6033 return handle_interrupt_window(vcpu);
6034 else if (exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
6035 return handle_external_interrupt(vcpu);
6036 else if (exit_reason == EXIT_REASON_HLT)
6037 return kvm_emulate_halt(vcpu);
6038 else if (exit_reason == EXIT_REASON_EPT_MISCONFIG)
6039 return handle_ept_misconfig(vcpu);
6040#endif
6041
6042 exit_reason = array_index_nospec(exit_reason,
6043 kvm_vmx_max_exit_handlers);
6044 if (!kvm_vmx_exit_handlers[exit_reason])
6045 goto unexpected_vmexit;
6046
6047 return kvm_vmx_exit_handlers[exit_reason](vcpu);
6048
6049unexpected_vmexit:
6050 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n", exit_reason);
6051 dump_vmcs();
6052 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6053 vcpu->run->internal.suberror =
6054 KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
6055 vcpu->run->internal.ndata = 1;
6056 vcpu->run->internal.data[0] = exit_reason;
6057 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006058}
6059
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006060/*
6061 * Software based L1D cache flush which is used when microcode providing
6062 * the cache control MSR is not loaded.
6063 *
6064 * The L1D cache is 32 KiB on Nehalem and later microarchitectures, but to
6065 * flush it is required to read in 64 KiB because the replacement algorithm
6066 * is not exactly LRU. This could be sized at runtime via topology
6067 * information but as all relevant affected CPUs have 32KiB L1D cache size
6068 * there is no point in doing so.
6069 */
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006070static void vmx_l1d_flush(struct kvm_vcpu *vcpu)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006071{
6072 int size = PAGE_SIZE << L1D_CACHE_ORDER;
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006073
6074 /*
Thomas Gleixner2f055942018-07-13 16:23:17 +02006075 * This code is only executed when the the flush mode is 'cond' or
6076 * 'always'
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006077 */
Nicolai Stange427362a2018-07-21 22:25:00 +02006078 if (static_branch_likely(&vmx_l1d_flush_cond)) {
Nicolai Stange45b575c2018-07-27 13:22:16 +02006079 bool flush_l1d;
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02006080
Nicolai Stange379fd0c2018-07-21 22:16:56 +02006081 /*
Nicolai Stange45b575c2018-07-27 13:22:16 +02006082 * Clear the per-vcpu flush bit, it gets set again
6083 * either from vcpu_run() or from one of the unsafe
6084 * VMEXIT handlers.
Nicolai Stange379fd0c2018-07-21 22:16:56 +02006085 */
Nicolai Stange45b575c2018-07-27 13:22:16 +02006086 flush_l1d = vcpu->arch.l1tf_flush_l1d;
Thomas Gleixner4c6523e2018-07-13 16:23:20 +02006087 vcpu->arch.l1tf_flush_l1d = false;
Nicolai Stange45b575c2018-07-27 13:22:16 +02006088
6089 /*
6090 * Clear the per-cpu flush bit, it gets set again from
6091 * the interrupt handlers.
6092 */
6093 flush_l1d |= kvm_get_cpu_l1tf_flush_l1d();
6094 kvm_clear_cpu_l1tf_flush_l1d();
6095
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02006096 if (!flush_l1d)
6097 return;
Nicolai Stange379fd0c2018-07-21 22:16:56 +02006098 }
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006099
6100 vcpu->stat.l1d_flush++;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006101
Paolo Bonzini3fa045b2018-07-02 13:03:48 +02006102 if (static_cpu_has(X86_FEATURE_FLUSH_L1D)) {
6103 wrmsrl(MSR_IA32_FLUSH_CMD, L1D_FLUSH);
6104 return;
6105 }
6106
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006107 asm volatile(
6108 /* First ensure the pages are in the TLB */
6109 "xorl %%eax, %%eax\n"
6110 ".Lpopulate_tlb:\n\t"
Nicolai Stange288d1522018-07-18 19:07:38 +02006111 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006112 "addl $4096, %%eax\n\t"
6113 "cmpl %%eax, %[size]\n\t"
6114 "jne .Lpopulate_tlb\n\t"
6115 "xorl %%eax, %%eax\n\t"
6116 "cpuid\n\t"
6117 /* Now fill the cache */
6118 "xorl %%eax, %%eax\n"
6119 ".Lfill_cache:\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02006120 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006121 "addl $64, %%eax\n\t"
6122 "cmpl %%eax, %[size]\n\t"
6123 "jne .Lfill_cache\n\t"
6124 "lfence\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02006125 :: [flush_pages] "r" (vmx_l1d_flush_pages),
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006126 [size] "r" (size)
6127 : "eax", "ebx", "ecx", "edx");
6128}
6129
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006130static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006131{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006132 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Liran Alon132f4f72019-11-11 14:30:54 +02006133 int tpr_threshold;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006134
6135 if (is_guest_mode(vcpu) &&
6136 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
6137 return;
6138
Liran Alon132f4f72019-11-11 14:30:54 +02006139 tpr_threshold = (irr == -1 || tpr < irr) ? 0 : irr;
Liran Alon02d496cf2019-11-11 14:30:55 +02006140 if (is_guest_mode(vcpu))
6141 to_vmx(vcpu)->nested.l1_tpr_threshold = tpr_threshold;
6142 else
6143 vmcs_write32(TPR_THRESHOLD, tpr_threshold);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006144}
6145
Sean Christopherson97b7ead2018-12-03 13:53:16 -08006146void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
Yang Zhang8d146952013-01-25 10:18:50 +08006147{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006148 struct vcpu_vmx *vmx = to_vmx(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006149 u32 sec_exec_control;
6150
Jim Mattson8d860bb2018-05-09 16:56:05 -04006151 if (!lapic_in_kernel(vcpu))
6152 return;
6153
Sean Christophersonfd6b6d92018-10-01 14:25:34 -07006154 if (!flexpriority_enabled &&
6155 !cpu_has_vmx_virtualize_x2apic_mode())
6156 return;
6157
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006158 /* Postpone execution until vmcs01 is the current VMCS. */
6159 if (is_guest_mode(vcpu)) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006160 vmx->nested.change_vmcs01_virtual_apic_mode = true;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006161 return;
6162 }
6163
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006164 sec_exec_control = secondary_exec_controls_get(vmx);
Jim Mattson8d860bb2018-05-09 16:56:05 -04006165 sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6166 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
Yang Zhang8d146952013-01-25 10:18:50 +08006167
Jim Mattson8d860bb2018-05-09 16:56:05 -04006168 switch (kvm_get_apic_mode(vcpu)) {
6169 case LAPIC_MODE_INVALID:
6170 WARN_ONCE(true, "Invalid local APIC state");
6171 case LAPIC_MODE_DISABLED:
6172 break;
6173 case LAPIC_MODE_XAPIC:
6174 if (flexpriority_enabled) {
6175 sec_exec_control |=
6176 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Sean Christopherson4de1f9d2020-03-20 14:28:25 -07006177 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
6178
6179 /*
6180 * Flush the TLB, reloading the APIC access page will
6181 * only do so if its physical address has changed, but
6182 * the guest may have inserted a non-APIC mapping into
6183 * the TLB while the APIC access page was disabled.
6184 */
6185 kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
Jim Mattson8d860bb2018-05-09 16:56:05 -04006186 }
6187 break;
6188 case LAPIC_MODE_X2APIC:
6189 if (cpu_has_vmx_virtualize_x2apic_mode())
6190 sec_exec_control |=
6191 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6192 break;
Yang Zhang8d146952013-01-25 10:18:50 +08006193 }
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006194 secondary_exec_controls_set(vmx, sec_exec_control);
Yang Zhang8d146952013-01-25 10:18:50 +08006195
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006196 vmx_update_msr_bitmap(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006197}
6198
Sean Christophersona4148b72020-03-20 14:28:24 -07006199static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu)
Tang Chen38b99172014-09-24 15:57:54 +08006200{
Sean Christophersona4148b72020-03-20 14:28:24 -07006201 struct page *page;
6202
Sean Christopherson1196cb92020-03-20 14:28:23 -07006203 /* Defer reload until vmcs01 is the current VMCS. */
6204 if (is_guest_mode(vcpu)) {
6205 to_vmx(vcpu)->nested.reload_vmcs01_apic_access_page = true;
6206 return;
Jim Mattsonfb6c8192017-03-16 13:53:59 -07006207 }
Sean Christopherson1196cb92020-03-20 14:28:23 -07006208
Sean Christopherson4de1f9d2020-03-20 14:28:25 -07006209 if (!(secondary_exec_controls_get(to_vmx(vcpu)) &
6210 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
6211 return;
6212
Sean Christophersona4148b72020-03-20 14:28:24 -07006213 page = gfn_to_page(vcpu->kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
6214 if (is_error_page(page))
6215 return;
6216
6217 vmcs_write64(APIC_ACCESS_ADDR, page_to_phys(page));
Sean Christopherson1196cb92020-03-20 14:28:23 -07006218 vmx_flush_tlb_current(vcpu);
Sean Christophersona4148b72020-03-20 14:28:24 -07006219
6220 /*
6221 * Do not pin apic access page in memory, the MMU notifier
6222 * will call us again if it is migrated or swapped out.
6223 */
6224 put_page(page);
Tang Chen38b99172014-09-24 15:57:54 +08006225}
6226
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006227static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006228{
6229 u16 status;
6230 u8 old;
6231
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006232 if (max_isr == -1)
6233 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006234
6235 status = vmcs_read16(GUEST_INTR_STATUS);
6236 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006237 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08006238 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006239 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006240 vmcs_write16(GUEST_INTR_STATUS, status);
6241 }
6242}
6243
6244static void vmx_set_rvi(int vector)
6245{
6246 u16 status;
6247 u8 old;
6248
Wei Wang4114c272014-11-05 10:53:43 +08006249 if (vector == -1)
6250 vector = 0;
6251
Yang Zhangc7c9c562013-01-25 10:18:51 +08006252 status = vmcs_read16(GUEST_INTR_STATUS);
6253 old = (u8)status & 0xff;
6254 if ((u8)vector != old) {
6255 status &= ~0xff;
6256 status |= (u8)vector;
6257 vmcs_write16(GUEST_INTR_STATUS, status);
6258 }
6259}
6260
6261static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
6262{
Liran Alon851c1a182017-12-24 18:12:56 +02006263 /*
6264 * When running L2, updating RVI is only relevant when
6265 * vmcs12 virtual-interrupt-delivery enabled.
6266 * However, it can be enabled only when L1 also
6267 * intercepts external-interrupts and in that case
6268 * we should not update vmcs02 RVI but instead intercept
6269 * interrupt. Therefore, do nothing when running L2.
6270 */
6271 if (!is_guest_mode(vcpu))
Wanpeng Li963fee12014-07-17 19:03:00 +08006272 vmx_set_rvi(max_irr);
Yang Zhangc7c9c562013-01-25 10:18:51 +08006273}
6274
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006275static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006276{
6277 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006278 int max_irr;
Liran Alonf27a85c2017-12-24 18:12:55 +02006279 bool max_irr_updated;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006280
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006281 WARN_ON(!vcpu->arch.apicv_active);
6282 if (pi_test_on(&vmx->pi_desc)) {
6283 pi_clear_on(&vmx->pi_desc);
6284 /*
Liran Alond9ff2742019-11-11 14:25:25 +02006285 * IOMMU can write to PID.ON, so the barrier matters even on UP.
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006286 * But on x86 this is just a compiler barrier anyway.
6287 */
6288 smp_mb__after_atomic();
Liran Alonf27a85c2017-12-24 18:12:55 +02006289 max_irr_updated =
6290 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
6291
6292 /*
6293 * If we are running L2 and L1 has a new pending interrupt
6294 * which can be injected, we should re-evaluate
6295 * what should be done with this new L1 interrupt.
Liran Alon851c1a182017-12-24 18:12:56 +02006296 * If L1 intercepts external-interrupts, we should
6297 * exit from L2 to L1. Otherwise, interrupt should be
6298 * delivered directly to L2.
Liran Alonf27a85c2017-12-24 18:12:55 +02006299 */
Liran Alon851c1a182017-12-24 18:12:56 +02006300 if (is_guest_mode(vcpu) && max_irr_updated) {
6301 if (nested_exit_on_intr(vcpu))
6302 kvm_vcpu_exiting_guest_mode(vcpu);
6303 else
6304 kvm_make_request(KVM_REQ_EVENT, vcpu);
6305 }
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006306 } else {
6307 max_irr = kvm_lapic_find_highest_irr(vcpu);
6308 }
6309 vmx_hwapic_irr_update(vcpu, max_irr);
6310 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006311}
6312
Wanpeng Li17e433b2019-08-05 10:03:19 +08006313static bool vmx_dy_apicv_has_pending_interrupt(struct kvm_vcpu *vcpu)
6314{
Joao Martins9482ae42019-11-11 17:20:10 +00006315 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6316
6317 return pi_test_on(pi_desc) ||
Joao Martins29881b62019-11-11 17:20:12 +00006318 (pi_test_sn(pi_desc) && !pi_is_pir_empty(pi_desc));
Wanpeng Li17e433b2019-08-05 10:03:19 +08006319}
6320
Andrey Smetanin63086302015-11-10 15:36:32 +03006321static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006322{
Andrey Smetanind62caab2015-11-10 15:36:33 +03006323 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08006324 return;
6325
Yang Zhangc7c9c562013-01-25 10:18:51 +08006326 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
6327 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
6328 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
6329 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6330}
6331
Paolo Bonzini967235d2016-12-19 14:03:45 +01006332static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
6333{
6334 struct vcpu_vmx *vmx = to_vmx(vcpu);
6335
6336 pi_clear_on(&vmx->pi_desc);
6337 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
6338}
6339
Sean Christopherson95b5a482019-04-19 22:50:59 -07006340static void handle_exception_nmi_irqoff(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006341{
Sean Christopherson87915852020-04-15 13:34:54 -07006342 u32 intr_info = vmx_get_intr_info(&vmx->vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08006343
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006344 /* if exit due to PF check for async PF */
Sean Christopherson87915852020-04-15 13:34:54 -07006345 if (is_page_fault(intr_info)) {
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006346 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
Andi Kleena0861c02009-06-08 17:37:09 +08006347 /* Handle machine checks before interrupts are enabled */
Sean Christopherson87915852020-04-15 13:34:54 -07006348 } else if (is_machine_check(intr_info)) {
Andi Kleena0861c02009-06-08 17:37:09 +08006349 kvm_machine_check();
Gleb Natapov20f65982009-05-11 13:35:55 +03006350 /* We need to handle NMIs before interrupts are enabled */
Sean Christopherson87915852020-04-15 13:34:54 -07006351 } else if (is_nmi(intr_info)) {
Andi Kleendd60d212017-07-25 17:20:32 -07006352 kvm_before_interrupt(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006353 asm("int $2");
Andi Kleendd60d212017-07-25 17:20:32 -07006354 kvm_after_interrupt(&vmx->vcpu);
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006355 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006356}
Gleb Natapov20f65982009-05-11 13:35:55 +03006357
Sean Christopherson95b5a482019-04-19 22:50:59 -07006358static void handle_external_interrupt_irqoff(struct kvm_vcpu *vcpu)
Yang Zhanga547c6d2013-04-11 19:25:10 +08006359{
Sean Christopherson49def502019-04-19 22:50:56 -07006360 unsigned int vector;
6361 unsigned long entry;
6362#ifdef CONFIG_X86_64
6363 unsigned long tmp;
6364#endif
6365 gate_desc *desc;
Sean Christopherson87915852020-04-15 13:34:54 -07006366 u32 intr_info = vmx_get_intr_info(vcpu);
Yang Zhanga547c6d2013-04-11 19:25:10 +08006367
Sean Christopherson49def502019-04-19 22:50:56 -07006368 if (WARN_ONCE(!is_external_intr(intr_info),
6369 "KVM: unexpected VM-Exit interrupt info: 0x%x", intr_info))
6370 return;
6371
6372 vector = intr_info & INTR_INFO_VECTOR_MASK;
Sean Christopherson23420802019-04-19 22:50:57 -07006373 desc = (gate_desc *)host_idt_base + vector;
Sean Christopherson49def502019-04-19 22:50:56 -07006374 entry = gate_offset(desc);
6375
Sean Christopherson165072b2019-04-19 22:50:58 -07006376 kvm_before_interrupt(vcpu);
6377
Sean Christopherson49def502019-04-19 22:50:56 -07006378 asm volatile(
Yang Zhanga547c6d2013-04-11 19:25:10 +08006379#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006380 "mov %%" _ASM_SP ", %[sp]\n\t"
6381 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
6382 "push $%c[ss]\n\t"
6383 "push %[sp]\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08006384#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006385 "pushf\n\t"
6386 __ASM_SIZE(push) " $%c[cs]\n\t"
6387 CALL_NOSPEC
6388 :
Yang Zhanga547c6d2013-04-11 19:25:10 +08006389#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006390 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08006391#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006392 ASM_CALL_CONSTRAINT
6393 :
Nick Desaulniers428b8f12020-03-23 12:12:43 -07006394 [thunk_target]"r"(entry),
Sean Christopherson49def502019-04-19 22:50:56 -07006395 [ss]"i"(__KERNEL_DS),
6396 [cs]"i"(__KERNEL_CS)
6397 );
Sean Christopherson165072b2019-04-19 22:50:58 -07006398
6399 kvm_after_interrupt(vcpu);
Yang Zhanga547c6d2013-04-11 19:25:10 +08006400}
Sean Christopherson95b5a482019-04-19 22:50:59 -07006401STACK_FRAME_NON_STANDARD(handle_external_interrupt_irqoff);
6402
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006403static void vmx_handle_exit_irqoff(struct kvm_vcpu *vcpu)
Sean Christopherson95b5a482019-04-19 22:50:59 -07006404{
6405 struct vcpu_vmx *vmx = to_vmx(vcpu);
6406
6407 if (vmx->exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
6408 handle_external_interrupt_irqoff(vcpu);
6409 else if (vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI)
6410 handle_exception_nmi_irqoff(vmx);
6411}
Yang Zhanga547c6d2013-04-11 19:25:10 +08006412
Tom Lendackybc226f02018-05-10 22:06:39 +02006413static bool vmx_has_emulated_msr(int index)
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006414{
Tom Lendackybc226f02018-05-10 22:06:39 +02006415 switch (index) {
6416 case MSR_IA32_SMBASE:
6417 /*
6418 * We cannot do SMM unless we can run the guest in big
6419 * real mode.
6420 */
6421 return enable_unrestricted_guest || emulate_invalid_guest_state;
Paolo Bonzini95c5c7c2019-07-02 14:45:24 +02006422 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
6423 return nested;
Tom Lendackybc226f02018-05-10 22:06:39 +02006424 case MSR_AMD64_VIRT_SPEC_CTRL:
6425 /* This is AMD only. */
6426 return false;
6427 default:
6428 return true;
6429 }
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006430}
6431
Avi Kivity51aa01d2010-07-20 14:31:20 +03006432static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6433{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006434 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006435 bool unblock_nmi;
6436 u8 vector;
6437 bool idtv_info_valid;
6438
6439 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006440
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006441 if (enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006442 if (vmx->loaded_vmcs->nmi_known_unmasked)
6443 return;
Sean Christopherson87915852020-04-15 13:34:54 -07006444
6445 exit_intr_info = vmx_get_intr_info(&vmx->vcpu);
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006446 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6447 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6448 /*
6449 * SDM 3: 27.7.1.2 (September 2008)
6450 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6451 * a guest IRET fault.
6452 * SDM 3: 23.2.2 (September 2008)
6453 * Bit 12 is undefined in any of the following cases:
6454 * If the VM exit sets the valid bit in the IDT-vectoring
6455 * information field.
6456 * If the VM exit is due to a double fault.
6457 */
6458 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6459 vector != DF_VECTOR && !idtv_info_valid)
6460 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6461 GUEST_INTR_STATE_NMI);
6462 else
6463 vmx->loaded_vmcs->nmi_known_unmasked =
6464 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6465 & GUEST_INTR_STATE_NMI);
6466 } else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
6467 vmx->loaded_vmcs->vnmi_blocked_time +=
6468 ktime_to_ns(ktime_sub(ktime_get(),
6469 vmx->loaded_vmcs->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006470}
6471
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006472static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03006473 u32 idt_vectoring_info,
6474 int instr_len_field,
6475 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006476{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006477 u8 vector;
6478 int type;
6479 bool idtv_info_valid;
6480
6481 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006482
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006483 vcpu->arch.nmi_injected = false;
6484 kvm_clear_exception_queue(vcpu);
6485 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006486
6487 if (!idtv_info_valid)
6488 return;
6489
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006490 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03006491
Avi Kivity668f6122008-07-02 09:28:55 +03006492 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6493 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006494
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006495 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006496 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006497 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006498 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006499 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006500 * Clear bit "block by NMI" before VM entry if a NMI
6501 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006502 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006503 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006504 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006505 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006506 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006507 /* fall through */
6508 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006509 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006510 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03006511 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006512 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03006513 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006514 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006515 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006516 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006517 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03006518 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006519 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006520 break;
6521 default:
6522 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006523 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006524}
6525
Avi Kivity83422e12010-07-20 14:43:23 +03006526static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6527{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006528 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03006529 VM_EXIT_INSTRUCTION_LEN,
6530 IDT_VECTORING_ERROR_CODE);
6531}
6532
Avi Kivityb463a6f2010-07-20 15:06:17 +03006533static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6534{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006535 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03006536 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6537 VM_ENTRY_INSTRUCTION_LEN,
6538 VM_ENTRY_EXCEPTION_ERROR_CODE);
6539
6540 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6541}
6542
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006543static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6544{
6545 int i, nr_msrs;
6546 struct perf_guest_switch_msr *msrs;
6547
6548 msrs = perf_guest_get_msrs(&nr_msrs);
6549
6550 if (!msrs)
6551 return;
6552
6553 for (i = 0; i < nr_msrs; i++)
6554 if (msrs[i].host == msrs[i].guest)
6555 clear_atomic_switch_msr(vmx, msrs[i].msr);
6556 else
6557 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04006558 msrs[i].host, false);
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006559}
6560
Tao Xu6e3ba4a2019-07-16 14:55:50 +08006561static void atomic_switch_umwait_control_msr(struct vcpu_vmx *vmx)
6562{
6563 u32 host_umwait_control;
6564
6565 if (!vmx_has_waitpkg(vmx))
6566 return;
6567
6568 host_umwait_control = get_umwait_control_msr();
6569
6570 if (vmx->msr_ia32_umwait_control != host_umwait_control)
6571 add_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL,
6572 vmx->msr_ia32_umwait_control,
6573 host_umwait_control, false);
6574 else
6575 clear_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL);
6576}
6577
Sean Christophersonf459a702018-08-27 15:21:11 -07006578static void vmx_update_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07006579{
6580 struct vcpu_vmx *vmx = to_vmx(vcpu);
6581 u64 tscl;
6582 u32 delta_tsc;
6583
Sean Christophersond264ee02018-08-27 15:21:12 -07006584 if (vmx->req_immediate_exit) {
Sean Christopherson804939e2019-05-07 12:18:05 -07006585 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, 0);
6586 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6587 } else if (vmx->hv_deadline_tsc != -1) {
Sean Christophersonf459a702018-08-27 15:21:11 -07006588 tscl = rdtsc();
6589 if (vmx->hv_deadline_tsc > tscl)
6590 /* set_hv_timer ensures the delta fits in 32-bits */
6591 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
6592 cpu_preemption_timer_multi);
6593 else
6594 delta_tsc = 0;
6595
Sean Christopherson804939e2019-05-07 12:18:05 -07006596 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
6597 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6598 } else if (!vmx->loaded_vmcs->hv_timer_soft_disabled) {
6599 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, -1);
6600 vmx->loaded_vmcs->hv_timer_soft_disabled = true;
Sean Christophersonf459a702018-08-27 15:21:11 -07006601 }
Yunhong Jiang64672c92016-06-13 14:19:59 -07006602}
6603
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006604void vmx_update_host_rsp(struct vcpu_vmx *vmx, unsigned long host_rsp)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006605{
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006606 if (unlikely(host_rsp != vmx->loaded_vmcs->host_state.rsp)) {
6607 vmx->loaded_vmcs->host_state.rsp = host_rsp;
6608 vmcs_writel(HOST_RSP, host_rsp);
6609 }
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006610}
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006611
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006612bool __vmx_vcpu_run(struct vcpu_vmx *vmx, unsigned long *regs, bool launched);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006613
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006614static enum exit_fastpath_completion vmx_vcpu_run(struct kvm_vcpu *vcpu)
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006615{
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006616 enum exit_fastpath_completion exit_fastpath;
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006617 struct vcpu_vmx *vmx = to_vmx(vcpu);
6618 unsigned long cr3, cr4;
6619
6620 /* Record the guest's net vcpu time for enforced NMI injections. */
6621 if (unlikely(!enable_vnmi &&
6622 vmx->loaded_vmcs->soft_vnmi_blocked))
6623 vmx->loaded_vmcs->entry_time = ktime_get();
6624
6625 /* Don't enter VMX if guest state is invalid, let the exit handler
6626 start emulation until we arrive back to a valid state */
6627 if (vmx->emulation_required)
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006628 return EXIT_FASTPATH_NONE;
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006629
6630 if (vmx->ple_window_dirty) {
6631 vmx->ple_window_dirty = false;
6632 vmcs_write32(PLE_WINDOW, vmx->ple_window);
6633 }
6634
wanpeng lic9dfd3f2020-02-17 18:37:43 +08006635 /*
6636 * We did this in prepare_switch_to_guest, because it needs to
6637 * be within srcu_read_lock.
6638 */
6639 WARN_ON_ONCE(vmx->nested.need_vmcs12_to_shadow_sync);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006640
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006641 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RSP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006642 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006643 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RIP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006644 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6645
6646 cr3 = __get_current_cr3_fast();
6647 if (unlikely(cr3 != vmx->loaded_vmcs->host_state.cr3)) {
6648 vmcs_writel(HOST_CR3, cr3);
6649 vmx->loaded_vmcs->host_state.cr3 = cr3;
6650 }
6651
6652 cr4 = cr4_read_shadow();
6653 if (unlikely(cr4 != vmx->loaded_vmcs->host_state.cr4)) {
6654 vmcs_writel(HOST_CR4, cr4);
6655 vmx->loaded_vmcs->host_state.cr4 = cr4;
6656 }
6657
6658 /* When single-stepping over STI and MOV SS, we must clear the
6659 * corresponding interruptibility bits in the guest state. Otherwise
6660 * vmentry fails as it then expects bit 14 (BS) in pending debug
6661 * exceptions being set, but that's not correct for the guest debugging
6662 * case. */
6663 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6664 vmx_set_interrupt_shadow(vcpu, 0);
6665
Aaron Lewis139a12c2019-10-21 16:30:25 -07006666 kvm_load_guest_xsave_state(vcpu);
WANG Chao1811d972019-04-12 15:55:39 +08006667
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006668 pt_guest_enter(vmx);
6669
Wanpeng Li041bc422020-03-13 11:55:18 +08006670 if (vcpu_to_pmu(vcpu)->version)
6671 atomic_switch_perf_msrs(vmx);
Tao Xu6e3ba4a2019-07-16 14:55:50 +08006672 atomic_switch_umwait_control_msr(vmx);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006673
Sean Christopherson804939e2019-05-07 12:18:05 -07006674 if (enable_preemption_timer)
6675 vmx_update_hv_timer(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006676
Wanpeng Lib6c4bc62019-05-20 16:18:09 +08006677 if (lapic_in_kernel(vcpu) &&
6678 vcpu->arch.apic->lapic_timer.timer_advance_ns)
6679 kvm_wait_lapic_expire(vcpu);
6680
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006681 /*
6682 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
6683 * it's non-zero. Since vmentry is serialising on affected CPUs, there
6684 * is no need to worry about the conditional branch over the wrmsr
6685 * being speculatively taken.
6686 */
6687 x86_spec_ctrl_set_guest(vmx->spec_ctrl, 0);
6688
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006689 /* L1D Flush includes CPU buffer clear to mitigate MDS */
Sean Christophersonc823dd52019-01-25 07:41:13 -08006690 if (static_branch_unlikely(&vmx_l1d_should_flush))
6691 vmx_l1d_flush(vcpu);
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006692 else if (static_branch_unlikely(&mds_user_clear))
6693 mds_clear_cpu_buffers();
Sean Christophersonc823dd52019-01-25 07:41:13 -08006694
6695 if (vcpu->arch.cr2 != read_cr2())
6696 write_cr2(vcpu->arch.cr2);
6697
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006698 vmx->fail = __vmx_vcpu_run(vmx, (unsigned long *)&vcpu->arch.regs,
6699 vmx->loaded_vmcs->launched);
Sean Christophersonc823dd52019-01-25 07:41:13 -08006700
6701 vcpu->arch.cr2 = read_cr2();
Avi Kivity6aa8b732006-12-10 02:21:36 -08006702
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006703 /*
6704 * We do not use IBRS in the kernel. If this vCPU has used the
6705 * SPEC_CTRL MSR it may have left it on; save the value and
6706 * turn it off. This is much more efficient than blindly adding
6707 * it to the atomic save/restore list. Especially as the former
6708 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
6709 *
6710 * For non-nested case:
6711 * If the L01 MSR bitmap does not intercept the MSR, then we need to
6712 * save it.
6713 *
6714 * For nested case:
6715 * If the L02 MSR bitmap does not intercept the MSR, then we need to
6716 * save it.
6717 */
Paolo Bonzini946fbbc2018-02-22 16:43:18 +01006718 if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
Paolo Bonziniecb586b2018-02-22 16:43:17 +01006719 vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006720
Thomas Gleixnerccbcd262018-05-09 23:01:01 +02006721 x86_spec_ctrl_restore_host(vmx->spec_ctrl, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006722
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01006723 /* All fields are clean at this point */
6724 if (static_branch_unlikely(&enable_evmcs))
6725 current_evmcs->hv_clean_fields |=
6726 HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
6727
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08006728 if (static_branch_unlikely(&enable_evmcs))
6729 current_evmcs->hv_vp_id = vcpu->arch.hyperv.vp_index;
6730
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006731 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
Wanpeng Li74c55932017-11-29 01:31:20 -08006732 if (vmx->host_debugctlmsr)
6733 update_debugctlmsr(vmx->host_debugctlmsr);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006734
Avi Kivityaa67f602012-08-01 16:48:03 +03006735#ifndef CONFIG_X86_64
6736 /*
6737 * The sysexit path does not restore ds/es, so we must set them to
6738 * a reasonable value ourselves.
6739 *
Sean Christopherson6d6095b2018-07-23 12:32:44 -07006740 * We can't defer this to vmx_prepare_switch_to_host() since that
6741 * function may be executed in interrupt context, which saves and
6742 * restore segments around it, nullifying its effect.
Avi Kivityaa67f602012-08-01 16:48:03 +03006743 */
6744 loadsegment(ds, __USER_DS);
6745 loadsegment(es, __USER_DS);
6746#endif
6747
Sean Christophersone5d03de2020-04-15 13:34:51 -07006748 vmx_register_cache_reset(vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006749
Chao Peng2ef444f2018-10-24 16:05:12 +08006750 pt_guest_exit(vmx);
6751
Aaron Lewis139a12c2019-10-21 16:30:25 -07006752 kvm_load_host_xsave_state(vcpu);
WANG Chao1811d972019-04-12 15:55:39 +08006753
Gleb Natapove0b890d2013-09-25 12:51:33 +03006754 vmx->nested.nested_run_pending = 0;
Jim Mattsonb060ca32017-09-14 16:31:42 -07006755 vmx->idt_vectoring_info = 0;
6756
Sean Christopherson873e1da2020-04-10 10:47:02 -07006757 if (unlikely(vmx->fail)) {
6758 vmx->exit_reason = 0xdead;
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006759 return EXIT_FASTPATH_NONE;
Sean Christopherson873e1da2020-04-10 10:47:02 -07006760 }
6761
6762 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
6763 if (unlikely((u16)vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY))
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006764 kvm_machine_check();
6765
Sean Christopherson873e1da2020-04-10 10:47:02 -07006766 if (unlikely(vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006767 return EXIT_FASTPATH_NONE;
6768
6769 if (!is_guest_mode(vcpu) && vmx->exit_reason == EXIT_REASON_MSR_WRITE)
6770 exit_fastpath = handle_fastpath_set_msr_irqoff(vcpu);
6771 else
6772 exit_fastpath = EXIT_FASTPATH_NONE;
Jim Mattsonb060ca32017-09-14 16:31:42 -07006773
6774 vmx->loaded_vmcs->launched = 1;
6775 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
Gleb Natapove0b890d2013-09-25 12:51:33 +03006776
Avi Kivity51aa01d2010-07-20 14:31:20 +03006777 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006778 vmx_complete_interrupts(vmx);
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006779
6780 return exit_fastpath;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006781}
6782
Avi Kivity6aa8b732006-12-10 02:21:36 -08006783static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6784{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006785 struct vcpu_vmx *vmx = to_vmx(vcpu);
6786
Kai Huang843e4332015-01-28 10:54:28 +08006787 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08006788 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08006789 free_vpid(vmx->vpid);
Sean Christopherson55d23752018-12-03 13:53:18 -08006790 nested_vmx_free_vcpu(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006791 free_loaded_vmcs(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006792}
6793
Sean Christopherson987b2592019-12-18 13:54:55 -08006794static int vmx_create_vcpu(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006795{
Ben Gardon41836832019-02-11 11:02:52 -08006796 struct vcpu_vmx *vmx;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006797 unsigned long *msr_bitmap;
Sean Christopherson34109c02019-12-18 13:54:50 -08006798 int i, cpu, err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006799
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006800 BUILD_BUG_ON(offsetof(struct vcpu_vmx, vcpu) != 0);
6801 vmx = to_vmx(vcpu);
Ingo Molnar965b58a2007-01-05 16:36:23 -08006802
Peter Feiner4e595162016-07-07 14:49:58 -07006803 err = -ENOMEM;
6804
Sean Christopherson034d8e22019-12-18 13:54:49 -08006805 vmx->vpid = allocate_vpid();
6806
Peter Feiner4e595162016-07-07 14:49:58 -07006807 /*
6808 * If PML is turned on, failure on enabling PML just results in failure
6809 * of creating the vcpu, therefore we can simplify PML logic (by
6810 * avoiding dealing with cases, such as enabling PML partially on vcpus
Miaohe Lin67b0ae42019-12-11 14:26:22 +08006811 * for the guest), etc.
Peter Feiner4e595162016-07-07 14:49:58 -07006812 */
6813 if (enable_pml) {
Ben Gardon41836832019-02-11 11:02:52 -08006814 vmx->pml_pg = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
Peter Feiner4e595162016-07-07 14:49:58 -07006815 if (!vmx->pml_pg)
Sean Christopherson987b2592019-12-18 13:54:55 -08006816 goto free_vpid;
Peter Feiner4e595162016-07-07 14:49:58 -07006817 }
6818
Jim Mattson7d737102019-12-03 16:24:42 -08006819 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) != NR_SHARED_MSRS);
Ingo Molnar965b58a2007-01-05 16:36:23 -08006820
Xiaoyao Li4be53412019-10-20 17:11:00 +08006821 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
6822 u32 index = vmx_msr_index[i];
6823 u32 data_low, data_high;
6824 int j = vmx->nmsrs;
6825
6826 if (rdmsr_safe(index, &data_low, &data_high) < 0)
6827 continue;
6828 if (wrmsr_safe(index, data_low, data_high) < 0)
6829 continue;
Paolo Bonzini46f4f0a2019-11-21 10:01:51 +01006830
Xiaoyao Li4be53412019-10-20 17:11:00 +08006831 vmx->guest_msrs[j].index = i;
6832 vmx->guest_msrs[j].data = 0;
Paolo Bonzini46f4f0a2019-11-21 10:01:51 +01006833 switch (index) {
6834 case MSR_IA32_TSX_CTRL:
6835 /*
6836 * No need to pass TSX_CTRL_CPUID_CLEAR through, so
6837 * let's avoid changing CPUID bits under the host
6838 * kernel's feet.
6839 */
6840 vmx->guest_msrs[j].mask = ~(u64)TSX_CTRL_CPUID_CLEAR;
6841 break;
6842 default:
6843 vmx->guest_msrs[j].mask = -1ull;
6844 break;
6845 }
Xiaoyao Li4be53412019-10-20 17:11:00 +08006846 ++vmx->nmsrs;
6847 }
6848
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006849 err = alloc_loaded_vmcs(&vmx->vmcs01);
6850 if (err < 0)
Jim Mattson7d737102019-12-03 16:24:42 -08006851 goto free_pml;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006852
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006853 msr_bitmap = vmx->vmcs01.msr_bitmap;
Jim Mattson788fc1e2018-11-09 09:35:11 -08006854 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_TSC, MSR_TYPE_R);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006855 vmx_disable_intercept_for_msr(msr_bitmap, MSR_FS_BASE, MSR_TYPE_RW);
6856 vmx_disable_intercept_for_msr(msr_bitmap, MSR_GS_BASE, MSR_TYPE_RW);
6857 vmx_disable_intercept_for_msr(msr_bitmap, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
6858 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
6859 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
6860 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
Sean Christopherson987b2592019-12-18 13:54:55 -08006861 if (kvm_cstate_in_guest(vcpu->kvm)) {
Wanpeng Lib5170062019-05-21 14:06:53 +08006862 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C1_RES, MSR_TYPE_R);
6863 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C3_RESIDENCY, MSR_TYPE_R);
6864 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C6_RESIDENCY, MSR_TYPE_R);
6865 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C7_RESIDENCY, MSR_TYPE_R);
6866 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006867 vmx->msr_bitmap_mode = 0;
6868
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006869 vmx->loaded_vmcs = &vmx->vmcs01;
Avi Kivity15ad7142007-07-11 18:17:21 +03006870 cpu = get_cpu();
Sean Christopherson34109c02019-12-18 13:54:50 -08006871 vmx_vcpu_load(vcpu, cpu);
6872 vcpu->cpu = cpu;
Xiaoyao Li1b842922019-10-20 17:11:01 +08006873 init_vmcs(vmx);
Sean Christopherson34109c02019-12-18 13:54:50 -08006874 vmx_vcpu_put(vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03006875 put_cpu();
Sean Christopherson34109c02019-12-18 13:54:50 -08006876 if (cpu_need_virtualize_apic_accesses(vcpu)) {
Sean Christopherson987b2592019-12-18 13:54:55 -08006877 err = alloc_apic_access_page(vcpu->kvm);
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006878 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006879 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02006880 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006881
Sean Christophersone90008d2018-03-05 12:04:37 -08006882 if (enable_ept && !enable_unrestricted_guest) {
Sean Christopherson987b2592019-12-18 13:54:55 -08006883 err = init_rmode_identity_map(vcpu->kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08006884 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02006885 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006886 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006887
Roman Kagan63aff652018-07-19 21:59:07 +03006888 if (nested)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006889 nested_vmx_setup_ctls_msrs(&vmx->nested.msrs,
Vitaly Kuznetsova4443262020-02-20 18:22:04 +01006890 vmx_capability.ept);
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006891 else
6892 memset(&vmx->nested.msrs, 0, sizeof(vmx->nested.msrs));
Wincy Vanb9c237b2015-02-03 23:56:30 +08006893
Wincy Van705699a2015-02-03 23:58:17 +08006894 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006895 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006896
Paolo Bonzinibab0c312020-02-11 18:40:58 +01006897 vcpu->arch.microcode_version = 0x100000000ULL;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08006898 vmx->msr_ia32_feature_control_valid_bits = FEAT_CTL_LOCKED;
Haozhong Zhang37e4c992016-06-22 14:59:55 +08006899
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02006900 /*
6901 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
6902 * or POSTED_INTR_WAKEUP_VECTOR.
6903 */
6904 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
6905 vmx->pi_desc.sn = 1;
6906
Lan Tianyu53963a72018-12-06 15:34:36 +08006907 vmx->ept_pointer = INVALID_PAGE;
6908
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006909 return 0;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006910
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006911free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08006912 free_loaded_vmcs(vmx->loaded_vmcs);
Peter Feiner4e595162016-07-07 14:49:58 -07006913free_pml:
6914 vmx_destroy_pml_buffer(vmx);
Sean Christopherson987b2592019-12-18 13:54:55 -08006915free_vpid:
Wanpeng Li991e7a02015-09-16 17:30:05 +08006916 free_vpid(vmx->vpid);
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006917 return err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006918}
6919
Thomas Gleixner65fd4cb2019-02-19 11:10:49 +01006920#define L1TF_MSG_SMT "L1TF CPU bug present and SMT on, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
6921#define L1TF_MSG_L1D "L1TF CPU bug present and virtualization mitigation disabled, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006922
Wanpeng Lib31c1142018-03-12 04:53:04 -07006923static int vmx_vm_init(struct kvm *kvm)
6924{
Tianyu Lan877ad952018-07-19 08:40:23 +00006925 spin_lock_init(&to_kvm_vmx(kvm)->ept_pointer_lock);
6926
Wanpeng Lib31c1142018-03-12 04:53:04 -07006927 if (!ple_gap)
6928 kvm->arch.pause_in_guest = true;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006929
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006930 if (boot_cpu_has(X86_BUG_L1TF) && enable_ept) {
6931 switch (l1tf_mitigation) {
6932 case L1TF_MITIGATION_OFF:
6933 case L1TF_MITIGATION_FLUSH_NOWARN:
6934 /* 'I explicitly don't care' is set */
6935 break;
6936 case L1TF_MITIGATION_FLUSH:
6937 case L1TF_MITIGATION_FLUSH_NOSMT:
6938 case L1TF_MITIGATION_FULL:
6939 /*
6940 * Warn upon starting the first VM in a potentially
6941 * insecure environment.
6942 */
Josh Poimboeufb2849092019-01-30 07:13:58 -06006943 if (sched_smt_active())
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006944 pr_warn_once(L1TF_MSG_SMT);
6945 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_NEVER)
6946 pr_warn_once(L1TF_MSG_L1D);
6947 break;
6948 case L1TF_MITIGATION_FULL_FORCE:
6949 /* Flush is enforced */
6950 break;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006951 }
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006952 }
Suravee Suthikulpanit4e19c362019-11-14 14:15:05 -06006953 kvm_apicv_init(kvm, enable_apicv);
Wanpeng Lib31c1142018-03-12 04:53:04 -07006954 return 0;
6955}
6956
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006957static int __init vmx_check_processor_compat(void)
Yang, Sheng002c7f72007-07-31 14:23:01 +03006958{
6959 struct vmcs_config vmcs_conf;
Sean Christopherson7caaa712018-12-03 13:53:01 -08006960 struct vmx_capability vmx_cap;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006961
Sean Christophersonff10e222019-12-20 20:45:10 -08006962 if (!this_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
6963 !this_cpu_has(X86_FEATURE_VMX)) {
6964 pr_err("kvm: VMX is disabled on CPU %d\n", smp_processor_id());
6965 return -EIO;
6966 }
6967
Sean Christopherson7caaa712018-12-03 13:53:01 -08006968 if (setup_vmcs_config(&vmcs_conf, &vmx_cap) < 0)
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006969 return -EIO;
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006970 if (nested)
Vitaly Kuznetsova4443262020-02-20 18:22:04 +01006971 nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, vmx_cap.ept);
Yang, Sheng002c7f72007-07-31 14:23:01 +03006972 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
6973 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
6974 smp_processor_id());
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006975 return -EIO;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006976 }
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006977 return 0;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006978}
6979
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006980static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08006981{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006982 u8 cache;
6983 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006984
Chia-I Wu222f06e2020-02-13 13:30:34 -08006985 /* We wanted to honor guest CD/MTRR/PAT, but doing so could result in
6986 * memory aliases with conflicting memory types and sometimes MCEs.
6987 * We have to be careful as to what are honored and when.
6988 *
6989 * For MMIO, guest CD/MTRR are ignored. The EPT memory type is set to
6990 * UC. The effective memory type is UC or WC depending on guest PAT.
6991 * This was historically the source of MCEs and we want to be
6992 * conservative.
6993 *
6994 * When there is no need to deal with noncoherent DMA (e.g., no VT-d
6995 * or VT-d has snoop control), guest CD/MTRR/PAT are all ignored. The
6996 * EPT memory type is set to WB. The effective memory type is forced
6997 * WB.
6998 *
6999 * Otherwise, we trust guest. Guest CD/MTRR/PAT are all honored. The
7000 * EPT memory type is used to emulate guest CD/MTRR.
Sheng Yang522c68c2009-04-27 20:35:43 +08007001 */
Chia-I Wu222f06e2020-02-13 13:30:34 -08007002
Paolo Bonzini606decd2015-10-01 13:12:47 +02007003 if (is_mmio) {
7004 cache = MTRR_TYPE_UNCACHABLE;
7005 goto exit;
7006 }
7007
7008 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08007009 ipat = VMX_EPT_IPAT_BIT;
7010 cache = MTRR_TYPE_WRBACK;
7011 goto exit;
7012 }
7013
7014 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
7015 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02007016 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08007017 cache = MTRR_TYPE_WRBACK;
7018 else
7019 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08007020 goto exit;
7021 }
7022
Xiao Guangrongff536042015-06-15 16:55:22 +08007023 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08007024
7025exit:
7026 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08007027}
7028
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007029static void vmcs_set_secondary_exec_control(struct vcpu_vmx *vmx)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08007030{
7031 /*
7032 * These bits in the secondary execution controls field
7033 * are dynamic, the others are mostly based on the hypervisor
7034 * architecture and the guest's CPUID. Do not touch the
7035 * dynamic bits.
7036 */
7037 u32 mask =
7038 SECONDARY_EXEC_SHADOW_VMCS |
7039 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Paolo Bonzini0367f202016-07-12 10:44:55 +02007040 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
7041 SECONDARY_EXEC_DESC;
Xiao Guangrongfeda8052015-09-09 14:05:55 +08007042
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007043 u32 new_ctl = vmx->secondary_exec_control;
7044 u32 cur_ctl = secondary_exec_controls_get(vmx);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08007045
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007046 secondary_exec_controls_set(vmx, (new_ctl & ~mask) | (cur_ctl & mask));
Xiao Guangrongfeda8052015-09-09 14:05:55 +08007047}
7048
David Matlack8322ebb2016-11-29 18:14:09 -08007049/*
7050 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
7051 * (indicating "allowed-1") if they are supported in the guest's CPUID.
7052 */
7053static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
7054{
7055 struct vcpu_vmx *vmx = to_vmx(vcpu);
7056 struct kvm_cpuid_entry2 *entry;
7057
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01007058 vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
7059 vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
David Matlack8322ebb2016-11-29 18:14:09 -08007060
7061#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
7062 if (entry && (entry->_reg & (_cpuid_mask))) \
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01007063 vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask); \
David Matlack8322ebb2016-11-29 18:14:09 -08007064} while (0)
7065
7066 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
Sean Christopherson87382002019-12-17 13:32:42 -08007067 cr4_fixed1_update(X86_CR4_VME, edx, feature_bit(VME));
7068 cr4_fixed1_update(X86_CR4_PVI, edx, feature_bit(VME));
7069 cr4_fixed1_update(X86_CR4_TSD, edx, feature_bit(TSC));
7070 cr4_fixed1_update(X86_CR4_DE, edx, feature_bit(DE));
7071 cr4_fixed1_update(X86_CR4_PSE, edx, feature_bit(PSE));
7072 cr4_fixed1_update(X86_CR4_PAE, edx, feature_bit(PAE));
7073 cr4_fixed1_update(X86_CR4_MCE, edx, feature_bit(MCE));
7074 cr4_fixed1_update(X86_CR4_PGE, edx, feature_bit(PGE));
7075 cr4_fixed1_update(X86_CR4_OSFXSR, edx, feature_bit(FXSR));
7076 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, feature_bit(XMM));
7077 cr4_fixed1_update(X86_CR4_VMXE, ecx, feature_bit(VMX));
7078 cr4_fixed1_update(X86_CR4_SMXE, ecx, feature_bit(SMX));
7079 cr4_fixed1_update(X86_CR4_PCIDE, ecx, feature_bit(PCID));
7080 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, feature_bit(XSAVE));
David Matlack8322ebb2016-11-29 18:14:09 -08007081
7082 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
Sean Christopherson87382002019-12-17 13:32:42 -08007083 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, feature_bit(FSGSBASE));
7084 cr4_fixed1_update(X86_CR4_SMEP, ebx, feature_bit(SMEP));
7085 cr4_fixed1_update(X86_CR4_SMAP, ebx, feature_bit(SMAP));
7086 cr4_fixed1_update(X86_CR4_PKE, ecx, feature_bit(PKU));
7087 cr4_fixed1_update(X86_CR4_UMIP, ecx, feature_bit(UMIP));
7088 cr4_fixed1_update(X86_CR4_LA57, ecx, feature_bit(LA57));
David Matlack8322ebb2016-11-29 18:14:09 -08007089
7090#undef cr4_fixed1_update
7091}
7092
Liran Alon5f76f6f2018-09-14 03:25:52 +03007093static void nested_vmx_entry_exit_ctls_update(struct kvm_vcpu *vcpu)
7094{
7095 struct vcpu_vmx *vmx = to_vmx(vcpu);
7096
7097 if (kvm_mpx_supported()) {
7098 bool mpx_enabled = guest_cpuid_has(vcpu, X86_FEATURE_MPX);
7099
7100 if (mpx_enabled) {
7101 vmx->nested.msrs.entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
7102 vmx->nested.msrs.exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
7103 } else {
7104 vmx->nested.msrs.entry_ctls_high &= ~VM_ENTRY_LOAD_BNDCFGS;
7105 vmx->nested.msrs.exit_ctls_high &= ~VM_EXIT_CLEAR_BNDCFGS;
7106 }
7107 }
7108}
7109
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007110static void update_intel_pt_cfg(struct kvm_vcpu *vcpu)
7111{
7112 struct vcpu_vmx *vmx = to_vmx(vcpu);
7113 struct kvm_cpuid_entry2 *best = NULL;
7114 int i;
7115
7116 for (i = 0; i < PT_CPUID_LEAVES; i++) {
7117 best = kvm_find_cpuid_entry(vcpu, 0x14, i);
7118 if (!best)
7119 return;
7120 vmx->pt_desc.caps[CPUID_EAX + i*PT_CPUID_REGS_NUM] = best->eax;
7121 vmx->pt_desc.caps[CPUID_EBX + i*PT_CPUID_REGS_NUM] = best->ebx;
7122 vmx->pt_desc.caps[CPUID_ECX + i*PT_CPUID_REGS_NUM] = best->ecx;
7123 vmx->pt_desc.caps[CPUID_EDX + i*PT_CPUID_REGS_NUM] = best->edx;
7124 }
7125
7126 /* Get the number of configurable Address Ranges for filtering */
7127 vmx->pt_desc.addr_range = intel_pt_validate_cap(vmx->pt_desc.caps,
7128 PT_CAP_num_address_ranges);
7129
7130 /* Initialize and clear the no dependency bits */
7131 vmx->pt_desc.ctl_bitmask = ~(RTIT_CTL_TRACEEN | RTIT_CTL_OS |
7132 RTIT_CTL_USR | RTIT_CTL_TSC_EN | RTIT_CTL_DISRETC);
7133
7134 /*
7135 * If CPUID.(EAX=14H,ECX=0):EBX[0]=1 CR3Filter can be set otherwise
7136 * will inject an #GP
7137 */
7138 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_cr3_filtering))
7139 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_CR3EN;
7140
7141 /*
7142 * If CPUID.(EAX=14H,ECX=0):EBX[1]=1 CYCEn, CycThresh and
7143 * PSBFreq can be set
7144 */
7145 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc))
7146 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_CYCLEACC |
7147 RTIT_CTL_CYC_THRESH | RTIT_CTL_PSB_FREQ);
7148
7149 /*
7150 * If CPUID.(EAX=14H,ECX=0):EBX[3]=1 MTCEn BranchEn and
7151 * MTCFreq can be set
7152 */
7153 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc))
7154 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_MTC_EN |
7155 RTIT_CTL_BRANCH_EN | RTIT_CTL_MTC_RANGE);
7156
7157 /* If CPUID.(EAX=14H,ECX=0):EBX[4]=1 FUPonPTW and PTWEn can be set */
7158 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_ptwrite))
7159 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_FUP_ON_PTW |
7160 RTIT_CTL_PTW_EN);
7161
7162 /* If CPUID.(EAX=14H,ECX=0):EBX[5]=1 PwrEvEn can be set */
7163 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_power_event_trace))
7164 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_PWR_EVT_EN;
7165
7166 /* If CPUID.(EAX=14H,ECX=0):ECX[0]=1 ToPA can be set */
7167 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_topa_output))
7168 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_TOPA;
7169
7170 /* If CPUID.(EAX=14H,ECX=0):ECX[3]=1 FabircEn can be set */
7171 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_output_subsys))
7172 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_FABRIC_EN;
7173
7174 /* unmask address range configure area */
7175 for (i = 0; i < vmx->pt_desc.addr_range; i++)
Gustavo A. R. Silvad14eff12018-12-26 14:40:59 -06007176 vmx->pt_desc.ctl_bitmask &= ~(0xfULL << (32 + i * 4));
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007177}
7178
Sheng Yang0e851882009-12-18 16:48:46 +08007179static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
7180{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007181 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007182
Aaron Lewis72041602019-10-21 16:30:20 -07007183 /* xsaves_enabled is recomputed in vmx_compute_secondary_exec_control(). */
7184 vcpu->arch.xsaves_enabled = false;
7185
Paolo Bonzini80154d72017-08-24 13:55:35 +02007186 if (cpu_has_secondary_exec_ctrls()) {
7187 vmx_compute_secondary_exec_control(vmx);
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007188 vmcs_set_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007189 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007190
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007191 if (nested_vmx_allowed(vcpu))
7192 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007193 FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
7194 FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX;
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007195 else
7196 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007197 ~(FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
7198 FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX);
David Matlack8322ebb2016-11-29 18:14:09 -08007199
Liran Alon5f76f6f2018-09-14 03:25:52 +03007200 if (nested_vmx_allowed(vcpu)) {
David Matlack8322ebb2016-11-29 18:14:09 -08007201 nested_vmx_cr_fixed1_bits_update(vcpu);
Liran Alon5f76f6f2018-09-14 03:25:52 +03007202 nested_vmx_entry_exit_ctls_update(vcpu);
7203 }
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007204
7205 if (boot_cpu_has(X86_FEATURE_INTEL_PT) &&
7206 guest_cpuid_has(vcpu, X86_FEATURE_INTEL_PT))
7207 update_intel_pt_cfg(vcpu);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05007208
7209 if (boot_cpu_has(X86_FEATURE_RTM)) {
7210 struct shared_msr_entry *msr;
7211 msr = find_msr_entry(vmx, MSR_IA32_TSX_CTRL);
7212 if (msr) {
7213 bool enabled = guest_cpuid_has(vcpu, X86_FEATURE_RTM);
7214 vmx_set_guest_msr(vmx, msr, enabled ? 0 : TSX_CTRL_RTM_DISABLE);
7215 }
7216 }
Sheng Yang0e851882009-12-18 16:48:46 +08007217}
7218
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007219static __init void vmx_set_cpu_caps(void)
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007220{
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007221 kvm_set_cpu_caps();
7222
7223 /* CPUID 0x1 */
7224 if (nested)
7225 kvm_cpu_cap_set(X86_FEATURE_VMX);
7226
7227 /* CPUID 0x7 */
Sean Christopherson8721f5b2020-03-02 15:56:45 -08007228 if (kvm_mpx_supported())
7229 kvm_cpu_cap_check_and_set(X86_FEATURE_MPX);
7230 if (cpu_has_vmx_invpcid())
7231 kvm_cpu_cap_check_and_set(X86_FEATURE_INVPCID);
7232 if (vmx_pt_mode_is_host_guest())
7233 kvm_cpu_cap_check_and_set(X86_FEATURE_INTEL_PT);
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007234
7235 /* PKU is not yet implemented for shadow paging. */
Sean Christopherson8721f5b2020-03-02 15:56:45 -08007236 if (enable_ept && boot_cpu_has(X86_FEATURE_OSPKE))
7237 kvm_cpu_cap_check_and_set(X86_FEATURE_PKU);
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007238
Sean Christopherson90d2f602020-03-02 15:56:47 -08007239 if (vmx_umip_emulated())
7240 kvm_cpu_cap_set(X86_FEATURE_UMIP);
7241
Sean Christophersonb3d895d52020-03-02 15:56:44 -08007242 /* CPUID 0xD.1 */
Paolo Bonzini408e9a32020-03-05 16:11:56 +01007243 supported_xss = 0;
Sean Christophersonb3d895d52020-03-02 15:56:44 -08007244 if (!vmx_xsaves_supported())
7245 kvm_cpu_cap_clear(X86_FEATURE_XSAVES);
7246
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007247 /* CPUID 0x80000001 */
7248 if (!cpu_has_vmx_rdtscp())
7249 kvm_cpu_cap_clear(X86_FEATURE_RDTSCP);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007250}
7251
Sean Christophersond264ee02018-08-27 15:21:12 -07007252static void vmx_request_immediate_exit(struct kvm_vcpu *vcpu)
7253{
7254 to_vmx(vcpu)->req_immediate_exit = true;
7255}
7256
Oliver Upton35a57132020-02-04 15:26:31 -08007257static int vmx_check_intercept_io(struct kvm_vcpu *vcpu,
7258 struct x86_instruction_info *info)
7259{
7260 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7261 unsigned short port;
7262 bool intercept;
7263 int size;
7264
7265 if (info->intercept == x86_intercept_in ||
7266 info->intercept == x86_intercept_ins) {
7267 port = info->src_val;
7268 size = info->dst_bytes;
7269 } else {
7270 port = info->dst_val;
7271 size = info->src_bytes;
7272 }
7273
7274 /*
7275 * If the 'use IO bitmaps' VM-execution control is 0, IO instruction
7276 * VM-exits depend on the 'unconditional IO exiting' VM-execution
7277 * control.
7278 *
7279 * Otherwise, IO instruction VM-exits are controlled by the IO bitmaps.
7280 */
7281 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
7282 intercept = nested_cpu_has(vmcs12,
7283 CPU_BASED_UNCOND_IO_EXITING);
7284 else
7285 intercept = nested_vmx_check_io_bitmaps(vcpu, port, size);
7286
Oliver Upton86f7e902020-02-29 11:30:14 -08007287 /* FIXME: produce nested vmexit and return X86EMUL_INTERCEPTED. */
Oliver Upton35a57132020-02-04 15:26:31 -08007288 return intercept ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE;
7289}
7290
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007291static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7292 struct x86_instruction_info *info,
Sean Christopherson21f1b8f2020-02-18 15:29:42 -08007293 enum x86_intercept_stage stage,
7294 struct x86_exception *exception)
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007295{
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007296 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007297
Oliver Upton35a57132020-02-04 15:26:31 -08007298 switch (info->intercept) {
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007299 /*
7300 * RDPID causes #UD if disabled through secondary execution controls.
7301 * Because it is marked as EmulateOnUD, we need to intercept it here.
7302 */
Oliver Upton35a57132020-02-04 15:26:31 -08007303 case x86_intercept_rdtscp:
7304 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDTSCP)) {
Sean Christopherson21f1b8f2020-02-18 15:29:42 -08007305 exception->vector = UD_VECTOR;
7306 exception->error_code_valid = false;
Oliver Upton35a57132020-02-04 15:26:31 -08007307 return X86EMUL_PROPAGATE_FAULT;
7308 }
7309 break;
7310
7311 case x86_intercept_in:
7312 case x86_intercept_ins:
7313 case x86_intercept_out:
7314 case x86_intercept_outs:
7315 return vmx_check_intercept_io(vcpu, info);
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007316
Oliver Upton86f7e902020-02-29 11:30:14 -08007317 case x86_intercept_lgdt:
7318 case x86_intercept_lidt:
7319 case x86_intercept_lldt:
7320 case x86_intercept_ltr:
7321 case x86_intercept_sgdt:
7322 case x86_intercept_sidt:
7323 case x86_intercept_sldt:
7324 case x86_intercept_str:
7325 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC))
7326 return X86EMUL_CONTINUE;
7327
7328 /* FIXME: produce nested vmexit and return X86EMUL_INTERCEPTED. */
7329 break;
7330
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007331 /* TODO: check more intercepts... */
Oliver Upton35a57132020-02-04 15:26:31 -08007332 default:
7333 break;
7334 }
7335
Paolo Bonzini07721fe2020-02-04 15:26:29 -08007336 return X86EMUL_UNHANDLEABLE;
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007337}
7338
Yunhong Jiang64672c92016-06-13 14:19:59 -07007339#ifdef CONFIG_X86_64
7340/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
7341static inline int u64_shl_div_u64(u64 a, unsigned int shift,
7342 u64 divisor, u64 *result)
7343{
7344 u64 low = a << shift, high = a >> (64 - shift);
7345
7346 /* To avoid the overflow on divq */
7347 if (high >= divisor)
7348 return 1;
7349
7350 /* Low hold the result, high hold rem which is discarded */
7351 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
7352 "rm" (divisor), "0" (low), "1" (high));
7353 *result = low;
7354
7355 return 0;
7356}
7357
Sean Christophersonf9927982019-04-16 13:32:46 -07007358static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc,
7359 bool *expired)
Yunhong Jiang64672c92016-06-13 14:19:59 -07007360{
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007361 struct vcpu_vmx *vmx;
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007362 u64 tscl, guest_tscl, delta_tsc, lapic_timer_advance_cycles;
Sean Christopherson39497d72019-04-17 10:15:32 -07007363 struct kvm_timer *ktimer = &vcpu->arch.apic->lapic_timer;
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007364
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08007365 if (kvm_mwait_in_guest(vcpu->kvm) ||
7366 kvm_can_post_timer_interrupt(vcpu))
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007367 return -EOPNOTSUPP;
7368
7369 vmx = to_vmx(vcpu);
7370 tscl = rdtsc();
7371 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
7372 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Sean Christopherson39497d72019-04-17 10:15:32 -07007373 lapic_timer_advance_cycles = nsec_to_cycles(vcpu,
7374 ktimer->timer_advance_ns);
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007375
7376 if (delta_tsc > lapic_timer_advance_cycles)
7377 delta_tsc -= lapic_timer_advance_cycles;
7378 else
7379 delta_tsc = 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007380
7381 /* Convert to host delta tsc if tsc scaling is enabled */
7382 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
Sean Christopherson0967fa12019-04-16 13:32:48 -07007383 delta_tsc && u64_shl_div_u64(delta_tsc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007384 kvm_tsc_scaling_ratio_frac_bits,
Sean Christopherson0967fa12019-04-16 13:32:48 -07007385 vcpu->arch.tsc_scaling_ratio, &delta_tsc))
Yunhong Jiang64672c92016-06-13 14:19:59 -07007386 return -ERANGE;
7387
7388 /*
7389 * If the delta tsc can't fit in the 32 bit after the multi shift,
7390 * we can't use the preemption timer.
7391 * It's possible that it fits on later vmentries, but checking
7392 * on every vmentry is costly so we just use an hrtimer.
7393 */
7394 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
7395 return -ERANGE;
7396
7397 vmx->hv_deadline_tsc = tscl + delta_tsc;
Sean Christophersonf9927982019-04-16 13:32:46 -07007398 *expired = !delta_tsc;
7399 return 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007400}
7401
7402static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
7403{
Sean Christophersonf459a702018-08-27 15:21:11 -07007404 to_vmx(vcpu)->hv_deadline_tsc = -1;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007405}
7406#endif
7407
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007408static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007409{
Wanpeng Lib31c1142018-03-12 04:53:04 -07007410 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007411 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007412}
7413
Kai Huang843e4332015-01-28 10:54:28 +08007414static void vmx_slot_enable_log_dirty(struct kvm *kvm,
7415 struct kvm_memory_slot *slot)
7416{
Jay Zhou3c9bd402020-02-27 09:32:27 +08007417 if (!kvm_dirty_log_manual_protect_and_init_set(kvm))
7418 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
Kai Huang843e4332015-01-28 10:54:28 +08007419 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
7420}
7421
7422static void vmx_slot_disable_log_dirty(struct kvm *kvm,
7423 struct kvm_memory_slot *slot)
7424{
7425 kvm_mmu_slot_set_dirty(kvm, slot);
7426}
7427
7428static void vmx_flush_log_dirty(struct kvm *kvm)
7429{
7430 kvm_flush_pml_buffers(kvm);
7431}
7432
Bandan Dasc5f983f2017-05-05 15:25:14 -04007433static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
7434{
7435 struct vmcs12 *vmcs12;
7436 struct vcpu_vmx *vmx = to_vmx(vcpu);
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007437 gpa_t gpa, dst;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007438
7439 if (is_guest_mode(vcpu)) {
7440 WARN_ON_ONCE(vmx->nested.pml_full);
7441
7442 /*
7443 * Check if PML is enabled for the nested guest.
7444 * Whether eptp bit 6 is set is already checked
7445 * as part of A/D emulation.
7446 */
7447 vmcs12 = get_vmcs12(vcpu);
7448 if (!nested_cpu_has_pml(vmcs12))
7449 return 0;
7450
Dan Carpenter47698862017-05-10 22:43:17 +03007451 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -04007452 vmx->nested.pml_full = true;
7453 return 1;
7454 }
7455
7456 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007457 dst = vmcs12->pml_address + sizeof(u64) * vmcs12->guest_pml_index;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007458
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007459 if (kvm_write_guest_page(vcpu->kvm, gpa_to_gfn(dst), &gpa,
7460 offset_in_page(dst), sizeof(gpa)))
Bandan Dasc5f983f2017-05-05 15:25:14 -04007461 return 0;
7462
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007463 vmcs12->guest_pml_index--;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007464 }
7465
7466 return 0;
7467}
7468
Kai Huang843e4332015-01-28 10:54:28 +08007469static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
7470 struct kvm_memory_slot *memslot,
7471 gfn_t offset, unsigned long mask)
7472{
7473 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
7474}
7475
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007476static void __pi_post_block(struct kvm_vcpu *vcpu)
7477{
7478 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7479 struct pi_desc old, new;
7480 unsigned int dest;
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007481
7482 do {
7483 old.control = new.control = pi_desc->control;
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007484 WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
7485 "Wakeup handler not enabled while the VCPU is blocked\n");
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007486
7487 dest = cpu_physical_id(vcpu->cpu);
7488
7489 if (x2apic_enabled())
7490 new.ndst = dest;
7491 else
7492 new.ndst = (dest << 8) & 0xFF00;
7493
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007494 /* set 'NV' to 'notification vector' */
7495 new.nv = POSTED_INTR_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007496 } while (cmpxchg64(&pi_desc->control, old.control,
7497 new.control) != old.control);
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007498
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007499 if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
7500 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007501 list_del(&vcpu->blocked_vcpu_list);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007502 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007503 vcpu->pre_pcpu = -1;
7504 }
7505}
7506
Feng Wuefc64402015-09-18 22:29:51 +08007507/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08007508 * This routine does the following things for vCPU which is going
7509 * to be blocked if VT-d PI is enabled.
7510 * - Store the vCPU to the wakeup list, so when interrupts happen
7511 * we can find the right vCPU to wake up.
7512 * - Change the Posted-interrupt descriptor as below:
7513 * 'NDST' <-- vcpu->pre_pcpu
7514 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
7515 * - If 'ON' is set during this process, which means at least one
7516 * interrupt is posted for this vCPU, we cannot block it, in
7517 * this case, return 1, otherwise, return 0.
7518 *
7519 */
Yunhong Jiangbc225122016-06-13 14:19:58 -07007520static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007521{
Feng Wubf9f6ac2015-09-18 22:29:55 +08007522 unsigned int dest;
7523 struct pi_desc old, new;
7524 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7525
7526 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007527 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7528 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +08007529 return 0;
7530
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007531 WARN_ON(irqs_disabled());
7532 local_irq_disable();
7533 if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
7534 vcpu->pre_pcpu = vcpu->cpu;
7535 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7536 list_add_tail(&vcpu->blocked_vcpu_list,
7537 &per_cpu(blocked_vcpu_on_cpu,
7538 vcpu->pre_pcpu));
7539 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7540 }
Feng Wubf9f6ac2015-09-18 22:29:55 +08007541
7542 do {
7543 old.control = new.control = pi_desc->control;
7544
Feng Wubf9f6ac2015-09-18 22:29:55 +08007545 WARN((pi_desc->sn == 1),
7546 "Warning: SN field of posted-interrupts "
7547 "is set before blocking\n");
7548
7549 /*
7550 * Since vCPU can be preempted during this process,
7551 * vcpu->cpu could be different with pre_pcpu, we
7552 * need to set pre_pcpu as the destination of wakeup
7553 * notification event, then we can find the right vCPU
7554 * to wakeup in wakeup handler if interrupts happen
7555 * when the vCPU is in blocked state.
7556 */
7557 dest = cpu_physical_id(vcpu->pre_pcpu);
7558
7559 if (x2apic_enabled())
7560 new.ndst = dest;
7561 else
7562 new.ndst = (dest << 8) & 0xFF00;
7563
7564 /* set 'NV' to 'wakeup vector' */
7565 new.nv = POSTED_INTR_WAKEUP_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007566 } while (cmpxchg64(&pi_desc->control, old.control,
7567 new.control) != old.control);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007568
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007569 /* We should not block the vCPU if an interrupt is posted for it. */
7570 if (pi_test_on(pi_desc) == 1)
7571 __pi_post_block(vcpu);
7572
7573 local_irq_enable();
7574 return (vcpu->pre_pcpu == -1);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007575}
7576
Yunhong Jiangbc225122016-06-13 14:19:58 -07007577static int vmx_pre_block(struct kvm_vcpu *vcpu)
7578{
7579 if (pi_pre_block(vcpu))
7580 return 1;
7581
Yunhong Jiang64672c92016-06-13 14:19:59 -07007582 if (kvm_lapic_hv_timer_in_use(vcpu))
7583 kvm_lapic_switch_to_sw_timer(vcpu);
7584
Yunhong Jiangbc225122016-06-13 14:19:58 -07007585 return 0;
7586}
7587
7588static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007589{
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007590 if (vcpu->pre_pcpu == -1)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007591 return;
7592
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007593 WARN_ON(irqs_disabled());
7594 local_irq_disable();
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007595 __pi_post_block(vcpu);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007596 local_irq_enable();
Feng Wubf9f6ac2015-09-18 22:29:55 +08007597}
7598
Yunhong Jiangbc225122016-06-13 14:19:58 -07007599static void vmx_post_block(struct kvm_vcpu *vcpu)
7600{
Sean Christophersonafaf0b22020-03-21 13:26:00 -07007601 if (kvm_x86_ops.set_hv_timer)
Yunhong Jiang64672c92016-06-13 14:19:59 -07007602 kvm_lapic_switch_to_hv_timer(vcpu);
7603
Yunhong Jiangbc225122016-06-13 14:19:58 -07007604 pi_post_block(vcpu);
7605}
7606
Feng Wubf9f6ac2015-09-18 22:29:55 +08007607/*
Feng Wuefc64402015-09-18 22:29:51 +08007608 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
7609 *
7610 * @kvm: kvm
7611 * @host_irq: host irq of the interrupt
7612 * @guest_irq: gsi of the interrupt
7613 * @set: set or unset PI
7614 * returns 0 on success, < 0 on failure
7615 */
7616static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
7617 uint32_t guest_irq, bool set)
7618{
7619 struct kvm_kernel_irq_routing_entry *e;
7620 struct kvm_irq_routing_table *irq_rt;
7621 struct kvm_lapic_irq irq;
7622 struct kvm_vcpu *vcpu;
7623 struct vcpu_data vcpu_info;
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007624 int idx, ret = 0;
Feng Wuefc64402015-09-18 22:29:51 +08007625
7626 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007627 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7628 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +08007629 return 0;
7630
7631 idx = srcu_read_lock(&kvm->irq_srcu);
7632 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007633 if (guest_irq >= irq_rt->nr_rt_entries ||
7634 hlist_empty(&irq_rt->map[guest_irq])) {
7635 pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
7636 guest_irq, irq_rt->nr_rt_entries);
7637 goto out;
7638 }
Feng Wuefc64402015-09-18 22:29:51 +08007639
7640 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
7641 if (e->type != KVM_IRQ_ROUTING_MSI)
7642 continue;
7643 /*
7644 * VT-d PI cannot support posting multicast/broadcast
7645 * interrupts to a vCPU, we still use interrupt remapping
7646 * for these kind of interrupts.
7647 *
7648 * For lowest-priority interrupts, we only support
7649 * those with single CPU as the destination, e.g. user
7650 * configures the interrupts via /proc/irq or uses
7651 * irqbalance to make the interrupts single-CPU.
7652 *
7653 * We will support full lowest-priority interrupt later.
Alexander Graffdcf7562019-09-05 14:58:18 +02007654 *
7655 * In addition, we can only inject generic interrupts using
7656 * the PI mechanism, refuse to route others through it.
Feng Wuefc64402015-09-18 22:29:51 +08007657 */
7658
Radim Krčmář371313132016-07-12 22:09:27 +02007659 kvm_set_msi_irq(kvm, e, &irq);
Alexander Graffdcf7562019-09-05 14:58:18 +02007660 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu) ||
7661 !kvm_irq_is_postable(&irq)) {
Feng Wu23a1c252016-01-25 16:53:32 +08007662 /*
7663 * Make sure the IRTE is in remapped mode if
7664 * we don't handle it in posted mode.
7665 */
7666 ret = irq_set_vcpu_affinity(host_irq, NULL);
7667 if (ret < 0) {
7668 printk(KERN_INFO
7669 "failed to back to remapped mode, irq: %u\n",
7670 host_irq);
7671 goto out;
7672 }
7673
Feng Wuefc64402015-09-18 22:29:51 +08007674 continue;
Feng Wu23a1c252016-01-25 16:53:32 +08007675 }
Feng Wuefc64402015-09-18 22:29:51 +08007676
7677 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
7678 vcpu_info.vector = irq.vector;
7679
hu huajun2698d822018-04-11 15:16:40 +08007680 trace_kvm_pi_irte_update(host_irq, vcpu->vcpu_id, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +08007681 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
7682
7683 if (set)
7684 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
Haozhong Zhangdc91f2e2017-09-18 09:56:49 +08007685 else
Feng Wuefc64402015-09-18 22:29:51 +08007686 ret = irq_set_vcpu_affinity(host_irq, NULL);
Feng Wuefc64402015-09-18 22:29:51 +08007687
7688 if (ret < 0) {
7689 printk(KERN_INFO "%s: failed to update PI IRTE\n",
7690 __func__);
7691 goto out;
7692 }
7693 }
7694
7695 ret = 0;
7696out:
7697 srcu_read_unlock(&kvm->irq_srcu, idx);
7698 return ret;
7699}
7700
Ashok Rajc45dcc72016-06-22 14:59:56 +08007701static void vmx_setup_mce(struct kvm_vcpu *vcpu)
7702{
7703 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
7704 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007705 FEAT_CTL_LMCE_ENABLED;
Ashok Rajc45dcc72016-06-22 14:59:56 +08007706 else
7707 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007708 ~FEAT_CTL_LMCE_ENABLED;
Ashok Rajc45dcc72016-06-22 14:59:56 +08007709}
7710
Paolo Bonzinic300ab92020-04-23 14:08:58 -04007711static bool vmx_smi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
Ladi Prosek72d7b372017-10-11 16:54:41 +02007712{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007713 /* we need a nested vmexit to enter SMM, postpone if run is pending */
7714 if (to_vmx(vcpu)->nested.nested_run_pending)
Sean Christopherson88c604b2020-04-22 19:25:41 -07007715 return false;
Paolo Bonzinia9fa7cb2020-04-23 11:02:36 -04007716 return !is_smm(vcpu);
Ladi Prosek72d7b372017-10-11 16:54:41 +02007717}
7718
Ladi Prosek0234bf82017-10-11 16:54:40 +02007719static int vmx_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
7720{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007721 struct vcpu_vmx *vmx = to_vmx(vcpu);
7722
7723 vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
7724 if (vmx->nested.smm.guest_mode)
7725 nested_vmx_vmexit(vcpu, -1, 0, 0);
7726
7727 vmx->nested.smm.vmxon = vmx->nested.vmxon;
7728 vmx->nested.vmxon = false;
Wanpeng Licaa057a2018-03-12 04:53:03 -07007729 vmx_clear_hlt(vcpu);
Ladi Prosek0234bf82017-10-11 16:54:40 +02007730 return 0;
7731}
7732
Sean Christophersoned193212019-04-02 08:03:09 -07007733static int vmx_pre_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
Ladi Prosek0234bf82017-10-11 16:54:40 +02007734{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007735 struct vcpu_vmx *vmx = to_vmx(vcpu);
7736 int ret;
7737
7738 if (vmx->nested.smm.vmxon) {
7739 vmx->nested.vmxon = true;
7740 vmx->nested.smm.vmxon = false;
7741 }
7742
7743 if (vmx->nested.smm.guest_mode) {
Sean Christophersona633e412018-09-26 09:23:47 -07007744 ret = nested_vmx_enter_non_root_mode(vcpu, false);
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007745 if (ret)
7746 return ret;
7747
7748 vmx->nested.smm.guest_mode = false;
7749 }
Ladi Prosek0234bf82017-10-11 16:54:40 +02007750 return 0;
7751}
7752
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007753static int enable_smi_window(struct kvm_vcpu *vcpu)
7754{
7755 return 0;
7756}
7757
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007758static bool vmx_need_emulation_on_page_fault(struct kvm_vcpu *vcpu)
7759{
Yi Wang9481b7f2019-07-15 12:35:17 +08007760 return false;
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007761}
7762
Liran Alon4b9852f2019-08-26 13:24:49 +03007763static bool vmx_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
7764{
7765 return to_vmx(vcpu)->nested.vmxon;
7766}
7767
Sean Christopherson6e4fd062020-03-21 13:26:01 -07007768static void hardware_unsetup(void)
Sean Christophersona3203382018-12-03 13:53:11 -08007769{
7770 if (nested)
7771 nested_vmx_hardware_unsetup();
7772
7773 free_kvm_area();
7774}
7775
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007776static bool vmx_check_apicv_inhibit_reasons(ulong bit)
7777{
Suravee Suthikulpanitf4fdc0a2019-11-14 14:15:13 -06007778 ulong supported = BIT(APICV_INHIBIT_REASON_DISABLE) |
7779 BIT(APICV_INHIBIT_REASON_HYPERV);
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007780
7781 return supported & BIT(bit);
7782}
7783
Sean Christophersone286ac02020-03-21 13:26:02 -07007784static struct kvm_x86_ops vmx_x86_ops __initdata = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007785 .hardware_unsetup = hardware_unsetup,
Sean Christopherson484014f2020-03-21 13:25:57 -07007786
Avi Kivity6aa8b732006-12-10 02:21:36 -08007787 .hardware_enable = hardware_enable,
7788 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007789 .cpu_has_accelerated_tpr = report_flexpriority,
Tom Lendackybc226f02018-05-10 22:06:39 +02007790 .has_emulated_msr = vmx_has_emulated_msr,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007791
Sean Christopherson484014f2020-03-21 13:25:57 -07007792 .vm_size = sizeof(struct kvm_vmx),
Wanpeng Lib31c1142018-03-12 04:53:04 -07007793 .vm_init = vmx_vm_init,
7794
Avi Kivity6aa8b732006-12-10 02:21:36 -08007795 .vcpu_create = vmx_create_vcpu,
7796 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007797 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007798
Sean Christopherson6d6095b2018-07-23 12:32:44 -07007799 .prepare_guest_switch = vmx_prepare_switch_to_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007800 .vcpu_load = vmx_vcpu_load,
7801 .vcpu_put = vmx_vcpu_put,
7802
Paolo Bonzinia96036b2015-11-10 11:55:36 +01007803 .update_bp_intercept = update_exception_bitmap,
Tom Lendacky801e4592018-02-21 13:39:51 -06007804 .get_msr_feature = vmx_get_msr_feature,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007805 .get_msr = vmx_get_msr,
7806 .set_msr = vmx_set_msr,
7807 .get_segment_base = vmx_get_segment_base,
7808 .get_segment = vmx_get_segment,
7809 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007810 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007811 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02007812 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007813 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007814 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007815 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007816 .get_idt = vmx_get_idt,
7817 .set_idt = vmx_set_idt,
7818 .get_gdt = vmx_get_gdt,
7819 .set_gdt = vmx_set_gdt,
Gleb Natapov020df072010-04-13 10:05:23 +03007820 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007821 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007822 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007823 .get_rflags = vmx_get_rflags,
7824 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08007825
Sean Christopherson77809382020-03-20 14:28:18 -07007826 .tlb_flush_all = vmx_flush_tlb_all,
Sean Christophersoneeeb4f62020-03-20 14:28:20 -07007827 .tlb_flush_current = vmx_flush_tlb_current,
Junaid Shahidfaff8752018-06-29 13:10:05 -07007828 .tlb_flush_gva = vmx_flush_tlb_gva,
Sean Christophersone64419d2020-03-20 14:28:10 -07007829 .tlb_flush_guest = vmx_flush_tlb_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007830
Avi Kivity6aa8b732006-12-10 02:21:36 -08007831 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007832 .handle_exit = vmx_handle_exit,
Oliver Upton5ef8acb2020-02-07 02:36:07 -08007833 .skip_emulated_instruction = vmx_skip_emulated_instruction,
7834 .update_emulated_instruction = vmx_update_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007835 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7836 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007837 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007838 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007839 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007840 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007841 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007842 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007843 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007844 .get_nmi_mask = vmx_get_nmi_mask,
7845 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007846 .enable_nmi_window = enable_nmi_window,
7847 .enable_irq_window = enable_irq_window,
7848 .update_cr8_intercept = update_cr8_intercept,
Jim Mattson8d860bb2018-05-09 16:56:05 -04007849 .set_virtual_apic_mode = vmx_set_virtual_apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +08007850 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +03007851 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007852 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +01007853 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007854 .check_apicv_inhibit_reasons = vmx_check_apicv_inhibit_reasons,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007855 .hwapic_irr_update = vmx_hwapic_irr_update,
7856 .hwapic_isr_update = vmx_hwapic_isr_update,
Liran Alone6c67d82018-09-04 10:56:52 +03007857 .guest_apic_has_interrupt = vmx_guest_apic_has_interrupt,
Yang Zhanga20ed542013-04-11 19:25:15 +08007858 .sync_pir_to_irr = vmx_sync_pir_to_irr,
7859 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Wanpeng Li17e433b2019-08-05 10:03:19 +08007860 .dy_apicv_has_pending_interrupt = vmx_dy_apicv_has_pending_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007861
Izik Eiduscbc94022007-10-25 00:29:55 +02007862 .set_tss_addr = vmx_set_tss_addr,
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07007863 .set_identity_map_addr = vmx_set_identity_map_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08007864 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007865 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007866
Avi Kivity586f9602010-11-18 13:09:54 +02007867 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007868
Sheng Yang0e851882009-12-18 16:48:46 +08007869 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007870
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007871 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007872
Leonid Shatz326e7422018-11-06 12:14:25 +02007873 .write_l1_tsc_offset = vmx_write_l1_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007874
Sean Christopherson484014f2020-03-21 13:25:57 -07007875 .load_mmu_pgd = vmx_load_mmu_pgd,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007876
7877 .check_intercept = vmx_check_intercept,
Sean Christopherson95b5a482019-04-19 22:50:59 -07007878 .handle_exit_irqoff = vmx_handle_exit_irqoff,
Jan Kiszkab6b8a142014-03-07 20:03:12 +01007879
Sean Christophersond264ee02018-08-27 15:21:12 -07007880 .request_immediate_exit = vmx_request_immediate_exit,
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007881
7882 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +08007883
7884 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
7885 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
7886 .flush_log_dirty = vmx_flush_log_dirty,
7887 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -04007888 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +02007889
Feng Wubf9f6ac2015-09-18 22:29:55 +08007890 .pre_block = vmx_pre_block,
7891 .post_block = vmx_post_block,
7892
Wei Huang25462f72015-06-19 15:45:05 +02007893 .pmu_ops = &intel_pmu_ops,
Paolo Bonzini33b22172020-04-17 10:24:18 -04007894 .nested_ops = &vmx_nested_ops,
Feng Wuefc64402015-09-18 22:29:51 +08007895
7896 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007897
7898#ifdef CONFIG_X86_64
7899 .set_hv_timer = vmx_set_hv_timer,
7900 .cancel_hv_timer = vmx_cancel_hv_timer,
7901#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +08007902
7903 .setup_mce = vmx_setup_mce,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007904
Ladi Prosek72d7b372017-10-11 16:54:41 +02007905 .smi_allowed = vmx_smi_allowed,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007906 .pre_enter_smm = vmx_pre_enter_smm,
7907 .pre_leave_smm = vmx_pre_leave_smm,
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007908 .enable_smi_window = enable_smi_window,
Vitaly Kuznetsov57b119d2018-10-16 18:50:01 +02007909
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007910 .need_emulation_on_page_fault = vmx_need_emulation_on_page_fault,
Liran Alon4b9852f2019-08-26 13:24:49 +03007911 .apic_init_signal_blocked = vmx_apic_init_signal_blocked,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007912};
7913
Avi Kivity6aa8b732006-12-10 02:21:36 -08007914static __init int hardware_setup(void)
7915{
7916 unsigned long host_bndcfgs;
7917 struct desc_ptr dt;
Sean Christopherson703c3352020-03-02 15:57:03 -08007918 int r, i, ept_lpage_level;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007919
Avi Kivity6aa8b732006-12-10 02:21:36 -08007920 store_idt(&dt);
7921 host_idt_base = dt.address;
7922
7923 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
7924 kvm_define_shared_msr(i, vmx_msr_index[i]);
7925
7926 if (setup_vmcs_config(&vmcs_config, &vmx_capability) < 0)
7927 return -EIO;
7928
7929 if (boot_cpu_has(X86_FEATURE_NX))
7930 kvm_enable_efer_bits(EFER_NX);
7931
7932 if (boot_cpu_has(X86_FEATURE_MPX)) {
7933 rdmsrl(MSR_IA32_BNDCFGS, host_bndcfgs);
7934 WARN_ONCE(host_bndcfgs, "KVM: BNDCFGS in host will be lost");
7935 }
7936
Sean Christopherson7f5581f2020-03-02 15:56:24 -08007937 if (!cpu_has_vmx_mpx())
Sean Christophersoncfc48182020-03-02 15:56:23 -08007938 supported_xcr0 &= ~(XFEATURE_MASK_BNDREGS |
7939 XFEATURE_MASK_BNDCSR);
7940
Avi Kivity6aa8b732006-12-10 02:21:36 -08007941 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
7942 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
7943 enable_vpid = 0;
7944
7945 if (!cpu_has_vmx_ept() ||
7946 !cpu_has_vmx_ept_4levels() ||
7947 !cpu_has_vmx_ept_mt_wb() ||
7948 !cpu_has_vmx_invept_global())
7949 enable_ept = 0;
7950
7951 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
7952 enable_ept_ad_bits = 0;
7953
7954 if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
Avi Kivity873a7c42006-12-13 00:34:14 -08007955 enable_unrestricted_guest = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007956
7957 if (!cpu_has_vmx_flexpriority())
7958 flexpriority_enabled = 0;
7959
7960 if (!cpu_has_virtual_nmis())
7961 enable_vnmi = 0;
7962
7963 /*
7964 * set_apic_access_page_addr() is used to reload apic access
7965 * page upon invalidation. No need to do anything if not
7966 * using the APIC_ACCESS_ADDR VMCS field.
7967 */
7968 if (!flexpriority_enabled)
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07007969 vmx_x86_ops.set_apic_access_page_addr = NULL;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007970
7971 if (!cpu_has_vmx_tpr_shadow())
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07007972 vmx_x86_ops.update_cr8_intercept = NULL;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007973
Avi Kivity6aa8b732006-12-10 02:21:36 -08007974#if IS_ENABLED(CONFIG_HYPERV)
7975 if (ms_hyperv.nested_features & HV_X64_NESTED_GUEST_MAPPING_FLUSH
7976 && enable_ept) {
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07007977 vmx_x86_ops.tlb_remote_flush = hv_remote_flush_tlb;
7978 vmx_x86_ops.tlb_remote_flush_with_range =
Avi Kivity6aa8b732006-12-10 02:21:36 -08007979 hv_remote_flush_tlb_with_range;
7980 }
7981#endif
7982
7983 if (!cpu_has_vmx_ple()) {
7984 ple_gap = 0;
7985 ple_window = 0;
7986 ple_window_grow = 0;
7987 ple_window_max = 0;
7988 ple_window_shrink = 0;
7989 }
7990
7991 if (!cpu_has_vmx_apicv()) {
7992 enable_apicv = 0;
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07007993 vmx_x86_ops.sync_pir_to_irr = NULL;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007994 }
7995
7996 if (cpu_has_vmx_tsc_scaling()) {
7997 kvm_has_tsc_control = true;
7998 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
7999 kvm_tsc_scaling_ratio_frac_bits = 48;
8000 }
8001
8002 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
8003
8004 if (enable_ept)
8005 vmx_enable_tdp();
Sean Christopherson703c3352020-03-02 15:57:03 -08008006
8007 if (!enable_ept)
8008 ept_lpage_level = 0;
8009 else if (cpu_has_vmx_ept_1g_page())
8010 ept_lpage_level = PT_PDPE_LEVEL;
8011 else if (cpu_has_vmx_ept_2m_page())
8012 ept_lpage_level = PT_DIRECTORY_LEVEL;
8013 else
8014 ept_lpage_level = PT_PAGE_TABLE_LEVEL;
8015 kvm_configure_mmu(enable_ept, ept_lpage_level);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008016
8017 /*
8018 * Only enable PML when hardware supports PML feature, and both EPT
8019 * and EPT A/D bit features are enabled -- PML depends on them to work.
8020 */
8021 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
8022 enable_pml = 0;
8023
8024 if (!enable_pml) {
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07008025 vmx_x86_ops.slot_enable_log_dirty = NULL;
8026 vmx_x86_ops.slot_disable_log_dirty = NULL;
8027 vmx_x86_ops.flush_log_dirty = NULL;
8028 vmx_x86_ops.enable_log_dirty_pt_masked = NULL;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008029 }
8030
8031 if (!cpu_has_vmx_preemption_timer())
8032 enable_preemption_timer = false;
8033
8034 if (enable_preemption_timer) {
8035 u64 use_timer_freq = 5000ULL * 1000 * 1000;
8036 u64 vmx_msr;
8037
8038 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
8039 cpu_preemption_timer_multi =
8040 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
8041
8042 if (tsc_khz)
8043 use_timer_freq = (u64)tsc_khz * 1000;
8044 use_timer_freq >>= cpu_preemption_timer_multi;
8045
8046 /*
8047 * KVM "disables" the preemption timer by setting it to its max
8048 * value. Don't use the timer if it might cause spurious exits
8049 * at a rate faster than 0.1 Hz (of uninterrupted guest time).
8050 */
8051 if (use_timer_freq > 0xffffffffu / 10)
8052 enable_preemption_timer = false;
8053 }
8054
8055 if (!enable_preemption_timer) {
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07008056 vmx_x86_ops.set_hv_timer = NULL;
8057 vmx_x86_ops.cancel_hv_timer = NULL;
8058 vmx_x86_ops.request_immediate_exit = __kvm_request_immediate_exit;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008059 }
8060
8061 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
8062
8063 kvm_mce_cap_supported |= MCG_LMCE_P;
8064
8065 if (pt_mode != PT_MODE_SYSTEM && pt_mode != PT_MODE_HOST_GUEST)
8066 return -EINVAL;
8067 if (!enable_ept || !cpu_has_vmx_intel_pt())
8068 pt_mode = PT_MODE_SYSTEM;
8069
8070 if (nested) {
8071 nested_vmx_setup_ctls_msrs(&vmcs_config.nested,
8072 vmx_capability.ept);
8073
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07008074 r = nested_vmx_hardware_setup(&vmx_x86_ops,
8075 kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008076 if (r)
8077 return r;
8078 }
8079
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08008080 vmx_set_cpu_caps();
Sean Christopherson66a69502020-03-02 15:56:41 -08008081
Avi Kivity6aa8b732006-12-10 02:21:36 -08008082 r = alloc_kvm_area();
8083 if (r)
8084 nested_vmx_hardware_unsetup();
8085 return r;
8086}
8087
Sean Christophersond008dfd2020-03-21 13:25:56 -07008088static struct kvm_x86_init_ops vmx_init_ops __initdata = {
8089 .cpu_has_kvm_support = cpu_has_kvm_support,
8090 .disabled_by_bios = vmx_disabled_by_bios,
8091 .check_processor_compatibility = vmx_check_processor_compat,
8092 .hardware_setup = hardware_setup,
8093
8094 .runtime_ops = &vmx_x86_ops,
8095};
8096
Avi Kivity6aa8b732006-12-10 02:21:36 -08008097static void vmx_cleanup_l1d_flush(void)
8098{
8099 if (vmx_l1d_flush_pages) {
8100 free_pages((unsigned long)vmx_l1d_flush_pages, L1D_CACHE_ORDER);
8101 vmx_l1d_flush_pages = NULL;
8102 }
8103 /* Restore state so sysfs ignores VMX */
8104 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_AUTO;
8105}
8106
8107static void vmx_exit(void)
8108{
8109#ifdef CONFIG_KEXEC_CORE
8110 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
8111 synchronize_rcu();
8112#endif
8113
8114 kvm_exit();
8115
8116#if IS_ENABLED(CONFIG_HYPERV)
8117 if (static_branch_unlikely(&enable_evmcs)) {
8118 int cpu;
8119 struct hv_vp_assist_page *vp_ap;
8120 /*
8121 * Reset everything to support using non-enlightened VMCS
8122 * access later (e.g. when we reload the module with
8123 * enlightened_vmcs=0)
8124 */
8125 for_each_online_cpu(cpu) {
8126 vp_ap = hv_get_vp_assist_page(cpu);
8127
8128 if (!vp_ap)
8129 continue;
8130
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08008131 vp_ap->nested_control.features.directhypercall = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008132 vp_ap->current_nested_vmcs = 0;
8133 vp_ap->enlighten_vmentry = 0;
8134 }
8135
8136 static_branch_disable(&enable_evmcs);
8137 }
8138#endif
8139 vmx_cleanup_l1d_flush();
8140}
8141module_exit(vmx_exit);
8142
8143static int __init vmx_init(void)
8144{
Vitaly Kuznetsovdbef2802020-04-01 10:13:48 +02008145 int r, cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008146
8147#if IS_ENABLED(CONFIG_HYPERV)
8148 /*
8149 * Enlightened VMCS usage should be recommended and the host needs
8150 * to support eVMCS v1 or above. We can also disable eVMCS support
8151 * with module parameter.
8152 */
8153 if (enlightened_vmcs &&
8154 ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
8155 (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
8156 KVM_EVMCS_VERSION) {
8157 int cpu;
8158
8159 /* Check that we have assist pages on all online CPUs */
8160 for_each_online_cpu(cpu) {
8161 if (!hv_get_vp_assist_page(cpu)) {
8162 enlightened_vmcs = false;
8163 break;
8164 }
8165 }
8166
8167 if (enlightened_vmcs) {
8168 pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
8169 static_branch_enable(&enable_evmcs);
8170 }
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08008171
8172 if (ms_hyperv.nested_features & HV_X64_NESTED_DIRECT_FLUSH)
8173 vmx_x86_ops.enable_direct_tlbflush
8174 = hv_enable_direct_tlbflush;
8175
Avi Kivity6aa8b732006-12-10 02:21:36 -08008176 } else {
8177 enlightened_vmcs = false;
8178 }
8179#endif
8180
Sean Christophersond008dfd2020-03-21 13:25:56 -07008181 r = kvm_init(&vmx_init_ops, sizeof(struct vcpu_vmx),
Avi Kivity6aa8b732006-12-10 02:21:36 -08008182 __alignof__(struct vcpu_vmx), THIS_MODULE);
8183 if (r)
8184 return r;
8185
8186 /*
8187 * Must be called after kvm_init() so enable_ept is properly set
8188 * up. Hand the parameter mitigation value in which was stored in
8189 * the pre module init parser. If no parameter was given, it will
8190 * contain 'auto' which will be turned into the default 'cond'
8191 * mitigation mode.
8192 */
Waiman Long19a36d32019-08-26 15:30:23 -04008193 r = vmx_setup_l1d_flush(vmentry_l1d_flush_param);
8194 if (r) {
8195 vmx_exit();
8196 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008197 }
8198
Vitaly Kuznetsovdbef2802020-04-01 10:13:48 +02008199 for_each_possible_cpu(cpu) {
8200 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
8201 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
8202 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
8203 }
8204
Avi Kivity6aa8b732006-12-10 02:21:36 -08008205#ifdef CONFIG_KEXEC_CORE
8206 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
8207 crash_vmclear_local_loaded_vmcss);
8208#endif
8209 vmx_check_vmcs12_offsets();
8210
8211 return 0;
8212}
8213module_init(vmx_init);