blob: 7ffcbb674b1cf94a3bb764db8f55f9856605eee8 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Sean Christopherson199b1182018-12-03 13:52:53 -080019#include <linux/frame.h>
20#include <linux/highmem.h>
21#include <linux/hrtimer.h>
22#include <linux/kernel.h>
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080024#include <linux/module.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020025#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070026#include <linux/mod_devicetable.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080027#include <linux/mm.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080028#include <linux/sched.h>
Josh Poimboeufb2849092019-01-30 07:13:58 -060029#include <linux/sched/smt.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040031#include <linux/tboot.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080032#include <linux/trace_events.h>
Avi Kivitye4956062007-06-28 14:15:57 -040033
Sean Christopherson199b1182018-12-03 13:52:53 -080034#include <asm/apic.h>
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +020035#include <asm/asm.h>
Feng Wu28b835d2015-09-18 22:29:54 +080036#include <asm/cpu.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010037#include <asm/debugreg.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080038#include <asm/desc.h>
39#include <asm/fpu/internal.h>
40#include <asm/io.h>
Feng Wuefc64402015-09-18 22:29:51 +080041#include <asm/irq_remapping.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080042#include <asm/kexec.h>
43#include <asm/perf_event.h>
44#include <asm/mce.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070045#include <asm/mmu_context.h>
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010046#include <asm/mshyperv.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080047#include <asm/spec-ctrl.h>
48#include <asm/virtext.h>
49#include <asm/vmx.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080050
Sean Christopherson3077c192018-12-03 13:53:02 -080051#include "capabilities.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080052#include "cpuid.h"
Sean Christopherson4cebd742018-12-03 13:52:58 -080053#include "evmcs.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080054#include "irq.h"
55#include "kvm_cache_regs.h"
56#include "lapic.h"
57#include "mmu.h"
Sean Christopherson55d23752018-12-03 13:53:18 -080058#include "nested.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080059#include "ops.h"
Wei Huang25462f72015-06-19 15:45:05 +020060#include "pmu.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080061#include "trace.h"
Sean Christophersoncb1d4742018-12-03 13:53:04 -080062#include "vmcs.h"
Sean Christopherson609363c2018-12-03 13:53:05 -080063#include "vmcs12.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080064#include "vmx.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080065#include "x86.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030066
Avi Kivity6aa8b732006-12-10 02:21:36 -080067MODULE_AUTHOR("Qumranet");
68MODULE_LICENSE("GPL");
69
Josh Triplette9bda3b2012-03-20 23:33:51 -070070static const struct x86_cpu_id vmx_cpu_id[] = {
71 X86_FEATURE_MATCH(X86_FEATURE_VMX),
72 {}
73};
74MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
75
Sean Christopherson2c4fd912018-12-03 13:53:03 -080076bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020077module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080078
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010079static bool __read_mostly enable_vnmi = 1;
80module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);
81
Sean Christopherson2c4fd912018-12-03 13:53:03 -080082bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020083module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020084
Sean Christopherson2c4fd912018-12-03 13:53:03 -080085bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020086module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080087
Sean Christopherson2c4fd912018-12-03 13:53:03 -080088bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070089module_param_named(unrestricted_guest,
90 enable_unrestricted_guest, bool, S_IRUGO);
91
Sean Christopherson2c4fd912018-12-03 13:53:03 -080092bool __read_mostly enable_ept_ad_bits = 1;
Xudong Hao83c3a332012-05-28 19:33:35 +080093module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
94
Avi Kivitya27685c2012-06-12 20:30:18 +030095static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020096module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030097
Rusty Russell476bc002012-01-13 09:32:18 +103098static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030099module_param(fasteoi, bool, S_IRUGO);
100
Yang Zhang5a717852013-04-11 19:25:16 +0800101static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +0800102module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +0800103
Nadav Har'El801d3422011-05-25 23:02:23 +0300104/*
105 * If nested=1, nested virtualization is supported, i.e., guests may use
106 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
107 * use VMX instructions.
108 */
Paolo Bonzini1e58e5e2018-10-17 00:55:22 +0200109static bool __read_mostly nested = 1;
Nadav Har'El801d3422011-05-25 23:02:23 +0300110module_param(nested, bool, S_IRUGO);
111
Wanpeng Li20300092014-12-02 19:14:59 +0800112static u64 __read_mostly host_xss;
113
Sean Christopherson2c4fd912018-12-03 13:53:03 -0800114bool __read_mostly enable_pml = 1;
Kai Huang843e4332015-01-28 10:54:28 +0800115module_param_named(pml, enable_pml, bool, S_IRUGO);
116
Paolo Bonzini6f2f8452019-05-20 15:34:35 +0200117static bool __read_mostly dump_invalid_vmcs = 0;
118module_param(dump_invalid_vmcs, bool, 0644);
119
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100120#define MSR_BITMAP_MODE_X2APIC 1
121#define MSR_BITMAP_MODE_X2APIC_APICV 2
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100122
Haozhong Zhang64903d62015-10-20 15:39:09 +0800123#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
124
Yunhong Jiang64672c92016-06-13 14:19:59 -0700125/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
126static int __read_mostly cpu_preemption_timer_multi;
127static bool __read_mostly enable_preemption_timer = 1;
128#ifdef CONFIG_X86_64
129module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
130#endif
131
Sean Christopherson3de63472018-07-13 08:42:30 -0700132#define KVM_VM_CR0_ALWAYS_OFF (X86_CR0_NW | X86_CR0_CD)
Sean Christopherson1706bd02018-03-05 12:04:38 -0800133#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
134#define KVM_VM_CR0_ALWAYS_ON \
135 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | \
136 X86_CR0_WP | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200137#define KVM_CR4_GUEST_OWNED_BITS \
138 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Yu Zhangfd8cb432017-08-24 20:27:56 +0800139 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200140
Sean Christopherson5dc1f042018-03-05 12:04:39 -0800141#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
Avi Kivitycdc0e242009-12-06 17:21:14 +0200142#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
143#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
144
Avi Kivity78ac8b42010-04-08 18:19:35 +0300145#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
146
Chao Pengbf8c55d2018-10-24 16:05:14 +0800147#define MSR_IA32_RTIT_STATUS_MASK (~(RTIT_STATUS_FILTEREN | \
148 RTIT_STATUS_CONTEXTEN | RTIT_STATUS_TRIGGEREN | \
149 RTIT_STATUS_ERROR | RTIT_STATUS_STOPPED | \
150 RTIT_STATUS_BYTECNT))
151
152#define MSR_IA32_RTIT_OUTPUT_BASE_MASK \
153 (~((1UL << cpuid_query_maxphyaddr(vcpu)) - 1) | 0x7f)
154
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800155/*
156 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
157 * ple_gap: upper bound on the amount of time between two successive
158 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500159 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800160 * ple_window: upper bound on the amount of time a guest is allowed to execute
161 * in a PAUSE loop. Tests indicate that most spinlocks are held for
162 * less than 2^12 cycles
163 * Time is measured based on a counter that runs at the same rate as the TSC,
164 * refer SDM volume 3b section 21.6.13 & 22.1.3.
165 */
Babu Mogerc8e88712018-03-16 16:37:24 -0400166static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
Luiz Capitulinoa87c99e2018-11-23 12:02:14 -0500167module_param(ple_gap, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200168
Babu Moger7fbc85a2018-03-16 16:37:22 -0400169static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
170module_param(ple_window, uint, 0444);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800171
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200172/* Default doubles per-vcpu window every exit. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400173static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400174module_param(ple_window_grow, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200175
176/* Default resets per-vcpu window every exit to ple_window. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400177static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400178module_param(ple_window_shrink, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200179
180/* Default is to compute the maximum so we can never overflow. */
Babu Moger7fbc85a2018-03-16 16:37:22 -0400181static unsigned int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
182module_param(ple_window_max, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200183
Chao Pengf99e3da2018-10-24 16:05:10 +0800184/* Default is SYSTEM mode, 1 for host-guest mode */
185int __read_mostly pt_mode = PT_MODE_SYSTEM;
186module_param(pt_mode, int, S_IRUGO);
187
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200188static DEFINE_STATIC_KEY_FALSE(vmx_l1d_should_flush);
Nicolai Stange427362a2018-07-21 22:25:00 +0200189static DEFINE_STATIC_KEY_FALSE(vmx_l1d_flush_cond);
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200190static DEFINE_MUTEX(vmx_l1d_flush_mutex);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200191
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200192/* Storage for pre module init parameter parsing */
193static enum vmx_l1d_flush_state __read_mostly vmentry_l1d_flush_param = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200194
195static const struct {
196 const char *option;
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200197 bool for_parse;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200198} vmentry_l1d_param[] = {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200199 [VMENTER_L1D_FLUSH_AUTO] = {"auto", true},
200 [VMENTER_L1D_FLUSH_NEVER] = {"never", true},
201 [VMENTER_L1D_FLUSH_COND] = {"cond", true},
202 [VMENTER_L1D_FLUSH_ALWAYS] = {"always", true},
203 [VMENTER_L1D_FLUSH_EPT_DISABLED] = {"EPT disabled", false},
204 [VMENTER_L1D_FLUSH_NOT_REQUIRED] = {"not required", false},
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200205};
206
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200207#define L1D_CACHE_ORDER 4
208static void *vmx_l1d_flush_pages;
209
210static int vmx_setup_l1d_flush(enum vmx_l1d_flush_state l1tf)
211{
212 struct page *page;
Nicolai Stange288d1522018-07-18 19:07:38 +0200213 unsigned int i;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200214
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200215 if (!enable_ept) {
216 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_EPT_DISABLED;
217 return 0;
218 }
219
Yi Wangd806afa2018-08-16 13:42:39 +0800220 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES)) {
221 u64 msr;
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200222
Yi Wangd806afa2018-08-16 13:42:39 +0800223 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, msr);
224 if (msr & ARCH_CAP_SKIP_VMENTRY_L1DFLUSH) {
225 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
226 return 0;
227 }
228 }
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200229
Jiri Kosinad90a7a02018-07-13 16:23:25 +0200230 /* If set to auto use the default l1tf mitigation method */
231 if (l1tf == VMENTER_L1D_FLUSH_AUTO) {
232 switch (l1tf_mitigation) {
233 case L1TF_MITIGATION_OFF:
234 l1tf = VMENTER_L1D_FLUSH_NEVER;
235 break;
236 case L1TF_MITIGATION_FLUSH_NOWARN:
237 case L1TF_MITIGATION_FLUSH:
238 case L1TF_MITIGATION_FLUSH_NOSMT:
239 l1tf = VMENTER_L1D_FLUSH_COND;
240 break;
241 case L1TF_MITIGATION_FULL:
242 case L1TF_MITIGATION_FULL_FORCE:
243 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
244 break;
245 }
246 } else if (l1tf_mitigation == L1TF_MITIGATION_FULL_FORCE) {
247 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
248 }
249
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200250 if (l1tf != VMENTER_L1D_FLUSH_NEVER && !vmx_l1d_flush_pages &&
251 !boot_cpu_has(X86_FEATURE_FLUSH_L1D)) {
Ben Gardon41836832019-02-11 11:02:52 -0800252 /*
253 * This allocation for vmx_l1d_flush_pages is not tied to a VM
254 * lifetime and so should not be charged to a memcg.
255 */
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200256 page = alloc_pages(GFP_KERNEL, L1D_CACHE_ORDER);
257 if (!page)
258 return -ENOMEM;
259 vmx_l1d_flush_pages = page_address(page);
Nicolai Stange288d1522018-07-18 19:07:38 +0200260
261 /*
262 * Initialize each page with a different pattern in
263 * order to protect against KSM in the nested
264 * virtualization case.
265 */
266 for (i = 0; i < 1u << L1D_CACHE_ORDER; ++i) {
267 memset(vmx_l1d_flush_pages + i * PAGE_SIZE, i + 1,
268 PAGE_SIZE);
269 }
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200270 }
271
272 l1tf_vmx_mitigation = l1tf;
273
Thomas Gleixner895ae472018-07-13 16:23:22 +0200274 if (l1tf != VMENTER_L1D_FLUSH_NEVER)
275 static_branch_enable(&vmx_l1d_should_flush);
276 else
277 static_branch_disable(&vmx_l1d_should_flush);
Thomas Gleixner4c6523e2018-07-13 16:23:20 +0200278
Nicolai Stange427362a2018-07-21 22:25:00 +0200279 if (l1tf == VMENTER_L1D_FLUSH_COND)
280 static_branch_enable(&vmx_l1d_flush_cond);
Thomas Gleixner895ae472018-07-13 16:23:22 +0200281 else
Nicolai Stange427362a2018-07-21 22:25:00 +0200282 static_branch_disable(&vmx_l1d_flush_cond);
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200283 return 0;
284}
285
286static int vmentry_l1d_flush_parse(const char *s)
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200287{
288 unsigned int i;
289
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200290 if (s) {
291 for (i = 0; i < ARRAY_SIZE(vmentry_l1d_param); i++) {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200292 if (vmentry_l1d_param[i].for_parse &&
293 sysfs_streq(s, vmentry_l1d_param[i].option))
294 return i;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200295 }
296 }
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200297 return -EINVAL;
298}
299
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200300static int vmentry_l1d_flush_set(const char *s, const struct kernel_param *kp)
301{
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200302 int l1tf, ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200303
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200304 l1tf = vmentry_l1d_flush_parse(s);
305 if (l1tf < 0)
306 return l1tf;
307
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200308 if (!boot_cpu_has(X86_BUG_L1TF))
309 return 0;
310
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200311 /*
312 * Has vmx_init() run already? If not then this is the pre init
313 * parameter parsing. In that case just store the value and let
314 * vmx_init() do the proper setup after enable_ept has been
315 * established.
316 */
317 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_AUTO) {
318 vmentry_l1d_flush_param = l1tf;
319 return 0;
320 }
321
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200322 mutex_lock(&vmx_l1d_flush_mutex);
323 ret = vmx_setup_l1d_flush(l1tf);
324 mutex_unlock(&vmx_l1d_flush_mutex);
325 return ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200326}
327
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200328static int vmentry_l1d_flush_get(char *s, const struct kernel_param *kp)
329{
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200330 if (WARN_ON_ONCE(l1tf_vmx_mitigation >= ARRAY_SIZE(vmentry_l1d_param)))
331 return sprintf(s, "???\n");
332
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200333 return sprintf(s, "%s\n", vmentry_l1d_param[l1tf_vmx_mitigation].option);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200334}
335
336static const struct kernel_param_ops vmentry_l1d_flush_ops = {
337 .set = vmentry_l1d_flush_set,
338 .get = vmentry_l1d_flush_get,
339};
Thomas Gleixner895ae472018-07-13 16:23:22 +0200340module_param_cb(vmentry_l1d_flush, &vmentry_l1d_flush_ops, NULL, 0644);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200341
Gleb Natapovd99e4152012-12-20 16:57:45 +0200342static bool guest_state_valid(struct kvm_vcpu *vcpu);
343static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yi Wang1e4329ee2018-11-08 11:22:21 +0800344static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Ashok Raj15d45072018-02-01 22:59:43 +0100345 u32 msr, int type);
Avi Kivity75880a02007-06-20 11:20:04 +0300346
Sean Christopherson453eafb2018-12-20 12:25:17 -0800347void vmx_vmexit(void);
348
Avi Kivity6aa8b732006-12-10 02:21:36 -0800349static DEFINE_PER_CPU(struct vmcs *, vmxarea);
Sean Christopherson75edce82018-12-03 13:53:06 -0800350DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300351/*
352 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
353 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
354 */
355static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800356
Feng Wubf9f6ac2015-09-18 22:29:55 +0800357/*
358 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
359 * can find which vCPU should be waken up.
360 */
361static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
362static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
363
Sheng Yang2384d2b2008-01-17 15:14:33 +0800364static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
365static DEFINE_SPINLOCK(vmx_vpid_lock);
366
Sean Christopherson3077c192018-12-03 13:53:02 -0800367struct vmcs_config vmcs_config;
368struct vmx_capability vmx_capability;
Sheng Yangd56f5462008-04-25 10:13:16 +0800369
Avi Kivity6aa8b732006-12-10 02:21:36 -0800370#define VMX_SEGMENT_FIELD(seg) \
371 [VCPU_SREG_##seg] = { \
372 .selector = GUEST_##seg##_SELECTOR, \
373 .base = GUEST_##seg##_BASE, \
374 .limit = GUEST_##seg##_LIMIT, \
375 .ar_bytes = GUEST_##seg##_AR_BYTES, \
376 }
377
Mathias Krause772e0312012-08-30 01:30:19 +0200378static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800379 unsigned selector;
380 unsigned base;
381 unsigned limit;
382 unsigned ar_bytes;
383} kvm_vmx_segment_fields[] = {
384 VMX_SEGMENT_FIELD(CS),
385 VMX_SEGMENT_FIELD(DS),
386 VMX_SEGMENT_FIELD(ES),
387 VMX_SEGMENT_FIELD(FS),
388 VMX_SEGMENT_FIELD(GS),
389 VMX_SEGMENT_FIELD(SS),
390 VMX_SEGMENT_FIELD(TR),
391 VMX_SEGMENT_FIELD(LDTR),
392};
393
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800394u64 host_efer;
Sean Christopherson23420802019-04-19 22:50:57 -0700395static unsigned long host_idt_base;
Avi Kivity26bb0982009-09-07 11:14:12 +0300396
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300397/*
Jim Mattson898a8112018-12-05 15:28:59 -0800398 * Though SYSCALL is only supported in 64-bit mode on Intel CPUs, kvm
399 * will emulate SYSCALL in legacy mode if the vendor string in guest
400 * CPUID.0:{EBX,ECX,EDX} is "AuthenticAMD" or "AMDisbetter!" To
401 * support this emulation, IA32_STAR must always be included in
402 * vmx_msr_index[], even in i386 builds.
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300403 */
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800404const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800405#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300406 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800407#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400408 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800409};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800410
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100411#if IS_ENABLED(CONFIG_HYPERV)
412static bool __read_mostly enlightened_vmcs = true;
413module_param(enlightened_vmcs, bool, 0444);
414
Tianyu Lan877ad952018-07-19 08:40:23 +0000415/* check_ept_pointer() should be under protection of ept_pointer_lock. */
416static void check_ept_pointer_match(struct kvm *kvm)
417{
418 struct kvm_vcpu *vcpu;
419 u64 tmp_eptp = INVALID_PAGE;
420 int i;
421
422 kvm_for_each_vcpu(i, vcpu, kvm) {
423 if (!VALID_PAGE(tmp_eptp)) {
424 tmp_eptp = to_vmx(vcpu)->ept_pointer;
425 } else if (tmp_eptp != to_vmx(vcpu)->ept_pointer) {
426 to_kvm_vmx(kvm)->ept_pointers_match
427 = EPT_POINTERS_MISMATCH;
428 return;
429 }
430 }
431
432 to_kvm_vmx(kvm)->ept_pointers_match = EPT_POINTERS_MATCH;
433}
434
Yi Wang8997f652019-01-21 15:27:05 +0800435static int kvm_fill_hv_flush_list_func(struct hv_guest_mapping_flush_list *flush,
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800436 void *data)
437{
438 struct kvm_tlb_range *range = data;
439
440 return hyperv_fill_flush_guest_mapping_list(flush, range->start_gfn,
441 range->pages);
442}
443
444static inline int __hv_remote_flush_tlb_with_range(struct kvm *kvm,
445 struct kvm_vcpu *vcpu, struct kvm_tlb_range *range)
446{
447 u64 ept_pointer = to_vmx(vcpu)->ept_pointer;
448
449 /*
450 * FLUSH_GUEST_PHYSICAL_ADDRESS_SPACE hypercall needs address
451 * of the base of EPT PML4 table, strip off EPT configuration
452 * information.
453 */
454 if (range)
455 return hyperv_flush_guest_mapping_range(ept_pointer & PAGE_MASK,
456 kvm_fill_hv_flush_list_func, (void *)range);
457 else
458 return hyperv_flush_guest_mapping(ept_pointer & PAGE_MASK);
459}
460
461static int hv_remote_flush_tlb_with_range(struct kvm *kvm,
462 struct kvm_tlb_range *range)
Tianyu Lan877ad952018-07-19 08:40:23 +0000463{
Lan Tianyua5c214d2018-10-13 22:54:05 +0800464 struct kvm_vcpu *vcpu;
Lan Tianyub7c1c222019-01-04 15:20:44 +0800465 int ret = 0, i;
Tianyu Lan877ad952018-07-19 08:40:23 +0000466
467 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
468
469 if (to_kvm_vmx(kvm)->ept_pointers_match == EPT_POINTERS_CHECK)
470 check_ept_pointer_match(kvm);
471
472 if (to_kvm_vmx(kvm)->ept_pointers_match != EPT_POINTERS_MATCH) {
Lan Tianyu53963a72018-12-06 15:34:36 +0800473 kvm_for_each_vcpu(i, vcpu, kvm) {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800474 /* If ept_pointer is invalid pointer, bypass flush request. */
475 if (VALID_PAGE(to_vmx(vcpu)->ept_pointer))
476 ret |= __hv_remote_flush_tlb_with_range(
477 kvm, vcpu, range);
Lan Tianyu53963a72018-12-06 15:34:36 +0800478 }
Lan Tianyua5c214d2018-10-13 22:54:05 +0800479 } else {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800480 ret = __hv_remote_flush_tlb_with_range(kvm,
481 kvm_get_vcpu(kvm, 0), range);
Tianyu Lan877ad952018-07-19 08:40:23 +0000482 }
Tianyu Lan877ad952018-07-19 08:40:23 +0000483
Tianyu Lan877ad952018-07-19 08:40:23 +0000484 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
485 return ret;
486}
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800487static int hv_remote_flush_tlb(struct kvm *kvm)
488{
489 return hv_remote_flush_tlb_with_range(kvm, NULL);
490}
491
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100492#endif /* IS_ENABLED(CONFIG_HYPERV) */
493
Yunhong Jiang64672c92016-06-13 14:19:59 -0700494/*
495 * Comment's format: document - errata name - stepping - processor name.
496 * Refer from
497 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
498 */
499static u32 vmx_preemption_cpu_tfms[] = {
500/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
5010x000206E6,
502/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
503/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
504/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
5050x00020652,
506/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
5070x00020655,
508/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
509/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
510/*
511 * 320767.pdf - AAP86 - B1 -
512 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
513 */
5140x000106E5,
515/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
5160x000106A0,
517/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
5180x000106A1,
519/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
5200x000106A4,
521 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
522 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
523 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
5240x000106A5,
Wei Huang3d82c562018-12-03 14:13:32 -0600525 /* Xeon E3-1220 V2 */
5260x000306A8,
Yunhong Jiang64672c92016-06-13 14:19:59 -0700527};
528
529static inline bool cpu_has_broken_vmx_preemption_timer(void)
530{
531 u32 eax = cpuid_eax(0x00000001), i;
532
533 /* Clear the reserved bits */
534 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +0000535 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -0700536 if (eax == vmx_preemption_cpu_tfms[i])
537 return true;
538
539 return false;
540}
541
Paolo Bonzini35754c92015-07-29 12:05:37 +0200542static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800543{
Paolo Bonzini35754c92015-07-29 12:05:37 +0200544 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800545}
546
Sheng Yang04547152009-04-01 15:52:31 +0800547static inline bool report_flexpriority(void)
548{
549 return flexpriority_enabled;
550}
551
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800552static inline int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -0800553{
554 int i;
555
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400556 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +0300557 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300558 return i;
559 return -1;
560}
561
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800562struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300563{
564 int i;
565
Rusty Russell8b9cf982007-07-30 16:31:43 +1000566 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300567 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400568 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000569 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800570}
571
Sean Christopherson7c97fcb2018-12-03 13:53:17 -0800572void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
573{
574 vmcs_clear(loaded_vmcs->vmcs);
575 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
576 vmcs_clear(loaded_vmcs->shadow_vmcs);
577 loaded_vmcs->cpu = -1;
578 loaded_vmcs->launched = 0;
579}
580
Dave Young2965faa2015-09-09 15:38:55 -0700581#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800582/*
583 * This bitmap is used to indicate whether the vmclear
584 * operation is enabled on all cpus. All disabled by
585 * default.
586 */
587static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
588
589static inline void crash_enable_local_vmclear(int cpu)
590{
591 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
592}
593
594static inline void crash_disable_local_vmclear(int cpu)
595{
596 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
597}
598
599static inline int crash_local_vmclear_enabled(int cpu)
600{
601 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
602}
603
604static void crash_vmclear_local_loaded_vmcss(void)
605{
606 int cpu = raw_smp_processor_id();
607 struct loaded_vmcs *v;
608
609 if (!crash_local_vmclear_enabled(cpu))
610 return;
611
612 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
613 loaded_vmcss_on_cpu_link)
614 vmcs_clear(v->vmcs);
615}
616#else
617static inline void crash_enable_local_vmclear(int cpu) { }
618static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -0700619#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800620
Nadav Har'Eld462b812011-05-24 15:26:10 +0300621static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800622{
Nadav Har'Eld462b812011-05-24 15:26:10 +0300623 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -0800624 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -0800625
Nadav Har'Eld462b812011-05-24 15:26:10 +0300626 if (loaded_vmcs->cpu != cpu)
627 return; /* vcpu migration can race with cpu offline */
628 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800629 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800630 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300631 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800632
633 /*
634 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
635 * is before setting loaded_vmcs->vcpu to -1 which is done in
636 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
637 * then adds the vmcs into percpu list before it is deleted.
638 */
639 smp_wmb();
640
Nadav Har'Eld462b812011-05-24 15:26:10 +0300641 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800642 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800643}
644
Sean Christopherson89b0c9f2018-12-03 13:53:07 -0800645void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800646{
Xiao Guangronge6c7d322012-11-28 20:53:15 +0800647 int cpu = loaded_vmcs->cpu;
648
649 if (cpu != -1)
650 smp_call_function_single(cpu,
651 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800652}
653
Avi Kivity2fb92db2011-04-27 19:42:18 +0300654static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
655 unsigned field)
656{
657 bool ret;
658 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
659
660 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
661 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
662 vmx->segment_cache.bitmask = 0;
663 }
664 ret = vmx->segment_cache.bitmask & mask;
665 vmx->segment_cache.bitmask |= mask;
666 return ret;
667}
668
669static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
670{
671 u16 *p = &vmx->segment_cache.seg[seg].selector;
672
673 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
674 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
675 return *p;
676}
677
678static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
679{
680 ulong *p = &vmx->segment_cache.seg[seg].base;
681
682 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
683 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
684 return *p;
685}
686
687static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
688{
689 u32 *p = &vmx->segment_cache.seg[seg].limit;
690
691 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
692 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
693 return *p;
694}
695
696static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
697{
698 u32 *p = &vmx->segment_cache.seg[seg].ar;
699
700 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
701 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
702 return *p;
703}
704
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800705void update_exception_bitmap(struct kvm_vcpu *vcpu)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300706{
707 u32 eb;
708
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100709 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -0800710 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Liran Alon9e869482018-03-12 13:12:51 +0200711 /*
712 * Guest access to VMware backdoor ports could legitimately
713 * trigger #GP because of TSS I/O permission bitmap.
714 * We intercept those #GP and allow access to them anyway
715 * as VMware does.
716 */
717 if (enable_vmware_backdoor)
718 eb |= (1u << GP_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100719 if ((vcpu->guest_debug &
720 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
721 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
722 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300723 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300724 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +0200725 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +0800726 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Nadav Har'El36cf24e2011-05-25 23:15:08 +0300727
728 /* When we are running a nested L2 guest and L1 specified for it a
729 * certain exception bitmap, we must trap the same exceptions and pass
730 * them to L1. When running L2, we will only handle the exceptions
731 * specified above if L1 did not want them.
732 */
733 if (is_guest_mode(vcpu))
734 eb |= get_vmcs12(vcpu)->exception_bitmap;
735
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300736 vmcs_write32(EXCEPTION_BITMAP, eb);
737}
738
Ashok Raj15d45072018-02-01 22:59:43 +0100739/*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100740 * Check if MSR is intercepted for currently loaded MSR bitmap.
741 */
742static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
743{
744 unsigned long *msr_bitmap;
745 int f = sizeof(unsigned long);
746
747 if (!cpu_has_vmx_msr_bitmap())
748 return true;
749
750 msr_bitmap = to_vmx(vcpu)->loaded_vmcs->msr_bitmap;
751
752 if (msr <= 0x1fff) {
753 return !!test_bit(msr, msr_bitmap + 0x800 / f);
754 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
755 msr &= 0x1fff;
756 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
757 }
758
759 return true;
760}
761
Gleb Natapov2961e8762013-11-25 15:37:13 +0200762static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
763 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200764{
Gleb Natapov2961e8762013-11-25 15:37:13 +0200765 vm_entry_controls_clearbit(vmx, entry);
766 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200767}
768
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400769static int find_msr(struct vmx_msrs *m, unsigned int msr)
770{
771 unsigned int i;
772
773 for (i = 0; i < m->nr; ++i) {
774 if (m->val[i].index == msr)
775 return i;
776 }
777 return -ENOENT;
778}
779
Avi Kivity61d2ef22010-04-28 16:40:38 +0300780static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
781{
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400782 int i;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300783 struct msr_autoload *m = &vmx->msr_autoload;
784
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200785 switch (msr) {
786 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800787 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200788 clear_atomic_switch_msr_special(vmx,
789 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200790 VM_EXIT_LOAD_IA32_EFER);
791 return;
792 }
793 break;
794 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800795 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200796 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200797 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
798 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
799 return;
800 }
801 break;
Avi Kivity110312c2010-12-21 12:54:20 +0200802 }
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400803 i = find_msr(&m->guest, msr);
804 if (i < 0)
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400805 goto skip_guest;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400806 --m->guest.nr;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400807 m->guest.val[i] = m->guest.val[m->guest.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400808 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Avi Kivity110312c2010-12-21 12:54:20 +0200809
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400810skip_guest:
811 i = find_msr(&m->host, msr);
812 if (i < 0)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300813 return;
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400814
815 --m->host.nr;
816 m->host.val[i] = m->host.val[m->host.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400817 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300818}
819
Gleb Natapov2961e8762013-11-25 15:37:13 +0200820static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
821 unsigned long entry, unsigned long exit,
822 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
823 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200824{
825 vmcs_write64(guest_val_vmcs, guest_val);
Sean Christopherson5a5e8a12018-09-26 09:23:56 -0700826 if (host_val_vmcs != HOST_IA32_EFER)
827 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +0200828 vm_entry_controls_setbit(vmx, entry);
829 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200830}
831
Avi Kivity61d2ef22010-04-28 16:40:38 +0300832static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400833 u64 guest_val, u64 host_val, bool entry_only)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300834{
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400835 int i, j = 0;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300836 struct msr_autoload *m = &vmx->msr_autoload;
837
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200838 switch (msr) {
839 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800840 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200841 add_atomic_switch_msr_special(vmx,
842 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200843 VM_EXIT_LOAD_IA32_EFER,
844 GUEST_IA32_EFER,
845 HOST_IA32_EFER,
846 guest_val, host_val);
847 return;
848 }
849 break;
850 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800851 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200852 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200853 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
854 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
855 GUEST_IA32_PERF_GLOBAL_CTRL,
856 HOST_IA32_PERF_GLOBAL_CTRL,
857 guest_val, host_val);
858 return;
859 }
860 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +0100861 case MSR_IA32_PEBS_ENABLE:
862 /* PEBS needs a quiescent period after being disabled (to write
863 * a record). Disabling PEBS through VMX MSR swapping doesn't
864 * provide that period, so a CPU could write host's record into
865 * guest's memory.
866 */
867 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +0200868 }
869
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400870 i = find_msr(&m->guest, msr);
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400871 if (!entry_only)
872 j = find_msr(&m->host, msr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300873
Xiaoyao Li98ae70c2019-02-14 12:08:58 +0800874 if ((i < 0 && m->guest.nr == NR_AUTOLOAD_MSRS) ||
875 (j < 0 && m->host.nr == NR_AUTOLOAD_MSRS)) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +0200876 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +0200877 "Can't add msr %x\n", msr);
878 return;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300879 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400880 if (i < 0) {
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400881 i = m->guest.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400882 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400883 }
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400884 m->guest.val[i].index = msr;
885 m->guest.val[i].value = guest_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300886
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400887 if (entry_only)
888 return;
889
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400890 if (j < 0) {
891 j = m->host.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400892 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300893 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400894 m->host.val[j].index = msr;
895 m->host.val[j].value = host_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300896}
897
Avi Kivity92c0d902009-10-29 11:00:16 +0200898static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +0300899{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100900 u64 guest_efer = vmx->vcpu.arch.efer;
901 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +0300902
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100903 if (!enable_ept) {
904 /*
905 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
906 * host CPUID is more efficient than testing guest CPUID
907 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
908 */
909 if (boot_cpu_has(X86_FEATURE_SMEP))
910 guest_efer |= EFER_NX;
911 else if (!(guest_efer & EFER_NX))
912 ignore_bits |= EFER_NX;
913 }
Roel Kluin3a34a882009-08-04 02:08:45 -0700914
Avi Kivity51c6cf62007-08-29 03:48:05 +0300915 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100916 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +0300917 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100918 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +0300919#ifdef CONFIG_X86_64
920 ignore_bits |= EFER_LMA | EFER_LME;
921 /* SCE is meaningful only in long mode on Intel */
922 if (guest_efer & EFER_LMA)
923 ignore_bits &= ~(u64)EFER_SCE;
924#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +0300925
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800926 /*
927 * On EPT, we can't emulate NX, so we must switch EFER atomically.
928 * On CPUs that support "load IA32_EFER", always switch EFER
929 * atomically, since it's faster than switching it manually.
930 */
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800931 if (cpu_has_load_ia32_efer() ||
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800932 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +0300933 if (!(guest_efer & EFER_LMA))
934 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -0800935 if (guest_efer != host_efer)
936 add_atomic_switch_msr(vmx, MSR_EFER,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400937 guest_efer, host_efer, false);
Sean Christopherson02343cf2018-09-26 09:23:43 -0700938 else
939 clear_atomic_switch_msr(vmx, MSR_EFER);
Avi Kivity84ad33e2010-04-28 16:42:29 +0300940 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100941 } else {
Sean Christopherson02343cf2018-09-26 09:23:43 -0700942 clear_atomic_switch_msr(vmx, MSR_EFER);
943
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100944 guest_efer &= ~ignore_bits;
945 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +0300946
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100947 vmx->guest_msrs[efer_offset].data = guest_efer;
948 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
949
950 return true;
951 }
Avi Kivity51c6cf62007-08-29 03:48:05 +0300952}
953
Andy Lutomirskie28baea2017-02-20 08:56:11 -0800954#ifdef CONFIG_X86_32
955/*
956 * On 32-bit kernels, VM exits still load the FS and GS bases from the
957 * VMCS rather than the segment table. KVM uses this helper to figure
958 * out the current bases to poke them into the VMCS before entry.
959 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200960static unsigned long segment_base(u16 selector)
961{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800962 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200963 unsigned long v;
964
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800965 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200966 return 0;
967
Thomas Garnier45fc8752017-03-14 10:05:08 -0700968 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200969
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800970 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200971 u16 ldt_selector = kvm_read_ldt();
972
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800973 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200974 return 0;
975
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800976 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200977 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800978 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200979 return v;
980}
Andy Lutomirskie28baea2017-02-20 08:56:11 -0800981#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200982
Chao Peng2ef444f2018-10-24 16:05:12 +0800983static inline void pt_load_msr(struct pt_ctx *ctx, u32 addr_range)
984{
985 u32 i;
986
987 wrmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
988 wrmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
989 wrmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
990 wrmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
991 for (i = 0; i < addr_range; i++) {
992 wrmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
993 wrmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
994 }
995}
996
997static inline void pt_save_msr(struct pt_ctx *ctx, u32 addr_range)
998{
999 u32 i;
1000
1001 rdmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1002 rdmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1003 rdmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1004 rdmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1005 for (i = 0; i < addr_range; i++) {
1006 rdmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1007 rdmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1008 }
1009}
1010
1011static void pt_guest_enter(struct vcpu_vmx *vmx)
1012{
1013 if (pt_mode == PT_MODE_SYSTEM)
1014 return;
1015
Chao Peng2ef444f2018-10-24 16:05:12 +08001016 /*
Chao Pengb08c2892018-10-24 16:05:15 +08001017 * GUEST_IA32_RTIT_CTL is already set in the VMCS.
1018 * Save host state before VM entry.
Chao Peng2ef444f2018-10-24 16:05:12 +08001019 */
Chao Pengb08c2892018-10-24 16:05:15 +08001020 rdmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
Chao Peng2ef444f2018-10-24 16:05:12 +08001021 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1022 wrmsrl(MSR_IA32_RTIT_CTL, 0);
1023 pt_save_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1024 pt_load_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1025 }
1026}
1027
1028static void pt_guest_exit(struct vcpu_vmx *vmx)
1029{
1030 if (pt_mode == PT_MODE_SYSTEM)
1031 return;
1032
1033 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1034 pt_save_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1035 pt_load_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1036 }
1037
1038 /* Reload host state (IA32_RTIT_CTL will be cleared on VM exit). */
1039 wrmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
1040}
1041
Sean Christopherson13b964a2019-05-07 09:06:31 -07001042void vmx_set_host_fs_gs(struct vmcs_host_state *host, u16 fs_sel, u16 gs_sel,
1043 unsigned long fs_base, unsigned long gs_base)
1044{
1045 if (unlikely(fs_sel != host->fs_sel)) {
1046 if (!(fs_sel & 7))
1047 vmcs_write16(HOST_FS_SELECTOR, fs_sel);
1048 else
1049 vmcs_write16(HOST_FS_SELECTOR, 0);
1050 host->fs_sel = fs_sel;
1051 }
1052 if (unlikely(gs_sel != host->gs_sel)) {
1053 if (!(gs_sel & 7))
1054 vmcs_write16(HOST_GS_SELECTOR, gs_sel);
1055 else
1056 vmcs_write16(HOST_GS_SELECTOR, 0);
1057 host->gs_sel = gs_sel;
1058 }
1059 if (unlikely(fs_base != host->fs_base)) {
1060 vmcs_writel(HOST_FS_BASE, fs_base);
1061 host->fs_base = fs_base;
1062 }
1063 if (unlikely(gs_base != host->gs_base)) {
1064 vmcs_writel(HOST_GS_BASE, gs_base);
1065 host->gs_base = gs_base;
1066 }
1067}
1068
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001069void vmx_prepare_switch_to_guest(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001070{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001071 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersond7ee0392018-07-23 12:32:47 -07001072 struct vmcs_host_state *host_state;
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001073#ifdef CONFIG_X86_64
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01001074 int cpu = raw_smp_processor_id();
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001075#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001076 unsigned long fs_base, gs_base;
1077 u16 fs_sel, gs_sel;
Avi Kivity26bb0982009-09-07 11:14:12 +03001078 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001079
Sean Christophersond264ee02018-08-27 15:21:12 -07001080 vmx->req_immediate_exit = false;
1081
Liran Alonf48b4712018-11-20 18:03:25 +02001082 /*
1083 * Note that guest MSRs to be saved/restored can also be changed
1084 * when guest state is loaded. This happens when guest transitions
1085 * to/from long-mode by setting MSR_EFER.LMA.
1086 */
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001087 if (!vmx->guest_msrs_ready) {
1088 vmx->guest_msrs_ready = true;
Liran Alonf48b4712018-11-20 18:03:25 +02001089 for (i = 0; i < vmx->save_nmsrs; ++i)
1090 kvm_set_shared_msr(vmx->guest_msrs[i].index,
1091 vmx->guest_msrs[i].data,
1092 vmx->guest_msrs[i].mask);
1093
1094 }
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001095 if (vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001096 return;
1097
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001098 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001099
Avi Kivity33ed6322007-05-02 16:54:03 +03001100 /*
1101 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1102 * allow segment selectors with cpl > 0 or ti == 1.
1103 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07001104 host_state->ldt_sel = kvm_read_ldt();
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01001105
1106#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001107 savesegment(ds, host_state->ds_sel);
1108 savesegment(es, host_state->es_sel);
Sean Christophersone368b872018-07-23 12:32:41 -07001109
1110 gs_base = cpu_kernelmode_gs_base(cpu);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001111 if (likely(is_64bit_mm(current->mm))) {
1112 save_fsgs_for_kvm();
Sean Christophersone368b872018-07-23 12:32:41 -07001113 fs_sel = current->thread.fsindex;
1114 gs_sel = current->thread.gsindex;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001115 fs_base = current->thread.fsbase;
Sean Christophersone368b872018-07-23 12:32:41 -07001116 vmx->msr_host_kernel_gs_base = current->thread.gsbase;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001117 } else {
Sean Christophersone368b872018-07-23 12:32:41 -07001118 savesegment(fs, fs_sel);
1119 savesegment(gs, gs_sel);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001120 fs_base = read_msr(MSR_FS_BASE);
Sean Christophersone368b872018-07-23 12:32:41 -07001121 vmx->msr_host_kernel_gs_base = read_msr(MSR_KERNEL_GS_BASE);
Avi Kivity33ed6322007-05-02 16:54:03 +03001122 }
1123
Paolo Bonzini4679b612018-09-24 17:23:01 +02001124 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity33ed6322007-05-02 16:54:03 +03001125#else
Sean Christophersone368b872018-07-23 12:32:41 -07001126 savesegment(fs, fs_sel);
1127 savesegment(gs, gs_sel);
1128 fs_base = segment_base(fs_sel);
1129 gs_base = segment_base(gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001130#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001131
Sean Christopherson13b964a2019-05-07 09:06:31 -07001132 vmx_set_host_fs_gs(host_state, fs_sel, gs_sel, fs_base, gs_base);
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001133 vmx->guest_state_loaded = true;
Avi Kivity33ed6322007-05-02 16:54:03 +03001134}
1135
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001136static void vmx_prepare_switch_to_host(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001137{
Sean Christophersond7ee0392018-07-23 12:32:47 -07001138 struct vmcs_host_state *host_state;
1139
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001140 if (!vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001141 return;
1142
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001143 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001144
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001145 ++vmx->vcpu.stat.host_state_reload;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001146
Avi Kivityc8770e72010-11-11 12:37:26 +02001147#ifdef CONFIG_X86_64
Paolo Bonzini4679b612018-09-24 17:23:01 +02001148 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivityc8770e72010-11-11 12:37:26 +02001149#endif
Sean Christophersond7ee0392018-07-23 12:32:47 -07001150 if (host_state->ldt_sel || (host_state->gs_sel & 7)) {
1151 kvm_load_ldt(host_state->ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001152#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001153 load_gs_index(host_state->gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001154#else
Sean Christophersond7ee0392018-07-23 12:32:47 -07001155 loadsegment(gs, host_state->gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001156#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001157 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07001158 if (host_state->fs_sel & 7)
1159 loadsegment(fs, host_state->fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001160#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001161 if (unlikely(host_state->ds_sel | host_state->es_sel)) {
1162 loadsegment(ds, host_state->ds_sel);
1163 loadsegment(es, host_state->es_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001164 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001165#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001166 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001167#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001168 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001169#endif
Thomas Garnier45fc8752017-03-14 10:05:08 -07001170 load_fixmap_gdt(raw_smp_processor_id());
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001171 vmx->guest_state_loaded = false;
1172 vmx->guest_msrs_ready = false;
Avi Kivity33ed6322007-05-02 16:54:03 +03001173}
1174
Sean Christopherson678e3152018-07-23 12:32:43 -07001175#ifdef CONFIG_X86_64
1176static u64 vmx_read_guest_kernel_gs_base(struct vcpu_vmx *vmx)
Avi Kivitya9b21b62008-06-24 11:48:49 +03001177{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001178 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001179 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001180 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1181 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001182 return vmx->msr_guest_kernel_gs_base;
Avi Kivitya9b21b62008-06-24 11:48:49 +03001183}
1184
Sean Christopherson678e3152018-07-23 12:32:43 -07001185static void vmx_write_guest_kernel_gs_base(struct vcpu_vmx *vmx, u64 data)
1186{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001187 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001188 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001189 wrmsrl(MSR_KERNEL_GS_BASE, data);
1190 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001191 vmx->msr_guest_kernel_gs_base = data;
1192}
1193#endif
1194
Feng Wu28b835d2015-09-18 22:29:54 +08001195static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
1196{
1197 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1198 struct pi_desc old, new;
1199 unsigned int dest;
1200
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001201 /*
1202 * In case of hot-plug or hot-unplug, we may have to undo
1203 * vmx_vcpu_pi_put even if there is no assigned device. And we
1204 * always keep PI.NDST up to date for simplicity: it makes the
1205 * code easier, and CPU migration is not a fast path.
1206 */
1207 if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
Feng Wu28b835d2015-09-18 22:29:54 +08001208 return;
1209
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001210 /* The full case. */
Feng Wu28b835d2015-09-18 22:29:54 +08001211 do {
1212 old.control = new.control = pi_desc->control;
1213
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001214 dest = cpu_physical_id(cpu);
Feng Wu28b835d2015-09-18 22:29:54 +08001215
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001216 if (x2apic_enabled())
1217 new.ndst = dest;
1218 else
1219 new.ndst = (dest << 8) & 0xFF00;
Feng Wu28b835d2015-09-18 22:29:54 +08001220
Feng Wu28b835d2015-09-18 22:29:54 +08001221 new.sn = 0;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02001222 } while (cmpxchg64(&pi_desc->control, old.control,
1223 new.control) != old.control);
Luwei Kangc112b5f2019-02-14 10:48:07 +08001224
1225 /*
1226 * Clear SN before reading the bitmap. The VT-d firmware
1227 * writes the bitmap and reads SN atomically (5.2.3 in the
1228 * spec), so it doesn't really have a memory barrier that
1229 * pairs with this, but we cannot do that and we need one.
1230 */
1231 smp_mb__after_atomic();
1232
1233 if (!bitmap_empty((unsigned long *)pi_desc->pir, NR_VECTORS))
1234 pi_set_on(pi_desc);
Feng Wu28b835d2015-09-18 22:29:54 +08001235}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001236
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001237void vmx_vcpu_load_vmcs(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001238{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001239 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001240 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001241
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001242 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01001243 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001244 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001245 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001246
1247 /*
1248 * Read loaded_vmcs->cpu should be before fetching
1249 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1250 * See the comments in __loaded_vmcs_clear().
1251 */
1252 smp_rmb();
1253
Nadav Har'Eld462b812011-05-24 15:26:10 +03001254 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1255 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001256 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001257 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001258 }
1259
1260 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1261 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1262 vmcs_load(vmx->loaded_vmcs->vmcs);
Ashok Raj15d45072018-02-01 22:59:43 +01001263 indirect_branch_prediction_barrier();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001264 }
1265
1266 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001267 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001268 unsigned long sysenter_esp;
1269
1270 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001271
Avi Kivity6aa8b732006-12-10 02:21:36 -08001272 /*
1273 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001274 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08001275 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001276 vmcs_writel(HOST_TR_BASE,
Andy Lutomirski72f5e082017-12-04 15:07:20 +01001277 (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001278 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001279
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001280 /*
1281 * VM exits change the host TR limit to 0x67 after a VM
1282 * exit. This is okay, since 0x67 covers everything except
1283 * the IO bitmap and have have code to handle the IO bitmap
1284 * being lost after a VM exit.
1285 */
1286 BUILD_BUG_ON(IO_BITMAP_OFFSET - 1 != 0x67);
1287
Avi Kivity6aa8b732006-12-10 02:21:36 -08001288 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1289 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08001290
Nadav Har'Eld462b812011-05-24 15:26:10 +03001291 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001292 }
Feng Wu28b835d2015-09-18 22:29:54 +08001293
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001294 /* Setup TSC multiplier */
1295 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07001296 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
1297 decache_tsc_multiplier(vmx);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001298}
1299
1300/*
1301 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1302 * vcpu mutex is already taken.
1303 */
1304void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
1305{
1306 struct vcpu_vmx *vmx = to_vmx(vcpu);
1307
1308 vmx_vcpu_load_vmcs(vcpu, cpu);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001309
Feng Wu28b835d2015-09-18 22:29:54 +08001310 vmx_vcpu_pi_load(vcpu, cpu);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001311
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001312 vmx->host_pkru = read_pkru();
Wanpeng Li74c55932017-11-29 01:31:20 -08001313 vmx->host_debugctlmsr = get_debugctlmsr();
Feng Wu28b835d2015-09-18 22:29:54 +08001314}
1315
1316static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
1317{
1318 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1319
1320 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08001321 !irq_remapping_cap(IRQ_POSTING_CAP) ||
1322 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08001323 return;
1324
1325 /* Set SN when the vCPU is preempted */
1326 if (vcpu->preempted)
1327 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001328}
1329
Sean Christopherson13b964a2019-05-07 09:06:31 -07001330static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001331{
Feng Wu28b835d2015-09-18 22:29:54 +08001332 vmx_vcpu_pi_put(vcpu);
1333
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001334 vmx_prepare_switch_to_host(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001335}
1336
Wanpeng Lif244dee2017-07-20 01:11:54 -07001337static bool emulation_required(struct kvm_vcpu *vcpu)
1338{
1339 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
1340}
1341
Avi Kivityedcafe32009-12-30 18:07:40 +02001342static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1343
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001344unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001345{
Avi Kivity78ac8b42010-04-08 18:19:35 +03001346 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001347
Avi Kivity6de12732011-03-07 12:51:22 +02001348 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
1349 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1350 rflags = vmcs_readl(GUEST_RFLAGS);
1351 if (to_vmx(vcpu)->rmode.vm86_active) {
1352 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
1353 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
1354 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1355 }
1356 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001357 }
Avi Kivity6de12732011-03-07 12:51:22 +02001358 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001359}
1360
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001361void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001362{
Wanpeng Lif244dee2017-07-20 01:11:54 -07001363 unsigned long old_rflags = vmx_get_rflags(vcpu);
1364
Avi Kivity6de12732011-03-07 12:51:22 +02001365 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1366 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001367 if (to_vmx(vcpu)->rmode.vm86_active) {
1368 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001369 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001370 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001371 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07001372
1373 if ((old_rflags ^ to_vmx(vcpu)->rflags) & X86_EFLAGS_VM)
1374 to_vmx(vcpu)->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001375}
1376
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001377u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001378{
1379 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1380 int ret = 0;
1381
1382 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001383 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001384 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001385 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001386
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02001387 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001388}
1389
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001390void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001391{
1392 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1393 u32 interruptibility = interruptibility_old;
1394
1395 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1396
Jan Kiszka48005f62010-02-19 19:38:07 +01001397 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001398 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001399 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001400 interruptibility |= GUEST_INTR_STATE_STI;
1401
1402 if ((interruptibility != interruptibility_old))
1403 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1404}
1405
Chao Pengbf8c55d2018-10-24 16:05:14 +08001406static int vmx_rtit_ctl_check(struct kvm_vcpu *vcpu, u64 data)
1407{
1408 struct vcpu_vmx *vmx = to_vmx(vcpu);
1409 unsigned long value;
1410
1411 /*
1412 * Any MSR write that attempts to change bits marked reserved will
1413 * case a #GP fault.
1414 */
1415 if (data & vmx->pt_desc.ctl_bitmask)
1416 return 1;
1417
1418 /*
1419 * Any attempt to modify IA32_RTIT_CTL while TraceEn is set will
1420 * result in a #GP unless the same write also clears TraceEn.
1421 */
1422 if ((vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) &&
1423 ((vmx->pt_desc.guest.ctl ^ data) & ~RTIT_CTL_TRACEEN))
1424 return 1;
1425
1426 /*
1427 * WRMSR to IA32_RTIT_CTL that sets TraceEn but clears this bit
1428 * and FabricEn would cause #GP, if
1429 * CPUID.(EAX=14H, ECX=0):ECX.SNGLRGNOUT[bit 2] = 0
1430 */
1431 if ((data & RTIT_CTL_TRACEEN) && !(data & RTIT_CTL_TOPA) &&
1432 !(data & RTIT_CTL_FABRIC_EN) &&
1433 !intel_pt_validate_cap(vmx->pt_desc.caps,
1434 PT_CAP_single_range_output))
1435 return 1;
1436
1437 /*
1438 * MTCFreq, CycThresh and PSBFreq encodings check, any MSR write that
1439 * utilize encodings marked reserved will casue a #GP fault.
1440 */
1441 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc_periods);
1442 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc) &&
1443 !test_bit((data & RTIT_CTL_MTC_RANGE) >>
1444 RTIT_CTL_MTC_RANGE_OFFSET, &value))
1445 return 1;
1446 value = intel_pt_validate_cap(vmx->pt_desc.caps,
1447 PT_CAP_cycle_thresholds);
1448 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1449 !test_bit((data & RTIT_CTL_CYC_THRESH) >>
1450 RTIT_CTL_CYC_THRESH_OFFSET, &value))
1451 return 1;
1452 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_periods);
1453 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1454 !test_bit((data & RTIT_CTL_PSB_FREQ) >>
1455 RTIT_CTL_PSB_FREQ_OFFSET, &value))
1456 return 1;
1457
1458 /*
1459 * If ADDRx_CFG is reserved or the encodings is >2 will
1460 * cause a #GP fault.
1461 */
1462 value = (data & RTIT_CTL_ADDR0) >> RTIT_CTL_ADDR0_OFFSET;
1463 if ((value && (vmx->pt_desc.addr_range < 1)) || (value > 2))
1464 return 1;
1465 value = (data & RTIT_CTL_ADDR1) >> RTIT_CTL_ADDR1_OFFSET;
1466 if ((value && (vmx->pt_desc.addr_range < 2)) || (value > 2))
1467 return 1;
1468 value = (data & RTIT_CTL_ADDR2) >> RTIT_CTL_ADDR2_OFFSET;
1469 if ((value && (vmx->pt_desc.addr_range < 3)) || (value > 2))
1470 return 1;
1471 value = (data & RTIT_CTL_ADDR3) >> RTIT_CTL_ADDR3_OFFSET;
1472 if ((value && (vmx->pt_desc.addr_range < 4)) || (value > 2))
1473 return 1;
1474
1475 return 0;
1476}
1477
1478
Avi Kivity6aa8b732006-12-10 02:21:36 -08001479static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
1480{
1481 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001482
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001483 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001484 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001485 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001486
Glauber Costa2809f5d2009-05-12 16:21:05 -04001487 /* skipping an emulated instruction also counts */
1488 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001489}
1490
Wanpeng Licaa057a2018-03-12 04:53:03 -07001491static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
1492{
1493 /*
1494 * Ensure that we clear the HLT state in the VMCS. We don't need to
1495 * explicitly skip the instruction because if the HLT state is set,
1496 * then the instruction is already executing and RIP has already been
1497 * advanced.
1498 */
1499 if (kvm_hlt_in_guest(vcpu->kvm) &&
1500 vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
1501 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
1502}
1503
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001504static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02001505{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001506 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001507 unsigned nr = vcpu->arch.exception.nr;
1508 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001509 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001510 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001511
Jim Mattsonda998b42018-10-16 14:29:22 -07001512 kvm_deliver_exception_payload(vcpu);
1513
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001514 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001515 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001516 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1517 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001518
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001519 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001520 int inc_eip = 0;
1521 if (kvm_exception_is_soft(nr))
1522 inc_eip = vcpu->arch.event_exit_inst_len;
1523 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02001524 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001525 return;
1526 }
1527
Sean Christophersonadd5ff72018-03-23 09:34:00 -07001528 WARN_ON_ONCE(vmx->emulation_required);
1529
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001530 if (kvm_exception_is_soft(nr)) {
1531 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1532 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001533 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1534 } else
1535 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1536
1537 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Wanpeng Licaa057a2018-03-12 04:53:03 -07001538
1539 vmx_clear_hlt(vcpu);
Avi Kivity298101d2007-11-25 13:41:11 +02001540}
1541
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001542static bool vmx_rdtscp_supported(void)
1543{
1544 return cpu_has_vmx_rdtscp();
1545}
1546
Mao, Junjiead756a12012-07-02 01:18:48 +00001547static bool vmx_invpcid_supported(void)
1548{
Junaid Shahideb4b2482018-06-27 14:59:14 -07001549 return cpu_has_vmx_invpcid();
Mao, Junjiead756a12012-07-02 01:18:48 +00001550}
1551
Avi Kivity6aa8b732006-12-10 02:21:36 -08001552/*
Eddie Donga75beee2007-05-17 18:55:15 +03001553 * Swap MSR entry in host/guest MSR entry array.
1554 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001555static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001556{
Avi Kivity26bb0982009-09-07 11:14:12 +03001557 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001558
1559 tmp = vmx->guest_msrs[to];
1560 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1561 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001562}
1563
1564/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001565 * Set up the vmcs to automatically save and restore system
1566 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1567 * mode, as fiddling with msrs is very expensive.
1568 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001569static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001570{
Avi Kivity26bb0982009-09-07 11:14:12 +03001571 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03001572
Eddie Donga75beee2007-05-17 18:55:15 +03001573 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001574#ifdef CONFIG_X86_64
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001575 /*
1576 * The SYSCALL MSRs are only needed on long mode guests, and only
1577 * when EFER.SCE is set.
1578 */
1579 if (is_long_mode(&vmx->vcpu) && (vmx->vcpu.arch.efer & EFER_SCE)) {
1580 index = __find_msr_index(vmx, MSR_STAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001581 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001582 move_msr_up(vmx, index, save_nmsrs++);
1583 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001584 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001585 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001586 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
1587 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001588 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001589 }
Eddie Donga75beee2007-05-17 18:55:15 +03001590#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02001591 index = __find_msr_index(vmx, MSR_EFER);
1592 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03001593 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson0023ef32018-12-05 15:28:58 -08001594 index = __find_msr_index(vmx, MSR_TSC_AUX);
1595 if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
1596 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001597
Avi Kivity26bb0982009-09-07 11:14:12 +03001598 vmx->save_nmsrs = save_nmsrs;
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001599 vmx->guest_msrs_ready = false;
Avi Kivity58972972009-02-24 22:26:47 +02001600
Yang Zhang8d146952013-01-25 10:18:50 +08001601 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01001602 vmx_update_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03001603}
1604
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001605static u64 vmx_read_l1_tsc_offset(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001606{
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001607 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001608
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001609 if (is_guest_mode(vcpu) &&
1610 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING))
1611 return vcpu->arch.tsc_offset - vmcs12->tsc_offset;
1612
1613 return vcpu->arch.tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001614}
1615
Leonid Shatz326e7422018-11-06 12:14:25 +02001616static u64 vmx_write_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001617{
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001618 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1619 u64 g_tsc_offset = 0;
Leonid Shatz326e7422018-11-06 12:14:25 +02001620
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001621 /*
1622 * We're here if L1 chose not to trap WRMSR to TSC. According
1623 * to the spec, this should set L1's TSC; The offset that L1
1624 * set for L2 remains unchanged, and still needs to be added
1625 * to the newly set TSC to get L2's TSC.
1626 */
1627 if (is_guest_mode(vcpu) &&
1628 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING))
1629 g_tsc_offset = vmcs12->tsc_offset;
1630
1631 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
1632 vcpu->arch.tsc_offset - g_tsc_offset,
1633 offset);
1634 vmcs_write64(TSC_OFFSET, offset + g_tsc_offset);
1635 return offset + g_tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001636}
1637
Nadav Har'El801d3422011-05-25 23:02:23 +03001638/*
1639 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
1640 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
1641 * all guests if the "nested" module option is off, and can also be disabled
1642 * for a single guest by disabling its VMX cpuid bit.
1643 */
Sean Christopherson7c97fcb2018-12-03 13:53:17 -08001644bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
Nadav Har'El801d3422011-05-25 23:02:23 +03001645{
Radim Krčmářd6321d42017-08-05 00:12:49 +02001646 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03001647}
1648
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001649static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
1650 uint64_t val)
1651{
1652 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
1653
1654 return !(val & ~valid_bits);
1655}
1656
Tom Lendacky801e4592018-02-21 13:39:51 -06001657static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
1658{
Paolo Bonzini13893092018-02-26 13:40:09 +01001659 switch (msr->index) {
1660 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1661 if (!nested)
1662 return 1;
1663 return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
1664 default:
1665 return 1;
1666 }
1667
1668 return 0;
Tom Lendacky801e4592018-02-21 13:39:51 -06001669}
1670
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001671/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001672 * Reads an msr value (of 'msr_index') into 'pdata'.
1673 * Returns 0 on success, non-0 otherwise.
1674 * Assumes vcpu_load() was already called.
1675 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001676static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001677{
Borislav Petkova6cb0992017-12-20 12:50:28 +01001678 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001679 struct shared_msr_entry *msr;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001680 u32 index;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001681
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001682 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001683#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001684 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001685 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001686 break;
1687 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001688 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001689 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001690 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001691 msr_info->data = vmx_read_guest_kernel_gs_base(vmx);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001692 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03001693#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08001694 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001695 return kvm_get_msr_common(vcpu, msr_info);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001696 case MSR_IA32_SPEC_CTRL:
1697 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001698 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1699 return 1;
1700
1701 msr_info->data = to_vmx(vcpu)->spec_ctrl;
1702 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001703 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001704 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001705 break;
1706 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001707 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001708 break;
1709 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001710 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001711 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001712 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001713 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001714 (!msr_info->host_initiated &&
1715 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001716 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001717 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001718 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001719 case MSR_IA32_MCG_EXT_CTL:
1720 if (!msr_info->host_initiated &&
Borislav Petkova6cb0992017-12-20 12:50:28 +01001721 !(vmx->msr_ia32_feature_control &
Ashok Rajc45dcc72016-06-22 14:59:56 +08001722 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01001723 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001724 msr_info->data = vcpu->arch.mcg_ext_ctl;
1725 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01001726 case MSR_IA32_FEATURE_CONTROL:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001727 msr_info->data = vmx->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01001728 break;
1729 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1730 if (!nested_vmx_allowed(vcpu))
1731 return 1;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01001732 return vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
1733 &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08001734 case MSR_IA32_XSS:
1735 if (!vmx_xsaves_supported())
1736 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001737 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08001738 break;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001739 case MSR_IA32_RTIT_CTL:
1740 if (pt_mode != PT_MODE_HOST_GUEST)
1741 return 1;
1742 msr_info->data = vmx->pt_desc.guest.ctl;
1743 break;
1744 case MSR_IA32_RTIT_STATUS:
1745 if (pt_mode != PT_MODE_HOST_GUEST)
1746 return 1;
1747 msr_info->data = vmx->pt_desc.guest.status;
1748 break;
1749 case MSR_IA32_RTIT_CR3_MATCH:
1750 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1751 !intel_pt_validate_cap(vmx->pt_desc.caps,
1752 PT_CAP_cr3_filtering))
1753 return 1;
1754 msr_info->data = vmx->pt_desc.guest.cr3_match;
1755 break;
1756 case MSR_IA32_RTIT_OUTPUT_BASE:
1757 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1758 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1759 PT_CAP_topa_output) &&
1760 !intel_pt_validate_cap(vmx->pt_desc.caps,
1761 PT_CAP_single_range_output)))
1762 return 1;
1763 msr_info->data = vmx->pt_desc.guest.output_base;
1764 break;
1765 case MSR_IA32_RTIT_OUTPUT_MASK:
1766 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1767 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1768 PT_CAP_topa_output) &&
1769 !intel_pt_validate_cap(vmx->pt_desc.caps,
1770 PT_CAP_single_range_output)))
1771 return 1;
1772 msr_info->data = vmx->pt_desc.guest.output_mask;
1773 break;
1774 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
1775 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
1776 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1777 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
1778 PT_CAP_num_address_ranges)))
1779 return 1;
1780 if (index % 2)
1781 msr_info->data = vmx->pt_desc.guest.addr_b[index / 2];
1782 else
1783 msr_info->data = vmx->pt_desc.guest.addr_a[index / 2];
1784 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001785 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02001786 if (!msr_info->host_initiated &&
1787 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001788 return 1;
Gustavo A. R. Silvab2869f22019-01-25 12:23:17 -06001789 /* Else, falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001790 default:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001791 msr = find_msr_entry(vmx, msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08001792 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001793 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08001794 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001795 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001796 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001797 }
1798
Avi Kivity6aa8b732006-12-10 02:21:36 -08001799 return 0;
1800}
1801
1802/*
1803 * Writes msr value into into the appropriate "register".
1804 * Returns 0 on success, non-0 otherwise.
1805 * Assumes vcpu_load() was already called.
1806 */
Will Auld8fe8ab42012-11-29 12:42:12 -08001807static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001808{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001809 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001810 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03001811 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08001812 u32 msr_index = msr_info->index;
1813 u64 data = msr_info->data;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001814 u32 index;
Eddie Dong2cc51562007-05-21 07:28:09 +03001815
Avi Kivity6aa8b732006-12-10 02:21:36 -08001816 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08001817 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08001818 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03001819 break;
Avi Kivity16175a72009-03-23 22:13:44 +02001820#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001821 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001822 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001823 vmcs_writel(GUEST_FS_BASE, data);
1824 break;
1825 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001826 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001827 vmcs_writel(GUEST_GS_BASE, data);
1828 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001829 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001830 vmx_write_guest_kernel_gs_base(vmx, data);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001831 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001832#endif
1833 case MSR_IA32_SYSENTER_CS:
1834 vmcs_write32(GUEST_SYSENTER_CS, data);
1835 break;
1836 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02001837 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001838 break;
1839 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02001840 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001841 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001842 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001843 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001844 (!msr_info->host_initiated &&
1845 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001846 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08001847 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07001848 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08001849 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08001850 vmcs_write64(GUEST_BNDCFGS, data);
1851 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001852 case MSR_IA32_SPEC_CTRL:
1853 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001854 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1855 return 1;
1856
1857 /* The STIBP bit doesn't fault even if it's not advertised */
Konrad Rzeszutek Wilk9f65fb22018-05-09 21:41:38 +02001858 if (data & ~(SPEC_CTRL_IBRS | SPEC_CTRL_STIBP | SPEC_CTRL_SSBD))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001859 return 1;
1860
1861 vmx->spec_ctrl = data;
1862
1863 if (!data)
1864 break;
1865
1866 /*
1867 * For non-nested:
1868 * When it's written (to non-zero) for the first time, pass
1869 * it through.
1870 *
1871 * For nested:
1872 * The handling of the MSR bitmap for L2 guests is done in
1873 * nested_vmx_merge_msr_bitmap. We should not touch the
1874 * vmcs02.msr_bitmap here since it gets completely overwritten
1875 * in the merging. We update the vmcs01 here for L1 as well
1876 * since it will end up touching the MSR anyway now.
1877 */
1878 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap,
1879 MSR_IA32_SPEC_CTRL,
1880 MSR_TYPE_RW);
1881 break;
Ashok Raj15d45072018-02-01 22:59:43 +01001882 case MSR_IA32_PRED_CMD:
1883 if (!msr_info->host_initiated &&
Ashok Raj15d45072018-02-01 22:59:43 +01001884 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1885 return 1;
1886
1887 if (data & ~PRED_CMD_IBPB)
1888 return 1;
1889
1890 if (!data)
1891 break;
1892
1893 wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
1894
1895 /*
1896 * For non-nested:
1897 * When it's written (to non-zero) for the first time, pass
1898 * it through.
1899 *
1900 * For nested:
1901 * The handling of the MSR bitmap for L2 guests is done in
1902 * nested_vmx_merge_msr_bitmap. We should not touch the
1903 * vmcs02.msr_bitmap here since it gets completely overwritten
1904 * in the merging.
1905 */
1906 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap, MSR_IA32_PRED_CMD,
1907 MSR_TYPE_W);
1908 break;
Sheng Yang468d4722008-10-09 16:01:55 +08001909 case MSR_IA32_CR_PAT:
Sean Christophersond28f4292019-05-07 09:06:27 -07001910 if (!kvm_pat_valid(data))
1911 return 1;
1912
Sheng Yang468d4722008-10-09 16:01:55 +08001913 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
1914 vmcs_write64(GUEST_IA32_PAT, data);
1915 vcpu->arch.pat = data;
1916 break;
1917 }
Will Auld8fe8ab42012-11-29 12:42:12 -08001918 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001919 break;
Will Auldba904632012-11-29 12:42:50 -08001920 case MSR_IA32_TSC_ADJUST:
1921 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001922 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001923 case MSR_IA32_MCG_EXT_CTL:
1924 if ((!msr_info->host_initiated &&
1925 !(to_vmx(vcpu)->msr_ia32_feature_control &
1926 FEATURE_CONTROL_LMCE)) ||
1927 (data & ~MCG_EXT_CTL_LMCE_EN))
1928 return 1;
1929 vcpu->arch.mcg_ext_ctl = data;
1930 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01001931 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001932 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08001933 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01001934 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
1935 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08001936 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01001937 if (msr_info->host_initiated && data == 0)
1938 vmx_leave_nested(vcpu);
1939 break;
1940 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08001941 if (!msr_info->host_initiated)
1942 return 1; /* they are read-only */
1943 if (!nested_vmx_allowed(vcpu))
1944 return 1;
1945 return vmx_set_vmx_msr(vcpu, msr_index, data);
Wanpeng Li20300092014-12-02 19:14:59 +08001946 case MSR_IA32_XSS:
1947 if (!vmx_xsaves_supported())
1948 return 1;
1949 /*
1950 * The only supported bit as of Skylake is bit 8, but
1951 * it is not supported on KVM.
1952 */
1953 if (data != 0)
1954 return 1;
1955 vcpu->arch.ia32_xss = data;
1956 if (vcpu->arch.ia32_xss != host_xss)
1957 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04001958 vcpu->arch.ia32_xss, host_xss, false);
Wanpeng Li20300092014-12-02 19:14:59 +08001959 else
1960 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
1961 break;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001962 case MSR_IA32_RTIT_CTL:
1963 if ((pt_mode != PT_MODE_HOST_GUEST) ||
Luwei Kangee85dec2018-10-24 16:05:16 +08001964 vmx_rtit_ctl_check(vcpu, data) ||
1965 vmx->nested.vmxon)
Chao Pengbf8c55d2018-10-24 16:05:14 +08001966 return 1;
1967 vmcs_write64(GUEST_IA32_RTIT_CTL, data);
1968 vmx->pt_desc.guest.ctl = data;
Chao Pengb08c2892018-10-24 16:05:15 +08001969 pt_update_intercept_for_msr(vmx);
Chao Pengbf8c55d2018-10-24 16:05:14 +08001970 break;
1971 case MSR_IA32_RTIT_STATUS:
1972 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1973 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
1974 (data & MSR_IA32_RTIT_STATUS_MASK))
1975 return 1;
1976 vmx->pt_desc.guest.status = data;
1977 break;
1978 case MSR_IA32_RTIT_CR3_MATCH:
1979 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1980 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
1981 !intel_pt_validate_cap(vmx->pt_desc.caps,
1982 PT_CAP_cr3_filtering))
1983 return 1;
1984 vmx->pt_desc.guest.cr3_match = data;
1985 break;
1986 case MSR_IA32_RTIT_OUTPUT_BASE:
1987 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1988 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
1989 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1990 PT_CAP_topa_output) &&
1991 !intel_pt_validate_cap(vmx->pt_desc.caps,
1992 PT_CAP_single_range_output)) ||
1993 (data & MSR_IA32_RTIT_OUTPUT_BASE_MASK))
1994 return 1;
1995 vmx->pt_desc.guest.output_base = data;
1996 break;
1997 case MSR_IA32_RTIT_OUTPUT_MASK:
1998 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1999 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2000 (!intel_pt_validate_cap(vmx->pt_desc.caps,
2001 PT_CAP_topa_output) &&
2002 !intel_pt_validate_cap(vmx->pt_desc.caps,
2003 PT_CAP_single_range_output)))
2004 return 1;
2005 vmx->pt_desc.guest.output_mask = data;
2006 break;
2007 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
2008 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
2009 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2010 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2011 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
2012 PT_CAP_num_address_ranges)))
2013 return 1;
2014 if (index % 2)
2015 vmx->pt_desc.guest.addr_b[index / 2] = data;
2016 else
2017 vmx->pt_desc.guest.addr_a[index / 2] = data;
2018 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002019 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02002020 if (!msr_info->host_initiated &&
2021 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002022 return 1;
2023 /* Check reserved bit, higher 32 bits should be zero */
2024 if ((data >> 32) != 0)
2025 return 1;
Gustavo A. R. Silvab2869f22019-01-25 12:23:17 -06002026 /* Else, falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002027 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002028 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002029 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07002030 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08002031 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002032 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2033 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07002034 ret = kvm_set_shared_msr(msr->index, msr->data,
2035 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002036 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07002037 if (ret)
2038 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002039 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002040 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002041 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002042 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002043 }
2044
Eddie Dong2cc51562007-05-21 07:28:09 +03002045 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002046}
2047
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002048static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002049{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002050 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2051 switch (reg) {
2052 case VCPU_REGS_RSP:
2053 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2054 break;
2055 case VCPU_REGS_RIP:
2056 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2057 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002058 case VCPU_EXREG_PDPTR:
2059 if (enable_ept)
2060 ept_save_pdptrs(vcpu);
2061 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002062 default:
2063 break;
2064 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002065}
2066
Avi Kivity6aa8b732006-12-10 02:21:36 -08002067static __init int cpu_has_kvm_support(void)
2068{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002069 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002070}
2071
2072static __init int vmx_disabled_by_bios(void)
2073{
2074 u64 msr;
2075
2076 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002077 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002078 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002079 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2080 && tboot_enabled())
2081 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002082 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002083 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002084 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002085 && !tboot_enabled()) {
2086 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002087 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002088 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002089 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002090 /* launched w/o TXT and VMX disabled */
2091 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2092 && !tboot_enabled())
2093 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002094 }
2095
2096 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002097}
2098
Dongxiao Xu7725b892010-05-11 18:29:38 +08002099static void kvm_cpu_vmxon(u64 addr)
2100{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002101 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002102 intel_pt_handle_vmx(1);
2103
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002104 asm volatile ("vmxon %0" : : "m"(addr));
Dongxiao Xu7725b892010-05-11 18:29:38 +08002105}
2106
Radim Krčmář13a34e02014-08-28 15:13:03 +02002107static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002108{
2109 int cpu = raw_smp_processor_id();
2110 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002111 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002112
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07002113 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02002114 return -EBUSY;
2115
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002116 /*
2117 * This can happen if we hot-added a CPU but failed to allocate
2118 * VP assist page for it.
2119 */
2120 if (static_branch_unlikely(&enable_evmcs) &&
2121 !hv_get_vp_assist_page(cpu))
2122 return -EFAULT;
2123
Nadav Har'Eld462b812011-05-24 15:26:10 +03002124 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08002125 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
2126 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002127
2128 /*
2129 * Now we can enable the vmclear operation in kdump
2130 * since the loaded_vmcss_on_cpu list on this cpu
2131 * has been initialized.
2132 *
2133 * Though the cpu is not in VMX operation now, there
2134 * is no problem to enable the vmclear operation
2135 * for the loaded_vmcss_on_cpu list is empty!
2136 */
2137 crash_enable_local_vmclear(cpu);
2138
Avi Kivity6aa8b732006-12-10 02:21:36 -08002139 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002140
2141 test_bits = FEATURE_CONTROL_LOCKED;
2142 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2143 if (tboot_enabled())
2144 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2145
2146 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002147 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002148 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2149 }
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002150 kvm_cpu_vmxon(phys_addr);
David Hildenbrandfdf288b2017-08-24 20:51:29 +02002151 if (enable_ept)
2152 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02002153
2154 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002155}
2156
Nadav Har'Eld462b812011-05-24 15:26:10 +03002157static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002158{
2159 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002160 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002161
Nadav Har'Eld462b812011-05-24 15:26:10 +03002162 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2163 loaded_vmcss_on_cpu_link)
2164 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002165}
2166
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002167
2168/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2169 * tricks.
2170 */
2171static void kvm_cpu_vmxoff(void)
2172{
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002173 asm volatile (__ex("vmxoff"));
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002174
2175 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002176 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002177}
2178
Radim Krčmář13a34e02014-08-28 15:13:03 +02002179static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002180{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002181 vmclear_local_loaded_vmcss();
2182 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002183}
2184
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002185static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002186 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002187{
2188 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002189 u32 ctl = ctl_min | ctl_opt;
2190
2191 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2192
2193 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2194 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2195
2196 /* Ensure minimum (required) set of control bits are supported. */
2197 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002198 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002199
2200 *result = ctl;
2201 return 0;
2202}
2203
Sean Christopherson7caaa712018-12-03 13:53:01 -08002204static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf,
2205 struct vmx_capability *vmx_cap)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002206{
2207 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002208 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002209 u32 _pin_based_exec_control = 0;
2210 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002211 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002212 u32 _vmexit_control = 0;
2213 u32 _vmentry_control = 0;
2214
Paolo Bonzini13893092018-02-26 13:40:09 +01002215 memset(vmcs_conf, 0, sizeof(*vmcs_conf));
Raghavendra K T10166742012-02-07 23:19:20 +05302216 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002217#ifdef CONFIG_X86_64
2218 CPU_BASED_CR8_LOAD_EXITING |
2219 CPU_BASED_CR8_STORE_EXITING |
2220#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002221 CPU_BASED_CR3_LOAD_EXITING |
2222 CPU_BASED_CR3_STORE_EXITING |
Quan Xu8eb73e2d2017-12-12 16:44:21 +08002223 CPU_BASED_UNCOND_IO_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002224 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002225 CPU_BASED_USE_TSC_OFFSETING |
Wanpeng Li4d5422c2018-03-12 04:53:02 -07002226 CPU_BASED_MWAIT_EXITING |
2227 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002228 CPU_BASED_INVLPG_EXITING |
2229 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002230
Sheng Yangf78e0e22007-10-29 09:40:42 +08002231 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002232 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002233 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002234 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2235 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002236 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002237#ifdef CONFIG_X86_64
2238 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2239 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2240 ~CPU_BASED_CR8_STORE_EXITING;
2241#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002242 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002243 min2 = 0;
2244 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002245 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002246 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002247 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002248 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002249 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002250 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Paolo Bonzini0367f202016-07-12 10:44:55 +02002251 SECONDARY_EXEC_DESC |
Mao, Junjiead756a12012-07-02 01:18:48 +00002252 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002253 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002254 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002255 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08002256 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08002257 SECONDARY_EXEC_XSAVES |
David Hildenbrand736fdf72017-08-24 20:51:37 +02002258 SECONDARY_EXEC_RDSEED_EXITING |
2259 SECONDARY_EXEC_RDRAND_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002260 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04002261 SECONDARY_EXEC_TSC_SCALING |
Chao Pengf99e3da2018-10-24 16:05:10 +08002262 SECONDARY_EXEC_PT_USE_GPA |
2263 SECONDARY_EXEC_PT_CONCEAL_VMX |
Sean Christopherson0b665d32018-08-14 09:33:34 -07002264 SECONDARY_EXEC_ENABLE_VMFUNC |
2265 SECONDARY_EXEC_ENCLS_EXITING;
Sheng Yangd56f5462008-04-25 10:13:16 +08002266 if (adjust_vmx_controls(min2, opt2,
2267 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002268 &_cpu_based_2nd_exec_control) < 0)
2269 return -EIO;
2270 }
2271#ifndef CONFIG_X86_64
2272 if (!(_cpu_based_2nd_exec_control &
2273 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2274 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2275#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002276
2277 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2278 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002279 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002280 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2281 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002282
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002283 rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
Sean Christopherson7caaa712018-12-03 13:53:01 -08002284 &vmx_cap->ept, &vmx_cap->vpid);
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002285
Sheng Yangd56f5462008-04-25 10:13:16 +08002286 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002287 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2288 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002289 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2290 CPU_BASED_CR3_STORE_EXITING |
2291 CPU_BASED_INVLPG_EXITING);
Sean Christopherson7caaa712018-12-03 13:53:01 -08002292 } else if (vmx_cap->ept) {
2293 vmx_cap->ept = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002294 pr_warn_once("EPT CAP should not exist if not support "
2295 "1-setting enable EPT VM-execution control\n");
2296 }
2297 if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
Sean Christopherson7caaa712018-12-03 13:53:01 -08002298 vmx_cap->vpid) {
2299 vmx_cap->vpid = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002300 pr_warn_once("VPID CAP should not exist if not support "
2301 "1-setting enable VPID VM-execution control\n");
Sheng Yangd56f5462008-04-25 10:13:16 +08002302 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002303
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002304 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002305#ifdef CONFIG_X86_64
2306 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2307#endif
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002308 opt = VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL |
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002309 VM_EXIT_LOAD_IA32_PAT |
2310 VM_EXIT_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002311 VM_EXIT_CLEAR_BNDCFGS |
2312 VM_EXIT_PT_CONCEAL_PIP |
2313 VM_EXIT_CLEAR_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002314 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2315 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002316 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002317
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01002318 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2319 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
2320 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002321 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2322 &_pin_based_exec_control) < 0)
2323 return -EIO;
2324
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02002325 if (cpu_has_broken_vmx_preemption_timer())
2326 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002327 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002328 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08002329 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2330
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01002331 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002332 opt = VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL |
2333 VM_ENTRY_LOAD_IA32_PAT |
2334 VM_ENTRY_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002335 VM_ENTRY_LOAD_BNDCFGS |
2336 VM_ENTRY_PT_CONCEAL_PIP |
2337 VM_ENTRY_LOAD_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002338 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2339 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002340 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002341
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002342 /*
2343 * Some cpus support VM_{ENTRY,EXIT}_IA32_PERF_GLOBAL_CTRL but they
2344 * can't be used due to an errata where VM Exit may incorrectly clear
2345 * IA32_PERF_GLOBAL_CTRL[34:32]. Workaround the errata by using the
2346 * MSR load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2347 */
2348 if (boot_cpu_data.x86 == 0x6) {
2349 switch (boot_cpu_data.x86_model) {
2350 case 26: /* AAK155 */
2351 case 30: /* AAP115 */
2352 case 37: /* AAT100 */
2353 case 44: /* BC86,AAY89,BD102 */
2354 case 46: /* BA97 */
Sean Christopherson85ba2b12019-01-14 12:12:02 -08002355 _vmentry_control &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002356 _vmexit_control &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
2357 pr_warn_once("kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2358 "does not work properly. Using workaround\n");
2359 break;
2360 default:
2361 break;
2362 }
2363 }
2364
2365
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002366 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002367
2368 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2369 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002370 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002371
2372#ifdef CONFIG_X86_64
2373 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2374 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002375 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002376#endif
2377
2378 /* Require Write-Back (WB) memory type for VMCS accesses. */
2379 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002380 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002381
Yang, Sheng002c7f72007-07-31 14:23:01 +03002382 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02002383 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03002384 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002385
Liran Alon2307af12018-06-29 22:59:04 +03002386 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002387
Yang, Sheng002c7f72007-07-31 14:23:01 +03002388 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2389 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002390 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002391 vmcs_conf->vmexit_ctrl = _vmexit_control;
2392 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002393
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002394 if (static_branch_unlikely(&enable_evmcs))
2395 evmcs_sanitize_exec_ctrls(vmcs_conf);
2396
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002397 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002398}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002399
Ben Gardon41836832019-02-11 11:02:52 -08002400struct vmcs *alloc_vmcs_cpu(bool shadow, int cpu, gfp_t flags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002401{
2402 int node = cpu_to_node(cpu);
2403 struct page *pages;
2404 struct vmcs *vmcs;
2405
Ben Gardon41836832019-02-11 11:02:52 -08002406 pages = __alloc_pages_node(node, flags, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002407 if (!pages)
2408 return NULL;
2409 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002410 memset(vmcs, 0, vmcs_config.size);
Liran Alon2307af12018-06-29 22:59:04 +03002411
2412 /* KVM supports Enlightened VMCS v1 only */
2413 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002414 vmcs->hdr.revision_id = KVM_EVMCS_VERSION;
Liran Alon2307af12018-06-29 22:59:04 +03002415 else
Liran Alon392b2f22018-06-23 02:35:01 +03002416 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002417
Liran Alon491a6032018-06-23 02:35:12 +03002418 if (shadow)
2419 vmcs->hdr.shadow_vmcs = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002420 return vmcs;
2421}
2422
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002423void free_vmcs(struct vmcs *vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002424{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002425 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002426}
2427
Nadav Har'Eld462b812011-05-24 15:26:10 +03002428/*
2429 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2430 */
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002431void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002432{
2433 if (!loaded_vmcs->vmcs)
2434 return;
2435 loaded_vmcs_clear(loaded_vmcs);
2436 free_vmcs(loaded_vmcs->vmcs);
2437 loaded_vmcs->vmcs = NULL;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002438 if (loaded_vmcs->msr_bitmap)
2439 free_page((unsigned long)loaded_vmcs->msr_bitmap);
Jim Mattson355f4fb2016-10-28 08:29:39 -07002440 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002441}
2442
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002443int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002444{
Liran Alon491a6032018-06-23 02:35:12 +03002445 loaded_vmcs->vmcs = alloc_vmcs(false);
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002446 if (!loaded_vmcs->vmcs)
2447 return -ENOMEM;
2448
2449 loaded_vmcs->shadow_vmcs = NULL;
2450 loaded_vmcs_init(loaded_vmcs);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002451
2452 if (cpu_has_vmx_msr_bitmap()) {
Ben Gardon41836832019-02-11 11:02:52 -08002453 loaded_vmcs->msr_bitmap = (unsigned long *)
2454 __get_free_page(GFP_KERNEL_ACCOUNT);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002455 if (!loaded_vmcs->msr_bitmap)
2456 goto out_vmcs;
2457 memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002458
Arnd Bergmann1f008e12018-05-25 17:36:17 +02002459 if (IS_ENABLED(CONFIG_HYPERV) &&
2460 static_branch_unlikely(&enable_evmcs) &&
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002461 (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
2462 struct hv_enlightened_vmcs *evmcs =
2463 (struct hv_enlightened_vmcs *)loaded_vmcs->vmcs;
2464
2465 evmcs->hv_enlightenments_control.msr_bitmap = 1;
2466 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002467 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07002468
2469 memset(&loaded_vmcs->host_state, 0, sizeof(struct vmcs_host_state));
2470
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002471 return 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002472
2473out_vmcs:
2474 free_loaded_vmcs(loaded_vmcs);
2475 return -ENOMEM;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002476}
2477
Sam Ravnborg39959582007-06-01 00:47:13 -07002478static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002479{
2480 int cpu;
2481
Zachary Amsden3230bb42009-09-29 11:38:37 -10002482 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002483 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002484 per_cpu(vmxarea, cpu) = NULL;
2485 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002486}
2487
Avi Kivity6aa8b732006-12-10 02:21:36 -08002488static __init int alloc_kvm_area(void)
2489{
2490 int cpu;
2491
Zachary Amsden3230bb42009-09-29 11:38:37 -10002492 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002493 struct vmcs *vmcs;
2494
Ben Gardon41836832019-02-11 11:02:52 -08002495 vmcs = alloc_vmcs_cpu(false, cpu, GFP_KERNEL);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002496 if (!vmcs) {
2497 free_kvm_area();
2498 return -ENOMEM;
2499 }
2500
Liran Alon2307af12018-06-29 22:59:04 +03002501 /*
2502 * When eVMCS is enabled, alloc_vmcs_cpu() sets
2503 * vmcs->revision_id to KVM_EVMCS_VERSION instead of
2504 * revision_id reported by MSR_IA32_VMX_BASIC.
2505 *
Linus Torvalds312a4662018-12-26 17:03:51 -08002506 * However, even though not explicitly documented by
Liran Alon2307af12018-06-29 22:59:04 +03002507 * TLFS, VMXArea passed as VMXON argument should
2508 * still be marked with revision_id reported by
2509 * physical CPU.
2510 */
2511 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002512 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002513
Avi Kivity6aa8b732006-12-10 02:21:36 -08002514 per_cpu(vmxarea, cpu) = vmcs;
2515 }
2516 return 0;
2517}
2518
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002519static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02002520 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002521{
Gleb Natapovd99e4152012-12-20 16:57:45 +02002522 if (!emulate_invalid_guest_state) {
2523 /*
2524 * CS and SS RPL should be equal during guest entry according
2525 * to VMX spec, but in reality it is not always so. Since vcpu
2526 * is in the middle of the transition from real mode to
2527 * protected mode it is safe to assume that RPL 0 is a good
2528 * default value.
2529 */
2530 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03002531 save->selector &= ~SEGMENT_RPL_MASK;
2532 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02002533 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002534 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02002535 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002536}
2537
2538static void enter_pmode(struct kvm_vcpu *vcpu)
2539{
2540 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002541 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002542
Gleb Natapovd99e4152012-12-20 16:57:45 +02002543 /*
2544 * Update real mode segment cache. It may be not up-to-date if sement
2545 * register was written while vcpu was in a guest mode.
2546 */
2547 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2548 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2549 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2550 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2551 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2552 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
2553
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002554 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002555
Avi Kivity2fb92db2011-04-27 19:42:18 +03002556 vmx_segment_cache_clear(vmx);
2557
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002558 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002559
2560 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002561 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2562 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002563 vmcs_writel(GUEST_RFLAGS, flags);
2564
Rusty Russell66aee912007-07-17 23:34:16 +10002565 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2566 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002567
2568 update_exception_bitmap(vcpu);
2569
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002570 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2571 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2572 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2573 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2574 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2575 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002576}
2577
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002578static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002579{
Mathias Krause772e0312012-08-30 01:30:19 +02002580 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02002581 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002582
Gleb Natapovd99e4152012-12-20 16:57:45 +02002583 var.dpl = 0x3;
2584 if (seg == VCPU_SREG_CS)
2585 var.type = 0x3;
2586
2587 if (!emulate_invalid_guest_state) {
2588 var.selector = var.base >> 4;
2589 var.base = var.base & 0xffff0;
2590 var.limit = 0xffff;
2591 var.g = 0;
2592 var.db = 0;
2593 var.present = 1;
2594 var.s = 1;
2595 var.l = 0;
2596 var.unusable = 0;
2597 var.type = 0x3;
2598 var.avl = 0;
2599 if (save->base & 0xf)
2600 printk_once(KERN_WARNING "kvm: segment base is not "
2601 "paragraph aligned when entering "
2602 "protected mode (seg=%d)", seg);
2603 }
2604
2605 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05002606 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02002607 vmcs_write32(sf->limit, var.limit);
2608 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002609}
2610
2611static void enter_rmode(struct kvm_vcpu *vcpu)
2612{
2613 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002614 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002615 struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002616
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002617 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
2618 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2619 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2620 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2621 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002622 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2623 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002624
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002625 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002626
Gleb Natapov776e58e2011-03-13 12:34:27 +02002627 /*
2628 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01002629 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02002630 */
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002631 if (!kvm_vmx->tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02002632 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2633 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02002634
Avi Kivity2fb92db2011-04-27 19:42:18 +03002635 vmx_segment_cache_clear(vmx);
2636
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002637 vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002638 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002639 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2640
2641 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002642 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002643
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002644 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002645
2646 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002647 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002648 update_exception_bitmap(vcpu);
2649
Gleb Natapovd99e4152012-12-20 16:57:45 +02002650 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2651 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2652 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2653 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2654 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
2655 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002656
Eddie Dong8668a3c2007-10-10 14:26:45 +08002657 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002658}
2659
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002660void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
Amit Shah401d10d2009-02-20 22:53:37 +05302661{
2662 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002663 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
2664
2665 if (!msr)
2666 return;
Amit Shah401d10d2009-02-20 22:53:37 +05302667
Avi Kivityf6801df2010-01-21 15:31:50 +02002668 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302669 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002670 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302671 msr->data = efer;
2672 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002673 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302674
2675 msr->data = efer & ~EFER_LME;
2676 }
2677 setup_msrs(vmx);
2678}
2679
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002680#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002681
2682static void enter_lmode(struct kvm_vcpu *vcpu)
2683{
2684 u32 guest_tr_ar;
2685
Avi Kivity2fb92db2011-04-27 19:42:18 +03002686 vmx_segment_cache_clear(to_vmx(vcpu));
2687
Avi Kivity6aa8b732006-12-10 02:21:36 -08002688 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002689 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02002690 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
2691 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002692 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002693 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
2694 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002695 }
Avi Kivityda38f432010-07-06 11:30:49 +03002696 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002697}
2698
2699static void exit_lmode(struct kvm_vcpu *vcpu)
2700{
Gleb Natapov2961e8762013-11-25 15:37:13 +02002701 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03002702 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002703}
2704
2705#endif
2706
Junaid Shahidfaff8752018-06-29 13:10:05 -07002707static void vmx_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t addr)
2708{
2709 int vpid = to_vmx(vcpu)->vpid;
2710
2711 if (!vpid_sync_vcpu_addr(vpid, addr))
2712 vpid_sync_context(vpid);
2713
2714 /*
2715 * If VPIDs are not supported or enabled, then the above is a no-op.
2716 * But we don't really need a TLB flush in that case anyway, because
2717 * each VM entry/exit includes an implicit flush when VPID is 0.
2718 */
2719}
2720
Avi Kivitye8467fd2009-12-29 18:43:06 +02002721static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
2722{
2723 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
2724
2725 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
2726 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
2727}
2728
Avi Kivityaff48ba2010-12-05 18:56:11 +02002729static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
2730{
Sean Christophersonb4d18512018-03-05 12:04:40 -08002731 if (enable_unrestricted_guest || (enable_ept && is_paging(vcpu)))
Avi Kivityaff48ba2010-12-05 18:56:11 +02002732 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
2733 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
2734}
2735
Anthony Liguori25c4c272007-04-27 09:29:21 +03002736static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08002737{
Avi Kivityfc78f512009-12-07 12:16:48 +02002738 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
2739
2740 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
2741 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08002742}
2743
Sheng Yang14394422008-04-28 12:24:45 +08002744static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
2745{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002746 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2747
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002748 if (!test_bit(VCPU_EXREG_PDPTR,
2749 (unsigned long *)&vcpu->arch.regs_dirty))
2750 return;
2751
Sheng Yang14394422008-04-28 12:24:45 +08002752 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002753 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
2754 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
2755 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
2756 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08002757 }
2758}
2759
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002760void ept_save_pdptrs(struct kvm_vcpu *vcpu)
Avi Kivity8f5d5492009-05-31 18:41:29 +03002761{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002762 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2763
Avi Kivity8f5d5492009-05-31 18:41:29 +03002764 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002765 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
2766 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
2767 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
2768 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002769 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002770
2771 __set_bit(VCPU_EXREG_PDPTR,
2772 (unsigned long *)&vcpu->arch.regs_avail);
2773 __set_bit(VCPU_EXREG_PDPTR,
2774 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002775}
2776
Sheng Yang14394422008-04-28 12:24:45 +08002777static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
2778 unsigned long cr0,
2779 struct kvm_vcpu *vcpu)
2780{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03002781 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
2782 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08002783 if (!(cr0 & X86_CR0_PG)) {
2784 /* From paging/starting to nonpaging */
2785 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08002786 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08002787 (CPU_BASED_CR3_LOAD_EXITING |
2788 CPU_BASED_CR3_STORE_EXITING));
2789 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002790 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002791 } else if (!is_paging(vcpu)) {
2792 /* From nonpaging to paging */
2793 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08002794 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08002795 ~(CPU_BASED_CR3_LOAD_EXITING |
2796 CPU_BASED_CR3_STORE_EXITING));
2797 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002798 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002799 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08002800
2801 if (!(cr0 & X86_CR0_WP))
2802 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08002803}
2804
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002805void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002806{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002807 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002808 unsigned long hw_cr0;
2809
Sean Christopherson3de63472018-07-13 08:42:30 -07002810 hw_cr0 = (cr0 & ~KVM_VM_CR0_ALWAYS_OFF);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002811 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02002812 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02002813 else {
Gleb Natapov50378782013-02-04 16:00:28 +02002814 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08002815
Gleb Natapov218e7632013-01-21 15:36:45 +02002816 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
2817 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002818
Gleb Natapov218e7632013-01-21 15:36:45 +02002819 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
2820 enter_rmode(vcpu);
2821 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002822
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002823#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02002824 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10002825 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002826 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10002827 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002828 exit_lmode(vcpu);
2829 }
2830#endif
2831
Sean Christophersonb4d18512018-03-05 12:04:40 -08002832 if (enable_ept && !enable_unrestricted_guest)
Sheng Yang14394422008-04-28 12:24:45 +08002833 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
2834
Avi Kivity6aa8b732006-12-10 02:21:36 -08002835 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08002836 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002837 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02002838
2839 /* depends on vcpu->arch.cr0 to be set to a new value */
2840 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002841}
2842
Yu Zhang855feb62017-08-24 20:27:55 +08002843static int get_ept_level(struct kvm_vcpu *vcpu)
2844{
2845 if (cpu_has_vmx_ept_5levels() && (cpuid_maxphyaddr(vcpu) > 48))
2846 return 5;
2847 return 4;
2848}
2849
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002850u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08002851{
Yu Zhang855feb62017-08-24 20:27:55 +08002852 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08002853
Yu Zhang855feb62017-08-24 20:27:55 +08002854 eptp |= (get_ept_level(vcpu) == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08002855
Peter Feiner995f00a2017-06-30 17:26:32 -07002856 if (enable_ept_ad_bits &&
2857 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02002858 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08002859 eptp |= (root_hpa & PAGE_MASK);
2860
2861 return eptp;
2862}
2863
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002864void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002865{
Tianyu Lan877ad952018-07-19 08:40:23 +00002866 struct kvm *kvm = vcpu->kvm;
Sheng Yang14394422008-04-28 12:24:45 +08002867 unsigned long guest_cr3;
2868 u64 eptp;
2869
2870 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02002871 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07002872 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08002873 vmcs_write64(EPT_POINTER, eptp);
Tianyu Lan877ad952018-07-19 08:40:23 +00002874
2875 if (kvm_x86_ops->tlb_remote_flush) {
2876 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
2877 to_vmx(vcpu)->ept_pointer = eptp;
2878 to_kvm_vmx(kvm)->ept_pointers_match
2879 = EPT_POINTERS_CHECK;
2880 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
2881 }
2882
Sean Christophersone90008d2018-03-05 12:04:37 -08002883 if (enable_unrestricted_guest || is_paging(vcpu) ||
2884 is_guest_mode(vcpu))
Jan Kiszka59ab5a82013-08-08 16:26:29 +02002885 guest_cr3 = kvm_read_cr3(vcpu);
2886 else
Tianyu Lan877ad952018-07-19 08:40:23 +00002887 guest_cr3 = to_kvm_vmx(kvm)->ept_identity_map_addr;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02002888 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08002889 }
2890
Sheng Yang14394422008-04-28 12:24:45 +08002891 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002892}
2893
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002894int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002895{
Ben Serebrin085e68e2015-04-16 11:58:05 -07002896 /*
2897 * Pass through host's Machine Check Enable value to hw_cr4, which
2898 * is in force while we are in guest mode. Do not let guests control
2899 * this bit, even if host CR4.MCE == 0.
2900 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08002901 unsigned long hw_cr4;
2902
2903 hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
2904 if (enable_unrestricted_guest)
2905 hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
2906 else if (to_vmx(vcpu)->rmode.vm86_active)
2907 hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
2908 else
2909 hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08002910
Sean Christopherson64f7a112018-04-30 10:01:06 -07002911 if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
2912 if (cr4 & X86_CR4_UMIP) {
2913 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
Paolo Bonzini0367f202016-07-12 10:44:55 +02002914 SECONDARY_EXEC_DESC);
Sean Christopherson64f7a112018-04-30 10:01:06 -07002915 hw_cr4 &= ~X86_CR4_UMIP;
2916 } else if (!is_guest_mode(vcpu) ||
2917 !nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC))
2918 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
2919 SECONDARY_EXEC_DESC);
2920 }
Paolo Bonzini0367f202016-07-12 10:44:55 +02002921
Nadav Har'El5e1746d2011-05-25 23:03:24 +03002922 if (cr4 & X86_CR4_VMXE) {
2923 /*
2924 * To use VMXON (and later other VMX instructions), a guest
2925 * must first be able to turn on cr4.VMXE (see handle_vmon()).
2926 * So basically the check on whether to allow nested VMX
Paolo Bonzini5bea5122018-09-18 15:19:17 +02002927 * is here. We operate under the default treatment of SMM,
2928 * so VMX cannot be enabled under SMM.
Nadav Har'El5e1746d2011-05-25 23:03:24 +03002929 */
Paolo Bonzini5bea5122018-09-18 15:19:17 +02002930 if (!nested_vmx_allowed(vcpu) || is_smm(vcpu))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03002931 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01002932 }
David Matlack38991522016-11-29 18:14:08 -08002933
2934 if (to_vmx(vcpu)->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03002935 return 1;
2936
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002937 vcpu->arch.cr4 = cr4;
Sheng Yang14394422008-04-28 12:24:45 +08002938
Sean Christopherson5dc1f042018-03-05 12:04:39 -08002939 if (!enable_unrestricted_guest) {
2940 if (enable_ept) {
2941 if (!is_paging(vcpu)) {
2942 hw_cr4 &= ~X86_CR4_PAE;
2943 hw_cr4 |= X86_CR4_PSE;
2944 } else if (!(cr4 & X86_CR4_PAE)) {
2945 hw_cr4 &= ~X86_CR4_PAE;
2946 }
2947 }
2948
Radim Krčmář656ec4a2015-11-02 22:20:00 +01002949 /*
Huaitong Handdba2622016-03-22 16:51:15 +08002950 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
2951 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
2952 * to be manually disabled when guest switches to non-paging
2953 * mode.
2954 *
2955 * If !enable_unrestricted_guest, the CPU is always running
2956 * with CR0.PG=1 and CR4 needs to be modified.
2957 * If enable_unrestricted_guest, the CPU automatically
2958 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01002959 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08002960 if (!is_paging(vcpu))
2961 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
2962 }
Radim Krčmář656ec4a2015-11-02 22:20:00 +01002963
Sheng Yang14394422008-04-28 12:24:45 +08002964 vmcs_writel(CR4_READ_SHADOW, cr4);
2965 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03002966 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002967}
2968
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002969void vmx_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002970{
Avi Kivitya9179492011-01-03 14:28:52 +02002971 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002972 u32 ar;
2973
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002974 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002975 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02002976 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03002977 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002978 return;
Avi Kivity1390a282012-08-21 17:07:08 +03002979 var->base = vmx_read_guest_seg_base(vmx, seg);
2980 var->selector = vmx_read_guest_seg_selector(vmx, seg);
2981 return;
Avi Kivitya9179492011-01-03 14:28:52 +02002982 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03002983 var->base = vmx_read_guest_seg_base(vmx, seg);
2984 var->limit = vmx_read_guest_seg_limit(vmx, seg);
2985 var->selector = vmx_read_guest_seg_selector(vmx, seg);
2986 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03002987 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002988 var->type = ar & 15;
2989 var->s = (ar >> 4) & 1;
2990 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03002991 /*
2992 * Some userspaces do not preserve unusable property. Since usable
2993 * segment has to be present according to VMX spec we can use present
2994 * property to amend userspace bug by making unusable segment always
2995 * nonpresent. vmx_segment_access_rights() already marks nonpresent
2996 * segment as unusable.
2997 */
2998 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002999 var->avl = (ar >> 12) & 1;
3000 var->l = (ar >> 13) & 1;
3001 var->db = (ar >> 14) & 1;
3002 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003003}
3004
Avi Kivitya9179492011-01-03 14:28:52 +02003005static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3006{
Avi Kivitya9179492011-01-03 14:28:52 +02003007 struct kvm_segment s;
3008
3009 if (to_vmx(vcpu)->rmode.vm86_active) {
3010 vmx_get_segment(vcpu, &s, seg);
3011 return s.base;
3012 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003013 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003014}
3015
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003016int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003017{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003018 struct vcpu_vmx *vmx = to_vmx(vcpu);
3019
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003020 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003021 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003022 else {
3023 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003024 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003025 }
Avi Kivity69c73022011-03-07 15:26:44 +02003026}
3027
Avi Kivity653e3102007-05-07 10:55:37 +03003028static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003029{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003030 u32 ar;
3031
Avi Kivityf0495f92012-06-07 17:06:10 +03003032 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003033 ar = 1 << 16;
3034 else {
3035 ar = var->type & 15;
3036 ar |= (var->s & 1) << 4;
3037 ar |= (var->dpl & 3) << 5;
3038 ar |= (var->present & 1) << 7;
3039 ar |= (var->avl & 1) << 12;
3040 ar |= (var->l & 1) << 13;
3041 ar |= (var->db & 1) << 14;
3042 ar |= (var->g & 1) << 15;
3043 }
Avi Kivity653e3102007-05-07 10:55:37 +03003044
3045 return ar;
3046}
3047
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003048void vmx_set_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity653e3102007-05-07 10:55:37 +03003049{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003050 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003051 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003052
Avi Kivity2fb92db2011-04-27 19:42:18 +03003053 vmx_segment_cache_clear(vmx);
3054
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003055 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3056 vmx->rmode.segs[seg] = *var;
3057 if (seg == VCPU_SREG_TR)
3058 vmcs_write16(sf->selector, var->selector);
3059 else if (var->s)
3060 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003061 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003062 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003063
Avi Kivity653e3102007-05-07 10:55:37 +03003064 vmcs_writel(sf->base, var->base);
3065 vmcs_write32(sf->limit, var->limit);
3066 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003067
3068 /*
3069 * Fix the "Accessed" bit in AR field of segment registers for older
3070 * qemu binaries.
3071 * IA32 arch specifies that at the time of processor reset the
3072 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003073 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003074 * state vmexit when "unrestricted guest" mode is turned on.
3075 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3076 * tree. Newer qemu binaries with that qemu fix would not need this
3077 * kvm hack.
3078 */
3079 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003080 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003081
Gleb Natapovf924d662012-12-12 19:10:55 +02003082 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003083
3084out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01003085 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003086}
3087
Avi Kivity6aa8b732006-12-10 02:21:36 -08003088static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3089{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003090 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003091
3092 *db = (ar >> 14) & 1;
3093 *l = (ar >> 13) & 1;
3094}
3095
Gleb Natapov89a27f42010-02-16 10:51:48 +02003096static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003097{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003098 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3099 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003100}
3101
Gleb Natapov89a27f42010-02-16 10:51:48 +02003102static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003103{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003104 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3105 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003106}
3107
Gleb Natapov89a27f42010-02-16 10:51:48 +02003108static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003109{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003110 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3111 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003112}
3113
Gleb Natapov89a27f42010-02-16 10:51:48 +02003114static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003115{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003116 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3117 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003118}
3119
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003120static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3121{
3122 struct kvm_segment var;
3123 u32 ar;
3124
3125 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003126 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003127 if (seg == VCPU_SREG_CS)
3128 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003129 ar = vmx_segment_access_rights(&var);
3130
3131 if (var.base != (var.selector << 4))
3132 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003133 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003134 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003135 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003136 return false;
3137
3138 return true;
3139}
3140
3141static bool code_segment_valid(struct kvm_vcpu *vcpu)
3142{
3143 struct kvm_segment cs;
3144 unsigned int cs_rpl;
3145
3146 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003147 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003148
Avi Kivity1872a3f2009-01-04 23:26:52 +02003149 if (cs.unusable)
3150 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003151 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003152 return false;
3153 if (!cs.s)
3154 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003155 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003156 if (cs.dpl > cs_rpl)
3157 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003158 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003159 if (cs.dpl != cs_rpl)
3160 return false;
3161 }
3162 if (!cs.present)
3163 return false;
3164
3165 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3166 return true;
3167}
3168
3169static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3170{
3171 struct kvm_segment ss;
3172 unsigned int ss_rpl;
3173
3174 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003175 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003176
Avi Kivity1872a3f2009-01-04 23:26:52 +02003177 if (ss.unusable)
3178 return true;
3179 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003180 return false;
3181 if (!ss.s)
3182 return false;
3183 if (ss.dpl != ss_rpl) /* DPL != RPL */
3184 return false;
3185 if (!ss.present)
3186 return false;
3187
3188 return true;
3189}
3190
3191static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3192{
3193 struct kvm_segment var;
3194 unsigned int rpl;
3195
3196 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03003197 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003198
Avi Kivity1872a3f2009-01-04 23:26:52 +02003199 if (var.unusable)
3200 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003201 if (!var.s)
3202 return false;
3203 if (!var.present)
3204 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003205 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003206 if (var.dpl < rpl) /* DPL < RPL */
3207 return false;
3208 }
3209
3210 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3211 * rights flags
3212 */
3213 return true;
3214}
3215
3216static bool tr_valid(struct kvm_vcpu *vcpu)
3217{
3218 struct kvm_segment tr;
3219
3220 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3221
Avi Kivity1872a3f2009-01-04 23:26:52 +02003222 if (tr.unusable)
3223 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03003224 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003225 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003226 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003227 return false;
3228 if (!tr.present)
3229 return false;
3230
3231 return true;
3232}
3233
3234static bool ldtr_valid(struct kvm_vcpu *vcpu)
3235{
3236 struct kvm_segment ldtr;
3237
3238 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3239
Avi Kivity1872a3f2009-01-04 23:26:52 +02003240 if (ldtr.unusable)
3241 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03003242 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003243 return false;
3244 if (ldtr.type != 2)
3245 return false;
3246 if (!ldtr.present)
3247 return false;
3248
3249 return true;
3250}
3251
3252static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3253{
3254 struct kvm_segment cs, ss;
3255
3256 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3257 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3258
Nadav Amitb32a9912015-03-29 16:33:04 +03003259 return ((cs.selector & SEGMENT_RPL_MASK) ==
3260 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003261}
3262
3263/*
3264 * Check if guest state is valid. Returns true if valid, false if
3265 * not.
3266 * We assume that registers are always usable
3267 */
3268static bool guest_state_valid(struct kvm_vcpu *vcpu)
3269{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003270 if (enable_unrestricted_guest)
3271 return true;
3272
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003273 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003274 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003275 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3276 return false;
3277 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3278 return false;
3279 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3280 return false;
3281 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3282 return false;
3283 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3284 return false;
3285 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3286 return false;
3287 } else {
3288 /* protected mode guest state checks */
3289 if (!cs_ss_rpl_check(vcpu))
3290 return false;
3291 if (!code_segment_valid(vcpu))
3292 return false;
3293 if (!stack_segment_valid(vcpu))
3294 return false;
3295 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3296 return false;
3297 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3298 return false;
3299 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3300 return false;
3301 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3302 return false;
3303 if (!tr_valid(vcpu))
3304 return false;
3305 if (!ldtr_valid(vcpu))
3306 return false;
3307 }
3308 /* TODO:
3309 * - Add checks on RIP
3310 * - Add checks on RFLAGS
3311 */
3312
3313 return true;
3314}
3315
Mike Dayd77c26f2007-10-08 09:02:08 -04003316static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003317{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003318 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003319 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003320 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003321
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003322 idx = srcu_read_lock(&kvm->srcu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003323 fn = to_kvm_vmx(kvm)->tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003324 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3325 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003326 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003327 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003328 r = kvm_write_guest_page(kvm, fn++, &data,
3329 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003330 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003331 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003332 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3333 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003334 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003335 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3336 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003337 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003338 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003339 r = kvm_write_guest_page(kvm, fn, &data,
3340 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3341 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003342out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003343 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003344 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003345}
3346
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003347static int init_rmode_identity_map(struct kvm *kvm)
3348{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003349 struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08003350 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08003351 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003352 u32 tmp;
3353
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003354 /* Protect kvm_vmx->ept_identity_pagetable_done. */
Tang Chena255d472014-09-16 18:41:58 +08003355 mutex_lock(&kvm->slots_lock);
3356
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003357 if (likely(kvm_vmx->ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08003358 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08003359
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003360 if (!kvm_vmx->ept_identity_map_addr)
3361 kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
3362 identity_map_pfn = kvm_vmx->ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08003363
David Hildenbrandd8a6e362017-08-24 20:51:34 +02003364 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003365 kvm_vmx->ept_identity_map_addr, PAGE_SIZE);
Tang Chenf51770e2014-09-16 18:41:59 +08003366 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08003367 goto out2;
3368
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003369 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003370 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3371 if (r < 0)
3372 goto out;
3373 /* Set up identity-mapping pagetable for EPT in real mode */
3374 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3375 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3376 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3377 r = kvm_write_guest_page(kvm, identity_map_pfn,
3378 &tmp, i * sizeof(tmp), sizeof(tmp));
3379 if (r < 0)
3380 goto out;
3381 }
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003382 kvm_vmx->ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08003383
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003384out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003385 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08003386
3387out2:
3388 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08003389 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003390}
3391
Avi Kivity6aa8b732006-12-10 02:21:36 -08003392static void seg_setup(int seg)
3393{
Mathias Krause772e0312012-08-30 01:30:19 +02003394 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003395 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003396
3397 vmcs_write16(sf->selector, 0);
3398 vmcs_writel(sf->base, 0);
3399 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003400 ar = 0x93;
3401 if (seg == VCPU_SREG_CS)
3402 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003403
3404 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003405}
3406
Sheng Yangf78e0e22007-10-29 09:40:42 +08003407static int alloc_apic_access_page(struct kvm *kvm)
3408{
Xiao Guangrong44841412012-09-07 14:14:20 +08003409 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003410 int r = 0;
3411
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003412 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08003413 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003414 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02003415 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
3416 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003417 if (r)
3418 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003419
Tang Chen73a6d942014-09-11 13:38:00 +08003420 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08003421 if (is_error_page(page)) {
3422 r = -EFAULT;
3423 goto out;
3424 }
3425
Tang Chenc24ae0d2014-09-24 15:57:58 +08003426 /*
3427 * Do not pin the page in memory, so that memory hot-unplug
3428 * is able to migrate it.
3429 */
3430 put_page(page);
3431 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003432out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003433 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003434 return r;
3435}
3436
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003437int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003438{
3439 int vpid;
3440
Avi Kivity919818a2009-03-23 18:01:29 +02003441 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08003442 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003443 spin_lock(&vmx_vpid_lock);
3444 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003445 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003446 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003447 else
3448 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003449 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003450 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003451}
3452
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003453void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003454{
Wanpeng Li991e7a02015-09-16 17:30:05 +08003455 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003456 return;
3457 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003458 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003459 spin_unlock(&vmx_vpid_lock);
3460}
3461
Yi Wang1e4329ee2018-11-08 11:22:21 +08003462static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003463 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08003464{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003465 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003466
3467 if (!cpu_has_vmx_msr_bitmap())
3468 return;
3469
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003470 if (static_branch_unlikely(&enable_evmcs))
3471 evmcs_touch_msr_bitmap();
3472
Sheng Yang25c5f222008-03-28 13:18:56 +08003473 /*
3474 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3475 * have the write-low and read-high bitmap offsets the wrong way round.
3476 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3477 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003478 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08003479 if (type & MSR_TYPE_R)
3480 /* read-low */
3481 __clear_bit(msr, msr_bitmap + 0x000 / f);
3482
3483 if (type & MSR_TYPE_W)
3484 /* write-low */
3485 __clear_bit(msr, msr_bitmap + 0x800 / f);
3486
Sheng Yang25c5f222008-03-28 13:18:56 +08003487 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3488 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08003489 if (type & MSR_TYPE_R)
3490 /* read-high */
3491 __clear_bit(msr, msr_bitmap + 0x400 / f);
3492
3493 if (type & MSR_TYPE_W)
3494 /* write-high */
3495 __clear_bit(msr, msr_bitmap + 0xc00 / f);
3496
3497 }
3498}
3499
Yi Wang1e4329ee2018-11-08 11:22:21 +08003500static __always_inline void vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003501 u32 msr, int type)
3502{
3503 int f = sizeof(unsigned long);
3504
3505 if (!cpu_has_vmx_msr_bitmap())
3506 return;
3507
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003508 if (static_branch_unlikely(&enable_evmcs))
3509 evmcs_touch_msr_bitmap();
3510
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003511 /*
3512 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3513 * have the write-low and read-high bitmap offsets the wrong way round.
3514 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3515 */
3516 if (msr <= 0x1fff) {
3517 if (type & MSR_TYPE_R)
3518 /* read-low */
3519 __set_bit(msr, msr_bitmap + 0x000 / f);
3520
3521 if (type & MSR_TYPE_W)
3522 /* write-low */
3523 __set_bit(msr, msr_bitmap + 0x800 / f);
3524
3525 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3526 msr &= 0x1fff;
3527 if (type & MSR_TYPE_R)
3528 /* read-high */
3529 __set_bit(msr, msr_bitmap + 0x400 / f);
3530
3531 if (type & MSR_TYPE_W)
3532 /* write-high */
3533 __set_bit(msr, msr_bitmap + 0xc00 / f);
3534
3535 }
3536}
3537
Yi Wang1e4329ee2018-11-08 11:22:21 +08003538static __always_inline void vmx_set_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003539 u32 msr, int type, bool value)
3540{
3541 if (value)
3542 vmx_enable_intercept_for_msr(msr_bitmap, msr, type);
3543 else
3544 vmx_disable_intercept_for_msr(msr_bitmap, msr, type);
3545}
3546
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003547static u8 vmx_msr_bitmap_mode(struct kvm_vcpu *vcpu)
Avi Kivity58972972009-02-24 22:26:47 +02003548{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003549 u8 mode = 0;
3550
3551 if (cpu_has_secondary_exec_ctrls() &&
3552 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
3553 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
3554 mode |= MSR_BITMAP_MODE_X2APIC;
3555 if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
3556 mode |= MSR_BITMAP_MODE_X2APIC_APICV;
3557 }
3558
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003559 return mode;
Yang Zhang8d146952013-01-25 10:18:50 +08003560}
3561
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003562static void vmx_update_msr_bitmap_x2apic(unsigned long *msr_bitmap,
3563 u8 mode)
Yang Zhang8d146952013-01-25 10:18:50 +08003564{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003565 int msr;
3566
3567 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
3568 unsigned word = msr / BITS_PER_LONG;
3569 msr_bitmap[word] = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;
3570 msr_bitmap[word + (0x800 / sizeof(long))] = ~0;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08003571 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003572
3573 if (mode & MSR_BITMAP_MODE_X2APIC) {
3574 /*
3575 * TPR reads and writes can be virtualized even if virtual interrupt
3576 * delivery is not in use.
3577 */
3578 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW);
3579 if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
3580 vmx_enable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_R);
3581 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
3582 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
3583 }
3584 }
3585}
3586
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003587void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu)
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003588{
3589 struct vcpu_vmx *vmx = to_vmx(vcpu);
3590 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3591 u8 mode = vmx_msr_bitmap_mode(vcpu);
3592 u8 changed = mode ^ vmx->msr_bitmap_mode;
3593
3594 if (!changed)
3595 return;
3596
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003597 if (changed & (MSR_BITMAP_MODE_X2APIC | MSR_BITMAP_MODE_X2APIC_APICV))
3598 vmx_update_msr_bitmap_x2apic(msr_bitmap, mode);
3599
3600 vmx->msr_bitmap_mode = mode;
Avi Kivity58972972009-02-24 22:26:47 +02003601}
3602
Chao Pengb08c2892018-10-24 16:05:15 +08003603void pt_update_intercept_for_msr(struct vcpu_vmx *vmx)
3604{
3605 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3606 bool flag = !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
3607 u32 i;
3608
3609 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_STATUS,
3610 MSR_TYPE_RW, flag);
3611 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_BASE,
3612 MSR_TYPE_RW, flag);
3613 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_MASK,
3614 MSR_TYPE_RW, flag);
3615 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_CR3_MATCH,
3616 MSR_TYPE_RW, flag);
3617 for (i = 0; i < vmx->pt_desc.addr_range; i++) {
3618 vmx_set_intercept_for_msr(msr_bitmap,
3619 MSR_IA32_RTIT_ADDR0_A + i * 2, MSR_TYPE_RW, flag);
3620 vmx_set_intercept_for_msr(msr_bitmap,
3621 MSR_IA32_RTIT_ADDR0_B + i * 2, MSR_TYPE_RW, flag);
3622 }
3623}
3624
Suravee Suthikulpanitb2a05fe2017-09-12 10:42:41 -05003625static bool vmx_get_enable_apicv(struct kvm_vcpu *vcpu)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02003626{
Andrey Smetanind62caab2015-11-10 15:36:33 +03003627 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02003628}
3629
Liran Alone6c67d82018-09-04 10:56:52 +03003630static bool vmx_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
3631{
3632 struct vcpu_vmx *vmx = to_vmx(vcpu);
3633 void *vapic_page;
3634 u32 vppr;
3635 int rvi;
3636
3637 if (WARN_ON_ONCE(!is_guest_mode(vcpu)) ||
3638 !nested_cpu_has_vid(get_vmcs12(vcpu)) ||
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003639 WARN_ON_ONCE(!vmx->nested.virtual_apic_map.gfn))
Liran Alone6c67d82018-09-04 10:56:52 +03003640 return false;
3641
Paolo Bonzini7e712682018-10-03 13:44:26 +02003642 rvi = vmx_get_rvi();
Liran Alone6c67d82018-09-04 10:56:52 +03003643
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003644 vapic_page = vmx->nested.virtual_apic_map.hva;
Liran Alone6c67d82018-09-04 10:56:52 +03003645 vppr = *((u32 *)(vapic_page + APIC_PROCPRI));
Liran Alone6c67d82018-09-04 10:56:52 +03003646
3647 return ((rvi & 0xf0) > (vppr & 0xf0));
3648}
3649
Wincy Van06a55242017-04-28 13:13:59 +08003650static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
3651 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003652{
3653#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08003654 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
3655
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003656 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08003657 /*
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003658 * The vector of interrupt to be delivered to vcpu had
3659 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08003660 *
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003661 * Following cases will be reached in this block, and
3662 * we always send a notification event in all cases as
3663 * explained below.
3664 *
3665 * Case 1: vcpu keeps in non-root mode. Sending a
3666 * notification event posts the interrupt to vcpu.
3667 *
3668 * Case 2: vcpu exits to root mode and is still
3669 * runnable. PIR will be synced to vIRR before the
3670 * next vcpu entry. Sending a notification event in
3671 * this case has no effect, as vcpu is not in root
3672 * mode.
3673 *
3674 * Case 3: vcpu exits to root mode and is blocked.
3675 * vcpu_block() has already synced PIR to vIRR and
3676 * never blocks vcpu if vIRR is not cleared. Therefore,
3677 * a blocked vcpu here does not wait for any requested
3678 * interrupts in PIR, and sending a notification event
3679 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08003680 */
Feng Wu28b835d2015-09-18 22:29:54 +08003681
Wincy Van06a55242017-04-28 13:13:59 +08003682 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003683 return true;
3684 }
3685#endif
3686 return false;
3687}
3688
Wincy Van705699a2015-02-03 23:58:17 +08003689static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
3690 int vector)
3691{
3692 struct vcpu_vmx *vmx = to_vmx(vcpu);
3693
3694 if (is_guest_mode(vcpu) &&
3695 vector == vmx->nested.posted_intr_nv) {
Wincy Van705699a2015-02-03 23:58:17 +08003696 /*
3697 * If a posted intr is not recognized by hardware,
3698 * we will accomplish it in the next vmentry.
3699 */
3700 vmx->nested.pi_pending = true;
3701 kvm_make_request(KVM_REQ_EVENT, vcpu);
Liran Alon6b697712017-11-09 20:27:20 +02003702 /* the PIR and ON have been set by L1. */
3703 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
3704 kvm_vcpu_kick(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08003705 return 0;
3706 }
3707 return -1;
3708}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003709/*
Yang Zhanga20ed542013-04-11 19:25:15 +08003710 * Send interrupt to vcpu via posted interrupt way.
3711 * 1. If target vcpu is running(non-root mode), send posted interrupt
3712 * notification to vcpu and hardware will sync PIR to vIRR atomically.
3713 * 2. If target vcpu isn't running(root mode), kick it to pick up the
3714 * interrupt from PIR in next vmentry.
3715 */
3716static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
3717{
3718 struct vcpu_vmx *vmx = to_vmx(vcpu);
3719 int r;
3720
Wincy Van705699a2015-02-03 23:58:17 +08003721 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
3722 if (!r)
3723 return;
3724
Yang Zhanga20ed542013-04-11 19:25:15 +08003725 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
3726 return;
3727
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003728 /* If a previous notification has sent the IPI, nothing to do. */
3729 if (pi_test_and_set_on(&vmx->pi_desc))
3730 return;
3731
Wincy Van06a55242017-04-28 13:13:59 +08003732 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08003733 kvm_vcpu_kick(vcpu);
3734}
3735
Avi Kivity6aa8b732006-12-10 02:21:36 -08003736/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003737 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
3738 * will not change in the lifetime of the guest.
3739 * Note that host-state that does change is set elsewhere. E.g., host-state
3740 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
3741 */
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003742void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003743{
3744 u32 low32, high32;
3745 unsigned long tmpl;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003746 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003747
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07003748 cr0 = read_cr0();
3749 WARN_ON(cr0 & X86_CR0_TS);
3750 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003751
3752 /*
3753 * Save the most likely value for this task's CR3 in the VMCS.
3754 * We can't use __get_current_cr3_fast() because we're not atomic.
3755 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07003756 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003757 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003758 vmx->loaded_vmcs->host_state.cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003759
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003760 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003761 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003762 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003763 vmx->loaded_vmcs->host_state.cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003764
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003765 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003766#ifdef CONFIG_X86_64
3767 /*
3768 * Load null selectors, so we can avoid reloading them in
Sean Christopherson6d6095b2018-07-23 12:32:44 -07003769 * vmx_prepare_switch_to_host(), in case userspace uses
3770 * the null selectors too (the expected case).
Avi Kivityb2da15a2012-05-13 19:53:24 +03003771 */
3772 vmcs_write16(HOST_DS_SELECTOR, 0);
3773 vmcs_write16(HOST_ES_SELECTOR, 0);
3774#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003775 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3776 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003777#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003778 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3779 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
3780
Sean Christopherson23420802019-04-19 22:50:57 -07003781 vmcs_writel(HOST_IDTR_BASE, host_idt_base); /* 22.2.4 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003782
Sean Christopherson453eafb2018-12-20 12:25:17 -08003783 vmcs_writel(HOST_RIP, (unsigned long)vmx_vmexit); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003784
3785 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
3786 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
3787 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
3788 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
3789
3790 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
3791 rdmsr(MSR_IA32_CR_PAT, low32, high32);
3792 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
3793 }
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003794
Sean Christophersonc73da3f2018-12-03 13:53:00 -08003795 if (cpu_has_load_ia32_efer())
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003796 vmcs_write64(HOST_IA32_EFER, host_efer);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003797}
3798
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003799void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003800{
3801 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
3802 if (enable_ept)
3803 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03003804 if (is_guest_mode(&vmx->vcpu))
3805 vmx->vcpu.arch.cr4_guest_owned_bits &=
3806 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003807 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
3808}
3809
Yang Zhang01e439b2013-04-11 19:25:12 +08003810static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
3811{
3812 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
3813
Andrey Smetanind62caab2015-11-10 15:36:33 +03003814 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08003815 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01003816
3817 if (!enable_vnmi)
3818 pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;
3819
Yunhong Jiang64672c92016-06-13 14:19:59 -07003820 /* Enable the preemption timer dynamically */
3821 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003822 return pin_based_exec_ctrl;
3823}
3824
Andrey Smetanind62caab2015-11-10 15:36:33 +03003825static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
3826{
3827 struct vcpu_vmx *vmx = to_vmx(vcpu);
3828
3829 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03003830 if (cpu_has_secondary_exec_ctrls()) {
3831 if (kvm_vcpu_apicv_active(vcpu))
3832 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
3833 SECONDARY_EXEC_APIC_REGISTER_VIRT |
3834 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3835 else
3836 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
3837 SECONDARY_EXEC_APIC_REGISTER_VIRT |
3838 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3839 }
3840
3841 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003842 vmx_update_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03003843}
3844
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08003845u32 vmx_exec_control(struct vcpu_vmx *vmx)
3846{
3847 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
3848
3849 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
3850 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
3851
3852 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
3853 exec_control &= ~CPU_BASED_TPR_SHADOW;
3854#ifdef CONFIG_X86_64
3855 exec_control |= CPU_BASED_CR8_STORE_EXITING |
3856 CPU_BASED_CR8_LOAD_EXITING;
3857#endif
3858 }
3859 if (!enable_ept)
3860 exec_control |= CPU_BASED_CR3_STORE_EXITING |
3861 CPU_BASED_CR3_LOAD_EXITING |
3862 CPU_BASED_INVLPG_EXITING;
3863 if (kvm_mwait_in_guest(vmx->vcpu.kvm))
3864 exec_control &= ~(CPU_BASED_MWAIT_EXITING |
3865 CPU_BASED_MONITOR_EXITING);
3866 if (kvm_hlt_in_guest(vmx->vcpu.kvm))
3867 exec_control &= ~CPU_BASED_HLT_EXITING;
3868 return exec_control;
3869}
3870
3871
Paolo Bonzini80154d72017-08-24 13:55:35 +02003872static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003873{
Paolo Bonzini80154d72017-08-24 13:55:35 +02003874 struct kvm_vcpu *vcpu = &vmx->vcpu;
3875
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003876 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini0367f202016-07-12 10:44:55 +02003877
Chao Pengf99e3da2018-10-24 16:05:10 +08003878 if (pt_mode == PT_MODE_SYSTEM)
3879 exec_control &= ~(SECONDARY_EXEC_PT_USE_GPA | SECONDARY_EXEC_PT_CONCEAL_VMX);
Paolo Bonzini80154d72017-08-24 13:55:35 +02003880 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003881 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
3882 if (vmx->vpid == 0)
3883 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
3884 if (!enable_ept) {
3885 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
3886 enable_unrestricted_guest = 0;
3887 }
3888 if (!enable_unrestricted_guest)
3889 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
Wanpeng Lib31c1142018-03-12 04:53:04 -07003890 if (kvm_pause_in_guest(vmx->vcpu.kvm))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003891 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02003892 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08003893 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
3894 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08003895 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02003896
3897 /* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
3898 * in vmx_set_cr4. */
3899 exec_control &= ~SECONDARY_EXEC_DESC;
3900
Abel Gordonabc4fc52013-04-18 14:35:25 +03003901 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
3902 (handle_vmptrld).
3903 We can NOT enable shadow_vmcs here because we don't have yet
3904 a current VMCS12
3905 */
3906 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08003907
3908 if (!enable_pml)
3909 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08003910
Paolo Bonzini3db13482017-08-24 14:48:03 +02003911 if (vmx_xsaves_supported()) {
3912 /* Exposing XSAVES only when XSAVE is exposed */
3913 bool xsaves_enabled =
3914 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
3915 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
3916
3917 if (!xsaves_enabled)
3918 exec_control &= ~SECONDARY_EXEC_XSAVES;
3919
3920 if (nested) {
3921 if (xsaves_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003922 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini3db13482017-08-24 14:48:03 +02003923 SECONDARY_EXEC_XSAVES;
3924 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003925 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini3db13482017-08-24 14:48:03 +02003926 ~SECONDARY_EXEC_XSAVES;
3927 }
3928 }
3929
Paolo Bonzini80154d72017-08-24 13:55:35 +02003930 if (vmx_rdtscp_supported()) {
3931 bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
3932 if (!rdtscp_enabled)
3933 exec_control &= ~SECONDARY_EXEC_RDTSCP;
3934
3935 if (nested) {
3936 if (rdtscp_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003937 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02003938 SECONDARY_EXEC_RDTSCP;
3939 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003940 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02003941 ~SECONDARY_EXEC_RDTSCP;
3942 }
3943 }
3944
3945 if (vmx_invpcid_supported()) {
3946 /* Exposing INVPCID only when PCID is exposed */
3947 bool invpcid_enabled =
3948 guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
3949 guest_cpuid_has(vcpu, X86_FEATURE_PCID);
3950
3951 if (!invpcid_enabled) {
3952 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
3953 guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
3954 }
3955
3956 if (nested) {
3957 if (invpcid_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003958 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02003959 SECONDARY_EXEC_ENABLE_INVPCID;
3960 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003961 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02003962 ~SECONDARY_EXEC_ENABLE_INVPCID;
3963 }
3964 }
3965
Jim Mattson45ec3682017-08-23 16:32:04 -07003966 if (vmx_rdrand_supported()) {
3967 bool rdrand_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDRAND);
3968 if (rdrand_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02003969 exec_control &= ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07003970
3971 if (nested) {
3972 if (rdrand_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003973 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02003974 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07003975 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003976 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02003977 ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07003978 }
3979 }
3980
Jim Mattson75f4fc82017-08-23 16:32:03 -07003981 if (vmx_rdseed_supported()) {
3982 bool rdseed_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDSEED);
3983 if (rdseed_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02003984 exec_control &= ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07003985
3986 if (nested) {
3987 if (rdseed_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003988 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02003989 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07003990 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003991 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02003992 ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07003993 }
3994 }
3995
Paolo Bonzini80154d72017-08-24 13:55:35 +02003996 vmx->secondary_exec_control = exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003997}
3998
Xiao Guangrongce88dec2011-07-12 03:33:44 +08003999static void ept_set_mmio_spte_mask(void)
4000{
4001 /*
4002 * EPT Misconfigurations can be generated if the value of bits 2:0
4003 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004004 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07004005 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
4006 VMX_EPT_MISCONFIG_WX_VALUE);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004007}
4008
Wanpeng Lif53cd632014-12-02 19:14:58 +08004009#define VMX_XSS_EXIT_BITMAP 0
Avi Kivity6aa8b732006-12-10 02:21:36 -08004010
Sean Christopherson944c3462018-12-03 13:53:09 -08004011/*
4012 * Sets up the vmcs for emulated real mode.
4013 */
4014static void vmx_vcpu_setup(struct vcpu_vmx *vmx)
4015{
4016 int i;
4017
4018 if (nested)
4019 nested_vmx_vcpu_setup();
4020
Sheng Yang25c5f222008-03-28 13:18:56 +08004021 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004022 vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
Sheng Yang25c5f222008-03-28 13:18:56 +08004023
Avi Kivity6aa8b732006-12-10 02:21:36 -08004024 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4025
Avi Kivity6aa8b732006-12-10 02:21:36 -08004026 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08004027 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07004028 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004029
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004030 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004031
Dan Williamsdfa169b2016-06-02 11:17:24 -07004032 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004033 vmx_compute_secondary_exec_control(vmx);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004034 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
Paolo Bonzini80154d72017-08-24 13:55:35 +02004035 vmx->secondary_exec_control);
Dan Williamsdfa169b2016-06-02 11:17:24 -07004036 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004037
Andrey Smetanind62caab2015-11-10 15:36:33 +03004038 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004039 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4040 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4041 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4042 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4043
4044 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004045
Li RongQing0bcf2612015-12-03 13:29:34 +08004046 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08004047 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004048 }
4049
Wanpeng Lib31c1142018-03-12 04:53:04 -07004050 if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004051 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004052 vmx->ple_window = ple_window;
4053 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004054 }
4055
Xiao Guangrongc3707952011-07-12 03:28:04 +08004056 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4057 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004058 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4059
Avi Kivity9581d442010-10-19 16:46:55 +02004060 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4061 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004062 vmx_set_constant_host_state(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004063 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4064 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004065
Bandan Das2a499e42017-08-03 15:54:41 -04004066 if (cpu_has_vmx_vmfunc())
4067 vmcs_write64(VM_FUNCTION_CONTROL, 0);
4068
Eddie Dong2cc51562007-05-21 07:28:09 +03004069 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4070 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004071 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
Eddie Dong2cc51562007-05-21 07:28:09 +03004072 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004073 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004074
Radim Krčmář74545702015-04-27 15:11:25 +02004075 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4076 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004077
Paolo Bonzini03916db2014-07-24 14:21:57 +02004078 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004079 u32 index = vmx_msr_index[i];
4080 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004081 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004082
4083 if (rdmsr_safe(index, &data_low, &data_high) < 0)
4084 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08004085 if (wrmsr_safe(index, data_low, data_high) < 0)
4086 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03004087 vmx->guest_msrs[j].index = i;
4088 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02004089 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004090 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004091 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004092
Sean Christophersonc73da3f2018-12-03 13:53:00 -08004093 vm_exit_controls_init(vmx, vmx_vmexit_ctrl());
Avi Kivity6aa8b732006-12-10 02:21:36 -08004094
4095 /* 22.2.1, 20.8.1 */
Sean Christophersonc73da3f2018-12-03 13:53:00 -08004096 vm_entry_controls_init(vmx, vmx_vmentry_ctrl());
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004097
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004098 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
4099 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
4100
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004101 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004102
Wanpeng Lif53cd632014-12-02 19:14:58 +08004103 if (vmx_xsaves_supported())
4104 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4105
Peter Feiner4e595162016-07-07 14:49:58 -07004106 if (enable_pml) {
Peter Feiner4e595162016-07-07 14:49:58 -07004107 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
4108 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
4109 }
Sean Christopherson0b665d32018-08-14 09:33:34 -07004110
4111 if (cpu_has_vmx_encls_vmexit())
4112 vmcs_write64(ENCLS_EXITING_BITMAP, -1ull);
Chao Peng2ef444f2018-10-24 16:05:12 +08004113
4114 if (pt_mode == PT_MODE_HOST_GUEST) {
4115 memset(&vmx->pt_desc, 0, sizeof(vmx->pt_desc));
4116 /* Bit[6~0] are forced to 1, writes are ignored. */
4117 vmx->pt_desc.guest.output_mask = 0x7F;
4118 vmcs_write64(GUEST_IA32_RTIT_CTL, 0);
4119 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004120}
4121
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004122static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004123{
4124 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004125 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004126 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004127
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004128 vmx->rmode.vm86_active = 0;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004129 vmx->spec_ctrl = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004130
Wanpeng Li518e7b92018-02-28 14:03:31 +08004131 vcpu->arch.microcode_version = 0x100000000ULL;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004132 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004133 kvm_set_cr8(vcpu, 0);
4134
4135 if (!init_event) {
4136 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
4137 MSR_IA32_APICBASE_ENABLE;
4138 if (kvm_vcpu_is_reset_bsp(vcpu))
4139 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4140 apic_base_msr.host_initiated = true;
4141 kvm_set_apic_base(vcpu, &apic_base_msr);
4142 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004143
Avi Kivity2fb92db2011-04-27 19:42:18 +03004144 vmx_segment_cache_clear(vmx);
4145
Avi Kivity5706be02008-08-20 15:07:31 +03004146 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004147 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004148 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004149
4150 seg_setup(VCPU_SREG_DS);
4151 seg_setup(VCPU_SREG_ES);
4152 seg_setup(VCPU_SREG_FS);
4153 seg_setup(VCPU_SREG_GS);
4154 seg_setup(VCPU_SREG_SS);
4155
4156 vmcs_write16(GUEST_TR_SELECTOR, 0);
4157 vmcs_writel(GUEST_TR_BASE, 0);
4158 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4159 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4160
4161 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4162 vmcs_writel(GUEST_LDTR_BASE, 0);
4163 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4164 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4165
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004166 if (!init_event) {
4167 vmcs_write32(GUEST_SYSENTER_CS, 0);
4168 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4169 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4170 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4171 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004172
Wanpeng Lic37c2872017-11-20 14:52:21 -08004173 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
Jan Kiszka66450a22013-03-13 12:42:34 +01004174 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004175
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004176 vmcs_writel(GUEST_GDTR_BASE, 0);
4177 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4178
4179 vmcs_writel(GUEST_IDTR_BASE, 0);
4180 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4181
Anthony Liguori443381a2010-12-06 10:53:38 -06004182 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004183 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004184 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Wanpeng Lia554d202017-10-11 05:10:19 -07004185 if (kvm_mpx_supported())
4186 vmcs_write64(GUEST_BNDCFGS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004187
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004188 setup_msrs(vmx);
4189
Avi Kivity6aa8b732006-12-10 02:21:36 -08004190 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4191
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004192 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08004193 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004194 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08004195 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004196 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004197 vmcs_write32(TPR_THRESHOLD, 0);
4198 }
4199
Paolo Bonzinia73896c2014-11-02 07:54:30 +01004200 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004201
Sheng Yang2384d2b2008-01-17 15:14:33 +08004202 if (vmx->vpid != 0)
4203 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4204
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004205 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004206 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06004207 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004208 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02004209 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004210
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004211 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004212
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004213 vpid_sync_context(vmx->vpid);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004214 if (init_event)
4215 vmx_clear_hlt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004216}
4217
Jan Kiszkac9a79532014-03-07 20:03:15 +01004218static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004219{
Paolo Bonzini47c01522016-12-19 11:44:07 +01004220 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
4221 CPU_BASED_VIRTUAL_INTR_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004222}
4223
Jan Kiszkac9a79532014-03-07 20:03:15 +01004224static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004225{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004226 if (!enable_vnmi ||
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004227 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01004228 enable_irq_window(vcpu);
4229 return;
4230 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004231
Paolo Bonzini47c01522016-12-19 11:44:07 +01004232 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
4233 CPU_BASED_VIRTUAL_NMI_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004234}
4235
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004236static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004237{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004238 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004239 uint32_t intr;
4240 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004241
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004242 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004243
Avi Kivityfa89a812008-09-01 15:57:51 +03004244 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004245 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004246 int inc_eip = 0;
4247 if (vcpu->arch.interrupt.soft)
4248 inc_eip = vcpu->arch.event_exit_inst_len;
4249 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004250 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004251 return;
4252 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004253 intr = irq | INTR_INFO_VALID_MASK;
4254 if (vcpu->arch.interrupt.soft) {
4255 intr |= INTR_TYPE_SOFT_INTR;
4256 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4257 vmx->vcpu.arch.event_exit_inst_len);
4258 } else
4259 intr |= INTR_TYPE_EXT_INTR;
4260 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004261
4262 vmx_clear_hlt(vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004263}
4264
Sheng Yangf08864b2008-05-15 18:23:25 +08004265static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4266{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004267 struct vcpu_vmx *vmx = to_vmx(vcpu);
4268
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004269 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004270 /*
4271 * Tracking the NMI-blocked state in software is built upon
4272 * finding the next open IRQ window. This, in turn, depends on
4273 * well-behaving guests: They have to keep IRQs disabled at
4274 * least as long as the NMI handler runs. Otherwise we may
4275 * cause NMI nesting, maybe breaking the guest. But as this is
4276 * highly unlikely, we can live with the residual risk.
4277 */
4278 vmx->loaded_vmcs->soft_vnmi_blocked = 1;
4279 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4280 }
4281
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004282 ++vcpu->stat.nmi_injections;
4283 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004284
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004285 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004286 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004287 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004288 return;
4289 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08004290
Sheng Yangf08864b2008-05-15 18:23:25 +08004291 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4292 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004293
4294 vmx_clear_hlt(vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08004295}
4296
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004297bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004298{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004299 struct vcpu_vmx *vmx = to_vmx(vcpu);
4300 bool masked;
4301
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004302 if (!enable_vnmi)
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004303 return vmx->loaded_vmcs->soft_vnmi_blocked;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004304 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02004305 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004306 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
4307 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4308 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004309}
4310
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004311void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004312{
4313 struct vcpu_vmx *vmx = to_vmx(vcpu);
4314
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004315 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004316 if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
4317 vmx->loaded_vmcs->soft_vnmi_blocked = masked;
4318 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4319 }
4320 } else {
4321 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4322 if (masked)
4323 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4324 GUEST_INTR_STATE_NMI);
4325 else
4326 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4327 GUEST_INTR_STATE_NMI);
4328 }
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004329}
4330
Jan Kiszka2505dc92013-04-14 12:12:47 +02004331static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
4332{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004333 if (to_vmx(vcpu)->nested.nested_run_pending)
4334 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004335
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004336 if (!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004337 to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
4338 return 0;
4339
Jan Kiszka2505dc92013-04-14 12:12:47 +02004340 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4341 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4342 | GUEST_INTR_STATE_NMI));
4343}
4344
Gleb Natapov78646122009-03-23 12:12:11 +02004345static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4346{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004347 return (!to_vmx(vcpu)->nested.nested_run_pending &&
4348 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03004349 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4350 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004351}
4352
Izik Eiduscbc94022007-10-25 00:29:55 +02004353static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4354{
4355 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02004356
Sean Christophersonf7eaeb02018-03-05 12:04:36 -08004357 if (enable_unrestricted_guest)
4358 return 0;
4359
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004360 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
4361 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02004362 if (ret)
4363 return ret;
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004364 to_kvm_vmx(kvm)->tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004365 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02004366}
4367
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004368static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
4369{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004370 to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004371 return 0;
4372}
4373
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004374static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004375{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004376 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004377 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004378 /*
4379 * Update instruction length as we may reinject the exception
4380 * from user space while in guest debugging mode.
4381 */
4382 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4383 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004384 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004385 return false;
4386 /* fall through */
4387 case DB_VECTOR:
4388 if (vcpu->guest_debug &
4389 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4390 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004391 /* fall through */
4392 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004393 case OF_VECTOR:
4394 case BR_VECTOR:
4395 case UD_VECTOR:
4396 case DF_VECTOR:
4397 case SS_VECTOR:
4398 case GP_VECTOR:
4399 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004400 return true;
4401 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004402 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004403 return false;
4404}
4405
4406static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4407 int vec, u32 err_code)
4408{
4409 /*
4410 * Instruction with address size override prefix opcode 0x67
4411 * Cause the #SS fault with 0 error code in VM86 mode.
4412 */
4413 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
Sean Christopherson0ce97a22018-08-23 13:56:52 -07004414 if (kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE) {
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004415 if (vcpu->arch.halt_request) {
4416 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06004417 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004418 }
4419 return 1;
4420 }
4421 return 0;
4422 }
4423
4424 /*
4425 * Forward all other exceptions that are valid in real mode.
4426 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4427 * the required debugging infrastructure rework.
4428 */
4429 kvm_queue_exception(vcpu, vec);
4430 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004431}
4432
Andi Kleena0861c02009-06-08 17:37:09 +08004433/*
4434 * Trigger machine check on the host. We assume all the MSRs are already set up
4435 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4436 * We pass a fake environment to the machine check handler because we want
4437 * the guest to be always treated like user space, no matter what context
4438 * it used internally.
4439 */
4440static void kvm_machine_check(void)
4441{
4442#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4443 struct pt_regs regs = {
4444 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4445 .flags = X86_EFLAGS_IF,
4446 };
4447
4448 do_machine_check(&regs, 0);
4449#endif
4450}
4451
Avi Kivity851ba692009-08-24 11:10:17 +03004452static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004453{
Sean Christopherson95b5a482019-04-19 22:50:59 -07004454 /* handled by vmx_vcpu_run() */
Andi Kleena0861c02009-06-08 17:37:09 +08004455 return 1;
4456}
4457
Sean Christopherson95b5a482019-04-19 22:50:59 -07004458static int handle_exception_nmi(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004459{
Avi Kivity1155f762007-11-22 11:30:47 +02004460 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004461 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004462 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004463 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004464 u32 vect_info;
4465 enum emulation_result er;
4466
Avi Kivity1155f762007-11-22 11:30:47 +02004467 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004468 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004469
Paolo Bonzini2ea72032019-06-06 14:57:25 +02004470 if (is_machine_check(intr_info) || is_nmi(intr_info))
Sean Christopherson95b5a482019-04-19 22:50:59 -07004471 return 1; /* handled by handle_exception_nmi_irqoff() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004472
Wanpeng Li082d06e2018-04-03 16:28:48 -07004473 if (is_invalid_opcode(intr_info))
4474 return handle_ud(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004475
Avi Kivity6aa8b732006-12-10 02:21:36 -08004476 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004477 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004478 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004479
Liran Alon9e869482018-03-12 13:12:51 +02004480 if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
4481 WARN_ON_ONCE(!enable_vmware_backdoor);
Sean Christopherson0ce97a22018-08-23 13:56:52 -07004482 er = kvm_emulate_instruction(vcpu,
Liran Alon9e869482018-03-12 13:12:51 +02004483 EMULTYPE_VMWARE | EMULTYPE_NO_UD_ON_FAIL);
4484 if (er == EMULATE_USER_EXIT)
4485 return 0;
4486 else if (er != EMULATE_DONE)
4487 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
4488 return 1;
4489 }
4490
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004491 /*
4492 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4493 * MMIO, it is better to report an internal error.
4494 * See the comments in vmx_handle_exit.
4495 */
4496 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4497 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4498 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4499 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004500 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004501 vcpu->run->internal.data[0] = vect_info;
4502 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004503 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004504 return 0;
4505 }
4506
Avi Kivity6aa8b732006-12-10 02:21:36 -08004507 if (is_page_fault(intr_info)) {
4508 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07004509 /* EPT won't cause page fault directly */
4510 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
Paolo Bonzinid0006532017-08-11 18:36:43 +02004511 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004512 }
4513
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004514 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004515
4516 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4517 return handle_rmode_exception(vcpu, ex_no, error_code);
4518
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004519 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01004520 case AC_VECTOR:
4521 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
4522 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004523 case DB_VECTOR:
4524 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4525 if (!(vcpu->guest_debug &
4526 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Liran Alon1fc5d1942019-06-06 01:54:47 +03004527 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004528 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Linus Torvalds32d43cd2018-03-20 12:16:59 -07004529 if (is_icebp(intr_info))
Huw Daviesfd2a4452014-04-16 10:02:51 +01004530 skip_emulated_instruction(vcpu);
4531
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004532 kvm_queue_exception(vcpu, DB_VECTOR);
4533 return 1;
4534 }
4535 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4536 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4537 /* fall through */
4538 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004539 /*
4540 * Update instruction length as we may reinject #BP from
4541 * user space while in guest debugging mode. Reading it for
4542 * #DB as well causes no harm, it is not used in that case.
4543 */
4544 vmx->vcpu.arch.event_exit_inst_len =
4545 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004546 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004547 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004548 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4549 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004550 break;
4551 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004552 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4553 kvm_run->ex.exception = ex_no;
4554 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004555 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004556 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004557 return 0;
4558}
4559
Avi Kivity851ba692009-08-24 11:10:17 +03004560static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004561{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004562 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004563 return 1;
4564}
4565
Avi Kivity851ba692009-08-24 11:10:17 +03004566static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004567{
Avi Kivity851ba692009-08-24 11:10:17 +03004568 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07004569 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08004570 return 0;
4571}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004572
Avi Kivity851ba692009-08-24 11:10:17 +03004573static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004574{
He, Qingbfdaab02007-09-12 14:18:28 +08004575 unsigned long exit_qualification;
Sean Christophersondca7f122018-03-08 08:57:27 -08004576 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004577 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004578
He, Qingbfdaab02007-09-12 14:18:28 +08004579 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004580 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004581
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004582 ++vcpu->stat.io_exits;
4583
Sean Christopherson432baf62018-03-08 08:57:26 -08004584 if (string)
Sean Christopherson0ce97a22018-08-23 13:56:52 -07004585 return kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004586
4587 port = exit_qualification >> 16;
4588 size = (exit_qualification & 7) + 1;
Sean Christopherson432baf62018-03-08 08:57:26 -08004589 in = (exit_qualification & 8) != 0;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004590
Sean Christophersondca7f122018-03-08 08:57:27 -08004591 return kvm_fast_pio(vcpu, size, port, in);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004592}
4593
Ingo Molnar102d8322007-02-19 14:37:47 +02004594static void
4595vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4596{
4597 /*
4598 * Patch in the VMCALL instruction:
4599 */
4600 hypercall[0] = 0x0f;
4601 hypercall[1] = 0x01;
4602 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004603}
4604
Guo Chao0fa06072012-06-28 15:16:19 +08004605/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004606static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4607{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004608 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004609 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4610 unsigned long orig_val = val;
4611
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004612 /*
4613 * We get here when L2 changed cr0 in a way that did not change
4614 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004615 * but did change L0 shadowed bits. So we first calculate the
4616 * effective cr0 value that L1 would like to write into the
4617 * hardware. It consists of the L2-owned bits from the new
4618 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004619 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004620 val = (val & ~vmcs12->cr0_guest_host_mask) |
4621 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4622
David Matlack38991522016-11-29 18:14:08 -08004623 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004624 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004625
4626 if (kvm_set_cr0(vcpu, val))
4627 return 1;
4628 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004629 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004630 } else {
4631 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08004632 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004633 return 1;
David Matlack38991522016-11-29 18:14:08 -08004634
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004635 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004636 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004637}
4638
4639static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4640{
4641 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004642 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4643 unsigned long orig_val = val;
4644
4645 /* analogously to handle_set_cr0 */
4646 val = (val & ~vmcs12->cr4_guest_host_mask) |
4647 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
4648 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004649 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004650 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004651 return 0;
4652 } else
4653 return kvm_set_cr4(vcpu, val);
4654}
4655
Paolo Bonzini0367f202016-07-12 10:44:55 +02004656static int handle_desc(struct kvm_vcpu *vcpu)
4657{
4658 WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
Sean Christopherson0ce97a22018-08-23 13:56:52 -07004659 return kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004660}
4661
Avi Kivity851ba692009-08-24 11:10:17 +03004662static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004663{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004664 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004665 int cr;
4666 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004667 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08004668 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004669
He, Qingbfdaab02007-09-12 14:18:28 +08004670 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004671 cr = exit_qualification & 15;
4672 reg = (exit_qualification >> 8) & 15;
4673 switch ((exit_qualification >> 4) & 3) {
4674 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03004675 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004676 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004677 switch (cr) {
4678 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004679 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004680 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004681 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004682 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity23902182010-06-10 17:02:16 +03004683 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004684 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004685 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004686 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004687 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004688 case 8: {
4689 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03004690 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004691 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004692 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004693 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08004694 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004695 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08004696 return ret;
4697 /*
4698 * TODO: we might be squashing a
4699 * KVM_GUESTDBG_SINGLESTEP-triggered
4700 * KVM_EXIT_DEBUG here.
4701 */
Avi Kivity851ba692009-08-24 11:10:17 +03004702 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004703 return 0;
4704 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02004705 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004706 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004707 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004708 WARN_ONCE(1, "Guest should always own CR0.TS");
4709 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02004710 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08004711 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004712 case 1: /*mov from cr*/
4713 switch (cr) {
4714 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004715 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity9f8fe502010-12-05 17:30:00 +02004716 val = kvm_read_cr3(vcpu);
4717 kvm_register_write(vcpu, reg, val);
4718 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004719 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004720 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004721 val = kvm_get_cr8(vcpu);
4722 kvm_register_write(vcpu, reg, val);
4723 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004724 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004725 }
4726 break;
4727 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02004728 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004729 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02004730 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004731
Kyle Huey6affcbe2016-11-29 12:40:40 -08004732 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004733 default:
4734 break;
4735 }
Avi Kivity851ba692009-08-24 11:10:17 +03004736 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03004737 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08004738 (int)(exit_qualification >> 4) & 3, cr);
4739 return 0;
4740}
4741
Avi Kivity851ba692009-08-24 11:10:17 +03004742static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004743{
He, Qingbfdaab02007-09-12 14:18:28 +08004744 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004745 int dr, dr7, reg;
4746
4747 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4748 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
4749
4750 /* First, if DR does not exist, trigger UD */
4751 if (!kvm_require_dr(vcpu, dr))
4752 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004753
Jan Kiszkaf2483412010-01-20 18:20:20 +01004754 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03004755 if (!kvm_require_cpl(vcpu, 0))
4756 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004757 dr7 = vmcs_readl(GUEST_DR7);
4758 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004759 /*
4760 * As the vm-exit takes precedence over the debug trap, we
4761 * need to emulate the latter, either for the host or the
4762 * guest debugging itself.
4763 */
4764 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03004765 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004766 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02004767 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004768 vcpu->run->debug.arch.exception = DB_VECTOR;
4769 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004770 return 0;
4771 } else {
Liran Alon1fc5d1942019-06-06 01:54:47 +03004772 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004773 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004774 kvm_queue_exception(vcpu, DB_VECTOR);
4775 return 1;
4776 }
4777 }
4778
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004779 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01004780 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
4781 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004782
4783 /*
4784 * No more DR vmexits; force a reload of the debug registers
4785 * and reenter on this instruction. The next vmexit will
4786 * retrieve the full state of the debug registers.
4787 */
4788 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
4789 return 1;
4790 }
4791
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004792 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
4793 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03004794 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004795
4796 if (kvm_get_dr(vcpu, dr, &val))
4797 return 1;
4798 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03004799 } else
Nadav Amit57773922014-06-18 17:19:23 +03004800 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004801 return 1;
4802
Kyle Huey6affcbe2016-11-29 12:40:40 -08004803 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004804}
4805
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01004806static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
4807{
4808 return vcpu->arch.dr6;
4809}
4810
4811static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
4812{
4813}
4814
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004815static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
4816{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004817 get_debugreg(vcpu->arch.db[0], 0);
4818 get_debugreg(vcpu->arch.db[1], 1);
4819 get_debugreg(vcpu->arch.db[2], 2);
4820 get_debugreg(vcpu->arch.db[3], 3);
4821 get_debugreg(vcpu->arch.dr6, 6);
4822 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
4823
4824 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01004825 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004826}
4827
Gleb Natapov020df072010-04-13 10:05:23 +03004828static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
4829{
4830 vmcs_writel(GUEST_DR7, val);
4831}
4832
Avi Kivity851ba692009-08-24 11:10:17 +03004833static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004834{
Kyle Huey6a908b62016-11-29 12:40:37 -08004835 return kvm_emulate_cpuid(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004836}
4837
Avi Kivity851ba692009-08-24 11:10:17 +03004838static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004839{
Sean Christopherson2b3eaf82019-04-30 10:36:19 -07004840 u32 ecx = kvm_rcx_read(vcpu);
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004841 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004842
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004843 msr_info.index = ecx;
4844 msr_info.host_initiated = false;
4845 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02004846 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02004847 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004848 return 1;
4849 }
4850
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004851 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004852
Sean Christopherson2b3eaf82019-04-30 10:36:19 -07004853 kvm_rax_write(vcpu, msr_info.data & -1u);
4854 kvm_rdx_write(vcpu, (msr_info.data >> 32) & -1u);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004855 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004856}
4857
Avi Kivity851ba692009-08-24 11:10:17 +03004858static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004859{
Will Auld8fe8ab42012-11-29 12:42:12 -08004860 struct msr_data msr;
Sean Christopherson2b3eaf82019-04-30 10:36:19 -07004861 u32 ecx = kvm_rcx_read(vcpu);
4862 u64 data = kvm_read_edx_eax(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004863
Will Auld8fe8ab42012-11-29 12:42:12 -08004864 msr.data = data;
4865 msr.index = ecx;
4866 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03004867 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02004868 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02004869 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004870 return 1;
4871 }
4872
Avi Kivity59200272010-01-25 19:47:02 +02004873 trace_kvm_msr_write(ecx, data);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004874 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004875}
4876
Avi Kivity851ba692009-08-24 11:10:17 +03004877static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004878{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01004879 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004880 return 1;
4881}
4882
Avi Kivity851ba692009-08-24 11:10:17 +03004883static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004884{
Paolo Bonzini47c01522016-12-19 11:44:07 +01004885 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
4886 CPU_BASED_VIRTUAL_INTR_PENDING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004887
Avi Kivity3842d132010-07-27 12:30:24 +03004888 kvm_make_request(KVM_REQ_EVENT, vcpu);
4889
Jan Kiszkaa26bf122008-09-26 09:30:45 +02004890 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004891 return 1;
4892}
4893
Avi Kivity851ba692009-08-24 11:10:17 +03004894static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004895{
Avi Kivityd3bef152007-06-05 15:53:05 +03004896 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004897}
4898
Avi Kivity851ba692009-08-24 11:10:17 +03004899static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02004900{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03004901 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02004902}
4903
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004904static int handle_invd(struct kvm_vcpu *vcpu)
4905{
Sean Christopherson0ce97a22018-08-23 13:56:52 -07004906 return kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004907}
4908
Avi Kivity851ba692009-08-24 11:10:17 +03004909static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03004910{
Sheng Yangf9c617f2009-03-25 10:08:52 +08004911 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03004912
4913 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004914 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03004915}
4916
Avi Kivityfee84b02011-11-10 14:57:25 +02004917static int handle_rdpmc(struct kvm_vcpu *vcpu)
4918{
4919 int err;
4920
4921 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004922 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02004923}
4924
Avi Kivity851ba692009-08-24 11:10:17 +03004925static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02004926{
Kyle Huey6affcbe2016-11-29 12:40:40 -08004927 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02004928}
4929
Dexuan Cui2acf9232010-06-10 11:27:12 +08004930static int handle_xsetbv(struct kvm_vcpu *vcpu)
4931{
4932 u64 new_bv = kvm_read_edx_eax(vcpu);
Sean Christophersonde3cd112019-04-30 10:36:17 -07004933 u32 index = kvm_rcx_read(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08004934
4935 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08004936 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08004937 return 1;
4938}
4939
Wanpeng Lif53cd632014-12-02 19:14:58 +08004940static int handle_xsaves(struct kvm_vcpu *vcpu)
4941{
Kyle Huey6affcbe2016-11-29 12:40:40 -08004942 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08004943 WARN(1, "this should never happen\n");
4944 return 1;
4945}
4946
4947static int handle_xrstors(struct kvm_vcpu *vcpu)
4948{
Kyle Huey6affcbe2016-11-29 12:40:40 -08004949 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08004950 WARN(1, "this should never happen\n");
4951 return 1;
4952}
4953
Avi Kivity851ba692009-08-24 11:10:17 +03004954static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004955{
Kevin Tian58fbbf22011-08-30 13:56:17 +03004956 if (likely(fasteoi)) {
4957 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4958 int access_type, offset;
4959
4960 access_type = exit_qualification & APIC_ACCESS_TYPE;
4961 offset = exit_qualification & APIC_ACCESS_OFFSET;
4962 /*
4963 * Sane guest uses MOV to write EOI, with written value
4964 * not cared. So make a short-circuit here by avoiding
4965 * heavy instruction emulation.
4966 */
4967 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
4968 (offset == APIC_EOI)) {
4969 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004970 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03004971 }
4972 }
Sean Christopherson0ce97a22018-08-23 13:56:52 -07004973 return kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004974}
4975
Yang Zhangc7c9c562013-01-25 10:18:51 +08004976static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
4977{
4978 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4979 int vector = exit_qualification & 0xff;
4980
4981 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
4982 kvm_apic_set_eoi_accelerated(vcpu, vector);
4983 return 1;
4984}
4985
Yang Zhang83d4c282013-01-25 10:18:49 +08004986static int handle_apic_write(struct kvm_vcpu *vcpu)
4987{
4988 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4989 u32 offset = exit_qualification & 0xfff;
4990
4991 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
4992 kvm_apic_write_nodecode(vcpu, offset);
4993 return 1;
4994}
4995
Avi Kivity851ba692009-08-24 11:10:17 +03004996static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02004997{
Jan Kiszka60637aa2008-09-26 09:30:47 +02004998 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02004999 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005000 bool has_error_code = false;
5001 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005002 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005003 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005004
5005 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005006 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005007 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005008
5009 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5010
5011 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005012 if (reason == TASK_SWITCH_GATE && idt_v) {
5013 switch (type) {
5014 case INTR_TYPE_NMI_INTR:
5015 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005016 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005017 break;
5018 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005019 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005020 kvm_clear_interrupt_queue(vcpu);
5021 break;
5022 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005023 if (vmx->idt_vectoring_info &
5024 VECTORING_INFO_DELIVER_CODE_MASK) {
5025 has_error_code = true;
5026 error_code =
5027 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5028 }
5029 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005030 case INTR_TYPE_SOFT_EXCEPTION:
5031 kvm_clear_exception_queue(vcpu);
5032 break;
5033 default:
5034 break;
5035 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005036 }
Izik Eidus37817f22008-03-24 23:14:53 +02005037 tss_selector = exit_qualification;
5038
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005039 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5040 type != INTR_TYPE_EXT_INTR &&
5041 type != INTR_TYPE_NMI_INTR))
5042 skip_emulated_instruction(vcpu);
5043
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005044 if (kvm_task_switch(vcpu, tss_selector,
5045 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
5046 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03005047 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5048 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5049 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005050 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03005051 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005052
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005053 /*
5054 * TODO: What about debug traps on tss switch?
5055 * Are we supposed to inject them and update dr6?
5056 */
5057
5058 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02005059}
5060
Avi Kivity851ba692009-08-24 11:10:17 +03005061static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005062{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005063 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005064 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01005065 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005066
Sheng Yangf9c617f2009-03-25 10:08:52 +08005067 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005068
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005069 /*
5070 * EPT violation happened while executing iret from NMI,
5071 * "blocked by NMI" bit has to be set before next VM entry.
5072 * There are errata that may cause this bit to not be set:
5073 * AAK134, BY25.
5074 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005075 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005076 enable_vnmi &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005077 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005078 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5079
Sheng Yang14394422008-04-28 12:24:45 +08005080 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005081 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005082
Junaid Shahid27959a42016-12-06 16:46:10 -08005083 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005084 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08005085 ? PFERR_USER_MASK : 0;
5086 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005087 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08005088 ? PFERR_WRITE_MASK : 0;
5089 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005090 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08005091 ? PFERR_FETCH_MASK : 0;
5092 /* ept page table entry is present? */
5093 error_code |= (exit_qualification &
5094 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
5095 EPT_VIOLATION_EXECUTABLE))
5096 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005097
Paolo Bonzinieebed242016-11-28 14:39:58 +01005098 error_code |= (exit_qualification & 0x100) != 0 ?
5099 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005100
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005101 vcpu->arch.exit_qualification = exit_qualification;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005102 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005103}
5104
Avi Kivity851ba692009-08-24 11:10:17 +03005105static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005106{
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005107 gpa_t gpa;
5108
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005109 /*
5110 * A nested guest cannot optimize MMIO vmexits, because we have an
5111 * nGPA here instead of the required GPA.
5112 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005113 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005114 if (!is_guest_mode(vcpu) &&
5115 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08005116 trace_kvm_fast_mmio(gpa);
Vitaly Kuznetsovd391f122018-01-25 16:37:07 +01005117 /*
5118 * Doing kvm_skip_emulated_instruction() depends on undefined
5119 * behavior: Intel's manual doesn't mandate
5120 * VM_EXIT_INSTRUCTION_LEN to be set in VMCS when EPT MISCONFIG
5121 * occurs and while on real hardware it was observed to be set,
5122 * other hypervisors (namely Hyper-V) don't set it, we end up
5123 * advancing IP with some random value. Disable fast mmio when
5124 * running nested and keep it for real hardware in hope that
5125 * VM_EXIT_INSTRUCTION_LEN will always be set correctly.
5126 */
5127 if (!static_cpu_has(X86_FEATURE_HYPERVISOR))
5128 return kvm_skip_emulated_instruction(vcpu);
5129 else
Sean Christopherson0ce97a22018-08-23 13:56:52 -07005130 return kvm_emulate_instruction(vcpu, EMULTYPE_SKIP) ==
Sean Christophersonc4409902018-08-23 13:56:46 -07005131 EMULATE_DONE;
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005132 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005133
Sean Christophersonc75d0edc2018-03-29 14:48:31 -07005134 return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005135}
5136
Avi Kivity851ba692009-08-24 11:10:17 +03005137static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005138{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005139 WARN_ON_ONCE(!enable_vnmi);
Paolo Bonzini47c01522016-12-19 11:44:07 +01005140 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
5141 CPU_BASED_VIRTUAL_NMI_PENDING);
Sheng Yangf08864b2008-05-15 18:23:25 +08005142 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005143 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005144
5145 return 1;
5146}
5147
Mohammed Gamal80ced182009-09-01 12:48:18 +02005148static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005149{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005150 struct vcpu_vmx *vmx = to_vmx(vcpu);
5151 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005152 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02005153 u32 cpu_exec_ctrl;
5154 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005155 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005156
Sean Christopherson2bb8caf2018-03-12 10:56:13 -07005157 /*
5158 * We should never reach the point where we are emulating L2
5159 * due to invalid guest state as that means we incorrectly
5160 * allowed a nested VMEntry with an invalid vmcs12.
5161 */
5162 WARN_ON_ONCE(vmx->emulation_required && vmx->nested.nested_run_pending);
5163
Avi Kivity49e9d552010-09-19 14:34:08 +02005164 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5165 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005166
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005167 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005168 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005169 return handle_interrupt_window(&vmx->vcpu);
5170
Radim Krčmář72875d82017-04-26 22:32:19 +02005171 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005172 return 1;
5173
Sean Christopherson0ce97a22018-08-23 13:56:52 -07005174 err = kvm_emulate_instruction(vcpu, 0);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005175
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02005176 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02005177 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005178 ret = 0;
5179 goto out;
5180 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005181
Sean Christophersonadd5ff72018-03-23 09:34:00 -07005182 if (err != EMULATE_DONE)
5183 goto emulation_error;
5184
5185 if (vmx->emulation_required && !vmx->rmode.vm86_active &&
5186 vcpu->arch.exception.pending)
5187 goto emulation_error;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005188
Gleb Natapov8d76c492013-05-08 18:38:44 +03005189 if (vcpu->arch.halt_request) {
5190 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005191 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03005192 goto out;
5193 }
5194
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005195 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02005196 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005197 if (need_resched())
5198 schedule();
5199 }
5200
Mohammed Gamal80ced182009-09-01 12:48:18 +02005201out:
5202 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005203
Sean Christophersonadd5ff72018-03-23 09:34:00 -07005204emulation_error:
5205 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5206 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5207 vcpu->run->internal.ndata = 0;
5208 return 0;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005209}
5210
5211static void grow_ple_window(struct kvm_vcpu *vcpu)
5212{
5213 struct vcpu_vmx *vmx = to_vmx(vcpu);
5214 int old = vmx->ple_window;
5215
Babu Mogerc8e88712018-03-16 16:37:24 -04005216 vmx->ple_window = __grow_ple_window(old, ple_window,
5217 ple_window_grow,
5218 ple_window_max);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005219
5220 if (vmx->ple_window != old)
5221 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02005222
5223 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005224}
5225
5226static void shrink_ple_window(struct kvm_vcpu *vcpu)
5227{
5228 struct vcpu_vmx *vmx = to_vmx(vcpu);
5229 int old = vmx->ple_window;
5230
Babu Mogerc8e88712018-03-16 16:37:24 -04005231 vmx->ple_window = __shrink_ple_window(old, ple_window,
5232 ple_window_shrink,
5233 ple_window);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005234
5235 if (vmx->ple_window != old)
5236 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02005237
5238 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005239}
5240
5241/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08005242 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
5243 */
5244static void wakeup_handler(void)
5245{
5246 struct kvm_vcpu *vcpu;
5247 int cpu = smp_processor_id();
5248
5249 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5250 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
5251 blocked_vcpu_list) {
5252 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
5253
5254 if (pi_test_on(pi_desc) == 1)
5255 kvm_vcpu_kick(vcpu);
5256 }
5257 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5258}
5259
Peng Haoe01bca22018-04-07 05:47:32 +08005260static void vmx_enable_tdp(void)
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005261{
5262 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
5263 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
5264 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
5265 0ull, VMX_EPT_EXECUTABLE_MASK,
5266 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Tom Lendackyd0ec49d2017-07-17 16:10:27 -05005267 VMX_EPT_RWX_MASK, 0ull);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005268
5269 ept_set_mmio_spte_mask();
5270 kvm_enable_tdp();
5271}
5272
Avi Kivity6aa8b732006-12-10 02:21:36 -08005273/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005274 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5275 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5276 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005277static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005278{
Wanpeng Lib31c1142018-03-12 04:53:04 -07005279 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005280 grow_ple_window(vcpu);
5281
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08005282 /*
5283 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
5284 * VM-execution control is ignored if CPL > 0. OTOH, KVM
5285 * never set PAUSE_EXITING and just set PLE if supported,
5286 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
5287 */
5288 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005289 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005290}
5291
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005292static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08005293{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005294 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08005295}
5296
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005297static int handle_mwait(struct kvm_vcpu *vcpu)
5298{
5299 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
5300 return handle_nop(vcpu);
5301}
5302
Jim Mattson45ec3682017-08-23 16:32:04 -07005303static int handle_invalid_op(struct kvm_vcpu *vcpu)
5304{
5305 kvm_queue_exception(vcpu, UD_VECTOR);
5306 return 1;
5307}
5308
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005309static int handle_monitor_trap(struct kvm_vcpu *vcpu)
5310{
5311 return 1;
5312}
5313
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005314static int handle_monitor(struct kvm_vcpu *vcpu)
5315{
5316 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
5317 return handle_nop(vcpu);
5318}
5319
Junaid Shahideb4b2482018-06-27 14:59:14 -07005320static int handle_invpcid(struct kvm_vcpu *vcpu)
5321{
5322 u32 vmx_instruction_info;
5323 unsigned long type;
5324 bool pcid_enabled;
5325 gva_t gva;
5326 struct x86_exception e;
Junaid Shahidb94742c2018-06-27 14:59:20 -07005327 unsigned i;
5328 unsigned long roots_to_free = 0;
Junaid Shahideb4b2482018-06-27 14:59:14 -07005329 struct {
5330 u64 pcid;
5331 u64 gla;
5332 } operand;
5333
5334 if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
5335 kvm_queue_exception(vcpu, UD_VECTOR);
5336 return 1;
5337 }
5338
5339 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5340 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
5341
5342 if (type > 3) {
5343 kvm_inject_gp(vcpu, 0);
5344 return 1;
5345 }
5346
5347 /* According to the Intel instruction reference, the memory operand
5348 * is read even if it isn't needed (e.g., for type==all)
5349 */
5350 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyfdb28612019-06-06 00:19:16 +03005351 vmx_instruction_info, false,
5352 sizeof(operand), &gva))
Junaid Shahideb4b2482018-06-27 14:59:14 -07005353 return 1;
5354
5355 if (kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e)) {
5356 kvm_inject_page_fault(vcpu, &e);
5357 return 1;
5358 }
5359
5360 if (operand.pcid >> 12 != 0) {
5361 kvm_inject_gp(vcpu, 0);
5362 return 1;
5363 }
5364
5365 pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
5366
5367 switch (type) {
5368 case INVPCID_TYPE_INDIV_ADDR:
5369 if ((!pcid_enabled && (operand.pcid != 0)) ||
5370 is_noncanonical_address(operand.gla, vcpu)) {
5371 kvm_inject_gp(vcpu, 0);
5372 return 1;
5373 }
5374 kvm_mmu_invpcid_gva(vcpu, operand.gla, operand.pcid);
5375 return kvm_skip_emulated_instruction(vcpu);
5376
5377 case INVPCID_TYPE_SINGLE_CTXT:
5378 if (!pcid_enabled && (operand.pcid != 0)) {
5379 kvm_inject_gp(vcpu, 0);
5380 return 1;
5381 }
5382
5383 if (kvm_get_active_pcid(vcpu) == operand.pcid) {
5384 kvm_mmu_sync_roots(vcpu);
5385 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
5386 }
5387
Junaid Shahidb94742c2018-06-27 14:59:20 -07005388 for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
Vitaly Kuznetsov44dd3ff2018-10-08 21:28:05 +02005389 if (kvm_get_pcid(vcpu, vcpu->arch.mmu->prev_roots[i].cr3)
Junaid Shahidb94742c2018-06-27 14:59:20 -07005390 == operand.pcid)
5391 roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i);
Junaid Shahidade61e22018-06-27 14:59:15 -07005392
Vitaly Kuznetsov6a82cd12018-10-08 21:28:07 +02005393 kvm_mmu_free_roots(vcpu, vcpu->arch.mmu, roots_to_free);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005394 /*
Junaid Shahidb94742c2018-06-27 14:59:20 -07005395 * If neither the current cr3 nor any of the prev_roots use the
Junaid Shahidade61e22018-06-27 14:59:15 -07005396 * given PCID, then nothing needs to be done here because a
5397 * resync will happen anyway before switching to any other CR3.
Junaid Shahideb4b2482018-06-27 14:59:14 -07005398 */
5399
5400 return kvm_skip_emulated_instruction(vcpu);
5401
5402 case INVPCID_TYPE_ALL_NON_GLOBAL:
5403 /*
5404 * Currently, KVM doesn't mark global entries in the shadow
5405 * page tables, so a non-global flush just degenerates to a
5406 * global flush. If needed, we could optimize this later by
5407 * keeping track of global entries in shadow page tables.
5408 */
5409
5410 /* fall-through */
5411 case INVPCID_TYPE_ALL_INCL_GLOBAL:
5412 kvm_mmu_unload(vcpu);
5413 return kvm_skip_emulated_instruction(vcpu);
5414
5415 default:
5416 BUG(); /* We have already checked above that type <= 3 */
5417 }
5418}
5419
Kai Huang843e4332015-01-28 10:54:28 +08005420static int handle_pml_full(struct kvm_vcpu *vcpu)
5421{
5422 unsigned long exit_qualification;
5423
5424 trace_kvm_pml_full(vcpu->vcpu_id);
5425
5426 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5427
5428 /*
5429 * PML buffer FULL happened while executing iret from NMI,
5430 * "blocked by NMI" bit has to be set before next VM entry.
5431 */
5432 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005433 enable_vnmi &&
Kai Huang843e4332015-01-28 10:54:28 +08005434 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
5435 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5436 GUEST_INTR_STATE_NMI);
5437
5438 /*
5439 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
5440 * here.., and there's no userspace involvement needed for PML.
5441 */
5442 return 1;
5443}
5444
Yunhong Jiang64672c92016-06-13 14:19:59 -07005445static int handle_preemption_timer(struct kvm_vcpu *vcpu)
5446{
Sean Christophersond264ee02018-08-27 15:21:12 -07005447 if (!to_vmx(vcpu)->req_immediate_exit)
5448 kvm_lapic_expired_hv_timer(vcpu);
Yunhong Jiang64672c92016-06-13 14:19:59 -07005449 return 1;
5450}
5451
Sean Christophersone4027cf2018-12-03 13:53:12 -08005452/*
5453 * When nested=0, all VMX instruction VM Exits filter here. The handlers
5454 * are overwritten by nested_vmx_setup() when nested=1.
5455 */
5456static int handle_vmx_instruction(struct kvm_vcpu *vcpu)
5457{
5458 kvm_queue_exception(vcpu, UD_VECTOR);
5459 return 1;
5460}
5461
Sean Christopherson0b665d32018-08-14 09:33:34 -07005462static int handle_encls(struct kvm_vcpu *vcpu)
5463{
5464 /*
5465 * SGX virtualization is not yet supported. There is no software
5466 * enable bit for SGX, so we have to trap ENCLS and inject a #UD
5467 * to prevent the guest from executing ENCLS.
5468 */
5469 kvm_queue_exception(vcpu, UD_VECTOR);
5470 return 1;
5471}
5472
Nadav Har'El0140cae2011-05-25 23:06:28 +03005473/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005474 * The exit handlers return 1 if the exit was handled fully and guest execution
5475 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5476 * to be done to userspace and return 0.
5477 */
Sean Christophersone4027cf2018-12-03 13:53:12 -08005478static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Sean Christopherson95b5a482019-04-19 22:50:59 -07005479 [EXIT_REASON_EXCEPTION_NMI] = handle_exception_nmi,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005480 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005481 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005482 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005483 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005484 [EXIT_REASON_CR_ACCESS] = handle_cr,
5485 [EXIT_REASON_DR_ACCESS] = handle_dr,
5486 [EXIT_REASON_CPUID] = handle_cpuid,
5487 [EXIT_REASON_MSR_READ] = handle_rdmsr,
5488 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
5489 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
5490 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005491 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005492 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02005493 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02005494 [EXIT_REASON_VMCALL] = handle_vmcall,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005495 [EXIT_REASON_VMCLEAR] = handle_vmx_instruction,
5496 [EXIT_REASON_VMLAUNCH] = handle_vmx_instruction,
5497 [EXIT_REASON_VMPTRLD] = handle_vmx_instruction,
5498 [EXIT_REASON_VMPTRST] = handle_vmx_instruction,
5499 [EXIT_REASON_VMREAD] = handle_vmx_instruction,
5500 [EXIT_REASON_VMRESUME] = handle_vmx_instruction,
5501 [EXIT_REASON_VMWRITE] = handle_vmx_instruction,
5502 [EXIT_REASON_VMOFF] = handle_vmx_instruction,
5503 [EXIT_REASON_VMON] = handle_vmx_instruction,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005504 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5505 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08005506 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08005507 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02005508 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08005509 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005510 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005511 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Paolo Bonzini0367f202016-07-12 10:44:55 +02005512 [EXIT_REASON_GDTR_IDTR] = handle_desc,
5513 [EXIT_REASON_LDTR_TR] = handle_desc,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005514 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5515 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005516 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005517 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005518 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005519 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005520 [EXIT_REASON_INVEPT] = handle_vmx_instruction,
5521 [EXIT_REASON_INVVPID] = handle_vmx_instruction,
Jim Mattson45ec3682017-08-23 16:32:04 -07005522 [EXIT_REASON_RDRAND] = handle_invalid_op,
Jim Mattson75f4fc82017-08-23 16:32:03 -07005523 [EXIT_REASON_RDSEED] = handle_invalid_op,
Wanpeng Lif53cd632014-12-02 19:14:58 +08005524 [EXIT_REASON_XSAVES] = handle_xsaves,
5525 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08005526 [EXIT_REASON_PML_FULL] = handle_pml_full,
Junaid Shahideb4b2482018-06-27 14:59:14 -07005527 [EXIT_REASON_INVPCID] = handle_invpcid,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005528 [EXIT_REASON_VMFUNC] = handle_vmx_instruction,
Yunhong Jiang64672c92016-06-13 14:19:59 -07005529 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Sean Christopherson0b665d32018-08-14 09:33:34 -07005530 [EXIT_REASON_ENCLS] = handle_encls,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005531};
5532
5533static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005534 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005535
Avi Kivity586f9602010-11-18 13:09:54 +02005536static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
5537{
5538 *info1 = vmcs_readl(EXIT_QUALIFICATION);
5539 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
5540}
5541
Kai Huanga3eaa862015-11-04 13:46:05 +08005542static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08005543{
Kai Huanga3eaa862015-11-04 13:46:05 +08005544 if (vmx->pml_pg) {
5545 __free_page(vmx->pml_pg);
5546 vmx->pml_pg = NULL;
5547 }
Kai Huang843e4332015-01-28 10:54:28 +08005548}
5549
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005550static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08005551{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005552 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005553 u64 *pml_buf;
5554 u16 pml_idx;
5555
5556 pml_idx = vmcs_read16(GUEST_PML_INDEX);
5557
5558 /* Do nothing if PML buffer is empty */
5559 if (pml_idx == (PML_ENTITY_NUM - 1))
5560 return;
5561
5562 /* PML index always points to next available PML buffer entity */
5563 if (pml_idx >= PML_ENTITY_NUM)
5564 pml_idx = 0;
5565 else
5566 pml_idx++;
5567
5568 pml_buf = page_address(vmx->pml_pg);
5569 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
5570 u64 gpa;
5571
5572 gpa = pml_buf[pml_idx];
5573 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005574 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08005575 }
5576
5577 /* reset PML index */
5578 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5579}
5580
5581/*
5582 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
5583 * Called before reporting dirty_bitmap to userspace.
5584 */
5585static void kvm_flush_pml_buffers(struct kvm *kvm)
5586{
5587 int i;
5588 struct kvm_vcpu *vcpu;
5589 /*
5590 * We only need to kick vcpu out of guest mode here, as PML buffer
5591 * is flushed at beginning of all VMEXITs, and it's obvious that only
5592 * vcpus running in guest are possible to have unflushed GPAs in PML
5593 * buffer.
5594 */
5595 kvm_for_each_vcpu(i, vcpu, kvm)
5596 kvm_vcpu_kick(vcpu);
5597}
5598
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005599static void vmx_dump_sel(char *name, uint32_t sel)
5600{
5601 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05005602 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005603 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
5604 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
5605 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
5606}
5607
5608static void vmx_dump_dtsel(char *name, uint32_t limit)
5609{
5610 pr_err("%s limit=0x%08x, base=0x%016lx\n",
5611 name, vmcs_read32(limit),
5612 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
5613}
5614
Paolo Bonzini69090812019-04-15 15:16:17 +02005615void dump_vmcs(void)
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005616{
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005617 u32 vmentry_ctl, vmexit_ctl;
5618 u32 cpu_based_exec_ctrl, pin_based_exec_ctrl, secondary_exec_control;
5619 unsigned long cr4;
5620 u64 efer;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005621 int i, n;
5622
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005623 if (!dump_invalid_vmcs) {
5624 pr_warn_ratelimited("set kvm_intel.dump_invalid_vmcs=1 to dump internal KVM state.\n");
5625 return;
5626 }
5627
5628 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
5629 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
5630 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5631 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
5632 cr4 = vmcs_readl(GUEST_CR4);
5633 efer = vmcs_read64(GUEST_IA32_EFER);
5634 secondary_exec_control = 0;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005635 if (cpu_has_secondary_exec_ctrls())
5636 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5637
5638 pr_err("*** Guest State ***\n");
5639 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5640 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
5641 vmcs_readl(CR0_GUEST_HOST_MASK));
5642 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5643 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
5644 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
5645 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
5646 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
5647 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005648 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
5649 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
5650 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
5651 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005652 }
5653 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
5654 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
5655 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
5656 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
5657 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5658 vmcs_readl(GUEST_SYSENTER_ESP),
5659 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
5660 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
5661 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
5662 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
5663 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
5664 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
5665 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
5666 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
5667 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
5668 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
5669 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
5670 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
5671 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005672 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5673 efer, vmcs_read64(GUEST_IA32_PAT));
5674 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
5675 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005676 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005677 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005678 vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005679 pr_err("PerfGlobCtl = 0x%016llx\n",
5680 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005681 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005682 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005683 pr_err("Interruptibility = %08x ActivityState = %08x\n",
5684 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
5685 vmcs_read32(GUEST_ACTIVITY_STATE));
5686 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
5687 pr_err("InterruptStatus = %04x\n",
5688 vmcs_read16(GUEST_INTR_STATUS));
5689
5690 pr_err("*** Host State ***\n");
5691 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
5692 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
5693 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
5694 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
5695 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
5696 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
5697 vmcs_read16(HOST_TR_SELECTOR));
5698 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
5699 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
5700 vmcs_readl(HOST_TR_BASE));
5701 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
5702 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
5703 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
5704 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
5705 vmcs_readl(HOST_CR4));
5706 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5707 vmcs_readl(HOST_IA32_SYSENTER_ESP),
5708 vmcs_read32(HOST_IA32_SYSENTER_CS),
5709 vmcs_readl(HOST_IA32_SYSENTER_EIP));
5710 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005711 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5712 vmcs_read64(HOST_IA32_EFER),
5713 vmcs_read64(HOST_IA32_PAT));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005714 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005715 vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005716 pr_err("PerfGlobCtl = 0x%016llx\n",
5717 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005718
5719 pr_err("*** Control State ***\n");
5720 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
5721 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
5722 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
5723 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
5724 vmcs_read32(EXCEPTION_BITMAP),
5725 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
5726 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
5727 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
5728 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
5729 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
5730 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
5731 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
5732 vmcs_read32(VM_EXIT_INTR_INFO),
5733 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
5734 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
5735 pr_err(" reason=%08x qualification=%016lx\n",
5736 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
5737 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
5738 vmcs_read32(IDT_VECTORING_INFO_FIELD),
5739 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005740 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08005741 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005742 pr_err("TSC Multiplier = 0x%016llx\n",
5743 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005744 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW) {
5745 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
5746 u16 status = vmcs_read16(GUEST_INTR_STATUS);
5747 pr_err("SVI|RVI = %02x|%02x ", status >> 8, status & 0xff);
5748 }
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005749 pr_cont("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005750 if (secondary_exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
5751 pr_err("APIC-access addr = 0x%016llx ", vmcs_read64(APIC_ACCESS_ADDR));
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005752 pr_cont("virt-APIC addr = 0x%016llx\n", vmcs_read64(VIRTUAL_APIC_PAGE_ADDR));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005753 }
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005754 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
5755 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
5756 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005757 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005758 n = vmcs_read32(CR3_TARGET_COUNT);
5759 for (i = 0; i + 1 < n; i += 4)
5760 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
5761 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
5762 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
5763 if (i < n)
5764 pr_err("CR3 target%u=%016lx\n",
5765 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
5766 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
5767 pr_err("PLE Gap=%08x Window=%08x\n",
5768 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
5769 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
5770 pr_err("Virtual processor ID = 0x%04x\n",
5771 vmcs_read16(VIRTUAL_PROCESSOR_ID));
5772}
5773
Avi Kivity6aa8b732006-12-10 02:21:36 -08005774/*
5775 * The guest has exited. See if we can fix it or if we need userspace
5776 * assistance.
5777 */
Avi Kivity851ba692009-08-24 11:10:17 +03005778static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005779{
Avi Kivity29bd8a72007-09-10 17:27:03 +03005780 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005781 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02005782 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005783
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01005784 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
5785
Kai Huang843e4332015-01-28 10:54:28 +08005786 /*
5787 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
5788 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
5789 * querying dirty_bitmap, we only need to kick all vcpus out of guest
5790 * mode as if vcpus is in root mode, the PML buffer must has been
5791 * flushed already.
5792 */
5793 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005794 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005795
Mohammed Gamal80ced182009-09-01 12:48:18 +02005796 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02005797 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02005798 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005799
Paolo Bonzini7313c692017-07-27 10:31:25 +02005800 if (is_guest_mode(vcpu) && nested_vmx_exit_reflected(vcpu, exit_reason))
5801 return nested_vmx_reflect_vmexit(vcpu, exit_reason);
Nadav Har'El644d7112011-05-25 23:12:35 +03005802
Mohammed Gamal51207022010-05-31 22:40:54 +03005803 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005804 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03005805 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5806 vcpu->run->fail_entry.hardware_entry_failure_reason
5807 = exit_reason;
5808 return 0;
5809 }
5810
Avi Kivity29bd8a72007-09-10 17:27:03 +03005811 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03005812 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5813 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03005814 = vmcs_read32(VM_INSTRUCTION_ERROR);
5815 return 0;
5816 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005817
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005818 /*
5819 * Note:
5820 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
5821 * delivery event since it indicates guest is accessing MMIO.
5822 * The vm-exit can be triggered again after return to guest that
5823 * will cause infinite loop.
5824 */
Mike Dayd77c26f2007-10-08 09:02:08 -04005825 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08005826 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02005827 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00005828 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005829 exit_reason != EXIT_REASON_TASK_SWITCH)) {
5830 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5831 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005832 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005833 vcpu->run->internal.data[0] = vectoring_info;
5834 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005835 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
5836 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
5837 vcpu->run->internal.ndata++;
5838 vcpu->run->internal.data[3] =
5839 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5840 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005841 return 0;
5842 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005843
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005844 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01005845 vmx->loaded_vmcs->soft_vnmi_blocked)) {
5846 if (vmx_interrupt_allowed(vcpu)) {
5847 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5848 } else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
5849 vcpu->arch.nmi_pending) {
5850 /*
5851 * This CPU don't support us in finding the end of an
5852 * NMI-blocked window if the guest runs with IRQs
5853 * disabled. So we pull the trigger after 1 s of
5854 * futile waiting, but inform the user about this.
5855 */
5856 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
5857 "state on VCPU %d after 1 s timeout\n",
5858 __func__, vcpu->vcpu_id);
5859 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5860 }
5861 }
5862
Avi Kivity6aa8b732006-12-10 02:21:36 -08005863 if (exit_reason < kvm_vmx_max_exit_handlers
5864 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03005865 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005866 else {
Radim Krčmář6c6c5e02017-01-13 18:59:04 +01005867 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
5868 exit_reason);
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03005869 kvm_queue_exception(vcpu, UD_VECTOR);
5870 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005871 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005872}
5873
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005874/*
5875 * Software based L1D cache flush which is used when microcode providing
5876 * the cache control MSR is not loaded.
5877 *
5878 * The L1D cache is 32 KiB on Nehalem and later microarchitectures, but to
5879 * flush it is required to read in 64 KiB because the replacement algorithm
5880 * is not exactly LRU. This could be sized at runtime via topology
5881 * information but as all relevant affected CPUs have 32KiB L1D cache size
5882 * there is no point in doing so.
5883 */
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005884static void vmx_l1d_flush(struct kvm_vcpu *vcpu)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005885{
5886 int size = PAGE_SIZE << L1D_CACHE_ORDER;
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005887
5888 /*
Thomas Gleixner2f055942018-07-13 16:23:17 +02005889 * This code is only executed when the the flush mode is 'cond' or
5890 * 'always'
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005891 */
Nicolai Stange427362a2018-07-21 22:25:00 +02005892 if (static_branch_likely(&vmx_l1d_flush_cond)) {
Nicolai Stange45b575c2018-07-27 13:22:16 +02005893 bool flush_l1d;
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02005894
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005895 /*
Nicolai Stange45b575c2018-07-27 13:22:16 +02005896 * Clear the per-vcpu flush bit, it gets set again
5897 * either from vcpu_run() or from one of the unsafe
5898 * VMEXIT handlers.
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005899 */
Nicolai Stange45b575c2018-07-27 13:22:16 +02005900 flush_l1d = vcpu->arch.l1tf_flush_l1d;
Thomas Gleixner4c6523e2018-07-13 16:23:20 +02005901 vcpu->arch.l1tf_flush_l1d = false;
Nicolai Stange45b575c2018-07-27 13:22:16 +02005902
5903 /*
5904 * Clear the per-cpu flush bit, it gets set again from
5905 * the interrupt handlers.
5906 */
5907 flush_l1d |= kvm_get_cpu_l1tf_flush_l1d();
5908 kvm_clear_cpu_l1tf_flush_l1d();
5909
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02005910 if (!flush_l1d)
5911 return;
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005912 }
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005913
5914 vcpu->stat.l1d_flush++;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005915
Paolo Bonzini3fa045b2018-07-02 13:03:48 +02005916 if (static_cpu_has(X86_FEATURE_FLUSH_L1D)) {
5917 wrmsrl(MSR_IA32_FLUSH_CMD, L1D_FLUSH);
5918 return;
5919 }
5920
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005921 asm volatile(
5922 /* First ensure the pages are in the TLB */
5923 "xorl %%eax, %%eax\n"
5924 ".Lpopulate_tlb:\n\t"
Nicolai Stange288d1522018-07-18 19:07:38 +02005925 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005926 "addl $4096, %%eax\n\t"
5927 "cmpl %%eax, %[size]\n\t"
5928 "jne .Lpopulate_tlb\n\t"
5929 "xorl %%eax, %%eax\n\t"
5930 "cpuid\n\t"
5931 /* Now fill the cache */
5932 "xorl %%eax, %%eax\n"
5933 ".Lfill_cache:\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02005934 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005935 "addl $64, %%eax\n\t"
5936 "cmpl %%eax, %[size]\n\t"
5937 "jne .Lfill_cache\n\t"
5938 "lfence\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02005939 :: [flush_pages] "r" (vmx_l1d_flush_pages),
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005940 [size] "r" (size)
5941 : "eax", "ebx", "ecx", "edx");
5942}
5943
Gleb Natapov95ba8273132009-04-21 17:45:08 +03005944static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005945{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08005946 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5947
5948 if (is_guest_mode(vcpu) &&
5949 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
5950 return;
5951
Gleb Natapov95ba8273132009-04-21 17:45:08 +03005952 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005953 vmcs_write32(TPR_THRESHOLD, 0);
5954 return;
5955 }
5956
Gleb Natapov95ba8273132009-04-21 17:45:08 +03005957 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005958}
5959
Sean Christopherson97b7ead2018-12-03 13:53:16 -08005960void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
Yang Zhang8d146952013-01-25 10:18:50 +08005961{
5962 u32 sec_exec_control;
5963
Jim Mattson8d860bb2018-05-09 16:56:05 -04005964 if (!lapic_in_kernel(vcpu))
5965 return;
5966
Sean Christophersonfd6b6d92018-10-01 14:25:34 -07005967 if (!flexpriority_enabled &&
5968 !cpu_has_vmx_virtualize_x2apic_mode())
5969 return;
5970
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02005971 /* Postpone execution until vmcs01 is the current VMCS. */
5972 if (is_guest_mode(vcpu)) {
Jim Mattson8d860bb2018-05-09 16:56:05 -04005973 to_vmx(vcpu)->nested.change_vmcs01_virtual_apic_mode = true;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02005974 return;
5975 }
5976
Yang Zhang8d146952013-01-25 10:18:50 +08005977 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
Jim Mattson8d860bb2018-05-09 16:56:05 -04005978 sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
5979 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
Yang Zhang8d146952013-01-25 10:18:50 +08005980
Jim Mattson8d860bb2018-05-09 16:56:05 -04005981 switch (kvm_get_apic_mode(vcpu)) {
5982 case LAPIC_MODE_INVALID:
5983 WARN_ONCE(true, "Invalid local APIC state");
5984 case LAPIC_MODE_DISABLED:
5985 break;
5986 case LAPIC_MODE_XAPIC:
5987 if (flexpriority_enabled) {
5988 sec_exec_control |=
5989 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
5990 vmx_flush_tlb(vcpu, true);
5991 }
5992 break;
5993 case LAPIC_MODE_X2APIC:
5994 if (cpu_has_vmx_virtualize_x2apic_mode())
5995 sec_exec_control |=
5996 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
5997 break;
Yang Zhang8d146952013-01-25 10:18:50 +08005998 }
5999 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
6000
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006001 vmx_update_msr_bitmap(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006002}
6003
Tang Chen38b99172014-09-24 15:57:54 +08006004static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
6005{
Jim Mattsonab5df312018-05-09 17:02:03 -04006006 if (!is_guest_mode(vcpu)) {
Tang Chen38b99172014-09-24 15:57:54 +08006007 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Junaid Shahida468f2d2018-04-26 13:09:50 -07006008 vmx_flush_tlb(vcpu, true);
Jim Mattsonfb6c8192017-03-16 13:53:59 -07006009 }
Tang Chen38b99172014-09-24 15:57:54 +08006010}
6011
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006012static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006013{
6014 u16 status;
6015 u8 old;
6016
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006017 if (max_isr == -1)
6018 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006019
6020 status = vmcs_read16(GUEST_INTR_STATUS);
6021 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006022 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08006023 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006024 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006025 vmcs_write16(GUEST_INTR_STATUS, status);
6026 }
6027}
6028
6029static void vmx_set_rvi(int vector)
6030{
6031 u16 status;
6032 u8 old;
6033
Wei Wang4114c272014-11-05 10:53:43 +08006034 if (vector == -1)
6035 vector = 0;
6036
Yang Zhangc7c9c562013-01-25 10:18:51 +08006037 status = vmcs_read16(GUEST_INTR_STATUS);
6038 old = (u8)status & 0xff;
6039 if ((u8)vector != old) {
6040 status &= ~0xff;
6041 status |= (u8)vector;
6042 vmcs_write16(GUEST_INTR_STATUS, status);
6043 }
6044}
6045
6046static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
6047{
Liran Alon851c1a182017-12-24 18:12:56 +02006048 /*
6049 * When running L2, updating RVI is only relevant when
6050 * vmcs12 virtual-interrupt-delivery enabled.
6051 * However, it can be enabled only when L1 also
6052 * intercepts external-interrupts and in that case
6053 * we should not update vmcs02 RVI but instead intercept
6054 * interrupt. Therefore, do nothing when running L2.
6055 */
6056 if (!is_guest_mode(vcpu))
Wanpeng Li963fee12014-07-17 19:03:00 +08006057 vmx_set_rvi(max_irr);
Yang Zhangc7c9c562013-01-25 10:18:51 +08006058}
6059
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006060static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006061{
6062 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006063 int max_irr;
Liran Alonf27a85c2017-12-24 18:12:55 +02006064 bool max_irr_updated;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006065
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006066 WARN_ON(!vcpu->arch.apicv_active);
6067 if (pi_test_on(&vmx->pi_desc)) {
6068 pi_clear_on(&vmx->pi_desc);
6069 /*
6070 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
6071 * But on x86 this is just a compiler barrier anyway.
6072 */
6073 smp_mb__after_atomic();
Liran Alonf27a85c2017-12-24 18:12:55 +02006074 max_irr_updated =
6075 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
6076
6077 /*
6078 * If we are running L2 and L1 has a new pending interrupt
6079 * which can be injected, we should re-evaluate
6080 * what should be done with this new L1 interrupt.
Liran Alon851c1a182017-12-24 18:12:56 +02006081 * If L1 intercepts external-interrupts, we should
6082 * exit from L2 to L1. Otherwise, interrupt should be
6083 * delivered directly to L2.
Liran Alonf27a85c2017-12-24 18:12:55 +02006084 */
Liran Alon851c1a182017-12-24 18:12:56 +02006085 if (is_guest_mode(vcpu) && max_irr_updated) {
6086 if (nested_exit_on_intr(vcpu))
6087 kvm_vcpu_exiting_guest_mode(vcpu);
6088 else
6089 kvm_make_request(KVM_REQ_EVENT, vcpu);
6090 }
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006091 } else {
6092 max_irr = kvm_lapic_find_highest_irr(vcpu);
6093 }
6094 vmx_hwapic_irr_update(vcpu, max_irr);
6095 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006096}
6097
Andrey Smetanin63086302015-11-10 15:36:32 +03006098static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006099{
Andrey Smetanind62caab2015-11-10 15:36:33 +03006100 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08006101 return;
6102
Yang Zhangc7c9c562013-01-25 10:18:51 +08006103 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
6104 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
6105 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
6106 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6107}
6108
Paolo Bonzini967235d2016-12-19 14:03:45 +01006109static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
6110{
6111 struct vcpu_vmx *vmx = to_vmx(vcpu);
6112
6113 pi_clear_on(&vmx->pi_desc);
6114 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
6115}
6116
Sean Christopherson95b5a482019-04-19 22:50:59 -07006117static void handle_exception_nmi_irqoff(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006118{
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006119 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Andi Kleena0861c02009-06-08 17:37:09 +08006120
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006121 /* if exit due to PF check for async PF */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006122 if (is_page_fault(vmx->exit_intr_info))
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006123 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
6124
Andi Kleena0861c02009-06-08 17:37:09 +08006125 /* Handle machine checks before interrupts are enabled */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006126 if (is_machine_check(vmx->exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08006127 kvm_machine_check();
6128
Gleb Natapov20f65982009-05-11 13:35:55 +03006129 /* We need to handle NMIs before interrupts are enabled */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006130 if (is_nmi(vmx->exit_intr_info)) {
Andi Kleendd60d212017-07-25 17:20:32 -07006131 kvm_before_interrupt(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006132 asm("int $2");
Andi Kleendd60d212017-07-25 17:20:32 -07006133 kvm_after_interrupt(&vmx->vcpu);
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006134 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006135}
Gleb Natapov20f65982009-05-11 13:35:55 +03006136
Sean Christopherson95b5a482019-04-19 22:50:59 -07006137static void handle_external_interrupt_irqoff(struct kvm_vcpu *vcpu)
Yang Zhanga547c6d2013-04-11 19:25:10 +08006138{
Sean Christopherson49def502019-04-19 22:50:56 -07006139 unsigned int vector;
6140 unsigned long entry;
6141#ifdef CONFIG_X86_64
6142 unsigned long tmp;
6143#endif
6144 gate_desc *desc;
6145 u32 intr_info;
Yang Zhanga547c6d2013-04-11 19:25:10 +08006146
Sean Christopherson49def502019-04-19 22:50:56 -07006147 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6148 if (WARN_ONCE(!is_external_intr(intr_info),
6149 "KVM: unexpected VM-Exit interrupt info: 0x%x", intr_info))
6150 return;
6151
6152 vector = intr_info & INTR_INFO_VECTOR_MASK;
Sean Christopherson23420802019-04-19 22:50:57 -07006153 desc = (gate_desc *)host_idt_base + vector;
Sean Christopherson49def502019-04-19 22:50:56 -07006154 entry = gate_offset(desc);
6155
Sean Christopherson165072b2019-04-19 22:50:58 -07006156 kvm_before_interrupt(vcpu);
6157
Sean Christopherson49def502019-04-19 22:50:56 -07006158 asm volatile(
Yang Zhanga547c6d2013-04-11 19:25:10 +08006159#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006160 "mov %%" _ASM_SP ", %[sp]\n\t"
6161 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
6162 "push $%c[ss]\n\t"
6163 "push %[sp]\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08006164#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006165 "pushf\n\t"
6166 __ASM_SIZE(push) " $%c[cs]\n\t"
6167 CALL_NOSPEC
6168 :
Yang Zhanga547c6d2013-04-11 19:25:10 +08006169#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006170 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08006171#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006172 ASM_CALL_CONSTRAINT
6173 :
6174 THUNK_TARGET(entry),
6175 [ss]"i"(__KERNEL_DS),
6176 [cs]"i"(__KERNEL_CS)
6177 );
Sean Christopherson165072b2019-04-19 22:50:58 -07006178
6179 kvm_after_interrupt(vcpu);
Yang Zhanga547c6d2013-04-11 19:25:10 +08006180}
Sean Christopherson95b5a482019-04-19 22:50:59 -07006181STACK_FRAME_NON_STANDARD(handle_external_interrupt_irqoff);
6182
6183static void vmx_handle_exit_irqoff(struct kvm_vcpu *vcpu)
6184{
6185 struct vcpu_vmx *vmx = to_vmx(vcpu);
6186
6187 if (vmx->exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
6188 handle_external_interrupt_irqoff(vcpu);
6189 else if (vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI)
6190 handle_exception_nmi_irqoff(vmx);
6191}
Yang Zhanga547c6d2013-04-11 19:25:10 +08006192
Tom Lendackybc226f02018-05-10 22:06:39 +02006193static bool vmx_has_emulated_msr(int index)
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006194{
Tom Lendackybc226f02018-05-10 22:06:39 +02006195 switch (index) {
6196 case MSR_IA32_SMBASE:
6197 /*
6198 * We cannot do SMM unless we can run the guest in big
6199 * real mode.
6200 */
6201 return enable_unrestricted_guest || emulate_invalid_guest_state;
6202 case MSR_AMD64_VIRT_SPEC_CTRL:
6203 /* This is AMD only. */
6204 return false;
6205 default:
6206 return true;
6207 }
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006208}
6209
Chao Peng86f52012018-10-24 16:05:11 +08006210static bool vmx_pt_supported(void)
6211{
6212 return pt_mode == PT_MODE_HOST_GUEST;
6213}
6214
Avi Kivity51aa01d2010-07-20 14:31:20 +03006215static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6216{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006217 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006218 bool unblock_nmi;
6219 u8 vector;
6220 bool idtv_info_valid;
6221
6222 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006223
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006224 if (enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006225 if (vmx->loaded_vmcs->nmi_known_unmasked)
6226 return;
6227 /*
6228 * Can't use vmx->exit_intr_info since we're not sure what
6229 * the exit reason is.
6230 */
6231 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6232 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6233 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6234 /*
6235 * SDM 3: 27.7.1.2 (September 2008)
6236 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6237 * a guest IRET fault.
6238 * SDM 3: 23.2.2 (September 2008)
6239 * Bit 12 is undefined in any of the following cases:
6240 * If the VM exit sets the valid bit in the IDT-vectoring
6241 * information field.
6242 * If the VM exit is due to a double fault.
6243 */
6244 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6245 vector != DF_VECTOR && !idtv_info_valid)
6246 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6247 GUEST_INTR_STATE_NMI);
6248 else
6249 vmx->loaded_vmcs->nmi_known_unmasked =
6250 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6251 & GUEST_INTR_STATE_NMI);
6252 } else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
6253 vmx->loaded_vmcs->vnmi_blocked_time +=
6254 ktime_to_ns(ktime_sub(ktime_get(),
6255 vmx->loaded_vmcs->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006256}
6257
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006258static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03006259 u32 idt_vectoring_info,
6260 int instr_len_field,
6261 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006262{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006263 u8 vector;
6264 int type;
6265 bool idtv_info_valid;
6266
6267 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006268
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006269 vcpu->arch.nmi_injected = false;
6270 kvm_clear_exception_queue(vcpu);
6271 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006272
6273 if (!idtv_info_valid)
6274 return;
6275
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006276 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03006277
Avi Kivity668f6122008-07-02 09:28:55 +03006278 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6279 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006280
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006281 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006282 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006283 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006284 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006285 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006286 * Clear bit "block by NMI" before VM entry if a NMI
6287 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006288 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006289 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006290 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006291 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006292 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006293 /* fall through */
6294 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006295 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006296 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03006297 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006298 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03006299 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006300 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006301 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006302 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006303 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03006304 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006305 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006306 break;
6307 default:
6308 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006309 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006310}
6311
Avi Kivity83422e12010-07-20 14:43:23 +03006312static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6313{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006314 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03006315 VM_EXIT_INSTRUCTION_LEN,
6316 IDT_VECTORING_ERROR_CODE);
6317}
6318
Avi Kivityb463a6f2010-07-20 15:06:17 +03006319static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6320{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006321 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03006322 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6323 VM_ENTRY_INSTRUCTION_LEN,
6324 VM_ENTRY_EXCEPTION_ERROR_CODE);
6325
6326 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6327}
6328
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006329static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6330{
6331 int i, nr_msrs;
6332 struct perf_guest_switch_msr *msrs;
6333
6334 msrs = perf_guest_get_msrs(&nr_msrs);
6335
6336 if (!msrs)
6337 return;
6338
6339 for (i = 0; i < nr_msrs; i++)
6340 if (msrs[i].host == msrs[i].guest)
6341 clear_atomic_switch_msr(vmx, msrs[i].msr);
6342 else
6343 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04006344 msrs[i].host, false);
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006345}
6346
Sean Christophersonf459a702018-08-27 15:21:11 -07006347static void vmx_arm_hv_timer(struct vcpu_vmx *vmx, u32 val)
6348{
6349 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, val);
6350 if (!vmx->loaded_vmcs->hv_timer_armed)
6351 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
6352 PIN_BASED_VMX_PREEMPTION_TIMER);
6353 vmx->loaded_vmcs->hv_timer_armed = true;
6354}
6355
6356static void vmx_update_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07006357{
6358 struct vcpu_vmx *vmx = to_vmx(vcpu);
6359 u64 tscl;
6360 u32 delta_tsc;
6361
Sean Christophersond264ee02018-08-27 15:21:12 -07006362 if (vmx->req_immediate_exit) {
6363 vmx_arm_hv_timer(vmx, 0);
6364 return;
6365 }
6366
Sean Christophersonf459a702018-08-27 15:21:11 -07006367 if (vmx->hv_deadline_tsc != -1) {
6368 tscl = rdtsc();
6369 if (vmx->hv_deadline_tsc > tscl)
6370 /* set_hv_timer ensures the delta fits in 32-bits */
6371 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
6372 cpu_preemption_timer_multi);
6373 else
6374 delta_tsc = 0;
6375
6376 vmx_arm_hv_timer(vmx, delta_tsc);
Yunhong Jiang64672c92016-06-13 14:19:59 -07006377 return;
Sean Christophersonf459a702018-08-27 15:21:11 -07006378 }
Yunhong Jiang64672c92016-06-13 14:19:59 -07006379
Sean Christophersonf459a702018-08-27 15:21:11 -07006380 if (vmx->loaded_vmcs->hv_timer_armed)
6381 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
6382 PIN_BASED_VMX_PREEMPTION_TIMER);
6383 vmx->loaded_vmcs->hv_timer_armed = false;
Yunhong Jiang64672c92016-06-13 14:19:59 -07006384}
6385
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006386void vmx_update_host_rsp(struct vcpu_vmx *vmx, unsigned long host_rsp)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006387{
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006388 if (unlikely(host_rsp != vmx->loaded_vmcs->host_state.rsp)) {
6389 vmx->loaded_vmcs->host_state.rsp = host_rsp;
6390 vmcs_writel(HOST_RSP, host_rsp);
6391 }
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006392}
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006393
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006394bool __vmx_vcpu_run(struct vcpu_vmx *vmx, unsigned long *regs, bool launched);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006395
6396static void vmx_vcpu_run(struct kvm_vcpu *vcpu)
6397{
6398 struct vcpu_vmx *vmx = to_vmx(vcpu);
6399 unsigned long cr3, cr4;
6400
6401 /* Record the guest's net vcpu time for enforced NMI injections. */
6402 if (unlikely(!enable_vnmi &&
6403 vmx->loaded_vmcs->soft_vnmi_blocked))
6404 vmx->loaded_vmcs->entry_time = ktime_get();
6405
6406 /* Don't enter VMX if guest state is invalid, let the exit handler
6407 start emulation until we arrive back to a valid state */
6408 if (vmx->emulation_required)
6409 return;
6410
6411 if (vmx->ple_window_dirty) {
6412 vmx->ple_window_dirty = false;
6413 vmcs_write32(PLE_WINDOW, vmx->ple_window);
6414 }
6415
Sean Christopherson3731905ef2019-05-07 08:36:27 -07006416 if (vmx->nested.need_vmcs12_to_shadow_sync)
6417 nested_sync_vmcs12_to_shadow(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006418
6419 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
6420 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
6421 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
6422 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6423
6424 cr3 = __get_current_cr3_fast();
6425 if (unlikely(cr3 != vmx->loaded_vmcs->host_state.cr3)) {
6426 vmcs_writel(HOST_CR3, cr3);
6427 vmx->loaded_vmcs->host_state.cr3 = cr3;
6428 }
6429
6430 cr4 = cr4_read_shadow();
6431 if (unlikely(cr4 != vmx->loaded_vmcs->host_state.cr4)) {
6432 vmcs_writel(HOST_CR4, cr4);
6433 vmx->loaded_vmcs->host_state.cr4 = cr4;
6434 }
6435
6436 /* When single-stepping over STI and MOV SS, we must clear the
6437 * corresponding interruptibility bits in the guest state. Otherwise
6438 * vmentry fails as it then expects bit 14 (BS) in pending debug
6439 * exceptions being set, but that's not correct for the guest debugging
6440 * case. */
6441 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6442 vmx_set_interrupt_shadow(vcpu, 0);
6443
WANG Chao1811d972019-04-12 15:55:39 +08006444 kvm_load_guest_xcr0(vcpu);
6445
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006446 if (static_cpu_has(X86_FEATURE_PKU) &&
6447 kvm_read_cr4_bits(vcpu, X86_CR4_PKE) &&
6448 vcpu->arch.pkru != vmx->host_pkru)
6449 __write_pkru(vcpu->arch.pkru);
6450
6451 pt_guest_enter(vmx);
6452
6453 atomic_switch_perf_msrs(vmx);
6454
6455 vmx_update_hv_timer(vcpu);
6456
Wanpeng Lib6c4bc62019-05-20 16:18:09 +08006457 if (lapic_in_kernel(vcpu) &&
6458 vcpu->arch.apic->lapic_timer.timer_advance_ns)
6459 kvm_wait_lapic_expire(vcpu);
6460
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006461 /*
6462 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
6463 * it's non-zero. Since vmentry is serialising on affected CPUs, there
6464 * is no need to worry about the conditional branch over the wrmsr
6465 * being speculatively taken.
6466 */
6467 x86_spec_ctrl_set_guest(vmx->spec_ctrl, 0);
6468
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006469 /* L1D Flush includes CPU buffer clear to mitigate MDS */
Sean Christophersonc823dd52019-01-25 07:41:13 -08006470 if (static_branch_unlikely(&vmx_l1d_should_flush))
6471 vmx_l1d_flush(vcpu);
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006472 else if (static_branch_unlikely(&mds_user_clear))
6473 mds_clear_cpu_buffers();
Sean Christophersonc823dd52019-01-25 07:41:13 -08006474
6475 if (vcpu->arch.cr2 != read_cr2())
6476 write_cr2(vcpu->arch.cr2);
6477
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006478 vmx->fail = __vmx_vcpu_run(vmx, (unsigned long *)&vcpu->arch.regs,
6479 vmx->loaded_vmcs->launched);
Sean Christophersonc823dd52019-01-25 07:41:13 -08006480
6481 vcpu->arch.cr2 = read_cr2();
Avi Kivity6aa8b732006-12-10 02:21:36 -08006482
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006483 /*
6484 * We do not use IBRS in the kernel. If this vCPU has used the
6485 * SPEC_CTRL MSR it may have left it on; save the value and
6486 * turn it off. This is much more efficient than blindly adding
6487 * it to the atomic save/restore list. Especially as the former
6488 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
6489 *
6490 * For non-nested case:
6491 * If the L01 MSR bitmap does not intercept the MSR, then we need to
6492 * save it.
6493 *
6494 * For nested case:
6495 * If the L02 MSR bitmap does not intercept the MSR, then we need to
6496 * save it.
6497 */
Paolo Bonzini946fbbc2018-02-22 16:43:18 +01006498 if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
Paolo Bonziniecb586b2018-02-22 16:43:17 +01006499 vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006500
Thomas Gleixnerccbcd262018-05-09 23:01:01 +02006501 x86_spec_ctrl_restore_host(vmx->spec_ctrl, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006502
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01006503 /* All fields are clean at this point */
6504 if (static_branch_unlikely(&enable_evmcs))
6505 current_evmcs->hv_clean_fields |=
6506 HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
6507
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006508 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
Wanpeng Li74c55932017-11-29 01:31:20 -08006509 if (vmx->host_debugctlmsr)
6510 update_debugctlmsr(vmx->host_debugctlmsr);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006511
Avi Kivityaa67f602012-08-01 16:48:03 +03006512#ifndef CONFIG_X86_64
6513 /*
6514 * The sysexit path does not restore ds/es, so we must set them to
6515 * a reasonable value ourselves.
6516 *
Sean Christopherson6d6095b2018-07-23 12:32:44 -07006517 * We can't defer this to vmx_prepare_switch_to_host() since that
6518 * function may be executed in interrupt context, which saves and
6519 * restore segments around it, nullifying its effect.
Avi Kivityaa67f602012-08-01 16:48:03 +03006520 */
6521 loadsegment(ds, __USER_DS);
6522 loadsegment(es, __USER_DS);
6523#endif
6524
Avi Kivity6de4f3a2009-05-31 22:58:47 +03006525 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02006526 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006527 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03006528 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006529 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006530 vcpu->arch.regs_dirty = 0;
6531
Chao Peng2ef444f2018-10-24 16:05:12 +08006532 pt_guest_exit(vmx);
6533
Gleb Natapove0b890d2013-09-25 12:51:33 +03006534 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006535 * eager fpu is enabled if PKEY is supported and CR4 is switched
6536 * back on host, so it is safe to read guest PKRU from current
6537 * XSAVE.
6538 */
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006539 if (static_cpu_has(X86_FEATURE_PKU) &&
6540 kvm_read_cr4_bits(vcpu, X86_CR4_PKE)) {
Sebastian Andrzej Siewiorc806e8872019-04-03 18:41:41 +02006541 vcpu->arch.pkru = rdpkru();
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006542 if (vcpu->arch.pkru != vmx->host_pkru)
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006543 __write_pkru(vmx->host_pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006544 }
6545
WANG Chao1811d972019-04-12 15:55:39 +08006546 kvm_put_guest_xcr0(vcpu);
6547
Gleb Natapove0b890d2013-09-25 12:51:33 +03006548 vmx->nested.nested_run_pending = 0;
Jim Mattsonb060ca32017-09-14 16:31:42 -07006549 vmx->idt_vectoring_info = 0;
6550
6551 vmx->exit_reason = vmx->fail ? 0xdead : vmcs_read32(VM_EXIT_REASON);
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006552 if ((u16)vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY)
6553 kvm_machine_check();
6554
Jim Mattsonb060ca32017-09-14 16:31:42 -07006555 if (vmx->fail || (vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
6556 return;
6557
6558 vmx->loaded_vmcs->launched = 1;
6559 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
Gleb Natapove0b890d2013-09-25 12:51:33 +03006560
Avi Kivity51aa01d2010-07-20 14:31:20 +03006561 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006562 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006563}
6564
Sean Christopherson434a1e92018-03-20 12:17:18 -07006565static struct kvm *vmx_vm_alloc(void)
6566{
Ben Gardon41836832019-02-11 11:02:52 -08006567 struct kvm_vmx *kvm_vmx = __vmalloc(sizeof(struct kvm_vmx),
6568 GFP_KERNEL_ACCOUNT | __GFP_ZERO,
6569 PAGE_KERNEL);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07006570 return &kvm_vmx->kvm;
Sean Christopherson434a1e92018-03-20 12:17:18 -07006571}
6572
6573static void vmx_vm_free(struct kvm *kvm)
6574{
Marc Orrd1e5b0e2018-05-15 04:37:37 -07006575 vfree(to_kvm_vmx(kvm));
Sean Christopherson434a1e92018-03-20 12:17:18 -07006576}
6577
Avi Kivity6aa8b732006-12-10 02:21:36 -08006578static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6579{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006580 struct vcpu_vmx *vmx = to_vmx(vcpu);
6581
Kai Huang843e4332015-01-28 10:54:28 +08006582 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08006583 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08006584 free_vpid(vmx->vpid);
Sean Christopherson55d23752018-12-03 13:53:18 -08006585 nested_vmx_free_vcpu(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006586 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006587 kfree(vmx->guest_msrs);
6588 kvm_vcpu_uninit(vcpu);
Marc Orrb666a4b2018-11-06 14:53:56 -08006589 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.guest_fpu);
Rusty Russella4770342007-08-01 14:46:11 +10006590 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006591}
6592
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006593static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006594{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006595 int err;
Ben Gardon41836832019-02-11 11:02:52 -08006596 struct vcpu_vmx *vmx;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006597 unsigned long *msr_bitmap;
Avi Kivity15ad7142007-07-11 18:17:21 +03006598 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006599
Ben Gardon41836832019-02-11 11:02:52 -08006600 vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL_ACCOUNT);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006601 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006602 return ERR_PTR(-ENOMEM);
6603
Ben Gardon41836832019-02-11 11:02:52 -08006604 vmx->vcpu.arch.guest_fpu = kmem_cache_zalloc(x86_fpu_cache,
6605 GFP_KERNEL_ACCOUNT);
Marc Orrb666a4b2018-11-06 14:53:56 -08006606 if (!vmx->vcpu.arch.guest_fpu) {
6607 printk(KERN_ERR "kvm: failed to allocate vcpu's fpu\n");
6608 err = -ENOMEM;
6609 goto free_partial_vcpu;
6610 }
6611
Wanpeng Li991e7a02015-09-16 17:30:05 +08006612 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08006613
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006614 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
6615 if (err)
6616 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006617
Peter Feiner4e595162016-07-07 14:49:58 -07006618 err = -ENOMEM;
6619
6620 /*
6621 * If PML is turned on, failure on enabling PML just results in failure
6622 * of creating the vcpu, therefore we can simplify PML logic (by
6623 * avoiding dealing with cases, such as enabling PML partially on vcpus
6624 * for the guest, etc.
6625 */
6626 if (enable_pml) {
Ben Gardon41836832019-02-11 11:02:52 -08006627 vmx->pml_pg = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
Peter Feiner4e595162016-07-07 14:49:58 -07006628 if (!vmx->pml_pg)
6629 goto uninit_vcpu;
6630 }
6631
Ben Gardon41836832019-02-11 11:02:52 -08006632 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL_ACCOUNT);
Paolo Bonzini03916db2014-07-24 14:21:57 +02006633 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
6634 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03006635
Peter Feiner4e595162016-07-07 14:49:58 -07006636 if (!vmx->guest_msrs)
6637 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006638
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006639 err = alloc_loaded_vmcs(&vmx->vmcs01);
6640 if (err < 0)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006641 goto free_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006642
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006643 msr_bitmap = vmx->vmcs01.msr_bitmap;
Jim Mattson788fc1e2018-11-09 09:35:11 -08006644 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_TSC, MSR_TYPE_R);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006645 vmx_disable_intercept_for_msr(msr_bitmap, MSR_FS_BASE, MSR_TYPE_RW);
6646 vmx_disable_intercept_for_msr(msr_bitmap, MSR_GS_BASE, MSR_TYPE_RW);
6647 vmx_disable_intercept_for_msr(msr_bitmap, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
6648 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
6649 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
6650 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
Wanpeng Lib5170062019-05-21 14:06:53 +08006651 if (kvm_cstate_in_guest(kvm)) {
6652 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C1_RES, MSR_TYPE_R);
6653 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C3_RESIDENCY, MSR_TYPE_R);
6654 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C6_RESIDENCY, MSR_TYPE_R);
6655 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C7_RESIDENCY, MSR_TYPE_R);
6656 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006657 vmx->msr_bitmap_mode = 0;
6658
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006659 vmx->loaded_vmcs = &vmx->vmcs01;
Avi Kivity15ad7142007-07-11 18:17:21 +03006660 cpu = get_cpu();
6661 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10006662 vmx->vcpu.cpu = cpu;
David Hildenbrand12d79912017-08-24 20:51:26 +02006663 vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006664 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03006665 put_cpu();
Paolo Bonzini35754c92015-07-29 12:05:37 +02006666 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006667 err = alloc_apic_access_page(kvm);
6668 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006669 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02006670 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006671
Sean Christophersone90008d2018-03-05 12:04:37 -08006672 if (enable_ept && !enable_unrestricted_guest) {
Tang Chenf51770e2014-09-16 18:41:59 +08006673 err = init_rmode_identity_map(kvm);
6674 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02006675 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006676 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006677
Roman Kagan63aff652018-07-19 21:59:07 +03006678 if (nested)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006679 nested_vmx_setup_ctls_msrs(&vmx->nested.msrs,
Sean Christopherson7caaa712018-12-03 13:53:01 -08006680 vmx_capability.ept,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006681 kvm_vcpu_apicv_active(&vmx->vcpu));
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006682 else
6683 memset(&vmx->nested.msrs, 0, sizeof(vmx->nested.msrs));
Wincy Vanb9c237b2015-02-03 23:56:30 +08006684
Wincy Van705699a2015-02-03 23:58:17 +08006685 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006686 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006687
Haozhong Zhang37e4c992016-06-22 14:59:55 +08006688 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
6689
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02006690 /*
6691 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
6692 * or POSTED_INTR_WAKEUP_VECTOR.
6693 */
6694 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
6695 vmx->pi_desc.sn = 1;
6696
Lan Tianyu53963a72018-12-06 15:34:36 +08006697 vmx->ept_pointer = INVALID_PAGE;
6698
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006699 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006700
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006701free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08006702 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006703free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006704 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -07006705free_pml:
6706 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006707uninit_vcpu:
6708 kvm_vcpu_uninit(&vmx->vcpu);
6709free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08006710 free_vpid(vmx->vpid);
Marc Orrb666a4b2018-11-06 14:53:56 -08006711 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.guest_fpu);
6712free_partial_vcpu:
Rusty Russella4770342007-08-01 14:46:11 +10006713 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006714 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006715}
6716
Thomas Gleixner65fd4cb2019-02-19 11:10:49 +01006717#define L1TF_MSG_SMT "L1TF CPU bug present and SMT on, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
6718#define L1TF_MSG_L1D "L1TF CPU bug present and virtualization mitigation disabled, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006719
Wanpeng Lib31c1142018-03-12 04:53:04 -07006720static int vmx_vm_init(struct kvm *kvm)
6721{
Tianyu Lan877ad952018-07-19 08:40:23 +00006722 spin_lock_init(&to_kvm_vmx(kvm)->ept_pointer_lock);
6723
Wanpeng Lib31c1142018-03-12 04:53:04 -07006724 if (!ple_gap)
6725 kvm->arch.pause_in_guest = true;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006726
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006727 if (boot_cpu_has(X86_BUG_L1TF) && enable_ept) {
6728 switch (l1tf_mitigation) {
6729 case L1TF_MITIGATION_OFF:
6730 case L1TF_MITIGATION_FLUSH_NOWARN:
6731 /* 'I explicitly don't care' is set */
6732 break;
6733 case L1TF_MITIGATION_FLUSH:
6734 case L1TF_MITIGATION_FLUSH_NOSMT:
6735 case L1TF_MITIGATION_FULL:
6736 /*
6737 * Warn upon starting the first VM in a potentially
6738 * insecure environment.
6739 */
Josh Poimboeufb2849092019-01-30 07:13:58 -06006740 if (sched_smt_active())
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006741 pr_warn_once(L1TF_MSG_SMT);
6742 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_NEVER)
6743 pr_warn_once(L1TF_MSG_L1D);
6744 break;
6745 case L1TF_MITIGATION_FULL_FORCE:
6746 /* Flush is enforced */
6747 break;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006748 }
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006749 }
Wanpeng Lib31c1142018-03-12 04:53:04 -07006750 return 0;
6751}
6752
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006753static int __init vmx_check_processor_compat(void)
Yang, Sheng002c7f72007-07-31 14:23:01 +03006754{
6755 struct vmcs_config vmcs_conf;
Sean Christopherson7caaa712018-12-03 13:53:01 -08006756 struct vmx_capability vmx_cap;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006757
Sean Christopherson7caaa712018-12-03 13:53:01 -08006758 if (setup_vmcs_config(&vmcs_conf, &vmx_cap) < 0)
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006759 return -EIO;
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006760 if (nested)
6761 nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, vmx_cap.ept,
6762 enable_apicv);
Yang, Sheng002c7f72007-07-31 14:23:01 +03006763 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
6764 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
6765 smp_processor_id());
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006766 return -EIO;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006767 }
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006768 return 0;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006769}
6770
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006771static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08006772{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006773 u8 cache;
6774 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006775
Sheng Yang522c68c2009-04-27 20:35:43 +08006776 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02006777 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08006778 * 2. EPT with VT-d:
6779 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02006780 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08006781 * b. VT-d with snooping control feature: snooping control feature of
6782 * VT-d engine can guarantee the cache correctness. Just set it
6783 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08006784 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08006785 * consistent with host MTRR
6786 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02006787 if (is_mmio) {
6788 cache = MTRR_TYPE_UNCACHABLE;
6789 goto exit;
6790 }
6791
6792 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006793 ipat = VMX_EPT_IPAT_BIT;
6794 cache = MTRR_TYPE_WRBACK;
6795 goto exit;
6796 }
6797
6798 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
6799 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02006800 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08006801 cache = MTRR_TYPE_WRBACK;
6802 else
6803 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006804 goto exit;
6805 }
6806
Xiao Guangrongff536042015-06-15 16:55:22 +08006807 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006808
6809exit:
6810 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08006811}
6812
Sheng Yang17cc3932010-01-05 19:02:27 +08006813static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02006814{
Sheng Yang878403b2010-01-05 19:02:29 +08006815 if (enable_ept && !cpu_has_vmx_ept_1g_page())
6816 return PT_DIRECTORY_LEVEL;
6817 else
6818 /* For shadow and EPT supported 1GB page */
6819 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02006820}
6821
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006822static void vmcs_set_secondary_exec_control(u32 new_ctl)
6823{
6824 /*
6825 * These bits in the secondary execution controls field
6826 * are dynamic, the others are mostly based on the hypervisor
6827 * architecture and the guest's CPUID. Do not touch the
6828 * dynamic bits.
6829 */
6830 u32 mask =
6831 SECONDARY_EXEC_SHADOW_VMCS |
6832 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Paolo Bonzini0367f202016-07-12 10:44:55 +02006833 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6834 SECONDARY_EXEC_DESC;
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006835
6836 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6837
6838 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
6839 (new_ctl & ~mask) | (cur_ctl & mask));
6840}
6841
David Matlack8322ebb2016-11-29 18:14:09 -08006842/*
6843 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
6844 * (indicating "allowed-1") if they are supported in the guest's CPUID.
6845 */
6846static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
6847{
6848 struct vcpu_vmx *vmx = to_vmx(vcpu);
6849 struct kvm_cpuid_entry2 *entry;
6850
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006851 vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
6852 vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
David Matlack8322ebb2016-11-29 18:14:09 -08006853
6854#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
6855 if (entry && (entry->_reg & (_cpuid_mask))) \
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006856 vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask); \
David Matlack8322ebb2016-11-29 18:14:09 -08006857} while (0)
6858
6859 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
6860 cr4_fixed1_update(X86_CR4_VME, edx, bit(X86_FEATURE_VME));
6861 cr4_fixed1_update(X86_CR4_PVI, edx, bit(X86_FEATURE_VME));
6862 cr4_fixed1_update(X86_CR4_TSD, edx, bit(X86_FEATURE_TSC));
6863 cr4_fixed1_update(X86_CR4_DE, edx, bit(X86_FEATURE_DE));
6864 cr4_fixed1_update(X86_CR4_PSE, edx, bit(X86_FEATURE_PSE));
6865 cr4_fixed1_update(X86_CR4_PAE, edx, bit(X86_FEATURE_PAE));
6866 cr4_fixed1_update(X86_CR4_MCE, edx, bit(X86_FEATURE_MCE));
6867 cr4_fixed1_update(X86_CR4_PGE, edx, bit(X86_FEATURE_PGE));
6868 cr4_fixed1_update(X86_CR4_OSFXSR, edx, bit(X86_FEATURE_FXSR));
6869 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
6870 cr4_fixed1_update(X86_CR4_VMXE, ecx, bit(X86_FEATURE_VMX));
6871 cr4_fixed1_update(X86_CR4_SMXE, ecx, bit(X86_FEATURE_SMX));
6872 cr4_fixed1_update(X86_CR4_PCIDE, ecx, bit(X86_FEATURE_PCID));
6873 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, bit(X86_FEATURE_XSAVE));
6874
6875 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
6876 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, bit(X86_FEATURE_FSGSBASE));
6877 cr4_fixed1_update(X86_CR4_SMEP, ebx, bit(X86_FEATURE_SMEP));
6878 cr4_fixed1_update(X86_CR4_SMAP, ebx, bit(X86_FEATURE_SMAP));
6879 cr4_fixed1_update(X86_CR4_PKE, ecx, bit(X86_FEATURE_PKU));
Paolo Bonzinic4ad77e2017-11-13 14:23:59 +01006880 cr4_fixed1_update(X86_CR4_UMIP, ecx, bit(X86_FEATURE_UMIP));
David Matlack8322ebb2016-11-29 18:14:09 -08006881
6882#undef cr4_fixed1_update
6883}
6884
Liran Alon5f76f6f2018-09-14 03:25:52 +03006885static void nested_vmx_entry_exit_ctls_update(struct kvm_vcpu *vcpu)
6886{
6887 struct vcpu_vmx *vmx = to_vmx(vcpu);
6888
6889 if (kvm_mpx_supported()) {
6890 bool mpx_enabled = guest_cpuid_has(vcpu, X86_FEATURE_MPX);
6891
6892 if (mpx_enabled) {
6893 vmx->nested.msrs.entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
6894 vmx->nested.msrs.exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
6895 } else {
6896 vmx->nested.msrs.entry_ctls_high &= ~VM_ENTRY_LOAD_BNDCFGS;
6897 vmx->nested.msrs.exit_ctls_high &= ~VM_EXIT_CLEAR_BNDCFGS;
6898 }
6899 }
6900}
6901
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08006902static void update_intel_pt_cfg(struct kvm_vcpu *vcpu)
6903{
6904 struct vcpu_vmx *vmx = to_vmx(vcpu);
6905 struct kvm_cpuid_entry2 *best = NULL;
6906 int i;
6907
6908 for (i = 0; i < PT_CPUID_LEAVES; i++) {
6909 best = kvm_find_cpuid_entry(vcpu, 0x14, i);
6910 if (!best)
6911 return;
6912 vmx->pt_desc.caps[CPUID_EAX + i*PT_CPUID_REGS_NUM] = best->eax;
6913 vmx->pt_desc.caps[CPUID_EBX + i*PT_CPUID_REGS_NUM] = best->ebx;
6914 vmx->pt_desc.caps[CPUID_ECX + i*PT_CPUID_REGS_NUM] = best->ecx;
6915 vmx->pt_desc.caps[CPUID_EDX + i*PT_CPUID_REGS_NUM] = best->edx;
6916 }
6917
6918 /* Get the number of configurable Address Ranges for filtering */
6919 vmx->pt_desc.addr_range = intel_pt_validate_cap(vmx->pt_desc.caps,
6920 PT_CAP_num_address_ranges);
6921
6922 /* Initialize and clear the no dependency bits */
6923 vmx->pt_desc.ctl_bitmask = ~(RTIT_CTL_TRACEEN | RTIT_CTL_OS |
6924 RTIT_CTL_USR | RTIT_CTL_TSC_EN | RTIT_CTL_DISRETC);
6925
6926 /*
6927 * If CPUID.(EAX=14H,ECX=0):EBX[0]=1 CR3Filter can be set otherwise
6928 * will inject an #GP
6929 */
6930 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_cr3_filtering))
6931 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_CR3EN;
6932
6933 /*
6934 * If CPUID.(EAX=14H,ECX=0):EBX[1]=1 CYCEn, CycThresh and
6935 * PSBFreq can be set
6936 */
6937 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc))
6938 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_CYCLEACC |
6939 RTIT_CTL_CYC_THRESH | RTIT_CTL_PSB_FREQ);
6940
6941 /*
6942 * If CPUID.(EAX=14H,ECX=0):EBX[3]=1 MTCEn BranchEn and
6943 * MTCFreq can be set
6944 */
6945 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc))
6946 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_MTC_EN |
6947 RTIT_CTL_BRANCH_EN | RTIT_CTL_MTC_RANGE);
6948
6949 /* If CPUID.(EAX=14H,ECX=0):EBX[4]=1 FUPonPTW and PTWEn can be set */
6950 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_ptwrite))
6951 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_FUP_ON_PTW |
6952 RTIT_CTL_PTW_EN);
6953
6954 /* If CPUID.(EAX=14H,ECX=0):EBX[5]=1 PwrEvEn can be set */
6955 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_power_event_trace))
6956 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_PWR_EVT_EN;
6957
6958 /* If CPUID.(EAX=14H,ECX=0):ECX[0]=1 ToPA can be set */
6959 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_topa_output))
6960 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_TOPA;
6961
6962 /* If CPUID.(EAX=14H,ECX=0):ECX[3]=1 FabircEn can be set */
6963 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_output_subsys))
6964 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_FABRIC_EN;
6965
6966 /* unmask address range configure area */
6967 for (i = 0; i < vmx->pt_desc.addr_range; i++)
Gustavo A. R. Silvad14eff12018-12-26 14:40:59 -06006968 vmx->pt_desc.ctl_bitmask &= ~(0xfULL << (32 + i * 4));
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08006969}
6970
Sheng Yang0e851882009-12-18 16:48:46 +08006971static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
6972{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08006973 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08006974
Paolo Bonzini80154d72017-08-24 13:55:35 +02006975 if (cpu_has_secondary_exec_ctrls()) {
6976 vmx_compute_secondary_exec_control(vmx);
6977 vmcs_set_secondary_exec_control(vmx->secondary_exec_control);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08006978 }
Mao, Junjiead756a12012-07-02 01:18:48 +00006979
Haozhong Zhang37e4c992016-06-22 14:59:55 +08006980 if (nested_vmx_allowed(vcpu))
6981 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
6982 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
6983 else
6984 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
6985 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
David Matlack8322ebb2016-11-29 18:14:09 -08006986
Liran Alon5f76f6f2018-09-14 03:25:52 +03006987 if (nested_vmx_allowed(vcpu)) {
David Matlack8322ebb2016-11-29 18:14:09 -08006988 nested_vmx_cr_fixed1_bits_update(vcpu);
Liran Alon5f76f6f2018-09-14 03:25:52 +03006989 nested_vmx_entry_exit_ctls_update(vcpu);
6990 }
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08006991
6992 if (boot_cpu_has(X86_FEATURE_INTEL_PT) &&
6993 guest_cpuid_has(vcpu, X86_FEATURE_INTEL_PT))
6994 update_intel_pt_cfg(vcpu);
Sheng Yang0e851882009-12-18 16:48:46 +08006995}
6996
Joerg Roedeld4330ef2010-04-22 12:33:11 +02006997static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
6998{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03006999 if (func == 1 && nested)
7000 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007001}
7002
Sean Christophersond264ee02018-08-27 15:21:12 -07007003static void vmx_request_immediate_exit(struct kvm_vcpu *vcpu)
7004{
7005 to_vmx(vcpu)->req_immediate_exit = true;
7006}
7007
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007008static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7009 struct x86_instruction_info *info,
7010 enum x86_intercept_stage stage)
7011{
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007012 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7013 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
7014
7015 /*
7016 * RDPID causes #UD if disabled through secondary execution controls.
7017 * Because it is marked as EmulateOnUD, we need to intercept it here.
7018 */
7019 if (info->intercept == x86_intercept_rdtscp &&
7020 !nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDTSCP)) {
7021 ctxt->exception.vector = UD_VECTOR;
7022 ctxt->exception.error_code_valid = false;
7023 return X86EMUL_PROPAGATE_FAULT;
7024 }
7025
7026 /* TODO: check more intercepts... */
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007027 return X86EMUL_CONTINUE;
7028}
7029
Yunhong Jiang64672c92016-06-13 14:19:59 -07007030#ifdef CONFIG_X86_64
7031/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
7032static inline int u64_shl_div_u64(u64 a, unsigned int shift,
7033 u64 divisor, u64 *result)
7034{
7035 u64 low = a << shift, high = a >> (64 - shift);
7036
7037 /* To avoid the overflow on divq */
7038 if (high >= divisor)
7039 return 1;
7040
7041 /* Low hold the result, high hold rem which is discarded */
7042 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
7043 "rm" (divisor), "0" (low), "1" (high));
7044 *result = low;
7045
7046 return 0;
7047}
7048
Sean Christophersonf9927982019-04-16 13:32:46 -07007049static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc,
7050 bool *expired)
Yunhong Jiang64672c92016-06-13 14:19:59 -07007051{
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007052 struct vcpu_vmx *vmx;
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007053 u64 tscl, guest_tscl, delta_tsc, lapic_timer_advance_cycles;
Sean Christopherson39497d72019-04-17 10:15:32 -07007054 struct kvm_timer *ktimer = &vcpu->arch.apic->lapic_timer;
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007055
7056 if (kvm_mwait_in_guest(vcpu->kvm))
7057 return -EOPNOTSUPP;
7058
7059 vmx = to_vmx(vcpu);
7060 tscl = rdtsc();
7061 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
7062 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Sean Christopherson39497d72019-04-17 10:15:32 -07007063 lapic_timer_advance_cycles = nsec_to_cycles(vcpu,
7064 ktimer->timer_advance_ns);
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007065
7066 if (delta_tsc > lapic_timer_advance_cycles)
7067 delta_tsc -= lapic_timer_advance_cycles;
7068 else
7069 delta_tsc = 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007070
7071 /* Convert to host delta tsc if tsc scaling is enabled */
7072 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
Sean Christopherson0967fa12019-04-16 13:32:48 -07007073 delta_tsc && u64_shl_div_u64(delta_tsc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007074 kvm_tsc_scaling_ratio_frac_bits,
Sean Christopherson0967fa12019-04-16 13:32:48 -07007075 vcpu->arch.tsc_scaling_ratio, &delta_tsc))
Yunhong Jiang64672c92016-06-13 14:19:59 -07007076 return -ERANGE;
7077
7078 /*
7079 * If the delta tsc can't fit in the 32 bit after the multi shift,
7080 * we can't use the preemption timer.
7081 * It's possible that it fits on later vmentries, but checking
7082 * on every vmentry is costly so we just use an hrtimer.
7083 */
7084 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
7085 return -ERANGE;
7086
7087 vmx->hv_deadline_tsc = tscl + delta_tsc;
Sean Christophersonf9927982019-04-16 13:32:46 -07007088 *expired = !delta_tsc;
7089 return 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007090}
7091
7092static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
7093{
Sean Christophersonf459a702018-08-27 15:21:11 -07007094 to_vmx(vcpu)->hv_deadline_tsc = -1;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007095}
7096#endif
7097
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007098static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007099{
Wanpeng Lib31c1142018-03-12 04:53:04 -07007100 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007101 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007102}
7103
Kai Huang843e4332015-01-28 10:54:28 +08007104static void vmx_slot_enable_log_dirty(struct kvm *kvm,
7105 struct kvm_memory_slot *slot)
7106{
7107 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
7108 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
7109}
7110
7111static void vmx_slot_disable_log_dirty(struct kvm *kvm,
7112 struct kvm_memory_slot *slot)
7113{
7114 kvm_mmu_slot_set_dirty(kvm, slot);
7115}
7116
7117static void vmx_flush_log_dirty(struct kvm *kvm)
7118{
7119 kvm_flush_pml_buffers(kvm);
7120}
7121
Bandan Dasc5f983f2017-05-05 15:25:14 -04007122static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
7123{
7124 struct vmcs12 *vmcs12;
7125 struct vcpu_vmx *vmx = to_vmx(vcpu);
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007126 gpa_t gpa, dst;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007127
7128 if (is_guest_mode(vcpu)) {
7129 WARN_ON_ONCE(vmx->nested.pml_full);
7130
7131 /*
7132 * Check if PML is enabled for the nested guest.
7133 * Whether eptp bit 6 is set is already checked
7134 * as part of A/D emulation.
7135 */
7136 vmcs12 = get_vmcs12(vcpu);
7137 if (!nested_cpu_has_pml(vmcs12))
7138 return 0;
7139
Dan Carpenter47698862017-05-10 22:43:17 +03007140 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -04007141 vmx->nested.pml_full = true;
7142 return 1;
7143 }
7144
7145 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007146 dst = vmcs12->pml_address + sizeof(u64) * vmcs12->guest_pml_index;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007147
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007148 if (kvm_write_guest_page(vcpu->kvm, gpa_to_gfn(dst), &gpa,
7149 offset_in_page(dst), sizeof(gpa)))
Bandan Dasc5f983f2017-05-05 15:25:14 -04007150 return 0;
7151
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007152 vmcs12->guest_pml_index--;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007153 }
7154
7155 return 0;
7156}
7157
Kai Huang843e4332015-01-28 10:54:28 +08007158static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
7159 struct kvm_memory_slot *memslot,
7160 gfn_t offset, unsigned long mask)
7161{
7162 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
7163}
7164
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007165static void __pi_post_block(struct kvm_vcpu *vcpu)
7166{
7167 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7168 struct pi_desc old, new;
7169 unsigned int dest;
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007170
7171 do {
7172 old.control = new.control = pi_desc->control;
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007173 WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
7174 "Wakeup handler not enabled while the VCPU is blocked\n");
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007175
7176 dest = cpu_physical_id(vcpu->cpu);
7177
7178 if (x2apic_enabled())
7179 new.ndst = dest;
7180 else
7181 new.ndst = (dest << 8) & 0xFF00;
7182
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007183 /* set 'NV' to 'notification vector' */
7184 new.nv = POSTED_INTR_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007185 } while (cmpxchg64(&pi_desc->control, old.control,
7186 new.control) != old.control);
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007187
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007188 if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
7189 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007190 list_del(&vcpu->blocked_vcpu_list);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007191 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007192 vcpu->pre_pcpu = -1;
7193 }
7194}
7195
Feng Wuefc64402015-09-18 22:29:51 +08007196/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08007197 * This routine does the following things for vCPU which is going
7198 * to be blocked if VT-d PI is enabled.
7199 * - Store the vCPU to the wakeup list, so when interrupts happen
7200 * we can find the right vCPU to wake up.
7201 * - Change the Posted-interrupt descriptor as below:
7202 * 'NDST' <-- vcpu->pre_pcpu
7203 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
7204 * - If 'ON' is set during this process, which means at least one
7205 * interrupt is posted for this vCPU, we cannot block it, in
7206 * this case, return 1, otherwise, return 0.
7207 *
7208 */
Yunhong Jiangbc225122016-06-13 14:19:58 -07007209static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007210{
Feng Wubf9f6ac2015-09-18 22:29:55 +08007211 unsigned int dest;
7212 struct pi_desc old, new;
7213 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7214
7215 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007216 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7217 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +08007218 return 0;
7219
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007220 WARN_ON(irqs_disabled());
7221 local_irq_disable();
7222 if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
7223 vcpu->pre_pcpu = vcpu->cpu;
7224 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7225 list_add_tail(&vcpu->blocked_vcpu_list,
7226 &per_cpu(blocked_vcpu_on_cpu,
7227 vcpu->pre_pcpu));
7228 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7229 }
Feng Wubf9f6ac2015-09-18 22:29:55 +08007230
7231 do {
7232 old.control = new.control = pi_desc->control;
7233
Feng Wubf9f6ac2015-09-18 22:29:55 +08007234 WARN((pi_desc->sn == 1),
7235 "Warning: SN field of posted-interrupts "
7236 "is set before blocking\n");
7237
7238 /*
7239 * Since vCPU can be preempted during this process,
7240 * vcpu->cpu could be different with pre_pcpu, we
7241 * need to set pre_pcpu as the destination of wakeup
7242 * notification event, then we can find the right vCPU
7243 * to wakeup in wakeup handler if interrupts happen
7244 * when the vCPU is in blocked state.
7245 */
7246 dest = cpu_physical_id(vcpu->pre_pcpu);
7247
7248 if (x2apic_enabled())
7249 new.ndst = dest;
7250 else
7251 new.ndst = (dest << 8) & 0xFF00;
7252
7253 /* set 'NV' to 'wakeup vector' */
7254 new.nv = POSTED_INTR_WAKEUP_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007255 } while (cmpxchg64(&pi_desc->control, old.control,
7256 new.control) != old.control);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007257
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007258 /* We should not block the vCPU if an interrupt is posted for it. */
7259 if (pi_test_on(pi_desc) == 1)
7260 __pi_post_block(vcpu);
7261
7262 local_irq_enable();
7263 return (vcpu->pre_pcpu == -1);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007264}
7265
Yunhong Jiangbc225122016-06-13 14:19:58 -07007266static int vmx_pre_block(struct kvm_vcpu *vcpu)
7267{
7268 if (pi_pre_block(vcpu))
7269 return 1;
7270
Yunhong Jiang64672c92016-06-13 14:19:59 -07007271 if (kvm_lapic_hv_timer_in_use(vcpu))
7272 kvm_lapic_switch_to_sw_timer(vcpu);
7273
Yunhong Jiangbc225122016-06-13 14:19:58 -07007274 return 0;
7275}
7276
7277static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007278{
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007279 if (vcpu->pre_pcpu == -1)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007280 return;
7281
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007282 WARN_ON(irqs_disabled());
7283 local_irq_disable();
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007284 __pi_post_block(vcpu);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007285 local_irq_enable();
Feng Wubf9f6ac2015-09-18 22:29:55 +08007286}
7287
Yunhong Jiangbc225122016-06-13 14:19:58 -07007288static void vmx_post_block(struct kvm_vcpu *vcpu)
7289{
Yunhong Jiang64672c92016-06-13 14:19:59 -07007290 if (kvm_x86_ops->set_hv_timer)
7291 kvm_lapic_switch_to_hv_timer(vcpu);
7292
Yunhong Jiangbc225122016-06-13 14:19:58 -07007293 pi_post_block(vcpu);
7294}
7295
Feng Wubf9f6ac2015-09-18 22:29:55 +08007296/*
Feng Wuefc64402015-09-18 22:29:51 +08007297 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
7298 *
7299 * @kvm: kvm
7300 * @host_irq: host irq of the interrupt
7301 * @guest_irq: gsi of the interrupt
7302 * @set: set or unset PI
7303 * returns 0 on success, < 0 on failure
7304 */
7305static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
7306 uint32_t guest_irq, bool set)
7307{
7308 struct kvm_kernel_irq_routing_entry *e;
7309 struct kvm_irq_routing_table *irq_rt;
7310 struct kvm_lapic_irq irq;
7311 struct kvm_vcpu *vcpu;
7312 struct vcpu_data vcpu_info;
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007313 int idx, ret = 0;
Feng Wuefc64402015-09-18 22:29:51 +08007314
7315 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007316 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7317 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +08007318 return 0;
7319
7320 idx = srcu_read_lock(&kvm->irq_srcu);
7321 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007322 if (guest_irq >= irq_rt->nr_rt_entries ||
7323 hlist_empty(&irq_rt->map[guest_irq])) {
7324 pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
7325 guest_irq, irq_rt->nr_rt_entries);
7326 goto out;
7327 }
Feng Wuefc64402015-09-18 22:29:51 +08007328
7329 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
7330 if (e->type != KVM_IRQ_ROUTING_MSI)
7331 continue;
7332 /*
7333 * VT-d PI cannot support posting multicast/broadcast
7334 * interrupts to a vCPU, we still use interrupt remapping
7335 * for these kind of interrupts.
7336 *
7337 * For lowest-priority interrupts, we only support
7338 * those with single CPU as the destination, e.g. user
7339 * configures the interrupts via /proc/irq or uses
7340 * irqbalance to make the interrupts single-CPU.
7341 *
7342 * We will support full lowest-priority interrupt later.
7343 */
7344
Radim Krčmář371313132016-07-12 22:09:27 +02007345 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +08007346 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
7347 /*
7348 * Make sure the IRTE is in remapped mode if
7349 * we don't handle it in posted mode.
7350 */
7351 ret = irq_set_vcpu_affinity(host_irq, NULL);
7352 if (ret < 0) {
7353 printk(KERN_INFO
7354 "failed to back to remapped mode, irq: %u\n",
7355 host_irq);
7356 goto out;
7357 }
7358
Feng Wuefc64402015-09-18 22:29:51 +08007359 continue;
Feng Wu23a1c252016-01-25 16:53:32 +08007360 }
Feng Wuefc64402015-09-18 22:29:51 +08007361
7362 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
7363 vcpu_info.vector = irq.vector;
7364
hu huajun2698d822018-04-11 15:16:40 +08007365 trace_kvm_pi_irte_update(host_irq, vcpu->vcpu_id, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +08007366 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
7367
7368 if (set)
7369 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
Haozhong Zhangdc91f2e2017-09-18 09:56:49 +08007370 else
Feng Wuefc64402015-09-18 22:29:51 +08007371 ret = irq_set_vcpu_affinity(host_irq, NULL);
Feng Wuefc64402015-09-18 22:29:51 +08007372
7373 if (ret < 0) {
7374 printk(KERN_INFO "%s: failed to update PI IRTE\n",
7375 __func__);
7376 goto out;
7377 }
7378 }
7379
7380 ret = 0;
7381out:
7382 srcu_read_unlock(&kvm->irq_srcu, idx);
7383 return ret;
7384}
7385
Ashok Rajc45dcc72016-06-22 14:59:56 +08007386static void vmx_setup_mce(struct kvm_vcpu *vcpu)
7387{
7388 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
7389 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
7390 FEATURE_CONTROL_LMCE;
7391 else
7392 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
7393 ~FEATURE_CONTROL_LMCE;
7394}
7395
Ladi Prosek72d7b372017-10-11 16:54:41 +02007396static int vmx_smi_allowed(struct kvm_vcpu *vcpu)
7397{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007398 /* we need a nested vmexit to enter SMM, postpone if run is pending */
7399 if (to_vmx(vcpu)->nested.nested_run_pending)
7400 return 0;
Ladi Prosek72d7b372017-10-11 16:54:41 +02007401 return 1;
7402}
7403
Ladi Prosek0234bf82017-10-11 16:54:40 +02007404static int vmx_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
7405{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007406 struct vcpu_vmx *vmx = to_vmx(vcpu);
7407
7408 vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
7409 if (vmx->nested.smm.guest_mode)
7410 nested_vmx_vmexit(vcpu, -1, 0, 0);
7411
7412 vmx->nested.smm.vmxon = vmx->nested.vmxon;
7413 vmx->nested.vmxon = false;
Wanpeng Licaa057a2018-03-12 04:53:03 -07007414 vmx_clear_hlt(vcpu);
Ladi Prosek0234bf82017-10-11 16:54:40 +02007415 return 0;
7416}
7417
Sean Christophersoned193212019-04-02 08:03:09 -07007418static int vmx_pre_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
Ladi Prosek0234bf82017-10-11 16:54:40 +02007419{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007420 struct vcpu_vmx *vmx = to_vmx(vcpu);
7421 int ret;
7422
7423 if (vmx->nested.smm.vmxon) {
7424 vmx->nested.vmxon = true;
7425 vmx->nested.smm.vmxon = false;
7426 }
7427
7428 if (vmx->nested.smm.guest_mode) {
Sean Christophersona633e412018-09-26 09:23:47 -07007429 ret = nested_vmx_enter_non_root_mode(vcpu, false);
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007430 if (ret)
7431 return ret;
7432
7433 vmx->nested.smm.guest_mode = false;
7434 }
Ladi Prosek0234bf82017-10-11 16:54:40 +02007435 return 0;
7436}
7437
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007438static int enable_smi_window(struct kvm_vcpu *vcpu)
7439{
7440 return 0;
7441}
7442
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007443static bool vmx_need_emulation_on_page_fault(struct kvm_vcpu *vcpu)
7444{
7445 return 0;
7446}
7447
Sean Christophersona3203382018-12-03 13:53:11 -08007448static __init int hardware_setup(void)
7449{
7450 unsigned long host_bndcfgs;
Sean Christopherson23420802019-04-19 22:50:57 -07007451 struct desc_ptr dt;
Sean Christophersona3203382018-12-03 13:53:11 -08007452 int r, i;
7453
7454 rdmsrl_safe(MSR_EFER, &host_efer);
7455
Sean Christopherson23420802019-04-19 22:50:57 -07007456 store_idt(&dt);
7457 host_idt_base = dt.address;
7458
Sean Christophersona3203382018-12-03 13:53:11 -08007459 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
7460 kvm_define_shared_msr(i, vmx_msr_index[i]);
7461
7462 if (setup_vmcs_config(&vmcs_config, &vmx_capability) < 0)
7463 return -EIO;
7464
7465 if (boot_cpu_has(X86_FEATURE_NX))
7466 kvm_enable_efer_bits(EFER_NX);
7467
7468 if (boot_cpu_has(X86_FEATURE_MPX)) {
7469 rdmsrl(MSR_IA32_BNDCFGS, host_bndcfgs);
7470 WARN_ONCE(host_bndcfgs, "KVM: BNDCFGS in host will be lost");
7471 }
7472
7473 if (boot_cpu_has(X86_FEATURE_XSAVES))
7474 rdmsrl(MSR_IA32_XSS, host_xss);
7475
7476 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
7477 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
7478 enable_vpid = 0;
7479
7480 if (!cpu_has_vmx_ept() ||
7481 !cpu_has_vmx_ept_4levels() ||
7482 !cpu_has_vmx_ept_mt_wb() ||
7483 !cpu_has_vmx_invept_global())
7484 enable_ept = 0;
7485
7486 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
7487 enable_ept_ad_bits = 0;
7488
7489 if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
7490 enable_unrestricted_guest = 0;
7491
7492 if (!cpu_has_vmx_flexpriority())
7493 flexpriority_enabled = 0;
7494
7495 if (!cpu_has_virtual_nmis())
7496 enable_vnmi = 0;
7497
7498 /*
7499 * set_apic_access_page_addr() is used to reload apic access
7500 * page upon invalidation. No need to do anything if not
7501 * using the APIC_ACCESS_ADDR VMCS field.
7502 */
7503 if (!flexpriority_enabled)
7504 kvm_x86_ops->set_apic_access_page_addr = NULL;
7505
7506 if (!cpu_has_vmx_tpr_shadow())
7507 kvm_x86_ops->update_cr8_intercept = NULL;
7508
7509 if (enable_ept && !cpu_has_vmx_ept_2m_page())
7510 kvm_disable_largepages();
7511
7512#if IS_ENABLED(CONFIG_HYPERV)
7513 if (ms_hyperv.nested_features & HV_X64_NESTED_GUEST_MAPPING_FLUSH
Lan Tianyu1f3a3e42018-12-06 21:21:07 +08007514 && enable_ept) {
7515 kvm_x86_ops->tlb_remote_flush = hv_remote_flush_tlb;
7516 kvm_x86_ops->tlb_remote_flush_with_range =
7517 hv_remote_flush_tlb_with_range;
7518 }
Sean Christophersona3203382018-12-03 13:53:11 -08007519#endif
7520
7521 if (!cpu_has_vmx_ple()) {
7522 ple_gap = 0;
7523 ple_window = 0;
7524 ple_window_grow = 0;
7525 ple_window_max = 0;
7526 ple_window_shrink = 0;
7527 }
7528
7529 if (!cpu_has_vmx_apicv()) {
7530 enable_apicv = 0;
7531 kvm_x86_ops->sync_pir_to_irr = NULL;
7532 }
7533
7534 if (cpu_has_vmx_tsc_scaling()) {
7535 kvm_has_tsc_control = true;
7536 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
7537 kvm_tsc_scaling_ratio_frac_bits = 48;
7538 }
7539
7540 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7541
7542 if (enable_ept)
7543 vmx_enable_tdp();
7544 else
7545 kvm_disable_tdp();
7546
Sean Christophersona3203382018-12-03 13:53:11 -08007547 /*
7548 * Only enable PML when hardware supports PML feature, and both EPT
7549 * and EPT A/D bit features are enabled -- PML depends on them to work.
7550 */
7551 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
7552 enable_pml = 0;
7553
7554 if (!enable_pml) {
7555 kvm_x86_ops->slot_enable_log_dirty = NULL;
7556 kvm_x86_ops->slot_disable_log_dirty = NULL;
7557 kvm_x86_ops->flush_log_dirty = NULL;
7558 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
7559 }
7560
7561 if (!cpu_has_vmx_preemption_timer())
7562 kvm_x86_ops->request_immediate_exit = __kvm_request_immediate_exit;
7563
7564 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
7565 u64 vmx_msr;
7566
7567 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
7568 cpu_preemption_timer_multi =
7569 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
7570 } else {
7571 kvm_x86_ops->set_hv_timer = NULL;
7572 kvm_x86_ops->cancel_hv_timer = NULL;
7573 }
7574
Sean Christophersona3203382018-12-03 13:53:11 -08007575 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
Sean Christophersona3203382018-12-03 13:53:11 -08007576
7577 kvm_mce_cap_supported |= MCG_LMCE_P;
7578
Chao Pengf99e3da2018-10-24 16:05:10 +08007579 if (pt_mode != PT_MODE_SYSTEM && pt_mode != PT_MODE_HOST_GUEST)
7580 return -EINVAL;
7581 if (!enable_ept || !cpu_has_vmx_intel_pt())
7582 pt_mode = PT_MODE_SYSTEM;
7583
Sean Christophersona3203382018-12-03 13:53:11 -08007584 if (nested) {
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08007585 nested_vmx_setup_ctls_msrs(&vmcs_config.nested,
7586 vmx_capability.ept, enable_apicv);
7587
Sean Christophersone4027cf2018-12-03 13:53:12 -08007588 r = nested_vmx_hardware_setup(kvm_vmx_exit_handlers);
Sean Christophersona3203382018-12-03 13:53:11 -08007589 if (r)
7590 return r;
7591 }
7592
7593 r = alloc_kvm_area();
7594 if (r)
7595 nested_vmx_hardware_unsetup();
7596 return r;
7597}
7598
7599static __exit void hardware_unsetup(void)
7600{
7601 if (nested)
7602 nested_vmx_hardware_unsetup();
7603
7604 free_kvm_area();
7605}
7606
Kees Cook404f6aa2016-08-08 16:29:06 -07007607static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007608 .cpu_has_kvm_support = cpu_has_kvm_support,
7609 .disabled_by_bios = vmx_disabled_by_bios,
7610 .hardware_setup = hardware_setup,
7611 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03007612 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007613 .hardware_enable = hardware_enable,
7614 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007615 .cpu_has_accelerated_tpr = report_flexpriority,
Tom Lendackybc226f02018-05-10 22:06:39 +02007616 .has_emulated_msr = vmx_has_emulated_msr,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007617
Wanpeng Lib31c1142018-03-12 04:53:04 -07007618 .vm_init = vmx_vm_init,
Sean Christopherson434a1e92018-03-20 12:17:18 -07007619 .vm_alloc = vmx_vm_alloc,
7620 .vm_free = vmx_vm_free,
Wanpeng Lib31c1142018-03-12 04:53:04 -07007621
Avi Kivity6aa8b732006-12-10 02:21:36 -08007622 .vcpu_create = vmx_create_vcpu,
7623 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007624 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007625
Sean Christopherson6d6095b2018-07-23 12:32:44 -07007626 .prepare_guest_switch = vmx_prepare_switch_to_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007627 .vcpu_load = vmx_vcpu_load,
7628 .vcpu_put = vmx_vcpu_put,
7629
Paolo Bonzinia96036b2015-11-10 11:55:36 +01007630 .update_bp_intercept = update_exception_bitmap,
Tom Lendacky801e4592018-02-21 13:39:51 -06007631 .get_msr_feature = vmx_get_msr_feature,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007632 .get_msr = vmx_get_msr,
7633 .set_msr = vmx_set_msr,
7634 .get_segment_base = vmx_get_segment_base,
7635 .get_segment = vmx_get_segment,
7636 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007637 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007638 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02007639 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +02007640 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +03007641 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007642 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007643 .set_cr3 = vmx_set_cr3,
7644 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007645 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007646 .get_idt = vmx_get_idt,
7647 .set_idt = vmx_set_idt,
7648 .get_gdt = vmx_get_gdt,
7649 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01007650 .get_dr6 = vmx_get_dr6,
7651 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +03007652 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007653 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007654 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007655 .get_rflags = vmx_get_rflags,
7656 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08007657
Avi Kivity6aa8b732006-12-10 02:21:36 -08007658 .tlb_flush = vmx_flush_tlb,
Junaid Shahidfaff8752018-06-29 13:10:05 -07007659 .tlb_flush_gva = vmx_flush_tlb_gva,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007660
Avi Kivity6aa8b732006-12-10 02:21:36 -08007661 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007662 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007663 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007664 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7665 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007666 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007667 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007668 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007669 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007670 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007671 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007672 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007673 .get_nmi_mask = vmx_get_nmi_mask,
7674 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007675 .enable_nmi_window = enable_nmi_window,
7676 .enable_irq_window = enable_irq_window,
7677 .update_cr8_intercept = update_cr8_intercept,
Jim Mattson8d860bb2018-05-09 16:56:05 -04007678 .set_virtual_apic_mode = vmx_set_virtual_apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +08007679 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +03007680 .get_enable_apicv = vmx_get_enable_apicv,
7681 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007682 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +01007683 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007684 .hwapic_irr_update = vmx_hwapic_irr_update,
7685 .hwapic_isr_update = vmx_hwapic_isr_update,
Liran Alone6c67d82018-09-04 10:56:52 +03007686 .guest_apic_has_interrupt = vmx_guest_apic_has_interrupt,
Yang Zhanga20ed542013-04-11 19:25:15 +08007687 .sync_pir_to_irr = vmx_sync_pir_to_irr,
7688 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007689
Izik Eiduscbc94022007-10-25 00:29:55 +02007690 .set_tss_addr = vmx_set_tss_addr,
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07007691 .set_identity_map_addr = vmx_set_identity_map_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08007692 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007693 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007694
Avi Kivity586f9602010-11-18 13:09:54 +02007695 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007696
Sheng Yang17cc3932010-01-05 19:02:27 +08007697 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08007698
7699 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007700
7701 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +00007702 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007703
7704 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007705
7706 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007707
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02007708 .read_l1_tsc_offset = vmx_read_l1_tsc_offset,
Leonid Shatz326e7422018-11-06 12:14:25 +02007709 .write_l1_tsc_offset = vmx_write_l1_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007710
7711 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007712
7713 .check_intercept = vmx_check_intercept,
Sean Christopherson95b5a482019-04-19 22:50:59 -07007714 .handle_exit_irqoff = vmx_handle_exit_irqoff,
Liu, Jinsongda8999d2014-02-24 10:55:46 +00007715 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +08007716 .xsaves_supported = vmx_xsaves_supported,
Paolo Bonzini66336ca2016-07-12 10:36:41 +02007717 .umip_emulated = vmx_umip_emulated,
Chao Peng86f52012018-10-24 16:05:11 +08007718 .pt_supported = vmx_pt_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +01007719
Sean Christophersond264ee02018-08-27 15:21:12 -07007720 .request_immediate_exit = vmx_request_immediate_exit,
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007721
7722 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +08007723
7724 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
7725 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
7726 .flush_log_dirty = vmx_flush_log_dirty,
7727 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -04007728 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +02007729
Feng Wubf9f6ac2015-09-18 22:29:55 +08007730 .pre_block = vmx_pre_block,
7731 .post_block = vmx_post_block,
7732
Wei Huang25462f72015-06-19 15:45:05 +02007733 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +08007734
7735 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007736
7737#ifdef CONFIG_X86_64
7738 .set_hv_timer = vmx_set_hv_timer,
7739 .cancel_hv_timer = vmx_cancel_hv_timer,
7740#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +08007741
7742 .setup_mce = vmx_setup_mce,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007743
Ladi Prosek72d7b372017-10-11 16:54:41 +02007744 .smi_allowed = vmx_smi_allowed,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007745 .pre_enter_smm = vmx_pre_enter_smm,
7746 .pre_leave_smm = vmx_pre_leave_smm,
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007747 .enable_smi_window = enable_smi_window,
Vitaly Kuznetsov57b119d2018-10-16 18:50:01 +02007748
Sean Christophersone4027cf2018-12-03 13:53:12 -08007749 .check_nested_events = NULL,
7750 .get_nested_state = NULL,
7751 .set_nested_state = NULL,
7752 .get_vmcs12_pages = NULL,
7753 .nested_enable_evmcs = NULL,
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007754 .need_emulation_on_page_fault = vmx_need_emulation_on_page_fault,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007755};
7756
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +02007757static void vmx_cleanup_l1d_flush(void)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02007758{
7759 if (vmx_l1d_flush_pages) {
7760 free_pages((unsigned long)vmx_l1d_flush_pages, L1D_CACHE_ORDER);
7761 vmx_l1d_flush_pages = NULL;
7762 }
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +02007763 /* Restore state so sysfs ignores VMX */
7764 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +02007765}
7766
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007767static void vmx_exit(void)
7768{
7769#ifdef CONFIG_KEXEC_CORE
7770 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
7771 synchronize_rcu();
7772#endif
7773
7774 kvm_exit();
7775
7776#if IS_ENABLED(CONFIG_HYPERV)
7777 if (static_branch_unlikely(&enable_evmcs)) {
7778 int cpu;
7779 struct hv_vp_assist_page *vp_ap;
7780 /*
7781 * Reset everything to support using non-enlightened VMCS
7782 * access later (e.g. when we reload the module with
7783 * enlightened_vmcs=0)
7784 */
7785 for_each_online_cpu(cpu) {
7786 vp_ap = hv_get_vp_assist_page(cpu);
7787
7788 if (!vp_ap)
7789 continue;
7790
7791 vp_ap->current_nested_vmcs = 0;
7792 vp_ap->enlighten_vmentry = 0;
7793 }
7794
7795 static_branch_disable(&enable_evmcs);
7796 }
7797#endif
7798 vmx_cleanup_l1d_flush();
7799}
7800module_exit(vmx_exit);
7801
Avi Kivity6aa8b732006-12-10 02:21:36 -08007802static int __init vmx_init(void)
7803{
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01007804 int r;
7805
7806#if IS_ENABLED(CONFIG_HYPERV)
7807 /*
7808 * Enlightened VMCS usage should be recommended and the host needs
7809 * to support eVMCS v1 or above. We can also disable eVMCS support
7810 * with module parameter.
7811 */
7812 if (enlightened_vmcs &&
7813 ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
7814 (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
7815 KVM_EVMCS_VERSION) {
7816 int cpu;
7817
7818 /* Check that we have assist pages on all online CPUs */
7819 for_each_online_cpu(cpu) {
7820 if (!hv_get_vp_assist_page(cpu)) {
7821 enlightened_vmcs = false;
7822 break;
7823 }
7824 }
7825
7826 if (enlightened_vmcs) {
7827 pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
7828 static_branch_enable(&enable_evmcs);
7829 }
7830 } else {
7831 enlightened_vmcs = false;
7832 }
7833#endif
7834
7835 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007836 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03007837 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007838 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +08007839
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007840 /*
Thomas Gleixner7db92e12018-07-13 16:23:19 +02007841 * Must be called after kvm_init() so enable_ept is properly set
7842 * up. Hand the parameter mitigation value in which was stored in
7843 * the pre module init parser. If no parameter was given, it will
7844 * contain 'auto' which will be turned into the default 'cond'
7845 * mitigation mode.
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007846 */
Thomas Gleixner7db92e12018-07-13 16:23:19 +02007847 if (boot_cpu_has(X86_BUG_L1TF)) {
7848 r = vmx_setup_l1d_flush(vmentry_l1d_flush_param);
7849 if (r) {
7850 vmx_exit();
7851 return r;
7852 }
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02007853 }
7854
Dave Young2965faa2015-09-09 15:38:55 -07007855#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08007856 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
7857 crash_vmclear_local_loaded_vmcss);
7858#endif
Jim Mattson21ebf532018-05-01 15:40:28 -07007859 vmx_check_vmcs12_offsets();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08007860
He, Qingfdef3ad2007-04-30 09:45:24 +03007861 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007862}
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007863module_init(vmx_init);