blob: 1b022db081cf1ef2d3d5a69c90e8f2eae6506538 [file] [log] [blame]
Thomas Gleixner20c8ccb2019-06-04 10:11:32 +02001// SPDX-License-Identifier: GPL-2.0-only
Avi Kivity6aa8b732006-12-10 02:21:36 -08002/*
3 * Kernel-based Virtual Machine driver for Linux
4 *
5 * This module enables machines with Intel VT-x extensions to run virtual
6 * machines without emulation or binary translation.
7 *
8 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02009 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Authors:
12 * Avi Kivity <avi@qumranet.com>
13 * Yaniv Kamay <yaniv@qumranet.com>
Avi Kivity6aa8b732006-12-10 02:21:36 -080014 */
15
Sean Christopherson199b1182018-12-03 13:52:53 -080016#include <linux/frame.h>
17#include <linux/highmem.h>
18#include <linux/hrtimer.h>
19#include <linux/kernel.h>
Avi Kivityedf88412007-12-16 11:02:48 +020020#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080021#include <linux/module.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020022#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070023#include <linux/mod_devicetable.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080024#include <linux/mm.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080025#include <linux/sched.h>
Josh Poimboeufb2849092019-01-30 07:13:58 -060026#include <linux/sched/smt.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040028#include <linux/tboot.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080029#include <linux/trace_events.h>
Avi Kivitye4956062007-06-28 14:15:57 -040030
Sean Christopherson199b1182018-12-03 13:52:53 -080031#include <asm/apic.h>
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +020032#include <asm/asm.h>
Feng Wu28b835d2015-09-18 22:29:54 +080033#include <asm/cpu.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010034#include <asm/debugreg.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080035#include <asm/desc.h>
36#include <asm/fpu/internal.h>
37#include <asm/io.h>
Feng Wuefc64402015-09-18 22:29:51 +080038#include <asm/irq_remapping.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080039#include <asm/kexec.h>
40#include <asm/perf_event.h>
41#include <asm/mce.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070042#include <asm/mmu_context.h>
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010043#include <asm/mshyperv.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080044#include <asm/spec-ctrl.h>
45#include <asm/virtext.h>
46#include <asm/vmx.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080047
Sean Christopherson3077c192018-12-03 13:53:02 -080048#include "capabilities.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080049#include "cpuid.h"
Sean Christopherson4cebd742018-12-03 13:52:58 -080050#include "evmcs.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080051#include "irq.h"
52#include "kvm_cache_regs.h"
53#include "lapic.h"
54#include "mmu.h"
Sean Christopherson55d23752018-12-03 13:53:18 -080055#include "nested.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080056#include "ops.h"
Wei Huang25462f72015-06-19 15:45:05 +020057#include "pmu.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080058#include "trace.h"
Sean Christophersoncb1d4742018-12-03 13:53:04 -080059#include "vmcs.h"
Sean Christopherson609363c2018-12-03 13:53:05 -080060#include "vmcs12.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080061#include "vmx.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080062#include "x86.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030063
Avi Kivity6aa8b732006-12-10 02:21:36 -080064MODULE_AUTHOR("Qumranet");
65MODULE_LICENSE("GPL");
66
Josh Triplette9bda3b2012-03-20 23:33:51 -070067static const struct x86_cpu_id vmx_cpu_id[] = {
68 X86_FEATURE_MATCH(X86_FEATURE_VMX),
69 {}
70};
71MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
72
Sean Christopherson2c4fd912018-12-03 13:53:03 -080073bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020074module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080075
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010076static bool __read_mostly enable_vnmi = 1;
77module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);
78
Sean Christopherson2c4fd912018-12-03 13:53:03 -080079bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020080module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020081
Sean Christopherson2c4fd912018-12-03 13:53:03 -080082bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020083module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080084
Sean Christopherson2c4fd912018-12-03 13:53:03 -080085bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070086module_param_named(unrestricted_guest,
87 enable_unrestricted_guest, bool, S_IRUGO);
88
Sean Christopherson2c4fd912018-12-03 13:53:03 -080089bool __read_mostly enable_ept_ad_bits = 1;
Xudong Hao83c3a332012-05-28 19:33:35 +080090module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
91
Avi Kivitya27685c2012-06-12 20:30:18 +030092static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020093module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030094
Rusty Russell476bc002012-01-13 09:32:18 +103095static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030096module_param(fasteoi, bool, S_IRUGO);
97
Yang Zhang5a717852013-04-11 19:25:16 +080098static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080099module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +0800100
Nadav Har'El801d3422011-05-25 23:02:23 +0300101/*
102 * If nested=1, nested virtualization is supported, i.e., guests may use
103 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
104 * use VMX instructions.
105 */
Paolo Bonzini1e58e5e2018-10-17 00:55:22 +0200106static bool __read_mostly nested = 1;
Nadav Har'El801d3422011-05-25 23:02:23 +0300107module_param(nested, bool, S_IRUGO);
108
Wanpeng Li20300092014-12-02 19:14:59 +0800109static u64 __read_mostly host_xss;
110
Sean Christopherson2c4fd912018-12-03 13:53:03 -0800111bool __read_mostly enable_pml = 1;
Kai Huang843e4332015-01-28 10:54:28 +0800112module_param_named(pml, enable_pml, bool, S_IRUGO);
113
Paolo Bonzini6f2f8452019-05-20 15:34:35 +0200114static bool __read_mostly dump_invalid_vmcs = 0;
115module_param(dump_invalid_vmcs, bool, 0644);
116
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100117#define MSR_BITMAP_MODE_X2APIC 1
118#define MSR_BITMAP_MODE_X2APIC_APICV 2
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100119
Haozhong Zhang64903d62015-10-20 15:39:09 +0800120#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
121
Yunhong Jiang64672c92016-06-13 14:19:59 -0700122/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
123static int __read_mostly cpu_preemption_timer_multi;
124static bool __read_mostly enable_preemption_timer = 1;
125#ifdef CONFIG_X86_64
126module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
127#endif
128
Sean Christopherson3de63472018-07-13 08:42:30 -0700129#define KVM_VM_CR0_ALWAYS_OFF (X86_CR0_NW | X86_CR0_CD)
Sean Christopherson1706bd02018-03-05 12:04:38 -0800130#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
131#define KVM_VM_CR0_ALWAYS_ON \
132 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | \
133 X86_CR0_WP | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200134#define KVM_CR4_GUEST_OWNED_BITS \
135 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Yu Zhangfd8cb432017-08-24 20:27:56 +0800136 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200137
Sean Christopherson5dc1f042018-03-05 12:04:39 -0800138#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
Avi Kivitycdc0e242009-12-06 17:21:14 +0200139#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
140#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
141
Avi Kivity78ac8b42010-04-08 18:19:35 +0300142#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
143
Chao Pengbf8c55d2018-10-24 16:05:14 +0800144#define MSR_IA32_RTIT_STATUS_MASK (~(RTIT_STATUS_FILTEREN | \
145 RTIT_STATUS_CONTEXTEN | RTIT_STATUS_TRIGGEREN | \
146 RTIT_STATUS_ERROR | RTIT_STATUS_STOPPED | \
147 RTIT_STATUS_BYTECNT))
148
149#define MSR_IA32_RTIT_OUTPUT_BASE_MASK \
150 (~((1UL << cpuid_query_maxphyaddr(vcpu)) - 1) | 0x7f)
151
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800152/*
153 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
154 * ple_gap: upper bound on the amount of time between two successive
155 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500156 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800157 * ple_window: upper bound on the amount of time a guest is allowed to execute
158 * in a PAUSE loop. Tests indicate that most spinlocks are held for
159 * less than 2^12 cycles
160 * Time is measured based on a counter that runs at the same rate as the TSC,
161 * refer SDM volume 3b section 21.6.13 & 22.1.3.
162 */
Babu Mogerc8e88712018-03-16 16:37:24 -0400163static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
Luiz Capitulinoa87c99e2018-11-23 12:02:14 -0500164module_param(ple_gap, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200165
Babu Moger7fbc85a2018-03-16 16:37:22 -0400166static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
167module_param(ple_window, uint, 0444);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800168
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200169/* Default doubles per-vcpu window every exit. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400170static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400171module_param(ple_window_grow, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200172
173/* Default resets per-vcpu window every exit to ple_window. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400174static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400175module_param(ple_window_shrink, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200176
177/* Default is to compute the maximum so we can never overflow. */
Babu Moger7fbc85a2018-03-16 16:37:22 -0400178static unsigned int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
179module_param(ple_window_max, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200180
Chao Pengf99e3da2018-10-24 16:05:10 +0800181/* Default is SYSTEM mode, 1 for host-guest mode */
182int __read_mostly pt_mode = PT_MODE_SYSTEM;
183module_param(pt_mode, int, S_IRUGO);
184
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200185static DEFINE_STATIC_KEY_FALSE(vmx_l1d_should_flush);
Nicolai Stange427362a2018-07-21 22:25:00 +0200186static DEFINE_STATIC_KEY_FALSE(vmx_l1d_flush_cond);
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200187static DEFINE_MUTEX(vmx_l1d_flush_mutex);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200188
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200189/* Storage for pre module init parameter parsing */
190static enum vmx_l1d_flush_state __read_mostly vmentry_l1d_flush_param = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200191
192static const struct {
193 const char *option;
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200194 bool for_parse;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200195} vmentry_l1d_param[] = {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200196 [VMENTER_L1D_FLUSH_AUTO] = {"auto", true},
197 [VMENTER_L1D_FLUSH_NEVER] = {"never", true},
198 [VMENTER_L1D_FLUSH_COND] = {"cond", true},
199 [VMENTER_L1D_FLUSH_ALWAYS] = {"always", true},
200 [VMENTER_L1D_FLUSH_EPT_DISABLED] = {"EPT disabled", false},
201 [VMENTER_L1D_FLUSH_NOT_REQUIRED] = {"not required", false},
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200202};
203
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200204#define L1D_CACHE_ORDER 4
205static void *vmx_l1d_flush_pages;
206
207static int vmx_setup_l1d_flush(enum vmx_l1d_flush_state l1tf)
208{
209 struct page *page;
Nicolai Stange288d1522018-07-18 19:07:38 +0200210 unsigned int i;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200211
Waiman Long19a36d32019-08-26 15:30:23 -0400212 if (!boot_cpu_has_bug(X86_BUG_L1TF)) {
213 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
214 return 0;
215 }
216
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200217 if (!enable_ept) {
218 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_EPT_DISABLED;
219 return 0;
220 }
221
Yi Wangd806afa2018-08-16 13:42:39 +0800222 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES)) {
223 u64 msr;
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200224
Yi Wangd806afa2018-08-16 13:42:39 +0800225 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, msr);
226 if (msr & ARCH_CAP_SKIP_VMENTRY_L1DFLUSH) {
227 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
228 return 0;
229 }
230 }
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200231
Jiri Kosinad90a7a02018-07-13 16:23:25 +0200232 /* If set to auto use the default l1tf mitigation method */
233 if (l1tf == VMENTER_L1D_FLUSH_AUTO) {
234 switch (l1tf_mitigation) {
235 case L1TF_MITIGATION_OFF:
236 l1tf = VMENTER_L1D_FLUSH_NEVER;
237 break;
238 case L1TF_MITIGATION_FLUSH_NOWARN:
239 case L1TF_MITIGATION_FLUSH:
240 case L1TF_MITIGATION_FLUSH_NOSMT:
241 l1tf = VMENTER_L1D_FLUSH_COND;
242 break;
243 case L1TF_MITIGATION_FULL:
244 case L1TF_MITIGATION_FULL_FORCE:
245 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
246 break;
247 }
248 } else if (l1tf_mitigation == L1TF_MITIGATION_FULL_FORCE) {
249 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
250 }
251
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200252 if (l1tf != VMENTER_L1D_FLUSH_NEVER && !vmx_l1d_flush_pages &&
253 !boot_cpu_has(X86_FEATURE_FLUSH_L1D)) {
Ben Gardon41836832019-02-11 11:02:52 -0800254 /*
255 * This allocation for vmx_l1d_flush_pages is not tied to a VM
256 * lifetime and so should not be charged to a memcg.
257 */
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200258 page = alloc_pages(GFP_KERNEL, L1D_CACHE_ORDER);
259 if (!page)
260 return -ENOMEM;
261 vmx_l1d_flush_pages = page_address(page);
Nicolai Stange288d1522018-07-18 19:07:38 +0200262
263 /*
264 * Initialize each page with a different pattern in
265 * order to protect against KSM in the nested
266 * virtualization case.
267 */
268 for (i = 0; i < 1u << L1D_CACHE_ORDER; ++i) {
269 memset(vmx_l1d_flush_pages + i * PAGE_SIZE, i + 1,
270 PAGE_SIZE);
271 }
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200272 }
273
274 l1tf_vmx_mitigation = l1tf;
275
Thomas Gleixner895ae472018-07-13 16:23:22 +0200276 if (l1tf != VMENTER_L1D_FLUSH_NEVER)
277 static_branch_enable(&vmx_l1d_should_flush);
278 else
279 static_branch_disable(&vmx_l1d_should_flush);
Thomas Gleixner4c6523e2018-07-13 16:23:20 +0200280
Nicolai Stange427362a2018-07-21 22:25:00 +0200281 if (l1tf == VMENTER_L1D_FLUSH_COND)
282 static_branch_enable(&vmx_l1d_flush_cond);
Thomas Gleixner895ae472018-07-13 16:23:22 +0200283 else
Nicolai Stange427362a2018-07-21 22:25:00 +0200284 static_branch_disable(&vmx_l1d_flush_cond);
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200285 return 0;
286}
287
288static int vmentry_l1d_flush_parse(const char *s)
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200289{
290 unsigned int i;
291
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200292 if (s) {
293 for (i = 0; i < ARRAY_SIZE(vmentry_l1d_param); i++) {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200294 if (vmentry_l1d_param[i].for_parse &&
295 sysfs_streq(s, vmentry_l1d_param[i].option))
296 return i;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200297 }
298 }
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200299 return -EINVAL;
300}
301
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200302static int vmentry_l1d_flush_set(const char *s, const struct kernel_param *kp)
303{
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200304 int l1tf, ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200305
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200306 l1tf = vmentry_l1d_flush_parse(s);
307 if (l1tf < 0)
308 return l1tf;
309
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200310 if (!boot_cpu_has(X86_BUG_L1TF))
311 return 0;
312
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200313 /*
314 * Has vmx_init() run already? If not then this is the pre init
315 * parameter parsing. In that case just store the value and let
316 * vmx_init() do the proper setup after enable_ept has been
317 * established.
318 */
319 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_AUTO) {
320 vmentry_l1d_flush_param = l1tf;
321 return 0;
322 }
323
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200324 mutex_lock(&vmx_l1d_flush_mutex);
325 ret = vmx_setup_l1d_flush(l1tf);
326 mutex_unlock(&vmx_l1d_flush_mutex);
327 return ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200328}
329
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200330static int vmentry_l1d_flush_get(char *s, const struct kernel_param *kp)
331{
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200332 if (WARN_ON_ONCE(l1tf_vmx_mitigation >= ARRAY_SIZE(vmentry_l1d_param)))
333 return sprintf(s, "???\n");
334
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200335 return sprintf(s, "%s\n", vmentry_l1d_param[l1tf_vmx_mitigation].option);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200336}
337
338static const struct kernel_param_ops vmentry_l1d_flush_ops = {
339 .set = vmentry_l1d_flush_set,
340 .get = vmentry_l1d_flush_get,
341};
Thomas Gleixner895ae472018-07-13 16:23:22 +0200342module_param_cb(vmentry_l1d_flush, &vmentry_l1d_flush_ops, NULL, 0644);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200343
Gleb Natapovd99e4152012-12-20 16:57:45 +0200344static bool guest_state_valid(struct kvm_vcpu *vcpu);
345static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yi Wang1e4329ee2018-11-08 11:22:21 +0800346static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Ashok Raj15d45072018-02-01 22:59:43 +0100347 u32 msr, int type);
Avi Kivity75880a02007-06-20 11:20:04 +0300348
Sean Christopherson453eafb2018-12-20 12:25:17 -0800349void vmx_vmexit(void);
350
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700351#define vmx_insn_failed(fmt...) \
352do { \
353 WARN_ONCE(1, fmt); \
354 pr_warn_ratelimited(fmt); \
355} while (0)
356
Sean Christopherson6e202092019-07-19 13:41:08 -0700357asmlinkage void vmread_error(unsigned long field, bool fault)
358{
359 if (fault)
360 kvm_spurious_fault();
361 else
362 vmx_insn_failed("kvm: vmread failed: field=%lx\n", field);
363}
364
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700365noinline void vmwrite_error(unsigned long field, unsigned long value)
366{
367 vmx_insn_failed("kvm: vmwrite failed: field=%lx val=%lx err=%d\n",
368 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
369}
370
371noinline void vmclear_error(struct vmcs *vmcs, u64 phys_addr)
372{
373 vmx_insn_failed("kvm: vmclear failed: %p/%llx\n", vmcs, phys_addr);
374}
375
376noinline void vmptrld_error(struct vmcs *vmcs, u64 phys_addr)
377{
378 vmx_insn_failed("kvm: vmptrld failed: %p/%llx\n", vmcs, phys_addr);
379}
380
381noinline void invvpid_error(unsigned long ext, u16 vpid, gva_t gva)
382{
383 vmx_insn_failed("kvm: invvpid failed: ext=0x%lx vpid=%u gva=0x%lx\n",
384 ext, vpid, gva);
385}
386
387noinline void invept_error(unsigned long ext, u64 eptp, gpa_t gpa)
388{
389 vmx_insn_failed("kvm: invept failed: ext=0x%lx eptp=%llx gpa=0x%llx\n",
390 ext, eptp, gpa);
391}
392
Avi Kivity6aa8b732006-12-10 02:21:36 -0800393static DEFINE_PER_CPU(struct vmcs *, vmxarea);
Sean Christopherson75edce82018-12-03 13:53:06 -0800394DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300395/*
396 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
397 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
398 */
399static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800400
Feng Wubf9f6ac2015-09-18 22:29:55 +0800401/*
402 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
403 * can find which vCPU should be waken up.
404 */
405static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
406static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
407
Sheng Yang2384d2b2008-01-17 15:14:33 +0800408static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
409static DEFINE_SPINLOCK(vmx_vpid_lock);
410
Sean Christopherson3077c192018-12-03 13:53:02 -0800411struct vmcs_config vmcs_config;
412struct vmx_capability vmx_capability;
Sheng Yangd56f5462008-04-25 10:13:16 +0800413
Avi Kivity6aa8b732006-12-10 02:21:36 -0800414#define VMX_SEGMENT_FIELD(seg) \
415 [VCPU_SREG_##seg] = { \
416 .selector = GUEST_##seg##_SELECTOR, \
417 .base = GUEST_##seg##_BASE, \
418 .limit = GUEST_##seg##_LIMIT, \
419 .ar_bytes = GUEST_##seg##_AR_BYTES, \
420 }
421
Mathias Krause772e0312012-08-30 01:30:19 +0200422static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800423 unsigned selector;
424 unsigned base;
425 unsigned limit;
426 unsigned ar_bytes;
427} kvm_vmx_segment_fields[] = {
428 VMX_SEGMENT_FIELD(CS),
429 VMX_SEGMENT_FIELD(DS),
430 VMX_SEGMENT_FIELD(ES),
431 VMX_SEGMENT_FIELD(FS),
432 VMX_SEGMENT_FIELD(GS),
433 VMX_SEGMENT_FIELD(SS),
434 VMX_SEGMENT_FIELD(TR),
435 VMX_SEGMENT_FIELD(LDTR),
436};
437
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800438u64 host_efer;
Sean Christopherson23420802019-04-19 22:50:57 -0700439static unsigned long host_idt_base;
Avi Kivity26bb0982009-09-07 11:14:12 +0300440
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300441/*
Jim Mattson898a8112018-12-05 15:28:59 -0800442 * Though SYSCALL is only supported in 64-bit mode on Intel CPUs, kvm
443 * will emulate SYSCALL in legacy mode if the vendor string in guest
444 * CPUID.0:{EBX,ECX,EDX} is "AuthenticAMD" or "AMDisbetter!" To
445 * support this emulation, IA32_STAR must always be included in
446 * vmx_msr_index[], even in i386 builds.
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300447 */
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800448const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800449#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300450 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800451#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400452 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800453};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800454
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100455#if IS_ENABLED(CONFIG_HYPERV)
456static bool __read_mostly enlightened_vmcs = true;
457module_param(enlightened_vmcs, bool, 0444);
458
Tianyu Lan877ad952018-07-19 08:40:23 +0000459/* check_ept_pointer() should be under protection of ept_pointer_lock. */
460static void check_ept_pointer_match(struct kvm *kvm)
461{
462 struct kvm_vcpu *vcpu;
463 u64 tmp_eptp = INVALID_PAGE;
464 int i;
465
466 kvm_for_each_vcpu(i, vcpu, kvm) {
467 if (!VALID_PAGE(tmp_eptp)) {
468 tmp_eptp = to_vmx(vcpu)->ept_pointer;
469 } else if (tmp_eptp != to_vmx(vcpu)->ept_pointer) {
470 to_kvm_vmx(kvm)->ept_pointers_match
471 = EPT_POINTERS_MISMATCH;
472 return;
473 }
474 }
475
476 to_kvm_vmx(kvm)->ept_pointers_match = EPT_POINTERS_MATCH;
477}
478
Yi Wang8997f652019-01-21 15:27:05 +0800479static int kvm_fill_hv_flush_list_func(struct hv_guest_mapping_flush_list *flush,
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800480 void *data)
481{
482 struct kvm_tlb_range *range = data;
483
484 return hyperv_fill_flush_guest_mapping_list(flush, range->start_gfn,
485 range->pages);
486}
487
488static inline int __hv_remote_flush_tlb_with_range(struct kvm *kvm,
489 struct kvm_vcpu *vcpu, struct kvm_tlb_range *range)
490{
491 u64 ept_pointer = to_vmx(vcpu)->ept_pointer;
492
493 /*
494 * FLUSH_GUEST_PHYSICAL_ADDRESS_SPACE hypercall needs address
495 * of the base of EPT PML4 table, strip off EPT configuration
496 * information.
497 */
498 if (range)
499 return hyperv_flush_guest_mapping_range(ept_pointer & PAGE_MASK,
500 kvm_fill_hv_flush_list_func, (void *)range);
501 else
502 return hyperv_flush_guest_mapping(ept_pointer & PAGE_MASK);
503}
504
505static int hv_remote_flush_tlb_with_range(struct kvm *kvm,
506 struct kvm_tlb_range *range)
Tianyu Lan877ad952018-07-19 08:40:23 +0000507{
Lan Tianyua5c214d2018-10-13 22:54:05 +0800508 struct kvm_vcpu *vcpu;
Lan Tianyub7c1c222019-01-04 15:20:44 +0800509 int ret = 0, i;
Tianyu Lan877ad952018-07-19 08:40:23 +0000510
511 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
512
513 if (to_kvm_vmx(kvm)->ept_pointers_match == EPT_POINTERS_CHECK)
514 check_ept_pointer_match(kvm);
515
516 if (to_kvm_vmx(kvm)->ept_pointers_match != EPT_POINTERS_MATCH) {
Lan Tianyu53963a72018-12-06 15:34:36 +0800517 kvm_for_each_vcpu(i, vcpu, kvm) {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800518 /* If ept_pointer is invalid pointer, bypass flush request. */
519 if (VALID_PAGE(to_vmx(vcpu)->ept_pointer))
520 ret |= __hv_remote_flush_tlb_with_range(
521 kvm, vcpu, range);
Lan Tianyu53963a72018-12-06 15:34:36 +0800522 }
Lan Tianyua5c214d2018-10-13 22:54:05 +0800523 } else {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800524 ret = __hv_remote_flush_tlb_with_range(kvm,
525 kvm_get_vcpu(kvm, 0), range);
Tianyu Lan877ad952018-07-19 08:40:23 +0000526 }
Tianyu Lan877ad952018-07-19 08:40:23 +0000527
Tianyu Lan877ad952018-07-19 08:40:23 +0000528 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
529 return ret;
530}
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800531static int hv_remote_flush_tlb(struct kvm *kvm)
532{
533 return hv_remote_flush_tlb_with_range(kvm, NULL);
534}
535
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800536static int hv_enable_direct_tlbflush(struct kvm_vcpu *vcpu)
537{
538 struct hv_enlightened_vmcs *evmcs;
539 struct hv_partition_assist_pg **p_hv_pa_pg =
540 &vcpu->kvm->arch.hyperv.hv_pa_pg;
541 /*
542 * Synthetic VM-Exit is not enabled in current code and so All
543 * evmcs in singe VM shares same assist page.
544 */
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200545 if (!*p_hv_pa_pg)
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800546 *p_hv_pa_pg = kzalloc(PAGE_SIZE, GFP_KERNEL);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200547
548 if (!*p_hv_pa_pg)
549 return -ENOMEM;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800550
551 evmcs = (struct hv_enlightened_vmcs *)to_vmx(vcpu)->loaded_vmcs->vmcs;
552
553 evmcs->partition_assist_page =
554 __pa(*p_hv_pa_pg);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200555 evmcs->hv_vm_id = (unsigned long)vcpu->kvm;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800556 evmcs->hv_enlightenments_control.nested_flush_hypercall = 1;
557
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800558 return 0;
559}
560
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100561#endif /* IS_ENABLED(CONFIG_HYPERV) */
562
Yunhong Jiang64672c92016-06-13 14:19:59 -0700563/*
564 * Comment's format: document - errata name - stepping - processor name.
565 * Refer from
566 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
567 */
568static u32 vmx_preemption_cpu_tfms[] = {
569/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
5700x000206E6,
571/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
572/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
573/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
5740x00020652,
575/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
5760x00020655,
577/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
578/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
579/*
580 * 320767.pdf - AAP86 - B1 -
581 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
582 */
5830x000106E5,
584/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
5850x000106A0,
586/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
5870x000106A1,
588/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
5890x000106A4,
590 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
591 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
592 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
5930x000106A5,
Wei Huang3d82c562018-12-03 14:13:32 -0600594 /* Xeon E3-1220 V2 */
5950x000306A8,
Yunhong Jiang64672c92016-06-13 14:19:59 -0700596};
597
598static inline bool cpu_has_broken_vmx_preemption_timer(void)
599{
600 u32 eax = cpuid_eax(0x00000001), i;
601
602 /* Clear the reserved bits */
603 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +0000604 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -0700605 if (eax == vmx_preemption_cpu_tfms[i])
606 return true;
607
608 return false;
609}
610
Paolo Bonzini35754c92015-07-29 12:05:37 +0200611static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800612{
Paolo Bonzini35754c92015-07-29 12:05:37 +0200613 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800614}
615
Sheng Yang04547152009-04-01 15:52:31 +0800616static inline bool report_flexpriority(void)
617{
618 return flexpriority_enabled;
619}
620
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800621static inline int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -0800622{
623 int i;
624
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400625 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +0300626 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300627 return i;
628 return -1;
629}
630
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800631struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300632{
633 int i;
634
Rusty Russell8b9cf982007-07-30 16:31:43 +1000635 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300636 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400637 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000638 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800639}
640
Sean Christopherson7c97fcb2018-12-03 13:53:17 -0800641void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
642{
643 vmcs_clear(loaded_vmcs->vmcs);
644 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
645 vmcs_clear(loaded_vmcs->shadow_vmcs);
646 loaded_vmcs->cpu = -1;
647 loaded_vmcs->launched = 0;
648}
649
Dave Young2965faa2015-09-09 15:38:55 -0700650#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800651/*
652 * This bitmap is used to indicate whether the vmclear
653 * operation is enabled on all cpus. All disabled by
654 * default.
655 */
656static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
657
658static inline void crash_enable_local_vmclear(int cpu)
659{
660 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
661}
662
663static inline void crash_disable_local_vmclear(int cpu)
664{
665 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
666}
667
668static inline int crash_local_vmclear_enabled(int cpu)
669{
670 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
671}
672
673static void crash_vmclear_local_loaded_vmcss(void)
674{
675 int cpu = raw_smp_processor_id();
676 struct loaded_vmcs *v;
677
678 if (!crash_local_vmclear_enabled(cpu))
679 return;
680
681 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
682 loaded_vmcss_on_cpu_link)
683 vmcs_clear(v->vmcs);
684}
685#else
686static inline void crash_enable_local_vmclear(int cpu) { }
687static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -0700688#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800689
Nadav Har'Eld462b812011-05-24 15:26:10 +0300690static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800691{
Nadav Har'Eld462b812011-05-24 15:26:10 +0300692 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -0800693 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -0800694
Nadav Har'Eld462b812011-05-24 15:26:10 +0300695 if (loaded_vmcs->cpu != cpu)
696 return; /* vcpu migration can race with cpu offline */
697 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800698 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800699 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300700 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800701
702 /*
703 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
704 * is before setting loaded_vmcs->vcpu to -1 which is done in
705 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
706 * then adds the vmcs into percpu list before it is deleted.
707 */
708 smp_wmb();
709
Nadav Har'Eld462b812011-05-24 15:26:10 +0300710 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800711 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800712}
713
Sean Christopherson89b0c9f2018-12-03 13:53:07 -0800714void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800715{
Xiao Guangronge6c7d322012-11-28 20:53:15 +0800716 int cpu = loaded_vmcs->cpu;
717
718 if (cpu != -1)
719 smp_call_function_single(cpu,
720 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800721}
722
Avi Kivity2fb92db2011-04-27 19:42:18 +0300723static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
724 unsigned field)
725{
726 bool ret;
727 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
728
Sean Christophersoncb3c1e22019-09-27 14:45:22 -0700729 if (!kvm_register_is_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS)) {
730 kvm_register_mark_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS);
Avi Kivity2fb92db2011-04-27 19:42:18 +0300731 vmx->segment_cache.bitmask = 0;
732 }
733 ret = vmx->segment_cache.bitmask & mask;
734 vmx->segment_cache.bitmask |= mask;
735 return ret;
736}
737
738static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
739{
740 u16 *p = &vmx->segment_cache.seg[seg].selector;
741
742 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
743 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
744 return *p;
745}
746
747static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
748{
749 ulong *p = &vmx->segment_cache.seg[seg].base;
750
751 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
752 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
753 return *p;
754}
755
756static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
757{
758 u32 *p = &vmx->segment_cache.seg[seg].limit;
759
760 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
761 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
762 return *p;
763}
764
765static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
766{
767 u32 *p = &vmx->segment_cache.seg[seg].ar;
768
769 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
770 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
771 return *p;
772}
773
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800774void update_exception_bitmap(struct kvm_vcpu *vcpu)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300775{
776 u32 eb;
777
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100778 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -0800779 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Liran Alon9e869482018-03-12 13:12:51 +0200780 /*
781 * Guest access to VMware backdoor ports could legitimately
782 * trigger #GP because of TSS I/O permission bitmap.
783 * We intercept those #GP and allow access to them anyway
784 * as VMware does.
785 */
786 if (enable_vmware_backdoor)
787 eb |= (1u << GP_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100788 if ((vcpu->guest_debug &
789 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
790 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
791 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300792 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300793 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +0200794 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +0800795 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Nadav Har'El36cf24e2011-05-25 23:15:08 +0300796
797 /* When we are running a nested L2 guest and L1 specified for it a
798 * certain exception bitmap, we must trap the same exceptions and pass
799 * them to L1. When running L2, we will only handle the exceptions
800 * specified above if L1 did not want them.
801 */
802 if (is_guest_mode(vcpu))
803 eb |= get_vmcs12(vcpu)->exception_bitmap;
804
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300805 vmcs_write32(EXCEPTION_BITMAP, eb);
806}
807
Ashok Raj15d45072018-02-01 22:59:43 +0100808/*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100809 * Check if MSR is intercepted for currently loaded MSR bitmap.
810 */
811static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
812{
813 unsigned long *msr_bitmap;
814 int f = sizeof(unsigned long);
815
816 if (!cpu_has_vmx_msr_bitmap())
817 return true;
818
819 msr_bitmap = to_vmx(vcpu)->loaded_vmcs->msr_bitmap;
820
821 if (msr <= 0x1fff) {
822 return !!test_bit(msr, msr_bitmap + 0x800 / f);
823 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
824 msr &= 0x1fff;
825 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
826 }
827
828 return true;
829}
830
Gleb Natapov2961e8762013-11-25 15:37:13 +0200831static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
832 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200833{
Gleb Natapov2961e8762013-11-25 15:37:13 +0200834 vm_entry_controls_clearbit(vmx, entry);
835 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200836}
837
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400838static int find_msr(struct vmx_msrs *m, unsigned int msr)
839{
840 unsigned int i;
841
842 for (i = 0; i < m->nr; ++i) {
843 if (m->val[i].index == msr)
844 return i;
845 }
846 return -ENOENT;
847}
848
Avi Kivity61d2ef22010-04-28 16:40:38 +0300849static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
850{
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400851 int i;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300852 struct msr_autoload *m = &vmx->msr_autoload;
853
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200854 switch (msr) {
855 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800856 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200857 clear_atomic_switch_msr_special(vmx,
858 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200859 VM_EXIT_LOAD_IA32_EFER);
860 return;
861 }
862 break;
863 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800864 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200865 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200866 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
867 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
868 return;
869 }
870 break;
Avi Kivity110312c2010-12-21 12:54:20 +0200871 }
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400872 i = find_msr(&m->guest, msr);
873 if (i < 0)
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400874 goto skip_guest;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400875 --m->guest.nr;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400876 m->guest.val[i] = m->guest.val[m->guest.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400877 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Avi Kivity110312c2010-12-21 12:54:20 +0200878
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400879skip_guest:
880 i = find_msr(&m->host, msr);
881 if (i < 0)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300882 return;
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400883
884 --m->host.nr;
885 m->host.val[i] = m->host.val[m->host.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400886 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300887}
888
Gleb Natapov2961e8762013-11-25 15:37:13 +0200889static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
890 unsigned long entry, unsigned long exit,
891 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
892 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200893{
894 vmcs_write64(guest_val_vmcs, guest_val);
Sean Christopherson5a5e8a12018-09-26 09:23:56 -0700895 if (host_val_vmcs != HOST_IA32_EFER)
896 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +0200897 vm_entry_controls_setbit(vmx, entry);
898 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200899}
900
Avi Kivity61d2ef22010-04-28 16:40:38 +0300901static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400902 u64 guest_val, u64 host_val, bool entry_only)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300903{
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400904 int i, j = 0;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300905 struct msr_autoload *m = &vmx->msr_autoload;
906
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200907 switch (msr) {
908 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800909 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200910 add_atomic_switch_msr_special(vmx,
911 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200912 VM_EXIT_LOAD_IA32_EFER,
913 GUEST_IA32_EFER,
914 HOST_IA32_EFER,
915 guest_val, host_val);
916 return;
917 }
918 break;
919 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800920 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200921 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200922 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
923 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
924 GUEST_IA32_PERF_GLOBAL_CTRL,
925 HOST_IA32_PERF_GLOBAL_CTRL,
926 guest_val, host_val);
927 return;
928 }
929 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +0100930 case MSR_IA32_PEBS_ENABLE:
931 /* PEBS needs a quiescent period after being disabled (to write
932 * a record). Disabling PEBS through VMX MSR swapping doesn't
933 * provide that period, so a CPU could write host's record into
934 * guest's memory.
935 */
936 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +0200937 }
938
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400939 i = find_msr(&m->guest, msr);
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400940 if (!entry_only)
941 j = find_msr(&m->host, msr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300942
Xiaoyao Li98ae70c2019-02-14 12:08:58 +0800943 if ((i < 0 && m->guest.nr == NR_AUTOLOAD_MSRS) ||
944 (j < 0 && m->host.nr == NR_AUTOLOAD_MSRS)) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +0200945 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +0200946 "Can't add msr %x\n", msr);
947 return;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300948 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400949 if (i < 0) {
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400950 i = m->guest.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400951 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400952 }
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400953 m->guest.val[i].index = msr;
954 m->guest.val[i].value = guest_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300955
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400956 if (entry_only)
957 return;
958
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400959 if (j < 0) {
960 j = m->host.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400961 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300962 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400963 m->host.val[j].index = msr;
964 m->host.val[j].value = host_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300965}
966
Avi Kivity92c0d902009-10-29 11:00:16 +0200967static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +0300968{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100969 u64 guest_efer = vmx->vcpu.arch.efer;
970 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +0300971
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100972 if (!enable_ept) {
973 /*
974 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
975 * host CPUID is more efficient than testing guest CPUID
976 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
977 */
978 if (boot_cpu_has(X86_FEATURE_SMEP))
979 guest_efer |= EFER_NX;
980 else if (!(guest_efer & EFER_NX))
981 ignore_bits |= EFER_NX;
982 }
Roel Kluin3a34a882009-08-04 02:08:45 -0700983
Avi Kivity51c6cf62007-08-29 03:48:05 +0300984 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100985 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +0300986 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100987 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +0300988#ifdef CONFIG_X86_64
989 ignore_bits |= EFER_LMA | EFER_LME;
990 /* SCE is meaningful only in long mode on Intel */
991 if (guest_efer & EFER_LMA)
992 ignore_bits &= ~(u64)EFER_SCE;
993#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +0300994
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800995 /*
996 * On EPT, we can't emulate NX, so we must switch EFER atomically.
997 * On CPUs that support "load IA32_EFER", always switch EFER
998 * atomically, since it's faster than switching it manually.
999 */
Sean Christophersonc73da3f2018-12-03 13:53:00 -08001000 if (cpu_has_load_ia32_efer() ||
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08001001 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03001002 if (!(guest_efer & EFER_LMA))
1003 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08001004 if (guest_efer != host_efer)
1005 add_atomic_switch_msr(vmx, MSR_EFER,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04001006 guest_efer, host_efer, false);
Sean Christopherson02343cf2018-09-26 09:23:43 -07001007 else
1008 clear_atomic_switch_msr(vmx, MSR_EFER);
Avi Kivity84ad33e2010-04-28 16:42:29 +03001009 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001010 } else {
Sean Christopherson02343cf2018-09-26 09:23:43 -07001011 clear_atomic_switch_msr(vmx, MSR_EFER);
1012
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001013 guest_efer &= ~ignore_bits;
1014 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001015
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001016 vmx->guest_msrs[efer_offset].data = guest_efer;
1017 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
1018
1019 return true;
1020 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03001021}
1022
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001023#ifdef CONFIG_X86_32
1024/*
1025 * On 32-bit kernels, VM exits still load the FS and GS bases from the
1026 * VMCS rather than the segment table. KVM uses this helper to figure
1027 * out the current bases to poke them into the VMCS before entry.
1028 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001029static unsigned long segment_base(u16 selector)
1030{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001031 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001032 unsigned long v;
1033
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001034 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001035 return 0;
1036
Thomas Garnier45fc8752017-03-14 10:05:08 -07001037 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001038
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001039 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001040 u16 ldt_selector = kvm_read_ldt();
1041
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001042 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001043 return 0;
1044
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001045 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001046 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001047 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001048 return v;
1049}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001050#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001051
Chao Peng2ef444f2018-10-24 16:05:12 +08001052static inline void pt_load_msr(struct pt_ctx *ctx, u32 addr_range)
1053{
1054 u32 i;
1055
1056 wrmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1057 wrmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1058 wrmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1059 wrmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1060 for (i = 0; i < addr_range; i++) {
1061 wrmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1062 wrmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1063 }
1064}
1065
1066static inline void pt_save_msr(struct pt_ctx *ctx, u32 addr_range)
1067{
1068 u32 i;
1069
1070 rdmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1071 rdmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1072 rdmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1073 rdmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1074 for (i = 0; i < addr_range; i++) {
1075 rdmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1076 rdmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1077 }
1078}
1079
1080static void pt_guest_enter(struct vcpu_vmx *vmx)
1081{
1082 if (pt_mode == PT_MODE_SYSTEM)
1083 return;
1084
Chao Peng2ef444f2018-10-24 16:05:12 +08001085 /*
Chao Pengb08c2892018-10-24 16:05:15 +08001086 * GUEST_IA32_RTIT_CTL is already set in the VMCS.
1087 * Save host state before VM entry.
Chao Peng2ef444f2018-10-24 16:05:12 +08001088 */
Chao Pengb08c2892018-10-24 16:05:15 +08001089 rdmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
Chao Peng2ef444f2018-10-24 16:05:12 +08001090 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1091 wrmsrl(MSR_IA32_RTIT_CTL, 0);
1092 pt_save_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1093 pt_load_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1094 }
1095}
1096
1097static void pt_guest_exit(struct vcpu_vmx *vmx)
1098{
1099 if (pt_mode == PT_MODE_SYSTEM)
1100 return;
1101
1102 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1103 pt_save_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1104 pt_load_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1105 }
1106
1107 /* Reload host state (IA32_RTIT_CTL will be cleared on VM exit). */
1108 wrmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
1109}
1110
Sean Christopherson13b964a2019-05-07 09:06:31 -07001111void vmx_set_host_fs_gs(struct vmcs_host_state *host, u16 fs_sel, u16 gs_sel,
1112 unsigned long fs_base, unsigned long gs_base)
1113{
1114 if (unlikely(fs_sel != host->fs_sel)) {
1115 if (!(fs_sel & 7))
1116 vmcs_write16(HOST_FS_SELECTOR, fs_sel);
1117 else
1118 vmcs_write16(HOST_FS_SELECTOR, 0);
1119 host->fs_sel = fs_sel;
1120 }
1121 if (unlikely(gs_sel != host->gs_sel)) {
1122 if (!(gs_sel & 7))
1123 vmcs_write16(HOST_GS_SELECTOR, gs_sel);
1124 else
1125 vmcs_write16(HOST_GS_SELECTOR, 0);
1126 host->gs_sel = gs_sel;
1127 }
1128 if (unlikely(fs_base != host->fs_base)) {
1129 vmcs_writel(HOST_FS_BASE, fs_base);
1130 host->fs_base = fs_base;
1131 }
1132 if (unlikely(gs_base != host->gs_base)) {
1133 vmcs_writel(HOST_GS_BASE, gs_base);
1134 host->gs_base = gs_base;
1135 }
1136}
1137
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001138void vmx_prepare_switch_to_guest(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001139{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001140 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersond7ee0392018-07-23 12:32:47 -07001141 struct vmcs_host_state *host_state;
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001142#ifdef CONFIG_X86_64
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01001143 int cpu = raw_smp_processor_id();
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001144#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001145 unsigned long fs_base, gs_base;
1146 u16 fs_sel, gs_sel;
Avi Kivity26bb0982009-09-07 11:14:12 +03001147 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001148
Sean Christophersond264ee02018-08-27 15:21:12 -07001149 vmx->req_immediate_exit = false;
1150
Liran Alonf48b4712018-11-20 18:03:25 +02001151 /*
1152 * Note that guest MSRs to be saved/restored can also be changed
1153 * when guest state is loaded. This happens when guest transitions
1154 * to/from long-mode by setting MSR_EFER.LMA.
1155 */
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001156 if (!vmx->guest_msrs_ready) {
1157 vmx->guest_msrs_ready = true;
Liran Alonf48b4712018-11-20 18:03:25 +02001158 for (i = 0; i < vmx->save_nmsrs; ++i)
1159 kvm_set_shared_msr(vmx->guest_msrs[i].index,
1160 vmx->guest_msrs[i].data,
1161 vmx->guest_msrs[i].mask);
1162
1163 }
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001164 if (vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001165 return;
1166
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001167 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001168
Avi Kivity33ed6322007-05-02 16:54:03 +03001169 /*
1170 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1171 * allow segment selectors with cpl > 0 or ti == 1.
1172 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07001173 host_state->ldt_sel = kvm_read_ldt();
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01001174
1175#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001176 savesegment(ds, host_state->ds_sel);
1177 savesegment(es, host_state->es_sel);
Sean Christophersone368b872018-07-23 12:32:41 -07001178
1179 gs_base = cpu_kernelmode_gs_base(cpu);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001180 if (likely(is_64bit_mm(current->mm))) {
1181 save_fsgs_for_kvm();
Sean Christophersone368b872018-07-23 12:32:41 -07001182 fs_sel = current->thread.fsindex;
1183 gs_sel = current->thread.gsindex;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001184 fs_base = current->thread.fsbase;
Sean Christophersone368b872018-07-23 12:32:41 -07001185 vmx->msr_host_kernel_gs_base = current->thread.gsbase;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001186 } else {
Sean Christophersone368b872018-07-23 12:32:41 -07001187 savesegment(fs, fs_sel);
1188 savesegment(gs, gs_sel);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001189 fs_base = read_msr(MSR_FS_BASE);
Sean Christophersone368b872018-07-23 12:32:41 -07001190 vmx->msr_host_kernel_gs_base = read_msr(MSR_KERNEL_GS_BASE);
Avi Kivity33ed6322007-05-02 16:54:03 +03001191 }
1192
Paolo Bonzini4679b612018-09-24 17:23:01 +02001193 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity33ed6322007-05-02 16:54:03 +03001194#else
Sean Christophersone368b872018-07-23 12:32:41 -07001195 savesegment(fs, fs_sel);
1196 savesegment(gs, gs_sel);
1197 fs_base = segment_base(fs_sel);
1198 gs_base = segment_base(gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001199#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001200
Sean Christopherson13b964a2019-05-07 09:06:31 -07001201 vmx_set_host_fs_gs(host_state, fs_sel, gs_sel, fs_base, gs_base);
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001202 vmx->guest_state_loaded = true;
Avi Kivity33ed6322007-05-02 16:54:03 +03001203}
1204
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001205static void vmx_prepare_switch_to_host(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001206{
Sean Christophersond7ee0392018-07-23 12:32:47 -07001207 struct vmcs_host_state *host_state;
1208
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001209 if (!vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001210 return;
1211
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001212 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001213
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001214 ++vmx->vcpu.stat.host_state_reload;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001215
Avi Kivityc8770e72010-11-11 12:37:26 +02001216#ifdef CONFIG_X86_64
Paolo Bonzini4679b612018-09-24 17:23:01 +02001217 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivityc8770e72010-11-11 12:37:26 +02001218#endif
Sean Christophersond7ee0392018-07-23 12:32:47 -07001219 if (host_state->ldt_sel || (host_state->gs_sel & 7)) {
1220 kvm_load_ldt(host_state->ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001221#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001222 load_gs_index(host_state->gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001223#else
Sean Christophersond7ee0392018-07-23 12:32:47 -07001224 loadsegment(gs, host_state->gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001225#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001226 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07001227 if (host_state->fs_sel & 7)
1228 loadsegment(fs, host_state->fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001229#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001230 if (unlikely(host_state->ds_sel | host_state->es_sel)) {
1231 loadsegment(ds, host_state->ds_sel);
1232 loadsegment(es, host_state->es_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001233 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001234#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001235 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001236#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001237 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001238#endif
Thomas Garnier45fc8752017-03-14 10:05:08 -07001239 load_fixmap_gdt(raw_smp_processor_id());
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001240 vmx->guest_state_loaded = false;
1241 vmx->guest_msrs_ready = false;
Avi Kivity33ed6322007-05-02 16:54:03 +03001242}
1243
Sean Christopherson678e3152018-07-23 12:32:43 -07001244#ifdef CONFIG_X86_64
1245static u64 vmx_read_guest_kernel_gs_base(struct vcpu_vmx *vmx)
Avi Kivitya9b21b62008-06-24 11:48:49 +03001246{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001247 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001248 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001249 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1250 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001251 return vmx->msr_guest_kernel_gs_base;
Avi Kivitya9b21b62008-06-24 11:48:49 +03001252}
1253
Sean Christopherson678e3152018-07-23 12:32:43 -07001254static void vmx_write_guest_kernel_gs_base(struct vcpu_vmx *vmx, u64 data)
1255{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001256 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001257 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001258 wrmsrl(MSR_KERNEL_GS_BASE, data);
1259 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001260 vmx->msr_guest_kernel_gs_base = data;
1261}
1262#endif
1263
Feng Wu28b835d2015-09-18 22:29:54 +08001264static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
1265{
1266 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1267 struct pi_desc old, new;
1268 unsigned int dest;
1269
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001270 /*
1271 * In case of hot-plug or hot-unplug, we may have to undo
1272 * vmx_vcpu_pi_put even if there is no assigned device. And we
1273 * always keep PI.NDST up to date for simplicity: it makes the
1274 * code easier, and CPU migration is not a fast path.
1275 */
1276 if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
Feng Wu28b835d2015-09-18 22:29:54 +08001277 return;
1278
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001279 /* The full case. */
Feng Wu28b835d2015-09-18 22:29:54 +08001280 do {
1281 old.control = new.control = pi_desc->control;
1282
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001283 dest = cpu_physical_id(cpu);
Feng Wu28b835d2015-09-18 22:29:54 +08001284
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001285 if (x2apic_enabled())
1286 new.ndst = dest;
1287 else
1288 new.ndst = (dest << 8) & 0xFF00;
Feng Wu28b835d2015-09-18 22:29:54 +08001289
Feng Wu28b835d2015-09-18 22:29:54 +08001290 new.sn = 0;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02001291 } while (cmpxchg64(&pi_desc->control, old.control,
1292 new.control) != old.control);
Luwei Kangc112b5f2019-02-14 10:48:07 +08001293
1294 /*
1295 * Clear SN before reading the bitmap. The VT-d firmware
1296 * writes the bitmap and reads SN atomically (5.2.3 in the
1297 * spec), so it doesn't really have a memory barrier that
1298 * pairs with this, but we cannot do that and we need one.
1299 */
1300 smp_mb__after_atomic();
1301
1302 if (!bitmap_empty((unsigned long *)pi_desc->pir, NR_VECTORS))
1303 pi_set_on(pi_desc);
Feng Wu28b835d2015-09-18 22:29:54 +08001304}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001305
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001306void vmx_vcpu_load_vmcs(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001307{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001308 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001309 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001310
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001311 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01001312 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001313 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001314 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001315
1316 /*
1317 * Read loaded_vmcs->cpu should be before fetching
1318 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1319 * See the comments in __loaded_vmcs_clear().
1320 */
1321 smp_rmb();
1322
Nadav Har'Eld462b812011-05-24 15:26:10 +03001323 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1324 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001325 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001326 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001327 }
1328
1329 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1330 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1331 vmcs_load(vmx->loaded_vmcs->vmcs);
Ashok Raj15d45072018-02-01 22:59:43 +01001332 indirect_branch_prediction_barrier();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001333 }
1334
1335 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001336 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001337 unsigned long sysenter_esp;
1338
1339 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001340
Avi Kivity6aa8b732006-12-10 02:21:36 -08001341 /*
1342 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001343 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08001344 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001345 vmcs_writel(HOST_TR_BASE,
Andy Lutomirski72f5e082017-12-04 15:07:20 +01001346 (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001347 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001348
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001349 /*
1350 * VM exits change the host TR limit to 0x67 after a VM
1351 * exit. This is okay, since 0x67 covers everything except
1352 * the IO bitmap and have have code to handle the IO bitmap
1353 * being lost after a VM exit.
1354 */
1355 BUILD_BUG_ON(IO_BITMAP_OFFSET - 1 != 0x67);
1356
Avi Kivity6aa8b732006-12-10 02:21:36 -08001357 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1358 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08001359
Nadav Har'Eld462b812011-05-24 15:26:10 +03001360 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001361 }
Feng Wu28b835d2015-09-18 22:29:54 +08001362
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001363 /* Setup TSC multiplier */
1364 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07001365 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
1366 decache_tsc_multiplier(vmx);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001367}
1368
1369/*
1370 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1371 * vcpu mutex is already taken.
1372 */
1373void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
1374{
1375 struct vcpu_vmx *vmx = to_vmx(vcpu);
1376
1377 vmx_vcpu_load_vmcs(vcpu, cpu);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001378
Feng Wu28b835d2015-09-18 22:29:54 +08001379 vmx_vcpu_pi_load(vcpu, cpu);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001380
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001381 vmx->host_pkru = read_pkru();
Wanpeng Li74c55932017-11-29 01:31:20 -08001382 vmx->host_debugctlmsr = get_debugctlmsr();
Feng Wu28b835d2015-09-18 22:29:54 +08001383}
1384
1385static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
1386{
1387 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1388
1389 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08001390 !irq_remapping_cap(IRQ_POSTING_CAP) ||
1391 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08001392 return;
1393
1394 /* Set SN when the vCPU is preempted */
1395 if (vcpu->preempted)
1396 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001397}
1398
Sean Christopherson13b964a2019-05-07 09:06:31 -07001399static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001400{
Feng Wu28b835d2015-09-18 22:29:54 +08001401 vmx_vcpu_pi_put(vcpu);
1402
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001403 vmx_prepare_switch_to_host(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001404}
1405
Wanpeng Lif244dee2017-07-20 01:11:54 -07001406static bool emulation_required(struct kvm_vcpu *vcpu)
1407{
1408 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
1409}
1410
Avi Kivityedcafe32009-12-30 18:07:40 +02001411static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1412
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001413unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001414{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001415 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity78ac8b42010-04-08 18:19:35 +03001416 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001417
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001418 if (!kvm_register_is_available(vcpu, VCPU_EXREG_RFLAGS)) {
1419 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Avi Kivity6de12732011-03-07 12:51:22 +02001420 rflags = vmcs_readl(GUEST_RFLAGS);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001421 if (vmx->rmode.vm86_active) {
Avi Kivity6de12732011-03-07 12:51:22 +02001422 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
Sean Christophersone7bddc52019-09-27 14:45:18 -07001423 save_rflags = vmx->rmode.save_rflags;
Avi Kivity6de12732011-03-07 12:51:22 +02001424 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1425 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001426 vmx->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001427 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001428 return vmx->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001429}
1430
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001431void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001432{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001433 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001434 unsigned long old_rflags;
Wanpeng Lif244dee2017-07-20 01:11:54 -07001435
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001436 if (enable_unrestricted_guest) {
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001437 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001438 vmx->rflags = rflags;
1439 vmcs_writel(GUEST_RFLAGS, rflags);
1440 return;
1441 }
1442
1443 old_rflags = vmx_get_rflags(vcpu);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001444 vmx->rflags = rflags;
1445 if (vmx->rmode.vm86_active) {
1446 vmx->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001447 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001448 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001449 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07001450
Sean Christophersone7bddc52019-09-27 14:45:18 -07001451 if ((old_rflags ^ vmx->rflags) & X86_EFLAGS_VM)
1452 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001453}
1454
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001455u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001456{
1457 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1458 int ret = 0;
1459
1460 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001461 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001462 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001463 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001464
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02001465 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001466}
1467
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001468void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001469{
1470 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1471 u32 interruptibility = interruptibility_old;
1472
1473 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1474
Jan Kiszka48005f62010-02-19 19:38:07 +01001475 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001476 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001477 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001478 interruptibility |= GUEST_INTR_STATE_STI;
1479
1480 if ((interruptibility != interruptibility_old))
1481 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1482}
1483
Chao Pengbf8c55d2018-10-24 16:05:14 +08001484static int vmx_rtit_ctl_check(struct kvm_vcpu *vcpu, u64 data)
1485{
1486 struct vcpu_vmx *vmx = to_vmx(vcpu);
1487 unsigned long value;
1488
1489 /*
1490 * Any MSR write that attempts to change bits marked reserved will
1491 * case a #GP fault.
1492 */
1493 if (data & vmx->pt_desc.ctl_bitmask)
1494 return 1;
1495
1496 /*
1497 * Any attempt to modify IA32_RTIT_CTL while TraceEn is set will
1498 * result in a #GP unless the same write also clears TraceEn.
1499 */
1500 if ((vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) &&
1501 ((vmx->pt_desc.guest.ctl ^ data) & ~RTIT_CTL_TRACEEN))
1502 return 1;
1503
1504 /*
1505 * WRMSR to IA32_RTIT_CTL that sets TraceEn but clears this bit
1506 * and FabricEn would cause #GP, if
1507 * CPUID.(EAX=14H, ECX=0):ECX.SNGLRGNOUT[bit 2] = 0
1508 */
1509 if ((data & RTIT_CTL_TRACEEN) && !(data & RTIT_CTL_TOPA) &&
1510 !(data & RTIT_CTL_FABRIC_EN) &&
1511 !intel_pt_validate_cap(vmx->pt_desc.caps,
1512 PT_CAP_single_range_output))
1513 return 1;
1514
1515 /*
1516 * MTCFreq, CycThresh and PSBFreq encodings check, any MSR write that
1517 * utilize encodings marked reserved will casue a #GP fault.
1518 */
1519 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc_periods);
1520 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc) &&
1521 !test_bit((data & RTIT_CTL_MTC_RANGE) >>
1522 RTIT_CTL_MTC_RANGE_OFFSET, &value))
1523 return 1;
1524 value = intel_pt_validate_cap(vmx->pt_desc.caps,
1525 PT_CAP_cycle_thresholds);
1526 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1527 !test_bit((data & RTIT_CTL_CYC_THRESH) >>
1528 RTIT_CTL_CYC_THRESH_OFFSET, &value))
1529 return 1;
1530 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_periods);
1531 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1532 !test_bit((data & RTIT_CTL_PSB_FREQ) >>
1533 RTIT_CTL_PSB_FREQ_OFFSET, &value))
1534 return 1;
1535
1536 /*
1537 * If ADDRx_CFG is reserved or the encodings is >2 will
1538 * cause a #GP fault.
1539 */
1540 value = (data & RTIT_CTL_ADDR0) >> RTIT_CTL_ADDR0_OFFSET;
1541 if ((value && (vmx->pt_desc.addr_range < 1)) || (value > 2))
1542 return 1;
1543 value = (data & RTIT_CTL_ADDR1) >> RTIT_CTL_ADDR1_OFFSET;
1544 if ((value && (vmx->pt_desc.addr_range < 2)) || (value > 2))
1545 return 1;
1546 value = (data & RTIT_CTL_ADDR2) >> RTIT_CTL_ADDR2_OFFSET;
1547 if ((value && (vmx->pt_desc.addr_range < 3)) || (value > 2))
1548 return 1;
1549 value = (data & RTIT_CTL_ADDR3) >> RTIT_CTL_ADDR3_OFFSET;
1550 if ((value && (vmx->pt_desc.addr_range < 4)) || (value > 2))
1551 return 1;
1552
1553 return 0;
1554}
1555
Sean Christopherson1957aa62019-08-27 14:40:39 -07001556static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001557{
1558 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001559
Sean Christopherson1957aa62019-08-27 14:40:39 -07001560 /*
1561 * Using VMCS.VM_EXIT_INSTRUCTION_LEN on EPT misconfig depends on
1562 * undefined behavior: Intel's SDM doesn't mandate the VMCS field be
1563 * set when EPT misconfig occurs. In practice, real hardware updates
1564 * VM_EXIT_INSTRUCTION_LEN on EPT misconfig, but other hypervisors
1565 * (namely Hyper-V) don't set it due to it being undefined behavior,
1566 * i.e. we end up advancing IP with some random value.
1567 */
1568 if (!static_cpu_has(X86_FEATURE_HYPERVISOR) ||
1569 to_vmx(vcpu)->exit_reason != EXIT_REASON_EPT_MISCONFIG) {
1570 rip = kvm_rip_read(vcpu);
1571 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
1572 kvm_rip_write(vcpu, rip);
1573 } else {
1574 if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
1575 return 0;
1576 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001577
Glauber Costa2809f5d2009-05-12 16:21:05 -04001578 /* skipping an emulated instruction also counts */
1579 vmx_set_interrupt_shadow(vcpu, 0);
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001580
Sean Christopherson60fc3d02019-08-27 14:40:38 -07001581 return 1;
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001582}
1583
Wanpeng Licaa057a2018-03-12 04:53:03 -07001584static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
1585{
1586 /*
1587 * Ensure that we clear the HLT state in the VMCS. We don't need to
1588 * explicitly skip the instruction because if the HLT state is set,
1589 * then the instruction is already executing and RIP has already been
1590 * advanced.
1591 */
1592 if (kvm_hlt_in_guest(vcpu->kvm) &&
1593 vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
1594 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
1595}
1596
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001597static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02001598{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001599 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001600 unsigned nr = vcpu->arch.exception.nr;
1601 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001602 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001603 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001604
Jim Mattsonda998b42018-10-16 14:29:22 -07001605 kvm_deliver_exception_payload(vcpu);
1606
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001607 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001608 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001609 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1610 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001611
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001612 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001613 int inc_eip = 0;
1614 if (kvm_exception_is_soft(nr))
1615 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07001616 kvm_inject_realmode_interrupt(vcpu, nr, inc_eip);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001617 return;
1618 }
1619
Sean Christophersonadd5ff72018-03-23 09:34:00 -07001620 WARN_ON_ONCE(vmx->emulation_required);
1621
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001622 if (kvm_exception_is_soft(nr)) {
1623 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1624 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001625 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1626 } else
1627 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1628
1629 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Wanpeng Licaa057a2018-03-12 04:53:03 -07001630
1631 vmx_clear_hlt(vcpu);
Avi Kivity298101d2007-11-25 13:41:11 +02001632}
1633
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001634static bool vmx_rdtscp_supported(void)
1635{
1636 return cpu_has_vmx_rdtscp();
1637}
1638
Mao, Junjiead756a12012-07-02 01:18:48 +00001639static bool vmx_invpcid_supported(void)
1640{
Junaid Shahideb4b2482018-06-27 14:59:14 -07001641 return cpu_has_vmx_invpcid();
Mao, Junjiead756a12012-07-02 01:18:48 +00001642}
1643
Avi Kivity6aa8b732006-12-10 02:21:36 -08001644/*
Eddie Donga75beee2007-05-17 18:55:15 +03001645 * Swap MSR entry in host/guest MSR entry array.
1646 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001647static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001648{
Avi Kivity26bb0982009-09-07 11:14:12 +03001649 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001650
1651 tmp = vmx->guest_msrs[to];
1652 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1653 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001654}
1655
1656/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001657 * Set up the vmcs to automatically save and restore system
1658 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1659 * mode, as fiddling with msrs is very expensive.
1660 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001661static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001662{
Avi Kivity26bb0982009-09-07 11:14:12 +03001663 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03001664
Eddie Donga75beee2007-05-17 18:55:15 +03001665 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001666#ifdef CONFIG_X86_64
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001667 /*
1668 * The SYSCALL MSRs are only needed on long mode guests, and only
1669 * when EFER.SCE is set.
1670 */
1671 if (is_long_mode(&vmx->vcpu) && (vmx->vcpu.arch.efer & EFER_SCE)) {
1672 index = __find_msr_index(vmx, MSR_STAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001673 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001674 move_msr_up(vmx, index, save_nmsrs++);
1675 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001676 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001677 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001678 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
1679 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001680 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001681 }
Eddie Donga75beee2007-05-17 18:55:15 +03001682#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02001683 index = __find_msr_index(vmx, MSR_EFER);
1684 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03001685 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson0023ef32018-12-05 15:28:58 -08001686 index = __find_msr_index(vmx, MSR_TSC_AUX);
1687 if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
1688 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001689
Avi Kivity26bb0982009-09-07 11:14:12 +03001690 vmx->save_nmsrs = save_nmsrs;
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001691 vmx->guest_msrs_ready = false;
Avi Kivity58972972009-02-24 22:26:47 +02001692
Yang Zhang8d146952013-01-25 10:18:50 +08001693 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01001694 vmx_update_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03001695}
1696
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001697static u64 vmx_read_l1_tsc_offset(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001698{
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001699 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001700
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001701 if (is_guest_mode(vcpu) &&
1702 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING))
1703 return vcpu->arch.tsc_offset - vmcs12->tsc_offset;
1704
1705 return vcpu->arch.tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001706}
1707
Leonid Shatz326e7422018-11-06 12:14:25 +02001708static u64 vmx_write_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001709{
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001710 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1711 u64 g_tsc_offset = 0;
Leonid Shatz326e7422018-11-06 12:14:25 +02001712
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001713 /*
1714 * We're here if L1 chose not to trap WRMSR to TSC. According
1715 * to the spec, this should set L1's TSC; The offset that L1
1716 * set for L2 remains unchanged, and still needs to be added
1717 * to the newly set TSC to get L2's TSC.
1718 */
1719 if (is_guest_mode(vcpu) &&
1720 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING))
1721 g_tsc_offset = vmcs12->tsc_offset;
1722
1723 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
1724 vcpu->arch.tsc_offset - g_tsc_offset,
1725 offset);
1726 vmcs_write64(TSC_OFFSET, offset + g_tsc_offset);
1727 return offset + g_tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001728}
1729
Nadav Har'El801d3422011-05-25 23:02:23 +03001730/*
1731 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
1732 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
1733 * all guests if the "nested" module option is off, and can also be disabled
1734 * for a single guest by disabling its VMX cpuid bit.
1735 */
Sean Christopherson7c97fcb2018-12-03 13:53:17 -08001736bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
Nadav Har'El801d3422011-05-25 23:02:23 +03001737{
Radim Krčmářd6321d42017-08-05 00:12:49 +02001738 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03001739}
1740
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001741static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
1742 uint64_t val)
1743{
1744 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
1745
1746 return !(val & ~valid_bits);
1747}
1748
Tom Lendacky801e4592018-02-21 13:39:51 -06001749static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
1750{
Paolo Bonzini13893092018-02-26 13:40:09 +01001751 switch (msr->index) {
1752 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1753 if (!nested)
1754 return 1;
1755 return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
1756 default:
1757 return 1;
1758 }
1759
1760 return 0;
Tom Lendacky801e4592018-02-21 13:39:51 -06001761}
1762
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001763/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001764 * Reads an msr value (of 'msr_index') into 'pdata'.
1765 * Returns 0 on success, non-0 otherwise.
1766 * Assumes vcpu_load() was already called.
1767 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001768static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001769{
Borislav Petkova6cb0992017-12-20 12:50:28 +01001770 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001771 struct shared_msr_entry *msr;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001772 u32 index;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001773
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001774 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001775#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001776 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001777 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001778 break;
1779 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001780 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001781 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001782 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001783 msr_info->data = vmx_read_guest_kernel_gs_base(vmx);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001784 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03001785#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08001786 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001787 return kvm_get_msr_common(vcpu, msr_info);
Tao Xu6e3ba4a2019-07-16 14:55:50 +08001788 case MSR_IA32_UMWAIT_CONTROL:
1789 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
1790 return 1;
1791
1792 msr_info->data = vmx->msr_ia32_umwait_control;
1793 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001794 case MSR_IA32_SPEC_CTRL:
1795 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001796 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1797 return 1;
1798
1799 msr_info->data = to_vmx(vcpu)->spec_ctrl;
1800 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001801 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001802 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001803 break;
1804 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001805 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001806 break;
1807 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001808 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001809 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001810 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001811 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001812 (!msr_info->host_initiated &&
1813 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001814 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001815 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001816 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001817 case MSR_IA32_MCG_EXT_CTL:
1818 if (!msr_info->host_initiated &&
Borislav Petkova6cb0992017-12-20 12:50:28 +01001819 !(vmx->msr_ia32_feature_control &
Ashok Rajc45dcc72016-06-22 14:59:56 +08001820 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01001821 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001822 msr_info->data = vcpu->arch.mcg_ext_ctl;
1823 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01001824 case MSR_IA32_FEATURE_CONTROL:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001825 msr_info->data = vmx->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01001826 break;
1827 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1828 if (!nested_vmx_allowed(vcpu))
1829 return 1;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01001830 return vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
1831 &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08001832 case MSR_IA32_XSS:
Wanpeng Li4d763b12019-06-20 17:00:02 +08001833 if (!vmx_xsaves_supported() ||
1834 (!msr_info->host_initiated &&
1835 !(guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
1836 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES))))
Wanpeng Li20300092014-12-02 19:14:59 +08001837 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001838 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08001839 break;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001840 case MSR_IA32_RTIT_CTL:
1841 if (pt_mode != PT_MODE_HOST_GUEST)
1842 return 1;
1843 msr_info->data = vmx->pt_desc.guest.ctl;
1844 break;
1845 case MSR_IA32_RTIT_STATUS:
1846 if (pt_mode != PT_MODE_HOST_GUEST)
1847 return 1;
1848 msr_info->data = vmx->pt_desc.guest.status;
1849 break;
1850 case MSR_IA32_RTIT_CR3_MATCH:
1851 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1852 !intel_pt_validate_cap(vmx->pt_desc.caps,
1853 PT_CAP_cr3_filtering))
1854 return 1;
1855 msr_info->data = vmx->pt_desc.guest.cr3_match;
1856 break;
1857 case MSR_IA32_RTIT_OUTPUT_BASE:
1858 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1859 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1860 PT_CAP_topa_output) &&
1861 !intel_pt_validate_cap(vmx->pt_desc.caps,
1862 PT_CAP_single_range_output)))
1863 return 1;
1864 msr_info->data = vmx->pt_desc.guest.output_base;
1865 break;
1866 case MSR_IA32_RTIT_OUTPUT_MASK:
1867 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1868 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1869 PT_CAP_topa_output) &&
1870 !intel_pt_validate_cap(vmx->pt_desc.caps,
1871 PT_CAP_single_range_output)))
1872 return 1;
1873 msr_info->data = vmx->pt_desc.guest.output_mask;
1874 break;
1875 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
1876 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
1877 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1878 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
1879 PT_CAP_num_address_ranges)))
1880 return 1;
1881 if (index % 2)
1882 msr_info->data = vmx->pt_desc.guest.addr_b[index / 2];
1883 else
1884 msr_info->data = vmx->pt_desc.guest.addr_a[index / 2];
1885 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001886 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02001887 if (!msr_info->host_initiated &&
1888 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001889 return 1;
Gustavo A. R. Silvab2869f22019-01-25 12:23:17 -06001890 /* Else, falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001891 default:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001892 msr = find_msr_entry(vmx, msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08001893 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001894 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08001895 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001896 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001897 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001898 }
1899
Avi Kivity6aa8b732006-12-10 02:21:36 -08001900 return 0;
1901}
1902
1903/*
1904 * Writes msr value into into the appropriate "register".
1905 * Returns 0 on success, non-0 otherwise.
1906 * Assumes vcpu_load() was already called.
1907 */
Will Auld8fe8ab42012-11-29 12:42:12 -08001908static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001909{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001910 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001911 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03001912 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08001913 u32 msr_index = msr_info->index;
1914 u64 data = msr_info->data;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001915 u32 index;
Eddie Dong2cc51562007-05-21 07:28:09 +03001916
Avi Kivity6aa8b732006-12-10 02:21:36 -08001917 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08001918 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08001919 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03001920 break;
Avi Kivity16175a72009-03-23 22:13:44 +02001921#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001922 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001923 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001924 vmcs_writel(GUEST_FS_BASE, data);
1925 break;
1926 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001927 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001928 vmcs_writel(GUEST_GS_BASE, data);
1929 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001930 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001931 vmx_write_guest_kernel_gs_base(vmx, data);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001932 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001933#endif
1934 case MSR_IA32_SYSENTER_CS:
Sean Christophersonde70d272019-05-07 09:06:36 -07001935 if (is_guest_mode(vcpu))
1936 get_vmcs12(vcpu)->guest_sysenter_cs = data;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001937 vmcs_write32(GUEST_SYSENTER_CS, data);
1938 break;
1939 case MSR_IA32_SYSENTER_EIP:
Sean Christophersonde70d272019-05-07 09:06:36 -07001940 if (is_guest_mode(vcpu))
1941 get_vmcs12(vcpu)->guest_sysenter_eip = data;
Avi Kivityf5b42c32007-03-06 12:05:53 +02001942 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001943 break;
1944 case MSR_IA32_SYSENTER_ESP:
Sean Christophersonde70d272019-05-07 09:06:36 -07001945 if (is_guest_mode(vcpu))
1946 get_vmcs12(vcpu)->guest_sysenter_esp = data;
Avi Kivityf5b42c32007-03-06 12:05:53 +02001947 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001948 break;
Sean Christopherson699a1ac2019-05-07 09:06:37 -07001949 case MSR_IA32_DEBUGCTLMSR:
1950 if (is_guest_mode(vcpu) && get_vmcs12(vcpu)->vm_exit_controls &
1951 VM_EXIT_SAVE_DEBUG_CONTROLS)
1952 get_vmcs12(vcpu)->guest_ia32_debugctl = data;
1953
1954 ret = kvm_set_msr_common(vcpu, msr_info);
1955 break;
1956
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001957 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001958 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001959 (!msr_info->host_initiated &&
1960 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001961 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08001962 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07001963 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08001964 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08001965 vmcs_write64(GUEST_BNDCFGS, data);
1966 break;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08001967 case MSR_IA32_UMWAIT_CONTROL:
1968 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
1969 return 1;
1970
1971 /* The reserved bit 1 and non-32 bit [63:32] should be zero */
1972 if (data & (BIT_ULL(1) | GENMASK_ULL(63, 32)))
1973 return 1;
1974
1975 vmx->msr_ia32_umwait_control = data;
1976 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001977 case MSR_IA32_SPEC_CTRL:
1978 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001979 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1980 return 1;
1981
1982 /* The STIBP bit doesn't fault even if it's not advertised */
Konrad Rzeszutek Wilk9f65fb22018-05-09 21:41:38 +02001983 if (data & ~(SPEC_CTRL_IBRS | SPEC_CTRL_STIBP | SPEC_CTRL_SSBD))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001984 return 1;
1985
1986 vmx->spec_ctrl = data;
1987
1988 if (!data)
1989 break;
1990
1991 /*
1992 * For non-nested:
1993 * When it's written (to non-zero) for the first time, pass
1994 * it through.
1995 *
1996 * For nested:
1997 * The handling of the MSR bitmap for L2 guests is done in
1998 * nested_vmx_merge_msr_bitmap. We should not touch the
1999 * vmcs02.msr_bitmap here since it gets completely overwritten
2000 * in the merging. We update the vmcs01 here for L1 as well
2001 * since it will end up touching the MSR anyway now.
2002 */
2003 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap,
2004 MSR_IA32_SPEC_CTRL,
2005 MSR_TYPE_RW);
2006 break;
Ashok Raj15d45072018-02-01 22:59:43 +01002007 case MSR_IA32_PRED_CMD:
2008 if (!msr_info->host_initiated &&
Ashok Raj15d45072018-02-01 22:59:43 +01002009 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
2010 return 1;
2011
2012 if (data & ~PRED_CMD_IBPB)
2013 return 1;
2014
2015 if (!data)
2016 break;
2017
2018 wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
2019
2020 /*
2021 * For non-nested:
2022 * When it's written (to non-zero) for the first time, pass
2023 * it through.
2024 *
2025 * For nested:
2026 * The handling of the MSR bitmap for L2 guests is done in
2027 * nested_vmx_merge_msr_bitmap. We should not touch the
2028 * vmcs02.msr_bitmap here since it gets completely overwritten
2029 * in the merging.
2030 */
2031 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap, MSR_IA32_PRED_CMD,
2032 MSR_TYPE_W);
2033 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002034 case MSR_IA32_CR_PAT:
Sean Christophersond28f4292019-05-07 09:06:27 -07002035 if (!kvm_pat_valid(data))
2036 return 1;
2037
Sean Christopherson142e4be2019-05-07 09:06:35 -07002038 if (is_guest_mode(vcpu) &&
2039 get_vmcs12(vcpu)->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
2040 get_vmcs12(vcpu)->guest_ia32_pat = data;
2041
Sheng Yang468d4722008-10-09 16:01:55 +08002042 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2043 vmcs_write64(GUEST_IA32_PAT, data);
2044 vcpu->arch.pat = data;
2045 break;
2046 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002047 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002048 break;
Will Auldba904632012-11-29 12:42:50 -08002049 case MSR_IA32_TSC_ADJUST:
2050 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002051 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08002052 case MSR_IA32_MCG_EXT_CTL:
2053 if ((!msr_info->host_initiated &&
2054 !(to_vmx(vcpu)->msr_ia32_feature_control &
2055 FEATURE_CONTROL_LMCE)) ||
2056 (data & ~MCG_EXT_CTL_LMCE_EN))
2057 return 1;
2058 vcpu->arch.mcg_ext_ctl = data;
2059 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002060 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08002061 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08002062 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01002063 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
2064 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08002065 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01002066 if (msr_info->host_initiated && data == 0)
2067 vmx_leave_nested(vcpu);
2068 break;
2069 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08002070 if (!msr_info->host_initiated)
2071 return 1; /* they are read-only */
2072 if (!nested_vmx_allowed(vcpu))
2073 return 1;
2074 return vmx_set_vmx_msr(vcpu, msr_index, data);
Wanpeng Li20300092014-12-02 19:14:59 +08002075 case MSR_IA32_XSS:
Wanpeng Li4d763b12019-06-20 17:00:02 +08002076 if (!vmx_xsaves_supported() ||
2077 (!msr_info->host_initiated &&
2078 !(guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
2079 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES))))
Wanpeng Li20300092014-12-02 19:14:59 +08002080 return 1;
2081 /*
2082 * The only supported bit as of Skylake is bit 8, but
2083 * it is not supported on KVM.
2084 */
2085 if (data != 0)
2086 return 1;
2087 vcpu->arch.ia32_xss = data;
2088 if (vcpu->arch.ia32_xss != host_xss)
2089 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04002090 vcpu->arch.ia32_xss, host_xss, false);
Wanpeng Li20300092014-12-02 19:14:59 +08002091 else
2092 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
2093 break;
Chao Pengbf8c55d2018-10-24 16:05:14 +08002094 case MSR_IA32_RTIT_CTL:
2095 if ((pt_mode != PT_MODE_HOST_GUEST) ||
Luwei Kangee85dec2018-10-24 16:05:16 +08002096 vmx_rtit_ctl_check(vcpu, data) ||
2097 vmx->nested.vmxon)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002098 return 1;
2099 vmcs_write64(GUEST_IA32_RTIT_CTL, data);
2100 vmx->pt_desc.guest.ctl = data;
Chao Pengb08c2892018-10-24 16:05:15 +08002101 pt_update_intercept_for_msr(vmx);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002102 break;
2103 case MSR_IA32_RTIT_STATUS:
2104 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2105 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2106 (data & MSR_IA32_RTIT_STATUS_MASK))
2107 return 1;
2108 vmx->pt_desc.guest.status = data;
2109 break;
2110 case MSR_IA32_RTIT_CR3_MATCH:
2111 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2112 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2113 !intel_pt_validate_cap(vmx->pt_desc.caps,
2114 PT_CAP_cr3_filtering))
2115 return 1;
2116 vmx->pt_desc.guest.cr3_match = data;
2117 break;
2118 case MSR_IA32_RTIT_OUTPUT_BASE:
2119 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2120 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2121 (!intel_pt_validate_cap(vmx->pt_desc.caps,
2122 PT_CAP_topa_output) &&
2123 !intel_pt_validate_cap(vmx->pt_desc.caps,
2124 PT_CAP_single_range_output)) ||
2125 (data & MSR_IA32_RTIT_OUTPUT_BASE_MASK))
2126 return 1;
2127 vmx->pt_desc.guest.output_base = data;
2128 break;
2129 case MSR_IA32_RTIT_OUTPUT_MASK:
2130 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2131 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2132 (!intel_pt_validate_cap(vmx->pt_desc.caps,
2133 PT_CAP_topa_output) &&
2134 !intel_pt_validate_cap(vmx->pt_desc.caps,
2135 PT_CAP_single_range_output)))
2136 return 1;
2137 vmx->pt_desc.guest.output_mask = data;
2138 break;
2139 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
2140 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
2141 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2142 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2143 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
2144 PT_CAP_num_address_ranges)))
2145 return 1;
2146 if (index % 2)
2147 vmx->pt_desc.guest.addr_b[index / 2] = data;
2148 else
2149 vmx->pt_desc.guest.addr_a[index / 2] = data;
2150 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002151 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02002152 if (!msr_info->host_initiated &&
2153 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002154 return 1;
2155 /* Check reserved bit, higher 32 bits should be zero */
2156 if ((data >> 32) != 0)
2157 return 1;
Gustavo A. R. Silvab2869f22019-01-25 12:23:17 -06002158 /* Else, falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002159 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002160 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002161 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07002162 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08002163 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002164 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2165 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07002166 ret = kvm_set_shared_msr(msr->index, msr->data,
2167 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002168 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07002169 if (ret)
2170 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002171 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002172 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002173 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002174 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002175 }
2176
Eddie Dong2cc51562007-05-21 07:28:09 +03002177 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002178}
2179
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002180static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002181{
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002182 kvm_register_mark_available(vcpu, reg);
2183
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002184 switch (reg) {
2185 case VCPU_REGS_RSP:
2186 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2187 break;
2188 case VCPU_REGS_RIP:
2189 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2190 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002191 case VCPU_EXREG_PDPTR:
2192 if (enable_ept)
2193 ept_save_pdptrs(vcpu);
2194 break;
Sean Christopherson34059c22019-09-27 14:45:23 -07002195 case VCPU_EXREG_CR3:
2196 if (enable_unrestricted_guest || (enable_ept && is_paging(vcpu)))
2197 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
2198 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002199 default:
Sean Christopherson34059c22019-09-27 14:45:23 -07002200 WARN_ON_ONCE(1);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002201 break;
2202 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002203}
2204
Avi Kivity6aa8b732006-12-10 02:21:36 -08002205static __init int cpu_has_kvm_support(void)
2206{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002207 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002208}
2209
2210static __init int vmx_disabled_by_bios(void)
2211{
2212 u64 msr;
2213
2214 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002215 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002216 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002217 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2218 && tboot_enabled())
2219 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002220 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002221 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002222 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002223 && !tboot_enabled()) {
2224 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002225 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002226 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002227 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002228 /* launched w/o TXT and VMX disabled */
2229 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2230 && !tboot_enabled())
2231 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002232 }
2233
2234 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002235}
2236
Dongxiao Xu7725b892010-05-11 18:29:38 +08002237static void kvm_cpu_vmxon(u64 addr)
2238{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002239 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002240 intel_pt_handle_vmx(1);
2241
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002242 asm volatile ("vmxon %0" : : "m"(addr));
Dongxiao Xu7725b892010-05-11 18:29:38 +08002243}
2244
Radim Krčmář13a34e02014-08-28 15:13:03 +02002245static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002246{
2247 int cpu = raw_smp_processor_id();
2248 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002249 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002250
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07002251 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02002252 return -EBUSY;
2253
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002254 /*
2255 * This can happen if we hot-added a CPU but failed to allocate
2256 * VP assist page for it.
2257 */
2258 if (static_branch_unlikely(&enable_evmcs) &&
2259 !hv_get_vp_assist_page(cpu))
2260 return -EFAULT;
2261
Nadav Har'Eld462b812011-05-24 15:26:10 +03002262 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08002263 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
2264 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002265
2266 /*
2267 * Now we can enable the vmclear operation in kdump
2268 * since the loaded_vmcss_on_cpu list on this cpu
2269 * has been initialized.
2270 *
2271 * Though the cpu is not in VMX operation now, there
2272 * is no problem to enable the vmclear operation
2273 * for the loaded_vmcss_on_cpu list is empty!
2274 */
2275 crash_enable_local_vmclear(cpu);
2276
Avi Kivity6aa8b732006-12-10 02:21:36 -08002277 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002278
2279 test_bits = FEATURE_CONTROL_LOCKED;
2280 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2281 if (tboot_enabled())
2282 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2283
2284 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002285 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002286 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2287 }
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002288 kvm_cpu_vmxon(phys_addr);
David Hildenbrandfdf288b2017-08-24 20:51:29 +02002289 if (enable_ept)
2290 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02002291
2292 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002293}
2294
Nadav Har'Eld462b812011-05-24 15:26:10 +03002295static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002296{
2297 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002298 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002299
Nadav Har'Eld462b812011-05-24 15:26:10 +03002300 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2301 loaded_vmcss_on_cpu_link)
2302 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002303}
2304
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002305
2306/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2307 * tricks.
2308 */
2309static void kvm_cpu_vmxoff(void)
2310{
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002311 asm volatile (__ex("vmxoff"));
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002312
2313 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002314 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002315}
2316
Radim Krčmář13a34e02014-08-28 15:13:03 +02002317static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002318{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002319 vmclear_local_loaded_vmcss();
2320 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002321}
2322
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002323static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002324 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002325{
2326 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002327 u32 ctl = ctl_min | ctl_opt;
2328
2329 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2330
2331 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2332 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2333
2334 /* Ensure minimum (required) set of control bits are supported. */
2335 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002336 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002337
2338 *result = ctl;
2339 return 0;
2340}
2341
Sean Christopherson7caaa712018-12-03 13:53:01 -08002342static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf,
2343 struct vmx_capability *vmx_cap)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002344{
2345 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002346 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002347 u32 _pin_based_exec_control = 0;
2348 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002349 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002350 u32 _vmexit_control = 0;
2351 u32 _vmentry_control = 0;
2352
Paolo Bonzini13893092018-02-26 13:40:09 +01002353 memset(vmcs_conf, 0, sizeof(*vmcs_conf));
Raghavendra K T10166742012-02-07 23:19:20 +05302354 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002355#ifdef CONFIG_X86_64
2356 CPU_BASED_CR8_LOAD_EXITING |
2357 CPU_BASED_CR8_STORE_EXITING |
2358#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002359 CPU_BASED_CR3_LOAD_EXITING |
2360 CPU_BASED_CR3_STORE_EXITING |
Quan Xu8eb73e2d2017-12-12 16:44:21 +08002361 CPU_BASED_UNCOND_IO_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002362 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002363 CPU_BASED_USE_TSC_OFFSETING |
Wanpeng Li4d5422c2018-03-12 04:53:02 -07002364 CPU_BASED_MWAIT_EXITING |
2365 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002366 CPU_BASED_INVLPG_EXITING |
2367 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002368
Sheng Yangf78e0e22007-10-29 09:40:42 +08002369 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002370 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002371 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002372 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2373 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002374 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002375#ifdef CONFIG_X86_64
2376 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2377 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2378 ~CPU_BASED_CR8_STORE_EXITING;
2379#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002380 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002381 min2 = 0;
2382 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002383 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002384 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002385 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002386 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002387 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002388 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Paolo Bonzini0367f202016-07-12 10:44:55 +02002389 SECONDARY_EXEC_DESC |
Mao, Junjiead756a12012-07-02 01:18:48 +00002390 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002391 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002392 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002393 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08002394 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08002395 SECONDARY_EXEC_XSAVES |
David Hildenbrand736fdf72017-08-24 20:51:37 +02002396 SECONDARY_EXEC_RDSEED_EXITING |
2397 SECONDARY_EXEC_RDRAND_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002398 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04002399 SECONDARY_EXEC_TSC_SCALING |
Tao Xue69e72fa2019-07-16 14:55:49 +08002400 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE |
Chao Pengf99e3da2018-10-24 16:05:10 +08002401 SECONDARY_EXEC_PT_USE_GPA |
2402 SECONDARY_EXEC_PT_CONCEAL_VMX |
Sean Christopherson0b665d32018-08-14 09:33:34 -07002403 SECONDARY_EXEC_ENABLE_VMFUNC |
2404 SECONDARY_EXEC_ENCLS_EXITING;
Sheng Yangd56f5462008-04-25 10:13:16 +08002405 if (adjust_vmx_controls(min2, opt2,
2406 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002407 &_cpu_based_2nd_exec_control) < 0)
2408 return -EIO;
2409 }
2410#ifndef CONFIG_X86_64
2411 if (!(_cpu_based_2nd_exec_control &
2412 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2413 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2414#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002415
2416 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2417 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002418 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002419 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2420 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002421
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002422 rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
Sean Christopherson7caaa712018-12-03 13:53:01 -08002423 &vmx_cap->ept, &vmx_cap->vpid);
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002424
Sheng Yangd56f5462008-04-25 10:13:16 +08002425 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002426 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2427 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002428 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2429 CPU_BASED_CR3_STORE_EXITING |
2430 CPU_BASED_INVLPG_EXITING);
Sean Christopherson7caaa712018-12-03 13:53:01 -08002431 } else if (vmx_cap->ept) {
2432 vmx_cap->ept = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002433 pr_warn_once("EPT CAP should not exist if not support "
2434 "1-setting enable EPT VM-execution control\n");
2435 }
2436 if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
Sean Christopherson7caaa712018-12-03 13:53:01 -08002437 vmx_cap->vpid) {
2438 vmx_cap->vpid = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002439 pr_warn_once("VPID CAP should not exist if not support "
2440 "1-setting enable VPID VM-execution control\n");
Sheng Yangd56f5462008-04-25 10:13:16 +08002441 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002442
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002443 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002444#ifdef CONFIG_X86_64
2445 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2446#endif
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002447 opt = VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL |
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002448 VM_EXIT_LOAD_IA32_PAT |
2449 VM_EXIT_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002450 VM_EXIT_CLEAR_BNDCFGS |
2451 VM_EXIT_PT_CONCEAL_PIP |
2452 VM_EXIT_CLEAR_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002453 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2454 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002455 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002456
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01002457 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2458 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
2459 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002460 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2461 &_pin_based_exec_control) < 0)
2462 return -EIO;
2463
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02002464 if (cpu_has_broken_vmx_preemption_timer())
2465 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002466 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002467 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08002468 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2469
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01002470 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002471 opt = VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL |
2472 VM_ENTRY_LOAD_IA32_PAT |
2473 VM_ENTRY_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002474 VM_ENTRY_LOAD_BNDCFGS |
2475 VM_ENTRY_PT_CONCEAL_PIP |
2476 VM_ENTRY_LOAD_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002477 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2478 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002479 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002480
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002481 /*
2482 * Some cpus support VM_{ENTRY,EXIT}_IA32_PERF_GLOBAL_CTRL but they
2483 * can't be used due to an errata where VM Exit may incorrectly clear
2484 * IA32_PERF_GLOBAL_CTRL[34:32]. Workaround the errata by using the
2485 * MSR load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2486 */
2487 if (boot_cpu_data.x86 == 0x6) {
2488 switch (boot_cpu_data.x86_model) {
2489 case 26: /* AAK155 */
2490 case 30: /* AAP115 */
2491 case 37: /* AAT100 */
2492 case 44: /* BC86,AAY89,BD102 */
2493 case 46: /* BA97 */
Sean Christopherson85ba2b12019-01-14 12:12:02 -08002494 _vmentry_control &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002495 _vmexit_control &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
2496 pr_warn_once("kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2497 "does not work properly. Using workaround\n");
2498 break;
2499 default:
2500 break;
2501 }
2502 }
2503
2504
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002505 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002506
2507 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2508 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002509 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002510
2511#ifdef CONFIG_X86_64
2512 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2513 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002514 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002515#endif
2516
2517 /* Require Write-Back (WB) memory type for VMCS accesses. */
2518 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002519 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002520
Yang, Sheng002c7f72007-07-31 14:23:01 +03002521 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02002522 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03002523 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002524
Liran Alon2307af12018-06-29 22:59:04 +03002525 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002526
Yang, Sheng002c7f72007-07-31 14:23:01 +03002527 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2528 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002529 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002530 vmcs_conf->vmexit_ctrl = _vmexit_control;
2531 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002532
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002533 if (static_branch_unlikely(&enable_evmcs))
2534 evmcs_sanitize_exec_ctrls(vmcs_conf);
2535
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002536 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002537}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002538
Ben Gardon41836832019-02-11 11:02:52 -08002539struct vmcs *alloc_vmcs_cpu(bool shadow, int cpu, gfp_t flags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002540{
2541 int node = cpu_to_node(cpu);
2542 struct page *pages;
2543 struct vmcs *vmcs;
2544
Ben Gardon41836832019-02-11 11:02:52 -08002545 pages = __alloc_pages_node(node, flags, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002546 if (!pages)
2547 return NULL;
2548 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002549 memset(vmcs, 0, vmcs_config.size);
Liran Alon2307af12018-06-29 22:59:04 +03002550
2551 /* KVM supports Enlightened VMCS v1 only */
2552 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002553 vmcs->hdr.revision_id = KVM_EVMCS_VERSION;
Liran Alon2307af12018-06-29 22:59:04 +03002554 else
Liran Alon392b2f22018-06-23 02:35:01 +03002555 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002556
Liran Alon491a6032018-06-23 02:35:12 +03002557 if (shadow)
2558 vmcs->hdr.shadow_vmcs = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002559 return vmcs;
2560}
2561
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002562void free_vmcs(struct vmcs *vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002563{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002564 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002565}
2566
Nadav Har'Eld462b812011-05-24 15:26:10 +03002567/*
2568 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2569 */
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002570void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002571{
2572 if (!loaded_vmcs->vmcs)
2573 return;
2574 loaded_vmcs_clear(loaded_vmcs);
2575 free_vmcs(loaded_vmcs->vmcs);
2576 loaded_vmcs->vmcs = NULL;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002577 if (loaded_vmcs->msr_bitmap)
2578 free_page((unsigned long)loaded_vmcs->msr_bitmap);
Jim Mattson355f4fb2016-10-28 08:29:39 -07002579 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002580}
2581
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002582int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002583{
Liran Alon491a6032018-06-23 02:35:12 +03002584 loaded_vmcs->vmcs = alloc_vmcs(false);
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002585 if (!loaded_vmcs->vmcs)
2586 return -ENOMEM;
2587
2588 loaded_vmcs->shadow_vmcs = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07002589 loaded_vmcs->hv_timer_soft_disabled = false;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002590 loaded_vmcs_init(loaded_vmcs);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002591
2592 if (cpu_has_vmx_msr_bitmap()) {
Ben Gardon41836832019-02-11 11:02:52 -08002593 loaded_vmcs->msr_bitmap = (unsigned long *)
2594 __get_free_page(GFP_KERNEL_ACCOUNT);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002595 if (!loaded_vmcs->msr_bitmap)
2596 goto out_vmcs;
2597 memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002598
Arnd Bergmann1f008e12018-05-25 17:36:17 +02002599 if (IS_ENABLED(CONFIG_HYPERV) &&
2600 static_branch_unlikely(&enable_evmcs) &&
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002601 (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
2602 struct hv_enlightened_vmcs *evmcs =
2603 (struct hv_enlightened_vmcs *)loaded_vmcs->vmcs;
2604
2605 evmcs->hv_enlightenments_control.msr_bitmap = 1;
2606 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002607 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07002608
2609 memset(&loaded_vmcs->host_state, 0, sizeof(struct vmcs_host_state));
Sean Christopherson3af80fe2019-05-07 12:18:00 -07002610 memset(&loaded_vmcs->controls_shadow, 0,
2611 sizeof(struct vmcs_controls_shadow));
Sean Christophersond7ee0392018-07-23 12:32:47 -07002612
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002613 return 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002614
2615out_vmcs:
2616 free_loaded_vmcs(loaded_vmcs);
2617 return -ENOMEM;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002618}
2619
Sam Ravnborg39959582007-06-01 00:47:13 -07002620static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002621{
2622 int cpu;
2623
Zachary Amsden3230bb42009-09-29 11:38:37 -10002624 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002625 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002626 per_cpu(vmxarea, cpu) = NULL;
2627 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002628}
2629
Avi Kivity6aa8b732006-12-10 02:21:36 -08002630static __init int alloc_kvm_area(void)
2631{
2632 int cpu;
2633
Zachary Amsden3230bb42009-09-29 11:38:37 -10002634 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002635 struct vmcs *vmcs;
2636
Ben Gardon41836832019-02-11 11:02:52 -08002637 vmcs = alloc_vmcs_cpu(false, cpu, GFP_KERNEL);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002638 if (!vmcs) {
2639 free_kvm_area();
2640 return -ENOMEM;
2641 }
2642
Liran Alon2307af12018-06-29 22:59:04 +03002643 /*
2644 * When eVMCS is enabled, alloc_vmcs_cpu() sets
2645 * vmcs->revision_id to KVM_EVMCS_VERSION instead of
2646 * revision_id reported by MSR_IA32_VMX_BASIC.
2647 *
Linus Torvalds312a4662018-12-26 17:03:51 -08002648 * However, even though not explicitly documented by
Liran Alon2307af12018-06-29 22:59:04 +03002649 * TLFS, VMXArea passed as VMXON argument should
2650 * still be marked with revision_id reported by
2651 * physical CPU.
2652 */
2653 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002654 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002655
Avi Kivity6aa8b732006-12-10 02:21:36 -08002656 per_cpu(vmxarea, cpu) = vmcs;
2657 }
2658 return 0;
2659}
2660
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002661static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02002662 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002663{
Gleb Natapovd99e4152012-12-20 16:57:45 +02002664 if (!emulate_invalid_guest_state) {
2665 /*
2666 * CS and SS RPL should be equal during guest entry according
2667 * to VMX spec, but in reality it is not always so. Since vcpu
2668 * is in the middle of the transition from real mode to
2669 * protected mode it is safe to assume that RPL 0 is a good
2670 * default value.
2671 */
2672 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03002673 save->selector &= ~SEGMENT_RPL_MASK;
2674 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02002675 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002676 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02002677 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002678}
2679
2680static void enter_pmode(struct kvm_vcpu *vcpu)
2681{
2682 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002683 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002684
Gleb Natapovd99e4152012-12-20 16:57:45 +02002685 /*
2686 * Update real mode segment cache. It may be not up-to-date if sement
2687 * register was written while vcpu was in a guest mode.
2688 */
2689 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2690 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2691 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2692 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2693 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2694 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
2695
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002696 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002697
Avi Kivity2fb92db2011-04-27 19:42:18 +03002698 vmx_segment_cache_clear(vmx);
2699
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002700 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002701
2702 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002703 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2704 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002705 vmcs_writel(GUEST_RFLAGS, flags);
2706
Rusty Russell66aee912007-07-17 23:34:16 +10002707 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2708 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002709
2710 update_exception_bitmap(vcpu);
2711
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002712 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2713 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2714 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2715 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2716 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2717 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002718}
2719
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002720static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002721{
Mathias Krause772e0312012-08-30 01:30:19 +02002722 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02002723 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002724
Gleb Natapovd99e4152012-12-20 16:57:45 +02002725 var.dpl = 0x3;
2726 if (seg == VCPU_SREG_CS)
2727 var.type = 0x3;
2728
2729 if (!emulate_invalid_guest_state) {
2730 var.selector = var.base >> 4;
2731 var.base = var.base & 0xffff0;
2732 var.limit = 0xffff;
2733 var.g = 0;
2734 var.db = 0;
2735 var.present = 1;
2736 var.s = 1;
2737 var.l = 0;
2738 var.unusable = 0;
2739 var.type = 0x3;
2740 var.avl = 0;
2741 if (save->base & 0xf)
2742 printk_once(KERN_WARNING "kvm: segment base is not "
2743 "paragraph aligned when entering "
2744 "protected mode (seg=%d)", seg);
2745 }
2746
2747 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05002748 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02002749 vmcs_write32(sf->limit, var.limit);
2750 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002751}
2752
2753static void enter_rmode(struct kvm_vcpu *vcpu)
2754{
2755 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002756 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002757 struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002758
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002759 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
2760 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2761 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2762 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2763 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002764 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2765 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002766
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002767 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002768
Gleb Natapov776e58e2011-03-13 12:34:27 +02002769 /*
2770 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01002771 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02002772 */
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002773 if (!kvm_vmx->tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02002774 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2775 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02002776
Avi Kivity2fb92db2011-04-27 19:42:18 +03002777 vmx_segment_cache_clear(vmx);
2778
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002779 vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002780 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002781 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2782
2783 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002784 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002785
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002786 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002787
2788 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002789 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002790 update_exception_bitmap(vcpu);
2791
Gleb Natapovd99e4152012-12-20 16:57:45 +02002792 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2793 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2794 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2795 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2796 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
2797 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002798
Eddie Dong8668a3c2007-10-10 14:26:45 +08002799 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002800}
2801
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002802void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
Amit Shah401d10d2009-02-20 22:53:37 +05302803{
2804 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002805 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
2806
2807 if (!msr)
2808 return;
Amit Shah401d10d2009-02-20 22:53:37 +05302809
Avi Kivityf6801df2010-01-21 15:31:50 +02002810 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302811 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002812 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302813 msr->data = efer;
2814 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002815 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302816
2817 msr->data = efer & ~EFER_LME;
2818 }
2819 setup_msrs(vmx);
2820}
2821
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002822#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002823
2824static void enter_lmode(struct kvm_vcpu *vcpu)
2825{
2826 u32 guest_tr_ar;
2827
Avi Kivity2fb92db2011-04-27 19:42:18 +03002828 vmx_segment_cache_clear(to_vmx(vcpu));
2829
Avi Kivity6aa8b732006-12-10 02:21:36 -08002830 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002831 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02002832 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
2833 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002834 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002835 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
2836 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002837 }
Avi Kivityda38f432010-07-06 11:30:49 +03002838 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002839}
2840
2841static void exit_lmode(struct kvm_vcpu *vcpu)
2842{
Gleb Natapov2961e8762013-11-25 15:37:13 +02002843 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03002844 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002845}
2846
2847#endif
2848
Junaid Shahidfaff8752018-06-29 13:10:05 -07002849static void vmx_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t addr)
2850{
2851 int vpid = to_vmx(vcpu)->vpid;
2852
2853 if (!vpid_sync_vcpu_addr(vpid, addr))
2854 vpid_sync_context(vpid);
2855
2856 /*
2857 * If VPIDs are not supported or enabled, then the above is a no-op.
2858 * But we don't really need a TLB flush in that case anyway, because
2859 * each VM entry/exit includes an implicit flush when VPID is 0.
2860 */
2861}
2862
Avi Kivitye8467fd2009-12-29 18:43:06 +02002863static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
2864{
2865 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
2866
2867 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
2868 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
2869}
2870
Anthony Liguori25c4c272007-04-27 09:29:21 +03002871static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08002872{
Avi Kivityfc78f512009-12-07 12:16:48 +02002873 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
2874
2875 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
2876 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08002877}
2878
Sheng Yang14394422008-04-28 12:24:45 +08002879static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
2880{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002881 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2882
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002883 if (!kvm_register_is_dirty(vcpu, VCPU_EXREG_PDPTR))
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002884 return;
2885
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002886 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002887 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
2888 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
2889 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
2890 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08002891 }
2892}
2893
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002894void ept_save_pdptrs(struct kvm_vcpu *vcpu)
Avi Kivity8f5d5492009-05-31 18:41:29 +03002895{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002896 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2897
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002898 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002899 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
2900 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
2901 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
2902 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002903 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002904
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002905 kvm_register_mark_dirty(vcpu, VCPU_EXREG_PDPTR);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002906}
2907
Sheng Yang14394422008-04-28 12:24:45 +08002908static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
2909 unsigned long cr0,
2910 struct kvm_vcpu *vcpu)
2911{
Sean Christopherson2183f562019-05-07 12:17:56 -07002912 struct vcpu_vmx *vmx = to_vmx(vcpu);
2913
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002914 if (!kvm_register_is_available(vcpu, VCPU_EXREG_CR3))
Sean Christopherson34059c22019-09-27 14:45:23 -07002915 vmx_cache_reg(vcpu, VCPU_EXREG_CR3);
Sheng Yang14394422008-04-28 12:24:45 +08002916 if (!(cr0 & X86_CR0_PG)) {
2917 /* From paging/starting to nonpaging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002918 exec_controls_setbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2919 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002920 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002921 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002922 } else if (!is_paging(vcpu)) {
2923 /* From nonpaging to paging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002924 exec_controls_clearbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2925 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002926 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002927 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002928 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08002929
2930 if (!(cr0 & X86_CR0_WP))
2931 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08002932}
2933
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002934void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002935{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002936 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002937 unsigned long hw_cr0;
2938
Sean Christopherson3de63472018-07-13 08:42:30 -07002939 hw_cr0 = (cr0 & ~KVM_VM_CR0_ALWAYS_OFF);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002940 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02002941 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02002942 else {
Gleb Natapov50378782013-02-04 16:00:28 +02002943 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08002944
Gleb Natapov218e7632013-01-21 15:36:45 +02002945 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
2946 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002947
Gleb Natapov218e7632013-01-21 15:36:45 +02002948 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
2949 enter_rmode(vcpu);
2950 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002951
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002952#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02002953 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10002954 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002955 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10002956 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002957 exit_lmode(vcpu);
2958 }
2959#endif
2960
Sean Christophersonb4d18512018-03-05 12:04:40 -08002961 if (enable_ept && !enable_unrestricted_guest)
Sheng Yang14394422008-04-28 12:24:45 +08002962 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
2963
Avi Kivity6aa8b732006-12-10 02:21:36 -08002964 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08002965 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002966 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02002967
2968 /* depends on vcpu->arch.cr0 to be set to a new value */
2969 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002970}
2971
Yu Zhang855feb62017-08-24 20:27:55 +08002972static int get_ept_level(struct kvm_vcpu *vcpu)
2973{
2974 if (cpu_has_vmx_ept_5levels() && (cpuid_maxphyaddr(vcpu) > 48))
2975 return 5;
2976 return 4;
2977}
2978
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002979u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08002980{
Yu Zhang855feb62017-08-24 20:27:55 +08002981 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08002982
Yu Zhang855feb62017-08-24 20:27:55 +08002983 eptp |= (get_ept_level(vcpu) == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08002984
Peter Feiner995f00a2017-06-30 17:26:32 -07002985 if (enable_ept_ad_bits &&
2986 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02002987 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08002988 eptp |= (root_hpa & PAGE_MASK);
2989
2990 return eptp;
2991}
2992
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002993void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002994{
Tianyu Lan877ad952018-07-19 08:40:23 +00002995 struct kvm *kvm = vcpu->kvm;
Sean Christopherson04f11ef2019-09-27 14:45:16 -07002996 bool update_guest_cr3 = true;
Sheng Yang14394422008-04-28 12:24:45 +08002997 unsigned long guest_cr3;
2998 u64 eptp;
2999
3000 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003001 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07003002 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08003003 vmcs_write64(EPT_POINTER, eptp);
Tianyu Lan877ad952018-07-19 08:40:23 +00003004
3005 if (kvm_x86_ops->tlb_remote_flush) {
3006 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
3007 to_vmx(vcpu)->ept_pointer = eptp;
3008 to_kvm_vmx(kvm)->ept_pointers_match
3009 = EPT_POINTERS_CHECK;
3010 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
3011 }
3012
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003013 /* Loading vmcs02.GUEST_CR3 is handled by nested VM-Enter. */
3014 if (is_guest_mode(vcpu))
3015 update_guest_cr3 = false;
Sean Christophersonb17b7432019-09-27 14:45:17 -07003016 else if (!enable_unrestricted_guest && !is_paging(vcpu))
Tianyu Lan877ad952018-07-19 08:40:23 +00003017 guest_cr3 = to_kvm_vmx(kvm)->ept_identity_map_addr;
Sean Christophersonb17b7432019-09-27 14:45:17 -07003018 else if (test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3019 guest_cr3 = vcpu->arch.cr3;
3020 else /* vmcs01.GUEST_CR3 is already up-to-date. */
3021 update_guest_cr3 = false;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02003022 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003023 }
3024
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003025 if (update_guest_cr3)
3026 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003027}
3028
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003029int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003030{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003031 struct vcpu_vmx *vmx = to_vmx(vcpu);
Ben Serebrin085e68e2015-04-16 11:58:05 -07003032 /*
3033 * Pass through host's Machine Check Enable value to hw_cr4, which
3034 * is in force while we are in guest mode. Do not let guests control
3035 * this bit, even if host CR4.MCE == 0.
3036 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003037 unsigned long hw_cr4;
3038
3039 hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
3040 if (enable_unrestricted_guest)
3041 hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003042 else if (vmx->rmode.vm86_active)
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003043 hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
3044 else
3045 hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003046
Sean Christopherson64f7a112018-04-30 10:01:06 -07003047 if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
3048 if (cr4 & X86_CR4_UMIP) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003049 secondary_exec_controls_setbit(vmx, SECONDARY_EXEC_DESC);
Sean Christopherson64f7a112018-04-30 10:01:06 -07003050 hw_cr4 &= ~X86_CR4_UMIP;
3051 } else if (!is_guest_mode(vcpu) ||
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003052 !nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC)) {
3053 secondary_exec_controls_clearbit(vmx, SECONDARY_EXEC_DESC);
3054 }
Sean Christopherson64f7a112018-04-30 10:01:06 -07003055 }
Paolo Bonzini0367f202016-07-12 10:44:55 +02003056
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003057 if (cr4 & X86_CR4_VMXE) {
3058 /*
3059 * To use VMXON (and later other VMX instructions), a guest
3060 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3061 * So basically the check on whether to allow nested VMX
Paolo Bonzini5bea5122018-09-18 15:19:17 +02003062 * is here. We operate under the default treatment of SMM,
3063 * so VMX cannot be enabled under SMM.
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003064 */
Paolo Bonzini5bea5122018-09-18 15:19:17 +02003065 if (!nested_vmx_allowed(vcpu) || is_smm(vcpu))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003066 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003067 }
David Matlack38991522016-11-29 18:14:08 -08003068
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003069 if (vmx->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003070 return 1;
3071
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003072 vcpu->arch.cr4 = cr4;
Sheng Yang14394422008-04-28 12:24:45 +08003073
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003074 if (!enable_unrestricted_guest) {
3075 if (enable_ept) {
3076 if (!is_paging(vcpu)) {
3077 hw_cr4 &= ~X86_CR4_PAE;
3078 hw_cr4 |= X86_CR4_PSE;
3079 } else if (!(cr4 & X86_CR4_PAE)) {
3080 hw_cr4 &= ~X86_CR4_PAE;
3081 }
3082 }
3083
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003084 /*
Huaitong Handdba2622016-03-22 16:51:15 +08003085 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
3086 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
3087 * to be manually disabled when guest switches to non-paging
3088 * mode.
3089 *
3090 * If !enable_unrestricted_guest, the CPU is always running
3091 * with CR0.PG=1 and CR4 needs to be modified.
3092 * If enable_unrestricted_guest, the CPU automatically
3093 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003094 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003095 if (!is_paging(vcpu))
3096 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
3097 }
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003098
Sheng Yang14394422008-04-28 12:24:45 +08003099 vmcs_writel(CR4_READ_SHADOW, cr4);
3100 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003101 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003102}
3103
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003104void vmx_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003105{
Avi Kivitya9179492011-01-03 14:28:52 +02003106 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003107 u32 ar;
3108
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003109 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003110 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003111 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003112 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003113 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003114 var->base = vmx_read_guest_seg_base(vmx, seg);
3115 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3116 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003117 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003118 var->base = vmx_read_guest_seg_base(vmx, seg);
3119 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3120 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3121 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003122 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003123 var->type = ar & 15;
3124 var->s = (ar >> 4) & 1;
3125 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003126 /*
3127 * Some userspaces do not preserve unusable property. Since usable
3128 * segment has to be present according to VMX spec we can use present
3129 * property to amend userspace bug by making unusable segment always
3130 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3131 * segment as unusable.
3132 */
3133 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003134 var->avl = (ar >> 12) & 1;
3135 var->l = (ar >> 13) & 1;
3136 var->db = (ar >> 14) & 1;
3137 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003138}
3139
Avi Kivitya9179492011-01-03 14:28:52 +02003140static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3141{
Avi Kivitya9179492011-01-03 14:28:52 +02003142 struct kvm_segment s;
3143
3144 if (to_vmx(vcpu)->rmode.vm86_active) {
3145 vmx_get_segment(vcpu, &s, seg);
3146 return s.base;
3147 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003148 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003149}
3150
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003151int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003152{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003153 struct vcpu_vmx *vmx = to_vmx(vcpu);
3154
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003155 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003156 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003157 else {
3158 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003159 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003160 }
Avi Kivity69c73022011-03-07 15:26:44 +02003161}
3162
Avi Kivity653e3102007-05-07 10:55:37 +03003163static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003164{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003165 u32 ar;
3166
Avi Kivityf0495f92012-06-07 17:06:10 +03003167 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003168 ar = 1 << 16;
3169 else {
3170 ar = var->type & 15;
3171 ar |= (var->s & 1) << 4;
3172 ar |= (var->dpl & 3) << 5;
3173 ar |= (var->present & 1) << 7;
3174 ar |= (var->avl & 1) << 12;
3175 ar |= (var->l & 1) << 13;
3176 ar |= (var->db & 1) << 14;
3177 ar |= (var->g & 1) << 15;
3178 }
Avi Kivity653e3102007-05-07 10:55:37 +03003179
3180 return ar;
3181}
3182
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003183void vmx_set_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity653e3102007-05-07 10:55:37 +03003184{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003185 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003186 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003187
Avi Kivity2fb92db2011-04-27 19:42:18 +03003188 vmx_segment_cache_clear(vmx);
3189
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003190 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3191 vmx->rmode.segs[seg] = *var;
3192 if (seg == VCPU_SREG_TR)
3193 vmcs_write16(sf->selector, var->selector);
3194 else if (var->s)
3195 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003196 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003197 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003198
Avi Kivity653e3102007-05-07 10:55:37 +03003199 vmcs_writel(sf->base, var->base);
3200 vmcs_write32(sf->limit, var->limit);
3201 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003202
3203 /*
3204 * Fix the "Accessed" bit in AR field of segment registers for older
3205 * qemu binaries.
3206 * IA32 arch specifies that at the time of processor reset the
3207 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003208 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003209 * state vmexit when "unrestricted guest" mode is turned on.
3210 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3211 * tree. Newer qemu binaries with that qemu fix would not need this
3212 * kvm hack.
3213 */
3214 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003215 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003216
Gleb Natapovf924d662012-12-12 19:10:55 +02003217 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003218
3219out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01003220 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003221}
3222
Avi Kivity6aa8b732006-12-10 02:21:36 -08003223static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3224{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003225 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003226
3227 *db = (ar >> 14) & 1;
3228 *l = (ar >> 13) & 1;
3229}
3230
Gleb Natapov89a27f42010-02-16 10:51:48 +02003231static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003232{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003233 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3234 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003235}
3236
Gleb Natapov89a27f42010-02-16 10:51:48 +02003237static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003238{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003239 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3240 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003241}
3242
Gleb Natapov89a27f42010-02-16 10:51:48 +02003243static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003244{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003245 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3246 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003247}
3248
Gleb Natapov89a27f42010-02-16 10:51:48 +02003249static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003250{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003251 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3252 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003253}
3254
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003255static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3256{
3257 struct kvm_segment var;
3258 u32 ar;
3259
3260 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003261 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003262 if (seg == VCPU_SREG_CS)
3263 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003264 ar = vmx_segment_access_rights(&var);
3265
3266 if (var.base != (var.selector << 4))
3267 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003268 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003269 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003270 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003271 return false;
3272
3273 return true;
3274}
3275
3276static bool code_segment_valid(struct kvm_vcpu *vcpu)
3277{
3278 struct kvm_segment cs;
3279 unsigned int cs_rpl;
3280
3281 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003282 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003283
Avi Kivity1872a3f2009-01-04 23:26:52 +02003284 if (cs.unusable)
3285 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003286 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003287 return false;
3288 if (!cs.s)
3289 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003290 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003291 if (cs.dpl > cs_rpl)
3292 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003293 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003294 if (cs.dpl != cs_rpl)
3295 return false;
3296 }
3297 if (!cs.present)
3298 return false;
3299
3300 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3301 return true;
3302}
3303
3304static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3305{
3306 struct kvm_segment ss;
3307 unsigned int ss_rpl;
3308
3309 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003310 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003311
Avi Kivity1872a3f2009-01-04 23:26:52 +02003312 if (ss.unusable)
3313 return true;
3314 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003315 return false;
3316 if (!ss.s)
3317 return false;
3318 if (ss.dpl != ss_rpl) /* DPL != RPL */
3319 return false;
3320 if (!ss.present)
3321 return false;
3322
3323 return true;
3324}
3325
3326static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3327{
3328 struct kvm_segment var;
3329 unsigned int rpl;
3330
3331 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03003332 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003333
Avi Kivity1872a3f2009-01-04 23:26:52 +02003334 if (var.unusable)
3335 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003336 if (!var.s)
3337 return false;
3338 if (!var.present)
3339 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003340 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003341 if (var.dpl < rpl) /* DPL < RPL */
3342 return false;
3343 }
3344
3345 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3346 * rights flags
3347 */
3348 return true;
3349}
3350
3351static bool tr_valid(struct kvm_vcpu *vcpu)
3352{
3353 struct kvm_segment tr;
3354
3355 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3356
Avi Kivity1872a3f2009-01-04 23:26:52 +02003357 if (tr.unusable)
3358 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03003359 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003360 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003361 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003362 return false;
3363 if (!tr.present)
3364 return false;
3365
3366 return true;
3367}
3368
3369static bool ldtr_valid(struct kvm_vcpu *vcpu)
3370{
3371 struct kvm_segment ldtr;
3372
3373 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3374
Avi Kivity1872a3f2009-01-04 23:26:52 +02003375 if (ldtr.unusable)
3376 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03003377 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003378 return false;
3379 if (ldtr.type != 2)
3380 return false;
3381 if (!ldtr.present)
3382 return false;
3383
3384 return true;
3385}
3386
3387static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3388{
3389 struct kvm_segment cs, ss;
3390
3391 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3392 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3393
Nadav Amitb32a9912015-03-29 16:33:04 +03003394 return ((cs.selector & SEGMENT_RPL_MASK) ==
3395 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003396}
3397
3398/*
3399 * Check if guest state is valid. Returns true if valid, false if
3400 * not.
3401 * We assume that registers are always usable
3402 */
3403static bool guest_state_valid(struct kvm_vcpu *vcpu)
3404{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003405 if (enable_unrestricted_guest)
3406 return true;
3407
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003408 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003409 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003410 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3411 return false;
3412 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3413 return false;
3414 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3415 return false;
3416 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3417 return false;
3418 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3419 return false;
3420 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3421 return false;
3422 } else {
3423 /* protected mode guest state checks */
3424 if (!cs_ss_rpl_check(vcpu))
3425 return false;
3426 if (!code_segment_valid(vcpu))
3427 return false;
3428 if (!stack_segment_valid(vcpu))
3429 return false;
3430 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3431 return false;
3432 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3433 return false;
3434 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3435 return false;
3436 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3437 return false;
3438 if (!tr_valid(vcpu))
3439 return false;
3440 if (!ldtr_valid(vcpu))
3441 return false;
3442 }
3443 /* TODO:
3444 * - Add checks on RIP
3445 * - Add checks on RFLAGS
3446 */
3447
3448 return true;
3449}
3450
Mike Dayd77c26f2007-10-08 09:02:08 -04003451static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003452{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003453 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003454 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003455 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003456
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003457 idx = srcu_read_lock(&kvm->srcu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003458 fn = to_kvm_vmx(kvm)->tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003459 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3460 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003461 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003462 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003463 r = kvm_write_guest_page(kvm, fn++, &data,
3464 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003465 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003466 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003467 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3468 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003469 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003470 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3471 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003472 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003473 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003474 r = kvm_write_guest_page(kvm, fn, &data,
3475 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3476 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003477out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003478 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003479 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003480}
3481
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003482static int init_rmode_identity_map(struct kvm *kvm)
3483{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003484 struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08003485 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08003486 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003487 u32 tmp;
3488
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003489 /* Protect kvm_vmx->ept_identity_pagetable_done. */
Tang Chena255d472014-09-16 18:41:58 +08003490 mutex_lock(&kvm->slots_lock);
3491
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003492 if (likely(kvm_vmx->ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08003493 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08003494
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003495 if (!kvm_vmx->ept_identity_map_addr)
3496 kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
3497 identity_map_pfn = kvm_vmx->ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08003498
David Hildenbrandd8a6e362017-08-24 20:51:34 +02003499 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003500 kvm_vmx->ept_identity_map_addr, PAGE_SIZE);
Tang Chenf51770e2014-09-16 18:41:59 +08003501 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08003502 goto out2;
3503
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003504 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003505 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3506 if (r < 0)
3507 goto out;
3508 /* Set up identity-mapping pagetable for EPT in real mode */
3509 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3510 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3511 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3512 r = kvm_write_guest_page(kvm, identity_map_pfn,
3513 &tmp, i * sizeof(tmp), sizeof(tmp));
3514 if (r < 0)
3515 goto out;
3516 }
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003517 kvm_vmx->ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08003518
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003519out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003520 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08003521
3522out2:
3523 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08003524 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003525}
3526
Avi Kivity6aa8b732006-12-10 02:21:36 -08003527static void seg_setup(int seg)
3528{
Mathias Krause772e0312012-08-30 01:30:19 +02003529 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003530 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003531
3532 vmcs_write16(sf->selector, 0);
3533 vmcs_writel(sf->base, 0);
3534 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003535 ar = 0x93;
3536 if (seg == VCPU_SREG_CS)
3537 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003538
3539 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003540}
3541
Sheng Yangf78e0e22007-10-29 09:40:42 +08003542static int alloc_apic_access_page(struct kvm *kvm)
3543{
Xiao Guangrong44841412012-09-07 14:14:20 +08003544 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003545 int r = 0;
3546
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003547 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08003548 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003549 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02003550 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
3551 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003552 if (r)
3553 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003554
Tang Chen73a6d942014-09-11 13:38:00 +08003555 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08003556 if (is_error_page(page)) {
3557 r = -EFAULT;
3558 goto out;
3559 }
3560
Tang Chenc24ae0d2014-09-24 15:57:58 +08003561 /*
3562 * Do not pin the page in memory, so that memory hot-unplug
3563 * is able to migrate it.
3564 */
3565 put_page(page);
3566 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003567out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003568 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003569 return r;
3570}
3571
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003572int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003573{
3574 int vpid;
3575
Avi Kivity919818a2009-03-23 18:01:29 +02003576 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08003577 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003578 spin_lock(&vmx_vpid_lock);
3579 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003580 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003581 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003582 else
3583 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003584 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003585 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003586}
3587
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003588void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003589{
Wanpeng Li991e7a02015-09-16 17:30:05 +08003590 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003591 return;
3592 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003593 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003594 spin_unlock(&vmx_vpid_lock);
3595}
3596
Yi Wang1e4329ee2018-11-08 11:22:21 +08003597static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003598 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08003599{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003600 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003601
3602 if (!cpu_has_vmx_msr_bitmap())
3603 return;
3604
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003605 if (static_branch_unlikely(&enable_evmcs))
3606 evmcs_touch_msr_bitmap();
3607
Sheng Yang25c5f222008-03-28 13:18:56 +08003608 /*
3609 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3610 * have the write-low and read-high bitmap offsets the wrong way round.
3611 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3612 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003613 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08003614 if (type & MSR_TYPE_R)
3615 /* read-low */
3616 __clear_bit(msr, msr_bitmap + 0x000 / f);
3617
3618 if (type & MSR_TYPE_W)
3619 /* write-low */
3620 __clear_bit(msr, msr_bitmap + 0x800 / f);
3621
Sheng Yang25c5f222008-03-28 13:18:56 +08003622 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3623 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08003624 if (type & MSR_TYPE_R)
3625 /* read-high */
3626 __clear_bit(msr, msr_bitmap + 0x400 / f);
3627
3628 if (type & MSR_TYPE_W)
3629 /* write-high */
3630 __clear_bit(msr, msr_bitmap + 0xc00 / f);
3631
3632 }
3633}
3634
Yi Wang1e4329ee2018-11-08 11:22:21 +08003635static __always_inline void vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003636 u32 msr, int type)
3637{
3638 int f = sizeof(unsigned long);
3639
3640 if (!cpu_has_vmx_msr_bitmap())
3641 return;
3642
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003643 if (static_branch_unlikely(&enable_evmcs))
3644 evmcs_touch_msr_bitmap();
3645
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003646 /*
3647 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3648 * have the write-low and read-high bitmap offsets the wrong way round.
3649 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3650 */
3651 if (msr <= 0x1fff) {
3652 if (type & MSR_TYPE_R)
3653 /* read-low */
3654 __set_bit(msr, msr_bitmap + 0x000 / f);
3655
3656 if (type & MSR_TYPE_W)
3657 /* write-low */
3658 __set_bit(msr, msr_bitmap + 0x800 / f);
3659
3660 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3661 msr &= 0x1fff;
3662 if (type & MSR_TYPE_R)
3663 /* read-high */
3664 __set_bit(msr, msr_bitmap + 0x400 / f);
3665
3666 if (type & MSR_TYPE_W)
3667 /* write-high */
3668 __set_bit(msr, msr_bitmap + 0xc00 / f);
3669
3670 }
3671}
3672
Yi Wang1e4329ee2018-11-08 11:22:21 +08003673static __always_inline void vmx_set_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003674 u32 msr, int type, bool value)
3675{
3676 if (value)
3677 vmx_enable_intercept_for_msr(msr_bitmap, msr, type);
3678 else
3679 vmx_disable_intercept_for_msr(msr_bitmap, msr, type);
3680}
3681
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003682static u8 vmx_msr_bitmap_mode(struct kvm_vcpu *vcpu)
Avi Kivity58972972009-02-24 22:26:47 +02003683{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003684 u8 mode = 0;
3685
3686 if (cpu_has_secondary_exec_ctrls() &&
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003687 (secondary_exec_controls_get(to_vmx(vcpu)) &
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003688 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
3689 mode |= MSR_BITMAP_MODE_X2APIC;
3690 if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
3691 mode |= MSR_BITMAP_MODE_X2APIC_APICV;
3692 }
3693
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003694 return mode;
Yang Zhang8d146952013-01-25 10:18:50 +08003695}
3696
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003697static void vmx_update_msr_bitmap_x2apic(unsigned long *msr_bitmap,
3698 u8 mode)
Yang Zhang8d146952013-01-25 10:18:50 +08003699{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003700 int msr;
3701
3702 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
3703 unsigned word = msr / BITS_PER_LONG;
3704 msr_bitmap[word] = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;
3705 msr_bitmap[word + (0x800 / sizeof(long))] = ~0;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08003706 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003707
3708 if (mode & MSR_BITMAP_MODE_X2APIC) {
3709 /*
3710 * TPR reads and writes can be virtualized even if virtual interrupt
3711 * delivery is not in use.
3712 */
3713 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW);
3714 if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
3715 vmx_enable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_R);
3716 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
3717 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
3718 }
3719 }
3720}
3721
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003722void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu)
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003723{
3724 struct vcpu_vmx *vmx = to_vmx(vcpu);
3725 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3726 u8 mode = vmx_msr_bitmap_mode(vcpu);
3727 u8 changed = mode ^ vmx->msr_bitmap_mode;
3728
3729 if (!changed)
3730 return;
3731
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003732 if (changed & (MSR_BITMAP_MODE_X2APIC | MSR_BITMAP_MODE_X2APIC_APICV))
3733 vmx_update_msr_bitmap_x2apic(msr_bitmap, mode);
3734
3735 vmx->msr_bitmap_mode = mode;
Avi Kivity58972972009-02-24 22:26:47 +02003736}
3737
Chao Pengb08c2892018-10-24 16:05:15 +08003738void pt_update_intercept_for_msr(struct vcpu_vmx *vmx)
3739{
3740 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3741 bool flag = !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
3742 u32 i;
3743
3744 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_STATUS,
3745 MSR_TYPE_RW, flag);
3746 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_BASE,
3747 MSR_TYPE_RW, flag);
3748 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_MASK,
3749 MSR_TYPE_RW, flag);
3750 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_CR3_MATCH,
3751 MSR_TYPE_RW, flag);
3752 for (i = 0; i < vmx->pt_desc.addr_range; i++) {
3753 vmx_set_intercept_for_msr(msr_bitmap,
3754 MSR_IA32_RTIT_ADDR0_A + i * 2, MSR_TYPE_RW, flag);
3755 vmx_set_intercept_for_msr(msr_bitmap,
3756 MSR_IA32_RTIT_ADDR0_B + i * 2, MSR_TYPE_RW, flag);
3757 }
3758}
3759
Suravee Suthikulpanitb2a05fe2017-09-12 10:42:41 -05003760static bool vmx_get_enable_apicv(struct kvm_vcpu *vcpu)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02003761{
Andrey Smetanind62caab2015-11-10 15:36:33 +03003762 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02003763}
3764
Liran Alone6c67d82018-09-04 10:56:52 +03003765static bool vmx_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
3766{
3767 struct vcpu_vmx *vmx = to_vmx(vcpu);
3768 void *vapic_page;
3769 u32 vppr;
3770 int rvi;
3771
3772 if (WARN_ON_ONCE(!is_guest_mode(vcpu)) ||
3773 !nested_cpu_has_vid(get_vmcs12(vcpu)) ||
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003774 WARN_ON_ONCE(!vmx->nested.virtual_apic_map.gfn))
Liran Alone6c67d82018-09-04 10:56:52 +03003775 return false;
3776
Paolo Bonzini7e712682018-10-03 13:44:26 +02003777 rvi = vmx_get_rvi();
Liran Alone6c67d82018-09-04 10:56:52 +03003778
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003779 vapic_page = vmx->nested.virtual_apic_map.hva;
Liran Alone6c67d82018-09-04 10:56:52 +03003780 vppr = *((u32 *)(vapic_page + APIC_PROCPRI));
Liran Alone6c67d82018-09-04 10:56:52 +03003781
3782 return ((rvi & 0xf0) > (vppr & 0xf0));
3783}
3784
Wincy Van06a55242017-04-28 13:13:59 +08003785static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
3786 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003787{
3788#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08003789 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
3790
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003791 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08003792 /*
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003793 * The vector of interrupt to be delivered to vcpu had
3794 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08003795 *
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003796 * Following cases will be reached in this block, and
3797 * we always send a notification event in all cases as
3798 * explained below.
3799 *
3800 * Case 1: vcpu keeps in non-root mode. Sending a
3801 * notification event posts the interrupt to vcpu.
3802 *
3803 * Case 2: vcpu exits to root mode and is still
3804 * runnable. PIR will be synced to vIRR before the
3805 * next vcpu entry. Sending a notification event in
3806 * this case has no effect, as vcpu is not in root
3807 * mode.
3808 *
3809 * Case 3: vcpu exits to root mode and is blocked.
3810 * vcpu_block() has already synced PIR to vIRR and
3811 * never blocks vcpu if vIRR is not cleared. Therefore,
3812 * a blocked vcpu here does not wait for any requested
3813 * interrupts in PIR, and sending a notification event
3814 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08003815 */
Feng Wu28b835d2015-09-18 22:29:54 +08003816
Wincy Van06a55242017-04-28 13:13:59 +08003817 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003818 return true;
3819 }
3820#endif
3821 return false;
3822}
3823
Wincy Van705699a2015-02-03 23:58:17 +08003824static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
3825 int vector)
3826{
3827 struct vcpu_vmx *vmx = to_vmx(vcpu);
3828
3829 if (is_guest_mode(vcpu) &&
3830 vector == vmx->nested.posted_intr_nv) {
Wincy Van705699a2015-02-03 23:58:17 +08003831 /*
3832 * If a posted intr is not recognized by hardware,
3833 * we will accomplish it in the next vmentry.
3834 */
3835 vmx->nested.pi_pending = true;
3836 kvm_make_request(KVM_REQ_EVENT, vcpu);
Liran Alon6b697712017-11-09 20:27:20 +02003837 /* the PIR and ON have been set by L1. */
3838 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
3839 kvm_vcpu_kick(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08003840 return 0;
3841 }
3842 return -1;
3843}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003844/*
Yang Zhanga20ed542013-04-11 19:25:15 +08003845 * Send interrupt to vcpu via posted interrupt way.
3846 * 1. If target vcpu is running(non-root mode), send posted interrupt
3847 * notification to vcpu and hardware will sync PIR to vIRR atomically.
3848 * 2. If target vcpu isn't running(root mode), kick it to pick up the
3849 * interrupt from PIR in next vmentry.
3850 */
3851static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
3852{
3853 struct vcpu_vmx *vmx = to_vmx(vcpu);
3854 int r;
3855
Wincy Van705699a2015-02-03 23:58:17 +08003856 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
3857 if (!r)
3858 return;
3859
Yang Zhanga20ed542013-04-11 19:25:15 +08003860 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
3861 return;
3862
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003863 /* If a previous notification has sent the IPI, nothing to do. */
3864 if (pi_test_and_set_on(&vmx->pi_desc))
3865 return;
3866
Wincy Van06a55242017-04-28 13:13:59 +08003867 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08003868 kvm_vcpu_kick(vcpu);
3869}
3870
Avi Kivity6aa8b732006-12-10 02:21:36 -08003871/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003872 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
3873 * will not change in the lifetime of the guest.
3874 * Note that host-state that does change is set elsewhere. E.g., host-state
3875 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
3876 */
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003877void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003878{
3879 u32 low32, high32;
3880 unsigned long tmpl;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003881 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003882
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07003883 cr0 = read_cr0();
3884 WARN_ON(cr0 & X86_CR0_TS);
3885 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003886
3887 /*
3888 * Save the most likely value for this task's CR3 in the VMCS.
3889 * We can't use __get_current_cr3_fast() because we're not atomic.
3890 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07003891 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003892 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003893 vmx->loaded_vmcs->host_state.cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003894
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003895 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003896 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003897 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003898 vmx->loaded_vmcs->host_state.cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003899
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003900 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003901#ifdef CONFIG_X86_64
3902 /*
3903 * Load null selectors, so we can avoid reloading them in
Sean Christopherson6d6095b2018-07-23 12:32:44 -07003904 * vmx_prepare_switch_to_host(), in case userspace uses
3905 * the null selectors too (the expected case).
Avi Kivityb2da15a2012-05-13 19:53:24 +03003906 */
3907 vmcs_write16(HOST_DS_SELECTOR, 0);
3908 vmcs_write16(HOST_ES_SELECTOR, 0);
3909#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003910 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3911 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003912#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003913 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3914 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
3915
Sean Christopherson23420802019-04-19 22:50:57 -07003916 vmcs_writel(HOST_IDTR_BASE, host_idt_base); /* 22.2.4 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003917
Sean Christopherson453eafb2018-12-20 12:25:17 -08003918 vmcs_writel(HOST_RIP, (unsigned long)vmx_vmexit); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003919
3920 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
3921 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
3922 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
3923 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
3924
3925 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
3926 rdmsr(MSR_IA32_CR_PAT, low32, high32);
3927 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
3928 }
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003929
Sean Christophersonc73da3f2018-12-03 13:53:00 -08003930 if (cpu_has_load_ia32_efer())
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003931 vmcs_write64(HOST_IA32_EFER, host_efer);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003932}
3933
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003934void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003935{
3936 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
3937 if (enable_ept)
3938 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03003939 if (is_guest_mode(&vmx->vcpu))
3940 vmx->vcpu.arch.cr4_guest_owned_bits &=
3941 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003942 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
3943}
3944
Sean Christophersonc075c3e2019-05-07 12:17:53 -07003945u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
Yang Zhang01e439b2013-04-11 19:25:12 +08003946{
3947 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
3948
Andrey Smetanind62caab2015-11-10 15:36:33 +03003949 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08003950 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01003951
3952 if (!enable_vnmi)
3953 pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;
3954
Sean Christopherson804939e2019-05-07 12:18:05 -07003955 if (!enable_preemption_timer)
3956 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
3957
Yang Zhang01e439b2013-04-11 19:25:12 +08003958 return pin_based_exec_ctrl;
3959}
3960
Andrey Smetanind62caab2015-11-10 15:36:33 +03003961static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
3962{
3963 struct vcpu_vmx *vmx = to_vmx(vcpu);
3964
Sean Christophersonc5f2c762019-05-07 12:17:55 -07003965 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03003966 if (cpu_has_secondary_exec_ctrls()) {
3967 if (kvm_vcpu_apicv_active(vcpu))
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003968 secondary_exec_controls_setbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03003969 SECONDARY_EXEC_APIC_REGISTER_VIRT |
3970 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3971 else
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003972 secondary_exec_controls_clearbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03003973 SECONDARY_EXEC_APIC_REGISTER_VIRT |
3974 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3975 }
3976
3977 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003978 vmx_update_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03003979}
3980
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08003981u32 vmx_exec_control(struct vcpu_vmx *vmx)
3982{
3983 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
3984
3985 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
3986 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
3987
3988 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
3989 exec_control &= ~CPU_BASED_TPR_SHADOW;
3990#ifdef CONFIG_X86_64
3991 exec_control |= CPU_BASED_CR8_STORE_EXITING |
3992 CPU_BASED_CR8_LOAD_EXITING;
3993#endif
3994 }
3995 if (!enable_ept)
3996 exec_control |= CPU_BASED_CR3_STORE_EXITING |
3997 CPU_BASED_CR3_LOAD_EXITING |
3998 CPU_BASED_INVLPG_EXITING;
3999 if (kvm_mwait_in_guest(vmx->vcpu.kvm))
4000 exec_control &= ~(CPU_BASED_MWAIT_EXITING |
4001 CPU_BASED_MONITOR_EXITING);
4002 if (kvm_hlt_in_guest(vmx->vcpu.kvm))
4003 exec_control &= ~CPU_BASED_HLT_EXITING;
4004 return exec_control;
4005}
4006
4007
Paolo Bonzini80154d72017-08-24 13:55:35 +02004008static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004009{
Paolo Bonzini80154d72017-08-24 13:55:35 +02004010 struct kvm_vcpu *vcpu = &vmx->vcpu;
4011
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004012 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004013
Chao Pengf99e3da2018-10-24 16:05:10 +08004014 if (pt_mode == PT_MODE_SYSTEM)
4015 exec_control &= ~(SECONDARY_EXEC_PT_USE_GPA | SECONDARY_EXEC_PT_CONCEAL_VMX);
Paolo Bonzini80154d72017-08-24 13:55:35 +02004016 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004017 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4018 if (vmx->vpid == 0)
4019 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4020 if (!enable_ept) {
4021 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4022 enable_unrestricted_guest = 0;
4023 }
4024 if (!enable_unrestricted_guest)
4025 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
Wanpeng Lib31c1142018-03-12 04:53:04 -07004026 if (kvm_pause_in_guest(vmx->vcpu.kvm))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004027 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02004028 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004029 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4030 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004031 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004032
4033 /* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
4034 * in vmx_set_cr4. */
4035 exec_control &= ~SECONDARY_EXEC_DESC;
4036
Abel Gordonabc4fc52013-04-18 14:35:25 +03004037 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4038 (handle_vmptrld).
4039 We can NOT enable shadow_vmcs here because we don't have yet
4040 a current VMCS12
4041 */
4042 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08004043
4044 if (!enable_pml)
4045 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08004046
Paolo Bonzini3db13482017-08-24 14:48:03 +02004047 if (vmx_xsaves_supported()) {
4048 /* Exposing XSAVES only when XSAVE is exposed */
4049 bool xsaves_enabled =
4050 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
4051 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
4052
4053 if (!xsaves_enabled)
4054 exec_control &= ~SECONDARY_EXEC_XSAVES;
4055
4056 if (nested) {
4057 if (xsaves_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004058 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini3db13482017-08-24 14:48:03 +02004059 SECONDARY_EXEC_XSAVES;
4060 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004061 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini3db13482017-08-24 14:48:03 +02004062 ~SECONDARY_EXEC_XSAVES;
4063 }
4064 }
4065
Paolo Bonzini80154d72017-08-24 13:55:35 +02004066 if (vmx_rdtscp_supported()) {
4067 bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
4068 if (!rdtscp_enabled)
4069 exec_control &= ~SECONDARY_EXEC_RDTSCP;
4070
4071 if (nested) {
4072 if (rdtscp_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004073 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004074 SECONDARY_EXEC_RDTSCP;
4075 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004076 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004077 ~SECONDARY_EXEC_RDTSCP;
4078 }
4079 }
4080
4081 if (vmx_invpcid_supported()) {
4082 /* Exposing INVPCID only when PCID is exposed */
4083 bool invpcid_enabled =
4084 guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
4085 guest_cpuid_has(vcpu, X86_FEATURE_PCID);
4086
4087 if (!invpcid_enabled) {
4088 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
4089 guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
4090 }
4091
4092 if (nested) {
4093 if (invpcid_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004094 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004095 SECONDARY_EXEC_ENABLE_INVPCID;
4096 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004097 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004098 ~SECONDARY_EXEC_ENABLE_INVPCID;
4099 }
4100 }
4101
Jim Mattson45ec3682017-08-23 16:32:04 -07004102 if (vmx_rdrand_supported()) {
4103 bool rdrand_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDRAND);
4104 if (rdrand_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004105 exec_control &= ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004106
4107 if (nested) {
4108 if (rdrand_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004109 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004110 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004111 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004112 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004113 ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004114 }
4115 }
4116
Jim Mattson75f4fc82017-08-23 16:32:03 -07004117 if (vmx_rdseed_supported()) {
4118 bool rdseed_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDSEED);
4119 if (rdseed_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004120 exec_control &= ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004121
4122 if (nested) {
4123 if (rdseed_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004124 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004125 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004126 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004127 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004128 ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004129 }
4130 }
4131
Tao Xue69e72fa2019-07-16 14:55:49 +08004132 if (vmx_waitpkg_supported()) {
4133 bool waitpkg_enabled =
4134 guest_cpuid_has(vcpu, X86_FEATURE_WAITPKG);
4135
4136 if (!waitpkg_enabled)
4137 exec_control &= ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4138
4139 if (nested) {
4140 if (waitpkg_enabled)
4141 vmx->nested.msrs.secondary_ctls_high |=
4142 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4143 else
4144 vmx->nested.msrs.secondary_ctls_high &=
4145 ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4146 }
4147 }
4148
Paolo Bonzini80154d72017-08-24 13:55:35 +02004149 vmx->secondary_exec_control = exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004150}
4151
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004152static void ept_set_mmio_spte_mask(void)
4153{
4154 /*
4155 * EPT Misconfigurations can be generated if the value of bits 2:0
4156 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004157 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07004158 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
Sean Christopherson4af77152019-08-01 13:35:22 -07004159 VMX_EPT_MISCONFIG_WX_VALUE, 0);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004160}
4161
Wanpeng Lif53cd632014-12-02 19:14:58 +08004162#define VMX_XSS_EXIT_BITMAP 0
Avi Kivity6aa8b732006-12-10 02:21:36 -08004163
Sean Christopherson944c3462018-12-03 13:53:09 -08004164/*
4165 * Sets up the vmcs for emulated real mode.
4166 */
4167static void vmx_vcpu_setup(struct vcpu_vmx *vmx)
4168{
4169 int i;
4170
4171 if (nested)
4172 nested_vmx_vcpu_setup();
4173
Sheng Yang25c5f222008-03-28 13:18:56 +08004174 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004175 vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
Sheng Yang25c5f222008-03-28 13:18:56 +08004176
Avi Kivity6aa8b732006-12-10 02:21:36 -08004177 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4178
Avi Kivity6aa8b732006-12-10 02:21:36 -08004179 /* Control */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004180 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07004181 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004182
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004183 exec_controls_set(vmx, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004184
Dan Williamsdfa169b2016-06-02 11:17:24 -07004185 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004186 vmx_compute_secondary_exec_control(vmx);
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004187 secondary_exec_controls_set(vmx, vmx->secondary_exec_control);
Dan Williamsdfa169b2016-06-02 11:17:24 -07004188 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004189
Andrey Smetanind62caab2015-11-10 15:36:33 +03004190 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004191 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4192 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4193 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4194 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4195
4196 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004197
Li RongQing0bcf2612015-12-03 13:29:34 +08004198 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08004199 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004200 }
4201
Wanpeng Lib31c1142018-03-12 04:53:04 -07004202 if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004203 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004204 vmx->ple_window = ple_window;
4205 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004206 }
4207
Xiao Guangrongc3707952011-07-12 03:28:04 +08004208 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4209 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004210 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4211
Avi Kivity9581d442010-10-19 16:46:55 +02004212 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4213 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004214 vmx_set_constant_host_state(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004215 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4216 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004217
Bandan Das2a499e42017-08-03 15:54:41 -04004218 if (cpu_has_vmx_vmfunc())
4219 vmcs_write64(VM_FUNCTION_CONTROL, 0);
4220
Eddie Dong2cc51562007-05-21 07:28:09 +03004221 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4222 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004223 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
Eddie Dong2cc51562007-05-21 07:28:09 +03004224 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004225 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004226
Radim Krčmář74545702015-04-27 15:11:25 +02004227 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4228 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004229
Paolo Bonzini03916db2014-07-24 14:21:57 +02004230 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004231 u32 index = vmx_msr_index[i];
4232 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004233 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004234
4235 if (rdmsr_safe(index, &data_low, &data_high) < 0)
4236 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08004237 if (wrmsr_safe(index, data_low, data_high) < 0)
4238 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03004239 vmx->guest_msrs[j].index = i;
4240 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02004241 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004242 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004243 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004244
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004245 vm_exit_controls_set(vmx, vmx_vmexit_ctrl());
Avi Kivity6aa8b732006-12-10 02:21:36 -08004246
4247 /* 22.2.1, 20.8.1 */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004248 vm_entry_controls_set(vmx, vmx_vmentry_ctrl());
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004249
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004250 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
4251 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
4252
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004253 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004254
Wanpeng Lif53cd632014-12-02 19:14:58 +08004255 if (vmx_xsaves_supported())
4256 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4257
Peter Feiner4e595162016-07-07 14:49:58 -07004258 if (enable_pml) {
Peter Feiner4e595162016-07-07 14:49:58 -07004259 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
4260 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
4261 }
Sean Christopherson0b665d32018-08-14 09:33:34 -07004262
4263 if (cpu_has_vmx_encls_vmexit())
4264 vmcs_write64(ENCLS_EXITING_BITMAP, -1ull);
Chao Peng2ef444f2018-10-24 16:05:12 +08004265
4266 if (pt_mode == PT_MODE_HOST_GUEST) {
4267 memset(&vmx->pt_desc, 0, sizeof(vmx->pt_desc));
4268 /* Bit[6~0] are forced to 1, writes are ignored. */
4269 vmx->pt_desc.guest.output_mask = 0x7F;
4270 vmcs_write64(GUEST_IA32_RTIT_CTL, 0);
4271 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004272}
4273
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004274static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004275{
4276 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004277 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004278 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004279
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004280 vmx->rmode.vm86_active = 0;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004281 vmx->spec_ctrl = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004282
Tao Xu6e3ba4a2019-07-16 14:55:50 +08004283 vmx->msr_ia32_umwait_control = 0;
4284
Wanpeng Li518e7b92018-02-28 14:03:31 +08004285 vcpu->arch.microcode_version = 0x100000000ULL;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004286 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Wanpeng Li95c06542019-09-05 14:26:28 +08004287 vmx->hv_deadline_tsc = -1;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004288 kvm_set_cr8(vcpu, 0);
4289
4290 if (!init_event) {
4291 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
4292 MSR_IA32_APICBASE_ENABLE;
4293 if (kvm_vcpu_is_reset_bsp(vcpu))
4294 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4295 apic_base_msr.host_initiated = true;
4296 kvm_set_apic_base(vcpu, &apic_base_msr);
4297 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004298
Avi Kivity2fb92db2011-04-27 19:42:18 +03004299 vmx_segment_cache_clear(vmx);
4300
Avi Kivity5706be02008-08-20 15:07:31 +03004301 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004302 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004303 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004304
4305 seg_setup(VCPU_SREG_DS);
4306 seg_setup(VCPU_SREG_ES);
4307 seg_setup(VCPU_SREG_FS);
4308 seg_setup(VCPU_SREG_GS);
4309 seg_setup(VCPU_SREG_SS);
4310
4311 vmcs_write16(GUEST_TR_SELECTOR, 0);
4312 vmcs_writel(GUEST_TR_BASE, 0);
4313 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4314 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4315
4316 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4317 vmcs_writel(GUEST_LDTR_BASE, 0);
4318 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4319 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4320
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004321 if (!init_event) {
4322 vmcs_write32(GUEST_SYSENTER_CS, 0);
4323 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4324 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4325 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4326 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004327
Wanpeng Lic37c2872017-11-20 14:52:21 -08004328 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
Jan Kiszka66450a22013-03-13 12:42:34 +01004329 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004330
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004331 vmcs_writel(GUEST_GDTR_BASE, 0);
4332 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4333
4334 vmcs_writel(GUEST_IDTR_BASE, 0);
4335 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4336
Anthony Liguori443381a2010-12-06 10:53:38 -06004337 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004338 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004339 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Wanpeng Lia554d202017-10-11 05:10:19 -07004340 if (kvm_mpx_supported())
4341 vmcs_write64(GUEST_BNDCFGS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004342
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004343 setup_msrs(vmx);
4344
Avi Kivity6aa8b732006-12-10 02:21:36 -08004345 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4346
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004347 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08004348 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004349 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08004350 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004351 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004352 vmcs_write32(TPR_THRESHOLD, 0);
4353 }
4354
Paolo Bonzinia73896c2014-11-02 07:54:30 +01004355 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004356
Sheng Yang2384d2b2008-01-17 15:14:33 +08004357 if (vmx->vpid != 0)
4358 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4359
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004360 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004361 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06004362 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004363 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02004364 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004365
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004366 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004367
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004368 vpid_sync_context(vmx->vpid);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004369 if (init_event)
4370 vmx_clear_hlt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004371}
4372
Jan Kiszkac9a79532014-03-07 20:03:15 +01004373static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004374{
Sean Christopherson2183f562019-05-07 12:17:56 -07004375 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_INTR_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004376}
4377
Jan Kiszkac9a79532014-03-07 20:03:15 +01004378static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004379{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004380 if (!enable_vnmi ||
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004381 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01004382 enable_irq_window(vcpu);
4383 return;
4384 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004385
Sean Christopherson2183f562019-05-07 12:17:56 -07004386 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_NMI_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004387}
4388
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004389static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004390{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004391 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004392 uint32_t intr;
4393 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004394
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004395 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004396
Avi Kivityfa89a812008-09-01 15:57:51 +03004397 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004398 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004399 int inc_eip = 0;
4400 if (vcpu->arch.interrupt.soft)
4401 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004402 kvm_inject_realmode_interrupt(vcpu, irq, inc_eip);
Eddie Dong85f455f2007-07-06 12:20:49 +03004403 return;
4404 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004405 intr = irq | INTR_INFO_VALID_MASK;
4406 if (vcpu->arch.interrupt.soft) {
4407 intr |= INTR_TYPE_SOFT_INTR;
4408 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4409 vmx->vcpu.arch.event_exit_inst_len);
4410 } else
4411 intr |= INTR_TYPE_EXT_INTR;
4412 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004413
4414 vmx_clear_hlt(vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004415}
4416
Sheng Yangf08864b2008-05-15 18:23:25 +08004417static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4418{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004419 struct vcpu_vmx *vmx = to_vmx(vcpu);
4420
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004421 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004422 /*
4423 * Tracking the NMI-blocked state in software is built upon
4424 * finding the next open IRQ window. This, in turn, depends on
4425 * well-behaving guests: They have to keep IRQs disabled at
4426 * least as long as the NMI handler runs. Otherwise we may
4427 * cause NMI nesting, maybe breaking the guest. But as this is
4428 * highly unlikely, we can live with the residual risk.
4429 */
4430 vmx->loaded_vmcs->soft_vnmi_blocked = 1;
4431 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4432 }
4433
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004434 ++vcpu->stat.nmi_injections;
4435 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004436
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004437 if (vmx->rmode.vm86_active) {
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004438 kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004439 return;
4440 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08004441
Sheng Yangf08864b2008-05-15 18:23:25 +08004442 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4443 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004444
4445 vmx_clear_hlt(vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08004446}
4447
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004448bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004449{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004450 struct vcpu_vmx *vmx = to_vmx(vcpu);
4451 bool masked;
4452
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004453 if (!enable_vnmi)
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004454 return vmx->loaded_vmcs->soft_vnmi_blocked;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004455 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02004456 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004457 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
4458 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4459 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004460}
4461
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004462void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004463{
4464 struct vcpu_vmx *vmx = to_vmx(vcpu);
4465
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004466 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004467 if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
4468 vmx->loaded_vmcs->soft_vnmi_blocked = masked;
4469 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4470 }
4471 } else {
4472 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4473 if (masked)
4474 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4475 GUEST_INTR_STATE_NMI);
4476 else
4477 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4478 GUEST_INTR_STATE_NMI);
4479 }
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004480}
4481
Jan Kiszka2505dc92013-04-14 12:12:47 +02004482static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
4483{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004484 if (to_vmx(vcpu)->nested.nested_run_pending)
4485 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004486
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004487 if (!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004488 to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
4489 return 0;
4490
Jan Kiszka2505dc92013-04-14 12:12:47 +02004491 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4492 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4493 | GUEST_INTR_STATE_NMI));
4494}
4495
Gleb Natapov78646122009-03-23 12:12:11 +02004496static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4497{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004498 return (!to_vmx(vcpu)->nested.nested_run_pending &&
4499 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03004500 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4501 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004502}
4503
Izik Eiduscbc94022007-10-25 00:29:55 +02004504static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4505{
4506 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02004507
Sean Christophersonf7eaeb02018-03-05 12:04:36 -08004508 if (enable_unrestricted_guest)
4509 return 0;
4510
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004511 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
4512 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02004513 if (ret)
4514 return ret;
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004515 to_kvm_vmx(kvm)->tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004516 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02004517}
4518
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004519static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
4520{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004521 to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004522 return 0;
4523}
4524
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004525static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004526{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004527 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004528 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004529 /*
4530 * Update instruction length as we may reinject the exception
4531 * from user space while in guest debugging mode.
4532 */
4533 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4534 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004535 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004536 return false;
4537 /* fall through */
4538 case DB_VECTOR:
4539 if (vcpu->guest_debug &
4540 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4541 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004542 /* fall through */
4543 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004544 case OF_VECTOR:
4545 case BR_VECTOR:
4546 case UD_VECTOR:
4547 case DF_VECTOR:
4548 case SS_VECTOR:
4549 case GP_VECTOR:
4550 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004551 return true;
4552 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004553 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004554 return false;
4555}
4556
4557static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4558 int vec, u32 err_code)
4559{
4560 /*
4561 * Instruction with address size override prefix opcode 0x67
4562 * Cause the #SS fault with 0 error code in VM86 mode.
4563 */
4564 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004565 if (kvm_emulate_instruction(vcpu, 0)) {
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004566 if (vcpu->arch.halt_request) {
4567 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06004568 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004569 }
4570 return 1;
4571 }
4572 return 0;
4573 }
4574
4575 /*
4576 * Forward all other exceptions that are valid in real mode.
4577 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4578 * the required debugging infrastructure rework.
4579 */
4580 kvm_queue_exception(vcpu, vec);
4581 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004582}
4583
Andi Kleena0861c02009-06-08 17:37:09 +08004584/*
4585 * Trigger machine check on the host. We assume all the MSRs are already set up
4586 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4587 * We pass a fake environment to the machine check handler because we want
4588 * the guest to be always treated like user space, no matter what context
4589 * it used internally.
4590 */
4591static void kvm_machine_check(void)
4592{
4593#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4594 struct pt_regs regs = {
4595 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4596 .flags = X86_EFLAGS_IF,
4597 };
4598
4599 do_machine_check(&regs, 0);
4600#endif
4601}
4602
Avi Kivity851ba692009-08-24 11:10:17 +03004603static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004604{
Sean Christopherson95b5a482019-04-19 22:50:59 -07004605 /* handled by vmx_vcpu_run() */
Andi Kleena0861c02009-06-08 17:37:09 +08004606 return 1;
4607}
4608
Sean Christopherson95b5a482019-04-19 22:50:59 -07004609static int handle_exception_nmi(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004610{
Avi Kivity1155f762007-11-22 11:30:47 +02004611 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004612 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004613 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004614 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004615 u32 vect_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004616
Avi Kivity1155f762007-11-22 11:30:47 +02004617 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004618 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004619
Paolo Bonzini2ea72032019-06-06 14:57:25 +02004620 if (is_machine_check(intr_info) || is_nmi(intr_info))
Sean Christopherson95b5a482019-04-19 22:50:59 -07004621 return 1; /* handled by handle_exception_nmi_irqoff() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004622
Wanpeng Li082d06e2018-04-03 16:28:48 -07004623 if (is_invalid_opcode(intr_info))
4624 return handle_ud(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004625
Avi Kivity6aa8b732006-12-10 02:21:36 -08004626 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004627 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004628 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004629
Liran Alon9e869482018-03-12 13:12:51 +02004630 if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
4631 WARN_ON_ONCE(!enable_vmware_backdoor);
Sean Christophersona6c6ed12019-08-27 14:40:30 -07004632
4633 /*
4634 * VMware backdoor emulation on #GP interception only handles
4635 * IN{S}, OUT{S}, and RDPMC, none of which generate a non-zero
4636 * error code on #GP.
4637 */
4638 if (error_code) {
4639 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
4640 return 1;
4641 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004642 return kvm_emulate_instruction(vcpu, EMULTYPE_VMWARE_GP);
Liran Alon9e869482018-03-12 13:12:51 +02004643 }
4644
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004645 /*
4646 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4647 * MMIO, it is better to report an internal error.
4648 * See the comments in vmx_handle_exit.
4649 */
4650 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4651 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4652 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4653 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004654 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004655 vcpu->run->internal.data[0] = vect_info;
4656 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004657 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004658 return 0;
4659 }
4660
Avi Kivity6aa8b732006-12-10 02:21:36 -08004661 if (is_page_fault(intr_info)) {
4662 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07004663 /* EPT won't cause page fault directly */
4664 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
Paolo Bonzinid0006532017-08-11 18:36:43 +02004665 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004666 }
4667
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004668 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004669
4670 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4671 return handle_rmode_exception(vcpu, ex_no, error_code);
4672
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004673 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01004674 case AC_VECTOR:
4675 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
4676 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004677 case DB_VECTOR:
4678 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4679 if (!(vcpu->guest_debug &
4680 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Liran Alon1fc5d1942019-06-06 01:54:47 +03004681 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004682 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Linus Torvalds32d43cd2018-03-20 12:16:59 -07004683 if (is_icebp(intr_info))
Sean Christopherson1957aa62019-08-27 14:40:39 -07004684 WARN_ON(!skip_emulated_instruction(vcpu));
Huw Daviesfd2a4452014-04-16 10:02:51 +01004685
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004686 kvm_queue_exception(vcpu, DB_VECTOR);
4687 return 1;
4688 }
4689 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4690 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4691 /* fall through */
4692 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004693 /*
4694 * Update instruction length as we may reinject #BP from
4695 * user space while in guest debugging mode. Reading it for
4696 * #DB as well causes no harm, it is not used in that case.
4697 */
4698 vmx->vcpu.arch.event_exit_inst_len =
4699 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004700 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004701 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004702 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4703 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004704 break;
4705 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004706 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4707 kvm_run->ex.exception = ex_no;
4708 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004709 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004710 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004711 return 0;
4712}
4713
Avi Kivity851ba692009-08-24 11:10:17 +03004714static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004715{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004716 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004717 return 1;
4718}
4719
Avi Kivity851ba692009-08-24 11:10:17 +03004720static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004721{
Avi Kivity851ba692009-08-24 11:10:17 +03004722 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07004723 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08004724 return 0;
4725}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004726
Avi Kivity851ba692009-08-24 11:10:17 +03004727static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004728{
He, Qingbfdaab02007-09-12 14:18:28 +08004729 unsigned long exit_qualification;
Sean Christophersondca7f122018-03-08 08:57:27 -08004730 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004731 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004732
He, Qingbfdaab02007-09-12 14:18:28 +08004733 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004734 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004735
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004736 ++vcpu->stat.io_exits;
4737
Sean Christopherson432baf62018-03-08 08:57:26 -08004738 if (string)
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004739 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004740
4741 port = exit_qualification >> 16;
4742 size = (exit_qualification & 7) + 1;
Sean Christopherson432baf62018-03-08 08:57:26 -08004743 in = (exit_qualification & 8) != 0;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004744
Sean Christophersondca7f122018-03-08 08:57:27 -08004745 return kvm_fast_pio(vcpu, size, port, in);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004746}
4747
Ingo Molnar102d8322007-02-19 14:37:47 +02004748static void
4749vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4750{
4751 /*
4752 * Patch in the VMCALL instruction:
4753 */
4754 hypercall[0] = 0x0f;
4755 hypercall[1] = 0x01;
4756 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004757}
4758
Guo Chao0fa06072012-06-28 15:16:19 +08004759/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004760static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4761{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004762 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004763 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4764 unsigned long orig_val = val;
4765
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004766 /*
4767 * We get here when L2 changed cr0 in a way that did not change
4768 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004769 * but did change L0 shadowed bits. So we first calculate the
4770 * effective cr0 value that L1 would like to write into the
4771 * hardware. It consists of the L2-owned bits from the new
4772 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004773 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004774 val = (val & ~vmcs12->cr0_guest_host_mask) |
4775 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4776
David Matlack38991522016-11-29 18:14:08 -08004777 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004778 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004779
4780 if (kvm_set_cr0(vcpu, val))
4781 return 1;
4782 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004783 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004784 } else {
4785 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08004786 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004787 return 1;
David Matlack38991522016-11-29 18:14:08 -08004788
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004789 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004790 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004791}
4792
4793static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4794{
4795 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004796 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4797 unsigned long orig_val = val;
4798
4799 /* analogously to handle_set_cr0 */
4800 val = (val & ~vmcs12->cr4_guest_host_mask) |
4801 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
4802 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004803 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004804 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004805 return 0;
4806 } else
4807 return kvm_set_cr4(vcpu, val);
4808}
4809
Paolo Bonzini0367f202016-07-12 10:44:55 +02004810static int handle_desc(struct kvm_vcpu *vcpu)
4811{
4812 WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004813 return kvm_emulate_instruction(vcpu, 0);
Paolo Bonzini0367f202016-07-12 10:44:55 +02004814}
4815
Avi Kivity851ba692009-08-24 11:10:17 +03004816static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004817{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004818 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004819 int cr;
4820 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004821 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08004822 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004823
He, Qingbfdaab02007-09-12 14:18:28 +08004824 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004825 cr = exit_qualification & 15;
4826 reg = (exit_qualification >> 8) & 15;
4827 switch ((exit_qualification >> 4) & 3) {
4828 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03004829 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004830 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004831 switch (cr) {
4832 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004833 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004834 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004835 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004836 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity23902182010-06-10 17:02:16 +03004837 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004838 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004839 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004840 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004841 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004842 case 8: {
4843 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03004844 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004845 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004846 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004847 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08004848 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004849 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08004850 return ret;
4851 /*
4852 * TODO: we might be squashing a
4853 * KVM_GUESTDBG_SINGLESTEP-triggered
4854 * KVM_EXIT_DEBUG here.
4855 */
Avi Kivity851ba692009-08-24 11:10:17 +03004856 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004857 return 0;
4858 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02004859 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004860 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004861 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004862 WARN_ONCE(1, "Guest should always own CR0.TS");
4863 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02004864 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08004865 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004866 case 1: /*mov from cr*/
4867 switch (cr) {
4868 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004869 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity9f8fe502010-12-05 17:30:00 +02004870 val = kvm_read_cr3(vcpu);
4871 kvm_register_write(vcpu, reg, val);
4872 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004873 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004874 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004875 val = kvm_get_cr8(vcpu);
4876 kvm_register_write(vcpu, reg, val);
4877 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004878 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004879 }
4880 break;
4881 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02004882 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004883 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02004884 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004885
Kyle Huey6affcbe2016-11-29 12:40:40 -08004886 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004887 default:
4888 break;
4889 }
Avi Kivity851ba692009-08-24 11:10:17 +03004890 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03004891 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08004892 (int)(exit_qualification >> 4) & 3, cr);
4893 return 0;
4894}
4895
Avi Kivity851ba692009-08-24 11:10:17 +03004896static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004897{
He, Qingbfdaab02007-09-12 14:18:28 +08004898 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004899 int dr, dr7, reg;
4900
4901 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4902 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
4903
4904 /* First, if DR does not exist, trigger UD */
4905 if (!kvm_require_dr(vcpu, dr))
4906 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004907
Jan Kiszkaf2483412010-01-20 18:20:20 +01004908 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03004909 if (!kvm_require_cpl(vcpu, 0))
4910 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004911 dr7 = vmcs_readl(GUEST_DR7);
4912 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004913 /*
4914 * As the vm-exit takes precedence over the debug trap, we
4915 * need to emulate the latter, either for the host or the
4916 * guest debugging itself.
4917 */
4918 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03004919 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004920 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02004921 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004922 vcpu->run->debug.arch.exception = DB_VECTOR;
4923 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004924 return 0;
4925 } else {
Liran Alon1fc5d1942019-06-06 01:54:47 +03004926 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004927 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004928 kvm_queue_exception(vcpu, DB_VECTOR);
4929 return 1;
4930 }
4931 }
4932
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004933 if (vcpu->guest_debug == 0) {
Sean Christopherson2183f562019-05-07 12:17:56 -07004934 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004935
4936 /*
4937 * No more DR vmexits; force a reload of the debug registers
4938 * and reenter on this instruction. The next vmexit will
4939 * retrieve the full state of the debug registers.
4940 */
4941 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
4942 return 1;
4943 }
4944
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004945 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
4946 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03004947 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004948
4949 if (kvm_get_dr(vcpu, dr, &val))
4950 return 1;
4951 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03004952 } else
Nadav Amit57773922014-06-18 17:19:23 +03004953 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004954 return 1;
4955
Kyle Huey6affcbe2016-11-29 12:40:40 -08004956 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004957}
4958
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01004959static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
4960{
4961 return vcpu->arch.dr6;
4962}
4963
4964static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
4965{
4966}
4967
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004968static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
4969{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004970 get_debugreg(vcpu->arch.db[0], 0);
4971 get_debugreg(vcpu->arch.db[1], 1);
4972 get_debugreg(vcpu->arch.db[2], 2);
4973 get_debugreg(vcpu->arch.db[3], 3);
4974 get_debugreg(vcpu->arch.dr6, 6);
4975 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
4976
4977 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Sean Christopherson2183f562019-05-07 12:17:56 -07004978 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004979}
4980
Gleb Natapov020df072010-04-13 10:05:23 +03004981static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
4982{
4983 vmcs_writel(GUEST_DR7, val);
4984}
4985
Avi Kivity851ba692009-08-24 11:10:17 +03004986static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004987{
Kyle Huey6a908b62016-11-29 12:40:37 -08004988 return kvm_emulate_cpuid(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004989}
4990
Avi Kivity851ba692009-08-24 11:10:17 +03004991static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004992{
Sean Christopherson1edce0a2019-09-05 14:22:55 -07004993 return kvm_emulate_rdmsr(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004994}
4995
Avi Kivity851ba692009-08-24 11:10:17 +03004996static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004997{
Sean Christopherson1edce0a2019-09-05 14:22:55 -07004998 return kvm_emulate_wrmsr(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004999}
5000
Avi Kivity851ba692009-08-24 11:10:17 +03005001static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005002{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01005003 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005004 return 1;
5005}
5006
Avi Kivity851ba692009-08-24 11:10:17 +03005007static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005008{
Sean Christopherson2183f562019-05-07 12:17:56 -07005009 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_INTR_PENDING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005010
Avi Kivity3842d132010-07-27 12:30:24 +03005011 kvm_make_request(KVM_REQ_EVENT, vcpu);
5012
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005013 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005014 return 1;
5015}
5016
Avi Kivity851ba692009-08-24 11:10:17 +03005017static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005018{
Avi Kivityd3bef152007-06-05 15:53:05 +03005019 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005020}
5021
Avi Kivity851ba692009-08-24 11:10:17 +03005022static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005023{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03005024 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02005025}
5026
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005027static int handle_invd(struct kvm_vcpu *vcpu)
5028{
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005029 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005030}
5031
Avi Kivity851ba692009-08-24 11:10:17 +03005032static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005033{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005034 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005035
5036 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005037 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005038}
5039
Avi Kivityfee84b02011-11-10 14:57:25 +02005040static int handle_rdpmc(struct kvm_vcpu *vcpu)
5041{
5042 int err;
5043
5044 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005045 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02005046}
5047
Avi Kivity851ba692009-08-24 11:10:17 +03005048static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005049{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005050 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005051}
5052
Dexuan Cui2acf9232010-06-10 11:27:12 +08005053static int handle_xsetbv(struct kvm_vcpu *vcpu)
5054{
5055 u64 new_bv = kvm_read_edx_eax(vcpu);
Sean Christophersonde3cd112019-04-30 10:36:17 -07005056 u32 index = kvm_rcx_read(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08005057
5058 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08005059 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08005060 return 1;
5061}
5062
Avi Kivity851ba692009-08-24 11:10:17 +03005063static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005064{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005065 if (likely(fasteoi)) {
5066 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5067 int access_type, offset;
5068
5069 access_type = exit_qualification & APIC_ACCESS_TYPE;
5070 offset = exit_qualification & APIC_ACCESS_OFFSET;
5071 /*
5072 * Sane guest uses MOV to write EOI, with written value
5073 * not cared. So make a short-circuit here by avoiding
5074 * heavy instruction emulation.
5075 */
5076 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5077 (offset == APIC_EOI)) {
5078 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005079 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03005080 }
5081 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005082 return kvm_emulate_instruction(vcpu, 0);
Sheng Yangf78e0e22007-10-29 09:40:42 +08005083}
5084
Yang Zhangc7c9c562013-01-25 10:18:51 +08005085static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5086{
5087 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5088 int vector = exit_qualification & 0xff;
5089
5090 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5091 kvm_apic_set_eoi_accelerated(vcpu, vector);
5092 return 1;
5093}
5094
Yang Zhang83d4c282013-01-25 10:18:49 +08005095static int handle_apic_write(struct kvm_vcpu *vcpu)
5096{
5097 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5098 u32 offset = exit_qualification & 0xfff;
5099
5100 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5101 kvm_apic_write_nodecode(vcpu, offset);
5102 return 1;
5103}
5104
Avi Kivity851ba692009-08-24 11:10:17 +03005105static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005106{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005107 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005108 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005109 bool has_error_code = false;
5110 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005111 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005112 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005113
5114 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005115 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005116 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005117
5118 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5119
5120 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005121 if (reason == TASK_SWITCH_GATE && idt_v) {
5122 switch (type) {
5123 case INTR_TYPE_NMI_INTR:
5124 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005125 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005126 break;
5127 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005128 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005129 kvm_clear_interrupt_queue(vcpu);
5130 break;
5131 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005132 if (vmx->idt_vectoring_info &
5133 VECTORING_INFO_DELIVER_CODE_MASK) {
5134 has_error_code = true;
5135 error_code =
5136 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5137 }
5138 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005139 case INTR_TYPE_SOFT_EXCEPTION:
5140 kvm_clear_exception_queue(vcpu);
5141 break;
5142 default:
5143 break;
5144 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005145 }
Izik Eidus37817f22008-03-24 23:14:53 +02005146 tss_selector = exit_qualification;
5147
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005148 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5149 type != INTR_TYPE_EXT_INTR &&
5150 type != INTR_TYPE_NMI_INTR))
Sean Christopherson1957aa62019-08-27 14:40:39 -07005151 WARN_ON(!skip_emulated_instruction(vcpu));
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005152
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005153 /*
5154 * TODO: What about debug traps on tss switch?
5155 * Are we supposed to inject them and update dr6?
5156 */
Sean Christopherson10517782019-08-27 14:40:35 -07005157 return kvm_task_switch(vcpu, tss_selector,
5158 type == INTR_TYPE_SOFT_INTR ? idt_index : -1,
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005159 reason, has_error_code, error_code);
Izik Eidus37817f22008-03-24 23:14:53 +02005160}
5161
Avi Kivity851ba692009-08-24 11:10:17 +03005162static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005163{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005164 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005165 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01005166 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005167
Sheng Yangf9c617f2009-03-25 10:08:52 +08005168 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005169
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005170 /*
5171 * EPT violation happened while executing iret from NMI,
5172 * "blocked by NMI" bit has to be set before next VM entry.
5173 * There are errata that may cause this bit to not be set:
5174 * AAK134, BY25.
5175 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005176 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005177 enable_vnmi &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005178 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005179 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5180
Sheng Yang14394422008-04-28 12:24:45 +08005181 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005182 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005183
Junaid Shahid27959a42016-12-06 16:46:10 -08005184 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005185 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08005186 ? PFERR_USER_MASK : 0;
5187 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005188 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08005189 ? PFERR_WRITE_MASK : 0;
5190 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005191 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08005192 ? PFERR_FETCH_MASK : 0;
5193 /* ept page table entry is present? */
5194 error_code |= (exit_qualification &
5195 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
5196 EPT_VIOLATION_EXECUTABLE))
5197 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005198
Paolo Bonzinieebed242016-11-28 14:39:58 +01005199 error_code |= (exit_qualification & 0x100) != 0 ?
5200 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005201
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005202 vcpu->arch.exit_qualification = exit_qualification;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005203 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005204}
5205
Avi Kivity851ba692009-08-24 11:10:17 +03005206static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005207{
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005208 gpa_t gpa;
5209
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005210 /*
5211 * A nested guest cannot optimize MMIO vmexits, because we have an
5212 * nGPA here instead of the required GPA.
5213 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005214 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005215 if (!is_guest_mode(vcpu) &&
5216 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08005217 trace_kvm_fast_mmio(gpa);
Sean Christopherson1957aa62019-08-27 14:40:39 -07005218 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005219 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005220
Sean Christophersonc75d0edc2018-03-29 14:48:31 -07005221 return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005222}
5223
Avi Kivity851ba692009-08-24 11:10:17 +03005224static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005225{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005226 WARN_ON_ONCE(!enable_vnmi);
Sean Christopherson2183f562019-05-07 12:17:56 -07005227 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_NMI_PENDING);
Sheng Yangf08864b2008-05-15 18:23:25 +08005228 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005229 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005230
5231 return 1;
5232}
5233
Mohammed Gamal80ced182009-09-01 12:48:18 +02005234static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005235{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005236 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity49e9d552010-09-19 14:34:08 +02005237 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005238 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005239
Sean Christopherson2bb8caf2018-03-12 10:56:13 -07005240 /*
5241 * We should never reach the point where we are emulating L2
5242 * due to invalid guest state as that means we incorrectly
5243 * allowed a nested VMEntry with an invalid vmcs12.
5244 */
5245 WARN_ON_ONCE(vmx->emulation_required && vmx->nested.nested_run_pending);
5246
Sean Christopherson2183f562019-05-07 12:17:56 -07005247 intr_window_requested = exec_controls_get(vmx) &
5248 CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005249
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005250 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005251 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005252 return handle_interrupt_window(&vmx->vcpu);
5253
Radim Krčmář72875d82017-04-26 22:32:19 +02005254 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005255 return 1;
5256
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005257 if (!kvm_emulate_instruction(vcpu, 0))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005258 return 0;
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005259
Sean Christophersonadd5ff72018-03-23 09:34:00 -07005260 if (vmx->emulation_required && !vmx->rmode.vm86_active &&
Sean Christopherson8fff2712019-08-27 14:40:37 -07005261 vcpu->arch.exception.pending) {
5262 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5263 vcpu->run->internal.suberror =
5264 KVM_INTERNAL_ERROR_EMULATION;
5265 vcpu->run->internal.ndata = 0;
5266 return 0;
5267 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005268
Gleb Natapov8d76c492013-05-08 18:38:44 +03005269 if (vcpu->arch.halt_request) {
5270 vcpu->arch.halt_request = 0;
Sean Christopherson8fff2712019-08-27 14:40:37 -07005271 return kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03005272 }
5273
Sean Christopherson8fff2712019-08-27 14:40:37 -07005274 /*
5275 * Note, return 1 and not 0, vcpu_run() is responsible for
5276 * morphing the pending signal into the proper return code.
5277 */
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005278 if (signal_pending(current))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005279 return 1;
5280
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005281 if (need_resched())
5282 schedule();
5283 }
5284
Sean Christopherson8fff2712019-08-27 14:40:37 -07005285 return 1;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005286}
5287
5288static void grow_ple_window(struct kvm_vcpu *vcpu)
5289{
5290 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005291 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005292
Babu Mogerc8e88712018-03-16 16:37:24 -04005293 vmx->ple_window = __grow_ple_window(old, ple_window,
5294 ple_window_grow,
5295 ple_window_max);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005296
Peter Xu4f75bcc2019-09-06 10:17:22 +08005297 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005298 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005299 trace_kvm_ple_window_update(vcpu->vcpu_id,
5300 vmx->ple_window, old);
5301 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005302}
5303
5304static void shrink_ple_window(struct kvm_vcpu *vcpu)
5305{
5306 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005307 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005308
Babu Mogerc8e88712018-03-16 16:37:24 -04005309 vmx->ple_window = __shrink_ple_window(old, ple_window,
5310 ple_window_shrink,
5311 ple_window);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005312
Peter Xu4f75bcc2019-09-06 10:17:22 +08005313 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005314 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005315 trace_kvm_ple_window_update(vcpu->vcpu_id,
5316 vmx->ple_window, old);
5317 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005318}
5319
5320/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08005321 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
5322 */
5323static void wakeup_handler(void)
5324{
5325 struct kvm_vcpu *vcpu;
5326 int cpu = smp_processor_id();
5327
5328 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5329 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
5330 blocked_vcpu_list) {
5331 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
5332
5333 if (pi_test_on(pi_desc) == 1)
5334 kvm_vcpu_kick(vcpu);
5335 }
5336 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5337}
5338
Peng Haoe01bca22018-04-07 05:47:32 +08005339static void vmx_enable_tdp(void)
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005340{
5341 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
5342 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
5343 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
5344 0ull, VMX_EPT_EXECUTABLE_MASK,
5345 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Tom Lendackyd0ec49d2017-07-17 16:10:27 -05005346 VMX_EPT_RWX_MASK, 0ull);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005347
5348 ept_set_mmio_spte_mask();
5349 kvm_enable_tdp();
5350}
5351
Avi Kivity6aa8b732006-12-10 02:21:36 -08005352/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005353 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5354 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5355 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005356static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005357{
Wanpeng Lib31c1142018-03-12 04:53:04 -07005358 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005359 grow_ple_window(vcpu);
5360
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08005361 /*
5362 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
5363 * VM-execution control is ignored if CPL > 0. OTOH, KVM
5364 * never set PAUSE_EXITING and just set PLE if supported,
5365 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
5366 */
5367 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005368 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005369}
5370
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005371static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08005372{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005373 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08005374}
5375
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005376static int handle_mwait(struct kvm_vcpu *vcpu)
5377{
5378 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
5379 return handle_nop(vcpu);
5380}
5381
Jim Mattson45ec3682017-08-23 16:32:04 -07005382static int handle_invalid_op(struct kvm_vcpu *vcpu)
5383{
5384 kvm_queue_exception(vcpu, UD_VECTOR);
5385 return 1;
5386}
5387
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005388static int handle_monitor_trap(struct kvm_vcpu *vcpu)
5389{
5390 return 1;
5391}
5392
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005393static int handle_monitor(struct kvm_vcpu *vcpu)
5394{
5395 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
5396 return handle_nop(vcpu);
5397}
5398
Junaid Shahideb4b2482018-06-27 14:59:14 -07005399static int handle_invpcid(struct kvm_vcpu *vcpu)
5400{
5401 u32 vmx_instruction_info;
5402 unsigned long type;
5403 bool pcid_enabled;
5404 gva_t gva;
5405 struct x86_exception e;
Junaid Shahidb94742c2018-06-27 14:59:20 -07005406 unsigned i;
5407 unsigned long roots_to_free = 0;
Junaid Shahideb4b2482018-06-27 14:59:14 -07005408 struct {
5409 u64 pcid;
5410 u64 gla;
5411 } operand;
5412
5413 if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
5414 kvm_queue_exception(vcpu, UD_VECTOR);
5415 return 1;
5416 }
5417
5418 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5419 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
5420
5421 if (type > 3) {
5422 kvm_inject_gp(vcpu, 0);
5423 return 1;
5424 }
5425
5426 /* According to the Intel instruction reference, the memory operand
5427 * is read even if it isn't needed (e.g., for type==all)
5428 */
5429 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyfdb28612019-06-06 00:19:16 +03005430 vmx_instruction_info, false,
5431 sizeof(operand), &gva))
Junaid Shahideb4b2482018-06-27 14:59:14 -07005432 return 1;
5433
5434 if (kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e)) {
5435 kvm_inject_page_fault(vcpu, &e);
5436 return 1;
5437 }
5438
5439 if (operand.pcid >> 12 != 0) {
5440 kvm_inject_gp(vcpu, 0);
5441 return 1;
5442 }
5443
5444 pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
5445
5446 switch (type) {
5447 case INVPCID_TYPE_INDIV_ADDR:
5448 if ((!pcid_enabled && (operand.pcid != 0)) ||
5449 is_noncanonical_address(operand.gla, vcpu)) {
5450 kvm_inject_gp(vcpu, 0);
5451 return 1;
5452 }
5453 kvm_mmu_invpcid_gva(vcpu, operand.gla, operand.pcid);
5454 return kvm_skip_emulated_instruction(vcpu);
5455
5456 case INVPCID_TYPE_SINGLE_CTXT:
5457 if (!pcid_enabled && (operand.pcid != 0)) {
5458 kvm_inject_gp(vcpu, 0);
5459 return 1;
5460 }
5461
5462 if (kvm_get_active_pcid(vcpu) == operand.pcid) {
5463 kvm_mmu_sync_roots(vcpu);
5464 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
5465 }
5466
Junaid Shahidb94742c2018-06-27 14:59:20 -07005467 for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
Vitaly Kuznetsov44dd3ff2018-10-08 21:28:05 +02005468 if (kvm_get_pcid(vcpu, vcpu->arch.mmu->prev_roots[i].cr3)
Junaid Shahidb94742c2018-06-27 14:59:20 -07005469 == operand.pcid)
5470 roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i);
Junaid Shahidade61e22018-06-27 14:59:15 -07005471
Vitaly Kuznetsov6a82cd12018-10-08 21:28:07 +02005472 kvm_mmu_free_roots(vcpu, vcpu->arch.mmu, roots_to_free);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005473 /*
Junaid Shahidb94742c2018-06-27 14:59:20 -07005474 * If neither the current cr3 nor any of the prev_roots use the
Junaid Shahidade61e22018-06-27 14:59:15 -07005475 * given PCID, then nothing needs to be done here because a
5476 * resync will happen anyway before switching to any other CR3.
Junaid Shahideb4b2482018-06-27 14:59:14 -07005477 */
5478
5479 return kvm_skip_emulated_instruction(vcpu);
5480
5481 case INVPCID_TYPE_ALL_NON_GLOBAL:
5482 /*
5483 * Currently, KVM doesn't mark global entries in the shadow
5484 * page tables, so a non-global flush just degenerates to a
5485 * global flush. If needed, we could optimize this later by
5486 * keeping track of global entries in shadow page tables.
5487 */
5488
5489 /* fall-through */
5490 case INVPCID_TYPE_ALL_INCL_GLOBAL:
5491 kvm_mmu_unload(vcpu);
5492 return kvm_skip_emulated_instruction(vcpu);
5493
5494 default:
5495 BUG(); /* We have already checked above that type <= 3 */
5496 }
5497}
5498
Kai Huang843e4332015-01-28 10:54:28 +08005499static int handle_pml_full(struct kvm_vcpu *vcpu)
5500{
5501 unsigned long exit_qualification;
5502
5503 trace_kvm_pml_full(vcpu->vcpu_id);
5504
5505 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5506
5507 /*
5508 * PML buffer FULL happened while executing iret from NMI,
5509 * "blocked by NMI" bit has to be set before next VM entry.
5510 */
5511 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005512 enable_vnmi &&
Kai Huang843e4332015-01-28 10:54:28 +08005513 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
5514 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5515 GUEST_INTR_STATE_NMI);
5516
5517 /*
5518 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
5519 * here.., and there's no userspace involvement needed for PML.
5520 */
5521 return 1;
5522}
5523
Yunhong Jiang64672c92016-06-13 14:19:59 -07005524static int handle_preemption_timer(struct kvm_vcpu *vcpu)
5525{
Sean Christopherson804939e2019-05-07 12:18:05 -07005526 struct vcpu_vmx *vmx = to_vmx(vcpu);
5527
5528 if (!vmx->req_immediate_exit &&
5529 !unlikely(vmx->loaded_vmcs->hv_timer_soft_disabled))
Sean Christophersond264ee02018-08-27 15:21:12 -07005530 kvm_lapic_expired_hv_timer(vcpu);
Sean Christopherson804939e2019-05-07 12:18:05 -07005531
Yunhong Jiang64672c92016-06-13 14:19:59 -07005532 return 1;
5533}
5534
Sean Christophersone4027cf2018-12-03 13:53:12 -08005535/*
5536 * When nested=0, all VMX instruction VM Exits filter here. The handlers
5537 * are overwritten by nested_vmx_setup() when nested=1.
5538 */
5539static int handle_vmx_instruction(struct kvm_vcpu *vcpu)
5540{
5541 kvm_queue_exception(vcpu, UD_VECTOR);
5542 return 1;
5543}
5544
Sean Christopherson0b665d32018-08-14 09:33:34 -07005545static int handle_encls(struct kvm_vcpu *vcpu)
5546{
5547 /*
5548 * SGX virtualization is not yet supported. There is no software
5549 * enable bit for SGX, so we have to trap ENCLS and inject a #UD
5550 * to prevent the guest from executing ENCLS.
5551 */
5552 kvm_queue_exception(vcpu, UD_VECTOR);
5553 return 1;
5554}
5555
Nadav Har'El0140cae2011-05-25 23:06:28 +03005556/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005557 * The exit handlers return 1 if the exit was handled fully and guest execution
5558 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5559 * to be done to userspace and return 0.
5560 */
Sean Christophersone4027cf2018-12-03 13:53:12 -08005561static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Sean Christopherson95b5a482019-04-19 22:50:59 -07005562 [EXIT_REASON_EXCEPTION_NMI] = handle_exception_nmi,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005563 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005564 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005565 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005566 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005567 [EXIT_REASON_CR_ACCESS] = handle_cr,
5568 [EXIT_REASON_DR_ACCESS] = handle_dr,
5569 [EXIT_REASON_CPUID] = handle_cpuid,
5570 [EXIT_REASON_MSR_READ] = handle_rdmsr,
5571 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
5572 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
5573 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005574 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005575 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02005576 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02005577 [EXIT_REASON_VMCALL] = handle_vmcall,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005578 [EXIT_REASON_VMCLEAR] = handle_vmx_instruction,
5579 [EXIT_REASON_VMLAUNCH] = handle_vmx_instruction,
5580 [EXIT_REASON_VMPTRLD] = handle_vmx_instruction,
5581 [EXIT_REASON_VMPTRST] = handle_vmx_instruction,
5582 [EXIT_REASON_VMREAD] = handle_vmx_instruction,
5583 [EXIT_REASON_VMRESUME] = handle_vmx_instruction,
5584 [EXIT_REASON_VMWRITE] = handle_vmx_instruction,
5585 [EXIT_REASON_VMOFF] = handle_vmx_instruction,
5586 [EXIT_REASON_VMON] = handle_vmx_instruction,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005587 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5588 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08005589 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08005590 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02005591 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08005592 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005593 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005594 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Paolo Bonzini0367f202016-07-12 10:44:55 +02005595 [EXIT_REASON_GDTR_IDTR] = handle_desc,
5596 [EXIT_REASON_LDTR_TR] = handle_desc,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005597 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5598 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005599 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005600 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005601 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005602 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005603 [EXIT_REASON_INVEPT] = handle_vmx_instruction,
5604 [EXIT_REASON_INVVPID] = handle_vmx_instruction,
Jim Mattson45ec3682017-08-23 16:32:04 -07005605 [EXIT_REASON_RDRAND] = handle_invalid_op,
Jim Mattson75f4fc82017-08-23 16:32:03 -07005606 [EXIT_REASON_RDSEED] = handle_invalid_op,
Kai Huang843e4332015-01-28 10:54:28 +08005607 [EXIT_REASON_PML_FULL] = handle_pml_full,
Junaid Shahideb4b2482018-06-27 14:59:14 -07005608 [EXIT_REASON_INVPCID] = handle_invpcid,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005609 [EXIT_REASON_VMFUNC] = handle_vmx_instruction,
Yunhong Jiang64672c92016-06-13 14:19:59 -07005610 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Sean Christopherson0b665d32018-08-14 09:33:34 -07005611 [EXIT_REASON_ENCLS] = handle_encls,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005612};
5613
5614static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005615 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005616
Avi Kivity586f9602010-11-18 13:09:54 +02005617static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
5618{
5619 *info1 = vmcs_readl(EXIT_QUALIFICATION);
5620 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
5621}
5622
Kai Huanga3eaa862015-11-04 13:46:05 +08005623static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08005624{
Kai Huanga3eaa862015-11-04 13:46:05 +08005625 if (vmx->pml_pg) {
5626 __free_page(vmx->pml_pg);
5627 vmx->pml_pg = NULL;
5628 }
Kai Huang843e4332015-01-28 10:54:28 +08005629}
5630
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005631static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08005632{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005633 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005634 u64 *pml_buf;
5635 u16 pml_idx;
5636
5637 pml_idx = vmcs_read16(GUEST_PML_INDEX);
5638
5639 /* Do nothing if PML buffer is empty */
5640 if (pml_idx == (PML_ENTITY_NUM - 1))
5641 return;
5642
5643 /* PML index always points to next available PML buffer entity */
5644 if (pml_idx >= PML_ENTITY_NUM)
5645 pml_idx = 0;
5646 else
5647 pml_idx++;
5648
5649 pml_buf = page_address(vmx->pml_pg);
5650 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
5651 u64 gpa;
5652
5653 gpa = pml_buf[pml_idx];
5654 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005655 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08005656 }
5657
5658 /* reset PML index */
5659 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5660}
5661
5662/*
5663 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
5664 * Called before reporting dirty_bitmap to userspace.
5665 */
5666static void kvm_flush_pml_buffers(struct kvm *kvm)
5667{
5668 int i;
5669 struct kvm_vcpu *vcpu;
5670 /*
5671 * We only need to kick vcpu out of guest mode here, as PML buffer
5672 * is flushed at beginning of all VMEXITs, and it's obvious that only
5673 * vcpus running in guest are possible to have unflushed GPAs in PML
5674 * buffer.
5675 */
5676 kvm_for_each_vcpu(i, vcpu, kvm)
5677 kvm_vcpu_kick(vcpu);
5678}
5679
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005680static void vmx_dump_sel(char *name, uint32_t sel)
5681{
5682 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05005683 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005684 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
5685 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
5686 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
5687}
5688
5689static void vmx_dump_dtsel(char *name, uint32_t limit)
5690{
5691 pr_err("%s limit=0x%08x, base=0x%016lx\n",
5692 name, vmcs_read32(limit),
5693 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
5694}
5695
Paolo Bonzini69090812019-04-15 15:16:17 +02005696void dump_vmcs(void)
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005697{
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005698 u32 vmentry_ctl, vmexit_ctl;
5699 u32 cpu_based_exec_ctrl, pin_based_exec_ctrl, secondary_exec_control;
5700 unsigned long cr4;
5701 u64 efer;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005702 int i, n;
5703
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005704 if (!dump_invalid_vmcs) {
5705 pr_warn_ratelimited("set kvm_intel.dump_invalid_vmcs=1 to dump internal KVM state.\n");
5706 return;
5707 }
5708
5709 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
5710 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
5711 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5712 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
5713 cr4 = vmcs_readl(GUEST_CR4);
5714 efer = vmcs_read64(GUEST_IA32_EFER);
5715 secondary_exec_control = 0;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005716 if (cpu_has_secondary_exec_ctrls())
5717 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5718
5719 pr_err("*** Guest State ***\n");
5720 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5721 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
5722 vmcs_readl(CR0_GUEST_HOST_MASK));
5723 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5724 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
5725 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
5726 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
5727 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
5728 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005729 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
5730 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
5731 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
5732 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005733 }
5734 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
5735 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
5736 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
5737 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
5738 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5739 vmcs_readl(GUEST_SYSENTER_ESP),
5740 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
5741 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
5742 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
5743 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
5744 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
5745 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
5746 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
5747 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
5748 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
5749 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
5750 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
5751 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
5752 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005753 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5754 efer, vmcs_read64(GUEST_IA32_PAT));
5755 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
5756 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005757 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005758 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005759 vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005760 pr_err("PerfGlobCtl = 0x%016llx\n",
5761 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005762 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005763 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005764 pr_err("Interruptibility = %08x ActivityState = %08x\n",
5765 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
5766 vmcs_read32(GUEST_ACTIVITY_STATE));
5767 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
5768 pr_err("InterruptStatus = %04x\n",
5769 vmcs_read16(GUEST_INTR_STATUS));
5770
5771 pr_err("*** Host State ***\n");
5772 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
5773 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
5774 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
5775 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
5776 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
5777 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
5778 vmcs_read16(HOST_TR_SELECTOR));
5779 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
5780 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
5781 vmcs_readl(HOST_TR_BASE));
5782 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
5783 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
5784 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
5785 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
5786 vmcs_readl(HOST_CR4));
5787 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5788 vmcs_readl(HOST_IA32_SYSENTER_ESP),
5789 vmcs_read32(HOST_IA32_SYSENTER_CS),
5790 vmcs_readl(HOST_IA32_SYSENTER_EIP));
5791 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005792 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5793 vmcs_read64(HOST_IA32_EFER),
5794 vmcs_read64(HOST_IA32_PAT));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005795 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005796 vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005797 pr_err("PerfGlobCtl = 0x%016llx\n",
5798 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005799
5800 pr_err("*** Control State ***\n");
5801 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
5802 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
5803 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
5804 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
5805 vmcs_read32(EXCEPTION_BITMAP),
5806 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
5807 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
5808 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
5809 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
5810 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
5811 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
5812 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
5813 vmcs_read32(VM_EXIT_INTR_INFO),
5814 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
5815 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
5816 pr_err(" reason=%08x qualification=%016lx\n",
5817 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
5818 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
5819 vmcs_read32(IDT_VECTORING_INFO_FIELD),
5820 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005821 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08005822 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005823 pr_err("TSC Multiplier = 0x%016llx\n",
5824 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005825 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW) {
5826 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
5827 u16 status = vmcs_read16(GUEST_INTR_STATUS);
5828 pr_err("SVI|RVI = %02x|%02x ", status >> 8, status & 0xff);
5829 }
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005830 pr_cont("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005831 if (secondary_exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
5832 pr_err("APIC-access addr = 0x%016llx ", vmcs_read64(APIC_ACCESS_ADDR));
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005833 pr_cont("virt-APIC addr = 0x%016llx\n", vmcs_read64(VIRTUAL_APIC_PAGE_ADDR));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005834 }
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005835 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
5836 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
5837 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005838 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005839 n = vmcs_read32(CR3_TARGET_COUNT);
5840 for (i = 0; i + 1 < n; i += 4)
5841 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
5842 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
5843 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
5844 if (i < n)
5845 pr_err("CR3 target%u=%016lx\n",
5846 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
5847 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
5848 pr_err("PLE Gap=%08x Window=%08x\n",
5849 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
5850 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
5851 pr_err("Virtual processor ID = 0x%04x\n",
5852 vmcs_read16(VIRTUAL_PROCESSOR_ID));
5853}
5854
Avi Kivity6aa8b732006-12-10 02:21:36 -08005855/*
5856 * The guest has exited. See if we can fix it or if we need userspace
5857 * assistance.
5858 */
Avi Kivity851ba692009-08-24 11:10:17 +03005859static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005860{
Avi Kivity29bd8a72007-09-10 17:27:03 +03005861 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005862 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02005863 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005864
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01005865 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
5866
Kai Huang843e4332015-01-28 10:54:28 +08005867 /*
5868 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
5869 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
5870 * querying dirty_bitmap, we only need to kick all vcpus out of guest
5871 * mode as if vcpus is in root mode, the PML buffer must has been
5872 * flushed already.
5873 */
5874 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005875 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005876
Mohammed Gamal80ced182009-09-01 12:48:18 +02005877 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02005878 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02005879 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005880
Paolo Bonzini7313c692017-07-27 10:31:25 +02005881 if (is_guest_mode(vcpu) && nested_vmx_exit_reflected(vcpu, exit_reason))
5882 return nested_vmx_reflect_vmexit(vcpu, exit_reason);
Nadav Har'El644d7112011-05-25 23:12:35 +03005883
Mohammed Gamal51207022010-05-31 22:40:54 +03005884 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005885 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03005886 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5887 vcpu->run->fail_entry.hardware_entry_failure_reason
5888 = exit_reason;
5889 return 0;
5890 }
5891
Avi Kivity29bd8a72007-09-10 17:27:03 +03005892 if (unlikely(vmx->fail)) {
Paolo Bonzini3b20e032019-07-19 18:15:08 +02005893 dump_vmcs();
Avi Kivity851ba692009-08-24 11:10:17 +03005894 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5895 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03005896 = vmcs_read32(VM_INSTRUCTION_ERROR);
5897 return 0;
5898 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005899
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005900 /*
5901 * Note:
5902 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
5903 * delivery event since it indicates guest is accessing MMIO.
5904 * The vm-exit can be triggered again after return to guest that
5905 * will cause infinite loop.
5906 */
Mike Dayd77c26f2007-10-08 09:02:08 -04005907 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08005908 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02005909 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00005910 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005911 exit_reason != EXIT_REASON_TASK_SWITCH)) {
5912 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5913 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005914 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005915 vcpu->run->internal.data[0] = vectoring_info;
5916 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005917 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
5918 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
5919 vcpu->run->internal.ndata++;
5920 vcpu->run->internal.data[3] =
5921 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5922 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005923 return 0;
5924 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005925
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005926 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01005927 vmx->loaded_vmcs->soft_vnmi_blocked)) {
5928 if (vmx_interrupt_allowed(vcpu)) {
5929 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5930 } else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
5931 vcpu->arch.nmi_pending) {
5932 /*
5933 * This CPU don't support us in finding the end of an
5934 * NMI-blocked window if the guest runs with IRQs
5935 * disabled. So we pull the trigger after 1 s of
5936 * futile waiting, but inform the user about this.
5937 */
5938 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
5939 "state on VCPU %d after 1 s timeout\n",
5940 __func__, vcpu->vcpu_id);
5941 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5942 }
5943 }
5944
Avi Kivity6aa8b732006-12-10 02:21:36 -08005945 if (exit_reason < kvm_vmx_max_exit_handlers
5946 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03005947 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005948 else {
Radim Krčmář6c6c5e02017-01-13 18:59:04 +01005949 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
5950 exit_reason);
Liran Alon7396d332019-08-26 13:16:43 +03005951 dump_vmcs();
5952 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5953 vcpu->run->internal.suberror =
5954 KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
5955 vcpu->run->internal.ndata = 1;
5956 vcpu->run->internal.data[0] = exit_reason;
5957 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005958 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005959}
5960
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005961/*
5962 * Software based L1D cache flush which is used when microcode providing
5963 * the cache control MSR is not loaded.
5964 *
5965 * The L1D cache is 32 KiB on Nehalem and later microarchitectures, but to
5966 * flush it is required to read in 64 KiB because the replacement algorithm
5967 * is not exactly LRU. This could be sized at runtime via topology
5968 * information but as all relevant affected CPUs have 32KiB L1D cache size
5969 * there is no point in doing so.
5970 */
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005971static void vmx_l1d_flush(struct kvm_vcpu *vcpu)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005972{
5973 int size = PAGE_SIZE << L1D_CACHE_ORDER;
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005974
5975 /*
Thomas Gleixner2f055942018-07-13 16:23:17 +02005976 * This code is only executed when the the flush mode is 'cond' or
5977 * 'always'
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005978 */
Nicolai Stange427362a2018-07-21 22:25:00 +02005979 if (static_branch_likely(&vmx_l1d_flush_cond)) {
Nicolai Stange45b575c2018-07-27 13:22:16 +02005980 bool flush_l1d;
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02005981
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005982 /*
Nicolai Stange45b575c2018-07-27 13:22:16 +02005983 * Clear the per-vcpu flush bit, it gets set again
5984 * either from vcpu_run() or from one of the unsafe
5985 * VMEXIT handlers.
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005986 */
Nicolai Stange45b575c2018-07-27 13:22:16 +02005987 flush_l1d = vcpu->arch.l1tf_flush_l1d;
Thomas Gleixner4c6523e2018-07-13 16:23:20 +02005988 vcpu->arch.l1tf_flush_l1d = false;
Nicolai Stange45b575c2018-07-27 13:22:16 +02005989
5990 /*
5991 * Clear the per-cpu flush bit, it gets set again from
5992 * the interrupt handlers.
5993 */
5994 flush_l1d |= kvm_get_cpu_l1tf_flush_l1d();
5995 kvm_clear_cpu_l1tf_flush_l1d();
5996
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02005997 if (!flush_l1d)
5998 return;
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005999 }
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006000
6001 vcpu->stat.l1d_flush++;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006002
Paolo Bonzini3fa045b2018-07-02 13:03:48 +02006003 if (static_cpu_has(X86_FEATURE_FLUSH_L1D)) {
6004 wrmsrl(MSR_IA32_FLUSH_CMD, L1D_FLUSH);
6005 return;
6006 }
6007
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006008 asm volatile(
6009 /* First ensure the pages are in the TLB */
6010 "xorl %%eax, %%eax\n"
6011 ".Lpopulate_tlb:\n\t"
Nicolai Stange288d1522018-07-18 19:07:38 +02006012 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006013 "addl $4096, %%eax\n\t"
6014 "cmpl %%eax, %[size]\n\t"
6015 "jne .Lpopulate_tlb\n\t"
6016 "xorl %%eax, %%eax\n\t"
6017 "cpuid\n\t"
6018 /* Now fill the cache */
6019 "xorl %%eax, %%eax\n"
6020 ".Lfill_cache:\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02006021 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006022 "addl $64, %%eax\n\t"
6023 "cmpl %%eax, %[size]\n\t"
6024 "jne .Lfill_cache\n\t"
6025 "lfence\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02006026 :: [flush_pages] "r" (vmx_l1d_flush_pages),
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006027 [size] "r" (size)
6028 : "eax", "ebx", "ecx", "edx");
6029}
6030
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006031static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006032{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006033 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6034
6035 if (is_guest_mode(vcpu) &&
6036 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
6037 return;
6038
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006039 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006040 vmcs_write32(TPR_THRESHOLD, 0);
6041 return;
6042 }
6043
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006044 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006045}
6046
Sean Christopherson97b7ead2018-12-03 13:53:16 -08006047void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
Yang Zhang8d146952013-01-25 10:18:50 +08006048{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006049 struct vcpu_vmx *vmx = to_vmx(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006050 u32 sec_exec_control;
6051
Jim Mattson8d860bb2018-05-09 16:56:05 -04006052 if (!lapic_in_kernel(vcpu))
6053 return;
6054
Sean Christophersonfd6b6d92018-10-01 14:25:34 -07006055 if (!flexpriority_enabled &&
6056 !cpu_has_vmx_virtualize_x2apic_mode())
6057 return;
6058
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006059 /* Postpone execution until vmcs01 is the current VMCS. */
6060 if (is_guest_mode(vcpu)) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006061 vmx->nested.change_vmcs01_virtual_apic_mode = true;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006062 return;
6063 }
6064
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006065 sec_exec_control = secondary_exec_controls_get(vmx);
Jim Mattson8d860bb2018-05-09 16:56:05 -04006066 sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6067 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
Yang Zhang8d146952013-01-25 10:18:50 +08006068
Jim Mattson8d860bb2018-05-09 16:56:05 -04006069 switch (kvm_get_apic_mode(vcpu)) {
6070 case LAPIC_MODE_INVALID:
6071 WARN_ONCE(true, "Invalid local APIC state");
6072 case LAPIC_MODE_DISABLED:
6073 break;
6074 case LAPIC_MODE_XAPIC:
6075 if (flexpriority_enabled) {
6076 sec_exec_control |=
6077 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6078 vmx_flush_tlb(vcpu, true);
6079 }
6080 break;
6081 case LAPIC_MODE_X2APIC:
6082 if (cpu_has_vmx_virtualize_x2apic_mode())
6083 sec_exec_control |=
6084 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6085 break;
Yang Zhang8d146952013-01-25 10:18:50 +08006086 }
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006087 secondary_exec_controls_set(vmx, sec_exec_control);
Yang Zhang8d146952013-01-25 10:18:50 +08006088
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006089 vmx_update_msr_bitmap(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006090}
6091
Tang Chen38b99172014-09-24 15:57:54 +08006092static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
6093{
Jim Mattsonab5df312018-05-09 17:02:03 -04006094 if (!is_guest_mode(vcpu)) {
Tang Chen38b99172014-09-24 15:57:54 +08006095 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Junaid Shahida468f2d2018-04-26 13:09:50 -07006096 vmx_flush_tlb(vcpu, true);
Jim Mattsonfb6c8192017-03-16 13:53:59 -07006097 }
Tang Chen38b99172014-09-24 15:57:54 +08006098}
6099
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006100static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006101{
6102 u16 status;
6103 u8 old;
6104
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006105 if (max_isr == -1)
6106 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006107
6108 status = vmcs_read16(GUEST_INTR_STATUS);
6109 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006110 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08006111 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006112 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006113 vmcs_write16(GUEST_INTR_STATUS, status);
6114 }
6115}
6116
6117static void vmx_set_rvi(int vector)
6118{
6119 u16 status;
6120 u8 old;
6121
Wei Wang4114c272014-11-05 10:53:43 +08006122 if (vector == -1)
6123 vector = 0;
6124
Yang Zhangc7c9c562013-01-25 10:18:51 +08006125 status = vmcs_read16(GUEST_INTR_STATUS);
6126 old = (u8)status & 0xff;
6127 if ((u8)vector != old) {
6128 status &= ~0xff;
6129 status |= (u8)vector;
6130 vmcs_write16(GUEST_INTR_STATUS, status);
6131 }
6132}
6133
6134static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
6135{
Liran Alon851c1a182017-12-24 18:12:56 +02006136 /*
6137 * When running L2, updating RVI is only relevant when
6138 * vmcs12 virtual-interrupt-delivery enabled.
6139 * However, it can be enabled only when L1 also
6140 * intercepts external-interrupts and in that case
6141 * we should not update vmcs02 RVI but instead intercept
6142 * interrupt. Therefore, do nothing when running L2.
6143 */
6144 if (!is_guest_mode(vcpu))
Wanpeng Li963fee12014-07-17 19:03:00 +08006145 vmx_set_rvi(max_irr);
Yang Zhangc7c9c562013-01-25 10:18:51 +08006146}
6147
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006148static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006149{
6150 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006151 int max_irr;
Liran Alonf27a85c2017-12-24 18:12:55 +02006152 bool max_irr_updated;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006153
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006154 WARN_ON(!vcpu->arch.apicv_active);
6155 if (pi_test_on(&vmx->pi_desc)) {
6156 pi_clear_on(&vmx->pi_desc);
6157 /*
6158 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
6159 * But on x86 this is just a compiler barrier anyway.
6160 */
6161 smp_mb__after_atomic();
Liran Alonf27a85c2017-12-24 18:12:55 +02006162 max_irr_updated =
6163 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
6164
6165 /*
6166 * If we are running L2 and L1 has a new pending interrupt
6167 * which can be injected, we should re-evaluate
6168 * what should be done with this new L1 interrupt.
Liran Alon851c1a182017-12-24 18:12:56 +02006169 * If L1 intercepts external-interrupts, we should
6170 * exit from L2 to L1. Otherwise, interrupt should be
6171 * delivered directly to L2.
Liran Alonf27a85c2017-12-24 18:12:55 +02006172 */
Liran Alon851c1a182017-12-24 18:12:56 +02006173 if (is_guest_mode(vcpu) && max_irr_updated) {
6174 if (nested_exit_on_intr(vcpu))
6175 kvm_vcpu_exiting_guest_mode(vcpu);
6176 else
6177 kvm_make_request(KVM_REQ_EVENT, vcpu);
6178 }
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006179 } else {
6180 max_irr = kvm_lapic_find_highest_irr(vcpu);
6181 }
6182 vmx_hwapic_irr_update(vcpu, max_irr);
6183 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006184}
6185
Wanpeng Li17e433b2019-08-05 10:03:19 +08006186static bool vmx_dy_apicv_has_pending_interrupt(struct kvm_vcpu *vcpu)
6187{
6188 return pi_test_on(vcpu_to_pi_desc(vcpu));
6189}
6190
Andrey Smetanin63086302015-11-10 15:36:32 +03006191static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006192{
Andrey Smetanind62caab2015-11-10 15:36:33 +03006193 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08006194 return;
6195
Yang Zhangc7c9c562013-01-25 10:18:51 +08006196 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
6197 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
6198 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
6199 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6200}
6201
Paolo Bonzini967235d2016-12-19 14:03:45 +01006202static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
6203{
6204 struct vcpu_vmx *vmx = to_vmx(vcpu);
6205
6206 pi_clear_on(&vmx->pi_desc);
6207 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
6208}
6209
Sean Christopherson95b5a482019-04-19 22:50:59 -07006210static void handle_exception_nmi_irqoff(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006211{
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006212 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Andi Kleena0861c02009-06-08 17:37:09 +08006213
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006214 /* if exit due to PF check for async PF */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006215 if (is_page_fault(vmx->exit_intr_info))
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006216 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
6217
Andi Kleena0861c02009-06-08 17:37:09 +08006218 /* Handle machine checks before interrupts are enabled */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006219 if (is_machine_check(vmx->exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08006220 kvm_machine_check();
6221
Gleb Natapov20f65982009-05-11 13:35:55 +03006222 /* We need to handle NMIs before interrupts are enabled */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006223 if (is_nmi(vmx->exit_intr_info)) {
Andi Kleendd60d212017-07-25 17:20:32 -07006224 kvm_before_interrupt(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006225 asm("int $2");
Andi Kleendd60d212017-07-25 17:20:32 -07006226 kvm_after_interrupt(&vmx->vcpu);
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006227 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006228}
Gleb Natapov20f65982009-05-11 13:35:55 +03006229
Sean Christopherson95b5a482019-04-19 22:50:59 -07006230static void handle_external_interrupt_irqoff(struct kvm_vcpu *vcpu)
Yang Zhanga547c6d2013-04-11 19:25:10 +08006231{
Sean Christopherson49def502019-04-19 22:50:56 -07006232 unsigned int vector;
6233 unsigned long entry;
6234#ifdef CONFIG_X86_64
6235 unsigned long tmp;
6236#endif
6237 gate_desc *desc;
6238 u32 intr_info;
Yang Zhanga547c6d2013-04-11 19:25:10 +08006239
Sean Christopherson49def502019-04-19 22:50:56 -07006240 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6241 if (WARN_ONCE(!is_external_intr(intr_info),
6242 "KVM: unexpected VM-Exit interrupt info: 0x%x", intr_info))
6243 return;
6244
6245 vector = intr_info & INTR_INFO_VECTOR_MASK;
Sean Christopherson23420802019-04-19 22:50:57 -07006246 desc = (gate_desc *)host_idt_base + vector;
Sean Christopherson49def502019-04-19 22:50:56 -07006247 entry = gate_offset(desc);
6248
Sean Christopherson165072b2019-04-19 22:50:58 -07006249 kvm_before_interrupt(vcpu);
6250
Sean Christopherson49def502019-04-19 22:50:56 -07006251 asm volatile(
Yang Zhanga547c6d2013-04-11 19:25:10 +08006252#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006253 "mov %%" _ASM_SP ", %[sp]\n\t"
6254 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
6255 "push $%c[ss]\n\t"
6256 "push %[sp]\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08006257#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006258 "pushf\n\t"
6259 __ASM_SIZE(push) " $%c[cs]\n\t"
6260 CALL_NOSPEC
6261 :
Yang Zhanga547c6d2013-04-11 19:25:10 +08006262#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006263 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08006264#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006265 ASM_CALL_CONSTRAINT
6266 :
6267 THUNK_TARGET(entry),
6268 [ss]"i"(__KERNEL_DS),
6269 [cs]"i"(__KERNEL_CS)
6270 );
Sean Christopherson165072b2019-04-19 22:50:58 -07006271
6272 kvm_after_interrupt(vcpu);
Yang Zhanga547c6d2013-04-11 19:25:10 +08006273}
Sean Christopherson95b5a482019-04-19 22:50:59 -07006274STACK_FRAME_NON_STANDARD(handle_external_interrupt_irqoff);
6275
6276static void vmx_handle_exit_irqoff(struct kvm_vcpu *vcpu)
6277{
6278 struct vcpu_vmx *vmx = to_vmx(vcpu);
6279
6280 if (vmx->exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
6281 handle_external_interrupt_irqoff(vcpu);
6282 else if (vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI)
6283 handle_exception_nmi_irqoff(vmx);
6284}
Yang Zhanga547c6d2013-04-11 19:25:10 +08006285
Tom Lendackybc226f02018-05-10 22:06:39 +02006286static bool vmx_has_emulated_msr(int index)
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006287{
Tom Lendackybc226f02018-05-10 22:06:39 +02006288 switch (index) {
6289 case MSR_IA32_SMBASE:
6290 /*
6291 * We cannot do SMM unless we can run the guest in big
6292 * real mode.
6293 */
6294 return enable_unrestricted_guest || emulate_invalid_guest_state;
Paolo Bonzini95c5c7c2019-07-02 14:45:24 +02006295 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
6296 return nested;
Tom Lendackybc226f02018-05-10 22:06:39 +02006297 case MSR_AMD64_VIRT_SPEC_CTRL:
6298 /* This is AMD only. */
6299 return false;
6300 default:
6301 return true;
6302 }
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006303}
6304
Chao Peng86f52012018-10-24 16:05:11 +08006305static bool vmx_pt_supported(void)
6306{
6307 return pt_mode == PT_MODE_HOST_GUEST;
6308}
6309
Avi Kivity51aa01d2010-07-20 14:31:20 +03006310static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6311{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006312 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006313 bool unblock_nmi;
6314 u8 vector;
6315 bool idtv_info_valid;
6316
6317 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006318
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006319 if (enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006320 if (vmx->loaded_vmcs->nmi_known_unmasked)
6321 return;
6322 /*
6323 * Can't use vmx->exit_intr_info since we're not sure what
6324 * the exit reason is.
6325 */
6326 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6327 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6328 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6329 /*
6330 * SDM 3: 27.7.1.2 (September 2008)
6331 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6332 * a guest IRET fault.
6333 * SDM 3: 23.2.2 (September 2008)
6334 * Bit 12 is undefined in any of the following cases:
6335 * If the VM exit sets the valid bit in the IDT-vectoring
6336 * information field.
6337 * If the VM exit is due to a double fault.
6338 */
6339 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6340 vector != DF_VECTOR && !idtv_info_valid)
6341 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6342 GUEST_INTR_STATE_NMI);
6343 else
6344 vmx->loaded_vmcs->nmi_known_unmasked =
6345 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6346 & GUEST_INTR_STATE_NMI);
6347 } else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
6348 vmx->loaded_vmcs->vnmi_blocked_time +=
6349 ktime_to_ns(ktime_sub(ktime_get(),
6350 vmx->loaded_vmcs->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006351}
6352
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006353static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03006354 u32 idt_vectoring_info,
6355 int instr_len_field,
6356 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006357{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006358 u8 vector;
6359 int type;
6360 bool idtv_info_valid;
6361
6362 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006363
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006364 vcpu->arch.nmi_injected = false;
6365 kvm_clear_exception_queue(vcpu);
6366 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006367
6368 if (!idtv_info_valid)
6369 return;
6370
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006371 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03006372
Avi Kivity668f6122008-07-02 09:28:55 +03006373 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6374 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006375
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006376 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006377 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006378 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006379 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006380 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006381 * Clear bit "block by NMI" before VM entry if a NMI
6382 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006383 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006384 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006385 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006386 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006387 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006388 /* fall through */
6389 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006390 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006391 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03006392 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006393 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03006394 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006395 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006396 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006397 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006398 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03006399 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006400 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006401 break;
6402 default:
6403 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006404 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006405}
6406
Avi Kivity83422e12010-07-20 14:43:23 +03006407static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6408{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006409 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03006410 VM_EXIT_INSTRUCTION_LEN,
6411 IDT_VECTORING_ERROR_CODE);
6412}
6413
Avi Kivityb463a6f2010-07-20 15:06:17 +03006414static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6415{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006416 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03006417 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6418 VM_ENTRY_INSTRUCTION_LEN,
6419 VM_ENTRY_EXCEPTION_ERROR_CODE);
6420
6421 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6422}
6423
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006424static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6425{
6426 int i, nr_msrs;
6427 struct perf_guest_switch_msr *msrs;
6428
6429 msrs = perf_guest_get_msrs(&nr_msrs);
6430
6431 if (!msrs)
6432 return;
6433
6434 for (i = 0; i < nr_msrs; i++)
6435 if (msrs[i].host == msrs[i].guest)
6436 clear_atomic_switch_msr(vmx, msrs[i].msr);
6437 else
6438 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04006439 msrs[i].host, false);
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006440}
6441
Tao Xu6e3ba4a2019-07-16 14:55:50 +08006442static void atomic_switch_umwait_control_msr(struct vcpu_vmx *vmx)
6443{
6444 u32 host_umwait_control;
6445
6446 if (!vmx_has_waitpkg(vmx))
6447 return;
6448
6449 host_umwait_control = get_umwait_control_msr();
6450
6451 if (vmx->msr_ia32_umwait_control != host_umwait_control)
6452 add_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL,
6453 vmx->msr_ia32_umwait_control,
6454 host_umwait_control, false);
6455 else
6456 clear_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL);
6457}
6458
Sean Christophersonf459a702018-08-27 15:21:11 -07006459static void vmx_update_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07006460{
6461 struct vcpu_vmx *vmx = to_vmx(vcpu);
6462 u64 tscl;
6463 u32 delta_tsc;
6464
Sean Christophersond264ee02018-08-27 15:21:12 -07006465 if (vmx->req_immediate_exit) {
Sean Christopherson804939e2019-05-07 12:18:05 -07006466 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, 0);
6467 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6468 } else if (vmx->hv_deadline_tsc != -1) {
Sean Christophersonf459a702018-08-27 15:21:11 -07006469 tscl = rdtsc();
6470 if (vmx->hv_deadline_tsc > tscl)
6471 /* set_hv_timer ensures the delta fits in 32-bits */
6472 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
6473 cpu_preemption_timer_multi);
6474 else
6475 delta_tsc = 0;
6476
Sean Christopherson804939e2019-05-07 12:18:05 -07006477 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
6478 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6479 } else if (!vmx->loaded_vmcs->hv_timer_soft_disabled) {
6480 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, -1);
6481 vmx->loaded_vmcs->hv_timer_soft_disabled = true;
Sean Christophersonf459a702018-08-27 15:21:11 -07006482 }
Yunhong Jiang64672c92016-06-13 14:19:59 -07006483}
6484
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006485void vmx_update_host_rsp(struct vcpu_vmx *vmx, unsigned long host_rsp)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006486{
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006487 if (unlikely(host_rsp != vmx->loaded_vmcs->host_state.rsp)) {
6488 vmx->loaded_vmcs->host_state.rsp = host_rsp;
6489 vmcs_writel(HOST_RSP, host_rsp);
6490 }
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006491}
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006492
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006493bool __vmx_vcpu_run(struct vcpu_vmx *vmx, unsigned long *regs, bool launched);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006494
6495static void vmx_vcpu_run(struct kvm_vcpu *vcpu)
6496{
6497 struct vcpu_vmx *vmx = to_vmx(vcpu);
6498 unsigned long cr3, cr4;
6499
6500 /* Record the guest's net vcpu time for enforced NMI injections. */
6501 if (unlikely(!enable_vnmi &&
6502 vmx->loaded_vmcs->soft_vnmi_blocked))
6503 vmx->loaded_vmcs->entry_time = ktime_get();
6504
6505 /* Don't enter VMX if guest state is invalid, let the exit handler
6506 start emulation until we arrive back to a valid state */
6507 if (vmx->emulation_required)
6508 return;
6509
6510 if (vmx->ple_window_dirty) {
6511 vmx->ple_window_dirty = false;
6512 vmcs_write32(PLE_WINDOW, vmx->ple_window);
6513 }
6514
Sean Christopherson3731905ef2019-05-07 08:36:27 -07006515 if (vmx->nested.need_vmcs12_to_shadow_sync)
6516 nested_sync_vmcs12_to_shadow(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006517
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006518 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RSP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006519 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006520 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RIP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006521 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6522
6523 cr3 = __get_current_cr3_fast();
6524 if (unlikely(cr3 != vmx->loaded_vmcs->host_state.cr3)) {
6525 vmcs_writel(HOST_CR3, cr3);
6526 vmx->loaded_vmcs->host_state.cr3 = cr3;
6527 }
6528
6529 cr4 = cr4_read_shadow();
6530 if (unlikely(cr4 != vmx->loaded_vmcs->host_state.cr4)) {
6531 vmcs_writel(HOST_CR4, cr4);
6532 vmx->loaded_vmcs->host_state.cr4 = cr4;
6533 }
6534
6535 /* When single-stepping over STI and MOV SS, we must clear the
6536 * corresponding interruptibility bits in the guest state. Otherwise
6537 * vmentry fails as it then expects bit 14 (BS) in pending debug
6538 * exceptions being set, but that's not correct for the guest debugging
6539 * case. */
6540 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6541 vmx_set_interrupt_shadow(vcpu, 0);
6542
WANG Chao1811d972019-04-12 15:55:39 +08006543 kvm_load_guest_xcr0(vcpu);
6544
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006545 if (static_cpu_has(X86_FEATURE_PKU) &&
6546 kvm_read_cr4_bits(vcpu, X86_CR4_PKE) &&
6547 vcpu->arch.pkru != vmx->host_pkru)
6548 __write_pkru(vcpu->arch.pkru);
6549
6550 pt_guest_enter(vmx);
6551
6552 atomic_switch_perf_msrs(vmx);
Tao Xu6e3ba4a2019-07-16 14:55:50 +08006553 atomic_switch_umwait_control_msr(vmx);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006554
Sean Christopherson804939e2019-05-07 12:18:05 -07006555 if (enable_preemption_timer)
6556 vmx_update_hv_timer(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006557
Wanpeng Lib6c4bc62019-05-20 16:18:09 +08006558 if (lapic_in_kernel(vcpu) &&
6559 vcpu->arch.apic->lapic_timer.timer_advance_ns)
6560 kvm_wait_lapic_expire(vcpu);
6561
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006562 /*
6563 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
6564 * it's non-zero. Since vmentry is serialising on affected CPUs, there
6565 * is no need to worry about the conditional branch over the wrmsr
6566 * being speculatively taken.
6567 */
6568 x86_spec_ctrl_set_guest(vmx->spec_ctrl, 0);
6569
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006570 /* L1D Flush includes CPU buffer clear to mitigate MDS */
Sean Christophersonc823dd52019-01-25 07:41:13 -08006571 if (static_branch_unlikely(&vmx_l1d_should_flush))
6572 vmx_l1d_flush(vcpu);
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006573 else if (static_branch_unlikely(&mds_user_clear))
6574 mds_clear_cpu_buffers();
Sean Christophersonc823dd52019-01-25 07:41:13 -08006575
6576 if (vcpu->arch.cr2 != read_cr2())
6577 write_cr2(vcpu->arch.cr2);
6578
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006579 vmx->fail = __vmx_vcpu_run(vmx, (unsigned long *)&vcpu->arch.regs,
6580 vmx->loaded_vmcs->launched);
Sean Christophersonc823dd52019-01-25 07:41:13 -08006581
6582 vcpu->arch.cr2 = read_cr2();
Avi Kivity6aa8b732006-12-10 02:21:36 -08006583
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006584 /*
6585 * We do not use IBRS in the kernel. If this vCPU has used the
6586 * SPEC_CTRL MSR it may have left it on; save the value and
6587 * turn it off. This is much more efficient than blindly adding
6588 * it to the atomic save/restore list. Especially as the former
6589 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
6590 *
6591 * For non-nested case:
6592 * If the L01 MSR bitmap does not intercept the MSR, then we need to
6593 * save it.
6594 *
6595 * For nested case:
6596 * If the L02 MSR bitmap does not intercept the MSR, then we need to
6597 * save it.
6598 */
Paolo Bonzini946fbbc2018-02-22 16:43:18 +01006599 if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
Paolo Bonziniecb586b2018-02-22 16:43:17 +01006600 vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006601
Thomas Gleixnerccbcd262018-05-09 23:01:01 +02006602 x86_spec_ctrl_restore_host(vmx->spec_ctrl, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006603
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01006604 /* All fields are clean at this point */
6605 if (static_branch_unlikely(&enable_evmcs))
6606 current_evmcs->hv_clean_fields |=
6607 HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
6608
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08006609 if (static_branch_unlikely(&enable_evmcs))
6610 current_evmcs->hv_vp_id = vcpu->arch.hyperv.vp_index;
6611
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006612 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
Wanpeng Li74c55932017-11-29 01:31:20 -08006613 if (vmx->host_debugctlmsr)
6614 update_debugctlmsr(vmx->host_debugctlmsr);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006615
Avi Kivityaa67f602012-08-01 16:48:03 +03006616#ifndef CONFIG_X86_64
6617 /*
6618 * The sysexit path does not restore ds/es, so we must set them to
6619 * a reasonable value ourselves.
6620 *
Sean Christopherson6d6095b2018-07-23 12:32:44 -07006621 * We can't defer this to vmx_prepare_switch_to_host() since that
6622 * function may be executed in interrupt context, which saves and
6623 * restore segments around it, nullifying its effect.
Avi Kivityaa67f602012-08-01 16:48:03 +03006624 */
6625 loadsegment(ds, __USER_DS);
6626 loadsegment(es, __USER_DS);
6627#endif
6628
Avi Kivity6de4f3a2009-05-31 22:58:47 +03006629 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02006630 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006631 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03006632 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006633 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006634 vcpu->arch.regs_dirty = 0;
6635
Chao Peng2ef444f2018-10-24 16:05:12 +08006636 pt_guest_exit(vmx);
6637
Gleb Natapove0b890d2013-09-25 12:51:33 +03006638 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006639 * eager fpu is enabled if PKEY is supported and CR4 is switched
6640 * back on host, so it is safe to read guest PKRU from current
6641 * XSAVE.
6642 */
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006643 if (static_cpu_has(X86_FEATURE_PKU) &&
6644 kvm_read_cr4_bits(vcpu, X86_CR4_PKE)) {
Sebastian Andrzej Siewiorc806e8872019-04-03 18:41:41 +02006645 vcpu->arch.pkru = rdpkru();
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006646 if (vcpu->arch.pkru != vmx->host_pkru)
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006647 __write_pkru(vmx->host_pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006648 }
6649
WANG Chao1811d972019-04-12 15:55:39 +08006650 kvm_put_guest_xcr0(vcpu);
6651
Gleb Natapove0b890d2013-09-25 12:51:33 +03006652 vmx->nested.nested_run_pending = 0;
Jim Mattsonb060ca32017-09-14 16:31:42 -07006653 vmx->idt_vectoring_info = 0;
6654
6655 vmx->exit_reason = vmx->fail ? 0xdead : vmcs_read32(VM_EXIT_REASON);
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006656 if ((u16)vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY)
6657 kvm_machine_check();
6658
Jim Mattsonb060ca32017-09-14 16:31:42 -07006659 if (vmx->fail || (vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
6660 return;
6661
6662 vmx->loaded_vmcs->launched = 1;
6663 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
Gleb Natapove0b890d2013-09-25 12:51:33 +03006664
Avi Kivity51aa01d2010-07-20 14:31:20 +03006665 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006666 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006667}
6668
Sean Christopherson434a1e92018-03-20 12:17:18 -07006669static struct kvm *vmx_vm_alloc(void)
6670{
Ben Gardon41836832019-02-11 11:02:52 -08006671 struct kvm_vmx *kvm_vmx = __vmalloc(sizeof(struct kvm_vmx),
6672 GFP_KERNEL_ACCOUNT | __GFP_ZERO,
6673 PAGE_KERNEL);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07006674 return &kvm_vmx->kvm;
Sean Christopherson434a1e92018-03-20 12:17:18 -07006675}
6676
6677static void vmx_vm_free(struct kvm *kvm)
6678{
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08006679 kfree(kvm->arch.hyperv.hv_pa_pg);
Marc Orrd1e5b0e2018-05-15 04:37:37 -07006680 vfree(to_kvm_vmx(kvm));
Sean Christopherson434a1e92018-03-20 12:17:18 -07006681}
6682
Avi Kivity6aa8b732006-12-10 02:21:36 -08006683static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6684{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006685 struct vcpu_vmx *vmx = to_vmx(vcpu);
6686
Kai Huang843e4332015-01-28 10:54:28 +08006687 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08006688 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08006689 free_vpid(vmx->vpid);
Sean Christopherson55d23752018-12-03 13:53:18 -08006690 nested_vmx_free_vcpu(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006691 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006692 kfree(vmx->guest_msrs);
6693 kvm_vcpu_uninit(vcpu);
Wanpeng Lid9a710e2019-07-22 12:26:21 +08006694 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.user_fpu);
Marc Orrb666a4b2018-11-06 14:53:56 -08006695 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.guest_fpu);
Rusty Russella4770342007-08-01 14:46:11 +10006696 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006697}
6698
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006699static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006700{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006701 int err;
Ben Gardon41836832019-02-11 11:02:52 -08006702 struct vcpu_vmx *vmx;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006703 unsigned long *msr_bitmap;
Avi Kivity15ad7142007-07-11 18:17:21 +03006704 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006705
Sean Christopherson12b58f42019-08-15 10:22:37 -07006706 BUILD_BUG_ON_MSG(offsetof(struct vcpu_vmx, vcpu) != 0,
6707 "struct kvm_vcpu must be at offset 0 for arch usercopy region");
6708
Ben Gardon41836832019-02-11 11:02:52 -08006709 vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL_ACCOUNT);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006710 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006711 return ERR_PTR(-ENOMEM);
6712
Wanpeng Lid9a710e2019-07-22 12:26:21 +08006713 vmx->vcpu.arch.user_fpu = kmem_cache_zalloc(x86_fpu_cache,
6714 GFP_KERNEL_ACCOUNT);
6715 if (!vmx->vcpu.arch.user_fpu) {
6716 printk(KERN_ERR "kvm: failed to allocate kvm userspace's fpu\n");
6717 err = -ENOMEM;
6718 goto free_partial_vcpu;
6719 }
6720
Ben Gardon41836832019-02-11 11:02:52 -08006721 vmx->vcpu.arch.guest_fpu = kmem_cache_zalloc(x86_fpu_cache,
6722 GFP_KERNEL_ACCOUNT);
Marc Orrb666a4b2018-11-06 14:53:56 -08006723 if (!vmx->vcpu.arch.guest_fpu) {
6724 printk(KERN_ERR "kvm: failed to allocate vcpu's fpu\n");
6725 err = -ENOMEM;
Wanpeng Lid9a710e2019-07-22 12:26:21 +08006726 goto free_user_fpu;
Marc Orrb666a4b2018-11-06 14:53:56 -08006727 }
6728
Wanpeng Li991e7a02015-09-16 17:30:05 +08006729 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08006730
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006731 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
6732 if (err)
6733 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006734
Peter Feiner4e595162016-07-07 14:49:58 -07006735 err = -ENOMEM;
6736
6737 /*
6738 * If PML is turned on, failure on enabling PML just results in failure
6739 * of creating the vcpu, therefore we can simplify PML logic (by
6740 * avoiding dealing with cases, such as enabling PML partially on vcpus
6741 * for the guest, etc.
6742 */
6743 if (enable_pml) {
Ben Gardon41836832019-02-11 11:02:52 -08006744 vmx->pml_pg = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
Peter Feiner4e595162016-07-07 14:49:58 -07006745 if (!vmx->pml_pg)
6746 goto uninit_vcpu;
6747 }
6748
Ben Gardon41836832019-02-11 11:02:52 -08006749 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL_ACCOUNT);
Paolo Bonzini03916db2014-07-24 14:21:57 +02006750 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
6751 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03006752
Peter Feiner4e595162016-07-07 14:49:58 -07006753 if (!vmx->guest_msrs)
6754 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006755
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006756 err = alloc_loaded_vmcs(&vmx->vmcs01);
6757 if (err < 0)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006758 goto free_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006759
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006760 msr_bitmap = vmx->vmcs01.msr_bitmap;
Jim Mattson788fc1e2018-11-09 09:35:11 -08006761 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_TSC, MSR_TYPE_R);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006762 vmx_disable_intercept_for_msr(msr_bitmap, MSR_FS_BASE, MSR_TYPE_RW);
6763 vmx_disable_intercept_for_msr(msr_bitmap, MSR_GS_BASE, MSR_TYPE_RW);
6764 vmx_disable_intercept_for_msr(msr_bitmap, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
6765 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
6766 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
6767 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
Wanpeng Lib5170062019-05-21 14:06:53 +08006768 if (kvm_cstate_in_guest(kvm)) {
6769 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C1_RES, MSR_TYPE_R);
6770 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C3_RESIDENCY, MSR_TYPE_R);
6771 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C6_RESIDENCY, MSR_TYPE_R);
6772 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C7_RESIDENCY, MSR_TYPE_R);
6773 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006774 vmx->msr_bitmap_mode = 0;
6775
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006776 vmx->loaded_vmcs = &vmx->vmcs01;
Avi Kivity15ad7142007-07-11 18:17:21 +03006777 cpu = get_cpu();
6778 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10006779 vmx->vcpu.cpu = cpu;
David Hildenbrand12d79912017-08-24 20:51:26 +02006780 vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006781 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03006782 put_cpu();
Paolo Bonzini35754c92015-07-29 12:05:37 +02006783 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006784 err = alloc_apic_access_page(kvm);
6785 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006786 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02006787 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006788
Sean Christophersone90008d2018-03-05 12:04:37 -08006789 if (enable_ept && !enable_unrestricted_guest) {
Tang Chenf51770e2014-09-16 18:41:59 +08006790 err = init_rmode_identity_map(kvm);
6791 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02006792 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006793 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006794
Roman Kagan63aff652018-07-19 21:59:07 +03006795 if (nested)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006796 nested_vmx_setup_ctls_msrs(&vmx->nested.msrs,
Sean Christopherson7caaa712018-12-03 13:53:01 -08006797 vmx_capability.ept,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006798 kvm_vcpu_apicv_active(&vmx->vcpu));
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006799 else
6800 memset(&vmx->nested.msrs, 0, sizeof(vmx->nested.msrs));
Wincy Vanb9c237b2015-02-03 23:56:30 +08006801
Wincy Van705699a2015-02-03 23:58:17 +08006802 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006803 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006804
Haozhong Zhang37e4c992016-06-22 14:59:55 +08006805 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
6806
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02006807 /*
6808 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
6809 * or POSTED_INTR_WAKEUP_VECTOR.
6810 */
6811 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
6812 vmx->pi_desc.sn = 1;
6813
Lan Tianyu53963a72018-12-06 15:34:36 +08006814 vmx->ept_pointer = INVALID_PAGE;
6815
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006816 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006817
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006818free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08006819 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006820free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006821 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -07006822free_pml:
6823 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006824uninit_vcpu:
6825 kvm_vcpu_uninit(&vmx->vcpu);
6826free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08006827 free_vpid(vmx->vpid);
Marc Orrb666a4b2018-11-06 14:53:56 -08006828 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.guest_fpu);
Wanpeng Lid9a710e2019-07-22 12:26:21 +08006829free_user_fpu:
6830 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.user_fpu);
Marc Orrb666a4b2018-11-06 14:53:56 -08006831free_partial_vcpu:
Rusty Russella4770342007-08-01 14:46:11 +10006832 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006833 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006834}
6835
Thomas Gleixner65fd4cb2019-02-19 11:10:49 +01006836#define L1TF_MSG_SMT "L1TF CPU bug present and SMT on, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
6837#define L1TF_MSG_L1D "L1TF CPU bug present and virtualization mitigation disabled, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006838
Wanpeng Lib31c1142018-03-12 04:53:04 -07006839static int vmx_vm_init(struct kvm *kvm)
6840{
Tianyu Lan877ad952018-07-19 08:40:23 +00006841 spin_lock_init(&to_kvm_vmx(kvm)->ept_pointer_lock);
6842
Wanpeng Lib31c1142018-03-12 04:53:04 -07006843 if (!ple_gap)
6844 kvm->arch.pause_in_guest = true;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006845
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006846 if (boot_cpu_has(X86_BUG_L1TF) && enable_ept) {
6847 switch (l1tf_mitigation) {
6848 case L1TF_MITIGATION_OFF:
6849 case L1TF_MITIGATION_FLUSH_NOWARN:
6850 /* 'I explicitly don't care' is set */
6851 break;
6852 case L1TF_MITIGATION_FLUSH:
6853 case L1TF_MITIGATION_FLUSH_NOSMT:
6854 case L1TF_MITIGATION_FULL:
6855 /*
6856 * Warn upon starting the first VM in a potentially
6857 * insecure environment.
6858 */
Josh Poimboeufb2849092019-01-30 07:13:58 -06006859 if (sched_smt_active())
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006860 pr_warn_once(L1TF_MSG_SMT);
6861 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_NEVER)
6862 pr_warn_once(L1TF_MSG_L1D);
6863 break;
6864 case L1TF_MITIGATION_FULL_FORCE:
6865 /* Flush is enforced */
6866 break;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006867 }
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006868 }
Wanpeng Lib31c1142018-03-12 04:53:04 -07006869 return 0;
6870}
6871
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006872static int __init vmx_check_processor_compat(void)
Yang, Sheng002c7f72007-07-31 14:23:01 +03006873{
6874 struct vmcs_config vmcs_conf;
Sean Christopherson7caaa712018-12-03 13:53:01 -08006875 struct vmx_capability vmx_cap;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006876
Sean Christopherson7caaa712018-12-03 13:53:01 -08006877 if (setup_vmcs_config(&vmcs_conf, &vmx_cap) < 0)
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006878 return -EIO;
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006879 if (nested)
6880 nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, vmx_cap.ept,
6881 enable_apicv);
Yang, Sheng002c7f72007-07-31 14:23:01 +03006882 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
6883 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
6884 smp_processor_id());
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006885 return -EIO;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006886 }
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006887 return 0;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006888}
6889
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006890static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08006891{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006892 u8 cache;
6893 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006894
Sheng Yang522c68c2009-04-27 20:35:43 +08006895 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02006896 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08006897 * 2. EPT with VT-d:
6898 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02006899 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08006900 * b. VT-d with snooping control feature: snooping control feature of
6901 * VT-d engine can guarantee the cache correctness. Just set it
6902 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08006903 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08006904 * consistent with host MTRR
6905 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02006906 if (is_mmio) {
6907 cache = MTRR_TYPE_UNCACHABLE;
6908 goto exit;
6909 }
6910
6911 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006912 ipat = VMX_EPT_IPAT_BIT;
6913 cache = MTRR_TYPE_WRBACK;
6914 goto exit;
6915 }
6916
6917 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
6918 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02006919 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08006920 cache = MTRR_TYPE_WRBACK;
6921 else
6922 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006923 goto exit;
6924 }
6925
Xiao Guangrongff536042015-06-15 16:55:22 +08006926 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006927
6928exit:
6929 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08006930}
6931
Sheng Yang17cc3932010-01-05 19:02:27 +08006932static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02006933{
Sheng Yang878403b2010-01-05 19:02:29 +08006934 if (enable_ept && !cpu_has_vmx_ept_1g_page())
6935 return PT_DIRECTORY_LEVEL;
6936 else
6937 /* For shadow and EPT supported 1GB page */
6938 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02006939}
6940
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006941static void vmcs_set_secondary_exec_control(struct vcpu_vmx *vmx)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006942{
6943 /*
6944 * These bits in the secondary execution controls field
6945 * are dynamic, the others are mostly based on the hypervisor
6946 * architecture and the guest's CPUID. Do not touch the
6947 * dynamic bits.
6948 */
6949 u32 mask =
6950 SECONDARY_EXEC_SHADOW_VMCS |
6951 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Paolo Bonzini0367f202016-07-12 10:44:55 +02006952 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6953 SECONDARY_EXEC_DESC;
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006954
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006955 u32 new_ctl = vmx->secondary_exec_control;
6956 u32 cur_ctl = secondary_exec_controls_get(vmx);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006957
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006958 secondary_exec_controls_set(vmx, (new_ctl & ~mask) | (cur_ctl & mask));
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006959}
6960
David Matlack8322ebb2016-11-29 18:14:09 -08006961/*
6962 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
6963 * (indicating "allowed-1") if they are supported in the guest's CPUID.
6964 */
6965static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
6966{
6967 struct vcpu_vmx *vmx = to_vmx(vcpu);
6968 struct kvm_cpuid_entry2 *entry;
6969
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006970 vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
6971 vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
David Matlack8322ebb2016-11-29 18:14:09 -08006972
6973#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
6974 if (entry && (entry->_reg & (_cpuid_mask))) \
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006975 vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask); \
David Matlack8322ebb2016-11-29 18:14:09 -08006976} while (0)
6977
6978 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
6979 cr4_fixed1_update(X86_CR4_VME, edx, bit(X86_FEATURE_VME));
6980 cr4_fixed1_update(X86_CR4_PVI, edx, bit(X86_FEATURE_VME));
6981 cr4_fixed1_update(X86_CR4_TSD, edx, bit(X86_FEATURE_TSC));
6982 cr4_fixed1_update(X86_CR4_DE, edx, bit(X86_FEATURE_DE));
6983 cr4_fixed1_update(X86_CR4_PSE, edx, bit(X86_FEATURE_PSE));
6984 cr4_fixed1_update(X86_CR4_PAE, edx, bit(X86_FEATURE_PAE));
6985 cr4_fixed1_update(X86_CR4_MCE, edx, bit(X86_FEATURE_MCE));
6986 cr4_fixed1_update(X86_CR4_PGE, edx, bit(X86_FEATURE_PGE));
6987 cr4_fixed1_update(X86_CR4_OSFXSR, edx, bit(X86_FEATURE_FXSR));
6988 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
6989 cr4_fixed1_update(X86_CR4_VMXE, ecx, bit(X86_FEATURE_VMX));
6990 cr4_fixed1_update(X86_CR4_SMXE, ecx, bit(X86_FEATURE_SMX));
6991 cr4_fixed1_update(X86_CR4_PCIDE, ecx, bit(X86_FEATURE_PCID));
6992 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, bit(X86_FEATURE_XSAVE));
6993
6994 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
6995 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, bit(X86_FEATURE_FSGSBASE));
6996 cr4_fixed1_update(X86_CR4_SMEP, ebx, bit(X86_FEATURE_SMEP));
6997 cr4_fixed1_update(X86_CR4_SMAP, ebx, bit(X86_FEATURE_SMAP));
6998 cr4_fixed1_update(X86_CR4_PKE, ecx, bit(X86_FEATURE_PKU));
Paolo Bonzinic4ad77e2017-11-13 14:23:59 +01006999 cr4_fixed1_update(X86_CR4_UMIP, ecx, bit(X86_FEATURE_UMIP));
David Matlack8322ebb2016-11-29 18:14:09 -08007000
7001#undef cr4_fixed1_update
7002}
7003
Liran Alon5f76f6f2018-09-14 03:25:52 +03007004static void nested_vmx_entry_exit_ctls_update(struct kvm_vcpu *vcpu)
7005{
7006 struct vcpu_vmx *vmx = to_vmx(vcpu);
7007
7008 if (kvm_mpx_supported()) {
7009 bool mpx_enabled = guest_cpuid_has(vcpu, X86_FEATURE_MPX);
7010
7011 if (mpx_enabled) {
7012 vmx->nested.msrs.entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
7013 vmx->nested.msrs.exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
7014 } else {
7015 vmx->nested.msrs.entry_ctls_high &= ~VM_ENTRY_LOAD_BNDCFGS;
7016 vmx->nested.msrs.exit_ctls_high &= ~VM_EXIT_CLEAR_BNDCFGS;
7017 }
7018 }
7019}
7020
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007021static void update_intel_pt_cfg(struct kvm_vcpu *vcpu)
7022{
7023 struct vcpu_vmx *vmx = to_vmx(vcpu);
7024 struct kvm_cpuid_entry2 *best = NULL;
7025 int i;
7026
7027 for (i = 0; i < PT_CPUID_LEAVES; i++) {
7028 best = kvm_find_cpuid_entry(vcpu, 0x14, i);
7029 if (!best)
7030 return;
7031 vmx->pt_desc.caps[CPUID_EAX + i*PT_CPUID_REGS_NUM] = best->eax;
7032 vmx->pt_desc.caps[CPUID_EBX + i*PT_CPUID_REGS_NUM] = best->ebx;
7033 vmx->pt_desc.caps[CPUID_ECX + i*PT_CPUID_REGS_NUM] = best->ecx;
7034 vmx->pt_desc.caps[CPUID_EDX + i*PT_CPUID_REGS_NUM] = best->edx;
7035 }
7036
7037 /* Get the number of configurable Address Ranges for filtering */
7038 vmx->pt_desc.addr_range = intel_pt_validate_cap(vmx->pt_desc.caps,
7039 PT_CAP_num_address_ranges);
7040
7041 /* Initialize and clear the no dependency bits */
7042 vmx->pt_desc.ctl_bitmask = ~(RTIT_CTL_TRACEEN | RTIT_CTL_OS |
7043 RTIT_CTL_USR | RTIT_CTL_TSC_EN | RTIT_CTL_DISRETC);
7044
7045 /*
7046 * If CPUID.(EAX=14H,ECX=0):EBX[0]=1 CR3Filter can be set otherwise
7047 * will inject an #GP
7048 */
7049 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_cr3_filtering))
7050 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_CR3EN;
7051
7052 /*
7053 * If CPUID.(EAX=14H,ECX=0):EBX[1]=1 CYCEn, CycThresh and
7054 * PSBFreq can be set
7055 */
7056 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc))
7057 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_CYCLEACC |
7058 RTIT_CTL_CYC_THRESH | RTIT_CTL_PSB_FREQ);
7059
7060 /*
7061 * If CPUID.(EAX=14H,ECX=0):EBX[3]=1 MTCEn BranchEn and
7062 * MTCFreq can be set
7063 */
7064 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc))
7065 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_MTC_EN |
7066 RTIT_CTL_BRANCH_EN | RTIT_CTL_MTC_RANGE);
7067
7068 /* If CPUID.(EAX=14H,ECX=0):EBX[4]=1 FUPonPTW and PTWEn can be set */
7069 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_ptwrite))
7070 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_FUP_ON_PTW |
7071 RTIT_CTL_PTW_EN);
7072
7073 /* If CPUID.(EAX=14H,ECX=0):EBX[5]=1 PwrEvEn can be set */
7074 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_power_event_trace))
7075 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_PWR_EVT_EN;
7076
7077 /* If CPUID.(EAX=14H,ECX=0):ECX[0]=1 ToPA can be set */
7078 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_topa_output))
7079 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_TOPA;
7080
7081 /* If CPUID.(EAX=14H,ECX=0):ECX[3]=1 FabircEn can be set */
7082 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_output_subsys))
7083 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_FABRIC_EN;
7084
7085 /* unmask address range configure area */
7086 for (i = 0; i < vmx->pt_desc.addr_range; i++)
Gustavo A. R. Silvad14eff12018-12-26 14:40:59 -06007087 vmx->pt_desc.ctl_bitmask &= ~(0xfULL << (32 + i * 4));
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007088}
7089
Sheng Yang0e851882009-12-18 16:48:46 +08007090static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
7091{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007092 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007093
Paolo Bonzini80154d72017-08-24 13:55:35 +02007094 if (cpu_has_secondary_exec_ctrls()) {
7095 vmx_compute_secondary_exec_control(vmx);
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007096 vmcs_set_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007097 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007098
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007099 if (nested_vmx_allowed(vcpu))
7100 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
7101 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
7102 else
7103 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
7104 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
David Matlack8322ebb2016-11-29 18:14:09 -08007105
Liran Alon5f76f6f2018-09-14 03:25:52 +03007106 if (nested_vmx_allowed(vcpu)) {
David Matlack8322ebb2016-11-29 18:14:09 -08007107 nested_vmx_cr_fixed1_bits_update(vcpu);
Liran Alon5f76f6f2018-09-14 03:25:52 +03007108 nested_vmx_entry_exit_ctls_update(vcpu);
7109 }
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007110
7111 if (boot_cpu_has(X86_FEATURE_INTEL_PT) &&
7112 guest_cpuid_has(vcpu, X86_FEATURE_INTEL_PT))
7113 update_intel_pt_cfg(vcpu);
Sheng Yang0e851882009-12-18 16:48:46 +08007114}
7115
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007116static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
7117{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03007118 if (func == 1 && nested)
7119 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007120}
7121
Sean Christophersond264ee02018-08-27 15:21:12 -07007122static void vmx_request_immediate_exit(struct kvm_vcpu *vcpu)
7123{
7124 to_vmx(vcpu)->req_immediate_exit = true;
7125}
7126
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007127static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7128 struct x86_instruction_info *info,
7129 enum x86_intercept_stage stage)
7130{
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007131 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7132 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
7133
7134 /*
7135 * RDPID causes #UD if disabled through secondary execution controls.
7136 * Because it is marked as EmulateOnUD, we need to intercept it here.
7137 */
7138 if (info->intercept == x86_intercept_rdtscp &&
7139 !nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDTSCP)) {
7140 ctxt->exception.vector = UD_VECTOR;
7141 ctxt->exception.error_code_valid = false;
7142 return X86EMUL_PROPAGATE_FAULT;
7143 }
7144
7145 /* TODO: check more intercepts... */
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007146 return X86EMUL_CONTINUE;
7147}
7148
Yunhong Jiang64672c92016-06-13 14:19:59 -07007149#ifdef CONFIG_X86_64
7150/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
7151static inline int u64_shl_div_u64(u64 a, unsigned int shift,
7152 u64 divisor, u64 *result)
7153{
7154 u64 low = a << shift, high = a >> (64 - shift);
7155
7156 /* To avoid the overflow on divq */
7157 if (high >= divisor)
7158 return 1;
7159
7160 /* Low hold the result, high hold rem which is discarded */
7161 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
7162 "rm" (divisor), "0" (low), "1" (high));
7163 *result = low;
7164
7165 return 0;
7166}
7167
Sean Christophersonf9927982019-04-16 13:32:46 -07007168static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc,
7169 bool *expired)
Yunhong Jiang64672c92016-06-13 14:19:59 -07007170{
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007171 struct vcpu_vmx *vmx;
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007172 u64 tscl, guest_tscl, delta_tsc, lapic_timer_advance_cycles;
Sean Christopherson39497d72019-04-17 10:15:32 -07007173 struct kvm_timer *ktimer = &vcpu->arch.apic->lapic_timer;
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007174
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08007175 if (kvm_mwait_in_guest(vcpu->kvm) ||
7176 kvm_can_post_timer_interrupt(vcpu))
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007177 return -EOPNOTSUPP;
7178
7179 vmx = to_vmx(vcpu);
7180 tscl = rdtsc();
7181 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
7182 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Sean Christopherson39497d72019-04-17 10:15:32 -07007183 lapic_timer_advance_cycles = nsec_to_cycles(vcpu,
7184 ktimer->timer_advance_ns);
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007185
7186 if (delta_tsc > lapic_timer_advance_cycles)
7187 delta_tsc -= lapic_timer_advance_cycles;
7188 else
7189 delta_tsc = 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007190
7191 /* Convert to host delta tsc if tsc scaling is enabled */
7192 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
Sean Christopherson0967fa12019-04-16 13:32:48 -07007193 delta_tsc && u64_shl_div_u64(delta_tsc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007194 kvm_tsc_scaling_ratio_frac_bits,
Sean Christopherson0967fa12019-04-16 13:32:48 -07007195 vcpu->arch.tsc_scaling_ratio, &delta_tsc))
Yunhong Jiang64672c92016-06-13 14:19:59 -07007196 return -ERANGE;
7197
7198 /*
7199 * If the delta tsc can't fit in the 32 bit after the multi shift,
7200 * we can't use the preemption timer.
7201 * It's possible that it fits on later vmentries, but checking
7202 * on every vmentry is costly so we just use an hrtimer.
7203 */
7204 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
7205 return -ERANGE;
7206
7207 vmx->hv_deadline_tsc = tscl + delta_tsc;
Sean Christophersonf9927982019-04-16 13:32:46 -07007208 *expired = !delta_tsc;
7209 return 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007210}
7211
7212static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
7213{
Sean Christophersonf459a702018-08-27 15:21:11 -07007214 to_vmx(vcpu)->hv_deadline_tsc = -1;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007215}
7216#endif
7217
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007218static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007219{
Wanpeng Lib31c1142018-03-12 04:53:04 -07007220 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007221 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007222}
7223
Kai Huang843e4332015-01-28 10:54:28 +08007224static void vmx_slot_enable_log_dirty(struct kvm *kvm,
7225 struct kvm_memory_slot *slot)
7226{
7227 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
7228 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
7229}
7230
7231static void vmx_slot_disable_log_dirty(struct kvm *kvm,
7232 struct kvm_memory_slot *slot)
7233{
7234 kvm_mmu_slot_set_dirty(kvm, slot);
7235}
7236
7237static void vmx_flush_log_dirty(struct kvm *kvm)
7238{
7239 kvm_flush_pml_buffers(kvm);
7240}
7241
Bandan Dasc5f983f2017-05-05 15:25:14 -04007242static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
7243{
7244 struct vmcs12 *vmcs12;
7245 struct vcpu_vmx *vmx = to_vmx(vcpu);
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007246 gpa_t gpa, dst;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007247
7248 if (is_guest_mode(vcpu)) {
7249 WARN_ON_ONCE(vmx->nested.pml_full);
7250
7251 /*
7252 * Check if PML is enabled for the nested guest.
7253 * Whether eptp bit 6 is set is already checked
7254 * as part of A/D emulation.
7255 */
7256 vmcs12 = get_vmcs12(vcpu);
7257 if (!nested_cpu_has_pml(vmcs12))
7258 return 0;
7259
Dan Carpenter47698862017-05-10 22:43:17 +03007260 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -04007261 vmx->nested.pml_full = true;
7262 return 1;
7263 }
7264
7265 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007266 dst = vmcs12->pml_address + sizeof(u64) * vmcs12->guest_pml_index;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007267
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007268 if (kvm_write_guest_page(vcpu->kvm, gpa_to_gfn(dst), &gpa,
7269 offset_in_page(dst), sizeof(gpa)))
Bandan Dasc5f983f2017-05-05 15:25:14 -04007270 return 0;
7271
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007272 vmcs12->guest_pml_index--;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007273 }
7274
7275 return 0;
7276}
7277
Kai Huang843e4332015-01-28 10:54:28 +08007278static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
7279 struct kvm_memory_slot *memslot,
7280 gfn_t offset, unsigned long mask)
7281{
7282 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
7283}
7284
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007285static void __pi_post_block(struct kvm_vcpu *vcpu)
7286{
7287 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7288 struct pi_desc old, new;
7289 unsigned int dest;
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007290
7291 do {
7292 old.control = new.control = pi_desc->control;
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007293 WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
7294 "Wakeup handler not enabled while the VCPU is blocked\n");
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007295
7296 dest = cpu_physical_id(vcpu->cpu);
7297
7298 if (x2apic_enabled())
7299 new.ndst = dest;
7300 else
7301 new.ndst = (dest << 8) & 0xFF00;
7302
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007303 /* set 'NV' to 'notification vector' */
7304 new.nv = POSTED_INTR_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007305 } while (cmpxchg64(&pi_desc->control, old.control,
7306 new.control) != old.control);
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007307
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007308 if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
7309 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007310 list_del(&vcpu->blocked_vcpu_list);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007311 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007312 vcpu->pre_pcpu = -1;
7313 }
7314}
7315
Feng Wuefc64402015-09-18 22:29:51 +08007316/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08007317 * This routine does the following things for vCPU which is going
7318 * to be blocked if VT-d PI is enabled.
7319 * - Store the vCPU to the wakeup list, so when interrupts happen
7320 * we can find the right vCPU to wake up.
7321 * - Change the Posted-interrupt descriptor as below:
7322 * 'NDST' <-- vcpu->pre_pcpu
7323 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
7324 * - If 'ON' is set during this process, which means at least one
7325 * interrupt is posted for this vCPU, we cannot block it, in
7326 * this case, return 1, otherwise, return 0.
7327 *
7328 */
Yunhong Jiangbc225122016-06-13 14:19:58 -07007329static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007330{
Feng Wubf9f6ac2015-09-18 22:29:55 +08007331 unsigned int dest;
7332 struct pi_desc old, new;
7333 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7334
7335 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007336 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7337 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +08007338 return 0;
7339
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007340 WARN_ON(irqs_disabled());
7341 local_irq_disable();
7342 if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
7343 vcpu->pre_pcpu = vcpu->cpu;
7344 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7345 list_add_tail(&vcpu->blocked_vcpu_list,
7346 &per_cpu(blocked_vcpu_on_cpu,
7347 vcpu->pre_pcpu));
7348 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7349 }
Feng Wubf9f6ac2015-09-18 22:29:55 +08007350
7351 do {
7352 old.control = new.control = pi_desc->control;
7353
Feng Wubf9f6ac2015-09-18 22:29:55 +08007354 WARN((pi_desc->sn == 1),
7355 "Warning: SN field of posted-interrupts "
7356 "is set before blocking\n");
7357
7358 /*
7359 * Since vCPU can be preempted during this process,
7360 * vcpu->cpu could be different with pre_pcpu, we
7361 * need to set pre_pcpu as the destination of wakeup
7362 * notification event, then we can find the right vCPU
7363 * to wakeup in wakeup handler if interrupts happen
7364 * when the vCPU is in blocked state.
7365 */
7366 dest = cpu_physical_id(vcpu->pre_pcpu);
7367
7368 if (x2apic_enabled())
7369 new.ndst = dest;
7370 else
7371 new.ndst = (dest << 8) & 0xFF00;
7372
7373 /* set 'NV' to 'wakeup vector' */
7374 new.nv = POSTED_INTR_WAKEUP_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007375 } while (cmpxchg64(&pi_desc->control, old.control,
7376 new.control) != old.control);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007377
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007378 /* We should not block the vCPU if an interrupt is posted for it. */
7379 if (pi_test_on(pi_desc) == 1)
7380 __pi_post_block(vcpu);
7381
7382 local_irq_enable();
7383 return (vcpu->pre_pcpu == -1);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007384}
7385
Yunhong Jiangbc225122016-06-13 14:19:58 -07007386static int vmx_pre_block(struct kvm_vcpu *vcpu)
7387{
7388 if (pi_pre_block(vcpu))
7389 return 1;
7390
Yunhong Jiang64672c92016-06-13 14:19:59 -07007391 if (kvm_lapic_hv_timer_in_use(vcpu))
7392 kvm_lapic_switch_to_sw_timer(vcpu);
7393
Yunhong Jiangbc225122016-06-13 14:19:58 -07007394 return 0;
7395}
7396
7397static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007398{
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007399 if (vcpu->pre_pcpu == -1)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007400 return;
7401
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007402 WARN_ON(irqs_disabled());
7403 local_irq_disable();
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007404 __pi_post_block(vcpu);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007405 local_irq_enable();
Feng Wubf9f6ac2015-09-18 22:29:55 +08007406}
7407
Yunhong Jiangbc225122016-06-13 14:19:58 -07007408static void vmx_post_block(struct kvm_vcpu *vcpu)
7409{
Yunhong Jiang64672c92016-06-13 14:19:59 -07007410 if (kvm_x86_ops->set_hv_timer)
7411 kvm_lapic_switch_to_hv_timer(vcpu);
7412
Yunhong Jiangbc225122016-06-13 14:19:58 -07007413 pi_post_block(vcpu);
7414}
7415
Feng Wubf9f6ac2015-09-18 22:29:55 +08007416/*
Feng Wuefc64402015-09-18 22:29:51 +08007417 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
7418 *
7419 * @kvm: kvm
7420 * @host_irq: host irq of the interrupt
7421 * @guest_irq: gsi of the interrupt
7422 * @set: set or unset PI
7423 * returns 0 on success, < 0 on failure
7424 */
7425static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
7426 uint32_t guest_irq, bool set)
7427{
7428 struct kvm_kernel_irq_routing_entry *e;
7429 struct kvm_irq_routing_table *irq_rt;
7430 struct kvm_lapic_irq irq;
7431 struct kvm_vcpu *vcpu;
7432 struct vcpu_data vcpu_info;
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007433 int idx, ret = 0;
Feng Wuefc64402015-09-18 22:29:51 +08007434
7435 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007436 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7437 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +08007438 return 0;
7439
7440 idx = srcu_read_lock(&kvm->irq_srcu);
7441 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007442 if (guest_irq >= irq_rt->nr_rt_entries ||
7443 hlist_empty(&irq_rt->map[guest_irq])) {
7444 pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
7445 guest_irq, irq_rt->nr_rt_entries);
7446 goto out;
7447 }
Feng Wuefc64402015-09-18 22:29:51 +08007448
7449 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
7450 if (e->type != KVM_IRQ_ROUTING_MSI)
7451 continue;
7452 /*
7453 * VT-d PI cannot support posting multicast/broadcast
7454 * interrupts to a vCPU, we still use interrupt remapping
7455 * for these kind of interrupts.
7456 *
7457 * For lowest-priority interrupts, we only support
7458 * those with single CPU as the destination, e.g. user
7459 * configures the interrupts via /proc/irq or uses
7460 * irqbalance to make the interrupts single-CPU.
7461 *
7462 * We will support full lowest-priority interrupt later.
Alexander Graffdcf7562019-09-05 14:58:18 +02007463 *
7464 * In addition, we can only inject generic interrupts using
7465 * the PI mechanism, refuse to route others through it.
Feng Wuefc64402015-09-18 22:29:51 +08007466 */
7467
Radim Krčmář371313132016-07-12 22:09:27 +02007468 kvm_set_msi_irq(kvm, e, &irq);
Alexander Graffdcf7562019-09-05 14:58:18 +02007469 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu) ||
7470 !kvm_irq_is_postable(&irq)) {
Feng Wu23a1c252016-01-25 16:53:32 +08007471 /*
7472 * Make sure the IRTE is in remapped mode if
7473 * we don't handle it in posted mode.
7474 */
7475 ret = irq_set_vcpu_affinity(host_irq, NULL);
7476 if (ret < 0) {
7477 printk(KERN_INFO
7478 "failed to back to remapped mode, irq: %u\n",
7479 host_irq);
7480 goto out;
7481 }
7482
Feng Wuefc64402015-09-18 22:29:51 +08007483 continue;
Feng Wu23a1c252016-01-25 16:53:32 +08007484 }
Feng Wuefc64402015-09-18 22:29:51 +08007485
7486 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
7487 vcpu_info.vector = irq.vector;
7488
hu huajun2698d822018-04-11 15:16:40 +08007489 trace_kvm_pi_irte_update(host_irq, vcpu->vcpu_id, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +08007490 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
7491
7492 if (set)
7493 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
Haozhong Zhangdc91f2e2017-09-18 09:56:49 +08007494 else
Feng Wuefc64402015-09-18 22:29:51 +08007495 ret = irq_set_vcpu_affinity(host_irq, NULL);
Feng Wuefc64402015-09-18 22:29:51 +08007496
7497 if (ret < 0) {
7498 printk(KERN_INFO "%s: failed to update PI IRTE\n",
7499 __func__);
7500 goto out;
7501 }
7502 }
7503
7504 ret = 0;
7505out:
7506 srcu_read_unlock(&kvm->irq_srcu, idx);
7507 return ret;
7508}
7509
Ashok Rajc45dcc72016-06-22 14:59:56 +08007510static void vmx_setup_mce(struct kvm_vcpu *vcpu)
7511{
7512 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
7513 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
7514 FEATURE_CONTROL_LMCE;
7515 else
7516 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
7517 ~FEATURE_CONTROL_LMCE;
7518}
7519
Ladi Prosek72d7b372017-10-11 16:54:41 +02007520static int vmx_smi_allowed(struct kvm_vcpu *vcpu)
7521{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007522 /* we need a nested vmexit to enter SMM, postpone if run is pending */
7523 if (to_vmx(vcpu)->nested.nested_run_pending)
7524 return 0;
Ladi Prosek72d7b372017-10-11 16:54:41 +02007525 return 1;
7526}
7527
Ladi Prosek0234bf82017-10-11 16:54:40 +02007528static int vmx_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
7529{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007530 struct vcpu_vmx *vmx = to_vmx(vcpu);
7531
7532 vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
7533 if (vmx->nested.smm.guest_mode)
7534 nested_vmx_vmexit(vcpu, -1, 0, 0);
7535
7536 vmx->nested.smm.vmxon = vmx->nested.vmxon;
7537 vmx->nested.vmxon = false;
Wanpeng Licaa057a2018-03-12 04:53:03 -07007538 vmx_clear_hlt(vcpu);
Ladi Prosek0234bf82017-10-11 16:54:40 +02007539 return 0;
7540}
7541
Sean Christophersoned193212019-04-02 08:03:09 -07007542static int vmx_pre_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
Ladi Prosek0234bf82017-10-11 16:54:40 +02007543{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007544 struct vcpu_vmx *vmx = to_vmx(vcpu);
7545 int ret;
7546
7547 if (vmx->nested.smm.vmxon) {
7548 vmx->nested.vmxon = true;
7549 vmx->nested.smm.vmxon = false;
7550 }
7551
7552 if (vmx->nested.smm.guest_mode) {
Sean Christophersona633e412018-09-26 09:23:47 -07007553 ret = nested_vmx_enter_non_root_mode(vcpu, false);
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007554 if (ret)
7555 return ret;
7556
7557 vmx->nested.smm.guest_mode = false;
7558 }
Ladi Prosek0234bf82017-10-11 16:54:40 +02007559 return 0;
7560}
7561
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007562static int enable_smi_window(struct kvm_vcpu *vcpu)
7563{
7564 return 0;
7565}
7566
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007567static bool vmx_need_emulation_on_page_fault(struct kvm_vcpu *vcpu)
7568{
Yi Wang9481b7f2019-07-15 12:35:17 +08007569 return false;
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007570}
7571
Liran Alon4b9852f2019-08-26 13:24:49 +03007572static bool vmx_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
7573{
7574 return to_vmx(vcpu)->nested.vmxon;
7575}
7576
Sean Christophersona3203382018-12-03 13:53:11 -08007577static __init int hardware_setup(void)
7578{
7579 unsigned long host_bndcfgs;
Sean Christopherson23420802019-04-19 22:50:57 -07007580 struct desc_ptr dt;
Sean Christophersona3203382018-12-03 13:53:11 -08007581 int r, i;
7582
7583 rdmsrl_safe(MSR_EFER, &host_efer);
7584
Sean Christopherson23420802019-04-19 22:50:57 -07007585 store_idt(&dt);
7586 host_idt_base = dt.address;
7587
Sean Christophersona3203382018-12-03 13:53:11 -08007588 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
7589 kvm_define_shared_msr(i, vmx_msr_index[i]);
7590
7591 if (setup_vmcs_config(&vmcs_config, &vmx_capability) < 0)
7592 return -EIO;
7593
7594 if (boot_cpu_has(X86_FEATURE_NX))
7595 kvm_enable_efer_bits(EFER_NX);
7596
7597 if (boot_cpu_has(X86_FEATURE_MPX)) {
7598 rdmsrl(MSR_IA32_BNDCFGS, host_bndcfgs);
7599 WARN_ONCE(host_bndcfgs, "KVM: BNDCFGS in host will be lost");
7600 }
7601
7602 if (boot_cpu_has(X86_FEATURE_XSAVES))
7603 rdmsrl(MSR_IA32_XSS, host_xss);
7604
7605 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
7606 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
7607 enable_vpid = 0;
7608
7609 if (!cpu_has_vmx_ept() ||
7610 !cpu_has_vmx_ept_4levels() ||
7611 !cpu_has_vmx_ept_mt_wb() ||
7612 !cpu_has_vmx_invept_global())
7613 enable_ept = 0;
7614
7615 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
7616 enable_ept_ad_bits = 0;
7617
7618 if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
7619 enable_unrestricted_guest = 0;
7620
7621 if (!cpu_has_vmx_flexpriority())
7622 flexpriority_enabled = 0;
7623
7624 if (!cpu_has_virtual_nmis())
7625 enable_vnmi = 0;
7626
7627 /*
7628 * set_apic_access_page_addr() is used to reload apic access
7629 * page upon invalidation. No need to do anything if not
7630 * using the APIC_ACCESS_ADDR VMCS field.
7631 */
7632 if (!flexpriority_enabled)
7633 kvm_x86_ops->set_apic_access_page_addr = NULL;
7634
7635 if (!cpu_has_vmx_tpr_shadow())
7636 kvm_x86_ops->update_cr8_intercept = NULL;
7637
7638 if (enable_ept && !cpu_has_vmx_ept_2m_page())
7639 kvm_disable_largepages();
7640
7641#if IS_ENABLED(CONFIG_HYPERV)
7642 if (ms_hyperv.nested_features & HV_X64_NESTED_GUEST_MAPPING_FLUSH
Lan Tianyu1f3a3e42018-12-06 21:21:07 +08007643 && enable_ept) {
7644 kvm_x86_ops->tlb_remote_flush = hv_remote_flush_tlb;
7645 kvm_x86_ops->tlb_remote_flush_with_range =
7646 hv_remote_flush_tlb_with_range;
7647 }
Sean Christophersona3203382018-12-03 13:53:11 -08007648#endif
7649
7650 if (!cpu_has_vmx_ple()) {
7651 ple_gap = 0;
7652 ple_window = 0;
7653 ple_window_grow = 0;
7654 ple_window_max = 0;
7655 ple_window_shrink = 0;
7656 }
7657
7658 if (!cpu_has_vmx_apicv()) {
7659 enable_apicv = 0;
7660 kvm_x86_ops->sync_pir_to_irr = NULL;
7661 }
7662
7663 if (cpu_has_vmx_tsc_scaling()) {
7664 kvm_has_tsc_control = true;
7665 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
7666 kvm_tsc_scaling_ratio_frac_bits = 48;
7667 }
7668
7669 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7670
7671 if (enable_ept)
7672 vmx_enable_tdp();
7673 else
7674 kvm_disable_tdp();
7675
Sean Christophersona3203382018-12-03 13:53:11 -08007676 /*
7677 * Only enable PML when hardware supports PML feature, and both EPT
7678 * and EPT A/D bit features are enabled -- PML depends on them to work.
7679 */
7680 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
7681 enable_pml = 0;
7682
7683 if (!enable_pml) {
7684 kvm_x86_ops->slot_enable_log_dirty = NULL;
7685 kvm_x86_ops->slot_disable_log_dirty = NULL;
7686 kvm_x86_ops->flush_log_dirty = NULL;
7687 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
7688 }
7689
7690 if (!cpu_has_vmx_preemption_timer())
Sean Christopherson804939e2019-05-07 12:18:05 -07007691 enable_preemption_timer = false;
Sean Christophersona3203382018-12-03 13:53:11 -08007692
Sean Christopherson804939e2019-05-07 12:18:05 -07007693 if (enable_preemption_timer) {
7694 u64 use_timer_freq = 5000ULL * 1000 * 1000;
Sean Christophersona3203382018-12-03 13:53:11 -08007695 u64 vmx_msr;
7696
7697 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
7698 cpu_preemption_timer_multi =
7699 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
Sean Christopherson804939e2019-05-07 12:18:05 -07007700
7701 if (tsc_khz)
7702 use_timer_freq = (u64)tsc_khz * 1000;
7703 use_timer_freq >>= cpu_preemption_timer_multi;
7704
7705 /*
7706 * KVM "disables" the preemption timer by setting it to its max
7707 * value. Don't use the timer if it might cause spurious exits
7708 * at a rate faster than 0.1 Hz (of uninterrupted guest time).
7709 */
7710 if (use_timer_freq > 0xffffffffu / 10)
7711 enable_preemption_timer = false;
7712 }
7713
7714 if (!enable_preemption_timer) {
Sean Christophersona3203382018-12-03 13:53:11 -08007715 kvm_x86_ops->set_hv_timer = NULL;
7716 kvm_x86_ops->cancel_hv_timer = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07007717 kvm_x86_ops->request_immediate_exit = __kvm_request_immediate_exit;
Sean Christophersona3203382018-12-03 13:53:11 -08007718 }
7719
Sean Christophersona3203382018-12-03 13:53:11 -08007720 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
Sean Christophersona3203382018-12-03 13:53:11 -08007721
7722 kvm_mce_cap_supported |= MCG_LMCE_P;
7723
Chao Pengf99e3da2018-10-24 16:05:10 +08007724 if (pt_mode != PT_MODE_SYSTEM && pt_mode != PT_MODE_HOST_GUEST)
7725 return -EINVAL;
7726 if (!enable_ept || !cpu_has_vmx_intel_pt())
7727 pt_mode = PT_MODE_SYSTEM;
7728
Sean Christophersona3203382018-12-03 13:53:11 -08007729 if (nested) {
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08007730 nested_vmx_setup_ctls_msrs(&vmcs_config.nested,
7731 vmx_capability.ept, enable_apicv);
7732
Sean Christophersone4027cf2018-12-03 13:53:12 -08007733 r = nested_vmx_hardware_setup(kvm_vmx_exit_handlers);
Sean Christophersona3203382018-12-03 13:53:11 -08007734 if (r)
7735 return r;
7736 }
7737
7738 r = alloc_kvm_area();
7739 if (r)
7740 nested_vmx_hardware_unsetup();
7741 return r;
7742}
7743
7744static __exit void hardware_unsetup(void)
7745{
7746 if (nested)
7747 nested_vmx_hardware_unsetup();
7748
7749 free_kvm_area();
7750}
7751
Kees Cook404f6aa2016-08-08 16:29:06 -07007752static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007753 .cpu_has_kvm_support = cpu_has_kvm_support,
7754 .disabled_by_bios = vmx_disabled_by_bios,
7755 .hardware_setup = hardware_setup,
7756 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03007757 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007758 .hardware_enable = hardware_enable,
7759 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007760 .cpu_has_accelerated_tpr = report_flexpriority,
Tom Lendackybc226f02018-05-10 22:06:39 +02007761 .has_emulated_msr = vmx_has_emulated_msr,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007762
Wanpeng Lib31c1142018-03-12 04:53:04 -07007763 .vm_init = vmx_vm_init,
Sean Christopherson434a1e92018-03-20 12:17:18 -07007764 .vm_alloc = vmx_vm_alloc,
7765 .vm_free = vmx_vm_free,
Wanpeng Lib31c1142018-03-12 04:53:04 -07007766
Avi Kivity6aa8b732006-12-10 02:21:36 -08007767 .vcpu_create = vmx_create_vcpu,
7768 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007769 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007770
Sean Christopherson6d6095b2018-07-23 12:32:44 -07007771 .prepare_guest_switch = vmx_prepare_switch_to_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007772 .vcpu_load = vmx_vcpu_load,
7773 .vcpu_put = vmx_vcpu_put,
7774
Paolo Bonzinia96036b2015-11-10 11:55:36 +01007775 .update_bp_intercept = update_exception_bitmap,
Tom Lendacky801e4592018-02-21 13:39:51 -06007776 .get_msr_feature = vmx_get_msr_feature,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007777 .get_msr = vmx_get_msr,
7778 .set_msr = vmx_set_msr,
7779 .get_segment_base = vmx_get_segment_base,
7780 .get_segment = vmx_get_segment,
7781 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007782 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007783 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02007784 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Anthony Liguori25c4c272007-04-27 09:29:21 +03007785 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007786 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007787 .set_cr3 = vmx_set_cr3,
7788 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007789 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007790 .get_idt = vmx_get_idt,
7791 .set_idt = vmx_set_idt,
7792 .get_gdt = vmx_get_gdt,
7793 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01007794 .get_dr6 = vmx_get_dr6,
7795 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +03007796 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007797 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007798 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007799 .get_rflags = vmx_get_rflags,
7800 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08007801
Avi Kivity6aa8b732006-12-10 02:21:36 -08007802 .tlb_flush = vmx_flush_tlb,
Junaid Shahidfaff8752018-06-29 13:10:05 -07007803 .tlb_flush_gva = vmx_flush_tlb_gva,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007804
Avi Kivity6aa8b732006-12-10 02:21:36 -08007805 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007806 .handle_exit = vmx_handle_exit,
Sean Christopherson1957aa62019-08-27 14:40:39 -07007807 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007808 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7809 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007810 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007811 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007812 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007813 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007814 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007815 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007816 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007817 .get_nmi_mask = vmx_get_nmi_mask,
7818 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007819 .enable_nmi_window = enable_nmi_window,
7820 .enable_irq_window = enable_irq_window,
7821 .update_cr8_intercept = update_cr8_intercept,
Jim Mattson8d860bb2018-05-09 16:56:05 -04007822 .set_virtual_apic_mode = vmx_set_virtual_apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +08007823 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +03007824 .get_enable_apicv = vmx_get_enable_apicv,
7825 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007826 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +01007827 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007828 .hwapic_irr_update = vmx_hwapic_irr_update,
7829 .hwapic_isr_update = vmx_hwapic_isr_update,
Liran Alone6c67d82018-09-04 10:56:52 +03007830 .guest_apic_has_interrupt = vmx_guest_apic_has_interrupt,
Yang Zhanga20ed542013-04-11 19:25:15 +08007831 .sync_pir_to_irr = vmx_sync_pir_to_irr,
7832 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Wanpeng Li17e433b2019-08-05 10:03:19 +08007833 .dy_apicv_has_pending_interrupt = vmx_dy_apicv_has_pending_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007834
Izik Eiduscbc94022007-10-25 00:29:55 +02007835 .set_tss_addr = vmx_set_tss_addr,
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07007836 .set_identity_map_addr = vmx_set_identity_map_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08007837 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007838 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007839
Avi Kivity586f9602010-11-18 13:09:54 +02007840 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007841
Sheng Yang17cc3932010-01-05 19:02:27 +08007842 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08007843
7844 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007845
7846 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +00007847 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007848
7849 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007850
7851 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007852
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02007853 .read_l1_tsc_offset = vmx_read_l1_tsc_offset,
Leonid Shatz326e7422018-11-06 12:14:25 +02007854 .write_l1_tsc_offset = vmx_write_l1_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007855
7856 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007857
7858 .check_intercept = vmx_check_intercept,
Sean Christopherson95b5a482019-04-19 22:50:59 -07007859 .handle_exit_irqoff = vmx_handle_exit_irqoff,
Liu, Jinsongda8999d2014-02-24 10:55:46 +00007860 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +08007861 .xsaves_supported = vmx_xsaves_supported,
Paolo Bonzini66336ca2016-07-12 10:36:41 +02007862 .umip_emulated = vmx_umip_emulated,
Chao Peng86f52012018-10-24 16:05:11 +08007863 .pt_supported = vmx_pt_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +01007864
Sean Christophersond264ee02018-08-27 15:21:12 -07007865 .request_immediate_exit = vmx_request_immediate_exit,
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007866
7867 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +08007868
7869 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
7870 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
7871 .flush_log_dirty = vmx_flush_log_dirty,
7872 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -04007873 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +02007874
Feng Wubf9f6ac2015-09-18 22:29:55 +08007875 .pre_block = vmx_pre_block,
7876 .post_block = vmx_post_block,
7877
Wei Huang25462f72015-06-19 15:45:05 +02007878 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +08007879
7880 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007881
7882#ifdef CONFIG_X86_64
7883 .set_hv_timer = vmx_set_hv_timer,
7884 .cancel_hv_timer = vmx_cancel_hv_timer,
7885#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +08007886
7887 .setup_mce = vmx_setup_mce,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007888
Ladi Prosek72d7b372017-10-11 16:54:41 +02007889 .smi_allowed = vmx_smi_allowed,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007890 .pre_enter_smm = vmx_pre_enter_smm,
7891 .pre_leave_smm = vmx_pre_leave_smm,
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007892 .enable_smi_window = enable_smi_window,
Vitaly Kuznetsov57b119d2018-10-16 18:50:01 +02007893
Sean Christophersone4027cf2018-12-03 13:53:12 -08007894 .check_nested_events = NULL,
7895 .get_nested_state = NULL,
7896 .set_nested_state = NULL,
7897 .get_vmcs12_pages = NULL,
7898 .nested_enable_evmcs = NULL,
Vitaly Kuznetsovea152982019-08-27 18:04:02 +02007899 .nested_get_evmcs_version = NULL,
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007900 .need_emulation_on_page_fault = vmx_need_emulation_on_page_fault,
Liran Alon4b9852f2019-08-26 13:24:49 +03007901 .apic_init_signal_blocked = vmx_apic_init_signal_blocked,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007902};
7903
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +02007904static void vmx_cleanup_l1d_flush(void)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02007905{
7906 if (vmx_l1d_flush_pages) {
7907 free_pages((unsigned long)vmx_l1d_flush_pages, L1D_CACHE_ORDER);
7908 vmx_l1d_flush_pages = NULL;
7909 }
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +02007910 /* Restore state so sysfs ignores VMX */
7911 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +02007912}
7913
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007914static void vmx_exit(void)
7915{
7916#ifdef CONFIG_KEXEC_CORE
7917 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
7918 synchronize_rcu();
7919#endif
7920
7921 kvm_exit();
7922
7923#if IS_ENABLED(CONFIG_HYPERV)
7924 if (static_branch_unlikely(&enable_evmcs)) {
7925 int cpu;
7926 struct hv_vp_assist_page *vp_ap;
7927 /*
7928 * Reset everything to support using non-enlightened VMCS
7929 * access later (e.g. when we reload the module with
7930 * enlightened_vmcs=0)
7931 */
7932 for_each_online_cpu(cpu) {
7933 vp_ap = hv_get_vp_assist_page(cpu);
7934
7935 if (!vp_ap)
7936 continue;
7937
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08007938 vp_ap->nested_control.features.directhypercall = 0;
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007939 vp_ap->current_nested_vmcs = 0;
7940 vp_ap->enlighten_vmentry = 0;
7941 }
7942
7943 static_branch_disable(&enable_evmcs);
7944 }
7945#endif
7946 vmx_cleanup_l1d_flush();
7947}
7948module_exit(vmx_exit);
7949
Avi Kivity6aa8b732006-12-10 02:21:36 -08007950static int __init vmx_init(void)
7951{
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01007952 int r;
7953
7954#if IS_ENABLED(CONFIG_HYPERV)
7955 /*
7956 * Enlightened VMCS usage should be recommended and the host needs
7957 * to support eVMCS v1 or above. We can also disable eVMCS support
7958 * with module parameter.
7959 */
7960 if (enlightened_vmcs &&
7961 ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
7962 (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
7963 KVM_EVMCS_VERSION) {
7964 int cpu;
7965
7966 /* Check that we have assist pages on all online CPUs */
7967 for_each_online_cpu(cpu) {
7968 if (!hv_get_vp_assist_page(cpu)) {
7969 enlightened_vmcs = false;
7970 break;
7971 }
7972 }
7973
7974 if (enlightened_vmcs) {
7975 pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
7976 static_branch_enable(&enable_evmcs);
7977 }
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08007978
7979 if (ms_hyperv.nested_features & HV_X64_NESTED_DIRECT_FLUSH)
7980 vmx_x86_ops.enable_direct_tlbflush
7981 = hv_enable_direct_tlbflush;
7982
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01007983 } else {
7984 enlightened_vmcs = false;
7985 }
7986#endif
7987
7988 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007989 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03007990 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007991 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +08007992
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007993 /*
Thomas Gleixner7db92e12018-07-13 16:23:19 +02007994 * Must be called after kvm_init() so enable_ept is properly set
7995 * up. Hand the parameter mitigation value in which was stored in
7996 * the pre module init parser. If no parameter was given, it will
7997 * contain 'auto' which will be turned into the default 'cond'
7998 * mitigation mode.
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007999 */
Waiman Long19a36d32019-08-26 15:30:23 -04008000 r = vmx_setup_l1d_flush(vmentry_l1d_flush_param);
8001 if (r) {
8002 vmx_exit();
8003 return r;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02008004 }
8005
Dave Young2965faa2015-09-09 15:38:55 -07008006#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08008007 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
8008 crash_vmclear_local_loaded_vmcss);
8009#endif
Jim Mattson21ebf532018-05-01 15:40:28 -07008010 vmx_check_vmcs12_offsets();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08008011
He, Qingfdef3ad2007-04-30 09:45:24 +03008012 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008013}
Thomas Gleixnera7b90202018-07-13 16:23:18 +02008014module_init(vmx_init);