blob: 48a3af8fac0f2f32bc0e2aba7c8e981207363b10 [file] [log] [blame]
Thomas Gleixner20c8ccb2019-06-04 10:11:32 +02001// SPDX-License-Identifier: GPL-2.0-only
Avi Kivity6aa8b732006-12-10 02:21:36 -08002/*
3 * Kernel-based Virtual Machine driver for Linux
4 *
5 * This module enables machines with Intel VT-x extensions to run virtual
6 * machines without emulation or binary translation.
7 *
8 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02009 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Authors:
12 * Avi Kivity <avi@qumranet.com>
13 * Yaniv Kamay <yaniv@qumranet.com>
Avi Kivity6aa8b732006-12-10 02:21:36 -080014 */
15
Sean Christopherson199b1182018-12-03 13:52:53 -080016#include <linux/frame.h>
17#include <linux/highmem.h>
18#include <linux/hrtimer.h>
19#include <linux/kernel.h>
Avi Kivityedf88412007-12-16 11:02:48 +020020#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080021#include <linux/module.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020022#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070023#include <linux/mod_devicetable.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080024#include <linux/mm.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080025#include <linux/sched.h>
Josh Poimboeufb2849092019-01-30 07:13:58 -060026#include <linux/sched/smt.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040028#include <linux/tboot.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080029#include <linux/trace_events.h>
Avi Kivitye4956062007-06-28 14:15:57 -040030
Sean Christopherson199b1182018-12-03 13:52:53 -080031#include <asm/apic.h>
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +020032#include <asm/asm.h>
Feng Wu28b835d2015-09-18 22:29:54 +080033#include <asm/cpu.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010034#include <asm/debugreg.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080035#include <asm/desc.h>
36#include <asm/fpu/internal.h>
37#include <asm/io.h>
Feng Wuefc64402015-09-18 22:29:51 +080038#include <asm/irq_remapping.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080039#include <asm/kexec.h>
40#include <asm/perf_event.h>
41#include <asm/mce.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070042#include <asm/mmu_context.h>
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010043#include <asm/mshyperv.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080044#include <asm/spec-ctrl.h>
45#include <asm/virtext.h>
46#include <asm/vmx.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080047
Sean Christopherson3077c192018-12-03 13:53:02 -080048#include "capabilities.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080049#include "cpuid.h"
Sean Christopherson4cebd742018-12-03 13:52:58 -080050#include "evmcs.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080051#include "irq.h"
52#include "kvm_cache_regs.h"
53#include "lapic.h"
54#include "mmu.h"
Sean Christopherson55d23752018-12-03 13:53:18 -080055#include "nested.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080056#include "ops.h"
Wei Huang25462f72015-06-19 15:45:05 +020057#include "pmu.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080058#include "trace.h"
Sean Christophersoncb1d4742018-12-03 13:53:04 -080059#include "vmcs.h"
Sean Christopherson609363c2018-12-03 13:53:05 -080060#include "vmcs12.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080061#include "vmx.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080062#include "x86.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030063
Avi Kivity6aa8b732006-12-10 02:21:36 -080064MODULE_AUTHOR("Qumranet");
65MODULE_LICENSE("GPL");
66
Josh Triplette9bda3b2012-03-20 23:33:51 -070067static const struct x86_cpu_id vmx_cpu_id[] = {
68 X86_FEATURE_MATCH(X86_FEATURE_VMX),
69 {}
70};
71MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
72
Sean Christopherson2c4fd912018-12-03 13:53:03 -080073bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020074module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080075
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010076static bool __read_mostly enable_vnmi = 1;
77module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);
78
Sean Christopherson2c4fd912018-12-03 13:53:03 -080079bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020080module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020081
Sean Christopherson2c4fd912018-12-03 13:53:03 -080082bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020083module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080084
Sean Christopherson2c4fd912018-12-03 13:53:03 -080085bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070086module_param_named(unrestricted_guest,
87 enable_unrestricted_guest, bool, S_IRUGO);
88
Sean Christopherson2c4fd912018-12-03 13:53:03 -080089bool __read_mostly enable_ept_ad_bits = 1;
Xudong Hao83c3a332012-05-28 19:33:35 +080090module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
91
Avi Kivitya27685c2012-06-12 20:30:18 +030092static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020093module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030094
Rusty Russell476bc002012-01-13 09:32:18 +103095static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030096module_param(fasteoi, bool, S_IRUGO);
97
Yang Zhang5a717852013-04-11 19:25:16 +080098static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080099module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +0800100
Nadav Har'El801d3422011-05-25 23:02:23 +0300101/*
102 * If nested=1, nested virtualization is supported, i.e., guests may use
103 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
104 * use VMX instructions.
105 */
Paolo Bonzini1e58e5e2018-10-17 00:55:22 +0200106static bool __read_mostly nested = 1;
Nadav Har'El801d3422011-05-25 23:02:23 +0300107module_param(nested, bool, S_IRUGO);
108
Sean Christopherson2c4fd912018-12-03 13:53:03 -0800109bool __read_mostly enable_pml = 1;
Kai Huang843e4332015-01-28 10:54:28 +0800110module_param_named(pml, enable_pml, bool, S_IRUGO);
111
Paolo Bonzini6f2f8452019-05-20 15:34:35 +0200112static bool __read_mostly dump_invalid_vmcs = 0;
113module_param(dump_invalid_vmcs, bool, 0644);
114
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100115#define MSR_BITMAP_MODE_X2APIC 1
116#define MSR_BITMAP_MODE_X2APIC_APICV 2
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100117
Haozhong Zhang64903d62015-10-20 15:39:09 +0800118#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
119
Yunhong Jiang64672c92016-06-13 14:19:59 -0700120/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
121static int __read_mostly cpu_preemption_timer_multi;
122static bool __read_mostly enable_preemption_timer = 1;
123#ifdef CONFIG_X86_64
124module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
125#endif
126
Sean Christopherson3de63472018-07-13 08:42:30 -0700127#define KVM_VM_CR0_ALWAYS_OFF (X86_CR0_NW | X86_CR0_CD)
Sean Christopherson1706bd02018-03-05 12:04:38 -0800128#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
129#define KVM_VM_CR0_ALWAYS_ON \
130 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | \
131 X86_CR0_WP | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200132#define KVM_CR4_GUEST_OWNED_BITS \
133 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Yu Zhangfd8cb432017-08-24 20:27:56 +0800134 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200135
Sean Christopherson5dc1f042018-03-05 12:04:39 -0800136#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
Avi Kivitycdc0e242009-12-06 17:21:14 +0200137#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
138#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
139
Avi Kivity78ac8b42010-04-08 18:19:35 +0300140#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
141
Chao Pengbf8c55d2018-10-24 16:05:14 +0800142#define MSR_IA32_RTIT_STATUS_MASK (~(RTIT_STATUS_FILTEREN | \
143 RTIT_STATUS_CONTEXTEN | RTIT_STATUS_TRIGGEREN | \
144 RTIT_STATUS_ERROR | RTIT_STATUS_STOPPED | \
145 RTIT_STATUS_BYTECNT))
146
147#define MSR_IA32_RTIT_OUTPUT_BASE_MASK \
148 (~((1UL << cpuid_query_maxphyaddr(vcpu)) - 1) | 0x7f)
149
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800150/*
151 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
152 * ple_gap: upper bound on the amount of time between two successive
153 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500154 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800155 * ple_window: upper bound on the amount of time a guest is allowed to execute
156 * in a PAUSE loop. Tests indicate that most spinlocks are held for
157 * less than 2^12 cycles
158 * Time is measured based on a counter that runs at the same rate as the TSC,
159 * refer SDM volume 3b section 21.6.13 & 22.1.3.
160 */
Babu Mogerc8e88712018-03-16 16:37:24 -0400161static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
Luiz Capitulinoa87c99e2018-11-23 12:02:14 -0500162module_param(ple_gap, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200163
Babu Moger7fbc85a2018-03-16 16:37:22 -0400164static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
165module_param(ple_window, uint, 0444);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800166
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200167/* Default doubles per-vcpu window every exit. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400168static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400169module_param(ple_window_grow, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200170
171/* Default resets per-vcpu window every exit to ple_window. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400172static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400173module_param(ple_window_shrink, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200174
175/* Default is to compute the maximum so we can never overflow. */
Babu Moger7fbc85a2018-03-16 16:37:22 -0400176static unsigned int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
177module_param(ple_window_max, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200178
Chao Pengf99e3da2018-10-24 16:05:10 +0800179/* Default is SYSTEM mode, 1 for host-guest mode */
180int __read_mostly pt_mode = PT_MODE_SYSTEM;
181module_param(pt_mode, int, S_IRUGO);
182
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200183static DEFINE_STATIC_KEY_FALSE(vmx_l1d_should_flush);
Nicolai Stange427362a2018-07-21 22:25:00 +0200184static DEFINE_STATIC_KEY_FALSE(vmx_l1d_flush_cond);
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200185static DEFINE_MUTEX(vmx_l1d_flush_mutex);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200186
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200187/* Storage for pre module init parameter parsing */
188static enum vmx_l1d_flush_state __read_mostly vmentry_l1d_flush_param = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200189
190static const struct {
191 const char *option;
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200192 bool for_parse;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200193} vmentry_l1d_param[] = {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200194 [VMENTER_L1D_FLUSH_AUTO] = {"auto", true},
195 [VMENTER_L1D_FLUSH_NEVER] = {"never", true},
196 [VMENTER_L1D_FLUSH_COND] = {"cond", true},
197 [VMENTER_L1D_FLUSH_ALWAYS] = {"always", true},
198 [VMENTER_L1D_FLUSH_EPT_DISABLED] = {"EPT disabled", false},
199 [VMENTER_L1D_FLUSH_NOT_REQUIRED] = {"not required", false},
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200200};
201
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200202#define L1D_CACHE_ORDER 4
203static void *vmx_l1d_flush_pages;
204
205static int vmx_setup_l1d_flush(enum vmx_l1d_flush_state l1tf)
206{
207 struct page *page;
Nicolai Stange288d1522018-07-18 19:07:38 +0200208 unsigned int i;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200209
Waiman Long19a36d32019-08-26 15:30:23 -0400210 if (!boot_cpu_has_bug(X86_BUG_L1TF)) {
211 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
212 return 0;
213 }
214
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200215 if (!enable_ept) {
216 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_EPT_DISABLED;
217 return 0;
218 }
219
Yi Wangd806afa2018-08-16 13:42:39 +0800220 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES)) {
221 u64 msr;
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200222
Yi Wangd806afa2018-08-16 13:42:39 +0800223 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, msr);
224 if (msr & ARCH_CAP_SKIP_VMENTRY_L1DFLUSH) {
225 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
226 return 0;
227 }
228 }
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200229
Jiri Kosinad90a7a02018-07-13 16:23:25 +0200230 /* If set to auto use the default l1tf mitigation method */
231 if (l1tf == VMENTER_L1D_FLUSH_AUTO) {
232 switch (l1tf_mitigation) {
233 case L1TF_MITIGATION_OFF:
234 l1tf = VMENTER_L1D_FLUSH_NEVER;
235 break;
236 case L1TF_MITIGATION_FLUSH_NOWARN:
237 case L1TF_MITIGATION_FLUSH:
238 case L1TF_MITIGATION_FLUSH_NOSMT:
239 l1tf = VMENTER_L1D_FLUSH_COND;
240 break;
241 case L1TF_MITIGATION_FULL:
242 case L1TF_MITIGATION_FULL_FORCE:
243 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
244 break;
245 }
246 } else if (l1tf_mitigation == L1TF_MITIGATION_FULL_FORCE) {
247 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
248 }
249
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200250 if (l1tf != VMENTER_L1D_FLUSH_NEVER && !vmx_l1d_flush_pages &&
251 !boot_cpu_has(X86_FEATURE_FLUSH_L1D)) {
Ben Gardon41836832019-02-11 11:02:52 -0800252 /*
253 * This allocation for vmx_l1d_flush_pages is not tied to a VM
254 * lifetime and so should not be charged to a memcg.
255 */
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200256 page = alloc_pages(GFP_KERNEL, L1D_CACHE_ORDER);
257 if (!page)
258 return -ENOMEM;
259 vmx_l1d_flush_pages = page_address(page);
Nicolai Stange288d1522018-07-18 19:07:38 +0200260
261 /*
262 * Initialize each page with a different pattern in
263 * order to protect against KSM in the nested
264 * virtualization case.
265 */
266 for (i = 0; i < 1u << L1D_CACHE_ORDER; ++i) {
267 memset(vmx_l1d_flush_pages + i * PAGE_SIZE, i + 1,
268 PAGE_SIZE);
269 }
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200270 }
271
272 l1tf_vmx_mitigation = l1tf;
273
Thomas Gleixner895ae472018-07-13 16:23:22 +0200274 if (l1tf != VMENTER_L1D_FLUSH_NEVER)
275 static_branch_enable(&vmx_l1d_should_flush);
276 else
277 static_branch_disable(&vmx_l1d_should_flush);
Thomas Gleixner4c6523e2018-07-13 16:23:20 +0200278
Nicolai Stange427362a2018-07-21 22:25:00 +0200279 if (l1tf == VMENTER_L1D_FLUSH_COND)
280 static_branch_enable(&vmx_l1d_flush_cond);
Thomas Gleixner895ae472018-07-13 16:23:22 +0200281 else
Nicolai Stange427362a2018-07-21 22:25:00 +0200282 static_branch_disable(&vmx_l1d_flush_cond);
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200283 return 0;
284}
285
286static int vmentry_l1d_flush_parse(const char *s)
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200287{
288 unsigned int i;
289
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200290 if (s) {
291 for (i = 0; i < ARRAY_SIZE(vmentry_l1d_param); i++) {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200292 if (vmentry_l1d_param[i].for_parse &&
293 sysfs_streq(s, vmentry_l1d_param[i].option))
294 return i;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200295 }
296 }
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200297 return -EINVAL;
298}
299
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200300static int vmentry_l1d_flush_set(const char *s, const struct kernel_param *kp)
301{
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200302 int l1tf, ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200303
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200304 l1tf = vmentry_l1d_flush_parse(s);
305 if (l1tf < 0)
306 return l1tf;
307
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200308 if (!boot_cpu_has(X86_BUG_L1TF))
309 return 0;
310
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200311 /*
312 * Has vmx_init() run already? If not then this is the pre init
313 * parameter parsing. In that case just store the value and let
314 * vmx_init() do the proper setup after enable_ept has been
315 * established.
316 */
317 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_AUTO) {
318 vmentry_l1d_flush_param = l1tf;
319 return 0;
320 }
321
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200322 mutex_lock(&vmx_l1d_flush_mutex);
323 ret = vmx_setup_l1d_flush(l1tf);
324 mutex_unlock(&vmx_l1d_flush_mutex);
325 return ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200326}
327
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200328static int vmentry_l1d_flush_get(char *s, const struct kernel_param *kp)
329{
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200330 if (WARN_ON_ONCE(l1tf_vmx_mitigation >= ARRAY_SIZE(vmentry_l1d_param)))
331 return sprintf(s, "???\n");
332
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200333 return sprintf(s, "%s\n", vmentry_l1d_param[l1tf_vmx_mitigation].option);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200334}
335
336static const struct kernel_param_ops vmentry_l1d_flush_ops = {
337 .set = vmentry_l1d_flush_set,
338 .get = vmentry_l1d_flush_get,
339};
Thomas Gleixner895ae472018-07-13 16:23:22 +0200340module_param_cb(vmentry_l1d_flush, &vmentry_l1d_flush_ops, NULL, 0644);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200341
Gleb Natapovd99e4152012-12-20 16:57:45 +0200342static bool guest_state_valid(struct kvm_vcpu *vcpu);
343static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yi Wang1e4329ee2018-11-08 11:22:21 +0800344static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Ashok Raj15d45072018-02-01 22:59:43 +0100345 u32 msr, int type);
Avi Kivity75880a02007-06-20 11:20:04 +0300346
Sean Christopherson453eafb2018-12-20 12:25:17 -0800347void vmx_vmexit(void);
348
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700349#define vmx_insn_failed(fmt...) \
350do { \
351 WARN_ONCE(1, fmt); \
352 pr_warn_ratelimited(fmt); \
353} while (0)
354
Sean Christopherson6e202092019-07-19 13:41:08 -0700355asmlinkage void vmread_error(unsigned long field, bool fault)
356{
357 if (fault)
358 kvm_spurious_fault();
359 else
360 vmx_insn_failed("kvm: vmread failed: field=%lx\n", field);
361}
362
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700363noinline void vmwrite_error(unsigned long field, unsigned long value)
364{
365 vmx_insn_failed("kvm: vmwrite failed: field=%lx val=%lx err=%d\n",
366 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
367}
368
369noinline void vmclear_error(struct vmcs *vmcs, u64 phys_addr)
370{
371 vmx_insn_failed("kvm: vmclear failed: %p/%llx\n", vmcs, phys_addr);
372}
373
374noinline void vmptrld_error(struct vmcs *vmcs, u64 phys_addr)
375{
376 vmx_insn_failed("kvm: vmptrld failed: %p/%llx\n", vmcs, phys_addr);
377}
378
379noinline void invvpid_error(unsigned long ext, u16 vpid, gva_t gva)
380{
381 vmx_insn_failed("kvm: invvpid failed: ext=0x%lx vpid=%u gva=0x%lx\n",
382 ext, vpid, gva);
383}
384
385noinline void invept_error(unsigned long ext, u64 eptp, gpa_t gpa)
386{
387 vmx_insn_failed("kvm: invept failed: ext=0x%lx eptp=%llx gpa=0x%llx\n",
388 ext, eptp, gpa);
389}
390
Avi Kivity6aa8b732006-12-10 02:21:36 -0800391static DEFINE_PER_CPU(struct vmcs *, vmxarea);
Sean Christopherson75edce82018-12-03 13:53:06 -0800392DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300393/*
394 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
395 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
396 */
397static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800398
Feng Wubf9f6ac2015-09-18 22:29:55 +0800399/*
400 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
401 * can find which vCPU should be waken up.
402 */
403static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
404static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
405
Sheng Yang2384d2b2008-01-17 15:14:33 +0800406static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
407static DEFINE_SPINLOCK(vmx_vpid_lock);
408
Sean Christopherson3077c192018-12-03 13:53:02 -0800409struct vmcs_config vmcs_config;
410struct vmx_capability vmx_capability;
Sheng Yangd56f5462008-04-25 10:13:16 +0800411
Avi Kivity6aa8b732006-12-10 02:21:36 -0800412#define VMX_SEGMENT_FIELD(seg) \
413 [VCPU_SREG_##seg] = { \
414 .selector = GUEST_##seg##_SELECTOR, \
415 .base = GUEST_##seg##_BASE, \
416 .limit = GUEST_##seg##_LIMIT, \
417 .ar_bytes = GUEST_##seg##_AR_BYTES, \
418 }
419
Mathias Krause772e0312012-08-30 01:30:19 +0200420static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800421 unsigned selector;
422 unsigned base;
423 unsigned limit;
424 unsigned ar_bytes;
425} kvm_vmx_segment_fields[] = {
426 VMX_SEGMENT_FIELD(CS),
427 VMX_SEGMENT_FIELD(DS),
428 VMX_SEGMENT_FIELD(ES),
429 VMX_SEGMENT_FIELD(FS),
430 VMX_SEGMENT_FIELD(GS),
431 VMX_SEGMENT_FIELD(SS),
432 VMX_SEGMENT_FIELD(TR),
433 VMX_SEGMENT_FIELD(LDTR),
434};
435
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800436u64 host_efer;
Sean Christopherson23420802019-04-19 22:50:57 -0700437static unsigned long host_idt_base;
Avi Kivity26bb0982009-09-07 11:14:12 +0300438
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300439/*
Jim Mattson898a8112018-12-05 15:28:59 -0800440 * Though SYSCALL is only supported in 64-bit mode on Intel CPUs, kvm
441 * will emulate SYSCALL in legacy mode if the vendor string in guest
442 * CPUID.0:{EBX,ECX,EDX} is "AuthenticAMD" or "AMDisbetter!" To
443 * support this emulation, IA32_STAR must always be included in
444 * vmx_msr_index[], even in i386 builds.
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300445 */
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800446const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800447#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300448 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800449#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400450 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Paolo Bonzinic11f83e2019-11-18 12:23:00 -0500451 MSR_IA32_TSX_CTRL,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800452};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800453
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100454#if IS_ENABLED(CONFIG_HYPERV)
455static bool __read_mostly enlightened_vmcs = true;
456module_param(enlightened_vmcs, bool, 0444);
457
Tianyu Lan877ad952018-07-19 08:40:23 +0000458/* check_ept_pointer() should be under protection of ept_pointer_lock. */
459static void check_ept_pointer_match(struct kvm *kvm)
460{
461 struct kvm_vcpu *vcpu;
462 u64 tmp_eptp = INVALID_PAGE;
463 int i;
464
465 kvm_for_each_vcpu(i, vcpu, kvm) {
466 if (!VALID_PAGE(tmp_eptp)) {
467 tmp_eptp = to_vmx(vcpu)->ept_pointer;
468 } else if (tmp_eptp != to_vmx(vcpu)->ept_pointer) {
469 to_kvm_vmx(kvm)->ept_pointers_match
470 = EPT_POINTERS_MISMATCH;
471 return;
472 }
473 }
474
475 to_kvm_vmx(kvm)->ept_pointers_match = EPT_POINTERS_MATCH;
476}
477
Yi Wang8997f652019-01-21 15:27:05 +0800478static int kvm_fill_hv_flush_list_func(struct hv_guest_mapping_flush_list *flush,
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800479 void *data)
480{
481 struct kvm_tlb_range *range = data;
482
483 return hyperv_fill_flush_guest_mapping_list(flush, range->start_gfn,
484 range->pages);
485}
486
487static inline int __hv_remote_flush_tlb_with_range(struct kvm *kvm,
488 struct kvm_vcpu *vcpu, struct kvm_tlb_range *range)
489{
490 u64 ept_pointer = to_vmx(vcpu)->ept_pointer;
491
492 /*
493 * FLUSH_GUEST_PHYSICAL_ADDRESS_SPACE hypercall needs address
494 * of the base of EPT PML4 table, strip off EPT configuration
495 * information.
496 */
497 if (range)
498 return hyperv_flush_guest_mapping_range(ept_pointer & PAGE_MASK,
499 kvm_fill_hv_flush_list_func, (void *)range);
500 else
501 return hyperv_flush_guest_mapping(ept_pointer & PAGE_MASK);
502}
503
504static int hv_remote_flush_tlb_with_range(struct kvm *kvm,
505 struct kvm_tlb_range *range)
Tianyu Lan877ad952018-07-19 08:40:23 +0000506{
Lan Tianyua5c214d2018-10-13 22:54:05 +0800507 struct kvm_vcpu *vcpu;
Lan Tianyub7c1c222019-01-04 15:20:44 +0800508 int ret = 0, i;
Tianyu Lan877ad952018-07-19 08:40:23 +0000509
510 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
511
512 if (to_kvm_vmx(kvm)->ept_pointers_match == EPT_POINTERS_CHECK)
513 check_ept_pointer_match(kvm);
514
515 if (to_kvm_vmx(kvm)->ept_pointers_match != EPT_POINTERS_MATCH) {
Lan Tianyu53963a72018-12-06 15:34:36 +0800516 kvm_for_each_vcpu(i, vcpu, kvm) {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800517 /* If ept_pointer is invalid pointer, bypass flush request. */
518 if (VALID_PAGE(to_vmx(vcpu)->ept_pointer))
519 ret |= __hv_remote_flush_tlb_with_range(
520 kvm, vcpu, range);
Lan Tianyu53963a72018-12-06 15:34:36 +0800521 }
Lan Tianyua5c214d2018-10-13 22:54:05 +0800522 } else {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800523 ret = __hv_remote_flush_tlb_with_range(kvm,
524 kvm_get_vcpu(kvm, 0), range);
Tianyu Lan877ad952018-07-19 08:40:23 +0000525 }
Tianyu Lan877ad952018-07-19 08:40:23 +0000526
Tianyu Lan877ad952018-07-19 08:40:23 +0000527 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
528 return ret;
529}
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800530static int hv_remote_flush_tlb(struct kvm *kvm)
531{
532 return hv_remote_flush_tlb_with_range(kvm, NULL);
533}
534
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800535static int hv_enable_direct_tlbflush(struct kvm_vcpu *vcpu)
536{
537 struct hv_enlightened_vmcs *evmcs;
538 struct hv_partition_assist_pg **p_hv_pa_pg =
539 &vcpu->kvm->arch.hyperv.hv_pa_pg;
540 /*
541 * Synthetic VM-Exit is not enabled in current code and so All
542 * evmcs in singe VM shares same assist page.
543 */
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200544 if (!*p_hv_pa_pg)
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800545 *p_hv_pa_pg = kzalloc(PAGE_SIZE, GFP_KERNEL);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200546
547 if (!*p_hv_pa_pg)
548 return -ENOMEM;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800549
550 evmcs = (struct hv_enlightened_vmcs *)to_vmx(vcpu)->loaded_vmcs->vmcs;
551
552 evmcs->partition_assist_page =
553 __pa(*p_hv_pa_pg);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200554 evmcs->hv_vm_id = (unsigned long)vcpu->kvm;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800555 evmcs->hv_enlightenments_control.nested_flush_hypercall = 1;
556
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800557 return 0;
558}
559
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100560#endif /* IS_ENABLED(CONFIG_HYPERV) */
561
Yunhong Jiang64672c92016-06-13 14:19:59 -0700562/*
563 * Comment's format: document - errata name - stepping - processor name.
564 * Refer from
565 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
566 */
567static u32 vmx_preemption_cpu_tfms[] = {
568/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
5690x000206E6,
570/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
571/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
572/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
5730x00020652,
574/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
5750x00020655,
576/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
577/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
578/*
579 * 320767.pdf - AAP86 - B1 -
580 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
581 */
5820x000106E5,
583/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
5840x000106A0,
585/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
5860x000106A1,
587/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
5880x000106A4,
589 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
590 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
591 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
5920x000106A5,
Wei Huang3d82c562018-12-03 14:13:32 -0600593 /* Xeon E3-1220 V2 */
5940x000306A8,
Yunhong Jiang64672c92016-06-13 14:19:59 -0700595};
596
597static inline bool cpu_has_broken_vmx_preemption_timer(void)
598{
599 u32 eax = cpuid_eax(0x00000001), i;
600
601 /* Clear the reserved bits */
602 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +0000603 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -0700604 if (eax == vmx_preemption_cpu_tfms[i])
605 return true;
606
607 return false;
608}
609
Paolo Bonzini35754c92015-07-29 12:05:37 +0200610static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800611{
Paolo Bonzini35754c92015-07-29 12:05:37 +0200612 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800613}
614
Sheng Yang04547152009-04-01 15:52:31 +0800615static inline bool report_flexpriority(void)
616{
617 return flexpriority_enabled;
618}
619
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800620static inline int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -0800621{
622 int i;
623
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400624 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +0300625 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300626 return i;
627 return -1;
628}
629
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800630struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300631{
632 int i;
633
Rusty Russell8b9cf982007-07-30 16:31:43 +1000634 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300635 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400636 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000637 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800638}
639
Paolo Bonzinib07a5c52019-11-18 12:23:01 -0500640static int vmx_set_guest_msr(struct vcpu_vmx *vmx, struct shared_msr_entry *msr, u64 data)
641{
642 int ret = 0;
643
644 u64 old_msr_data = msr->data;
645 msr->data = data;
646 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
647 preempt_disable();
648 ret = kvm_set_shared_msr(msr->index, msr->data,
649 msr->mask);
650 preempt_enable();
651 if (ret)
652 msr->data = old_msr_data;
653 }
654 return ret;
655}
656
Sean Christopherson7c97fcb2018-12-03 13:53:17 -0800657void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
658{
659 vmcs_clear(loaded_vmcs->vmcs);
660 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
661 vmcs_clear(loaded_vmcs->shadow_vmcs);
662 loaded_vmcs->cpu = -1;
663 loaded_vmcs->launched = 0;
664}
665
Dave Young2965faa2015-09-09 15:38:55 -0700666#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800667/*
668 * This bitmap is used to indicate whether the vmclear
669 * operation is enabled on all cpus. All disabled by
670 * default.
671 */
672static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
673
674static inline void crash_enable_local_vmclear(int cpu)
675{
676 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
677}
678
679static inline void crash_disable_local_vmclear(int cpu)
680{
681 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
682}
683
684static inline int crash_local_vmclear_enabled(int cpu)
685{
686 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
687}
688
689static void crash_vmclear_local_loaded_vmcss(void)
690{
691 int cpu = raw_smp_processor_id();
692 struct loaded_vmcs *v;
693
694 if (!crash_local_vmclear_enabled(cpu))
695 return;
696
697 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
698 loaded_vmcss_on_cpu_link)
699 vmcs_clear(v->vmcs);
700}
701#else
702static inline void crash_enable_local_vmclear(int cpu) { }
703static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -0700704#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800705
Nadav Har'Eld462b812011-05-24 15:26:10 +0300706static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800707{
Nadav Har'Eld462b812011-05-24 15:26:10 +0300708 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -0800709 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -0800710
Nadav Har'Eld462b812011-05-24 15:26:10 +0300711 if (loaded_vmcs->cpu != cpu)
712 return; /* vcpu migration can race with cpu offline */
713 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800714 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800715 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300716 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800717
718 /*
719 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
720 * is before setting loaded_vmcs->vcpu to -1 which is done in
721 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
722 * then adds the vmcs into percpu list before it is deleted.
723 */
724 smp_wmb();
725
Nadav Har'Eld462b812011-05-24 15:26:10 +0300726 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800727 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800728}
729
Sean Christopherson89b0c9f2018-12-03 13:53:07 -0800730void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800731{
Xiao Guangronge6c7d322012-11-28 20:53:15 +0800732 int cpu = loaded_vmcs->cpu;
733
734 if (cpu != -1)
735 smp_call_function_single(cpu,
736 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800737}
738
Avi Kivity2fb92db2011-04-27 19:42:18 +0300739static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
740 unsigned field)
741{
742 bool ret;
743 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
744
Sean Christophersoncb3c1e22019-09-27 14:45:22 -0700745 if (!kvm_register_is_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS)) {
746 kvm_register_mark_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS);
Avi Kivity2fb92db2011-04-27 19:42:18 +0300747 vmx->segment_cache.bitmask = 0;
748 }
749 ret = vmx->segment_cache.bitmask & mask;
750 vmx->segment_cache.bitmask |= mask;
751 return ret;
752}
753
754static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
755{
756 u16 *p = &vmx->segment_cache.seg[seg].selector;
757
758 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
759 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
760 return *p;
761}
762
763static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
764{
765 ulong *p = &vmx->segment_cache.seg[seg].base;
766
767 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
768 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
769 return *p;
770}
771
772static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
773{
774 u32 *p = &vmx->segment_cache.seg[seg].limit;
775
776 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
777 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
778 return *p;
779}
780
781static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
782{
783 u32 *p = &vmx->segment_cache.seg[seg].ar;
784
785 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
786 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
787 return *p;
788}
789
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800790void update_exception_bitmap(struct kvm_vcpu *vcpu)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300791{
792 u32 eb;
793
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100794 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -0800795 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Liran Alon9e869482018-03-12 13:12:51 +0200796 /*
797 * Guest access to VMware backdoor ports could legitimately
798 * trigger #GP because of TSS I/O permission bitmap.
799 * We intercept those #GP and allow access to them anyway
800 * as VMware does.
801 */
802 if (enable_vmware_backdoor)
803 eb |= (1u << GP_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100804 if ((vcpu->guest_debug &
805 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
806 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
807 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300808 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300809 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +0200810 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +0800811 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Nadav Har'El36cf24e2011-05-25 23:15:08 +0300812
813 /* When we are running a nested L2 guest and L1 specified for it a
814 * certain exception bitmap, we must trap the same exceptions and pass
815 * them to L1. When running L2, we will only handle the exceptions
816 * specified above if L1 did not want them.
817 */
818 if (is_guest_mode(vcpu))
819 eb |= get_vmcs12(vcpu)->exception_bitmap;
820
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300821 vmcs_write32(EXCEPTION_BITMAP, eb);
822}
823
Ashok Raj15d45072018-02-01 22:59:43 +0100824/*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100825 * Check if MSR is intercepted for currently loaded MSR bitmap.
826 */
827static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
828{
829 unsigned long *msr_bitmap;
830 int f = sizeof(unsigned long);
831
832 if (!cpu_has_vmx_msr_bitmap())
833 return true;
834
835 msr_bitmap = to_vmx(vcpu)->loaded_vmcs->msr_bitmap;
836
837 if (msr <= 0x1fff) {
838 return !!test_bit(msr, msr_bitmap + 0x800 / f);
839 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
840 msr &= 0x1fff;
841 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
842 }
843
844 return true;
845}
846
Gleb Natapov2961e8762013-11-25 15:37:13 +0200847static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
848 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200849{
Gleb Natapov2961e8762013-11-25 15:37:13 +0200850 vm_entry_controls_clearbit(vmx, entry);
851 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200852}
853
Aaron Lewis662f1d12019-11-07 21:14:39 -0800854int vmx_find_msr_index(struct vmx_msrs *m, u32 msr)
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400855{
856 unsigned int i;
857
858 for (i = 0; i < m->nr; ++i) {
859 if (m->val[i].index == msr)
860 return i;
861 }
862 return -ENOENT;
863}
864
Avi Kivity61d2ef22010-04-28 16:40:38 +0300865static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
866{
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400867 int i;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300868 struct msr_autoload *m = &vmx->msr_autoload;
869
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200870 switch (msr) {
871 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800872 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200873 clear_atomic_switch_msr_special(vmx,
874 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200875 VM_EXIT_LOAD_IA32_EFER);
876 return;
877 }
878 break;
879 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800880 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200881 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200882 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
883 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
884 return;
885 }
886 break;
Avi Kivity110312c2010-12-21 12:54:20 +0200887 }
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800888 i = vmx_find_msr_index(&m->guest, msr);
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400889 if (i < 0)
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400890 goto skip_guest;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400891 --m->guest.nr;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400892 m->guest.val[i] = m->guest.val[m->guest.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400893 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Avi Kivity110312c2010-12-21 12:54:20 +0200894
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400895skip_guest:
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800896 i = vmx_find_msr_index(&m->host, msr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400897 if (i < 0)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300898 return;
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400899
900 --m->host.nr;
901 m->host.val[i] = m->host.val[m->host.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400902 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300903}
904
Gleb Natapov2961e8762013-11-25 15:37:13 +0200905static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
906 unsigned long entry, unsigned long exit,
907 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
908 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200909{
910 vmcs_write64(guest_val_vmcs, guest_val);
Sean Christopherson5a5e8a12018-09-26 09:23:56 -0700911 if (host_val_vmcs != HOST_IA32_EFER)
912 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +0200913 vm_entry_controls_setbit(vmx, entry);
914 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200915}
916
Avi Kivity61d2ef22010-04-28 16:40:38 +0300917static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400918 u64 guest_val, u64 host_val, bool entry_only)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300919{
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400920 int i, j = 0;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300921 struct msr_autoload *m = &vmx->msr_autoload;
922
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200923 switch (msr) {
924 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800925 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200926 add_atomic_switch_msr_special(vmx,
927 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200928 VM_EXIT_LOAD_IA32_EFER,
929 GUEST_IA32_EFER,
930 HOST_IA32_EFER,
931 guest_val, host_val);
932 return;
933 }
934 break;
935 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800936 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200937 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200938 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
939 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
940 GUEST_IA32_PERF_GLOBAL_CTRL,
941 HOST_IA32_PERF_GLOBAL_CTRL,
942 guest_val, host_val);
943 return;
944 }
945 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +0100946 case MSR_IA32_PEBS_ENABLE:
947 /* PEBS needs a quiescent period after being disabled (to write
948 * a record). Disabling PEBS through VMX MSR swapping doesn't
949 * provide that period, so a CPU could write host's record into
950 * guest's memory.
951 */
952 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +0200953 }
954
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800955 i = vmx_find_msr_index(&m->guest, msr);
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400956 if (!entry_only)
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800957 j = vmx_find_msr_index(&m->host, msr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300958
Aaron Lewis7cfe0522019-11-07 21:14:37 -0800959 if ((i < 0 && m->guest.nr == NR_LOADSTORE_MSRS) ||
960 (j < 0 && m->host.nr == NR_LOADSTORE_MSRS)) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +0200961 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +0200962 "Can't add msr %x\n", msr);
963 return;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300964 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400965 if (i < 0) {
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400966 i = m->guest.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400967 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400968 }
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400969 m->guest.val[i].index = msr;
970 m->guest.val[i].value = guest_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300971
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400972 if (entry_only)
973 return;
974
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400975 if (j < 0) {
976 j = m->host.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400977 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300978 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400979 m->host.val[j].index = msr;
980 m->host.val[j].value = host_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300981}
982
Avi Kivity92c0d902009-10-29 11:00:16 +0200983static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +0300984{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100985 u64 guest_efer = vmx->vcpu.arch.efer;
986 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +0300987
Paolo Bonzini9167ab72019-10-27 16:23:23 +0100988 /* Shadow paging assumes NX to be available. */
989 if (!enable_ept)
990 guest_efer |= EFER_NX;
Roel Kluin3a34a882009-08-04 02:08:45 -0700991
Avi Kivity51c6cf62007-08-29 03:48:05 +0300992 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100993 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +0300994 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100995 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +0300996#ifdef CONFIG_X86_64
997 ignore_bits |= EFER_LMA | EFER_LME;
998 /* SCE is meaningful only in long mode on Intel */
999 if (guest_efer & EFER_LMA)
1000 ignore_bits &= ~(u64)EFER_SCE;
1001#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03001002
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08001003 /*
1004 * On EPT, we can't emulate NX, so we must switch EFER atomically.
1005 * On CPUs that support "load IA32_EFER", always switch EFER
1006 * atomically, since it's faster than switching it manually.
1007 */
Sean Christophersonc73da3f2018-12-03 13:53:00 -08001008 if (cpu_has_load_ia32_efer() ||
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08001009 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03001010 if (!(guest_efer & EFER_LMA))
1011 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08001012 if (guest_efer != host_efer)
1013 add_atomic_switch_msr(vmx, MSR_EFER,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04001014 guest_efer, host_efer, false);
Sean Christopherson02343cf2018-09-26 09:23:43 -07001015 else
1016 clear_atomic_switch_msr(vmx, MSR_EFER);
Avi Kivity84ad33e2010-04-28 16:42:29 +03001017 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001018 } else {
Sean Christopherson02343cf2018-09-26 09:23:43 -07001019 clear_atomic_switch_msr(vmx, MSR_EFER);
1020
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001021 guest_efer &= ~ignore_bits;
1022 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001023
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001024 vmx->guest_msrs[efer_offset].data = guest_efer;
1025 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
1026
1027 return true;
1028 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03001029}
1030
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001031#ifdef CONFIG_X86_32
1032/*
1033 * On 32-bit kernels, VM exits still load the FS and GS bases from the
1034 * VMCS rather than the segment table. KVM uses this helper to figure
1035 * out the current bases to poke them into the VMCS before entry.
1036 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001037static unsigned long segment_base(u16 selector)
1038{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001039 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001040 unsigned long v;
1041
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001042 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001043 return 0;
1044
Thomas Garnier45fc8752017-03-14 10:05:08 -07001045 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001046
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001047 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001048 u16 ldt_selector = kvm_read_ldt();
1049
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001050 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001051 return 0;
1052
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001053 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001054 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001055 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001056 return v;
1057}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001058#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001059
Chao Peng2ef444f2018-10-24 16:05:12 +08001060static inline void pt_load_msr(struct pt_ctx *ctx, u32 addr_range)
1061{
1062 u32 i;
1063
1064 wrmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1065 wrmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1066 wrmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1067 wrmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1068 for (i = 0; i < addr_range; i++) {
1069 wrmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1070 wrmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1071 }
1072}
1073
1074static inline void pt_save_msr(struct pt_ctx *ctx, u32 addr_range)
1075{
1076 u32 i;
1077
1078 rdmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1079 rdmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1080 rdmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1081 rdmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1082 for (i = 0; i < addr_range; i++) {
1083 rdmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1084 rdmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1085 }
1086}
1087
1088static void pt_guest_enter(struct vcpu_vmx *vmx)
1089{
1090 if (pt_mode == PT_MODE_SYSTEM)
1091 return;
1092
Chao Peng2ef444f2018-10-24 16:05:12 +08001093 /*
Chao Pengb08c2892018-10-24 16:05:15 +08001094 * GUEST_IA32_RTIT_CTL is already set in the VMCS.
1095 * Save host state before VM entry.
Chao Peng2ef444f2018-10-24 16:05:12 +08001096 */
Chao Pengb08c2892018-10-24 16:05:15 +08001097 rdmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
Chao Peng2ef444f2018-10-24 16:05:12 +08001098 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1099 wrmsrl(MSR_IA32_RTIT_CTL, 0);
1100 pt_save_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1101 pt_load_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1102 }
1103}
1104
1105static void pt_guest_exit(struct vcpu_vmx *vmx)
1106{
1107 if (pt_mode == PT_MODE_SYSTEM)
1108 return;
1109
1110 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1111 pt_save_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1112 pt_load_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1113 }
1114
1115 /* Reload host state (IA32_RTIT_CTL will be cleared on VM exit). */
1116 wrmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
1117}
1118
Sean Christopherson13b964a2019-05-07 09:06:31 -07001119void vmx_set_host_fs_gs(struct vmcs_host_state *host, u16 fs_sel, u16 gs_sel,
1120 unsigned long fs_base, unsigned long gs_base)
1121{
1122 if (unlikely(fs_sel != host->fs_sel)) {
1123 if (!(fs_sel & 7))
1124 vmcs_write16(HOST_FS_SELECTOR, fs_sel);
1125 else
1126 vmcs_write16(HOST_FS_SELECTOR, 0);
1127 host->fs_sel = fs_sel;
1128 }
1129 if (unlikely(gs_sel != host->gs_sel)) {
1130 if (!(gs_sel & 7))
1131 vmcs_write16(HOST_GS_SELECTOR, gs_sel);
1132 else
1133 vmcs_write16(HOST_GS_SELECTOR, 0);
1134 host->gs_sel = gs_sel;
1135 }
1136 if (unlikely(fs_base != host->fs_base)) {
1137 vmcs_writel(HOST_FS_BASE, fs_base);
1138 host->fs_base = fs_base;
1139 }
1140 if (unlikely(gs_base != host->gs_base)) {
1141 vmcs_writel(HOST_GS_BASE, gs_base);
1142 host->gs_base = gs_base;
1143 }
1144}
1145
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001146void vmx_prepare_switch_to_guest(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001147{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001148 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersond7ee0392018-07-23 12:32:47 -07001149 struct vmcs_host_state *host_state;
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001150#ifdef CONFIG_X86_64
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01001151 int cpu = raw_smp_processor_id();
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001152#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001153 unsigned long fs_base, gs_base;
1154 u16 fs_sel, gs_sel;
Avi Kivity26bb0982009-09-07 11:14:12 +03001155 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001156
Sean Christophersond264ee02018-08-27 15:21:12 -07001157 vmx->req_immediate_exit = false;
1158
Liran Alonf48b4712018-11-20 18:03:25 +02001159 /*
1160 * Note that guest MSRs to be saved/restored can also be changed
1161 * when guest state is loaded. This happens when guest transitions
1162 * to/from long-mode by setting MSR_EFER.LMA.
1163 */
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001164 if (!vmx->guest_msrs_ready) {
1165 vmx->guest_msrs_ready = true;
Liran Alonf48b4712018-11-20 18:03:25 +02001166 for (i = 0; i < vmx->save_nmsrs; ++i)
1167 kvm_set_shared_msr(vmx->guest_msrs[i].index,
1168 vmx->guest_msrs[i].data,
1169 vmx->guest_msrs[i].mask);
1170
1171 }
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001172 if (vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001173 return;
1174
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001175 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001176
Avi Kivity33ed6322007-05-02 16:54:03 +03001177 /*
1178 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1179 * allow segment selectors with cpl > 0 or ti == 1.
1180 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07001181 host_state->ldt_sel = kvm_read_ldt();
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01001182
1183#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001184 savesegment(ds, host_state->ds_sel);
1185 savesegment(es, host_state->es_sel);
Sean Christophersone368b872018-07-23 12:32:41 -07001186
1187 gs_base = cpu_kernelmode_gs_base(cpu);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001188 if (likely(is_64bit_mm(current->mm))) {
1189 save_fsgs_for_kvm();
Sean Christophersone368b872018-07-23 12:32:41 -07001190 fs_sel = current->thread.fsindex;
1191 gs_sel = current->thread.gsindex;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001192 fs_base = current->thread.fsbase;
Sean Christophersone368b872018-07-23 12:32:41 -07001193 vmx->msr_host_kernel_gs_base = current->thread.gsbase;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001194 } else {
Sean Christophersone368b872018-07-23 12:32:41 -07001195 savesegment(fs, fs_sel);
1196 savesegment(gs, gs_sel);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001197 fs_base = read_msr(MSR_FS_BASE);
Sean Christophersone368b872018-07-23 12:32:41 -07001198 vmx->msr_host_kernel_gs_base = read_msr(MSR_KERNEL_GS_BASE);
Avi Kivity33ed6322007-05-02 16:54:03 +03001199 }
1200
Paolo Bonzini4679b612018-09-24 17:23:01 +02001201 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity33ed6322007-05-02 16:54:03 +03001202#else
Sean Christophersone368b872018-07-23 12:32:41 -07001203 savesegment(fs, fs_sel);
1204 savesegment(gs, gs_sel);
1205 fs_base = segment_base(fs_sel);
1206 gs_base = segment_base(gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001207#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001208
Sean Christopherson13b964a2019-05-07 09:06:31 -07001209 vmx_set_host_fs_gs(host_state, fs_sel, gs_sel, fs_base, gs_base);
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001210 vmx->guest_state_loaded = true;
Avi Kivity33ed6322007-05-02 16:54:03 +03001211}
1212
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001213static void vmx_prepare_switch_to_host(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001214{
Sean Christophersond7ee0392018-07-23 12:32:47 -07001215 struct vmcs_host_state *host_state;
1216
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001217 if (!vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001218 return;
1219
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001220 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001221
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001222 ++vmx->vcpu.stat.host_state_reload;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001223
Avi Kivityc8770e72010-11-11 12:37:26 +02001224#ifdef CONFIG_X86_64
Paolo Bonzini4679b612018-09-24 17:23:01 +02001225 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivityc8770e72010-11-11 12:37:26 +02001226#endif
Sean Christophersond7ee0392018-07-23 12:32:47 -07001227 if (host_state->ldt_sel || (host_state->gs_sel & 7)) {
1228 kvm_load_ldt(host_state->ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001229#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001230 load_gs_index(host_state->gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001231#else
Sean Christophersond7ee0392018-07-23 12:32:47 -07001232 loadsegment(gs, host_state->gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001233#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001234 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07001235 if (host_state->fs_sel & 7)
1236 loadsegment(fs, host_state->fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001237#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001238 if (unlikely(host_state->ds_sel | host_state->es_sel)) {
1239 loadsegment(ds, host_state->ds_sel);
1240 loadsegment(es, host_state->es_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001241 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001242#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001243 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001244#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001245 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001246#endif
Thomas Garnier45fc8752017-03-14 10:05:08 -07001247 load_fixmap_gdt(raw_smp_processor_id());
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001248 vmx->guest_state_loaded = false;
1249 vmx->guest_msrs_ready = false;
Avi Kivity33ed6322007-05-02 16:54:03 +03001250}
1251
Sean Christopherson678e3152018-07-23 12:32:43 -07001252#ifdef CONFIG_X86_64
1253static u64 vmx_read_guest_kernel_gs_base(struct vcpu_vmx *vmx)
Avi Kivitya9b21b62008-06-24 11:48:49 +03001254{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001255 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001256 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001257 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1258 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001259 return vmx->msr_guest_kernel_gs_base;
Avi Kivitya9b21b62008-06-24 11:48:49 +03001260}
1261
Sean Christopherson678e3152018-07-23 12:32:43 -07001262static void vmx_write_guest_kernel_gs_base(struct vcpu_vmx *vmx, u64 data)
1263{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001264 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001265 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001266 wrmsrl(MSR_KERNEL_GS_BASE, data);
1267 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001268 vmx->msr_guest_kernel_gs_base = data;
1269}
1270#endif
1271
Feng Wu28b835d2015-09-18 22:29:54 +08001272static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
1273{
1274 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1275 struct pi_desc old, new;
1276 unsigned int dest;
1277
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001278 /*
1279 * In case of hot-plug or hot-unplug, we may have to undo
1280 * vmx_vcpu_pi_put even if there is no assigned device. And we
1281 * always keep PI.NDST up to date for simplicity: it makes the
1282 * code easier, and CPU migration is not a fast path.
1283 */
1284 if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
Feng Wu28b835d2015-09-18 22:29:54 +08001285 return;
1286
Joao Martins132194f2019-11-11 17:20:11 +00001287 /*
1288 * If the 'nv' field is POSTED_INTR_WAKEUP_VECTOR, do not change
1289 * PI.NDST: pi_post_block is the one expected to change PID.NDST and the
1290 * wakeup handler expects the vCPU to be on the blocked_vcpu_list that
1291 * matches PI.NDST. Otherwise, a vcpu may not be able to be woken up
1292 * correctly.
1293 */
1294 if (pi_desc->nv == POSTED_INTR_WAKEUP_VECTOR || vcpu->cpu == cpu) {
1295 pi_clear_sn(pi_desc);
1296 goto after_clear_sn;
1297 }
1298
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001299 /* The full case. */
Feng Wu28b835d2015-09-18 22:29:54 +08001300 do {
1301 old.control = new.control = pi_desc->control;
1302
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001303 dest = cpu_physical_id(cpu);
Feng Wu28b835d2015-09-18 22:29:54 +08001304
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001305 if (x2apic_enabled())
1306 new.ndst = dest;
1307 else
1308 new.ndst = (dest << 8) & 0xFF00;
Feng Wu28b835d2015-09-18 22:29:54 +08001309
Feng Wu28b835d2015-09-18 22:29:54 +08001310 new.sn = 0;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02001311 } while (cmpxchg64(&pi_desc->control, old.control,
1312 new.control) != old.control);
Luwei Kangc112b5f2019-02-14 10:48:07 +08001313
Joao Martins132194f2019-11-11 17:20:11 +00001314after_clear_sn:
1315
Luwei Kangc112b5f2019-02-14 10:48:07 +08001316 /*
1317 * Clear SN before reading the bitmap. The VT-d firmware
1318 * writes the bitmap and reads SN atomically (5.2.3 in the
1319 * spec), so it doesn't really have a memory barrier that
1320 * pairs with this, but we cannot do that and we need one.
1321 */
1322 smp_mb__after_atomic();
1323
Joao Martins29881b62019-11-11 17:20:12 +00001324 if (!pi_is_pir_empty(pi_desc))
Luwei Kangc112b5f2019-02-14 10:48:07 +08001325 pi_set_on(pi_desc);
Feng Wu28b835d2015-09-18 22:29:54 +08001326}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001327
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001328void vmx_vcpu_load_vmcs(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001329{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001330 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001331 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001332
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001333 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01001334 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001335 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001336 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001337
1338 /*
1339 * Read loaded_vmcs->cpu should be before fetching
1340 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1341 * See the comments in __loaded_vmcs_clear().
1342 */
1343 smp_rmb();
1344
Nadav Har'Eld462b812011-05-24 15:26:10 +03001345 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1346 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001347 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001348 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001349 }
1350
1351 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1352 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1353 vmcs_load(vmx->loaded_vmcs->vmcs);
Ashok Raj15d45072018-02-01 22:59:43 +01001354 indirect_branch_prediction_barrier();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001355 }
1356
1357 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001358 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001359 unsigned long sysenter_esp;
1360
1361 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001362
Avi Kivity6aa8b732006-12-10 02:21:36 -08001363 /*
1364 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001365 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08001366 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001367 vmcs_writel(HOST_TR_BASE,
Andy Lutomirski72f5e082017-12-04 15:07:20 +01001368 (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001369 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001370
1371 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1372 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08001373
Nadav Har'Eld462b812011-05-24 15:26:10 +03001374 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001375 }
Feng Wu28b835d2015-09-18 22:29:54 +08001376
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001377 /* Setup TSC multiplier */
1378 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07001379 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
1380 decache_tsc_multiplier(vmx);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001381}
1382
1383/*
1384 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1385 * vcpu mutex is already taken.
1386 */
1387void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
1388{
1389 struct vcpu_vmx *vmx = to_vmx(vcpu);
1390
1391 vmx_vcpu_load_vmcs(vcpu, cpu);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001392
Feng Wu28b835d2015-09-18 22:29:54 +08001393 vmx_vcpu_pi_load(vcpu, cpu);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001394
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001395 vmx->host_pkru = read_pkru();
Wanpeng Li74c55932017-11-29 01:31:20 -08001396 vmx->host_debugctlmsr = get_debugctlmsr();
Feng Wu28b835d2015-09-18 22:29:54 +08001397}
1398
1399static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
1400{
1401 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1402
1403 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08001404 !irq_remapping_cap(IRQ_POSTING_CAP) ||
1405 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08001406 return;
1407
1408 /* Set SN when the vCPU is preempted */
1409 if (vcpu->preempted)
1410 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001411}
1412
Sean Christopherson13b964a2019-05-07 09:06:31 -07001413static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001414{
Feng Wu28b835d2015-09-18 22:29:54 +08001415 vmx_vcpu_pi_put(vcpu);
1416
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001417 vmx_prepare_switch_to_host(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001418}
1419
Wanpeng Lif244dee2017-07-20 01:11:54 -07001420static bool emulation_required(struct kvm_vcpu *vcpu)
1421{
1422 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
1423}
1424
Avi Kivityedcafe32009-12-30 18:07:40 +02001425static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1426
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001427unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001428{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001429 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity78ac8b42010-04-08 18:19:35 +03001430 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001431
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001432 if (!kvm_register_is_available(vcpu, VCPU_EXREG_RFLAGS)) {
1433 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Avi Kivity6de12732011-03-07 12:51:22 +02001434 rflags = vmcs_readl(GUEST_RFLAGS);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001435 if (vmx->rmode.vm86_active) {
Avi Kivity6de12732011-03-07 12:51:22 +02001436 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
Sean Christophersone7bddc52019-09-27 14:45:18 -07001437 save_rflags = vmx->rmode.save_rflags;
Avi Kivity6de12732011-03-07 12:51:22 +02001438 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1439 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001440 vmx->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001441 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001442 return vmx->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001443}
1444
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001445void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001446{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001447 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001448 unsigned long old_rflags;
Wanpeng Lif244dee2017-07-20 01:11:54 -07001449
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001450 if (enable_unrestricted_guest) {
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001451 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001452 vmx->rflags = rflags;
1453 vmcs_writel(GUEST_RFLAGS, rflags);
1454 return;
1455 }
1456
1457 old_rflags = vmx_get_rflags(vcpu);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001458 vmx->rflags = rflags;
1459 if (vmx->rmode.vm86_active) {
1460 vmx->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001461 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001462 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001463 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07001464
Sean Christophersone7bddc52019-09-27 14:45:18 -07001465 if ((old_rflags ^ vmx->rflags) & X86_EFLAGS_VM)
1466 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001467}
1468
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001469u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001470{
1471 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1472 int ret = 0;
1473
1474 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001475 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001476 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001477 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001478
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02001479 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001480}
1481
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001482void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001483{
1484 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1485 u32 interruptibility = interruptibility_old;
1486
1487 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1488
Jan Kiszka48005f62010-02-19 19:38:07 +01001489 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001490 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001491 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001492 interruptibility |= GUEST_INTR_STATE_STI;
1493
1494 if ((interruptibility != interruptibility_old))
1495 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1496}
1497
Chao Pengbf8c55d2018-10-24 16:05:14 +08001498static int vmx_rtit_ctl_check(struct kvm_vcpu *vcpu, u64 data)
1499{
1500 struct vcpu_vmx *vmx = to_vmx(vcpu);
1501 unsigned long value;
1502
1503 /*
1504 * Any MSR write that attempts to change bits marked reserved will
1505 * case a #GP fault.
1506 */
1507 if (data & vmx->pt_desc.ctl_bitmask)
1508 return 1;
1509
1510 /*
1511 * Any attempt to modify IA32_RTIT_CTL while TraceEn is set will
1512 * result in a #GP unless the same write also clears TraceEn.
1513 */
1514 if ((vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) &&
1515 ((vmx->pt_desc.guest.ctl ^ data) & ~RTIT_CTL_TRACEEN))
1516 return 1;
1517
1518 /*
1519 * WRMSR to IA32_RTIT_CTL that sets TraceEn but clears this bit
1520 * and FabricEn would cause #GP, if
1521 * CPUID.(EAX=14H, ECX=0):ECX.SNGLRGNOUT[bit 2] = 0
1522 */
1523 if ((data & RTIT_CTL_TRACEEN) && !(data & RTIT_CTL_TOPA) &&
1524 !(data & RTIT_CTL_FABRIC_EN) &&
1525 !intel_pt_validate_cap(vmx->pt_desc.caps,
1526 PT_CAP_single_range_output))
1527 return 1;
1528
1529 /*
1530 * MTCFreq, CycThresh and PSBFreq encodings check, any MSR write that
1531 * utilize encodings marked reserved will casue a #GP fault.
1532 */
1533 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc_periods);
1534 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc) &&
1535 !test_bit((data & RTIT_CTL_MTC_RANGE) >>
1536 RTIT_CTL_MTC_RANGE_OFFSET, &value))
1537 return 1;
1538 value = intel_pt_validate_cap(vmx->pt_desc.caps,
1539 PT_CAP_cycle_thresholds);
1540 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1541 !test_bit((data & RTIT_CTL_CYC_THRESH) >>
1542 RTIT_CTL_CYC_THRESH_OFFSET, &value))
1543 return 1;
1544 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_periods);
1545 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1546 !test_bit((data & RTIT_CTL_PSB_FREQ) >>
1547 RTIT_CTL_PSB_FREQ_OFFSET, &value))
1548 return 1;
1549
1550 /*
1551 * If ADDRx_CFG is reserved or the encodings is >2 will
1552 * cause a #GP fault.
1553 */
1554 value = (data & RTIT_CTL_ADDR0) >> RTIT_CTL_ADDR0_OFFSET;
1555 if ((value && (vmx->pt_desc.addr_range < 1)) || (value > 2))
1556 return 1;
1557 value = (data & RTIT_CTL_ADDR1) >> RTIT_CTL_ADDR1_OFFSET;
1558 if ((value && (vmx->pt_desc.addr_range < 2)) || (value > 2))
1559 return 1;
1560 value = (data & RTIT_CTL_ADDR2) >> RTIT_CTL_ADDR2_OFFSET;
1561 if ((value && (vmx->pt_desc.addr_range < 3)) || (value > 2))
1562 return 1;
1563 value = (data & RTIT_CTL_ADDR3) >> RTIT_CTL_ADDR3_OFFSET;
1564 if ((value && (vmx->pt_desc.addr_range < 4)) || (value > 2))
1565 return 1;
1566
1567 return 0;
1568}
1569
Sean Christopherson1957aa62019-08-27 14:40:39 -07001570static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001571{
1572 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001573
Sean Christopherson1957aa62019-08-27 14:40:39 -07001574 /*
1575 * Using VMCS.VM_EXIT_INSTRUCTION_LEN on EPT misconfig depends on
1576 * undefined behavior: Intel's SDM doesn't mandate the VMCS field be
1577 * set when EPT misconfig occurs. In practice, real hardware updates
1578 * VM_EXIT_INSTRUCTION_LEN on EPT misconfig, but other hypervisors
1579 * (namely Hyper-V) don't set it due to it being undefined behavior,
1580 * i.e. we end up advancing IP with some random value.
1581 */
1582 if (!static_cpu_has(X86_FEATURE_HYPERVISOR) ||
1583 to_vmx(vcpu)->exit_reason != EXIT_REASON_EPT_MISCONFIG) {
1584 rip = kvm_rip_read(vcpu);
1585 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
1586 kvm_rip_write(vcpu, rip);
1587 } else {
1588 if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
1589 return 0;
1590 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001591
Glauber Costa2809f5d2009-05-12 16:21:05 -04001592 /* skipping an emulated instruction also counts */
1593 vmx_set_interrupt_shadow(vcpu, 0);
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001594
Sean Christopherson60fc3d02019-08-27 14:40:38 -07001595 return 1;
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001596}
1597
Wanpeng Licaa057a2018-03-12 04:53:03 -07001598static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
1599{
1600 /*
1601 * Ensure that we clear the HLT state in the VMCS. We don't need to
1602 * explicitly skip the instruction because if the HLT state is set,
1603 * then the instruction is already executing and RIP has already been
1604 * advanced.
1605 */
1606 if (kvm_hlt_in_guest(vcpu->kvm) &&
1607 vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
1608 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
1609}
1610
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001611static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02001612{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001613 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001614 unsigned nr = vcpu->arch.exception.nr;
1615 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001616 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001617 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001618
Jim Mattsonda998b42018-10-16 14:29:22 -07001619 kvm_deliver_exception_payload(vcpu);
1620
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001621 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001622 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001623 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1624 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001625
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001626 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001627 int inc_eip = 0;
1628 if (kvm_exception_is_soft(nr))
1629 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07001630 kvm_inject_realmode_interrupt(vcpu, nr, inc_eip);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001631 return;
1632 }
1633
Sean Christophersonadd5ff72018-03-23 09:34:00 -07001634 WARN_ON_ONCE(vmx->emulation_required);
1635
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001636 if (kvm_exception_is_soft(nr)) {
1637 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1638 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001639 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1640 } else
1641 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1642
1643 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Wanpeng Licaa057a2018-03-12 04:53:03 -07001644
1645 vmx_clear_hlt(vcpu);
Avi Kivity298101d2007-11-25 13:41:11 +02001646}
1647
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001648static bool vmx_rdtscp_supported(void)
1649{
1650 return cpu_has_vmx_rdtscp();
1651}
1652
Mao, Junjiead756a12012-07-02 01:18:48 +00001653static bool vmx_invpcid_supported(void)
1654{
Junaid Shahideb4b2482018-06-27 14:59:14 -07001655 return cpu_has_vmx_invpcid();
Mao, Junjiead756a12012-07-02 01:18:48 +00001656}
1657
Avi Kivity6aa8b732006-12-10 02:21:36 -08001658/*
Eddie Donga75beee2007-05-17 18:55:15 +03001659 * Swap MSR entry in host/guest MSR entry array.
1660 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001661static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001662{
Avi Kivity26bb0982009-09-07 11:14:12 +03001663 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001664
1665 tmp = vmx->guest_msrs[to];
1666 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1667 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001668}
1669
1670/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001671 * Set up the vmcs to automatically save and restore system
1672 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1673 * mode, as fiddling with msrs is very expensive.
1674 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001675static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001676{
Avi Kivity26bb0982009-09-07 11:14:12 +03001677 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03001678
Eddie Donga75beee2007-05-17 18:55:15 +03001679 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001680#ifdef CONFIG_X86_64
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001681 /*
1682 * The SYSCALL MSRs are only needed on long mode guests, and only
1683 * when EFER.SCE is set.
1684 */
1685 if (is_long_mode(&vmx->vcpu) && (vmx->vcpu.arch.efer & EFER_SCE)) {
1686 index = __find_msr_index(vmx, MSR_STAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001687 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001688 move_msr_up(vmx, index, save_nmsrs++);
1689 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001690 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001691 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001692 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
1693 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001694 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001695 }
Eddie Donga75beee2007-05-17 18:55:15 +03001696#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02001697 index = __find_msr_index(vmx, MSR_EFER);
1698 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03001699 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson0023ef32018-12-05 15:28:58 -08001700 index = __find_msr_index(vmx, MSR_TSC_AUX);
1701 if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
1702 move_msr_up(vmx, index, save_nmsrs++);
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001703 index = __find_msr_index(vmx, MSR_IA32_TSX_CTRL);
1704 if (index >= 0)
1705 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001706
Avi Kivity26bb0982009-09-07 11:14:12 +03001707 vmx->save_nmsrs = save_nmsrs;
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001708 vmx->guest_msrs_ready = false;
Avi Kivity58972972009-02-24 22:26:47 +02001709
Yang Zhang8d146952013-01-25 10:18:50 +08001710 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01001711 vmx_update_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03001712}
1713
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001714static u64 vmx_read_l1_tsc_offset(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001715{
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001716 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001717
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001718 if (is_guest_mode(vcpu) &&
Xiaoyao Li5e3d3942019-12-06 16:45:26 +08001719 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETTING))
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001720 return vcpu->arch.tsc_offset - vmcs12->tsc_offset;
1721
1722 return vcpu->arch.tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001723}
1724
Leonid Shatz326e7422018-11-06 12:14:25 +02001725static u64 vmx_write_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001726{
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001727 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1728 u64 g_tsc_offset = 0;
Leonid Shatz326e7422018-11-06 12:14:25 +02001729
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001730 /*
1731 * We're here if L1 chose not to trap WRMSR to TSC. According
1732 * to the spec, this should set L1's TSC; The offset that L1
1733 * set for L2 remains unchanged, and still needs to be added
1734 * to the newly set TSC to get L2's TSC.
1735 */
1736 if (is_guest_mode(vcpu) &&
Xiaoyao Li5e3d3942019-12-06 16:45:26 +08001737 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETTING))
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001738 g_tsc_offset = vmcs12->tsc_offset;
1739
1740 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
1741 vcpu->arch.tsc_offset - g_tsc_offset,
1742 offset);
1743 vmcs_write64(TSC_OFFSET, offset + g_tsc_offset);
1744 return offset + g_tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001745}
1746
Nadav Har'El801d3422011-05-25 23:02:23 +03001747/*
1748 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
1749 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
1750 * all guests if the "nested" module option is off, and can also be disabled
1751 * for a single guest by disabling its VMX cpuid bit.
1752 */
Sean Christopherson7c97fcb2018-12-03 13:53:17 -08001753bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
Nadav Har'El801d3422011-05-25 23:02:23 +03001754{
Radim Krčmářd6321d42017-08-05 00:12:49 +02001755 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03001756}
1757
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001758static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
1759 uint64_t val)
1760{
1761 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
1762
1763 return !(val & ~valid_bits);
1764}
1765
Tom Lendacky801e4592018-02-21 13:39:51 -06001766static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
1767{
Paolo Bonzini13893092018-02-26 13:40:09 +01001768 switch (msr->index) {
1769 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1770 if (!nested)
1771 return 1;
1772 return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
1773 default:
1774 return 1;
1775 }
Tom Lendacky801e4592018-02-21 13:39:51 -06001776}
1777
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001778/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001779 * Reads an msr value (of 'msr_index') into 'pdata'.
1780 * Returns 0 on success, non-0 otherwise.
1781 * Assumes vcpu_load() was already called.
1782 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001783static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001784{
Borislav Petkova6cb0992017-12-20 12:50:28 +01001785 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001786 struct shared_msr_entry *msr;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001787 u32 index;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001788
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001789 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001790#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001791 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001792 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001793 break;
1794 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001795 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001796 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001797 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001798 msr_info->data = vmx_read_guest_kernel_gs_base(vmx);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001799 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03001800#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08001801 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001802 return kvm_get_msr_common(vcpu, msr_info);
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001803 case MSR_IA32_TSX_CTRL:
1804 if (!msr_info->host_initiated &&
1805 !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
1806 return 1;
1807 goto find_shared_msr;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08001808 case MSR_IA32_UMWAIT_CONTROL:
1809 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
1810 return 1;
1811
1812 msr_info->data = vmx->msr_ia32_umwait_control;
1813 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001814 case MSR_IA32_SPEC_CTRL:
1815 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001816 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1817 return 1;
1818
1819 msr_info->data = to_vmx(vcpu)->spec_ctrl;
1820 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001821 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001822 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001823 break;
1824 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001825 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001826 break;
1827 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001828 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001829 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001830 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001831 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001832 (!msr_info->host_initiated &&
1833 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001834 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001835 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001836 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001837 case MSR_IA32_MCG_EXT_CTL:
1838 if (!msr_info->host_initiated &&
Borislav Petkova6cb0992017-12-20 12:50:28 +01001839 !(vmx->msr_ia32_feature_control &
Ashok Rajc45dcc72016-06-22 14:59:56 +08001840 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01001841 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001842 msr_info->data = vcpu->arch.mcg_ext_ctl;
1843 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01001844 case MSR_IA32_FEATURE_CONTROL:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001845 msr_info->data = vmx->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01001846 break;
1847 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1848 if (!nested_vmx_allowed(vcpu))
1849 return 1;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01001850 return vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
1851 &msr_info->data);
Chao Pengbf8c55d2018-10-24 16:05:14 +08001852 case MSR_IA32_RTIT_CTL:
1853 if (pt_mode != PT_MODE_HOST_GUEST)
1854 return 1;
1855 msr_info->data = vmx->pt_desc.guest.ctl;
1856 break;
1857 case MSR_IA32_RTIT_STATUS:
1858 if (pt_mode != PT_MODE_HOST_GUEST)
1859 return 1;
1860 msr_info->data = vmx->pt_desc.guest.status;
1861 break;
1862 case MSR_IA32_RTIT_CR3_MATCH:
1863 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1864 !intel_pt_validate_cap(vmx->pt_desc.caps,
1865 PT_CAP_cr3_filtering))
1866 return 1;
1867 msr_info->data = vmx->pt_desc.guest.cr3_match;
1868 break;
1869 case MSR_IA32_RTIT_OUTPUT_BASE:
1870 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1871 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1872 PT_CAP_topa_output) &&
1873 !intel_pt_validate_cap(vmx->pt_desc.caps,
1874 PT_CAP_single_range_output)))
1875 return 1;
1876 msr_info->data = vmx->pt_desc.guest.output_base;
1877 break;
1878 case MSR_IA32_RTIT_OUTPUT_MASK:
1879 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1880 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1881 PT_CAP_topa_output) &&
1882 !intel_pt_validate_cap(vmx->pt_desc.caps,
1883 PT_CAP_single_range_output)))
1884 return 1;
1885 msr_info->data = vmx->pt_desc.guest.output_mask;
1886 break;
1887 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
1888 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
1889 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1890 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
1891 PT_CAP_num_address_ranges)))
1892 return 1;
1893 if (index % 2)
1894 msr_info->data = vmx->pt_desc.guest.addr_b[index / 2];
1895 else
1896 msr_info->data = vmx->pt_desc.guest.addr_a[index / 2];
1897 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001898 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02001899 if (!msr_info->host_initiated &&
1900 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001901 return 1;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001902 goto find_shared_msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001903 default:
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001904 find_shared_msr:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001905 msr = find_msr_entry(vmx, msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08001906 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001907 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08001908 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001909 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001910 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001911 }
1912
Avi Kivity6aa8b732006-12-10 02:21:36 -08001913 return 0;
1914}
1915
1916/*
1917 * Writes msr value into into the appropriate "register".
1918 * Returns 0 on success, non-0 otherwise.
1919 * Assumes vcpu_load() was already called.
1920 */
Will Auld8fe8ab42012-11-29 12:42:12 -08001921static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001922{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001923 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001924 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03001925 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08001926 u32 msr_index = msr_info->index;
1927 u64 data = msr_info->data;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001928 u32 index;
Eddie Dong2cc51562007-05-21 07:28:09 +03001929
Avi Kivity6aa8b732006-12-10 02:21:36 -08001930 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08001931 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08001932 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03001933 break;
Avi Kivity16175a72009-03-23 22:13:44 +02001934#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001935 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001936 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001937 vmcs_writel(GUEST_FS_BASE, data);
1938 break;
1939 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001940 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001941 vmcs_writel(GUEST_GS_BASE, data);
1942 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001943 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001944 vmx_write_guest_kernel_gs_base(vmx, data);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001945 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001946#endif
1947 case MSR_IA32_SYSENTER_CS:
Sean Christophersonde70d272019-05-07 09:06:36 -07001948 if (is_guest_mode(vcpu))
1949 get_vmcs12(vcpu)->guest_sysenter_cs = data;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001950 vmcs_write32(GUEST_SYSENTER_CS, data);
1951 break;
1952 case MSR_IA32_SYSENTER_EIP:
Sean Christophersonde70d272019-05-07 09:06:36 -07001953 if (is_guest_mode(vcpu))
1954 get_vmcs12(vcpu)->guest_sysenter_eip = data;
Avi Kivityf5b42c32007-03-06 12:05:53 +02001955 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001956 break;
1957 case MSR_IA32_SYSENTER_ESP:
Sean Christophersonde70d272019-05-07 09:06:36 -07001958 if (is_guest_mode(vcpu))
1959 get_vmcs12(vcpu)->guest_sysenter_esp = data;
Avi Kivityf5b42c32007-03-06 12:05:53 +02001960 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001961 break;
Sean Christopherson699a1ac2019-05-07 09:06:37 -07001962 case MSR_IA32_DEBUGCTLMSR:
1963 if (is_guest_mode(vcpu) && get_vmcs12(vcpu)->vm_exit_controls &
1964 VM_EXIT_SAVE_DEBUG_CONTROLS)
1965 get_vmcs12(vcpu)->guest_ia32_debugctl = data;
1966
1967 ret = kvm_set_msr_common(vcpu, msr_info);
1968 break;
1969
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001970 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001971 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001972 (!msr_info->host_initiated &&
1973 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001974 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08001975 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07001976 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08001977 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08001978 vmcs_write64(GUEST_BNDCFGS, data);
1979 break;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08001980 case MSR_IA32_UMWAIT_CONTROL:
1981 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
1982 return 1;
1983
1984 /* The reserved bit 1 and non-32 bit [63:32] should be zero */
1985 if (data & (BIT_ULL(1) | GENMASK_ULL(63, 32)))
1986 return 1;
1987
1988 vmx->msr_ia32_umwait_control = data;
1989 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001990 case MSR_IA32_SPEC_CTRL:
1991 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001992 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1993 return 1;
1994
1995 /* The STIBP bit doesn't fault even if it's not advertised */
Konrad Rzeszutek Wilk9f65fb22018-05-09 21:41:38 +02001996 if (data & ~(SPEC_CTRL_IBRS | SPEC_CTRL_STIBP | SPEC_CTRL_SSBD))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001997 return 1;
1998
1999 vmx->spec_ctrl = data;
2000
2001 if (!data)
2002 break;
2003
2004 /*
2005 * For non-nested:
2006 * When it's written (to non-zero) for the first time, pass
2007 * it through.
2008 *
2009 * For nested:
2010 * The handling of the MSR bitmap for L2 guests is done in
2011 * nested_vmx_merge_msr_bitmap. We should not touch the
2012 * vmcs02.msr_bitmap here since it gets completely overwritten
2013 * in the merging. We update the vmcs01 here for L1 as well
2014 * since it will end up touching the MSR anyway now.
2015 */
2016 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap,
2017 MSR_IA32_SPEC_CTRL,
2018 MSR_TYPE_RW);
2019 break;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002020 case MSR_IA32_TSX_CTRL:
2021 if (!msr_info->host_initiated &&
2022 !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
2023 return 1;
2024 if (data & ~(TSX_CTRL_RTM_DISABLE | TSX_CTRL_CPUID_CLEAR))
2025 return 1;
2026 goto find_shared_msr;
Ashok Raj15d45072018-02-01 22:59:43 +01002027 case MSR_IA32_PRED_CMD:
2028 if (!msr_info->host_initiated &&
Ashok Raj15d45072018-02-01 22:59:43 +01002029 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
2030 return 1;
2031
2032 if (data & ~PRED_CMD_IBPB)
2033 return 1;
2034
2035 if (!data)
2036 break;
2037
2038 wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
2039
2040 /*
2041 * For non-nested:
2042 * When it's written (to non-zero) for the first time, pass
2043 * it through.
2044 *
2045 * For nested:
2046 * The handling of the MSR bitmap for L2 guests is done in
2047 * nested_vmx_merge_msr_bitmap. We should not touch the
2048 * vmcs02.msr_bitmap here since it gets completely overwritten
2049 * in the merging.
2050 */
2051 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap, MSR_IA32_PRED_CMD,
2052 MSR_TYPE_W);
2053 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002054 case MSR_IA32_CR_PAT:
Sean Christophersond28f4292019-05-07 09:06:27 -07002055 if (!kvm_pat_valid(data))
2056 return 1;
2057
Sean Christopherson142e4be2019-05-07 09:06:35 -07002058 if (is_guest_mode(vcpu) &&
2059 get_vmcs12(vcpu)->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
2060 get_vmcs12(vcpu)->guest_ia32_pat = data;
2061
Sheng Yang468d4722008-10-09 16:01:55 +08002062 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2063 vmcs_write64(GUEST_IA32_PAT, data);
2064 vcpu->arch.pat = data;
2065 break;
2066 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002067 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002068 break;
Will Auldba904632012-11-29 12:42:50 -08002069 case MSR_IA32_TSC_ADJUST:
2070 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002071 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08002072 case MSR_IA32_MCG_EXT_CTL:
2073 if ((!msr_info->host_initiated &&
2074 !(to_vmx(vcpu)->msr_ia32_feature_control &
2075 FEATURE_CONTROL_LMCE)) ||
2076 (data & ~MCG_EXT_CTL_LMCE_EN))
2077 return 1;
2078 vcpu->arch.mcg_ext_ctl = data;
2079 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002080 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08002081 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08002082 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01002083 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
2084 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08002085 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01002086 if (msr_info->host_initiated && data == 0)
2087 vmx_leave_nested(vcpu);
2088 break;
2089 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08002090 if (!msr_info->host_initiated)
2091 return 1; /* they are read-only */
2092 if (!nested_vmx_allowed(vcpu))
2093 return 1;
2094 return vmx_set_vmx_msr(vcpu, msr_index, data);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002095 case MSR_IA32_RTIT_CTL:
2096 if ((pt_mode != PT_MODE_HOST_GUEST) ||
Luwei Kangee85dec2018-10-24 16:05:16 +08002097 vmx_rtit_ctl_check(vcpu, data) ||
2098 vmx->nested.vmxon)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002099 return 1;
2100 vmcs_write64(GUEST_IA32_RTIT_CTL, data);
2101 vmx->pt_desc.guest.ctl = data;
Chao Pengb08c2892018-10-24 16:05:15 +08002102 pt_update_intercept_for_msr(vmx);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002103 break;
2104 case MSR_IA32_RTIT_STATUS:
2105 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2106 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2107 (data & MSR_IA32_RTIT_STATUS_MASK))
2108 return 1;
2109 vmx->pt_desc.guest.status = data;
2110 break;
2111 case MSR_IA32_RTIT_CR3_MATCH:
2112 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2113 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2114 !intel_pt_validate_cap(vmx->pt_desc.caps,
2115 PT_CAP_cr3_filtering))
2116 return 1;
2117 vmx->pt_desc.guest.cr3_match = data;
2118 break;
2119 case MSR_IA32_RTIT_OUTPUT_BASE:
2120 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2121 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2122 (!intel_pt_validate_cap(vmx->pt_desc.caps,
2123 PT_CAP_topa_output) &&
2124 !intel_pt_validate_cap(vmx->pt_desc.caps,
2125 PT_CAP_single_range_output)) ||
2126 (data & MSR_IA32_RTIT_OUTPUT_BASE_MASK))
2127 return 1;
2128 vmx->pt_desc.guest.output_base = data;
2129 break;
2130 case MSR_IA32_RTIT_OUTPUT_MASK:
2131 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2132 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2133 (!intel_pt_validate_cap(vmx->pt_desc.caps,
2134 PT_CAP_topa_output) &&
2135 !intel_pt_validate_cap(vmx->pt_desc.caps,
2136 PT_CAP_single_range_output)))
2137 return 1;
2138 vmx->pt_desc.guest.output_mask = data;
2139 break;
2140 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
2141 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
2142 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2143 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2144 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
2145 PT_CAP_num_address_ranges)))
2146 return 1;
2147 if (index % 2)
2148 vmx->pt_desc.guest.addr_b[index / 2] = data;
2149 else
2150 vmx->pt_desc.guest.addr_a[index / 2] = data;
2151 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002152 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02002153 if (!msr_info->host_initiated &&
2154 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002155 return 1;
2156 /* Check reserved bit, higher 32 bits should be zero */
2157 if ((data >> 32) != 0)
2158 return 1;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002159 goto find_shared_msr;
2160
Avi Kivity6aa8b732006-12-10 02:21:36 -08002161 default:
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002162 find_shared_msr:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002163 msr = find_msr_entry(vmx, msr_index);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05002164 if (msr)
2165 ret = vmx_set_guest_msr(vmx, msr, data);
2166 else
2167 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002168 }
2169
Eddie Dong2cc51562007-05-21 07:28:09 +03002170 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002171}
2172
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002173static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002174{
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002175 kvm_register_mark_available(vcpu, reg);
2176
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002177 switch (reg) {
2178 case VCPU_REGS_RSP:
2179 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2180 break;
2181 case VCPU_REGS_RIP:
2182 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2183 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002184 case VCPU_EXREG_PDPTR:
2185 if (enable_ept)
2186 ept_save_pdptrs(vcpu);
2187 break;
Sean Christopherson34059c22019-09-27 14:45:23 -07002188 case VCPU_EXREG_CR3:
2189 if (enable_unrestricted_guest || (enable_ept && is_paging(vcpu)))
2190 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
2191 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002192 default:
Sean Christopherson34059c22019-09-27 14:45:23 -07002193 WARN_ON_ONCE(1);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002194 break;
2195 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002196}
2197
Avi Kivity6aa8b732006-12-10 02:21:36 -08002198static __init int cpu_has_kvm_support(void)
2199{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002200 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002201}
2202
2203static __init int vmx_disabled_by_bios(void)
2204{
2205 u64 msr;
2206
2207 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002208 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002209 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002210 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2211 && tboot_enabled())
2212 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002213 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002214 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002215 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002216 && !tboot_enabled()) {
2217 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002218 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002219 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002220 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002221 /* launched w/o TXT and VMX disabled */
2222 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2223 && !tboot_enabled())
2224 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002225 }
2226
2227 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002228}
2229
Dongxiao Xu7725b892010-05-11 18:29:38 +08002230static void kvm_cpu_vmxon(u64 addr)
2231{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002232 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002233 intel_pt_handle_vmx(1);
2234
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002235 asm volatile ("vmxon %0" : : "m"(addr));
Dongxiao Xu7725b892010-05-11 18:29:38 +08002236}
2237
Radim Krčmář13a34e02014-08-28 15:13:03 +02002238static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002239{
2240 int cpu = raw_smp_processor_id();
2241 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002242 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002243
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07002244 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02002245 return -EBUSY;
2246
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002247 /*
2248 * This can happen if we hot-added a CPU but failed to allocate
2249 * VP assist page for it.
2250 */
2251 if (static_branch_unlikely(&enable_evmcs) &&
2252 !hv_get_vp_assist_page(cpu))
2253 return -EFAULT;
2254
Nadav Har'Eld462b812011-05-24 15:26:10 +03002255 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08002256 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
2257 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002258
2259 /*
2260 * Now we can enable the vmclear operation in kdump
2261 * since the loaded_vmcss_on_cpu list on this cpu
2262 * has been initialized.
2263 *
2264 * Though the cpu is not in VMX operation now, there
2265 * is no problem to enable the vmclear operation
2266 * for the loaded_vmcss_on_cpu list is empty!
2267 */
2268 crash_enable_local_vmclear(cpu);
2269
Avi Kivity6aa8b732006-12-10 02:21:36 -08002270 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002271
2272 test_bits = FEATURE_CONTROL_LOCKED;
2273 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2274 if (tboot_enabled())
2275 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2276
2277 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002278 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002279 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2280 }
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002281 kvm_cpu_vmxon(phys_addr);
David Hildenbrandfdf288b2017-08-24 20:51:29 +02002282 if (enable_ept)
2283 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02002284
2285 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002286}
2287
Nadav Har'Eld462b812011-05-24 15:26:10 +03002288static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002289{
2290 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002291 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002292
Nadav Har'Eld462b812011-05-24 15:26:10 +03002293 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2294 loaded_vmcss_on_cpu_link)
2295 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002296}
2297
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002298
2299/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2300 * tricks.
2301 */
2302static void kvm_cpu_vmxoff(void)
2303{
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002304 asm volatile (__ex("vmxoff"));
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002305
2306 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002307 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002308}
2309
Radim Krčmář13a34e02014-08-28 15:13:03 +02002310static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002311{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002312 vmclear_local_loaded_vmcss();
2313 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002314}
2315
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002316static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002317 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002318{
2319 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002320 u32 ctl = ctl_min | ctl_opt;
2321
2322 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2323
2324 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2325 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2326
2327 /* Ensure minimum (required) set of control bits are supported. */
2328 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002329 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002330
2331 *result = ctl;
2332 return 0;
2333}
2334
Sean Christopherson7caaa712018-12-03 13:53:01 -08002335static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf,
2336 struct vmx_capability *vmx_cap)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002337{
2338 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002339 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002340 u32 _pin_based_exec_control = 0;
2341 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002342 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002343 u32 _vmexit_control = 0;
2344 u32 _vmentry_control = 0;
2345
Paolo Bonzini13893092018-02-26 13:40:09 +01002346 memset(vmcs_conf, 0, sizeof(*vmcs_conf));
Raghavendra K T10166742012-02-07 23:19:20 +05302347 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002348#ifdef CONFIG_X86_64
2349 CPU_BASED_CR8_LOAD_EXITING |
2350 CPU_BASED_CR8_STORE_EXITING |
2351#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002352 CPU_BASED_CR3_LOAD_EXITING |
2353 CPU_BASED_CR3_STORE_EXITING |
Quan Xu8eb73e2d2017-12-12 16:44:21 +08002354 CPU_BASED_UNCOND_IO_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002355 CPU_BASED_MOV_DR_EXITING |
Xiaoyao Li5e3d3942019-12-06 16:45:26 +08002356 CPU_BASED_USE_TSC_OFFSETTING |
Wanpeng Li4d5422c2018-03-12 04:53:02 -07002357 CPU_BASED_MWAIT_EXITING |
2358 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002359 CPU_BASED_INVLPG_EXITING |
2360 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002361
Sheng Yangf78e0e22007-10-29 09:40:42 +08002362 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002363 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002364 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002365 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2366 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002367 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002368#ifdef CONFIG_X86_64
2369 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2370 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2371 ~CPU_BASED_CR8_STORE_EXITING;
2372#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002373 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002374 min2 = 0;
2375 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002376 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002377 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002378 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002379 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002380 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002381 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Paolo Bonzini0367f202016-07-12 10:44:55 +02002382 SECONDARY_EXEC_DESC |
Mao, Junjiead756a12012-07-02 01:18:48 +00002383 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002384 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002385 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002386 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08002387 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08002388 SECONDARY_EXEC_XSAVES |
David Hildenbrand736fdf72017-08-24 20:51:37 +02002389 SECONDARY_EXEC_RDSEED_EXITING |
2390 SECONDARY_EXEC_RDRAND_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002391 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04002392 SECONDARY_EXEC_TSC_SCALING |
Tao Xue69e72fa2019-07-16 14:55:49 +08002393 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE |
Chao Pengf99e3da2018-10-24 16:05:10 +08002394 SECONDARY_EXEC_PT_USE_GPA |
2395 SECONDARY_EXEC_PT_CONCEAL_VMX |
Sean Christopherson0b665d32018-08-14 09:33:34 -07002396 SECONDARY_EXEC_ENABLE_VMFUNC |
2397 SECONDARY_EXEC_ENCLS_EXITING;
Sheng Yangd56f5462008-04-25 10:13:16 +08002398 if (adjust_vmx_controls(min2, opt2,
2399 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002400 &_cpu_based_2nd_exec_control) < 0)
2401 return -EIO;
2402 }
2403#ifndef CONFIG_X86_64
2404 if (!(_cpu_based_2nd_exec_control &
2405 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2406 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2407#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002408
2409 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2410 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002411 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002412 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2413 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002414
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002415 rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
Sean Christopherson7caaa712018-12-03 13:53:01 -08002416 &vmx_cap->ept, &vmx_cap->vpid);
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002417
Sheng Yangd56f5462008-04-25 10:13:16 +08002418 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002419 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2420 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002421 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2422 CPU_BASED_CR3_STORE_EXITING |
2423 CPU_BASED_INVLPG_EXITING);
Sean Christopherson7caaa712018-12-03 13:53:01 -08002424 } else if (vmx_cap->ept) {
2425 vmx_cap->ept = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002426 pr_warn_once("EPT CAP should not exist if not support "
2427 "1-setting enable EPT VM-execution control\n");
2428 }
2429 if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
Sean Christopherson7caaa712018-12-03 13:53:01 -08002430 vmx_cap->vpid) {
2431 vmx_cap->vpid = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002432 pr_warn_once("VPID CAP should not exist if not support "
2433 "1-setting enable VPID VM-execution control\n");
Sheng Yangd56f5462008-04-25 10:13:16 +08002434 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002435
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002436 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002437#ifdef CONFIG_X86_64
2438 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2439#endif
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002440 opt = VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL |
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002441 VM_EXIT_LOAD_IA32_PAT |
2442 VM_EXIT_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002443 VM_EXIT_CLEAR_BNDCFGS |
2444 VM_EXIT_PT_CONCEAL_PIP |
2445 VM_EXIT_CLEAR_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002446 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2447 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002448 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002449
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01002450 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2451 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
2452 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002453 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2454 &_pin_based_exec_control) < 0)
2455 return -EIO;
2456
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02002457 if (cpu_has_broken_vmx_preemption_timer())
2458 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002459 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002460 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08002461 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2462
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01002463 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002464 opt = VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL |
2465 VM_ENTRY_LOAD_IA32_PAT |
2466 VM_ENTRY_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002467 VM_ENTRY_LOAD_BNDCFGS |
2468 VM_ENTRY_PT_CONCEAL_PIP |
2469 VM_ENTRY_LOAD_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002470 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2471 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002472 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002473
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002474 /*
2475 * Some cpus support VM_{ENTRY,EXIT}_IA32_PERF_GLOBAL_CTRL but they
2476 * can't be used due to an errata where VM Exit may incorrectly clear
2477 * IA32_PERF_GLOBAL_CTRL[34:32]. Workaround the errata by using the
2478 * MSR load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2479 */
2480 if (boot_cpu_data.x86 == 0x6) {
2481 switch (boot_cpu_data.x86_model) {
2482 case 26: /* AAK155 */
2483 case 30: /* AAP115 */
2484 case 37: /* AAT100 */
2485 case 44: /* BC86,AAY89,BD102 */
2486 case 46: /* BA97 */
Sean Christopherson85ba2b12019-01-14 12:12:02 -08002487 _vmentry_control &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002488 _vmexit_control &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
2489 pr_warn_once("kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2490 "does not work properly. Using workaround\n");
2491 break;
2492 default:
2493 break;
2494 }
2495 }
2496
2497
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002498 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002499
2500 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2501 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002502 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002503
2504#ifdef CONFIG_X86_64
2505 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2506 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002507 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002508#endif
2509
2510 /* Require Write-Back (WB) memory type for VMCS accesses. */
2511 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002512 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002513
Yang, Sheng002c7f72007-07-31 14:23:01 +03002514 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02002515 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03002516 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002517
Liran Alon2307af12018-06-29 22:59:04 +03002518 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002519
Yang, Sheng002c7f72007-07-31 14:23:01 +03002520 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2521 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002522 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002523 vmcs_conf->vmexit_ctrl = _vmexit_control;
2524 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002525
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002526 if (static_branch_unlikely(&enable_evmcs))
2527 evmcs_sanitize_exec_ctrls(vmcs_conf);
2528
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002529 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002530}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002531
Ben Gardon41836832019-02-11 11:02:52 -08002532struct vmcs *alloc_vmcs_cpu(bool shadow, int cpu, gfp_t flags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002533{
2534 int node = cpu_to_node(cpu);
2535 struct page *pages;
2536 struct vmcs *vmcs;
2537
Ben Gardon41836832019-02-11 11:02:52 -08002538 pages = __alloc_pages_node(node, flags, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002539 if (!pages)
2540 return NULL;
2541 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002542 memset(vmcs, 0, vmcs_config.size);
Liran Alon2307af12018-06-29 22:59:04 +03002543
2544 /* KVM supports Enlightened VMCS v1 only */
2545 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002546 vmcs->hdr.revision_id = KVM_EVMCS_VERSION;
Liran Alon2307af12018-06-29 22:59:04 +03002547 else
Liran Alon392b2f22018-06-23 02:35:01 +03002548 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002549
Liran Alon491a6032018-06-23 02:35:12 +03002550 if (shadow)
2551 vmcs->hdr.shadow_vmcs = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002552 return vmcs;
2553}
2554
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002555void free_vmcs(struct vmcs *vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002556{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002557 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002558}
2559
Nadav Har'Eld462b812011-05-24 15:26:10 +03002560/*
2561 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2562 */
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002563void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002564{
2565 if (!loaded_vmcs->vmcs)
2566 return;
2567 loaded_vmcs_clear(loaded_vmcs);
2568 free_vmcs(loaded_vmcs->vmcs);
2569 loaded_vmcs->vmcs = NULL;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002570 if (loaded_vmcs->msr_bitmap)
2571 free_page((unsigned long)loaded_vmcs->msr_bitmap);
Jim Mattson355f4fb2016-10-28 08:29:39 -07002572 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002573}
2574
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002575int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002576{
Liran Alon491a6032018-06-23 02:35:12 +03002577 loaded_vmcs->vmcs = alloc_vmcs(false);
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002578 if (!loaded_vmcs->vmcs)
2579 return -ENOMEM;
2580
2581 loaded_vmcs->shadow_vmcs = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07002582 loaded_vmcs->hv_timer_soft_disabled = false;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002583 loaded_vmcs_init(loaded_vmcs);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002584
2585 if (cpu_has_vmx_msr_bitmap()) {
Ben Gardon41836832019-02-11 11:02:52 -08002586 loaded_vmcs->msr_bitmap = (unsigned long *)
2587 __get_free_page(GFP_KERNEL_ACCOUNT);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002588 if (!loaded_vmcs->msr_bitmap)
2589 goto out_vmcs;
2590 memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002591
Arnd Bergmann1f008e12018-05-25 17:36:17 +02002592 if (IS_ENABLED(CONFIG_HYPERV) &&
2593 static_branch_unlikely(&enable_evmcs) &&
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002594 (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
2595 struct hv_enlightened_vmcs *evmcs =
2596 (struct hv_enlightened_vmcs *)loaded_vmcs->vmcs;
2597
2598 evmcs->hv_enlightenments_control.msr_bitmap = 1;
2599 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002600 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07002601
2602 memset(&loaded_vmcs->host_state, 0, sizeof(struct vmcs_host_state));
Sean Christopherson3af80fe2019-05-07 12:18:00 -07002603 memset(&loaded_vmcs->controls_shadow, 0,
2604 sizeof(struct vmcs_controls_shadow));
Sean Christophersond7ee0392018-07-23 12:32:47 -07002605
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002606 return 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002607
2608out_vmcs:
2609 free_loaded_vmcs(loaded_vmcs);
2610 return -ENOMEM;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002611}
2612
Sam Ravnborg39959582007-06-01 00:47:13 -07002613static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002614{
2615 int cpu;
2616
Zachary Amsden3230bb42009-09-29 11:38:37 -10002617 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002618 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002619 per_cpu(vmxarea, cpu) = NULL;
2620 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002621}
2622
Avi Kivity6aa8b732006-12-10 02:21:36 -08002623static __init int alloc_kvm_area(void)
2624{
2625 int cpu;
2626
Zachary Amsden3230bb42009-09-29 11:38:37 -10002627 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002628 struct vmcs *vmcs;
2629
Ben Gardon41836832019-02-11 11:02:52 -08002630 vmcs = alloc_vmcs_cpu(false, cpu, GFP_KERNEL);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002631 if (!vmcs) {
2632 free_kvm_area();
2633 return -ENOMEM;
2634 }
2635
Liran Alon2307af12018-06-29 22:59:04 +03002636 /*
2637 * When eVMCS is enabled, alloc_vmcs_cpu() sets
2638 * vmcs->revision_id to KVM_EVMCS_VERSION instead of
2639 * revision_id reported by MSR_IA32_VMX_BASIC.
2640 *
Linus Torvalds312a4662018-12-26 17:03:51 -08002641 * However, even though not explicitly documented by
Liran Alon2307af12018-06-29 22:59:04 +03002642 * TLFS, VMXArea passed as VMXON argument should
2643 * still be marked with revision_id reported by
2644 * physical CPU.
2645 */
2646 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002647 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002648
Avi Kivity6aa8b732006-12-10 02:21:36 -08002649 per_cpu(vmxarea, cpu) = vmcs;
2650 }
2651 return 0;
2652}
2653
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002654static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02002655 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002656{
Gleb Natapovd99e4152012-12-20 16:57:45 +02002657 if (!emulate_invalid_guest_state) {
2658 /*
2659 * CS and SS RPL should be equal during guest entry according
2660 * to VMX spec, but in reality it is not always so. Since vcpu
2661 * is in the middle of the transition from real mode to
2662 * protected mode it is safe to assume that RPL 0 is a good
2663 * default value.
2664 */
2665 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03002666 save->selector &= ~SEGMENT_RPL_MASK;
2667 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02002668 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002669 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02002670 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002671}
2672
2673static void enter_pmode(struct kvm_vcpu *vcpu)
2674{
2675 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002676 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002677
Gleb Natapovd99e4152012-12-20 16:57:45 +02002678 /*
2679 * Update real mode segment cache. It may be not up-to-date if sement
2680 * register was written while vcpu was in a guest mode.
2681 */
2682 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2683 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2684 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2685 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2686 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2687 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
2688
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002689 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002690
Avi Kivity2fb92db2011-04-27 19:42:18 +03002691 vmx_segment_cache_clear(vmx);
2692
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002693 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002694
2695 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002696 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2697 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002698 vmcs_writel(GUEST_RFLAGS, flags);
2699
Rusty Russell66aee912007-07-17 23:34:16 +10002700 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2701 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002702
2703 update_exception_bitmap(vcpu);
2704
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002705 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2706 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2707 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2708 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2709 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2710 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002711}
2712
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002713static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002714{
Mathias Krause772e0312012-08-30 01:30:19 +02002715 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02002716 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002717
Gleb Natapovd99e4152012-12-20 16:57:45 +02002718 var.dpl = 0x3;
2719 if (seg == VCPU_SREG_CS)
2720 var.type = 0x3;
2721
2722 if (!emulate_invalid_guest_state) {
2723 var.selector = var.base >> 4;
2724 var.base = var.base & 0xffff0;
2725 var.limit = 0xffff;
2726 var.g = 0;
2727 var.db = 0;
2728 var.present = 1;
2729 var.s = 1;
2730 var.l = 0;
2731 var.unusable = 0;
2732 var.type = 0x3;
2733 var.avl = 0;
2734 if (save->base & 0xf)
2735 printk_once(KERN_WARNING "kvm: segment base is not "
2736 "paragraph aligned when entering "
2737 "protected mode (seg=%d)", seg);
2738 }
2739
2740 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05002741 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02002742 vmcs_write32(sf->limit, var.limit);
2743 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002744}
2745
2746static void enter_rmode(struct kvm_vcpu *vcpu)
2747{
2748 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002749 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002750 struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002751
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002752 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
2753 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2754 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2755 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2756 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002757 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2758 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002759
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002760 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002761
Gleb Natapov776e58e2011-03-13 12:34:27 +02002762 /*
2763 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01002764 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02002765 */
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002766 if (!kvm_vmx->tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02002767 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2768 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02002769
Avi Kivity2fb92db2011-04-27 19:42:18 +03002770 vmx_segment_cache_clear(vmx);
2771
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002772 vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002773 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002774 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2775
2776 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002777 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002778
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002779 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002780
2781 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002782 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002783 update_exception_bitmap(vcpu);
2784
Gleb Natapovd99e4152012-12-20 16:57:45 +02002785 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2786 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2787 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2788 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2789 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
2790 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002791
Eddie Dong8668a3c2007-10-10 14:26:45 +08002792 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002793}
2794
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002795void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
Amit Shah401d10d2009-02-20 22:53:37 +05302796{
2797 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002798 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
2799
2800 if (!msr)
2801 return;
Amit Shah401d10d2009-02-20 22:53:37 +05302802
Avi Kivityf6801df2010-01-21 15:31:50 +02002803 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302804 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002805 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302806 msr->data = efer;
2807 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002808 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302809
2810 msr->data = efer & ~EFER_LME;
2811 }
2812 setup_msrs(vmx);
2813}
2814
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002815#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002816
2817static void enter_lmode(struct kvm_vcpu *vcpu)
2818{
2819 u32 guest_tr_ar;
2820
Avi Kivity2fb92db2011-04-27 19:42:18 +03002821 vmx_segment_cache_clear(to_vmx(vcpu));
2822
Avi Kivity6aa8b732006-12-10 02:21:36 -08002823 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002824 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02002825 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
2826 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002827 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002828 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
2829 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002830 }
Avi Kivityda38f432010-07-06 11:30:49 +03002831 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002832}
2833
2834static void exit_lmode(struct kvm_vcpu *vcpu)
2835{
Gleb Natapov2961e8762013-11-25 15:37:13 +02002836 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03002837 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002838}
2839
2840#endif
2841
Junaid Shahidfaff8752018-06-29 13:10:05 -07002842static void vmx_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t addr)
2843{
2844 int vpid = to_vmx(vcpu)->vpid;
2845
2846 if (!vpid_sync_vcpu_addr(vpid, addr))
2847 vpid_sync_context(vpid);
2848
2849 /*
2850 * If VPIDs are not supported or enabled, then the above is a no-op.
2851 * But we don't really need a TLB flush in that case anyway, because
2852 * each VM entry/exit includes an implicit flush when VPID is 0.
2853 */
2854}
2855
Avi Kivitye8467fd2009-12-29 18:43:06 +02002856static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
2857{
2858 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
2859
2860 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
2861 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
2862}
2863
Anthony Liguori25c4c272007-04-27 09:29:21 +03002864static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08002865{
Avi Kivityfc78f512009-12-07 12:16:48 +02002866 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
2867
2868 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
2869 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08002870}
2871
Sheng Yang14394422008-04-28 12:24:45 +08002872static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
2873{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002874 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2875
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002876 if (!kvm_register_is_dirty(vcpu, VCPU_EXREG_PDPTR))
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002877 return;
2878
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002879 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002880 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
2881 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
2882 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
2883 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08002884 }
2885}
2886
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002887void ept_save_pdptrs(struct kvm_vcpu *vcpu)
Avi Kivity8f5d5492009-05-31 18:41:29 +03002888{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002889 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2890
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002891 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002892 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
2893 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
2894 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
2895 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002896 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002897
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002898 kvm_register_mark_dirty(vcpu, VCPU_EXREG_PDPTR);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002899}
2900
Sheng Yang14394422008-04-28 12:24:45 +08002901static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
2902 unsigned long cr0,
2903 struct kvm_vcpu *vcpu)
2904{
Sean Christopherson2183f562019-05-07 12:17:56 -07002905 struct vcpu_vmx *vmx = to_vmx(vcpu);
2906
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002907 if (!kvm_register_is_available(vcpu, VCPU_EXREG_CR3))
Sean Christopherson34059c22019-09-27 14:45:23 -07002908 vmx_cache_reg(vcpu, VCPU_EXREG_CR3);
Sheng Yang14394422008-04-28 12:24:45 +08002909 if (!(cr0 & X86_CR0_PG)) {
2910 /* From paging/starting to nonpaging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002911 exec_controls_setbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2912 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002913 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002914 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002915 } else if (!is_paging(vcpu)) {
2916 /* From nonpaging to paging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002917 exec_controls_clearbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2918 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002919 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002920 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002921 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08002922
2923 if (!(cr0 & X86_CR0_WP))
2924 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08002925}
2926
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002927void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002928{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002929 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002930 unsigned long hw_cr0;
2931
Sean Christopherson3de63472018-07-13 08:42:30 -07002932 hw_cr0 = (cr0 & ~KVM_VM_CR0_ALWAYS_OFF);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002933 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02002934 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02002935 else {
Gleb Natapov50378782013-02-04 16:00:28 +02002936 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08002937
Gleb Natapov218e7632013-01-21 15:36:45 +02002938 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
2939 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002940
Gleb Natapov218e7632013-01-21 15:36:45 +02002941 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
2942 enter_rmode(vcpu);
2943 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002944
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002945#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02002946 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10002947 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002948 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10002949 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002950 exit_lmode(vcpu);
2951 }
2952#endif
2953
Sean Christophersonb4d18512018-03-05 12:04:40 -08002954 if (enable_ept && !enable_unrestricted_guest)
Sheng Yang14394422008-04-28 12:24:45 +08002955 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
2956
Avi Kivity6aa8b732006-12-10 02:21:36 -08002957 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08002958 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002959 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02002960
2961 /* depends on vcpu->arch.cr0 to be set to a new value */
2962 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002963}
2964
Yu Zhang855feb62017-08-24 20:27:55 +08002965static int get_ept_level(struct kvm_vcpu *vcpu)
2966{
2967 if (cpu_has_vmx_ept_5levels() && (cpuid_maxphyaddr(vcpu) > 48))
2968 return 5;
2969 return 4;
2970}
2971
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002972u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08002973{
Yu Zhang855feb62017-08-24 20:27:55 +08002974 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08002975
Yu Zhang855feb62017-08-24 20:27:55 +08002976 eptp |= (get_ept_level(vcpu) == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08002977
Peter Feiner995f00a2017-06-30 17:26:32 -07002978 if (enable_ept_ad_bits &&
2979 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02002980 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08002981 eptp |= (root_hpa & PAGE_MASK);
2982
2983 return eptp;
2984}
2985
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002986void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002987{
Tianyu Lan877ad952018-07-19 08:40:23 +00002988 struct kvm *kvm = vcpu->kvm;
Sean Christopherson04f11ef2019-09-27 14:45:16 -07002989 bool update_guest_cr3 = true;
Sheng Yang14394422008-04-28 12:24:45 +08002990 unsigned long guest_cr3;
2991 u64 eptp;
2992
2993 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02002994 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07002995 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08002996 vmcs_write64(EPT_POINTER, eptp);
Tianyu Lan877ad952018-07-19 08:40:23 +00002997
2998 if (kvm_x86_ops->tlb_remote_flush) {
2999 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
3000 to_vmx(vcpu)->ept_pointer = eptp;
3001 to_kvm_vmx(kvm)->ept_pointers_match
3002 = EPT_POINTERS_CHECK;
3003 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
3004 }
3005
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003006 /* Loading vmcs02.GUEST_CR3 is handled by nested VM-Enter. */
3007 if (is_guest_mode(vcpu))
3008 update_guest_cr3 = false;
Sean Christophersonb17b7432019-09-27 14:45:17 -07003009 else if (!enable_unrestricted_guest && !is_paging(vcpu))
Tianyu Lan877ad952018-07-19 08:40:23 +00003010 guest_cr3 = to_kvm_vmx(kvm)->ept_identity_map_addr;
Sean Christophersonb17b7432019-09-27 14:45:17 -07003011 else if (test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3012 guest_cr3 = vcpu->arch.cr3;
3013 else /* vmcs01.GUEST_CR3 is already up-to-date. */
3014 update_guest_cr3 = false;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02003015 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003016 }
3017
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003018 if (update_guest_cr3)
3019 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003020}
3021
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003022int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003023{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003024 struct vcpu_vmx *vmx = to_vmx(vcpu);
Ben Serebrin085e68e2015-04-16 11:58:05 -07003025 /*
3026 * Pass through host's Machine Check Enable value to hw_cr4, which
3027 * is in force while we are in guest mode. Do not let guests control
3028 * this bit, even if host CR4.MCE == 0.
3029 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003030 unsigned long hw_cr4;
3031
3032 hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
3033 if (enable_unrestricted_guest)
3034 hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003035 else if (vmx->rmode.vm86_active)
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003036 hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
3037 else
3038 hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003039
Sean Christopherson64f7a112018-04-30 10:01:06 -07003040 if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
3041 if (cr4 & X86_CR4_UMIP) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003042 secondary_exec_controls_setbit(vmx, SECONDARY_EXEC_DESC);
Sean Christopherson64f7a112018-04-30 10:01:06 -07003043 hw_cr4 &= ~X86_CR4_UMIP;
3044 } else if (!is_guest_mode(vcpu) ||
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003045 !nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC)) {
3046 secondary_exec_controls_clearbit(vmx, SECONDARY_EXEC_DESC);
3047 }
Sean Christopherson64f7a112018-04-30 10:01:06 -07003048 }
Paolo Bonzini0367f202016-07-12 10:44:55 +02003049
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003050 if (cr4 & X86_CR4_VMXE) {
3051 /*
3052 * To use VMXON (and later other VMX instructions), a guest
3053 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3054 * So basically the check on whether to allow nested VMX
Paolo Bonzini5bea5122018-09-18 15:19:17 +02003055 * is here. We operate under the default treatment of SMM,
3056 * so VMX cannot be enabled under SMM.
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003057 */
Paolo Bonzini5bea5122018-09-18 15:19:17 +02003058 if (!nested_vmx_allowed(vcpu) || is_smm(vcpu))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003059 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003060 }
David Matlack38991522016-11-29 18:14:08 -08003061
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003062 if (vmx->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003063 return 1;
3064
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003065 vcpu->arch.cr4 = cr4;
Sheng Yang14394422008-04-28 12:24:45 +08003066
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003067 if (!enable_unrestricted_guest) {
3068 if (enable_ept) {
3069 if (!is_paging(vcpu)) {
3070 hw_cr4 &= ~X86_CR4_PAE;
3071 hw_cr4 |= X86_CR4_PSE;
3072 } else if (!(cr4 & X86_CR4_PAE)) {
3073 hw_cr4 &= ~X86_CR4_PAE;
3074 }
3075 }
3076
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003077 /*
Huaitong Handdba2622016-03-22 16:51:15 +08003078 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
3079 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
3080 * to be manually disabled when guest switches to non-paging
3081 * mode.
3082 *
3083 * If !enable_unrestricted_guest, the CPU is always running
3084 * with CR0.PG=1 and CR4 needs to be modified.
3085 * If enable_unrestricted_guest, the CPU automatically
3086 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003087 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003088 if (!is_paging(vcpu))
3089 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
3090 }
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003091
Sheng Yang14394422008-04-28 12:24:45 +08003092 vmcs_writel(CR4_READ_SHADOW, cr4);
3093 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003094 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003095}
3096
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003097void vmx_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003098{
Avi Kivitya9179492011-01-03 14:28:52 +02003099 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003100 u32 ar;
3101
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003102 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003103 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003104 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003105 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003106 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003107 var->base = vmx_read_guest_seg_base(vmx, seg);
3108 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3109 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003110 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003111 var->base = vmx_read_guest_seg_base(vmx, seg);
3112 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3113 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3114 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003115 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003116 var->type = ar & 15;
3117 var->s = (ar >> 4) & 1;
3118 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003119 /*
3120 * Some userspaces do not preserve unusable property. Since usable
3121 * segment has to be present according to VMX spec we can use present
3122 * property to amend userspace bug by making unusable segment always
3123 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3124 * segment as unusable.
3125 */
3126 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003127 var->avl = (ar >> 12) & 1;
3128 var->l = (ar >> 13) & 1;
3129 var->db = (ar >> 14) & 1;
3130 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003131}
3132
Avi Kivitya9179492011-01-03 14:28:52 +02003133static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3134{
Avi Kivitya9179492011-01-03 14:28:52 +02003135 struct kvm_segment s;
3136
3137 if (to_vmx(vcpu)->rmode.vm86_active) {
3138 vmx_get_segment(vcpu, &s, seg);
3139 return s.base;
3140 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003141 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003142}
3143
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003144int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003145{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003146 struct vcpu_vmx *vmx = to_vmx(vcpu);
3147
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003148 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003149 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003150 else {
3151 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003152 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003153 }
Avi Kivity69c73022011-03-07 15:26:44 +02003154}
3155
Avi Kivity653e3102007-05-07 10:55:37 +03003156static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003157{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003158 u32 ar;
3159
Avi Kivityf0495f92012-06-07 17:06:10 +03003160 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003161 ar = 1 << 16;
3162 else {
3163 ar = var->type & 15;
3164 ar |= (var->s & 1) << 4;
3165 ar |= (var->dpl & 3) << 5;
3166 ar |= (var->present & 1) << 7;
3167 ar |= (var->avl & 1) << 12;
3168 ar |= (var->l & 1) << 13;
3169 ar |= (var->db & 1) << 14;
3170 ar |= (var->g & 1) << 15;
3171 }
Avi Kivity653e3102007-05-07 10:55:37 +03003172
3173 return ar;
3174}
3175
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003176void vmx_set_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity653e3102007-05-07 10:55:37 +03003177{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003178 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003179 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003180
Avi Kivity2fb92db2011-04-27 19:42:18 +03003181 vmx_segment_cache_clear(vmx);
3182
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003183 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3184 vmx->rmode.segs[seg] = *var;
3185 if (seg == VCPU_SREG_TR)
3186 vmcs_write16(sf->selector, var->selector);
3187 else if (var->s)
3188 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003189 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003190 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003191
Avi Kivity653e3102007-05-07 10:55:37 +03003192 vmcs_writel(sf->base, var->base);
3193 vmcs_write32(sf->limit, var->limit);
3194 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003195
3196 /*
3197 * Fix the "Accessed" bit in AR field of segment registers for older
3198 * qemu binaries.
3199 * IA32 arch specifies that at the time of processor reset the
3200 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003201 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003202 * state vmexit when "unrestricted guest" mode is turned on.
3203 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3204 * tree. Newer qemu binaries with that qemu fix would not need this
3205 * kvm hack.
3206 */
3207 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003208 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003209
Gleb Natapovf924d662012-12-12 19:10:55 +02003210 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003211
3212out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01003213 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003214}
3215
Avi Kivity6aa8b732006-12-10 02:21:36 -08003216static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3217{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003218 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003219
3220 *db = (ar >> 14) & 1;
3221 *l = (ar >> 13) & 1;
3222}
3223
Gleb Natapov89a27f42010-02-16 10:51:48 +02003224static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003225{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003226 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3227 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003228}
3229
Gleb Natapov89a27f42010-02-16 10:51:48 +02003230static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003231{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003232 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3233 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003234}
3235
Gleb Natapov89a27f42010-02-16 10:51:48 +02003236static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003237{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003238 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3239 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003240}
3241
Gleb Natapov89a27f42010-02-16 10:51:48 +02003242static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003243{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003244 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3245 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003246}
3247
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003248static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3249{
3250 struct kvm_segment var;
3251 u32 ar;
3252
3253 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003254 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003255 if (seg == VCPU_SREG_CS)
3256 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003257 ar = vmx_segment_access_rights(&var);
3258
3259 if (var.base != (var.selector << 4))
3260 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003261 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003262 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003263 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003264 return false;
3265
3266 return true;
3267}
3268
3269static bool code_segment_valid(struct kvm_vcpu *vcpu)
3270{
3271 struct kvm_segment cs;
3272 unsigned int cs_rpl;
3273
3274 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003275 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003276
Avi Kivity1872a3f2009-01-04 23:26:52 +02003277 if (cs.unusable)
3278 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003279 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003280 return false;
3281 if (!cs.s)
3282 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003283 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003284 if (cs.dpl > cs_rpl)
3285 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003286 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003287 if (cs.dpl != cs_rpl)
3288 return false;
3289 }
3290 if (!cs.present)
3291 return false;
3292
3293 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3294 return true;
3295}
3296
3297static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3298{
3299 struct kvm_segment ss;
3300 unsigned int ss_rpl;
3301
3302 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003303 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003304
Avi Kivity1872a3f2009-01-04 23:26:52 +02003305 if (ss.unusable)
3306 return true;
3307 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003308 return false;
3309 if (!ss.s)
3310 return false;
3311 if (ss.dpl != ss_rpl) /* DPL != RPL */
3312 return false;
3313 if (!ss.present)
3314 return false;
3315
3316 return true;
3317}
3318
3319static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3320{
3321 struct kvm_segment var;
3322 unsigned int rpl;
3323
3324 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03003325 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003326
Avi Kivity1872a3f2009-01-04 23:26:52 +02003327 if (var.unusable)
3328 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003329 if (!var.s)
3330 return false;
3331 if (!var.present)
3332 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003333 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003334 if (var.dpl < rpl) /* DPL < RPL */
3335 return false;
3336 }
3337
3338 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3339 * rights flags
3340 */
3341 return true;
3342}
3343
3344static bool tr_valid(struct kvm_vcpu *vcpu)
3345{
3346 struct kvm_segment tr;
3347
3348 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3349
Avi Kivity1872a3f2009-01-04 23:26:52 +02003350 if (tr.unusable)
3351 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03003352 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003353 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003354 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003355 return false;
3356 if (!tr.present)
3357 return false;
3358
3359 return true;
3360}
3361
3362static bool ldtr_valid(struct kvm_vcpu *vcpu)
3363{
3364 struct kvm_segment ldtr;
3365
3366 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3367
Avi Kivity1872a3f2009-01-04 23:26:52 +02003368 if (ldtr.unusable)
3369 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03003370 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003371 return false;
3372 if (ldtr.type != 2)
3373 return false;
3374 if (!ldtr.present)
3375 return false;
3376
3377 return true;
3378}
3379
3380static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3381{
3382 struct kvm_segment cs, ss;
3383
3384 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3385 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3386
Nadav Amitb32a9912015-03-29 16:33:04 +03003387 return ((cs.selector & SEGMENT_RPL_MASK) ==
3388 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003389}
3390
3391/*
3392 * Check if guest state is valid. Returns true if valid, false if
3393 * not.
3394 * We assume that registers are always usable
3395 */
3396static bool guest_state_valid(struct kvm_vcpu *vcpu)
3397{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003398 if (enable_unrestricted_guest)
3399 return true;
3400
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003401 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003402 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003403 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3404 return false;
3405 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3406 return false;
3407 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3408 return false;
3409 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3410 return false;
3411 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3412 return false;
3413 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3414 return false;
3415 } else {
3416 /* protected mode guest state checks */
3417 if (!cs_ss_rpl_check(vcpu))
3418 return false;
3419 if (!code_segment_valid(vcpu))
3420 return false;
3421 if (!stack_segment_valid(vcpu))
3422 return false;
3423 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3424 return false;
3425 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3426 return false;
3427 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3428 return false;
3429 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3430 return false;
3431 if (!tr_valid(vcpu))
3432 return false;
3433 if (!ldtr_valid(vcpu))
3434 return false;
3435 }
3436 /* TODO:
3437 * - Add checks on RIP
3438 * - Add checks on RFLAGS
3439 */
3440
3441 return true;
3442}
3443
Mike Dayd77c26f2007-10-08 09:02:08 -04003444static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003445{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003446 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003447 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003448 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003449
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003450 idx = srcu_read_lock(&kvm->srcu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003451 fn = to_kvm_vmx(kvm)->tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003452 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3453 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003454 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003455 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003456 r = kvm_write_guest_page(kvm, fn++, &data,
3457 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003458 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003459 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003460 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3461 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003462 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003463 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3464 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003465 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003466 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003467 r = kvm_write_guest_page(kvm, fn, &data,
3468 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3469 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003470out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003471 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003472 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003473}
3474
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003475static int init_rmode_identity_map(struct kvm *kvm)
3476{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003477 struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08003478 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08003479 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003480 u32 tmp;
3481
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003482 /* Protect kvm_vmx->ept_identity_pagetable_done. */
Tang Chena255d472014-09-16 18:41:58 +08003483 mutex_lock(&kvm->slots_lock);
3484
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003485 if (likely(kvm_vmx->ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08003486 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08003487
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003488 if (!kvm_vmx->ept_identity_map_addr)
3489 kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
3490 identity_map_pfn = kvm_vmx->ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08003491
David Hildenbrandd8a6e362017-08-24 20:51:34 +02003492 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003493 kvm_vmx->ept_identity_map_addr, PAGE_SIZE);
Tang Chenf51770e2014-09-16 18:41:59 +08003494 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08003495 goto out2;
3496
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003497 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003498 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3499 if (r < 0)
3500 goto out;
3501 /* Set up identity-mapping pagetable for EPT in real mode */
3502 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3503 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3504 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3505 r = kvm_write_guest_page(kvm, identity_map_pfn,
3506 &tmp, i * sizeof(tmp), sizeof(tmp));
3507 if (r < 0)
3508 goto out;
3509 }
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003510 kvm_vmx->ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08003511
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003512out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003513 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08003514
3515out2:
3516 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08003517 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003518}
3519
Avi Kivity6aa8b732006-12-10 02:21:36 -08003520static void seg_setup(int seg)
3521{
Mathias Krause772e0312012-08-30 01:30:19 +02003522 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003523 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003524
3525 vmcs_write16(sf->selector, 0);
3526 vmcs_writel(sf->base, 0);
3527 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003528 ar = 0x93;
3529 if (seg == VCPU_SREG_CS)
3530 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003531
3532 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003533}
3534
Sheng Yangf78e0e22007-10-29 09:40:42 +08003535static int alloc_apic_access_page(struct kvm *kvm)
3536{
Xiao Guangrong44841412012-09-07 14:14:20 +08003537 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003538 int r = 0;
3539
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003540 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08003541 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003542 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02003543 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
3544 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003545 if (r)
3546 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003547
Tang Chen73a6d942014-09-11 13:38:00 +08003548 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08003549 if (is_error_page(page)) {
3550 r = -EFAULT;
3551 goto out;
3552 }
3553
Tang Chenc24ae0d2014-09-24 15:57:58 +08003554 /*
3555 * Do not pin the page in memory, so that memory hot-unplug
3556 * is able to migrate it.
3557 */
3558 put_page(page);
3559 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003560out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003561 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003562 return r;
3563}
3564
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003565int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003566{
3567 int vpid;
3568
Avi Kivity919818a2009-03-23 18:01:29 +02003569 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08003570 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003571 spin_lock(&vmx_vpid_lock);
3572 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003573 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003574 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003575 else
3576 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003577 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003578 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003579}
3580
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003581void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003582{
Wanpeng Li991e7a02015-09-16 17:30:05 +08003583 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003584 return;
3585 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003586 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003587 spin_unlock(&vmx_vpid_lock);
3588}
3589
Yi Wang1e4329ee2018-11-08 11:22:21 +08003590static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003591 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08003592{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003593 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003594
3595 if (!cpu_has_vmx_msr_bitmap())
3596 return;
3597
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003598 if (static_branch_unlikely(&enable_evmcs))
3599 evmcs_touch_msr_bitmap();
3600
Sheng Yang25c5f222008-03-28 13:18:56 +08003601 /*
3602 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3603 * have the write-low and read-high bitmap offsets the wrong way round.
3604 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3605 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003606 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08003607 if (type & MSR_TYPE_R)
3608 /* read-low */
3609 __clear_bit(msr, msr_bitmap + 0x000 / f);
3610
3611 if (type & MSR_TYPE_W)
3612 /* write-low */
3613 __clear_bit(msr, msr_bitmap + 0x800 / f);
3614
Sheng Yang25c5f222008-03-28 13:18:56 +08003615 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3616 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08003617 if (type & MSR_TYPE_R)
3618 /* read-high */
3619 __clear_bit(msr, msr_bitmap + 0x400 / f);
3620
3621 if (type & MSR_TYPE_W)
3622 /* write-high */
3623 __clear_bit(msr, msr_bitmap + 0xc00 / f);
3624
3625 }
3626}
3627
Yi Wang1e4329ee2018-11-08 11:22:21 +08003628static __always_inline void vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003629 u32 msr, int type)
3630{
3631 int f = sizeof(unsigned long);
3632
3633 if (!cpu_has_vmx_msr_bitmap())
3634 return;
3635
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003636 if (static_branch_unlikely(&enable_evmcs))
3637 evmcs_touch_msr_bitmap();
3638
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003639 /*
3640 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3641 * have the write-low and read-high bitmap offsets the wrong way round.
3642 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3643 */
3644 if (msr <= 0x1fff) {
3645 if (type & MSR_TYPE_R)
3646 /* read-low */
3647 __set_bit(msr, msr_bitmap + 0x000 / f);
3648
3649 if (type & MSR_TYPE_W)
3650 /* write-low */
3651 __set_bit(msr, msr_bitmap + 0x800 / f);
3652
3653 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3654 msr &= 0x1fff;
3655 if (type & MSR_TYPE_R)
3656 /* read-high */
3657 __set_bit(msr, msr_bitmap + 0x400 / f);
3658
3659 if (type & MSR_TYPE_W)
3660 /* write-high */
3661 __set_bit(msr, msr_bitmap + 0xc00 / f);
3662
3663 }
3664}
3665
Yi Wang1e4329ee2018-11-08 11:22:21 +08003666static __always_inline void vmx_set_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003667 u32 msr, int type, bool value)
3668{
3669 if (value)
3670 vmx_enable_intercept_for_msr(msr_bitmap, msr, type);
3671 else
3672 vmx_disable_intercept_for_msr(msr_bitmap, msr, type);
3673}
3674
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003675static u8 vmx_msr_bitmap_mode(struct kvm_vcpu *vcpu)
Avi Kivity58972972009-02-24 22:26:47 +02003676{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003677 u8 mode = 0;
3678
3679 if (cpu_has_secondary_exec_ctrls() &&
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003680 (secondary_exec_controls_get(to_vmx(vcpu)) &
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003681 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
3682 mode |= MSR_BITMAP_MODE_X2APIC;
3683 if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
3684 mode |= MSR_BITMAP_MODE_X2APIC_APICV;
3685 }
3686
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003687 return mode;
Yang Zhang8d146952013-01-25 10:18:50 +08003688}
3689
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003690static void vmx_update_msr_bitmap_x2apic(unsigned long *msr_bitmap,
3691 u8 mode)
Yang Zhang8d146952013-01-25 10:18:50 +08003692{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003693 int msr;
3694
3695 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
3696 unsigned word = msr / BITS_PER_LONG;
3697 msr_bitmap[word] = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;
3698 msr_bitmap[word + (0x800 / sizeof(long))] = ~0;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08003699 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003700
3701 if (mode & MSR_BITMAP_MODE_X2APIC) {
3702 /*
3703 * TPR reads and writes can be virtualized even if virtual interrupt
3704 * delivery is not in use.
3705 */
3706 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW);
3707 if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
3708 vmx_enable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_R);
3709 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
3710 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
3711 }
3712 }
3713}
3714
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003715void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu)
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003716{
3717 struct vcpu_vmx *vmx = to_vmx(vcpu);
3718 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3719 u8 mode = vmx_msr_bitmap_mode(vcpu);
3720 u8 changed = mode ^ vmx->msr_bitmap_mode;
3721
3722 if (!changed)
3723 return;
3724
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003725 if (changed & (MSR_BITMAP_MODE_X2APIC | MSR_BITMAP_MODE_X2APIC_APICV))
3726 vmx_update_msr_bitmap_x2apic(msr_bitmap, mode);
3727
3728 vmx->msr_bitmap_mode = mode;
Avi Kivity58972972009-02-24 22:26:47 +02003729}
3730
Chao Pengb08c2892018-10-24 16:05:15 +08003731void pt_update_intercept_for_msr(struct vcpu_vmx *vmx)
3732{
3733 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3734 bool flag = !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
3735 u32 i;
3736
3737 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_STATUS,
3738 MSR_TYPE_RW, flag);
3739 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_BASE,
3740 MSR_TYPE_RW, flag);
3741 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_MASK,
3742 MSR_TYPE_RW, flag);
3743 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_CR3_MATCH,
3744 MSR_TYPE_RW, flag);
3745 for (i = 0; i < vmx->pt_desc.addr_range; i++) {
3746 vmx_set_intercept_for_msr(msr_bitmap,
3747 MSR_IA32_RTIT_ADDR0_A + i * 2, MSR_TYPE_RW, flag);
3748 vmx_set_intercept_for_msr(msr_bitmap,
3749 MSR_IA32_RTIT_ADDR0_B + i * 2, MSR_TYPE_RW, flag);
3750 }
3751}
3752
Suthikulpanit, Suravee2cf9af02019-09-13 19:00:49 +00003753static bool vmx_get_enable_apicv(struct kvm *kvm)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02003754{
Andrey Smetanind62caab2015-11-10 15:36:33 +03003755 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02003756}
3757
Liran Alone6c67d82018-09-04 10:56:52 +03003758static bool vmx_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
3759{
3760 struct vcpu_vmx *vmx = to_vmx(vcpu);
3761 void *vapic_page;
3762 u32 vppr;
3763 int rvi;
3764
3765 if (WARN_ON_ONCE(!is_guest_mode(vcpu)) ||
3766 !nested_cpu_has_vid(get_vmcs12(vcpu)) ||
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003767 WARN_ON_ONCE(!vmx->nested.virtual_apic_map.gfn))
Liran Alone6c67d82018-09-04 10:56:52 +03003768 return false;
3769
Paolo Bonzini7e712682018-10-03 13:44:26 +02003770 rvi = vmx_get_rvi();
Liran Alone6c67d82018-09-04 10:56:52 +03003771
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003772 vapic_page = vmx->nested.virtual_apic_map.hva;
Liran Alone6c67d82018-09-04 10:56:52 +03003773 vppr = *((u32 *)(vapic_page + APIC_PROCPRI));
Liran Alone6c67d82018-09-04 10:56:52 +03003774
3775 return ((rvi & 0xf0) > (vppr & 0xf0));
3776}
3777
Wincy Van06a55242017-04-28 13:13:59 +08003778static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
3779 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003780{
3781#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08003782 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
3783
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003784 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08003785 /*
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003786 * The vector of interrupt to be delivered to vcpu had
3787 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08003788 *
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003789 * Following cases will be reached in this block, and
3790 * we always send a notification event in all cases as
3791 * explained below.
3792 *
3793 * Case 1: vcpu keeps in non-root mode. Sending a
3794 * notification event posts the interrupt to vcpu.
3795 *
3796 * Case 2: vcpu exits to root mode and is still
3797 * runnable. PIR will be synced to vIRR before the
3798 * next vcpu entry. Sending a notification event in
3799 * this case has no effect, as vcpu is not in root
3800 * mode.
3801 *
3802 * Case 3: vcpu exits to root mode and is blocked.
3803 * vcpu_block() has already synced PIR to vIRR and
3804 * never blocks vcpu if vIRR is not cleared. Therefore,
3805 * a blocked vcpu here does not wait for any requested
3806 * interrupts in PIR, and sending a notification event
3807 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08003808 */
Feng Wu28b835d2015-09-18 22:29:54 +08003809
Wincy Van06a55242017-04-28 13:13:59 +08003810 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003811 return true;
3812 }
3813#endif
3814 return false;
3815}
3816
Wincy Van705699a2015-02-03 23:58:17 +08003817static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
3818 int vector)
3819{
3820 struct vcpu_vmx *vmx = to_vmx(vcpu);
3821
3822 if (is_guest_mode(vcpu) &&
3823 vector == vmx->nested.posted_intr_nv) {
Wincy Van705699a2015-02-03 23:58:17 +08003824 /*
3825 * If a posted intr is not recognized by hardware,
3826 * we will accomplish it in the next vmentry.
3827 */
3828 vmx->nested.pi_pending = true;
3829 kvm_make_request(KVM_REQ_EVENT, vcpu);
Liran Alon6b697712017-11-09 20:27:20 +02003830 /* the PIR and ON have been set by L1. */
3831 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
3832 kvm_vcpu_kick(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08003833 return 0;
3834 }
3835 return -1;
3836}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003837/*
Yang Zhanga20ed542013-04-11 19:25:15 +08003838 * Send interrupt to vcpu via posted interrupt way.
3839 * 1. If target vcpu is running(non-root mode), send posted interrupt
3840 * notification to vcpu and hardware will sync PIR to vIRR atomically.
3841 * 2. If target vcpu isn't running(root mode), kick it to pick up the
3842 * interrupt from PIR in next vmentry.
3843 */
3844static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
3845{
3846 struct vcpu_vmx *vmx = to_vmx(vcpu);
3847 int r;
3848
Wincy Van705699a2015-02-03 23:58:17 +08003849 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
3850 if (!r)
3851 return;
3852
Yang Zhanga20ed542013-04-11 19:25:15 +08003853 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
3854 return;
3855
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003856 /* If a previous notification has sent the IPI, nothing to do. */
3857 if (pi_test_and_set_on(&vmx->pi_desc))
3858 return;
3859
Wincy Van06a55242017-04-28 13:13:59 +08003860 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08003861 kvm_vcpu_kick(vcpu);
3862}
3863
Avi Kivity6aa8b732006-12-10 02:21:36 -08003864/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003865 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
3866 * will not change in the lifetime of the guest.
3867 * Note that host-state that does change is set elsewhere. E.g., host-state
3868 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
3869 */
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003870void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003871{
3872 u32 low32, high32;
3873 unsigned long tmpl;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003874 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003875
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07003876 cr0 = read_cr0();
3877 WARN_ON(cr0 & X86_CR0_TS);
3878 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003879
3880 /*
3881 * Save the most likely value for this task's CR3 in the VMCS.
3882 * We can't use __get_current_cr3_fast() because we're not atomic.
3883 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07003884 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003885 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003886 vmx->loaded_vmcs->host_state.cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003887
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003888 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003889 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003890 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003891 vmx->loaded_vmcs->host_state.cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003892
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003893 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003894#ifdef CONFIG_X86_64
3895 /*
3896 * Load null selectors, so we can avoid reloading them in
Sean Christopherson6d6095b2018-07-23 12:32:44 -07003897 * vmx_prepare_switch_to_host(), in case userspace uses
3898 * the null selectors too (the expected case).
Avi Kivityb2da15a2012-05-13 19:53:24 +03003899 */
3900 vmcs_write16(HOST_DS_SELECTOR, 0);
3901 vmcs_write16(HOST_ES_SELECTOR, 0);
3902#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003903 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3904 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003905#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003906 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3907 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
3908
Sean Christopherson23420802019-04-19 22:50:57 -07003909 vmcs_writel(HOST_IDTR_BASE, host_idt_base); /* 22.2.4 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003910
Sean Christopherson453eafb2018-12-20 12:25:17 -08003911 vmcs_writel(HOST_RIP, (unsigned long)vmx_vmexit); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003912
3913 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
3914 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
3915 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
3916 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
3917
3918 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
3919 rdmsr(MSR_IA32_CR_PAT, low32, high32);
3920 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
3921 }
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003922
Sean Christophersonc73da3f2018-12-03 13:53:00 -08003923 if (cpu_has_load_ia32_efer())
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003924 vmcs_write64(HOST_IA32_EFER, host_efer);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003925}
3926
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003927void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003928{
3929 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
3930 if (enable_ept)
3931 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03003932 if (is_guest_mode(&vmx->vcpu))
3933 vmx->vcpu.arch.cr4_guest_owned_bits &=
3934 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003935 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
3936}
3937
Sean Christophersonc075c3e2019-05-07 12:17:53 -07003938u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
Yang Zhang01e439b2013-04-11 19:25:12 +08003939{
3940 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
3941
Andrey Smetanind62caab2015-11-10 15:36:33 +03003942 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08003943 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01003944
3945 if (!enable_vnmi)
3946 pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;
3947
Sean Christopherson804939e2019-05-07 12:18:05 -07003948 if (!enable_preemption_timer)
3949 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
3950
Yang Zhang01e439b2013-04-11 19:25:12 +08003951 return pin_based_exec_ctrl;
3952}
3953
Andrey Smetanind62caab2015-11-10 15:36:33 +03003954static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
3955{
3956 struct vcpu_vmx *vmx = to_vmx(vcpu);
3957
Sean Christophersonc5f2c762019-05-07 12:17:55 -07003958 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03003959 if (cpu_has_secondary_exec_ctrls()) {
3960 if (kvm_vcpu_apicv_active(vcpu))
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003961 secondary_exec_controls_setbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03003962 SECONDARY_EXEC_APIC_REGISTER_VIRT |
3963 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3964 else
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003965 secondary_exec_controls_clearbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03003966 SECONDARY_EXEC_APIC_REGISTER_VIRT |
3967 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3968 }
3969
3970 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003971 vmx_update_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03003972}
3973
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08003974u32 vmx_exec_control(struct vcpu_vmx *vmx)
3975{
3976 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
3977
3978 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
3979 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
3980
3981 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
3982 exec_control &= ~CPU_BASED_TPR_SHADOW;
3983#ifdef CONFIG_X86_64
3984 exec_control |= CPU_BASED_CR8_STORE_EXITING |
3985 CPU_BASED_CR8_LOAD_EXITING;
3986#endif
3987 }
3988 if (!enable_ept)
3989 exec_control |= CPU_BASED_CR3_STORE_EXITING |
3990 CPU_BASED_CR3_LOAD_EXITING |
3991 CPU_BASED_INVLPG_EXITING;
3992 if (kvm_mwait_in_guest(vmx->vcpu.kvm))
3993 exec_control &= ~(CPU_BASED_MWAIT_EXITING |
3994 CPU_BASED_MONITOR_EXITING);
3995 if (kvm_hlt_in_guest(vmx->vcpu.kvm))
3996 exec_control &= ~CPU_BASED_HLT_EXITING;
3997 return exec_control;
3998}
3999
4000
Paolo Bonzini80154d72017-08-24 13:55:35 +02004001static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004002{
Paolo Bonzini80154d72017-08-24 13:55:35 +02004003 struct kvm_vcpu *vcpu = &vmx->vcpu;
4004
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004005 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004006
Chao Pengf99e3da2018-10-24 16:05:10 +08004007 if (pt_mode == PT_MODE_SYSTEM)
4008 exec_control &= ~(SECONDARY_EXEC_PT_USE_GPA | SECONDARY_EXEC_PT_CONCEAL_VMX);
Paolo Bonzini80154d72017-08-24 13:55:35 +02004009 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004010 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4011 if (vmx->vpid == 0)
4012 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4013 if (!enable_ept) {
4014 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4015 enable_unrestricted_guest = 0;
4016 }
4017 if (!enable_unrestricted_guest)
4018 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
Wanpeng Lib31c1142018-03-12 04:53:04 -07004019 if (kvm_pause_in_guest(vmx->vcpu.kvm))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004020 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02004021 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004022 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4023 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004024 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004025
4026 /* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
4027 * in vmx_set_cr4. */
4028 exec_control &= ~SECONDARY_EXEC_DESC;
4029
Abel Gordonabc4fc52013-04-18 14:35:25 +03004030 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4031 (handle_vmptrld).
4032 We can NOT enable shadow_vmcs here because we don't have yet
4033 a current VMCS12
4034 */
4035 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08004036
4037 if (!enable_pml)
4038 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08004039
Paolo Bonzini3db13482017-08-24 14:48:03 +02004040 if (vmx_xsaves_supported()) {
4041 /* Exposing XSAVES only when XSAVE is exposed */
4042 bool xsaves_enabled =
4043 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
4044 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
4045
Aaron Lewis72041602019-10-21 16:30:20 -07004046 vcpu->arch.xsaves_enabled = xsaves_enabled;
4047
Paolo Bonzini3db13482017-08-24 14:48:03 +02004048 if (!xsaves_enabled)
4049 exec_control &= ~SECONDARY_EXEC_XSAVES;
4050
4051 if (nested) {
4052 if (xsaves_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004053 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini3db13482017-08-24 14:48:03 +02004054 SECONDARY_EXEC_XSAVES;
4055 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004056 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini3db13482017-08-24 14:48:03 +02004057 ~SECONDARY_EXEC_XSAVES;
4058 }
4059 }
4060
Paolo Bonzini80154d72017-08-24 13:55:35 +02004061 if (vmx_rdtscp_supported()) {
4062 bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
4063 if (!rdtscp_enabled)
4064 exec_control &= ~SECONDARY_EXEC_RDTSCP;
4065
4066 if (nested) {
4067 if (rdtscp_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004068 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004069 SECONDARY_EXEC_RDTSCP;
4070 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004071 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004072 ~SECONDARY_EXEC_RDTSCP;
4073 }
4074 }
4075
4076 if (vmx_invpcid_supported()) {
4077 /* Exposing INVPCID only when PCID is exposed */
4078 bool invpcid_enabled =
4079 guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
4080 guest_cpuid_has(vcpu, X86_FEATURE_PCID);
4081
4082 if (!invpcid_enabled) {
4083 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
4084 guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
4085 }
4086
4087 if (nested) {
4088 if (invpcid_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004089 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004090 SECONDARY_EXEC_ENABLE_INVPCID;
4091 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004092 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004093 ~SECONDARY_EXEC_ENABLE_INVPCID;
4094 }
4095 }
4096
Jim Mattson45ec3682017-08-23 16:32:04 -07004097 if (vmx_rdrand_supported()) {
4098 bool rdrand_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDRAND);
4099 if (rdrand_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004100 exec_control &= ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004101
4102 if (nested) {
4103 if (rdrand_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004104 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004105 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004106 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004107 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004108 ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004109 }
4110 }
4111
Jim Mattson75f4fc82017-08-23 16:32:03 -07004112 if (vmx_rdseed_supported()) {
4113 bool rdseed_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDSEED);
4114 if (rdseed_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004115 exec_control &= ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004116
4117 if (nested) {
4118 if (rdseed_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004119 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004120 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004121 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004122 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004123 ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004124 }
4125 }
4126
Tao Xue69e72fa2019-07-16 14:55:49 +08004127 if (vmx_waitpkg_supported()) {
4128 bool waitpkg_enabled =
4129 guest_cpuid_has(vcpu, X86_FEATURE_WAITPKG);
4130
4131 if (!waitpkg_enabled)
4132 exec_control &= ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4133
4134 if (nested) {
4135 if (waitpkg_enabled)
4136 vmx->nested.msrs.secondary_ctls_high |=
4137 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4138 else
4139 vmx->nested.msrs.secondary_ctls_high &=
4140 ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4141 }
4142 }
4143
Paolo Bonzini80154d72017-08-24 13:55:35 +02004144 vmx->secondary_exec_control = exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004145}
4146
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004147static void ept_set_mmio_spte_mask(void)
4148{
4149 /*
4150 * EPT Misconfigurations can be generated if the value of bits 2:0
4151 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004152 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07004153 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
Sean Christopherson4af77152019-08-01 13:35:22 -07004154 VMX_EPT_MISCONFIG_WX_VALUE, 0);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004155}
4156
Wanpeng Lif53cd632014-12-02 19:14:58 +08004157#define VMX_XSS_EXIT_BITMAP 0
Avi Kivity6aa8b732006-12-10 02:21:36 -08004158
Sean Christopherson944c3462018-12-03 13:53:09 -08004159/*
Xiaoyao Li1b842922019-10-20 17:11:01 +08004160 * Noting that the initialization of Guest-state Area of VMCS is in
4161 * vmx_vcpu_reset().
Sean Christopherson944c3462018-12-03 13:53:09 -08004162 */
Xiaoyao Li1b842922019-10-20 17:11:01 +08004163static void init_vmcs(struct vcpu_vmx *vmx)
Sean Christopherson944c3462018-12-03 13:53:09 -08004164{
Sean Christopherson944c3462018-12-03 13:53:09 -08004165 if (nested)
Xiaoyao Li1b842922019-10-20 17:11:01 +08004166 nested_vmx_set_vmcs_shadowing_bitmap();
Sean Christopherson944c3462018-12-03 13:53:09 -08004167
Sheng Yang25c5f222008-03-28 13:18:56 +08004168 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004169 vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
Sheng Yang25c5f222008-03-28 13:18:56 +08004170
Avi Kivity6aa8b732006-12-10 02:21:36 -08004171 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4172
Avi Kivity6aa8b732006-12-10 02:21:36 -08004173 /* Control */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004174 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004175
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004176 exec_controls_set(vmx, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004177
Dan Williamsdfa169b2016-06-02 11:17:24 -07004178 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004179 vmx_compute_secondary_exec_control(vmx);
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004180 secondary_exec_controls_set(vmx, vmx->secondary_exec_control);
Dan Williamsdfa169b2016-06-02 11:17:24 -07004181 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004182
Andrey Smetanind62caab2015-11-10 15:36:33 +03004183 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004184 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4185 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4186 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4187 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4188
4189 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004190
Li RongQing0bcf2612015-12-03 13:29:34 +08004191 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08004192 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004193 }
4194
Wanpeng Lib31c1142018-03-12 04:53:04 -07004195 if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004196 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004197 vmx->ple_window = ple_window;
4198 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004199 }
4200
Xiao Guangrongc3707952011-07-12 03:28:04 +08004201 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4202 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004203 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4204
Avi Kivity9581d442010-10-19 16:46:55 +02004205 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4206 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004207 vmx_set_constant_host_state(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004208 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4209 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004210
Bandan Das2a499e42017-08-03 15:54:41 -04004211 if (cpu_has_vmx_vmfunc())
4212 vmcs_write64(VM_FUNCTION_CONTROL, 0);
4213
Eddie Dong2cc51562007-05-21 07:28:09 +03004214 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4215 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004216 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
Eddie Dong2cc51562007-05-21 07:28:09 +03004217 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004218 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004219
Radim Krčmář74545702015-04-27 15:11:25 +02004220 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4221 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004222
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004223 vm_exit_controls_set(vmx, vmx_vmexit_ctrl());
Avi Kivity6aa8b732006-12-10 02:21:36 -08004224
4225 /* 22.2.1, 20.8.1 */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004226 vm_entry_controls_set(vmx, vmx_vmentry_ctrl());
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004227
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004228 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
4229 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
4230
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004231 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004232
Xiaoyao Li35fbe0d2019-10-20 17:10:58 +08004233 if (vmx->vpid != 0)
4234 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4235
Wanpeng Lif53cd632014-12-02 19:14:58 +08004236 if (vmx_xsaves_supported())
4237 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4238
Peter Feiner4e595162016-07-07 14:49:58 -07004239 if (enable_pml) {
Peter Feiner4e595162016-07-07 14:49:58 -07004240 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
4241 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
4242 }
Sean Christopherson0b665d32018-08-14 09:33:34 -07004243
4244 if (cpu_has_vmx_encls_vmexit())
4245 vmcs_write64(ENCLS_EXITING_BITMAP, -1ull);
Chao Peng2ef444f2018-10-24 16:05:12 +08004246
4247 if (pt_mode == PT_MODE_HOST_GUEST) {
4248 memset(&vmx->pt_desc, 0, sizeof(vmx->pt_desc));
4249 /* Bit[6~0] are forced to 1, writes are ignored. */
4250 vmx->pt_desc.guest.output_mask = 0x7F;
4251 vmcs_write64(GUEST_IA32_RTIT_CTL, 0);
4252 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004253}
4254
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004255static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004256{
4257 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004258 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004259 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004260
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004261 vmx->rmode.vm86_active = 0;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004262 vmx->spec_ctrl = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004263
Tao Xu6e3ba4a2019-07-16 14:55:50 +08004264 vmx->msr_ia32_umwait_control = 0;
4265
Wanpeng Li518e7b92018-02-28 14:03:31 +08004266 vcpu->arch.microcode_version = 0x100000000ULL;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004267 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Wanpeng Li95c06542019-09-05 14:26:28 +08004268 vmx->hv_deadline_tsc = -1;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004269 kvm_set_cr8(vcpu, 0);
4270
4271 if (!init_event) {
4272 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
4273 MSR_IA32_APICBASE_ENABLE;
4274 if (kvm_vcpu_is_reset_bsp(vcpu))
4275 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4276 apic_base_msr.host_initiated = true;
4277 kvm_set_apic_base(vcpu, &apic_base_msr);
4278 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004279
Avi Kivity2fb92db2011-04-27 19:42:18 +03004280 vmx_segment_cache_clear(vmx);
4281
Avi Kivity5706be02008-08-20 15:07:31 +03004282 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004283 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004284 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004285
4286 seg_setup(VCPU_SREG_DS);
4287 seg_setup(VCPU_SREG_ES);
4288 seg_setup(VCPU_SREG_FS);
4289 seg_setup(VCPU_SREG_GS);
4290 seg_setup(VCPU_SREG_SS);
4291
4292 vmcs_write16(GUEST_TR_SELECTOR, 0);
4293 vmcs_writel(GUEST_TR_BASE, 0);
4294 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4295 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4296
4297 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4298 vmcs_writel(GUEST_LDTR_BASE, 0);
4299 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4300 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4301
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004302 if (!init_event) {
4303 vmcs_write32(GUEST_SYSENTER_CS, 0);
4304 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4305 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4306 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4307 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004308
Wanpeng Lic37c2872017-11-20 14:52:21 -08004309 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
Jan Kiszka66450a22013-03-13 12:42:34 +01004310 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004311
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004312 vmcs_writel(GUEST_GDTR_BASE, 0);
4313 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4314
4315 vmcs_writel(GUEST_IDTR_BASE, 0);
4316 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4317
Anthony Liguori443381a2010-12-06 10:53:38 -06004318 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004319 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004320 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Wanpeng Lia554d202017-10-11 05:10:19 -07004321 if (kvm_mpx_supported())
4322 vmcs_write64(GUEST_BNDCFGS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004323
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004324 setup_msrs(vmx);
4325
Avi Kivity6aa8b732006-12-10 02:21:36 -08004326 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4327
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004328 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08004329 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004330 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08004331 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004332 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004333 vmcs_write32(TPR_THRESHOLD, 0);
4334 }
4335
Paolo Bonzinia73896c2014-11-02 07:54:30 +01004336 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004337
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004338 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004339 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06004340 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004341 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02004342 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004343
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004344 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004345
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004346 vpid_sync_context(vmx->vpid);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004347 if (init_event)
4348 vmx_clear_hlt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004349}
4350
Jan Kiszkac9a79532014-03-07 20:03:15 +01004351static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004352{
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08004353 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004354}
4355
Jan Kiszkac9a79532014-03-07 20:03:15 +01004356static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004357{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004358 if (!enable_vnmi ||
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004359 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01004360 enable_irq_window(vcpu);
4361 return;
4362 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004363
Xiaoyao Li4e2a0bc2019-12-06 16:45:25 +08004364 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004365}
4366
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004367static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004368{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004369 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004370 uint32_t intr;
4371 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004372
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004373 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004374
Avi Kivityfa89a812008-09-01 15:57:51 +03004375 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004376 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004377 int inc_eip = 0;
4378 if (vcpu->arch.interrupt.soft)
4379 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004380 kvm_inject_realmode_interrupt(vcpu, irq, inc_eip);
Eddie Dong85f455f2007-07-06 12:20:49 +03004381 return;
4382 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004383 intr = irq | INTR_INFO_VALID_MASK;
4384 if (vcpu->arch.interrupt.soft) {
4385 intr |= INTR_TYPE_SOFT_INTR;
4386 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4387 vmx->vcpu.arch.event_exit_inst_len);
4388 } else
4389 intr |= INTR_TYPE_EXT_INTR;
4390 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004391
4392 vmx_clear_hlt(vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004393}
4394
Sheng Yangf08864b2008-05-15 18:23:25 +08004395static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4396{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004397 struct vcpu_vmx *vmx = to_vmx(vcpu);
4398
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004399 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004400 /*
4401 * Tracking the NMI-blocked state in software is built upon
4402 * finding the next open IRQ window. This, in turn, depends on
4403 * well-behaving guests: They have to keep IRQs disabled at
4404 * least as long as the NMI handler runs. Otherwise we may
4405 * cause NMI nesting, maybe breaking the guest. But as this is
4406 * highly unlikely, we can live with the residual risk.
4407 */
4408 vmx->loaded_vmcs->soft_vnmi_blocked = 1;
4409 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4410 }
4411
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004412 ++vcpu->stat.nmi_injections;
4413 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004414
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004415 if (vmx->rmode.vm86_active) {
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004416 kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004417 return;
4418 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08004419
Sheng Yangf08864b2008-05-15 18:23:25 +08004420 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4421 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004422
4423 vmx_clear_hlt(vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08004424}
4425
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004426bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004427{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004428 struct vcpu_vmx *vmx = to_vmx(vcpu);
4429 bool masked;
4430
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004431 if (!enable_vnmi)
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004432 return vmx->loaded_vmcs->soft_vnmi_blocked;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004433 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02004434 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004435 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
4436 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4437 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004438}
4439
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004440void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004441{
4442 struct vcpu_vmx *vmx = to_vmx(vcpu);
4443
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004444 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004445 if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
4446 vmx->loaded_vmcs->soft_vnmi_blocked = masked;
4447 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4448 }
4449 } else {
4450 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4451 if (masked)
4452 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4453 GUEST_INTR_STATE_NMI);
4454 else
4455 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4456 GUEST_INTR_STATE_NMI);
4457 }
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004458}
4459
Jan Kiszka2505dc92013-04-14 12:12:47 +02004460static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
4461{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004462 if (to_vmx(vcpu)->nested.nested_run_pending)
4463 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004464
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004465 if (!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004466 to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
4467 return 0;
4468
Jan Kiszka2505dc92013-04-14 12:12:47 +02004469 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4470 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4471 | GUEST_INTR_STATE_NMI));
4472}
4473
Gleb Natapov78646122009-03-23 12:12:11 +02004474static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4475{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004476 return (!to_vmx(vcpu)->nested.nested_run_pending &&
4477 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03004478 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4479 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004480}
4481
Izik Eiduscbc94022007-10-25 00:29:55 +02004482static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4483{
4484 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02004485
Sean Christophersonf7eaeb02018-03-05 12:04:36 -08004486 if (enable_unrestricted_guest)
4487 return 0;
4488
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004489 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
4490 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02004491 if (ret)
4492 return ret;
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004493 to_kvm_vmx(kvm)->tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004494 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02004495}
4496
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004497static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
4498{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004499 to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004500 return 0;
4501}
4502
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004503static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004504{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004505 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004506 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004507 /*
4508 * Update instruction length as we may reinject the exception
4509 * from user space while in guest debugging mode.
4510 */
4511 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4512 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004513 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004514 return false;
4515 /* fall through */
4516 case DB_VECTOR:
4517 if (vcpu->guest_debug &
4518 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4519 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004520 /* fall through */
4521 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004522 case OF_VECTOR:
4523 case BR_VECTOR:
4524 case UD_VECTOR:
4525 case DF_VECTOR:
4526 case SS_VECTOR:
4527 case GP_VECTOR:
4528 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004529 return true;
4530 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004531 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004532 return false;
4533}
4534
4535static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4536 int vec, u32 err_code)
4537{
4538 /*
4539 * Instruction with address size override prefix opcode 0x67
4540 * Cause the #SS fault with 0 error code in VM86 mode.
4541 */
4542 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004543 if (kvm_emulate_instruction(vcpu, 0)) {
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004544 if (vcpu->arch.halt_request) {
4545 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06004546 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004547 }
4548 return 1;
4549 }
4550 return 0;
4551 }
4552
4553 /*
4554 * Forward all other exceptions that are valid in real mode.
4555 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4556 * the required debugging infrastructure rework.
4557 */
4558 kvm_queue_exception(vcpu, vec);
4559 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004560}
4561
Andi Kleena0861c02009-06-08 17:37:09 +08004562/*
4563 * Trigger machine check on the host. We assume all the MSRs are already set up
4564 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4565 * We pass a fake environment to the machine check handler because we want
4566 * the guest to be always treated like user space, no matter what context
4567 * it used internally.
4568 */
4569static void kvm_machine_check(void)
4570{
4571#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4572 struct pt_regs regs = {
4573 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4574 .flags = X86_EFLAGS_IF,
4575 };
4576
4577 do_machine_check(&regs, 0);
4578#endif
4579}
4580
Avi Kivity851ba692009-08-24 11:10:17 +03004581static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004582{
Sean Christopherson95b5a482019-04-19 22:50:59 -07004583 /* handled by vmx_vcpu_run() */
Andi Kleena0861c02009-06-08 17:37:09 +08004584 return 1;
4585}
4586
Sean Christopherson95b5a482019-04-19 22:50:59 -07004587static int handle_exception_nmi(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004588{
Avi Kivity1155f762007-11-22 11:30:47 +02004589 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004590 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004591 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004592 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004593 u32 vect_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004594
Avi Kivity1155f762007-11-22 11:30:47 +02004595 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004596 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004597
Paolo Bonzini2ea72032019-06-06 14:57:25 +02004598 if (is_machine_check(intr_info) || is_nmi(intr_info))
Sean Christopherson95b5a482019-04-19 22:50:59 -07004599 return 1; /* handled by handle_exception_nmi_irqoff() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004600
Wanpeng Li082d06e2018-04-03 16:28:48 -07004601 if (is_invalid_opcode(intr_info))
4602 return handle_ud(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004603
Avi Kivity6aa8b732006-12-10 02:21:36 -08004604 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004605 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004606 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004607
Liran Alon9e869482018-03-12 13:12:51 +02004608 if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
4609 WARN_ON_ONCE(!enable_vmware_backdoor);
Sean Christophersona6c6ed12019-08-27 14:40:30 -07004610
4611 /*
4612 * VMware backdoor emulation on #GP interception only handles
4613 * IN{S}, OUT{S}, and RDPMC, none of which generate a non-zero
4614 * error code on #GP.
4615 */
4616 if (error_code) {
4617 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
4618 return 1;
4619 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004620 return kvm_emulate_instruction(vcpu, EMULTYPE_VMWARE_GP);
Liran Alon9e869482018-03-12 13:12:51 +02004621 }
4622
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004623 /*
4624 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4625 * MMIO, it is better to report an internal error.
4626 * See the comments in vmx_handle_exit.
4627 */
4628 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4629 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4630 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4631 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004632 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004633 vcpu->run->internal.data[0] = vect_info;
4634 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004635 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004636 return 0;
4637 }
4638
Avi Kivity6aa8b732006-12-10 02:21:36 -08004639 if (is_page_fault(intr_info)) {
4640 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07004641 /* EPT won't cause page fault directly */
4642 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
Paolo Bonzinid0006532017-08-11 18:36:43 +02004643 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004644 }
4645
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004646 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004647
4648 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4649 return handle_rmode_exception(vcpu, ex_no, error_code);
4650
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004651 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01004652 case AC_VECTOR:
4653 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
4654 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004655 case DB_VECTOR:
4656 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4657 if (!(vcpu->guest_debug &
4658 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Liran Alon1fc5d1942019-06-06 01:54:47 +03004659 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004660 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Linus Torvalds32d43cd2018-03-20 12:16:59 -07004661 if (is_icebp(intr_info))
Sean Christopherson1957aa62019-08-27 14:40:39 -07004662 WARN_ON(!skip_emulated_instruction(vcpu));
Huw Daviesfd2a4452014-04-16 10:02:51 +01004663
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004664 kvm_queue_exception(vcpu, DB_VECTOR);
4665 return 1;
4666 }
4667 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4668 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4669 /* fall through */
4670 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004671 /*
4672 * Update instruction length as we may reinject #BP from
4673 * user space while in guest debugging mode. Reading it for
4674 * #DB as well causes no harm, it is not used in that case.
4675 */
4676 vmx->vcpu.arch.event_exit_inst_len =
4677 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004678 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004679 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004680 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4681 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004682 break;
4683 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004684 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4685 kvm_run->ex.exception = ex_no;
4686 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004687 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004688 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004689 return 0;
4690}
4691
Andrea Arcangelif399e602019-11-04 17:59:58 -05004692static __always_inline int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004693{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004694 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004695 return 1;
4696}
4697
Avi Kivity851ba692009-08-24 11:10:17 +03004698static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004699{
Avi Kivity851ba692009-08-24 11:10:17 +03004700 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07004701 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08004702 return 0;
4703}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004704
Avi Kivity851ba692009-08-24 11:10:17 +03004705static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004706{
He, Qingbfdaab02007-09-12 14:18:28 +08004707 unsigned long exit_qualification;
Sean Christophersondca7f122018-03-08 08:57:27 -08004708 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004709 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004710
He, Qingbfdaab02007-09-12 14:18:28 +08004711 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004712 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004713
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004714 ++vcpu->stat.io_exits;
4715
Sean Christopherson432baf62018-03-08 08:57:26 -08004716 if (string)
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004717 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004718
4719 port = exit_qualification >> 16;
4720 size = (exit_qualification & 7) + 1;
Sean Christopherson432baf62018-03-08 08:57:26 -08004721 in = (exit_qualification & 8) != 0;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004722
Sean Christophersondca7f122018-03-08 08:57:27 -08004723 return kvm_fast_pio(vcpu, size, port, in);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004724}
4725
Ingo Molnar102d8322007-02-19 14:37:47 +02004726static void
4727vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4728{
4729 /*
4730 * Patch in the VMCALL instruction:
4731 */
4732 hypercall[0] = 0x0f;
4733 hypercall[1] = 0x01;
4734 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004735}
4736
Guo Chao0fa06072012-06-28 15:16:19 +08004737/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004738static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4739{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004740 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004741 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4742 unsigned long orig_val = val;
4743
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004744 /*
4745 * We get here when L2 changed cr0 in a way that did not change
4746 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004747 * but did change L0 shadowed bits. So we first calculate the
4748 * effective cr0 value that L1 would like to write into the
4749 * hardware. It consists of the L2-owned bits from the new
4750 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004751 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004752 val = (val & ~vmcs12->cr0_guest_host_mask) |
4753 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4754
David Matlack38991522016-11-29 18:14:08 -08004755 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004756 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004757
4758 if (kvm_set_cr0(vcpu, val))
4759 return 1;
4760 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004761 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004762 } else {
4763 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08004764 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004765 return 1;
David Matlack38991522016-11-29 18:14:08 -08004766
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004767 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004768 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004769}
4770
4771static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4772{
4773 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004774 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4775 unsigned long orig_val = val;
4776
4777 /* analogously to handle_set_cr0 */
4778 val = (val & ~vmcs12->cr4_guest_host_mask) |
4779 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
4780 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004781 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004782 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004783 return 0;
4784 } else
4785 return kvm_set_cr4(vcpu, val);
4786}
4787
Paolo Bonzini0367f202016-07-12 10:44:55 +02004788static int handle_desc(struct kvm_vcpu *vcpu)
4789{
4790 WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004791 return kvm_emulate_instruction(vcpu, 0);
Paolo Bonzini0367f202016-07-12 10:44:55 +02004792}
4793
Avi Kivity851ba692009-08-24 11:10:17 +03004794static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004795{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004796 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004797 int cr;
4798 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004799 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08004800 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004801
He, Qingbfdaab02007-09-12 14:18:28 +08004802 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004803 cr = exit_qualification & 15;
4804 reg = (exit_qualification >> 8) & 15;
4805 switch ((exit_qualification >> 4) & 3) {
4806 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03004807 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004808 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004809 switch (cr) {
4810 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004811 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004812 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004813 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004814 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity23902182010-06-10 17:02:16 +03004815 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004816 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004817 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004818 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004819 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004820 case 8: {
4821 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03004822 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004823 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004824 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004825 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08004826 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004827 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08004828 return ret;
4829 /*
4830 * TODO: we might be squashing a
4831 * KVM_GUESTDBG_SINGLESTEP-triggered
4832 * KVM_EXIT_DEBUG here.
4833 */
Avi Kivity851ba692009-08-24 11:10:17 +03004834 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004835 return 0;
4836 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02004837 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004838 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004839 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004840 WARN_ONCE(1, "Guest should always own CR0.TS");
4841 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02004842 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08004843 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004844 case 1: /*mov from cr*/
4845 switch (cr) {
4846 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004847 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity9f8fe502010-12-05 17:30:00 +02004848 val = kvm_read_cr3(vcpu);
4849 kvm_register_write(vcpu, reg, val);
4850 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004851 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004852 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004853 val = kvm_get_cr8(vcpu);
4854 kvm_register_write(vcpu, reg, val);
4855 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004856 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004857 }
4858 break;
4859 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02004860 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004861 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02004862 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004863
Kyle Huey6affcbe2016-11-29 12:40:40 -08004864 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004865 default:
4866 break;
4867 }
Avi Kivity851ba692009-08-24 11:10:17 +03004868 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03004869 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08004870 (int)(exit_qualification >> 4) & 3, cr);
4871 return 0;
4872}
4873
Avi Kivity851ba692009-08-24 11:10:17 +03004874static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004875{
He, Qingbfdaab02007-09-12 14:18:28 +08004876 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004877 int dr, dr7, reg;
4878
4879 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4880 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
4881
4882 /* First, if DR does not exist, trigger UD */
4883 if (!kvm_require_dr(vcpu, dr))
4884 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004885
Jan Kiszkaf2483412010-01-20 18:20:20 +01004886 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03004887 if (!kvm_require_cpl(vcpu, 0))
4888 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004889 dr7 = vmcs_readl(GUEST_DR7);
4890 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004891 /*
4892 * As the vm-exit takes precedence over the debug trap, we
4893 * need to emulate the latter, either for the host or the
4894 * guest debugging itself.
4895 */
4896 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03004897 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004898 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02004899 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004900 vcpu->run->debug.arch.exception = DB_VECTOR;
4901 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004902 return 0;
4903 } else {
Liran Alon1fc5d1942019-06-06 01:54:47 +03004904 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004905 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004906 kvm_queue_exception(vcpu, DB_VECTOR);
4907 return 1;
4908 }
4909 }
4910
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004911 if (vcpu->guest_debug == 0) {
Sean Christopherson2183f562019-05-07 12:17:56 -07004912 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004913
4914 /*
4915 * No more DR vmexits; force a reload of the debug registers
4916 * and reenter on this instruction. The next vmexit will
4917 * retrieve the full state of the debug registers.
4918 */
4919 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
4920 return 1;
4921 }
4922
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004923 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
4924 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03004925 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004926
4927 if (kvm_get_dr(vcpu, dr, &val))
4928 return 1;
4929 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03004930 } else
Nadav Amit57773922014-06-18 17:19:23 +03004931 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004932 return 1;
4933
Kyle Huey6affcbe2016-11-29 12:40:40 -08004934 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004935}
4936
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01004937static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
4938{
4939 return vcpu->arch.dr6;
4940}
4941
4942static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
4943{
4944}
4945
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004946static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
4947{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004948 get_debugreg(vcpu->arch.db[0], 0);
4949 get_debugreg(vcpu->arch.db[1], 1);
4950 get_debugreg(vcpu->arch.db[2], 2);
4951 get_debugreg(vcpu->arch.db[3], 3);
4952 get_debugreg(vcpu->arch.dr6, 6);
4953 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
4954
4955 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Sean Christopherson2183f562019-05-07 12:17:56 -07004956 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004957}
4958
Gleb Natapov020df072010-04-13 10:05:23 +03004959static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
4960{
4961 vmcs_writel(GUEST_DR7, val);
4962}
4963
Avi Kivity851ba692009-08-24 11:10:17 +03004964static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004965{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01004966 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004967 return 1;
4968}
4969
Avi Kivity851ba692009-08-24 11:10:17 +03004970static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004971{
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08004972 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004973
Avi Kivity3842d132010-07-27 12:30:24 +03004974 kvm_make_request(KVM_REQ_EVENT, vcpu);
4975
Jan Kiszkaa26bf122008-09-26 09:30:45 +02004976 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004977 return 1;
4978}
4979
Avi Kivity851ba692009-08-24 11:10:17 +03004980static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02004981{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03004982 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02004983}
4984
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004985static int handle_invd(struct kvm_vcpu *vcpu)
4986{
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004987 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004988}
4989
Avi Kivity851ba692009-08-24 11:10:17 +03004990static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03004991{
Sheng Yangf9c617f2009-03-25 10:08:52 +08004992 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03004993
4994 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004995 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03004996}
4997
Avi Kivityfee84b02011-11-10 14:57:25 +02004998static int handle_rdpmc(struct kvm_vcpu *vcpu)
4999{
5000 int err;
5001
5002 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005003 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02005004}
5005
Avi Kivity851ba692009-08-24 11:10:17 +03005006static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005007{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005008 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005009}
5010
Dexuan Cui2acf9232010-06-10 11:27:12 +08005011static int handle_xsetbv(struct kvm_vcpu *vcpu)
5012{
5013 u64 new_bv = kvm_read_edx_eax(vcpu);
Sean Christophersonde3cd112019-04-30 10:36:17 -07005014 u32 index = kvm_rcx_read(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08005015
5016 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08005017 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08005018 return 1;
5019}
5020
Avi Kivity851ba692009-08-24 11:10:17 +03005021static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005022{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005023 if (likely(fasteoi)) {
5024 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5025 int access_type, offset;
5026
5027 access_type = exit_qualification & APIC_ACCESS_TYPE;
5028 offset = exit_qualification & APIC_ACCESS_OFFSET;
5029 /*
5030 * Sane guest uses MOV to write EOI, with written value
5031 * not cared. So make a short-circuit here by avoiding
5032 * heavy instruction emulation.
5033 */
5034 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5035 (offset == APIC_EOI)) {
5036 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005037 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03005038 }
5039 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005040 return kvm_emulate_instruction(vcpu, 0);
Sheng Yangf78e0e22007-10-29 09:40:42 +08005041}
5042
Yang Zhangc7c9c562013-01-25 10:18:51 +08005043static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5044{
5045 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5046 int vector = exit_qualification & 0xff;
5047
5048 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5049 kvm_apic_set_eoi_accelerated(vcpu, vector);
5050 return 1;
5051}
5052
Yang Zhang83d4c282013-01-25 10:18:49 +08005053static int handle_apic_write(struct kvm_vcpu *vcpu)
5054{
5055 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5056 u32 offset = exit_qualification & 0xfff;
5057
5058 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5059 kvm_apic_write_nodecode(vcpu, offset);
5060 return 1;
5061}
5062
Avi Kivity851ba692009-08-24 11:10:17 +03005063static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005064{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005065 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005066 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005067 bool has_error_code = false;
5068 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005069 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005070 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005071
5072 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005073 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005074 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005075
5076 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5077
5078 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005079 if (reason == TASK_SWITCH_GATE && idt_v) {
5080 switch (type) {
5081 case INTR_TYPE_NMI_INTR:
5082 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005083 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005084 break;
5085 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005086 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005087 kvm_clear_interrupt_queue(vcpu);
5088 break;
5089 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005090 if (vmx->idt_vectoring_info &
5091 VECTORING_INFO_DELIVER_CODE_MASK) {
5092 has_error_code = true;
5093 error_code =
5094 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5095 }
5096 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005097 case INTR_TYPE_SOFT_EXCEPTION:
5098 kvm_clear_exception_queue(vcpu);
5099 break;
5100 default:
5101 break;
5102 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005103 }
Izik Eidus37817f22008-03-24 23:14:53 +02005104 tss_selector = exit_qualification;
5105
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005106 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5107 type != INTR_TYPE_EXT_INTR &&
5108 type != INTR_TYPE_NMI_INTR))
Sean Christopherson1957aa62019-08-27 14:40:39 -07005109 WARN_ON(!skip_emulated_instruction(vcpu));
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005110
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005111 /*
5112 * TODO: What about debug traps on tss switch?
5113 * Are we supposed to inject them and update dr6?
5114 */
Sean Christopherson10517782019-08-27 14:40:35 -07005115 return kvm_task_switch(vcpu, tss_selector,
5116 type == INTR_TYPE_SOFT_INTR ? idt_index : -1,
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005117 reason, has_error_code, error_code);
Izik Eidus37817f22008-03-24 23:14:53 +02005118}
5119
Avi Kivity851ba692009-08-24 11:10:17 +03005120static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005121{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005122 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005123 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01005124 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005125
Sheng Yangf9c617f2009-03-25 10:08:52 +08005126 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005127
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005128 /*
5129 * EPT violation happened while executing iret from NMI,
5130 * "blocked by NMI" bit has to be set before next VM entry.
5131 * There are errata that may cause this bit to not be set:
5132 * AAK134, BY25.
5133 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005134 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005135 enable_vnmi &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005136 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005137 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5138
Sheng Yang14394422008-04-28 12:24:45 +08005139 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005140 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005141
Junaid Shahid27959a42016-12-06 16:46:10 -08005142 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005143 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08005144 ? PFERR_USER_MASK : 0;
5145 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005146 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08005147 ? PFERR_WRITE_MASK : 0;
5148 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005149 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08005150 ? PFERR_FETCH_MASK : 0;
5151 /* ept page table entry is present? */
5152 error_code |= (exit_qualification &
5153 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
5154 EPT_VIOLATION_EXECUTABLE))
5155 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005156
Paolo Bonzinieebed242016-11-28 14:39:58 +01005157 error_code |= (exit_qualification & 0x100) != 0 ?
5158 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005159
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005160 vcpu->arch.exit_qualification = exit_qualification;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005161 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005162}
5163
Avi Kivity851ba692009-08-24 11:10:17 +03005164static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005165{
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005166 gpa_t gpa;
5167
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005168 /*
5169 * A nested guest cannot optimize MMIO vmexits, because we have an
5170 * nGPA here instead of the required GPA.
5171 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005172 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005173 if (!is_guest_mode(vcpu) &&
5174 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08005175 trace_kvm_fast_mmio(gpa);
Sean Christopherson1957aa62019-08-27 14:40:39 -07005176 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005177 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005178
Sean Christophersonc75d0edc2018-03-29 14:48:31 -07005179 return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005180}
5181
Avi Kivity851ba692009-08-24 11:10:17 +03005182static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005183{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005184 WARN_ON_ONCE(!enable_vnmi);
Xiaoyao Li4e2a0bc2019-12-06 16:45:25 +08005185 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
Sheng Yangf08864b2008-05-15 18:23:25 +08005186 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005187 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005188
5189 return 1;
5190}
5191
Mohammed Gamal80ced182009-09-01 12:48:18 +02005192static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005193{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005194 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity49e9d552010-09-19 14:34:08 +02005195 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005196 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005197
Sean Christopherson2bb8caf2018-03-12 10:56:13 -07005198 /*
5199 * We should never reach the point where we are emulating L2
5200 * due to invalid guest state as that means we incorrectly
5201 * allowed a nested VMEntry with an invalid vmcs12.
5202 */
5203 WARN_ON_ONCE(vmx->emulation_required && vmx->nested.nested_run_pending);
5204
Sean Christopherson2183f562019-05-07 12:17:56 -07005205 intr_window_requested = exec_controls_get(vmx) &
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005206 CPU_BASED_INTR_WINDOW_EXITING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005207
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005208 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005209 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005210 return handle_interrupt_window(&vmx->vcpu);
5211
Radim Krčmář72875d82017-04-26 22:32:19 +02005212 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005213 return 1;
5214
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005215 if (!kvm_emulate_instruction(vcpu, 0))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005216 return 0;
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005217
Sean Christophersonadd5ff72018-03-23 09:34:00 -07005218 if (vmx->emulation_required && !vmx->rmode.vm86_active &&
Sean Christopherson8fff2712019-08-27 14:40:37 -07005219 vcpu->arch.exception.pending) {
5220 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5221 vcpu->run->internal.suberror =
5222 KVM_INTERNAL_ERROR_EMULATION;
5223 vcpu->run->internal.ndata = 0;
5224 return 0;
5225 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005226
Gleb Natapov8d76c492013-05-08 18:38:44 +03005227 if (vcpu->arch.halt_request) {
5228 vcpu->arch.halt_request = 0;
Sean Christopherson8fff2712019-08-27 14:40:37 -07005229 return kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03005230 }
5231
Sean Christopherson8fff2712019-08-27 14:40:37 -07005232 /*
5233 * Note, return 1 and not 0, vcpu_run() is responsible for
5234 * morphing the pending signal into the proper return code.
5235 */
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005236 if (signal_pending(current))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005237 return 1;
5238
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005239 if (need_resched())
5240 schedule();
5241 }
5242
Sean Christopherson8fff2712019-08-27 14:40:37 -07005243 return 1;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005244}
5245
5246static void grow_ple_window(struct kvm_vcpu *vcpu)
5247{
5248 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005249 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005250
Babu Mogerc8e88712018-03-16 16:37:24 -04005251 vmx->ple_window = __grow_ple_window(old, ple_window,
5252 ple_window_grow,
5253 ple_window_max);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005254
Peter Xu4f75bcc2019-09-06 10:17:22 +08005255 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005256 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005257 trace_kvm_ple_window_update(vcpu->vcpu_id,
5258 vmx->ple_window, old);
5259 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005260}
5261
5262static void shrink_ple_window(struct kvm_vcpu *vcpu)
5263{
5264 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005265 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005266
Babu Mogerc8e88712018-03-16 16:37:24 -04005267 vmx->ple_window = __shrink_ple_window(old, ple_window,
5268 ple_window_shrink,
5269 ple_window);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005270
Peter Xu4f75bcc2019-09-06 10:17:22 +08005271 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005272 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005273 trace_kvm_ple_window_update(vcpu->vcpu_id,
5274 vmx->ple_window, old);
5275 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005276}
5277
5278/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08005279 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
5280 */
5281static void wakeup_handler(void)
5282{
5283 struct kvm_vcpu *vcpu;
5284 int cpu = smp_processor_id();
5285
5286 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5287 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
5288 blocked_vcpu_list) {
5289 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
5290
5291 if (pi_test_on(pi_desc) == 1)
5292 kvm_vcpu_kick(vcpu);
5293 }
5294 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5295}
5296
Peng Haoe01bca22018-04-07 05:47:32 +08005297static void vmx_enable_tdp(void)
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005298{
5299 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
5300 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
5301 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
5302 0ull, VMX_EPT_EXECUTABLE_MASK,
5303 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Tom Lendackyd0ec49d2017-07-17 16:10:27 -05005304 VMX_EPT_RWX_MASK, 0ull);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005305
5306 ept_set_mmio_spte_mask();
5307 kvm_enable_tdp();
5308}
5309
Avi Kivity6aa8b732006-12-10 02:21:36 -08005310/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005311 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5312 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5313 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005314static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005315{
Wanpeng Lib31c1142018-03-12 04:53:04 -07005316 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005317 grow_ple_window(vcpu);
5318
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08005319 /*
5320 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
5321 * VM-execution control is ignored if CPL > 0. OTOH, KVM
5322 * never set PAUSE_EXITING and just set PLE if supported,
5323 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
5324 */
5325 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005326 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005327}
5328
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005329static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08005330{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005331 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08005332}
5333
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005334static int handle_mwait(struct kvm_vcpu *vcpu)
5335{
5336 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
5337 return handle_nop(vcpu);
5338}
5339
Jim Mattson45ec3682017-08-23 16:32:04 -07005340static int handle_invalid_op(struct kvm_vcpu *vcpu)
5341{
5342 kvm_queue_exception(vcpu, UD_VECTOR);
5343 return 1;
5344}
5345
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005346static int handle_monitor_trap(struct kvm_vcpu *vcpu)
5347{
5348 return 1;
5349}
5350
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005351static int handle_monitor(struct kvm_vcpu *vcpu)
5352{
5353 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
5354 return handle_nop(vcpu);
5355}
5356
Junaid Shahideb4b2482018-06-27 14:59:14 -07005357static int handle_invpcid(struct kvm_vcpu *vcpu)
5358{
5359 u32 vmx_instruction_info;
5360 unsigned long type;
5361 bool pcid_enabled;
5362 gva_t gva;
5363 struct x86_exception e;
Junaid Shahidb94742c2018-06-27 14:59:20 -07005364 unsigned i;
5365 unsigned long roots_to_free = 0;
Junaid Shahideb4b2482018-06-27 14:59:14 -07005366 struct {
5367 u64 pcid;
5368 u64 gla;
5369 } operand;
5370
5371 if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
5372 kvm_queue_exception(vcpu, UD_VECTOR);
5373 return 1;
5374 }
5375
5376 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5377 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
5378
5379 if (type > 3) {
5380 kvm_inject_gp(vcpu, 0);
5381 return 1;
5382 }
5383
5384 /* According to the Intel instruction reference, the memory operand
5385 * is read even if it isn't needed (e.g., for type==all)
5386 */
5387 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyfdb28612019-06-06 00:19:16 +03005388 vmx_instruction_info, false,
5389 sizeof(operand), &gva))
Junaid Shahideb4b2482018-06-27 14:59:14 -07005390 return 1;
5391
5392 if (kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e)) {
5393 kvm_inject_page_fault(vcpu, &e);
5394 return 1;
5395 }
5396
5397 if (operand.pcid >> 12 != 0) {
5398 kvm_inject_gp(vcpu, 0);
5399 return 1;
5400 }
5401
5402 pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
5403
5404 switch (type) {
5405 case INVPCID_TYPE_INDIV_ADDR:
5406 if ((!pcid_enabled && (operand.pcid != 0)) ||
5407 is_noncanonical_address(operand.gla, vcpu)) {
5408 kvm_inject_gp(vcpu, 0);
5409 return 1;
5410 }
5411 kvm_mmu_invpcid_gva(vcpu, operand.gla, operand.pcid);
5412 return kvm_skip_emulated_instruction(vcpu);
5413
5414 case INVPCID_TYPE_SINGLE_CTXT:
5415 if (!pcid_enabled && (operand.pcid != 0)) {
5416 kvm_inject_gp(vcpu, 0);
5417 return 1;
5418 }
5419
5420 if (kvm_get_active_pcid(vcpu) == operand.pcid) {
5421 kvm_mmu_sync_roots(vcpu);
5422 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
5423 }
5424
Junaid Shahidb94742c2018-06-27 14:59:20 -07005425 for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
Vitaly Kuznetsov44dd3ff2018-10-08 21:28:05 +02005426 if (kvm_get_pcid(vcpu, vcpu->arch.mmu->prev_roots[i].cr3)
Junaid Shahidb94742c2018-06-27 14:59:20 -07005427 == operand.pcid)
5428 roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i);
Junaid Shahidade61e22018-06-27 14:59:15 -07005429
Vitaly Kuznetsov6a82cd12018-10-08 21:28:07 +02005430 kvm_mmu_free_roots(vcpu, vcpu->arch.mmu, roots_to_free);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005431 /*
Junaid Shahidb94742c2018-06-27 14:59:20 -07005432 * If neither the current cr3 nor any of the prev_roots use the
Junaid Shahidade61e22018-06-27 14:59:15 -07005433 * given PCID, then nothing needs to be done here because a
5434 * resync will happen anyway before switching to any other CR3.
Junaid Shahideb4b2482018-06-27 14:59:14 -07005435 */
5436
5437 return kvm_skip_emulated_instruction(vcpu);
5438
5439 case INVPCID_TYPE_ALL_NON_GLOBAL:
5440 /*
5441 * Currently, KVM doesn't mark global entries in the shadow
5442 * page tables, so a non-global flush just degenerates to a
5443 * global flush. If needed, we could optimize this later by
5444 * keeping track of global entries in shadow page tables.
5445 */
5446
5447 /* fall-through */
5448 case INVPCID_TYPE_ALL_INCL_GLOBAL:
5449 kvm_mmu_unload(vcpu);
5450 return kvm_skip_emulated_instruction(vcpu);
5451
5452 default:
5453 BUG(); /* We have already checked above that type <= 3 */
5454 }
5455}
5456
Kai Huang843e4332015-01-28 10:54:28 +08005457static int handle_pml_full(struct kvm_vcpu *vcpu)
5458{
5459 unsigned long exit_qualification;
5460
5461 trace_kvm_pml_full(vcpu->vcpu_id);
5462
5463 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5464
5465 /*
5466 * PML buffer FULL happened while executing iret from NMI,
5467 * "blocked by NMI" bit has to be set before next VM entry.
5468 */
5469 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005470 enable_vnmi &&
Kai Huang843e4332015-01-28 10:54:28 +08005471 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
5472 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5473 GUEST_INTR_STATE_NMI);
5474
5475 /*
5476 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
5477 * here.., and there's no userspace involvement needed for PML.
5478 */
5479 return 1;
5480}
5481
Yunhong Jiang64672c92016-06-13 14:19:59 -07005482static int handle_preemption_timer(struct kvm_vcpu *vcpu)
5483{
Sean Christopherson804939e2019-05-07 12:18:05 -07005484 struct vcpu_vmx *vmx = to_vmx(vcpu);
5485
5486 if (!vmx->req_immediate_exit &&
5487 !unlikely(vmx->loaded_vmcs->hv_timer_soft_disabled))
Sean Christophersond264ee02018-08-27 15:21:12 -07005488 kvm_lapic_expired_hv_timer(vcpu);
Sean Christopherson804939e2019-05-07 12:18:05 -07005489
Yunhong Jiang64672c92016-06-13 14:19:59 -07005490 return 1;
5491}
5492
Sean Christophersone4027cf2018-12-03 13:53:12 -08005493/*
5494 * When nested=0, all VMX instruction VM Exits filter here. The handlers
5495 * are overwritten by nested_vmx_setup() when nested=1.
5496 */
5497static int handle_vmx_instruction(struct kvm_vcpu *vcpu)
5498{
5499 kvm_queue_exception(vcpu, UD_VECTOR);
5500 return 1;
5501}
5502
Sean Christopherson0b665d32018-08-14 09:33:34 -07005503static int handle_encls(struct kvm_vcpu *vcpu)
5504{
5505 /*
5506 * SGX virtualization is not yet supported. There is no software
5507 * enable bit for SGX, so we have to trap ENCLS and inject a #UD
5508 * to prevent the guest from executing ENCLS.
5509 */
5510 kvm_queue_exception(vcpu, UD_VECTOR);
5511 return 1;
5512}
5513
Nadav Har'El0140cae2011-05-25 23:06:28 +03005514/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005515 * The exit handlers return 1 if the exit was handled fully and guest execution
5516 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5517 * to be done to userspace and return 0.
5518 */
Sean Christophersone4027cf2018-12-03 13:53:12 -08005519static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Sean Christopherson95b5a482019-04-19 22:50:59 -07005520 [EXIT_REASON_EXCEPTION_NMI] = handle_exception_nmi,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005521 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005522 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005523 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005524 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005525 [EXIT_REASON_CR_ACCESS] = handle_cr,
5526 [EXIT_REASON_DR_ACCESS] = handle_dr,
Andrea Arcangelif399e602019-11-04 17:59:58 -05005527 [EXIT_REASON_CPUID] = kvm_emulate_cpuid,
5528 [EXIT_REASON_MSR_READ] = kvm_emulate_rdmsr,
5529 [EXIT_REASON_MSR_WRITE] = kvm_emulate_wrmsr,
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005530 [EXIT_REASON_INTERRUPT_WINDOW] = handle_interrupt_window,
Andrea Arcangelif399e602019-11-04 17:59:58 -05005531 [EXIT_REASON_HLT] = kvm_emulate_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005532 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005533 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02005534 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02005535 [EXIT_REASON_VMCALL] = handle_vmcall,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005536 [EXIT_REASON_VMCLEAR] = handle_vmx_instruction,
5537 [EXIT_REASON_VMLAUNCH] = handle_vmx_instruction,
5538 [EXIT_REASON_VMPTRLD] = handle_vmx_instruction,
5539 [EXIT_REASON_VMPTRST] = handle_vmx_instruction,
5540 [EXIT_REASON_VMREAD] = handle_vmx_instruction,
5541 [EXIT_REASON_VMRESUME] = handle_vmx_instruction,
5542 [EXIT_REASON_VMWRITE] = handle_vmx_instruction,
5543 [EXIT_REASON_VMOFF] = handle_vmx_instruction,
5544 [EXIT_REASON_VMON] = handle_vmx_instruction,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005545 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5546 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08005547 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08005548 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02005549 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08005550 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005551 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005552 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Paolo Bonzini0367f202016-07-12 10:44:55 +02005553 [EXIT_REASON_GDTR_IDTR] = handle_desc,
5554 [EXIT_REASON_LDTR_TR] = handle_desc,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005555 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5556 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005557 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005558 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005559 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005560 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005561 [EXIT_REASON_INVEPT] = handle_vmx_instruction,
5562 [EXIT_REASON_INVVPID] = handle_vmx_instruction,
Jim Mattson45ec3682017-08-23 16:32:04 -07005563 [EXIT_REASON_RDRAND] = handle_invalid_op,
Jim Mattson75f4fc82017-08-23 16:32:03 -07005564 [EXIT_REASON_RDSEED] = handle_invalid_op,
Kai Huang843e4332015-01-28 10:54:28 +08005565 [EXIT_REASON_PML_FULL] = handle_pml_full,
Junaid Shahideb4b2482018-06-27 14:59:14 -07005566 [EXIT_REASON_INVPCID] = handle_invpcid,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005567 [EXIT_REASON_VMFUNC] = handle_vmx_instruction,
Yunhong Jiang64672c92016-06-13 14:19:59 -07005568 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Sean Christopherson0b665d32018-08-14 09:33:34 -07005569 [EXIT_REASON_ENCLS] = handle_encls,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005570};
5571
5572static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005573 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005574
Avi Kivity586f9602010-11-18 13:09:54 +02005575static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
5576{
5577 *info1 = vmcs_readl(EXIT_QUALIFICATION);
5578 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
5579}
5580
Kai Huanga3eaa862015-11-04 13:46:05 +08005581static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08005582{
Kai Huanga3eaa862015-11-04 13:46:05 +08005583 if (vmx->pml_pg) {
5584 __free_page(vmx->pml_pg);
5585 vmx->pml_pg = NULL;
5586 }
Kai Huang843e4332015-01-28 10:54:28 +08005587}
5588
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005589static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08005590{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005591 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005592 u64 *pml_buf;
5593 u16 pml_idx;
5594
5595 pml_idx = vmcs_read16(GUEST_PML_INDEX);
5596
5597 /* Do nothing if PML buffer is empty */
5598 if (pml_idx == (PML_ENTITY_NUM - 1))
5599 return;
5600
5601 /* PML index always points to next available PML buffer entity */
5602 if (pml_idx >= PML_ENTITY_NUM)
5603 pml_idx = 0;
5604 else
5605 pml_idx++;
5606
5607 pml_buf = page_address(vmx->pml_pg);
5608 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
5609 u64 gpa;
5610
5611 gpa = pml_buf[pml_idx];
5612 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005613 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08005614 }
5615
5616 /* reset PML index */
5617 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5618}
5619
5620/*
5621 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
5622 * Called before reporting dirty_bitmap to userspace.
5623 */
5624static void kvm_flush_pml_buffers(struct kvm *kvm)
5625{
5626 int i;
5627 struct kvm_vcpu *vcpu;
5628 /*
5629 * We only need to kick vcpu out of guest mode here, as PML buffer
5630 * is flushed at beginning of all VMEXITs, and it's obvious that only
5631 * vcpus running in guest are possible to have unflushed GPAs in PML
5632 * buffer.
5633 */
5634 kvm_for_each_vcpu(i, vcpu, kvm)
5635 kvm_vcpu_kick(vcpu);
5636}
5637
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005638static void vmx_dump_sel(char *name, uint32_t sel)
5639{
5640 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05005641 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005642 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
5643 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
5644 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
5645}
5646
5647static void vmx_dump_dtsel(char *name, uint32_t limit)
5648{
5649 pr_err("%s limit=0x%08x, base=0x%016lx\n",
5650 name, vmcs_read32(limit),
5651 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
5652}
5653
Paolo Bonzini69090812019-04-15 15:16:17 +02005654void dump_vmcs(void)
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005655{
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005656 u32 vmentry_ctl, vmexit_ctl;
5657 u32 cpu_based_exec_ctrl, pin_based_exec_ctrl, secondary_exec_control;
5658 unsigned long cr4;
5659 u64 efer;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005660 int i, n;
5661
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005662 if (!dump_invalid_vmcs) {
5663 pr_warn_ratelimited("set kvm_intel.dump_invalid_vmcs=1 to dump internal KVM state.\n");
5664 return;
5665 }
5666
5667 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
5668 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
5669 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5670 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
5671 cr4 = vmcs_readl(GUEST_CR4);
5672 efer = vmcs_read64(GUEST_IA32_EFER);
5673 secondary_exec_control = 0;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005674 if (cpu_has_secondary_exec_ctrls())
5675 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5676
5677 pr_err("*** Guest State ***\n");
5678 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5679 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
5680 vmcs_readl(CR0_GUEST_HOST_MASK));
5681 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5682 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
5683 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
5684 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
5685 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
5686 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005687 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
5688 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
5689 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
5690 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005691 }
5692 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
5693 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
5694 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
5695 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
5696 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5697 vmcs_readl(GUEST_SYSENTER_ESP),
5698 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
5699 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
5700 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
5701 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
5702 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
5703 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
5704 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
5705 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
5706 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
5707 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
5708 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
5709 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
5710 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005711 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5712 efer, vmcs_read64(GUEST_IA32_PAT));
5713 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
5714 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005715 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005716 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005717 vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005718 pr_err("PerfGlobCtl = 0x%016llx\n",
5719 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005720 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005721 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005722 pr_err("Interruptibility = %08x ActivityState = %08x\n",
5723 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
5724 vmcs_read32(GUEST_ACTIVITY_STATE));
5725 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
5726 pr_err("InterruptStatus = %04x\n",
5727 vmcs_read16(GUEST_INTR_STATUS));
5728
5729 pr_err("*** Host State ***\n");
5730 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
5731 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
5732 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
5733 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
5734 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
5735 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
5736 vmcs_read16(HOST_TR_SELECTOR));
5737 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
5738 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
5739 vmcs_readl(HOST_TR_BASE));
5740 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
5741 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
5742 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
5743 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
5744 vmcs_readl(HOST_CR4));
5745 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5746 vmcs_readl(HOST_IA32_SYSENTER_ESP),
5747 vmcs_read32(HOST_IA32_SYSENTER_CS),
5748 vmcs_readl(HOST_IA32_SYSENTER_EIP));
5749 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005750 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5751 vmcs_read64(HOST_IA32_EFER),
5752 vmcs_read64(HOST_IA32_PAT));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005753 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005754 vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005755 pr_err("PerfGlobCtl = 0x%016llx\n",
5756 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005757
5758 pr_err("*** Control State ***\n");
5759 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
5760 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
5761 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
5762 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
5763 vmcs_read32(EXCEPTION_BITMAP),
5764 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
5765 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
5766 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
5767 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
5768 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
5769 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
5770 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
5771 vmcs_read32(VM_EXIT_INTR_INFO),
5772 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
5773 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
5774 pr_err(" reason=%08x qualification=%016lx\n",
5775 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
5776 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
5777 vmcs_read32(IDT_VECTORING_INFO_FIELD),
5778 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005779 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08005780 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005781 pr_err("TSC Multiplier = 0x%016llx\n",
5782 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005783 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW) {
5784 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
5785 u16 status = vmcs_read16(GUEST_INTR_STATUS);
5786 pr_err("SVI|RVI = %02x|%02x ", status >> 8, status & 0xff);
5787 }
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005788 pr_cont("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005789 if (secondary_exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
5790 pr_err("APIC-access addr = 0x%016llx ", vmcs_read64(APIC_ACCESS_ADDR));
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005791 pr_cont("virt-APIC addr = 0x%016llx\n", vmcs_read64(VIRTUAL_APIC_PAGE_ADDR));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005792 }
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005793 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
5794 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
5795 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005796 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005797 n = vmcs_read32(CR3_TARGET_COUNT);
5798 for (i = 0; i + 1 < n; i += 4)
5799 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
5800 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
5801 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
5802 if (i < n)
5803 pr_err("CR3 target%u=%016lx\n",
5804 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
5805 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
5806 pr_err("PLE Gap=%08x Window=%08x\n",
5807 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
5808 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
5809 pr_err("Virtual processor ID = 0x%04x\n",
5810 vmcs_read16(VIRTUAL_PROCESSOR_ID));
5811}
5812
Avi Kivity6aa8b732006-12-10 02:21:36 -08005813/*
5814 * The guest has exited. See if we can fix it or if we need userspace
5815 * assistance.
5816 */
Wanpeng Li1e9e2622019-11-21 11:17:11 +08005817static int vmx_handle_exit(struct kvm_vcpu *vcpu,
5818 enum exit_fastpath_completion exit_fastpath)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005819{
Avi Kivity29bd8a72007-09-10 17:27:03 +03005820 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005821 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02005822 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005823
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01005824 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
5825
Kai Huang843e4332015-01-28 10:54:28 +08005826 /*
5827 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
5828 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
5829 * querying dirty_bitmap, we only need to kick all vcpus out of guest
5830 * mode as if vcpus is in root mode, the PML buffer must has been
5831 * flushed already.
5832 */
5833 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005834 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005835
Mohammed Gamal80ced182009-09-01 12:48:18 +02005836 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02005837 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02005838 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005839
Paolo Bonzini7313c692017-07-27 10:31:25 +02005840 if (is_guest_mode(vcpu) && nested_vmx_exit_reflected(vcpu, exit_reason))
5841 return nested_vmx_reflect_vmexit(vcpu, exit_reason);
Nadav Har'El644d7112011-05-25 23:12:35 +03005842
Mohammed Gamal51207022010-05-31 22:40:54 +03005843 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005844 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03005845 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5846 vcpu->run->fail_entry.hardware_entry_failure_reason
5847 = exit_reason;
5848 return 0;
5849 }
5850
Avi Kivity29bd8a72007-09-10 17:27:03 +03005851 if (unlikely(vmx->fail)) {
Paolo Bonzini3b20e032019-07-19 18:15:08 +02005852 dump_vmcs();
Avi Kivity851ba692009-08-24 11:10:17 +03005853 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5854 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03005855 = vmcs_read32(VM_INSTRUCTION_ERROR);
5856 return 0;
5857 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005858
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005859 /*
5860 * Note:
5861 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
5862 * delivery event since it indicates guest is accessing MMIO.
5863 * The vm-exit can be triggered again after return to guest that
5864 * will cause infinite loop.
5865 */
Mike Dayd77c26f2007-10-08 09:02:08 -04005866 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08005867 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02005868 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00005869 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005870 exit_reason != EXIT_REASON_TASK_SWITCH)) {
5871 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5872 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005873 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005874 vcpu->run->internal.data[0] = vectoring_info;
5875 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005876 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
5877 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
5878 vcpu->run->internal.ndata++;
5879 vcpu->run->internal.data[3] =
5880 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5881 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005882 return 0;
5883 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005884
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005885 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01005886 vmx->loaded_vmcs->soft_vnmi_blocked)) {
5887 if (vmx_interrupt_allowed(vcpu)) {
5888 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5889 } else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
5890 vcpu->arch.nmi_pending) {
5891 /*
5892 * This CPU don't support us in finding the end of an
5893 * NMI-blocked window if the guest runs with IRQs
5894 * disabled. So we pull the trigger after 1 s of
5895 * futile waiting, but inform the user about this.
5896 */
5897 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
5898 "state on VCPU %d after 1 s timeout\n",
5899 __func__, vcpu->vcpu_id);
5900 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5901 }
5902 }
5903
Wanpeng Li1e9e2622019-11-21 11:17:11 +08005904 if (exit_fastpath == EXIT_FASTPATH_SKIP_EMUL_INS) {
5905 kvm_skip_emulated_instruction(vcpu);
5906 return 1;
5907 } else if (exit_reason < kvm_vmx_max_exit_handlers
Andrea Arcangeli4289d272019-11-04 17:59:59 -05005908 && kvm_vmx_exit_handlers[exit_reason]) {
5909#ifdef CONFIG_RETPOLINE
5910 if (exit_reason == EXIT_REASON_MSR_WRITE)
5911 return kvm_emulate_wrmsr(vcpu);
5912 else if (exit_reason == EXIT_REASON_PREEMPTION_TIMER)
5913 return handle_preemption_timer(vcpu);
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005914 else if (exit_reason == EXIT_REASON_INTERRUPT_WINDOW)
Andrea Arcangeli4289d272019-11-04 17:59:59 -05005915 return handle_interrupt_window(vcpu);
5916 else if (exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
5917 return handle_external_interrupt(vcpu);
5918 else if (exit_reason == EXIT_REASON_HLT)
5919 return kvm_emulate_halt(vcpu);
5920 else if (exit_reason == EXIT_REASON_EPT_MISCONFIG)
5921 return handle_ept_misconfig(vcpu);
5922#endif
Avi Kivity851ba692009-08-24 11:10:17 +03005923 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Andrea Arcangeli4289d272019-11-04 17:59:59 -05005924 } else {
Radim Krčmář6c6c5e02017-01-13 18:59:04 +01005925 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
5926 exit_reason);
Liran Alon7396d332019-08-26 13:16:43 +03005927 dump_vmcs();
5928 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5929 vcpu->run->internal.suberror =
5930 KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
5931 vcpu->run->internal.ndata = 1;
5932 vcpu->run->internal.data[0] = exit_reason;
5933 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005934 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005935}
5936
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005937/*
5938 * Software based L1D cache flush which is used when microcode providing
5939 * the cache control MSR is not loaded.
5940 *
5941 * The L1D cache is 32 KiB on Nehalem and later microarchitectures, but to
5942 * flush it is required to read in 64 KiB because the replacement algorithm
5943 * is not exactly LRU. This could be sized at runtime via topology
5944 * information but as all relevant affected CPUs have 32KiB L1D cache size
5945 * there is no point in doing so.
5946 */
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005947static void vmx_l1d_flush(struct kvm_vcpu *vcpu)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005948{
5949 int size = PAGE_SIZE << L1D_CACHE_ORDER;
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005950
5951 /*
Thomas Gleixner2f055942018-07-13 16:23:17 +02005952 * This code is only executed when the the flush mode is 'cond' or
5953 * 'always'
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005954 */
Nicolai Stange427362a2018-07-21 22:25:00 +02005955 if (static_branch_likely(&vmx_l1d_flush_cond)) {
Nicolai Stange45b575c2018-07-27 13:22:16 +02005956 bool flush_l1d;
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02005957
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005958 /*
Nicolai Stange45b575c2018-07-27 13:22:16 +02005959 * Clear the per-vcpu flush bit, it gets set again
5960 * either from vcpu_run() or from one of the unsafe
5961 * VMEXIT handlers.
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005962 */
Nicolai Stange45b575c2018-07-27 13:22:16 +02005963 flush_l1d = vcpu->arch.l1tf_flush_l1d;
Thomas Gleixner4c6523e2018-07-13 16:23:20 +02005964 vcpu->arch.l1tf_flush_l1d = false;
Nicolai Stange45b575c2018-07-27 13:22:16 +02005965
5966 /*
5967 * Clear the per-cpu flush bit, it gets set again from
5968 * the interrupt handlers.
5969 */
5970 flush_l1d |= kvm_get_cpu_l1tf_flush_l1d();
5971 kvm_clear_cpu_l1tf_flush_l1d();
5972
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02005973 if (!flush_l1d)
5974 return;
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005975 }
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005976
5977 vcpu->stat.l1d_flush++;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005978
Paolo Bonzini3fa045b2018-07-02 13:03:48 +02005979 if (static_cpu_has(X86_FEATURE_FLUSH_L1D)) {
5980 wrmsrl(MSR_IA32_FLUSH_CMD, L1D_FLUSH);
5981 return;
5982 }
5983
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005984 asm volatile(
5985 /* First ensure the pages are in the TLB */
5986 "xorl %%eax, %%eax\n"
5987 ".Lpopulate_tlb:\n\t"
Nicolai Stange288d1522018-07-18 19:07:38 +02005988 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005989 "addl $4096, %%eax\n\t"
5990 "cmpl %%eax, %[size]\n\t"
5991 "jne .Lpopulate_tlb\n\t"
5992 "xorl %%eax, %%eax\n\t"
5993 "cpuid\n\t"
5994 /* Now fill the cache */
5995 "xorl %%eax, %%eax\n"
5996 ".Lfill_cache:\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02005997 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005998 "addl $64, %%eax\n\t"
5999 "cmpl %%eax, %[size]\n\t"
6000 "jne .Lfill_cache\n\t"
6001 "lfence\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02006002 :: [flush_pages] "r" (vmx_l1d_flush_pages),
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006003 [size] "r" (size)
6004 : "eax", "ebx", "ecx", "edx");
6005}
6006
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006007static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006008{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006009 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Liran Alon132f4f72019-11-11 14:30:54 +02006010 int tpr_threshold;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006011
6012 if (is_guest_mode(vcpu) &&
6013 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
6014 return;
6015
Liran Alon132f4f72019-11-11 14:30:54 +02006016 tpr_threshold = (irr == -1 || tpr < irr) ? 0 : irr;
Liran Alon02d496cf2019-11-11 14:30:55 +02006017 if (is_guest_mode(vcpu))
6018 to_vmx(vcpu)->nested.l1_tpr_threshold = tpr_threshold;
6019 else
6020 vmcs_write32(TPR_THRESHOLD, tpr_threshold);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006021}
6022
Sean Christopherson97b7ead2018-12-03 13:53:16 -08006023void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
Yang Zhang8d146952013-01-25 10:18:50 +08006024{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006025 struct vcpu_vmx *vmx = to_vmx(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006026 u32 sec_exec_control;
6027
Jim Mattson8d860bb2018-05-09 16:56:05 -04006028 if (!lapic_in_kernel(vcpu))
6029 return;
6030
Sean Christophersonfd6b6d92018-10-01 14:25:34 -07006031 if (!flexpriority_enabled &&
6032 !cpu_has_vmx_virtualize_x2apic_mode())
6033 return;
6034
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006035 /* Postpone execution until vmcs01 is the current VMCS. */
6036 if (is_guest_mode(vcpu)) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006037 vmx->nested.change_vmcs01_virtual_apic_mode = true;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006038 return;
6039 }
6040
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006041 sec_exec_control = secondary_exec_controls_get(vmx);
Jim Mattson8d860bb2018-05-09 16:56:05 -04006042 sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6043 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
Yang Zhang8d146952013-01-25 10:18:50 +08006044
Jim Mattson8d860bb2018-05-09 16:56:05 -04006045 switch (kvm_get_apic_mode(vcpu)) {
6046 case LAPIC_MODE_INVALID:
6047 WARN_ONCE(true, "Invalid local APIC state");
6048 case LAPIC_MODE_DISABLED:
6049 break;
6050 case LAPIC_MODE_XAPIC:
6051 if (flexpriority_enabled) {
6052 sec_exec_control |=
6053 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6054 vmx_flush_tlb(vcpu, true);
6055 }
6056 break;
6057 case LAPIC_MODE_X2APIC:
6058 if (cpu_has_vmx_virtualize_x2apic_mode())
6059 sec_exec_control |=
6060 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6061 break;
Yang Zhang8d146952013-01-25 10:18:50 +08006062 }
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006063 secondary_exec_controls_set(vmx, sec_exec_control);
Yang Zhang8d146952013-01-25 10:18:50 +08006064
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006065 vmx_update_msr_bitmap(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006066}
6067
Tang Chen38b99172014-09-24 15:57:54 +08006068static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
6069{
Jim Mattsonab5df312018-05-09 17:02:03 -04006070 if (!is_guest_mode(vcpu)) {
Tang Chen38b99172014-09-24 15:57:54 +08006071 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Junaid Shahida468f2d2018-04-26 13:09:50 -07006072 vmx_flush_tlb(vcpu, true);
Jim Mattsonfb6c8192017-03-16 13:53:59 -07006073 }
Tang Chen38b99172014-09-24 15:57:54 +08006074}
6075
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006076static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006077{
6078 u16 status;
6079 u8 old;
6080
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006081 if (max_isr == -1)
6082 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006083
6084 status = vmcs_read16(GUEST_INTR_STATUS);
6085 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006086 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08006087 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006088 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006089 vmcs_write16(GUEST_INTR_STATUS, status);
6090 }
6091}
6092
6093static void vmx_set_rvi(int vector)
6094{
6095 u16 status;
6096 u8 old;
6097
Wei Wang4114c272014-11-05 10:53:43 +08006098 if (vector == -1)
6099 vector = 0;
6100
Yang Zhangc7c9c562013-01-25 10:18:51 +08006101 status = vmcs_read16(GUEST_INTR_STATUS);
6102 old = (u8)status & 0xff;
6103 if ((u8)vector != old) {
6104 status &= ~0xff;
6105 status |= (u8)vector;
6106 vmcs_write16(GUEST_INTR_STATUS, status);
6107 }
6108}
6109
6110static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
6111{
Liran Alon851c1a182017-12-24 18:12:56 +02006112 /*
6113 * When running L2, updating RVI is only relevant when
6114 * vmcs12 virtual-interrupt-delivery enabled.
6115 * However, it can be enabled only when L1 also
6116 * intercepts external-interrupts and in that case
6117 * we should not update vmcs02 RVI but instead intercept
6118 * interrupt. Therefore, do nothing when running L2.
6119 */
6120 if (!is_guest_mode(vcpu))
Wanpeng Li963fee12014-07-17 19:03:00 +08006121 vmx_set_rvi(max_irr);
Yang Zhangc7c9c562013-01-25 10:18:51 +08006122}
6123
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006124static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006125{
6126 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006127 int max_irr;
Liran Alonf27a85c2017-12-24 18:12:55 +02006128 bool max_irr_updated;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006129
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006130 WARN_ON(!vcpu->arch.apicv_active);
6131 if (pi_test_on(&vmx->pi_desc)) {
6132 pi_clear_on(&vmx->pi_desc);
6133 /*
Liran Alond9ff2742019-11-11 14:25:25 +02006134 * IOMMU can write to PID.ON, so the barrier matters even on UP.
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006135 * But on x86 this is just a compiler barrier anyway.
6136 */
6137 smp_mb__after_atomic();
Liran Alonf27a85c2017-12-24 18:12:55 +02006138 max_irr_updated =
6139 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
6140
6141 /*
6142 * If we are running L2 and L1 has a new pending interrupt
6143 * which can be injected, we should re-evaluate
6144 * what should be done with this new L1 interrupt.
Liran Alon851c1a182017-12-24 18:12:56 +02006145 * If L1 intercepts external-interrupts, we should
6146 * exit from L2 to L1. Otherwise, interrupt should be
6147 * delivered directly to L2.
Liran Alonf27a85c2017-12-24 18:12:55 +02006148 */
Liran Alon851c1a182017-12-24 18:12:56 +02006149 if (is_guest_mode(vcpu) && max_irr_updated) {
6150 if (nested_exit_on_intr(vcpu))
6151 kvm_vcpu_exiting_guest_mode(vcpu);
6152 else
6153 kvm_make_request(KVM_REQ_EVENT, vcpu);
6154 }
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006155 } else {
6156 max_irr = kvm_lapic_find_highest_irr(vcpu);
6157 }
6158 vmx_hwapic_irr_update(vcpu, max_irr);
6159 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006160}
6161
Wanpeng Li17e433b2019-08-05 10:03:19 +08006162static bool vmx_dy_apicv_has_pending_interrupt(struct kvm_vcpu *vcpu)
6163{
Joao Martins9482ae42019-11-11 17:20:10 +00006164 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6165
6166 return pi_test_on(pi_desc) ||
Joao Martins29881b62019-11-11 17:20:12 +00006167 (pi_test_sn(pi_desc) && !pi_is_pir_empty(pi_desc));
Wanpeng Li17e433b2019-08-05 10:03:19 +08006168}
6169
Andrey Smetanin63086302015-11-10 15:36:32 +03006170static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006171{
Andrey Smetanind62caab2015-11-10 15:36:33 +03006172 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08006173 return;
6174
Yang Zhangc7c9c562013-01-25 10:18:51 +08006175 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
6176 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
6177 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
6178 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6179}
6180
Paolo Bonzini967235d2016-12-19 14:03:45 +01006181static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
6182{
6183 struct vcpu_vmx *vmx = to_vmx(vcpu);
6184
6185 pi_clear_on(&vmx->pi_desc);
6186 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
6187}
6188
Sean Christopherson95b5a482019-04-19 22:50:59 -07006189static void handle_exception_nmi_irqoff(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006190{
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006191 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Andi Kleena0861c02009-06-08 17:37:09 +08006192
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006193 /* if exit due to PF check for async PF */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006194 if (is_page_fault(vmx->exit_intr_info))
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006195 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
6196
Andi Kleena0861c02009-06-08 17:37:09 +08006197 /* Handle machine checks before interrupts are enabled */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006198 if (is_machine_check(vmx->exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08006199 kvm_machine_check();
6200
Gleb Natapov20f65982009-05-11 13:35:55 +03006201 /* We need to handle NMIs before interrupts are enabled */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006202 if (is_nmi(vmx->exit_intr_info)) {
Andi Kleendd60d212017-07-25 17:20:32 -07006203 kvm_before_interrupt(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006204 asm("int $2");
Andi Kleendd60d212017-07-25 17:20:32 -07006205 kvm_after_interrupt(&vmx->vcpu);
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006206 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006207}
Gleb Natapov20f65982009-05-11 13:35:55 +03006208
Sean Christopherson95b5a482019-04-19 22:50:59 -07006209static void handle_external_interrupt_irqoff(struct kvm_vcpu *vcpu)
Yang Zhanga547c6d2013-04-11 19:25:10 +08006210{
Sean Christopherson49def502019-04-19 22:50:56 -07006211 unsigned int vector;
6212 unsigned long entry;
6213#ifdef CONFIG_X86_64
6214 unsigned long tmp;
6215#endif
6216 gate_desc *desc;
6217 u32 intr_info;
Yang Zhanga547c6d2013-04-11 19:25:10 +08006218
Sean Christopherson49def502019-04-19 22:50:56 -07006219 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6220 if (WARN_ONCE(!is_external_intr(intr_info),
6221 "KVM: unexpected VM-Exit interrupt info: 0x%x", intr_info))
6222 return;
6223
6224 vector = intr_info & INTR_INFO_VECTOR_MASK;
Sean Christopherson23420802019-04-19 22:50:57 -07006225 desc = (gate_desc *)host_idt_base + vector;
Sean Christopherson49def502019-04-19 22:50:56 -07006226 entry = gate_offset(desc);
6227
Sean Christopherson165072b2019-04-19 22:50:58 -07006228 kvm_before_interrupt(vcpu);
6229
Sean Christopherson49def502019-04-19 22:50:56 -07006230 asm volatile(
Yang Zhanga547c6d2013-04-11 19:25:10 +08006231#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006232 "mov %%" _ASM_SP ", %[sp]\n\t"
6233 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
6234 "push $%c[ss]\n\t"
6235 "push %[sp]\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08006236#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006237 "pushf\n\t"
6238 __ASM_SIZE(push) " $%c[cs]\n\t"
6239 CALL_NOSPEC
6240 :
Yang Zhanga547c6d2013-04-11 19:25:10 +08006241#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006242 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08006243#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006244 ASM_CALL_CONSTRAINT
6245 :
6246 THUNK_TARGET(entry),
6247 [ss]"i"(__KERNEL_DS),
6248 [cs]"i"(__KERNEL_CS)
6249 );
Sean Christopherson165072b2019-04-19 22:50:58 -07006250
6251 kvm_after_interrupt(vcpu);
Yang Zhanga547c6d2013-04-11 19:25:10 +08006252}
Sean Christopherson95b5a482019-04-19 22:50:59 -07006253STACK_FRAME_NON_STANDARD(handle_external_interrupt_irqoff);
6254
Wanpeng Li1e9e2622019-11-21 11:17:11 +08006255static void vmx_handle_exit_irqoff(struct kvm_vcpu *vcpu,
6256 enum exit_fastpath_completion *exit_fastpath)
Sean Christopherson95b5a482019-04-19 22:50:59 -07006257{
6258 struct vcpu_vmx *vmx = to_vmx(vcpu);
6259
6260 if (vmx->exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
6261 handle_external_interrupt_irqoff(vcpu);
6262 else if (vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI)
6263 handle_exception_nmi_irqoff(vmx);
Wanpeng Li1e9e2622019-11-21 11:17:11 +08006264 else if (!is_guest_mode(vcpu) &&
6265 vmx->exit_reason == EXIT_REASON_MSR_WRITE)
6266 *exit_fastpath = handle_fastpath_set_msr_irqoff(vcpu);
Sean Christopherson95b5a482019-04-19 22:50:59 -07006267}
Yang Zhanga547c6d2013-04-11 19:25:10 +08006268
Tom Lendackybc226f02018-05-10 22:06:39 +02006269static bool vmx_has_emulated_msr(int index)
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006270{
Tom Lendackybc226f02018-05-10 22:06:39 +02006271 switch (index) {
6272 case MSR_IA32_SMBASE:
6273 /*
6274 * We cannot do SMM unless we can run the guest in big
6275 * real mode.
6276 */
6277 return enable_unrestricted_guest || emulate_invalid_guest_state;
Paolo Bonzini95c5c7c2019-07-02 14:45:24 +02006278 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
6279 return nested;
Tom Lendackybc226f02018-05-10 22:06:39 +02006280 case MSR_AMD64_VIRT_SPEC_CTRL:
6281 /* This is AMD only. */
6282 return false;
6283 default:
6284 return true;
6285 }
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006286}
6287
Chao Peng86f52012018-10-24 16:05:11 +08006288static bool vmx_pt_supported(void)
6289{
6290 return pt_mode == PT_MODE_HOST_GUEST;
6291}
6292
Avi Kivity51aa01d2010-07-20 14:31:20 +03006293static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6294{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006295 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006296 bool unblock_nmi;
6297 u8 vector;
6298 bool idtv_info_valid;
6299
6300 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006301
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006302 if (enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006303 if (vmx->loaded_vmcs->nmi_known_unmasked)
6304 return;
6305 /*
6306 * Can't use vmx->exit_intr_info since we're not sure what
6307 * the exit reason is.
6308 */
6309 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6310 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6311 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6312 /*
6313 * SDM 3: 27.7.1.2 (September 2008)
6314 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6315 * a guest IRET fault.
6316 * SDM 3: 23.2.2 (September 2008)
6317 * Bit 12 is undefined in any of the following cases:
6318 * If the VM exit sets the valid bit in the IDT-vectoring
6319 * information field.
6320 * If the VM exit is due to a double fault.
6321 */
6322 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6323 vector != DF_VECTOR && !idtv_info_valid)
6324 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6325 GUEST_INTR_STATE_NMI);
6326 else
6327 vmx->loaded_vmcs->nmi_known_unmasked =
6328 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6329 & GUEST_INTR_STATE_NMI);
6330 } else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
6331 vmx->loaded_vmcs->vnmi_blocked_time +=
6332 ktime_to_ns(ktime_sub(ktime_get(),
6333 vmx->loaded_vmcs->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006334}
6335
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006336static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03006337 u32 idt_vectoring_info,
6338 int instr_len_field,
6339 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006340{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006341 u8 vector;
6342 int type;
6343 bool idtv_info_valid;
6344
6345 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006346
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006347 vcpu->arch.nmi_injected = false;
6348 kvm_clear_exception_queue(vcpu);
6349 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006350
6351 if (!idtv_info_valid)
6352 return;
6353
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006354 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03006355
Avi Kivity668f6122008-07-02 09:28:55 +03006356 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6357 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006358
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006359 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006360 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006361 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006362 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006363 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006364 * Clear bit "block by NMI" before VM entry if a NMI
6365 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006366 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006367 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006368 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006369 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006370 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006371 /* fall through */
6372 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006373 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006374 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03006375 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006376 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03006377 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006378 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006379 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006380 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006381 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03006382 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006383 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006384 break;
6385 default:
6386 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006387 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006388}
6389
Avi Kivity83422e12010-07-20 14:43:23 +03006390static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6391{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006392 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03006393 VM_EXIT_INSTRUCTION_LEN,
6394 IDT_VECTORING_ERROR_CODE);
6395}
6396
Avi Kivityb463a6f2010-07-20 15:06:17 +03006397static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6398{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006399 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03006400 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6401 VM_ENTRY_INSTRUCTION_LEN,
6402 VM_ENTRY_EXCEPTION_ERROR_CODE);
6403
6404 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6405}
6406
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006407static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6408{
6409 int i, nr_msrs;
6410 struct perf_guest_switch_msr *msrs;
6411
6412 msrs = perf_guest_get_msrs(&nr_msrs);
6413
6414 if (!msrs)
6415 return;
6416
6417 for (i = 0; i < nr_msrs; i++)
6418 if (msrs[i].host == msrs[i].guest)
6419 clear_atomic_switch_msr(vmx, msrs[i].msr);
6420 else
6421 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04006422 msrs[i].host, false);
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006423}
6424
Tao Xu6e3ba4a2019-07-16 14:55:50 +08006425static void atomic_switch_umwait_control_msr(struct vcpu_vmx *vmx)
6426{
6427 u32 host_umwait_control;
6428
6429 if (!vmx_has_waitpkg(vmx))
6430 return;
6431
6432 host_umwait_control = get_umwait_control_msr();
6433
6434 if (vmx->msr_ia32_umwait_control != host_umwait_control)
6435 add_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL,
6436 vmx->msr_ia32_umwait_control,
6437 host_umwait_control, false);
6438 else
6439 clear_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL);
6440}
6441
Sean Christophersonf459a702018-08-27 15:21:11 -07006442static void vmx_update_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07006443{
6444 struct vcpu_vmx *vmx = to_vmx(vcpu);
6445 u64 tscl;
6446 u32 delta_tsc;
6447
Sean Christophersond264ee02018-08-27 15:21:12 -07006448 if (vmx->req_immediate_exit) {
Sean Christopherson804939e2019-05-07 12:18:05 -07006449 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, 0);
6450 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6451 } else if (vmx->hv_deadline_tsc != -1) {
Sean Christophersonf459a702018-08-27 15:21:11 -07006452 tscl = rdtsc();
6453 if (vmx->hv_deadline_tsc > tscl)
6454 /* set_hv_timer ensures the delta fits in 32-bits */
6455 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
6456 cpu_preemption_timer_multi);
6457 else
6458 delta_tsc = 0;
6459
Sean Christopherson804939e2019-05-07 12:18:05 -07006460 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
6461 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6462 } else if (!vmx->loaded_vmcs->hv_timer_soft_disabled) {
6463 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, -1);
6464 vmx->loaded_vmcs->hv_timer_soft_disabled = true;
Sean Christophersonf459a702018-08-27 15:21:11 -07006465 }
Yunhong Jiang64672c92016-06-13 14:19:59 -07006466}
6467
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006468void vmx_update_host_rsp(struct vcpu_vmx *vmx, unsigned long host_rsp)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006469{
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006470 if (unlikely(host_rsp != vmx->loaded_vmcs->host_state.rsp)) {
6471 vmx->loaded_vmcs->host_state.rsp = host_rsp;
6472 vmcs_writel(HOST_RSP, host_rsp);
6473 }
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006474}
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006475
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006476bool __vmx_vcpu_run(struct vcpu_vmx *vmx, unsigned long *regs, bool launched);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006477
6478static void vmx_vcpu_run(struct kvm_vcpu *vcpu)
6479{
6480 struct vcpu_vmx *vmx = to_vmx(vcpu);
6481 unsigned long cr3, cr4;
6482
6483 /* Record the guest's net vcpu time for enforced NMI injections. */
6484 if (unlikely(!enable_vnmi &&
6485 vmx->loaded_vmcs->soft_vnmi_blocked))
6486 vmx->loaded_vmcs->entry_time = ktime_get();
6487
6488 /* Don't enter VMX if guest state is invalid, let the exit handler
6489 start emulation until we arrive back to a valid state */
6490 if (vmx->emulation_required)
6491 return;
6492
6493 if (vmx->ple_window_dirty) {
6494 vmx->ple_window_dirty = false;
6495 vmcs_write32(PLE_WINDOW, vmx->ple_window);
6496 }
6497
Sean Christopherson3731905ef2019-05-07 08:36:27 -07006498 if (vmx->nested.need_vmcs12_to_shadow_sync)
6499 nested_sync_vmcs12_to_shadow(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006500
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006501 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RSP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006502 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006503 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RIP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006504 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6505
6506 cr3 = __get_current_cr3_fast();
6507 if (unlikely(cr3 != vmx->loaded_vmcs->host_state.cr3)) {
6508 vmcs_writel(HOST_CR3, cr3);
6509 vmx->loaded_vmcs->host_state.cr3 = cr3;
6510 }
6511
6512 cr4 = cr4_read_shadow();
6513 if (unlikely(cr4 != vmx->loaded_vmcs->host_state.cr4)) {
6514 vmcs_writel(HOST_CR4, cr4);
6515 vmx->loaded_vmcs->host_state.cr4 = cr4;
6516 }
6517
6518 /* When single-stepping over STI and MOV SS, we must clear the
6519 * corresponding interruptibility bits in the guest state. Otherwise
6520 * vmentry fails as it then expects bit 14 (BS) in pending debug
6521 * exceptions being set, but that's not correct for the guest debugging
6522 * case. */
6523 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6524 vmx_set_interrupt_shadow(vcpu, 0);
6525
Aaron Lewis139a12c2019-10-21 16:30:25 -07006526 kvm_load_guest_xsave_state(vcpu);
WANG Chao1811d972019-04-12 15:55:39 +08006527
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006528 if (static_cpu_has(X86_FEATURE_PKU) &&
6529 kvm_read_cr4_bits(vcpu, X86_CR4_PKE) &&
6530 vcpu->arch.pkru != vmx->host_pkru)
6531 __write_pkru(vcpu->arch.pkru);
6532
6533 pt_guest_enter(vmx);
6534
6535 atomic_switch_perf_msrs(vmx);
Tao Xu6e3ba4a2019-07-16 14:55:50 +08006536 atomic_switch_umwait_control_msr(vmx);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006537
Sean Christopherson804939e2019-05-07 12:18:05 -07006538 if (enable_preemption_timer)
6539 vmx_update_hv_timer(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006540
Wanpeng Lib6c4bc62019-05-20 16:18:09 +08006541 if (lapic_in_kernel(vcpu) &&
6542 vcpu->arch.apic->lapic_timer.timer_advance_ns)
6543 kvm_wait_lapic_expire(vcpu);
6544
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006545 /*
6546 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
6547 * it's non-zero. Since vmentry is serialising on affected CPUs, there
6548 * is no need to worry about the conditional branch over the wrmsr
6549 * being speculatively taken.
6550 */
6551 x86_spec_ctrl_set_guest(vmx->spec_ctrl, 0);
6552
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006553 /* L1D Flush includes CPU buffer clear to mitigate MDS */
Sean Christophersonc823dd52019-01-25 07:41:13 -08006554 if (static_branch_unlikely(&vmx_l1d_should_flush))
6555 vmx_l1d_flush(vcpu);
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006556 else if (static_branch_unlikely(&mds_user_clear))
6557 mds_clear_cpu_buffers();
Sean Christophersonc823dd52019-01-25 07:41:13 -08006558
6559 if (vcpu->arch.cr2 != read_cr2())
6560 write_cr2(vcpu->arch.cr2);
6561
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006562 vmx->fail = __vmx_vcpu_run(vmx, (unsigned long *)&vcpu->arch.regs,
6563 vmx->loaded_vmcs->launched);
Sean Christophersonc823dd52019-01-25 07:41:13 -08006564
6565 vcpu->arch.cr2 = read_cr2();
Avi Kivity6aa8b732006-12-10 02:21:36 -08006566
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006567 /*
6568 * We do not use IBRS in the kernel. If this vCPU has used the
6569 * SPEC_CTRL MSR it may have left it on; save the value and
6570 * turn it off. This is much more efficient than blindly adding
6571 * it to the atomic save/restore list. Especially as the former
6572 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
6573 *
6574 * For non-nested case:
6575 * If the L01 MSR bitmap does not intercept the MSR, then we need to
6576 * save it.
6577 *
6578 * For nested case:
6579 * If the L02 MSR bitmap does not intercept the MSR, then we need to
6580 * save it.
6581 */
Paolo Bonzini946fbbc2018-02-22 16:43:18 +01006582 if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
Paolo Bonziniecb586b2018-02-22 16:43:17 +01006583 vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006584
Thomas Gleixnerccbcd262018-05-09 23:01:01 +02006585 x86_spec_ctrl_restore_host(vmx->spec_ctrl, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006586
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01006587 /* All fields are clean at this point */
6588 if (static_branch_unlikely(&enable_evmcs))
6589 current_evmcs->hv_clean_fields |=
6590 HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
6591
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08006592 if (static_branch_unlikely(&enable_evmcs))
6593 current_evmcs->hv_vp_id = vcpu->arch.hyperv.vp_index;
6594
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006595 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
Wanpeng Li74c55932017-11-29 01:31:20 -08006596 if (vmx->host_debugctlmsr)
6597 update_debugctlmsr(vmx->host_debugctlmsr);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006598
Avi Kivityaa67f602012-08-01 16:48:03 +03006599#ifndef CONFIG_X86_64
6600 /*
6601 * The sysexit path does not restore ds/es, so we must set them to
6602 * a reasonable value ourselves.
6603 *
Sean Christopherson6d6095b2018-07-23 12:32:44 -07006604 * We can't defer this to vmx_prepare_switch_to_host() since that
6605 * function may be executed in interrupt context, which saves and
6606 * restore segments around it, nullifying its effect.
Avi Kivityaa67f602012-08-01 16:48:03 +03006607 */
6608 loadsegment(ds, __USER_DS);
6609 loadsegment(es, __USER_DS);
6610#endif
6611
Avi Kivity6de4f3a2009-05-31 22:58:47 +03006612 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02006613 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006614 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03006615 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006616 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006617 vcpu->arch.regs_dirty = 0;
6618
Chao Peng2ef444f2018-10-24 16:05:12 +08006619 pt_guest_exit(vmx);
6620
Gleb Natapove0b890d2013-09-25 12:51:33 +03006621 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006622 * eager fpu is enabled if PKEY is supported and CR4 is switched
6623 * back on host, so it is safe to read guest PKRU from current
6624 * XSAVE.
6625 */
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006626 if (static_cpu_has(X86_FEATURE_PKU) &&
6627 kvm_read_cr4_bits(vcpu, X86_CR4_PKE)) {
Sebastian Andrzej Siewiorc806e8872019-04-03 18:41:41 +02006628 vcpu->arch.pkru = rdpkru();
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006629 if (vcpu->arch.pkru != vmx->host_pkru)
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006630 __write_pkru(vmx->host_pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006631 }
6632
Aaron Lewis139a12c2019-10-21 16:30:25 -07006633 kvm_load_host_xsave_state(vcpu);
WANG Chao1811d972019-04-12 15:55:39 +08006634
Gleb Natapove0b890d2013-09-25 12:51:33 +03006635 vmx->nested.nested_run_pending = 0;
Jim Mattsonb060ca32017-09-14 16:31:42 -07006636 vmx->idt_vectoring_info = 0;
6637
6638 vmx->exit_reason = vmx->fail ? 0xdead : vmcs_read32(VM_EXIT_REASON);
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006639 if ((u16)vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY)
6640 kvm_machine_check();
6641
Jim Mattsonb060ca32017-09-14 16:31:42 -07006642 if (vmx->fail || (vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
6643 return;
6644
6645 vmx->loaded_vmcs->launched = 1;
6646 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
Gleb Natapove0b890d2013-09-25 12:51:33 +03006647
Avi Kivity51aa01d2010-07-20 14:31:20 +03006648 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006649 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006650}
6651
Sean Christopherson434a1e92018-03-20 12:17:18 -07006652static struct kvm *vmx_vm_alloc(void)
6653{
Ben Gardon41836832019-02-11 11:02:52 -08006654 struct kvm_vmx *kvm_vmx = __vmalloc(sizeof(struct kvm_vmx),
6655 GFP_KERNEL_ACCOUNT | __GFP_ZERO,
6656 PAGE_KERNEL);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07006657 return &kvm_vmx->kvm;
Sean Christopherson434a1e92018-03-20 12:17:18 -07006658}
6659
6660static void vmx_vm_free(struct kvm *kvm)
6661{
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08006662 kfree(kvm->arch.hyperv.hv_pa_pg);
Marc Orrd1e5b0e2018-05-15 04:37:37 -07006663 vfree(to_kvm_vmx(kvm));
Sean Christopherson434a1e92018-03-20 12:17:18 -07006664}
6665
Avi Kivity6aa8b732006-12-10 02:21:36 -08006666static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6667{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006668 struct vcpu_vmx *vmx = to_vmx(vcpu);
6669
Kai Huang843e4332015-01-28 10:54:28 +08006670 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08006671 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08006672 free_vpid(vmx->vpid);
Sean Christopherson55d23752018-12-03 13:53:18 -08006673 nested_vmx_free_vcpu(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006674 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006675 kvm_vcpu_uninit(vcpu);
Wanpeng Lid9a710e2019-07-22 12:26:21 +08006676 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.user_fpu);
Marc Orrb666a4b2018-11-06 14:53:56 -08006677 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.guest_fpu);
Rusty Russella4770342007-08-01 14:46:11 +10006678 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006679}
6680
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006681static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006682{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006683 int err;
Ben Gardon41836832019-02-11 11:02:52 -08006684 struct vcpu_vmx *vmx;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006685 unsigned long *msr_bitmap;
Xiaoyao Li4be53412019-10-20 17:11:00 +08006686 int i, cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006687
Sean Christopherson12b58f42019-08-15 10:22:37 -07006688 BUILD_BUG_ON_MSG(offsetof(struct vcpu_vmx, vcpu) != 0,
6689 "struct kvm_vcpu must be at offset 0 for arch usercopy region");
6690
Ben Gardon41836832019-02-11 11:02:52 -08006691 vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL_ACCOUNT);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006692 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006693 return ERR_PTR(-ENOMEM);
6694
Wanpeng Lid9a710e2019-07-22 12:26:21 +08006695 vmx->vcpu.arch.user_fpu = kmem_cache_zalloc(x86_fpu_cache,
6696 GFP_KERNEL_ACCOUNT);
6697 if (!vmx->vcpu.arch.user_fpu) {
6698 printk(KERN_ERR "kvm: failed to allocate kvm userspace's fpu\n");
6699 err = -ENOMEM;
6700 goto free_partial_vcpu;
6701 }
6702
Ben Gardon41836832019-02-11 11:02:52 -08006703 vmx->vcpu.arch.guest_fpu = kmem_cache_zalloc(x86_fpu_cache,
6704 GFP_KERNEL_ACCOUNT);
Marc Orrb666a4b2018-11-06 14:53:56 -08006705 if (!vmx->vcpu.arch.guest_fpu) {
6706 printk(KERN_ERR "kvm: failed to allocate vcpu's fpu\n");
6707 err = -ENOMEM;
Wanpeng Lid9a710e2019-07-22 12:26:21 +08006708 goto free_user_fpu;
Marc Orrb666a4b2018-11-06 14:53:56 -08006709 }
6710
Wanpeng Li991e7a02015-09-16 17:30:05 +08006711 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08006712
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006713 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
6714 if (err)
6715 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006716
Peter Feiner4e595162016-07-07 14:49:58 -07006717 err = -ENOMEM;
6718
6719 /*
6720 * If PML is turned on, failure on enabling PML just results in failure
6721 * of creating the vcpu, therefore we can simplify PML logic (by
6722 * avoiding dealing with cases, such as enabling PML partially on vcpus
6723 * for the guest, etc.
6724 */
6725 if (enable_pml) {
Ben Gardon41836832019-02-11 11:02:52 -08006726 vmx->pml_pg = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
Peter Feiner4e595162016-07-07 14:49:58 -07006727 if (!vmx->pml_pg)
6728 goto uninit_vcpu;
6729 }
6730
Jim Mattson7d737102019-12-03 16:24:42 -08006731 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) != NR_SHARED_MSRS);
Ingo Molnar965b58a2007-01-05 16:36:23 -08006732
Xiaoyao Li4be53412019-10-20 17:11:00 +08006733 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
6734 u32 index = vmx_msr_index[i];
6735 u32 data_low, data_high;
6736 int j = vmx->nmsrs;
6737
6738 if (rdmsr_safe(index, &data_low, &data_high) < 0)
6739 continue;
6740 if (wrmsr_safe(index, data_low, data_high) < 0)
6741 continue;
Paolo Bonzini46f4f0a2019-11-21 10:01:51 +01006742
Xiaoyao Li4be53412019-10-20 17:11:00 +08006743 vmx->guest_msrs[j].index = i;
6744 vmx->guest_msrs[j].data = 0;
Paolo Bonzini46f4f0a2019-11-21 10:01:51 +01006745 switch (index) {
6746 case MSR_IA32_TSX_CTRL:
6747 /*
6748 * No need to pass TSX_CTRL_CPUID_CLEAR through, so
6749 * let's avoid changing CPUID bits under the host
6750 * kernel's feet.
6751 */
6752 vmx->guest_msrs[j].mask = ~(u64)TSX_CTRL_CPUID_CLEAR;
6753 break;
6754 default:
6755 vmx->guest_msrs[j].mask = -1ull;
6756 break;
6757 }
Xiaoyao Li4be53412019-10-20 17:11:00 +08006758 ++vmx->nmsrs;
6759 }
6760
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006761 err = alloc_loaded_vmcs(&vmx->vmcs01);
6762 if (err < 0)
Jim Mattson7d737102019-12-03 16:24:42 -08006763 goto free_pml;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006764
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006765 msr_bitmap = vmx->vmcs01.msr_bitmap;
Jim Mattson788fc1e2018-11-09 09:35:11 -08006766 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_TSC, MSR_TYPE_R);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006767 vmx_disable_intercept_for_msr(msr_bitmap, MSR_FS_BASE, MSR_TYPE_RW);
6768 vmx_disable_intercept_for_msr(msr_bitmap, MSR_GS_BASE, MSR_TYPE_RW);
6769 vmx_disable_intercept_for_msr(msr_bitmap, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
6770 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
6771 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
6772 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
Wanpeng Lib5170062019-05-21 14:06:53 +08006773 if (kvm_cstate_in_guest(kvm)) {
6774 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C1_RES, MSR_TYPE_R);
6775 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C3_RESIDENCY, MSR_TYPE_R);
6776 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C6_RESIDENCY, MSR_TYPE_R);
6777 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C7_RESIDENCY, MSR_TYPE_R);
6778 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006779 vmx->msr_bitmap_mode = 0;
6780
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006781 vmx->loaded_vmcs = &vmx->vmcs01;
Avi Kivity15ad7142007-07-11 18:17:21 +03006782 cpu = get_cpu();
6783 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10006784 vmx->vcpu.cpu = cpu;
Xiaoyao Li1b842922019-10-20 17:11:01 +08006785 init_vmcs(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006786 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03006787 put_cpu();
Paolo Bonzini35754c92015-07-29 12:05:37 +02006788 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006789 err = alloc_apic_access_page(kvm);
6790 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006791 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02006792 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006793
Sean Christophersone90008d2018-03-05 12:04:37 -08006794 if (enable_ept && !enable_unrestricted_guest) {
Tang Chenf51770e2014-09-16 18:41:59 +08006795 err = init_rmode_identity_map(kvm);
6796 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02006797 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006798 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006799
Roman Kagan63aff652018-07-19 21:59:07 +03006800 if (nested)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006801 nested_vmx_setup_ctls_msrs(&vmx->nested.msrs,
Sean Christopherson7caaa712018-12-03 13:53:01 -08006802 vmx_capability.ept,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006803 kvm_vcpu_apicv_active(&vmx->vcpu));
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006804 else
6805 memset(&vmx->nested.msrs, 0, sizeof(vmx->nested.msrs));
Wincy Vanb9c237b2015-02-03 23:56:30 +08006806
Wincy Van705699a2015-02-03 23:58:17 +08006807 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006808 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006809
Haozhong Zhang37e4c992016-06-22 14:59:55 +08006810 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
6811
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02006812 /*
6813 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
6814 * or POSTED_INTR_WAKEUP_VECTOR.
6815 */
6816 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
6817 vmx->pi_desc.sn = 1;
6818
Lan Tianyu53963a72018-12-06 15:34:36 +08006819 vmx->ept_pointer = INVALID_PAGE;
6820
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006821 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006822
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006823free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08006824 free_loaded_vmcs(vmx->loaded_vmcs);
Peter Feiner4e595162016-07-07 14:49:58 -07006825free_pml:
6826 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006827uninit_vcpu:
6828 kvm_vcpu_uninit(&vmx->vcpu);
6829free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08006830 free_vpid(vmx->vpid);
Marc Orrb666a4b2018-11-06 14:53:56 -08006831 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.guest_fpu);
Wanpeng Lid9a710e2019-07-22 12:26:21 +08006832free_user_fpu:
6833 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.user_fpu);
Marc Orrb666a4b2018-11-06 14:53:56 -08006834free_partial_vcpu:
Rusty Russella4770342007-08-01 14:46:11 +10006835 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006836 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006837}
6838
Thomas Gleixner65fd4cb2019-02-19 11:10:49 +01006839#define L1TF_MSG_SMT "L1TF CPU bug present and SMT on, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
6840#define L1TF_MSG_L1D "L1TF CPU bug present and virtualization mitigation disabled, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006841
Wanpeng Lib31c1142018-03-12 04:53:04 -07006842static int vmx_vm_init(struct kvm *kvm)
6843{
Tianyu Lan877ad952018-07-19 08:40:23 +00006844 spin_lock_init(&to_kvm_vmx(kvm)->ept_pointer_lock);
6845
Wanpeng Lib31c1142018-03-12 04:53:04 -07006846 if (!ple_gap)
6847 kvm->arch.pause_in_guest = true;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006848
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006849 if (boot_cpu_has(X86_BUG_L1TF) && enable_ept) {
6850 switch (l1tf_mitigation) {
6851 case L1TF_MITIGATION_OFF:
6852 case L1TF_MITIGATION_FLUSH_NOWARN:
6853 /* 'I explicitly don't care' is set */
6854 break;
6855 case L1TF_MITIGATION_FLUSH:
6856 case L1TF_MITIGATION_FLUSH_NOSMT:
6857 case L1TF_MITIGATION_FULL:
6858 /*
6859 * Warn upon starting the first VM in a potentially
6860 * insecure environment.
6861 */
Josh Poimboeufb2849092019-01-30 07:13:58 -06006862 if (sched_smt_active())
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006863 pr_warn_once(L1TF_MSG_SMT);
6864 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_NEVER)
6865 pr_warn_once(L1TF_MSG_L1D);
6866 break;
6867 case L1TF_MITIGATION_FULL_FORCE:
6868 /* Flush is enforced */
6869 break;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006870 }
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006871 }
Wanpeng Lib31c1142018-03-12 04:53:04 -07006872 return 0;
6873}
6874
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006875static int __init vmx_check_processor_compat(void)
Yang, Sheng002c7f72007-07-31 14:23:01 +03006876{
6877 struct vmcs_config vmcs_conf;
Sean Christopherson7caaa712018-12-03 13:53:01 -08006878 struct vmx_capability vmx_cap;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006879
Sean Christopherson7caaa712018-12-03 13:53:01 -08006880 if (setup_vmcs_config(&vmcs_conf, &vmx_cap) < 0)
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006881 return -EIO;
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006882 if (nested)
6883 nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, vmx_cap.ept,
6884 enable_apicv);
Yang, Sheng002c7f72007-07-31 14:23:01 +03006885 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
6886 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
6887 smp_processor_id());
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006888 return -EIO;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006889 }
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006890 return 0;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006891}
6892
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006893static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08006894{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006895 u8 cache;
6896 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006897
Sheng Yang522c68c2009-04-27 20:35:43 +08006898 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02006899 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08006900 * 2. EPT with VT-d:
6901 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02006902 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08006903 * b. VT-d with snooping control feature: snooping control feature of
6904 * VT-d engine can guarantee the cache correctness. Just set it
6905 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08006906 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08006907 * consistent with host MTRR
6908 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02006909 if (is_mmio) {
6910 cache = MTRR_TYPE_UNCACHABLE;
6911 goto exit;
6912 }
6913
6914 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006915 ipat = VMX_EPT_IPAT_BIT;
6916 cache = MTRR_TYPE_WRBACK;
6917 goto exit;
6918 }
6919
6920 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
6921 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02006922 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08006923 cache = MTRR_TYPE_WRBACK;
6924 else
6925 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006926 goto exit;
6927 }
6928
Xiao Guangrongff536042015-06-15 16:55:22 +08006929 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006930
6931exit:
6932 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08006933}
6934
Sheng Yang17cc3932010-01-05 19:02:27 +08006935static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02006936{
Sheng Yang878403b2010-01-05 19:02:29 +08006937 if (enable_ept && !cpu_has_vmx_ept_1g_page())
6938 return PT_DIRECTORY_LEVEL;
6939 else
6940 /* For shadow and EPT supported 1GB page */
6941 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02006942}
6943
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006944static void vmcs_set_secondary_exec_control(struct vcpu_vmx *vmx)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006945{
6946 /*
6947 * These bits in the secondary execution controls field
6948 * are dynamic, the others are mostly based on the hypervisor
6949 * architecture and the guest's CPUID. Do not touch the
6950 * dynamic bits.
6951 */
6952 u32 mask =
6953 SECONDARY_EXEC_SHADOW_VMCS |
6954 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Paolo Bonzini0367f202016-07-12 10:44:55 +02006955 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6956 SECONDARY_EXEC_DESC;
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006957
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006958 u32 new_ctl = vmx->secondary_exec_control;
6959 u32 cur_ctl = secondary_exec_controls_get(vmx);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006960
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006961 secondary_exec_controls_set(vmx, (new_ctl & ~mask) | (cur_ctl & mask));
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006962}
6963
David Matlack8322ebb2016-11-29 18:14:09 -08006964/*
6965 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
6966 * (indicating "allowed-1") if they are supported in the guest's CPUID.
6967 */
6968static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
6969{
6970 struct vcpu_vmx *vmx = to_vmx(vcpu);
6971 struct kvm_cpuid_entry2 *entry;
6972
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006973 vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
6974 vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
David Matlack8322ebb2016-11-29 18:14:09 -08006975
6976#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
6977 if (entry && (entry->_reg & (_cpuid_mask))) \
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006978 vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask); \
David Matlack8322ebb2016-11-29 18:14:09 -08006979} while (0)
6980
6981 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
6982 cr4_fixed1_update(X86_CR4_VME, edx, bit(X86_FEATURE_VME));
6983 cr4_fixed1_update(X86_CR4_PVI, edx, bit(X86_FEATURE_VME));
6984 cr4_fixed1_update(X86_CR4_TSD, edx, bit(X86_FEATURE_TSC));
6985 cr4_fixed1_update(X86_CR4_DE, edx, bit(X86_FEATURE_DE));
6986 cr4_fixed1_update(X86_CR4_PSE, edx, bit(X86_FEATURE_PSE));
6987 cr4_fixed1_update(X86_CR4_PAE, edx, bit(X86_FEATURE_PAE));
6988 cr4_fixed1_update(X86_CR4_MCE, edx, bit(X86_FEATURE_MCE));
6989 cr4_fixed1_update(X86_CR4_PGE, edx, bit(X86_FEATURE_PGE));
6990 cr4_fixed1_update(X86_CR4_OSFXSR, edx, bit(X86_FEATURE_FXSR));
6991 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
6992 cr4_fixed1_update(X86_CR4_VMXE, ecx, bit(X86_FEATURE_VMX));
6993 cr4_fixed1_update(X86_CR4_SMXE, ecx, bit(X86_FEATURE_SMX));
6994 cr4_fixed1_update(X86_CR4_PCIDE, ecx, bit(X86_FEATURE_PCID));
6995 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, bit(X86_FEATURE_XSAVE));
6996
6997 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
6998 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, bit(X86_FEATURE_FSGSBASE));
6999 cr4_fixed1_update(X86_CR4_SMEP, ebx, bit(X86_FEATURE_SMEP));
7000 cr4_fixed1_update(X86_CR4_SMAP, ebx, bit(X86_FEATURE_SMAP));
7001 cr4_fixed1_update(X86_CR4_PKE, ecx, bit(X86_FEATURE_PKU));
Paolo Bonzinic4ad77e2017-11-13 14:23:59 +01007002 cr4_fixed1_update(X86_CR4_UMIP, ecx, bit(X86_FEATURE_UMIP));
Chenyi Qiangc79eb772019-11-19 16:33:59 +08007003 cr4_fixed1_update(X86_CR4_LA57, ecx, bit(X86_FEATURE_LA57));
David Matlack8322ebb2016-11-29 18:14:09 -08007004
7005#undef cr4_fixed1_update
7006}
7007
Liran Alon5f76f6f2018-09-14 03:25:52 +03007008static void nested_vmx_entry_exit_ctls_update(struct kvm_vcpu *vcpu)
7009{
7010 struct vcpu_vmx *vmx = to_vmx(vcpu);
7011
7012 if (kvm_mpx_supported()) {
7013 bool mpx_enabled = guest_cpuid_has(vcpu, X86_FEATURE_MPX);
7014
7015 if (mpx_enabled) {
7016 vmx->nested.msrs.entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
7017 vmx->nested.msrs.exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
7018 } else {
7019 vmx->nested.msrs.entry_ctls_high &= ~VM_ENTRY_LOAD_BNDCFGS;
7020 vmx->nested.msrs.exit_ctls_high &= ~VM_EXIT_CLEAR_BNDCFGS;
7021 }
7022 }
7023}
7024
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007025static void update_intel_pt_cfg(struct kvm_vcpu *vcpu)
7026{
7027 struct vcpu_vmx *vmx = to_vmx(vcpu);
7028 struct kvm_cpuid_entry2 *best = NULL;
7029 int i;
7030
7031 for (i = 0; i < PT_CPUID_LEAVES; i++) {
7032 best = kvm_find_cpuid_entry(vcpu, 0x14, i);
7033 if (!best)
7034 return;
7035 vmx->pt_desc.caps[CPUID_EAX + i*PT_CPUID_REGS_NUM] = best->eax;
7036 vmx->pt_desc.caps[CPUID_EBX + i*PT_CPUID_REGS_NUM] = best->ebx;
7037 vmx->pt_desc.caps[CPUID_ECX + i*PT_CPUID_REGS_NUM] = best->ecx;
7038 vmx->pt_desc.caps[CPUID_EDX + i*PT_CPUID_REGS_NUM] = best->edx;
7039 }
7040
7041 /* Get the number of configurable Address Ranges for filtering */
7042 vmx->pt_desc.addr_range = intel_pt_validate_cap(vmx->pt_desc.caps,
7043 PT_CAP_num_address_ranges);
7044
7045 /* Initialize and clear the no dependency bits */
7046 vmx->pt_desc.ctl_bitmask = ~(RTIT_CTL_TRACEEN | RTIT_CTL_OS |
7047 RTIT_CTL_USR | RTIT_CTL_TSC_EN | RTIT_CTL_DISRETC);
7048
7049 /*
7050 * If CPUID.(EAX=14H,ECX=0):EBX[0]=1 CR3Filter can be set otherwise
7051 * will inject an #GP
7052 */
7053 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_cr3_filtering))
7054 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_CR3EN;
7055
7056 /*
7057 * If CPUID.(EAX=14H,ECX=0):EBX[1]=1 CYCEn, CycThresh and
7058 * PSBFreq can be set
7059 */
7060 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc))
7061 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_CYCLEACC |
7062 RTIT_CTL_CYC_THRESH | RTIT_CTL_PSB_FREQ);
7063
7064 /*
7065 * If CPUID.(EAX=14H,ECX=0):EBX[3]=1 MTCEn BranchEn and
7066 * MTCFreq can be set
7067 */
7068 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc))
7069 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_MTC_EN |
7070 RTIT_CTL_BRANCH_EN | RTIT_CTL_MTC_RANGE);
7071
7072 /* If CPUID.(EAX=14H,ECX=0):EBX[4]=1 FUPonPTW and PTWEn can be set */
7073 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_ptwrite))
7074 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_FUP_ON_PTW |
7075 RTIT_CTL_PTW_EN);
7076
7077 /* If CPUID.(EAX=14H,ECX=0):EBX[5]=1 PwrEvEn can be set */
7078 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_power_event_trace))
7079 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_PWR_EVT_EN;
7080
7081 /* If CPUID.(EAX=14H,ECX=0):ECX[0]=1 ToPA can be set */
7082 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_topa_output))
7083 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_TOPA;
7084
7085 /* If CPUID.(EAX=14H,ECX=0):ECX[3]=1 FabircEn can be set */
7086 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_output_subsys))
7087 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_FABRIC_EN;
7088
7089 /* unmask address range configure area */
7090 for (i = 0; i < vmx->pt_desc.addr_range; i++)
Gustavo A. R. Silvad14eff12018-12-26 14:40:59 -06007091 vmx->pt_desc.ctl_bitmask &= ~(0xfULL << (32 + i * 4));
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007092}
7093
Sheng Yang0e851882009-12-18 16:48:46 +08007094static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
7095{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007096 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007097
Aaron Lewis72041602019-10-21 16:30:20 -07007098 /* xsaves_enabled is recomputed in vmx_compute_secondary_exec_control(). */
7099 vcpu->arch.xsaves_enabled = false;
7100
Paolo Bonzini80154d72017-08-24 13:55:35 +02007101 if (cpu_has_secondary_exec_ctrls()) {
7102 vmx_compute_secondary_exec_control(vmx);
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007103 vmcs_set_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007104 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007105
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007106 if (nested_vmx_allowed(vcpu))
7107 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
Jim Mattson85c9aae2019-11-22 15:43:55 -08007108 FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX |
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007109 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
7110 else
7111 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
Jim Mattson85c9aae2019-11-22 15:43:55 -08007112 ~(FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX |
7113 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX);
David Matlack8322ebb2016-11-29 18:14:09 -08007114
Liran Alon5f76f6f2018-09-14 03:25:52 +03007115 if (nested_vmx_allowed(vcpu)) {
David Matlack8322ebb2016-11-29 18:14:09 -08007116 nested_vmx_cr_fixed1_bits_update(vcpu);
Liran Alon5f76f6f2018-09-14 03:25:52 +03007117 nested_vmx_entry_exit_ctls_update(vcpu);
7118 }
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007119
7120 if (boot_cpu_has(X86_FEATURE_INTEL_PT) &&
7121 guest_cpuid_has(vcpu, X86_FEATURE_INTEL_PT))
7122 update_intel_pt_cfg(vcpu);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05007123
7124 if (boot_cpu_has(X86_FEATURE_RTM)) {
7125 struct shared_msr_entry *msr;
7126 msr = find_msr_entry(vmx, MSR_IA32_TSX_CTRL);
7127 if (msr) {
7128 bool enabled = guest_cpuid_has(vcpu, X86_FEATURE_RTM);
7129 vmx_set_guest_msr(vmx, msr, enabled ? 0 : TSX_CTRL_RTM_DISABLE);
7130 }
7131 }
Sheng Yang0e851882009-12-18 16:48:46 +08007132}
7133
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007134static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
7135{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03007136 if (func == 1 && nested)
7137 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007138}
7139
Sean Christophersond264ee02018-08-27 15:21:12 -07007140static void vmx_request_immediate_exit(struct kvm_vcpu *vcpu)
7141{
7142 to_vmx(vcpu)->req_immediate_exit = true;
7143}
7144
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007145static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7146 struct x86_instruction_info *info,
7147 enum x86_intercept_stage stage)
7148{
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007149 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7150 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
7151
7152 /*
7153 * RDPID causes #UD if disabled through secondary execution controls.
7154 * Because it is marked as EmulateOnUD, we need to intercept it here.
7155 */
7156 if (info->intercept == x86_intercept_rdtscp &&
7157 !nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDTSCP)) {
7158 ctxt->exception.vector = UD_VECTOR;
7159 ctxt->exception.error_code_valid = false;
7160 return X86EMUL_PROPAGATE_FAULT;
7161 }
7162
7163 /* TODO: check more intercepts... */
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007164 return X86EMUL_CONTINUE;
7165}
7166
Yunhong Jiang64672c92016-06-13 14:19:59 -07007167#ifdef CONFIG_X86_64
7168/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
7169static inline int u64_shl_div_u64(u64 a, unsigned int shift,
7170 u64 divisor, u64 *result)
7171{
7172 u64 low = a << shift, high = a >> (64 - shift);
7173
7174 /* To avoid the overflow on divq */
7175 if (high >= divisor)
7176 return 1;
7177
7178 /* Low hold the result, high hold rem which is discarded */
7179 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
7180 "rm" (divisor), "0" (low), "1" (high));
7181 *result = low;
7182
7183 return 0;
7184}
7185
Sean Christophersonf9927982019-04-16 13:32:46 -07007186static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc,
7187 bool *expired)
Yunhong Jiang64672c92016-06-13 14:19:59 -07007188{
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007189 struct vcpu_vmx *vmx;
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007190 u64 tscl, guest_tscl, delta_tsc, lapic_timer_advance_cycles;
Sean Christopherson39497d72019-04-17 10:15:32 -07007191 struct kvm_timer *ktimer = &vcpu->arch.apic->lapic_timer;
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007192
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08007193 if (kvm_mwait_in_guest(vcpu->kvm) ||
7194 kvm_can_post_timer_interrupt(vcpu))
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007195 return -EOPNOTSUPP;
7196
7197 vmx = to_vmx(vcpu);
7198 tscl = rdtsc();
7199 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
7200 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Sean Christopherson39497d72019-04-17 10:15:32 -07007201 lapic_timer_advance_cycles = nsec_to_cycles(vcpu,
7202 ktimer->timer_advance_ns);
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007203
7204 if (delta_tsc > lapic_timer_advance_cycles)
7205 delta_tsc -= lapic_timer_advance_cycles;
7206 else
7207 delta_tsc = 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007208
7209 /* Convert to host delta tsc if tsc scaling is enabled */
7210 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
Sean Christopherson0967fa12019-04-16 13:32:48 -07007211 delta_tsc && u64_shl_div_u64(delta_tsc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007212 kvm_tsc_scaling_ratio_frac_bits,
Sean Christopherson0967fa12019-04-16 13:32:48 -07007213 vcpu->arch.tsc_scaling_ratio, &delta_tsc))
Yunhong Jiang64672c92016-06-13 14:19:59 -07007214 return -ERANGE;
7215
7216 /*
7217 * If the delta tsc can't fit in the 32 bit after the multi shift,
7218 * we can't use the preemption timer.
7219 * It's possible that it fits on later vmentries, but checking
7220 * on every vmentry is costly so we just use an hrtimer.
7221 */
7222 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
7223 return -ERANGE;
7224
7225 vmx->hv_deadline_tsc = tscl + delta_tsc;
Sean Christophersonf9927982019-04-16 13:32:46 -07007226 *expired = !delta_tsc;
7227 return 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007228}
7229
7230static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
7231{
Sean Christophersonf459a702018-08-27 15:21:11 -07007232 to_vmx(vcpu)->hv_deadline_tsc = -1;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007233}
7234#endif
7235
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007236static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007237{
Wanpeng Lib31c1142018-03-12 04:53:04 -07007238 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007239 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007240}
7241
Kai Huang843e4332015-01-28 10:54:28 +08007242static void vmx_slot_enable_log_dirty(struct kvm *kvm,
7243 struct kvm_memory_slot *slot)
7244{
7245 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
7246 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
7247}
7248
7249static void vmx_slot_disable_log_dirty(struct kvm *kvm,
7250 struct kvm_memory_slot *slot)
7251{
7252 kvm_mmu_slot_set_dirty(kvm, slot);
7253}
7254
7255static void vmx_flush_log_dirty(struct kvm *kvm)
7256{
7257 kvm_flush_pml_buffers(kvm);
7258}
7259
Bandan Dasc5f983f2017-05-05 15:25:14 -04007260static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
7261{
7262 struct vmcs12 *vmcs12;
7263 struct vcpu_vmx *vmx = to_vmx(vcpu);
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007264 gpa_t gpa, dst;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007265
7266 if (is_guest_mode(vcpu)) {
7267 WARN_ON_ONCE(vmx->nested.pml_full);
7268
7269 /*
7270 * Check if PML is enabled for the nested guest.
7271 * Whether eptp bit 6 is set is already checked
7272 * as part of A/D emulation.
7273 */
7274 vmcs12 = get_vmcs12(vcpu);
7275 if (!nested_cpu_has_pml(vmcs12))
7276 return 0;
7277
Dan Carpenter47698862017-05-10 22:43:17 +03007278 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -04007279 vmx->nested.pml_full = true;
7280 return 1;
7281 }
7282
7283 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007284 dst = vmcs12->pml_address + sizeof(u64) * vmcs12->guest_pml_index;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007285
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007286 if (kvm_write_guest_page(vcpu->kvm, gpa_to_gfn(dst), &gpa,
7287 offset_in_page(dst), sizeof(gpa)))
Bandan Dasc5f983f2017-05-05 15:25:14 -04007288 return 0;
7289
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007290 vmcs12->guest_pml_index--;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007291 }
7292
7293 return 0;
7294}
7295
Kai Huang843e4332015-01-28 10:54:28 +08007296static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
7297 struct kvm_memory_slot *memslot,
7298 gfn_t offset, unsigned long mask)
7299{
7300 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
7301}
7302
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007303static void __pi_post_block(struct kvm_vcpu *vcpu)
7304{
7305 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7306 struct pi_desc old, new;
7307 unsigned int dest;
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007308
7309 do {
7310 old.control = new.control = pi_desc->control;
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007311 WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
7312 "Wakeup handler not enabled while the VCPU is blocked\n");
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007313
7314 dest = cpu_physical_id(vcpu->cpu);
7315
7316 if (x2apic_enabled())
7317 new.ndst = dest;
7318 else
7319 new.ndst = (dest << 8) & 0xFF00;
7320
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007321 /* set 'NV' to 'notification vector' */
7322 new.nv = POSTED_INTR_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007323 } while (cmpxchg64(&pi_desc->control, old.control,
7324 new.control) != old.control);
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007325
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007326 if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
7327 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007328 list_del(&vcpu->blocked_vcpu_list);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007329 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007330 vcpu->pre_pcpu = -1;
7331 }
7332}
7333
Feng Wuefc64402015-09-18 22:29:51 +08007334/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08007335 * This routine does the following things for vCPU which is going
7336 * to be blocked if VT-d PI is enabled.
7337 * - Store the vCPU to the wakeup list, so when interrupts happen
7338 * we can find the right vCPU to wake up.
7339 * - Change the Posted-interrupt descriptor as below:
7340 * 'NDST' <-- vcpu->pre_pcpu
7341 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
7342 * - If 'ON' is set during this process, which means at least one
7343 * interrupt is posted for this vCPU, we cannot block it, in
7344 * this case, return 1, otherwise, return 0.
7345 *
7346 */
Yunhong Jiangbc225122016-06-13 14:19:58 -07007347static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007348{
Feng Wubf9f6ac2015-09-18 22:29:55 +08007349 unsigned int dest;
7350 struct pi_desc old, new;
7351 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7352
7353 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007354 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7355 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +08007356 return 0;
7357
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007358 WARN_ON(irqs_disabled());
7359 local_irq_disable();
7360 if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
7361 vcpu->pre_pcpu = vcpu->cpu;
7362 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7363 list_add_tail(&vcpu->blocked_vcpu_list,
7364 &per_cpu(blocked_vcpu_on_cpu,
7365 vcpu->pre_pcpu));
7366 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7367 }
Feng Wubf9f6ac2015-09-18 22:29:55 +08007368
7369 do {
7370 old.control = new.control = pi_desc->control;
7371
Feng Wubf9f6ac2015-09-18 22:29:55 +08007372 WARN((pi_desc->sn == 1),
7373 "Warning: SN field of posted-interrupts "
7374 "is set before blocking\n");
7375
7376 /*
7377 * Since vCPU can be preempted during this process,
7378 * vcpu->cpu could be different with pre_pcpu, we
7379 * need to set pre_pcpu as the destination of wakeup
7380 * notification event, then we can find the right vCPU
7381 * to wakeup in wakeup handler if interrupts happen
7382 * when the vCPU is in blocked state.
7383 */
7384 dest = cpu_physical_id(vcpu->pre_pcpu);
7385
7386 if (x2apic_enabled())
7387 new.ndst = dest;
7388 else
7389 new.ndst = (dest << 8) & 0xFF00;
7390
7391 /* set 'NV' to 'wakeup vector' */
7392 new.nv = POSTED_INTR_WAKEUP_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007393 } while (cmpxchg64(&pi_desc->control, old.control,
7394 new.control) != old.control);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007395
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007396 /* We should not block the vCPU if an interrupt is posted for it. */
7397 if (pi_test_on(pi_desc) == 1)
7398 __pi_post_block(vcpu);
7399
7400 local_irq_enable();
7401 return (vcpu->pre_pcpu == -1);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007402}
7403
Yunhong Jiangbc225122016-06-13 14:19:58 -07007404static int vmx_pre_block(struct kvm_vcpu *vcpu)
7405{
7406 if (pi_pre_block(vcpu))
7407 return 1;
7408
Yunhong Jiang64672c92016-06-13 14:19:59 -07007409 if (kvm_lapic_hv_timer_in_use(vcpu))
7410 kvm_lapic_switch_to_sw_timer(vcpu);
7411
Yunhong Jiangbc225122016-06-13 14:19:58 -07007412 return 0;
7413}
7414
7415static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007416{
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007417 if (vcpu->pre_pcpu == -1)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007418 return;
7419
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007420 WARN_ON(irqs_disabled());
7421 local_irq_disable();
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007422 __pi_post_block(vcpu);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007423 local_irq_enable();
Feng Wubf9f6ac2015-09-18 22:29:55 +08007424}
7425
Yunhong Jiangbc225122016-06-13 14:19:58 -07007426static void vmx_post_block(struct kvm_vcpu *vcpu)
7427{
Yunhong Jiang64672c92016-06-13 14:19:59 -07007428 if (kvm_x86_ops->set_hv_timer)
7429 kvm_lapic_switch_to_hv_timer(vcpu);
7430
Yunhong Jiangbc225122016-06-13 14:19:58 -07007431 pi_post_block(vcpu);
7432}
7433
Feng Wubf9f6ac2015-09-18 22:29:55 +08007434/*
Feng Wuefc64402015-09-18 22:29:51 +08007435 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
7436 *
7437 * @kvm: kvm
7438 * @host_irq: host irq of the interrupt
7439 * @guest_irq: gsi of the interrupt
7440 * @set: set or unset PI
7441 * returns 0 on success, < 0 on failure
7442 */
7443static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
7444 uint32_t guest_irq, bool set)
7445{
7446 struct kvm_kernel_irq_routing_entry *e;
7447 struct kvm_irq_routing_table *irq_rt;
7448 struct kvm_lapic_irq irq;
7449 struct kvm_vcpu *vcpu;
7450 struct vcpu_data vcpu_info;
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007451 int idx, ret = 0;
Feng Wuefc64402015-09-18 22:29:51 +08007452
7453 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007454 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7455 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +08007456 return 0;
7457
7458 idx = srcu_read_lock(&kvm->irq_srcu);
7459 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007460 if (guest_irq >= irq_rt->nr_rt_entries ||
7461 hlist_empty(&irq_rt->map[guest_irq])) {
7462 pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
7463 guest_irq, irq_rt->nr_rt_entries);
7464 goto out;
7465 }
Feng Wuefc64402015-09-18 22:29:51 +08007466
7467 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
7468 if (e->type != KVM_IRQ_ROUTING_MSI)
7469 continue;
7470 /*
7471 * VT-d PI cannot support posting multicast/broadcast
7472 * interrupts to a vCPU, we still use interrupt remapping
7473 * for these kind of interrupts.
7474 *
7475 * For lowest-priority interrupts, we only support
7476 * those with single CPU as the destination, e.g. user
7477 * configures the interrupts via /proc/irq or uses
7478 * irqbalance to make the interrupts single-CPU.
7479 *
7480 * We will support full lowest-priority interrupt later.
Alexander Graffdcf7562019-09-05 14:58:18 +02007481 *
7482 * In addition, we can only inject generic interrupts using
7483 * the PI mechanism, refuse to route others through it.
Feng Wuefc64402015-09-18 22:29:51 +08007484 */
7485
Radim Krčmář371313132016-07-12 22:09:27 +02007486 kvm_set_msi_irq(kvm, e, &irq);
Alexander Graffdcf7562019-09-05 14:58:18 +02007487 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu) ||
7488 !kvm_irq_is_postable(&irq)) {
Feng Wu23a1c252016-01-25 16:53:32 +08007489 /*
7490 * Make sure the IRTE is in remapped mode if
7491 * we don't handle it in posted mode.
7492 */
7493 ret = irq_set_vcpu_affinity(host_irq, NULL);
7494 if (ret < 0) {
7495 printk(KERN_INFO
7496 "failed to back to remapped mode, irq: %u\n",
7497 host_irq);
7498 goto out;
7499 }
7500
Feng Wuefc64402015-09-18 22:29:51 +08007501 continue;
Feng Wu23a1c252016-01-25 16:53:32 +08007502 }
Feng Wuefc64402015-09-18 22:29:51 +08007503
7504 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
7505 vcpu_info.vector = irq.vector;
7506
hu huajun2698d822018-04-11 15:16:40 +08007507 trace_kvm_pi_irte_update(host_irq, vcpu->vcpu_id, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +08007508 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
7509
7510 if (set)
7511 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
Haozhong Zhangdc91f2e2017-09-18 09:56:49 +08007512 else
Feng Wuefc64402015-09-18 22:29:51 +08007513 ret = irq_set_vcpu_affinity(host_irq, NULL);
Feng Wuefc64402015-09-18 22:29:51 +08007514
7515 if (ret < 0) {
7516 printk(KERN_INFO "%s: failed to update PI IRTE\n",
7517 __func__);
7518 goto out;
7519 }
7520 }
7521
7522 ret = 0;
7523out:
7524 srcu_read_unlock(&kvm->irq_srcu, idx);
7525 return ret;
7526}
7527
Ashok Rajc45dcc72016-06-22 14:59:56 +08007528static void vmx_setup_mce(struct kvm_vcpu *vcpu)
7529{
7530 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
7531 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
7532 FEATURE_CONTROL_LMCE;
7533 else
7534 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
7535 ~FEATURE_CONTROL_LMCE;
7536}
7537
Ladi Prosek72d7b372017-10-11 16:54:41 +02007538static int vmx_smi_allowed(struct kvm_vcpu *vcpu)
7539{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007540 /* we need a nested vmexit to enter SMM, postpone if run is pending */
7541 if (to_vmx(vcpu)->nested.nested_run_pending)
7542 return 0;
Ladi Prosek72d7b372017-10-11 16:54:41 +02007543 return 1;
7544}
7545
Ladi Prosek0234bf82017-10-11 16:54:40 +02007546static int vmx_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
7547{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007548 struct vcpu_vmx *vmx = to_vmx(vcpu);
7549
7550 vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
7551 if (vmx->nested.smm.guest_mode)
7552 nested_vmx_vmexit(vcpu, -1, 0, 0);
7553
7554 vmx->nested.smm.vmxon = vmx->nested.vmxon;
7555 vmx->nested.vmxon = false;
Wanpeng Licaa057a2018-03-12 04:53:03 -07007556 vmx_clear_hlt(vcpu);
Ladi Prosek0234bf82017-10-11 16:54:40 +02007557 return 0;
7558}
7559
Sean Christophersoned193212019-04-02 08:03:09 -07007560static int vmx_pre_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
Ladi Prosek0234bf82017-10-11 16:54:40 +02007561{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007562 struct vcpu_vmx *vmx = to_vmx(vcpu);
7563 int ret;
7564
7565 if (vmx->nested.smm.vmxon) {
7566 vmx->nested.vmxon = true;
7567 vmx->nested.smm.vmxon = false;
7568 }
7569
7570 if (vmx->nested.smm.guest_mode) {
Sean Christophersona633e412018-09-26 09:23:47 -07007571 ret = nested_vmx_enter_non_root_mode(vcpu, false);
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007572 if (ret)
7573 return ret;
7574
7575 vmx->nested.smm.guest_mode = false;
7576 }
Ladi Prosek0234bf82017-10-11 16:54:40 +02007577 return 0;
7578}
7579
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007580static int enable_smi_window(struct kvm_vcpu *vcpu)
7581{
7582 return 0;
7583}
7584
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007585static bool vmx_need_emulation_on_page_fault(struct kvm_vcpu *vcpu)
7586{
Yi Wang9481b7f2019-07-15 12:35:17 +08007587 return false;
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007588}
7589
Liran Alon4b9852f2019-08-26 13:24:49 +03007590static bool vmx_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
7591{
7592 return to_vmx(vcpu)->nested.vmxon;
7593}
7594
Sean Christophersona3203382018-12-03 13:53:11 -08007595static __init int hardware_setup(void)
7596{
7597 unsigned long host_bndcfgs;
Sean Christopherson23420802019-04-19 22:50:57 -07007598 struct desc_ptr dt;
Sean Christophersona3203382018-12-03 13:53:11 -08007599 int r, i;
7600
7601 rdmsrl_safe(MSR_EFER, &host_efer);
7602
Sean Christopherson23420802019-04-19 22:50:57 -07007603 store_idt(&dt);
7604 host_idt_base = dt.address;
7605
Sean Christophersona3203382018-12-03 13:53:11 -08007606 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
7607 kvm_define_shared_msr(i, vmx_msr_index[i]);
7608
7609 if (setup_vmcs_config(&vmcs_config, &vmx_capability) < 0)
7610 return -EIO;
7611
7612 if (boot_cpu_has(X86_FEATURE_NX))
7613 kvm_enable_efer_bits(EFER_NX);
7614
7615 if (boot_cpu_has(X86_FEATURE_MPX)) {
7616 rdmsrl(MSR_IA32_BNDCFGS, host_bndcfgs);
7617 WARN_ONCE(host_bndcfgs, "KVM: BNDCFGS in host will be lost");
7618 }
7619
Sean Christophersona3203382018-12-03 13:53:11 -08007620 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
7621 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
7622 enable_vpid = 0;
7623
7624 if (!cpu_has_vmx_ept() ||
7625 !cpu_has_vmx_ept_4levels() ||
7626 !cpu_has_vmx_ept_mt_wb() ||
7627 !cpu_has_vmx_invept_global())
7628 enable_ept = 0;
7629
7630 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
7631 enable_ept_ad_bits = 0;
7632
7633 if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
7634 enable_unrestricted_guest = 0;
7635
7636 if (!cpu_has_vmx_flexpriority())
7637 flexpriority_enabled = 0;
7638
7639 if (!cpu_has_virtual_nmis())
7640 enable_vnmi = 0;
7641
7642 /*
7643 * set_apic_access_page_addr() is used to reload apic access
7644 * page upon invalidation. No need to do anything if not
7645 * using the APIC_ACCESS_ADDR VMCS field.
7646 */
7647 if (!flexpriority_enabled)
7648 kvm_x86_ops->set_apic_access_page_addr = NULL;
7649
7650 if (!cpu_has_vmx_tpr_shadow())
7651 kvm_x86_ops->update_cr8_intercept = NULL;
7652
7653 if (enable_ept && !cpu_has_vmx_ept_2m_page())
7654 kvm_disable_largepages();
7655
7656#if IS_ENABLED(CONFIG_HYPERV)
7657 if (ms_hyperv.nested_features & HV_X64_NESTED_GUEST_MAPPING_FLUSH
Lan Tianyu1f3a3e42018-12-06 21:21:07 +08007658 && enable_ept) {
7659 kvm_x86_ops->tlb_remote_flush = hv_remote_flush_tlb;
7660 kvm_x86_ops->tlb_remote_flush_with_range =
7661 hv_remote_flush_tlb_with_range;
7662 }
Sean Christophersona3203382018-12-03 13:53:11 -08007663#endif
7664
7665 if (!cpu_has_vmx_ple()) {
7666 ple_gap = 0;
7667 ple_window = 0;
7668 ple_window_grow = 0;
7669 ple_window_max = 0;
7670 ple_window_shrink = 0;
7671 }
7672
7673 if (!cpu_has_vmx_apicv()) {
7674 enable_apicv = 0;
7675 kvm_x86_ops->sync_pir_to_irr = NULL;
7676 }
7677
7678 if (cpu_has_vmx_tsc_scaling()) {
7679 kvm_has_tsc_control = true;
7680 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
7681 kvm_tsc_scaling_ratio_frac_bits = 48;
7682 }
7683
7684 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7685
7686 if (enable_ept)
7687 vmx_enable_tdp();
7688 else
7689 kvm_disable_tdp();
7690
Sean Christophersona3203382018-12-03 13:53:11 -08007691 /*
7692 * Only enable PML when hardware supports PML feature, and both EPT
7693 * and EPT A/D bit features are enabled -- PML depends on them to work.
7694 */
7695 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
7696 enable_pml = 0;
7697
7698 if (!enable_pml) {
7699 kvm_x86_ops->slot_enable_log_dirty = NULL;
7700 kvm_x86_ops->slot_disable_log_dirty = NULL;
7701 kvm_x86_ops->flush_log_dirty = NULL;
7702 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
7703 }
7704
7705 if (!cpu_has_vmx_preemption_timer())
Sean Christopherson804939e2019-05-07 12:18:05 -07007706 enable_preemption_timer = false;
Sean Christophersona3203382018-12-03 13:53:11 -08007707
Sean Christopherson804939e2019-05-07 12:18:05 -07007708 if (enable_preemption_timer) {
7709 u64 use_timer_freq = 5000ULL * 1000 * 1000;
Sean Christophersona3203382018-12-03 13:53:11 -08007710 u64 vmx_msr;
7711
7712 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
7713 cpu_preemption_timer_multi =
7714 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
Sean Christopherson804939e2019-05-07 12:18:05 -07007715
7716 if (tsc_khz)
7717 use_timer_freq = (u64)tsc_khz * 1000;
7718 use_timer_freq >>= cpu_preemption_timer_multi;
7719
7720 /*
7721 * KVM "disables" the preemption timer by setting it to its max
7722 * value. Don't use the timer if it might cause spurious exits
7723 * at a rate faster than 0.1 Hz (of uninterrupted guest time).
7724 */
7725 if (use_timer_freq > 0xffffffffu / 10)
7726 enable_preemption_timer = false;
7727 }
7728
7729 if (!enable_preemption_timer) {
Sean Christophersona3203382018-12-03 13:53:11 -08007730 kvm_x86_ops->set_hv_timer = NULL;
7731 kvm_x86_ops->cancel_hv_timer = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07007732 kvm_x86_ops->request_immediate_exit = __kvm_request_immediate_exit;
Sean Christophersona3203382018-12-03 13:53:11 -08007733 }
7734
Sean Christophersona3203382018-12-03 13:53:11 -08007735 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
Sean Christophersona3203382018-12-03 13:53:11 -08007736
7737 kvm_mce_cap_supported |= MCG_LMCE_P;
7738
Chao Pengf99e3da2018-10-24 16:05:10 +08007739 if (pt_mode != PT_MODE_SYSTEM && pt_mode != PT_MODE_HOST_GUEST)
7740 return -EINVAL;
7741 if (!enable_ept || !cpu_has_vmx_intel_pt())
7742 pt_mode = PT_MODE_SYSTEM;
7743
Sean Christophersona3203382018-12-03 13:53:11 -08007744 if (nested) {
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08007745 nested_vmx_setup_ctls_msrs(&vmcs_config.nested,
7746 vmx_capability.ept, enable_apicv);
7747
Sean Christophersone4027cf2018-12-03 13:53:12 -08007748 r = nested_vmx_hardware_setup(kvm_vmx_exit_handlers);
Sean Christophersona3203382018-12-03 13:53:11 -08007749 if (r)
7750 return r;
7751 }
7752
7753 r = alloc_kvm_area();
7754 if (r)
7755 nested_vmx_hardware_unsetup();
7756 return r;
7757}
7758
7759static __exit void hardware_unsetup(void)
7760{
7761 if (nested)
7762 nested_vmx_hardware_unsetup();
7763
7764 free_kvm_area();
7765}
7766
Kees Cook404f6aa2016-08-08 16:29:06 -07007767static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007768 .cpu_has_kvm_support = cpu_has_kvm_support,
7769 .disabled_by_bios = vmx_disabled_by_bios,
7770 .hardware_setup = hardware_setup,
7771 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03007772 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007773 .hardware_enable = hardware_enable,
7774 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007775 .cpu_has_accelerated_tpr = report_flexpriority,
Tom Lendackybc226f02018-05-10 22:06:39 +02007776 .has_emulated_msr = vmx_has_emulated_msr,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007777
Wanpeng Lib31c1142018-03-12 04:53:04 -07007778 .vm_init = vmx_vm_init,
Sean Christopherson434a1e92018-03-20 12:17:18 -07007779 .vm_alloc = vmx_vm_alloc,
7780 .vm_free = vmx_vm_free,
Wanpeng Lib31c1142018-03-12 04:53:04 -07007781
Avi Kivity6aa8b732006-12-10 02:21:36 -08007782 .vcpu_create = vmx_create_vcpu,
7783 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007784 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007785
Sean Christopherson6d6095b2018-07-23 12:32:44 -07007786 .prepare_guest_switch = vmx_prepare_switch_to_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007787 .vcpu_load = vmx_vcpu_load,
7788 .vcpu_put = vmx_vcpu_put,
7789
Paolo Bonzinia96036b2015-11-10 11:55:36 +01007790 .update_bp_intercept = update_exception_bitmap,
Tom Lendacky801e4592018-02-21 13:39:51 -06007791 .get_msr_feature = vmx_get_msr_feature,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007792 .get_msr = vmx_get_msr,
7793 .set_msr = vmx_set_msr,
7794 .get_segment_base = vmx_get_segment_base,
7795 .get_segment = vmx_get_segment,
7796 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007797 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007798 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02007799 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Anthony Liguori25c4c272007-04-27 09:29:21 +03007800 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007801 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007802 .set_cr3 = vmx_set_cr3,
7803 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007804 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007805 .get_idt = vmx_get_idt,
7806 .set_idt = vmx_set_idt,
7807 .get_gdt = vmx_get_gdt,
7808 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01007809 .get_dr6 = vmx_get_dr6,
7810 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +03007811 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007812 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007813 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007814 .get_rflags = vmx_get_rflags,
7815 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08007816
Avi Kivity6aa8b732006-12-10 02:21:36 -08007817 .tlb_flush = vmx_flush_tlb,
Junaid Shahidfaff8752018-06-29 13:10:05 -07007818 .tlb_flush_gva = vmx_flush_tlb_gva,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007819
Avi Kivity6aa8b732006-12-10 02:21:36 -08007820 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007821 .handle_exit = vmx_handle_exit,
Sean Christopherson1957aa62019-08-27 14:40:39 -07007822 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007823 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7824 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007825 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007826 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007827 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007828 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007829 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007830 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007831 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007832 .get_nmi_mask = vmx_get_nmi_mask,
7833 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007834 .enable_nmi_window = enable_nmi_window,
7835 .enable_irq_window = enable_irq_window,
7836 .update_cr8_intercept = update_cr8_intercept,
Jim Mattson8d860bb2018-05-09 16:56:05 -04007837 .set_virtual_apic_mode = vmx_set_virtual_apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +08007838 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +03007839 .get_enable_apicv = vmx_get_enable_apicv,
7840 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007841 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +01007842 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007843 .hwapic_irr_update = vmx_hwapic_irr_update,
7844 .hwapic_isr_update = vmx_hwapic_isr_update,
Liran Alone6c67d82018-09-04 10:56:52 +03007845 .guest_apic_has_interrupt = vmx_guest_apic_has_interrupt,
Yang Zhanga20ed542013-04-11 19:25:15 +08007846 .sync_pir_to_irr = vmx_sync_pir_to_irr,
7847 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Wanpeng Li17e433b2019-08-05 10:03:19 +08007848 .dy_apicv_has_pending_interrupt = vmx_dy_apicv_has_pending_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007849
Izik Eiduscbc94022007-10-25 00:29:55 +02007850 .set_tss_addr = vmx_set_tss_addr,
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07007851 .set_identity_map_addr = vmx_set_identity_map_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08007852 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007853 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007854
Avi Kivity586f9602010-11-18 13:09:54 +02007855 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007856
Sheng Yang17cc3932010-01-05 19:02:27 +08007857 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08007858
7859 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007860
7861 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +00007862 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007863
7864 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007865
7866 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007867
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02007868 .read_l1_tsc_offset = vmx_read_l1_tsc_offset,
Leonid Shatz326e7422018-11-06 12:14:25 +02007869 .write_l1_tsc_offset = vmx_write_l1_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007870
7871 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007872
7873 .check_intercept = vmx_check_intercept,
Sean Christopherson95b5a482019-04-19 22:50:59 -07007874 .handle_exit_irqoff = vmx_handle_exit_irqoff,
Liu, Jinsongda8999d2014-02-24 10:55:46 +00007875 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +08007876 .xsaves_supported = vmx_xsaves_supported,
Paolo Bonzini66336ca2016-07-12 10:36:41 +02007877 .umip_emulated = vmx_umip_emulated,
Chao Peng86f52012018-10-24 16:05:11 +08007878 .pt_supported = vmx_pt_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +01007879
Sean Christophersond264ee02018-08-27 15:21:12 -07007880 .request_immediate_exit = vmx_request_immediate_exit,
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007881
7882 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +08007883
7884 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
7885 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
7886 .flush_log_dirty = vmx_flush_log_dirty,
7887 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -04007888 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +02007889
Feng Wubf9f6ac2015-09-18 22:29:55 +08007890 .pre_block = vmx_pre_block,
7891 .post_block = vmx_post_block,
7892
Wei Huang25462f72015-06-19 15:45:05 +02007893 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +08007894
7895 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007896
7897#ifdef CONFIG_X86_64
7898 .set_hv_timer = vmx_set_hv_timer,
7899 .cancel_hv_timer = vmx_cancel_hv_timer,
7900#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +08007901
7902 .setup_mce = vmx_setup_mce,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007903
Ladi Prosek72d7b372017-10-11 16:54:41 +02007904 .smi_allowed = vmx_smi_allowed,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007905 .pre_enter_smm = vmx_pre_enter_smm,
7906 .pre_leave_smm = vmx_pre_leave_smm,
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007907 .enable_smi_window = enable_smi_window,
Vitaly Kuznetsov57b119d2018-10-16 18:50:01 +02007908
Sean Christophersone4027cf2018-12-03 13:53:12 -08007909 .check_nested_events = NULL,
7910 .get_nested_state = NULL,
7911 .set_nested_state = NULL,
7912 .get_vmcs12_pages = NULL,
7913 .nested_enable_evmcs = NULL,
Vitaly Kuznetsovea152982019-08-27 18:04:02 +02007914 .nested_get_evmcs_version = NULL,
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007915 .need_emulation_on_page_fault = vmx_need_emulation_on_page_fault,
Liran Alon4b9852f2019-08-26 13:24:49 +03007916 .apic_init_signal_blocked = vmx_apic_init_signal_blocked,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007917};
7918
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +02007919static void vmx_cleanup_l1d_flush(void)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02007920{
7921 if (vmx_l1d_flush_pages) {
7922 free_pages((unsigned long)vmx_l1d_flush_pages, L1D_CACHE_ORDER);
7923 vmx_l1d_flush_pages = NULL;
7924 }
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +02007925 /* Restore state so sysfs ignores VMX */
7926 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +02007927}
7928
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007929static void vmx_exit(void)
7930{
7931#ifdef CONFIG_KEXEC_CORE
7932 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
7933 synchronize_rcu();
7934#endif
7935
7936 kvm_exit();
7937
7938#if IS_ENABLED(CONFIG_HYPERV)
7939 if (static_branch_unlikely(&enable_evmcs)) {
7940 int cpu;
7941 struct hv_vp_assist_page *vp_ap;
7942 /*
7943 * Reset everything to support using non-enlightened VMCS
7944 * access later (e.g. when we reload the module with
7945 * enlightened_vmcs=0)
7946 */
7947 for_each_online_cpu(cpu) {
7948 vp_ap = hv_get_vp_assist_page(cpu);
7949
7950 if (!vp_ap)
7951 continue;
7952
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08007953 vp_ap->nested_control.features.directhypercall = 0;
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007954 vp_ap->current_nested_vmcs = 0;
7955 vp_ap->enlighten_vmentry = 0;
7956 }
7957
7958 static_branch_disable(&enable_evmcs);
7959 }
7960#endif
7961 vmx_cleanup_l1d_flush();
7962}
7963module_exit(vmx_exit);
7964
Avi Kivity6aa8b732006-12-10 02:21:36 -08007965static int __init vmx_init(void)
7966{
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01007967 int r;
7968
7969#if IS_ENABLED(CONFIG_HYPERV)
7970 /*
7971 * Enlightened VMCS usage should be recommended and the host needs
7972 * to support eVMCS v1 or above. We can also disable eVMCS support
7973 * with module parameter.
7974 */
7975 if (enlightened_vmcs &&
7976 ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
7977 (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
7978 KVM_EVMCS_VERSION) {
7979 int cpu;
7980
7981 /* Check that we have assist pages on all online CPUs */
7982 for_each_online_cpu(cpu) {
7983 if (!hv_get_vp_assist_page(cpu)) {
7984 enlightened_vmcs = false;
7985 break;
7986 }
7987 }
7988
7989 if (enlightened_vmcs) {
7990 pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
7991 static_branch_enable(&enable_evmcs);
7992 }
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08007993
7994 if (ms_hyperv.nested_features & HV_X64_NESTED_DIRECT_FLUSH)
7995 vmx_x86_ops.enable_direct_tlbflush
7996 = hv_enable_direct_tlbflush;
7997
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01007998 } else {
7999 enlightened_vmcs = false;
8000 }
8001#endif
8002
8003 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
Thomas Gleixnera7b90202018-07-13 16:23:18 +02008004 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03008005 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +08008006 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +08008007
Thomas Gleixnera7b90202018-07-13 16:23:18 +02008008 /*
Thomas Gleixner7db92e12018-07-13 16:23:19 +02008009 * Must be called after kvm_init() so enable_ept is properly set
8010 * up. Hand the parameter mitigation value in which was stored in
8011 * the pre module init parser. If no parameter was given, it will
8012 * contain 'auto' which will be turned into the default 'cond'
8013 * mitigation mode.
Thomas Gleixnera7b90202018-07-13 16:23:18 +02008014 */
Waiman Long19a36d32019-08-26 15:30:23 -04008015 r = vmx_setup_l1d_flush(vmentry_l1d_flush_param);
8016 if (r) {
8017 vmx_exit();
8018 return r;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02008019 }
8020
Dave Young2965faa2015-09-09 15:38:55 -07008021#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08008022 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
8023 crash_vmclear_local_loaded_vmcss);
8024#endif
Jim Mattson21ebf532018-05-01 15:40:28 -07008025 vmx_check_vmcs12_offsets();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08008026
He, Qingfdef3ad2007-04-30 09:45:24 +03008027 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008028}
Thomas Gleixnera7b90202018-07-13 16:23:18 +02008029module_init(vmx_init);