blob: ccd5b7bb617c84601ad8e2dc879aa1c932813971 [file] [log] [blame]
Thomas Gleixner20c8ccb2019-06-04 10:11:32 +02001// SPDX-License-Identifier: GPL-2.0-only
Avi Kivity6aa8b732006-12-10 02:21:36 -08002/*
3 * Kernel-based Virtual Machine driver for Linux
4 *
5 * This module enables machines with Intel VT-x extensions to run virtual
6 * machines without emulation or binary translation.
7 *
8 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02009 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Authors:
12 * Avi Kivity <avi@qumranet.com>
13 * Yaniv Kamay <yaniv@qumranet.com>
Avi Kivity6aa8b732006-12-10 02:21:36 -080014 */
15
Sean Christopherson199b1182018-12-03 13:52:53 -080016#include <linux/frame.h>
17#include <linux/highmem.h>
18#include <linux/hrtimer.h>
19#include <linux/kernel.h>
Avi Kivityedf88412007-12-16 11:02:48 +020020#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080021#include <linux/module.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020022#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070023#include <linux/mod_devicetable.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080024#include <linux/mm.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080025#include <linux/sched.h>
Josh Poimboeufb2849092019-01-30 07:13:58 -060026#include <linux/sched/smt.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040028#include <linux/tboot.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080029#include <linux/trace_events.h>
Avi Kivitye4956062007-06-28 14:15:57 -040030
Sean Christopherson199b1182018-12-03 13:52:53 -080031#include <asm/apic.h>
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +020032#include <asm/asm.h>
Feng Wu28b835d2015-09-18 22:29:54 +080033#include <asm/cpu.h>
Thomas Gleixnerba5bade2020-03-20 14:13:46 +010034#include <asm/cpu_device_id.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010035#include <asm/debugreg.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080036#include <asm/desc.h>
37#include <asm/fpu/internal.h>
38#include <asm/io.h>
Feng Wuefc64402015-09-18 22:29:51 +080039#include <asm/irq_remapping.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080040#include <asm/kexec.h>
41#include <asm/perf_event.h>
42#include <asm/mce.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070043#include <asm/mmu_context.h>
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010044#include <asm/mshyperv.h>
Benjamin Thielb10c3072020-01-23 18:29:45 +010045#include <asm/mwait.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080046#include <asm/spec-ctrl.h>
47#include <asm/virtext.h>
48#include <asm/vmx.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080049
Sean Christopherson3077c192018-12-03 13:53:02 -080050#include "capabilities.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080051#include "cpuid.h"
Sean Christopherson4cebd742018-12-03 13:52:58 -080052#include "evmcs.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080053#include "irq.h"
54#include "kvm_cache_regs.h"
55#include "lapic.h"
56#include "mmu.h"
Sean Christopherson55d23752018-12-03 13:53:18 -080057#include "nested.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080058#include "ops.h"
Wei Huang25462f72015-06-19 15:45:05 +020059#include "pmu.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080060#include "trace.h"
Sean Christophersoncb1d4742018-12-03 13:53:04 -080061#include "vmcs.h"
Sean Christopherson609363c2018-12-03 13:53:05 -080062#include "vmcs12.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080063#include "vmx.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080064#include "x86.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030065
Avi Kivity6aa8b732006-12-10 02:21:36 -080066MODULE_AUTHOR("Qumranet");
67MODULE_LICENSE("GPL");
68
Valdis Klētnieks575b2552020-02-27 21:49:52 -050069#ifdef MODULE
Josh Triplette9bda3b2012-03-20 23:33:51 -070070static const struct x86_cpu_id vmx_cpu_id[] = {
Thomas Gleixner320debe2020-03-20 14:13:50 +010071 X86_MATCH_FEATURE(X86_FEATURE_VMX, NULL),
Josh Triplette9bda3b2012-03-20 23:33:51 -070072 {}
73};
74MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
Valdis Klētnieks575b2552020-02-27 21:49:52 -050075#endif
Josh Triplette9bda3b2012-03-20 23:33:51 -070076
Sean Christopherson2c4fd912018-12-03 13:53:03 -080077bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020078module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080079
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010080static bool __read_mostly enable_vnmi = 1;
81module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);
82
Sean Christopherson2c4fd912018-12-03 13:53:03 -080083bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020084module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020085
Sean Christopherson2c4fd912018-12-03 13:53:03 -080086bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020087module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080088
Sean Christopherson2c4fd912018-12-03 13:53:03 -080089bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070090module_param_named(unrestricted_guest,
91 enable_unrestricted_guest, bool, S_IRUGO);
92
Sean Christopherson2c4fd912018-12-03 13:53:03 -080093bool __read_mostly enable_ept_ad_bits = 1;
Xudong Hao83c3a332012-05-28 19:33:35 +080094module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
95
Avi Kivitya27685c2012-06-12 20:30:18 +030096static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020097module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030098
Rusty Russell476bc002012-01-13 09:32:18 +103099static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +0300100module_param(fasteoi, bool, S_IRUGO);
101
Vitaly Kuznetsova4443262020-02-20 18:22:04 +0100102bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +0800103module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +0800104
Nadav Har'El801d3422011-05-25 23:02:23 +0300105/*
106 * If nested=1, nested virtualization is supported, i.e., guests may use
107 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
108 * use VMX instructions.
109 */
Paolo Bonzini1e58e5e2018-10-17 00:55:22 +0200110static bool __read_mostly nested = 1;
Nadav Har'El801d3422011-05-25 23:02:23 +0300111module_param(nested, bool, S_IRUGO);
112
Sean Christopherson2c4fd912018-12-03 13:53:03 -0800113bool __read_mostly enable_pml = 1;
Kai Huang843e4332015-01-28 10:54:28 +0800114module_param_named(pml, enable_pml, bool, S_IRUGO);
115
Paolo Bonzini6f2f8452019-05-20 15:34:35 +0200116static bool __read_mostly dump_invalid_vmcs = 0;
117module_param(dump_invalid_vmcs, bool, 0644);
118
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100119#define MSR_BITMAP_MODE_X2APIC 1
120#define MSR_BITMAP_MODE_X2APIC_APICV 2
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100121
Haozhong Zhang64903d62015-10-20 15:39:09 +0800122#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
123
Yunhong Jiang64672c92016-06-13 14:19:59 -0700124/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
125static int __read_mostly cpu_preemption_timer_multi;
126static bool __read_mostly enable_preemption_timer = 1;
127#ifdef CONFIG_X86_64
128module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
129#endif
130
Sean Christopherson3de63472018-07-13 08:42:30 -0700131#define KVM_VM_CR0_ALWAYS_OFF (X86_CR0_NW | X86_CR0_CD)
Sean Christopherson1706bd02018-03-05 12:04:38 -0800132#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
133#define KVM_VM_CR0_ALWAYS_ON \
134 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | \
135 X86_CR0_WP | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200136#define KVM_CR4_GUEST_OWNED_BITS \
137 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Yu Zhangfd8cb432017-08-24 20:27:56 +0800138 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200139
Sean Christopherson5dc1f042018-03-05 12:04:39 -0800140#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
Avi Kivitycdc0e242009-12-06 17:21:14 +0200141#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
142#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
143
Avi Kivity78ac8b42010-04-08 18:19:35 +0300144#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
145
Chao Pengbf8c55d2018-10-24 16:05:14 +0800146#define MSR_IA32_RTIT_STATUS_MASK (~(RTIT_STATUS_FILTEREN | \
147 RTIT_STATUS_CONTEXTEN | RTIT_STATUS_TRIGGEREN | \
148 RTIT_STATUS_ERROR | RTIT_STATUS_STOPPED | \
149 RTIT_STATUS_BYTECNT))
150
151#define MSR_IA32_RTIT_OUTPUT_BASE_MASK \
152 (~((1UL << cpuid_query_maxphyaddr(vcpu)) - 1) | 0x7f)
153
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800154/*
155 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
156 * ple_gap: upper bound on the amount of time between two successive
157 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500158 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800159 * ple_window: upper bound on the amount of time a guest is allowed to execute
160 * in a PAUSE loop. Tests indicate that most spinlocks are held for
161 * less than 2^12 cycles
162 * Time is measured based on a counter that runs at the same rate as the TSC,
163 * refer SDM volume 3b section 21.6.13 & 22.1.3.
164 */
Babu Mogerc8e88712018-03-16 16:37:24 -0400165static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
Luiz Capitulinoa87c99e2018-11-23 12:02:14 -0500166module_param(ple_gap, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200167
Babu Moger7fbc85a2018-03-16 16:37:22 -0400168static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
169module_param(ple_window, uint, 0444);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800170
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200171/* Default doubles per-vcpu window every exit. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400172static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400173module_param(ple_window_grow, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200174
175/* Default resets per-vcpu window every exit to ple_window. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400176static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400177module_param(ple_window_shrink, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200178
179/* Default is to compute the maximum so we can never overflow. */
Babu Moger7fbc85a2018-03-16 16:37:22 -0400180static unsigned int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
181module_param(ple_window_max, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200182
Chao Pengf99e3da2018-10-24 16:05:10 +0800183/* Default is SYSTEM mode, 1 for host-guest mode */
184int __read_mostly pt_mode = PT_MODE_SYSTEM;
185module_param(pt_mode, int, S_IRUGO);
186
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200187static DEFINE_STATIC_KEY_FALSE(vmx_l1d_should_flush);
Nicolai Stange427362a2018-07-21 22:25:00 +0200188static DEFINE_STATIC_KEY_FALSE(vmx_l1d_flush_cond);
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200189static DEFINE_MUTEX(vmx_l1d_flush_mutex);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200190
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200191/* Storage for pre module init parameter parsing */
192static enum vmx_l1d_flush_state __read_mostly vmentry_l1d_flush_param = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200193
194static const struct {
195 const char *option;
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200196 bool for_parse;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200197} vmentry_l1d_param[] = {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200198 [VMENTER_L1D_FLUSH_AUTO] = {"auto", true},
199 [VMENTER_L1D_FLUSH_NEVER] = {"never", true},
200 [VMENTER_L1D_FLUSH_COND] = {"cond", true},
201 [VMENTER_L1D_FLUSH_ALWAYS] = {"always", true},
202 [VMENTER_L1D_FLUSH_EPT_DISABLED] = {"EPT disabled", false},
203 [VMENTER_L1D_FLUSH_NOT_REQUIRED] = {"not required", false},
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200204};
205
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200206#define L1D_CACHE_ORDER 4
207static void *vmx_l1d_flush_pages;
208
209static int vmx_setup_l1d_flush(enum vmx_l1d_flush_state l1tf)
210{
211 struct page *page;
Nicolai Stange288d1522018-07-18 19:07:38 +0200212 unsigned int i;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200213
Waiman Long19a36d32019-08-26 15:30:23 -0400214 if (!boot_cpu_has_bug(X86_BUG_L1TF)) {
215 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
216 return 0;
217 }
218
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200219 if (!enable_ept) {
220 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_EPT_DISABLED;
221 return 0;
222 }
223
Yi Wangd806afa2018-08-16 13:42:39 +0800224 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES)) {
225 u64 msr;
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200226
Yi Wangd806afa2018-08-16 13:42:39 +0800227 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, msr);
228 if (msr & ARCH_CAP_SKIP_VMENTRY_L1DFLUSH) {
229 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
230 return 0;
231 }
232 }
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200233
Jiri Kosinad90a7a02018-07-13 16:23:25 +0200234 /* If set to auto use the default l1tf mitigation method */
235 if (l1tf == VMENTER_L1D_FLUSH_AUTO) {
236 switch (l1tf_mitigation) {
237 case L1TF_MITIGATION_OFF:
238 l1tf = VMENTER_L1D_FLUSH_NEVER;
239 break;
240 case L1TF_MITIGATION_FLUSH_NOWARN:
241 case L1TF_MITIGATION_FLUSH:
242 case L1TF_MITIGATION_FLUSH_NOSMT:
243 l1tf = VMENTER_L1D_FLUSH_COND;
244 break;
245 case L1TF_MITIGATION_FULL:
246 case L1TF_MITIGATION_FULL_FORCE:
247 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
248 break;
249 }
250 } else if (l1tf_mitigation == L1TF_MITIGATION_FULL_FORCE) {
251 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
252 }
253
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200254 if (l1tf != VMENTER_L1D_FLUSH_NEVER && !vmx_l1d_flush_pages &&
255 !boot_cpu_has(X86_FEATURE_FLUSH_L1D)) {
Ben Gardon41836832019-02-11 11:02:52 -0800256 /*
257 * This allocation for vmx_l1d_flush_pages is not tied to a VM
258 * lifetime and so should not be charged to a memcg.
259 */
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200260 page = alloc_pages(GFP_KERNEL, L1D_CACHE_ORDER);
261 if (!page)
262 return -ENOMEM;
263 vmx_l1d_flush_pages = page_address(page);
Nicolai Stange288d1522018-07-18 19:07:38 +0200264
265 /*
266 * Initialize each page with a different pattern in
267 * order to protect against KSM in the nested
268 * virtualization case.
269 */
270 for (i = 0; i < 1u << L1D_CACHE_ORDER; ++i) {
271 memset(vmx_l1d_flush_pages + i * PAGE_SIZE, i + 1,
272 PAGE_SIZE);
273 }
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200274 }
275
276 l1tf_vmx_mitigation = l1tf;
277
Thomas Gleixner895ae472018-07-13 16:23:22 +0200278 if (l1tf != VMENTER_L1D_FLUSH_NEVER)
279 static_branch_enable(&vmx_l1d_should_flush);
280 else
281 static_branch_disable(&vmx_l1d_should_flush);
Thomas Gleixner4c6523e2018-07-13 16:23:20 +0200282
Nicolai Stange427362a2018-07-21 22:25:00 +0200283 if (l1tf == VMENTER_L1D_FLUSH_COND)
284 static_branch_enable(&vmx_l1d_flush_cond);
Thomas Gleixner895ae472018-07-13 16:23:22 +0200285 else
Nicolai Stange427362a2018-07-21 22:25:00 +0200286 static_branch_disable(&vmx_l1d_flush_cond);
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200287 return 0;
288}
289
290static int vmentry_l1d_flush_parse(const char *s)
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200291{
292 unsigned int i;
293
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200294 if (s) {
295 for (i = 0; i < ARRAY_SIZE(vmentry_l1d_param); i++) {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200296 if (vmentry_l1d_param[i].for_parse &&
297 sysfs_streq(s, vmentry_l1d_param[i].option))
298 return i;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200299 }
300 }
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200301 return -EINVAL;
302}
303
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200304static int vmentry_l1d_flush_set(const char *s, const struct kernel_param *kp)
305{
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200306 int l1tf, ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200307
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200308 l1tf = vmentry_l1d_flush_parse(s);
309 if (l1tf < 0)
310 return l1tf;
311
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200312 if (!boot_cpu_has(X86_BUG_L1TF))
313 return 0;
314
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200315 /*
316 * Has vmx_init() run already? If not then this is the pre init
317 * parameter parsing. In that case just store the value and let
318 * vmx_init() do the proper setup after enable_ept has been
319 * established.
320 */
321 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_AUTO) {
322 vmentry_l1d_flush_param = l1tf;
323 return 0;
324 }
325
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200326 mutex_lock(&vmx_l1d_flush_mutex);
327 ret = vmx_setup_l1d_flush(l1tf);
328 mutex_unlock(&vmx_l1d_flush_mutex);
329 return ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200330}
331
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200332static int vmentry_l1d_flush_get(char *s, const struct kernel_param *kp)
333{
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200334 if (WARN_ON_ONCE(l1tf_vmx_mitigation >= ARRAY_SIZE(vmentry_l1d_param)))
335 return sprintf(s, "???\n");
336
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200337 return sprintf(s, "%s\n", vmentry_l1d_param[l1tf_vmx_mitigation].option);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200338}
339
340static const struct kernel_param_ops vmentry_l1d_flush_ops = {
341 .set = vmentry_l1d_flush_set,
342 .get = vmentry_l1d_flush_get,
343};
Thomas Gleixner895ae472018-07-13 16:23:22 +0200344module_param_cb(vmentry_l1d_flush, &vmentry_l1d_flush_ops, NULL, 0644);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200345
Gleb Natapovd99e4152012-12-20 16:57:45 +0200346static bool guest_state_valid(struct kvm_vcpu *vcpu);
347static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yi Wang1e4329ee2018-11-08 11:22:21 +0800348static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Ashok Raj15d45072018-02-01 22:59:43 +0100349 u32 msr, int type);
Avi Kivity75880a02007-06-20 11:20:04 +0300350
Sean Christopherson453eafb2018-12-20 12:25:17 -0800351void vmx_vmexit(void);
352
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700353#define vmx_insn_failed(fmt...) \
354do { \
355 WARN_ONCE(1, fmt); \
356 pr_warn_ratelimited(fmt); \
357} while (0)
358
Sean Christopherson6e202092019-07-19 13:41:08 -0700359asmlinkage void vmread_error(unsigned long field, bool fault)
360{
361 if (fault)
362 kvm_spurious_fault();
363 else
364 vmx_insn_failed("kvm: vmread failed: field=%lx\n", field);
365}
366
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700367noinline void vmwrite_error(unsigned long field, unsigned long value)
368{
369 vmx_insn_failed("kvm: vmwrite failed: field=%lx val=%lx err=%d\n",
370 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
371}
372
373noinline void vmclear_error(struct vmcs *vmcs, u64 phys_addr)
374{
375 vmx_insn_failed("kvm: vmclear failed: %p/%llx\n", vmcs, phys_addr);
376}
377
378noinline void vmptrld_error(struct vmcs *vmcs, u64 phys_addr)
379{
380 vmx_insn_failed("kvm: vmptrld failed: %p/%llx\n", vmcs, phys_addr);
381}
382
383noinline void invvpid_error(unsigned long ext, u16 vpid, gva_t gva)
384{
385 vmx_insn_failed("kvm: invvpid failed: ext=0x%lx vpid=%u gva=0x%lx\n",
386 ext, vpid, gva);
387}
388
389noinline void invept_error(unsigned long ext, u64 eptp, gpa_t gpa)
390{
391 vmx_insn_failed("kvm: invept failed: ext=0x%lx eptp=%llx gpa=0x%llx\n",
392 ext, eptp, gpa);
393}
394
Avi Kivity6aa8b732006-12-10 02:21:36 -0800395static DEFINE_PER_CPU(struct vmcs *, vmxarea);
Sean Christopherson75edce82018-12-03 13:53:06 -0800396DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300397/*
398 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
399 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
400 */
401static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800402
Feng Wubf9f6ac2015-09-18 22:29:55 +0800403/*
404 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
405 * can find which vCPU should be waken up.
406 */
407static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
408static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
409
Sheng Yang2384d2b2008-01-17 15:14:33 +0800410static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
411static DEFINE_SPINLOCK(vmx_vpid_lock);
412
Sean Christopherson3077c192018-12-03 13:53:02 -0800413struct vmcs_config vmcs_config;
414struct vmx_capability vmx_capability;
Sheng Yangd56f5462008-04-25 10:13:16 +0800415
Avi Kivity6aa8b732006-12-10 02:21:36 -0800416#define VMX_SEGMENT_FIELD(seg) \
417 [VCPU_SREG_##seg] = { \
418 .selector = GUEST_##seg##_SELECTOR, \
419 .base = GUEST_##seg##_BASE, \
420 .limit = GUEST_##seg##_LIMIT, \
421 .ar_bytes = GUEST_##seg##_AR_BYTES, \
422 }
423
Mathias Krause772e0312012-08-30 01:30:19 +0200424static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800425 unsigned selector;
426 unsigned base;
427 unsigned limit;
428 unsigned ar_bytes;
429} kvm_vmx_segment_fields[] = {
430 VMX_SEGMENT_FIELD(CS),
431 VMX_SEGMENT_FIELD(DS),
432 VMX_SEGMENT_FIELD(ES),
433 VMX_SEGMENT_FIELD(FS),
434 VMX_SEGMENT_FIELD(GS),
435 VMX_SEGMENT_FIELD(SS),
436 VMX_SEGMENT_FIELD(TR),
437 VMX_SEGMENT_FIELD(LDTR),
438};
439
Sean Christophersonec0241f2020-04-15 13:34:52 -0700440static inline void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
441{
442 vmx->segment_cache.bitmask = 0;
443}
444
Sean Christopherson23420802019-04-19 22:50:57 -0700445static unsigned long host_idt_base;
Avi Kivity26bb0982009-09-07 11:14:12 +0300446
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300447/*
Jim Mattson898a8112018-12-05 15:28:59 -0800448 * Though SYSCALL is only supported in 64-bit mode on Intel CPUs, kvm
449 * will emulate SYSCALL in legacy mode if the vendor string in guest
450 * CPUID.0:{EBX,ECX,EDX} is "AuthenticAMD" or "AMDisbetter!" To
451 * support this emulation, IA32_STAR must always be included in
452 * vmx_msr_index[], even in i386 builds.
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300453 */
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800454const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800455#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300456 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800457#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400458 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Paolo Bonzinic11f83e2019-11-18 12:23:00 -0500459 MSR_IA32_TSX_CTRL,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800460};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800461
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100462#if IS_ENABLED(CONFIG_HYPERV)
463static bool __read_mostly enlightened_vmcs = true;
464module_param(enlightened_vmcs, bool, 0444);
465
Tianyu Lan877ad952018-07-19 08:40:23 +0000466/* check_ept_pointer() should be under protection of ept_pointer_lock. */
467static void check_ept_pointer_match(struct kvm *kvm)
468{
469 struct kvm_vcpu *vcpu;
470 u64 tmp_eptp = INVALID_PAGE;
471 int i;
472
473 kvm_for_each_vcpu(i, vcpu, kvm) {
474 if (!VALID_PAGE(tmp_eptp)) {
475 tmp_eptp = to_vmx(vcpu)->ept_pointer;
476 } else if (tmp_eptp != to_vmx(vcpu)->ept_pointer) {
477 to_kvm_vmx(kvm)->ept_pointers_match
478 = EPT_POINTERS_MISMATCH;
479 return;
480 }
481 }
482
483 to_kvm_vmx(kvm)->ept_pointers_match = EPT_POINTERS_MATCH;
484}
485
Yi Wang8997f652019-01-21 15:27:05 +0800486static int kvm_fill_hv_flush_list_func(struct hv_guest_mapping_flush_list *flush,
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800487 void *data)
488{
489 struct kvm_tlb_range *range = data;
490
491 return hyperv_fill_flush_guest_mapping_list(flush, range->start_gfn,
492 range->pages);
493}
494
495static inline int __hv_remote_flush_tlb_with_range(struct kvm *kvm,
496 struct kvm_vcpu *vcpu, struct kvm_tlb_range *range)
497{
498 u64 ept_pointer = to_vmx(vcpu)->ept_pointer;
499
500 /*
501 * FLUSH_GUEST_PHYSICAL_ADDRESS_SPACE hypercall needs address
502 * of the base of EPT PML4 table, strip off EPT configuration
503 * information.
504 */
505 if (range)
506 return hyperv_flush_guest_mapping_range(ept_pointer & PAGE_MASK,
507 kvm_fill_hv_flush_list_func, (void *)range);
508 else
509 return hyperv_flush_guest_mapping(ept_pointer & PAGE_MASK);
510}
511
512static int hv_remote_flush_tlb_with_range(struct kvm *kvm,
513 struct kvm_tlb_range *range)
Tianyu Lan877ad952018-07-19 08:40:23 +0000514{
Lan Tianyua5c214d2018-10-13 22:54:05 +0800515 struct kvm_vcpu *vcpu;
Lan Tianyub7c1c222019-01-04 15:20:44 +0800516 int ret = 0, i;
Tianyu Lan877ad952018-07-19 08:40:23 +0000517
518 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
519
520 if (to_kvm_vmx(kvm)->ept_pointers_match == EPT_POINTERS_CHECK)
521 check_ept_pointer_match(kvm);
522
523 if (to_kvm_vmx(kvm)->ept_pointers_match != EPT_POINTERS_MATCH) {
Lan Tianyu53963a72018-12-06 15:34:36 +0800524 kvm_for_each_vcpu(i, vcpu, kvm) {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800525 /* If ept_pointer is invalid pointer, bypass flush request. */
526 if (VALID_PAGE(to_vmx(vcpu)->ept_pointer))
527 ret |= __hv_remote_flush_tlb_with_range(
528 kvm, vcpu, range);
Lan Tianyu53963a72018-12-06 15:34:36 +0800529 }
Lan Tianyua5c214d2018-10-13 22:54:05 +0800530 } else {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800531 ret = __hv_remote_flush_tlb_with_range(kvm,
532 kvm_get_vcpu(kvm, 0), range);
Tianyu Lan877ad952018-07-19 08:40:23 +0000533 }
Tianyu Lan877ad952018-07-19 08:40:23 +0000534
Tianyu Lan877ad952018-07-19 08:40:23 +0000535 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
536 return ret;
537}
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800538static int hv_remote_flush_tlb(struct kvm *kvm)
539{
540 return hv_remote_flush_tlb_with_range(kvm, NULL);
541}
542
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800543static int hv_enable_direct_tlbflush(struct kvm_vcpu *vcpu)
544{
545 struct hv_enlightened_vmcs *evmcs;
546 struct hv_partition_assist_pg **p_hv_pa_pg =
547 &vcpu->kvm->arch.hyperv.hv_pa_pg;
548 /*
549 * Synthetic VM-Exit is not enabled in current code and so All
550 * evmcs in singe VM shares same assist page.
551 */
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200552 if (!*p_hv_pa_pg)
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800553 *p_hv_pa_pg = kzalloc(PAGE_SIZE, GFP_KERNEL);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200554
555 if (!*p_hv_pa_pg)
556 return -ENOMEM;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800557
558 evmcs = (struct hv_enlightened_vmcs *)to_vmx(vcpu)->loaded_vmcs->vmcs;
559
560 evmcs->partition_assist_page =
561 __pa(*p_hv_pa_pg);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200562 evmcs->hv_vm_id = (unsigned long)vcpu->kvm;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800563 evmcs->hv_enlightenments_control.nested_flush_hypercall = 1;
564
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800565 return 0;
566}
567
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100568#endif /* IS_ENABLED(CONFIG_HYPERV) */
569
Yunhong Jiang64672c92016-06-13 14:19:59 -0700570/*
571 * Comment's format: document - errata name - stepping - processor name.
572 * Refer from
573 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
574 */
575static u32 vmx_preemption_cpu_tfms[] = {
576/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
5770x000206E6,
578/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
579/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
580/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
5810x00020652,
582/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
5830x00020655,
584/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
585/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
586/*
587 * 320767.pdf - AAP86 - B1 -
588 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
589 */
5900x000106E5,
591/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
5920x000106A0,
593/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
5940x000106A1,
595/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
5960x000106A4,
597 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
598 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
599 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
6000x000106A5,
Wei Huang3d82c562018-12-03 14:13:32 -0600601 /* Xeon E3-1220 V2 */
6020x000306A8,
Yunhong Jiang64672c92016-06-13 14:19:59 -0700603};
604
605static inline bool cpu_has_broken_vmx_preemption_timer(void)
606{
607 u32 eax = cpuid_eax(0x00000001), i;
608
609 /* Clear the reserved bits */
610 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +0000611 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -0700612 if (eax == vmx_preemption_cpu_tfms[i])
613 return true;
614
615 return false;
616}
617
Paolo Bonzini35754c92015-07-29 12:05:37 +0200618static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800619{
Paolo Bonzini35754c92015-07-29 12:05:37 +0200620 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800621}
622
Sheng Yang04547152009-04-01 15:52:31 +0800623static inline bool report_flexpriority(void)
624{
625 return flexpriority_enabled;
626}
627
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800628static inline int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -0800629{
630 int i;
631
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400632 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +0300633 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300634 return i;
635 return -1;
636}
637
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800638struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300639{
640 int i;
641
Rusty Russell8b9cf982007-07-30 16:31:43 +1000642 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300643 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400644 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000645 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800646}
647
Paolo Bonzinib07a5c52019-11-18 12:23:01 -0500648static int vmx_set_guest_msr(struct vcpu_vmx *vmx, struct shared_msr_entry *msr, u64 data)
649{
650 int ret = 0;
651
652 u64 old_msr_data = msr->data;
653 msr->data = data;
654 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
655 preempt_disable();
656 ret = kvm_set_shared_msr(msr->index, msr->data,
657 msr->mask);
658 preempt_enable();
659 if (ret)
660 msr->data = old_msr_data;
661 }
662 return ret;
663}
664
Dave Young2965faa2015-09-09 15:38:55 -0700665#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800666static void crash_vmclear_local_loaded_vmcss(void)
667{
668 int cpu = raw_smp_processor_id();
669 struct loaded_vmcs *v;
670
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800671 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
672 loaded_vmcss_on_cpu_link)
673 vmcs_clear(v->vmcs);
674}
Dave Young2965faa2015-09-09 15:38:55 -0700675#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800676
Nadav Har'Eld462b812011-05-24 15:26:10 +0300677static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800678{
Nadav Har'Eld462b812011-05-24 15:26:10 +0300679 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -0800680 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -0800681
Nadav Har'Eld462b812011-05-24 15:26:10 +0300682 if (loaded_vmcs->cpu != cpu)
683 return; /* vcpu migration can race with cpu offline */
684 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800685 per_cpu(current_vmcs, cpu) = NULL;
Sean Christopherson31603d42020-03-21 12:37:49 -0700686
687 vmcs_clear(loaded_vmcs->vmcs);
688 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
689 vmcs_clear(loaded_vmcs->shadow_vmcs);
690
Nadav Har'Eld462b812011-05-24 15:26:10 +0300691 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800692
693 /*
Sean Christopherson31603d42020-03-21 12:37:49 -0700694 * Ensure all writes to loaded_vmcs, including deleting it from its
695 * current percpu list, complete before setting loaded_vmcs->vcpu to
696 * -1, otherwise a different cpu can see vcpu == -1 first and add
697 * loaded_vmcs to its percpu list before it's deleted from this cpu's
698 * list. Pairs with the smp_rmb() in vmx_vcpu_load_vmcs().
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800699 */
700 smp_wmb();
701
Sean Christopherson31603d42020-03-21 12:37:49 -0700702 loaded_vmcs->cpu = -1;
703 loaded_vmcs->launched = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800704}
705
Sean Christopherson89b0c9f2018-12-03 13:53:07 -0800706void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800707{
Xiao Guangronge6c7d322012-11-28 20:53:15 +0800708 int cpu = loaded_vmcs->cpu;
709
710 if (cpu != -1)
711 smp_call_function_single(cpu,
712 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800713}
714
Avi Kivity2fb92db2011-04-27 19:42:18 +0300715static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
716 unsigned field)
717{
718 bool ret;
719 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
720
Sean Christophersoncb3c1e22019-09-27 14:45:22 -0700721 if (!kvm_register_is_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS)) {
722 kvm_register_mark_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS);
Avi Kivity2fb92db2011-04-27 19:42:18 +0300723 vmx->segment_cache.bitmask = 0;
724 }
725 ret = vmx->segment_cache.bitmask & mask;
726 vmx->segment_cache.bitmask |= mask;
727 return ret;
728}
729
730static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
731{
732 u16 *p = &vmx->segment_cache.seg[seg].selector;
733
734 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
735 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
736 return *p;
737}
738
739static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
740{
741 ulong *p = &vmx->segment_cache.seg[seg].base;
742
743 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
744 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
745 return *p;
746}
747
748static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
749{
750 u32 *p = &vmx->segment_cache.seg[seg].limit;
751
752 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
753 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
754 return *p;
755}
756
757static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
758{
759 u32 *p = &vmx->segment_cache.seg[seg].ar;
760
761 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
762 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
763 return *p;
764}
765
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800766void update_exception_bitmap(struct kvm_vcpu *vcpu)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300767{
768 u32 eb;
769
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100770 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -0800771 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Liran Alon9e869482018-03-12 13:12:51 +0200772 /*
773 * Guest access to VMware backdoor ports could legitimately
774 * trigger #GP because of TSS I/O permission bitmap.
775 * We intercept those #GP and allow access to them anyway
776 * as VMware does.
777 */
778 if (enable_vmware_backdoor)
779 eb |= (1u << GP_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100780 if ((vcpu->guest_debug &
781 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
782 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
783 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300784 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300785 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +0200786 if (enable_ept)
Miaohe Lin49f933d2020-02-27 11:20:54 +0800787 eb &= ~(1u << PF_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +0300788
789 /* When we are running a nested L2 guest and L1 specified for it a
790 * certain exception bitmap, we must trap the same exceptions and pass
791 * them to L1. When running L2, we will only handle the exceptions
792 * specified above if L1 did not want them.
793 */
794 if (is_guest_mode(vcpu))
795 eb |= get_vmcs12(vcpu)->exception_bitmap;
796
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300797 vmcs_write32(EXCEPTION_BITMAP, eb);
798}
799
Ashok Raj15d45072018-02-01 22:59:43 +0100800/*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100801 * Check if MSR is intercepted for currently loaded MSR bitmap.
802 */
803static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
804{
805 unsigned long *msr_bitmap;
806 int f = sizeof(unsigned long);
807
808 if (!cpu_has_vmx_msr_bitmap())
809 return true;
810
811 msr_bitmap = to_vmx(vcpu)->loaded_vmcs->msr_bitmap;
812
813 if (msr <= 0x1fff) {
814 return !!test_bit(msr, msr_bitmap + 0x800 / f);
815 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
816 msr &= 0x1fff;
817 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
818 }
819
820 return true;
821}
822
Gleb Natapov2961e8762013-11-25 15:37:13 +0200823static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
824 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200825{
Gleb Natapov2961e8762013-11-25 15:37:13 +0200826 vm_entry_controls_clearbit(vmx, entry);
827 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200828}
829
Aaron Lewis662f1d12019-11-07 21:14:39 -0800830int vmx_find_msr_index(struct vmx_msrs *m, u32 msr)
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400831{
832 unsigned int i;
833
834 for (i = 0; i < m->nr; ++i) {
835 if (m->val[i].index == msr)
836 return i;
837 }
838 return -ENOENT;
839}
840
Avi Kivity61d2ef22010-04-28 16:40:38 +0300841static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
842{
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400843 int i;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300844 struct msr_autoload *m = &vmx->msr_autoload;
845
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200846 switch (msr) {
847 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800848 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200849 clear_atomic_switch_msr_special(vmx,
850 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200851 VM_EXIT_LOAD_IA32_EFER);
852 return;
853 }
854 break;
855 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800856 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200857 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200858 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
859 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
860 return;
861 }
862 break;
Avi Kivity110312c2010-12-21 12:54:20 +0200863 }
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800864 i = vmx_find_msr_index(&m->guest, msr);
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400865 if (i < 0)
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400866 goto skip_guest;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400867 --m->guest.nr;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400868 m->guest.val[i] = m->guest.val[m->guest.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400869 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Avi Kivity110312c2010-12-21 12:54:20 +0200870
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400871skip_guest:
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800872 i = vmx_find_msr_index(&m->host, msr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400873 if (i < 0)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300874 return;
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400875
876 --m->host.nr;
877 m->host.val[i] = m->host.val[m->host.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400878 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300879}
880
Gleb Natapov2961e8762013-11-25 15:37:13 +0200881static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
882 unsigned long entry, unsigned long exit,
883 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
884 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200885{
886 vmcs_write64(guest_val_vmcs, guest_val);
Sean Christopherson5a5e8a12018-09-26 09:23:56 -0700887 if (host_val_vmcs != HOST_IA32_EFER)
888 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +0200889 vm_entry_controls_setbit(vmx, entry);
890 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200891}
892
Avi Kivity61d2ef22010-04-28 16:40:38 +0300893static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400894 u64 guest_val, u64 host_val, bool entry_only)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300895{
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400896 int i, j = 0;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300897 struct msr_autoload *m = &vmx->msr_autoload;
898
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200899 switch (msr) {
900 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800901 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200902 add_atomic_switch_msr_special(vmx,
903 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200904 VM_EXIT_LOAD_IA32_EFER,
905 GUEST_IA32_EFER,
906 HOST_IA32_EFER,
907 guest_val, host_val);
908 return;
909 }
910 break;
911 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800912 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200913 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200914 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
915 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
916 GUEST_IA32_PERF_GLOBAL_CTRL,
917 HOST_IA32_PERF_GLOBAL_CTRL,
918 guest_val, host_val);
919 return;
920 }
921 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +0100922 case MSR_IA32_PEBS_ENABLE:
923 /* PEBS needs a quiescent period after being disabled (to write
924 * a record). Disabling PEBS through VMX MSR swapping doesn't
925 * provide that period, so a CPU could write host's record into
926 * guest's memory.
927 */
928 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +0200929 }
930
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800931 i = vmx_find_msr_index(&m->guest, msr);
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400932 if (!entry_only)
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800933 j = vmx_find_msr_index(&m->host, msr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300934
Aaron Lewis7cfe0522019-11-07 21:14:37 -0800935 if ((i < 0 && m->guest.nr == NR_LOADSTORE_MSRS) ||
936 (j < 0 && m->host.nr == NR_LOADSTORE_MSRS)) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +0200937 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +0200938 "Can't add msr %x\n", msr);
939 return;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300940 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400941 if (i < 0) {
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400942 i = m->guest.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400943 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400944 }
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400945 m->guest.val[i].index = msr;
946 m->guest.val[i].value = guest_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300947
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400948 if (entry_only)
949 return;
950
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400951 if (j < 0) {
952 j = m->host.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400953 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300954 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400955 m->host.val[j].index = msr;
956 m->host.val[j].value = host_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300957}
958
Avi Kivity92c0d902009-10-29 11:00:16 +0200959static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +0300960{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100961 u64 guest_efer = vmx->vcpu.arch.efer;
962 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +0300963
Paolo Bonzini9167ab72019-10-27 16:23:23 +0100964 /* Shadow paging assumes NX to be available. */
965 if (!enable_ept)
966 guest_efer |= EFER_NX;
Roel Kluin3a34a882009-08-04 02:08:45 -0700967
Avi Kivity51c6cf62007-08-29 03:48:05 +0300968 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100969 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +0300970 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100971 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +0300972#ifdef CONFIG_X86_64
973 ignore_bits |= EFER_LMA | EFER_LME;
974 /* SCE is meaningful only in long mode on Intel */
975 if (guest_efer & EFER_LMA)
976 ignore_bits &= ~(u64)EFER_SCE;
977#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +0300978
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800979 /*
980 * On EPT, we can't emulate NX, so we must switch EFER atomically.
981 * On CPUs that support "load IA32_EFER", always switch EFER
982 * atomically, since it's faster than switching it manually.
983 */
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800984 if (cpu_has_load_ia32_efer() ||
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800985 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +0300986 if (!(guest_efer & EFER_LMA))
987 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -0800988 if (guest_efer != host_efer)
989 add_atomic_switch_msr(vmx, MSR_EFER,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400990 guest_efer, host_efer, false);
Sean Christopherson02343cf2018-09-26 09:23:43 -0700991 else
992 clear_atomic_switch_msr(vmx, MSR_EFER);
Avi Kivity84ad33e2010-04-28 16:42:29 +0300993 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100994 } else {
Sean Christopherson02343cf2018-09-26 09:23:43 -0700995 clear_atomic_switch_msr(vmx, MSR_EFER);
996
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100997 guest_efer &= ~ignore_bits;
998 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +0300999
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001000 vmx->guest_msrs[efer_offset].data = guest_efer;
1001 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
1002
1003 return true;
1004 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03001005}
1006
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001007#ifdef CONFIG_X86_32
1008/*
1009 * On 32-bit kernels, VM exits still load the FS and GS bases from the
1010 * VMCS rather than the segment table. KVM uses this helper to figure
1011 * out the current bases to poke them into the VMCS before entry.
1012 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001013static unsigned long segment_base(u16 selector)
1014{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001015 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001016 unsigned long v;
1017
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001018 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001019 return 0;
1020
Thomas Garnier45fc8752017-03-14 10:05:08 -07001021 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001022
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001023 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001024 u16 ldt_selector = kvm_read_ldt();
1025
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001026 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001027 return 0;
1028
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001029 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001030 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001031 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001032 return v;
1033}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001034#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001035
Sean Christophersone348ac72019-12-10 15:24:33 -08001036static inline bool pt_can_write_msr(struct vcpu_vmx *vmx)
1037{
Sean Christopherson2ef76192020-03-02 15:56:22 -08001038 return vmx_pt_mode_is_host_guest() &&
Sean Christophersone348ac72019-12-10 15:24:33 -08001039 !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
1040}
1041
Chao Peng2ef444f2018-10-24 16:05:12 +08001042static inline void pt_load_msr(struct pt_ctx *ctx, u32 addr_range)
1043{
1044 u32 i;
1045
1046 wrmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1047 wrmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1048 wrmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1049 wrmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1050 for (i = 0; i < addr_range; i++) {
1051 wrmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1052 wrmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1053 }
1054}
1055
1056static inline void pt_save_msr(struct pt_ctx *ctx, u32 addr_range)
1057{
1058 u32 i;
1059
1060 rdmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1061 rdmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1062 rdmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1063 rdmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1064 for (i = 0; i < addr_range; i++) {
1065 rdmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1066 rdmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1067 }
1068}
1069
1070static void pt_guest_enter(struct vcpu_vmx *vmx)
1071{
Sean Christopherson2ef76192020-03-02 15:56:22 -08001072 if (vmx_pt_mode_is_system())
Chao Peng2ef444f2018-10-24 16:05:12 +08001073 return;
1074
Chao Peng2ef444f2018-10-24 16:05:12 +08001075 /*
Chao Pengb08c2892018-10-24 16:05:15 +08001076 * GUEST_IA32_RTIT_CTL is already set in the VMCS.
1077 * Save host state before VM entry.
Chao Peng2ef444f2018-10-24 16:05:12 +08001078 */
Chao Pengb08c2892018-10-24 16:05:15 +08001079 rdmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
Chao Peng2ef444f2018-10-24 16:05:12 +08001080 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1081 wrmsrl(MSR_IA32_RTIT_CTL, 0);
1082 pt_save_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1083 pt_load_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1084 }
1085}
1086
1087static void pt_guest_exit(struct vcpu_vmx *vmx)
1088{
Sean Christopherson2ef76192020-03-02 15:56:22 -08001089 if (vmx_pt_mode_is_system())
Chao Peng2ef444f2018-10-24 16:05:12 +08001090 return;
1091
1092 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1093 pt_save_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1094 pt_load_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1095 }
1096
1097 /* Reload host state (IA32_RTIT_CTL will be cleared on VM exit). */
1098 wrmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
1099}
1100
Sean Christopherson13b964a2019-05-07 09:06:31 -07001101void vmx_set_host_fs_gs(struct vmcs_host_state *host, u16 fs_sel, u16 gs_sel,
1102 unsigned long fs_base, unsigned long gs_base)
1103{
1104 if (unlikely(fs_sel != host->fs_sel)) {
1105 if (!(fs_sel & 7))
1106 vmcs_write16(HOST_FS_SELECTOR, fs_sel);
1107 else
1108 vmcs_write16(HOST_FS_SELECTOR, 0);
1109 host->fs_sel = fs_sel;
1110 }
1111 if (unlikely(gs_sel != host->gs_sel)) {
1112 if (!(gs_sel & 7))
1113 vmcs_write16(HOST_GS_SELECTOR, gs_sel);
1114 else
1115 vmcs_write16(HOST_GS_SELECTOR, 0);
1116 host->gs_sel = gs_sel;
1117 }
1118 if (unlikely(fs_base != host->fs_base)) {
1119 vmcs_writel(HOST_FS_BASE, fs_base);
1120 host->fs_base = fs_base;
1121 }
1122 if (unlikely(gs_base != host->gs_base)) {
1123 vmcs_writel(HOST_GS_BASE, gs_base);
1124 host->gs_base = gs_base;
1125 }
1126}
1127
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001128void vmx_prepare_switch_to_guest(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001129{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001130 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersond7ee0392018-07-23 12:32:47 -07001131 struct vmcs_host_state *host_state;
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001132#ifdef CONFIG_X86_64
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01001133 int cpu = raw_smp_processor_id();
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001134#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001135 unsigned long fs_base, gs_base;
1136 u16 fs_sel, gs_sel;
Avi Kivity26bb0982009-09-07 11:14:12 +03001137 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001138
Sean Christophersond264ee02018-08-27 15:21:12 -07001139 vmx->req_immediate_exit = false;
1140
Liran Alonf48b4712018-11-20 18:03:25 +02001141 /*
1142 * Note that guest MSRs to be saved/restored can also be changed
1143 * when guest state is loaded. This happens when guest transitions
1144 * to/from long-mode by setting MSR_EFER.LMA.
1145 */
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001146 if (!vmx->guest_msrs_ready) {
1147 vmx->guest_msrs_ready = true;
Liran Alonf48b4712018-11-20 18:03:25 +02001148 for (i = 0; i < vmx->save_nmsrs; ++i)
1149 kvm_set_shared_msr(vmx->guest_msrs[i].index,
1150 vmx->guest_msrs[i].data,
1151 vmx->guest_msrs[i].mask);
1152
1153 }
wanpeng lic9dfd3f2020-02-17 18:37:43 +08001154
1155 if (vmx->nested.need_vmcs12_to_shadow_sync)
1156 nested_sync_vmcs12_to_shadow(vcpu);
1157
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001158 if (vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001159 return;
1160
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001161 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001162
Avi Kivity33ed6322007-05-02 16:54:03 +03001163 /*
1164 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1165 * allow segment selectors with cpl > 0 or ti == 1.
1166 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07001167 host_state->ldt_sel = kvm_read_ldt();
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01001168
1169#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001170 savesegment(ds, host_state->ds_sel);
1171 savesegment(es, host_state->es_sel);
Sean Christophersone368b872018-07-23 12:32:41 -07001172
1173 gs_base = cpu_kernelmode_gs_base(cpu);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001174 if (likely(is_64bit_mm(current->mm))) {
Thomas Gleixner67580342020-05-28 16:13:52 -04001175 current_save_fsgs();
Sean Christophersone368b872018-07-23 12:32:41 -07001176 fs_sel = current->thread.fsindex;
1177 gs_sel = current->thread.gsindex;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001178 fs_base = current->thread.fsbase;
Sean Christophersone368b872018-07-23 12:32:41 -07001179 vmx->msr_host_kernel_gs_base = current->thread.gsbase;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001180 } else {
Sean Christophersone368b872018-07-23 12:32:41 -07001181 savesegment(fs, fs_sel);
1182 savesegment(gs, gs_sel);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001183 fs_base = read_msr(MSR_FS_BASE);
Sean Christophersone368b872018-07-23 12:32:41 -07001184 vmx->msr_host_kernel_gs_base = read_msr(MSR_KERNEL_GS_BASE);
Avi Kivity33ed6322007-05-02 16:54:03 +03001185 }
1186
Paolo Bonzini4679b612018-09-24 17:23:01 +02001187 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity33ed6322007-05-02 16:54:03 +03001188#else
Sean Christophersone368b872018-07-23 12:32:41 -07001189 savesegment(fs, fs_sel);
1190 savesegment(gs, gs_sel);
1191 fs_base = segment_base(fs_sel);
1192 gs_base = segment_base(gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001193#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001194
Sean Christopherson13b964a2019-05-07 09:06:31 -07001195 vmx_set_host_fs_gs(host_state, fs_sel, gs_sel, fs_base, gs_base);
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001196 vmx->guest_state_loaded = true;
Avi Kivity33ed6322007-05-02 16:54:03 +03001197}
1198
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001199static void vmx_prepare_switch_to_host(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001200{
Sean Christophersond7ee0392018-07-23 12:32:47 -07001201 struct vmcs_host_state *host_state;
1202
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001203 if (!vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001204 return;
1205
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001206 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001207
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001208 ++vmx->vcpu.stat.host_state_reload;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001209
Avi Kivityc8770e72010-11-11 12:37:26 +02001210#ifdef CONFIG_X86_64
Paolo Bonzini4679b612018-09-24 17:23:01 +02001211 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivityc8770e72010-11-11 12:37:26 +02001212#endif
Sean Christophersond7ee0392018-07-23 12:32:47 -07001213 if (host_state->ldt_sel || (host_state->gs_sel & 7)) {
1214 kvm_load_ldt(host_state->ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001215#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001216 load_gs_index(host_state->gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001217#else
Sean Christophersond7ee0392018-07-23 12:32:47 -07001218 loadsegment(gs, host_state->gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001219#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001220 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07001221 if (host_state->fs_sel & 7)
1222 loadsegment(fs, host_state->fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001223#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001224 if (unlikely(host_state->ds_sel | host_state->es_sel)) {
1225 loadsegment(ds, host_state->ds_sel);
1226 loadsegment(es, host_state->es_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001227 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001228#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001229 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001230#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001231 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001232#endif
Thomas Garnier45fc8752017-03-14 10:05:08 -07001233 load_fixmap_gdt(raw_smp_processor_id());
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001234 vmx->guest_state_loaded = false;
1235 vmx->guest_msrs_ready = false;
Avi Kivity33ed6322007-05-02 16:54:03 +03001236}
1237
Sean Christopherson678e3152018-07-23 12:32:43 -07001238#ifdef CONFIG_X86_64
1239static u64 vmx_read_guest_kernel_gs_base(struct vcpu_vmx *vmx)
Avi Kivitya9b21b62008-06-24 11:48:49 +03001240{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001241 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001242 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001243 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1244 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001245 return vmx->msr_guest_kernel_gs_base;
Avi Kivitya9b21b62008-06-24 11:48:49 +03001246}
1247
Sean Christopherson678e3152018-07-23 12:32:43 -07001248static void vmx_write_guest_kernel_gs_base(struct vcpu_vmx *vmx, u64 data)
1249{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001250 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001251 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001252 wrmsrl(MSR_KERNEL_GS_BASE, data);
1253 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001254 vmx->msr_guest_kernel_gs_base = data;
1255}
1256#endif
1257
Feng Wu28b835d2015-09-18 22:29:54 +08001258static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
1259{
1260 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1261 struct pi_desc old, new;
1262 unsigned int dest;
1263
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001264 /*
1265 * In case of hot-plug or hot-unplug, we may have to undo
1266 * vmx_vcpu_pi_put even if there is no assigned device. And we
1267 * always keep PI.NDST up to date for simplicity: it makes the
1268 * code easier, and CPU migration is not a fast path.
1269 */
1270 if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
Feng Wu28b835d2015-09-18 22:29:54 +08001271 return;
1272
Joao Martins132194f2019-11-11 17:20:11 +00001273 /*
1274 * If the 'nv' field is POSTED_INTR_WAKEUP_VECTOR, do not change
1275 * PI.NDST: pi_post_block is the one expected to change PID.NDST and the
1276 * wakeup handler expects the vCPU to be on the blocked_vcpu_list that
1277 * matches PI.NDST. Otherwise, a vcpu may not be able to be woken up
1278 * correctly.
1279 */
1280 if (pi_desc->nv == POSTED_INTR_WAKEUP_VECTOR || vcpu->cpu == cpu) {
1281 pi_clear_sn(pi_desc);
1282 goto after_clear_sn;
1283 }
1284
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001285 /* The full case. */
Feng Wu28b835d2015-09-18 22:29:54 +08001286 do {
1287 old.control = new.control = pi_desc->control;
1288
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001289 dest = cpu_physical_id(cpu);
Feng Wu28b835d2015-09-18 22:29:54 +08001290
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001291 if (x2apic_enabled())
1292 new.ndst = dest;
1293 else
1294 new.ndst = (dest << 8) & 0xFF00;
Feng Wu28b835d2015-09-18 22:29:54 +08001295
Feng Wu28b835d2015-09-18 22:29:54 +08001296 new.sn = 0;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02001297 } while (cmpxchg64(&pi_desc->control, old.control,
1298 new.control) != old.control);
Luwei Kangc112b5f2019-02-14 10:48:07 +08001299
Joao Martins132194f2019-11-11 17:20:11 +00001300after_clear_sn:
1301
Luwei Kangc112b5f2019-02-14 10:48:07 +08001302 /*
1303 * Clear SN before reading the bitmap. The VT-d firmware
1304 * writes the bitmap and reads SN atomically (5.2.3 in the
1305 * spec), so it doesn't really have a memory barrier that
1306 * pairs with this, but we cannot do that and we need one.
1307 */
1308 smp_mb__after_atomic();
1309
Joao Martins29881b62019-11-11 17:20:12 +00001310 if (!pi_is_pir_empty(pi_desc))
Luwei Kangc112b5f2019-02-14 10:48:07 +08001311 pi_set_on(pi_desc);
Feng Wu28b835d2015-09-18 22:29:54 +08001312}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001313
Sean Christopherson5c911be2020-05-01 09:31:17 -07001314void vmx_vcpu_load_vmcs(struct kvm_vcpu *vcpu, int cpu,
1315 struct loaded_vmcs *buddy)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001316{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001317 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001318 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Sean Christopherson5c911be2020-05-01 09:31:17 -07001319 struct vmcs *prev;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001320
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001321 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01001322 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001323 local_irq_disable();
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001324
1325 /*
Sean Christopherson31603d42020-03-21 12:37:49 -07001326 * Ensure loaded_vmcs->cpu is read before adding loaded_vmcs to
1327 * this cpu's percpu list, otherwise it may not yet be deleted
1328 * from its previous cpu's percpu list. Pairs with the
1329 * smb_wmb() in __loaded_vmcs_clear().
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001330 */
1331 smp_rmb();
1332
Nadav Har'Eld462b812011-05-24 15:26:10 +03001333 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1334 &per_cpu(loaded_vmcss_on_cpu, cpu));
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001335 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001336 }
1337
Sean Christopherson5c911be2020-05-01 09:31:17 -07001338 prev = per_cpu(current_vmcs, cpu);
1339 if (prev != vmx->loaded_vmcs->vmcs) {
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001340 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1341 vmcs_load(vmx->loaded_vmcs->vmcs);
Sean Christopherson5c911be2020-05-01 09:31:17 -07001342
1343 /*
1344 * No indirect branch prediction barrier needed when switching
1345 * the active VMCS within a guest, e.g. on nested VM-Enter.
1346 * The L1 VMM can protect itself with retpolines, IBPB or IBRS.
1347 */
1348 if (!buddy || WARN_ON_ONCE(buddy->vmcs != prev))
1349 indirect_branch_prediction_barrier();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001350 }
1351
1352 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001353 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001354 unsigned long sysenter_esp;
1355
Sean Christophersoneeeb4f62020-03-20 14:28:20 -07001356 /*
1357 * Flush all EPTP/VPID contexts, the new pCPU may have stale
1358 * TLB entries from its previous association with the vCPU.
1359 */
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001360 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001361
Avi Kivity6aa8b732006-12-10 02:21:36 -08001362 /*
1363 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001364 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08001365 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001366 vmcs_writel(HOST_TR_BASE,
Andy Lutomirski72f5e082017-12-04 15:07:20 +01001367 (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001368 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001369
1370 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1371 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08001372
Nadav Har'Eld462b812011-05-24 15:26:10 +03001373 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001374 }
Feng Wu28b835d2015-09-18 22:29:54 +08001375
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001376 /* Setup TSC multiplier */
1377 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07001378 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
1379 decache_tsc_multiplier(vmx);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001380}
1381
1382/*
1383 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1384 * vcpu mutex is already taken.
1385 */
Sean Christopherson1af1bb02020-05-06 16:58:50 -07001386static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001387{
1388 struct vcpu_vmx *vmx = to_vmx(vcpu);
1389
Sean Christopherson5c911be2020-05-01 09:31:17 -07001390 vmx_vcpu_load_vmcs(vcpu, cpu, NULL);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001391
Feng Wu28b835d2015-09-18 22:29:54 +08001392 vmx_vcpu_pi_load(vcpu, cpu);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001393
Wanpeng Li74c55932017-11-29 01:31:20 -08001394 vmx->host_debugctlmsr = get_debugctlmsr();
Feng Wu28b835d2015-09-18 22:29:54 +08001395}
1396
1397static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
1398{
1399 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1400
1401 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08001402 !irq_remapping_cap(IRQ_POSTING_CAP) ||
1403 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08001404 return;
1405
1406 /* Set SN when the vCPU is preempted */
1407 if (vcpu->preempted)
1408 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001409}
1410
Sean Christopherson13b964a2019-05-07 09:06:31 -07001411static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001412{
Feng Wu28b835d2015-09-18 22:29:54 +08001413 vmx_vcpu_pi_put(vcpu);
1414
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001415 vmx_prepare_switch_to_host(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001416}
1417
Wanpeng Lif244dee2017-07-20 01:11:54 -07001418static bool emulation_required(struct kvm_vcpu *vcpu)
1419{
1420 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
1421}
1422
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001423unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001424{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001425 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity78ac8b42010-04-08 18:19:35 +03001426 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001427
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001428 if (!kvm_register_is_available(vcpu, VCPU_EXREG_RFLAGS)) {
1429 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Avi Kivity6de12732011-03-07 12:51:22 +02001430 rflags = vmcs_readl(GUEST_RFLAGS);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001431 if (vmx->rmode.vm86_active) {
Avi Kivity6de12732011-03-07 12:51:22 +02001432 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
Sean Christophersone7bddc52019-09-27 14:45:18 -07001433 save_rflags = vmx->rmode.save_rflags;
Avi Kivity6de12732011-03-07 12:51:22 +02001434 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1435 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001436 vmx->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001437 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001438 return vmx->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001439}
1440
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001441void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001442{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001443 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001444 unsigned long old_rflags;
Wanpeng Lif244dee2017-07-20 01:11:54 -07001445
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001446 if (enable_unrestricted_guest) {
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001447 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001448 vmx->rflags = rflags;
1449 vmcs_writel(GUEST_RFLAGS, rflags);
1450 return;
1451 }
1452
1453 old_rflags = vmx_get_rflags(vcpu);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001454 vmx->rflags = rflags;
1455 if (vmx->rmode.vm86_active) {
1456 vmx->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001457 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001458 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001459 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07001460
Sean Christophersone7bddc52019-09-27 14:45:18 -07001461 if ((old_rflags ^ vmx->rflags) & X86_EFLAGS_VM)
1462 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001463}
1464
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001465u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001466{
1467 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1468 int ret = 0;
1469
1470 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001471 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001472 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001473 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001474
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02001475 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001476}
1477
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001478void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001479{
1480 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1481 u32 interruptibility = interruptibility_old;
1482
1483 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1484
Jan Kiszka48005f62010-02-19 19:38:07 +01001485 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001486 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001487 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001488 interruptibility |= GUEST_INTR_STATE_STI;
1489
1490 if ((interruptibility != interruptibility_old))
1491 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1492}
1493
Chao Pengbf8c55d2018-10-24 16:05:14 +08001494static int vmx_rtit_ctl_check(struct kvm_vcpu *vcpu, u64 data)
1495{
1496 struct vcpu_vmx *vmx = to_vmx(vcpu);
1497 unsigned long value;
1498
1499 /*
1500 * Any MSR write that attempts to change bits marked reserved will
1501 * case a #GP fault.
1502 */
1503 if (data & vmx->pt_desc.ctl_bitmask)
1504 return 1;
1505
1506 /*
1507 * Any attempt to modify IA32_RTIT_CTL while TraceEn is set will
1508 * result in a #GP unless the same write also clears TraceEn.
1509 */
1510 if ((vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) &&
1511 ((vmx->pt_desc.guest.ctl ^ data) & ~RTIT_CTL_TRACEEN))
1512 return 1;
1513
1514 /*
1515 * WRMSR to IA32_RTIT_CTL that sets TraceEn but clears this bit
1516 * and FabricEn would cause #GP, if
1517 * CPUID.(EAX=14H, ECX=0):ECX.SNGLRGNOUT[bit 2] = 0
1518 */
1519 if ((data & RTIT_CTL_TRACEEN) && !(data & RTIT_CTL_TOPA) &&
1520 !(data & RTIT_CTL_FABRIC_EN) &&
1521 !intel_pt_validate_cap(vmx->pt_desc.caps,
1522 PT_CAP_single_range_output))
1523 return 1;
1524
1525 /*
1526 * MTCFreq, CycThresh and PSBFreq encodings check, any MSR write that
1527 * utilize encodings marked reserved will casue a #GP fault.
1528 */
1529 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc_periods);
1530 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc) &&
1531 !test_bit((data & RTIT_CTL_MTC_RANGE) >>
1532 RTIT_CTL_MTC_RANGE_OFFSET, &value))
1533 return 1;
1534 value = intel_pt_validate_cap(vmx->pt_desc.caps,
1535 PT_CAP_cycle_thresholds);
1536 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1537 !test_bit((data & RTIT_CTL_CYC_THRESH) >>
1538 RTIT_CTL_CYC_THRESH_OFFSET, &value))
1539 return 1;
1540 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_periods);
1541 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1542 !test_bit((data & RTIT_CTL_PSB_FREQ) >>
1543 RTIT_CTL_PSB_FREQ_OFFSET, &value))
1544 return 1;
1545
1546 /*
1547 * If ADDRx_CFG is reserved or the encodings is >2 will
1548 * cause a #GP fault.
1549 */
1550 value = (data & RTIT_CTL_ADDR0) >> RTIT_CTL_ADDR0_OFFSET;
1551 if ((value && (vmx->pt_desc.addr_range < 1)) || (value > 2))
1552 return 1;
1553 value = (data & RTIT_CTL_ADDR1) >> RTIT_CTL_ADDR1_OFFSET;
1554 if ((value && (vmx->pt_desc.addr_range < 2)) || (value > 2))
1555 return 1;
1556 value = (data & RTIT_CTL_ADDR2) >> RTIT_CTL_ADDR2_OFFSET;
1557 if ((value && (vmx->pt_desc.addr_range < 3)) || (value > 2))
1558 return 1;
1559 value = (data & RTIT_CTL_ADDR3) >> RTIT_CTL_ADDR3_OFFSET;
1560 if ((value && (vmx->pt_desc.addr_range < 4)) || (value > 2))
1561 return 1;
1562
1563 return 0;
1564}
1565
Sean Christopherson1957aa62019-08-27 14:40:39 -07001566static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001567{
Paolo Bonzinifede8072020-04-27 11:55:59 -04001568 unsigned long rip, orig_rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001569
Sean Christopherson1957aa62019-08-27 14:40:39 -07001570 /*
1571 * Using VMCS.VM_EXIT_INSTRUCTION_LEN on EPT misconfig depends on
1572 * undefined behavior: Intel's SDM doesn't mandate the VMCS field be
1573 * set when EPT misconfig occurs. In practice, real hardware updates
1574 * VM_EXIT_INSTRUCTION_LEN on EPT misconfig, but other hypervisors
1575 * (namely Hyper-V) don't set it due to it being undefined behavior,
1576 * i.e. we end up advancing IP with some random value.
1577 */
1578 if (!static_cpu_has(X86_FEATURE_HYPERVISOR) ||
1579 to_vmx(vcpu)->exit_reason != EXIT_REASON_EPT_MISCONFIG) {
Paolo Bonzinifede8072020-04-27 11:55:59 -04001580 orig_rip = kvm_rip_read(vcpu);
1581 rip = orig_rip + vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
1582#ifdef CONFIG_X86_64
1583 /*
1584 * We need to mask out the high 32 bits of RIP if not in 64-bit
1585 * mode, but just finding out that we are in 64-bit mode is
1586 * quite expensive. Only do it if there was a carry.
1587 */
1588 if (unlikely(((rip ^ orig_rip) >> 31) == 3) && !is_64_bit_mode(vcpu))
1589 rip = (u32)rip;
1590#endif
Sean Christopherson1957aa62019-08-27 14:40:39 -07001591 kvm_rip_write(vcpu, rip);
1592 } else {
1593 if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
1594 return 0;
1595 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001596
Glauber Costa2809f5d2009-05-12 16:21:05 -04001597 /* skipping an emulated instruction also counts */
1598 vmx_set_interrupt_shadow(vcpu, 0);
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001599
Sean Christopherson60fc3d02019-08-27 14:40:38 -07001600 return 1;
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001601}
1602
Vitaly Kuznetsov7a35e512020-06-05 13:59:05 +02001603/*
1604 * Handles kvm_read/write_guest_virt*() result and either injects #PF or returns
1605 * KVM_EXIT_INTERNAL_ERROR for cases not currently handled by KVM. Return value
1606 * indicates whether exit to userspace is needed.
1607 */
1608int vmx_handle_memory_failure(struct kvm_vcpu *vcpu, int r,
1609 struct x86_exception *e)
1610{
1611 if (r == X86EMUL_PROPAGATE_FAULT) {
1612 kvm_inject_emulated_page_fault(vcpu, e);
1613 return 1;
1614 }
1615
1616 /*
1617 * In case kvm_read/write_guest_virt*() failed with X86EMUL_IO_NEEDED
1618 * while handling a VMX instruction KVM could've handled the request
1619 * correctly by exiting to userspace and performing I/O but there
1620 * doesn't seem to be a real use-case behind such requests, just return
1621 * KVM_EXIT_INTERNAL_ERROR for now.
1622 */
1623 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
1624 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
1625 vcpu->run->internal.ndata = 0;
1626
1627 return 0;
1628}
Oliver Upton5ef8acb2020-02-07 02:36:07 -08001629
1630/*
1631 * Recognizes a pending MTF VM-exit and records the nested state for later
1632 * delivery.
1633 */
1634static void vmx_update_emulated_instruction(struct kvm_vcpu *vcpu)
1635{
1636 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1637 struct vcpu_vmx *vmx = to_vmx(vcpu);
1638
1639 if (!is_guest_mode(vcpu))
1640 return;
1641
1642 /*
1643 * Per the SDM, MTF takes priority over debug-trap exceptions besides
1644 * T-bit traps. As instruction emulation is completed (i.e. at the
1645 * instruction boundary), any #DB exception pending delivery must be a
1646 * debug-trap. Record the pending MTF state to be delivered in
1647 * vmx_check_nested_events().
1648 */
1649 if (nested_cpu_has_mtf(vmcs12) &&
1650 (!vcpu->arch.exception.pending ||
1651 vcpu->arch.exception.nr == DB_VECTOR))
1652 vmx->nested.mtf_pending = true;
1653 else
1654 vmx->nested.mtf_pending = false;
1655}
1656
1657static int vmx_skip_emulated_instruction(struct kvm_vcpu *vcpu)
1658{
1659 vmx_update_emulated_instruction(vcpu);
1660 return skip_emulated_instruction(vcpu);
1661}
1662
Wanpeng Licaa057a2018-03-12 04:53:03 -07001663static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
1664{
1665 /*
1666 * Ensure that we clear the HLT state in the VMCS. We don't need to
1667 * explicitly skip the instruction because if the HLT state is set,
1668 * then the instruction is already executing and RIP has already been
1669 * advanced.
1670 */
1671 if (kvm_hlt_in_guest(vcpu->kvm) &&
1672 vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
1673 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
1674}
1675
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001676static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02001677{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001678 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001679 unsigned nr = vcpu->arch.exception.nr;
1680 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001681 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001682 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001683
Jim Mattsonda998b42018-10-16 14:29:22 -07001684 kvm_deliver_exception_payload(vcpu);
1685
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001686 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001687 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001688 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1689 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001690
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001691 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001692 int inc_eip = 0;
1693 if (kvm_exception_is_soft(nr))
1694 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07001695 kvm_inject_realmode_interrupt(vcpu, nr, inc_eip);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001696 return;
1697 }
1698
Sean Christophersonadd5ff72018-03-23 09:34:00 -07001699 WARN_ON_ONCE(vmx->emulation_required);
1700
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001701 if (kvm_exception_is_soft(nr)) {
1702 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1703 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001704 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1705 } else
1706 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1707
1708 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Wanpeng Licaa057a2018-03-12 04:53:03 -07001709
1710 vmx_clear_hlt(vcpu);
Avi Kivity298101d2007-11-25 13:41:11 +02001711}
1712
Avi Kivity6aa8b732006-12-10 02:21:36 -08001713/*
Eddie Donga75beee2007-05-17 18:55:15 +03001714 * Swap MSR entry in host/guest MSR entry array.
1715 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001716static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001717{
Avi Kivity26bb0982009-09-07 11:14:12 +03001718 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001719
1720 tmp = vmx->guest_msrs[to];
1721 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1722 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001723}
1724
1725/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001726 * Set up the vmcs to automatically save and restore system
1727 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1728 * mode, as fiddling with msrs is very expensive.
1729 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001730static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001731{
Avi Kivity26bb0982009-09-07 11:14:12 +03001732 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03001733
Eddie Donga75beee2007-05-17 18:55:15 +03001734 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001735#ifdef CONFIG_X86_64
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001736 /*
1737 * The SYSCALL MSRs are only needed on long mode guests, and only
1738 * when EFER.SCE is set.
1739 */
1740 if (is_long_mode(&vmx->vcpu) && (vmx->vcpu.arch.efer & EFER_SCE)) {
1741 index = __find_msr_index(vmx, MSR_STAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001742 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001743 move_msr_up(vmx, index, save_nmsrs++);
1744 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001745 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001746 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001747 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
1748 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001749 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001750 }
Eddie Donga75beee2007-05-17 18:55:15 +03001751#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02001752 index = __find_msr_index(vmx, MSR_EFER);
1753 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03001754 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson0023ef32018-12-05 15:28:58 -08001755 index = __find_msr_index(vmx, MSR_TSC_AUX);
1756 if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
1757 move_msr_up(vmx, index, save_nmsrs++);
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001758 index = __find_msr_index(vmx, MSR_IA32_TSX_CTRL);
1759 if (index >= 0)
1760 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001761
Avi Kivity26bb0982009-09-07 11:14:12 +03001762 vmx->save_nmsrs = save_nmsrs;
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001763 vmx->guest_msrs_ready = false;
Avi Kivity58972972009-02-24 22:26:47 +02001764
Yang Zhang8d146952013-01-25 10:18:50 +08001765 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01001766 vmx_update_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03001767}
1768
Leonid Shatz326e7422018-11-06 12:14:25 +02001769static u64 vmx_write_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001770{
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001771 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1772 u64 g_tsc_offset = 0;
Leonid Shatz326e7422018-11-06 12:14:25 +02001773
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001774 /*
1775 * We're here if L1 chose not to trap WRMSR to TSC. According
1776 * to the spec, this should set L1's TSC; The offset that L1
1777 * set for L2 remains unchanged, and still needs to be added
1778 * to the newly set TSC to get L2's TSC.
1779 */
1780 if (is_guest_mode(vcpu) &&
Xiaoyao Li5e3d3942019-12-06 16:45:26 +08001781 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETTING))
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001782 g_tsc_offset = vmcs12->tsc_offset;
1783
1784 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
1785 vcpu->arch.tsc_offset - g_tsc_offset,
1786 offset);
1787 vmcs_write64(TSC_OFFSET, offset + g_tsc_offset);
1788 return offset + g_tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001789}
1790
Nadav Har'El801d3422011-05-25 23:02:23 +03001791/*
1792 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
1793 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
1794 * all guests if the "nested" module option is off, and can also be disabled
1795 * for a single guest by disabling its VMX cpuid bit.
1796 */
Sean Christopherson7c97fcb2018-12-03 13:53:17 -08001797bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
Nadav Har'El801d3422011-05-25 23:02:23 +03001798{
Radim Krčmářd6321d42017-08-05 00:12:49 +02001799 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03001800}
1801
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001802static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
1803 uint64_t val)
1804{
1805 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
1806
1807 return !(val & ~valid_bits);
1808}
1809
Tom Lendacky801e4592018-02-21 13:39:51 -06001810static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
1811{
Paolo Bonzini13893092018-02-26 13:40:09 +01001812 switch (msr->index) {
1813 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1814 if (!nested)
1815 return 1;
1816 return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
Like Xu27461da32020-05-29 15:43:45 +08001817 case MSR_IA32_PERF_CAPABILITIES:
1818 msr->data = vmx_get_perf_capabilities();
1819 return 0;
Paolo Bonzini13893092018-02-26 13:40:09 +01001820 default:
1821 return 1;
1822 }
Tom Lendacky801e4592018-02-21 13:39:51 -06001823}
1824
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001825/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001826 * Reads an msr value (of 'msr_index') into 'pdata'.
1827 * Returns 0 on success, non-0 otherwise.
1828 * Assumes vcpu_load() was already called.
1829 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001830static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001831{
Borislav Petkova6cb0992017-12-20 12:50:28 +01001832 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001833 struct shared_msr_entry *msr;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001834 u32 index;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001835
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001836 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001837#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001838 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001839 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001840 break;
1841 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001842 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001843 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001844 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001845 msr_info->data = vmx_read_guest_kernel_gs_base(vmx);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001846 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03001847#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08001848 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001849 return kvm_get_msr_common(vcpu, msr_info);
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001850 case MSR_IA32_TSX_CTRL:
1851 if (!msr_info->host_initiated &&
1852 !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
1853 return 1;
1854 goto find_shared_msr;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08001855 case MSR_IA32_UMWAIT_CONTROL:
1856 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
1857 return 1;
1858
1859 msr_info->data = vmx->msr_ia32_umwait_control;
1860 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001861 case MSR_IA32_SPEC_CTRL:
1862 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001863 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1864 return 1;
1865
1866 msr_info->data = to_vmx(vcpu)->spec_ctrl;
1867 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001868 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001869 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001870 break;
1871 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001872 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001873 break;
1874 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001875 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001876 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001877 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001878 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001879 (!msr_info->host_initiated &&
1880 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001881 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001882 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001883 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001884 case MSR_IA32_MCG_EXT_CTL:
1885 if (!msr_info->host_initiated &&
Borislav Petkova6cb0992017-12-20 12:50:28 +01001886 !(vmx->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08001887 FEAT_CTL_LMCE_ENABLED))
Jan Kiszkacae50132014-01-04 18:47:22 +01001888 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001889 msr_info->data = vcpu->arch.mcg_ext_ctl;
1890 break;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08001891 case MSR_IA32_FEAT_CTL:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001892 msr_info->data = vmx->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01001893 break;
1894 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1895 if (!nested_vmx_allowed(vcpu))
1896 return 1;
Vitaly Kuznetsov31de3d22020-02-05 13:30:33 +01001897 if (vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
1898 &msr_info->data))
1899 return 1;
1900 /*
1901 * Enlightened VMCS v1 doesn't have certain fields, but buggy
1902 * Hyper-V versions are still trying to use corresponding
1903 * features when they are exposed. Filter out the essential
1904 * minimum.
1905 */
1906 if (!msr_info->host_initiated &&
1907 vmx->nested.enlightened_vmcs_enabled)
1908 nested_evmcs_filter_control_msr(msr_info->index,
1909 &msr_info->data);
1910 break;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001911 case MSR_IA32_RTIT_CTL:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001912 if (!vmx_pt_mode_is_host_guest())
Chao Pengbf8c55d2018-10-24 16:05:14 +08001913 return 1;
1914 msr_info->data = vmx->pt_desc.guest.ctl;
1915 break;
1916 case MSR_IA32_RTIT_STATUS:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001917 if (!vmx_pt_mode_is_host_guest())
Chao Pengbf8c55d2018-10-24 16:05:14 +08001918 return 1;
1919 msr_info->data = vmx->pt_desc.guest.status;
1920 break;
1921 case MSR_IA32_RTIT_CR3_MATCH:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001922 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001923 !intel_pt_validate_cap(vmx->pt_desc.caps,
1924 PT_CAP_cr3_filtering))
1925 return 1;
1926 msr_info->data = vmx->pt_desc.guest.cr3_match;
1927 break;
1928 case MSR_IA32_RTIT_OUTPUT_BASE:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001929 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001930 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1931 PT_CAP_topa_output) &&
1932 !intel_pt_validate_cap(vmx->pt_desc.caps,
1933 PT_CAP_single_range_output)))
1934 return 1;
1935 msr_info->data = vmx->pt_desc.guest.output_base;
1936 break;
1937 case MSR_IA32_RTIT_OUTPUT_MASK:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001938 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001939 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1940 PT_CAP_topa_output) &&
1941 !intel_pt_validate_cap(vmx->pt_desc.caps,
1942 PT_CAP_single_range_output)))
1943 return 1;
1944 msr_info->data = vmx->pt_desc.guest.output_mask;
1945 break;
1946 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
1947 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
Sean Christopherson2ef76192020-03-02 15:56:22 -08001948 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001949 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
1950 PT_CAP_num_address_ranges)))
1951 return 1;
1952 if (index % 2)
1953 msr_info->data = vmx->pt_desc.guest.addr_b[index / 2];
1954 else
1955 msr_info->data = vmx->pt_desc.guest.addr_a[index / 2];
1956 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001957 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02001958 if (!msr_info->host_initiated &&
1959 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001960 return 1;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001961 goto find_shared_msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001962 default:
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001963 find_shared_msr:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001964 msr = find_msr_entry(vmx, msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08001965 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001966 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08001967 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001968 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001969 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001970 }
1971
Avi Kivity6aa8b732006-12-10 02:21:36 -08001972 return 0;
1973}
1974
Sean Christopherson24085002020-04-28 16:10:24 -07001975static u64 nested_vmx_truncate_sysenter_addr(struct kvm_vcpu *vcpu,
1976 u64 data)
1977{
1978#ifdef CONFIG_X86_64
1979 if (!guest_cpuid_has(vcpu, X86_FEATURE_LM))
1980 return (u32)data;
1981#endif
1982 return (unsigned long)data;
1983}
1984
Avi Kivity6aa8b732006-12-10 02:21:36 -08001985/*
Miaohe Lin311497e2019-12-11 14:26:25 +08001986 * Writes msr value into the appropriate "register".
Avi Kivity6aa8b732006-12-10 02:21:36 -08001987 * Returns 0 on success, non-0 otherwise.
1988 * Assumes vcpu_load() was already called.
1989 */
Will Auld8fe8ab42012-11-29 12:42:12 -08001990static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001991{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001992 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001993 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03001994 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08001995 u32 msr_index = msr_info->index;
1996 u64 data = msr_info->data;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001997 u32 index;
Eddie Dong2cc51562007-05-21 07:28:09 +03001998
Avi Kivity6aa8b732006-12-10 02:21:36 -08001999 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08002000 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08002001 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03002002 break;
Avi Kivity16175a72009-03-23 22:13:44 +02002003#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002004 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002005 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002006 vmcs_writel(GUEST_FS_BASE, data);
2007 break;
2008 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002009 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002010 vmcs_writel(GUEST_GS_BASE, data);
2011 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002012 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07002013 vmx_write_guest_kernel_gs_base(vmx, data);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002014 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002015#endif
2016 case MSR_IA32_SYSENTER_CS:
Sean Christophersonde70d272019-05-07 09:06:36 -07002017 if (is_guest_mode(vcpu))
2018 get_vmcs12(vcpu)->guest_sysenter_cs = data;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002019 vmcs_write32(GUEST_SYSENTER_CS, data);
2020 break;
2021 case MSR_IA32_SYSENTER_EIP:
Sean Christopherson24085002020-04-28 16:10:24 -07002022 if (is_guest_mode(vcpu)) {
2023 data = nested_vmx_truncate_sysenter_addr(vcpu, data);
Sean Christophersonde70d272019-05-07 09:06:36 -07002024 get_vmcs12(vcpu)->guest_sysenter_eip = data;
Sean Christopherson24085002020-04-28 16:10:24 -07002025 }
Avi Kivityf5b42c32007-03-06 12:05:53 +02002026 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002027 break;
2028 case MSR_IA32_SYSENTER_ESP:
Sean Christopherson24085002020-04-28 16:10:24 -07002029 if (is_guest_mode(vcpu)) {
2030 data = nested_vmx_truncate_sysenter_addr(vcpu, data);
Sean Christophersonde70d272019-05-07 09:06:36 -07002031 get_vmcs12(vcpu)->guest_sysenter_esp = data;
Sean Christopherson24085002020-04-28 16:10:24 -07002032 }
Avi Kivityf5b42c32007-03-06 12:05:53 +02002033 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002034 break;
Sean Christopherson699a1ac2019-05-07 09:06:37 -07002035 case MSR_IA32_DEBUGCTLMSR:
2036 if (is_guest_mode(vcpu) && get_vmcs12(vcpu)->vm_exit_controls &
2037 VM_EXIT_SAVE_DEBUG_CONTROLS)
2038 get_vmcs12(vcpu)->guest_ia32_debugctl = data;
2039
2040 ret = kvm_set_msr_common(vcpu, msr_info);
2041 break;
2042
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002043 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08002044 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02002045 (!msr_info->host_initiated &&
2046 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002047 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08002048 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07002049 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002050 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08002051 vmcs_write64(GUEST_BNDCFGS, data);
2052 break;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08002053 case MSR_IA32_UMWAIT_CONTROL:
2054 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
2055 return 1;
2056
2057 /* The reserved bit 1 and non-32 bit [63:32] should be zero */
2058 if (data & (BIT_ULL(1) | GENMASK_ULL(63, 32)))
2059 return 1;
2060
2061 vmx->msr_ia32_umwait_control = data;
2062 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002063 case MSR_IA32_SPEC_CTRL:
2064 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002065 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
2066 return 1;
2067
Paolo Bonzini6441fa62020-01-20 16:33:06 +01002068 if (data & ~kvm_spec_ctrl_valid_bits(vcpu))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002069 return 1;
2070
2071 vmx->spec_ctrl = data;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002072 if (!data)
2073 break;
2074
2075 /*
2076 * For non-nested:
2077 * When it's written (to non-zero) for the first time, pass
2078 * it through.
2079 *
2080 * For nested:
2081 * The handling of the MSR bitmap for L2 guests is done in
Miaohe Lin4d516fe2019-12-11 14:26:21 +08002082 * nested_vmx_prepare_msr_bitmap. We should not touch the
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002083 * vmcs02.msr_bitmap here since it gets completely overwritten
2084 * in the merging. We update the vmcs01 here for L1 as well
2085 * since it will end up touching the MSR anyway now.
2086 */
2087 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap,
2088 MSR_IA32_SPEC_CTRL,
2089 MSR_TYPE_RW);
2090 break;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002091 case MSR_IA32_TSX_CTRL:
2092 if (!msr_info->host_initiated &&
2093 !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
2094 return 1;
2095 if (data & ~(TSX_CTRL_RTM_DISABLE | TSX_CTRL_CPUID_CLEAR))
2096 return 1;
2097 goto find_shared_msr;
Ashok Raj15d45072018-02-01 22:59:43 +01002098 case MSR_IA32_PRED_CMD:
2099 if (!msr_info->host_initiated &&
Ashok Raj15d45072018-02-01 22:59:43 +01002100 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
2101 return 1;
2102
2103 if (data & ~PRED_CMD_IBPB)
2104 return 1;
Paolo Bonzini6441fa62020-01-20 16:33:06 +01002105 if (!boot_cpu_has(X86_FEATURE_SPEC_CTRL))
2106 return 1;
Ashok Raj15d45072018-02-01 22:59:43 +01002107 if (!data)
2108 break;
2109
2110 wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
2111
2112 /*
2113 * For non-nested:
2114 * When it's written (to non-zero) for the first time, pass
2115 * it through.
2116 *
2117 * For nested:
2118 * The handling of the MSR bitmap for L2 guests is done in
Miaohe Lin4d516fe2019-12-11 14:26:21 +08002119 * nested_vmx_prepare_msr_bitmap. We should not touch the
Ashok Raj15d45072018-02-01 22:59:43 +01002120 * vmcs02.msr_bitmap here since it gets completely overwritten
2121 * in the merging.
2122 */
2123 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap, MSR_IA32_PRED_CMD,
2124 MSR_TYPE_W);
2125 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002126 case MSR_IA32_CR_PAT:
Sean Christophersond28f4292019-05-07 09:06:27 -07002127 if (!kvm_pat_valid(data))
2128 return 1;
2129
Sean Christopherson142e4be2019-05-07 09:06:35 -07002130 if (is_guest_mode(vcpu) &&
2131 get_vmcs12(vcpu)->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
2132 get_vmcs12(vcpu)->guest_ia32_pat = data;
2133
Sheng Yang468d4722008-10-09 16:01:55 +08002134 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2135 vmcs_write64(GUEST_IA32_PAT, data);
2136 vcpu->arch.pat = data;
2137 break;
2138 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002139 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002140 break;
Will Auldba904632012-11-29 12:42:50 -08002141 case MSR_IA32_TSC_ADJUST:
2142 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002143 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08002144 case MSR_IA32_MCG_EXT_CTL:
2145 if ((!msr_info->host_initiated &&
2146 !(to_vmx(vcpu)->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002147 FEAT_CTL_LMCE_ENABLED)) ||
Ashok Rajc45dcc72016-06-22 14:59:56 +08002148 (data & ~MCG_EXT_CTL_LMCE_EN))
2149 return 1;
2150 vcpu->arch.mcg_ext_ctl = data;
2151 break;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002152 case MSR_IA32_FEAT_CTL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08002153 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08002154 (to_vmx(vcpu)->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002155 FEAT_CTL_LOCKED && !msr_info->host_initiated))
Jan Kiszkacae50132014-01-04 18:47:22 +01002156 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08002157 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01002158 if (msr_info->host_initiated && data == 0)
2159 vmx_leave_nested(vcpu);
2160 break;
2161 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08002162 if (!msr_info->host_initiated)
2163 return 1; /* they are read-only */
2164 if (!nested_vmx_allowed(vcpu))
2165 return 1;
2166 return vmx_set_vmx_msr(vcpu, msr_index, data);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002167 case MSR_IA32_RTIT_CTL:
Sean Christopherson2ef76192020-03-02 15:56:22 -08002168 if (!vmx_pt_mode_is_host_guest() ||
Luwei Kangee85dec2018-10-24 16:05:16 +08002169 vmx_rtit_ctl_check(vcpu, data) ||
2170 vmx->nested.vmxon)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002171 return 1;
2172 vmcs_write64(GUEST_IA32_RTIT_CTL, data);
2173 vmx->pt_desc.guest.ctl = data;
Chao Pengb08c2892018-10-24 16:05:15 +08002174 pt_update_intercept_for_msr(vmx);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002175 break;
2176 case MSR_IA32_RTIT_STATUS:
Sean Christophersone348ac72019-12-10 15:24:33 -08002177 if (!pt_can_write_msr(vmx))
2178 return 1;
2179 if (data & MSR_IA32_RTIT_STATUS_MASK)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002180 return 1;
2181 vmx->pt_desc.guest.status = data;
2182 break;
2183 case MSR_IA32_RTIT_CR3_MATCH:
Sean Christophersone348ac72019-12-10 15:24:33 -08002184 if (!pt_can_write_msr(vmx))
2185 return 1;
2186 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2187 PT_CAP_cr3_filtering))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002188 return 1;
2189 vmx->pt_desc.guest.cr3_match = data;
2190 break;
2191 case MSR_IA32_RTIT_OUTPUT_BASE:
Sean Christophersone348ac72019-12-10 15:24:33 -08002192 if (!pt_can_write_msr(vmx))
2193 return 1;
2194 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2195 PT_CAP_topa_output) &&
2196 !intel_pt_validate_cap(vmx->pt_desc.caps,
2197 PT_CAP_single_range_output))
2198 return 1;
2199 if (data & MSR_IA32_RTIT_OUTPUT_BASE_MASK)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002200 return 1;
2201 vmx->pt_desc.guest.output_base = data;
2202 break;
2203 case MSR_IA32_RTIT_OUTPUT_MASK:
Sean Christophersone348ac72019-12-10 15:24:33 -08002204 if (!pt_can_write_msr(vmx))
2205 return 1;
2206 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2207 PT_CAP_topa_output) &&
2208 !intel_pt_validate_cap(vmx->pt_desc.caps,
2209 PT_CAP_single_range_output))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002210 return 1;
2211 vmx->pt_desc.guest.output_mask = data;
2212 break;
2213 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
Sean Christophersone348ac72019-12-10 15:24:33 -08002214 if (!pt_can_write_msr(vmx))
2215 return 1;
Chao Pengbf8c55d2018-10-24 16:05:14 +08002216 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
Sean Christophersone348ac72019-12-10 15:24:33 -08002217 if (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
2218 PT_CAP_num_address_ranges))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002219 return 1;
Sean Christophersonfe6ed362019-12-10 15:24:32 -08002220 if (is_noncanonical_address(data, vcpu))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002221 return 1;
2222 if (index % 2)
2223 vmx->pt_desc.guest.addr_b[index / 2] = data;
2224 else
2225 vmx->pt_desc.guest.addr_a[index / 2] = data;
2226 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002227 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02002228 if (!msr_info->host_initiated &&
2229 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002230 return 1;
2231 /* Check reserved bit, higher 32 bits should be zero */
2232 if ((data >> 32) != 0)
2233 return 1;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002234 goto find_shared_msr;
2235
Avi Kivity6aa8b732006-12-10 02:21:36 -08002236 default:
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002237 find_shared_msr:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002238 msr = find_msr_entry(vmx, msr_index);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05002239 if (msr)
2240 ret = vmx_set_guest_msr(vmx, msr, data);
2241 else
2242 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002243 }
2244
Eddie Dong2cc51562007-05-21 07:28:09 +03002245 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002246}
2247
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002248static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002249{
Sean Christophersonf98c1e72020-05-01 21:32:30 -07002250 unsigned long guest_owned_bits;
2251
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002252 kvm_register_mark_available(vcpu, reg);
2253
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002254 switch (reg) {
2255 case VCPU_REGS_RSP:
2256 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2257 break;
2258 case VCPU_REGS_RIP:
2259 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2260 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002261 case VCPU_EXREG_PDPTR:
2262 if (enable_ept)
2263 ept_save_pdptrs(vcpu);
2264 break;
Sean Christophersonbd31fe42020-05-01 21:32:31 -07002265 case VCPU_EXREG_CR0:
2266 guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
2267
2268 vcpu->arch.cr0 &= ~guest_owned_bits;
2269 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & guest_owned_bits;
2270 break;
Sean Christopherson34059c22019-09-27 14:45:23 -07002271 case VCPU_EXREG_CR3:
2272 if (enable_unrestricted_guest || (enable_ept && is_paging(vcpu)))
2273 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
2274 break;
Sean Christophersonf98c1e72020-05-01 21:32:30 -07002275 case VCPU_EXREG_CR4:
2276 guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
2277
2278 vcpu->arch.cr4 &= ~guest_owned_bits;
2279 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & guest_owned_bits;
2280 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002281 default:
Sean Christopherson34059c22019-09-27 14:45:23 -07002282 WARN_ON_ONCE(1);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002283 break;
2284 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002285}
2286
Avi Kivity6aa8b732006-12-10 02:21:36 -08002287static __init int cpu_has_kvm_support(void)
2288{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002289 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002290}
2291
2292static __init int vmx_disabled_by_bios(void)
2293{
Sean Christophersona4d0b2f2019-12-20 20:45:09 -08002294 return !boot_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
2295 !boot_cpu_has(X86_FEATURE_VMX);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002296}
2297
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002298static int kvm_cpu_vmxon(u64 vmxon_pointer)
Dongxiao Xu7725b892010-05-11 18:29:38 +08002299{
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002300 u64 msr;
2301
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002302 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002303 intel_pt_handle_vmx(1);
2304
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002305 asm_volatile_goto("1: vmxon %[vmxon_pointer]\n\t"
2306 _ASM_EXTABLE(1b, %l[fault])
2307 : : [vmxon_pointer] "m"(vmxon_pointer)
2308 : : fault);
2309 return 0;
2310
2311fault:
2312 WARN_ONCE(1, "VMXON faulted, MSR_IA32_FEAT_CTL (0x3a) = 0x%llx\n",
2313 rdmsrl_safe(MSR_IA32_FEAT_CTL, &msr) ? 0xdeadbeef : msr);
2314 intel_pt_handle_vmx(0);
2315 cr4_clear_bits(X86_CR4_VMXE);
2316
2317 return -EFAULT;
Dongxiao Xu7725b892010-05-11 18:29:38 +08002318}
2319
Radim Krčmář13a34e02014-08-28 15:13:03 +02002320static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002321{
2322 int cpu = raw_smp_processor_id();
2323 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002324 int r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002325
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07002326 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02002327 return -EBUSY;
2328
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002329 /*
2330 * This can happen if we hot-added a CPU but failed to allocate
2331 * VP assist page for it.
2332 */
2333 if (static_branch_unlikely(&enable_evmcs) &&
2334 !hv_get_vp_assist_page(cpu))
2335 return -EFAULT;
2336
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002337 r = kvm_cpu_vmxon(phys_addr);
2338 if (r)
2339 return r;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002340
David Hildenbrandfdf288b2017-08-24 20:51:29 +02002341 if (enable_ept)
2342 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02002343
2344 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002345}
2346
Nadav Har'Eld462b812011-05-24 15:26:10 +03002347static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002348{
2349 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002350 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002351
Nadav Har'Eld462b812011-05-24 15:26:10 +03002352 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2353 loaded_vmcss_on_cpu_link)
2354 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002355}
2356
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002357
2358/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2359 * tricks.
2360 */
2361static void kvm_cpu_vmxoff(void)
2362{
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002363 asm volatile (__ex("vmxoff"));
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002364
2365 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002366 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002367}
2368
Radim Krčmář13a34e02014-08-28 15:13:03 +02002369static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002370{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002371 vmclear_local_loaded_vmcss();
2372 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002373}
2374
Sean Christopherson7a57c092020-03-12 11:04:16 -07002375/*
2376 * There is no X86_FEATURE for SGX yet, but anyway we need to query CPUID
2377 * directly instead of going through cpu_has(), to ensure KVM is trapping
2378 * ENCLS whenever it's supported in hardware. It does not matter whether
2379 * the host OS supports or has enabled SGX.
2380 */
2381static bool cpu_has_sgx(void)
2382{
2383 return cpuid_eax(0) >= 0x12 && (cpuid_eax(0x12) & BIT(0));
2384}
2385
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002386static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002387 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002388{
2389 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002390 u32 ctl = ctl_min | ctl_opt;
2391
2392 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2393
2394 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2395 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2396
2397 /* Ensure minimum (required) set of control bits are supported. */
2398 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002399 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002400
2401 *result = ctl;
2402 return 0;
2403}
2404
Sean Christopherson7caaa712018-12-03 13:53:01 -08002405static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf,
2406 struct vmx_capability *vmx_cap)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002407{
2408 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002409 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002410 u32 _pin_based_exec_control = 0;
2411 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002412 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002413 u32 _vmexit_control = 0;
2414 u32 _vmentry_control = 0;
2415
Paolo Bonzini13893092018-02-26 13:40:09 +01002416 memset(vmcs_conf, 0, sizeof(*vmcs_conf));
Raghavendra K T10166742012-02-07 23:19:20 +05302417 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002418#ifdef CONFIG_X86_64
2419 CPU_BASED_CR8_LOAD_EXITING |
2420 CPU_BASED_CR8_STORE_EXITING |
2421#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002422 CPU_BASED_CR3_LOAD_EXITING |
2423 CPU_BASED_CR3_STORE_EXITING |
Quan Xu8eb73e2d2017-12-12 16:44:21 +08002424 CPU_BASED_UNCOND_IO_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002425 CPU_BASED_MOV_DR_EXITING |
Xiaoyao Li5e3d3942019-12-06 16:45:26 +08002426 CPU_BASED_USE_TSC_OFFSETTING |
Wanpeng Li4d5422c2018-03-12 04:53:02 -07002427 CPU_BASED_MWAIT_EXITING |
2428 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002429 CPU_BASED_INVLPG_EXITING |
2430 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002431
Sheng Yangf78e0e22007-10-29 09:40:42 +08002432 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002433 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002434 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002435 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2436 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002437 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002438#ifdef CONFIG_X86_64
2439 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2440 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2441 ~CPU_BASED_CR8_STORE_EXITING;
2442#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002443 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002444 min2 = 0;
2445 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002446 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002447 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002448 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002449 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002450 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002451 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Paolo Bonzini0367f202016-07-12 10:44:55 +02002452 SECONDARY_EXEC_DESC |
Mao, Junjiead756a12012-07-02 01:18:48 +00002453 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002454 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002455 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002456 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08002457 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08002458 SECONDARY_EXEC_XSAVES |
David Hildenbrand736fdf72017-08-24 20:51:37 +02002459 SECONDARY_EXEC_RDSEED_EXITING |
2460 SECONDARY_EXEC_RDRAND_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002461 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04002462 SECONDARY_EXEC_TSC_SCALING |
Tao Xue69e72fa2019-07-16 14:55:49 +08002463 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE |
Chao Pengf99e3da2018-10-24 16:05:10 +08002464 SECONDARY_EXEC_PT_USE_GPA |
2465 SECONDARY_EXEC_PT_CONCEAL_VMX |
Sean Christopherson7a57c092020-03-12 11:04:16 -07002466 SECONDARY_EXEC_ENABLE_VMFUNC;
2467 if (cpu_has_sgx())
2468 opt2 |= SECONDARY_EXEC_ENCLS_EXITING;
Sheng Yangd56f5462008-04-25 10:13:16 +08002469 if (adjust_vmx_controls(min2, opt2,
2470 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002471 &_cpu_based_2nd_exec_control) < 0)
2472 return -EIO;
2473 }
2474#ifndef CONFIG_X86_64
2475 if (!(_cpu_based_2nd_exec_control &
2476 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2477 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2478#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002479
2480 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2481 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002482 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002483 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2484 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002485
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002486 rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
Sean Christopherson7caaa712018-12-03 13:53:01 -08002487 &vmx_cap->ept, &vmx_cap->vpid);
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002488
Sheng Yangd56f5462008-04-25 10:13:16 +08002489 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002490 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2491 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002492 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2493 CPU_BASED_CR3_STORE_EXITING |
2494 CPU_BASED_INVLPG_EXITING);
Sean Christopherson7caaa712018-12-03 13:53:01 -08002495 } else if (vmx_cap->ept) {
2496 vmx_cap->ept = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002497 pr_warn_once("EPT CAP should not exist if not support "
2498 "1-setting enable EPT VM-execution control\n");
2499 }
2500 if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
Sean Christopherson7caaa712018-12-03 13:53:01 -08002501 vmx_cap->vpid) {
2502 vmx_cap->vpid = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002503 pr_warn_once("VPID CAP should not exist if not support "
2504 "1-setting enable VPID VM-execution control\n");
Sheng Yangd56f5462008-04-25 10:13:16 +08002505 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002506
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002507 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002508#ifdef CONFIG_X86_64
2509 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2510#endif
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002511 opt = VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL |
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002512 VM_EXIT_LOAD_IA32_PAT |
2513 VM_EXIT_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002514 VM_EXIT_CLEAR_BNDCFGS |
2515 VM_EXIT_PT_CONCEAL_PIP |
2516 VM_EXIT_CLEAR_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002517 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2518 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002519 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002520
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01002521 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2522 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
2523 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002524 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2525 &_pin_based_exec_control) < 0)
2526 return -EIO;
2527
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02002528 if (cpu_has_broken_vmx_preemption_timer())
2529 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002530 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002531 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08002532 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2533
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01002534 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002535 opt = VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL |
2536 VM_ENTRY_LOAD_IA32_PAT |
2537 VM_ENTRY_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002538 VM_ENTRY_LOAD_BNDCFGS |
2539 VM_ENTRY_PT_CONCEAL_PIP |
2540 VM_ENTRY_LOAD_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002541 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2542 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002543 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002544
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002545 /*
2546 * Some cpus support VM_{ENTRY,EXIT}_IA32_PERF_GLOBAL_CTRL but they
2547 * can't be used due to an errata where VM Exit may incorrectly clear
2548 * IA32_PERF_GLOBAL_CTRL[34:32]. Workaround the errata by using the
2549 * MSR load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2550 */
2551 if (boot_cpu_data.x86 == 0x6) {
2552 switch (boot_cpu_data.x86_model) {
2553 case 26: /* AAK155 */
2554 case 30: /* AAP115 */
2555 case 37: /* AAT100 */
2556 case 44: /* BC86,AAY89,BD102 */
2557 case 46: /* BA97 */
Sean Christopherson85ba2b12019-01-14 12:12:02 -08002558 _vmentry_control &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002559 _vmexit_control &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
2560 pr_warn_once("kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2561 "does not work properly. Using workaround\n");
2562 break;
2563 default:
2564 break;
2565 }
2566 }
2567
2568
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002569 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002570
2571 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2572 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002573 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002574
2575#ifdef CONFIG_X86_64
2576 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2577 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002578 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002579#endif
2580
2581 /* Require Write-Back (WB) memory type for VMCS accesses. */
2582 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002583 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002584
Yang, Sheng002c7f72007-07-31 14:23:01 +03002585 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02002586 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03002587 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002588
Liran Alon2307af12018-06-29 22:59:04 +03002589 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002590
Yang, Sheng002c7f72007-07-31 14:23:01 +03002591 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2592 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002593 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002594 vmcs_conf->vmexit_ctrl = _vmexit_control;
2595 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002596
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002597 if (static_branch_unlikely(&enable_evmcs))
2598 evmcs_sanitize_exec_ctrls(vmcs_conf);
2599
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002600 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002601}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002602
Ben Gardon41836832019-02-11 11:02:52 -08002603struct vmcs *alloc_vmcs_cpu(bool shadow, int cpu, gfp_t flags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002604{
2605 int node = cpu_to_node(cpu);
2606 struct page *pages;
2607 struct vmcs *vmcs;
2608
Ben Gardon41836832019-02-11 11:02:52 -08002609 pages = __alloc_pages_node(node, flags, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002610 if (!pages)
2611 return NULL;
2612 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002613 memset(vmcs, 0, vmcs_config.size);
Liran Alon2307af12018-06-29 22:59:04 +03002614
2615 /* KVM supports Enlightened VMCS v1 only */
2616 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002617 vmcs->hdr.revision_id = KVM_EVMCS_VERSION;
Liran Alon2307af12018-06-29 22:59:04 +03002618 else
Liran Alon392b2f22018-06-23 02:35:01 +03002619 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002620
Liran Alon491a6032018-06-23 02:35:12 +03002621 if (shadow)
2622 vmcs->hdr.shadow_vmcs = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002623 return vmcs;
2624}
2625
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002626void free_vmcs(struct vmcs *vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002627{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002628 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002629}
2630
Nadav Har'Eld462b812011-05-24 15:26:10 +03002631/*
2632 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2633 */
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002634void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002635{
2636 if (!loaded_vmcs->vmcs)
2637 return;
2638 loaded_vmcs_clear(loaded_vmcs);
2639 free_vmcs(loaded_vmcs->vmcs);
2640 loaded_vmcs->vmcs = NULL;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002641 if (loaded_vmcs->msr_bitmap)
2642 free_page((unsigned long)loaded_vmcs->msr_bitmap);
Jim Mattson355f4fb2016-10-28 08:29:39 -07002643 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002644}
2645
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002646int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002647{
Liran Alon491a6032018-06-23 02:35:12 +03002648 loaded_vmcs->vmcs = alloc_vmcs(false);
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002649 if (!loaded_vmcs->vmcs)
2650 return -ENOMEM;
2651
Sean Christophersond260f9e2020-03-21 12:37:50 -07002652 vmcs_clear(loaded_vmcs->vmcs);
2653
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002654 loaded_vmcs->shadow_vmcs = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07002655 loaded_vmcs->hv_timer_soft_disabled = false;
Sean Christophersond260f9e2020-03-21 12:37:50 -07002656 loaded_vmcs->cpu = -1;
2657 loaded_vmcs->launched = 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002658
2659 if (cpu_has_vmx_msr_bitmap()) {
Ben Gardon41836832019-02-11 11:02:52 -08002660 loaded_vmcs->msr_bitmap = (unsigned long *)
2661 __get_free_page(GFP_KERNEL_ACCOUNT);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002662 if (!loaded_vmcs->msr_bitmap)
2663 goto out_vmcs;
2664 memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002665
Arnd Bergmann1f008e12018-05-25 17:36:17 +02002666 if (IS_ENABLED(CONFIG_HYPERV) &&
2667 static_branch_unlikely(&enable_evmcs) &&
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002668 (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
2669 struct hv_enlightened_vmcs *evmcs =
2670 (struct hv_enlightened_vmcs *)loaded_vmcs->vmcs;
2671
2672 evmcs->hv_enlightenments_control.msr_bitmap = 1;
2673 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002674 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07002675
2676 memset(&loaded_vmcs->host_state, 0, sizeof(struct vmcs_host_state));
Sean Christopherson3af80fe2019-05-07 12:18:00 -07002677 memset(&loaded_vmcs->controls_shadow, 0,
2678 sizeof(struct vmcs_controls_shadow));
Sean Christophersond7ee0392018-07-23 12:32:47 -07002679
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002680 return 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002681
2682out_vmcs:
2683 free_loaded_vmcs(loaded_vmcs);
2684 return -ENOMEM;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002685}
2686
Sam Ravnborg39959582007-06-01 00:47:13 -07002687static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002688{
2689 int cpu;
2690
Zachary Amsden3230bb42009-09-29 11:38:37 -10002691 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002692 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002693 per_cpu(vmxarea, cpu) = NULL;
2694 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002695}
2696
Avi Kivity6aa8b732006-12-10 02:21:36 -08002697static __init int alloc_kvm_area(void)
2698{
2699 int cpu;
2700
Zachary Amsden3230bb42009-09-29 11:38:37 -10002701 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002702 struct vmcs *vmcs;
2703
Ben Gardon41836832019-02-11 11:02:52 -08002704 vmcs = alloc_vmcs_cpu(false, cpu, GFP_KERNEL);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002705 if (!vmcs) {
2706 free_kvm_area();
2707 return -ENOMEM;
2708 }
2709
Liran Alon2307af12018-06-29 22:59:04 +03002710 /*
2711 * When eVMCS is enabled, alloc_vmcs_cpu() sets
2712 * vmcs->revision_id to KVM_EVMCS_VERSION instead of
2713 * revision_id reported by MSR_IA32_VMX_BASIC.
2714 *
Linus Torvalds312a4662018-12-26 17:03:51 -08002715 * However, even though not explicitly documented by
Liran Alon2307af12018-06-29 22:59:04 +03002716 * TLFS, VMXArea passed as VMXON argument should
2717 * still be marked with revision_id reported by
2718 * physical CPU.
2719 */
2720 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002721 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002722
Avi Kivity6aa8b732006-12-10 02:21:36 -08002723 per_cpu(vmxarea, cpu) = vmcs;
2724 }
2725 return 0;
2726}
2727
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002728static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02002729 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002730{
Gleb Natapovd99e4152012-12-20 16:57:45 +02002731 if (!emulate_invalid_guest_state) {
2732 /*
2733 * CS and SS RPL should be equal during guest entry according
2734 * to VMX spec, but in reality it is not always so. Since vcpu
2735 * is in the middle of the transition from real mode to
2736 * protected mode it is safe to assume that RPL 0 is a good
2737 * default value.
2738 */
2739 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03002740 save->selector &= ~SEGMENT_RPL_MASK;
2741 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02002742 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002743 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02002744 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002745}
2746
2747static void enter_pmode(struct kvm_vcpu *vcpu)
2748{
2749 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002750 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002751
Gleb Natapovd99e4152012-12-20 16:57:45 +02002752 /*
2753 * Update real mode segment cache. It may be not up-to-date if sement
2754 * register was written while vcpu was in a guest mode.
2755 */
2756 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2757 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2758 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2759 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2760 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2761 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
2762
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002763 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002764
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002765 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002766
2767 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002768 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2769 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002770 vmcs_writel(GUEST_RFLAGS, flags);
2771
Rusty Russell66aee912007-07-17 23:34:16 +10002772 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2773 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002774
2775 update_exception_bitmap(vcpu);
2776
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002777 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2778 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2779 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2780 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2781 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2782 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002783}
2784
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002785static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002786{
Mathias Krause772e0312012-08-30 01:30:19 +02002787 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02002788 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002789
Gleb Natapovd99e4152012-12-20 16:57:45 +02002790 var.dpl = 0x3;
2791 if (seg == VCPU_SREG_CS)
2792 var.type = 0x3;
2793
2794 if (!emulate_invalid_guest_state) {
2795 var.selector = var.base >> 4;
2796 var.base = var.base & 0xffff0;
2797 var.limit = 0xffff;
2798 var.g = 0;
2799 var.db = 0;
2800 var.present = 1;
2801 var.s = 1;
2802 var.l = 0;
2803 var.unusable = 0;
2804 var.type = 0x3;
2805 var.avl = 0;
2806 if (save->base & 0xf)
2807 printk_once(KERN_WARNING "kvm: segment base is not "
2808 "paragraph aligned when entering "
2809 "protected mode (seg=%d)", seg);
2810 }
2811
2812 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05002813 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02002814 vmcs_write32(sf->limit, var.limit);
2815 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002816}
2817
2818static void enter_rmode(struct kvm_vcpu *vcpu)
2819{
2820 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002821 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002822 struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002823
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002824 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
2825 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2826 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2827 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2828 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002829 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2830 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002831
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002832 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002833
Gleb Natapov776e58e2011-03-13 12:34:27 +02002834 /*
2835 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01002836 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02002837 */
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002838 if (!kvm_vmx->tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02002839 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2840 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02002841
Avi Kivity2fb92db2011-04-27 19:42:18 +03002842 vmx_segment_cache_clear(vmx);
2843
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002844 vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002845 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002846 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2847
2848 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002849 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002850
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002851 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002852
2853 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002854 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002855 update_exception_bitmap(vcpu);
2856
Gleb Natapovd99e4152012-12-20 16:57:45 +02002857 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2858 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2859 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2860 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2861 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
2862 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002863
Eddie Dong8668a3c2007-10-10 14:26:45 +08002864 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002865}
2866
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002867void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
Amit Shah401d10d2009-02-20 22:53:37 +05302868{
2869 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002870 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
2871
2872 if (!msr)
2873 return;
Amit Shah401d10d2009-02-20 22:53:37 +05302874
Avi Kivityf6801df2010-01-21 15:31:50 +02002875 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302876 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002877 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302878 msr->data = efer;
2879 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002880 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302881
2882 msr->data = efer & ~EFER_LME;
2883 }
2884 setup_msrs(vmx);
2885}
2886
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002887#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002888
2889static void enter_lmode(struct kvm_vcpu *vcpu)
2890{
2891 u32 guest_tr_ar;
2892
Avi Kivity2fb92db2011-04-27 19:42:18 +03002893 vmx_segment_cache_clear(to_vmx(vcpu));
2894
Avi Kivity6aa8b732006-12-10 02:21:36 -08002895 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002896 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02002897 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
2898 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002899 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002900 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
2901 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002902 }
Avi Kivityda38f432010-07-06 11:30:49 +03002903 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002904}
2905
2906static void exit_lmode(struct kvm_vcpu *vcpu)
2907{
Gleb Natapov2961e8762013-11-25 15:37:13 +02002908 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03002909 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002910}
2911
2912#endif
2913
Sean Christopherson77809382020-03-20 14:28:18 -07002914static void vmx_flush_tlb_all(struct kvm_vcpu *vcpu)
Sean Christopherson5058b692020-03-20 14:28:14 -07002915{
2916 struct vcpu_vmx *vmx = to_vmx(vcpu);
2917
2918 /*
Sean Christopherson77809382020-03-20 14:28:18 -07002919 * INVEPT must be issued when EPT is enabled, irrespective of VPID, as
2920 * the CPU is not required to invalidate guest-physical mappings on
2921 * VM-Entry, even if VPID is disabled. Guest-physical mappings are
2922 * associated with the root EPT structure and not any particular VPID
2923 * (INVVPID also isn't required to invalidate guest-physical mappings).
Sean Christopherson5058b692020-03-20 14:28:14 -07002924 */
2925 if (enable_ept) {
2926 ept_sync_global();
2927 } else if (enable_vpid) {
2928 if (cpu_has_vmx_invvpid_global()) {
2929 vpid_sync_vcpu_global();
2930 } else {
2931 vpid_sync_vcpu_single(vmx->vpid);
2932 vpid_sync_vcpu_single(vmx->nested.vpid02);
2933 }
2934 }
2935}
2936
Sean Christopherson33d19ec2020-03-20 14:28:16 -07002937static void vmx_flush_tlb_current(struct kvm_vcpu *vcpu)
2938{
2939 u64 root_hpa = vcpu->arch.mmu->root_hpa;
2940
2941 /* No flush required if the current context is invalid. */
2942 if (!VALID_PAGE(root_hpa))
2943 return;
2944
2945 if (enable_ept)
2946 ept_sync_context(construct_eptp(vcpu, root_hpa));
2947 else if (!is_guest_mode(vcpu))
2948 vpid_sync_context(to_vmx(vcpu)->vpid);
2949 else
2950 vpid_sync_context(nested_get_vpid02(vcpu));
2951}
2952
Junaid Shahidfaff8752018-06-29 13:10:05 -07002953static void vmx_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t addr)
2954{
Junaid Shahidfaff8752018-06-29 13:10:05 -07002955 /*
Sean Christophersonad104b52020-03-20 14:28:11 -07002956 * vpid_sync_vcpu_addr() is a nop if vmx->vpid==0, see the comment in
2957 * vmx_flush_tlb_guest() for an explanation of why this is ok.
Junaid Shahidfaff8752018-06-29 13:10:05 -07002958 */
Sean Christophersonad104b52020-03-20 14:28:11 -07002959 vpid_sync_vcpu_addr(to_vmx(vcpu)->vpid, addr);
Junaid Shahidfaff8752018-06-29 13:10:05 -07002960}
2961
Sean Christophersone64419d2020-03-20 14:28:10 -07002962static void vmx_flush_tlb_guest(struct kvm_vcpu *vcpu)
2963{
2964 /*
2965 * vpid_sync_context() is a nop if vmx->vpid==0, e.g. if enable_vpid==0
2966 * or a vpid couldn't be allocated for this vCPU. VM-Enter and VM-Exit
2967 * are required to flush GVA->{G,H}PA mappings from the TLB if vpid is
2968 * disabled (VM-Enter with vpid enabled and vpid==0 is disallowed),
2969 * i.e. no explicit INVVPID is necessary.
2970 */
2971 vpid_sync_context(to_vmx(vcpu)->vpid);
2972}
2973
Sheng Yang14394422008-04-28 12:24:45 +08002974static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
2975{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002976 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2977
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002978 if (!kvm_register_is_dirty(vcpu, VCPU_EXREG_PDPTR))
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002979 return;
2980
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002981 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002982 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
2983 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
2984 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
2985 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08002986 }
2987}
2988
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002989void ept_save_pdptrs(struct kvm_vcpu *vcpu)
Avi Kivity8f5d5492009-05-31 18:41:29 +03002990{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002991 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2992
Sean Christopherson9932b492020-04-15 13:34:50 -07002993 if (WARN_ON_ONCE(!is_pae_paging(vcpu)))
2994 return;
2995
2996 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
2997 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
2998 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
2999 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003000
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07003001 kvm_register_mark_dirty(vcpu, VCPU_EXREG_PDPTR);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003002}
3003
Sheng Yang14394422008-04-28 12:24:45 +08003004static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3005 unsigned long cr0,
3006 struct kvm_vcpu *vcpu)
3007{
Sean Christopherson2183f562019-05-07 12:17:56 -07003008 struct vcpu_vmx *vmx = to_vmx(vcpu);
3009
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07003010 if (!kvm_register_is_available(vcpu, VCPU_EXREG_CR3))
Sean Christopherson34059c22019-09-27 14:45:23 -07003011 vmx_cache_reg(vcpu, VCPU_EXREG_CR3);
Sheng Yang14394422008-04-28 12:24:45 +08003012 if (!(cr0 & X86_CR0_PG)) {
3013 /* From paging/starting to nonpaging */
Sean Christopherson2183f562019-05-07 12:17:56 -07003014 exec_controls_setbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
3015 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08003016 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003017 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003018 } else if (!is_paging(vcpu)) {
3019 /* From nonpaging to paging */
Sean Christopherson2183f562019-05-07 12:17:56 -07003020 exec_controls_clearbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
3021 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08003022 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003023 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003024 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003025
3026 if (!(cr0 & X86_CR0_WP))
3027 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003028}
3029
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003030void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003031{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003032 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003033 unsigned long hw_cr0;
3034
Sean Christopherson3de63472018-07-13 08:42:30 -07003035 hw_cr0 = (cr0 & ~KVM_VM_CR0_ALWAYS_OFF);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003036 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003037 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003038 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003039 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003040
Gleb Natapov218e7632013-01-21 15:36:45 +02003041 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3042 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003043
Gleb Natapov218e7632013-01-21 15:36:45 +02003044 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3045 enter_rmode(vcpu);
3046 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003047
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003048#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003049 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003050 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003051 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003052 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003053 exit_lmode(vcpu);
3054 }
3055#endif
3056
Sean Christophersonb4d18512018-03-05 12:04:40 -08003057 if (enable_ept && !enable_unrestricted_guest)
Sheng Yang14394422008-04-28 12:24:45 +08003058 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3059
Avi Kivity6aa8b732006-12-10 02:21:36 -08003060 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003061 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003062 vcpu->arch.cr0 = cr0;
Sean Christophersonbd31fe42020-05-01 21:32:31 -07003063 kvm_register_mark_available(vcpu, VCPU_EXREG_CR0);
Gleb Natapov14168782013-01-21 15:36:49 +02003064
3065 /* depends on vcpu->arch.cr0 to be set to a new value */
3066 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003067}
3068
Sean Christopherson0047fca2020-05-01 21:32:33 -07003069static int vmx_get_tdp_level(struct kvm_vcpu *vcpu)
3070{
Sean Christopherson0047fca2020-05-01 21:32:33 -07003071 if (cpu_has_vmx_ept_5levels() && (cpuid_maxphyaddr(vcpu) > 48))
3072 return 5;
3073 return 4;
3074}
3075
Yu Zhang855feb62017-08-24 20:27:55 +08003076static int get_ept_level(struct kvm_vcpu *vcpu)
3077{
Sean Christopherson148d735e2020-02-07 09:37:41 -08003078 if (is_guest_mode(vcpu) && nested_cpu_has_ept(get_vmcs12(vcpu)))
Sean Christophersonac69dfa2020-03-02 18:02:37 -08003079 return vmx_eptp_page_walk_level(nested_ept_get_eptp(vcpu));
Sean Christopherson0047fca2020-05-01 21:32:33 -07003080
3081 return vmx_get_tdp_level(vcpu);
Yu Zhang855feb62017-08-24 20:27:55 +08003082}
3083
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08003084u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08003085{
Yu Zhang855feb62017-08-24 20:27:55 +08003086 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08003087
Yu Zhang855feb62017-08-24 20:27:55 +08003088 eptp |= (get_ept_level(vcpu) == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08003089
Peter Feiner995f00a2017-06-30 17:26:32 -07003090 if (enable_ept_ad_bits &&
3091 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02003092 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003093 eptp |= (root_hpa & PAGE_MASK);
3094
3095 return eptp;
3096}
3097
Sean Christophersonbe100ef2020-03-20 14:28:33 -07003098void vmx_load_mmu_pgd(struct kvm_vcpu *vcpu, unsigned long pgd)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003099{
Tianyu Lan877ad952018-07-19 08:40:23 +00003100 struct kvm *kvm = vcpu->kvm;
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003101 bool update_guest_cr3 = true;
Sheng Yang14394422008-04-28 12:24:45 +08003102 unsigned long guest_cr3;
3103 u64 eptp;
3104
Avi Kivity089d0342009-03-23 18:26:32 +02003105 if (enable_ept) {
Sean Christophersonbe100ef2020-03-20 14:28:33 -07003106 eptp = construct_eptp(vcpu, pgd);
Sheng Yang14394422008-04-28 12:24:45 +08003107 vmcs_write64(EPT_POINTER, eptp);
Tianyu Lan877ad952018-07-19 08:40:23 +00003108
Sean Christophersonafaf0b22020-03-21 13:26:00 -07003109 if (kvm_x86_ops.tlb_remote_flush) {
Tianyu Lan877ad952018-07-19 08:40:23 +00003110 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
3111 to_vmx(vcpu)->ept_pointer = eptp;
3112 to_kvm_vmx(kvm)->ept_pointers_match
3113 = EPT_POINTERS_CHECK;
3114 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
3115 }
3116
Paolo Bonzinidf7e0682020-05-20 08:37:37 -04003117 if (!enable_unrestricted_guest && !is_paging(vcpu))
Tianyu Lan877ad952018-07-19 08:40:23 +00003118 guest_cr3 = to_kvm_vmx(kvm)->ept_identity_map_addr;
Sean Christophersonb17b7432019-09-27 14:45:17 -07003119 else if (test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3120 guest_cr3 = vcpu->arch.cr3;
3121 else /* vmcs01.GUEST_CR3 is already up-to-date. */
3122 update_guest_cr3 = false;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02003123 ept_load_pdptrs(vcpu);
Sean Christophersonbe100ef2020-03-20 14:28:33 -07003124 } else {
3125 guest_cr3 = pgd;
Sheng Yang14394422008-04-28 12:24:45 +08003126 }
3127
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003128 if (update_guest_cr3)
3129 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003130}
3131
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003132int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003133{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003134 struct vcpu_vmx *vmx = to_vmx(vcpu);
Ben Serebrin085e68e2015-04-16 11:58:05 -07003135 /*
3136 * Pass through host's Machine Check Enable value to hw_cr4, which
3137 * is in force while we are in guest mode. Do not let guests control
3138 * this bit, even if host CR4.MCE == 0.
3139 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003140 unsigned long hw_cr4;
3141
3142 hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
3143 if (enable_unrestricted_guest)
3144 hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003145 else if (vmx->rmode.vm86_active)
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003146 hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
3147 else
3148 hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003149
Sean Christopherson64f7a112018-04-30 10:01:06 -07003150 if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
3151 if (cr4 & X86_CR4_UMIP) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003152 secondary_exec_controls_setbit(vmx, SECONDARY_EXEC_DESC);
Sean Christopherson64f7a112018-04-30 10:01:06 -07003153 hw_cr4 &= ~X86_CR4_UMIP;
3154 } else if (!is_guest_mode(vcpu) ||
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003155 !nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC)) {
3156 secondary_exec_controls_clearbit(vmx, SECONDARY_EXEC_DESC);
3157 }
Sean Christopherson64f7a112018-04-30 10:01:06 -07003158 }
Paolo Bonzini0367f202016-07-12 10:44:55 +02003159
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003160 if (cr4 & X86_CR4_VMXE) {
3161 /*
3162 * To use VMXON (and later other VMX instructions), a guest
3163 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3164 * So basically the check on whether to allow nested VMX
Paolo Bonzini5bea5122018-09-18 15:19:17 +02003165 * is here. We operate under the default treatment of SMM,
3166 * so VMX cannot be enabled under SMM.
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003167 */
Paolo Bonzini5bea5122018-09-18 15:19:17 +02003168 if (!nested_vmx_allowed(vcpu) || is_smm(vcpu))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003169 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003170 }
David Matlack38991522016-11-29 18:14:08 -08003171
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003172 if (vmx->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003173 return 1;
3174
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003175 vcpu->arch.cr4 = cr4;
Sean Christophersonf98c1e72020-05-01 21:32:30 -07003176 kvm_register_mark_available(vcpu, VCPU_EXREG_CR4);
Sheng Yang14394422008-04-28 12:24:45 +08003177
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003178 if (!enable_unrestricted_guest) {
3179 if (enable_ept) {
3180 if (!is_paging(vcpu)) {
3181 hw_cr4 &= ~X86_CR4_PAE;
3182 hw_cr4 |= X86_CR4_PSE;
3183 } else if (!(cr4 & X86_CR4_PAE)) {
3184 hw_cr4 &= ~X86_CR4_PAE;
3185 }
3186 }
3187
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003188 /*
Huaitong Handdba2622016-03-22 16:51:15 +08003189 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
3190 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
3191 * to be manually disabled when guest switches to non-paging
3192 * mode.
3193 *
3194 * If !enable_unrestricted_guest, the CPU is always running
3195 * with CR0.PG=1 and CR4 needs to be modified.
3196 * If enable_unrestricted_guest, the CPU automatically
3197 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003198 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003199 if (!is_paging(vcpu))
3200 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
3201 }
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003202
Sheng Yang14394422008-04-28 12:24:45 +08003203 vmcs_writel(CR4_READ_SHADOW, cr4);
3204 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003205 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003206}
3207
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003208void vmx_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003209{
Avi Kivitya9179492011-01-03 14:28:52 +02003210 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003211 u32 ar;
3212
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003213 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003214 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003215 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003216 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003217 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003218 var->base = vmx_read_guest_seg_base(vmx, seg);
3219 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3220 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003221 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003222 var->base = vmx_read_guest_seg_base(vmx, seg);
3223 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3224 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3225 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003226 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003227 var->type = ar & 15;
3228 var->s = (ar >> 4) & 1;
3229 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003230 /*
3231 * Some userspaces do not preserve unusable property. Since usable
3232 * segment has to be present according to VMX spec we can use present
3233 * property to amend userspace bug by making unusable segment always
3234 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3235 * segment as unusable.
3236 */
3237 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003238 var->avl = (ar >> 12) & 1;
3239 var->l = (ar >> 13) & 1;
3240 var->db = (ar >> 14) & 1;
3241 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003242}
3243
Avi Kivitya9179492011-01-03 14:28:52 +02003244static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3245{
Avi Kivitya9179492011-01-03 14:28:52 +02003246 struct kvm_segment s;
3247
3248 if (to_vmx(vcpu)->rmode.vm86_active) {
3249 vmx_get_segment(vcpu, &s, seg);
3250 return s.base;
3251 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003252 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003253}
3254
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003255int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003256{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003257 struct vcpu_vmx *vmx = to_vmx(vcpu);
3258
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003259 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003260 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003261 else {
3262 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003263 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003264 }
Avi Kivity69c73022011-03-07 15:26:44 +02003265}
3266
Avi Kivity653e3102007-05-07 10:55:37 +03003267static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003268{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003269 u32 ar;
3270
Avi Kivityf0495f92012-06-07 17:06:10 +03003271 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003272 ar = 1 << 16;
3273 else {
3274 ar = var->type & 15;
3275 ar |= (var->s & 1) << 4;
3276 ar |= (var->dpl & 3) << 5;
3277 ar |= (var->present & 1) << 7;
3278 ar |= (var->avl & 1) << 12;
3279 ar |= (var->l & 1) << 13;
3280 ar |= (var->db & 1) << 14;
3281 ar |= (var->g & 1) << 15;
3282 }
Avi Kivity653e3102007-05-07 10:55:37 +03003283
3284 return ar;
3285}
3286
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003287void vmx_set_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity653e3102007-05-07 10:55:37 +03003288{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003289 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003290 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003291
Avi Kivity2fb92db2011-04-27 19:42:18 +03003292 vmx_segment_cache_clear(vmx);
3293
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003294 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3295 vmx->rmode.segs[seg] = *var;
3296 if (seg == VCPU_SREG_TR)
3297 vmcs_write16(sf->selector, var->selector);
3298 else if (var->s)
3299 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003300 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003301 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003302
Avi Kivity653e3102007-05-07 10:55:37 +03003303 vmcs_writel(sf->base, var->base);
3304 vmcs_write32(sf->limit, var->limit);
3305 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003306
3307 /*
3308 * Fix the "Accessed" bit in AR field of segment registers for older
3309 * qemu binaries.
3310 * IA32 arch specifies that at the time of processor reset the
3311 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003312 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003313 * state vmexit when "unrestricted guest" mode is turned on.
3314 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3315 * tree. Newer qemu binaries with that qemu fix would not need this
3316 * kvm hack.
3317 */
3318 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003319 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003320
Gleb Natapovf924d662012-12-12 19:10:55 +02003321 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003322
3323out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01003324 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003325}
3326
Avi Kivity6aa8b732006-12-10 02:21:36 -08003327static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3328{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003329 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003330
3331 *db = (ar >> 14) & 1;
3332 *l = (ar >> 13) & 1;
3333}
3334
Gleb Natapov89a27f42010-02-16 10:51:48 +02003335static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003336{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003337 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3338 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003339}
3340
Gleb Natapov89a27f42010-02-16 10:51:48 +02003341static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003342{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003343 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3344 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003345}
3346
Gleb Natapov89a27f42010-02-16 10:51:48 +02003347static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003348{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003349 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3350 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003351}
3352
Gleb Natapov89a27f42010-02-16 10:51:48 +02003353static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003354{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003355 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3356 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003357}
3358
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003359static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3360{
3361 struct kvm_segment var;
3362 u32 ar;
3363
3364 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003365 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003366 if (seg == VCPU_SREG_CS)
3367 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003368 ar = vmx_segment_access_rights(&var);
3369
3370 if (var.base != (var.selector << 4))
3371 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003372 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003373 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003374 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003375 return false;
3376
3377 return true;
3378}
3379
3380static bool code_segment_valid(struct kvm_vcpu *vcpu)
3381{
3382 struct kvm_segment cs;
3383 unsigned int cs_rpl;
3384
3385 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003386 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003387
Avi Kivity1872a3f2009-01-04 23:26:52 +02003388 if (cs.unusable)
3389 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003390 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003391 return false;
3392 if (!cs.s)
3393 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003394 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003395 if (cs.dpl > cs_rpl)
3396 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003397 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003398 if (cs.dpl != cs_rpl)
3399 return false;
3400 }
3401 if (!cs.present)
3402 return false;
3403
3404 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3405 return true;
3406}
3407
3408static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3409{
3410 struct kvm_segment ss;
3411 unsigned int ss_rpl;
3412
3413 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003414 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003415
Avi Kivity1872a3f2009-01-04 23:26:52 +02003416 if (ss.unusable)
3417 return true;
3418 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003419 return false;
3420 if (!ss.s)
3421 return false;
3422 if (ss.dpl != ss_rpl) /* DPL != RPL */
3423 return false;
3424 if (!ss.present)
3425 return false;
3426
3427 return true;
3428}
3429
3430static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3431{
3432 struct kvm_segment var;
3433 unsigned int rpl;
3434
3435 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03003436 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003437
Avi Kivity1872a3f2009-01-04 23:26:52 +02003438 if (var.unusable)
3439 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003440 if (!var.s)
3441 return false;
3442 if (!var.present)
3443 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003444 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003445 if (var.dpl < rpl) /* DPL < RPL */
3446 return false;
3447 }
3448
3449 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3450 * rights flags
3451 */
3452 return true;
3453}
3454
3455static bool tr_valid(struct kvm_vcpu *vcpu)
3456{
3457 struct kvm_segment tr;
3458
3459 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3460
Avi Kivity1872a3f2009-01-04 23:26:52 +02003461 if (tr.unusable)
3462 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03003463 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003464 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003465 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003466 return false;
3467 if (!tr.present)
3468 return false;
3469
3470 return true;
3471}
3472
3473static bool ldtr_valid(struct kvm_vcpu *vcpu)
3474{
3475 struct kvm_segment ldtr;
3476
3477 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3478
Avi Kivity1872a3f2009-01-04 23:26:52 +02003479 if (ldtr.unusable)
3480 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03003481 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003482 return false;
3483 if (ldtr.type != 2)
3484 return false;
3485 if (!ldtr.present)
3486 return false;
3487
3488 return true;
3489}
3490
3491static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3492{
3493 struct kvm_segment cs, ss;
3494
3495 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3496 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3497
Nadav Amitb32a9912015-03-29 16:33:04 +03003498 return ((cs.selector & SEGMENT_RPL_MASK) ==
3499 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003500}
3501
3502/*
3503 * Check if guest state is valid. Returns true if valid, false if
3504 * not.
3505 * We assume that registers are always usable
3506 */
3507static bool guest_state_valid(struct kvm_vcpu *vcpu)
3508{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003509 if (enable_unrestricted_guest)
3510 return true;
3511
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003512 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003513 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003514 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3515 return false;
3516 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3517 return false;
3518 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3519 return false;
3520 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3521 return false;
3522 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3523 return false;
3524 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3525 return false;
3526 } else {
3527 /* protected mode guest state checks */
3528 if (!cs_ss_rpl_check(vcpu))
3529 return false;
3530 if (!code_segment_valid(vcpu))
3531 return false;
3532 if (!stack_segment_valid(vcpu))
3533 return false;
3534 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3535 return false;
3536 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3537 return false;
3538 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3539 return false;
3540 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3541 return false;
3542 if (!tr_valid(vcpu))
3543 return false;
3544 if (!ldtr_valid(vcpu))
3545 return false;
3546 }
3547 /* TODO:
3548 * - Add checks on RIP
3549 * - Add checks on RFLAGS
3550 */
3551
3552 return true;
3553}
3554
Mike Dayd77c26f2007-10-08 09:02:08 -04003555static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003556{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003557 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003558 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003559 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003560
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003561 idx = srcu_read_lock(&kvm->srcu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003562 fn = to_kvm_vmx(kvm)->tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003563 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3564 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003565 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003566 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003567 r = kvm_write_guest_page(kvm, fn++, &data,
3568 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003569 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003570 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003571 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3572 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003573 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003574 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3575 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003576 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003577 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003578 r = kvm_write_guest_page(kvm, fn, &data,
3579 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3580 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003581out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003582 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003583 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003584}
3585
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003586static int init_rmode_identity_map(struct kvm *kvm)
3587{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003588 struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
Peter Xu2a5755b2020-01-09 09:57:14 -05003589 int i, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08003590 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003591 u32 tmp;
3592
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003593 /* Protect kvm_vmx->ept_identity_pagetable_done. */
Tang Chena255d472014-09-16 18:41:58 +08003594 mutex_lock(&kvm->slots_lock);
3595
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003596 if (likely(kvm_vmx->ept_identity_pagetable_done))
Peter Xu2a5755b2020-01-09 09:57:14 -05003597 goto out;
Tang Chena255d472014-09-16 18:41:58 +08003598
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003599 if (!kvm_vmx->ept_identity_map_addr)
3600 kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
3601 identity_map_pfn = kvm_vmx->ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08003602
David Hildenbrandd8a6e362017-08-24 20:51:34 +02003603 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003604 kvm_vmx->ept_identity_map_addr, PAGE_SIZE);
Tang Chenf51770e2014-09-16 18:41:59 +08003605 if (r < 0)
Peter Xu2a5755b2020-01-09 09:57:14 -05003606 goto out;
Tang Chena255d472014-09-16 18:41:58 +08003607
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003608 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3609 if (r < 0)
3610 goto out;
3611 /* Set up identity-mapping pagetable for EPT in real mode */
3612 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3613 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3614 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3615 r = kvm_write_guest_page(kvm, identity_map_pfn,
3616 &tmp, i * sizeof(tmp), sizeof(tmp));
3617 if (r < 0)
3618 goto out;
3619 }
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003620 kvm_vmx->ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08003621
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003622out:
Tang Chena255d472014-09-16 18:41:58 +08003623 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08003624 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003625}
3626
Avi Kivity6aa8b732006-12-10 02:21:36 -08003627static void seg_setup(int seg)
3628{
Mathias Krause772e0312012-08-30 01:30:19 +02003629 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003630 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003631
3632 vmcs_write16(sf->selector, 0);
3633 vmcs_writel(sf->base, 0);
3634 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003635 ar = 0x93;
3636 if (seg == VCPU_SREG_CS)
3637 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003638
3639 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003640}
3641
Sheng Yangf78e0e22007-10-29 09:40:42 +08003642static int alloc_apic_access_page(struct kvm *kvm)
3643{
Xiao Guangrong44841412012-09-07 14:14:20 +08003644 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003645 int r = 0;
3646
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003647 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08003648 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003649 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02003650 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
3651 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003652 if (r)
3653 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003654
Tang Chen73a6d942014-09-11 13:38:00 +08003655 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08003656 if (is_error_page(page)) {
3657 r = -EFAULT;
3658 goto out;
3659 }
3660
Tang Chenc24ae0d2014-09-24 15:57:58 +08003661 /*
3662 * Do not pin the page in memory, so that memory hot-unplug
3663 * is able to migrate it.
3664 */
3665 put_page(page);
3666 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003667out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003668 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003669 return r;
3670}
3671
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003672int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003673{
3674 int vpid;
3675
Avi Kivity919818a2009-03-23 18:01:29 +02003676 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08003677 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003678 spin_lock(&vmx_vpid_lock);
3679 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003680 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003681 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003682 else
3683 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003684 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003685 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003686}
3687
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003688void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003689{
Wanpeng Li991e7a02015-09-16 17:30:05 +08003690 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003691 return;
3692 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003693 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003694 spin_unlock(&vmx_vpid_lock);
3695}
3696
Yi Wang1e4329ee2018-11-08 11:22:21 +08003697static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003698 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08003699{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003700 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003701
3702 if (!cpu_has_vmx_msr_bitmap())
3703 return;
3704
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003705 if (static_branch_unlikely(&enable_evmcs))
3706 evmcs_touch_msr_bitmap();
3707
Sheng Yang25c5f222008-03-28 13:18:56 +08003708 /*
3709 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3710 * have the write-low and read-high bitmap offsets the wrong way round.
3711 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3712 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003713 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08003714 if (type & MSR_TYPE_R)
3715 /* read-low */
3716 __clear_bit(msr, msr_bitmap + 0x000 / f);
3717
3718 if (type & MSR_TYPE_W)
3719 /* write-low */
3720 __clear_bit(msr, msr_bitmap + 0x800 / f);
3721
Sheng Yang25c5f222008-03-28 13:18:56 +08003722 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3723 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08003724 if (type & MSR_TYPE_R)
3725 /* read-high */
3726 __clear_bit(msr, msr_bitmap + 0x400 / f);
3727
3728 if (type & MSR_TYPE_W)
3729 /* write-high */
3730 __clear_bit(msr, msr_bitmap + 0xc00 / f);
3731
3732 }
3733}
3734
Yi Wang1e4329ee2018-11-08 11:22:21 +08003735static __always_inline void vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003736 u32 msr, int type)
3737{
3738 int f = sizeof(unsigned long);
3739
3740 if (!cpu_has_vmx_msr_bitmap())
3741 return;
3742
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003743 if (static_branch_unlikely(&enable_evmcs))
3744 evmcs_touch_msr_bitmap();
3745
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003746 /*
3747 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3748 * have the write-low and read-high bitmap offsets the wrong way round.
3749 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3750 */
3751 if (msr <= 0x1fff) {
3752 if (type & MSR_TYPE_R)
3753 /* read-low */
3754 __set_bit(msr, msr_bitmap + 0x000 / f);
3755
3756 if (type & MSR_TYPE_W)
3757 /* write-low */
3758 __set_bit(msr, msr_bitmap + 0x800 / f);
3759
3760 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3761 msr &= 0x1fff;
3762 if (type & MSR_TYPE_R)
3763 /* read-high */
3764 __set_bit(msr, msr_bitmap + 0x400 / f);
3765
3766 if (type & MSR_TYPE_W)
3767 /* write-high */
3768 __set_bit(msr, msr_bitmap + 0xc00 / f);
3769
3770 }
3771}
3772
Yi Wang1e4329ee2018-11-08 11:22:21 +08003773static __always_inline void vmx_set_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003774 u32 msr, int type, bool value)
3775{
3776 if (value)
3777 vmx_enable_intercept_for_msr(msr_bitmap, msr, type);
3778 else
3779 vmx_disable_intercept_for_msr(msr_bitmap, msr, type);
3780}
3781
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003782static u8 vmx_msr_bitmap_mode(struct kvm_vcpu *vcpu)
Avi Kivity58972972009-02-24 22:26:47 +02003783{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003784 u8 mode = 0;
3785
3786 if (cpu_has_secondary_exec_ctrls() &&
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003787 (secondary_exec_controls_get(to_vmx(vcpu)) &
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003788 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
3789 mode |= MSR_BITMAP_MODE_X2APIC;
3790 if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
3791 mode |= MSR_BITMAP_MODE_X2APIC_APICV;
3792 }
3793
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003794 return mode;
Yang Zhang8d146952013-01-25 10:18:50 +08003795}
3796
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003797static void vmx_update_msr_bitmap_x2apic(unsigned long *msr_bitmap,
3798 u8 mode)
Yang Zhang8d146952013-01-25 10:18:50 +08003799{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003800 int msr;
3801
3802 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
3803 unsigned word = msr / BITS_PER_LONG;
3804 msr_bitmap[word] = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;
3805 msr_bitmap[word + (0x800 / sizeof(long))] = ~0;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08003806 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003807
3808 if (mode & MSR_BITMAP_MODE_X2APIC) {
3809 /*
3810 * TPR reads and writes can be virtualized even if virtual interrupt
3811 * delivery is not in use.
3812 */
3813 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW);
3814 if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
3815 vmx_enable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_R);
3816 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
3817 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
3818 }
3819 }
3820}
3821
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003822void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu)
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003823{
3824 struct vcpu_vmx *vmx = to_vmx(vcpu);
3825 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3826 u8 mode = vmx_msr_bitmap_mode(vcpu);
3827 u8 changed = mode ^ vmx->msr_bitmap_mode;
3828
3829 if (!changed)
3830 return;
3831
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003832 if (changed & (MSR_BITMAP_MODE_X2APIC | MSR_BITMAP_MODE_X2APIC_APICV))
3833 vmx_update_msr_bitmap_x2apic(msr_bitmap, mode);
3834
3835 vmx->msr_bitmap_mode = mode;
Avi Kivity58972972009-02-24 22:26:47 +02003836}
3837
Chao Pengb08c2892018-10-24 16:05:15 +08003838void pt_update_intercept_for_msr(struct vcpu_vmx *vmx)
3839{
3840 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3841 bool flag = !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
3842 u32 i;
3843
3844 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_STATUS,
3845 MSR_TYPE_RW, flag);
3846 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_BASE,
3847 MSR_TYPE_RW, flag);
3848 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_MASK,
3849 MSR_TYPE_RW, flag);
3850 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_CR3_MATCH,
3851 MSR_TYPE_RW, flag);
3852 for (i = 0; i < vmx->pt_desc.addr_range; i++) {
3853 vmx_set_intercept_for_msr(msr_bitmap,
3854 MSR_IA32_RTIT_ADDR0_A + i * 2, MSR_TYPE_RW, flag);
3855 vmx_set_intercept_for_msr(msr_bitmap,
3856 MSR_IA32_RTIT_ADDR0_B + i * 2, MSR_TYPE_RW, flag);
3857 }
3858}
3859
Liran Alone6c67d82018-09-04 10:56:52 +03003860static bool vmx_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
3861{
3862 struct vcpu_vmx *vmx = to_vmx(vcpu);
3863 void *vapic_page;
3864 u32 vppr;
3865 int rvi;
3866
3867 if (WARN_ON_ONCE(!is_guest_mode(vcpu)) ||
3868 !nested_cpu_has_vid(get_vmcs12(vcpu)) ||
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003869 WARN_ON_ONCE(!vmx->nested.virtual_apic_map.gfn))
Liran Alone6c67d82018-09-04 10:56:52 +03003870 return false;
3871
Paolo Bonzini7e712682018-10-03 13:44:26 +02003872 rvi = vmx_get_rvi();
Liran Alone6c67d82018-09-04 10:56:52 +03003873
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003874 vapic_page = vmx->nested.virtual_apic_map.hva;
Liran Alone6c67d82018-09-04 10:56:52 +03003875 vppr = *((u32 *)(vapic_page + APIC_PROCPRI));
Liran Alone6c67d82018-09-04 10:56:52 +03003876
3877 return ((rvi & 0xf0) > (vppr & 0xf0));
3878}
3879
Wincy Van06a55242017-04-28 13:13:59 +08003880static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
3881 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003882{
3883#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08003884 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
3885
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003886 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08003887 /*
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003888 * The vector of interrupt to be delivered to vcpu had
3889 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08003890 *
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003891 * Following cases will be reached in this block, and
3892 * we always send a notification event in all cases as
3893 * explained below.
3894 *
3895 * Case 1: vcpu keeps in non-root mode. Sending a
3896 * notification event posts the interrupt to vcpu.
3897 *
3898 * Case 2: vcpu exits to root mode and is still
3899 * runnable. PIR will be synced to vIRR before the
3900 * next vcpu entry. Sending a notification event in
3901 * this case has no effect, as vcpu is not in root
3902 * mode.
3903 *
3904 * Case 3: vcpu exits to root mode and is blocked.
3905 * vcpu_block() has already synced PIR to vIRR and
3906 * never blocks vcpu if vIRR is not cleared. Therefore,
3907 * a blocked vcpu here does not wait for any requested
3908 * interrupts in PIR, and sending a notification event
3909 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08003910 */
Feng Wu28b835d2015-09-18 22:29:54 +08003911
Wincy Van06a55242017-04-28 13:13:59 +08003912 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003913 return true;
3914 }
3915#endif
3916 return false;
3917}
3918
Wincy Van705699a2015-02-03 23:58:17 +08003919static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
3920 int vector)
3921{
3922 struct vcpu_vmx *vmx = to_vmx(vcpu);
3923
3924 if (is_guest_mode(vcpu) &&
3925 vector == vmx->nested.posted_intr_nv) {
Wincy Van705699a2015-02-03 23:58:17 +08003926 /*
3927 * If a posted intr is not recognized by hardware,
3928 * we will accomplish it in the next vmentry.
3929 */
3930 vmx->nested.pi_pending = true;
3931 kvm_make_request(KVM_REQ_EVENT, vcpu);
Liran Alon6b697712017-11-09 20:27:20 +02003932 /* the PIR and ON have been set by L1. */
3933 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
3934 kvm_vcpu_kick(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08003935 return 0;
3936 }
3937 return -1;
3938}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003939/*
Yang Zhanga20ed542013-04-11 19:25:15 +08003940 * Send interrupt to vcpu via posted interrupt way.
3941 * 1. If target vcpu is running(non-root mode), send posted interrupt
3942 * notification to vcpu and hardware will sync PIR to vIRR atomically.
3943 * 2. If target vcpu isn't running(root mode), kick it to pick up the
3944 * interrupt from PIR in next vmentry.
3945 */
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003946static int vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
Yang Zhanga20ed542013-04-11 19:25:15 +08003947{
3948 struct vcpu_vmx *vmx = to_vmx(vcpu);
3949 int r;
3950
Wincy Van705699a2015-02-03 23:58:17 +08003951 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
3952 if (!r)
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003953 return 0;
3954
3955 if (!vcpu->arch.apicv_active)
3956 return -1;
Wincy Van705699a2015-02-03 23:58:17 +08003957
Yang Zhanga20ed542013-04-11 19:25:15 +08003958 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003959 return 0;
Yang Zhanga20ed542013-04-11 19:25:15 +08003960
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003961 /* If a previous notification has sent the IPI, nothing to do. */
3962 if (pi_test_and_set_on(&vmx->pi_desc))
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003963 return 0;
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003964
Wanpeng Li379a3c82020-04-28 14:23:27 +08003965 if (vcpu != kvm_get_running_vcpu() &&
3966 !kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08003967 kvm_vcpu_kick(vcpu);
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003968
3969 return 0;
Yang Zhanga20ed542013-04-11 19:25:15 +08003970}
3971
Avi Kivity6aa8b732006-12-10 02:21:36 -08003972/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003973 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
3974 * will not change in the lifetime of the guest.
3975 * Note that host-state that does change is set elsewhere. E.g., host-state
3976 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
3977 */
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003978void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003979{
3980 u32 low32, high32;
3981 unsigned long tmpl;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003982 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003983
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07003984 cr0 = read_cr0();
3985 WARN_ON(cr0 & X86_CR0_TS);
3986 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003987
3988 /*
3989 * Save the most likely value for this task's CR3 in the VMCS.
3990 * We can't use __get_current_cr3_fast() because we're not atomic.
3991 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07003992 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003993 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003994 vmx->loaded_vmcs->host_state.cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003995
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003996 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003997 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003998 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003999 vmx->loaded_vmcs->host_state.cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004000
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004001 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004002#ifdef CONFIG_X86_64
4003 /*
4004 * Load null selectors, so we can avoid reloading them in
Sean Christopherson6d6095b2018-07-23 12:32:44 -07004005 * vmx_prepare_switch_to_host(), in case userspace uses
4006 * the null selectors too (the expected case).
Avi Kivityb2da15a2012-05-13 19:53:24 +03004007 */
4008 vmcs_write16(HOST_DS_SELECTOR, 0);
4009 vmcs_write16(HOST_ES_SELECTOR, 0);
4010#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004011 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4012 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004013#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004014 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4015 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4016
Sean Christopherson23420802019-04-19 22:50:57 -07004017 vmcs_writel(HOST_IDTR_BASE, host_idt_base); /* 22.2.4 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004018
Sean Christopherson453eafb2018-12-20 12:25:17 -08004019 vmcs_writel(HOST_RIP, (unsigned long)vmx_vmexit); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004020
4021 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4022 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4023 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4024 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4025
4026 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4027 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4028 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4029 }
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07004030
Sean Christophersonc73da3f2018-12-03 13:53:00 -08004031 if (cpu_has_load_ia32_efer())
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07004032 vmcs_write64(HOST_IA32_EFER, host_efer);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004033}
4034
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004035void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004036{
4037 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4038 if (enable_ept)
4039 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004040 if (is_guest_mode(&vmx->vcpu))
4041 vmx->vcpu.arch.cr4_guest_owned_bits &=
4042 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004043 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4044}
4045
Sean Christophersonc075c3e2019-05-07 12:17:53 -07004046u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
Yang Zhang01e439b2013-04-11 19:25:12 +08004047{
4048 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4049
Andrey Smetanind62caab2015-11-10 15:36:33 +03004050 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08004051 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004052
4053 if (!enable_vnmi)
4054 pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;
4055
Sean Christopherson804939e2019-05-07 12:18:05 -07004056 if (!enable_preemption_timer)
4057 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
4058
Yang Zhang01e439b2013-04-11 19:25:12 +08004059 return pin_based_exec_ctrl;
4060}
4061
Andrey Smetanind62caab2015-11-10 15:36:33 +03004062static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
4063{
4064 struct vcpu_vmx *vmx = to_vmx(vcpu);
4065
Sean Christophersonc5f2c762019-05-07 12:17:55 -07004066 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03004067 if (cpu_has_secondary_exec_ctrls()) {
4068 if (kvm_vcpu_apicv_active(vcpu))
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07004069 secondary_exec_controls_setbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03004070 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4071 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4072 else
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07004073 secondary_exec_controls_clearbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03004074 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4075 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4076 }
4077
4078 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004079 vmx_update_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03004080}
4081
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08004082u32 vmx_exec_control(struct vcpu_vmx *vmx)
4083{
4084 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
4085
4086 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4087 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4088
4089 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
4090 exec_control &= ~CPU_BASED_TPR_SHADOW;
4091#ifdef CONFIG_X86_64
4092 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4093 CPU_BASED_CR8_LOAD_EXITING;
4094#endif
4095 }
4096 if (!enable_ept)
4097 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4098 CPU_BASED_CR3_LOAD_EXITING |
4099 CPU_BASED_INVLPG_EXITING;
4100 if (kvm_mwait_in_guest(vmx->vcpu.kvm))
4101 exec_control &= ~(CPU_BASED_MWAIT_EXITING |
4102 CPU_BASED_MONITOR_EXITING);
4103 if (kvm_hlt_in_guest(vmx->vcpu.kvm))
4104 exec_control &= ~CPU_BASED_HLT_EXITING;
4105 return exec_control;
4106}
4107
4108
Paolo Bonzini80154d72017-08-24 13:55:35 +02004109static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004110{
Paolo Bonzini80154d72017-08-24 13:55:35 +02004111 struct kvm_vcpu *vcpu = &vmx->vcpu;
4112
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004113 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004114
Sean Christopherson2ef76192020-03-02 15:56:22 -08004115 if (vmx_pt_mode_is_system())
Chao Pengf99e3da2018-10-24 16:05:10 +08004116 exec_control &= ~(SECONDARY_EXEC_PT_USE_GPA | SECONDARY_EXEC_PT_CONCEAL_VMX);
Paolo Bonzini80154d72017-08-24 13:55:35 +02004117 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004118 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4119 if (vmx->vpid == 0)
4120 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4121 if (!enable_ept) {
4122 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4123 enable_unrestricted_guest = 0;
4124 }
4125 if (!enable_unrestricted_guest)
4126 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
Wanpeng Lib31c1142018-03-12 04:53:04 -07004127 if (kvm_pause_in_guest(vmx->vcpu.kvm))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004128 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02004129 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004130 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4131 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004132 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004133
4134 /* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
4135 * in vmx_set_cr4. */
4136 exec_control &= ~SECONDARY_EXEC_DESC;
4137
Abel Gordonabc4fc52013-04-18 14:35:25 +03004138 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4139 (handle_vmptrld).
4140 We can NOT enable shadow_vmcs here because we don't have yet
4141 a current VMCS12
4142 */
4143 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08004144
4145 if (!enable_pml)
4146 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08004147
Paolo Bonzini3db13482017-08-24 14:48:03 +02004148 if (vmx_xsaves_supported()) {
4149 /* Exposing XSAVES only when XSAVE is exposed */
4150 bool xsaves_enabled =
Sean Christopherson96be4e02019-12-10 14:44:15 -08004151 boot_cpu_has(X86_FEATURE_XSAVE) &&
Paolo Bonzini3db13482017-08-24 14:48:03 +02004152 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
4153 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
4154
Aaron Lewis72041602019-10-21 16:30:20 -07004155 vcpu->arch.xsaves_enabled = xsaves_enabled;
4156
Paolo Bonzini3db13482017-08-24 14:48:03 +02004157 if (!xsaves_enabled)
4158 exec_control &= ~SECONDARY_EXEC_XSAVES;
4159
4160 if (nested) {
4161 if (xsaves_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004162 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini3db13482017-08-24 14:48:03 +02004163 SECONDARY_EXEC_XSAVES;
4164 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004165 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini3db13482017-08-24 14:48:03 +02004166 ~SECONDARY_EXEC_XSAVES;
4167 }
4168 }
4169
Sean Christophersona7a200e2020-03-02 15:56:58 -08004170 if (cpu_has_vmx_rdtscp()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004171 bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
4172 if (!rdtscp_enabled)
4173 exec_control &= ~SECONDARY_EXEC_RDTSCP;
4174
4175 if (nested) {
4176 if (rdtscp_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004177 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004178 SECONDARY_EXEC_RDTSCP;
4179 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004180 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004181 ~SECONDARY_EXEC_RDTSCP;
4182 }
4183 }
4184
Sean Christopherson5ffec6f2020-03-02 15:56:34 -08004185 if (cpu_has_vmx_invpcid()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004186 /* Exposing INVPCID only when PCID is exposed */
4187 bool invpcid_enabled =
4188 guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
4189 guest_cpuid_has(vcpu, X86_FEATURE_PCID);
4190
4191 if (!invpcid_enabled) {
4192 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
4193 guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
4194 }
4195
4196 if (nested) {
4197 if (invpcid_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004198 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004199 SECONDARY_EXEC_ENABLE_INVPCID;
4200 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004201 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004202 ~SECONDARY_EXEC_ENABLE_INVPCID;
4203 }
4204 }
4205
Jim Mattson45ec3682017-08-23 16:32:04 -07004206 if (vmx_rdrand_supported()) {
4207 bool rdrand_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDRAND);
4208 if (rdrand_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004209 exec_control &= ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004210
4211 if (nested) {
4212 if (rdrand_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004213 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004214 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004215 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004216 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004217 ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004218 }
4219 }
4220
Jim Mattson75f4fc82017-08-23 16:32:03 -07004221 if (vmx_rdseed_supported()) {
4222 bool rdseed_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDSEED);
4223 if (rdseed_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004224 exec_control &= ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004225
4226 if (nested) {
4227 if (rdseed_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004228 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004229 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004230 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004231 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004232 ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004233 }
4234 }
4235
Tao Xue69e72fa2019-07-16 14:55:49 +08004236 if (vmx_waitpkg_supported()) {
4237 bool waitpkg_enabled =
4238 guest_cpuid_has(vcpu, X86_FEATURE_WAITPKG);
4239
4240 if (!waitpkg_enabled)
4241 exec_control &= ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4242
4243 if (nested) {
4244 if (waitpkg_enabled)
4245 vmx->nested.msrs.secondary_ctls_high |=
4246 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4247 else
4248 vmx->nested.msrs.secondary_ctls_high &=
4249 ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4250 }
4251 }
4252
Paolo Bonzini80154d72017-08-24 13:55:35 +02004253 vmx->secondary_exec_control = exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004254}
4255
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004256static void ept_set_mmio_spte_mask(void)
4257{
4258 /*
4259 * EPT Misconfigurations can be generated if the value of bits 2:0
4260 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004261 */
Paolo Bonzinie7581ca2020-05-19 05:04:49 -04004262 kvm_mmu_set_mmio_spte_mask(VMX_EPT_MISCONFIG_WX_VALUE, 0);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004263}
4264
Wanpeng Lif53cd632014-12-02 19:14:58 +08004265#define VMX_XSS_EXIT_BITMAP 0
Avi Kivity6aa8b732006-12-10 02:21:36 -08004266
Sean Christopherson944c3462018-12-03 13:53:09 -08004267/*
Xiaoyao Li1b842922019-10-20 17:11:01 +08004268 * Noting that the initialization of Guest-state Area of VMCS is in
4269 * vmx_vcpu_reset().
Sean Christopherson944c3462018-12-03 13:53:09 -08004270 */
Xiaoyao Li1b842922019-10-20 17:11:01 +08004271static void init_vmcs(struct vcpu_vmx *vmx)
Sean Christopherson944c3462018-12-03 13:53:09 -08004272{
Sean Christopherson944c3462018-12-03 13:53:09 -08004273 if (nested)
Xiaoyao Li1b842922019-10-20 17:11:01 +08004274 nested_vmx_set_vmcs_shadowing_bitmap();
Sean Christopherson944c3462018-12-03 13:53:09 -08004275
Sheng Yang25c5f222008-03-28 13:18:56 +08004276 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004277 vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
Sheng Yang25c5f222008-03-28 13:18:56 +08004278
Avi Kivity6aa8b732006-12-10 02:21:36 -08004279 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4280
Avi Kivity6aa8b732006-12-10 02:21:36 -08004281 /* Control */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004282 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004283
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004284 exec_controls_set(vmx, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004285
Dan Williamsdfa169b2016-06-02 11:17:24 -07004286 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004287 vmx_compute_secondary_exec_control(vmx);
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004288 secondary_exec_controls_set(vmx, vmx->secondary_exec_control);
Dan Williamsdfa169b2016-06-02 11:17:24 -07004289 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004290
Andrey Smetanind62caab2015-11-10 15:36:33 +03004291 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004292 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4293 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4294 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4295 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4296
4297 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004298
Li RongQing0bcf2612015-12-03 13:29:34 +08004299 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08004300 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004301 }
4302
Wanpeng Lib31c1142018-03-12 04:53:04 -07004303 if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004304 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004305 vmx->ple_window = ple_window;
4306 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004307 }
4308
Xiao Guangrongc3707952011-07-12 03:28:04 +08004309 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4310 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004311 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4312
Avi Kivity9581d442010-10-19 16:46:55 +02004313 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4314 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004315 vmx_set_constant_host_state(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004316 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4317 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004318
Bandan Das2a499e42017-08-03 15:54:41 -04004319 if (cpu_has_vmx_vmfunc())
4320 vmcs_write64(VM_FUNCTION_CONTROL, 0);
4321
Eddie Dong2cc51562007-05-21 07:28:09 +03004322 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4323 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004324 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
Eddie Dong2cc51562007-05-21 07:28:09 +03004325 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004326 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004327
Radim Krčmář74545702015-04-27 15:11:25 +02004328 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4329 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004330
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004331 vm_exit_controls_set(vmx, vmx_vmexit_ctrl());
Avi Kivity6aa8b732006-12-10 02:21:36 -08004332
4333 /* 22.2.1, 20.8.1 */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004334 vm_entry_controls_set(vmx, vmx_vmentry_ctrl());
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004335
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004336 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
4337 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
4338
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004339 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004340
Xiaoyao Li35fbe0d2019-10-20 17:10:58 +08004341 if (vmx->vpid != 0)
4342 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4343
Wanpeng Lif53cd632014-12-02 19:14:58 +08004344 if (vmx_xsaves_supported())
4345 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4346
Peter Feiner4e595162016-07-07 14:49:58 -07004347 if (enable_pml) {
Peter Feiner4e595162016-07-07 14:49:58 -07004348 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
4349 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
4350 }
Sean Christopherson0b665d32018-08-14 09:33:34 -07004351
4352 if (cpu_has_vmx_encls_vmexit())
4353 vmcs_write64(ENCLS_EXITING_BITMAP, -1ull);
Chao Peng2ef444f2018-10-24 16:05:12 +08004354
Sean Christopherson2ef76192020-03-02 15:56:22 -08004355 if (vmx_pt_mode_is_host_guest()) {
Chao Peng2ef444f2018-10-24 16:05:12 +08004356 memset(&vmx->pt_desc, 0, sizeof(vmx->pt_desc));
4357 /* Bit[6~0] are forced to 1, writes are ignored. */
4358 vmx->pt_desc.guest.output_mask = 0x7F;
4359 vmcs_write64(GUEST_IA32_RTIT_CTL, 0);
4360 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004361}
4362
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004363static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004364{
4365 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004366 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004367 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004368
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004369 vmx->rmode.vm86_active = 0;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004370 vmx->spec_ctrl = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004371
Tao Xu6e3ba4a2019-07-16 14:55:50 +08004372 vmx->msr_ia32_umwait_control = 0;
4373
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004374 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Wanpeng Li95c06542019-09-05 14:26:28 +08004375 vmx->hv_deadline_tsc = -1;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004376 kvm_set_cr8(vcpu, 0);
4377
4378 if (!init_event) {
4379 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
4380 MSR_IA32_APICBASE_ENABLE;
4381 if (kvm_vcpu_is_reset_bsp(vcpu))
4382 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4383 apic_base_msr.host_initiated = true;
4384 kvm_set_apic_base(vcpu, &apic_base_msr);
4385 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004386
Avi Kivity2fb92db2011-04-27 19:42:18 +03004387 vmx_segment_cache_clear(vmx);
4388
Avi Kivity5706be02008-08-20 15:07:31 +03004389 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004390 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004391 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004392
4393 seg_setup(VCPU_SREG_DS);
4394 seg_setup(VCPU_SREG_ES);
4395 seg_setup(VCPU_SREG_FS);
4396 seg_setup(VCPU_SREG_GS);
4397 seg_setup(VCPU_SREG_SS);
4398
4399 vmcs_write16(GUEST_TR_SELECTOR, 0);
4400 vmcs_writel(GUEST_TR_BASE, 0);
4401 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4402 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4403
4404 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4405 vmcs_writel(GUEST_LDTR_BASE, 0);
4406 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4407 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4408
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004409 if (!init_event) {
4410 vmcs_write32(GUEST_SYSENTER_CS, 0);
4411 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4412 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4413 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4414 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004415
Wanpeng Lic37c2872017-11-20 14:52:21 -08004416 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
Jan Kiszka66450a22013-03-13 12:42:34 +01004417 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004418
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004419 vmcs_writel(GUEST_GDTR_BASE, 0);
4420 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4421
4422 vmcs_writel(GUEST_IDTR_BASE, 0);
4423 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4424
Anthony Liguori443381a2010-12-06 10:53:38 -06004425 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004426 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004427 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Wanpeng Lia554d202017-10-11 05:10:19 -07004428 if (kvm_mpx_supported())
4429 vmcs_write64(GUEST_BNDCFGS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004430
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004431 setup_msrs(vmx);
4432
Avi Kivity6aa8b732006-12-10 02:21:36 -08004433 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4434
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004435 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08004436 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004437 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08004438 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004439 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004440 vmcs_write32(TPR_THRESHOLD, 0);
4441 }
4442
Paolo Bonzinia73896c2014-11-02 07:54:30 +01004443 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004444
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004445 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004446 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06004447 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004448 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02004449 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004450
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004451 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004452
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004453 vpid_sync_context(vmx->vpid);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004454 if (init_event)
4455 vmx_clear_hlt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004456}
4457
Jan Kiszkac9a79532014-03-07 20:03:15 +01004458static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004459{
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08004460 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004461}
4462
Jan Kiszkac9a79532014-03-07 20:03:15 +01004463static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004464{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004465 if (!enable_vnmi ||
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004466 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01004467 enable_irq_window(vcpu);
4468 return;
4469 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004470
Xiaoyao Li4e2a0bc2019-12-06 16:45:25 +08004471 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004472}
4473
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004474static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004475{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004476 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004477 uint32_t intr;
4478 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004479
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004480 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004481
Avi Kivityfa89a812008-09-01 15:57:51 +03004482 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004483 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004484 int inc_eip = 0;
4485 if (vcpu->arch.interrupt.soft)
4486 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004487 kvm_inject_realmode_interrupt(vcpu, irq, inc_eip);
Eddie Dong85f455f2007-07-06 12:20:49 +03004488 return;
4489 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004490 intr = irq | INTR_INFO_VALID_MASK;
4491 if (vcpu->arch.interrupt.soft) {
4492 intr |= INTR_TYPE_SOFT_INTR;
4493 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4494 vmx->vcpu.arch.event_exit_inst_len);
4495 } else
4496 intr |= INTR_TYPE_EXT_INTR;
4497 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004498
4499 vmx_clear_hlt(vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004500}
4501
Sheng Yangf08864b2008-05-15 18:23:25 +08004502static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4503{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004504 struct vcpu_vmx *vmx = to_vmx(vcpu);
4505
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004506 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004507 /*
4508 * Tracking the NMI-blocked state in software is built upon
4509 * finding the next open IRQ window. This, in turn, depends on
4510 * well-behaving guests: They have to keep IRQs disabled at
4511 * least as long as the NMI handler runs. Otherwise we may
4512 * cause NMI nesting, maybe breaking the guest. But as this is
4513 * highly unlikely, we can live with the residual risk.
4514 */
4515 vmx->loaded_vmcs->soft_vnmi_blocked = 1;
4516 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4517 }
4518
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004519 ++vcpu->stat.nmi_injections;
4520 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004521
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004522 if (vmx->rmode.vm86_active) {
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004523 kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004524 return;
4525 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08004526
Sheng Yangf08864b2008-05-15 18:23:25 +08004527 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4528 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004529
4530 vmx_clear_hlt(vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08004531}
4532
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004533bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004534{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004535 struct vcpu_vmx *vmx = to_vmx(vcpu);
4536 bool masked;
4537
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004538 if (!enable_vnmi)
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004539 return vmx->loaded_vmcs->soft_vnmi_blocked;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004540 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02004541 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004542 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
4543 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4544 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004545}
4546
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004547void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004548{
4549 struct vcpu_vmx *vmx = to_vmx(vcpu);
4550
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004551 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004552 if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
4553 vmx->loaded_vmcs->soft_vnmi_blocked = masked;
4554 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4555 }
4556 } else {
4557 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4558 if (masked)
4559 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4560 GUEST_INTR_STATE_NMI);
4561 else
4562 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4563 GUEST_INTR_STATE_NMI);
4564 }
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004565}
4566
Sean Christopherson1b660b62020-04-22 19:25:44 -07004567bool vmx_nmi_blocked(struct kvm_vcpu *vcpu)
4568{
4569 if (is_guest_mode(vcpu) && nested_exit_on_nmi(vcpu))
4570 return false;
4571
4572 if (!enable_vnmi && to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
4573 return true;
4574
4575 return (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4576 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI |
4577 GUEST_INTR_STATE_NMI));
4578}
4579
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004580static int vmx_nmi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
Jan Kiszka2505dc92013-04-14 12:12:47 +02004581{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004582 if (to_vmx(vcpu)->nested.nested_run_pending)
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004583 return -EBUSY;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004584
Paolo Bonzinic300ab92020-04-23 14:08:58 -04004585 /* An NMI must not be injected into L2 if it's supposed to VM-Exit. */
4586 if (for_injection && is_guest_mode(vcpu) && nested_exit_on_nmi(vcpu))
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004587 return -EBUSY;
Paolo Bonzinic300ab92020-04-23 14:08:58 -04004588
Sean Christopherson1b660b62020-04-22 19:25:44 -07004589 return !vmx_nmi_blocked(vcpu);
4590}
Sean Christopherson429ab572020-04-22 19:25:42 -07004591
Sean Christopherson1b660b62020-04-22 19:25:44 -07004592bool vmx_interrupt_blocked(struct kvm_vcpu *vcpu)
4593{
4594 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
Sean Christopherson88c604b2020-04-22 19:25:41 -07004595 return false;
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004596
Sean Christopherson7ab0abd2020-04-22 19:25:50 -07004597 return !(vmx_get_rflags(vcpu) & X86_EFLAGS_IF) ||
Sean Christopherson1b660b62020-04-22 19:25:44 -07004598 (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4599 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Jan Kiszka2505dc92013-04-14 12:12:47 +02004600}
4601
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004602static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu, bool for_injection)
Gleb Natapov78646122009-03-23 12:12:11 +02004603{
Sean Christophersona1c77ab2020-03-02 22:27:35 -08004604 if (to_vmx(vcpu)->nested.nested_run_pending)
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004605 return -EBUSY;
Sean Christophersona1c77ab2020-03-02 22:27:35 -08004606
Paolo Bonzinic300ab92020-04-23 14:08:58 -04004607 /*
4608 * An IRQ must not be injected into L2 if it's supposed to VM-Exit,
4609 * e.g. if the IRQ arrived asynchronously after checking nested events.
4610 */
4611 if (for_injection && is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004612 return -EBUSY;
Paolo Bonzinic300ab92020-04-23 14:08:58 -04004613
Sean Christopherson1b660b62020-04-22 19:25:44 -07004614 return !vmx_interrupt_blocked(vcpu);
Gleb Natapov78646122009-03-23 12:12:11 +02004615}
4616
Izik Eiduscbc94022007-10-25 00:29:55 +02004617static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4618{
4619 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02004620
Sean Christophersonf7eaeb02018-03-05 12:04:36 -08004621 if (enable_unrestricted_guest)
4622 return 0;
4623
Peter Xu6a3c6232020-01-09 09:57:16 -05004624 mutex_lock(&kvm->slots_lock);
4625 ret = __x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
4626 PAGE_SIZE * 3);
4627 mutex_unlock(&kvm->slots_lock);
4628
Izik Eiduscbc94022007-10-25 00:29:55 +02004629 if (ret)
4630 return ret;
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004631 to_kvm_vmx(kvm)->tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004632 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02004633}
4634
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004635static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
4636{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004637 to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004638 return 0;
4639}
4640
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004641static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004642{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004643 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004644 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004645 /*
4646 * Update instruction length as we may reinject the exception
4647 * from user space while in guest debugging mode.
4648 */
4649 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4650 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004651 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004652 return false;
4653 /* fall through */
4654 case DB_VECTOR:
Miaohe Lina8cfbae2020-02-19 10:45:48 +08004655 return !(vcpu->guest_debug &
4656 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP));
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004657 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004658 case OF_VECTOR:
4659 case BR_VECTOR:
4660 case UD_VECTOR:
4661 case DF_VECTOR:
4662 case SS_VECTOR:
4663 case GP_VECTOR:
4664 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004665 return true;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004666 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004667 return false;
4668}
4669
4670static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4671 int vec, u32 err_code)
4672{
4673 /*
4674 * Instruction with address size override prefix opcode 0x67
4675 * Cause the #SS fault with 0 error code in VM86 mode.
4676 */
4677 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004678 if (kvm_emulate_instruction(vcpu, 0)) {
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004679 if (vcpu->arch.halt_request) {
4680 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06004681 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004682 }
4683 return 1;
4684 }
4685 return 0;
4686 }
4687
4688 /*
4689 * Forward all other exceptions that are valid in real mode.
4690 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4691 * the required debugging infrastructure rework.
4692 */
4693 kvm_queue_exception(vcpu, vec);
4694 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004695}
4696
Andi Kleena0861c02009-06-08 17:37:09 +08004697/*
4698 * Trigger machine check on the host. We assume all the MSRs are already set up
4699 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4700 * We pass a fake environment to the machine check handler because we want
4701 * the guest to be always treated like user space, no matter what context
4702 * it used internally.
4703 */
4704static void kvm_machine_check(void)
4705{
Uros Bizjakfb56baa2020-04-14 09:14:14 +02004706#if defined(CONFIG_X86_MCE)
Andi Kleena0861c02009-06-08 17:37:09 +08004707 struct pt_regs regs = {
4708 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4709 .flags = X86_EFLAGS_IF,
4710 };
4711
Thomas Gleixner8cd501c2020-02-25 23:33:23 +01004712 do_machine_check(&regs);
Andi Kleena0861c02009-06-08 17:37:09 +08004713#endif
4714}
4715
Avi Kivity851ba692009-08-24 11:10:17 +03004716static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004717{
Sean Christopherson95b5a482019-04-19 22:50:59 -07004718 /* handled by vmx_vcpu_run() */
Andi Kleena0861c02009-06-08 17:37:09 +08004719 return 1;
4720}
4721
Xiaoyao Lie6f8b6c2020-04-10 13:54:02 +02004722/*
4723 * If the host has split lock detection disabled, then #AC is
4724 * unconditionally injected into the guest, which is the pre split lock
4725 * detection behaviour.
4726 *
4727 * If the host has split lock detection enabled then #AC is
4728 * only injected into the guest when:
4729 * - Guest CPL == 3 (user mode)
4730 * - Guest has #AC detection enabled in CR0
4731 * - Guest EFLAGS has AC bit set
4732 */
4733static inline bool guest_inject_ac(struct kvm_vcpu *vcpu)
4734{
4735 if (!boot_cpu_has(X86_FEATURE_SPLIT_LOCK_DETECT))
4736 return true;
4737
4738 return vmx_get_cpl(vcpu) == 3 && kvm_read_cr0_bits(vcpu, X86_CR0_AM) &&
4739 (kvm_get_rflags(vcpu) & X86_EFLAGS_AC);
4740}
4741
Sean Christopherson95b5a482019-04-19 22:50:59 -07004742static int handle_exception_nmi(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004743{
Avi Kivity1155f762007-11-22 11:30:47 +02004744 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004745 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004746 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004747 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004748 u32 vect_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004749
Avi Kivity1155f762007-11-22 11:30:47 +02004750 vect_info = vmx->idt_vectoring_info;
Sean Christophersonf27ad732020-04-27 10:18:37 -07004751 intr_info = vmx_get_intr_info(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004752
Paolo Bonzini2ea72032019-06-06 14:57:25 +02004753 if (is_machine_check(intr_info) || is_nmi(intr_info))
Sean Christopherson95b5a482019-04-19 22:50:59 -07004754 return 1; /* handled by handle_exception_nmi_irqoff() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004755
Wanpeng Li082d06e2018-04-03 16:28:48 -07004756 if (is_invalid_opcode(intr_info))
4757 return handle_ud(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004758
Avi Kivity6aa8b732006-12-10 02:21:36 -08004759 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004760 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004761 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004762
Liran Alon9e869482018-03-12 13:12:51 +02004763 if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
4764 WARN_ON_ONCE(!enable_vmware_backdoor);
Sean Christophersona6c6ed12019-08-27 14:40:30 -07004765
4766 /*
4767 * VMware backdoor emulation on #GP interception only handles
4768 * IN{S}, OUT{S}, and RDPMC, none of which generate a non-zero
4769 * error code on #GP.
4770 */
4771 if (error_code) {
4772 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
4773 return 1;
4774 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004775 return kvm_emulate_instruction(vcpu, EMULTYPE_VMWARE_GP);
Liran Alon9e869482018-03-12 13:12:51 +02004776 }
4777
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004778 /*
4779 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4780 * MMIO, it is better to report an internal error.
4781 * See the comments in vmx_handle_exit.
4782 */
4783 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4784 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4785 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4786 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004787 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004788 vcpu->run->internal.data[0] = vect_info;
4789 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004790 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004791 return 0;
4792 }
4793
Avi Kivity6aa8b732006-12-10 02:21:36 -08004794 if (is_page_fault(intr_info)) {
Sean Christopherson5addc232020-04-15 13:34:53 -07004795 cr2 = vmx_get_exit_qual(vcpu);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07004796 /* EPT won't cause page fault directly */
Vitaly Kuznetsov68fd66f2020-05-25 16:41:17 +02004797 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_flags && enable_ept);
Paolo Bonzinid0006532017-08-11 18:36:43 +02004798 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004799 }
4800
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004801 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004802
4803 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4804 return handle_rmode_exception(vcpu, ex_no, error_code);
4805
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004806 switch (ex_no) {
4807 case DB_VECTOR:
Sean Christopherson5addc232020-04-15 13:34:53 -07004808 dr6 = vmx_get_exit_qual(vcpu);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004809 if (!(vcpu->guest_debug &
4810 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Linus Torvalds32d43cd2018-03-20 12:16:59 -07004811 if (is_icebp(intr_info))
Sean Christopherson1957aa62019-08-27 14:40:39 -07004812 WARN_ON(!skip_emulated_instruction(vcpu));
Huw Daviesfd2a4452014-04-16 10:02:51 +01004813
Paolo Bonzini4d5523c2020-05-05 07:33:20 -04004814 kvm_queue_exception_p(vcpu, DB_VECTOR, dr6);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004815 return 1;
4816 }
Peter Xu13196632020-05-05 16:49:58 -04004817 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1 | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004818 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4819 /* fall through */
4820 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004821 /*
4822 * Update instruction length as we may reinject #BP from
4823 * user space while in guest debugging mode. Reading it for
4824 * #DB as well causes no harm, it is not used in that case.
4825 */
4826 vmx->vcpu.arch.event_exit_inst_len =
4827 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004828 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004829 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004830 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4831 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004832 break;
Xiaoyao Lie6f8b6c2020-04-10 13:54:02 +02004833 case AC_VECTOR:
4834 if (guest_inject_ac(vcpu)) {
4835 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
4836 return 1;
4837 }
4838
4839 /*
4840 * Handle split lock. Depending on detection mode this will
4841 * either warn and disable split lock detection for this
4842 * task or force SIGBUS on it.
4843 */
4844 if (handle_guest_split_lock(kvm_rip_read(vcpu)))
4845 return 1;
4846 fallthrough;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004847 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004848 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4849 kvm_run->ex.exception = ex_no;
4850 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004851 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004852 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004853 return 0;
4854}
4855
Andrea Arcangelif399e602019-11-04 17:59:58 -05004856static __always_inline int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004857{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004858 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004859 return 1;
4860}
4861
Avi Kivity851ba692009-08-24 11:10:17 +03004862static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004863{
Avi Kivity851ba692009-08-24 11:10:17 +03004864 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07004865 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08004866 return 0;
4867}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004868
Avi Kivity851ba692009-08-24 11:10:17 +03004869static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004870{
He, Qingbfdaab02007-09-12 14:18:28 +08004871 unsigned long exit_qualification;
Sean Christophersondca7f122018-03-08 08:57:27 -08004872 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004873 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004874
Sean Christopherson5addc232020-04-15 13:34:53 -07004875 exit_qualification = vmx_get_exit_qual(vcpu);
Avi Kivity039576c2007-03-20 12:46:50 +02004876 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004877
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004878 ++vcpu->stat.io_exits;
4879
Sean Christopherson432baf62018-03-08 08:57:26 -08004880 if (string)
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004881 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004882
4883 port = exit_qualification >> 16;
4884 size = (exit_qualification & 7) + 1;
Sean Christopherson432baf62018-03-08 08:57:26 -08004885 in = (exit_qualification & 8) != 0;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004886
Sean Christophersondca7f122018-03-08 08:57:27 -08004887 return kvm_fast_pio(vcpu, size, port, in);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004888}
4889
Ingo Molnar102d8322007-02-19 14:37:47 +02004890static void
4891vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4892{
4893 /*
4894 * Patch in the VMCALL instruction:
4895 */
4896 hypercall[0] = 0x0f;
4897 hypercall[1] = 0x01;
4898 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004899}
4900
Guo Chao0fa06072012-06-28 15:16:19 +08004901/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004902static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4903{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004904 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004905 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4906 unsigned long orig_val = val;
4907
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004908 /*
4909 * We get here when L2 changed cr0 in a way that did not change
4910 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004911 * but did change L0 shadowed bits. So we first calculate the
4912 * effective cr0 value that L1 would like to write into the
4913 * hardware. It consists of the L2-owned bits from the new
4914 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004915 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004916 val = (val & ~vmcs12->cr0_guest_host_mask) |
4917 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4918
David Matlack38991522016-11-29 18:14:08 -08004919 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004920 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004921
4922 if (kvm_set_cr0(vcpu, val))
4923 return 1;
4924 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004925 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004926 } else {
4927 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08004928 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004929 return 1;
David Matlack38991522016-11-29 18:14:08 -08004930
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004931 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004932 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004933}
4934
4935static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4936{
4937 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004938 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4939 unsigned long orig_val = val;
4940
4941 /* analogously to handle_set_cr0 */
4942 val = (val & ~vmcs12->cr4_guest_host_mask) |
4943 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
4944 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004945 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004946 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004947 return 0;
4948 } else
4949 return kvm_set_cr4(vcpu, val);
4950}
4951
Paolo Bonzini0367f202016-07-12 10:44:55 +02004952static int handle_desc(struct kvm_vcpu *vcpu)
4953{
4954 WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004955 return kvm_emulate_instruction(vcpu, 0);
Paolo Bonzini0367f202016-07-12 10:44:55 +02004956}
4957
Avi Kivity851ba692009-08-24 11:10:17 +03004958static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004959{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004960 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004961 int cr;
4962 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004963 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08004964 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004965
Sean Christopherson5addc232020-04-15 13:34:53 -07004966 exit_qualification = vmx_get_exit_qual(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004967 cr = exit_qualification & 15;
4968 reg = (exit_qualification >> 8) & 15;
4969 switch ((exit_qualification >> 4) & 3) {
4970 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03004971 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004972 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004973 switch (cr) {
4974 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004975 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004976 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004977 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004978 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity23902182010-06-10 17:02:16 +03004979 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004980 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004981 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004982 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004983 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004984 case 8: {
4985 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03004986 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004987 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004988 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004989 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08004990 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004991 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08004992 return ret;
4993 /*
4994 * TODO: we might be squashing a
4995 * KVM_GUESTDBG_SINGLESTEP-triggered
4996 * KVM_EXIT_DEBUG here.
4997 */
Avi Kivity851ba692009-08-24 11:10:17 +03004998 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004999 return 0;
5000 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005001 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005002 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005003 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08005004 WARN_ONCE(1, "Guest should always own CR0.TS");
5005 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02005006 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08005007 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005008 case 1: /*mov from cr*/
5009 switch (cr) {
5010 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08005011 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity9f8fe502010-12-05 17:30:00 +02005012 val = kvm_read_cr3(vcpu);
5013 kvm_register_write(vcpu, reg, val);
5014 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005015 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005016 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005017 val = kvm_get_cr8(vcpu);
5018 kvm_register_write(vcpu, reg, val);
5019 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005020 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005021 }
5022 break;
5023 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005024 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005025 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005026 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005027
Kyle Huey6affcbe2016-11-29 12:40:40 -08005028 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005029 default:
5030 break;
5031 }
Avi Kivity851ba692009-08-24 11:10:17 +03005032 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005033 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005034 (int)(exit_qualification >> 4) & 3, cr);
5035 return 0;
5036}
5037
Avi Kivity851ba692009-08-24 11:10:17 +03005038static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005039{
He, Qingbfdaab02007-09-12 14:18:28 +08005040 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005041 int dr, dr7, reg;
5042
Sean Christopherson5addc232020-04-15 13:34:53 -07005043 exit_qualification = vmx_get_exit_qual(vcpu);
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005044 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5045
5046 /* First, if DR does not exist, trigger UD */
5047 if (!kvm_require_dr(vcpu, dr))
5048 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005049
Jan Kiszkaf2483412010-01-20 18:20:20 +01005050 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005051 if (!kvm_require_cpl(vcpu, 0))
5052 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005053 dr7 = vmcs_readl(GUEST_DR7);
5054 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005055 /*
5056 * As the vm-exit takes precedence over the debug trap, we
5057 * need to emulate the latter, either for the host or the
5058 * guest debugging itself.
5059 */
5060 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Paolo Bonzini45981de2020-05-06 05:59:39 -04005061 vcpu->run->debug.arch.dr6 = DR6_BD | DR6_RTM | DR6_FIXED_1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005062 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02005063 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005064 vcpu->run->debug.arch.exception = DB_VECTOR;
5065 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005066 return 0;
5067 } else {
Paolo Bonzini4d5523c2020-05-05 07:33:20 -04005068 kvm_queue_exception_p(vcpu, DB_VECTOR, DR6_BD);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005069 return 1;
5070 }
5071 }
5072
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005073 if (vcpu->guest_debug == 0) {
Sean Christopherson2183f562019-05-07 12:17:56 -07005074 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005075
5076 /*
5077 * No more DR vmexits; force a reload of the debug registers
5078 * and reenter on this instruction. The next vmexit will
5079 * retrieve the full state of the debug registers.
5080 */
5081 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5082 return 1;
5083 }
5084
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005085 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5086 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005087 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005088
5089 if (kvm_get_dr(vcpu, dr, &val))
5090 return 1;
5091 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005092 } else
Nadav Amit57773922014-06-18 17:19:23 +03005093 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005094 return 1;
5095
Kyle Huey6affcbe2016-11-29 12:40:40 -08005096 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005097}
5098
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005099static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5100{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005101 get_debugreg(vcpu->arch.db[0], 0);
5102 get_debugreg(vcpu->arch.db[1], 1);
5103 get_debugreg(vcpu->arch.db[2], 2);
5104 get_debugreg(vcpu->arch.db[3], 3);
5105 get_debugreg(vcpu->arch.dr6, 6);
5106 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5107
5108 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Sean Christopherson2183f562019-05-07 12:17:56 -07005109 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005110}
5111
Gleb Natapov020df072010-04-13 10:05:23 +03005112static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5113{
5114 vmcs_writel(GUEST_DR7, val);
5115}
5116
Avi Kivity851ba692009-08-24 11:10:17 +03005117static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005118{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01005119 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005120 return 1;
5121}
5122
Avi Kivity851ba692009-08-24 11:10:17 +03005123static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005124{
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005125 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005126
Avi Kivity3842d132010-07-27 12:30:24 +03005127 kvm_make_request(KVM_REQ_EVENT, vcpu);
5128
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005129 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005130 return 1;
5131}
5132
Avi Kivity851ba692009-08-24 11:10:17 +03005133static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005134{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03005135 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02005136}
5137
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005138static int handle_invd(struct kvm_vcpu *vcpu)
5139{
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005140 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005141}
5142
Avi Kivity851ba692009-08-24 11:10:17 +03005143static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005144{
Sean Christopherson5addc232020-04-15 13:34:53 -07005145 unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005146
5147 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005148 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005149}
5150
Avi Kivityfee84b02011-11-10 14:57:25 +02005151static int handle_rdpmc(struct kvm_vcpu *vcpu)
5152{
5153 int err;
5154
5155 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005156 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02005157}
5158
Avi Kivity851ba692009-08-24 11:10:17 +03005159static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005160{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005161 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005162}
5163
Dexuan Cui2acf9232010-06-10 11:27:12 +08005164static int handle_xsetbv(struct kvm_vcpu *vcpu)
5165{
5166 u64 new_bv = kvm_read_edx_eax(vcpu);
Sean Christophersonde3cd112019-04-30 10:36:17 -07005167 u32 index = kvm_rcx_read(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08005168
5169 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08005170 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08005171 return 1;
5172}
5173
Avi Kivity851ba692009-08-24 11:10:17 +03005174static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005175{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005176 if (likely(fasteoi)) {
Sean Christopherson5addc232020-04-15 13:34:53 -07005177 unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03005178 int access_type, offset;
5179
5180 access_type = exit_qualification & APIC_ACCESS_TYPE;
5181 offset = exit_qualification & APIC_ACCESS_OFFSET;
5182 /*
5183 * Sane guest uses MOV to write EOI, with written value
5184 * not cared. So make a short-circuit here by avoiding
5185 * heavy instruction emulation.
5186 */
5187 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5188 (offset == APIC_EOI)) {
5189 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005190 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03005191 }
5192 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005193 return kvm_emulate_instruction(vcpu, 0);
Sheng Yangf78e0e22007-10-29 09:40:42 +08005194}
5195
Yang Zhangc7c9c562013-01-25 10:18:51 +08005196static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5197{
Sean Christopherson5addc232020-04-15 13:34:53 -07005198 unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
Yang Zhangc7c9c562013-01-25 10:18:51 +08005199 int vector = exit_qualification & 0xff;
5200
5201 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5202 kvm_apic_set_eoi_accelerated(vcpu, vector);
5203 return 1;
5204}
5205
Yang Zhang83d4c282013-01-25 10:18:49 +08005206static int handle_apic_write(struct kvm_vcpu *vcpu)
5207{
Sean Christopherson5addc232020-04-15 13:34:53 -07005208 unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
Yang Zhang83d4c282013-01-25 10:18:49 +08005209 u32 offset = exit_qualification & 0xfff;
5210
5211 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5212 kvm_apic_write_nodecode(vcpu, offset);
5213 return 1;
5214}
5215
Avi Kivity851ba692009-08-24 11:10:17 +03005216static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005217{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005218 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005219 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005220 bool has_error_code = false;
5221 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005222 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005223 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005224
5225 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005226 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005227 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005228
Sean Christopherson5addc232020-04-15 13:34:53 -07005229 exit_qualification = vmx_get_exit_qual(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005230
5231 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005232 if (reason == TASK_SWITCH_GATE && idt_v) {
5233 switch (type) {
5234 case INTR_TYPE_NMI_INTR:
5235 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005236 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005237 break;
5238 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005239 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005240 kvm_clear_interrupt_queue(vcpu);
5241 break;
5242 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005243 if (vmx->idt_vectoring_info &
5244 VECTORING_INFO_DELIVER_CODE_MASK) {
5245 has_error_code = true;
5246 error_code =
5247 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5248 }
5249 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005250 case INTR_TYPE_SOFT_EXCEPTION:
5251 kvm_clear_exception_queue(vcpu);
5252 break;
5253 default:
5254 break;
5255 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005256 }
Izik Eidus37817f22008-03-24 23:14:53 +02005257 tss_selector = exit_qualification;
5258
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005259 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5260 type != INTR_TYPE_EXT_INTR &&
5261 type != INTR_TYPE_NMI_INTR))
Sean Christopherson1957aa62019-08-27 14:40:39 -07005262 WARN_ON(!skip_emulated_instruction(vcpu));
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005263
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005264 /*
5265 * TODO: What about debug traps on tss switch?
5266 * Are we supposed to inject them and update dr6?
5267 */
Sean Christopherson10517782019-08-27 14:40:35 -07005268 return kvm_task_switch(vcpu, tss_selector,
5269 type == INTR_TYPE_SOFT_INTR ? idt_index : -1,
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005270 reason, has_error_code, error_code);
Izik Eidus37817f22008-03-24 23:14:53 +02005271}
5272
Avi Kivity851ba692009-08-24 11:10:17 +03005273static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005274{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005275 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005276 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01005277 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005278
Sean Christopherson5addc232020-04-15 13:34:53 -07005279 exit_qualification = vmx_get_exit_qual(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08005280
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005281 /*
5282 * EPT violation happened while executing iret from NMI,
5283 * "blocked by NMI" bit has to be set before next VM entry.
5284 * There are errata that may cause this bit to not be set:
5285 * AAK134, BY25.
5286 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005287 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005288 enable_vnmi &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005289 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005290 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5291
Sheng Yang14394422008-04-28 12:24:45 +08005292 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005293 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005294
Junaid Shahid27959a42016-12-06 16:46:10 -08005295 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005296 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08005297 ? PFERR_USER_MASK : 0;
5298 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005299 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08005300 ? PFERR_WRITE_MASK : 0;
5301 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005302 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08005303 ? PFERR_FETCH_MASK : 0;
5304 /* ept page table entry is present? */
5305 error_code |= (exit_qualification &
5306 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
5307 EPT_VIOLATION_EXECUTABLE))
5308 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005309
Paolo Bonzinieebed242016-11-28 14:39:58 +01005310 error_code |= (exit_qualification & 0x100) != 0 ?
5311 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005312
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005313 vcpu->arch.exit_qualification = exit_qualification;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005314 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005315}
5316
Avi Kivity851ba692009-08-24 11:10:17 +03005317static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005318{
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005319 gpa_t gpa;
5320
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005321 /*
5322 * A nested guest cannot optimize MMIO vmexits, because we have an
5323 * nGPA here instead of the required GPA.
5324 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005325 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005326 if (!is_guest_mode(vcpu) &&
5327 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08005328 trace_kvm_fast_mmio(gpa);
Sean Christopherson1957aa62019-08-27 14:40:39 -07005329 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005330 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005331
Sean Christophersonc75d0edc2018-03-29 14:48:31 -07005332 return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005333}
5334
Avi Kivity851ba692009-08-24 11:10:17 +03005335static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005336{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005337 WARN_ON_ONCE(!enable_vnmi);
Xiaoyao Li4e2a0bc2019-12-06 16:45:25 +08005338 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
Sheng Yangf08864b2008-05-15 18:23:25 +08005339 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005340 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005341
5342 return 1;
5343}
5344
Mohammed Gamal80ced182009-09-01 12:48:18 +02005345static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005346{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005347 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity49e9d552010-09-19 14:34:08 +02005348 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005349 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005350
Sean Christopherson2183f562019-05-07 12:17:56 -07005351 intr_window_requested = exec_controls_get(vmx) &
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005352 CPU_BASED_INTR_WINDOW_EXITING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005353
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005354 while (vmx->emulation_required && count-- != 0) {
Sean Christophersondb438592020-04-22 19:25:48 -07005355 if (intr_window_requested && !vmx_interrupt_blocked(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005356 return handle_interrupt_window(&vmx->vcpu);
5357
Radim Krčmář72875d82017-04-26 22:32:19 +02005358 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005359 return 1;
5360
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005361 if (!kvm_emulate_instruction(vcpu, 0))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005362 return 0;
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005363
Sean Christophersonadd5ff72018-03-23 09:34:00 -07005364 if (vmx->emulation_required && !vmx->rmode.vm86_active &&
Sean Christopherson8fff2712019-08-27 14:40:37 -07005365 vcpu->arch.exception.pending) {
5366 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5367 vcpu->run->internal.suberror =
5368 KVM_INTERNAL_ERROR_EMULATION;
5369 vcpu->run->internal.ndata = 0;
5370 return 0;
5371 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005372
Gleb Natapov8d76c492013-05-08 18:38:44 +03005373 if (vcpu->arch.halt_request) {
5374 vcpu->arch.halt_request = 0;
Sean Christopherson8fff2712019-08-27 14:40:37 -07005375 return kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03005376 }
5377
Sean Christopherson8fff2712019-08-27 14:40:37 -07005378 /*
5379 * Note, return 1 and not 0, vcpu_run() is responsible for
5380 * morphing the pending signal into the proper return code.
5381 */
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005382 if (signal_pending(current))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005383 return 1;
5384
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005385 if (need_resched())
5386 schedule();
5387 }
5388
Sean Christopherson8fff2712019-08-27 14:40:37 -07005389 return 1;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005390}
5391
5392static void grow_ple_window(struct kvm_vcpu *vcpu)
5393{
5394 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005395 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005396
Babu Mogerc8e88712018-03-16 16:37:24 -04005397 vmx->ple_window = __grow_ple_window(old, ple_window,
5398 ple_window_grow,
5399 ple_window_max);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005400
Peter Xu4f75bcc2019-09-06 10:17:22 +08005401 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005402 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005403 trace_kvm_ple_window_update(vcpu->vcpu_id,
5404 vmx->ple_window, old);
5405 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005406}
5407
5408static void shrink_ple_window(struct kvm_vcpu *vcpu)
5409{
5410 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005411 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005412
Babu Mogerc8e88712018-03-16 16:37:24 -04005413 vmx->ple_window = __shrink_ple_window(old, ple_window,
5414 ple_window_shrink,
5415 ple_window);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005416
Peter Xu4f75bcc2019-09-06 10:17:22 +08005417 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005418 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005419 trace_kvm_ple_window_update(vcpu->vcpu_id,
5420 vmx->ple_window, old);
5421 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005422}
5423
5424/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08005425 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
5426 */
5427static void wakeup_handler(void)
5428{
5429 struct kvm_vcpu *vcpu;
5430 int cpu = smp_processor_id();
5431
5432 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5433 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
5434 blocked_vcpu_list) {
5435 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
5436
5437 if (pi_test_on(pi_desc) == 1)
5438 kvm_vcpu_kick(vcpu);
5439 }
5440 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5441}
5442
Peng Haoe01bca22018-04-07 05:47:32 +08005443static void vmx_enable_tdp(void)
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005444{
5445 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
5446 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
5447 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
5448 0ull, VMX_EPT_EXECUTABLE_MASK,
5449 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Tom Lendackyd0ec49d2017-07-17 16:10:27 -05005450 VMX_EPT_RWX_MASK, 0ull);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005451
5452 ept_set_mmio_spte_mask();
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005453}
5454
Avi Kivity6aa8b732006-12-10 02:21:36 -08005455/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005456 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5457 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5458 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005459static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005460{
Wanpeng Lib31c1142018-03-12 04:53:04 -07005461 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005462 grow_ple_window(vcpu);
5463
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08005464 /*
5465 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
5466 * VM-execution control is ignored if CPL > 0. OTOH, KVM
5467 * never set PAUSE_EXITING and just set PLE if supported,
5468 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
5469 */
5470 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005471 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005472}
5473
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005474static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08005475{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005476 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08005477}
5478
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005479static int handle_mwait(struct kvm_vcpu *vcpu)
5480{
5481 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
5482 return handle_nop(vcpu);
5483}
5484
Jim Mattson45ec3682017-08-23 16:32:04 -07005485static int handle_invalid_op(struct kvm_vcpu *vcpu)
5486{
5487 kvm_queue_exception(vcpu, UD_VECTOR);
5488 return 1;
5489}
5490
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005491static int handle_monitor_trap(struct kvm_vcpu *vcpu)
5492{
5493 return 1;
5494}
5495
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005496static int handle_monitor(struct kvm_vcpu *vcpu)
5497{
5498 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
5499 return handle_nop(vcpu);
5500}
5501
Junaid Shahideb4b2482018-06-27 14:59:14 -07005502static int handle_invpcid(struct kvm_vcpu *vcpu)
5503{
5504 u32 vmx_instruction_info;
5505 unsigned long type;
5506 bool pcid_enabled;
5507 gva_t gva;
5508 struct x86_exception e;
Junaid Shahidb94742c2018-06-27 14:59:20 -07005509 unsigned i;
5510 unsigned long roots_to_free = 0;
Junaid Shahideb4b2482018-06-27 14:59:14 -07005511 struct {
5512 u64 pcid;
5513 u64 gla;
5514 } operand;
Vitaly Kuznetsov7a35e512020-06-05 13:59:05 +02005515 int r;
Junaid Shahideb4b2482018-06-27 14:59:14 -07005516
5517 if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
5518 kvm_queue_exception(vcpu, UD_VECTOR);
5519 return 1;
5520 }
5521
5522 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5523 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
5524
5525 if (type > 3) {
5526 kvm_inject_gp(vcpu, 0);
5527 return 1;
5528 }
5529
5530 /* According to the Intel instruction reference, the memory operand
5531 * is read even if it isn't needed (e.g., for type==all)
5532 */
Sean Christopherson5addc232020-04-15 13:34:53 -07005533 if (get_vmx_mem_address(vcpu, vmx_get_exit_qual(vcpu),
Eugene Korenevskyfdb28612019-06-06 00:19:16 +03005534 vmx_instruction_info, false,
5535 sizeof(operand), &gva))
Junaid Shahideb4b2482018-06-27 14:59:14 -07005536 return 1;
5537
Vitaly Kuznetsov7a35e512020-06-05 13:59:05 +02005538 r = kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e);
5539 if (r != X86EMUL_CONTINUE)
5540 return vmx_handle_memory_failure(vcpu, r, &e);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005541
5542 if (operand.pcid >> 12 != 0) {
5543 kvm_inject_gp(vcpu, 0);
5544 return 1;
5545 }
5546
5547 pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
5548
5549 switch (type) {
5550 case INVPCID_TYPE_INDIV_ADDR:
5551 if ((!pcid_enabled && (operand.pcid != 0)) ||
5552 is_noncanonical_address(operand.gla, vcpu)) {
5553 kvm_inject_gp(vcpu, 0);
5554 return 1;
5555 }
5556 kvm_mmu_invpcid_gva(vcpu, operand.gla, operand.pcid);
5557 return kvm_skip_emulated_instruction(vcpu);
5558
5559 case INVPCID_TYPE_SINGLE_CTXT:
5560 if (!pcid_enabled && (operand.pcid != 0)) {
5561 kvm_inject_gp(vcpu, 0);
5562 return 1;
5563 }
5564
5565 if (kvm_get_active_pcid(vcpu) == operand.pcid) {
5566 kvm_mmu_sync_roots(vcpu);
Sean Christophersoneeeb4f62020-03-20 14:28:20 -07005567 kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005568 }
5569
Junaid Shahidb94742c2018-06-27 14:59:20 -07005570 for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
Sean Christophersonbe01e8e2020-03-20 14:28:32 -07005571 if (kvm_get_pcid(vcpu, vcpu->arch.mmu->prev_roots[i].pgd)
Junaid Shahidb94742c2018-06-27 14:59:20 -07005572 == operand.pcid)
5573 roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i);
Junaid Shahidade61e22018-06-27 14:59:15 -07005574
Vitaly Kuznetsov6a82cd12018-10-08 21:28:07 +02005575 kvm_mmu_free_roots(vcpu, vcpu->arch.mmu, roots_to_free);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005576 /*
Junaid Shahidb94742c2018-06-27 14:59:20 -07005577 * If neither the current cr3 nor any of the prev_roots use the
Junaid Shahidade61e22018-06-27 14:59:15 -07005578 * given PCID, then nothing needs to be done here because a
5579 * resync will happen anyway before switching to any other CR3.
Junaid Shahideb4b2482018-06-27 14:59:14 -07005580 */
5581
5582 return kvm_skip_emulated_instruction(vcpu);
5583
5584 case INVPCID_TYPE_ALL_NON_GLOBAL:
5585 /*
5586 * Currently, KVM doesn't mark global entries in the shadow
5587 * page tables, so a non-global flush just degenerates to a
5588 * global flush. If needed, we could optimize this later by
5589 * keeping track of global entries in shadow page tables.
5590 */
5591
5592 /* fall-through */
5593 case INVPCID_TYPE_ALL_INCL_GLOBAL:
5594 kvm_mmu_unload(vcpu);
5595 return kvm_skip_emulated_instruction(vcpu);
5596
5597 default:
5598 BUG(); /* We have already checked above that type <= 3 */
5599 }
5600}
5601
Kai Huang843e4332015-01-28 10:54:28 +08005602static int handle_pml_full(struct kvm_vcpu *vcpu)
5603{
5604 unsigned long exit_qualification;
5605
5606 trace_kvm_pml_full(vcpu->vcpu_id);
5607
Sean Christopherson5addc232020-04-15 13:34:53 -07005608 exit_qualification = vmx_get_exit_qual(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005609
5610 /*
5611 * PML buffer FULL happened while executing iret from NMI,
5612 * "blocked by NMI" bit has to be set before next VM entry.
5613 */
5614 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005615 enable_vnmi &&
Kai Huang843e4332015-01-28 10:54:28 +08005616 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
5617 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5618 GUEST_INTR_STATE_NMI);
5619
5620 /*
5621 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
5622 * here.., and there's no userspace involvement needed for PML.
5623 */
5624 return 1;
5625}
5626
Wanpeng Li26efe2f2020-05-06 11:44:01 -04005627static fastpath_t handle_fastpath_preemption_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07005628{
Sean Christopherson804939e2019-05-07 12:18:05 -07005629 struct vcpu_vmx *vmx = to_vmx(vcpu);
5630
5631 if (!vmx->req_immediate_exit &&
Wanpeng Li26efe2f2020-05-06 11:44:01 -04005632 !unlikely(vmx->loaded_vmcs->hv_timer_soft_disabled)) {
Sean Christophersond264ee02018-08-27 15:21:12 -07005633 kvm_lapic_expired_hv_timer(vcpu);
Wanpeng Li26efe2f2020-05-06 11:44:01 -04005634 return EXIT_FASTPATH_REENTER_GUEST;
5635 }
Sean Christopherson804939e2019-05-07 12:18:05 -07005636
Wanpeng Li26efe2f2020-05-06 11:44:01 -04005637 return EXIT_FASTPATH_NONE;
5638}
5639
5640static int handle_preemption_timer(struct kvm_vcpu *vcpu)
5641{
5642 handle_fastpath_preemption_timer(vcpu);
Yunhong Jiang64672c92016-06-13 14:19:59 -07005643 return 1;
5644}
5645
Sean Christophersone4027cf2018-12-03 13:53:12 -08005646/*
5647 * When nested=0, all VMX instruction VM Exits filter here. The handlers
5648 * are overwritten by nested_vmx_setup() when nested=1.
5649 */
5650static int handle_vmx_instruction(struct kvm_vcpu *vcpu)
5651{
5652 kvm_queue_exception(vcpu, UD_VECTOR);
5653 return 1;
5654}
5655
Sean Christopherson0b665d32018-08-14 09:33:34 -07005656static int handle_encls(struct kvm_vcpu *vcpu)
5657{
5658 /*
5659 * SGX virtualization is not yet supported. There is no software
5660 * enable bit for SGX, so we have to trap ENCLS and inject a #UD
5661 * to prevent the guest from executing ENCLS.
5662 */
5663 kvm_queue_exception(vcpu, UD_VECTOR);
5664 return 1;
5665}
5666
Nadav Har'El0140cae2011-05-25 23:06:28 +03005667/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005668 * The exit handlers return 1 if the exit was handled fully and guest execution
5669 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5670 * to be done to userspace and return 0.
5671 */
Sean Christophersone4027cf2018-12-03 13:53:12 -08005672static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Sean Christopherson95b5a482019-04-19 22:50:59 -07005673 [EXIT_REASON_EXCEPTION_NMI] = handle_exception_nmi,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005674 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005675 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005676 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005677 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005678 [EXIT_REASON_CR_ACCESS] = handle_cr,
5679 [EXIT_REASON_DR_ACCESS] = handle_dr,
Andrea Arcangelif399e602019-11-04 17:59:58 -05005680 [EXIT_REASON_CPUID] = kvm_emulate_cpuid,
5681 [EXIT_REASON_MSR_READ] = kvm_emulate_rdmsr,
5682 [EXIT_REASON_MSR_WRITE] = kvm_emulate_wrmsr,
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005683 [EXIT_REASON_INTERRUPT_WINDOW] = handle_interrupt_window,
Andrea Arcangelif399e602019-11-04 17:59:58 -05005684 [EXIT_REASON_HLT] = kvm_emulate_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005685 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005686 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02005687 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02005688 [EXIT_REASON_VMCALL] = handle_vmcall,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005689 [EXIT_REASON_VMCLEAR] = handle_vmx_instruction,
5690 [EXIT_REASON_VMLAUNCH] = handle_vmx_instruction,
5691 [EXIT_REASON_VMPTRLD] = handle_vmx_instruction,
5692 [EXIT_REASON_VMPTRST] = handle_vmx_instruction,
5693 [EXIT_REASON_VMREAD] = handle_vmx_instruction,
5694 [EXIT_REASON_VMRESUME] = handle_vmx_instruction,
5695 [EXIT_REASON_VMWRITE] = handle_vmx_instruction,
5696 [EXIT_REASON_VMOFF] = handle_vmx_instruction,
5697 [EXIT_REASON_VMON] = handle_vmx_instruction,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005698 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5699 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08005700 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08005701 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02005702 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08005703 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005704 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005705 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Paolo Bonzini0367f202016-07-12 10:44:55 +02005706 [EXIT_REASON_GDTR_IDTR] = handle_desc,
5707 [EXIT_REASON_LDTR_TR] = handle_desc,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005708 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5709 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005710 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005711 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005712 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005713 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005714 [EXIT_REASON_INVEPT] = handle_vmx_instruction,
5715 [EXIT_REASON_INVVPID] = handle_vmx_instruction,
Jim Mattson45ec3682017-08-23 16:32:04 -07005716 [EXIT_REASON_RDRAND] = handle_invalid_op,
Jim Mattson75f4fc82017-08-23 16:32:03 -07005717 [EXIT_REASON_RDSEED] = handle_invalid_op,
Kai Huang843e4332015-01-28 10:54:28 +08005718 [EXIT_REASON_PML_FULL] = handle_pml_full,
Junaid Shahideb4b2482018-06-27 14:59:14 -07005719 [EXIT_REASON_INVPCID] = handle_invpcid,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005720 [EXIT_REASON_VMFUNC] = handle_vmx_instruction,
Yunhong Jiang64672c92016-06-13 14:19:59 -07005721 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Sean Christopherson0b665d32018-08-14 09:33:34 -07005722 [EXIT_REASON_ENCLS] = handle_encls,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005723};
5724
5725static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005726 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005727
Avi Kivity586f9602010-11-18 13:09:54 +02005728static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
5729{
Sean Christopherson5addc232020-04-15 13:34:53 -07005730 *info1 = vmx_get_exit_qual(vcpu);
Sean Christopherson87915852020-04-15 13:34:54 -07005731 *info2 = vmx_get_intr_info(vcpu);
Avi Kivity586f9602010-11-18 13:09:54 +02005732}
5733
Kai Huanga3eaa862015-11-04 13:46:05 +08005734static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08005735{
Kai Huanga3eaa862015-11-04 13:46:05 +08005736 if (vmx->pml_pg) {
5737 __free_page(vmx->pml_pg);
5738 vmx->pml_pg = NULL;
5739 }
Kai Huang843e4332015-01-28 10:54:28 +08005740}
5741
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005742static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08005743{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005744 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005745 u64 *pml_buf;
5746 u16 pml_idx;
5747
5748 pml_idx = vmcs_read16(GUEST_PML_INDEX);
5749
5750 /* Do nothing if PML buffer is empty */
5751 if (pml_idx == (PML_ENTITY_NUM - 1))
5752 return;
5753
5754 /* PML index always points to next available PML buffer entity */
5755 if (pml_idx >= PML_ENTITY_NUM)
5756 pml_idx = 0;
5757 else
5758 pml_idx++;
5759
5760 pml_buf = page_address(vmx->pml_pg);
5761 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
5762 u64 gpa;
5763
5764 gpa = pml_buf[pml_idx];
5765 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005766 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08005767 }
5768
5769 /* reset PML index */
5770 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5771}
5772
5773/*
5774 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
5775 * Called before reporting dirty_bitmap to userspace.
5776 */
5777static void kvm_flush_pml_buffers(struct kvm *kvm)
5778{
5779 int i;
5780 struct kvm_vcpu *vcpu;
5781 /*
5782 * We only need to kick vcpu out of guest mode here, as PML buffer
5783 * is flushed at beginning of all VMEXITs, and it's obvious that only
5784 * vcpus running in guest are possible to have unflushed GPAs in PML
5785 * buffer.
5786 */
5787 kvm_for_each_vcpu(i, vcpu, kvm)
5788 kvm_vcpu_kick(vcpu);
5789}
5790
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005791static void vmx_dump_sel(char *name, uint32_t sel)
5792{
5793 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05005794 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005795 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
5796 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
5797 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
5798}
5799
5800static void vmx_dump_dtsel(char *name, uint32_t limit)
5801{
5802 pr_err("%s limit=0x%08x, base=0x%016lx\n",
5803 name, vmcs_read32(limit),
5804 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
5805}
5806
Paolo Bonzini69090812019-04-15 15:16:17 +02005807void dump_vmcs(void)
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005808{
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005809 u32 vmentry_ctl, vmexit_ctl;
5810 u32 cpu_based_exec_ctrl, pin_based_exec_ctrl, secondary_exec_control;
5811 unsigned long cr4;
5812 u64 efer;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005813
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005814 if (!dump_invalid_vmcs) {
5815 pr_warn_ratelimited("set kvm_intel.dump_invalid_vmcs=1 to dump internal KVM state.\n");
5816 return;
5817 }
5818
5819 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
5820 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
5821 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5822 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
5823 cr4 = vmcs_readl(GUEST_CR4);
5824 efer = vmcs_read64(GUEST_IA32_EFER);
5825 secondary_exec_control = 0;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005826 if (cpu_has_secondary_exec_ctrls())
5827 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5828
5829 pr_err("*** Guest State ***\n");
5830 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5831 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
5832 vmcs_readl(CR0_GUEST_HOST_MASK));
5833 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5834 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
5835 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
5836 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
5837 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
5838 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005839 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
5840 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
5841 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
5842 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005843 }
5844 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
5845 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
5846 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
5847 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
5848 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5849 vmcs_readl(GUEST_SYSENTER_ESP),
5850 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
5851 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
5852 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
5853 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
5854 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
5855 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
5856 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
5857 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
5858 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
5859 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
5860 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
5861 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
5862 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005863 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5864 efer, vmcs_read64(GUEST_IA32_PAT));
5865 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
5866 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005867 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005868 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005869 vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005870 pr_err("PerfGlobCtl = 0x%016llx\n",
5871 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005872 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005873 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005874 pr_err("Interruptibility = %08x ActivityState = %08x\n",
5875 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
5876 vmcs_read32(GUEST_ACTIVITY_STATE));
5877 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
5878 pr_err("InterruptStatus = %04x\n",
5879 vmcs_read16(GUEST_INTR_STATUS));
5880
5881 pr_err("*** Host State ***\n");
5882 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
5883 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
5884 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
5885 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
5886 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
5887 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
5888 vmcs_read16(HOST_TR_SELECTOR));
5889 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
5890 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
5891 vmcs_readl(HOST_TR_BASE));
5892 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
5893 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
5894 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
5895 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
5896 vmcs_readl(HOST_CR4));
5897 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5898 vmcs_readl(HOST_IA32_SYSENTER_ESP),
5899 vmcs_read32(HOST_IA32_SYSENTER_CS),
5900 vmcs_readl(HOST_IA32_SYSENTER_EIP));
5901 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005902 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5903 vmcs_read64(HOST_IA32_EFER),
5904 vmcs_read64(HOST_IA32_PAT));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005905 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005906 vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005907 pr_err("PerfGlobCtl = 0x%016llx\n",
5908 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005909
5910 pr_err("*** Control State ***\n");
5911 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
5912 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
5913 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
5914 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
5915 vmcs_read32(EXCEPTION_BITMAP),
5916 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
5917 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
5918 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
5919 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
5920 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
5921 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
5922 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
5923 vmcs_read32(VM_EXIT_INTR_INFO),
5924 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
5925 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
5926 pr_err(" reason=%08x qualification=%016lx\n",
5927 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
5928 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
5929 vmcs_read32(IDT_VECTORING_INFO_FIELD),
5930 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005931 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08005932 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005933 pr_err("TSC Multiplier = 0x%016llx\n",
5934 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005935 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW) {
5936 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
5937 u16 status = vmcs_read16(GUEST_INTR_STATUS);
5938 pr_err("SVI|RVI = %02x|%02x ", status >> 8, status & 0xff);
5939 }
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005940 pr_cont("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005941 if (secondary_exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
5942 pr_err("APIC-access addr = 0x%016llx ", vmcs_read64(APIC_ACCESS_ADDR));
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005943 pr_cont("virt-APIC addr = 0x%016llx\n", vmcs_read64(VIRTUAL_APIC_PAGE_ADDR));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005944 }
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005945 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
5946 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
5947 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005948 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005949 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
5950 pr_err("PLE Gap=%08x Window=%08x\n",
5951 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
5952 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
5953 pr_err("Virtual processor ID = 0x%04x\n",
5954 vmcs_read16(VIRTUAL_PROCESSOR_ID));
5955}
5956
Avi Kivity6aa8b732006-12-10 02:21:36 -08005957/*
5958 * The guest has exited. See if we can fix it or if we need userspace
5959 * assistance.
5960 */
Wanpeng Li404d5d72020-04-28 14:23:25 +08005961static int vmx_handle_exit(struct kvm_vcpu *vcpu, fastpath_t exit_fastpath)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005962{
Avi Kivity29bd8a72007-09-10 17:27:03 +03005963 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005964 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02005965 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005966
Kai Huang843e4332015-01-28 10:54:28 +08005967 /*
5968 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
5969 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
5970 * querying dirty_bitmap, we only need to kick all vcpus out of guest
5971 * mode as if vcpus is in root mode, the PML buffer must has been
5972 * flushed already.
5973 */
5974 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005975 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005976
Sean Christophersondb438592020-04-22 19:25:48 -07005977 /*
5978 * We should never reach this point with a pending nested VM-Enter, and
5979 * more specifically emulation of L2 due to invalid guest state (see
5980 * below) should never happen as that means we incorrectly allowed a
5981 * nested VM-Enter with an invalid vmcs12.
5982 */
5983 WARN_ON_ONCE(vmx->nested.nested_run_pending);
5984
Mohammed Gamal80ced182009-09-01 12:48:18 +02005985 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02005986 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02005987 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005988
Paolo Bonzini96b100c2020-03-17 18:32:50 +01005989 if (is_guest_mode(vcpu)) {
5990 /*
5991 * The host physical addresses of some pages of guest memory
5992 * are loaded into the vmcs02 (e.g. vmcs12's Virtual APIC
5993 * Page). The CPU may write to these pages via their host
5994 * physical address while L2 is running, bypassing any
5995 * address-translation-based dirty tracking (e.g. EPT write
5996 * protection).
5997 *
5998 * Mark them dirty on every exit from L2 to prevent them from
5999 * getting out of sync with dirty tracking.
6000 */
6001 nested_mark_vmcs12_pages_dirty(vcpu);
6002
Sean Christophersonf47baae2020-04-15 10:55:16 -07006003 if (nested_vmx_reflect_vmexit(vcpu))
Sean Christopherson789afc52020-04-15 10:55:10 -07006004 return 1;
Paolo Bonzini96b100c2020-03-17 18:32:50 +01006005 }
Nadav Har'El644d7112011-05-25 23:12:35 +03006006
Mohammed Gamal51207022010-05-31 22:40:54 +03006007 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02006008 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03006009 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
6010 vcpu->run->fail_entry.hardware_entry_failure_reason
6011 = exit_reason;
6012 return 0;
6013 }
6014
Avi Kivity29bd8a72007-09-10 17:27:03 +03006015 if (unlikely(vmx->fail)) {
Paolo Bonzini3b20e032019-07-19 18:15:08 +02006016 dump_vmcs();
Avi Kivity851ba692009-08-24 11:10:17 +03006017 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
6018 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03006019 = vmcs_read32(VM_INSTRUCTION_ERROR);
6020 return 0;
6021 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006022
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006023 /*
6024 * Note:
6025 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
6026 * delivery event since it indicates guest is accessing MMIO.
6027 * The vm-exit can be triggered again after return to guest that
6028 * will cause infinite loop.
6029 */
Mike Dayd77c26f2007-10-08 09:02:08 -04006030 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08006031 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02006032 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00006033 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006034 exit_reason != EXIT_REASON_TASK_SWITCH)) {
6035 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6036 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02006037 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006038 vcpu->run->internal.data[0] = vectoring_info;
6039 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02006040 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
6041 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
6042 vcpu->run->internal.ndata++;
6043 vcpu->run->internal.data[3] =
6044 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
6045 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006046 return 0;
6047 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006048
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006049 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006050 vmx->loaded_vmcs->soft_vnmi_blocked)) {
Sean Christophersondb438592020-04-22 19:25:48 -07006051 if (!vmx_interrupt_blocked(vcpu)) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006052 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
6053 } else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
6054 vcpu->arch.nmi_pending) {
6055 /*
6056 * This CPU don't support us in finding the end of an
6057 * NMI-blocked window if the guest runs with IRQs
6058 * disabled. So we pull the trigger after 1 s of
6059 * futile waiting, but inform the user about this.
6060 */
6061 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
6062 "state on VCPU %d after 1 s timeout\n",
6063 __func__, vcpu->vcpu_id);
6064 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
6065 }
6066 }
6067
Wanpeng Li404d5d72020-04-28 14:23:25 +08006068 if (exit_fastpath != EXIT_FASTPATH_NONE)
Wanpeng Li1e9e2622019-11-21 11:17:11 +08006069 return 1;
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006070
6071 if (exit_reason >= kvm_vmx_max_exit_handlers)
6072 goto unexpected_vmexit;
6073#ifdef CONFIG_RETPOLINE
6074 if (exit_reason == EXIT_REASON_MSR_WRITE)
6075 return kvm_emulate_wrmsr(vcpu);
6076 else if (exit_reason == EXIT_REASON_PREEMPTION_TIMER)
6077 return handle_preemption_timer(vcpu);
6078 else if (exit_reason == EXIT_REASON_INTERRUPT_WINDOW)
6079 return handle_interrupt_window(vcpu);
6080 else if (exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
6081 return handle_external_interrupt(vcpu);
6082 else if (exit_reason == EXIT_REASON_HLT)
6083 return kvm_emulate_halt(vcpu);
6084 else if (exit_reason == EXIT_REASON_EPT_MISCONFIG)
6085 return handle_ept_misconfig(vcpu);
6086#endif
6087
6088 exit_reason = array_index_nospec(exit_reason,
6089 kvm_vmx_max_exit_handlers);
6090 if (!kvm_vmx_exit_handlers[exit_reason])
6091 goto unexpected_vmexit;
6092
6093 return kvm_vmx_exit_handlers[exit_reason](vcpu);
6094
6095unexpected_vmexit:
6096 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n", exit_reason);
6097 dump_vmcs();
6098 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6099 vcpu->run->internal.suberror =
6100 KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
6101 vcpu->run->internal.ndata = 1;
6102 vcpu->run->internal.data[0] = exit_reason;
6103 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006104}
6105
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006106/*
6107 * Software based L1D cache flush which is used when microcode providing
6108 * the cache control MSR is not loaded.
6109 *
6110 * The L1D cache is 32 KiB on Nehalem and later microarchitectures, but to
6111 * flush it is required to read in 64 KiB because the replacement algorithm
6112 * is not exactly LRU. This could be sized at runtime via topology
6113 * information but as all relevant affected CPUs have 32KiB L1D cache size
6114 * there is no point in doing so.
6115 */
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006116static void vmx_l1d_flush(struct kvm_vcpu *vcpu)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006117{
6118 int size = PAGE_SIZE << L1D_CACHE_ORDER;
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006119
6120 /*
Thomas Gleixner2f055942018-07-13 16:23:17 +02006121 * This code is only executed when the the flush mode is 'cond' or
6122 * 'always'
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006123 */
Nicolai Stange427362a2018-07-21 22:25:00 +02006124 if (static_branch_likely(&vmx_l1d_flush_cond)) {
Nicolai Stange45b575c2018-07-27 13:22:16 +02006125 bool flush_l1d;
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02006126
Nicolai Stange379fd0c2018-07-21 22:16:56 +02006127 /*
Nicolai Stange45b575c2018-07-27 13:22:16 +02006128 * Clear the per-vcpu flush bit, it gets set again
6129 * either from vcpu_run() or from one of the unsafe
6130 * VMEXIT handlers.
Nicolai Stange379fd0c2018-07-21 22:16:56 +02006131 */
Nicolai Stange45b575c2018-07-27 13:22:16 +02006132 flush_l1d = vcpu->arch.l1tf_flush_l1d;
Thomas Gleixner4c6523e2018-07-13 16:23:20 +02006133 vcpu->arch.l1tf_flush_l1d = false;
Nicolai Stange45b575c2018-07-27 13:22:16 +02006134
6135 /*
6136 * Clear the per-cpu flush bit, it gets set again from
6137 * the interrupt handlers.
6138 */
6139 flush_l1d |= kvm_get_cpu_l1tf_flush_l1d();
6140 kvm_clear_cpu_l1tf_flush_l1d();
6141
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02006142 if (!flush_l1d)
6143 return;
Nicolai Stange379fd0c2018-07-21 22:16:56 +02006144 }
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006145
6146 vcpu->stat.l1d_flush++;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006147
Paolo Bonzini3fa045b2018-07-02 13:03:48 +02006148 if (static_cpu_has(X86_FEATURE_FLUSH_L1D)) {
6149 wrmsrl(MSR_IA32_FLUSH_CMD, L1D_FLUSH);
6150 return;
6151 }
6152
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006153 asm volatile(
6154 /* First ensure the pages are in the TLB */
6155 "xorl %%eax, %%eax\n"
6156 ".Lpopulate_tlb:\n\t"
Nicolai Stange288d1522018-07-18 19:07:38 +02006157 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006158 "addl $4096, %%eax\n\t"
6159 "cmpl %%eax, %[size]\n\t"
6160 "jne .Lpopulate_tlb\n\t"
6161 "xorl %%eax, %%eax\n\t"
6162 "cpuid\n\t"
6163 /* Now fill the cache */
6164 "xorl %%eax, %%eax\n"
6165 ".Lfill_cache:\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02006166 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006167 "addl $64, %%eax\n\t"
6168 "cmpl %%eax, %[size]\n\t"
6169 "jne .Lfill_cache\n\t"
6170 "lfence\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02006171 :: [flush_pages] "r" (vmx_l1d_flush_pages),
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006172 [size] "r" (size)
6173 : "eax", "ebx", "ecx", "edx");
6174}
6175
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006176static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006177{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006178 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Liran Alon132f4f72019-11-11 14:30:54 +02006179 int tpr_threshold;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006180
6181 if (is_guest_mode(vcpu) &&
6182 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
6183 return;
6184
Liran Alon132f4f72019-11-11 14:30:54 +02006185 tpr_threshold = (irr == -1 || tpr < irr) ? 0 : irr;
Liran Alon02d496cf2019-11-11 14:30:55 +02006186 if (is_guest_mode(vcpu))
6187 to_vmx(vcpu)->nested.l1_tpr_threshold = tpr_threshold;
6188 else
6189 vmcs_write32(TPR_THRESHOLD, tpr_threshold);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006190}
6191
Sean Christopherson97b7ead2018-12-03 13:53:16 -08006192void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
Yang Zhang8d146952013-01-25 10:18:50 +08006193{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006194 struct vcpu_vmx *vmx = to_vmx(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006195 u32 sec_exec_control;
6196
Jim Mattson8d860bb2018-05-09 16:56:05 -04006197 if (!lapic_in_kernel(vcpu))
6198 return;
6199
Sean Christophersonfd6b6d92018-10-01 14:25:34 -07006200 if (!flexpriority_enabled &&
6201 !cpu_has_vmx_virtualize_x2apic_mode())
6202 return;
6203
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006204 /* Postpone execution until vmcs01 is the current VMCS. */
6205 if (is_guest_mode(vcpu)) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006206 vmx->nested.change_vmcs01_virtual_apic_mode = true;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006207 return;
6208 }
6209
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006210 sec_exec_control = secondary_exec_controls_get(vmx);
Jim Mattson8d860bb2018-05-09 16:56:05 -04006211 sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6212 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
Yang Zhang8d146952013-01-25 10:18:50 +08006213
Jim Mattson8d860bb2018-05-09 16:56:05 -04006214 switch (kvm_get_apic_mode(vcpu)) {
6215 case LAPIC_MODE_INVALID:
6216 WARN_ONCE(true, "Invalid local APIC state");
6217 case LAPIC_MODE_DISABLED:
6218 break;
6219 case LAPIC_MODE_XAPIC:
6220 if (flexpriority_enabled) {
6221 sec_exec_control |=
6222 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Sean Christopherson4de1f9d2020-03-20 14:28:25 -07006223 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
6224
6225 /*
6226 * Flush the TLB, reloading the APIC access page will
6227 * only do so if its physical address has changed, but
6228 * the guest may have inserted a non-APIC mapping into
6229 * the TLB while the APIC access page was disabled.
6230 */
6231 kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
Jim Mattson8d860bb2018-05-09 16:56:05 -04006232 }
6233 break;
6234 case LAPIC_MODE_X2APIC:
6235 if (cpu_has_vmx_virtualize_x2apic_mode())
6236 sec_exec_control |=
6237 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6238 break;
Yang Zhang8d146952013-01-25 10:18:50 +08006239 }
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006240 secondary_exec_controls_set(vmx, sec_exec_control);
Yang Zhang8d146952013-01-25 10:18:50 +08006241
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006242 vmx_update_msr_bitmap(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006243}
6244
Sean Christophersona4148b72020-03-20 14:28:24 -07006245static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu)
Tang Chen38b99172014-09-24 15:57:54 +08006246{
Sean Christophersona4148b72020-03-20 14:28:24 -07006247 struct page *page;
6248
Sean Christopherson1196cb92020-03-20 14:28:23 -07006249 /* Defer reload until vmcs01 is the current VMCS. */
6250 if (is_guest_mode(vcpu)) {
6251 to_vmx(vcpu)->nested.reload_vmcs01_apic_access_page = true;
6252 return;
Jim Mattsonfb6c8192017-03-16 13:53:59 -07006253 }
Sean Christopherson1196cb92020-03-20 14:28:23 -07006254
Sean Christopherson4de1f9d2020-03-20 14:28:25 -07006255 if (!(secondary_exec_controls_get(to_vmx(vcpu)) &
6256 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
6257 return;
6258
Sean Christophersona4148b72020-03-20 14:28:24 -07006259 page = gfn_to_page(vcpu->kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
6260 if (is_error_page(page))
6261 return;
6262
6263 vmcs_write64(APIC_ACCESS_ADDR, page_to_phys(page));
Sean Christopherson1196cb92020-03-20 14:28:23 -07006264 vmx_flush_tlb_current(vcpu);
Sean Christophersona4148b72020-03-20 14:28:24 -07006265
6266 /*
6267 * Do not pin apic access page in memory, the MMU notifier
6268 * will call us again if it is migrated or swapped out.
6269 */
6270 put_page(page);
Tang Chen38b99172014-09-24 15:57:54 +08006271}
6272
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006273static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006274{
6275 u16 status;
6276 u8 old;
6277
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006278 if (max_isr == -1)
6279 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006280
6281 status = vmcs_read16(GUEST_INTR_STATUS);
6282 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006283 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08006284 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006285 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006286 vmcs_write16(GUEST_INTR_STATUS, status);
6287 }
6288}
6289
6290static void vmx_set_rvi(int vector)
6291{
6292 u16 status;
6293 u8 old;
6294
Wei Wang4114c272014-11-05 10:53:43 +08006295 if (vector == -1)
6296 vector = 0;
6297
Yang Zhangc7c9c562013-01-25 10:18:51 +08006298 status = vmcs_read16(GUEST_INTR_STATUS);
6299 old = (u8)status & 0xff;
6300 if ((u8)vector != old) {
6301 status &= ~0xff;
6302 status |= (u8)vector;
6303 vmcs_write16(GUEST_INTR_STATUS, status);
6304 }
6305}
6306
6307static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
6308{
Liran Alon851c1a182017-12-24 18:12:56 +02006309 /*
6310 * When running L2, updating RVI is only relevant when
6311 * vmcs12 virtual-interrupt-delivery enabled.
6312 * However, it can be enabled only when L1 also
6313 * intercepts external-interrupts and in that case
6314 * we should not update vmcs02 RVI but instead intercept
6315 * interrupt. Therefore, do nothing when running L2.
6316 */
6317 if (!is_guest_mode(vcpu))
Wanpeng Li963fee12014-07-17 19:03:00 +08006318 vmx_set_rvi(max_irr);
Yang Zhangc7c9c562013-01-25 10:18:51 +08006319}
6320
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006321static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006322{
6323 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006324 int max_irr;
Liran Alonf27a85c2017-12-24 18:12:55 +02006325 bool max_irr_updated;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006326
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006327 WARN_ON(!vcpu->arch.apicv_active);
6328 if (pi_test_on(&vmx->pi_desc)) {
6329 pi_clear_on(&vmx->pi_desc);
6330 /*
Liran Alond9ff2742019-11-11 14:25:25 +02006331 * IOMMU can write to PID.ON, so the barrier matters even on UP.
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006332 * But on x86 this is just a compiler barrier anyway.
6333 */
6334 smp_mb__after_atomic();
Liran Alonf27a85c2017-12-24 18:12:55 +02006335 max_irr_updated =
6336 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
6337
6338 /*
6339 * If we are running L2 and L1 has a new pending interrupt
6340 * which can be injected, we should re-evaluate
6341 * what should be done with this new L1 interrupt.
Liran Alon851c1a182017-12-24 18:12:56 +02006342 * If L1 intercepts external-interrupts, we should
6343 * exit from L2 to L1. Otherwise, interrupt should be
6344 * delivered directly to L2.
Liran Alonf27a85c2017-12-24 18:12:55 +02006345 */
Liran Alon851c1a182017-12-24 18:12:56 +02006346 if (is_guest_mode(vcpu) && max_irr_updated) {
6347 if (nested_exit_on_intr(vcpu))
6348 kvm_vcpu_exiting_guest_mode(vcpu);
6349 else
6350 kvm_make_request(KVM_REQ_EVENT, vcpu);
6351 }
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006352 } else {
6353 max_irr = kvm_lapic_find_highest_irr(vcpu);
6354 }
6355 vmx_hwapic_irr_update(vcpu, max_irr);
6356 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006357}
6358
Wanpeng Li17e433b2019-08-05 10:03:19 +08006359static bool vmx_dy_apicv_has_pending_interrupt(struct kvm_vcpu *vcpu)
6360{
Joao Martins9482ae42019-11-11 17:20:10 +00006361 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6362
6363 return pi_test_on(pi_desc) ||
Joao Martins29881b62019-11-11 17:20:12 +00006364 (pi_test_sn(pi_desc) && !pi_is_pir_empty(pi_desc));
Wanpeng Li17e433b2019-08-05 10:03:19 +08006365}
6366
Andrey Smetanin63086302015-11-10 15:36:32 +03006367static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006368{
Andrey Smetanind62caab2015-11-10 15:36:33 +03006369 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08006370 return;
6371
Yang Zhangc7c9c562013-01-25 10:18:51 +08006372 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
6373 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
6374 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
6375 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6376}
6377
Paolo Bonzini967235d2016-12-19 14:03:45 +01006378static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
6379{
6380 struct vcpu_vmx *vmx = to_vmx(vcpu);
6381
6382 pi_clear_on(&vmx->pi_desc);
6383 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
6384}
6385
Sean Christopherson95b5a482019-04-19 22:50:59 -07006386static void handle_exception_nmi_irqoff(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006387{
Sean Christopherson87915852020-04-15 13:34:54 -07006388 u32 intr_info = vmx_get_intr_info(&vmx->vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08006389
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006390 /* if exit due to PF check for async PF */
Sean Christopherson87915852020-04-15 13:34:54 -07006391 if (is_page_fault(intr_info)) {
Vitaly Kuznetsov68fd66f2020-05-25 16:41:17 +02006392 vmx->vcpu.arch.apf.host_apf_flags = kvm_read_and_reset_apf_flags();
Andi Kleena0861c02009-06-08 17:37:09 +08006393 /* Handle machine checks before interrupts are enabled */
Sean Christopherson87915852020-04-15 13:34:54 -07006394 } else if (is_machine_check(intr_info)) {
Andi Kleena0861c02009-06-08 17:37:09 +08006395 kvm_machine_check();
Gleb Natapov20f65982009-05-11 13:35:55 +03006396 /* We need to handle NMIs before interrupts are enabled */
Sean Christopherson87915852020-04-15 13:34:54 -07006397 } else if (is_nmi(intr_info)) {
Andi Kleendd60d212017-07-25 17:20:32 -07006398 kvm_before_interrupt(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006399 asm("int $2");
Andi Kleendd60d212017-07-25 17:20:32 -07006400 kvm_after_interrupt(&vmx->vcpu);
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006401 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006402}
Gleb Natapov20f65982009-05-11 13:35:55 +03006403
Sean Christopherson95b5a482019-04-19 22:50:59 -07006404static void handle_external_interrupt_irqoff(struct kvm_vcpu *vcpu)
Yang Zhanga547c6d2013-04-11 19:25:10 +08006405{
Sean Christopherson49def502019-04-19 22:50:56 -07006406 unsigned int vector;
6407 unsigned long entry;
6408#ifdef CONFIG_X86_64
6409 unsigned long tmp;
6410#endif
6411 gate_desc *desc;
Sean Christopherson87915852020-04-15 13:34:54 -07006412 u32 intr_info = vmx_get_intr_info(vcpu);
Yang Zhanga547c6d2013-04-11 19:25:10 +08006413
Sean Christopherson49def502019-04-19 22:50:56 -07006414 if (WARN_ONCE(!is_external_intr(intr_info),
6415 "KVM: unexpected VM-Exit interrupt info: 0x%x", intr_info))
6416 return;
6417
6418 vector = intr_info & INTR_INFO_VECTOR_MASK;
Sean Christopherson23420802019-04-19 22:50:57 -07006419 desc = (gate_desc *)host_idt_base + vector;
Sean Christopherson49def502019-04-19 22:50:56 -07006420 entry = gate_offset(desc);
6421
Sean Christopherson165072b2019-04-19 22:50:58 -07006422 kvm_before_interrupt(vcpu);
6423
Sean Christopherson49def502019-04-19 22:50:56 -07006424 asm volatile(
Yang Zhanga547c6d2013-04-11 19:25:10 +08006425#ifdef CONFIG_X86_64
Uros Bizjak551896e2020-05-04 17:57:06 +02006426 "mov %%rsp, %[sp]\n\t"
6427 "and $-16, %%rsp\n\t"
6428 "push %[ss]\n\t"
Sean Christopherson49def502019-04-19 22:50:56 -07006429 "push %[sp]\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08006430#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006431 "pushf\n\t"
Uros Bizjak551896e2020-05-04 17:57:06 +02006432 "push %[cs]\n\t"
Sean Christopherson49def502019-04-19 22:50:56 -07006433 CALL_NOSPEC
6434 :
Yang Zhanga547c6d2013-04-11 19:25:10 +08006435#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006436 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08006437#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006438 ASM_CALL_CONSTRAINT
6439 :
Nick Desaulniers428b8f12020-03-23 12:12:43 -07006440 [thunk_target]"r"(entry),
Uros Bizjak551896e2020-05-04 17:57:06 +02006441#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006442 [ss]"i"(__KERNEL_DS),
Uros Bizjak551896e2020-05-04 17:57:06 +02006443#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006444 [cs]"i"(__KERNEL_CS)
6445 );
Sean Christopherson165072b2019-04-19 22:50:58 -07006446
6447 kvm_after_interrupt(vcpu);
Yang Zhanga547c6d2013-04-11 19:25:10 +08006448}
Sean Christopherson95b5a482019-04-19 22:50:59 -07006449STACK_FRAME_NON_STANDARD(handle_external_interrupt_irqoff);
6450
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006451static void vmx_handle_exit_irqoff(struct kvm_vcpu *vcpu)
Sean Christopherson95b5a482019-04-19 22:50:59 -07006452{
6453 struct vcpu_vmx *vmx = to_vmx(vcpu);
6454
6455 if (vmx->exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
6456 handle_external_interrupt_irqoff(vcpu);
6457 else if (vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI)
6458 handle_exception_nmi_irqoff(vmx);
6459}
Yang Zhanga547c6d2013-04-11 19:25:10 +08006460
Sean Christophersoncb97c2d2020-02-18 15:40:11 -08006461static bool vmx_has_emulated_msr(u32 index)
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006462{
Tom Lendackybc226f02018-05-10 22:06:39 +02006463 switch (index) {
6464 case MSR_IA32_SMBASE:
6465 /*
6466 * We cannot do SMM unless we can run the guest in big
6467 * real mode.
6468 */
6469 return enable_unrestricted_guest || emulate_invalid_guest_state;
Paolo Bonzini95c5c7c2019-07-02 14:45:24 +02006470 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
6471 return nested;
Tom Lendackybc226f02018-05-10 22:06:39 +02006472 case MSR_AMD64_VIRT_SPEC_CTRL:
6473 /* This is AMD only. */
6474 return false;
6475 default:
6476 return true;
6477 }
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006478}
6479
Avi Kivity51aa01d2010-07-20 14:31:20 +03006480static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6481{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006482 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006483 bool unblock_nmi;
6484 u8 vector;
6485 bool idtv_info_valid;
6486
6487 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006488
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006489 if (enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006490 if (vmx->loaded_vmcs->nmi_known_unmasked)
6491 return;
Sean Christopherson87915852020-04-15 13:34:54 -07006492
6493 exit_intr_info = vmx_get_intr_info(&vmx->vcpu);
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006494 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6495 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6496 /*
6497 * SDM 3: 27.7.1.2 (September 2008)
6498 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6499 * a guest IRET fault.
6500 * SDM 3: 23.2.2 (September 2008)
6501 * Bit 12 is undefined in any of the following cases:
6502 * If the VM exit sets the valid bit in the IDT-vectoring
6503 * information field.
6504 * If the VM exit is due to a double fault.
6505 */
6506 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6507 vector != DF_VECTOR && !idtv_info_valid)
6508 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6509 GUEST_INTR_STATE_NMI);
6510 else
6511 vmx->loaded_vmcs->nmi_known_unmasked =
6512 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6513 & GUEST_INTR_STATE_NMI);
6514 } else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
6515 vmx->loaded_vmcs->vnmi_blocked_time +=
6516 ktime_to_ns(ktime_sub(ktime_get(),
6517 vmx->loaded_vmcs->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006518}
6519
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006520static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03006521 u32 idt_vectoring_info,
6522 int instr_len_field,
6523 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006524{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006525 u8 vector;
6526 int type;
6527 bool idtv_info_valid;
6528
6529 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006530
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006531 vcpu->arch.nmi_injected = false;
6532 kvm_clear_exception_queue(vcpu);
6533 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006534
6535 if (!idtv_info_valid)
6536 return;
6537
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006538 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03006539
Avi Kivity668f6122008-07-02 09:28:55 +03006540 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6541 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006542
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006543 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006544 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006545 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006546 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006547 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006548 * Clear bit "block by NMI" before VM entry if a NMI
6549 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006550 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006551 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006552 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006553 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006554 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006555 /* fall through */
6556 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006557 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006558 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03006559 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006560 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03006561 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006562 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006563 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006564 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006565 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03006566 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006567 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006568 break;
6569 default:
6570 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006571 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006572}
6573
Avi Kivity83422e12010-07-20 14:43:23 +03006574static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6575{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006576 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03006577 VM_EXIT_INSTRUCTION_LEN,
6578 IDT_VECTORING_ERROR_CODE);
6579}
6580
Avi Kivityb463a6f2010-07-20 15:06:17 +03006581static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6582{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006583 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03006584 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6585 VM_ENTRY_INSTRUCTION_LEN,
6586 VM_ENTRY_EXCEPTION_ERROR_CODE);
6587
6588 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6589}
6590
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006591static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6592{
6593 int i, nr_msrs;
6594 struct perf_guest_switch_msr *msrs;
6595
6596 msrs = perf_guest_get_msrs(&nr_msrs);
6597
6598 if (!msrs)
6599 return;
6600
6601 for (i = 0; i < nr_msrs; i++)
6602 if (msrs[i].host == msrs[i].guest)
6603 clear_atomic_switch_msr(vmx, msrs[i].msr);
6604 else
6605 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04006606 msrs[i].host, false);
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006607}
6608
Tao Xu6e3ba4a2019-07-16 14:55:50 +08006609static void atomic_switch_umwait_control_msr(struct vcpu_vmx *vmx)
6610{
6611 u32 host_umwait_control;
6612
6613 if (!vmx_has_waitpkg(vmx))
6614 return;
6615
6616 host_umwait_control = get_umwait_control_msr();
6617
6618 if (vmx->msr_ia32_umwait_control != host_umwait_control)
6619 add_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL,
6620 vmx->msr_ia32_umwait_control,
6621 host_umwait_control, false);
6622 else
6623 clear_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL);
6624}
6625
Sean Christophersonf459a702018-08-27 15:21:11 -07006626static void vmx_update_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07006627{
6628 struct vcpu_vmx *vmx = to_vmx(vcpu);
6629 u64 tscl;
6630 u32 delta_tsc;
6631
Sean Christophersond264ee02018-08-27 15:21:12 -07006632 if (vmx->req_immediate_exit) {
Sean Christopherson804939e2019-05-07 12:18:05 -07006633 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, 0);
6634 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6635 } else if (vmx->hv_deadline_tsc != -1) {
Sean Christophersonf459a702018-08-27 15:21:11 -07006636 tscl = rdtsc();
6637 if (vmx->hv_deadline_tsc > tscl)
6638 /* set_hv_timer ensures the delta fits in 32-bits */
6639 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
6640 cpu_preemption_timer_multi);
6641 else
6642 delta_tsc = 0;
6643
Sean Christopherson804939e2019-05-07 12:18:05 -07006644 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
6645 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6646 } else if (!vmx->loaded_vmcs->hv_timer_soft_disabled) {
6647 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, -1);
6648 vmx->loaded_vmcs->hv_timer_soft_disabled = true;
Sean Christophersonf459a702018-08-27 15:21:11 -07006649 }
Yunhong Jiang64672c92016-06-13 14:19:59 -07006650}
6651
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006652void vmx_update_host_rsp(struct vcpu_vmx *vmx, unsigned long host_rsp)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006653{
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006654 if (unlikely(host_rsp != vmx->loaded_vmcs->host_state.rsp)) {
6655 vmx->loaded_vmcs->host_state.rsp = host_rsp;
6656 vmcs_writel(HOST_RSP, host_rsp);
6657 }
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006658}
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006659
Wanpeng Li404d5d72020-04-28 14:23:25 +08006660static fastpath_t vmx_exit_handlers_fastpath(struct kvm_vcpu *vcpu)
Wanpeng Lidcf068d2020-04-28 14:23:23 +08006661{
6662 switch (to_vmx(vcpu)->exit_reason) {
6663 case EXIT_REASON_MSR_WRITE:
6664 return handle_fastpath_set_msr_irqoff(vcpu);
Wanpeng Li26efe2f2020-05-06 11:44:01 -04006665 case EXIT_REASON_PREEMPTION_TIMER:
6666 return handle_fastpath_preemption_timer(vcpu);
Wanpeng Lidcf068d2020-04-28 14:23:23 +08006667 default:
6668 return EXIT_FASTPATH_NONE;
6669 }
6670}
6671
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006672bool __vmx_vcpu_run(struct vcpu_vmx *vmx, unsigned long *regs, bool launched);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006673
Wanpeng Li404d5d72020-04-28 14:23:25 +08006674static fastpath_t vmx_vcpu_run(struct kvm_vcpu *vcpu)
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006675{
Wanpeng Li404d5d72020-04-28 14:23:25 +08006676 fastpath_t exit_fastpath;
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006677 struct vcpu_vmx *vmx = to_vmx(vcpu);
6678 unsigned long cr3, cr4;
6679
Wanpeng Li404d5d72020-04-28 14:23:25 +08006680reenter_guest:
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006681 /* Record the guest's net vcpu time for enforced NMI injections. */
6682 if (unlikely(!enable_vnmi &&
6683 vmx->loaded_vmcs->soft_vnmi_blocked))
6684 vmx->loaded_vmcs->entry_time = ktime_get();
6685
6686 /* Don't enter VMX if guest state is invalid, let the exit handler
6687 start emulation until we arrive back to a valid state */
6688 if (vmx->emulation_required)
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006689 return EXIT_FASTPATH_NONE;
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006690
6691 if (vmx->ple_window_dirty) {
6692 vmx->ple_window_dirty = false;
6693 vmcs_write32(PLE_WINDOW, vmx->ple_window);
6694 }
6695
wanpeng lic9dfd3f2020-02-17 18:37:43 +08006696 /*
6697 * We did this in prepare_switch_to_guest, because it needs to
6698 * be within srcu_read_lock.
6699 */
6700 WARN_ON_ONCE(vmx->nested.need_vmcs12_to_shadow_sync);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006701
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006702 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RSP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006703 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006704 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RIP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006705 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6706
6707 cr3 = __get_current_cr3_fast();
6708 if (unlikely(cr3 != vmx->loaded_vmcs->host_state.cr3)) {
6709 vmcs_writel(HOST_CR3, cr3);
6710 vmx->loaded_vmcs->host_state.cr3 = cr3;
6711 }
6712
6713 cr4 = cr4_read_shadow();
6714 if (unlikely(cr4 != vmx->loaded_vmcs->host_state.cr4)) {
6715 vmcs_writel(HOST_CR4, cr4);
6716 vmx->loaded_vmcs->host_state.cr4 = cr4;
6717 }
6718
6719 /* When single-stepping over STI and MOV SS, we must clear the
6720 * corresponding interruptibility bits in the guest state. Otherwise
6721 * vmentry fails as it then expects bit 14 (BS) in pending debug
6722 * exceptions being set, but that's not correct for the guest debugging
6723 * case. */
6724 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6725 vmx_set_interrupt_shadow(vcpu, 0);
6726
Aaron Lewis139a12c2019-10-21 16:30:25 -07006727 kvm_load_guest_xsave_state(vcpu);
WANG Chao1811d972019-04-12 15:55:39 +08006728
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006729 pt_guest_enter(vmx);
6730
Wanpeng Li041bc422020-03-13 11:55:18 +08006731 if (vcpu_to_pmu(vcpu)->version)
6732 atomic_switch_perf_msrs(vmx);
Tao Xu6e3ba4a2019-07-16 14:55:50 +08006733 atomic_switch_umwait_control_msr(vmx);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006734
Sean Christopherson804939e2019-05-07 12:18:05 -07006735 if (enable_preemption_timer)
6736 vmx_update_hv_timer(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006737
Wanpeng Lib6c4bc62019-05-20 16:18:09 +08006738 if (lapic_in_kernel(vcpu) &&
6739 vcpu->arch.apic->lapic_timer.timer_advance_ns)
6740 kvm_wait_lapic_expire(vcpu);
6741
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006742 /*
6743 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
6744 * it's non-zero. Since vmentry is serialising on affected CPUs, there
6745 * is no need to worry about the conditional branch over the wrmsr
6746 * being speculatively taken.
6747 */
6748 x86_spec_ctrl_set_guest(vmx->spec_ctrl, 0);
6749
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006750 /* L1D Flush includes CPU buffer clear to mitigate MDS */
Sean Christophersonc823dd52019-01-25 07:41:13 -08006751 if (static_branch_unlikely(&vmx_l1d_should_flush))
6752 vmx_l1d_flush(vcpu);
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006753 else if (static_branch_unlikely(&mds_user_clear))
6754 mds_clear_cpu_buffers();
Sean Christophersonc823dd52019-01-25 07:41:13 -08006755
6756 if (vcpu->arch.cr2 != read_cr2())
6757 write_cr2(vcpu->arch.cr2);
6758
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006759 vmx->fail = __vmx_vcpu_run(vmx, (unsigned long *)&vcpu->arch.regs,
6760 vmx->loaded_vmcs->launched);
Sean Christophersonc823dd52019-01-25 07:41:13 -08006761
6762 vcpu->arch.cr2 = read_cr2();
Avi Kivity6aa8b732006-12-10 02:21:36 -08006763
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006764 /*
6765 * We do not use IBRS in the kernel. If this vCPU has used the
6766 * SPEC_CTRL MSR it may have left it on; save the value and
6767 * turn it off. This is much more efficient than blindly adding
6768 * it to the atomic save/restore list. Especially as the former
6769 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
6770 *
6771 * For non-nested case:
6772 * If the L01 MSR bitmap does not intercept the MSR, then we need to
6773 * save it.
6774 *
6775 * For nested case:
6776 * If the L02 MSR bitmap does not intercept the MSR, then we need to
6777 * save it.
6778 */
Paolo Bonzini946fbbc2018-02-22 16:43:18 +01006779 if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
Paolo Bonziniecb586b2018-02-22 16:43:17 +01006780 vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006781
Thomas Gleixnerccbcd262018-05-09 23:01:01 +02006782 x86_spec_ctrl_restore_host(vmx->spec_ctrl, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006783
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01006784 /* All fields are clean at this point */
6785 if (static_branch_unlikely(&enable_evmcs))
6786 current_evmcs->hv_clean_fields |=
6787 HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
6788
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08006789 if (static_branch_unlikely(&enable_evmcs))
6790 current_evmcs->hv_vp_id = vcpu->arch.hyperv.vp_index;
6791
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006792 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
Wanpeng Li74c55932017-11-29 01:31:20 -08006793 if (vmx->host_debugctlmsr)
6794 update_debugctlmsr(vmx->host_debugctlmsr);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006795
Avi Kivityaa67f602012-08-01 16:48:03 +03006796#ifndef CONFIG_X86_64
6797 /*
6798 * The sysexit path does not restore ds/es, so we must set them to
6799 * a reasonable value ourselves.
6800 *
Sean Christopherson6d6095b2018-07-23 12:32:44 -07006801 * We can't defer this to vmx_prepare_switch_to_host() since that
6802 * function may be executed in interrupt context, which saves and
6803 * restore segments around it, nullifying its effect.
Avi Kivityaa67f602012-08-01 16:48:03 +03006804 */
6805 loadsegment(ds, __USER_DS);
6806 loadsegment(es, __USER_DS);
6807#endif
6808
Sean Christophersone5d03de2020-04-15 13:34:51 -07006809 vmx_register_cache_reset(vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006810
Chao Peng2ef444f2018-10-24 16:05:12 +08006811 pt_guest_exit(vmx);
6812
Aaron Lewis139a12c2019-10-21 16:30:25 -07006813 kvm_load_host_xsave_state(vcpu);
WANG Chao1811d972019-04-12 15:55:39 +08006814
Gleb Natapove0b890d2013-09-25 12:51:33 +03006815 vmx->nested.nested_run_pending = 0;
Jim Mattsonb060ca32017-09-14 16:31:42 -07006816 vmx->idt_vectoring_info = 0;
6817
Sean Christopherson873e1da2020-04-10 10:47:02 -07006818 if (unlikely(vmx->fail)) {
6819 vmx->exit_reason = 0xdead;
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006820 return EXIT_FASTPATH_NONE;
Sean Christopherson873e1da2020-04-10 10:47:02 -07006821 }
6822
6823 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
6824 if (unlikely((u16)vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY))
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006825 kvm_machine_check();
6826
Wanpeng Lidcf068d2020-04-28 14:23:23 +08006827 trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
6828
Sean Christopherson873e1da2020-04-10 10:47:02 -07006829 if (unlikely(vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006830 return EXIT_FASTPATH_NONE;
6831
Jim Mattsonb060ca32017-09-14 16:31:42 -07006832 vmx->loaded_vmcs->launched = 1;
6833 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
Gleb Natapove0b890d2013-09-25 12:51:33 +03006834
Avi Kivity51aa01d2010-07-20 14:31:20 +03006835 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006836 vmx_complete_interrupts(vmx);
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006837
Wanpeng Lidcf068d2020-04-28 14:23:23 +08006838 if (is_guest_mode(vcpu))
6839 return EXIT_FASTPATH_NONE;
6840
6841 exit_fastpath = vmx_exit_handlers_fastpath(vcpu);
Wanpeng Li404d5d72020-04-28 14:23:25 +08006842 if (exit_fastpath == EXIT_FASTPATH_REENTER_GUEST) {
6843 if (!kvm_vcpu_exit_request(vcpu)) {
6844 /*
6845 * FIXME: this goto should be a loop in vcpu_enter_guest,
6846 * but it would incur the cost of a retpoline for now.
6847 * Revisit once static calls are available.
6848 */
Wanpeng Li379a3c82020-04-28 14:23:27 +08006849 if (vcpu->arch.apicv_active)
6850 vmx_sync_pir_to_irr(vcpu);
Wanpeng Li404d5d72020-04-28 14:23:25 +08006851 goto reenter_guest;
6852 }
6853 exit_fastpath = EXIT_FASTPATH_EXIT_HANDLED;
6854 }
6855
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006856 return exit_fastpath;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006857}
6858
Avi Kivity6aa8b732006-12-10 02:21:36 -08006859static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6860{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006861 struct vcpu_vmx *vmx = to_vmx(vcpu);
6862
Kai Huang843e4332015-01-28 10:54:28 +08006863 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08006864 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08006865 free_vpid(vmx->vpid);
Sean Christopherson55d23752018-12-03 13:53:18 -08006866 nested_vmx_free_vcpu(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006867 free_loaded_vmcs(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006868}
6869
Sean Christopherson987b2592019-12-18 13:54:55 -08006870static int vmx_create_vcpu(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006871{
Ben Gardon41836832019-02-11 11:02:52 -08006872 struct vcpu_vmx *vmx;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006873 unsigned long *msr_bitmap;
Sean Christopherson34109c02019-12-18 13:54:50 -08006874 int i, cpu, err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006875
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006876 BUILD_BUG_ON(offsetof(struct vcpu_vmx, vcpu) != 0);
6877 vmx = to_vmx(vcpu);
Ingo Molnar965b58a2007-01-05 16:36:23 -08006878
Peter Feiner4e595162016-07-07 14:49:58 -07006879 err = -ENOMEM;
6880
Sean Christopherson034d8e22019-12-18 13:54:49 -08006881 vmx->vpid = allocate_vpid();
6882
Peter Feiner4e595162016-07-07 14:49:58 -07006883 /*
6884 * If PML is turned on, failure on enabling PML just results in failure
6885 * of creating the vcpu, therefore we can simplify PML logic (by
6886 * avoiding dealing with cases, such as enabling PML partially on vcpus
Miaohe Lin67b0ae42019-12-11 14:26:22 +08006887 * for the guest), etc.
Peter Feiner4e595162016-07-07 14:49:58 -07006888 */
6889 if (enable_pml) {
Ben Gardon41836832019-02-11 11:02:52 -08006890 vmx->pml_pg = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
Peter Feiner4e595162016-07-07 14:49:58 -07006891 if (!vmx->pml_pg)
Sean Christopherson987b2592019-12-18 13:54:55 -08006892 goto free_vpid;
Peter Feiner4e595162016-07-07 14:49:58 -07006893 }
6894
Jim Mattson7d737102019-12-03 16:24:42 -08006895 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) != NR_SHARED_MSRS);
Ingo Molnar965b58a2007-01-05 16:36:23 -08006896
Xiaoyao Li4be53412019-10-20 17:11:00 +08006897 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
6898 u32 index = vmx_msr_index[i];
6899 u32 data_low, data_high;
6900 int j = vmx->nmsrs;
6901
6902 if (rdmsr_safe(index, &data_low, &data_high) < 0)
6903 continue;
6904 if (wrmsr_safe(index, data_low, data_high) < 0)
6905 continue;
Paolo Bonzini46f4f0a2019-11-21 10:01:51 +01006906
Xiaoyao Li4be53412019-10-20 17:11:00 +08006907 vmx->guest_msrs[j].index = i;
6908 vmx->guest_msrs[j].data = 0;
Paolo Bonzini46f4f0a2019-11-21 10:01:51 +01006909 switch (index) {
6910 case MSR_IA32_TSX_CTRL:
6911 /*
6912 * No need to pass TSX_CTRL_CPUID_CLEAR through, so
6913 * let's avoid changing CPUID bits under the host
6914 * kernel's feet.
6915 */
6916 vmx->guest_msrs[j].mask = ~(u64)TSX_CTRL_CPUID_CLEAR;
6917 break;
6918 default:
6919 vmx->guest_msrs[j].mask = -1ull;
6920 break;
6921 }
Xiaoyao Li4be53412019-10-20 17:11:00 +08006922 ++vmx->nmsrs;
6923 }
6924
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006925 err = alloc_loaded_vmcs(&vmx->vmcs01);
6926 if (err < 0)
Jim Mattson7d737102019-12-03 16:24:42 -08006927 goto free_pml;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006928
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006929 msr_bitmap = vmx->vmcs01.msr_bitmap;
Jim Mattson788fc1e2018-11-09 09:35:11 -08006930 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_TSC, MSR_TYPE_R);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006931 vmx_disable_intercept_for_msr(msr_bitmap, MSR_FS_BASE, MSR_TYPE_RW);
6932 vmx_disable_intercept_for_msr(msr_bitmap, MSR_GS_BASE, MSR_TYPE_RW);
6933 vmx_disable_intercept_for_msr(msr_bitmap, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
6934 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
6935 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
6936 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
Sean Christopherson987b2592019-12-18 13:54:55 -08006937 if (kvm_cstate_in_guest(vcpu->kvm)) {
Wanpeng Lib5170062019-05-21 14:06:53 +08006938 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C1_RES, MSR_TYPE_R);
6939 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C3_RESIDENCY, MSR_TYPE_R);
6940 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C6_RESIDENCY, MSR_TYPE_R);
6941 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C7_RESIDENCY, MSR_TYPE_R);
6942 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006943 vmx->msr_bitmap_mode = 0;
6944
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006945 vmx->loaded_vmcs = &vmx->vmcs01;
Avi Kivity15ad7142007-07-11 18:17:21 +03006946 cpu = get_cpu();
Sean Christopherson34109c02019-12-18 13:54:50 -08006947 vmx_vcpu_load(vcpu, cpu);
6948 vcpu->cpu = cpu;
Xiaoyao Li1b842922019-10-20 17:11:01 +08006949 init_vmcs(vmx);
Sean Christopherson34109c02019-12-18 13:54:50 -08006950 vmx_vcpu_put(vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03006951 put_cpu();
Sean Christopherson34109c02019-12-18 13:54:50 -08006952 if (cpu_need_virtualize_apic_accesses(vcpu)) {
Sean Christopherson987b2592019-12-18 13:54:55 -08006953 err = alloc_apic_access_page(vcpu->kvm);
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006954 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006955 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02006956 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006957
Sean Christophersone90008d2018-03-05 12:04:37 -08006958 if (enable_ept && !enable_unrestricted_guest) {
Sean Christopherson987b2592019-12-18 13:54:55 -08006959 err = init_rmode_identity_map(vcpu->kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08006960 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02006961 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006962 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006963
Roman Kagan63aff652018-07-19 21:59:07 +03006964 if (nested)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006965 nested_vmx_setup_ctls_msrs(&vmx->nested.msrs,
Vitaly Kuznetsova4443262020-02-20 18:22:04 +01006966 vmx_capability.ept);
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006967 else
6968 memset(&vmx->nested.msrs, 0, sizeof(vmx->nested.msrs));
Wincy Vanb9c237b2015-02-03 23:56:30 +08006969
Wincy Van705699a2015-02-03 23:58:17 +08006970 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006971 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006972
Paolo Bonzinibab0c312020-02-11 18:40:58 +01006973 vcpu->arch.microcode_version = 0x100000000ULL;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08006974 vmx->msr_ia32_feature_control_valid_bits = FEAT_CTL_LOCKED;
Haozhong Zhang37e4c992016-06-22 14:59:55 +08006975
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02006976 /*
6977 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
6978 * or POSTED_INTR_WAKEUP_VECTOR.
6979 */
6980 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
6981 vmx->pi_desc.sn = 1;
6982
Lan Tianyu53963a72018-12-06 15:34:36 +08006983 vmx->ept_pointer = INVALID_PAGE;
6984
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006985 return 0;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006986
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006987free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08006988 free_loaded_vmcs(vmx->loaded_vmcs);
Peter Feiner4e595162016-07-07 14:49:58 -07006989free_pml:
6990 vmx_destroy_pml_buffer(vmx);
Sean Christopherson987b2592019-12-18 13:54:55 -08006991free_vpid:
Wanpeng Li991e7a02015-09-16 17:30:05 +08006992 free_vpid(vmx->vpid);
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006993 return err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006994}
6995
Thomas Gleixner65fd4cb2019-02-19 11:10:49 +01006996#define L1TF_MSG_SMT "L1TF CPU bug present and SMT on, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
6997#define L1TF_MSG_L1D "L1TF CPU bug present and virtualization mitigation disabled, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006998
Wanpeng Lib31c1142018-03-12 04:53:04 -07006999static int vmx_vm_init(struct kvm *kvm)
7000{
Tianyu Lan877ad952018-07-19 08:40:23 +00007001 spin_lock_init(&to_kvm_vmx(kvm)->ept_pointer_lock);
7002
Wanpeng Lib31c1142018-03-12 04:53:04 -07007003 if (!ple_gap)
7004 kvm->arch.pause_in_guest = true;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04007005
Jiri Kosinad90a7a02018-07-13 16:23:25 +02007006 if (boot_cpu_has(X86_BUG_L1TF) && enable_ept) {
7007 switch (l1tf_mitigation) {
7008 case L1TF_MITIGATION_OFF:
7009 case L1TF_MITIGATION_FLUSH_NOWARN:
7010 /* 'I explicitly don't care' is set */
7011 break;
7012 case L1TF_MITIGATION_FLUSH:
7013 case L1TF_MITIGATION_FLUSH_NOSMT:
7014 case L1TF_MITIGATION_FULL:
7015 /*
7016 * Warn upon starting the first VM in a potentially
7017 * insecure environment.
7018 */
Josh Poimboeufb2849092019-01-30 07:13:58 -06007019 if (sched_smt_active())
Jiri Kosinad90a7a02018-07-13 16:23:25 +02007020 pr_warn_once(L1TF_MSG_SMT);
7021 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_NEVER)
7022 pr_warn_once(L1TF_MSG_L1D);
7023 break;
7024 case L1TF_MITIGATION_FULL_FORCE:
7025 /* Flush is enforced */
7026 break;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04007027 }
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04007028 }
Suravee Suthikulpanit4e19c362019-11-14 14:15:05 -06007029 kvm_apicv_init(kvm, enable_apicv);
Wanpeng Lib31c1142018-03-12 04:53:04 -07007030 return 0;
7031}
7032
Sean Christophersonf257d6d2019-04-19 22:18:17 -07007033static int __init vmx_check_processor_compat(void)
Yang, Sheng002c7f72007-07-31 14:23:01 +03007034{
7035 struct vmcs_config vmcs_conf;
Sean Christopherson7caaa712018-12-03 13:53:01 -08007036 struct vmx_capability vmx_cap;
Yang, Sheng002c7f72007-07-31 14:23:01 +03007037
Sean Christophersonff10e222019-12-20 20:45:10 -08007038 if (!this_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
7039 !this_cpu_has(X86_FEATURE_VMX)) {
7040 pr_err("kvm: VMX is disabled on CPU %d\n", smp_processor_id());
7041 return -EIO;
7042 }
7043
Sean Christopherson7caaa712018-12-03 13:53:01 -08007044 if (setup_vmcs_config(&vmcs_conf, &vmx_cap) < 0)
Sean Christophersonf257d6d2019-04-19 22:18:17 -07007045 return -EIO;
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08007046 if (nested)
Vitaly Kuznetsova4443262020-02-20 18:22:04 +01007047 nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, vmx_cap.ept);
Yang, Sheng002c7f72007-07-31 14:23:01 +03007048 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
7049 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
7050 smp_processor_id());
Sean Christophersonf257d6d2019-04-19 22:18:17 -07007051 return -EIO;
Yang, Sheng002c7f72007-07-31 14:23:01 +03007052 }
Sean Christophersonf257d6d2019-04-19 22:18:17 -07007053 return 0;
Yang, Sheng002c7f72007-07-31 14:23:01 +03007054}
7055
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007056static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08007057{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08007058 u8 cache;
7059 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007060
Chia-I Wu222f06e2020-02-13 13:30:34 -08007061 /* We wanted to honor guest CD/MTRR/PAT, but doing so could result in
7062 * memory aliases with conflicting memory types and sometimes MCEs.
7063 * We have to be careful as to what are honored and when.
7064 *
7065 * For MMIO, guest CD/MTRR are ignored. The EPT memory type is set to
7066 * UC. The effective memory type is UC or WC depending on guest PAT.
7067 * This was historically the source of MCEs and we want to be
7068 * conservative.
7069 *
7070 * When there is no need to deal with noncoherent DMA (e.g., no VT-d
7071 * or VT-d has snoop control), guest CD/MTRR/PAT are all ignored. The
7072 * EPT memory type is set to WB. The effective memory type is forced
7073 * WB.
7074 *
7075 * Otherwise, we trust guest. Guest CD/MTRR/PAT are all honored. The
7076 * EPT memory type is used to emulate guest CD/MTRR.
Sheng Yang522c68c2009-04-27 20:35:43 +08007077 */
Chia-I Wu222f06e2020-02-13 13:30:34 -08007078
Paolo Bonzini606decd2015-10-01 13:12:47 +02007079 if (is_mmio) {
7080 cache = MTRR_TYPE_UNCACHABLE;
7081 goto exit;
7082 }
7083
7084 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08007085 ipat = VMX_EPT_IPAT_BIT;
7086 cache = MTRR_TYPE_WRBACK;
7087 goto exit;
7088 }
7089
7090 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
7091 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02007092 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08007093 cache = MTRR_TYPE_WRBACK;
7094 else
7095 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08007096 goto exit;
7097 }
7098
Xiao Guangrongff536042015-06-15 16:55:22 +08007099 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08007100
7101exit:
7102 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08007103}
7104
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007105static void vmcs_set_secondary_exec_control(struct vcpu_vmx *vmx)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08007106{
7107 /*
7108 * These bits in the secondary execution controls field
7109 * are dynamic, the others are mostly based on the hypervisor
7110 * architecture and the guest's CPUID. Do not touch the
7111 * dynamic bits.
7112 */
7113 u32 mask =
7114 SECONDARY_EXEC_SHADOW_VMCS |
7115 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Paolo Bonzini0367f202016-07-12 10:44:55 +02007116 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
7117 SECONDARY_EXEC_DESC;
Xiao Guangrongfeda8052015-09-09 14:05:55 +08007118
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007119 u32 new_ctl = vmx->secondary_exec_control;
7120 u32 cur_ctl = secondary_exec_controls_get(vmx);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08007121
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007122 secondary_exec_controls_set(vmx, (new_ctl & ~mask) | (cur_ctl & mask));
Xiao Guangrongfeda8052015-09-09 14:05:55 +08007123}
7124
David Matlack8322ebb2016-11-29 18:14:09 -08007125/*
7126 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
7127 * (indicating "allowed-1") if they are supported in the guest's CPUID.
7128 */
7129static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
7130{
7131 struct vcpu_vmx *vmx = to_vmx(vcpu);
7132 struct kvm_cpuid_entry2 *entry;
7133
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01007134 vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
7135 vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
David Matlack8322ebb2016-11-29 18:14:09 -08007136
7137#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
7138 if (entry && (entry->_reg & (_cpuid_mask))) \
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01007139 vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask); \
David Matlack8322ebb2016-11-29 18:14:09 -08007140} while (0)
7141
7142 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
Sean Christopherson87382002019-12-17 13:32:42 -08007143 cr4_fixed1_update(X86_CR4_VME, edx, feature_bit(VME));
7144 cr4_fixed1_update(X86_CR4_PVI, edx, feature_bit(VME));
7145 cr4_fixed1_update(X86_CR4_TSD, edx, feature_bit(TSC));
7146 cr4_fixed1_update(X86_CR4_DE, edx, feature_bit(DE));
7147 cr4_fixed1_update(X86_CR4_PSE, edx, feature_bit(PSE));
7148 cr4_fixed1_update(X86_CR4_PAE, edx, feature_bit(PAE));
7149 cr4_fixed1_update(X86_CR4_MCE, edx, feature_bit(MCE));
7150 cr4_fixed1_update(X86_CR4_PGE, edx, feature_bit(PGE));
7151 cr4_fixed1_update(X86_CR4_OSFXSR, edx, feature_bit(FXSR));
7152 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, feature_bit(XMM));
7153 cr4_fixed1_update(X86_CR4_VMXE, ecx, feature_bit(VMX));
7154 cr4_fixed1_update(X86_CR4_SMXE, ecx, feature_bit(SMX));
7155 cr4_fixed1_update(X86_CR4_PCIDE, ecx, feature_bit(PCID));
7156 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, feature_bit(XSAVE));
David Matlack8322ebb2016-11-29 18:14:09 -08007157
7158 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
Sean Christopherson87382002019-12-17 13:32:42 -08007159 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, feature_bit(FSGSBASE));
7160 cr4_fixed1_update(X86_CR4_SMEP, ebx, feature_bit(SMEP));
7161 cr4_fixed1_update(X86_CR4_SMAP, ebx, feature_bit(SMAP));
7162 cr4_fixed1_update(X86_CR4_PKE, ecx, feature_bit(PKU));
7163 cr4_fixed1_update(X86_CR4_UMIP, ecx, feature_bit(UMIP));
7164 cr4_fixed1_update(X86_CR4_LA57, ecx, feature_bit(LA57));
David Matlack8322ebb2016-11-29 18:14:09 -08007165
7166#undef cr4_fixed1_update
7167}
7168
Liran Alon5f76f6f2018-09-14 03:25:52 +03007169static void nested_vmx_entry_exit_ctls_update(struct kvm_vcpu *vcpu)
7170{
7171 struct vcpu_vmx *vmx = to_vmx(vcpu);
7172
7173 if (kvm_mpx_supported()) {
7174 bool mpx_enabled = guest_cpuid_has(vcpu, X86_FEATURE_MPX);
7175
7176 if (mpx_enabled) {
7177 vmx->nested.msrs.entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
7178 vmx->nested.msrs.exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
7179 } else {
7180 vmx->nested.msrs.entry_ctls_high &= ~VM_ENTRY_LOAD_BNDCFGS;
7181 vmx->nested.msrs.exit_ctls_high &= ~VM_EXIT_CLEAR_BNDCFGS;
7182 }
7183 }
7184}
7185
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007186static void update_intel_pt_cfg(struct kvm_vcpu *vcpu)
7187{
7188 struct vcpu_vmx *vmx = to_vmx(vcpu);
7189 struct kvm_cpuid_entry2 *best = NULL;
7190 int i;
7191
7192 for (i = 0; i < PT_CPUID_LEAVES; i++) {
7193 best = kvm_find_cpuid_entry(vcpu, 0x14, i);
7194 if (!best)
7195 return;
7196 vmx->pt_desc.caps[CPUID_EAX + i*PT_CPUID_REGS_NUM] = best->eax;
7197 vmx->pt_desc.caps[CPUID_EBX + i*PT_CPUID_REGS_NUM] = best->ebx;
7198 vmx->pt_desc.caps[CPUID_ECX + i*PT_CPUID_REGS_NUM] = best->ecx;
7199 vmx->pt_desc.caps[CPUID_EDX + i*PT_CPUID_REGS_NUM] = best->edx;
7200 }
7201
7202 /* Get the number of configurable Address Ranges for filtering */
7203 vmx->pt_desc.addr_range = intel_pt_validate_cap(vmx->pt_desc.caps,
7204 PT_CAP_num_address_ranges);
7205
7206 /* Initialize and clear the no dependency bits */
7207 vmx->pt_desc.ctl_bitmask = ~(RTIT_CTL_TRACEEN | RTIT_CTL_OS |
7208 RTIT_CTL_USR | RTIT_CTL_TSC_EN | RTIT_CTL_DISRETC);
7209
7210 /*
7211 * If CPUID.(EAX=14H,ECX=0):EBX[0]=1 CR3Filter can be set otherwise
7212 * will inject an #GP
7213 */
7214 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_cr3_filtering))
7215 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_CR3EN;
7216
7217 /*
7218 * If CPUID.(EAX=14H,ECX=0):EBX[1]=1 CYCEn, CycThresh and
7219 * PSBFreq can be set
7220 */
7221 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc))
7222 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_CYCLEACC |
7223 RTIT_CTL_CYC_THRESH | RTIT_CTL_PSB_FREQ);
7224
7225 /*
7226 * If CPUID.(EAX=14H,ECX=0):EBX[3]=1 MTCEn BranchEn and
7227 * MTCFreq can be set
7228 */
7229 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc))
7230 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_MTC_EN |
7231 RTIT_CTL_BRANCH_EN | RTIT_CTL_MTC_RANGE);
7232
7233 /* If CPUID.(EAX=14H,ECX=0):EBX[4]=1 FUPonPTW and PTWEn can be set */
7234 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_ptwrite))
7235 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_FUP_ON_PTW |
7236 RTIT_CTL_PTW_EN);
7237
7238 /* If CPUID.(EAX=14H,ECX=0):EBX[5]=1 PwrEvEn can be set */
7239 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_power_event_trace))
7240 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_PWR_EVT_EN;
7241
7242 /* If CPUID.(EAX=14H,ECX=0):ECX[0]=1 ToPA can be set */
7243 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_topa_output))
7244 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_TOPA;
7245
7246 /* If CPUID.(EAX=14H,ECX=0):ECX[3]=1 FabircEn can be set */
7247 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_output_subsys))
7248 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_FABRIC_EN;
7249
7250 /* unmask address range configure area */
7251 for (i = 0; i < vmx->pt_desc.addr_range; i++)
Gustavo A. R. Silvad14eff12018-12-26 14:40:59 -06007252 vmx->pt_desc.ctl_bitmask &= ~(0xfULL << (32 + i * 4));
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007253}
7254
Sheng Yang0e851882009-12-18 16:48:46 +08007255static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
7256{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007257 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007258
Aaron Lewis72041602019-10-21 16:30:20 -07007259 /* xsaves_enabled is recomputed in vmx_compute_secondary_exec_control(). */
7260 vcpu->arch.xsaves_enabled = false;
7261
Paolo Bonzini80154d72017-08-24 13:55:35 +02007262 if (cpu_has_secondary_exec_ctrls()) {
7263 vmx_compute_secondary_exec_control(vmx);
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007264 vmcs_set_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007265 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007266
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007267 if (nested_vmx_allowed(vcpu))
7268 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007269 FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
7270 FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX;
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007271 else
7272 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007273 ~(FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
7274 FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX);
David Matlack8322ebb2016-11-29 18:14:09 -08007275
Liran Alon5f76f6f2018-09-14 03:25:52 +03007276 if (nested_vmx_allowed(vcpu)) {
David Matlack8322ebb2016-11-29 18:14:09 -08007277 nested_vmx_cr_fixed1_bits_update(vcpu);
Liran Alon5f76f6f2018-09-14 03:25:52 +03007278 nested_vmx_entry_exit_ctls_update(vcpu);
7279 }
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007280
7281 if (boot_cpu_has(X86_FEATURE_INTEL_PT) &&
7282 guest_cpuid_has(vcpu, X86_FEATURE_INTEL_PT))
7283 update_intel_pt_cfg(vcpu);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05007284
7285 if (boot_cpu_has(X86_FEATURE_RTM)) {
7286 struct shared_msr_entry *msr;
7287 msr = find_msr_entry(vmx, MSR_IA32_TSX_CTRL);
7288 if (msr) {
7289 bool enabled = guest_cpuid_has(vcpu, X86_FEATURE_RTM);
7290 vmx_set_guest_msr(vmx, msr, enabled ? 0 : TSX_CTRL_RTM_DISABLE);
7291 }
7292 }
Sheng Yang0e851882009-12-18 16:48:46 +08007293}
7294
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007295static __init void vmx_set_cpu_caps(void)
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007296{
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007297 kvm_set_cpu_caps();
7298
7299 /* CPUID 0x1 */
7300 if (nested)
7301 kvm_cpu_cap_set(X86_FEATURE_VMX);
7302
7303 /* CPUID 0x7 */
Sean Christopherson8721f5b2020-03-02 15:56:45 -08007304 if (kvm_mpx_supported())
7305 kvm_cpu_cap_check_and_set(X86_FEATURE_MPX);
7306 if (cpu_has_vmx_invpcid())
7307 kvm_cpu_cap_check_and_set(X86_FEATURE_INVPCID);
7308 if (vmx_pt_mode_is_host_guest())
7309 kvm_cpu_cap_check_and_set(X86_FEATURE_INTEL_PT);
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007310
Sean Christopherson90d2f602020-03-02 15:56:47 -08007311 if (vmx_umip_emulated())
7312 kvm_cpu_cap_set(X86_FEATURE_UMIP);
7313
Sean Christophersonb3d895d52020-03-02 15:56:44 -08007314 /* CPUID 0xD.1 */
Paolo Bonzini408e9a32020-03-05 16:11:56 +01007315 supported_xss = 0;
Sean Christophersonb3d895d52020-03-02 15:56:44 -08007316 if (!vmx_xsaves_supported())
7317 kvm_cpu_cap_clear(X86_FEATURE_XSAVES);
7318
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007319 /* CPUID 0x80000001 */
7320 if (!cpu_has_vmx_rdtscp())
7321 kvm_cpu_cap_clear(X86_FEATURE_RDTSCP);
Maxim Levitsky0abcc8f2020-05-23 19:14:54 +03007322
7323 if (vmx_waitpkg_supported())
7324 kvm_cpu_cap_check_and_set(X86_FEATURE_WAITPKG);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007325}
7326
Sean Christophersond264ee02018-08-27 15:21:12 -07007327static void vmx_request_immediate_exit(struct kvm_vcpu *vcpu)
7328{
7329 to_vmx(vcpu)->req_immediate_exit = true;
7330}
7331
Oliver Upton35a57132020-02-04 15:26:31 -08007332static int vmx_check_intercept_io(struct kvm_vcpu *vcpu,
7333 struct x86_instruction_info *info)
7334{
7335 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7336 unsigned short port;
7337 bool intercept;
7338 int size;
7339
7340 if (info->intercept == x86_intercept_in ||
7341 info->intercept == x86_intercept_ins) {
7342 port = info->src_val;
7343 size = info->dst_bytes;
7344 } else {
7345 port = info->dst_val;
7346 size = info->src_bytes;
7347 }
7348
7349 /*
7350 * If the 'use IO bitmaps' VM-execution control is 0, IO instruction
7351 * VM-exits depend on the 'unconditional IO exiting' VM-execution
7352 * control.
7353 *
7354 * Otherwise, IO instruction VM-exits are controlled by the IO bitmaps.
7355 */
7356 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
7357 intercept = nested_cpu_has(vmcs12,
7358 CPU_BASED_UNCOND_IO_EXITING);
7359 else
7360 intercept = nested_vmx_check_io_bitmaps(vcpu, port, size);
7361
Oliver Upton86f7e902020-02-29 11:30:14 -08007362 /* FIXME: produce nested vmexit and return X86EMUL_INTERCEPTED. */
Oliver Upton35a57132020-02-04 15:26:31 -08007363 return intercept ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE;
7364}
7365
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007366static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7367 struct x86_instruction_info *info,
Sean Christopherson21f1b8f2020-02-18 15:29:42 -08007368 enum x86_intercept_stage stage,
7369 struct x86_exception *exception)
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007370{
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007371 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007372
Oliver Upton35a57132020-02-04 15:26:31 -08007373 switch (info->intercept) {
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007374 /*
7375 * RDPID causes #UD if disabled through secondary execution controls.
7376 * Because it is marked as EmulateOnUD, we need to intercept it here.
7377 */
Oliver Upton35a57132020-02-04 15:26:31 -08007378 case x86_intercept_rdtscp:
7379 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDTSCP)) {
Sean Christopherson21f1b8f2020-02-18 15:29:42 -08007380 exception->vector = UD_VECTOR;
7381 exception->error_code_valid = false;
Oliver Upton35a57132020-02-04 15:26:31 -08007382 return X86EMUL_PROPAGATE_FAULT;
7383 }
7384 break;
7385
7386 case x86_intercept_in:
7387 case x86_intercept_ins:
7388 case x86_intercept_out:
7389 case x86_intercept_outs:
7390 return vmx_check_intercept_io(vcpu, info);
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007391
Oliver Upton86f7e902020-02-29 11:30:14 -08007392 case x86_intercept_lgdt:
7393 case x86_intercept_lidt:
7394 case x86_intercept_lldt:
7395 case x86_intercept_ltr:
7396 case x86_intercept_sgdt:
7397 case x86_intercept_sidt:
7398 case x86_intercept_sldt:
7399 case x86_intercept_str:
7400 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC))
7401 return X86EMUL_CONTINUE;
7402
7403 /* FIXME: produce nested vmexit and return X86EMUL_INTERCEPTED. */
7404 break;
7405
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007406 /* TODO: check more intercepts... */
Oliver Upton35a57132020-02-04 15:26:31 -08007407 default:
7408 break;
7409 }
7410
Paolo Bonzini07721fe2020-02-04 15:26:29 -08007411 return X86EMUL_UNHANDLEABLE;
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007412}
7413
Yunhong Jiang64672c92016-06-13 14:19:59 -07007414#ifdef CONFIG_X86_64
7415/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
7416static inline int u64_shl_div_u64(u64 a, unsigned int shift,
7417 u64 divisor, u64 *result)
7418{
7419 u64 low = a << shift, high = a >> (64 - shift);
7420
7421 /* To avoid the overflow on divq */
7422 if (high >= divisor)
7423 return 1;
7424
7425 /* Low hold the result, high hold rem which is discarded */
7426 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
7427 "rm" (divisor), "0" (low), "1" (high));
7428 *result = low;
7429
7430 return 0;
7431}
7432
Sean Christophersonf9927982019-04-16 13:32:46 -07007433static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc,
7434 bool *expired)
Yunhong Jiang64672c92016-06-13 14:19:59 -07007435{
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007436 struct vcpu_vmx *vmx;
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007437 u64 tscl, guest_tscl, delta_tsc, lapic_timer_advance_cycles;
Sean Christopherson39497d72019-04-17 10:15:32 -07007438 struct kvm_timer *ktimer = &vcpu->arch.apic->lapic_timer;
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007439
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007440 vmx = to_vmx(vcpu);
7441 tscl = rdtsc();
7442 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
7443 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Sean Christopherson39497d72019-04-17 10:15:32 -07007444 lapic_timer_advance_cycles = nsec_to_cycles(vcpu,
7445 ktimer->timer_advance_ns);
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007446
7447 if (delta_tsc > lapic_timer_advance_cycles)
7448 delta_tsc -= lapic_timer_advance_cycles;
7449 else
7450 delta_tsc = 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007451
7452 /* Convert to host delta tsc if tsc scaling is enabled */
7453 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
Sean Christopherson0967fa12019-04-16 13:32:48 -07007454 delta_tsc && u64_shl_div_u64(delta_tsc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007455 kvm_tsc_scaling_ratio_frac_bits,
Sean Christopherson0967fa12019-04-16 13:32:48 -07007456 vcpu->arch.tsc_scaling_ratio, &delta_tsc))
Yunhong Jiang64672c92016-06-13 14:19:59 -07007457 return -ERANGE;
7458
7459 /*
7460 * If the delta tsc can't fit in the 32 bit after the multi shift,
7461 * we can't use the preemption timer.
7462 * It's possible that it fits on later vmentries, but checking
7463 * on every vmentry is costly so we just use an hrtimer.
7464 */
7465 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
7466 return -ERANGE;
7467
7468 vmx->hv_deadline_tsc = tscl + delta_tsc;
Sean Christophersonf9927982019-04-16 13:32:46 -07007469 *expired = !delta_tsc;
7470 return 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007471}
7472
7473static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
7474{
Sean Christophersonf459a702018-08-27 15:21:11 -07007475 to_vmx(vcpu)->hv_deadline_tsc = -1;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007476}
7477#endif
7478
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007479static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007480{
Wanpeng Lib31c1142018-03-12 04:53:04 -07007481 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007482 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007483}
7484
Kai Huang843e4332015-01-28 10:54:28 +08007485static void vmx_slot_enable_log_dirty(struct kvm *kvm,
7486 struct kvm_memory_slot *slot)
7487{
Jay Zhou3c9bd402020-02-27 09:32:27 +08007488 if (!kvm_dirty_log_manual_protect_and_init_set(kvm))
7489 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
Kai Huang843e4332015-01-28 10:54:28 +08007490 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
7491}
7492
7493static void vmx_slot_disable_log_dirty(struct kvm *kvm,
7494 struct kvm_memory_slot *slot)
7495{
7496 kvm_mmu_slot_set_dirty(kvm, slot);
7497}
7498
7499static void vmx_flush_log_dirty(struct kvm *kvm)
7500{
7501 kvm_flush_pml_buffers(kvm);
7502}
7503
Bandan Dasc5f983f2017-05-05 15:25:14 -04007504static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
7505{
7506 struct vmcs12 *vmcs12;
7507 struct vcpu_vmx *vmx = to_vmx(vcpu);
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007508 gpa_t gpa, dst;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007509
7510 if (is_guest_mode(vcpu)) {
7511 WARN_ON_ONCE(vmx->nested.pml_full);
7512
7513 /*
7514 * Check if PML is enabled for the nested guest.
7515 * Whether eptp bit 6 is set is already checked
7516 * as part of A/D emulation.
7517 */
7518 vmcs12 = get_vmcs12(vcpu);
7519 if (!nested_cpu_has_pml(vmcs12))
7520 return 0;
7521
Dan Carpenter47698862017-05-10 22:43:17 +03007522 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -04007523 vmx->nested.pml_full = true;
7524 return 1;
7525 }
7526
7527 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007528 dst = vmcs12->pml_address + sizeof(u64) * vmcs12->guest_pml_index;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007529
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007530 if (kvm_write_guest_page(vcpu->kvm, gpa_to_gfn(dst), &gpa,
7531 offset_in_page(dst), sizeof(gpa)))
Bandan Dasc5f983f2017-05-05 15:25:14 -04007532 return 0;
7533
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007534 vmcs12->guest_pml_index--;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007535 }
7536
7537 return 0;
7538}
7539
Kai Huang843e4332015-01-28 10:54:28 +08007540static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
7541 struct kvm_memory_slot *memslot,
7542 gfn_t offset, unsigned long mask)
7543{
7544 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
7545}
7546
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007547static void __pi_post_block(struct kvm_vcpu *vcpu)
7548{
7549 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7550 struct pi_desc old, new;
7551 unsigned int dest;
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007552
7553 do {
7554 old.control = new.control = pi_desc->control;
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007555 WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
7556 "Wakeup handler not enabled while the VCPU is blocked\n");
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007557
7558 dest = cpu_physical_id(vcpu->cpu);
7559
7560 if (x2apic_enabled())
7561 new.ndst = dest;
7562 else
7563 new.ndst = (dest << 8) & 0xFF00;
7564
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007565 /* set 'NV' to 'notification vector' */
7566 new.nv = POSTED_INTR_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007567 } while (cmpxchg64(&pi_desc->control, old.control,
7568 new.control) != old.control);
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007569
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007570 if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
7571 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007572 list_del(&vcpu->blocked_vcpu_list);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007573 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007574 vcpu->pre_pcpu = -1;
7575 }
7576}
7577
Feng Wuefc64402015-09-18 22:29:51 +08007578/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08007579 * This routine does the following things for vCPU which is going
7580 * to be blocked if VT-d PI is enabled.
7581 * - Store the vCPU to the wakeup list, so when interrupts happen
7582 * we can find the right vCPU to wake up.
7583 * - Change the Posted-interrupt descriptor as below:
7584 * 'NDST' <-- vcpu->pre_pcpu
7585 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
7586 * - If 'ON' is set during this process, which means at least one
7587 * interrupt is posted for this vCPU, we cannot block it, in
7588 * this case, return 1, otherwise, return 0.
7589 *
7590 */
Yunhong Jiangbc225122016-06-13 14:19:58 -07007591static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007592{
Feng Wubf9f6ac2015-09-18 22:29:55 +08007593 unsigned int dest;
7594 struct pi_desc old, new;
7595 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7596
7597 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007598 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7599 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +08007600 return 0;
7601
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007602 WARN_ON(irqs_disabled());
7603 local_irq_disable();
7604 if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
7605 vcpu->pre_pcpu = vcpu->cpu;
7606 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7607 list_add_tail(&vcpu->blocked_vcpu_list,
7608 &per_cpu(blocked_vcpu_on_cpu,
7609 vcpu->pre_pcpu));
7610 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7611 }
Feng Wubf9f6ac2015-09-18 22:29:55 +08007612
7613 do {
7614 old.control = new.control = pi_desc->control;
7615
Feng Wubf9f6ac2015-09-18 22:29:55 +08007616 WARN((pi_desc->sn == 1),
7617 "Warning: SN field of posted-interrupts "
7618 "is set before blocking\n");
7619
7620 /*
7621 * Since vCPU can be preempted during this process,
7622 * vcpu->cpu could be different with pre_pcpu, we
7623 * need to set pre_pcpu as the destination of wakeup
7624 * notification event, then we can find the right vCPU
7625 * to wakeup in wakeup handler if interrupts happen
7626 * when the vCPU is in blocked state.
7627 */
7628 dest = cpu_physical_id(vcpu->pre_pcpu);
7629
7630 if (x2apic_enabled())
7631 new.ndst = dest;
7632 else
7633 new.ndst = (dest << 8) & 0xFF00;
7634
7635 /* set 'NV' to 'wakeup vector' */
7636 new.nv = POSTED_INTR_WAKEUP_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007637 } while (cmpxchg64(&pi_desc->control, old.control,
7638 new.control) != old.control);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007639
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007640 /* We should not block the vCPU if an interrupt is posted for it. */
7641 if (pi_test_on(pi_desc) == 1)
7642 __pi_post_block(vcpu);
7643
7644 local_irq_enable();
7645 return (vcpu->pre_pcpu == -1);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007646}
7647
Yunhong Jiangbc225122016-06-13 14:19:58 -07007648static int vmx_pre_block(struct kvm_vcpu *vcpu)
7649{
7650 if (pi_pre_block(vcpu))
7651 return 1;
7652
Yunhong Jiang64672c92016-06-13 14:19:59 -07007653 if (kvm_lapic_hv_timer_in_use(vcpu))
7654 kvm_lapic_switch_to_sw_timer(vcpu);
7655
Yunhong Jiangbc225122016-06-13 14:19:58 -07007656 return 0;
7657}
7658
7659static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007660{
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007661 if (vcpu->pre_pcpu == -1)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007662 return;
7663
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007664 WARN_ON(irqs_disabled());
7665 local_irq_disable();
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007666 __pi_post_block(vcpu);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007667 local_irq_enable();
Feng Wubf9f6ac2015-09-18 22:29:55 +08007668}
7669
Yunhong Jiangbc225122016-06-13 14:19:58 -07007670static void vmx_post_block(struct kvm_vcpu *vcpu)
7671{
Sean Christophersonafaf0b22020-03-21 13:26:00 -07007672 if (kvm_x86_ops.set_hv_timer)
Yunhong Jiang64672c92016-06-13 14:19:59 -07007673 kvm_lapic_switch_to_hv_timer(vcpu);
7674
Yunhong Jiangbc225122016-06-13 14:19:58 -07007675 pi_post_block(vcpu);
7676}
7677
Feng Wubf9f6ac2015-09-18 22:29:55 +08007678/*
Feng Wuefc64402015-09-18 22:29:51 +08007679 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
7680 *
7681 * @kvm: kvm
7682 * @host_irq: host irq of the interrupt
7683 * @guest_irq: gsi of the interrupt
7684 * @set: set or unset PI
7685 * returns 0 on success, < 0 on failure
7686 */
7687static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
7688 uint32_t guest_irq, bool set)
7689{
7690 struct kvm_kernel_irq_routing_entry *e;
7691 struct kvm_irq_routing_table *irq_rt;
7692 struct kvm_lapic_irq irq;
7693 struct kvm_vcpu *vcpu;
7694 struct vcpu_data vcpu_info;
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007695 int idx, ret = 0;
Feng Wuefc64402015-09-18 22:29:51 +08007696
7697 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007698 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7699 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +08007700 return 0;
7701
7702 idx = srcu_read_lock(&kvm->irq_srcu);
7703 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007704 if (guest_irq >= irq_rt->nr_rt_entries ||
7705 hlist_empty(&irq_rt->map[guest_irq])) {
7706 pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
7707 guest_irq, irq_rt->nr_rt_entries);
7708 goto out;
7709 }
Feng Wuefc64402015-09-18 22:29:51 +08007710
7711 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
7712 if (e->type != KVM_IRQ_ROUTING_MSI)
7713 continue;
7714 /*
7715 * VT-d PI cannot support posting multicast/broadcast
7716 * interrupts to a vCPU, we still use interrupt remapping
7717 * for these kind of interrupts.
7718 *
7719 * For lowest-priority interrupts, we only support
7720 * those with single CPU as the destination, e.g. user
7721 * configures the interrupts via /proc/irq or uses
7722 * irqbalance to make the interrupts single-CPU.
7723 *
7724 * We will support full lowest-priority interrupt later.
Alexander Graffdcf7562019-09-05 14:58:18 +02007725 *
7726 * In addition, we can only inject generic interrupts using
7727 * the PI mechanism, refuse to route others through it.
Feng Wuefc64402015-09-18 22:29:51 +08007728 */
7729
Radim Krčmář371313132016-07-12 22:09:27 +02007730 kvm_set_msi_irq(kvm, e, &irq);
Alexander Graffdcf7562019-09-05 14:58:18 +02007731 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu) ||
7732 !kvm_irq_is_postable(&irq)) {
Feng Wu23a1c252016-01-25 16:53:32 +08007733 /*
7734 * Make sure the IRTE is in remapped mode if
7735 * we don't handle it in posted mode.
7736 */
7737 ret = irq_set_vcpu_affinity(host_irq, NULL);
7738 if (ret < 0) {
7739 printk(KERN_INFO
7740 "failed to back to remapped mode, irq: %u\n",
7741 host_irq);
7742 goto out;
7743 }
7744
Feng Wuefc64402015-09-18 22:29:51 +08007745 continue;
Feng Wu23a1c252016-01-25 16:53:32 +08007746 }
Feng Wuefc64402015-09-18 22:29:51 +08007747
7748 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
7749 vcpu_info.vector = irq.vector;
7750
hu huajun2698d822018-04-11 15:16:40 +08007751 trace_kvm_pi_irte_update(host_irq, vcpu->vcpu_id, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +08007752 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
7753
7754 if (set)
7755 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
Haozhong Zhangdc91f2e2017-09-18 09:56:49 +08007756 else
Feng Wuefc64402015-09-18 22:29:51 +08007757 ret = irq_set_vcpu_affinity(host_irq, NULL);
Feng Wuefc64402015-09-18 22:29:51 +08007758
7759 if (ret < 0) {
7760 printk(KERN_INFO "%s: failed to update PI IRTE\n",
7761 __func__);
7762 goto out;
7763 }
7764 }
7765
7766 ret = 0;
7767out:
7768 srcu_read_unlock(&kvm->irq_srcu, idx);
7769 return ret;
7770}
7771
Ashok Rajc45dcc72016-06-22 14:59:56 +08007772static void vmx_setup_mce(struct kvm_vcpu *vcpu)
7773{
7774 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
7775 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007776 FEAT_CTL_LMCE_ENABLED;
Ashok Rajc45dcc72016-06-22 14:59:56 +08007777 else
7778 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007779 ~FEAT_CTL_LMCE_ENABLED;
Ashok Rajc45dcc72016-06-22 14:59:56 +08007780}
7781
Paolo Bonzinic9d40912020-05-22 11:21:49 -04007782static int vmx_smi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
Ladi Prosek72d7b372017-10-11 16:54:41 +02007783{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007784 /* we need a nested vmexit to enter SMM, postpone if run is pending */
7785 if (to_vmx(vcpu)->nested.nested_run_pending)
Paolo Bonzinic9d40912020-05-22 11:21:49 -04007786 return -EBUSY;
Paolo Bonzinia9fa7cb2020-04-23 11:02:36 -04007787 return !is_smm(vcpu);
Ladi Prosek72d7b372017-10-11 16:54:41 +02007788}
7789
Ladi Prosek0234bf82017-10-11 16:54:40 +02007790static int vmx_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
7791{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007792 struct vcpu_vmx *vmx = to_vmx(vcpu);
7793
7794 vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
7795 if (vmx->nested.smm.guest_mode)
7796 nested_vmx_vmexit(vcpu, -1, 0, 0);
7797
7798 vmx->nested.smm.vmxon = vmx->nested.vmxon;
7799 vmx->nested.vmxon = false;
Wanpeng Licaa057a2018-03-12 04:53:03 -07007800 vmx_clear_hlt(vcpu);
Ladi Prosek0234bf82017-10-11 16:54:40 +02007801 return 0;
7802}
7803
Sean Christophersoned193212019-04-02 08:03:09 -07007804static int vmx_pre_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
Ladi Prosek0234bf82017-10-11 16:54:40 +02007805{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007806 struct vcpu_vmx *vmx = to_vmx(vcpu);
7807 int ret;
7808
7809 if (vmx->nested.smm.vmxon) {
7810 vmx->nested.vmxon = true;
7811 vmx->nested.smm.vmxon = false;
7812 }
7813
7814 if (vmx->nested.smm.guest_mode) {
Sean Christophersona633e412018-09-26 09:23:47 -07007815 ret = nested_vmx_enter_non_root_mode(vcpu, false);
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007816 if (ret)
7817 return ret;
7818
7819 vmx->nested.smm.guest_mode = false;
7820 }
Ladi Prosek0234bf82017-10-11 16:54:40 +02007821 return 0;
7822}
7823
Paolo Bonzinic9d40912020-05-22 11:21:49 -04007824static void enable_smi_window(struct kvm_vcpu *vcpu)
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007825{
Paolo Bonzinic9d40912020-05-22 11:21:49 -04007826 /* RSM will cause a vmexit anyway. */
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007827}
7828
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007829static bool vmx_need_emulation_on_page_fault(struct kvm_vcpu *vcpu)
7830{
Yi Wang9481b7f2019-07-15 12:35:17 +08007831 return false;
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007832}
7833
Liran Alon4b9852f2019-08-26 13:24:49 +03007834static bool vmx_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
7835{
7836 return to_vmx(vcpu)->nested.vmxon;
7837}
7838
Jim Mattson93dff2f2020-05-08 13:36:43 -07007839static void vmx_migrate_timers(struct kvm_vcpu *vcpu)
7840{
7841 if (is_guest_mode(vcpu)) {
7842 struct hrtimer *timer = &to_vmx(vcpu)->nested.preemption_timer;
7843
7844 if (hrtimer_try_to_cancel(timer) == 1)
7845 hrtimer_start_expires(timer, HRTIMER_MODE_ABS_PINNED);
7846 }
7847}
7848
Sean Christopherson6e4fd062020-03-21 13:26:01 -07007849static void hardware_unsetup(void)
Sean Christophersona3203382018-12-03 13:53:11 -08007850{
7851 if (nested)
7852 nested_vmx_hardware_unsetup();
7853
7854 free_kvm_area();
7855}
7856
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007857static bool vmx_check_apicv_inhibit_reasons(ulong bit)
7858{
Suravee Suthikulpanitf4fdc0a2019-11-14 14:15:13 -06007859 ulong supported = BIT(APICV_INHIBIT_REASON_DISABLE) |
7860 BIT(APICV_INHIBIT_REASON_HYPERV);
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007861
7862 return supported & BIT(bit);
7863}
7864
Sean Christophersone286ac02020-03-21 13:26:02 -07007865static struct kvm_x86_ops vmx_x86_ops __initdata = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007866 .hardware_unsetup = hardware_unsetup,
Sean Christopherson484014f2020-03-21 13:25:57 -07007867
Avi Kivity6aa8b732006-12-10 02:21:36 -08007868 .hardware_enable = hardware_enable,
7869 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007870 .cpu_has_accelerated_tpr = report_flexpriority,
Tom Lendackybc226f02018-05-10 22:06:39 +02007871 .has_emulated_msr = vmx_has_emulated_msr,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007872
Sean Christopherson484014f2020-03-21 13:25:57 -07007873 .vm_size = sizeof(struct kvm_vmx),
Wanpeng Lib31c1142018-03-12 04:53:04 -07007874 .vm_init = vmx_vm_init,
7875
Avi Kivity6aa8b732006-12-10 02:21:36 -08007876 .vcpu_create = vmx_create_vcpu,
7877 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007878 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007879
Sean Christopherson6d6095b2018-07-23 12:32:44 -07007880 .prepare_guest_switch = vmx_prepare_switch_to_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007881 .vcpu_load = vmx_vcpu_load,
7882 .vcpu_put = vmx_vcpu_put,
7883
Paolo Bonzinia96036b2015-11-10 11:55:36 +01007884 .update_bp_intercept = update_exception_bitmap,
Tom Lendacky801e4592018-02-21 13:39:51 -06007885 .get_msr_feature = vmx_get_msr_feature,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007886 .get_msr = vmx_get_msr,
7887 .set_msr = vmx_set_msr,
7888 .get_segment_base = vmx_get_segment_base,
7889 .get_segment = vmx_get_segment,
7890 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007891 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007892 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
7893 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007894 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007895 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007896 .get_idt = vmx_get_idt,
7897 .set_idt = vmx_set_idt,
7898 .get_gdt = vmx_get_gdt,
7899 .set_gdt = vmx_set_gdt,
Gleb Natapov020df072010-04-13 10:05:23 +03007900 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007901 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007902 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007903 .get_rflags = vmx_get_rflags,
7904 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08007905
Sean Christopherson77809382020-03-20 14:28:18 -07007906 .tlb_flush_all = vmx_flush_tlb_all,
Sean Christophersoneeeb4f62020-03-20 14:28:20 -07007907 .tlb_flush_current = vmx_flush_tlb_current,
Junaid Shahidfaff8752018-06-29 13:10:05 -07007908 .tlb_flush_gva = vmx_flush_tlb_gva,
Sean Christophersone64419d2020-03-20 14:28:10 -07007909 .tlb_flush_guest = vmx_flush_tlb_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007910
Avi Kivity6aa8b732006-12-10 02:21:36 -08007911 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007912 .handle_exit = vmx_handle_exit,
Oliver Upton5ef8acb2020-02-07 02:36:07 -08007913 .skip_emulated_instruction = vmx_skip_emulated_instruction,
7914 .update_emulated_instruction = vmx_update_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007915 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7916 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007917 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007918 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007919 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007920 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007921 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007922 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007923 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007924 .get_nmi_mask = vmx_get_nmi_mask,
7925 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007926 .enable_nmi_window = enable_nmi_window,
7927 .enable_irq_window = enable_irq_window,
7928 .update_cr8_intercept = update_cr8_intercept,
Jim Mattson8d860bb2018-05-09 16:56:05 -04007929 .set_virtual_apic_mode = vmx_set_virtual_apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +08007930 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +03007931 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007932 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +01007933 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007934 .check_apicv_inhibit_reasons = vmx_check_apicv_inhibit_reasons,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007935 .hwapic_irr_update = vmx_hwapic_irr_update,
7936 .hwapic_isr_update = vmx_hwapic_isr_update,
Liran Alone6c67d82018-09-04 10:56:52 +03007937 .guest_apic_has_interrupt = vmx_guest_apic_has_interrupt,
Yang Zhanga20ed542013-04-11 19:25:15 +08007938 .sync_pir_to_irr = vmx_sync_pir_to_irr,
7939 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Wanpeng Li17e433b2019-08-05 10:03:19 +08007940 .dy_apicv_has_pending_interrupt = vmx_dy_apicv_has_pending_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007941
Izik Eiduscbc94022007-10-25 00:29:55 +02007942 .set_tss_addr = vmx_set_tss_addr,
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07007943 .set_identity_map_addr = vmx_set_identity_map_addr,
Sean Christopherson0047fca2020-05-01 21:32:33 -07007944 .get_tdp_level = vmx_get_tdp_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007945 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007946
Avi Kivity586f9602010-11-18 13:09:54 +02007947 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007948
Sheng Yang0e851882009-12-18 16:48:46 +08007949 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007950
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007951 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007952
Leonid Shatz326e7422018-11-06 12:14:25 +02007953 .write_l1_tsc_offset = vmx_write_l1_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007954
Sean Christopherson484014f2020-03-21 13:25:57 -07007955 .load_mmu_pgd = vmx_load_mmu_pgd,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007956
7957 .check_intercept = vmx_check_intercept,
Sean Christopherson95b5a482019-04-19 22:50:59 -07007958 .handle_exit_irqoff = vmx_handle_exit_irqoff,
Jan Kiszkab6b8a142014-03-07 20:03:12 +01007959
Sean Christophersond264ee02018-08-27 15:21:12 -07007960 .request_immediate_exit = vmx_request_immediate_exit,
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007961
7962 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +08007963
7964 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
7965 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
7966 .flush_log_dirty = vmx_flush_log_dirty,
7967 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -04007968 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +02007969
Feng Wubf9f6ac2015-09-18 22:29:55 +08007970 .pre_block = vmx_pre_block,
7971 .post_block = vmx_post_block,
7972
Wei Huang25462f72015-06-19 15:45:05 +02007973 .pmu_ops = &intel_pmu_ops,
Paolo Bonzini33b22172020-04-17 10:24:18 -04007974 .nested_ops = &vmx_nested_ops,
Feng Wuefc64402015-09-18 22:29:51 +08007975
7976 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007977
7978#ifdef CONFIG_X86_64
7979 .set_hv_timer = vmx_set_hv_timer,
7980 .cancel_hv_timer = vmx_cancel_hv_timer,
7981#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +08007982
7983 .setup_mce = vmx_setup_mce,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007984
Ladi Prosek72d7b372017-10-11 16:54:41 +02007985 .smi_allowed = vmx_smi_allowed,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007986 .pre_enter_smm = vmx_pre_enter_smm,
7987 .pre_leave_smm = vmx_pre_leave_smm,
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007988 .enable_smi_window = enable_smi_window,
Vitaly Kuznetsov57b119d2018-10-16 18:50:01 +02007989
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007990 .need_emulation_on_page_fault = vmx_need_emulation_on_page_fault,
Liran Alon4b9852f2019-08-26 13:24:49 +03007991 .apic_init_signal_blocked = vmx_apic_init_signal_blocked,
Jim Mattson93dff2f2020-05-08 13:36:43 -07007992 .migrate_timers = vmx_migrate_timers,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007993};
7994
Avi Kivity6aa8b732006-12-10 02:21:36 -08007995static __init int hardware_setup(void)
7996{
7997 unsigned long host_bndcfgs;
7998 struct desc_ptr dt;
Sean Christopherson703c3352020-03-02 15:57:03 -08007999 int r, i, ept_lpage_level;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008000
Avi Kivity6aa8b732006-12-10 02:21:36 -08008001 store_idt(&dt);
8002 host_idt_base = dt.address;
8003
8004 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
8005 kvm_define_shared_msr(i, vmx_msr_index[i]);
8006
8007 if (setup_vmcs_config(&vmcs_config, &vmx_capability) < 0)
8008 return -EIO;
8009
8010 if (boot_cpu_has(X86_FEATURE_NX))
8011 kvm_enable_efer_bits(EFER_NX);
8012
8013 if (boot_cpu_has(X86_FEATURE_MPX)) {
8014 rdmsrl(MSR_IA32_BNDCFGS, host_bndcfgs);
8015 WARN_ONCE(host_bndcfgs, "KVM: BNDCFGS in host will be lost");
8016 }
8017
Sean Christopherson7f5581f2020-03-02 15:56:24 -08008018 if (!cpu_has_vmx_mpx())
Sean Christophersoncfc48182020-03-02 15:56:23 -08008019 supported_xcr0 &= ~(XFEATURE_MASK_BNDREGS |
8020 XFEATURE_MASK_BNDCSR);
8021
Avi Kivity6aa8b732006-12-10 02:21:36 -08008022 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
8023 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
8024 enable_vpid = 0;
8025
8026 if (!cpu_has_vmx_ept() ||
8027 !cpu_has_vmx_ept_4levels() ||
8028 !cpu_has_vmx_ept_mt_wb() ||
8029 !cpu_has_vmx_invept_global())
8030 enable_ept = 0;
8031
8032 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
8033 enable_ept_ad_bits = 0;
8034
8035 if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
Avi Kivity873a7c42006-12-13 00:34:14 -08008036 enable_unrestricted_guest = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008037
8038 if (!cpu_has_vmx_flexpriority())
8039 flexpriority_enabled = 0;
8040
8041 if (!cpu_has_virtual_nmis())
8042 enable_vnmi = 0;
8043
8044 /*
8045 * set_apic_access_page_addr() is used to reload apic access
8046 * page upon invalidation. No need to do anything if not
8047 * using the APIC_ACCESS_ADDR VMCS field.
8048 */
8049 if (!flexpriority_enabled)
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07008050 vmx_x86_ops.set_apic_access_page_addr = NULL;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008051
8052 if (!cpu_has_vmx_tpr_shadow())
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07008053 vmx_x86_ops.update_cr8_intercept = NULL;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008054
Avi Kivity6aa8b732006-12-10 02:21:36 -08008055#if IS_ENABLED(CONFIG_HYPERV)
8056 if (ms_hyperv.nested_features & HV_X64_NESTED_GUEST_MAPPING_FLUSH
8057 && enable_ept) {
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07008058 vmx_x86_ops.tlb_remote_flush = hv_remote_flush_tlb;
8059 vmx_x86_ops.tlb_remote_flush_with_range =
Avi Kivity6aa8b732006-12-10 02:21:36 -08008060 hv_remote_flush_tlb_with_range;
8061 }
8062#endif
8063
8064 if (!cpu_has_vmx_ple()) {
8065 ple_gap = 0;
8066 ple_window = 0;
8067 ple_window_grow = 0;
8068 ple_window_max = 0;
8069 ple_window_shrink = 0;
8070 }
8071
8072 if (!cpu_has_vmx_apicv()) {
8073 enable_apicv = 0;
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07008074 vmx_x86_ops.sync_pir_to_irr = NULL;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008075 }
8076
8077 if (cpu_has_vmx_tsc_scaling()) {
8078 kvm_has_tsc_control = true;
8079 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
8080 kvm_tsc_scaling_ratio_frac_bits = 48;
8081 }
8082
8083 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
8084
8085 if (enable_ept)
8086 vmx_enable_tdp();
Sean Christopherson703c3352020-03-02 15:57:03 -08008087
8088 if (!enable_ept)
8089 ept_lpage_level = 0;
8090 else if (cpu_has_vmx_ept_1g_page())
Sean Christopherson3bae0452020-04-27 17:54:22 -07008091 ept_lpage_level = PG_LEVEL_1G;
Sean Christopherson703c3352020-03-02 15:57:03 -08008092 else if (cpu_has_vmx_ept_2m_page())
Sean Christopherson3bae0452020-04-27 17:54:22 -07008093 ept_lpage_level = PG_LEVEL_2M;
Sean Christopherson703c3352020-03-02 15:57:03 -08008094 else
Sean Christopherson3bae0452020-04-27 17:54:22 -07008095 ept_lpage_level = PG_LEVEL_4K;
Sean Christopherson703c3352020-03-02 15:57:03 -08008096 kvm_configure_mmu(enable_ept, ept_lpage_level);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008097
8098 /*
8099 * Only enable PML when hardware supports PML feature, and both EPT
8100 * and EPT A/D bit features are enabled -- PML depends on them to work.
8101 */
8102 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
8103 enable_pml = 0;
8104
8105 if (!enable_pml) {
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07008106 vmx_x86_ops.slot_enable_log_dirty = NULL;
8107 vmx_x86_ops.slot_disable_log_dirty = NULL;
8108 vmx_x86_ops.flush_log_dirty = NULL;
8109 vmx_x86_ops.enable_log_dirty_pt_masked = NULL;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008110 }
8111
8112 if (!cpu_has_vmx_preemption_timer())
8113 enable_preemption_timer = false;
8114
8115 if (enable_preemption_timer) {
8116 u64 use_timer_freq = 5000ULL * 1000 * 1000;
8117 u64 vmx_msr;
8118
8119 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
8120 cpu_preemption_timer_multi =
8121 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
8122
8123 if (tsc_khz)
8124 use_timer_freq = (u64)tsc_khz * 1000;
8125 use_timer_freq >>= cpu_preemption_timer_multi;
8126
8127 /*
8128 * KVM "disables" the preemption timer by setting it to its max
8129 * value. Don't use the timer if it might cause spurious exits
8130 * at a rate faster than 0.1 Hz (of uninterrupted guest time).
8131 */
8132 if (use_timer_freq > 0xffffffffu / 10)
8133 enable_preemption_timer = false;
8134 }
8135
8136 if (!enable_preemption_timer) {
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07008137 vmx_x86_ops.set_hv_timer = NULL;
8138 vmx_x86_ops.cancel_hv_timer = NULL;
8139 vmx_x86_ops.request_immediate_exit = __kvm_request_immediate_exit;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008140 }
8141
8142 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
8143
8144 kvm_mce_cap_supported |= MCG_LMCE_P;
8145
8146 if (pt_mode != PT_MODE_SYSTEM && pt_mode != PT_MODE_HOST_GUEST)
8147 return -EINVAL;
8148 if (!enable_ept || !cpu_has_vmx_intel_pt())
8149 pt_mode = PT_MODE_SYSTEM;
8150
8151 if (nested) {
8152 nested_vmx_setup_ctls_msrs(&vmcs_config.nested,
8153 vmx_capability.ept);
8154
Sean Christopherson6c1c6e52020-05-06 13:46:53 -07008155 r = nested_vmx_hardware_setup(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008156 if (r)
8157 return r;
8158 }
8159
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08008160 vmx_set_cpu_caps();
Sean Christopherson66a69502020-03-02 15:56:41 -08008161
Avi Kivity6aa8b732006-12-10 02:21:36 -08008162 r = alloc_kvm_area();
8163 if (r)
8164 nested_vmx_hardware_unsetup();
8165 return r;
8166}
8167
Sean Christophersond008dfd2020-03-21 13:25:56 -07008168static struct kvm_x86_init_ops vmx_init_ops __initdata = {
8169 .cpu_has_kvm_support = cpu_has_kvm_support,
8170 .disabled_by_bios = vmx_disabled_by_bios,
8171 .check_processor_compatibility = vmx_check_processor_compat,
8172 .hardware_setup = hardware_setup,
8173
8174 .runtime_ops = &vmx_x86_ops,
8175};
8176
Avi Kivity6aa8b732006-12-10 02:21:36 -08008177static void vmx_cleanup_l1d_flush(void)
8178{
8179 if (vmx_l1d_flush_pages) {
8180 free_pages((unsigned long)vmx_l1d_flush_pages, L1D_CACHE_ORDER);
8181 vmx_l1d_flush_pages = NULL;
8182 }
8183 /* Restore state so sysfs ignores VMX */
8184 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_AUTO;
8185}
8186
8187static void vmx_exit(void)
8188{
8189#ifdef CONFIG_KEXEC_CORE
8190 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
8191 synchronize_rcu();
8192#endif
8193
8194 kvm_exit();
8195
8196#if IS_ENABLED(CONFIG_HYPERV)
8197 if (static_branch_unlikely(&enable_evmcs)) {
8198 int cpu;
8199 struct hv_vp_assist_page *vp_ap;
8200 /*
8201 * Reset everything to support using non-enlightened VMCS
8202 * access later (e.g. when we reload the module with
8203 * enlightened_vmcs=0)
8204 */
8205 for_each_online_cpu(cpu) {
8206 vp_ap = hv_get_vp_assist_page(cpu);
8207
8208 if (!vp_ap)
8209 continue;
8210
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08008211 vp_ap->nested_control.features.directhypercall = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008212 vp_ap->current_nested_vmcs = 0;
8213 vp_ap->enlighten_vmentry = 0;
8214 }
8215
8216 static_branch_disable(&enable_evmcs);
8217 }
8218#endif
8219 vmx_cleanup_l1d_flush();
8220}
8221module_exit(vmx_exit);
8222
8223static int __init vmx_init(void)
8224{
Vitaly Kuznetsovdbef2802020-04-01 10:13:48 +02008225 int r, cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008226
8227#if IS_ENABLED(CONFIG_HYPERV)
8228 /*
8229 * Enlightened VMCS usage should be recommended and the host needs
8230 * to support eVMCS v1 or above. We can also disable eVMCS support
8231 * with module parameter.
8232 */
8233 if (enlightened_vmcs &&
8234 ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
8235 (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
8236 KVM_EVMCS_VERSION) {
8237 int cpu;
8238
8239 /* Check that we have assist pages on all online CPUs */
8240 for_each_online_cpu(cpu) {
8241 if (!hv_get_vp_assist_page(cpu)) {
8242 enlightened_vmcs = false;
8243 break;
8244 }
8245 }
8246
8247 if (enlightened_vmcs) {
8248 pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
8249 static_branch_enable(&enable_evmcs);
8250 }
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08008251
8252 if (ms_hyperv.nested_features & HV_X64_NESTED_DIRECT_FLUSH)
8253 vmx_x86_ops.enable_direct_tlbflush
8254 = hv_enable_direct_tlbflush;
8255
Avi Kivity6aa8b732006-12-10 02:21:36 -08008256 } else {
8257 enlightened_vmcs = false;
8258 }
8259#endif
8260
Sean Christophersond008dfd2020-03-21 13:25:56 -07008261 r = kvm_init(&vmx_init_ops, sizeof(struct vcpu_vmx),
Avi Kivity6aa8b732006-12-10 02:21:36 -08008262 __alignof__(struct vcpu_vmx), THIS_MODULE);
8263 if (r)
8264 return r;
8265
8266 /*
8267 * Must be called after kvm_init() so enable_ept is properly set
8268 * up. Hand the parameter mitigation value in which was stored in
8269 * the pre module init parser. If no parameter was given, it will
8270 * contain 'auto' which will be turned into the default 'cond'
8271 * mitigation mode.
8272 */
Waiman Long19a36d32019-08-26 15:30:23 -04008273 r = vmx_setup_l1d_flush(vmentry_l1d_flush_param);
8274 if (r) {
8275 vmx_exit();
8276 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008277 }
8278
Vitaly Kuznetsovdbef2802020-04-01 10:13:48 +02008279 for_each_possible_cpu(cpu) {
8280 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
8281 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
8282 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
8283 }
8284
Avi Kivity6aa8b732006-12-10 02:21:36 -08008285#ifdef CONFIG_KEXEC_CORE
8286 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
8287 crash_vmclear_local_loaded_vmcss);
8288#endif
8289 vmx_check_vmcs12_offsets();
8290
8291 return 0;
8292}
8293module_init(vmx_init);