blob: d883fbb63566f94e67dffea6cd3f23cdd7b6120c [file] [log] [blame]
Thomas Gleixner20c8ccb2019-06-04 10:11:32 +02001// SPDX-License-Identifier: GPL-2.0-only
Avi Kivity6aa8b732006-12-10 02:21:36 -08002/*
3 * Kernel-based Virtual Machine driver for Linux
4 *
5 * This module enables machines with Intel VT-x extensions to run virtual
6 * machines without emulation or binary translation.
7 *
8 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02009 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Authors:
12 * Avi Kivity <avi@qumranet.com>
13 * Yaniv Kamay <yaniv@qumranet.com>
Avi Kivity6aa8b732006-12-10 02:21:36 -080014 */
15
Sean Christopherson199b1182018-12-03 13:52:53 -080016#include <linux/frame.h>
17#include <linux/highmem.h>
18#include <linux/hrtimer.h>
19#include <linux/kernel.h>
Avi Kivityedf88412007-12-16 11:02:48 +020020#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080021#include <linux/module.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020022#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070023#include <linux/mod_devicetable.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080024#include <linux/mm.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080025#include <linux/sched.h>
Josh Poimboeufb2849092019-01-30 07:13:58 -060026#include <linux/sched/smt.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040028#include <linux/tboot.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080029#include <linux/trace_events.h>
Avi Kivitye4956062007-06-28 14:15:57 -040030
Sean Christopherson199b1182018-12-03 13:52:53 -080031#include <asm/apic.h>
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +020032#include <asm/asm.h>
Feng Wu28b835d2015-09-18 22:29:54 +080033#include <asm/cpu.h>
Thomas Gleixnerba5bade2020-03-20 14:13:46 +010034#include <asm/cpu_device_id.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010035#include <asm/debugreg.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080036#include <asm/desc.h>
37#include <asm/fpu/internal.h>
38#include <asm/io.h>
Feng Wuefc64402015-09-18 22:29:51 +080039#include <asm/irq_remapping.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080040#include <asm/kexec.h>
41#include <asm/perf_event.h>
42#include <asm/mce.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070043#include <asm/mmu_context.h>
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010044#include <asm/mshyperv.h>
Benjamin Thielb10c3072020-01-23 18:29:45 +010045#include <asm/mwait.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080046#include <asm/spec-ctrl.h>
47#include <asm/virtext.h>
48#include <asm/vmx.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080049
Sean Christopherson3077c192018-12-03 13:53:02 -080050#include "capabilities.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080051#include "cpuid.h"
Sean Christopherson4cebd742018-12-03 13:52:58 -080052#include "evmcs.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080053#include "irq.h"
54#include "kvm_cache_regs.h"
55#include "lapic.h"
56#include "mmu.h"
Sean Christopherson55d23752018-12-03 13:53:18 -080057#include "nested.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080058#include "ops.h"
Wei Huang25462f72015-06-19 15:45:05 +020059#include "pmu.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080060#include "trace.h"
Sean Christophersoncb1d4742018-12-03 13:53:04 -080061#include "vmcs.h"
Sean Christopherson609363c2018-12-03 13:53:05 -080062#include "vmcs12.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080063#include "vmx.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080064#include "x86.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030065
Avi Kivity6aa8b732006-12-10 02:21:36 -080066MODULE_AUTHOR("Qumranet");
67MODULE_LICENSE("GPL");
68
Valdis Klētnieks575b2552020-02-27 21:49:52 -050069#ifdef MODULE
Josh Triplette9bda3b2012-03-20 23:33:51 -070070static const struct x86_cpu_id vmx_cpu_id[] = {
Thomas Gleixner320debe2020-03-20 14:13:50 +010071 X86_MATCH_FEATURE(X86_FEATURE_VMX, NULL),
Josh Triplette9bda3b2012-03-20 23:33:51 -070072 {}
73};
74MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
Valdis Klētnieks575b2552020-02-27 21:49:52 -050075#endif
Josh Triplette9bda3b2012-03-20 23:33:51 -070076
Sean Christopherson2c4fd912018-12-03 13:53:03 -080077bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020078module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080079
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010080static bool __read_mostly enable_vnmi = 1;
81module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);
82
Sean Christopherson2c4fd912018-12-03 13:53:03 -080083bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020084module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020085
Sean Christopherson2c4fd912018-12-03 13:53:03 -080086bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020087module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080088
Sean Christopherson2c4fd912018-12-03 13:53:03 -080089bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070090module_param_named(unrestricted_guest,
91 enable_unrestricted_guest, bool, S_IRUGO);
92
Sean Christopherson2c4fd912018-12-03 13:53:03 -080093bool __read_mostly enable_ept_ad_bits = 1;
Xudong Hao83c3a332012-05-28 19:33:35 +080094module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
95
Avi Kivitya27685c2012-06-12 20:30:18 +030096static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020097module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030098
Rusty Russell476bc002012-01-13 09:32:18 +103099static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +0300100module_param(fasteoi, bool, S_IRUGO);
101
Vitaly Kuznetsova4443262020-02-20 18:22:04 +0100102bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +0800103module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +0800104
Nadav Har'El801d3422011-05-25 23:02:23 +0300105/*
106 * If nested=1, nested virtualization is supported, i.e., guests may use
107 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
108 * use VMX instructions.
109 */
Paolo Bonzini1e58e5e2018-10-17 00:55:22 +0200110static bool __read_mostly nested = 1;
Nadav Har'El801d3422011-05-25 23:02:23 +0300111module_param(nested, bool, S_IRUGO);
112
Sean Christopherson2c4fd912018-12-03 13:53:03 -0800113bool __read_mostly enable_pml = 1;
Kai Huang843e4332015-01-28 10:54:28 +0800114module_param_named(pml, enable_pml, bool, S_IRUGO);
115
Paolo Bonzini6f2f8452019-05-20 15:34:35 +0200116static bool __read_mostly dump_invalid_vmcs = 0;
117module_param(dump_invalid_vmcs, bool, 0644);
118
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100119#define MSR_BITMAP_MODE_X2APIC 1
120#define MSR_BITMAP_MODE_X2APIC_APICV 2
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100121
Haozhong Zhang64903d62015-10-20 15:39:09 +0800122#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
123
Yunhong Jiang64672c92016-06-13 14:19:59 -0700124/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
125static int __read_mostly cpu_preemption_timer_multi;
126static bool __read_mostly enable_preemption_timer = 1;
127#ifdef CONFIG_X86_64
128module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
129#endif
130
Sean Christopherson3de63472018-07-13 08:42:30 -0700131#define KVM_VM_CR0_ALWAYS_OFF (X86_CR0_NW | X86_CR0_CD)
Sean Christopherson1706bd02018-03-05 12:04:38 -0800132#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
133#define KVM_VM_CR0_ALWAYS_ON \
134 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | \
135 X86_CR0_WP | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200136#define KVM_CR4_GUEST_OWNED_BITS \
137 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Yu Zhangfd8cb432017-08-24 20:27:56 +0800138 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200139
Sean Christopherson5dc1f042018-03-05 12:04:39 -0800140#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
Avi Kivitycdc0e242009-12-06 17:21:14 +0200141#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
142#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
143
Avi Kivity78ac8b42010-04-08 18:19:35 +0300144#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
145
Chao Pengbf8c55d2018-10-24 16:05:14 +0800146#define MSR_IA32_RTIT_STATUS_MASK (~(RTIT_STATUS_FILTEREN | \
147 RTIT_STATUS_CONTEXTEN | RTIT_STATUS_TRIGGEREN | \
148 RTIT_STATUS_ERROR | RTIT_STATUS_STOPPED | \
149 RTIT_STATUS_BYTECNT))
150
151#define MSR_IA32_RTIT_OUTPUT_BASE_MASK \
152 (~((1UL << cpuid_query_maxphyaddr(vcpu)) - 1) | 0x7f)
153
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800154/*
155 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
156 * ple_gap: upper bound on the amount of time between two successive
157 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500158 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800159 * ple_window: upper bound on the amount of time a guest is allowed to execute
160 * in a PAUSE loop. Tests indicate that most spinlocks are held for
161 * less than 2^12 cycles
162 * Time is measured based on a counter that runs at the same rate as the TSC,
163 * refer SDM volume 3b section 21.6.13 & 22.1.3.
164 */
Babu Mogerc8e88712018-03-16 16:37:24 -0400165static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
Luiz Capitulinoa87c99e2018-11-23 12:02:14 -0500166module_param(ple_gap, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200167
Babu Moger7fbc85a2018-03-16 16:37:22 -0400168static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
169module_param(ple_window, uint, 0444);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800170
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200171/* Default doubles per-vcpu window every exit. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400172static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400173module_param(ple_window_grow, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200174
175/* Default resets per-vcpu window every exit to ple_window. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400176static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400177module_param(ple_window_shrink, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200178
179/* Default is to compute the maximum so we can never overflow. */
Babu Moger7fbc85a2018-03-16 16:37:22 -0400180static unsigned int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
181module_param(ple_window_max, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200182
Chao Pengf99e3da2018-10-24 16:05:10 +0800183/* Default is SYSTEM mode, 1 for host-guest mode */
184int __read_mostly pt_mode = PT_MODE_SYSTEM;
185module_param(pt_mode, int, S_IRUGO);
186
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200187static DEFINE_STATIC_KEY_FALSE(vmx_l1d_should_flush);
Nicolai Stange427362a2018-07-21 22:25:00 +0200188static DEFINE_STATIC_KEY_FALSE(vmx_l1d_flush_cond);
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200189static DEFINE_MUTEX(vmx_l1d_flush_mutex);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200190
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200191/* Storage for pre module init parameter parsing */
192static enum vmx_l1d_flush_state __read_mostly vmentry_l1d_flush_param = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200193
194static const struct {
195 const char *option;
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200196 bool for_parse;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200197} vmentry_l1d_param[] = {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200198 [VMENTER_L1D_FLUSH_AUTO] = {"auto", true},
199 [VMENTER_L1D_FLUSH_NEVER] = {"never", true},
200 [VMENTER_L1D_FLUSH_COND] = {"cond", true},
201 [VMENTER_L1D_FLUSH_ALWAYS] = {"always", true},
202 [VMENTER_L1D_FLUSH_EPT_DISABLED] = {"EPT disabled", false},
203 [VMENTER_L1D_FLUSH_NOT_REQUIRED] = {"not required", false},
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200204};
205
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200206#define L1D_CACHE_ORDER 4
207static void *vmx_l1d_flush_pages;
208
209static int vmx_setup_l1d_flush(enum vmx_l1d_flush_state l1tf)
210{
211 struct page *page;
Nicolai Stange288d1522018-07-18 19:07:38 +0200212 unsigned int i;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200213
Waiman Long19a36d32019-08-26 15:30:23 -0400214 if (!boot_cpu_has_bug(X86_BUG_L1TF)) {
215 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
216 return 0;
217 }
218
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200219 if (!enable_ept) {
220 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_EPT_DISABLED;
221 return 0;
222 }
223
Yi Wangd806afa2018-08-16 13:42:39 +0800224 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES)) {
225 u64 msr;
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200226
Yi Wangd806afa2018-08-16 13:42:39 +0800227 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, msr);
228 if (msr & ARCH_CAP_SKIP_VMENTRY_L1DFLUSH) {
229 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
230 return 0;
231 }
232 }
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200233
Jiri Kosinad90a7a02018-07-13 16:23:25 +0200234 /* If set to auto use the default l1tf mitigation method */
235 if (l1tf == VMENTER_L1D_FLUSH_AUTO) {
236 switch (l1tf_mitigation) {
237 case L1TF_MITIGATION_OFF:
238 l1tf = VMENTER_L1D_FLUSH_NEVER;
239 break;
240 case L1TF_MITIGATION_FLUSH_NOWARN:
241 case L1TF_MITIGATION_FLUSH:
242 case L1TF_MITIGATION_FLUSH_NOSMT:
243 l1tf = VMENTER_L1D_FLUSH_COND;
244 break;
245 case L1TF_MITIGATION_FULL:
246 case L1TF_MITIGATION_FULL_FORCE:
247 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
248 break;
249 }
250 } else if (l1tf_mitigation == L1TF_MITIGATION_FULL_FORCE) {
251 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
252 }
253
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200254 if (l1tf != VMENTER_L1D_FLUSH_NEVER && !vmx_l1d_flush_pages &&
255 !boot_cpu_has(X86_FEATURE_FLUSH_L1D)) {
Ben Gardon41836832019-02-11 11:02:52 -0800256 /*
257 * This allocation for vmx_l1d_flush_pages is not tied to a VM
258 * lifetime and so should not be charged to a memcg.
259 */
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200260 page = alloc_pages(GFP_KERNEL, L1D_CACHE_ORDER);
261 if (!page)
262 return -ENOMEM;
263 vmx_l1d_flush_pages = page_address(page);
Nicolai Stange288d1522018-07-18 19:07:38 +0200264
265 /*
266 * Initialize each page with a different pattern in
267 * order to protect against KSM in the nested
268 * virtualization case.
269 */
270 for (i = 0; i < 1u << L1D_CACHE_ORDER; ++i) {
271 memset(vmx_l1d_flush_pages + i * PAGE_SIZE, i + 1,
272 PAGE_SIZE);
273 }
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200274 }
275
276 l1tf_vmx_mitigation = l1tf;
277
Thomas Gleixner895ae472018-07-13 16:23:22 +0200278 if (l1tf != VMENTER_L1D_FLUSH_NEVER)
279 static_branch_enable(&vmx_l1d_should_flush);
280 else
281 static_branch_disable(&vmx_l1d_should_flush);
Thomas Gleixner4c6523e2018-07-13 16:23:20 +0200282
Nicolai Stange427362a2018-07-21 22:25:00 +0200283 if (l1tf == VMENTER_L1D_FLUSH_COND)
284 static_branch_enable(&vmx_l1d_flush_cond);
Thomas Gleixner895ae472018-07-13 16:23:22 +0200285 else
Nicolai Stange427362a2018-07-21 22:25:00 +0200286 static_branch_disable(&vmx_l1d_flush_cond);
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200287 return 0;
288}
289
290static int vmentry_l1d_flush_parse(const char *s)
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200291{
292 unsigned int i;
293
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200294 if (s) {
295 for (i = 0; i < ARRAY_SIZE(vmentry_l1d_param); i++) {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200296 if (vmentry_l1d_param[i].for_parse &&
297 sysfs_streq(s, vmentry_l1d_param[i].option))
298 return i;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200299 }
300 }
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200301 return -EINVAL;
302}
303
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200304static int vmentry_l1d_flush_set(const char *s, const struct kernel_param *kp)
305{
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200306 int l1tf, ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200307
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200308 l1tf = vmentry_l1d_flush_parse(s);
309 if (l1tf < 0)
310 return l1tf;
311
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200312 if (!boot_cpu_has(X86_BUG_L1TF))
313 return 0;
314
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200315 /*
316 * Has vmx_init() run already? If not then this is the pre init
317 * parameter parsing. In that case just store the value and let
318 * vmx_init() do the proper setup after enable_ept has been
319 * established.
320 */
321 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_AUTO) {
322 vmentry_l1d_flush_param = l1tf;
323 return 0;
324 }
325
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200326 mutex_lock(&vmx_l1d_flush_mutex);
327 ret = vmx_setup_l1d_flush(l1tf);
328 mutex_unlock(&vmx_l1d_flush_mutex);
329 return ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200330}
331
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200332static int vmentry_l1d_flush_get(char *s, const struct kernel_param *kp)
333{
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200334 if (WARN_ON_ONCE(l1tf_vmx_mitigation >= ARRAY_SIZE(vmentry_l1d_param)))
335 return sprintf(s, "???\n");
336
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200337 return sprintf(s, "%s\n", vmentry_l1d_param[l1tf_vmx_mitigation].option);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200338}
339
340static const struct kernel_param_ops vmentry_l1d_flush_ops = {
341 .set = vmentry_l1d_flush_set,
342 .get = vmentry_l1d_flush_get,
343};
Thomas Gleixner895ae472018-07-13 16:23:22 +0200344module_param_cb(vmentry_l1d_flush, &vmentry_l1d_flush_ops, NULL, 0644);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200345
Gleb Natapovd99e4152012-12-20 16:57:45 +0200346static bool guest_state_valid(struct kvm_vcpu *vcpu);
347static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yi Wang1e4329ee2018-11-08 11:22:21 +0800348static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Ashok Raj15d45072018-02-01 22:59:43 +0100349 u32 msr, int type);
Avi Kivity75880a02007-06-20 11:20:04 +0300350
Sean Christopherson453eafb2018-12-20 12:25:17 -0800351void vmx_vmexit(void);
352
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700353#define vmx_insn_failed(fmt...) \
354do { \
355 WARN_ONCE(1, fmt); \
356 pr_warn_ratelimited(fmt); \
357} while (0)
358
Sean Christopherson6e202092019-07-19 13:41:08 -0700359asmlinkage void vmread_error(unsigned long field, bool fault)
360{
361 if (fault)
362 kvm_spurious_fault();
363 else
364 vmx_insn_failed("kvm: vmread failed: field=%lx\n", field);
365}
366
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700367noinline void vmwrite_error(unsigned long field, unsigned long value)
368{
369 vmx_insn_failed("kvm: vmwrite failed: field=%lx val=%lx err=%d\n",
370 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
371}
372
373noinline void vmclear_error(struct vmcs *vmcs, u64 phys_addr)
374{
375 vmx_insn_failed("kvm: vmclear failed: %p/%llx\n", vmcs, phys_addr);
376}
377
378noinline void vmptrld_error(struct vmcs *vmcs, u64 phys_addr)
379{
380 vmx_insn_failed("kvm: vmptrld failed: %p/%llx\n", vmcs, phys_addr);
381}
382
383noinline void invvpid_error(unsigned long ext, u16 vpid, gva_t gva)
384{
385 vmx_insn_failed("kvm: invvpid failed: ext=0x%lx vpid=%u gva=0x%lx\n",
386 ext, vpid, gva);
387}
388
389noinline void invept_error(unsigned long ext, u64 eptp, gpa_t gpa)
390{
391 vmx_insn_failed("kvm: invept failed: ext=0x%lx eptp=%llx gpa=0x%llx\n",
392 ext, eptp, gpa);
393}
394
Avi Kivity6aa8b732006-12-10 02:21:36 -0800395static DEFINE_PER_CPU(struct vmcs *, vmxarea);
Sean Christopherson75edce82018-12-03 13:53:06 -0800396DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300397/*
398 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
399 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
400 */
401static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800402
Feng Wubf9f6ac2015-09-18 22:29:55 +0800403/*
404 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
405 * can find which vCPU should be waken up.
406 */
407static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
408static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
409
Sheng Yang2384d2b2008-01-17 15:14:33 +0800410static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
411static DEFINE_SPINLOCK(vmx_vpid_lock);
412
Sean Christopherson3077c192018-12-03 13:53:02 -0800413struct vmcs_config vmcs_config;
414struct vmx_capability vmx_capability;
Sheng Yangd56f5462008-04-25 10:13:16 +0800415
Avi Kivity6aa8b732006-12-10 02:21:36 -0800416#define VMX_SEGMENT_FIELD(seg) \
417 [VCPU_SREG_##seg] = { \
418 .selector = GUEST_##seg##_SELECTOR, \
419 .base = GUEST_##seg##_BASE, \
420 .limit = GUEST_##seg##_LIMIT, \
421 .ar_bytes = GUEST_##seg##_AR_BYTES, \
422 }
423
Mathias Krause772e0312012-08-30 01:30:19 +0200424static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800425 unsigned selector;
426 unsigned base;
427 unsigned limit;
428 unsigned ar_bytes;
429} kvm_vmx_segment_fields[] = {
430 VMX_SEGMENT_FIELD(CS),
431 VMX_SEGMENT_FIELD(DS),
432 VMX_SEGMENT_FIELD(ES),
433 VMX_SEGMENT_FIELD(FS),
434 VMX_SEGMENT_FIELD(GS),
435 VMX_SEGMENT_FIELD(SS),
436 VMX_SEGMENT_FIELD(TR),
437 VMX_SEGMENT_FIELD(LDTR),
438};
439
Sean Christophersonec0241f2020-04-15 13:34:52 -0700440static inline void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
441{
442 vmx->segment_cache.bitmask = 0;
443}
444
Sean Christopherson23420802019-04-19 22:50:57 -0700445static unsigned long host_idt_base;
Avi Kivity26bb0982009-09-07 11:14:12 +0300446
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300447/*
Jim Mattson898a8112018-12-05 15:28:59 -0800448 * Though SYSCALL is only supported in 64-bit mode on Intel CPUs, kvm
449 * will emulate SYSCALL in legacy mode if the vendor string in guest
450 * CPUID.0:{EBX,ECX,EDX} is "AuthenticAMD" or "AMDisbetter!" To
451 * support this emulation, IA32_STAR must always be included in
452 * vmx_msr_index[], even in i386 builds.
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300453 */
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800454const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800455#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300456 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800457#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400458 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Paolo Bonzinic11f83e2019-11-18 12:23:00 -0500459 MSR_IA32_TSX_CTRL,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800460};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800461
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100462#if IS_ENABLED(CONFIG_HYPERV)
463static bool __read_mostly enlightened_vmcs = true;
464module_param(enlightened_vmcs, bool, 0444);
465
Tianyu Lan877ad952018-07-19 08:40:23 +0000466/* check_ept_pointer() should be under protection of ept_pointer_lock. */
467static void check_ept_pointer_match(struct kvm *kvm)
468{
469 struct kvm_vcpu *vcpu;
470 u64 tmp_eptp = INVALID_PAGE;
471 int i;
472
473 kvm_for_each_vcpu(i, vcpu, kvm) {
474 if (!VALID_PAGE(tmp_eptp)) {
475 tmp_eptp = to_vmx(vcpu)->ept_pointer;
476 } else if (tmp_eptp != to_vmx(vcpu)->ept_pointer) {
477 to_kvm_vmx(kvm)->ept_pointers_match
478 = EPT_POINTERS_MISMATCH;
479 return;
480 }
481 }
482
483 to_kvm_vmx(kvm)->ept_pointers_match = EPT_POINTERS_MATCH;
484}
485
Yi Wang8997f652019-01-21 15:27:05 +0800486static int kvm_fill_hv_flush_list_func(struct hv_guest_mapping_flush_list *flush,
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800487 void *data)
488{
489 struct kvm_tlb_range *range = data;
490
491 return hyperv_fill_flush_guest_mapping_list(flush, range->start_gfn,
492 range->pages);
493}
494
495static inline int __hv_remote_flush_tlb_with_range(struct kvm *kvm,
496 struct kvm_vcpu *vcpu, struct kvm_tlb_range *range)
497{
498 u64 ept_pointer = to_vmx(vcpu)->ept_pointer;
499
500 /*
501 * FLUSH_GUEST_PHYSICAL_ADDRESS_SPACE hypercall needs address
502 * of the base of EPT PML4 table, strip off EPT configuration
503 * information.
504 */
505 if (range)
506 return hyperv_flush_guest_mapping_range(ept_pointer & PAGE_MASK,
507 kvm_fill_hv_flush_list_func, (void *)range);
508 else
509 return hyperv_flush_guest_mapping(ept_pointer & PAGE_MASK);
510}
511
512static int hv_remote_flush_tlb_with_range(struct kvm *kvm,
513 struct kvm_tlb_range *range)
Tianyu Lan877ad952018-07-19 08:40:23 +0000514{
Lan Tianyua5c214d2018-10-13 22:54:05 +0800515 struct kvm_vcpu *vcpu;
Lan Tianyub7c1c222019-01-04 15:20:44 +0800516 int ret = 0, i;
Tianyu Lan877ad952018-07-19 08:40:23 +0000517
518 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
519
520 if (to_kvm_vmx(kvm)->ept_pointers_match == EPT_POINTERS_CHECK)
521 check_ept_pointer_match(kvm);
522
523 if (to_kvm_vmx(kvm)->ept_pointers_match != EPT_POINTERS_MATCH) {
Lan Tianyu53963a72018-12-06 15:34:36 +0800524 kvm_for_each_vcpu(i, vcpu, kvm) {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800525 /* If ept_pointer is invalid pointer, bypass flush request. */
526 if (VALID_PAGE(to_vmx(vcpu)->ept_pointer))
527 ret |= __hv_remote_flush_tlb_with_range(
528 kvm, vcpu, range);
Lan Tianyu53963a72018-12-06 15:34:36 +0800529 }
Lan Tianyua5c214d2018-10-13 22:54:05 +0800530 } else {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800531 ret = __hv_remote_flush_tlb_with_range(kvm,
532 kvm_get_vcpu(kvm, 0), range);
Tianyu Lan877ad952018-07-19 08:40:23 +0000533 }
Tianyu Lan877ad952018-07-19 08:40:23 +0000534
Tianyu Lan877ad952018-07-19 08:40:23 +0000535 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
536 return ret;
537}
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800538static int hv_remote_flush_tlb(struct kvm *kvm)
539{
540 return hv_remote_flush_tlb_with_range(kvm, NULL);
541}
542
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800543static int hv_enable_direct_tlbflush(struct kvm_vcpu *vcpu)
544{
545 struct hv_enlightened_vmcs *evmcs;
546 struct hv_partition_assist_pg **p_hv_pa_pg =
547 &vcpu->kvm->arch.hyperv.hv_pa_pg;
548 /*
549 * Synthetic VM-Exit is not enabled in current code and so All
550 * evmcs in singe VM shares same assist page.
551 */
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200552 if (!*p_hv_pa_pg)
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800553 *p_hv_pa_pg = kzalloc(PAGE_SIZE, GFP_KERNEL);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200554
555 if (!*p_hv_pa_pg)
556 return -ENOMEM;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800557
558 evmcs = (struct hv_enlightened_vmcs *)to_vmx(vcpu)->loaded_vmcs->vmcs;
559
560 evmcs->partition_assist_page =
561 __pa(*p_hv_pa_pg);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200562 evmcs->hv_vm_id = (unsigned long)vcpu->kvm;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800563 evmcs->hv_enlightenments_control.nested_flush_hypercall = 1;
564
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800565 return 0;
566}
567
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100568#endif /* IS_ENABLED(CONFIG_HYPERV) */
569
Yunhong Jiang64672c92016-06-13 14:19:59 -0700570/*
571 * Comment's format: document - errata name - stepping - processor name.
572 * Refer from
573 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
574 */
575static u32 vmx_preemption_cpu_tfms[] = {
576/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
5770x000206E6,
578/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
579/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
580/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
5810x00020652,
582/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
5830x00020655,
584/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
585/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
586/*
587 * 320767.pdf - AAP86 - B1 -
588 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
589 */
5900x000106E5,
591/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
5920x000106A0,
593/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
5940x000106A1,
595/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
5960x000106A4,
597 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
598 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
599 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
6000x000106A5,
Wei Huang3d82c562018-12-03 14:13:32 -0600601 /* Xeon E3-1220 V2 */
6020x000306A8,
Yunhong Jiang64672c92016-06-13 14:19:59 -0700603};
604
605static inline bool cpu_has_broken_vmx_preemption_timer(void)
606{
607 u32 eax = cpuid_eax(0x00000001), i;
608
609 /* Clear the reserved bits */
610 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +0000611 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -0700612 if (eax == vmx_preemption_cpu_tfms[i])
613 return true;
614
615 return false;
616}
617
Paolo Bonzini35754c92015-07-29 12:05:37 +0200618static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800619{
Paolo Bonzini35754c92015-07-29 12:05:37 +0200620 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800621}
622
Sheng Yang04547152009-04-01 15:52:31 +0800623static inline bool report_flexpriority(void)
624{
625 return flexpriority_enabled;
626}
627
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800628static inline int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -0800629{
630 int i;
631
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400632 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +0300633 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300634 return i;
635 return -1;
636}
637
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800638struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300639{
640 int i;
641
Rusty Russell8b9cf982007-07-30 16:31:43 +1000642 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300643 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400644 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000645 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800646}
647
Paolo Bonzinib07a5c52019-11-18 12:23:01 -0500648static int vmx_set_guest_msr(struct vcpu_vmx *vmx, struct shared_msr_entry *msr, u64 data)
649{
650 int ret = 0;
651
652 u64 old_msr_data = msr->data;
653 msr->data = data;
654 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
655 preempt_disable();
656 ret = kvm_set_shared_msr(msr->index, msr->data,
657 msr->mask);
658 preempt_enable();
659 if (ret)
660 msr->data = old_msr_data;
661 }
662 return ret;
663}
664
Dave Young2965faa2015-09-09 15:38:55 -0700665#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800666static void crash_vmclear_local_loaded_vmcss(void)
667{
668 int cpu = raw_smp_processor_id();
669 struct loaded_vmcs *v;
670
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800671 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
672 loaded_vmcss_on_cpu_link)
673 vmcs_clear(v->vmcs);
674}
Dave Young2965faa2015-09-09 15:38:55 -0700675#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800676
Nadav Har'Eld462b812011-05-24 15:26:10 +0300677static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800678{
Nadav Har'Eld462b812011-05-24 15:26:10 +0300679 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -0800680 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -0800681
Nadav Har'Eld462b812011-05-24 15:26:10 +0300682 if (loaded_vmcs->cpu != cpu)
683 return; /* vcpu migration can race with cpu offline */
684 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800685 per_cpu(current_vmcs, cpu) = NULL;
Sean Christopherson31603d42020-03-21 12:37:49 -0700686
687 vmcs_clear(loaded_vmcs->vmcs);
688 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
689 vmcs_clear(loaded_vmcs->shadow_vmcs);
690
Nadav Har'Eld462b812011-05-24 15:26:10 +0300691 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800692
693 /*
Sean Christopherson31603d42020-03-21 12:37:49 -0700694 * Ensure all writes to loaded_vmcs, including deleting it from its
695 * current percpu list, complete before setting loaded_vmcs->vcpu to
696 * -1, otherwise a different cpu can see vcpu == -1 first and add
697 * loaded_vmcs to its percpu list before it's deleted from this cpu's
698 * list. Pairs with the smp_rmb() in vmx_vcpu_load_vmcs().
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800699 */
700 smp_wmb();
701
Sean Christopherson31603d42020-03-21 12:37:49 -0700702 loaded_vmcs->cpu = -1;
703 loaded_vmcs->launched = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800704}
705
Sean Christopherson89b0c9f2018-12-03 13:53:07 -0800706void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800707{
Xiao Guangronge6c7d322012-11-28 20:53:15 +0800708 int cpu = loaded_vmcs->cpu;
709
710 if (cpu != -1)
711 smp_call_function_single(cpu,
712 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800713}
714
Avi Kivity2fb92db2011-04-27 19:42:18 +0300715static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
716 unsigned field)
717{
718 bool ret;
719 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
720
Sean Christophersoncb3c1e22019-09-27 14:45:22 -0700721 if (!kvm_register_is_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS)) {
722 kvm_register_mark_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS);
Avi Kivity2fb92db2011-04-27 19:42:18 +0300723 vmx->segment_cache.bitmask = 0;
724 }
725 ret = vmx->segment_cache.bitmask & mask;
726 vmx->segment_cache.bitmask |= mask;
727 return ret;
728}
729
730static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
731{
732 u16 *p = &vmx->segment_cache.seg[seg].selector;
733
734 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
735 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
736 return *p;
737}
738
739static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
740{
741 ulong *p = &vmx->segment_cache.seg[seg].base;
742
743 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
744 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
745 return *p;
746}
747
748static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
749{
750 u32 *p = &vmx->segment_cache.seg[seg].limit;
751
752 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
753 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
754 return *p;
755}
756
757static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
758{
759 u32 *p = &vmx->segment_cache.seg[seg].ar;
760
761 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
762 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
763 return *p;
764}
765
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800766void update_exception_bitmap(struct kvm_vcpu *vcpu)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300767{
768 u32 eb;
769
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100770 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -0800771 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Liran Alon9e869482018-03-12 13:12:51 +0200772 /*
773 * Guest access to VMware backdoor ports could legitimately
774 * trigger #GP because of TSS I/O permission bitmap.
775 * We intercept those #GP and allow access to them anyway
776 * as VMware does.
777 */
778 if (enable_vmware_backdoor)
779 eb |= (1u << GP_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100780 if ((vcpu->guest_debug &
781 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
782 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
783 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300784 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300785 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +0200786 if (enable_ept)
Miaohe Lin49f933d2020-02-27 11:20:54 +0800787 eb &= ~(1u << PF_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +0300788
789 /* When we are running a nested L2 guest and L1 specified for it a
790 * certain exception bitmap, we must trap the same exceptions and pass
791 * them to L1. When running L2, we will only handle the exceptions
792 * specified above if L1 did not want them.
793 */
794 if (is_guest_mode(vcpu))
795 eb |= get_vmcs12(vcpu)->exception_bitmap;
796
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300797 vmcs_write32(EXCEPTION_BITMAP, eb);
798}
799
Ashok Raj15d45072018-02-01 22:59:43 +0100800/*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100801 * Check if MSR is intercepted for currently loaded MSR bitmap.
802 */
803static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
804{
805 unsigned long *msr_bitmap;
806 int f = sizeof(unsigned long);
807
808 if (!cpu_has_vmx_msr_bitmap())
809 return true;
810
811 msr_bitmap = to_vmx(vcpu)->loaded_vmcs->msr_bitmap;
812
813 if (msr <= 0x1fff) {
814 return !!test_bit(msr, msr_bitmap + 0x800 / f);
815 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
816 msr &= 0x1fff;
817 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
818 }
819
820 return true;
821}
822
Gleb Natapov2961e8762013-11-25 15:37:13 +0200823static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
824 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200825{
Gleb Natapov2961e8762013-11-25 15:37:13 +0200826 vm_entry_controls_clearbit(vmx, entry);
827 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200828}
829
Aaron Lewis662f1d12019-11-07 21:14:39 -0800830int vmx_find_msr_index(struct vmx_msrs *m, u32 msr)
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400831{
832 unsigned int i;
833
834 for (i = 0; i < m->nr; ++i) {
835 if (m->val[i].index == msr)
836 return i;
837 }
838 return -ENOENT;
839}
840
Avi Kivity61d2ef22010-04-28 16:40:38 +0300841static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
842{
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400843 int i;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300844 struct msr_autoload *m = &vmx->msr_autoload;
845
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200846 switch (msr) {
847 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800848 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200849 clear_atomic_switch_msr_special(vmx,
850 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200851 VM_EXIT_LOAD_IA32_EFER);
852 return;
853 }
854 break;
855 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800856 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200857 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200858 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
859 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
860 return;
861 }
862 break;
Avi Kivity110312c2010-12-21 12:54:20 +0200863 }
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800864 i = vmx_find_msr_index(&m->guest, msr);
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400865 if (i < 0)
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400866 goto skip_guest;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400867 --m->guest.nr;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400868 m->guest.val[i] = m->guest.val[m->guest.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400869 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Avi Kivity110312c2010-12-21 12:54:20 +0200870
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400871skip_guest:
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800872 i = vmx_find_msr_index(&m->host, msr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400873 if (i < 0)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300874 return;
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400875
876 --m->host.nr;
877 m->host.val[i] = m->host.val[m->host.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400878 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300879}
880
Gleb Natapov2961e8762013-11-25 15:37:13 +0200881static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
882 unsigned long entry, unsigned long exit,
883 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
884 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200885{
886 vmcs_write64(guest_val_vmcs, guest_val);
Sean Christopherson5a5e8a12018-09-26 09:23:56 -0700887 if (host_val_vmcs != HOST_IA32_EFER)
888 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +0200889 vm_entry_controls_setbit(vmx, entry);
890 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200891}
892
Avi Kivity61d2ef22010-04-28 16:40:38 +0300893static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400894 u64 guest_val, u64 host_val, bool entry_only)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300895{
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400896 int i, j = 0;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300897 struct msr_autoload *m = &vmx->msr_autoload;
898
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200899 switch (msr) {
900 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800901 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200902 add_atomic_switch_msr_special(vmx,
903 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200904 VM_EXIT_LOAD_IA32_EFER,
905 GUEST_IA32_EFER,
906 HOST_IA32_EFER,
907 guest_val, host_val);
908 return;
909 }
910 break;
911 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800912 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200913 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200914 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
915 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
916 GUEST_IA32_PERF_GLOBAL_CTRL,
917 HOST_IA32_PERF_GLOBAL_CTRL,
918 guest_val, host_val);
919 return;
920 }
921 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +0100922 case MSR_IA32_PEBS_ENABLE:
923 /* PEBS needs a quiescent period after being disabled (to write
924 * a record). Disabling PEBS through VMX MSR swapping doesn't
925 * provide that period, so a CPU could write host's record into
926 * guest's memory.
927 */
928 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +0200929 }
930
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800931 i = vmx_find_msr_index(&m->guest, msr);
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400932 if (!entry_only)
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800933 j = vmx_find_msr_index(&m->host, msr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300934
Aaron Lewis7cfe0522019-11-07 21:14:37 -0800935 if ((i < 0 && m->guest.nr == NR_LOADSTORE_MSRS) ||
936 (j < 0 && m->host.nr == NR_LOADSTORE_MSRS)) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +0200937 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +0200938 "Can't add msr %x\n", msr);
939 return;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300940 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400941 if (i < 0) {
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400942 i = m->guest.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400943 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400944 }
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400945 m->guest.val[i].index = msr;
946 m->guest.val[i].value = guest_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300947
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400948 if (entry_only)
949 return;
950
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400951 if (j < 0) {
952 j = m->host.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400953 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300954 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400955 m->host.val[j].index = msr;
956 m->host.val[j].value = host_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300957}
958
Avi Kivity92c0d902009-10-29 11:00:16 +0200959static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +0300960{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100961 u64 guest_efer = vmx->vcpu.arch.efer;
962 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +0300963
Paolo Bonzini9167ab72019-10-27 16:23:23 +0100964 /* Shadow paging assumes NX to be available. */
965 if (!enable_ept)
966 guest_efer |= EFER_NX;
Roel Kluin3a34a882009-08-04 02:08:45 -0700967
Avi Kivity51c6cf62007-08-29 03:48:05 +0300968 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100969 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +0300970 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100971 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +0300972#ifdef CONFIG_X86_64
973 ignore_bits |= EFER_LMA | EFER_LME;
974 /* SCE is meaningful only in long mode on Intel */
975 if (guest_efer & EFER_LMA)
976 ignore_bits &= ~(u64)EFER_SCE;
977#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +0300978
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800979 /*
980 * On EPT, we can't emulate NX, so we must switch EFER atomically.
981 * On CPUs that support "load IA32_EFER", always switch EFER
982 * atomically, since it's faster than switching it manually.
983 */
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800984 if (cpu_has_load_ia32_efer() ||
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800985 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +0300986 if (!(guest_efer & EFER_LMA))
987 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -0800988 if (guest_efer != host_efer)
989 add_atomic_switch_msr(vmx, MSR_EFER,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400990 guest_efer, host_efer, false);
Sean Christopherson02343cf2018-09-26 09:23:43 -0700991 else
992 clear_atomic_switch_msr(vmx, MSR_EFER);
Avi Kivity84ad33e2010-04-28 16:42:29 +0300993 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100994 } else {
Sean Christopherson02343cf2018-09-26 09:23:43 -0700995 clear_atomic_switch_msr(vmx, MSR_EFER);
996
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100997 guest_efer &= ~ignore_bits;
998 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +0300999
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001000 vmx->guest_msrs[efer_offset].data = guest_efer;
1001 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
1002
1003 return true;
1004 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03001005}
1006
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001007#ifdef CONFIG_X86_32
1008/*
1009 * On 32-bit kernels, VM exits still load the FS and GS bases from the
1010 * VMCS rather than the segment table. KVM uses this helper to figure
1011 * out the current bases to poke them into the VMCS before entry.
1012 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001013static unsigned long segment_base(u16 selector)
1014{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001015 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001016 unsigned long v;
1017
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001018 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001019 return 0;
1020
Thomas Garnier45fc8752017-03-14 10:05:08 -07001021 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001022
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001023 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001024 u16 ldt_selector = kvm_read_ldt();
1025
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001026 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001027 return 0;
1028
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001029 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001030 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001031 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001032 return v;
1033}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001034#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001035
Sean Christophersone348ac72019-12-10 15:24:33 -08001036static inline bool pt_can_write_msr(struct vcpu_vmx *vmx)
1037{
Sean Christopherson2ef76192020-03-02 15:56:22 -08001038 return vmx_pt_mode_is_host_guest() &&
Sean Christophersone348ac72019-12-10 15:24:33 -08001039 !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
1040}
1041
Chao Peng2ef444f2018-10-24 16:05:12 +08001042static inline void pt_load_msr(struct pt_ctx *ctx, u32 addr_range)
1043{
1044 u32 i;
1045
1046 wrmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1047 wrmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1048 wrmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1049 wrmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1050 for (i = 0; i < addr_range; i++) {
1051 wrmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1052 wrmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1053 }
1054}
1055
1056static inline void pt_save_msr(struct pt_ctx *ctx, u32 addr_range)
1057{
1058 u32 i;
1059
1060 rdmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1061 rdmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1062 rdmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1063 rdmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1064 for (i = 0; i < addr_range; i++) {
1065 rdmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1066 rdmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1067 }
1068}
1069
1070static void pt_guest_enter(struct vcpu_vmx *vmx)
1071{
Sean Christopherson2ef76192020-03-02 15:56:22 -08001072 if (vmx_pt_mode_is_system())
Chao Peng2ef444f2018-10-24 16:05:12 +08001073 return;
1074
Chao Peng2ef444f2018-10-24 16:05:12 +08001075 /*
Chao Pengb08c2892018-10-24 16:05:15 +08001076 * GUEST_IA32_RTIT_CTL is already set in the VMCS.
1077 * Save host state before VM entry.
Chao Peng2ef444f2018-10-24 16:05:12 +08001078 */
Chao Pengb08c2892018-10-24 16:05:15 +08001079 rdmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
Chao Peng2ef444f2018-10-24 16:05:12 +08001080 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1081 wrmsrl(MSR_IA32_RTIT_CTL, 0);
1082 pt_save_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1083 pt_load_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1084 }
1085}
1086
1087static void pt_guest_exit(struct vcpu_vmx *vmx)
1088{
Sean Christopherson2ef76192020-03-02 15:56:22 -08001089 if (vmx_pt_mode_is_system())
Chao Peng2ef444f2018-10-24 16:05:12 +08001090 return;
1091
1092 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1093 pt_save_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1094 pt_load_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1095 }
1096
1097 /* Reload host state (IA32_RTIT_CTL will be cleared on VM exit). */
1098 wrmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
1099}
1100
Sean Christopherson13b964a2019-05-07 09:06:31 -07001101void vmx_set_host_fs_gs(struct vmcs_host_state *host, u16 fs_sel, u16 gs_sel,
1102 unsigned long fs_base, unsigned long gs_base)
1103{
1104 if (unlikely(fs_sel != host->fs_sel)) {
1105 if (!(fs_sel & 7))
1106 vmcs_write16(HOST_FS_SELECTOR, fs_sel);
1107 else
1108 vmcs_write16(HOST_FS_SELECTOR, 0);
1109 host->fs_sel = fs_sel;
1110 }
1111 if (unlikely(gs_sel != host->gs_sel)) {
1112 if (!(gs_sel & 7))
1113 vmcs_write16(HOST_GS_SELECTOR, gs_sel);
1114 else
1115 vmcs_write16(HOST_GS_SELECTOR, 0);
1116 host->gs_sel = gs_sel;
1117 }
1118 if (unlikely(fs_base != host->fs_base)) {
1119 vmcs_writel(HOST_FS_BASE, fs_base);
1120 host->fs_base = fs_base;
1121 }
1122 if (unlikely(gs_base != host->gs_base)) {
1123 vmcs_writel(HOST_GS_BASE, gs_base);
1124 host->gs_base = gs_base;
1125 }
1126}
1127
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001128void vmx_prepare_switch_to_guest(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001129{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001130 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersond7ee0392018-07-23 12:32:47 -07001131 struct vmcs_host_state *host_state;
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001132#ifdef CONFIG_X86_64
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01001133 int cpu = raw_smp_processor_id();
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001134#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001135 unsigned long fs_base, gs_base;
1136 u16 fs_sel, gs_sel;
Avi Kivity26bb0982009-09-07 11:14:12 +03001137 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001138
Sean Christophersond264ee02018-08-27 15:21:12 -07001139 vmx->req_immediate_exit = false;
1140
Liran Alonf48b4712018-11-20 18:03:25 +02001141 /*
1142 * Note that guest MSRs to be saved/restored can also be changed
1143 * when guest state is loaded. This happens when guest transitions
1144 * to/from long-mode by setting MSR_EFER.LMA.
1145 */
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001146 if (!vmx->guest_msrs_ready) {
1147 vmx->guest_msrs_ready = true;
Liran Alonf48b4712018-11-20 18:03:25 +02001148 for (i = 0; i < vmx->save_nmsrs; ++i)
1149 kvm_set_shared_msr(vmx->guest_msrs[i].index,
1150 vmx->guest_msrs[i].data,
1151 vmx->guest_msrs[i].mask);
1152
1153 }
wanpeng lic9dfd3f2020-02-17 18:37:43 +08001154
1155 if (vmx->nested.need_vmcs12_to_shadow_sync)
1156 nested_sync_vmcs12_to_shadow(vcpu);
1157
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001158 if (vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001159 return;
1160
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001161 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001162
Avi Kivity33ed6322007-05-02 16:54:03 +03001163 /*
1164 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1165 * allow segment selectors with cpl > 0 or ti == 1.
1166 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07001167 host_state->ldt_sel = kvm_read_ldt();
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01001168
1169#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001170 savesegment(ds, host_state->ds_sel);
1171 savesegment(es, host_state->es_sel);
Sean Christophersone368b872018-07-23 12:32:41 -07001172
1173 gs_base = cpu_kernelmode_gs_base(cpu);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001174 if (likely(is_64bit_mm(current->mm))) {
1175 save_fsgs_for_kvm();
Sean Christophersone368b872018-07-23 12:32:41 -07001176 fs_sel = current->thread.fsindex;
1177 gs_sel = current->thread.gsindex;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001178 fs_base = current->thread.fsbase;
Sean Christophersone368b872018-07-23 12:32:41 -07001179 vmx->msr_host_kernel_gs_base = current->thread.gsbase;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001180 } else {
Sean Christophersone368b872018-07-23 12:32:41 -07001181 savesegment(fs, fs_sel);
1182 savesegment(gs, gs_sel);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001183 fs_base = read_msr(MSR_FS_BASE);
Sean Christophersone368b872018-07-23 12:32:41 -07001184 vmx->msr_host_kernel_gs_base = read_msr(MSR_KERNEL_GS_BASE);
Avi Kivity33ed6322007-05-02 16:54:03 +03001185 }
1186
Paolo Bonzini4679b612018-09-24 17:23:01 +02001187 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity33ed6322007-05-02 16:54:03 +03001188#else
Sean Christophersone368b872018-07-23 12:32:41 -07001189 savesegment(fs, fs_sel);
1190 savesegment(gs, gs_sel);
1191 fs_base = segment_base(fs_sel);
1192 gs_base = segment_base(gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001193#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001194
Sean Christopherson13b964a2019-05-07 09:06:31 -07001195 vmx_set_host_fs_gs(host_state, fs_sel, gs_sel, fs_base, gs_base);
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001196 vmx->guest_state_loaded = true;
Avi Kivity33ed6322007-05-02 16:54:03 +03001197}
1198
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001199static void vmx_prepare_switch_to_host(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001200{
Sean Christophersond7ee0392018-07-23 12:32:47 -07001201 struct vmcs_host_state *host_state;
1202
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001203 if (!vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001204 return;
1205
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001206 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001207
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001208 ++vmx->vcpu.stat.host_state_reload;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001209
Avi Kivityc8770e72010-11-11 12:37:26 +02001210#ifdef CONFIG_X86_64
Paolo Bonzini4679b612018-09-24 17:23:01 +02001211 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivityc8770e72010-11-11 12:37:26 +02001212#endif
Sean Christophersond7ee0392018-07-23 12:32:47 -07001213 if (host_state->ldt_sel || (host_state->gs_sel & 7)) {
1214 kvm_load_ldt(host_state->ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001215#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001216 load_gs_index(host_state->gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001217#else
Sean Christophersond7ee0392018-07-23 12:32:47 -07001218 loadsegment(gs, host_state->gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001219#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001220 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07001221 if (host_state->fs_sel & 7)
1222 loadsegment(fs, host_state->fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001223#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001224 if (unlikely(host_state->ds_sel | host_state->es_sel)) {
1225 loadsegment(ds, host_state->ds_sel);
1226 loadsegment(es, host_state->es_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001227 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001228#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001229 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001230#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001231 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001232#endif
Thomas Garnier45fc8752017-03-14 10:05:08 -07001233 load_fixmap_gdt(raw_smp_processor_id());
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001234 vmx->guest_state_loaded = false;
1235 vmx->guest_msrs_ready = false;
Avi Kivity33ed6322007-05-02 16:54:03 +03001236}
1237
Sean Christopherson678e3152018-07-23 12:32:43 -07001238#ifdef CONFIG_X86_64
1239static u64 vmx_read_guest_kernel_gs_base(struct vcpu_vmx *vmx)
Avi Kivitya9b21b62008-06-24 11:48:49 +03001240{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001241 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001242 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001243 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1244 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001245 return vmx->msr_guest_kernel_gs_base;
Avi Kivitya9b21b62008-06-24 11:48:49 +03001246}
1247
Sean Christopherson678e3152018-07-23 12:32:43 -07001248static void vmx_write_guest_kernel_gs_base(struct vcpu_vmx *vmx, u64 data)
1249{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001250 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001251 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001252 wrmsrl(MSR_KERNEL_GS_BASE, data);
1253 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001254 vmx->msr_guest_kernel_gs_base = data;
1255}
1256#endif
1257
Feng Wu28b835d2015-09-18 22:29:54 +08001258static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
1259{
1260 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1261 struct pi_desc old, new;
1262 unsigned int dest;
1263
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001264 /*
1265 * In case of hot-plug or hot-unplug, we may have to undo
1266 * vmx_vcpu_pi_put even if there is no assigned device. And we
1267 * always keep PI.NDST up to date for simplicity: it makes the
1268 * code easier, and CPU migration is not a fast path.
1269 */
1270 if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
Feng Wu28b835d2015-09-18 22:29:54 +08001271 return;
1272
Joao Martins132194f2019-11-11 17:20:11 +00001273 /*
1274 * If the 'nv' field is POSTED_INTR_WAKEUP_VECTOR, do not change
1275 * PI.NDST: pi_post_block is the one expected to change PID.NDST and the
1276 * wakeup handler expects the vCPU to be on the blocked_vcpu_list that
1277 * matches PI.NDST. Otherwise, a vcpu may not be able to be woken up
1278 * correctly.
1279 */
1280 if (pi_desc->nv == POSTED_INTR_WAKEUP_VECTOR || vcpu->cpu == cpu) {
1281 pi_clear_sn(pi_desc);
1282 goto after_clear_sn;
1283 }
1284
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001285 /* The full case. */
Feng Wu28b835d2015-09-18 22:29:54 +08001286 do {
1287 old.control = new.control = pi_desc->control;
1288
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001289 dest = cpu_physical_id(cpu);
Feng Wu28b835d2015-09-18 22:29:54 +08001290
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001291 if (x2apic_enabled())
1292 new.ndst = dest;
1293 else
1294 new.ndst = (dest << 8) & 0xFF00;
Feng Wu28b835d2015-09-18 22:29:54 +08001295
Feng Wu28b835d2015-09-18 22:29:54 +08001296 new.sn = 0;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02001297 } while (cmpxchg64(&pi_desc->control, old.control,
1298 new.control) != old.control);
Luwei Kangc112b5f2019-02-14 10:48:07 +08001299
Joao Martins132194f2019-11-11 17:20:11 +00001300after_clear_sn:
1301
Luwei Kangc112b5f2019-02-14 10:48:07 +08001302 /*
1303 * Clear SN before reading the bitmap. The VT-d firmware
1304 * writes the bitmap and reads SN atomically (5.2.3 in the
1305 * spec), so it doesn't really have a memory barrier that
1306 * pairs with this, but we cannot do that and we need one.
1307 */
1308 smp_mb__after_atomic();
1309
Joao Martins29881b62019-11-11 17:20:12 +00001310 if (!pi_is_pir_empty(pi_desc))
Luwei Kangc112b5f2019-02-14 10:48:07 +08001311 pi_set_on(pi_desc);
Feng Wu28b835d2015-09-18 22:29:54 +08001312}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001313
Sean Christopherson5c911be2020-05-01 09:31:17 -07001314void vmx_vcpu_load_vmcs(struct kvm_vcpu *vcpu, int cpu,
1315 struct loaded_vmcs *buddy)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001316{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001317 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001318 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Sean Christopherson5c911be2020-05-01 09:31:17 -07001319 struct vmcs *prev;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001320
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001321 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01001322 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001323 local_irq_disable();
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001324
1325 /*
Sean Christopherson31603d42020-03-21 12:37:49 -07001326 * Ensure loaded_vmcs->cpu is read before adding loaded_vmcs to
1327 * this cpu's percpu list, otherwise it may not yet be deleted
1328 * from its previous cpu's percpu list. Pairs with the
1329 * smb_wmb() in __loaded_vmcs_clear().
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001330 */
1331 smp_rmb();
1332
Nadav Har'Eld462b812011-05-24 15:26:10 +03001333 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1334 &per_cpu(loaded_vmcss_on_cpu, cpu));
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001335 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001336 }
1337
Sean Christopherson5c911be2020-05-01 09:31:17 -07001338 prev = per_cpu(current_vmcs, cpu);
1339 if (prev != vmx->loaded_vmcs->vmcs) {
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001340 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1341 vmcs_load(vmx->loaded_vmcs->vmcs);
Sean Christopherson5c911be2020-05-01 09:31:17 -07001342
1343 /*
1344 * No indirect branch prediction barrier needed when switching
1345 * the active VMCS within a guest, e.g. on nested VM-Enter.
1346 * The L1 VMM can protect itself with retpolines, IBPB or IBRS.
1347 */
1348 if (!buddy || WARN_ON_ONCE(buddy->vmcs != prev))
1349 indirect_branch_prediction_barrier();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001350 }
1351
1352 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001353 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001354 unsigned long sysenter_esp;
1355
Sean Christophersoneeeb4f62020-03-20 14:28:20 -07001356 /*
1357 * Flush all EPTP/VPID contexts, the new pCPU may have stale
1358 * TLB entries from its previous association with the vCPU.
1359 */
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001360 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001361
Avi Kivity6aa8b732006-12-10 02:21:36 -08001362 /*
1363 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001364 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08001365 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001366 vmcs_writel(HOST_TR_BASE,
Andy Lutomirski72f5e082017-12-04 15:07:20 +01001367 (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001368 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001369
1370 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1371 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08001372
Nadav Har'Eld462b812011-05-24 15:26:10 +03001373 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001374 }
Feng Wu28b835d2015-09-18 22:29:54 +08001375
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001376 /* Setup TSC multiplier */
1377 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07001378 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
1379 decache_tsc_multiplier(vmx);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001380}
1381
1382/*
1383 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1384 * vcpu mutex is already taken.
1385 */
Sean Christopherson1af1bb02020-05-06 16:58:50 -07001386static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001387{
1388 struct vcpu_vmx *vmx = to_vmx(vcpu);
1389
Sean Christopherson5c911be2020-05-01 09:31:17 -07001390 vmx_vcpu_load_vmcs(vcpu, cpu, NULL);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001391
Feng Wu28b835d2015-09-18 22:29:54 +08001392 vmx_vcpu_pi_load(vcpu, cpu);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001393
Wanpeng Li74c55932017-11-29 01:31:20 -08001394 vmx->host_debugctlmsr = get_debugctlmsr();
Feng Wu28b835d2015-09-18 22:29:54 +08001395}
1396
1397static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
1398{
1399 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1400
1401 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08001402 !irq_remapping_cap(IRQ_POSTING_CAP) ||
1403 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08001404 return;
1405
1406 /* Set SN when the vCPU is preempted */
1407 if (vcpu->preempted)
1408 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001409}
1410
Sean Christopherson13b964a2019-05-07 09:06:31 -07001411static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001412{
Feng Wu28b835d2015-09-18 22:29:54 +08001413 vmx_vcpu_pi_put(vcpu);
1414
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001415 vmx_prepare_switch_to_host(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001416}
1417
Wanpeng Lif244dee2017-07-20 01:11:54 -07001418static bool emulation_required(struct kvm_vcpu *vcpu)
1419{
1420 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
1421}
1422
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001423unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001424{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001425 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity78ac8b42010-04-08 18:19:35 +03001426 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001427
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001428 if (!kvm_register_is_available(vcpu, VCPU_EXREG_RFLAGS)) {
1429 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Avi Kivity6de12732011-03-07 12:51:22 +02001430 rflags = vmcs_readl(GUEST_RFLAGS);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001431 if (vmx->rmode.vm86_active) {
Avi Kivity6de12732011-03-07 12:51:22 +02001432 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
Sean Christophersone7bddc52019-09-27 14:45:18 -07001433 save_rflags = vmx->rmode.save_rflags;
Avi Kivity6de12732011-03-07 12:51:22 +02001434 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1435 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001436 vmx->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001437 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001438 return vmx->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001439}
1440
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001441void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001442{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001443 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001444 unsigned long old_rflags;
Wanpeng Lif244dee2017-07-20 01:11:54 -07001445
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001446 if (enable_unrestricted_guest) {
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001447 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001448 vmx->rflags = rflags;
1449 vmcs_writel(GUEST_RFLAGS, rflags);
1450 return;
1451 }
1452
1453 old_rflags = vmx_get_rflags(vcpu);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001454 vmx->rflags = rflags;
1455 if (vmx->rmode.vm86_active) {
1456 vmx->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001457 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001458 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001459 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07001460
Sean Christophersone7bddc52019-09-27 14:45:18 -07001461 if ((old_rflags ^ vmx->rflags) & X86_EFLAGS_VM)
1462 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001463}
1464
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001465u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001466{
1467 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1468 int ret = 0;
1469
1470 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001471 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001472 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001473 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001474
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02001475 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001476}
1477
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001478void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001479{
1480 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1481 u32 interruptibility = interruptibility_old;
1482
1483 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1484
Jan Kiszka48005f62010-02-19 19:38:07 +01001485 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001486 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001487 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001488 interruptibility |= GUEST_INTR_STATE_STI;
1489
1490 if ((interruptibility != interruptibility_old))
1491 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1492}
1493
Chao Pengbf8c55d2018-10-24 16:05:14 +08001494static int vmx_rtit_ctl_check(struct kvm_vcpu *vcpu, u64 data)
1495{
1496 struct vcpu_vmx *vmx = to_vmx(vcpu);
1497 unsigned long value;
1498
1499 /*
1500 * Any MSR write that attempts to change bits marked reserved will
1501 * case a #GP fault.
1502 */
1503 if (data & vmx->pt_desc.ctl_bitmask)
1504 return 1;
1505
1506 /*
1507 * Any attempt to modify IA32_RTIT_CTL while TraceEn is set will
1508 * result in a #GP unless the same write also clears TraceEn.
1509 */
1510 if ((vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) &&
1511 ((vmx->pt_desc.guest.ctl ^ data) & ~RTIT_CTL_TRACEEN))
1512 return 1;
1513
1514 /*
1515 * WRMSR to IA32_RTIT_CTL that sets TraceEn but clears this bit
1516 * and FabricEn would cause #GP, if
1517 * CPUID.(EAX=14H, ECX=0):ECX.SNGLRGNOUT[bit 2] = 0
1518 */
1519 if ((data & RTIT_CTL_TRACEEN) && !(data & RTIT_CTL_TOPA) &&
1520 !(data & RTIT_CTL_FABRIC_EN) &&
1521 !intel_pt_validate_cap(vmx->pt_desc.caps,
1522 PT_CAP_single_range_output))
1523 return 1;
1524
1525 /*
1526 * MTCFreq, CycThresh and PSBFreq encodings check, any MSR write that
1527 * utilize encodings marked reserved will casue a #GP fault.
1528 */
1529 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc_periods);
1530 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc) &&
1531 !test_bit((data & RTIT_CTL_MTC_RANGE) >>
1532 RTIT_CTL_MTC_RANGE_OFFSET, &value))
1533 return 1;
1534 value = intel_pt_validate_cap(vmx->pt_desc.caps,
1535 PT_CAP_cycle_thresholds);
1536 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1537 !test_bit((data & RTIT_CTL_CYC_THRESH) >>
1538 RTIT_CTL_CYC_THRESH_OFFSET, &value))
1539 return 1;
1540 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_periods);
1541 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1542 !test_bit((data & RTIT_CTL_PSB_FREQ) >>
1543 RTIT_CTL_PSB_FREQ_OFFSET, &value))
1544 return 1;
1545
1546 /*
1547 * If ADDRx_CFG is reserved or the encodings is >2 will
1548 * cause a #GP fault.
1549 */
1550 value = (data & RTIT_CTL_ADDR0) >> RTIT_CTL_ADDR0_OFFSET;
1551 if ((value && (vmx->pt_desc.addr_range < 1)) || (value > 2))
1552 return 1;
1553 value = (data & RTIT_CTL_ADDR1) >> RTIT_CTL_ADDR1_OFFSET;
1554 if ((value && (vmx->pt_desc.addr_range < 2)) || (value > 2))
1555 return 1;
1556 value = (data & RTIT_CTL_ADDR2) >> RTIT_CTL_ADDR2_OFFSET;
1557 if ((value && (vmx->pt_desc.addr_range < 3)) || (value > 2))
1558 return 1;
1559 value = (data & RTIT_CTL_ADDR3) >> RTIT_CTL_ADDR3_OFFSET;
1560 if ((value && (vmx->pt_desc.addr_range < 4)) || (value > 2))
1561 return 1;
1562
1563 return 0;
1564}
1565
Sean Christopherson1957aa62019-08-27 14:40:39 -07001566static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001567{
Paolo Bonzinifede8072020-04-27 11:55:59 -04001568 unsigned long rip, orig_rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001569
Sean Christopherson1957aa62019-08-27 14:40:39 -07001570 /*
1571 * Using VMCS.VM_EXIT_INSTRUCTION_LEN on EPT misconfig depends on
1572 * undefined behavior: Intel's SDM doesn't mandate the VMCS field be
1573 * set when EPT misconfig occurs. In practice, real hardware updates
1574 * VM_EXIT_INSTRUCTION_LEN on EPT misconfig, but other hypervisors
1575 * (namely Hyper-V) don't set it due to it being undefined behavior,
1576 * i.e. we end up advancing IP with some random value.
1577 */
1578 if (!static_cpu_has(X86_FEATURE_HYPERVISOR) ||
1579 to_vmx(vcpu)->exit_reason != EXIT_REASON_EPT_MISCONFIG) {
Paolo Bonzinifede8072020-04-27 11:55:59 -04001580 orig_rip = kvm_rip_read(vcpu);
1581 rip = orig_rip + vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
1582#ifdef CONFIG_X86_64
1583 /*
1584 * We need to mask out the high 32 bits of RIP if not in 64-bit
1585 * mode, but just finding out that we are in 64-bit mode is
1586 * quite expensive. Only do it if there was a carry.
1587 */
1588 if (unlikely(((rip ^ orig_rip) >> 31) == 3) && !is_64_bit_mode(vcpu))
1589 rip = (u32)rip;
1590#endif
Sean Christopherson1957aa62019-08-27 14:40:39 -07001591 kvm_rip_write(vcpu, rip);
1592 } else {
1593 if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
1594 return 0;
1595 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001596
Glauber Costa2809f5d2009-05-12 16:21:05 -04001597 /* skipping an emulated instruction also counts */
1598 vmx_set_interrupt_shadow(vcpu, 0);
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001599
Sean Christopherson60fc3d02019-08-27 14:40:38 -07001600 return 1;
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001601}
1602
Oliver Upton5ef8acb2020-02-07 02:36:07 -08001603
1604/*
1605 * Recognizes a pending MTF VM-exit and records the nested state for later
1606 * delivery.
1607 */
1608static void vmx_update_emulated_instruction(struct kvm_vcpu *vcpu)
1609{
1610 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1611 struct vcpu_vmx *vmx = to_vmx(vcpu);
1612
1613 if (!is_guest_mode(vcpu))
1614 return;
1615
1616 /*
1617 * Per the SDM, MTF takes priority over debug-trap exceptions besides
1618 * T-bit traps. As instruction emulation is completed (i.e. at the
1619 * instruction boundary), any #DB exception pending delivery must be a
1620 * debug-trap. Record the pending MTF state to be delivered in
1621 * vmx_check_nested_events().
1622 */
1623 if (nested_cpu_has_mtf(vmcs12) &&
1624 (!vcpu->arch.exception.pending ||
1625 vcpu->arch.exception.nr == DB_VECTOR))
1626 vmx->nested.mtf_pending = true;
1627 else
1628 vmx->nested.mtf_pending = false;
1629}
1630
1631static int vmx_skip_emulated_instruction(struct kvm_vcpu *vcpu)
1632{
1633 vmx_update_emulated_instruction(vcpu);
1634 return skip_emulated_instruction(vcpu);
1635}
1636
Wanpeng Licaa057a2018-03-12 04:53:03 -07001637static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
1638{
1639 /*
1640 * Ensure that we clear the HLT state in the VMCS. We don't need to
1641 * explicitly skip the instruction because if the HLT state is set,
1642 * then the instruction is already executing and RIP has already been
1643 * advanced.
1644 */
1645 if (kvm_hlt_in_guest(vcpu->kvm) &&
1646 vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
1647 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
1648}
1649
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001650static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02001651{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001652 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001653 unsigned nr = vcpu->arch.exception.nr;
1654 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001655 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001656 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001657
Jim Mattsonda998b42018-10-16 14:29:22 -07001658 kvm_deliver_exception_payload(vcpu);
1659
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001660 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001661 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001662 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1663 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001664
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001665 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001666 int inc_eip = 0;
1667 if (kvm_exception_is_soft(nr))
1668 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07001669 kvm_inject_realmode_interrupt(vcpu, nr, inc_eip);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001670 return;
1671 }
1672
Sean Christophersonadd5ff72018-03-23 09:34:00 -07001673 WARN_ON_ONCE(vmx->emulation_required);
1674
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001675 if (kvm_exception_is_soft(nr)) {
1676 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1677 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001678 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1679 } else
1680 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1681
1682 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Wanpeng Licaa057a2018-03-12 04:53:03 -07001683
1684 vmx_clear_hlt(vcpu);
Avi Kivity298101d2007-11-25 13:41:11 +02001685}
1686
Avi Kivity6aa8b732006-12-10 02:21:36 -08001687/*
Eddie Donga75beee2007-05-17 18:55:15 +03001688 * Swap MSR entry in host/guest MSR entry array.
1689 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001690static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001691{
Avi Kivity26bb0982009-09-07 11:14:12 +03001692 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001693
1694 tmp = vmx->guest_msrs[to];
1695 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1696 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001697}
1698
1699/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001700 * Set up the vmcs to automatically save and restore system
1701 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1702 * mode, as fiddling with msrs is very expensive.
1703 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001704static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001705{
Avi Kivity26bb0982009-09-07 11:14:12 +03001706 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03001707
Eddie Donga75beee2007-05-17 18:55:15 +03001708 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001709#ifdef CONFIG_X86_64
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001710 /*
1711 * The SYSCALL MSRs are only needed on long mode guests, and only
1712 * when EFER.SCE is set.
1713 */
1714 if (is_long_mode(&vmx->vcpu) && (vmx->vcpu.arch.efer & EFER_SCE)) {
1715 index = __find_msr_index(vmx, MSR_STAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001716 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001717 move_msr_up(vmx, index, save_nmsrs++);
1718 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001719 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001720 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001721 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
1722 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001723 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001724 }
Eddie Donga75beee2007-05-17 18:55:15 +03001725#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02001726 index = __find_msr_index(vmx, MSR_EFER);
1727 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03001728 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson0023ef32018-12-05 15:28:58 -08001729 index = __find_msr_index(vmx, MSR_TSC_AUX);
1730 if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
1731 move_msr_up(vmx, index, save_nmsrs++);
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001732 index = __find_msr_index(vmx, MSR_IA32_TSX_CTRL);
1733 if (index >= 0)
1734 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001735
Avi Kivity26bb0982009-09-07 11:14:12 +03001736 vmx->save_nmsrs = save_nmsrs;
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001737 vmx->guest_msrs_ready = false;
Avi Kivity58972972009-02-24 22:26:47 +02001738
Yang Zhang8d146952013-01-25 10:18:50 +08001739 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01001740 vmx_update_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03001741}
1742
Leonid Shatz326e7422018-11-06 12:14:25 +02001743static u64 vmx_write_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001744{
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001745 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1746 u64 g_tsc_offset = 0;
Leonid Shatz326e7422018-11-06 12:14:25 +02001747
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001748 /*
1749 * We're here if L1 chose not to trap WRMSR to TSC. According
1750 * to the spec, this should set L1's TSC; The offset that L1
1751 * set for L2 remains unchanged, and still needs to be added
1752 * to the newly set TSC to get L2's TSC.
1753 */
1754 if (is_guest_mode(vcpu) &&
Xiaoyao Li5e3d3942019-12-06 16:45:26 +08001755 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETTING))
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001756 g_tsc_offset = vmcs12->tsc_offset;
1757
1758 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
1759 vcpu->arch.tsc_offset - g_tsc_offset,
1760 offset);
1761 vmcs_write64(TSC_OFFSET, offset + g_tsc_offset);
1762 return offset + g_tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001763}
1764
Nadav Har'El801d3422011-05-25 23:02:23 +03001765/*
1766 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
1767 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
1768 * all guests if the "nested" module option is off, and can also be disabled
1769 * for a single guest by disabling its VMX cpuid bit.
1770 */
Sean Christopherson7c97fcb2018-12-03 13:53:17 -08001771bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
Nadav Har'El801d3422011-05-25 23:02:23 +03001772{
Radim Krčmářd6321d42017-08-05 00:12:49 +02001773 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03001774}
1775
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001776static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
1777 uint64_t val)
1778{
1779 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
1780
1781 return !(val & ~valid_bits);
1782}
1783
Tom Lendacky801e4592018-02-21 13:39:51 -06001784static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
1785{
Paolo Bonzini13893092018-02-26 13:40:09 +01001786 switch (msr->index) {
1787 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1788 if (!nested)
1789 return 1;
1790 return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
1791 default:
1792 return 1;
1793 }
Tom Lendacky801e4592018-02-21 13:39:51 -06001794}
1795
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001796/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001797 * Reads an msr value (of 'msr_index') into 'pdata'.
1798 * Returns 0 on success, non-0 otherwise.
1799 * Assumes vcpu_load() was already called.
1800 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001801static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001802{
Borislav Petkova6cb0992017-12-20 12:50:28 +01001803 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001804 struct shared_msr_entry *msr;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001805 u32 index;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001806
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001807 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001808#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001809 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001810 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001811 break;
1812 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001813 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001814 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001815 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001816 msr_info->data = vmx_read_guest_kernel_gs_base(vmx);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001817 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03001818#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08001819 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001820 return kvm_get_msr_common(vcpu, msr_info);
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001821 case MSR_IA32_TSX_CTRL:
1822 if (!msr_info->host_initiated &&
1823 !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
1824 return 1;
1825 goto find_shared_msr;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08001826 case MSR_IA32_UMWAIT_CONTROL:
1827 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
1828 return 1;
1829
1830 msr_info->data = vmx->msr_ia32_umwait_control;
1831 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001832 case MSR_IA32_SPEC_CTRL:
1833 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001834 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1835 return 1;
1836
1837 msr_info->data = to_vmx(vcpu)->spec_ctrl;
1838 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001839 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001840 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001841 break;
1842 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001843 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001844 break;
1845 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001846 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001847 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001848 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001849 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001850 (!msr_info->host_initiated &&
1851 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001852 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001853 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001854 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001855 case MSR_IA32_MCG_EXT_CTL:
1856 if (!msr_info->host_initiated &&
Borislav Petkova6cb0992017-12-20 12:50:28 +01001857 !(vmx->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08001858 FEAT_CTL_LMCE_ENABLED))
Jan Kiszkacae50132014-01-04 18:47:22 +01001859 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001860 msr_info->data = vcpu->arch.mcg_ext_ctl;
1861 break;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08001862 case MSR_IA32_FEAT_CTL:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001863 msr_info->data = vmx->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01001864 break;
1865 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1866 if (!nested_vmx_allowed(vcpu))
1867 return 1;
Vitaly Kuznetsov31de3d22020-02-05 13:30:33 +01001868 if (vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
1869 &msr_info->data))
1870 return 1;
1871 /*
1872 * Enlightened VMCS v1 doesn't have certain fields, but buggy
1873 * Hyper-V versions are still trying to use corresponding
1874 * features when they are exposed. Filter out the essential
1875 * minimum.
1876 */
1877 if (!msr_info->host_initiated &&
1878 vmx->nested.enlightened_vmcs_enabled)
1879 nested_evmcs_filter_control_msr(msr_info->index,
1880 &msr_info->data);
1881 break;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001882 case MSR_IA32_RTIT_CTL:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001883 if (!vmx_pt_mode_is_host_guest())
Chao Pengbf8c55d2018-10-24 16:05:14 +08001884 return 1;
1885 msr_info->data = vmx->pt_desc.guest.ctl;
1886 break;
1887 case MSR_IA32_RTIT_STATUS:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001888 if (!vmx_pt_mode_is_host_guest())
Chao Pengbf8c55d2018-10-24 16:05:14 +08001889 return 1;
1890 msr_info->data = vmx->pt_desc.guest.status;
1891 break;
1892 case MSR_IA32_RTIT_CR3_MATCH:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001893 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001894 !intel_pt_validate_cap(vmx->pt_desc.caps,
1895 PT_CAP_cr3_filtering))
1896 return 1;
1897 msr_info->data = vmx->pt_desc.guest.cr3_match;
1898 break;
1899 case MSR_IA32_RTIT_OUTPUT_BASE:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001900 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001901 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1902 PT_CAP_topa_output) &&
1903 !intel_pt_validate_cap(vmx->pt_desc.caps,
1904 PT_CAP_single_range_output)))
1905 return 1;
1906 msr_info->data = vmx->pt_desc.guest.output_base;
1907 break;
1908 case MSR_IA32_RTIT_OUTPUT_MASK:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001909 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001910 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1911 PT_CAP_topa_output) &&
1912 !intel_pt_validate_cap(vmx->pt_desc.caps,
1913 PT_CAP_single_range_output)))
1914 return 1;
1915 msr_info->data = vmx->pt_desc.guest.output_mask;
1916 break;
1917 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
1918 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
Sean Christopherson2ef76192020-03-02 15:56:22 -08001919 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001920 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
1921 PT_CAP_num_address_ranges)))
1922 return 1;
1923 if (index % 2)
1924 msr_info->data = vmx->pt_desc.guest.addr_b[index / 2];
1925 else
1926 msr_info->data = vmx->pt_desc.guest.addr_a[index / 2];
1927 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001928 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02001929 if (!msr_info->host_initiated &&
1930 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001931 return 1;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001932 goto find_shared_msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001933 default:
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001934 find_shared_msr:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001935 msr = find_msr_entry(vmx, msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08001936 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001937 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08001938 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001939 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001940 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001941 }
1942
Avi Kivity6aa8b732006-12-10 02:21:36 -08001943 return 0;
1944}
1945
Sean Christopherson24085002020-04-28 16:10:24 -07001946static u64 nested_vmx_truncate_sysenter_addr(struct kvm_vcpu *vcpu,
1947 u64 data)
1948{
1949#ifdef CONFIG_X86_64
1950 if (!guest_cpuid_has(vcpu, X86_FEATURE_LM))
1951 return (u32)data;
1952#endif
1953 return (unsigned long)data;
1954}
1955
Avi Kivity6aa8b732006-12-10 02:21:36 -08001956/*
Miaohe Lin311497e2019-12-11 14:26:25 +08001957 * Writes msr value into the appropriate "register".
Avi Kivity6aa8b732006-12-10 02:21:36 -08001958 * Returns 0 on success, non-0 otherwise.
1959 * Assumes vcpu_load() was already called.
1960 */
Will Auld8fe8ab42012-11-29 12:42:12 -08001961static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001962{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001963 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001964 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03001965 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08001966 u32 msr_index = msr_info->index;
1967 u64 data = msr_info->data;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001968 u32 index;
Eddie Dong2cc51562007-05-21 07:28:09 +03001969
Avi Kivity6aa8b732006-12-10 02:21:36 -08001970 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08001971 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08001972 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03001973 break;
Avi Kivity16175a72009-03-23 22:13:44 +02001974#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001975 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001976 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001977 vmcs_writel(GUEST_FS_BASE, data);
1978 break;
1979 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001980 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001981 vmcs_writel(GUEST_GS_BASE, data);
1982 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001983 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001984 vmx_write_guest_kernel_gs_base(vmx, data);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001985 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001986#endif
1987 case MSR_IA32_SYSENTER_CS:
Sean Christophersonde70d272019-05-07 09:06:36 -07001988 if (is_guest_mode(vcpu))
1989 get_vmcs12(vcpu)->guest_sysenter_cs = data;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001990 vmcs_write32(GUEST_SYSENTER_CS, data);
1991 break;
1992 case MSR_IA32_SYSENTER_EIP:
Sean Christopherson24085002020-04-28 16:10:24 -07001993 if (is_guest_mode(vcpu)) {
1994 data = nested_vmx_truncate_sysenter_addr(vcpu, data);
Sean Christophersonde70d272019-05-07 09:06:36 -07001995 get_vmcs12(vcpu)->guest_sysenter_eip = data;
Sean Christopherson24085002020-04-28 16:10:24 -07001996 }
Avi Kivityf5b42c32007-03-06 12:05:53 +02001997 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001998 break;
1999 case MSR_IA32_SYSENTER_ESP:
Sean Christopherson24085002020-04-28 16:10:24 -07002000 if (is_guest_mode(vcpu)) {
2001 data = nested_vmx_truncate_sysenter_addr(vcpu, data);
Sean Christophersonde70d272019-05-07 09:06:36 -07002002 get_vmcs12(vcpu)->guest_sysenter_esp = data;
Sean Christopherson24085002020-04-28 16:10:24 -07002003 }
Avi Kivityf5b42c32007-03-06 12:05:53 +02002004 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002005 break;
Sean Christopherson699a1ac2019-05-07 09:06:37 -07002006 case MSR_IA32_DEBUGCTLMSR:
2007 if (is_guest_mode(vcpu) && get_vmcs12(vcpu)->vm_exit_controls &
2008 VM_EXIT_SAVE_DEBUG_CONTROLS)
2009 get_vmcs12(vcpu)->guest_ia32_debugctl = data;
2010
2011 ret = kvm_set_msr_common(vcpu, msr_info);
2012 break;
2013
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002014 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08002015 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02002016 (!msr_info->host_initiated &&
2017 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002018 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08002019 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07002020 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002021 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08002022 vmcs_write64(GUEST_BNDCFGS, data);
2023 break;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08002024 case MSR_IA32_UMWAIT_CONTROL:
2025 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
2026 return 1;
2027
2028 /* The reserved bit 1 and non-32 bit [63:32] should be zero */
2029 if (data & (BIT_ULL(1) | GENMASK_ULL(63, 32)))
2030 return 1;
2031
2032 vmx->msr_ia32_umwait_control = data;
2033 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002034 case MSR_IA32_SPEC_CTRL:
2035 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002036 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
2037 return 1;
2038
Paolo Bonzini6441fa62020-01-20 16:33:06 +01002039 if (data & ~kvm_spec_ctrl_valid_bits(vcpu))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002040 return 1;
2041
2042 vmx->spec_ctrl = data;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002043 if (!data)
2044 break;
2045
2046 /*
2047 * For non-nested:
2048 * When it's written (to non-zero) for the first time, pass
2049 * it through.
2050 *
2051 * For nested:
2052 * The handling of the MSR bitmap for L2 guests is done in
Miaohe Lin4d516fe2019-12-11 14:26:21 +08002053 * nested_vmx_prepare_msr_bitmap. We should not touch the
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002054 * vmcs02.msr_bitmap here since it gets completely overwritten
2055 * in the merging. We update the vmcs01 here for L1 as well
2056 * since it will end up touching the MSR anyway now.
2057 */
2058 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap,
2059 MSR_IA32_SPEC_CTRL,
2060 MSR_TYPE_RW);
2061 break;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002062 case MSR_IA32_TSX_CTRL:
2063 if (!msr_info->host_initiated &&
2064 !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
2065 return 1;
2066 if (data & ~(TSX_CTRL_RTM_DISABLE | TSX_CTRL_CPUID_CLEAR))
2067 return 1;
2068 goto find_shared_msr;
Ashok Raj15d45072018-02-01 22:59:43 +01002069 case MSR_IA32_PRED_CMD:
2070 if (!msr_info->host_initiated &&
Ashok Raj15d45072018-02-01 22:59:43 +01002071 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
2072 return 1;
2073
2074 if (data & ~PRED_CMD_IBPB)
2075 return 1;
Paolo Bonzini6441fa62020-01-20 16:33:06 +01002076 if (!boot_cpu_has(X86_FEATURE_SPEC_CTRL))
2077 return 1;
Ashok Raj15d45072018-02-01 22:59:43 +01002078 if (!data)
2079 break;
2080
2081 wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
2082
2083 /*
2084 * For non-nested:
2085 * When it's written (to non-zero) for the first time, pass
2086 * it through.
2087 *
2088 * For nested:
2089 * The handling of the MSR bitmap for L2 guests is done in
Miaohe Lin4d516fe2019-12-11 14:26:21 +08002090 * nested_vmx_prepare_msr_bitmap. We should not touch the
Ashok Raj15d45072018-02-01 22:59:43 +01002091 * vmcs02.msr_bitmap here since it gets completely overwritten
2092 * in the merging.
2093 */
2094 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap, MSR_IA32_PRED_CMD,
2095 MSR_TYPE_W);
2096 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002097 case MSR_IA32_CR_PAT:
Sean Christophersond28f4292019-05-07 09:06:27 -07002098 if (!kvm_pat_valid(data))
2099 return 1;
2100
Sean Christopherson142e4be2019-05-07 09:06:35 -07002101 if (is_guest_mode(vcpu) &&
2102 get_vmcs12(vcpu)->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
2103 get_vmcs12(vcpu)->guest_ia32_pat = data;
2104
Sheng Yang468d4722008-10-09 16:01:55 +08002105 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2106 vmcs_write64(GUEST_IA32_PAT, data);
2107 vcpu->arch.pat = data;
2108 break;
2109 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002110 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002111 break;
Will Auldba904632012-11-29 12:42:50 -08002112 case MSR_IA32_TSC_ADJUST:
2113 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002114 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08002115 case MSR_IA32_MCG_EXT_CTL:
2116 if ((!msr_info->host_initiated &&
2117 !(to_vmx(vcpu)->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002118 FEAT_CTL_LMCE_ENABLED)) ||
Ashok Rajc45dcc72016-06-22 14:59:56 +08002119 (data & ~MCG_EXT_CTL_LMCE_EN))
2120 return 1;
2121 vcpu->arch.mcg_ext_ctl = data;
2122 break;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002123 case MSR_IA32_FEAT_CTL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08002124 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08002125 (to_vmx(vcpu)->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002126 FEAT_CTL_LOCKED && !msr_info->host_initiated))
Jan Kiszkacae50132014-01-04 18:47:22 +01002127 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08002128 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01002129 if (msr_info->host_initiated && data == 0)
2130 vmx_leave_nested(vcpu);
2131 break;
2132 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08002133 if (!msr_info->host_initiated)
2134 return 1; /* they are read-only */
2135 if (!nested_vmx_allowed(vcpu))
2136 return 1;
2137 return vmx_set_vmx_msr(vcpu, msr_index, data);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002138 case MSR_IA32_RTIT_CTL:
Sean Christopherson2ef76192020-03-02 15:56:22 -08002139 if (!vmx_pt_mode_is_host_guest() ||
Luwei Kangee85dec2018-10-24 16:05:16 +08002140 vmx_rtit_ctl_check(vcpu, data) ||
2141 vmx->nested.vmxon)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002142 return 1;
2143 vmcs_write64(GUEST_IA32_RTIT_CTL, data);
2144 vmx->pt_desc.guest.ctl = data;
Chao Pengb08c2892018-10-24 16:05:15 +08002145 pt_update_intercept_for_msr(vmx);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002146 break;
2147 case MSR_IA32_RTIT_STATUS:
Sean Christophersone348ac72019-12-10 15:24:33 -08002148 if (!pt_can_write_msr(vmx))
2149 return 1;
2150 if (data & MSR_IA32_RTIT_STATUS_MASK)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002151 return 1;
2152 vmx->pt_desc.guest.status = data;
2153 break;
2154 case MSR_IA32_RTIT_CR3_MATCH:
Sean Christophersone348ac72019-12-10 15:24:33 -08002155 if (!pt_can_write_msr(vmx))
2156 return 1;
2157 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2158 PT_CAP_cr3_filtering))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002159 return 1;
2160 vmx->pt_desc.guest.cr3_match = data;
2161 break;
2162 case MSR_IA32_RTIT_OUTPUT_BASE:
Sean Christophersone348ac72019-12-10 15:24:33 -08002163 if (!pt_can_write_msr(vmx))
2164 return 1;
2165 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2166 PT_CAP_topa_output) &&
2167 !intel_pt_validate_cap(vmx->pt_desc.caps,
2168 PT_CAP_single_range_output))
2169 return 1;
2170 if (data & MSR_IA32_RTIT_OUTPUT_BASE_MASK)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002171 return 1;
2172 vmx->pt_desc.guest.output_base = data;
2173 break;
2174 case MSR_IA32_RTIT_OUTPUT_MASK:
Sean Christophersone348ac72019-12-10 15:24:33 -08002175 if (!pt_can_write_msr(vmx))
2176 return 1;
2177 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2178 PT_CAP_topa_output) &&
2179 !intel_pt_validate_cap(vmx->pt_desc.caps,
2180 PT_CAP_single_range_output))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002181 return 1;
2182 vmx->pt_desc.guest.output_mask = data;
2183 break;
2184 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
Sean Christophersone348ac72019-12-10 15:24:33 -08002185 if (!pt_can_write_msr(vmx))
2186 return 1;
Chao Pengbf8c55d2018-10-24 16:05:14 +08002187 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
Sean Christophersone348ac72019-12-10 15:24:33 -08002188 if (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
2189 PT_CAP_num_address_ranges))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002190 return 1;
Sean Christophersonfe6ed362019-12-10 15:24:32 -08002191 if (is_noncanonical_address(data, vcpu))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002192 return 1;
2193 if (index % 2)
2194 vmx->pt_desc.guest.addr_b[index / 2] = data;
2195 else
2196 vmx->pt_desc.guest.addr_a[index / 2] = data;
2197 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002198 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02002199 if (!msr_info->host_initiated &&
2200 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002201 return 1;
2202 /* Check reserved bit, higher 32 bits should be zero */
2203 if ((data >> 32) != 0)
2204 return 1;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002205 goto find_shared_msr;
2206
Avi Kivity6aa8b732006-12-10 02:21:36 -08002207 default:
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002208 find_shared_msr:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002209 msr = find_msr_entry(vmx, msr_index);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05002210 if (msr)
2211 ret = vmx_set_guest_msr(vmx, msr, data);
2212 else
2213 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002214 }
2215
Eddie Dong2cc51562007-05-21 07:28:09 +03002216 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002217}
2218
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002219static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002220{
Sean Christophersonf98c1e72020-05-01 21:32:30 -07002221 unsigned long guest_owned_bits;
2222
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002223 kvm_register_mark_available(vcpu, reg);
2224
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002225 switch (reg) {
2226 case VCPU_REGS_RSP:
2227 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2228 break;
2229 case VCPU_REGS_RIP:
2230 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2231 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002232 case VCPU_EXREG_PDPTR:
2233 if (enable_ept)
2234 ept_save_pdptrs(vcpu);
2235 break;
Sean Christophersonbd31fe42020-05-01 21:32:31 -07002236 case VCPU_EXREG_CR0:
2237 guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
2238
2239 vcpu->arch.cr0 &= ~guest_owned_bits;
2240 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & guest_owned_bits;
2241 break;
Sean Christopherson34059c22019-09-27 14:45:23 -07002242 case VCPU_EXREG_CR3:
2243 if (enable_unrestricted_guest || (enable_ept && is_paging(vcpu)))
2244 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
2245 break;
Sean Christophersonf98c1e72020-05-01 21:32:30 -07002246 case VCPU_EXREG_CR4:
2247 guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
2248
2249 vcpu->arch.cr4 &= ~guest_owned_bits;
2250 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & guest_owned_bits;
2251 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002252 default:
Sean Christopherson34059c22019-09-27 14:45:23 -07002253 WARN_ON_ONCE(1);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002254 break;
2255 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002256}
2257
Avi Kivity6aa8b732006-12-10 02:21:36 -08002258static __init int cpu_has_kvm_support(void)
2259{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002260 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002261}
2262
2263static __init int vmx_disabled_by_bios(void)
2264{
Sean Christophersona4d0b2f2019-12-20 20:45:09 -08002265 return !boot_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
2266 !boot_cpu_has(X86_FEATURE_VMX);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002267}
2268
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002269static int kvm_cpu_vmxon(u64 vmxon_pointer)
Dongxiao Xu7725b892010-05-11 18:29:38 +08002270{
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002271 u64 msr;
2272
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002273 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002274 intel_pt_handle_vmx(1);
2275
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002276 asm_volatile_goto("1: vmxon %[vmxon_pointer]\n\t"
2277 _ASM_EXTABLE(1b, %l[fault])
2278 : : [vmxon_pointer] "m"(vmxon_pointer)
2279 : : fault);
2280 return 0;
2281
2282fault:
2283 WARN_ONCE(1, "VMXON faulted, MSR_IA32_FEAT_CTL (0x3a) = 0x%llx\n",
2284 rdmsrl_safe(MSR_IA32_FEAT_CTL, &msr) ? 0xdeadbeef : msr);
2285 intel_pt_handle_vmx(0);
2286 cr4_clear_bits(X86_CR4_VMXE);
2287
2288 return -EFAULT;
Dongxiao Xu7725b892010-05-11 18:29:38 +08002289}
2290
Radim Krčmář13a34e02014-08-28 15:13:03 +02002291static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002292{
2293 int cpu = raw_smp_processor_id();
2294 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002295 int r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002296
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07002297 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02002298 return -EBUSY;
2299
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002300 /*
2301 * This can happen if we hot-added a CPU but failed to allocate
2302 * VP assist page for it.
2303 */
2304 if (static_branch_unlikely(&enable_evmcs) &&
2305 !hv_get_vp_assist_page(cpu))
2306 return -EFAULT;
2307
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002308 r = kvm_cpu_vmxon(phys_addr);
2309 if (r)
2310 return r;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002311
David Hildenbrandfdf288b2017-08-24 20:51:29 +02002312 if (enable_ept)
2313 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02002314
2315 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002316}
2317
Nadav Har'Eld462b812011-05-24 15:26:10 +03002318static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002319{
2320 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002321 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002322
Nadav Har'Eld462b812011-05-24 15:26:10 +03002323 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2324 loaded_vmcss_on_cpu_link)
2325 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002326}
2327
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002328
2329/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2330 * tricks.
2331 */
2332static void kvm_cpu_vmxoff(void)
2333{
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002334 asm volatile (__ex("vmxoff"));
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002335
2336 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002337 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002338}
2339
Radim Krčmář13a34e02014-08-28 15:13:03 +02002340static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002341{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002342 vmclear_local_loaded_vmcss();
2343 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002344}
2345
Sean Christopherson7a57c092020-03-12 11:04:16 -07002346/*
2347 * There is no X86_FEATURE for SGX yet, but anyway we need to query CPUID
2348 * directly instead of going through cpu_has(), to ensure KVM is trapping
2349 * ENCLS whenever it's supported in hardware. It does not matter whether
2350 * the host OS supports or has enabled SGX.
2351 */
2352static bool cpu_has_sgx(void)
2353{
2354 return cpuid_eax(0) >= 0x12 && (cpuid_eax(0x12) & BIT(0));
2355}
2356
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002357static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002358 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002359{
2360 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002361 u32 ctl = ctl_min | ctl_opt;
2362
2363 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2364
2365 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2366 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2367
2368 /* Ensure minimum (required) set of control bits are supported. */
2369 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002370 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002371
2372 *result = ctl;
2373 return 0;
2374}
2375
Sean Christopherson7caaa712018-12-03 13:53:01 -08002376static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf,
2377 struct vmx_capability *vmx_cap)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002378{
2379 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002380 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002381 u32 _pin_based_exec_control = 0;
2382 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002383 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002384 u32 _vmexit_control = 0;
2385 u32 _vmentry_control = 0;
2386
Paolo Bonzini13893092018-02-26 13:40:09 +01002387 memset(vmcs_conf, 0, sizeof(*vmcs_conf));
Raghavendra K T10166742012-02-07 23:19:20 +05302388 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002389#ifdef CONFIG_X86_64
2390 CPU_BASED_CR8_LOAD_EXITING |
2391 CPU_BASED_CR8_STORE_EXITING |
2392#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002393 CPU_BASED_CR3_LOAD_EXITING |
2394 CPU_BASED_CR3_STORE_EXITING |
Quan Xu8eb73e2d2017-12-12 16:44:21 +08002395 CPU_BASED_UNCOND_IO_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002396 CPU_BASED_MOV_DR_EXITING |
Xiaoyao Li5e3d3942019-12-06 16:45:26 +08002397 CPU_BASED_USE_TSC_OFFSETTING |
Wanpeng Li4d5422c2018-03-12 04:53:02 -07002398 CPU_BASED_MWAIT_EXITING |
2399 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002400 CPU_BASED_INVLPG_EXITING |
2401 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002402
Sheng Yangf78e0e22007-10-29 09:40:42 +08002403 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002404 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002405 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002406 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2407 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002408 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002409#ifdef CONFIG_X86_64
2410 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2411 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2412 ~CPU_BASED_CR8_STORE_EXITING;
2413#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002414 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002415 min2 = 0;
2416 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002417 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002418 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002419 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002420 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002421 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002422 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Paolo Bonzini0367f202016-07-12 10:44:55 +02002423 SECONDARY_EXEC_DESC |
Mao, Junjiead756a12012-07-02 01:18:48 +00002424 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002425 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002426 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002427 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08002428 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08002429 SECONDARY_EXEC_XSAVES |
David Hildenbrand736fdf72017-08-24 20:51:37 +02002430 SECONDARY_EXEC_RDSEED_EXITING |
2431 SECONDARY_EXEC_RDRAND_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002432 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04002433 SECONDARY_EXEC_TSC_SCALING |
Tao Xue69e72fa2019-07-16 14:55:49 +08002434 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE |
Chao Pengf99e3da2018-10-24 16:05:10 +08002435 SECONDARY_EXEC_PT_USE_GPA |
2436 SECONDARY_EXEC_PT_CONCEAL_VMX |
Sean Christopherson7a57c092020-03-12 11:04:16 -07002437 SECONDARY_EXEC_ENABLE_VMFUNC;
2438 if (cpu_has_sgx())
2439 opt2 |= SECONDARY_EXEC_ENCLS_EXITING;
Sheng Yangd56f5462008-04-25 10:13:16 +08002440 if (adjust_vmx_controls(min2, opt2,
2441 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002442 &_cpu_based_2nd_exec_control) < 0)
2443 return -EIO;
2444 }
2445#ifndef CONFIG_X86_64
2446 if (!(_cpu_based_2nd_exec_control &
2447 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2448 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2449#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002450
2451 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2452 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002453 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002454 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2455 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002456
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002457 rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
Sean Christopherson7caaa712018-12-03 13:53:01 -08002458 &vmx_cap->ept, &vmx_cap->vpid);
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002459
Sheng Yangd56f5462008-04-25 10:13:16 +08002460 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002461 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2462 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002463 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2464 CPU_BASED_CR3_STORE_EXITING |
2465 CPU_BASED_INVLPG_EXITING);
Sean Christopherson7caaa712018-12-03 13:53:01 -08002466 } else if (vmx_cap->ept) {
2467 vmx_cap->ept = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002468 pr_warn_once("EPT CAP should not exist if not support "
2469 "1-setting enable EPT VM-execution control\n");
2470 }
2471 if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
Sean Christopherson7caaa712018-12-03 13:53:01 -08002472 vmx_cap->vpid) {
2473 vmx_cap->vpid = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002474 pr_warn_once("VPID CAP should not exist if not support "
2475 "1-setting enable VPID VM-execution control\n");
Sheng Yangd56f5462008-04-25 10:13:16 +08002476 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002477
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002478 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002479#ifdef CONFIG_X86_64
2480 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2481#endif
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002482 opt = VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL |
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002483 VM_EXIT_LOAD_IA32_PAT |
2484 VM_EXIT_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002485 VM_EXIT_CLEAR_BNDCFGS |
2486 VM_EXIT_PT_CONCEAL_PIP |
2487 VM_EXIT_CLEAR_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002488 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2489 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002490 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002491
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01002492 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2493 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
2494 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002495 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2496 &_pin_based_exec_control) < 0)
2497 return -EIO;
2498
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02002499 if (cpu_has_broken_vmx_preemption_timer())
2500 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002501 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002502 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08002503 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2504
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01002505 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002506 opt = VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL |
2507 VM_ENTRY_LOAD_IA32_PAT |
2508 VM_ENTRY_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002509 VM_ENTRY_LOAD_BNDCFGS |
2510 VM_ENTRY_PT_CONCEAL_PIP |
2511 VM_ENTRY_LOAD_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002512 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2513 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002514 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002515
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002516 /*
2517 * Some cpus support VM_{ENTRY,EXIT}_IA32_PERF_GLOBAL_CTRL but they
2518 * can't be used due to an errata where VM Exit may incorrectly clear
2519 * IA32_PERF_GLOBAL_CTRL[34:32]. Workaround the errata by using the
2520 * MSR load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2521 */
2522 if (boot_cpu_data.x86 == 0x6) {
2523 switch (boot_cpu_data.x86_model) {
2524 case 26: /* AAK155 */
2525 case 30: /* AAP115 */
2526 case 37: /* AAT100 */
2527 case 44: /* BC86,AAY89,BD102 */
2528 case 46: /* BA97 */
Sean Christopherson85ba2b12019-01-14 12:12:02 -08002529 _vmentry_control &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002530 _vmexit_control &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
2531 pr_warn_once("kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2532 "does not work properly. Using workaround\n");
2533 break;
2534 default:
2535 break;
2536 }
2537 }
2538
2539
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002540 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002541
2542 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2543 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002544 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002545
2546#ifdef CONFIG_X86_64
2547 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2548 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002549 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002550#endif
2551
2552 /* Require Write-Back (WB) memory type for VMCS accesses. */
2553 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002554 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002555
Yang, Sheng002c7f72007-07-31 14:23:01 +03002556 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02002557 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03002558 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002559
Liran Alon2307af12018-06-29 22:59:04 +03002560 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002561
Yang, Sheng002c7f72007-07-31 14:23:01 +03002562 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2563 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002564 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002565 vmcs_conf->vmexit_ctrl = _vmexit_control;
2566 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002567
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002568 if (static_branch_unlikely(&enable_evmcs))
2569 evmcs_sanitize_exec_ctrls(vmcs_conf);
2570
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002571 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002572}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002573
Ben Gardon41836832019-02-11 11:02:52 -08002574struct vmcs *alloc_vmcs_cpu(bool shadow, int cpu, gfp_t flags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002575{
2576 int node = cpu_to_node(cpu);
2577 struct page *pages;
2578 struct vmcs *vmcs;
2579
Ben Gardon41836832019-02-11 11:02:52 -08002580 pages = __alloc_pages_node(node, flags, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002581 if (!pages)
2582 return NULL;
2583 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002584 memset(vmcs, 0, vmcs_config.size);
Liran Alon2307af12018-06-29 22:59:04 +03002585
2586 /* KVM supports Enlightened VMCS v1 only */
2587 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002588 vmcs->hdr.revision_id = KVM_EVMCS_VERSION;
Liran Alon2307af12018-06-29 22:59:04 +03002589 else
Liran Alon392b2f22018-06-23 02:35:01 +03002590 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002591
Liran Alon491a6032018-06-23 02:35:12 +03002592 if (shadow)
2593 vmcs->hdr.shadow_vmcs = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002594 return vmcs;
2595}
2596
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002597void free_vmcs(struct vmcs *vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002598{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002599 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002600}
2601
Nadav Har'Eld462b812011-05-24 15:26:10 +03002602/*
2603 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2604 */
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002605void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002606{
2607 if (!loaded_vmcs->vmcs)
2608 return;
2609 loaded_vmcs_clear(loaded_vmcs);
2610 free_vmcs(loaded_vmcs->vmcs);
2611 loaded_vmcs->vmcs = NULL;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002612 if (loaded_vmcs->msr_bitmap)
2613 free_page((unsigned long)loaded_vmcs->msr_bitmap);
Jim Mattson355f4fb2016-10-28 08:29:39 -07002614 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002615}
2616
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002617int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002618{
Liran Alon491a6032018-06-23 02:35:12 +03002619 loaded_vmcs->vmcs = alloc_vmcs(false);
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002620 if (!loaded_vmcs->vmcs)
2621 return -ENOMEM;
2622
Sean Christophersond260f9e2020-03-21 12:37:50 -07002623 vmcs_clear(loaded_vmcs->vmcs);
2624
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002625 loaded_vmcs->shadow_vmcs = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07002626 loaded_vmcs->hv_timer_soft_disabled = false;
Sean Christophersond260f9e2020-03-21 12:37:50 -07002627 loaded_vmcs->cpu = -1;
2628 loaded_vmcs->launched = 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002629
2630 if (cpu_has_vmx_msr_bitmap()) {
Ben Gardon41836832019-02-11 11:02:52 -08002631 loaded_vmcs->msr_bitmap = (unsigned long *)
2632 __get_free_page(GFP_KERNEL_ACCOUNT);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002633 if (!loaded_vmcs->msr_bitmap)
2634 goto out_vmcs;
2635 memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002636
Arnd Bergmann1f008e12018-05-25 17:36:17 +02002637 if (IS_ENABLED(CONFIG_HYPERV) &&
2638 static_branch_unlikely(&enable_evmcs) &&
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002639 (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
2640 struct hv_enlightened_vmcs *evmcs =
2641 (struct hv_enlightened_vmcs *)loaded_vmcs->vmcs;
2642
2643 evmcs->hv_enlightenments_control.msr_bitmap = 1;
2644 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002645 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07002646
2647 memset(&loaded_vmcs->host_state, 0, sizeof(struct vmcs_host_state));
Sean Christopherson3af80fe2019-05-07 12:18:00 -07002648 memset(&loaded_vmcs->controls_shadow, 0,
2649 sizeof(struct vmcs_controls_shadow));
Sean Christophersond7ee0392018-07-23 12:32:47 -07002650
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002651 return 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002652
2653out_vmcs:
2654 free_loaded_vmcs(loaded_vmcs);
2655 return -ENOMEM;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002656}
2657
Sam Ravnborg39959582007-06-01 00:47:13 -07002658static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002659{
2660 int cpu;
2661
Zachary Amsden3230bb42009-09-29 11:38:37 -10002662 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002663 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002664 per_cpu(vmxarea, cpu) = NULL;
2665 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002666}
2667
Avi Kivity6aa8b732006-12-10 02:21:36 -08002668static __init int alloc_kvm_area(void)
2669{
2670 int cpu;
2671
Zachary Amsden3230bb42009-09-29 11:38:37 -10002672 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002673 struct vmcs *vmcs;
2674
Ben Gardon41836832019-02-11 11:02:52 -08002675 vmcs = alloc_vmcs_cpu(false, cpu, GFP_KERNEL);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002676 if (!vmcs) {
2677 free_kvm_area();
2678 return -ENOMEM;
2679 }
2680
Liran Alon2307af12018-06-29 22:59:04 +03002681 /*
2682 * When eVMCS is enabled, alloc_vmcs_cpu() sets
2683 * vmcs->revision_id to KVM_EVMCS_VERSION instead of
2684 * revision_id reported by MSR_IA32_VMX_BASIC.
2685 *
Linus Torvalds312a4662018-12-26 17:03:51 -08002686 * However, even though not explicitly documented by
Liran Alon2307af12018-06-29 22:59:04 +03002687 * TLFS, VMXArea passed as VMXON argument should
2688 * still be marked with revision_id reported by
2689 * physical CPU.
2690 */
2691 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002692 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002693
Avi Kivity6aa8b732006-12-10 02:21:36 -08002694 per_cpu(vmxarea, cpu) = vmcs;
2695 }
2696 return 0;
2697}
2698
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002699static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02002700 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002701{
Gleb Natapovd99e4152012-12-20 16:57:45 +02002702 if (!emulate_invalid_guest_state) {
2703 /*
2704 * CS and SS RPL should be equal during guest entry according
2705 * to VMX spec, but in reality it is not always so. Since vcpu
2706 * is in the middle of the transition from real mode to
2707 * protected mode it is safe to assume that RPL 0 is a good
2708 * default value.
2709 */
2710 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03002711 save->selector &= ~SEGMENT_RPL_MASK;
2712 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02002713 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002714 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02002715 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002716}
2717
2718static void enter_pmode(struct kvm_vcpu *vcpu)
2719{
2720 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002721 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002722
Gleb Natapovd99e4152012-12-20 16:57:45 +02002723 /*
2724 * Update real mode segment cache. It may be not up-to-date if sement
2725 * register was written while vcpu was in a guest mode.
2726 */
2727 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2728 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2729 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2730 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2731 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2732 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
2733
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002734 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002735
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002736 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002737
2738 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002739 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2740 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002741 vmcs_writel(GUEST_RFLAGS, flags);
2742
Rusty Russell66aee912007-07-17 23:34:16 +10002743 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2744 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002745
2746 update_exception_bitmap(vcpu);
2747
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002748 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2749 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2750 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2751 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2752 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2753 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002754}
2755
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002756static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002757{
Mathias Krause772e0312012-08-30 01:30:19 +02002758 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02002759 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002760
Gleb Natapovd99e4152012-12-20 16:57:45 +02002761 var.dpl = 0x3;
2762 if (seg == VCPU_SREG_CS)
2763 var.type = 0x3;
2764
2765 if (!emulate_invalid_guest_state) {
2766 var.selector = var.base >> 4;
2767 var.base = var.base & 0xffff0;
2768 var.limit = 0xffff;
2769 var.g = 0;
2770 var.db = 0;
2771 var.present = 1;
2772 var.s = 1;
2773 var.l = 0;
2774 var.unusable = 0;
2775 var.type = 0x3;
2776 var.avl = 0;
2777 if (save->base & 0xf)
2778 printk_once(KERN_WARNING "kvm: segment base is not "
2779 "paragraph aligned when entering "
2780 "protected mode (seg=%d)", seg);
2781 }
2782
2783 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05002784 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02002785 vmcs_write32(sf->limit, var.limit);
2786 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002787}
2788
2789static void enter_rmode(struct kvm_vcpu *vcpu)
2790{
2791 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002792 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002793 struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002794
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002795 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
2796 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2797 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2798 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2799 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002800 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2801 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002802
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002803 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002804
Gleb Natapov776e58e2011-03-13 12:34:27 +02002805 /*
2806 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01002807 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02002808 */
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002809 if (!kvm_vmx->tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02002810 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2811 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02002812
Avi Kivity2fb92db2011-04-27 19:42:18 +03002813 vmx_segment_cache_clear(vmx);
2814
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002815 vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002816 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002817 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2818
2819 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002820 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002821
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002822 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002823
2824 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002825 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002826 update_exception_bitmap(vcpu);
2827
Gleb Natapovd99e4152012-12-20 16:57:45 +02002828 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2829 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2830 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2831 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2832 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
2833 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002834
Eddie Dong8668a3c2007-10-10 14:26:45 +08002835 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002836}
2837
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002838void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
Amit Shah401d10d2009-02-20 22:53:37 +05302839{
2840 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002841 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
2842
2843 if (!msr)
2844 return;
Amit Shah401d10d2009-02-20 22:53:37 +05302845
Avi Kivityf6801df2010-01-21 15:31:50 +02002846 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302847 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002848 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302849 msr->data = efer;
2850 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002851 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302852
2853 msr->data = efer & ~EFER_LME;
2854 }
2855 setup_msrs(vmx);
2856}
2857
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002858#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002859
2860static void enter_lmode(struct kvm_vcpu *vcpu)
2861{
2862 u32 guest_tr_ar;
2863
Avi Kivity2fb92db2011-04-27 19:42:18 +03002864 vmx_segment_cache_clear(to_vmx(vcpu));
2865
Avi Kivity6aa8b732006-12-10 02:21:36 -08002866 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002867 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02002868 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
2869 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002870 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002871 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
2872 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002873 }
Avi Kivityda38f432010-07-06 11:30:49 +03002874 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002875}
2876
2877static void exit_lmode(struct kvm_vcpu *vcpu)
2878{
Gleb Natapov2961e8762013-11-25 15:37:13 +02002879 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03002880 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002881}
2882
2883#endif
2884
Sean Christopherson77809382020-03-20 14:28:18 -07002885static void vmx_flush_tlb_all(struct kvm_vcpu *vcpu)
Sean Christopherson5058b692020-03-20 14:28:14 -07002886{
2887 struct vcpu_vmx *vmx = to_vmx(vcpu);
2888
2889 /*
Sean Christopherson77809382020-03-20 14:28:18 -07002890 * INVEPT must be issued when EPT is enabled, irrespective of VPID, as
2891 * the CPU is not required to invalidate guest-physical mappings on
2892 * VM-Entry, even if VPID is disabled. Guest-physical mappings are
2893 * associated with the root EPT structure and not any particular VPID
2894 * (INVVPID also isn't required to invalidate guest-physical mappings).
Sean Christopherson5058b692020-03-20 14:28:14 -07002895 */
2896 if (enable_ept) {
2897 ept_sync_global();
2898 } else if (enable_vpid) {
2899 if (cpu_has_vmx_invvpid_global()) {
2900 vpid_sync_vcpu_global();
2901 } else {
2902 vpid_sync_vcpu_single(vmx->vpid);
2903 vpid_sync_vcpu_single(vmx->nested.vpid02);
2904 }
2905 }
2906}
2907
Sean Christopherson33d19ec2020-03-20 14:28:16 -07002908static void vmx_flush_tlb_current(struct kvm_vcpu *vcpu)
2909{
2910 u64 root_hpa = vcpu->arch.mmu->root_hpa;
2911
2912 /* No flush required if the current context is invalid. */
2913 if (!VALID_PAGE(root_hpa))
2914 return;
2915
2916 if (enable_ept)
2917 ept_sync_context(construct_eptp(vcpu, root_hpa));
2918 else if (!is_guest_mode(vcpu))
2919 vpid_sync_context(to_vmx(vcpu)->vpid);
2920 else
2921 vpid_sync_context(nested_get_vpid02(vcpu));
2922}
2923
Junaid Shahidfaff8752018-06-29 13:10:05 -07002924static void vmx_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t addr)
2925{
Junaid Shahidfaff8752018-06-29 13:10:05 -07002926 /*
Sean Christophersonad104b52020-03-20 14:28:11 -07002927 * vpid_sync_vcpu_addr() is a nop if vmx->vpid==0, see the comment in
2928 * vmx_flush_tlb_guest() for an explanation of why this is ok.
Junaid Shahidfaff8752018-06-29 13:10:05 -07002929 */
Sean Christophersonad104b52020-03-20 14:28:11 -07002930 vpid_sync_vcpu_addr(to_vmx(vcpu)->vpid, addr);
Junaid Shahidfaff8752018-06-29 13:10:05 -07002931}
2932
Sean Christophersone64419d2020-03-20 14:28:10 -07002933static void vmx_flush_tlb_guest(struct kvm_vcpu *vcpu)
2934{
2935 /*
2936 * vpid_sync_context() is a nop if vmx->vpid==0, e.g. if enable_vpid==0
2937 * or a vpid couldn't be allocated for this vCPU. VM-Enter and VM-Exit
2938 * are required to flush GVA->{G,H}PA mappings from the TLB if vpid is
2939 * disabled (VM-Enter with vpid enabled and vpid==0 is disallowed),
2940 * i.e. no explicit INVVPID is necessary.
2941 */
2942 vpid_sync_context(to_vmx(vcpu)->vpid);
2943}
2944
Sheng Yang14394422008-04-28 12:24:45 +08002945static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
2946{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002947 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2948
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002949 if (!kvm_register_is_dirty(vcpu, VCPU_EXREG_PDPTR))
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002950 return;
2951
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002952 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002953 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
2954 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
2955 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
2956 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08002957 }
2958}
2959
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002960void ept_save_pdptrs(struct kvm_vcpu *vcpu)
Avi Kivity8f5d5492009-05-31 18:41:29 +03002961{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002962 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2963
Sean Christopherson9932b492020-04-15 13:34:50 -07002964 if (WARN_ON_ONCE(!is_pae_paging(vcpu)))
2965 return;
2966
2967 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
2968 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
2969 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
2970 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002971
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002972 kvm_register_mark_dirty(vcpu, VCPU_EXREG_PDPTR);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002973}
2974
Sheng Yang14394422008-04-28 12:24:45 +08002975static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
2976 unsigned long cr0,
2977 struct kvm_vcpu *vcpu)
2978{
Sean Christopherson2183f562019-05-07 12:17:56 -07002979 struct vcpu_vmx *vmx = to_vmx(vcpu);
2980
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002981 if (!kvm_register_is_available(vcpu, VCPU_EXREG_CR3))
Sean Christopherson34059c22019-09-27 14:45:23 -07002982 vmx_cache_reg(vcpu, VCPU_EXREG_CR3);
Sheng Yang14394422008-04-28 12:24:45 +08002983 if (!(cr0 & X86_CR0_PG)) {
2984 /* From paging/starting to nonpaging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002985 exec_controls_setbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2986 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002987 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002988 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002989 } else if (!is_paging(vcpu)) {
2990 /* From nonpaging to paging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002991 exec_controls_clearbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2992 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002993 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002994 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002995 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08002996
2997 if (!(cr0 & X86_CR0_WP))
2998 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08002999}
3000
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003001void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003002{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003003 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003004 unsigned long hw_cr0;
3005
Sean Christopherson3de63472018-07-13 08:42:30 -07003006 hw_cr0 = (cr0 & ~KVM_VM_CR0_ALWAYS_OFF);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003007 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003008 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003009 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003010 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003011
Gleb Natapov218e7632013-01-21 15:36:45 +02003012 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3013 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003014
Gleb Natapov218e7632013-01-21 15:36:45 +02003015 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3016 enter_rmode(vcpu);
3017 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003018
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003019#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003020 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003021 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003022 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003023 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003024 exit_lmode(vcpu);
3025 }
3026#endif
3027
Sean Christophersonb4d18512018-03-05 12:04:40 -08003028 if (enable_ept && !enable_unrestricted_guest)
Sheng Yang14394422008-04-28 12:24:45 +08003029 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3030
Avi Kivity6aa8b732006-12-10 02:21:36 -08003031 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003032 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003033 vcpu->arch.cr0 = cr0;
Sean Christophersonbd31fe42020-05-01 21:32:31 -07003034 kvm_register_mark_available(vcpu, VCPU_EXREG_CR0);
Gleb Natapov14168782013-01-21 15:36:49 +02003035
3036 /* depends on vcpu->arch.cr0 to be set to a new value */
3037 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003038}
3039
Sean Christopherson0047fca2020-05-01 21:32:33 -07003040static int vmx_get_tdp_level(struct kvm_vcpu *vcpu)
3041{
Sean Christopherson0047fca2020-05-01 21:32:33 -07003042 if (cpu_has_vmx_ept_5levels() && (cpuid_maxphyaddr(vcpu) > 48))
3043 return 5;
3044 return 4;
3045}
3046
Yu Zhang855feb62017-08-24 20:27:55 +08003047static int get_ept_level(struct kvm_vcpu *vcpu)
3048{
Sean Christopherson148d735e2020-02-07 09:37:41 -08003049 if (is_guest_mode(vcpu) && nested_cpu_has_ept(get_vmcs12(vcpu)))
Sean Christophersonac69dfa2020-03-02 18:02:37 -08003050 return vmx_eptp_page_walk_level(nested_ept_get_eptp(vcpu));
Sean Christopherson0047fca2020-05-01 21:32:33 -07003051
3052 return vmx_get_tdp_level(vcpu);
Yu Zhang855feb62017-08-24 20:27:55 +08003053}
3054
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08003055u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08003056{
Yu Zhang855feb62017-08-24 20:27:55 +08003057 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08003058
Yu Zhang855feb62017-08-24 20:27:55 +08003059 eptp |= (get_ept_level(vcpu) == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08003060
Peter Feiner995f00a2017-06-30 17:26:32 -07003061 if (enable_ept_ad_bits &&
3062 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02003063 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003064 eptp |= (root_hpa & PAGE_MASK);
3065
3066 return eptp;
3067}
3068
Sean Christophersonbe100ef2020-03-20 14:28:33 -07003069void vmx_load_mmu_pgd(struct kvm_vcpu *vcpu, unsigned long pgd)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003070{
Tianyu Lan877ad952018-07-19 08:40:23 +00003071 struct kvm *kvm = vcpu->kvm;
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003072 bool update_guest_cr3 = true;
Sheng Yang14394422008-04-28 12:24:45 +08003073 unsigned long guest_cr3;
3074 u64 eptp;
3075
Avi Kivity089d0342009-03-23 18:26:32 +02003076 if (enable_ept) {
Sean Christophersonbe100ef2020-03-20 14:28:33 -07003077 eptp = construct_eptp(vcpu, pgd);
Sheng Yang14394422008-04-28 12:24:45 +08003078 vmcs_write64(EPT_POINTER, eptp);
Tianyu Lan877ad952018-07-19 08:40:23 +00003079
Sean Christophersonafaf0b22020-03-21 13:26:00 -07003080 if (kvm_x86_ops.tlb_remote_flush) {
Tianyu Lan877ad952018-07-19 08:40:23 +00003081 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
3082 to_vmx(vcpu)->ept_pointer = eptp;
3083 to_kvm_vmx(kvm)->ept_pointers_match
3084 = EPT_POINTERS_CHECK;
3085 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
3086 }
3087
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003088 /* Loading vmcs02.GUEST_CR3 is handled by nested VM-Enter. */
3089 if (is_guest_mode(vcpu))
3090 update_guest_cr3 = false;
Sean Christophersonb17b7432019-09-27 14:45:17 -07003091 else if (!enable_unrestricted_guest && !is_paging(vcpu))
Tianyu Lan877ad952018-07-19 08:40:23 +00003092 guest_cr3 = to_kvm_vmx(kvm)->ept_identity_map_addr;
Sean Christophersonb17b7432019-09-27 14:45:17 -07003093 else if (test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3094 guest_cr3 = vcpu->arch.cr3;
3095 else /* vmcs01.GUEST_CR3 is already up-to-date. */
3096 update_guest_cr3 = false;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02003097 ept_load_pdptrs(vcpu);
Sean Christophersonbe100ef2020-03-20 14:28:33 -07003098 } else {
3099 guest_cr3 = pgd;
Sheng Yang14394422008-04-28 12:24:45 +08003100 }
3101
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003102 if (update_guest_cr3)
3103 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003104}
3105
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003106int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003107{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003108 struct vcpu_vmx *vmx = to_vmx(vcpu);
Ben Serebrin085e68e2015-04-16 11:58:05 -07003109 /*
3110 * Pass through host's Machine Check Enable value to hw_cr4, which
3111 * is in force while we are in guest mode. Do not let guests control
3112 * this bit, even if host CR4.MCE == 0.
3113 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003114 unsigned long hw_cr4;
3115
3116 hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
3117 if (enable_unrestricted_guest)
3118 hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003119 else if (vmx->rmode.vm86_active)
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003120 hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
3121 else
3122 hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003123
Sean Christopherson64f7a112018-04-30 10:01:06 -07003124 if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
3125 if (cr4 & X86_CR4_UMIP) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003126 secondary_exec_controls_setbit(vmx, SECONDARY_EXEC_DESC);
Sean Christopherson64f7a112018-04-30 10:01:06 -07003127 hw_cr4 &= ~X86_CR4_UMIP;
3128 } else if (!is_guest_mode(vcpu) ||
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003129 !nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC)) {
3130 secondary_exec_controls_clearbit(vmx, SECONDARY_EXEC_DESC);
3131 }
Sean Christopherson64f7a112018-04-30 10:01:06 -07003132 }
Paolo Bonzini0367f202016-07-12 10:44:55 +02003133
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003134 if (cr4 & X86_CR4_VMXE) {
3135 /*
3136 * To use VMXON (and later other VMX instructions), a guest
3137 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3138 * So basically the check on whether to allow nested VMX
Paolo Bonzini5bea5122018-09-18 15:19:17 +02003139 * is here. We operate under the default treatment of SMM,
3140 * so VMX cannot be enabled under SMM.
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003141 */
Paolo Bonzini5bea5122018-09-18 15:19:17 +02003142 if (!nested_vmx_allowed(vcpu) || is_smm(vcpu))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003143 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003144 }
David Matlack38991522016-11-29 18:14:08 -08003145
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003146 if (vmx->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003147 return 1;
3148
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003149 vcpu->arch.cr4 = cr4;
Sean Christophersonf98c1e72020-05-01 21:32:30 -07003150 kvm_register_mark_available(vcpu, VCPU_EXREG_CR4);
Sheng Yang14394422008-04-28 12:24:45 +08003151
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003152 if (!enable_unrestricted_guest) {
3153 if (enable_ept) {
3154 if (!is_paging(vcpu)) {
3155 hw_cr4 &= ~X86_CR4_PAE;
3156 hw_cr4 |= X86_CR4_PSE;
3157 } else if (!(cr4 & X86_CR4_PAE)) {
3158 hw_cr4 &= ~X86_CR4_PAE;
3159 }
3160 }
3161
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003162 /*
Huaitong Handdba2622016-03-22 16:51:15 +08003163 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
3164 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
3165 * to be manually disabled when guest switches to non-paging
3166 * mode.
3167 *
3168 * If !enable_unrestricted_guest, the CPU is always running
3169 * with CR0.PG=1 and CR4 needs to be modified.
3170 * If enable_unrestricted_guest, the CPU automatically
3171 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003172 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003173 if (!is_paging(vcpu))
3174 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
3175 }
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003176
Sheng Yang14394422008-04-28 12:24:45 +08003177 vmcs_writel(CR4_READ_SHADOW, cr4);
3178 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003179 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003180}
3181
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003182void vmx_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003183{
Avi Kivitya9179492011-01-03 14:28:52 +02003184 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003185 u32 ar;
3186
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003187 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003188 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003189 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003190 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003191 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003192 var->base = vmx_read_guest_seg_base(vmx, seg);
3193 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3194 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003195 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003196 var->base = vmx_read_guest_seg_base(vmx, seg);
3197 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3198 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3199 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003200 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003201 var->type = ar & 15;
3202 var->s = (ar >> 4) & 1;
3203 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003204 /*
3205 * Some userspaces do not preserve unusable property. Since usable
3206 * segment has to be present according to VMX spec we can use present
3207 * property to amend userspace bug by making unusable segment always
3208 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3209 * segment as unusable.
3210 */
3211 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003212 var->avl = (ar >> 12) & 1;
3213 var->l = (ar >> 13) & 1;
3214 var->db = (ar >> 14) & 1;
3215 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003216}
3217
Avi Kivitya9179492011-01-03 14:28:52 +02003218static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3219{
Avi Kivitya9179492011-01-03 14:28:52 +02003220 struct kvm_segment s;
3221
3222 if (to_vmx(vcpu)->rmode.vm86_active) {
3223 vmx_get_segment(vcpu, &s, seg);
3224 return s.base;
3225 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003226 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003227}
3228
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003229int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003230{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003231 struct vcpu_vmx *vmx = to_vmx(vcpu);
3232
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003233 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003234 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003235 else {
3236 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003237 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003238 }
Avi Kivity69c73022011-03-07 15:26:44 +02003239}
3240
Avi Kivity653e3102007-05-07 10:55:37 +03003241static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003242{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003243 u32 ar;
3244
Avi Kivityf0495f92012-06-07 17:06:10 +03003245 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003246 ar = 1 << 16;
3247 else {
3248 ar = var->type & 15;
3249 ar |= (var->s & 1) << 4;
3250 ar |= (var->dpl & 3) << 5;
3251 ar |= (var->present & 1) << 7;
3252 ar |= (var->avl & 1) << 12;
3253 ar |= (var->l & 1) << 13;
3254 ar |= (var->db & 1) << 14;
3255 ar |= (var->g & 1) << 15;
3256 }
Avi Kivity653e3102007-05-07 10:55:37 +03003257
3258 return ar;
3259}
3260
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003261void vmx_set_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity653e3102007-05-07 10:55:37 +03003262{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003263 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003264 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003265
Avi Kivity2fb92db2011-04-27 19:42:18 +03003266 vmx_segment_cache_clear(vmx);
3267
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003268 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3269 vmx->rmode.segs[seg] = *var;
3270 if (seg == VCPU_SREG_TR)
3271 vmcs_write16(sf->selector, var->selector);
3272 else if (var->s)
3273 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003274 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003275 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003276
Avi Kivity653e3102007-05-07 10:55:37 +03003277 vmcs_writel(sf->base, var->base);
3278 vmcs_write32(sf->limit, var->limit);
3279 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003280
3281 /*
3282 * Fix the "Accessed" bit in AR field of segment registers for older
3283 * qemu binaries.
3284 * IA32 arch specifies that at the time of processor reset the
3285 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003286 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003287 * state vmexit when "unrestricted guest" mode is turned on.
3288 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3289 * tree. Newer qemu binaries with that qemu fix would not need this
3290 * kvm hack.
3291 */
3292 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003293 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003294
Gleb Natapovf924d662012-12-12 19:10:55 +02003295 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003296
3297out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01003298 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003299}
3300
Avi Kivity6aa8b732006-12-10 02:21:36 -08003301static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3302{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003303 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003304
3305 *db = (ar >> 14) & 1;
3306 *l = (ar >> 13) & 1;
3307}
3308
Gleb Natapov89a27f42010-02-16 10:51:48 +02003309static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003310{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003311 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3312 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003313}
3314
Gleb Natapov89a27f42010-02-16 10:51:48 +02003315static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003316{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003317 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3318 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003319}
3320
Gleb Natapov89a27f42010-02-16 10:51:48 +02003321static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003322{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003323 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3324 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003325}
3326
Gleb Natapov89a27f42010-02-16 10:51:48 +02003327static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003328{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003329 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3330 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003331}
3332
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003333static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3334{
3335 struct kvm_segment var;
3336 u32 ar;
3337
3338 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003339 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003340 if (seg == VCPU_SREG_CS)
3341 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003342 ar = vmx_segment_access_rights(&var);
3343
3344 if (var.base != (var.selector << 4))
3345 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003346 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003347 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003348 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003349 return false;
3350
3351 return true;
3352}
3353
3354static bool code_segment_valid(struct kvm_vcpu *vcpu)
3355{
3356 struct kvm_segment cs;
3357 unsigned int cs_rpl;
3358
3359 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003360 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003361
Avi Kivity1872a3f2009-01-04 23:26:52 +02003362 if (cs.unusable)
3363 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003364 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003365 return false;
3366 if (!cs.s)
3367 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003368 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003369 if (cs.dpl > cs_rpl)
3370 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003371 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003372 if (cs.dpl != cs_rpl)
3373 return false;
3374 }
3375 if (!cs.present)
3376 return false;
3377
3378 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3379 return true;
3380}
3381
3382static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3383{
3384 struct kvm_segment ss;
3385 unsigned int ss_rpl;
3386
3387 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003388 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003389
Avi Kivity1872a3f2009-01-04 23:26:52 +02003390 if (ss.unusable)
3391 return true;
3392 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003393 return false;
3394 if (!ss.s)
3395 return false;
3396 if (ss.dpl != ss_rpl) /* DPL != RPL */
3397 return false;
3398 if (!ss.present)
3399 return false;
3400
3401 return true;
3402}
3403
3404static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3405{
3406 struct kvm_segment var;
3407 unsigned int rpl;
3408
3409 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03003410 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003411
Avi Kivity1872a3f2009-01-04 23:26:52 +02003412 if (var.unusable)
3413 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003414 if (!var.s)
3415 return false;
3416 if (!var.present)
3417 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003418 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003419 if (var.dpl < rpl) /* DPL < RPL */
3420 return false;
3421 }
3422
3423 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3424 * rights flags
3425 */
3426 return true;
3427}
3428
3429static bool tr_valid(struct kvm_vcpu *vcpu)
3430{
3431 struct kvm_segment tr;
3432
3433 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3434
Avi Kivity1872a3f2009-01-04 23:26:52 +02003435 if (tr.unusable)
3436 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03003437 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003438 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003439 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003440 return false;
3441 if (!tr.present)
3442 return false;
3443
3444 return true;
3445}
3446
3447static bool ldtr_valid(struct kvm_vcpu *vcpu)
3448{
3449 struct kvm_segment ldtr;
3450
3451 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3452
Avi Kivity1872a3f2009-01-04 23:26:52 +02003453 if (ldtr.unusable)
3454 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03003455 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003456 return false;
3457 if (ldtr.type != 2)
3458 return false;
3459 if (!ldtr.present)
3460 return false;
3461
3462 return true;
3463}
3464
3465static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3466{
3467 struct kvm_segment cs, ss;
3468
3469 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3470 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3471
Nadav Amitb32a9912015-03-29 16:33:04 +03003472 return ((cs.selector & SEGMENT_RPL_MASK) ==
3473 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003474}
3475
3476/*
3477 * Check if guest state is valid. Returns true if valid, false if
3478 * not.
3479 * We assume that registers are always usable
3480 */
3481static bool guest_state_valid(struct kvm_vcpu *vcpu)
3482{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003483 if (enable_unrestricted_guest)
3484 return true;
3485
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003486 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003487 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003488 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3489 return false;
3490 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3491 return false;
3492 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3493 return false;
3494 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3495 return false;
3496 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3497 return false;
3498 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3499 return false;
3500 } else {
3501 /* protected mode guest state checks */
3502 if (!cs_ss_rpl_check(vcpu))
3503 return false;
3504 if (!code_segment_valid(vcpu))
3505 return false;
3506 if (!stack_segment_valid(vcpu))
3507 return false;
3508 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3509 return false;
3510 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3511 return false;
3512 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3513 return false;
3514 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3515 return false;
3516 if (!tr_valid(vcpu))
3517 return false;
3518 if (!ldtr_valid(vcpu))
3519 return false;
3520 }
3521 /* TODO:
3522 * - Add checks on RIP
3523 * - Add checks on RFLAGS
3524 */
3525
3526 return true;
3527}
3528
Mike Dayd77c26f2007-10-08 09:02:08 -04003529static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003530{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003531 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003532 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003533 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003534
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003535 idx = srcu_read_lock(&kvm->srcu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003536 fn = to_kvm_vmx(kvm)->tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003537 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3538 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003539 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003540 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003541 r = kvm_write_guest_page(kvm, fn++, &data,
3542 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003543 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003544 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003545 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3546 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003547 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003548 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3549 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003550 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003551 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003552 r = kvm_write_guest_page(kvm, fn, &data,
3553 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3554 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003555out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003556 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003557 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003558}
3559
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003560static int init_rmode_identity_map(struct kvm *kvm)
3561{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003562 struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
Peter Xu2a5755b2020-01-09 09:57:14 -05003563 int i, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08003564 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003565 u32 tmp;
3566
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003567 /* Protect kvm_vmx->ept_identity_pagetable_done. */
Tang Chena255d472014-09-16 18:41:58 +08003568 mutex_lock(&kvm->slots_lock);
3569
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003570 if (likely(kvm_vmx->ept_identity_pagetable_done))
Peter Xu2a5755b2020-01-09 09:57:14 -05003571 goto out;
Tang Chena255d472014-09-16 18:41:58 +08003572
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003573 if (!kvm_vmx->ept_identity_map_addr)
3574 kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
3575 identity_map_pfn = kvm_vmx->ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08003576
David Hildenbrandd8a6e362017-08-24 20:51:34 +02003577 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003578 kvm_vmx->ept_identity_map_addr, PAGE_SIZE);
Tang Chenf51770e2014-09-16 18:41:59 +08003579 if (r < 0)
Peter Xu2a5755b2020-01-09 09:57:14 -05003580 goto out;
Tang Chena255d472014-09-16 18:41:58 +08003581
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003582 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3583 if (r < 0)
3584 goto out;
3585 /* Set up identity-mapping pagetable for EPT in real mode */
3586 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3587 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3588 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3589 r = kvm_write_guest_page(kvm, identity_map_pfn,
3590 &tmp, i * sizeof(tmp), sizeof(tmp));
3591 if (r < 0)
3592 goto out;
3593 }
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003594 kvm_vmx->ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08003595
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003596out:
Tang Chena255d472014-09-16 18:41:58 +08003597 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08003598 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003599}
3600
Avi Kivity6aa8b732006-12-10 02:21:36 -08003601static void seg_setup(int seg)
3602{
Mathias Krause772e0312012-08-30 01:30:19 +02003603 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003604 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003605
3606 vmcs_write16(sf->selector, 0);
3607 vmcs_writel(sf->base, 0);
3608 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003609 ar = 0x93;
3610 if (seg == VCPU_SREG_CS)
3611 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003612
3613 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003614}
3615
Sheng Yangf78e0e22007-10-29 09:40:42 +08003616static int alloc_apic_access_page(struct kvm *kvm)
3617{
Xiao Guangrong44841412012-09-07 14:14:20 +08003618 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003619 int r = 0;
3620
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003621 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08003622 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003623 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02003624 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
3625 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003626 if (r)
3627 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003628
Tang Chen73a6d942014-09-11 13:38:00 +08003629 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08003630 if (is_error_page(page)) {
3631 r = -EFAULT;
3632 goto out;
3633 }
3634
Tang Chenc24ae0d2014-09-24 15:57:58 +08003635 /*
3636 * Do not pin the page in memory, so that memory hot-unplug
3637 * is able to migrate it.
3638 */
3639 put_page(page);
3640 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003641out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003642 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003643 return r;
3644}
3645
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003646int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003647{
3648 int vpid;
3649
Avi Kivity919818a2009-03-23 18:01:29 +02003650 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08003651 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003652 spin_lock(&vmx_vpid_lock);
3653 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003654 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003655 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003656 else
3657 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003658 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003659 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003660}
3661
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003662void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003663{
Wanpeng Li991e7a02015-09-16 17:30:05 +08003664 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003665 return;
3666 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003667 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003668 spin_unlock(&vmx_vpid_lock);
3669}
3670
Yi Wang1e4329ee2018-11-08 11:22:21 +08003671static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003672 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08003673{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003674 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003675
3676 if (!cpu_has_vmx_msr_bitmap())
3677 return;
3678
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003679 if (static_branch_unlikely(&enable_evmcs))
3680 evmcs_touch_msr_bitmap();
3681
Sheng Yang25c5f222008-03-28 13:18:56 +08003682 /*
3683 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3684 * have the write-low and read-high bitmap offsets the wrong way round.
3685 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3686 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003687 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08003688 if (type & MSR_TYPE_R)
3689 /* read-low */
3690 __clear_bit(msr, msr_bitmap + 0x000 / f);
3691
3692 if (type & MSR_TYPE_W)
3693 /* write-low */
3694 __clear_bit(msr, msr_bitmap + 0x800 / f);
3695
Sheng Yang25c5f222008-03-28 13:18:56 +08003696 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3697 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08003698 if (type & MSR_TYPE_R)
3699 /* read-high */
3700 __clear_bit(msr, msr_bitmap + 0x400 / f);
3701
3702 if (type & MSR_TYPE_W)
3703 /* write-high */
3704 __clear_bit(msr, msr_bitmap + 0xc00 / f);
3705
3706 }
3707}
3708
Yi Wang1e4329ee2018-11-08 11:22:21 +08003709static __always_inline void vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003710 u32 msr, int type)
3711{
3712 int f = sizeof(unsigned long);
3713
3714 if (!cpu_has_vmx_msr_bitmap())
3715 return;
3716
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003717 if (static_branch_unlikely(&enable_evmcs))
3718 evmcs_touch_msr_bitmap();
3719
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003720 /*
3721 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3722 * have the write-low and read-high bitmap offsets the wrong way round.
3723 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3724 */
3725 if (msr <= 0x1fff) {
3726 if (type & MSR_TYPE_R)
3727 /* read-low */
3728 __set_bit(msr, msr_bitmap + 0x000 / f);
3729
3730 if (type & MSR_TYPE_W)
3731 /* write-low */
3732 __set_bit(msr, msr_bitmap + 0x800 / f);
3733
3734 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3735 msr &= 0x1fff;
3736 if (type & MSR_TYPE_R)
3737 /* read-high */
3738 __set_bit(msr, msr_bitmap + 0x400 / f);
3739
3740 if (type & MSR_TYPE_W)
3741 /* write-high */
3742 __set_bit(msr, msr_bitmap + 0xc00 / f);
3743
3744 }
3745}
3746
Yi Wang1e4329ee2018-11-08 11:22:21 +08003747static __always_inline void vmx_set_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003748 u32 msr, int type, bool value)
3749{
3750 if (value)
3751 vmx_enable_intercept_for_msr(msr_bitmap, msr, type);
3752 else
3753 vmx_disable_intercept_for_msr(msr_bitmap, msr, type);
3754}
3755
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003756static u8 vmx_msr_bitmap_mode(struct kvm_vcpu *vcpu)
Avi Kivity58972972009-02-24 22:26:47 +02003757{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003758 u8 mode = 0;
3759
3760 if (cpu_has_secondary_exec_ctrls() &&
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003761 (secondary_exec_controls_get(to_vmx(vcpu)) &
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003762 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
3763 mode |= MSR_BITMAP_MODE_X2APIC;
3764 if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
3765 mode |= MSR_BITMAP_MODE_X2APIC_APICV;
3766 }
3767
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003768 return mode;
Yang Zhang8d146952013-01-25 10:18:50 +08003769}
3770
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003771static void vmx_update_msr_bitmap_x2apic(unsigned long *msr_bitmap,
3772 u8 mode)
Yang Zhang8d146952013-01-25 10:18:50 +08003773{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003774 int msr;
3775
3776 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
3777 unsigned word = msr / BITS_PER_LONG;
3778 msr_bitmap[word] = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;
3779 msr_bitmap[word + (0x800 / sizeof(long))] = ~0;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08003780 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003781
3782 if (mode & MSR_BITMAP_MODE_X2APIC) {
3783 /*
3784 * TPR reads and writes can be virtualized even if virtual interrupt
3785 * delivery is not in use.
3786 */
3787 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW);
3788 if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
3789 vmx_enable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_R);
3790 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
3791 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
3792 }
3793 }
3794}
3795
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003796void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu)
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003797{
3798 struct vcpu_vmx *vmx = to_vmx(vcpu);
3799 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3800 u8 mode = vmx_msr_bitmap_mode(vcpu);
3801 u8 changed = mode ^ vmx->msr_bitmap_mode;
3802
3803 if (!changed)
3804 return;
3805
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003806 if (changed & (MSR_BITMAP_MODE_X2APIC | MSR_BITMAP_MODE_X2APIC_APICV))
3807 vmx_update_msr_bitmap_x2apic(msr_bitmap, mode);
3808
3809 vmx->msr_bitmap_mode = mode;
Avi Kivity58972972009-02-24 22:26:47 +02003810}
3811
Chao Pengb08c2892018-10-24 16:05:15 +08003812void pt_update_intercept_for_msr(struct vcpu_vmx *vmx)
3813{
3814 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3815 bool flag = !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
3816 u32 i;
3817
3818 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_STATUS,
3819 MSR_TYPE_RW, flag);
3820 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_BASE,
3821 MSR_TYPE_RW, flag);
3822 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_MASK,
3823 MSR_TYPE_RW, flag);
3824 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_CR3_MATCH,
3825 MSR_TYPE_RW, flag);
3826 for (i = 0; i < vmx->pt_desc.addr_range; i++) {
3827 vmx_set_intercept_for_msr(msr_bitmap,
3828 MSR_IA32_RTIT_ADDR0_A + i * 2, MSR_TYPE_RW, flag);
3829 vmx_set_intercept_for_msr(msr_bitmap,
3830 MSR_IA32_RTIT_ADDR0_B + i * 2, MSR_TYPE_RW, flag);
3831 }
3832}
3833
Liran Alone6c67d82018-09-04 10:56:52 +03003834static bool vmx_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
3835{
3836 struct vcpu_vmx *vmx = to_vmx(vcpu);
3837 void *vapic_page;
3838 u32 vppr;
3839 int rvi;
3840
3841 if (WARN_ON_ONCE(!is_guest_mode(vcpu)) ||
3842 !nested_cpu_has_vid(get_vmcs12(vcpu)) ||
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003843 WARN_ON_ONCE(!vmx->nested.virtual_apic_map.gfn))
Liran Alone6c67d82018-09-04 10:56:52 +03003844 return false;
3845
Paolo Bonzini7e712682018-10-03 13:44:26 +02003846 rvi = vmx_get_rvi();
Liran Alone6c67d82018-09-04 10:56:52 +03003847
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003848 vapic_page = vmx->nested.virtual_apic_map.hva;
Liran Alone6c67d82018-09-04 10:56:52 +03003849 vppr = *((u32 *)(vapic_page + APIC_PROCPRI));
Liran Alone6c67d82018-09-04 10:56:52 +03003850
3851 return ((rvi & 0xf0) > (vppr & 0xf0));
3852}
3853
Wincy Van06a55242017-04-28 13:13:59 +08003854static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
3855 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003856{
3857#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08003858 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
3859
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003860 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08003861 /*
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003862 * The vector of interrupt to be delivered to vcpu had
3863 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08003864 *
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003865 * Following cases will be reached in this block, and
3866 * we always send a notification event in all cases as
3867 * explained below.
3868 *
3869 * Case 1: vcpu keeps in non-root mode. Sending a
3870 * notification event posts the interrupt to vcpu.
3871 *
3872 * Case 2: vcpu exits to root mode and is still
3873 * runnable. PIR will be synced to vIRR before the
3874 * next vcpu entry. Sending a notification event in
3875 * this case has no effect, as vcpu is not in root
3876 * mode.
3877 *
3878 * Case 3: vcpu exits to root mode and is blocked.
3879 * vcpu_block() has already synced PIR to vIRR and
3880 * never blocks vcpu if vIRR is not cleared. Therefore,
3881 * a blocked vcpu here does not wait for any requested
3882 * interrupts in PIR, and sending a notification event
3883 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08003884 */
Feng Wu28b835d2015-09-18 22:29:54 +08003885
Wincy Van06a55242017-04-28 13:13:59 +08003886 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003887 return true;
3888 }
3889#endif
3890 return false;
3891}
3892
Wincy Van705699a2015-02-03 23:58:17 +08003893static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
3894 int vector)
3895{
3896 struct vcpu_vmx *vmx = to_vmx(vcpu);
3897
3898 if (is_guest_mode(vcpu) &&
3899 vector == vmx->nested.posted_intr_nv) {
Wincy Van705699a2015-02-03 23:58:17 +08003900 /*
3901 * If a posted intr is not recognized by hardware,
3902 * we will accomplish it in the next vmentry.
3903 */
3904 vmx->nested.pi_pending = true;
3905 kvm_make_request(KVM_REQ_EVENT, vcpu);
Liran Alon6b697712017-11-09 20:27:20 +02003906 /* the PIR and ON have been set by L1. */
3907 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
3908 kvm_vcpu_kick(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08003909 return 0;
3910 }
3911 return -1;
3912}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003913/*
Yang Zhanga20ed542013-04-11 19:25:15 +08003914 * Send interrupt to vcpu via posted interrupt way.
3915 * 1. If target vcpu is running(non-root mode), send posted interrupt
3916 * notification to vcpu and hardware will sync PIR to vIRR atomically.
3917 * 2. If target vcpu isn't running(root mode), kick it to pick up the
3918 * interrupt from PIR in next vmentry.
3919 */
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003920static int vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
Yang Zhanga20ed542013-04-11 19:25:15 +08003921{
3922 struct vcpu_vmx *vmx = to_vmx(vcpu);
3923 int r;
3924
Wincy Van705699a2015-02-03 23:58:17 +08003925 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
3926 if (!r)
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003927 return 0;
3928
3929 if (!vcpu->arch.apicv_active)
3930 return -1;
Wincy Van705699a2015-02-03 23:58:17 +08003931
Yang Zhanga20ed542013-04-11 19:25:15 +08003932 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003933 return 0;
Yang Zhanga20ed542013-04-11 19:25:15 +08003934
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003935 /* If a previous notification has sent the IPI, nothing to do. */
3936 if (pi_test_and_set_on(&vmx->pi_desc))
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003937 return 0;
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003938
Wincy Van06a55242017-04-28 13:13:59 +08003939 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08003940 kvm_vcpu_kick(vcpu);
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003941
3942 return 0;
Yang Zhanga20ed542013-04-11 19:25:15 +08003943}
3944
Avi Kivity6aa8b732006-12-10 02:21:36 -08003945/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003946 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
3947 * will not change in the lifetime of the guest.
3948 * Note that host-state that does change is set elsewhere. E.g., host-state
3949 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
3950 */
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003951void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003952{
3953 u32 low32, high32;
3954 unsigned long tmpl;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003955 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003956
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07003957 cr0 = read_cr0();
3958 WARN_ON(cr0 & X86_CR0_TS);
3959 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003960
3961 /*
3962 * Save the most likely value for this task's CR3 in the VMCS.
3963 * We can't use __get_current_cr3_fast() because we're not atomic.
3964 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07003965 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003966 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003967 vmx->loaded_vmcs->host_state.cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003968
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003969 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003970 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003971 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003972 vmx->loaded_vmcs->host_state.cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003973
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003974 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003975#ifdef CONFIG_X86_64
3976 /*
3977 * Load null selectors, so we can avoid reloading them in
Sean Christopherson6d6095b2018-07-23 12:32:44 -07003978 * vmx_prepare_switch_to_host(), in case userspace uses
3979 * the null selectors too (the expected case).
Avi Kivityb2da15a2012-05-13 19:53:24 +03003980 */
3981 vmcs_write16(HOST_DS_SELECTOR, 0);
3982 vmcs_write16(HOST_ES_SELECTOR, 0);
3983#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003984 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3985 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003986#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003987 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3988 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
3989
Sean Christopherson23420802019-04-19 22:50:57 -07003990 vmcs_writel(HOST_IDTR_BASE, host_idt_base); /* 22.2.4 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003991
Sean Christopherson453eafb2018-12-20 12:25:17 -08003992 vmcs_writel(HOST_RIP, (unsigned long)vmx_vmexit); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003993
3994 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
3995 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
3996 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
3997 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
3998
3999 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4000 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4001 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4002 }
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07004003
Sean Christophersonc73da3f2018-12-03 13:53:00 -08004004 if (cpu_has_load_ia32_efer())
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07004005 vmcs_write64(HOST_IA32_EFER, host_efer);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004006}
4007
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004008void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004009{
4010 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4011 if (enable_ept)
4012 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004013 if (is_guest_mode(&vmx->vcpu))
4014 vmx->vcpu.arch.cr4_guest_owned_bits &=
4015 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004016 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4017}
4018
Sean Christophersonc075c3e2019-05-07 12:17:53 -07004019u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
Yang Zhang01e439b2013-04-11 19:25:12 +08004020{
4021 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4022
Andrey Smetanind62caab2015-11-10 15:36:33 +03004023 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08004024 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004025
4026 if (!enable_vnmi)
4027 pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;
4028
Sean Christopherson804939e2019-05-07 12:18:05 -07004029 if (!enable_preemption_timer)
4030 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
4031
Yang Zhang01e439b2013-04-11 19:25:12 +08004032 return pin_based_exec_ctrl;
4033}
4034
Andrey Smetanind62caab2015-11-10 15:36:33 +03004035static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
4036{
4037 struct vcpu_vmx *vmx = to_vmx(vcpu);
4038
Sean Christophersonc5f2c762019-05-07 12:17:55 -07004039 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03004040 if (cpu_has_secondary_exec_ctrls()) {
4041 if (kvm_vcpu_apicv_active(vcpu))
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07004042 secondary_exec_controls_setbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03004043 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4044 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4045 else
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07004046 secondary_exec_controls_clearbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03004047 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4048 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4049 }
4050
4051 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004052 vmx_update_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03004053}
4054
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08004055u32 vmx_exec_control(struct vcpu_vmx *vmx)
4056{
4057 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
4058
4059 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4060 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4061
4062 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
4063 exec_control &= ~CPU_BASED_TPR_SHADOW;
4064#ifdef CONFIG_X86_64
4065 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4066 CPU_BASED_CR8_LOAD_EXITING;
4067#endif
4068 }
4069 if (!enable_ept)
4070 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4071 CPU_BASED_CR3_LOAD_EXITING |
4072 CPU_BASED_INVLPG_EXITING;
4073 if (kvm_mwait_in_guest(vmx->vcpu.kvm))
4074 exec_control &= ~(CPU_BASED_MWAIT_EXITING |
4075 CPU_BASED_MONITOR_EXITING);
4076 if (kvm_hlt_in_guest(vmx->vcpu.kvm))
4077 exec_control &= ~CPU_BASED_HLT_EXITING;
4078 return exec_control;
4079}
4080
4081
Paolo Bonzini80154d72017-08-24 13:55:35 +02004082static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004083{
Paolo Bonzini80154d72017-08-24 13:55:35 +02004084 struct kvm_vcpu *vcpu = &vmx->vcpu;
4085
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004086 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004087
Sean Christopherson2ef76192020-03-02 15:56:22 -08004088 if (vmx_pt_mode_is_system())
Chao Pengf99e3da2018-10-24 16:05:10 +08004089 exec_control &= ~(SECONDARY_EXEC_PT_USE_GPA | SECONDARY_EXEC_PT_CONCEAL_VMX);
Paolo Bonzini80154d72017-08-24 13:55:35 +02004090 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004091 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4092 if (vmx->vpid == 0)
4093 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4094 if (!enable_ept) {
4095 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4096 enable_unrestricted_guest = 0;
4097 }
4098 if (!enable_unrestricted_guest)
4099 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
Wanpeng Lib31c1142018-03-12 04:53:04 -07004100 if (kvm_pause_in_guest(vmx->vcpu.kvm))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004101 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02004102 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004103 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4104 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004105 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004106
4107 /* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
4108 * in vmx_set_cr4. */
4109 exec_control &= ~SECONDARY_EXEC_DESC;
4110
Abel Gordonabc4fc52013-04-18 14:35:25 +03004111 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4112 (handle_vmptrld).
4113 We can NOT enable shadow_vmcs here because we don't have yet
4114 a current VMCS12
4115 */
4116 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08004117
4118 if (!enable_pml)
4119 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08004120
Paolo Bonzini3db13482017-08-24 14:48:03 +02004121 if (vmx_xsaves_supported()) {
4122 /* Exposing XSAVES only when XSAVE is exposed */
4123 bool xsaves_enabled =
Sean Christopherson96be4e02019-12-10 14:44:15 -08004124 boot_cpu_has(X86_FEATURE_XSAVE) &&
Paolo Bonzini3db13482017-08-24 14:48:03 +02004125 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
4126 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
4127
Aaron Lewis72041602019-10-21 16:30:20 -07004128 vcpu->arch.xsaves_enabled = xsaves_enabled;
4129
Paolo Bonzini3db13482017-08-24 14:48:03 +02004130 if (!xsaves_enabled)
4131 exec_control &= ~SECONDARY_EXEC_XSAVES;
4132
4133 if (nested) {
4134 if (xsaves_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004135 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini3db13482017-08-24 14:48:03 +02004136 SECONDARY_EXEC_XSAVES;
4137 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004138 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini3db13482017-08-24 14:48:03 +02004139 ~SECONDARY_EXEC_XSAVES;
4140 }
4141 }
4142
Sean Christophersona7a200e2020-03-02 15:56:58 -08004143 if (cpu_has_vmx_rdtscp()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004144 bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
4145 if (!rdtscp_enabled)
4146 exec_control &= ~SECONDARY_EXEC_RDTSCP;
4147
4148 if (nested) {
4149 if (rdtscp_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004150 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004151 SECONDARY_EXEC_RDTSCP;
4152 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004153 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004154 ~SECONDARY_EXEC_RDTSCP;
4155 }
4156 }
4157
Sean Christopherson5ffec6f2020-03-02 15:56:34 -08004158 if (cpu_has_vmx_invpcid()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004159 /* Exposing INVPCID only when PCID is exposed */
4160 bool invpcid_enabled =
4161 guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
4162 guest_cpuid_has(vcpu, X86_FEATURE_PCID);
4163
4164 if (!invpcid_enabled) {
4165 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
4166 guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
4167 }
4168
4169 if (nested) {
4170 if (invpcid_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004171 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004172 SECONDARY_EXEC_ENABLE_INVPCID;
4173 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004174 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004175 ~SECONDARY_EXEC_ENABLE_INVPCID;
4176 }
4177 }
4178
Jim Mattson45ec3682017-08-23 16:32:04 -07004179 if (vmx_rdrand_supported()) {
4180 bool rdrand_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDRAND);
4181 if (rdrand_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004182 exec_control &= ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004183
4184 if (nested) {
4185 if (rdrand_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004186 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004187 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004188 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004189 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004190 ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004191 }
4192 }
4193
Jim Mattson75f4fc82017-08-23 16:32:03 -07004194 if (vmx_rdseed_supported()) {
4195 bool rdseed_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDSEED);
4196 if (rdseed_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004197 exec_control &= ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004198
4199 if (nested) {
4200 if (rdseed_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004201 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004202 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004203 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004204 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004205 ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004206 }
4207 }
4208
Tao Xue69e72fa2019-07-16 14:55:49 +08004209 if (vmx_waitpkg_supported()) {
4210 bool waitpkg_enabled =
4211 guest_cpuid_has(vcpu, X86_FEATURE_WAITPKG);
4212
4213 if (!waitpkg_enabled)
4214 exec_control &= ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4215
4216 if (nested) {
4217 if (waitpkg_enabled)
4218 vmx->nested.msrs.secondary_ctls_high |=
4219 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4220 else
4221 vmx->nested.msrs.secondary_ctls_high &=
4222 ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4223 }
4224 }
4225
Paolo Bonzini80154d72017-08-24 13:55:35 +02004226 vmx->secondary_exec_control = exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004227}
4228
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004229static void ept_set_mmio_spte_mask(void)
4230{
4231 /*
4232 * EPT Misconfigurations can be generated if the value of bits 2:0
4233 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004234 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07004235 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
Sean Christopherson4af77152019-08-01 13:35:22 -07004236 VMX_EPT_MISCONFIG_WX_VALUE, 0);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004237}
4238
Wanpeng Lif53cd632014-12-02 19:14:58 +08004239#define VMX_XSS_EXIT_BITMAP 0
Avi Kivity6aa8b732006-12-10 02:21:36 -08004240
Sean Christopherson944c3462018-12-03 13:53:09 -08004241/*
Xiaoyao Li1b842922019-10-20 17:11:01 +08004242 * Noting that the initialization of Guest-state Area of VMCS is in
4243 * vmx_vcpu_reset().
Sean Christopherson944c3462018-12-03 13:53:09 -08004244 */
Xiaoyao Li1b842922019-10-20 17:11:01 +08004245static void init_vmcs(struct vcpu_vmx *vmx)
Sean Christopherson944c3462018-12-03 13:53:09 -08004246{
Sean Christopherson944c3462018-12-03 13:53:09 -08004247 if (nested)
Xiaoyao Li1b842922019-10-20 17:11:01 +08004248 nested_vmx_set_vmcs_shadowing_bitmap();
Sean Christopherson944c3462018-12-03 13:53:09 -08004249
Sheng Yang25c5f222008-03-28 13:18:56 +08004250 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004251 vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
Sheng Yang25c5f222008-03-28 13:18:56 +08004252
Avi Kivity6aa8b732006-12-10 02:21:36 -08004253 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4254
Avi Kivity6aa8b732006-12-10 02:21:36 -08004255 /* Control */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004256 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004257
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004258 exec_controls_set(vmx, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004259
Dan Williamsdfa169b2016-06-02 11:17:24 -07004260 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004261 vmx_compute_secondary_exec_control(vmx);
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004262 secondary_exec_controls_set(vmx, vmx->secondary_exec_control);
Dan Williamsdfa169b2016-06-02 11:17:24 -07004263 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004264
Andrey Smetanind62caab2015-11-10 15:36:33 +03004265 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004266 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4267 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4268 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4269 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4270
4271 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004272
Li RongQing0bcf2612015-12-03 13:29:34 +08004273 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08004274 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004275 }
4276
Wanpeng Lib31c1142018-03-12 04:53:04 -07004277 if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004278 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004279 vmx->ple_window = ple_window;
4280 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004281 }
4282
Xiao Guangrongc3707952011-07-12 03:28:04 +08004283 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4284 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004285 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4286
Avi Kivity9581d442010-10-19 16:46:55 +02004287 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4288 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004289 vmx_set_constant_host_state(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004290 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4291 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004292
Bandan Das2a499e42017-08-03 15:54:41 -04004293 if (cpu_has_vmx_vmfunc())
4294 vmcs_write64(VM_FUNCTION_CONTROL, 0);
4295
Eddie Dong2cc51562007-05-21 07:28:09 +03004296 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4297 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004298 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
Eddie Dong2cc51562007-05-21 07:28:09 +03004299 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004300 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004301
Radim Krčmář74545702015-04-27 15:11:25 +02004302 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4303 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004304
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004305 vm_exit_controls_set(vmx, vmx_vmexit_ctrl());
Avi Kivity6aa8b732006-12-10 02:21:36 -08004306
4307 /* 22.2.1, 20.8.1 */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004308 vm_entry_controls_set(vmx, vmx_vmentry_ctrl());
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004309
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004310 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
4311 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
4312
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004313 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004314
Xiaoyao Li35fbe0d2019-10-20 17:10:58 +08004315 if (vmx->vpid != 0)
4316 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4317
Wanpeng Lif53cd632014-12-02 19:14:58 +08004318 if (vmx_xsaves_supported())
4319 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4320
Peter Feiner4e595162016-07-07 14:49:58 -07004321 if (enable_pml) {
Peter Feiner4e595162016-07-07 14:49:58 -07004322 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
4323 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
4324 }
Sean Christopherson0b665d32018-08-14 09:33:34 -07004325
4326 if (cpu_has_vmx_encls_vmexit())
4327 vmcs_write64(ENCLS_EXITING_BITMAP, -1ull);
Chao Peng2ef444f2018-10-24 16:05:12 +08004328
Sean Christopherson2ef76192020-03-02 15:56:22 -08004329 if (vmx_pt_mode_is_host_guest()) {
Chao Peng2ef444f2018-10-24 16:05:12 +08004330 memset(&vmx->pt_desc, 0, sizeof(vmx->pt_desc));
4331 /* Bit[6~0] are forced to 1, writes are ignored. */
4332 vmx->pt_desc.guest.output_mask = 0x7F;
4333 vmcs_write64(GUEST_IA32_RTIT_CTL, 0);
4334 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004335}
4336
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004337static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004338{
4339 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004340 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004341 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004342
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004343 vmx->rmode.vm86_active = 0;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004344 vmx->spec_ctrl = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004345
Tao Xu6e3ba4a2019-07-16 14:55:50 +08004346 vmx->msr_ia32_umwait_control = 0;
4347
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004348 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Wanpeng Li95c06542019-09-05 14:26:28 +08004349 vmx->hv_deadline_tsc = -1;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004350 kvm_set_cr8(vcpu, 0);
4351
4352 if (!init_event) {
4353 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
4354 MSR_IA32_APICBASE_ENABLE;
4355 if (kvm_vcpu_is_reset_bsp(vcpu))
4356 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4357 apic_base_msr.host_initiated = true;
4358 kvm_set_apic_base(vcpu, &apic_base_msr);
4359 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004360
Avi Kivity2fb92db2011-04-27 19:42:18 +03004361 vmx_segment_cache_clear(vmx);
4362
Avi Kivity5706be02008-08-20 15:07:31 +03004363 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004364 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004365 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004366
4367 seg_setup(VCPU_SREG_DS);
4368 seg_setup(VCPU_SREG_ES);
4369 seg_setup(VCPU_SREG_FS);
4370 seg_setup(VCPU_SREG_GS);
4371 seg_setup(VCPU_SREG_SS);
4372
4373 vmcs_write16(GUEST_TR_SELECTOR, 0);
4374 vmcs_writel(GUEST_TR_BASE, 0);
4375 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4376 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4377
4378 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4379 vmcs_writel(GUEST_LDTR_BASE, 0);
4380 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4381 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4382
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004383 if (!init_event) {
4384 vmcs_write32(GUEST_SYSENTER_CS, 0);
4385 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4386 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4387 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4388 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004389
Wanpeng Lic37c2872017-11-20 14:52:21 -08004390 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
Jan Kiszka66450a22013-03-13 12:42:34 +01004391 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004392
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004393 vmcs_writel(GUEST_GDTR_BASE, 0);
4394 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4395
4396 vmcs_writel(GUEST_IDTR_BASE, 0);
4397 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4398
Anthony Liguori443381a2010-12-06 10:53:38 -06004399 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004400 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004401 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Wanpeng Lia554d202017-10-11 05:10:19 -07004402 if (kvm_mpx_supported())
4403 vmcs_write64(GUEST_BNDCFGS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004404
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004405 setup_msrs(vmx);
4406
Avi Kivity6aa8b732006-12-10 02:21:36 -08004407 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4408
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004409 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08004410 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004411 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08004412 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004413 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004414 vmcs_write32(TPR_THRESHOLD, 0);
4415 }
4416
Paolo Bonzinia73896c2014-11-02 07:54:30 +01004417 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004418
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004419 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004420 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06004421 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004422 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02004423 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004424
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004425 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004426
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004427 vpid_sync_context(vmx->vpid);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004428 if (init_event)
4429 vmx_clear_hlt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004430}
4431
Jan Kiszkac9a79532014-03-07 20:03:15 +01004432static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004433{
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08004434 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004435}
4436
Jan Kiszkac9a79532014-03-07 20:03:15 +01004437static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004438{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004439 if (!enable_vnmi ||
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004440 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01004441 enable_irq_window(vcpu);
4442 return;
4443 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004444
Xiaoyao Li4e2a0bc2019-12-06 16:45:25 +08004445 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004446}
4447
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004448static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004449{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004450 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004451 uint32_t intr;
4452 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004453
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004454 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004455
Avi Kivityfa89a812008-09-01 15:57:51 +03004456 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004457 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004458 int inc_eip = 0;
4459 if (vcpu->arch.interrupt.soft)
4460 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004461 kvm_inject_realmode_interrupt(vcpu, irq, inc_eip);
Eddie Dong85f455f2007-07-06 12:20:49 +03004462 return;
4463 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004464 intr = irq | INTR_INFO_VALID_MASK;
4465 if (vcpu->arch.interrupt.soft) {
4466 intr |= INTR_TYPE_SOFT_INTR;
4467 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4468 vmx->vcpu.arch.event_exit_inst_len);
4469 } else
4470 intr |= INTR_TYPE_EXT_INTR;
4471 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004472
4473 vmx_clear_hlt(vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004474}
4475
Sheng Yangf08864b2008-05-15 18:23:25 +08004476static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4477{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004478 struct vcpu_vmx *vmx = to_vmx(vcpu);
4479
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004480 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004481 /*
4482 * Tracking the NMI-blocked state in software is built upon
4483 * finding the next open IRQ window. This, in turn, depends on
4484 * well-behaving guests: They have to keep IRQs disabled at
4485 * least as long as the NMI handler runs. Otherwise we may
4486 * cause NMI nesting, maybe breaking the guest. But as this is
4487 * highly unlikely, we can live with the residual risk.
4488 */
4489 vmx->loaded_vmcs->soft_vnmi_blocked = 1;
4490 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4491 }
4492
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004493 ++vcpu->stat.nmi_injections;
4494 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004495
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004496 if (vmx->rmode.vm86_active) {
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004497 kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004498 return;
4499 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08004500
Sheng Yangf08864b2008-05-15 18:23:25 +08004501 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4502 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004503
4504 vmx_clear_hlt(vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08004505}
4506
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004507bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004508{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004509 struct vcpu_vmx *vmx = to_vmx(vcpu);
4510 bool masked;
4511
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004512 if (!enable_vnmi)
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004513 return vmx->loaded_vmcs->soft_vnmi_blocked;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004514 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02004515 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004516 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
4517 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4518 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004519}
4520
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004521void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004522{
4523 struct vcpu_vmx *vmx = to_vmx(vcpu);
4524
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004525 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004526 if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
4527 vmx->loaded_vmcs->soft_vnmi_blocked = masked;
4528 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4529 }
4530 } else {
4531 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4532 if (masked)
4533 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4534 GUEST_INTR_STATE_NMI);
4535 else
4536 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4537 GUEST_INTR_STATE_NMI);
4538 }
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004539}
4540
Sean Christopherson1b660b62020-04-22 19:25:44 -07004541bool vmx_nmi_blocked(struct kvm_vcpu *vcpu)
4542{
4543 if (is_guest_mode(vcpu) && nested_exit_on_nmi(vcpu))
4544 return false;
4545
4546 if (!enable_vnmi && to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
4547 return true;
4548
4549 return (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4550 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI |
4551 GUEST_INTR_STATE_NMI));
4552}
4553
Paolo Bonzinic300ab92020-04-23 14:08:58 -04004554static bool vmx_nmi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
Jan Kiszka2505dc92013-04-14 12:12:47 +02004555{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004556 if (to_vmx(vcpu)->nested.nested_run_pending)
Sean Christopherson88c604b2020-04-22 19:25:41 -07004557 return false;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004558
Paolo Bonzinic300ab92020-04-23 14:08:58 -04004559 /* An NMI must not be injected into L2 if it's supposed to VM-Exit. */
4560 if (for_injection && is_guest_mode(vcpu) && nested_exit_on_nmi(vcpu))
4561 return false;
4562
Sean Christopherson1b660b62020-04-22 19:25:44 -07004563 return !vmx_nmi_blocked(vcpu);
4564}
Sean Christopherson429ab572020-04-22 19:25:42 -07004565
Sean Christopherson1b660b62020-04-22 19:25:44 -07004566bool vmx_interrupt_blocked(struct kvm_vcpu *vcpu)
4567{
4568 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
Sean Christopherson88c604b2020-04-22 19:25:41 -07004569 return false;
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004570
Sean Christopherson7ab0abd2020-04-22 19:25:50 -07004571 return !(vmx_get_rflags(vcpu) & X86_EFLAGS_IF) ||
Sean Christopherson1b660b62020-04-22 19:25:44 -07004572 (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4573 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Jan Kiszka2505dc92013-04-14 12:12:47 +02004574}
4575
Paolo Bonzinic300ab92020-04-23 14:08:58 -04004576static bool vmx_interrupt_allowed(struct kvm_vcpu *vcpu, bool for_injection)
Gleb Natapov78646122009-03-23 12:12:11 +02004577{
Sean Christophersona1c77ab2020-03-02 22:27:35 -08004578 if (to_vmx(vcpu)->nested.nested_run_pending)
4579 return false;
4580
Paolo Bonzinic300ab92020-04-23 14:08:58 -04004581 /*
4582 * An IRQ must not be injected into L2 if it's supposed to VM-Exit,
4583 * e.g. if the IRQ arrived asynchronously after checking nested events.
4584 */
4585 if (for_injection && is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
4586 return false;
4587
Sean Christopherson1b660b62020-04-22 19:25:44 -07004588 return !vmx_interrupt_blocked(vcpu);
Gleb Natapov78646122009-03-23 12:12:11 +02004589}
4590
Izik Eiduscbc94022007-10-25 00:29:55 +02004591static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4592{
4593 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02004594
Sean Christophersonf7eaeb02018-03-05 12:04:36 -08004595 if (enable_unrestricted_guest)
4596 return 0;
4597
Peter Xu6a3c6232020-01-09 09:57:16 -05004598 mutex_lock(&kvm->slots_lock);
4599 ret = __x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
4600 PAGE_SIZE * 3);
4601 mutex_unlock(&kvm->slots_lock);
4602
Izik Eiduscbc94022007-10-25 00:29:55 +02004603 if (ret)
4604 return ret;
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004605 to_kvm_vmx(kvm)->tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004606 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02004607}
4608
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004609static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
4610{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004611 to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004612 return 0;
4613}
4614
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004615static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004616{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004617 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004618 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004619 /*
4620 * Update instruction length as we may reinject the exception
4621 * from user space while in guest debugging mode.
4622 */
4623 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4624 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004625 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004626 return false;
4627 /* fall through */
4628 case DB_VECTOR:
4629 if (vcpu->guest_debug &
4630 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4631 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004632 /* fall through */
4633 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004634 case OF_VECTOR:
4635 case BR_VECTOR:
4636 case UD_VECTOR:
4637 case DF_VECTOR:
4638 case SS_VECTOR:
4639 case GP_VECTOR:
4640 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004641 return true;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004642 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004643 return false;
4644}
4645
4646static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4647 int vec, u32 err_code)
4648{
4649 /*
4650 * Instruction with address size override prefix opcode 0x67
4651 * Cause the #SS fault with 0 error code in VM86 mode.
4652 */
4653 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004654 if (kvm_emulate_instruction(vcpu, 0)) {
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004655 if (vcpu->arch.halt_request) {
4656 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06004657 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004658 }
4659 return 1;
4660 }
4661 return 0;
4662 }
4663
4664 /*
4665 * Forward all other exceptions that are valid in real mode.
4666 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4667 * the required debugging infrastructure rework.
4668 */
4669 kvm_queue_exception(vcpu, vec);
4670 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004671}
4672
Andi Kleena0861c02009-06-08 17:37:09 +08004673/*
4674 * Trigger machine check on the host. We assume all the MSRs are already set up
4675 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4676 * We pass a fake environment to the machine check handler because we want
4677 * the guest to be always treated like user space, no matter what context
4678 * it used internally.
4679 */
4680static void kvm_machine_check(void)
4681{
Uros Bizjakfb56baa2020-04-14 09:14:14 +02004682#if defined(CONFIG_X86_MCE)
Andi Kleena0861c02009-06-08 17:37:09 +08004683 struct pt_regs regs = {
4684 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4685 .flags = X86_EFLAGS_IF,
4686 };
4687
4688 do_machine_check(&regs, 0);
4689#endif
4690}
4691
Avi Kivity851ba692009-08-24 11:10:17 +03004692static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004693{
Sean Christopherson95b5a482019-04-19 22:50:59 -07004694 /* handled by vmx_vcpu_run() */
Andi Kleena0861c02009-06-08 17:37:09 +08004695 return 1;
4696}
4697
Xiaoyao Lie6f8b6c2020-04-10 13:54:02 +02004698/*
4699 * If the host has split lock detection disabled, then #AC is
4700 * unconditionally injected into the guest, which is the pre split lock
4701 * detection behaviour.
4702 *
4703 * If the host has split lock detection enabled then #AC is
4704 * only injected into the guest when:
4705 * - Guest CPL == 3 (user mode)
4706 * - Guest has #AC detection enabled in CR0
4707 * - Guest EFLAGS has AC bit set
4708 */
4709static inline bool guest_inject_ac(struct kvm_vcpu *vcpu)
4710{
4711 if (!boot_cpu_has(X86_FEATURE_SPLIT_LOCK_DETECT))
4712 return true;
4713
4714 return vmx_get_cpl(vcpu) == 3 && kvm_read_cr0_bits(vcpu, X86_CR0_AM) &&
4715 (kvm_get_rflags(vcpu) & X86_EFLAGS_AC);
4716}
4717
Sean Christopherson95b5a482019-04-19 22:50:59 -07004718static int handle_exception_nmi(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004719{
Avi Kivity1155f762007-11-22 11:30:47 +02004720 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004721 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004722 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004723 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004724 u32 vect_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004725
Avi Kivity1155f762007-11-22 11:30:47 +02004726 vect_info = vmx->idt_vectoring_info;
Sean Christophersonf27ad732020-04-27 10:18:37 -07004727 intr_info = vmx_get_intr_info(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004728
Paolo Bonzini2ea72032019-06-06 14:57:25 +02004729 if (is_machine_check(intr_info) || is_nmi(intr_info))
Sean Christopherson95b5a482019-04-19 22:50:59 -07004730 return 1; /* handled by handle_exception_nmi_irqoff() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004731
Wanpeng Li082d06e2018-04-03 16:28:48 -07004732 if (is_invalid_opcode(intr_info))
4733 return handle_ud(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004734
Avi Kivity6aa8b732006-12-10 02:21:36 -08004735 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004736 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004737 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004738
Liran Alon9e869482018-03-12 13:12:51 +02004739 if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
4740 WARN_ON_ONCE(!enable_vmware_backdoor);
Sean Christophersona6c6ed12019-08-27 14:40:30 -07004741
4742 /*
4743 * VMware backdoor emulation on #GP interception only handles
4744 * IN{S}, OUT{S}, and RDPMC, none of which generate a non-zero
4745 * error code on #GP.
4746 */
4747 if (error_code) {
4748 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
4749 return 1;
4750 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004751 return kvm_emulate_instruction(vcpu, EMULTYPE_VMWARE_GP);
Liran Alon9e869482018-03-12 13:12:51 +02004752 }
4753
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004754 /*
4755 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4756 * MMIO, it is better to report an internal error.
4757 * See the comments in vmx_handle_exit.
4758 */
4759 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4760 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4761 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4762 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004763 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004764 vcpu->run->internal.data[0] = vect_info;
4765 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004766 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004767 return 0;
4768 }
4769
Avi Kivity6aa8b732006-12-10 02:21:36 -08004770 if (is_page_fault(intr_info)) {
Sean Christopherson5addc232020-04-15 13:34:53 -07004771 cr2 = vmx_get_exit_qual(vcpu);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07004772 /* EPT won't cause page fault directly */
4773 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
Paolo Bonzinid0006532017-08-11 18:36:43 +02004774 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004775 }
4776
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004777 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004778
4779 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4780 return handle_rmode_exception(vcpu, ex_no, error_code);
4781
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004782 switch (ex_no) {
4783 case DB_VECTOR:
Sean Christopherson5addc232020-04-15 13:34:53 -07004784 dr6 = vmx_get_exit_qual(vcpu);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004785 if (!(vcpu->guest_debug &
4786 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Linus Torvalds32d43cd2018-03-20 12:16:59 -07004787 if (is_icebp(intr_info))
Sean Christopherson1957aa62019-08-27 14:40:39 -07004788 WARN_ON(!skip_emulated_instruction(vcpu));
Huw Daviesfd2a4452014-04-16 10:02:51 +01004789
Paolo Bonzini4d5523c2020-05-05 07:33:20 -04004790 kvm_queue_exception_p(vcpu, DB_VECTOR, dr6);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004791 return 1;
4792 }
Peter Xu13196632020-05-05 16:49:58 -04004793 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1 | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004794 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4795 /* fall through */
4796 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004797 /*
4798 * Update instruction length as we may reinject #BP from
4799 * user space while in guest debugging mode. Reading it for
4800 * #DB as well causes no harm, it is not used in that case.
4801 */
4802 vmx->vcpu.arch.event_exit_inst_len =
4803 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004804 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004805 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004806 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4807 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004808 break;
Xiaoyao Lie6f8b6c2020-04-10 13:54:02 +02004809 case AC_VECTOR:
4810 if (guest_inject_ac(vcpu)) {
4811 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
4812 return 1;
4813 }
4814
4815 /*
4816 * Handle split lock. Depending on detection mode this will
4817 * either warn and disable split lock detection for this
4818 * task or force SIGBUS on it.
4819 */
4820 if (handle_guest_split_lock(kvm_rip_read(vcpu)))
4821 return 1;
4822 fallthrough;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004823 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004824 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4825 kvm_run->ex.exception = ex_no;
4826 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004827 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004828 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004829 return 0;
4830}
4831
Andrea Arcangelif399e602019-11-04 17:59:58 -05004832static __always_inline int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004833{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004834 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004835 return 1;
4836}
4837
Avi Kivity851ba692009-08-24 11:10:17 +03004838static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004839{
Avi Kivity851ba692009-08-24 11:10:17 +03004840 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07004841 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08004842 return 0;
4843}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004844
Avi Kivity851ba692009-08-24 11:10:17 +03004845static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004846{
He, Qingbfdaab02007-09-12 14:18:28 +08004847 unsigned long exit_qualification;
Sean Christophersondca7f122018-03-08 08:57:27 -08004848 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004849 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004850
Sean Christopherson5addc232020-04-15 13:34:53 -07004851 exit_qualification = vmx_get_exit_qual(vcpu);
Avi Kivity039576c2007-03-20 12:46:50 +02004852 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004853
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004854 ++vcpu->stat.io_exits;
4855
Sean Christopherson432baf62018-03-08 08:57:26 -08004856 if (string)
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004857 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004858
4859 port = exit_qualification >> 16;
4860 size = (exit_qualification & 7) + 1;
Sean Christopherson432baf62018-03-08 08:57:26 -08004861 in = (exit_qualification & 8) != 0;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004862
Sean Christophersondca7f122018-03-08 08:57:27 -08004863 return kvm_fast_pio(vcpu, size, port, in);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004864}
4865
Ingo Molnar102d8322007-02-19 14:37:47 +02004866static void
4867vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4868{
4869 /*
4870 * Patch in the VMCALL instruction:
4871 */
4872 hypercall[0] = 0x0f;
4873 hypercall[1] = 0x01;
4874 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004875}
4876
Guo Chao0fa06072012-06-28 15:16:19 +08004877/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004878static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4879{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004880 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004881 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4882 unsigned long orig_val = val;
4883
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004884 /*
4885 * We get here when L2 changed cr0 in a way that did not change
4886 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004887 * but did change L0 shadowed bits. So we first calculate the
4888 * effective cr0 value that L1 would like to write into the
4889 * hardware. It consists of the L2-owned bits from the new
4890 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004891 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004892 val = (val & ~vmcs12->cr0_guest_host_mask) |
4893 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4894
David Matlack38991522016-11-29 18:14:08 -08004895 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004896 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004897
4898 if (kvm_set_cr0(vcpu, val))
4899 return 1;
4900 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004901 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004902 } else {
4903 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08004904 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004905 return 1;
David Matlack38991522016-11-29 18:14:08 -08004906
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004907 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004908 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004909}
4910
4911static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4912{
4913 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004914 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4915 unsigned long orig_val = val;
4916
4917 /* analogously to handle_set_cr0 */
4918 val = (val & ~vmcs12->cr4_guest_host_mask) |
4919 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
4920 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004921 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004922 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004923 return 0;
4924 } else
4925 return kvm_set_cr4(vcpu, val);
4926}
4927
Paolo Bonzini0367f202016-07-12 10:44:55 +02004928static int handle_desc(struct kvm_vcpu *vcpu)
4929{
4930 WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004931 return kvm_emulate_instruction(vcpu, 0);
Paolo Bonzini0367f202016-07-12 10:44:55 +02004932}
4933
Avi Kivity851ba692009-08-24 11:10:17 +03004934static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004935{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004936 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004937 int cr;
4938 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004939 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08004940 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004941
Sean Christopherson5addc232020-04-15 13:34:53 -07004942 exit_qualification = vmx_get_exit_qual(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004943 cr = exit_qualification & 15;
4944 reg = (exit_qualification >> 8) & 15;
4945 switch ((exit_qualification >> 4) & 3) {
4946 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03004947 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004948 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004949 switch (cr) {
4950 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004951 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004952 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004953 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004954 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity23902182010-06-10 17:02:16 +03004955 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004956 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004957 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004958 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004959 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004960 case 8: {
4961 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03004962 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004963 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004964 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004965 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08004966 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004967 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08004968 return ret;
4969 /*
4970 * TODO: we might be squashing a
4971 * KVM_GUESTDBG_SINGLESTEP-triggered
4972 * KVM_EXIT_DEBUG here.
4973 */
Avi Kivity851ba692009-08-24 11:10:17 +03004974 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004975 return 0;
4976 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02004977 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004978 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004979 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004980 WARN_ONCE(1, "Guest should always own CR0.TS");
4981 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02004982 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08004983 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004984 case 1: /*mov from cr*/
4985 switch (cr) {
4986 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004987 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity9f8fe502010-12-05 17:30:00 +02004988 val = kvm_read_cr3(vcpu);
4989 kvm_register_write(vcpu, reg, val);
4990 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004991 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004992 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004993 val = kvm_get_cr8(vcpu);
4994 kvm_register_write(vcpu, reg, val);
4995 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004996 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004997 }
4998 break;
4999 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005000 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005001 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005002 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005003
Kyle Huey6affcbe2016-11-29 12:40:40 -08005004 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005005 default:
5006 break;
5007 }
Avi Kivity851ba692009-08-24 11:10:17 +03005008 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005009 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005010 (int)(exit_qualification >> 4) & 3, cr);
5011 return 0;
5012}
5013
Avi Kivity851ba692009-08-24 11:10:17 +03005014static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005015{
He, Qingbfdaab02007-09-12 14:18:28 +08005016 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005017 int dr, dr7, reg;
5018
Sean Christopherson5addc232020-04-15 13:34:53 -07005019 exit_qualification = vmx_get_exit_qual(vcpu);
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005020 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5021
5022 /* First, if DR does not exist, trigger UD */
5023 if (!kvm_require_dr(vcpu, dr))
5024 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005025
Jan Kiszkaf2483412010-01-20 18:20:20 +01005026 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005027 if (!kvm_require_cpl(vcpu, 0))
5028 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005029 dr7 = vmcs_readl(GUEST_DR7);
5030 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005031 /*
5032 * As the vm-exit takes precedence over the debug trap, we
5033 * need to emulate the latter, either for the host or the
5034 * guest debugging itself.
5035 */
5036 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Paolo Bonzini45981de2020-05-06 05:59:39 -04005037 vcpu->run->debug.arch.dr6 = DR6_BD | DR6_RTM | DR6_FIXED_1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005038 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02005039 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005040 vcpu->run->debug.arch.exception = DB_VECTOR;
5041 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005042 return 0;
5043 } else {
Paolo Bonzini4d5523c2020-05-05 07:33:20 -04005044 kvm_queue_exception_p(vcpu, DB_VECTOR, DR6_BD);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005045 return 1;
5046 }
5047 }
5048
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005049 if (vcpu->guest_debug == 0) {
Sean Christopherson2183f562019-05-07 12:17:56 -07005050 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005051
5052 /*
5053 * No more DR vmexits; force a reload of the debug registers
5054 * and reenter on this instruction. The next vmexit will
5055 * retrieve the full state of the debug registers.
5056 */
5057 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5058 return 1;
5059 }
5060
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005061 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5062 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005063 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005064
5065 if (kvm_get_dr(vcpu, dr, &val))
5066 return 1;
5067 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005068 } else
Nadav Amit57773922014-06-18 17:19:23 +03005069 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005070 return 1;
5071
Kyle Huey6affcbe2016-11-29 12:40:40 -08005072 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005073}
5074
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005075static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5076{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005077 get_debugreg(vcpu->arch.db[0], 0);
5078 get_debugreg(vcpu->arch.db[1], 1);
5079 get_debugreg(vcpu->arch.db[2], 2);
5080 get_debugreg(vcpu->arch.db[3], 3);
5081 get_debugreg(vcpu->arch.dr6, 6);
5082 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5083
5084 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Sean Christopherson2183f562019-05-07 12:17:56 -07005085 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005086}
5087
Gleb Natapov020df072010-04-13 10:05:23 +03005088static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5089{
5090 vmcs_writel(GUEST_DR7, val);
5091}
5092
Avi Kivity851ba692009-08-24 11:10:17 +03005093static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005094{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01005095 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005096 return 1;
5097}
5098
Avi Kivity851ba692009-08-24 11:10:17 +03005099static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005100{
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005101 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005102
Avi Kivity3842d132010-07-27 12:30:24 +03005103 kvm_make_request(KVM_REQ_EVENT, vcpu);
5104
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005105 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005106 return 1;
5107}
5108
Avi Kivity851ba692009-08-24 11:10:17 +03005109static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005110{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03005111 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02005112}
5113
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005114static int handle_invd(struct kvm_vcpu *vcpu)
5115{
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005116 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005117}
5118
Avi Kivity851ba692009-08-24 11:10:17 +03005119static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005120{
Sean Christopherson5addc232020-04-15 13:34:53 -07005121 unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005122
5123 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005124 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005125}
5126
Avi Kivityfee84b02011-11-10 14:57:25 +02005127static int handle_rdpmc(struct kvm_vcpu *vcpu)
5128{
5129 int err;
5130
5131 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005132 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02005133}
5134
Avi Kivity851ba692009-08-24 11:10:17 +03005135static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005136{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005137 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005138}
5139
Dexuan Cui2acf9232010-06-10 11:27:12 +08005140static int handle_xsetbv(struct kvm_vcpu *vcpu)
5141{
5142 u64 new_bv = kvm_read_edx_eax(vcpu);
Sean Christophersonde3cd112019-04-30 10:36:17 -07005143 u32 index = kvm_rcx_read(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08005144
5145 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08005146 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08005147 return 1;
5148}
5149
Avi Kivity851ba692009-08-24 11:10:17 +03005150static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005151{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005152 if (likely(fasteoi)) {
Sean Christopherson5addc232020-04-15 13:34:53 -07005153 unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03005154 int access_type, offset;
5155
5156 access_type = exit_qualification & APIC_ACCESS_TYPE;
5157 offset = exit_qualification & APIC_ACCESS_OFFSET;
5158 /*
5159 * Sane guest uses MOV to write EOI, with written value
5160 * not cared. So make a short-circuit here by avoiding
5161 * heavy instruction emulation.
5162 */
5163 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5164 (offset == APIC_EOI)) {
5165 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005166 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03005167 }
5168 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005169 return kvm_emulate_instruction(vcpu, 0);
Sheng Yangf78e0e22007-10-29 09:40:42 +08005170}
5171
Yang Zhangc7c9c562013-01-25 10:18:51 +08005172static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5173{
Sean Christopherson5addc232020-04-15 13:34:53 -07005174 unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
Yang Zhangc7c9c562013-01-25 10:18:51 +08005175 int vector = exit_qualification & 0xff;
5176
5177 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5178 kvm_apic_set_eoi_accelerated(vcpu, vector);
5179 return 1;
5180}
5181
Yang Zhang83d4c282013-01-25 10:18:49 +08005182static int handle_apic_write(struct kvm_vcpu *vcpu)
5183{
Sean Christopherson5addc232020-04-15 13:34:53 -07005184 unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
Yang Zhang83d4c282013-01-25 10:18:49 +08005185 u32 offset = exit_qualification & 0xfff;
5186
5187 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5188 kvm_apic_write_nodecode(vcpu, offset);
5189 return 1;
5190}
5191
Avi Kivity851ba692009-08-24 11:10:17 +03005192static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005193{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005194 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005195 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005196 bool has_error_code = false;
5197 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005198 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005199 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005200
5201 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005202 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005203 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005204
Sean Christopherson5addc232020-04-15 13:34:53 -07005205 exit_qualification = vmx_get_exit_qual(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005206
5207 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005208 if (reason == TASK_SWITCH_GATE && idt_v) {
5209 switch (type) {
5210 case INTR_TYPE_NMI_INTR:
5211 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005212 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005213 break;
5214 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005215 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005216 kvm_clear_interrupt_queue(vcpu);
5217 break;
5218 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005219 if (vmx->idt_vectoring_info &
5220 VECTORING_INFO_DELIVER_CODE_MASK) {
5221 has_error_code = true;
5222 error_code =
5223 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5224 }
5225 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005226 case INTR_TYPE_SOFT_EXCEPTION:
5227 kvm_clear_exception_queue(vcpu);
5228 break;
5229 default:
5230 break;
5231 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005232 }
Izik Eidus37817f22008-03-24 23:14:53 +02005233 tss_selector = exit_qualification;
5234
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005235 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5236 type != INTR_TYPE_EXT_INTR &&
5237 type != INTR_TYPE_NMI_INTR))
Sean Christopherson1957aa62019-08-27 14:40:39 -07005238 WARN_ON(!skip_emulated_instruction(vcpu));
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005239
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005240 /*
5241 * TODO: What about debug traps on tss switch?
5242 * Are we supposed to inject them and update dr6?
5243 */
Sean Christopherson10517782019-08-27 14:40:35 -07005244 return kvm_task_switch(vcpu, tss_selector,
5245 type == INTR_TYPE_SOFT_INTR ? idt_index : -1,
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005246 reason, has_error_code, error_code);
Izik Eidus37817f22008-03-24 23:14:53 +02005247}
5248
Avi Kivity851ba692009-08-24 11:10:17 +03005249static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005250{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005251 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005252 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01005253 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005254
Sean Christopherson5addc232020-04-15 13:34:53 -07005255 exit_qualification = vmx_get_exit_qual(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08005256
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005257 /*
5258 * EPT violation happened while executing iret from NMI,
5259 * "blocked by NMI" bit has to be set before next VM entry.
5260 * There are errata that may cause this bit to not be set:
5261 * AAK134, BY25.
5262 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005263 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005264 enable_vnmi &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005265 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005266 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5267
Sheng Yang14394422008-04-28 12:24:45 +08005268 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005269 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005270
Junaid Shahid27959a42016-12-06 16:46:10 -08005271 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005272 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08005273 ? PFERR_USER_MASK : 0;
5274 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005275 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08005276 ? PFERR_WRITE_MASK : 0;
5277 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005278 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08005279 ? PFERR_FETCH_MASK : 0;
5280 /* ept page table entry is present? */
5281 error_code |= (exit_qualification &
5282 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
5283 EPT_VIOLATION_EXECUTABLE))
5284 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005285
Paolo Bonzinieebed242016-11-28 14:39:58 +01005286 error_code |= (exit_qualification & 0x100) != 0 ?
5287 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005288
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005289 vcpu->arch.exit_qualification = exit_qualification;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005290 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005291}
5292
Avi Kivity851ba692009-08-24 11:10:17 +03005293static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005294{
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005295 gpa_t gpa;
5296
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005297 /*
5298 * A nested guest cannot optimize MMIO vmexits, because we have an
5299 * nGPA here instead of the required GPA.
5300 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005301 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005302 if (!is_guest_mode(vcpu) &&
5303 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08005304 trace_kvm_fast_mmio(gpa);
Sean Christopherson1957aa62019-08-27 14:40:39 -07005305 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005306 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005307
Sean Christophersonc75d0edc2018-03-29 14:48:31 -07005308 return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005309}
5310
Avi Kivity851ba692009-08-24 11:10:17 +03005311static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005312{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005313 WARN_ON_ONCE(!enable_vnmi);
Xiaoyao Li4e2a0bc2019-12-06 16:45:25 +08005314 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
Sheng Yangf08864b2008-05-15 18:23:25 +08005315 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005316 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005317
5318 return 1;
5319}
5320
Mohammed Gamal80ced182009-09-01 12:48:18 +02005321static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005322{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005323 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity49e9d552010-09-19 14:34:08 +02005324 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005325 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005326
Sean Christopherson2183f562019-05-07 12:17:56 -07005327 intr_window_requested = exec_controls_get(vmx) &
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005328 CPU_BASED_INTR_WINDOW_EXITING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005329
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005330 while (vmx->emulation_required && count-- != 0) {
Sean Christophersondb438592020-04-22 19:25:48 -07005331 if (intr_window_requested && !vmx_interrupt_blocked(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005332 return handle_interrupt_window(&vmx->vcpu);
5333
Radim Krčmář72875d82017-04-26 22:32:19 +02005334 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005335 return 1;
5336
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005337 if (!kvm_emulate_instruction(vcpu, 0))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005338 return 0;
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005339
Sean Christophersonadd5ff72018-03-23 09:34:00 -07005340 if (vmx->emulation_required && !vmx->rmode.vm86_active &&
Sean Christopherson8fff2712019-08-27 14:40:37 -07005341 vcpu->arch.exception.pending) {
5342 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5343 vcpu->run->internal.suberror =
5344 KVM_INTERNAL_ERROR_EMULATION;
5345 vcpu->run->internal.ndata = 0;
5346 return 0;
5347 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005348
Gleb Natapov8d76c492013-05-08 18:38:44 +03005349 if (vcpu->arch.halt_request) {
5350 vcpu->arch.halt_request = 0;
Sean Christopherson8fff2712019-08-27 14:40:37 -07005351 return kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03005352 }
5353
Sean Christopherson8fff2712019-08-27 14:40:37 -07005354 /*
5355 * Note, return 1 and not 0, vcpu_run() is responsible for
5356 * morphing the pending signal into the proper return code.
5357 */
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005358 if (signal_pending(current))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005359 return 1;
5360
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005361 if (need_resched())
5362 schedule();
5363 }
5364
Sean Christopherson8fff2712019-08-27 14:40:37 -07005365 return 1;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005366}
5367
5368static void grow_ple_window(struct kvm_vcpu *vcpu)
5369{
5370 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005371 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005372
Babu Mogerc8e88712018-03-16 16:37:24 -04005373 vmx->ple_window = __grow_ple_window(old, ple_window,
5374 ple_window_grow,
5375 ple_window_max);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005376
Peter Xu4f75bcc2019-09-06 10:17:22 +08005377 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005378 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005379 trace_kvm_ple_window_update(vcpu->vcpu_id,
5380 vmx->ple_window, old);
5381 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005382}
5383
5384static void shrink_ple_window(struct kvm_vcpu *vcpu)
5385{
5386 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005387 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005388
Babu Mogerc8e88712018-03-16 16:37:24 -04005389 vmx->ple_window = __shrink_ple_window(old, ple_window,
5390 ple_window_shrink,
5391 ple_window);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005392
Peter Xu4f75bcc2019-09-06 10:17:22 +08005393 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005394 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005395 trace_kvm_ple_window_update(vcpu->vcpu_id,
5396 vmx->ple_window, old);
5397 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005398}
5399
5400/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08005401 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
5402 */
5403static void wakeup_handler(void)
5404{
5405 struct kvm_vcpu *vcpu;
5406 int cpu = smp_processor_id();
5407
5408 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5409 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
5410 blocked_vcpu_list) {
5411 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
5412
5413 if (pi_test_on(pi_desc) == 1)
5414 kvm_vcpu_kick(vcpu);
5415 }
5416 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5417}
5418
Peng Haoe01bca22018-04-07 05:47:32 +08005419static void vmx_enable_tdp(void)
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005420{
5421 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
5422 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
5423 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
5424 0ull, VMX_EPT_EXECUTABLE_MASK,
5425 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Tom Lendackyd0ec49d2017-07-17 16:10:27 -05005426 VMX_EPT_RWX_MASK, 0ull);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005427
5428 ept_set_mmio_spte_mask();
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005429}
5430
Avi Kivity6aa8b732006-12-10 02:21:36 -08005431/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005432 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5433 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5434 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005435static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005436{
Wanpeng Lib31c1142018-03-12 04:53:04 -07005437 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005438 grow_ple_window(vcpu);
5439
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08005440 /*
5441 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
5442 * VM-execution control is ignored if CPL > 0. OTOH, KVM
5443 * never set PAUSE_EXITING and just set PLE if supported,
5444 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
5445 */
5446 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005447 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005448}
5449
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005450static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08005451{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005452 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08005453}
5454
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005455static int handle_mwait(struct kvm_vcpu *vcpu)
5456{
5457 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
5458 return handle_nop(vcpu);
5459}
5460
Jim Mattson45ec3682017-08-23 16:32:04 -07005461static int handle_invalid_op(struct kvm_vcpu *vcpu)
5462{
5463 kvm_queue_exception(vcpu, UD_VECTOR);
5464 return 1;
5465}
5466
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005467static int handle_monitor_trap(struct kvm_vcpu *vcpu)
5468{
5469 return 1;
5470}
5471
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005472static int handle_monitor(struct kvm_vcpu *vcpu)
5473{
5474 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
5475 return handle_nop(vcpu);
5476}
5477
Junaid Shahideb4b2482018-06-27 14:59:14 -07005478static int handle_invpcid(struct kvm_vcpu *vcpu)
5479{
5480 u32 vmx_instruction_info;
5481 unsigned long type;
5482 bool pcid_enabled;
5483 gva_t gva;
5484 struct x86_exception e;
Junaid Shahidb94742c2018-06-27 14:59:20 -07005485 unsigned i;
5486 unsigned long roots_to_free = 0;
Junaid Shahideb4b2482018-06-27 14:59:14 -07005487 struct {
5488 u64 pcid;
5489 u64 gla;
5490 } operand;
5491
5492 if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
5493 kvm_queue_exception(vcpu, UD_VECTOR);
5494 return 1;
5495 }
5496
5497 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5498 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
5499
5500 if (type > 3) {
5501 kvm_inject_gp(vcpu, 0);
5502 return 1;
5503 }
5504
5505 /* According to the Intel instruction reference, the memory operand
5506 * is read even if it isn't needed (e.g., for type==all)
5507 */
Sean Christopherson5addc232020-04-15 13:34:53 -07005508 if (get_vmx_mem_address(vcpu, vmx_get_exit_qual(vcpu),
Eugene Korenevskyfdb28612019-06-06 00:19:16 +03005509 vmx_instruction_info, false,
5510 sizeof(operand), &gva))
Junaid Shahideb4b2482018-06-27 14:59:14 -07005511 return 1;
5512
5513 if (kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e)) {
Junaid Shahidee1fa202020-03-20 14:28:03 -07005514 kvm_inject_emulated_page_fault(vcpu, &e);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005515 return 1;
5516 }
5517
5518 if (operand.pcid >> 12 != 0) {
5519 kvm_inject_gp(vcpu, 0);
5520 return 1;
5521 }
5522
5523 pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
5524
5525 switch (type) {
5526 case INVPCID_TYPE_INDIV_ADDR:
5527 if ((!pcid_enabled && (operand.pcid != 0)) ||
5528 is_noncanonical_address(operand.gla, vcpu)) {
5529 kvm_inject_gp(vcpu, 0);
5530 return 1;
5531 }
5532 kvm_mmu_invpcid_gva(vcpu, operand.gla, operand.pcid);
5533 return kvm_skip_emulated_instruction(vcpu);
5534
5535 case INVPCID_TYPE_SINGLE_CTXT:
5536 if (!pcid_enabled && (operand.pcid != 0)) {
5537 kvm_inject_gp(vcpu, 0);
5538 return 1;
5539 }
5540
5541 if (kvm_get_active_pcid(vcpu) == operand.pcid) {
5542 kvm_mmu_sync_roots(vcpu);
Sean Christophersoneeeb4f62020-03-20 14:28:20 -07005543 kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005544 }
5545
Junaid Shahidb94742c2018-06-27 14:59:20 -07005546 for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
Sean Christophersonbe01e8e2020-03-20 14:28:32 -07005547 if (kvm_get_pcid(vcpu, vcpu->arch.mmu->prev_roots[i].pgd)
Junaid Shahidb94742c2018-06-27 14:59:20 -07005548 == operand.pcid)
5549 roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i);
Junaid Shahidade61e22018-06-27 14:59:15 -07005550
Vitaly Kuznetsov6a82cd12018-10-08 21:28:07 +02005551 kvm_mmu_free_roots(vcpu, vcpu->arch.mmu, roots_to_free);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005552 /*
Junaid Shahidb94742c2018-06-27 14:59:20 -07005553 * If neither the current cr3 nor any of the prev_roots use the
Junaid Shahidade61e22018-06-27 14:59:15 -07005554 * given PCID, then nothing needs to be done here because a
5555 * resync will happen anyway before switching to any other CR3.
Junaid Shahideb4b2482018-06-27 14:59:14 -07005556 */
5557
5558 return kvm_skip_emulated_instruction(vcpu);
5559
5560 case INVPCID_TYPE_ALL_NON_GLOBAL:
5561 /*
5562 * Currently, KVM doesn't mark global entries in the shadow
5563 * page tables, so a non-global flush just degenerates to a
5564 * global flush. If needed, we could optimize this later by
5565 * keeping track of global entries in shadow page tables.
5566 */
5567
5568 /* fall-through */
5569 case INVPCID_TYPE_ALL_INCL_GLOBAL:
5570 kvm_mmu_unload(vcpu);
5571 return kvm_skip_emulated_instruction(vcpu);
5572
5573 default:
5574 BUG(); /* We have already checked above that type <= 3 */
5575 }
5576}
5577
Kai Huang843e4332015-01-28 10:54:28 +08005578static int handle_pml_full(struct kvm_vcpu *vcpu)
5579{
5580 unsigned long exit_qualification;
5581
5582 trace_kvm_pml_full(vcpu->vcpu_id);
5583
Sean Christopherson5addc232020-04-15 13:34:53 -07005584 exit_qualification = vmx_get_exit_qual(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005585
5586 /*
5587 * PML buffer FULL happened while executing iret from NMI,
5588 * "blocked by NMI" bit has to be set before next VM entry.
5589 */
5590 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005591 enable_vnmi &&
Kai Huang843e4332015-01-28 10:54:28 +08005592 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
5593 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5594 GUEST_INTR_STATE_NMI);
5595
5596 /*
5597 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
5598 * here.., and there's no userspace involvement needed for PML.
5599 */
5600 return 1;
5601}
5602
Yunhong Jiang64672c92016-06-13 14:19:59 -07005603static int handle_preemption_timer(struct kvm_vcpu *vcpu)
5604{
Sean Christopherson804939e2019-05-07 12:18:05 -07005605 struct vcpu_vmx *vmx = to_vmx(vcpu);
5606
5607 if (!vmx->req_immediate_exit &&
5608 !unlikely(vmx->loaded_vmcs->hv_timer_soft_disabled))
Sean Christophersond264ee02018-08-27 15:21:12 -07005609 kvm_lapic_expired_hv_timer(vcpu);
Sean Christopherson804939e2019-05-07 12:18:05 -07005610
Yunhong Jiang64672c92016-06-13 14:19:59 -07005611 return 1;
5612}
5613
Sean Christophersone4027cf2018-12-03 13:53:12 -08005614/*
5615 * When nested=0, all VMX instruction VM Exits filter here. The handlers
5616 * are overwritten by nested_vmx_setup() when nested=1.
5617 */
5618static int handle_vmx_instruction(struct kvm_vcpu *vcpu)
5619{
5620 kvm_queue_exception(vcpu, UD_VECTOR);
5621 return 1;
5622}
5623
Sean Christopherson0b665d32018-08-14 09:33:34 -07005624static int handle_encls(struct kvm_vcpu *vcpu)
5625{
5626 /*
5627 * SGX virtualization is not yet supported. There is no software
5628 * enable bit for SGX, so we have to trap ENCLS and inject a #UD
5629 * to prevent the guest from executing ENCLS.
5630 */
5631 kvm_queue_exception(vcpu, UD_VECTOR);
5632 return 1;
5633}
5634
Nadav Har'El0140cae2011-05-25 23:06:28 +03005635/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005636 * The exit handlers return 1 if the exit was handled fully and guest execution
5637 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5638 * to be done to userspace and return 0.
5639 */
Sean Christophersone4027cf2018-12-03 13:53:12 -08005640static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Sean Christopherson95b5a482019-04-19 22:50:59 -07005641 [EXIT_REASON_EXCEPTION_NMI] = handle_exception_nmi,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005642 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005643 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005644 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005645 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005646 [EXIT_REASON_CR_ACCESS] = handle_cr,
5647 [EXIT_REASON_DR_ACCESS] = handle_dr,
Andrea Arcangelif399e602019-11-04 17:59:58 -05005648 [EXIT_REASON_CPUID] = kvm_emulate_cpuid,
5649 [EXIT_REASON_MSR_READ] = kvm_emulate_rdmsr,
5650 [EXIT_REASON_MSR_WRITE] = kvm_emulate_wrmsr,
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005651 [EXIT_REASON_INTERRUPT_WINDOW] = handle_interrupt_window,
Andrea Arcangelif399e602019-11-04 17:59:58 -05005652 [EXIT_REASON_HLT] = kvm_emulate_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005653 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005654 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02005655 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02005656 [EXIT_REASON_VMCALL] = handle_vmcall,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005657 [EXIT_REASON_VMCLEAR] = handle_vmx_instruction,
5658 [EXIT_REASON_VMLAUNCH] = handle_vmx_instruction,
5659 [EXIT_REASON_VMPTRLD] = handle_vmx_instruction,
5660 [EXIT_REASON_VMPTRST] = handle_vmx_instruction,
5661 [EXIT_REASON_VMREAD] = handle_vmx_instruction,
5662 [EXIT_REASON_VMRESUME] = handle_vmx_instruction,
5663 [EXIT_REASON_VMWRITE] = handle_vmx_instruction,
5664 [EXIT_REASON_VMOFF] = handle_vmx_instruction,
5665 [EXIT_REASON_VMON] = handle_vmx_instruction,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005666 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5667 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08005668 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08005669 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02005670 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08005671 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005672 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005673 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Paolo Bonzini0367f202016-07-12 10:44:55 +02005674 [EXIT_REASON_GDTR_IDTR] = handle_desc,
5675 [EXIT_REASON_LDTR_TR] = handle_desc,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005676 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5677 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005678 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005679 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005680 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005681 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005682 [EXIT_REASON_INVEPT] = handle_vmx_instruction,
5683 [EXIT_REASON_INVVPID] = handle_vmx_instruction,
Jim Mattson45ec3682017-08-23 16:32:04 -07005684 [EXIT_REASON_RDRAND] = handle_invalid_op,
Jim Mattson75f4fc82017-08-23 16:32:03 -07005685 [EXIT_REASON_RDSEED] = handle_invalid_op,
Kai Huang843e4332015-01-28 10:54:28 +08005686 [EXIT_REASON_PML_FULL] = handle_pml_full,
Junaid Shahideb4b2482018-06-27 14:59:14 -07005687 [EXIT_REASON_INVPCID] = handle_invpcid,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005688 [EXIT_REASON_VMFUNC] = handle_vmx_instruction,
Yunhong Jiang64672c92016-06-13 14:19:59 -07005689 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Sean Christopherson0b665d32018-08-14 09:33:34 -07005690 [EXIT_REASON_ENCLS] = handle_encls,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005691};
5692
5693static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005694 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005695
Avi Kivity586f9602010-11-18 13:09:54 +02005696static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
5697{
Sean Christopherson5addc232020-04-15 13:34:53 -07005698 *info1 = vmx_get_exit_qual(vcpu);
Sean Christopherson87915852020-04-15 13:34:54 -07005699 *info2 = vmx_get_intr_info(vcpu);
Avi Kivity586f9602010-11-18 13:09:54 +02005700}
5701
Kai Huanga3eaa862015-11-04 13:46:05 +08005702static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08005703{
Kai Huanga3eaa862015-11-04 13:46:05 +08005704 if (vmx->pml_pg) {
5705 __free_page(vmx->pml_pg);
5706 vmx->pml_pg = NULL;
5707 }
Kai Huang843e4332015-01-28 10:54:28 +08005708}
5709
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005710static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08005711{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005712 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005713 u64 *pml_buf;
5714 u16 pml_idx;
5715
5716 pml_idx = vmcs_read16(GUEST_PML_INDEX);
5717
5718 /* Do nothing if PML buffer is empty */
5719 if (pml_idx == (PML_ENTITY_NUM - 1))
5720 return;
5721
5722 /* PML index always points to next available PML buffer entity */
5723 if (pml_idx >= PML_ENTITY_NUM)
5724 pml_idx = 0;
5725 else
5726 pml_idx++;
5727
5728 pml_buf = page_address(vmx->pml_pg);
5729 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
5730 u64 gpa;
5731
5732 gpa = pml_buf[pml_idx];
5733 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005734 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08005735 }
5736
5737 /* reset PML index */
5738 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5739}
5740
5741/*
5742 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
5743 * Called before reporting dirty_bitmap to userspace.
5744 */
5745static void kvm_flush_pml_buffers(struct kvm *kvm)
5746{
5747 int i;
5748 struct kvm_vcpu *vcpu;
5749 /*
5750 * We only need to kick vcpu out of guest mode here, as PML buffer
5751 * is flushed at beginning of all VMEXITs, and it's obvious that only
5752 * vcpus running in guest are possible to have unflushed GPAs in PML
5753 * buffer.
5754 */
5755 kvm_for_each_vcpu(i, vcpu, kvm)
5756 kvm_vcpu_kick(vcpu);
5757}
5758
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005759static void vmx_dump_sel(char *name, uint32_t sel)
5760{
5761 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05005762 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005763 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
5764 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
5765 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
5766}
5767
5768static void vmx_dump_dtsel(char *name, uint32_t limit)
5769{
5770 pr_err("%s limit=0x%08x, base=0x%016lx\n",
5771 name, vmcs_read32(limit),
5772 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
5773}
5774
Paolo Bonzini69090812019-04-15 15:16:17 +02005775void dump_vmcs(void)
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005776{
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005777 u32 vmentry_ctl, vmexit_ctl;
5778 u32 cpu_based_exec_ctrl, pin_based_exec_ctrl, secondary_exec_control;
5779 unsigned long cr4;
5780 u64 efer;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005781
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005782 if (!dump_invalid_vmcs) {
5783 pr_warn_ratelimited("set kvm_intel.dump_invalid_vmcs=1 to dump internal KVM state.\n");
5784 return;
5785 }
5786
5787 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
5788 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
5789 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5790 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
5791 cr4 = vmcs_readl(GUEST_CR4);
5792 efer = vmcs_read64(GUEST_IA32_EFER);
5793 secondary_exec_control = 0;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005794 if (cpu_has_secondary_exec_ctrls())
5795 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5796
5797 pr_err("*** Guest State ***\n");
5798 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5799 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
5800 vmcs_readl(CR0_GUEST_HOST_MASK));
5801 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5802 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
5803 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
5804 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
5805 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
5806 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005807 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
5808 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
5809 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
5810 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005811 }
5812 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
5813 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
5814 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
5815 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
5816 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5817 vmcs_readl(GUEST_SYSENTER_ESP),
5818 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
5819 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
5820 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
5821 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
5822 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
5823 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
5824 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
5825 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
5826 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
5827 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
5828 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
5829 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
5830 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005831 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5832 efer, vmcs_read64(GUEST_IA32_PAT));
5833 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
5834 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005835 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005836 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005837 vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005838 pr_err("PerfGlobCtl = 0x%016llx\n",
5839 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005840 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005841 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005842 pr_err("Interruptibility = %08x ActivityState = %08x\n",
5843 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
5844 vmcs_read32(GUEST_ACTIVITY_STATE));
5845 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
5846 pr_err("InterruptStatus = %04x\n",
5847 vmcs_read16(GUEST_INTR_STATUS));
5848
5849 pr_err("*** Host State ***\n");
5850 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
5851 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
5852 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
5853 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
5854 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
5855 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
5856 vmcs_read16(HOST_TR_SELECTOR));
5857 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
5858 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
5859 vmcs_readl(HOST_TR_BASE));
5860 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
5861 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
5862 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
5863 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
5864 vmcs_readl(HOST_CR4));
5865 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5866 vmcs_readl(HOST_IA32_SYSENTER_ESP),
5867 vmcs_read32(HOST_IA32_SYSENTER_CS),
5868 vmcs_readl(HOST_IA32_SYSENTER_EIP));
5869 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005870 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5871 vmcs_read64(HOST_IA32_EFER),
5872 vmcs_read64(HOST_IA32_PAT));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005873 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005874 vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005875 pr_err("PerfGlobCtl = 0x%016llx\n",
5876 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005877
5878 pr_err("*** Control State ***\n");
5879 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
5880 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
5881 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
5882 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
5883 vmcs_read32(EXCEPTION_BITMAP),
5884 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
5885 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
5886 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
5887 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
5888 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
5889 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
5890 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
5891 vmcs_read32(VM_EXIT_INTR_INFO),
5892 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
5893 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
5894 pr_err(" reason=%08x qualification=%016lx\n",
5895 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
5896 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
5897 vmcs_read32(IDT_VECTORING_INFO_FIELD),
5898 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005899 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08005900 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005901 pr_err("TSC Multiplier = 0x%016llx\n",
5902 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005903 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW) {
5904 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
5905 u16 status = vmcs_read16(GUEST_INTR_STATUS);
5906 pr_err("SVI|RVI = %02x|%02x ", status >> 8, status & 0xff);
5907 }
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005908 pr_cont("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005909 if (secondary_exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
5910 pr_err("APIC-access addr = 0x%016llx ", vmcs_read64(APIC_ACCESS_ADDR));
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005911 pr_cont("virt-APIC addr = 0x%016llx\n", vmcs_read64(VIRTUAL_APIC_PAGE_ADDR));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005912 }
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005913 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
5914 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
5915 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005916 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005917 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
5918 pr_err("PLE Gap=%08x Window=%08x\n",
5919 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
5920 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
5921 pr_err("Virtual processor ID = 0x%04x\n",
5922 vmcs_read16(VIRTUAL_PROCESSOR_ID));
5923}
5924
Avi Kivity6aa8b732006-12-10 02:21:36 -08005925/*
5926 * The guest has exited. See if we can fix it or if we need userspace
5927 * assistance.
5928 */
Wanpeng Li1e9e2622019-11-21 11:17:11 +08005929static int vmx_handle_exit(struct kvm_vcpu *vcpu,
5930 enum exit_fastpath_completion exit_fastpath)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005931{
Avi Kivity29bd8a72007-09-10 17:27:03 +03005932 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005933 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02005934 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005935
Kai Huang843e4332015-01-28 10:54:28 +08005936 /*
5937 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
5938 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
5939 * querying dirty_bitmap, we only need to kick all vcpus out of guest
5940 * mode as if vcpus is in root mode, the PML buffer must has been
5941 * flushed already.
5942 */
5943 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005944 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005945
Sean Christophersondb438592020-04-22 19:25:48 -07005946 /*
5947 * We should never reach this point with a pending nested VM-Enter, and
5948 * more specifically emulation of L2 due to invalid guest state (see
5949 * below) should never happen as that means we incorrectly allowed a
5950 * nested VM-Enter with an invalid vmcs12.
5951 */
5952 WARN_ON_ONCE(vmx->nested.nested_run_pending);
5953
Mohammed Gamal80ced182009-09-01 12:48:18 +02005954 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02005955 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02005956 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005957
Paolo Bonzini96b100c2020-03-17 18:32:50 +01005958 if (is_guest_mode(vcpu)) {
5959 /*
5960 * The host physical addresses of some pages of guest memory
5961 * are loaded into the vmcs02 (e.g. vmcs12's Virtual APIC
5962 * Page). The CPU may write to these pages via their host
5963 * physical address while L2 is running, bypassing any
5964 * address-translation-based dirty tracking (e.g. EPT write
5965 * protection).
5966 *
5967 * Mark them dirty on every exit from L2 to prevent them from
5968 * getting out of sync with dirty tracking.
5969 */
5970 nested_mark_vmcs12_pages_dirty(vcpu);
5971
Sean Christophersonf47baae2020-04-15 10:55:16 -07005972 if (nested_vmx_reflect_vmexit(vcpu))
Sean Christopherson789afc52020-04-15 10:55:10 -07005973 return 1;
Paolo Bonzini96b100c2020-03-17 18:32:50 +01005974 }
Nadav Har'El644d7112011-05-25 23:12:35 +03005975
Mohammed Gamal51207022010-05-31 22:40:54 +03005976 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005977 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03005978 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5979 vcpu->run->fail_entry.hardware_entry_failure_reason
5980 = exit_reason;
5981 return 0;
5982 }
5983
Avi Kivity29bd8a72007-09-10 17:27:03 +03005984 if (unlikely(vmx->fail)) {
Paolo Bonzini3b20e032019-07-19 18:15:08 +02005985 dump_vmcs();
Avi Kivity851ba692009-08-24 11:10:17 +03005986 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5987 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03005988 = vmcs_read32(VM_INSTRUCTION_ERROR);
5989 return 0;
5990 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005991
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005992 /*
5993 * Note:
5994 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
5995 * delivery event since it indicates guest is accessing MMIO.
5996 * The vm-exit can be triggered again after return to guest that
5997 * will cause infinite loop.
5998 */
Mike Dayd77c26f2007-10-08 09:02:08 -04005999 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08006000 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02006001 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00006002 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006003 exit_reason != EXIT_REASON_TASK_SWITCH)) {
6004 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6005 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02006006 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006007 vcpu->run->internal.data[0] = vectoring_info;
6008 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02006009 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
6010 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
6011 vcpu->run->internal.ndata++;
6012 vcpu->run->internal.data[3] =
6013 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
6014 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006015 return 0;
6016 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006017
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006018 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006019 vmx->loaded_vmcs->soft_vnmi_blocked)) {
Sean Christophersondb438592020-04-22 19:25:48 -07006020 if (!vmx_interrupt_blocked(vcpu)) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006021 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
6022 } else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
6023 vcpu->arch.nmi_pending) {
6024 /*
6025 * This CPU don't support us in finding the end of an
6026 * NMI-blocked window if the guest runs with IRQs
6027 * disabled. So we pull the trigger after 1 s of
6028 * futile waiting, but inform the user about this.
6029 */
6030 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
6031 "state on VCPU %d after 1 s timeout\n",
6032 __func__, vcpu->vcpu_id);
6033 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
6034 }
6035 }
6036
Wanpeng Li1e9e2622019-11-21 11:17:11 +08006037 if (exit_fastpath == EXIT_FASTPATH_SKIP_EMUL_INS) {
6038 kvm_skip_emulated_instruction(vcpu);
6039 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006040 }
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006041
6042 if (exit_reason >= kvm_vmx_max_exit_handlers)
6043 goto unexpected_vmexit;
6044#ifdef CONFIG_RETPOLINE
6045 if (exit_reason == EXIT_REASON_MSR_WRITE)
6046 return kvm_emulate_wrmsr(vcpu);
6047 else if (exit_reason == EXIT_REASON_PREEMPTION_TIMER)
6048 return handle_preemption_timer(vcpu);
6049 else if (exit_reason == EXIT_REASON_INTERRUPT_WINDOW)
6050 return handle_interrupt_window(vcpu);
6051 else if (exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
6052 return handle_external_interrupt(vcpu);
6053 else if (exit_reason == EXIT_REASON_HLT)
6054 return kvm_emulate_halt(vcpu);
6055 else if (exit_reason == EXIT_REASON_EPT_MISCONFIG)
6056 return handle_ept_misconfig(vcpu);
6057#endif
6058
6059 exit_reason = array_index_nospec(exit_reason,
6060 kvm_vmx_max_exit_handlers);
6061 if (!kvm_vmx_exit_handlers[exit_reason])
6062 goto unexpected_vmexit;
6063
6064 return kvm_vmx_exit_handlers[exit_reason](vcpu);
6065
6066unexpected_vmexit:
6067 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n", exit_reason);
6068 dump_vmcs();
6069 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6070 vcpu->run->internal.suberror =
6071 KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
6072 vcpu->run->internal.ndata = 1;
6073 vcpu->run->internal.data[0] = exit_reason;
6074 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006075}
6076
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006077/*
6078 * Software based L1D cache flush which is used when microcode providing
6079 * the cache control MSR is not loaded.
6080 *
6081 * The L1D cache is 32 KiB on Nehalem and later microarchitectures, but to
6082 * flush it is required to read in 64 KiB because the replacement algorithm
6083 * is not exactly LRU. This could be sized at runtime via topology
6084 * information but as all relevant affected CPUs have 32KiB L1D cache size
6085 * there is no point in doing so.
6086 */
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006087static void vmx_l1d_flush(struct kvm_vcpu *vcpu)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006088{
6089 int size = PAGE_SIZE << L1D_CACHE_ORDER;
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006090
6091 /*
Thomas Gleixner2f055942018-07-13 16:23:17 +02006092 * This code is only executed when the the flush mode is 'cond' or
6093 * 'always'
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006094 */
Nicolai Stange427362a2018-07-21 22:25:00 +02006095 if (static_branch_likely(&vmx_l1d_flush_cond)) {
Nicolai Stange45b575c2018-07-27 13:22:16 +02006096 bool flush_l1d;
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02006097
Nicolai Stange379fd0c2018-07-21 22:16:56 +02006098 /*
Nicolai Stange45b575c2018-07-27 13:22:16 +02006099 * Clear the per-vcpu flush bit, it gets set again
6100 * either from vcpu_run() or from one of the unsafe
6101 * VMEXIT handlers.
Nicolai Stange379fd0c2018-07-21 22:16:56 +02006102 */
Nicolai Stange45b575c2018-07-27 13:22:16 +02006103 flush_l1d = vcpu->arch.l1tf_flush_l1d;
Thomas Gleixner4c6523e2018-07-13 16:23:20 +02006104 vcpu->arch.l1tf_flush_l1d = false;
Nicolai Stange45b575c2018-07-27 13:22:16 +02006105
6106 /*
6107 * Clear the per-cpu flush bit, it gets set again from
6108 * the interrupt handlers.
6109 */
6110 flush_l1d |= kvm_get_cpu_l1tf_flush_l1d();
6111 kvm_clear_cpu_l1tf_flush_l1d();
6112
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02006113 if (!flush_l1d)
6114 return;
Nicolai Stange379fd0c2018-07-21 22:16:56 +02006115 }
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006116
6117 vcpu->stat.l1d_flush++;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006118
Paolo Bonzini3fa045b2018-07-02 13:03:48 +02006119 if (static_cpu_has(X86_FEATURE_FLUSH_L1D)) {
6120 wrmsrl(MSR_IA32_FLUSH_CMD, L1D_FLUSH);
6121 return;
6122 }
6123
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006124 asm volatile(
6125 /* First ensure the pages are in the TLB */
6126 "xorl %%eax, %%eax\n"
6127 ".Lpopulate_tlb:\n\t"
Nicolai Stange288d1522018-07-18 19:07:38 +02006128 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006129 "addl $4096, %%eax\n\t"
6130 "cmpl %%eax, %[size]\n\t"
6131 "jne .Lpopulate_tlb\n\t"
6132 "xorl %%eax, %%eax\n\t"
6133 "cpuid\n\t"
6134 /* Now fill the cache */
6135 "xorl %%eax, %%eax\n"
6136 ".Lfill_cache:\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02006137 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006138 "addl $64, %%eax\n\t"
6139 "cmpl %%eax, %[size]\n\t"
6140 "jne .Lfill_cache\n\t"
6141 "lfence\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02006142 :: [flush_pages] "r" (vmx_l1d_flush_pages),
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006143 [size] "r" (size)
6144 : "eax", "ebx", "ecx", "edx");
6145}
6146
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006147static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006148{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006149 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Liran Alon132f4f72019-11-11 14:30:54 +02006150 int tpr_threshold;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006151
6152 if (is_guest_mode(vcpu) &&
6153 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
6154 return;
6155
Liran Alon132f4f72019-11-11 14:30:54 +02006156 tpr_threshold = (irr == -1 || tpr < irr) ? 0 : irr;
Liran Alon02d496cf2019-11-11 14:30:55 +02006157 if (is_guest_mode(vcpu))
6158 to_vmx(vcpu)->nested.l1_tpr_threshold = tpr_threshold;
6159 else
6160 vmcs_write32(TPR_THRESHOLD, tpr_threshold);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006161}
6162
Sean Christopherson97b7ead2018-12-03 13:53:16 -08006163void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
Yang Zhang8d146952013-01-25 10:18:50 +08006164{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006165 struct vcpu_vmx *vmx = to_vmx(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006166 u32 sec_exec_control;
6167
Jim Mattson8d860bb2018-05-09 16:56:05 -04006168 if (!lapic_in_kernel(vcpu))
6169 return;
6170
Sean Christophersonfd6b6d92018-10-01 14:25:34 -07006171 if (!flexpriority_enabled &&
6172 !cpu_has_vmx_virtualize_x2apic_mode())
6173 return;
6174
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006175 /* Postpone execution until vmcs01 is the current VMCS. */
6176 if (is_guest_mode(vcpu)) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006177 vmx->nested.change_vmcs01_virtual_apic_mode = true;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006178 return;
6179 }
6180
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006181 sec_exec_control = secondary_exec_controls_get(vmx);
Jim Mattson8d860bb2018-05-09 16:56:05 -04006182 sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6183 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
Yang Zhang8d146952013-01-25 10:18:50 +08006184
Jim Mattson8d860bb2018-05-09 16:56:05 -04006185 switch (kvm_get_apic_mode(vcpu)) {
6186 case LAPIC_MODE_INVALID:
6187 WARN_ONCE(true, "Invalid local APIC state");
6188 case LAPIC_MODE_DISABLED:
6189 break;
6190 case LAPIC_MODE_XAPIC:
6191 if (flexpriority_enabled) {
6192 sec_exec_control |=
6193 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Sean Christopherson4de1f9d2020-03-20 14:28:25 -07006194 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
6195
6196 /*
6197 * Flush the TLB, reloading the APIC access page will
6198 * only do so if its physical address has changed, but
6199 * the guest may have inserted a non-APIC mapping into
6200 * the TLB while the APIC access page was disabled.
6201 */
6202 kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
Jim Mattson8d860bb2018-05-09 16:56:05 -04006203 }
6204 break;
6205 case LAPIC_MODE_X2APIC:
6206 if (cpu_has_vmx_virtualize_x2apic_mode())
6207 sec_exec_control |=
6208 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6209 break;
Yang Zhang8d146952013-01-25 10:18:50 +08006210 }
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006211 secondary_exec_controls_set(vmx, sec_exec_control);
Yang Zhang8d146952013-01-25 10:18:50 +08006212
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006213 vmx_update_msr_bitmap(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006214}
6215
Sean Christophersona4148b72020-03-20 14:28:24 -07006216static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu)
Tang Chen38b99172014-09-24 15:57:54 +08006217{
Sean Christophersona4148b72020-03-20 14:28:24 -07006218 struct page *page;
6219
Sean Christopherson1196cb92020-03-20 14:28:23 -07006220 /* Defer reload until vmcs01 is the current VMCS. */
6221 if (is_guest_mode(vcpu)) {
6222 to_vmx(vcpu)->nested.reload_vmcs01_apic_access_page = true;
6223 return;
Jim Mattsonfb6c8192017-03-16 13:53:59 -07006224 }
Sean Christopherson1196cb92020-03-20 14:28:23 -07006225
Sean Christopherson4de1f9d2020-03-20 14:28:25 -07006226 if (!(secondary_exec_controls_get(to_vmx(vcpu)) &
6227 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
6228 return;
6229
Sean Christophersona4148b72020-03-20 14:28:24 -07006230 page = gfn_to_page(vcpu->kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
6231 if (is_error_page(page))
6232 return;
6233
6234 vmcs_write64(APIC_ACCESS_ADDR, page_to_phys(page));
Sean Christopherson1196cb92020-03-20 14:28:23 -07006235 vmx_flush_tlb_current(vcpu);
Sean Christophersona4148b72020-03-20 14:28:24 -07006236
6237 /*
6238 * Do not pin apic access page in memory, the MMU notifier
6239 * will call us again if it is migrated or swapped out.
6240 */
6241 put_page(page);
Tang Chen38b99172014-09-24 15:57:54 +08006242}
6243
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006244static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006245{
6246 u16 status;
6247 u8 old;
6248
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006249 if (max_isr == -1)
6250 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006251
6252 status = vmcs_read16(GUEST_INTR_STATUS);
6253 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006254 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08006255 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006256 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006257 vmcs_write16(GUEST_INTR_STATUS, status);
6258 }
6259}
6260
6261static void vmx_set_rvi(int vector)
6262{
6263 u16 status;
6264 u8 old;
6265
Wei Wang4114c272014-11-05 10:53:43 +08006266 if (vector == -1)
6267 vector = 0;
6268
Yang Zhangc7c9c562013-01-25 10:18:51 +08006269 status = vmcs_read16(GUEST_INTR_STATUS);
6270 old = (u8)status & 0xff;
6271 if ((u8)vector != old) {
6272 status &= ~0xff;
6273 status |= (u8)vector;
6274 vmcs_write16(GUEST_INTR_STATUS, status);
6275 }
6276}
6277
6278static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
6279{
Liran Alon851c1a182017-12-24 18:12:56 +02006280 /*
6281 * When running L2, updating RVI is only relevant when
6282 * vmcs12 virtual-interrupt-delivery enabled.
6283 * However, it can be enabled only when L1 also
6284 * intercepts external-interrupts and in that case
6285 * we should not update vmcs02 RVI but instead intercept
6286 * interrupt. Therefore, do nothing when running L2.
6287 */
6288 if (!is_guest_mode(vcpu))
Wanpeng Li963fee12014-07-17 19:03:00 +08006289 vmx_set_rvi(max_irr);
Yang Zhangc7c9c562013-01-25 10:18:51 +08006290}
6291
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006292static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006293{
6294 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006295 int max_irr;
Liran Alonf27a85c2017-12-24 18:12:55 +02006296 bool max_irr_updated;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006297
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006298 WARN_ON(!vcpu->arch.apicv_active);
6299 if (pi_test_on(&vmx->pi_desc)) {
6300 pi_clear_on(&vmx->pi_desc);
6301 /*
Liran Alond9ff2742019-11-11 14:25:25 +02006302 * IOMMU can write to PID.ON, so the barrier matters even on UP.
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006303 * But on x86 this is just a compiler barrier anyway.
6304 */
6305 smp_mb__after_atomic();
Liran Alonf27a85c2017-12-24 18:12:55 +02006306 max_irr_updated =
6307 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
6308
6309 /*
6310 * If we are running L2 and L1 has a new pending interrupt
6311 * which can be injected, we should re-evaluate
6312 * what should be done with this new L1 interrupt.
Liran Alon851c1a182017-12-24 18:12:56 +02006313 * If L1 intercepts external-interrupts, we should
6314 * exit from L2 to L1. Otherwise, interrupt should be
6315 * delivered directly to L2.
Liran Alonf27a85c2017-12-24 18:12:55 +02006316 */
Liran Alon851c1a182017-12-24 18:12:56 +02006317 if (is_guest_mode(vcpu) && max_irr_updated) {
6318 if (nested_exit_on_intr(vcpu))
6319 kvm_vcpu_exiting_guest_mode(vcpu);
6320 else
6321 kvm_make_request(KVM_REQ_EVENT, vcpu);
6322 }
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006323 } else {
6324 max_irr = kvm_lapic_find_highest_irr(vcpu);
6325 }
6326 vmx_hwapic_irr_update(vcpu, max_irr);
6327 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006328}
6329
Wanpeng Li17e433b2019-08-05 10:03:19 +08006330static bool vmx_dy_apicv_has_pending_interrupt(struct kvm_vcpu *vcpu)
6331{
Joao Martins9482ae42019-11-11 17:20:10 +00006332 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6333
6334 return pi_test_on(pi_desc) ||
Joao Martins29881b62019-11-11 17:20:12 +00006335 (pi_test_sn(pi_desc) && !pi_is_pir_empty(pi_desc));
Wanpeng Li17e433b2019-08-05 10:03:19 +08006336}
6337
Andrey Smetanin63086302015-11-10 15:36:32 +03006338static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006339{
Andrey Smetanind62caab2015-11-10 15:36:33 +03006340 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08006341 return;
6342
Yang Zhangc7c9c562013-01-25 10:18:51 +08006343 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
6344 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
6345 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
6346 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6347}
6348
Paolo Bonzini967235d2016-12-19 14:03:45 +01006349static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
6350{
6351 struct vcpu_vmx *vmx = to_vmx(vcpu);
6352
6353 pi_clear_on(&vmx->pi_desc);
6354 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
6355}
6356
Sean Christopherson95b5a482019-04-19 22:50:59 -07006357static void handle_exception_nmi_irqoff(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006358{
Sean Christopherson87915852020-04-15 13:34:54 -07006359 u32 intr_info = vmx_get_intr_info(&vmx->vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08006360
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006361 /* if exit due to PF check for async PF */
Sean Christopherson87915852020-04-15 13:34:54 -07006362 if (is_page_fault(intr_info)) {
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006363 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
Andi Kleena0861c02009-06-08 17:37:09 +08006364 /* Handle machine checks before interrupts are enabled */
Sean Christopherson87915852020-04-15 13:34:54 -07006365 } else if (is_machine_check(intr_info)) {
Andi Kleena0861c02009-06-08 17:37:09 +08006366 kvm_machine_check();
Gleb Natapov20f65982009-05-11 13:35:55 +03006367 /* We need to handle NMIs before interrupts are enabled */
Sean Christopherson87915852020-04-15 13:34:54 -07006368 } else if (is_nmi(intr_info)) {
Andi Kleendd60d212017-07-25 17:20:32 -07006369 kvm_before_interrupt(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006370 asm("int $2");
Andi Kleendd60d212017-07-25 17:20:32 -07006371 kvm_after_interrupt(&vmx->vcpu);
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006372 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006373}
Gleb Natapov20f65982009-05-11 13:35:55 +03006374
Sean Christopherson95b5a482019-04-19 22:50:59 -07006375static void handle_external_interrupt_irqoff(struct kvm_vcpu *vcpu)
Yang Zhanga547c6d2013-04-11 19:25:10 +08006376{
Sean Christopherson49def502019-04-19 22:50:56 -07006377 unsigned int vector;
6378 unsigned long entry;
6379#ifdef CONFIG_X86_64
6380 unsigned long tmp;
6381#endif
6382 gate_desc *desc;
Sean Christopherson87915852020-04-15 13:34:54 -07006383 u32 intr_info = vmx_get_intr_info(vcpu);
Yang Zhanga547c6d2013-04-11 19:25:10 +08006384
Sean Christopherson49def502019-04-19 22:50:56 -07006385 if (WARN_ONCE(!is_external_intr(intr_info),
6386 "KVM: unexpected VM-Exit interrupt info: 0x%x", intr_info))
6387 return;
6388
6389 vector = intr_info & INTR_INFO_VECTOR_MASK;
Sean Christopherson23420802019-04-19 22:50:57 -07006390 desc = (gate_desc *)host_idt_base + vector;
Sean Christopherson49def502019-04-19 22:50:56 -07006391 entry = gate_offset(desc);
6392
Sean Christopherson165072b2019-04-19 22:50:58 -07006393 kvm_before_interrupt(vcpu);
6394
Sean Christopherson49def502019-04-19 22:50:56 -07006395 asm volatile(
Yang Zhanga547c6d2013-04-11 19:25:10 +08006396#ifdef CONFIG_X86_64
Uros Bizjak551896e2020-05-04 17:57:06 +02006397 "mov %%rsp, %[sp]\n\t"
6398 "and $-16, %%rsp\n\t"
6399 "push %[ss]\n\t"
Sean Christopherson49def502019-04-19 22:50:56 -07006400 "push %[sp]\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08006401#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006402 "pushf\n\t"
Uros Bizjak551896e2020-05-04 17:57:06 +02006403 "push %[cs]\n\t"
Sean Christopherson49def502019-04-19 22:50:56 -07006404 CALL_NOSPEC
6405 :
Yang Zhanga547c6d2013-04-11 19:25:10 +08006406#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006407 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08006408#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006409 ASM_CALL_CONSTRAINT
6410 :
Nick Desaulniers428b8f12020-03-23 12:12:43 -07006411 [thunk_target]"r"(entry),
Uros Bizjak551896e2020-05-04 17:57:06 +02006412#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006413 [ss]"i"(__KERNEL_DS),
Uros Bizjak551896e2020-05-04 17:57:06 +02006414#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006415 [cs]"i"(__KERNEL_CS)
6416 );
Sean Christopherson165072b2019-04-19 22:50:58 -07006417
6418 kvm_after_interrupt(vcpu);
Yang Zhanga547c6d2013-04-11 19:25:10 +08006419}
Sean Christopherson95b5a482019-04-19 22:50:59 -07006420STACK_FRAME_NON_STANDARD(handle_external_interrupt_irqoff);
6421
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006422static void vmx_handle_exit_irqoff(struct kvm_vcpu *vcpu)
Sean Christopherson95b5a482019-04-19 22:50:59 -07006423{
6424 struct vcpu_vmx *vmx = to_vmx(vcpu);
6425
6426 if (vmx->exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
6427 handle_external_interrupt_irqoff(vcpu);
6428 else if (vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI)
6429 handle_exception_nmi_irqoff(vmx);
6430}
Yang Zhanga547c6d2013-04-11 19:25:10 +08006431
Tom Lendackybc226f02018-05-10 22:06:39 +02006432static bool vmx_has_emulated_msr(int index)
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006433{
Tom Lendackybc226f02018-05-10 22:06:39 +02006434 switch (index) {
6435 case MSR_IA32_SMBASE:
6436 /*
6437 * We cannot do SMM unless we can run the guest in big
6438 * real mode.
6439 */
6440 return enable_unrestricted_guest || emulate_invalid_guest_state;
Paolo Bonzini95c5c7c2019-07-02 14:45:24 +02006441 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
6442 return nested;
Tom Lendackybc226f02018-05-10 22:06:39 +02006443 case MSR_AMD64_VIRT_SPEC_CTRL:
6444 /* This is AMD only. */
6445 return false;
6446 default:
6447 return true;
6448 }
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006449}
6450
Avi Kivity51aa01d2010-07-20 14:31:20 +03006451static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6452{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006453 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006454 bool unblock_nmi;
6455 u8 vector;
6456 bool idtv_info_valid;
6457
6458 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006459
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006460 if (enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006461 if (vmx->loaded_vmcs->nmi_known_unmasked)
6462 return;
Sean Christopherson87915852020-04-15 13:34:54 -07006463
6464 exit_intr_info = vmx_get_intr_info(&vmx->vcpu);
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006465 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6466 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6467 /*
6468 * SDM 3: 27.7.1.2 (September 2008)
6469 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6470 * a guest IRET fault.
6471 * SDM 3: 23.2.2 (September 2008)
6472 * Bit 12 is undefined in any of the following cases:
6473 * If the VM exit sets the valid bit in the IDT-vectoring
6474 * information field.
6475 * If the VM exit is due to a double fault.
6476 */
6477 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6478 vector != DF_VECTOR && !idtv_info_valid)
6479 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6480 GUEST_INTR_STATE_NMI);
6481 else
6482 vmx->loaded_vmcs->nmi_known_unmasked =
6483 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6484 & GUEST_INTR_STATE_NMI);
6485 } else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
6486 vmx->loaded_vmcs->vnmi_blocked_time +=
6487 ktime_to_ns(ktime_sub(ktime_get(),
6488 vmx->loaded_vmcs->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006489}
6490
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006491static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03006492 u32 idt_vectoring_info,
6493 int instr_len_field,
6494 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006495{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006496 u8 vector;
6497 int type;
6498 bool idtv_info_valid;
6499
6500 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006501
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006502 vcpu->arch.nmi_injected = false;
6503 kvm_clear_exception_queue(vcpu);
6504 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006505
6506 if (!idtv_info_valid)
6507 return;
6508
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006509 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03006510
Avi Kivity668f6122008-07-02 09:28:55 +03006511 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6512 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006513
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006514 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006515 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006516 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006517 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006518 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006519 * Clear bit "block by NMI" before VM entry if a NMI
6520 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006521 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006522 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006523 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006524 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006525 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006526 /* fall through */
6527 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006528 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006529 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03006530 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006531 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03006532 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006533 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006534 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006535 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006536 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03006537 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006538 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006539 break;
6540 default:
6541 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006542 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006543}
6544
Avi Kivity83422e12010-07-20 14:43:23 +03006545static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6546{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006547 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03006548 VM_EXIT_INSTRUCTION_LEN,
6549 IDT_VECTORING_ERROR_CODE);
6550}
6551
Avi Kivityb463a6f2010-07-20 15:06:17 +03006552static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6553{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006554 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03006555 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6556 VM_ENTRY_INSTRUCTION_LEN,
6557 VM_ENTRY_EXCEPTION_ERROR_CODE);
6558
6559 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6560}
6561
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006562static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6563{
6564 int i, nr_msrs;
6565 struct perf_guest_switch_msr *msrs;
6566
6567 msrs = perf_guest_get_msrs(&nr_msrs);
6568
6569 if (!msrs)
6570 return;
6571
6572 for (i = 0; i < nr_msrs; i++)
6573 if (msrs[i].host == msrs[i].guest)
6574 clear_atomic_switch_msr(vmx, msrs[i].msr);
6575 else
6576 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04006577 msrs[i].host, false);
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006578}
6579
Tao Xu6e3ba4a2019-07-16 14:55:50 +08006580static void atomic_switch_umwait_control_msr(struct vcpu_vmx *vmx)
6581{
6582 u32 host_umwait_control;
6583
6584 if (!vmx_has_waitpkg(vmx))
6585 return;
6586
6587 host_umwait_control = get_umwait_control_msr();
6588
6589 if (vmx->msr_ia32_umwait_control != host_umwait_control)
6590 add_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL,
6591 vmx->msr_ia32_umwait_control,
6592 host_umwait_control, false);
6593 else
6594 clear_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL);
6595}
6596
Sean Christophersonf459a702018-08-27 15:21:11 -07006597static void vmx_update_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07006598{
6599 struct vcpu_vmx *vmx = to_vmx(vcpu);
6600 u64 tscl;
6601 u32 delta_tsc;
6602
Sean Christophersond264ee02018-08-27 15:21:12 -07006603 if (vmx->req_immediate_exit) {
Sean Christopherson804939e2019-05-07 12:18:05 -07006604 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, 0);
6605 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6606 } else if (vmx->hv_deadline_tsc != -1) {
Sean Christophersonf459a702018-08-27 15:21:11 -07006607 tscl = rdtsc();
6608 if (vmx->hv_deadline_tsc > tscl)
6609 /* set_hv_timer ensures the delta fits in 32-bits */
6610 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
6611 cpu_preemption_timer_multi);
6612 else
6613 delta_tsc = 0;
6614
Sean Christopherson804939e2019-05-07 12:18:05 -07006615 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
6616 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6617 } else if (!vmx->loaded_vmcs->hv_timer_soft_disabled) {
6618 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, -1);
6619 vmx->loaded_vmcs->hv_timer_soft_disabled = true;
Sean Christophersonf459a702018-08-27 15:21:11 -07006620 }
Yunhong Jiang64672c92016-06-13 14:19:59 -07006621}
6622
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006623void vmx_update_host_rsp(struct vcpu_vmx *vmx, unsigned long host_rsp)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006624{
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006625 if (unlikely(host_rsp != vmx->loaded_vmcs->host_state.rsp)) {
6626 vmx->loaded_vmcs->host_state.rsp = host_rsp;
6627 vmcs_writel(HOST_RSP, host_rsp);
6628 }
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006629}
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006630
Wanpeng Lidcf068d2020-04-28 14:23:23 +08006631static enum exit_fastpath_completion vmx_exit_handlers_fastpath(struct kvm_vcpu *vcpu)
6632{
6633 switch (to_vmx(vcpu)->exit_reason) {
6634 case EXIT_REASON_MSR_WRITE:
6635 return handle_fastpath_set_msr_irqoff(vcpu);
6636 default:
6637 return EXIT_FASTPATH_NONE;
6638 }
6639}
6640
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006641bool __vmx_vcpu_run(struct vcpu_vmx *vmx, unsigned long *regs, bool launched);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006642
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006643static enum exit_fastpath_completion vmx_vcpu_run(struct kvm_vcpu *vcpu)
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006644{
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006645 enum exit_fastpath_completion exit_fastpath;
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006646 struct vcpu_vmx *vmx = to_vmx(vcpu);
6647 unsigned long cr3, cr4;
6648
6649 /* Record the guest's net vcpu time for enforced NMI injections. */
6650 if (unlikely(!enable_vnmi &&
6651 vmx->loaded_vmcs->soft_vnmi_blocked))
6652 vmx->loaded_vmcs->entry_time = ktime_get();
6653
6654 /* Don't enter VMX if guest state is invalid, let the exit handler
6655 start emulation until we arrive back to a valid state */
6656 if (vmx->emulation_required)
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006657 return EXIT_FASTPATH_NONE;
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006658
6659 if (vmx->ple_window_dirty) {
6660 vmx->ple_window_dirty = false;
6661 vmcs_write32(PLE_WINDOW, vmx->ple_window);
6662 }
6663
wanpeng lic9dfd3f2020-02-17 18:37:43 +08006664 /*
6665 * We did this in prepare_switch_to_guest, because it needs to
6666 * be within srcu_read_lock.
6667 */
6668 WARN_ON_ONCE(vmx->nested.need_vmcs12_to_shadow_sync);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006669
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006670 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RSP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006671 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006672 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RIP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006673 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6674
6675 cr3 = __get_current_cr3_fast();
6676 if (unlikely(cr3 != vmx->loaded_vmcs->host_state.cr3)) {
6677 vmcs_writel(HOST_CR3, cr3);
6678 vmx->loaded_vmcs->host_state.cr3 = cr3;
6679 }
6680
6681 cr4 = cr4_read_shadow();
6682 if (unlikely(cr4 != vmx->loaded_vmcs->host_state.cr4)) {
6683 vmcs_writel(HOST_CR4, cr4);
6684 vmx->loaded_vmcs->host_state.cr4 = cr4;
6685 }
6686
6687 /* When single-stepping over STI and MOV SS, we must clear the
6688 * corresponding interruptibility bits in the guest state. Otherwise
6689 * vmentry fails as it then expects bit 14 (BS) in pending debug
6690 * exceptions being set, but that's not correct for the guest debugging
6691 * case. */
6692 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6693 vmx_set_interrupt_shadow(vcpu, 0);
6694
Aaron Lewis139a12c2019-10-21 16:30:25 -07006695 kvm_load_guest_xsave_state(vcpu);
WANG Chao1811d972019-04-12 15:55:39 +08006696
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006697 pt_guest_enter(vmx);
6698
Wanpeng Li041bc422020-03-13 11:55:18 +08006699 if (vcpu_to_pmu(vcpu)->version)
6700 atomic_switch_perf_msrs(vmx);
Tao Xu6e3ba4a2019-07-16 14:55:50 +08006701 atomic_switch_umwait_control_msr(vmx);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006702
Sean Christopherson804939e2019-05-07 12:18:05 -07006703 if (enable_preemption_timer)
6704 vmx_update_hv_timer(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006705
Wanpeng Lib6c4bc62019-05-20 16:18:09 +08006706 if (lapic_in_kernel(vcpu) &&
6707 vcpu->arch.apic->lapic_timer.timer_advance_ns)
6708 kvm_wait_lapic_expire(vcpu);
6709
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006710 /*
6711 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
6712 * it's non-zero. Since vmentry is serialising on affected CPUs, there
6713 * is no need to worry about the conditional branch over the wrmsr
6714 * being speculatively taken.
6715 */
6716 x86_spec_ctrl_set_guest(vmx->spec_ctrl, 0);
6717
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006718 /* L1D Flush includes CPU buffer clear to mitigate MDS */
Sean Christophersonc823dd52019-01-25 07:41:13 -08006719 if (static_branch_unlikely(&vmx_l1d_should_flush))
6720 vmx_l1d_flush(vcpu);
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006721 else if (static_branch_unlikely(&mds_user_clear))
6722 mds_clear_cpu_buffers();
Sean Christophersonc823dd52019-01-25 07:41:13 -08006723
6724 if (vcpu->arch.cr2 != read_cr2())
6725 write_cr2(vcpu->arch.cr2);
6726
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006727 vmx->fail = __vmx_vcpu_run(vmx, (unsigned long *)&vcpu->arch.regs,
6728 vmx->loaded_vmcs->launched);
Sean Christophersonc823dd52019-01-25 07:41:13 -08006729
6730 vcpu->arch.cr2 = read_cr2();
Avi Kivity6aa8b732006-12-10 02:21:36 -08006731
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006732 /*
6733 * We do not use IBRS in the kernel. If this vCPU has used the
6734 * SPEC_CTRL MSR it may have left it on; save the value and
6735 * turn it off. This is much more efficient than blindly adding
6736 * it to the atomic save/restore list. Especially as the former
6737 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
6738 *
6739 * For non-nested case:
6740 * If the L01 MSR bitmap does not intercept the MSR, then we need to
6741 * save it.
6742 *
6743 * For nested case:
6744 * If the L02 MSR bitmap does not intercept the MSR, then we need to
6745 * save it.
6746 */
Paolo Bonzini946fbbc2018-02-22 16:43:18 +01006747 if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
Paolo Bonziniecb586b2018-02-22 16:43:17 +01006748 vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006749
Thomas Gleixnerccbcd262018-05-09 23:01:01 +02006750 x86_spec_ctrl_restore_host(vmx->spec_ctrl, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006751
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01006752 /* All fields are clean at this point */
6753 if (static_branch_unlikely(&enable_evmcs))
6754 current_evmcs->hv_clean_fields |=
6755 HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
6756
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08006757 if (static_branch_unlikely(&enable_evmcs))
6758 current_evmcs->hv_vp_id = vcpu->arch.hyperv.vp_index;
6759
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006760 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
Wanpeng Li74c55932017-11-29 01:31:20 -08006761 if (vmx->host_debugctlmsr)
6762 update_debugctlmsr(vmx->host_debugctlmsr);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006763
Avi Kivityaa67f602012-08-01 16:48:03 +03006764#ifndef CONFIG_X86_64
6765 /*
6766 * The sysexit path does not restore ds/es, so we must set them to
6767 * a reasonable value ourselves.
6768 *
Sean Christopherson6d6095b2018-07-23 12:32:44 -07006769 * We can't defer this to vmx_prepare_switch_to_host() since that
6770 * function may be executed in interrupt context, which saves and
6771 * restore segments around it, nullifying its effect.
Avi Kivityaa67f602012-08-01 16:48:03 +03006772 */
6773 loadsegment(ds, __USER_DS);
6774 loadsegment(es, __USER_DS);
6775#endif
6776
Sean Christophersone5d03de2020-04-15 13:34:51 -07006777 vmx_register_cache_reset(vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006778
Chao Peng2ef444f2018-10-24 16:05:12 +08006779 pt_guest_exit(vmx);
6780
Aaron Lewis139a12c2019-10-21 16:30:25 -07006781 kvm_load_host_xsave_state(vcpu);
WANG Chao1811d972019-04-12 15:55:39 +08006782
Gleb Natapove0b890d2013-09-25 12:51:33 +03006783 vmx->nested.nested_run_pending = 0;
Jim Mattsonb060ca32017-09-14 16:31:42 -07006784 vmx->idt_vectoring_info = 0;
6785
Sean Christopherson873e1da2020-04-10 10:47:02 -07006786 if (unlikely(vmx->fail)) {
6787 vmx->exit_reason = 0xdead;
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006788 return EXIT_FASTPATH_NONE;
Sean Christopherson873e1da2020-04-10 10:47:02 -07006789 }
6790
6791 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
6792 if (unlikely((u16)vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY))
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006793 kvm_machine_check();
6794
Wanpeng Lidcf068d2020-04-28 14:23:23 +08006795 trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
6796
Sean Christopherson873e1da2020-04-10 10:47:02 -07006797 if (unlikely(vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006798 return EXIT_FASTPATH_NONE;
6799
Jim Mattsonb060ca32017-09-14 16:31:42 -07006800 vmx->loaded_vmcs->launched = 1;
6801 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
Gleb Natapove0b890d2013-09-25 12:51:33 +03006802
Avi Kivity51aa01d2010-07-20 14:31:20 +03006803 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006804 vmx_complete_interrupts(vmx);
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006805
Wanpeng Lidcf068d2020-04-28 14:23:23 +08006806 if (is_guest_mode(vcpu))
6807 return EXIT_FASTPATH_NONE;
6808
6809 exit_fastpath = vmx_exit_handlers_fastpath(vcpu);
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006810 return exit_fastpath;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006811}
6812
Avi Kivity6aa8b732006-12-10 02:21:36 -08006813static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6814{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006815 struct vcpu_vmx *vmx = to_vmx(vcpu);
6816
Kai Huang843e4332015-01-28 10:54:28 +08006817 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08006818 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08006819 free_vpid(vmx->vpid);
Sean Christopherson55d23752018-12-03 13:53:18 -08006820 nested_vmx_free_vcpu(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006821 free_loaded_vmcs(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006822}
6823
Sean Christopherson987b2592019-12-18 13:54:55 -08006824static int vmx_create_vcpu(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006825{
Ben Gardon41836832019-02-11 11:02:52 -08006826 struct vcpu_vmx *vmx;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006827 unsigned long *msr_bitmap;
Sean Christopherson34109c02019-12-18 13:54:50 -08006828 int i, cpu, err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006829
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006830 BUILD_BUG_ON(offsetof(struct vcpu_vmx, vcpu) != 0);
6831 vmx = to_vmx(vcpu);
Ingo Molnar965b58a2007-01-05 16:36:23 -08006832
Peter Feiner4e595162016-07-07 14:49:58 -07006833 err = -ENOMEM;
6834
Sean Christopherson034d8e22019-12-18 13:54:49 -08006835 vmx->vpid = allocate_vpid();
6836
Peter Feiner4e595162016-07-07 14:49:58 -07006837 /*
6838 * If PML is turned on, failure on enabling PML just results in failure
6839 * of creating the vcpu, therefore we can simplify PML logic (by
6840 * avoiding dealing with cases, such as enabling PML partially on vcpus
Miaohe Lin67b0ae42019-12-11 14:26:22 +08006841 * for the guest), etc.
Peter Feiner4e595162016-07-07 14:49:58 -07006842 */
6843 if (enable_pml) {
Ben Gardon41836832019-02-11 11:02:52 -08006844 vmx->pml_pg = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
Peter Feiner4e595162016-07-07 14:49:58 -07006845 if (!vmx->pml_pg)
Sean Christopherson987b2592019-12-18 13:54:55 -08006846 goto free_vpid;
Peter Feiner4e595162016-07-07 14:49:58 -07006847 }
6848
Jim Mattson7d737102019-12-03 16:24:42 -08006849 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) != NR_SHARED_MSRS);
Ingo Molnar965b58a2007-01-05 16:36:23 -08006850
Xiaoyao Li4be53412019-10-20 17:11:00 +08006851 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
6852 u32 index = vmx_msr_index[i];
6853 u32 data_low, data_high;
6854 int j = vmx->nmsrs;
6855
6856 if (rdmsr_safe(index, &data_low, &data_high) < 0)
6857 continue;
6858 if (wrmsr_safe(index, data_low, data_high) < 0)
6859 continue;
Paolo Bonzini46f4f0a2019-11-21 10:01:51 +01006860
Xiaoyao Li4be53412019-10-20 17:11:00 +08006861 vmx->guest_msrs[j].index = i;
6862 vmx->guest_msrs[j].data = 0;
Paolo Bonzini46f4f0a2019-11-21 10:01:51 +01006863 switch (index) {
6864 case MSR_IA32_TSX_CTRL:
6865 /*
6866 * No need to pass TSX_CTRL_CPUID_CLEAR through, so
6867 * let's avoid changing CPUID bits under the host
6868 * kernel's feet.
6869 */
6870 vmx->guest_msrs[j].mask = ~(u64)TSX_CTRL_CPUID_CLEAR;
6871 break;
6872 default:
6873 vmx->guest_msrs[j].mask = -1ull;
6874 break;
6875 }
Xiaoyao Li4be53412019-10-20 17:11:00 +08006876 ++vmx->nmsrs;
6877 }
6878
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006879 err = alloc_loaded_vmcs(&vmx->vmcs01);
6880 if (err < 0)
Jim Mattson7d737102019-12-03 16:24:42 -08006881 goto free_pml;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006882
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006883 msr_bitmap = vmx->vmcs01.msr_bitmap;
Jim Mattson788fc1e2018-11-09 09:35:11 -08006884 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_TSC, MSR_TYPE_R);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006885 vmx_disable_intercept_for_msr(msr_bitmap, MSR_FS_BASE, MSR_TYPE_RW);
6886 vmx_disable_intercept_for_msr(msr_bitmap, MSR_GS_BASE, MSR_TYPE_RW);
6887 vmx_disable_intercept_for_msr(msr_bitmap, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
6888 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
6889 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
6890 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
Sean Christopherson987b2592019-12-18 13:54:55 -08006891 if (kvm_cstate_in_guest(vcpu->kvm)) {
Wanpeng Lib5170062019-05-21 14:06:53 +08006892 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C1_RES, MSR_TYPE_R);
6893 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C3_RESIDENCY, MSR_TYPE_R);
6894 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C6_RESIDENCY, MSR_TYPE_R);
6895 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C7_RESIDENCY, MSR_TYPE_R);
6896 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006897 vmx->msr_bitmap_mode = 0;
6898
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006899 vmx->loaded_vmcs = &vmx->vmcs01;
Avi Kivity15ad7142007-07-11 18:17:21 +03006900 cpu = get_cpu();
Sean Christopherson34109c02019-12-18 13:54:50 -08006901 vmx_vcpu_load(vcpu, cpu);
6902 vcpu->cpu = cpu;
Xiaoyao Li1b842922019-10-20 17:11:01 +08006903 init_vmcs(vmx);
Sean Christopherson34109c02019-12-18 13:54:50 -08006904 vmx_vcpu_put(vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03006905 put_cpu();
Sean Christopherson34109c02019-12-18 13:54:50 -08006906 if (cpu_need_virtualize_apic_accesses(vcpu)) {
Sean Christopherson987b2592019-12-18 13:54:55 -08006907 err = alloc_apic_access_page(vcpu->kvm);
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006908 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006909 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02006910 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006911
Sean Christophersone90008d2018-03-05 12:04:37 -08006912 if (enable_ept && !enable_unrestricted_guest) {
Sean Christopherson987b2592019-12-18 13:54:55 -08006913 err = init_rmode_identity_map(vcpu->kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08006914 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02006915 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006916 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006917
Roman Kagan63aff652018-07-19 21:59:07 +03006918 if (nested)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006919 nested_vmx_setup_ctls_msrs(&vmx->nested.msrs,
Vitaly Kuznetsova4443262020-02-20 18:22:04 +01006920 vmx_capability.ept);
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006921 else
6922 memset(&vmx->nested.msrs, 0, sizeof(vmx->nested.msrs));
Wincy Vanb9c237b2015-02-03 23:56:30 +08006923
Wincy Van705699a2015-02-03 23:58:17 +08006924 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006925 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006926
Paolo Bonzinibab0c312020-02-11 18:40:58 +01006927 vcpu->arch.microcode_version = 0x100000000ULL;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08006928 vmx->msr_ia32_feature_control_valid_bits = FEAT_CTL_LOCKED;
Haozhong Zhang37e4c992016-06-22 14:59:55 +08006929
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02006930 /*
6931 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
6932 * or POSTED_INTR_WAKEUP_VECTOR.
6933 */
6934 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
6935 vmx->pi_desc.sn = 1;
6936
Lan Tianyu53963a72018-12-06 15:34:36 +08006937 vmx->ept_pointer = INVALID_PAGE;
6938
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006939 return 0;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006940
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006941free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08006942 free_loaded_vmcs(vmx->loaded_vmcs);
Peter Feiner4e595162016-07-07 14:49:58 -07006943free_pml:
6944 vmx_destroy_pml_buffer(vmx);
Sean Christopherson987b2592019-12-18 13:54:55 -08006945free_vpid:
Wanpeng Li991e7a02015-09-16 17:30:05 +08006946 free_vpid(vmx->vpid);
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006947 return err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006948}
6949
Thomas Gleixner65fd4cb2019-02-19 11:10:49 +01006950#define L1TF_MSG_SMT "L1TF CPU bug present and SMT on, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
6951#define L1TF_MSG_L1D "L1TF CPU bug present and virtualization mitigation disabled, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006952
Wanpeng Lib31c1142018-03-12 04:53:04 -07006953static int vmx_vm_init(struct kvm *kvm)
6954{
Tianyu Lan877ad952018-07-19 08:40:23 +00006955 spin_lock_init(&to_kvm_vmx(kvm)->ept_pointer_lock);
6956
Wanpeng Lib31c1142018-03-12 04:53:04 -07006957 if (!ple_gap)
6958 kvm->arch.pause_in_guest = true;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006959
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006960 if (boot_cpu_has(X86_BUG_L1TF) && enable_ept) {
6961 switch (l1tf_mitigation) {
6962 case L1TF_MITIGATION_OFF:
6963 case L1TF_MITIGATION_FLUSH_NOWARN:
6964 /* 'I explicitly don't care' is set */
6965 break;
6966 case L1TF_MITIGATION_FLUSH:
6967 case L1TF_MITIGATION_FLUSH_NOSMT:
6968 case L1TF_MITIGATION_FULL:
6969 /*
6970 * Warn upon starting the first VM in a potentially
6971 * insecure environment.
6972 */
Josh Poimboeufb2849092019-01-30 07:13:58 -06006973 if (sched_smt_active())
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006974 pr_warn_once(L1TF_MSG_SMT);
6975 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_NEVER)
6976 pr_warn_once(L1TF_MSG_L1D);
6977 break;
6978 case L1TF_MITIGATION_FULL_FORCE:
6979 /* Flush is enforced */
6980 break;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006981 }
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006982 }
Suravee Suthikulpanit4e19c362019-11-14 14:15:05 -06006983 kvm_apicv_init(kvm, enable_apicv);
Wanpeng Lib31c1142018-03-12 04:53:04 -07006984 return 0;
6985}
6986
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006987static int __init vmx_check_processor_compat(void)
Yang, Sheng002c7f72007-07-31 14:23:01 +03006988{
6989 struct vmcs_config vmcs_conf;
Sean Christopherson7caaa712018-12-03 13:53:01 -08006990 struct vmx_capability vmx_cap;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006991
Sean Christophersonff10e222019-12-20 20:45:10 -08006992 if (!this_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
6993 !this_cpu_has(X86_FEATURE_VMX)) {
6994 pr_err("kvm: VMX is disabled on CPU %d\n", smp_processor_id());
6995 return -EIO;
6996 }
6997
Sean Christopherson7caaa712018-12-03 13:53:01 -08006998 if (setup_vmcs_config(&vmcs_conf, &vmx_cap) < 0)
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006999 return -EIO;
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08007000 if (nested)
Vitaly Kuznetsova4443262020-02-20 18:22:04 +01007001 nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, vmx_cap.ept);
Yang, Sheng002c7f72007-07-31 14:23:01 +03007002 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
7003 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
7004 smp_processor_id());
Sean Christophersonf257d6d2019-04-19 22:18:17 -07007005 return -EIO;
Yang, Sheng002c7f72007-07-31 14:23:01 +03007006 }
Sean Christophersonf257d6d2019-04-19 22:18:17 -07007007 return 0;
Yang, Sheng002c7f72007-07-31 14:23:01 +03007008}
7009
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007010static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08007011{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08007012 u8 cache;
7013 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007014
Chia-I Wu222f06e2020-02-13 13:30:34 -08007015 /* We wanted to honor guest CD/MTRR/PAT, but doing so could result in
7016 * memory aliases with conflicting memory types and sometimes MCEs.
7017 * We have to be careful as to what are honored and when.
7018 *
7019 * For MMIO, guest CD/MTRR are ignored. The EPT memory type is set to
7020 * UC. The effective memory type is UC or WC depending on guest PAT.
7021 * This was historically the source of MCEs and we want to be
7022 * conservative.
7023 *
7024 * When there is no need to deal with noncoherent DMA (e.g., no VT-d
7025 * or VT-d has snoop control), guest CD/MTRR/PAT are all ignored. The
7026 * EPT memory type is set to WB. The effective memory type is forced
7027 * WB.
7028 *
7029 * Otherwise, we trust guest. Guest CD/MTRR/PAT are all honored. The
7030 * EPT memory type is used to emulate guest CD/MTRR.
Sheng Yang522c68c2009-04-27 20:35:43 +08007031 */
Chia-I Wu222f06e2020-02-13 13:30:34 -08007032
Paolo Bonzini606decd2015-10-01 13:12:47 +02007033 if (is_mmio) {
7034 cache = MTRR_TYPE_UNCACHABLE;
7035 goto exit;
7036 }
7037
7038 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08007039 ipat = VMX_EPT_IPAT_BIT;
7040 cache = MTRR_TYPE_WRBACK;
7041 goto exit;
7042 }
7043
7044 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
7045 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02007046 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08007047 cache = MTRR_TYPE_WRBACK;
7048 else
7049 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08007050 goto exit;
7051 }
7052
Xiao Guangrongff536042015-06-15 16:55:22 +08007053 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08007054
7055exit:
7056 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08007057}
7058
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007059static void vmcs_set_secondary_exec_control(struct vcpu_vmx *vmx)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08007060{
7061 /*
7062 * These bits in the secondary execution controls field
7063 * are dynamic, the others are mostly based on the hypervisor
7064 * architecture and the guest's CPUID. Do not touch the
7065 * dynamic bits.
7066 */
7067 u32 mask =
7068 SECONDARY_EXEC_SHADOW_VMCS |
7069 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Paolo Bonzini0367f202016-07-12 10:44:55 +02007070 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
7071 SECONDARY_EXEC_DESC;
Xiao Guangrongfeda8052015-09-09 14:05:55 +08007072
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007073 u32 new_ctl = vmx->secondary_exec_control;
7074 u32 cur_ctl = secondary_exec_controls_get(vmx);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08007075
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007076 secondary_exec_controls_set(vmx, (new_ctl & ~mask) | (cur_ctl & mask));
Xiao Guangrongfeda8052015-09-09 14:05:55 +08007077}
7078
David Matlack8322ebb2016-11-29 18:14:09 -08007079/*
7080 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
7081 * (indicating "allowed-1") if they are supported in the guest's CPUID.
7082 */
7083static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
7084{
7085 struct vcpu_vmx *vmx = to_vmx(vcpu);
7086 struct kvm_cpuid_entry2 *entry;
7087
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01007088 vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
7089 vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
David Matlack8322ebb2016-11-29 18:14:09 -08007090
7091#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
7092 if (entry && (entry->_reg & (_cpuid_mask))) \
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01007093 vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask); \
David Matlack8322ebb2016-11-29 18:14:09 -08007094} while (0)
7095
7096 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
Sean Christopherson87382002019-12-17 13:32:42 -08007097 cr4_fixed1_update(X86_CR4_VME, edx, feature_bit(VME));
7098 cr4_fixed1_update(X86_CR4_PVI, edx, feature_bit(VME));
7099 cr4_fixed1_update(X86_CR4_TSD, edx, feature_bit(TSC));
7100 cr4_fixed1_update(X86_CR4_DE, edx, feature_bit(DE));
7101 cr4_fixed1_update(X86_CR4_PSE, edx, feature_bit(PSE));
7102 cr4_fixed1_update(X86_CR4_PAE, edx, feature_bit(PAE));
7103 cr4_fixed1_update(X86_CR4_MCE, edx, feature_bit(MCE));
7104 cr4_fixed1_update(X86_CR4_PGE, edx, feature_bit(PGE));
7105 cr4_fixed1_update(X86_CR4_OSFXSR, edx, feature_bit(FXSR));
7106 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, feature_bit(XMM));
7107 cr4_fixed1_update(X86_CR4_VMXE, ecx, feature_bit(VMX));
7108 cr4_fixed1_update(X86_CR4_SMXE, ecx, feature_bit(SMX));
7109 cr4_fixed1_update(X86_CR4_PCIDE, ecx, feature_bit(PCID));
7110 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, feature_bit(XSAVE));
David Matlack8322ebb2016-11-29 18:14:09 -08007111
7112 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
Sean Christopherson87382002019-12-17 13:32:42 -08007113 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, feature_bit(FSGSBASE));
7114 cr4_fixed1_update(X86_CR4_SMEP, ebx, feature_bit(SMEP));
7115 cr4_fixed1_update(X86_CR4_SMAP, ebx, feature_bit(SMAP));
7116 cr4_fixed1_update(X86_CR4_PKE, ecx, feature_bit(PKU));
7117 cr4_fixed1_update(X86_CR4_UMIP, ecx, feature_bit(UMIP));
7118 cr4_fixed1_update(X86_CR4_LA57, ecx, feature_bit(LA57));
David Matlack8322ebb2016-11-29 18:14:09 -08007119
7120#undef cr4_fixed1_update
7121}
7122
Liran Alon5f76f6f2018-09-14 03:25:52 +03007123static void nested_vmx_entry_exit_ctls_update(struct kvm_vcpu *vcpu)
7124{
7125 struct vcpu_vmx *vmx = to_vmx(vcpu);
7126
7127 if (kvm_mpx_supported()) {
7128 bool mpx_enabled = guest_cpuid_has(vcpu, X86_FEATURE_MPX);
7129
7130 if (mpx_enabled) {
7131 vmx->nested.msrs.entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
7132 vmx->nested.msrs.exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
7133 } else {
7134 vmx->nested.msrs.entry_ctls_high &= ~VM_ENTRY_LOAD_BNDCFGS;
7135 vmx->nested.msrs.exit_ctls_high &= ~VM_EXIT_CLEAR_BNDCFGS;
7136 }
7137 }
7138}
7139
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007140static void update_intel_pt_cfg(struct kvm_vcpu *vcpu)
7141{
7142 struct vcpu_vmx *vmx = to_vmx(vcpu);
7143 struct kvm_cpuid_entry2 *best = NULL;
7144 int i;
7145
7146 for (i = 0; i < PT_CPUID_LEAVES; i++) {
7147 best = kvm_find_cpuid_entry(vcpu, 0x14, i);
7148 if (!best)
7149 return;
7150 vmx->pt_desc.caps[CPUID_EAX + i*PT_CPUID_REGS_NUM] = best->eax;
7151 vmx->pt_desc.caps[CPUID_EBX + i*PT_CPUID_REGS_NUM] = best->ebx;
7152 vmx->pt_desc.caps[CPUID_ECX + i*PT_CPUID_REGS_NUM] = best->ecx;
7153 vmx->pt_desc.caps[CPUID_EDX + i*PT_CPUID_REGS_NUM] = best->edx;
7154 }
7155
7156 /* Get the number of configurable Address Ranges for filtering */
7157 vmx->pt_desc.addr_range = intel_pt_validate_cap(vmx->pt_desc.caps,
7158 PT_CAP_num_address_ranges);
7159
7160 /* Initialize and clear the no dependency bits */
7161 vmx->pt_desc.ctl_bitmask = ~(RTIT_CTL_TRACEEN | RTIT_CTL_OS |
7162 RTIT_CTL_USR | RTIT_CTL_TSC_EN | RTIT_CTL_DISRETC);
7163
7164 /*
7165 * If CPUID.(EAX=14H,ECX=0):EBX[0]=1 CR3Filter can be set otherwise
7166 * will inject an #GP
7167 */
7168 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_cr3_filtering))
7169 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_CR3EN;
7170
7171 /*
7172 * If CPUID.(EAX=14H,ECX=0):EBX[1]=1 CYCEn, CycThresh and
7173 * PSBFreq can be set
7174 */
7175 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc))
7176 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_CYCLEACC |
7177 RTIT_CTL_CYC_THRESH | RTIT_CTL_PSB_FREQ);
7178
7179 /*
7180 * If CPUID.(EAX=14H,ECX=0):EBX[3]=1 MTCEn BranchEn and
7181 * MTCFreq can be set
7182 */
7183 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc))
7184 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_MTC_EN |
7185 RTIT_CTL_BRANCH_EN | RTIT_CTL_MTC_RANGE);
7186
7187 /* If CPUID.(EAX=14H,ECX=0):EBX[4]=1 FUPonPTW and PTWEn can be set */
7188 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_ptwrite))
7189 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_FUP_ON_PTW |
7190 RTIT_CTL_PTW_EN);
7191
7192 /* If CPUID.(EAX=14H,ECX=0):EBX[5]=1 PwrEvEn can be set */
7193 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_power_event_trace))
7194 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_PWR_EVT_EN;
7195
7196 /* If CPUID.(EAX=14H,ECX=0):ECX[0]=1 ToPA can be set */
7197 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_topa_output))
7198 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_TOPA;
7199
7200 /* If CPUID.(EAX=14H,ECX=0):ECX[3]=1 FabircEn can be set */
7201 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_output_subsys))
7202 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_FABRIC_EN;
7203
7204 /* unmask address range configure area */
7205 for (i = 0; i < vmx->pt_desc.addr_range; i++)
Gustavo A. R. Silvad14eff12018-12-26 14:40:59 -06007206 vmx->pt_desc.ctl_bitmask &= ~(0xfULL << (32 + i * 4));
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007207}
7208
Sheng Yang0e851882009-12-18 16:48:46 +08007209static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
7210{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007211 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007212
Aaron Lewis72041602019-10-21 16:30:20 -07007213 /* xsaves_enabled is recomputed in vmx_compute_secondary_exec_control(). */
7214 vcpu->arch.xsaves_enabled = false;
7215
Paolo Bonzini80154d72017-08-24 13:55:35 +02007216 if (cpu_has_secondary_exec_ctrls()) {
7217 vmx_compute_secondary_exec_control(vmx);
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007218 vmcs_set_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007219 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007220
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007221 if (nested_vmx_allowed(vcpu))
7222 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007223 FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
7224 FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX;
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007225 else
7226 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007227 ~(FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
7228 FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX);
David Matlack8322ebb2016-11-29 18:14:09 -08007229
Liran Alon5f76f6f2018-09-14 03:25:52 +03007230 if (nested_vmx_allowed(vcpu)) {
David Matlack8322ebb2016-11-29 18:14:09 -08007231 nested_vmx_cr_fixed1_bits_update(vcpu);
Liran Alon5f76f6f2018-09-14 03:25:52 +03007232 nested_vmx_entry_exit_ctls_update(vcpu);
7233 }
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007234
7235 if (boot_cpu_has(X86_FEATURE_INTEL_PT) &&
7236 guest_cpuid_has(vcpu, X86_FEATURE_INTEL_PT))
7237 update_intel_pt_cfg(vcpu);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05007238
7239 if (boot_cpu_has(X86_FEATURE_RTM)) {
7240 struct shared_msr_entry *msr;
7241 msr = find_msr_entry(vmx, MSR_IA32_TSX_CTRL);
7242 if (msr) {
7243 bool enabled = guest_cpuid_has(vcpu, X86_FEATURE_RTM);
7244 vmx_set_guest_msr(vmx, msr, enabled ? 0 : TSX_CTRL_RTM_DISABLE);
7245 }
7246 }
Sheng Yang0e851882009-12-18 16:48:46 +08007247}
7248
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007249static __init void vmx_set_cpu_caps(void)
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007250{
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007251 kvm_set_cpu_caps();
7252
7253 /* CPUID 0x1 */
7254 if (nested)
7255 kvm_cpu_cap_set(X86_FEATURE_VMX);
7256
7257 /* CPUID 0x7 */
Sean Christopherson8721f5b2020-03-02 15:56:45 -08007258 if (kvm_mpx_supported())
7259 kvm_cpu_cap_check_and_set(X86_FEATURE_MPX);
7260 if (cpu_has_vmx_invpcid())
7261 kvm_cpu_cap_check_and_set(X86_FEATURE_INVPCID);
7262 if (vmx_pt_mode_is_host_guest())
7263 kvm_cpu_cap_check_and_set(X86_FEATURE_INTEL_PT);
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007264
7265 /* PKU is not yet implemented for shadow paging. */
Sean Christopherson8721f5b2020-03-02 15:56:45 -08007266 if (enable_ept && boot_cpu_has(X86_FEATURE_OSPKE))
7267 kvm_cpu_cap_check_and_set(X86_FEATURE_PKU);
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007268
Sean Christopherson90d2f602020-03-02 15:56:47 -08007269 if (vmx_umip_emulated())
7270 kvm_cpu_cap_set(X86_FEATURE_UMIP);
7271
Sean Christophersonb3d895d52020-03-02 15:56:44 -08007272 /* CPUID 0xD.1 */
Paolo Bonzini408e9a32020-03-05 16:11:56 +01007273 supported_xss = 0;
Sean Christophersonb3d895d52020-03-02 15:56:44 -08007274 if (!vmx_xsaves_supported())
7275 kvm_cpu_cap_clear(X86_FEATURE_XSAVES);
7276
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007277 /* CPUID 0x80000001 */
7278 if (!cpu_has_vmx_rdtscp())
7279 kvm_cpu_cap_clear(X86_FEATURE_RDTSCP);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007280}
7281
Sean Christophersond264ee02018-08-27 15:21:12 -07007282static void vmx_request_immediate_exit(struct kvm_vcpu *vcpu)
7283{
7284 to_vmx(vcpu)->req_immediate_exit = true;
7285}
7286
Oliver Upton35a57132020-02-04 15:26:31 -08007287static int vmx_check_intercept_io(struct kvm_vcpu *vcpu,
7288 struct x86_instruction_info *info)
7289{
7290 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7291 unsigned short port;
7292 bool intercept;
7293 int size;
7294
7295 if (info->intercept == x86_intercept_in ||
7296 info->intercept == x86_intercept_ins) {
7297 port = info->src_val;
7298 size = info->dst_bytes;
7299 } else {
7300 port = info->dst_val;
7301 size = info->src_bytes;
7302 }
7303
7304 /*
7305 * If the 'use IO bitmaps' VM-execution control is 0, IO instruction
7306 * VM-exits depend on the 'unconditional IO exiting' VM-execution
7307 * control.
7308 *
7309 * Otherwise, IO instruction VM-exits are controlled by the IO bitmaps.
7310 */
7311 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
7312 intercept = nested_cpu_has(vmcs12,
7313 CPU_BASED_UNCOND_IO_EXITING);
7314 else
7315 intercept = nested_vmx_check_io_bitmaps(vcpu, port, size);
7316
Oliver Upton86f7e902020-02-29 11:30:14 -08007317 /* FIXME: produce nested vmexit and return X86EMUL_INTERCEPTED. */
Oliver Upton35a57132020-02-04 15:26:31 -08007318 return intercept ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE;
7319}
7320
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007321static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7322 struct x86_instruction_info *info,
Sean Christopherson21f1b8f2020-02-18 15:29:42 -08007323 enum x86_intercept_stage stage,
7324 struct x86_exception *exception)
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007325{
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007326 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007327
Oliver Upton35a57132020-02-04 15:26:31 -08007328 switch (info->intercept) {
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007329 /*
7330 * RDPID causes #UD if disabled through secondary execution controls.
7331 * Because it is marked as EmulateOnUD, we need to intercept it here.
7332 */
Oliver Upton35a57132020-02-04 15:26:31 -08007333 case x86_intercept_rdtscp:
7334 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDTSCP)) {
Sean Christopherson21f1b8f2020-02-18 15:29:42 -08007335 exception->vector = UD_VECTOR;
7336 exception->error_code_valid = false;
Oliver Upton35a57132020-02-04 15:26:31 -08007337 return X86EMUL_PROPAGATE_FAULT;
7338 }
7339 break;
7340
7341 case x86_intercept_in:
7342 case x86_intercept_ins:
7343 case x86_intercept_out:
7344 case x86_intercept_outs:
7345 return vmx_check_intercept_io(vcpu, info);
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007346
Oliver Upton86f7e902020-02-29 11:30:14 -08007347 case x86_intercept_lgdt:
7348 case x86_intercept_lidt:
7349 case x86_intercept_lldt:
7350 case x86_intercept_ltr:
7351 case x86_intercept_sgdt:
7352 case x86_intercept_sidt:
7353 case x86_intercept_sldt:
7354 case x86_intercept_str:
7355 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC))
7356 return X86EMUL_CONTINUE;
7357
7358 /* FIXME: produce nested vmexit and return X86EMUL_INTERCEPTED. */
7359 break;
7360
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007361 /* TODO: check more intercepts... */
Oliver Upton35a57132020-02-04 15:26:31 -08007362 default:
7363 break;
7364 }
7365
Paolo Bonzini07721fe2020-02-04 15:26:29 -08007366 return X86EMUL_UNHANDLEABLE;
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007367}
7368
Yunhong Jiang64672c92016-06-13 14:19:59 -07007369#ifdef CONFIG_X86_64
7370/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
7371static inline int u64_shl_div_u64(u64 a, unsigned int shift,
7372 u64 divisor, u64 *result)
7373{
7374 u64 low = a << shift, high = a >> (64 - shift);
7375
7376 /* To avoid the overflow on divq */
7377 if (high >= divisor)
7378 return 1;
7379
7380 /* Low hold the result, high hold rem which is discarded */
7381 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
7382 "rm" (divisor), "0" (low), "1" (high));
7383 *result = low;
7384
7385 return 0;
7386}
7387
Sean Christophersonf9927982019-04-16 13:32:46 -07007388static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc,
7389 bool *expired)
Yunhong Jiang64672c92016-06-13 14:19:59 -07007390{
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007391 struct vcpu_vmx *vmx;
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007392 u64 tscl, guest_tscl, delta_tsc, lapic_timer_advance_cycles;
Sean Christopherson39497d72019-04-17 10:15:32 -07007393 struct kvm_timer *ktimer = &vcpu->arch.apic->lapic_timer;
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007394
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08007395 if (kvm_mwait_in_guest(vcpu->kvm) ||
7396 kvm_can_post_timer_interrupt(vcpu))
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007397 return -EOPNOTSUPP;
7398
7399 vmx = to_vmx(vcpu);
7400 tscl = rdtsc();
7401 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
7402 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Sean Christopherson39497d72019-04-17 10:15:32 -07007403 lapic_timer_advance_cycles = nsec_to_cycles(vcpu,
7404 ktimer->timer_advance_ns);
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007405
7406 if (delta_tsc > lapic_timer_advance_cycles)
7407 delta_tsc -= lapic_timer_advance_cycles;
7408 else
7409 delta_tsc = 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007410
7411 /* Convert to host delta tsc if tsc scaling is enabled */
7412 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
Sean Christopherson0967fa12019-04-16 13:32:48 -07007413 delta_tsc && u64_shl_div_u64(delta_tsc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007414 kvm_tsc_scaling_ratio_frac_bits,
Sean Christopherson0967fa12019-04-16 13:32:48 -07007415 vcpu->arch.tsc_scaling_ratio, &delta_tsc))
Yunhong Jiang64672c92016-06-13 14:19:59 -07007416 return -ERANGE;
7417
7418 /*
7419 * If the delta tsc can't fit in the 32 bit after the multi shift,
7420 * we can't use the preemption timer.
7421 * It's possible that it fits on later vmentries, but checking
7422 * on every vmentry is costly so we just use an hrtimer.
7423 */
7424 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
7425 return -ERANGE;
7426
7427 vmx->hv_deadline_tsc = tscl + delta_tsc;
Sean Christophersonf9927982019-04-16 13:32:46 -07007428 *expired = !delta_tsc;
7429 return 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007430}
7431
7432static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
7433{
Sean Christophersonf459a702018-08-27 15:21:11 -07007434 to_vmx(vcpu)->hv_deadline_tsc = -1;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007435}
7436#endif
7437
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007438static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007439{
Wanpeng Lib31c1142018-03-12 04:53:04 -07007440 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007441 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007442}
7443
Kai Huang843e4332015-01-28 10:54:28 +08007444static void vmx_slot_enable_log_dirty(struct kvm *kvm,
7445 struct kvm_memory_slot *slot)
7446{
Jay Zhou3c9bd402020-02-27 09:32:27 +08007447 if (!kvm_dirty_log_manual_protect_and_init_set(kvm))
7448 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
Kai Huang843e4332015-01-28 10:54:28 +08007449 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
7450}
7451
7452static void vmx_slot_disable_log_dirty(struct kvm *kvm,
7453 struct kvm_memory_slot *slot)
7454{
7455 kvm_mmu_slot_set_dirty(kvm, slot);
7456}
7457
7458static void vmx_flush_log_dirty(struct kvm *kvm)
7459{
7460 kvm_flush_pml_buffers(kvm);
7461}
7462
Bandan Dasc5f983f2017-05-05 15:25:14 -04007463static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
7464{
7465 struct vmcs12 *vmcs12;
7466 struct vcpu_vmx *vmx = to_vmx(vcpu);
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007467 gpa_t gpa, dst;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007468
7469 if (is_guest_mode(vcpu)) {
7470 WARN_ON_ONCE(vmx->nested.pml_full);
7471
7472 /*
7473 * Check if PML is enabled for the nested guest.
7474 * Whether eptp bit 6 is set is already checked
7475 * as part of A/D emulation.
7476 */
7477 vmcs12 = get_vmcs12(vcpu);
7478 if (!nested_cpu_has_pml(vmcs12))
7479 return 0;
7480
Dan Carpenter47698862017-05-10 22:43:17 +03007481 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -04007482 vmx->nested.pml_full = true;
7483 return 1;
7484 }
7485
7486 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007487 dst = vmcs12->pml_address + sizeof(u64) * vmcs12->guest_pml_index;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007488
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007489 if (kvm_write_guest_page(vcpu->kvm, gpa_to_gfn(dst), &gpa,
7490 offset_in_page(dst), sizeof(gpa)))
Bandan Dasc5f983f2017-05-05 15:25:14 -04007491 return 0;
7492
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007493 vmcs12->guest_pml_index--;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007494 }
7495
7496 return 0;
7497}
7498
Kai Huang843e4332015-01-28 10:54:28 +08007499static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
7500 struct kvm_memory_slot *memslot,
7501 gfn_t offset, unsigned long mask)
7502{
7503 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
7504}
7505
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007506static void __pi_post_block(struct kvm_vcpu *vcpu)
7507{
7508 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7509 struct pi_desc old, new;
7510 unsigned int dest;
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007511
7512 do {
7513 old.control = new.control = pi_desc->control;
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007514 WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
7515 "Wakeup handler not enabled while the VCPU is blocked\n");
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007516
7517 dest = cpu_physical_id(vcpu->cpu);
7518
7519 if (x2apic_enabled())
7520 new.ndst = dest;
7521 else
7522 new.ndst = (dest << 8) & 0xFF00;
7523
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007524 /* set 'NV' to 'notification vector' */
7525 new.nv = POSTED_INTR_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007526 } while (cmpxchg64(&pi_desc->control, old.control,
7527 new.control) != old.control);
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007528
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007529 if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
7530 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007531 list_del(&vcpu->blocked_vcpu_list);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007532 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007533 vcpu->pre_pcpu = -1;
7534 }
7535}
7536
Feng Wuefc64402015-09-18 22:29:51 +08007537/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08007538 * This routine does the following things for vCPU which is going
7539 * to be blocked if VT-d PI is enabled.
7540 * - Store the vCPU to the wakeup list, so when interrupts happen
7541 * we can find the right vCPU to wake up.
7542 * - Change the Posted-interrupt descriptor as below:
7543 * 'NDST' <-- vcpu->pre_pcpu
7544 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
7545 * - If 'ON' is set during this process, which means at least one
7546 * interrupt is posted for this vCPU, we cannot block it, in
7547 * this case, return 1, otherwise, return 0.
7548 *
7549 */
Yunhong Jiangbc225122016-06-13 14:19:58 -07007550static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007551{
Feng Wubf9f6ac2015-09-18 22:29:55 +08007552 unsigned int dest;
7553 struct pi_desc old, new;
7554 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7555
7556 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007557 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7558 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +08007559 return 0;
7560
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007561 WARN_ON(irqs_disabled());
7562 local_irq_disable();
7563 if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
7564 vcpu->pre_pcpu = vcpu->cpu;
7565 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7566 list_add_tail(&vcpu->blocked_vcpu_list,
7567 &per_cpu(blocked_vcpu_on_cpu,
7568 vcpu->pre_pcpu));
7569 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7570 }
Feng Wubf9f6ac2015-09-18 22:29:55 +08007571
7572 do {
7573 old.control = new.control = pi_desc->control;
7574
Feng Wubf9f6ac2015-09-18 22:29:55 +08007575 WARN((pi_desc->sn == 1),
7576 "Warning: SN field of posted-interrupts "
7577 "is set before blocking\n");
7578
7579 /*
7580 * Since vCPU can be preempted during this process,
7581 * vcpu->cpu could be different with pre_pcpu, we
7582 * need to set pre_pcpu as the destination of wakeup
7583 * notification event, then we can find the right vCPU
7584 * to wakeup in wakeup handler if interrupts happen
7585 * when the vCPU is in blocked state.
7586 */
7587 dest = cpu_physical_id(vcpu->pre_pcpu);
7588
7589 if (x2apic_enabled())
7590 new.ndst = dest;
7591 else
7592 new.ndst = (dest << 8) & 0xFF00;
7593
7594 /* set 'NV' to 'wakeup vector' */
7595 new.nv = POSTED_INTR_WAKEUP_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007596 } while (cmpxchg64(&pi_desc->control, old.control,
7597 new.control) != old.control);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007598
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007599 /* We should not block the vCPU if an interrupt is posted for it. */
7600 if (pi_test_on(pi_desc) == 1)
7601 __pi_post_block(vcpu);
7602
7603 local_irq_enable();
7604 return (vcpu->pre_pcpu == -1);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007605}
7606
Yunhong Jiangbc225122016-06-13 14:19:58 -07007607static int vmx_pre_block(struct kvm_vcpu *vcpu)
7608{
7609 if (pi_pre_block(vcpu))
7610 return 1;
7611
Yunhong Jiang64672c92016-06-13 14:19:59 -07007612 if (kvm_lapic_hv_timer_in_use(vcpu))
7613 kvm_lapic_switch_to_sw_timer(vcpu);
7614
Yunhong Jiangbc225122016-06-13 14:19:58 -07007615 return 0;
7616}
7617
7618static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007619{
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007620 if (vcpu->pre_pcpu == -1)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007621 return;
7622
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007623 WARN_ON(irqs_disabled());
7624 local_irq_disable();
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007625 __pi_post_block(vcpu);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007626 local_irq_enable();
Feng Wubf9f6ac2015-09-18 22:29:55 +08007627}
7628
Yunhong Jiangbc225122016-06-13 14:19:58 -07007629static void vmx_post_block(struct kvm_vcpu *vcpu)
7630{
Sean Christophersonafaf0b22020-03-21 13:26:00 -07007631 if (kvm_x86_ops.set_hv_timer)
Yunhong Jiang64672c92016-06-13 14:19:59 -07007632 kvm_lapic_switch_to_hv_timer(vcpu);
7633
Yunhong Jiangbc225122016-06-13 14:19:58 -07007634 pi_post_block(vcpu);
7635}
7636
Feng Wubf9f6ac2015-09-18 22:29:55 +08007637/*
Feng Wuefc64402015-09-18 22:29:51 +08007638 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
7639 *
7640 * @kvm: kvm
7641 * @host_irq: host irq of the interrupt
7642 * @guest_irq: gsi of the interrupt
7643 * @set: set or unset PI
7644 * returns 0 on success, < 0 on failure
7645 */
7646static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
7647 uint32_t guest_irq, bool set)
7648{
7649 struct kvm_kernel_irq_routing_entry *e;
7650 struct kvm_irq_routing_table *irq_rt;
7651 struct kvm_lapic_irq irq;
7652 struct kvm_vcpu *vcpu;
7653 struct vcpu_data vcpu_info;
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007654 int idx, ret = 0;
Feng Wuefc64402015-09-18 22:29:51 +08007655
7656 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007657 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7658 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +08007659 return 0;
7660
7661 idx = srcu_read_lock(&kvm->irq_srcu);
7662 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007663 if (guest_irq >= irq_rt->nr_rt_entries ||
7664 hlist_empty(&irq_rt->map[guest_irq])) {
7665 pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
7666 guest_irq, irq_rt->nr_rt_entries);
7667 goto out;
7668 }
Feng Wuefc64402015-09-18 22:29:51 +08007669
7670 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
7671 if (e->type != KVM_IRQ_ROUTING_MSI)
7672 continue;
7673 /*
7674 * VT-d PI cannot support posting multicast/broadcast
7675 * interrupts to a vCPU, we still use interrupt remapping
7676 * for these kind of interrupts.
7677 *
7678 * For lowest-priority interrupts, we only support
7679 * those with single CPU as the destination, e.g. user
7680 * configures the interrupts via /proc/irq or uses
7681 * irqbalance to make the interrupts single-CPU.
7682 *
7683 * We will support full lowest-priority interrupt later.
Alexander Graffdcf7562019-09-05 14:58:18 +02007684 *
7685 * In addition, we can only inject generic interrupts using
7686 * the PI mechanism, refuse to route others through it.
Feng Wuefc64402015-09-18 22:29:51 +08007687 */
7688
Radim Krčmář371313132016-07-12 22:09:27 +02007689 kvm_set_msi_irq(kvm, e, &irq);
Alexander Graffdcf7562019-09-05 14:58:18 +02007690 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu) ||
7691 !kvm_irq_is_postable(&irq)) {
Feng Wu23a1c252016-01-25 16:53:32 +08007692 /*
7693 * Make sure the IRTE is in remapped mode if
7694 * we don't handle it in posted mode.
7695 */
7696 ret = irq_set_vcpu_affinity(host_irq, NULL);
7697 if (ret < 0) {
7698 printk(KERN_INFO
7699 "failed to back to remapped mode, irq: %u\n",
7700 host_irq);
7701 goto out;
7702 }
7703
Feng Wuefc64402015-09-18 22:29:51 +08007704 continue;
Feng Wu23a1c252016-01-25 16:53:32 +08007705 }
Feng Wuefc64402015-09-18 22:29:51 +08007706
7707 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
7708 vcpu_info.vector = irq.vector;
7709
hu huajun2698d822018-04-11 15:16:40 +08007710 trace_kvm_pi_irte_update(host_irq, vcpu->vcpu_id, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +08007711 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
7712
7713 if (set)
7714 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
Haozhong Zhangdc91f2e2017-09-18 09:56:49 +08007715 else
Feng Wuefc64402015-09-18 22:29:51 +08007716 ret = irq_set_vcpu_affinity(host_irq, NULL);
Feng Wuefc64402015-09-18 22:29:51 +08007717
7718 if (ret < 0) {
7719 printk(KERN_INFO "%s: failed to update PI IRTE\n",
7720 __func__);
7721 goto out;
7722 }
7723 }
7724
7725 ret = 0;
7726out:
7727 srcu_read_unlock(&kvm->irq_srcu, idx);
7728 return ret;
7729}
7730
Ashok Rajc45dcc72016-06-22 14:59:56 +08007731static void vmx_setup_mce(struct kvm_vcpu *vcpu)
7732{
7733 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
7734 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007735 FEAT_CTL_LMCE_ENABLED;
Ashok Rajc45dcc72016-06-22 14:59:56 +08007736 else
7737 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007738 ~FEAT_CTL_LMCE_ENABLED;
Ashok Rajc45dcc72016-06-22 14:59:56 +08007739}
7740
Paolo Bonzinic300ab92020-04-23 14:08:58 -04007741static bool vmx_smi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
Ladi Prosek72d7b372017-10-11 16:54:41 +02007742{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007743 /* we need a nested vmexit to enter SMM, postpone if run is pending */
7744 if (to_vmx(vcpu)->nested.nested_run_pending)
Sean Christopherson88c604b2020-04-22 19:25:41 -07007745 return false;
Paolo Bonzinia9fa7cb2020-04-23 11:02:36 -04007746 return !is_smm(vcpu);
Ladi Prosek72d7b372017-10-11 16:54:41 +02007747}
7748
Ladi Prosek0234bf82017-10-11 16:54:40 +02007749static int vmx_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
7750{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007751 struct vcpu_vmx *vmx = to_vmx(vcpu);
7752
7753 vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
7754 if (vmx->nested.smm.guest_mode)
7755 nested_vmx_vmexit(vcpu, -1, 0, 0);
7756
7757 vmx->nested.smm.vmxon = vmx->nested.vmxon;
7758 vmx->nested.vmxon = false;
Wanpeng Licaa057a2018-03-12 04:53:03 -07007759 vmx_clear_hlt(vcpu);
Ladi Prosek0234bf82017-10-11 16:54:40 +02007760 return 0;
7761}
7762
Sean Christophersoned193212019-04-02 08:03:09 -07007763static int vmx_pre_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
Ladi Prosek0234bf82017-10-11 16:54:40 +02007764{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007765 struct vcpu_vmx *vmx = to_vmx(vcpu);
7766 int ret;
7767
7768 if (vmx->nested.smm.vmxon) {
7769 vmx->nested.vmxon = true;
7770 vmx->nested.smm.vmxon = false;
7771 }
7772
7773 if (vmx->nested.smm.guest_mode) {
Sean Christophersona633e412018-09-26 09:23:47 -07007774 ret = nested_vmx_enter_non_root_mode(vcpu, false);
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007775 if (ret)
7776 return ret;
7777
7778 vmx->nested.smm.guest_mode = false;
7779 }
Ladi Prosek0234bf82017-10-11 16:54:40 +02007780 return 0;
7781}
7782
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007783static int enable_smi_window(struct kvm_vcpu *vcpu)
7784{
7785 return 0;
7786}
7787
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007788static bool vmx_need_emulation_on_page_fault(struct kvm_vcpu *vcpu)
7789{
Yi Wang9481b7f2019-07-15 12:35:17 +08007790 return false;
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007791}
7792
Liran Alon4b9852f2019-08-26 13:24:49 +03007793static bool vmx_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
7794{
7795 return to_vmx(vcpu)->nested.vmxon;
7796}
7797
Sean Christopherson6e4fd062020-03-21 13:26:01 -07007798static void hardware_unsetup(void)
Sean Christophersona3203382018-12-03 13:53:11 -08007799{
7800 if (nested)
7801 nested_vmx_hardware_unsetup();
7802
7803 free_kvm_area();
7804}
7805
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007806static bool vmx_check_apicv_inhibit_reasons(ulong bit)
7807{
Suravee Suthikulpanitf4fdc0a2019-11-14 14:15:13 -06007808 ulong supported = BIT(APICV_INHIBIT_REASON_DISABLE) |
7809 BIT(APICV_INHIBIT_REASON_HYPERV);
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007810
7811 return supported & BIT(bit);
7812}
7813
Sean Christophersone286ac02020-03-21 13:26:02 -07007814static struct kvm_x86_ops vmx_x86_ops __initdata = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007815 .hardware_unsetup = hardware_unsetup,
Sean Christopherson484014f2020-03-21 13:25:57 -07007816
Avi Kivity6aa8b732006-12-10 02:21:36 -08007817 .hardware_enable = hardware_enable,
7818 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007819 .cpu_has_accelerated_tpr = report_flexpriority,
Tom Lendackybc226f02018-05-10 22:06:39 +02007820 .has_emulated_msr = vmx_has_emulated_msr,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007821
Sean Christopherson484014f2020-03-21 13:25:57 -07007822 .vm_size = sizeof(struct kvm_vmx),
Wanpeng Lib31c1142018-03-12 04:53:04 -07007823 .vm_init = vmx_vm_init,
7824
Avi Kivity6aa8b732006-12-10 02:21:36 -08007825 .vcpu_create = vmx_create_vcpu,
7826 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007827 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007828
Sean Christopherson6d6095b2018-07-23 12:32:44 -07007829 .prepare_guest_switch = vmx_prepare_switch_to_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007830 .vcpu_load = vmx_vcpu_load,
7831 .vcpu_put = vmx_vcpu_put,
7832
Paolo Bonzinia96036b2015-11-10 11:55:36 +01007833 .update_bp_intercept = update_exception_bitmap,
Tom Lendacky801e4592018-02-21 13:39:51 -06007834 .get_msr_feature = vmx_get_msr_feature,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007835 .get_msr = vmx_get_msr,
7836 .set_msr = vmx_set_msr,
7837 .get_segment_base = vmx_get_segment_base,
7838 .get_segment = vmx_get_segment,
7839 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007840 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007841 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
7842 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007843 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007844 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007845 .get_idt = vmx_get_idt,
7846 .set_idt = vmx_set_idt,
7847 .get_gdt = vmx_get_gdt,
7848 .set_gdt = vmx_set_gdt,
Gleb Natapov020df072010-04-13 10:05:23 +03007849 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007850 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007851 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007852 .get_rflags = vmx_get_rflags,
7853 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08007854
Sean Christopherson77809382020-03-20 14:28:18 -07007855 .tlb_flush_all = vmx_flush_tlb_all,
Sean Christophersoneeeb4f62020-03-20 14:28:20 -07007856 .tlb_flush_current = vmx_flush_tlb_current,
Junaid Shahidfaff8752018-06-29 13:10:05 -07007857 .tlb_flush_gva = vmx_flush_tlb_gva,
Sean Christophersone64419d2020-03-20 14:28:10 -07007858 .tlb_flush_guest = vmx_flush_tlb_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007859
Avi Kivity6aa8b732006-12-10 02:21:36 -08007860 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007861 .handle_exit = vmx_handle_exit,
Oliver Upton5ef8acb2020-02-07 02:36:07 -08007862 .skip_emulated_instruction = vmx_skip_emulated_instruction,
7863 .update_emulated_instruction = vmx_update_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007864 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7865 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007866 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007867 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007868 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007869 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007870 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007871 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007872 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007873 .get_nmi_mask = vmx_get_nmi_mask,
7874 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007875 .enable_nmi_window = enable_nmi_window,
7876 .enable_irq_window = enable_irq_window,
7877 .update_cr8_intercept = update_cr8_intercept,
Jim Mattson8d860bb2018-05-09 16:56:05 -04007878 .set_virtual_apic_mode = vmx_set_virtual_apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +08007879 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +03007880 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007881 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +01007882 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007883 .check_apicv_inhibit_reasons = vmx_check_apicv_inhibit_reasons,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007884 .hwapic_irr_update = vmx_hwapic_irr_update,
7885 .hwapic_isr_update = vmx_hwapic_isr_update,
Liran Alone6c67d82018-09-04 10:56:52 +03007886 .guest_apic_has_interrupt = vmx_guest_apic_has_interrupt,
Yang Zhanga20ed542013-04-11 19:25:15 +08007887 .sync_pir_to_irr = vmx_sync_pir_to_irr,
7888 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Wanpeng Li17e433b2019-08-05 10:03:19 +08007889 .dy_apicv_has_pending_interrupt = vmx_dy_apicv_has_pending_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007890
Izik Eiduscbc94022007-10-25 00:29:55 +02007891 .set_tss_addr = vmx_set_tss_addr,
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07007892 .set_identity_map_addr = vmx_set_identity_map_addr,
Sean Christopherson0047fca2020-05-01 21:32:33 -07007893 .get_tdp_level = vmx_get_tdp_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007894 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007895
Avi Kivity586f9602010-11-18 13:09:54 +02007896 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007897
Sheng Yang0e851882009-12-18 16:48:46 +08007898 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007899
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007900 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007901
Leonid Shatz326e7422018-11-06 12:14:25 +02007902 .write_l1_tsc_offset = vmx_write_l1_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007903
Sean Christopherson484014f2020-03-21 13:25:57 -07007904 .load_mmu_pgd = vmx_load_mmu_pgd,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007905
7906 .check_intercept = vmx_check_intercept,
Sean Christopherson95b5a482019-04-19 22:50:59 -07007907 .handle_exit_irqoff = vmx_handle_exit_irqoff,
Jan Kiszkab6b8a142014-03-07 20:03:12 +01007908
Sean Christophersond264ee02018-08-27 15:21:12 -07007909 .request_immediate_exit = vmx_request_immediate_exit,
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007910
7911 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +08007912
7913 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
7914 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
7915 .flush_log_dirty = vmx_flush_log_dirty,
7916 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -04007917 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +02007918
Feng Wubf9f6ac2015-09-18 22:29:55 +08007919 .pre_block = vmx_pre_block,
7920 .post_block = vmx_post_block,
7921
Wei Huang25462f72015-06-19 15:45:05 +02007922 .pmu_ops = &intel_pmu_ops,
Paolo Bonzini33b22172020-04-17 10:24:18 -04007923 .nested_ops = &vmx_nested_ops,
Feng Wuefc64402015-09-18 22:29:51 +08007924
7925 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007926
7927#ifdef CONFIG_X86_64
7928 .set_hv_timer = vmx_set_hv_timer,
7929 .cancel_hv_timer = vmx_cancel_hv_timer,
7930#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +08007931
7932 .setup_mce = vmx_setup_mce,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007933
Ladi Prosek72d7b372017-10-11 16:54:41 +02007934 .smi_allowed = vmx_smi_allowed,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007935 .pre_enter_smm = vmx_pre_enter_smm,
7936 .pre_leave_smm = vmx_pre_leave_smm,
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007937 .enable_smi_window = enable_smi_window,
Vitaly Kuznetsov57b119d2018-10-16 18:50:01 +02007938
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007939 .need_emulation_on_page_fault = vmx_need_emulation_on_page_fault,
Liran Alon4b9852f2019-08-26 13:24:49 +03007940 .apic_init_signal_blocked = vmx_apic_init_signal_blocked,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007941};
7942
Avi Kivity6aa8b732006-12-10 02:21:36 -08007943static __init int hardware_setup(void)
7944{
7945 unsigned long host_bndcfgs;
7946 struct desc_ptr dt;
Sean Christopherson703c3352020-03-02 15:57:03 -08007947 int r, i, ept_lpage_level;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007948
Avi Kivity6aa8b732006-12-10 02:21:36 -08007949 store_idt(&dt);
7950 host_idt_base = dt.address;
7951
7952 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
7953 kvm_define_shared_msr(i, vmx_msr_index[i]);
7954
7955 if (setup_vmcs_config(&vmcs_config, &vmx_capability) < 0)
7956 return -EIO;
7957
7958 if (boot_cpu_has(X86_FEATURE_NX))
7959 kvm_enable_efer_bits(EFER_NX);
7960
7961 if (boot_cpu_has(X86_FEATURE_MPX)) {
7962 rdmsrl(MSR_IA32_BNDCFGS, host_bndcfgs);
7963 WARN_ONCE(host_bndcfgs, "KVM: BNDCFGS in host will be lost");
7964 }
7965
Sean Christopherson7f5581f2020-03-02 15:56:24 -08007966 if (!cpu_has_vmx_mpx())
Sean Christophersoncfc48182020-03-02 15:56:23 -08007967 supported_xcr0 &= ~(XFEATURE_MASK_BNDREGS |
7968 XFEATURE_MASK_BNDCSR);
7969
Avi Kivity6aa8b732006-12-10 02:21:36 -08007970 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
7971 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
7972 enable_vpid = 0;
7973
7974 if (!cpu_has_vmx_ept() ||
7975 !cpu_has_vmx_ept_4levels() ||
7976 !cpu_has_vmx_ept_mt_wb() ||
7977 !cpu_has_vmx_invept_global())
7978 enable_ept = 0;
7979
7980 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
7981 enable_ept_ad_bits = 0;
7982
7983 if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
Avi Kivity873a7c42006-12-13 00:34:14 -08007984 enable_unrestricted_guest = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007985
7986 if (!cpu_has_vmx_flexpriority())
7987 flexpriority_enabled = 0;
7988
7989 if (!cpu_has_virtual_nmis())
7990 enable_vnmi = 0;
7991
7992 /*
7993 * set_apic_access_page_addr() is used to reload apic access
7994 * page upon invalidation. No need to do anything if not
7995 * using the APIC_ACCESS_ADDR VMCS field.
7996 */
7997 if (!flexpriority_enabled)
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07007998 vmx_x86_ops.set_apic_access_page_addr = NULL;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007999
8000 if (!cpu_has_vmx_tpr_shadow())
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07008001 vmx_x86_ops.update_cr8_intercept = NULL;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008002
Avi Kivity6aa8b732006-12-10 02:21:36 -08008003#if IS_ENABLED(CONFIG_HYPERV)
8004 if (ms_hyperv.nested_features & HV_X64_NESTED_GUEST_MAPPING_FLUSH
8005 && enable_ept) {
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07008006 vmx_x86_ops.tlb_remote_flush = hv_remote_flush_tlb;
8007 vmx_x86_ops.tlb_remote_flush_with_range =
Avi Kivity6aa8b732006-12-10 02:21:36 -08008008 hv_remote_flush_tlb_with_range;
8009 }
8010#endif
8011
8012 if (!cpu_has_vmx_ple()) {
8013 ple_gap = 0;
8014 ple_window = 0;
8015 ple_window_grow = 0;
8016 ple_window_max = 0;
8017 ple_window_shrink = 0;
8018 }
8019
8020 if (!cpu_has_vmx_apicv()) {
8021 enable_apicv = 0;
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07008022 vmx_x86_ops.sync_pir_to_irr = NULL;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008023 }
8024
8025 if (cpu_has_vmx_tsc_scaling()) {
8026 kvm_has_tsc_control = true;
8027 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
8028 kvm_tsc_scaling_ratio_frac_bits = 48;
8029 }
8030
8031 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
8032
8033 if (enable_ept)
8034 vmx_enable_tdp();
Sean Christopherson703c3352020-03-02 15:57:03 -08008035
8036 if (!enable_ept)
8037 ept_lpage_level = 0;
8038 else if (cpu_has_vmx_ept_1g_page())
Sean Christopherson3bae0452020-04-27 17:54:22 -07008039 ept_lpage_level = PG_LEVEL_1G;
Sean Christopherson703c3352020-03-02 15:57:03 -08008040 else if (cpu_has_vmx_ept_2m_page())
Sean Christopherson3bae0452020-04-27 17:54:22 -07008041 ept_lpage_level = PG_LEVEL_2M;
Sean Christopherson703c3352020-03-02 15:57:03 -08008042 else
Sean Christopherson3bae0452020-04-27 17:54:22 -07008043 ept_lpage_level = PG_LEVEL_4K;
Sean Christopherson703c3352020-03-02 15:57:03 -08008044 kvm_configure_mmu(enable_ept, ept_lpage_level);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008045
8046 /*
8047 * Only enable PML when hardware supports PML feature, and both EPT
8048 * and EPT A/D bit features are enabled -- PML depends on them to work.
8049 */
8050 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
8051 enable_pml = 0;
8052
8053 if (!enable_pml) {
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07008054 vmx_x86_ops.slot_enable_log_dirty = NULL;
8055 vmx_x86_ops.slot_disable_log_dirty = NULL;
8056 vmx_x86_ops.flush_log_dirty = NULL;
8057 vmx_x86_ops.enable_log_dirty_pt_masked = NULL;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008058 }
8059
8060 if (!cpu_has_vmx_preemption_timer())
8061 enable_preemption_timer = false;
8062
8063 if (enable_preemption_timer) {
8064 u64 use_timer_freq = 5000ULL * 1000 * 1000;
8065 u64 vmx_msr;
8066
8067 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
8068 cpu_preemption_timer_multi =
8069 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
8070
8071 if (tsc_khz)
8072 use_timer_freq = (u64)tsc_khz * 1000;
8073 use_timer_freq >>= cpu_preemption_timer_multi;
8074
8075 /*
8076 * KVM "disables" the preemption timer by setting it to its max
8077 * value. Don't use the timer if it might cause spurious exits
8078 * at a rate faster than 0.1 Hz (of uninterrupted guest time).
8079 */
8080 if (use_timer_freq > 0xffffffffu / 10)
8081 enable_preemption_timer = false;
8082 }
8083
8084 if (!enable_preemption_timer) {
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07008085 vmx_x86_ops.set_hv_timer = NULL;
8086 vmx_x86_ops.cancel_hv_timer = NULL;
8087 vmx_x86_ops.request_immediate_exit = __kvm_request_immediate_exit;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008088 }
8089
8090 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
8091
8092 kvm_mce_cap_supported |= MCG_LMCE_P;
8093
8094 if (pt_mode != PT_MODE_SYSTEM && pt_mode != PT_MODE_HOST_GUEST)
8095 return -EINVAL;
8096 if (!enable_ept || !cpu_has_vmx_intel_pt())
8097 pt_mode = PT_MODE_SYSTEM;
8098
8099 if (nested) {
8100 nested_vmx_setup_ctls_msrs(&vmcs_config.nested,
8101 vmx_capability.ept);
8102
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07008103 r = nested_vmx_hardware_setup(&vmx_x86_ops,
8104 kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008105 if (r)
8106 return r;
8107 }
8108
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08008109 vmx_set_cpu_caps();
Sean Christopherson66a69502020-03-02 15:56:41 -08008110
Avi Kivity6aa8b732006-12-10 02:21:36 -08008111 r = alloc_kvm_area();
8112 if (r)
8113 nested_vmx_hardware_unsetup();
8114 return r;
8115}
8116
Sean Christophersond008dfd2020-03-21 13:25:56 -07008117static struct kvm_x86_init_ops vmx_init_ops __initdata = {
8118 .cpu_has_kvm_support = cpu_has_kvm_support,
8119 .disabled_by_bios = vmx_disabled_by_bios,
8120 .check_processor_compatibility = vmx_check_processor_compat,
8121 .hardware_setup = hardware_setup,
8122
8123 .runtime_ops = &vmx_x86_ops,
8124};
8125
Avi Kivity6aa8b732006-12-10 02:21:36 -08008126static void vmx_cleanup_l1d_flush(void)
8127{
8128 if (vmx_l1d_flush_pages) {
8129 free_pages((unsigned long)vmx_l1d_flush_pages, L1D_CACHE_ORDER);
8130 vmx_l1d_flush_pages = NULL;
8131 }
8132 /* Restore state so sysfs ignores VMX */
8133 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_AUTO;
8134}
8135
8136static void vmx_exit(void)
8137{
8138#ifdef CONFIG_KEXEC_CORE
8139 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
8140 synchronize_rcu();
8141#endif
8142
8143 kvm_exit();
8144
8145#if IS_ENABLED(CONFIG_HYPERV)
8146 if (static_branch_unlikely(&enable_evmcs)) {
8147 int cpu;
8148 struct hv_vp_assist_page *vp_ap;
8149 /*
8150 * Reset everything to support using non-enlightened VMCS
8151 * access later (e.g. when we reload the module with
8152 * enlightened_vmcs=0)
8153 */
8154 for_each_online_cpu(cpu) {
8155 vp_ap = hv_get_vp_assist_page(cpu);
8156
8157 if (!vp_ap)
8158 continue;
8159
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08008160 vp_ap->nested_control.features.directhypercall = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008161 vp_ap->current_nested_vmcs = 0;
8162 vp_ap->enlighten_vmentry = 0;
8163 }
8164
8165 static_branch_disable(&enable_evmcs);
8166 }
8167#endif
8168 vmx_cleanup_l1d_flush();
8169}
8170module_exit(vmx_exit);
8171
8172static int __init vmx_init(void)
8173{
Vitaly Kuznetsovdbef2802020-04-01 10:13:48 +02008174 int r, cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008175
8176#if IS_ENABLED(CONFIG_HYPERV)
8177 /*
8178 * Enlightened VMCS usage should be recommended and the host needs
8179 * to support eVMCS v1 or above. We can also disable eVMCS support
8180 * with module parameter.
8181 */
8182 if (enlightened_vmcs &&
8183 ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
8184 (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
8185 KVM_EVMCS_VERSION) {
8186 int cpu;
8187
8188 /* Check that we have assist pages on all online CPUs */
8189 for_each_online_cpu(cpu) {
8190 if (!hv_get_vp_assist_page(cpu)) {
8191 enlightened_vmcs = false;
8192 break;
8193 }
8194 }
8195
8196 if (enlightened_vmcs) {
8197 pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
8198 static_branch_enable(&enable_evmcs);
8199 }
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08008200
8201 if (ms_hyperv.nested_features & HV_X64_NESTED_DIRECT_FLUSH)
8202 vmx_x86_ops.enable_direct_tlbflush
8203 = hv_enable_direct_tlbflush;
8204
Avi Kivity6aa8b732006-12-10 02:21:36 -08008205 } else {
8206 enlightened_vmcs = false;
8207 }
8208#endif
8209
Sean Christophersond008dfd2020-03-21 13:25:56 -07008210 r = kvm_init(&vmx_init_ops, sizeof(struct vcpu_vmx),
Avi Kivity6aa8b732006-12-10 02:21:36 -08008211 __alignof__(struct vcpu_vmx), THIS_MODULE);
8212 if (r)
8213 return r;
8214
8215 /*
8216 * Must be called after kvm_init() so enable_ept is properly set
8217 * up. Hand the parameter mitigation value in which was stored in
8218 * the pre module init parser. If no parameter was given, it will
8219 * contain 'auto' which will be turned into the default 'cond'
8220 * mitigation mode.
8221 */
Waiman Long19a36d32019-08-26 15:30:23 -04008222 r = vmx_setup_l1d_flush(vmentry_l1d_flush_param);
8223 if (r) {
8224 vmx_exit();
8225 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008226 }
8227
Vitaly Kuznetsovdbef2802020-04-01 10:13:48 +02008228 for_each_possible_cpu(cpu) {
8229 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
8230 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
8231 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
8232 }
8233
Avi Kivity6aa8b732006-12-10 02:21:36 -08008234#ifdef CONFIG_KEXEC_CORE
8235 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
8236 crash_vmclear_local_loaded_vmcss);
8237#endif
8238 vmx_check_vmcs12_offsets();
8239
8240 return 0;
8241}
8242module_init(vmx_init);