blob: 5aadad3e736752f0930e9ec60d95038ae8850f18 [file] [log] [blame]
Thomas Gleixner20c8ccb2019-06-04 10:11:32 +02001// SPDX-License-Identifier: GPL-2.0-only
Avi Kivity6aa8b732006-12-10 02:21:36 -08002/*
3 * Kernel-based Virtual Machine driver for Linux
4 *
5 * This module enables machines with Intel VT-x extensions to run virtual
6 * machines without emulation or binary translation.
7 *
8 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02009 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Authors:
12 * Avi Kivity <avi@qumranet.com>
13 * Yaniv Kamay <yaniv@qumranet.com>
Avi Kivity6aa8b732006-12-10 02:21:36 -080014 */
15
Sean Christopherson199b1182018-12-03 13:52:53 -080016#include <linux/highmem.h>
17#include <linux/hrtimer.h>
18#include <linux/kernel.h>
Avi Kivityedf88412007-12-16 11:02:48 +020019#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080020#include <linux/module.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020021#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070022#include <linux/mod_devicetable.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080023#include <linux/mm.h>
Julien Thierry00089c02020-09-04 16:30:25 +010024#include <linux/objtool.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080025#include <linux/sched.h>
Josh Poimboeufb2849092019-01-30 07:13:58 -060026#include <linux/sched/smt.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040028#include <linux/tboot.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080029#include <linux/trace_events.h>
Thomas Gleixner72c3c0f2020-07-23 00:00:09 +020030#include <linux/entry-kvm.h>
Avi Kivitye4956062007-06-28 14:15:57 -040031
Sean Christopherson199b1182018-12-03 13:52:53 -080032#include <asm/apic.h>
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +020033#include <asm/asm.h>
Feng Wu28b835d2015-09-18 22:29:54 +080034#include <asm/cpu.h>
Thomas Gleixnerba5bade2020-03-20 14:13:46 +010035#include <asm/cpu_device_id.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010036#include <asm/debugreg.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080037#include <asm/desc.h>
Thomas Gleixnerb56d2792021-10-15 03:16:39 +020038#include <asm/fpu/api.h>
Lai Jiangshana217a652021-05-04 21:50:14 +020039#include <asm/idtentry.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080040#include <asm/io.h>
Feng Wuefc64402015-09-18 22:29:51 +080041#include <asm/irq_remapping.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080042#include <asm/kexec.h>
43#include <asm/perf_event.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070044#include <asm/mmu_context.h>
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010045#include <asm/mshyperv.h>
Benjamin Thielb10c3072020-01-23 18:29:45 +010046#include <asm/mwait.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080047#include <asm/spec-ctrl.h>
48#include <asm/virtext.h>
49#include <asm/vmx.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080050
Sean Christopherson3077c192018-12-03 13:53:02 -080051#include "capabilities.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080052#include "cpuid.h"
Sean Christopherson4cebd742018-12-03 13:52:58 -080053#include "evmcs.h"
Vitaly Kuznetsov05f04ae2021-01-26 14:48:09 +010054#include "hyperv.h"
Vineeth Pillai3c86c0d2021-06-03 15:14:36 +000055#include "kvm_onhyperv.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080056#include "irq.h"
57#include "kvm_cache_regs.h"
58#include "lapic.h"
59#include "mmu.h"
Sean Christopherson55d23752018-12-03 13:53:18 -080060#include "nested.h"
Wei Huang25462f72015-06-19 15:45:05 +020061#include "pmu.h"
Sean Christopherson9798adb2021-04-12 16:21:38 +120062#include "sgx.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080063#include "trace.h"
Sean Christophersoncb1d4742018-12-03 13:53:04 -080064#include "vmcs.h"
Sean Christopherson609363c2018-12-03 13:53:05 -080065#include "vmcs12.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080066#include "vmx.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080067#include "x86.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030068
Avi Kivity6aa8b732006-12-10 02:21:36 -080069MODULE_AUTHOR("Qumranet");
70MODULE_LICENSE("GPL");
71
Valdis Klētnieks575b2552020-02-27 21:49:52 -050072#ifdef MODULE
Josh Triplette9bda3b2012-03-20 23:33:51 -070073static const struct x86_cpu_id vmx_cpu_id[] = {
Thomas Gleixner320debe2020-03-20 14:13:50 +010074 X86_MATCH_FEATURE(X86_FEATURE_VMX, NULL),
Josh Triplette9bda3b2012-03-20 23:33:51 -070075 {}
76};
77MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
Valdis Klētnieks575b2552020-02-27 21:49:52 -050078#endif
Josh Triplette9bda3b2012-03-20 23:33:51 -070079
Sean Christopherson2c4fd912018-12-03 13:53:03 -080080bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020081module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080082
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010083static bool __read_mostly enable_vnmi = 1;
84module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);
85
Sean Christopherson2c4fd912018-12-03 13:53:03 -080086bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020087module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020088
Sean Christopherson2c4fd912018-12-03 13:53:03 -080089bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020090module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080091
Sean Christopherson2c4fd912018-12-03 13:53:03 -080092bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070093module_param_named(unrestricted_guest,
94 enable_unrestricted_guest, bool, S_IRUGO);
95
Sean Christopherson2c4fd912018-12-03 13:53:03 -080096bool __read_mostly enable_ept_ad_bits = 1;
Xudong Hao83c3a332012-05-28 19:33:35 +080097module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
98
Avi Kivitya27685c2012-06-12 20:30:18 +030099static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +0200100module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300101
Rusty Russell476bc002012-01-13 09:32:18 +1030102static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +0300103module_param(fasteoi, bool, S_IRUGO);
104
Yang Zhang01e439b2013-04-11 19:25:12 +0800105module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +0800106
Nadav Har'El801d3422011-05-25 23:02:23 +0300107/*
108 * If nested=1, nested virtualization is supported, i.e., guests may use
109 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
110 * use VMX instructions.
111 */
Paolo Bonzini1e58e5e2018-10-17 00:55:22 +0200112static bool __read_mostly nested = 1;
Nadav Har'El801d3422011-05-25 23:02:23 +0300113module_param(nested, bool, S_IRUGO);
114
Sean Christopherson2c4fd912018-12-03 13:53:03 -0800115bool __read_mostly enable_pml = 1;
Kai Huang843e4332015-01-28 10:54:28 +0800116module_param_named(pml, enable_pml, bool, S_IRUGO);
117
Paolo Bonzini6f2f8452019-05-20 15:34:35 +0200118static bool __read_mostly dump_invalid_vmcs = 0;
119module_param(dump_invalid_vmcs, bool, 0644);
120
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100121#define MSR_BITMAP_MODE_X2APIC 1
122#define MSR_BITMAP_MODE_X2APIC_APICV 2
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100123
Haozhong Zhang64903d62015-10-20 15:39:09 +0800124#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
125
Yunhong Jiang64672c92016-06-13 14:19:59 -0700126/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
127static int __read_mostly cpu_preemption_timer_multi;
128static bool __read_mostly enable_preemption_timer = 1;
129#ifdef CONFIG_X86_64
130module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
131#endif
132
Mohammed Gamalb96e6502020-09-03 16:11:22 +0200133extern bool __read_mostly allow_smaller_maxphyaddr;
134module_param(allow_smaller_maxphyaddr, bool, S_IRUGO);
135
Sean Christopherson3de63472018-07-13 08:42:30 -0700136#define KVM_VM_CR0_ALWAYS_OFF (X86_CR0_NW | X86_CR0_CD)
Sean Christopherson1706bd02018-03-05 12:04:38 -0800137#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
138#define KVM_VM_CR0_ALWAYS_ON \
Sean Christophersonee5a5582021-07-13 09:32:59 -0700139 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200140
Sean Christopherson5dc1f042018-03-05 12:04:39 -0800141#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
Avi Kivitycdc0e242009-12-06 17:21:14 +0200142#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
143#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
144
Avi Kivity78ac8b42010-04-08 18:19:35 +0300145#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
146
Chao Pengbf8c55d2018-10-24 16:05:14 +0800147#define MSR_IA32_RTIT_STATUS_MASK (~(RTIT_STATUS_FILTEREN | \
148 RTIT_STATUS_CONTEXTEN | RTIT_STATUS_TRIGGEREN | \
149 RTIT_STATUS_ERROR | RTIT_STATUS_STOPPED | \
150 RTIT_STATUS_BYTECNT))
151
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800152/*
Alexander Graf3eb90012020-09-25 16:34:20 +0200153 * List of MSRs that can be directly passed to the guest.
154 * In addition to these x2apic and PT MSRs are handled specially.
155 */
156static u32 vmx_possible_passthrough_msrs[MAX_POSSIBLE_PASSTHROUGH_MSRS] = {
157 MSR_IA32_SPEC_CTRL,
158 MSR_IA32_PRED_CMD,
159 MSR_IA32_TSC,
Sean Christophersondbdd0962021-04-21 19:38:31 -0700160#ifdef CONFIG_X86_64
Alexander Graf3eb90012020-09-25 16:34:20 +0200161 MSR_FS_BASE,
162 MSR_GS_BASE,
163 MSR_KERNEL_GS_BASE,
Sean Christophersondbdd0962021-04-21 19:38:31 -0700164#endif
Alexander Graf3eb90012020-09-25 16:34:20 +0200165 MSR_IA32_SYSENTER_CS,
166 MSR_IA32_SYSENTER_ESP,
167 MSR_IA32_SYSENTER_EIP,
168 MSR_CORE_C1_RES,
169 MSR_CORE_C3_RESIDENCY,
170 MSR_CORE_C6_RESIDENCY,
171 MSR_CORE_C7_RESIDENCY,
172};
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800173
174/*
175 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
176 * ple_gap: upper bound on the amount of time between two successive
177 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500178 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800179 * ple_window: upper bound on the amount of time a guest is allowed to execute
180 * in a PAUSE loop. Tests indicate that most spinlocks are held for
181 * less than 2^12 cycles
182 * Time is measured based on a counter that runs at the same rate as the TSC,
183 * refer SDM volume 3b section 21.6.13 & 22.1.3.
184 */
Babu Mogerc8e88712018-03-16 16:37:24 -0400185static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
Luiz Capitulinoa87c99e2018-11-23 12:02:14 -0500186module_param(ple_gap, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200187
Babu Moger7fbc85a2018-03-16 16:37:22 -0400188static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
189module_param(ple_window, uint, 0444);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800190
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200191/* Default doubles per-vcpu window every exit. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400192static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400193module_param(ple_window_grow, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200194
195/* Default resets per-vcpu window every exit to ple_window. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400196static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400197module_param(ple_window_shrink, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200198
199/* Default is to compute the maximum so we can never overflow. */
Babu Moger7fbc85a2018-03-16 16:37:22 -0400200static unsigned int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
201module_param(ple_window_max, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200202
Chao Pengf99e3da2018-10-24 16:05:10 +0800203/* Default is SYSTEM mode, 1 for host-guest mode */
204int __read_mostly pt_mode = PT_MODE_SYSTEM;
205module_param(pt_mode, int, S_IRUGO);
206
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200207static DEFINE_STATIC_KEY_FALSE(vmx_l1d_should_flush);
Nicolai Stange427362a2018-07-21 22:25:00 +0200208static DEFINE_STATIC_KEY_FALSE(vmx_l1d_flush_cond);
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200209static DEFINE_MUTEX(vmx_l1d_flush_mutex);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200210
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200211/* Storage for pre module init parameter parsing */
212static enum vmx_l1d_flush_state __read_mostly vmentry_l1d_flush_param = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200213
214static const struct {
215 const char *option;
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200216 bool for_parse;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200217} vmentry_l1d_param[] = {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200218 [VMENTER_L1D_FLUSH_AUTO] = {"auto", true},
219 [VMENTER_L1D_FLUSH_NEVER] = {"never", true},
220 [VMENTER_L1D_FLUSH_COND] = {"cond", true},
221 [VMENTER_L1D_FLUSH_ALWAYS] = {"always", true},
222 [VMENTER_L1D_FLUSH_EPT_DISABLED] = {"EPT disabled", false},
223 [VMENTER_L1D_FLUSH_NOT_REQUIRED] = {"not required", false},
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200224};
225
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200226#define L1D_CACHE_ORDER 4
227static void *vmx_l1d_flush_pages;
228
229static int vmx_setup_l1d_flush(enum vmx_l1d_flush_state l1tf)
230{
231 struct page *page;
Nicolai Stange288d1522018-07-18 19:07:38 +0200232 unsigned int i;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200233
Waiman Long19a36d32019-08-26 15:30:23 -0400234 if (!boot_cpu_has_bug(X86_BUG_L1TF)) {
235 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
236 return 0;
237 }
238
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200239 if (!enable_ept) {
240 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_EPT_DISABLED;
241 return 0;
242 }
243
Yi Wangd806afa2018-08-16 13:42:39 +0800244 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES)) {
245 u64 msr;
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200246
Yi Wangd806afa2018-08-16 13:42:39 +0800247 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, msr);
248 if (msr & ARCH_CAP_SKIP_VMENTRY_L1DFLUSH) {
249 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
250 return 0;
251 }
252 }
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200253
Jiri Kosinad90a7a02018-07-13 16:23:25 +0200254 /* If set to auto use the default l1tf mitigation method */
255 if (l1tf == VMENTER_L1D_FLUSH_AUTO) {
256 switch (l1tf_mitigation) {
257 case L1TF_MITIGATION_OFF:
258 l1tf = VMENTER_L1D_FLUSH_NEVER;
259 break;
260 case L1TF_MITIGATION_FLUSH_NOWARN:
261 case L1TF_MITIGATION_FLUSH:
262 case L1TF_MITIGATION_FLUSH_NOSMT:
263 l1tf = VMENTER_L1D_FLUSH_COND;
264 break;
265 case L1TF_MITIGATION_FULL:
266 case L1TF_MITIGATION_FULL_FORCE:
267 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
268 break;
269 }
270 } else if (l1tf_mitigation == L1TF_MITIGATION_FULL_FORCE) {
271 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
272 }
273
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200274 if (l1tf != VMENTER_L1D_FLUSH_NEVER && !vmx_l1d_flush_pages &&
275 !boot_cpu_has(X86_FEATURE_FLUSH_L1D)) {
Ben Gardon41836832019-02-11 11:02:52 -0800276 /*
277 * This allocation for vmx_l1d_flush_pages is not tied to a VM
278 * lifetime and so should not be charged to a memcg.
279 */
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200280 page = alloc_pages(GFP_KERNEL, L1D_CACHE_ORDER);
281 if (!page)
282 return -ENOMEM;
283 vmx_l1d_flush_pages = page_address(page);
Nicolai Stange288d1522018-07-18 19:07:38 +0200284
285 /*
286 * Initialize each page with a different pattern in
287 * order to protect against KSM in the nested
288 * virtualization case.
289 */
290 for (i = 0; i < 1u << L1D_CACHE_ORDER; ++i) {
291 memset(vmx_l1d_flush_pages + i * PAGE_SIZE, i + 1,
292 PAGE_SIZE);
293 }
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200294 }
295
296 l1tf_vmx_mitigation = l1tf;
297
Thomas Gleixner895ae472018-07-13 16:23:22 +0200298 if (l1tf != VMENTER_L1D_FLUSH_NEVER)
299 static_branch_enable(&vmx_l1d_should_flush);
300 else
301 static_branch_disable(&vmx_l1d_should_flush);
Thomas Gleixner4c6523e2018-07-13 16:23:20 +0200302
Nicolai Stange427362a2018-07-21 22:25:00 +0200303 if (l1tf == VMENTER_L1D_FLUSH_COND)
304 static_branch_enable(&vmx_l1d_flush_cond);
Thomas Gleixner895ae472018-07-13 16:23:22 +0200305 else
Nicolai Stange427362a2018-07-21 22:25:00 +0200306 static_branch_disable(&vmx_l1d_flush_cond);
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200307 return 0;
308}
309
310static int vmentry_l1d_flush_parse(const char *s)
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200311{
312 unsigned int i;
313
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200314 if (s) {
315 for (i = 0; i < ARRAY_SIZE(vmentry_l1d_param); i++) {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200316 if (vmentry_l1d_param[i].for_parse &&
317 sysfs_streq(s, vmentry_l1d_param[i].option))
318 return i;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200319 }
320 }
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200321 return -EINVAL;
322}
323
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200324static int vmentry_l1d_flush_set(const char *s, const struct kernel_param *kp)
325{
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200326 int l1tf, ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200327
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200328 l1tf = vmentry_l1d_flush_parse(s);
329 if (l1tf < 0)
330 return l1tf;
331
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200332 if (!boot_cpu_has(X86_BUG_L1TF))
333 return 0;
334
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200335 /*
336 * Has vmx_init() run already? If not then this is the pre init
337 * parameter parsing. In that case just store the value and let
338 * vmx_init() do the proper setup after enable_ept has been
339 * established.
340 */
341 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_AUTO) {
342 vmentry_l1d_flush_param = l1tf;
343 return 0;
344 }
345
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200346 mutex_lock(&vmx_l1d_flush_mutex);
347 ret = vmx_setup_l1d_flush(l1tf);
348 mutex_unlock(&vmx_l1d_flush_mutex);
349 return ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200350}
351
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200352static int vmentry_l1d_flush_get(char *s, const struct kernel_param *kp)
353{
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200354 if (WARN_ON_ONCE(l1tf_vmx_mitigation >= ARRAY_SIZE(vmentry_l1d_param)))
355 return sprintf(s, "???\n");
356
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200357 return sprintf(s, "%s\n", vmentry_l1d_param[l1tf_vmx_mitigation].option);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200358}
359
360static const struct kernel_param_ops vmentry_l1d_flush_ops = {
361 .set = vmentry_l1d_flush_set,
362 .get = vmentry_l1d_flush_get,
363};
Thomas Gleixner895ae472018-07-13 16:23:22 +0200364module_param_cb(vmentry_l1d_flush, &vmentry_l1d_flush_ops, NULL, 0644);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200365
Gleb Natapovd99e4152012-12-20 16:57:45 +0200366static u32 vmx_segment_access_rights(struct kvm_segment *var);
Avi Kivity75880a02007-06-20 11:20:04 +0300367
Sean Christopherson453eafb2018-12-20 12:25:17 -0800368void vmx_vmexit(void);
369
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700370#define vmx_insn_failed(fmt...) \
371do { \
372 WARN_ONCE(1, fmt); \
373 pr_warn_ratelimited(fmt); \
374} while (0)
375
Sean Christopherson6e202092019-07-19 13:41:08 -0700376asmlinkage void vmread_error(unsigned long field, bool fault)
377{
378 if (fault)
379 kvm_spurious_fault();
380 else
381 vmx_insn_failed("kvm: vmread failed: field=%lx\n", field);
382}
383
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700384noinline void vmwrite_error(unsigned long field, unsigned long value)
385{
386 vmx_insn_failed("kvm: vmwrite failed: field=%lx val=%lx err=%d\n",
387 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
388}
389
390noinline void vmclear_error(struct vmcs *vmcs, u64 phys_addr)
391{
392 vmx_insn_failed("kvm: vmclear failed: %p/%llx\n", vmcs, phys_addr);
393}
394
395noinline void vmptrld_error(struct vmcs *vmcs, u64 phys_addr)
396{
397 vmx_insn_failed("kvm: vmptrld failed: %p/%llx\n", vmcs, phys_addr);
398}
399
400noinline void invvpid_error(unsigned long ext, u16 vpid, gva_t gva)
401{
402 vmx_insn_failed("kvm: invvpid failed: ext=0x%lx vpid=%u gva=0x%lx\n",
403 ext, vpid, gva);
404}
405
406noinline void invept_error(unsigned long ext, u64 eptp, gpa_t gpa)
407{
408 vmx_insn_failed("kvm: invept failed: ext=0x%lx eptp=%llx gpa=0x%llx\n",
409 ext, eptp, gpa);
410}
411
Avi Kivity6aa8b732006-12-10 02:21:36 -0800412static DEFINE_PER_CPU(struct vmcs *, vmxarea);
Sean Christopherson75edce82018-12-03 13:53:06 -0800413DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300414/*
415 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
416 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
417 */
418static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800419
Sheng Yang2384d2b2008-01-17 15:14:33 +0800420static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
421static DEFINE_SPINLOCK(vmx_vpid_lock);
422
Sean Christopherson3077c192018-12-03 13:53:02 -0800423struct vmcs_config vmcs_config;
424struct vmx_capability vmx_capability;
Sheng Yangd56f5462008-04-25 10:13:16 +0800425
Avi Kivity6aa8b732006-12-10 02:21:36 -0800426#define VMX_SEGMENT_FIELD(seg) \
427 [VCPU_SREG_##seg] = { \
428 .selector = GUEST_##seg##_SELECTOR, \
429 .base = GUEST_##seg##_BASE, \
430 .limit = GUEST_##seg##_LIMIT, \
431 .ar_bytes = GUEST_##seg##_AR_BYTES, \
432 }
433
Mathias Krause772e0312012-08-30 01:30:19 +0200434static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800435 unsigned selector;
436 unsigned base;
437 unsigned limit;
438 unsigned ar_bytes;
439} kvm_vmx_segment_fields[] = {
440 VMX_SEGMENT_FIELD(CS),
441 VMX_SEGMENT_FIELD(DS),
442 VMX_SEGMENT_FIELD(ES),
443 VMX_SEGMENT_FIELD(FS),
444 VMX_SEGMENT_FIELD(GS),
445 VMX_SEGMENT_FIELD(SS),
446 VMX_SEGMENT_FIELD(TR),
447 VMX_SEGMENT_FIELD(LDTR),
448};
449
Sean Christophersonec0241f2020-04-15 13:34:52 -0700450static inline void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
451{
452 vmx->segment_cache.bitmask = 0;
453}
454
Sean Christopherson23420802019-04-19 22:50:57 -0700455static unsigned long host_idt_base;
Avi Kivity26bb0982009-09-07 11:14:12 +0300456
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100457#if IS_ENABLED(CONFIG_HYPERV)
458static bool __read_mostly enlightened_vmcs = true;
459module_param(enlightened_vmcs, bool, 0444);
460
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800461static int hv_enable_direct_tlbflush(struct kvm_vcpu *vcpu)
462{
463 struct hv_enlightened_vmcs *evmcs;
464 struct hv_partition_assist_pg **p_hv_pa_pg =
Vitaly Kuznetsov05f04ae2021-01-26 14:48:09 +0100465 &to_kvm_hv(vcpu->kvm)->hv_pa_pg;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800466 /*
467 * Synthetic VM-Exit is not enabled in current code and so All
468 * evmcs in singe VM shares same assist page.
469 */
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200470 if (!*p_hv_pa_pg)
Sean Christophersoneba04b22021-03-30 19:30:25 -0700471 *p_hv_pa_pg = kzalloc(PAGE_SIZE, GFP_KERNEL_ACCOUNT);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200472
473 if (!*p_hv_pa_pg)
474 return -ENOMEM;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800475
476 evmcs = (struct hv_enlightened_vmcs *)to_vmx(vcpu)->loaded_vmcs->vmcs;
477
478 evmcs->partition_assist_page =
479 __pa(*p_hv_pa_pg);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200480 evmcs->hv_vm_id = (unsigned long)vcpu->kvm;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800481 evmcs->hv_enlightenments_control.nested_flush_hypercall = 1;
482
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800483 return 0;
484}
485
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100486#endif /* IS_ENABLED(CONFIG_HYPERV) */
487
Yunhong Jiang64672c92016-06-13 14:19:59 -0700488/*
489 * Comment's format: document - errata name - stepping - processor name.
490 * Refer from
491 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
492 */
493static u32 vmx_preemption_cpu_tfms[] = {
494/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
4950x000206E6,
496/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
497/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
498/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
4990x00020652,
500/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
5010x00020655,
502/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
503/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
504/*
505 * 320767.pdf - AAP86 - B1 -
506 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
507 */
5080x000106E5,
509/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
5100x000106A0,
511/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
5120x000106A1,
513/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
5140x000106A4,
515 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
516 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
517 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
5180x000106A5,
Wei Huang3d82c562018-12-03 14:13:32 -0600519 /* Xeon E3-1220 V2 */
5200x000306A8,
Yunhong Jiang64672c92016-06-13 14:19:59 -0700521};
522
523static inline bool cpu_has_broken_vmx_preemption_timer(void)
524{
525 u32 eax = cpuid_eax(0x00000001), i;
526
527 /* Clear the reserved bits */
528 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +0000529 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -0700530 if (eax == vmx_preemption_cpu_tfms[i])
531 return true;
532
533 return false;
534}
535
Paolo Bonzini35754c92015-07-29 12:05:37 +0200536static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800537{
Paolo Bonzini35754c92015-07-29 12:05:37 +0200538 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800539}
540
Sheng Yang04547152009-04-01 15:52:31 +0800541static inline bool report_flexpriority(void)
542{
543 return flexpriority_enabled;
544}
545
Alexander Graf3eb90012020-09-25 16:34:20 +0200546static int possible_passthrough_msr_slot(u32 msr)
547{
548 u32 i;
549
550 for (i = 0; i < ARRAY_SIZE(vmx_possible_passthrough_msrs); i++)
551 if (vmx_possible_passthrough_msrs[i] == msr)
552 return i;
553
554 return -ENOENT;
555}
556
557static bool is_valid_passthrough_msr(u32 msr)
558{
559 bool r;
560
561 switch (msr) {
562 case 0x800 ... 0x8ff:
563 /* x2APIC MSRs. These are handled in vmx_update_msr_bitmap_x2apic() */
564 return true;
565 case MSR_IA32_RTIT_STATUS:
566 case MSR_IA32_RTIT_OUTPUT_BASE:
567 case MSR_IA32_RTIT_OUTPUT_MASK:
568 case MSR_IA32_RTIT_CR3_MATCH:
569 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
570 /* PT MSRs. These are handled in pt_update_intercept_for_msr() */
Like Xu1b5ac3222021-02-01 13:10:34 +0800571 case MSR_LBR_SELECT:
572 case MSR_LBR_TOS:
573 case MSR_LBR_INFO_0 ... MSR_LBR_INFO_0 + 31:
574 case MSR_LBR_NHM_FROM ... MSR_LBR_NHM_FROM + 31:
575 case MSR_LBR_NHM_TO ... MSR_LBR_NHM_TO + 31:
576 case MSR_LBR_CORE_FROM ... MSR_LBR_CORE_FROM + 8:
577 case MSR_LBR_CORE_TO ... MSR_LBR_CORE_TO + 8:
578 /* LBR MSRs. These are handled in vmx_update_intercept_for_lbr_msrs() */
Alexander Graf3eb90012020-09-25 16:34:20 +0200579 return true;
580 }
581
582 r = possible_passthrough_msr_slot(msr) != -ENOENT;
583
584 WARN(!r, "Invalid MSR %x, please adapt vmx_possible_passthrough_msrs[]", msr);
585
586 return r;
587}
588
Sean Christophersond85a8032020-09-23 11:04:06 -0700589struct vmx_uret_msr *vmx_find_uret_msr(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300590{
591 int i;
592
Sean Christopherson8ea8b8d2021-05-04 10:17:29 -0700593 i = kvm_find_user_return_msr(msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300594 if (i >= 0)
Sean Christophersoneb3db1b2020-09-23 11:03:58 -0700595 return &vmx->guest_uret_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000596 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800597}
598
Sean Christopherson7bf662b2020-09-23 11:04:07 -0700599static int vmx_set_guest_uret_msr(struct vcpu_vmx *vmx,
600 struct vmx_uret_msr *msr, u64 data)
Paolo Bonzinib07a5c52019-11-18 12:23:01 -0500601{
Sean Christophersonee9d22e2021-05-04 10:17:28 -0700602 unsigned int slot = msr - vmx->guest_uret_msrs;
Paolo Bonzinib07a5c52019-11-18 12:23:01 -0500603 int ret = 0;
604
605 u64 old_msr_data = msr->data;
606 msr->data = data;
Sean Christophersonee9d22e2021-05-04 10:17:28 -0700607 if (msr->load_into_hardware) {
Paolo Bonzinib07a5c52019-11-18 12:23:01 -0500608 preempt_disable();
Sean Christophersonee9d22e2021-05-04 10:17:28 -0700609 ret = kvm_set_user_return_msr(slot, msr->data, msr->mask);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -0500610 preempt_enable();
611 if (ret)
612 msr->data = old_msr_data;
613 }
614 return ret;
615}
616
Dave Young2965faa2015-09-09 15:38:55 -0700617#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800618static void crash_vmclear_local_loaded_vmcss(void)
619{
620 int cpu = raw_smp_processor_id();
621 struct loaded_vmcs *v;
622
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800623 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
624 loaded_vmcss_on_cpu_link)
625 vmcs_clear(v->vmcs);
626}
Dave Young2965faa2015-09-09 15:38:55 -0700627#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800628
Nadav Har'Eld462b812011-05-24 15:26:10 +0300629static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800630{
Nadav Har'Eld462b812011-05-24 15:26:10 +0300631 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -0800632 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -0800633
Nadav Har'Eld462b812011-05-24 15:26:10 +0300634 if (loaded_vmcs->cpu != cpu)
635 return; /* vcpu migration can race with cpu offline */
636 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800637 per_cpu(current_vmcs, cpu) = NULL;
Sean Christopherson31603d42020-03-21 12:37:49 -0700638
639 vmcs_clear(loaded_vmcs->vmcs);
640 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
641 vmcs_clear(loaded_vmcs->shadow_vmcs);
642
Nadav Har'Eld462b812011-05-24 15:26:10 +0300643 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800644
645 /*
Sean Christopherson31603d42020-03-21 12:37:49 -0700646 * Ensure all writes to loaded_vmcs, including deleting it from its
647 * current percpu list, complete before setting loaded_vmcs->vcpu to
648 * -1, otherwise a different cpu can see vcpu == -1 first and add
649 * loaded_vmcs to its percpu list before it's deleted from this cpu's
650 * list. Pairs with the smp_rmb() in vmx_vcpu_load_vmcs().
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800651 */
652 smp_wmb();
653
Sean Christopherson31603d42020-03-21 12:37:49 -0700654 loaded_vmcs->cpu = -1;
655 loaded_vmcs->launched = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800656}
657
Sean Christopherson89b0c9f2018-12-03 13:53:07 -0800658void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800659{
Xiao Guangronge6c7d322012-11-28 20:53:15 +0800660 int cpu = loaded_vmcs->cpu;
661
662 if (cpu != -1)
663 smp_call_function_single(cpu,
664 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800665}
666
Avi Kivity2fb92db2011-04-27 19:42:18 +0300667static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
668 unsigned field)
669{
670 bool ret;
671 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
672
Sean Christophersoncb3c1e22019-09-27 14:45:22 -0700673 if (!kvm_register_is_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS)) {
674 kvm_register_mark_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS);
Avi Kivity2fb92db2011-04-27 19:42:18 +0300675 vmx->segment_cache.bitmask = 0;
676 }
677 ret = vmx->segment_cache.bitmask & mask;
678 vmx->segment_cache.bitmask |= mask;
679 return ret;
680}
681
682static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
683{
684 u16 *p = &vmx->segment_cache.seg[seg].selector;
685
686 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
687 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
688 return *p;
689}
690
691static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
692{
693 ulong *p = &vmx->segment_cache.seg[seg].base;
694
695 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
696 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
697 return *p;
698}
699
700static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
701{
702 u32 *p = &vmx->segment_cache.seg[seg].limit;
703
704 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
705 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
706 return *p;
707}
708
709static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
710{
711 u32 *p = &vmx->segment_cache.seg[seg].ar;
712
713 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
714 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
715 return *p;
716}
717
Jason Baronb6a7cc32021-01-14 22:27:54 -0500718void vmx_update_exception_bitmap(struct kvm_vcpu *vcpu)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300719{
720 u32 eb;
721
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100722 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -0800723 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Liran Alon9e869482018-03-12 13:12:51 +0200724 /*
725 * Guest access to VMware backdoor ports could legitimately
726 * trigger #GP because of TSS I/O permission bitmap.
727 * We intercept those #GP and allow access to them anyway
728 * as VMware does.
729 */
730 if (enable_vmware_backdoor)
731 eb |= (1u << GP_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100732 if ((vcpu->guest_debug &
733 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
734 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
735 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300736 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300737 eb = ~0;
Paolo Bonzinia0c13432020-07-10 17:48:08 +0200738 if (!vmx_need_pf_intercept(vcpu))
Miaohe Lin49f933d2020-02-27 11:20:54 +0800739 eb &= ~(1u << PF_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +0300740
741 /* When we are running a nested L2 guest and L1 specified for it a
742 * certain exception bitmap, we must trap the same exceptions and pass
743 * them to L1. When running L2, we will only handle the exceptions
744 * specified above if L1 did not want them.
745 */
746 if (is_guest_mode(vcpu))
747 eb |= get_vmcs12(vcpu)->exception_bitmap;
Paolo Bonzinib502e6e2020-09-29 08:31:32 -0400748 else {
Jim Mattson5140bc72021-06-18 16:59:41 -0700749 int mask = 0, match = 0;
750
751 if (enable_ept && (eb & (1u << PF_VECTOR))) {
752 /*
753 * If EPT is enabled, #PF is currently only intercepted
754 * if MAXPHYADDR is smaller on the guest than on the
755 * host. In that case we only care about present,
756 * non-reserved faults. For vmcs02, however, PFEC_MASK
757 * and PFEC_MATCH are set in prepare_vmcs02_rare.
758 */
759 mask = PFERR_PRESENT_MASK | PFERR_RSVD_MASK;
760 match = PFERR_PRESENT_MASK;
761 }
Paolo Bonzinib502e6e2020-09-29 08:31:32 -0400762 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, mask);
Jim Mattson5140bc72021-06-18 16:59:41 -0700763 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, match);
Paolo Bonzinib502e6e2020-09-29 08:31:32 -0400764 }
Nadav Har'El36cf24e2011-05-25 23:15:08 +0300765
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300766 vmcs_write32(EXCEPTION_BITMAP, eb);
767}
768
Ashok Raj15d45072018-02-01 22:59:43 +0100769/*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100770 * Check if MSR is intercepted for currently loaded MSR bitmap.
771 */
Sean Christopherson7dfbc622021-11-09 01:30:44 +0000772static bool msr_write_intercepted(struct vcpu_vmx *vmx, u32 msr)
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100773{
Sean Christopherson7dfbc622021-11-09 01:30:44 +0000774 if (!(exec_controls_get(vmx) & CPU_BASED_USE_MSR_BITMAPS))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100775 return true;
776
Sean Christopherson67f4b992021-11-09 01:30:45 +0000777 return vmx_test_msr_bitmap_write(vmx->loaded_vmcs->msr_bitmap,
778 MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100779}
780
Gleb Natapov2961e8762013-11-25 15:37:13 +0200781static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
782 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200783{
Gleb Natapov2961e8762013-11-25 15:37:13 +0200784 vm_entry_controls_clearbit(vmx, entry);
785 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200786}
787
Sean Christophersona128a932020-09-23 11:03:57 -0700788int vmx_find_loadstore_msr_slot(struct vmx_msrs *m, u32 msr)
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400789{
790 unsigned int i;
791
792 for (i = 0; i < m->nr; ++i) {
793 if (m->val[i].index == msr)
794 return i;
795 }
796 return -ENOENT;
797}
798
Avi Kivity61d2ef22010-04-28 16:40:38 +0300799static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
800{
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400801 int i;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300802 struct msr_autoload *m = &vmx->msr_autoload;
803
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200804 switch (msr) {
805 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800806 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200807 clear_atomic_switch_msr_special(vmx,
808 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200809 VM_EXIT_LOAD_IA32_EFER);
810 return;
811 }
812 break;
813 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800814 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200815 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200816 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
817 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
818 return;
819 }
820 break;
Avi Kivity110312c2010-12-21 12:54:20 +0200821 }
Sean Christophersona128a932020-09-23 11:03:57 -0700822 i = vmx_find_loadstore_msr_slot(&m->guest, msr);
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400823 if (i < 0)
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400824 goto skip_guest;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400825 --m->guest.nr;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400826 m->guest.val[i] = m->guest.val[m->guest.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400827 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Avi Kivity110312c2010-12-21 12:54:20 +0200828
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400829skip_guest:
Sean Christophersona128a932020-09-23 11:03:57 -0700830 i = vmx_find_loadstore_msr_slot(&m->host, msr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400831 if (i < 0)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300832 return;
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400833
834 --m->host.nr;
835 m->host.val[i] = m->host.val[m->host.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400836 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300837}
838
Gleb Natapov2961e8762013-11-25 15:37:13 +0200839static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
840 unsigned long entry, unsigned long exit,
841 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
842 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200843{
844 vmcs_write64(guest_val_vmcs, guest_val);
Sean Christopherson5a5e8a12018-09-26 09:23:56 -0700845 if (host_val_vmcs != HOST_IA32_EFER)
846 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +0200847 vm_entry_controls_setbit(vmx, entry);
848 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200849}
850
Avi Kivity61d2ef22010-04-28 16:40:38 +0300851static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400852 u64 guest_val, u64 host_val, bool entry_only)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300853{
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400854 int i, j = 0;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300855 struct msr_autoload *m = &vmx->msr_autoload;
856
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200857 switch (msr) {
858 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800859 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200860 add_atomic_switch_msr_special(vmx,
861 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200862 VM_EXIT_LOAD_IA32_EFER,
863 GUEST_IA32_EFER,
864 HOST_IA32_EFER,
865 guest_val, host_val);
866 return;
867 }
868 break;
869 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800870 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200871 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200872 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
873 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
874 GUEST_IA32_PERF_GLOBAL_CTRL,
875 HOST_IA32_PERF_GLOBAL_CTRL,
876 guest_val, host_val);
877 return;
878 }
879 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +0100880 case MSR_IA32_PEBS_ENABLE:
881 /* PEBS needs a quiescent period after being disabled (to write
882 * a record). Disabling PEBS through VMX MSR swapping doesn't
883 * provide that period, so a CPU could write host's record into
884 * guest's memory.
885 */
886 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +0200887 }
888
Sean Christophersona128a932020-09-23 11:03:57 -0700889 i = vmx_find_loadstore_msr_slot(&m->guest, msr);
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400890 if (!entry_only)
Sean Christophersona128a932020-09-23 11:03:57 -0700891 j = vmx_find_loadstore_msr_slot(&m->host, msr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300892
Sean Christophersonce833b22020-09-23 11:03:56 -0700893 if ((i < 0 && m->guest.nr == MAX_NR_LOADSTORE_MSRS) ||
894 (j < 0 && m->host.nr == MAX_NR_LOADSTORE_MSRS)) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +0200895 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +0200896 "Can't add msr %x\n", msr);
897 return;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300898 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400899 if (i < 0) {
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400900 i = m->guest.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400901 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400902 }
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400903 m->guest.val[i].index = msr;
904 m->guest.val[i].value = guest_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300905
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400906 if (entry_only)
907 return;
908
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400909 if (j < 0) {
910 j = m->host.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400911 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300912 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400913 m->host.val[j].index = msr;
914 m->host.val[j].value = host_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300915}
916
Sean Christopherson86e3e492020-09-23 11:04:04 -0700917static bool update_transition_efer(struct vcpu_vmx *vmx)
Eddie Dong2cc51562007-05-21 07:28:09 +0300918{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100919 u64 guest_efer = vmx->vcpu.arch.efer;
920 u64 ignore_bits = 0;
Sean Christopherson86e3e492020-09-23 11:04:04 -0700921 int i;
Eddie Dong2cc51562007-05-21 07:28:09 +0300922
Paolo Bonzini9167ab72019-10-27 16:23:23 +0100923 /* Shadow paging assumes NX to be available. */
924 if (!enable_ept)
925 guest_efer |= EFER_NX;
Roel Kluin3a34a882009-08-04 02:08:45 -0700926
Avi Kivity51c6cf62007-08-29 03:48:05 +0300927 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100928 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +0300929 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100930 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +0300931#ifdef CONFIG_X86_64
932 ignore_bits |= EFER_LMA | EFER_LME;
933 /* SCE is meaningful only in long mode on Intel */
934 if (guest_efer & EFER_LMA)
935 ignore_bits &= ~(u64)EFER_SCE;
936#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +0300937
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800938 /*
939 * On EPT, we can't emulate NX, so we must switch EFER atomically.
940 * On CPUs that support "load IA32_EFER", always switch EFER
941 * atomically, since it's faster than switching it manually.
942 */
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800943 if (cpu_has_load_ia32_efer() ||
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800944 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +0300945 if (!(guest_efer & EFER_LMA))
946 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -0800947 if (guest_efer != host_efer)
948 add_atomic_switch_msr(vmx, MSR_EFER,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400949 guest_efer, host_efer, false);
Sean Christopherson02343cf2018-09-26 09:23:43 -0700950 else
951 clear_atomic_switch_msr(vmx, MSR_EFER);
Avi Kivity84ad33e2010-04-28 16:42:29 +0300952 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100953 }
Sean Christopherson86e3e492020-09-23 11:04:04 -0700954
Sean Christopherson8ea8b8d2021-05-04 10:17:29 -0700955 i = kvm_find_user_return_msr(MSR_EFER);
Sean Christopherson86e3e492020-09-23 11:04:04 -0700956 if (i < 0)
957 return false;
958
959 clear_atomic_switch_msr(vmx, MSR_EFER);
960
961 guest_efer &= ~ignore_bits;
962 guest_efer |= host_efer & ignore_bits;
963
964 vmx->guest_uret_msrs[i].data = guest_efer;
965 vmx->guest_uret_msrs[i].mask = ~ignore_bits;
966
967 return true;
Avi Kivity51c6cf62007-08-29 03:48:05 +0300968}
969
Andy Lutomirskie28baea2017-02-20 08:56:11 -0800970#ifdef CONFIG_X86_32
971/*
972 * On 32-bit kernels, VM exits still load the FS and GS bases from the
973 * VMCS rather than the segment table. KVM uses this helper to figure
974 * out the current bases to poke them into the VMCS before entry.
975 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200976static unsigned long segment_base(u16 selector)
977{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800978 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200979 unsigned long v;
980
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800981 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200982 return 0;
983
Thomas Garnier45fc8752017-03-14 10:05:08 -0700984 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200985
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800986 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200987 u16 ldt_selector = kvm_read_ldt();
988
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800989 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200990 return 0;
991
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800992 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200993 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800994 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200995 return v;
996}
Andy Lutomirskie28baea2017-02-20 08:56:11 -0800997#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200998
Sean Christophersone348ac72019-12-10 15:24:33 -0800999static inline bool pt_can_write_msr(struct vcpu_vmx *vmx)
1000{
Sean Christopherson2ef76192020-03-02 15:56:22 -08001001 return vmx_pt_mode_is_host_guest() &&
Sean Christophersone348ac72019-12-10 15:24:33 -08001002 !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
1003}
1004
Sean Christopherson1cc6cbc2020-09-24 12:42:48 -07001005static inline bool pt_output_base_valid(struct kvm_vcpu *vcpu, u64 base)
1006{
1007 /* The base must be 128-byte aligned and a legal physical address. */
Sean Christopherson636e8b72021-02-03 16:01:10 -08001008 return kvm_vcpu_is_legal_aligned_gpa(vcpu, base, 128);
Sean Christopherson1cc6cbc2020-09-24 12:42:48 -07001009}
1010
Chao Peng2ef444f2018-10-24 16:05:12 +08001011static inline void pt_load_msr(struct pt_ctx *ctx, u32 addr_range)
1012{
1013 u32 i;
1014
1015 wrmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1016 wrmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1017 wrmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1018 wrmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1019 for (i = 0; i < addr_range; i++) {
1020 wrmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1021 wrmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1022 }
1023}
1024
1025static inline void pt_save_msr(struct pt_ctx *ctx, u32 addr_range)
1026{
1027 u32 i;
1028
1029 rdmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1030 rdmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1031 rdmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1032 rdmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1033 for (i = 0; i < addr_range; i++) {
1034 rdmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1035 rdmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1036 }
1037}
1038
1039static void pt_guest_enter(struct vcpu_vmx *vmx)
1040{
Sean Christopherson2ef76192020-03-02 15:56:22 -08001041 if (vmx_pt_mode_is_system())
Chao Peng2ef444f2018-10-24 16:05:12 +08001042 return;
1043
Chao Peng2ef444f2018-10-24 16:05:12 +08001044 /*
Chao Pengb08c2892018-10-24 16:05:15 +08001045 * GUEST_IA32_RTIT_CTL is already set in the VMCS.
1046 * Save host state before VM entry.
Chao Peng2ef444f2018-10-24 16:05:12 +08001047 */
Chao Pengb08c2892018-10-24 16:05:15 +08001048 rdmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
Chao Peng2ef444f2018-10-24 16:05:12 +08001049 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1050 wrmsrl(MSR_IA32_RTIT_CTL, 0);
Xiaoyao Lif4d3a902021-08-27 15:02:45 +08001051 pt_save_msr(&vmx->pt_desc.host, vmx->pt_desc.num_address_ranges);
1052 pt_load_msr(&vmx->pt_desc.guest, vmx->pt_desc.num_address_ranges);
Chao Peng2ef444f2018-10-24 16:05:12 +08001053 }
1054}
1055
1056static void pt_guest_exit(struct vcpu_vmx *vmx)
1057{
Sean Christopherson2ef76192020-03-02 15:56:22 -08001058 if (vmx_pt_mode_is_system())
Chao Peng2ef444f2018-10-24 16:05:12 +08001059 return;
1060
1061 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
Xiaoyao Lif4d3a902021-08-27 15:02:45 +08001062 pt_save_msr(&vmx->pt_desc.guest, vmx->pt_desc.num_address_ranges);
1063 pt_load_msr(&vmx->pt_desc.host, vmx->pt_desc.num_address_ranges);
Chao Peng2ef444f2018-10-24 16:05:12 +08001064 }
1065
Xiaoyao Li2e6e0d62021-08-27 15:02:43 +08001066 /*
1067 * KVM requires VM_EXIT_CLEAR_IA32_RTIT_CTL to expose PT to the guest,
1068 * i.e. RTIT_CTL is always cleared on VM-Exit. Restore it if necessary.
1069 */
1070 if (vmx->pt_desc.host.ctl)
1071 wrmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
Chao Peng2ef444f2018-10-24 16:05:12 +08001072}
1073
Sean Christopherson13b964a2019-05-07 09:06:31 -07001074void vmx_set_host_fs_gs(struct vmcs_host_state *host, u16 fs_sel, u16 gs_sel,
1075 unsigned long fs_base, unsigned long gs_base)
1076{
1077 if (unlikely(fs_sel != host->fs_sel)) {
1078 if (!(fs_sel & 7))
1079 vmcs_write16(HOST_FS_SELECTOR, fs_sel);
1080 else
1081 vmcs_write16(HOST_FS_SELECTOR, 0);
1082 host->fs_sel = fs_sel;
1083 }
1084 if (unlikely(gs_sel != host->gs_sel)) {
1085 if (!(gs_sel & 7))
1086 vmcs_write16(HOST_GS_SELECTOR, gs_sel);
1087 else
1088 vmcs_write16(HOST_GS_SELECTOR, 0);
1089 host->gs_sel = gs_sel;
1090 }
1091 if (unlikely(fs_base != host->fs_base)) {
1092 vmcs_writel(HOST_FS_BASE, fs_base);
1093 host->fs_base = fs_base;
1094 }
1095 if (unlikely(gs_base != host->gs_base)) {
1096 vmcs_writel(HOST_GS_BASE, gs_base);
1097 host->gs_base = gs_base;
1098 }
1099}
1100
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001101void vmx_prepare_switch_to_guest(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001102{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001103 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersond7ee0392018-07-23 12:32:47 -07001104 struct vmcs_host_state *host_state;
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001105#ifdef CONFIG_X86_64
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01001106 int cpu = raw_smp_processor_id();
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001107#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001108 unsigned long fs_base, gs_base;
1109 u16 fs_sel, gs_sel;
Avi Kivity26bb0982009-09-07 11:14:12 +03001110 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001111
Sean Christophersond264ee02018-08-27 15:21:12 -07001112 vmx->req_immediate_exit = false;
1113
Liran Alonf48b4712018-11-20 18:03:25 +02001114 /*
1115 * Note that guest MSRs to be saved/restored can also be changed
1116 * when guest state is loaded. This happens when guest transitions
1117 * to/from long-mode by setting MSR_EFER.LMA.
1118 */
Sean Christopherson658ece82020-09-23 11:04:01 -07001119 if (!vmx->guest_uret_msrs_loaded) {
1120 vmx->guest_uret_msrs_loaded = true;
Sean Christophersone5fda4b2021-05-04 10:17:32 -07001121 for (i = 0; i < kvm_nr_uret_msrs; ++i) {
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001122 if (!vmx->guest_uret_msrs[i].load_into_hardware)
1123 continue;
1124
1125 kvm_set_user_return_msr(i,
Sean Christophersoneb3db1b2020-09-23 11:03:58 -07001126 vmx->guest_uret_msrs[i].data,
1127 vmx->guest_uret_msrs[i].mask);
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001128 }
Liran Alonf48b4712018-11-20 18:03:25 +02001129 }
wanpeng lic9dfd3f2020-02-17 18:37:43 +08001130
1131 if (vmx->nested.need_vmcs12_to_shadow_sync)
1132 nested_sync_vmcs12_to_shadow(vcpu);
1133
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001134 if (vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001135 return;
1136
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001137 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001138
Avi Kivity33ed6322007-05-02 16:54:03 +03001139 /*
1140 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1141 * allow segment selectors with cpl > 0 or ti == 1.
1142 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07001143 host_state->ldt_sel = kvm_read_ldt();
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01001144
1145#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001146 savesegment(ds, host_state->ds_sel);
1147 savesegment(es, host_state->es_sel);
Sean Christophersone368b872018-07-23 12:32:41 -07001148
1149 gs_base = cpu_kernelmode_gs_base(cpu);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001150 if (likely(is_64bit_mm(current->mm))) {
Thomas Gleixner67580342020-05-28 16:13:52 -04001151 current_save_fsgs();
Sean Christophersone368b872018-07-23 12:32:41 -07001152 fs_sel = current->thread.fsindex;
1153 gs_sel = current->thread.gsindex;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001154 fs_base = current->thread.fsbase;
Sean Christophersone368b872018-07-23 12:32:41 -07001155 vmx->msr_host_kernel_gs_base = current->thread.gsbase;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001156 } else {
Sean Christophersone368b872018-07-23 12:32:41 -07001157 savesegment(fs, fs_sel);
1158 savesegment(gs, gs_sel);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001159 fs_base = read_msr(MSR_FS_BASE);
Sean Christophersone368b872018-07-23 12:32:41 -07001160 vmx->msr_host_kernel_gs_base = read_msr(MSR_KERNEL_GS_BASE);
Avi Kivity33ed6322007-05-02 16:54:03 +03001161 }
1162
Paolo Bonzini4679b612018-09-24 17:23:01 +02001163 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity33ed6322007-05-02 16:54:03 +03001164#else
Sean Christophersone368b872018-07-23 12:32:41 -07001165 savesegment(fs, fs_sel);
1166 savesegment(gs, gs_sel);
1167 fs_base = segment_base(fs_sel);
1168 gs_base = segment_base(gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001169#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001170
Sean Christopherson13b964a2019-05-07 09:06:31 -07001171 vmx_set_host_fs_gs(host_state, fs_sel, gs_sel, fs_base, gs_base);
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001172 vmx->guest_state_loaded = true;
Avi Kivity33ed6322007-05-02 16:54:03 +03001173}
1174
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001175static void vmx_prepare_switch_to_host(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001176{
Sean Christophersond7ee0392018-07-23 12:32:47 -07001177 struct vmcs_host_state *host_state;
1178
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001179 if (!vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001180 return;
1181
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001182 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001183
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001184 ++vmx->vcpu.stat.host_state_reload;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001185
Avi Kivityc8770e72010-11-11 12:37:26 +02001186#ifdef CONFIG_X86_64
Paolo Bonzini4679b612018-09-24 17:23:01 +02001187 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivityc8770e72010-11-11 12:37:26 +02001188#endif
Sean Christophersond7ee0392018-07-23 12:32:47 -07001189 if (host_state->ldt_sel || (host_state->gs_sel & 7)) {
1190 kvm_load_ldt(host_state->ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001191#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001192 load_gs_index(host_state->gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001193#else
Sean Christophersond7ee0392018-07-23 12:32:47 -07001194 loadsegment(gs, host_state->gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001195#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001196 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07001197 if (host_state->fs_sel & 7)
1198 loadsegment(fs, host_state->fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001199#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001200 if (unlikely(host_state->ds_sel | host_state->es_sel)) {
1201 loadsegment(ds, host_state->ds_sel);
1202 loadsegment(es, host_state->es_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001203 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001204#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001205 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001206#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001207 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001208#endif
Thomas Garnier45fc8752017-03-14 10:05:08 -07001209 load_fixmap_gdt(raw_smp_processor_id());
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001210 vmx->guest_state_loaded = false;
Sean Christopherson658ece82020-09-23 11:04:01 -07001211 vmx->guest_uret_msrs_loaded = false;
Avi Kivity33ed6322007-05-02 16:54:03 +03001212}
1213
Sean Christopherson678e3152018-07-23 12:32:43 -07001214#ifdef CONFIG_X86_64
1215static u64 vmx_read_guest_kernel_gs_base(struct vcpu_vmx *vmx)
Avi Kivitya9b21b62008-06-24 11:48:49 +03001216{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001217 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001218 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001219 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1220 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001221 return vmx->msr_guest_kernel_gs_base;
Avi Kivitya9b21b62008-06-24 11:48:49 +03001222}
1223
Sean Christopherson678e3152018-07-23 12:32:43 -07001224static void vmx_write_guest_kernel_gs_base(struct vcpu_vmx *vmx, u64 data)
1225{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001226 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001227 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001228 wrmsrl(MSR_KERNEL_GS_BASE, data);
1229 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001230 vmx->msr_guest_kernel_gs_base = data;
1231}
1232#endif
1233
Sean Christopherson5c911be2020-05-01 09:31:17 -07001234void vmx_vcpu_load_vmcs(struct kvm_vcpu *vcpu, int cpu,
1235 struct loaded_vmcs *buddy)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001236{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001237 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001238 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Sean Christopherson5c911be2020-05-01 09:31:17 -07001239 struct vmcs *prev;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001240
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001241 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01001242 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001243 local_irq_disable();
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001244
1245 /*
Sean Christopherson31603d42020-03-21 12:37:49 -07001246 * Ensure loaded_vmcs->cpu is read before adding loaded_vmcs to
1247 * this cpu's percpu list, otherwise it may not yet be deleted
1248 * from its previous cpu's percpu list. Pairs with the
1249 * smb_wmb() in __loaded_vmcs_clear().
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001250 */
1251 smp_rmb();
1252
Nadav Har'Eld462b812011-05-24 15:26:10 +03001253 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1254 &per_cpu(loaded_vmcss_on_cpu, cpu));
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001255 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001256 }
1257
Sean Christopherson5c911be2020-05-01 09:31:17 -07001258 prev = per_cpu(current_vmcs, cpu);
1259 if (prev != vmx->loaded_vmcs->vmcs) {
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001260 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1261 vmcs_load(vmx->loaded_vmcs->vmcs);
Sean Christopherson5c911be2020-05-01 09:31:17 -07001262
1263 /*
1264 * No indirect branch prediction barrier needed when switching
1265 * the active VMCS within a guest, e.g. on nested VM-Enter.
1266 * The L1 VMM can protect itself with retpolines, IBPB or IBRS.
1267 */
1268 if (!buddy || WARN_ON_ONCE(buddy->vmcs != prev))
1269 indirect_branch_prediction_barrier();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001270 }
1271
1272 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001273 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001274 unsigned long sysenter_esp;
1275
Sean Christophersoneeeb4f62020-03-20 14:28:20 -07001276 /*
1277 * Flush all EPTP/VPID contexts, the new pCPU may have stale
1278 * TLB entries from its previous association with the vCPU.
1279 */
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001280 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001281
Avi Kivity6aa8b732006-12-10 02:21:36 -08001282 /*
1283 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001284 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08001285 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001286 vmcs_writel(HOST_TR_BASE,
Andy Lutomirski72f5e082017-12-04 15:07:20 +01001287 (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001288 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001289
1290 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1291 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08001292
Nadav Har'Eld462b812011-05-24 15:26:10 +03001293 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001294 }
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001295}
1296
1297/*
1298 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1299 * vcpu mutex is already taken.
1300 */
Sean Christopherson1af1bb02020-05-06 16:58:50 -07001301static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001302{
1303 struct vcpu_vmx *vmx = to_vmx(vcpu);
1304
Sean Christopherson5c911be2020-05-01 09:31:17 -07001305 vmx_vcpu_load_vmcs(vcpu, cpu, NULL);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001306
Feng Wu28b835d2015-09-18 22:29:54 +08001307 vmx_vcpu_pi_load(vcpu, cpu);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001308
Wanpeng Li74c55932017-11-29 01:31:20 -08001309 vmx->host_debugctlmsr = get_debugctlmsr();
Feng Wu28b835d2015-09-18 22:29:54 +08001310}
1311
Sean Christopherson13b964a2019-05-07 09:06:31 -07001312static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001313{
Feng Wu28b835d2015-09-18 22:29:54 +08001314 vmx_vcpu_pi_put(vcpu);
1315
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001316 vmx_prepare_switch_to_host(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001317}
1318
Maxim Levitskydbab6102021-09-13 17:09:54 +03001319bool vmx_emulation_required(struct kvm_vcpu *vcpu)
Wanpeng Lif244dee2017-07-20 01:11:54 -07001320{
Sean Christopherson2ba44932020-09-23 11:44:48 -07001321 return emulate_invalid_guest_state && !vmx_guest_state_valid(vcpu);
Wanpeng Lif244dee2017-07-20 01:11:54 -07001322}
1323
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001324unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001325{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001326 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity78ac8b42010-04-08 18:19:35 +03001327 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001328
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001329 if (!kvm_register_is_available(vcpu, VCPU_EXREG_RFLAGS)) {
1330 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Avi Kivity6de12732011-03-07 12:51:22 +02001331 rflags = vmcs_readl(GUEST_RFLAGS);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001332 if (vmx->rmode.vm86_active) {
Avi Kivity6de12732011-03-07 12:51:22 +02001333 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
Sean Christophersone7bddc52019-09-27 14:45:18 -07001334 save_rflags = vmx->rmode.save_rflags;
Avi Kivity6de12732011-03-07 12:51:22 +02001335 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1336 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001337 vmx->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001338 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001339 return vmx->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001340}
1341
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001342void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001343{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001344 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001345 unsigned long old_rflags;
Wanpeng Lif244dee2017-07-20 01:11:54 -07001346
Krish Sadhukhanbddd82d2020-09-21 08:10:25 +00001347 if (is_unrestricted_guest(vcpu)) {
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001348 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001349 vmx->rflags = rflags;
1350 vmcs_writel(GUEST_RFLAGS, rflags);
1351 return;
1352 }
1353
1354 old_rflags = vmx_get_rflags(vcpu);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001355 vmx->rflags = rflags;
1356 if (vmx->rmode.vm86_active) {
1357 vmx->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001358 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001359 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001360 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07001361
Sean Christophersone7bddc52019-09-27 14:45:18 -07001362 if ((old_rflags ^ vmx->rflags) & X86_EFLAGS_VM)
Maxim Levitskydbab6102021-09-13 17:09:54 +03001363 vmx->emulation_required = vmx_emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001364}
1365
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001366u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001367{
1368 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1369 int ret = 0;
1370
1371 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001372 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001373 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001374 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001375
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02001376 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001377}
1378
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001379void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001380{
1381 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1382 u32 interruptibility = interruptibility_old;
1383
1384 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1385
Jan Kiszka48005f62010-02-19 19:38:07 +01001386 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001387 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001388 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001389 interruptibility |= GUEST_INTR_STATE_STI;
1390
1391 if ((interruptibility != interruptibility_old))
1392 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1393}
1394
Chao Pengbf8c55d2018-10-24 16:05:14 +08001395static int vmx_rtit_ctl_check(struct kvm_vcpu *vcpu, u64 data)
1396{
1397 struct vcpu_vmx *vmx = to_vmx(vcpu);
1398 unsigned long value;
1399
1400 /*
1401 * Any MSR write that attempts to change bits marked reserved will
1402 * case a #GP fault.
1403 */
1404 if (data & vmx->pt_desc.ctl_bitmask)
1405 return 1;
1406
1407 /*
1408 * Any attempt to modify IA32_RTIT_CTL while TraceEn is set will
1409 * result in a #GP unless the same write also clears TraceEn.
1410 */
1411 if ((vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) &&
1412 ((vmx->pt_desc.guest.ctl ^ data) & ~RTIT_CTL_TRACEEN))
1413 return 1;
1414
1415 /*
1416 * WRMSR to IA32_RTIT_CTL that sets TraceEn but clears this bit
1417 * and FabricEn would cause #GP, if
1418 * CPUID.(EAX=14H, ECX=0):ECX.SNGLRGNOUT[bit 2] = 0
1419 */
1420 if ((data & RTIT_CTL_TRACEEN) && !(data & RTIT_CTL_TOPA) &&
1421 !(data & RTIT_CTL_FABRIC_EN) &&
1422 !intel_pt_validate_cap(vmx->pt_desc.caps,
1423 PT_CAP_single_range_output))
1424 return 1;
1425
1426 /*
1427 * MTCFreq, CycThresh and PSBFreq encodings check, any MSR write that
Ingo Molnard9f6e122021-03-18 15:28:01 +01001428 * utilize encodings marked reserved will cause a #GP fault.
Chao Pengbf8c55d2018-10-24 16:05:14 +08001429 */
1430 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc_periods);
1431 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc) &&
1432 !test_bit((data & RTIT_CTL_MTC_RANGE) >>
1433 RTIT_CTL_MTC_RANGE_OFFSET, &value))
1434 return 1;
1435 value = intel_pt_validate_cap(vmx->pt_desc.caps,
1436 PT_CAP_cycle_thresholds);
1437 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1438 !test_bit((data & RTIT_CTL_CYC_THRESH) >>
1439 RTIT_CTL_CYC_THRESH_OFFSET, &value))
1440 return 1;
1441 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_periods);
1442 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1443 !test_bit((data & RTIT_CTL_PSB_FREQ) >>
1444 RTIT_CTL_PSB_FREQ_OFFSET, &value))
1445 return 1;
1446
1447 /*
1448 * If ADDRx_CFG is reserved or the encodings is >2 will
1449 * cause a #GP fault.
1450 */
1451 value = (data & RTIT_CTL_ADDR0) >> RTIT_CTL_ADDR0_OFFSET;
Xiaoyao Lif4d3a902021-08-27 15:02:45 +08001452 if ((value && (vmx->pt_desc.num_address_ranges < 1)) || (value > 2))
Chao Pengbf8c55d2018-10-24 16:05:14 +08001453 return 1;
1454 value = (data & RTIT_CTL_ADDR1) >> RTIT_CTL_ADDR1_OFFSET;
Xiaoyao Lif4d3a902021-08-27 15:02:45 +08001455 if ((value && (vmx->pt_desc.num_address_ranges < 2)) || (value > 2))
Chao Pengbf8c55d2018-10-24 16:05:14 +08001456 return 1;
1457 value = (data & RTIT_CTL_ADDR2) >> RTIT_CTL_ADDR2_OFFSET;
Xiaoyao Lif4d3a902021-08-27 15:02:45 +08001458 if ((value && (vmx->pt_desc.num_address_ranges < 3)) || (value > 2))
Chao Pengbf8c55d2018-10-24 16:05:14 +08001459 return 1;
1460 value = (data & RTIT_CTL_ADDR3) >> RTIT_CTL_ADDR3_OFFSET;
Xiaoyao Lif4d3a902021-08-27 15:02:45 +08001461 if ((value && (vmx->pt_desc.num_address_ranges < 4)) || (value > 2))
Chao Pengbf8c55d2018-10-24 16:05:14 +08001462 return 1;
1463
1464 return 0;
1465}
1466
Sean Christopherson09e3e2a2020-09-15 16:27:02 -07001467static bool vmx_can_emulate_instruction(struct kvm_vcpu *vcpu, void *insn, int insn_len)
1468{
Sean Christopherson3c0c2ad2021-04-12 16:21:37 +12001469 /*
1470 * Emulation of instructions in SGX enclaves is impossible as RIP does
1471 * not point tthe failing instruction, and even if it did, the code
1472 * stream is inaccessible. Inject #UD instead of exiting to userspace
1473 * so that guest userspace can't DoS the guest simply by triggering
1474 * emulation (enclaves are CPL3 only).
1475 */
1476 if (to_vmx(vcpu)->exit_reason.enclave_mode) {
1477 kvm_queue_exception(vcpu, UD_VECTOR);
1478 return false;
1479 }
Sean Christopherson09e3e2a2020-09-15 16:27:02 -07001480 return true;
1481}
1482
Sean Christopherson1957aa62019-08-27 14:40:39 -07001483static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001484{
Sean Christopherson3c0c2ad2021-04-12 16:21:37 +12001485 union vmx_exit_reason exit_reason = to_vmx(vcpu)->exit_reason;
Paolo Bonzinifede8072020-04-27 11:55:59 -04001486 unsigned long rip, orig_rip;
Sean Christopherson3c0c2ad2021-04-12 16:21:37 +12001487 u32 instr_len;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001488
Sean Christopherson1957aa62019-08-27 14:40:39 -07001489 /*
1490 * Using VMCS.VM_EXIT_INSTRUCTION_LEN on EPT misconfig depends on
1491 * undefined behavior: Intel's SDM doesn't mandate the VMCS field be
1492 * set when EPT misconfig occurs. In practice, real hardware updates
1493 * VM_EXIT_INSTRUCTION_LEN on EPT misconfig, but other hypervisors
1494 * (namely Hyper-V) don't set it due to it being undefined behavior,
1495 * i.e. we end up advancing IP with some random value.
1496 */
1497 if (!static_cpu_has(X86_FEATURE_HYPERVISOR) ||
Sean Christopherson3c0c2ad2021-04-12 16:21:37 +12001498 exit_reason.basic != EXIT_REASON_EPT_MISCONFIG) {
1499 instr_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
1500
1501 /*
1502 * Emulating an enclave's instructions isn't supported as KVM
1503 * cannot access the enclave's memory or its true RIP, e.g. the
1504 * vmcs.GUEST_RIP points at the exit point of the enclave, not
1505 * the RIP that actually triggered the VM-Exit. But, because
1506 * most instructions that cause VM-Exit will #UD in an enclave,
1507 * most instruction-based VM-Exits simply do not occur.
1508 *
1509 * There are a few exceptions, notably the debug instructions
1510 * INT1ICEBRK and INT3, as they are allowed in debug enclaves
1511 * and generate #DB/#BP as expected, which KVM might intercept.
1512 * But again, the CPU does the dirty work and saves an instr
1513 * length of zero so VMMs don't shoot themselves in the foot.
1514 * WARN if KVM tries to skip a non-zero length instruction on
1515 * a VM-Exit from an enclave.
1516 */
1517 if (!instr_len)
1518 goto rip_updated;
1519
1520 WARN(exit_reason.enclave_mode,
1521 "KVM: skipping instruction after SGX enclave VM-Exit");
1522
Paolo Bonzinifede8072020-04-27 11:55:59 -04001523 orig_rip = kvm_rip_read(vcpu);
Sean Christopherson3c0c2ad2021-04-12 16:21:37 +12001524 rip = orig_rip + instr_len;
Paolo Bonzinifede8072020-04-27 11:55:59 -04001525#ifdef CONFIG_X86_64
1526 /*
1527 * We need to mask out the high 32 bits of RIP if not in 64-bit
1528 * mode, but just finding out that we are in 64-bit mode is
1529 * quite expensive. Only do it if there was a carry.
1530 */
1531 if (unlikely(((rip ^ orig_rip) >> 31) == 3) && !is_64_bit_mode(vcpu))
1532 rip = (u32)rip;
1533#endif
Sean Christopherson1957aa62019-08-27 14:40:39 -07001534 kvm_rip_write(vcpu, rip);
1535 } else {
1536 if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
1537 return 0;
1538 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001539
Sean Christopherson3c0c2ad2021-04-12 16:21:37 +12001540rip_updated:
Glauber Costa2809f5d2009-05-12 16:21:05 -04001541 /* skipping an emulated instruction also counts */
1542 vmx_set_interrupt_shadow(vcpu, 0);
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001543
Sean Christopherson60fc3d02019-08-27 14:40:38 -07001544 return 1;
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001545}
1546
Vitaly Kuznetsov7a35e512020-06-05 13:59:05 +02001547/*
Oliver Upton5ef8acb2020-02-07 02:36:07 -08001548 * Recognizes a pending MTF VM-exit and records the nested state for later
1549 * delivery.
1550 */
1551static void vmx_update_emulated_instruction(struct kvm_vcpu *vcpu)
1552{
1553 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1554 struct vcpu_vmx *vmx = to_vmx(vcpu);
1555
1556 if (!is_guest_mode(vcpu))
1557 return;
1558
1559 /*
1560 * Per the SDM, MTF takes priority over debug-trap exceptions besides
1561 * T-bit traps. As instruction emulation is completed (i.e. at the
1562 * instruction boundary), any #DB exception pending delivery must be a
1563 * debug-trap. Record the pending MTF state to be delivered in
1564 * vmx_check_nested_events().
1565 */
1566 if (nested_cpu_has_mtf(vmcs12) &&
1567 (!vcpu->arch.exception.pending ||
1568 vcpu->arch.exception.nr == DB_VECTOR))
1569 vmx->nested.mtf_pending = true;
1570 else
1571 vmx->nested.mtf_pending = false;
1572}
1573
1574static int vmx_skip_emulated_instruction(struct kvm_vcpu *vcpu)
1575{
1576 vmx_update_emulated_instruction(vcpu);
1577 return skip_emulated_instruction(vcpu);
1578}
1579
Wanpeng Licaa057a2018-03-12 04:53:03 -07001580static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
1581{
1582 /*
1583 * Ensure that we clear the HLT state in the VMCS. We don't need to
1584 * explicitly skip the instruction because if the HLT state is set,
1585 * then the instruction is already executing and RIP has already been
1586 * advanced.
1587 */
1588 if (kvm_hlt_in_guest(vcpu->kvm) &&
1589 vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
1590 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
1591}
1592
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001593static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02001594{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001595 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001596 unsigned nr = vcpu->arch.exception.nr;
1597 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001598 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001599 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001600
Jim Mattsonda998b42018-10-16 14:29:22 -07001601 kvm_deliver_exception_payload(vcpu);
1602
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001603 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001604 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001605 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1606 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001607
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001608 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001609 int inc_eip = 0;
1610 if (kvm_exception_is_soft(nr))
1611 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07001612 kvm_inject_realmode_interrupt(vcpu, nr, inc_eip);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001613 return;
1614 }
1615
Sean Christophersonadd5ff72018-03-23 09:34:00 -07001616 WARN_ON_ONCE(vmx->emulation_required);
1617
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001618 if (kvm_exception_is_soft(nr)) {
1619 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1620 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001621 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1622 } else
1623 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1624
1625 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Wanpeng Licaa057a2018-03-12 04:53:03 -07001626
1627 vmx_clear_hlt(vcpu);
Avi Kivity298101d2007-11-25 13:41:11 +02001628}
1629
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001630static void vmx_setup_uret_msr(struct vcpu_vmx *vmx, unsigned int msr,
1631 bool load_into_hardware)
Eddie Donga75beee2007-05-17 18:55:15 +03001632{
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001633 struct vmx_uret_msr *uret_msr;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001634
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001635 uret_msr = vmx_find_uret_msr(vmx, msr);
1636 if (!uret_msr)
Sean Christophersonbd65ba82020-09-23 11:04:05 -07001637 return;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001638
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001639 uret_msr->load_into_hardware = load_into_hardware;
Eddie Donga75beee2007-05-17 18:55:15 +03001640}
1641
1642/*
Sean Christopherson400dd542021-07-13 09:33:11 -07001643 * Configuring user return MSRs to automatically save, load, and restore MSRs
1644 * that need to be shoved into hardware when running the guest. Note, omitting
1645 * an MSR here does _NOT_ mean it's not emulated, only that it will not be
1646 * loaded into hardware when running the guest.
Avi Kivitye38aea32007-04-19 13:22:48 +03001647 */
Sean Christopherson400dd542021-07-13 09:33:11 -07001648static void vmx_setup_uret_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001649{
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001650#ifdef CONFIG_X86_64
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001651 bool load_syscall_msrs;
1652
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001653 /*
1654 * The SYSCALL MSRs are only needed on long mode guests, and only
1655 * when EFER.SCE is set.
1656 */
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001657 load_syscall_msrs = is_long_mode(&vmx->vcpu) &&
1658 (vmx->vcpu.arch.efer & EFER_SCE);
1659
1660 vmx_setup_uret_msr(vmx, MSR_STAR, load_syscall_msrs);
1661 vmx_setup_uret_msr(vmx, MSR_LSTAR, load_syscall_msrs);
1662 vmx_setup_uret_msr(vmx, MSR_SYSCALL_MASK, load_syscall_msrs);
Eddie Donga75beee2007-05-17 18:55:15 +03001663#endif
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001664 vmx_setup_uret_msr(vmx, MSR_EFER, update_transition_efer(vmx));
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001665
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001666 vmx_setup_uret_msr(vmx, MSR_TSC_AUX,
1667 guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP) ||
1668 guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDPID));
Sean Christophersonbd65ba82020-09-23 11:04:05 -07001669
Sean Christopherson5e17c622021-05-04 10:17:30 -07001670 /*
1671 * hle=0, rtm=0, tsx_ctrl=1 can be found with some combinations of new
1672 * kernel and old userspace. If those guests run on a tsx=off host, do
1673 * allow guests to use TSX_CTRL, but don't change the value in hardware
1674 * so that TSX remains always disabled.
1675 */
1676 vmx_setup_uret_msr(vmx, MSR_IA32_TSX_CTRL, boot_cpu_has(X86_FEATURE_RTM));
Avi Kivity58972972009-02-24 22:26:47 +02001677
Sean Christophersonee9d22e2021-05-04 10:17:28 -07001678 /*
1679 * The set of MSRs to load may have changed, reload MSRs before the
1680 * next VM-Enter.
1681 */
1682 vmx->guest_uret_msrs_loaded = false;
Avi Kivitye38aea32007-04-19 13:22:48 +03001683}
1684
Ilias Stamatis307a94c2021-05-26 19:44:13 +01001685u64 vmx_get_l2_tsc_offset(struct kvm_vcpu *vcpu)
1686{
1687 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1688
1689 if (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETTING))
1690 return vmcs12->tsc_offset;
1691
1692 return 0;
1693}
1694
1695u64 vmx_get_l2_tsc_multiplier(struct kvm_vcpu *vcpu)
1696{
1697 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1698
1699 if (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETTING) &&
1700 nested_cpu_has2(vmcs12, SECONDARY_EXEC_TSC_SCALING))
1701 return vmcs12->tsc_multiplier;
1702
1703 return kvm_default_tsc_scaling_ratio;
1704}
1705
Ilias Stamatisedcfe542021-05-26 19:44:15 +01001706static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001707{
Ilias Stamatisedcfe542021-05-26 19:44:15 +01001708 vmcs_write64(TSC_OFFSET, offset);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001709}
1710
Ilias Stamatis1ab92872021-06-07 11:54:38 +01001711static void vmx_write_tsc_multiplier(struct kvm_vcpu *vcpu, u64 multiplier)
1712{
1713 vmcs_write64(TSC_MULTIPLIER, multiplier);
1714}
1715
Nadav Har'El801d3422011-05-25 23:02:23 +03001716/*
1717 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
1718 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
1719 * all guests if the "nested" module option is off, and can also be disabled
1720 * for a single guest by disabling its VMX cpuid bit.
1721 */
Sean Christopherson7c97fcb2018-12-03 13:53:17 -08001722bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
Nadav Har'El801d3422011-05-25 23:02:23 +03001723{
Radim Krčmářd6321d42017-08-05 00:12:49 +02001724 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03001725}
1726
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001727static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
1728 uint64_t val)
1729{
1730 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
1731
1732 return !(val & ~valid_bits);
1733}
1734
Tom Lendacky801e4592018-02-21 13:39:51 -06001735static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
1736{
Paolo Bonzini13893092018-02-26 13:40:09 +01001737 switch (msr->index) {
1738 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1739 if (!nested)
1740 return 1;
1741 return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
Like Xu27461da32020-05-29 15:43:45 +08001742 case MSR_IA32_PERF_CAPABILITIES:
1743 msr->data = vmx_get_perf_capabilities();
1744 return 0;
Paolo Bonzini13893092018-02-26 13:40:09 +01001745 default:
Peter Xu12bc2132020-06-22 18:04:42 -04001746 return KVM_MSR_RET_INVALID;
Paolo Bonzini13893092018-02-26 13:40:09 +01001747 }
Tom Lendacky801e4592018-02-21 13:39:51 -06001748}
1749
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001750/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001751 * Reads an msr value (of 'msr_index') into 'pdata'.
1752 * Returns 0 on success, non-0 otherwise.
1753 * Assumes vcpu_load() was already called.
1754 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001755static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001756{
Borislav Petkova6cb0992017-12-20 12:50:28 +01001757 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersoneb3db1b2020-09-23 11:03:58 -07001758 struct vmx_uret_msr *msr;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001759 u32 index;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001760
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001761 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001762#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001763 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001764 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001765 break;
1766 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001767 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001768 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001769 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001770 msr_info->data = vmx_read_guest_kernel_gs_base(vmx);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001771 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03001772#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08001773 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001774 return kvm_get_msr_common(vcpu, msr_info);
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001775 case MSR_IA32_TSX_CTRL:
1776 if (!msr_info->host_initiated &&
1777 !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
1778 return 1;
Sean Christophersoneb3db1b2020-09-23 11:03:58 -07001779 goto find_uret_msr;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08001780 case MSR_IA32_UMWAIT_CONTROL:
1781 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
1782 return 1;
1783
1784 msr_info->data = vmx->msr_ia32_umwait_control;
1785 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001786 case MSR_IA32_SPEC_CTRL:
1787 if (!msr_info->host_initiated &&
Paolo Bonzini39485ed2020-12-03 09:40:15 -05001788 !guest_has_spec_ctrl_msr(vcpu))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001789 return 1;
1790
1791 msr_info->data = to_vmx(vcpu)->spec_ctrl;
1792 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001793 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001794 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001795 break;
1796 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001797 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001798 break;
1799 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001800 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001801 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001802 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001803 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001804 (!msr_info->host_initiated &&
1805 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001806 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001807 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001808 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001809 case MSR_IA32_MCG_EXT_CTL:
1810 if (!msr_info->host_initiated &&
Borislav Petkova6cb0992017-12-20 12:50:28 +01001811 !(vmx->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08001812 FEAT_CTL_LMCE_ENABLED))
Jan Kiszkacae50132014-01-04 18:47:22 +01001813 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001814 msr_info->data = vcpu->arch.mcg_ext_ctl;
1815 break;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08001816 case MSR_IA32_FEAT_CTL:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001817 msr_info->data = vmx->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01001818 break;
Sean Christopherson8f102442021-04-12 16:21:40 +12001819 case MSR_IA32_SGXLEPUBKEYHASH0 ... MSR_IA32_SGXLEPUBKEYHASH3:
1820 if (!msr_info->host_initiated &&
1821 !guest_cpuid_has(vcpu, X86_FEATURE_SGX_LC))
1822 return 1;
1823 msr_info->data = to_vmx(vcpu)->msr_ia32_sgxlepubkeyhash
1824 [msr_info->index - MSR_IA32_SGXLEPUBKEYHASH0];
1825 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01001826 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1827 if (!nested_vmx_allowed(vcpu))
1828 return 1;
Vitaly Kuznetsov31de3d22020-02-05 13:30:33 +01001829 if (vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
1830 &msr_info->data))
1831 return 1;
1832 /*
Vitaly Kuznetsov8d68bad2021-09-07 18:35:30 +02001833 * Enlightened VMCS v1 doesn't have certain VMCS fields but
1834 * instead of just ignoring the features, different Hyper-V
1835 * versions are either trying to use them and fail or do some
1836 * sanity checking and refuse to boot. Filter all unsupported
1837 * features out.
Vitaly Kuznetsov31de3d22020-02-05 13:30:33 +01001838 */
1839 if (!msr_info->host_initiated &&
1840 vmx->nested.enlightened_vmcs_enabled)
1841 nested_evmcs_filter_control_msr(msr_info->index,
1842 &msr_info->data);
1843 break;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001844 case MSR_IA32_RTIT_CTL:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001845 if (!vmx_pt_mode_is_host_guest())
Chao Pengbf8c55d2018-10-24 16:05:14 +08001846 return 1;
1847 msr_info->data = vmx->pt_desc.guest.ctl;
1848 break;
1849 case MSR_IA32_RTIT_STATUS:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001850 if (!vmx_pt_mode_is_host_guest())
Chao Pengbf8c55d2018-10-24 16:05:14 +08001851 return 1;
1852 msr_info->data = vmx->pt_desc.guest.status;
1853 break;
1854 case MSR_IA32_RTIT_CR3_MATCH:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001855 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001856 !intel_pt_validate_cap(vmx->pt_desc.caps,
1857 PT_CAP_cr3_filtering))
1858 return 1;
1859 msr_info->data = vmx->pt_desc.guest.cr3_match;
1860 break;
1861 case MSR_IA32_RTIT_OUTPUT_BASE:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001862 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001863 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1864 PT_CAP_topa_output) &&
1865 !intel_pt_validate_cap(vmx->pt_desc.caps,
1866 PT_CAP_single_range_output)))
1867 return 1;
1868 msr_info->data = vmx->pt_desc.guest.output_base;
1869 break;
1870 case MSR_IA32_RTIT_OUTPUT_MASK:
Sean Christopherson2ef76192020-03-02 15:56:22 -08001871 if (!vmx_pt_mode_is_host_guest() ||
Chao Pengbf8c55d2018-10-24 16:05:14 +08001872 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1873 PT_CAP_topa_output) &&
1874 !intel_pt_validate_cap(vmx->pt_desc.caps,
1875 PT_CAP_single_range_output)))
1876 return 1;
1877 msr_info->data = vmx->pt_desc.guest.output_mask;
1878 break;
1879 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
1880 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
Sean Christopherson2ef76192020-03-02 15:56:22 -08001881 if (!vmx_pt_mode_is_host_guest() ||
Xiaoyao Lif4d3a902021-08-27 15:02:45 +08001882 (index >= 2 * vmx->pt_desc.num_address_ranges))
Chao Pengbf8c55d2018-10-24 16:05:14 +08001883 return 1;
1884 if (index % 2)
1885 msr_info->data = vmx->pt_desc.guest.addr_b[index / 2];
1886 else
1887 msr_info->data = vmx->pt_desc.guest.addr_a[index / 2];
1888 break;
Like Xud8550662021-01-08 09:36:55 +08001889 case MSR_IA32_DEBUGCTLMSR:
1890 msr_info->data = vmcs_read64(GUEST_IA32_DEBUGCTL);
1891 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001892 default:
Sean Christophersoneb3db1b2020-09-23 11:03:58 -07001893 find_uret_msr:
Sean Christophersond85a8032020-09-23 11:04:06 -07001894 msr = vmx_find_uret_msr(vmx, msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08001895 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001896 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08001897 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001898 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001899 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001900 }
1901
Avi Kivity6aa8b732006-12-10 02:21:36 -08001902 return 0;
1903}
1904
Sean Christopherson24085002020-04-28 16:10:24 -07001905static u64 nested_vmx_truncate_sysenter_addr(struct kvm_vcpu *vcpu,
1906 u64 data)
1907{
1908#ifdef CONFIG_X86_64
1909 if (!guest_cpuid_has(vcpu, X86_FEATURE_LM))
1910 return (u32)data;
1911#endif
1912 return (unsigned long)data;
1913}
1914
Like Xuc6462362021-02-01 13:10:31 +08001915static u64 vcpu_supported_debugctl(struct kvm_vcpu *vcpu)
1916{
1917 u64 debugctl = vmx_supported_debugctl();
1918
1919 if (!intel_pmu_lbr_is_enabled(vcpu))
Like Xue6209a32021-02-01 13:10:36 +08001920 debugctl &= ~DEBUGCTLMSR_LBR_MASK;
Like Xuc6462362021-02-01 13:10:31 +08001921
Paolo Bonzini76ea4382021-05-06 06:30:04 -04001922 if (!guest_cpuid_has(vcpu, X86_FEATURE_BUS_LOCK_DETECT))
1923 debugctl &= ~DEBUGCTLMSR_BUS_LOCK_DETECT;
1924
Like Xuc6462362021-02-01 13:10:31 +08001925 return debugctl;
1926}
1927
Avi Kivity6aa8b732006-12-10 02:21:36 -08001928/*
Miaohe Lin311497e2019-12-11 14:26:25 +08001929 * Writes msr value into the appropriate "register".
Avi Kivity6aa8b732006-12-10 02:21:36 -08001930 * Returns 0 on success, non-0 otherwise.
1931 * Assumes vcpu_load() was already called.
1932 */
Will Auld8fe8ab42012-11-29 12:42:12 -08001933static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001934{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001935 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersoneb3db1b2020-09-23 11:03:58 -07001936 struct vmx_uret_msr *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03001937 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08001938 u32 msr_index = msr_info->index;
1939 u64 data = msr_info->data;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001940 u32 index;
Eddie Dong2cc51562007-05-21 07:28:09 +03001941
Avi Kivity6aa8b732006-12-10 02:21:36 -08001942 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08001943 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08001944 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03001945 break;
Avi Kivity16175a72009-03-23 22:13:44 +02001946#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001947 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001948 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001949 vmcs_writel(GUEST_FS_BASE, data);
1950 break;
1951 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001952 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001953 vmcs_writel(GUEST_GS_BASE, data);
1954 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001955 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001956 vmx_write_guest_kernel_gs_base(vmx, data);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001957 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001958#endif
1959 case MSR_IA32_SYSENTER_CS:
Sean Christophersonde70d272019-05-07 09:06:36 -07001960 if (is_guest_mode(vcpu))
1961 get_vmcs12(vcpu)->guest_sysenter_cs = data;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001962 vmcs_write32(GUEST_SYSENTER_CS, data);
1963 break;
1964 case MSR_IA32_SYSENTER_EIP:
Sean Christopherson24085002020-04-28 16:10:24 -07001965 if (is_guest_mode(vcpu)) {
1966 data = nested_vmx_truncate_sysenter_addr(vcpu, data);
Sean Christophersonde70d272019-05-07 09:06:36 -07001967 get_vmcs12(vcpu)->guest_sysenter_eip = data;
Sean Christopherson24085002020-04-28 16:10:24 -07001968 }
Avi Kivityf5b42c32007-03-06 12:05:53 +02001969 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001970 break;
1971 case MSR_IA32_SYSENTER_ESP:
Sean Christopherson24085002020-04-28 16:10:24 -07001972 if (is_guest_mode(vcpu)) {
1973 data = nested_vmx_truncate_sysenter_addr(vcpu, data);
Sean Christophersonde70d272019-05-07 09:06:36 -07001974 get_vmcs12(vcpu)->guest_sysenter_esp = data;
Sean Christopherson24085002020-04-28 16:10:24 -07001975 }
Avi Kivityf5b42c32007-03-06 12:05:53 +02001976 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001977 break;
Like Xud8550662021-01-08 09:36:55 +08001978 case MSR_IA32_DEBUGCTLMSR: {
Like Xuc6462362021-02-01 13:10:31 +08001979 u64 invalid = data & ~vcpu_supported_debugctl(vcpu);
Like Xud8550662021-01-08 09:36:55 +08001980 if (invalid & (DEBUGCTLMSR_BTF|DEBUGCTLMSR_LBR)) {
1981 if (report_ignored_msrs)
1982 vcpu_unimpl(vcpu, "%s: BTF|LBR in IA32_DEBUGCTLMSR 0x%llx, nop\n",
1983 __func__, data);
1984 data &= ~(DEBUGCTLMSR_BTF|DEBUGCTLMSR_LBR);
1985 invalid &= ~(DEBUGCTLMSR_BTF|DEBUGCTLMSR_LBR);
1986 }
1987
1988 if (invalid)
1989 return 1;
1990
Sean Christopherson699a1ac2019-05-07 09:06:37 -07001991 if (is_guest_mode(vcpu) && get_vmcs12(vcpu)->vm_exit_controls &
1992 VM_EXIT_SAVE_DEBUG_CONTROLS)
1993 get_vmcs12(vcpu)->guest_ia32_debugctl = data;
1994
Like Xud8550662021-01-08 09:36:55 +08001995 vmcs_write64(GUEST_IA32_DEBUGCTL, data);
Like Xu8e129112021-02-01 13:10:33 +08001996 if (intel_pmu_lbr_is_enabled(vcpu) && !to_vmx(vcpu)->lbr_desc.event &&
1997 (data & DEBUGCTLMSR_LBR))
1998 intel_pmu_create_guest_lbr_event(vcpu);
Like Xud8550662021-01-08 09:36:55 +08001999 return 0;
2000 }
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002001 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08002002 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02002003 (!msr_info->host_initiated &&
2004 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002005 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08002006 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07002007 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002008 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08002009 vmcs_write64(GUEST_BNDCFGS, data);
2010 break;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08002011 case MSR_IA32_UMWAIT_CONTROL:
2012 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
2013 return 1;
2014
2015 /* The reserved bit 1 and non-32 bit [63:32] should be zero */
2016 if (data & (BIT_ULL(1) | GENMASK_ULL(63, 32)))
2017 return 1;
2018
2019 vmx->msr_ia32_umwait_control = data;
2020 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002021 case MSR_IA32_SPEC_CTRL:
2022 if (!msr_info->host_initiated &&
Paolo Bonzini39485ed2020-12-03 09:40:15 -05002023 !guest_has_spec_ctrl_msr(vcpu))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002024 return 1;
2025
Maxim Levitsky841c2be2020-07-08 14:57:31 +03002026 if (kvm_spec_ctrl_test_value(data))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002027 return 1;
2028
2029 vmx->spec_ctrl = data;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002030 if (!data)
2031 break;
2032
2033 /*
2034 * For non-nested:
2035 * When it's written (to non-zero) for the first time, pass
2036 * it through.
2037 *
2038 * For nested:
2039 * The handling of the MSR bitmap for L2 guests is done in
Miaohe Lin4d516fe2019-12-11 14:26:21 +08002040 * nested_vmx_prepare_msr_bitmap. We should not touch the
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002041 * vmcs02.msr_bitmap here since it gets completely overwritten
2042 * in the merging. We update the vmcs01 here for L1 as well
2043 * since it will end up touching the MSR anyway now.
2044 */
Aaron Lewis476c9bd2020-09-25 16:34:18 +02002045 vmx_disable_intercept_for_msr(vcpu,
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002046 MSR_IA32_SPEC_CTRL,
2047 MSR_TYPE_RW);
2048 break;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002049 case MSR_IA32_TSX_CTRL:
2050 if (!msr_info->host_initiated &&
2051 !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
2052 return 1;
2053 if (data & ~(TSX_CTRL_RTM_DISABLE | TSX_CTRL_CPUID_CLEAR))
2054 return 1;
Sean Christophersoneb3db1b2020-09-23 11:03:58 -07002055 goto find_uret_msr;
Ashok Raj15d45072018-02-01 22:59:43 +01002056 case MSR_IA32_PRED_CMD:
2057 if (!msr_info->host_initiated &&
Paolo Bonzini39485ed2020-12-03 09:40:15 -05002058 !guest_has_pred_cmd_msr(vcpu))
Ashok Raj15d45072018-02-01 22:59:43 +01002059 return 1;
2060
2061 if (data & ~PRED_CMD_IBPB)
2062 return 1;
Paolo Bonzini39485ed2020-12-03 09:40:15 -05002063 if (!boot_cpu_has(X86_FEATURE_IBPB))
Paolo Bonzini6441fa62020-01-20 16:33:06 +01002064 return 1;
Ashok Raj15d45072018-02-01 22:59:43 +01002065 if (!data)
2066 break;
2067
2068 wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
2069
2070 /*
2071 * For non-nested:
2072 * When it's written (to non-zero) for the first time, pass
2073 * it through.
2074 *
2075 * For nested:
2076 * The handling of the MSR bitmap for L2 guests is done in
Miaohe Lin4d516fe2019-12-11 14:26:21 +08002077 * nested_vmx_prepare_msr_bitmap. We should not touch the
Ashok Raj15d45072018-02-01 22:59:43 +01002078 * vmcs02.msr_bitmap here since it gets completely overwritten
2079 * in the merging.
2080 */
Aaron Lewis476c9bd2020-09-25 16:34:18 +02002081 vmx_disable_intercept_for_msr(vcpu, MSR_IA32_PRED_CMD, MSR_TYPE_W);
Ashok Raj15d45072018-02-01 22:59:43 +01002082 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002083 case MSR_IA32_CR_PAT:
Sean Christophersond28f4292019-05-07 09:06:27 -07002084 if (!kvm_pat_valid(data))
2085 return 1;
2086
Sean Christopherson142e4be2019-05-07 09:06:35 -07002087 if (is_guest_mode(vcpu) &&
2088 get_vmcs12(vcpu)->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
2089 get_vmcs12(vcpu)->guest_ia32_pat = data;
2090
Sheng Yang468d4722008-10-09 16:01:55 +08002091 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2092 vmcs_write64(GUEST_IA32_PAT, data);
2093 vcpu->arch.pat = data;
2094 break;
2095 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002096 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002097 break;
Will Auldba904632012-11-29 12:42:50 -08002098 case MSR_IA32_TSC_ADJUST:
2099 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002100 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08002101 case MSR_IA32_MCG_EXT_CTL:
2102 if ((!msr_info->host_initiated &&
2103 !(to_vmx(vcpu)->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002104 FEAT_CTL_LMCE_ENABLED)) ||
Ashok Rajc45dcc72016-06-22 14:59:56 +08002105 (data & ~MCG_EXT_CTL_LMCE_EN))
2106 return 1;
2107 vcpu->arch.mcg_ext_ctl = data;
2108 break;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002109 case MSR_IA32_FEAT_CTL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08002110 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08002111 (to_vmx(vcpu)->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002112 FEAT_CTL_LOCKED && !msr_info->host_initiated))
Jan Kiszkacae50132014-01-04 18:47:22 +01002113 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08002114 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01002115 if (msr_info->host_initiated && data == 0)
2116 vmx_leave_nested(vcpu);
Sean Christopherson72add912021-04-12 16:21:42 +12002117
2118 /* SGX may be enabled/disabled by guest's firmware */
2119 vmx_write_encls_bitmap(vcpu, NULL);
Jan Kiszkacae50132014-01-04 18:47:22 +01002120 break;
Sean Christopherson8f102442021-04-12 16:21:40 +12002121 case MSR_IA32_SGXLEPUBKEYHASH0 ... MSR_IA32_SGXLEPUBKEYHASH3:
2122 /*
2123 * On real hardware, the LE hash MSRs are writable before
2124 * the firmware sets bit 0 in MSR 0x7a ("activating" SGX),
2125 * at which point SGX related bits in IA32_FEATURE_CONTROL
2126 * become writable.
2127 *
2128 * KVM does not emulate SGX activation for simplicity, so
2129 * allow writes to the LE hash MSRs if IA32_FEATURE_CONTROL
2130 * is unlocked. This is technically not architectural
2131 * behavior, but it's close enough.
2132 */
2133 if (!msr_info->host_initiated &&
2134 (!guest_cpuid_has(vcpu, X86_FEATURE_SGX_LC) ||
2135 ((vmx->msr_ia32_feature_control & FEAT_CTL_LOCKED) &&
2136 !(vmx->msr_ia32_feature_control & FEAT_CTL_SGX_LC_ENABLED))))
2137 return 1;
2138 vmx->msr_ia32_sgxlepubkeyhash
2139 [msr_index - MSR_IA32_SGXLEPUBKEYHASH0] = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01002140 break;
2141 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08002142 if (!msr_info->host_initiated)
2143 return 1; /* they are read-only */
2144 if (!nested_vmx_allowed(vcpu))
2145 return 1;
2146 return vmx_set_vmx_msr(vcpu, msr_index, data);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002147 case MSR_IA32_RTIT_CTL:
Sean Christopherson2ef76192020-03-02 15:56:22 -08002148 if (!vmx_pt_mode_is_host_guest() ||
Luwei Kangee85dec2018-10-24 16:05:16 +08002149 vmx_rtit_ctl_check(vcpu, data) ||
2150 vmx->nested.vmxon)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002151 return 1;
2152 vmcs_write64(GUEST_IA32_RTIT_CTL, data);
2153 vmx->pt_desc.guest.ctl = data;
Aaron Lewis476c9bd2020-09-25 16:34:18 +02002154 pt_update_intercept_for_msr(vcpu);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002155 break;
2156 case MSR_IA32_RTIT_STATUS:
Sean Christophersone348ac72019-12-10 15:24:33 -08002157 if (!pt_can_write_msr(vmx))
2158 return 1;
2159 if (data & MSR_IA32_RTIT_STATUS_MASK)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002160 return 1;
2161 vmx->pt_desc.guest.status = data;
2162 break;
2163 case MSR_IA32_RTIT_CR3_MATCH:
Sean Christophersone348ac72019-12-10 15:24:33 -08002164 if (!pt_can_write_msr(vmx))
2165 return 1;
2166 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2167 PT_CAP_cr3_filtering))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002168 return 1;
2169 vmx->pt_desc.guest.cr3_match = data;
2170 break;
2171 case MSR_IA32_RTIT_OUTPUT_BASE:
Sean Christophersone348ac72019-12-10 15:24:33 -08002172 if (!pt_can_write_msr(vmx))
2173 return 1;
2174 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2175 PT_CAP_topa_output) &&
2176 !intel_pt_validate_cap(vmx->pt_desc.caps,
2177 PT_CAP_single_range_output))
2178 return 1;
Sean Christopherson1cc6cbc2020-09-24 12:42:48 -07002179 if (!pt_output_base_valid(vcpu, data))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002180 return 1;
2181 vmx->pt_desc.guest.output_base = data;
2182 break;
2183 case MSR_IA32_RTIT_OUTPUT_MASK:
Sean Christophersone348ac72019-12-10 15:24:33 -08002184 if (!pt_can_write_msr(vmx))
2185 return 1;
2186 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2187 PT_CAP_topa_output) &&
2188 !intel_pt_validate_cap(vmx->pt_desc.caps,
2189 PT_CAP_single_range_output))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002190 return 1;
2191 vmx->pt_desc.guest.output_mask = data;
2192 break;
2193 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
Sean Christophersone348ac72019-12-10 15:24:33 -08002194 if (!pt_can_write_msr(vmx))
2195 return 1;
Chao Pengbf8c55d2018-10-24 16:05:14 +08002196 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
Xiaoyao Lif4d3a902021-08-27 15:02:45 +08002197 if (index >= 2 * vmx->pt_desc.num_address_ranges)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002198 return 1;
Sean Christophersonfe6ed362019-12-10 15:24:32 -08002199 if (is_noncanonical_address(data, vcpu))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002200 return 1;
2201 if (index % 2)
2202 vmx->pt_desc.guest.addr_b[index / 2] = data;
2203 else
2204 vmx->pt_desc.guest.addr_a[index / 2] = data;
2205 break;
Paolo Bonzini9c9520c2021-02-02 09:36:08 -05002206 case MSR_IA32_PERF_CAPABILITIES:
2207 if (data && !vcpu_to_pmu(vcpu)->version)
2208 return 1;
2209 if (data & PMU_CAP_LBR_FMT) {
2210 if ((data & PMU_CAP_LBR_FMT) !=
2211 (vmx_get_perf_capabilities() & PMU_CAP_LBR_FMT))
2212 return 1;
2213 if (!intel_pmu_lbr_is_compatible(vcpu))
2214 return 1;
2215 }
2216 ret = kvm_set_msr_common(vcpu, msr_info);
2217 break;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002218
Avi Kivity6aa8b732006-12-10 02:21:36 -08002219 default:
Sean Christophersoneb3db1b2020-09-23 11:03:58 -07002220 find_uret_msr:
Sean Christophersond85a8032020-09-23 11:04:06 -07002221 msr = vmx_find_uret_msr(vmx, msr_index);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05002222 if (msr)
Sean Christopherson7bf662b2020-09-23 11:04:07 -07002223 ret = vmx_set_guest_uret_msr(vmx, msr, data);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05002224 else
2225 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002226 }
2227
Eddie Dong2cc51562007-05-21 07:28:09 +03002228 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002229}
2230
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002231static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002232{
Sean Christophersonf98c1e72020-05-01 21:32:30 -07002233 unsigned long guest_owned_bits;
2234
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002235 kvm_register_mark_available(vcpu, reg);
2236
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002237 switch (reg) {
2238 case VCPU_REGS_RSP:
2239 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2240 break;
2241 case VCPU_REGS_RIP:
2242 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2243 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002244 case VCPU_EXREG_PDPTR:
2245 if (enable_ept)
2246 ept_save_pdptrs(vcpu);
2247 break;
Sean Christophersonbd31fe42020-05-01 21:32:31 -07002248 case VCPU_EXREG_CR0:
2249 guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
2250
2251 vcpu->arch.cr0 &= ~guest_owned_bits;
2252 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & guest_owned_bits;
2253 break;
Sean Christopherson34059c22019-09-27 14:45:23 -07002254 case VCPU_EXREG_CR3:
Sean Christopherson81ca0e72021-07-13 09:33:03 -07002255 /*
2256 * When intercepting CR3 loads, e.g. for shadowing paging, KVM's
2257 * CR3 is loaded into hardware, not the guest's CR3.
2258 */
2259 if (!(exec_controls_get(to_vmx(vcpu)) & CPU_BASED_CR3_LOAD_EXITING))
Sean Christopherson34059c22019-09-27 14:45:23 -07002260 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
2261 break;
Sean Christophersonf98c1e72020-05-01 21:32:30 -07002262 case VCPU_EXREG_CR4:
2263 guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
2264
2265 vcpu->arch.cr4 &= ~guest_owned_bits;
2266 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & guest_owned_bits;
2267 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002268 default:
Sean Christopherson67369272021-07-02 15:04:25 -07002269 KVM_BUG_ON(1, vcpu->kvm);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002270 break;
2271 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002272}
2273
Avi Kivity6aa8b732006-12-10 02:21:36 -08002274static __init int cpu_has_kvm_support(void)
2275{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002276 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002277}
2278
2279static __init int vmx_disabled_by_bios(void)
2280{
Sean Christophersona4d0b2f2019-12-20 20:45:09 -08002281 return !boot_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
2282 !boot_cpu_has(X86_FEATURE_VMX);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002283}
2284
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002285static int kvm_cpu_vmxon(u64 vmxon_pointer)
Dongxiao Xu7725b892010-05-11 18:29:38 +08002286{
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002287 u64 msr;
2288
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002289 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002290
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002291 asm_volatile_goto("1: vmxon %[vmxon_pointer]\n\t"
2292 _ASM_EXTABLE(1b, %l[fault])
2293 : : [vmxon_pointer] "m"(vmxon_pointer)
2294 : : fault);
2295 return 0;
2296
2297fault:
2298 WARN_ONCE(1, "VMXON faulted, MSR_IA32_FEAT_CTL (0x3a) = 0x%llx\n",
2299 rdmsrl_safe(MSR_IA32_FEAT_CTL, &msr) ? 0xdeadbeef : msr);
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002300 cr4_clear_bits(X86_CR4_VMXE);
2301
2302 return -EFAULT;
Dongxiao Xu7725b892010-05-11 18:29:38 +08002303}
2304
Radim Krčmář13a34e02014-08-28 15:13:03 +02002305static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002306{
2307 int cpu = raw_smp_processor_id();
2308 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002309 int r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002310
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07002311 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02002312 return -EBUSY;
2313
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002314 /*
2315 * This can happen if we hot-added a CPU but failed to allocate
2316 * VP assist page for it.
2317 */
2318 if (static_branch_unlikely(&enable_evmcs) &&
2319 !hv_get_vp_assist_page(cpu))
2320 return -EFAULT;
2321
Sean Christopherson5ef940b2020-12-30 16:26:58 -08002322 intel_pt_handle_vmx(1);
2323
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002324 r = kvm_cpu_vmxon(phys_addr);
Sean Christopherson5ef940b2020-12-30 16:26:58 -08002325 if (r) {
2326 intel_pt_handle_vmx(0);
Sean Christopherson4f6ea0a2020-03-21 12:37:51 -07002327 return r;
Sean Christopherson5ef940b2020-12-30 16:26:58 -08002328 }
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002329
David Hildenbrandfdf288b2017-08-24 20:51:29 +02002330 if (enable_ept)
2331 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02002332
2333 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002334}
2335
Nadav Har'Eld462b812011-05-24 15:26:10 +03002336static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002337{
2338 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002339 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002340
Nadav Har'Eld462b812011-05-24 15:26:10 +03002341 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2342 loaded_vmcss_on_cpu_link)
2343 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002344}
2345
Radim Krčmář13a34e02014-08-28 15:13:03 +02002346static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002347{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002348 vmclear_local_loaded_vmcss();
Sean Christopherson6a289132020-12-30 16:26:59 -08002349
2350 if (cpu_vmxoff())
2351 kvm_spurious_fault();
Sean Christopherson5ef940b2020-12-30 16:26:58 -08002352
2353 intel_pt_handle_vmx(0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002354}
2355
Sean Christopherson7a57c092020-03-12 11:04:16 -07002356/*
2357 * There is no X86_FEATURE for SGX yet, but anyway we need to query CPUID
2358 * directly instead of going through cpu_has(), to ensure KVM is trapping
2359 * ENCLS whenever it's supported in hardware. It does not matter whether
2360 * the host OS supports or has enabled SGX.
2361 */
2362static bool cpu_has_sgx(void)
2363{
2364 return cpuid_eax(0) >= 0x12 && (cpuid_eax(0x12) & BIT(0));
2365}
2366
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002367static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002368 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002369{
2370 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002371 u32 ctl = ctl_min | ctl_opt;
2372
2373 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2374
2375 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2376 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2377
2378 /* Ensure minimum (required) set of control bits are supported. */
2379 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002380 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002381
2382 *result = ctl;
2383 return 0;
2384}
2385
Sean Christopherson7caaa712018-12-03 13:53:01 -08002386static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf,
2387 struct vmx_capability *vmx_cap)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002388{
2389 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002390 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002391 u32 _pin_based_exec_control = 0;
2392 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002393 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002394 u32 _vmexit_control = 0;
2395 u32 _vmentry_control = 0;
2396
Paolo Bonzini13893092018-02-26 13:40:09 +01002397 memset(vmcs_conf, 0, sizeof(*vmcs_conf));
Raghavendra K T10166742012-02-07 23:19:20 +05302398 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002399#ifdef CONFIG_X86_64
2400 CPU_BASED_CR8_LOAD_EXITING |
2401 CPU_BASED_CR8_STORE_EXITING |
2402#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002403 CPU_BASED_CR3_LOAD_EXITING |
2404 CPU_BASED_CR3_STORE_EXITING |
Quan Xu8eb73e2d2017-12-12 16:44:21 +08002405 CPU_BASED_UNCOND_IO_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002406 CPU_BASED_MOV_DR_EXITING |
Xiaoyao Li5e3d3942019-12-06 16:45:26 +08002407 CPU_BASED_USE_TSC_OFFSETTING |
Wanpeng Li4d5422c2018-03-12 04:53:02 -07002408 CPU_BASED_MWAIT_EXITING |
2409 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002410 CPU_BASED_INVLPG_EXITING |
2411 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002412
Sheng Yangf78e0e22007-10-29 09:40:42 +08002413 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002414 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002415 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002416 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2417 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002418 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002419#ifdef CONFIG_X86_64
2420 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2421 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2422 ~CPU_BASED_CR8_STORE_EXITING;
2423#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002424 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002425 min2 = 0;
2426 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002427 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002428 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002429 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002430 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002431 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002432 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Paolo Bonzini0367f202016-07-12 10:44:55 +02002433 SECONDARY_EXEC_DESC |
Sean Christopherson7f3603b2020-09-23 09:50:47 -07002434 SECONDARY_EXEC_ENABLE_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002435 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002436 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002437 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08002438 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08002439 SECONDARY_EXEC_XSAVES |
David Hildenbrand736fdf72017-08-24 20:51:37 +02002440 SECONDARY_EXEC_RDSEED_EXITING |
2441 SECONDARY_EXEC_RDRAND_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002442 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04002443 SECONDARY_EXEC_TSC_SCALING |
Tao Xue69e72fa2019-07-16 14:55:49 +08002444 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE |
Chao Pengf99e3da2018-10-24 16:05:10 +08002445 SECONDARY_EXEC_PT_USE_GPA |
2446 SECONDARY_EXEC_PT_CONCEAL_VMX |
Chenyi Qiangfe6b6bc2020-11-06 17:03:14 +08002447 SECONDARY_EXEC_ENABLE_VMFUNC |
2448 SECONDARY_EXEC_BUS_LOCK_DETECTION;
Sean Christopherson7a57c092020-03-12 11:04:16 -07002449 if (cpu_has_sgx())
2450 opt2 |= SECONDARY_EXEC_ENCLS_EXITING;
Sheng Yangd56f5462008-04-25 10:13:16 +08002451 if (adjust_vmx_controls(min2, opt2,
2452 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002453 &_cpu_based_2nd_exec_control) < 0)
2454 return -EIO;
2455 }
2456#ifndef CONFIG_X86_64
2457 if (!(_cpu_based_2nd_exec_control &
2458 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2459 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2460#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002461
2462 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2463 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002464 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002465 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2466 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002467
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002468 rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
Sean Christopherson7caaa712018-12-03 13:53:01 -08002469 &vmx_cap->ept, &vmx_cap->vpid);
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002470
Sheng Yangd56f5462008-04-25 10:13:16 +08002471 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002472 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2473 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002474 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2475 CPU_BASED_CR3_STORE_EXITING |
2476 CPU_BASED_INVLPG_EXITING);
Sean Christopherson7caaa712018-12-03 13:53:01 -08002477 } else if (vmx_cap->ept) {
2478 vmx_cap->ept = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002479 pr_warn_once("EPT CAP should not exist if not support "
2480 "1-setting enable EPT VM-execution control\n");
2481 }
2482 if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
Sean Christopherson7caaa712018-12-03 13:53:01 -08002483 vmx_cap->vpid) {
2484 vmx_cap->vpid = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002485 pr_warn_once("VPID CAP should not exist if not support "
2486 "1-setting enable VPID VM-execution control\n");
Sheng Yangd56f5462008-04-25 10:13:16 +08002487 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002488
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002489 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002490#ifdef CONFIG_X86_64
2491 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2492#endif
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002493 opt = VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL |
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002494 VM_EXIT_LOAD_IA32_PAT |
2495 VM_EXIT_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002496 VM_EXIT_CLEAR_BNDCFGS |
2497 VM_EXIT_PT_CONCEAL_PIP |
2498 VM_EXIT_CLEAR_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002499 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2500 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002501 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002502
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01002503 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2504 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
2505 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002506 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2507 &_pin_based_exec_control) < 0)
2508 return -EIO;
2509
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02002510 if (cpu_has_broken_vmx_preemption_timer())
2511 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002512 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002513 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08002514 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2515
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01002516 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002517 opt = VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL |
2518 VM_ENTRY_LOAD_IA32_PAT |
2519 VM_ENTRY_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002520 VM_ENTRY_LOAD_BNDCFGS |
2521 VM_ENTRY_PT_CONCEAL_PIP |
2522 VM_ENTRY_LOAD_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002523 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2524 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002525 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002526
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002527 /*
2528 * Some cpus support VM_{ENTRY,EXIT}_IA32_PERF_GLOBAL_CTRL but they
2529 * can't be used due to an errata where VM Exit may incorrectly clear
2530 * IA32_PERF_GLOBAL_CTRL[34:32]. Workaround the errata by using the
2531 * MSR load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2532 */
2533 if (boot_cpu_data.x86 == 0x6) {
2534 switch (boot_cpu_data.x86_model) {
2535 case 26: /* AAK155 */
2536 case 30: /* AAP115 */
2537 case 37: /* AAT100 */
2538 case 44: /* BC86,AAY89,BD102 */
2539 case 46: /* BA97 */
Sean Christopherson85ba2b12019-01-14 12:12:02 -08002540 _vmentry_control &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002541 _vmexit_control &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
2542 pr_warn_once("kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2543 "does not work properly. Using workaround\n");
2544 break;
2545 default:
2546 break;
2547 }
2548 }
2549
2550
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002551 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002552
2553 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2554 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002555 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002556
2557#ifdef CONFIG_X86_64
2558 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2559 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002560 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002561#endif
2562
2563 /* Require Write-Back (WB) memory type for VMCS accesses. */
2564 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002565 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002566
Yang, Sheng002c7f72007-07-31 14:23:01 +03002567 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02002568 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03002569 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002570
Liran Alon2307af12018-06-29 22:59:04 +03002571 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002572
Yang, Sheng002c7f72007-07-31 14:23:01 +03002573 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2574 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002575 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002576 vmcs_conf->vmexit_ctrl = _vmexit_control;
2577 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002578
Vitaly Kuznetsov064eedf2020-10-14 16:33:46 +02002579#if IS_ENABLED(CONFIG_HYPERV)
2580 if (enlightened_vmcs)
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002581 evmcs_sanitize_exec_ctrls(vmcs_conf);
Vitaly Kuznetsov064eedf2020-10-14 16:33:46 +02002582#endif
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002583
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002584 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002585}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002586
Ben Gardon41836832019-02-11 11:02:52 -08002587struct vmcs *alloc_vmcs_cpu(bool shadow, int cpu, gfp_t flags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002588{
2589 int node = cpu_to_node(cpu);
2590 struct page *pages;
2591 struct vmcs *vmcs;
2592
Ben Gardon41836832019-02-11 11:02:52 -08002593 pages = __alloc_pages_node(node, flags, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002594 if (!pages)
2595 return NULL;
2596 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002597 memset(vmcs, 0, vmcs_config.size);
Liran Alon2307af12018-06-29 22:59:04 +03002598
2599 /* KVM supports Enlightened VMCS v1 only */
2600 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002601 vmcs->hdr.revision_id = KVM_EVMCS_VERSION;
Liran Alon2307af12018-06-29 22:59:04 +03002602 else
Liran Alon392b2f22018-06-23 02:35:01 +03002603 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002604
Liran Alon491a6032018-06-23 02:35:12 +03002605 if (shadow)
2606 vmcs->hdr.shadow_vmcs = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002607 return vmcs;
2608}
2609
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002610void free_vmcs(struct vmcs *vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002611{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002612 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002613}
2614
Nadav Har'Eld462b812011-05-24 15:26:10 +03002615/*
2616 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2617 */
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002618void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002619{
2620 if (!loaded_vmcs->vmcs)
2621 return;
2622 loaded_vmcs_clear(loaded_vmcs);
2623 free_vmcs(loaded_vmcs->vmcs);
2624 loaded_vmcs->vmcs = NULL;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002625 if (loaded_vmcs->msr_bitmap)
2626 free_page((unsigned long)loaded_vmcs->msr_bitmap);
Jim Mattson355f4fb2016-10-28 08:29:39 -07002627 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002628}
2629
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002630int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002631{
Liran Alon491a6032018-06-23 02:35:12 +03002632 loaded_vmcs->vmcs = alloc_vmcs(false);
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002633 if (!loaded_vmcs->vmcs)
2634 return -ENOMEM;
2635
Sean Christophersond260f9e2020-03-21 12:37:50 -07002636 vmcs_clear(loaded_vmcs->vmcs);
2637
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002638 loaded_vmcs->shadow_vmcs = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07002639 loaded_vmcs->hv_timer_soft_disabled = false;
Sean Christophersond260f9e2020-03-21 12:37:50 -07002640 loaded_vmcs->cpu = -1;
2641 loaded_vmcs->launched = 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002642
2643 if (cpu_has_vmx_msr_bitmap()) {
Ben Gardon41836832019-02-11 11:02:52 -08002644 loaded_vmcs->msr_bitmap = (unsigned long *)
2645 __get_free_page(GFP_KERNEL_ACCOUNT);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002646 if (!loaded_vmcs->msr_bitmap)
2647 goto out_vmcs;
2648 memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
2649 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07002650
2651 memset(&loaded_vmcs->host_state, 0, sizeof(struct vmcs_host_state));
Sean Christopherson3af80fe2019-05-07 12:18:00 -07002652 memset(&loaded_vmcs->controls_shadow, 0,
2653 sizeof(struct vmcs_controls_shadow));
Sean Christophersond7ee0392018-07-23 12:32:47 -07002654
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002655 return 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002656
2657out_vmcs:
2658 free_loaded_vmcs(loaded_vmcs);
2659 return -ENOMEM;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002660}
2661
Sam Ravnborg39959582007-06-01 00:47:13 -07002662static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002663{
2664 int cpu;
2665
Zachary Amsden3230bb42009-09-29 11:38:37 -10002666 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002667 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002668 per_cpu(vmxarea, cpu) = NULL;
2669 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002670}
2671
Avi Kivity6aa8b732006-12-10 02:21:36 -08002672static __init int alloc_kvm_area(void)
2673{
2674 int cpu;
2675
Zachary Amsden3230bb42009-09-29 11:38:37 -10002676 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002677 struct vmcs *vmcs;
2678
Ben Gardon41836832019-02-11 11:02:52 -08002679 vmcs = alloc_vmcs_cpu(false, cpu, GFP_KERNEL);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002680 if (!vmcs) {
2681 free_kvm_area();
2682 return -ENOMEM;
2683 }
2684
Liran Alon2307af12018-06-29 22:59:04 +03002685 /*
2686 * When eVMCS is enabled, alloc_vmcs_cpu() sets
2687 * vmcs->revision_id to KVM_EVMCS_VERSION instead of
2688 * revision_id reported by MSR_IA32_VMX_BASIC.
2689 *
Linus Torvalds312a4662018-12-26 17:03:51 -08002690 * However, even though not explicitly documented by
Liran Alon2307af12018-06-29 22:59:04 +03002691 * TLFS, VMXArea passed as VMXON argument should
2692 * still be marked with revision_id reported by
2693 * physical CPU.
2694 */
2695 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002696 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002697
Avi Kivity6aa8b732006-12-10 02:21:36 -08002698 per_cpu(vmxarea, cpu) = vmcs;
2699 }
2700 return 0;
2701}
2702
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002703static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02002704 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002705{
Gleb Natapovd99e4152012-12-20 16:57:45 +02002706 if (!emulate_invalid_guest_state) {
2707 /*
2708 * CS and SS RPL should be equal during guest entry according
2709 * to VMX spec, but in reality it is not always so. Since vcpu
2710 * is in the middle of the transition from real mode to
2711 * protected mode it is safe to assume that RPL 0 is a good
2712 * default value.
2713 */
2714 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03002715 save->selector &= ~SEGMENT_RPL_MASK;
2716 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02002717 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002718 }
Sean Christopherson1dd7a4f2021-07-13 09:33:06 -07002719 __vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002720}
2721
2722static void enter_pmode(struct kvm_vcpu *vcpu)
2723{
2724 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002725 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002726
Gleb Natapovd99e4152012-12-20 16:57:45 +02002727 /*
Ingo Molnard9f6e122021-03-18 15:28:01 +01002728 * Update real mode segment cache. It may be not up-to-date if segment
Gleb Natapovd99e4152012-12-20 16:57:45 +02002729 * register was written while vcpu was in a guest mode.
2730 */
2731 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2732 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2733 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2734 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2735 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2736 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
2737
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002738 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002739
Sean Christopherson1dd7a4f2021-07-13 09:33:06 -07002740 __vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002741
2742 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002743 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2744 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002745 vmcs_writel(GUEST_RFLAGS, flags);
2746
Rusty Russell66aee912007-07-17 23:34:16 +10002747 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2748 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002749
Jason Baronb6a7cc32021-01-14 22:27:54 -05002750 vmx_update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002751
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002752 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2753 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2754 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2755 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2756 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2757 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002758}
2759
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002760static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002761{
Mathias Krause772e0312012-08-30 01:30:19 +02002762 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02002763 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002764
Gleb Natapovd99e4152012-12-20 16:57:45 +02002765 var.dpl = 0x3;
2766 if (seg == VCPU_SREG_CS)
2767 var.type = 0x3;
2768
2769 if (!emulate_invalid_guest_state) {
2770 var.selector = var.base >> 4;
2771 var.base = var.base & 0xffff0;
2772 var.limit = 0xffff;
2773 var.g = 0;
2774 var.db = 0;
2775 var.present = 1;
2776 var.s = 1;
2777 var.l = 0;
2778 var.unusable = 0;
2779 var.type = 0x3;
2780 var.avl = 0;
2781 if (save->base & 0xf)
2782 printk_once(KERN_WARNING "kvm: segment base is not "
2783 "paragraph aligned when entering "
2784 "protected mode (seg=%d)", seg);
2785 }
2786
2787 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05002788 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02002789 vmcs_write32(sf->limit, var.limit);
2790 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002791}
2792
2793static void enter_rmode(struct kvm_vcpu *vcpu)
2794{
2795 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002796 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002797 struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002798
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002799 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
2800 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2801 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2802 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2803 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002804 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2805 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002806
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002807 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002808
Gleb Natapov776e58e2011-03-13 12:34:27 +02002809 /*
2810 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01002811 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02002812 */
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002813 if (!kvm_vmx->tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02002814 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2815 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02002816
Avi Kivity2fb92db2011-04-27 19:42:18 +03002817 vmx_segment_cache_clear(vmx);
2818
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002819 vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002820 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002821 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2822
2823 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002824 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002825
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002826 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002827
2828 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002829 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Jason Baronb6a7cc32021-01-14 22:27:54 -05002830 vmx_update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002831
Gleb Natapovd99e4152012-12-20 16:57:45 +02002832 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2833 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2834 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2835 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2836 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
2837 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002838}
2839
Maxim Levitsky72f211e2020-10-01 14:29:53 +03002840int vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
Amit Shah401d10d2009-02-20 22:53:37 +05302841{
2842 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersond85a8032020-09-23 11:04:06 -07002843 struct vmx_uret_msr *msr = vmx_find_uret_msr(vmx, MSR_EFER);
Avi Kivity26bb0982009-09-07 11:14:12 +03002844
Maxim Levitsky72f211e2020-10-01 14:29:53 +03002845 /* Nothing to do if hardware doesn't support EFER. */
Avi Kivity26bb0982009-09-07 11:14:12 +03002846 if (!msr)
Maxim Levitsky72f211e2020-10-01 14:29:53 +03002847 return 0;
Amit Shah401d10d2009-02-20 22:53:37 +05302848
Avi Kivityf6801df2010-01-21 15:31:50 +02002849 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302850 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002851 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302852 msr->data = efer;
2853 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002854 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302855
2856 msr->data = efer & ~EFER_LME;
2857 }
Sean Christopherson400dd542021-07-13 09:33:11 -07002858 vmx_setup_uret_msrs(vmx);
Maxim Levitsky72f211e2020-10-01 14:29:53 +03002859 return 0;
Amit Shah401d10d2009-02-20 22:53:37 +05302860}
2861
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002862#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002863
2864static void enter_lmode(struct kvm_vcpu *vcpu)
2865{
2866 u32 guest_tr_ar;
2867
Avi Kivity2fb92db2011-04-27 19:42:18 +03002868 vmx_segment_cache_clear(to_vmx(vcpu));
2869
Avi Kivity6aa8b732006-12-10 02:21:36 -08002870 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002871 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02002872 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
2873 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002874 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002875 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
2876 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002877 }
Avi Kivityda38f432010-07-06 11:30:49 +03002878 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002879}
2880
2881static void exit_lmode(struct kvm_vcpu *vcpu)
2882{
Gleb Natapov2961e8762013-11-25 15:37:13 +02002883 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03002884 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002885}
2886
2887#endif
2888
Sean Christopherson77809382020-03-20 14:28:18 -07002889static void vmx_flush_tlb_all(struct kvm_vcpu *vcpu)
Sean Christopherson5058b692020-03-20 14:28:14 -07002890{
2891 struct vcpu_vmx *vmx = to_vmx(vcpu);
2892
2893 /*
Sean Christopherson77809382020-03-20 14:28:18 -07002894 * INVEPT must be issued when EPT is enabled, irrespective of VPID, as
2895 * the CPU is not required to invalidate guest-physical mappings on
2896 * VM-Entry, even if VPID is disabled. Guest-physical mappings are
2897 * associated with the root EPT structure and not any particular VPID
2898 * (INVVPID also isn't required to invalidate guest-physical mappings).
Sean Christopherson5058b692020-03-20 14:28:14 -07002899 */
2900 if (enable_ept) {
2901 ept_sync_global();
2902 } else if (enable_vpid) {
2903 if (cpu_has_vmx_invvpid_global()) {
2904 vpid_sync_vcpu_global();
2905 } else {
2906 vpid_sync_vcpu_single(vmx->vpid);
2907 vpid_sync_vcpu_single(vmx->nested.vpid02);
2908 }
2909 }
2910}
2911
Sean Christopherson2b4a5a52021-11-25 01:49:43 +00002912static inline int vmx_get_current_vpid(struct kvm_vcpu *vcpu)
2913{
2914 if (is_guest_mode(vcpu))
2915 return nested_get_vpid02(vcpu);
2916 return to_vmx(vcpu)->vpid;
2917}
2918
Sean Christopherson33d19ec2020-03-20 14:28:16 -07002919static void vmx_flush_tlb_current(struct kvm_vcpu *vcpu)
2920{
Sean Christopherson2a40b902020-07-15 20:41:18 -07002921 struct kvm_mmu *mmu = vcpu->arch.mmu;
2922 u64 root_hpa = mmu->root_hpa;
Sean Christopherson33d19ec2020-03-20 14:28:16 -07002923
2924 /* No flush required if the current context is invalid. */
2925 if (!VALID_PAGE(root_hpa))
2926 return;
2927
2928 if (enable_ept)
Sean Christopherson2a40b902020-07-15 20:41:18 -07002929 ept_sync_context(construct_eptp(vcpu, root_hpa,
2930 mmu->shadow_root_level));
Sean Christopherson33d19ec2020-03-20 14:28:16 -07002931 else
Sean Christopherson2b4a5a52021-11-25 01:49:43 +00002932 vpid_sync_context(vmx_get_current_vpid(vcpu));
Sean Christopherson33d19ec2020-03-20 14:28:16 -07002933}
2934
Junaid Shahidfaff8752018-06-29 13:10:05 -07002935static void vmx_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t addr)
2936{
Junaid Shahidfaff8752018-06-29 13:10:05 -07002937 /*
Sean Christopherson2b4a5a52021-11-25 01:49:43 +00002938 * vpid_sync_vcpu_addr() is a nop if vpid==0, see the comment in
Sean Christophersonad104b52020-03-20 14:28:11 -07002939 * vmx_flush_tlb_guest() for an explanation of why this is ok.
Junaid Shahidfaff8752018-06-29 13:10:05 -07002940 */
Sean Christopherson2b4a5a52021-11-25 01:49:43 +00002941 vpid_sync_vcpu_addr(vmx_get_current_vpid(vcpu), addr);
Junaid Shahidfaff8752018-06-29 13:10:05 -07002942}
2943
Sean Christophersone64419d2020-03-20 14:28:10 -07002944static void vmx_flush_tlb_guest(struct kvm_vcpu *vcpu)
2945{
2946 /*
Sean Christopherson2b4a5a52021-11-25 01:49:43 +00002947 * vpid_sync_context() is a nop if vpid==0, e.g. if enable_vpid==0 or a
2948 * vpid couldn't be allocated for this vCPU. VM-Enter and VM-Exit are
2949 * required to flush GVA->{G,H}PA mappings from the TLB if vpid is
Sean Christophersone64419d2020-03-20 14:28:10 -07002950 * disabled (VM-Enter with vpid enabled and vpid==0 is disallowed),
2951 * i.e. no explicit INVVPID is necessary.
2952 */
Sean Christopherson2b4a5a52021-11-25 01:49:43 +00002953 vpid_sync_context(vmx_get_current_vpid(vcpu));
Sean Christophersone64419d2020-03-20 14:28:10 -07002954}
2955
Peter Shier43fea4e2020-08-20 16:05:45 -07002956void vmx_ept_load_pdptrs(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08002957{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002958 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2959
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002960 if (!kvm_register_is_dirty(vcpu, VCPU_EXREG_PDPTR))
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002961 return;
2962
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002963 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002964 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
2965 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
2966 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
2967 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08002968 }
2969}
2970
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002971void ept_save_pdptrs(struct kvm_vcpu *vcpu)
Avi Kivity8f5d5492009-05-31 18:41:29 +03002972{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002973 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2974
Sean Christopherson9932b492020-04-15 13:34:50 -07002975 if (WARN_ON_ONCE(!is_pae_paging(vcpu)))
2976 return;
2977
2978 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
2979 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
2980 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
2981 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002982
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002983 kvm_register_mark_dirty(vcpu, VCPU_EXREG_PDPTR);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002984}
2985
Sean Christopherson470750b2021-07-13 09:33:02 -07002986#define CR3_EXITING_BITS (CPU_BASED_CR3_LOAD_EXITING | \
2987 CPU_BASED_CR3_STORE_EXITING)
2988
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002989void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002990{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002991 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson32437c22021-07-13 09:33:05 -07002992 unsigned long hw_cr0, old_cr0_pg;
Sean Christopherson470750b2021-07-13 09:33:02 -07002993 u32 tmp;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002994
Sean Christopherson32437c22021-07-13 09:33:05 -07002995 old_cr0_pg = kvm_read_cr0_bits(vcpu, X86_CR0_PG);
2996
Sean Christopherson3de63472018-07-13 08:42:30 -07002997 hw_cr0 = (cr0 & ~KVM_VM_CR0_ALWAYS_OFF);
Krish Sadhukhanbddd82d2020-09-21 08:10:25 +00002998 if (is_unrestricted_guest(vcpu))
Gleb Natapov50378782013-02-04 16:00:28 +02002999 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003000 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003001 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sean Christophersonee5a5582021-07-13 09:32:59 -07003002 if (!enable_ept)
3003 hw_cr0 |= X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003004
Gleb Natapov218e7632013-01-21 15:36:45 +02003005 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3006 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003007
Gleb Natapov218e7632013-01-21 15:36:45 +02003008 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3009 enter_rmode(vcpu);
3010 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003011
Sean Christopherson32437c22021-07-13 09:33:05 -07003012 vmcs_writel(CR0_READ_SHADOW, cr0);
3013 vmcs_writel(GUEST_CR0, hw_cr0);
3014 vcpu->arch.cr0 = cr0;
3015 kvm_register_mark_available(vcpu, VCPU_EXREG_CR0);
3016
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003017#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003018 if (vcpu->arch.efer & EFER_LME) {
Sean Christopherson32437c22021-07-13 09:33:05 -07003019 if (!old_cr0_pg && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003020 enter_lmode(vcpu);
Sean Christopherson32437c22021-07-13 09:33:05 -07003021 else if (old_cr0_pg && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003022 exit_lmode(vcpu);
3023 }
3024#endif
3025
Sean Christophersonc834fd72021-07-13 09:33:01 -07003026 if (enable_ept && !is_unrestricted_guest(vcpu)) {
Sean Christopherson470750b2021-07-13 09:33:02 -07003027 /*
3028 * Ensure KVM has an up-to-date snapshot of the guest's CR3. If
3029 * the below code _enables_ CR3 exiting, vmx_cache_reg() will
3030 * (correctly) stop reading vmcs.GUEST_CR3 because it thinks
3031 * KVM's CR3 is installed.
3032 */
Sean Christophersonc834fd72021-07-13 09:33:01 -07003033 if (!kvm_register_is_available(vcpu, VCPU_EXREG_CR3))
3034 vmx_cache_reg(vcpu, VCPU_EXREG_CR3);
Sean Christopherson470750b2021-07-13 09:33:02 -07003035
3036 /*
3037 * When running with EPT but not unrestricted guest, KVM must
3038 * intercept CR3 accesses when paging is _disabled_. This is
3039 * necessary because restricted guests can't actually run with
3040 * paging disabled, and so KVM stuffs its own CR3 in order to
3041 * run the guest when identity mapped page tables.
3042 *
3043 * Do _NOT_ check the old CR0.PG, e.g. to optimize away the
3044 * update, it may be stale with respect to CR3 interception,
3045 * e.g. after nested VM-Enter.
3046 *
3047 * Lastly, honor L1's desires, i.e. intercept CR3 loads and/or
3048 * stores to forward them to L1, even if KVM does not need to
3049 * intercept them to preserve its identity mapped page tables.
3050 */
Sean Christophersonc834fd72021-07-13 09:33:01 -07003051 if (!(cr0 & X86_CR0_PG)) {
Sean Christopherson470750b2021-07-13 09:33:02 -07003052 exec_controls_setbit(vmx, CR3_EXITING_BITS);
3053 } else if (!is_guest_mode(vcpu)) {
3054 exec_controls_clearbit(vmx, CR3_EXITING_BITS);
3055 } else {
3056 tmp = exec_controls_get(vmx);
3057 tmp &= ~CR3_EXITING_BITS;
3058 tmp |= get_vmcs12(vcpu)->cpu_based_vm_exec_control & CR3_EXITING_BITS;
3059 exec_controls_set(vmx, tmp);
3060 }
3061
Sean Christopherson32437c22021-07-13 09:33:05 -07003062 /* Note, vmx_set_cr4() consumes the new vcpu->arch.cr0. */
3063 if ((old_cr0_pg ^ cr0) & X86_CR0_PG)
Sean Christophersonc834fd72021-07-13 09:33:01 -07003064 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sean Christophersonc834fd72021-07-13 09:33:01 -07003065 }
Sheng Yang14394422008-04-28 12:24:45 +08003066
Gleb Natapov14168782013-01-21 15:36:49 +02003067 /* depends on vcpu->arch.cr0 to be set to a new value */
Maxim Levitskydbab6102021-09-13 17:09:54 +03003068 vmx->emulation_required = vmx_emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003069}
3070
Sean Christophersond468d942020-07-15 20:41:20 -07003071static int vmx_get_max_tdp_level(void)
Sean Christopherson0047fca2020-05-01 21:32:33 -07003072{
Sean Christophersond468d942020-07-15 20:41:20 -07003073 if (cpu_has_vmx_ept_5levels())
Sean Christopherson0047fca2020-05-01 21:32:33 -07003074 return 5;
3075 return 4;
3076}
3077
Sean Christophersone83bc092021-03-05 10:31:13 -08003078u64 construct_eptp(struct kvm_vcpu *vcpu, hpa_t root_hpa, int root_level)
Sheng Yang14394422008-04-28 12:24:45 +08003079{
Yu Zhang855feb62017-08-24 20:27:55 +08003080 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08003081
Sean Christopherson2a40b902020-07-15 20:41:18 -07003082 eptp |= (root_level == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08003083
Peter Feiner995f00a2017-06-30 17:26:32 -07003084 if (enable_ept_ad_bits &&
3085 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02003086 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sean Christophersone83bc092021-03-05 10:31:13 -08003087 eptp |= root_hpa;
Sheng Yang14394422008-04-28 12:24:45 +08003088
3089 return eptp;
3090}
3091
Sean Christophersone83bc092021-03-05 10:31:13 -08003092static void vmx_load_mmu_pgd(struct kvm_vcpu *vcpu, hpa_t root_hpa,
3093 int root_level)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003094{
Tianyu Lan877ad952018-07-19 08:40:23 +00003095 struct kvm *kvm = vcpu->kvm;
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003096 bool update_guest_cr3 = true;
Sheng Yang14394422008-04-28 12:24:45 +08003097 unsigned long guest_cr3;
3098 u64 eptp;
3099
Avi Kivity089d0342009-03-23 18:26:32 +02003100 if (enable_ept) {
Sean Christophersone83bc092021-03-05 10:31:13 -08003101 eptp = construct_eptp(vcpu, root_hpa, root_level);
Sheng Yang14394422008-04-28 12:24:45 +08003102 vmcs_write64(EPT_POINTER, eptp);
Tianyu Lan877ad952018-07-19 08:40:23 +00003103
Vineeth Pillai3c86c0d2021-06-03 15:14:36 +00003104 hv_track_root_tdp(vcpu, root_hpa);
Tianyu Lan877ad952018-07-19 08:40:23 +00003105
Paolo Bonzinidf7e0682020-05-20 08:37:37 -04003106 if (!enable_unrestricted_guest && !is_paging(vcpu))
Tianyu Lan877ad952018-07-19 08:40:23 +00003107 guest_cr3 = to_kvm_vmx(kvm)->ept_identity_map_addr;
Sean Christophersonb17b7432019-09-27 14:45:17 -07003108 else if (test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3109 guest_cr3 = vcpu->arch.cr3;
3110 else /* vmcs01.GUEST_CR3 is already up-to-date. */
3111 update_guest_cr3 = false;
Peter Shier43fea4e2020-08-20 16:05:45 -07003112 vmx_ept_load_pdptrs(vcpu);
Sean Christophersonbe100ef2020-03-20 14:28:33 -07003113 } else {
Sean Christophersone83bc092021-03-05 10:31:13 -08003114 guest_cr3 = root_hpa | kvm_get_active_pcid(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003115 }
3116
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003117 if (update_guest_cr3)
3118 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003119}
3120
Sean Christophersonc2fe3cd2020-10-06 18:44:15 -07003121static bool vmx_is_valid_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
3122{
3123 /*
3124 * We operate under the default treatment of SMM, so VMX cannot be
3125 * enabled under SMM. Note, whether or not VMXE is allowed at all is
Sean Christophersonee69c922020-10-06 18:44:16 -07003126 * handled by kvm_is_valid_cr4().
Sean Christophersonc2fe3cd2020-10-06 18:44:15 -07003127 */
3128 if ((cr4 & X86_CR4_VMXE) && is_smm(vcpu))
3129 return false;
3130
3131 if (to_vmx(vcpu)->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
3132 return false;
3133
3134 return true;
3135}
3136
3137void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003138{
Jim Mattson2259c172020-10-29 10:06:48 -07003139 unsigned long old_cr4 = vcpu->arch.cr4;
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003140 struct vcpu_vmx *vmx = to_vmx(vcpu);
Ben Serebrin085e68e2015-04-16 11:58:05 -07003141 /*
3142 * Pass through host's Machine Check Enable value to hw_cr4, which
3143 * is in force while we are in guest mode. Do not let guests control
3144 * this bit, even if host CR4.MCE == 0.
3145 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003146 unsigned long hw_cr4;
3147
3148 hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
Krish Sadhukhanbddd82d2020-09-21 08:10:25 +00003149 if (is_unrestricted_guest(vcpu))
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003150 hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003151 else if (vmx->rmode.vm86_active)
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003152 hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
3153 else
3154 hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003155
Sean Christopherson64f7a112018-04-30 10:01:06 -07003156 if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
3157 if (cr4 & X86_CR4_UMIP) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003158 secondary_exec_controls_setbit(vmx, SECONDARY_EXEC_DESC);
Sean Christopherson64f7a112018-04-30 10:01:06 -07003159 hw_cr4 &= ~X86_CR4_UMIP;
3160 } else if (!is_guest_mode(vcpu) ||
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003161 !nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC)) {
3162 secondary_exec_controls_clearbit(vmx, SECONDARY_EXEC_DESC);
3163 }
Sean Christopherson64f7a112018-04-30 10:01:06 -07003164 }
Paolo Bonzini0367f202016-07-12 10:44:55 +02003165
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003166 vcpu->arch.cr4 = cr4;
Sean Christophersonf98c1e72020-05-01 21:32:30 -07003167 kvm_register_mark_available(vcpu, VCPU_EXREG_CR4);
Sheng Yang14394422008-04-28 12:24:45 +08003168
Krish Sadhukhanbddd82d2020-09-21 08:10:25 +00003169 if (!is_unrestricted_guest(vcpu)) {
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003170 if (enable_ept) {
3171 if (!is_paging(vcpu)) {
3172 hw_cr4 &= ~X86_CR4_PAE;
3173 hw_cr4 |= X86_CR4_PSE;
3174 } else if (!(cr4 & X86_CR4_PAE)) {
3175 hw_cr4 &= ~X86_CR4_PAE;
3176 }
3177 }
3178
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003179 /*
Huaitong Handdba2622016-03-22 16:51:15 +08003180 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
3181 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
3182 * to be manually disabled when guest switches to non-paging
3183 * mode.
3184 *
3185 * If !enable_unrestricted_guest, the CPU is always running
3186 * with CR0.PG=1 and CR4 needs to be modified.
3187 * If enable_unrestricted_guest, the CPU automatically
3188 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003189 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003190 if (!is_paging(vcpu))
3191 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
3192 }
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003193
Sheng Yang14394422008-04-28 12:24:45 +08003194 vmcs_writel(CR4_READ_SHADOW, cr4);
3195 vmcs_writel(GUEST_CR4, hw_cr4);
Jim Mattson2259c172020-10-29 10:06:48 -07003196
3197 if ((cr4 ^ old_cr4) & (X86_CR4_OSXSAVE | X86_CR4_PKE))
3198 kvm_update_cpuid_runtime(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003199}
3200
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003201void vmx_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003202{
Avi Kivitya9179492011-01-03 14:28:52 +02003203 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003204 u32 ar;
3205
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003206 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003207 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003208 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003209 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003210 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003211 var->base = vmx_read_guest_seg_base(vmx, seg);
3212 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3213 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003214 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003215 var->base = vmx_read_guest_seg_base(vmx, seg);
3216 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3217 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3218 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003219 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003220 var->type = ar & 15;
3221 var->s = (ar >> 4) & 1;
3222 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003223 /*
3224 * Some userspaces do not preserve unusable property. Since usable
3225 * segment has to be present according to VMX spec we can use present
3226 * property to amend userspace bug by making unusable segment always
3227 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3228 * segment as unusable.
3229 */
3230 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003231 var->avl = (ar >> 12) & 1;
3232 var->l = (ar >> 13) & 1;
3233 var->db = (ar >> 14) & 1;
3234 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003235}
3236
Avi Kivitya9179492011-01-03 14:28:52 +02003237static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3238{
Avi Kivitya9179492011-01-03 14:28:52 +02003239 struct kvm_segment s;
3240
3241 if (to_vmx(vcpu)->rmode.vm86_active) {
3242 vmx_get_segment(vcpu, &s, seg);
3243 return s.base;
3244 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003245 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003246}
3247
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003248int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003249{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003250 struct vcpu_vmx *vmx = to_vmx(vcpu);
3251
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003252 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003253 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003254 else {
3255 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003256 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003257 }
Avi Kivity69c73022011-03-07 15:26:44 +02003258}
3259
Avi Kivity653e3102007-05-07 10:55:37 +03003260static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003261{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003262 u32 ar;
3263
Avi Kivityf0495f92012-06-07 17:06:10 +03003264 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003265 ar = 1 << 16;
3266 else {
3267 ar = var->type & 15;
3268 ar |= (var->s & 1) << 4;
3269 ar |= (var->dpl & 3) << 5;
3270 ar |= (var->present & 1) << 7;
3271 ar |= (var->avl & 1) << 12;
3272 ar |= (var->l & 1) << 13;
3273 ar |= (var->db & 1) << 14;
3274 ar |= (var->g & 1) << 15;
3275 }
Avi Kivity653e3102007-05-07 10:55:37 +03003276
3277 return ar;
3278}
3279
Sean Christopherson816be9e2021-07-13 09:33:07 -07003280void __vmx_set_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity653e3102007-05-07 10:55:37 +03003281{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003282 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003283 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003284
Avi Kivity2fb92db2011-04-27 19:42:18 +03003285 vmx_segment_cache_clear(vmx);
3286
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003287 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3288 vmx->rmode.segs[seg] = *var;
3289 if (seg == VCPU_SREG_TR)
3290 vmcs_write16(sf->selector, var->selector);
3291 else if (var->s)
3292 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Sean Christopherson1dd7a4f2021-07-13 09:33:06 -07003293 return;
Avi Kivity653e3102007-05-07 10:55:37 +03003294 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003295
Avi Kivity653e3102007-05-07 10:55:37 +03003296 vmcs_writel(sf->base, var->base);
3297 vmcs_write32(sf->limit, var->limit);
3298 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003299
3300 /*
3301 * Fix the "Accessed" bit in AR field of segment registers for older
3302 * qemu binaries.
3303 * IA32 arch specifies that at the time of processor reset the
3304 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003305 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003306 * state vmexit when "unrestricted guest" mode is turned on.
3307 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3308 * tree. Newer qemu binaries with that qemu fix would not need this
3309 * kvm hack.
3310 */
Krish Sadhukhanbddd82d2020-09-21 08:10:25 +00003311 if (is_unrestricted_guest(vcpu) && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003312 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003313
Gleb Natapovf924d662012-12-12 19:10:55 +02003314 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Sean Christopherson1dd7a4f2021-07-13 09:33:06 -07003315}
Gleb Natapovd99e4152012-12-20 16:57:45 +02003316
Sean Christopherson816be9e2021-07-13 09:33:07 -07003317static void vmx_set_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Sean Christopherson1dd7a4f2021-07-13 09:33:06 -07003318{
3319 __vmx_set_segment(vcpu, var, seg);
3320
Maxim Levitskydbab6102021-09-13 17:09:54 +03003321 to_vmx(vcpu)->emulation_required = vmx_emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003322}
3323
Avi Kivity6aa8b732006-12-10 02:21:36 -08003324static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3325{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003326 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003327
3328 *db = (ar >> 14) & 1;
3329 *l = (ar >> 13) & 1;
3330}
3331
Gleb Natapov89a27f42010-02-16 10:51:48 +02003332static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003333{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003334 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3335 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003336}
3337
Gleb Natapov89a27f42010-02-16 10:51:48 +02003338static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003339{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003340 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3341 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003342}
3343
Gleb Natapov89a27f42010-02-16 10:51:48 +02003344static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003345{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003346 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3347 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003348}
3349
Gleb Natapov89a27f42010-02-16 10:51:48 +02003350static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003351{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003352 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3353 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003354}
3355
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003356static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3357{
3358 struct kvm_segment var;
3359 u32 ar;
3360
3361 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003362 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003363 if (seg == VCPU_SREG_CS)
3364 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003365 ar = vmx_segment_access_rights(&var);
3366
3367 if (var.base != (var.selector << 4))
3368 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003369 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003370 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003371 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003372 return false;
3373
3374 return true;
3375}
3376
3377static bool code_segment_valid(struct kvm_vcpu *vcpu)
3378{
3379 struct kvm_segment cs;
3380 unsigned int cs_rpl;
3381
3382 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003383 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003384
Avi Kivity1872a3f2009-01-04 23:26:52 +02003385 if (cs.unusable)
3386 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003387 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003388 return false;
3389 if (!cs.s)
3390 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003391 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003392 if (cs.dpl > cs_rpl)
3393 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003394 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003395 if (cs.dpl != cs_rpl)
3396 return false;
3397 }
3398 if (!cs.present)
3399 return false;
3400
3401 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3402 return true;
3403}
3404
3405static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3406{
3407 struct kvm_segment ss;
3408 unsigned int ss_rpl;
3409
3410 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003411 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003412
Avi Kivity1872a3f2009-01-04 23:26:52 +02003413 if (ss.unusable)
3414 return true;
3415 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003416 return false;
3417 if (!ss.s)
3418 return false;
3419 if (ss.dpl != ss_rpl) /* DPL != RPL */
3420 return false;
3421 if (!ss.present)
3422 return false;
3423
3424 return true;
3425}
3426
3427static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3428{
3429 struct kvm_segment var;
3430 unsigned int rpl;
3431
3432 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03003433 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003434
Avi Kivity1872a3f2009-01-04 23:26:52 +02003435 if (var.unusable)
3436 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003437 if (!var.s)
3438 return false;
3439 if (!var.present)
3440 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003441 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003442 if (var.dpl < rpl) /* DPL < RPL */
3443 return false;
3444 }
3445
3446 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3447 * rights flags
3448 */
3449 return true;
3450}
3451
3452static bool tr_valid(struct kvm_vcpu *vcpu)
3453{
3454 struct kvm_segment tr;
3455
3456 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3457
Avi Kivity1872a3f2009-01-04 23:26:52 +02003458 if (tr.unusable)
3459 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03003460 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003461 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003462 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003463 return false;
3464 if (!tr.present)
3465 return false;
3466
3467 return true;
3468}
3469
3470static bool ldtr_valid(struct kvm_vcpu *vcpu)
3471{
3472 struct kvm_segment ldtr;
3473
3474 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3475
Avi Kivity1872a3f2009-01-04 23:26:52 +02003476 if (ldtr.unusable)
3477 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03003478 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003479 return false;
3480 if (ldtr.type != 2)
3481 return false;
3482 if (!ldtr.present)
3483 return false;
3484
3485 return true;
3486}
3487
3488static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3489{
3490 struct kvm_segment cs, ss;
3491
3492 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3493 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3494
Nadav Amitb32a9912015-03-29 16:33:04 +03003495 return ((cs.selector & SEGMENT_RPL_MASK) ==
3496 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003497}
3498
3499/*
3500 * Check if guest state is valid. Returns true if valid, false if
3501 * not.
3502 * We assume that registers are always usable
3503 */
Sean Christopherson2ba44932020-09-23 11:44:48 -07003504bool __vmx_guest_state_valid(struct kvm_vcpu *vcpu)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003505{
3506 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003507 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003508 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3509 return false;
3510 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3511 return false;
3512 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3513 return false;
3514 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3515 return false;
3516 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3517 return false;
3518 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3519 return false;
3520 } else {
3521 /* protected mode guest state checks */
3522 if (!cs_ss_rpl_check(vcpu))
3523 return false;
3524 if (!code_segment_valid(vcpu))
3525 return false;
3526 if (!stack_segment_valid(vcpu))
3527 return false;
3528 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3529 return false;
3530 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3531 return false;
3532 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3533 return false;
3534 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3535 return false;
3536 if (!tr_valid(vcpu))
3537 return false;
3538 if (!ldtr_valid(vcpu))
3539 return false;
3540 }
3541 /* TODO:
3542 * - Add checks on RIP
3543 * - Add checks on RFLAGS
3544 */
3545
3546 return true;
3547}
3548
Peter Xuff5a9832020-09-30 21:20:33 -04003549static int init_rmode_tss(struct kvm *kvm, void __user *ua)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003550{
Peter Xuff5a9832020-09-30 21:20:33 -04003551 const void *zero_page = (const void *) __va(page_to_phys(ZERO_PAGE(0)));
3552 u16 data;
3553 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003554
Peter Xuff5a9832020-09-30 21:20:33 -04003555 for (i = 0; i < 3; i++) {
3556 if (__copy_to_user(ua + PAGE_SIZE * i, zero_page, PAGE_SIZE))
3557 return -EFAULT;
3558 }
3559
Izik Eidus195aefd2007-10-01 22:14:18 +02003560 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Peter Xuff5a9832020-09-30 21:20:33 -04003561 if (__copy_to_user(ua + TSS_IOPB_BASE_OFFSET, &data, sizeof(u16)))
3562 return -EFAULT;
3563
Izik Eidus195aefd2007-10-01 22:14:18 +02003564 data = ~0;
Peter Xuff5a9832020-09-30 21:20:33 -04003565 if (__copy_to_user(ua + RMODE_TSS_SIZE - 1, &data, sizeof(u8)))
3566 return -EFAULT;
3567
3568 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003569}
3570
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003571static int init_rmode_identity_map(struct kvm *kvm)
3572{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003573 struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
Peter Xu2a5755b2020-01-09 09:57:14 -05003574 int i, r = 0;
Peter Xuff5a9832020-09-30 21:20:33 -04003575 void __user *uaddr;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003576 u32 tmp;
3577
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003578 /* Protect kvm_vmx->ept_identity_pagetable_done. */
Tang Chena255d472014-09-16 18:41:58 +08003579 mutex_lock(&kvm->slots_lock);
3580
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003581 if (likely(kvm_vmx->ept_identity_pagetable_done))
Peter Xu2a5755b2020-01-09 09:57:14 -05003582 goto out;
Tang Chena255d472014-09-16 18:41:58 +08003583
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003584 if (!kvm_vmx->ept_identity_map_addr)
3585 kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chena255d472014-09-16 18:41:58 +08003586
Peter Xuff5a9832020-09-30 21:20:33 -04003587 uaddr = __x86_set_memory_region(kvm,
3588 IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
3589 kvm_vmx->ept_identity_map_addr,
3590 PAGE_SIZE);
3591 if (IS_ERR(uaddr)) {
3592 r = PTR_ERR(uaddr);
Peter Xu2a5755b2020-01-09 09:57:14 -05003593 goto out;
Peter Xuff5a9832020-09-30 21:20:33 -04003594 }
Tang Chena255d472014-09-16 18:41:58 +08003595
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003596 /* Set up identity-mapping pagetable for EPT in real mode */
3597 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3598 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3599 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
Peter Xuff5a9832020-09-30 21:20:33 -04003600 if (__copy_to_user(uaddr + i * sizeof(tmp), &tmp, sizeof(tmp))) {
3601 r = -EFAULT;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003602 goto out;
Peter Xuff5a9832020-09-30 21:20:33 -04003603 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003604 }
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003605 kvm_vmx->ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08003606
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003607out:
Tang Chena255d472014-09-16 18:41:58 +08003608 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08003609 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003610}
3611
Avi Kivity6aa8b732006-12-10 02:21:36 -08003612static void seg_setup(int seg)
3613{
Mathias Krause772e0312012-08-30 01:30:19 +02003614 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003615 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003616
3617 vmcs_write16(sf->selector, 0);
3618 vmcs_writel(sf->base, 0);
3619 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003620 ar = 0x93;
3621 if (seg == VCPU_SREG_CS)
3622 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003623
3624 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003625}
3626
Sheng Yangf78e0e22007-10-29 09:40:42 +08003627static int alloc_apic_access_page(struct kvm *kvm)
3628{
Xiao Guangrong44841412012-09-07 14:14:20 +08003629 struct page *page;
Peter Xuff5a9832020-09-30 21:20:33 -04003630 void __user *hva;
3631 int ret = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003632
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003633 mutex_lock(&kvm->slots_lock);
Maxim Levitskya01b45e2021-06-23 14:29:55 +03003634 if (kvm->arch.apic_access_memslot_enabled)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003635 goto out;
Peter Xuff5a9832020-09-30 21:20:33 -04003636 hva = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
3637 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
3638 if (IS_ERR(hva)) {
3639 ret = PTR_ERR(hva);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003640 goto out;
Peter Xuff5a9832020-09-30 21:20:33 -04003641 }
Izik Eidus72dc67a2008-02-10 18:04:15 +02003642
Tang Chen73a6d942014-09-11 13:38:00 +08003643 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08003644 if (is_error_page(page)) {
Peter Xuff5a9832020-09-30 21:20:33 -04003645 ret = -EFAULT;
Xiao Guangrong44841412012-09-07 14:14:20 +08003646 goto out;
3647 }
3648
Tang Chenc24ae0d2014-09-24 15:57:58 +08003649 /*
3650 * Do not pin the page in memory, so that memory hot-unplug
3651 * is able to migrate it.
3652 */
3653 put_page(page);
Maxim Levitskya01b45e2021-06-23 14:29:55 +03003654 kvm->arch.apic_access_memslot_enabled = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003655out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003656 mutex_unlock(&kvm->slots_lock);
Peter Xuff5a9832020-09-30 21:20:33 -04003657 return ret;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003658}
3659
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003660int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003661{
3662 int vpid;
3663
Avi Kivity919818a2009-03-23 18:01:29 +02003664 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08003665 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003666 spin_lock(&vmx_vpid_lock);
3667 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003668 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003669 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003670 else
3671 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003672 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003673 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003674}
3675
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003676void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003677{
Wanpeng Li991e7a02015-09-16 17:30:05 +08003678 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003679 return;
3680 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003681 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003682 spin_unlock(&vmx_vpid_lock);
3683}
3684
Sean Christophersone23f6d42021-04-23 15:19:12 -07003685void vmx_disable_intercept_for_msr(struct kvm_vcpu *vcpu, u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08003686{
Aaron Lewis476c9bd2020-09-25 16:34:18 +02003687 struct vcpu_vmx *vmx = to_vmx(vcpu);
3688 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
Sheng Yang25c5f222008-03-28 13:18:56 +08003689
3690 if (!cpu_has_vmx_msr_bitmap())
3691 return;
3692
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003693 if (static_branch_unlikely(&enable_evmcs))
3694 evmcs_touch_msr_bitmap();
3695
Sheng Yang25c5f222008-03-28 13:18:56 +08003696 /*
Alexander Graf3eb90012020-09-25 16:34:20 +02003697 * Mark the desired intercept state in shadow bitmap, this is needed
3698 * for resync when the MSR filters change.
3699 */
3700 if (is_valid_passthrough_msr(msr)) {
3701 int idx = possible_passthrough_msr_slot(msr);
Yang Zhang8d146952013-01-25 10:18:50 +08003702
Alexander Graf3eb90012020-09-25 16:34:20 +02003703 if (idx != -ENOENT) {
3704 if (type & MSR_TYPE_R)
3705 clear_bit(idx, vmx->shadow_msr_intercept.read);
3706 if (type & MSR_TYPE_W)
3707 clear_bit(idx, vmx->shadow_msr_intercept.write);
3708 }
Yang Zhang8d146952013-01-25 10:18:50 +08003709 }
Alexander Graf3eb90012020-09-25 16:34:20 +02003710
3711 if ((type & MSR_TYPE_R) &&
3712 !kvm_msr_allowed(vcpu, msr, KVM_MSR_FILTER_READ)) {
3713 vmx_set_msr_bitmap_read(msr_bitmap, msr);
3714 type &= ~MSR_TYPE_R;
3715 }
3716
3717 if ((type & MSR_TYPE_W) &&
3718 !kvm_msr_allowed(vcpu, msr, KVM_MSR_FILTER_WRITE)) {
3719 vmx_set_msr_bitmap_write(msr_bitmap, msr);
3720 type &= ~MSR_TYPE_W;
3721 }
3722
3723 if (type & MSR_TYPE_R)
3724 vmx_clear_msr_bitmap_read(msr_bitmap, msr);
3725
3726 if (type & MSR_TYPE_W)
3727 vmx_clear_msr_bitmap_write(msr_bitmap, msr);
Yang Zhang8d146952013-01-25 10:18:50 +08003728}
3729
Sean Christophersone23f6d42021-04-23 15:19:12 -07003730void vmx_enable_intercept_for_msr(struct kvm_vcpu *vcpu, u32 msr, int type)
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003731{
Aaron Lewis476c9bd2020-09-25 16:34:18 +02003732 struct vcpu_vmx *vmx = to_vmx(vcpu);
3733 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003734
3735 if (!cpu_has_vmx_msr_bitmap())
3736 return;
3737
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003738 if (static_branch_unlikely(&enable_evmcs))
3739 evmcs_touch_msr_bitmap();
3740
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003741 /*
Alexander Graf3eb90012020-09-25 16:34:20 +02003742 * Mark the desired intercept state in shadow bitmap, this is needed
3743 * for resync when the MSR filter changes.
3744 */
3745 if (is_valid_passthrough_msr(msr)) {
3746 int idx = possible_passthrough_msr_slot(msr);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003747
Alexander Graf3eb90012020-09-25 16:34:20 +02003748 if (idx != -ENOENT) {
3749 if (type & MSR_TYPE_R)
3750 set_bit(idx, vmx->shadow_msr_intercept.read);
3751 if (type & MSR_TYPE_W)
3752 set_bit(idx, vmx->shadow_msr_intercept.write);
3753 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003754 }
Alexander Graf3eb90012020-09-25 16:34:20 +02003755
3756 if (type & MSR_TYPE_R)
3757 vmx_set_msr_bitmap_read(msr_bitmap, msr);
3758
3759 if (type & MSR_TYPE_W)
3760 vmx_set_msr_bitmap_write(msr_bitmap, msr);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003761}
3762
Sean Christopherson9389b9d2020-10-05 12:55:32 -07003763static void vmx_reset_x2apic_msrs(struct kvm_vcpu *vcpu, u8 mode)
Yang Zhang8d146952013-01-25 10:18:50 +08003764{
Sean Christopherson9389b9d2020-10-05 12:55:32 -07003765 unsigned long *msr_bitmap = to_vmx(vcpu)->vmcs01.msr_bitmap;
3766 unsigned long read_intercept;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003767 int msr;
3768
Sean Christopherson9389b9d2020-10-05 12:55:32 -07003769 read_intercept = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003770
Sean Christopherson9389b9d2020-10-05 12:55:32 -07003771 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
3772 unsigned int read_idx = msr / BITS_PER_LONG;
3773 unsigned int write_idx = read_idx + (0x800 / sizeof(long));
3774
3775 msr_bitmap[read_idx] = read_intercept;
3776 msr_bitmap[write_idx] = ~0ul;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08003777 }
Sean Christopherson9389b9d2020-10-05 12:55:32 -07003778}
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003779
Sean Christopherson84ec8d22021-07-13 09:33:19 -07003780static void vmx_update_msr_bitmap_x2apic(struct kvm_vcpu *vcpu)
Sean Christopherson9389b9d2020-10-05 12:55:32 -07003781{
Sean Christopherson84ec8d22021-07-13 09:33:19 -07003782 struct vcpu_vmx *vmx = to_vmx(vcpu);
3783 u8 mode;
3784
Sean Christopherson9389b9d2020-10-05 12:55:32 -07003785 if (!cpu_has_vmx_msr_bitmap())
3786 return;
3787
Sean Christopherson84ec8d22021-07-13 09:33:19 -07003788 if (cpu_has_secondary_exec_ctrls() &&
3789 (secondary_exec_controls_get(vmx) &
3790 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
3791 mode = MSR_BITMAP_MODE_X2APIC;
3792 if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
3793 mode |= MSR_BITMAP_MODE_X2APIC_APICV;
3794 } else {
3795 mode = 0;
3796 }
3797
3798 if (mode == vmx->x2apic_msr_bitmap_mode)
3799 return;
3800
3801 vmx->x2apic_msr_bitmap_mode = mode;
3802
Sean Christopherson9389b9d2020-10-05 12:55:32 -07003803 vmx_reset_x2apic_msrs(vcpu, mode);
3804
3805 /*
3806 * TPR reads and writes can be virtualized even if virtual interrupt
3807 * delivery is not in use.
3808 */
3809 vmx_set_intercept_for_msr(vcpu, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW,
3810 !(mode & MSR_BITMAP_MODE_X2APIC));
3811
3812 if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
3813 vmx_enable_intercept_for_msr(vcpu, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_RW);
3814 vmx_disable_intercept_for_msr(vcpu, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
3815 vmx_disable_intercept_for_msr(vcpu, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003816 }
3817}
3818
Aaron Lewis476c9bd2020-09-25 16:34:18 +02003819void pt_update_intercept_for_msr(struct kvm_vcpu *vcpu)
Chao Pengb08c2892018-10-24 16:05:15 +08003820{
Aaron Lewis476c9bd2020-09-25 16:34:18 +02003821 struct vcpu_vmx *vmx = to_vmx(vcpu);
Chao Pengb08c2892018-10-24 16:05:15 +08003822 bool flag = !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
3823 u32 i;
3824
Aaron Lewis476c9bd2020-09-25 16:34:18 +02003825 vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_STATUS, MSR_TYPE_RW, flag);
3826 vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_OUTPUT_BASE, MSR_TYPE_RW, flag);
3827 vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_OUTPUT_MASK, MSR_TYPE_RW, flag);
3828 vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_CR3_MATCH, MSR_TYPE_RW, flag);
Xiaoyao Lif4d3a902021-08-27 15:02:45 +08003829 for (i = 0; i < vmx->pt_desc.num_address_ranges; i++) {
Aaron Lewis476c9bd2020-09-25 16:34:18 +02003830 vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_ADDR0_A + i * 2, MSR_TYPE_RW, flag);
3831 vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_ADDR0_B + i * 2, MSR_TYPE_RW, flag);
Chao Pengb08c2892018-10-24 16:05:15 +08003832 }
3833}
3834
Liran Alone6c67d82018-09-04 10:56:52 +03003835static bool vmx_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
3836{
3837 struct vcpu_vmx *vmx = to_vmx(vcpu);
3838 void *vapic_page;
3839 u32 vppr;
3840 int rvi;
3841
3842 if (WARN_ON_ONCE(!is_guest_mode(vcpu)) ||
3843 !nested_cpu_has_vid(get_vmcs12(vcpu)) ||
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003844 WARN_ON_ONCE(!vmx->nested.virtual_apic_map.gfn))
Liran Alone6c67d82018-09-04 10:56:52 +03003845 return false;
3846
Paolo Bonzini7e712682018-10-03 13:44:26 +02003847 rvi = vmx_get_rvi();
Liran Alone6c67d82018-09-04 10:56:52 +03003848
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003849 vapic_page = vmx->nested.virtual_apic_map.hva;
Liran Alone6c67d82018-09-04 10:56:52 +03003850 vppr = *((u32 *)(vapic_page + APIC_PROCPRI));
Liran Alone6c67d82018-09-04 10:56:52 +03003851
3852 return ((rvi & 0xf0) > (vppr & 0xf0));
3853}
3854
Alexander Graf3eb90012020-09-25 16:34:20 +02003855static void vmx_msr_filter_changed(struct kvm_vcpu *vcpu)
3856{
3857 struct vcpu_vmx *vmx = to_vmx(vcpu);
3858 u32 i;
3859
3860 /*
3861 * Set intercept permissions for all potentially passed through MSRs
3862 * again. They will automatically get filtered through the MSR filter,
3863 * so we are back in sync after this.
3864 */
3865 for (i = 0; i < ARRAY_SIZE(vmx_possible_passthrough_msrs); i++) {
3866 u32 msr = vmx_possible_passthrough_msrs[i];
3867 bool read = test_bit(i, vmx->shadow_msr_intercept.read);
3868 bool write = test_bit(i, vmx->shadow_msr_intercept.write);
3869
3870 vmx_set_intercept_for_msr(vcpu, msr, MSR_TYPE_R, read);
3871 vmx_set_intercept_for_msr(vcpu, msr, MSR_TYPE_W, write);
3872 }
3873
3874 pt_update_intercept_for_msr(vcpu);
Alexander Graf3eb90012020-09-25 16:34:20 +02003875}
3876
Wincy Van06a55242017-04-28 13:13:59 +08003877static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
3878 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003879{
3880#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08003881 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
3882
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003883 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08003884 /*
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003885 * The vector of interrupt to be delivered to vcpu had
3886 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08003887 *
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003888 * Following cases will be reached in this block, and
3889 * we always send a notification event in all cases as
3890 * explained below.
3891 *
3892 * Case 1: vcpu keeps in non-root mode. Sending a
3893 * notification event posts the interrupt to vcpu.
3894 *
3895 * Case 2: vcpu exits to root mode and is still
3896 * runnable. PIR will be synced to vIRR before the
3897 * next vcpu entry. Sending a notification event in
3898 * this case has no effect, as vcpu is not in root
3899 * mode.
3900 *
3901 * Case 3: vcpu exits to root mode and is blocked.
3902 * vcpu_block() has already synced PIR to vIRR and
3903 * never blocks vcpu if vIRR is not cleared. Therefore,
3904 * a blocked vcpu here does not wait for any requested
3905 * interrupts in PIR, and sending a notification event
3906 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08003907 */
Feng Wu28b835d2015-09-18 22:29:54 +08003908
Wincy Van06a55242017-04-28 13:13:59 +08003909 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003910 return true;
3911 }
3912#endif
3913 return false;
3914}
3915
Wincy Van705699a2015-02-03 23:58:17 +08003916static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
3917 int vector)
3918{
3919 struct vcpu_vmx *vmx = to_vmx(vcpu);
3920
3921 if (is_guest_mode(vcpu) &&
3922 vector == vmx->nested.posted_intr_nv) {
Wincy Van705699a2015-02-03 23:58:17 +08003923 /*
3924 * If a posted intr is not recognized by hardware,
3925 * we will accomplish it in the next vmentry.
3926 */
3927 vmx->nested.pi_pending = true;
3928 kvm_make_request(KVM_REQ_EVENT, vcpu);
Liran Alon6b697712017-11-09 20:27:20 +02003929 /* the PIR and ON have been set by L1. */
3930 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
3931 kvm_vcpu_kick(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08003932 return 0;
3933 }
3934 return -1;
3935}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003936/*
Yang Zhanga20ed542013-04-11 19:25:15 +08003937 * Send interrupt to vcpu via posted interrupt way.
3938 * 1. If target vcpu is running(non-root mode), send posted interrupt
3939 * notification to vcpu and hardware will sync PIR to vIRR atomically.
3940 * 2. If target vcpu isn't running(root mode), kick it to pick up the
3941 * interrupt from PIR in next vmentry.
3942 */
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003943static int vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
Yang Zhanga20ed542013-04-11 19:25:15 +08003944{
3945 struct vcpu_vmx *vmx = to_vmx(vcpu);
3946 int r;
3947
Wincy Van705699a2015-02-03 23:58:17 +08003948 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
3949 if (!r)
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003950 return 0;
3951
3952 if (!vcpu->arch.apicv_active)
3953 return -1;
Wincy Van705699a2015-02-03 23:58:17 +08003954
Yang Zhanga20ed542013-04-11 19:25:15 +08003955 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003956 return 0;
Yang Zhanga20ed542013-04-11 19:25:15 +08003957
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003958 /* If a previous notification has sent the IPI, nothing to do. */
3959 if (pi_test_and_set_on(&vmx->pi_desc))
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003960 return 0;
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003961
Wanpeng Li379a3c82020-04-28 14:23:27 +08003962 if (vcpu != kvm_get_running_vcpu() &&
3963 !kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08003964 kvm_vcpu_kick(vcpu);
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003965
3966 return 0;
Yang Zhanga20ed542013-04-11 19:25:15 +08003967}
3968
Avi Kivity6aa8b732006-12-10 02:21:36 -08003969/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003970 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
3971 * will not change in the lifetime of the guest.
3972 * Note that host-state that does change is set elsewhere. E.g., host-state
3973 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
3974 */
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003975void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003976{
3977 u32 low32, high32;
3978 unsigned long tmpl;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003979 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003980
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07003981 cr0 = read_cr0();
3982 WARN_ON(cr0 & X86_CR0_TS);
3983 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003984
3985 /*
3986 * Save the most likely value for this task's CR3 in the VMCS.
3987 * We can't use __get_current_cr3_fast() because we're not atomic.
3988 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07003989 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003990 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003991 vmx->loaded_vmcs->host_state.cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003992
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003993 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003994 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003995 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003996 vmx->loaded_vmcs->host_state.cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003997
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003998 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003999#ifdef CONFIG_X86_64
4000 /*
4001 * Load null selectors, so we can avoid reloading them in
Sean Christopherson6d6095b2018-07-23 12:32:44 -07004002 * vmx_prepare_switch_to_host(), in case userspace uses
4003 * the null selectors too (the expected case).
Avi Kivityb2da15a2012-05-13 19:53:24 +03004004 */
4005 vmcs_write16(HOST_DS_SELECTOR, 0);
4006 vmcs_write16(HOST_ES_SELECTOR, 0);
4007#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004008 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4009 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004010#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004011 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4012 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4013
Sean Christopherson23420802019-04-19 22:50:57 -07004014 vmcs_writel(HOST_IDTR_BASE, host_idt_base); /* 22.2.4 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004015
Sean Christopherson453eafb2018-12-20 12:25:17 -08004016 vmcs_writel(HOST_RIP, (unsigned long)vmx_vmexit); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004017
4018 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4019 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4020 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4021 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4022
4023 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4024 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4025 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4026 }
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07004027
Sean Christophersonc73da3f2018-12-03 13:53:00 -08004028 if (cpu_has_load_ia32_efer())
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07004029 vmcs_write64(HOST_IA32_EFER, host_efer);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004030}
4031
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004032void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004033{
Sean Christopherson2ed41aa2020-09-29 21:16:58 -07004034 struct kvm_vcpu *vcpu = &vmx->vcpu;
4035
4036 vcpu->arch.cr4_guest_owned_bits = KVM_POSSIBLE_CR4_GUEST_BITS &
4037 ~vcpu->arch.cr4_guest_rsvd_bits;
Sean Christophersonfa71e952020-07-02 21:04:22 -07004038 if (!enable_ept)
Sean Christopherson2ed41aa2020-09-29 21:16:58 -07004039 vcpu->arch.cr4_guest_owned_bits &= ~X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004040 if (is_guest_mode(&vmx->vcpu))
Sean Christopherson2ed41aa2020-09-29 21:16:58 -07004041 vcpu->arch.cr4_guest_owned_bits &=
4042 ~get_vmcs12(vcpu)->cr4_guest_host_mask;
4043 vmcs_writel(CR4_GUEST_HOST_MASK, ~vcpu->arch.cr4_guest_owned_bits);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004044}
4045
Sean Christopherson2fba4fc2021-08-10 10:19:52 -07004046static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
Yang Zhang01e439b2013-04-11 19:25:12 +08004047{
4048 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4049
Andrey Smetanind62caab2015-11-10 15:36:33 +03004050 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08004051 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004052
4053 if (!enable_vnmi)
4054 pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;
4055
Sean Christopherson804939e2019-05-07 12:18:05 -07004056 if (!enable_preemption_timer)
4057 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
4058
Yang Zhang01e439b2013-04-11 19:25:12 +08004059 return pin_based_exec_ctrl;
4060}
4061
Sean Christopherson2fba4fc2021-08-10 10:19:52 -07004062static u32 vmx_vmentry_ctrl(void)
4063{
4064 u32 vmentry_ctrl = vmcs_config.vmentry_ctrl;
4065
4066 if (vmx_pt_mode_is_system())
4067 vmentry_ctrl &= ~(VM_ENTRY_PT_CONCEAL_PIP |
4068 VM_ENTRY_LOAD_IA32_RTIT_CTL);
4069 /* Loading of EFER and PERF_GLOBAL_CTRL are toggled dynamically */
4070 return vmentry_ctrl &
4071 ~(VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL | VM_ENTRY_LOAD_IA32_EFER);
4072}
4073
4074static u32 vmx_vmexit_ctrl(void)
4075{
4076 u32 vmexit_ctrl = vmcs_config.vmexit_ctrl;
4077
4078 if (vmx_pt_mode_is_system())
4079 vmexit_ctrl &= ~(VM_EXIT_PT_CONCEAL_PIP |
4080 VM_EXIT_CLEAR_IA32_RTIT_CTL);
4081 /* Loading of EFER and PERF_GLOBAL_CTRL are toggled dynamically */
4082 return vmexit_ctrl &
4083 ~(VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL | VM_EXIT_LOAD_IA32_EFER);
4084}
4085
Andrey Smetanind62caab2015-11-10 15:36:33 +03004086static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
4087{
4088 struct vcpu_vmx *vmx = to_vmx(vcpu);
4089
Sean Christophersonc5f2c762019-05-07 12:17:55 -07004090 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03004091 if (cpu_has_secondary_exec_ctrls()) {
4092 if (kvm_vcpu_apicv_active(vcpu))
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07004093 secondary_exec_controls_setbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03004094 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4095 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4096 else
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07004097 secondary_exec_controls_clearbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03004098 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4099 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4100 }
4101
Sean Christopherson84ec8d22021-07-13 09:33:19 -07004102 vmx_update_msr_bitmap_x2apic(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03004103}
4104
Sean Christopherson2fba4fc2021-08-10 10:19:52 -07004105static u32 vmx_exec_control(struct vcpu_vmx *vmx)
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08004106{
4107 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
4108
4109 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4110 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4111
4112 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
4113 exec_control &= ~CPU_BASED_TPR_SHADOW;
4114#ifdef CONFIG_X86_64
4115 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4116 CPU_BASED_CR8_LOAD_EXITING;
4117#endif
4118 }
4119 if (!enable_ept)
4120 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4121 CPU_BASED_CR3_LOAD_EXITING |
4122 CPU_BASED_INVLPG_EXITING;
4123 if (kvm_mwait_in_guest(vmx->vcpu.kvm))
4124 exec_control &= ~(CPU_BASED_MWAIT_EXITING |
4125 CPU_BASED_MONITOR_EXITING);
4126 if (kvm_hlt_in_guest(vmx->vcpu.kvm))
4127 exec_control &= ~CPU_BASED_HLT_EXITING;
4128 return exec_control;
4129}
4130
Sean Christopherson8b50b922020-09-24 17:30:11 -07004131/*
4132 * Adjust a single secondary execution control bit to intercept/allow an
4133 * instruction in the guest. This is usually done based on whether or not a
4134 * feature has been exposed to the guest in order to correctly emulate faults.
4135 */
4136static inline void
4137vmx_adjust_secondary_exec_control(struct vcpu_vmx *vmx, u32 *exec_control,
4138 u32 control, bool enabled, bool exiting)
4139{
4140 /*
4141 * If the control is for an opt-in feature, clear the control if the
4142 * feature is not exposed to the guest, i.e. not enabled. If the
4143 * control is opt-out, i.e. an exiting control, clear the control if
4144 * the feature _is_ exposed to the guest, i.e. exiting/interception is
4145 * disabled for the associated instruction. Note, the caller is
4146 * responsible presetting exec_control to set all supported bits.
4147 */
4148 if (enabled == exiting)
4149 *exec_control &= ~control;
4150
4151 /*
4152 * Update the nested MSR settings so that a nested VMM can/can't set
4153 * controls for features that are/aren't exposed to the guest.
4154 */
4155 if (nested) {
4156 if (enabled)
4157 vmx->nested.msrs.secondary_ctls_high |= control;
4158 else
4159 vmx->nested.msrs.secondary_ctls_high &= ~control;
4160 }
4161}
4162
4163/*
4164 * Wrapper macro for the common case of adjusting a secondary execution control
4165 * based on a single guest CPUID bit, with a dedicated feature bit. This also
4166 * verifies that the control is actually supported by KVM and hardware.
4167 */
4168#define vmx_adjust_sec_exec_control(vmx, exec_control, name, feat_name, ctrl_name, exiting) \
4169({ \
4170 bool __enabled; \
4171 \
4172 if (cpu_has_vmx_##name()) { \
4173 __enabled = guest_cpuid_has(&(vmx)->vcpu, \
4174 X86_FEATURE_##feat_name); \
4175 vmx_adjust_secondary_exec_control(vmx, exec_control, \
4176 SECONDARY_EXEC_##ctrl_name, __enabled, exiting); \
4177 } \
4178})
4179
4180/* More macro magic for ENABLE_/opt-in versus _EXITING/opt-out controls. */
4181#define vmx_adjust_sec_exec_feature(vmx, exec_control, lname, uname) \
4182 vmx_adjust_sec_exec_control(vmx, exec_control, lname, uname, ENABLE_##uname, false)
4183
4184#define vmx_adjust_sec_exec_exiting(vmx, exec_control, lname, uname) \
4185 vmx_adjust_sec_exec_control(vmx, exec_control, lname, uname, uname##_EXITING, true)
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08004186
Sean Christopherson2fba4fc2021-08-10 10:19:52 -07004187static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004188{
Paolo Bonzini80154d72017-08-24 13:55:35 +02004189 struct kvm_vcpu *vcpu = &vmx->vcpu;
4190
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004191 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004192
Sean Christopherson2ef76192020-03-02 15:56:22 -08004193 if (vmx_pt_mode_is_system())
Chao Pengf99e3da2018-10-24 16:05:10 +08004194 exec_control &= ~(SECONDARY_EXEC_PT_USE_GPA | SECONDARY_EXEC_PT_CONCEAL_VMX);
Paolo Bonzini80154d72017-08-24 13:55:35 +02004195 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004196 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4197 if (vmx->vpid == 0)
4198 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4199 if (!enable_ept) {
4200 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4201 enable_unrestricted_guest = 0;
4202 }
4203 if (!enable_unrestricted_guest)
4204 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
Wanpeng Lib31c1142018-03-12 04:53:04 -07004205 if (kvm_pause_in_guest(vmx->vcpu.kvm))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004206 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02004207 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004208 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4209 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004210 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004211
4212 /* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
4213 * in vmx_set_cr4. */
4214 exec_control &= ~SECONDARY_EXEC_DESC;
4215
Abel Gordonabc4fc52013-04-18 14:35:25 +03004216 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4217 (handle_vmptrld).
4218 We can NOT enable shadow_vmcs here because we don't have yet
4219 a current VMCS12
4220 */
4221 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08004222
Makarand Sonarea85863c2021-02-12 16:50:12 -08004223 /*
4224 * PML is enabled/disabled when dirty logging of memsmlots changes, but
4225 * it needs to be set here when dirty logging is already active, e.g.
4226 * if this vCPU was created after dirty logging was enabled.
4227 */
4228 if (!vcpu->kvm->arch.cpu_dirty_logging_count)
Kai Huanga3eaa862015-11-04 13:46:05 +08004229 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08004230
Sean Christophersonbecdad82020-09-23 09:50:45 -07004231 if (cpu_has_vmx_xsaves()) {
Paolo Bonzini3db13482017-08-24 14:48:03 +02004232 /* Exposing XSAVES only when XSAVE is exposed */
4233 bool xsaves_enabled =
Sean Christopherson96be4e02019-12-10 14:44:15 -08004234 boot_cpu_has(X86_FEATURE_XSAVE) &&
Paolo Bonzini3db13482017-08-24 14:48:03 +02004235 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
4236 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
4237
Aaron Lewis72041602019-10-21 16:30:20 -07004238 vcpu->arch.xsaves_enabled = xsaves_enabled;
4239
Sean Christopherson8b50b922020-09-24 17:30:11 -07004240 vmx_adjust_secondary_exec_control(vmx, &exec_control,
4241 SECONDARY_EXEC_XSAVES,
4242 xsaves_enabled, false);
Paolo Bonzini3db13482017-08-24 14:48:03 +02004243 }
4244
Sean Christopherson36fa06f2021-05-04 10:17:26 -07004245 /*
4246 * RDPID is also gated by ENABLE_RDTSCP, turn on the control if either
4247 * feature is exposed to the guest. This creates a virtualization hole
4248 * if both are supported in hardware but only one is exposed to the
4249 * guest, but letting the guest execute RDTSCP or RDPID when either one
4250 * is advertised is preferable to emulating the advertised instruction
4251 * in KVM on #UD, and obviously better than incorrectly injecting #UD.
4252 */
4253 if (cpu_has_vmx_rdtscp()) {
4254 bool rdpid_or_rdtscp_enabled =
4255 guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP) ||
4256 guest_cpuid_has(vcpu, X86_FEATURE_RDPID);
4257
4258 vmx_adjust_secondary_exec_control(vmx, &exec_control,
4259 SECONDARY_EXEC_ENABLE_RDTSCP,
4260 rdpid_or_rdtscp_enabled, false);
4261 }
Sean Christopherson8b50b922020-09-24 17:30:11 -07004262 vmx_adjust_sec_exec_feature(vmx, &exec_control, invpcid, INVPCID);
Paolo Bonzini80154d72017-08-24 13:55:35 +02004263
Sean Christopherson8b50b922020-09-24 17:30:11 -07004264 vmx_adjust_sec_exec_exiting(vmx, &exec_control, rdrand, RDRAND);
4265 vmx_adjust_sec_exec_exiting(vmx, &exec_control, rdseed, RDSEED);
Paolo Bonzini80154d72017-08-24 13:55:35 +02004266
Sean Christopherson8b50b922020-09-24 17:30:11 -07004267 vmx_adjust_sec_exec_control(vmx, &exec_control, waitpkg, WAITPKG,
4268 ENABLE_USR_WAIT_PAUSE, false);
Tao Xue69e72fa2019-07-16 14:55:49 +08004269
Chenyi Qiangfe6b6bc2020-11-06 17:03:14 +08004270 if (!vcpu->kvm->arch.bus_lock_detection_enabled)
4271 exec_control &= ~SECONDARY_EXEC_BUS_LOCK_DETECTION;
4272
Sean Christophersonb6247682021-08-10 10:19:51 -07004273 return exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004274}
4275
Wanpeng Lif53cd632014-12-02 19:14:58 +08004276#define VMX_XSS_EXIT_BITMAP 0
Avi Kivity6aa8b732006-12-10 02:21:36 -08004277
Xiaoyao Li1b842922019-10-20 17:11:01 +08004278static void init_vmcs(struct vcpu_vmx *vmx)
Sean Christopherson944c3462018-12-03 13:53:09 -08004279{
Sean Christopherson944c3462018-12-03 13:53:09 -08004280 if (nested)
Xiaoyao Li1b842922019-10-20 17:11:01 +08004281 nested_vmx_set_vmcs_shadowing_bitmap();
Sean Christopherson944c3462018-12-03 13:53:09 -08004282
Sheng Yang25c5f222008-03-28 13:18:56 +08004283 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004284 vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
Sheng Yang25c5f222008-03-28 13:18:56 +08004285
Yu Zhang64c78502021-09-30 01:51:53 +08004286 vmcs_write64(VMCS_LINK_POINTER, INVALID_GPA); /* 22.3.1.5 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004287
Avi Kivity6aa8b732006-12-10 02:21:36 -08004288 /* Control */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004289 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004290
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004291 exec_controls_set(vmx, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004292
Sean Christophersonb6247682021-08-10 10:19:51 -07004293 if (cpu_has_secondary_exec_ctrls())
4294 secondary_exec_controls_set(vmx, vmx_secondary_exec_control(vmx));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004295
Andrey Smetanind62caab2015-11-10 15:36:33 +03004296 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004297 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4298 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4299 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4300 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4301
4302 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004303
Li RongQing0bcf2612015-12-03 13:29:34 +08004304 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08004305 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004306 }
4307
Wanpeng Lib31c1142018-03-12 04:53:04 -07004308 if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004309 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004310 vmx->ple_window = ple_window;
4311 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004312 }
4313
Xiao Guangrongc3707952011-07-12 03:28:04 +08004314 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4315 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004316 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4317
Avi Kivity9581d442010-10-19 16:46:55 +02004318 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4319 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004320 vmx_set_constant_host_state(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004321 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4322 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004323
Bandan Das2a499e42017-08-03 15:54:41 -04004324 if (cpu_has_vmx_vmfunc())
4325 vmcs_write64(VM_FUNCTION_CONTROL, 0);
4326
Eddie Dong2cc51562007-05-21 07:28:09 +03004327 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4328 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004329 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
Eddie Dong2cc51562007-05-21 07:28:09 +03004330 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004331 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004332
Radim Krčmář74545702015-04-27 15:11:25 +02004333 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4334 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004335
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004336 vm_exit_controls_set(vmx, vmx_vmexit_ctrl());
Avi Kivity6aa8b732006-12-10 02:21:36 -08004337
4338 /* 22.2.1, 20.8.1 */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004339 vm_entry_controls_set(vmx, vmx_vmentry_ctrl());
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004340
Sean Christophersonfa71e952020-07-02 21:04:22 -07004341 vmx->vcpu.arch.cr0_guest_owned_bits = KVM_POSSIBLE_CR0_GUEST_BITS;
4342 vmcs_writel(CR0_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr0_guest_owned_bits);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004343
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004344 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004345
Xiaoyao Li35fbe0d2019-10-20 17:10:58 +08004346 if (vmx->vpid != 0)
4347 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4348
Sean Christophersonbecdad82020-09-23 09:50:45 -07004349 if (cpu_has_vmx_xsaves())
Wanpeng Lif53cd632014-12-02 19:14:58 +08004350 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4351
Peter Feiner4e595162016-07-07 14:49:58 -07004352 if (enable_pml) {
Peter Feiner4e595162016-07-07 14:49:58 -07004353 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
4354 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
4355 }
Sean Christopherson0b665d32018-08-14 09:33:34 -07004356
Sean Christopherson72add912021-04-12 16:21:42 +12004357 vmx_write_encls_bitmap(&vmx->vcpu, NULL);
Chao Peng2ef444f2018-10-24 16:05:12 +08004358
Sean Christopherson2ef76192020-03-02 15:56:22 -08004359 if (vmx_pt_mode_is_host_guest()) {
Chao Peng2ef444f2018-10-24 16:05:12 +08004360 memset(&vmx->pt_desc, 0, sizeof(vmx->pt_desc));
4361 /* Bit[6~0] are forced to 1, writes are ignored. */
4362 vmx->pt_desc.guest.output_mask = 0x7F;
4363 vmcs_write64(GUEST_IA32_RTIT_CTL, 0);
4364 }
Sean Christophersonc5c9f922021-07-13 09:33:13 -07004365
Sean Christophersone5494942021-07-13 09:33:21 -07004366 vmcs_write32(GUEST_SYSENTER_CS, 0);
4367 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4368 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4369 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4370
4371 if (cpu_has_vmx_tpr_shadow()) {
4372 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
4373 if (cpu_need_tpr_shadow(&vmx->vcpu))
4374 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
4375 __pa(vmx->vcpu.arch.apic->regs));
4376 vmcs_write32(TPR_THRESHOLD, 0);
4377 }
4378
Sean Christophersonc5c9f922021-07-13 09:33:13 -07004379 vmx_setup_uret_msrs(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004380}
4381
Sean Christopherson06692e42021-09-20 17:03:01 -07004382static void __vmx_vcpu_reset(struct kvm_vcpu *vcpu)
4383{
4384 struct vcpu_vmx *vmx = to_vmx(vcpu);
4385
4386 init_vmcs(vmx);
4387
4388 if (nested)
4389 memcpy(&vmx->nested.msrs, &vmcs_config.nested, sizeof(vmx->nested.msrs));
4390
4391 vcpu_setup_sgx_lepubkeyhash(vcpu);
4392
4393 vmx->nested.posted_intr_nv = -1;
4394 vmx->nested.vmxon_ptr = INVALID_GPA;
4395 vmx->nested.current_vmptr = INVALID_GPA;
4396 vmx->nested.hv_evmcs_vmptr = EVMPTR_INVALID;
4397
4398 vcpu->arch.microcode_version = 0x100000000ULL;
4399 vmx->msr_ia32_feature_control_valid_bits = FEAT_CTL_LOCKED;
4400
4401 /*
4402 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
4403 * or POSTED_INTR_WAKEUP_VECTOR.
4404 */
4405 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
4406 vmx->pi_desc.sn = 1;
4407}
4408
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004409static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004410{
4411 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004412
Sean Christopherson06692e42021-09-20 17:03:01 -07004413 if (!init_event)
4414 __vmx_vcpu_reset(vcpu);
4415
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004416 vmx->rmode.vm86_active = 0;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004417 vmx->spec_ctrl = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004418
Tao Xu6e3ba4a2019-07-16 14:55:50 +08004419 vmx->msr_ia32_umwait_control = 0;
4420
Wanpeng Li95c06542019-09-05 14:26:28 +08004421 vmx->hv_deadline_tsc = -1;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004422 kvm_set_cr8(vcpu, 0);
4423
Avi Kivity2fb92db2011-04-27 19:42:18 +03004424 vmx_segment_cache_clear(vmx);
Sean Christophersonff8828c2021-09-20 17:02:56 -07004425 kvm_register_mark_available(vcpu, VCPU_EXREG_SEGMENTS);
Avi Kivity2fb92db2011-04-27 19:42:18 +03004426
Avi Kivity5706be02008-08-20 15:07:31 +03004427 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004428 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004429 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004430
4431 seg_setup(VCPU_SREG_DS);
4432 seg_setup(VCPU_SREG_ES);
4433 seg_setup(VCPU_SREG_FS);
4434 seg_setup(VCPU_SREG_GS);
4435 seg_setup(VCPU_SREG_SS);
4436
4437 vmcs_write16(GUEST_TR_SELECTOR, 0);
4438 vmcs_writel(GUEST_TR_BASE, 0);
4439 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4440 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4441
4442 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4443 vmcs_writel(GUEST_LDTR_BASE, 0);
4444 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4445 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4446
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004447 vmcs_writel(GUEST_GDTR_BASE, 0);
4448 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4449
4450 vmcs_writel(GUEST_IDTR_BASE, 0);
4451 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4452
Anthony Liguori443381a2010-12-06 10:53:38 -06004453 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004454 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004455 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Wanpeng Lia554d202017-10-11 05:10:19 -07004456 if (kvm_mpx_supported())
4457 vmcs_write64(GUEST_BNDCFGS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004458
Avi Kivity6aa8b732006-12-10 02:21:36 -08004459 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4460
Paolo Bonzinia73896c2014-11-02 07:54:30 +01004461 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004462
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004463 vpid_sync_context(vmx->vpid);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004464}
4465
Jason Baronb6a7cc32021-01-14 22:27:54 -05004466static void vmx_enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004467{
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08004468 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004469}
4470
Jason Baronb6a7cc32021-01-14 22:27:54 -05004471static void vmx_enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004472{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004473 if (!enable_vnmi ||
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004474 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jason Baronb6a7cc32021-01-14 22:27:54 -05004475 vmx_enable_irq_window(vcpu);
Jan Kiszkac9a79532014-03-07 20:03:15 +01004476 return;
4477 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004478
Xiaoyao Li4e2a0bc2019-12-06 16:45:25 +08004479 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004480}
4481
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004482static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004483{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004484 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004485 uint32_t intr;
4486 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004487
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004488 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004489
Avi Kivityfa89a812008-09-01 15:57:51 +03004490 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004491 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004492 int inc_eip = 0;
4493 if (vcpu->arch.interrupt.soft)
4494 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004495 kvm_inject_realmode_interrupt(vcpu, irq, inc_eip);
Eddie Dong85f455f2007-07-06 12:20:49 +03004496 return;
4497 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004498 intr = irq | INTR_INFO_VALID_MASK;
4499 if (vcpu->arch.interrupt.soft) {
4500 intr |= INTR_TYPE_SOFT_INTR;
4501 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4502 vmx->vcpu.arch.event_exit_inst_len);
4503 } else
4504 intr |= INTR_TYPE_EXT_INTR;
4505 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004506
4507 vmx_clear_hlt(vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004508}
4509
Sheng Yangf08864b2008-05-15 18:23:25 +08004510static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4511{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004512 struct vcpu_vmx *vmx = to_vmx(vcpu);
4513
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004514 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004515 /*
4516 * Tracking the NMI-blocked state in software is built upon
4517 * finding the next open IRQ window. This, in turn, depends on
4518 * well-behaving guests: They have to keep IRQs disabled at
4519 * least as long as the NMI handler runs. Otherwise we may
4520 * cause NMI nesting, maybe breaking the guest. But as this is
4521 * highly unlikely, we can live with the residual risk.
4522 */
4523 vmx->loaded_vmcs->soft_vnmi_blocked = 1;
4524 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4525 }
4526
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004527 ++vcpu->stat.nmi_injections;
4528 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004529
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004530 if (vmx->rmode.vm86_active) {
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004531 kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004532 return;
4533 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08004534
Sheng Yangf08864b2008-05-15 18:23:25 +08004535 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4536 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004537
4538 vmx_clear_hlt(vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08004539}
4540
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004541bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004542{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004543 struct vcpu_vmx *vmx = to_vmx(vcpu);
4544 bool masked;
4545
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004546 if (!enable_vnmi)
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004547 return vmx->loaded_vmcs->soft_vnmi_blocked;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004548 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02004549 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004550 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
4551 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4552 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004553}
4554
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004555void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004556{
4557 struct vcpu_vmx *vmx = to_vmx(vcpu);
4558
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004559 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004560 if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
4561 vmx->loaded_vmcs->soft_vnmi_blocked = masked;
4562 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4563 }
4564 } else {
4565 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4566 if (masked)
4567 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4568 GUEST_INTR_STATE_NMI);
4569 else
4570 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4571 GUEST_INTR_STATE_NMI);
4572 }
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004573}
4574
Sean Christopherson1b660b62020-04-22 19:25:44 -07004575bool vmx_nmi_blocked(struct kvm_vcpu *vcpu)
4576{
4577 if (is_guest_mode(vcpu) && nested_exit_on_nmi(vcpu))
4578 return false;
4579
4580 if (!enable_vnmi && to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
4581 return true;
4582
4583 return (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4584 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI |
4585 GUEST_INTR_STATE_NMI));
4586}
4587
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004588static int vmx_nmi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
Jan Kiszka2505dc92013-04-14 12:12:47 +02004589{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004590 if (to_vmx(vcpu)->nested.nested_run_pending)
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004591 return -EBUSY;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004592
Paolo Bonzinic300ab92020-04-23 14:08:58 -04004593 /* An NMI must not be injected into L2 if it's supposed to VM-Exit. */
4594 if (for_injection && is_guest_mode(vcpu) && nested_exit_on_nmi(vcpu))
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004595 return -EBUSY;
Paolo Bonzinic300ab92020-04-23 14:08:58 -04004596
Sean Christopherson1b660b62020-04-22 19:25:44 -07004597 return !vmx_nmi_blocked(vcpu);
4598}
Sean Christopherson429ab572020-04-22 19:25:42 -07004599
Sean Christopherson1b660b62020-04-22 19:25:44 -07004600bool vmx_interrupt_blocked(struct kvm_vcpu *vcpu)
4601{
4602 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
Sean Christopherson88c604b2020-04-22 19:25:41 -07004603 return false;
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004604
Sean Christopherson7ab0abd2020-04-22 19:25:50 -07004605 return !(vmx_get_rflags(vcpu) & X86_EFLAGS_IF) ||
Sean Christopherson1b660b62020-04-22 19:25:44 -07004606 (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4607 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Jan Kiszka2505dc92013-04-14 12:12:47 +02004608}
4609
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004610static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu, bool for_injection)
Gleb Natapov78646122009-03-23 12:12:11 +02004611{
Sean Christophersona1c77ab2020-03-02 22:27:35 -08004612 if (to_vmx(vcpu)->nested.nested_run_pending)
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004613 return -EBUSY;
Sean Christophersona1c77ab2020-03-02 22:27:35 -08004614
Paolo Bonzinic300ab92020-04-23 14:08:58 -04004615 /*
4616 * An IRQ must not be injected into L2 if it's supposed to VM-Exit,
4617 * e.g. if the IRQ arrived asynchronously after checking nested events.
4618 */
4619 if (for_injection && is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004620 return -EBUSY;
Paolo Bonzinic300ab92020-04-23 14:08:58 -04004621
Sean Christopherson1b660b62020-04-22 19:25:44 -07004622 return !vmx_interrupt_blocked(vcpu);
Gleb Natapov78646122009-03-23 12:12:11 +02004623}
4624
Izik Eiduscbc94022007-10-25 00:29:55 +02004625static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4626{
Peter Xuff5a9832020-09-30 21:20:33 -04004627 void __user *ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02004628
Sean Christophersonf7eaeb02018-03-05 12:04:36 -08004629 if (enable_unrestricted_guest)
4630 return 0;
4631
Peter Xu6a3c6232020-01-09 09:57:16 -05004632 mutex_lock(&kvm->slots_lock);
4633 ret = __x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
4634 PAGE_SIZE * 3);
4635 mutex_unlock(&kvm->slots_lock);
4636
Peter Xuff5a9832020-09-30 21:20:33 -04004637 if (IS_ERR(ret))
4638 return PTR_ERR(ret);
4639
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004640 to_kvm_vmx(kvm)->tss_addr = addr;
Peter Xuff5a9832020-09-30 21:20:33 -04004641
4642 return init_rmode_tss(kvm, ret);
Izik Eiduscbc94022007-10-25 00:29:55 +02004643}
4644
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004645static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
4646{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004647 to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004648 return 0;
4649}
4650
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004651static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004652{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004653 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004654 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004655 /*
4656 * Update instruction length as we may reinject the exception
4657 * from user space while in guest debugging mode.
4658 */
4659 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4660 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004661 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004662 return false;
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05004663 fallthrough;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004664 case DB_VECTOR:
Miaohe Lina8cfbae2020-02-19 10:45:48 +08004665 return !(vcpu->guest_debug &
4666 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP));
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004667 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004668 case OF_VECTOR:
4669 case BR_VECTOR:
4670 case UD_VECTOR:
4671 case DF_VECTOR:
4672 case SS_VECTOR:
4673 case GP_VECTOR:
4674 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004675 return true;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004676 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004677 return false;
4678}
4679
4680static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4681 int vec, u32 err_code)
4682{
4683 /*
4684 * Instruction with address size override prefix opcode 0x67
4685 * Cause the #SS fault with 0 error code in VM86 mode.
4686 */
4687 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004688 if (kvm_emulate_instruction(vcpu, 0)) {
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004689 if (vcpu->arch.halt_request) {
4690 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06004691 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004692 }
4693 return 1;
4694 }
4695 return 0;
4696 }
4697
4698 /*
4699 * Forward all other exceptions that are valid in real mode.
4700 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4701 * the required debugging infrastructure rework.
4702 */
4703 kvm_queue_exception(vcpu, vec);
4704 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004705}
4706
Avi Kivity851ba692009-08-24 11:10:17 +03004707static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004708{
Sean Christopherson95b5a482019-04-19 22:50:59 -07004709 /* handled by vmx_vcpu_run() */
Andi Kleena0861c02009-06-08 17:37:09 +08004710 return 1;
4711}
4712
Xiaoyao Lie6f8b6c2020-04-10 13:54:02 +02004713/*
4714 * If the host has split lock detection disabled, then #AC is
4715 * unconditionally injected into the guest, which is the pre split lock
4716 * detection behaviour.
4717 *
4718 * If the host has split lock detection enabled then #AC is
4719 * only injected into the guest when:
4720 * - Guest CPL == 3 (user mode)
4721 * - Guest has #AC detection enabled in CR0
4722 * - Guest EFLAGS has AC bit set
4723 */
Sean Christophersonb33bb782021-06-22 10:22:44 -07004724bool vmx_guest_inject_ac(struct kvm_vcpu *vcpu)
Xiaoyao Lie6f8b6c2020-04-10 13:54:02 +02004725{
4726 if (!boot_cpu_has(X86_FEATURE_SPLIT_LOCK_DETECT))
4727 return true;
4728
4729 return vmx_get_cpl(vcpu) == 3 && kvm_read_cr0_bits(vcpu, X86_CR0_AM) &&
4730 (kvm_get_rflags(vcpu) & X86_EFLAGS_AC);
4731}
4732
Sean Christopherson95b5a482019-04-19 22:50:59 -07004733static int handle_exception_nmi(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004734{
Avi Kivity1155f762007-11-22 11:30:47 +02004735 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004736 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004737 u32 intr_info, ex_no, error_code;
Yuan Yaoe87e46d2021-05-26 14:38:28 +08004738 unsigned long cr2, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004739 u32 vect_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004740
Avi Kivity1155f762007-11-22 11:30:47 +02004741 vect_info = vmx->idt_vectoring_info;
Sean Christophersonf27ad732020-04-27 10:18:37 -07004742 intr_info = vmx_get_intr_info(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004743
Paolo Bonzini2ea72032019-06-06 14:57:25 +02004744 if (is_machine_check(intr_info) || is_nmi(intr_info))
Sean Christopherson95b5a482019-04-19 22:50:59 -07004745 return 1; /* handled by handle_exception_nmi_irqoff() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004746
Wanpeng Li082d06e2018-04-03 16:28:48 -07004747 if (is_invalid_opcode(intr_info))
4748 return handle_ud(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004749
Avi Kivity6aa8b732006-12-10 02:21:36 -08004750 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004751 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004752 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004753
Liran Alon9e869482018-03-12 13:12:51 +02004754 if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
4755 WARN_ON_ONCE(!enable_vmware_backdoor);
Sean Christophersona6c6ed12019-08-27 14:40:30 -07004756
4757 /*
4758 * VMware backdoor emulation on #GP interception only handles
4759 * IN{S}, OUT{S}, and RDPMC, none of which generate a non-zero
4760 * error code on #GP.
4761 */
4762 if (error_code) {
4763 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
4764 return 1;
4765 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004766 return kvm_emulate_instruction(vcpu, EMULTYPE_VMWARE_GP);
Liran Alon9e869482018-03-12 13:12:51 +02004767 }
4768
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004769 /*
4770 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4771 * MMIO, it is better to report an internal error.
4772 * See the comments in vmx_handle_exit.
4773 */
4774 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4775 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4776 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4777 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Jim Mattson1aa561b2020-06-03 16:56:21 -07004778 vcpu->run->internal.ndata = 4;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004779 vcpu->run->internal.data[0] = vect_info;
4780 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004781 vcpu->run->internal.data[2] = error_code;
Jim Mattson8a14fe42020-06-03 16:56:22 -07004782 vcpu->run->internal.data[3] = vcpu->arch.last_vmentry_cpu;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004783 return 0;
4784 }
4785
Avi Kivity6aa8b732006-12-10 02:21:36 -08004786 if (is_page_fault(intr_info)) {
Sean Christopherson5addc232020-04-15 13:34:53 -07004787 cr2 = vmx_get_exit_qual(vcpu);
Mohammed Gamal1dbf5d682020-07-10 17:48:09 +02004788 if (enable_ept && !vcpu->arch.apf.host_apf_flags) {
4789 /*
4790 * EPT will cause page fault only if we need to
4791 * detect illegal GPAs.
4792 */
Mohammed Gamalb96e6502020-09-03 16:11:22 +02004793 WARN_ON_ONCE(!allow_smaller_maxphyaddr);
Mohammed Gamal1dbf5d682020-07-10 17:48:09 +02004794 kvm_fixup_and_inject_pf_error(vcpu, cr2, error_code);
4795 return 1;
4796 } else
4797 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004798 }
4799
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004800 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004801
4802 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4803 return handle_rmode_exception(vcpu, ex_no, error_code);
4804
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004805 switch (ex_no) {
4806 case DB_VECTOR:
Sean Christopherson5addc232020-04-15 13:34:53 -07004807 dr6 = vmx_get_exit_qual(vcpu);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004808 if (!(vcpu->guest_debug &
4809 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Linus Torvalds32d43cd2018-03-20 12:16:59 -07004810 if (is_icebp(intr_info))
Sean Christopherson1957aa62019-08-27 14:40:39 -07004811 WARN_ON(!skip_emulated_instruction(vcpu));
Huw Daviesfd2a4452014-04-16 10:02:51 +01004812
Paolo Bonzini4d5523c2020-05-05 07:33:20 -04004813 kvm_queue_exception_p(vcpu, DB_VECTOR, dr6);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004814 return 1;
4815 }
Chenyi Qiang9a3ecd52021-02-02 17:04:31 +08004816 kvm_run->debug.arch.dr6 = dr6 | DR6_ACTIVE_LOW;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004817 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05004818 fallthrough;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004819 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004820 /*
4821 * Update instruction length as we may reinject #BP from
4822 * user space while in guest debugging mode. Reading it for
4823 * #DB as well causes no harm, it is not used in that case.
4824 */
4825 vmx->vcpu.arch.event_exit_inst_len =
4826 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004827 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Yuan Yaoe87e46d2021-05-26 14:38:28 +08004828 kvm_run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004829 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004830 break;
Xiaoyao Lie6f8b6c2020-04-10 13:54:02 +02004831 case AC_VECTOR:
Sean Christophersonb33bb782021-06-22 10:22:44 -07004832 if (vmx_guest_inject_ac(vcpu)) {
Xiaoyao Lie6f8b6c2020-04-10 13:54:02 +02004833 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
4834 return 1;
4835 }
4836
4837 /*
4838 * Handle split lock. Depending on detection mode this will
4839 * either warn and disable split lock detection for this
4840 * task or force SIGBUS on it.
4841 */
4842 if (handle_guest_split_lock(kvm_rip_read(vcpu)))
4843 return 1;
4844 fallthrough;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004845 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004846 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4847 kvm_run->ex.exception = ex_no;
4848 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004849 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004850 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004851 return 0;
4852}
4853
Andrea Arcangelif399e602019-11-04 17:59:58 -05004854static __always_inline int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004855{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004856 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004857 return 1;
4858}
4859
Avi Kivity851ba692009-08-24 11:10:17 +03004860static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004861{
Avi Kivity851ba692009-08-24 11:10:17 +03004862 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07004863 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08004864 return 0;
4865}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004866
Avi Kivity851ba692009-08-24 11:10:17 +03004867static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004868{
He, Qingbfdaab02007-09-12 14:18:28 +08004869 unsigned long exit_qualification;
Sean Christophersondca7f122018-03-08 08:57:27 -08004870 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004871 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004872
Sean Christopherson5addc232020-04-15 13:34:53 -07004873 exit_qualification = vmx_get_exit_qual(vcpu);
Avi Kivity039576c2007-03-20 12:46:50 +02004874 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004875
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004876 ++vcpu->stat.io_exits;
4877
Sean Christopherson432baf62018-03-08 08:57:26 -08004878 if (string)
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004879 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004880
4881 port = exit_qualification >> 16;
4882 size = (exit_qualification & 7) + 1;
Sean Christopherson432baf62018-03-08 08:57:26 -08004883 in = (exit_qualification & 8) != 0;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004884
Sean Christophersondca7f122018-03-08 08:57:27 -08004885 return kvm_fast_pio(vcpu, size, port, in);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004886}
4887
Ingo Molnar102d8322007-02-19 14:37:47 +02004888static void
4889vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4890{
4891 /*
4892 * Patch in the VMCALL instruction:
4893 */
4894 hypercall[0] = 0x0f;
4895 hypercall[1] = 0x01;
4896 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004897}
4898
Guo Chao0fa06072012-06-28 15:16:19 +08004899/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004900static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4901{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004902 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004903 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4904 unsigned long orig_val = val;
4905
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004906 /*
4907 * We get here when L2 changed cr0 in a way that did not change
4908 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004909 * but did change L0 shadowed bits. So we first calculate the
4910 * effective cr0 value that L1 would like to write into the
4911 * hardware. It consists of the L2-owned bits from the new
4912 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004913 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004914 val = (val & ~vmcs12->cr0_guest_host_mask) |
4915 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4916
David Matlack38991522016-11-29 18:14:08 -08004917 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004918 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004919
4920 if (kvm_set_cr0(vcpu, val))
4921 return 1;
4922 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004923 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004924 } else {
4925 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08004926 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004927 return 1;
David Matlack38991522016-11-29 18:14:08 -08004928
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004929 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004930 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004931}
4932
4933static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4934{
4935 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004936 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4937 unsigned long orig_val = val;
4938
4939 /* analogously to handle_set_cr0 */
4940 val = (val & ~vmcs12->cr4_guest_host_mask) |
4941 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
4942 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004943 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004944 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004945 return 0;
4946 } else
4947 return kvm_set_cr4(vcpu, val);
4948}
4949
Paolo Bonzini0367f202016-07-12 10:44:55 +02004950static int handle_desc(struct kvm_vcpu *vcpu)
4951{
4952 WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004953 return kvm_emulate_instruction(vcpu, 0);
Paolo Bonzini0367f202016-07-12 10:44:55 +02004954}
4955
Avi Kivity851ba692009-08-24 11:10:17 +03004956static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004957{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004958 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004959 int cr;
4960 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004961 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08004962 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004963
Sean Christopherson5addc232020-04-15 13:34:53 -07004964 exit_qualification = vmx_get_exit_qual(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004965 cr = exit_qualification & 15;
4966 reg = (exit_qualification >> 8) & 15;
4967 switch ((exit_qualification >> 4) & 3) {
4968 case 0: /* mov to cr */
Sean Christopherson27b4a9c42021-04-21 19:21:28 -07004969 val = kvm_register_read(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004970 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004971 switch (cr) {
4972 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004973 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004974 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004975 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004976 WARN_ON_ONCE(enable_unrestricted_guest);
Sean Christopherson67369272021-07-02 15:04:25 -07004977
Avi Kivity23902182010-06-10 17:02:16 +03004978 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004979 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004980 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004981 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004982 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004983 case 8: {
4984 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03004985 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004986 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004987 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004988 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08004989 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004990 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08004991 return ret;
4992 /*
4993 * TODO: we might be squashing a
4994 * KVM_GUESTDBG_SINGLESTEP-triggered
4995 * KVM_EXIT_DEBUG here.
4996 */
Avi Kivity851ba692009-08-24 11:10:17 +03004997 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004998 return 0;
4999 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005000 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005001 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005002 case 2: /* clts */
Sean Christopherson67369272021-07-02 15:04:25 -07005003 KVM_BUG(1, vcpu->kvm, "Guest always owns CR0.TS");
5004 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005005 case 1: /*mov from cr*/
5006 switch (cr) {
5007 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08005008 WARN_ON_ONCE(enable_unrestricted_guest);
Sean Christopherson67369272021-07-02 15:04:25 -07005009
Avi Kivity9f8fe502010-12-05 17:30:00 +02005010 val = kvm_read_cr3(vcpu);
5011 kvm_register_write(vcpu, reg, val);
5012 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005013 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005014 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005015 val = kvm_get_cr8(vcpu);
5016 kvm_register_write(vcpu, reg, val);
5017 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005018 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005019 }
5020 break;
5021 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005022 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005023 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005024 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005025
Kyle Huey6affcbe2016-11-29 12:40:40 -08005026 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005027 default:
5028 break;
5029 }
Avi Kivity851ba692009-08-24 11:10:17 +03005030 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005031 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005032 (int)(exit_qualification >> 4) & 3, cr);
5033 return 0;
5034}
5035
Avi Kivity851ba692009-08-24 11:10:17 +03005036static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005037{
He, Qingbfdaab02007-09-12 14:18:28 +08005038 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005039 int dr, dr7, reg;
Paolo Bonzini996ff542020-12-14 07:49:54 -05005040 int err = 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005041
Sean Christopherson5addc232020-04-15 13:34:53 -07005042 exit_qualification = vmx_get_exit_qual(vcpu);
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005043 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5044
5045 /* First, if DR does not exist, trigger UD */
5046 if (!kvm_require_dr(vcpu, dr))
5047 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005048
Paolo Bonzini996ff542020-12-14 07:49:54 -05005049 if (kvm_x86_ops.get_cpl(vcpu) > 0)
5050 goto out;
5051
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005052 dr7 = vmcs_readl(GUEST_DR7);
5053 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005054 /*
5055 * As the vm-exit takes precedence over the debug trap, we
5056 * need to emulate the latter, either for the host or the
5057 * guest debugging itself.
5058 */
5059 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Chenyi Qiang9a3ecd52021-02-02 17:04:31 +08005060 vcpu->run->debug.arch.dr6 = DR6_BD | DR6_ACTIVE_LOW;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005061 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02005062 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005063 vcpu->run->debug.arch.exception = DB_VECTOR;
5064 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005065 return 0;
5066 } else {
Paolo Bonzini4d5523c2020-05-05 07:33:20 -04005067 kvm_queue_exception_p(vcpu, DB_VECTOR, DR6_BD);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005068 return 1;
5069 }
5070 }
5071
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005072 if (vcpu->guest_debug == 0) {
Sean Christopherson2183f562019-05-07 12:17:56 -07005073 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005074
5075 /*
5076 * No more DR vmexits; force a reload of the debug registers
5077 * and reenter on this instruction. The next vmexit will
5078 * retrieve the full state of the debug registers.
5079 */
5080 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5081 return 1;
5082 }
5083
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005084 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5085 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005086 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005087
Paolo Bonzini29d6ca42021-02-03 03:42:41 -05005088 kvm_get_dr(vcpu, dr, &val);
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005089 kvm_register_write(vcpu, reg, val);
Paolo Bonzini996ff542020-12-14 07:49:54 -05005090 err = 0;
5091 } else {
Sean Christopherson27b4a9c42021-04-21 19:21:28 -07005092 err = kvm_set_dr(vcpu, dr, kvm_register_read(vcpu, reg));
Paolo Bonzini996ff542020-12-14 07:49:54 -05005093 }
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005094
Paolo Bonzini996ff542020-12-14 07:49:54 -05005095out:
5096 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005097}
5098
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005099static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5100{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005101 get_debugreg(vcpu->arch.db[0], 0);
5102 get_debugreg(vcpu->arch.db[1], 1);
5103 get_debugreg(vcpu->arch.db[2], 2);
5104 get_debugreg(vcpu->arch.db[3], 3);
5105 get_debugreg(vcpu->arch.dr6, 6);
5106 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5107
5108 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Sean Christopherson2183f562019-05-07 12:17:56 -07005109 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini1ccb6f92021-08-10 06:11:35 -04005110
5111 /*
5112 * exc_debug expects dr6 to be cleared after it runs, avoid that it sees
5113 * a stale dr6 from the guest.
5114 */
5115 set_debugreg(DR6_RESERVED, 6);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005116}
5117
Gleb Natapov020df072010-04-13 10:05:23 +03005118static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5119{
5120 vmcs_writel(GUEST_DR7, val);
5121}
5122
Avi Kivity851ba692009-08-24 11:10:17 +03005123static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005124{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01005125 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005126 return 1;
5127}
5128
Avi Kivity851ba692009-08-24 11:10:17 +03005129static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005130{
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005131 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005132
Avi Kivity3842d132010-07-27 12:30:24 +03005133 kvm_make_request(KVM_REQ_EVENT, vcpu);
5134
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005135 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005136 return 1;
5137}
5138
Avi Kivity851ba692009-08-24 11:10:17 +03005139static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005140{
Sean Christopherson5addc232020-04-15 13:34:53 -07005141 unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005142
5143 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005144 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005145}
5146
Avi Kivity851ba692009-08-24 11:10:17 +03005147static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005148{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005149 if (likely(fasteoi)) {
Sean Christopherson5addc232020-04-15 13:34:53 -07005150 unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03005151 int access_type, offset;
5152
5153 access_type = exit_qualification & APIC_ACCESS_TYPE;
5154 offset = exit_qualification & APIC_ACCESS_OFFSET;
5155 /*
5156 * Sane guest uses MOV to write EOI, with written value
5157 * not cared. So make a short-circuit here by avoiding
5158 * heavy instruction emulation.
5159 */
5160 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5161 (offset == APIC_EOI)) {
5162 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005163 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03005164 }
5165 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005166 return kvm_emulate_instruction(vcpu, 0);
Sheng Yangf78e0e22007-10-29 09:40:42 +08005167}
5168
Yang Zhangc7c9c562013-01-25 10:18:51 +08005169static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5170{
Sean Christopherson5addc232020-04-15 13:34:53 -07005171 unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
Yang Zhangc7c9c562013-01-25 10:18:51 +08005172 int vector = exit_qualification & 0xff;
5173
5174 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5175 kvm_apic_set_eoi_accelerated(vcpu, vector);
5176 return 1;
5177}
5178
Yang Zhang83d4c282013-01-25 10:18:49 +08005179static int handle_apic_write(struct kvm_vcpu *vcpu)
5180{
Sean Christopherson5addc232020-04-15 13:34:53 -07005181 unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
Yang Zhang83d4c282013-01-25 10:18:49 +08005182 u32 offset = exit_qualification & 0xfff;
5183
5184 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5185 kvm_apic_write_nodecode(vcpu, offset);
5186 return 1;
5187}
5188
Avi Kivity851ba692009-08-24 11:10:17 +03005189static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005190{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005191 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005192 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005193 bool has_error_code = false;
5194 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005195 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005196 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005197
5198 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005199 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005200 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005201
Sean Christopherson5addc232020-04-15 13:34:53 -07005202 exit_qualification = vmx_get_exit_qual(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005203
5204 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005205 if (reason == TASK_SWITCH_GATE && idt_v) {
5206 switch (type) {
5207 case INTR_TYPE_NMI_INTR:
5208 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005209 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005210 break;
5211 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005212 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005213 kvm_clear_interrupt_queue(vcpu);
5214 break;
5215 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005216 if (vmx->idt_vectoring_info &
5217 VECTORING_INFO_DELIVER_CODE_MASK) {
5218 has_error_code = true;
5219 error_code =
5220 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5221 }
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05005222 fallthrough;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005223 case INTR_TYPE_SOFT_EXCEPTION:
5224 kvm_clear_exception_queue(vcpu);
5225 break;
5226 default:
5227 break;
5228 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005229 }
Izik Eidus37817f22008-03-24 23:14:53 +02005230 tss_selector = exit_qualification;
5231
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005232 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5233 type != INTR_TYPE_EXT_INTR &&
5234 type != INTR_TYPE_NMI_INTR))
Sean Christopherson1957aa62019-08-27 14:40:39 -07005235 WARN_ON(!skip_emulated_instruction(vcpu));
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005236
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005237 /*
5238 * TODO: What about debug traps on tss switch?
5239 * Are we supposed to inject them and update dr6?
5240 */
Sean Christopherson10517782019-08-27 14:40:35 -07005241 return kvm_task_switch(vcpu, tss_selector,
5242 type == INTR_TYPE_SOFT_INTR ? idt_index : -1,
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005243 reason, has_error_code, error_code);
Izik Eidus37817f22008-03-24 23:14:53 +02005244}
5245
Avi Kivity851ba692009-08-24 11:10:17 +03005246static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005247{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005248 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005249 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01005250 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005251
Sean Christopherson5addc232020-04-15 13:34:53 -07005252 exit_qualification = vmx_get_exit_qual(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08005253
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005254 /*
5255 * EPT violation happened while executing iret from NMI,
5256 * "blocked by NMI" bit has to be set before next VM entry.
5257 * There are errata that may cause this bit to not be set:
5258 * AAK134, BY25.
5259 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005260 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005261 enable_vnmi &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005262 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005263 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5264
Sheng Yang14394422008-04-28 12:24:45 +08005265 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005266 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005267
Junaid Shahid27959a42016-12-06 16:46:10 -08005268 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005269 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08005270 ? PFERR_USER_MASK : 0;
5271 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005272 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08005273 ? PFERR_WRITE_MASK : 0;
5274 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005275 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08005276 ? PFERR_FETCH_MASK : 0;
5277 /* ept page table entry is present? */
5278 error_code |= (exit_qualification &
5279 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
5280 EPT_VIOLATION_EXECUTABLE))
5281 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005282
Isaku Yamahata108356022021-04-22 17:22:29 -07005283 error_code |= (exit_qualification & EPT_VIOLATION_GVA_TRANSLATED) != 0 ?
Paolo Bonzinieebed242016-11-28 14:39:58 +01005284 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005285
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005286 vcpu->arch.exit_qualification = exit_qualification;
Mohammed Gamal1dbf5d682020-07-10 17:48:09 +02005287
5288 /*
5289 * Check that the GPA doesn't exceed physical memory limits, as that is
5290 * a guest page fault. We have to emulate the instruction here, because
5291 * if the illegal address is that of a paging structure, then
5292 * EPT_VIOLATION_ACC_WRITE bit is set. Alternatively, if supported we
5293 * would also use advanced VM-exit information for EPT violations to
5294 * reconstruct the page fault error code.
5295 */
Paolo Bonzinic0623f52020-10-21 18:05:58 -04005296 if (unlikely(allow_smaller_maxphyaddr && kvm_vcpu_is_illegal_gpa(vcpu, gpa)))
Mohammed Gamal1dbf5d682020-07-10 17:48:09 +02005297 return kvm_emulate_instruction(vcpu, 0);
5298
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005299 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005300}
5301
Avi Kivity851ba692009-08-24 11:10:17 +03005302static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005303{
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005304 gpa_t gpa;
5305
Sean Christopherson3c0c2ad2021-04-12 16:21:37 +12005306 if (!vmx_can_emulate_instruction(vcpu, NULL, 0))
5307 return 1;
5308
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005309 /*
5310 * A nested guest cannot optimize MMIO vmexits, because we have an
5311 * nGPA here instead of the required GPA.
5312 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005313 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005314 if (!is_guest_mode(vcpu) &&
5315 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08005316 trace_kvm_fast_mmio(gpa);
Sean Christopherson1957aa62019-08-27 14:40:39 -07005317 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005318 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005319
Sean Christophersonc75d0edc2018-03-29 14:48:31 -07005320 return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005321}
5322
Avi Kivity851ba692009-08-24 11:10:17 +03005323static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005324{
Sean Christopherson67369272021-07-02 15:04:25 -07005325 if (KVM_BUG_ON(!enable_vnmi, vcpu->kvm))
5326 return -EIO;
5327
Xiaoyao Li4e2a0bc2019-12-06 16:45:25 +08005328 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
Sheng Yangf08864b2008-05-15 18:23:25 +08005329 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005330 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005331
5332 return 1;
5333}
5334
Mohammed Gamal80ced182009-09-01 12:48:18 +02005335static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005336{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005337 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity49e9d552010-09-19 14:34:08 +02005338 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005339 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005340
Sean Christopherson2183f562019-05-07 12:17:56 -07005341 intr_window_requested = exec_controls_get(vmx) &
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005342 CPU_BASED_INTR_WINDOW_EXITING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005343
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005344 while (vmx->emulation_required && count-- != 0) {
Sean Christophersondb438592020-04-22 19:25:48 -07005345 if (intr_window_requested && !vmx_interrupt_blocked(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005346 return handle_interrupt_window(&vmx->vcpu);
5347
Radim Krčmář72875d82017-04-26 22:32:19 +02005348 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005349 return 1;
5350
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005351 if (!kvm_emulate_instruction(vcpu, 0))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005352 return 0;
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005353
Sean Christophersonadd5ff72018-03-23 09:34:00 -07005354 if (vmx->emulation_required && !vmx->rmode.vm86_active &&
Sean Christopherson8fff2712019-08-27 14:40:37 -07005355 vcpu->arch.exception.pending) {
David Edmondsone615e352021-09-20 11:37:36 +01005356 kvm_prepare_emulation_failure_exit(vcpu);
Sean Christopherson8fff2712019-08-27 14:40:37 -07005357 return 0;
5358 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005359
Gleb Natapov8d76c492013-05-08 18:38:44 +03005360 if (vcpu->arch.halt_request) {
5361 vcpu->arch.halt_request = 0;
Sean Christopherson8fff2712019-08-27 14:40:37 -07005362 return kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03005363 }
5364
Sean Christopherson8fff2712019-08-27 14:40:37 -07005365 /*
Thomas Gleixner72c3c0f2020-07-23 00:00:09 +02005366 * Note, return 1 and not 0, vcpu_run() will invoke
5367 * xfer_to_guest_mode() which will create a proper return
5368 * code.
Sean Christopherson8fff2712019-08-27 14:40:37 -07005369 */
Thomas Gleixner72c3c0f2020-07-23 00:00:09 +02005370 if (__xfer_to_guest_mode_work_pending())
Sean Christopherson8fff2712019-08-27 14:40:37 -07005371 return 1;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005372 }
5373
Sean Christopherson8fff2712019-08-27 14:40:37 -07005374 return 1;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005375}
5376
5377static void grow_ple_window(struct kvm_vcpu *vcpu)
5378{
5379 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005380 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005381
Babu Mogerc8e88712018-03-16 16:37:24 -04005382 vmx->ple_window = __grow_ple_window(old, ple_window,
5383 ple_window_grow,
5384 ple_window_max);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005385
Peter Xu4f75bcc2019-09-06 10:17:22 +08005386 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005387 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005388 trace_kvm_ple_window_update(vcpu->vcpu_id,
5389 vmx->ple_window, old);
5390 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005391}
5392
5393static void shrink_ple_window(struct kvm_vcpu *vcpu)
5394{
5395 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005396 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005397
Babu Mogerc8e88712018-03-16 16:37:24 -04005398 vmx->ple_window = __shrink_ple_window(old, ple_window,
5399 ple_window_shrink,
5400 ple_window);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005401
Peter Xu4f75bcc2019-09-06 10:17:22 +08005402 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005403 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005404 trace_kvm_ple_window_update(vcpu->vcpu_id,
5405 vmx->ple_window, old);
5406 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005407}
5408
Avi Kivity6aa8b732006-12-10 02:21:36 -08005409/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005410 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5411 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5412 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005413static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005414{
Wanpeng Lib31c1142018-03-12 04:53:04 -07005415 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005416 grow_ple_window(vcpu);
5417
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08005418 /*
5419 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
5420 * VM-execution control is ignored if CPL > 0. OTOH, KVM
5421 * never set PAUSE_EXITING and just set PLE if supported,
5422 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
5423 */
5424 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005425 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005426}
5427
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005428static int handle_monitor_trap(struct kvm_vcpu *vcpu)
5429{
5430 return 1;
5431}
5432
Junaid Shahideb4b2482018-06-27 14:59:14 -07005433static int handle_invpcid(struct kvm_vcpu *vcpu)
5434{
5435 u32 vmx_instruction_info;
5436 unsigned long type;
Junaid Shahideb4b2482018-06-27 14:59:14 -07005437 gva_t gva;
Junaid Shahideb4b2482018-06-27 14:59:14 -07005438 struct {
5439 u64 pcid;
5440 u64 gla;
5441 } operand;
Vipin Sharma329bd562021-11-09 17:44:25 +00005442 int gpr_index;
Junaid Shahideb4b2482018-06-27 14:59:14 -07005443
5444 if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
5445 kvm_queue_exception(vcpu, UD_VECTOR);
5446 return 1;
5447 }
5448
5449 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Vipin Sharma329bd562021-11-09 17:44:25 +00005450 gpr_index = vmx_get_instr_info_reg2(vmx_instruction_info);
5451 type = kvm_register_read(vcpu, gpr_index);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005452
5453 /* According to the Intel instruction reference, the memory operand
5454 * is read even if it isn't needed (e.g., for type==all)
5455 */
Sean Christopherson5addc232020-04-15 13:34:53 -07005456 if (get_vmx_mem_address(vcpu, vmx_get_exit_qual(vcpu),
Eugene Korenevskyfdb28612019-06-06 00:19:16 +03005457 vmx_instruction_info, false,
5458 sizeof(operand), &gva))
Junaid Shahideb4b2482018-06-27 14:59:14 -07005459 return 1;
5460
Babu Moger97150922020-09-11 14:29:12 -05005461 return kvm_handle_invpcid(vcpu, type, gva);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005462}
5463
Kai Huang843e4332015-01-28 10:54:28 +08005464static int handle_pml_full(struct kvm_vcpu *vcpu)
5465{
5466 unsigned long exit_qualification;
5467
5468 trace_kvm_pml_full(vcpu->vcpu_id);
5469
Sean Christopherson5addc232020-04-15 13:34:53 -07005470 exit_qualification = vmx_get_exit_qual(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005471
5472 /*
5473 * PML buffer FULL happened while executing iret from NMI,
5474 * "blocked by NMI" bit has to be set before next VM entry.
5475 */
5476 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005477 enable_vnmi &&
Kai Huang843e4332015-01-28 10:54:28 +08005478 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
5479 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5480 GUEST_INTR_STATE_NMI);
5481
5482 /*
5483 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
5484 * here.., and there's no userspace involvement needed for PML.
5485 */
5486 return 1;
5487}
5488
Wanpeng Li26efe2f2020-05-06 11:44:01 -04005489static fastpath_t handle_fastpath_preemption_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07005490{
Sean Christopherson804939e2019-05-07 12:18:05 -07005491 struct vcpu_vmx *vmx = to_vmx(vcpu);
5492
5493 if (!vmx->req_immediate_exit &&
Wanpeng Li26efe2f2020-05-06 11:44:01 -04005494 !unlikely(vmx->loaded_vmcs->hv_timer_soft_disabled)) {
Sean Christophersond264ee02018-08-27 15:21:12 -07005495 kvm_lapic_expired_hv_timer(vcpu);
Wanpeng Li26efe2f2020-05-06 11:44:01 -04005496 return EXIT_FASTPATH_REENTER_GUEST;
5497 }
Sean Christopherson804939e2019-05-07 12:18:05 -07005498
Wanpeng Li26efe2f2020-05-06 11:44:01 -04005499 return EXIT_FASTPATH_NONE;
5500}
5501
5502static int handle_preemption_timer(struct kvm_vcpu *vcpu)
5503{
5504 handle_fastpath_preemption_timer(vcpu);
Yunhong Jiang64672c92016-06-13 14:19:59 -07005505 return 1;
5506}
5507
Sean Christophersone4027cf2018-12-03 13:53:12 -08005508/*
5509 * When nested=0, all VMX instruction VM Exits filter here. The handlers
5510 * are overwritten by nested_vmx_setup() when nested=1.
5511 */
5512static int handle_vmx_instruction(struct kvm_vcpu *vcpu)
5513{
5514 kvm_queue_exception(vcpu, UD_VECTOR);
5515 return 1;
5516}
5517
Sean Christopherson9798adb2021-04-12 16:21:38 +12005518#ifndef CONFIG_X86_SGX_KVM
Sean Christopherson0b665d32018-08-14 09:33:34 -07005519static int handle_encls(struct kvm_vcpu *vcpu)
5520{
5521 /*
Sean Christopherson9798adb2021-04-12 16:21:38 +12005522 * SGX virtualization is disabled. There is no software enable bit for
5523 * SGX, so KVM intercepts all ENCLS leafs and injects a #UD to prevent
5524 * the guest from executing ENCLS (when SGX is supported by hardware).
Sean Christopherson0b665d32018-08-14 09:33:34 -07005525 */
5526 kvm_queue_exception(vcpu, UD_VECTOR);
5527 return 1;
5528}
Sean Christopherson9798adb2021-04-12 16:21:38 +12005529#endif /* CONFIG_X86_SGX_KVM */
Sean Christopherson0b665d32018-08-14 09:33:34 -07005530
Chenyi Qiangfe6b6bc2020-11-06 17:03:14 +08005531static int handle_bus_lock_vmexit(struct kvm_vcpu *vcpu)
5532{
Hao Xiangd61863c2021-10-15 19:59:21 +08005533 /*
5534 * Hardware may or may not set the BUS_LOCK_DETECTED flag on BUS_LOCK
5535 * VM-Exits. Unconditionally set the flag here and leave the handling to
5536 * vmx_handle_exit().
5537 */
5538 to_vmx(vcpu)->exit_reason.bus_lock_detected = true;
5539 return 1;
Chenyi Qiangfe6b6bc2020-11-06 17:03:14 +08005540}
5541
Nadav Har'El0140cae2011-05-25 23:06:28 +03005542/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005543 * The exit handlers return 1 if the exit was handled fully and guest execution
5544 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5545 * to be done to userspace and return 0.
5546 */
Sean Christophersone4027cf2018-12-03 13:53:12 -08005547static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Sean Christopherson95b5a482019-04-19 22:50:59 -07005548 [EXIT_REASON_EXCEPTION_NMI] = handle_exception_nmi,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005549 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005550 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005551 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005552 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005553 [EXIT_REASON_CR_ACCESS] = handle_cr,
5554 [EXIT_REASON_DR_ACCESS] = handle_dr,
Andrea Arcangelif399e602019-11-04 17:59:58 -05005555 [EXIT_REASON_CPUID] = kvm_emulate_cpuid,
5556 [EXIT_REASON_MSR_READ] = kvm_emulate_rdmsr,
5557 [EXIT_REASON_MSR_WRITE] = kvm_emulate_wrmsr,
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005558 [EXIT_REASON_INTERRUPT_WINDOW] = handle_interrupt_window,
Andrea Arcangelif399e602019-11-04 17:59:58 -05005559 [EXIT_REASON_HLT] = kvm_emulate_halt,
Sean Christopherson5ff3a352021-02-04 16:57:47 -08005560 [EXIT_REASON_INVD] = kvm_emulate_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005561 [EXIT_REASON_INVLPG] = handle_invlpg,
Sean Christophersonc483c452021-02-04 16:57:48 -08005562 [EXIT_REASON_RDPMC] = kvm_emulate_rdpmc,
Sean Christopherson5ff3a352021-02-04 16:57:47 -08005563 [EXIT_REASON_VMCALL] = kvm_emulate_hypercall,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005564 [EXIT_REASON_VMCLEAR] = handle_vmx_instruction,
5565 [EXIT_REASON_VMLAUNCH] = handle_vmx_instruction,
5566 [EXIT_REASON_VMPTRLD] = handle_vmx_instruction,
5567 [EXIT_REASON_VMPTRST] = handle_vmx_instruction,
5568 [EXIT_REASON_VMREAD] = handle_vmx_instruction,
5569 [EXIT_REASON_VMRESUME] = handle_vmx_instruction,
5570 [EXIT_REASON_VMWRITE] = handle_vmx_instruction,
5571 [EXIT_REASON_VMOFF] = handle_vmx_instruction,
5572 [EXIT_REASON_VMON] = handle_vmx_instruction,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005573 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5574 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08005575 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08005576 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Sean Christopherson5ff3a352021-02-04 16:57:47 -08005577 [EXIT_REASON_WBINVD] = kvm_emulate_wbinvd,
Sean Christopherson92f98952021-02-04 16:57:46 -08005578 [EXIT_REASON_XSETBV] = kvm_emulate_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005579 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005580 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Paolo Bonzini0367f202016-07-12 10:44:55 +02005581 [EXIT_REASON_GDTR_IDTR] = handle_desc,
5582 [EXIT_REASON_LDTR_TR] = handle_desc,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005583 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5584 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005585 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Sean Christopherson5ff3a352021-02-04 16:57:47 -08005586 [EXIT_REASON_MWAIT_INSTRUCTION] = kvm_emulate_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005587 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Sean Christopherson5ff3a352021-02-04 16:57:47 -08005588 [EXIT_REASON_MONITOR_INSTRUCTION] = kvm_emulate_monitor,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005589 [EXIT_REASON_INVEPT] = handle_vmx_instruction,
5590 [EXIT_REASON_INVVPID] = handle_vmx_instruction,
Sean Christopherson5ff3a352021-02-04 16:57:47 -08005591 [EXIT_REASON_RDRAND] = kvm_handle_invalid_op,
5592 [EXIT_REASON_RDSEED] = kvm_handle_invalid_op,
Kai Huang843e4332015-01-28 10:54:28 +08005593 [EXIT_REASON_PML_FULL] = handle_pml_full,
Junaid Shahideb4b2482018-06-27 14:59:14 -07005594 [EXIT_REASON_INVPCID] = handle_invpcid,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005595 [EXIT_REASON_VMFUNC] = handle_vmx_instruction,
Yunhong Jiang64672c92016-06-13 14:19:59 -07005596 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Sean Christopherson0b665d32018-08-14 09:33:34 -07005597 [EXIT_REASON_ENCLS] = handle_encls,
Chenyi Qiangfe6b6bc2020-11-06 17:03:14 +08005598 [EXIT_REASON_BUS_LOCK] = handle_bus_lock_vmexit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005599};
5600
5601static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005602 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005603
David Edmondson0a62a032021-09-20 11:37:35 +01005604static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u32 *reason,
5605 u64 *info1, u64 *info2,
Sean Christopherson235ba742020-09-23 13:13:46 -07005606 u32 *intr_info, u32 *error_code)
Avi Kivity586f9602010-11-18 13:09:54 +02005607{
Sean Christopherson235ba742020-09-23 13:13:46 -07005608 struct vcpu_vmx *vmx = to_vmx(vcpu);
5609
David Edmondson0a62a032021-09-20 11:37:35 +01005610 *reason = vmx->exit_reason.full;
Sean Christopherson5addc232020-04-15 13:34:53 -07005611 *info1 = vmx_get_exit_qual(vcpu);
Sean Christopherson8e533242020-11-06 17:03:12 +08005612 if (!(vmx->exit_reason.failed_vmentry)) {
Sean Christopherson235ba742020-09-23 13:13:46 -07005613 *info2 = vmx->idt_vectoring_info;
5614 *intr_info = vmx_get_intr_info(vcpu);
5615 if (is_exception_with_error_code(*intr_info))
5616 *error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
5617 else
5618 *error_code = 0;
5619 } else {
5620 *info2 = 0;
5621 *intr_info = 0;
5622 *error_code = 0;
5623 }
Avi Kivity586f9602010-11-18 13:09:54 +02005624}
5625
Kai Huanga3eaa862015-11-04 13:46:05 +08005626static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08005627{
Kai Huanga3eaa862015-11-04 13:46:05 +08005628 if (vmx->pml_pg) {
5629 __free_page(vmx->pml_pg);
5630 vmx->pml_pg = NULL;
5631 }
Kai Huang843e4332015-01-28 10:54:28 +08005632}
5633
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005634static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08005635{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005636 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005637 u64 *pml_buf;
5638 u16 pml_idx;
5639
5640 pml_idx = vmcs_read16(GUEST_PML_INDEX);
5641
5642 /* Do nothing if PML buffer is empty */
5643 if (pml_idx == (PML_ENTITY_NUM - 1))
5644 return;
5645
5646 /* PML index always points to next available PML buffer entity */
5647 if (pml_idx >= PML_ENTITY_NUM)
5648 pml_idx = 0;
5649 else
5650 pml_idx++;
5651
5652 pml_buf = page_address(vmx->pml_pg);
5653 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
5654 u64 gpa;
5655
5656 gpa = pml_buf[pml_idx];
5657 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005658 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08005659 }
5660
5661 /* reset PML index */
5662 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5663}
5664
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005665static void vmx_dump_sel(char *name, uint32_t sel)
5666{
5667 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05005668 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005669 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
5670 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
5671 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
5672}
5673
5674static void vmx_dump_dtsel(char *name, uint32_t limit)
5675{
5676 pr_err("%s limit=0x%08x, base=0x%016lx\n",
5677 name, vmcs_read32(limit),
5678 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
5679}
5680
David Edmondson84860392021-03-18 12:08:41 +00005681static void vmx_dump_msrs(char *name, struct vmx_msrs *m)
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005682{
David Edmondson84860392021-03-18 12:08:41 +00005683 unsigned int i;
5684 struct vmx_msr_entry *e;
5685
5686 pr_err("MSR %s:\n", name);
5687 for (i = 0, e = m->val; i < m->nr; ++i, ++e)
5688 pr_err(" %2d: msr=0x%08x value=0x%016llx\n", i, e->index, e->value);
5689}
5690
David Edmondson0702a3c2021-03-18 12:08:40 +00005691void dump_vmcs(struct kvm_vcpu *vcpu)
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005692{
David Edmondson0702a3c2021-03-18 12:08:40 +00005693 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005694 u32 vmentry_ctl, vmexit_ctl;
5695 u32 cpu_based_exec_ctrl, pin_based_exec_ctrl, secondary_exec_control;
5696 unsigned long cr4;
David Edmondson0702a3c2021-03-18 12:08:40 +00005697 int efer_slot;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005698
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005699 if (!dump_invalid_vmcs) {
5700 pr_warn_ratelimited("set kvm_intel.dump_invalid_vmcs=1 to dump internal KVM state.\n");
5701 return;
5702 }
5703
5704 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
5705 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
5706 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5707 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
5708 cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005709 secondary_exec_control = 0;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005710 if (cpu_has_secondary_exec_ctrls())
5711 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5712
Jim Mattson18f63b12021-06-21 15:16:48 -07005713 pr_err("VMCS %p, last attempted VM-entry on CPU %d\n",
5714 vmx->loaded_vmcs->vmcs, vcpu->arch.last_vmentry_cpu);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005715 pr_err("*** Guest State ***\n");
5716 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5717 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
5718 vmcs_readl(CR0_GUEST_HOST_MASK));
5719 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5720 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
5721 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
David Edmondsond9e46d32021-03-18 12:08:37 +00005722 if (cpu_has_vmx_ept()) {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005723 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
5724 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
5725 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
5726 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005727 }
5728 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
5729 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
5730 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
5731 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
5732 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5733 vmcs_readl(GUEST_SYSENTER_ESP),
5734 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
5735 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
5736 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
5737 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
5738 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
5739 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
5740 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
5741 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
5742 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
5743 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
5744 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
David Edmondson0702a3c2021-03-18 12:08:40 +00005745 efer_slot = vmx_find_loadstore_msr_slot(&vmx->msr_autoload.guest, MSR_EFER);
David Edmondson5518da62021-03-18 12:08:39 +00005746 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_EFER)
David Edmondson699e1b22021-03-18 12:08:38 +00005747 pr_err("EFER= 0x%016llx\n", vmcs_read64(GUEST_IA32_EFER));
David Edmondson0702a3c2021-03-18 12:08:40 +00005748 else if (efer_slot >= 0)
5749 pr_err("EFER= 0x%016llx (autoload)\n",
5750 vmx->msr_autoload.guest.val[efer_slot].value);
5751 else if (vmentry_ctl & VM_ENTRY_IA32E_MODE)
5752 pr_err("EFER= 0x%016llx (effective)\n",
5753 vcpu->arch.efer | (EFER_LMA | EFER_LME));
5754 else
5755 pr_err("EFER= 0x%016llx (effective)\n",
5756 vcpu->arch.efer & ~(EFER_LMA | EFER_LME));
David Edmondson5518da62021-03-18 12:08:39 +00005757 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PAT)
David Edmondson699e1b22021-03-18 12:08:38 +00005758 pr_err("PAT = 0x%016llx\n", vmcs_read64(GUEST_IA32_PAT));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005759 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
5760 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005761 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005762 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005763 vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005764 pr_err("PerfGlobCtl = 0x%016llx\n",
5765 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005766 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005767 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005768 pr_err("Interruptibility = %08x ActivityState = %08x\n",
5769 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
5770 vmcs_read32(GUEST_ACTIVITY_STATE));
5771 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
5772 pr_err("InterruptStatus = %04x\n",
5773 vmcs_read16(GUEST_INTR_STATUS));
David Edmondson84860392021-03-18 12:08:41 +00005774 if (vmcs_read32(VM_ENTRY_MSR_LOAD_COUNT) > 0)
5775 vmx_dump_msrs("guest autoload", &vmx->msr_autoload.guest);
5776 if (vmcs_read32(VM_EXIT_MSR_STORE_COUNT) > 0)
5777 vmx_dump_msrs("guest autostore", &vmx->msr_autostore.guest);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005778
5779 pr_err("*** Host State ***\n");
5780 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
5781 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
5782 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
5783 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
5784 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
5785 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
5786 vmcs_read16(HOST_TR_SELECTOR));
5787 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
5788 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
5789 vmcs_readl(HOST_TR_BASE));
5790 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
5791 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
5792 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
5793 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
5794 vmcs_readl(HOST_CR4));
5795 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5796 vmcs_readl(HOST_IA32_SYSENTER_ESP),
5797 vmcs_read32(HOST_IA32_SYSENTER_CS),
5798 vmcs_readl(HOST_IA32_SYSENTER_EIP));
David Edmondson699e1b22021-03-18 12:08:38 +00005799 if (vmexit_ctl & VM_EXIT_LOAD_IA32_EFER)
5800 pr_err("EFER= 0x%016llx\n", vmcs_read64(HOST_IA32_EFER));
5801 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PAT)
5802 pr_err("PAT = 0x%016llx\n", vmcs_read64(HOST_IA32_PAT));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005803 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005804 vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005805 pr_err("PerfGlobCtl = 0x%016llx\n",
5806 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
David Edmondson84860392021-03-18 12:08:41 +00005807 if (vmcs_read32(VM_EXIT_MSR_LOAD_COUNT) > 0)
5808 vmx_dump_msrs("host autoload", &vmx->msr_autoload.host);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005809
5810 pr_err("*** Control State ***\n");
5811 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
5812 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
5813 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
5814 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
5815 vmcs_read32(EXCEPTION_BITMAP),
5816 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
5817 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
5818 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
5819 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
5820 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
5821 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
5822 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
5823 vmcs_read32(VM_EXIT_INTR_INFO),
5824 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
5825 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
5826 pr_err(" reason=%08x qualification=%016lx\n",
5827 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
5828 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
5829 vmcs_read32(IDT_VECTORING_INFO_FIELD),
5830 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005831 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08005832 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005833 pr_err("TSC Multiplier = 0x%016llx\n",
5834 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005835 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW) {
5836 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
5837 u16 status = vmcs_read16(GUEST_INTR_STATUS);
5838 pr_err("SVI|RVI = %02x|%02x ", status >> 8, status & 0xff);
5839 }
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005840 pr_cont("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005841 if (secondary_exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
5842 pr_err("APIC-access addr = 0x%016llx ", vmcs_read64(APIC_ACCESS_ADDR));
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005843 pr_cont("virt-APIC addr = 0x%016llx\n", vmcs_read64(VIRTUAL_APIC_PAGE_ADDR));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005844 }
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005845 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
5846 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
5847 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005848 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005849 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
5850 pr_err("PLE Gap=%08x Window=%08x\n",
5851 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
5852 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
5853 pr_err("Virtual processor ID = 0x%04x\n",
5854 vmcs_read16(VIRTUAL_PROCESSOR_ID));
5855}
5856
Avi Kivity6aa8b732006-12-10 02:21:36 -08005857/*
5858 * The guest has exited. See if we can fix it or if we need userspace
5859 * assistance.
5860 */
Chenyi Qiangfe6b6bc2020-11-06 17:03:14 +08005861static int __vmx_handle_exit(struct kvm_vcpu *vcpu, fastpath_t exit_fastpath)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005862{
Avi Kivity29bd8a72007-09-10 17:27:03 +03005863 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson8e533242020-11-06 17:03:12 +08005864 union vmx_exit_reason exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02005865 u32 vectoring_info = vmx->idt_vectoring_info;
Sean Christopherson8e533242020-11-06 17:03:12 +08005866 u16 exit_handler_index;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005867
Kai Huang843e4332015-01-28 10:54:28 +08005868 /*
5869 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
5870 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
5871 * querying dirty_bitmap, we only need to kick all vcpus out of guest
5872 * mode as if vcpus is in root mode, the PML buffer must has been
Sean Christophersonc3bb9a22021-02-12 16:50:07 -08005873 * flushed already. Note, PML is never enabled in hardware while
5874 * running L2.
Kai Huang843e4332015-01-28 10:54:28 +08005875 */
Sean Christophersonc3bb9a22021-02-12 16:50:07 -08005876 if (enable_pml && !is_guest_mode(vcpu))
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005877 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005878
Sean Christophersondb438592020-04-22 19:25:48 -07005879 /*
5880 * We should never reach this point with a pending nested VM-Enter, and
5881 * more specifically emulation of L2 due to invalid guest state (see
5882 * below) should never happen as that means we incorrectly allowed a
5883 * nested VM-Enter with an invalid vmcs12.
5884 */
Sean Christopherson67369272021-07-02 15:04:25 -07005885 if (KVM_BUG_ON(vmx->nested.nested_run_pending, vcpu->kvm))
5886 return -EIO;
Sean Christophersondb438592020-04-22 19:25:48 -07005887
Mohammed Gamal80ced182009-09-01 12:48:18 +02005888 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02005889 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02005890 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005891
Paolo Bonzini96b100c2020-03-17 18:32:50 +01005892 if (is_guest_mode(vcpu)) {
5893 /*
Sean Christophersonc3bb9a22021-02-12 16:50:07 -08005894 * PML is never enabled when running L2, bail immediately if a
5895 * PML full exit occurs as something is horribly wrong.
5896 */
5897 if (exit_reason.basic == EXIT_REASON_PML_FULL)
5898 goto unexpected_vmexit;
5899
5900 /*
Paolo Bonzini96b100c2020-03-17 18:32:50 +01005901 * The host physical addresses of some pages of guest memory
5902 * are loaded into the vmcs02 (e.g. vmcs12's Virtual APIC
5903 * Page). The CPU may write to these pages via their host
5904 * physical address while L2 is running, bypassing any
5905 * address-translation-based dirty tracking (e.g. EPT write
5906 * protection).
5907 *
5908 * Mark them dirty on every exit from L2 to prevent them from
5909 * getting out of sync with dirty tracking.
5910 */
5911 nested_mark_vmcs12_pages_dirty(vcpu);
5912
Sean Christophersonf47baae2020-04-15 10:55:16 -07005913 if (nested_vmx_reflect_vmexit(vcpu))
Sean Christopherson789afc52020-04-15 10:55:10 -07005914 return 1;
Paolo Bonzini96b100c2020-03-17 18:32:50 +01005915 }
Nadav Har'El644d7112011-05-25 23:12:35 +03005916
Sean Christopherson8e533242020-11-06 17:03:12 +08005917 if (exit_reason.failed_vmentry) {
David Edmondson0702a3c2021-03-18 12:08:40 +00005918 dump_vmcs(vcpu);
Mohammed Gamal51207022010-05-31 22:40:54 +03005919 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5920 vcpu->run->fail_entry.hardware_entry_failure_reason
Sean Christopherson8e533242020-11-06 17:03:12 +08005921 = exit_reason.full;
Jim Mattson8a14fe42020-06-03 16:56:22 -07005922 vcpu->run->fail_entry.cpu = vcpu->arch.last_vmentry_cpu;
Mohammed Gamal51207022010-05-31 22:40:54 +03005923 return 0;
5924 }
5925
Avi Kivity29bd8a72007-09-10 17:27:03 +03005926 if (unlikely(vmx->fail)) {
David Edmondson0702a3c2021-03-18 12:08:40 +00005927 dump_vmcs(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005928 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5929 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03005930 = vmcs_read32(VM_INSTRUCTION_ERROR);
Jim Mattson8a14fe42020-06-03 16:56:22 -07005931 vcpu->run->fail_entry.cpu = vcpu->arch.last_vmentry_cpu;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005932 return 0;
5933 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005934
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005935 /*
5936 * Note:
5937 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
5938 * delivery event since it indicates guest is accessing MMIO.
5939 * The vm-exit can be triggered again after return to guest that
5940 * will cause infinite loop.
5941 */
Mike Dayd77c26f2007-10-08 09:02:08 -04005942 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sean Christopherson8e533242020-11-06 17:03:12 +08005943 (exit_reason.basic != EXIT_REASON_EXCEPTION_NMI &&
5944 exit_reason.basic != EXIT_REASON_EPT_VIOLATION &&
5945 exit_reason.basic != EXIT_REASON_PML_FULL &&
5946 exit_reason.basic != EXIT_REASON_APIC_ACCESS &&
5947 exit_reason.basic != EXIT_REASON_TASK_SWITCH)) {
Reiji Watanabe04c4f2e2021-04-13 15:47:40 +00005948 int ndata = 3;
5949
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005950 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5951 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005952 vcpu->run->internal.data[0] = vectoring_info;
Sean Christopherson8e533242020-11-06 17:03:12 +08005953 vcpu->run->internal.data[1] = exit_reason.full;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005954 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
Sean Christopherson8e533242020-11-06 17:03:12 +08005955 if (exit_reason.basic == EXIT_REASON_EPT_MISCONFIG) {
Reiji Watanabe04c4f2e2021-04-13 15:47:40 +00005956 vcpu->run->internal.data[ndata++] =
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005957 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5958 }
Reiji Watanabe04c4f2e2021-04-13 15:47:40 +00005959 vcpu->run->internal.data[ndata++] = vcpu->arch.last_vmentry_cpu;
5960 vcpu->run->internal.ndata = ndata;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005961 return 0;
5962 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005963
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005964 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01005965 vmx->loaded_vmcs->soft_vnmi_blocked)) {
Sean Christophersondb438592020-04-22 19:25:48 -07005966 if (!vmx_interrupt_blocked(vcpu)) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01005967 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5968 } else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
5969 vcpu->arch.nmi_pending) {
5970 /*
5971 * This CPU don't support us in finding the end of an
5972 * NMI-blocked window if the guest runs with IRQs
5973 * disabled. So we pull the trigger after 1 s of
5974 * futile waiting, but inform the user about this.
5975 */
5976 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
5977 "state on VCPU %d after 1 s timeout\n",
5978 __func__, vcpu->vcpu_id);
5979 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5980 }
5981 }
5982
Wanpeng Li404d5d72020-04-28 14:23:25 +08005983 if (exit_fastpath != EXIT_FASTPATH_NONE)
Wanpeng Li1e9e2622019-11-21 11:17:11 +08005984 return 1;
Marios Pomonisc926f2f2019-12-11 12:47:51 -08005985
Sean Christopherson8e533242020-11-06 17:03:12 +08005986 if (exit_reason.basic >= kvm_vmx_max_exit_handlers)
Marios Pomonisc926f2f2019-12-11 12:47:51 -08005987 goto unexpected_vmexit;
5988#ifdef CONFIG_RETPOLINE
Sean Christopherson8e533242020-11-06 17:03:12 +08005989 if (exit_reason.basic == EXIT_REASON_MSR_WRITE)
Marios Pomonisc926f2f2019-12-11 12:47:51 -08005990 return kvm_emulate_wrmsr(vcpu);
Sean Christopherson8e533242020-11-06 17:03:12 +08005991 else if (exit_reason.basic == EXIT_REASON_PREEMPTION_TIMER)
Marios Pomonisc926f2f2019-12-11 12:47:51 -08005992 return handle_preemption_timer(vcpu);
Sean Christopherson8e533242020-11-06 17:03:12 +08005993 else if (exit_reason.basic == EXIT_REASON_INTERRUPT_WINDOW)
Marios Pomonisc926f2f2019-12-11 12:47:51 -08005994 return handle_interrupt_window(vcpu);
Sean Christopherson8e533242020-11-06 17:03:12 +08005995 else if (exit_reason.basic == EXIT_REASON_EXTERNAL_INTERRUPT)
Marios Pomonisc926f2f2019-12-11 12:47:51 -08005996 return handle_external_interrupt(vcpu);
Sean Christopherson8e533242020-11-06 17:03:12 +08005997 else if (exit_reason.basic == EXIT_REASON_HLT)
Marios Pomonisc926f2f2019-12-11 12:47:51 -08005998 return kvm_emulate_halt(vcpu);
Sean Christopherson8e533242020-11-06 17:03:12 +08005999 else if (exit_reason.basic == EXIT_REASON_EPT_MISCONFIG)
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006000 return handle_ept_misconfig(vcpu);
6001#endif
6002
Sean Christopherson8e533242020-11-06 17:03:12 +08006003 exit_handler_index = array_index_nospec((u16)exit_reason.basic,
6004 kvm_vmx_max_exit_handlers);
6005 if (!kvm_vmx_exit_handlers[exit_handler_index])
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006006 goto unexpected_vmexit;
6007
Sean Christopherson8e533242020-11-06 17:03:12 +08006008 return kvm_vmx_exit_handlers[exit_handler_index](vcpu);
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006009
6010unexpected_vmexit:
Sean Christopherson8e533242020-11-06 17:03:12 +08006011 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
6012 exit_reason.full);
David Edmondson0702a3c2021-03-18 12:08:40 +00006013 dump_vmcs(vcpu);
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006014 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6015 vcpu->run->internal.suberror =
6016 KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
Jim Mattson1aa561b2020-06-03 16:56:21 -07006017 vcpu->run->internal.ndata = 2;
Sean Christopherson8e533242020-11-06 17:03:12 +08006018 vcpu->run->internal.data[0] = exit_reason.full;
Jim Mattson8a14fe42020-06-03 16:56:22 -07006019 vcpu->run->internal.data[1] = vcpu->arch.last_vmentry_cpu;
Marios Pomonisc926f2f2019-12-11 12:47:51 -08006020 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006021}
6022
Chenyi Qiangfe6b6bc2020-11-06 17:03:14 +08006023static int vmx_handle_exit(struct kvm_vcpu *vcpu, fastpath_t exit_fastpath)
6024{
6025 int ret = __vmx_handle_exit(vcpu, exit_fastpath);
6026
6027 /*
Hao Xiangd61863c2021-10-15 19:59:21 +08006028 * Exit to user space when bus lock detected to inform that there is
6029 * a bus lock in guest.
Chenyi Qiangfe6b6bc2020-11-06 17:03:14 +08006030 */
6031 if (to_vmx(vcpu)->exit_reason.bus_lock_detected) {
6032 if (ret > 0)
6033 vcpu->run->exit_reason = KVM_EXIT_X86_BUS_LOCK;
6034
6035 vcpu->run->flags |= KVM_RUN_X86_BUS_LOCK;
6036 return 0;
6037 }
6038 return ret;
6039}
6040
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006041/*
6042 * Software based L1D cache flush which is used when microcode providing
6043 * the cache control MSR is not loaded.
6044 *
6045 * The L1D cache is 32 KiB on Nehalem and later microarchitectures, but to
6046 * flush it is required to read in 64 KiB because the replacement algorithm
6047 * is not exactly LRU. This could be sized at runtime via topology
6048 * information but as all relevant affected CPUs have 32KiB L1D cache size
6049 * there is no point in doing so.
6050 */
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006051static noinstr void vmx_l1d_flush(struct kvm_vcpu *vcpu)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006052{
6053 int size = PAGE_SIZE << L1D_CACHE_ORDER;
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006054
6055 /*
Thomas Gleixner2f055942018-07-13 16:23:17 +02006056 * This code is only executed when the the flush mode is 'cond' or
6057 * 'always'
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006058 */
Nicolai Stange427362a2018-07-21 22:25:00 +02006059 if (static_branch_likely(&vmx_l1d_flush_cond)) {
Nicolai Stange45b575c2018-07-27 13:22:16 +02006060 bool flush_l1d;
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02006061
Nicolai Stange379fd0c2018-07-21 22:16:56 +02006062 /*
Nicolai Stange45b575c2018-07-27 13:22:16 +02006063 * Clear the per-vcpu flush bit, it gets set again
6064 * either from vcpu_run() or from one of the unsafe
6065 * VMEXIT handlers.
Nicolai Stange379fd0c2018-07-21 22:16:56 +02006066 */
Nicolai Stange45b575c2018-07-27 13:22:16 +02006067 flush_l1d = vcpu->arch.l1tf_flush_l1d;
Thomas Gleixner4c6523e2018-07-13 16:23:20 +02006068 vcpu->arch.l1tf_flush_l1d = false;
Nicolai Stange45b575c2018-07-27 13:22:16 +02006069
6070 /*
6071 * Clear the per-cpu flush bit, it gets set again from
6072 * the interrupt handlers.
6073 */
6074 flush_l1d |= kvm_get_cpu_l1tf_flush_l1d();
6075 kvm_clear_cpu_l1tf_flush_l1d();
6076
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02006077 if (!flush_l1d)
6078 return;
Nicolai Stange379fd0c2018-07-21 22:16:56 +02006079 }
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006080
6081 vcpu->stat.l1d_flush++;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006082
Paolo Bonzini3fa045b2018-07-02 13:03:48 +02006083 if (static_cpu_has(X86_FEATURE_FLUSH_L1D)) {
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006084 native_wrmsrl(MSR_IA32_FLUSH_CMD, L1D_FLUSH);
Paolo Bonzini3fa045b2018-07-02 13:03:48 +02006085 return;
6086 }
6087
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006088 asm volatile(
6089 /* First ensure the pages are in the TLB */
6090 "xorl %%eax, %%eax\n"
6091 ".Lpopulate_tlb:\n\t"
Nicolai Stange288d1522018-07-18 19:07:38 +02006092 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006093 "addl $4096, %%eax\n\t"
6094 "cmpl %%eax, %[size]\n\t"
6095 "jne .Lpopulate_tlb\n\t"
6096 "xorl %%eax, %%eax\n\t"
6097 "cpuid\n\t"
6098 /* Now fill the cache */
6099 "xorl %%eax, %%eax\n"
6100 ".Lfill_cache:\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02006101 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006102 "addl $64, %%eax\n\t"
6103 "cmpl %%eax, %[size]\n\t"
6104 "jne .Lfill_cache\n\t"
6105 "lfence\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02006106 :: [flush_pages] "r" (vmx_l1d_flush_pages),
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006107 [size] "r" (size)
6108 : "eax", "ebx", "ecx", "edx");
6109}
6110
Jason Baronb6a7cc32021-01-14 22:27:54 -05006111static void vmx_update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006112{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006113 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Liran Alon132f4f72019-11-11 14:30:54 +02006114 int tpr_threshold;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006115
6116 if (is_guest_mode(vcpu) &&
6117 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
6118 return;
6119
Liran Alon132f4f72019-11-11 14:30:54 +02006120 tpr_threshold = (irr == -1 || tpr < irr) ? 0 : irr;
Liran Alon02d496cf2019-11-11 14:30:55 +02006121 if (is_guest_mode(vcpu))
6122 to_vmx(vcpu)->nested.l1_tpr_threshold = tpr_threshold;
6123 else
6124 vmcs_write32(TPR_THRESHOLD, tpr_threshold);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006125}
6126
Sean Christopherson97b7ead2018-12-03 13:53:16 -08006127void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
Yang Zhang8d146952013-01-25 10:18:50 +08006128{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006129 struct vcpu_vmx *vmx = to_vmx(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006130 u32 sec_exec_control;
6131
Jim Mattson8d860bb2018-05-09 16:56:05 -04006132 if (!lapic_in_kernel(vcpu))
6133 return;
6134
Sean Christophersonfd6b6d92018-10-01 14:25:34 -07006135 if (!flexpriority_enabled &&
6136 !cpu_has_vmx_virtualize_x2apic_mode())
6137 return;
6138
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006139 /* Postpone execution until vmcs01 is the current VMCS. */
6140 if (is_guest_mode(vcpu)) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006141 vmx->nested.change_vmcs01_virtual_apic_mode = true;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006142 return;
6143 }
6144
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006145 sec_exec_control = secondary_exec_controls_get(vmx);
Jim Mattson8d860bb2018-05-09 16:56:05 -04006146 sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6147 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
Yang Zhang8d146952013-01-25 10:18:50 +08006148
Jim Mattson8d860bb2018-05-09 16:56:05 -04006149 switch (kvm_get_apic_mode(vcpu)) {
6150 case LAPIC_MODE_INVALID:
6151 WARN_ONCE(true, "Invalid local APIC state");
Gustavo A. R. Silva551912d2021-05-28 15:07:56 -05006152 break;
Jim Mattson8d860bb2018-05-09 16:56:05 -04006153 case LAPIC_MODE_DISABLED:
6154 break;
6155 case LAPIC_MODE_XAPIC:
6156 if (flexpriority_enabled) {
6157 sec_exec_control |=
6158 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Sean Christopherson4de1f9d2020-03-20 14:28:25 -07006159 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
6160
6161 /*
6162 * Flush the TLB, reloading the APIC access page will
6163 * only do so if its physical address has changed, but
6164 * the guest may have inserted a non-APIC mapping into
6165 * the TLB while the APIC access page was disabled.
6166 */
6167 kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
Jim Mattson8d860bb2018-05-09 16:56:05 -04006168 }
6169 break;
6170 case LAPIC_MODE_X2APIC:
6171 if (cpu_has_vmx_virtualize_x2apic_mode())
6172 sec_exec_control |=
6173 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6174 break;
Yang Zhang8d146952013-01-25 10:18:50 +08006175 }
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006176 secondary_exec_controls_set(vmx, sec_exec_control);
Yang Zhang8d146952013-01-25 10:18:50 +08006177
Sean Christopherson84ec8d22021-07-13 09:33:19 -07006178 vmx_update_msr_bitmap_x2apic(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006179}
6180
Sean Christophersona4148b72020-03-20 14:28:24 -07006181static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu)
Tang Chen38b99172014-09-24 15:57:54 +08006182{
Sean Christophersona4148b72020-03-20 14:28:24 -07006183 struct page *page;
6184
Sean Christopherson1196cb92020-03-20 14:28:23 -07006185 /* Defer reload until vmcs01 is the current VMCS. */
6186 if (is_guest_mode(vcpu)) {
6187 to_vmx(vcpu)->nested.reload_vmcs01_apic_access_page = true;
6188 return;
Jim Mattsonfb6c8192017-03-16 13:53:59 -07006189 }
Sean Christopherson1196cb92020-03-20 14:28:23 -07006190
Sean Christopherson4de1f9d2020-03-20 14:28:25 -07006191 if (!(secondary_exec_controls_get(to_vmx(vcpu)) &
6192 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
6193 return;
6194
Sean Christophersona4148b72020-03-20 14:28:24 -07006195 page = gfn_to_page(vcpu->kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
6196 if (is_error_page(page))
6197 return;
6198
6199 vmcs_write64(APIC_ACCESS_ADDR, page_to_phys(page));
Sean Christopherson1196cb92020-03-20 14:28:23 -07006200 vmx_flush_tlb_current(vcpu);
Sean Christophersona4148b72020-03-20 14:28:24 -07006201
6202 /*
6203 * Do not pin apic access page in memory, the MMU notifier
6204 * will call us again if it is migrated or swapped out.
6205 */
6206 put_page(page);
Tang Chen38b99172014-09-24 15:57:54 +08006207}
6208
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006209static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006210{
6211 u16 status;
6212 u8 old;
6213
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006214 if (max_isr == -1)
6215 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006216
6217 status = vmcs_read16(GUEST_INTR_STATUS);
6218 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006219 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08006220 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006221 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006222 vmcs_write16(GUEST_INTR_STATUS, status);
6223 }
6224}
6225
6226static void vmx_set_rvi(int vector)
6227{
6228 u16 status;
6229 u8 old;
6230
Wei Wang4114c272014-11-05 10:53:43 +08006231 if (vector == -1)
6232 vector = 0;
6233
Yang Zhangc7c9c562013-01-25 10:18:51 +08006234 status = vmcs_read16(GUEST_INTR_STATUS);
6235 old = (u8)status & 0xff;
6236 if ((u8)vector != old) {
6237 status &= ~0xff;
6238 status |= (u8)vector;
6239 vmcs_write16(GUEST_INTR_STATUS, status);
6240 }
6241}
6242
6243static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
6244{
Liran Alon851c1a182017-12-24 18:12:56 +02006245 /*
6246 * When running L2, updating RVI is only relevant when
6247 * vmcs12 virtual-interrupt-delivery enabled.
6248 * However, it can be enabled only when L1 also
6249 * intercepts external-interrupts and in that case
6250 * we should not update vmcs02 RVI but instead intercept
6251 * interrupt. Therefore, do nothing when running L2.
6252 */
6253 if (!is_guest_mode(vcpu))
Wanpeng Li963fee12014-07-17 19:03:00 +08006254 vmx_set_rvi(max_irr);
Yang Zhangc7c9c562013-01-25 10:18:51 +08006255}
6256
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006257static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006258{
6259 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006260 int max_irr;
Paolo Bonzini7e1901f2021-11-22 19:43:09 -05006261 bool got_posted_interrupt;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006262
Paolo Bonzini7e1901f2021-11-22 19:43:09 -05006263 if (KVM_BUG_ON(!enable_apicv, vcpu->kvm))
Sean Christopherson67369272021-07-02 15:04:25 -07006264 return -EIO;
6265
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006266 if (pi_test_on(&vmx->pi_desc)) {
6267 pi_clear_on(&vmx->pi_desc);
6268 /*
Liran Alond9ff2742019-11-11 14:25:25 +02006269 * IOMMU can write to PID.ON, so the barrier matters even on UP.
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006270 * But on x86 this is just a compiler barrier anyway.
6271 */
6272 smp_mb__after_atomic();
Paolo Bonzini7e1901f2021-11-22 19:43:09 -05006273 got_posted_interrupt =
Liran Alonf27a85c2017-12-24 18:12:55 +02006274 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006275 } else {
6276 max_irr = kvm_lapic_find_highest_irr(vcpu);
Paolo Bonzini7e1901f2021-11-22 19:43:09 -05006277 got_posted_interrupt = false;
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006278 }
Paolo Bonzini7e1901f2021-11-22 19:43:09 -05006279
6280 /*
6281 * Newly recognized interrupts are injected via either virtual interrupt
6282 * delivery (RVI) or KVM_REQ_EVENT. Virtual interrupt delivery is
6283 * disabled in two cases:
6284 *
6285 * 1) If L2 is running and the vCPU has a new pending interrupt. If L1
6286 * wants to exit on interrupts, KVM_REQ_EVENT is needed to synthesize a
6287 * VM-Exit to L1. If L1 doesn't want to exit, the interrupt is injected
6288 * into L2, but KVM doesn't use virtual interrupt delivery to inject
6289 * interrupts into L2, and so KVM_REQ_EVENT is again needed.
6290 *
6291 * 2) If APICv is disabled for this vCPU, assigned devices may still
6292 * attempt to post interrupts. The posted interrupt vector will cause
6293 * a VM-Exit and the subsequent entry will call sync_pir_to_irr.
6294 */
6295 if (!is_guest_mode(vcpu) && kvm_vcpu_apicv_active(vcpu))
6296 vmx_set_rvi(max_irr);
6297 else if (got_posted_interrupt)
6298 kvm_make_request(KVM_REQ_EVENT, vcpu);
6299
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006300 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006301}
6302
Andrey Smetanin63086302015-11-10 15:36:32 +03006303static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006304{
Andrey Smetanind62caab2015-11-10 15:36:33 +03006305 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08006306 return;
6307
Yang Zhangc7c9c562013-01-25 10:18:51 +08006308 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
6309 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
6310 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
6311 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6312}
6313
Paolo Bonzini967235d2016-12-19 14:03:45 +01006314static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
6315{
6316 struct vcpu_vmx *vmx = to_vmx(vcpu);
6317
6318 pi_clear_on(&vmx->pi_desc);
6319 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
6320}
6321
Sean Christopherson535f7ef2020-09-15 12:15:04 -07006322void vmx_do_interrupt_nmi_irqoff(unsigned long entry);
6323
Lai Jiangshana217a652021-05-04 21:50:14 +02006324static void handle_interrupt_nmi_irqoff(struct kvm_vcpu *vcpu,
6325 unsigned long entry)
Sean Christopherson1a5488e2020-09-15 12:15:05 -07006326{
Sean Christopherson1a5488e2020-09-15 12:15:05 -07006327 kvm_before_interrupt(vcpu);
Lai Jiangshana217a652021-05-04 21:50:14 +02006328 vmx_do_interrupt_nmi_irqoff(entry);
Sean Christopherson1a5488e2020-09-15 12:15:05 -07006329 kvm_after_interrupt(vcpu);
6330}
6331
Sean Christopherson95b5a482019-04-19 22:50:59 -07006332static void handle_exception_nmi_irqoff(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006333{
Lai Jiangshana217a652021-05-04 21:50:14 +02006334 const unsigned long nmi_entry = (unsigned long)asm_exc_nmi_noist;
Sean Christopherson87915852020-04-15 13:34:54 -07006335 u32 intr_info = vmx_get_intr_info(&vmx->vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08006336
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006337 /* if exit due to PF check for async PF */
Sean Christopherson1a5488e2020-09-15 12:15:05 -07006338 if (is_page_fault(intr_info))
Vitaly Kuznetsov68fd66f2020-05-25 16:41:17 +02006339 vmx->vcpu.arch.apf.host_apf_flags = kvm_read_and_reset_apf_flags();
Andi Kleena0861c02009-06-08 17:37:09 +08006340 /* Handle machine checks before interrupts are enabled */
Sean Christopherson1a5488e2020-09-15 12:15:05 -07006341 else if (is_machine_check(intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08006342 kvm_machine_check();
Gleb Natapov20f65982009-05-11 13:35:55 +03006343 /* We need to handle NMIs before interrupts are enabled */
Sean Christopherson1a5488e2020-09-15 12:15:05 -07006344 else if (is_nmi(intr_info))
Lai Jiangshana217a652021-05-04 21:50:14 +02006345 handle_interrupt_nmi_irqoff(&vmx->vcpu, nmi_entry);
Avi Kivity51aa01d2010-07-20 14:31:20 +03006346}
Gleb Natapov20f65982009-05-11 13:35:55 +03006347
Sean Christopherson95b5a482019-04-19 22:50:59 -07006348static void handle_external_interrupt_irqoff(struct kvm_vcpu *vcpu)
Yang Zhanga547c6d2013-04-11 19:25:10 +08006349{
Sean Christopherson87915852020-04-15 13:34:54 -07006350 u32 intr_info = vmx_get_intr_info(vcpu);
Lai Jiangshana217a652021-05-04 21:50:14 +02006351 unsigned int vector = intr_info & INTR_INFO_VECTOR_MASK;
6352 gate_desc *desc = (gate_desc *)host_idt_base + vector;
Yang Zhanga547c6d2013-04-11 19:25:10 +08006353
Sean Christopherson67369272021-07-02 15:04:25 -07006354 if (KVM_BUG(!is_external_intr(intr_info), vcpu->kvm,
Sean Christopherson49def502019-04-19 22:50:56 -07006355 "KVM: unexpected VM-Exit interrupt info: 0x%x", intr_info))
6356 return;
6357
Lai Jiangshana217a652021-05-04 21:50:14 +02006358 handle_interrupt_nmi_irqoff(vcpu, gate_offset(desc));
Yang Zhanga547c6d2013-04-11 19:25:10 +08006359}
Sean Christopherson95b5a482019-04-19 22:50:59 -07006360
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006361static void vmx_handle_exit_irqoff(struct kvm_vcpu *vcpu)
Sean Christopherson95b5a482019-04-19 22:50:59 -07006362{
6363 struct vcpu_vmx *vmx = to_vmx(vcpu);
6364
Maxim Levitsky81b4b56d2021-08-26 12:57:49 +03006365 if (vmx->emulation_required)
6366 return;
6367
Sean Christopherson8e533242020-11-06 17:03:12 +08006368 if (vmx->exit_reason.basic == EXIT_REASON_EXTERNAL_INTERRUPT)
Sean Christopherson95b5a482019-04-19 22:50:59 -07006369 handle_external_interrupt_irqoff(vcpu);
Sean Christopherson8e533242020-11-06 17:03:12 +08006370 else if (vmx->exit_reason.basic == EXIT_REASON_EXCEPTION_NMI)
Sean Christopherson95b5a482019-04-19 22:50:59 -07006371 handle_exception_nmi_irqoff(vmx);
6372}
Yang Zhanga547c6d2013-04-11 19:25:10 +08006373
Tom Lendacky57194552020-12-10 11:10:00 -06006374/*
6375 * The kvm parameter can be NULL (module initialization, or invocation before
6376 * VM creation). Be sure to check the kvm parameter before using it.
6377 */
6378static bool vmx_has_emulated_msr(struct kvm *kvm, u32 index)
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006379{
Tom Lendackybc226f02018-05-10 22:06:39 +02006380 switch (index) {
6381 case MSR_IA32_SMBASE:
6382 /*
6383 * We cannot do SMM unless we can run the guest in big
6384 * real mode.
6385 */
6386 return enable_unrestricted_guest || emulate_invalid_guest_state;
Paolo Bonzini95c5c7c2019-07-02 14:45:24 +02006387 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
6388 return nested;
Tom Lendackybc226f02018-05-10 22:06:39 +02006389 case MSR_AMD64_VIRT_SPEC_CTRL:
Maxim Levitsky5228eb92021-09-14 18:48:24 +03006390 case MSR_AMD64_TSC_RATIO:
Tom Lendackybc226f02018-05-10 22:06:39 +02006391 /* This is AMD only. */
6392 return false;
6393 default:
6394 return true;
6395 }
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006396}
6397
Avi Kivity51aa01d2010-07-20 14:31:20 +03006398static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6399{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006400 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006401 bool unblock_nmi;
6402 u8 vector;
6403 bool idtv_info_valid;
6404
6405 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006406
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006407 if (enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006408 if (vmx->loaded_vmcs->nmi_known_unmasked)
6409 return;
Sean Christopherson87915852020-04-15 13:34:54 -07006410
6411 exit_intr_info = vmx_get_intr_info(&vmx->vcpu);
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006412 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6413 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6414 /*
6415 * SDM 3: 27.7.1.2 (September 2008)
6416 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6417 * a guest IRET fault.
6418 * SDM 3: 23.2.2 (September 2008)
6419 * Bit 12 is undefined in any of the following cases:
6420 * If the VM exit sets the valid bit in the IDT-vectoring
6421 * information field.
6422 * If the VM exit is due to a double fault.
6423 */
6424 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6425 vector != DF_VECTOR && !idtv_info_valid)
6426 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6427 GUEST_INTR_STATE_NMI);
6428 else
6429 vmx->loaded_vmcs->nmi_known_unmasked =
6430 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6431 & GUEST_INTR_STATE_NMI);
6432 } else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
6433 vmx->loaded_vmcs->vnmi_blocked_time +=
6434 ktime_to_ns(ktime_sub(ktime_get(),
6435 vmx->loaded_vmcs->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006436}
6437
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006438static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03006439 u32 idt_vectoring_info,
6440 int instr_len_field,
6441 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006442{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006443 u8 vector;
6444 int type;
6445 bool idtv_info_valid;
6446
6447 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006448
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006449 vcpu->arch.nmi_injected = false;
6450 kvm_clear_exception_queue(vcpu);
6451 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006452
6453 if (!idtv_info_valid)
6454 return;
6455
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006456 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03006457
Avi Kivity668f6122008-07-02 09:28:55 +03006458 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6459 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006460
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006461 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006462 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006463 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006464 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006465 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006466 * Clear bit "block by NMI" before VM entry if a NMI
6467 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006468 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006469 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006470 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006471 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006472 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05006473 fallthrough;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006474 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006475 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006476 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03006477 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006478 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03006479 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006480 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006481 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006482 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05006483 fallthrough;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006484 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006485 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006486 break;
6487 default:
6488 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006489 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006490}
6491
Avi Kivity83422e12010-07-20 14:43:23 +03006492static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6493{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006494 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03006495 VM_EXIT_INSTRUCTION_LEN,
6496 IDT_VECTORING_ERROR_CODE);
6497}
6498
Avi Kivityb463a6f2010-07-20 15:06:17 +03006499static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6500{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006501 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03006502 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6503 VM_ENTRY_INSTRUCTION_LEN,
6504 VM_ENTRY_EXCEPTION_ERROR_CODE);
6505
6506 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6507}
6508
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006509static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6510{
6511 int i, nr_msrs;
6512 struct perf_guest_switch_msr *msrs;
6513
Sean Christophersonc8e2fe12021-03-09 09:10:19 -08006514 /* Note, nr_msrs may be garbage if perf_guest_get_msrs() returns NULL. */
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006515 msrs = perf_guest_get_msrs(&nr_msrs);
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006516 if (!msrs)
6517 return;
6518
6519 for (i = 0; i < nr_msrs; i++)
6520 if (msrs[i].host == msrs[i].guest)
6521 clear_atomic_switch_msr(vmx, msrs[i].msr);
6522 else
6523 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04006524 msrs[i].host, false);
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006525}
6526
Sean Christophersonf459a702018-08-27 15:21:11 -07006527static void vmx_update_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07006528{
6529 struct vcpu_vmx *vmx = to_vmx(vcpu);
6530 u64 tscl;
6531 u32 delta_tsc;
6532
Sean Christophersond264ee02018-08-27 15:21:12 -07006533 if (vmx->req_immediate_exit) {
Sean Christopherson804939e2019-05-07 12:18:05 -07006534 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, 0);
6535 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6536 } else if (vmx->hv_deadline_tsc != -1) {
Sean Christophersonf459a702018-08-27 15:21:11 -07006537 tscl = rdtsc();
6538 if (vmx->hv_deadline_tsc > tscl)
6539 /* set_hv_timer ensures the delta fits in 32-bits */
6540 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
6541 cpu_preemption_timer_multi);
6542 else
6543 delta_tsc = 0;
6544
Sean Christopherson804939e2019-05-07 12:18:05 -07006545 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
6546 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6547 } else if (!vmx->loaded_vmcs->hv_timer_soft_disabled) {
6548 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, -1);
6549 vmx->loaded_vmcs->hv_timer_soft_disabled = true;
Sean Christophersonf459a702018-08-27 15:21:11 -07006550 }
Yunhong Jiang64672c92016-06-13 14:19:59 -07006551}
6552
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006553void noinstr vmx_update_host_rsp(struct vcpu_vmx *vmx, unsigned long host_rsp)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006554{
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006555 if (unlikely(host_rsp != vmx->loaded_vmcs->host_state.rsp)) {
6556 vmx->loaded_vmcs->host_state.rsp = host_rsp;
6557 vmcs_writel(HOST_RSP, host_rsp);
6558 }
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006559}
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006560
Wanpeng Li404d5d72020-04-28 14:23:25 +08006561static fastpath_t vmx_exit_handlers_fastpath(struct kvm_vcpu *vcpu)
Wanpeng Lidcf068d2020-04-28 14:23:23 +08006562{
Sean Christopherson8e533242020-11-06 17:03:12 +08006563 switch (to_vmx(vcpu)->exit_reason.basic) {
Wanpeng Lidcf068d2020-04-28 14:23:23 +08006564 case EXIT_REASON_MSR_WRITE:
6565 return handle_fastpath_set_msr_irqoff(vcpu);
Wanpeng Li26efe2f2020-05-06 11:44:01 -04006566 case EXIT_REASON_PREEMPTION_TIMER:
6567 return handle_fastpath_preemption_timer(vcpu);
Wanpeng Lidcf068d2020-04-28 14:23:23 +08006568 default:
6569 return EXIT_FASTPATH_NONE;
6570 }
6571}
6572
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006573static noinstr void vmx_vcpu_enter_exit(struct kvm_vcpu *vcpu,
6574 struct vcpu_vmx *vmx)
6575{
Sean Christophersonbc908e02021-05-04 17:27:35 -07006576 kvm_guest_enter_irqoff();
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006577
6578 /* L1D Flush includes CPU buffer clear to mitigate MDS */
6579 if (static_branch_unlikely(&vmx_l1d_should_flush))
6580 vmx_l1d_flush(vcpu);
6581 else if (static_branch_unlikely(&mds_user_clear))
6582 mds_clear_cpu_buffers();
6583
Thomas Gleixner2245d392020-07-08 21:52:00 +02006584 if (vcpu->arch.cr2 != native_read_cr2())
6585 native_write_cr2(vcpu->arch.cr2);
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006586
6587 vmx->fail = __vmx_vcpu_run(vmx, (unsigned long *)&vcpu->arch.regs,
6588 vmx->loaded_vmcs->launched);
6589
Thomas Gleixner2245d392020-07-08 21:52:00 +02006590 vcpu->arch.cr2 = native_read_cr2();
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006591
Sean Christophersonbc908e02021-05-04 17:27:35 -07006592 kvm_guest_exit_irqoff();
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006593}
6594
Wanpeng Li404d5d72020-04-28 14:23:25 +08006595static fastpath_t vmx_vcpu_run(struct kvm_vcpu *vcpu)
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006596{
6597 struct vcpu_vmx *vmx = to_vmx(vcpu);
6598 unsigned long cr3, cr4;
6599
6600 /* Record the guest's net vcpu time for enforced NMI injections. */
6601 if (unlikely(!enable_vnmi &&
6602 vmx->loaded_vmcs->soft_vnmi_blocked))
6603 vmx->loaded_vmcs->entry_time = ktime_get();
6604
Maxim Levitskyc42dec12021-09-13 17:09:52 +03006605 /*
6606 * Don't enter VMX if guest state is invalid, let the exit handler
6607 * start emulation until we arrive back to a valid state. Synthesize a
6608 * consistency check VM-Exit due to invalid guest state and bail.
6609 */
6610 if (unlikely(vmx->emulation_required)) {
Maxim Levitskyc8607e42021-09-13 17:09:53 +03006611
6612 /* We don't emulate invalid state of a nested guest */
6613 vmx->fail = is_guest_mode(vcpu);
6614
Maxim Levitskyc42dec12021-09-13 17:09:52 +03006615 vmx->exit_reason.full = EXIT_REASON_INVALID_STATE;
6616 vmx->exit_reason.failed_vmentry = 1;
6617 kvm_register_mark_available(vcpu, VCPU_EXREG_EXIT_INFO_1);
6618 vmx->exit_qualification = ENTRY_FAIL_DEFAULT;
6619 kvm_register_mark_available(vcpu, VCPU_EXREG_EXIT_INFO_2);
6620 vmx->exit_intr_info = 0;
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006621 return EXIT_FASTPATH_NONE;
Maxim Levitskyc42dec12021-09-13 17:09:52 +03006622 }
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006623
Lorenzo Bresciad95df952020-12-23 14:45:07 +00006624 trace_kvm_entry(vcpu);
6625
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006626 if (vmx->ple_window_dirty) {
6627 vmx->ple_window_dirty = false;
6628 vmcs_write32(PLE_WINDOW, vmx->ple_window);
6629 }
6630
wanpeng lic9dfd3f2020-02-17 18:37:43 +08006631 /*
6632 * We did this in prepare_switch_to_guest, because it needs to
6633 * be within srcu_read_lock.
6634 */
6635 WARN_ON_ONCE(vmx->nested.need_vmcs12_to_shadow_sync);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006636
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006637 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RSP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006638 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006639 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RIP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006640 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6641
6642 cr3 = __get_current_cr3_fast();
6643 if (unlikely(cr3 != vmx->loaded_vmcs->host_state.cr3)) {
6644 vmcs_writel(HOST_CR3, cr3);
6645 vmx->loaded_vmcs->host_state.cr3 = cr3;
6646 }
6647
6648 cr4 = cr4_read_shadow();
6649 if (unlikely(cr4 != vmx->loaded_vmcs->host_state.cr4)) {
6650 vmcs_writel(HOST_CR4, cr4);
6651 vmx->loaded_vmcs->host_state.cr4 = cr4;
6652 }
6653
Paolo Bonzini375e28f2021-08-10 06:07:06 -04006654 /* When KVM_DEBUGREG_WONT_EXIT, dr6 is accessible in guest. */
6655 if (unlikely(vcpu->arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT))
6656 set_debugreg(vcpu->arch.dr6, 6);
6657
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006658 /* When single-stepping over STI and MOV SS, we must clear the
6659 * corresponding interruptibility bits in the guest state. Otherwise
6660 * vmentry fails as it then expects bit 14 (BS) in pending debug
6661 * exceptions being set, but that's not correct for the guest debugging
6662 * case. */
6663 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6664 vmx_set_interrupt_shadow(vcpu, 0);
6665
Aaron Lewis139a12c2019-10-21 16:30:25 -07006666 kvm_load_guest_xsave_state(vcpu);
WANG Chao1811d972019-04-12 15:55:39 +08006667
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006668 pt_guest_enter(vmx);
6669
Vitaly Kuznetsov49097762020-06-19 11:40:46 +02006670 atomic_switch_perf_msrs(vmx);
Like Xu1b5ac3222021-02-01 13:10:34 +08006671 if (intel_pmu_lbr_is_enabled(vcpu))
6672 vmx_passthrough_lbr_msrs(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006673
Sean Christopherson804939e2019-05-07 12:18:05 -07006674 if (enable_preemption_timer)
6675 vmx_update_hv_timer(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006676
Wanpeng Li010fd372020-09-10 17:50:41 +08006677 kvm_wait_lapic_expire(vcpu);
Wanpeng Lib6c4bc62019-05-20 16:18:09 +08006678
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006679 /*
6680 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
6681 * it's non-zero. Since vmentry is serialising on affected CPUs, there
6682 * is no need to worry about the conditional branch over the wrmsr
6683 * being speculatively taken.
6684 */
6685 x86_spec_ctrl_set_guest(vmx->spec_ctrl, 0);
6686
Thomas Gleixner3ebccdf2020-07-08 21:51:57 +02006687 /* The actual VMENTER/EXIT is in the .noinstr.text section. */
6688 vmx_vcpu_enter_exit(vcpu, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006689
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006690 /*
6691 * We do not use IBRS in the kernel. If this vCPU has used the
6692 * SPEC_CTRL MSR it may have left it on; save the value and
6693 * turn it off. This is much more efficient than blindly adding
6694 * it to the atomic save/restore list. Especially as the former
6695 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
6696 *
6697 * For non-nested case:
6698 * If the L01 MSR bitmap does not intercept the MSR, then we need to
6699 * save it.
6700 *
6701 * For nested case:
6702 * If the L02 MSR bitmap does not intercept the MSR, then we need to
6703 * save it.
6704 */
Sean Christopherson7dfbc622021-11-09 01:30:44 +00006705 if (unlikely(!msr_write_intercepted(vmx, MSR_IA32_SPEC_CTRL)))
Paolo Bonziniecb586b2018-02-22 16:43:17 +01006706 vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006707
Thomas Gleixnerccbcd262018-05-09 23:01:01 +02006708 x86_spec_ctrl_restore_host(vmx->spec_ctrl, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006709
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01006710 /* All fields are clean at this point */
Vitaly Kuznetsov9ff5e032021-01-26 14:48:11 +01006711 if (static_branch_unlikely(&enable_evmcs)) {
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01006712 current_evmcs->hv_clean_fields |=
6713 HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
6714
Vitaly Kuznetsovf2bc14b2021-01-26 14:48:12 +01006715 current_evmcs->hv_vp_id = kvm_hv_get_vpindex(vcpu);
Vitaly Kuznetsov9ff5e032021-01-26 14:48:11 +01006716 }
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08006717
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006718 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
Wanpeng Li74c55932017-11-29 01:31:20 -08006719 if (vmx->host_debugctlmsr)
6720 update_debugctlmsr(vmx->host_debugctlmsr);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006721
Avi Kivityaa67f602012-08-01 16:48:03 +03006722#ifndef CONFIG_X86_64
6723 /*
6724 * The sysexit path does not restore ds/es, so we must set them to
6725 * a reasonable value ourselves.
6726 *
Sean Christopherson6d6095b2018-07-23 12:32:44 -07006727 * We can't defer this to vmx_prepare_switch_to_host() since that
6728 * function may be executed in interrupt context, which saves and
6729 * restore segments around it, nullifying its effect.
Avi Kivityaa67f602012-08-01 16:48:03 +03006730 */
6731 loadsegment(ds, __USER_DS);
6732 loadsegment(es, __USER_DS);
6733#endif
6734
Sean Christophersone5d03de2020-04-15 13:34:51 -07006735 vmx_register_cache_reset(vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006736
Chao Peng2ef444f2018-10-24 16:05:12 +08006737 pt_guest_exit(vmx);
6738
Aaron Lewis139a12c2019-10-21 16:30:25 -07006739 kvm_load_host_xsave_state(vcpu);
WANG Chao1811d972019-04-12 15:55:39 +08006740
Krish Sadhukhanb93af022021-06-09 14:03:38 -04006741 if (is_guest_mode(vcpu)) {
6742 /*
6743 * Track VMLAUNCH/VMRESUME that have made past guest state
6744 * checking.
6745 */
6746 if (vmx->nested.nested_run_pending &&
6747 !vmx->exit_reason.failed_vmentry)
6748 ++vcpu->stat.nested_run;
6749
6750 vmx->nested.nested_run_pending = 0;
6751 }
6752
Jim Mattsonb060ca32017-09-14 16:31:42 -07006753 vmx->idt_vectoring_info = 0;
6754
Sean Christopherson873e1da2020-04-10 10:47:02 -07006755 if (unlikely(vmx->fail)) {
Sean Christopherson8e533242020-11-06 17:03:12 +08006756 vmx->exit_reason.full = 0xdead;
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006757 return EXIT_FASTPATH_NONE;
Sean Christopherson873e1da2020-04-10 10:47:02 -07006758 }
6759
Sean Christopherson8e533242020-11-06 17:03:12 +08006760 vmx->exit_reason.full = vmcs_read32(VM_EXIT_REASON);
6761 if (unlikely((u16)vmx->exit_reason.basic == EXIT_REASON_MCE_DURING_VMENTRY))
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006762 kvm_machine_check();
6763
Maxim Levitskyf5c59b52021-02-17 16:57:12 +02006764 if (likely(!vmx->exit_reason.failed_vmentry))
6765 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
6766
David Edmondson0a62a032021-09-20 11:37:35 +01006767 trace_kvm_exit(vcpu, KVM_ISA_VMX);
Wanpeng Lidcf068d2020-04-28 14:23:23 +08006768
Sean Christopherson8e533242020-11-06 17:03:12 +08006769 if (unlikely(vmx->exit_reason.failed_vmentry))
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006770 return EXIT_FASTPATH_NONE;
6771
Jim Mattsonb060ca32017-09-14 16:31:42 -07006772 vmx->loaded_vmcs->launched = 1;
Gleb Natapove0b890d2013-09-25 12:51:33 +03006773
Avi Kivity51aa01d2010-07-20 14:31:20 +03006774 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006775 vmx_complete_interrupts(vmx);
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07006776
Wanpeng Lidcf068d2020-04-28 14:23:23 +08006777 if (is_guest_mode(vcpu))
6778 return EXIT_FASTPATH_NONE;
6779
Paolo Bonzinid89d04a2021-02-02 10:44:23 -05006780 return vmx_exit_handlers_fastpath(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006781}
6782
Avi Kivity6aa8b732006-12-10 02:21:36 -08006783static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6784{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006785 struct vcpu_vmx *vmx = to_vmx(vcpu);
6786
Kai Huang843e4332015-01-28 10:54:28 +08006787 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08006788 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08006789 free_vpid(vmx->vpid);
Sean Christopherson55d23752018-12-03 13:53:18 -08006790 nested_vmx_free_vcpu(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006791 free_loaded_vmcs(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006792}
6793
Sean Christopherson987b2592019-12-18 13:54:55 -08006794static int vmx_create_vcpu(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006795{
Sean Christopherson8ea8b8d2021-05-04 10:17:29 -07006796 struct vmx_uret_msr *tsx_ctrl;
Ben Gardon41836832019-02-11 11:02:52 -08006797 struct vcpu_vmx *vmx;
Sean Christopherson06692e42021-09-20 17:03:01 -07006798 int i, err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006799
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006800 BUILD_BUG_ON(offsetof(struct vcpu_vmx, vcpu) != 0);
6801 vmx = to_vmx(vcpu);
Ingo Molnar965b58a2007-01-05 16:36:23 -08006802
Peter Feiner4e595162016-07-07 14:49:58 -07006803 err = -ENOMEM;
6804
Sean Christopherson034d8e22019-12-18 13:54:49 -08006805 vmx->vpid = allocate_vpid();
6806
Peter Feiner4e595162016-07-07 14:49:58 -07006807 /*
6808 * If PML is turned on, failure on enabling PML just results in failure
6809 * of creating the vcpu, therefore we can simplify PML logic (by
6810 * avoiding dealing with cases, such as enabling PML partially on vcpus
Miaohe Lin67b0ae42019-12-11 14:26:22 +08006811 * for the guest), etc.
Peter Feiner4e595162016-07-07 14:49:58 -07006812 */
6813 if (enable_pml) {
Ben Gardon41836832019-02-11 11:02:52 -08006814 vmx->pml_pg = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
Peter Feiner4e595162016-07-07 14:49:58 -07006815 if (!vmx->pml_pg)
Sean Christopherson987b2592019-12-18 13:54:55 -08006816 goto free_vpid;
Peter Feiner4e595162016-07-07 14:49:58 -07006817 }
6818
Sean Christophersond0656732021-09-20 17:03:00 -07006819 for (i = 0; i < kvm_nr_uret_msrs; ++i)
Sean Christopherson8ea8b8d2021-05-04 10:17:29 -07006820 vmx->guest_uret_msrs[i].mask = -1ull;
Sean Christopherson5e17c622021-05-04 10:17:30 -07006821 if (boot_cpu_has(X86_FEATURE_RTM)) {
Sean Christopherson8ea8b8d2021-05-04 10:17:29 -07006822 /*
6823 * TSX_CTRL_CPUID_CLEAR is handled in the CPUID interception.
6824 * Keep the host value unchanged to avoid changing CPUID bits
6825 * under the host kernel's feet.
Sean Christopherson8ea8b8d2021-05-04 10:17:29 -07006826 */
Sean Christopherson5e17c622021-05-04 10:17:30 -07006827 tsx_ctrl = vmx_find_uret_msr(vmx, MSR_IA32_TSX_CTRL);
6828 if (tsx_ctrl)
Zhenzhong Duan5c49d182021-09-26 09:55:45 +08006829 tsx_ctrl->mask = ~(u64)TSX_CTRL_CPUID_CLEAR;
Xiaoyao Li4be53412019-10-20 17:11:00 +08006830 }
6831
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006832 err = alloc_loaded_vmcs(&vmx->vmcs01);
6833 if (err < 0)
Jim Mattson7d737102019-12-03 16:24:42 -08006834 goto free_pml;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006835
Vitaly Kuznetsov250552b2021-11-29 10:47:01 +01006836 /*
6837 * Use Hyper-V 'Enlightened MSR Bitmap' feature when KVM runs as a
6838 * nested (L1) hypervisor and Hyper-V in L0 supports it. Enable the
6839 * feature only for vmcs01, KVM currently isn't equipped to realize any
6840 * performance benefits from enabling it for vmcs02.
6841 */
6842 if (IS_ENABLED(CONFIG_HYPERV) && static_branch_unlikely(&enable_evmcs) &&
6843 (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
6844 struct hv_enlightened_vmcs *evmcs = (void *)vmx->vmcs01.vmcs;
6845
6846 evmcs->hv_enlightenments_control.msr_bitmap = 1;
6847 }
6848
Alexander Graf3eb90012020-09-25 16:34:20 +02006849 /* The MSR bitmap starts with all ones */
6850 bitmap_fill(vmx->shadow_msr_intercept.read, MAX_POSSIBLE_PASSTHROUGH_MSRS);
6851 bitmap_fill(vmx->shadow_msr_intercept.write, MAX_POSSIBLE_PASSTHROUGH_MSRS);
6852
Aaron Lewis476c9bd2020-09-25 16:34:18 +02006853 vmx_disable_intercept_for_msr(vcpu, MSR_IA32_TSC, MSR_TYPE_R);
Sean Christophersondbdd0962021-04-21 19:38:31 -07006854#ifdef CONFIG_X86_64
Aaron Lewis476c9bd2020-09-25 16:34:18 +02006855 vmx_disable_intercept_for_msr(vcpu, MSR_FS_BASE, MSR_TYPE_RW);
6856 vmx_disable_intercept_for_msr(vcpu, MSR_GS_BASE, MSR_TYPE_RW);
6857 vmx_disable_intercept_for_msr(vcpu, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
Sean Christophersondbdd0962021-04-21 19:38:31 -07006858#endif
Aaron Lewis476c9bd2020-09-25 16:34:18 +02006859 vmx_disable_intercept_for_msr(vcpu, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
6860 vmx_disable_intercept_for_msr(vcpu, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
6861 vmx_disable_intercept_for_msr(vcpu, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
Sean Christopherson987b2592019-12-18 13:54:55 -08006862 if (kvm_cstate_in_guest(vcpu->kvm)) {
Aaron Lewis476c9bd2020-09-25 16:34:18 +02006863 vmx_disable_intercept_for_msr(vcpu, MSR_CORE_C1_RES, MSR_TYPE_R);
6864 vmx_disable_intercept_for_msr(vcpu, MSR_CORE_C3_RESIDENCY, MSR_TYPE_R);
6865 vmx_disable_intercept_for_msr(vcpu, MSR_CORE_C6_RESIDENCY, MSR_TYPE_R);
6866 vmx_disable_intercept_for_msr(vcpu, MSR_CORE_C7_RESIDENCY, MSR_TYPE_R);
Wanpeng Lib5170062019-05-21 14:06:53 +08006867 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006868
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006869 vmx->loaded_vmcs = &vmx->vmcs01;
Sean Christopherson06692e42021-09-20 17:03:01 -07006870
Sean Christopherson34109c02019-12-18 13:54:50 -08006871 if (cpu_need_virtualize_apic_accesses(vcpu)) {
Sean Christopherson987b2592019-12-18 13:54:55 -08006872 err = alloc_apic_access_page(vcpu->kvm);
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006873 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006874 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02006875 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006876
Sean Christophersone90008d2018-03-05 12:04:37 -08006877 if (enable_ept && !enable_unrestricted_guest) {
Sean Christopherson987b2592019-12-18 13:54:55 -08006878 err = init_rmode_identity_map(vcpu->kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08006879 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02006880 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006881 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006882
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006883 return 0;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006884
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006885free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08006886 free_loaded_vmcs(vmx->loaded_vmcs);
Peter Feiner4e595162016-07-07 14:49:58 -07006887free_pml:
6888 vmx_destroy_pml_buffer(vmx);
Sean Christopherson987b2592019-12-18 13:54:55 -08006889free_vpid:
Wanpeng Li991e7a02015-09-16 17:30:05 +08006890 free_vpid(vmx->vpid);
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006891 return err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006892}
6893
Thomas Gleixner65fd4cb2019-02-19 11:10:49 +01006894#define L1TF_MSG_SMT "L1TF CPU bug present and SMT on, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
6895#define L1TF_MSG_L1D "L1TF CPU bug present and virtualization mitigation disabled, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006896
Wanpeng Lib31c1142018-03-12 04:53:04 -07006897static int vmx_vm_init(struct kvm *kvm)
6898{
6899 if (!ple_gap)
6900 kvm->arch.pause_in_guest = true;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006901
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006902 if (boot_cpu_has(X86_BUG_L1TF) && enable_ept) {
6903 switch (l1tf_mitigation) {
6904 case L1TF_MITIGATION_OFF:
6905 case L1TF_MITIGATION_FLUSH_NOWARN:
6906 /* 'I explicitly don't care' is set */
6907 break;
6908 case L1TF_MITIGATION_FLUSH:
6909 case L1TF_MITIGATION_FLUSH_NOSMT:
6910 case L1TF_MITIGATION_FULL:
6911 /*
6912 * Warn upon starting the first VM in a potentially
6913 * insecure environment.
6914 */
Josh Poimboeufb2849092019-01-30 07:13:58 -06006915 if (sched_smt_active())
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006916 pr_warn_once(L1TF_MSG_SMT);
6917 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_NEVER)
6918 pr_warn_once(L1TF_MSG_L1D);
6919 break;
6920 case L1TF_MITIGATION_FULL_FORCE:
6921 /* Flush is enforced */
6922 break;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006923 }
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006924 }
Wanpeng Lib31c1142018-03-12 04:53:04 -07006925 return 0;
6926}
6927
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006928static int __init vmx_check_processor_compat(void)
Yang, Sheng002c7f72007-07-31 14:23:01 +03006929{
6930 struct vmcs_config vmcs_conf;
Sean Christopherson7caaa712018-12-03 13:53:01 -08006931 struct vmx_capability vmx_cap;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006932
Sean Christophersonff10e222019-12-20 20:45:10 -08006933 if (!this_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
6934 !this_cpu_has(X86_FEATURE_VMX)) {
6935 pr_err("kvm: VMX is disabled on CPU %d\n", smp_processor_id());
6936 return -EIO;
6937 }
6938
Sean Christopherson7caaa712018-12-03 13:53:01 -08006939 if (setup_vmcs_config(&vmcs_conf, &vmx_cap) < 0)
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006940 return -EIO;
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006941 if (nested)
Vitaly Kuznetsova4443262020-02-20 18:22:04 +01006942 nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, vmx_cap.ept);
Yang, Sheng002c7f72007-07-31 14:23:01 +03006943 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
6944 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
6945 smp_processor_id());
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006946 return -EIO;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006947 }
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006948 return 0;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006949}
6950
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006951static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08006952{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006953 u8 cache;
6954 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006955
Chia-I Wu222f06e2020-02-13 13:30:34 -08006956 /* We wanted to honor guest CD/MTRR/PAT, but doing so could result in
6957 * memory aliases with conflicting memory types and sometimes MCEs.
6958 * We have to be careful as to what are honored and when.
6959 *
6960 * For MMIO, guest CD/MTRR are ignored. The EPT memory type is set to
6961 * UC. The effective memory type is UC or WC depending on guest PAT.
6962 * This was historically the source of MCEs and we want to be
6963 * conservative.
6964 *
6965 * When there is no need to deal with noncoherent DMA (e.g., no VT-d
6966 * or VT-d has snoop control), guest CD/MTRR/PAT are all ignored. The
6967 * EPT memory type is set to WB. The effective memory type is forced
6968 * WB.
6969 *
6970 * Otherwise, we trust guest. Guest CD/MTRR/PAT are all honored. The
6971 * EPT memory type is used to emulate guest CD/MTRR.
Sheng Yang522c68c2009-04-27 20:35:43 +08006972 */
Chia-I Wu222f06e2020-02-13 13:30:34 -08006973
Paolo Bonzini606decd2015-10-01 13:12:47 +02006974 if (is_mmio) {
6975 cache = MTRR_TYPE_UNCACHABLE;
6976 goto exit;
6977 }
6978
6979 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006980 ipat = VMX_EPT_IPAT_BIT;
6981 cache = MTRR_TYPE_WRBACK;
6982 goto exit;
6983 }
6984
6985 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
6986 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02006987 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08006988 cache = MTRR_TYPE_WRBACK;
6989 else
6990 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006991 goto exit;
6992 }
6993
Xiao Guangrongff536042015-06-15 16:55:22 +08006994 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006995
6996exit:
6997 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08006998}
6999
Sean Christophersonb6247682021-08-10 10:19:51 -07007000static void vmcs_set_secondary_exec_control(struct vcpu_vmx *vmx, u32 new_ctl)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08007001{
7002 /*
7003 * These bits in the secondary execution controls field
7004 * are dynamic, the others are mostly based on the hypervisor
7005 * architecture and the guest's CPUID. Do not touch the
7006 * dynamic bits.
7007 */
7008 u32 mask =
7009 SECONDARY_EXEC_SHADOW_VMCS |
7010 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Paolo Bonzini0367f202016-07-12 10:44:55 +02007011 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
7012 SECONDARY_EXEC_DESC;
Xiao Guangrongfeda8052015-09-09 14:05:55 +08007013
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007014 u32 cur_ctl = secondary_exec_controls_get(vmx);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08007015
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007016 secondary_exec_controls_set(vmx, (new_ctl & ~mask) | (cur_ctl & mask));
Xiao Guangrongfeda8052015-09-09 14:05:55 +08007017}
7018
David Matlack8322ebb2016-11-29 18:14:09 -08007019/*
7020 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
7021 * (indicating "allowed-1") if they are supported in the guest's CPUID.
7022 */
7023static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
7024{
7025 struct vcpu_vmx *vmx = to_vmx(vcpu);
7026 struct kvm_cpuid_entry2 *entry;
7027
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01007028 vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
7029 vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
David Matlack8322ebb2016-11-29 18:14:09 -08007030
7031#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
7032 if (entry && (entry->_reg & (_cpuid_mask))) \
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01007033 vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask); \
David Matlack8322ebb2016-11-29 18:14:09 -08007034} while (0)
7035
7036 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
Sean Christopherson87382002019-12-17 13:32:42 -08007037 cr4_fixed1_update(X86_CR4_VME, edx, feature_bit(VME));
7038 cr4_fixed1_update(X86_CR4_PVI, edx, feature_bit(VME));
7039 cr4_fixed1_update(X86_CR4_TSD, edx, feature_bit(TSC));
7040 cr4_fixed1_update(X86_CR4_DE, edx, feature_bit(DE));
7041 cr4_fixed1_update(X86_CR4_PSE, edx, feature_bit(PSE));
7042 cr4_fixed1_update(X86_CR4_PAE, edx, feature_bit(PAE));
7043 cr4_fixed1_update(X86_CR4_MCE, edx, feature_bit(MCE));
7044 cr4_fixed1_update(X86_CR4_PGE, edx, feature_bit(PGE));
7045 cr4_fixed1_update(X86_CR4_OSFXSR, edx, feature_bit(FXSR));
7046 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, feature_bit(XMM));
7047 cr4_fixed1_update(X86_CR4_VMXE, ecx, feature_bit(VMX));
7048 cr4_fixed1_update(X86_CR4_SMXE, ecx, feature_bit(SMX));
7049 cr4_fixed1_update(X86_CR4_PCIDE, ecx, feature_bit(PCID));
7050 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, feature_bit(XSAVE));
David Matlack8322ebb2016-11-29 18:14:09 -08007051
7052 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
Sean Christopherson87382002019-12-17 13:32:42 -08007053 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, feature_bit(FSGSBASE));
7054 cr4_fixed1_update(X86_CR4_SMEP, ebx, feature_bit(SMEP));
7055 cr4_fixed1_update(X86_CR4_SMAP, ebx, feature_bit(SMAP));
7056 cr4_fixed1_update(X86_CR4_PKE, ecx, feature_bit(PKU));
7057 cr4_fixed1_update(X86_CR4_UMIP, ecx, feature_bit(UMIP));
7058 cr4_fixed1_update(X86_CR4_LA57, ecx, feature_bit(LA57));
David Matlack8322ebb2016-11-29 18:14:09 -08007059
7060#undef cr4_fixed1_update
7061}
7062
Liran Alon5f76f6f2018-09-14 03:25:52 +03007063static void nested_vmx_entry_exit_ctls_update(struct kvm_vcpu *vcpu)
7064{
7065 struct vcpu_vmx *vmx = to_vmx(vcpu);
7066
7067 if (kvm_mpx_supported()) {
7068 bool mpx_enabled = guest_cpuid_has(vcpu, X86_FEATURE_MPX);
7069
7070 if (mpx_enabled) {
7071 vmx->nested.msrs.entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
7072 vmx->nested.msrs.exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
7073 } else {
7074 vmx->nested.msrs.entry_ctls_high &= ~VM_ENTRY_LOAD_BNDCFGS;
7075 vmx->nested.msrs.exit_ctls_high &= ~VM_EXIT_CLEAR_BNDCFGS;
7076 }
7077 }
7078}
7079
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007080static void update_intel_pt_cfg(struct kvm_vcpu *vcpu)
7081{
7082 struct vcpu_vmx *vmx = to_vmx(vcpu);
7083 struct kvm_cpuid_entry2 *best = NULL;
7084 int i;
7085
7086 for (i = 0; i < PT_CPUID_LEAVES; i++) {
7087 best = kvm_find_cpuid_entry(vcpu, 0x14, i);
7088 if (!best)
7089 return;
7090 vmx->pt_desc.caps[CPUID_EAX + i*PT_CPUID_REGS_NUM] = best->eax;
7091 vmx->pt_desc.caps[CPUID_EBX + i*PT_CPUID_REGS_NUM] = best->ebx;
7092 vmx->pt_desc.caps[CPUID_ECX + i*PT_CPUID_REGS_NUM] = best->ecx;
7093 vmx->pt_desc.caps[CPUID_EDX + i*PT_CPUID_REGS_NUM] = best->edx;
7094 }
7095
7096 /* Get the number of configurable Address Ranges for filtering */
Xiaoyao Lif4d3a902021-08-27 15:02:45 +08007097 vmx->pt_desc.num_address_ranges = intel_pt_validate_cap(vmx->pt_desc.caps,
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007098 PT_CAP_num_address_ranges);
7099
7100 /* Initialize and clear the no dependency bits */
7101 vmx->pt_desc.ctl_bitmask = ~(RTIT_CTL_TRACEEN | RTIT_CTL_OS |
Xiaoyao Lie099f3eb2021-08-27 15:02:46 +08007102 RTIT_CTL_USR | RTIT_CTL_TSC_EN | RTIT_CTL_DISRETC |
7103 RTIT_CTL_BRANCH_EN);
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007104
7105 /*
7106 * If CPUID.(EAX=14H,ECX=0):EBX[0]=1 CR3Filter can be set otherwise
7107 * will inject an #GP
7108 */
7109 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_cr3_filtering))
7110 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_CR3EN;
7111
7112 /*
7113 * If CPUID.(EAX=14H,ECX=0):EBX[1]=1 CYCEn, CycThresh and
7114 * PSBFreq can be set
7115 */
7116 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc))
7117 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_CYCLEACC |
7118 RTIT_CTL_CYC_THRESH | RTIT_CTL_PSB_FREQ);
7119
7120 /*
Xiaoyao Lie099f3eb2021-08-27 15:02:46 +08007121 * If CPUID.(EAX=14H,ECX=0):EBX[3]=1 MTCEn and MTCFreq can be set
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007122 */
7123 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc))
7124 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_MTC_EN |
Xiaoyao Lie099f3eb2021-08-27 15:02:46 +08007125 RTIT_CTL_MTC_RANGE);
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007126
7127 /* If CPUID.(EAX=14H,ECX=0):EBX[4]=1 FUPonPTW and PTWEn can be set */
7128 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_ptwrite))
7129 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_FUP_ON_PTW |
7130 RTIT_CTL_PTW_EN);
7131
7132 /* If CPUID.(EAX=14H,ECX=0):EBX[5]=1 PwrEvEn can be set */
7133 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_power_event_trace))
7134 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_PWR_EVT_EN;
7135
7136 /* If CPUID.(EAX=14H,ECX=0):ECX[0]=1 ToPA can be set */
7137 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_topa_output))
7138 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_TOPA;
7139
Ingo Molnard9f6e122021-03-18 15:28:01 +01007140 /* If CPUID.(EAX=14H,ECX=0):ECX[3]=1 FabricEn can be set */
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007141 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_output_subsys))
7142 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_FABRIC_EN;
7143
7144 /* unmask address range configure area */
Xiaoyao Lif4d3a902021-08-27 15:02:45 +08007145 for (i = 0; i < vmx->pt_desc.num_address_ranges; i++)
Gustavo A. R. Silvad14eff12018-12-26 14:40:59 -06007146 vmx->pt_desc.ctl_bitmask &= ~(0xfULL << (32 + i * 4));
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007147}
7148
Xiaoyao Li7c1b7612020-07-09 12:34:25 +08007149static void vmx_vcpu_after_set_cpuid(struct kvm_vcpu *vcpu)
Sheng Yang0e851882009-12-18 16:48:46 +08007150{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007151 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007152
Aaron Lewis72041602019-10-21 16:30:20 -07007153 /* xsaves_enabled is recomputed in vmx_compute_secondary_exec_control(). */
7154 vcpu->arch.xsaves_enabled = false;
7155
Sean Christopherson432979b2021-07-13 09:33:12 -07007156 vmx_setup_uret_msrs(vmx);
7157
Sean Christophersonb6247682021-08-10 10:19:51 -07007158 if (cpu_has_secondary_exec_ctrls())
7159 vmcs_set_secondary_exec_control(vmx,
7160 vmx_secondary_exec_control(vmx));
Mao, Junjiead756a12012-07-02 01:18:48 +00007161
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007162 if (nested_vmx_allowed(vcpu))
7163 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007164 FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
7165 FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX;
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007166 else
7167 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007168 ~(FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
7169 FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX);
David Matlack8322ebb2016-11-29 18:14:09 -08007170
Liran Alon5f76f6f2018-09-14 03:25:52 +03007171 if (nested_vmx_allowed(vcpu)) {
David Matlack8322ebb2016-11-29 18:14:09 -08007172 nested_vmx_cr_fixed1_bits_update(vcpu);
Liran Alon5f76f6f2018-09-14 03:25:52 +03007173 nested_vmx_entry_exit_ctls_update(vcpu);
7174 }
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007175
7176 if (boot_cpu_has(X86_FEATURE_INTEL_PT) &&
7177 guest_cpuid_has(vcpu, X86_FEATURE_INTEL_PT))
7178 update_intel_pt_cfg(vcpu);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05007179
7180 if (boot_cpu_has(X86_FEATURE_RTM)) {
Sean Christophersoneb3db1b2020-09-23 11:03:58 -07007181 struct vmx_uret_msr *msr;
Sean Christophersond85a8032020-09-23 11:04:06 -07007182 msr = vmx_find_uret_msr(vmx, MSR_IA32_TSX_CTRL);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05007183 if (msr) {
7184 bool enabled = guest_cpuid_has(vcpu, X86_FEATURE_RTM);
Sean Christopherson7bf662b2020-09-23 11:04:07 -07007185 vmx_set_guest_uret_msr(vmx, msr, enabled ? 0 : TSX_CTRL_RTM_DISABLE);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05007186 }
7187 }
Sean Christophersona6337a32020-09-29 21:16:57 -07007188
Sean Christopherson2ed41aa2020-09-29 21:16:58 -07007189 set_cr4_guest_host_mask(vmx);
7190
Sean Christopherson72add912021-04-12 16:21:42 +12007191 vmx_write_encls_bitmap(vcpu, NULL);
7192 if (guest_cpuid_has(vcpu, X86_FEATURE_SGX))
7193 vmx->msr_ia32_feature_control_valid_bits |= FEAT_CTL_SGX_ENABLED;
7194 else
7195 vmx->msr_ia32_feature_control_valid_bits &= ~FEAT_CTL_SGX_ENABLED;
7196
7197 if (guest_cpuid_has(vcpu, X86_FEATURE_SGX_LC))
7198 vmx->msr_ia32_feature_control_valid_bits |=
7199 FEAT_CTL_SGX_LC_ENABLED;
7200 else
7201 vmx->msr_ia32_feature_control_valid_bits &=
7202 ~FEAT_CTL_SGX_LC_ENABLED;
7203
Sean Christophersona6337a32020-09-29 21:16:57 -07007204 /* Refresh #PF interception to account for MAXPHYADDR changes. */
Jason Baronb6a7cc32021-01-14 22:27:54 -05007205 vmx_update_exception_bitmap(vcpu);
Sheng Yang0e851882009-12-18 16:48:46 +08007206}
7207
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007208static __init void vmx_set_cpu_caps(void)
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007209{
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007210 kvm_set_cpu_caps();
7211
7212 /* CPUID 0x1 */
7213 if (nested)
7214 kvm_cpu_cap_set(X86_FEATURE_VMX);
7215
7216 /* CPUID 0x7 */
Sean Christopherson8721f5b2020-03-02 15:56:45 -08007217 if (kvm_mpx_supported())
7218 kvm_cpu_cap_check_and_set(X86_FEATURE_MPX);
Sean Christophersone4203332021-02-11 16:34:10 -08007219 if (!cpu_has_vmx_invpcid())
7220 kvm_cpu_cap_clear(X86_FEATURE_INVPCID);
Sean Christopherson8721f5b2020-03-02 15:56:45 -08007221 if (vmx_pt_mode_is_host_guest())
7222 kvm_cpu_cap_check_and_set(X86_FEATURE_INTEL_PT);
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007223
Sean Christopherson72add912021-04-12 16:21:42 +12007224 if (!enable_sgx) {
7225 kvm_cpu_cap_clear(X86_FEATURE_SGX);
7226 kvm_cpu_cap_clear(X86_FEATURE_SGX_LC);
7227 kvm_cpu_cap_clear(X86_FEATURE_SGX1);
7228 kvm_cpu_cap_clear(X86_FEATURE_SGX2);
7229 }
7230
Sean Christopherson90d2f602020-03-02 15:56:47 -08007231 if (vmx_umip_emulated())
7232 kvm_cpu_cap_set(X86_FEATURE_UMIP);
7233
Sean Christophersonb3d895d52020-03-02 15:56:44 -08007234 /* CPUID 0xD.1 */
Paolo Bonzini408e9a32020-03-05 16:11:56 +01007235 supported_xss = 0;
Sean Christophersonbecdad82020-09-23 09:50:45 -07007236 if (!cpu_has_vmx_xsaves())
Sean Christophersonb3d895d52020-03-02 15:56:44 -08007237 kvm_cpu_cap_clear(X86_FEATURE_XSAVES);
7238
Sean Christopherson8aec21c2021-05-04 10:17:20 -07007239 /* CPUID 0x80000001 and 0x7 (RDPID) */
7240 if (!cpu_has_vmx_rdtscp()) {
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007241 kvm_cpu_cap_clear(X86_FEATURE_RDTSCP);
Sean Christopherson8aec21c2021-05-04 10:17:20 -07007242 kvm_cpu_cap_clear(X86_FEATURE_RDPID);
7243 }
Maxim Levitsky0abcc8f2020-05-23 19:14:54 +03007244
Sean Christophersonbecdad82020-09-23 09:50:45 -07007245 if (cpu_has_vmx_waitpkg())
Maxim Levitsky0abcc8f2020-05-23 19:14:54 +03007246 kvm_cpu_cap_check_and_set(X86_FEATURE_WAITPKG);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007247}
7248
Sean Christophersond264ee02018-08-27 15:21:12 -07007249static void vmx_request_immediate_exit(struct kvm_vcpu *vcpu)
7250{
7251 to_vmx(vcpu)->req_immediate_exit = true;
7252}
7253
Oliver Upton35a57132020-02-04 15:26:31 -08007254static int vmx_check_intercept_io(struct kvm_vcpu *vcpu,
7255 struct x86_instruction_info *info)
7256{
7257 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7258 unsigned short port;
7259 bool intercept;
7260 int size;
7261
7262 if (info->intercept == x86_intercept_in ||
7263 info->intercept == x86_intercept_ins) {
7264 port = info->src_val;
7265 size = info->dst_bytes;
7266 } else {
7267 port = info->dst_val;
7268 size = info->src_bytes;
7269 }
7270
7271 /*
7272 * If the 'use IO bitmaps' VM-execution control is 0, IO instruction
7273 * VM-exits depend on the 'unconditional IO exiting' VM-execution
7274 * control.
7275 *
7276 * Otherwise, IO instruction VM-exits are controlled by the IO bitmaps.
7277 */
7278 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
7279 intercept = nested_cpu_has(vmcs12,
7280 CPU_BASED_UNCOND_IO_EXITING);
7281 else
7282 intercept = nested_vmx_check_io_bitmaps(vcpu, port, size);
7283
Oliver Upton86f7e902020-02-29 11:30:14 -08007284 /* FIXME: produce nested vmexit and return X86EMUL_INTERCEPTED. */
Oliver Upton35a57132020-02-04 15:26:31 -08007285 return intercept ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE;
7286}
7287
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007288static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7289 struct x86_instruction_info *info,
Sean Christopherson21f1b8f2020-02-18 15:29:42 -08007290 enum x86_intercept_stage stage,
7291 struct x86_exception *exception)
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007292{
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007293 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007294
Oliver Upton35a57132020-02-04 15:26:31 -08007295 switch (info->intercept) {
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007296 /*
7297 * RDPID causes #UD if disabled through secondary execution controls.
7298 * Because it is marked as EmulateOnUD, we need to intercept it here.
Sean Christopherson2183de42021-05-04 10:17:23 -07007299 * Note, RDPID is hidden behind ENABLE_RDTSCP.
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007300 */
Sean Christopherson2183de42021-05-04 10:17:23 -07007301 case x86_intercept_rdpid:
Sean Christopherson7f3603b2020-09-23 09:50:47 -07007302 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_RDTSCP)) {
Sean Christopherson21f1b8f2020-02-18 15:29:42 -08007303 exception->vector = UD_VECTOR;
7304 exception->error_code_valid = false;
Oliver Upton35a57132020-02-04 15:26:31 -08007305 return X86EMUL_PROPAGATE_FAULT;
7306 }
7307 break;
7308
7309 case x86_intercept_in:
7310 case x86_intercept_ins:
7311 case x86_intercept_out:
7312 case x86_intercept_outs:
7313 return vmx_check_intercept_io(vcpu, info);
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007314
Oliver Upton86f7e902020-02-29 11:30:14 -08007315 case x86_intercept_lgdt:
7316 case x86_intercept_lidt:
7317 case x86_intercept_lldt:
7318 case x86_intercept_ltr:
7319 case x86_intercept_sgdt:
7320 case x86_intercept_sidt:
7321 case x86_intercept_sldt:
7322 case x86_intercept_str:
7323 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC))
7324 return X86EMUL_CONTINUE;
7325
7326 /* FIXME: produce nested vmexit and return X86EMUL_INTERCEPTED. */
7327 break;
7328
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007329 /* TODO: check more intercepts... */
Oliver Upton35a57132020-02-04 15:26:31 -08007330 default:
7331 break;
7332 }
7333
Paolo Bonzini07721fe2020-02-04 15:26:29 -08007334 return X86EMUL_UNHANDLEABLE;
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007335}
7336
Yunhong Jiang64672c92016-06-13 14:19:59 -07007337#ifdef CONFIG_X86_64
7338/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
7339static inline int u64_shl_div_u64(u64 a, unsigned int shift,
7340 u64 divisor, u64 *result)
7341{
7342 u64 low = a << shift, high = a >> (64 - shift);
7343
7344 /* To avoid the overflow on divq */
7345 if (high >= divisor)
7346 return 1;
7347
7348 /* Low hold the result, high hold rem which is discarded */
7349 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
7350 "rm" (divisor), "0" (low), "1" (high));
7351 *result = low;
7352
7353 return 0;
7354}
7355
Sean Christophersonf9927982019-04-16 13:32:46 -07007356static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc,
7357 bool *expired)
Yunhong Jiang64672c92016-06-13 14:19:59 -07007358{
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007359 struct vcpu_vmx *vmx;
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007360 u64 tscl, guest_tscl, delta_tsc, lapic_timer_advance_cycles;
Sean Christopherson39497d72019-04-17 10:15:32 -07007361 struct kvm_timer *ktimer = &vcpu->arch.apic->lapic_timer;
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007362
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007363 vmx = to_vmx(vcpu);
7364 tscl = rdtsc();
7365 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
7366 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Sean Christopherson39497d72019-04-17 10:15:32 -07007367 lapic_timer_advance_cycles = nsec_to_cycles(vcpu,
7368 ktimer->timer_advance_ns);
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007369
7370 if (delta_tsc > lapic_timer_advance_cycles)
7371 delta_tsc -= lapic_timer_advance_cycles;
7372 else
7373 delta_tsc = 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007374
7375 /* Convert to host delta tsc if tsc scaling is enabled */
Ilias Stamatis805d7052021-05-26 19:44:09 +01007376 if (vcpu->arch.l1_tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
Sean Christopherson0967fa12019-04-16 13:32:48 -07007377 delta_tsc && u64_shl_div_u64(delta_tsc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007378 kvm_tsc_scaling_ratio_frac_bits,
Ilias Stamatis805d7052021-05-26 19:44:09 +01007379 vcpu->arch.l1_tsc_scaling_ratio, &delta_tsc))
Yunhong Jiang64672c92016-06-13 14:19:59 -07007380 return -ERANGE;
7381
7382 /*
7383 * If the delta tsc can't fit in the 32 bit after the multi shift,
7384 * we can't use the preemption timer.
7385 * It's possible that it fits on later vmentries, but checking
7386 * on every vmentry is costly so we just use an hrtimer.
7387 */
7388 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
7389 return -ERANGE;
7390
7391 vmx->hv_deadline_tsc = tscl + delta_tsc;
Sean Christophersonf9927982019-04-16 13:32:46 -07007392 *expired = !delta_tsc;
7393 return 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007394}
7395
7396static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
7397{
Sean Christophersonf459a702018-08-27 15:21:11 -07007398 to_vmx(vcpu)->hv_deadline_tsc = -1;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007399}
7400#endif
7401
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007402static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007403{
Wanpeng Lib31c1142018-03-12 04:53:04 -07007404 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007405 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007406}
7407
Makarand Sonarea85863c2021-02-12 16:50:12 -08007408void vmx_update_cpu_dirty_logging(struct kvm_vcpu *vcpu)
7409{
7410 struct vcpu_vmx *vmx = to_vmx(vcpu);
7411
7412 if (is_guest_mode(vcpu)) {
7413 vmx->nested.update_vmcs01_cpu_dirty_logging = true;
7414 return;
7415 }
7416
7417 /*
7418 * Note, cpu_dirty_logging_count can be changed concurrent with this
7419 * code, but in that case another update request will be made and so
7420 * the guest will never run with a stale PML value.
7421 */
7422 if (vcpu->kvm->arch.cpu_dirty_logging_count)
7423 secondary_exec_controls_setbit(vmx, SECONDARY_EXEC_ENABLE_PML);
7424 else
7425 secondary_exec_controls_clearbit(vmx, SECONDARY_EXEC_ENABLE_PML);
7426}
7427
Yunhong Jiangbc225122016-06-13 14:19:58 -07007428static int vmx_pre_block(struct kvm_vcpu *vcpu)
7429{
7430 if (pi_pre_block(vcpu))
7431 return 1;
7432
Yunhong Jiang64672c92016-06-13 14:19:59 -07007433 if (kvm_lapic_hv_timer_in_use(vcpu))
7434 kvm_lapic_switch_to_sw_timer(vcpu);
7435
Yunhong Jiangbc225122016-06-13 14:19:58 -07007436 return 0;
7437}
7438
Yunhong Jiangbc225122016-06-13 14:19:58 -07007439static void vmx_post_block(struct kvm_vcpu *vcpu)
7440{
Sean Christophersonafaf0b22020-03-21 13:26:00 -07007441 if (kvm_x86_ops.set_hv_timer)
Yunhong Jiang64672c92016-06-13 14:19:59 -07007442 kvm_lapic_switch_to_hv_timer(vcpu);
7443
Yunhong Jiangbc225122016-06-13 14:19:58 -07007444 pi_post_block(vcpu);
7445}
7446
Ashok Rajc45dcc72016-06-22 14:59:56 +08007447static void vmx_setup_mce(struct kvm_vcpu *vcpu)
7448{
7449 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
7450 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007451 FEAT_CTL_LMCE_ENABLED;
Ashok Rajc45dcc72016-06-22 14:59:56 +08007452 else
7453 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007454 ~FEAT_CTL_LMCE_ENABLED;
Ashok Rajc45dcc72016-06-22 14:59:56 +08007455}
7456
Paolo Bonzinic9d40912020-05-22 11:21:49 -04007457static int vmx_smi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
Ladi Prosek72d7b372017-10-11 16:54:41 +02007458{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007459 /* we need a nested vmexit to enter SMM, postpone if run is pending */
7460 if (to_vmx(vcpu)->nested.nested_run_pending)
Paolo Bonzinic9d40912020-05-22 11:21:49 -04007461 return -EBUSY;
Paolo Bonzinia9fa7cb2020-04-23 11:02:36 -04007462 return !is_smm(vcpu);
Ladi Prosek72d7b372017-10-11 16:54:41 +02007463}
7464
Sean Christophersonecc513e2021-06-09 11:56:19 -07007465static int vmx_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
Ladi Prosek0234bf82017-10-11 16:54:40 +02007466{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007467 struct vcpu_vmx *vmx = to_vmx(vcpu);
7468
7469 vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
7470 if (vmx->nested.smm.guest_mode)
7471 nested_vmx_vmexit(vcpu, -1, 0, 0);
7472
7473 vmx->nested.smm.vmxon = vmx->nested.vmxon;
7474 vmx->nested.vmxon = false;
Wanpeng Licaa057a2018-03-12 04:53:03 -07007475 vmx_clear_hlt(vcpu);
Ladi Prosek0234bf82017-10-11 16:54:40 +02007476 return 0;
7477}
7478
Sean Christophersonecc513e2021-06-09 11:56:19 -07007479static int vmx_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
Ladi Prosek0234bf82017-10-11 16:54:40 +02007480{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007481 struct vcpu_vmx *vmx = to_vmx(vcpu);
7482 int ret;
7483
7484 if (vmx->nested.smm.vmxon) {
7485 vmx->nested.vmxon = true;
7486 vmx->nested.smm.vmxon = false;
7487 }
7488
7489 if (vmx->nested.smm.guest_mode) {
Sean Christophersona633e412018-09-26 09:23:47 -07007490 ret = nested_vmx_enter_non_root_mode(vcpu, false);
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007491 if (ret)
7492 return ret;
7493
7494 vmx->nested.smm.guest_mode = false;
7495 }
Ladi Prosek0234bf82017-10-11 16:54:40 +02007496 return 0;
7497}
7498
Jason Baronb6a7cc32021-01-14 22:27:54 -05007499static void vmx_enable_smi_window(struct kvm_vcpu *vcpu)
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007500{
Paolo Bonzinic9d40912020-05-22 11:21:49 -04007501 /* RSM will cause a vmexit anyway. */
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007502}
7503
Liran Alon4b9852f2019-08-26 13:24:49 +03007504static bool vmx_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
7505{
Paolo Bonzini1c96dcc2020-11-05 11:20:49 -05007506 return to_vmx(vcpu)->nested.vmxon && !is_guest_mode(vcpu);
Liran Alon4b9852f2019-08-26 13:24:49 +03007507}
7508
Jim Mattson93dff2f2020-05-08 13:36:43 -07007509static void vmx_migrate_timers(struct kvm_vcpu *vcpu)
7510{
7511 if (is_guest_mode(vcpu)) {
7512 struct hrtimer *timer = &to_vmx(vcpu)->nested.preemption_timer;
7513
7514 if (hrtimer_try_to_cancel(timer) == 1)
7515 hrtimer_start_expires(timer, HRTIMER_MODE_ABS_PINNED);
7516 }
7517}
7518
Sean Christopherson6e4fd062020-03-21 13:26:01 -07007519static void hardware_unsetup(void)
Sean Christophersona3203382018-12-03 13:53:11 -08007520{
Sean Christophersonec5a4912021-10-08 17:11:05 -07007521 kvm_set_posted_intr_wakeup_handler(NULL);
7522
Sean Christophersona3203382018-12-03 13:53:11 -08007523 if (nested)
7524 nested_vmx_hardware_unsetup();
7525
7526 free_kvm_area();
7527}
7528
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007529static bool vmx_check_apicv_inhibit_reasons(ulong bit)
7530{
Suravee Suthikulpanitf4fdc0a2019-11-14 14:15:13 -06007531 ulong supported = BIT(APICV_INHIBIT_REASON_DISABLE) |
Paolo Bonzinief8b4b72021-11-30 07:37:45 -05007532 BIT(APICV_INHIBIT_REASON_ABSENT) |
Maxim Levitskycae72dc2021-11-08 11:02:45 +02007533 BIT(APICV_INHIBIT_REASON_HYPERV) |
7534 BIT(APICV_INHIBIT_REASON_BLOCKIRQ);
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007535
7536 return supported & BIT(bit);
7537}
7538
Sean Christophersone286ac02020-03-21 13:26:02 -07007539static struct kvm_x86_ops vmx_x86_ops __initdata = {
Sean Christopherson9dadfc42021-10-18 11:39:28 -07007540 .name = "kvm_intel",
7541
Avi Kivity6aa8b732006-12-10 02:21:36 -08007542 .hardware_unsetup = hardware_unsetup,
Sean Christopherson484014f2020-03-21 13:25:57 -07007543
Avi Kivity6aa8b732006-12-10 02:21:36 -08007544 .hardware_enable = hardware_enable,
7545 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007546 .cpu_has_accelerated_tpr = report_flexpriority,
Tom Lendackybc226f02018-05-10 22:06:39 +02007547 .has_emulated_msr = vmx_has_emulated_msr,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007548
Sean Christopherson484014f2020-03-21 13:25:57 -07007549 .vm_size = sizeof(struct kvm_vmx),
Wanpeng Lib31c1142018-03-12 04:53:04 -07007550 .vm_init = vmx_vm_init,
7551
Avi Kivity6aa8b732006-12-10 02:21:36 -08007552 .vcpu_create = vmx_create_vcpu,
7553 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007554 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007555
Sean Christopherson6d6095b2018-07-23 12:32:44 -07007556 .prepare_guest_switch = vmx_prepare_switch_to_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007557 .vcpu_load = vmx_vcpu_load,
7558 .vcpu_put = vmx_vcpu_put,
7559
Jason Baronb6a7cc32021-01-14 22:27:54 -05007560 .update_exception_bitmap = vmx_update_exception_bitmap,
Tom Lendacky801e4592018-02-21 13:39:51 -06007561 .get_msr_feature = vmx_get_msr_feature,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007562 .get_msr = vmx_get_msr,
7563 .set_msr = vmx_set_msr,
7564 .get_segment_base = vmx_get_segment_base,
7565 .get_segment = vmx_get_segment,
7566 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007567 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007568 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
7569 .set_cr0 = vmx_set_cr0,
Sean Christophersonc2fe3cd2020-10-06 18:44:15 -07007570 .is_valid_cr4 = vmx_is_valid_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007571 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007572 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007573 .get_idt = vmx_get_idt,
7574 .set_idt = vmx_set_idt,
7575 .get_gdt = vmx_get_gdt,
7576 .set_gdt = vmx_set_gdt,
Gleb Natapov020df072010-04-13 10:05:23 +03007577 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007578 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007579 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007580 .get_rflags = vmx_get_rflags,
7581 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08007582
Sean Christopherson77809382020-03-20 14:28:18 -07007583 .tlb_flush_all = vmx_flush_tlb_all,
Sean Christophersoneeeb4f62020-03-20 14:28:20 -07007584 .tlb_flush_current = vmx_flush_tlb_current,
Junaid Shahidfaff8752018-06-29 13:10:05 -07007585 .tlb_flush_gva = vmx_flush_tlb_gva,
Sean Christophersone64419d2020-03-20 14:28:10 -07007586 .tlb_flush_guest = vmx_flush_tlb_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007587
Avi Kivity6aa8b732006-12-10 02:21:36 -08007588 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007589 .handle_exit = vmx_handle_exit,
Oliver Upton5ef8acb2020-02-07 02:36:07 -08007590 .skip_emulated_instruction = vmx_skip_emulated_instruction,
7591 .update_emulated_instruction = vmx_update_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007592 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7593 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007594 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007595 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007596 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007597 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007598 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007599 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007600 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007601 .get_nmi_mask = vmx_get_nmi_mask,
7602 .set_nmi_mask = vmx_set_nmi_mask,
Jason Baronb6a7cc32021-01-14 22:27:54 -05007603 .enable_nmi_window = vmx_enable_nmi_window,
7604 .enable_irq_window = vmx_enable_irq_window,
7605 .update_cr8_intercept = vmx_update_cr8_intercept,
Jim Mattson8d860bb2018-05-09 16:56:05 -04007606 .set_virtual_apic_mode = vmx_set_virtual_apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +08007607 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +03007608 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007609 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +01007610 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007611 .check_apicv_inhibit_reasons = vmx_check_apicv_inhibit_reasons,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007612 .hwapic_irr_update = vmx_hwapic_irr_update,
7613 .hwapic_isr_update = vmx_hwapic_isr_update,
Liran Alone6c67d82018-09-04 10:56:52 +03007614 .guest_apic_has_interrupt = vmx_guest_apic_has_interrupt,
Yang Zhanga20ed542013-04-11 19:25:15 +08007615 .sync_pir_to_irr = vmx_sync_pir_to_irr,
7616 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Xiaoyao Li8888cdd2020-09-23 11:31:11 -07007617 .dy_apicv_has_pending_interrupt = pi_has_pending_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007618
Izik Eiduscbc94022007-10-25 00:29:55 +02007619 .set_tss_addr = vmx_set_tss_addr,
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07007620 .set_identity_map_addr = vmx_set_identity_map_addr,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007621 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007622
Avi Kivity586f9602010-11-18 13:09:54 +02007623 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007624
Xiaoyao Li7c1b7612020-07-09 12:34:25 +08007625 .vcpu_after_set_cpuid = vmx_vcpu_after_set_cpuid,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007626
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007627 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007628
Ilias Stamatis307a94c2021-05-26 19:44:13 +01007629 .get_l2_tsc_offset = vmx_get_l2_tsc_offset,
7630 .get_l2_tsc_multiplier = vmx_get_l2_tsc_multiplier,
Ilias Stamatisedcfe542021-05-26 19:44:15 +01007631 .write_tsc_offset = vmx_write_tsc_offset,
Ilias Stamatis1ab92872021-06-07 11:54:38 +01007632 .write_tsc_multiplier = vmx_write_tsc_multiplier,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007633
Sean Christopherson484014f2020-03-21 13:25:57 -07007634 .load_mmu_pgd = vmx_load_mmu_pgd,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007635
7636 .check_intercept = vmx_check_intercept,
Sean Christopherson95b5a482019-04-19 22:50:59 -07007637 .handle_exit_irqoff = vmx_handle_exit_irqoff,
Jan Kiszkab6b8a142014-03-07 20:03:12 +01007638
Sean Christophersond264ee02018-08-27 15:21:12 -07007639 .request_immediate_exit = vmx_request_immediate_exit,
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007640
7641 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +08007642
Sean Christopherson6dd03802021-02-12 16:50:09 -08007643 .cpu_dirty_log_size = PML_ENTITY_NUM,
Makarand Sonarea85863c2021-02-12 16:50:12 -08007644 .update_cpu_dirty_logging = vmx_update_cpu_dirty_logging,
Wei Huang25462f72015-06-19 15:45:05 +02007645
Feng Wubf9f6ac2015-09-18 22:29:55 +08007646 .pre_block = vmx_pre_block,
7647 .post_block = vmx_post_block,
7648
Wei Huang25462f72015-06-19 15:45:05 +02007649 .pmu_ops = &intel_pmu_ops,
Paolo Bonzini33b22172020-04-17 10:24:18 -04007650 .nested_ops = &vmx_nested_ops,
Feng Wuefc64402015-09-18 22:29:51 +08007651
Xiaoyao Li8888cdd2020-09-23 11:31:11 -07007652 .update_pi_irte = pi_update_irte,
Marcelo Tosattia2486022021-05-26 14:20:14 -03007653 .start_assignment = vmx_pi_start_assignment,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007654
7655#ifdef CONFIG_X86_64
7656 .set_hv_timer = vmx_set_hv_timer,
7657 .cancel_hv_timer = vmx_cancel_hv_timer,
7658#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +08007659
7660 .setup_mce = vmx_setup_mce,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007661
Ladi Prosek72d7b372017-10-11 16:54:41 +02007662 .smi_allowed = vmx_smi_allowed,
Sean Christophersonecc513e2021-06-09 11:56:19 -07007663 .enter_smm = vmx_enter_smm,
7664 .leave_smm = vmx_leave_smm,
Jason Baronb6a7cc32021-01-14 22:27:54 -05007665 .enable_smi_window = vmx_enable_smi_window,
Vitaly Kuznetsov57b119d2018-10-16 18:50:01 +02007666
Sean Christopherson09e3e2a2020-09-15 16:27:02 -07007667 .can_emulate_instruction = vmx_can_emulate_instruction,
Liran Alon4b9852f2019-08-26 13:24:49 +03007668 .apic_init_signal_blocked = vmx_apic_init_signal_blocked,
Jim Mattson93dff2f2020-05-08 13:36:43 -07007669 .migrate_timers = vmx_migrate_timers,
Alexander Graf3eb90012020-09-25 16:34:20 +02007670
7671 .msr_filter_changed = vmx_msr_filter_changed,
Paolo Bonzinif9a4d622020-12-14 10:26:51 -05007672 .complete_emulated_msr = kvm_complete_insn_gp,
Tom Lendacky647daca2021-01-04 14:20:01 -06007673
7674 .vcpu_deliver_sipi_vector = kvm_vcpu_deliver_sipi_vector,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007675};
7676
Sean Christophersonb6194b92021-05-04 10:17:27 -07007677static __init void vmx_setup_user_return_msrs(void)
7678{
Sean Christopherson8ea8b8d2021-05-04 10:17:29 -07007679
7680 /*
7681 * Though SYSCALL is only supported in 64-bit mode on Intel CPUs, kvm
7682 * will emulate SYSCALL in legacy mode if the vendor string in guest
7683 * CPUID.0:{EBX,ECX,EDX} is "AuthenticAMD" or "AMDisbetter!" To
7684 * support this emulation, MSR_STAR is included in the list for i386,
7685 * but is never loaded into hardware. MSR_CSTAR is also never loaded
7686 * into hardware and is here purely for emulation purposes.
7687 */
7688 const u32 vmx_uret_msrs_list[] = {
7689 #ifdef CONFIG_X86_64
7690 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
7691 #endif
7692 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
7693 MSR_IA32_TSX_CTRL,
7694 };
Sean Christophersonb6194b92021-05-04 10:17:27 -07007695 int i;
7696
7697 BUILD_BUG_ON(ARRAY_SIZE(vmx_uret_msrs_list) != MAX_NR_USER_RETURN_MSRS);
7698
Sean Christophersone5fda4b2021-05-04 10:17:32 -07007699 for (i = 0; i < ARRAY_SIZE(vmx_uret_msrs_list); ++i)
7700 kvm_add_user_return_msr(vmx_uret_msrs_list[i]);
Sean Christophersonb6194b92021-05-04 10:17:27 -07007701}
7702
Avi Kivity6aa8b732006-12-10 02:21:36 -08007703static __init int hardware_setup(void)
7704{
7705 unsigned long host_bndcfgs;
7706 struct desc_ptr dt;
Sean Christophersonb6194b92021-05-04 10:17:27 -07007707 int r, ept_lpage_level;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007708
Avi Kivity6aa8b732006-12-10 02:21:36 -08007709 store_idt(&dt);
7710 host_idt_base = dt.address;
7711
Sean Christophersonb6194b92021-05-04 10:17:27 -07007712 vmx_setup_user_return_msrs();
Avi Kivity6aa8b732006-12-10 02:21:36 -08007713
7714 if (setup_vmcs_config(&vmcs_config, &vmx_capability) < 0)
7715 return -EIO;
7716
7717 if (boot_cpu_has(X86_FEATURE_NX))
7718 kvm_enable_efer_bits(EFER_NX);
7719
7720 if (boot_cpu_has(X86_FEATURE_MPX)) {
7721 rdmsrl(MSR_IA32_BNDCFGS, host_bndcfgs);
7722 WARN_ONCE(host_bndcfgs, "KVM: BNDCFGS in host will be lost");
7723 }
7724
Sean Christopherson7f5581f2020-03-02 15:56:24 -08007725 if (!cpu_has_vmx_mpx())
Sean Christophersoncfc48182020-03-02 15:56:23 -08007726 supported_xcr0 &= ~(XFEATURE_MASK_BNDREGS |
7727 XFEATURE_MASK_BNDCSR);
7728
Avi Kivity6aa8b732006-12-10 02:21:36 -08007729 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
7730 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
7731 enable_vpid = 0;
7732
7733 if (!cpu_has_vmx_ept() ||
7734 !cpu_has_vmx_ept_4levels() ||
7735 !cpu_has_vmx_ept_mt_wb() ||
7736 !cpu_has_vmx_invept_global())
7737 enable_ept = 0;
7738
Sean Christopherson23f079c2021-06-15 09:45:32 -07007739 /* NX support is required for shadow paging. */
7740 if (!enable_ept && !boot_cpu_has(X86_FEATURE_NX)) {
7741 pr_err_ratelimited("kvm: NX (Execute Disable) not supported\n");
7742 return -EOPNOTSUPP;
7743 }
7744
Avi Kivity6aa8b732006-12-10 02:21:36 -08007745 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
7746 enable_ept_ad_bits = 0;
7747
7748 if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
7749 enable_unrestricted_guest = 0;
7750
7751 if (!cpu_has_vmx_flexpriority())
7752 flexpriority_enabled = 0;
7753
7754 if (!cpu_has_virtual_nmis())
7755 enable_vnmi = 0;
7756
7757 /*
7758 * set_apic_access_page_addr() is used to reload apic access
Avi Kivity873a7c42006-12-13 00:34:14 -08007759 * page upon invalidation. No need to do anything if not
Avi Kivity6aa8b732006-12-10 02:21:36 -08007760 * using the APIC_ACCESS_ADDR VMCS field.
7761 */
7762 if (!flexpriority_enabled)
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07007763 vmx_x86_ops.set_apic_access_page_addr = NULL;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007764
7765 if (!cpu_has_vmx_tpr_shadow())
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07007766 vmx_x86_ops.update_cr8_intercept = NULL;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007767
Avi Kivity6aa8b732006-12-10 02:21:36 -08007768#if IS_ENABLED(CONFIG_HYPERV)
7769 if (ms_hyperv.nested_features & HV_X64_NESTED_GUEST_MAPPING_FLUSH
7770 && enable_ept) {
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07007771 vmx_x86_ops.tlb_remote_flush = hv_remote_flush_tlb;
7772 vmx_x86_ops.tlb_remote_flush_with_range =
Avi Kivity6aa8b732006-12-10 02:21:36 -08007773 hv_remote_flush_tlb_with_range;
7774 }
7775#endif
7776
7777 if (!cpu_has_vmx_ple()) {
7778 ple_gap = 0;
7779 ple_window = 0;
7780 ple_window_grow = 0;
7781 ple_window_max = 0;
7782 ple_window_shrink = 0;
7783 }
7784
Paolo Bonzinie90e51d2021-11-30 07:36:41 -05007785 if (!cpu_has_vmx_apicv())
Sheng Yang25c5f222008-03-28 13:18:56 +08007786 enable_apicv = 0;
Paolo Bonzinie90e51d2021-11-30 07:36:41 -05007787 if (!enable_apicv)
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07007788 vmx_x86_ops.sync_pir_to_irr = NULL;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007789
7790 if (cpu_has_vmx_tsc_scaling()) {
7791 kvm_has_tsc_control = true;
7792 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
7793 kvm_tsc_scaling_ratio_frac_bits = 48;
7794 }
7795
Chenyi Qiangfe6b6bc2020-11-06 17:03:14 +08007796 kvm_has_bus_lock_exit = cpu_has_vmx_bus_lock_detection();
7797
Avi Kivity6aa8b732006-12-10 02:21:36 -08007798 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7799
7800 if (enable_ept)
Sean Christophersone7b7bde2021-02-25 12:47:42 -08007801 kvm_mmu_set_ept_masks(enable_ept_ad_bits,
7802 cpu_has_vmx_ept_execute_only());
Sean Christopherson703c3352020-03-02 15:57:03 -08007803
7804 if (!enable_ept)
7805 ept_lpage_level = 0;
7806 else if (cpu_has_vmx_ept_1g_page())
Sean Christopherson3bae0452020-04-27 17:54:22 -07007807 ept_lpage_level = PG_LEVEL_1G;
Sean Christopherson703c3352020-03-02 15:57:03 -08007808 else if (cpu_has_vmx_ept_2m_page())
Sean Christopherson3bae0452020-04-27 17:54:22 -07007809 ept_lpage_level = PG_LEVEL_2M;
Sean Christopherson703c3352020-03-02 15:57:03 -08007810 else
Sean Christopherson3bae0452020-04-27 17:54:22 -07007811 ept_lpage_level = PG_LEVEL_4K;
Wei Huang746700d2021-08-18 11:55:47 -05007812 kvm_configure_mmu(enable_ept, 0, vmx_get_max_tdp_level(),
7813 ept_lpage_level);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007814
7815 /*
7816 * Only enable PML when hardware supports PML feature, and both EPT
7817 * and EPT A/D bit features are enabled -- PML depends on them to work.
7818 */
7819 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
7820 enable_pml = 0;
7821
Sean Christophersona018eba2021-02-12 16:50:10 -08007822 if (!enable_pml)
Sean Christopherson6dd03802021-02-12 16:50:09 -08007823 vmx_x86_ops.cpu_dirty_log_size = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007824
7825 if (!cpu_has_vmx_preemption_timer())
7826 enable_preemption_timer = false;
7827
7828 if (enable_preemption_timer) {
7829 u64 use_timer_freq = 5000ULL * 1000 * 1000;
7830 u64 vmx_msr;
7831
7832 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
7833 cpu_preemption_timer_multi =
7834 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
7835
7836 if (tsc_khz)
7837 use_timer_freq = (u64)tsc_khz * 1000;
7838 use_timer_freq >>= cpu_preemption_timer_multi;
7839
7840 /*
7841 * KVM "disables" the preemption timer by setting it to its max
7842 * value. Don't use the timer if it might cause spurious exits
7843 * at a rate faster than 0.1 Hz (of uninterrupted guest time).
7844 */
7845 if (use_timer_freq > 0xffffffffu / 10)
7846 enable_preemption_timer = false;
7847 }
7848
7849 if (!enable_preemption_timer) {
Sean Christopherson72b0eaa2020-03-21 13:25:58 -07007850 vmx_x86_ops.set_hv_timer = NULL;
7851 vmx_x86_ops.cancel_hv_timer = NULL;
7852 vmx_x86_ops.request_immediate_exit = __kvm_request_immediate_exit;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007853 }
7854
Avi Kivity6aa8b732006-12-10 02:21:36 -08007855 kvm_mce_cap_supported |= MCG_LMCE_P;
7856
7857 if (pt_mode != PT_MODE_SYSTEM && pt_mode != PT_MODE_HOST_GUEST)
7858 return -EINVAL;
7859 if (!enable_ept || !cpu_has_vmx_intel_pt())
7860 pt_mode = PT_MODE_SYSTEM;
7861
Sean Christopherson8f102442021-04-12 16:21:40 +12007862 setup_default_sgx_lepubkeyhash();
7863
Avi Kivity6aa8b732006-12-10 02:21:36 -08007864 if (nested) {
7865 nested_vmx_setup_ctls_msrs(&vmcs_config.nested,
7866 vmx_capability.ept);
7867
Sean Christopherson6c1c6e52020-05-06 13:46:53 -07007868 r = nested_vmx_hardware_setup(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007869 if (r)
7870 return r;
7871 }
7872
Sean Christopherson3ec6fd82020-03-02 15:56:43 -08007873 vmx_set_cpu_caps();
Sean Christopherson66a69502020-03-02 15:56:41 -08007874
Avi Kivity6aa8b732006-12-10 02:21:36 -08007875 r = alloc_kvm_area();
7876 if (r)
7877 nested_vmx_hardware_unsetup();
Sean Christophersonec5a4912021-10-08 17:11:05 -07007878
7879 kvm_set_posted_intr_wakeup_handler(pi_wakeup_handler);
7880
Avi Kivity6aa8b732006-12-10 02:21:36 -08007881 return r;
7882}
7883
Sean Christophersond008dfd2020-03-21 13:25:56 -07007884static struct kvm_x86_init_ops vmx_init_ops __initdata = {
7885 .cpu_has_kvm_support = cpu_has_kvm_support,
7886 .disabled_by_bios = vmx_disabled_by_bios,
7887 .check_processor_compatibility = vmx_check_processor_compat,
7888 .hardware_setup = hardware_setup,
7889
7890 .runtime_ops = &vmx_x86_ops,
7891};
7892
Avi Kivity6aa8b732006-12-10 02:21:36 -08007893static void vmx_cleanup_l1d_flush(void)
7894{
7895 if (vmx_l1d_flush_pages) {
7896 free_pages((unsigned long)vmx_l1d_flush_pages, L1D_CACHE_ORDER);
7897 vmx_l1d_flush_pages = NULL;
7898 }
7899 /* Restore state so sysfs ignores VMX */
7900 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_AUTO;
7901}
7902
7903static void vmx_exit(void)
7904{
7905#ifdef CONFIG_KEXEC_CORE
7906 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
7907 synchronize_rcu();
7908#endif
7909
7910 kvm_exit();
7911
7912#if IS_ENABLED(CONFIG_HYPERV)
7913 if (static_branch_unlikely(&enable_evmcs)) {
7914 int cpu;
7915 struct hv_vp_assist_page *vp_ap;
7916 /*
7917 * Reset everything to support using non-enlightened VMCS
7918 * access later (e.g. when we reload the module with
7919 * enlightened_vmcs=0)
7920 */
7921 for_each_online_cpu(cpu) {
7922 vp_ap = hv_get_vp_assist_page(cpu);
7923
7924 if (!vp_ap)
7925 continue;
7926
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08007927 vp_ap->nested_control.features.directhypercall = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007928 vp_ap->current_nested_vmcs = 0;
7929 vp_ap->enlighten_vmentry = 0;
7930 }
7931
7932 static_branch_disable(&enable_evmcs);
7933 }
7934#endif
7935 vmx_cleanup_l1d_flush();
Aaron Lewis88213da2021-06-23 20:34:27 +00007936
7937 allow_smaller_maxphyaddr = false;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007938}
7939module_exit(vmx_exit);
7940
7941static int __init vmx_init(void)
7942{
Vitaly Kuznetsovdbef2802020-04-01 10:13:48 +02007943 int r, cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007944
7945#if IS_ENABLED(CONFIG_HYPERV)
7946 /*
7947 * Enlightened VMCS usage should be recommended and the host needs
7948 * to support eVMCS v1 or above. We can also disable eVMCS support
7949 * with module parameter.
7950 */
7951 if (enlightened_vmcs &&
7952 ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
7953 (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
7954 KVM_EVMCS_VERSION) {
7955 int cpu;
7956
7957 /* Check that we have assist pages on all online CPUs */
7958 for_each_online_cpu(cpu) {
7959 if (!hv_get_vp_assist_page(cpu)) {
7960 enlightened_vmcs = false;
7961 break;
7962 }
7963 }
7964
7965 if (enlightened_vmcs) {
7966 pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
7967 static_branch_enable(&enable_evmcs);
7968 }
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08007969
7970 if (ms_hyperv.nested_features & HV_X64_NESTED_DIRECT_FLUSH)
7971 vmx_x86_ops.enable_direct_tlbflush
7972 = hv_enable_direct_tlbflush;
7973
Avi Kivity6aa8b732006-12-10 02:21:36 -08007974 } else {
7975 enlightened_vmcs = false;
7976 }
7977#endif
7978
Sean Christophersond008dfd2020-03-21 13:25:56 -07007979 r = kvm_init(&vmx_init_ops, sizeof(struct vcpu_vmx),
Avi Kivity6aa8b732006-12-10 02:21:36 -08007980 __alignof__(struct vcpu_vmx), THIS_MODULE);
7981 if (r)
7982 return r;
7983
7984 /*
7985 * Must be called after kvm_init() so enable_ept is properly set
7986 * up. Hand the parameter mitigation value in which was stored in
7987 * the pre module init parser. If no parameter was given, it will
7988 * contain 'auto' which will be turned into the default 'cond'
7989 * mitigation mode.
7990 */
Waiman Long19a36d32019-08-26 15:30:23 -04007991 r = vmx_setup_l1d_flush(vmentry_l1d_flush_param);
7992 if (r) {
7993 vmx_exit();
7994 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007995 }
7996
Vitaly Kuznetsovdbef2802020-04-01 10:13:48 +02007997 for_each_possible_cpu(cpu) {
7998 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Xiaoyao Li8888cdd2020-09-23 11:31:11 -07007999
Paolo Bonzinia3ff25f2020-10-24 04:08:37 -04008000 pi_init_cpu(cpu);
Vitaly Kuznetsovdbef2802020-04-01 10:13:48 +02008001 }
8002
Avi Kivity6aa8b732006-12-10 02:21:36 -08008003#ifdef CONFIG_KEXEC_CORE
8004 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
8005 crash_vmclear_local_loaded_vmcss);
8006#endif
8007 vmx_check_vmcs12_offsets();
8008
Mohammed Gamal3edd6832020-07-10 17:48:11 +02008009 /*
Mohammed Gamalb96e6502020-09-03 16:11:22 +02008010 * Shadow paging doesn't have a (further) performance penalty
8011 * from GUEST_MAXPHYADDR < HOST_MAXPHYADDR so enable it
8012 * by default
Mohammed Gamal3edd6832020-07-10 17:48:11 +02008013 */
Mohammed Gamalb96e6502020-09-03 16:11:22 +02008014 if (!enable_ept)
8015 allow_smaller_maxphyaddr = true;
Mohammed Gamal3edd6832020-07-10 17:48:11 +02008016
Avi Kivity6aa8b732006-12-10 02:21:36 -08008017 return 0;
8018}
8019module_init(vmx_init);