blob: 40b1e6138cd5ce30e62790530131d3444cdd2618 [file] [log] [blame]
Thomas Gleixner20c8ccb2019-06-04 10:11:32 +02001// SPDX-License-Identifier: GPL-2.0-only
Avi Kivity6aa8b732006-12-10 02:21:36 -08002/*
3 * Kernel-based Virtual Machine driver for Linux
4 *
5 * This module enables machines with Intel VT-x extensions to run virtual
6 * machines without emulation or binary translation.
7 *
8 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02009 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Authors:
12 * Avi Kivity <avi@qumranet.com>
13 * Yaniv Kamay <yaniv@qumranet.com>
Avi Kivity6aa8b732006-12-10 02:21:36 -080014 */
15
Sean Christopherson199b1182018-12-03 13:52:53 -080016#include <linux/frame.h>
17#include <linux/highmem.h>
18#include <linux/hrtimer.h>
19#include <linux/kernel.h>
Avi Kivityedf88412007-12-16 11:02:48 +020020#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080021#include <linux/module.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020022#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070023#include <linux/mod_devicetable.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080024#include <linux/mm.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080025#include <linux/sched.h>
Josh Poimboeufb2849092019-01-30 07:13:58 -060026#include <linux/sched/smt.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040028#include <linux/tboot.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080029#include <linux/trace_events.h>
Avi Kivitye4956062007-06-28 14:15:57 -040030
Sean Christopherson199b1182018-12-03 13:52:53 -080031#include <asm/apic.h>
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +020032#include <asm/asm.h>
Feng Wu28b835d2015-09-18 22:29:54 +080033#include <asm/cpu.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010034#include <asm/debugreg.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080035#include <asm/desc.h>
36#include <asm/fpu/internal.h>
37#include <asm/io.h>
Feng Wuefc64402015-09-18 22:29:51 +080038#include <asm/irq_remapping.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080039#include <asm/kexec.h>
40#include <asm/perf_event.h>
41#include <asm/mce.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070042#include <asm/mmu_context.h>
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010043#include <asm/mshyperv.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080044#include <asm/spec-ctrl.h>
45#include <asm/virtext.h>
46#include <asm/vmx.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080047
Sean Christopherson3077c192018-12-03 13:53:02 -080048#include "capabilities.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080049#include "cpuid.h"
Sean Christopherson4cebd742018-12-03 13:52:58 -080050#include "evmcs.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080051#include "irq.h"
52#include "kvm_cache_regs.h"
53#include "lapic.h"
54#include "mmu.h"
Sean Christopherson55d23752018-12-03 13:53:18 -080055#include "nested.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080056#include "ops.h"
Wei Huang25462f72015-06-19 15:45:05 +020057#include "pmu.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080058#include "trace.h"
Sean Christophersoncb1d4742018-12-03 13:53:04 -080059#include "vmcs.h"
Sean Christopherson609363c2018-12-03 13:53:05 -080060#include "vmcs12.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080061#include "vmx.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080062#include "x86.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030063
Avi Kivity6aa8b732006-12-10 02:21:36 -080064MODULE_AUTHOR("Qumranet");
65MODULE_LICENSE("GPL");
66
Valdis Klētnieks575b2552020-02-27 21:49:52 -050067#ifdef MODULE
Josh Triplette9bda3b2012-03-20 23:33:51 -070068static const struct x86_cpu_id vmx_cpu_id[] = {
69 X86_FEATURE_MATCH(X86_FEATURE_VMX),
70 {}
71};
72MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
Valdis Klētnieks575b2552020-02-27 21:49:52 -050073#endif
Josh Triplette9bda3b2012-03-20 23:33:51 -070074
Sean Christopherson2c4fd912018-12-03 13:53:03 -080075bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020076module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080077
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010078static bool __read_mostly enable_vnmi = 1;
79module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);
80
Sean Christopherson2c4fd912018-12-03 13:53:03 -080081bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020082module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020083
Sean Christopherson2c4fd912018-12-03 13:53:03 -080084bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020085module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080086
Sean Christopherson2c4fd912018-12-03 13:53:03 -080087bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070088module_param_named(unrestricted_guest,
89 enable_unrestricted_guest, bool, S_IRUGO);
90
Sean Christopherson2c4fd912018-12-03 13:53:03 -080091bool __read_mostly enable_ept_ad_bits = 1;
Xudong Hao83c3a332012-05-28 19:33:35 +080092module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
93
Avi Kivitya27685c2012-06-12 20:30:18 +030094static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020095module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030096
Rusty Russell476bc002012-01-13 09:32:18 +103097static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030098module_param(fasteoi, bool, S_IRUGO);
99
Vitaly Kuznetsova4443262020-02-20 18:22:04 +0100100bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +0800101module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +0800102
Nadav Har'El801d3422011-05-25 23:02:23 +0300103/*
104 * If nested=1, nested virtualization is supported, i.e., guests may use
105 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
106 * use VMX instructions.
107 */
Paolo Bonzini1e58e5e2018-10-17 00:55:22 +0200108static bool __read_mostly nested = 1;
Nadav Har'El801d3422011-05-25 23:02:23 +0300109module_param(nested, bool, S_IRUGO);
110
Sean Christopherson2c4fd912018-12-03 13:53:03 -0800111bool __read_mostly enable_pml = 1;
Kai Huang843e4332015-01-28 10:54:28 +0800112module_param_named(pml, enable_pml, bool, S_IRUGO);
113
Paolo Bonzini6f2f8452019-05-20 15:34:35 +0200114static bool __read_mostly dump_invalid_vmcs = 0;
115module_param(dump_invalid_vmcs, bool, 0644);
116
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100117#define MSR_BITMAP_MODE_X2APIC 1
118#define MSR_BITMAP_MODE_X2APIC_APICV 2
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100119
Haozhong Zhang64903d62015-10-20 15:39:09 +0800120#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
121
Yunhong Jiang64672c92016-06-13 14:19:59 -0700122/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
123static int __read_mostly cpu_preemption_timer_multi;
124static bool __read_mostly enable_preemption_timer = 1;
125#ifdef CONFIG_X86_64
126module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
127#endif
128
Sean Christopherson3de63472018-07-13 08:42:30 -0700129#define KVM_VM_CR0_ALWAYS_OFF (X86_CR0_NW | X86_CR0_CD)
Sean Christopherson1706bd02018-03-05 12:04:38 -0800130#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
131#define KVM_VM_CR0_ALWAYS_ON \
132 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | \
133 X86_CR0_WP | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200134#define KVM_CR4_GUEST_OWNED_BITS \
135 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Yu Zhangfd8cb432017-08-24 20:27:56 +0800136 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200137
Sean Christopherson5dc1f042018-03-05 12:04:39 -0800138#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
Avi Kivitycdc0e242009-12-06 17:21:14 +0200139#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
140#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
141
Avi Kivity78ac8b42010-04-08 18:19:35 +0300142#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
143
Chao Pengbf8c55d2018-10-24 16:05:14 +0800144#define MSR_IA32_RTIT_STATUS_MASK (~(RTIT_STATUS_FILTEREN | \
145 RTIT_STATUS_CONTEXTEN | RTIT_STATUS_TRIGGEREN | \
146 RTIT_STATUS_ERROR | RTIT_STATUS_STOPPED | \
147 RTIT_STATUS_BYTECNT))
148
149#define MSR_IA32_RTIT_OUTPUT_BASE_MASK \
150 (~((1UL << cpuid_query_maxphyaddr(vcpu)) - 1) | 0x7f)
151
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800152/*
153 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
154 * ple_gap: upper bound on the amount of time between two successive
155 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500156 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800157 * ple_window: upper bound on the amount of time a guest is allowed to execute
158 * in a PAUSE loop. Tests indicate that most spinlocks are held for
159 * less than 2^12 cycles
160 * Time is measured based on a counter that runs at the same rate as the TSC,
161 * refer SDM volume 3b section 21.6.13 & 22.1.3.
162 */
Babu Mogerc8e88712018-03-16 16:37:24 -0400163static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
Luiz Capitulinoa87c99e2018-11-23 12:02:14 -0500164module_param(ple_gap, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200165
Babu Moger7fbc85a2018-03-16 16:37:22 -0400166static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
167module_param(ple_window, uint, 0444);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800168
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200169/* Default doubles per-vcpu window every exit. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400170static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400171module_param(ple_window_grow, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200172
173/* Default resets per-vcpu window every exit to ple_window. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400174static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400175module_param(ple_window_shrink, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200176
177/* Default is to compute the maximum so we can never overflow. */
Babu Moger7fbc85a2018-03-16 16:37:22 -0400178static unsigned int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
179module_param(ple_window_max, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200180
Chao Pengf99e3da2018-10-24 16:05:10 +0800181/* Default is SYSTEM mode, 1 for host-guest mode */
182int __read_mostly pt_mode = PT_MODE_SYSTEM;
183module_param(pt_mode, int, S_IRUGO);
184
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200185static DEFINE_STATIC_KEY_FALSE(vmx_l1d_should_flush);
Nicolai Stange427362a2018-07-21 22:25:00 +0200186static DEFINE_STATIC_KEY_FALSE(vmx_l1d_flush_cond);
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200187static DEFINE_MUTEX(vmx_l1d_flush_mutex);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200188
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200189/* Storage for pre module init parameter parsing */
190static enum vmx_l1d_flush_state __read_mostly vmentry_l1d_flush_param = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200191
192static const struct {
193 const char *option;
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200194 bool for_parse;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200195} vmentry_l1d_param[] = {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200196 [VMENTER_L1D_FLUSH_AUTO] = {"auto", true},
197 [VMENTER_L1D_FLUSH_NEVER] = {"never", true},
198 [VMENTER_L1D_FLUSH_COND] = {"cond", true},
199 [VMENTER_L1D_FLUSH_ALWAYS] = {"always", true},
200 [VMENTER_L1D_FLUSH_EPT_DISABLED] = {"EPT disabled", false},
201 [VMENTER_L1D_FLUSH_NOT_REQUIRED] = {"not required", false},
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200202};
203
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200204#define L1D_CACHE_ORDER 4
205static void *vmx_l1d_flush_pages;
206
207static int vmx_setup_l1d_flush(enum vmx_l1d_flush_state l1tf)
208{
209 struct page *page;
Nicolai Stange288d1522018-07-18 19:07:38 +0200210 unsigned int i;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200211
Waiman Long19a36d32019-08-26 15:30:23 -0400212 if (!boot_cpu_has_bug(X86_BUG_L1TF)) {
213 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
214 return 0;
215 }
216
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200217 if (!enable_ept) {
218 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_EPT_DISABLED;
219 return 0;
220 }
221
Yi Wangd806afa2018-08-16 13:42:39 +0800222 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES)) {
223 u64 msr;
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200224
Yi Wangd806afa2018-08-16 13:42:39 +0800225 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, msr);
226 if (msr & ARCH_CAP_SKIP_VMENTRY_L1DFLUSH) {
227 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
228 return 0;
229 }
230 }
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200231
Jiri Kosinad90a7a02018-07-13 16:23:25 +0200232 /* If set to auto use the default l1tf mitigation method */
233 if (l1tf == VMENTER_L1D_FLUSH_AUTO) {
234 switch (l1tf_mitigation) {
235 case L1TF_MITIGATION_OFF:
236 l1tf = VMENTER_L1D_FLUSH_NEVER;
237 break;
238 case L1TF_MITIGATION_FLUSH_NOWARN:
239 case L1TF_MITIGATION_FLUSH:
240 case L1TF_MITIGATION_FLUSH_NOSMT:
241 l1tf = VMENTER_L1D_FLUSH_COND;
242 break;
243 case L1TF_MITIGATION_FULL:
244 case L1TF_MITIGATION_FULL_FORCE:
245 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
246 break;
247 }
248 } else if (l1tf_mitigation == L1TF_MITIGATION_FULL_FORCE) {
249 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
250 }
251
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200252 if (l1tf != VMENTER_L1D_FLUSH_NEVER && !vmx_l1d_flush_pages &&
253 !boot_cpu_has(X86_FEATURE_FLUSH_L1D)) {
Ben Gardon41836832019-02-11 11:02:52 -0800254 /*
255 * This allocation for vmx_l1d_flush_pages is not tied to a VM
256 * lifetime and so should not be charged to a memcg.
257 */
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200258 page = alloc_pages(GFP_KERNEL, L1D_CACHE_ORDER);
259 if (!page)
260 return -ENOMEM;
261 vmx_l1d_flush_pages = page_address(page);
Nicolai Stange288d1522018-07-18 19:07:38 +0200262
263 /*
264 * Initialize each page with a different pattern in
265 * order to protect against KSM in the nested
266 * virtualization case.
267 */
268 for (i = 0; i < 1u << L1D_CACHE_ORDER; ++i) {
269 memset(vmx_l1d_flush_pages + i * PAGE_SIZE, i + 1,
270 PAGE_SIZE);
271 }
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200272 }
273
274 l1tf_vmx_mitigation = l1tf;
275
Thomas Gleixner895ae472018-07-13 16:23:22 +0200276 if (l1tf != VMENTER_L1D_FLUSH_NEVER)
277 static_branch_enable(&vmx_l1d_should_flush);
278 else
279 static_branch_disable(&vmx_l1d_should_flush);
Thomas Gleixner4c6523e2018-07-13 16:23:20 +0200280
Nicolai Stange427362a2018-07-21 22:25:00 +0200281 if (l1tf == VMENTER_L1D_FLUSH_COND)
282 static_branch_enable(&vmx_l1d_flush_cond);
Thomas Gleixner895ae472018-07-13 16:23:22 +0200283 else
Nicolai Stange427362a2018-07-21 22:25:00 +0200284 static_branch_disable(&vmx_l1d_flush_cond);
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200285 return 0;
286}
287
288static int vmentry_l1d_flush_parse(const char *s)
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200289{
290 unsigned int i;
291
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200292 if (s) {
293 for (i = 0; i < ARRAY_SIZE(vmentry_l1d_param); i++) {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200294 if (vmentry_l1d_param[i].for_parse &&
295 sysfs_streq(s, vmentry_l1d_param[i].option))
296 return i;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200297 }
298 }
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200299 return -EINVAL;
300}
301
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200302static int vmentry_l1d_flush_set(const char *s, const struct kernel_param *kp)
303{
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200304 int l1tf, ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200305
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200306 l1tf = vmentry_l1d_flush_parse(s);
307 if (l1tf < 0)
308 return l1tf;
309
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200310 if (!boot_cpu_has(X86_BUG_L1TF))
311 return 0;
312
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200313 /*
314 * Has vmx_init() run already? If not then this is the pre init
315 * parameter parsing. In that case just store the value and let
316 * vmx_init() do the proper setup after enable_ept has been
317 * established.
318 */
319 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_AUTO) {
320 vmentry_l1d_flush_param = l1tf;
321 return 0;
322 }
323
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200324 mutex_lock(&vmx_l1d_flush_mutex);
325 ret = vmx_setup_l1d_flush(l1tf);
326 mutex_unlock(&vmx_l1d_flush_mutex);
327 return ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200328}
329
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200330static int vmentry_l1d_flush_get(char *s, const struct kernel_param *kp)
331{
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200332 if (WARN_ON_ONCE(l1tf_vmx_mitigation >= ARRAY_SIZE(vmentry_l1d_param)))
333 return sprintf(s, "???\n");
334
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200335 return sprintf(s, "%s\n", vmentry_l1d_param[l1tf_vmx_mitigation].option);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200336}
337
338static const struct kernel_param_ops vmentry_l1d_flush_ops = {
339 .set = vmentry_l1d_flush_set,
340 .get = vmentry_l1d_flush_get,
341};
Thomas Gleixner895ae472018-07-13 16:23:22 +0200342module_param_cb(vmentry_l1d_flush, &vmentry_l1d_flush_ops, NULL, 0644);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200343
Gleb Natapovd99e4152012-12-20 16:57:45 +0200344static bool guest_state_valid(struct kvm_vcpu *vcpu);
345static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yi Wang1e4329ee2018-11-08 11:22:21 +0800346static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Ashok Raj15d45072018-02-01 22:59:43 +0100347 u32 msr, int type);
Avi Kivity75880a02007-06-20 11:20:04 +0300348
Sean Christopherson453eafb2018-12-20 12:25:17 -0800349void vmx_vmexit(void);
350
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700351#define vmx_insn_failed(fmt...) \
352do { \
353 WARN_ONCE(1, fmt); \
354 pr_warn_ratelimited(fmt); \
355} while (0)
356
Sean Christopherson6e202092019-07-19 13:41:08 -0700357asmlinkage void vmread_error(unsigned long field, bool fault)
358{
359 if (fault)
360 kvm_spurious_fault();
361 else
362 vmx_insn_failed("kvm: vmread failed: field=%lx\n", field);
363}
364
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700365noinline void vmwrite_error(unsigned long field, unsigned long value)
366{
367 vmx_insn_failed("kvm: vmwrite failed: field=%lx val=%lx err=%d\n",
368 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
369}
370
371noinline void vmclear_error(struct vmcs *vmcs, u64 phys_addr)
372{
373 vmx_insn_failed("kvm: vmclear failed: %p/%llx\n", vmcs, phys_addr);
374}
375
376noinline void vmptrld_error(struct vmcs *vmcs, u64 phys_addr)
377{
378 vmx_insn_failed("kvm: vmptrld failed: %p/%llx\n", vmcs, phys_addr);
379}
380
381noinline void invvpid_error(unsigned long ext, u16 vpid, gva_t gva)
382{
383 vmx_insn_failed("kvm: invvpid failed: ext=0x%lx vpid=%u gva=0x%lx\n",
384 ext, vpid, gva);
385}
386
387noinline void invept_error(unsigned long ext, u64 eptp, gpa_t gpa)
388{
389 vmx_insn_failed("kvm: invept failed: ext=0x%lx eptp=%llx gpa=0x%llx\n",
390 ext, eptp, gpa);
391}
392
Avi Kivity6aa8b732006-12-10 02:21:36 -0800393static DEFINE_PER_CPU(struct vmcs *, vmxarea);
Sean Christopherson75edce82018-12-03 13:53:06 -0800394DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300395/*
396 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
397 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
398 */
399static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800400
Feng Wubf9f6ac2015-09-18 22:29:55 +0800401/*
402 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
403 * can find which vCPU should be waken up.
404 */
405static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
406static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
407
Sheng Yang2384d2b2008-01-17 15:14:33 +0800408static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
409static DEFINE_SPINLOCK(vmx_vpid_lock);
410
Sean Christopherson3077c192018-12-03 13:53:02 -0800411struct vmcs_config vmcs_config;
412struct vmx_capability vmx_capability;
Sheng Yangd56f5462008-04-25 10:13:16 +0800413
Avi Kivity6aa8b732006-12-10 02:21:36 -0800414#define VMX_SEGMENT_FIELD(seg) \
415 [VCPU_SREG_##seg] = { \
416 .selector = GUEST_##seg##_SELECTOR, \
417 .base = GUEST_##seg##_BASE, \
418 .limit = GUEST_##seg##_LIMIT, \
419 .ar_bytes = GUEST_##seg##_AR_BYTES, \
420 }
421
Mathias Krause772e0312012-08-30 01:30:19 +0200422static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800423 unsigned selector;
424 unsigned base;
425 unsigned limit;
426 unsigned ar_bytes;
427} kvm_vmx_segment_fields[] = {
428 VMX_SEGMENT_FIELD(CS),
429 VMX_SEGMENT_FIELD(DS),
430 VMX_SEGMENT_FIELD(ES),
431 VMX_SEGMENT_FIELD(FS),
432 VMX_SEGMENT_FIELD(GS),
433 VMX_SEGMENT_FIELD(SS),
434 VMX_SEGMENT_FIELD(TR),
435 VMX_SEGMENT_FIELD(LDTR),
436};
437
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800438u64 host_efer;
Sean Christopherson23420802019-04-19 22:50:57 -0700439static unsigned long host_idt_base;
Avi Kivity26bb0982009-09-07 11:14:12 +0300440
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300441/*
Jim Mattson898a8112018-12-05 15:28:59 -0800442 * Though SYSCALL is only supported in 64-bit mode on Intel CPUs, kvm
443 * will emulate SYSCALL in legacy mode if the vendor string in guest
444 * CPUID.0:{EBX,ECX,EDX} is "AuthenticAMD" or "AMDisbetter!" To
445 * support this emulation, IA32_STAR must always be included in
446 * vmx_msr_index[], even in i386 builds.
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300447 */
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800448const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800449#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300450 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800451#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400452 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Paolo Bonzinic11f83e2019-11-18 12:23:00 -0500453 MSR_IA32_TSX_CTRL,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800454};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800455
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100456#if IS_ENABLED(CONFIG_HYPERV)
457static bool __read_mostly enlightened_vmcs = true;
458module_param(enlightened_vmcs, bool, 0444);
459
Tianyu Lan877ad952018-07-19 08:40:23 +0000460/* check_ept_pointer() should be under protection of ept_pointer_lock. */
461static void check_ept_pointer_match(struct kvm *kvm)
462{
463 struct kvm_vcpu *vcpu;
464 u64 tmp_eptp = INVALID_PAGE;
465 int i;
466
467 kvm_for_each_vcpu(i, vcpu, kvm) {
468 if (!VALID_PAGE(tmp_eptp)) {
469 tmp_eptp = to_vmx(vcpu)->ept_pointer;
470 } else if (tmp_eptp != to_vmx(vcpu)->ept_pointer) {
471 to_kvm_vmx(kvm)->ept_pointers_match
472 = EPT_POINTERS_MISMATCH;
473 return;
474 }
475 }
476
477 to_kvm_vmx(kvm)->ept_pointers_match = EPT_POINTERS_MATCH;
478}
479
Yi Wang8997f652019-01-21 15:27:05 +0800480static int kvm_fill_hv_flush_list_func(struct hv_guest_mapping_flush_list *flush,
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800481 void *data)
482{
483 struct kvm_tlb_range *range = data;
484
485 return hyperv_fill_flush_guest_mapping_list(flush, range->start_gfn,
486 range->pages);
487}
488
489static inline int __hv_remote_flush_tlb_with_range(struct kvm *kvm,
490 struct kvm_vcpu *vcpu, struct kvm_tlb_range *range)
491{
492 u64 ept_pointer = to_vmx(vcpu)->ept_pointer;
493
494 /*
495 * FLUSH_GUEST_PHYSICAL_ADDRESS_SPACE hypercall needs address
496 * of the base of EPT PML4 table, strip off EPT configuration
497 * information.
498 */
499 if (range)
500 return hyperv_flush_guest_mapping_range(ept_pointer & PAGE_MASK,
501 kvm_fill_hv_flush_list_func, (void *)range);
502 else
503 return hyperv_flush_guest_mapping(ept_pointer & PAGE_MASK);
504}
505
506static int hv_remote_flush_tlb_with_range(struct kvm *kvm,
507 struct kvm_tlb_range *range)
Tianyu Lan877ad952018-07-19 08:40:23 +0000508{
Lan Tianyua5c214d2018-10-13 22:54:05 +0800509 struct kvm_vcpu *vcpu;
Lan Tianyub7c1c222019-01-04 15:20:44 +0800510 int ret = 0, i;
Tianyu Lan877ad952018-07-19 08:40:23 +0000511
512 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
513
514 if (to_kvm_vmx(kvm)->ept_pointers_match == EPT_POINTERS_CHECK)
515 check_ept_pointer_match(kvm);
516
517 if (to_kvm_vmx(kvm)->ept_pointers_match != EPT_POINTERS_MATCH) {
Lan Tianyu53963a72018-12-06 15:34:36 +0800518 kvm_for_each_vcpu(i, vcpu, kvm) {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800519 /* If ept_pointer is invalid pointer, bypass flush request. */
520 if (VALID_PAGE(to_vmx(vcpu)->ept_pointer))
521 ret |= __hv_remote_flush_tlb_with_range(
522 kvm, vcpu, range);
Lan Tianyu53963a72018-12-06 15:34:36 +0800523 }
Lan Tianyua5c214d2018-10-13 22:54:05 +0800524 } else {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800525 ret = __hv_remote_flush_tlb_with_range(kvm,
526 kvm_get_vcpu(kvm, 0), range);
Tianyu Lan877ad952018-07-19 08:40:23 +0000527 }
Tianyu Lan877ad952018-07-19 08:40:23 +0000528
Tianyu Lan877ad952018-07-19 08:40:23 +0000529 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
530 return ret;
531}
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800532static int hv_remote_flush_tlb(struct kvm *kvm)
533{
534 return hv_remote_flush_tlb_with_range(kvm, NULL);
535}
536
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800537static int hv_enable_direct_tlbflush(struct kvm_vcpu *vcpu)
538{
539 struct hv_enlightened_vmcs *evmcs;
540 struct hv_partition_assist_pg **p_hv_pa_pg =
541 &vcpu->kvm->arch.hyperv.hv_pa_pg;
542 /*
543 * Synthetic VM-Exit is not enabled in current code and so All
544 * evmcs in singe VM shares same assist page.
545 */
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200546 if (!*p_hv_pa_pg)
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800547 *p_hv_pa_pg = kzalloc(PAGE_SIZE, GFP_KERNEL);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200548
549 if (!*p_hv_pa_pg)
550 return -ENOMEM;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800551
552 evmcs = (struct hv_enlightened_vmcs *)to_vmx(vcpu)->loaded_vmcs->vmcs;
553
554 evmcs->partition_assist_page =
555 __pa(*p_hv_pa_pg);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200556 evmcs->hv_vm_id = (unsigned long)vcpu->kvm;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800557 evmcs->hv_enlightenments_control.nested_flush_hypercall = 1;
558
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800559 return 0;
560}
561
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100562#endif /* IS_ENABLED(CONFIG_HYPERV) */
563
Yunhong Jiang64672c92016-06-13 14:19:59 -0700564/*
565 * Comment's format: document - errata name - stepping - processor name.
566 * Refer from
567 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
568 */
569static u32 vmx_preemption_cpu_tfms[] = {
570/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
5710x000206E6,
572/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
573/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
574/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
5750x00020652,
576/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
5770x00020655,
578/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
579/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
580/*
581 * 320767.pdf - AAP86 - B1 -
582 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
583 */
5840x000106E5,
585/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
5860x000106A0,
587/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
5880x000106A1,
589/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
5900x000106A4,
591 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
592 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
593 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
5940x000106A5,
Wei Huang3d82c562018-12-03 14:13:32 -0600595 /* Xeon E3-1220 V2 */
5960x000306A8,
Yunhong Jiang64672c92016-06-13 14:19:59 -0700597};
598
599static inline bool cpu_has_broken_vmx_preemption_timer(void)
600{
601 u32 eax = cpuid_eax(0x00000001), i;
602
603 /* Clear the reserved bits */
604 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +0000605 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -0700606 if (eax == vmx_preemption_cpu_tfms[i])
607 return true;
608
609 return false;
610}
611
Paolo Bonzini35754c92015-07-29 12:05:37 +0200612static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800613{
Paolo Bonzini35754c92015-07-29 12:05:37 +0200614 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800615}
616
Sheng Yang04547152009-04-01 15:52:31 +0800617static inline bool report_flexpriority(void)
618{
619 return flexpriority_enabled;
620}
621
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800622static inline int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -0800623{
624 int i;
625
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400626 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +0300627 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300628 return i;
629 return -1;
630}
631
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800632struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300633{
634 int i;
635
Rusty Russell8b9cf982007-07-30 16:31:43 +1000636 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300637 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400638 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000639 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800640}
641
Paolo Bonzinib07a5c52019-11-18 12:23:01 -0500642static int vmx_set_guest_msr(struct vcpu_vmx *vmx, struct shared_msr_entry *msr, u64 data)
643{
644 int ret = 0;
645
646 u64 old_msr_data = msr->data;
647 msr->data = data;
648 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
649 preempt_disable();
650 ret = kvm_set_shared_msr(msr->index, msr->data,
651 msr->mask);
652 preempt_enable();
653 if (ret)
654 msr->data = old_msr_data;
655 }
656 return ret;
657}
658
Sean Christopherson7c97fcb2018-12-03 13:53:17 -0800659void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
660{
661 vmcs_clear(loaded_vmcs->vmcs);
662 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
663 vmcs_clear(loaded_vmcs->shadow_vmcs);
664 loaded_vmcs->cpu = -1;
665 loaded_vmcs->launched = 0;
666}
667
Dave Young2965faa2015-09-09 15:38:55 -0700668#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800669/*
670 * This bitmap is used to indicate whether the vmclear
671 * operation is enabled on all cpus. All disabled by
672 * default.
673 */
674static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
675
676static inline void crash_enable_local_vmclear(int cpu)
677{
678 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
679}
680
681static inline void crash_disable_local_vmclear(int cpu)
682{
683 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
684}
685
686static inline int crash_local_vmclear_enabled(int cpu)
687{
688 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
689}
690
691static void crash_vmclear_local_loaded_vmcss(void)
692{
693 int cpu = raw_smp_processor_id();
694 struct loaded_vmcs *v;
695
696 if (!crash_local_vmclear_enabled(cpu))
697 return;
698
699 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
700 loaded_vmcss_on_cpu_link)
701 vmcs_clear(v->vmcs);
702}
703#else
704static inline void crash_enable_local_vmclear(int cpu) { }
705static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -0700706#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800707
Nadav Har'Eld462b812011-05-24 15:26:10 +0300708static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800709{
Nadav Har'Eld462b812011-05-24 15:26:10 +0300710 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -0800711 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -0800712
Nadav Har'Eld462b812011-05-24 15:26:10 +0300713 if (loaded_vmcs->cpu != cpu)
714 return; /* vcpu migration can race with cpu offline */
715 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800716 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800717 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300718 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800719
720 /*
721 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
722 * is before setting loaded_vmcs->vcpu to -1 which is done in
723 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
724 * then adds the vmcs into percpu list before it is deleted.
725 */
726 smp_wmb();
727
Nadav Har'Eld462b812011-05-24 15:26:10 +0300728 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800729 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800730}
731
Sean Christopherson89b0c9f2018-12-03 13:53:07 -0800732void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800733{
Xiao Guangronge6c7d322012-11-28 20:53:15 +0800734 int cpu = loaded_vmcs->cpu;
735
736 if (cpu != -1)
737 smp_call_function_single(cpu,
738 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800739}
740
Avi Kivity2fb92db2011-04-27 19:42:18 +0300741static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
742 unsigned field)
743{
744 bool ret;
745 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
746
Sean Christophersoncb3c1e22019-09-27 14:45:22 -0700747 if (!kvm_register_is_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS)) {
748 kvm_register_mark_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS);
Avi Kivity2fb92db2011-04-27 19:42:18 +0300749 vmx->segment_cache.bitmask = 0;
750 }
751 ret = vmx->segment_cache.bitmask & mask;
752 vmx->segment_cache.bitmask |= mask;
753 return ret;
754}
755
756static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
757{
758 u16 *p = &vmx->segment_cache.seg[seg].selector;
759
760 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
761 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
762 return *p;
763}
764
765static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
766{
767 ulong *p = &vmx->segment_cache.seg[seg].base;
768
769 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
770 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
771 return *p;
772}
773
774static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
775{
776 u32 *p = &vmx->segment_cache.seg[seg].limit;
777
778 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
779 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
780 return *p;
781}
782
783static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
784{
785 u32 *p = &vmx->segment_cache.seg[seg].ar;
786
787 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
788 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
789 return *p;
790}
791
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800792void update_exception_bitmap(struct kvm_vcpu *vcpu)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300793{
794 u32 eb;
795
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100796 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -0800797 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Liran Alon9e869482018-03-12 13:12:51 +0200798 /*
799 * Guest access to VMware backdoor ports could legitimately
800 * trigger #GP because of TSS I/O permission bitmap.
801 * We intercept those #GP and allow access to them anyway
802 * as VMware does.
803 */
804 if (enable_vmware_backdoor)
805 eb |= (1u << GP_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100806 if ((vcpu->guest_debug &
807 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
808 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
809 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300810 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300811 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +0200812 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +0800813 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Nadav Har'El36cf24e2011-05-25 23:15:08 +0300814
815 /* When we are running a nested L2 guest and L1 specified for it a
816 * certain exception bitmap, we must trap the same exceptions and pass
817 * them to L1. When running L2, we will only handle the exceptions
818 * specified above if L1 did not want them.
819 */
820 if (is_guest_mode(vcpu))
821 eb |= get_vmcs12(vcpu)->exception_bitmap;
822
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300823 vmcs_write32(EXCEPTION_BITMAP, eb);
824}
825
Ashok Raj15d45072018-02-01 22:59:43 +0100826/*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100827 * Check if MSR is intercepted for currently loaded MSR bitmap.
828 */
829static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
830{
831 unsigned long *msr_bitmap;
832 int f = sizeof(unsigned long);
833
834 if (!cpu_has_vmx_msr_bitmap())
835 return true;
836
837 msr_bitmap = to_vmx(vcpu)->loaded_vmcs->msr_bitmap;
838
839 if (msr <= 0x1fff) {
840 return !!test_bit(msr, msr_bitmap + 0x800 / f);
841 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
842 msr &= 0x1fff;
843 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
844 }
845
846 return true;
847}
848
Gleb Natapov2961e8762013-11-25 15:37:13 +0200849static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
850 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200851{
Gleb Natapov2961e8762013-11-25 15:37:13 +0200852 vm_entry_controls_clearbit(vmx, entry);
853 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200854}
855
Aaron Lewis662f1d12019-11-07 21:14:39 -0800856int vmx_find_msr_index(struct vmx_msrs *m, u32 msr)
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400857{
858 unsigned int i;
859
860 for (i = 0; i < m->nr; ++i) {
861 if (m->val[i].index == msr)
862 return i;
863 }
864 return -ENOENT;
865}
866
Avi Kivity61d2ef22010-04-28 16:40:38 +0300867static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
868{
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400869 int i;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300870 struct msr_autoload *m = &vmx->msr_autoload;
871
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200872 switch (msr) {
873 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800874 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200875 clear_atomic_switch_msr_special(vmx,
876 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200877 VM_EXIT_LOAD_IA32_EFER);
878 return;
879 }
880 break;
881 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800882 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200883 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200884 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
885 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
886 return;
887 }
888 break;
Avi Kivity110312c2010-12-21 12:54:20 +0200889 }
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800890 i = vmx_find_msr_index(&m->guest, msr);
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400891 if (i < 0)
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400892 goto skip_guest;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400893 --m->guest.nr;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400894 m->guest.val[i] = m->guest.val[m->guest.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400895 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Avi Kivity110312c2010-12-21 12:54:20 +0200896
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400897skip_guest:
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800898 i = vmx_find_msr_index(&m->host, msr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400899 if (i < 0)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300900 return;
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400901
902 --m->host.nr;
903 m->host.val[i] = m->host.val[m->host.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400904 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300905}
906
Gleb Natapov2961e8762013-11-25 15:37:13 +0200907static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
908 unsigned long entry, unsigned long exit,
909 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
910 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200911{
912 vmcs_write64(guest_val_vmcs, guest_val);
Sean Christopherson5a5e8a12018-09-26 09:23:56 -0700913 if (host_val_vmcs != HOST_IA32_EFER)
914 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +0200915 vm_entry_controls_setbit(vmx, entry);
916 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200917}
918
Avi Kivity61d2ef22010-04-28 16:40:38 +0300919static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400920 u64 guest_val, u64 host_val, bool entry_only)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300921{
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400922 int i, j = 0;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300923 struct msr_autoload *m = &vmx->msr_autoload;
924
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200925 switch (msr) {
926 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800927 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200928 add_atomic_switch_msr_special(vmx,
929 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200930 VM_EXIT_LOAD_IA32_EFER,
931 GUEST_IA32_EFER,
932 HOST_IA32_EFER,
933 guest_val, host_val);
934 return;
935 }
936 break;
937 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800938 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200939 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200940 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
941 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
942 GUEST_IA32_PERF_GLOBAL_CTRL,
943 HOST_IA32_PERF_GLOBAL_CTRL,
944 guest_val, host_val);
945 return;
946 }
947 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +0100948 case MSR_IA32_PEBS_ENABLE:
949 /* PEBS needs a quiescent period after being disabled (to write
950 * a record). Disabling PEBS through VMX MSR swapping doesn't
951 * provide that period, so a CPU could write host's record into
952 * guest's memory.
953 */
954 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +0200955 }
956
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800957 i = vmx_find_msr_index(&m->guest, msr);
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400958 if (!entry_only)
Aaron Lewisef0fbca2019-11-07 21:14:38 -0800959 j = vmx_find_msr_index(&m->host, msr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300960
Aaron Lewis7cfe0522019-11-07 21:14:37 -0800961 if ((i < 0 && m->guest.nr == NR_LOADSTORE_MSRS) ||
962 (j < 0 && m->host.nr == NR_LOADSTORE_MSRS)) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +0200963 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +0200964 "Can't add msr %x\n", msr);
965 return;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300966 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400967 if (i < 0) {
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400968 i = m->guest.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400969 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400970 }
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400971 m->guest.val[i].index = msr;
972 m->guest.val[i].value = guest_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300973
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400974 if (entry_only)
975 return;
976
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400977 if (j < 0) {
978 j = m->host.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400979 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300980 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400981 m->host.val[j].index = msr;
982 m->host.val[j].value = host_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300983}
984
Avi Kivity92c0d902009-10-29 11:00:16 +0200985static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +0300986{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100987 u64 guest_efer = vmx->vcpu.arch.efer;
988 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +0300989
Paolo Bonzini9167ab72019-10-27 16:23:23 +0100990 /* Shadow paging assumes NX to be available. */
991 if (!enable_ept)
992 guest_efer |= EFER_NX;
Roel Kluin3a34a882009-08-04 02:08:45 -0700993
Avi Kivity51c6cf62007-08-29 03:48:05 +0300994 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100995 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +0300996 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100997 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +0300998#ifdef CONFIG_X86_64
999 ignore_bits |= EFER_LMA | EFER_LME;
1000 /* SCE is meaningful only in long mode on Intel */
1001 if (guest_efer & EFER_LMA)
1002 ignore_bits &= ~(u64)EFER_SCE;
1003#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03001004
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08001005 /*
1006 * On EPT, we can't emulate NX, so we must switch EFER atomically.
1007 * On CPUs that support "load IA32_EFER", always switch EFER
1008 * atomically, since it's faster than switching it manually.
1009 */
Sean Christophersonc73da3f2018-12-03 13:53:00 -08001010 if (cpu_has_load_ia32_efer() ||
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08001011 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03001012 if (!(guest_efer & EFER_LMA))
1013 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08001014 if (guest_efer != host_efer)
1015 add_atomic_switch_msr(vmx, MSR_EFER,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04001016 guest_efer, host_efer, false);
Sean Christopherson02343cf2018-09-26 09:23:43 -07001017 else
1018 clear_atomic_switch_msr(vmx, MSR_EFER);
Avi Kivity84ad33e2010-04-28 16:42:29 +03001019 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001020 } else {
Sean Christopherson02343cf2018-09-26 09:23:43 -07001021 clear_atomic_switch_msr(vmx, MSR_EFER);
1022
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001023 guest_efer &= ~ignore_bits;
1024 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001025
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001026 vmx->guest_msrs[efer_offset].data = guest_efer;
1027 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
1028
1029 return true;
1030 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03001031}
1032
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001033#ifdef CONFIG_X86_32
1034/*
1035 * On 32-bit kernels, VM exits still load the FS and GS bases from the
1036 * VMCS rather than the segment table. KVM uses this helper to figure
1037 * out the current bases to poke them into the VMCS before entry.
1038 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001039static unsigned long segment_base(u16 selector)
1040{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001041 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001042 unsigned long v;
1043
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001044 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001045 return 0;
1046
Thomas Garnier45fc8752017-03-14 10:05:08 -07001047 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001048
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001049 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001050 u16 ldt_selector = kvm_read_ldt();
1051
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001052 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001053 return 0;
1054
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001055 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001056 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001057 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001058 return v;
1059}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001060#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001061
Sean Christophersone348ac72019-12-10 15:24:33 -08001062static inline bool pt_can_write_msr(struct vcpu_vmx *vmx)
1063{
1064 return (pt_mode == PT_MODE_HOST_GUEST) &&
1065 !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
1066}
1067
Chao Peng2ef444f2018-10-24 16:05:12 +08001068static inline void pt_load_msr(struct pt_ctx *ctx, u32 addr_range)
1069{
1070 u32 i;
1071
1072 wrmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1073 wrmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1074 wrmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1075 wrmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1076 for (i = 0; i < addr_range; i++) {
1077 wrmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1078 wrmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1079 }
1080}
1081
1082static inline void pt_save_msr(struct pt_ctx *ctx, u32 addr_range)
1083{
1084 u32 i;
1085
1086 rdmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1087 rdmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1088 rdmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1089 rdmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1090 for (i = 0; i < addr_range; i++) {
1091 rdmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1092 rdmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1093 }
1094}
1095
1096static void pt_guest_enter(struct vcpu_vmx *vmx)
1097{
1098 if (pt_mode == PT_MODE_SYSTEM)
1099 return;
1100
Chao Peng2ef444f2018-10-24 16:05:12 +08001101 /*
Chao Pengb08c2892018-10-24 16:05:15 +08001102 * GUEST_IA32_RTIT_CTL is already set in the VMCS.
1103 * Save host state before VM entry.
Chao Peng2ef444f2018-10-24 16:05:12 +08001104 */
Chao Pengb08c2892018-10-24 16:05:15 +08001105 rdmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
Chao Peng2ef444f2018-10-24 16:05:12 +08001106 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1107 wrmsrl(MSR_IA32_RTIT_CTL, 0);
1108 pt_save_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1109 pt_load_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1110 }
1111}
1112
1113static void pt_guest_exit(struct vcpu_vmx *vmx)
1114{
1115 if (pt_mode == PT_MODE_SYSTEM)
1116 return;
1117
1118 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1119 pt_save_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1120 pt_load_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1121 }
1122
1123 /* Reload host state (IA32_RTIT_CTL will be cleared on VM exit). */
1124 wrmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
1125}
1126
Sean Christopherson13b964a2019-05-07 09:06:31 -07001127void vmx_set_host_fs_gs(struct vmcs_host_state *host, u16 fs_sel, u16 gs_sel,
1128 unsigned long fs_base, unsigned long gs_base)
1129{
1130 if (unlikely(fs_sel != host->fs_sel)) {
1131 if (!(fs_sel & 7))
1132 vmcs_write16(HOST_FS_SELECTOR, fs_sel);
1133 else
1134 vmcs_write16(HOST_FS_SELECTOR, 0);
1135 host->fs_sel = fs_sel;
1136 }
1137 if (unlikely(gs_sel != host->gs_sel)) {
1138 if (!(gs_sel & 7))
1139 vmcs_write16(HOST_GS_SELECTOR, gs_sel);
1140 else
1141 vmcs_write16(HOST_GS_SELECTOR, 0);
1142 host->gs_sel = gs_sel;
1143 }
1144 if (unlikely(fs_base != host->fs_base)) {
1145 vmcs_writel(HOST_FS_BASE, fs_base);
1146 host->fs_base = fs_base;
1147 }
1148 if (unlikely(gs_base != host->gs_base)) {
1149 vmcs_writel(HOST_GS_BASE, gs_base);
1150 host->gs_base = gs_base;
1151 }
1152}
1153
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001154void vmx_prepare_switch_to_guest(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001155{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001156 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersond7ee0392018-07-23 12:32:47 -07001157 struct vmcs_host_state *host_state;
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001158#ifdef CONFIG_X86_64
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01001159 int cpu = raw_smp_processor_id();
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001160#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001161 unsigned long fs_base, gs_base;
1162 u16 fs_sel, gs_sel;
Avi Kivity26bb0982009-09-07 11:14:12 +03001163 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001164
Sean Christophersond264ee02018-08-27 15:21:12 -07001165 vmx->req_immediate_exit = false;
1166
Liran Alonf48b4712018-11-20 18:03:25 +02001167 /*
1168 * Note that guest MSRs to be saved/restored can also be changed
1169 * when guest state is loaded. This happens when guest transitions
1170 * to/from long-mode by setting MSR_EFER.LMA.
1171 */
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001172 if (!vmx->guest_msrs_ready) {
1173 vmx->guest_msrs_ready = true;
Liran Alonf48b4712018-11-20 18:03:25 +02001174 for (i = 0; i < vmx->save_nmsrs; ++i)
1175 kvm_set_shared_msr(vmx->guest_msrs[i].index,
1176 vmx->guest_msrs[i].data,
1177 vmx->guest_msrs[i].mask);
1178
1179 }
wanpeng lic9dfd3f2020-02-17 18:37:43 +08001180
1181 if (vmx->nested.need_vmcs12_to_shadow_sync)
1182 nested_sync_vmcs12_to_shadow(vcpu);
1183
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001184 if (vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001185 return;
1186
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001187 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001188
Avi Kivity33ed6322007-05-02 16:54:03 +03001189 /*
1190 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1191 * allow segment selectors with cpl > 0 or ti == 1.
1192 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07001193 host_state->ldt_sel = kvm_read_ldt();
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01001194
1195#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001196 savesegment(ds, host_state->ds_sel);
1197 savesegment(es, host_state->es_sel);
Sean Christophersone368b872018-07-23 12:32:41 -07001198
1199 gs_base = cpu_kernelmode_gs_base(cpu);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001200 if (likely(is_64bit_mm(current->mm))) {
1201 save_fsgs_for_kvm();
Sean Christophersone368b872018-07-23 12:32:41 -07001202 fs_sel = current->thread.fsindex;
1203 gs_sel = current->thread.gsindex;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001204 fs_base = current->thread.fsbase;
Sean Christophersone368b872018-07-23 12:32:41 -07001205 vmx->msr_host_kernel_gs_base = current->thread.gsbase;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001206 } else {
Sean Christophersone368b872018-07-23 12:32:41 -07001207 savesegment(fs, fs_sel);
1208 savesegment(gs, gs_sel);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001209 fs_base = read_msr(MSR_FS_BASE);
Sean Christophersone368b872018-07-23 12:32:41 -07001210 vmx->msr_host_kernel_gs_base = read_msr(MSR_KERNEL_GS_BASE);
Avi Kivity33ed6322007-05-02 16:54:03 +03001211 }
1212
Paolo Bonzini4679b612018-09-24 17:23:01 +02001213 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity33ed6322007-05-02 16:54:03 +03001214#else
Sean Christophersone368b872018-07-23 12:32:41 -07001215 savesegment(fs, fs_sel);
1216 savesegment(gs, gs_sel);
1217 fs_base = segment_base(fs_sel);
1218 gs_base = segment_base(gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001219#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001220
Sean Christopherson13b964a2019-05-07 09:06:31 -07001221 vmx_set_host_fs_gs(host_state, fs_sel, gs_sel, fs_base, gs_base);
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001222 vmx->guest_state_loaded = true;
Avi Kivity33ed6322007-05-02 16:54:03 +03001223}
1224
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001225static void vmx_prepare_switch_to_host(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001226{
Sean Christophersond7ee0392018-07-23 12:32:47 -07001227 struct vmcs_host_state *host_state;
1228
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001229 if (!vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001230 return;
1231
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001232 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001233
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001234 ++vmx->vcpu.stat.host_state_reload;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001235
Avi Kivityc8770e72010-11-11 12:37:26 +02001236#ifdef CONFIG_X86_64
Paolo Bonzini4679b612018-09-24 17:23:01 +02001237 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivityc8770e72010-11-11 12:37:26 +02001238#endif
Sean Christophersond7ee0392018-07-23 12:32:47 -07001239 if (host_state->ldt_sel || (host_state->gs_sel & 7)) {
1240 kvm_load_ldt(host_state->ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001241#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001242 load_gs_index(host_state->gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001243#else
Sean Christophersond7ee0392018-07-23 12:32:47 -07001244 loadsegment(gs, host_state->gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001245#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001246 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07001247 if (host_state->fs_sel & 7)
1248 loadsegment(fs, host_state->fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001249#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001250 if (unlikely(host_state->ds_sel | host_state->es_sel)) {
1251 loadsegment(ds, host_state->ds_sel);
1252 loadsegment(es, host_state->es_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001253 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001254#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001255 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001256#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001257 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001258#endif
Thomas Garnier45fc8752017-03-14 10:05:08 -07001259 load_fixmap_gdt(raw_smp_processor_id());
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001260 vmx->guest_state_loaded = false;
1261 vmx->guest_msrs_ready = false;
Avi Kivity33ed6322007-05-02 16:54:03 +03001262}
1263
Sean Christopherson678e3152018-07-23 12:32:43 -07001264#ifdef CONFIG_X86_64
1265static u64 vmx_read_guest_kernel_gs_base(struct vcpu_vmx *vmx)
Avi Kivitya9b21b62008-06-24 11:48:49 +03001266{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001267 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001268 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001269 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1270 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001271 return vmx->msr_guest_kernel_gs_base;
Avi Kivitya9b21b62008-06-24 11:48:49 +03001272}
1273
Sean Christopherson678e3152018-07-23 12:32:43 -07001274static void vmx_write_guest_kernel_gs_base(struct vcpu_vmx *vmx, u64 data)
1275{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001276 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001277 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001278 wrmsrl(MSR_KERNEL_GS_BASE, data);
1279 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001280 vmx->msr_guest_kernel_gs_base = data;
1281}
1282#endif
1283
Feng Wu28b835d2015-09-18 22:29:54 +08001284static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
1285{
1286 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1287 struct pi_desc old, new;
1288 unsigned int dest;
1289
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001290 /*
1291 * In case of hot-plug or hot-unplug, we may have to undo
1292 * vmx_vcpu_pi_put even if there is no assigned device. And we
1293 * always keep PI.NDST up to date for simplicity: it makes the
1294 * code easier, and CPU migration is not a fast path.
1295 */
1296 if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
Feng Wu28b835d2015-09-18 22:29:54 +08001297 return;
1298
Joao Martins132194f2019-11-11 17:20:11 +00001299 /*
1300 * If the 'nv' field is POSTED_INTR_WAKEUP_VECTOR, do not change
1301 * PI.NDST: pi_post_block is the one expected to change PID.NDST and the
1302 * wakeup handler expects the vCPU to be on the blocked_vcpu_list that
1303 * matches PI.NDST. Otherwise, a vcpu may not be able to be woken up
1304 * correctly.
1305 */
1306 if (pi_desc->nv == POSTED_INTR_WAKEUP_VECTOR || vcpu->cpu == cpu) {
1307 pi_clear_sn(pi_desc);
1308 goto after_clear_sn;
1309 }
1310
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001311 /* The full case. */
Feng Wu28b835d2015-09-18 22:29:54 +08001312 do {
1313 old.control = new.control = pi_desc->control;
1314
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001315 dest = cpu_physical_id(cpu);
Feng Wu28b835d2015-09-18 22:29:54 +08001316
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001317 if (x2apic_enabled())
1318 new.ndst = dest;
1319 else
1320 new.ndst = (dest << 8) & 0xFF00;
Feng Wu28b835d2015-09-18 22:29:54 +08001321
Feng Wu28b835d2015-09-18 22:29:54 +08001322 new.sn = 0;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02001323 } while (cmpxchg64(&pi_desc->control, old.control,
1324 new.control) != old.control);
Luwei Kangc112b5f2019-02-14 10:48:07 +08001325
Joao Martins132194f2019-11-11 17:20:11 +00001326after_clear_sn:
1327
Luwei Kangc112b5f2019-02-14 10:48:07 +08001328 /*
1329 * Clear SN before reading the bitmap. The VT-d firmware
1330 * writes the bitmap and reads SN atomically (5.2.3 in the
1331 * spec), so it doesn't really have a memory barrier that
1332 * pairs with this, but we cannot do that and we need one.
1333 */
1334 smp_mb__after_atomic();
1335
Joao Martins29881b62019-11-11 17:20:12 +00001336 if (!pi_is_pir_empty(pi_desc))
Luwei Kangc112b5f2019-02-14 10:48:07 +08001337 pi_set_on(pi_desc);
Feng Wu28b835d2015-09-18 22:29:54 +08001338}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001339
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001340void vmx_vcpu_load_vmcs(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001341{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001342 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001343 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001344
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001345 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01001346 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001347 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001348 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001349
1350 /*
1351 * Read loaded_vmcs->cpu should be before fetching
1352 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1353 * See the comments in __loaded_vmcs_clear().
1354 */
1355 smp_rmb();
1356
Nadav Har'Eld462b812011-05-24 15:26:10 +03001357 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1358 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001359 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001360 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001361 }
1362
1363 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1364 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1365 vmcs_load(vmx->loaded_vmcs->vmcs);
Ashok Raj15d45072018-02-01 22:59:43 +01001366 indirect_branch_prediction_barrier();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001367 }
1368
1369 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001370 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001371 unsigned long sysenter_esp;
1372
1373 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001374
Avi Kivity6aa8b732006-12-10 02:21:36 -08001375 /*
1376 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001377 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08001378 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001379 vmcs_writel(HOST_TR_BASE,
Andy Lutomirski72f5e082017-12-04 15:07:20 +01001380 (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001381 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001382
1383 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1384 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08001385
Nadav Har'Eld462b812011-05-24 15:26:10 +03001386 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001387 }
Feng Wu28b835d2015-09-18 22:29:54 +08001388
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001389 /* Setup TSC multiplier */
1390 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07001391 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
1392 decache_tsc_multiplier(vmx);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001393}
1394
1395/*
1396 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1397 * vcpu mutex is already taken.
1398 */
1399void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
1400{
1401 struct vcpu_vmx *vmx = to_vmx(vcpu);
1402
1403 vmx_vcpu_load_vmcs(vcpu, cpu);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001404
Feng Wu28b835d2015-09-18 22:29:54 +08001405 vmx_vcpu_pi_load(vcpu, cpu);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001406
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001407 vmx->host_pkru = read_pkru();
Wanpeng Li74c55932017-11-29 01:31:20 -08001408 vmx->host_debugctlmsr = get_debugctlmsr();
Feng Wu28b835d2015-09-18 22:29:54 +08001409}
1410
1411static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
1412{
1413 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1414
1415 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08001416 !irq_remapping_cap(IRQ_POSTING_CAP) ||
1417 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08001418 return;
1419
1420 /* Set SN when the vCPU is preempted */
1421 if (vcpu->preempted)
1422 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001423}
1424
Sean Christopherson13b964a2019-05-07 09:06:31 -07001425static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001426{
Feng Wu28b835d2015-09-18 22:29:54 +08001427 vmx_vcpu_pi_put(vcpu);
1428
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001429 vmx_prepare_switch_to_host(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001430}
1431
Wanpeng Lif244dee2017-07-20 01:11:54 -07001432static bool emulation_required(struct kvm_vcpu *vcpu)
1433{
1434 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
1435}
1436
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001437unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001438{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001439 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity78ac8b42010-04-08 18:19:35 +03001440 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001441
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001442 if (!kvm_register_is_available(vcpu, VCPU_EXREG_RFLAGS)) {
1443 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Avi Kivity6de12732011-03-07 12:51:22 +02001444 rflags = vmcs_readl(GUEST_RFLAGS);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001445 if (vmx->rmode.vm86_active) {
Avi Kivity6de12732011-03-07 12:51:22 +02001446 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
Sean Christophersone7bddc52019-09-27 14:45:18 -07001447 save_rflags = vmx->rmode.save_rflags;
Avi Kivity6de12732011-03-07 12:51:22 +02001448 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1449 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001450 vmx->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001451 }
Sean Christophersone7bddc52019-09-27 14:45:18 -07001452 return vmx->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001453}
1454
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001455void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001456{
Sean Christophersone7bddc52019-09-27 14:45:18 -07001457 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001458 unsigned long old_rflags;
Wanpeng Lif244dee2017-07-20 01:11:54 -07001459
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001460 if (enable_unrestricted_guest) {
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07001461 kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
Sean Christopherson491c1ad2019-09-27 14:45:19 -07001462 vmx->rflags = rflags;
1463 vmcs_writel(GUEST_RFLAGS, rflags);
1464 return;
1465 }
1466
1467 old_rflags = vmx_get_rflags(vcpu);
Sean Christophersone7bddc52019-09-27 14:45:18 -07001468 vmx->rflags = rflags;
1469 if (vmx->rmode.vm86_active) {
1470 vmx->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001471 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001472 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001473 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07001474
Sean Christophersone7bddc52019-09-27 14:45:18 -07001475 if ((old_rflags ^ vmx->rflags) & X86_EFLAGS_VM)
1476 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001477}
1478
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001479u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001480{
1481 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1482 int ret = 0;
1483
1484 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001485 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001486 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001487 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001488
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02001489 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001490}
1491
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001492void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001493{
1494 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1495 u32 interruptibility = interruptibility_old;
1496
1497 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1498
Jan Kiszka48005f62010-02-19 19:38:07 +01001499 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001500 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001501 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001502 interruptibility |= GUEST_INTR_STATE_STI;
1503
1504 if ((interruptibility != interruptibility_old))
1505 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1506}
1507
Chao Pengbf8c55d2018-10-24 16:05:14 +08001508static int vmx_rtit_ctl_check(struct kvm_vcpu *vcpu, u64 data)
1509{
1510 struct vcpu_vmx *vmx = to_vmx(vcpu);
1511 unsigned long value;
1512
1513 /*
1514 * Any MSR write that attempts to change bits marked reserved will
1515 * case a #GP fault.
1516 */
1517 if (data & vmx->pt_desc.ctl_bitmask)
1518 return 1;
1519
1520 /*
1521 * Any attempt to modify IA32_RTIT_CTL while TraceEn is set will
1522 * result in a #GP unless the same write also clears TraceEn.
1523 */
1524 if ((vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) &&
1525 ((vmx->pt_desc.guest.ctl ^ data) & ~RTIT_CTL_TRACEEN))
1526 return 1;
1527
1528 /*
1529 * WRMSR to IA32_RTIT_CTL that sets TraceEn but clears this bit
1530 * and FabricEn would cause #GP, if
1531 * CPUID.(EAX=14H, ECX=0):ECX.SNGLRGNOUT[bit 2] = 0
1532 */
1533 if ((data & RTIT_CTL_TRACEEN) && !(data & RTIT_CTL_TOPA) &&
1534 !(data & RTIT_CTL_FABRIC_EN) &&
1535 !intel_pt_validate_cap(vmx->pt_desc.caps,
1536 PT_CAP_single_range_output))
1537 return 1;
1538
1539 /*
1540 * MTCFreq, CycThresh and PSBFreq encodings check, any MSR write that
1541 * utilize encodings marked reserved will casue a #GP fault.
1542 */
1543 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc_periods);
1544 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc) &&
1545 !test_bit((data & RTIT_CTL_MTC_RANGE) >>
1546 RTIT_CTL_MTC_RANGE_OFFSET, &value))
1547 return 1;
1548 value = intel_pt_validate_cap(vmx->pt_desc.caps,
1549 PT_CAP_cycle_thresholds);
1550 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1551 !test_bit((data & RTIT_CTL_CYC_THRESH) >>
1552 RTIT_CTL_CYC_THRESH_OFFSET, &value))
1553 return 1;
1554 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_periods);
1555 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1556 !test_bit((data & RTIT_CTL_PSB_FREQ) >>
1557 RTIT_CTL_PSB_FREQ_OFFSET, &value))
1558 return 1;
1559
1560 /*
1561 * If ADDRx_CFG is reserved or the encodings is >2 will
1562 * cause a #GP fault.
1563 */
1564 value = (data & RTIT_CTL_ADDR0) >> RTIT_CTL_ADDR0_OFFSET;
1565 if ((value && (vmx->pt_desc.addr_range < 1)) || (value > 2))
1566 return 1;
1567 value = (data & RTIT_CTL_ADDR1) >> RTIT_CTL_ADDR1_OFFSET;
1568 if ((value && (vmx->pt_desc.addr_range < 2)) || (value > 2))
1569 return 1;
1570 value = (data & RTIT_CTL_ADDR2) >> RTIT_CTL_ADDR2_OFFSET;
1571 if ((value && (vmx->pt_desc.addr_range < 3)) || (value > 2))
1572 return 1;
1573 value = (data & RTIT_CTL_ADDR3) >> RTIT_CTL_ADDR3_OFFSET;
1574 if ((value && (vmx->pt_desc.addr_range < 4)) || (value > 2))
1575 return 1;
1576
1577 return 0;
1578}
1579
Sean Christopherson1957aa62019-08-27 14:40:39 -07001580static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001581{
1582 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001583
Sean Christopherson1957aa62019-08-27 14:40:39 -07001584 /*
1585 * Using VMCS.VM_EXIT_INSTRUCTION_LEN on EPT misconfig depends on
1586 * undefined behavior: Intel's SDM doesn't mandate the VMCS field be
1587 * set when EPT misconfig occurs. In practice, real hardware updates
1588 * VM_EXIT_INSTRUCTION_LEN on EPT misconfig, but other hypervisors
1589 * (namely Hyper-V) don't set it due to it being undefined behavior,
1590 * i.e. we end up advancing IP with some random value.
1591 */
1592 if (!static_cpu_has(X86_FEATURE_HYPERVISOR) ||
1593 to_vmx(vcpu)->exit_reason != EXIT_REASON_EPT_MISCONFIG) {
1594 rip = kvm_rip_read(vcpu);
1595 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
1596 kvm_rip_write(vcpu, rip);
1597 } else {
1598 if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
1599 return 0;
1600 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001601
Glauber Costa2809f5d2009-05-12 16:21:05 -04001602 /* skipping an emulated instruction also counts */
1603 vmx_set_interrupt_shadow(vcpu, 0);
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001604
Sean Christopherson60fc3d02019-08-27 14:40:38 -07001605 return 1;
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001606}
1607
Oliver Upton5ef8acb2020-02-07 02:36:07 -08001608
1609/*
1610 * Recognizes a pending MTF VM-exit and records the nested state for later
1611 * delivery.
1612 */
1613static void vmx_update_emulated_instruction(struct kvm_vcpu *vcpu)
1614{
1615 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1616 struct vcpu_vmx *vmx = to_vmx(vcpu);
1617
1618 if (!is_guest_mode(vcpu))
1619 return;
1620
1621 /*
1622 * Per the SDM, MTF takes priority over debug-trap exceptions besides
1623 * T-bit traps. As instruction emulation is completed (i.e. at the
1624 * instruction boundary), any #DB exception pending delivery must be a
1625 * debug-trap. Record the pending MTF state to be delivered in
1626 * vmx_check_nested_events().
1627 */
1628 if (nested_cpu_has_mtf(vmcs12) &&
1629 (!vcpu->arch.exception.pending ||
1630 vcpu->arch.exception.nr == DB_VECTOR))
1631 vmx->nested.mtf_pending = true;
1632 else
1633 vmx->nested.mtf_pending = false;
1634}
1635
1636static int vmx_skip_emulated_instruction(struct kvm_vcpu *vcpu)
1637{
1638 vmx_update_emulated_instruction(vcpu);
1639 return skip_emulated_instruction(vcpu);
1640}
1641
Wanpeng Licaa057a2018-03-12 04:53:03 -07001642static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
1643{
1644 /*
1645 * Ensure that we clear the HLT state in the VMCS. We don't need to
1646 * explicitly skip the instruction because if the HLT state is set,
1647 * then the instruction is already executing and RIP has already been
1648 * advanced.
1649 */
1650 if (kvm_hlt_in_guest(vcpu->kvm) &&
1651 vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
1652 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
1653}
1654
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001655static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02001656{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001657 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001658 unsigned nr = vcpu->arch.exception.nr;
1659 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001660 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001661 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001662
Jim Mattsonda998b42018-10-16 14:29:22 -07001663 kvm_deliver_exception_payload(vcpu);
1664
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001665 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001666 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001667 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1668 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001669
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001670 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001671 int inc_eip = 0;
1672 if (kvm_exception_is_soft(nr))
1673 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07001674 kvm_inject_realmode_interrupt(vcpu, nr, inc_eip);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001675 return;
1676 }
1677
Sean Christophersonadd5ff72018-03-23 09:34:00 -07001678 WARN_ON_ONCE(vmx->emulation_required);
1679
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001680 if (kvm_exception_is_soft(nr)) {
1681 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1682 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001683 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1684 } else
1685 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1686
1687 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Wanpeng Licaa057a2018-03-12 04:53:03 -07001688
1689 vmx_clear_hlt(vcpu);
Avi Kivity298101d2007-11-25 13:41:11 +02001690}
1691
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001692static bool vmx_rdtscp_supported(void)
1693{
1694 return cpu_has_vmx_rdtscp();
1695}
1696
Mao, Junjiead756a12012-07-02 01:18:48 +00001697static bool vmx_invpcid_supported(void)
1698{
Junaid Shahideb4b2482018-06-27 14:59:14 -07001699 return cpu_has_vmx_invpcid();
Mao, Junjiead756a12012-07-02 01:18:48 +00001700}
1701
Avi Kivity6aa8b732006-12-10 02:21:36 -08001702/*
Eddie Donga75beee2007-05-17 18:55:15 +03001703 * Swap MSR entry in host/guest MSR entry array.
1704 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001705static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001706{
Avi Kivity26bb0982009-09-07 11:14:12 +03001707 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001708
1709 tmp = vmx->guest_msrs[to];
1710 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1711 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001712}
1713
1714/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001715 * Set up the vmcs to automatically save and restore system
1716 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1717 * mode, as fiddling with msrs is very expensive.
1718 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001719static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001720{
Avi Kivity26bb0982009-09-07 11:14:12 +03001721 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03001722
Eddie Donga75beee2007-05-17 18:55:15 +03001723 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001724#ifdef CONFIG_X86_64
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001725 /*
1726 * The SYSCALL MSRs are only needed on long mode guests, and only
1727 * when EFER.SCE is set.
1728 */
1729 if (is_long_mode(&vmx->vcpu) && (vmx->vcpu.arch.efer & EFER_SCE)) {
1730 index = __find_msr_index(vmx, MSR_STAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001731 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001732 move_msr_up(vmx, index, save_nmsrs++);
1733 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001734 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001735 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001736 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
1737 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001738 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001739 }
Eddie Donga75beee2007-05-17 18:55:15 +03001740#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02001741 index = __find_msr_index(vmx, MSR_EFER);
1742 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03001743 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson0023ef32018-12-05 15:28:58 -08001744 index = __find_msr_index(vmx, MSR_TSC_AUX);
1745 if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
1746 move_msr_up(vmx, index, save_nmsrs++);
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001747 index = __find_msr_index(vmx, MSR_IA32_TSX_CTRL);
1748 if (index >= 0)
1749 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001750
Avi Kivity26bb0982009-09-07 11:14:12 +03001751 vmx->save_nmsrs = save_nmsrs;
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001752 vmx->guest_msrs_ready = false;
Avi Kivity58972972009-02-24 22:26:47 +02001753
Yang Zhang8d146952013-01-25 10:18:50 +08001754 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01001755 vmx_update_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03001756}
1757
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001758static u64 vmx_read_l1_tsc_offset(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001759{
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001760 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001761
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001762 if (is_guest_mode(vcpu) &&
Xiaoyao Li5e3d3942019-12-06 16:45:26 +08001763 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETTING))
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001764 return vcpu->arch.tsc_offset - vmcs12->tsc_offset;
1765
1766 return vcpu->arch.tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001767}
1768
Leonid Shatz326e7422018-11-06 12:14:25 +02001769static u64 vmx_write_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001770{
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001771 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1772 u64 g_tsc_offset = 0;
Leonid Shatz326e7422018-11-06 12:14:25 +02001773
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001774 /*
1775 * We're here if L1 chose not to trap WRMSR to TSC. According
1776 * to the spec, this should set L1's TSC; The offset that L1
1777 * set for L2 remains unchanged, and still needs to be added
1778 * to the newly set TSC to get L2's TSC.
1779 */
1780 if (is_guest_mode(vcpu) &&
Xiaoyao Li5e3d3942019-12-06 16:45:26 +08001781 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETTING))
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001782 g_tsc_offset = vmcs12->tsc_offset;
1783
1784 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
1785 vcpu->arch.tsc_offset - g_tsc_offset,
1786 offset);
1787 vmcs_write64(TSC_OFFSET, offset + g_tsc_offset);
1788 return offset + g_tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001789}
1790
Nadav Har'El801d3422011-05-25 23:02:23 +03001791/*
1792 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
1793 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
1794 * all guests if the "nested" module option is off, and can also be disabled
1795 * for a single guest by disabling its VMX cpuid bit.
1796 */
Sean Christopherson7c97fcb2018-12-03 13:53:17 -08001797bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
Nadav Har'El801d3422011-05-25 23:02:23 +03001798{
Radim Krčmářd6321d42017-08-05 00:12:49 +02001799 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03001800}
1801
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001802static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
1803 uint64_t val)
1804{
1805 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
1806
1807 return !(val & ~valid_bits);
1808}
1809
Tom Lendacky801e4592018-02-21 13:39:51 -06001810static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
1811{
Paolo Bonzini13893092018-02-26 13:40:09 +01001812 switch (msr->index) {
1813 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1814 if (!nested)
1815 return 1;
1816 return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
1817 default:
1818 return 1;
1819 }
Tom Lendacky801e4592018-02-21 13:39:51 -06001820}
1821
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001822/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001823 * Reads an msr value (of 'msr_index') into 'pdata'.
1824 * Returns 0 on success, non-0 otherwise.
1825 * Assumes vcpu_load() was already called.
1826 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001827static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001828{
Borislav Petkova6cb0992017-12-20 12:50:28 +01001829 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001830 struct shared_msr_entry *msr;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001831 u32 index;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001832
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001833 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001834#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001835 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001836 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001837 break;
1838 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001839 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001840 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001841 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001842 msr_info->data = vmx_read_guest_kernel_gs_base(vmx);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001843 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03001844#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08001845 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001846 return kvm_get_msr_common(vcpu, msr_info);
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001847 case MSR_IA32_TSX_CTRL:
1848 if (!msr_info->host_initiated &&
1849 !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
1850 return 1;
1851 goto find_shared_msr;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08001852 case MSR_IA32_UMWAIT_CONTROL:
1853 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
1854 return 1;
1855
1856 msr_info->data = vmx->msr_ia32_umwait_control;
1857 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001858 case MSR_IA32_SPEC_CTRL:
1859 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001860 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1861 return 1;
1862
1863 msr_info->data = to_vmx(vcpu)->spec_ctrl;
1864 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001865 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001866 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001867 break;
1868 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001869 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001870 break;
1871 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001872 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001873 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001874 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001875 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001876 (!msr_info->host_initiated &&
1877 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001878 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001879 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001880 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001881 case MSR_IA32_MCG_EXT_CTL:
1882 if (!msr_info->host_initiated &&
Borislav Petkova6cb0992017-12-20 12:50:28 +01001883 !(vmx->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08001884 FEAT_CTL_LMCE_ENABLED))
Jan Kiszkacae50132014-01-04 18:47:22 +01001885 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001886 msr_info->data = vcpu->arch.mcg_ext_ctl;
1887 break;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08001888 case MSR_IA32_FEAT_CTL:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001889 msr_info->data = vmx->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01001890 break;
1891 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1892 if (!nested_vmx_allowed(vcpu))
1893 return 1;
Vitaly Kuznetsov31de3d22020-02-05 13:30:33 +01001894 if (vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
1895 &msr_info->data))
1896 return 1;
1897 /*
1898 * Enlightened VMCS v1 doesn't have certain fields, but buggy
1899 * Hyper-V versions are still trying to use corresponding
1900 * features when they are exposed. Filter out the essential
1901 * minimum.
1902 */
1903 if (!msr_info->host_initiated &&
1904 vmx->nested.enlightened_vmcs_enabled)
1905 nested_evmcs_filter_control_msr(msr_info->index,
1906 &msr_info->data);
1907 break;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001908 case MSR_IA32_RTIT_CTL:
1909 if (pt_mode != PT_MODE_HOST_GUEST)
1910 return 1;
1911 msr_info->data = vmx->pt_desc.guest.ctl;
1912 break;
1913 case MSR_IA32_RTIT_STATUS:
1914 if (pt_mode != PT_MODE_HOST_GUEST)
1915 return 1;
1916 msr_info->data = vmx->pt_desc.guest.status;
1917 break;
1918 case MSR_IA32_RTIT_CR3_MATCH:
1919 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1920 !intel_pt_validate_cap(vmx->pt_desc.caps,
1921 PT_CAP_cr3_filtering))
1922 return 1;
1923 msr_info->data = vmx->pt_desc.guest.cr3_match;
1924 break;
1925 case MSR_IA32_RTIT_OUTPUT_BASE:
1926 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1927 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1928 PT_CAP_topa_output) &&
1929 !intel_pt_validate_cap(vmx->pt_desc.caps,
1930 PT_CAP_single_range_output)))
1931 return 1;
1932 msr_info->data = vmx->pt_desc.guest.output_base;
1933 break;
1934 case MSR_IA32_RTIT_OUTPUT_MASK:
1935 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1936 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1937 PT_CAP_topa_output) &&
1938 !intel_pt_validate_cap(vmx->pt_desc.caps,
1939 PT_CAP_single_range_output)))
1940 return 1;
1941 msr_info->data = vmx->pt_desc.guest.output_mask;
1942 break;
1943 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
1944 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
1945 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1946 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
1947 PT_CAP_num_address_ranges)))
1948 return 1;
1949 if (index % 2)
1950 msr_info->data = vmx->pt_desc.guest.addr_b[index / 2];
1951 else
1952 msr_info->data = vmx->pt_desc.guest.addr_a[index / 2];
1953 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001954 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02001955 if (!msr_info->host_initiated &&
1956 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001957 return 1;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001958 goto find_shared_msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001959 default:
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05001960 find_shared_msr:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001961 msr = find_msr_entry(vmx, msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08001962 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001963 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08001964 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001965 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001966 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001967 }
1968
Avi Kivity6aa8b732006-12-10 02:21:36 -08001969 return 0;
1970}
1971
1972/*
Miaohe Lin311497e2019-12-11 14:26:25 +08001973 * Writes msr value into the appropriate "register".
Avi Kivity6aa8b732006-12-10 02:21:36 -08001974 * Returns 0 on success, non-0 otherwise.
1975 * Assumes vcpu_load() was already called.
1976 */
Will Auld8fe8ab42012-11-29 12:42:12 -08001977static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001978{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001979 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001980 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03001981 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08001982 u32 msr_index = msr_info->index;
1983 u64 data = msr_info->data;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001984 u32 index;
Eddie Dong2cc51562007-05-21 07:28:09 +03001985
Avi Kivity6aa8b732006-12-10 02:21:36 -08001986 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08001987 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08001988 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03001989 break;
Avi Kivity16175a72009-03-23 22:13:44 +02001990#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001991 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001992 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001993 vmcs_writel(GUEST_FS_BASE, data);
1994 break;
1995 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001996 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001997 vmcs_writel(GUEST_GS_BASE, data);
1998 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001999 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07002000 vmx_write_guest_kernel_gs_base(vmx, data);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002001 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002002#endif
2003 case MSR_IA32_SYSENTER_CS:
Sean Christophersonde70d272019-05-07 09:06:36 -07002004 if (is_guest_mode(vcpu))
2005 get_vmcs12(vcpu)->guest_sysenter_cs = data;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002006 vmcs_write32(GUEST_SYSENTER_CS, data);
2007 break;
2008 case MSR_IA32_SYSENTER_EIP:
Sean Christophersonde70d272019-05-07 09:06:36 -07002009 if (is_guest_mode(vcpu))
2010 get_vmcs12(vcpu)->guest_sysenter_eip = data;
Avi Kivityf5b42c32007-03-06 12:05:53 +02002011 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002012 break;
2013 case MSR_IA32_SYSENTER_ESP:
Sean Christophersonde70d272019-05-07 09:06:36 -07002014 if (is_guest_mode(vcpu))
2015 get_vmcs12(vcpu)->guest_sysenter_esp = data;
Avi Kivityf5b42c32007-03-06 12:05:53 +02002016 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002017 break;
Sean Christopherson699a1ac2019-05-07 09:06:37 -07002018 case MSR_IA32_DEBUGCTLMSR:
2019 if (is_guest_mode(vcpu) && get_vmcs12(vcpu)->vm_exit_controls &
2020 VM_EXIT_SAVE_DEBUG_CONTROLS)
2021 get_vmcs12(vcpu)->guest_ia32_debugctl = data;
2022
2023 ret = kvm_set_msr_common(vcpu, msr_info);
2024 break;
2025
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002026 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08002027 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02002028 (!msr_info->host_initiated &&
2029 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002030 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08002031 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07002032 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002033 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08002034 vmcs_write64(GUEST_BNDCFGS, data);
2035 break;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08002036 case MSR_IA32_UMWAIT_CONTROL:
2037 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
2038 return 1;
2039
2040 /* The reserved bit 1 and non-32 bit [63:32] should be zero */
2041 if (data & (BIT_ULL(1) | GENMASK_ULL(63, 32)))
2042 return 1;
2043
2044 vmx->msr_ia32_umwait_control = data;
2045 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002046 case MSR_IA32_SPEC_CTRL:
2047 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002048 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
2049 return 1;
2050
Paolo Bonzini6441fa62020-01-20 16:33:06 +01002051 if (data & ~kvm_spec_ctrl_valid_bits(vcpu))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002052 return 1;
2053
2054 vmx->spec_ctrl = data;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002055 if (!data)
2056 break;
2057
2058 /*
2059 * For non-nested:
2060 * When it's written (to non-zero) for the first time, pass
2061 * it through.
2062 *
2063 * For nested:
2064 * The handling of the MSR bitmap for L2 guests is done in
Miaohe Lin4d516fe2019-12-11 14:26:21 +08002065 * nested_vmx_prepare_msr_bitmap. We should not touch the
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002066 * vmcs02.msr_bitmap here since it gets completely overwritten
2067 * in the merging. We update the vmcs01 here for L1 as well
2068 * since it will end up touching the MSR anyway now.
2069 */
2070 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap,
2071 MSR_IA32_SPEC_CTRL,
2072 MSR_TYPE_RW);
2073 break;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002074 case MSR_IA32_TSX_CTRL:
2075 if (!msr_info->host_initiated &&
2076 !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
2077 return 1;
2078 if (data & ~(TSX_CTRL_RTM_DISABLE | TSX_CTRL_CPUID_CLEAR))
2079 return 1;
2080 goto find_shared_msr;
Ashok Raj15d45072018-02-01 22:59:43 +01002081 case MSR_IA32_PRED_CMD:
2082 if (!msr_info->host_initiated &&
Ashok Raj15d45072018-02-01 22:59:43 +01002083 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
2084 return 1;
2085
2086 if (data & ~PRED_CMD_IBPB)
2087 return 1;
Paolo Bonzini6441fa62020-01-20 16:33:06 +01002088 if (!boot_cpu_has(X86_FEATURE_SPEC_CTRL))
2089 return 1;
Ashok Raj15d45072018-02-01 22:59:43 +01002090 if (!data)
2091 break;
2092
2093 wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
2094
2095 /*
2096 * For non-nested:
2097 * When it's written (to non-zero) for the first time, pass
2098 * it through.
2099 *
2100 * For nested:
2101 * The handling of the MSR bitmap for L2 guests is done in
Miaohe Lin4d516fe2019-12-11 14:26:21 +08002102 * nested_vmx_prepare_msr_bitmap. We should not touch the
Ashok Raj15d45072018-02-01 22:59:43 +01002103 * vmcs02.msr_bitmap here since it gets completely overwritten
2104 * in the merging.
2105 */
2106 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap, MSR_IA32_PRED_CMD,
2107 MSR_TYPE_W);
2108 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002109 case MSR_IA32_CR_PAT:
Sean Christophersond28f4292019-05-07 09:06:27 -07002110 if (!kvm_pat_valid(data))
2111 return 1;
2112
Sean Christopherson142e4be2019-05-07 09:06:35 -07002113 if (is_guest_mode(vcpu) &&
2114 get_vmcs12(vcpu)->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
2115 get_vmcs12(vcpu)->guest_ia32_pat = data;
2116
Sheng Yang468d4722008-10-09 16:01:55 +08002117 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2118 vmcs_write64(GUEST_IA32_PAT, data);
2119 vcpu->arch.pat = data;
2120 break;
2121 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002122 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002123 break;
Will Auldba904632012-11-29 12:42:50 -08002124 case MSR_IA32_TSC_ADJUST:
2125 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002126 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08002127 case MSR_IA32_MCG_EXT_CTL:
2128 if ((!msr_info->host_initiated &&
2129 !(to_vmx(vcpu)->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002130 FEAT_CTL_LMCE_ENABLED)) ||
Ashok Rajc45dcc72016-06-22 14:59:56 +08002131 (data & ~MCG_EXT_CTL_LMCE_EN))
2132 return 1;
2133 vcpu->arch.mcg_ext_ctl = data;
2134 break;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002135 case MSR_IA32_FEAT_CTL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08002136 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08002137 (to_vmx(vcpu)->msr_ia32_feature_control &
Sean Christopherson32ad73d2019-12-20 20:44:55 -08002138 FEAT_CTL_LOCKED && !msr_info->host_initiated))
Jan Kiszkacae50132014-01-04 18:47:22 +01002139 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08002140 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01002141 if (msr_info->host_initiated && data == 0)
2142 vmx_leave_nested(vcpu);
2143 break;
2144 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08002145 if (!msr_info->host_initiated)
2146 return 1; /* they are read-only */
2147 if (!nested_vmx_allowed(vcpu))
2148 return 1;
2149 return vmx_set_vmx_msr(vcpu, msr_index, data);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002150 case MSR_IA32_RTIT_CTL:
2151 if ((pt_mode != PT_MODE_HOST_GUEST) ||
Luwei Kangee85dec2018-10-24 16:05:16 +08002152 vmx_rtit_ctl_check(vcpu, data) ||
2153 vmx->nested.vmxon)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002154 return 1;
2155 vmcs_write64(GUEST_IA32_RTIT_CTL, data);
2156 vmx->pt_desc.guest.ctl = data;
Chao Pengb08c2892018-10-24 16:05:15 +08002157 pt_update_intercept_for_msr(vmx);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002158 break;
2159 case MSR_IA32_RTIT_STATUS:
Sean Christophersone348ac72019-12-10 15:24:33 -08002160 if (!pt_can_write_msr(vmx))
2161 return 1;
2162 if (data & MSR_IA32_RTIT_STATUS_MASK)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002163 return 1;
2164 vmx->pt_desc.guest.status = data;
2165 break;
2166 case MSR_IA32_RTIT_CR3_MATCH:
Sean Christophersone348ac72019-12-10 15:24:33 -08002167 if (!pt_can_write_msr(vmx))
2168 return 1;
2169 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2170 PT_CAP_cr3_filtering))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002171 return 1;
2172 vmx->pt_desc.guest.cr3_match = data;
2173 break;
2174 case MSR_IA32_RTIT_OUTPUT_BASE:
Sean Christophersone348ac72019-12-10 15:24:33 -08002175 if (!pt_can_write_msr(vmx))
2176 return 1;
2177 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2178 PT_CAP_topa_output) &&
2179 !intel_pt_validate_cap(vmx->pt_desc.caps,
2180 PT_CAP_single_range_output))
2181 return 1;
2182 if (data & MSR_IA32_RTIT_OUTPUT_BASE_MASK)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002183 return 1;
2184 vmx->pt_desc.guest.output_base = data;
2185 break;
2186 case MSR_IA32_RTIT_OUTPUT_MASK:
Sean Christophersone348ac72019-12-10 15:24:33 -08002187 if (!pt_can_write_msr(vmx))
2188 return 1;
2189 if (!intel_pt_validate_cap(vmx->pt_desc.caps,
2190 PT_CAP_topa_output) &&
2191 !intel_pt_validate_cap(vmx->pt_desc.caps,
2192 PT_CAP_single_range_output))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002193 return 1;
2194 vmx->pt_desc.guest.output_mask = data;
2195 break;
2196 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
Sean Christophersone348ac72019-12-10 15:24:33 -08002197 if (!pt_can_write_msr(vmx))
2198 return 1;
Chao Pengbf8c55d2018-10-24 16:05:14 +08002199 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
Sean Christophersone348ac72019-12-10 15:24:33 -08002200 if (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
2201 PT_CAP_num_address_ranges))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002202 return 1;
Sean Christophersonfe6ed362019-12-10 15:24:32 -08002203 if (is_noncanonical_address(data, vcpu))
Chao Pengbf8c55d2018-10-24 16:05:14 +08002204 return 1;
2205 if (index % 2)
2206 vmx->pt_desc.guest.addr_b[index / 2] = data;
2207 else
2208 vmx->pt_desc.guest.addr_a[index / 2] = data;
2209 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002210 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02002211 if (!msr_info->host_initiated &&
2212 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002213 return 1;
2214 /* Check reserved bit, higher 32 bits should be zero */
2215 if ((data >> 32) != 0)
2216 return 1;
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002217 goto find_shared_msr;
2218
Avi Kivity6aa8b732006-12-10 02:21:36 -08002219 default:
Paolo Bonzinic11f83e2019-11-18 12:23:00 -05002220 find_shared_msr:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002221 msr = find_msr_entry(vmx, msr_index);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05002222 if (msr)
2223 ret = vmx_set_guest_msr(vmx, msr, data);
2224 else
2225 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002226 }
2227
Eddie Dong2cc51562007-05-21 07:28:09 +03002228 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002229}
2230
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002231static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002232{
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002233 kvm_register_mark_available(vcpu, reg);
2234
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002235 switch (reg) {
2236 case VCPU_REGS_RSP:
2237 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2238 break;
2239 case VCPU_REGS_RIP:
2240 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2241 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002242 case VCPU_EXREG_PDPTR:
2243 if (enable_ept)
2244 ept_save_pdptrs(vcpu);
2245 break;
Sean Christopherson34059c22019-09-27 14:45:23 -07002246 case VCPU_EXREG_CR3:
2247 if (enable_unrestricted_guest || (enable_ept && is_paging(vcpu)))
2248 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
2249 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002250 default:
Sean Christopherson34059c22019-09-27 14:45:23 -07002251 WARN_ON_ONCE(1);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002252 break;
2253 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002254}
2255
Avi Kivity6aa8b732006-12-10 02:21:36 -08002256static __init int cpu_has_kvm_support(void)
2257{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002258 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002259}
2260
2261static __init int vmx_disabled_by_bios(void)
2262{
Sean Christophersona4d0b2f2019-12-20 20:45:09 -08002263 return !boot_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
2264 !boot_cpu_has(X86_FEATURE_VMX);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002265}
2266
Dongxiao Xu7725b892010-05-11 18:29:38 +08002267static void kvm_cpu_vmxon(u64 addr)
2268{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002269 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002270 intel_pt_handle_vmx(1);
2271
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002272 asm volatile ("vmxon %0" : : "m"(addr));
Dongxiao Xu7725b892010-05-11 18:29:38 +08002273}
2274
Radim Krčmář13a34e02014-08-28 15:13:03 +02002275static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002276{
2277 int cpu = raw_smp_processor_id();
2278 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002279
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07002280 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02002281 return -EBUSY;
2282
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002283 /*
2284 * This can happen if we hot-added a CPU but failed to allocate
2285 * VP assist page for it.
2286 */
2287 if (static_branch_unlikely(&enable_evmcs) &&
2288 !hv_get_vp_assist_page(cpu))
2289 return -EFAULT;
2290
Nadav Har'Eld462b812011-05-24 15:26:10 +03002291 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08002292 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
2293 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002294
2295 /*
2296 * Now we can enable the vmclear operation in kdump
2297 * since the loaded_vmcss_on_cpu list on this cpu
2298 * has been initialized.
2299 *
2300 * Though the cpu is not in VMX operation now, there
2301 * is no problem to enable the vmclear operation
2302 * for the loaded_vmcss_on_cpu list is empty!
2303 */
2304 crash_enable_local_vmclear(cpu);
2305
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002306 kvm_cpu_vmxon(phys_addr);
David Hildenbrandfdf288b2017-08-24 20:51:29 +02002307 if (enable_ept)
2308 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02002309
2310 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002311}
2312
Nadav Har'Eld462b812011-05-24 15:26:10 +03002313static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002314{
2315 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002316 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002317
Nadav Har'Eld462b812011-05-24 15:26:10 +03002318 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2319 loaded_vmcss_on_cpu_link)
2320 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002321}
2322
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002323
2324/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2325 * tricks.
2326 */
2327static void kvm_cpu_vmxoff(void)
2328{
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002329 asm volatile (__ex("vmxoff"));
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002330
2331 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002332 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002333}
2334
Radim Krčmář13a34e02014-08-28 15:13:03 +02002335static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002336{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002337 vmclear_local_loaded_vmcss();
2338 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002339}
2340
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002341static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002342 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002343{
2344 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002345 u32 ctl = ctl_min | ctl_opt;
2346
2347 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2348
2349 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2350 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2351
2352 /* Ensure minimum (required) set of control bits are supported. */
2353 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002354 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002355
2356 *result = ctl;
2357 return 0;
2358}
2359
Sean Christopherson7caaa712018-12-03 13:53:01 -08002360static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf,
2361 struct vmx_capability *vmx_cap)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002362{
2363 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002364 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002365 u32 _pin_based_exec_control = 0;
2366 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002367 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002368 u32 _vmexit_control = 0;
2369 u32 _vmentry_control = 0;
2370
Paolo Bonzini13893092018-02-26 13:40:09 +01002371 memset(vmcs_conf, 0, sizeof(*vmcs_conf));
Raghavendra K T10166742012-02-07 23:19:20 +05302372 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002373#ifdef CONFIG_X86_64
2374 CPU_BASED_CR8_LOAD_EXITING |
2375 CPU_BASED_CR8_STORE_EXITING |
2376#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002377 CPU_BASED_CR3_LOAD_EXITING |
2378 CPU_BASED_CR3_STORE_EXITING |
Quan Xu8eb73e2d2017-12-12 16:44:21 +08002379 CPU_BASED_UNCOND_IO_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002380 CPU_BASED_MOV_DR_EXITING |
Xiaoyao Li5e3d3942019-12-06 16:45:26 +08002381 CPU_BASED_USE_TSC_OFFSETTING |
Wanpeng Li4d5422c2018-03-12 04:53:02 -07002382 CPU_BASED_MWAIT_EXITING |
2383 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002384 CPU_BASED_INVLPG_EXITING |
2385 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002386
Sheng Yangf78e0e22007-10-29 09:40:42 +08002387 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002388 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002389 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002390 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2391 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002392 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002393#ifdef CONFIG_X86_64
2394 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2395 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2396 ~CPU_BASED_CR8_STORE_EXITING;
2397#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002398 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002399 min2 = 0;
2400 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002401 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002402 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002403 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002404 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002405 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002406 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Paolo Bonzini0367f202016-07-12 10:44:55 +02002407 SECONDARY_EXEC_DESC |
Mao, Junjiead756a12012-07-02 01:18:48 +00002408 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002409 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002410 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002411 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08002412 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08002413 SECONDARY_EXEC_XSAVES |
David Hildenbrand736fdf72017-08-24 20:51:37 +02002414 SECONDARY_EXEC_RDSEED_EXITING |
2415 SECONDARY_EXEC_RDRAND_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002416 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04002417 SECONDARY_EXEC_TSC_SCALING |
Tao Xue69e72fa2019-07-16 14:55:49 +08002418 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE |
Chao Pengf99e3da2018-10-24 16:05:10 +08002419 SECONDARY_EXEC_PT_USE_GPA |
2420 SECONDARY_EXEC_PT_CONCEAL_VMX |
Sean Christopherson0b665d32018-08-14 09:33:34 -07002421 SECONDARY_EXEC_ENABLE_VMFUNC |
2422 SECONDARY_EXEC_ENCLS_EXITING;
Sheng Yangd56f5462008-04-25 10:13:16 +08002423 if (adjust_vmx_controls(min2, opt2,
2424 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002425 &_cpu_based_2nd_exec_control) < 0)
2426 return -EIO;
2427 }
2428#ifndef CONFIG_X86_64
2429 if (!(_cpu_based_2nd_exec_control &
2430 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2431 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2432#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002433
2434 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2435 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002436 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002437 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2438 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002439
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002440 rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
Sean Christopherson7caaa712018-12-03 13:53:01 -08002441 &vmx_cap->ept, &vmx_cap->vpid);
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002442
Sheng Yangd56f5462008-04-25 10:13:16 +08002443 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002444 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2445 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002446 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2447 CPU_BASED_CR3_STORE_EXITING |
2448 CPU_BASED_INVLPG_EXITING);
Sean Christopherson7caaa712018-12-03 13:53:01 -08002449 } else if (vmx_cap->ept) {
2450 vmx_cap->ept = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002451 pr_warn_once("EPT CAP should not exist if not support "
2452 "1-setting enable EPT VM-execution control\n");
2453 }
2454 if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
Sean Christopherson7caaa712018-12-03 13:53:01 -08002455 vmx_cap->vpid) {
2456 vmx_cap->vpid = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002457 pr_warn_once("VPID CAP should not exist if not support "
2458 "1-setting enable VPID VM-execution control\n");
Sheng Yangd56f5462008-04-25 10:13:16 +08002459 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002460
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002461 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002462#ifdef CONFIG_X86_64
2463 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2464#endif
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002465 opt = VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL |
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002466 VM_EXIT_LOAD_IA32_PAT |
2467 VM_EXIT_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002468 VM_EXIT_CLEAR_BNDCFGS |
2469 VM_EXIT_PT_CONCEAL_PIP |
2470 VM_EXIT_CLEAR_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002471 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2472 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002473 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002474
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01002475 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2476 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
2477 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002478 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2479 &_pin_based_exec_control) < 0)
2480 return -EIO;
2481
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02002482 if (cpu_has_broken_vmx_preemption_timer())
2483 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002484 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002485 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08002486 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2487
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01002488 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002489 opt = VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL |
2490 VM_ENTRY_LOAD_IA32_PAT |
2491 VM_ENTRY_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002492 VM_ENTRY_LOAD_BNDCFGS |
2493 VM_ENTRY_PT_CONCEAL_PIP |
2494 VM_ENTRY_LOAD_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002495 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2496 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002497 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002498
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002499 /*
2500 * Some cpus support VM_{ENTRY,EXIT}_IA32_PERF_GLOBAL_CTRL but they
2501 * can't be used due to an errata where VM Exit may incorrectly clear
2502 * IA32_PERF_GLOBAL_CTRL[34:32]. Workaround the errata by using the
2503 * MSR load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2504 */
2505 if (boot_cpu_data.x86 == 0x6) {
2506 switch (boot_cpu_data.x86_model) {
2507 case 26: /* AAK155 */
2508 case 30: /* AAP115 */
2509 case 37: /* AAT100 */
2510 case 44: /* BC86,AAY89,BD102 */
2511 case 46: /* BA97 */
Sean Christopherson85ba2b12019-01-14 12:12:02 -08002512 _vmentry_control &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002513 _vmexit_control &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
2514 pr_warn_once("kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2515 "does not work properly. Using workaround\n");
2516 break;
2517 default:
2518 break;
2519 }
2520 }
2521
2522
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002523 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002524
2525 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2526 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002527 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002528
2529#ifdef CONFIG_X86_64
2530 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2531 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002532 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002533#endif
2534
2535 /* Require Write-Back (WB) memory type for VMCS accesses. */
2536 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002537 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002538
Yang, Sheng002c7f72007-07-31 14:23:01 +03002539 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02002540 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03002541 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002542
Liran Alon2307af12018-06-29 22:59:04 +03002543 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002544
Yang, Sheng002c7f72007-07-31 14:23:01 +03002545 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2546 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002547 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002548 vmcs_conf->vmexit_ctrl = _vmexit_control;
2549 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002550
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002551 if (static_branch_unlikely(&enable_evmcs))
2552 evmcs_sanitize_exec_ctrls(vmcs_conf);
2553
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002554 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002555}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002556
Ben Gardon41836832019-02-11 11:02:52 -08002557struct vmcs *alloc_vmcs_cpu(bool shadow, int cpu, gfp_t flags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002558{
2559 int node = cpu_to_node(cpu);
2560 struct page *pages;
2561 struct vmcs *vmcs;
2562
Ben Gardon41836832019-02-11 11:02:52 -08002563 pages = __alloc_pages_node(node, flags, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002564 if (!pages)
2565 return NULL;
2566 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002567 memset(vmcs, 0, vmcs_config.size);
Liran Alon2307af12018-06-29 22:59:04 +03002568
2569 /* KVM supports Enlightened VMCS v1 only */
2570 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002571 vmcs->hdr.revision_id = KVM_EVMCS_VERSION;
Liran Alon2307af12018-06-29 22:59:04 +03002572 else
Liran Alon392b2f22018-06-23 02:35:01 +03002573 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002574
Liran Alon491a6032018-06-23 02:35:12 +03002575 if (shadow)
2576 vmcs->hdr.shadow_vmcs = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002577 return vmcs;
2578}
2579
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002580void free_vmcs(struct vmcs *vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002581{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002582 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002583}
2584
Nadav Har'Eld462b812011-05-24 15:26:10 +03002585/*
2586 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2587 */
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002588void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002589{
2590 if (!loaded_vmcs->vmcs)
2591 return;
2592 loaded_vmcs_clear(loaded_vmcs);
2593 free_vmcs(loaded_vmcs->vmcs);
2594 loaded_vmcs->vmcs = NULL;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002595 if (loaded_vmcs->msr_bitmap)
2596 free_page((unsigned long)loaded_vmcs->msr_bitmap);
Jim Mattson355f4fb2016-10-28 08:29:39 -07002597 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002598}
2599
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002600int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002601{
Liran Alon491a6032018-06-23 02:35:12 +03002602 loaded_vmcs->vmcs = alloc_vmcs(false);
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002603 if (!loaded_vmcs->vmcs)
2604 return -ENOMEM;
2605
2606 loaded_vmcs->shadow_vmcs = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07002607 loaded_vmcs->hv_timer_soft_disabled = false;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002608 loaded_vmcs_init(loaded_vmcs);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002609
2610 if (cpu_has_vmx_msr_bitmap()) {
Ben Gardon41836832019-02-11 11:02:52 -08002611 loaded_vmcs->msr_bitmap = (unsigned long *)
2612 __get_free_page(GFP_KERNEL_ACCOUNT);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002613 if (!loaded_vmcs->msr_bitmap)
2614 goto out_vmcs;
2615 memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002616
Arnd Bergmann1f008e12018-05-25 17:36:17 +02002617 if (IS_ENABLED(CONFIG_HYPERV) &&
2618 static_branch_unlikely(&enable_evmcs) &&
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002619 (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
2620 struct hv_enlightened_vmcs *evmcs =
2621 (struct hv_enlightened_vmcs *)loaded_vmcs->vmcs;
2622
2623 evmcs->hv_enlightenments_control.msr_bitmap = 1;
2624 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002625 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07002626
2627 memset(&loaded_vmcs->host_state, 0, sizeof(struct vmcs_host_state));
Sean Christopherson3af80fe2019-05-07 12:18:00 -07002628 memset(&loaded_vmcs->controls_shadow, 0,
2629 sizeof(struct vmcs_controls_shadow));
Sean Christophersond7ee0392018-07-23 12:32:47 -07002630
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002631 return 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002632
2633out_vmcs:
2634 free_loaded_vmcs(loaded_vmcs);
2635 return -ENOMEM;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002636}
2637
Sam Ravnborg39959582007-06-01 00:47:13 -07002638static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002639{
2640 int cpu;
2641
Zachary Amsden3230bb42009-09-29 11:38:37 -10002642 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002643 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002644 per_cpu(vmxarea, cpu) = NULL;
2645 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002646}
2647
Avi Kivity6aa8b732006-12-10 02:21:36 -08002648static __init int alloc_kvm_area(void)
2649{
2650 int cpu;
2651
Zachary Amsden3230bb42009-09-29 11:38:37 -10002652 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002653 struct vmcs *vmcs;
2654
Ben Gardon41836832019-02-11 11:02:52 -08002655 vmcs = alloc_vmcs_cpu(false, cpu, GFP_KERNEL);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002656 if (!vmcs) {
2657 free_kvm_area();
2658 return -ENOMEM;
2659 }
2660
Liran Alon2307af12018-06-29 22:59:04 +03002661 /*
2662 * When eVMCS is enabled, alloc_vmcs_cpu() sets
2663 * vmcs->revision_id to KVM_EVMCS_VERSION instead of
2664 * revision_id reported by MSR_IA32_VMX_BASIC.
2665 *
Linus Torvalds312a4662018-12-26 17:03:51 -08002666 * However, even though not explicitly documented by
Liran Alon2307af12018-06-29 22:59:04 +03002667 * TLFS, VMXArea passed as VMXON argument should
2668 * still be marked with revision_id reported by
2669 * physical CPU.
2670 */
2671 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002672 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002673
Avi Kivity6aa8b732006-12-10 02:21:36 -08002674 per_cpu(vmxarea, cpu) = vmcs;
2675 }
2676 return 0;
2677}
2678
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002679static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02002680 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002681{
Gleb Natapovd99e4152012-12-20 16:57:45 +02002682 if (!emulate_invalid_guest_state) {
2683 /*
2684 * CS and SS RPL should be equal during guest entry according
2685 * to VMX spec, but in reality it is not always so. Since vcpu
2686 * is in the middle of the transition from real mode to
2687 * protected mode it is safe to assume that RPL 0 is a good
2688 * default value.
2689 */
2690 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03002691 save->selector &= ~SEGMENT_RPL_MASK;
2692 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02002693 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002694 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02002695 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002696}
2697
2698static void enter_pmode(struct kvm_vcpu *vcpu)
2699{
2700 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002701 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002702
Gleb Natapovd99e4152012-12-20 16:57:45 +02002703 /*
2704 * Update real mode segment cache. It may be not up-to-date if sement
2705 * register was written while vcpu was in a guest mode.
2706 */
2707 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2708 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2709 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2710 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2711 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2712 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
2713
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002714 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002715
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002716 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002717
2718 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002719 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2720 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002721 vmcs_writel(GUEST_RFLAGS, flags);
2722
Rusty Russell66aee912007-07-17 23:34:16 +10002723 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2724 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002725
2726 update_exception_bitmap(vcpu);
2727
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002728 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2729 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2730 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2731 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2732 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2733 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002734}
2735
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002736static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002737{
Mathias Krause772e0312012-08-30 01:30:19 +02002738 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02002739 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002740
Gleb Natapovd99e4152012-12-20 16:57:45 +02002741 var.dpl = 0x3;
2742 if (seg == VCPU_SREG_CS)
2743 var.type = 0x3;
2744
2745 if (!emulate_invalid_guest_state) {
2746 var.selector = var.base >> 4;
2747 var.base = var.base & 0xffff0;
2748 var.limit = 0xffff;
2749 var.g = 0;
2750 var.db = 0;
2751 var.present = 1;
2752 var.s = 1;
2753 var.l = 0;
2754 var.unusable = 0;
2755 var.type = 0x3;
2756 var.avl = 0;
2757 if (save->base & 0xf)
2758 printk_once(KERN_WARNING "kvm: segment base is not "
2759 "paragraph aligned when entering "
2760 "protected mode (seg=%d)", seg);
2761 }
2762
2763 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05002764 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02002765 vmcs_write32(sf->limit, var.limit);
2766 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002767}
2768
2769static void enter_rmode(struct kvm_vcpu *vcpu)
2770{
2771 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002772 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002773 struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002774
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002775 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
2776 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2777 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2778 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2779 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002780 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2781 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002782
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002783 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002784
Gleb Natapov776e58e2011-03-13 12:34:27 +02002785 /*
2786 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01002787 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02002788 */
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002789 if (!kvm_vmx->tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02002790 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2791 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02002792
Avi Kivity2fb92db2011-04-27 19:42:18 +03002793 vmx_segment_cache_clear(vmx);
2794
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002795 vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002796 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002797 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2798
2799 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002800 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002801
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002802 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002803
2804 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002805 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002806 update_exception_bitmap(vcpu);
2807
Gleb Natapovd99e4152012-12-20 16:57:45 +02002808 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2809 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2810 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2811 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2812 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
2813 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002814
Eddie Dong8668a3c2007-10-10 14:26:45 +08002815 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002816}
2817
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002818void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
Amit Shah401d10d2009-02-20 22:53:37 +05302819{
2820 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002821 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
2822
2823 if (!msr)
2824 return;
Amit Shah401d10d2009-02-20 22:53:37 +05302825
Avi Kivityf6801df2010-01-21 15:31:50 +02002826 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302827 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002828 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302829 msr->data = efer;
2830 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002831 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302832
2833 msr->data = efer & ~EFER_LME;
2834 }
2835 setup_msrs(vmx);
2836}
2837
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002838#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002839
2840static void enter_lmode(struct kvm_vcpu *vcpu)
2841{
2842 u32 guest_tr_ar;
2843
Avi Kivity2fb92db2011-04-27 19:42:18 +03002844 vmx_segment_cache_clear(to_vmx(vcpu));
2845
Avi Kivity6aa8b732006-12-10 02:21:36 -08002846 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002847 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02002848 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
2849 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002850 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002851 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
2852 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002853 }
Avi Kivityda38f432010-07-06 11:30:49 +03002854 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002855}
2856
2857static void exit_lmode(struct kvm_vcpu *vcpu)
2858{
Gleb Natapov2961e8762013-11-25 15:37:13 +02002859 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03002860 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002861}
2862
2863#endif
2864
Junaid Shahidfaff8752018-06-29 13:10:05 -07002865static void vmx_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t addr)
2866{
2867 int vpid = to_vmx(vcpu)->vpid;
2868
2869 if (!vpid_sync_vcpu_addr(vpid, addr))
2870 vpid_sync_context(vpid);
2871
2872 /*
2873 * If VPIDs are not supported or enabled, then the above is a no-op.
2874 * But we don't really need a TLB flush in that case anyway, because
2875 * each VM entry/exit includes an implicit flush when VPID is 0.
2876 */
2877}
2878
Avi Kivitye8467fd2009-12-29 18:43:06 +02002879static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
2880{
2881 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
2882
2883 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
2884 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
2885}
2886
Anthony Liguori25c4c272007-04-27 09:29:21 +03002887static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08002888{
Avi Kivityfc78f512009-12-07 12:16:48 +02002889 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
2890
2891 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
2892 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08002893}
2894
Sheng Yang14394422008-04-28 12:24:45 +08002895static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
2896{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002897 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2898
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002899 if (!kvm_register_is_dirty(vcpu, VCPU_EXREG_PDPTR))
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002900 return;
2901
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002902 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002903 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
2904 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
2905 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
2906 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08002907 }
2908}
2909
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002910void ept_save_pdptrs(struct kvm_vcpu *vcpu)
Avi Kivity8f5d5492009-05-31 18:41:29 +03002911{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002912 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2913
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002914 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002915 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
2916 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
2917 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
2918 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002919 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002920
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002921 kvm_register_mark_dirty(vcpu, VCPU_EXREG_PDPTR);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002922}
2923
Sheng Yang14394422008-04-28 12:24:45 +08002924static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
2925 unsigned long cr0,
2926 struct kvm_vcpu *vcpu)
2927{
Sean Christopherson2183f562019-05-07 12:17:56 -07002928 struct vcpu_vmx *vmx = to_vmx(vcpu);
2929
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07002930 if (!kvm_register_is_available(vcpu, VCPU_EXREG_CR3))
Sean Christopherson34059c22019-09-27 14:45:23 -07002931 vmx_cache_reg(vcpu, VCPU_EXREG_CR3);
Sheng Yang14394422008-04-28 12:24:45 +08002932 if (!(cr0 & X86_CR0_PG)) {
2933 /* From paging/starting to nonpaging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002934 exec_controls_setbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2935 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002936 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002937 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002938 } else if (!is_paging(vcpu)) {
2939 /* From nonpaging to paging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002940 exec_controls_clearbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2941 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002942 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002943 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002944 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08002945
2946 if (!(cr0 & X86_CR0_WP))
2947 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08002948}
2949
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002950void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002951{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002952 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002953 unsigned long hw_cr0;
2954
Sean Christopherson3de63472018-07-13 08:42:30 -07002955 hw_cr0 = (cr0 & ~KVM_VM_CR0_ALWAYS_OFF);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002956 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02002957 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02002958 else {
Gleb Natapov50378782013-02-04 16:00:28 +02002959 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08002960
Gleb Natapov218e7632013-01-21 15:36:45 +02002961 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
2962 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002963
Gleb Natapov218e7632013-01-21 15:36:45 +02002964 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
2965 enter_rmode(vcpu);
2966 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002967
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002968#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02002969 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10002970 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002971 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10002972 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002973 exit_lmode(vcpu);
2974 }
2975#endif
2976
Sean Christophersonb4d18512018-03-05 12:04:40 -08002977 if (enable_ept && !enable_unrestricted_guest)
Sheng Yang14394422008-04-28 12:24:45 +08002978 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
2979
Avi Kivity6aa8b732006-12-10 02:21:36 -08002980 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08002981 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002982 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02002983
2984 /* depends on vcpu->arch.cr0 to be set to a new value */
2985 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002986}
2987
Yu Zhang855feb62017-08-24 20:27:55 +08002988static int get_ept_level(struct kvm_vcpu *vcpu)
2989{
Sean Christopherson148d735e2020-02-07 09:37:41 -08002990 /* Nested EPT currently only supports 4-level walks. */
2991 if (is_guest_mode(vcpu) && nested_cpu_has_ept(get_vmcs12(vcpu)))
2992 return 4;
Yu Zhang855feb62017-08-24 20:27:55 +08002993 if (cpu_has_vmx_ept_5levels() && (cpuid_maxphyaddr(vcpu) > 48))
2994 return 5;
2995 return 4;
2996}
2997
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002998u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08002999{
Yu Zhang855feb62017-08-24 20:27:55 +08003000 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08003001
Yu Zhang855feb62017-08-24 20:27:55 +08003002 eptp |= (get_ept_level(vcpu) == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08003003
Peter Feiner995f00a2017-06-30 17:26:32 -07003004 if (enable_ept_ad_bits &&
3005 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02003006 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003007 eptp |= (root_hpa & PAGE_MASK);
3008
3009 return eptp;
3010}
3011
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003012void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003013{
Tianyu Lan877ad952018-07-19 08:40:23 +00003014 struct kvm *kvm = vcpu->kvm;
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003015 bool update_guest_cr3 = true;
Sheng Yang14394422008-04-28 12:24:45 +08003016 unsigned long guest_cr3;
3017 u64 eptp;
3018
3019 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003020 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07003021 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08003022 vmcs_write64(EPT_POINTER, eptp);
Tianyu Lan877ad952018-07-19 08:40:23 +00003023
3024 if (kvm_x86_ops->tlb_remote_flush) {
3025 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
3026 to_vmx(vcpu)->ept_pointer = eptp;
3027 to_kvm_vmx(kvm)->ept_pointers_match
3028 = EPT_POINTERS_CHECK;
3029 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
3030 }
3031
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003032 /* Loading vmcs02.GUEST_CR3 is handled by nested VM-Enter. */
3033 if (is_guest_mode(vcpu))
3034 update_guest_cr3 = false;
Sean Christophersonb17b7432019-09-27 14:45:17 -07003035 else if (!enable_unrestricted_guest && !is_paging(vcpu))
Tianyu Lan877ad952018-07-19 08:40:23 +00003036 guest_cr3 = to_kvm_vmx(kvm)->ept_identity_map_addr;
Sean Christophersonb17b7432019-09-27 14:45:17 -07003037 else if (test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3038 guest_cr3 = vcpu->arch.cr3;
3039 else /* vmcs01.GUEST_CR3 is already up-to-date. */
3040 update_guest_cr3 = false;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02003041 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003042 }
3043
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003044 if (update_guest_cr3)
3045 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003046}
3047
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003048int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003049{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003050 struct vcpu_vmx *vmx = to_vmx(vcpu);
Ben Serebrin085e68e2015-04-16 11:58:05 -07003051 /*
3052 * Pass through host's Machine Check Enable value to hw_cr4, which
3053 * is in force while we are in guest mode. Do not let guests control
3054 * this bit, even if host CR4.MCE == 0.
3055 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003056 unsigned long hw_cr4;
3057
3058 hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
3059 if (enable_unrestricted_guest)
3060 hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003061 else if (vmx->rmode.vm86_active)
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003062 hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
3063 else
3064 hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003065
Sean Christopherson64f7a112018-04-30 10:01:06 -07003066 if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
3067 if (cr4 & X86_CR4_UMIP) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003068 secondary_exec_controls_setbit(vmx, SECONDARY_EXEC_DESC);
Sean Christopherson64f7a112018-04-30 10:01:06 -07003069 hw_cr4 &= ~X86_CR4_UMIP;
3070 } else if (!is_guest_mode(vcpu) ||
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003071 !nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC)) {
3072 secondary_exec_controls_clearbit(vmx, SECONDARY_EXEC_DESC);
3073 }
Sean Christopherson64f7a112018-04-30 10:01:06 -07003074 }
Paolo Bonzini0367f202016-07-12 10:44:55 +02003075
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003076 if (cr4 & X86_CR4_VMXE) {
3077 /*
3078 * To use VMXON (and later other VMX instructions), a guest
3079 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3080 * So basically the check on whether to allow nested VMX
Paolo Bonzini5bea5122018-09-18 15:19:17 +02003081 * is here. We operate under the default treatment of SMM,
3082 * so VMX cannot be enabled under SMM.
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003083 */
Paolo Bonzini5bea5122018-09-18 15:19:17 +02003084 if (!nested_vmx_allowed(vcpu) || is_smm(vcpu))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003085 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003086 }
David Matlack38991522016-11-29 18:14:08 -08003087
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003088 if (vmx->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003089 return 1;
3090
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003091 vcpu->arch.cr4 = cr4;
Sheng Yang14394422008-04-28 12:24:45 +08003092
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003093 if (!enable_unrestricted_guest) {
3094 if (enable_ept) {
3095 if (!is_paging(vcpu)) {
3096 hw_cr4 &= ~X86_CR4_PAE;
3097 hw_cr4 |= X86_CR4_PSE;
3098 } else if (!(cr4 & X86_CR4_PAE)) {
3099 hw_cr4 &= ~X86_CR4_PAE;
3100 }
3101 }
3102
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003103 /*
Huaitong Handdba2622016-03-22 16:51:15 +08003104 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
3105 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
3106 * to be manually disabled when guest switches to non-paging
3107 * mode.
3108 *
3109 * If !enable_unrestricted_guest, the CPU is always running
3110 * with CR0.PG=1 and CR4 needs to be modified.
3111 * If enable_unrestricted_guest, the CPU automatically
3112 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003113 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003114 if (!is_paging(vcpu))
3115 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
3116 }
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003117
Sheng Yang14394422008-04-28 12:24:45 +08003118 vmcs_writel(CR4_READ_SHADOW, cr4);
3119 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003120 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003121}
3122
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003123void vmx_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003124{
Avi Kivitya9179492011-01-03 14:28:52 +02003125 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003126 u32 ar;
3127
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003128 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003129 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003130 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003131 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003132 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003133 var->base = vmx_read_guest_seg_base(vmx, seg);
3134 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3135 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003136 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003137 var->base = vmx_read_guest_seg_base(vmx, seg);
3138 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3139 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3140 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003141 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003142 var->type = ar & 15;
3143 var->s = (ar >> 4) & 1;
3144 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003145 /*
3146 * Some userspaces do not preserve unusable property. Since usable
3147 * segment has to be present according to VMX spec we can use present
3148 * property to amend userspace bug by making unusable segment always
3149 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3150 * segment as unusable.
3151 */
3152 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003153 var->avl = (ar >> 12) & 1;
3154 var->l = (ar >> 13) & 1;
3155 var->db = (ar >> 14) & 1;
3156 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003157}
3158
Avi Kivitya9179492011-01-03 14:28:52 +02003159static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3160{
Avi Kivitya9179492011-01-03 14:28:52 +02003161 struct kvm_segment s;
3162
3163 if (to_vmx(vcpu)->rmode.vm86_active) {
3164 vmx_get_segment(vcpu, &s, seg);
3165 return s.base;
3166 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003167 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003168}
3169
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003170int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003171{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003172 struct vcpu_vmx *vmx = to_vmx(vcpu);
3173
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003174 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003175 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003176 else {
3177 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003178 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003179 }
Avi Kivity69c73022011-03-07 15:26:44 +02003180}
3181
Avi Kivity653e3102007-05-07 10:55:37 +03003182static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003183{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003184 u32 ar;
3185
Avi Kivityf0495f92012-06-07 17:06:10 +03003186 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003187 ar = 1 << 16;
3188 else {
3189 ar = var->type & 15;
3190 ar |= (var->s & 1) << 4;
3191 ar |= (var->dpl & 3) << 5;
3192 ar |= (var->present & 1) << 7;
3193 ar |= (var->avl & 1) << 12;
3194 ar |= (var->l & 1) << 13;
3195 ar |= (var->db & 1) << 14;
3196 ar |= (var->g & 1) << 15;
3197 }
Avi Kivity653e3102007-05-07 10:55:37 +03003198
3199 return ar;
3200}
3201
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003202void vmx_set_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity653e3102007-05-07 10:55:37 +03003203{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003204 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003205 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003206
Avi Kivity2fb92db2011-04-27 19:42:18 +03003207 vmx_segment_cache_clear(vmx);
3208
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003209 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3210 vmx->rmode.segs[seg] = *var;
3211 if (seg == VCPU_SREG_TR)
3212 vmcs_write16(sf->selector, var->selector);
3213 else if (var->s)
3214 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003215 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003216 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003217
Avi Kivity653e3102007-05-07 10:55:37 +03003218 vmcs_writel(sf->base, var->base);
3219 vmcs_write32(sf->limit, var->limit);
3220 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003221
3222 /*
3223 * Fix the "Accessed" bit in AR field of segment registers for older
3224 * qemu binaries.
3225 * IA32 arch specifies that at the time of processor reset the
3226 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003227 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003228 * state vmexit when "unrestricted guest" mode is turned on.
3229 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3230 * tree. Newer qemu binaries with that qemu fix would not need this
3231 * kvm hack.
3232 */
3233 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003234 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003235
Gleb Natapovf924d662012-12-12 19:10:55 +02003236 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003237
3238out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01003239 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003240}
3241
Avi Kivity6aa8b732006-12-10 02:21:36 -08003242static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3243{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003244 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003245
3246 *db = (ar >> 14) & 1;
3247 *l = (ar >> 13) & 1;
3248}
3249
Gleb Natapov89a27f42010-02-16 10:51:48 +02003250static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003251{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003252 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3253 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003254}
3255
Gleb Natapov89a27f42010-02-16 10:51:48 +02003256static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003257{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003258 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3259 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003260}
3261
Gleb Natapov89a27f42010-02-16 10:51:48 +02003262static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003263{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003264 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3265 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003266}
3267
Gleb Natapov89a27f42010-02-16 10:51:48 +02003268static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003269{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003270 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3271 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003272}
3273
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003274static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3275{
3276 struct kvm_segment var;
3277 u32 ar;
3278
3279 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003280 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003281 if (seg == VCPU_SREG_CS)
3282 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003283 ar = vmx_segment_access_rights(&var);
3284
3285 if (var.base != (var.selector << 4))
3286 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003287 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003288 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003289 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003290 return false;
3291
3292 return true;
3293}
3294
3295static bool code_segment_valid(struct kvm_vcpu *vcpu)
3296{
3297 struct kvm_segment cs;
3298 unsigned int cs_rpl;
3299
3300 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003301 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003302
Avi Kivity1872a3f2009-01-04 23:26:52 +02003303 if (cs.unusable)
3304 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003305 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003306 return false;
3307 if (!cs.s)
3308 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003309 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003310 if (cs.dpl > cs_rpl)
3311 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003312 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003313 if (cs.dpl != cs_rpl)
3314 return false;
3315 }
3316 if (!cs.present)
3317 return false;
3318
3319 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3320 return true;
3321}
3322
3323static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3324{
3325 struct kvm_segment ss;
3326 unsigned int ss_rpl;
3327
3328 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003329 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003330
Avi Kivity1872a3f2009-01-04 23:26:52 +02003331 if (ss.unusable)
3332 return true;
3333 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003334 return false;
3335 if (!ss.s)
3336 return false;
3337 if (ss.dpl != ss_rpl) /* DPL != RPL */
3338 return false;
3339 if (!ss.present)
3340 return false;
3341
3342 return true;
3343}
3344
3345static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3346{
3347 struct kvm_segment var;
3348 unsigned int rpl;
3349
3350 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03003351 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003352
Avi Kivity1872a3f2009-01-04 23:26:52 +02003353 if (var.unusable)
3354 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003355 if (!var.s)
3356 return false;
3357 if (!var.present)
3358 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003359 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003360 if (var.dpl < rpl) /* DPL < RPL */
3361 return false;
3362 }
3363
3364 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3365 * rights flags
3366 */
3367 return true;
3368}
3369
3370static bool tr_valid(struct kvm_vcpu *vcpu)
3371{
3372 struct kvm_segment tr;
3373
3374 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3375
Avi Kivity1872a3f2009-01-04 23:26:52 +02003376 if (tr.unusable)
3377 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03003378 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003379 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003380 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003381 return false;
3382 if (!tr.present)
3383 return false;
3384
3385 return true;
3386}
3387
3388static bool ldtr_valid(struct kvm_vcpu *vcpu)
3389{
3390 struct kvm_segment ldtr;
3391
3392 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3393
Avi Kivity1872a3f2009-01-04 23:26:52 +02003394 if (ldtr.unusable)
3395 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03003396 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003397 return false;
3398 if (ldtr.type != 2)
3399 return false;
3400 if (!ldtr.present)
3401 return false;
3402
3403 return true;
3404}
3405
3406static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3407{
3408 struct kvm_segment cs, ss;
3409
3410 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3411 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3412
Nadav Amitb32a9912015-03-29 16:33:04 +03003413 return ((cs.selector & SEGMENT_RPL_MASK) ==
3414 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003415}
3416
3417/*
3418 * Check if guest state is valid. Returns true if valid, false if
3419 * not.
3420 * We assume that registers are always usable
3421 */
3422static bool guest_state_valid(struct kvm_vcpu *vcpu)
3423{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003424 if (enable_unrestricted_guest)
3425 return true;
3426
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003427 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003428 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003429 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3430 return false;
3431 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3432 return false;
3433 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3434 return false;
3435 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3436 return false;
3437 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3438 return false;
3439 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3440 return false;
3441 } else {
3442 /* protected mode guest state checks */
3443 if (!cs_ss_rpl_check(vcpu))
3444 return false;
3445 if (!code_segment_valid(vcpu))
3446 return false;
3447 if (!stack_segment_valid(vcpu))
3448 return false;
3449 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3450 return false;
3451 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3452 return false;
3453 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3454 return false;
3455 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3456 return false;
3457 if (!tr_valid(vcpu))
3458 return false;
3459 if (!ldtr_valid(vcpu))
3460 return false;
3461 }
3462 /* TODO:
3463 * - Add checks on RIP
3464 * - Add checks on RFLAGS
3465 */
3466
3467 return true;
3468}
3469
Mike Dayd77c26f2007-10-08 09:02:08 -04003470static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003471{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003472 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003473 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003474 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003475
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003476 idx = srcu_read_lock(&kvm->srcu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003477 fn = to_kvm_vmx(kvm)->tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003478 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3479 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003480 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003481 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003482 r = kvm_write_guest_page(kvm, fn++, &data,
3483 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003484 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003485 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003486 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3487 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003488 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003489 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3490 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003491 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003492 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003493 r = kvm_write_guest_page(kvm, fn, &data,
3494 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3495 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003496out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003497 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003498 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003499}
3500
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003501static int init_rmode_identity_map(struct kvm *kvm)
3502{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003503 struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
Peter Xu2a5755b2020-01-09 09:57:14 -05003504 int i, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08003505 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003506 u32 tmp;
3507
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003508 /* Protect kvm_vmx->ept_identity_pagetable_done. */
Tang Chena255d472014-09-16 18:41:58 +08003509 mutex_lock(&kvm->slots_lock);
3510
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003511 if (likely(kvm_vmx->ept_identity_pagetable_done))
Peter Xu2a5755b2020-01-09 09:57:14 -05003512 goto out;
Tang Chena255d472014-09-16 18:41:58 +08003513
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003514 if (!kvm_vmx->ept_identity_map_addr)
3515 kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
3516 identity_map_pfn = kvm_vmx->ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08003517
David Hildenbrandd8a6e362017-08-24 20:51:34 +02003518 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003519 kvm_vmx->ept_identity_map_addr, PAGE_SIZE);
Tang Chenf51770e2014-09-16 18:41:59 +08003520 if (r < 0)
Peter Xu2a5755b2020-01-09 09:57:14 -05003521 goto out;
Tang Chena255d472014-09-16 18:41:58 +08003522
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003523 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3524 if (r < 0)
3525 goto out;
3526 /* Set up identity-mapping pagetable for EPT in real mode */
3527 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3528 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3529 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3530 r = kvm_write_guest_page(kvm, identity_map_pfn,
3531 &tmp, i * sizeof(tmp), sizeof(tmp));
3532 if (r < 0)
3533 goto out;
3534 }
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003535 kvm_vmx->ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08003536
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003537out:
Tang Chena255d472014-09-16 18:41:58 +08003538 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08003539 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003540}
3541
Avi Kivity6aa8b732006-12-10 02:21:36 -08003542static void seg_setup(int seg)
3543{
Mathias Krause772e0312012-08-30 01:30:19 +02003544 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003545 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003546
3547 vmcs_write16(sf->selector, 0);
3548 vmcs_writel(sf->base, 0);
3549 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003550 ar = 0x93;
3551 if (seg == VCPU_SREG_CS)
3552 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003553
3554 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003555}
3556
Sheng Yangf78e0e22007-10-29 09:40:42 +08003557static int alloc_apic_access_page(struct kvm *kvm)
3558{
Xiao Guangrong44841412012-09-07 14:14:20 +08003559 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003560 int r = 0;
3561
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003562 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08003563 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003564 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02003565 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
3566 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003567 if (r)
3568 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003569
Tang Chen73a6d942014-09-11 13:38:00 +08003570 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08003571 if (is_error_page(page)) {
3572 r = -EFAULT;
3573 goto out;
3574 }
3575
Tang Chenc24ae0d2014-09-24 15:57:58 +08003576 /*
3577 * Do not pin the page in memory, so that memory hot-unplug
3578 * is able to migrate it.
3579 */
3580 put_page(page);
3581 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003582out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003583 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003584 return r;
3585}
3586
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003587int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003588{
3589 int vpid;
3590
Avi Kivity919818a2009-03-23 18:01:29 +02003591 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08003592 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003593 spin_lock(&vmx_vpid_lock);
3594 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003595 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003596 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003597 else
3598 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003599 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003600 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003601}
3602
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003603void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003604{
Wanpeng Li991e7a02015-09-16 17:30:05 +08003605 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003606 return;
3607 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003608 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003609 spin_unlock(&vmx_vpid_lock);
3610}
3611
Yi Wang1e4329ee2018-11-08 11:22:21 +08003612static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003613 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08003614{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003615 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003616
3617 if (!cpu_has_vmx_msr_bitmap())
3618 return;
3619
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003620 if (static_branch_unlikely(&enable_evmcs))
3621 evmcs_touch_msr_bitmap();
3622
Sheng Yang25c5f222008-03-28 13:18:56 +08003623 /*
3624 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3625 * have the write-low and read-high bitmap offsets the wrong way round.
3626 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3627 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003628 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08003629 if (type & MSR_TYPE_R)
3630 /* read-low */
3631 __clear_bit(msr, msr_bitmap + 0x000 / f);
3632
3633 if (type & MSR_TYPE_W)
3634 /* write-low */
3635 __clear_bit(msr, msr_bitmap + 0x800 / f);
3636
Sheng Yang25c5f222008-03-28 13:18:56 +08003637 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3638 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08003639 if (type & MSR_TYPE_R)
3640 /* read-high */
3641 __clear_bit(msr, msr_bitmap + 0x400 / f);
3642
3643 if (type & MSR_TYPE_W)
3644 /* write-high */
3645 __clear_bit(msr, msr_bitmap + 0xc00 / f);
3646
3647 }
3648}
3649
Yi Wang1e4329ee2018-11-08 11:22:21 +08003650static __always_inline void vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003651 u32 msr, int type)
3652{
3653 int f = sizeof(unsigned long);
3654
3655 if (!cpu_has_vmx_msr_bitmap())
3656 return;
3657
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003658 if (static_branch_unlikely(&enable_evmcs))
3659 evmcs_touch_msr_bitmap();
3660
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003661 /*
3662 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3663 * have the write-low and read-high bitmap offsets the wrong way round.
3664 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3665 */
3666 if (msr <= 0x1fff) {
3667 if (type & MSR_TYPE_R)
3668 /* read-low */
3669 __set_bit(msr, msr_bitmap + 0x000 / f);
3670
3671 if (type & MSR_TYPE_W)
3672 /* write-low */
3673 __set_bit(msr, msr_bitmap + 0x800 / f);
3674
3675 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3676 msr &= 0x1fff;
3677 if (type & MSR_TYPE_R)
3678 /* read-high */
3679 __set_bit(msr, msr_bitmap + 0x400 / f);
3680
3681 if (type & MSR_TYPE_W)
3682 /* write-high */
3683 __set_bit(msr, msr_bitmap + 0xc00 / f);
3684
3685 }
3686}
3687
Yi Wang1e4329ee2018-11-08 11:22:21 +08003688static __always_inline void vmx_set_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003689 u32 msr, int type, bool value)
3690{
3691 if (value)
3692 vmx_enable_intercept_for_msr(msr_bitmap, msr, type);
3693 else
3694 vmx_disable_intercept_for_msr(msr_bitmap, msr, type);
3695}
3696
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003697static u8 vmx_msr_bitmap_mode(struct kvm_vcpu *vcpu)
Avi Kivity58972972009-02-24 22:26:47 +02003698{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003699 u8 mode = 0;
3700
3701 if (cpu_has_secondary_exec_ctrls() &&
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003702 (secondary_exec_controls_get(to_vmx(vcpu)) &
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003703 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
3704 mode |= MSR_BITMAP_MODE_X2APIC;
3705 if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
3706 mode |= MSR_BITMAP_MODE_X2APIC_APICV;
3707 }
3708
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003709 return mode;
Yang Zhang8d146952013-01-25 10:18:50 +08003710}
3711
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003712static void vmx_update_msr_bitmap_x2apic(unsigned long *msr_bitmap,
3713 u8 mode)
Yang Zhang8d146952013-01-25 10:18:50 +08003714{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003715 int msr;
3716
3717 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
3718 unsigned word = msr / BITS_PER_LONG;
3719 msr_bitmap[word] = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;
3720 msr_bitmap[word + (0x800 / sizeof(long))] = ~0;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08003721 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003722
3723 if (mode & MSR_BITMAP_MODE_X2APIC) {
3724 /*
3725 * TPR reads and writes can be virtualized even if virtual interrupt
3726 * delivery is not in use.
3727 */
3728 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW);
3729 if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
3730 vmx_enable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_R);
3731 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
3732 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
3733 }
3734 }
3735}
3736
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003737void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu)
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003738{
3739 struct vcpu_vmx *vmx = to_vmx(vcpu);
3740 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3741 u8 mode = vmx_msr_bitmap_mode(vcpu);
3742 u8 changed = mode ^ vmx->msr_bitmap_mode;
3743
3744 if (!changed)
3745 return;
3746
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003747 if (changed & (MSR_BITMAP_MODE_X2APIC | MSR_BITMAP_MODE_X2APIC_APICV))
3748 vmx_update_msr_bitmap_x2apic(msr_bitmap, mode);
3749
3750 vmx->msr_bitmap_mode = mode;
Avi Kivity58972972009-02-24 22:26:47 +02003751}
3752
Chao Pengb08c2892018-10-24 16:05:15 +08003753void pt_update_intercept_for_msr(struct vcpu_vmx *vmx)
3754{
3755 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3756 bool flag = !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
3757 u32 i;
3758
3759 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_STATUS,
3760 MSR_TYPE_RW, flag);
3761 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_BASE,
3762 MSR_TYPE_RW, flag);
3763 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_MASK,
3764 MSR_TYPE_RW, flag);
3765 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_CR3_MATCH,
3766 MSR_TYPE_RW, flag);
3767 for (i = 0; i < vmx->pt_desc.addr_range; i++) {
3768 vmx_set_intercept_for_msr(msr_bitmap,
3769 MSR_IA32_RTIT_ADDR0_A + i * 2, MSR_TYPE_RW, flag);
3770 vmx_set_intercept_for_msr(msr_bitmap,
3771 MSR_IA32_RTIT_ADDR0_B + i * 2, MSR_TYPE_RW, flag);
3772 }
3773}
3774
Liran Alone6c67d82018-09-04 10:56:52 +03003775static bool vmx_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
3776{
3777 struct vcpu_vmx *vmx = to_vmx(vcpu);
3778 void *vapic_page;
3779 u32 vppr;
3780 int rvi;
3781
3782 if (WARN_ON_ONCE(!is_guest_mode(vcpu)) ||
3783 !nested_cpu_has_vid(get_vmcs12(vcpu)) ||
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003784 WARN_ON_ONCE(!vmx->nested.virtual_apic_map.gfn))
Liran Alone6c67d82018-09-04 10:56:52 +03003785 return false;
3786
Paolo Bonzini7e712682018-10-03 13:44:26 +02003787 rvi = vmx_get_rvi();
Liran Alone6c67d82018-09-04 10:56:52 +03003788
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003789 vapic_page = vmx->nested.virtual_apic_map.hva;
Liran Alone6c67d82018-09-04 10:56:52 +03003790 vppr = *((u32 *)(vapic_page + APIC_PROCPRI));
Liran Alone6c67d82018-09-04 10:56:52 +03003791
3792 return ((rvi & 0xf0) > (vppr & 0xf0));
3793}
3794
Wincy Van06a55242017-04-28 13:13:59 +08003795static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
3796 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003797{
3798#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08003799 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
3800
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003801 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08003802 /*
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003803 * The vector of interrupt to be delivered to vcpu had
3804 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08003805 *
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003806 * Following cases will be reached in this block, and
3807 * we always send a notification event in all cases as
3808 * explained below.
3809 *
3810 * Case 1: vcpu keeps in non-root mode. Sending a
3811 * notification event posts the interrupt to vcpu.
3812 *
3813 * Case 2: vcpu exits to root mode and is still
3814 * runnable. PIR will be synced to vIRR before the
3815 * next vcpu entry. Sending a notification event in
3816 * this case has no effect, as vcpu is not in root
3817 * mode.
3818 *
3819 * Case 3: vcpu exits to root mode and is blocked.
3820 * vcpu_block() has already synced PIR to vIRR and
3821 * never blocks vcpu if vIRR is not cleared. Therefore,
3822 * a blocked vcpu here does not wait for any requested
3823 * interrupts in PIR, and sending a notification event
3824 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08003825 */
Feng Wu28b835d2015-09-18 22:29:54 +08003826
Wincy Van06a55242017-04-28 13:13:59 +08003827 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003828 return true;
3829 }
3830#endif
3831 return false;
3832}
3833
Wincy Van705699a2015-02-03 23:58:17 +08003834static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
3835 int vector)
3836{
3837 struct vcpu_vmx *vmx = to_vmx(vcpu);
3838
3839 if (is_guest_mode(vcpu) &&
3840 vector == vmx->nested.posted_intr_nv) {
Wincy Van705699a2015-02-03 23:58:17 +08003841 /*
3842 * If a posted intr is not recognized by hardware,
3843 * we will accomplish it in the next vmentry.
3844 */
3845 vmx->nested.pi_pending = true;
3846 kvm_make_request(KVM_REQ_EVENT, vcpu);
Liran Alon6b697712017-11-09 20:27:20 +02003847 /* the PIR and ON have been set by L1. */
3848 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
3849 kvm_vcpu_kick(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08003850 return 0;
3851 }
3852 return -1;
3853}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003854/*
Yang Zhanga20ed542013-04-11 19:25:15 +08003855 * Send interrupt to vcpu via posted interrupt way.
3856 * 1. If target vcpu is running(non-root mode), send posted interrupt
3857 * notification to vcpu and hardware will sync PIR to vIRR atomically.
3858 * 2. If target vcpu isn't running(root mode), kick it to pick up the
3859 * interrupt from PIR in next vmentry.
3860 */
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003861static int vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
Yang Zhanga20ed542013-04-11 19:25:15 +08003862{
3863 struct vcpu_vmx *vmx = to_vmx(vcpu);
3864 int r;
3865
Wincy Van705699a2015-02-03 23:58:17 +08003866 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
3867 if (!r)
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003868 return 0;
3869
3870 if (!vcpu->arch.apicv_active)
3871 return -1;
Wincy Van705699a2015-02-03 23:58:17 +08003872
Yang Zhanga20ed542013-04-11 19:25:15 +08003873 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003874 return 0;
Yang Zhanga20ed542013-04-11 19:25:15 +08003875
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003876 /* If a previous notification has sent the IPI, nothing to do. */
3877 if (pi_test_and_set_on(&vmx->pi_desc))
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003878 return 0;
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003879
Wincy Van06a55242017-04-28 13:13:59 +08003880 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08003881 kvm_vcpu_kick(vcpu);
Vitaly Kuznetsov91a5f412020-02-20 18:22:05 +01003882
3883 return 0;
Yang Zhanga20ed542013-04-11 19:25:15 +08003884}
3885
Avi Kivity6aa8b732006-12-10 02:21:36 -08003886/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003887 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
3888 * will not change in the lifetime of the guest.
3889 * Note that host-state that does change is set elsewhere. E.g., host-state
3890 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
3891 */
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003892void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003893{
3894 u32 low32, high32;
3895 unsigned long tmpl;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003896 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003897
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07003898 cr0 = read_cr0();
3899 WARN_ON(cr0 & X86_CR0_TS);
3900 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003901
3902 /*
3903 * Save the most likely value for this task's CR3 in the VMCS.
3904 * We can't use __get_current_cr3_fast() because we're not atomic.
3905 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07003906 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003907 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003908 vmx->loaded_vmcs->host_state.cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003909
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003910 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003911 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003912 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003913 vmx->loaded_vmcs->host_state.cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003914
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003915 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003916#ifdef CONFIG_X86_64
3917 /*
3918 * Load null selectors, so we can avoid reloading them in
Sean Christopherson6d6095b2018-07-23 12:32:44 -07003919 * vmx_prepare_switch_to_host(), in case userspace uses
3920 * the null selectors too (the expected case).
Avi Kivityb2da15a2012-05-13 19:53:24 +03003921 */
3922 vmcs_write16(HOST_DS_SELECTOR, 0);
3923 vmcs_write16(HOST_ES_SELECTOR, 0);
3924#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003925 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3926 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003927#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003928 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3929 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
3930
Sean Christopherson23420802019-04-19 22:50:57 -07003931 vmcs_writel(HOST_IDTR_BASE, host_idt_base); /* 22.2.4 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003932
Sean Christopherson453eafb2018-12-20 12:25:17 -08003933 vmcs_writel(HOST_RIP, (unsigned long)vmx_vmexit); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003934
3935 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
3936 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
3937 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
3938 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
3939
3940 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
3941 rdmsr(MSR_IA32_CR_PAT, low32, high32);
3942 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
3943 }
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003944
Sean Christophersonc73da3f2018-12-03 13:53:00 -08003945 if (cpu_has_load_ia32_efer())
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003946 vmcs_write64(HOST_IA32_EFER, host_efer);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003947}
3948
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003949void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003950{
3951 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
3952 if (enable_ept)
3953 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03003954 if (is_guest_mode(&vmx->vcpu))
3955 vmx->vcpu.arch.cr4_guest_owned_bits &=
3956 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003957 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
3958}
3959
Sean Christophersonc075c3e2019-05-07 12:17:53 -07003960u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
Yang Zhang01e439b2013-04-11 19:25:12 +08003961{
3962 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
3963
Andrey Smetanind62caab2015-11-10 15:36:33 +03003964 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08003965 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01003966
3967 if (!enable_vnmi)
3968 pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;
3969
Sean Christopherson804939e2019-05-07 12:18:05 -07003970 if (!enable_preemption_timer)
3971 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
3972
Yang Zhang01e439b2013-04-11 19:25:12 +08003973 return pin_based_exec_ctrl;
3974}
3975
Andrey Smetanind62caab2015-11-10 15:36:33 +03003976static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
3977{
3978 struct vcpu_vmx *vmx = to_vmx(vcpu);
3979
Sean Christophersonc5f2c762019-05-07 12:17:55 -07003980 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03003981 if (cpu_has_secondary_exec_ctrls()) {
3982 if (kvm_vcpu_apicv_active(vcpu))
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003983 secondary_exec_controls_setbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03003984 SECONDARY_EXEC_APIC_REGISTER_VIRT |
3985 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3986 else
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003987 secondary_exec_controls_clearbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03003988 SECONDARY_EXEC_APIC_REGISTER_VIRT |
3989 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3990 }
3991
3992 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003993 vmx_update_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03003994}
3995
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08003996u32 vmx_exec_control(struct vcpu_vmx *vmx)
3997{
3998 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
3999
4000 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4001 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4002
4003 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
4004 exec_control &= ~CPU_BASED_TPR_SHADOW;
4005#ifdef CONFIG_X86_64
4006 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4007 CPU_BASED_CR8_LOAD_EXITING;
4008#endif
4009 }
4010 if (!enable_ept)
4011 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4012 CPU_BASED_CR3_LOAD_EXITING |
4013 CPU_BASED_INVLPG_EXITING;
4014 if (kvm_mwait_in_guest(vmx->vcpu.kvm))
4015 exec_control &= ~(CPU_BASED_MWAIT_EXITING |
4016 CPU_BASED_MONITOR_EXITING);
4017 if (kvm_hlt_in_guest(vmx->vcpu.kvm))
4018 exec_control &= ~CPU_BASED_HLT_EXITING;
4019 return exec_control;
4020}
4021
4022
Paolo Bonzini80154d72017-08-24 13:55:35 +02004023static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004024{
Paolo Bonzini80154d72017-08-24 13:55:35 +02004025 struct kvm_vcpu *vcpu = &vmx->vcpu;
4026
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004027 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004028
Chao Pengf99e3da2018-10-24 16:05:10 +08004029 if (pt_mode == PT_MODE_SYSTEM)
4030 exec_control &= ~(SECONDARY_EXEC_PT_USE_GPA | SECONDARY_EXEC_PT_CONCEAL_VMX);
Paolo Bonzini80154d72017-08-24 13:55:35 +02004031 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004032 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4033 if (vmx->vpid == 0)
4034 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4035 if (!enable_ept) {
4036 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4037 enable_unrestricted_guest = 0;
4038 }
4039 if (!enable_unrestricted_guest)
4040 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
Wanpeng Lib31c1142018-03-12 04:53:04 -07004041 if (kvm_pause_in_guest(vmx->vcpu.kvm))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004042 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02004043 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004044 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4045 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004046 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004047
4048 /* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
4049 * in vmx_set_cr4. */
4050 exec_control &= ~SECONDARY_EXEC_DESC;
4051
Abel Gordonabc4fc52013-04-18 14:35:25 +03004052 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4053 (handle_vmptrld).
4054 We can NOT enable shadow_vmcs here because we don't have yet
4055 a current VMCS12
4056 */
4057 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08004058
4059 if (!enable_pml)
4060 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08004061
Paolo Bonzini3db13482017-08-24 14:48:03 +02004062 if (vmx_xsaves_supported()) {
4063 /* Exposing XSAVES only when XSAVE is exposed */
4064 bool xsaves_enabled =
Sean Christopherson96be4e02019-12-10 14:44:15 -08004065 boot_cpu_has(X86_FEATURE_XSAVE) &&
Paolo Bonzini3db13482017-08-24 14:48:03 +02004066 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
4067 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
4068
Aaron Lewis72041602019-10-21 16:30:20 -07004069 vcpu->arch.xsaves_enabled = xsaves_enabled;
4070
Paolo Bonzini3db13482017-08-24 14:48:03 +02004071 if (!xsaves_enabled)
4072 exec_control &= ~SECONDARY_EXEC_XSAVES;
4073
4074 if (nested) {
4075 if (xsaves_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004076 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini3db13482017-08-24 14:48:03 +02004077 SECONDARY_EXEC_XSAVES;
4078 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004079 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini3db13482017-08-24 14:48:03 +02004080 ~SECONDARY_EXEC_XSAVES;
4081 }
4082 }
4083
Paolo Bonzini80154d72017-08-24 13:55:35 +02004084 if (vmx_rdtscp_supported()) {
4085 bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
4086 if (!rdtscp_enabled)
4087 exec_control &= ~SECONDARY_EXEC_RDTSCP;
4088
4089 if (nested) {
4090 if (rdtscp_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004091 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004092 SECONDARY_EXEC_RDTSCP;
4093 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004094 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004095 ~SECONDARY_EXEC_RDTSCP;
4096 }
4097 }
4098
4099 if (vmx_invpcid_supported()) {
4100 /* Exposing INVPCID only when PCID is exposed */
4101 bool invpcid_enabled =
4102 guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
4103 guest_cpuid_has(vcpu, X86_FEATURE_PCID);
4104
4105 if (!invpcid_enabled) {
4106 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
4107 guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
4108 }
4109
4110 if (nested) {
4111 if (invpcid_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004112 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004113 SECONDARY_EXEC_ENABLE_INVPCID;
4114 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004115 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004116 ~SECONDARY_EXEC_ENABLE_INVPCID;
4117 }
4118 }
4119
Jim Mattson45ec3682017-08-23 16:32:04 -07004120 if (vmx_rdrand_supported()) {
4121 bool rdrand_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDRAND);
4122 if (rdrand_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004123 exec_control &= ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004124
4125 if (nested) {
4126 if (rdrand_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004127 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004128 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004129 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004130 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004131 ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004132 }
4133 }
4134
Jim Mattson75f4fc82017-08-23 16:32:03 -07004135 if (vmx_rdseed_supported()) {
4136 bool rdseed_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDSEED);
4137 if (rdseed_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004138 exec_control &= ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004139
4140 if (nested) {
4141 if (rdseed_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004142 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004143 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004144 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004145 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004146 ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004147 }
4148 }
4149
Tao Xue69e72fa2019-07-16 14:55:49 +08004150 if (vmx_waitpkg_supported()) {
4151 bool waitpkg_enabled =
4152 guest_cpuid_has(vcpu, X86_FEATURE_WAITPKG);
4153
4154 if (!waitpkg_enabled)
4155 exec_control &= ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4156
4157 if (nested) {
4158 if (waitpkg_enabled)
4159 vmx->nested.msrs.secondary_ctls_high |=
4160 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4161 else
4162 vmx->nested.msrs.secondary_ctls_high &=
4163 ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4164 }
4165 }
4166
Paolo Bonzini80154d72017-08-24 13:55:35 +02004167 vmx->secondary_exec_control = exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004168}
4169
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004170static void ept_set_mmio_spte_mask(void)
4171{
4172 /*
4173 * EPT Misconfigurations can be generated if the value of bits 2:0
4174 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004175 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07004176 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
Sean Christopherson4af77152019-08-01 13:35:22 -07004177 VMX_EPT_MISCONFIG_WX_VALUE, 0);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004178}
4179
Wanpeng Lif53cd632014-12-02 19:14:58 +08004180#define VMX_XSS_EXIT_BITMAP 0
Avi Kivity6aa8b732006-12-10 02:21:36 -08004181
Sean Christopherson944c3462018-12-03 13:53:09 -08004182/*
Xiaoyao Li1b842922019-10-20 17:11:01 +08004183 * Noting that the initialization of Guest-state Area of VMCS is in
4184 * vmx_vcpu_reset().
Sean Christopherson944c3462018-12-03 13:53:09 -08004185 */
Xiaoyao Li1b842922019-10-20 17:11:01 +08004186static void init_vmcs(struct vcpu_vmx *vmx)
Sean Christopherson944c3462018-12-03 13:53:09 -08004187{
Sean Christopherson944c3462018-12-03 13:53:09 -08004188 if (nested)
Xiaoyao Li1b842922019-10-20 17:11:01 +08004189 nested_vmx_set_vmcs_shadowing_bitmap();
Sean Christopherson944c3462018-12-03 13:53:09 -08004190
Sheng Yang25c5f222008-03-28 13:18:56 +08004191 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004192 vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
Sheng Yang25c5f222008-03-28 13:18:56 +08004193
Avi Kivity6aa8b732006-12-10 02:21:36 -08004194 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4195
Avi Kivity6aa8b732006-12-10 02:21:36 -08004196 /* Control */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004197 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004198
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004199 exec_controls_set(vmx, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004200
Dan Williamsdfa169b2016-06-02 11:17:24 -07004201 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004202 vmx_compute_secondary_exec_control(vmx);
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004203 secondary_exec_controls_set(vmx, vmx->secondary_exec_control);
Dan Williamsdfa169b2016-06-02 11:17:24 -07004204 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004205
Andrey Smetanind62caab2015-11-10 15:36:33 +03004206 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004207 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4208 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4209 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4210 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4211
4212 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004213
Li RongQing0bcf2612015-12-03 13:29:34 +08004214 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08004215 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004216 }
4217
Wanpeng Lib31c1142018-03-12 04:53:04 -07004218 if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004219 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004220 vmx->ple_window = ple_window;
4221 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004222 }
4223
Xiao Guangrongc3707952011-07-12 03:28:04 +08004224 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4225 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004226 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4227
Avi Kivity9581d442010-10-19 16:46:55 +02004228 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4229 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004230 vmx_set_constant_host_state(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004231 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4232 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004233
Bandan Das2a499e42017-08-03 15:54:41 -04004234 if (cpu_has_vmx_vmfunc())
4235 vmcs_write64(VM_FUNCTION_CONTROL, 0);
4236
Eddie Dong2cc51562007-05-21 07:28:09 +03004237 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4238 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004239 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
Eddie Dong2cc51562007-05-21 07:28:09 +03004240 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004241 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004242
Radim Krčmář74545702015-04-27 15:11:25 +02004243 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4244 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004245
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004246 vm_exit_controls_set(vmx, vmx_vmexit_ctrl());
Avi Kivity6aa8b732006-12-10 02:21:36 -08004247
4248 /* 22.2.1, 20.8.1 */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004249 vm_entry_controls_set(vmx, vmx_vmentry_ctrl());
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004250
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004251 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
4252 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
4253
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004254 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004255
Xiaoyao Li35fbe0d2019-10-20 17:10:58 +08004256 if (vmx->vpid != 0)
4257 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4258
Wanpeng Lif53cd632014-12-02 19:14:58 +08004259 if (vmx_xsaves_supported())
4260 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4261
Peter Feiner4e595162016-07-07 14:49:58 -07004262 if (enable_pml) {
Peter Feiner4e595162016-07-07 14:49:58 -07004263 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
4264 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
4265 }
Sean Christopherson0b665d32018-08-14 09:33:34 -07004266
4267 if (cpu_has_vmx_encls_vmexit())
4268 vmcs_write64(ENCLS_EXITING_BITMAP, -1ull);
Chao Peng2ef444f2018-10-24 16:05:12 +08004269
4270 if (pt_mode == PT_MODE_HOST_GUEST) {
4271 memset(&vmx->pt_desc, 0, sizeof(vmx->pt_desc));
4272 /* Bit[6~0] are forced to 1, writes are ignored. */
4273 vmx->pt_desc.guest.output_mask = 0x7F;
4274 vmcs_write64(GUEST_IA32_RTIT_CTL, 0);
4275 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004276}
4277
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004278static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004279{
4280 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004281 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004282 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004283
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004284 vmx->rmode.vm86_active = 0;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004285 vmx->spec_ctrl = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004286
Tao Xu6e3ba4a2019-07-16 14:55:50 +08004287 vmx->msr_ia32_umwait_control = 0;
4288
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004289 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Wanpeng Li95c06542019-09-05 14:26:28 +08004290 vmx->hv_deadline_tsc = -1;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004291 kvm_set_cr8(vcpu, 0);
4292
4293 if (!init_event) {
4294 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
4295 MSR_IA32_APICBASE_ENABLE;
4296 if (kvm_vcpu_is_reset_bsp(vcpu))
4297 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4298 apic_base_msr.host_initiated = true;
4299 kvm_set_apic_base(vcpu, &apic_base_msr);
4300 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004301
Avi Kivity2fb92db2011-04-27 19:42:18 +03004302 vmx_segment_cache_clear(vmx);
4303
Avi Kivity5706be02008-08-20 15:07:31 +03004304 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004305 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004306 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004307
4308 seg_setup(VCPU_SREG_DS);
4309 seg_setup(VCPU_SREG_ES);
4310 seg_setup(VCPU_SREG_FS);
4311 seg_setup(VCPU_SREG_GS);
4312 seg_setup(VCPU_SREG_SS);
4313
4314 vmcs_write16(GUEST_TR_SELECTOR, 0);
4315 vmcs_writel(GUEST_TR_BASE, 0);
4316 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4317 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4318
4319 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4320 vmcs_writel(GUEST_LDTR_BASE, 0);
4321 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4322 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4323
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004324 if (!init_event) {
4325 vmcs_write32(GUEST_SYSENTER_CS, 0);
4326 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4327 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4328 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4329 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004330
Wanpeng Lic37c2872017-11-20 14:52:21 -08004331 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
Jan Kiszka66450a22013-03-13 12:42:34 +01004332 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004333
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004334 vmcs_writel(GUEST_GDTR_BASE, 0);
4335 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4336
4337 vmcs_writel(GUEST_IDTR_BASE, 0);
4338 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4339
Anthony Liguori443381a2010-12-06 10:53:38 -06004340 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004341 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004342 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Wanpeng Lia554d202017-10-11 05:10:19 -07004343 if (kvm_mpx_supported())
4344 vmcs_write64(GUEST_BNDCFGS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004345
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004346 setup_msrs(vmx);
4347
Avi Kivity6aa8b732006-12-10 02:21:36 -08004348 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4349
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004350 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08004351 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004352 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08004353 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004354 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004355 vmcs_write32(TPR_THRESHOLD, 0);
4356 }
4357
Paolo Bonzinia73896c2014-11-02 07:54:30 +01004358 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004359
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004360 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004361 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06004362 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004363 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02004364 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004365
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004366 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004367
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004368 vpid_sync_context(vmx->vpid);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004369 if (init_event)
4370 vmx_clear_hlt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004371}
4372
Jan Kiszkac9a79532014-03-07 20:03:15 +01004373static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004374{
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08004375 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004376}
4377
Jan Kiszkac9a79532014-03-07 20:03:15 +01004378static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004379{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004380 if (!enable_vnmi ||
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004381 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01004382 enable_irq_window(vcpu);
4383 return;
4384 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004385
Xiaoyao Li4e2a0bc2019-12-06 16:45:25 +08004386 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004387}
4388
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004389static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004390{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004391 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004392 uint32_t intr;
4393 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004394
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004395 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004396
Avi Kivityfa89a812008-09-01 15:57:51 +03004397 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004398 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004399 int inc_eip = 0;
4400 if (vcpu->arch.interrupt.soft)
4401 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004402 kvm_inject_realmode_interrupt(vcpu, irq, inc_eip);
Eddie Dong85f455f2007-07-06 12:20:49 +03004403 return;
4404 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004405 intr = irq | INTR_INFO_VALID_MASK;
4406 if (vcpu->arch.interrupt.soft) {
4407 intr |= INTR_TYPE_SOFT_INTR;
4408 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4409 vmx->vcpu.arch.event_exit_inst_len);
4410 } else
4411 intr |= INTR_TYPE_EXT_INTR;
4412 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004413
4414 vmx_clear_hlt(vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004415}
4416
Sheng Yangf08864b2008-05-15 18:23:25 +08004417static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4418{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004419 struct vcpu_vmx *vmx = to_vmx(vcpu);
4420
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004421 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004422 /*
4423 * Tracking the NMI-blocked state in software is built upon
4424 * finding the next open IRQ window. This, in turn, depends on
4425 * well-behaving guests: They have to keep IRQs disabled at
4426 * least as long as the NMI handler runs. Otherwise we may
4427 * cause NMI nesting, maybe breaking the guest. But as this is
4428 * highly unlikely, we can live with the residual risk.
4429 */
4430 vmx->loaded_vmcs->soft_vnmi_blocked = 1;
4431 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4432 }
4433
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004434 ++vcpu->stat.nmi_injections;
4435 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004436
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004437 if (vmx->rmode.vm86_active) {
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004438 kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004439 return;
4440 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08004441
Sheng Yangf08864b2008-05-15 18:23:25 +08004442 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4443 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004444
4445 vmx_clear_hlt(vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08004446}
4447
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004448bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004449{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004450 struct vcpu_vmx *vmx = to_vmx(vcpu);
4451 bool masked;
4452
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004453 if (!enable_vnmi)
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004454 return vmx->loaded_vmcs->soft_vnmi_blocked;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004455 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02004456 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004457 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
4458 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4459 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004460}
4461
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004462void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004463{
4464 struct vcpu_vmx *vmx = to_vmx(vcpu);
4465
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004466 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004467 if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
4468 vmx->loaded_vmcs->soft_vnmi_blocked = masked;
4469 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4470 }
4471 } else {
4472 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4473 if (masked)
4474 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4475 GUEST_INTR_STATE_NMI);
4476 else
4477 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4478 GUEST_INTR_STATE_NMI);
4479 }
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004480}
4481
Jan Kiszka2505dc92013-04-14 12:12:47 +02004482static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
4483{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004484 if (to_vmx(vcpu)->nested.nested_run_pending)
4485 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004486
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004487 if (!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004488 to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
4489 return 0;
4490
Jan Kiszka2505dc92013-04-14 12:12:47 +02004491 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4492 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4493 | GUEST_INTR_STATE_NMI));
4494}
4495
Gleb Natapov78646122009-03-23 12:12:11 +02004496static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4497{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004498 return (!to_vmx(vcpu)->nested.nested_run_pending &&
4499 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03004500 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4501 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004502}
4503
Izik Eiduscbc94022007-10-25 00:29:55 +02004504static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4505{
4506 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02004507
Sean Christophersonf7eaeb02018-03-05 12:04:36 -08004508 if (enable_unrestricted_guest)
4509 return 0;
4510
Peter Xu6a3c6232020-01-09 09:57:16 -05004511 mutex_lock(&kvm->slots_lock);
4512 ret = __x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
4513 PAGE_SIZE * 3);
4514 mutex_unlock(&kvm->slots_lock);
4515
Izik Eiduscbc94022007-10-25 00:29:55 +02004516 if (ret)
4517 return ret;
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004518 to_kvm_vmx(kvm)->tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004519 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02004520}
4521
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004522static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
4523{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004524 to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004525 return 0;
4526}
4527
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004528static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004529{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004530 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004531 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004532 /*
4533 * Update instruction length as we may reinject the exception
4534 * from user space while in guest debugging mode.
4535 */
4536 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4537 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004538 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004539 return false;
4540 /* fall through */
4541 case DB_VECTOR:
4542 if (vcpu->guest_debug &
4543 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4544 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004545 /* fall through */
4546 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004547 case OF_VECTOR:
4548 case BR_VECTOR:
4549 case UD_VECTOR:
4550 case DF_VECTOR:
4551 case SS_VECTOR:
4552 case GP_VECTOR:
4553 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004554 return true;
4555 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004556 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004557 return false;
4558}
4559
4560static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4561 int vec, u32 err_code)
4562{
4563 /*
4564 * Instruction with address size override prefix opcode 0x67
4565 * Cause the #SS fault with 0 error code in VM86 mode.
4566 */
4567 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004568 if (kvm_emulate_instruction(vcpu, 0)) {
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004569 if (vcpu->arch.halt_request) {
4570 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06004571 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004572 }
4573 return 1;
4574 }
4575 return 0;
4576 }
4577
4578 /*
4579 * Forward all other exceptions that are valid in real mode.
4580 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4581 * the required debugging infrastructure rework.
4582 */
4583 kvm_queue_exception(vcpu, vec);
4584 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004585}
4586
Andi Kleena0861c02009-06-08 17:37:09 +08004587/*
4588 * Trigger machine check on the host. We assume all the MSRs are already set up
4589 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4590 * We pass a fake environment to the machine check handler because we want
4591 * the guest to be always treated like user space, no matter what context
4592 * it used internally.
4593 */
4594static void kvm_machine_check(void)
4595{
4596#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4597 struct pt_regs regs = {
4598 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4599 .flags = X86_EFLAGS_IF,
4600 };
4601
4602 do_machine_check(&regs, 0);
4603#endif
4604}
4605
Avi Kivity851ba692009-08-24 11:10:17 +03004606static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004607{
Sean Christopherson95b5a482019-04-19 22:50:59 -07004608 /* handled by vmx_vcpu_run() */
Andi Kleena0861c02009-06-08 17:37:09 +08004609 return 1;
4610}
4611
Sean Christopherson95b5a482019-04-19 22:50:59 -07004612static int handle_exception_nmi(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004613{
Avi Kivity1155f762007-11-22 11:30:47 +02004614 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004615 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004616 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004617 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004618 u32 vect_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004619
Avi Kivity1155f762007-11-22 11:30:47 +02004620 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004621 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004622
Paolo Bonzini2ea72032019-06-06 14:57:25 +02004623 if (is_machine_check(intr_info) || is_nmi(intr_info))
Sean Christopherson95b5a482019-04-19 22:50:59 -07004624 return 1; /* handled by handle_exception_nmi_irqoff() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004625
Wanpeng Li082d06e2018-04-03 16:28:48 -07004626 if (is_invalid_opcode(intr_info))
4627 return handle_ud(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004628
Avi Kivity6aa8b732006-12-10 02:21:36 -08004629 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004630 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004631 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004632
Liran Alon9e869482018-03-12 13:12:51 +02004633 if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
4634 WARN_ON_ONCE(!enable_vmware_backdoor);
Sean Christophersona6c6ed12019-08-27 14:40:30 -07004635
4636 /*
4637 * VMware backdoor emulation on #GP interception only handles
4638 * IN{S}, OUT{S}, and RDPMC, none of which generate a non-zero
4639 * error code on #GP.
4640 */
4641 if (error_code) {
4642 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
4643 return 1;
4644 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004645 return kvm_emulate_instruction(vcpu, EMULTYPE_VMWARE_GP);
Liran Alon9e869482018-03-12 13:12:51 +02004646 }
4647
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004648 /*
4649 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4650 * MMIO, it is better to report an internal error.
4651 * See the comments in vmx_handle_exit.
4652 */
4653 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4654 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4655 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4656 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004657 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004658 vcpu->run->internal.data[0] = vect_info;
4659 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004660 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004661 return 0;
4662 }
4663
Avi Kivity6aa8b732006-12-10 02:21:36 -08004664 if (is_page_fault(intr_info)) {
4665 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07004666 /* EPT won't cause page fault directly */
4667 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
Paolo Bonzinid0006532017-08-11 18:36:43 +02004668 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004669 }
4670
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004671 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004672
4673 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4674 return handle_rmode_exception(vcpu, ex_no, error_code);
4675
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004676 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01004677 case AC_VECTOR:
4678 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
4679 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004680 case DB_VECTOR:
4681 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4682 if (!(vcpu->guest_debug &
4683 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Liran Alon1fc5d1942019-06-06 01:54:47 +03004684 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004685 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Linus Torvalds32d43cd2018-03-20 12:16:59 -07004686 if (is_icebp(intr_info))
Sean Christopherson1957aa62019-08-27 14:40:39 -07004687 WARN_ON(!skip_emulated_instruction(vcpu));
Huw Daviesfd2a4452014-04-16 10:02:51 +01004688
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004689 kvm_queue_exception(vcpu, DB_VECTOR);
4690 return 1;
4691 }
4692 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4693 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4694 /* fall through */
4695 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004696 /*
4697 * Update instruction length as we may reinject #BP from
4698 * user space while in guest debugging mode. Reading it for
4699 * #DB as well causes no harm, it is not used in that case.
4700 */
4701 vmx->vcpu.arch.event_exit_inst_len =
4702 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004703 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004704 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004705 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4706 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004707 break;
4708 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004709 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4710 kvm_run->ex.exception = ex_no;
4711 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004712 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004713 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004714 return 0;
4715}
4716
Andrea Arcangelif399e602019-11-04 17:59:58 -05004717static __always_inline int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004718{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004719 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004720 return 1;
4721}
4722
Avi Kivity851ba692009-08-24 11:10:17 +03004723static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004724{
Avi Kivity851ba692009-08-24 11:10:17 +03004725 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07004726 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08004727 return 0;
4728}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004729
Avi Kivity851ba692009-08-24 11:10:17 +03004730static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004731{
He, Qingbfdaab02007-09-12 14:18:28 +08004732 unsigned long exit_qualification;
Sean Christophersondca7f122018-03-08 08:57:27 -08004733 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004734 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004735
He, Qingbfdaab02007-09-12 14:18:28 +08004736 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004737 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004738
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004739 ++vcpu->stat.io_exits;
4740
Sean Christopherson432baf62018-03-08 08:57:26 -08004741 if (string)
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004742 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004743
4744 port = exit_qualification >> 16;
4745 size = (exit_qualification & 7) + 1;
Sean Christopherson432baf62018-03-08 08:57:26 -08004746 in = (exit_qualification & 8) != 0;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004747
Sean Christophersondca7f122018-03-08 08:57:27 -08004748 return kvm_fast_pio(vcpu, size, port, in);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004749}
4750
Ingo Molnar102d8322007-02-19 14:37:47 +02004751static void
4752vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4753{
4754 /*
4755 * Patch in the VMCALL instruction:
4756 */
4757 hypercall[0] = 0x0f;
4758 hypercall[1] = 0x01;
4759 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004760}
4761
Guo Chao0fa06072012-06-28 15:16:19 +08004762/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004763static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4764{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004765 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004766 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4767 unsigned long orig_val = val;
4768
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004769 /*
4770 * We get here when L2 changed cr0 in a way that did not change
4771 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004772 * but did change L0 shadowed bits. So we first calculate the
4773 * effective cr0 value that L1 would like to write into the
4774 * hardware. It consists of the L2-owned bits from the new
4775 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004776 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004777 val = (val & ~vmcs12->cr0_guest_host_mask) |
4778 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4779
David Matlack38991522016-11-29 18:14:08 -08004780 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004781 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004782
4783 if (kvm_set_cr0(vcpu, val))
4784 return 1;
4785 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004786 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004787 } else {
4788 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08004789 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004790 return 1;
David Matlack38991522016-11-29 18:14:08 -08004791
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004792 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004793 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004794}
4795
4796static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4797{
4798 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004799 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4800 unsigned long orig_val = val;
4801
4802 /* analogously to handle_set_cr0 */
4803 val = (val & ~vmcs12->cr4_guest_host_mask) |
4804 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
4805 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004806 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004807 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004808 return 0;
4809 } else
4810 return kvm_set_cr4(vcpu, val);
4811}
4812
Paolo Bonzini0367f202016-07-12 10:44:55 +02004813static int handle_desc(struct kvm_vcpu *vcpu)
4814{
4815 WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004816 return kvm_emulate_instruction(vcpu, 0);
Paolo Bonzini0367f202016-07-12 10:44:55 +02004817}
4818
Avi Kivity851ba692009-08-24 11:10:17 +03004819static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004820{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004821 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004822 int cr;
4823 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004824 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08004825 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004826
He, Qingbfdaab02007-09-12 14:18:28 +08004827 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004828 cr = exit_qualification & 15;
4829 reg = (exit_qualification >> 8) & 15;
4830 switch ((exit_qualification >> 4) & 3) {
4831 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03004832 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004833 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004834 switch (cr) {
4835 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004836 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004837 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004838 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004839 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity23902182010-06-10 17:02:16 +03004840 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004841 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004842 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004843 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004844 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004845 case 8: {
4846 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03004847 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004848 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004849 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004850 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08004851 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004852 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08004853 return ret;
4854 /*
4855 * TODO: we might be squashing a
4856 * KVM_GUESTDBG_SINGLESTEP-triggered
4857 * KVM_EXIT_DEBUG here.
4858 */
Avi Kivity851ba692009-08-24 11:10:17 +03004859 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004860 return 0;
4861 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02004862 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004863 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004864 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004865 WARN_ONCE(1, "Guest should always own CR0.TS");
4866 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02004867 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08004868 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004869 case 1: /*mov from cr*/
4870 switch (cr) {
4871 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004872 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity9f8fe502010-12-05 17:30:00 +02004873 val = kvm_read_cr3(vcpu);
4874 kvm_register_write(vcpu, reg, val);
4875 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004876 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004877 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004878 val = kvm_get_cr8(vcpu);
4879 kvm_register_write(vcpu, reg, val);
4880 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004881 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004882 }
4883 break;
4884 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02004885 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004886 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02004887 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004888
Kyle Huey6affcbe2016-11-29 12:40:40 -08004889 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004890 default:
4891 break;
4892 }
Avi Kivity851ba692009-08-24 11:10:17 +03004893 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03004894 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08004895 (int)(exit_qualification >> 4) & 3, cr);
4896 return 0;
4897}
4898
Avi Kivity851ba692009-08-24 11:10:17 +03004899static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004900{
He, Qingbfdaab02007-09-12 14:18:28 +08004901 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004902 int dr, dr7, reg;
4903
4904 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4905 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
4906
4907 /* First, if DR does not exist, trigger UD */
4908 if (!kvm_require_dr(vcpu, dr))
4909 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004910
Jan Kiszkaf2483412010-01-20 18:20:20 +01004911 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03004912 if (!kvm_require_cpl(vcpu, 0))
4913 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004914 dr7 = vmcs_readl(GUEST_DR7);
4915 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004916 /*
4917 * As the vm-exit takes precedence over the debug trap, we
4918 * need to emulate the latter, either for the host or the
4919 * guest debugging itself.
4920 */
4921 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03004922 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004923 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02004924 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004925 vcpu->run->debug.arch.exception = DB_VECTOR;
4926 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004927 return 0;
4928 } else {
Liran Alon1fc5d1942019-06-06 01:54:47 +03004929 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004930 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004931 kvm_queue_exception(vcpu, DB_VECTOR);
4932 return 1;
4933 }
4934 }
4935
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004936 if (vcpu->guest_debug == 0) {
Sean Christopherson2183f562019-05-07 12:17:56 -07004937 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004938
4939 /*
4940 * No more DR vmexits; force a reload of the debug registers
4941 * and reenter on this instruction. The next vmexit will
4942 * retrieve the full state of the debug registers.
4943 */
4944 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
4945 return 1;
4946 }
4947
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004948 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
4949 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03004950 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004951
4952 if (kvm_get_dr(vcpu, dr, &val))
4953 return 1;
4954 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03004955 } else
Nadav Amit57773922014-06-18 17:19:23 +03004956 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004957 return 1;
4958
Kyle Huey6affcbe2016-11-29 12:40:40 -08004959 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004960}
4961
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01004962static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
4963{
4964 return vcpu->arch.dr6;
4965}
4966
4967static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
4968{
4969}
4970
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004971static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
4972{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004973 get_debugreg(vcpu->arch.db[0], 0);
4974 get_debugreg(vcpu->arch.db[1], 1);
4975 get_debugreg(vcpu->arch.db[2], 2);
4976 get_debugreg(vcpu->arch.db[3], 3);
4977 get_debugreg(vcpu->arch.dr6, 6);
4978 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
4979
4980 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Sean Christopherson2183f562019-05-07 12:17:56 -07004981 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004982}
4983
Gleb Natapov020df072010-04-13 10:05:23 +03004984static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
4985{
4986 vmcs_writel(GUEST_DR7, val);
4987}
4988
Avi Kivity851ba692009-08-24 11:10:17 +03004989static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004990{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01004991 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004992 return 1;
4993}
4994
Avi Kivity851ba692009-08-24 11:10:17 +03004995static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004996{
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08004997 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004998
Avi Kivity3842d132010-07-27 12:30:24 +03004999 kvm_make_request(KVM_REQ_EVENT, vcpu);
5000
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005001 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005002 return 1;
5003}
5004
Avi Kivity851ba692009-08-24 11:10:17 +03005005static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005006{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03005007 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02005008}
5009
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005010static int handle_invd(struct kvm_vcpu *vcpu)
5011{
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005012 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005013}
5014
Avi Kivity851ba692009-08-24 11:10:17 +03005015static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005016{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005017 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005018
5019 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005020 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005021}
5022
Avi Kivityfee84b02011-11-10 14:57:25 +02005023static int handle_rdpmc(struct kvm_vcpu *vcpu)
5024{
5025 int err;
5026
5027 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005028 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02005029}
5030
Avi Kivity851ba692009-08-24 11:10:17 +03005031static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005032{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005033 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005034}
5035
Dexuan Cui2acf9232010-06-10 11:27:12 +08005036static int handle_xsetbv(struct kvm_vcpu *vcpu)
5037{
5038 u64 new_bv = kvm_read_edx_eax(vcpu);
Sean Christophersonde3cd112019-04-30 10:36:17 -07005039 u32 index = kvm_rcx_read(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08005040
5041 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08005042 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08005043 return 1;
5044}
5045
Avi Kivity851ba692009-08-24 11:10:17 +03005046static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005047{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005048 if (likely(fasteoi)) {
5049 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5050 int access_type, offset;
5051
5052 access_type = exit_qualification & APIC_ACCESS_TYPE;
5053 offset = exit_qualification & APIC_ACCESS_OFFSET;
5054 /*
5055 * Sane guest uses MOV to write EOI, with written value
5056 * not cared. So make a short-circuit here by avoiding
5057 * heavy instruction emulation.
5058 */
5059 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5060 (offset == APIC_EOI)) {
5061 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005062 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03005063 }
5064 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005065 return kvm_emulate_instruction(vcpu, 0);
Sheng Yangf78e0e22007-10-29 09:40:42 +08005066}
5067
Yang Zhangc7c9c562013-01-25 10:18:51 +08005068static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5069{
5070 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5071 int vector = exit_qualification & 0xff;
5072
5073 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5074 kvm_apic_set_eoi_accelerated(vcpu, vector);
5075 return 1;
5076}
5077
Yang Zhang83d4c282013-01-25 10:18:49 +08005078static int handle_apic_write(struct kvm_vcpu *vcpu)
5079{
5080 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5081 u32 offset = exit_qualification & 0xfff;
5082
5083 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5084 kvm_apic_write_nodecode(vcpu, offset);
5085 return 1;
5086}
5087
Avi Kivity851ba692009-08-24 11:10:17 +03005088static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005089{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005090 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005091 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005092 bool has_error_code = false;
5093 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005094 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005095 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005096
5097 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005098 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005099 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005100
5101 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5102
5103 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005104 if (reason == TASK_SWITCH_GATE && idt_v) {
5105 switch (type) {
5106 case INTR_TYPE_NMI_INTR:
5107 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005108 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005109 break;
5110 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005111 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005112 kvm_clear_interrupt_queue(vcpu);
5113 break;
5114 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005115 if (vmx->idt_vectoring_info &
5116 VECTORING_INFO_DELIVER_CODE_MASK) {
5117 has_error_code = true;
5118 error_code =
5119 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5120 }
5121 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005122 case INTR_TYPE_SOFT_EXCEPTION:
5123 kvm_clear_exception_queue(vcpu);
5124 break;
5125 default:
5126 break;
5127 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005128 }
Izik Eidus37817f22008-03-24 23:14:53 +02005129 tss_selector = exit_qualification;
5130
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005131 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5132 type != INTR_TYPE_EXT_INTR &&
5133 type != INTR_TYPE_NMI_INTR))
Sean Christopherson1957aa62019-08-27 14:40:39 -07005134 WARN_ON(!skip_emulated_instruction(vcpu));
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005135
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005136 /*
5137 * TODO: What about debug traps on tss switch?
5138 * Are we supposed to inject them and update dr6?
5139 */
Sean Christopherson10517782019-08-27 14:40:35 -07005140 return kvm_task_switch(vcpu, tss_selector,
5141 type == INTR_TYPE_SOFT_INTR ? idt_index : -1,
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005142 reason, has_error_code, error_code);
Izik Eidus37817f22008-03-24 23:14:53 +02005143}
5144
Avi Kivity851ba692009-08-24 11:10:17 +03005145static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005146{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005147 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005148 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01005149 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005150
Sheng Yangf9c617f2009-03-25 10:08:52 +08005151 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005152
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005153 /*
5154 * EPT violation happened while executing iret from NMI,
5155 * "blocked by NMI" bit has to be set before next VM entry.
5156 * There are errata that may cause this bit to not be set:
5157 * AAK134, BY25.
5158 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005159 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005160 enable_vnmi &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005161 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005162 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5163
Sheng Yang14394422008-04-28 12:24:45 +08005164 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005165 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005166
Junaid Shahid27959a42016-12-06 16:46:10 -08005167 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005168 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08005169 ? PFERR_USER_MASK : 0;
5170 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005171 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08005172 ? PFERR_WRITE_MASK : 0;
5173 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005174 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08005175 ? PFERR_FETCH_MASK : 0;
5176 /* ept page table entry is present? */
5177 error_code |= (exit_qualification &
5178 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
5179 EPT_VIOLATION_EXECUTABLE))
5180 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005181
Paolo Bonzinieebed242016-11-28 14:39:58 +01005182 error_code |= (exit_qualification & 0x100) != 0 ?
5183 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005184
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005185 vcpu->arch.exit_qualification = exit_qualification;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005186 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005187}
5188
Avi Kivity851ba692009-08-24 11:10:17 +03005189static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005190{
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005191 gpa_t gpa;
5192
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005193 /*
5194 * A nested guest cannot optimize MMIO vmexits, because we have an
5195 * nGPA here instead of the required GPA.
5196 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005197 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005198 if (!is_guest_mode(vcpu) &&
5199 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08005200 trace_kvm_fast_mmio(gpa);
Sean Christopherson1957aa62019-08-27 14:40:39 -07005201 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005202 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005203
Sean Christophersonc75d0edc2018-03-29 14:48:31 -07005204 return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005205}
5206
Avi Kivity851ba692009-08-24 11:10:17 +03005207static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005208{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005209 WARN_ON_ONCE(!enable_vnmi);
Xiaoyao Li4e2a0bc2019-12-06 16:45:25 +08005210 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
Sheng Yangf08864b2008-05-15 18:23:25 +08005211 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005212 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005213
5214 return 1;
5215}
5216
Mohammed Gamal80ced182009-09-01 12:48:18 +02005217static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005218{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005219 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity49e9d552010-09-19 14:34:08 +02005220 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005221 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005222
Sean Christopherson2bb8caf2018-03-12 10:56:13 -07005223 /*
5224 * We should never reach the point where we are emulating L2
5225 * due to invalid guest state as that means we incorrectly
5226 * allowed a nested VMEntry with an invalid vmcs12.
5227 */
5228 WARN_ON_ONCE(vmx->emulation_required && vmx->nested.nested_run_pending);
5229
Sean Christopherson2183f562019-05-07 12:17:56 -07005230 intr_window_requested = exec_controls_get(vmx) &
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005231 CPU_BASED_INTR_WINDOW_EXITING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005232
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005233 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005234 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005235 return handle_interrupt_window(&vmx->vcpu);
5236
Radim Krčmář72875d82017-04-26 22:32:19 +02005237 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005238 return 1;
5239
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005240 if (!kvm_emulate_instruction(vcpu, 0))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005241 return 0;
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005242
Sean Christophersonadd5ff72018-03-23 09:34:00 -07005243 if (vmx->emulation_required && !vmx->rmode.vm86_active &&
Sean Christopherson8fff2712019-08-27 14:40:37 -07005244 vcpu->arch.exception.pending) {
5245 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5246 vcpu->run->internal.suberror =
5247 KVM_INTERNAL_ERROR_EMULATION;
5248 vcpu->run->internal.ndata = 0;
5249 return 0;
5250 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005251
Gleb Natapov8d76c492013-05-08 18:38:44 +03005252 if (vcpu->arch.halt_request) {
5253 vcpu->arch.halt_request = 0;
Sean Christopherson8fff2712019-08-27 14:40:37 -07005254 return kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03005255 }
5256
Sean Christopherson8fff2712019-08-27 14:40:37 -07005257 /*
5258 * Note, return 1 and not 0, vcpu_run() is responsible for
5259 * morphing the pending signal into the proper return code.
5260 */
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005261 if (signal_pending(current))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005262 return 1;
5263
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005264 if (need_resched())
5265 schedule();
5266 }
5267
Sean Christopherson8fff2712019-08-27 14:40:37 -07005268 return 1;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005269}
5270
5271static void grow_ple_window(struct kvm_vcpu *vcpu)
5272{
5273 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005274 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005275
Babu Mogerc8e88712018-03-16 16:37:24 -04005276 vmx->ple_window = __grow_ple_window(old, ple_window,
5277 ple_window_grow,
5278 ple_window_max);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005279
Peter Xu4f75bcc2019-09-06 10:17:22 +08005280 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005281 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005282 trace_kvm_ple_window_update(vcpu->vcpu_id,
5283 vmx->ple_window, old);
5284 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005285}
5286
5287static void shrink_ple_window(struct kvm_vcpu *vcpu)
5288{
5289 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005290 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005291
Babu Mogerc8e88712018-03-16 16:37:24 -04005292 vmx->ple_window = __shrink_ple_window(old, ple_window,
5293 ple_window_shrink,
5294 ple_window);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005295
Peter Xu4f75bcc2019-09-06 10:17:22 +08005296 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005297 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005298 trace_kvm_ple_window_update(vcpu->vcpu_id,
5299 vmx->ple_window, old);
5300 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005301}
5302
5303/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08005304 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
5305 */
5306static void wakeup_handler(void)
5307{
5308 struct kvm_vcpu *vcpu;
5309 int cpu = smp_processor_id();
5310
5311 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5312 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
5313 blocked_vcpu_list) {
5314 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
5315
5316 if (pi_test_on(pi_desc) == 1)
5317 kvm_vcpu_kick(vcpu);
5318 }
5319 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5320}
5321
Peng Haoe01bca22018-04-07 05:47:32 +08005322static void vmx_enable_tdp(void)
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005323{
5324 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
5325 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
5326 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
5327 0ull, VMX_EPT_EXECUTABLE_MASK,
5328 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Tom Lendackyd0ec49d2017-07-17 16:10:27 -05005329 VMX_EPT_RWX_MASK, 0ull);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005330
5331 ept_set_mmio_spte_mask();
5332 kvm_enable_tdp();
5333}
5334
Avi Kivity6aa8b732006-12-10 02:21:36 -08005335/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005336 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5337 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5338 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005339static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005340{
Wanpeng Lib31c1142018-03-12 04:53:04 -07005341 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005342 grow_ple_window(vcpu);
5343
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08005344 /*
5345 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
5346 * VM-execution control is ignored if CPL > 0. OTOH, KVM
5347 * never set PAUSE_EXITING and just set PLE if supported,
5348 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
5349 */
5350 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005351 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005352}
5353
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005354static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08005355{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005356 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08005357}
5358
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005359static int handle_mwait(struct kvm_vcpu *vcpu)
5360{
5361 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
5362 return handle_nop(vcpu);
5363}
5364
Jim Mattson45ec3682017-08-23 16:32:04 -07005365static int handle_invalid_op(struct kvm_vcpu *vcpu)
5366{
5367 kvm_queue_exception(vcpu, UD_VECTOR);
5368 return 1;
5369}
5370
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005371static int handle_monitor_trap(struct kvm_vcpu *vcpu)
5372{
5373 return 1;
5374}
5375
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005376static int handle_monitor(struct kvm_vcpu *vcpu)
5377{
5378 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
5379 return handle_nop(vcpu);
5380}
5381
Junaid Shahideb4b2482018-06-27 14:59:14 -07005382static int handle_invpcid(struct kvm_vcpu *vcpu)
5383{
5384 u32 vmx_instruction_info;
5385 unsigned long type;
5386 bool pcid_enabled;
5387 gva_t gva;
5388 struct x86_exception e;
Junaid Shahidb94742c2018-06-27 14:59:20 -07005389 unsigned i;
5390 unsigned long roots_to_free = 0;
Junaid Shahideb4b2482018-06-27 14:59:14 -07005391 struct {
5392 u64 pcid;
5393 u64 gla;
5394 } operand;
5395
5396 if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
5397 kvm_queue_exception(vcpu, UD_VECTOR);
5398 return 1;
5399 }
5400
5401 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5402 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
5403
5404 if (type > 3) {
5405 kvm_inject_gp(vcpu, 0);
5406 return 1;
5407 }
5408
5409 /* According to the Intel instruction reference, the memory operand
5410 * is read even if it isn't needed (e.g., for type==all)
5411 */
5412 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyfdb28612019-06-06 00:19:16 +03005413 vmx_instruction_info, false,
5414 sizeof(operand), &gva))
Junaid Shahideb4b2482018-06-27 14:59:14 -07005415 return 1;
5416
5417 if (kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e)) {
5418 kvm_inject_page_fault(vcpu, &e);
5419 return 1;
5420 }
5421
5422 if (operand.pcid >> 12 != 0) {
5423 kvm_inject_gp(vcpu, 0);
5424 return 1;
5425 }
5426
5427 pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
5428
5429 switch (type) {
5430 case INVPCID_TYPE_INDIV_ADDR:
5431 if ((!pcid_enabled && (operand.pcid != 0)) ||
5432 is_noncanonical_address(operand.gla, vcpu)) {
5433 kvm_inject_gp(vcpu, 0);
5434 return 1;
5435 }
5436 kvm_mmu_invpcid_gva(vcpu, operand.gla, operand.pcid);
5437 return kvm_skip_emulated_instruction(vcpu);
5438
5439 case INVPCID_TYPE_SINGLE_CTXT:
5440 if (!pcid_enabled && (operand.pcid != 0)) {
5441 kvm_inject_gp(vcpu, 0);
5442 return 1;
5443 }
5444
5445 if (kvm_get_active_pcid(vcpu) == operand.pcid) {
5446 kvm_mmu_sync_roots(vcpu);
5447 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
5448 }
5449
Junaid Shahidb94742c2018-06-27 14:59:20 -07005450 for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
Vitaly Kuznetsov44dd3ff2018-10-08 21:28:05 +02005451 if (kvm_get_pcid(vcpu, vcpu->arch.mmu->prev_roots[i].cr3)
Junaid Shahidb94742c2018-06-27 14:59:20 -07005452 == operand.pcid)
5453 roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i);
Junaid Shahidade61e22018-06-27 14:59:15 -07005454
Vitaly Kuznetsov6a82cd12018-10-08 21:28:07 +02005455 kvm_mmu_free_roots(vcpu, vcpu->arch.mmu, roots_to_free);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005456 /*
Junaid Shahidb94742c2018-06-27 14:59:20 -07005457 * If neither the current cr3 nor any of the prev_roots use the
Junaid Shahidade61e22018-06-27 14:59:15 -07005458 * given PCID, then nothing needs to be done here because a
5459 * resync will happen anyway before switching to any other CR3.
Junaid Shahideb4b2482018-06-27 14:59:14 -07005460 */
5461
5462 return kvm_skip_emulated_instruction(vcpu);
5463
5464 case INVPCID_TYPE_ALL_NON_GLOBAL:
5465 /*
5466 * Currently, KVM doesn't mark global entries in the shadow
5467 * page tables, so a non-global flush just degenerates to a
5468 * global flush. If needed, we could optimize this later by
5469 * keeping track of global entries in shadow page tables.
5470 */
5471
5472 /* fall-through */
5473 case INVPCID_TYPE_ALL_INCL_GLOBAL:
5474 kvm_mmu_unload(vcpu);
5475 return kvm_skip_emulated_instruction(vcpu);
5476
5477 default:
5478 BUG(); /* We have already checked above that type <= 3 */
5479 }
5480}
5481
Kai Huang843e4332015-01-28 10:54:28 +08005482static int handle_pml_full(struct kvm_vcpu *vcpu)
5483{
5484 unsigned long exit_qualification;
5485
5486 trace_kvm_pml_full(vcpu->vcpu_id);
5487
5488 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5489
5490 /*
5491 * PML buffer FULL happened while executing iret from NMI,
5492 * "blocked by NMI" bit has to be set before next VM entry.
5493 */
5494 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005495 enable_vnmi &&
Kai Huang843e4332015-01-28 10:54:28 +08005496 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
5497 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5498 GUEST_INTR_STATE_NMI);
5499
5500 /*
5501 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
5502 * here.., and there's no userspace involvement needed for PML.
5503 */
5504 return 1;
5505}
5506
Yunhong Jiang64672c92016-06-13 14:19:59 -07005507static int handle_preemption_timer(struct kvm_vcpu *vcpu)
5508{
Sean Christopherson804939e2019-05-07 12:18:05 -07005509 struct vcpu_vmx *vmx = to_vmx(vcpu);
5510
5511 if (!vmx->req_immediate_exit &&
5512 !unlikely(vmx->loaded_vmcs->hv_timer_soft_disabled))
Sean Christophersond264ee02018-08-27 15:21:12 -07005513 kvm_lapic_expired_hv_timer(vcpu);
Sean Christopherson804939e2019-05-07 12:18:05 -07005514
Yunhong Jiang64672c92016-06-13 14:19:59 -07005515 return 1;
5516}
5517
Sean Christophersone4027cf2018-12-03 13:53:12 -08005518/*
5519 * When nested=0, all VMX instruction VM Exits filter here. The handlers
5520 * are overwritten by nested_vmx_setup() when nested=1.
5521 */
5522static int handle_vmx_instruction(struct kvm_vcpu *vcpu)
5523{
5524 kvm_queue_exception(vcpu, UD_VECTOR);
5525 return 1;
5526}
5527
Sean Christopherson0b665d32018-08-14 09:33:34 -07005528static int handle_encls(struct kvm_vcpu *vcpu)
5529{
5530 /*
5531 * SGX virtualization is not yet supported. There is no software
5532 * enable bit for SGX, so we have to trap ENCLS and inject a #UD
5533 * to prevent the guest from executing ENCLS.
5534 */
5535 kvm_queue_exception(vcpu, UD_VECTOR);
5536 return 1;
5537}
5538
Nadav Har'El0140cae2011-05-25 23:06:28 +03005539/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005540 * The exit handlers return 1 if the exit was handled fully and guest execution
5541 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5542 * to be done to userspace and return 0.
5543 */
Sean Christophersone4027cf2018-12-03 13:53:12 -08005544static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Sean Christopherson95b5a482019-04-19 22:50:59 -07005545 [EXIT_REASON_EXCEPTION_NMI] = handle_exception_nmi,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005546 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005547 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005548 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005549 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005550 [EXIT_REASON_CR_ACCESS] = handle_cr,
5551 [EXIT_REASON_DR_ACCESS] = handle_dr,
Andrea Arcangelif399e602019-11-04 17:59:58 -05005552 [EXIT_REASON_CPUID] = kvm_emulate_cpuid,
5553 [EXIT_REASON_MSR_READ] = kvm_emulate_rdmsr,
5554 [EXIT_REASON_MSR_WRITE] = kvm_emulate_wrmsr,
Xiaoyao Li9dadc2f2019-12-06 16:45:24 +08005555 [EXIT_REASON_INTERRUPT_WINDOW] = handle_interrupt_window,
Andrea Arcangelif399e602019-11-04 17:59:58 -05005556 [EXIT_REASON_HLT] = kvm_emulate_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005557 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005558 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02005559 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02005560 [EXIT_REASON_VMCALL] = handle_vmcall,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005561 [EXIT_REASON_VMCLEAR] = handle_vmx_instruction,
5562 [EXIT_REASON_VMLAUNCH] = handle_vmx_instruction,
5563 [EXIT_REASON_VMPTRLD] = handle_vmx_instruction,
5564 [EXIT_REASON_VMPTRST] = handle_vmx_instruction,
5565 [EXIT_REASON_VMREAD] = handle_vmx_instruction,
5566 [EXIT_REASON_VMRESUME] = handle_vmx_instruction,
5567 [EXIT_REASON_VMWRITE] = handle_vmx_instruction,
5568 [EXIT_REASON_VMOFF] = handle_vmx_instruction,
5569 [EXIT_REASON_VMON] = handle_vmx_instruction,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005570 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5571 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08005572 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08005573 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02005574 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08005575 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005576 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005577 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Paolo Bonzini0367f202016-07-12 10:44:55 +02005578 [EXIT_REASON_GDTR_IDTR] = handle_desc,
5579 [EXIT_REASON_LDTR_TR] = handle_desc,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005580 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5581 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005582 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005583 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005584 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005585 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005586 [EXIT_REASON_INVEPT] = handle_vmx_instruction,
5587 [EXIT_REASON_INVVPID] = handle_vmx_instruction,
Jim Mattson45ec3682017-08-23 16:32:04 -07005588 [EXIT_REASON_RDRAND] = handle_invalid_op,
Jim Mattson75f4fc82017-08-23 16:32:03 -07005589 [EXIT_REASON_RDSEED] = handle_invalid_op,
Kai Huang843e4332015-01-28 10:54:28 +08005590 [EXIT_REASON_PML_FULL] = handle_pml_full,
Junaid Shahideb4b2482018-06-27 14:59:14 -07005591 [EXIT_REASON_INVPCID] = handle_invpcid,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005592 [EXIT_REASON_VMFUNC] = handle_vmx_instruction,
Yunhong Jiang64672c92016-06-13 14:19:59 -07005593 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Sean Christopherson0b665d32018-08-14 09:33:34 -07005594 [EXIT_REASON_ENCLS] = handle_encls,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005595};
5596
5597static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005598 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005599
Avi Kivity586f9602010-11-18 13:09:54 +02005600static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
5601{
5602 *info1 = vmcs_readl(EXIT_QUALIFICATION);
5603 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
5604}
5605
Kai Huanga3eaa862015-11-04 13:46:05 +08005606static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08005607{
Kai Huanga3eaa862015-11-04 13:46:05 +08005608 if (vmx->pml_pg) {
5609 __free_page(vmx->pml_pg);
5610 vmx->pml_pg = NULL;
5611 }
Kai Huang843e4332015-01-28 10:54:28 +08005612}
5613
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005614static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08005615{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005616 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005617 u64 *pml_buf;
5618 u16 pml_idx;
5619
5620 pml_idx = vmcs_read16(GUEST_PML_INDEX);
5621
5622 /* Do nothing if PML buffer is empty */
5623 if (pml_idx == (PML_ENTITY_NUM - 1))
5624 return;
5625
5626 /* PML index always points to next available PML buffer entity */
5627 if (pml_idx >= PML_ENTITY_NUM)
5628 pml_idx = 0;
5629 else
5630 pml_idx++;
5631
5632 pml_buf = page_address(vmx->pml_pg);
5633 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
5634 u64 gpa;
5635
5636 gpa = pml_buf[pml_idx];
5637 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005638 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08005639 }
5640
5641 /* reset PML index */
5642 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5643}
5644
5645/*
5646 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
5647 * Called before reporting dirty_bitmap to userspace.
5648 */
5649static void kvm_flush_pml_buffers(struct kvm *kvm)
5650{
5651 int i;
5652 struct kvm_vcpu *vcpu;
5653 /*
5654 * We only need to kick vcpu out of guest mode here, as PML buffer
5655 * is flushed at beginning of all VMEXITs, and it's obvious that only
5656 * vcpus running in guest are possible to have unflushed GPAs in PML
5657 * buffer.
5658 */
5659 kvm_for_each_vcpu(i, vcpu, kvm)
5660 kvm_vcpu_kick(vcpu);
5661}
5662
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005663static void vmx_dump_sel(char *name, uint32_t sel)
5664{
5665 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05005666 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005667 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
5668 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
5669 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
5670}
5671
5672static void vmx_dump_dtsel(char *name, uint32_t limit)
5673{
5674 pr_err("%s limit=0x%08x, base=0x%016lx\n",
5675 name, vmcs_read32(limit),
5676 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
5677}
5678
Paolo Bonzini69090812019-04-15 15:16:17 +02005679void dump_vmcs(void)
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005680{
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005681 u32 vmentry_ctl, vmexit_ctl;
5682 u32 cpu_based_exec_ctrl, pin_based_exec_ctrl, secondary_exec_control;
5683 unsigned long cr4;
5684 u64 efer;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005685 int i, n;
5686
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005687 if (!dump_invalid_vmcs) {
5688 pr_warn_ratelimited("set kvm_intel.dump_invalid_vmcs=1 to dump internal KVM state.\n");
5689 return;
5690 }
5691
5692 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
5693 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
5694 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5695 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
5696 cr4 = vmcs_readl(GUEST_CR4);
5697 efer = vmcs_read64(GUEST_IA32_EFER);
5698 secondary_exec_control = 0;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005699 if (cpu_has_secondary_exec_ctrls())
5700 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5701
5702 pr_err("*** Guest State ***\n");
5703 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5704 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
5705 vmcs_readl(CR0_GUEST_HOST_MASK));
5706 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5707 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
5708 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
5709 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
5710 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
5711 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005712 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
5713 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
5714 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
5715 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005716 }
5717 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
5718 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
5719 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
5720 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
5721 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5722 vmcs_readl(GUEST_SYSENTER_ESP),
5723 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
5724 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
5725 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
5726 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
5727 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
5728 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
5729 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
5730 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
5731 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
5732 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
5733 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
5734 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
5735 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005736 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5737 efer, vmcs_read64(GUEST_IA32_PAT));
5738 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
5739 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005740 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005741 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005742 vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005743 pr_err("PerfGlobCtl = 0x%016llx\n",
5744 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005745 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005746 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005747 pr_err("Interruptibility = %08x ActivityState = %08x\n",
5748 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
5749 vmcs_read32(GUEST_ACTIVITY_STATE));
5750 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
5751 pr_err("InterruptStatus = %04x\n",
5752 vmcs_read16(GUEST_INTR_STATUS));
5753
5754 pr_err("*** Host State ***\n");
5755 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
5756 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
5757 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
5758 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
5759 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
5760 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
5761 vmcs_read16(HOST_TR_SELECTOR));
5762 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
5763 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
5764 vmcs_readl(HOST_TR_BASE));
5765 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
5766 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
5767 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
5768 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
5769 vmcs_readl(HOST_CR4));
5770 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5771 vmcs_readl(HOST_IA32_SYSENTER_ESP),
5772 vmcs_read32(HOST_IA32_SYSENTER_CS),
5773 vmcs_readl(HOST_IA32_SYSENTER_EIP));
5774 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005775 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5776 vmcs_read64(HOST_IA32_EFER),
5777 vmcs_read64(HOST_IA32_PAT));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005778 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005779 vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005780 pr_err("PerfGlobCtl = 0x%016llx\n",
5781 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005782
5783 pr_err("*** Control State ***\n");
5784 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
5785 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
5786 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
5787 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
5788 vmcs_read32(EXCEPTION_BITMAP),
5789 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
5790 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
5791 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
5792 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
5793 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
5794 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
5795 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
5796 vmcs_read32(VM_EXIT_INTR_INFO),
5797 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
5798 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
5799 pr_err(" reason=%08x qualification=%016lx\n",
5800 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
5801 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
5802 vmcs_read32(IDT_VECTORING_INFO_FIELD),
5803 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005804 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08005805 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005806 pr_err("TSC Multiplier = 0x%016llx\n",
5807 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005808 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW) {
5809 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
5810 u16 status = vmcs_read16(GUEST_INTR_STATUS);
5811 pr_err("SVI|RVI = %02x|%02x ", status >> 8, status & 0xff);
5812 }
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005813 pr_cont("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005814 if (secondary_exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
5815 pr_err("APIC-access addr = 0x%016llx ", vmcs_read64(APIC_ACCESS_ADDR));
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005816 pr_cont("virt-APIC addr = 0x%016llx\n", vmcs_read64(VIRTUAL_APIC_PAGE_ADDR));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005817 }
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005818 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
5819 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
5820 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005821 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005822 n = vmcs_read32(CR3_TARGET_COUNT);
5823 for (i = 0; i + 1 < n; i += 4)
5824 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
5825 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
5826 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
5827 if (i < n)
5828 pr_err("CR3 target%u=%016lx\n",
5829 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
5830 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
5831 pr_err("PLE Gap=%08x Window=%08x\n",
5832 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
5833 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
5834 pr_err("Virtual processor ID = 0x%04x\n",
5835 vmcs_read16(VIRTUAL_PROCESSOR_ID));
5836}
5837
Avi Kivity6aa8b732006-12-10 02:21:36 -08005838/*
5839 * The guest has exited. See if we can fix it or if we need userspace
5840 * assistance.
5841 */
Wanpeng Li1e9e2622019-11-21 11:17:11 +08005842static int vmx_handle_exit(struct kvm_vcpu *vcpu,
5843 enum exit_fastpath_completion exit_fastpath)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005844{
Avi Kivity29bd8a72007-09-10 17:27:03 +03005845 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005846 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02005847 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005848
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01005849 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
5850
Kai Huang843e4332015-01-28 10:54:28 +08005851 /*
5852 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
5853 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
5854 * querying dirty_bitmap, we only need to kick all vcpus out of guest
5855 * mode as if vcpus is in root mode, the PML buffer must has been
5856 * flushed already.
5857 */
5858 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005859 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005860
Mohammed Gamal80ced182009-09-01 12:48:18 +02005861 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02005862 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02005863 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005864
Paolo Bonzini7313c692017-07-27 10:31:25 +02005865 if (is_guest_mode(vcpu) && nested_vmx_exit_reflected(vcpu, exit_reason))
5866 return nested_vmx_reflect_vmexit(vcpu, exit_reason);
Nadav Har'El644d7112011-05-25 23:12:35 +03005867
Mohammed Gamal51207022010-05-31 22:40:54 +03005868 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005869 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03005870 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5871 vcpu->run->fail_entry.hardware_entry_failure_reason
5872 = exit_reason;
5873 return 0;
5874 }
5875
Avi Kivity29bd8a72007-09-10 17:27:03 +03005876 if (unlikely(vmx->fail)) {
Paolo Bonzini3b20e032019-07-19 18:15:08 +02005877 dump_vmcs();
Avi Kivity851ba692009-08-24 11:10:17 +03005878 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5879 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03005880 = vmcs_read32(VM_INSTRUCTION_ERROR);
5881 return 0;
5882 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005883
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005884 /*
5885 * Note:
5886 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
5887 * delivery event since it indicates guest is accessing MMIO.
5888 * The vm-exit can be triggered again after return to guest that
5889 * will cause infinite loop.
5890 */
Mike Dayd77c26f2007-10-08 09:02:08 -04005891 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08005892 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02005893 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00005894 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005895 exit_reason != EXIT_REASON_TASK_SWITCH)) {
5896 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5897 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005898 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005899 vcpu->run->internal.data[0] = vectoring_info;
5900 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005901 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
5902 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
5903 vcpu->run->internal.ndata++;
5904 vcpu->run->internal.data[3] =
5905 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5906 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005907 return 0;
5908 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005909
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005910 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01005911 vmx->loaded_vmcs->soft_vnmi_blocked)) {
5912 if (vmx_interrupt_allowed(vcpu)) {
5913 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5914 } else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
5915 vcpu->arch.nmi_pending) {
5916 /*
5917 * This CPU don't support us in finding the end of an
5918 * NMI-blocked window if the guest runs with IRQs
5919 * disabled. So we pull the trigger after 1 s of
5920 * futile waiting, but inform the user about this.
5921 */
5922 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
5923 "state on VCPU %d after 1 s timeout\n",
5924 __func__, vcpu->vcpu_id);
5925 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5926 }
5927 }
5928
Wanpeng Li1e9e2622019-11-21 11:17:11 +08005929 if (exit_fastpath == EXIT_FASTPATH_SKIP_EMUL_INS) {
5930 kvm_skip_emulated_instruction(vcpu);
5931 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005932 }
Marios Pomonisc926f2f2019-12-11 12:47:51 -08005933
5934 if (exit_reason >= kvm_vmx_max_exit_handlers)
5935 goto unexpected_vmexit;
5936#ifdef CONFIG_RETPOLINE
5937 if (exit_reason == EXIT_REASON_MSR_WRITE)
5938 return kvm_emulate_wrmsr(vcpu);
5939 else if (exit_reason == EXIT_REASON_PREEMPTION_TIMER)
5940 return handle_preemption_timer(vcpu);
5941 else if (exit_reason == EXIT_REASON_INTERRUPT_WINDOW)
5942 return handle_interrupt_window(vcpu);
5943 else if (exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
5944 return handle_external_interrupt(vcpu);
5945 else if (exit_reason == EXIT_REASON_HLT)
5946 return kvm_emulate_halt(vcpu);
5947 else if (exit_reason == EXIT_REASON_EPT_MISCONFIG)
5948 return handle_ept_misconfig(vcpu);
5949#endif
5950
5951 exit_reason = array_index_nospec(exit_reason,
5952 kvm_vmx_max_exit_handlers);
5953 if (!kvm_vmx_exit_handlers[exit_reason])
5954 goto unexpected_vmexit;
5955
5956 return kvm_vmx_exit_handlers[exit_reason](vcpu);
5957
5958unexpected_vmexit:
5959 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n", exit_reason);
5960 dump_vmcs();
5961 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5962 vcpu->run->internal.suberror =
5963 KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
5964 vcpu->run->internal.ndata = 1;
5965 vcpu->run->internal.data[0] = exit_reason;
5966 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005967}
5968
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005969/*
5970 * Software based L1D cache flush which is used when microcode providing
5971 * the cache control MSR is not loaded.
5972 *
5973 * The L1D cache is 32 KiB on Nehalem and later microarchitectures, but to
5974 * flush it is required to read in 64 KiB because the replacement algorithm
5975 * is not exactly LRU. This could be sized at runtime via topology
5976 * information but as all relevant affected CPUs have 32KiB L1D cache size
5977 * there is no point in doing so.
5978 */
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005979static void vmx_l1d_flush(struct kvm_vcpu *vcpu)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005980{
5981 int size = PAGE_SIZE << L1D_CACHE_ORDER;
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005982
5983 /*
Thomas Gleixner2f055942018-07-13 16:23:17 +02005984 * This code is only executed when the the flush mode is 'cond' or
5985 * 'always'
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005986 */
Nicolai Stange427362a2018-07-21 22:25:00 +02005987 if (static_branch_likely(&vmx_l1d_flush_cond)) {
Nicolai Stange45b575c2018-07-27 13:22:16 +02005988 bool flush_l1d;
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02005989
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005990 /*
Nicolai Stange45b575c2018-07-27 13:22:16 +02005991 * Clear the per-vcpu flush bit, it gets set again
5992 * either from vcpu_run() or from one of the unsafe
5993 * VMEXIT handlers.
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005994 */
Nicolai Stange45b575c2018-07-27 13:22:16 +02005995 flush_l1d = vcpu->arch.l1tf_flush_l1d;
Thomas Gleixner4c6523e2018-07-13 16:23:20 +02005996 vcpu->arch.l1tf_flush_l1d = false;
Nicolai Stange45b575c2018-07-27 13:22:16 +02005997
5998 /*
5999 * Clear the per-cpu flush bit, it gets set again from
6000 * the interrupt handlers.
6001 */
6002 flush_l1d |= kvm_get_cpu_l1tf_flush_l1d();
6003 kvm_clear_cpu_l1tf_flush_l1d();
6004
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02006005 if (!flush_l1d)
6006 return;
Nicolai Stange379fd0c2018-07-21 22:16:56 +02006007 }
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006008
6009 vcpu->stat.l1d_flush++;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006010
Paolo Bonzini3fa045b2018-07-02 13:03:48 +02006011 if (static_cpu_has(X86_FEATURE_FLUSH_L1D)) {
6012 wrmsrl(MSR_IA32_FLUSH_CMD, L1D_FLUSH);
6013 return;
6014 }
6015
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006016 asm volatile(
6017 /* First ensure the pages are in the TLB */
6018 "xorl %%eax, %%eax\n"
6019 ".Lpopulate_tlb:\n\t"
Nicolai Stange288d1522018-07-18 19:07:38 +02006020 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006021 "addl $4096, %%eax\n\t"
6022 "cmpl %%eax, %[size]\n\t"
6023 "jne .Lpopulate_tlb\n\t"
6024 "xorl %%eax, %%eax\n\t"
6025 "cpuid\n\t"
6026 /* Now fill the cache */
6027 "xorl %%eax, %%eax\n"
6028 ".Lfill_cache:\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02006029 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006030 "addl $64, %%eax\n\t"
6031 "cmpl %%eax, %[size]\n\t"
6032 "jne .Lfill_cache\n\t"
6033 "lfence\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02006034 :: [flush_pages] "r" (vmx_l1d_flush_pages),
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006035 [size] "r" (size)
6036 : "eax", "ebx", "ecx", "edx");
6037}
6038
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006039static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006040{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006041 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Liran Alon132f4f72019-11-11 14:30:54 +02006042 int tpr_threshold;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006043
6044 if (is_guest_mode(vcpu) &&
6045 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
6046 return;
6047
Liran Alon132f4f72019-11-11 14:30:54 +02006048 tpr_threshold = (irr == -1 || tpr < irr) ? 0 : irr;
Liran Alon02d496cf2019-11-11 14:30:55 +02006049 if (is_guest_mode(vcpu))
6050 to_vmx(vcpu)->nested.l1_tpr_threshold = tpr_threshold;
6051 else
6052 vmcs_write32(TPR_THRESHOLD, tpr_threshold);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006053}
6054
Sean Christopherson97b7ead2018-12-03 13:53:16 -08006055void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
Yang Zhang8d146952013-01-25 10:18:50 +08006056{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006057 struct vcpu_vmx *vmx = to_vmx(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006058 u32 sec_exec_control;
6059
Jim Mattson8d860bb2018-05-09 16:56:05 -04006060 if (!lapic_in_kernel(vcpu))
6061 return;
6062
Sean Christophersonfd6b6d92018-10-01 14:25:34 -07006063 if (!flexpriority_enabled &&
6064 !cpu_has_vmx_virtualize_x2apic_mode())
6065 return;
6066
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006067 /* Postpone execution until vmcs01 is the current VMCS. */
6068 if (is_guest_mode(vcpu)) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006069 vmx->nested.change_vmcs01_virtual_apic_mode = true;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006070 return;
6071 }
6072
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006073 sec_exec_control = secondary_exec_controls_get(vmx);
Jim Mattson8d860bb2018-05-09 16:56:05 -04006074 sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6075 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
Yang Zhang8d146952013-01-25 10:18:50 +08006076
Jim Mattson8d860bb2018-05-09 16:56:05 -04006077 switch (kvm_get_apic_mode(vcpu)) {
6078 case LAPIC_MODE_INVALID:
6079 WARN_ONCE(true, "Invalid local APIC state");
6080 case LAPIC_MODE_DISABLED:
6081 break;
6082 case LAPIC_MODE_XAPIC:
6083 if (flexpriority_enabled) {
6084 sec_exec_control |=
6085 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6086 vmx_flush_tlb(vcpu, true);
6087 }
6088 break;
6089 case LAPIC_MODE_X2APIC:
6090 if (cpu_has_vmx_virtualize_x2apic_mode())
6091 sec_exec_control |=
6092 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6093 break;
Yang Zhang8d146952013-01-25 10:18:50 +08006094 }
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006095 secondary_exec_controls_set(vmx, sec_exec_control);
Yang Zhang8d146952013-01-25 10:18:50 +08006096
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006097 vmx_update_msr_bitmap(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006098}
6099
Tang Chen38b99172014-09-24 15:57:54 +08006100static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
6101{
Jim Mattsonab5df312018-05-09 17:02:03 -04006102 if (!is_guest_mode(vcpu)) {
Tang Chen38b99172014-09-24 15:57:54 +08006103 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Junaid Shahida468f2d2018-04-26 13:09:50 -07006104 vmx_flush_tlb(vcpu, true);
Jim Mattsonfb6c8192017-03-16 13:53:59 -07006105 }
Tang Chen38b99172014-09-24 15:57:54 +08006106}
6107
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006108static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006109{
6110 u16 status;
6111 u8 old;
6112
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006113 if (max_isr == -1)
6114 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006115
6116 status = vmcs_read16(GUEST_INTR_STATUS);
6117 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006118 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08006119 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006120 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006121 vmcs_write16(GUEST_INTR_STATUS, status);
6122 }
6123}
6124
6125static void vmx_set_rvi(int vector)
6126{
6127 u16 status;
6128 u8 old;
6129
Wei Wang4114c272014-11-05 10:53:43 +08006130 if (vector == -1)
6131 vector = 0;
6132
Yang Zhangc7c9c562013-01-25 10:18:51 +08006133 status = vmcs_read16(GUEST_INTR_STATUS);
6134 old = (u8)status & 0xff;
6135 if ((u8)vector != old) {
6136 status &= ~0xff;
6137 status |= (u8)vector;
6138 vmcs_write16(GUEST_INTR_STATUS, status);
6139 }
6140}
6141
6142static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
6143{
Liran Alon851c1a182017-12-24 18:12:56 +02006144 /*
6145 * When running L2, updating RVI is only relevant when
6146 * vmcs12 virtual-interrupt-delivery enabled.
6147 * However, it can be enabled only when L1 also
6148 * intercepts external-interrupts and in that case
6149 * we should not update vmcs02 RVI but instead intercept
6150 * interrupt. Therefore, do nothing when running L2.
6151 */
6152 if (!is_guest_mode(vcpu))
Wanpeng Li963fee12014-07-17 19:03:00 +08006153 vmx_set_rvi(max_irr);
Yang Zhangc7c9c562013-01-25 10:18:51 +08006154}
6155
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006156static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006157{
6158 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006159 int max_irr;
Liran Alonf27a85c2017-12-24 18:12:55 +02006160 bool max_irr_updated;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006161
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006162 WARN_ON(!vcpu->arch.apicv_active);
6163 if (pi_test_on(&vmx->pi_desc)) {
6164 pi_clear_on(&vmx->pi_desc);
6165 /*
Liran Alond9ff2742019-11-11 14:25:25 +02006166 * IOMMU can write to PID.ON, so the barrier matters even on UP.
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006167 * But on x86 this is just a compiler barrier anyway.
6168 */
6169 smp_mb__after_atomic();
Liran Alonf27a85c2017-12-24 18:12:55 +02006170 max_irr_updated =
6171 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
6172
6173 /*
6174 * If we are running L2 and L1 has a new pending interrupt
6175 * which can be injected, we should re-evaluate
6176 * what should be done with this new L1 interrupt.
Liran Alon851c1a182017-12-24 18:12:56 +02006177 * If L1 intercepts external-interrupts, we should
6178 * exit from L2 to L1. Otherwise, interrupt should be
6179 * delivered directly to L2.
Liran Alonf27a85c2017-12-24 18:12:55 +02006180 */
Liran Alon851c1a182017-12-24 18:12:56 +02006181 if (is_guest_mode(vcpu) && max_irr_updated) {
6182 if (nested_exit_on_intr(vcpu))
6183 kvm_vcpu_exiting_guest_mode(vcpu);
6184 else
6185 kvm_make_request(KVM_REQ_EVENT, vcpu);
6186 }
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006187 } else {
6188 max_irr = kvm_lapic_find_highest_irr(vcpu);
6189 }
6190 vmx_hwapic_irr_update(vcpu, max_irr);
6191 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006192}
6193
Wanpeng Li17e433b2019-08-05 10:03:19 +08006194static bool vmx_dy_apicv_has_pending_interrupt(struct kvm_vcpu *vcpu)
6195{
Joao Martins9482ae42019-11-11 17:20:10 +00006196 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6197
6198 return pi_test_on(pi_desc) ||
Joao Martins29881b62019-11-11 17:20:12 +00006199 (pi_test_sn(pi_desc) && !pi_is_pir_empty(pi_desc));
Wanpeng Li17e433b2019-08-05 10:03:19 +08006200}
6201
Andrey Smetanin63086302015-11-10 15:36:32 +03006202static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006203{
Andrey Smetanind62caab2015-11-10 15:36:33 +03006204 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08006205 return;
6206
Yang Zhangc7c9c562013-01-25 10:18:51 +08006207 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
6208 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
6209 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
6210 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6211}
6212
Paolo Bonzini967235d2016-12-19 14:03:45 +01006213static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
6214{
6215 struct vcpu_vmx *vmx = to_vmx(vcpu);
6216
6217 pi_clear_on(&vmx->pi_desc);
6218 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
6219}
6220
Sean Christopherson95b5a482019-04-19 22:50:59 -07006221static void handle_exception_nmi_irqoff(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006222{
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006223 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Andi Kleena0861c02009-06-08 17:37:09 +08006224
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006225 /* if exit due to PF check for async PF */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006226 if (is_page_fault(vmx->exit_intr_info))
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006227 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
6228
Andi Kleena0861c02009-06-08 17:37:09 +08006229 /* Handle machine checks before interrupts are enabled */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006230 if (is_machine_check(vmx->exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08006231 kvm_machine_check();
6232
Gleb Natapov20f65982009-05-11 13:35:55 +03006233 /* We need to handle NMIs before interrupts are enabled */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006234 if (is_nmi(vmx->exit_intr_info)) {
Andi Kleendd60d212017-07-25 17:20:32 -07006235 kvm_before_interrupt(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006236 asm("int $2");
Andi Kleendd60d212017-07-25 17:20:32 -07006237 kvm_after_interrupt(&vmx->vcpu);
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006238 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006239}
Gleb Natapov20f65982009-05-11 13:35:55 +03006240
Sean Christopherson95b5a482019-04-19 22:50:59 -07006241static void handle_external_interrupt_irqoff(struct kvm_vcpu *vcpu)
Yang Zhanga547c6d2013-04-11 19:25:10 +08006242{
Sean Christopherson49def502019-04-19 22:50:56 -07006243 unsigned int vector;
6244 unsigned long entry;
6245#ifdef CONFIG_X86_64
6246 unsigned long tmp;
6247#endif
6248 gate_desc *desc;
6249 u32 intr_info;
Yang Zhanga547c6d2013-04-11 19:25:10 +08006250
Sean Christopherson49def502019-04-19 22:50:56 -07006251 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6252 if (WARN_ONCE(!is_external_intr(intr_info),
6253 "KVM: unexpected VM-Exit interrupt info: 0x%x", intr_info))
6254 return;
6255
6256 vector = intr_info & INTR_INFO_VECTOR_MASK;
Sean Christopherson23420802019-04-19 22:50:57 -07006257 desc = (gate_desc *)host_idt_base + vector;
Sean Christopherson49def502019-04-19 22:50:56 -07006258 entry = gate_offset(desc);
6259
Sean Christopherson165072b2019-04-19 22:50:58 -07006260 kvm_before_interrupt(vcpu);
6261
Sean Christopherson49def502019-04-19 22:50:56 -07006262 asm volatile(
Yang Zhanga547c6d2013-04-11 19:25:10 +08006263#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006264 "mov %%" _ASM_SP ", %[sp]\n\t"
6265 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
6266 "push $%c[ss]\n\t"
6267 "push %[sp]\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08006268#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006269 "pushf\n\t"
6270 __ASM_SIZE(push) " $%c[cs]\n\t"
6271 CALL_NOSPEC
6272 :
Yang Zhanga547c6d2013-04-11 19:25:10 +08006273#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006274 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08006275#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006276 ASM_CALL_CONSTRAINT
6277 :
6278 THUNK_TARGET(entry),
6279 [ss]"i"(__KERNEL_DS),
6280 [cs]"i"(__KERNEL_CS)
6281 );
Sean Christopherson165072b2019-04-19 22:50:58 -07006282
6283 kvm_after_interrupt(vcpu);
Yang Zhanga547c6d2013-04-11 19:25:10 +08006284}
Sean Christopherson95b5a482019-04-19 22:50:59 -07006285STACK_FRAME_NON_STANDARD(handle_external_interrupt_irqoff);
6286
Wanpeng Li1e9e2622019-11-21 11:17:11 +08006287static void vmx_handle_exit_irqoff(struct kvm_vcpu *vcpu,
6288 enum exit_fastpath_completion *exit_fastpath)
Sean Christopherson95b5a482019-04-19 22:50:59 -07006289{
6290 struct vcpu_vmx *vmx = to_vmx(vcpu);
6291
6292 if (vmx->exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
6293 handle_external_interrupt_irqoff(vcpu);
6294 else if (vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI)
6295 handle_exception_nmi_irqoff(vmx);
Wanpeng Li1e9e2622019-11-21 11:17:11 +08006296 else if (!is_guest_mode(vcpu) &&
6297 vmx->exit_reason == EXIT_REASON_MSR_WRITE)
6298 *exit_fastpath = handle_fastpath_set_msr_irqoff(vcpu);
Sean Christopherson95b5a482019-04-19 22:50:59 -07006299}
Yang Zhanga547c6d2013-04-11 19:25:10 +08006300
Tom Lendackybc226f02018-05-10 22:06:39 +02006301static bool vmx_has_emulated_msr(int index)
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006302{
Tom Lendackybc226f02018-05-10 22:06:39 +02006303 switch (index) {
6304 case MSR_IA32_SMBASE:
6305 /*
6306 * We cannot do SMM unless we can run the guest in big
6307 * real mode.
6308 */
6309 return enable_unrestricted_guest || emulate_invalid_guest_state;
Paolo Bonzini95c5c7c2019-07-02 14:45:24 +02006310 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
6311 return nested;
Tom Lendackybc226f02018-05-10 22:06:39 +02006312 case MSR_AMD64_VIRT_SPEC_CTRL:
6313 /* This is AMD only. */
6314 return false;
6315 default:
6316 return true;
6317 }
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006318}
6319
Chao Peng86f52012018-10-24 16:05:11 +08006320static bool vmx_pt_supported(void)
6321{
6322 return pt_mode == PT_MODE_HOST_GUEST;
6323}
6324
Avi Kivity51aa01d2010-07-20 14:31:20 +03006325static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6326{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006327 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006328 bool unblock_nmi;
6329 u8 vector;
6330 bool idtv_info_valid;
6331
6332 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006333
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006334 if (enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006335 if (vmx->loaded_vmcs->nmi_known_unmasked)
6336 return;
6337 /*
6338 * Can't use vmx->exit_intr_info since we're not sure what
6339 * the exit reason is.
6340 */
6341 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6342 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6343 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6344 /*
6345 * SDM 3: 27.7.1.2 (September 2008)
6346 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6347 * a guest IRET fault.
6348 * SDM 3: 23.2.2 (September 2008)
6349 * Bit 12 is undefined in any of the following cases:
6350 * If the VM exit sets the valid bit in the IDT-vectoring
6351 * information field.
6352 * If the VM exit is due to a double fault.
6353 */
6354 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6355 vector != DF_VECTOR && !idtv_info_valid)
6356 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6357 GUEST_INTR_STATE_NMI);
6358 else
6359 vmx->loaded_vmcs->nmi_known_unmasked =
6360 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6361 & GUEST_INTR_STATE_NMI);
6362 } else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
6363 vmx->loaded_vmcs->vnmi_blocked_time +=
6364 ktime_to_ns(ktime_sub(ktime_get(),
6365 vmx->loaded_vmcs->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006366}
6367
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006368static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03006369 u32 idt_vectoring_info,
6370 int instr_len_field,
6371 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006372{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006373 u8 vector;
6374 int type;
6375 bool idtv_info_valid;
6376
6377 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006378
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006379 vcpu->arch.nmi_injected = false;
6380 kvm_clear_exception_queue(vcpu);
6381 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006382
6383 if (!idtv_info_valid)
6384 return;
6385
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006386 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03006387
Avi Kivity668f6122008-07-02 09:28:55 +03006388 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6389 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006390
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006391 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006392 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006393 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006394 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006395 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006396 * Clear bit "block by NMI" before VM entry if a NMI
6397 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006398 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006399 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006400 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006401 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006402 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006403 /* fall through */
6404 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006405 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006406 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03006407 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006408 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03006409 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006410 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006411 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006412 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006413 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03006414 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006415 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006416 break;
6417 default:
6418 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006419 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006420}
6421
Avi Kivity83422e12010-07-20 14:43:23 +03006422static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6423{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006424 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03006425 VM_EXIT_INSTRUCTION_LEN,
6426 IDT_VECTORING_ERROR_CODE);
6427}
6428
Avi Kivityb463a6f2010-07-20 15:06:17 +03006429static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6430{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006431 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03006432 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6433 VM_ENTRY_INSTRUCTION_LEN,
6434 VM_ENTRY_EXCEPTION_ERROR_CODE);
6435
6436 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6437}
6438
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006439static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6440{
6441 int i, nr_msrs;
6442 struct perf_guest_switch_msr *msrs;
6443
6444 msrs = perf_guest_get_msrs(&nr_msrs);
6445
6446 if (!msrs)
6447 return;
6448
6449 for (i = 0; i < nr_msrs; i++)
6450 if (msrs[i].host == msrs[i].guest)
6451 clear_atomic_switch_msr(vmx, msrs[i].msr);
6452 else
6453 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04006454 msrs[i].host, false);
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006455}
6456
Tao Xu6e3ba4a2019-07-16 14:55:50 +08006457static void atomic_switch_umwait_control_msr(struct vcpu_vmx *vmx)
6458{
6459 u32 host_umwait_control;
6460
6461 if (!vmx_has_waitpkg(vmx))
6462 return;
6463
6464 host_umwait_control = get_umwait_control_msr();
6465
6466 if (vmx->msr_ia32_umwait_control != host_umwait_control)
6467 add_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL,
6468 vmx->msr_ia32_umwait_control,
6469 host_umwait_control, false);
6470 else
6471 clear_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL);
6472}
6473
Sean Christophersonf459a702018-08-27 15:21:11 -07006474static void vmx_update_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07006475{
6476 struct vcpu_vmx *vmx = to_vmx(vcpu);
6477 u64 tscl;
6478 u32 delta_tsc;
6479
Sean Christophersond264ee02018-08-27 15:21:12 -07006480 if (vmx->req_immediate_exit) {
Sean Christopherson804939e2019-05-07 12:18:05 -07006481 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, 0);
6482 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6483 } else if (vmx->hv_deadline_tsc != -1) {
Sean Christophersonf459a702018-08-27 15:21:11 -07006484 tscl = rdtsc();
6485 if (vmx->hv_deadline_tsc > tscl)
6486 /* set_hv_timer ensures the delta fits in 32-bits */
6487 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
6488 cpu_preemption_timer_multi);
6489 else
6490 delta_tsc = 0;
6491
Sean Christopherson804939e2019-05-07 12:18:05 -07006492 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
6493 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6494 } else if (!vmx->loaded_vmcs->hv_timer_soft_disabled) {
6495 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, -1);
6496 vmx->loaded_vmcs->hv_timer_soft_disabled = true;
Sean Christophersonf459a702018-08-27 15:21:11 -07006497 }
Yunhong Jiang64672c92016-06-13 14:19:59 -07006498}
6499
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006500void vmx_update_host_rsp(struct vcpu_vmx *vmx, unsigned long host_rsp)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006501{
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006502 if (unlikely(host_rsp != vmx->loaded_vmcs->host_state.rsp)) {
6503 vmx->loaded_vmcs->host_state.rsp = host_rsp;
6504 vmcs_writel(HOST_RSP, host_rsp);
6505 }
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006506}
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006507
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006508bool __vmx_vcpu_run(struct vcpu_vmx *vmx, unsigned long *regs, bool launched);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006509
6510static void vmx_vcpu_run(struct kvm_vcpu *vcpu)
6511{
6512 struct vcpu_vmx *vmx = to_vmx(vcpu);
6513 unsigned long cr3, cr4;
6514
6515 /* Record the guest's net vcpu time for enforced NMI injections. */
6516 if (unlikely(!enable_vnmi &&
6517 vmx->loaded_vmcs->soft_vnmi_blocked))
6518 vmx->loaded_vmcs->entry_time = ktime_get();
6519
6520 /* Don't enter VMX if guest state is invalid, let the exit handler
6521 start emulation until we arrive back to a valid state */
6522 if (vmx->emulation_required)
6523 return;
6524
6525 if (vmx->ple_window_dirty) {
6526 vmx->ple_window_dirty = false;
6527 vmcs_write32(PLE_WINDOW, vmx->ple_window);
6528 }
6529
wanpeng lic9dfd3f2020-02-17 18:37:43 +08006530 /*
6531 * We did this in prepare_switch_to_guest, because it needs to
6532 * be within srcu_read_lock.
6533 */
6534 WARN_ON_ONCE(vmx->nested.need_vmcs12_to_shadow_sync);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006535
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006536 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RSP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006537 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
Sean Christophersoncb3c1e22019-09-27 14:45:22 -07006538 if (kvm_register_is_dirty(vcpu, VCPU_REGS_RIP))
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006539 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6540
6541 cr3 = __get_current_cr3_fast();
6542 if (unlikely(cr3 != vmx->loaded_vmcs->host_state.cr3)) {
6543 vmcs_writel(HOST_CR3, cr3);
6544 vmx->loaded_vmcs->host_state.cr3 = cr3;
6545 }
6546
6547 cr4 = cr4_read_shadow();
6548 if (unlikely(cr4 != vmx->loaded_vmcs->host_state.cr4)) {
6549 vmcs_writel(HOST_CR4, cr4);
6550 vmx->loaded_vmcs->host_state.cr4 = cr4;
6551 }
6552
6553 /* When single-stepping over STI and MOV SS, we must clear the
6554 * corresponding interruptibility bits in the guest state. Otherwise
6555 * vmentry fails as it then expects bit 14 (BS) in pending debug
6556 * exceptions being set, but that's not correct for the guest debugging
6557 * case. */
6558 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6559 vmx_set_interrupt_shadow(vcpu, 0);
6560
Aaron Lewis139a12c2019-10-21 16:30:25 -07006561 kvm_load_guest_xsave_state(vcpu);
WANG Chao1811d972019-04-12 15:55:39 +08006562
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006563 if (static_cpu_has(X86_FEATURE_PKU) &&
6564 kvm_read_cr4_bits(vcpu, X86_CR4_PKE) &&
6565 vcpu->arch.pkru != vmx->host_pkru)
6566 __write_pkru(vcpu->arch.pkru);
6567
6568 pt_guest_enter(vmx);
6569
6570 atomic_switch_perf_msrs(vmx);
Tao Xu6e3ba4a2019-07-16 14:55:50 +08006571 atomic_switch_umwait_control_msr(vmx);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006572
Sean Christopherson804939e2019-05-07 12:18:05 -07006573 if (enable_preemption_timer)
6574 vmx_update_hv_timer(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006575
Wanpeng Lib6c4bc62019-05-20 16:18:09 +08006576 if (lapic_in_kernel(vcpu) &&
6577 vcpu->arch.apic->lapic_timer.timer_advance_ns)
6578 kvm_wait_lapic_expire(vcpu);
6579
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006580 /*
6581 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
6582 * it's non-zero. Since vmentry is serialising on affected CPUs, there
6583 * is no need to worry about the conditional branch over the wrmsr
6584 * being speculatively taken.
6585 */
6586 x86_spec_ctrl_set_guest(vmx->spec_ctrl, 0);
6587
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006588 /* L1D Flush includes CPU buffer clear to mitigate MDS */
Sean Christophersonc823dd52019-01-25 07:41:13 -08006589 if (static_branch_unlikely(&vmx_l1d_should_flush))
6590 vmx_l1d_flush(vcpu);
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006591 else if (static_branch_unlikely(&mds_user_clear))
6592 mds_clear_cpu_buffers();
Sean Christophersonc823dd52019-01-25 07:41:13 -08006593
6594 if (vcpu->arch.cr2 != read_cr2())
6595 write_cr2(vcpu->arch.cr2);
6596
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006597 vmx->fail = __vmx_vcpu_run(vmx, (unsigned long *)&vcpu->arch.regs,
6598 vmx->loaded_vmcs->launched);
Sean Christophersonc823dd52019-01-25 07:41:13 -08006599
6600 vcpu->arch.cr2 = read_cr2();
Avi Kivity6aa8b732006-12-10 02:21:36 -08006601
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006602 /*
6603 * We do not use IBRS in the kernel. If this vCPU has used the
6604 * SPEC_CTRL MSR it may have left it on; save the value and
6605 * turn it off. This is much more efficient than blindly adding
6606 * it to the atomic save/restore list. Especially as the former
6607 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
6608 *
6609 * For non-nested case:
6610 * If the L01 MSR bitmap does not intercept the MSR, then we need to
6611 * save it.
6612 *
6613 * For nested case:
6614 * If the L02 MSR bitmap does not intercept the MSR, then we need to
6615 * save it.
6616 */
Paolo Bonzini946fbbc2018-02-22 16:43:18 +01006617 if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
Paolo Bonziniecb586b2018-02-22 16:43:17 +01006618 vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006619
Thomas Gleixnerccbcd262018-05-09 23:01:01 +02006620 x86_spec_ctrl_restore_host(vmx->spec_ctrl, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006621
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01006622 /* All fields are clean at this point */
6623 if (static_branch_unlikely(&enable_evmcs))
6624 current_evmcs->hv_clean_fields |=
6625 HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
6626
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08006627 if (static_branch_unlikely(&enable_evmcs))
6628 current_evmcs->hv_vp_id = vcpu->arch.hyperv.vp_index;
6629
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006630 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
Wanpeng Li74c55932017-11-29 01:31:20 -08006631 if (vmx->host_debugctlmsr)
6632 update_debugctlmsr(vmx->host_debugctlmsr);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006633
Avi Kivityaa67f602012-08-01 16:48:03 +03006634#ifndef CONFIG_X86_64
6635 /*
6636 * The sysexit path does not restore ds/es, so we must set them to
6637 * a reasonable value ourselves.
6638 *
Sean Christopherson6d6095b2018-07-23 12:32:44 -07006639 * We can't defer this to vmx_prepare_switch_to_host() since that
6640 * function may be executed in interrupt context, which saves and
6641 * restore segments around it, nullifying its effect.
Avi Kivityaa67f602012-08-01 16:48:03 +03006642 */
6643 loadsegment(ds, __USER_DS);
6644 loadsegment(es, __USER_DS);
6645#endif
6646
Avi Kivity6de4f3a2009-05-31 22:58:47 +03006647 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02006648 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006649 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03006650 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006651 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006652 vcpu->arch.regs_dirty = 0;
6653
Chao Peng2ef444f2018-10-24 16:05:12 +08006654 pt_guest_exit(vmx);
6655
Gleb Natapove0b890d2013-09-25 12:51:33 +03006656 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006657 * eager fpu is enabled if PKEY is supported and CR4 is switched
6658 * back on host, so it is safe to read guest PKRU from current
6659 * XSAVE.
6660 */
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006661 if (static_cpu_has(X86_FEATURE_PKU) &&
6662 kvm_read_cr4_bits(vcpu, X86_CR4_PKE)) {
Sebastian Andrzej Siewiorc806e8872019-04-03 18:41:41 +02006663 vcpu->arch.pkru = rdpkru();
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006664 if (vcpu->arch.pkru != vmx->host_pkru)
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006665 __write_pkru(vmx->host_pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006666 }
6667
Aaron Lewis139a12c2019-10-21 16:30:25 -07006668 kvm_load_host_xsave_state(vcpu);
WANG Chao1811d972019-04-12 15:55:39 +08006669
Gleb Natapove0b890d2013-09-25 12:51:33 +03006670 vmx->nested.nested_run_pending = 0;
Jim Mattsonb060ca32017-09-14 16:31:42 -07006671 vmx->idt_vectoring_info = 0;
6672
6673 vmx->exit_reason = vmx->fail ? 0xdead : vmcs_read32(VM_EXIT_REASON);
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006674 if ((u16)vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY)
6675 kvm_machine_check();
6676
Jim Mattsonb060ca32017-09-14 16:31:42 -07006677 if (vmx->fail || (vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
6678 return;
6679
6680 vmx->loaded_vmcs->launched = 1;
6681 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
Gleb Natapove0b890d2013-09-25 12:51:33 +03006682
Avi Kivity51aa01d2010-07-20 14:31:20 +03006683 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006684 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006685}
6686
Sean Christopherson434a1e92018-03-20 12:17:18 -07006687static struct kvm *vmx_vm_alloc(void)
6688{
Ben Gardon41836832019-02-11 11:02:52 -08006689 struct kvm_vmx *kvm_vmx = __vmalloc(sizeof(struct kvm_vmx),
6690 GFP_KERNEL_ACCOUNT | __GFP_ZERO,
6691 PAGE_KERNEL);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07006692 return &kvm_vmx->kvm;
Sean Christopherson434a1e92018-03-20 12:17:18 -07006693}
6694
6695static void vmx_vm_free(struct kvm *kvm)
6696{
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08006697 kfree(kvm->arch.hyperv.hv_pa_pg);
Marc Orrd1e5b0e2018-05-15 04:37:37 -07006698 vfree(to_kvm_vmx(kvm));
Sean Christopherson434a1e92018-03-20 12:17:18 -07006699}
6700
Avi Kivity6aa8b732006-12-10 02:21:36 -08006701static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6702{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006703 struct vcpu_vmx *vmx = to_vmx(vcpu);
6704
Kai Huang843e4332015-01-28 10:54:28 +08006705 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08006706 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08006707 free_vpid(vmx->vpid);
Sean Christopherson55d23752018-12-03 13:53:18 -08006708 nested_vmx_free_vcpu(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006709 free_loaded_vmcs(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006710}
6711
Sean Christopherson987b2592019-12-18 13:54:55 -08006712static int vmx_create_vcpu(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006713{
Ben Gardon41836832019-02-11 11:02:52 -08006714 struct vcpu_vmx *vmx;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006715 unsigned long *msr_bitmap;
Sean Christopherson34109c02019-12-18 13:54:50 -08006716 int i, cpu, err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006717
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006718 BUILD_BUG_ON(offsetof(struct vcpu_vmx, vcpu) != 0);
6719 vmx = to_vmx(vcpu);
Ingo Molnar965b58a2007-01-05 16:36:23 -08006720
Peter Feiner4e595162016-07-07 14:49:58 -07006721 err = -ENOMEM;
6722
Sean Christopherson034d8e22019-12-18 13:54:49 -08006723 vmx->vpid = allocate_vpid();
6724
Peter Feiner4e595162016-07-07 14:49:58 -07006725 /*
6726 * If PML is turned on, failure on enabling PML just results in failure
6727 * of creating the vcpu, therefore we can simplify PML logic (by
6728 * avoiding dealing with cases, such as enabling PML partially on vcpus
Miaohe Lin67b0ae42019-12-11 14:26:22 +08006729 * for the guest), etc.
Peter Feiner4e595162016-07-07 14:49:58 -07006730 */
6731 if (enable_pml) {
Ben Gardon41836832019-02-11 11:02:52 -08006732 vmx->pml_pg = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
Peter Feiner4e595162016-07-07 14:49:58 -07006733 if (!vmx->pml_pg)
Sean Christopherson987b2592019-12-18 13:54:55 -08006734 goto free_vpid;
Peter Feiner4e595162016-07-07 14:49:58 -07006735 }
6736
Jim Mattson7d737102019-12-03 16:24:42 -08006737 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) != NR_SHARED_MSRS);
Ingo Molnar965b58a2007-01-05 16:36:23 -08006738
Xiaoyao Li4be53412019-10-20 17:11:00 +08006739 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
6740 u32 index = vmx_msr_index[i];
6741 u32 data_low, data_high;
6742 int j = vmx->nmsrs;
6743
6744 if (rdmsr_safe(index, &data_low, &data_high) < 0)
6745 continue;
6746 if (wrmsr_safe(index, data_low, data_high) < 0)
6747 continue;
Paolo Bonzini46f4f0a2019-11-21 10:01:51 +01006748
Xiaoyao Li4be53412019-10-20 17:11:00 +08006749 vmx->guest_msrs[j].index = i;
6750 vmx->guest_msrs[j].data = 0;
Paolo Bonzini46f4f0a2019-11-21 10:01:51 +01006751 switch (index) {
6752 case MSR_IA32_TSX_CTRL:
6753 /*
6754 * No need to pass TSX_CTRL_CPUID_CLEAR through, so
6755 * let's avoid changing CPUID bits under the host
6756 * kernel's feet.
6757 */
6758 vmx->guest_msrs[j].mask = ~(u64)TSX_CTRL_CPUID_CLEAR;
6759 break;
6760 default:
6761 vmx->guest_msrs[j].mask = -1ull;
6762 break;
6763 }
Xiaoyao Li4be53412019-10-20 17:11:00 +08006764 ++vmx->nmsrs;
6765 }
6766
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006767 err = alloc_loaded_vmcs(&vmx->vmcs01);
6768 if (err < 0)
Jim Mattson7d737102019-12-03 16:24:42 -08006769 goto free_pml;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006770
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006771 msr_bitmap = vmx->vmcs01.msr_bitmap;
Jim Mattson788fc1e2018-11-09 09:35:11 -08006772 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_TSC, MSR_TYPE_R);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006773 vmx_disable_intercept_for_msr(msr_bitmap, MSR_FS_BASE, MSR_TYPE_RW);
6774 vmx_disable_intercept_for_msr(msr_bitmap, MSR_GS_BASE, MSR_TYPE_RW);
6775 vmx_disable_intercept_for_msr(msr_bitmap, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
6776 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
6777 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
6778 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
Sean Christopherson987b2592019-12-18 13:54:55 -08006779 if (kvm_cstate_in_guest(vcpu->kvm)) {
Wanpeng Lib5170062019-05-21 14:06:53 +08006780 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C1_RES, MSR_TYPE_R);
6781 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C3_RESIDENCY, MSR_TYPE_R);
6782 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C6_RESIDENCY, MSR_TYPE_R);
6783 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C7_RESIDENCY, MSR_TYPE_R);
6784 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006785 vmx->msr_bitmap_mode = 0;
6786
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006787 vmx->loaded_vmcs = &vmx->vmcs01;
Avi Kivity15ad7142007-07-11 18:17:21 +03006788 cpu = get_cpu();
Sean Christopherson34109c02019-12-18 13:54:50 -08006789 vmx_vcpu_load(vcpu, cpu);
6790 vcpu->cpu = cpu;
Xiaoyao Li1b842922019-10-20 17:11:01 +08006791 init_vmcs(vmx);
Sean Christopherson34109c02019-12-18 13:54:50 -08006792 vmx_vcpu_put(vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03006793 put_cpu();
Sean Christopherson34109c02019-12-18 13:54:50 -08006794 if (cpu_need_virtualize_apic_accesses(vcpu)) {
Sean Christopherson987b2592019-12-18 13:54:55 -08006795 err = alloc_apic_access_page(vcpu->kvm);
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006796 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006797 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02006798 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006799
Sean Christophersone90008d2018-03-05 12:04:37 -08006800 if (enable_ept && !enable_unrestricted_guest) {
Sean Christopherson987b2592019-12-18 13:54:55 -08006801 err = init_rmode_identity_map(vcpu->kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08006802 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02006803 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006804 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006805
Roman Kagan63aff652018-07-19 21:59:07 +03006806 if (nested)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006807 nested_vmx_setup_ctls_msrs(&vmx->nested.msrs,
Vitaly Kuznetsova4443262020-02-20 18:22:04 +01006808 vmx_capability.ept);
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006809 else
6810 memset(&vmx->nested.msrs, 0, sizeof(vmx->nested.msrs));
Wincy Vanb9c237b2015-02-03 23:56:30 +08006811
Wincy Van705699a2015-02-03 23:58:17 +08006812 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006813 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006814
Paolo Bonzinibab0c312020-02-11 18:40:58 +01006815 vcpu->arch.microcode_version = 0x100000000ULL;
Sean Christopherson32ad73d2019-12-20 20:44:55 -08006816 vmx->msr_ia32_feature_control_valid_bits = FEAT_CTL_LOCKED;
Haozhong Zhang37e4c992016-06-22 14:59:55 +08006817
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02006818 /*
6819 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
6820 * or POSTED_INTR_WAKEUP_VECTOR.
6821 */
6822 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
6823 vmx->pi_desc.sn = 1;
6824
Lan Tianyu53963a72018-12-06 15:34:36 +08006825 vmx->ept_pointer = INVALID_PAGE;
6826
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006827 return 0;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006828
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006829free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08006830 free_loaded_vmcs(vmx->loaded_vmcs);
Peter Feiner4e595162016-07-07 14:49:58 -07006831free_pml:
6832 vmx_destroy_pml_buffer(vmx);
Sean Christopherson987b2592019-12-18 13:54:55 -08006833free_vpid:
Wanpeng Li991e7a02015-09-16 17:30:05 +08006834 free_vpid(vmx->vpid);
Sean Christophersona9dd6f02019-12-18 13:54:52 -08006835 return err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006836}
6837
Thomas Gleixner65fd4cb2019-02-19 11:10:49 +01006838#define L1TF_MSG_SMT "L1TF CPU bug present and SMT on, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
6839#define L1TF_MSG_L1D "L1TF CPU bug present and virtualization mitigation disabled, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006840
Wanpeng Lib31c1142018-03-12 04:53:04 -07006841static int vmx_vm_init(struct kvm *kvm)
6842{
Tianyu Lan877ad952018-07-19 08:40:23 +00006843 spin_lock_init(&to_kvm_vmx(kvm)->ept_pointer_lock);
6844
Wanpeng Lib31c1142018-03-12 04:53:04 -07006845 if (!ple_gap)
6846 kvm->arch.pause_in_guest = true;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006847
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006848 if (boot_cpu_has(X86_BUG_L1TF) && enable_ept) {
6849 switch (l1tf_mitigation) {
6850 case L1TF_MITIGATION_OFF:
6851 case L1TF_MITIGATION_FLUSH_NOWARN:
6852 /* 'I explicitly don't care' is set */
6853 break;
6854 case L1TF_MITIGATION_FLUSH:
6855 case L1TF_MITIGATION_FLUSH_NOSMT:
6856 case L1TF_MITIGATION_FULL:
6857 /*
6858 * Warn upon starting the first VM in a potentially
6859 * insecure environment.
6860 */
Josh Poimboeufb2849092019-01-30 07:13:58 -06006861 if (sched_smt_active())
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006862 pr_warn_once(L1TF_MSG_SMT);
6863 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_NEVER)
6864 pr_warn_once(L1TF_MSG_L1D);
6865 break;
6866 case L1TF_MITIGATION_FULL_FORCE:
6867 /* Flush is enforced */
6868 break;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006869 }
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006870 }
Suravee Suthikulpanit4e19c362019-11-14 14:15:05 -06006871 kvm_apicv_init(kvm, enable_apicv);
Wanpeng Lib31c1142018-03-12 04:53:04 -07006872 return 0;
6873}
6874
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006875static int __init vmx_check_processor_compat(void)
Yang, Sheng002c7f72007-07-31 14:23:01 +03006876{
6877 struct vmcs_config vmcs_conf;
Sean Christopherson7caaa712018-12-03 13:53:01 -08006878 struct vmx_capability vmx_cap;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006879
Sean Christophersonff10e222019-12-20 20:45:10 -08006880 if (!this_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
6881 !this_cpu_has(X86_FEATURE_VMX)) {
6882 pr_err("kvm: VMX is disabled on CPU %d\n", smp_processor_id());
6883 return -EIO;
6884 }
6885
Sean Christopherson7caaa712018-12-03 13:53:01 -08006886 if (setup_vmcs_config(&vmcs_conf, &vmx_cap) < 0)
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006887 return -EIO;
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006888 if (nested)
Vitaly Kuznetsova4443262020-02-20 18:22:04 +01006889 nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, vmx_cap.ept);
Yang, Sheng002c7f72007-07-31 14:23:01 +03006890 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
6891 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
6892 smp_processor_id());
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006893 return -EIO;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006894 }
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006895 return 0;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006896}
6897
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006898static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08006899{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006900 u8 cache;
6901 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006902
Sheng Yang522c68c2009-04-27 20:35:43 +08006903 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02006904 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08006905 * 2. EPT with VT-d:
6906 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02006907 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08006908 * b. VT-d with snooping control feature: snooping control feature of
6909 * VT-d engine can guarantee the cache correctness. Just set it
6910 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08006911 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08006912 * consistent with host MTRR
6913 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02006914 if (is_mmio) {
6915 cache = MTRR_TYPE_UNCACHABLE;
6916 goto exit;
6917 }
6918
6919 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006920 ipat = VMX_EPT_IPAT_BIT;
6921 cache = MTRR_TYPE_WRBACK;
6922 goto exit;
6923 }
6924
6925 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
6926 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02006927 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08006928 cache = MTRR_TYPE_WRBACK;
6929 else
6930 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006931 goto exit;
6932 }
6933
Xiao Guangrongff536042015-06-15 16:55:22 +08006934 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006935
6936exit:
6937 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08006938}
6939
Sheng Yang17cc3932010-01-05 19:02:27 +08006940static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02006941{
Sheng Yang878403b2010-01-05 19:02:29 +08006942 if (enable_ept && !cpu_has_vmx_ept_1g_page())
6943 return PT_DIRECTORY_LEVEL;
6944 else
6945 /* For shadow and EPT supported 1GB page */
6946 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02006947}
6948
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006949static void vmcs_set_secondary_exec_control(struct vcpu_vmx *vmx)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006950{
6951 /*
6952 * These bits in the secondary execution controls field
6953 * are dynamic, the others are mostly based on the hypervisor
6954 * architecture and the guest's CPUID. Do not touch the
6955 * dynamic bits.
6956 */
6957 u32 mask =
6958 SECONDARY_EXEC_SHADOW_VMCS |
6959 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Paolo Bonzini0367f202016-07-12 10:44:55 +02006960 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6961 SECONDARY_EXEC_DESC;
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006962
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006963 u32 new_ctl = vmx->secondary_exec_control;
6964 u32 cur_ctl = secondary_exec_controls_get(vmx);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006965
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006966 secondary_exec_controls_set(vmx, (new_ctl & ~mask) | (cur_ctl & mask));
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006967}
6968
David Matlack8322ebb2016-11-29 18:14:09 -08006969/*
6970 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
6971 * (indicating "allowed-1") if they are supported in the guest's CPUID.
6972 */
6973static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
6974{
6975 struct vcpu_vmx *vmx = to_vmx(vcpu);
6976 struct kvm_cpuid_entry2 *entry;
6977
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006978 vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
6979 vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
David Matlack8322ebb2016-11-29 18:14:09 -08006980
6981#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
6982 if (entry && (entry->_reg & (_cpuid_mask))) \
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006983 vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask); \
David Matlack8322ebb2016-11-29 18:14:09 -08006984} while (0)
6985
6986 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
Sean Christopherson87382002019-12-17 13:32:42 -08006987 cr4_fixed1_update(X86_CR4_VME, edx, feature_bit(VME));
6988 cr4_fixed1_update(X86_CR4_PVI, edx, feature_bit(VME));
6989 cr4_fixed1_update(X86_CR4_TSD, edx, feature_bit(TSC));
6990 cr4_fixed1_update(X86_CR4_DE, edx, feature_bit(DE));
6991 cr4_fixed1_update(X86_CR4_PSE, edx, feature_bit(PSE));
6992 cr4_fixed1_update(X86_CR4_PAE, edx, feature_bit(PAE));
6993 cr4_fixed1_update(X86_CR4_MCE, edx, feature_bit(MCE));
6994 cr4_fixed1_update(X86_CR4_PGE, edx, feature_bit(PGE));
6995 cr4_fixed1_update(X86_CR4_OSFXSR, edx, feature_bit(FXSR));
6996 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, feature_bit(XMM));
6997 cr4_fixed1_update(X86_CR4_VMXE, ecx, feature_bit(VMX));
6998 cr4_fixed1_update(X86_CR4_SMXE, ecx, feature_bit(SMX));
6999 cr4_fixed1_update(X86_CR4_PCIDE, ecx, feature_bit(PCID));
7000 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, feature_bit(XSAVE));
David Matlack8322ebb2016-11-29 18:14:09 -08007001
7002 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
Sean Christopherson87382002019-12-17 13:32:42 -08007003 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, feature_bit(FSGSBASE));
7004 cr4_fixed1_update(X86_CR4_SMEP, ebx, feature_bit(SMEP));
7005 cr4_fixed1_update(X86_CR4_SMAP, ebx, feature_bit(SMAP));
7006 cr4_fixed1_update(X86_CR4_PKE, ecx, feature_bit(PKU));
7007 cr4_fixed1_update(X86_CR4_UMIP, ecx, feature_bit(UMIP));
7008 cr4_fixed1_update(X86_CR4_LA57, ecx, feature_bit(LA57));
David Matlack8322ebb2016-11-29 18:14:09 -08007009
7010#undef cr4_fixed1_update
7011}
7012
Liran Alon5f76f6f2018-09-14 03:25:52 +03007013static void nested_vmx_entry_exit_ctls_update(struct kvm_vcpu *vcpu)
7014{
7015 struct vcpu_vmx *vmx = to_vmx(vcpu);
7016
7017 if (kvm_mpx_supported()) {
7018 bool mpx_enabled = guest_cpuid_has(vcpu, X86_FEATURE_MPX);
7019
7020 if (mpx_enabled) {
7021 vmx->nested.msrs.entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
7022 vmx->nested.msrs.exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
7023 } else {
7024 vmx->nested.msrs.entry_ctls_high &= ~VM_ENTRY_LOAD_BNDCFGS;
7025 vmx->nested.msrs.exit_ctls_high &= ~VM_EXIT_CLEAR_BNDCFGS;
7026 }
7027 }
7028}
7029
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007030static void update_intel_pt_cfg(struct kvm_vcpu *vcpu)
7031{
7032 struct vcpu_vmx *vmx = to_vmx(vcpu);
7033 struct kvm_cpuid_entry2 *best = NULL;
7034 int i;
7035
7036 for (i = 0; i < PT_CPUID_LEAVES; i++) {
7037 best = kvm_find_cpuid_entry(vcpu, 0x14, i);
7038 if (!best)
7039 return;
7040 vmx->pt_desc.caps[CPUID_EAX + i*PT_CPUID_REGS_NUM] = best->eax;
7041 vmx->pt_desc.caps[CPUID_EBX + i*PT_CPUID_REGS_NUM] = best->ebx;
7042 vmx->pt_desc.caps[CPUID_ECX + i*PT_CPUID_REGS_NUM] = best->ecx;
7043 vmx->pt_desc.caps[CPUID_EDX + i*PT_CPUID_REGS_NUM] = best->edx;
7044 }
7045
7046 /* Get the number of configurable Address Ranges for filtering */
7047 vmx->pt_desc.addr_range = intel_pt_validate_cap(vmx->pt_desc.caps,
7048 PT_CAP_num_address_ranges);
7049
7050 /* Initialize and clear the no dependency bits */
7051 vmx->pt_desc.ctl_bitmask = ~(RTIT_CTL_TRACEEN | RTIT_CTL_OS |
7052 RTIT_CTL_USR | RTIT_CTL_TSC_EN | RTIT_CTL_DISRETC);
7053
7054 /*
7055 * If CPUID.(EAX=14H,ECX=0):EBX[0]=1 CR3Filter can be set otherwise
7056 * will inject an #GP
7057 */
7058 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_cr3_filtering))
7059 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_CR3EN;
7060
7061 /*
7062 * If CPUID.(EAX=14H,ECX=0):EBX[1]=1 CYCEn, CycThresh and
7063 * PSBFreq can be set
7064 */
7065 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc))
7066 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_CYCLEACC |
7067 RTIT_CTL_CYC_THRESH | RTIT_CTL_PSB_FREQ);
7068
7069 /*
7070 * If CPUID.(EAX=14H,ECX=0):EBX[3]=1 MTCEn BranchEn and
7071 * MTCFreq can be set
7072 */
7073 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc))
7074 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_MTC_EN |
7075 RTIT_CTL_BRANCH_EN | RTIT_CTL_MTC_RANGE);
7076
7077 /* If CPUID.(EAX=14H,ECX=0):EBX[4]=1 FUPonPTW and PTWEn can be set */
7078 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_ptwrite))
7079 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_FUP_ON_PTW |
7080 RTIT_CTL_PTW_EN);
7081
7082 /* If CPUID.(EAX=14H,ECX=0):EBX[5]=1 PwrEvEn can be set */
7083 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_power_event_trace))
7084 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_PWR_EVT_EN;
7085
7086 /* If CPUID.(EAX=14H,ECX=0):ECX[0]=1 ToPA can be set */
7087 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_topa_output))
7088 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_TOPA;
7089
7090 /* If CPUID.(EAX=14H,ECX=0):ECX[3]=1 FabircEn can be set */
7091 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_output_subsys))
7092 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_FABRIC_EN;
7093
7094 /* unmask address range configure area */
7095 for (i = 0; i < vmx->pt_desc.addr_range; i++)
Gustavo A. R. Silvad14eff12018-12-26 14:40:59 -06007096 vmx->pt_desc.ctl_bitmask &= ~(0xfULL << (32 + i * 4));
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007097}
7098
Sheng Yang0e851882009-12-18 16:48:46 +08007099static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
7100{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007101 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007102
Aaron Lewis72041602019-10-21 16:30:20 -07007103 /* xsaves_enabled is recomputed in vmx_compute_secondary_exec_control(). */
7104 vcpu->arch.xsaves_enabled = false;
7105
Paolo Bonzini80154d72017-08-24 13:55:35 +02007106 if (cpu_has_secondary_exec_ctrls()) {
7107 vmx_compute_secondary_exec_control(vmx);
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007108 vmcs_set_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007109 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007110
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007111 if (nested_vmx_allowed(vcpu))
7112 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007113 FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
7114 FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX;
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007115 else
7116 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007117 ~(FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
7118 FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX);
David Matlack8322ebb2016-11-29 18:14:09 -08007119
Liran Alon5f76f6f2018-09-14 03:25:52 +03007120 if (nested_vmx_allowed(vcpu)) {
David Matlack8322ebb2016-11-29 18:14:09 -08007121 nested_vmx_cr_fixed1_bits_update(vcpu);
Liran Alon5f76f6f2018-09-14 03:25:52 +03007122 nested_vmx_entry_exit_ctls_update(vcpu);
7123 }
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007124
7125 if (boot_cpu_has(X86_FEATURE_INTEL_PT) &&
7126 guest_cpuid_has(vcpu, X86_FEATURE_INTEL_PT))
7127 update_intel_pt_cfg(vcpu);
Paolo Bonzinib07a5c52019-11-18 12:23:01 -05007128
7129 if (boot_cpu_has(X86_FEATURE_RTM)) {
7130 struct shared_msr_entry *msr;
7131 msr = find_msr_entry(vmx, MSR_IA32_TSX_CTRL);
7132 if (msr) {
7133 bool enabled = guest_cpuid_has(vcpu, X86_FEATURE_RTM);
7134 vmx_set_guest_msr(vmx, msr, enabled ? 0 : TSX_CTRL_RTM_DISABLE);
7135 }
7136 }
Sheng Yang0e851882009-12-18 16:48:46 +08007137}
7138
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007139static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
7140{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03007141 if (func == 1 && nested)
Sean Christopherson87382002019-12-17 13:32:42 -08007142 entry->ecx |= feature_bit(VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007143}
7144
Sean Christophersond264ee02018-08-27 15:21:12 -07007145static void vmx_request_immediate_exit(struct kvm_vcpu *vcpu)
7146{
7147 to_vmx(vcpu)->req_immediate_exit = true;
7148}
7149
Oliver Upton35a57132020-02-04 15:26:31 -08007150static int vmx_check_intercept_io(struct kvm_vcpu *vcpu,
7151 struct x86_instruction_info *info)
7152{
7153 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7154 unsigned short port;
7155 bool intercept;
7156 int size;
7157
7158 if (info->intercept == x86_intercept_in ||
7159 info->intercept == x86_intercept_ins) {
7160 port = info->src_val;
7161 size = info->dst_bytes;
7162 } else {
7163 port = info->dst_val;
7164 size = info->src_bytes;
7165 }
7166
7167 /*
7168 * If the 'use IO bitmaps' VM-execution control is 0, IO instruction
7169 * VM-exits depend on the 'unconditional IO exiting' VM-execution
7170 * control.
7171 *
7172 * Otherwise, IO instruction VM-exits are controlled by the IO bitmaps.
7173 */
7174 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
7175 intercept = nested_cpu_has(vmcs12,
7176 CPU_BASED_UNCOND_IO_EXITING);
7177 else
7178 intercept = nested_vmx_check_io_bitmaps(vcpu, port, size);
7179
Oliver Upton86f7e902020-02-29 11:30:14 -08007180 /* FIXME: produce nested vmexit and return X86EMUL_INTERCEPTED. */
Oliver Upton35a57132020-02-04 15:26:31 -08007181 return intercept ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE;
7182}
7183
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007184static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7185 struct x86_instruction_info *info,
7186 enum x86_intercept_stage stage)
7187{
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007188 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7189 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
7190
Oliver Upton35a57132020-02-04 15:26:31 -08007191 switch (info->intercept) {
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007192 /*
7193 * RDPID causes #UD if disabled through secondary execution controls.
7194 * Because it is marked as EmulateOnUD, we need to intercept it here.
7195 */
Oliver Upton35a57132020-02-04 15:26:31 -08007196 case x86_intercept_rdtscp:
7197 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDTSCP)) {
7198 ctxt->exception.vector = UD_VECTOR;
7199 ctxt->exception.error_code_valid = false;
7200 return X86EMUL_PROPAGATE_FAULT;
7201 }
7202 break;
7203
7204 case x86_intercept_in:
7205 case x86_intercept_ins:
7206 case x86_intercept_out:
7207 case x86_intercept_outs:
7208 return vmx_check_intercept_io(vcpu, info);
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007209
Oliver Upton86f7e902020-02-29 11:30:14 -08007210 case x86_intercept_lgdt:
7211 case x86_intercept_lidt:
7212 case x86_intercept_lldt:
7213 case x86_intercept_ltr:
7214 case x86_intercept_sgdt:
7215 case x86_intercept_sidt:
7216 case x86_intercept_sldt:
7217 case x86_intercept_str:
7218 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC))
7219 return X86EMUL_CONTINUE;
7220
7221 /* FIXME: produce nested vmexit and return X86EMUL_INTERCEPTED. */
7222 break;
7223
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007224 /* TODO: check more intercepts... */
Oliver Upton35a57132020-02-04 15:26:31 -08007225 default:
7226 break;
7227 }
7228
Paolo Bonzini07721fe2020-02-04 15:26:29 -08007229 return X86EMUL_UNHANDLEABLE;
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007230}
7231
Yunhong Jiang64672c92016-06-13 14:19:59 -07007232#ifdef CONFIG_X86_64
7233/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
7234static inline int u64_shl_div_u64(u64 a, unsigned int shift,
7235 u64 divisor, u64 *result)
7236{
7237 u64 low = a << shift, high = a >> (64 - shift);
7238
7239 /* To avoid the overflow on divq */
7240 if (high >= divisor)
7241 return 1;
7242
7243 /* Low hold the result, high hold rem which is discarded */
7244 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
7245 "rm" (divisor), "0" (low), "1" (high));
7246 *result = low;
7247
7248 return 0;
7249}
7250
Sean Christophersonf9927982019-04-16 13:32:46 -07007251static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc,
7252 bool *expired)
Yunhong Jiang64672c92016-06-13 14:19:59 -07007253{
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007254 struct vcpu_vmx *vmx;
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007255 u64 tscl, guest_tscl, delta_tsc, lapic_timer_advance_cycles;
Sean Christopherson39497d72019-04-17 10:15:32 -07007256 struct kvm_timer *ktimer = &vcpu->arch.apic->lapic_timer;
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007257
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08007258 if (kvm_mwait_in_guest(vcpu->kvm) ||
7259 kvm_can_post_timer_interrupt(vcpu))
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007260 return -EOPNOTSUPP;
7261
7262 vmx = to_vmx(vcpu);
7263 tscl = rdtsc();
7264 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
7265 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Sean Christopherson39497d72019-04-17 10:15:32 -07007266 lapic_timer_advance_cycles = nsec_to_cycles(vcpu,
7267 ktimer->timer_advance_ns);
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007268
7269 if (delta_tsc > lapic_timer_advance_cycles)
7270 delta_tsc -= lapic_timer_advance_cycles;
7271 else
7272 delta_tsc = 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007273
7274 /* Convert to host delta tsc if tsc scaling is enabled */
7275 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
Sean Christopherson0967fa12019-04-16 13:32:48 -07007276 delta_tsc && u64_shl_div_u64(delta_tsc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007277 kvm_tsc_scaling_ratio_frac_bits,
Sean Christopherson0967fa12019-04-16 13:32:48 -07007278 vcpu->arch.tsc_scaling_ratio, &delta_tsc))
Yunhong Jiang64672c92016-06-13 14:19:59 -07007279 return -ERANGE;
7280
7281 /*
7282 * If the delta tsc can't fit in the 32 bit after the multi shift,
7283 * we can't use the preemption timer.
7284 * It's possible that it fits on later vmentries, but checking
7285 * on every vmentry is costly so we just use an hrtimer.
7286 */
7287 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
7288 return -ERANGE;
7289
7290 vmx->hv_deadline_tsc = tscl + delta_tsc;
Sean Christophersonf9927982019-04-16 13:32:46 -07007291 *expired = !delta_tsc;
7292 return 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007293}
7294
7295static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
7296{
Sean Christophersonf459a702018-08-27 15:21:11 -07007297 to_vmx(vcpu)->hv_deadline_tsc = -1;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007298}
7299#endif
7300
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007301static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007302{
Wanpeng Lib31c1142018-03-12 04:53:04 -07007303 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007304 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007305}
7306
Kai Huang843e4332015-01-28 10:54:28 +08007307static void vmx_slot_enable_log_dirty(struct kvm *kvm,
7308 struct kvm_memory_slot *slot)
7309{
7310 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
7311 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
7312}
7313
7314static void vmx_slot_disable_log_dirty(struct kvm *kvm,
7315 struct kvm_memory_slot *slot)
7316{
7317 kvm_mmu_slot_set_dirty(kvm, slot);
7318}
7319
7320static void vmx_flush_log_dirty(struct kvm *kvm)
7321{
7322 kvm_flush_pml_buffers(kvm);
7323}
7324
Bandan Dasc5f983f2017-05-05 15:25:14 -04007325static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
7326{
7327 struct vmcs12 *vmcs12;
7328 struct vcpu_vmx *vmx = to_vmx(vcpu);
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007329 gpa_t gpa, dst;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007330
7331 if (is_guest_mode(vcpu)) {
7332 WARN_ON_ONCE(vmx->nested.pml_full);
7333
7334 /*
7335 * Check if PML is enabled for the nested guest.
7336 * Whether eptp bit 6 is set is already checked
7337 * as part of A/D emulation.
7338 */
7339 vmcs12 = get_vmcs12(vcpu);
7340 if (!nested_cpu_has_pml(vmcs12))
7341 return 0;
7342
Dan Carpenter47698862017-05-10 22:43:17 +03007343 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -04007344 vmx->nested.pml_full = true;
7345 return 1;
7346 }
7347
7348 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007349 dst = vmcs12->pml_address + sizeof(u64) * vmcs12->guest_pml_index;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007350
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007351 if (kvm_write_guest_page(vcpu->kvm, gpa_to_gfn(dst), &gpa,
7352 offset_in_page(dst), sizeof(gpa)))
Bandan Dasc5f983f2017-05-05 15:25:14 -04007353 return 0;
7354
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007355 vmcs12->guest_pml_index--;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007356 }
7357
7358 return 0;
7359}
7360
Kai Huang843e4332015-01-28 10:54:28 +08007361static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
7362 struct kvm_memory_slot *memslot,
7363 gfn_t offset, unsigned long mask)
7364{
7365 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
7366}
7367
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007368static void __pi_post_block(struct kvm_vcpu *vcpu)
7369{
7370 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7371 struct pi_desc old, new;
7372 unsigned int dest;
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007373
7374 do {
7375 old.control = new.control = pi_desc->control;
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007376 WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
7377 "Wakeup handler not enabled while the VCPU is blocked\n");
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007378
7379 dest = cpu_physical_id(vcpu->cpu);
7380
7381 if (x2apic_enabled())
7382 new.ndst = dest;
7383 else
7384 new.ndst = (dest << 8) & 0xFF00;
7385
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007386 /* set 'NV' to 'notification vector' */
7387 new.nv = POSTED_INTR_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007388 } while (cmpxchg64(&pi_desc->control, old.control,
7389 new.control) != old.control);
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007390
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007391 if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
7392 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007393 list_del(&vcpu->blocked_vcpu_list);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007394 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007395 vcpu->pre_pcpu = -1;
7396 }
7397}
7398
Feng Wuefc64402015-09-18 22:29:51 +08007399/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08007400 * This routine does the following things for vCPU which is going
7401 * to be blocked if VT-d PI is enabled.
7402 * - Store the vCPU to the wakeup list, so when interrupts happen
7403 * we can find the right vCPU to wake up.
7404 * - Change the Posted-interrupt descriptor as below:
7405 * 'NDST' <-- vcpu->pre_pcpu
7406 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
7407 * - If 'ON' is set during this process, which means at least one
7408 * interrupt is posted for this vCPU, we cannot block it, in
7409 * this case, return 1, otherwise, return 0.
7410 *
7411 */
Yunhong Jiangbc225122016-06-13 14:19:58 -07007412static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007413{
Feng Wubf9f6ac2015-09-18 22:29:55 +08007414 unsigned int dest;
7415 struct pi_desc old, new;
7416 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7417
7418 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007419 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7420 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +08007421 return 0;
7422
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007423 WARN_ON(irqs_disabled());
7424 local_irq_disable();
7425 if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
7426 vcpu->pre_pcpu = vcpu->cpu;
7427 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7428 list_add_tail(&vcpu->blocked_vcpu_list,
7429 &per_cpu(blocked_vcpu_on_cpu,
7430 vcpu->pre_pcpu));
7431 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7432 }
Feng Wubf9f6ac2015-09-18 22:29:55 +08007433
7434 do {
7435 old.control = new.control = pi_desc->control;
7436
Feng Wubf9f6ac2015-09-18 22:29:55 +08007437 WARN((pi_desc->sn == 1),
7438 "Warning: SN field of posted-interrupts "
7439 "is set before blocking\n");
7440
7441 /*
7442 * Since vCPU can be preempted during this process,
7443 * vcpu->cpu could be different with pre_pcpu, we
7444 * need to set pre_pcpu as the destination of wakeup
7445 * notification event, then we can find the right vCPU
7446 * to wakeup in wakeup handler if interrupts happen
7447 * when the vCPU is in blocked state.
7448 */
7449 dest = cpu_physical_id(vcpu->pre_pcpu);
7450
7451 if (x2apic_enabled())
7452 new.ndst = dest;
7453 else
7454 new.ndst = (dest << 8) & 0xFF00;
7455
7456 /* set 'NV' to 'wakeup vector' */
7457 new.nv = POSTED_INTR_WAKEUP_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007458 } while (cmpxchg64(&pi_desc->control, old.control,
7459 new.control) != old.control);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007460
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007461 /* We should not block the vCPU if an interrupt is posted for it. */
7462 if (pi_test_on(pi_desc) == 1)
7463 __pi_post_block(vcpu);
7464
7465 local_irq_enable();
7466 return (vcpu->pre_pcpu == -1);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007467}
7468
Yunhong Jiangbc225122016-06-13 14:19:58 -07007469static int vmx_pre_block(struct kvm_vcpu *vcpu)
7470{
7471 if (pi_pre_block(vcpu))
7472 return 1;
7473
Yunhong Jiang64672c92016-06-13 14:19:59 -07007474 if (kvm_lapic_hv_timer_in_use(vcpu))
7475 kvm_lapic_switch_to_sw_timer(vcpu);
7476
Yunhong Jiangbc225122016-06-13 14:19:58 -07007477 return 0;
7478}
7479
7480static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007481{
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007482 if (vcpu->pre_pcpu == -1)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007483 return;
7484
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007485 WARN_ON(irqs_disabled());
7486 local_irq_disable();
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007487 __pi_post_block(vcpu);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007488 local_irq_enable();
Feng Wubf9f6ac2015-09-18 22:29:55 +08007489}
7490
Yunhong Jiangbc225122016-06-13 14:19:58 -07007491static void vmx_post_block(struct kvm_vcpu *vcpu)
7492{
Yunhong Jiang64672c92016-06-13 14:19:59 -07007493 if (kvm_x86_ops->set_hv_timer)
7494 kvm_lapic_switch_to_hv_timer(vcpu);
7495
Yunhong Jiangbc225122016-06-13 14:19:58 -07007496 pi_post_block(vcpu);
7497}
7498
Feng Wubf9f6ac2015-09-18 22:29:55 +08007499/*
Feng Wuefc64402015-09-18 22:29:51 +08007500 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
7501 *
7502 * @kvm: kvm
7503 * @host_irq: host irq of the interrupt
7504 * @guest_irq: gsi of the interrupt
7505 * @set: set or unset PI
7506 * returns 0 on success, < 0 on failure
7507 */
7508static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
7509 uint32_t guest_irq, bool set)
7510{
7511 struct kvm_kernel_irq_routing_entry *e;
7512 struct kvm_irq_routing_table *irq_rt;
7513 struct kvm_lapic_irq irq;
7514 struct kvm_vcpu *vcpu;
7515 struct vcpu_data vcpu_info;
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007516 int idx, ret = 0;
Feng Wuefc64402015-09-18 22:29:51 +08007517
7518 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007519 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7520 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +08007521 return 0;
7522
7523 idx = srcu_read_lock(&kvm->irq_srcu);
7524 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007525 if (guest_irq >= irq_rt->nr_rt_entries ||
7526 hlist_empty(&irq_rt->map[guest_irq])) {
7527 pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
7528 guest_irq, irq_rt->nr_rt_entries);
7529 goto out;
7530 }
Feng Wuefc64402015-09-18 22:29:51 +08007531
7532 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
7533 if (e->type != KVM_IRQ_ROUTING_MSI)
7534 continue;
7535 /*
7536 * VT-d PI cannot support posting multicast/broadcast
7537 * interrupts to a vCPU, we still use interrupt remapping
7538 * for these kind of interrupts.
7539 *
7540 * For lowest-priority interrupts, we only support
7541 * those with single CPU as the destination, e.g. user
7542 * configures the interrupts via /proc/irq or uses
7543 * irqbalance to make the interrupts single-CPU.
7544 *
7545 * We will support full lowest-priority interrupt later.
Alexander Graffdcf7562019-09-05 14:58:18 +02007546 *
7547 * In addition, we can only inject generic interrupts using
7548 * the PI mechanism, refuse to route others through it.
Feng Wuefc64402015-09-18 22:29:51 +08007549 */
7550
Radim Krčmář371313132016-07-12 22:09:27 +02007551 kvm_set_msi_irq(kvm, e, &irq);
Alexander Graffdcf7562019-09-05 14:58:18 +02007552 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu) ||
7553 !kvm_irq_is_postable(&irq)) {
Feng Wu23a1c252016-01-25 16:53:32 +08007554 /*
7555 * Make sure the IRTE is in remapped mode if
7556 * we don't handle it in posted mode.
7557 */
7558 ret = irq_set_vcpu_affinity(host_irq, NULL);
7559 if (ret < 0) {
7560 printk(KERN_INFO
7561 "failed to back to remapped mode, irq: %u\n",
7562 host_irq);
7563 goto out;
7564 }
7565
Feng Wuefc64402015-09-18 22:29:51 +08007566 continue;
Feng Wu23a1c252016-01-25 16:53:32 +08007567 }
Feng Wuefc64402015-09-18 22:29:51 +08007568
7569 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
7570 vcpu_info.vector = irq.vector;
7571
hu huajun2698d822018-04-11 15:16:40 +08007572 trace_kvm_pi_irte_update(host_irq, vcpu->vcpu_id, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +08007573 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
7574
7575 if (set)
7576 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
Haozhong Zhangdc91f2e2017-09-18 09:56:49 +08007577 else
Feng Wuefc64402015-09-18 22:29:51 +08007578 ret = irq_set_vcpu_affinity(host_irq, NULL);
Feng Wuefc64402015-09-18 22:29:51 +08007579
7580 if (ret < 0) {
7581 printk(KERN_INFO "%s: failed to update PI IRTE\n",
7582 __func__);
7583 goto out;
7584 }
7585 }
7586
7587 ret = 0;
7588out:
7589 srcu_read_unlock(&kvm->irq_srcu, idx);
7590 return ret;
7591}
7592
Ashok Rajc45dcc72016-06-22 14:59:56 +08007593static void vmx_setup_mce(struct kvm_vcpu *vcpu)
7594{
7595 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
7596 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007597 FEAT_CTL_LMCE_ENABLED;
Ashok Rajc45dcc72016-06-22 14:59:56 +08007598 else
7599 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
Sean Christopherson32ad73d2019-12-20 20:44:55 -08007600 ~FEAT_CTL_LMCE_ENABLED;
Ashok Rajc45dcc72016-06-22 14:59:56 +08007601}
7602
Ladi Prosek72d7b372017-10-11 16:54:41 +02007603static int vmx_smi_allowed(struct kvm_vcpu *vcpu)
7604{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007605 /* we need a nested vmexit to enter SMM, postpone if run is pending */
7606 if (to_vmx(vcpu)->nested.nested_run_pending)
7607 return 0;
Ladi Prosek72d7b372017-10-11 16:54:41 +02007608 return 1;
7609}
7610
Ladi Prosek0234bf82017-10-11 16:54:40 +02007611static int vmx_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
7612{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007613 struct vcpu_vmx *vmx = to_vmx(vcpu);
7614
7615 vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
7616 if (vmx->nested.smm.guest_mode)
7617 nested_vmx_vmexit(vcpu, -1, 0, 0);
7618
7619 vmx->nested.smm.vmxon = vmx->nested.vmxon;
7620 vmx->nested.vmxon = false;
Wanpeng Licaa057a2018-03-12 04:53:03 -07007621 vmx_clear_hlt(vcpu);
Ladi Prosek0234bf82017-10-11 16:54:40 +02007622 return 0;
7623}
7624
Sean Christophersoned193212019-04-02 08:03:09 -07007625static int vmx_pre_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
Ladi Prosek0234bf82017-10-11 16:54:40 +02007626{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007627 struct vcpu_vmx *vmx = to_vmx(vcpu);
7628 int ret;
7629
7630 if (vmx->nested.smm.vmxon) {
7631 vmx->nested.vmxon = true;
7632 vmx->nested.smm.vmxon = false;
7633 }
7634
7635 if (vmx->nested.smm.guest_mode) {
Sean Christophersona633e412018-09-26 09:23:47 -07007636 ret = nested_vmx_enter_non_root_mode(vcpu, false);
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007637 if (ret)
7638 return ret;
7639
7640 vmx->nested.smm.guest_mode = false;
7641 }
Ladi Prosek0234bf82017-10-11 16:54:40 +02007642 return 0;
7643}
7644
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007645static int enable_smi_window(struct kvm_vcpu *vcpu)
7646{
7647 return 0;
7648}
7649
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007650static bool vmx_need_emulation_on_page_fault(struct kvm_vcpu *vcpu)
7651{
Yi Wang9481b7f2019-07-15 12:35:17 +08007652 return false;
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007653}
7654
Liran Alon4b9852f2019-08-26 13:24:49 +03007655static bool vmx_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
7656{
7657 return to_vmx(vcpu)->nested.vmxon;
7658}
7659
Sean Christophersona3203382018-12-03 13:53:11 -08007660static __init int hardware_setup(void)
7661{
7662 unsigned long host_bndcfgs;
Sean Christopherson23420802019-04-19 22:50:57 -07007663 struct desc_ptr dt;
Sean Christophersona3203382018-12-03 13:53:11 -08007664 int r, i;
7665
7666 rdmsrl_safe(MSR_EFER, &host_efer);
7667
Sean Christopherson23420802019-04-19 22:50:57 -07007668 store_idt(&dt);
7669 host_idt_base = dt.address;
7670
Sean Christophersona3203382018-12-03 13:53:11 -08007671 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
7672 kvm_define_shared_msr(i, vmx_msr_index[i]);
7673
7674 if (setup_vmcs_config(&vmcs_config, &vmx_capability) < 0)
7675 return -EIO;
7676
7677 if (boot_cpu_has(X86_FEATURE_NX))
7678 kvm_enable_efer_bits(EFER_NX);
7679
7680 if (boot_cpu_has(X86_FEATURE_MPX)) {
7681 rdmsrl(MSR_IA32_BNDCFGS, host_bndcfgs);
7682 WARN_ONCE(host_bndcfgs, "KVM: BNDCFGS in host will be lost");
7683 }
7684
Sean Christophersona3203382018-12-03 13:53:11 -08007685 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
7686 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
7687 enable_vpid = 0;
7688
7689 if (!cpu_has_vmx_ept() ||
7690 !cpu_has_vmx_ept_4levels() ||
7691 !cpu_has_vmx_ept_mt_wb() ||
7692 !cpu_has_vmx_invept_global())
7693 enable_ept = 0;
7694
7695 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
7696 enable_ept_ad_bits = 0;
7697
7698 if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
7699 enable_unrestricted_guest = 0;
7700
7701 if (!cpu_has_vmx_flexpriority())
7702 flexpriority_enabled = 0;
7703
7704 if (!cpu_has_virtual_nmis())
7705 enable_vnmi = 0;
7706
7707 /*
7708 * set_apic_access_page_addr() is used to reload apic access
7709 * page upon invalidation. No need to do anything if not
7710 * using the APIC_ACCESS_ADDR VMCS field.
7711 */
7712 if (!flexpriority_enabled)
7713 kvm_x86_ops->set_apic_access_page_addr = NULL;
7714
7715 if (!cpu_has_vmx_tpr_shadow())
7716 kvm_x86_ops->update_cr8_intercept = NULL;
7717
7718 if (enable_ept && !cpu_has_vmx_ept_2m_page())
7719 kvm_disable_largepages();
7720
7721#if IS_ENABLED(CONFIG_HYPERV)
7722 if (ms_hyperv.nested_features & HV_X64_NESTED_GUEST_MAPPING_FLUSH
Lan Tianyu1f3a3e42018-12-06 21:21:07 +08007723 && enable_ept) {
7724 kvm_x86_ops->tlb_remote_flush = hv_remote_flush_tlb;
7725 kvm_x86_ops->tlb_remote_flush_with_range =
7726 hv_remote_flush_tlb_with_range;
7727 }
Sean Christophersona3203382018-12-03 13:53:11 -08007728#endif
7729
7730 if (!cpu_has_vmx_ple()) {
7731 ple_gap = 0;
7732 ple_window = 0;
7733 ple_window_grow = 0;
7734 ple_window_max = 0;
7735 ple_window_shrink = 0;
7736 }
7737
7738 if (!cpu_has_vmx_apicv()) {
7739 enable_apicv = 0;
7740 kvm_x86_ops->sync_pir_to_irr = NULL;
7741 }
7742
7743 if (cpu_has_vmx_tsc_scaling()) {
7744 kvm_has_tsc_control = true;
7745 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
7746 kvm_tsc_scaling_ratio_frac_bits = 48;
7747 }
7748
7749 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7750
7751 if (enable_ept)
7752 vmx_enable_tdp();
7753 else
7754 kvm_disable_tdp();
7755
Sean Christophersona3203382018-12-03 13:53:11 -08007756 /*
7757 * Only enable PML when hardware supports PML feature, and both EPT
7758 * and EPT A/D bit features are enabled -- PML depends on them to work.
7759 */
7760 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
7761 enable_pml = 0;
7762
7763 if (!enable_pml) {
7764 kvm_x86_ops->slot_enable_log_dirty = NULL;
7765 kvm_x86_ops->slot_disable_log_dirty = NULL;
7766 kvm_x86_ops->flush_log_dirty = NULL;
7767 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
7768 }
7769
7770 if (!cpu_has_vmx_preemption_timer())
Sean Christopherson804939e2019-05-07 12:18:05 -07007771 enable_preemption_timer = false;
Sean Christophersona3203382018-12-03 13:53:11 -08007772
Sean Christopherson804939e2019-05-07 12:18:05 -07007773 if (enable_preemption_timer) {
7774 u64 use_timer_freq = 5000ULL * 1000 * 1000;
Sean Christophersona3203382018-12-03 13:53:11 -08007775 u64 vmx_msr;
7776
7777 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
7778 cpu_preemption_timer_multi =
7779 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
Sean Christopherson804939e2019-05-07 12:18:05 -07007780
7781 if (tsc_khz)
7782 use_timer_freq = (u64)tsc_khz * 1000;
7783 use_timer_freq >>= cpu_preemption_timer_multi;
7784
7785 /*
7786 * KVM "disables" the preemption timer by setting it to its max
7787 * value. Don't use the timer if it might cause spurious exits
7788 * at a rate faster than 0.1 Hz (of uninterrupted guest time).
7789 */
7790 if (use_timer_freq > 0xffffffffu / 10)
7791 enable_preemption_timer = false;
7792 }
7793
7794 if (!enable_preemption_timer) {
Sean Christophersona3203382018-12-03 13:53:11 -08007795 kvm_x86_ops->set_hv_timer = NULL;
7796 kvm_x86_ops->cancel_hv_timer = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07007797 kvm_x86_ops->request_immediate_exit = __kvm_request_immediate_exit;
Sean Christophersona3203382018-12-03 13:53:11 -08007798 }
7799
Sean Christophersona3203382018-12-03 13:53:11 -08007800 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
Sean Christophersona3203382018-12-03 13:53:11 -08007801
7802 kvm_mce_cap_supported |= MCG_LMCE_P;
7803
Chao Pengf99e3da2018-10-24 16:05:10 +08007804 if (pt_mode != PT_MODE_SYSTEM && pt_mode != PT_MODE_HOST_GUEST)
7805 return -EINVAL;
7806 if (!enable_ept || !cpu_has_vmx_intel_pt())
7807 pt_mode = PT_MODE_SYSTEM;
7808
Sean Christophersona3203382018-12-03 13:53:11 -08007809 if (nested) {
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08007810 nested_vmx_setup_ctls_msrs(&vmcs_config.nested,
Vitaly Kuznetsova4443262020-02-20 18:22:04 +01007811 vmx_capability.ept);
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08007812
Sean Christophersone4027cf2018-12-03 13:53:12 -08007813 r = nested_vmx_hardware_setup(kvm_vmx_exit_handlers);
Sean Christophersona3203382018-12-03 13:53:11 -08007814 if (r)
7815 return r;
7816 }
7817
7818 r = alloc_kvm_area();
7819 if (r)
7820 nested_vmx_hardware_unsetup();
7821 return r;
7822}
7823
7824static __exit void hardware_unsetup(void)
7825{
7826 if (nested)
7827 nested_vmx_hardware_unsetup();
7828
7829 free_kvm_area();
7830}
7831
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007832static bool vmx_check_apicv_inhibit_reasons(ulong bit)
7833{
Suravee Suthikulpanitf4fdc0a2019-11-14 14:15:13 -06007834 ulong supported = BIT(APICV_INHIBIT_REASON_DISABLE) |
7835 BIT(APICV_INHIBIT_REASON_HYPERV);
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007836
7837 return supported & BIT(bit);
7838}
7839
Kees Cook404f6aa2016-08-08 16:29:06 -07007840static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007841 .cpu_has_kvm_support = cpu_has_kvm_support,
7842 .disabled_by_bios = vmx_disabled_by_bios,
7843 .hardware_setup = hardware_setup,
7844 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03007845 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007846 .hardware_enable = hardware_enable,
7847 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007848 .cpu_has_accelerated_tpr = report_flexpriority,
Tom Lendackybc226f02018-05-10 22:06:39 +02007849 .has_emulated_msr = vmx_has_emulated_msr,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007850
Wanpeng Lib31c1142018-03-12 04:53:04 -07007851 .vm_init = vmx_vm_init,
Sean Christopherson434a1e92018-03-20 12:17:18 -07007852 .vm_alloc = vmx_vm_alloc,
7853 .vm_free = vmx_vm_free,
Wanpeng Lib31c1142018-03-12 04:53:04 -07007854
Avi Kivity6aa8b732006-12-10 02:21:36 -08007855 .vcpu_create = vmx_create_vcpu,
7856 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007857 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007858
Sean Christopherson6d6095b2018-07-23 12:32:44 -07007859 .prepare_guest_switch = vmx_prepare_switch_to_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007860 .vcpu_load = vmx_vcpu_load,
7861 .vcpu_put = vmx_vcpu_put,
7862
Paolo Bonzinia96036b2015-11-10 11:55:36 +01007863 .update_bp_intercept = update_exception_bitmap,
Tom Lendacky801e4592018-02-21 13:39:51 -06007864 .get_msr_feature = vmx_get_msr_feature,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007865 .get_msr = vmx_get_msr,
7866 .set_msr = vmx_set_msr,
7867 .get_segment_base = vmx_get_segment_base,
7868 .get_segment = vmx_get_segment,
7869 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007870 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007871 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02007872 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Anthony Liguori25c4c272007-04-27 09:29:21 +03007873 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007874 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007875 .set_cr3 = vmx_set_cr3,
7876 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007877 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007878 .get_idt = vmx_get_idt,
7879 .set_idt = vmx_set_idt,
7880 .get_gdt = vmx_get_gdt,
7881 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01007882 .get_dr6 = vmx_get_dr6,
7883 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +03007884 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007885 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007886 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007887 .get_rflags = vmx_get_rflags,
7888 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08007889
Avi Kivity6aa8b732006-12-10 02:21:36 -08007890 .tlb_flush = vmx_flush_tlb,
Junaid Shahidfaff8752018-06-29 13:10:05 -07007891 .tlb_flush_gva = vmx_flush_tlb_gva,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007892
Avi Kivity6aa8b732006-12-10 02:21:36 -08007893 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007894 .handle_exit = vmx_handle_exit,
Oliver Upton5ef8acb2020-02-07 02:36:07 -08007895 .skip_emulated_instruction = vmx_skip_emulated_instruction,
7896 .update_emulated_instruction = vmx_update_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007897 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7898 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007899 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007900 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007901 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007902 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007903 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007904 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007905 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007906 .get_nmi_mask = vmx_get_nmi_mask,
7907 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007908 .enable_nmi_window = enable_nmi_window,
7909 .enable_irq_window = enable_irq_window,
7910 .update_cr8_intercept = update_cr8_intercept,
Jim Mattson8d860bb2018-05-09 16:56:05 -04007911 .set_virtual_apic_mode = vmx_set_virtual_apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +08007912 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +03007913 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007914 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +01007915 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06007916 .check_apicv_inhibit_reasons = vmx_check_apicv_inhibit_reasons,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007917 .hwapic_irr_update = vmx_hwapic_irr_update,
7918 .hwapic_isr_update = vmx_hwapic_isr_update,
Liran Alone6c67d82018-09-04 10:56:52 +03007919 .guest_apic_has_interrupt = vmx_guest_apic_has_interrupt,
Yang Zhanga20ed542013-04-11 19:25:15 +08007920 .sync_pir_to_irr = vmx_sync_pir_to_irr,
7921 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Wanpeng Li17e433b2019-08-05 10:03:19 +08007922 .dy_apicv_has_pending_interrupt = vmx_dy_apicv_has_pending_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007923
Izik Eiduscbc94022007-10-25 00:29:55 +02007924 .set_tss_addr = vmx_set_tss_addr,
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07007925 .set_identity_map_addr = vmx_set_identity_map_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08007926 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007927 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007928
Avi Kivity586f9602010-11-18 13:09:54 +02007929 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007930
Sheng Yang17cc3932010-01-05 19:02:27 +08007931 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08007932
7933 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007934
7935 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +00007936 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007937
7938 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007939
7940 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007941
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02007942 .read_l1_tsc_offset = vmx_read_l1_tsc_offset,
Leonid Shatz326e7422018-11-06 12:14:25 +02007943 .write_l1_tsc_offset = vmx_write_l1_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007944
7945 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007946
7947 .check_intercept = vmx_check_intercept,
Sean Christopherson95b5a482019-04-19 22:50:59 -07007948 .handle_exit_irqoff = vmx_handle_exit_irqoff,
Liu, Jinsongda8999d2014-02-24 10:55:46 +00007949 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +08007950 .xsaves_supported = vmx_xsaves_supported,
Paolo Bonzini66336ca2016-07-12 10:36:41 +02007951 .umip_emulated = vmx_umip_emulated,
Chao Peng86f52012018-10-24 16:05:11 +08007952 .pt_supported = vmx_pt_supported,
John Allena47970e2019-12-19 14:17:59 -06007953 .pku_supported = vmx_pku_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +01007954
Sean Christophersond264ee02018-08-27 15:21:12 -07007955 .request_immediate_exit = vmx_request_immediate_exit,
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007956
7957 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +08007958
7959 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
7960 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
7961 .flush_log_dirty = vmx_flush_log_dirty,
7962 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -04007963 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +02007964
Feng Wubf9f6ac2015-09-18 22:29:55 +08007965 .pre_block = vmx_pre_block,
7966 .post_block = vmx_post_block,
7967
Wei Huang25462f72015-06-19 15:45:05 +02007968 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +08007969
7970 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007971
7972#ifdef CONFIG_X86_64
7973 .set_hv_timer = vmx_set_hv_timer,
7974 .cancel_hv_timer = vmx_cancel_hv_timer,
7975#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +08007976
7977 .setup_mce = vmx_setup_mce,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007978
Ladi Prosek72d7b372017-10-11 16:54:41 +02007979 .smi_allowed = vmx_smi_allowed,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007980 .pre_enter_smm = vmx_pre_enter_smm,
7981 .pre_leave_smm = vmx_pre_leave_smm,
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007982 .enable_smi_window = enable_smi_window,
Vitaly Kuznetsov57b119d2018-10-16 18:50:01 +02007983
Sean Christophersone4027cf2018-12-03 13:53:12 -08007984 .check_nested_events = NULL,
7985 .get_nested_state = NULL,
7986 .set_nested_state = NULL,
7987 .get_vmcs12_pages = NULL,
7988 .nested_enable_evmcs = NULL,
Vitaly Kuznetsovea152982019-08-27 18:04:02 +02007989 .nested_get_evmcs_version = NULL,
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007990 .need_emulation_on_page_fault = vmx_need_emulation_on_page_fault,
Liran Alon4b9852f2019-08-26 13:24:49 +03007991 .apic_init_signal_blocked = vmx_apic_init_signal_blocked,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007992};
7993
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +02007994static void vmx_cleanup_l1d_flush(void)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02007995{
7996 if (vmx_l1d_flush_pages) {
7997 free_pages((unsigned long)vmx_l1d_flush_pages, L1D_CACHE_ORDER);
7998 vmx_l1d_flush_pages = NULL;
7999 }
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +02008000 /* Restore state so sysfs ignores VMX */
8001 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +02008002}
8003
Thomas Gleixnera7b90202018-07-13 16:23:18 +02008004static void vmx_exit(void)
8005{
8006#ifdef CONFIG_KEXEC_CORE
8007 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
8008 synchronize_rcu();
8009#endif
8010
8011 kvm_exit();
8012
8013#if IS_ENABLED(CONFIG_HYPERV)
8014 if (static_branch_unlikely(&enable_evmcs)) {
8015 int cpu;
8016 struct hv_vp_assist_page *vp_ap;
8017 /*
8018 * Reset everything to support using non-enlightened VMCS
8019 * access later (e.g. when we reload the module with
8020 * enlightened_vmcs=0)
8021 */
8022 for_each_online_cpu(cpu) {
8023 vp_ap = hv_get_vp_assist_page(cpu);
8024
8025 if (!vp_ap)
8026 continue;
8027
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08008028 vp_ap->nested_control.features.directhypercall = 0;
Thomas Gleixnera7b90202018-07-13 16:23:18 +02008029 vp_ap->current_nested_vmcs = 0;
8030 vp_ap->enlighten_vmentry = 0;
8031 }
8032
8033 static_branch_disable(&enable_evmcs);
8034 }
8035#endif
8036 vmx_cleanup_l1d_flush();
8037}
8038module_exit(vmx_exit);
8039
Avi Kivity6aa8b732006-12-10 02:21:36 -08008040static int __init vmx_init(void)
8041{
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01008042 int r;
8043
8044#if IS_ENABLED(CONFIG_HYPERV)
8045 /*
8046 * Enlightened VMCS usage should be recommended and the host needs
8047 * to support eVMCS v1 or above. We can also disable eVMCS support
8048 * with module parameter.
8049 */
8050 if (enlightened_vmcs &&
8051 ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
8052 (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
8053 KVM_EVMCS_VERSION) {
8054 int cpu;
8055
8056 /* Check that we have assist pages on all online CPUs */
8057 for_each_online_cpu(cpu) {
8058 if (!hv_get_vp_assist_page(cpu)) {
8059 enlightened_vmcs = false;
8060 break;
8061 }
8062 }
8063
8064 if (enlightened_vmcs) {
8065 pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
8066 static_branch_enable(&enable_evmcs);
8067 }
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08008068
8069 if (ms_hyperv.nested_features & HV_X64_NESTED_DIRECT_FLUSH)
8070 vmx_x86_ops.enable_direct_tlbflush
8071 = hv_enable_direct_tlbflush;
8072
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01008073 } else {
8074 enlightened_vmcs = false;
8075 }
8076#endif
8077
8078 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
Thomas Gleixnera7b90202018-07-13 16:23:18 +02008079 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03008080 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +08008081 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +08008082
Thomas Gleixnera7b90202018-07-13 16:23:18 +02008083 /*
Thomas Gleixner7db92e12018-07-13 16:23:19 +02008084 * Must be called after kvm_init() so enable_ept is properly set
8085 * up. Hand the parameter mitigation value in which was stored in
8086 * the pre module init parser. If no parameter was given, it will
8087 * contain 'auto' which will be turned into the default 'cond'
8088 * mitigation mode.
Thomas Gleixnera7b90202018-07-13 16:23:18 +02008089 */
Waiman Long19a36d32019-08-26 15:30:23 -04008090 r = vmx_setup_l1d_flush(vmentry_l1d_flush_param);
8091 if (r) {
8092 vmx_exit();
8093 return r;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02008094 }
8095
Dave Young2965faa2015-09-09 15:38:55 -07008096#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08008097 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
8098 crash_vmclear_local_loaded_vmcss);
8099#endif
Jim Mattson21ebf532018-05-01 15:40:28 -07008100 vmx_check_vmcs12_offsets();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08008101
He, Qingfdef3ad2007-04-30 09:45:24 +03008102 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008103}
Thomas Gleixnera7b90202018-07-13 16:23:18 +02008104module_init(vmx_init);