blob: 71c7a174bdaac8d0efe57e5ade29434c4500b12b [file] [log] [blame]
Thomas Gleixner20c8ccb2019-06-04 10:11:32 +02001// SPDX-License-Identifier: GPL-2.0-only
Avi Kivity6aa8b732006-12-10 02:21:36 -08002/*
3 * Kernel-based Virtual Machine driver for Linux
4 *
5 * This module enables machines with Intel VT-x extensions to run virtual
6 * machines without emulation or binary translation.
7 *
8 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02009 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Authors:
12 * Avi Kivity <avi@qumranet.com>
13 * Yaniv Kamay <yaniv@qumranet.com>
Avi Kivity6aa8b732006-12-10 02:21:36 -080014 */
15
Sean Christopherson199b1182018-12-03 13:52:53 -080016#include <linux/frame.h>
17#include <linux/highmem.h>
18#include <linux/hrtimer.h>
19#include <linux/kernel.h>
Avi Kivityedf88412007-12-16 11:02:48 +020020#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080021#include <linux/module.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020022#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070023#include <linux/mod_devicetable.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080024#include <linux/mm.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080025#include <linux/sched.h>
Josh Poimboeufb2849092019-01-30 07:13:58 -060026#include <linux/sched/smt.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040028#include <linux/tboot.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080029#include <linux/trace_events.h>
Avi Kivitye4956062007-06-28 14:15:57 -040030
Sean Christopherson199b1182018-12-03 13:52:53 -080031#include <asm/apic.h>
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +020032#include <asm/asm.h>
Feng Wu28b835d2015-09-18 22:29:54 +080033#include <asm/cpu.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010034#include <asm/debugreg.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080035#include <asm/desc.h>
36#include <asm/fpu/internal.h>
37#include <asm/io.h>
Feng Wuefc64402015-09-18 22:29:51 +080038#include <asm/irq_remapping.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080039#include <asm/kexec.h>
40#include <asm/perf_event.h>
41#include <asm/mce.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070042#include <asm/mmu_context.h>
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010043#include <asm/mshyperv.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080044#include <asm/spec-ctrl.h>
45#include <asm/virtext.h>
46#include <asm/vmx.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080047
Sean Christopherson3077c192018-12-03 13:53:02 -080048#include "capabilities.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080049#include "cpuid.h"
Sean Christopherson4cebd742018-12-03 13:52:58 -080050#include "evmcs.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080051#include "irq.h"
52#include "kvm_cache_regs.h"
53#include "lapic.h"
54#include "mmu.h"
Sean Christopherson55d23752018-12-03 13:53:18 -080055#include "nested.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080056#include "ops.h"
Wei Huang25462f72015-06-19 15:45:05 +020057#include "pmu.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080058#include "trace.h"
Sean Christophersoncb1d4742018-12-03 13:53:04 -080059#include "vmcs.h"
Sean Christopherson609363c2018-12-03 13:53:05 -080060#include "vmcs12.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080061#include "vmx.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080062#include "x86.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030063
Avi Kivity6aa8b732006-12-10 02:21:36 -080064MODULE_AUTHOR("Qumranet");
65MODULE_LICENSE("GPL");
66
Josh Triplette9bda3b2012-03-20 23:33:51 -070067static const struct x86_cpu_id vmx_cpu_id[] = {
68 X86_FEATURE_MATCH(X86_FEATURE_VMX),
69 {}
70};
71MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
72
Sean Christopherson2c4fd912018-12-03 13:53:03 -080073bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020074module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080075
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010076static bool __read_mostly enable_vnmi = 1;
77module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);
78
Sean Christopherson2c4fd912018-12-03 13:53:03 -080079bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020080module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020081
Sean Christopherson2c4fd912018-12-03 13:53:03 -080082bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020083module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080084
Sean Christopherson2c4fd912018-12-03 13:53:03 -080085bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070086module_param_named(unrestricted_guest,
87 enable_unrestricted_guest, bool, S_IRUGO);
88
Sean Christopherson2c4fd912018-12-03 13:53:03 -080089bool __read_mostly enable_ept_ad_bits = 1;
Xudong Hao83c3a332012-05-28 19:33:35 +080090module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
91
Avi Kivitya27685c2012-06-12 20:30:18 +030092static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020093module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030094
Rusty Russell476bc002012-01-13 09:32:18 +103095static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030096module_param(fasteoi, bool, S_IRUGO);
97
Yang Zhang5a717852013-04-11 19:25:16 +080098static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080099module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +0800100
Nadav Har'El801d3422011-05-25 23:02:23 +0300101/*
102 * If nested=1, nested virtualization is supported, i.e., guests may use
103 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
104 * use VMX instructions.
105 */
Paolo Bonzini1e58e5e2018-10-17 00:55:22 +0200106static bool __read_mostly nested = 1;
Nadav Har'El801d3422011-05-25 23:02:23 +0300107module_param(nested, bool, S_IRUGO);
108
Wanpeng Li20300092014-12-02 19:14:59 +0800109static u64 __read_mostly host_xss;
110
Sean Christopherson2c4fd912018-12-03 13:53:03 -0800111bool __read_mostly enable_pml = 1;
Kai Huang843e4332015-01-28 10:54:28 +0800112module_param_named(pml, enable_pml, bool, S_IRUGO);
113
Paolo Bonzini6f2f8452019-05-20 15:34:35 +0200114static bool __read_mostly dump_invalid_vmcs = 0;
115module_param(dump_invalid_vmcs, bool, 0644);
116
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100117#define MSR_BITMAP_MODE_X2APIC 1
118#define MSR_BITMAP_MODE_X2APIC_APICV 2
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100119
Haozhong Zhang64903d62015-10-20 15:39:09 +0800120#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
121
Yunhong Jiang64672c92016-06-13 14:19:59 -0700122/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
123static int __read_mostly cpu_preemption_timer_multi;
124static bool __read_mostly enable_preemption_timer = 1;
125#ifdef CONFIG_X86_64
126module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
127#endif
128
Sean Christopherson3de63472018-07-13 08:42:30 -0700129#define KVM_VM_CR0_ALWAYS_OFF (X86_CR0_NW | X86_CR0_CD)
Sean Christopherson1706bd02018-03-05 12:04:38 -0800130#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
131#define KVM_VM_CR0_ALWAYS_ON \
132 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | \
133 X86_CR0_WP | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200134#define KVM_CR4_GUEST_OWNED_BITS \
135 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Yu Zhangfd8cb432017-08-24 20:27:56 +0800136 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200137
Sean Christopherson5dc1f042018-03-05 12:04:39 -0800138#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
Avi Kivitycdc0e242009-12-06 17:21:14 +0200139#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
140#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
141
Avi Kivity78ac8b42010-04-08 18:19:35 +0300142#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
143
Chao Pengbf8c55d2018-10-24 16:05:14 +0800144#define MSR_IA32_RTIT_STATUS_MASK (~(RTIT_STATUS_FILTEREN | \
145 RTIT_STATUS_CONTEXTEN | RTIT_STATUS_TRIGGEREN | \
146 RTIT_STATUS_ERROR | RTIT_STATUS_STOPPED | \
147 RTIT_STATUS_BYTECNT))
148
149#define MSR_IA32_RTIT_OUTPUT_BASE_MASK \
150 (~((1UL << cpuid_query_maxphyaddr(vcpu)) - 1) | 0x7f)
151
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800152/*
153 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
154 * ple_gap: upper bound on the amount of time between two successive
155 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500156 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800157 * ple_window: upper bound on the amount of time a guest is allowed to execute
158 * in a PAUSE loop. Tests indicate that most spinlocks are held for
159 * less than 2^12 cycles
160 * Time is measured based on a counter that runs at the same rate as the TSC,
161 * refer SDM volume 3b section 21.6.13 & 22.1.3.
162 */
Babu Mogerc8e88712018-03-16 16:37:24 -0400163static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
Luiz Capitulinoa87c99e2018-11-23 12:02:14 -0500164module_param(ple_gap, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200165
Babu Moger7fbc85a2018-03-16 16:37:22 -0400166static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
167module_param(ple_window, uint, 0444);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800168
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200169/* Default doubles per-vcpu window every exit. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400170static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400171module_param(ple_window_grow, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200172
173/* Default resets per-vcpu window every exit to ple_window. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400174static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400175module_param(ple_window_shrink, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200176
177/* Default is to compute the maximum so we can never overflow. */
Babu Moger7fbc85a2018-03-16 16:37:22 -0400178static unsigned int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
179module_param(ple_window_max, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200180
Chao Pengf99e3da2018-10-24 16:05:10 +0800181/* Default is SYSTEM mode, 1 for host-guest mode */
182int __read_mostly pt_mode = PT_MODE_SYSTEM;
183module_param(pt_mode, int, S_IRUGO);
184
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200185static DEFINE_STATIC_KEY_FALSE(vmx_l1d_should_flush);
Nicolai Stange427362a2018-07-21 22:25:00 +0200186static DEFINE_STATIC_KEY_FALSE(vmx_l1d_flush_cond);
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200187static DEFINE_MUTEX(vmx_l1d_flush_mutex);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200188
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200189/* Storage for pre module init parameter parsing */
190static enum vmx_l1d_flush_state __read_mostly vmentry_l1d_flush_param = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200191
192static const struct {
193 const char *option;
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200194 bool for_parse;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200195} vmentry_l1d_param[] = {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200196 [VMENTER_L1D_FLUSH_AUTO] = {"auto", true},
197 [VMENTER_L1D_FLUSH_NEVER] = {"never", true},
198 [VMENTER_L1D_FLUSH_COND] = {"cond", true},
199 [VMENTER_L1D_FLUSH_ALWAYS] = {"always", true},
200 [VMENTER_L1D_FLUSH_EPT_DISABLED] = {"EPT disabled", false},
201 [VMENTER_L1D_FLUSH_NOT_REQUIRED] = {"not required", false},
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200202};
203
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200204#define L1D_CACHE_ORDER 4
205static void *vmx_l1d_flush_pages;
206
207static int vmx_setup_l1d_flush(enum vmx_l1d_flush_state l1tf)
208{
209 struct page *page;
Nicolai Stange288d1522018-07-18 19:07:38 +0200210 unsigned int i;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200211
Waiman Long19a36d32019-08-26 15:30:23 -0400212 if (!boot_cpu_has_bug(X86_BUG_L1TF)) {
213 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
214 return 0;
215 }
216
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200217 if (!enable_ept) {
218 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_EPT_DISABLED;
219 return 0;
220 }
221
Yi Wangd806afa2018-08-16 13:42:39 +0800222 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES)) {
223 u64 msr;
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200224
Yi Wangd806afa2018-08-16 13:42:39 +0800225 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, msr);
226 if (msr & ARCH_CAP_SKIP_VMENTRY_L1DFLUSH) {
227 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
228 return 0;
229 }
230 }
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200231
Jiri Kosinad90a7a02018-07-13 16:23:25 +0200232 /* If set to auto use the default l1tf mitigation method */
233 if (l1tf == VMENTER_L1D_FLUSH_AUTO) {
234 switch (l1tf_mitigation) {
235 case L1TF_MITIGATION_OFF:
236 l1tf = VMENTER_L1D_FLUSH_NEVER;
237 break;
238 case L1TF_MITIGATION_FLUSH_NOWARN:
239 case L1TF_MITIGATION_FLUSH:
240 case L1TF_MITIGATION_FLUSH_NOSMT:
241 l1tf = VMENTER_L1D_FLUSH_COND;
242 break;
243 case L1TF_MITIGATION_FULL:
244 case L1TF_MITIGATION_FULL_FORCE:
245 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
246 break;
247 }
248 } else if (l1tf_mitigation == L1TF_MITIGATION_FULL_FORCE) {
249 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
250 }
251
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200252 if (l1tf != VMENTER_L1D_FLUSH_NEVER && !vmx_l1d_flush_pages &&
253 !boot_cpu_has(X86_FEATURE_FLUSH_L1D)) {
Ben Gardon41836832019-02-11 11:02:52 -0800254 /*
255 * This allocation for vmx_l1d_flush_pages is not tied to a VM
256 * lifetime and so should not be charged to a memcg.
257 */
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200258 page = alloc_pages(GFP_KERNEL, L1D_CACHE_ORDER);
259 if (!page)
260 return -ENOMEM;
261 vmx_l1d_flush_pages = page_address(page);
Nicolai Stange288d1522018-07-18 19:07:38 +0200262
263 /*
264 * Initialize each page with a different pattern in
265 * order to protect against KSM in the nested
266 * virtualization case.
267 */
268 for (i = 0; i < 1u << L1D_CACHE_ORDER; ++i) {
269 memset(vmx_l1d_flush_pages + i * PAGE_SIZE, i + 1,
270 PAGE_SIZE);
271 }
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200272 }
273
274 l1tf_vmx_mitigation = l1tf;
275
Thomas Gleixner895ae472018-07-13 16:23:22 +0200276 if (l1tf != VMENTER_L1D_FLUSH_NEVER)
277 static_branch_enable(&vmx_l1d_should_flush);
278 else
279 static_branch_disable(&vmx_l1d_should_flush);
Thomas Gleixner4c6523e2018-07-13 16:23:20 +0200280
Nicolai Stange427362a2018-07-21 22:25:00 +0200281 if (l1tf == VMENTER_L1D_FLUSH_COND)
282 static_branch_enable(&vmx_l1d_flush_cond);
Thomas Gleixner895ae472018-07-13 16:23:22 +0200283 else
Nicolai Stange427362a2018-07-21 22:25:00 +0200284 static_branch_disable(&vmx_l1d_flush_cond);
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200285 return 0;
286}
287
288static int vmentry_l1d_flush_parse(const char *s)
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200289{
290 unsigned int i;
291
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200292 if (s) {
293 for (i = 0; i < ARRAY_SIZE(vmentry_l1d_param); i++) {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200294 if (vmentry_l1d_param[i].for_parse &&
295 sysfs_streq(s, vmentry_l1d_param[i].option))
296 return i;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200297 }
298 }
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200299 return -EINVAL;
300}
301
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200302static int vmentry_l1d_flush_set(const char *s, const struct kernel_param *kp)
303{
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200304 int l1tf, ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200305
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200306 l1tf = vmentry_l1d_flush_parse(s);
307 if (l1tf < 0)
308 return l1tf;
309
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200310 if (!boot_cpu_has(X86_BUG_L1TF))
311 return 0;
312
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200313 /*
314 * Has vmx_init() run already? If not then this is the pre init
315 * parameter parsing. In that case just store the value and let
316 * vmx_init() do the proper setup after enable_ept has been
317 * established.
318 */
319 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_AUTO) {
320 vmentry_l1d_flush_param = l1tf;
321 return 0;
322 }
323
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200324 mutex_lock(&vmx_l1d_flush_mutex);
325 ret = vmx_setup_l1d_flush(l1tf);
326 mutex_unlock(&vmx_l1d_flush_mutex);
327 return ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200328}
329
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200330static int vmentry_l1d_flush_get(char *s, const struct kernel_param *kp)
331{
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200332 if (WARN_ON_ONCE(l1tf_vmx_mitigation >= ARRAY_SIZE(vmentry_l1d_param)))
333 return sprintf(s, "???\n");
334
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200335 return sprintf(s, "%s\n", vmentry_l1d_param[l1tf_vmx_mitigation].option);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200336}
337
338static const struct kernel_param_ops vmentry_l1d_flush_ops = {
339 .set = vmentry_l1d_flush_set,
340 .get = vmentry_l1d_flush_get,
341};
Thomas Gleixner895ae472018-07-13 16:23:22 +0200342module_param_cb(vmentry_l1d_flush, &vmentry_l1d_flush_ops, NULL, 0644);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200343
Gleb Natapovd99e4152012-12-20 16:57:45 +0200344static bool guest_state_valid(struct kvm_vcpu *vcpu);
345static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yi Wang1e4329ee2018-11-08 11:22:21 +0800346static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Ashok Raj15d45072018-02-01 22:59:43 +0100347 u32 msr, int type);
Avi Kivity75880a02007-06-20 11:20:04 +0300348
Sean Christopherson453eafb2018-12-20 12:25:17 -0800349void vmx_vmexit(void);
350
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700351#define vmx_insn_failed(fmt...) \
352do { \
353 WARN_ONCE(1, fmt); \
354 pr_warn_ratelimited(fmt); \
355} while (0)
356
Sean Christopherson6e202092019-07-19 13:41:08 -0700357asmlinkage void vmread_error(unsigned long field, bool fault)
358{
359 if (fault)
360 kvm_spurious_fault();
361 else
362 vmx_insn_failed("kvm: vmread failed: field=%lx\n", field);
363}
364
Sean Christopherson52a9fcb2019-07-19 13:41:07 -0700365noinline void vmwrite_error(unsigned long field, unsigned long value)
366{
367 vmx_insn_failed("kvm: vmwrite failed: field=%lx val=%lx err=%d\n",
368 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
369}
370
371noinline void vmclear_error(struct vmcs *vmcs, u64 phys_addr)
372{
373 vmx_insn_failed("kvm: vmclear failed: %p/%llx\n", vmcs, phys_addr);
374}
375
376noinline void vmptrld_error(struct vmcs *vmcs, u64 phys_addr)
377{
378 vmx_insn_failed("kvm: vmptrld failed: %p/%llx\n", vmcs, phys_addr);
379}
380
381noinline void invvpid_error(unsigned long ext, u16 vpid, gva_t gva)
382{
383 vmx_insn_failed("kvm: invvpid failed: ext=0x%lx vpid=%u gva=0x%lx\n",
384 ext, vpid, gva);
385}
386
387noinline void invept_error(unsigned long ext, u64 eptp, gpa_t gpa)
388{
389 vmx_insn_failed("kvm: invept failed: ext=0x%lx eptp=%llx gpa=0x%llx\n",
390 ext, eptp, gpa);
391}
392
Avi Kivity6aa8b732006-12-10 02:21:36 -0800393static DEFINE_PER_CPU(struct vmcs *, vmxarea);
Sean Christopherson75edce82018-12-03 13:53:06 -0800394DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300395/*
396 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
397 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
398 */
399static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800400
Feng Wubf9f6ac2015-09-18 22:29:55 +0800401/*
402 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
403 * can find which vCPU should be waken up.
404 */
405static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
406static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
407
Sheng Yang2384d2b2008-01-17 15:14:33 +0800408static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
409static DEFINE_SPINLOCK(vmx_vpid_lock);
410
Sean Christopherson3077c192018-12-03 13:53:02 -0800411struct vmcs_config vmcs_config;
412struct vmx_capability vmx_capability;
Sheng Yangd56f5462008-04-25 10:13:16 +0800413
Avi Kivity6aa8b732006-12-10 02:21:36 -0800414#define VMX_SEGMENT_FIELD(seg) \
415 [VCPU_SREG_##seg] = { \
416 .selector = GUEST_##seg##_SELECTOR, \
417 .base = GUEST_##seg##_BASE, \
418 .limit = GUEST_##seg##_LIMIT, \
419 .ar_bytes = GUEST_##seg##_AR_BYTES, \
420 }
421
Mathias Krause772e0312012-08-30 01:30:19 +0200422static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800423 unsigned selector;
424 unsigned base;
425 unsigned limit;
426 unsigned ar_bytes;
427} kvm_vmx_segment_fields[] = {
428 VMX_SEGMENT_FIELD(CS),
429 VMX_SEGMENT_FIELD(DS),
430 VMX_SEGMENT_FIELD(ES),
431 VMX_SEGMENT_FIELD(FS),
432 VMX_SEGMENT_FIELD(GS),
433 VMX_SEGMENT_FIELD(SS),
434 VMX_SEGMENT_FIELD(TR),
435 VMX_SEGMENT_FIELD(LDTR),
436};
437
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800438u64 host_efer;
Sean Christopherson23420802019-04-19 22:50:57 -0700439static unsigned long host_idt_base;
Avi Kivity26bb0982009-09-07 11:14:12 +0300440
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300441/*
Jim Mattson898a8112018-12-05 15:28:59 -0800442 * Though SYSCALL is only supported in 64-bit mode on Intel CPUs, kvm
443 * will emulate SYSCALL in legacy mode if the vendor string in guest
444 * CPUID.0:{EBX,ECX,EDX} is "AuthenticAMD" or "AMDisbetter!" To
445 * support this emulation, IA32_STAR must always be included in
446 * vmx_msr_index[], even in i386 builds.
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300447 */
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800448const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800449#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300450 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800451#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400452 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800453};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800454
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100455#if IS_ENABLED(CONFIG_HYPERV)
456static bool __read_mostly enlightened_vmcs = true;
457module_param(enlightened_vmcs, bool, 0444);
458
Tianyu Lan877ad952018-07-19 08:40:23 +0000459/* check_ept_pointer() should be under protection of ept_pointer_lock. */
460static void check_ept_pointer_match(struct kvm *kvm)
461{
462 struct kvm_vcpu *vcpu;
463 u64 tmp_eptp = INVALID_PAGE;
464 int i;
465
466 kvm_for_each_vcpu(i, vcpu, kvm) {
467 if (!VALID_PAGE(tmp_eptp)) {
468 tmp_eptp = to_vmx(vcpu)->ept_pointer;
469 } else if (tmp_eptp != to_vmx(vcpu)->ept_pointer) {
470 to_kvm_vmx(kvm)->ept_pointers_match
471 = EPT_POINTERS_MISMATCH;
472 return;
473 }
474 }
475
476 to_kvm_vmx(kvm)->ept_pointers_match = EPT_POINTERS_MATCH;
477}
478
Yi Wang8997f652019-01-21 15:27:05 +0800479static int kvm_fill_hv_flush_list_func(struct hv_guest_mapping_flush_list *flush,
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800480 void *data)
481{
482 struct kvm_tlb_range *range = data;
483
484 return hyperv_fill_flush_guest_mapping_list(flush, range->start_gfn,
485 range->pages);
486}
487
488static inline int __hv_remote_flush_tlb_with_range(struct kvm *kvm,
489 struct kvm_vcpu *vcpu, struct kvm_tlb_range *range)
490{
491 u64 ept_pointer = to_vmx(vcpu)->ept_pointer;
492
493 /*
494 * FLUSH_GUEST_PHYSICAL_ADDRESS_SPACE hypercall needs address
495 * of the base of EPT PML4 table, strip off EPT configuration
496 * information.
497 */
498 if (range)
499 return hyperv_flush_guest_mapping_range(ept_pointer & PAGE_MASK,
500 kvm_fill_hv_flush_list_func, (void *)range);
501 else
502 return hyperv_flush_guest_mapping(ept_pointer & PAGE_MASK);
503}
504
505static int hv_remote_flush_tlb_with_range(struct kvm *kvm,
506 struct kvm_tlb_range *range)
Tianyu Lan877ad952018-07-19 08:40:23 +0000507{
Lan Tianyua5c214d2018-10-13 22:54:05 +0800508 struct kvm_vcpu *vcpu;
Lan Tianyub7c1c222019-01-04 15:20:44 +0800509 int ret = 0, i;
Tianyu Lan877ad952018-07-19 08:40:23 +0000510
511 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
512
513 if (to_kvm_vmx(kvm)->ept_pointers_match == EPT_POINTERS_CHECK)
514 check_ept_pointer_match(kvm);
515
516 if (to_kvm_vmx(kvm)->ept_pointers_match != EPT_POINTERS_MATCH) {
Lan Tianyu53963a72018-12-06 15:34:36 +0800517 kvm_for_each_vcpu(i, vcpu, kvm) {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800518 /* If ept_pointer is invalid pointer, bypass flush request. */
519 if (VALID_PAGE(to_vmx(vcpu)->ept_pointer))
520 ret |= __hv_remote_flush_tlb_with_range(
521 kvm, vcpu, range);
Lan Tianyu53963a72018-12-06 15:34:36 +0800522 }
Lan Tianyua5c214d2018-10-13 22:54:05 +0800523 } else {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800524 ret = __hv_remote_flush_tlb_with_range(kvm,
525 kvm_get_vcpu(kvm, 0), range);
Tianyu Lan877ad952018-07-19 08:40:23 +0000526 }
Tianyu Lan877ad952018-07-19 08:40:23 +0000527
Tianyu Lan877ad952018-07-19 08:40:23 +0000528 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
529 return ret;
530}
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800531static int hv_remote_flush_tlb(struct kvm *kvm)
532{
533 return hv_remote_flush_tlb_with_range(kvm, NULL);
534}
535
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800536static int hv_enable_direct_tlbflush(struct kvm_vcpu *vcpu)
537{
538 struct hv_enlightened_vmcs *evmcs;
539 struct hv_partition_assist_pg **p_hv_pa_pg =
540 &vcpu->kvm->arch.hyperv.hv_pa_pg;
541 /*
542 * Synthetic VM-Exit is not enabled in current code and so All
543 * evmcs in singe VM shares same assist page.
544 */
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200545 if (!*p_hv_pa_pg)
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800546 *p_hv_pa_pg = kzalloc(PAGE_SIZE, GFP_KERNEL);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200547
548 if (!*p_hv_pa_pg)
549 return -ENOMEM;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800550
551 evmcs = (struct hv_enlightened_vmcs *)to_vmx(vcpu)->loaded_vmcs->vmcs;
552
553 evmcs->partition_assist_page =
554 __pa(*p_hv_pa_pg);
Vitaly Kuznetsovcab01852019-09-25 15:30:35 +0200555 evmcs->hv_vm_id = (unsigned long)vcpu->kvm;
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800556 evmcs->hv_enlightenments_control.nested_flush_hypercall = 1;
557
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +0800558 return 0;
559}
560
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100561#endif /* IS_ENABLED(CONFIG_HYPERV) */
562
Yunhong Jiang64672c92016-06-13 14:19:59 -0700563/*
564 * Comment's format: document - errata name - stepping - processor name.
565 * Refer from
566 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
567 */
568static u32 vmx_preemption_cpu_tfms[] = {
569/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
5700x000206E6,
571/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
572/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
573/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
5740x00020652,
575/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
5760x00020655,
577/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
578/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
579/*
580 * 320767.pdf - AAP86 - B1 -
581 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
582 */
5830x000106E5,
584/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
5850x000106A0,
586/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
5870x000106A1,
588/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
5890x000106A4,
590 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
591 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
592 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
5930x000106A5,
Wei Huang3d82c562018-12-03 14:13:32 -0600594 /* Xeon E3-1220 V2 */
5950x000306A8,
Yunhong Jiang64672c92016-06-13 14:19:59 -0700596};
597
598static inline bool cpu_has_broken_vmx_preemption_timer(void)
599{
600 u32 eax = cpuid_eax(0x00000001), i;
601
602 /* Clear the reserved bits */
603 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +0000604 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -0700605 if (eax == vmx_preemption_cpu_tfms[i])
606 return true;
607
608 return false;
609}
610
Paolo Bonzini35754c92015-07-29 12:05:37 +0200611static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800612{
Paolo Bonzini35754c92015-07-29 12:05:37 +0200613 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800614}
615
Sheng Yang04547152009-04-01 15:52:31 +0800616static inline bool report_flexpriority(void)
617{
618 return flexpriority_enabled;
619}
620
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800621static inline int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -0800622{
623 int i;
624
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400625 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +0300626 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300627 return i;
628 return -1;
629}
630
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800631struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300632{
633 int i;
634
Rusty Russell8b9cf982007-07-30 16:31:43 +1000635 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300636 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400637 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000638 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800639}
640
Sean Christopherson7c97fcb2018-12-03 13:53:17 -0800641void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
642{
643 vmcs_clear(loaded_vmcs->vmcs);
644 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
645 vmcs_clear(loaded_vmcs->shadow_vmcs);
646 loaded_vmcs->cpu = -1;
647 loaded_vmcs->launched = 0;
648}
649
Dave Young2965faa2015-09-09 15:38:55 -0700650#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800651/*
652 * This bitmap is used to indicate whether the vmclear
653 * operation is enabled on all cpus. All disabled by
654 * default.
655 */
656static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
657
658static inline void crash_enable_local_vmclear(int cpu)
659{
660 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
661}
662
663static inline void crash_disable_local_vmclear(int cpu)
664{
665 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
666}
667
668static inline int crash_local_vmclear_enabled(int cpu)
669{
670 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
671}
672
673static void crash_vmclear_local_loaded_vmcss(void)
674{
675 int cpu = raw_smp_processor_id();
676 struct loaded_vmcs *v;
677
678 if (!crash_local_vmclear_enabled(cpu))
679 return;
680
681 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
682 loaded_vmcss_on_cpu_link)
683 vmcs_clear(v->vmcs);
684}
685#else
686static inline void crash_enable_local_vmclear(int cpu) { }
687static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -0700688#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800689
Nadav Har'Eld462b812011-05-24 15:26:10 +0300690static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800691{
Nadav Har'Eld462b812011-05-24 15:26:10 +0300692 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -0800693 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -0800694
Nadav Har'Eld462b812011-05-24 15:26:10 +0300695 if (loaded_vmcs->cpu != cpu)
696 return; /* vcpu migration can race with cpu offline */
697 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800698 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800699 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300700 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800701
702 /*
703 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
704 * is before setting loaded_vmcs->vcpu to -1 which is done in
705 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
706 * then adds the vmcs into percpu list before it is deleted.
707 */
708 smp_wmb();
709
Nadav Har'Eld462b812011-05-24 15:26:10 +0300710 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800711 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800712}
713
Sean Christopherson89b0c9f2018-12-03 13:53:07 -0800714void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800715{
Xiao Guangronge6c7d322012-11-28 20:53:15 +0800716 int cpu = loaded_vmcs->cpu;
717
718 if (cpu != -1)
719 smp_call_function_single(cpu,
720 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800721}
722
Avi Kivity2fb92db2011-04-27 19:42:18 +0300723static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
724 unsigned field)
725{
726 bool ret;
727 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
728
729 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
730 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
731 vmx->segment_cache.bitmask = 0;
732 }
733 ret = vmx->segment_cache.bitmask & mask;
734 vmx->segment_cache.bitmask |= mask;
735 return ret;
736}
737
738static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
739{
740 u16 *p = &vmx->segment_cache.seg[seg].selector;
741
742 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
743 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
744 return *p;
745}
746
747static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
748{
749 ulong *p = &vmx->segment_cache.seg[seg].base;
750
751 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
752 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
753 return *p;
754}
755
756static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
757{
758 u32 *p = &vmx->segment_cache.seg[seg].limit;
759
760 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
761 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
762 return *p;
763}
764
765static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
766{
767 u32 *p = &vmx->segment_cache.seg[seg].ar;
768
769 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
770 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
771 return *p;
772}
773
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800774void update_exception_bitmap(struct kvm_vcpu *vcpu)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300775{
776 u32 eb;
777
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100778 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -0800779 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Liran Alon9e869482018-03-12 13:12:51 +0200780 /*
781 * Guest access to VMware backdoor ports could legitimately
782 * trigger #GP because of TSS I/O permission bitmap.
783 * We intercept those #GP and allow access to them anyway
784 * as VMware does.
785 */
786 if (enable_vmware_backdoor)
787 eb |= (1u << GP_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100788 if ((vcpu->guest_debug &
789 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
790 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
791 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300792 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300793 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +0200794 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +0800795 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Nadav Har'El36cf24e2011-05-25 23:15:08 +0300796
797 /* When we are running a nested L2 guest and L1 specified for it a
798 * certain exception bitmap, we must trap the same exceptions and pass
799 * them to L1. When running L2, we will only handle the exceptions
800 * specified above if L1 did not want them.
801 */
802 if (is_guest_mode(vcpu))
803 eb |= get_vmcs12(vcpu)->exception_bitmap;
804
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300805 vmcs_write32(EXCEPTION_BITMAP, eb);
806}
807
Ashok Raj15d45072018-02-01 22:59:43 +0100808/*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100809 * Check if MSR is intercepted for currently loaded MSR bitmap.
810 */
811static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
812{
813 unsigned long *msr_bitmap;
814 int f = sizeof(unsigned long);
815
816 if (!cpu_has_vmx_msr_bitmap())
817 return true;
818
819 msr_bitmap = to_vmx(vcpu)->loaded_vmcs->msr_bitmap;
820
821 if (msr <= 0x1fff) {
822 return !!test_bit(msr, msr_bitmap + 0x800 / f);
823 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
824 msr &= 0x1fff;
825 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
826 }
827
828 return true;
829}
830
Gleb Natapov2961e8762013-11-25 15:37:13 +0200831static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
832 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200833{
Gleb Natapov2961e8762013-11-25 15:37:13 +0200834 vm_entry_controls_clearbit(vmx, entry);
835 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200836}
837
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400838static int find_msr(struct vmx_msrs *m, unsigned int msr)
839{
840 unsigned int i;
841
842 for (i = 0; i < m->nr; ++i) {
843 if (m->val[i].index == msr)
844 return i;
845 }
846 return -ENOENT;
847}
848
Avi Kivity61d2ef22010-04-28 16:40:38 +0300849static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
850{
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400851 int i;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300852 struct msr_autoload *m = &vmx->msr_autoload;
853
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200854 switch (msr) {
855 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800856 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200857 clear_atomic_switch_msr_special(vmx,
858 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200859 VM_EXIT_LOAD_IA32_EFER);
860 return;
861 }
862 break;
863 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800864 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200865 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200866 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
867 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
868 return;
869 }
870 break;
Avi Kivity110312c2010-12-21 12:54:20 +0200871 }
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400872 i = find_msr(&m->guest, msr);
873 if (i < 0)
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400874 goto skip_guest;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400875 --m->guest.nr;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400876 m->guest.val[i] = m->guest.val[m->guest.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400877 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Avi Kivity110312c2010-12-21 12:54:20 +0200878
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400879skip_guest:
880 i = find_msr(&m->host, msr);
881 if (i < 0)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300882 return;
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400883
884 --m->host.nr;
885 m->host.val[i] = m->host.val[m->host.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400886 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300887}
888
Gleb Natapov2961e8762013-11-25 15:37:13 +0200889static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
890 unsigned long entry, unsigned long exit,
891 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
892 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200893{
894 vmcs_write64(guest_val_vmcs, guest_val);
Sean Christopherson5a5e8a12018-09-26 09:23:56 -0700895 if (host_val_vmcs != HOST_IA32_EFER)
896 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +0200897 vm_entry_controls_setbit(vmx, entry);
898 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200899}
900
Avi Kivity61d2ef22010-04-28 16:40:38 +0300901static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400902 u64 guest_val, u64 host_val, bool entry_only)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300903{
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400904 int i, j = 0;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300905 struct msr_autoload *m = &vmx->msr_autoload;
906
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200907 switch (msr) {
908 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800909 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200910 add_atomic_switch_msr_special(vmx,
911 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200912 VM_EXIT_LOAD_IA32_EFER,
913 GUEST_IA32_EFER,
914 HOST_IA32_EFER,
915 guest_val, host_val);
916 return;
917 }
918 break;
919 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800920 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200921 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200922 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
923 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
924 GUEST_IA32_PERF_GLOBAL_CTRL,
925 HOST_IA32_PERF_GLOBAL_CTRL,
926 guest_val, host_val);
927 return;
928 }
929 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +0100930 case MSR_IA32_PEBS_ENABLE:
931 /* PEBS needs a quiescent period after being disabled (to write
932 * a record). Disabling PEBS through VMX MSR swapping doesn't
933 * provide that period, so a CPU could write host's record into
934 * guest's memory.
935 */
936 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +0200937 }
938
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400939 i = find_msr(&m->guest, msr);
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400940 if (!entry_only)
941 j = find_msr(&m->host, msr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300942
Xiaoyao Li98ae70c2019-02-14 12:08:58 +0800943 if ((i < 0 && m->guest.nr == NR_AUTOLOAD_MSRS) ||
944 (j < 0 && m->host.nr == NR_AUTOLOAD_MSRS)) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +0200945 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +0200946 "Can't add msr %x\n", msr);
947 return;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300948 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400949 if (i < 0) {
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400950 i = m->guest.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400951 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400952 }
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400953 m->guest.val[i].index = msr;
954 m->guest.val[i].value = guest_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300955
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400956 if (entry_only)
957 return;
958
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400959 if (j < 0) {
960 j = m->host.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400961 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300962 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400963 m->host.val[j].index = msr;
964 m->host.val[j].value = host_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300965}
966
Avi Kivity92c0d902009-10-29 11:00:16 +0200967static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +0300968{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100969 u64 guest_efer = vmx->vcpu.arch.efer;
970 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +0300971
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100972 if (!enable_ept) {
973 /*
974 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
975 * host CPUID is more efficient than testing guest CPUID
976 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
977 */
978 if (boot_cpu_has(X86_FEATURE_SMEP))
979 guest_efer |= EFER_NX;
980 else if (!(guest_efer & EFER_NX))
981 ignore_bits |= EFER_NX;
982 }
Roel Kluin3a34a882009-08-04 02:08:45 -0700983
Avi Kivity51c6cf62007-08-29 03:48:05 +0300984 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100985 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +0300986 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100987 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +0300988#ifdef CONFIG_X86_64
989 ignore_bits |= EFER_LMA | EFER_LME;
990 /* SCE is meaningful only in long mode on Intel */
991 if (guest_efer & EFER_LMA)
992 ignore_bits &= ~(u64)EFER_SCE;
993#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +0300994
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800995 /*
996 * On EPT, we can't emulate NX, so we must switch EFER atomically.
997 * On CPUs that support "load IA32_EFER", always switch EFER
998 * atomically, since it's faster than switching it manually.
999 */
Sean Christophersonc73da3f2018-12-03 13:53:00 -08001000 if (cpu_has_load_ia32_efer() ||
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08001001 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03001002 if (!(guest_efer & EFER_LMA))
1003 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08001004 if (guest_efer != host_efer)
1005 add_atomic_switch_msr(vmx, MSR_EFER,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04001006 guest_efer, host_efer, false);
Sean Christopherson02343cf2018-09-26 09:23:43 -07001007 else
1008 clear_atomic_switch_msr(vmx, MSR_EFER);
Avi Kivity84ad33e2010-04-28 16:42:29 +03001009 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001010 } else {
Sean Christopherson02343cf2018-09-26 09:23:43 -07001011 clear_atomic_switch_msr(vmx, MSR_EFER);
1012
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001013 guest_efer &= ~ignore_bits;
1014 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001015
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001016 vmx->guest_msrs[efer_offset].data = guest_efer;
1017 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
1018
1019 return true;
1020 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03001021}
1022
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001023#ifdef CONFIG_X86_32
1024/*
1025 * On 32-bit kernels, VM exits still load the FS and GS bases from the
1026 * VMCS rather than the segment table. KVM uses this helper to figure
1027 * out the current bases to poke them into the VMCS before entry.
1028 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001029static unsigned long segment_base(u16 selector)
1030{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001031 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001032 unsigned long v;
1033
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001034 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001035 return 0;
1036
Thomas Garnier45fc8752017-03-14 10:05:08 -07001037 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001038
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001039 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001040 u16 ldt_selector = kvm_read_ldt();
1041
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001042 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001043 return 0;
1044
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001045 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001046 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08001047 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001048 return v;
1049}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08001050#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001051
Chao Peng2ef444f2018-10-24 16:05:12 +08001052static inline void pt_load_msr(struct pt_ctx *ctx, u32 addr_range)
1053{
1054 u32 i;
1055
1056 wrmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1057 wrmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1058 wrmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1059 wrmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1060 for (i = 0; i < addr_range; i++) {
1061 wrmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1062 wrmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1063 }
1064}
1065
1066static inline void pt_save_msr(struct pt_ctx *ctx, u32 addr_range)
1067{
1068 u32 i;
1069
1070 rdmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1071 rdmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1072 rdmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1073 rdmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1074 for (i = 0; i < addr_range; i++) {
1075 rdmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1076 rdmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1077 }
1078}
1079
1080static void pt_guest_enter(struct vcpu_vmx *vmx)
1081{
1082 if (pt_mode == PT_MODE_SYSTEM)
1083 return;
1084
Chao Peng2ef444f2018-10-24 16:05:12 +08001085 /*
Chao Pengb08c2892018-10-24 16:05:15 +08001086 * GUEST_IA32_RTIT_CTL is already set in the VMCS.
1087 * Save host state before VM entry.
Chao Peng2ef444f2018-10-24 16:05:12 +08001088 */
Chao Pengb08c2892018-10-24 16:05:15 +08001089 rdmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
Chao Peng2ef444f2018-10-24 16:05:12 +08001090 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1091 wrmsrl(MSR_IA32_RTIT_CTL, 0);
1092 pt_save_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1093 pt_load_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1094 }
1095}
1096
1097static void pt_guest_exit(struct vcpu_vmx *vmx)
1098{
1099 if (pt_mode == PT_MODE_SYSTEM)
1100 return;
1101
1102 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1103 pt_save_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1104 pt_load_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1105 }
1106
1107 /* Reload host state (IA32_RTIT_CTL will be cleared on VM exit). */
1108 wrmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
1109}
1110
Sean Christopherson13b964a2019-05-07 09:06:31 -07001111void vmx_set_host_fs_gs(struct vmcs_host_state *host, u16 fs_sel, u16 gs_sel,
1112 unsigned long fs_base, unsigned long gs_base)
1113{
1114 if (unlikely(fs_sel != host->fs_sel)) {
1115 if (!(fs_sel & 7))
1116 vmcs_write16(HOST_FS_SELECTOR, fs_sel);
1117 else
1118 vmcs_write16(HOST_FS_SELECTOR, 0);
1119 host->fs_sel = fs_sel;
1120 }
1121 if (unlikely(gs_sel != host->gs_sel)) {
1122 if (!(gs_sel & 7))
1123 vmcs_write16(HOST_GS_SELECTOR, gs_sel);
1124 else
1125 vmcs_write16(HOST_GS_SELECTOR, 0);
1126 host->gs_sel = gs_sel;
1127 }
1128 if (unlikely(fs_base != host->fs_base)) {
1129 vmcs_writel(HOST_FS_BASE, fs_base);
1130 host->fs_base = fs_base;
1131 }
1132 if (unlikely(gs_base != host->gs_base)) {
1133 vmcs_writel(HOST_GS_BASE, gs_base);
1134 host->gs_base = gs_base;
1135 }
1136}
1137
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001138void vmx_prepare_switch_to_guest(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001139{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001140 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersond7ee0392018-07-23 12:32:47 -07001141 struct vmcs_host_state *host_state;
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001142#ifdef CONFIG_X86_64
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01001143 int cpu = raw_smp_processor_id();
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001144#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001145 unsigned long fs_base, gs_base;
1146 u16 fs_sel, gs_sel;
Avi Kivity26bb0982009-09-07 11:14:12 +03001147 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001148
Sean Christophersond264ee02018-08-27 15:21:12 -07001149 vmx->req_immediate_exit = false;
1150
Liran Alonf48b4712018-11-20 18:03:25 +02001151 /*
1152 * Note that guest MSRs to be saved/restored can also be changed
1153 * when guest state is loaded. This happens when guest transitions
1154 * to/from long-mode by setting MSR_EFER.LMA.
1155 */
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001156 if (!vmx->guest_msrs_ready) {
1157 vmx->guest_msrs_ready = true;
Liran Alonf48b4712018-11-20 18:03:25 +02001158 for (i = 0; i < vmx->save_nmsrs; ++i)
1159 kvm_set_shared_msr(vmx->guest_msrs[i].index,
1160 vmx->guest_msrs[i].data,
1161 vmx->guest_msrs[i].mask);
1162
1163 }
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001164 if (vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001165 return;
1166
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001167 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001168
Avi Kivity33ed6322007-05-02 16:54:03 +03001169 /*
1170 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1171 * allow segment selectors with cpl > 0 or ti == 1.
1172 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07001173 host_state->ldt_sel = kvm_read_ldt();
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01001174
1175#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001176 savesegment(ds, host_state->ds_sel);
1177 savesegment(es, host_state->es_sel);
Sean Christophersone368b872018-07-23 12:32:41 -07001178
1179 gs_base = cpu_kernelmode_gs_base(cpu);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001180 if (likely(is_64bit_mm(current->mm))) {
1181 save_fsgs_for_kvm();
Sean Christophersone368b872018-07-23 12:32:41 -07001182 fs_sel = current->thread.fsindex;
1183 gs_sel = current->thread.gsindex;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001184 fs_base = current->thread.fsbase;
Sean Christophersone368b872018-07-23 12:32:41 -07001185 vmx->msr_host_kernel_gs_base = current->thread.gsbase;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001186 } else {
Sean Christophersone368b872018-07-23 12:32:41 -07001187 savesegment(fs, fs_sel);
1188 savesegment(gs, gs_sel);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001189 fs_base = read_msr(MSR_FS_BASE);
Sean Christophersone368b872018-07-23 12:32:41 -07001190 vmx->msr_host_kernel_gs_base = read_msr(MSR_KERNEL_GS_BASE);
Avi Kivity33ed6322007-05-02 16:54:03 +03001191 }
1192
Paolo Bonzini4679b612018-09-24 17:23:01 +02001193 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity33ed6322007-05-02 16:54:03 +03001194#else
Sean Christophersone368b872018-07-23 12:32:41 -07001195 savesegment(fs, fs_sel);
1196 savesegment(gs, gs_sel);
1197 fs_base = segment_base(fs_sel);
1198 gs_base = segment_base(gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001199#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001200
Sean Christopherson13b964a2019-05-07 09:06:31 -07001201 vmx_set_host_fs_gs(host_state, fs_sel, gs_sel, fs_base, gs_base);
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001202 vmx->guest_state_loaded = true;
Avi Kivity33ed6322007-05-02 16:54:03 +03001203}
1204
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001205static void vmx_prepare_switch_to_host(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001206{
Sean Christophersond7ee0392018-07-23 12:32:47 -07001207 struct vmcs_host_state *host_state;
1208
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001209 if (!vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001210 return;
1211
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001212 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001213
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001214 ++vmx->vcpu.stat.host_state_reload;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001215
Avi Kivityc8770e72010-11-11 12:37:26 +02001216#ifdef CONFIG_X86_64
Paolo Bonzini4679b612018-09-24 17:23:01 +02001217 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivityc8770e72010-11-11 12:37:26 +02001218#endif
Sean Christophersond7ee0392018-07-23 12:32:47 -07001219 if (host_state->ldt_sel || (host_state->gs_sel & 7)) {
1220 kvm_load_ldt(host_state->ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001221#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001222 load_gs_index(host_state->gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001223#else
Sean Christophersond7ee0392018-07-23 12:32:47 -07001224 loadsegment(gs, host_state->gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001225#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001226 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07001227 if (host_state->fs_sel & 7)
1228 loadsegment(fs, host_state->fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001229#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001230 if (unlikely(host_state->ds_sel | host_state->es_sel)) {
1231 loadsegment(ds, host_state->ds_sel);
1232 loadsegment(es, host_state->es_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001233 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001234#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001235 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001236#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001237 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001238#endif
Thomas Garnier45fc8752017-03-14 10:05:08 -07001239 load_fixmap_gdt(raw_smp_processor_id());
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001240 vmx->guest_state_loaded = false;
1241 vmx->guest_msrs_ready = false;
Avi Kivity33ed6322007-05-02 16:54:03 +03001242}
1243
Sean Christopherson678e3152018-07-23 12:32:43 -07001244#ifdef CONFIG_X86_64
1245static u64 vmx_read_guest_kernel_gs_base(struct vcpu_vmx *vmx)
Avi Kivitya9b21b62008-06-24 11:48:49 +03001246{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001247 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001248 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001249 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1250 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001251 return vmx->msr_guest_kernel_gs_base;
Avi Kivitya9b21b62008-06-24 11:48:49 +03001252}
1253
Sean Christopherson678e3152018-07-23 12:32:43 -07001254static void vmx_write_guest_kernel_gs_base(struct vcpu_vmx *vmx, u64 data)
1255{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001256 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001257 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001258 wrmsrl(MSR_KERNEL_GS_BASE, data);
1259 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001260 vmx->msr_guest_kernel_gs_base = data;
1261}
1262#endif
1263
Feng Wu28b835d2015-09-18 22:29:54 +08001264static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
1265{
1266 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1267 struct pi_desc old, new;
1268 unsigned int dest;
1269
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001270 /*
1271 * In case of hot-plug or hot-unplug, we may have to undo
1272 * vmx_vcpu_pi_put even if there is no assigned device. And we
1273 * always keep PI.NDST up to date for simplicity: it makes the
1274 * code easier, and CPU migration is not a fast path.
1275 */
1276 if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
Feng Wu28b835d2015-09-18 22:29:54 +08001277 return;
1278
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001279 /* The full case. */
Feng Wu28b835d2015-09-18 22:29:54 +08001280 do {
1281 old.control = new.control = pi_desc->control;
1282
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001283 dest = cpu_physical_id(cpu);
Feng Wu28b835d2015-09-18 22:29:54 +08001284
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001285 if (x2apic_enabled())
1286 new.ndst = dest;
1287 else
1288 new.ndst = (dest << 8) & 0xFF00;
Feng Wu28b835d2015-09-18 22:29:54 +08001289
Feng Wu28b835d2015-09-18 22:29:54 +08001290 new.sn = 0;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02001291 } while (cmpxchg64(&pi_desc->control, old.control,
1292 new.control) != old.control);
Luwei Kangc112b5f2019-02-14 10:48:07 +08001293
1294 /*
1295 * Clear SN before reading the bitmap. The VT-d firmware
1296 * writes the bitmap and reads SN atomically (5.2.3 in the
1297 * spec), so it doesn't really have a memory barrier that
1298 * pairs with this, but we cannot do that and we need one.
1299 */
1300 smp_mb__after_atomic();
1301
1302 if (!bitmap_empty((unsigned long *)pi_desc->pir, NR_VECTORS))
1303 pi_set_on(pi_desc);
Feng Wu28b835d2015-09-18 22:29:54 +08001304}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001305
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001306void vmx_vcpu_load_vmcs(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001307{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001308 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001309 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001310
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001311 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01001312 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001313 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001314 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001315
1316 /*
1317 * Read loaded_vmcs->cpu should be before fetching
1318 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1319 * See the comments in __loaded_vmcs_clear().
1320 */
1321 smp_rmb();
1322
Nadav Har'Eld462b812011-05-24 15:26:10 +03001323 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1324 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001325 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001326 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001327 }
1328
1329 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1330 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1331 vmcs_load(vmx->loaded_vmcs->vmcs);
Ashok Raj15d45072018-02-01 22:59:43 +01001332 indirect_branch_prediction_barrier();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001333 }
1334
1335 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001336 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001337 unsigned long sysenter_esp;
1338
1339 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001340
Avi Kivity6aa8b732006-12-10 02:21:36 -08001341 /*
1342 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001343 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08001344 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001345 vmcs_writel(HOST_TR_BASE,
Andy Lutomirski72f5e082017-12-04 15:07:20 +01001346 (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001347 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001348
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001349 /*
1350 * VM exits change the host TR limit to 0x67 after a VM
1351 * exit. This is okay, since 0x67 covers everything except
1352 * the IO bitmap and have have code to handle the IO bitmap
1353 * being lost after a VM exit.
1354 */
1355 BUILD_BUG_ON(IO_BITMAP_OFFSET - 1 != 0x67);
1356
Avi Kivity6aa8b732006-12-10 02:21:36 -08001357 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1358 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08001359
Nadav Har'Eld462b812011-05-24 15:26:10 +03001360 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001361 }
Feng Wu28b835d2015-09-18 22:29:54 +08001362
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001363 /* Setup TSC multiplier */
1364 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07001365 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
1366 decache_tsc_multiplier(vmx);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001367}
1368
1369/*
1370 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1371 * vcpu mutex is already taken.
1372 */
1373void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
1374{
1375 struct vcpu_vmx *vmx = to_vmx(vcpu);
1376
1377 vmx_vcpu_load_vmcs(vcpu, cpu);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001378
Feng Wu28b835d2015-09-18 22:29:54 +08001379 vmx_vcpu_pi_load(vcpu, cpu);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001380
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001381 vmx->host_pkru = read_pkru();
Wanpeng Li74c55932017-11-29 01:31:20 -08001382 vmx->host_debugctlmsr = get_debugctlmsr();
Feng Wu28b835d2015-09-18 22:29:54 +08001383}
1384
1385static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
1386{
1387 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1388
1389 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08001390 !irq_remapping_cap(IRQ_POSTING_CAP) ||
1391 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08001392 return;
1393
1394 /* Set SN when the vCPU is preempted */
1395 if (vcpu->preempted)
1396 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001397}
1398
Sean Christopherson13b964a2019-05-07 09:06:31 -07001399static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001400{
Feng Wu28b835d2015-09-18 22:29:54 +08001401 vmx_vcpu_pi_put(vcpu);
1402
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001403 vmx_prepare_switch_to_host(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001404}
1405
Wanpeng Lif244dee2017-07-20 01:11:54 -07001406static bool emulation_required(struct kvm_vcpu *vcpu)
1407{
1408 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
1409}
1410
Avi Kivityedcafe32009-12-30 18:07:40 +02001411static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1412
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001413unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001414{
Avi Kivity78ac8b42010-04-08 18:19:35 +03001415 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001416
Avi Kivity6de12732011-03-07 12:51:22 +02001417 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
1418 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1419 rflags = vmcs_readl(GUEST_RFLAGS);
1420 if (to_vmx(vcpu)->rmode.vm86_active) {
1421 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
1422 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
1423 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1424 }
1425 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001426 }
Avi Kivity6de12732011-03-07 12:51:22 +02001427 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001428}
1429
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001430void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001431{
Wanpeng Lif244dee2017-07-20 01:11:54 -07001432 unsigned long old_rflags = vmx_get_rflags(vcpu);
1433
Avi Kivity6de12732011-03-07 12:51:22 +02001434 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1435 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001436 if (to_vmx(vcpu)->rmode.vm86_active) {
1437 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001438 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001439 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001440 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07001441
1442 if ((old_rflags ^ to_vmx(vcpu)->rflags) & X86_EFLAGS_VM)
1443 to_vmx(vcpu)->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001444}
1445
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001446u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001447{
1448 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1449 int ret = 0;
1450
1451 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001452 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001453 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001454 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001455
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02001456 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001457}
1458
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001459void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001460{
1461 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1462 u32 interruptibility = interruptibility_old;
1463
1464 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1465
Jan Kiszka48005f62010-02-19 19:38:07 +01001466 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001467 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001468 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001469 interruptibility |= GUEST_INTR_STATE_STI;
1470
1471 if ((interruptibility != interruptibility_old))
1472 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1473}
1474
Chao Pengbf8c55d2018-10-24 16:05:14 +08001475static int vmx_rtit_ctl_check(struct kvm_vcpu *vcpu, u64 data)
1476{
1477 struct vcpu_vmx *vmx = to_vmx(vcpu);
1478 unsigned long value;
1479
1480 /*
1481 * Any MSR write that attempts to change bits marked reserved will
1482 * case a #GP fault.
1483 */
1484 if (data & vmx->pt_desc.ctl_bitmask)
1485 return 1;
1486
1487 /*
1488 * Any attempt to modify IA32_RTIT_CTL while TraceEn is set will
1489 * result in a #GP unless the same write also clears TraceEn.
1490 */
1491 if ((vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) &&
1492 ((vmx->pt_desc.guest.ctl ^ data) & ~RTIT_CTL_TRACEEN))
1493 return 1;
1494
1495 /*
1496 * WRMSR to IA32_RTIT_CTL that sets TraceEn but clears this bit
1497 * and FabricEn would cause #GP, if
1498 * CPUID.(EAX=14H, ECX=0):ECX.SNGLRGNOUT[bit 2] = 0
1499 */
1500 if ((data & RTIT_CTL_TRACEEN) && !(data & RTIT_CTL_TOPA) &&
1501 !(data & RTIT_CTL_FABRIC_EN) &&
1502 !intel_pt_validate_cap(vmx->pt_desc.caps,
1503 PT_CAP_single_range_output))
1504 return 1;
1505
1506 /*
1507 * MTCFreq, CycThresh and PSBFreq encodings check, any MSR write that
1508 * utilize encodings marked reserved will casue a #GP fault.
1509 */
1510 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc_periods);
1511 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc) &&
1512 !test_bit((data & RTIT_CTL_MTC_RANGE) >>
1513 RTIT_CTL_MTC_RANGE_OFFSET, &value))
1514 return 1;
1515 value = intel_pt_validate_cap(vmx->pt_desc.caps,
1516 PT_CAP_cycle_thresholds);
1517 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1518 !test_bit((data & RTIT_CTL_CYC_THRESH) >>
1519 RTIT_CTL_CYC_THRESH_OFFSET, &value))
1520 return 1;
1521 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_periods);
1522 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1523 !test_bit((data & RTIT_CTL_PSB_FREQ) >>
1524 RTIT_CTL_PSB_FREQ_OFFSET, &value))
1525 return 1;
1526
1527 /*
1528 * If ADDRx_CFG is reserved or the encodings is >2 will
1529 * cause a #GP fault.
1530 */
1531 value = (data & RTIT_CTL_ADDR0) >> RTIT_CTL_ADDR0_OFFSET;
1532 if ((value && (vmx->pt_desc.addr_range < 1)) || (value > 2))
1533 return 1;
1534 value = (data & RTIT_CTL_ADDR1) >> RTIT_CTL_ADDR1_OFFSET;
1535 if ((value && (vmx->pt_desc.addr_range < 2)) || (value > 2))
1536 return 1;
1537 value = (data & RTIT_CTL_ADDR2) >> RTIT_CTL_ADDR2_OFFSET;
1538 if ((value && (vmx->pt_desc.addr_range < 3)) || (value > 2))
1539 return 1;
1540 value = (data & RTIT_CTL_ADDR3) >> RTIT_CTL_ADDR3_OFFSET;
1541 if ((value && (vmx->pt_desc.addr_range < 4)) || (value > 2))
1542 return 1;
1543
1544 return 0;
1545}
1546
Sean Christopherson1957aa62019-08-27 14:40:39 -07001547static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001548{
1549 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001550
Sean Christopherson1957aa62019-08-27 14:40:39 -07001551 /*
1552 * Using VMCS.VM_EXIT_INSTRUCTION_LEN on EPT misconfig depends on
1553 * undefined behavior: Intel's SDM doesn't mandate the VMCS field be
1554 * set when EPT misconfig occurs. In practice, real hardware updates
1555 * VM_EXIT_INSTRUCTION_LEN on EPT misconfig, but other hypervisors
1556 * (namely Hyper-V) don't set it due to it being undefined behavior,
1557 * i.e. we end up advancing IP with some random value.
1558 */
1559 if (!static_cpu_has(X86_FEATURE_HYPERVISOR) ||
1560 to_vmx(vcpu)->exit_reason != EXIT_REASON_EPT_MISCONFIG) {
1561 rip = kvm_rip_read(vcpu);
1562 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
1563 kvm_rip_write(vcpu, rip);
1564 } else {
1565 if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
1566 return 0;
1567 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001568
Glauber Costa2809f5d2009-05-12 16:21:05 -04001569 /* skipping an emulated instruction also counts */
1570 vmx_set_interrupt_shadow(vcpu, 0);
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001571
Sean Christopherson60fc3d02019-08-27 14:40:38 -07001572 return 1;
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02001573}
1574
Wanpeng Licaa057a2018-03-12 04:53:03 -07001575static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
1576{
1577 /*
1578 * Ensure that we clear the HLT state in the VMCS. We don't need to
1579 * explicitly skip the instruction because if the HLT state is set,
1580 * then the instruction is already executing and RIP has already been
1581 * advanced.
1582 */
1583 if (kvm_hlt_in_guest(vcpu->kvm) &&
1584 vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
1585 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
1586}
1587
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001588static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02001589{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001590 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001591 unsigned nr = vcpu->arch.exception.nr;
1592 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001593 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001594 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001595
Jim Mattsonda998b42018-10-16 14:29:22 -07001596 kvm_deliver_exception_payload(vcpu);
1597
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001598 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001599 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001600 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1601 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001602
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001603 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001604 int inc_eip = 0;
1605 if (kvm_exception_is_soft(nr))
1606 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07001607 kvm_inject_realmode_interrupt(vcpu, nr, inc_eip);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001608 return;
1609 }
1610
Sean Christophersonadd5ff72018-03-23 09:34:00 -07001611 WARN_ON_ONCE(vmx->emulation_required);
1612
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001613 if (kvm_exception_is_soft(nr)) {
1614 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1615 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001616 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1617 } else
1618 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1619
1620 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Wanpeng Licaa057a2018-03-12 04:53:03 -07001621
1622 vmx_clear_hlt(vcpu);
Avi Kivity298101d2007-11-25 13:41:11 +02001623}
1624
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001625static bool vmx_rdtscp_supported(void)
1626{
1627 return cpu_has_vmx_rdtscp();
1628}
1629
Mao, Junjiead756a12012-07-02 01:18:48 +00001630static bool vmx_invpcid_supported(void)
1631{
Junaid Shahideb4b2482018-06-27 14:59:14 -07001632 return cpu_has_vmx_invpcid();
Mao, Junjiead756a12012-07-02 01:18:48 +00001633}
1634
Avi Kivity6aa8b732006-12-10 02:21:36 -08001635/*
Eddie Donga75beee2007-05-17 18:55:15 +03001636 * Swap MSR entry in host/guest MSR entry array.
1637 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001638static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001639{
Avi Kivity26bb0982009-09-07 11:14:12 +03001640 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001641
1642 tmp = vmx->guest_msrs[to];
1643 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1644 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001645}
1646
1647/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001648 * Set up the vmcs to automatically save and restore system
1649 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1650 * mode, as fiddling with msrs is very expensive.
1651 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001652static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001653{
Avi Kivity26bb0982009-09-07 11:14:12 +03001654 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03001655
Eddie Donga75beee2007-05-17 18:55:15 +03001656 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001657#ifdef CONFIG_X86_64
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001658 /*
1659 * The SYSCALL MSRs are only needed on long mode guests, and only
1660 * when EFER.SCE is set.
1661 */
1662 if (is_long_mode(&vmx->vcpu) && (vmx->vcpu.arch.efer & EFER_SCE)) {
1663 index = __find_msr_index(vmx, MSR_STAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001664 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001665 move_msr_up(vmx, index, save_nmsrs++);
1666 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001667 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001668 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001669 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
1670 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001671 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001672 }
Eddie Donga75beee2007-05-17 18:55:15 +03001673#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02001674 index = __find_msr_index(vmx, MSR_EFER);
1675 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03001676 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson0023ef32018-12-05 15:28:58 -08001677 index = __find_msr_index(vmx, MSR_TSC_AUX);
1678 if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
1679 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001680
Avi Kivity26bb0982009-09-07 11:14:12 +03001681 vmx->save_nmsrs = save_nmsrs;
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001682 vmx->guest_msrs_ready = false;
Avi Kivity58972972009-02-24 22:26:47 +02001683
Yang Zhang8d146952013-01-25 10:18:50 +08001684 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01001685 vmx_update_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03001686}
1687
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001688static u64 vmx_read_l1_tsc_offset(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001689{
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001690 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001691
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001692 if (is_guest_mode(vcpu) &&
1693 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING))
1694 return vcpu->arch.tsc_offset - vmcs12->tsc_offset;
1695
1696 return vcpu->arch.tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001697}
1698
Leonid Shatz326e7422018-11-06 12:14:25 +02001699static u64 vmx_write_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001700{
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001701 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1702 u64 g_tsc_offset = 0;
Leonid Shatz326e7422018-11-06 12:14:25 +02001703
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001704 /*
1705 * We're here if L1 chose not to trap WRMSR to TSC. According
1706 * to the spec, this should set L1's TSC; The offset that L1
1707 * set for L2 remains unchanged, and still needs to be added
1708 * to the newly set TSC to get L2's TSC.
1709 */
1710 if (is_guest_mode(vcpu) &&
1711 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING))
1712 g_tsc_offset = vmcs12->tsc_offset;
1713
1714 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
1715 vcpu->arch.tsc_offset - g_tsc_offset,
1716 offset);
1717 vmcs_write64(TSC_OFFSET, offset + g_tsc_offset);
1718 return offset + g_tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001719}
1720
Nadav Har'El801d3422011-05-25 23:02:23 +03001721/*
1722 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
1723 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
1724 * all guests if the "nested" module option is off, and can also be disabled
1725 * for a single guest by disabling its VMX cpuid bit.
1726 */
Sean Christopherson7c97fcb2018-12-03 13:53:17 -08001727bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
Nadav Har'El801d3422011-05-25 23:02:23 +03001728{
Radim Krčmářd6321d42017-08-05 00:12:49 +02001729 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03001730}
1731
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001732static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
1733 uint64_t val)
1734{
1735 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
1736
1737 return !(val & ~valid_bits);
1738}
1739
Tom Lendacky801e4592018-02-21 13:39:51 -06001740static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
1741{
Paolo Bonzini13893092018-02-26 13:40:09 +01001742 switch (msr->index) {
1743 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1744 if (!nested)
1745 return 1;
1746 return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
1747 default:
1748 return 1;
1749 }
1750
1751 return 0;
Tom Lendacky801e4592018-02-21 13:39:51 -06001752}
1753
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001754/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001755 * Reads an msr value (of 'msr_index') into 'pdata'.
1756 * Returns 0 on success, non-0 otherwise.
1757 * Assumes vcpu_load() was already called.
1758 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001759static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001760{
Borislav Petkova6cb0992017-12-20 12:50:28 +01001761 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001762 struct shared_msr_entry *msr;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001763 u32 index;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001764
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001765 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001766#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001767 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001768 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001769 break;
1770 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001771 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001772 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001773 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001774 msr_info->data = vmx_read_guest_kernel_gs_base(vmx);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001775 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03001776#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08001777 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001778 return kvm_get_msr_common(vcpu, msr_info);
Tao Xu6e3ba4a2019-07-16 14:55:50 +08001779 case MSR_IA32_UMWAIT_CONTROL:
1780 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
1781 return 1;
1782
1783 msr_info->data = vmx->msr_ia32_umwait_control;
1784 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001785 case MSR_IA32_SPEC_CTRL:
1786 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001787 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1788 return 1;
1789
1790 msr_info->data = to_vmx(vcpu)->spec_ctrl;
1791 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001792 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001793 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001794 break;
1795 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001796 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001797 break;
1798 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001799 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001800 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001801 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001802 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001803 (!msr_info->host_initiated &&
1804 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001805 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001806 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001807 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001808 case MSR_IA32_MCG_EXT_CTL:
1809 if (!msr_info->host_initiated &&
Borislav Petkova6cb0992017-12-20 12:50:28 +01001810 !(vmx->msr_ia32_feature_control &
Ashok Rajc45dcc72016-06-22 14:59:56 +08001811 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01001812 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001813 msr_info->data = vcpu->arch.mcg_ext_ctl;
1814 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01001815 case MSR_IA32_FEATURE_CONTROL:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001816 msr_info->data = vmx->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01001817 break;
1818 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1819 if (!nested_vmx_allowed(vcpu))
1820 return 1;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01001821 return vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
1822 &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08001823 case MSR_IA32_XSS:
Wanpeng Li4d763b12019-06-20 17:00:02 +08001824 if (!vmx_xsaves_supported() ||
1825 (!msr_info->host_initiated &&
1826 !(guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
1827 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES))))
Wanpeng Li20300092014-12-02 19:14:59 +08001828 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001829 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08001830 break;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001831 case MSR_IA32_RTIT_CTL:
1832 if (pt_mode != PT_MODE_HOST_GUEST)
1833 return 1;
1834 msr_info->data = vmx->pt_desc.guest.ctl;
1835 break;
1836 case MSR_IA32_RTIT_STATUS:
1837 if (pt_mode != PT_MODE_HOST_GUEST)
1838 return 1;
1839 msr_info->data = vmx->pt_desc.guest.status;
1840 break;
1841 case MSR_IA32_RTIT_CR3_MATCH:
1842 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1843 !intel_pt_validate_cap(vmx->pt_desc.caps,
1844 PT_CAP_cr3_filtering))
1845 return 1;
1846 msr_info->data = vmx->pt_desc.guest.cr3_match;
1847 break;
1848 case MSR_IA32_RTIT_OUTPUT_BASE:
1849 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1850 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1851 PT_CAP_topa_output) &&
1852 !intel_pt_validate_cap(vmx->pt_desc.caps,
1853 PT_CAP_single_range_output)))
1854 return 1;
1855 msr_info->data = vmx->pt_desc.guest.output_base;
1856 break;
1857 case MSR_IA32_RTIT_OUTPUT_MASK:
1858 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1859 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1860 PT_CAP_topa_output) &&
1861 !intel_pt_validate_cap(vmx->pt_desc.caps,
1862 PT_CAP_single_range_output)))
1863 return 1;
1864 msr_info->data = vmx->pt_desc.guest.output_mask;
1865 break;
1866 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
1867 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
1868 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1869 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
1870 PT_CAP_num_address_ranges)))
1871 return 1;
1872 if (index % 2)
1873 msr_info->data = vmx->pt_desc.guest.addr_b[index / 2];
1874 else
1875 msr_info->data = vmx->pt_desc.guest.addr_a[index / 2];
1876 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001877 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02001878 if (!msr_info->host_initiated &&
1879 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001880 return 1;
Gustavo A. R. Silvab2869f22019-01-25 12:23:17 -06001881 /* Else, falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001882 default:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001883 msr = find_msr_entry(vmx, msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08001884 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001885 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08001886 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001887 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001888 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001889 }
1890
Avi Kivity6aa8b732006-12-10 02:21:36 -08001891 return 0;
1892}
1893
1894/*
1895 * Writes msr value into into the appropriate "register".
1896 * Returns 0 on success, non-0 otherwise.
1897 * Assumes vcpu_load() was already called.
1898 */
Will Auld8fe8ab42012-11-29 12:42:12 -08001899static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001900{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001901 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001902 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03001903 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08001904 u32 msr_index = msr_info->index;
1905 u64 data = msr_info->data;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001906 u32 index;
Eddie Dong2cc51562007-05-21 07:28:09 +03001907
Avi Kivity6aa8b732006-12-10 02:21:36 -08001908 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08001909 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08001910 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03001911 break;
Avi Kivity16175a72009-03-23 22:13:44 +02001912#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001913 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001914 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001915 vmcs_writel(GUEST_FS_BASE, data);
1916 break;
1917 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001918 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001919 vmcs_writel(GUEST_GS_BASE, data);
1920 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001921 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001922 vmx_write_guest_kernel_gs_base(vmx, data);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001923 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001924#endif
1925 case MSR_IA32_SYSENTER_CS:
Sean Christophersonde70d272019-05-07 09:06:36 -07001926 if (is_guest_mode(vcpu))
1927 get_vmcs12(vcpu)->guest_sysenter_cs = data;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001928 vmcs_write32(GUEST_SYSENTER_CS, data);
1929 break;
1930 case MSR_IA32_SYSENTER_EIP:
Sean Christophersonde70d272019-05-07 09:06:36 -07001931 if (is_guest_mode(vcpu))
1932 get_vmcs12(vcpu)->guest_sysenter_eip = data;
Avi Kivityf5b42c32007-03-06 12:05:53 +02001933 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001934 break;
1935 case MSR_IA32_SYSENTER_ESP:
Sean Christophersonde70d272019-05-07 09:06:36 -07001936 if (is_guest_mode(vcpu))
1937 get_vmcs12(vcpu)->guest_sysenter_esp = data;
Avi Kivityf5b42c32007-03-06 12:05:53 +02001938 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001939 break;
Sean Christopherson699a1ac2019-05-07 09:06:37 -07001940 case MSR_IA32_DEBUGCTLMSR:
1941 if (is_guest_mode(vcpu) && get_vmcs12(vcpu)->vm_exit_controls &
1942 VM_EXIT_SAVE_DEBUG_CONTROLS)
1943 get_vmcs12(vcpu)->guest_ia32_debugctl = data;
1944
1945 ret = kvm_set_msr_common(vcpu, msr_info);
1946 break;
1947
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001948 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001949 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001950 (!msr_info->host_initiated &&
1951 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001952 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08001953 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07001954 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08001955 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08001956 vmcs_write64(GUEST_BNDCFGS, data);
1957 break;
Tao Xu6e3ba4a2019-07-16 14:55:50 +08001958 case MSR_IA32_UMWAIT_CONTROL:
1959 if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
1960 return 1;
1961
1962 /* The reserved bit 1 and non-32 bit [63:32] should be zero */
1963 if (data & (BIT_ULL(1) | GENMASK_ULL(63, 32)))
1964 return 1;
1965
1966 vmx->msr_ia32_umwait_control = data;
1967 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001968 case MSR_IA32_SPEC_CTRL:
1969 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001970 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1971 return 1;
1972
1973 /* The STIBP bit doesn't fault even if it's not advertised */
Konrad Rzeszutek Wilk9f65fb22018-05-09 21:41:38 +02001974 if (data & ~(SPEC_CTRL_IBRS | SPEC_CTRL_STIBP | SPEC_CTRL_SSBD))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001975 return 1;
1976
1977 vmx->spec_ctrl = data;
1978
1979 if (!data)
1980 break;
1981
1982 /*
1983 * For non-nested:
1984 * When it's written (to non-zero) for the first time, pass
1985 * it through.
1986 *
1987 * For nested:
1988 * The handling of the MSR bitmap for L2 guests is done in
1989 * nested_vmx_merge_msr_bitmap. We should not touch the
1990 * vmcs02.msr_bitmap here since it gets completely overwritten
1991 * in the merging. We update the vmcs01 here for L1 as well
1992 * since it will end up touching the MSR anyway now.
1993 */
1994 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap,
1995 MSR_IA32_SPEC_CTRL,
1996 MSR_TYPE_RW);
1997 break;
Ashok Raj15d45072018-02-01 22:59:43 +01001998 case MSR_IA32_PRED_CMD:
1999 if (!msr_info->host_initiated &&
Ashok Raj15d45072018-02-01 22:59:43 +01002000 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
2001 return 1;
2002
2003 if (data & ~PRED_CMD_IBPB)
2004 return 1;
2005
2006 if (!data)
2007 break;
2008
2009 wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
2010
2011 /*
2012 * For non-nested:
2013 * When it's written (to non-zero) for the first time, pass
2014 * it through.
2015 *
2016 * For nested:
2017 * The handling of the MSR bitmap for L2 guests is done in
2018 * nested_vmx_merge_msr_bitmap. We should not touch the
2019 * vmcs02.msr_bitmap here since it gets completely overwritten
2020 * in the merging.
2021 */
2022 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap, MSR_IA32_PRED_CMD,
2023 MSR_TYPE_W);
2024 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002025 case MSR_IA32_CR_PAT:
Sean Christophersond28f4292019-05-07 09:06:27 -07002026 if (!kvm_pat_valid(data))
2027 return 1;
2028
Sean Christopherson142e4be2019-05-07 09:06:35 -07002029 if (is_guest_mode(vcpu) &&
2030 get_vmcs12(vcpu)->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
2031 get_vmcs12(vcpu)->guest_ia32_pat = data;
2032
Sheng Yang468d4722008-10-09 16:01:55 +08002033 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2034 vmcs_write64(GUEST_IA32_PAT, data);
2035 vcpu->arch.pat = data;
2036 break;
2037 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002038 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002039 break;
Will Auldba904632012-11-29 12:42:50 -08002040 case MSR_IA32_TSC_ADJUST:
2041 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002042 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08002043 case MSR_IA32_MCG_EXT_CTL:
2044 if ((!msr_info->host_initiated &&
2045 !(to_vmx(vcpu)->msr_ia32_feature_control &
2046 FEATURE_CONTROL_LMCE)) ||
2047 (data & ~MCG_EXT_CTL_LMCE_EN))
2048 return 1;
2049 vcpu->arch.mcg_ext_ctl = data;
2050 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002051 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08002052 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08002053 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01002054 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
2055 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08002056 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01002057 if (msr_info->host_initiated && data == 0)
2058 vmx_leave_nested(vcpu);
2059 break;
2060 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08002061 if (!msr_info->host_initiated)
2062 return 1; /* they are read-only */
2063 if (!nested_vmx_allowed(vcpu))
2064 return 1;
2065 return vmx_set_vmx_msr(vcpu, msr_index, data);
Wanpeng Li20300092014-12-02 19:14:59 +08002066 case MSR_IA32_XSS:
Wanpeng Li4d763b12019-06-20 17:00:02 +08002067 if (!vmx_xsaves_supported() ||
2068 (!msr_info->host_initiated &&
2069 !(guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
2070 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES))))
Wanpeng Li20300092014-12-02 19:14:59 +08002071 return 1;
2072 /*
2073 * The only supported bit as of Skylake is bit 8, but
2074 * it is not supported on KVM.
2075 */
2076 if (data != 0)
2077 return 1;
2078 vcpu->arch.ia32_xss = data;
2079 if (vcpu->arch.ia32_xss != host_xss)
2080 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04002081 vcpu->arch.ia32_xss, host_xss, false);
Wanpeng Li20300092014-12-02 19:14:59 +08002082 else
2083 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
2084 break;
Chao Pengbf8c55d2018-10-24 16:05:14 +08002085 case MSR_IA32_RTIT_CTL:
2086 if ((pt_mode != PT_MODE_HOST_GUEST) ||
Luwei Kangee85dec2018-10-24 16:05:16 +08002087 vmx_rtit_ctl_check(vcpu, data) ||
2088 vmx->nested.vmxon)
Chao Pengbf8c55d2018-10-24 16:05:14 +08002089 return 1;
2090 vmcs_write64(GUEST_IA32_RTIT_CTL, data);
2091 vmx->pt_desc.guest.ctl = data;
Chao Pengb08c2892018-10-24 16:05:15 +08002092 pt_update_intercept_for_msr(vmx);
Chao Pengbf8c55d2018-10-24 16:05:14 +08002093 break;
2094 case MSR_IA32_RTIT_STATUS:
2095 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2096 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2097 (data & MSR_IA32_RTIT_STATUS_MASK))
2098 return 1;
2099 vmx->pt_desc.guest.status = data;
2100 break;
2101 case MSR_IA32_RTIT_CR3_MATCH:
2102 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2103 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2104 !intel_pt_validate_cap(vmx->pt_desc.caps,
2105 PT_CAP_cr3_filtering))
2106 return 1;
2107 vmx->pt_desc.guest.cr3_match = data;
2108 break;
2109 case MSR_IA32_RTIT_OUTPUT_BASE:
2110 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2111 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2112 (!intel_pt_validate_cap(vmx->pt_desc.caps,
2113 PT_CAP_topa_output) &&
2114 !intel_pt_validate_cap(vmx->pt_desc.caps,
2115 PT_CAP_single_range_output)) ||
2116 (data & MSR_IA32_RTIT_OUTPUT_BASE_MASK))
2117 return 1;
2118 vmx->pt_desc.guest.output_base = data;
2119 break;
2120 case MSR_IA32_RTIT_OUTPUT_MASK:
2121 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2122 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2123 (!intel_pt_validate_cap(vmx->pt_desc.caps,
2124 PT_CAP_topa_output) &&
2125 !intel_pt_validate_cap(vmx->pt_desc.caps,
2126 PT_CAP_single_range_output)))
2127 return 1;
2128 vmx->pt_desc.guest.output_mask = data;
2129 break;
2130 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
2131 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
2132 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2133 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2134 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
2135 PT_CAP_num_address_ranges)))
2136 return 1;
2137 if (index % 2)
2138 vmx->pt_desc.guest.addr_b[index / 2] = data;
2139 else
2140 vmx->pt_desc.guest.addr_a[index / 2] = data;
2141 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002142 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02002143 if (!msr_info->host_initiated &&
2144 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002145 return 1;
2146 /* Check reserved bit, higher 32 bits should be zero */
2147 if ((data >> 32) != 0)
2148 return 1;
Gustavo A. R. Silvab2869f22019-01-25 12:23:17 -06002149 /* Else, falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002150 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002151 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002152 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07002153 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08002154 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002155 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2156 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07002157 ret = kvm_set_shared_msr(msr->index, msr->data,
2158 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002159 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07002160 if (ret)
2161 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002162 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002163 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002164 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002165 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002166 }
2167
Eddie Dong2cc51562007-05-21 07:28:09 +03002168 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002169}
2170
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002171static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002172{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002173 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2174 switch (reg) {
2175 case VCPU_REGS_RSP:
2176 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2177 break;
2178 case VCPU_REGS_RIP:
2179 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2180 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002181 case VCPU_EXREG_PDPTR:
2182 if (enable_ept)
2183 ept_save_pdptrs(vcpu);
2184 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002185 default:
2186 break;
2187 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002188}
2189
Avi Kivity6aa8b732006-12-10 02:21:36 -08002190static __init int cpu_has_kvm_support(void)
2191{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002192 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002193}
2194
2195static __init int vmx_disabled_by_bios(void)
2196{
2197 u64 msr;
2198
2199 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002200 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002201 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002202 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2203 && tboot_enabled())
2204 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002205 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002206 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002207 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002208 && !tboot_enabled()) {
2209 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002210 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002211 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002212 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002213 /* launched w/o TXT and VMX disabled */
2214 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2215 && !tboot_enabled())
2216 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002217 }
2218
2219 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002220}
2221
Dongxiao Xu7725b892010-05-11 18:29:38 +08002222static void kvm_cpu_vmxon(u64 addr)
2223{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002224 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002225 intel_pt_handle_vmx(1);
2226
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002227 asm volatile ("vmxon %0" : : "m"(addr));
Dongxiao Xu7725b892010-05-11 18:29:38 +08002228}
2229
Radim Krčmář13a34e02014-08-28 15:13:03 +02002230static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002231{
2232 int cpu = raw_smp_processor_id();
2233 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002234 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002235
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07002236 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02002237 return -EBUSY;
2238
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002239 /*
2240 * This can happen if we hot-added a CPU but failed to allocate
2241 * VP assist page for it.
2242 */
2243 if (static_branch_unlikely(&enable_evmcs) &&
2244 !hv_get_vp_assist_page(cpu))
2245 return -EFAULT;
2246
Nadav Har'Eld462b812011-05-24 15:26:10 +03002247 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08002248 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
2249 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002250
2251 /*
2252 * Now we can enable the vmclear operation in kdump
2253 * since the loaded_vmcss_on_cpu list on this cpu
2254 * has been initialized.
2255 *
2256 * Though the cpu is not in VMX operation now, there
2257 * is no problem to enable the vmclear operation
2258 * for the loaded_vmcss_on_cpu list is empty!
2259 */
2260 crash_enable_local_vmclear(cpu);
2261
Avi Kivity6aa8b732006-12-10 02:21:36 -08002262 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002263
2264 test_bits = FEATURE_CONTROL_LOCKED;
2265 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2266 if (tboot_enabled())
2267 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2268
2269 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002270 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002271 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2272 }
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002273 kvm_cpu_vmxon(phys_addr);
David Hildenbrandfdf288b2017-08-24 20:51:29 +02002274 if (enable_ept)
2275 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02002276
2277 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002278}
2279
Nadav Har'Eld462b812011-05-24 15:26:10 +03002280static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002281{
2282 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002283 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002284
Nadav Har'Eld462b812011-05-24 15:26:10 +03002285 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2286 loaded_vmcss_on_cpu_link)
2287 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002288}
2289
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002290
2291/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2292 * tricks.
2293 */
2294static void kvm_cpu_vmxoff(void)
2295{
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002296 asm volatile (__ex("vmxoff"));
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002297
2298 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002299 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002300}
2301
Radim Krčmář13a34e02014-08-28 15:13:03 +02002302static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002303{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002304 vmclear_local_loaded_vmcss();
2305 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002306}
2307
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002308static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002309 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002310{
2311 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002312 u32 ctl = ctl_min | ctl_opt;
2313
2314 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2315
2316 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2317 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2318
2319 /* Ensure minimum (required) set of control bits are supported. */
2320 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002321 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002322
2323 *result = ctl;
2324 return 0;
2325}
2326
Sean Christopherson7caaa712018-12-03 13:53:01 -08002327static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf,
2328 struct vmx_capability *vmx_cap)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002329{
2330 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002331 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002332 u32 _pin_based_exec_control = 0;
2333 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002334 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002335 u32 _vmexit_control = 0;
2336 u32 _vmentry_control = 0;
2337
Paolo Bonzini13893092018-02-26 13:40:09 +01002338 memset(vmcs_conf, 0, sizeof(*vmcs_conf));
Raghavendra K T10166742012-02-07 23:19:20 +05302339 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002340#ifdef CONFIG_X86_64
2341 CPU_BASED_CR8_LOAD_EXITING |
2342 CPU_BASED_CR8_STORE_EXITING |
2343#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002344 CPU_BASED_CR3_LOAD_EXITING |
2345 CPU_BASED_CR3_STORE_EXITING |
Quan Xu8eb73e2d2017-12-12 16:44:21 +08002346 CPU_BASED_UNCOND_IO_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002347 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002348 CPU_BASED_USE_TSC_OFFSETING |
Wanpeng Li4d5422c2018-03-12 04:53:02 -07002349 CPU_BASED_MWAIT_EXITING |
2350 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002351 CPU_BASED_INVLPG_EXITING |
2352 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002353
Sheng Yangf78e0e22007-10-29 09:40:42 +08002354 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002355 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002356 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002357 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2358 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002359 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002360#ifdef CONFIG_X86_64
2361 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2362 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2363 ~CPU_BASED_CR8_STORE_EXITING;
2364#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002365 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002366 min2 = 0;
2367 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002368 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002369 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002370 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002371 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002372 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002373 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Paolo Bonzini0367f202016-07-12 10:44:55 +02002374 SECONDARY_EXEC_DESC |
Mao, Junjiead756a12012-07-02 01:18:48 +00002375 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002376 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002377 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002378 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08002379 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08002380 SECONDARY_EXEC_XSAVES |
David Hildenbrand736fdf72017-08-24 20:51:37 +02002381 SECONDARY_EXEC_RDSEED_EXITING |
2382 SECONDARY_EXEC_RDRAND_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002383 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04002384 SECONDARY_EXEC_TSC_SCALING |
Tao Xue69e72fa2019-07-16 14:55:49 +08002385 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE |
Chao Pengf99e3da2018-10-24 16:05:10 +08002386 SECONDARY_EXEC_PT_USE_GPA |
2387 SECONDARY_EXEC_PT_CONCEAL_VMX |
Sean Christopherson0b665d32018-08-14 09:33:34 -07002388 SECONDARY_EXEC_ENABLE_VMFUNC |
2389 SECONDARY_EXEC_ENCLS_EXITING;
Sheng Yangd56f5462008-04-25 10:13:16 +08002390 if (adjust_vmx_controls(min2, opt2,
2391 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002392 &_cpu_based_2nd_exec_control) < 0)
2393 return -EIO;
2394 }
2395#ifndef CONFIG_X86_64
2396 if (!(_cpu_based_2nd_exec_control &
2397 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2398 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2399#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002400
2401 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2402 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002403 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002404 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2405 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002406
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002407 rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
Sean Christopherson7caaa712018-12-03 13:53:01 -08002408 &vmx_cap->ept, &vmx_cap->vpid);
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002409
Sheng Yangd56f5462008-04-25 10:13:16 +08002410 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002411 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2412 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002413 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2414 CPU_BASED_CR3_STORE_EXITING |
2415 CPU_BASED_INVLPG_EXITING);
Sean Christopherson7caaa712018-12-03 13:53:01 -08002416 } else if (vmx_cap->ept) {
2417 vmx_cap->ept = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002418 pr_warn_once("EPT CAP should not exist if not support "
2419 "1-setting enable EPT VM-execution control\n");
2420 }
2421 if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
Sean Christopherson7caaa712018-12-03 13:53:01 -08002422 vmx_cap->vpid) {
2423 vmx_cap->vpid = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002424 pr_warn_once("VPID CAP should not exist if not support "
2425 "1-setting enable VPID VM-execution control\n");
Sheng Yangd56f5462008-04-25 10:13:16 +08002426 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002427
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002428 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002429#ifdef CONFIG_X86_64
2430 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2431#endif
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002432 opt = VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL |
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002433 VM_EXIT_LOAD_IA32_PAT |
2434 VM_EXIT_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002435 VM_EXIT_CLEAR_BNDCFGS |
2436 VM_EXIT_PT_CONCEAL_PIP |
2437 VM_EXIT_CLEAR_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002438 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2439 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002440 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002441
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01002442 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2443 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
2444 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002445 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2446 &_pin_based_exec_control) < 0)
2447 return -EIO;
2448
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02002449 if (cpu_has_broken_vmx_preemption_timer())
2450 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002451 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002452 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08002453 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2454
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01002455 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002456 opt = VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL |
2457 VM_ENTRY_LOAD_IA32_PAT |
2458 VM_ENTRY_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002459 VM_ENTRY_LOAD_BNDCFGS |
2460 VM_ENTRY_PT_CONCEAL_PIP |
2461 VM_ENTRY_LOAD_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002462 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2463 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002464 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002465
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002466 /*
2467 * Some cpus support VM_{ENTRY,EXIT}_IA32_PERF_GLOBAL_CTRL but they
2468 * can't be used due to an errata where VM Exit may incorrectly clear
2469 * IA32_PERF_GLOBAL_CTRL[34:32]. Workaround the errata by using the
2470 * MSR load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2471 */
2472 if (boot_cpu_data.x86 == 0x6) {
2473 switch (boot_cpu_data.x86_model) {
2474 case 26: /* AAK155 */
2475 case 30: /* AAP115 */
2476 case 37: /* AAT100 */
2477 case 44: /* BC86,AAY89,BD102 */
2478 case 46: /* BA97 */
Sean Christopherson85ba2b12019-01-14 12:12:02 -08002479 _vmentry_control &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002480 _vmexit_control &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
2481 pr_warn_once("kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2482 "does not work properly. Using workaround\n");
2483 break;
2484 default:
2485 break;
2486 }
2487 }
2488
2489
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002490 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002491
2492 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2493 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002494 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002495
2496#ifdef CONFIG_X86_64
2497 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2498 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002499 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002500#endif
2501
2502 /* Require Write-Back (WB) memory type for VMCS accesses. */
2503 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002504 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002505
Yang, Sheng002c7f72007-07-31 14:23:01 +03002506 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02002507 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03002508 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002509
Liran Alon2307af12018-06-29 22:59:04 +03002510 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002511
Yang, Sheng002c7f72007-07-31 14:23:01 +03002512 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2513 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002514 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002515 vmcs_conf->vmexit_ctrl = _vmexit_control;
2516 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002517
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002518 if (static_branch_unlikely(&enable_evmcs))
2519 evmcs_sanitize_exec_ctrls(vmcs_conf);
2520
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002521 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002522}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002523
Ben Gardon41836832019-02-11 11:02:52 -08002524struct vmcs *alloc_vmcs_cpu(bool shadow, int cpu, gfp_t flags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002525{
2526 int node = cpu_to_node(cpu);
2527 struct page *pages;
2528 struct vmcs *vmcs;
2529
Ben Gardon41836832019-02-11 11:02:52 -08002530 pages = __alloc_pages_node(node, flags, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002531 if (!pages)
2532 return NULL;
2533 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002534 memset(vmcs, 0, vmcs_config.size);
Liran Alon2307af12018-06-29 22:59:04 +03002535
2536 /* KVM supports Enlightened VMCS v1 only */
2537 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002538 vmcs->hdr.revision_id = KVM_EVMCS_VERSION;
Liran Alon2307af12018-06-29 22:59:04 +03002539 else
Liran Alon392b2f22018-06-23 02:35:01 +03002540 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002541
Liran Alon491a6032018-06-23 02:35:12 +03002542 if (shadow)
2543 vmcs->hdr.shadow_vmcs = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002544 return vmcs;
2545}
2546
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002547void free_vmcs(struct vmcs *vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002548{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002549 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002550}
2551
Nadav Har'Eld462b812011-05-24 15:26:10 +03002552/*
2553 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2554 */
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002555void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002556{
2557 if (!loaded_vmcs->vmcs)
2558 return;
2559 loaded_vmcs_clear(loaded_vmcs);
2560 free_vmcs(loaded_vmcs->vmcs);
2561 loaded_vmcs->vmcs = NULL;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002562 if (loaded_vmcs->msr_bitmap)
2563 free_page((unsigned long)loaded_vmcs->msr_bitmap);
Jim Mattson355f4fb2016-10-28 08:29:39 -07002564 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002565}
2566
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002567int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002568{
Liran Alon491a6032018-06-23 02:35:12 +03002569 loaded_vmcs->vmcs = alloc_vmcs(false);
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002570 if (!loaded_vmcs->vmcs)
2571 return -ENOMEM;
2572
2573 loaded_vmcs->shadow_vmcs = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07002574 loaded_vmcs->hv_timer_soft_disabled = false;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002575 loaded_vmcs_init(loaded_vmcs);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002576
2577 if (cpu_has_vmx_msr_bitmap()) {
Ben Gardon41836832019-02-11 11:02:52 -08002578 loaded_vmcs->msr_bitmap = (unsigned long *)
2579 __get_free_page(GFP_KERNEL_ACCOUNT);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002580 if (!loaded_vmcs->msr_bitmap)
2581 goto out_vmcs;
2582 memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002583
Arnd Bergmann1f008e12018-05-25 17:36:17 +02002584 if (IS_ENABLED(CONFIG_HYPERV) &&
2585 static_branch_unlikely(&enable_evmcs) &&
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002586 (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
2587 struct hv_enlightened_vmcs *evmcs =
2588 (struct hv_enlightened_vmcs *)loaded_vmcs->vmcs;
2589
2590 evmcs->hv_enlightenments_control.msr_bitmap = 1;
2591 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002592 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07002593
2594 memset(&loaded_vmcs->host_state, 0, sizeof(struct vmcs_host_state));
Sean Christopherson3af80fe2019-05-07 12:18:00 -07002595 memset(&loaded_vmcs->controls_shadow, 0,
2596 sizeof(struct vmcs_controls_shadow));
Sean Christophersond7ee0392018-07-23 12:32:47 -07002597
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002598 return 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002599
2600out_vmcs:
2601 free_loaded_vmcs(loaded_vmcs);
2602 return -ENOMEM;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002603}
2604
Sam Ravnborg39959582007-06-01 00:47:13 -07002605static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002606{
2607 int cpu;
2608
Zachary Amsden3230bb42009-09-29 11:38:37 -10002609 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002610 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002611 per_cpu(vmxarea, cpu) = NULL;
2612 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002613}
2614
Avi Kivity6aa8b732006-12-10 02:21:36 -08002615static __init int alloc_kvm_area(void)
2616{
2617 int cpu;
2618
Zachary Amsden3230bb42009-09-29 11:38:37 -10002619 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002620 struct vmcs *vmcs;
2621
Ben Gardon41836832019-02-11 11:02:52 -08002622 vmcs = alloc_vmcs_cpu(false, cpu, GFP_KERNEL);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002623 if (!vmcs) {
2624 free_kvm_area();
2625 return -ENOMEM;
2626 }
2627
Liran Alon2307af12018-06-29 22:59:04 +03002628 /*
2629 * When eVMCS is enabled, alloc_vmcs_cpu() sets
2630 * vmcs->revision_id to KVM_EVMCS_VERSION instead of
2631 * revision_id reported by MSR_IA32_VMX_BASIC.
2632 *
Linus Torvalds312a4662018-12-26 17:03:51 -08002633 * However, even though not explicitly documented by
Liran Alon2307af12018-06-29 22:59:04 +03002634 * TLFS, VMXArea passed as VMXON argument should
2635 * still be marked with revision_id reported by
2636 * physical CPU.
2637 */
2638 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002639 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002640
Avi Kivity6aa8b732006-12-10 02:21:36 -08002641 per_cpu(vmxarea, cpu) = vmcs;
2642 }
2643 return 0;
2644}
2645
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002646static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02002647 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002648{
Gleb Natapovd99e4152012-12-20 16:57:45 +02002649 if (!emulate_invalid_guest_state) {
2650 /*
2651 * CS and SS RPL should be equal during guest entry according
2652 * to VMX spec, but in reality it is not always so. Since vcpu
2653 * is in the middle of the transition from real mode to
2654 * protected mode it is safe to assume that RPL 0 is a good
2655 * default value.
2656 */
2657 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03002658 save->selector &= ~SEGMENT_RPL_MASK;
2659 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02002660 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002661 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02002662 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002663}
2664
2665static void enter_pmode(struct kvm_vcpu *vcpu)
2666{
2667 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002668 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002669
Gleb Natapovd99e4152012-12-20 16:57:45 +02002670 /*
2671 * Update real mode segment cache. It may be not up-to-date if sement
2672 * register was written while vcpu was in a guest mode.
2673 */
2674 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2675 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2676 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2677 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2678 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2679 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
2680
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002681 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002682
Avi Kivity2fb92db2011-04-27 19:42:18 +03002683 vmx_segment_cache_clear(vmx);
2684
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002685 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002686
2687 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002688 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2689 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002690 vmcs_writel(GUEST_RFLAGS, flags);
2691
Rusty Russell66aee912007-07-17 23:34:16 +10002692 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2693 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002694
2695 update_exception_bitmap(vcpu);
2696
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002697 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2698 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2699 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2700 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2701 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2702 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002703}
2704
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002705static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002706{
Mathias Krause772e0312012-08-30 01:30:19 +02002707 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02002708 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002709
Gleb Natapovd99e4152012-12-20 16:57:45 +02002710 var.dpl = 0x3;
2711 if (seg == VCPU_SREG_CS)
2712 var.type = 0x3;
2713
2714 if (!emulate_invalid_guest_state) {
2715 var.selector = var.base >> 4;
2716 var.base = var.base & 0xffff0;
2717 var.limit = 0xffff;
2718 var.g = 0;
2719 var.db = 0;
2720 var.present = 1;
2721 var.s = 1;
2722 var.l = 0;
2723 var.unusable = 0;
2724 var.type = 0x3;
2725 var.avl = 0;
2726 if (save->base & 0xf)
2727 printk_once(KERN_WARNING "kvm: segment base is not "
2728 "paragraph aligned when entering "
2729 "protected mode (seg=%d)", seg);
2730 }
2731
2732 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05002733 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02002734 vmcs_write32(sf->limit, var.limit);
2735 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002736}
2737
2738static void enter_rmode(struct kvm_vcpu *vcpu)
2739{
2740 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002741 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002742 struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002743
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002744 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
2745 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2746 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2747 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2748 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002749 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2750 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002751
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002752 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002753
Gleb Natapov776e58e2011-03-13 12:34:27 +02002754 /*
2755 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01002756 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02002757 */
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002758 if (!kvm_vmx->tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02002759 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2760 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02002761
Avi Kivity2fb92db2011-04-27 19:42:18 +03002762 vmx_segment_cache_clear(vmx);
2763
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002764 vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002765 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002766 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2767
2768 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002769 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002770
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002771 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002772
2773 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002774 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002775 update_exception_bitmap(vcpu);
2776
Gleb Natapovd99e4152012-12-20 16:57:45 +02002777 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2778 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2779 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2780 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2781 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
2782 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002783
Eddie Dong8668a3c2007-10-10 14:26:45 +08002784 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002785}
2786
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002787void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
Amit Shah401d10d2009-02-20 22:53:37 +05302788{
2789 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002790 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
2791
2792 if (!msr)
2793 return;
Amit Shah401d10d2009-02-20 22:53:37 +05302794
Avi Kivityf6801df2010-01-21 15:31:50 +02002795 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302796 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002797 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302798 msr->data = efer;
2799 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002800 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302801
2802 msr->data = efer & ~EFER_LME;
2803 }
2804 setup_msrs(vmx);
2805}
2806
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002807#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002808
2809static void enter_lmode(struct kvm_vcpu *vcpu)
2810{
2811 u32 guest_tr_ar;
2812
Avi Kivity2fb92db2011-04-27 19:42:18 +03002813 vmx_segment_cache_clear(to_vmx(vcpu));
2814
Avi Kivity6aa8b732006-12-10 02:21:36 -08002815 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002816 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02002817 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
2818 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002819 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002820 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
2821 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002822 }
Avi Kivityda38f432010-07-06 11:30:49 +03002823 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002824}
2825
2826static void exit_lmode(struct kvm_vcpu *vcpu)
2827{
Gleb Natapov2961e8762013-11-25 15:37:13 +02002828 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03002829 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002830}
2831
2832#endif
2833
Junaid Shahidfaff8752018-06-29 13:10:05 -07002834static void vmx_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t addr)
2835{
2836 int vpid = to_vmx(vcpu)->vpid;
2837
2838 if (!vpid_sync_vcpu_addr(vpid, addr))
2839 vpid_sync_context(vpid);
2840
2841 /*
2842 * If VPIDs are not supported or enabled, then the above is a no-op.
2843 * But we don't really need a TLB flush in that case anyway, because
2844 * each VM entry/exit includes an implicit flush when VPID is 0.
2845 */
2846}
2847
Avi Kivitye8467fd2009-12-29 18:43:06 +02002848static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
2849{
2850 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
2851
2852 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
2853 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
2854}
2855
Avi Kivityaff48ba2010-12-05 18:56:11 +02002856static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
2857{
Sean Christophersonb4d18512018-03-05 12:04:40 -08002858 if (enable_unrestricted_guest || (enable_ept && is_paging(vcpu)))
Avi Kivityaff48ba2010-12-05 18:56:11 +02002859 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
2860 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
2861}
2862
Anthony Liguori25c4c272007-04-27 09:29:21 +03002863static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08002864{
Avi Kivityfc78f512009-12-07 12:16:48 +02002865 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
2866
2867 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
2868 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08002869}
2870
Sheng Yang14394422008-04-28 12:24:45 +08002871static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
2872{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002873 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2874
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002875 if (!test_bit(VCPU_EXREG_PDPTR,
2876 (unsigned long *)&vcpu->arch.regs_dirty))
2877 return;
2878
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002879 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002880 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
2881 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
2882 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
2883 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08002884 }
2885}
2886
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002887void ept_save_pdptrs(struct kvm_vcpu *vcpu)
Avi Kivity8f5d5492009-05-31 18:41:29 +03002888{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002889 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2890
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002891 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002892 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
2893 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
2894 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
2895 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002896 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002897
2898 __set_bit(VCPU_EXREG_PDPTR,
2899 (unsigned long *)&vcpu->arch.regs_avail);
2900 __set_bit(VCPU_EXREG_PDPTR,
2901 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002902}
2903
Sheng Yang14394422008-04-28 12:24:45 +08002904static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
2905 unsigned long cr0,
2906 struct kvm_vcpu *vcpu)
2907{
Sean Christopherson2183f562019-05-07 12:17:56 -07002908 struct vcpu_vmx *vmx = to_vmx(vcpu);
2909
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03002910 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
2911 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08002912 if (!(cr0 & X86_CR0_PG)) {
2913 /* From paging/starting to nonpaging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002914 exec_controls_setbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2915 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002916 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002917 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002918 } else if (!is_paging(vcpu)) {
2919 /* From nonpaging to paging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002920 exec_controls_clearbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2921 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002922 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002923 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002924 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08002925
2926 if (!(cr0 & X86_CR0_WP))
2927 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08002928}
2929
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002930void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002931{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002932 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002933 unsigned long hw_cr0;
2934
Sean Christopherson3de63472018-07-13 08:42:30 -07002935 hw_cr0 = (cr0 & ~KVM_VM_CR0_ALWAYS_OFF);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002936 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02002937 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02002938 else {
Gleb Natapov50378782013-02-04 16:00:28 +02002939 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08002940
Gleb Natapov218e7632013-01-21 15:36:45 +02002941 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
2942 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002943
Gleb Natapov218e7632013-01-21 15:36:45 +02002944 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
2945 enter_rmode(vcpu);
2946 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002947
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002948#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02002949 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10002950 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002951 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10002952 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002953 exit_lmode(vcpu);
2954 }
2955#endif
2956
Sean Christophersonb4d18512018-03-05 12:04:40 -08002957 if (enable_ept && !enable_unrestricted_guest)
Sheng Yang14394422008-04-28 12:24:45 +08002958 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
2959
Avi Kivity6aa8b732006-12-10 02:21:36 -08002960 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08002961 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002962 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02002963
2964 /* depends on vcpu->arch.cr0 to be set to a new value */
2965 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002966}
2967
Yu Zhang855feb62017-08-24 20:27:55 +08002968static int get_ept_level(struct kvm_vcpu *vcpu)
2969{
2970 if (cpu_has_vmx_ept_5levels() && (cpuid_maxphyaddr(vcpu) > 48))
2971 return 5;
2972 return 4;
2973}
2974
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002975u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08002976{
Yu Zhang855feb62017-08-24 20:27:55 +08002977 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08002978
Yu Zhang855feb62017-08-24 20:27:55 +08002979 eptp |= (get_ept_level(vcpu) == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08002980
Peter Feiner995f00a2017-06-30 17:26:32 -07002981 if (enable_ept_ad_bits &&
2982 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02002983 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08002984 eptp |= (root_hpa & PAGE_MASK);
2985
2986 return eptp;
2987}
2988
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002989void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002990{
Tianyu Lan877ad952018-07-19 08:40:23 +00002991 struct kvm *kvm = vcpu->kvm;
Sean Christopherson04f11ef2019-09-27 14:45:16 -07002992 bool update_guest_cr3 = true;
Sheng Yang14394422008-04-28 12:24:45 +08002993 unsigned long guest_cr3;
2994 u64 eptp;
2995
2996 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02002997 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07002998 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08002999 vmcs_write64(EPT_POINTER, eptp);
Tianyu Lan877ad952018-07-19 08:40:23 +00003000
3001 if (kvm_x86_ops->tlb_remote_flush) {
3002 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
3003 to_vmx(vcpu)->ept_pointer = eptp;
3004 to_kvm_vmx(kvm)->ept_pointers_match
3005 = EPT_POINTERS_CHECK;
3006 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
3007 }
3008
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003009 /* Loading vmcs02.GUEST_CR3 is handled by nested VM-Enter. */
3010 if (is_guest_mode(vcpu))
3011 update_guest_cr3 = false;
Sean Christophersonb17b7432019-09-27 14:45:17 -07003012 else if (!enable_unrestricted_guest && !is_paging(vcpu))
Tianyu Lan877ad952018-07-19 08:40:23 +00003013 guest_cr3 = to_kvm_vmx(kvm)->ept_identity_map_addr;
Sean Christophersonb17b7432019-09-27 14:45:17 -07003014 else if (test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3015 guest_cr3 = vcpu->arch.cr3;
3016 else /* vmcs01.GUEST_CR3 is already up-to-date. */
3017 update_guest_cr3 = false;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02003018 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003019 }
3020
Sean Christopherson04f11ef2019-09-27 14:45:16 -07003021 if (update_guest_cr3)
3022 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003023}
3024
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003025int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003026{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003027 struct vcpu_vmx *vmx = to_vmx(vcpu);
Ben Serebrin085e68e2015-04-16 11:58:05 -07003028 /*
3029 * Pass through host's Machine Check Enable value to hw_cr4, which
3030 * is in force while we are in guest mode. Do not let guests control
3031 * this bit, even if host CR4.MCE == 0.
3032 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003033 unsigned long hw_cr4;
3034
3035 hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
3036 if (enable_unrestricted_guest)
3037 hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003038 else if (vmx->rmode.vm86_active)
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003039 hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
3040 else
3041 hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003042
Sean Christopherson64f7a112018-04-30 10:01:06 -07003043 if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
3044 if (cr4 & X86_CR4_UMIP) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003045 secondary_exec_controls_setbit(vmx, SECONDARY_EXEC_DESC);
Sean Christopherson64f7a112018-04-30 10:01:06 -07003046 hw_cr4 &= ~X86_CR4_UMIP;
3047 } else if (!is_guest_mode(vcpu) ||
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003048 !nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC)) {
3049 secondary_exec_controls_clearbit(vmx, SECONDARY_EXEC_DESC);
3050 }
Sean Christopherson64f7a112018-04-30 10:01:06 -07003051 }
Paolo Bonzini0367f202016-07-12 10:44:55 +02003052
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003053 if (cr4 & X86_CR4_VMXE) {
3054 /*
3055 * To use VMXON (and later other VMX instructions), a guest
3056 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3057 * So basically the check on whether to allow nested VMX
Paolo Bonzini5bea5122018-09-18 15:19:17 +02003058 * is here. We operate under the default treatment of SMM,
3059 * so VMX cannot be enabled under SMM.
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003060 */
Paolo Bonzini5bea5122018-09-18 15:19:17 +02003061 if (!nested_vmx_allowed(vcpu) || is_smm(vcpu))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003062 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003063 }
David Matlack38991522016-11-29 18:14:08 -08003064
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003065 if (vmx->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003066 return 1;
3067
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003068 vcpu->arch.cr4 = cr4;
Sheng Yang14394422008-04-28 12:24:45 +08003069
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003070 if (!enable_unrestricted_guest) {
3071 if (enable_ept) {
3072 if (!is_paging(vcpu)) {
3073 hw_cr4 &= ~X86_CR4_PAE;
3074 hw_cr4 |= X86_CR4_PSE;
3075 } else if (!(cr4 & X86_CR4_PAE)) {
3076 hw_cr4 &= ~X86_CR4_PAE;
3077 }
3078 }
3079
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003080 /*
Huaitong Handdba2622016-03-22 16:51:15 +08003081 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
3082 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
3083 * to be manually disabled when guest switches to non-paging
3084 * mode.
3085 *
3086 * If !enable_unrestricted_guest, the CPU is always running
3087 * with CR0.PG=1 and CR4 needs to be modified.
3088 * If enable_unrestricted_guest, the CPU automatically
3089 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003090 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08003091 if (!is_paging(vcpu))
3092 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
3093 }
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003094
Sheng Yang14394422008-04-28 12:24:45 +08003095 vmcs_writel(CR4_READ_SHADOW, cr4);
3096 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003097 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003098}
3099
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003100void vmx_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003101{
Avi Kivitya9179492011-01-03 14:28:52 +02003102 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003103 u32 ar;
3104
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003105 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003106 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003107 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003108 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003109 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003110 var->base = vmx_read_guest_seg_base(vmx, seg);
3111 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3112 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003113 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003114 var->base = vmx_read_guest_seg_base(vmx, seg);
3115 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3116 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3117 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003118 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003119 var->type = ar & 15;
3120 var->s = (ar >> 4) & 1;
3121 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003122 /*
3123 * Some userspaces do not preserve unusable property. Since usable
3124 * segment has to be present according to VMX spec we can use present
3125 * property to amend userspace bug by making unusable segment always
3126 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3127 * segment as unusable.
3128 */
3129 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003130 var->avl = (ar >> 12) & 1;
3131 var->l = (ar >> 13) & 1;
3132 var->db = (ar >> 14) & 1;
3133 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003134}
3135
Avi Kivitya9179492011-01-03 14:28:52 +02003136static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3137{
Avi Kivitya9179492011-01-03 14:28:52 +02003138 struct kvm_segment s;
3139
3140 if (to_vmx(vcpu)->rmode.vm86_active) {
3141 vmx_get_segment(vcpu, &s, seg);
3142 return s.base;
3143 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003144 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003145}
3146
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003147int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003148{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003149 struct vcpu_vmx *vmx = to_vmx(vcpu);
3150
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003151 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003152 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003153 else {
3154 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003155 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003156 }
Avi Kivity69c73022011-03-07 15:26:44 +02003157}
3158
Avi Kivity653e3102007-05-07 10:55:37 +03003159static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003160{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003161 u32 ar;
3162
Avi Kivityf0495f92012-06-07 17:06:10 +03003163 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003164 ar = 1 << 16;
3165 else {
3166 ar = var->type & 15;
3167 ar |= (var->s & 1) << 4;
3168 ar |= (var->dpl & 3) << 5;
3169 ar |= (var->present & 1) << 7;
3170 ar |= (var->avl & 1) << 12;
3171 ar |= (var->l & 1) << 13;
3172 ar |= (var->db & 1) << 14;
3173 ar |= (var->g & 1) << 15;
3174 }
Avi Kivity653e3102007-05-07 10:55:37 +03003175
3176 return ar;
3177}
3178
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003179void vmx_set_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity653e3102007-05-07 10:55:37 +03003180{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003181 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003182 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003183
Avi Kivity2fb92db2011-04-27 19:42:18 +03003184 vmx_segment_cache_clear(vmx);
3185
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003186 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3187 vmx->rmode.segs[seg] = *var;
3188 if (seg == VCPU_SREG_TR)
3189 vmcs_write16(sf->selector, var->selector);
3190 else if (var->s)
3191 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003192 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003193 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003194
Avi Kivity653e3102007-05-07 10:55:37 +03003195 vmcs_writel(sf->base, var->base);
3196 vmcs_write32(sf->limit, var->limit);
3197 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003198
3199 /*
3200 * Fix the "Accessed" bit in AR field of segment registers for older
3201 * qemu binaries.
3202 * IA32 arch specifies that at the time of processor reset the
3203 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003204 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003205 * state vmexit when "unrestricted guest" mode is turned on.
3206 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3207 * tree. Newer qemu binaries with that qemu fix would not need this
3208 * kvm hack.
3209 */
3210 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003211 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003212
Gleb Natapovf924d662012-12-12 19:10:55 +02003213 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003214
3215out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01003216 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003217}
3218
Avi Kivity6aa8b732006-12-10 02:21:36 -08003219static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3220{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003221 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003222
3223 *db = (ar >> 14) & 1;
3224 *l = (ar >> 13) & 1;
3225}
3226
Gleb Natapov89a27f42010-02-16 10:51:48 +02003227static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003228{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003229 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3230 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003231}
3232
Gleb Natapov89a27f42010-02-16 10:51:48 +02003233static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003234{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003235 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3236 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003237}
3238
Gleb Natapov89a27f42010-02-16 10:51:48 +02003239static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003240{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003241 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3242 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003243}
3244
Gleb Natapov89a27f42010-02-16 10:51:48 +02003245static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003246{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003247 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3248 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003249}
3250
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003251static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3252{
3253 struct kvm_segment var;
3254 u32 ar;
3255
3256 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003257 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003258 if (seg == VCPU_SREG_CS)
3259 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003260 ar = vmx_segment_access_rights(&var);
3261
3262 if (var.base != (var.selector << 4))
3263 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003264 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003265 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003266 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003267 return false;
3268
3269 return true;
3270}
3271
3272static bool code_segment_valid(struct kvm_vcpu *vcpu)
3273{
3274 struct kvm_segment cs;
3275 unsigned int cs_rpl;
3276
3277 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003278 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003279
Avi Kivity1872a3f2009-01-04 23:26:52 +02003280 if (cs.unusable)
3281 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003282 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003283 return false;
3284 if (!cs.s)
3285 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003286 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003287 if (cs.dpl > cs_rpl)
3288 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003289 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003290 if (cs.dpl != cs_rpl)
3291 return false;
3292 }
3293 if (!cs.present)
3294 return false;
3295
3296 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3297 return true;
3298}
3299
3300static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3301{
3302 struct kvm_segment ss;
3303 unsigned int ss_rpl;
3304
3305 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003306 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003307
Avi Kivity1872a3f2009-01-04 23:26:52 +02003308 if (ss.unusable)
3309 return true;
3310 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003311 return false;
3312 if (!ss.s)
3313 return false;
3314 if (ss.dpl != ss_rpl) /* DPL != RPL */
3315 return false;
3316 if (!ss.present)
3317 return false;
3318
3319 return true;
3320}
3321
3322static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3323{
3324 struct kvm_segment var;
3325 unsigned int rpl;
3326
3327 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03003328 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003329
Avi Kivity1872a3f2009-01-04 23:26:52 +02003330 if (var.unusable)
3331 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003332 if (!var.s)
3333 return false;
3334 if (!var.present)
3335 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003336 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003337 if (var.dpl < rpl) /* DPL < RPL */
3338 return false;
3339 }
3340
3341 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3342 * rights flags
3343 */
3344 return true;
3345}
3346
3347static bool tr_valid(struct kvm_vcpu *vcpu)
3348{
3349 struct kvm_segment tr;
3350
3351 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3352
Avi Kivity1872a3f2009-01-04 23:26:52 +02003353 if (tr.unusable)
3354 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03003355 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003356 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003357 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003358 return false;
3359 if (!tr.present)
3360 return false;
3361
3362 return true;
3363}
3364
3365static bool ldtr_valid(struct kvm_vcpu *vcpu)
3366{
3367 struct kvm_segment ldtr;
3368
3369 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3370
Avi Kivity1872a3f2009-01-04 23:26:52 +02003371 if (ldtr.unusable)
3372 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03003373 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003374 return false;
3375 if (ldtr.type != 2)
3376 return false;
3377 if (!ldtr.present)
3378 return false;
3379
3380 return true;
3381}
3382
3383static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3384{
3385 struct kvm_segment cs, ss;
3386
3387 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3388 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3389
Nadav Amitb32a9912015-03-29 16:33:04 +03003390 return ((cs.selector & SEGMENT_RPL_MASK) ==
3391 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003392}
3393
3394/*
3395 * Check if guest state is valid. Returns true if valid, false if
3396 * not.
3397 * We assume that registers are always usable
3398 */
3399static bool guest_state_valid(struct kvm_vcpu *vcpu)
3400{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003401 if (enable_unrestricted_guest)
3402 return true;
3403
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003404 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003405 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003406 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3407 return false;
3408 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3409 return false;
3410 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3411 return false;
3412 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3413 return false;
3414 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3415 return false;
3416 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3417 return false;
3418 } else {
3419 /* protected mode guest state checks */
3420 if (!cs_ss_rpl_check(vcpu))
3421 return false;
3422 if (!code_segment_valid(vcpu))
3423 return false;
3424 if (!stack_segment_valid(vcpu))
3425 return false;
3426 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3427 return false;
3428 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3429 return false;
3430 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3431 return false;
3432 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3433 return false;
3434 if (!tr_valid(vcpu))
3435 return false;
3436 if (!ldtr_valid(vcpu))
3437 return false;
3438 }
3439 /* TODO:
3440 * - Add checks on RIP
3441 * - Add checks on RFLAGS
3442 */
3443
3444 return true;
3445}
3446
Mike Dayd77c26f2007-10-08 09:02:08 -04003447static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003448{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003449 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003450 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003451 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003452
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003453 idx = srcu_read_lock(&kvm->srcu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003454 fn = to_kvm_vmx(kvm)->tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003455 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3456 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003457 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003458 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003459 r = kvm_write_guest_page(kvm, fn++, &data,
3460 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003461 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003462 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003463 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3464 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003465 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003466 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3467 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003468 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003469 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003470 r = kvm_write_guest_page(kvm, fn, &data,
3471 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3472 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003473out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003474 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003475 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003476}
3477
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003478static int init_rmode_identity_map(struct kvm *kvm)
3479{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003480 struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08003481 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08003482 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003483 u32 tmp;
3484
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003485 /* Protect kvm_vmx->ept_identity_pagetable_done. */
Tang Chena255d472014-09-16 18:41:58 +08003486 mutex_lock(&kvm->slots_lock);
3487
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003488 if (likely(kvm_vmx->ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08003489 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08003490
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003491 if (!kvm_vmx->ept_identity_map_addr)
3492 kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
3493 identity_map_pfn = kvm_vmx->ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08003494
David Hildenbrandd8a6e362017-08-24 20:51:34 +02003495 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003496 kvm_vmx->ept_identity_map_addr, PAGE_SIZE);
Tang Chenf51770e2014-09-16 18:41:59 +08003497 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08003498 goto out2;
3499
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003500 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003501 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3502 if (r < 0)
3503 goto out;
3504 /* Set up identity-mapping pagetable for EPT in real mode */
3505 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3506 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3507 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3508 r = kvm_write_guest_page(kvm, identity_map_pfn,
3509 &tmp, i * sizeof(tmp), sizeof(tmp));
3510 if (r < 0)
3511 goto out;
3512 }
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003513 kvm_vmx->ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08003514
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003515out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003516 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08003517
3518out2:
3519 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08003520 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003521}
3522
Avi Kivity6aa8b732006-12-10 02:21:36 -08003523static void seg_setup(int seg)
3524{
Mathias Krause772e0312012-08-30 01:30:19 +02003525 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003526 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003527
3528 vmcs_write16(sf->selector, 0);
3529 vmcs_writel(sf->base, 0);
3530 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003531 ar = 0x93;
3532 if (seg == VCPU_SREG_CS)
3533 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003534
3535 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003536}
3537
Sheng Yangf78e0e22007-10-29 09:40:42 +08003538static int alloc_apic_access_page(struct kvm *kvm)
3539{
Xiao Guangrong44841412012-09-07 14:14:20 +08003540 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003541 int r = 0;
3542
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003543 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08003544 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003545 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02003546 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
3547 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003548 if (r)
3549 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003550
Tang Chen73a6d942014-09-11 13:38:00 +08003551 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08003552 if (is_error_page(page)) {
3553 r = -EFAULT;
3554 goto out;
3555 }
3556
Tang Chenc24ae0d2014-09-24 15:57:58 +08003557 /*
3558 * Do not pin the page in memory, so that memory hot-unplug
3559 * is able to migrate it.
3560 */
3561 put_page(page);
3562 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003563out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003564 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003565 return r;
3566}
3567
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003568int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003569{
3570 int vpid;
3571
Avi Kivity919818a2009-03-23 18:01:29 +02003572 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08003573 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003574 spin_lock(&vmx_vpid_lock);
3575 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003576 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003577 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003578 else
3579 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003580 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003581 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003582}
3583
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003584void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003585{
Wanpeng Li991e7a02015-09-16 17:30:05 +08003586 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003587 return;
3588 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003589 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003590 spin_unlock(&vmx_vpid_lock);
3591}
3592
Yi Wang1e4329ee2018-11-08 11:22:21 +08003593static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003594 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08003595{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003596 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003597
3598 if (!cpu_has_vmx_msr_bitmap())
3599 return;
3600
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003601 if (static_branch_unlikely(&enable_evmcs))
3602 evmcs_touch_msr_bitmap();
3603
Sheng Yang25c5f222008-03-28 13:18:56 +08003604 /*
3605 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3606 * have the write-low and read-high bitmap offsets the wrong way round.
3607 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3608 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003609 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08003610 if (type & MSR_TYPE_R)
3611 /* read-low */
3612 __clear_bit(msr, msr_bitmap + 0x000 / f);
3613
3614 if (type & MSR_TYPE_W)
3615 /* write-low */
3616 __clear_bit(msr, msr_bitmap + 0x800 / f);
3617
Sheng Yang25c5f222008-03-28 13:18:56 +08003618 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3619 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08003620 if (type & MSR_TYPE_R)
3621 /* read-high */
3622 __clear_bit(msr, msr_bitmap + 0x400 / f);
3623
3624 if (type & MSR_TYPE_W)
3625 /* write-high */
3626 __clear_bit(msr, msr_bitmap + 0xc00 / f);
3627
3628 }
3629}
3630
Yi Wang1e4329ee2018-11-08 11:22:21 +08003631static __always_inline void vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003632 u32 msr, int type)
3633{
3634 int f = sizeof(unsigned long);
3635
3636 if (!cpu_has_vmx_msr_bitmap())
3637 return;
3638
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003639 if (static_branch_unlikely(&enable_evmcs))
3640 evmcs_touch_msr_bitmap();
3641
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003642 /*
3643 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3644 * have the write-low and read-high bitmap offsets the wrong way round.
3645 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3646 */
3647 if (msr <= 0x1fff) {
3648 if (type & MSR_TYPE_R)
3649 /* read-low */
3650 __set_bit(msr, msr_bitmap + 0x000 / f);
3651
3652 if (type & MSR_TYPE_W)
3653 /* write-low */
3654 __set_bit(msr, msr_bitmap + 0x800 / f);
3655
3656 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3657 msr &= 0x1fff;
3658 if (type & MSR_TYPE_R)
3659 /* read-high */
3660 __set_bit(msr, msr_bitmap + 0x400 / f);
3661
3662 if (type & MSR_TYPE_W)
3663 /* write-high */
3664 __set_bit(msr, msr_bitmap + 0xc00 / f);
3665
3666 }
3667}
3668
Yi Wang1e4329ee2018-11-08 11:22:21 +08003669static __always_inline void vmx_set_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003670 u32 msr, int type, bool value)
3671{
3672 if (value)
3673 vmx_enable_intercept_for_msr(msr_bitmap, msr, type);
3674 else
3675 vmx_disable_intercept_for_msr(msr_bitmap, msr, type);
3676}
3677
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003678static u8 vmx_msr_bitmap_mode(struct kvm_vcpu *vcpu)
Avi Kivity58972972009-02-24 22:26:47 +02003679{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003680 u8 mode = 0;
3681
3682 if (cpu_has_secondary_exec_ctrls() &&
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003683 (secondary_exec_controls_get(to_vmx(vcpu)) &
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003684 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
3685 mode |= MSR_BITMAP_MODE_X2APIC;
3686 if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
3687 mode |= MSR_BITMAP_MODE_X2APIC_APICV;
3688 }
3689
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003690 return mode;
Yang Zhang8d146952013-01-25 10:18:50 +08003691}
3692
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003693static void vmx_update_msr_bitmap_x2apic(unsigned long *msr_bitmap,
3694 u8 mode)
Yang Zhang8d146952013-01-25 10:18:50 +08003695{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003696 int msr;
3697
3698 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
3699 unsigned word = msr / BITS_PER_LONG;
3700 msr_bitmap[word] = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;
3701 msr_bitmap[word + (0x800 / sizeof(long))] = ~0;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08003702 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003703
3704 if (mode & MSR_BITMAP_MODE_X2APIC) {
3705 /*
3706 * TPR reads and writes can be virtualized even if virtual interrupt
3707 * delivery is not in use.
3708 */
3709 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW);
3710 if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
3711 vmx_enable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_R);
3712 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
3713 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
3714 }
3715 }
3716}
3717
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003718void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu)
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003719{
3720 struct vcpu_vmx *vmx = to_vmx(vcpu);
3721 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3722 u8 mode = vmx_msr_bitmap_mode(vcpu);
3723 u8 changed = mode ^ vmx->msr_bitmap_mode;
3724
3725 if (!changed)
3726 return;
3727
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003728 if (changed & (MSR_BITMAP_MODE_X2APIC | MSR_BITMAP_MODE_X2APIC_APICV))
3729 vmx_update_msr_bitmap_x2apic(msr_bitmap, mode);
3730
3731 vmx->msr_bitmap_mode = mode;
Avi Kivity58972972009-02-24 22:26:47 +02003732}
3733
Chao Pengb08c2892018-10-24 16:05:15 +08003734void pt_update_intercept_for_msr(struct vcpu_vmx *vmx)
3735{
3736 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3737 bool flag = !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
3738 u32 i;
3739
3740 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_STATUS,
3741 MSR_TYPE_RW, flag);
3742 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_BASE,
3743 MSR_TYPE_RW, flag);
3744 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_MASK,
3745 MSR_TYPE_RW, flag);
3746 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_CR3_MATCH,
3747 MSR_TYPE_RW, flag);
3748 for (i = 0; i < vmx->pt_desc.addr_range; i++) {
3749 vmx_set_intercept_for_msr(msr_bitmap,
3750 MSR_IA32_RTIT_ADDR0_A + i * 2, MSR_TYPE_RW, flag);
3751 vmx_set_intercept_for_msr(msr_bitmap,
3752 MSR_IA32_RTIT_ADDR0_B + i * 2, MSR_TYPE_RW, flag);
3753 }
3754}
3755
Suravee Suthikulpanitb2a05fe2017-09-12 10:42:41 -05003756static bool vmx_get_enable_apicv(struct kvm_vcpu *vcpu)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02003757{
Andrey Smetanind62caab2015-11-10 15:36:33 +03003758 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02003759}
3760
Liran Alone6c67d82018-09-04 10:56:52 +03003761static bool vmx_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
3762{
3763 struct vcpu_vmx *vmx = to_vmx(vcpu);
3764 void *vapic_page;
3765 u32 vppr;
3766 int rvi;
3767
3768 if (WARN_ON_ONCE(!is_guest_mode(vcpu)) ||
3769 !nested_cpu_has_vid(get_vmcs12(vcpu)) ||
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003770 WARN_ON_ONCE(!vmx->nested.virtual_apic_map.gfn))
Liran Alone6c67d82018-09-04 10:56:52 +03003771 return false;
3772
Paolo Bonzini7e712682018-10-03 13:44:26 +02003773 rvi = vmx_get_rvi();
Liran Alone6c67d82018-09-04 10:56:52 +03003774
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003775 vapic_page = vmx->nested.virtual_apic_map.hva;
Liran Alone6c67d82018-09-04 10:56:52 +03003776 vppr = *((u32 *)(vapic_page + APIC_PROCPRI));
Liran Alone6c67d82018-09-04 10:56:52 +03003777
3778 return ((rvi & 0xf0) > (vppr & 0xf0));
3779}
3780
Wincy Van06a55242017-04-28 13:13:59 +08003781static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
3782 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003783{
3784#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08003785 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
3786
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003787 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08003788 /*
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003789 * The vector of interrupt to be delivered to vcpu had
3790 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08003791 *
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003792 * Following cases will be reached in this block, and
3793 * we always send a notification event in all cases as
3794 * explained below.
3795 *
3796 * Case 1: vcpu keeps in non-root mode. Sending a
3797 * notification event posts the interrupt to vcpu.
3798 *
3799 * Case 2: vcpu exits to root mode and is still
3800 * runnable. PIR will be synced to vIRR before the
3801 * next vcpu entry. Sending a notification event in
3802 * this case has no effect, as vcpu is not in root
3803 * mode.
3804 *
3805 * Case 3: vcpu exits to root mode and is blocked.
3806 * vcpu_block() has already synced PIR to vIRR and
3807 * never blocks vcpu if vIRR is not cleared. Therefore,
3808 * a blocked vcpu here does not wait for any requested
3809 * interrupts in PIR, and sending a notification event
3810 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08003811 */
Feng Wu28b835d2015-09-18 22:29:54 +08003812
Wincy Van06a55242017-04-28 13:13:59 +08003813 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003814 return true;
3815 }
3816#endif
3817 return false;
3818}
3819
Wincy Van705699a2015-02-03 23:58:17 +08003820static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
3821 int vector)
3822{
3823 struct vcpu_vmx *vmx = to_vmx(vcpu);
3824
3825 if (is_guest_mode(vcpu) &&
3826 vector == vmx->nested.posted_intr_nv) {
Wincy Van705699a2015-02-03 23:58:17 +08003827 /*
3828 * If a posted intr is not recognized by hardware,
3829 * we will accomplish it in the next vmentry.
3830 */
3831 vmx->nested.pi_pending = true;
3832 kvm_make_request(KVM_REQ_EVENT, vcpu);
Liran Alon6b697712017-11-09 20:27:20 +02003833 /* the PIR and ON have been set by L1. */
3834 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
3835 kvm_vcpu_kick(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08003836 return 0;
3837 }
3838 return -1;
3839}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003840/*
Yang Zhanga20ed542013-04-11 19:25:15 +08003841 * Send interrupt to vcpu via posted interrupt way.
3842 * 1. If target vcpu is running(non-root mode), send posted interrupt
3843 * notification to vcpu and hardware will sync PIR to vIRR atomically.
3844 * 2. If target vcpu isn't running(root mode), kick it to pick up the
3845 * interrupt from PIR in next vmentry.
3846 */
3847static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
3848{
3849 struct vcpu_vmx *vmx = to_vmx(vcpu);
3850 int r;
3851
Wincy Van705699a2015-02-03 23:58:17 +08003852 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
3853 if (!r)
3854 return;
3855
Yang Zhanga20ed542013-04-11 19:25:15 +08003856 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
3857 return;
3858
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003859 /* If a previous notification has sent the IPI, nothing to do. */
3860 if (pi_test_and_set_on(&vmx->pi_desc))
3861 return;
3862
Wincy Van06a55242017-04-28 13:13:59 +08003863 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08003864 kvm_vcpu_kick(vcpu);
3865}
3866
Avi Kivity6aa8b732006-12-10 02:21:36 -08003867/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003868 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
3869 * will not change in the lifetime of the guest.
3870 * Note that host-state that does change is set elsewhere. E.g., host-state
3871 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
3872 */
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003873void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003874{
3875 u32 low32, high32;
3876 unsigned long tmpl;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003877 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003878
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07003879 cr0 = read_cr0();
3880 WARN_ON(cr0 & X86_CR0_TS);
3881 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003882
3883 /*
3884 * Save the most likely value for this task's CR3 in the VMCS.
3885 * We can't use __get_current_cr3_fast() because we're not atomic.
3886 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07003887 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003888 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003889 vmx->loaded_vmcs->host_state.cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003890
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003891 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003892 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003893 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003894 vmx->loaded_vmcs->host_state.cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003895
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003896 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003897#ifdef CONFIG_X86_64
3898 /*
3899 * Load null selectors, so we can avoid reloading them in
Sean Christopherson6d6095b2018-07-23 12:32:44 -07003900 * vmx_prepare_switch_to_host(), in case userspace uses
3901 * the null selectors too (the expected case).
Avi Kivityb2da15a2012-05-13 19:53:24 +03003902 */
3903 vmcs_write16(HOST_DS_SELECTOR, 0);
3904 vmcs_write16(HOST_ES_SELECTOR, 0);
3905#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003906 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3907 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003908#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003909 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3910 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
3911
Sean Christopherson23420802019-04-19 22:50:57 -07003912 vmcs_writel(HOST_IDTR_BASE, host_idt_base); /* 22.2.4 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003913
Sean Christopherson453eafb2018-12-20 12:25:17 -08003914 vmcs_writel(HOST_RIP, (unsigned long)vmx_vmexit); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003915
3916 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
3917 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
3918 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
3919 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
3920
3921 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
3922 rdmsr(MSR_IA32_CR_PAT, low32, high32);
3923 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
3924 }
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003925
Sean Christophersonc73da3f2018-12-03 13:53:00 -08003926 if (cpu_has_load_ia32_efer())
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003927 vmcs_write64(HOST_IA32_EFER, host_efer);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003928}
3929
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003930void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003931{
3932 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
3933 if (enable_ept)
3934 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03003935 if (is_guest_mode(&vmx->vcpu))
3936 vmx->vcpu.arch.cr4_guest_owned_bits &=
3937 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003938 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
3939}
3940
Sean Christophersonc075c3e2019-05-07 12:17:53 -07003941u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
Yang Zhang01e439b2013-04-11 19:25:12 +08003942{
3943 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
3944
Andrey Smetanind62caab2015-11-10 15:36:33 +03003945 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08003946 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01003947
3948 if (!enable_vnmi)
3949 pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;
3950
Sean Christopherson804939e2019-05-07 12:18:05 -07003951 if (!enable_preemption_timer)
3952 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
3953
Yang Zhang01e439b2013-04-11 19:25:12 +08003954 return pin_based_exec_ctrl;
3955}
3956
Andrey Smetanind62caab2015-11-10 15:36:33 +03003957static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
3958{
3959 struct vcpu_vmx *vmx = to_vmx(vcpu);
3960
Sean Christophersonc5f2c762019-05-07 12:17:55 -07003961 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03003962 if (cpu_has_secondary_exec_ctrls()) {
3963 if (kvm_vcpu_apicv_active(vcpu))
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003964 secondary_exec_controls_setbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03003965 SECONDARY_EXEC_APIC_REGISTER_VIRT |
3966 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3967 else
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003968 secondary_exec_controls_clearbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03003969 SECONDARY_EXEC_APIC_REGISTER_VIRT |
3970 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3971 }
3972
3973 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003974 vmx_update_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03003975}
3976
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08003977u32 vmx_exec_control(struct vcpu_vmx *vmx)
3978{
3979 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
3980
3981 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
3982 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
3983
3984 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
3985 exec_control &= ~CPU_BASED_TPR_SHADOW;
3986#ifdef CONFIG_X86_64
3987 exec_control |= CPU_BASED_CR8_STORE_EXITING |
3988 CPU_BASED_CR8_LOAD_EXITING;
3989#endif
3990 }
3991 if (!enable_ept)
3992 exec_control |= CPU_BASED_CR3_STORE_EXITING |
3993 CPU_BASED_CR3_LOAD_EXITING |
3994 CPU_BASED_INVLPG_EXITING;
3995 if (kvm_mwait_in_guest(vmx->vcpu.kvm))
3996 exec_control &= ~(CPU_BASED_MWAIT_EXITING |
3997 CPU_BASED_MONITOR_EXITING);
3998 if (kvm_hlt_in_guest(vmx->vcpu.kvm))
3999 exec_control &= ~CPU_BASED_HLT_EXITING;
4000 return exec_control;
4001}
4002
4003
Paolo Bonzini80154d72017-08-24 13:55:35 +02004004static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004005{
Paolo Bonzini80154d72017-08-24 13:55:35 +02004006 struct kvm_vcpu *vcpu = &vmx->vcpu;
4007
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004008 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004009
Chao Pengf99e3da2018-10-24 16:05:10 +08004010 if (pt_mode == PT_MODE_SYSTEM)
4011 exec_control &= ~(SECONDARY_EXEC_PT_USE_GPA | SECONDARY_EXEC_PT_CONCEAL_VMX);
Paolo Bonzini80154d72017-08-24 13:55:35 +02004012 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004013 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4014 if (vmx->vpid == 0)
4015 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4016 if (!enable_ept) {
4017 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4018 enable_unrestricted_guest = 0;
4019 }
4020 if (!enable_unrestricted_guest)
4021 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
Wanpeng Lib31c1142018-03-12 04:53:04 -07004022 if (kvm_pause_in_guest(vmx->vcpu.kvm))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004023 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02004024 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004025 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4026 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004027 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004028
4029 /* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
4030 * in vmx_set_cr4. */
4031 exec_control &= ~SECONDARY_EXEC_DESC;
4032
Abel Gordonabc4fc52013-04-18 14:35:25 +03004033 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4034 (handle_vmptrld).
4035 We can NOT enable shadow_vmcs here because we don't have yet
4036 a current VMCS12
4037 */
4038 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08004039
4040 if (!enable_pml)
4041 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08004042
Paolo Bonzini3db13482017-08-24 14:48:03 +02004043 if (vmx_xsaves_supported()) {
4044 /* Exposing XSAVES only when XSAVE is exposed */
4045 bool xsaves_enabled =
4046 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
4047 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
4048
4049 if (!xsaves_enabled)
4050 exec_control &= ~SECONDARY_EXEC_XSAVES;
4051
4052 if (nested) {
4053 if (xsaves_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004054 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini3db13482017-08-24 14:48:03 +02004055 SECONDARY_EXEC_XSAVES;
4056 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004057 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini3db13482017-08-24 14:48:03 +02004058 ~SECONDARY_EXEC_XSAVES;
4059 }
4060 }
4061
Paolo Bonzini80154d72017-08-24 13:55:35 +02004062 if (vmx_rdtscp_supported()) {
4063 bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
4064 if (!rdtscp_enabled)
4065 exec_control &= ~SECONDARY_EXEC_RDTSCP;
4066
4067 if (nested) {
4068 if (rdtscp_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004069 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004070 SECONDARY_EXEC_RDTSCP;
4071 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004072 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004073 ~SECONDARY_EXEC_RDTSCP;
4074 }
4075 }
4076
4077 if (vmx_invpcid_supported()) {
4078 /* Exposing INVPCID only when PCID is exposed */
4079 bool invpcid_enabled =
4080 guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
4081 guest_cpuid_has(vcpu, X86_FEATURE_PCID);
4082
4083 if (!invpcid_enabled) {
4084 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
4085 guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
4086 }
4087
4088 if (nested) {
4089 if (invpcid_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004090 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004091 SECONDARY_EXEC_ENABLE_INVPCID;
4092 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004093 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02004094 ~SECONDARY_EXEC_ENABLE_INVPCID;
4095 }
4096 }
4097
Jim Mattson45ec3682017-08-23 16:32:04 -07004098 if (vmx_rdrand_supported()) {
4099 bool rdrand_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDRAND);
4100 if (rdrand_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004101 exec_control &= ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004102
4103 if (nested) {
4104 if (rdrand_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004105 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004106 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004107 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004108 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004109 ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07004110 }
4111 }
4112
Jim Mattson75f4fc82017-08-23 16:32:03 -07004113 if (vmx_rdseed_supported()) {
4114 bool rdseed_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDSEED);
4115 if (rdseed_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004116 exec_control &= ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004117
4118 if (nested) {
4119 if (rdseed_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004120 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004121 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004122 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004123 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004124 ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004125 }
4126 }
4127
Tao Xue69e72fa2019-07-16 14:55:49 +08004128 if (vmx_waitpkg_supported()) {
4129 bool waitpkg_enabled =
4130 guest_cpuid_has(vcpu, X86_FEATURE_WAITPKG);
4131
4132 if (!waitpkg_enabled)
4133 exec_control &= ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4134
4135 if (nested) {
4136 if (waitpkg_enabled)
4137 vmx->nested.msrs.secondary_ctls_high |=
4138 SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4139 else
4140 vmx->nested.msrs.secondary_ctls_high &=
4141 ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
4142 }
4143 }
4144
Paolo Bonzini80154d72017-08-24 13:55:35 +02004145 vmx->secondary_exec_control = exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004146}
4147
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004148static void ept_set_mmio_spte_mask(void)
4149{
4150 /*
4151 * EPT Misconfigurations can be generated if the value of bits 2:0
4152 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004153 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07004154 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
Sean Christopherson4af77152019-08-01 13:35:22 -07004155 VMX_EPT_MISCONFIG_WX_VALUE, 0);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004156}
4157
Wanpeng Lif53cd632014-12-02 19:14:58 +08004158#define VMX_XSS_EXIT_BITMAP 0
Avi Kivity6aa8b732006-12-10 02:21:36 -08004159
Sean Christopherson944c3462018-12-03 13:53:09 -08004160/*
4161 * Sets up the vmcs for emulated real mode.
4162 */
4163static void vmx_vcpu_setup(struct vcpu_vmx *vmx)
4164{
4165 int i;
4166
4167 if (nested)
4168 nested_vmx_vcpu_setup();
4169
Sheng Yang25c5f222008-03-28 13:18:56 +08004170 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004171 vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
Sheng Yang25c5f222008-03-28 13:18:56 +08004172
Avi Kivity6aa8b732006-12-10 02:21:36 -08004173 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4174
Avi Kivity6aa8b732006-12-10 02:21:36 -08004175 /* Control */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004176 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07004177 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004178
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004179 exec_controls_set(vmx, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004180
Dan Williamsdfa169b2016-06-02 11:17:24 -07004181 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004182 vmx_compute_secondary_exec_control(vmx);
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004183 secondary_exec_controls_set(vmx, vmx->secondary_exec_control);
Dan Williamsdfa169b2016-06-02 11:17:24 -07004184 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004185
Andrey Smetanind62caab2015-11-10 15:36:33 +03004186 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004187 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4188 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4189 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4190 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4191
4192 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004193
Li RongQing0bcf2612015-12-03 13:29:34 +08004194 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08004195 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004196 }
4197
Wanpeng Lib31c1142018-03-12 04:53:04 -07004198 if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004199 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004200 vmx->ple_window = ple_window;
4201 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004202 }
4203
Xiao Guangrongc3707952011-07-12 03:28:04 +08004204 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4205 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004206 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4207
Avi Kivity9581d442010-10-19 16:46:55 +02004208 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4209 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004210 vmx_set_constant_host_state(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004211 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4212 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004213
Bandan Das2a499e42017-08-03 15:54:41 -04004214 if (cpu_has_vmx_vmfunc())
4215 vmcs_write64(VM_FUNCTION_CONTROL, 0);
4216
Eddie Dong2cc51562007-05-21 07:28:09 +03004217 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4218 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004219 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
Eddie Dong2cc51562007-05-21 07:28:09 +03004220 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004221 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004222
Radim Krčmář74545702015-04-27 15:11:25 +02004223 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4224 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004225
Paolo Bonzini03916db2014-07-24 14:21:57 +02004226 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004227 u32 index = vmx_msr_index[i];
4228 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004229 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004230
4231 if (rdmsr_safe(index, &data_low, &data_high) < 0)
4232 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08004233 if (wrmsr_safe(index, data_low, data_high) < 0)
4234 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03004235 vmx->guest_msrs[j].index = i;
4236 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02004237 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004238 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004239 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004240
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004241 vm_exit_controls_set(vmx, vmx_vmexit_ctrl());
Avi Kivity6aa8b732006-12-10 02:21:36 -08004242
4243 /* 22.2.1, 20.8.1 */
Sean Christopherson3af80fe2019-05-07 12:18:00 -07004244 vm_entry_controls_set(vmx, vmx_vmentry_ctrl());
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004245
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004246 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
4247 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
4248
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004249 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004250
Wanpeng Lif53cd632014-12-02 19:14:58 +08004251 if (vmx_xsaves_supported())
4252 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4253
Peter Feiner4e595162016-07-07 14:49:58 -07004254 if (enable_pml) {
Peter Feiner4e595162016-07-07 14:49:58 -07004255 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
4256 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
4257 }
Sean Christopherson0b665d32018-08-14 09:33:34 -07004258
4259 if (cpu_has_vmx_encls_vmexit())
4260 vmcs_write64(ENCLS_EXITING_BITMAP, -1ull);
Chao Peng2ef444f2018-10-24 16:05:12 +08004261
4262 if (pt_mode == PT_MODE_HOST_GUEST) {
4263 memset(&vmx->pt_desc, 0, sizeof(vmx->pt_desc));
4264 /* Bit[6~0] are forced to 1, writes are ignored. */
4265 vmx->pt_desc.guest.output_mask = 0x7F;
4266 vmcs_write64(GUEST_IA32_RTIT_CTL, 0);
4267 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004268}
4269
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004270static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004271{
4272 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004273 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004274 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004275
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004276 vmx->rmode.vm86_active = 0;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004277 vmx->spec_ctrl = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004278
Tao Xu6e3ba4a2019-07-16 14:55:50 +08004279 vmx->msr_ia32_umwait_control = 0;
4280
Wanpeng Li518e7b92018-02-28 14:03:31 +08004281 vcpu->arch.microcode_version = 0x100000000ULL;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004282 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Wanpeng Li95c06542019-09-05 14:26:28 +08004283 vmx->hv_deadline_tsc = -1;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004284 kvm_set_cr8(vcpu, 0);
4285
4286 if (!init_event) {
4287 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
4288 MSR_IA32_APICBASE_ENABLE;
4289 if (kvm_vcpu_is_reset_bsp(vcpu))
4290 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4291 apic_base_msr.host_initiated = true;
4292 kvm_set_apic_base(vcpu, &apic_base_msr);
4293 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004294
Avi Kivity2fb92db2011-04-27 19:42:18 +03004295 vmx_segment_cache_clear(vmx);
4296
Avi Kivity5706be02008-08-20 15:07:31 +03004297 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004298 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004299 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004300
4301 seg_setup(VCPU_SREG_DS);
4302 seg_setup(VCPU_SREG_ES);
4303 seg_setup(VCPU_SREG_FS);
4304 seg_setup(VCPU_SREG_GS);
4305 seg_setup(VCPU_SREG_SS);
4306
4307 vmcs_write16(GUEST_TR_SELECTOR, 0);
4308 vmcs_writel(GUEST_TR_BASE, 0);
4309 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4310 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4311
4312 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4313 vmcs_writel(GUEST_LDTR_BASE, 0);
4314 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4315 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4316
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004317 if (!init_event) {
4318 vmcs_write32(GUEST_SYSENTER_CS, 0);
4319 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4320 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4321 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4322 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004323
Wanpeng Lic37c2872017-11-20 14:52:21 -08004324 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
Jan Kiszka66450a22013-03-13 12:42:34 +01004325 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004326
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004327 vmcs_writel(GUEST_GDTR_BASE, 0);
4328 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4329
4330 vmcs_writel(GUEST_IDTR_BASE, 0);
4331 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4332
Anthony Liguori443381a2010-12-06 10:53:38 -06004333 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004334 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004335 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Wanpeng Lia554d202017-10-11 05:10:19 -07004336 if (kvm_mpx_supported())
4337 vmcs_write64(GUEST_BNDCFGS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004338
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004339 setup_msrs(vmx);
4340
Avi Kivity6aa8b732006-12-10 02:21:36 -08004341 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4342
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004343 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08004344 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004345 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08004346 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004347 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004348 vmcs_write32(TPR_THRESHOLD, 0);
4349 }
4350
Paolo Bonzinia73896c2014-11-02 07:54:30 +01004351 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004352
Sheng Yang2384d2b2008-01-17 15:14:33 +08004353 if (vmx->vpid != 0)
4354 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4355
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004356 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004357 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06004358 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004359 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02004360 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004361
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004362 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004363
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004364 vpid_sync_context(vmx->vpid);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004365 if (init_event)
4366 vmx_clear_hlt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004367}
4368
Jan Kiszkac9a79532014-03-07 20:03:15 +01004369static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004370{
Sean Christopherson2183f562019-05-07 12:17:56 -07004371 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_INTR_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004372}
4373
Jan Kiszkac9a79532014-03-07 20:03:15 +01004374static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004375{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004376 if (!enable_vnmi ||
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004377 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01004378 enable_irq_window(vcpu);
4379 return;
4380 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004381
Sean Christopherson2183f562019-05-07 12:17:56 -07004382 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_NMI_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004383}
4384
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004385static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004386{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004387 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004388 uint32_t intr;
4389 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004390
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004391 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004392
Avi Kivityfa89a812008-09-01 15:57:51 +03004393 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004394 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004395 int inc_eip = 0;
4396 if (vcpu->arch.interrupt.soft)
4397 inc_eip = vcpu->arch.event_exit_inst_len;
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004398 kvm_inject_realmode_interrupt(vcpu, irq, inc_eip);
Eddie Dong85f455f2007-07-06 12:20:49 +03004399 return;
4400 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004401 intr = irq | INTR_INFO_VALID_MASK;
4402 if (vcpu->arch.interrupt.soft) {
4403 intr |= INTR_TYPE_SOFT_INTR;
4404 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4405 vmx->vcpu.arch.event_exit_inst_len);
4406 } else
4407 intr |= INTR_TYPE_EXT_INTR;
4408 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004409
4410 vmx_clear_hlt(vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004411}
4412
Sheng Yangf08864b2008-05-15 18:23:25 +08004413static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4414{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004415 struct vcpu_vmx *vmx = to_vmx(vcpu);
4416
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004417 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004418 /*
4419 * Tracking the NMI-blocked state in software is built upon
4420 * finding the next open IRQ window. This, in turn, depends on
4421 * well-behaving guests: They have to keep IRQs disabled at
4422 * least as long as the NMI handler runs. Otherwise we may
4423 * cause NMI nesting, maybe breaking the guest. But as this is
4424 * highly unlikely, we can live with the residual risk.
4425 */
4426 vmx->loaded_vmcs->soft_vnmi_blocked = 1;
4427 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4428 }
4429
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004430 ++vcpu->stat.nmi_injections;
4431 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004432
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004433 if (vmx->rmode.vm86_active) {
Sean Christopherson9497e1f2019-08-27 14:40:36 -07004434 kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004435 return;
4436 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08004437
Sheng Yangf08864b2008-05-15 18:23:25 +08004438 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4439 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004440
4441 vmx_clear_hlt(vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08004442}
4443
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004444bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004445{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004446 struct vcpu_vmx *vmx = to_vmx(vcpu);
4447 bool masked;
4448
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004449 if (!enable_vnmi)
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004450 return vmx->loaded_vmcs->soft_vnmi_blocked;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004451 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02004452 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004453 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
4454 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4455 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004456}
4457
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004458void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004459{
4460 struct vcpu_vmx *vmx = to_vmx(vcpu);
4461
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004462 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004463 if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
4464 vmx->loaded_vmcs->soft_vnmi_blocked = masked;
4465 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4466 }
4467 } else {
4468 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4469 if (masked)
4470 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4471 GUEST_INTR_STATE_NMI);
4472 else
4473 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4474 GUEST_INTR_STATE_NMI);
4475 }
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004476}
4477
Jan Kiszka2505dc92013-04-14 12:12:47 +02004478static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
4479{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004480 if (to_vmx(vcpu)->nested.nested_run_pending)
4481 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004482
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004483 if (!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004484 to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
4485 return 0;
4486
Jan Kiszka2505dc92013-04-14 12:12:47 +02004487 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4488 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4489 | GUEST_INTR_STATE_NMI));
4490}
4491
Gleb Natapov78646122009-03-23 12:12:11 +02004492static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4493{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004494 return (!to_vmx(vcpu)->nested.nested_run_pending &&
4495 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03004496 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4497 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004498}
4499
Izik Eiduscbc94022007-10-25 00:29:55 +02004500static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4501{
4502 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02004503
Sean Christophersonf7eaeb02018-03-05 12:04:36 -08004504 if (enable_unrestricted_guest)
4505 return 0;
4506
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004507 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
4508 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02004509 if (ret)
4510 return ret;
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004511 to_kvm_vmx(kvm)->tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004512 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02004513}
4514
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004515static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
4516{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004517 to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004518 return 0;
4519}
4520
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004521static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004522{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004523 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004524 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004525 /*
4526 * Update instruction length as we may reinject the exception
4527 * from user space while in guest debugging mode.
4528 */
4529 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4530 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004531 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004532 return false;
4533 /* fall through */
4534 case DB_VECTOR:
4535 if (vcpu->guest_debug &
4536 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4537 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004538 /* fall through */
4539 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004540 case OF_VECTOR:
4541 case BR_VECTOR:
4542 case UD_VECTOR:
4543 case DF_VECTOR:
4544 case SS_VECTOR:
4545 case GP_VECTOR:
4546 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004547 return true;
4548 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004549 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004550 return false;
4551}
4552
4553static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4554 int vec, u32 err_code)
4555{
4556 /*
4557 * Instruction with address size override prefix opcode 0x67
4558 * Cause the #SS fault with 0 error code in VM86 mode.
4559 */
4560 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004561 if (kvm_emulate_instruction(vcpu, 0)) {
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004562 if (vcpu->arch.halt_request) {
4563 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06004564 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004565 }
4566 return 1;
4567 }
4568 return 0;
4569 }
4570
4571 /*
4572 * Forward all other exceptions that are valid in real mode.
4573 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4574 * the required debugging infrastructure rework.
4575 */
4576 kvm_queue_exception(vcpu, vec);
4577 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004578}
4579
Andi Kleena0861c02009-06-08 17:37:09 +08004580/*
4581 * Trigger machine check on the host. We assume all the MSRs are already set up
4582 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4583 * We pass a fake environment to the machine check handler because we want
4584 * the guest to be always treated like user space, no matter what context
4585 * it used internally.
4586 */
4587static void kvm_machine_check(void)
4588{
4589#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4590 struct pt_regs regs = {
4591 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4592 .flags = X86_EFLAGS_IF,
4593 };
4594
4595 do_machine_check(&regs, 0);
4596#endif
4597}
4598
Avi Kivity851ba692009-08-24 11:10:17 +03004599static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004600{
Sean Christopherson95b5a482019-04-19 22:50:59 -07004601 /* handled by vmx_vcpu_run() */
Andi Kleena0861c02009-06-08 17:37:09 +08004602 return 1;
4603}
4604
Sean Christopherson95b5a482019-04-19 22:50:59 -07004605static int handle_exception_nmi(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004606{
Avi Kivity1155f762007-11-22 11:30:47 +02004607 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004608 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004609 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004610 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004611 u32 vect_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004612
Avi Kivity1155f762007-11-22 11:30:47 +02004613 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004614 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004615
Paolo Bonzini2ea72032019-06-06 14:57:25 +02004616 if (is_machine_check(intr_info) || is_nmi(intr_info))
Sean Christopherson95b5a482019-04-19 22:50:59 -07004617 return 1; /* handled by handle_exception_nmi_irqoff() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004618
Wanpeng Li082d06e2018-04-03 16:28:48 -07004619 if (is_invalid_opcode(intr_info))
4620 return handle_ud(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004621
Avi Kivity6aa8b732006-12-10 02:21:36 -08004622 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004623 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004624 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004625
Liran Alon9e869482018-03-12 13:12:51 +02004626 if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
4627 WARN_ON_ONCE(!enable_vmware_backdoor);
Sean Christophersona6c6ed12019-08-27 14:40:30 -07004628
4629 /*
4630 * VMware backdoor emulation on #GP interception only handles
4631 * IN{S}, OUT{S}, and RDPMC, none of which generate a non-zero
4632 * error code on #GP.
4633 */
4634 if (error_code) {
4635 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
4636 return 1;
4637 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004638 return kvm_emulate_instruction(vcpu, EMULTYPE_VMWARE_GP);
Liran Alon9e869482018-03-12 13:12:51 +02004639 }
4640
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004641 /*
4642 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4643 * MMIO, it is better to report an internal error.
4644 * See the comments in vmx_handle_exit.
4645 */
4646 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4647 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4648 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4649 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004650 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004651 vcpu->run->internal.data[0] = vect_info;
4652 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004653 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004654 return 0;
4655 }
4656
Avi Kivity6aa8b732006-12-10 02:21:36 -08004657 if (is_page_fault(intr_info)) {
4658 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07004659 /* EPT won't cause page fault directly */
4660 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
Paolo Bonzinid0006532017-08-11 18:36:43 +02004661 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004662 }
4663
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004664 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004665
4666 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4667 return handle_rmode_exception(vcpu, ex_no, error_code);
4668
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004669 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01004670 case AC_VECTOR:
4671 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
4672 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004673 case DB_VECTOR:
4674 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4675 if (!(vcpu->guest_debug &
4676 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Liran Alon1fc5d1942019-06-06 01:54:47 +03004677 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004678 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Linus Torvalds32d43cd2018-03-20 12:16:59 -07004679 if (is_icebp(intr_info))
Sean Christopherson1957aa62019-08-27 14:40:39 -07004680 WARN_ON(!skip_emulated_instruction(vcpu));
Huw Daviesfd2a4452014-04-16 10:02:51 +01004681
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004682 kvm_queue_exception(vcpu, DB_VECTOR);
4683 return 1;
4684 }
4685 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4686 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4687 /* fall through */
4688 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004689 /*
4690 * Update instruction length as we may reinject #BP from
4691 * user space while in guest debugging mode. Reading it for
4692 * #DB as well causes no harm, it is not used in that case.
4693 */
4694 vmx->vcpu.arch.event_exit_inst_len =
4695 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004696 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004697 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004698 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4699 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004700 break;
4701 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004702 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4703 kvm_run->ex.exception = ex_no;
4704 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004705 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004706 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004707 return 0;
4708}
4709
Avi Kivity851ba692009-08-24 11:10:17 +03004710static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004711{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004712 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004713 return 1;
4714}
4715
Avi Kivity851ba692009-08-24 11:10:17 +03004716static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004717{
Avi Kivity851ba692009-08-24 11:10:17 +03004718 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07004719 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08004720 return 0;
4721}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004722
Avi Kivity851ba692009-08-24 11:10:17 +03004723static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004724{
He, Qingbfdaab02007-09-12 14:18:28 +08004725 unsigned long exit_qualification;
Sean Christophersondca7f122018-03-08 08:57:27 -08004726 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004727 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004728
He, Qingbfdaab02007-09-12 14:18:28 +08004729 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004730 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004731
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004732 ++vcpu->stat.io_exits;
4733
Sean Christopherson432baf62018-03-08 08:57:26 -08004734 if (string)
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004735 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004736
4737 port = exit_qualification >> 16;
4738 size = (exit_qualification & 7) + 1;
Sean Christopherson432baf62018-03-08 08:57:26 -08004739 in = (exit_qualification & 8) != 0;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004740
Sean Christophersondca7f122018-03-08 08:57:27 -08004741 return kvm_fast_pio(vcpu, size, port, in);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004742}
4743
Ingo Molnar102d8322007-02-19 14:37:47 +02004744static void
4745vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4746{
4747 /*
4748 * Patch in the VMCALL instruction:
4749 */
4750 hypercall[0] = 0x0f;
4751 hypercall[1] = 0x01;
4752 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004753}
4754
Guo Chao0fa06072012-06-28 15:16:19 +08004755/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004756static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4757{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004758 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004759 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4760 unsigned long orig_val = val;
4761
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004762 /*
4763 * We get here when L2 changed cr0 in a way that did not change
4764 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004765 * but did change L0 shadowed bits. So we first calculate the
4766 * effective cr0 value that L1 would like to write into the
4767 * hardware. It consists of the L2-owned bits from the new
4768 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004769 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004770 val = (val & ~vmcs12->cr0_guest_host_mask) |
4771 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4772
David Matlack38991522016-11-29 18:14:08 -08004773 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004774 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004775
4776 if (kvm_set_cr0(vcpu, val))
4777 return 1;
4778 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004779 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004780 } else {
4781 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08004782 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004783 return 1;
David Matlack38991522016-11-29 18:14:08 -08004784
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004785 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004786 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004787}
4788
4789static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4790{
4791 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004792 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4793 unsigned long orig_val = val;
4794
4795 /* analogously to handle_set_cr0 */
4796 val = (val & ~vmcs12->cr4_guest_host_mask) |
4797 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
4798 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004799 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004800 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004801 return 0;
4802 } else
4803 return kvm_set_cr4(vcpu, val);
4804}
4805
Paolo Bonzini0367f202016-07-12 10:44:55 +02004806static int handle_desc(struct kvm_vcpu *vcpu)
4807{
4808 WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
Sean Christopherson60fc3d02019-08-27 14:40:38 -07004809 return kvm_emulate_instruction(vcpu, 0);
Paolo Bonzini0367f202016-07-12 10:44:55 +02004810}
4811
Avi Kivity851ba692009-08-24 11:10:17 +03004812static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004813{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004814 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004815 int cr;
4816 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004817 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08004818 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004819
He, Qingbfdaab02007-09-12 14:18:28 +08004820 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004821 cr = exit_qualification & 15;
4822 reg = (exit_qualification >> 8) & 15;
4823 switch ((exit_qualification >> 4) & 3) {
4824 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03004825 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004826 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004827 switch (cr) {
4828 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004829 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004830 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004831 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004832 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity23902182010-06-10 17:02:16 +03004833 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004834 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004835 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004836 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004837 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004838 case 8: {
4839 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03004840 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004841 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004842 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004843 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08004844 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004845 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08004846 return ret;
4847 /*
4848 * TODO: we might be squashing a
4849 * KVM_GUESTDBG_SINGLESTEP-triggered
4850 * KVM_EXIT_DEBUG here.
4851 */
Avi Kivity851ba692009-08-24 11:10:17 +03004852 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004853 return 0;
4854 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02004855 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004856 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004857 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004858 WARN_ONCE(1, "Guest should always own CR0.TS");
4859 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02004860 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08004861 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004862 case 1: /*mov from cr*/
4863 switch (cr) {
4864 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004865 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity9f8fe502010-12-05 17:30:00 +02004866 val = kvm_read_cr3(vcpu);
4867 kvm_register_write(vcpu, reg, val);
4868 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004869 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004870 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004871 val = kvm_get_cr8(vcpu);
4872 kvm_register_write(vcpu, reg, val);
4873 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004874 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004875 }
4876 break;
4877 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02004878 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004879 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02004880 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004881
Kyle Huey6affcbe2016-11-29 12:40:40 -08004882 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004883 default:
4884 break;
4885 }
Avi Kivity851ba692009-08-24 11:10:17 +03004886 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03004887 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08004888 (int)(exit_qualification >> 4) & 3, cr);
4889 return 0;
4890}
4891
Avi Kivity851ba692009-08-24 11:10:17 +03004892static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004893{
He, Qingbfdaab02007-09-12 14:18:28 +08004894 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004895 int dr, dr7, reg;
4896
4897 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4898 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
4899
4900 /* First, if DR does not exist, trigger UD */
4901 if (!kvm_require_dr(vcpu, dr))
4902 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004903
Jan Kiszkaf2483412010-01-20 18:20:20 +01004904 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03004905 if (!kvm_require_cpl(vcpu, 0))
4906 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004907 dr7 = vmcs_readl(GUEST_DR7);
4908 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004909 /*
4910 * As the vm-exit takes precedence over the debug trap, we
4911 * need to emulate the latter, either for the host or the
4912 * guest debugging itself.
4913 */
4914 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03004915 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004916 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02004917 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004918 vcpu->run->debug.arch.exception = DB_VECTOR;
4919 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004920 return 0;
4921 } else {
Liran Alon1fc5d1942019-06-06 01:54:47 +03004922 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004923 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004924 kvm_queue_exception(vcpu, DB_VECTOR);
4925 return 1;
4926 }
4927 }
4928
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004929 if (vcpu->guest_debug == 0) {
Sean Christopherson2183f562019-05-07 12:17:56 -07004930 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004931
4932 /*
4933 * No more DR vmexits; force a reload of the debug registers
4934 * and reenter on this instruction. The next vmexit will
4935 * retrieve the full state of the debug registers.
4936 */
4937 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
4938 return 1;
4939 }
4940
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004941 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
4942 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03004943 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004944
4945 if (kvm_get_dr(vcpu, dr, &val))
4946 return 1;
4947 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03004948 } else
Nadav Amit57773922014-06-18 17:19:23 +03004949 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004950 return 1;
4951
Kyle Huey6affcbe2016-11-29 12:40:40 -08004952 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004953}
4954
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01004955static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
4956{
4957 return vcpu->arch.dr6;
4958}
4959
4960static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
4961{
4962}
4963
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004964static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
4965{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004966 get_debugreg(vcpu->arch.db[0], 0);
4967 get_debugreg(vcpu->arch.db[1], 1);
4968 get_debugreg(vcpu->arch.db[2], 2);
4969 get_debugreg(vcpu->arch.db[3], 3);
4970 get_debugreg(vcpu->arch.dr6, 6);
4971 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
4972
4973 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Sean Christopherson2183f562019-05-07 12:17:56 -07004974 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004975}
4976
Gleb Natapov020df072010-04-13 10:05:23 +03004977static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
4978{
4979 vmcs_writel(GUEST_DR7, val);
4980}
4981
Avi Kivity851ba692009-08-24 11:10:17 +03004982static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004983{
Kyle Huey6a908b62016-11-29 12:40:37 -08004984 return kvm_emulate_cpuid(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004985}
4986
Avi Kivity851ba692009-08-24 11:10:17 +03004987static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004988{
Sean Christopherson1edce0a2019-09-05 14:22:55 -07004989 return kvm_emulate_rdmsr(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004990}
4991
Avi Kivity851ba692009-08-24 11:10:17 +03004992static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004993{
Sean Christopherson1edce0a2019-09-05 14:22:55 -07004994 return kvm_emulate_wrmsr(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004995}
4996
Avi Kivity851ba692009-08-24 11:10:17 +03004997static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004998{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01004999 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005000 return 1;
5001}
5002
Avi Kivity851ba692009-08-24 11:10:17 +03005003static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005004{
Sean Christopherson2183f562019-05-07 12:17:56 -07005005 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_INTR_PENDING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005006
Avi Kivity3842d132010-07-27 12:30:24 +03005007 kvm_make_request(KVM_REQ_EVENT, vcpu);
5008
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005009 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005010 return 1;
5011}
5012
Avi Kivity851ba692009-08-24 11:10:17 +03005013static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005014{
Avi Kivityd3bef152007-06-05 15:53:05 +03005015 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005016}
5017
Avi Kivity851ba692009-08-24 11:10:17 +03005018static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005019{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03005020 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02005021}
5022
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005023static int handle_invd(struct kvm_vcpu *vcpu)
5024{
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005025 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005026}
5027
Avi Kivity851ba692009-08-24 11:10:17 +03005028static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005029{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005030 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005031
5032 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005033 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005034}
5035
Avi Kivityfee84b02011-11-10 14:57:25 +02005036static int handle_rdpmc(struct kvm_vcpu *vcpu)
5037{
5038 int err;
5039
5040 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005041 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02005042}
5043
Avi Kivity851ba692009-08-24 11:10:17 +03005044static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005045{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005046 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005047}
5048
Dexuan Cui2acf9232010-06-10 11:27:12 +08005049static int handle_xsetbv(struct kvm_vcpu *vcpu)
5050{
5051 u64 new_bv = kvm_read_edx_eax(vcpu);
Sean Christophersonde3cd112019-04-30 10:36:17 -07005052 u32 index = kvm_rcx_read(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08005053
5054 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08005055 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08005056 return 1;
5057}
5058
Avi Kivity851ba692009-08-24 11:10:17 +03005059static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005060{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005061 if (likely(fasteoi)) {
5062 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5063 int access_type, offset;
5064
5065 access_type = exit_qualification & APIC_ACCESS_TYPE;
5066 offset = exit_qualification & APIC_ACCESS_OFFSET;
5067 /*
5068 * Sane guest uses MOV to write EOI, with written value
5069 * not cared. So make a short-circuit here by avoiding
5070 * heavy instruction emulation.
5071 */
5072 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5073 (offset == APIC_EOI)) {
5074 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005075 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03005076 }
5077 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005078 return kvm_emulate_instruction(vcpu, 0);
Sheng Yangf78e0e22007-10-29 09:40:42 +08005079}
5080
Yang Zhangc7c9c562013-01-25 10:18:51 +08005081static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5082{
5083 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5084 int vector = exit_qualification & 0xff;
5085
5086 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5087 kvm_apic_set_eoi_accelerated(vcpu, vector);
5088 return 1;
5089}
5090
Yang Zhang83d4c282013-01-25 10:18:49 +08005091static int handle_apic_write(struct kvm_vcpu *vcpu)
5092{
5093 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5094 u32 offset = exit_qualification & 0xfff;
5095
5096 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5097 kvm_apic_write_nodecode(vcpu, offset);
5098 return 1;
5099}
5100
Avi Kivity851ba692009-08-24 11:10:17 +03005101static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005102{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005103 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005104 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005105 bool has_error_code = false;
5106 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005107 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005108 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005109
5110 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005111 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005112 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005113
5114 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5115
5116 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005117 if (reason == TASK_SWITCH_GATE && idt_v) {
5118 switch (type) {
5119 case INTR_TYPE_NMI_INTR:
5120 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005121 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005122 break;
5123 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005124 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005125 kvm_clear_interrupt_queue(vcpu);
5126 break;
5127 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005128 if (vmx->idt_vectoring_info &
5129 VECTORING_INFO_DELIVER_CODE_MASK) {
5130 has_error_code = true;
5131 error_code =
5132 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5133 }
5134 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005135 case INTR_TYPE_SOFT_EXCEPTION:
5136 kvm_clear_exception_queue(vcpu);
5137 break;
5138 default:
5139 break;
5140 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005141 }
Izik Eidus37817f22008-03-24 23:14:53 +02005142 tss_selector = exit_qualification;
5143
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005144 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5145 type != INTR_TYPE_EXT_INTR &&
5146 type != INTR_TYPE_NMI_INTR))
Sean Christopherson1957aa62019-08-27 14:40:39 -07005147 WARN_ON(!skip_emulated_instruction(vcpu));
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005148
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005149 /*
5150 * TODO: What about debug traps on tss switch?
5151 * Are we supposed to inject them and update dr6?
5152 */
Sean Christopherson10517782019-08-27 14:40:35 -07005153 return kvm_task_switch(vcpu, tss_selector,
5154 type == INTR_TYPE_SOFT_INTR ? idt_index : -1,
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005155 reason, has_error_code, error_code);
Izik Eidus37817f22008-03-24 23:14:53 +02005156}
5157
Avi Kivity851ba692009-08-24 11:10:17 +03005158static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005159{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005160 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005161 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01005162 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005163
Sheng Yangf9c617f2009-03-25 10:08:52 +08005164 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005165
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005166 /*
5167 * EPT violation happened while executing iret from NMI,
5168 * "blocked by NMI" bit has to be set before next VM entry.
5169 * There are errata that may cause this bit to not be set:
5170 * AAK134, BY25.
5171 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005172 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005173 enable_vnmi &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005174 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005175 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5176
Sheng Yang14394422008-04-28 12:24:45 +08005177 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005178 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005179
Junaid Shahid27959a42016-12-06 16:46:10 -08005180 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005181 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08005182 ? PFERR_USER_MASK : 0;
5183 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005184 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08005185 ? PFERR_WRITE_MASK : 0;
5186 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005187 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08005188 ? PFERR_FETCH_MASK : 0;
5189 /* ept page table entry is present? */
5190 error_code |= (exit_qualification &
5191 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
5192 EPT_VIOLATION_EXECUTABLE))
5193 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005194
Paolo Bonzinieebed242016-11-28 14:39:58 +01005195 error_code |= (exit_qualification & 0x100) != 0 ?
5196 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005197
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005198 vcpu->arch.exit_qualification = exit_qualification;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005199 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005200}
5201
Avi Kivity851ba692009-08-24 11:10:17 +03005202static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005203{
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005204 gpa_t gpa;
5205
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005206 /*
5207 * A nested guest cannot optimize MMIO vmexits, because we have an
5208 * nGPA here instead of the required GPA.
5209 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005210 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005211 if (!is_guest_mode(vcpu) &&
5212 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08005213 trace_kvm_fast_mmio(gpa);
Sean Christopherson1957aa62019-08-27 14:40:39 -07005214 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005215 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005216
Sean Christophersonc75d0edc2018-03-29 14:48:31 -07005217 return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005218}
5219
Avi Kivity851ba692009-08-24 11:10:17 +03005220static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005221{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005222 WARN_ON_ONCE(!enable_vnmi);
Sean Christopherson2183f562019-05-07 12:17:56 -07005223 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_NMI_PENDING);
Sheng Yangf08864b2008-05-15 18:23:25 +08005224 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005225 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005226
5227 return 1;
5228}
5229
Mohammed Gamal80ced182009-09-01 12:48:18 +02005230static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005231{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005232 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity49e9d552010-09-19 14:34:08 +02005233 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005234 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005235
Sean Christopherson2bb8caf2018-03-12 10:56:13 -07005236 /*
5237 * We should never reach the point where we are emulating L2
5238 * due to invalid guest state as that means we incorrectly
5239 * allowed a nested VMEntry with an invalid vmcs12.
5240 */
5241 WARN_ON_ONCE(vmx->emulation_required && vmx->nested.nested_run_pending);
5242
Sean Christopherson2183f562019-05-07 12:17:56 -07005243 intr_window_requested = exec_controls_get(vmx) &
5244 CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005245
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005246 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005247 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005248 return handle_interrupt_window(&vmx->vcpu);
5249
Radim Krčmář72875d82017-04-26 22:32:19 +02005250 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005251 return 1;
5252
Sean Christopherson60fc3d02019-08-27 14:40:38 -07005253 if (!kvm_emulate_instruction(vcpu, 0))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005254 return 0;
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005255
Sean Christophersonadd5ff72018-03-23 09:34:00 -07005256 if (vmx->emulation_required && !vmx->rmode.vm86_active &&
Sean Christopherson8fff2712019-08-27 14:40:37 -07005257 vcpu->arch.exception.pending) {
5258 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5259 vcpu->run->internal.suberror =
5260 KVM_INTERNAL_ERROR_EMULATION;
5261 vcpu->run->internal.ndata = 0;
5262 return 0;
5263 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005264
Gleb Natapov8d76c492013-05-08 18:38:44 +03005265 if (vcpu->arch.halt_request) {
5266 vcpu->arch.halt_request = 0;
Sean Christopherson8fff2712019-08-27 14:40:37 -07005267 return kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03005268 }
5269
Sean Christopherson8fff2712019-08-27 14:40:37 -07005270 /*
5271 * Note, return 1 and not 0, vcpu_run() is responsible for
5272 * morphing the pending signal into the proper return code.
5273 */
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005274 if (signal_pending(current))
Sean Christopherson8fff2712019-08-27 14:40:37 -07005275 return 1;
5276
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005277 if (need_resched())
5278 schedule();
5279 }
5280
Sean Christopherson8fff2712019-08-27 14:40:37 -07005281 return 1;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005282}
5283
5284static void grow_ple_window(struct kvm_vcpu *vcpu)
5285{
5286 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005287 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005288
Babu Mogerc8e88712018-03-16 16:37:24 -04005289 vmx->ple_window = __grow_ple_window(old, ple_window,
5290 ple_window_grow,
5291 ple_window_max);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005292
Peter Xu4f75bcc2019-09-06 10:17:22 +08005293 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005294 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005295 trace_kvm_ple_window_update(vcpu->vcpu_id,
5296 vmx->ple_window, old);
5297 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005298}
5299
5300static void shrink_ple_window(struct kvm_vcpu *vcpu)
5301{
5302 struct vcpu_vmx *vmx = to_vmx(vcpu);
Peter Xuc5c5d6f2019-09-06 10:17:21 +08005303 unsigned int old = vmx->ple_window;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005304
Babu Mogerc8e88712018-03-16 16:37:24 -04005305 vmx->ple_window = __shrink_ple_window(old, ple_window,
5306 ple_window_shrink,
5307 ple_window);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005308
Peter Xu4f75bcc2019-09-06 10:17:22 +08005309 if (vmx->ple_window != old) {
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005310 vmx->ple_window_dirty = true;
Peter Xu4f75bcc2019-09-06 10:17:22 +08005311 trace_kvm_ple_window_update(vcpu->vcpu_id,
5312 vmx->ple_window, old);
5313 }
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005314}
5315
5316/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08005317 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
5318 */
5319static void wakeup_handler(void)
5320{
5321 struct kvm_vcpu *vcpu;
5322 int cpu = smp_processor_id();
5323
5324 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5325 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
5326 blocked_vcpu_list) {
5327 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
5328
5329 if (pi_test_on(pi_desc) == 1)
5330 kvm_vcpu_kick(vcpu);
5331 }
5332 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5333}
5334
Peng Haoe01bca22018-04-07 05:47:32 +08005335static void vmx_enable_tdp(void)
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005336{
5337 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
5338 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
5339 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
5340 0ull, VMX_EPT_EXECUTABLE_MASK,
5341 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Tom Lendackyd0ec49d2017-07-17 16:10:27 -05005342 VMX_EPT_RWX_MASK, 0ull);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005343
5344 ept_set_mmio_spte_mask();
5345 kvm_enable_tdp();
5346}
5347
Avi Kivity6aa8b732006-12-10 02:21:36 -08005348/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005349 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5350 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5351 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005352static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005353{
Wanpeng Lib31c1142018-03-12 04:53:04 -07005354 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005355 grow_ple_window(vcpu);
5356
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08005357 /*
5358 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
5359 * VM-execution control is ignored if CPL > 0. OTOH, KVM
5360 * never set PAUSE_EXITING and just set PLE if supported,
5361 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
5362 */
5363 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005364 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005365}
5366
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005367static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08005368{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005369 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08005370}
5371
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005372static int handle_mwait(struct kvm_vcpu *vcpu)
5373{
5374 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
5375 return handle_nop(vcpu);
5376}
5377
Jim Mattson45ec3682017-08-23 16:32:04 -07005378static int handle_invalid_op(struct kvm_vcpu *vcpu)
5379{
5380 kvm_queue_exception(vcpu, UD_VECTOR);
5381 return 1;
5382}
5383
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005384static int handle_monitor_trap(struct kvm_vcpu *vcpu)
5385{
5386 return 1;
5387}
5388
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005389static int handle_monitor(struct kvm_vcpu *vcpu)
5390{
5391 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
5392 return handle_nop(vcpu);
5393}
5394
Junaid Shahideb4b2482018-06-27 14:59:14 -07005395static int handle_invpcid(struct kvm_vcpu *vcpu)
5396{
5397 u32 vmx_instruction_info;
5398 unsigned long type;
5399 bool pcid_enabled;
5400 gva_t gva;
5401 struct x86_exception e;
Junaid Shahidb94742c2018-06-27 14:59:20 -07005402 unsigned i;
5403 unsigned long roots_to_free = 0;
Junaid Shahideb4b2482018-06-27 14:59:14 -07005404 struct {
5405 u64 pcid;
5406 u64 gla;
5407 } operand;
5408
5409 if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
5410 kvm_queue_exception(vcpu, UD_VECTOR);
5411 return 1;
5412 }
5413
5414 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5415 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
5416
5417 if (type > 3) {
5418 kvm_inject_gp(vcpu, 0);
5419 return 1;
5420 }
5421
5422 /* According to the Intel instruction reference, the memory operand
5423 * is read even if it isn't needed (e.g., for type==all)
5424 */
5425 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyfdb28612019-06-06 00:19:16 +03005426 vmx_instruction_info, false,
5427 sizeof(operand), &gva))
Junaid Shahideb4b2482018-06-27 14:59:14 -07005428 return 1;
5429
5430 if (kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e)) {
5431 kvm_inject_page_fault(vcpu, &e);
5432 return 1;
5433 }
5434
5435 if (operand.pcid >> 12 != 0) {
5436 kvm_inject_gp(vcpu, 0);
5437 return 1;
5438 }
5439
5440 pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
5441
5442 switch (type) {
5443 case INVPCID_TYPE_INDIV_ADDR:
5444 if ((!pcid_enabled && (operand.pcid != 0)) ||
5445 is_noncanonical_address(operand.gla, vcpu)) {
5446 kvm_inject_gp(vcpu, 0);
5447 return 1;
5448 }
5449 kvm_mmu_invpcid_gva(vcpu, operand.gla, operand.pcid);
5450 return kvm_skip_emulated_instruction(vcpu);
5451
5452 case INVPCID_TYPE_SINGLE_CTXT:
5453 if (!pcid_enabled && (operand.pcid != 0)) {
5454 kvm_inject_gp(vcpu, 0);
5455 return 1;
5456 }
5457
5458 if (kvm_get_active_pcid(vcpu) == operand.pcid) {
5459 kvm_mmu_sync_roots(vcpu);
5460 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
5461 }
5462
Junaid Shahidb94742c2018-06-27 14:59:20 -07005463 for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
Vitaly Kuznetsov44dd3ff2018-10-08 21:28:05 +02005464 if (kvm_get_pcid(vcpu, vcpu->arch.mmu->prev_roots[i].cr3)
Junaid Shahidb94742c2018-06-27 14:59:20 -07005465 == operand.pcid)
5466 roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i);
Junaid Shahidade61e22018-06-27 14:59:15 -07005467
Vitaly Kuznetsov6a82cd12018-10-08 21:28:07 +02005468 kvm_mmu_free_roots(vcpu, vcpu->arch.mmu, roots_to_free);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005469 /*
Junaid Shahidb94742c2018-06-27 14:59:20 -07005470 * If neither the current cr3 nor any of the prev_roots use the
Junaid Shahidade61e22018-06-27 14:59:15 -07005471 * given PCID, then nothing needs to be done here because a
5472 * resync will happen anyway before switching to any other CR3.
Junaid Shahideb4b2482018-06-27 14:59:14 -07005473 */
5474
5475 return kvm_skip_emulated_instruction(vcpu);
5476
5477 case INVPCID_TYPE_ALL_NON_GLOBAL:
5478 /*
5479 * Currently, KVM doesn't mark global entries in the shadow
5480 * page tables, so a non-global flush just degenerates to a
5481 * global flush. If needed, we could optimize this later by
5482 * keeping track of global entries in shadow page tables.
5483 */
5484
5485 /* fall-through */
5486 case INVPCID_TYPE_ALL_INCL_GLOBAL:
5487 kvm_mmu_unload(vcpu);
5488 return kvm_skip_emulated_instruction(vcpu);
5489
5490 default:
5491 BUG(); /* We have already checked above that type <= 3 */
5492 }
5493}
5494
Kai Huang843e4332015-01-28 10:54:28 +08005495static int handle_pml_full(struct kvm_vcpu *vcpu)
5496{
5497 unsigned long exit_qualification;
5498
5499 trace_kvm_pml_full(vcpu->vcpu_id);
5500
5501 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5502
5503 /*
5504 * PML buffer FULL happened while executing iret from NMI,
5505 * "blocked by NMI" bit has to be set before next VM entry.
5506 */
5507 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005508 enable_vnmi &&
Kai Huang843e4332015-01-28 10:54:28 +08005509 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
5510 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5511 GUEST_INTR_STATE_NMI);
5512
5513 /*
5514 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
5515 * here.., and there's no userspace involvement needed for PML.
5516 */
5517 return 1;
5518}
5519
Yunhong Jiang64672c92016-06-13 14:19:59 -07005520static int handle_preemption_timer(struct kvm_vcpu *vcpu)
5521{
Sean Christopherson804939e2019-05-07 12:18:05 -07005522 struct vcpu_vmx *vmx = to_vmx(vcpu);
5523
5524 if (!vmx->req_immediate_exit &&
5525 !unlikely(vmx->loaded_vmcs->hv_timer_soft_disabled))
Sean Christophersond264ee02018-08-27 15:21:12 -07005526 kvm_lapic_expired_hv_timer(vcpu);
Sean Christopherson804939e2019-05-07 12:18:05 -07005527
Yunhong Jiang64672c92016-06-13 14:19:59 -07005528 return 1;
5529}
5530
Sean Christophersone4027cf2018-12-03 13:53:12 -08005531/*
5532 * When nested=0, all VMX instruction VM Exits filter here. The handlers
5533 * are overwritten by nested_vmx_setup() when nested=1.
5534 */
5535static int handle_vmx_instruction(struct kvm_vcpu *vcpu)
5536{
5537 kvm_queue_exception(vcpu, UD_VECTOR);
5538 return 1;
5539}
5540
Sean Christopherson0b665d32018-08-14 09:33:34 -07005541static int handle_encls(struct kvm_vcpu *vcpu)
5542{
5543 /*
5544 * SGX virtualization is not yet supported. There is no software
5545 * enable bit for SGX, so we have to trap ENCLS and inject a #UD
5546 * to prevent the guest from executing ENCLS.
5547 */
5548 kvm_queue_exception(vcpu, UD_VECTOR);
5549 return 1;
5550}
5551
Nadav Har'El0140cae2011-05-25 23:06:28 +03005552/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005553 * The exit handlers return 1 if the exit was handled fully and guest execution
5554 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5555 * to be done to userspace and return 0.
5556 */
Sean Christophersone4027cf2018-12-03 13:53:12 -08005557static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Sean Christopherson95b5a482019-04-19 22:50:59 -07005558 [EXIT_REASON_EXCEPTION_NMI] = handle_exception_nmi,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005559 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005560 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005561 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005562 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005563 [EXIT_REASON_CR_ACCESS] = handle_cr,
5564 [EXIT_REASON_DR_ACCESS] = handle_dr,
5565 [EXIT_REASON_CPUID] = handle_cpuid,
5566 [EXIT_REASON_MSR_READ] = handle_rdmsr,
5567 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
5568 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
5569 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005570 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005571 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02005572 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02005573 [EXIT_REASON_VMCALL] = handle_vmcall,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005574 [EXIT_REASON_VMCLEAR] = handle_vmx_instruction,
5575 [EXIT_REASON_VMLAUNCH] = handle_vmx_instruction,
5576 [EXIT_REASON_VMPTRLD] = handle_vmx_instruction,
5577 [EXIT_REASON_VMPTRST] = handle_vmx_instruction,
5578 [EXIT_REASON_VMREAD] = handle_vmx_instruction,
5579 [EXIT_REASON_VMRESUME] = handle_vmx_instruction,
5580 [EXIT_REASON_VMWRITE] = handle_vmx_instruction,
5581 [EXIT_REASON_VMOFF] = handle_vmx_instruction,
5582 [EXIT_REASON_VMON] = handle_vmx_instruction,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005583 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5584 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08005585 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08005586 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02005587 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08005588 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005589 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005590 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Paolo Bonzini0367f202016-07-12 10:44:55 +02005591 [EXIT_REASON_GDTR_IDTR] = handle_desc,
5592 [EXIT_REASON_LDTR_TR] = handle_desc,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005593 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5594 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005595 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005596 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005597 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005598 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005599 [EXIT_REASON_INVEPT] = handle_vmx_instruction,
5600 [EXIT_REASON_INVVPID] = handle_vmx_instruction,
Jim Mattson45ec3682017-08-23 16:32:04 -07005601 [EXIT_REASON_RDRAND] = handle_invalid_op,
Jim Mattson75f4fc82017-08-23 16:32:03 -07005602 [EXIT_REASON_RDSEED] = handle_invalid_op,
Kai Huang843e4332015-01-28 10:54:28 +08005603 [EXIT_REASON_PML_FULL] = handle_pml_full,
Junaid Shahideb4b2482018-06-27 14:59:14 -07005604 [EXIT_REASON_INVPCID] = handle_invpcid,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005605 [EXIT_REASON_VMFUNC] = handle_vmx_instruction,
Yunhong Jiang64672c92016-06-13 14:19:59 -07005606 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Sean Christopherson0b665d32018-08-14 09:33:34 -07005607 [EXIT_REASON_ENCLS] = handle_encls,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005608};
5609
5610static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005611 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005612
Avi Kivity586f9602010-11-18 13:09:54 +02005613static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
5614{
5615 *info1 = vmcs_readl(EXIT_QUALIFICATION);
5616 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
5617}
5618
Kai Huanga3eaa862015-11-04 13:46:05 +08005619static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08005620{
Kai Huanga3eaa862015-11-04 13:46:05 +08005621 if (vmx->pml_pg) {
5622 __free_page(vmx->pml_pg);
5623 vmx->pml_pg = NULL;
5624 }
Kai Huang843e4332015-01-28 10:54:28 +08005625}
5626
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005627static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08005628{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005629 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005630 u64 *pml_buf;
5631 u16 pml_idx;
5632
5633 pml_idx = vmcs_read16(GUEST_PML_INDEX);
5634
5635 /* Do nothing if PML buffer is empty */
5636 if (pml_idx == (PML_ENTITY_NUM - 1))
5637 return;
5638
5639 /* PML index always points to next available PML buffer entity */
5640 if (pml_idx >= PML_ENTITY_NUM)
5641 pml_idx = 0;
5642 else
5643 pml_idx++;
5644
5645 pml_buf = page_address(vmx->pml_pg);
5646 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
5647 u64 gpa;
5648
5649 gpa = pml_buf[pml_idx];
5650 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005651 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08005652 }
5653
5654 /* reset PML index */
5655 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5656}
5657
5658/*
5659 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
5660 * Called before reporting dirty_bitmap to userspace.
5661 */
5662static void kvm_flush_pml_buffers(struct kvm *kvm)
5663{
5664 int i;
5665 struct kvm_vcpu *vcpu;
5666 /*
5667 * We only need to kick vcpu out of guest mode here, as PML buffer
5668 * is flushed at beginning of all VMEXITs, and it's obvious that only
5669 * vcpus running in guest are possible to have unflushed GPAs in PML
5670 * buffer.
5671 */
5672 kvm_for_each_vcpu(i, vcpu, kvm)
5673 kvm_vcpu_kick(vcpu);
5674}
5675
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005676static void vmx_dump_sel(char *name, uint32_t sel)
5677{
5678 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05005679 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005680 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
5681 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
5682 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
5683}
5684
5685static void vmx_dump_dtsel(char *name, uint32_t limit)
5686{
5687 pr_err("%s limit=0x%08x, base=0x%016lx\n",
5688 name, vmcs_read32(limit),
5689 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
5690}
5691
Paolo Bonzini69090812019-04-15 15:16:17 +02005692void dump_vmcs(void)
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005693{
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005694 u32 vmentry_ctl, vmexit_ctl;
5695 u32 cpu_based_exec_ctrl, pin_based_exec_ctrl, secondary_exec_control;
5696 unsigned long cr4;
5697 u64 efer;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005698 int i, n;
5699
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005700 if (!dump_invalid_vmcs) {
5701 pr_warn_ratelimited("set kvm_intel.dump_invalid_vmcs=1 to dump internal KVM state.\n");
5702 return;
5703 }
5704
5705 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
5706 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
5707 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5708 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
5709 cr4 = vmcs_readl(GUEST_CR4);
5710 efer = vmcs_read64(GUEST_IA32_EFER);
5711 secondary_exec_control = 0;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005712 if (cpu_has_secondary_exec_ctrls())
5713 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5714
5715 pr_err("*** Guest State ***\n");
5716 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5717 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
5718 vmcs_readl(CR0_GUEST_HOST_MASK));
5719 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5720 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
5721 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
5722 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
5723 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
5724 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005725 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
5726 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
5727 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
5728 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005729 }
5730 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
5731 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
5732 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
5733 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
5734 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5735 vmcs_readl(GUEST_SYSENTER_ESP),
5736 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
5737 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
5738 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
5739 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
5740 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
5741 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
5742 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
5743 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
5744 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
5745 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
5746 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
5747 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
5748 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005749 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5750 efer, vmcs_read64(GUEST_IA32_PAT));
5751 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
5752 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005753 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005754 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005755 vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005756 pr_err("PerfGlobCtl = 0x%016llx\n",
5757 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005758 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005759 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005760 pr_err("Interruptibility = %08x ActivityState = %08x\n",
5761 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
5762 vmcs_read32(GUEST_ACTIVITY_STATE));
5763 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
5764 pr_err("InterruptStatus = %04x\n",
5765 vmcs_read16(GUEST_INTR_STATUS));
5766
5767 pr_err("*** Host State ***\n");
5768 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
5769 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
5770 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
5771 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
5772 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
5773 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
5774 vmcs_read16(HOST_TR_SELECTOR));
5775 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
5776 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
5777 vmcs_readl(HOST_TR_BASE));
5778 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
5779 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
5780 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
5781 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
5782 vmcs_readl(HOST_CR4));
5783 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5784 vmcs_readl(HOST_IA32_SYSENTER_ESP),
5785 vmcs_read32(HOST_IA32_SYSENTER_CS),
5786 vmcs_readl(HOST_IA32_SYSENTER_EIP));
5787 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005788 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5789 vmcs_read64(HOST_IA32_EFER),
5790 vmcs_read64(HOST_IA32_PAT));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005791 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005792 vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005793 pr_err("PerfGlobCtl = 0x%016llx\n",
5794 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005795
5796 pr_err("*** Control State ***\n");
5797 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
5798 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
5799 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
5800 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
5801 vmcs_read32(EXCEPTION_BITMAP),
5802 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
5803 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
5804 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
5805 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
5806 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
5807 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
5808 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
5809 vmcs_read32(VM_EXIT_INTR_INFO),
5810 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
5811 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
5812 pr_err(" reason=%08x qualification=%016lx\n",
5813 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
5814 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
5815 vmcs_read32(IDT_VECTORING_INFO_FIELD),
5816 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005817 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08005818 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005819 pr_err("TSC Multiplier = 0x%016llx\n",
5820 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005821 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW) {
5822 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
5823 u16 status = vmcs_read16(GUEST_INTR_STATUS);
5824 pr_err("SVI|RVI = %02x|%02x ", status >> 8, status & 0xff);
5825 }
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005826 pr_cont("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005827 if (secondary_exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
5828 pr_err("APIC-access addr = 0x%016llx ", vmcs_read64(APIC_ACCESS_ADDR));
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005829 pr_cont("virt-APIC addr = 0x%016llx\n", vmcs_read64(VIRTUAL_APIC_PAGE_ADDR));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005830 }
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005831 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
5832 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
5833 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005834 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005835 n = vmcs_read32(CR3_TARGET_COUNT);
5836 for (i = 0; i + 1 < n; i += 4)
5837 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
5838 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
5839 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
5840 if (i < n)
5841 pr_err("CR3 target%u=%016lx\n",
5842 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
5843 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
5844 pr_err("PLE Gap=%08x Window=%08x\n",
5845 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
5846 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
5847 pr_err("Virtual processor ID = 0x%04x\n",
5848 vmcs_read16(VIRTUAL_PROCESSOR_ID));
5849}
5850
Avi Kivity6aa8b732006-12-10 02:21:36 -08005851/*
5852 * The guest has exited. See if we can fix it or if we need userspace
5853 * assistance.
5854 */
Avi Kivity851ba692009-08-24 11:10:17 +03005855static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005856{
Avi Kivity29bd8a72007-09-10 17:27:03 +03005857 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005858 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02005859 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005860
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01005861 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
5862
Kai Huang843e4332015-01-28 10:54:28 +08005863 /*
5864 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
5865 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
5866 * querying dirty_bitmap, we only need to kick all vcpus out of guest
5867 * mode as if vcpus is in root mode, the PML buffer must has been
5868 * flushed already.
5869 */
5870 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005871 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005872
Mohammed Gamal80ced182009-09-01 12:48:18 +02005873 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02005874 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02005875 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005876
Paolo Bonzini7313c692017-07-27 10:31:25 +02005877 if (is_guest_mode(vcpu) && nested_vmx_exit_reflected(vcpu, exit_reason))
5878 return nested_vmx_reflect_vmexit(vcpu, exit_reason);
Nadav Har'El644d7112011-05-25 23:12:35 +03005879
Mohammed Gamal51207022010-05-31 22:40:54 +03005880 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005881 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03005882 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5883 vcpu->run->fail_entry.hardware_entry_failure_reason
5884 = exit_reason;
5885 return 0;
5886 }
5887
Avi Kivity29bd8a72007-09-10 17:27:03 +03005888 if (unlikely(vmx->fail)) {
Paolo Bonzini3b20e032019-07-19 18:15:08 +02005889 dump_vmcs();
Avi Kivity851ba692009-08-24 11:10:17 +03005890 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5891 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03005892 = vmcs_read32(VM_INSTRUCTION_ERROR);
5893 return 0;
5894 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005895
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005896 /*
5897 * Note:
5898 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
5899 * delivery event since it indicates guest is accessing MMIO.
5900 * The vm-exit can be triggered again after return to guest that
5901 * will cause infinite loop.
5902 */
Mike Dayd77c26f2007-10-08 09:02:08 -04005903 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08005904 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02005905 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00005906 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005907 exit_reason != EXIT_REASON_TASK_SWITCH)) {
5908 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5909 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005910 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005911 vcpu->run->internal.data[0] = vectoring_info;
5912 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005913 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
5914 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
5915 vcpu->run->internal.ndata++;
5916 vcpu->run->internal.data[3] =
5917 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5918 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005919 return 0;
5920 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005921
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005922 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01005923 vmx->loaded_vmcs->soft_vnmi_blocked)) {
5924 if (vmx_interrupt_allowed(vcpu)) {
5925 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5926 } else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
5927 vcpu->arch.nmi_pending) {
5928 /*
5929 * This CPU don't support us in finding the end of an
5930 * NMI-blocked window if the guest runs with IRQs
5931 * disabled. So we pull the trigger after 1 s of
5932 * futile waiting, but inform the user about this.
5933 */
5934 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
5935 "state on VCPU %d after 1 s timeout\n",
5936 __func__, vcpu->vcpu_id);
5937 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5938 }
5939 }
5940
Avi Kivity6aa8b732006-12-10 02:21:36 -08005941 if (exit_reason < kvm_vmx_max_exit_handlers
5942 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03005943 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005944 else {
Radim Krčmář6c6c5e02017-01-13 18:59:04 +01005945 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
5946 exit_reason);
Liran Alon7396d332019-08-26 13:16:43 +03005947 dump_vmcs();
5948 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5949 vcpu->run->internal.suberror =
5950 KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
5951 vcpu->run->internal.ndata = 1;
5952 vcpu->run->internal.data[0] = exit_reason;
5953 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005954 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005955}
5956
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005957/*
5958 * Software based L1D cache flush which is used when microcode providing
5959 * the cache control MSR is not loaded.
5960 *
5961 * The L1D cache is 32 KiB on Nehalem and later microarchitectures, but to
5962 * flush it is required to read in 64 KiB because the replacement algorithm
5963 * is not exactly LRU. This could be sized at runtime via topology
5964 * information but as all relevant affected CPUs have 32KiB L1D cache size
5965 * there is no point in doing so.
5966 */
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005967static void vmx_l1d_flush(struct kvm_vcpu *vcpu)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005968{
5969 int size = PAGE_SIZE << L1D_CACHE_ORDER;
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005970
5971 /*
Thomas Gleixner2f055942018-07-13 16:23:17 +02005972 * This code is only executed when the the flush mode is 'cond' or
5973 * 'always'
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005974 */
Nicolai Stange427362a2018-07-21 22:25:00 +02005975 if (static_branch_likely(&vmx_l1d_flush_cond)) {
Nicolai Stange45b575c2018-07-27 13:22:16 +02005976 bool flush_l1d;
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02005977
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005978 /*
Nicolai Stange45b575c2018-07-27 13:22:16 +02005979 * Clear the per-vcpu flush bit, it gets set again
5980 * either from vcpu_run() or from one of the unsafe
5981 * VMEXIT handlers.
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005982 */
Nicolai Stange45b575c2018-07-27 13:22:16 +02005983 flush_l1d = vcpu->arch.l1tf_flush_l1d;
Thomas Gleixner4c6523e2018-07-13 16:23:20 +02005984 vcpu->arch.l1tf_flush_l1d = false;
Nicolai Stange45b575c2018-07-27 13:22:16 +02005985
5986 /*
5987 * Clear the per-cpu flush bit, it gets set again from
5988 * the interrupt handlers.
5989 */
5990 flush_l1d |= kvm_get_cpu_l1tf_flush_l1d();
5991 kvm_clear_cpu_l1tf_flush_l1d();
5992
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02005993 if (!flush_l1d)
5994 return;
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005995 }
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005996
5997 vcpu->stat.l1d_flush++;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005998
Paolo Bonzini3fa045b2018-07-02 13:03:48 +02005999 if (static_cpu_has(X86_FEATURE_FLUSH_L1D)) {
6000 wrmsrl(MSR_IA32_FLUSH_CMD, L1D_FLUSH);
6001 return;
6002 }
6003
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006004 asm volatile(
6005 /* First ensure the pages are in the TLB */
6006 "xorl %%eax, %%eax\n"
6007 ".Lpopulate_tlb:\n\t"
Nicolai Stange288d1522018-07-18 19:07:38 +02006008 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006009 "addl $4096, %%eax\n\t"
6010 "cmpl %%eax, %[size]\n\t"
6011 "jne .Lpopulate_tlb\n\t"
6012 "xorl %%eax, %%eax\n\t"
6013 "cpuid\n\t"
6014 /* Now fill the cache */
6015 "xorl %%eax, %%eax\n"
6016 ".Lfill_cache:\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02006017 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006018 "addl $64, %%eax\n\t"
6019 "cmpl %%eax, %[size]\n\t"
6020 "jne .Lfill_cache\n\t"
6021 "lfence\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02006022 :: [flush_pages] "r" (vmx_l1d_flush_pages),
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02006023 [size] "r" (size)
6024 : "eax", "ebx", "ecx", "edx");
6025}
6026
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006027static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006028{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006029 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6030
6031 if (is_guest_mode(vcpu) &&
6032 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
6033 return;
6034
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006035 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006036 vmcs_write32(TPR_THRESHOLD, 0);
6037 return;
6038 }
6039
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006040 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006041}
6042
Sean Christopherson97b7ead2018-12-03 13:53:16 -08006043void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
Yang Zhang8d146952013-01-25 10:18:50 +08006044{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006045 struct vcpu_vmx *vmx = to_vmx(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006046 u32 sec_exec_control;
6047
Jim Mattson8d860bb2018-05-09 16:56:05 -04006048 if (!lapic_in_kernel(vcpu))
6049 return;
6050
Sean Christophersonfd6b6d92018-10-01 14:25:34 -07006051 if (!flexpriority_enabled &&
6052 !cpu_has_vmx_virtualize_x2apic_mode())
6053 return;
6054
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006055 /* Postpone execution until vmcs01 is the current VMCS. */
6056 if (is_guest_mode(vcpu)) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006057 vmx->nested.change_vmcs01_virtual_apic_mode = true;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02006058 return;
6059 }
6060
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006061 sec_exec_control = secondary_exec_controls_get(vmx);
Jim Mattson8d860bb2018-05-09 16:56:05 -04006062 sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6063 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
Yang Zhang8d146952013-01-25 10:18:50 +08006064
Jim Mattson8d860bb2018-05-09 16:56:05 -04006065 switch (kvm_get_apic_mode(vcpu)) {
6066 case LAPIC_MODE_INVALID:
6067 WARN_ONCE(true, "Invalid local APIC state");
6068 case LAPIC_MODE_DISABLED:
6069 break;
6070 case LAPIC_MODE_XAPIC:
6071 if (flexpriority_enabled) {
6072 sec_exec_control |=
6073 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6074 vmx_flush_tlb(vcpu, true);
6075 }
6076 break;
6077 case LAPIC_MODE_X2APIC:
6078 if (cpu_has_vmx_virtualize_x2apic_mode())
6079 sec_exec_control |=
6080 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6081 break;
Yang Zhang8d146952013-01-25 10:18:50 +08006082 }
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006083 secondary_exec_controls_set(vmx, sec_exec_control);
Yang Zhang8d146952013-01-25 10:18:50 +08006084
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006085 vmx_update_msr_bitmap(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006086}
6087
Tang Chen38b99172014-09-24 15:57:54 +08006088static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
6089{
Jim Mattsonab5df312018-05-09 17:02:03 -04006090 if (!is_guest_mode(vcpu)) {
Tang Chen38b99172014-09-24 15:57:54 +08006091 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Junaid Shahida468f2d2018-04-26 13:09:50 -07006092 vmx_flush_tlb(vcpu, true);
Jim Mattsonfb6c8192017-03-16 13:53:59 -07006093 }
Tang Chen38b99172014-09-24 15:57:54 +08006094}
6095
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006096static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006097{
6098 u16 status;
6099 u8 old;
6100
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006101 if (max_isr == -1)
6102 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006103
6104 status = vmcs_read16(GUEST_INTR_STATUS);
6105 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006106 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08006107 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006108 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006109 vmcs_write16(GUEST_INTR_STATUS, status);
6110 }
6111}
6112
6113static void vmx_set_rvi(int vector)
6114{
6115 u16 status;
6116 u8 old;
6117
Wei Wang4114c272014-11-05 10:53:43 +08006118 if (vector == -1)
6119 vector = 0;
6120
Yang Zhangc7c9c562013-01-25 10:18:51 +08006121 status = vmcs_read16(GUEST_INTR_STATUS);
6122 old = (u8)status & 0xff;
6123 if ((u8)vector != old) {
6124 status &= ~0xff;
6125 status |= (u8)vector;
6126 vmcs_write16(GUEST_INTR_STATUS, status);
6127 }
6128}
6129
6130static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
6131{
Liran Alon851c1a182017-12-24 18:12:56 +02006132 /*
6133 * When running L2, updating RVI is only relevant when
6134 * vmcs12 virtual-interrupt-delivery enabled.
6135 * However, it can be enabled only when L1 also
6136 * intercepts external-interrupts and in that case
6137 * we should not update vmcs02 RVI but instead intercept
6138 * interrupt. Therefore, do nothing when running L2.
6139 */
6140 if (!is_guest_mode(vcpu))
Wanpeng Li963fee12014-07-17 19:03:00 +08006141 vmx_set_rvi(max_irr);
Yang Zhangc7c9c562013-01-25 10:18:51 +08006142}
6143
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006144static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006145{
6146 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006147 int max_irr;
Liran Alonf27a85c2017-12-24 18:12:55 +02006148 bool max_irr_updated;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006149
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006150 WARN_ON(!vcpu->arch.apicv_active);
6151 if (pi_test_on(&vmx->pi_desc)) {
6152 pi_clear_on(&vmx->pi_desc);
6153 /*
6154 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
6155 * But on x86 this is just a compiler barrier anyway.
6156 */
6157 smp_mb__after_atomic();
Liran Alonf27a85c2017-12-24 18:12:55 +02006158 max_irr_updated =
6159 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
6160
6161 /*
6162 * If we are running L2 and L1 has a new pending interrupt
6163 * which can be injected, we should re-evaluate
6164 * what should be done with this new L1 interrupt.
Liran Alon851c1a182017-12-24 18:12:56 +02006165 * If L1 intercepts external-interrupts, we should
6166 * exit from L2 to L1. Otherwise, interrupt should be
6167 * delivered directly to L2.
Liran Alonf27a85c2017-12-24 18:12:55 +02006168 */
Liran Alon851c1a182017-12-24 18:12:56 +02006169 if (is_guest_mode(vcpu) && max_irr_updated) {
6170 if (nested_exit_on_intr(vcpu))
6171 kvm_vcpu_exiting_guest_mode(vcpu);
6172 else
6173 kvm_make_request(KVM_REQ_EVENT, vcpu);
6174 }
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006175 } else {
6176 max_irr = kvm_lapic_find_highest_irr(vcpu);
6177 }
6178 vmx_hwapic_irr_update(vcpu, max_irr);
6179 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006180}
6181
Wanpeng Li17e433b2019-08-05 10:03:19 +08006182static bool vmx_dy_apicv_has_pending_interrupt(struct kvm_vcpu *vcpu)
6183{
6184 return pi_test_on(vcpu_to_pi_desc(vcpu));
6185}
6186
Andrey Smetanin63086302015-11-10 15:36:32 +03006187static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006188{
Andrey Smetanind62caab2015-11-10 15:36:33 +03006189 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08006190 return;
6191
Yang Zhangc7c9c562013-01-25 10:18:51 +08006192 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
6193 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
6194 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
6195 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6196}
6197
Paolo Bonzini967235d2016-12-19 14:03:45 +01006198static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
6199{
6200 struct vcpu_vmx *vmx = to_vmx(vcpu);
6201
6202 pi_clear_on(&vmx->pi_desc);
6203 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
6204}
6205
Sean Christopherson95b5a482019-04-19 22:50:59 -07006206static void handle_exception_nmi_irqoff(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006207{
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006208 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Andi Kleena0861c02009-06-08 17:37:09 +08006209
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006210 /* if exit due to PF check for async PF */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006211 if (is_page_fault(vmx->exit_intr_info))
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006212 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
6213
Andi Kleena0861c02009-06-08 17:37:09 +08006214 /* Handle machine checks before interrupts are enabled */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006215 if (is_machine_check(vmx->exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08006216 kvm_machine_check();
6217
Gleb Natapov20f65982009-05-11 13:35:55 +03006218 /* We need to handle NMIs before interrupts are enabled */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006219 if (is_nmi(vmx->exit_intr_info)) {
Andi Kleendd60d212017-07-25 17:20:32 -07006220 kvm_before_interrupt(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006221 asm("int $2");
Andi Kleendd60d212017-07-25 17:20:32 -07006222 kvm_after_interrupt(&vmx->vcpu);
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006223 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006224}
Gleb Natapov20f65982009-05-11 13:35:55 +03006225
Sean Christopherson95b5a482019-04-19 22:50:59 -07006226static void handle_external_interrupt_irqoff(struct kvm_vcpu *vcpu)
Yang Zhanga547c6d2013-04-11 19:25:10 +08006227{
Sean Christopherson49def502019-04-19 22:50:56 -07006228 unsigned int vector;
6229 unsigned long entry;
6230#ifdef CONFIG_X86_64
6231 unsigned long tmp;
6232#endif
6233 gate_desc *desc;
6234 u32 intr_info;
Yang Zhanga547c6d2013-04-11 19:25:10 +08006235
Sean Christopherson49def502019-04-19 22:50:56 -07006236 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6237 if (WARN_ONCE(!is_external_intr(intr_info),
6238 "KVM: unexpected VM-Exit interrupt info: 0x%x", intr_info))
6239 return;
6240
6241 vector = intr_info & INTR_INFO_VECTOR_MASK;
Sean Christopherson23420802019-04-19 22:50:57 -07006242 desc = (gate_desc *)host_idt_base + vector;
Sean Christopherson49def502019-04-19 22:50:56 -07006243 entry = gate_offset(desc);
6244
Sean Christopherson165072b2019-04-19 22:50:58 -07006245 kvm_before_interrupt(vcpu);
6246
Sean Christopherson49def502019-04-19 22:50:56 -07006247 asm volatile(
Yang Zhanga547c6d2013-04-11 19:25:10 +08006248#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006249 "mov %%" _ASM_SP ", %[sp]\n\t"
6250 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
6251 "push $%c[ss]\n\t"
6252 "push %[sp]\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08006253#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006254 "pushf\n\t"
6255 __ASM_SIZE(push) " $%c[cs]\n\t"
6256 CALL_NOSPEC
6257 :
Yang Zhanga547c6d2013-04-11 19:25:10 +08006258#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006259 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08006260#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006261 ASM_CALL_CONSTRAINT
6262 :
6263 THUNK_TARGET(entry),
6264 [ss]"i"(__KERNEL_DS),
6265 [cs]"i"(__KERNEL_CS)
6266 );
Sean Christopherson165072b2019-04-19 22:50:58 -07006267
6268 kvm_after_interrupt(vcpu);
Yang Zhanga547c6d2013-04-11 19:25:10 +08006269}
Sean Christopherson95b5a482019-04-19 22:50:59 -07006270STACK_FRAME_NON_STANDARD(handle_external_interrupt_irqoff);
6271
6272static void vmx_handle_exit_irqoff(struct kvm_vcpu *vcpu)
6273{
6274 struct vcpu_vmx *vmx = to_vmx(vcpu);
6275
6276 if (vmx->exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
6277 handle_external_interrupt_irqoff(vcpu);
6278 else if (vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI)
6279 handle_exception_nmi_irqoff(vmx);
6280}
Yang Zhanga547c6d2013-04-11 19:25:10 +08006281
Tom Lendackybc226f02018-05-10 22:06:39 +02006282static bool vmx_has_emulated_msr(int index)
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006283{
Tom Lendackybc226f02018-05-10 22:06:39 +02006284 switch (index) {
6285 case MSR_IA32_SMBASE:
6286 /*
6287 * We cannot do SMM unless we can run the guest in big
6288 * real mode.
6289 */
6290 return enable_unrestricted_guest || emulate_invalid_guest_state;
Paolo Bonzini95c5c7c2019-07-02 14:45:24 +02006291 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
6292 return nested;
Tom Lendackybc226f02018-05-10 22:06:39 +02006293 case MSR_AMD64_VIRT_SPEC_CTRL:
6294 /* This is AMD only. */
6295 return false;
6296 default:
6297 return true;
6298 }
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006299}
6300
Chao Peng86f52012018-10-24 16:05:11 +08006301static bool vmx_pt_supported(void)
6302{
6303 return pt_mode == PT_MODE_HOST_GUEST;
6304}
6305
Avi Kivity51aa01d2010-07-20 14:31:20 +03006306static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6307{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006308 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006309 bool unblock_nmi;
6310 u8 vector;
6311 bool idtv_info_valid;
6312
6313 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006314
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006315 if (enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006316 if (vmx->loaded_vmcs->nmi_known_unmasked)
6317 return;
6318 /*
6319 * Can't use vmx->exit_intr_info since we're not sure what
6320 * the exit reason is.
6321 */
6322 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6323 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6324 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6325 /*
6326 * SDM 3: 27.7.1.2 (September 2008)
6327 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6328 * a guest IRET fault.
6329 * SDM 3: 23.2.2 (September 2008)
6330 * Bit 12 is undefined in any of the following cases:
6331 * If the VM exit sets the valid bit in the IDT-vectoring
6332 * information field.
6333 * If the VM exit is due to a double fault.
6334 */
6335 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6336 vector != DF_VECTOR && !idtv_info_valid)
6337 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6338 GUEST_INTR_STATE_NMI);
6339 else
6340 vmx->loaded_vmcs->nmi_known_unmasked =
6341 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6342 & GUEST_INTR_STATE_NMI);
6343 } else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
6344 vmx->loaded_vmcs->vnmi_blocked_time +=
6345 ktime_to_ns(ktime_sub(ktime_get(),
6346 vmx->loaded_vmcs->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006347}
6348
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006349static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03006350 u32 idt_vectoring_info,
6351 int instr_len_field,
6352 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006353{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006354 u8 vector;
6355 int type;
6356 bool idtv_info_valid;
6357
6358 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006359
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006360 vcpu->arch.nmi_injected = false;
6361 kvm_clear_exception_queue(vcpu);
6362 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006363
6364 if (!idtv_info_valid)
6365 return;
6366
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006367 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03006368
Avi Kivity668f6122008-07-02 09:28:55 +03006369 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6370 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006371
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006372 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006373 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006374 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006375 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006376 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006377 * Clear bit "block by NMI" before VM entry if a NMI
6378 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006379 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006380 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006381 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006382 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006383 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006384 /* fall through */
6385 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006386 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006387 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03006388 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006389 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03006390 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006391 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006392 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006393 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006394 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03006395 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006396 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006397 break;
6398 default:
6399 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006400 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006401}
6402
Avi Kivity83422e12010-07-20 14:43:23 +03006403static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6404{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006405 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03006406 VM_EXIT_INSTRUCTION_LEN,
6407 IDT_VECTORING_ERROR_CODE);
6408}
6409
Avi Kivityb463a6f2010-07-20 15:06:17 +03006410static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6411{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006412 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03006413 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6414 VM_ENTRY_INSTRUCTION_LEN,
6415 VM_ENTRY_EXCEPTION_ERROR_CODE);
6416
6417 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6418}
6419
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006420static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6421{
6422 int i, nr_msrs;
6423 struct perf_guest_switch_msr *msrs;
6424
6425 msrs = perf_guest_get_msrs(&nr_msrs);
6426
6427 if (!msrs)
6428 return;
6429
6430 for (i = 0; i < nr_msrs; i++)
6431 if (msrs[i].host == msrs[i].guest)
6432 clear_atomic_switch_msr(vmx, msrs[i].msr);
6433 else
6434 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04006435 msrs[i].host, false);
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006436}
6437
Tao Xu6e3ba4a2019-07-16 14:55:50 +08006438static void atomic_switch_umwait_control_msr(struct vcpu_vmx *vmx)
6439{
6440 u32 host_umwait_control;
6441
6442 if (!vmx_has_waitpkg(vmx))
6443 return;
6444
6445 host_umwait_control = get_umwait_control_msr();
6446
6447 if (vmx->msr_ia32_umwait_control != host_umwait_control)
6448 add_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL,
6449 vmx->msr_ia32_umwait_control,
6450 host_umwait_control, false);
6451 else
6452 clear_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL);
6453}
6454
Sean Christophersonf459a702018-08-27 15:21:11 -07006455static void vmx_update_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07006456{
6457 struct vcpu_vmx *vmx = to_vmx(vcpu);
6458 u64 tscl;
6459 u32 delta_tsc;
6460
Sean Christophersond264ee02018-08-27 15:21:12 -07006461 if (vmx->req_immediate_exit) {
Sean Christopherson804939e2019-05-07 12:18:05 -07006462 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, 0);
6463 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6464 } else if (vmx->hv_deadline_tsc != -1) {
Sean Christophersonf459a702018-08-27 15:21:11 -07006465 tscl = rdtsc();
6466 if (vmx->hv_deadline_tsc > tscl)
6467 /* set_hv_timer ensures the delta fits in 32-bits */
6468 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
6469 cpu_preemption_timer_multi);
6470 else
6471 delta_tsc = 0;
6472
Sean Christopherson804939e2019-05-07 12:18:05 -07006473 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
6474 vmx->loaded_vmcs->hv_timer_soft_disabled = false;
6475 } else if (!vmx->loaded_vmcs->hv_timer_soft_disabled) {
6476 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, -1);
6477 vmx->loaded_vmcs->hv_timer_soft_disabled = true;
Sean Christophersonf459a702018-08-27 15:21:11 -07006478 }
Yunhong Jiang64672c92016-06-13 14:19:59 -07006479}
6480
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006481void vmx_update_host_rsp(struct vcpu_vmx *vmx, unsigned long host_rsp)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006482{
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006483 if (unlikely(host_rsp != vmx->loaded_vmcs->host_state.rsp)) {
6484 vmx->loaded_vmcs->host_state.rsp = host_rsp;
6485 vmcs_writel(HOST_RSP, host_rsp);
6486 }
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006487}
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006488
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006489bool __vmx_vcpu_run(struct vcpu_vmx *vmx, unsigned long *regs, bool launched);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006490
6491static void vmx_vcpu_run(struct kvm_vcpu *vcpu)
6492{
6493 struct vcpu_vmx *vmx = to_vmx(vcpu);
6494 unsigned long cr3, cr4;
6495
6496 /* Record the guest's net vcpu time for enforced NMI injections. */
6497 if (unlikely(!enable_vnmi &&
6498 vmx->loaded_vmcs->soft_vnmi_blocked))
6499 vmx->loaded_vmcs->entry_time = ktime_get();
6500
6501 /* Don't enter VMX if guest state is invalid, let the exit handler
6502 start emulation until we arrive back to a valid state */
6503 if (vmx->emulation_required)
6504 return;
6505
6506 if (vmx->ple_window_dirty) {
6507 vmx->ple_window_dirty = false;
6508 vmcs_write32(PLE_WINDOW, vmx->ple_window);
6509 }
6510
Sean Christopherson3731905ef2019-05-07 08:36:27 -07006511 if (vmx->nested.need_vmcs12_to_shadow_sync)
6512 nested_sync_vmcs12_to_shadow(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006513
6514 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
6515 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
6516 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
6517 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6518
6519 cr3 = __get_current_cr3_fast();
6520 if (unlikely(cr3 != vmx->loaded_vmcs->host_state.cr3)) {
6521 vmcs_writel(HOST_CR3, cr3);
6522 vmx->loaded_vmcs->host_state.cr3 = cr3;
6523 }
6524
6525 cr4 = cr4_read_shadow();
6526 if (unlikely(cr4 != vmx->loaded_vmcs->host_state.cr4)) {
6527 vmcs_writel(HOST_CR4, cr4);
6528 vmx->loaded_vmcs->host_state.cr4 = cr4;
6529 }
6530
6531 /* When single-stepping over STI and MOV SS, we must clear the
6532 * corresponding interruptibility bits in the guest state. Otherwise
6533 * vmentry fails as it then expects bit 14 (BS) in pending debug
6534 * exceptions being set, but that's not correct for the guest debugging
6535 * case. */
6536 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6537 vmx_set_interrupt_shadow(vcpu, 0);
6538
WANG Chao1811d972019-04-12 15:55:39 +08006539 kvm_load_guest_xcr0(vcpu);
6540
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006541 if (static_cpu_has(X86_FEATURE_PKU) &&
6542 kvm_read_cr4_bits(vcpu, X86_CR4_PKE) &&
6543 vcpu->arch.pkru != vmx->host_pkru)
6544 __write_pkru(vcpu->arch.pkru);
6545
6546 pt_guest_enter(vmx);
6547
6548 atomic_switch_perf_msrs(vmx);
Tao Xu6e3ba4a2019-07-16 14:55:50 +08006549 atomic_switch_umwait_control_msr(vmx);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006550
Sean Christopherson804939e2019-05-07 12:18:05 -07006551 if (enable_preemption_timer)
6552 vmx_update_hv_timer(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006553
Wanpeng Lib6c4bc62019-05-20 16:18:09 +08006554 if (lapic_in_kernel(vcpu) &&
6555 vcpu->arch.apic->lapic_timer.timer_advance_ns)
6556 kvm_wait_lapic_expire(vcpu);
6557
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006558 /*
6559 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
6560 * it's non-zero. Since vmentry is serialising on affected CPUs, there
6561 * is no need to worry about the conditional branch over the wrmsr
6562 * being speculatively taken.
6563 */
6564 x86_spec_ctrl_set_guest(vmx->spec_ctrl, 0);
6565
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006566 /* L1D Flush includes CPU buffer clear to mitigate MDS */
Sean Christophersonc823dd52019-01-25 07:41:13 -08006567 if (static_branch_unlikely(&vmx_l1d_should_flush))
6568 vmx_l1d_flush(vcpu);
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006569 else if (static_branch_unlikely(&mds_user_clear))
6570 mds_clear_cpu_buffers();
Sean Christophersonc823dd52019-01-25 07:41:13 -08006571
6572 if (vcpu->arch.cr2 != read_cr2())
6573 write_cr2(vcpu->arch.cr2);
6574
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006575 vmx->fail = __vmx_vcpu_run(vmx, (unsigned long *)&vcpu->arch.regs,
6576 vmx->loaded_vmcs->launched);
Sean Christophersonc823dd52019-01-25 07:41:13 -08006577
6578 vcpu->arch.cr2 = read_cr2();
Avi Kivity6aa8b732006-12-10 02:21:36 -08006579
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006580 /*
6581 * We do not use IBRS in the kernel. If this vCPU has used the
6582 * SPEC_CTRL MSR it may have left it on; save the value and
6583 * turn it off. This is much more efficient than blindly adding
6584 * it to the atomic save/restore list. Especially as the former
6585 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
6586 *
6587 * For non-nested case:
6588 * If the L01 MSR bitmap does not intercept the MSR, then we need to
6589 * save it.
6590 *
6591 * For nested case:
6592 * If the L02 MSR bitmap does not intercept the MSR, then we need to
6593 * save it.
6594 */
Paolo Bonzini946fbbc2018-02-22 16:43:18 +01006595 if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
Paolo Bonziniecb586b2018-02-22 16:43:17 +01006596 vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006597
Thomas Gleixnerccbcd262018-05-09 23:01:01 +02006598 x86_spec_ctrl_restore_host(vmx->spec_ctrl, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006599
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01006600 /* All fields are clean at this point */
6601 if (static_branch_unlikely(&enable_evmcs))
6602 current_evmcs->hv_clean_fields |=
6603 HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
6604
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08006605 if (static_branch_unlikely(&enable_evmcs))
6606 current_evmcs->hv_vp_id = vcpu->arch.hyperv.vp_index;
6607
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006608 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
Wanpeng Li74c55932017-11-29 01:31:20 -08006609 if (vmx->host_debugctlmsr)
6610 update_debugctlmsr(vmx->host_debugctlmsr);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006611
Avi Kivityaa67f602012-08-01 16:48:03 +03006612#ifndef CONFIG_X86_64
6613 /*
6614 * The sysexit path does not restore ds/es, so we must set them to
6615 * a reasonable value ourselves.
6616 *
Sean Christopherson6d6095b2018-07-23 12:32:44 -07006617 * We can't defer this to vmx_prepare_switch_to_host() since that
6618 * function may be executed in interrupt context, which saves and
6619 * restore segments around it, nullifying its effect.
Avi Kivityaa67f602012-08-01 16:48:03 +03006620 */
6621 loadsegment(ds, __USER_DS);
6622 loadsegment(es, __USER_DS);
6623#endif
6624
Avi Kivity6de4f3a2009-05-31 22:58:47 +03006625 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02006626 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006627 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03006628 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006629 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006630 vcpu->arch.regs_dirty = 0;
6631
Chao Peng2ef444f2018-10-24 16:05:12 +08006632 pt_guest_exit(vmx);
6633
Gleb Natapove0b890d2013-09-25 12:51:33 +03006634 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006635 * eager fpu is enabled if PKEY is supported and CR4 is switched
6636 * back on host, so it is safe to read guest PKRU from current
6637 * XSAVE.
6638 */
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006639 if (static_cpu_has(X86_FEATURE_PKU) &&
6640 kvm_read_cr4_bits(vcpu, X86_CR4_PKE)) {
Sebastian Andrzej Siewiorc806e8872019-04-03 18:41:41 +02006641 vcpu->arch.pkru = rdpkru();
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006642 if (vcpu->arch.pkru != vmx->host_pkru)
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006643 __write_pkru(vmx->host_pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006644 }
6645
WANG Chao1811d972019-04-12 15:55:39 +08006646 kvm_put_guest_xcr0(vcpu);
6647
Gleb Natapove0b890d2013-09-25 12:51:33 +03006648 vmx->nested.nested_run_pending = 0;
Jim Mattsonb060ca32017-09-14 16:31:42 -07006649 vmx->idt_vectoring_info = 0;
6650
6651 vmx->exit_reason = vmx->fail ? 0xdead : vmcs_read32(VM_EXIT_REASON);
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006652 if ((u16)vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY)
6653 kvm_machine_check();
6654
Jim Mattsonb060ca32017-09-14 16:31:42 -07006655 if (vmx->fail || (vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
6656 return;
6657
6658 vmx->loaded_vmcs->launched = 1;
6659 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
Gleb Natapove0b890d2013-09-25 12:51:33 +03006660
Avi Kivity51aa01d2010-07-20 14:31:20 +03006661 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006662 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006663}
6664
Sean Christopherson434a1e92018-03-20 12:17:18 -07006665static struct kvm *vmx_vm_alloc(void)
6666{
Ben Gardon41836832019-02-11 11:02:52 -08006667 struct kvm_vmx *kvm_vmx = __vmalloc(sizeof(struct kvm_vmx),
6668 GFP_KERNEL_ACCOUNT | __GFP_ZERO,
6669 PAGE_KERNEL);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07006670 return &kvm_vmx->kvm;
Sean Christopherson434a1e92018-03-20 12:17:18 -07006671}
6672
6673static void vmx_vm_free(struct kvm *kvm)
6674{
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08006675 kfree(kvm->arch.hyperv.hv_pa_pg);
Marc Orrd1e5b0e2018-05-15 04:37:37 -07006676 vfree(to_kvm_vmx(kvm));
Sean Christopherson434a1e92018-03-20 12:17:18 -07006677}
6678
Avi Kivity6aa8b732006-12-10 02:21:36 -08006679static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6680{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006681 struct vcpu_vmx *vmx = to_vmx(vcpu);
6682
Kai Huang843e4332015-01-28 10:54:28 +08006683 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08006684 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08006685 free_vpid(vmx->vpid);
Sean Christopherson55d23752018-12-03 13:53:18 -08006686 nested_vmx_free_vcpu(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006687 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006688 kfree(vmx->guest_msrs);
6689 kvm_vcpu_uninit(vcpu);
Wanpeng Lid9a710e2019-07-22 12:26:21 +08006690 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.user_fpu);
Marc Orrb666a4b2018-11-06 14:53:56 -08006691 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.guest_fpu);
Rusty Russella4770342007-08-01 14:46:11 +10006692 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006693}
6694
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006695static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006696{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006697 int err;
Ben Gardon41836832019-02-11 11:02:52 -08006698 struct vcpu_vmx *vmx;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006699 unsigned long *msr_bitmap;
Avi Kivity15ad7142007-07-11 18:17:21 +03006700 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006701
Sean Christopherson12b58f42019-08-15 10:22:37 -07006702 BUILD_BUG_ON_MSG(offsetof(struct vcpu_vmx, vcpu) != 0,
6703 "struct kvm_vcpu must be at offset 0 for arch usercopy region");
6704
Ben Gardon41836832019-02-11 11:02:52 -08006705 vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL_ACCOUNT);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006706 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006707 return ERR_PTR(-ENOMEM);
6708
Wanpeng Lid9a710e2019-07-22 12:26:21 +08006709 vmx->vcpu.arch.user_fpu = kmem_cache_zalloc(x86_fpu_cache,
6710 GFP_KERNEL_ACCOUNT);
6711 if (!vmx->vcpu.arch.user_fpu) {
6712 printk(KERN_ERR "kvm: failed to allocate kvm userspace's fpu\n");
6713 err = -ENOMEM;
6714 goto free_partial_vcpu;
6715 }
6716
Ben Gardon41836832019-02-11 11:02:52 -08006717 vmx->vcpu.arch.guest_fpu = kmem_cache_zalloc(x86_fpu_cache,
6718 GFP_KERNEL_ACCOUNT);
Marc Orrb666a4b2018-11-06 14:53:56 -08006719 if (!vmx->vcpu.arch.guest_fpu) {
6720 printk(KERN_ERR "kvm: failed to allocate vcpu's fpu\n");
6721 err = -ENOMEM;
Wanpeng Lid9a710e2019-07-22 12:26:21 +08006722 goto free_user_fpu;
Marc Orrb666a4b2018-11-06 14:53:56 -08006723 }
6724
Wanpeng Li991e7a02015-09-16 17:30:05 +08006725 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08006726
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006727 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
6728 if (err)
6729 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006730
Peter Feiner4e595162016-07-07 14:49:58 -07006731 err = -ENOMEM;
6732
6733 /*
6734 * If PML is turned on, failure on enabling PML just results in failure
6735 * of creating the vcpu, therefore we can simplify PML logic (by
6736 * avoiding dealing with cases, such as enabling PML partially on vcpus
6737 * for the guest, etc.
6738 */
6739 if (enable_pml) {
Ben Gardon41836832019-02-11 11:02:52 -08006740 vmx->pml_pg = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
Peter Feiner4e595162016-07-07 14:49:58 -07006741 if (!vmx->pml_pg)
6742 goto uninit_vcpu;
6743 }
6744
Ben Gardon41836832019-02-11 11:02:52 -08006745 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL_ACCOUNT);
Paolo Bonzini03916db2014-07-24 14:21:57 +02006746 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
6747 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03006748
Peter Feiner4e595162016-07-07 14:49:58 -07006749 if (!vmx->guest_msrs)
6750 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006751
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006752 err = alloc_loaded_vmcs(&vmx->vmcs01);
6753 if (err < 0)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006754 goto free_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006755
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006756 msr_bitmap = vmx->vmcs01.msr_bitmap;
Jim Mattson788fc1e2018-11-09 09:35:11 -08006757 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_TSC, MSR_TYPE_R);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006758 vmx_disable_intercept_for_msr(msr_bitmap, MSR_FS_BASE, MSR_TYPE_RW);
6759 vmx_disable_intercept_for_msr(msr_bitmap, MSR_GS_BASE, MSR_TYPE_RW);
6760 vmx_disable_intercept_for_msr(msr_bitmap, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
6761 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
6762 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
6763 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
Wanpeng Lib5170062019-05-21 14:06:53 +08006764 if (kvm_cstate_in_guest(kvm)) {
6765 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C1_RES, MSR_TYPE_R);
6766 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C3_RESIDENCY, MSR_TYPE_R);
6767 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C6_RESIDENCY, MSR_TYPE_R);
6768 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C7_RESIDENCY, MSR_TYPE_R);
6769 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006770 vmx->msr_bitmap_mode = 0;
6771
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006772 vmx->loaded_vmcs = &vmx->vmcs01;
Avi Kivity15ad7142007-07-11 18:17:21 +03006773 cpu = get_cpu();
6774 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10006775 vmx->vcpu.cpu = cpu;
David Hildenbrand12d79912017-08-24 20:51:26 +02006776 vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006777 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03006778 put_cpu();
Paolo Bonzini35754c92015-07-29 12:05:37 +02006779 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006780 err = alloc_apic_access_page(kvm);
6781 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006782 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02006783 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006784
Sean Christophersone90008d2018-03-05 12:04:37 -08006785 if (enable_ept && !enable_unrestricted_guest) {
Tang Chenf51770e2014-09-16 18:41:59 +08006786 err = init_rmode_identity_map(kvm);
6787 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02006788 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006789 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006790
Roman Kagan63aff652018-07-19 21:59:07 +03006791 if (nested)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006792 nested_vmx_setup_ctls_msrs(&vmx->nested.msrs,
Sean Christopherson7caaa712018-12-03 13:53:01 -08006793 vmx_capability.ept,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006794 kvm_vcpu_apicv_active(&vmx->vcpu));
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006795 else
6796 memset(&vmx->nested.msrs, 0, sizeof(vmx->nested.msrs));
Wincy Vanb9c237b2015-02-03 23:56:30 +08006797
Wincy Van705699a2015-02-03 23:58:17 +08006798 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006799 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006800
Haozhong Zhang37e4c992016-06-22 14:59:55 +08006801 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
6802
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02006803 /*
6804 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
6805 * or POSTED_INTR_WAKEUP_VECTOR.
6806 */
6807 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
6808 vmx->pi_desc.sn = 1;
6809
Lan Tianyu53963a72018-12-06 15:34:36 +08006810 vmx->ept_pointer = INVALID_PAGE;
6811
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006812 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006813
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006814free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08006815 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006816free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006817 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -07006818free_pml:
6819 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006820uninit_vcpu:
6821 kvm_vcpu_uninit(&vmx->vcpu);
6822free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08006823 free_vpid(vmx->vpid);
Marc Orrb666a4b2018-11-06 14:53:56 -08006824 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.guest_fpu);
Wanpeng Lid9a710e2019-07-22 12:26:21 +08006825free_user_fpu:
6826 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.user_fpu);
Marc Orrb666a4b2018-11-06 14:53:56 -08006827free_partial_vcpu:
Rusty Russella4770342007-08-01 14:46:11 +10006828 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006829 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006830}
6831
Thomas Gleixner65fd4cb2019-02-19 11:10:49 +01006832#define L1TF_MSG_SMT "L1TF CPU bug present and SMT on, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
6833#define L1TF_MSG_L1D "L1TF CPU bug present and virtualization mitigation disabled, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006834
Wanpeng Lib31c1142018-03-12 04:53:04 -07006835static int vmx_vm_init(struct kvm *kvm)
6836{
Tianyu Lan877ad952018-07-19 08:40:23 +00006837 spin_lock_init(&to_kvm_vmx(kvm)->ept_pointer_lock);
6838
Wanpeng Lib31c1142018-03-12 04:53:04 -07006839 if (!ple_gap)
6840 kvm->arch.pause_in_guest = true;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006841
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006842 if (boot_cpu_has(X86_BUG_L1TF) && enable_ept) {
6843 switch (l1tf_mitigation) {
6844 case L1TF_MITIGATION_OFF:
6845 case L1TF_MITIGATION_FLUSH_NOWARN:
6846 /* 'I explicitly don't care' is set */
6847 break;
6848 case L1TF_MITIGATION_FLUSH:
6849 case L1TF_MITIGATION_FLUSH_NOSMT:
6850 case L1TF_MITIGATION_FULL:
6851 /*
6852 * Warn upon starting the first VM in a potentially
6853 * insecure environment.
6854 */
Josh Poimboeufb2849092019-01-30 07:13:58 -06006855 if (sched_smt_active())
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006856 pr_warn_once(L1TF_MSG_SMT);
6857 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_NEVER)
6858 pr_warn_once(L1TF_MSG_L1D);
6859 break;
6860 case L1TF_MITIGATION_FULL_FORCE:
6861 /* Flush is enforced */
6862 break;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006863 }
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006864 }
Wanpeng Lib31c1142018-03-12 04:53:04 -07006865 return 0;
6866}
6867
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006868static int __init vmx_check_processor_compat(void)
Yang, Sheng002c7f72007-07-31 14:23:01 +03006869{
6870 struct vmcs_config vmcs_conf;
Sean Christopherson7caaa712018-12-03 13:53:01 -08006871 struct vmx_capability vmx_cap;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006872
Sean Christopherson7caaa712018-12-03 13:53:01 -08006873 if (setup_vmcs_config(&vmcs_conf, &vmx_cap) < 0)
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006874 return -EIO;
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006875 if (nested)
6876 nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, vmx_cap.ept,
6877 enable_apicv);
Yang, Sheng002c7f72007-07-31 14:23:01 +03006878 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
6879 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
6880 smp_processor_id());
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006881 return -EIO;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006882 }
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006883 return 0;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006884}
6885
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006886static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08006887{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006888 u8 cache;
6889 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006890
Sheng Yang522c68c2009-04-27 20:35:43 +08006891 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02006892 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08006893 * 2. EPT with VT-d:
6894 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02006895 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08006896 * b. VT-d with snooping control feature: snooping control feature of
6897 * VT-d engine can guarantee the cache correctness. Just set it
6898 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08006899 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08006900 * consistent with host MTRR
6901 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02006902 if (is_mmio) {
6903 cache = MTRR_TYPE_UNCACHABLE;
6904 goto exit;
6905 }
6906
6907 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006908 ipat = VMX_EPT_IPAT_BIT;
6909 cache = MTRR_TYPE_WRBACK;
6910 goto exit;
6911 }
6912
6913 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
6914 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02006915 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08006916 cache = MTRR_TYPE_WRBACK;
6917 else
6918 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006919 goto exit;
6920 }
6921
Xiao Guangrongff536042015-06-15 16:55:22 +08006922 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006923
6924exit:
6925 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08006926}
6927
Sheng Yang17cc3932010-01-05 19:02:27 +08006928static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02006929{
Sheng Yang878403b2010-01-05 19:02:29 +08006930 if (enable_ept && !cpu_has_vmx_ept_1g_page())
6931 return PT_DIRECTORY_LEVEL;
6932 else
6933 /* For shadow and EPT supported 1GB page */
6934 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02006935}
6936
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006937static void vmcs_set_secondary_exec_control(struct vcpu_vmx *vmx)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006938{
6939 /*
6940 * These bits in the secondary execution controls field
6941 * are dynamic, the others are mostly based on the hypervisor
6942 * architecture and the guest's CPUID. Do not touch the
6943 * dynamic bits.
6944 */
6945 u32 mask =
6946 SECONDARY_EXEC_SHADOW_VMCS |
6947 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Paolo Bonzini0367f202016-07-12 10:44:55 +02006948 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6949 SECONDARY_EXEC_DESC;
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006950
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006951 u32 new_ctl = vmx->secondary_exec_control;
6952 u32 cur_ctl = secondary_exec_controls_get(vmx);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006953
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006954 secondary_exec_controls_set(vmx, (new_ctl & ~mask) | (cur_ctl & mask));
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006955}
6956
David Matlack8322ebb2016-11-29 18:14:09 -08006957/*
6958 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
6959 * (indicating "allowed-1") if they are supported in the guest's CPUID.
6960 */
6961static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
6962{
6963 struct vcpu_vmx *vmx = to_vmx(vcpu);
6964 struct kvm_cpuid_entry2 *entry;
6965
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006966 vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
6967 vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
David Matlack8322ebb2016-11-29 18:14:09 -08006968
6969#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
6970 if (entry && (entry->_reg & (_cpuid_mask))) \
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006971 vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask); \
David Matlack8322ebb2016-11-29 18:14:09 -08006972} while (0)
6973
6974 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
6975 cr4_fixed1_update(X86_CR4_VME, edx, bit(X86_FEATURE_VME));
6976 cr4_fixed1_update(X86_CR4_PVI, edx, bit(X86_FEATURE_VME));
6977 cr4_fixed1_update(X86_CR4_TSD, edx, bit(X86_FEATURE_TSC));
6978 cr4_fixed1_update(X86_CR4_DE, edx, bit(X86_FEATURE_DE));
6979 cr4_fixed1_update(X86_CR4_PSE, edx, bit(X86_FEATURE_PSE));
6980 cr4_fixed1_update(X86_CR4_PAE, edx, bit(X86_FEATURE_PAE));
6981 cr4_fixed1_update(X86_CR4_MCE, edx, bit(X86_FEATURE_MCE));
6982 cr4_fixed1_update(X86_CR4_PGE, edx, bit(X86_FEATURE_PGE));
6983 cr4_fixed1_update(X86_CR4_OSFXSR, edx, bit(X86_FEATURE_FXSR));
6984 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
6985 cr4_fixed1_update(X86_CR4_VMXE, ecx, bit(X86_FEATURE_VMX));
6986 cr4_fixed1_update(X86_CR4_SMXE, ecx, bit(X86_FEATURE_SMX));
6987 cr4_fixed1_update(X86_CR4_PCIDE, ecx, bit(X86_FEATURE_PCID));
6988 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, bit(X86_FEATURE_XSAVE));
6989
6990 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
6991 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, bit(X86_FEATURE_FSGSBASE));
6992 cr4_fixed1_update(X86_CR4_SMEP, ebx, bit(X86_FEATURE_SMEP));
6993 cr4_fixed1_update(X86_CR4_SMAP, ebx, bit(X86_FEATURE_SMAP));
6994 cr4_fixed1_update(X86_CR4_PKE, ecx, bit(X86_FEATURE_PKU));
Paolo Bonzinic4ad77e2017-11-13 14:23:59 +01006995 cr4_fixed1_update(X86_CR4_UMIP, ecx, bit(X86_FEATURE_UMIP));
David Matlack8322ebb2016-11-29 18:14:09 -08006996
6997#undef cr4_fixed1_update
6998}
6999
Liran Alon5f76f6f2018-09-14 03:25:52 +03007000static void nested_vmx_entry_exit_ctls_update(struct kvm_vcpu *vcpu)
7001{
7002 struct vcpu_vmx *vmx = to_vmx(vcpu);
7003
7004 if (kvm_mpx_supported()) {
7005 bool mpx_enabled = guest_cpuid_has(vcpu, X86_FEATURE_MPX);
7006
7007 if (mpx_enabled) {
7008 vmx->nested.msrs.entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
7009 vmx->nested.msrs.exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
7010 } else {
7011 vmx->nested.msrs.entry_ctls_high &= ~VM_ENTRY_LOAD_BNDCFGS;
7012 vmx->nested.msrs.exit_ctls_high &= ~VM_EXIT_CLEAR_BNDCFGS;
7013 }
7014 }
7015}
7016
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007017static void update_intel_pt_cfg(struct kvm_vcpu *vcpu)
7018{
7019 struct vcpu_vmx *vmx = to_vmx(vcpu);
7020 struct kvm_cpuid_entry2 *best = NULL;
7021 int i;
7022
7023 for (i = 0; i < PT_CPUID_LEAVES; i++) {
7024 best = kvm_find_cpuid_entry(vcpu, 0x14, i);
7025 if (!best)
7026 return;
7027 vmx->pt_desc.caps[CPUID_EAX + i*PT_CPUID_REGS_NUM] = best->eax;
7028 vmx->pt_desc.caps[CPUID_EBX + i*PT_CPUID_REGS_NUM] = best->ebx;
7029 vmx->pt_desc.caps[CPUID_ECX + i*PT_CPUID_REGS_NUM] = best->ecx;
7030 vmx->pt_desc.caps[CPUID_EDX + i*PT_CPUID_REGS_NUM] = best->edx;
7031 }
7032
7033 /* Get the number of configurable Address Ranges for filtering */
7034 vmx->pt_desc.addr_range = intel_pt_validate_cap(vmx->pt_desc.caps,
7035 PT_CAP_num_address_ranges);
7036
7037 /* Initialize and clear the no dependency bits */
7038 vmx->pt_desc.ctl_bitmask = ~(RTIT_CTL_TRACEEN | RTIT_CTL_OS |
7039 RTIT_CTL_USR | RTIT_CTL_TSC_EN | RTIT_CTL_DISRETC);
7040
7041 /*
7042 * If CPUID.(EAX=14H,ECX=0):EBX[0]=1 CR3Filter can be set otherwise
7043 * will inject an #GP
7044 */
7045 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_cr3_filtering))
7046 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_CR3EN;
7047
7048 /*
7049 * If CPUID.(EAX=14H,ECX=0):EBX[1]=1 CYCEn, CycThresh and
7050 * PSBFreq can be set
7051 */
7052 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc))
7053 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_CYCLEACC |
7054 RTIT_CTL_CYC_THRESH | RTIT_CTL_PSB_FREQ);
7055
7056 /*
7057 * If CPUID.(EAX=14H,ECX=0):EBX[3]=1 MTCEn BranchEn and
7058 * MTCFreq can be set
7059 */
7060 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc))
7061 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_MTC_EN |
7062 RTIT_CTL_BRANCH_EN | RTIT_CTL_MTC_RANGE);
7063
7064 /* If CPUID.(EAX=14H,ECX=0):EBX[4]=1 FUPonPTW and PTWEn can be set */
7065 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_ptwrite))
7066 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_FUP_ON_PTW |
7067 RTIT_CTL_PTW_EN);
7068
7069 /* If CPUID.(EAX=14H,ECX=0):EBX[5]=1 PwrEvEn can be set */
7070 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_power_event_trace))
7071 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_PWR_EVT_EN;
7072
7073 /* If CPUID.(EAX=14H,ECX=0):ECX[0]=1 ToPA can be set */
7074 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_topa_output))
7075 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_TOPA;
7076
7077 /* If CPUID.(EAX=14H,ECX=0):ECX[3]=1 FabircEn can be set */
7078 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_output_subsys))
7079 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_FABRIC_EN;
7080
7081 /* unmask address range configure area */
7082 for (i = 0; i < vmx->pt_desc.addr_range; i++)
Gustavo A. R. Silvad14eff12018-12-26 14:40:59 -06007083 vmx->pt_desc.ctl_bitmask &= ~(0xfULL << (32 + i * 4));
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007084}
7085
Sheng Yang0e851882009-12-18 16:48:46 +08007086static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
7087{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007088 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007089
Paolo Bonzini80154d72017-08-24 13:55:35 +02007090 if (cpu_has_secondary_exec_ctrls()) {
7091 vmx_compute_secondary_exec_control(vmx);
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07007092 vmcs_set_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007093 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007094
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007095 if (nested_vmx_allowed(vcpu))
7096 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
7097 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
7098 else
7099 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
7100 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
David Matlack8322ebb2016-11-29 18:14:09 -08007101
Liran Alon5f76f6f2018-09-14 03:25:52 +03007102 if (nested_vmx_allowed(vcpu)) {
David Matlack8322ebb2016-11-29 18:14:09 -08007103 nested_vmx_cr_fixed1_bits_update(vcpu);
Liran Alon5f76f6f2018-09-14 03:25:52 +03007104 nested_vmx_entry_exit_ctls_update(vcpu);
7105 }
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007106
7107 if (boot_cpu_has(X86_FEATURE_INTEL_PT) &&
7108 guest_cpuid_has(vcpu, X86_FEATURE_INTEL_PT))
7109 update_intel_pt_cfg(vcpu);
Sheng Yang0e851882009-12-18 16:48:46 +08007110}
7111
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007112static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
7113{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03007114 if (func == 1 && nested)
7115 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007116}
7117
Sean Christophersond264ee02018-08-27 15:21:12 -07007118static void vmx_request_immediate_exit(struct kvm_vcpu *vcpu)
7119{
7120 to_vmx(vcpu)->req_immediate_exit = true;
7121}
7122
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007123static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7124 struct x86_instruction_info *info,
7125 enum x86_intercept_stage stage)
7126{
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007127 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7128 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
7129
7130 /*
7131 * RDPID causes #UD if disabled through secondary execution controls.
7132 * Because it is marked as EmulateOnUD, we need to intercept it here.
7133 */
7134 if (info->intercept == x86_intercept_rdtscp &&
7135 !nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDTSCP)) {
7136 ctxt->exception.vector = UD_VECTOR;
7137 ctxt->exception.error_code_valid = false;
7138 return X86EMUL_PROPAGATE_FAULT;
7139 }
7140
7141 /* TODO: check more intercepts... */
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007142 return X86EMUL_CONTINUE;
7143}
7144
Yunhong Jiang64672c92016-06-13 14:19:59 -07007145#ifdef CONFIG_X86_64
7146/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
7147static inline int u64_shl_div_u64(u64 a, unsigned int shift,
7148 u64 divisor, u64 *result)
7149{
7150 u64 low = a << shift, high = a >> (64 - shift);
7151
7152 /* To avoid the overflow on divq */
7153 if (high >= divisor)
7154 return 1;
7155
7156 /* Low hold the result, high hold rem which is discarded */
7157 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
7158 "rm" (divisor), "0" (low), "1" (high));
7159 *result = low;
7160
7161 return 0;
7162}
7163
Sean Christophersonf9927982019-04-16 13:32:46 -07007164static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc,
7165 bool *expired)
Yunhong Jiang64672c92016-06-13 14:19:59 -07007166{
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007167 struct vcpu_vmx *vmx;
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007168 u64 tscl, guest_tscl, delta_tsc, lapic_timer_advance_cycles;
Sean Christopherson39497d72019-04-17 10:15:32 -07007169 struct kvm_timer *ktimer = &vcpu->arch.apic->lapic_timer;
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007170
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08007171 if (kvm_mwait_in_guest(vcpu->kvm) ||
7172 kvm_can_post_timer_interrupt(vcpu))
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007173 return -EOPNOTSUPP;
7174
7175 vmx = to_vmx(vcpu);
7176 tscl = rdtsc();
7177 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
7178 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Sean Christopherson39497d72019-04-17 10:15:32 -07007179 lapic_timer_advance_cycles = nsec_to_cycles(vcpu,
7180 ktimer->timer_advance_ns);
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007181
7182 if (delta_tsc > lapic_timer_advance_cycles)
7183 delta_tsc -= lapic_timer_advance_cycles;
7184 else
7185 delta_tsc = 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007186
7187 /* Convert to host delta tsc if tsc scaling is enabled */
7188 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
Sean Christopherson0967fa12019-04-16 13:32:48 -07007189 delta_tsc && u64_shl_div_u64(delta_tsc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007190 kvm_tsc_scaling_ratio_frac_bits,
Sean Christopherson0967fa12019-04-16 13:32:48 -07007191 vcpu->arch.tsc_scaling_ratio, &delta_tsc))
Yunhong Jiang64672c92016-06-13 14:19:59 -07007192 return -ERANGE;
7193
7194 /*
7195 * If the delta tsc can't fit in the 32 bit after the multi shift,
7196 * we can't use the preemption timer.
7197 * It's possible that it fits on later vmentries, but checking
7198 * on every vmentry is costly so we just use an hrtimer.
7199 */
7200 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
7201 return -ERANGE;
7202
7203 vmx->hv_deadline_tsc = tscl + delta_tsc;
Sean Christophersonf9927982019-04-16 13:32:46 -07007204 *expired = !delta_tsc;
7205 return 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007206}
7207
7208static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
7209{
Sean Christophersonf459a702018-08-27 15:21:11 -07007210 to_vmx(vcpu)->hv_deadline_tsc = -1;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007211}
7212#endif
7213
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007214static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007215{
Wanpeng Lib31c1142018-03-12 04:53:04 -07007216 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007217 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007218}
7219
Kai Huang843e4332015-01-28 10:54:28 +08007220static void vmx_slot_enable_log_dirty(struct kvm *kvm,
7221 struct kvm_memory_slot *slot)
7222{
7223 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
7224 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
7225}
7226
7227static void vmx_slot_disable_log_dirty(struct kvm *kvm,
7228 struct kvm_memory_slot *slot)
7229{
7230 kvm_mmu_slot_set_dirty(kvm, slot);
7231}
7232
7233static void vmx_flush_log_dirty(struct kvm *kvm)
7234{
7235 kvm_flush_pml_buffers(kvm);
7236}
7237
Bandan Dasc5f983f2017-05-05 15:25:14 -04007238static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
7239{
7240 struct vmcs12 *vmcs12;
7241 struct vcpu_vmx *vmx = to_vmx(vcpu);
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007242 gpa_t gpa, dst;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007243
7244 if (is_guest_mode(vcpu)) {
7245 WARN_ON_ONCE(vmx->nested.pml_full);
7246
7247 /*
7248 * Check if PML is enabled for the nested guest.
7249 * Whether eptp bit 6 is set is already checked
7250 * as part of A/D emulation.
7251 */
7252 vmcs12 = get_vmcs12(vcpu);
7253 if (!nested_cpu_has_pml(vmcs12))
7254 return 0;
7255
Dan Carpenter47698862017-05-10 22:43:17 +03007256 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -04007257 vmx->nested.pml_full = true;
7258 return 1;
7259 }
7260
7261 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007262 dst = vmcs12->pml_address + sizeof(u64) * vmcs12->guest_pml_index;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007263
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007264 if (kvm_write_guest_page(vcpu->kvm, gpa_to_gfn(dst), &gpa,
7265 offset_in_page(dst), sizeof(gpa)))
Bandan Dasc5f983f2017-05-05 15:25:14 -04007266 return 0;
7267
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007268 vmcs12->guest_pml_index--;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007269 }
7270
7271 return 0;
7272}
7273
Kai Huang843e4332015-01-28 10:54:28 +08007274static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
7275 struct kvm_memory_slot *memslot,
7276 gfn_t offset, unsigned long mask)
7277{
7278 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
7279}
7280
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007281static void __pi_post_block(struct kvm_vcpu *vcpu)
7282{
7283 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7284 struct pi_desc old, new;
7285 unsigned int dest;
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007286
7287 do {
7288 old.control = new.control = pi_desc->control;
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007289 WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
7290 "Wakeup handler not enabled while the VCPU is blocked\n");
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007291
7292 dest = cpu_physical_id(vcpu->cpu);
7293
7294 if (x2apic_enabled())
7295 new.ndst = dest;
7296 else
7297 new.ndst = (dest << 8) & 0xFF00;
7298
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007299 /* set 'NV' to 'notification vector' */
7300 new.nv = POSTED_INTR_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007301 } while (cmpxchg64(&pi_desc->control, old.control,
7302 new.control) != old.control);
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007303
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007304 if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
7305 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007306 list_del(&vcpu->blocked_vcpu_list);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007307 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007308 vcpu->pre_pcpu = -1;
7309 }
7310}
7311
Feng Wuefc64402015-09-18 22:29:51 +08007312/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08007313 * This routine does the following things for vCPU which is going
7314 * to be blocked if VT-d PI is enabled.
7315 * - Store the vCPU to the wakeup list, so when interrupts happen
7316 * we can find the right vCPU to wake up.
7317 * - Change the Posted-interrupt descriptor as below:
7318 * 'NDST' <-- vcpu->pre_pcpu
7319 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
7320 * - If 'ON' is set during this process, which means at least one
7321 * interrupt is posted for this vCPU, we cannot block it, in
7322 * this case, return 1, otherwise, return 0.
7323 *
7324 */
Yunhong Jiangbc225122016-06-13 14:19:58 -07007325static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007326{
Feng Wubf9f6ac2015-09-18 22:29:55 +08007327 unsigned int dest;
7328 struct pi_desc old, new;
7329 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7330
7331 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007332 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7333 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +08007334 return 0;
7335
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007336 WARN_ON(irqs_disabled());
7337 local_irq_disable();
7338 if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
7339 vcpu->pre_pcpu = vcpu->cpu;
7340 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7341 list_add_tail(&vcpu->blocked_vcpu_list,
7342 &per_cpu(blocked_vcpu_on_cpu,
7343 vcpu->pre_pcpu));
7344 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7345 }
Feng Wubf9f6ac2015-09-18 22:29:55 +08007346
7347 do {
7348 old.control = new.control = pi_desc->control;
7349
Feng Wubf9f6ac2015-09-18 22:29:55 +08007350 WARN((pi_desc->sn == 1),
7351 "Warning: SN field of posted-interrupts "
7352 "is set before blocking\n");
7353
7354 /*
7355 * Since vCPU can be preempted during this process,
7356 * vcpu->cpu could be different with pre_pcpu, we
7357 * need to set pre_pcpu as the destination of wakeup
7358 * notification event, then we can find the right vCPU
7359 * to wakeup in wakeup handler if interrupts happen
7360 * when the vCPU is in blocked state.
7361 */
7362 dest = cpu_physical_id(vcpu->pre_pcpu);
7363
7364 if (x2apic_enabled())
7365 new.ndst = dest;
7366 else
7367 new.ndst = (dest << 8) & 0xFF00;
7368
7369 /* set 'NV' to 'wakeup vector' */
7370 new.nv = POSTED_INTR_WAKEUP_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007371 } while (cmpxchg64(&pi_desc->control, old.control,
7372 new.control) != old.control);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007373
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007374 /* We should not block the vCPU if an interrupt is posted for it. */
7375 if (pi_test_on(pi_desc) == 1)
7376 __pi_post_block(vcpu);
7377
7378 local_irq_enable();
7379 return (vcpu->pre_pcpu == -1);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007380}
7381
Yunhong Jiangbc225122016-06-13 14:19:58 -07007382static int vmx_pre_block(struct kvm_vcpu *vcpu)
7383{
7384 if (pi_pre_block(vcpu))
7385 return 1;
7386
Yunhong Jiang64672c92016-06-13 14:19:59 -07007387 if (kvm_lapic_hv_timer_in_use(vcpu))
7388 kvm_lapic_switch_to_sw_timer(vcpu);
7389
Yunhong Jiangbc225122016-06-13 14:19:58 -07007390 return 0;
7391}
7392
7393static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007394{
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007395 if (vcpu->pre_pcpu == -1)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007396 return;
7397
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007398 WARN_ON(irqs_disabled());
7399 local_irq_disable();
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007400 __pi_post_block(vcpu);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007401 local_irq_enable();
Feng Wubf9f6ac2015-09-18 22:29:55 +08007402}
7403
Yunhong Jiangbc225122016-06-13 14:19:58 -07007404static void vmx_post_block(struct kvm_vcpu *vcpu)
7405{
Yunhong Jiang64672c92016-06-13 14:19:59 -07007406 if (kvm_x86_ops->set_hv_timer)
7407 kvm_lapic_switch_to_hv_timer(vcpu);
7408
Yunhong Jiangbc225122016-06-13 14:19:58 -07007409 pi_post_block(vcpu);
7410}
7411
Feng Wubf9f6ac2015-09-18 22:29:55 +08007412/*
Feng Wuefc64402015-09-18 22:29:51 +08007413 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
7414 *
7415 * @kvm: kvm
7416 * @host_irq: host irq of the interrupt
7417 * @guest_irq: gsi of the interrupt
7418 * @set: set or unset PI
7419 * returns 0 on success, < 0 on failure
7420 */
7421static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
7422 uint32_t guest_irq, bool set)
7423{
7424 struct kvm_kernel_irq_routing_entry *e;
7425 struct kvm_irq_routing_table *irq_rt;
7426 struct kvm_lapic_irq irq;
7427 struct kvm_vcpu *vcpu;
7428 struct vcpu_data vcpu_info;
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007429 int idx, ret = 0;
Feng Wuefc64402015-09-18 22:29:51 +08007430
7431 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007432 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7433 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +08007434 return 0;
7435
7436 idx = srcu_read_lock(&kvm->irq_srcu);
7437 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007438 if (guest_irq >= irq_rt->nr_rt_entries ||
7439 hlist_empty(&irq_rt->map[guest_irq])) {
7440 pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
7441 guest_irq, irq_rt->nr_rt_entries);
7442 goto out;
7443 }
Feng Wuefc64402015-09-18 22:29:51 +08007444
7445 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
7446 if (e->type != KVM_IRQ_ROUTING_MSI)
7447 continue;
7448 /*
7449 * VT-d PI cannot support posting multicast/broadcast
7450 * interrupts to a vCPU, we still use interrupt remapping
7451 * for these kind of interrupts.
7452 *
7453 * For lowest-priority interrupts, we only support
7454 * those with single CPU as the destination, e.g. user
7455 * configures the interrupts via /proc/irq or uses
7456 * irqbalance to make the interrupts single-CPU.
7457 *
7458 * We will support full lowest-priority interrupt later.
Alexander Graffdcf7562019-09-05 14:58:18 +02007459 *
7460 * In addition, we can only inject generic interrupts using
7461 * the PI mechanism, refuse to route others through it.
Feng Wuefc64402015-09-18 22:29:51 +08007462 */
7463
Radim Krčmář371313132016-07-12 22:09:27 +02007464 kvm_set_msi_irq(kvm, e, &irq);
Alexander Graffdcf7562019-09-05 14:58:18 +02007465 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu) ||
7466 !kvm_irq_is_postable(&irq)) {
Feng Wu23a1c252016-01-25 16:53:32 +08007467 /*
7468 * Make sure the IRTE is in remapped mode if
7469 * we don't handle it in posted mode.
7470 */
7471 ret = irq_set_vcpu_affinity(host_irq, NULL);
7472 if (ret < 0) {
7473 printk(KERN_INFO
7474 "failed to back to remapped mode, irq: %u\n",
7475 host_irq);
7476 goto out;
7477 }
7478
Feng Wuefc64402015-09-18 22:29:51 +08007479 continue;
Feng Wu23a1c252016-01-25 16:53:32 +08007480 }
Feng Wuefc64402015-09-18 22:29:51 +08007481
7482 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
7483 vcpu_info.vector = irq.vector;
7484
hu huajun2698d822018-04-11 15:16:40 +08007485 trace_kvm_pi_irte_update(host_irq, vcpu->vcpu_id, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +08007486 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
7487
7488 if (set)
7489 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
Haozhong Zhangdc91f2e2017-09-18 09:56:49 +08007490 else
Feng Wuefc64402015-09-18 22:29:51 +08007491 ret = irq_set_vcpu_affinity(host_irq, NULL);
Feng Wuefc64402015-09-18 22:29:51 +08007492
7493 if (ret < 0) {
7494 printk(KERN_INFO "%s: failed to update PI IRTE\n",
7495 __func__);
7496 goto out;
7497 }
7498 }
7499
7500 ret = 0;
7501out:
7502 srcu_read_unlock(&kvm->irq_srcu, idx);
7503 return ret;
7504}
7505
Ashok Rajc45dcc72016-06-22 14:59:56 +08007506static void vmx_setup_mce(struct kvm_vcpu *vcpu)
7507{
7508 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
7509 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
7510 FEATURE_CONTROL_LMCE;
7511 else
7512 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
7513 ~FEATURE_CONTROL_LMCE;
7514}
7515
Ladi Prosek72d7b372017-10-11 16:54:41 +02007516static int vmx_smi_allowed(struct kvm_vcpu *vcpu)
7517{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007518 /* we need a nested vmexit to enter SMM, postpone if run is pending */
7519 if (to_vmx(vcpu)->nested.nested_run_pending)
7520 return 0;
Ladi Prosek72d7b372017-10-11 16:54:41 +02007521 return 1;
7522}
7523
Ladi Prosek0234bf82017-10-11 16:54:40 +02007524static int vmx_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
7525{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007526 struct vcpu_vmx *vmx = to_vmx(vcpu);
7527
7528 vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
7529 if (vmx->nested.smm.guest_mode)
7530 nested_vmx_vmexit(vcpu, -1, 0, 0);
7531
7532 vmx->nested.smm.vmxon = vmx->nested.vmxon;
7533 vmx->nested.vmxon = false;
Wanpeng Licaa057a2018-03-12 04:53:03 -07007534 vmx_clear_hlt(vcpu);
Ladi Prosek0234bf82017-10-11 16:54:40 +02007535 return 0;
7536}
7537
Sean Christophersoned193212019-04-02 08:03:09 -07007538static int vmx_pre_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
Ladi Prosek0234bf82017-10-11 16:54:40 +02007539{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007540 struct vcpu_vmx *vmx = to_vmx(vcpu);
7541 int ret;
7542
7543 if (vmx->nested.smm.vmxon) {
7544 vmx->nested.vmxon = true;
7545 vmx->nested.smm.vmxon = false;
7546 }
7547
7548 if (vmx->nested.smm.guest_mode) {
Sean Christophersona633e412018-09-26 09:23:47 -07007549 ret = nested_vmx_enter_non_root_mode(vcpu, false);
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007550 if (ret)
7551 return ret;
7552
7553 vmx->nested.smm.guest_mode = false;
7554 }
Ladi Prosek0234bf82017-10-11 16:54:40 +02007555 return 0;
7556}
7557
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007558static int enable_smi_window(struct kvm_vcpu *vcpu)
7559{
7560 return 0;
7561}
7562
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007563static bool vmx_need_emulation_on_page_fault(struct kvm_vcpu *vcpu)
7564{
Yi Wang9481b7f2019-07-15 12:35:17 +08007565 return false;
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007566}
7567
Liran Alon4b9852f2019-08-26 13:24:49 +03007568static bool vmx_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
7569{
7570 return to_vmx(vcpu)->nested.vmxon;
7571}
7572
Sean Christophersona3203382018-12-03 13:53:11 -08007573static __init int hardware_setup(void)
7574{
7575 unsigned long host_bndcfgs;
Sean Christopherson23420802019-04-19 22:50:57 -07007576 struct desc_ptr dt;
Sean Christophersona3203382018-12-03 13:53:11 -08007577 int r, i;
7578
7579 rdmsrl_safe(MSR_EFER, &host_efer);
7580
Sean Christopherson23420802019-04-19 22:50:57 -07007581 store_idt(&dt);
7582 host_idt_base = dt.address;
7583
Sean Christophersona3203382018-12-03 13:53:11 -08007584 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
7585 kvm_define_shared_msr(i, vmx_msr_index[i]);
7586
7587 if (setup_vmcs_config(&vmcs_config, &vmx_capability) < 0)
7588 return -EIO;
7589
7590 if (boot_cpu_has(X86_FEATURE_NX))
7591 kvm_enable_efer_bits(EFER_NX);
7592
7593 if (boot_cpu_has(X86_FEATURE_MPX)) {
7594 rdmsrl(MSR_IA32_BNDCFGS, host_bndcfgs);
7595 WARN_ONCE(host_bndcfgs, "KVM: BNDCFGS in host will be lost");
7596 }
7597
7598 if (boot_cpu_has(X86_FEATURE_XSAVES))
7599 rdmsrl(MSR_IA32_XSS, host_xss);
7600
7601 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
7602 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
7603 enable_vpid = 0;
7604
7605 if (!cpu_has_vmx_ept() ||
7606 !cpu_has_vmx_ept_4levels() ||
7607 !cpu_has_vmx_ept_mt_wb() ||
7608 !cpu_has_vmx_invept_global())
7609 enable_ept = 0;
7610
7611 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
7612 enable_ept_ad_bits = 0;
7613
7614 if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
7615 enable_unrestricted_guest = 0;
7616
7617 if (!cpu_has_vmx_flexpriority())
7618 flexpriority_enabled = 0;
7619
7620 if (!cpu_has_virtual_nmis())
7621 enable_vnmi = 0;
7622
7623 /*
7624 * set_apic_access_page_addr() is used to reload apic access
7625 * page upon invalidation. No need to do anything if not
7626 * using the APIC_ACCESS_ADDR VMCS field.
7627 */
7628 if (!flexpriority_enabled)
7629 kvm_x86_ops->set_apic_access_page_addr = NULL;
7630
7631 if (!cpu_has_vmx_tpr_shadow())
7632 kvm_x86_ops->update_cr8_intercept = NULL;
7633
7634 if (enable_ept && !cpu_has_vmx_ept_2m_page())
7635 kvm_disable_largepages();
7636
7637#if IS_ENABLED(CONFIG_HYPERV)
7638 if (ms_hyperv.nested_features & HV_X64_NESTED_GUEST_MAPPING_FLUSH
Lan Tianyu1f3a3e42018-12-06 21:21:07 +08007639 && enable_ept) {
7640 kvm_x86_ops->tlb_remote_flush = hv_remote_flush_tlb;
7641 kvm_x86_ops->tlb_remote_flush_with_range =
7642 hv_remote_flush_tlb_with_range;
7643 }
Sean Christophersona3203382018-12-03 13:53:11 -08007644#endif
7645
7646 if (!cpu_has_vmx_ple()) {
7647 ple_gap = 0;
7648 ple_window = 0;
7649 ple_window_grow = 0;
7650 ple_window_max = 0;
7651 ple_window_shrink = 0;
7652 }
7653
7654 if (!cpu_has_vmx_apicv()) {
7655 enable_apicv = 0;
7656 kvm_x86_ops->sync_pir_to_irr = NULL;
7657 }
7658
7659 if (cpu_has_vmx_tsc_scaling()) {
7660 kvm_has_tsc_control = true;
7661 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
7662 kvm_tsc_scaling_ratio_frac_bits = 48;
7663 }
7664
7665 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7666
7667 if (enable_ept)
7668 vmx_enable_tdp();
7669 else
7670 kvm_disable_tdp();
7671
Sean Christophersona3203382018-12-03 13:53:11 -08007672 /*
7673 * Only enable PML when hardware supports PML feature, and both EPT
7674 * and EPT A/D bit features are enabled -- PML depends on them to work.
7675 */
7676 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
7677 enable_pml = 0;
7678
7679 if (!enable_pml) {
7680 kvm_x86_ops->slot_enable_log_dirty = NULL;
7681 kvm_x86_ops->slot_disable_log_dirty = NULL;
7682 kvm_x86_ops->flush_log_dirty = NULL;
7683 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
7684 }
7685
7686 if (!cpu_has_vmx_preemption_timer())
Sean Christopherson804939e2019-05-07 12:18:05 -07007687 enable_preemption_timer = false;
Sean Christophersona3203382018-12-03 13:53:11 -08007688
Sean Christopherson804939e2019-05-07 12:18:05 -07007689 if (enable_preemption_timer) {
7690 u64 use_timer_freq = 5000ULL * 1000 * 1000;
Sean Christophersona3203382018-12-03 13:53:11 -08007691 u64 vmx_msr;
7692
7693 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
7694 cpu_preemption_timer_multi =
7695 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
Sean Christopherson804939e2019-05-07 12:18:05 -07007696
7697 if (tsc_khz)
7698 use_timer_freq = (u64)tsc_khz * 1000;
7699 use_timer_freq >>= cpu_preemption_timer_multi;
7700
7701 /*
7702 * KVM "disables" the preemption timer by setting it to its max
7703 * value. Don't use the timer if it might cause spurious exits
7704 * at a rate faster than 0.1 Hz (of uninterrupted guest time).
7705 */
7706 if (use_timer_freq > 0xffffffffu / 10)
7707 enable_preemption_timer = false;
7708 }
7709
7710 if (!enable_preemption_timer) {
Sean Christophersona3203382018-12-03 13:53:11 -08007711 kvm_x86_ops->set_hv_timer = NULL;
7712 kvm_x86_ops->cancel_hv_timer = NULL;
Sean Christopherson804939e2019-05-07 12:18:05 -07007713 kvm_x86_ops->request_immediate_exit = __kvm_request_immediate_exit;
Sean Christophersona3203382018-12-03 13:53:11 -08007714 }
7715
Sean Christophersona3203382018-12-03 13:53:11 -08007716 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
Sean Christophersona3203382018-12-03 13:53:11 -08007717
7718 kvm_mce_cap_supported |= MCG_LMCE_P;
7719
Chao Pengf99e3da2018-10-24 16:05:10 +08007720 if (pt_mode != PT_MODE_SYSTEM && pt_mode != PT_MODE_HOST_GUEST)
7721 return -EINVAL;
7722 if (!enable_ept || !cpu_has_vmx_intel_pt())
7723 pt_mode = PT_MODE_SYSTEM;
7724
Sean Christophersona3203382018-12-03 13:53:11 -08007725 if (nested) {
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08007726 nested_vmx_setup_ctls_msrs(&vmcs_config.nested,
7727 vmx_capability.ept, enable_apicv);
7728
Sean Christophersone4027cf2018-12-03 13:53:12 -08007729 r = nested_vmx_hardware_setup(kvm_vmx_exit_handlers);
Sean Christophersona3203382018-12-03 13:53:11 -08007730 if (r)
7731 return r;
7732 }
7733
7734 r = alloc_kvm_area();
7735 if (r)
7736 nested_vmx_hardware_unsetup();
7737 return r;
7738}
7739
7740static __exit void hardware_unsetup(void)
7741{
7742 if (nested)
7743 nested_vmx_hardware_unsetup();
7744
7745 free_kvm_area();
7746}
7747
Kees Cook404f6aa2016-08-08 16:29:06 -07007748static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007749 .cpu_has_kvm_support = cpu_has_kvm_support,
7750 .disabled_by_bios = vmx_disabled_by_bios,
7751 .hardware_setup = hardware_setup,
7752 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03007753 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007754 .hardware_enable = hardware_enable,
7755 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007756 .cpu_has_accelerated_tpr = report_flexpriority,
Tom Lendackybc226f02018-05-10 22:06:39 +02007757 .has_emulated_msr = vmx_has_emulated_msr,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007758
Wanpeng Lib31c1142018-03-12 04:53:04 -07007759 .vm_init = vmx_vm_init,
Sean Christopherson434a1e92018-03-20 12:17:18 -07007760 .vm_alloc = vmx_vm_alloc,
7761 .vm_free = vmx_vm_free,
Wanpeng Lib31c1142018-03-12 04:53:04 -07007762
Avi Kivity6aa8b732006-12-10 02:21:36 -08007763 .vcpu_create = vmx_create_vcpu,
7764 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007765 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007766
Sean Christopherson6d6095b2018-07-23 12:32:44 -07007767 .prepare_guest_switch = vmx_prepare_switch_to_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007768 .vcpu_load = vmx_vcpu_load,
7769 .vcpu_put = vmx_vcpu_put,
7770
Paolo Bonzinia96036b2015-11-10 11:55:36 +01007771 .update_bp_intercept = update_exception_bitmap,
Tom Lendacky801e4592018-02-21 13:39:51 -06007772 .get_msr_feature = vmx_get_msr_feature,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007773 .get_msr = vmx_get_msr,
7774 .set_msr = vmx_set_msr,
7775 .get_segment_base = vmx_get_segment_base,
7776 .get_segment = vmx_get_segment,
7777 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007778 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007779 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02007780 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +02007781 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +03007782 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007783 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007784 .set_cr3 = vmx_set_cr3,
7785 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007786 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007787 .get_idt = vmx_get_idt,
7788 .set_idt = vmx_set_idt,
7789 .get_gdt = vmx_get_gdt,
7790 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01007791 .get_dr6 = vmx_get_dr6,
7792 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +03007793 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007794 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007795 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007796 .get_rflags = vmx_get_rflags,
7797 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08007798
Avi Kivity6aa8b732006-12-10 02:21:36 -08007799 .tlb_flush = vmx_flush_tlb,
Junaid Shahidfaff8752018-06-29 13:10:05 -07007800 .tlb_flush_gva = vmx_flush_tlb_gva,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007801
Avi Kivity6aa8b732006-12-10 02:21:36 -08007802 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007803 .handle_exit = vmx_handle_exit,
Sean Christopherson1957aa62019-08-27 14:40:39 -07007804 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007805 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7806 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007807 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007808 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007809 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007810 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007811 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007812 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007813 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007814 .get_nmi_mask = vmx_get_nmi_mask,
7815 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007816 .enable_nmi_window = enable_nmi_window,
7817 .enable_irq_window = enable_irq_window,
7818 .update_cr8_intercept = update_cr8_intercept,
Jim Mattson8d860bb2018-05-09 16:56:05 -04007819 .set_virtual_apic_mode = vmx_set_virtual_apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +08007820 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +03007821 .get_enable_apicv = vmx_get_enable_apicv,
7822 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007823 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +01007824 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007825 .hwapic_irr_update = vmx_hwapic_irr_update,
7826 .hwapic_isr_update = vmx_hwapic_isr_update,
Liran Alone6c67d82018-09-04 10:56:52 +03007827 .guest_apic_has_interrupt = vmx_guest_apic_has_interrupt,
Yang Zhanga20ed542013-04-11 19:25:15 +08007828 .sync_pir_to_irr = vmx_sync_pir_to_irr,
7829 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Wanpeng Li17e433b2019-08-05 10:03:19 +08007830 .dy_apicv_has_pending_interrupt = vmx_dy_apicv_has_pending_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007831
Izik Eiduscbc94022007-10-25 00:29:55 +02007832 .set_tss_addr = vmx_set_tss_addr,
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07007833 .set_identity_map_addr = vmx_set_identity_map_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08007834 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007835 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007836
Avi Kivity586f9602010-11-18 13:09:54 +02007837 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007838
Sheng Yang17cc3932010-01-05 19:02:27 +08007839 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08007840
7841 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007842
7843 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +00007844 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007845
7846 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007847
7848 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007849
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02007850 .read_l1_tsc_offset = vmx_read_l1_tsc_offset,
Leonid Shatz326e7422018-11-06 12:14:25 +02007851 .write_l1_tsc_offset = vmx_write_l1_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007852
7853 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007854
7855 .check_intercept = vmx_check_intercept,
Sean Christopherson95b5a482019-04-19 22:50:59 -07007856 .handle_exit_irqoff = vmx_handle_exit_irqoff,
Liu, Jinsongda8999d2014-02-24 10:55:46 +00007857 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +08007858 .xsaves_supported = vmx_xsaves_supported,
Paolo Bonzini66336ca2016-07-12 10:36:41 +02007859 .umip_emulated = vmx_umip_emulated,
Chao Peng86f52012018-10-24 16:05:11 +08007860 .pt_supported = vmx_pt_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +01007861
Sean Christophersond264ee02018-08-27 15:21:12 -07007862 .request_immediate_exit = vmx_request_immediate_exit,
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007863
7864 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +08007865
7866 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
7867 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
7868 .flush_log_dirty = vmx_flush_log_dirty,
7869 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -04007870 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +02007871
Feng Wubf9f6ac2015-09-18 22:29:55 +08007872 .pre_block = vmx_pre_block,
7873 .post_block = vmx_post_block,
7874
Wei Huang25462f72015-06-19 15:45:05 +02007875 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +08007876
7877 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007878
7879#ifdef CONFIG_X86_64
7880 .set_hv_timer = vmx_set_hv_timer,
7881 .cancel_hv_timer = vmx_cancel_hv_timer,
7882#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +08007883
7884 .setup_mce = vmx_setup_mce,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007885
Ladi Prosek72d7b372017-10-11 16:54:41 +02007886 .smi_allowed = vmx_smi_allowed,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007887 .pre_enter_smm = vmx_pre_enter_smm,
7888 .pre_leave_smm = vmx_pre_leave_smm,
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007889 .enable_smi_window = enable_smi_window,
Vitaly Kuznetsov57b119d2018-10-16 18:50:01 +02007890
Sean Christophersone4027cf2018-12-03 13:53:12 -08007891 .check_nested_events = NULL,
7892 .get_nested_state = NULL,
7893 .set_nested_state = NULL,
7894 .get_vmcs12_pages = NULL,
7895 .nested_enable_evmcs = NULL,
Vitaly Kuznetsovea152982019-08-27 18:04:02 +02007896 .nested_get_evmcs_version = NULL,
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007897 .need_emulation_on_page_fault = vmx_need_emulation_on_page_fault,
Liran Alon4b9852f2019-08-26 13:24:49 +03007898 .apic_init_signal_blocked = vmx_apic_init_signal_blocked,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007899};
7900
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +02007901static void vmx_cleanup_l1d_flush(void)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02007902{
7903 if (vmx_l1d_flush_pages) {
7904 free_pages((unsigned long)vmx_l1d_flush_pages, L1D_CACHE_ORDER);
7905 vmx_l1d_flush_pages = NULL;
7906 }
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +02007907 /* Restore state so sysfs ignores VMX */
7908 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +02007909}
7910
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007911static void vmx_exit(void)
7912{
7913#ifdef CONFIG_KEXEC_CORE
7914 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
7915 synchronize_rcu();
7916#endif
7917
7918 kvm_exit();
7919
7920#if IS_ENABLED(CONFIG_HYPERV)
7921 if (static_branch_unlikely(&enable_evmcs)) {
7922 int cpu;
7923 struct hv_vp_assist_page *vp_ap;
7924 /*
7925 * Reset everything to support using non-enlightened VMCS
7926 * access later (e.g. when we reload the module with
7927 * enlightened_vmcs=0)
7928 */
7929 for_each_online_cpu(cpu) {
7930 vp_ap = hv_get_vp_assist_page(cpu);
7931
7932 if (!vp_ap)
7933 continue;
7934
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08007935 vp_ap->nested_control.features.directhypercall = 0;
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007936 vp_ap->current_nested_vmcs = 0;
7937 vp_ap->enlighten_vmentry = 0;
7938 }
7939
7940 static_branch_disable(&enable_evmcs);
7941 }
7942#endif
7943 vmx_cleanup_l1d_flush();
7944}
7945module_exit(vmx_exit);
7946
Avi Kivity6aa8b732006-12-10 02:21:36 -08007947static int __init vmx_init(void)
7948{
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01007949 int r;
7950
7951#if IS_ENABLED(CONFIG_HYPERV)
7952 /*
7953 * Enlightened VMCS usage should be recommended and the host needs
7954 * to support eVMCS v1 or above. We can also disable eVMCS support
7955 * with module parameter.
7956 */
7957 if (enlightened_vmcs &&
7958 ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
7959 (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
7960 KVM_EVMCS_VERSION) {
7961 int cpu;
7962
7963 /* Check that we have assist pages on all online CPUs */
7964 for_each_online_cpu(cpu) {
7965 if (!hv_get_vp_assist_page(cpu)) {
7966 enlightened_vmcs = false;
7967 break;
7968 }
7969 }
7970
7971 if (enlightened_vmcs) {
7972 pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
7973 static_branch_enable(&enable_evmcs);
7974 }
Vitaly Kuznetsov6f6a6572019-08-22 22:30:21 +08007975
7976 if (ms_hyperv.nested_features & HV_X64_NESTED_DIRECT_FLUSH)
7977 vmx_x86_ops.enable_direct_tlbflush
7978 = hv_enable_direct_tlbflush;
7979
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01007980 } else {
7981 enlightened_vmcs = false;
7982 }
7983#endif
7984
7985 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007986 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03007987 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007988 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +08007989
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007990 /*
Thomas Gleixner7db92e12018-07-13 16:23:19 +02007991 * Must be called after kvm_init() so enable_ept is properly set
7992 * up. Hand the parameter mitigation value in which was stored in
7993 * the pre module init parser. If no parameter was given, it will
7994 * contain 'auto' which will be turned into the default 'cond'
7995 * mitigation mode.
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007996 */
Waiman Long19a36d32019-08-26 15:30:23 -04007997 r = vmx_setup_l1d_flush(vmentry_l1d_flush_param);
7998 if (r) {
7999 vmx_exit();
8000 return r;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02008001 }
8002
Dave Young2965faa2015-09-09 15:38:55 -07008003#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08008004 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
8005 crash_vmclear_local_loaded_vmcss);
8006#endif
Jim Mattson21ebf532018-05-01 15:40:28 -07008007 vmx_check_vmcs12_offsets();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08008008
He, Qingfdef3ad2007-04-30 09:45:24 +03008009 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008010}
Thomas Gleixnera7b90202018-07-13 16:23:18 +02008011module_init(vmx_init);